blob: e5e7bc8bb75757d1c58a86696519c474db58c20d [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000019#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000020#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000023#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000024#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000025#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000026#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000027#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000028#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000029#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000030#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000031#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000032#include "llvm/CodeGen/MachineFunction.h"
33#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000037#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000038#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000039#include "llvm/Support/ErrorHandling.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Dan Gohman2f67df72009-09-03 17:18:51 +000050// Disable16Bit - 16-bit operations typically have a larger encoding than
51// corresponding 32-bit instructions, and 16-bit code is slow on some
52// processors. This is an experimental flag to disable 16-bit operations
53// (which forces them to be Legalized to 32-bit operations).
54static cl::opt<bool>
55Disable16Bit("disable-16bit", cl::Hidden,
56 cl::desc("Disable use of 16-bit instructions"));
57
Evan Cheng10e86422008-04-25 19:11:04 +000058// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000059static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000060 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000061
Chris Lattnerf0144122009-07-28 03:13:23 +000062static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
63 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
64 default: llvm_unreachable("unknown subtarget type");
65 case X86Subtarget::isDarwin:
Chris Lattner8c6ed052009-09-16 01:46:41 +000066 if (TM.getSubtarget<X86Subtarget>().is64Bit())
67 return new X8664_MachoTargetObjectFile();
Chris Lattner228252f2009-09-18 20:22:52 +000068 return new X8632_MachoTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +000069 case X86Subtarget::isELF:
70 return new TargetLoweringObjectFileELF();
71 case X86Subtarget::isMingw:
72 case X86Subtarget::isCygwin:
73 case X86Subtarget::isWindows:
74 return new TargetLoweringObjectFileCOFF();
75 }
Eric Christopherfd179292009-08-27 18:07:15 +000076
Chris Lattnerf0144122009-07-28 03:13:23 +000077}
78
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000079X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000080 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000081 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000082 X86ScalarSSEf64 = Subtarget->hasSSE2();
83 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000084 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000085
Anton Korobeynikov2365f512007-07-14 14:06:15 +000086 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000087 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000088
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000089 // Set up the TargetLowering object.
90
91 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000092 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000093 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000094 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000095 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000096
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000097 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000098 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000099 setUseUnderscoreSetJmp(false);
100 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000101 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000102 // MS runtime is weird: it exports _setjmp, but longjmp!
103 setUseUnderscoreSetJmp(true);
104 setUseUnderscoreLongJmp(false);
105 } else {
106 setUseUnderscoreSetJmp(true);
107 setUseUnderscoreLongJmp(true);
108 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000109
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000110 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000112 if (!Disable16Bit)
113 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000114 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000115 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000119
Scott Michelfdc40a02009-02-17 22:15:04 +0000120 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000122 if (!Disable16Bit)
123 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000125 if (!Disable16Bit)
126 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
128 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000129
130 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000131 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
132 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
133 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
134 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
135 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
136 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000137
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000138 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
139 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000140 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
141 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
142 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000143
Evan Cheng25ab6902006-09-08 06:48:29 +0000144 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
146 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000147 } else if (!UseSoftFloat) {
148 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000149 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000151 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000152 // We have an algorithm for SSE2, and we turn this into a 64-bit
153 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000156
157 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
158 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
160 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000161
Devang Patel6a784892009-06-05 18:48:29 +0000162 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000163 // SSE has no i16 to fp conversion, only i32
164 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000166 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000167 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000168 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000169 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
170 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000171 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000172 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
174 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000175 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000176
Dale Johannesen73328d12007-09-19 23:55:34 +0000177 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
178 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
180 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000181
Evan Cheng02568ff2006-01-30 22:13:22 +0000182 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
183 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
185 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000186
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000187 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000188 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000189 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000191 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000192 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
193 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000194 }
195
196 // Handle FP_TO_UINT by promoting the destination to a larger signed
197 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
199 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
200 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000201
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
204 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000205 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000206 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000207 // Expand FP_TO_UINT into a select.
208 // FIXME: We would like to use a Custom expander here eventually to do
209 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000211 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000212 // With SSE3 we can use fisttpll to convert to a signed i64; without
213 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000215 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000216
Chris Lattner399610a2006-12-05 18:22:22 +0000217 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000218 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000219 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
220 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000221 }
Chris Lattner21f66852005-12-23 05:15:23 +0000222
Dan Gohmanb00ee212008-02-18 19:34:53 +0000223 // Scalar integer divide and remainder are lowered to use operations that
224 // produce two results, to match the available instructions. This exposes
225 // the two-result form to trivial CSE, which is able to combine x/y and x%y
226 // into a single instruction.
227 //
228 // Scalar integer multiply-high is also lowered to use two-result
229 // operations, to match the available instructions. However, plain multiply
230 // (low) operations are left as Legal, as there are single-result
231 // instructions for this in x86. Using the two-result multiply instructions
232 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
234 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
235 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
236 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
237 setOperationAction(ISD::SREM , MVT::i8 , Expand);
238 setOperationAction(ISD::UREM , MVT::i8 , Expand);
239 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
240 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
241 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
242 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
243 setOperationAction(ISD::SREM , MVT::i16 , Expand);
244 setOperationAction(ISD::UREM , MVT::i16 , Expand);
245 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
246 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
247 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
248 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
249 setOperationAction(ISD::SREM , MVT::i32 , Expand);
250 setOperationAction(ISD::UREM , MVT::i32 , Expand);
251 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
252 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
253 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
254 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
255 setOperationAction(ISD::SREM , MVT::i64 , Expand);
256 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000257
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
259 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
260 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
261 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000262 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
264 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
265 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
266 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
267 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
268 setOperationAction(ISD::FREM , MVT::f32 , Expand);
269 setOperationAction(ISD::FREM , MVT::f64 , Expand);
270 setOperationAction(ISD::FREM , MVT::f80 , Expand);
271 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000272
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
274 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
275 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
276 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000277 if (Disable16Bit) {
278 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
279 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
280 } else {
281 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
282 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
283 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
285 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
286 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000287 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
289 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
290 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000291 }
292
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
294 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000295
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000296 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000297 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000298 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000299 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000300 if (Disable16Bit)
301 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
302 else
303 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
305 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
306 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
307 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
308 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000309 if (Disable16Bit)
310 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
311 else
312 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
314 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
315 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
316 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000317 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
319 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000320 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000322
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000323 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
325 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
326 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
327 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000328 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
330 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
333 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
334 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
335 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000336 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000337 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
339 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
340 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000341 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
343 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
344 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000345 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000346
Evan Chengd2cde682008-03-10 19:38:10 +0000347 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000349
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000350 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000352
Mon P Wang63307c32008-05-05 19:05:59 +0000353 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
355 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
356 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
357 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000358
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
360 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
361 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
362 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000363
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000364 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
366 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
367 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
368 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
369 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
370 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
371 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000372 }
373
Devang Patel24f20e02009-08-22 17:12:53 +0000374 // Use the default ISD::DBG_STOPPOINT.
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000376 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000377 if (!Subtarget->isTargetDarwin() &&
378 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000379 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
381 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000382 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000383
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
385 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
386 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
387 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000388 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000389 setExceptionPointerRegister(X86::RAX);
390 setExceptionSelectorRegister(X86::RDX);
391 } else {
392 setExceptionPointerRegister(X86::EAX);
393 setExceptionSelectorRegister(X86::EDX);
394 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
396 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000397
Owen Anderson825b72b2009-08-11 20:47:22 +0000398 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000399
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000401
Nate Begemanacc398c2006-01-25 18:21:52 +0000402 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 setOperationAction(ISD::VASTART , MVT::Other, Custom);
404 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000405 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 setOperationAction(ISD::VAARG , MVT::Other, Custom);
407 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000408 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::VAARG , MVT::Other, Expand);
410 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000411 }
Evan Chengae642192007-03-02 23:16:35 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
414 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000415 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000417 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000418 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000419 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000421
Evan Chengc7ce29b2009-02-13 22:36:38 +0000422 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000423 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000424 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000425 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
426 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000427
Evan Cheng223547a2006-01-31 22:28:30 +0000428 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::FABS , MVT::f64, Custom);
430 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000431
432 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FNEG , MVT::f64, Custom);
434 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000435
Evan Cheng68c47cb2007-01-05 07:55:56 +0000436 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
438 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000439
Evan Chengd25e9e82006-02-02 00:28:23 +0000440 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FSIN , MVT::f64, Expand);
442 setOperationAction(ISD::FCOS , MVT::f64, Expand);
443 setOperationAction(ISD::FSIN , MVT::f32, Expand);
444 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000445
Chris Lattnera54aa942006-01-29 06:26:08 +0000446 // Expand FP immediates into loads from the stack, except for the special
447 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000448 addLegalFPImmediate(APFloat(+0.0)); // xorpd
449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000450 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000451 // Use SSE for f32, x87 for f64.
452 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
454 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455
456 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458
459 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000463
464 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
466 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000467
468 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000469 setOperationAction(ISD::FSIN , MVT::f32, Expand);
470 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
Nate Begemane1795842008-02-14 08:57:00 +0000472 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000473 addLegalFPImmediate(APFloat(+0.0f)); // xorps
474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
478
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000479 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000480 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
481 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000482 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000483 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000485 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
487 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
490 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
491 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
492 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000493
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000494 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
496 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000497 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000498 addLegalFPImmediate(APFloat(+0.0)); // FLD0
499 addLegalFPImmediate(APFloat(+1.0)); // FLD1
500 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
501 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000502 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
503 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
504 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
505 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000506 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000507
Dale Johannesen59a58732007-08-05 18:49:15 +0000508 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000509 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000510 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
511 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
512 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000513 {
514 bool ignored;
515 APFloat TmpFlt(+0.0);
516 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
517 &ignored);
518 addLegalFPImmediate(TmpFlt); // FLD0
519 TmpFlt.changeSign();
520 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
521 APFloat TmpFlt2(+1.0);
522 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
523 &ignored);
524 addLegalFPImmediate(TmpFlt2); // FLD1
525 TmpFlt2.changeSign();
526 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
527 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000528
Evan Chengc7ce29b2009-02-13 22:36:38 +0000529 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
531 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000532 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000533 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000534
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000535 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
537 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
538 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000539
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 setOperationAction(ISD::FLOG, MVT::f80, Expand);
541 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
542 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
543 setOperationAction(ISD::FEXP, MVT::f80, Expand);
544 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000545
Mon P Wangf007a8b2008-11-06 05:31:54 +0000546 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000547 // (for widening) or expand (for scalarization). Then we will selectively
548 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
550 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
551 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
566 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
567 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
579 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
580 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000599 }
600
Evan Chengc7ce29b2009-02-13 22:36:38 +0000601 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
602 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000603 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
605 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
606 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
607 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
608 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000609
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
611 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
612 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
613 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000614
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
616 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
617 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
618 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000619
Owen Anderson825b72b2009-08-11 20:47:22 +0000620 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
621 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000622
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 setOperationAction(ISD::AND, MVT::v8i8, Promote);
624 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
625 setOperationAction(ISD::AND, MVT::v4i16, Promote);
626 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
627 setOperationAction(ISD::AND, MVT::v2i32, Promote);
628 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
629 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 setOperationAction(ISD::OR, MVT::v8i8, Promote);
632 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
633 setOperationAction(ISD::OR, MVT::v4i16, Promote);
634 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
635 setOperationAction(ISD::OR, MVT::v2i32, Promote);
636 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
637 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
640 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
641 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
642 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
643 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
644 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
645 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000646
Owen Anderson825b72b2009-08-11 20:47:22 +0000647 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
648 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
649 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
650 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
651 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
652 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
653 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
654 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
655 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000656
Owen Anderson825b72b2009-08-11 20:47:22 +0000657 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
658 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
659 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
660 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
661 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000662
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
664 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
665 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
666 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000667
Owen Anderson825b72b2009-08-11 20:47:22 +0000668 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
669 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
670 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
671 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000672
Owen Anderson825b72b2009-08-11 20:47:22 +0000673 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000674
Owen Anderson825b72b2009-08-11 20:47:22 +0000675 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
676 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
677 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
678 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
679 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
680 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
681 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
682 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
683 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000684 }
685
Evan Cheng92722532009-03-26 23:06:32 +0000686 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000687 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000688
Owen Anderson825b72b2009-08-11 20:47:22 +0000689 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
690 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
691 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
692 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
693 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
694 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
695 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
696 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
697 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
698 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
699 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
700 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000701 }
702
Evan Cheng92722532009-03-26 23:06:32 +0000703 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000705
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000706 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
707 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
709 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
710 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
711 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000712
Owen Anderson825b72b2009-08-11 20:47:22 +0000713 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
714 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
715 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
716 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
717 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
718 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
719 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
720 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
721 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
722 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
723 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
724 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
725 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
726 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
727 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
728 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000729
Owen Anderson825b72b2009-08-11 20:47:22 +0000730 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
731 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
732 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
733 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000734
Owen Anderson825b72b2009-08-11 20:47:22 +0000735 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
736 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
737 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
738 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
739 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000740
Evan Cheng2c3ae372006-04-12 21:21:57 +0000741 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
743 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000744 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000745 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000746 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000747 // Do not attempt to custom lower non-128-bit vectors
748 if (!VT.is128BitVector())
749 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 setOperationAction(ISD::BUILD_VECTOR,
751 VT.getSimpleVT().SimpleTy, Custom);
752 setOperationAction(ISD::VECTOR_SHUFFLE,
753 VT.getSimpleVT().SimpleTy, Custom);
754 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
755 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000756 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000757
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
759 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
760 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
761 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
762 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
763 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000764
Nate Begemancdd1eec2008-02-12 22:51:28 +0000765 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000766 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
767 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000768 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000769
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000770 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000771 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
772 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000773 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000774
775 // Do not attempt to promote non-128-bit vectors
776 if (!VT.is128BitVector()) {
777 continue;
778 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000779 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000780 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000781 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000782 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000783 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000784 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000785 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000786 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000787 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000788 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000789 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000790
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000792
Evan Cheng2c3ae372006-04-12 21:21:57 +0000793 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000794 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
795 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
796 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
797 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000798
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
800 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000801 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
803 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000804 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000805 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000806
Nate Begeman14d12ca2008-02-11 04:19:36 +0000807 if (Subtarget->hasSSE41()) {
808 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000810
811 // i8 and i16 vectors are custom , because the source register and source
812 // source memory operand types are not the same width. f32 vectors are
813 // custom since the immediate controlling the insert encodes additional
814 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000815 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
816 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
817 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
818 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000819
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
821 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
822 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
823 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000824
825 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
827 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000828 }
829 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000830
Nate Begeman30a0de92008-07-17 16:51:19 +0000831 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000833 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000834
David Greene9b9838d2009-06-29 16:47:10 +0000835 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000836 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
837 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
838 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
839 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000840
Owen Anderson825b72b2009-08-11 20:47:22 +0000841 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
842 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
843 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
844 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
845 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
846 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
847 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
848 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
849 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
850 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
851 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
852 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
853 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
854 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
855 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000856
857 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000858 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
859 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
860 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
861 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
862 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
863 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
864 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
865 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
866 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
867 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
868 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
869 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
870 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
871 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000872
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
874 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
875 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
876 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000877
Owen Anderson825b72b2009-08-11 20:47:22 +0000878 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
879 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
880 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
881 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
882 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000883
Owen Anderson825b72b2009-08-11 20:47:22 +0000884 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
885 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
886 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
887 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
888 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
889 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000890
891#if 0
892 // Not sure we want to do this since there are no 256-bit integer
893 // operations in AVX
894
895 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
896 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
898 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000899
900 // Do not attempt to custom lower non-power-of-2 vectors
901 if (!isPowerOf2_32(VT.getVectorNumElements()))
902 continue;
903
904 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
905 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
906 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
907 }
908
909 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
911 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000912 }
David Greene9b9838d2009-06-29 16:47:10 +0000913#endif
914
915#if 0
916 // Not sure we want to do this since there are no 256-bit integer
917 // operations in AVX
918
919 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
920 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
922 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000923
924 if (!VT.is256BitVector()) {
925 continue;
926 }
927 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000928 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000929 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000930 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000931 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000932 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000933 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000935 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000936 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000937 }
938
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000940#endif
941 }
942
Evan Cheng6be2c582006-04-05 23:38:46 +0000943 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000944 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000945
Bill Wendling74c37652008-12-09 22:08:41 +0000946 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000947 setOperationAction(ISD::SADDO, MVT::i32, Custom);
948 setOperationAction(ISD::SADDO, MVT::i64, Custom);
949 setOperationAction(ISD::UADDO, MVT::i32, Custom);
950 setOperationAction(ISD::UADDO, MVT::i64, Custom);
951 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
952 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
953 setOperationAction(ISD::USUBO, MVT::i32, Custom);
954 setOperationAction(ISD::USUBO, MVT::i64, Custom);
955 setOperationAction(ISD::SMULO, MVT::i32, Custom);
956 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000957
Evan Chengd54f2d52009-03-31 19:38:51 +0000958 if (!Subtarget->is64Bit()) {
959 // These libcalls are not available in 32-bit.
960 setLibcallName(RTLIB::SHL_I128, 0);
961 setLibcallName(RTLIB::SRL_I128, 0);
962 setLibcallName(RTLIB::SRA_I128, 0);
963 }
964
Evan Cheng206ee9d2006-07-07 08:33:52 +0000965 // We have target-specific dag combine patterns for the following nodes:
966 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000967 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000968 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000969 setTargetDAGCombine(ISD::SHL);
970 setTargetDAGCombine(ISD::SRA);
971 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000972 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000973 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000974 if (Subtarget->is64Bit())
975 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000976
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000977 computeRegisterProperties();
978
Evan Cheng87ed7162006-02-14 08:25:08 +0000979 // FIXME: These should be based on subtarget info. Plus, the values should
980 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000981 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
982 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
983 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +0000984 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000985 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000986}
987
Scott Michel5b8f82e2008-03-10 15:42:14 +0000988
Owen Anderson825b72b2009-08-11 20:47:22 +0000989MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
990 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000991}
992
993
Evan Cheng29286502008-01-23 23:17:41 +0000994/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
995/// the desired ByVal argument alignment.
996static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
997 if (MaxAlign == 16)
998 return;
999 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1000 if (VTy->getBitWidth() == 128)
1001 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001002 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1003 unsigned EltAlign = 0;
1004 getMaxByValAlign(ATy->getElementType(), EltAlign);
1005 if (EltAlign > MaxAlign)
1006 MaxAlign = EltAlign;
1007 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1008 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1009 unsigned EltAlign = 0;
1010 getMaxByValAlign(STy->getElementType(i), EltAlign);
1011 if (EltAlign > MaxAlign)
1012 MaxAlign = EltAlign;
1013 if (MaxAlign == 16)
1014 break;
1015 }
1016 }
1017 return;
1018}
1019
1020/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1021/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001022/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1023/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001024unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001025 if (Subtarget->is64Bit()) {
1026 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001027 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001028 if (TyAlign > 8)
1029 return TyAlign;
1030 return 8;
1031 }
1032
Evan Cheng29286502008-01-23 23:17:41 +00001033 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001034 if (Subtarget->hasSSE1())
1035 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001036 return Align;
1037}
Chris Lattner2b02a442007-02-25 08:29:00 +00001038
Evan Chengf0df0312008-05-15 08:39:06 +00001039/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001040/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001041/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001042/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001043EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001044X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001045 bool isSrcConst, bool isSrcStr,
1046 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001047 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1048 // linux. This is because the stack realignment code can't handle certain
1049 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001050 const Function *F = DAG.getMachineFunction().getFunction();
1051 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1052 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001053 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001054 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001055 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001056 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001057 }
Evan Chengf0df0312008-05-15 08:39:06 +00001058 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001059 return MVT::i64;
1060 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001061}
1062
Evan Chengcc415862007-11-09 01:32:10 +00001063/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1064/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001065SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001066 SelectionDAG &DAG) const {
1067 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001068 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001069 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001070 // This doesn't have DebugLoc associated with it, but is not really the
1071 // same as a Register.
1072 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1073 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001074 return Table;
1075}
1076
Bill Wendlingb4202b82009-07-01 18:50:55 +00001077/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001078unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001079 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001080}
1081
Chris Lattner2b02a442007-02-25 08:29:00 +00001082//===----------------------------------------------------------------------===//
1083// Return Value Calling Convention Implementation
1084//===----------------------------------------------------------------------===//
1085
Chris Lattner59ed56b2007-02-28 04:55:35 +00001086#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001087
Dan Gohman98ca4f22009-08-05 01:29:28 +00001088SDValue
1089X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001090 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001091 const SmallVectorImpl<ISD::OutputArg> &Outs,
1092 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001093
Chris Lattner9774c912007-02-27 05:28:59 +00001094 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001095 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1096 RVLocs, *DAG.getContext());
1097 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001098
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001099 // If this is the first return lowered for this function, add the regs to the
1100 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001101 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001102 for (unsigned i = 0; i != RVLocs.size(); ++i)
1103 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001104 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001105 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001106
Dan Gohman475871a2008-07-27 21:46:04 +00001107 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001108
Dan Gohman475871a2008-07-27 21:46:04 +00001109 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001110 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1111 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001112 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001113
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001114 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001115 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1116 CCValAssign &VA = RVLocs[i];
1117 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001118 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001119
Chris Lattner447ff682008-03-11 03:23:40 +00001120 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1121 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001122 if (VA.getLocReg() == X86::ST0 ||
1123 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001124 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1125 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001126 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001127 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001128 RetOps.push_back(ValToCopy);
1129 // Don't emit a copytoreg.
1130 continue;
1131 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001132
Evan Cheng242b38b2009-02-23 09:03:22 +00001133 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1134 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001135 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001136 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001137 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001138 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001139 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001140 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001141 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001142 }
1143
Dale Johannesendd64c412009-02-04 00:33:20 +00001144 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001145 Flag = Chain.getValue(1);
1146 }
Dan Gohman61a92132008-04-21 23:59:07 +00001147
1148 // The x86-64 ABI for returning structs by value requires that we copy
1149 // the sret argument into %rax for the return. We saved the argument into
1150 // a virtual register in the entry block, so now we copy the value out
1151 // and into %rax.
1152 if (Subtarget->is64Bit() &&
1153 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1154 MachineFunction &MF = DAG.getMachineFunction();
1155 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1156 unsigned Reg = FuncInfo->getSRetReturnReg();
1157 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001158 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001159 FuncInfo->setSRetReturnReg(Reg);
1160 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001161 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001162
Dale Johannesendd64c412009-02-04 00:33:20 +00001163 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001164 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001165
1166 // RAX now acts like a return value.
1167 MF.getRegInfo().addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001168 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001169
Chris Lattner447ff682008-03-11 03:23:40 +00001170 RetOps[0] = Chain; // Update chain.
1171
1172 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001173 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001174 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001175
1176 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001178}
1179
Dan Gohman98ca4f22009-08-05 01:29:28 +00001180/// LowerCallResult - Lower the result values of a call into the
1181/// appropriate copies out of appropriate physical registers.
1182///
1183SDValue
1184X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001185 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001186 const SmallVectorImpl<ISD::InputArg> &Ins,
1187 DebugLoc dl, SelectionDAG &DAG,
1188 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001189
Chris Lattnere32bbf62007-02-28 07:09:55 +00001190 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001191 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001192 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001193 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001194 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001195 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001196
Chris Lattner3085e152007-02-25 08:59:22 +00001197 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001198 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001199 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001200 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001201
Torok Edwin3f142c32009-02-01 18:15:56 +00001202 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001203 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001204 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001205 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001206 }
1207
Chris Lattner8e6da152008-03-10 21:08:41 +00001208 // If this is a call to a function that returns an fp value on the floating
1209 // point stack, but where we prefer to use the value in xmm registers, copy
1210 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001211 if ((VA.getLocReg() == X86::ST0 ||
1212 VA.getLocReg() == X86::ST1) &&
1213 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001214 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001215 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001216
Evan Cheng79fb3b42009-02-20 20:43:02 +00001217 SDValue Val;
1218 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001219 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1220 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1221 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001222 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001223 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001224 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1225 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001226 } else {
1227 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001228 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001229 Val = Chain.getValue(0);
1230 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001231 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1232 } else {
1233 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1234 CopyVT, InFlag).getValue(1);
1235 Val = Chain.getValue(0);
1236 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001237 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001238
Dan Gohman37eed792009-02-04 17:28:58 +00001239 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001240 // Round the F80 the right size, which also moves to the appropriate xmm
1241 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001242 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001243 // This truncation won't change the value.
1244 DAG.getIntPtrConstant(1));
1245 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001246
Dan Gohman98ca4f22009-08-05 01:29:28 +00001247 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001248 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001249
Dan Gohman98ca4f22009-08-05 01:29:28 +00001250 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001251}
1252
1253
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001254//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001255// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001256//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001257// StdCall calling convention seems to be standard for many Windows' API
1258// routines and around. It differs from C calling convention just a little:
1259// callee should clean up the stack, not caller. Symbols should be also
1260// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001261// For info on fast calling convention see Fast Calling Convention (tail call)
1262// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001263
Dan Gohman98ca4f22009-08-05 01:29:28 +00001264/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001265/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001266static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1267 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001268 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001269
Dan Gohman98ca4f22009-08-05 01:29:28 +00001270 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001271}
1272
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001273/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001274/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001275static bool
1276ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1277 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001278 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001279
Dan Gohman98ca4f22009-08-05 01:29:28 +00001280 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001281}
1282
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001283/// IsCalleePop - Determines whether the callee is required to pop its
1284/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001285bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001286 if (IsVarArg)
1287 return false;
1288
Dan Gohman095cc292008-09-13 01:54:27 +00001289 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001290 default:
1291 return false;
1292 case CallingConv::X86_StdCall:
1293 return !Subtarget->is64Bit();
1294 case CallingConv::X86_FastCall:
1295 return !Subtarget->is64Bit();
1296 case CallingConv::Fast:
1297 return PerformTailCallOpt;
1298 }
1299}
1300
Dan Gohman095cc292008-09-13 01:54:27 +00001301/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1302/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001303CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001304 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001305 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001306 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001307 else
1308 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001309 }
1310
Gordon Henriksen86737662008-01-05 16:56:59 +00001311 if (CC == CallingConv::X86_FastCall)
1312 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001313 else if (CC == CallingConv::Fast)
1314 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001315 else
1316 return CC_X86_32_C;
1317}
1318
Dan Gohman98ca4f22009-08-05 01:29:28 +00001319/// NameDecorationForCallConv - Selects the appropriate decoration to
1320/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001321NameDecorationStyle
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001322X86TargetLowering::NameDecorationForCallConv(CallingConv::ID CallConv) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001323 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001324 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001325 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001326 return StdCall;
1327 return None;
1328}
1329
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001330
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001331/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1332/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001333/// the specific parameter attribute. The copy will be passed as a byval
1334/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001335static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001336CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001337 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1338 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001339 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001340 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001341 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001342}
1343
Dan Gohman98ca4f22009-08-05 01:29:28 +00001344SDValue
1345X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001346 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001347 const SmallVectorImpl<ISD::InputArg> &Ins,
1348 DebugLoc dl, SelectionDAG &DAG,
1349 const CCValAssign &VA,
1350 MachineFrameInfo *MFI,
1351 unsigned i) {
1352
Rafael Espindola7effac52007-09-14 15:48:13 +00001353 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001354 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1355 bool AlwaysUseMutable = (CallConv==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001356 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001357 EVT ValVT;
1358
1359 // If value is passed by pointer we have address passed instead of the value
1360 // itself.
1361 if (VA.getLocInfo() == CCValAssign::Indirect)
1362 ValVT = VA.getLocVT();
1363 else
1364 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001365
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001366 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001367 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001368 // In case of tail call optimization mark all arguments mutable. Since they
1369 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001370 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001371 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001372 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001373 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001374 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001375 return DAG.getLoad(ValVT, dl, Chain, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001376 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001377}
1378
Dan Gohman475871a2008-07-27 21:46:04 +00001379SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001380X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001381 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001382 bool isVarArg,
1383 const SmallVectorImpl<ISD::InputArg> &Ins,
1384 DebugLoc dl,
1385 SelectionDAG &DAG,
1386 SmallVectorImpl<SDValue> &InVals) {
1387
Evan Cheng1bc78042006-04-26 01:20:17 +00001388 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001389 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001390
Gordon Henriksen86737662008-01-05 16:56:59 +00001391 const Function* Fn = MF.getFunction();
1392 if (Fn->hasExternalLinkage() &&
1393 Subtarget->isTargetCygMing() &&
1394 Fn->getName() == "main")
1395 FuncInfo->setForceFramePointer(true);
1396
1397 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001398 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001399
Evan Cheng1bc78042006-04-26 01:20:17 +00001400 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001401 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001402 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001403
Dan Gohman98ca4f22009-08-05 01:29:28 +00001404 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001405 "Var args not supported with calling convention fastcc");
1406
Chris Lattner638402b2007-02-28 07:00:42 +00001407 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001408 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001409 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1410 ArgLocs, *DAG.getContext());
1411 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001412
Chris Lattnerf39f7712007-02-28 05:46:49 +00001413 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001414 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001415 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1416 CCValAssign &VA = ArgLocs[i];
1417 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1418 // places.
1419 assert(VA.getValNo() != LastVal &&
1420 "Don't support value assigned to multiple locs yet");
1421 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001422
Chris Lattnerf39f7712007-02-28 05:46:49 +00001423 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001424 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001425 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001426 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001427 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001428 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001429 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001430 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001431 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001432 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001433 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001434 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001435 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001436 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1437 RC = X86::VR64RegisterClass;
1438 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001439 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001440
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001441 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001442 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001443
Chris Lattnerf39f7712007-02-28 05:46:49 +00001444 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1445 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1446 // right size.
1447 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001448 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001449 DAG.getValueType(VA.getValVT()));
1450 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001451 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001452 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001453 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001454 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001455
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001456 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001457 // Handle MMX values passed in XMM regs.
1458 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001459 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1460 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001461 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1462 } else
1463 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001464 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001465 } else {
1466 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001468 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001469
1470 // If value is passed via pointer - do a load.
1471 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001473
Dan Gohman98ca4f22009-08-05 01:29:28 +00001474 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001475 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001476
Dan Gohman61a92132008-04-21 23:59:07 +00001477 // The x86-64 ABI for returning structs by value requires that we copy
1478 // the sret argument into %rax for the return. Save the argument into
1479 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001480 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001481 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1482 unsigned Reg = FuncInfo->getSRetReturnReg();
1483 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001484 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001485 FuncInfo->setSRetReturnReg(Reg);
1486 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001487 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001488 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001489 }
1490
Chris Lattnerf39f7712007-02-28 05:46:49 +00001491 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001492 // align stack specially for tail calls
Dan Gohman98ca4f22009-08-05 01:29:28 +00001493 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001494 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001495
Evan Cheng1bc78042006-04-26 01:20:17 +00001496 // If the function takes variable number of arguments, make a frame index for
1497 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001498 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001499 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001500 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1501 }
1502 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001503 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1504
1505 // FIXME: We should really autogenerate these arrays
1506 static const unsigned GPR64ArgRegsWin64[] = {
1507 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001508 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001509 static const unsigned XMMArgRegsWin64[] = {
1510 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1511 };
1512 static const unsigned GPR64ArgRegs64Bit[] = {
1513 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1514 };
1515 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001516 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1517 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1518 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001519 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1520
1521 if (IsWin64) {
1522 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1523 GPR64ArgRegs = GPR64ArgRegsWin64;
1524 XMMArgRegs = XMMArgRegsWin64;
1525 } else {
1526 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1527 GPR64ArgRegs = GPR64ArgRegs64Bit;
1528 XMMArgRegs = XMMArgRegs64Bit;
1529 }
1530 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1531 TotalNumIntRegs);
1532 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1533 TotalNumXMMRegs);
1534
Devang Patel578efa92009-06-05 21:57:13 +00001535 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001536 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001537 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001538 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001539 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001540 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001541 // Kernel mode asks for SSE to be disabled, so don't push them
1542 // on the stack.
1543 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001544
Gordon Henriksen86737662008-01-05 16:56:59 +00001545 // For X86-64, if there are vararg parameters that are passed via
1546 // registers, then we must store them to their spots on the stack so they
1547 // may be loaded by deferencing the result of va_next.
1548 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001549 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1550 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1551 TotalNumXMMRegs * 16, 16);
1552
Gordon Henriksen86737662008-01-05 16:56:59 +00001553 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001554 SmallVector<SDValue, 8> MemOps;
1555 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001556 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001557 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001558 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1559 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001560 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1561 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001562 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001563 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001564 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001565 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
Dan Gohmand6708ea2009-08-15 01:38:56 +00001566 Offset);
Gordon Henriksen86737662008-01-05 16:56:59 +00001567 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001568 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001569 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001570
Dan Gohmanface41a2009-08-16 21:24:25 +00001571 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1572 // Now store the XMM (fp + vector) parameter registers.
1573 SmallVector<SDValue, 11> SaveXMMOps;
1574 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001575
Dan Gohmanface41a2009-08-16 21:24:25 +00001576 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1577 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1578 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001579
Dan Gohmanface41a2009-08-16 21:24:25 +00001580 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1581 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001582
Dan Gohmanface41a2009-08-16 21:24:25 +00001583 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1584 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1585 X86::VR128RegisterClass);
1586 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1587 SaveXMMOps.push_back(Val);
1588 }
1589 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1590 MVT::Other,
1591 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001592 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001593
1594 if (!MemOps.empty())
1595 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1596 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001597 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001598 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001599
Gordon Henriksen86737662008-01-05 16:56:59 +00001600 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001601 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001602 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001603 BytesCallerReserves = 0;
1604 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001605 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001606 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001607 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001608 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001609 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001610 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001611
Gordon Henriksen86737662008-01-05 16:56:59 +00001612 if (!Is64Bit) {
1613 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001614 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001615 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1616 }
Evan Cheng25caf632006-05-23 21:06:34 +00001617
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001618 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001619
Dan Gohman98ca4f22009-08-05 01:29:28 +00001620 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001621}
1622
Dan Gohman475871a2008-07-27 21:46:04 +00001623SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001624X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1625 SDValue StackPtr, SDValue Arg,
1626 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001627 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001628 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001629 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001630 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001631 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001632 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001633 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001634 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001635 }
Dale Johannesenace16102009-02-03 19:33:06 +00001636 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001637 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001638}
1639
Bill Wendling64e87322009-01-16 19:25:27 +00001640/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001641/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001642SDValue
1643X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001644 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001645 SDValue Chain,
1646 bool IsTailCall,
1647 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001648 int FPDiff,
1649 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001650 if (!IsTailCall || FPDiff==0) return Chain;
1651
1652 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001653 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001654 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001655
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001656 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001657 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001658 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001659}
1660
1661/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1662/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001663static SDValue
1664EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001665 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001666 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001667 // Store the return address to the appropriate stack slot.
1668 if (!FPDiff) return Chain;
1669 // Calculate the new stack slot for the return address.
1670 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001671 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001672 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Owen Anderson825b72b2009-08-11 20:47:22 +00001673 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001674 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001675 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Evan Cheng65531552009-10-17 07:53:04 +00001676 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001677 return Chain;
1678}
1679
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680SDValue
1681X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001682 CallingConv::ID CallConv, bool isVarArg,
1683 bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001684 const SmallVectorImpl<ISD::OutputArg> &Outs,
1685 const SmallVectorImpl<ISD::InputArg> &Ins,
1686 DebugLoc dl, SelectionDAG &DAG,
1687 SmallVectorImpl<SDValue> &InVals) {
Gordon Henriksenae636f82008-01-03 16:47:34 +00001688
Dan Gohman98ca4f22009-08-05 01:29:28 +00001689 MachineFunction &MF = DAG.getMachineFunction();
1690 bool Is64Bit = Subtarget->is64Bit();
1691 bool IsStructRet = CallIsStructReturn(Outs);
1692
1693 assert((!isTailCall ||
1694 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
1695 "IsEligibleForTailCallOptimization missed a case!");
1696 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001697 "Var args not supported with calling convention fastcc");
1698
Chris Lattner638402b2007-02-28 07:00:42 +00001699 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001700 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001701 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1702 ArgLocs, *DAG.getContext());
1703 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001704
Chris Lattner423c5f42007-02-28 05:31:48 +00001705 // Get a count of how many bytes are to be pushed on the stack.
1706 unsigned NumBytes = CCInfo.getNextStackOffset();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001707 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001708 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001709
Gordon Henriksen86737662008-01-05 16:56:59 +00001710 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711 if (isTailCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001712 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001713 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001714 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1715 FPDiff = NumBytesCallerPushed - NumBytes;
1716
1717 // Set the delta of movement of the returnaddr stackslot.
1718 // But only set if delta is greater than previous delta.
1719 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1720 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1721 }
1722
Chris Lattnere563bbc2008-10-11 22:08:30 +00001723 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001724
Dan Gohman475871a2008-07-27 21:46:04 +00001725 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001726 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001727 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001728 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001729
Dan Gohman475871a2008-07-27 21:46:04 +00001730 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1731 SmallVector<SDValue, 8> MemOpChains;
1732 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001733
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001734 // Walk the register/memloc assignments, inserting copies/loads. In the case
1735 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001736 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1737 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001738 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001739 SDValue Arg = Outs[i].Val;
1740 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001741 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001742
Chris Lattner423c5f42007-02-28 05:31:48 +00001743 // Promote the value if needed.
1744 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001745 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001746 case CCValAssign::Full: break;
1747 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001748 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001749 break;
1750 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001751 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001752 break;
1753 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001754 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1755 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001756 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1757 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1758 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001759 } else
1760 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1761 break;
1762 case CCValAssign::BCvt:
1763 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001764 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001765 case CCValAssign::Indirect: {
1766 // Store the argument.
1767 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001768 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001769 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00001770 PseudoSourceValue::getFixedStack(FI), 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001771 Arg = SpillSlot;
1772 break;
1773 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001774 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001775
Chris Lattner423c5f42007-02-28 05:31:48 +00001776 if (VA.isRegLoc()) {
1777 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1778 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001779 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001780 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001781 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001782 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001783
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1785 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001786 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001787 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001788 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001789
Evan Cheng32fe1032006-05-25 00:59:30 +00001790 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001791 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001792 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001793
Evan Cheng347d5f72006-04-28 21:29:37 +00001794 // Build a sequence of copy-to-reg nodes chained together with token chain
1795 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001796 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001797 // Tail call byval lowering might overwrite argument registers so in case of
1798 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001799 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001800 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001801 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001802 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001803 InFlag = Chain.getValue(1);
1804 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001805
Eric Christopherfd179292009-08-27 18:07:15 +00001806
Chris Lattner88e1fd52009-07-09 04:24:46 +00001807 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001808 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1809 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001810 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001811 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1812 DAG.getNode(X86ISD::GlobalBaseReg,
1813 DebugLoc::getUnknownLoc(),
1814 getPointerTy()),
1815 InFlag);
1816 InFlag = Chain.getValue(1);
1817 } else {
1818 // If we are tail calling and generating PIC/GOT style code load the
1819 // address of the callee into ECX. The value in ecx is used as target of
1820 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1821 // for tail calls on PIC/GOT architectures. Normally we would just put the
1822 // address of GOT into ebx and then call target@PLT. But for tail calls
1823 // ebx would be restored (since ebx is callee saved) before jumping to the
1824 // target@PLT.
1825
1826 // Note: The actual moving to ECX is done further down.
1827 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1828 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1829 !G->getGlobal()->hasProtectedVisibility())
1830 Callee = LowerGlobalAddress(Callee, DAG);
1831 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001832 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001833 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001834 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001835
Gordon Henriksen86737662008-01-05 16:56:59 +00001836 if (Is64Bit && isVarArg) {
1837 // From AMD64 ABI document:
1838 // For calls that may call functions that use varargs or stdargs
1839 // (prototype-less calls or calls to functions containing ellipsis (...) in
1840 // the declaration) %al is used as hidden argument to specify the number
1841 // of SSE registers used. The contents of %al do not need to match exactly
1842 // the number of registers, but must be an ubound on the number of SSE
1843 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001844
1845 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 // Count the number of XMM registers allocated.
1847 static const unsigned XMMArgRegs[] = {
1848 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1849 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1850 };
1851 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001852 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001853 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001854
Dale Johannesendd64c412009-02-04 00:33:20 +00001855 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001856 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001857 InFlag = Chain.getValue(1);
1858 }
1859
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001860
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001861 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001862 if (isTailCall) {
1863 // Force all the incoming stack arguments to be loaded from the stack
1864 // before any new outgoing arguments are stored to the stack, because the
1865 // outgoing stack slots may alias the incoming argument stack slots, and
1866 // the alias isn't otherwise explicit. This is slightly more conservative
1867 // than necessary, because it means that each store effectively depends
1868 // on every argument instead of just those arguments it would clobber.
1869 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1870
Dan Gohman475871a2008-07-27 21:46:04 +00001871 SmallVector<SDValue, 8> MemOpChains2;
1872 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001873 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001874 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001875 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001876 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1877 CCValAssign &VA = ArgLocs[i];
1878 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001879 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001880 SDValue Arg = Outs[i].Val;
1881 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001882 // Create frame index.
1883 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001884 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001885 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001886 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001887
Duncan Sands276dcbd2008-03-21 09:14:45 +00001888 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001889 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001890 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001891 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001892 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001893 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001894 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001895
Dan Gohman98ca4f22009-08-05 01:29:28 +00001896 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1897 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001898 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001899 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001900 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001901 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 DAG.getStore(ArgChain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00001903 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001904 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001905 }
1906 }
1907
1908 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001909 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001910 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001911
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001912 // Copy arguments to their registers.
1913 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001914 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001915 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001916 InFlag = Chain.getValue(1);
1917 }
Dan Gohman475871a2008-07-27 21:46:04 +00001918 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001919
Gordon Henriksen86737662008-01-05 16:56:59 +00001920 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001921 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001922 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001923 }
1924
Evan Cheng32fe1032006-05-25 00:59:30 +00001925 // If the callee is a GlobalAddress node (quite common, every direct call is)
1926 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001927 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001928 // We should use extra load for direct calls to dllimported functions in
1929 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001930 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001931 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001932 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00001933
Chris Lattner48a7d022009-07-09 05:02:21 +00001934 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1935 // external symbols most go through the PLT in PIC mode. If the symbol
1936 // has hidden or protected visibility, or if it is static or local, then
1937 // we don't need to use the PLT - we can directly call it.
1938 if (Subtarget->isTargetELF() &&
1939 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001940 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001941 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001942 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001943 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1944 Subtarget->getDarwinVers() < 9) {
1945 // PC-relative references to external symbols should go through $stub,
1946 // unless we're building with the leopard linker or later, which
1947 // automatically synthesizes these stubs.
1948 OpFlags = X86II::MO_DARWIN_STUB;
1949 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001950
Chris Lattner74e726e2009-07-09 05:27:35 +00001951 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001952 G->getOffset(), OpFlags);
1953 }
Bill Wendling056292f2008-09-16 21:48:12 +00001954 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001955 unsigned char OpFlags = 0;
1956
1957 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1958 // symbols should go through the PLT.
1959 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001960 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001961 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001962 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001963 Subtarget->getDarwinVers() < 9) {
1964 // PC-relative references to external symbols should go through $stub,
1965 // unless we're building with the leopard linker or later, which
1966 // automatically synthesizes these stubs.
1967 OpFlags = X86II::MO_DARWIN_STUB;
1968 }
Eric Christopherfd179292009-08-27 18:07:15 +00001969
Chris Lattner48a7d022009-07-09 05:02:21 +00001970 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1971 OpFlags);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001972 } else if (isTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001973 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001974
Dale Johannesendd64c412009-02-04 00:33:20 +00001975 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001976 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001977 Callee,InFlag);
1978 Callee = DAG.getRegister(Opc, getPointerTy());
1979 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001980 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001981 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001982
Chris Lattnerd96d0722007-02-25 06:40:16 +00001983 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001984 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001985 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001986
Dan Gohman98ca4f22009-08-05 01:29:28 +00001987 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001988 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1989 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001990 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00001991 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001992
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001993 Ops.push_back(Chain);
1994 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001995
Dan Gohman98ca4f22009-08-05 01:29:28 +00001996 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00001997 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001998
Gordon Henriksen86737662008-01-05 16:56:59 +00001999 // Add argument registers to the end of the list so that they are known live
2000 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002001 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2002 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2003 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002004
Evan Cheng586ccac2008-03-18 23:36:35 +00002005 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002006 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002007 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2008
2009 // Add an implicit use of AL for x86 vararg functions.
2010 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002011 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002012
Gabor Greifba36cb52008-08-28 21:40:38 +00002013 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002014 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002015
Dan Gohman98ca4f22009-08-05 01:29:28 +00002016 if (isTailCall) {
2017 // If this is the first return lowered for this function, add the regs
2018 // to the liveout set for the function.
2019 if (MF.getRegInfo().liveout_empty()) {
2020 SmallVector<CCValAssign, 16> RVLocs;
2021 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2022 *DAG.getContext());
2023 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2024 for (unsigned i = 0; i != RVLocs.size(); ++i)
2025 if (RVLocs[i].isRegLoc())
2026 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2027 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002028
Dan Gohman98ca4f22009-08-05 01:29:28 +00002029 assert(((Callee.getOpcode() == ISD::Register &&
2030 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
2031 cast<RegisterSDNode>(Callee)->getReg() == X86::R9)) ||
2032 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2033 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
2034 "Expecting an global address, external symbol, or register");
2035
2036 return DAG.getNode(X86ISD::TC_RETURN, dl,
2037 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002038 }
2039
Dale Johannesenace16102009-02-03 19:33:06 +00002040 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002041 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002042
Chris Lattner2d297092006-05-23 18:50:38 +00002043 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002044 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002045 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002046 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002047 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002048 // If this is is a call to a struct-return function, the callee
2049 // pops the hidden struct pointer, so we have to push it back.
2050 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002051 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002052 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002053 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002054
Gordon Henriksenae636f82008-01-03 16:47:34 +00002055 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002056 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002057 DAG.getIntPtrConstant(NumBytes, true),
2058 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2059 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002060 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002061 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002062
Chris Lattner3085e152007-02-25 08:59:22 +00002063 // Handle result values, copying them out of physregs into vregs that we
2064 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002065 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2066 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002067}
2068
Evan Cheng25ab6902006-09-08 06:48:29 +00002069
2070//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002071// Fast Calling Convention (tail call) implementation
2072//===----------------------------------------------------------------------===//
2073
2074// Like std call, callee cleans arguments, convention except that ECX is
2075// reserved for storing the tail called function address. Only 2 registers are
2076// free for argument passing (inreg). Tail call optimization is performed
2077// provided:
2078// * tailcallopt is enabled
2079// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002080// On X86_64 architecture with GOT-style position independent code only local
2081// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002082// To keep the stack aligned according to platform abi the function
2083// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2084// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002085// If a tail called function callee has more arguments than the caller the
2086// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002087// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002088// original REtADDR, but before the saved framepointer or the spilled registers
2089// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2090// stack layout:
2091// arg1
2092// arg2
2093// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002094// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002095// move area ]
2096// (possible EBP)
2097// ESI
2098// EDI
2099// local1 ..
2100
2101/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2102/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002103unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002104 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002105 MachineFunction &MF = DAG.getMachineFunction();
2106 const TargetMachine &TM = MF.getTarget();
2107 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2108 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002109 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002110 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002111 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002112 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2113 // Number smaller than 12 so just add the difference.
2114 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2115 } else {
2116 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002117 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002118 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002119 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002120 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002121}
2122
Dan Gohman98ca4f22009-08-05 01:29:28 +00002123/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2124/// for tail call optimization. Targets which want to do tail call
2125/// optimization should implement this function.
2126bool
2127X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002128 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129 bool isVarArg,
2130 const SmallVectorImpl<ISD::InputArg> &Ins,
2131 SelectionDAG& DAG) const {
2132 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002133 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002134 return CalleeCC == CallingConv::Fast && CallerCC == CalleeCC;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002135}
2136
Dan Gohman3df24e62008-09-03 23:12:08 +00002137FastISel *
2138X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002139 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002140 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002141 DenseMap<const Value *, unsigned> &vm,
2142 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002143 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002144 DenseMap<const AllocaInst *, int> &am
2145#ifndef NDEBUG
2146 , SmallSet<Instruction*, 8> &cil
2147#endif
2148 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002149 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002150#ifndef NDEBUG
2151 , cil
2152#endif
2153 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002154}
2155
2156
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002157//===----------------------------------------------------------------------===//
2158// Other Lowering Hooks
2159//===----------------------------------------------------------------------===//
2160
2161
Dan Gohman475871a2008-07-27 21:46:04 +00002162SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002163 MachineFunction &MF = DAG.getMachineFunction();
2164 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2165 int ReturnAddrIndex = FuncInfo->getRAIndex();
2166
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002167 if (ReturnAddrIndex == 0) {
2168 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002169 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002170 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002171 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002172 }
2173
Evan Cheng25ab6902006-09-08 06:48:29 +00002174 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002175}
2176
2177
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002178bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2179 bool hasSymbolicDisplacement) {
2180 // Offset should fit into 32 bit immediate field.
2181 if (!isInt32(Offset))
2182 return false;
2183
2184 // If we don't have a symbolic displacement - we don't have any extra
2185 // restrictions.
2186 if (!hasSymbolicDisplacement)
2187 return true;
2188
2189 // FIXME: Some tweaks might be needed for medium code model.
2190 if (M != CodeModel::Small && M != CodeModel::Kernel)
2191 return false;
2192
2193 // For small code model we assume that latest object is 16MB before end of 31
2194 // bits boundary. We may also accept pretty large negative constants knowing
2195 // that all objects are in the positive half of address space.
2196 if (M == CodeModel::Small && Offset < 16*1024*1024)
2197 return true;
2198
2199 // For kernel code model we know that all object resist in the negative half
2200 // of 32bits address space. We may not accept negative offsets, since they may
2201 // be just off and we may accept pretty large positive ones.
2202 if (M == CodeModel::Kernel && Offset > 0)
2203 return true;
2204
2205 return false;
2206}
2207
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002208/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2209/// specific condition code, returning the condition code and the LHS/RHS of the
2210/// comparison to make.
2211static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2212 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002213 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002214 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2215 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2216 // X > -1 -> X == 0, jump !sign.
2217 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002218 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002219 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2220 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002221 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002222 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002223 // X < 1 -> X <= 0
2224 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002225 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002226 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002227 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002228
Evan Chengd9558e02006-01-06 00:43:03 +00002229 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002230 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002231 case ISD::SETEQ: return X86::COND_E;
2232 case ISD::SETGT: return X86::COND_G;
2233 case ISD::SETGE: return X86::COND_GE;
2234 case ISD::SETLT: return X86::COND_L;
2235 case ISD::SETLE: return X86::COND_LE;
2236 case ISD::SETNE: return X86::COND_NE;
2237 case ISD::SETULT: return X86::COND_B;
2238 case ISD::SETUGT: return X86::COND_A;
2239 case ISD::SETULE: return X86::COND_BE;
2240 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002241 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002242 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002243
Chris Lattner4c78e022008-12-23 23:42:27 +00002244 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002245
Chris Lattner4c78e022008-12-23 23:42:27 +00002246 // If LHS is a foldable load, but RHS is not, flip the condition.
2247 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2248 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2249 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2250 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002251 }
2252
Chris Lattner4c78e022008-12-23 23:42:27 +00002253 switch (SetCCOpcode) {
2254 default: break;
2255 case ISD::SETOLT:
2256 case ISD::SETOLE:
2257 case ISD::SETUGT:
2258 case ISD::SETUGE:
2259 std::swap(LHS, RHS);
2260 break;
2261 }
2262
2263 // On a floating point condition, the flags are set as follows:
2264 // ZF PF CF op
2265 // 0 | 0 | 0 | X > Y
2266 // 0 | 0 | 1 | X < Y
2267 // 1 | 0 | 0 | X == Y
2268 // 1 | 1 | 1 | unordered
2269 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002270 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002271 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002272 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002273 case ISD::SETOLT: // flipped
2274 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002275 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002276 case ISD::SETOLE: // flipped
2277 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002278 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002279 case ISD::SETUGT: // flipped
2280 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002281 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002282 case ISD::SETUGE: // flipped
2283 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002284 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002285 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002286 case ISD::SETNE: return X86::COND_NE;
2287 case ISD::SETUO: return X86::COND_P;
2288 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002289 case ISD::SETOEQ:
2290 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002291 }
Evan Chengd9558e02006-01-06 00:43:03 +00002292}
2293
Evan Cheng4a460802006-01-11 00:33:36 +00002294/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2295/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002296/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002297static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002298 switch (X86CC) {
2299 default:
2300 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002301 case X86::COND_B:
2302 case X86::COND_BE:
2303 case X86::COND_E:
2304 case X86::COND_P:
2305 case X86::COND_A:
2306 case X86::COND_AE:
2307 case X86::COND_NE:
2308 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002309 return true;
2310 }
2311}
2312
Nate Begeman9008ca62009-04-27 18:41:29 +00002313/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2314/// the specified range (L, H].
2315static bool isUndefOrInRange(int Val, int Low, int Hi) {
2316 return (Val < 0) || (Val >= Low && Val < Hi);
2317}
2318
2319/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2320/// specified value.
2321static bool isUndefOrEqual(int Val, int CmpVal) {
2322 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002323 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002324 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002325}
2326
Nate Begeman9008ca62009-04-27 18:41:29 +00002327/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2328/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2329/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002330static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002331 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002332 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002333 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002334 return (Mask[0] < 2 && Mask[1] < 2);
2335 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002336}
2337
Nate Begeman9008ca62009-04-27 18:41:29 +00002338bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002339 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002340 N->getMask(M);
2341 return ::isPSHUFDMask(M, N->getValueType(0));
2342}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002343
Nate Begeman9008ca62009-04-27 18:41:29 +00002344/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2345/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002346static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002347 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002348 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002349
Nate Begeman9008ca62009-04-27 18:41:29 +00002350 // Lower quadword copied in order or undef.
2351 for (int i = 0; i != 4; ++i)
2352 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002353 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002354
Evan Cheng506d3df2006-03-29 23:07:14 +00002355 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002356 for (int i = 4; i != 8; ++i)
2357 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002358 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002359
Evan Cheng506d3df2006-03-29 23:07:14 +00002360 return true;
2361}
2362
Nate Begeman9008ca62009-04-27 18:41:29 +00002363bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002364 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002365 N->getMask(M);
2366 return ::isPSHUFHWMask(M, N->getValueType(0));
2367}
Evan Cheng506d3df2006-03-29 23:07:14 +00002368
Nate Begeman9008ca62009-04-27 18:41:29 +00002369/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2370/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002371static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002372 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002373 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002374
Rafael Espindola15684b22009-04-24 12:40:33 +00002375 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002376 for (int i = 4; i != 8; ++i)
2377 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002378 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002379
Rafael Espindola15684b22009-04-24 12:40:33 +00002380 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002381 for (int i = 0; i != 4; ++i)
2382 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002383 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002384
Rafael Espindola15684b22009-04-24 12:40:33 +00002385 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002386}
2387
Nate Begeman9008ca62009-04-27 18:41:29 +00002388bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002389 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002390 N->getMask(M);
2391 return ::isPSHUFLWMask(M, N->getValueType(0));
2392}
2393
Nate Begemana09008b2009-10-19 02:17:23 +00002394/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2395/// is suitable for input to PALIGNR.
2396static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2397 bool hasSSSE3) {
2398 int i, e = VT.getVectorNumElements();
2399
2400 // Do not handle v2i64 / v2f64 shuffles with palignr.
2401 if (e < 4 || !hasSSSE3)
2402 return false;
2403
2404 for (i = 0; i != e; ++i)
2405 if (Mask[i] >= 0)
2406 break;
2407
2408 // All undef, not a palignr.
2409 if (i == e)
2410 return false;
2411
2412 // Determine if it's ok to perform a palignr with only the LHS, since we
2413 // don't have access to the actual shuffle elements to see if RHS is undef.
2414 bool Unary = Mask[i] < (int)e;
2415 bool NeedsUnary = false;
2416
2417 int s = Mask[i] - i;
2418
2419 // Check the rest of the elements to see if they are consecutive.
2420 for (++i; i != e; ++i) {
2421 int m = Mask[i];
2422 if (m < 0)
2423 continue;
2424
2425 Unary = Unary && (m < (int)e);
2426 NeedsUnary = NeedsUnary || (m < s);
2427
2428 if (NeedsUnary && !Unary)
2429 return false;
2430 if (Unary && m != ((s+i) & (e-1)))
2431 return false;
2432 if (!Unary && m != (s+i))
2433 return false;
2434 }
2435 return true;
2436}
2437
2438bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2439 SmallVector<int, 8> M;
2440 N->getMask(M);
2441 return ::isPALIGNRMask(M, N->getValueType(0), true);
2442}
2443
Evan Cheng14aed5e2006-03-24 01:18:28 +00002444/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2445/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002446static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002447 int NumElems = VT.getVectorNumElements();
2448 if (NumElems != 2 && NumElems != 4)
2449 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002450
Nate Begeman9008ca62009-04-27 18:41:29 +00002451 int Half = NumElems / 2;
2452 for (int i = 0; i < Half; ++i)
2453 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002454 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002455 for (int i = Half; i < NumElems; ++i)
2456 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002457 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002458
Evan Cheng14aed5e2006-03-24 01:18:28 +00002459 return true;
2460}
2461
Nate Begeman9008ca62009-04-27 18:41:29 +00002462bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2463 SmallVector<int, 8> M;
2464 N->getMask(M);
2465 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002466}
2467
Evan Cheng213d2cf2007-05-17 18:45:50 +00002468/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002469/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2470/// half elements to come from vector 1 (which would equal the dest.) and
2471/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002472static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002473 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002474
2475 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002476 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002477
Nate Begeman9008ca62009-04-27 18:41:29 +00002478 int Half = NumElems / 2;
2479 for (int i = 0; i < Half; ++i)
2480 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002481 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002482 for (int i = Half; i < NumElems; ++i)
2483 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002484 return false;
2485 return true;
2486}
2487
Nate Begeman9008ca62009-04-27 18:41:29 +00002488static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2489 SmallVector<int, 8> M;
2490 N->getMask(M);
2491 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002492}
2493
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002494/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2495/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002496bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2497 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002498 return false;
2499
Evan Cheng2064a2b2006-03-28 06:50:32 +00002500 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002501 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2502 isUndefOrEqual(N->getMaskElt(1), 7) &&
2503 isUndefOrEqual(N->getMaskElt(2), 2) &&
2504 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002505}
2506
Evan Cheng5ced1d82006-04-06 23:23:56 +00002507/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2508/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002509bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2510 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002511
Evan Cheng5ced1d82006-04-06 23:23:56 +00002512 if (NumElems != 2 && NumElems != 4)
2513 return false;
2514
Evan Chengc5cdff22006-04-07 21:53:05 +00002515 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002516 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002517 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002518
Evan Chengc5cdff22006-04-07 21:53:05 +00002519 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002520 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002521 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002522
2523 return true;
2524}
2525
2526/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002527/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2528/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002529bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2530 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002531
Evan Cheng5ced1d82006-04-06 23:23:56 +00002532 if (NumElems != 2 && NumElems != 4)
2533 return false;
2534
Evan Chengc5cdff22006-04-07 21:53:05 +00002535 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002536 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002537 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002538
Nate Begeman9008ca62009-04-27 18:41:29 +00002539 for (unsigned i = 0; i < NumElems/2; ++i)
2540 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002541 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002542
2543 return true;
2544}
2545
Nate Begeman9008ca62009-04-27 18:41:29 +00002546/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2547/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2548/// <2, 3, 2, 3>
2549bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2550 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002551
Nate Begeman9008ca62009-04-27 18:41:29 +00002552 if (NumElems != 4)
2553 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002554
2555 return isUndefOrEqual(N->getMaskElt(0), 2) &&
Nate Begeman9008ca62009-04-27 18:41:29 +00002556 isUndefOrEqual(N->getMaskElt(1), 3) &&
Eric Christopherfd179292009-08-27 18:07:15 +00002557 isUndefOrEqual(N->getMaskElt(2), 2) &&
Nate Begeman9008ca62009-04-27 18:41:29 +00002558 isUndefOrEqual(N->getMaskElt(3), 3);
2559}
2560
Evan Cheng0038e592006-03-28 00:39:58 +00002561/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2562/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002563static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002564 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002565 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002566 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002567 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002568
Nate Begeman9008ca62009-04-27 18:41:29 +00002569 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2570 int BitI = Mask[i];
2571 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002572 if (!isUndefOrEqual(BitI, j))
2573 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002574 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002575 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002576 return false;
2577 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002578 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002579 return false;
2580 }
Evan Cheng0038e592006-03-28 00:39:58 +00002581 }
Evan Cheng0038e592006-03-28 00:39:58 +00002582 return true;
2583}
2584
Nate Begeman9008ca62009-04-27 18:41:29 +00002585bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2586 SmallVector<int, 8> M;
2587 N->getMask(M);
2588 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002589}
2590
Evan Cheng4fcb9222006-03-28 02:43:26 +00002591/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2592/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002593static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002594 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002595 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002596 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002597 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002598
Nate Begeman9008ca62009-04-27 18:41:29 +00002599 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2600 int BitI = Mask[i];
2601 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002602 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002603 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002604 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002605 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002606 return false;
2607 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002608 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002609 return false;
2610 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002611 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002612 return true;
2613}
2614
Nate Begeman9008ca62009-04-27 18:41:29 +00002615bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2616 SmallVector<int, 8> M;
2617 N->getMask(M);
2618 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002619}
2620
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002621/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2622/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2623/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002624static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002625 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002626 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002627 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002628
Nate Begeman9008ca62009-04-27 18:41:29 +00002629 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2630 int BitI = Mask[i];
2631 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002632 if (!isUndefOrEqual(BitI, j))
2633 return false;
2634 if (!isUndefOrEqual(BitI1, j))
2635 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002636 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002637 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002638}
2639
Nate Begeman9008ca62009-04-27 18:41:29 +00002640bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2641 SmallVector<int, 8> M;
2642 N->getMask(M);
2643 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2644}
2645
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002646/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2647/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2648/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002649static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002650 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002651 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2652 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002653
Nate Begeman9008ca62009-04-27 18:41:29 +00002654 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2655 int BitI = Mask[i];
2656 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002657 if (!isUndefOrEqual(BitI, j))
2658 return false;
2659 if (!isUndefOrEqual(BitI1, j))
2660 return false;
2661 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002662 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002663}
2664
Nate Begeman9008ca62009-04-27 18:41:29 +00002665bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2666 SmallVector<int, 8> M;
2667 N->getMask(M);
2668 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2669}
2670
Evan Cheng017dcc62006-04-21 01:05:10 +00002671/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2672/// specifies a shuffle of elements that is suitable for input to MOVSS,
2673/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002674static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002675 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002676 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002677
2678 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002679
Nate Begeman9008ca62009-04-27 18:41:29 +00002680 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002681 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002682
Nate Begeman9008ca62009-04-27 18:41:29 +00002683 for (int i = 1; i < NumElts; ++i)
2684 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002685 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002686
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002687 return true;
2688}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002689
Nate Begeman9008ca62009-04-27 18:41:29 +00002690bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2691 SmallVector<int, 8> M;
2692 N->getMask(M);
2693 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002694}
2695
Evan Cheng017dcc62006-04-21 01:05:10 +00002696/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2697/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002698/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002699static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002700 bool V2IsSplat = false, bool V2IsUndef = false) {
2701 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002702 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002703 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002704
Nate Begeman9008ca62009-04-27 18:41:29 +00002705 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002706 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002707
Nate Begeman9008ca62009-04-27 18:41:29 +00002708 for (int i = 1; i < NumOps; ++i)
2709 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2710 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2711 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002712 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002713
Evan Cheng39623da2006-04-20 08:58:49 +00002714 return true;
2715}
2716
Nate Begeman9008ca62009-04-27 18:41:29 +00002717static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002718 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002719 SmallVector<int, 8> M;
2720 N->getMask(M);
2721 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002722}
2723
Evan Chengd9539472006-04-14 21:59:03 +00002724/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2725/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002726bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2727 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002728 return false;
2729
2730 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002731 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002732 int Elt = N->getMaskElt(i);
2733 if (Elt >= 0 && Elt != 1)
2734 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002735 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002736
2737 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002738 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002739 int Elt = N->getMaskElt(i);
2740 if (Elt >= 0 && Elt != 3)
2741 return false;
2742 if (Elt == 3)
2743 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002744 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002745 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002746 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002747 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002748}
2749
2750/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2751/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002752bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2753 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002754 return false;
2755
2756 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002757 for (unsigned i = 0; i < 2; ++i)
2758 if (N->getMaskElt(i) > 0)
2759 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002760
2761 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002762 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002763 int Elt = N->getMaskElt(i);
2764 if (Elt >= 0 && Elt != 2)
2765 return false;
2766 if (Elt == 2)
2767 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002768 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002769 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002770 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002771}
2772
Evan Cheng0b457f02008-09-25 20:50:48 +00002773/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2774/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002775bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2776 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00002777
Nate Begeman9008ca62009-04-27 18:41:29 +00002778 for (int i = 0; i < e; ++i)
2779 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002780 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002781 for (int i = 0; i < e; ++i)
2782 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002783 return false;
2784 return true;
2785}
2786
Evan Cheng63d33002006-03-22 08:01:21 +00002787/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002788/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00002789unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002790 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2791 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2792
Evan Chengb9df0ca2006-03-22 02:53:00 +00002793 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2794 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002795 for (int i = 0; i < NumOperands; ++i) {
2796 int Val = SVOp->getMaskElt(NumOperands-i-1);
2797 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002798 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002799 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002800 if (i != NumOperands - 1)
2801 Mask <<= Shift;
2802 }
Evan Cheng63d33002006-03-22 08:01:21 +00002803 return Mask;
2804}
2805
Evan Cheng506d3df2006-03-29 23:07:14 +00002806/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002807/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002808unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002809 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002810 unsigned Mask = 0;
2811 // 8 nodes, but we only care about the last 4.
2812 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002813 int Val = SVOp->getMaskElt(i);
2814 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002815 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002816 if (i != 4)
2817 Mask <<= 2;
2818 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002819 return Mask;
2820}
2821
2822/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00002823/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00002824unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002825 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002826 unsigned Mask = 0;
2827 // 8 nodes, but we only care about the first 4.
2828 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002829 int Val = SVOp->getMaskElt(i);
2830 if (Val >= 0)
2831 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002832 if (i != 0)
2833 Mask <<= 2;
2834 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002835 return Mask;
2836}
2837
Nate Begemana09008b2009-10-19 02:17:23 +00002838/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
2839/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
2840unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
2841 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2842 EVT VVT = N->getValueType(0);
2843 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
2844 int Val = 0;
2845
2846 unsigned i, e;
2847 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
2848 Val = SVOp->getMaskElt(i);
2849 if (Val >= 0)
2850 break;
2851 }
2852 return (Val - i) * EltSize;
2853}
2854
Evan Cheng37b73872009-07-30 08:33:02 +00002855/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2856/// constant +0.0.
2857bool X86::isZeroNode(SDValue Elt) {
2858 return ((isa<ConstantSDNode>(Elt) &&
2859 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2860 (isa<ConstantFPSDNode>(Elt) &&
2861 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2862}
2863
Nate Begeman9008ca62009-04-27 18:41:29 +00002864/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2865/// their permute mask.
2866static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2867 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002868 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002869 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002870 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00002871
Nate Begeman5a5ca152009-04-29 05:20:52 +00002872 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002873 int idx = SVOp->getMaskElt(i);
2874 if (idx < 0)
2875 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002876 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002877 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002878 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002879 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002880 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002881 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2882 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002883}
2884
Evan Cheng779ccea2007-12-07 21:30:01 +00002885/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2886/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00002887static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002888 unsigned NumElems = VT.getVectorNumElements();
2889 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002890 int idx = Mask[i];
2891 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002892 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002893 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002894 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002895 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002896 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002897 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002898}
2899
Evan Cheng533a0aa2006-04-19 20:35:22 +00002900/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2901/// match movhlps. The lower half elements should come from upper half of
2902/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002903/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002904static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2905 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002906 return false;
2907 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002908 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002909 return false;
2910 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002911 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002912 return false;
2913 return true;
2914}
2915
Evan Cheng5ced1d82006-04-06 23:23:56 +00002916/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002917/// is promoted to a vector. It also returns the LoadSDNode by reference if
2918/// required.
2919static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002920 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2921 return false;
2922 N = N->getOperand(0).getNode();
2923 if (!ISD::isNON_EXTLoad(N))
2924 return false;
2925 if (LD)
2926 *LD = cast<LoadSDNode>(N);
2927 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002928}
2929
Evan Cheng533a0aa2006-04-19 20:35:22 +00002930/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2931/// match movlp{s|d}. The lower half elements should come from lower half of
2932/// V1 (and in order), and the upper half elements should come from the upper
2933/// half of V2 (and in order). And since V1 will become the source of the
2934/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002935static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2936 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002937 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002938 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002939 // Is V2 is a vector load, don't do this transformation. We will try to use
2940 // load folding shufps op.
2941 if (ISD::isNON_EXTLoad(V2))
2942 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002943
Nate Begeman5a5ca152009-04-29 05:20:52 +00002944 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002945
Evan Cheng533a0aa2006-04-19 20:35:22 +00002946 if (NumElems != 2 && NumElems != 4)
2947 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002948 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002949 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002950 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002951 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002952 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002953 return false;
2954 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002955}
2956
Evan Cheng39623da2006-04-20 08:58:49 +00002957/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2958/// all the same.
2959static bool isSplatVector(SDNode *N) {
2960 if (N->getOpcode() != ISD::BUILD_VECTOR)
2961 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002962
Dan Gohman475871a2008-07-27 21:46:04 +00002963 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002964 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2965 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002966 return false;
2967 return true;
2968}
2969
Evan Cheng213d2cf2007-05-17 18:45:50 +00002970/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00002971/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002972/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002973static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002974 SDValue V1 = N->getOperand(0);
2975 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002976 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2977 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002978 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002979 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002980 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002981 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2982 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002983 if (Opc != ISD::BUILD_VECTOR ||
2984 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002985 return false;
2986 } else if (Idx >= 0) {
2987 unsigned Opc = V1.getOpcode();
2988 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2989 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002990 if (Opc != ISD::BUILD_VECTOR ||
2991 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002992 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002993 }
2994 }
2995 return true;
2996}
2997
2998/// getZeroVector - Returns a vector of specified type with all zero elements.
2999///
Owen Andersone50ed302009-08-10 22:56:29 +00003000static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003001 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003002 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003003
Chris Lattner8a594482007-11-25 00:24:49 +00003004 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3005 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003006 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003007 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003008 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3009 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003010 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003011 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3012 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003013 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003014 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3015 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003016 }
Dale Johannesenace16102009-02-03 19:33:06 +00003017 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003018}
3019
Chris Lattner8a594482007-11-25 00:24:49 +00003020/// getOnesVector - Returns a vector of specified type with all bits set.
3021///
Owen Andersone50ed302009-08-10 22:56:29 +00003022static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003023 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003024
Chris Lattner8a594482007-11-25 00:24:49 +00003025 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3026 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003027 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003028 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003029 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003030 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003031 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003032 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003033 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003034}
3035
3036
Evan Cheng39623da2006-04-20 08:58:49 +00003037/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3038/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003039static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003040 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003041 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003042
Evan Cheng39623da2006-04-20 08:58:49 +00003043 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003044 SmallVector<int, 8> MaskVec;
3045 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003046
Nate Begeman5a5ca152009-04-29 05:20:52 +00003047 for (unsigned i = 0; i != NumElems; ++i) {
3048 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003049 MaskVec[i] = NumElems;
3050 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003051 }
Evan Cheng39623da2006-04-20 08:58:49 +00003052 }
Evan Cheng39623da2006-04-20 08:58:49 +00003053 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003054 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3055 SVOp->getOperand(1), &MaskVec[0]);
3056 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003057}
3058
Evan Cheng017dcc62006-04-21 01:05:10 +00003059/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3060/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003061static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003062 SDValue V2) {
3063 unsigned NumElems = VT.getVectorNumElements();
3064 SmallVector<int, 8> Mask;
3065 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003066 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003067 Mask.push_back(i);
3068 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003069}
3070
Nate Begeman9008ca62009-04-27 18:41:29 +00003071/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003072static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003073 SDValue V2) {
3074 unsigned NumElems = VT.getVectorNumElements();
3075 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003076 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003077 Mask.push_back(i);
3078 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003079 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003080 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003081}
3082
Nate Begeman9008ca62009-04-27 18:41:29 +00003083/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003084static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003085 SDValue V2) {
3086 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003087 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003088 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003089 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003090 Mask.push_back(i + Half);
3091 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003092 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003093 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003094}
3095
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003096/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003097static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003098 bool HasSSE2) {
3099 if (SV->getValueType(0).getVectorNumElements() <= 4)
3100 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003101
Owen Anderson825b72b2009-08-11 20:47:22 +00003102 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003103 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003104 DebugLoc dl = SV->getDebugLoc();
3105 SDValue V1 = SV->getOperand(0);
3106 int NumElems = VT.getVectorNumElements();
3107 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003108
Nate Begeman9008ca62009-04-27 18:41:29 +00003109 // unpack elements to the correct location
3110 while (NumElems > 4) {
3111 if (EltNo < NumElems/2) {
3112 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3113 } else {
3114 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3115 EltNo -= NumElems/2;
3116 }
3117 NumElems >>= 1;
3118 }
Eric Christopherfd179292009-08-27 18:07:15 +00003119
Nate Begeman9008ca62009-04-27 18:41:29 +00003120 // Perform the splat.
3121 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003122 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003123 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3124 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003125}
3126
Evan Chengba05f722006-04-21 23:03:30 +00003127/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003128/// vector of zero or undef vector. This produces a shuffle where the low
3129/// element of V2 is swizzled into the zero/undef vector, landing at element
3130/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003131static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003132 bool isZero, bool HasSSE2,
3133 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003134 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003135 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003136 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3137 unsigned NumElems = VT.getVectorNumElements();
3138 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003139 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003140 // If this is the insertion idx, put the low elt of V2 here.
3141 MaskVec.push_back(i == Idx ? NumElems : i);
3142 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003143}
3144
Evan Chengf26ffe92008-05-29 08:22:04 +00003145/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3146/// a shuffle that is zero.
3147static
Nate Begeman9008ca62009-04-27 18:41:29 +00003148unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3149 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003150 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003151 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003152 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003153 int Idx = SVOp->getMaskElt(Index);
3154 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003155 ++NumZeros;
3156 continue;
3157 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003158 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003159 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003160 ++NumZeros;
3161 else
3162 break;
3163 }
3164 return NumZeros;
3165}
3166
3167/// isVectorShift - Returns true if the shuffle can be implemented as a
3168/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003169/// FIXME: split into pslldqi, psrldqi, palignr variants.
3170static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003171 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003172 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003173
3174 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003175 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003176 if (!NumZeros) {
3177 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003178 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003179 if (!NumZeros)
3180 return false;
3181 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003182 bool SeenV1 = false;
3183 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003184 for (int i = NumZeros; i < NumElems; ++i) {
3185 int Val = isLeft ? (i - NumZeros) : i;
3186 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3187 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003188 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003190 SeenV1 = true;
3191 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003192 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003193 SeenV2 = true;
3194 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003195 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003196 return false;
3197 }
3198 if (SeenV1 && SeenV2)
3199 return false;
3200
Nate Begeman9008ca62009-04-27 18:41:29 +00003201 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003202 ShAmt = NumZeros;
3203 return true;
3204}
3205
3206
Evan Chengc78d3b42006-04-24 18:01:45 +00003207/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3208///
Dan Gohman475871a2008-07-27 21:46:04 +00003209static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003210 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003211 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003212 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003213 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003214
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003215 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003216 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003217 bool First = true;
3218 for (unsigned i = 0; i < 16; ++i) {
3219 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3220 if (ThisIsNonZero && First) {
3221 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003222 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003223 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003224 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003225 First = false;
3226 }
3227
3228 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003229 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003230 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3231 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003232 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003233 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003234 }
3235 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003236 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3237 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3238 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003239 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003240 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003241 } else
3242 ThisElt = LastElt;
3243
Gabor Greifba36cb52008-08-28 21:40:38 +00003244 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003245 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003246 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003247 }
3248 }
3249
Owen Anderson825b72b2009-08-11 20:47:22 +00003250 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003251}
3252
Bill Wendlinga348c562007-03-22 18:42:45 +00003253/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003254///
Dan Gohman475871a2008-07-27 21:46:04 +00003255static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003256 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003257 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003258 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003259 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003260
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003261 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003262 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003263 bool First = true;
3264 for (unsigned i = 0; i < 8; ++i) {
3265 bool isNonZero = (NonZeros & (1 << i)) != 0;
3266 if (isNonZero) {
3267 if (First) {
3268 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003269 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003270 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003271 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003272 First = false;
3273 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003274 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003275 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003276 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003277 }
3278 }
3279
3280 return V;
3281}
3282
Evan Chengf26ffe92008-05-29 08:22:04 +00003283/// getVShift - Return a vector logical shift node.
3284///
Owen Andersone50ed302009-08-10 22:56:29 +00003285static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003286 unsigned NumBits, SelectionDAG &DAG,
3287 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003288 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003289 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003290 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003291 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3292 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3293 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003294 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003295}
3296
Dan Gohman475871a2008-07-27 21:46:04 +00003297SDValue
3298X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003299 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003300 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003301 if (ISD::isBuildVectorAllZeros(Op.getNode())
3302 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003303 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3304 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3305 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003306 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003307 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003308
Gabor Greifba36cb52008-08-28 21:40:38 +00003309 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003310 return getOnesVector(Op.getValueType(), DAG, dl);
3311 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003312 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003313
Owen Andersone50ed302009-08-10 22:56:29 +00003314 EVT VT = Op.getValueType();
3315 EVT ExtVT = VT.getVectorElementType();
3316 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003317
3318 unsigned NumElems = Op.getNumOperands();
3319 unsigned NumZero = 0;
3320 unsigned NumNonZero = 0;
3321 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003322 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003323 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003324 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003325 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003326 if (Elt.getOpcode() == ISD::UNDEF)
3327 continue;
3328 Values.insert(Elt);
3329 if (Elt.getOpcode() != ISD::Constant &&
3330 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003331 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003332 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003333 NumZero++;
3334 else {
3335 NonZeros |= (1 << i);
3336 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003337 }
3338 }
3339
Dan Gohman7f321562007-06-25 16:23:39 +00003340 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003341 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003342 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003343 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003344
Chris Lattner67f453a2008-03-09 05:42:06 +00003345 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003346 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003347 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003348 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003349
Chris Lattner62098042008-03-09 01:05:04 +00003350 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3351 // the value are obviously zero, truncate the value to i32 and do the
3352 // insertion that way. Only do this if the value is non-constant or if the
3353 // value is a constant being inserted into element 0. It is cheaper to do
3354 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003355 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003356 (!IsAllConstants || Idx == 0)) {
3357 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3358 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003359 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3360 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003361
Chris Lattner62098042008-03-09 01:05:04 +00003362 // Truncate the value (which may itself be a constant) to i32, and
3363 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003364 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003365 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003366 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3367 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003368
Chris Lattner62098042008-03-09 01:05:04 +00003369 // Now we have our 32-bit value zero extended in the low element of
3370 // a vector. If Idx != 0, swizzle it into place.
3371 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003372 SmallVector<int, 4> Mask;
3373 Mask.push_back(Idx);
3374 for (unsigned i = 1; i != VecElts; ++i)
3375 Mask.push_back(i);
3376 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003377 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003378 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003379 }
Dale Johannesenace16102009-02-03 19:33:06 +00003380 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003381 }
3382 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003383
Chris Lattner19f79692008-03-08 22:59:52 +00003384 // If we have a constant or non-constant insertion into the low element of
3385 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3386 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003387 // depending on what the source datatype is.
3388 if (Idx == 0) {
3389 if (NumZero == 0) {
3390 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003391 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3392 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003393 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3394 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3395 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3396 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003397 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3398 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3399 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003400 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3401 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3402 Subtarget->hasSSE2(), DAG);
3403 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3404 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003405 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003406
3407 // Is it a vector logical left shift?
3408 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003409 X86::isZeroNode(Op.getOperand(0)) &&
3410 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003411 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003412 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003413 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003414 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003415 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003416 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003417
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003418 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003419 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003420
Chris Lattner19f79692008-03-08 22:59:52 +00003421 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3422 // is a non-constant being inserted into an element other than the low one,
3423 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3424 // movd/movss) to move this into the low element, then shuffle it into
3425 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003426 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003427 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003428
Evan Cheng0db9fe62006-04-25 20:13:52 +00003429 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003430 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3431 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003432 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003433 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003434 MaskVec.push_back(i == Idx ? 0 : 1);
3435 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003436 }
3437 }
3438
Chris Lattner67f453a2008-03-09 05:42:06 +00003439 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3440 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003441 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003442
Dan Gohmana3941172007-07-24 22:55:08 +00003443 // A vector full of immediates; various special cases are already
3444 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003445 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003446 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003447
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003448 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003449 if (EVTBits == 64) {
3450 if (NumNonZero == 1) {
3451 // One half is zero or undef.
3452 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003453 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003454 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003455 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3456 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003457 }
Dan Gohman475871a2008-07-27 21:46:04 +00003458 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003459 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003460
3461 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003462 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003463 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003464 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003465 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003466 }
3467
Bill Wendling826f36f2007-03-28 00:57:11 +00003468 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003469 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003470 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003471 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003472 }
3473
3474 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003475 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003476 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003477 if (NumElems == 4 && NumZero > 0) {
3478 for (unsigned i = 0; i < 4; ++i) {
3479 bool isZero = !(NonZeros & (1 << i));
3480 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003481 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003482 else
Dale Johannesenace16102009-02-03 19:33:06 +00003483 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003484 }
3485
3486 for (unsigned i = 0; i < 2; ++i) {
3487 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3488 default: break;
3489 case 0:
3490 V[i] = V[i*2]; // Must be a zero vector.
3491 break;
3492 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003493 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003494 break;
3495 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003496 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003497 break;
3498 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003499 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003500 break;
3501 }
3502 }
3503
Nate Begeman9008ca62009-04-27 18:41:29 +00003504 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003505 bool Reverse = (NonZeros & 0x3) == 2;
3506 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003507 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003508 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3509 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003510 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3511 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003512 }
3513
3514 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003515 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3516 // values to be inserted is equal to the number of elements, in which case
3517 // use the unpack code below in the hopes of matching the consecutive elts
Eric Christopherfd179292009-08-27 18:07:15 +00003518 // load merge pattern for shuffles.
Nate Begeman9008ca62009-04-27 18:41:29 +00003519 // FIXME: We could probably just check that here directly.
Eric Christopherfd179292009-08-27 18:07:15 +00003520 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
Nate Begeman9008ca62009-04-27 18:41:29 +00003521 getSubtarget()->hasSSE41()) {
3522 V[0] = DAG.getUNDEF(VT);
3523 for (unsigned i = 0; i < NumElems; ++i)
3524 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3525 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3526 Op.getOperand(i), DAG.getIntPtrConstant(i));
3527 return V[0];
3528 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003529 // Expand into a number of unpckl*.
3530 // e.g. for v4f32
3531 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3532 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3533 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003534 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003535 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003536 NumElems >>= 1;
3537 while (NumElems != 0) {
3538 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003539 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003540 NumElems >>= 1;
3541 }
3542 return V[0];
3543 }
3544
Dan Gohman475871a2008-07-27 21:46:04 +00003545 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003546}
3547
Nate Begemanb9a47b82009-02-23 08:49:38 +00003548// v8i16 shuffles - Prefer shuffles in the following order:
3549// 1. [all] pshuflw, pshufhw, optional move
3550// 2. [ssse3] 1 x pshufb
3551// 3. [ssse3] 2 x pshufb + 1 x por
3552// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003553static
Nate Begeman9008ca62009-04-27 18:41:29 +00003554SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3555 SelectionDAG &DAG, X86TargetLowering &TLI) {
3556 SDValue V1 = SVOp->getOperand(0);
3557 SDValue V2 = SVOp->getOperand(1);
3558 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003559 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003560
Nate Begemanb9a47b82009-02-23 08:49:38 +00003561 // Determine if more than 1 of the words in each of the low and high quadwords
3562 // of the result come from the same quadword of one of the two inputs. Undef
3563 // mask values count as coming from any quadword, for better codegen.
3564 SmallVector<unsigned, 4> LoQuad(4);
3565 SmallVector<unsigned, 4> HiQuad(4);
3566 BitVector InputQuads(4);
3567 for (unsigned i = 0; i < 8; ++i) {
3568 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003569 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003570 MaskVals.push_back(EltIdx);
3571 if (EltIdx < 0) {
3572 ++Quad[0];
3573 ++Quad[1];
3574 ++Quad[2];
3575 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003576 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003577 }
3578 ++Quad[EltIdx / 4];
3579 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003580 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003581
Nate Begemanb9a47b82009-02-23 08:49:38 +00003582 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003583 unsigned MaxQuad = 1;
3584 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003585 if (LoQuad[i] > MaxQuad) {
3586 BestLoQuad = i;
3587 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003588 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003589 }
3590
Nate Begemanb9a47b82009-02-23 08:49:38 +00003591 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003592 MaxQuad = 1;
3593 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003594 if (HiQuad[i] > MaxQuad) {
3595 BestHiQuad = i;
3596 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003597 }
3598 }
3599
Nate Begemanb9a47b82009-02-23 08:49:38 +00003600 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00003601 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00003602 // single pshufb instruction is necessary. If There are more than 2 input
3603 // quads, disable the next transformation since it does not help SSSE3.
3604 bool V1Used = InputQuads[0] || InputQuads[1];
3605 bool V2Used = InputQuads[2] || InputQuads[3];
3606 if (TLI.getSubtarget()->hasSSSE3()) {
3607 if (InputQuads.count() == 2 && V1Used && V2Used) {
3608 BestLoQuad = InputQuads.find_first();
3609 BestHiQuad = InputQuads.find_next(BestLoQuad);
3610 }
3611 if (InputQuads.count() > 2) {
3612 BestLoQuad = -1;
3613 BestHiQuad = -1;
3614 }
3615 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003616
Nate Begemanb9a47b82009-02-23 08:49:38 +00003617 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3618 // the shuffle mask. If a quad is scored as -1, that means that it contains
3619 // words from all 4 input quadwords.
3620 SDValue NewV;
3621 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003622 SmallVector<int, 8> MaskV;
3623 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3624 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00003625 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003626 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3627 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3628 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003629
Nate Begemanb9a47b82009-02-23 08:49:38 +00003630 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3631 // source words for the shuffle, to aid later transformations.
3632 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003633 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003634 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003635 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003636 if (idx != (int)i)
3637 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003638 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003639 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003640 AllWordsInNewV = false;
3641 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003642 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003643
Nate Begemanb9a47b82009-02-23 08:49:38 +00003644 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3645 if (AllWordsInNewV) {
3646 for (int i = 0; i != 8; ++i) {
3647 int idx = MaskVals[i];
3648 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003649 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003650 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003651 if ((idx != i) && idx < 4)
3652 pshufhw = false;
3653 if ((idx != i) && idx > 3)
3654 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003655 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003656 V1 = NewV;
3657 V2Used = false;
3658 BestLoQuad = 0;
3659 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003660 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003661
Nate Begemanb9a47b82009-02-23 08:49:38 +00003662 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3663 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003664 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00003665 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003667 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003668 }
Eric Christopherfd179292009-08-27 18:07:15 +00003669
Nate Begemanb9a47b82009-02-23 08:49:38 +00003670 // If we have SSSE3, and all words of the result are from 1 input vector,
3671 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3672 // is present, fall back to case 4.
3673 if (TLI.getSubtarget()->hasSSSE3()) {
3674 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003675
Nate Begemanb9a47b82009-02-23 08:49:38 +00003676 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00003677 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00003678 // mask, and elements that come from V1 in the V2 mask, so that the two
3679 // results can be OR'd together.
3680 bool TwoInputs = V1Used && V2Used;
3681 for (unsigned i = 0; i != 8; ++i) {
3682 int EltIdx = MaskVals[i] * 2;
3683 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003684 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3685 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003686 continue;
3687 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003688 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3689 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003690 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003691 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003692 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003693 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003694 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003695 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003696 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00003697
Nate Begemanb9a47b82009-02-23 08:49:38 +00003698 // Calculate the shuffle mask for the second input, shuffle it, and
3699 // OR it with the first shuffled input.
3700 pshufbMask.clear();
3701 for (unsigned i = 0; i != 8; ++i) {
3702 int EltIdx = MaskVals[i] * 2;
3703 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003704 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3705 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003706 continue;
3707 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003708 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3709 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003710 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003711 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00003712 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003713 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003714 MVT::v16i8, &pshufbMask[0], 16));
3715 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3716 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003717 }
3718
3719 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3720 // and update MaskVals with new element order.
3721 BitVector InOrder(8);
3722 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003723 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003724 for (int i = 0; i != 4; ++i) {
3725 int idx = MaskVals[i];
3726 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003727 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003728 InOrder.set(i);
3729 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003730 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003731 InOrder.set(i);
3732 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003733 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003734 }
3735 }
3736 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003737 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00003738 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003739 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003740 }
Eric Christopherfd179292009-08-27 18:07:15 +00003741
Nate Begemanb9a47b82009-02-23 08:49:38 +00003742 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3743 // and update MaskVals with the new element order.
3744 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003745 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003746 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003747 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003748 for (unsigned i = 4; i != 8; ++i) {
3749 int idx = MaskVals[i];
3750 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003751 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003752 InOrder.set(i);
3753 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003754 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003755 InOrder.set(i);
3756 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003757 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003758 }
3759 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003760 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003761 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003762 }
Eric Christopherfd179292009-08-27 18:07:15 +00003763
Nate Begemanb9a47b82009-02-23 08:49:38 +00003764 // In case BestHi & BestLo were both -1, which means each quadword has a word
3765 // from each of the four input quadwords, calculate the InOrder bitvector now
3766 // before falling through to the insert/extract cleanup.
3767 if (BestLoQuad == -1 && BestHiQuad == -1) {
3768 NewV = V1;
3769 for (int i = 0; i != 8; ++i)
3770 if (MaskVals[i] < 0 || MaskVals[i] == i)
3771 InOrder.set(i);
3772 }
Eric Christopherfd179292009-08-27 18:07:15 +00003773
Nate Begemanb9a47b82009-02-23 08:49:38 +00003774 // The other elements are put in the right place using pextrw and pinsrw.
3775 for (unsigned i = 0; i != 8; ++i) {
3776 if (InOrder[i])
3777 continue;
3778 int EltIdx = MaskVals[i];
3779 if (EltIdx < 0)
3780 continue;
3781 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00003782 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003783 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00003784 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003785 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003786 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003787 DAG.getIntPtrConstant(i));
3788 }
3789 return NewV;
3790}
3791
3792// v16i8 shuffles - Prefer shuffles in the following order:
3793// 1. [ssse3] 1 x pshufb
3794// 2. [ssse3] 2 x pshufb + 1 x por
3795// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3796static
Nate Begeman9008ca62009-04-27 18:41:29 +00003797SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3798 SelectionDAG &DAG, X86TargetLowering &TLI) {
3799 SDValue V1 = SVOp->getOperand(0);
3800 SDValue V2 = SVOp->getOperand(1);
3801 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003802 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003803 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00003804
Nate Begemanb9a47b82009-02-23 08:49:38 +00003805 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00003806 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00003807 // present, fall back to case 3.
3808 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3809 bool V1Only = true;
3810 bool V2Only = true;
3811 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003812 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003813 if (EltIdx < 0)
3814 continue;
3815 if (EltIdx < 16)
3816 V2Only = false;
3817 else
3818 V1Only = false;
3819 }
Eric Christopherfd179292009-08-27 18:07:15 +00003820
Nate Begemanb9a47b82009-02-23 08:49:38 +00003821 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3822 if (TLI.getSubtarget()->hasSSSE3()) {
3823 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00003824
Nate Begemanb9a47b82009-02-23 08:49:38 +00003825 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00003826 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003827 //
3828 // Otherwise, we have elements from both input vectors, and must zero out
3829 // elements that come from V2 in the first mask, and V1 in the second mask
3830 // so that we can OR them together.
3831 bool TwoInputs = !(V1Only || V2Only);
3832 for (unsigned i = 0; i != 16; ++i) {
3833 int EltIdx = MaskVals[i];
3834 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003835 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003836 continue;
3837 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003838 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003839 }
3840 // If all the elements are from V2, assign it to V1 and return after
3841 // building the first pshufb.
3842 if (V2Only)
3843 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00003844 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003845 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003846 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003847 if (!TwoInputs)
3848 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00003849
Nate Begemanb9a47b82009-02-23 08:49:38 +00003850 // Calculate the shuffle mask for the second input, shuffle it, and
3851 // OR it with the first shuffled input.
3852 pshufbMask.clear();
3853 for (unsigned i = 0; i != 16; ++i) {
3854 int EltIdx = MaskVals[i];
3855 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003856 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003857 continue;
3858 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003859 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003860 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003861 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003862 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003863 MVT::v16i8, &pshufbMask[0], 16));
3864 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003865 }
Eric Christopherfd179292009-08-27 18:07:15 +00003866
Nate Begemanb9a47b82009-02-23 08:49:38 +00003867 // No SSSE3 - Calculate in place words and then fix all out of place words
3868 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3869 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00003870 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3871 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003872 SDValue NewV = V2Only ? V2 : V1;
3873 for (int i = 0; i != 8; ++i) {
3874 int Elt0 = MaskVals[i*2];
3875 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00003876
Nate Begemanb9a47b82009-02-23 08:49:38 +00003877 // This word of the result is all undef, skip it.
3878 if (Elt0 < 0 && Elt1 < 0)
3879 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003880
Nate Begemanb9a47b82009-02-23 08:49:38 +00003881 // This word of the result is already in the correct place, skip it.
3882 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3883 continue;
3884 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3885 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00003886
Nate Begemanb9a47b82009-02-23 08:49:38 +00003887 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3888 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3889 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003890
3891 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3892 // using a single extract together, load it and store it.
3893 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003894 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003895 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003896 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003897 DAG.getIntPtrConstant(i));
3898 continue;
3899 }
3900
Nate Begemanb9a47b82009-02-23 08:49:38 +00003901 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003902 // source byte is not also odd, shift the extracted word left 8 bits
3903 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003904 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003905 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003906 DAG.getIntPtrConstant(Elt1 / 2));
3907 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003908 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003909 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003910 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003911 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3912 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003913 }
3914 // If Elt0 is defined, extract it from the appropriate source. If the
3915 // source byte is not also even, shift the extracted word right 8 bits. If
3916 // Elt1 was also defined, OR the extracted values together before
3917 // inserting them in the result.
3918 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003919 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003920 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3921 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003922 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003923 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003924 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003925 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3926 DAG.getConstant(0x00FF, MVT::i16));
3927 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00003928 : InsElt0;
3929 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003930 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003931 DAG.getIntPtrConstant(i));
3932 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003933 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003934}
3935
Evan Cheng7a831ce2007-12-15 03:00:47 +00003936/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3937/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3938/// done when every pair / quad of shuffle mask elements point to elements in
3939/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003940/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3941static
Nate Begeman9008ca62009-04-27 18:41:29 +00003942SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3943 SelectionDAG &DAG,
3944 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003945 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003946 SDValue V1 = SVOp->getOperand(0);
3947 SDValue V2 = SVOp->getOperand(1);
3948 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003949 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00003950 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00003951 EVT MaskEltVT = MaskVT.getVectorElementType();
3952 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003953 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003954 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003955 case MVT::v4f32: NewVT = MVT::v2f64; break;
3956 case MVT::v4i32: NewVT = MVT::v2i64; break;
3957 case MVT::v8i16: NewVT = MVT::v4i32; break;
3958 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003959 }
3960
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003961 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003962 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00003963 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003964 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003965 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003966 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003967 int Scale = NumElems / NewWidth;
3968 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003969 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003970 int StartIdx = -1;
3971 for (int j = 0; j < Scale; ++j) {
3972 int EltIdx = SVOp->getMaskElt(i+j);
3973 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003974 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003975 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003976 StartIdx = EltIdx - (EltIdx % Scale);
3977 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003978 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003979 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003980 if (StartIdx == -1)
3981 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003982 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003983 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003984 }
3985
Dale Johannesenace16102009-02-03 19:33:06 +00003986 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3987 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003988 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003989}
3990
Evan Chengd880b972008-05-09 21:53:03 +00003991/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003992///
Owen Andersone50ed302009-08-10 22:56:29 +00003993static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003994 SDValue SrcOp, SelectionDAG &DAG,
3995 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003996 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003997 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003998 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003999 LD = dyn_cast<LoadSDNode>(SrcOp);
4000 if (!LD) {
4001 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4002 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004003 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4004 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004005 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4006 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004007 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004008 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004009 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004010 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4011 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4012 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4013 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004014 SrcOp.getOperand(0)
4015 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004016 }
4017 }
4018 }
4019
Dale Johannesenace16102009-02-03 19:33:06 +00004020 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4021 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004022 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004023 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004024}
4025
Evan Chengace3c172008-07-22 21:13:36 +00004026/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4027/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004028static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004029LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4030 SDValue V1 = SVOp->getOperand(0);
4031 SDValue V2 = SVOp->getOperand(1);
4032 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004033 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004034
Evan Chengace3c172008-07-22 21:13:36 +00004035 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004036 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004037 SmallVector<int, 8> Mask1(4U, -1);
4038 SmallVector<int, 8> PermMask;
4039 SVOp->getMask(PermMask);
4040
Evan Chengace3c172008-07-22 21:13:36 +00004041 unsigned NumHi = 0;
4042 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004043 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004044 int Idx = PermMask[i];
4045 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004046 Locs[i] = std::make_pair(-1, -1);
4047 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004048 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4049 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004050 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004051 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004052 NumLo++;
4053 } else {
4054 Locs[i] = std::make_pair(1, NumHi);
4055 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004056 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004057 NumHi++;
4058 }
4059 }
4060 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004061
Evan Chengace3c172008-07-22 21:13:36 +00004062 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004063 // If no more than two elements come from either vector. This can be
4064 // implemented with two shuffles. First shuffle gather the elements.
4065 // The second shuffle, which takes the first shuffle as both of its
4066 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004067 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004068
Nate Begeman9008ca62009-04-27 18:41:29 +00004069 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004070
Evan Chengace3c172008-07-22 21:13:36 +00004071 for (unsigned i = 0; i != 4; ++i) {
4072 if (Locs[i].first == -1)
4073 continue;
4074 else {
4075 unsigned Idx = (i < 2) ? 0 : 4;
4076 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004077 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004078 }
4079 }
4080
Nate Begeman9008ca62009-04-27 18:41:29 +00004081 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004082 } else if (NumLo == 3 || NumHi == 3) {
4083 // Otherwise, we must have three elements from one vector, call it X, and
4084 // one element from the other, call it Y. First, use a shufps to build an
4085 // intermediate vector with the one element from Y and the element from X
4086 // that will be in the same half in the final destination (the indexes don't
4087 // matter). Then, use a shufps to build the final vector, taking the half
4088 // containing the element from Y from the intermediate, and the other half
4089 // from X.
4090 if (NumHi == 3) {
4091 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004092 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004093 std::swap(V1, V2);
4094 }
4095
4096 // Find the element from V2.
4097 unsigned HiIndex;
4098 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004099 int Val = PermMask[HiIndex];
4100 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004101 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004102 if (Val >= 4)
4103 break;
4104 }
4105
Nate Begeman9008ca62009-04-27 18:41:29 +00004106 Mask1[0] = PermMask[HiIndex];
4107 Mask1[1] = -1;
4108 Mask1[2] = PermMask[HiIndex^1];
4109 Mask1[3] = -1;
4110 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004111
4112 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004113 Mask1[0] = PermMask[0];
4114 Mask1[1] = PermMask[1];
4115 Mask1[2] = HiIndex & 1 ? 6 : 4;
4116 Mask1[3] = HiIndex & 1 ? 4 : 6;
4117 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004118 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004119 Mask1[0] = HiIndex & 1 ? 2 : 0;
4120 Mask1[1] = HiIndex & 1 ? 0 : 2;
4121 Mask1[2] = PermMask[2];
4122 Mask1[3] = PermMask[3];
4123 if (Mask1[2] >= 0)
4124 Mask1[2] += 4;
4125 if (Mask1[3] >= 0)
4126 Mask1[3] += 4;
4127 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004128 }
Evan Chengace3c172008-07-22 21:13:36 +00004129 }
4130
4131 // Break it into (shuffle shuffle_hi, shuffle_lo).
4132 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004133 SmallVector<int,8> LoMask(4U, -1);
4134 SmallVector<int,8> HiMask(4U, -1);
4135
4136 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004137 unsigned MaskIdx = 0;
4138 unsigned LoIdx = 0;
4139 unsigned HiIdx = 2;
4140 for (unsigned i = 0; i != 4; ++i) {
4141 if (i == 2) {
4142 MaskPtr = &HiMask;
4143 MaskIdx = 1;
4144 LoIdx = 0;
4145 HiIdx = 2;
4146 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004147 int Idx = PermMask[i];
4148 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004149 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004150 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004151 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004152 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004153 LoIdx++;
4154 } else {
4155 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004156 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004157 HiIdx++;
4158 }
4159 }
4160
Nate Begeman9008ca62009-04-27 18:41:29 +00004161 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4162 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4163 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004164 for (unsigned i = 0; i != 4; ++i) {
4165 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004166 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004167 } else {
4168 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004169 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004170 }
4171 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004172 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004173}
4174
Dan Gohman475871a2008-07-27 21:46:04 +00004175SDValue
4176X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004177 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004178 SDValue V1 = Op.getOperand(0);
4179 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004180 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004181 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004182 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004183 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004184 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4185 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004186 bool V1IsSplat = false;
4187 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004188
Nate Begeman9008ca62009-04-27 18:41:29 +00004189 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004190 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004191
Nate Begeman9008ca62009-04-27 18:41:29 +00004192 // Promote splats to v4f32.
4193 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004194 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004195 return Op;
4196 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004197 }
4198
Evan Cheng7a831ce2007-12-15 03:00:47 +00004199 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4200 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004201 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004202 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004203 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004204 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004205 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004206 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004207 // FIXME: Figure out a cleaner way to do this.
4208 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004209 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004210 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004211 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004212 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4213 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4214 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004215 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004216 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004217 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4218 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004219 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004220 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004221 }
4222 }
Eric Christopherfd179292009-08-27 18:07:15 +00004223
Nate Begeman9008ca62009-04-27 18:41:29 +00004224 if (X86::isPSHUFDMask(SVOp))
4225 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004226
Evan Chengf26ffe92008-05-29 08:22:04 +00004227 // Check if this can be converted into a logical shift.
4228 bool isLeft = false;
4229 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004230 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004231 bool isShift = getSubtarget()->hasSSE2() &&
4232 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004233 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004234 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004235 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004236 EVT EltVT = VT.getVectorElementType();
4237 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004238 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004239 }
Eric Christopherfd179292009-08-27 18:07:15 +00004240
Nate Begeman9008ca62009-04-27 18:41:29 +00004241 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004242 if (V1IsUndef)
4243 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004244 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004245 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004246 if (!isMMX)
4247 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004248 }
Eric Christopherfd179292009-08-27 18:07:15 +00004249
Nate Begeman9008ca62009-04-27 18:41:29 +00004250 // FIXME: fold these into legal mask.
4251 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4252 X86::isMOVSLDUPMask(SVOp) ||
4253 X86::isMOVHLPSMask(SVOp) ||
4254 X86::isMOVHPMask(SVOp) ||
4255 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004256 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004257
Nate Begeman9008ca62009-04-27 18:41:29 +00004258 if (ShouldXformToMOVHLPS(SVOp) ||
4259 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4260 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004261
Evan Chengf26ffe92008-05-29 08:22:04 +00004262 if (isShift) {
4263 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004264 EVT EltVT = VT.getVectorElementType();
4265 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004266 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004267 }
Eric Christopherfd179292009-08-27 18:07:15 +00004268
Evan Cheng9eca5e82006-10-25 21:49:50 +00004269 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004270 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4271 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004272 V1IsSplat = isSplatVector(V1.getNode());
4273 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004274
Chris Lattner8a594482007-11-25 00:24:49 +00004275 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004276 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004277 Op = CommuteVectorShuffle(SVOp, DAG);
4278 SVOp = cast<ShuffleVectorSDNode>(Op);
4279 V1 = SVOp->getOperand(0);
4280 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004281 std::swap(V1IsSplat, V2IsSplat);
4282 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004283 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004284 }
4285
Nate Begeman9008ca62009-04-27 18:41:29 +00004286 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4287 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004288 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004289 return V1;
4290 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4291 // the instruction selector will not match, so get a canonical MOVL with
4292 // swapped operands to undo the commute.
4293 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004294 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004295
Nate Begeman9008ca62009-04-27 18:41:29 +00004296 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4297 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4298 X86::isUNPCKLMask(SVOp) ||
4299 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004300 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004301
Evan Cheng9bbbb982006-10-25 20:48:19 +00004302 if (V2IsSplat) {
4303 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004304 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004305 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004306 SDValue NewMask = NormalizeMask(SVOp, DAG);
4307 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4308 if (NSVOp != SVOp) {
4309 if (X86::isUNPCKLMask(NSVOp, true)) {
4310 return NewMask;
4311 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4312 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004313 }
4314 }
4315 }
4316
Evan Cheng9eca5e82006-10-25 21:49:50 +00004317 if (Commuted) {
4318 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004319 // FIXME: this seems wrong.
4320 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4321 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4322 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4323 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4324 X86::isUNPCKLMask(NewSVOp) ||
4325 X86::isUNPCKHMask(NewSVOp))
4326 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004327 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004328
Nate Begemanb9a47b82009-02-23 08:49:38 +00004329 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004330
4331 // Normalize the node to match x86 shuffle ops if needed
4332 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4333 return CommuteVectorShuffle(SVOp, DAG);
4334
4335 // Check for legal shuffle and return?
4336 SmallVector<int, 16> PermMask;
4337 SVOp->getMask(PermMask);
4338 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004339 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004340
Evan Cheng14b32e12007-12-11 01:46:18 +00004341 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004342 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004343 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004344 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004345 return NewOp;
4346 }
4347
Owen Anderson825b72b2009-08-11 20:47:22 +00004348 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004349 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004350 if (NewOp.getNode())
4351 return NewOp;
4352 }
Eric Christopherfd179292009-08-27 18:07:15 +00004353
Evan Chengace3c172008-07-22 21:13:36 +00004354 // Handle all 4 wide cases with a number of shuffles except for MMX.
4355 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004356 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004357
Dan Gohman475871a2008-07-27 21:46:04 +00004358 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004359}
4360
Dan Gohman475871a2008-07-27 21:46:04 +00004361SDValue
4362X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004363 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004364 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004365 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004366 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004367 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004368 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004369 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004370 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004371 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004372 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004373 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4374 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4375 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004376 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4377 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004378 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004379 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004380 Op.getOperand(0)),
4381 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004382 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004383 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004384 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004385 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004386 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004387 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004388 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4389 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004390 // result has a single use which is a store or a bitcast to i32. And in
4391 // the case of a store, it's not worth it if the index is a constant 0,
4392 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004393 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004394 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004395 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004396 if ((User->getOpcode() != ISD::STORE ||
4397 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4398 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004399 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004400 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004401 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004402 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4403 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004404 Op.getOperand(0)),
4405 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004406 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4407 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004408 // ExtractPS works with constant index.
4409 if (isa<ConstantSDNode>(Op.getOperand(1)))
4410 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004411 }
Dan Gohman475871a2008-07-27 21:46:04 +00004412 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004413}
4414
4415
Dan Gohman475871a2008-07-27 21:46:04 +00004416SDValue
4417X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004418 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004419 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004420
Evan Cheng62a3f152008-03-24 21:52:23 +00004421 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004422 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004423 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004424 return Res;
4425 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004426
Owen Andersone50ed302009-08-10 22:56:29 +00004427 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004428 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004429 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004430 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004431 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004432 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004433 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004434 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4435 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004436 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004437 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004438 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004439 // Transform it so it match pextrw which produces a 32-bit result.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004440 EVT EltVT = (MVT::SimpleValueType)(VT.getSimpleVT().SimpleTy+1);
4441 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004442 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004443 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004444 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004445 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004446 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004447 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004448 if (Idx == 0)
4449 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004450
Evan Cheng0db9fe62006-04-25 20:13:52 +00004451 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004452 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004453 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004454 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004455 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004456 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004457 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004458 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004459 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4460 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4461 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004462 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004463 if (Idx == 0)
4464 return Op;
4465
4466 // UNPCKHPD the element to the lowest double word, then movsd.
4467 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4468 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004469 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004470 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004471 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004472 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004473 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004474 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004475 }
4476
Dan Gohman475871a2008-07-27 21:46:04 +00004477 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004478}
4479
Dan Gohman475871a2008-07-27 21:46:04 +00004480SDValue
4481X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004482 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004483 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004484 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004485
Dan Gohman475871a2008-07-27 21:46:04 +00004486 SDValue N0 = Op.getOperand(0);
4487 SDValue N1 = Op.getOperand(1);
4488 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004489
Dan Gohman8a55ce42009-09-23 21:02:20 +00004490 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004491 isa<ConstantSDNode>(N2)) {
Dan Gohman8a55ce42009-09-23 21:02:20 +00004492 unsigned Opc = (EltVT.getSizeInBits() == 8) ? X86ISD::PINSRB
4493 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004494 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4495 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004496 if (N1.getValueType() != MVT::i32)
4497 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4498 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004499 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004500 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004501 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004502 // Bits [7:6] of the constant are the source select. This will always be
4503 // zero here. The DAG Combiner may combine an extract_elt index into these
4504 // bits. For example (insert (extract, 3), 2) could be matched by putting
4505 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004506 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004507 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004508 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004509 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004510 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004511 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004512 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004513 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004514 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004515 // PINSR* works with constant index.
4516 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004517 }
Dan Gohman475871a2008-07-27 21:46:04 +00004518 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004519}
4520
Dan Gohman475871a2008-07-27 21:46:04 +00004521SDValue
4522X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004523 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004524 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004525
4526 if (Subtarget->hasSSE41())
4527 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4528
Dan Gohman8a55ce42009-09-23 21:02:20 +00004529 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004530 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004531
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004532 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004533 SDValue N0 = Op.getOperand(0);
4534 SDValue N1 = Op.getOperand(1);
4535 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004536
Dan Gohman8a55ce42009-09-23 21:02:20 +00004537 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004538 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4539 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004540 if (N1.getValueType() != MVT::i32)
4541 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4542 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004543 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004544 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004545 }
Dan Gohman475871a2008-07-27 21:46:04 +00004546 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004547}
4548
Dan Gohman475871a2008-07-27 21:46:04 +00004549SDValue
4550X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004551 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004552 if (Op.getValueType() == MVT::v2f32)
4553 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4554 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4555 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004556 Op.getOperand(0))));
4557
Owen Anderson825b72b2009-08-11 20:47:22 +00004558 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4559 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004560
Owen Anderson825b72b2009-08-11 20:47:22 +00004561 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4562 EVT VT = MVT::v2i32;
4563 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004564 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004565 case MVT::v16i8:
4566 case MVT::v8i16:
4567 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004568 break;
4569 }
Dale Johannesenace16102009-02-03 19:33:06 +00004570 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4571 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004572}
4573
Bill Wendling056292f2008-09-16 21:48:12 +00004574// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4575// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4576// one of the above mentioned nodes. It has to be wrapped because otherwise
4577// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4578// be used to form addressing mode. These wrapped nodes will be selected
4579// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004580SDValue
4581X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004582 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004583
Chris Lattner41621a22009-06-26 19:22:52 +00004584 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4585 // global base reg.
4586 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004587 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004588 CodeModel::Model M = getTargetMachine().getCodeModel();
4589
Chris Lattner4f066492009-07-11 20:29:19 +00004590 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004591 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004592 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004593 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004594 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004595 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004596 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004597
Evan Cheng1606e8e2009-03-13 07:51:59 +00004598 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004599 CP->getAlignment(),
4600 CP->getOffset(), OpFlag);
4601 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004602 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004603 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004604 if (OpFlag) {
4605 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004606 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004607 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004608 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004609 }
4610
4611 return Result;
4612}
4613
Chris Lattner18c59872009-06-27 04:16:01 +00004614SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4615 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00004616
Chris Lattner18c59872009-06-27 04:16:01 +00004617 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4618 // global base reg.
4619 unsigned char OpFlag = 0;
4620 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004621 CodeModel::Model M = getTargetMachine().getCodeModel();
4622
Chris Lattner4f066492009-07-11 20:29:19 +00004623 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004624 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004625 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004626 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004627 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004628 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004629 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004630
Chris Lattner18c59872009-06-27 04:16:01 +00004631 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4632 OpFlag);
4633 DebugLoc DL = JT->getDebugLoc();
4634 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004635
Chris Lattner18c59872009-06-27 04:16:01 +00004636 // With PIC, the address is actually $g + Offset.
4637 if (OpFlag) {
4638 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4639 DAG.getNode(X86ISD::GlobalBaseReg,
4640 DebugLoc::getUnknownLoc(), getPointerTy()),
4641 Result);
4642 }
Eric Christopherfd179292009-08-27 18:07:15 +00004643
Chris Lattner18c59872009-06-27 04:16:01 +00004644 return Result;
4645}
4646
4647SDValue
4648X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4649 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00004650
Chris Lattner18c59872009-06-27 04:16:01 +00004651 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4652 // global base reg.
4653 unsigned char OpFlag = 0;
4654 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004655 CodeModel::Model M = getTargetMachine().getCodeModel();
4656
Chris Lattner4f066492009-07-11 20:29:19 +00004657 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004658 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004659 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004660 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004661 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004662 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004663 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00004664
Chris Lattner18c59872009-06-27 04:16:01 +00004665 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00004666
Chris Lattner18c59872009-06-27 04:16:01 +00004667 DebugLoc DL = Op.getDebugLoc();
4668 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00004669
4670
Chris Lattner18c59872009-06-27 04:16:01 +00004671 // With PIC, the address is actually $g + Offset.
4672 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004673 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004674 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4675 DAG.getNode(X86ISD::GlobalBaseReg,
4676 DebugLoc::getUnknownLoc(),
4677 getPointerTy()),
4678 Result);
4679 }
Eric Christopherfd179292009-08-27 18:07:15 +00004680
Chris Lattner18c59872009-06-27 04:16:01 +00004681 return Result;
4682}
4683
Dan Gohman475871a2008-07-27 21:46:04 +00004684SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004685X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004686 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004687 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004688 // Create the TargetGlobalAddress node, folding in the constant
4689 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004690 unsigned char OpFlags =
4691 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004692 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004693 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004694 if (OpFlags == X86II::MO_NO_FLAG &&
4695 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004696 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004697 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004698 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004699 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004700 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004701 }
Eric Christopherfd179292009-08-27 18:07:15 +00004702
Chris Lattner4f066492009-07-11 20:29:19 +00004703 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004704 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00004705 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4706 else
4707 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004708
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004709 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004710 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004711 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4712 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004713 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004714 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004715
Chris Lattner36c25012009-07-10 07:34:39 +00004716 // For globals that require a load from a stub to get the address, emit the
4717 // load.
4718 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004719 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004720 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004721
Dan Gohman6520e202008-10-18 02:06:02 +00004722 // If there was a non-zero offset that we didn't fold, create an explicit
4723 // addition for it.
4724 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004725 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004726 DAG.getConstant(Offset, getPointerTy()));
4727
Evan Cheng0db9fe62006-04-25 20:13:52 +00004728 return Result;
4729}
4730
Evan Chengda43bcf2008-09-24 00:05:32 +00004731SDValue
4732X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4733 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004734 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004735 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004736}
4737
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004738static SDValue
4739GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00004740 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004741 unsigned char OperandFlags) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004742 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004743 DebugLoc dl = GA->getDebugLoc();
4744 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4745 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004746 GA->getOffset(),
4747 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004748 if (InFlag) {
4749 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004750 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004751 } else {
4752 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004753 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004754 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004755 SDValue Flag = Chain.getValue(1);
4756 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004757}
4758
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004759// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004760static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004761LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004762 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004763 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004764 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4765 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004766 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004767 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004768 PtrVT), InFlag);
4769 InFlag = Chain.getValue(1);
4770
Chris Lattnerb903bed2009-06-26 21:20:29 +00004771 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004772}
4773
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004774// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004775static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004776LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004777 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004778 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4779 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004780}
4781
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004782// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4783// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004784static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004785 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004786 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004787 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004788 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004789 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4790 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004791 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00004792 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004793
4794 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4795 NULL, 0);
4796
Chris Lattnerb903bed2009-06-26 21:20:29 +00004797 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004798 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4799 // initialexec.
4800 unsigned WrapperKind = X86ISD::Wrapper;
4801 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004802 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004803 } else if (is64Bit) {
4804 assert(model == TLSModel::InitialExec);
4805 OperandFlags = X86II::MO_GOTTPOFF;
4806 WrapperKind = X86ISD::WrapperRIP;
4807 } else {
4808 assert(model == TLSModel::InitialExec);
4809 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004810 }
Eric Christopherfd179292009-08-27 18:07:15 +00004811
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004812 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4813 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004814 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004815 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004816 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004817
Rafael Espindola9a580232009-02-27 13:37:18 +00004818 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004819 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004820 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004821
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004822 // The address of the thread local variable is the add of the thread
4823 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004824 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004825}
4826
Dan Gohman475871a2008-07-27 21:46:04 +00004827SDValue
4828X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004829 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004830 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004831 assert(Subtarget->isTargetELF() &&
4832 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004833 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004834 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00004835
Chris Lattnerb903bed2009-06-26 21:20:29 +00004836 // If GV is an alias then use the aliasee for determining
4837 // thread-localness.
4838 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4839 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00004840
Chris Lattnerb903bed2009-06-26 21:20:29 +00004841 TLSModel::Model model = getTLSModel(GV,
4842 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00004843
Chris Lattnerb903bed2009-06-26 21:20:29 +00004844 switch (model) {
4845 case TLSModel::GeneralDynamic:
4846 case TLSModel::LocalDynamic: // not implemented
4847 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004848 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004849 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00004850
Chris Lattnerb903bed2009-06-26 21:20:29 +00004851 case TLSModel::InitialExec:
4852 case TLSModel::LocalExec:
4853 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4854 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004855 }
Eric Christopherfd179292009-08-27 18:07:15 +00004856
Torok Edwinc23197a2009-07-14 16:55:14 +00004857 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004858 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004859}
4860
Evan Cheng0db9fe62006-04-25 20:13:52 +00004861
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004862/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004863/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004864SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004865 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00004866 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004867 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004868 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004869 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004870 SDValue ShOpLo = Op.getOperand(0);
4871 SDValue ShOpHi = Op.getOperand(1);
4872 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00004873 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00004874 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00004875 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004876
Dan Gohman475871a2008-07-27 21:46:04 +00004877 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004878 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004879 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4880 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004881 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004882 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4883 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004884 }
Evan Chenge3413162006-01-09 18:33:28 +00004885
Owen Anderson825b72b2009-08-11 20:47:22 +00004886 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
4887 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004888 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004889 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004890
Dan Gohman475871a2008-07-27 21:46:04 +00004891 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00004892 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00004893 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4894 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004895
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004896 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004897 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4898 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004899 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004900 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4901 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004902 }
4903
Dan Gohman475871a2008-07-27 21:46:04 +00004904 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004905 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004906}
Evan Chenga3195e82006-01-12 22:54:21 +00004907
Dan Gohman475871a2008-07-27 21:46:04 +00004908SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004909 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004910
4911 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004912 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00004913 return Op;
4914 }
4915 return SDValue();
4916 }
4917
Owen Anderson825b72b2009-08-11 20:47:22 +00004918 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004919 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004920
Eli Friedman36df4992009-05-27 00:47:34 +00004921 // These are really Legal; return the operand so the caller accepts it as
4922 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00004923 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004924 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00004925 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00004926 Subtarget->is64Bit()) {
4927 return Op;
4928 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004929
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004930 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004931 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004932 MachineFunction &MF = DAG.getMachineFunction();
4933 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004934 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004935 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004936 StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00004937 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004938 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4939}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004940
Owen Andersone50ed302009-08-10 22:56:29 +00004941SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00004942 SDValue StackSlot,
4943 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004944 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004945 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004946 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004947 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004948 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00004949 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00004950 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004951 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004952 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004953 Ops.push_back(Chain);
4954 Ops.push_back(StackSlot);
4955 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004956 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004957 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004958
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004959 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004960 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004961 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004962
4963 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4964 // shouldn't be necessary except that RFP cannot be live across
4965 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004966 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004967 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004968 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00004969 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004970 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004971 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004972 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004973 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004974 Ops.push_back(DAG.getValueType(Op.getValueType()));
4975 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004976 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4977 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00004978 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004979 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004980
Evan Cheng0db9fe62006-04-25 20:13:52 +00004981 return Result;
4982}
4983
Bill Wendling8b8a6362009-01-17 03:56:04 +00004984// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4985SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4986 // This algorithm is not obvious. Here it is in C code, more or less:
4987 /*
4988 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4989 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4990 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004991
Bill Wendling8b8a6362009-01-17 03:56:04 +00004992 // Copy ints to xmm registers.
4993 __m128i xh = _mm_cvtsi32_si128( hi );
4994 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004995
Bill Wendling8b8a6362009-01-17 03:56:04 +00004996 // Combine into low half of a single xmm register.
4997 __m128i x = _mm_unpacklo_epi32( xh, xl );
4998 __m128d d;
4999 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005000
Bill Wendling8b8a6362009-01-17 03:56:04 +00005001 // Merge in appropriate exponents to give the integer bits the right
5002 // magnitude.
5003 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005004
Bill Wendling8b8a6362009-01-17 03:56:04 +00005005 // Subtract away the biases to deal with the IEEE-754 double precision
5006 // implicit 1.
5007 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005008
Bill Wendling8b8a6362009-01-17 03:56:04 +00005009 // All conversions up to here are exact. The correctly rounded result is
5010 // calculated using the current rounding mode using the following
5011 // horizontal add.
5012 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5013 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5014 // store doesn't really need to be here (except
5015 // maybe to zero the other double)
5016 return sd;
5017 }
5018 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005019
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005020 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005021 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005022
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005023 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005024 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005025 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5026 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5027 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5028 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005029 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005030 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005031
Bill Wendling8b8a6362009-01-17 03:56:04 +00005032 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005033 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005034 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005035 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005036 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005037 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005038 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005039
Owen Anderson825b72b2009-08-11 20:47:22 +00005040 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5041 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005042 Op.getOperand(0),
5043 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005044 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5045 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005046 Op.getOperand(0),
5047 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005048 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5049 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005050 PseudoSourceValue::getConstantPool(), 0,
5051 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005052 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5053 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5054 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005055 PseudoSourceValue::getConstantPool(), 0,
5056 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005057 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005058
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005059 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005060 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005061 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5062 DAG.getUNDEF(MVT::v2f64), ShufMask);
5063 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5064 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005065 DAG.getIntPtrConstant(0));
5066}
5067
Bill Wendling8b8a6362009-01-17 03:56:04 +00005068// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5069SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005070 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005071 // FP constant to bias correct the final result.
5072 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005073 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005074
5075 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005076 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5077 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005078 Op.getOperand(0),
5079 DAG.getIntPtrConstant(0)));
5080
Owen Anderson825b72b2009-08-11 20:47:22 +00005081 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5082 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005083 DAG.getIntPtrConstant(0));
5084
5085 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005086 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5087 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005088 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005089 MVT::v2f64, Load)),
5090 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005091 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005092 MVT::v2f64, Bias)));
5093 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5094 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005095 DAG.getIntPtrConstant(0));
5096
5097 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005098 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005099
5100 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005101 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005102
Owen Anderson825b72b2009-08-11 20:47:22 +00005103 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005104 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005105 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005106 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005107 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005108 }
5109
5110 // Handle final rounding.
5111 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005112}
5113
5114SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005115 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005116 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005117
Evan Chenga06ec9e2009-01-19 08:08:22 +00005118 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5119 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5120 // the optimization here.
5121 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005122 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005123
Owen Andersone50ed302009-08-10 22:56:29 +00005124 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005125 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005126 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005127 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005128 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005129
Bill Wendling8b8a6362009-01-17 03:56:04 +00005130 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005131 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005132 return LowerUINT_TO_FP_i32(Op, DAG);
5133 }
5134
Owen Anderson825b72b2009-08-11 20:47:22 +00005135 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005136
5137 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005138 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005139 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5140 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5141 getPointerTy(), StackSlot, WordOff);
5142 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5143 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005144 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005145 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005146 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005147}
5148
Dan Gohman475871a2008-07-27 21:46:04 +00005149std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005150FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005151 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005152
Owen Andersone50ed302009-08-10 22:56:29 +00005153 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005154
5155 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005156 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5157 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005158 }
5159
Owen Anderson825b72b2009-08-11 20:47:22 +00005160 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5161 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005162 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005163
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005164 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005165 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005166 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005167 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005168 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005169 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005170 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005171 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005172
Evan Cheng87c89352007-10-15 20:11:21 +00005173 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5174 // stack slot.
5175 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005176 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005177 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005178 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005179
Evan Cheng0db9fe62006-04-25 20:13:52 +00005180 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005181 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005182 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005183 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5184 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5185 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005186 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005187
Dan Gohman475871a2008-07-27 21:46:04 +00005188 SDValue Chain = DAG.getEntryNode();
5189 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005190 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005191 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005192 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Evan Chengff89dcb2009-10-18 18:16:27 +00005193 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005194 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005195 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005196 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5197 };
Dale Johannesenace16102009-02-03 19:33:06 +00005198 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005199 Chain = Value.getValue(1);
5200 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5201 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5202 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005203
Evan Cheng0db9fe62006-04-25 20:13:52 +00005204 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005205 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005206 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005207
Chris Lattner27a6c732007-11-24 07:07:01 +00005208 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005209}
5210
Dan Gohman475871a2008-07-27 21:46:04 +00005211SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005212 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005213 if (Op.getValueType() == MVT::v2i32 &&
5214 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005215 return Op;
5216 }
5217 return SDValue();
5218 }
5219
Eli Friedman948e95a2009-05-23 09:59:16 +00005220 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005221 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005222 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5223 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005224
Chris Lattner27a6c732007-11-24 07:07:01 +00005225 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005226 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005227 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005228}
5229
Eli Friedman948e95a2009-05-23 09:59:16 +00005230SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5231 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5232 SDValue FIST = Vals.first, StackSlot = Vals.second;
5233 assert(FIST.getNode() && "Unexpected failure");
5234
5235 // Load the result.
5236 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5237 FIST, StackSlot, NULL, 0);
5238}
5239
Dan Gohman475871a2008-07-27 21:46:04 +00005240SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005241 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005242 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005243 EVT VT = Op.getValueType();
5244 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005245 if (VT.isVector())
5246 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005247 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005248 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005249 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005250 CV.push_back(C);
5251 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005252 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005253 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005254 CV.push_back(C);
5255 CV.push_back(C);
5256 CV.push_back(C);
5257 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005258 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005259 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005260 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005261 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005262 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005263 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005264 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005265}
5266
Dan Gohman475871a2008-07-27 21:46:04 +00005267SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005268 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005269 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005270 EVT VT = Op.getValueType();
5271 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005272 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005273 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005274 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005275 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005276 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005277 CV.push_back(C);
5278 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005279 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005280 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005281 CV.push_back(C);
5282 CV.push_back(C);
5283 CV.push_back(C);
5284 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005285 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005286 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005287 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005288 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005289 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005290 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005291 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005292 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005293 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5294 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005295 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005296 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005297 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005298 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005299 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005300}
5301
Dan Gohman475871a2008-07-27 21:46:04 +00005302SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005303 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005304 SDValue Op0 = Op.getOperand(0);
5305 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005306 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005307 EVT VT = Op.getValueType();
5308 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005309
5310 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005311 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005312 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005313 SrcVT = VT;
5314 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005315 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005316 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005317 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005318 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005319 }
5320
5321 // At this point the operands and the result should have the same
5322 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005323
Evan Cheng68c47cb2007-01-05 07:55:56 +00005324 // First get the sign bit of second operand.
5325 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005326 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005327 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5328 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005329 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005330 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5331 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5332 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5333 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005334 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005335 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005336 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005337 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005338 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005339 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005340 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005341
5342 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005343 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005344 // Op0 is MVT::f32, Op1 is MVT::f64.
5345 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5346 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5347 DAG.getConstant(32, MVT::i32));
5348 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5349 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005350 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005351 }
5352
Evan Cheng73d6cf12007-01-05 21:37:56 +00005353 // Clear first operand sign bit.
5354 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005355 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005356 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5357 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005358 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005359 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5360 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5361 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5362 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005363 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005364 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005365 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005366 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005367 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005368 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005369 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005370
5371 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005372 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005373}
5374
Dan Gohman076aee32009-03-04 19:44:21 +00005375/// Emit nodes that will be selected as "test Op0,Op0", or something
5376/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005377SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5378 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005379 DebugLoc dl = Op.getDebugLoc();
5380
Dan Gohman31125812009-03-07 01:58:32 +00005381 // CF and OF aren't always set the way we want. Determine which
5382 // of these we need.
5383 bool NeedCF = false;
5384 bool NeedOF = false;
5385 switch (X86CC) {
5386 case X86::COND_A: case X86::COND_AE:
5387 case X86::COND_B: case X86::COND_BE:
5388 NeedCF = true;
5389 break;
5390 case X86::COND_G: case X86::COND_GE:
5391 case X86::COND_L: case X86::COND_LE:
5392 case X86::COND_O: case X86::COND_NO:
5393 NeedOF = true;
5394 break;
5395 default: break;
5396 }
5397
Dan Gohman076aee32009-03-04 19:44:21 +00005398 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005399 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5400 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5401 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005402 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005403 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005404 switch (Op.getNode()->getOpcode()) {
5405 case ISD::ADD:
5406 // Due to an isel shortcoming, be conservative if this add is likely to
5407 // be selected as part of a load-modify-store instruction. When the root
5408 // node in a match is a store, isel doesn't know how to remap non-chain
5409 // non-flag uses of other nodes in the match, such as the ADD in this
5410 // case. This leads to the ADD being left around and reselected, with
5411 // the result being two adds in the output.
5412 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5413 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5414 if (UI->getOpcode() == ISD::STORE)
5415 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005416 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005417 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5418 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005419 if (C->getAPIntValue() == 1) {
5420 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005421 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005422 break;
5423 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005424 // An add of negative one (subtract of one) will be selected as a DEC.
5425 if (C->getAPIntValue().isAllOnesValue()) {
5426 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005427 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005428 break;
5429 }
5430 }
Dan Gohman076aee32009-03-04 19:44:21 +00005431 // Otherwise use a regular EFLAGS-setting add.
5432 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005433 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005434 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005435 case ISD::AND: {
5436 // If the primary and result isn't used, don't bother using X86ISD::AND,
5437 // because a TEST instruction will be better.
5438 bool NonFlagUse = false;
5439 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5440 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5441 if (UI->getOpcode() != ISD::BRCOND &&
5442 UI->getOpcode() != ISD::SELECT &&
5443 UI->getOpcode() != ISD::SETCC) {
5444 NonFlagUse = true;
5445 break;
5446 }
5447 if (!NonFlagUse)
5448 break;
5449 }
5450 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005451 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005452 case ISD::OR:
5453 case ISD::XOR:
5454 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005455 // likely to be selected as part of a load-modify-store instruction.
5456 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5457 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5458 if (UI->getOpcode() == ISD::STORE)
5459 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005460 // Otherwise use a regular EFLAGS-setting instruction.
5461 switch (Op.getNode()->getOpcode()) {
5462 case ISD::SUB: Opcode = X86ISD::SUB; break;
5463 case ISD::OR: Opcode = X86ISD::OR; break;
5464 case ISD::XOR: Opcode = X86ISD::XOR; break;
5465 case ISD::AND: Opcode = X86ISD::AND; break;
5466 default: llvm_unreachable("unexpected operator!");
5467 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005468 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005469 break;
5470 case X86ISD::ADD:
5471 case X86ISD::SUB:
5472 case X86ISD::INC:
5473 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005474 case X86ISD::OR:
5475 case X86ISD::XOR:
5476 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005477 return SDValue(Op.getNode(), 1);
5478 default:
5479 default_case:
5480 break;
5481 }
5482 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005483 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005484 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005485 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005486 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005487 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005488 DAG.ReplaceAllUsesWith(Op, New);
5489 return SDValue(New.getNode(), 1);
5490 }
5491 }
5492
5493 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005494 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005495 DAG.getConstant(0, Op.getValueType()));
5496}
5497
5498/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5499/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005500SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5501 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005502 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5503 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005504 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005505
5506 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005507 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005508}
5509
Dan Gohman475871a2008-07-27 21:46:04 +00005510SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005511 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005512 SDValue Op0 = Op.getOperand(0);
5513 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005514 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005515 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005516
Dan Gohmane5af2d32009-01-29 01:59:02 +00005517 // Lower (X & (1 << N)) == 0 to BT(X, N).
5518 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5519 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005520 if (Op0.getOpcode() == ISD::AND &&
5521 Op0.hasOneUse() &&
5522 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005523 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005524 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005525 SDValue LHS, RHS;
5526 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5527 if (ConstantSDNode *Op010C =
5528 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5529 if (Op010C->getZExtValue() == 1) {
5530 LHS = Op0.getOperand(0);
5531 RHS = Op0.getOperand(1).getOperand(1);
5532 }
5533 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5534 if (ConstantSDNode *Op000C =
5535 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5536 if (Op000C->getZExtValue() == 1) {
5537 LHS = Op0.getOperand(1);
5538 RHS = Op0.getOperand(0).getOperand(1);
5539 }
5540 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5541 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5542 SDValue AndLHS = Op0.getOperand(0);
5543 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5544 LHS = AndLHS.getOperand(0);
5545 RHS = AndLHS.getOperand(1);
5546 }
5547 }
Evan Cheng0488db92007-09-25 01:57:46 +00005548
Dan Gohmane5af2d32009-01-29 01:59:02 +00005549 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005550 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5551 // instruction. Since the shift amount is in-range-or-undefined, we know
5552 // that doing a bittest on the i16 value is ok. We extend to i32 because
5553 // the encoding for the i16 version is larger than the i32 version.
Owen Anderson825b72b2009-08-11 20:47:22 +00005554 if (LHS.getValueType() == MVT::i8)
5555 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005556
5557 // If the operand types disagree, extend the shift amount to match. Since
5558 // BT ignores high bits (like shifts) we can use anyextend.
5559 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005560 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005561
Owen Anderson825b72b2009-08-11 20:47:22 +00005562 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005563 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Owen Anderson825b72b2009-08-11 20:47:22 +00005564 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5565 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005566 }
5567 }
5568
5569 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5570 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00005571 if (X86CC == X86::COND_INVALID)
5572 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005573
Dan Gohman31125812009-03-07 01:58:32 +00005574 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005575 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5576 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005577}
5578
Dan Gohman475871a2008-07-27 21:46:04 +00005579SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5580 SDValue Cond;
5581 SDValue Op0 = Op.getOperand(0);
5582 SDValue Op1 = Op.getOperand(1);
5583 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005584 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005585 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5586 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005587 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005588
5589 if (isFP) {
5590 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005591 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005592 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5593 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005594 bool Swap = false;
5595
5596 switch (SetCCOpcode) {
5597 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005598 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005599 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005600 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005601 case ISD::SETGT: Swap = true; // Fallthrough
5602 case ISD::SETLT:
5603 case ISD::SETOLT: SSECC = 1; break;
5604 case ISD::SETOGE:
5605 case ISD::SETGE: Swap = true; // Fallthrough
5606 case ISD::SETLE:
5607 case ISD::SETOLE: SSECC = 2; break;
5608 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005609 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005610 case ISD::SETNE: SSECC = 4; break;
5611 case ISD::SETULE: Swap = true;
5612 case ISD::SETUGE: SSECC = 5; break;
5613 case ISD::SETULT: Swap = true;
5614 case ISD::SETUGT: SSECC = 6; break;
5615 case ISD::SETO: SSECC = 7; break;
5616 }
5617 if (Swap)
5618 std::swap(Op0, Op1);
5619
Nate Begemanfb8ead02008-07-25 19:05:58 +00005620 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005621 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005622 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005623 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005624 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5625 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005626 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005627 }
5628 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005629 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005630 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5631 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005632 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005633 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005634 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005635 }
5636 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005637 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005638 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005639
Nate Begeman30a0de92008-07-17 16:51:19 +00005640 // We are handling one of the integer comparisons here. Since SSE only has
5641 // GT and EQ comparisons for integer, swapping operands and multiple
5642 // operations may be required for some comparisons.
5643 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5644 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005645
Owen Anderson825b72b2009-08-11 20:47:22 +00005646 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005647 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005648 case MVT::v8i8:
5649 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5650 case MVT::v4i16:
5651 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5652 case MVT::v2i32:
5653 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5654 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005655 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005656
Nate Begeman30a0de92008-07-17 16:51:19 +00005657 switch (SetCCOpcode) {
5658 default: break;
5659 case ISD::SETNE: Invert = true;
5660 case ISD::SETEQ: Opc = EQOpc; break;
5661 case ISD::SETLT: Swap = true;
5662 case ISD::SETGT: Opc = GTOpc; break;
5663 case ISD::SETGE: Swap = true;
5664 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5665 case ISD::SETULT: Swap = true;
5666 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5667 case ISD::SETUGE: Swap = true;
5668 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5669 }
5670 if (Swap)
5671 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005672
Nate Begeman30a0de92008-07-17 16:51:19 +00005673 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5674 // bits of the inputs before performing those operations.
5675 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00005676 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005677 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5678 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005679 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005680 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5681 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005682 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5683 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005684 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005685
Dale Johannesenace16102009-02-03 19:33:06 +00005686 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005687
5688 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005689 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005690 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005691
Nate Begeman30a0de92008-07-17 16:51:19 +00005692 return Result;
5693}
Evan Cheng0488db92007-09-25 01:57:46 +00005694
Evan Cheng370e5342008-12-03 08:38:43 +00005695// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005696static bool isX86LogicalCmp(SDValue Op) {
5697 unsigned Opc = Op.getNode()->getOpcode();
5698 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5699 return true;
5700 if (Op.getResNo() == 1 &&
5701 (Opc == X86ISD::ADD ||
5702 Opc == X86ISD::SUB ||
5703 Opc == X86ISD::SMUL ||
5704 Opc == X86ISD::UMUL ||
5705 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00005706 Opc == X86ISD::DEC ||
5707 Opc == X86ISD::OR ||
5708 Opc == X86ISD::XOR ||
5709 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00005710 return true;
5711
5712 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005713}
5714
Dan Gohman475871a2008-07-27 21:46:04 +00005715SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005716 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005717 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005718 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005719 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005720
Dan Gohman1a492952009-10-20 16:22:37 +00005721 if (Cond.getOpcode() == ISD::SETCC) {
5722 SDValue NewCond = LowerSETCC(Cond, DAG);
5723 if (NewCond.getNode())
5724 Cond = NewCond;
5725 }
Evan Cheng734503b2006-09-11 02:19:56 +00005726
Evan Cheng3f41d662007-10-08 22:16:29 +00005727 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5728 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005729 if (Cond.getOpcode() == X86ISD::SETCC) {
5730 CC = Cond.getOperand(0);
5731
Dan Gohman475871a2008-07-27 21:46:04 +00005732 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005733 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00005734 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005735
Evan Cheng3f41d662007-10-08 22:16:29 +00005736 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005737 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005738 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005739 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005740
Chris Lattnerd1980a52009-03-12 06:52:53 +00005741 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5742 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005743 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005744 addTest = false;
5745 }
5746 }
5747
5748 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005749 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005750 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005751 }
5752
Owen Anderson825b72b2009-08-11 20:47:22 +00005753 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005754 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005755 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5756 // condition is true.
5757 Ops.push_back(Op.getOperand(2));
5758 Ops.push_back(Op.getOperand(1));
5759 Ops.push_back(CC);
5760 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005761 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005762}
5763
Evan Cheng370e5342008-12-03 08:38:43 +00005764// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5765// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5766// from the AND / OR.
5767static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5768 Opc = Op.getOpcode();
5769 if (Opc != ISD::OR && Opc != ISD::AND)
5770 return false;
5771 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5772 Op.getOperand(0).hasOneUse() &&
5773 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5774 Op.getOperand(1).hasOneUse());
5775}
5776
Evan Cheng961d6d42009-02-02 08:19:07 +00005777// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5778// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005779static bool isXor1OfSetCC(SDValue Op) {
5780 if (Op.getOpcode() != ISD::XOR)
5781 return false;
5782 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5783 if (N1C && N1C->getAPIntValue() == 1) {
5784 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5785 Op.getOperand(0).hasOneUse();
5786 }
5787 return false;
5788}
5789
Dan Gohman475871a2008-07-27 21:46:04 +00005790SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005791 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005792 SDValue Chain = Op.getOperand(0);
5793 SDValue Cond = Op.getOperand(1);
5794 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005795 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005796 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005797
Dan Gohman1a492952009-10-20 16:22:37 +00005798 if (Cond.getOpcode() == ISD::SETCC) {
5799 SDValue NewCond = LowerSETCC(Cond, DAG);
5800 if (NewCond.getNode())
5801 Cond = NewCond;
5802 }
Chris Lattnere55484e2008-12-25 05:34:37 +00005803#if 0
5804 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005805 else if (Cond.getOpcode() == X86ISD::ADD ||
5806 Cond.getOpcode() == X86ISD::SUB ||
5807 Cond.getOpcode() == X86ISD::SMUL ||
5808 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005809 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005810#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005811
Evan Cheng3f41d662007-10-08 22:16:29 +00005812 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5813 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005814 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005815 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005816
Dan Gohman475871a2008-07-27 21:46:04 +00005817 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005818 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005819 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005820 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005821 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005822 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005823 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005824 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005825 default: break;
5826 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005827 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005828 // These can only come from an arithmetic instruction with overflow,
5829 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005830 Cond = Cond.getNode()->getOperand(1);
5831 addTest = false;
5832 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005833 }
Evan Cheng0488db92007-09-25 01:57:46 +00005834 }
Evan Cheng370e5342008-12-03 08:38:43 +00005835 } else {
5836 unsigned CondOpc;
5837 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5838 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005839 if (CondOpc == ISD::OR) {
5840 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5841 // two branches instead of an explicit OR instruction with a
5842 // separate test.
5843 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005844 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005845 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005846 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005847 Chain, Dest, CC, Cmp);
5848 CC = Cond.getOperand(1).getOperand(0);
5849 Cond = Cmp;
5850 addTest = false;
5851 }
5852 } else { // ISD::AND
5853 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5854 // two branches instead of an explicit AND instruction with a
5855 // separate test. However, we only do this if this block doesn't
5856 // have a fall-through edge, because this requires an explicit
5857 // jmp when the condition is false.
5858 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005859 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005860 Op.getNode()->hasOneUse()) {
5861 X86::CondCode CCode =
5862 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5863 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005864 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005865 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5866 // Look for an unconditional branch following this conditional branch.
5867 // We need this because we need to reverse the successors in order
5868 // to implement FCMP_OEQ.
5869 if (User.getOpcode() == ISD::BR) {
5870 SDValue FalseBB = User.getOperand(1);
5871 SDValue NewBR =
5872 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5873 assert(NewBR == User);
5874 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005875
Dale Johannesene4d209d2009-02-03 20:21:25 +00005876 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005877 Chain, Dest, CC, Cmp);
5878 X86::CondCode CCode =
5879 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5880 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005881 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005882 Cond = Cmp;
5883 addTest = false;
5884 }
5885 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005886 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005887 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5888 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5889 // It should be transformed during dag combiner except when the condition
5890 // is set by a arithmetics with overflow node.
5891 X86::CondCode CCode =
5892 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5893 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005894 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00005895 Cond = Cond.getOperand(0).getOperand(1);
5896 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005897 }
Evan Cheng0488db92007-09-25 01:57:46 +00005898 }
5899
5900 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005901 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005902 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005903 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005904 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005905 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005906}
5907
Anton Korobeynikove060b532007-04-17 19:34:00 +00005908
5909// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5910// Calls to _alloca is needed to probe the stack when allocating more than 4k
5911// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5912// that the guard pages used by the OS virtual memory manager are allocated in
5913// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005914SDValue
5915X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005916 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005917 assert(Subtarget->isTargetCygMing() &&
5918 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005919 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005920
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005921 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005922 SDValue Chain = Op.getOperand(0);
5923 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005924 // FIXME: Ensure alignment here
5925
Dan Gohman475871a2008-07-27 21:46:04 +00005926 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005927
Owen Andersone50ed302009-08-10 22:56:29 +00005928 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005929 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005930
Chris Lattnere563bbc2008-10-11 22:08:30 +00005931 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005932
Dale Johannesendd64c412009-02-04 00:33:20 +00005933 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005934 Flag = Chain.getValue(1);
5935
Owen Anderson825b72b2009-08-11 20:47:22 +00005936 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005937 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005938 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005939 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005940 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005941 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005942 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005943 Flag = Chain.getValue(1);
5944
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005945 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005946 DAG.getIntPtrConstant(0, true),
5947 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005948 Flag);
5949
Dale Johannesendd64c412009-02-04 00:33:20 +00005950 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005951
Dan Gohman475871a2008-07-27 21:46:04 +00005952 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005953 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005954}
5955
Dan Gohman475871a2008-07-27 21:46:04 +00005956SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005957X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005958 SDValue Chain,
5959 SDValue Dst, SDValue Src,
5960 SDValue Size, unsigned Align,
5961 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005962 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005963 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005964
Bill Wendling6f287b22008-09-30 21:22:07 +00005965 // If not DWORD aligned or size is more than the threshold, call the library.
5966 // The libc version is likely to be faster for these cases. It can use the
5967 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005968 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005969 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005970 ConstantSize->getZExtValue() >
5971 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005972 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005973
5974 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005975 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005976
Bill Wendling6158d842008-10-01 00:59:58 +00005977 if (const char *bzeroEntry = V &&
5978 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00005979 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00005980 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00005981 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005982 TargetLowering::ArgListEntry Entry;
5983 Entry.Node = Dst;
5984 Entry.Ty = IntPtrTy;
5985 Args.push_back(Entry);
5986 Entry.Node = Size;
5987 Args.push_back(Entry);
5988 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00005989 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
5990 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005991 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005992 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005993 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005994 }
5995
Dan Gohman707e0182008-04-12 04:36:06 +00005996 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005997 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005998 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005999
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006000 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006001 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006002 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006003 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006004 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006005 unsigned BytesLeft = 0;
6006 bool TwoRepStos = false;
6007 if (ValC) {
6008 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006009 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006010
Evan Cheng0db9fe62006-04-25 20:13:52 +00006011 // If the value is a constant, then we can potentially use larger sets.
6012 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006013 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006014 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006015 ValReg = X86::AX;
6016 Val = (Val << 8) | Val;
6017 break;
6018 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006019 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006020 ValReg = X86::EAX;
6021 Val = (Val << 8) | Val;
6022 Val = (Val << 16) | Val;
6023 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006024 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006025 ValReg = X86::RAX;
6026 Val = (Val << 32) | Val;
6027 }
6028 break;
6029 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006030 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006031 ValReg = X86::AL;
6032 Count = DAG.getIntPtrConstant(SizeVal);
6033 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006034 }
6035
Owen Anderson825b72b2009-08-11 20:47:22 +00006036 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006037 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006038 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6039 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006040 }
6041
Dale Johannesen0f502f62009-02-03 22:26:09 +00006042 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006043 InFlag);
6044 InFlag = Chain.getValue(1);
6045 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006046 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006047 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006048 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006049 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006050 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006051
Scott Michelfdc40a02009-02-17 22:15:04 +00006052 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006053 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006054 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006055 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006056 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006057 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006058 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006059 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006060
Owen Anderson825b72b2009-08-11 20:47:22 +00006061 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006062 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006063 Ops.push_back(Chain);
6064 Ops.push_back(DAG.getValueType(AVT));
6065 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006066 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00006067
Evan Cheng0db9fe62006-04-25 20:13:52 +00006068 if (TwoRepStos) {
6069 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006070 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006071 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006072 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006073 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6074 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006075 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006076 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006077 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006078 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006079 Ops.clear();
6080 Ops.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +00006081 Ops.push_back(DAG.getValueType(MVT::i8));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006082 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006083 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006084 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006085 // Handle the last 1 - 7 bytes.
6086 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006087 EVT AddrVT = Dst.getValueType();
6088 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006089
Dale Johannesen0f502f62009-02-03 22:26:09 +00006090 Chain = DAG.getMemset(Chain, dl,
6091 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006092 DAG.getConstant(Offset, AddrVT)),
6093 Src,
6094 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00006095 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006096 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006097
Dan Gohman707e0182008-04-12 04:36:06 +00006098 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006099 return Chain;
6100}
Evan Cheng11e15b32006-04-03 20:53:28 +00006101
Dan Gohman475871a2008-07-27 21:46:04 +00006102SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006103X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006104 SDValue Chain, SDValue Dst, SDValue Src,
6105 SDValue Size, unsigned Align,
6106 bool AlwaysInline,
6107 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006108 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006109 // This requires the copy size to be a constant, preferrably
6110 // within a subtarget-specific limit.
6111 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6112 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006113 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006114 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006115 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006116 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006117
Evan Cheng1887c1c2008-08-21 21:00:15 +00006118 /// If not DWORD aligned, call the library.
6119 if ((Align & 3) != 0)
6120 return SDValue();
6121
6122 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006123 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006124 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006125 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006126
Duncan Sands83ec4b62008-06-06 12:08:01 +00006127 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006128 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006129 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006130 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006131
Dan Gohman475871a2008-07-27 21:46:04 +00006132 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006133 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006134 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006135 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006136 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006137 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006138 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006139 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006140 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006141 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006142 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006143 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006144 InFlag = Chain.getValue(1);
6145
Owen Anderson825b72b2009-08-11 20:47:22 +00006146 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006147 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006148 Ops.push_back(Chain);
6149 Ops.push_back(DAG.getValueType(AVT));
6150 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006151 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006152
Dan Gohman475871a2008-07-27 21:46:04 +00006153 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006154 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006155 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006156 // Handle the last 1 - 7 bytes.
6157 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006158 EVT DstVT = Dst.getValueType();
6159 EVT SrcVT = Src.getValueType();
6160 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006161 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006162 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006163 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006164 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006165 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006166 DAG.getConstant(BytesLeft, SizeVT),
6167 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006168 DstSV, DstSVOff + Offset,
6169 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006170 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006171
Owen Anderson825b72b2009-08-11 20:47:22 +00006172 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006173 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006174}
6175
Dan Gohman475871a2008-07-27 21:46:04 +00006176SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006177 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006178 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006179
Evan Cheng25ab6902006-09-08 06:48:29 +00006180 if (!Subtarget->is64Bit()) {
6181 // vastart just stores the address of the VarArgsFrameIndex slot into the
6182 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006183 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006184 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006185 }
6186
6187 // __va_list_tag:
6188 // gp_offset (0 - 6 * 8)
6189 // fp_offset (48 - 48 + 8 * 16)
6190 // overflow_arg_area (point to parameters coming in memory).
6191 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006192 SmallVector<SDValue, 8> MemOps;
6193 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006194 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006195 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006196 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006197 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006198 MemOps.push_back(Store);
6199
6200 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006201 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006202 FIN, DAG.getIntPtrConstant(4));
6203 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006204 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006205 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006206 MemOps.push_back(Store);
6207
6208 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006209 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006210 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006211 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006212 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006213 MemOps.push_back(Store);
6214
6215 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006216 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006217 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006218 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006219 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006220 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006221 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006222 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006223}
6224
Dan Gohman475871a2008-07-27 21:46:04 +00006225SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006226 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6227 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006228 SDValue Chain = Op.getOperand(0);
6229 SDValue SrcPtr = Op.getOperand(1);
6230 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006231
Torok Edwindac237e2009-07-08 20:53:28 +00006232 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006233 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006234}
6235
Dan Gohman475871a2008-07-27 21:46:04 +00006236SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006237 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006238 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006239 SDValue Chain = Op.getOperand(0);
6240 SDValue DstPtr = Op.getOperand(1);
6241 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006242 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6243 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006244 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006245
Dale Johannesendd64c412009-02-04 00:33:20 +00006246 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006247 DAG.getIntPtrConstant(24), 8, false,
6248 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006249}
6250
Dan Gohman475871a2008-07-27 21:46:04 +00006251SDValue
6252X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006253 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006254 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006255 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006256 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006257 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006258 case Intrinsic::x86_sse_comieq_ss:
6259 case Intrinsic::x86_sse_comilt_ss:
6260 case Intrinsic::x86_sse_comile_ss:
6261 case Intrinsic::x86_sse_comigt_ss:
6262 case Intrinsic::x86_sse_comige_ss:
6263 case Intrinsic::x86_sse_comineq_ss:
6264 case Intrinsic::x86_sse_ucomieq_ss:
6265 case Intrinsic::x86_sse_ucomilt_ss:
6266 case Intrinsic::x86_sse_ucomile_ss:
6267 case Intrinsic::x86_sse_ucomigt_ss:
6268 case Intrinsic::x86_sse_ucomige_ss:
6269 case Intrinsic::x86_sse_ucomineq_ss:
6270 case Intrinsic::x86_sse2_comieq_sd:
6271 case Intrinsic::x86_sse2_comilt_sd:
6272 case Intrinsic::x86_sse2_comile_sd:
6273 case Intrinsic::x86_sse2_comigt_sd:
6274 case Intrinsic::x86_sse2_comige_sd:
6275 case Intrinsic::x86_sse2_comineq_sd:
6276 case Intrinsic::x86_sse2_ucomieq_sd:
6277 case Intrinsic::x86_sse2_ucomilt_sd:
6278 case Intrinsic::x86_sse2_ucomile_sd:
6279 case Intrinsic::x86_sse2_ucomigt_sd:
6280 case Intrinsic::x86_sse2_ucomige_sd:
6281 case Intrinsic::x86_sse2_ucomineq_sd: {
6282 unsigned Opc = 0;
6283 ISD::CondCode CC = ISD::SETCC_INVALID;
6284 switch (IntNo) {
6285 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006286 case Intrinsic::x86_sse_comieq_ss:
6287 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006288 Opc = X86ISD::COMI;
6289 CC = ISD::SETEQ;
6290 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006291 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006292 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006293 Opc = X86ISD::COMI;
6294 CC = ISD::SETLT;
6295 break;
6296 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006297 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006298 Opc = X86ISD::COMI;
6299 CC = ISD::SETLE;
6300 break;
6301 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006302 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006303 Opc = X86ISD::COMI;
6304 CC = ISD::SETGT;
6305 break;
6306 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006307 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006308 Opc = X86ISD::COMI;
6309 CC = ISD::SETGE;
6310 break;
6311 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006312 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006313 Opc = X86ISD::COMI;
6314 CC = ISD::SETNE;
6315 break;
6316 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006317 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006318 Opc = X86ISD::UCOMI;
6319 CC = ISD::SETEQ;
6320 break;
6321 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006322 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006323 Opc = X86ISD::UCOMI;
6324 CC = ISD::SETLT;
6325 break;
6326 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006327 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006328 Opc = X86ISD::UCOMI;
6329 CC = ISD::SETLE;
6330 break;
6331 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006332 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006333 Opc = X86ISD::UCOMI;
6334 CC = ISD::SETGT;
6335 break;
6336 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006337 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006338 Opc = X86ISD::UCOMI;
6339 CC = ISD::SETGE;
6340 break;
6341 case Intrinsic::x86_sse_ucomineq_ss:
6342 case Intrinsic::x86_sse2_ucomineq_sd:
6343 Opc = X86ISD::UCOMI;
6344 CC = ISD::SETNE;
6345 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006346 }
Evan Cheng734503b2006-09-11 02:19:56 +00006347
Dan Gohman475871a2008-07-27 21:46:04 +00006348 SDValue LHS = Op.getOperand(1);
6349 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006350 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006351 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006352 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6353 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6354 DAG.getConstant(X86CC, MVT::i8), Cond);
6355 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006356 }
Eric Christopher71c67532009-07-29 00:28:05 +00006357 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006358 // an integer value, not just an instruction so lower it to the ptest
6359 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006360 case Intrinsic::x86_sse41_ptestz:
6361 case Intrinsic::x86_sse41_ptestc:
6362 case Intrinsic::x86_sse41_ptestnzc:{
6363 unsigned X86CC = 0;
6364 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006365 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006366 case Intrinsic::x86_sse41_ptestz:
6367 // ZF = 1
6368 X86CC = X86::COND_E;
6369 break;
6370 case Intrinsic::x86_sse41_ptestc:
6371 // CF = 1
6372 X86CC = X86::COND_B;
6373 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006374 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006375 // ZF and CF = 0
6376 X86CC = X86::COND_A;
6377 break;
6378 }
Eric Christopherfd179292009-08-27 18:07:15 +00006379
Eric Christopher71c67532009-07-29 00:28:05 +00006380 SDValue LHS = Op.getOperand(1);
6381 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006382 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6383 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6384 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6385 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006386 }
Evan Cheng5759f972008-05-04 09:15:50 +00006387
6388 // Fix vector shift instructions where the last operand is a non-immediate
6389 // i32 value.
6390 case Intrinsic::x86_sse2_pslli_w:
6391 case Intrinsic::x86_sse2_pslli_d:
6392 case Intrinsic::x86_sse2_pslli_q:
6393 case Intrinsic::x86_sse2_psrli_w:
6394 case Intrinsic::x86_sse2_psrli_d:
6395 case Intrinsic::x86_sse2_psrli_q:
6396 case Intrinsic::x86_sse2_psrai_w:
6397 case Intrinsic::x86_sse2_psrai_d:
6398 case Intrinsic::x86_mmx_pslli_w:
6399 case Intrinsic::x86_mmx_pslli_d:
6400 case Intrinsic::x86_mmx_pslli_q:
6401 case Intrinsic::x86_mmx_psrli_w:
6402 case Intrinsic::x86_mmx_psrli_d:
6403 case Intrinsic::x86_mmx_psrli_q:
6404 case Intrinsic::x86_mmx_psrai_w:
6405 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006406 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006407 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006408 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006409
6410 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006411 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006412 switch (IntNo) {
6413 case Intrinsic::x86_sse2_pslli_w:
6414 NewIntNo = Intrinsic::x86_sse2_psll_w;
6415 break;
6416 case Intrinsic::x86_sse2_pslli_d:
6417 NewIntNo = Intrinsic::x86_sse2_psll_d;
6418 break;
6419 case Intrinsic::x86_sse2_pslli_q:
6420 NewIntNo = Intrinsic::x86_sse2_psll_q;
6421 break;
6422 case Intrinsic::x86_sse2_psrli_w:
6423 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6424 break;
6425 case Intrinsic::x86_sse2_psrli_d:
6426 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6427 break;
6428 case Intrinsic::x86_sse2_psrli_q:
6429 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6430 break;
6431 case Intrinsic::x86_sse2_psrai_w:
6432 NewIntNo = Intrinsic::x86_sse2_psra_w;
6433 break;
6434 case Intrinsic::x86_sse2_psrai_d:
6435 NewIntNo = Intrinsic::x86_sse2_psra_d;
6436 break;
6437 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006438 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006439 switch (IntNo) {
6440 case Intrinsic::x86_mmx_pslli_w:
6441 NewIntNo = Intrinsic::x86_mmx_psll_w;
6442 break;
6443 case Intrinsic::x86_mmx_pslli_d:
6444 NewIntNo = Intrinsic::x86_mmx_psll_d;
6445 break;
6446 case Intrinsic::x86_mmx_pslli_q:
6447 NewIntNo = Intrinsic::x86_mmx_psll_q;
6448 break;
6449 case Intrinsic::x86_mmx_psrli_w:
6450 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6451 break;
6452 case Intrinsic::x86_mmx_psrli_d:
6453 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6454 break;
6455 case Intrinsic::x86_mmx_psrli_q:
6456 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6457 break;
6458 case Intrinsic::x86_mmx_psrai_w:
6459 NewIntNo = Intrinsic::x86_mmx_psra_w;
6460 break;
6461 case Intrinsic::x86_mmx_psrai_d:
6462 NewIntNo = Intrinsic::x86_mmx_psra_d;
6463 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006464 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006465 }
6466 break;
6467 }
6468 }
Mon P Wangefa42202009-09-03 19:56:25 +00006469
6470 // The vector shift intrinsics with scalars uses 32b shift amounts but
6471 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
6472 // to be zero.
6473 SDValue ShOps[4];
6474 ShOps[0] = ShAmt;
6475 ShOps[1] = DAG.getConstant(0, MVT::i32);
6476 if (ShAmtVT == MVT::v4i32) {
6477 ShOps[2] = DAG.getUNDEF(MVT::i32);
6478 ShOps[3] = DAG.getUNDEF(MVT::i32);
6479 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
6480 } else {
6481 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
6482 }
6483
Owen Andersone50ed302009-08-10 22:56:29 +00006484 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00006485 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006486 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006487 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006488 Op.getOperand(1), ShAmt);
6489 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006490 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006491}
Evan Cheng72261582005-12-20 06:22:03 +00006492
Dan Gohman475871a2008-07-27 21:46:04 +00006493SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006494 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006495 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006496
6497 if (Depth > 0) {
6498 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6499 SDValue Offset =
6500 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006501 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006502 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006503 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006504 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006505 NULL, 0);
6506 }
6507
6508 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006509 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006510 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006511 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006512}
6513
Dan Gohman475871a2008-07-27 21:46:04 +00006514SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006515 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6516 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006517 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006518 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006519 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6520 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006521 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006522 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006523 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006524 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006525}
6526
Dan Gohman475871a2008-07-27 21:46:04 +00006527SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006528 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006529 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006530}
6531
Dan Gohman475871a2008-07-27 21:46:04 +00006532SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006533{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006534 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006535 SDValue Chain = Op.getOperand(0);
6536 SDValue Offset = Op.getOperand(1);
6537 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006538 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006539
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006540 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6541 getPointerTy());
6542 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006543
Dale Johannesene4d209d2009-02-03 20:21:25 +00006544 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006545 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006546 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6547 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006548 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006549 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006550
Dale Johannesene4d209d2009-02-03 20:21:25 +00006551 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006552 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006553 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006554}
6555
Dan Gohman475871a2008-07-27 21:46:04 +00006556SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006557 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006558 SDValue Root = Op.getOperand(0);
6559 SDValue Trmp = Op.getOperand(1); // trampoline
6560 SDValue FPtr = Op.getOperand(2); // nested function
6561 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006562 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006563
Dan Gohman69de1932008-02-06 22:27:42 +00006564 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006565
Duncan Sands339e14f2008-01-16 22:55:25 +00006566 const X86InstrInfo *TII =
6567 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6568
Duncan Sandsb116fac2007-07-27 20:02:49 +00006569 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006570 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006571
6572 // Large code-model.
6573
6574 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6575 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6576
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006577 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6578 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006579
6580 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6581
6582 // Load the pointer to the nested function into R11.
6583 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006584 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006585 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006586 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006587
Owen Anderson825b72b2009-08-11 20:47:22 +00006588 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6589 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006590 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006591
6592 // Load the 'nest' parameter value into R10.
6593 // R10 is specified in X86CallingConv.td
6594 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006595 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6596 DAG.getConstant(10, MVT::i64));
6597 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006598 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006599
Owen Anderson825b72b2009-08-11 20:47:22 +00006600 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6601 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006602 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006603
6604 // Jump to the nested function.
6605 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00006606 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6607 DAG.getConstant(20, MVT::i64));
6608 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006609 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006610
6611 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00006612 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6613 DAG.getConstant(22, MVT::i64));
6614 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006615 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006616
Dan Gohman475871a2008-07-27 21:46:04 +00006617 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006618 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006619 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006620 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006621 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006622 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006623 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006624 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006625
6626 switch (CC) {
6627 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006628 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006629 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006630 case CallingConv::X86_StdCall: {
6631 // Pass 'nest' parameter in ECX.
6632 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006633 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006634
6635 // Check that ECX wasn't needed by an 'inreg' parameter.
6636 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006637 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006638
Chris Lattner58d74912008-03-12 17:45:29 +00006639 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006640 unsigned InRegCount = 0;
6641 unsigned Idx = 1;
6642
6643 for (FunctionType::param_iterator I = FTy->param_begin(),
6644 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006645 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006646 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006647 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006648
6649 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006650 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006651 }
6652 }
6653 break;
6654 }
6655 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006656 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006657 // Pass 'nest' parameter in EAX.
6658 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006659 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006660 break;
6661 }
6662
Dan Gohman475871a2008-07-27 21:46:04 +00006663 SDValue OutChains[4];
6664 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006665
Owen Anderson825b72b2009-08-11 20:47:22 +00006666 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6667 DAG.getConstant(10, MVT::i32));
6668 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006669
Duncan Sands339e14f2008-01-16 22:55:25 +00006670 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006671 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006672 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006673 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006674 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006675
Owen Anderson825b72b2009-08-11 20:47:22 +00006676 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6677 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006678 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006679
Duncan Sands339e14f2008-01-16 22:55:25 +00006680 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00006681 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6682 DAG.getConstant(5, MVT::i32));
6683 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006684 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006685
Owen Anderson825b72b2009-08-11 20:47:22 +00006686 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6687 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006688 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006689
Dan Gohman475871a2008-07-27 21:46:04 +00006690 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006691 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006692 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006693 }
6694}
6695
Dan Gohman475871a2008-07-27 21:46:04 +00006696SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006697 /*
6698 The rounding mode is in bits 11:10 of FPSR, and has the following
6699 settings:
6700 00 Round to nearest
6701 01 Round to -inf
6702 10 Round to +inf
6703 11 Round to 0
6704
6705 FLT_ROUNDS, on the other hand, expects the following:
6706 -1 Undefined
6707 0 Round to 0
6708 1 Round to nearest
6709 2 Round to +inf
6710 3 Round to -inf
6711
6712 To perform the conversion, we do:
6713 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6714 */
6715
6716 MachineFunction &MF = DAG.getMachineFunction();
6717 const TargetMachine &TM = MF.getTarget();
6718 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6719 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00006720 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006721 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006722
6723 // Save FP Control Word to stack slot
6724 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006725 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006726
Owen Anderson825b72b2009-08-11 20:47:22 +00006727 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006728 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006729
6730 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00006731 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006732
6733 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006734 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006735 DAG.getNode(ISD::SRL, dl, MVT::i16,
6736 DAG.getNode(ISD::AND, dl, MVT::i16,
6737 CWD, DAG.getConstant(0x800, MVT::i16)),
6738 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006739 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006740 DAG.getNode(ISD::SRL, dl, MVT::i16,
6741 DAG.getNode(ISD::AND, dl, MVT::i16,
6742 CWD, DAG.getConstant(0x400, MVT::i16)),
6743 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006744
Dan Gohman475871a2008-07-27 21:46:04 +00006745 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00006746 DAG.getNode(ISD::AND, dl, MVT::i16,
6747 DAG.getNode(ISD::ADD, dl, MVT::i16,
6748 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
6749 DAG.getConstant(1, MVT::i16)),
6750 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006751
6752
Duncan Sands83ec4b62008-06-06 12:08:01 +00006753 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006754 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006755}
6756
Dan Gohman475871a2008-07-27 21:46:04 +00006757SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006758 EVT VT = Op.getValueType();
6759 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006760 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006761 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006762
6763 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006764 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006765 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00006766 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006767 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006768 }
Evan Cheng18efe262007-12-14 02:13:44 +00006769
Evan Cheng152804e2007-12-14 08:30:15 +00006770 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006771 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006772 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006773
6774 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006775 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006776 Ops.push_back(Op);
6777 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006778 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006779 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006780 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006781
6782 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006783 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006784
Owen Anderson825b72b2009-08-11 20:47:22 +00006785 if (VT == MVT::i8)
6786 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006787 return Op;
6788}
6789
Dan Gohman475871a2008-07-27 21:46:04 +00006790SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006791 EVT VT = Op.getValueType();
6792 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006793 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006794 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006795
6796 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006797 if (VT == MVT::i8) {
6798 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006799 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006800 }
Evan Cheng152804e2007-12-14 08:30:15 +00006801
6802 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006803 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006804 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006805
6806 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006807 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006808 Ops.push_back(Op);
6809 Ops.push_back(DAG.getConstant(NumBits, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006810 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006811 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006812 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006813
Owen Anderson825b72b2009-08-11 20:47:22 +00006814 if (VT == MVT::i8)
6815 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006816 return Op;
6817}
6818
Mon P Wangaf9b9522008-12-18 21:42:19 +00006819SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006820 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006821 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006822 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006823
Mon P Wangaf9b9522008-12-18 21:42:19 +00006824 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6825 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6826 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6827 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6828 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6829 //
6830 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6831 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6832 // return AloBlo + AloBhi + AhiBlo;
6833
6834 SDValue A = Op.getOperand(0);
6835 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006836
Dale Johannesene4d209d2009-02-03 20:21:25 +00006837 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006838 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6839 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006840 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006841 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6842 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006843 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006844 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006845 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006846 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006847 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006848 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006849 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006850 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006851 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006852 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006853 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6854 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006855 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006856 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6857 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006858 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6859 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006860 return Res;
6861}
6862
6863
Bill Wendling74c37652008-12-09 22:08:41 +00006864SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6865 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6866 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006867 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6868 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006869 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006870 SDValue LHS = N->getOperand(0);
6871 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006872 unsigned BaseOp = 0;
6873 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006874 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006875
6876 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006877 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006878 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006879 // A subtract of one will be selected as a INC. Note that INC doesn't
6880 // set CF, so we can't do this for UADDO.
6881 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6882 if (C->getAPIntValue() == 1) {
6883 BaseOp = X86ISD::INC;
6884 Cond = X86::COND_O;
6885 break;
6886 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006887 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006888 Cond = X86::COND_O;
6889 break;
6890 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006891 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006892 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006893 break;
6894 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006895 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6896 // set CF, so we can't do this for USUBO.
6897 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6898 if (C->getAPIntValue() == 1) {
6899 BaseOp = X86ISD::DEC;
6900 Cond = X86::COND_O;
6901 break;
6902 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006903 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006904 Cond = X86::COND_O;
6905 break;
6906 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006907 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006908 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006909 break;
6910 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006911 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006912 Cond = X86::COND_O;
6913 break;
6914 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006915 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006916 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006917 break;
6918 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006919
Bill Wendling61edeb52008-12-02 01:06:39 +00006920 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006921 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006922 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006923
Bill Wendling61edeb52008-12-02 01:06:39 +00006924 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006925 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00006926 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006927
Bill Wendling61edeb52008-12-02 01:06:39 +00006928 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6929 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006930}
6931
Dan Gohman475871a2008-07-27 21:46:04 +00006932SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006933 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006934 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006935 unsigned Reg = 0;
6936 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006937 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006938 default:
6939 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006940 case MVT::i8: Reg = X86::AL; size = 1; break;
6941 case MVT::i16: Reg = X86::AX; size = 2; break;
6942 case MVT::i32: Reg = X86::EAX; size = 4; break;
6943 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006944 assert(Subtarget->is64Bit() && "Node not type legal!");
6945 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006946 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006947 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006948 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006949 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006950 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006951 Op.getOperand(1),
6952 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00006953 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006954 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00006955 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006956 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006957 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006958 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006959 return cpOut;
6960}
6961
Duncan Sands1607f052008-12-01 11:39:25 +00006962SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006963 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006964 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00006965 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006966 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006967 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006968 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006969 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6970 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006971 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00006972 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
6973 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00006974 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00006975 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006976 rdx.getValue(1)
6977 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006978 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006979}
6980
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006981SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6982 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006983 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006984 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006985 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006986 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006987 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006988 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006989 Node->getOperand(0),
6990 Node->getOperand(1), negOp,
6991 cast<AtomicSDNode>(Node)->getSrcValue(),
6992 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006993}
6994
Evan Cheng0db9fe62006-04-25 20:13:52 +00006995/// LowerOperation - Provide custom lowering hooks for some operations.
6996///
Dan Gohman475871a2008-07-27 21:46:04 +00006997SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006998 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006999 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007000 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7001 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007002 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
7003 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7004 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7005 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7006 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7007 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7008 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007009 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007010 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007011 case ISD::SHL_PARTS:
7012 case ISD::SRA_PARTS:
7013 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7014 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007015 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007016 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007017 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007018 case ISD::FABS: return LowerFABS(Op, DAG);
7019 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007020 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007021 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007022 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007023 case ISD::SELECT: return LowerSELECT(Op, DAG);
7024 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007025 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007026 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007027 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007028 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007029 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007030 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7031 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007032 case ISD::FRAME_TO_ARGS_OFFSET:
7033 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007034 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007035 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007036 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007037 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007038 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7039 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007040 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007041 case ISD::SADDO:
7042 case ISD::UADDO:
7043 case ISD::SSUBO:
7044 case ISD::USUBO:
7045 case ISD::SMULO:
7046 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007047 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007048 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007049}
7050
Duncan Sands1607f052008-12-01 11:39:25 +00007051void X86TargetLowering::
7052ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7053 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007054 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007055 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007056 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007057
7058 SDValue Chain = Node->getOperand(0);
7059 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007060 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007061 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007062 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007063 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007064 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007065 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007066 SDValue Result =
7067 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7068 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007069 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007070 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007071 Results.push_back(Result.getValue(2));
7072}
7073
Duncan Sands126d9072008-07-04 11:47:58 +00007074/// ReplaceNodeResults - Replace a node with an illegal result type
7075/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007076void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7077 SmallVectorImpl<SDValue>&Results,
7078 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007079 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007080 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007081 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007082 assert(false && "Do not know how to custom type legalize this operation!");
7083 return;
7084 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007085 std::pair<SDValue,SDValue> Vals =
7086 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007087 SDValue FIST = Vals.first, StackSlot = Vals.second;
7088 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007089 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007090 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007091 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007092 }
7093 return;
7094 }
7095 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007096 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007097 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007098 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007099 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007100 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007101 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007102 eax.getValue(2));
7103 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7104 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007105 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007106 Results.push_back(edx.getValue(1));
7107 return;
7108 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007109 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007110 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007111 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007112 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007113 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7114 DAG.getConstant(0, MVT::i32));
7115 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7116 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007117 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7118 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007119 cpInL.getValue(1));
7120 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007121 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7122 DAG.getConstant(0, MVT::i32));
7123 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7124 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007125 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007126 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007127 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007128 swapInL.getValue(1));
7129 SDValue Ops[] = { swapInH.getValue(0),
7130 N->getOperand(1),
7131 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007132 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007133 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007134 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007135 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007136 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007137 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007138 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007139 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007140 Results.push_back(cpOutH.getValue(1));
7141 return;
7142 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007143 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007144 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7145 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007146 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007147 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7148 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007149 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007150 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7151 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007152 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007153 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7154 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007155 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007156 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7157 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007158 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007159 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7160 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007161 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007162 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7163 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007164 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007165}
7166
Evan Cheng72261582005-12-20 06:22:03 +00007167const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7168 switch (Opcode) {
7169 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007170 case X86ISD::BSF: return "X86ISD::BSF";
7171 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007172 case X86ISD::SHLD: return "X86ISD::SHLD";
7173 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007174 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007175 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007176 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007177 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007178 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007179 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007180 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7181 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7182 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007183 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007184 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007185 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007186 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007187 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007188 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007189 case X86ISD::COMI: return "X86ISD::COMI";
7190 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007191 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007192 case X86ISD::CMOV: return "X86ISD::CMOV";
7193 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007194 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007195 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7196 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007197 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007198 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007199 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007200 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007201 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007202 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7203 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007204 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007205 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007206 case X86ISD::FMAX: return "X86ISD::FMAX";
7207 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007208 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7209 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007210 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007211 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007212 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007213 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007214 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007215 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7216 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007217 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7218 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7219 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7220 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7221 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7222 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007223 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7224 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007225 case X86ISD::VSHL: return "X86ISD::VSHL";
7226 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007227 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7228 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7229 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7230 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7231 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7232 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7233 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7234 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7235 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7236 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007237 case X86ISD::ADD: return "X86ISD::ADD";
7238 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007239 case X86ISD::SMUL: return "X86ISD::SMUL";
7240 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007241 case X86ISD::INC: return "X86ISD::INC";
7242 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007243 case X86ISD::OR: return "X86ISD::OR";
7244 case X86ISD::XOR: return "X86ISD::XOR";
7245 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007246 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007247 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007248 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Evan Cheng72261582005-12-20 06:22:03 +00007249 }
7250}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007251
Chris Lattnerc9addb72007-03-30 23:15:24 +00007252// isLegalAddressingMode - Return true if the addressing mode represented
7253// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007254bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007255 const Type *Ty) const {
7256 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007257 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007258
Chris Lattnerc9addb72007-03-30 23:15:24 +00007259 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007260 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007261 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007262
Chris Lattnerc9addb72007-03-30 23:15:24 +00007263 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007264 unsigned GVFlags =
7265 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007266
Chris Lattnerdfed4132009-07-10 07:38:24 +00007267 // If a reference to this global requires an extra load, we can't fold it.
7268 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007269 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007270
Chris Lattnerdfed4132009-07-10 07:38:24 +00007271 // If BaseGV requires a register for the PIC base, we cannot also have a
7272 // BaseReg specified.
7273 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007274 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007275
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007276 // If lower 4G is not available, then we must use rip-relative addressing.
7277 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7278 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007279 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007280
Chris Lattnerc9addb72007-03-30 23:15:24 +00007281 switch (AM.Scale) {
7282 case 0:
7283 case 1:
7284 case 2:
7285 case 4:
7286 case 8:
7287 // These scales always work.
7288 break;
7289 case 3:
7290 case 5:
7291 case 9:
7292 // These scales are formed with basereg+scalereg. Only accept if there is
7293 // no basereg yet.
7294 if (AM.HasBaseReg)
7295 return false;
7296 break;
7297 default: // Other stuff never works.
7298 return false;
7299 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007300
Chris Lattnerc9addb72007-03-30 23:15:24 +00007301 return true;
7302}
7303
7304
Evan Cheng2bd122c2007-10-26 01:56:11 +00007305bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7306 if (!Ty1->isInteger() || !Ty2->isInteger())
7307 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007308 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7309 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007310 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007311 return false;
7312 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007313}
7314
Owen Andersone50ed302009-08-10 22:56:29 +00007315bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007316 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007317 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007318 unsigned NumBits1 = VT1.getSizeInBits();
7319 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007320 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007321 return false;
7322 return Subtarget->is64Bit() || NumBits1 < 64;
7323}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007324
Dan Gohman97121ba2009-04-08 00:15:30 +00007325bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007326 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson1d0be152009-08-13 21:58:54 +00007327 return Ty1 == Type::getInt32Ty(Ty1->getContext()) &&
7328 Ty2 == Type::getInt64Ty(Ty1->getContext()) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007329}
7330
Owen Andersone50ed302009-08-10 22:56:29 +00007331bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007332 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007333 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007334}
7335
Owen Andersone50ed302009-08-10 22:56:29 +00007336bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007337 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007338 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007339}
7340
Evan Cheng60c07e12006-07-05 22:17:51 +00007341/// isShuffleMaskLegal - Targets can use this to indicate that they only
7342/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7343/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7344/// are assumed to be legal.
7345bool
Eric Christopherfd179292009-08-27 18:07:15 +00007346X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007347 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007348 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007349 if (VT.getSizeInBits() == 64)
7350 return false;
7351
Nate Begemana09008b2009-10-19 02:17:23 +00007352 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007353 return (VT.getVectorNumElements() == 2 ||
7354 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7355 isMOVLMask(M, VT) ||
7356 isSHUFPMask(M, VT) ||
7357 isPSHUFDMask(M, VT) ||
7358 isPSHUFHWMask(M, VT) ||
7359 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007360 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007361 isUNPCKLMask(M, VT) ||
7362 isUNPCKHMask(M, VT) ||
7363 isUNPCKL_v_undef_Mask(M, VT) ||
7364 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007365}
7366
Dan Gohman7d8143f2008-04-09 20:09:42 +00007367bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007368X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007369 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007370 unsigned NumElts = VT.getVectorNumElements();
7371 // FIXME: This collection of masks seems suspect.
7372 if (NumElts == 2)
7373 return true;
7374 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7375 return (isMOVLMask(Mask, VT) ||
7376 isCommutedMOVLMask(Mask, VT, true) ||
7377 isSHUFPMask(Mask, VT) ||
7378 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007379 }
7380 return false;
7381}
7382
7383//===----------------------------------------------------------------------===//
7384// X86 Scheduler Hooks
7385//===----------------------------------------------------------------------===//
7386
Mon P Wang63307c32008-05-05 19:05:59 +00007387// private utility function
7388MachineBasicBlock *
7389X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7390 MachineBasicBlock *MBB,
7391 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007392 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007393 unsigned LoadOpc,
7394 unsigned CXchgOpc,
7395 unsigned copyOpc,
7396 unsigned notOpc,
7397 unsigned EAXreg,
7398 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007399 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007400 // For the atomic bitwise operator, we generate
7401 // thisMBB:
7402 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007403 // ld t1 = [bitinstr.addr]
7404 // op t2 = t1, [bitinstr.val]
7405 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007406 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7407 // bz newMBB
7408 // fallthrough -->nextMBB
7409 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7410 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007411 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007412 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007413
Mon P Wang63307c32008-05-05 19:05:59 +00007414 /// First build the CFG
7415 MachineFunction *F = MBB->getParent();
7416 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007417 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7418 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7419 F->insert(MBBIter, newMBB);
7420 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007421
Mon P Wang63307c32008-05-05 19:05:59 +00007422 // Move all successors to thisMBB to nextMBB
7423 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007424
Mon P Wang63307c32008-05-05 19:05:59 +00007425 // Update thisMBB to fall through to newMBB
7426 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007427
Mon P Wang63307c32008-05-05 19:05:59 +00007428 // newMBB jumps to itself and fall through to nextMBB
7429 newMBB->addSuccessor(nextMBB);
7430 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007431
Mon P Wang63307c32008-05-05 19:05:59 +00007432 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007433 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007434 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007435 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007436 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007437 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007438 int numArgs = bInstr->getNumOperands() - 1;
7439 for (int i=0; i < numArgs; ++i)
7440 argOpers[i] = &bInstr->getOperand(i+1);
7441
7442 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007443 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7444 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007445
Dale Johannesen140be2d2008-08-19 18:47:28 +00007446 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007447 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007448 for (int i=0; i <= lastAddrIndx; ++i)
7449 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007450
Dale Johannesen140be2d2008-08-19 18:47:28 +00007451 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007452 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007453 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007454 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007455 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007456 tt = t1;
7457
Dale Johannesen140be2d2008-08-19 18:47:28 +00007458 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007459 assert((argOpers[valArgIndx]->isReg() ||
7460 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007461 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007462 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007463 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007464 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007465 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007466 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007467 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007468
Dale Johannesene4d209d2009-02-03 20:21:25 +00007469 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007470 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007471
Dale Johannesene4d209d2009-02-03 20:21:25 +00007472 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007473 for (int i=0; i <= lastAddrIndx; ++i)
7474 (*MIB).addOperand(*argOpers[i]);
7475 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007476 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007477 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7478 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00007479
Dale Johannesene4d209d2009-02-03 20:21:25 +00007480 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007481 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007482
Mon P Wang63307c32008-05-05 19:05:59 +00007483 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007484 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007485
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007486 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007487 return nextMBB;
7488}
7489
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007490// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007491MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007492X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7493 MachineBasicBlock *MBB,
7494 unsigned regOpcL,
7495 unsigned regOpcH,
7496 unsigned immOpcL,
7497 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007498 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007499 // For the atomic bitwise operator, we generate
7500 // thisMBB (instructions are in pairs, except cmpxchg8b)
7501 // ld t1,t2 = [bitinstr.addr]
7502 // newMBB:
7503 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7504 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007505 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007506 // mov ECX, EBX <- t5, t6
7507 // mov EAX, EDX <- t1, t2
7508 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7509 // mov t3, t4 <- EAX, EDX
7510 // bz newMBB
7511 // result in out1, out2
7512 // fallthrough -->nextMBB
7513
7514 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7515 const unsigned LoadOpc = X86::MOV32rm;
7516 const unsigned copyOpc = X86::MOV32rr;
7517 const unsigned NotOpc = X86::NOT32r;
7518 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7519 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7520 MachineFunction::iterator MBBIter = MBB;
7521 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007522
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007523 /// First build the CFG
7524 MachineFunction *F = MBB->getParent();
7525 MachineBasicBlock *thisMBB = MBB;
7526 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7527 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7528 F->insert(MBBIter, newMBB);
7529 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007530
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007531 // Move all successors to thisMBB to nextMBB
7532 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007533
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007534 // Update thisMBB to fall through to newMBB
7535 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007536
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007537 // newMBB jumps to itself and fall through to nextMBB
7538 newMBB->addSuccessor(nextMBB);
7539 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007540
Dale Johannesene4d209d2009-02-03 20:21:25 +00007541 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007542 // Insert instructions into newMBB based on incoming instruction
7543 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007544 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007545 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007546 MachineOperand& dest1Oper = bInstr->getOperand(0);
7547 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007548 MachineOperand* argOpers[2 + X86AddrNumOperands];
7549 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007550 argOpers[i] = &bInstr->getOperand(i+2);
7551
7552 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007553 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007554
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007555 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007556 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007557 for (int i=0; i <= lastAddrIndx; ++i)
7558 (*MIB).addOperand(*argOpers[i]);
7559 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007560 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007561 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007562 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007563 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007564 MachineOperand newOp3 = *(argOpers[3]);
7565 if (newOp3.isImm())
7566 newOp3.setImm(newOp3.getImm()+4);
7567 else
7568 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007569 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007570 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007571
7572 // t3/4 are defined later, at the bottom of the loop
7573 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7574 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007575 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007576 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007577 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007578 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7579
7580 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7581 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007582 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007583 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7584 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007585 } else {
7586 tt1 = t1;
7587 tt2 = t2;
7588 }
7589
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007590 int valArgIndx = lastAddrIndx + 1;
7591 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007592 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007593 "invalid operand");
7594 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7595 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007596 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007597 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007598 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007599 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007600 if (regOpcL != X86::MOV32rr)
7601 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007602 (*MIB).addOperand(*argOpers[valArgIndx]);
7603 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007604 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007605 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007606 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007607 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007608 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007609 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007610 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007611 if (regOpcH != X86::MOV32rr)
7612 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007613 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007614
Dale Johannesene4d209d2009-02-03 20:21:25 +00007615 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007616 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007617 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007618 MIB.addReg(t2);
7619
Dale Johannesene4d209d2009-02-03 20:21:25 +00007620 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007621 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007622 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007623 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007624
Dale Johannesene4d209d2009-02-03 20:21:25 +00007625 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007626 for (int i=0; i <= lastAddrIndx; ++i)
7627 (*MIB).addOperand(*argOpers[i]);
7628
7629 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007630 (*MIB).setMemRefs(bInstr->memoperands_begin(),
7631 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007632
Dale Johannesene4d209d2009-02-03 20:21:25 +00007633 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007634 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007635 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007636 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007637
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007638 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007639 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007640
7641 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7642 return nextMBB;
7643}
7644
7645// private utility function
7646MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007647X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7648 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007649 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007650 // For the atomic min/max operator, we generate
7651 // thisMBB:
7652 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007653 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007654 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007655 // cmp t1, t2
7656 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007657 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007658 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7659 // bz newMBB
7660 // fallthrough -->nextMBB
7661 //
7662 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7663 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007664 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007665 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007666
Mon P Wang63307c32008-05-05 19:05:59 +00007667 /// First build the CFG
7668 MachineFunction *F = MBB->getParent();
7669 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007670 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7671 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7672 F->insert(MBBIter, newMBB);
7673 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007674
Dan Gohmand6708ea2009-08-15 01:38:56 +00007675 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00007676 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007677
Mon P Wang63307c32008-05-05 19:05:59 +00007678 // Update thisMBB to fall through to newMBB
7679 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007680
Mon P Wang63307c32008-05-05 19:05:59 +00007681 // newMBB jumps to newMBB and fall through to nextMBB
7682 newMBB->addSuccessor(nextMBB);
7683 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007684
Dale Johannesene4d209d2009-02-03 20:21:25 +00007685 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007686 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007687 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007688 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007689 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007690 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007691 int numArgs = mInstr->getNumOperands() - 1;
7692 for (int i=0; i < numArgs; ++i)
7693 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007694
Mon P Wang63307c32008-05-05 19:05:59 +00007695 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007696 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7697 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007698
Mon P Wangab3e7472008-05-05 22:56:23 +00007699 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007700 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007701 for (int i=0; i <= lastAddrIndx; ++i)
7702 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007703
Mon P Wang63307c32008-05-05 19:05:59 +00007704 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007705 assert((argOpers[valArgIndx]->isReg() ||
7706 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007707 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007708
7709 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007710 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007711 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007712 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007713 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007714 (*MIB).addOperand(*argOpers[valArgIndx]);
7715
Dale Johannesene4d209d2009-02-03 20:21:25 +00007716 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007717 MIB.addReg(t1);
7718
Dale Johannesene4d209d2009-02-03 20:21:25 +00007719 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007720 MIB.addReg(t1);
7721 MIB.addReg(t2);
7722
7723 // Generate movc
7724 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007725 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007726 MIB.addReg(t2);
7727 MIB.addReg(t1);
7728
7729 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007730 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007731 for (int i=0; i <= lastAddrIndx; ++i)
7732 (*MIB).addOperand(*argOpers[i]);
7733 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007734 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00007735 (*MIB).setMemRefs(mInstr->memoperands_begin(),
7736 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00007737
Dale Johannesene4d209d2009-02-03 20:21:25 +00007738 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007739 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007740
Mon P Wang63307c32008-05-05 19:05:59 +00007741 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007742 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007743
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007744 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007745 return nextMBB;
7746}
7747
Eric Christopherf83a5de2009-08-27 18:08:16 +00007748// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
7749// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00007750MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00007751X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00007752 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00007753
7754 MachineFunction *F = BB->getParent();
7755 DebugLoc dl = MI->getDebugLoc();
7756 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7757
7758 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00007759 if (memArg)
7760 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
7761 else
7762 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00007763
7764 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
7765
7766 for (unsigned i = 0; i < numArgs; ++i) {
7767 MachineOperand &Op = MI->getOperand(i+1);
7768
7769 if (!(Op.isReg() && Op.isImplicit()))
7770 MIB.addOperand(Op);
7771 }
7772
7773 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
7774 .addReg(X86::XMM0);
7775
7776 F->DeleteMachineInstr(MI);
7777
7778 return BB;
7779}
7780
7781MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00007782X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
7783 MachineInstr *MI,
7784 MachineBasicBlock *MBB) const {
7785 // Emit code to save XMM registers to the stack. The ABI says that the
7786 // number of registers to save is given in %al, so it's theoretically
7787 // possible to do an indirect jump trick to avoid saving all of them,
7788 // however this code takes a simpler approach and just executes all
7789 // of the stores if %al is non-zero. It's less code, and it's probably
7790 // easier on the hardware branch predictor, and stores aren't all that
7791 // expensive anyway.
7792
7793 // Create the new basic blocks. One block contains all the XMM stores,
7794 // and one block is the final destination regardless of whether any
7795 // stores were performed.
7796 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7797 MachineFunction *F = MBB->getParent();
7798 MachineFunction::iterator MBBIter = MBB;
7799 ++MBBIter;
7800 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
7801 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
7802 F->insert(MBBIter, XMMSaveMBB);
7803 F->insert(MBBIter, EndMBB);
7804
7805 // Set up the CFG.
7806 // Move any original successors of MBB to the end block.
7807 EndMBB->transferSuccessors(MBB);
7808 // The original block will now fall through to the XMM save block.
7809 MBB->addSuccessor(XMMSaveMBB);
7810 // The XMMSaveMBB will fall through to the end block.
7811 XMMSaveMBB->addSuccessor(EndMBB);
7812
7813 // Now add the instructions.
7814 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7815 DebugLoc DL = MI->getDebugLoc();
7816
7817 unsigned CountReg = MI->getOperand(0).getReg();
7818 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
7819 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
7820
7821 if (!Subtarget->isTargetWin64()) {
7822 // If %al is 0, branch around the XMM save block.
7823 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
7824 BuildMI(MBB, DL, TII->get(X86::JE)).addMBB(EndMBB);
7825 MBB->addSuccessor(EndMBB);
7826 }
7827
7828 // In the XMM save block, save all the XMM argument registers.
7829 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
7830 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00007831 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00007832 F->getMachineMemOperand(
7833 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
7834 MachineMemOperand::MOStore, Offset,
7835 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00007836 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
7837 .addFrameIndex(RegSaveFrameIndex)
7838 .addImm(/*Scale=*/1)
7839 .addReg(/*IndexReg=*/0)
7840 .addImm(/*Disp=*/Offset)
7841 .addReg(/*Segment=*/0)
7842 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00007843 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00007844 }
7845
7846 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7847
7848 return EndMBB;
7849}
Mon P Wang63307c32008-05-05 19:05:59 +00007850
Evan Cheng60c07e12006-07-05 22:17:51 +00007851MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00007852X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00007853 MachineBasicBlock *BB,
7854 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00007855 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7856 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00007857
Chris Lattner52600972009-09-02 05:57:00 +00007858 // To "insert" a SELECT_CC instruction, we actually have to insert the
7859 // diamond control-flow pattern. The incoming instruction knows the
7860 // destination vreg to set, the condition code register to branch on, the
7861 // true/false values to select between, and a branch opcode to use.
7862 const BasicBlock *LLVM_BB = BB->getBasicBlock();
7863 MachineFunction::iterator It = BB;
7864 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00007865
Chris Lattner52600972009-09-02 05:57:00 +00007866 // thisMBB:
7867 // ...
7868 // TrueVal = ...
7869 // cmpTY ccX, r1, r2
7870 // bCC copy1MBB
7871 // fallthrough --> copy0MBB
7872 MachineBasicBlock *thisMBB = BB;
7873 MachineFunction *F = BB->getParent();
7874 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7875 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
7876 unsigned Opc =
7877 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
7878 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
7879 F->insert(It, copy0MBB);
7880 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00007881 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00007882 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00007883 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00007884 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00007885 E = BB->succ_end(); I != E; ++I) {
7886 EM->insert(std::make_pair(*I, sinkMBB));
7887 sinkMBB->addSuccessor(*I);
7888 }
7889 // Next, remove all successors of the current block, and add the true
7890 // and fallthrough blocks as its successors.
7891 while (!BB->succ_empty())
7892 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00007893 // Add the true and fallthrough blocks as its successors.
7894 BB->addSuccessor(copy0MBB);
7895 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00007896
Chris Lattner52600972009-09-02 05:57:00 +00007897 // copy0MBB:
7898 // %FalseValue = ...
7899 // # fallthrough to sinkMBB
7900 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00007901
Chris Lattner52600972009-09-02 05:57:00 +00007902 // Update machine-CFG edges
7903 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00007904
Chris Lattner52600972009-09-02 05:57:00 +00007905 // sinkMBB:
7906 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7907 // ...
7908 BB = sinkMBB;
7909 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
7910 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7911 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7912
7913 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
7914 return BB;
7915}
7916
7917
7918MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007919X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00007920 MachineBasicBlock *BB,
7921 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007922 switch (MI->getOpcode()) {
7923 default: assert(false && "Unexpected instr type to insert");
Dan Gohmancbbea0f2009-08-27 00:14:12 +00007924 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007925 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007926 case X86::CMOV_FR32:
7927 case X86::CMOV_FR64:
7928 case X86::CMOV_V4F32:
7929 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00007930 case X86::CMOV_V2I64:
Evan Chengce319102009-09-19 09:51:03 +00007931 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00007932
Dale Johannesen849f2142007-07-03 00:53:03 +00007933 case X86::FP32_TO_INT16_IN_MEM:
7934 case X86::FP32_TO_INT32_IN_MEM:
7935 case X86::FP32_TO_INT64_IN_MEM:
7936 case X86::FP64_TO_INT16_IN_MEM:
7937 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007938 case X86::FP64_TO_INT64_IN_MEM:
7939 case X86::FP80_TO_INT16_IN_MEM:
7940 case X86::FP80_TO_INT32_IN_MEM:
7941 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00007942 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7943 DebugLoc DL = MI->getDebugLoc();
7944
Evan Cheng60c07e12006-07-05 22:17:51 +00007945 // Change the floating point control register to use "round towards zero"
7946 // mode when truncating to an integer value.
7947 MachineFunction *F = BB->getParent();
7948 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Chris Lattner52600972009-09-02 05:57:00 +00007949 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007950
7951 // Load the old value of the high byte of the control word...
7952 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007953 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00007954 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007955 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007956
7957 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00007958 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007959 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007960
7961 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00007962 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007963
7964 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00007965 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007966 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007967
7968 // Get the X86 opcode to use.
7969 unsigned Opc;
7970 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007971 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007972 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7973 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7974 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7975 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7976 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7977 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007978 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7979 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7980 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007981 }
7982
7983 X86AddressMode AM;
7984 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007985 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007986 AM.BaseType = X86AddressMode::RegBase;
7987 AM.Base.Reg = Op.getReg();
7988 } else {
7989 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007990 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007991 }
7992 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007993 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007994 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007995 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007996 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007997 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007998 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007999 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008000 AM.GV = Op.getGlobal();
8001 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008002 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008003 }
Chris Lattner52600972009-09-02 05:57:00 +00008004 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008005 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008006
8007 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008008 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008009
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008010 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008011 return BB;
8012 }
Eric Christopherb120ab42009-08-18 22:50:32 +00008013 // String/text processing lowering.
8014 case X86::PCMPISTRM128REG:
8015 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8016 case X86::PCMPISTRM128MEM:
8017 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8018 case X86::PCMPESTRM128REG:
8019 return EmitPCMP(MI, BB, 5, false /* in mem */);
8020 case X86::PCMPESTRM128MEM:
8021 return EmitPCMP(MI, BB, 5, true /* in mem */);
8022
8023 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008024 case X86::ATOMAND32:
8025 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008026 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008027 X86::LCMPXCHG32, X86::MOV32rr,
8028 X86::NOT32r, X86::EAX,
8029 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008030 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008031 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8032 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008033 X86::LCMPXCHG32, X86::MOV32rr,
8034 X86::NOT32r, X86::EAX,
8035 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008036 case X86::ATOMXOR32:
8037 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008038 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008039 X86::LCMPXCHG32, X86::MOV32rr,
8040 X86::NOT32r, X86::EAX,
8041 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008042 case X86::ATOMNAND32:
8043 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008044 X86::AND32ri, X86::MOV32rm,
8045 X86::LCMPXCHG32, X86::MOV32rr,
8046 X86::NOT32r, X86::EAX,
8047 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008048 case X86::ATOMMIN32:
8049 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8050 case X86::ATOMMAX32:
8051 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8052 case X86::ATOMUMIN32:
8053 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8054 case X86::ATOMUMAX32:
8055 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008056
8057 case X86::ATOMAND16:
8058 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8059 X86::AND16ri, X86::MOV16rm,
8060 X86::LCMPXCHG16, X86::MOV16rr,
8061 X86::NOT16r, X86::AX,
8062 X86::GR16RegisterClass);
8063 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008064 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008065 X86::OR16ri, X86::MOV16rm,
8066 X86::LCMPXCHG16, X86::MOV16rr,
8067 X86::NOT16r, X86::AX,
8068 X86::GR16RegisterClass);
8069 case X86::ATOMXOR16:
8070 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8071 X86::XOR16ri, X86::MOV16rm,
8072 X86::LCMPXCHG16, X86::MOV16rr,
8073 X86::NOT16r, X86::AX,
8074 X86::GR16RegisterClass);
8075 case X86::ATOMNAND16:
8076 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8077 X86::AND16ri, X86::MOV16rm,
8078 X86::LCMPXCHG16, X86::MOV16rr,
8079 X86::NOT16r, X86::AX,
8080 X86::GR16RegisterClass, true);
8081 case X86::ATOMMIN16:
8082 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8083 case X86::ATOMMAX16:
8084 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8085 case X86::ATOMUMIN16:
8086 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8087 case X86::ATOMUMAX16:
8088 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8089
8090 case X86::ATOMAND8:
8091 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8092 X86::AND8ri, X86::MOV8rm,
8093 X86::LCMPXCHG8, X86::MOV8rr,
8094 X86::NOT8r, X86::AL,
8095 X86::GR8RegisterClass);
8096 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008097 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008098 X86::OR8ri, X86::MOV8rm,
8099 X86::LCMPXCHG8, X86::MOV8rr,
8100 X86::NOT8r, X86::AL,
8101 X86::GR8RegisterClass);
8102 case X86::ATOMXOR8:
8103 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8104 X86::XOR8ri, X86::MOV8rm,
8105 X86::LCMPXCHG8, X86::MOV8rr,
8106 X86::NOT8r, X86::AL,
8107 X86::GR8RegisterClass);
8108 case X86::ATOMNAND8:
8109 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8110 X86::AND8ri, X86::MOV8rm,
8111 X86::LCMPXCHG8, X86::MOV8rr,
8112 X86::NOT8r, X86::AL,
8113 X86::GR8RegisterClass, true);
8114 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008115 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008116 case X86::ATOMAND64:
8117 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008118 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008119 X86::LCMPXCHG64, X86::MOV64rr,
8120 X86::NOT64r, X86::RAX,
8121 X86::GR64RegisterClass);
8122 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008123 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8124 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008125 X86::LCMPXCHG64, X86::MOV64rr,
8126 X86::NOT64r, X86::RAX,
8127 X86::GR64RegisterClass);
8128 case X86::ATOMXOR64:
8129 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008130 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008131 X86::LCMPXCHG64, X86::MOV64rr,
8132 X86::NOT64r, X86::RAX,
8133 X86::GR64RegisterClass);
8134 case X86::ATOMNAND64:
8135 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8136 X86::AND64ri32, X86::MOV64rm,
8137 X86::LCMPXCHG64, X86::MOV64rr,
8138 X86::NOT64r, X86::RAX,
8139 X86::GR64RegisterClass, true);
8140 case X86::ATOMMIN64:
8141 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8142 case X86::ATOMMAX64:
8143 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8144 case X86::ATOMUMIN64:
8145 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8146 case X86::ATOMUMAX64:
8147 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008148
8149 // This group does 64-bit operations on a 32-bit host.
8150 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008151 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008152 X86::AND32rr, X86::AND32rr,
8153 X86::AND32ri, X86::AND32ri,
8154 false);
8155 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008156 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008157 X86::OR32rr, X86::OR32rr,
8158 X86::OR32ri, X86::OR32ri,
8159 false);
8160 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008161 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008162 X86::XOR32rr, X86::XOR32rr,
8163 X86::XOR32ri, X86::XOR32ri,
8164 false);
8165 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008166 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008167 X86::AND32rr, X86::AND32rr,
8168 X86::AND32ri, X86::AND32ri,
8169 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008170 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008171 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008172 X86::ADD32rr, X86::ADC32rr,
8173 X86::ADD32ri, X86::ADC32ri,
8174 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008175 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008176 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008177 X86::SUB32rr, X86::SBB32rr,
8178 X86::SUB32ri, X86::SBB32ri,
8179 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008180 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008181 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008182 X86::MOV32rr, X86::MOV32rr,
8183 X86::MOV32ri, X86::MOV32ri,
8184 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008185 case X86::VASTART_SAVE_XMM_REGS:
8186 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008187 }
8188}
8189
8190//===----------------------------------------------------------------------===//
8191// X86 Optimization Hooks
8192//===----------------------------------------------------------------------===//
8193
Dan Gohman475871a2008-07-27 21:46:04 +00008194void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008195 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008196 APInt &KnownZero,
8197 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008198 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008199 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008200 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008201 assert((Opc >= ISD::BUILTIN_OP_END ||
8202 Opc == ISD::INTRINSIC_WO_CHAIN ||
8203 Opc == ISD::INTRINSIC_W_CHAIN ||
8204 Opc == ISD::INTRINSIC_VOID) &&
8205 "Should use MaskedValueIsZero if you don't know whether Op"
8206 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008207
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008208 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008209 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008210 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008211 case X86ISD::ADD:
8212 case X86ISD::SUB:
8213 case X86ISD::SMUL:
8214 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008215 case X86ISD::INC:
8216 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008217 case X86ISD::OR:
8218 case X86ISD::XOR:
8219 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008220 // These nodes' second result is a boolean.
8221 if (Op.getResNo() == 0)
8222 break;
8223 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008224 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008225 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8226 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008227 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008228 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008229}
Chris Lattner259e97c2006-01-31 19:43:35 +00008230
Evan Cheng206ee9d2006-07-07 08:33:52 +00008231/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008232/// node is a GlobalAddress + offset.
8233bool X86TargetLowering::isGAPlusOffset(SDNode *N,
8234 GlobalValue* &GA, int64_t &Offset) const{
8235 if (N->getOpcode() == X86ISD::Wrapper) {
8236 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008237 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008238 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008239 return true;
8240 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008241 }
Evan Chengad4196b2008-05-12 19:56:52 +00008242 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008243}
8244
Evan Chengad4196b2008-05-12 19:56:52 +00008245static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
8246 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008247 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00008248 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00008249 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008250 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00008251 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00008252 return false;
8253}
8254
Nate Begeman9008ca62009-04-27 18:41:29 +00008255static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Dan Gohman8a55ce42009-09-23 21:02:20 +00008256 EVT EltVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008257 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00008258 SelectionDAG &DAG, MachineFrameInfo *MFI,
8259 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008260 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00008261 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008262 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00008263 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00008264 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00008265 return false;
8266 continue;
8267 }
8268
Dan Gohman475871a2008-07-27 21:46:04 +00008269 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00008270 if (!Elt.getNode() ||
8271 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008272 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008273 if (!LDBase) {
8274 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00008275 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008276 LDBase = cast<LoadSDNode>(Elt.getNode());
8277 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008278 continue;
8279 }
8280 if (Elt.getOpcode() == ISD::UNDEF)
8281 continue;
8282
Nate Begemanabc01992009-06-05 21:37:30 +00008283 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008284 if (!TLI.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00008285 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00008286 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00008287 }
8288 return true;
8289}
Evan Cheng206ee9d2006-07-07 08:33:52 +00008290
8291/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8292/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8293/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00008294/// order. In the case of v2i64, it will see if it can rewrite the
8295/// shuffle to be an appropriate build vector so it can take advantage of
8296// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00008297static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008298 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008299 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008300 EVT VT = N->getValueType(0);
Dan Gohman8a55ce42009-09-23 21:02:20 +00008301 EVT EltVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008302 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8303 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008304
Eli Friedman7a5e5552009-06-07 06:52:44 +00008305 if (VT.getSizeInBits() != 128)
8306 return SDValue();
8307
Mon P Wang1e955802009-04-03 02:43:30 +00008308 // Try to combine a vector_shuffle into a 128-bit load.
8309 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008310 LoadSDNode *LD = NULL;
8311 unsigned LastLoadedElt;
Dan Gohman8a55ce42009-09-23 21:02:20 +00008312 if (!EltsFromConsecutiveLoads(SVN, NumElems, EltVT, LD, LastLoadedElt, DAG,
Eli Friedman7a5e5552009-06-07 06:52:44 +00008313 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008314 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008315
Eli Friedman7a5e5552009-06-07 06:52:44 +00008316 if (LastLoadedElt == NumElems - 1) {
8317 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
8318 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8319 LD->getSrcValue(), LD->getSrcValueOffset(),
8320 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008321 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008322 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008323 LD->isVolatile(), LD->getAlignment());
8324 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008325 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008326 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8327 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008328 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8329 }
8330 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008331}
Evan Chengd880b972008-05-09 21:53:03 +00008332
Chris Lattner83e6c992006-10-04 06:57:07 +00008333/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008334static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008335 const X86Subtarget *Subtarget) {
8336 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008337 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008338 // Get the LHS/RHS of the select.
8339 SDValue LHS = N->getOperand(1);
8340 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008341
Dan Gohman670e5392009-09-21 18:03:22 +00008342 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
8343 // instructions have the peculiarity that if either operand is a NaN,
8344 // they chose what we call the RHS operand (and as such are not symmetric).
8345 // It happens that this matches the semantics of the common C idiom
8346 // x<y?x:y and related forms, so we can recognize these cases.
Chris Lattner83e6c992006-10-04 06:57:07 +00008347 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008348 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008349 Cond.getOpcode() == ISD::SETCC) {
8350 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008351
Chris Lattner47b4ce82009-03-11 05:48:52 +00008352 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00008353 // Check for x CC y ? x : y.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008354 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8355 switch (CC) {
8356 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008357 case ISD::SETULT:
8358 // This can be a min if we can prove that at least one of the operands
8359 // is not a nan.
8360 if (!FiniteOnlyFPMath()) {
8361 if (DAG.isKnownNeverNaN(RHS)) {
8362 // Put the potential NaN in the RHS so that SSE will preserve it.
8363 std::swap(LHS, RHS);
8364 } else if (!DAG.isKnownNeverNaN(LHS))
8365 break;
8366 }
8367 Opcode = X86ISD::FMIN;
8368 break;
8369 case ISD::SETOLE:
8370 // This can be a min if we can prove that at least one of the operands
8371 // is not a nan.
8372 if (!FiniteOnlyFPMath()) {
8373 if (DAG.isKnownNeverNaN(LHS)) {
8374 // Put the potential NaN in the RHS so that SSE will preserve it.
8375 std::swap(LHS, RHS);
8376 } else if (!DAG.isKnownNeverNaN(RHS))
8377 break;
8378 }
8379 Opcode = X86ISD::FMIN;
8380 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008381 case ISD::SETULE:
Dan Gohman670e5392009-09-21 18:03:22 +00008382 // This can be a min, but if either operand is a NaN we need it to
8383 // preserve the original LHS.
8384 std::swap(LHS, RHS);
8385 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008386 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008387 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008388 Opcode = X86ISD::FMIN;
8389 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008390
Dan Gohman670e5392009-09-21 18:03:22 +00008391 case ISD::SETOGE:
8392 // This can be a max if we can prove that at least one of the operands
8393 // is not a nan.
8394 if (!FiniteOnlyFPMath()) {
8395 if (DAG.isKnownNeverNaN(LHS)) {
8396 // Put the potential NaN in the RHS so that SSE will preserve it.
8397 std::swap(LHS, RHS);
8398 } else if (!DAG.isKnownNeverNaN(RHS))
8399 break;
8400 }
8401 Opcode = X86ISD::FMAX;
8402 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00008403 case ISD::SETUGT:
Dan Gohman670e5392009-09-21 18:03:22 +00008404 // This can be a max if we can prove that at least one of the operands
8405 // is not a nan.
8406 if (!FiniteOnlyFPMath()) {
8407 if (DAG.isKnownNeverNaN(RHS)) {
8408 // Put the potential NaN in the RHS so that SSE will preserve it.
8409 std::swap(LHS, RHS);
8410 } else if (!DAG.isKnownNeverNaN(LHS))
8411 break;
8412 }
8413 Opcode = X86ISD::FMAX;
8414 break;
8415 case ISD::SETUGE:
8416 // This can be a max, but if either operand is a NaN we need it to
8417 // preserve the original LHS.
8418 std::swap(LHS, RHS);
8419 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008420 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008421 case ISD::SETGE:
8422 Opcode = X86ISD::FMAX;
8423 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008424 }
Dan Gohman670e5392009-09-21 18:03:22 +00008425 // Check for x CC y ? y : x -- a min/max with reversed arms.
Chris Lattner47b4ce82009-03-11 05:48:52 +00008426 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8427 switch (CC) {
8428 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00008429 case ISD::SETOGE:
8430 // This can be a min if we can prove that at least one of the operands
8431 // is not a nan.
8432 if (!FiniteOnlyFPMath()) {
8433 if (DAG.isKnownNeverNaN(RHS)) {
8434 // Put the potential NaN in the RHS so that SSE will preserve it.
8435 std::swap(LHS, RHS);
8436 } else if (!DAG.isKnownNeverNaN(LHS))
8437 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008438 }
Dan Gohman670e5392009-09-21 18:03:22 +00008439 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00008440 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008441 case ISD::SETUGT:
8442 // This can be a min if we can prove that at least one of the operands
8443 // is not a nan.
8444 if (!FiniteOnlyFPMath()) {
8445 if (DAG.isKnownNeverNaN(LHS)) {
8446 // Put the potential NaN in the RHS so that SSE will preserve it.
8447 std::swap(LHS, RHS);
8448 } else if (!DAG.isKnownNeverNaN(RHS))
8449 break;
8450 }
8451 Opcode = X86ISD::FMIN;
8452 break;
8453 case ISD::SETUGE:
8454 // This can be a min, but if either operand is a NaN we need it to
8455 // preserve the original LHS.
8456 std::swap(LHS, RHS);
8457 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008458 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008459 case ISD::SETGE:
8460 Opcode = X86ISD::FMIN;
8461 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008462
Dan Gohman670e5392009-09-21 18:03:22 +00008463 case ISD::SETULT:
8464 // This can be a max if we can prove that at least one of the operands
8465 // is not a nan.
8466 if (!FiniteOnlyFPMath()) {
8467 if (DAG.isKnownNeverNaN(LHS)) {
8468 // Put the potential NaN in the RHS so that SSE will preserve it.
8469 std::swap(LHS, RHS);
8470 } else if (!DAG.isKnownNeverNaN(RHS))
8471 break;
Dan Gohman8d44b282009-09-03 20:34:31 +00008472 }
Dan Gohman670e5392009-09-21 18:03:22 +00008473 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00008474 break;
Dan Gohman670e5392009-09-21 18:03:22 +00008475 case ISD::SETOLE:
8476 // This can be a max if we can prove that at least one of the operands
8477 // is not a nan.
8478 if (!FiniteOnlyFPMath()) {
8479 if (DAG.isKnownNeverNaN(RHS)) {
8480 // Put the potential NaN in the RHS so that SSE will preserve it.
8481 std::swap(LHS, RHS);
8482 } else if (!DAG.isKnownNeverNaN(LHS))
8483 break;
8484 }
8485 Opcode = X86ISD::FMAX;
8486 break;
8487 case ISD::SETULE:
8488 // This can be a max, but if either operand is a NaN we need it to
8489 // preserve the original LHS.
8490 std::swap(LHS, RHS);
8491 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008492 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00008493 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00008494 Opcode = X86ISD::FMAX;
8495 break;
8496 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008497 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008498
Chris Lattner47b4ce82009-03-11 05:48:52 +00008499 if (Opcode)
8500 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008501 }
Eric Christopherfd179292009-08-27 18:07:15 +00008502
Chris Lattnerd1980a52009-03-12 06:52:53 +00008503 // If this is a select between two integer constants, try to do some
8504 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008505 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8506 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008507 // Don't do this for crazy integer types.
8508 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8509 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008510 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008511 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00008512
Chris Lattnercee56e72009-03-13 05:53:31 +00008513 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008514 // Efficiently invertible.
8515 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8516 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8517 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8518 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008519 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008520 }
Eric Christopherfd179292009-08-27 18:07:15 +00008521
Chris Lattnerd1980a52009-03-12 06:52:53 +00008522 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008523 if (FalseC->getAPIntValue() == 0 &&
8524 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008525 if (NeedsCondInvert) // Invert the condition if needed.
8526 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8527 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008528
Chris Lattnerd1980a52009-03-12 06:52:53 +00008529 // Zero extend the condition if needed.
8530 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008531
Chris Lattnercee56e72009-03-13 05:53:31 +00008532 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008533 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008534 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008535 }
Eric Christopherfd179292009-08-27 18:07:15 +00008536
Chris Lattner97a29a52009-03-13 05:22:11 +00008537 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008538 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008539 if (NeedsCondInvert) // Invert the condition if needed.
8540 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8541 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008542
Chris Lattner97a29a52009-03-13 05:22:11 +00008543 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008544 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8545 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008546 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008547 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008548 }
Eric Christopherfd179292009-08-27 18:07:15 +00008549
Chris Lattnercee56e72009-03-13 05:53:31 +00008550 // Optimize cases that will turn into an LEA instruction. This requires
8551 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008552 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008553 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008554 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008555
Chris Lattnercee56e72009-03-13 05:53:31 +00008556 bool isFastMultiplier = false;
8557 if (Diff < 10) {
8558 switch ((unsigned char)Diff) {
8559 default: break;
8560 case 1: // result = add base, cond
8561 case 2: // result = lea base( , cond*2)
8562 case 3: // result = lea base(cond, cond*2)
8563 case 4: // result = lea base( , cond*4)
8564 case 5: // result = lea base(cond, cond*4)
8565 case 8: // result = lea base( , cond*8)
8566 case 9: // result = lea base(cond, cond*8)
8567 isFastMultiplier = true;
8568 break;
8569 }
8570 }
Eric Christopherfd179292009-08-27 18:07:15 +00008571
Chris Lattnercee56e72009-03-13 05:53:31 +00008572 if (isFastMultiplier) {
8573 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8574 if (NeedsCondInvert) // Invert the condition if needed.
8575 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8576 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008577
Chris Lattnercee56e72009-03-13 05:53:31 +00008578 // Zero extend the condition if needed.
8579 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8580 Cond);
8581 // Scale the condition by the difference.
8582 if (Diff != 1)
8583 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8584 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00008585
Chris Lattnercee56e72009-03-13 05:53:31 +00008586 // Add the base if non-zero.
8587 if (FalseC->getAPIntValue() != 0)
8588 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8589 SDValue(FalseC, 0));
8590 return Cond;
8591 }
Eric Christopherfd179292009-08-27 18:07:15 +00008592 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008593 }
8594 }
Eric Christopherfd179292009-08-27 18:07:15 +00008595
Dan Gohman475871a2008-07-27 21:46:04 +00008596 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008597}
8598
Chris Lattnerd1980a52009-03-12 06:52:53 +00008599/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8600static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8601 TargetLowering::DAGCombinerInfo &DCI) {
8602 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00008603
Chris Lattnerd1980a52009-03-12 06:52:53 +00008604 // If the flag operand isn't dead, don't touch this CMOV.
8605 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8606 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00008607
Chris Lattnerd1980a52009-03-12 06:52:53 +00008608 // If this is a select between two integer constants, try to do some
8609 // optimizations. Note that the operands are ordered the opposite of SELECT
8610 // operands.
8611 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8612 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8613 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8614 // larger than FalseC (the false value).
8615 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00008616
Chris Lattnerd1980a52009-03-12 06:52:53 +00008617 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8618 CC = X86::GetOppositeBranchCondition(CC);
8619 std::swap(TrueC, FalseC);
8620 }
Eric Christopherfd179292009-08-27 18:07:15 +00008621
Chris Lattnerd1980a52009-03-12 06:52:53 +00008622 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008623 // This is efficient for any integer data type (including i8/i16) and
8624 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008625 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8626 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008627 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8628 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008629
Chris Lattnerd1980a52009-03-12 06:52:53 +00008630 // Zero extend the condition if needed.
8631 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008632
Chris Lattnerd1980a52009-03-12 06:52:53 +00008633 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8634 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008635 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008636 if (N->getNumValues() == 2) // Dead flag value?
8637 return DCI.CombineTo(N, Cond, SDValue());
8638 return Cond;
8639 }
Eric Christopherfd179292009-08-27 18:07:15 +00008640
Chris Lattnercee56e72009-03-13 05:53:31 +00008641 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8642 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008643 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8644 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008645 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8646 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00008647
Chris Lattner97a29a52009-03-13 05:22:11 +00008648 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008649 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8650 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008651 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8652 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00008653
Chris Lattner97a29a52009-03-13 05:22:11 +00008654 if (N->getNumValues() == 2) // Dead flag value?
8655 return DCI.CombineTo(N, Cond, SDValue());
8656 return Cond;
8657 }
Eric Christopherfd179292009-08-27 18:07:15 +00008658
Chris Lattnercee56e72009-03-13 05:53:31 +00008659 // Optimize cases that will turn into an LEA instruction. This requires
8660 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008661 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008662 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008663 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00008664
Chris Lattnercee56e72009-03-13 05:53:31 +00008665 bool isFastMultiplier = false;
8666 if (Diff < 10) {
8667 switch ((unsigned char)Diff) {
8668 default: break;
8669 case 1: // result = add base, cond
8670 case 2: // result = lea base( , cond*2)
8671 case 3: // result = lea base(cond, cond*2)
8672 case 4: // result = lea base( , cond*4)
8673 case 5: // result = lea base(cond, cond*4)
8674 case 8: // result = lea base( , cond*8)
8675 case 9: // result = lea base(cond, cond*8)
8676 isFastMultiplier = true;
8677 break;
8678 }
8679 }
Eric Christopherfd179292009-08-27 18:07:15 +00008680
Chris Lattnercee56e72009-03-13 05:53:31 +00008681 if (isFastMultiplier) {
8682 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8683 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008684 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8685 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00008686 // Zero extend the condition if needed.
8687 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8688 Cond);
8689 // Scale the condition by the difference.
8690 if (Diff != 1)
8691 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8692 DAG.getConstant(Diff, Cond.getValueType()));
8693
8694 // Add the base if non-zero.
8695 if (FalseC->getAPIntValue() != 0)
8696 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8697 SDValue(FalseC, 0));
8698 if (N->getNumValues() == 2) // Dead flag value?
8699 return DCI.CombineTo(N, Cond, SDValue());
8700 return Cond;
8701 }
Eric Christopherfd179292009-08-27 18:07:15 +00008702 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008703 }
8704 }
8705 return SDValue();
8706}
8707
8708
Evan Cheng0b0cd912009-03-28 05:57:29 +00008709/// PerformMulCombine - Optimize a single multiply with constant into two
8710/// in order to implement it with two cheaper instructions, e.g.
8711/// LEA + SHL, LEA + LEA.
8712static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8713 TargetLowering::DAGCombinerInfo &DCI) {
8714 if (DAG.getMachineFunction().
8715 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8716 return SDValue();
8717
8718 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8719 return SDValue();
8720
Owen Andersone50ed302009-08-10 22:56:29 +00008721 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008722 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00008723 return SDValue();
8724
8725 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8726 if (!C)
8727 return SDValue();
8728 uint64_t MulAmt = C->getZExtValue();
8729 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8730 return SDValue();
8731
8732 uint64_t MulAmt1 = 0;
8733 uint64_t MulAmt2 = 0;
8734 if ((MulAmt % 9) == 0) {
8735 MulAmt1 = 9;
8736 MulAmt2 = MulAmt / 9;
8737 } else if ((MulAmt % 5) == 0) {
8738 MulAmt1 = 5;
8739 MulAmt2 = MulAmt / 5;
8740 } else if ((MulAmt % 3) == 0) {
8741 MulAmt1 = 3;
8742 MulAmt2 = MulAmt / 3;
8743 }
8744 if (MulAmt2 &&
8745 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8746 DebugLoc DL = N->getDebugLoc();
8747
8748 if (isPowerOf2_64(MulAmt2) &&
8749 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8750 // If second multiplifer is pow2, issue it first. We want the multiply by
8751 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8752 // is an add.
8753 std::swap(MulAmt1, MulAmt2);
8754
8755 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00008756 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008757 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00008758 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00008759 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008760 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008761 DAG.getConstant(MulAmt1, VT));
8762
Eric Christopherfd179292009-08-27 18:07:15 +00008763 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00008764 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00008765 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00008766 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008767 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008768 DAG.getConstant(MulAmt2, VT));
8769
8770 // Do not add new nodes to DAG combiner worklist.
8771 DCI.CombineTo(N, NewMul, false);
8772 }
8773 return SDValue();
8774}
8775
8776
Nate Begeman740ab032009-01-26 00:52:55 +00008777/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8778/// when possible.
8779static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8780 const X86Subtarget *Subtarget) {
8781 // On X86 with SSE2 support, we can transform this to a vector shift if
8782 // all elements are shifted by the same amount. We can't do this in legalize
8783 // because the a constant vector is typically transformed to a constant pool
8784 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008785 if (!Subtarget->hasSSE2())
8786 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008787
Owen Andersone50ed302009-08-10 22:56:29 +00008788 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008789 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008790 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008791
Mon P Wang3becd092009-01-28 08:12:05 +00008792 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00008793 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008794 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00008795 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00008796 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8797 unsigned NumElts = VT.getVectorNumElements();
8798 unsigned i = 0;
8799 for (; i != NumElts; ++i) {
8800 SDValue Arg = ShAmtOp.getOperand(i);
8801 if (Arg.getOpcode() == ISD::UNDEF) continue;
8802 BaseShAmt = Arg;
8803 break;
8804 }
8805 for (; i != NumElts; ++i) {
8806 SDValue Arg = ShAmtOp.getOperand(i);
8807 if (Arg.getOpcode() == ISD::UNDEF) continue;
8808 if (Arg != BaseShAmt) {
8809 return SDValue();
8810 }
8811 }
8812 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008813 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00008814 SDValue InVec = ShAmtOp.getOperand(0);
8815 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
8816 unsigned NumElts = InVec.getValueType().getVectorNumElements();
8817 unsigned i = 0;
8818 for (; i != NumElts; ++i) {
8819 SDValue Arg = InVec.getOperand(i);
8820 if (Arg.getOpcode() == ISD::UNDEF) continue;
8821 BaseShAmt = Arg;
8822 break;
8823 }
8824 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
8825 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
8826 unsigned SplatIdx = cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
8827 if (C->getZExtValue() == SplatIdx)
8828 BaseShAmt = InVec.getOperand(1);
8829 }
8830 }
8831 if (BaseShAmt.getNode() == 0)
8832 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8833 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008834 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008835 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008836
Mon P Wangefa42202009-09-03 19:56:25 +00008837 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00008838 if (EltVT.bitsGT(MVT::i32))
8839 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
8840 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00008841 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008842
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008843 // The shift amount is identical so we can do a vector shift.
8844 SDValue ValOp = N->getOperand(0);
8845 switch (N->getOpcode()) {
8846 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008847 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008848 break;
8849 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008850 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008851 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008852 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008853 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008854 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008855 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008856 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008857 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008858 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008859 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008860 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008861 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008862 break;
8863 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00008864 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008865 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008866 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008867 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008868 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008869 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008870 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008871 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008872 break;
8873 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008874 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008875 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008876 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008877 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008878 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008879 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008880 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008881 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008882 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008883 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008884 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008885 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008886 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008887 }
8888 return SDValue();
8889}
8890
Chris Lattner149a4e52008-02-22 02:09:43 +00008891/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008892static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008893 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008894 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8895 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008896 // A preferable solution to the general problem is to figure out the right
8897 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008898
8899 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008900 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00008901 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00008902 if (VT.getSizeInBits() != 64)
8903 return SDValue();
8904
Devang Patel578efa92009-06-05 21:57:13 +00008905 const Function *F = DAG.getMachineFunction().getFunction();
8906 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00008907 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00008908 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008909 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00008910 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008911 isa<LoadSDNode>(St->getValue()) &&
8912 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8913 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008914 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008915 LoadSDNode *Ld = 0;
8916 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008917 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008918 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008919 // Must be a store of a load. We currently handle two cases: the load
8920 // is a direct child, and it's under an intervening TokenFactor. It is
8921 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008922 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008923 Ld = cast<LoadSDNode>(St->getChain());
8924 else if (St->getValue().hasOneUse() &&
8925 ChainVal->getOpcode() == ISD::TokenFactor) {
8926 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008927 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008928 TokenFactorIndex = i;
8929 Ld = cast<LoadSDNode>(St->getValue());
8930 } else
8931 Ops.push_back(ChainVal->getOperand(i));
8932 }
8933 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008934
Evan Cheng536e6672009-03-12 05:59:15 +00008935 if (!Ld || !ISD::isNormalLoad(Ld))
8936 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008937
Evan Cheng536e6672009-03-12 05:59:15 +00008938 // If this is not the MMX case, i.e. we are just turning i64 load/store
8939 // into f64 load/store, avoid the transformation if there are multiple
8940 // uses of the loaded value.
8941 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8942 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008943
Evan Cheng536e6672009-03-12 05:59:15 +00008944 DebugLoc LdDL = Ld->getDebugLoc();
8945 DebugLoc StDL = N->getDebugLoc();
8946 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8947 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8948 // pair instead.
8949 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008950 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00008951 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8952 Ld->getBasePtr(), Ld->getSrcValue(),
8953 Ld->getSrcValueOffset(), Ld->isVolatile(),
8954 Ld->getAlignment());
8955 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008956 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008957 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00008958 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008959 Ops.size());
8960 }
Evan Cheng536e6672009-03-12 05:59:15 +00008961 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008962 St->getSrcValue(), St->getSrcValueOffset(),
8963 St->isVolatile(), St->getAlignment());
8964 }
Evan Cheng536e6672009-03-12 05:59:15 +00008965
8966 // Otherwise, lower to two pairs of 32-bit loads / stores.
8967 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00008968 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8969 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00008970
Owen Anderson825b72b2009-08-11 20:47:22 +00008971 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00008972 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8973 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00008974 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00008975 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8976 Ld->isVolatile(),
8977 MinAlign(Ld->getAlignment(), 4));
8978
8979 SDValue NewChain = LoLd.getValue(1);
8980 if (TokenFactorIndex != -1) {
8981 Ops.push_back(LoLd);
8982 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00008983 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00008984 Ops.size());
8985 }
8986
8987 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00008988 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8989 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00008990
8991 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8992 St->getSrcValue(), St->getSrcValueOffset(),
8993 St->isVolatile(), St->getAlignment());
8994 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8995 St->getSrcValue(),
8996 St->getSrcValueOffset() + 4,
8997 St->isVolatile(),
8998 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00008999 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009000 }
Dan Gohman475871a2008-07-27 21:46:04 +00009001 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009002}
9003
Chris Lattner6cf73262008-01-25 06:14:17 +00009004/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9005/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009006static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009007 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9008 // F[X]OR(0.0, x) -> x
9009 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009010 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9011 if (C->getValueAPF().isPosZero())
9012 return N->getOperand(1);
9013 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9014 if (C->getValueAPF().isPosZero())
9015 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009016 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009017}
9018
9019/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009020static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009021 // FAND(0.0, x) -> 0.0
9022 // FAND(x, 0.0) -> 0.0
9023 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9024 if (C->getValueAPF().isPosZero())
9025 return N->getOperand(0);
9026 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9027 if (C->getValueAPF().isPosZero())
9028 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009029 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009030}
9031
Dan Gohmane5af2d32009-01-29 01:59:02 +00009032static SDValue PerformBTCombine(SDNode *N,
9033 SelectionDAG &DAG,
9034 TargetLowering::DAGCombinerInfo &DCI) {
9035 // BT ignores high bits in the bit index operand.
9036 SDValue Op1 = N->getOperand(1);
9037 if (Op1.hasOneUse()) {
9038 unsigned BitWidth = Op1.getValueSizeInBits();
9039 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9040 APInt KnownZero, KnownOne;
9041 TargetLowering::TargetLoweringOpt TLO(DAG);
9042 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9043 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9044 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9045 DCI.CommitTargetLoweringOpt(TLO);
9046 }
9047 return SDValue();
9048}
Chris Lattner83e6c992006-10-04 06:57:07 +00009049
Eli Friedman7a5e5552009-06-07 06:52:44 +00009050static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9051 SDValue Op = N->getOperand(0);
9052 if (Op.getOpcode() == ISD::BIT_CONVERT)
9053 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009054 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009055 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009056 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009057 OpVT.getVectorElementType().getSizeInBits()) {
9058 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9059 }
9060 return SDValue();
9061}
9062
Owen Anderson99177002009-06-29 18:04:45 +00009063// On X86 and X86-64, atomic operations are lowered to locked instructions.
9064// Locked instructions, in turn, have implicit fence semantics (all memory
9065// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009066// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009067// fence-atomic-fence.
9068static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9069 SDValue atomic = N->getOperand(0);
9070 switch (atomic.getOpcode()) {
9071 case ISD::ATOMIC_CMP_SWAP:
9072 case ISD::ATOMIC_SWAP:
9073 case ISD::ATOMIC_LOAD_ADD:
9074 case ISD::ATOMIC_LOAD_SUB:
9075 case ISD::ATOMIC_LOAD_AND:
9076 case ISD::ATOMIC_LOAD_OR:
9077 case ISD::ATOMIC_LOAD_XOR:
9078 case ISD::ATOMIC_LOAD_NAND:
9079 case ISD::ATOMIC_LOAD_MIN:
9080 case ISD::ATOMIC_LOAD_MAX:
9081 case ISD::ATOMIC_LOAD_UMIN:
9082 case ISD::ATOMIC_LOAD_UMAX:
9083 break;
9084 default:
9085 return SDValue();
9086 }
Eric Christopherfd179292009-08-27 18:07:15 +00009087
Owen Anderson99177002009-06-29 18:04:45 +00009088 SDValue fence = atomic.getOperand(0);
9089 if (fence.getOpcode() != ISD::MEMBARRIER)
9090 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009091
Owen Anderson99177002009-06-29 18:04:45 +00009092 switch (atomic.getOpcode()) {
9093 case ISD::ATOMIC_CMP_SWAP:
9094 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9095 atomic.getOperand(1), atomic.getOperand(2),
9096 atomic.getOperand(3));
9097 case ISD::ATOMIC_SWAP:
9098 case ISD::ATOMIC_LOAD_ADD:
9099 case ISD::ATOMIC_LOAD_SUB:
9100 case ISD::ATOMIC_LOAD_AND:
9101 case ISD::ATOMIC_LOAD_OR:
9102 case ISD::ATOMIC_LOAD_XOR:
9103 case ISD::ATOMIC_LOAD_NAND:
9104 case ISD::ATOMIC_LOAD_MIN:
9105 case ISD::ATOMIC_LOAD_MAX:
9106 case ISD::ATOMIC_LOAD_UMIN:
9107 case ISD::ATOMIC_LOAD_UMAX:
9108 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9109 atomic.getOperand(1), atomic.getOperand(2));
9110 default:
9111 return SDValue();
9112 }
9113}
9114
Dan Gohman475871a2008-07-27 21:46:04 +00009115SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009116 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009117 SelectionDAG &DAG = DCI.DAG;
9118 switch (N->getOpcode()) {
9119 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009120 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009121 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009122 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009123 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009124 case ISD::SHL:
9125 case ISD::SRA:
9126 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009127 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009128 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009129 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9130 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009131 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009132 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009133 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009134 }
9135
Dan Gohman475871a2008-07-27 21:46:04 +00009136 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009137}
9138
Evan Cheng60c07e12006-07-05 22:17:51 +00009139//===----------------------------------------------------------------------===//
9140// X86 Inline Assembly Support
9141//===----------------------------------------------------------------------===//
9142
Chris Lattnerb8105652009-07-20 17:51:36 +00009143static bool LowerToBSwap(CallInst *CI) {
9144 // FIXME: this should verify that we are targetting a 486 or better. If not,
9145 // we will turn this bswap into something that will be lowered to logical ops
9146 // instead of emitting the bswap asm. For now, we don't support 486 or lower
9147 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +00009148
Chris Lattnerb8105652009-07-20 17:51:36 +00009149 // Verify this is a simple bswap.
9150 if (CI->getNumOperands() != 2 ||
9151 CI->getType() != CI->getOperand(1)->getType() ||
9152 !CI->getType()->isInteger())
9153 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009154
Chris Lattnerb8105652009-07-20 17:51:36 +00009155 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
9156 if (!Ty || Ty->getBitWidth() % 16 != 0)
9157 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00009158
Chris Lattnerb8105652009-07-20 17:51:36 +00009159 // Okay, we can do this xform, do so now.
9160 const Type *Tys[] = { Ty };
9161 Module *M = CI->getParent()->getParent()->getParent();
9162 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +00009163
Chris Lattnerb8105652009-07-20 17:51:36 +00009164 Value *Op = CI->getOperand(1);
9165 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +00009166
Chris Lattnerb8105652009-07-20 17:51:36 +00009167 CI->replaceAllUsesWith(Op);
9168 CI->eraseFromParent();
9169 return true;
9170}
9171
9172bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
9173 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
9174 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
9175
9176 std::string AsmStr = IA->getAsmString();
9177
9178 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
9179 std::vector<std::string> AsmPieces;
9180 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
9181
9182 switch (AsmPieces.size()) {
9183 default: return false;
9184 case 1:
9185 AsmStr = AsmPieces[0];
9186 AsmPieces.clear();
9187 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
9188
9189 // bswap $0
9190 if (AsmPieces.size() == 2 &&
9191 (AsmPieces[0] == "bswap" ||
9192 AsmPieces[0] == "bswapq" ||
9193 AsmPieces[0] == "bswapl") &&
9194 (AsmPieces[1] == "$0" ||
9195 AsmPieces[1] == "${0:q}")) {
9196 // No need to check constraints, nothing other than the equivalent of
9197 // "=r,0" would be valid here.
9198 return LowerToBSwap(CI);
9199 }
9200 // rorw $$8, ${0:w} --> llvm.bswap.i16
Owen Anderson1d0be152009-08-13 21:58:54 +00009201 if (CI->getType() == Type::getInt16Ty(CI->getContext()) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009202 AsmPieces.size() == 3 &&
9203 AsmPieces[0] == "rorw" &&
9204 AsmPieces[1] == "$$8," &&
9205 AsmPieces[2] == "${0:w}" &&
9206 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
9207 return LowerToBSwap(CI);
9208 }
9209 break;
9210 case 3:
Eric Christopherfd179292009-08-27 18:07:15 +00009211 if (CI->getType() == Type::getInt64Ty(CI->getContext()) &&
Owen Anderson1d0be152009-08-13 21:58:54 +00009212 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00009213 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
9214 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
9215 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
9216 std::vector<std::string> Words;
9217 SplitString(AsmPieces[0], Words, " \t");
9218 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
9219 Words.clear();
9220 SplitString(AsmPieces[1], Words, " \t");
9221 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
9222 Words.clear();
9223 SplitString(AsmPieces[2], Words, " \t,");
9224 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
9225 Words[2] == "%edx") {
9226 return LowerToBSwap(CI);
9227 }
9228 }
9229 }
9230 }
9231 break;
9232 }
9233 return false;
9234}
9235
9236
9237
Chris Lattnerf4dff842006-07-11 02:54:03 +00009238/// getConstraintType - Given a constraint letter, return the type of
9239/// constraint it is for this target.
9240X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00009241X86TargetLowering::getConstraintType(const std::string &Constraint) const {
9242 if (Constraint.size() == 1) {
9243 switch (Constraint[0]) {
9244 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00009245 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009246 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00009247 case 'r':
9248 case 'R':
9249 case 'l':
9250 case 'q':
9251 case 'Q':
9252 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00009253 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00009254 case 'Y':
9255 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009256 case 'e':
9257 case 'Z':
9258 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00009259 default:
9260 break;
9261 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00009262 }
Chris Lattner4234f572007-03-25 02:14:49 +00009263 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00009264}
9265
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009266/// LowerXConstraint - try to replace an X constraint, which matches anything,
9267/// with another that has more specific requirements based on the type of the
9268/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00009269const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00009270LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00009271 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
9272 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00009273 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009274 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00009275 return "Y";
9276 if (Subtarget->hasSSE1())
9277 return "x";
9278 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009279
Chris Lattner5e764232008-04-26 23:02:14 +00009280 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00009281}
9282
Chris Lattner48884cd2007-08-25 00:47:38 +00009283/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
9284/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00009285void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00009286 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00009287 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00009288 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00009289 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009290 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00009291
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009292 switch (Constraint) {
9293 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00009294 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00009295 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009296 if (C->getZExtValue() <= 31) {
9297 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009298 break;
9299 }
Devang Patel84f7fd22007-03-17 00:13:28 +00009300 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009301 return;
Evan Cheng364091e2008-09-22 23:57:37 +00009302 case 'J':
9303 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009304 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00009305 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9306 break;
9307 }
9308 }
9309 return;
9310 case 'K':
9311 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00009312 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00009313 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9314 break;
9315 }
9316 }
9317 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00009318 case 'N':
9319 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009320 if (C->getZExtValue() <= 255) {
9321 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00009322 break;
9323 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00009324 }
Chris Lattner48884cd2007-08-25 00:47:38 +00009325 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00009326 case 'e': {
9327 // 32-bit signed value
9328 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9329 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009330 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9331 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009332 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009333 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00009334 break;
9335 }
9336 // FIXME gcc accepts some relocatable values here too, but only in certain
9337 // memory models; it's complicated.
9338 }
9339 return;
9340 }
9341 case 'Z': {
9342 // 32-bit unsigned value
9343 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
9344 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00009345 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
9346 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009347 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
9348 break;
9349 }
9350 }
9351 // FIXME gcc accepts some relocatable values here too, but only in certain
9352 // memory models; it's complicated.
9353 return;
9354 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009355 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009356 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00009357 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00009358 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00009359 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00009360 break;
9361 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009362
Chris Lattnerdc43a882007-05-03 16:52:29 +00009363 // If we are in non-pic codegen mode, we allow the address of a global (with
9364 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00009365 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009366 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00009367
Chris Lattner49921962009-05-08 18:23:14 +00009368 // Match either (GA), (GA+C), (GA+C1+C2), etc.
9369 while (1) {
9370 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
9371 Offset += GA->getOffset();
9372 break;
9373 } else if (Op.getOpcode() == ISD::ADD) {
9374 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9375 Offset += C->getZExtValue();
9376 Op = Op.getOperand(0);
9377 continue;
9378 }
9379 } else if (Op.getOpcode() == ISD::SUB) {
9380 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
9381 Offset += -C->getZExtValue();
9382 Op = Op.getOperand(0);
9383 continue;
9384 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009385 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009386
Chris Lattner49921962009-05-08 18:23:14 +00009387 // Otherwise, this isn't something we can handle, reject it.
9388 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00009389 }
Eric Christopherfd179292009-08-27 18:07:15 +00009390
Chris Lattner36c25012009-07-10 07:34:39 +00009391 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009392 // If we require an extra load to get this address, as in PIC mode, we
9393 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00009394 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
9395 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00009396 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00009397
Dale Johannesen60b3ba02009-07-21 00:12:29 +00009398 if (hasMemory)
9399 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
9400 else
9401 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00009402 Result = Op;
9403 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009404 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00009405 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009406
Gabor Greifba36cb52008-08-28 21:40:38 +00009407 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00009408 Ops.push_back(Result);
9409 return;
9410 }
Evan Chengda43bcf2008-09-24 00:05:32 +00009411 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
9412 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00009413}
9414
Chris Lattner259e97c2006-01-31 19:43:35 +00009415std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00009416getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009417 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00009418 if (Constraint.size() == 1) {
9419 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009420 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009421 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009422 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9423 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009424 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009425 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9426 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9427 X86::R10D,X86::R11D,X86::R12D,
9428 X86::R13D,X86::R14D,X86::R15D,
9429 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009430 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009431 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9432 X86::SI, X86::DI, X86::R8W,X86::R9W,
9433 X86::R10W,X86::R11W,X86::R12W,
9434 X86::R13W,X86::R14W,X86::R15W,
9435 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009436 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009437 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9438 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9439 X86::R10B,X86::R11B,X86::R12B,
9440 X86::R13B,X86::R14B,X86::R15B,
9441 X86::BPL, X86::SPL, 0);
9442
Owen Anderson825b72b2009-08-11 20:47:22 +00009443 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009444 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9445 X86::RSI, X86::RDI, X86::R8, X86::R9,
9446 X86::R10, X86::R11, X86::R12,
9447 X86::R13, X86::R14, X86::R15,
9448 X86::RBP, X86::RSP, 0);
9449
9450 break;
9451 }
Eric Christopherfd179292009-08-27 18:07:15 +00009452 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009453 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009454 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009455 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009456 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009457 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009458 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009459 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009460 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009461 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9462 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009463 }
9464 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009465
Chris Lattner1efa40f2006-02-22 00:56:39 +00009466 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009467}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009468
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009469std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009470X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009471 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009472 // First, see if this is a constraint that directly corresponds to an LLVM
9473 // register class.
9474 if (Constraint.size() == 1) {
9475 // GCC Constraint Letters
9476 switch (Constraint[0]) {
9477 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009478 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +00009479 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009480 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009481 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009482 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009483 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009484 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009485 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009486 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +00009487 case 'R': // LEGACY_REGS
9488 if (VT == MVT::i8)
9489 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
9490 if (VT == MVT::i16)
9491 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
9492 if (VT == MVT::i32 || !Subtarget->is64Bit())
9493 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
9494 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009495 case 'f': // FP Stack registers.
9496 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9497 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +00009498 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009499 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009500 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009501 return std::make_pair(0U, X86::RFP64RegisterClass);
9502 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009503 case 'y': // MMX_REGS if MMX allowed.
9504 if (!Subtarget->hasMMX()) break;
9505 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009506 case 'Y': // SSE_REGS if SSE2 allowed
9507 if (!Subtarget->hasSSE2()) break;
9508 // FALL THROUGH.
9509 case 'x': // SSE_REGS if SSE1 allowed
9510 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009511
Owen Anderson825b72b2009-08-11 20:47:22 +00009512 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009513 default: break;
9514 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009515 case MVT::f32:
9516 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009517 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009518 case MVT::f64:
9519 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009520 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009521 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009522 case MVT::v16i8:
9523 case MVT::v8i16:
9524 case MVT::v4i32:
9525 case MVT::v2i64:
9526 case MVT::v4f32:
9527 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +00009528 return std::make_pair(0U, X86::VR128RegisterClass);
9529 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009530 break;
9531 }
9532 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009533
Chris Lattnerf76d1802006-07-31 23:26:50 +00009534 // Use the default implementation in TargetLowering to convert the register
9535 // constraint into a member of a register class.
9536 std::pair<unsigned, const TargetRegisterClass*> Res;
9537 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009538
9539 // Not found as a standard register?
9540 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +00009541 // Map st(0) -> st(7) -> ST0
9542 if (Constraint.size() == 7 && Constraint[0] == '{' &&
9543 tolower(Constraint[1]) == 's' &&
9544 tolower(Constraint[2]) == 't' &&
9545 Constraint[3] == '(' &&
9546 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
9547 Constraint[5] == ')' &&
9548 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +00009549
Chris Lattner56d77c72009-09-13 22:41:48 +00009550 Res.first = X86::ST0+Constraint[4]-'0';
9551 Res.second = X86::RFP80RegisterClass;
9552 return Res;
9553 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009554
Chris Lattner56d77c72009-09-13 22:41:48 +00009555 // GCC allows "st(0)" to be called just plain "st".
Chris Lattner1a60aa72006-10-31 19:42:44 +00009556 if (StringsEqualNoCase("{st}", Constraint)) {
9557 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009558 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009559 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009560 }
Chris Lattner56d77c72009-09-13 22:41:48 +00009561
9562 // flags -> EFLAGS
9563 if (StringsEqualNoCase("{flags}", Constraint)) {
9564 Res.first = X86::EFLAGS;
9565 Res.second = X86::CCRRegisterClass;
9566 return Res;
9567 }
Daniel Dunbara279bc32009-09-20 02:20:51 +00009568
Dale Johannesen330169f2008-11-13 21:52:36 +00009569 // 'A' means EAX + EDX.
9570 if (Constraint == "A") {
9571 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009572 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +00009573 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +00009574 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009575 return Res;
9576 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009577
Chris Lattnerf76d1802006-07-31 23:26:50 +00009578 // Otherwise, check to see if this is a register class of the wrong value
9579 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9580 // turn into {ax},{dx}.
9581 if (Res.second->hasType(VT))
9582 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009583
Chris Lattnerf76d1802006-07-31 23:26:50 +00009584 // All of the single-register GCC register classes map their values onto
9585 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9586 // really want an 8-bit or 32-bit register, map to the appropriate register
9587 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009588 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009589 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009590 unsigned DestReg = 0;
9591 switch (Res.first) {
9592 default: break;
9593 case X86::AX: DestReg = X86::AL; break;
9594 case X86::DX: DestReg = X86::DL; break;
9595 case X86::CX: DestReg = X86::CL; break;
9596 case X86::BX: DestReg = X86::BL; break;
9597 }
9598 if (DestReg) {
9599 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009600 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009601 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009602 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009603 unsigned DestReg = 0;
9604 switch (Res.first) {
9605 default: break;
9606 case X86::AX: DestReg = X86::EAX; break;
9607 case X86::DX: DestReg = X86::EDX; break;
9608 case X86::CX: DestReg = X86::ECX; break;
9609 case X86::BX: DestReg = X86::EBX; break;
9610 case X86::SI: DestReg = X86::ESI; break;
9611 case X86::DI: DestReg = X86::EDI; break;
9612 case X86::BP: DestReg = X86::EBP; break;
9613 case X86::SP: DestReg = X86::ESP; break;
9614 }
9615 if (DestReg) {
9616 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009617 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009618 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009619 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009620 unsigned DestReg = 0;
9621 switch (Res.first) {
9622 default: break;
9623 case X86::AX: DestReg = X86::RAX; break;
9624 case X86::DX: DestReg = X86::RDX; break;
9625 case X86::CX: DestReg = X86::RCX; break;
9626 case X86::BX: DestReg = X86::RBX; break;
9627 case X86::SI: DestReg = X86::RSI; break;
9628 case X86::DI: DestReg = X86::RDI; break;
9629 case X86::BP: DestReg = X86::RBP; break;
9630 case X86::SP: DestReg = X86::RSP; break;
9631 }
9632 if (DestReg) {
9633 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009634 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009635 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009636 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009637 } else if (Res.second == X86::FR32RegisterClass ||
9638 Res.second == X86::FR64RegisterClass ||
9639 Res.second == X86::VR128RegisterClass) {
9640 // Handle references to XMM physical registers that got mapped into the
9641 // wrong class. This can happen with constraints like {xmm0} where the
9642 // target independent register mapper will just pick the first match it can
9643 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +00009644 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009645 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00009646 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009647 Res.second = X86::FR64RegisterClass;
9648 else if (X86::VR128RegisterClass->hasType(VT))
9649 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009650 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009651
Chris Lattnerf76d1802006-07-31 23:26:50 +00009652 return Res;
9653}
Mon P Wang0c397192008-10-30 08:01:45 +00009654
9655//===----------------------------------------------------------------------===//
9656// X86 Widen vector type
9657//===----------------------------------------------------------------------===//
9658
9659/// getWidenVectorType: given a vector type, returns the type to widen
9660/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +00009661/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009662/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009663/// scalarizing vs using the wider vector type.
9664
Owen Andersone50ed302009-08-10 22:56:29 +00009665EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009666 assert(VT.isVector());
9667 if (isTypeLegal(VT))
9668 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009669
Mon P Wang0c397192008-10-30 08:01:45 +00009670 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9671 // type based on element type. This would speed up our search (though
9672 // it may not be worth it since the size of the list is relatively
9673 // small).
Owen Andersone50ed302009-08-10 22:56:29 +00009674 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +00009675 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009676
Mon P Wang0c397192008-10-30 08:01:45 +00009677 // On X86, it make sense to widen any vector wider than 1
9678 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +00009679 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009680
Owen Anderson825b72b2009-08-11 20:47:22 +00009681 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
9682 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9683 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009684
9685 if (isTypeLegal(SVT) &&
9686 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009687 SVT.getVectorNumElements() > NElts)
9688 return SVT;
9689 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009690 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +00009691}