blob: 22440b421f36db5687f2c7c56a335d5cf85849d3 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000032#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000033#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000034#include "llvm/Support/CommandLine.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000035#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000036using namespace llvm;
37
Scott Michelfdc40a02009-02-17 22:15:04 +000038static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000039cl::desc("enable preincrement load/store generation on PPC (experimental)"),
40 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000041
Chris Lattner331d1bc2006-11-02 01:44:04 +000042PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Evan Cheng53301922008-07-12 02:23:19 +000043 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000044
Nate Begeman405e3ec2005-10-21 00:02:42 +000045 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000046
Chris Lattnerd145a612005-09-27 22:18:25 +000047 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000048 setUseUnderscoreSetJmp(true);
49 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000050
Chris Lattner7c5a3d32005-08-16 17:14:42 +000051 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000052 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
53 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
54 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000055
Evan Chengc5484282006-10-04 00:56:09 +000056 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Evan Cheng03294662008-10-14 21:26:46 +000057 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
58 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000059
Chris Lattnerddf89562008-01-17 19:59:44 +000060 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000061
Chris Lattner94e509c2006-11-10 23:58:45 +000062 // PowerPC has pre-inc load and store's.
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
65 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000066 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
67 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000068 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
70 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000071 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
72 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
73
Dale Johannesen638ccd52007-10-06 01:24:11 +000074 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
75 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
76 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000077 // This is used in the ppcf128->int sequence. Note it has different semantics
78 // from FP_ROUND: that rounds to nearest, this rounds to zero.
79 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000080
Chris Lattner7c5a3d32005-08-16 17:14:42 +000081 // PowerPC has no SREM/UREM instructions
82 setOperationAction(ISD::SREM, MVT::i32, Expand);
83 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000084 setOperationAction(ISD::SREM, MVT::i64, Expand);
85 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000086
87 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
88 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
89 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
90 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
91 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
92 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
93 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
94 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
95 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000096
Dan Gohmanf96e4de2007-10-11 23:21:31 +000097 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +000098 setOperationAction(ISD::FSIN , MVT::f64, Expand);
99 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000100 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000101 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000102 setOperationAction(ISD::FSIN , MVT::f32, Expand);
103 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000104 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000105 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000106
Dan Gohman1a024862008-01-31 00:41:03 +0000107 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000108
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000109 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000110 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000111 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
112 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
113 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000114
Chris Lattner9601a862006-03-05 05:08:37 +0000115 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
116 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000117
Nate Begemand88fc032006-01-14 03:14:10 +0000118 // PowerPC does not have BSWAP, CTPOP or CTTZ
119 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000120 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
121 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000122 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
123 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
124 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000125
Nate Begeman35ef9132006-01-11 21:21:00 +0000126 // PowerPC does not have ROTR
127 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
Bill Wendling3156b622008-08-31 02:53:19 +0000128 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000129
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000130 // PowerPC does not have Select
131 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000132 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000133 setOperationAction(ISD::SELECT, MVT::f32, Expand);
134 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000135
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000136 // PowerPC wants to turn select_cc of FP into fsel when possible.
137 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
138 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000139
Nate Begeman750ac1b2006-02-01 07:19:44 +0000140 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000141 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000142
Nate Begeman81e80972006-03-17 01:40:33 +0000143 // PowerPC does not have BRCOND which requires SetCC
144 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000145
146 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000147
Chris Lattnerf7605322005-08-31 21:09:52 +0000148 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
149 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000150
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000151 // PowerPC does not have [U|S]INT_TO_FP
152 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
153 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
154
Chris Lattner53e88452005-12-23 05:13:35 +0000155 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
156 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000157 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
158 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000159
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000160 // We cannot sextinreg(i1). Expand to shifts.
161 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000162
Jim Laskeyabf6d172006-01-05 01:25:28 +0000163 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000164 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000165 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000166
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000167 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
168 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
169 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
170 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000171
172
173 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000174 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000175 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000176 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000177 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000178 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000179 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000180 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000181 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
182 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000183
Nate Begeman1db3c922008-08-11 17:36:31 +0000184 // RET must be custom lowered, to meet ABI requirements.
Nate Begemanee625572006-01-27 21:09:22 +0000185 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000186
Nate Begeman1db3c922008-08-11 17:36:31 +0000187 // TRAP is legal.
188 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000189
190 // TRAMPOLINE is custom lowered.
191 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
192
Nate Begemanacc398c2006-01-25 18:21:52 +0000193 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
194 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000195
Nicolas Geoffray01119992007-04-03 13:59:52 +0000196 // VAARG is custom lowered with ELF 32 ABI
197 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
198 setOperationAction(ISD::VAARG, MVT::Other, Custom);
199 else
200 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000201
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000202 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000203 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
204 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000205 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000206 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000207 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
208 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000209
Chris Lattner6d92cad2006-03-26 10:06:40 +0000210 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000211 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000212
Dale Johannesen53e4e442008-11-07 22:54:33 +0000213 // Comparisons that require checking two conditions.
214 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
215 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
216 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
217 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
218 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
219 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
220 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
221 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
222 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
223 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
224 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
225 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000226
Chris Lattnera7a58542006-06-16 17:34:12 +0000227 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000228 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000229 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000230 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000231 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000232 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000233 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000234
Chris Lattner7fbcef72006-03-24 07:53:47 +0000235 // FIXME: disable this lowered code. This generates 64-bit register values,
236 // and we don't model the fact that the top part is clobbered by calls. We
237 // need to flag these together so that the value isn't live across a call.
238 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000239
Nate Begemanae749a92005-10-25 23:48:36 +0000240 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
241 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
242 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000243 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000244 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000245 }
246
Chris Lattnera7a58542006-06-16 17:34:12 +0000247 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000248 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000249 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000250 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
251 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000252 // 64-bit PowerPC wants to expand i128 shifts itself.
253 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
254 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
255 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000256 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000257 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000258 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
259 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
260 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000261 }
Evan Chengd30bf012006-03-01 01:11:20 +0000262
Nate Begeman425a9692005-11-29 08:17:20 +0000263 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000264 // First set operation action for all vector types to expand. Then we
265 // will selectively turn on ones that can be effectively codegen'd.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000266 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
267 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
268 MVT VT = (MVT::SimpleValueType)i;
269
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000270 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000271 setOperationAction(ISD::ADD , VT, Legal);
272 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000273
Chris Lattner7ff7e672006-04-04 17:25:31 +0000274 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000275 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
276 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000277
278 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000279 setOperationAction(ISD::AND , VT, Promote);
280 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
281 setOperationAction(ISD::OR , VT, Promote);
282 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
283 setOperationAction(ISD::XOR , VT, Promote);
284 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
285 setOperationAction(ISD::LOAD , VT, Promote);
286 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
287 setOperationAction(ISD::SELECT, VT, Promote);
288 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
289 setOperationAction(ISD::STORE, VT, Promote);
290 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000291
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000292 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000293 setOperationAction(ISD::MUL , VT, Expand);
294 setOperationAction(ISD::SDIV, VT, Expand);
295 setOperationAction(ISD::SREM, VT, Expand);
296 setOperationAction(ISD::UDIV, VT, Expand);
297 setOperationAction(ISD::UREM, VT, Expand);
298 setOperationAction(ISD::FDIV, VT, Expand);
299 setOperationAction(ISD::FNEG, VT, Expand);
300 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
301 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
302 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
303 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
304 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
305 setOperationAction(ISD::UDIVREM, VT, Expand);
306 setOperationAction(ISD::SDIVREM, VT, Expand);
307 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
308 setOperationAction(ISD::FPOW, VT, Expand);
309 setOperationAction(ISD::CTPOP, VT, Expand);
310 setOperationAction(ISD::CTLZ, VT, Expand);
311 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000312 }
313
Chris Lattner7ff7e672006-04-04 17:25:31 +0000314 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
315 // with merges, splats, etc.
316 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
317
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000318 setOperationAction(ISD::AND , MVT::v4i32, Legal);
319 setOperationAction(ISD::OR , MVT::v4i32, Legal);
320 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
321 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
322 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
323 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000324
Nate Begeman425a9692005-11-29 08:17:20 +0000325 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000326 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000327 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
328 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000329
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000330 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000331 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000332 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000333 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000334
Chris Lattnerb2177b92006-03-19 06:55:52 +0000335 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
336 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000337
Chris Lattner541f91b2006-04-02 00:43:36 +0000338 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
339 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000340 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
341 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000342 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000343
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000344 setShiftAmountType(MVT::i32);
Duncan Sands03228082008-11-23 15:47:28 +0000345 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000346
Jim Laskey2ad9f172007-02-22 14:56:36 +0000347 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000348 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000349 setExceptionPointerRegister(PPC::X3);
350 setExceptionSelectorRegister(PPC::X4);
351 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000352 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000353 setExceptionPointerRegister(PPC::R3);
354 setExceptionSelectorRegister(PPC::R4);
355 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000356
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000357 // We have target-specific dag combine patterns for the following nodes:
358 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000359 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000360 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000361 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000362
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000363 // Darwin long double math library functions have $LDBL128 appended.
364 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000365 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000366 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
367 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000368 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
369 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000370 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
371 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
372 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
373 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
374 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000375 }
376
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000377 computeRegisterProperties();
378}
379
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000380/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
381/// function arguments in the caller parameter area.
382unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
383 TargetMachine &TM = getTargetMachine();
384 // Darwin passes everything on 4 byte boundary.
385 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
386 return 4;
387 // FIXME Elf TBD
388 return 4;
389}
390
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000391const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
392 switch (Opcode) {
393 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000394 case PPCISD::FSEL: return "PPCISD::FSEL";
395 case PPCISD::FCFID: return "PPCISD::FCFID";
396 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
397 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
398 case PPCISD::STFIWX: return "PPCISD::STFIWX";
399 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
400 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
401 case PPCISD::VPERM: return "PPCISD::VPERM";
402 case PPCISD::Hi: return "PPCISD::Hi";
403 case PPCISD::Lo: return "PPCISD::Lo";
404 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
405 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
406 case PPCISD::SRL: return "PPCISD::SRL";
407 case PPCISD::SRA: return "PPCISD::SRA";
408 case PPCISD::SHL: return "PPCISD::SHL";
409 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
410 case PPCISD::STD_32: return "PPCISD::STD_32";
411 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
412 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
413 case PPCISD::MTCTR: return "PPCISD::MTCTR";
414 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
415 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
416 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
417 case PPCISD::MFCR: return "PPCISD::MFCR";
418 case PPCISD::VCMP: return "PPCISD::VCMP";
419 case PPCISD::VCMPo: return "PPCISD::VCMPo";
420 case PPCISD::LBRX: return "PPCISD::LBRX";
421 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000422 case PPCISD::LARX: return "PPCISD::LARX";
423 case PPCISD::STCX: return "PPCISD::STCX";
424 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
425 case PPCISD::MFFS: return "PPCISD::MFFS";
426 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
427 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
428 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
429 case PPCISD::MTFSF: return "PPCISD::MTFSF";
430 case PPCISD::TAILCALL: return "PPCISD::TAILCALL";
431 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000432 }
433}
434
Scott Michel5b8f82e2008-03-10 15:42:14 +0000435
Duncan Sands5480c042009-01-01 15:52:00 +0000436MVT PPCTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000437 return MVT::i32;
438}
439
440
Chris Lattner1a635d62006-04-14 06:01:58 +0000441//===----------------------------------------------------------------------===//
442// Node matching predicates, for use by the tblgen matching code.
443//===----------------------------------------------------------------------===//
444
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000445/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000446static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000447 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000448 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000449 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000450 // Maybe this has already been legalized into the constant pool?
451 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000452 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000453 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000454 }
455 return false;
456}
457
Chris Lattnerddb739e2006-04-06 17:23:16 +0000458/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
459/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000460static bool isConstantOrUndef(int Op, int Val) {
461 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000462}
463
464/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
465/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000466bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000467 if (!isUnary) {
468 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000469 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000470 return false;
471 } else {
472 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000473 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
474 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000475 return false;
476 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000477 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000478}
479
480/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
481/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000482bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000483 if (!isUnary) {
484 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000485 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
486 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000487 return false;
488 } else {
489 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000490 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
491 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
492 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
493 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000494 return false;
495 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000496 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000497}
498
Chris Lattnercaad1632006-04-06 22:02:42 +0000499/// isVMerge - Common function, used to match vmrg* shuffles.
500///
Nate Begeman9008ca62009-04-27 18:41:29 +0000501static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000502 unsigned LHSStart, unsigned RHSStart) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000503 assert(N->getValueType(0) == MVT::v16i8 &&
504 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000505 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
506 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000507
Chris Lattner116cc482006-04-06 21:11:54 +0000508 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
509 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000510 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000511 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000512 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000513 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000514 return false;
515 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000516 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000517}
518
519/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
520/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000521bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
522 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000523 if (!isUnary)
524 return isVMerge(N, UnitSize, 8, 24);
525 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000526}
527
528/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
529/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000530bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
531 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000532 if (!isUnary)
533 return isVMerge(N, UnitSize, 0, 16);
534 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000535}
536
537
Chris Lattnerd0608e12006-04-06 18:26:28 +0000538/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
539/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000540int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000541 assert(N->getValueType(0) == MVT::v16i8 &&
542 "PPC only supports shuffles by bytes!");
543
544 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
545
Chris Lattnerd0608e12006-04-06 18:26:28 +0000546 // Find the first non-undef value in the shuffle mask.
547 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000548 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000549 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000550
Chris Lattnerd0608e12006-04-06 18:26:28 +0000551 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000552
Nate Begeman9008ca62009-04-27 18:41:29 +0000553 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000554 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000555 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000556 if (ShiftAmt < i) return -1;
557 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000558
Chris Lattnerf24380e2006-04-06 22:28:36 +0000559 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000560 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000561 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000562 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000563 return -1;
564 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000565 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000566 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000567 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000568 return -1;
569 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000570 return ShiftAmt;
571}
Chris Lattneref819f82006-03-20 06:33:01 +0000572
573/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
574/// specifies a splat of a single element that is suitable for input to
575/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000576bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
577 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000578 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000579
Chris Lattner88a99ef2006-03-20 06:37:44 +0000580 // This is a splat operation if each element of the permute is the same, and
581 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000582 unsigned ElementBase = N->getMaskElt(0);
583
584 // FIXME: Handle UNDEF elements too!
585 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000586 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000587
Nate Begeman9008ca62009-04-27 18:41:29 +0000588 // Check that the indices are consecutive, in the case of a multi-byte element
589 // splatted with a v16i8 mask.
590 for (unsigned i = 1; i != EltSize; ++i)
591 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000592 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000593
Chris Lattner7ff7e672006-04-04 17:25:31 +0000594 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000595 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000596 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000597 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000598 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000599 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000600 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000601}
602
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000603/// isAllNegativeZeroVector - Returns true if all elements of build_vector
604/// are -0.0.
605bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000606 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
607
608 APInt APVal, APUndef;
609 unsigned BitSize;
610 bool HasAnyUndefs;
611
612 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32))
613 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000614 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000615
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000616 return false;
617}
618
Chris Lattneref819f82006-03-20 06:33:01 +0000619/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
620/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000621unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000622 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
623 assert(isSplatShuffleMask(SVOp, EltSize));
624 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000625}
626
Chris Lattnere87192a2006-04-12 17:37:20 +0000627/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000628/// by using a vspltis[bhw] instruction of the specified element size, return
629/// the constant being splatted. The ByteSize field indicates the number of
630/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000631SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
632 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000633
634 // If ByteSize of the splat is bigger than the element size of the
635 // build_vector, then we have a case where we are checking for a splat where
636 // multiple elements of the buildvector are folded together into a single
637 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
638 unsigned EltSize = 16/N->getNumOperands();
639 if (EltSize < ByteSize) {
640 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000641 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000642 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000643
Chris Lattner79d9a882006-04-08 07:14:26 +0000644 // See if all of the elements in the buildvector agree across.
645 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
646 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
647 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000648 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000649
Scott Michelfdc40a02009-02-17 22:15:04 +0000650
Gabor Greifba36cb52008-08-28 21:40:38 +0000651 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000652 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
653 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000654 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000655 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000656
Chris Lattner79d9a882006-04-08 07:14:26 +0000657 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
658 // either constant or undef values that are identical for each chunk. See
659 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000660
Chris Lattner79d9a882006-04-08 07:14:26 +0000661 // Check to see if all of the leading entries are either 0 or -1. If
662 // neither, then this won't fit into the immediate field.
663 bool LeadingZero = true;
664 bool LeadingOnes = true;
665 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000666 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000667
Chris Lattner79d9a882006-04-08 07:14:26 +0000668 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
669 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
670 }
671 // Finally, check the least significant entry.
672 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000673 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000674 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000675 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000676 if (Val < 16)
677 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
678 }
679 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000680 if (UniquedVals[Multiple-1].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000681 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000682 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000683 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
684 return DAG.getTargetConstant(Val, MVT::i32);
685 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000686
Dan Gohman475871a2008-07-27 21:46:04 +0000687 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000688 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000689
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000690 // Check to see if this buildvec has a single non-undef value in its elements.
691 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
692 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000693 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000694 OpVal = N->getOperand(i);
695 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000696 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000697 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000698
Gabor Greifba36cb52008-08-28 21:40:38 +0000699 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000700
Eli Friedman1a8229b2009-05-24 02:03:36 +0000701 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000702 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000703 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000704 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000705 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
706 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000707 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000708 }
709
710 // If the splat value is larger than the element value, then we can never do
711 // this splat. The only case that we could fit the replicated bits into our
712 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000713 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000714
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000715 // If the element value is larger than the splat value, cut it in half and
716 // check to see if the two halves are equal. Continue doing this until we
717 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
718 while (ValSizeInBytes > ByteSize) {
719 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000720
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000721 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000722 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
723 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000724 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000725 }
726
727 // Properly sign extend the value.
728 int ShAmt = (4-ByteSize)*8;
729 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000730
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000731 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000732 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000733
Chris Lattner140a58f2006-04-08 06:46:53 +0000734 // Finally, if this value fits in a 5 bit sext field, return it
735 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
736 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000737 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000738}
739
Chris Lattner1a635d62006-04-14 06:01:58 +0000740//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000741// Addressing Mode Selection
742//===----------------------------------------------------------------------===//
743
744/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
745/// or 64-bit immediate, and if the value can be accurately represented as a
746/// sign extension from a 16-bit value. If so, this returns true and the
747/// immediate.
748static bool isIntS16Immediate(SDNode *N, short &Imm) {
749 if (N->getOpcode() != ISD::Constant)
750 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000751
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000752 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000753 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000754 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000755 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000756 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000757}
Dan Gohman475871a2008-07-27 21:46:04 +0000758static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000759 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000760}
761
762
763/// SelectAddressRegReg - Given the specified addressed, check to see if it
764/// can be represented as an indexed [r+r] operation. Returns false if it
765/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000766bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
767 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000768 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000769 short imm = 0;
770 if (N.getOpcode() == ISD::ADD) {
771 if (isIntS16Immediate(N.getOperand(1), imm))
772 return false; // r+i
773 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
774 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000775
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000776 Base = N.getOperand(0);
777 Index = N.getOperand(1);
778 return true;
779 } else if (N.getOpcode() == ISD::OR) {
780 if (isIntS16Immediate(N.getOperand(1), imm))
781 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000782
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000783 // If this is an or of disjoint bitfields, we can codegen this as an add
784 // (for better address arithmetic) if the LHS and RHS of the OR are provably
785 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000786 APInt LHSKnownZero, LHSKnownOne;
787 APInt RHSKnownZero, RHSKnownOne;
788 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000789 APInt::getAllOnesValue(N.getOperand(0)
790 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000791 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000792
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000793 if (LHSKnownZero.getBoolValue()) {
794 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000795 APInt::getAllOnesValue(N.getOperand(1)
796 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000797 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000798 // If all of the bits are known zero on the LHS or RHS, the add won't
799 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000800 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000801 Base = N.getOperand(0);
802 Index = N.getOperand(1);
803 return true;
804 }
805 }
806 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000807
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000808 return false;
809}
810
811/// Returns true if the address N can be represented by a base register plus
812/// a signed 16-bit displacement [r+imm], and if it is not better
813/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000814bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000815 SDValue &Base,
816 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000817 // FIXME dl should come from parent load or store, not from address
818 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000819 // If this can be more profitably realized as r+r, fail.
820 if (SelectAddressRegReg(N, Disp, Base, DAG))
821 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000822
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000823 if (N.getOpcode() == ISD::ADD) {
824 short imm = 0;
825 if (isIntS16Immediate(N.getOperand(1), imm)) {
826 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
827 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
828 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
829 } else {
830 Base = N.getOperand(0);
831 }
832 return true; // [r+i]
833 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
834 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000835 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000836 && "Cannot handle constant offsets yet!");
837 Disp = N.getOperand(1).getOperand(0); // The global address.
838 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
839 Disp.getOpcode() == ISD::TargetConstantPool ||
840 Disp.getOpcode() == ISD::TargetJumpTable);
841 Base = N.getOperand(0);
842 return true; // [&g+r]
843 }
844 } else if (N.getOpcode() == ISD::OR) {
845 short imm = 0;
846 if (isIntS16Immediate(N.getOperand(1), imm)) {
847 // If this is an or of disjoint bitfields, we can codegen this as an add
848 // (for better address arithmetic) if the LHS and RHS of the OR are
849 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000850 APInt LHSKnownZero, LHSKnownOne;
851 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000852 APInt::getAllOnesValue(N.getOperand(0)
853 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000854 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000855
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000856 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000857 // If all of the bits are known zero on the LHS or RHS, the add won't
858 // carry.
859 Base = N.getOperand(0);
860 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
861 return true;
862 }
863 }
864 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
865 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000866
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000867 // If this address fits entirely in a 16-bit sext immediate field, codegen
868 // this as "d, 0"
869 short Imm;
870 if (isIntS16Immediate(CN, Imm)) {
871 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
872 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
873 return true;
874 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000875
876 // Handle 32-bit sext immediates with LIS + addr mode.
877 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000878 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
879 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000880
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000881 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000882 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000883
Chris Lattnerbc681d62007-02-17 06:44:03 +0000884 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
885 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000886 Base = SDValue(DAG.getTargetNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000887 return true;
888 }
889 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000890
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000891 Disp = DAG.getTargetConstant(0, getPointerTy());
892 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
893 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
894 else
895 Base = N;
896 return true; // [r+0]
897}
898
899/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
900/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000901bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
902 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000903 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000904 // Check to see if we can easily represent this as an [r+r] address. This
905 // will fail if it thinks that the address is more profitably represented as
906 // reg+imm, e.g. where imm = 0.
907 if (SelectAddressRegReg(N, Base, Index, DAG))
908 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000909
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000910 // If the operand is an addition, always emit this as [r+r], since this is
911 // better (for code size, and execution, as the memop does the add for free)
912 // than emitting an explicit add.
913 if (N.getOpcode() == ISD::ADD) {
914 Base = N.getOperand(0);
915 Index = N.getOperand(1);
916 return true;
917 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000918
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000919 // Otherwise, do it the hard way, using R0 as the base register.
920 Base = DAG.getRegister(PPC::R0, N.getValueType());
921 Index = N;
922 return true;
923}
924
925/// SelectAddressRegImmShift - Returns true if the address N can be
926/// represented by a base register plus a signed 14-bit displacement
927/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000928bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
929 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000930 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000931 // FIXME dl should come from the parent load or store, not the address
932 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000933 // If this can be more profitably realized as r+r, fail.
934 if (SelectAddressRegReg(N, Disp, Base, DAG))
935 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000936
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000937 if (N.getOpcode() == ISD::ADD) {
938 short imm = 0;
939 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
940 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
941 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
942 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
943 } else {
944 Base = N.getOperand(0);
945 }
946 return true; // [r+i]
947 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
948 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000949 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000950 && "Cannot handle constant offsets yet!");
951 Disp = N.getOperand(1).getOperand(0); // The global address.
952 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
953 Disp.getOpcode() == ISD::TargetConstantPool ||
954 Disp.getOpcode() == ISD::TargetJumpTable);
955 Base = N.getOperand(0);
956 return true; // [&g+r]
957 }
958 } else if (N.getOpcode() == ISD::OR) {
959 short imm = 0;
960 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
961 // If this is an or of disjoint bitfields, we can codegen this as an add
962 // (for better address arithmetic) if the LHS and RHS of the OR are
963 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000964 APInt LHSKnownZero, LHSKnownOne;
965 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000966 APInt::getAllOnesValue(N.getOperand(0)
967 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000968 LHSKnownZero, LHSKnownOne);
969 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000970 // If all of the bits are known zero on the LHS or RHS, the add won't
971 // carry.
972 Base = N.getOperand(0);
973 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
974 return true;
975 }
976 }
977 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000978 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000979 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000980 // If this address fits entirely in a 14-bit sext immediate field, codegen
981 // this as "d, 0"
982 short Imm;
983 if (isIntS16Immediate(CN, Imm)) {
984 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
985 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
986 return true;
987 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000988
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000989 // Fold the low-part of 32-bit absolute addresses into addr mode.
990 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000991 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
992 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000993
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000994 // Otherwise, break this down into an LIS + disp.
995 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000996 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
997 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000998 Base = SDValue(DAG.getTargetNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000999 return true;
1000 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001001 }
1002 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001003
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001004 Disp = DAG.getTargetConstant(0, getPointerTy());
1005 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1006 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1007 else
1008 Base = N;
1009 return true; // [r+0]
1010}
1011
1012
1013/// getPreIndexedAddressParts - returns true by value, base pointer and
1014/// offset pointer and addressing mode by reference if the node's address
1015/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001016bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1017 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001018 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001019 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001020 // Disabled by default for now.
1021 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001022
Dan Gohman475871a2008-07-27 21:46:04 +00001023 SDValue Ptr;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001024 MVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001025 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1026 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001027 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001028
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001029 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001030 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001031 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001032 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001033 } else
1034 return false;
1035
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001036 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001037 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001038 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001039
Chris Lattner0851b4f2006-11-15 19:55:13 +00001040 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001041
Chris Lattner0851b4f2006-11-15 19:55:13 +00001042 // LDU/STU use reg+imm*4, others use reg+imm.
1043 if (VT != MVT::i64) {
1044 // reg + imm
1045 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1046 return false;
1047 } else {
1048 // reg + imm * 4.
1049 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1050 return false;
1051 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001052
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001053 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001054 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1055 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001056 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001057 LD->getExtensionType() == ISD::SEXTLOAD &&
1058 isa<ConstantSDNode>(Offset))
1059 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001060 }
1061
Chris Lattner4eab7142006-11-10 02:08:47 +00001062 AM = ISD::PRE_INC;
1063 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001064}
1065
1066//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001067// LowerOperation implementation
1068//===----------------------------------------------------------------------===//
1069
Scott Michelfdc40a02009-02-17 22:15:04 +00001070SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001071 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001072 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001073 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001074 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001075 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1076 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001077 // FIXME there isn't really any debug info here
1078 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00001079
1080 const TargetMachine &TM = DAG.getTarget();
Scott Michelfdc40a02009-02-17 22:15:04 +00001081
Dale Johannesende064702009-02-06 21:50:26 +00001082 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, CPI, Zero);
1083 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, CPI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001084
Chris Lattner1a635d62006-04-14 06:01:58 +00001085 // If this is a non-darwin platform, we don't support non-static relo models
1086 // yet.
1087 if (TM.getRelocationModel() == Reloc::Static ||
1088 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1089 // Generate non-pic code that has direct accesses to the constant pool.
1090 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001091 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001092 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001093
Chris Lattner35d86fe2006-07-26 21:12:04 +00001094 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001095 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001096 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001097 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001098 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001099 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001100
Dale Johannesende064702009-02-06 21:50:26 +00001101 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001102 return Lo;
1103}
1104
Dan Gohman475871a2008-07-27 21:46:04 +00001105SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001106 MVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001107 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001108 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1109 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001110 // FIXME there isn't really any debug loc here
1111 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001112
Nate Begeman37efe672006-04-22 18:53:45 +00001113 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001114
Dale Johannesende064702009-02-06 21:50:26 +00001115 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, JTI, Zero);
1116 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, JTI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001117
Nate Begeman37efe672006-04-22 18:53:45 +00001118 // If this is a non-darwin platform, we don't support non-static relo models
1119 // yet.
1120 if (TM.getRelocationModel() == Reloc::Static ||
1121 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1122 // Generate non-pic code that has direct accesses to the constant pool.
1123 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001124 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001125 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001126
Chris Lattner35d86fe2006-07-26 21:12:04 +00001127 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001128 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001129 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001130 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001131 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001132 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001133
Dale Johannesende064702009-02-06 21:50:26 +00001134 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001135 return Lo;
1136}
1137
Scott Michelfdc40a02009-02-17 22:15:04 +00001138SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001139 SelectionDAG &DAG) {
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001140 assert(0 && "TLS not implemented for PPC.");
Dan Gohman475871a2008-07-27 21:46:04 +00001141 return SDValue(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001142}
1143
Scott Michelfdc40a02009-02-17 22:15:04 +00001144SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Evan Chengee5c2b82009-01-16 22:57:32 +00001145 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001146 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001147 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1148 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +00001149 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Dan Gohman475871a2008-07-27 21:46:04 +00001150 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001151 // FIXME there isn't really any debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001152 DebugLoc dl = GSDN->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001153
Chris Lattner1a635d62006-04-14 06:01:58 +00001154 const TargetMachine &TM = DAG.getTarget();
1155
Dale Johannesen33c960f2009-02-04 20:06:27 +00001156 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, GA, Zero);
1157 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, GA, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001158
Chris Lattner1a635d62006-04-14 06:01:58 +00001159 // If this is a non-darwin platform, we don't support non-static relo models
1160 // yet.
1161 if (TM.getRelocationModel() == Reloc::Static ||
1162 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1163 // Generate non-pic code that has direct accesses to globals.
1164 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen33c960f2009-02-04 20:06:27 +00001165 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001166 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001167
Chris Lattner35d86fe2006-07-26 21:12:04 +00001168 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001169 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen33c960f2009-02-04 20:06:27 +00001170 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001171 DAG.getNode(PPCISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001172 DebugLoc::getUnknownLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001173 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001174
Dale Johannesen33c960f2009-02-04 20:06:27 +00001175 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Scott Michelfdc40a02009-02-17 22:15:04 +00001176
Chris Lattner57fc62c2006-12-11 23:22:45 +00001177 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001178 return Lo;
Scott Michelfdc40a02009-02-17 22:15:04 +00001179
Chris Lattner1a635d62006-04-14 06:01:58 +00001180 // If the global is weak or external, we have to go through the lazy
1181 // resolution stub.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001182 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001183}
1184
Dan Gohman475871a2008-07-27 21:46:04 +00001185SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001186 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001187 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001188
Chris Lattner1a635d62006-04-14 06:01:58 +00001189 // If we're comparing for equality to zero, expose the fact that this is
1190 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1191 // fold the new nodes.
1192 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1193 if (C->isNullValue() && CC == ISD::SETEQ) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001194 MVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001195 SDValue Zext = Op.getOperand(0);
Duncan Sands8e4eb092008-06-08 20:54:56 +00001196 if (VT.bitsLT(MVT::i32)) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001197 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001198 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001199 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001200 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001201 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1202 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00001203 DAG.getConstant(Log2b, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001204 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001205 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001206 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001207 // optimized. FIXME: revisit this when we can custom lower all setcc
1208 // optimizations.
1209 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001210 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001211 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001212
Chris Lattner1a635d62006-04-14 06:01:58 +00001213 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001214 // by xor'ing the rhs with the lhs, which is faster than setting a
1215 // condition register, reading it back out, and masking the correct bit. The
1216 // normal approach here uses sub to do this instead of xor. Using xor exposes
1217 // the result to other bit-twiddling opportunities.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001218 MVT LHSVT = Op.getOperand(0).getValueType();
1219 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1220 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001221 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001222 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001223 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001224 }
Dan Gohman475871a2008-07-27 21:46:04 +00001225 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001226}
1227
Dan Gohman475871a2008-07-27 21:46:04 +00001228SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001229 int VarArgsFrameIndex,
1230 int VarArgsStackOffset,
1231 unsigned VarArgsNumGPR,
1232 unsigned VarArgsNumFPR,
1233 const PPCSubtarget &Subtarget) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001234
Nicolas Geoffray01119992007-04-03 13:59:52 +00001235 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
Dan Gohman475871a2008-07-27 21:46:04 +00001236 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001237}
1238
Bill Wendling77959322008-09-17 00:30:57 +00001239SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
1240 SDValue Chain = Op.getOperand(0);
1241 SDValue Trmp = Op.getOperand(1); // trampoline
1242 SDValue FPtr = Op.getOperand(2); // nested function
1243 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001244 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001245
1246 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1247 bool isPPC64 = (PtrVT == MVT::i64);
1248 const Type *IntPtrTy =
1249 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType();
1250
Scott Michelfdc40a02009-02-17 22:15:04 +00001251 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001252 TargetLowering::ArgListEntry Entry;
1253
1254 Entry.Ty = IntPtrTy;
1255 Entry.Node = Trmp; Args.push_back(Entry);
1256
1257 // TrampSize == (isPPC64 ? 48 : 40);
1258 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
1259 isPPC64 ? MVT::i64 : MVT::i32);
1260 Args.push_back(Entry);
1261
1262 Entry.Node = FPtr; Args.push_back(Entry);
1263 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001264
Bill Wendling77959322008-09-17 00:30:57 +00001265 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1266 std::pair<SDValue, SDValue> CallResult =
1267 LowerCallTo(Chain, Op.getValueType().getTypeForMVT(), false, false,
Dale Johannesen86098bd2008-09-26 19:31:26 +00001268 false, false, CallingConv::C, false,
Bill Wendling77959322008-09-17 00:30:57 +00001269 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001270 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001271
1272 SDValue Ops[] =
1273 { CallResult.first, CallResult.second };
1274
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001275 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001276}
1277
Dan Gohman475871a2008-07-27 21:46:04 +00001278SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bill Wendling77959322008-09-17 00:30:57 +00001279 int VarArgsFrameIndex,
1280 int VarArgsStackOffset,
1281 unsigned VarArgsNumGPR,
1282 unsigned VarArgsNumFPR,
1283 const PPCSubtarget &Subtarget) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001284 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001285
1286 if (Subtarget.isMachoABI()) {
1287 // vastart just stores the address of the VarArgsFrameIndex slot into the
1288 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001289 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001290 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001291 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001292 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001293 }
1294
1295 // For ELF 32 ABI we follow the layout of the va_list struct.
1296 // We suppose the given va_list is already allocated.
1297 //
1298 // typedef struct {
1299 // char gpr; /* index into the array of 8 GPRs
1300 // * stored in the register save area
1301 // * gpr=0 corresponds to r3,
1302 // * gpr=1 to r4, etc.
1303 // */
1304 // char fpr; /* index into the array of 8 FPRs
1305 // * stored in the register save area
1306 // * fpr=0 corresponds to f1,
1307 // * fpr=1 to f2, etc.
1308 // */
1309 // char *overflow_arg_area;
1310 // /* location on stack that holds
1311 // * the next overflow argument
1312 // */
1313 // char *reg_save_area;
1314 // /* where r3:r10 and f1:f8 (if saved)
1315 // * are stored
1316 // */
1317 // } va_list[1];
1318
1319
Dan Gohman475871a2008-07-27 21:46:04 +00001320 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1321 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001322
Nicolas Geoffray01119992007-04-03 13:59:52 +00001323
Duncan Sands83ec4b62008-06-06 12:08:01 +00001324 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001325
Dan Gohman475871a2008-07-27 21:46:04 +00001326 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1327 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001328
Duncan Sands83ec4b62008-06-06 12:08:01 +00001329 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001330 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001331
Duncan Sands83ec4b62008-06-06 12:08:01 +00001332 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001333 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001334
1335 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001336 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001337
Dan Gohman69de1932008-02-06 22:27:42 +00001338 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001339
Nicolas Geoffray01119992007-04-03 13:59:52 +00001340 // Store first byte : number of int regs
Dale Johannesen33c960f2009-02-04 20:06:27 +00001341 SDValue firstStore = DAG.getStore(Op.getOperand(0), dl, ArgGPR,
Dan Gohman69de1932008-02-06 22:27:42 +00001342 Op.getOperand(1), SV, 0);
1343 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001344 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001345 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001346
Nicolas Geoffray01119992007-04-03 13:59:52 +00001347 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001348 SDValue secondStore =
Dale Johannesen33c960f2009-02-04 20:06:27 +00001349 DAG.getStore(firstStore, dl, ArgFPR, nextPtr, SV, nextOffset);
Dan Gohman69de1932008-02-06 22:27:42 +00001350 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001351 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001352
Nicolas Geoffray01119992007-04-03 13:59:52 +00001353 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001354 SDValue thirdStore =
Dale Johannesen33c960f2009-02-04 20:06:27 +00001355 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, SV, nextOffset);
Dan Gohman69de1932008-02-06 22:27:42 +00001356 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001357 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001358
1359 // Store third word : arguments given in registers
Dale Johannesen33c960f2009-02-04 20:06:27 +00001360 return DAG.getStore(thirdStore, dl, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001361
Chris Lattner1a635d62006-04-14 06:01:58 +00001362}
1363
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001364#include "PPCGenCallingConv.inc"
1365
Chris Lattner9f0bc652007-02-25 05:34:32 +00001366/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1367/// depending on which subtarget is selected.
1368static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1369 if (Subtarget.isMachoABI()) {
1370 static const unsigned FPR[] = {
1371 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1372 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1373 };
1374 return FPR;
1375 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001376
1377
Chris Lattner9f0bc652007-02-25 05:34:32 +00001378 static const unsigned FPR[] = {
1379 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001380 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001381 };
1382 return FPR;
1383}
1384
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001385/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1386/// the stack.
Dan Gohman095cc292008-09-13 01:54:27 +00001387static unsigned CalculateStackSlotSize(SDValue Arg, ISD::ArgFlagsTy Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001388 bool isVarArg, unsigned PtrByteSize) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001389 MVT ArgVT = Arg.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001390 unsigned ArgSize =ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001391 if (Flags.isByVal())
1392 ArgSize = Flags.getByValSize();
1393 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1394
1395 return ArgSize;
1396}
1397
Dan Gohman475871a2008-07-27 21:46:04 +00001398SDValue
Scott Michelfdc40a02009-02-17 22:15:04 +00001399PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001400 SelectionDAG &DAG,
1401 int &VarArgsFrameIndex,
1402 int &VarArgsStackOffset,
1403 unsigned &VarArgsNumGPR,
1404 unsigned &VarArgsNumFPR,
1405 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001406 // TODO: add description of PPC stack frame format, or at least some docs.
1407 //
1408 MachineFunction &MF = DAG.getMachineFunction();
1409 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001410 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001411 SmallVector<SDValue, 8> ArgValues;
1412 SDValue Root = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001413 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue() != 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001414 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001415
Duncan Sands83ec4b62008-06-06 12:08:01 +00001416 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001417 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001418 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001419 bool isELF32_ABI = Subtarget.isELF32_ABI();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001420 // Potential tail calls could cause overwriting of argument stack slots.
1421 unsigned CC = MF.getFunction()->getCallingConv();
1422 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001423 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001424
Chris Lattner9f0bc652007-02-25 05:34:32 +00001425 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001426 // Area that is at least reserved in caller of this function.
1427 unsigned MinReservedArea = ArgOffset;
1428
Chris Lattnerc91a4752006-06-26 22:48:35 +00001429 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001430 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1431 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1432 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001433 static const unsigned GPR_64[] = { // 64-bit registers.
1434 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1435 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1436 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001437
Chris Lattner9f0bc652007-02-25 05:34:32 +00001438 static const unsigned *FPR = GetFPR(Subtarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00001439
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001440 static const unsigned VR[] = {
1441 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1442 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1443 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001444
Owen Anderson718cb662007-09-07 04:06:50 +00001445 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001446 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001447 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001448
1449 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001450
Chris Lattnerc91a4752006-06-26 22:48:35 +00001451 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001452
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001453 // In 32-bit non-varargs functions, the stack space for vectors is after the
1454 // stack space for non-vectors. We do not use this space unless we have
1455 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001456 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001457 // that out...for the pathological case, compute VecArgOffset as the
1458 // start of the vector parameter area. Computing VecArgOffset is the
1459 // entire point of the following loop.
1460 // Altivec is not mentioned in the ppc32 Elf Supplement, so I'm not trying
1461 // to handle Elf here.
1462 unsigned VecArgOffset = ArgOffset;
1463 if (!isVarArg && !isPPC64) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001464 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues()-1; ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001465 ++ArgNo) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001466 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1467 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001468 ISD::ArgFlagsTy Flags =
1469 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001470
Duncan Sands276dcbd2008-03-21 09:14:45 +00001471 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001472 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001473 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001474 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001475 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1476 VecArgOffset += ArgSize;
1477 continue;
1478 }
1479
Duncan Sands83ec4b62008-06-06 12:08:01 +00001480 switch(ObjectVT.getSimpleVT()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001481 default: assert(0 && "Unhandled argument type!");
1482 case MVT::i32:
1483 case MVT::f32:
1484 VecArgOffset += isPPC64 ? 8 : 4;
1485 break;
1486 case MVT::i64: // PPC64
1487 case MVT::f64:
1488 VecArgOffset += 8;
1489 break;
1490 case MVT::v4f32:
1491 case MVT::v4i32:
1492 case MVT::v8i16:
1493 case MVT::v16i8:
1494 // Nothing to do, we're only looking at Nonvector args here.
1495 break;
1496 }
1497 }
1498 }
1499 // We've found where the vector parameter area in memory is. Skip the
1500 // first 12 parameters; these don't use that memory.
1501 VecArgOffset = ((VecArgOffset+15)/16)*16;
1502 VecArgOffset += 12*16;
1503
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001504 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001505 // entry to a function on PPC, the arguments start after the linkage area,
1506 // although the first ones are often in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00001507 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001508 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001509 // represented with two words (long long or double) must be copied to an
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001510 // even GPR_idx value or to an even ArgOffset value.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001511
Dan Gohman475871a2008-07-27 21:46:04 +00001512 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001513 unsigned nAltivecParamsAtEnd = 0;
Gabor Greif93c53e52008-08-31 15:37:04 +00001514 for (unsigned ArgNo = 0, e = Op.getNode()->getNumValues() - 1;
1515 ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001516 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001517 bool needsLoad = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001518 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1519 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001520 unsigned ArgSize = ObjSize;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001521 ISD::ArgFlagsTy Flags =
1522 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001523 // See if next argument requires stack alignment in ELF
Scott Michelfdc40a02009-02-17 22:15:04 +00001524 bool Align = Flags.isSplit();
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001525
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001526 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001527
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001528 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
1529 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1530 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
1531 if (isVarArg || isPPC64) {
1532 MinReservedArea = ((MinReservedArea+15)/16)*16;
1533 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001534 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001535 isVarArg,
1536 PtrByteSize);
1537 } else nAltivecParamsAtEnd++;
1538 } else
1539 // Calculate min reserved area.
1540 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
Dan Gohman095cc292008-09-13 01:54:27 +00001541 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001542 isVarArg,
1543 PtrByteSize);
1544
Dale Johannesen8419dd62008-03-07 20:27:40 +00001545 // FIXME alignment for ELF may not be right
1546 // FIXME the codegen can be much improved in some cases.
1547 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001548 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001549 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001550 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001551 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001552 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001553 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001554 // Objects of size 1 and 2 are right justified, everything else is
1555 // left justified. This means the memory address is adjusted forwards.
1556 if (ObjSize==1 || ObjSize==2) {
1557 CurArgOffset = CurArgOffset + (4 - ObjSize);
1558 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001559 // The value of the object is its address.
1560 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001561 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001562 ArgValues.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001563 if (ObjSize==1 || ObjSize==2) {
1564 if (GPR_idx != Num_GPR_Regs) {
1565 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1566 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001567 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001568 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Dale Johannesen7f96f392008-03-08 01:41:42 +00001569 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1570 MemOps.push_back(Store);
1571 ++GPR_idx;
1572 if (isMachoABI) ArgOffset += PtrByteSize;
1573 } else {
1574 ArgOffset += PtrByteSize;
1575 }
1576 continue;
1577 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001578 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1579 // Store whatever pieces of the object are in registers
1580 // to memory. ArgVal will be address of the beginning of
1581 // the object.
1582 if (GPR_idx != Num_GPR_Regs) {
1583 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1584 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1585 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001586 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001587 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1588 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001589 MemOps.push_back(Store);
1590 ++GPR_idx;
1591 if (isMachoABI) ArgOffset += PtrByteSize;
1592 } else {
1593 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1594 break;
1595 }
1596 }
1597 continue;
1598 }
1599
Duncan Sands83ec4b62008-06-06 12:08:01 +00001600 switch (ObjectVT.getSimpleVT()) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001601 default: assert(0 && "Unhandled argument type!");
1602 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001603 if (!isPPC64) {
1604 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001605 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001606
1607 if (GPR_idx != Num_GPR_Regs) {
1608 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1609 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001610 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001611 ++GPR_idx;
1612 } else {
1613 needsLoad = true;
1614 ArgSize = PtrByteSize;
1615 }
1616 // Stack align in ELF
Scott Michelfdc40a02009-02-17 22:15:04 +00001617 if (needsLoad && Align && isELF32_ABI)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001618 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1619 // All int arguments reserve stack space in Macho ABI.
1620 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1621 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001622 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001623 // FALLTHROUGH
Chris Lattner9f0bc652007-02-25 05:34:32 +00001624 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001625 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001626 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1627 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001628 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001629
1630 if (ObjectVT == MVT::i32) {
1631 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1632 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001633 if (Flags.isSExt())
Dale Johannesen39355f92009-02-04 02:34:38 +00001634 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001635 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001636 else if (Flags.isZExt())
Dale Johannesen39355f92009-02-04 02:34:38 +00001637 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001638 DAG.getValueType(ObjectVT));
1639
Dale Johannesen39355f92009-02-04 02:34:38 +00001640 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001641 }
1642
Chris Lattnerc91a4752006-06-26 22:48:35 +00001643 ++GPR_idx;
1644 } else {
1645 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001646 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001647 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001648 // All int arguments reserve stack space in Macho ABI.
1649 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001650 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00001651
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001652 case MVT::f32:
1653 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001654 // Every 4 bytes of argument space consumes one of the GPRs available for
1655 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001656 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001657 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001658 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001659 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001660 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001661 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001662 unsigned VReg;
1663 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001664 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001665 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001666 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1667 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001668 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001669 ++FPR_idx;
1670 } else {
1671 needsLoad = true;
1672 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001673
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001674 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001675 if (needsLoad && Align && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001676 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001677 // All FP arguments reserve stack space in Macho ABI.
1678 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001679 break;
1680 case MVT::v4f32:
1681 case MVT::v4i32:
1682 case MVT::v8i16:
1683 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001684 // Note that vector arguments in registers don't reserve stack space,
1685 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001686 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001687 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1688 RegInfo.addLiveIn(VR[VR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001689 ArgVal = DAG.getCopyFromReg(Root, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001690 if (isVarArg) {
1691 while ((ArgOffset % 16) != 0) {
1692 ArgOffset += PtrByteSize;
1693 if (GPR_idx != Num_GPR_Regs)
1694 GPR_idx++;
1695 }
1696 ArgOffset += 16;
1697 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1698 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001699 ++VR_idx;
1700 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001701 if (!isVarArg && !isPPC64) {
1702 // Vectors go after all the nonvectors.
1703 CurArgOffset = VecArgOffset;
1704 VecArgOffset += 16;
1705 } else {
1706 // Vectors are aligned.
1707 ArgOffset = ((ArgOffset+15)/16)*16;
1708 CurArgOffset = ArgOffset;
1709 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00001710 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001711 needsLoad = true;
1712 }
1713 break;
1714 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001715
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001716 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001717 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001718 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001719 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001720 CurArgOffset + (ArgSize - ObjSize),
1721 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001722 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001723 ArgVal = DAG.getLoad(ObjectVT, dl, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001724 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001725
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001726 ArgValues.push_back(ArgVal);
1727 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001728
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001729 // Set the size that is at least reserved in caller of this function. Tail
1730 // call optimized function's reserved stack space needs to be aligned so that
1731 // taking the difference between two stack areas will result in an aligned
1732 // stack.
1733 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1734 // Add the Altivec parameters at the end, if needed.
1735 if (nAltivecParamsAtEnd) {
1736 MinReservedArea = ((MinReservedArea+15)/16)*16;
1737 MinReservedArea += 16*nAltivecParamsAtEnd;
1738 }
1739 MinReservedArea =
1740 std::max(MinReservedArea,
1741 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1742 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1743 getStackAlignment();
1744 unsigned AlignMask = TargetAlign-1;
1745 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1746 FI->setMinReservedArea(MinReservedArea);
1747
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001748 // If the function takes variable number of arguments, make a frame index for
1749 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001750 if (isVarArg) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001751
Nicolas Geoffray01119992007-04-03 13:59:52 +00001752 int depth;
1753 if (isELF32_ABI) {
1754 VarArgsNumGPR = GPR_idx;
1755 VarArgsNumFPR = FPR_idx;
Scott Michelfdc40a02009-02-17 22:15:04 +00001756
Nicolas Geoffray01119992007-04-03 13:59:52 +00001757 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1758 // pointer.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001759 depth = -(Num_GPR_Regs * PtrVT.getSizeInBits()/8 +
1760 Num_FPR_Regs * MVT(MVT::f64).getSizeInBits()/8 +
1761 PtrVT.getSizeInBits()/8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001762
Duncan Sands83ec4b62008-06-06 12:08:01 +00001763 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001764 ArgOffset);
1765
1766 }
1767 else
1768 depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00001769
Duncan Sands83ec4b62008-06-06 12:08:01 +00001770 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001771 depth);
Dan Gohman475871a2008-07-27 21:46:04 +00001772 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001773
Nicolas Geoffray01119992007-04-03 13:59:52 +00001774 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1775 // stored to the VarArgsFrameIndex on the stack.
1776 if (isELF32_ABI) {
1777 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001778 SDValue Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001779 SDValue Store = DAG.getStore(Root, dl, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001780 MemOps.push_back(Store);
1781 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001782 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001783 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001784 }
1785 }
1786
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001787 // If this function is vararg, store any remaining integer argument regs
1788 // to their spots on the stack so that they may be loaded by deferencing the
1789 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001790 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001791 unsigned VReg;
1792 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001793 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001794 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001795 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001796
Chris Lattner84bc5422007-12-31 04:13:23 +00001797 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001798 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, PtrVT);
1799 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001800 MemOps.push_back(Store);
1801 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001802 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001803 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001804 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001805
1806 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1807 // on the stack.
1808 if (isELF32_ABI) {
1809 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001810 SDValue Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
Dale Johannesen39355f92009-02-04 02:34:38 +00001811 SDValue Store = DAG.getStore(Root, dl, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001812 MemOps.push_back(Store);
1813 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001814 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001815 PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001816 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001817 }
1818
1819 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1820 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001821 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001822
Chris Lattner84bc5422007-12-31 04:13:23 +00001823 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dale Johannesen39355f92009-02-04 02:34:38 +00001824 SDValue Val = DAG.getCopyFromReg(Root, dl, VReg, MVT::f64);
1825 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001826 MemOps.push_back(Store);
1827 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001828 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001829 PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00001830 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001831 }
1832 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001833 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001834
Dale Johannesen8419dd62008-03-07 20:27:40 +00001835 if (!MemOps.empty())
Scott Michelfdc40a02009-02-17 22:15:04 +00001836 Root = DAG.getNode(ISD::TokenFactor, dl,
Dale Johannesen39355f92009-02-04 02:34:38 +00001837 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00001838
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001839 ArgValues.push_back(Root);
Scott Michelfdc40a02009-02-17 22:15:04 +00001840
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001841 // Return the new list of results.
Dale Johannesen39355f92009-02-04 02:34:38 +00001842 return DAG.getNode(ISD::MERGE_VALUES, dl, Op.getNode()->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00001843 &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001844}
1845
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001846/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
1847/// linkage area.
1848static unsigned
1849CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
1850 bool isPPC64,
1851 bool isMachoABI,
1852 bool isVarArg,
1853 unsigned CC,
Dan Gohman095cc292008-09-13 01:54:27 +00001854 CallSDNode *TheCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001855 unsigned &nAltivecParamsAtEnd) {
1856 // Count how many bytes are to be pushed on the stack, including the linkage
1857 // area, and parameter passing area. We start with 24/48 bytes, which is
1858 // prereserved space for [SP][CR][LR][3 x unused].
1859 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Dan Gohman095cc292008-09-13 01:54:27 +00001860 unsigned NumOps = TheCall->getNumArgs();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001861 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1862
1863 // Add up all the space actually used.
1864 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
1865 // they all go in registers, but we must reserve stack space for them for
1866 // possible use by the caller. In varargs or 64-bit calls, parameters are
1867 // assigned stack space in order, with padding so Altivec parameters are
1868 // 16-byte aligned.
1869 nAltivecParamsAtEnd = 0;
1870 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00001871 SDValue Arg = TheCall->getArg(i);
1872 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001873 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001874 // Varargs Altivec parameters are padded to a 16 byte boundary.
1875 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1876 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
1877 if (!isVarArg && !isPPC64) {
1878 // Non-varargs Altivec parameters go after all the non-Altivec
1879 // parameters; handle those later so we know how much padding we need.
1880 nAltivecParamsAtEnd++;
1881 continue;
1882 }
1883 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
1884 NumBytes = ((NumBytes+15)/16)*16;
1885 }
Dan Gohman095cc292008-09-13 01:54:27 +00001886 NumBytes += CalculateStackSlotSize(Arg, Flags, isVarArg, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001887 }
1888
1889 // Allow for Altivec parameters at the end, if needed.
1890 if (nAltivecParamsAtEnd) {
1891 NumBytes = ((NumBytes+15)/16)*16;
1892 NumBytes += 16*nAltivecParamsAtEnd;
1893 }
1894
1895 // The prolog code of the callee may store up to 8 GPR argument registers to
1896 // the stack, allowing va_start to index over them in memory if its varargs.
1897 // Because we cannot tell if this is needed on the caller side, we have to
1898 // conservatively assume that it is needed. As such, make sure we have at
1899 // least enough stack space for the caller to store the 8 GPRs.
1900 NumBytes = std::max(NumBytes,
1901 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1902
1903 // Tail call needs the stack to be aligned.
1904 if (CC==CallingConv::Fast && PerformTailCallOpt) {
1905 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1906 getStackAlignment();
1907 unsigned AlignMask = TargetAlign-1;
1908 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
1909 }
1910
1911 return NumBytes;
1912}
1913
1914/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
1915/// adjusted to accomodate the arguments for the tailcall.
1916static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
1917 unsigned ParamSize) {
1918
1919 if (!IsTailCall) return 0;
1920
1921 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
1922 unsigned CallerMinReservedArea = FI->getMinReservedArea();
1923 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
1924 // Remember only if the new adjustement is bigger.
1925 if (SPDiff < FI->getTailCallSPDelta())
1926 FI->setTailCallSPDelta(SPDiff);
1927
1928 return SPDiff;
1929}
1930
1931/// IsEligibleForTailCallElimination - Check to see whether the next instruction
1932/// following the call is a return. A function is eligible if caller/callee
1933/// calling conventions match, currently only fastcc supports tail calls, and
1934/// the function CALL is immediatly followed by a RET.
1935bool
Dan Gohman095cc292008-09-13 01:54:27 +00001936PPCTargetLowering::IsEligibleForTailCallOptimization(CallSDNode *TheCall,
Dan Gohman475871a2008-07-27 21:46:04 +00001937 SDValue Ret,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001938 SelectionDAG& DAG) const {
1939 // Variable argument functions are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00001940 if (!PerformTailCallOpt || TheCall->isVarArg())
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001941 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001942
Dan Gohman095cc292008-09-13 01:54:27 +00001943 if (CheckTailCallReturnConstraints(TheCall, Ret)) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001944 MachineFunction &MF = DAG.getMachineFunction();
1945 unsigned CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman095cc292008-09-13 01:54:27 +00001946 unsigned CalleeCC = TheCall->getCallingConv();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001947 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1948 // Functions containing by val parameters are not supported.
Dan Gohman095cc292008-09-13 01:54:27 +00001949 for (unsigned i = 0; i != TheCall->getNumArgs(); i++) {
1950 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001951 if (Flags.isByVal()) return false;
1952 }
1953
Dan Gohman095cc292008-09-13 01:54:27 +00001954 SDValue Callee = TheCall->getCallee();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001955 // Non PIC/GOT tail calls are supported.
1956 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1957 return true;
1958
1959 // At the moment we can only do local tail calls (in same module, hidden
1960 // or protected) if we are generating PIC.
1961 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1962 return G->getGlobal()->hasHiddenVisibility()
1963 || G->getGlobal()->hasProtectedVisibility();
1964 }
1965 }
1966
1967 return false;
1968}
1969
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001970/// isCallCompatibleAddress - Return the immediate to use if the specified
1971/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00001972static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001973 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1974 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001975
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001976 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001977 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1978 (Addr << 6 >> 6) != Addr)
1979 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00001980
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001981 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00001982 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001983}
1984
Dan Gohman844731a2008-05-13 00:00:25 +00001985namespace {
1986
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001987struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00001988 SDValue Arg;
1989 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001990 int FrameIdx;
1991
1992 TailCallArgumentInfo() : FrameIdx(0) {}
1993};
1994
Dan Gohman844731a2008-05-13 00:00:25 +00001995}
1996
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001997/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
1998static void
1999StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00002000 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002001 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002002 SmallVector<SDValue, 8> &MemOpChains,
2003 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002004 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002005 SDValue Arg = TailCallArgs[i].Arg;
2006 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002007 int FI = TailCallArgs[i].FrameIdx;
2008 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002009 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00002010 PseudoSourceValue::getFixedStack(FI),
2011 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002012 }
2013}
2014
2015/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2016/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002017static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002018 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002019 SDValue Chain,
2020 SDValue OldRetAddr,
2021 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002022 int SPDiff,
2023 bool isPPC64,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002024 bool isMachoABI,
2025 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002026 if (SPDiff) {
2027 // Calculate the new stack slot for the return address.
2028 int SlotSize = isPPC64 ? 8 : 4;
2029 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
2030 isMachoABI);
2031 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
2032 NewRetAddrLoc);
2033 int NewFPLoc = SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
2034 isMachoABI);
2035 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
2036
Duncan Sands83ec4b62008-06-06 12:08:01 +00002037 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002038 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002039 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002040 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002041 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002042 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00002043 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002044 }
2045 return Chain;
2046}
2047
2048/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2049/// the position of the argument.
2050static void
2051CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002052 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002053 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2054 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002055 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002056 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002057 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002058 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002059 TailCallArgumentInfo Info;
2060 Info.Arg = Arg;
2061 Info.FrameIdxOp = FIN;
2062 Info.FrameIdx = FI;
2063 TailCallArguments.push_back(Info);
2064}
2065
2066/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2067/// stack slot. Returns the chain as result and the loaded frame pointers in
2068/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002069SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002070 int SPDiff,
2071 SDValue Chain,
2072 SDValue &LROpOut,
2073 SDValue &FPOpOut,
2074 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002075 if (SPDiff) {
2076 // Load the LR and FP stack slot for later adjusting.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002077 MVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002078 LROpOut = getReturnAddrFrameIndex(DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002079 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002080 Chain = SDValue(LROpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002081 FPOpOut = getFramePointerFrameIndex(DAG);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002082 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002083 Chain = SDValue(FPOpOut.getNode(), 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002084 }
2085 return Chain;
2086}
2087
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002088/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002089/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002090/// specified by the specific parameter attribute. The copy will be passed as
2091/// a byval function parameter.
2092/// Sometimes what we are copying is the end of a larger object, the part that
2093/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002094static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002095CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002096 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002097 unsigned Size, DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00002098 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002099 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
2100 false, NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002101}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002102
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002103/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2104/// tail calls.
2105static void
Dan Gohman475871a2008-07-27 21:46:04 +00002106LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2107 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002108 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002109 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002110 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments,
2111 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002112 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002113 if (!isTailCall) {
2114 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002115 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002116 if (isPPC64)
2117 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2118 else
2119 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002120 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002121 DAG.getConstant(ArgOffset, PtrVT));
2122 }
Dale Johannesen33c960f2009-02-04 20:06:27 +00002123 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002124 // Calculate and remember argument location.
2125 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2126 TailCallArguments);
2127}
2128
Dan Gohman475871a2008-07-27 21:46:04 +00002129SDValue PPCTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG,
Dan Gohman7925ed02008-03-19 21:39:28 +00002130 const PPCSubtarget &Subtarget,
2131 TargetMachine &TM) {
Dan Gohman095cc292008-09-13 01:54:27 +00002132 CallSDNode *TheCall = cast<CallSDNode>(Op.getNode());
2133 SDValue Chain = TheCall->getChain();
2134 bool isVarArg = TheCall->isVarArg();
2135 unsigned CC = TheCall->getCallingConv();
2136 bool isTailCall = TheCall->isTailCall()
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002137 && CC == CallingConv::Fast && PerformTailCallOpt;
Dan Gohman095cc292008-09-13 01:54:27 +00002138 SDValue Callee = TheCall->getCallee();
2139 unsigned NumOps = TheCall->getNumArgs();
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002140 DebugLoc dl = TheCall->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00002141
Chris Lattner9f0bc652007-02-25 05:34:32 +00002142 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002143 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00002144
Duncan Sands83ec4b62008-06-06 12:08:01 +00002145 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattnerc91a4752006-06-26 22:48:35 +00002146 bool isPPC64 = PtrVT == MVT::i64;
2147 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002148
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002149 MachineFunction &MF = DAG.getMachineFunction();
2150
Chris Lattnerabde4602006-05-16 22:56:08 +00002151 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
2152 // SelectExpr to use to put the arguments in the appropriate registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002153 std::vector<SDValue> args_to_use;
Scott Michelfdc40a02009-02-17 22:15:04 +00002154
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002155 // Mark this function as potentially containing a function that contains a
2156 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2157 // and restoring the callers stack pointer in this functions epilog. This is
2158 // done because by tail calling the called function might overwrite the value
2159 // in this function's (MF) stack pointer stack slot 0(SP).
2160 if (PerformTailCallOpt && CC==CallingConv::Fast)
2161 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2162
2163 unsigned nAltivecParamsAtEnd = 0;
2164
Chris Lattnerabde4602006-05-16 22:56:08 +00002165 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002166 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002167 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002168 unsigned NumBytes =
2169 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isMachoABI, isVarArg, CC,
Dan Gohman095cc292008-09-13 01:54:27 +00002170 TheCall, nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002171
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002172 // Calculate by how many bytes the stack has to be adjusted in case of tail
2173 // call optimization.
2174 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00002175
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002176 // Adjust the stack pointer for the new arguments...
2177 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002178 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002179 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002180
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002181 // Load the return address and frame pointer so it can be move somewhere else
2182 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002183 SDValue LROp, FPOp;
Dale Johannesen33c960f2009-02-04 20:06:27 +00002184 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002185
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002186 // Set up a copy of the stack pointer for use loading and storing any
2187 // arguments that may not fit in the registers available for argument
2188 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002189 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002190 if (isPPC64)
2191 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2192 else
2193 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00002194
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002195 // Figure out which arguments are going to go in registers, and which in
2196 // memory. Also, if this is a vararg function, floating point operations
2197 // must be stored to our stack, and loaded into integer regs as well, if
2198 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002199 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002200 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002201
Chris Lattnerc91a4752006-06-26 22:48:35 +00002202 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002203 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2204 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2205 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002206 static const unsigned GPR_64[] = { // 64-bit registers.
2207 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2208 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2209 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00002210 static const unsigned *FPR = GetFPR(Subtarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00002211
Chris Lattner9a2a4972006-05-17 06:01:33 +00002212 static const unsigned VR[] = {
2213 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2214 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2215 };
Owen Anderson718cb662007-09-07 04:06:50 +00002216 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00002217 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00002218 const unsigned NumVRs = array_lengthof( VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00002219
Chris Lattnerc91a4752006-06-26 22:48:35 +00002220 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2221
Dan Gohman475871a2008-07-27 21:46:04 +00002222 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002223 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2224
Dan Gohman475871a2008-07-27 21:46:04 +00002225 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002226 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002227 bool inMem = false;
Dan Gohman095cc292008-09-13 01:54:27 +00002228 SDValue Arg = TheCall->getArg(i);
2229 ISD::ArgFlagsTy Flags = TheCall->getArgFlags(i);
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002230 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00002231 bool Align = Flags.isSplit();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002232
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002233 // PtrOff will be used to store the current argument to the stack if a
2234 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00002235 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00002236
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002237 // Stack align in ELF 32
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002238 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002239 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
2240 StackPtr.getValueType());
2241 else
2242 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
2243
Dale Johannesen39355f92009-02-04 02:34:38 +00002244 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002245
2246 // On PPC64, promote integers to 64-bit values.
2247 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00002248 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2249 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Dale Johannesen39355f92009-02-04 02:34:38 +00002250 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002251 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002252
2253 // FIXME Elf untested, what are alignment rules?
Dale Johannesen8419dd62008-03-07 20:27:40 +00002254 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002255 if (Flags.isByVal()) {
2256 unsigned Size = Flags.getByValSize();
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002257 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002258 if (Size==1 || Size==2) {
2259 // Very small objects are passed right-justified.
2260 // Everything else is passed left-justified.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002261 MVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002262 if (GPR_idx != NumGPRs) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002263 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Dale Johannesen8419dd62008-03-07 20:27:40 +00002264 NULL, 0, VT);
2265 MemOpChains.push_back(Load.getValue(1));
2266 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2267 if (isMachoABI)
2268 ArgOffset += PtrByteSize;
2269 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002270 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002271 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00002272 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00002273 CallSeqStart.getNode()->getOperand(0),
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002274 Flags, DAG, Size, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002275 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002276 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002277 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00002278 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2279 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002280 Chain = CallSeqStart = NewCallSeqStart;
2281 ArgOffset += PtrByteSize;
2282 }
2283 continue;
2284 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002285 // Copy entire object into memory. There are cases where gcc-generated
2286 // code assumes it is there, even if it could be put entirely into
2287 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00002288 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00002289 CallSeqStart.getNode()->getOperand(0),
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002290 Flags, DAG, Size, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002291 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002292 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00002293 CallSeqStart.getNode()->getOperand(1));
2294 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002295 Chain = CallSeqStart = NewCallSeqStart;
2296 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002297 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00002298 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002299 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002300 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002301 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00002302 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002303 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2304 if (isMachoABI)
2305 ArgOffset += PtrByteSize;
2306 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002307 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002308 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002309 }
2310 }
2311 continue;
2312 }
2313
Duncan Sands83ec4b62008-06-06 12:08:01 +00002314 switch (Arg.getValueType().getSimpleVT()) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002315 default: assert(0 && "Unexpected ValueType for argument!");
2316 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002317 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002318 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002319 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002320 if (GPR_idx != NumGPRs) {
2321 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002322 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002323 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2324 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002325 TailCallArguments, dl);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002326 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002327 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002328 if (inMem || isMachoABI) {
2329 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002330 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002331 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2332
2333 ArgOffset += PtrByteSize;
2334 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002335 break;
2336 case MVT::f32:
2337 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002338 if (FPR_idx != NumFPRs) {
2339 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
2340
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002341 if (isVarArg) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002342 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002343 MemOpChains.push_back(Store);
2344
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002345 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00002346 if (GPR_idx != NumGPRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002347 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002348 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002349 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2350 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002351 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00002352 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00002353 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00002354 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
2355 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002356 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002357 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2358 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00002359 }
2360 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002361 // If we have any FPRs remaining, we may also have GPRs remaining.
2362 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2363 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002364 if (isMachoABI) {
2365 if (GPR_idx != NumGPRs)
2366 ++GPR_idx;
2367 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2368 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2369 ++GPR_idx;
2370 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002371 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002372 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002373 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2374 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002375 TailCallArguments, dl);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002376 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00002377 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002378 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002379 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002380 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002381 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002382 if (isPPC64)
2383 ArgOffset += 8;
2384 else
2385 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
2386 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002387 break;
2388 case MVT::v4f32:
2389 case MVT::v4i32:
2390 case MVT::v8i16:
2391 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002392 if (isVarArg) {
2393 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00002394 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00002395 // V registers; in fact gcc does this only for arguments that are
2396 // prototyped, not for those that match the ... We do it for all
2397 // arguments, seems to work.
2398 while (ArgOffset % 16 !=0) {
2399 ArgOffset += PtrByteSize;
2400 if (GPR_idx != NumGPRs)
2401 GPR_idx++;
2402 }
2403 // We could elide this store in the case where the object fits
2404 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00002405 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00002406 DAG.getConstant(ArgOffset, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00002407 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002408 MemOpChains.push_back(Store);
2409 if (VR_idx != NumVRs) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002410 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002411 MemOpChains.push_back(Load.getValue(1));
2412 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2413 }
2414 ArgOffset += 16;
2415 for (unsigned i=0; i<16; i+=PtrByteSize) {
2416 if (GPR_idx == NumGPRs)
2417 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00002418 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00002419 DAG.getConstant(i, PtrVT));
Dale Johannesen39355f92009-02-04 02:34:38 +00002420 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002421 MemOpChains.push_back(Load.getValue(1));
2422 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2423 }
2424 break;
2425 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002426
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002427 // Non-varargs Altivec params generally go in registers, but have
2428 // stack space allocated at the end.
2429 if (VR_idx != NumVRs) {
2430 // Doesn't have GPR space allocated.
2431 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2432 } else if (nAltivecParamsAtEnd==0) {
2433 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002434 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2435 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002436 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00002437 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00002438 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002439 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00002440 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002441 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002442 // If all Altivec parameters fit in registers, as they usually do,
2443 // they get stack space following the non-Altivec parameters. We
2444 // don't track this here because nobody below needs it.
2445 // If there are more Altivec parameters than fit in registers emit
2446 // the stores here.
2447 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
2448 unsigned j = 0;
2449 // Offset is aligned; skip 1st 12 params which go in V registers.
2450 ArgOffset = ((ArgOffset+15)/16)*16;
2451 ArgOffset += 12*16;
2452 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman095cc292008-09-13 01:54:27 +00002453 SDValue Arg = TheCall->getArg(i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002454 MVT ArgType = Arg.getValueType();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002455 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
2456 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
2457 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002458 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002459 // We are emitting Altivec params in order.
2460 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2461 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002462 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002463 ArgOffset += 16;
2464 }
2465 }
2466 }
2467 }
2468
Chris Lattner9a2a4972006-05-17 06:01:33 +00002469 if (!MemOpChains.empty())
Dale Johannesen39355f92009-02-04 02:34:38 +00002470 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00002471 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00002472
Chris Lattner9a2a4972006-05-17 06:01:33 +00002473 // Build a sequence of copy-to-reg nodes chained together with token chain
2474 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00002475 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00002476 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002477 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00002478 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002479 InFlag = Chain.getValue(1);
2480 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002481
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002482 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2483 if (isVarArg && isELF32_ABI) {
Dale Johannesen39355f92009-02-04 02:34:38 +00002484 SDValue SetCR(DAG.getTargetNode(PPC::CRSET, dl, MVT::i32), 0);
2485 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002486 InFlag = Chain.getValue(1);
2487 }
2488
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002489 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2490 // might overwrite each other in case of tail call optimization.
2491 if (isTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00002492 SmallVector<SDValue, 8> MemOpChains2;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002493 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002494 InFlag = SDValue();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002495 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002496 MemOpChains2, dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002497 if (!MemOpChains2.empty())
Dale Johannesen39355f92009-02-04 02:34:38 +00002498 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002499 &MemOpChains2[0], MemOpChains2.size());
2500
2501 // Store the return address to the appropriate stack slot.
2502 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002503 isPPC64, isMachoABI, dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002504 }
2505
2506 // Emit callseq_end just before tailcall node.
2507 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002508 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2509 DAG.getIntPtrConstant(0, true), InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002510 InFlag = Chain.getValue(1);
2511 }
2512
Duncan Sands83ec4b62008-06-06 12:08:01 +00002513 std::vector<MVT> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00002514 NodeTys.push_back(MVT::Other); // Returns a chain
2515 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2516
Dan Gohman475871a2008-07-27 21:46:04 +00002517 SmallVector<SDValue, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00002518 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Scott Michelfdc40a02009-02-17 22:15:04 +00002519
Bill Wendling056292f2008-09-16 21:48:12 +00002520 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2521 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2522 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00002523 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2524 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Bill Wendling056292f2008-09-16 21:48:12 +00002525 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
2526 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002527 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2528 // If this is an absolute destination address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00002529 Callee = SDValue(Dest, 0);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002530 else {
2531 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2532 // to do the call, we can't use PPCISD::CALL.
Dan Gohman475871a2008-07-27 21:46:04 +00002533 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Dale Johannesen39355f92009-02-04 02:34:38 +00002534 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
Gabor Greif93c53e52008-08-31 15:37:04 +00002535 2 + (InFlag.getNode() != 0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002536 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00002537
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002538 // Copy the callee address into R12/X12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002539 if (isMachoABI) {
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002540 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
Dale Johannesen39355f92009-02-04 02:34:38 +00002541 Chain = DAG.getCopyToReg(Chain, dl, Reg, Callee, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002542 InFlag = Chain.getValue(1);
2543 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002544
2545 NodeTys.clear();
2546 NodeTys.push_back(MVT::Other);
2547 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002548 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002549 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Gabor Greifba36cb52008-08-28 21:40:38 +00002550 Callee.setNode(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002551 // Add CTR register as callee so a bctr can be emitted later.
2552 if (isTailCall)
2553 Ops.push_back(DAG.getRegister(PPC::CTR, getPointerTy()));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002554 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00002555
Chris Lattner4a45abf2006-06-10 01:14:28 +00002556 // If this is a direct call, pass the chain and the callee.
Gabor Greifba36cb52008-08-28 21:40:38 +00002557 if (Callee.getNode()) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002558 Ops.push_back(Chain);
2559 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002560 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002561 // If this is a tail call add stack pointer delta.
2562 if (isTailCall)
2563 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
2564
Chris Lattner4a45abf2006-06-10 01:14:28 +00002565 // Add argument registers to the end of the list so that they are known live
2566 // into the call.
2567 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michelfdc40a02009-02-17 22:15:04 +00002568 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Chris Lattner4a45abf2006-06-10 01:14:28 +00002569 RegsToPass[i].second.getValueType()));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002570
2571 // When performing tail call optimization the callee pops its arguments off
2572 // the stack. Account for this here so these bytes can be pushed back on in
2573 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2574 int BytesCalleePops =
2575 (CC==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
2576
Gabor Greifba36cb52008-08-28 21:40:38 +00002577 if (InFlag.getNode())
Chris Lattner4a45abf2006-06-10 01:14:28 +00002578 Ops.push_back(InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002579
2580 // Emit tail call.
2581 if (isTailCall) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002582 assert(InFlag.getNode() &&
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002583 "Flag must be set. Depend on flag being set in LowerRET");
Dale Johannesen39355f92009-02-04 02:34:38 +00002584 Chain = DAG.getNode(PPCISD::TAILCALL, dl,
Dan Gohman095cc292008-09-13 01:54:27 +00002585 TheCall->getVTList(), &Ops[0], Ops.size());
Gabor Greifba36cb52008-08-28 21:40:38 +00002586 return SDValue(Chain.getNode(), Op.getResNo());
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002587 }
2588
Dale Johannesen39355f92009-02-04 02:34:38 +00002589 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00002590 InFlag = Chain.getValue(1);
2591
Chris Lattnere563bbc2008-10-11 22:08:30 +00002592 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2593 DAG.getIntPtrConstant(BytesCalleePops, true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002594 InFlag);
Dan Gohman095cc292008-09-13 01:54:27 +00002595 if (TheCall->getValueType(0) != MVT::Other)
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002596 InFlag = Chain.getValue(1);
2597
Dan Gohman475871a2008-07-27 21:46:04 +00002598 SmallVector<SDValue, 16> ResultVals;
Dan Gohman7925ed02008-03-19 21:39:28 +00002599 SmallVector<CCValAssign, 16> RVLocs;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002600 unsigned CallerCC = DAG.getMachineFunction().getFunction()->getCallingConv();
2601 CCState CCInfo(CallerCC, isVarArg, TM, RVLocs);
Dan Gohman095cc292008-09-13 01:54:27 +00002602 CCInfo.AnalyzeCallResult(TheCall, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00002603
Dan Gohman7925ed02008-03-19 21:39:28 +00002604 // Copy all of the result registers out of their specified physreg.
2605 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2606 CCValAssign &VA = RVLocs[i];
Duncan Sands83ec4b62008-06-06 12:08:01 +00002607 MVT VT = VA.getValVT();
Dan Gohman7925ed02008-03-19 21:39:28 +00002608 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00002609 Chain = DAG.getCopyFromReg(Chain, dl,
Dale Johannesen39355f92009-02-04 02:34:38 +00002610 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman7925ed02008-03-19 21:39:28 +00002611 ResultVals.push_back(Chain.getValue(0));
2612 InFlag = Chain.getValue(2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002613 }
Dan Gohman7925ed02008-03-19 21:39:28 +00002614
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002615 // If the function returns void, just return the chain.
Dan Gohman7925ed02008-03-19 21:39:28 +00002616 if (RVLocs.empty())
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002617 return Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002618
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002619 // Otherwise, merge everything together with a MERGE_VALUES node.
Dan Gohman7925ed02008-03-19 21:39:28 +00002620 ResultVals.push_back(Chain);
Dale Johannesen39355f92009-02-04 02:34:38 +00002621 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl, TheCall->getVTList(),
Duncan Sandsaaffa052008-12-01 11:41:29 +00002622 &ResultVals[0], ResultVals.size());
Gabor Greif99a6cb92008-08-26 22:36:50 +00002623 return Res.getValue(Op.getResNo());
Chris Lattnerabde4602006-05-16 22:56:08 +00002624}
2625
Scott Michelfdc40a02009-02-17 22:15:04 +00002626SDValue PPCTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002627 TargetMachine &TM) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002628 SmallVector<CCValAssign, 16> RVLocs;
2629 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00002630 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Dale Johannesena05dca42009-02-04 23:02:30 +00002631 DebugLoc dl = Op.getDebugLoc();
Chris Lattner52387be2007-06-19 00:13:10 +00002632 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Gabor Greifba36cb52008-08-28 21:40:38 +00002633 CCInfo.AnalyzeReturn(Op.getNode(), RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00002634
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002635 // If this is the first return lowered for this function, add the regs to the
2636 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002637 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002638 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00002639 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002640 }
2641
Dan Gohman475871a2008-07-27 21:46:04 +00002642 SDValue Chain = Op.getOperand(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002643
2644 Chain = GetPossiblePreceedingTailCall(Chain, PPCISD::TAILCALL);
2645 if (Chain.getOpcode() == PPCISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00002646 SDValue TailCall = Chain;
2647 SDValue TargetAddress = TailCall.getOperand(1);
2648 SDValue StackAdjustment = TailCall.getOperand(2);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002649
2650 assert(((TargetAddress.getOpcode() == ISD::Register &&
2651 cast<RegisterSDNode>(TargetAddress)->getReg() == PPC::CTR) ||
Bill Wendling056292f2008-09-16 21:48:12 +00002652 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002653 TargetAddress.getOpcode() == ISD::TargetGlobalAddress ||
2654 isa<ConstantSDNode>(TargetAddress)) &&
2655 "Expecting an global address, external symbol, absolute value or register");
2656
2657 assert(StackAdjustment.getOpcode() == ISD::Constant &&
2658 "Expecting a const value");
2659
Dan Gohman475871a2008-07-27 21:46:04 +00002660 SmallVector<SDValue,8> Operands;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002661 Operands.push_back(Chain.getOperand(0));
2662 Operands.push_back(TargetAddress);
2663 Operands.push_back(StackAdjustment);
2664 // Copy registers used by the call. Last operand is a flag so it is not
2665 // copied.
2666 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
2667 Operands.push_back(Chain.getOperand(i));
2668 }
Dale Johannesena05dca42009-02-04 23:02:30 +00002669 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Operands[0],
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002670 Operands.size());
2671 }
2672
Dan Gohman475871a2008-07-27 21:46:04 +00002673 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00002674
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002675 // Copy the result values into the output registers.
2676 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2677 CCValAssign &VA = RVLocs[i];
2678 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00002679 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dale Johannesena05dca42009-02-04 23:02:30 +00002680 Op.getOperand(i*2+1), Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002681 Flag = Chain.getValue(1);
2682 }
2683
Gabor Greifba36cb52008-08-28 21:40:38 +00002684 if (Flag.getNode())
Dale Johannesena05dca42009-02-04 23:02:30 +00002685 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002686 else
Dale Johannesena05dca42009-02-04 23:02:30 +00002687 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00002688}
2689
Dan Gohman475871a2008-07-27 21:46:04 +00002690SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00002691 const PPCSubtarget &Subtarget) {
2692 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002693 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00002694
Jim Laskeyefc7e522006-12-04 22:04:42 +00002695 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002696 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00002697
2698 // Construct the stack pointer operand.
2699 bool IsPPC64 = Subtarget.isPPC64();
2700 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00002701 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002702
2703 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00002704 SDValue Chain = Op.getOperand(0);
2705 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00002706
Jim Laskeyefc7e522006-12-04 22:04:42 +00002707 // Load the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002708 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr, NULL, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00002709
Jim Laskeyefc7e522006-12-04 22:04:42 +00002710 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002711 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00002712
Jim Laskeyefc7e522006-12-04 22:04:42 +00002713 // Store the old link SP.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002714 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, NULL, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002715}
2716
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002717
2718
Dan Gohman475871a2008-07-27 21:46:04 +00002719SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002720PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002721 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002722 bool IsPPC64 = PPCSubTarget.isPPC64();
2723 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002724 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002725
2726 // Get current frame pointer save index. The users of this index will be
2727 // primarily DYNALLOC instructions.
2728 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2729 int RASI = FI->getReturnAddrSaveIndex();
2730
2731 // If the frame pointer save index hasn't been defined yet.
2732 if (!RASI) {
2733 // Find out what the fix offset of the frame pointer save area.
2734 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isMachoABI);
2735 // Allocate the frame index for frame pointer save area.
2736 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
2737 // Save the result.
2738 FI->setReturnAddrSaveIndex(RASI);
2739 }
2740 return DAG.getFrameIndex(RASI, PtrVT);
2741}
2742
Dan Gohman475871a2008-07-27 21:46:04 +00002743SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002744PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
2745 MachineFunction &MF = DAG.getMachineFunction();
2746 bool IsPPC64 = PPCSubTarget.isPPC64();
2747 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002748 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002749
2750 // Get current frame pointer save index. The users of this index will be
2751 // primarily DYNALLOC instructions.
2752 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2753 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002754
Jim Laskey2f616bf2006-11-16 22:43:37 +00002755 // If the frame pointer save index hasn't been defined yet.
2756 if (!FPSI) {
2757 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002758 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00002759
Jim Laskey2f616bf2006-11-16 22:43:37 +00002760 // Allocate the frame index for frame pointer save area.
Scott Michelfdc40a02009-02-17 22:15:04 +00002761 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002762 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00002763 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002764 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002765 return DAG.getFrameIndex(FPSI, PtrVT);
2766}
Jim Laskey2f616bf2006-11-16 22:43:37 +00002767
Dan Gohman475871a2008-07-27 21:46:04 +00002768SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002769 SelectionDAG &DAG,
2770 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002771 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00002772 SDValue Chain = Op.getOperand(0);
2773 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00002774 DebugLoc dl = Op.getDebugLoc();
2775
Jim Laskey2f616bf2006-11-16 22:43:37 +00002776 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002777 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002778 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00002779 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00002780 DAG.getConstant(0, PtrVT), Size);
2781 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00002782 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002783 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00002784 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Jim Laskey2f616bf2006-11-16 22:43:37 +00002785 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00002786 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002787}
2788
Chris Lattner1a635d62006-04-14 06:01:58 +00002789/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2790/// possible.
Dan Gohman475871a2008-07-27 21:46:04 +00002791SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002792 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002793 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
2794 !Op.getOperand(2).getValueType().isFloatingPoint())
Dan Gohman475871a2008-07-27 21:46:04 +00002795 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00002796
Chris Lattner1a635d62006-04-14 06:01:58 +00002797 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00002798
Chris Lattner1a635d62006-04-14 06:01:58 +00002799 // Cannot handle SETEQ/SETNE.
Dan Gohman475871a2008-07-27 21:46:04 +00002800 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00002801
Duncan Sands83ec4b62008-06-06 12:08:01 +00002802 MVT ResVT = Op.getValueType();
2803 MVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002804 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2805 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00002806 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00002807
Chris Lattner1a635d62006-04-14 06:01:58 +00002808 // If the RHS of the comparison is a 0.0, we don't need to do the
2809 // subtraction at all.
2810 if (isFloatingPointZero(RHS))
2811 switch (CC) {
2812 default: break; // SETUO etc aren't handled by fsel.
2813 case ISD::SETULT:
2814 case ISD::SETLT:
2815 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002816 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002817 case ISD::SETGE:
2818 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002819 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
2820 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002821 case ISD::SETUGT:
2822 case ISD::SETGT:
2823 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00002824 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002825 case ISD::SETLE:
2826 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002827 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
2828 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
2829 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002830 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002831
Dan Gohman475871a2008-07-27 21:46:04 +00002832 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002833 switch (CC) {
2834 default: break; // SETUO etc aren't handled by fsel.
2835 case ISD::SETULT:
2836 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00002837 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002838 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002839 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2840 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002841 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002842 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00002843 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002844 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002845 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2846 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002847 case ISD::SETUGT:
2848 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00002849 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002850 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002851 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2852 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00002853 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002854 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00002855 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Chris Lattner1a635d62006-04-14 06:01:58 +00002856 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
Dale Johannesende064702009-02-06 21:50:26 +00002857 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
2858 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00002859 }
Dan Gohman475871a2008-07-27 21:46:04 +00002860 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002861}
2862
Chris Lattner1f873002007-11-28 18:44:47 +00002863// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen3484c092009-02-05 22:07:54 +00002864SDValue PPCTargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG,
2865 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002866 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00002867 SDValue Src = Op.getOperand(0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002868 if (Src.getValueType() == MVT::f32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00002869 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002870
Dan Gohman475871a2008-07-27 21:46:04 +00002871 SDValue Tmp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002872 switch (Op.getValueType().getSimpleVT()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002873 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2874 case MVT::i32:
Dale Johannesen33c960f2009-02-04 20:06:27 +00002875 Tmp = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00002876 break;
2877 case MVT::i64:
Dale Johannesen33c960f2009-02-04 20:06:27 +00002878 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00002879 break;
2880 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00002881
Chris Lattner1a635d62006-04-14 06:01:58 +00002882 // Convert the FP value to an int value through memory.
Dan Gohman475871a2008-07-27 21:46:04 +00002883 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002884
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002885 // Emit a store to the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002886 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, NULL, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002887
2888 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2889 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002890 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00002891 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002892 DAG.getConstant(4, FIPtr.getValueType()));
Dale Johannesen33c960f2009-02-04 20:06:27 +00002893 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002894}
2895
Dan Gohman475871a2008-07-27 21:46:04 +00002896SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002897 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00002898 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
2899 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00002900 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00002901
Chris Lattner1a635d62006-04-14 06:01:58 +00002902 if (Op.getOperand(0).getValueType() == MVT::i64) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002903 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002904 MVT::f64, Op.getOperand(0));
2905 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
Chris Lattner1a635d62006-04-14 06:01:58 +00002906 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00002907 FP = DAG.getNode(ISD::FP_ROUND, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002908 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002909 return FP;
2910 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002911
Chris Lattner1a635d62006-04-14 06:01:58 +00002912 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2913 "Unhandled SINT_TO_FP type in custom expander!");
2914 // Since we only generate this in 64-bit mode, we can take advantage of
2915 // 64-bit registers. In particular, sign extend the input value into the
2916 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2917 // then lfd it and fcfid it.
2918 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2919 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002920 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00002921 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002922
Dale Johannesen33c960f2009-02-04 20:06:27 +00002923 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00002924 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002925
Chris Lattner1a635d62006-04-14 06:01:58 +00002926 // STD the extended value into the stack slot.
Dan Gohmana54cf172008-07-11 22:44:52 +00002927 MachineMemOperand MO(PseudoSourceValue::getFixedStack(FrameIdx),
2928 MachineMemOperand::MOStore, 0, 8, 8);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002929 SDValue Store = DAG.getNode(PPCISD::STD_32, dl, MVT::Other,
Chris Lattner1a635d62006-04-14 06:01:58 +00002930 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00002931 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00002932 // Load the value as a double.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002933 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, NULL, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00002934
Chris Lattner1a635d62006-04-14 06:01:58 +00002935 // FCFID it and return it.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002936 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
Chris Lattner1a635d62006-04-14 06:01:58 +00002937 if (Op.getValueType() == MVT::f32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00002938 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002939 return FP;
2940}
2941
Dan Gohman475871a2008-07-27 21:46:04 +00002942SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002943 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002944 /*
2945 The rounding mode is in bits 30:31 of FPSR, and has the following
2946 settings:
2947 00 Round to nearest
2948 01 Round to 0
2949 10 Round to +inf
2950 11 Round to -inf
2951
2952 FLT_ROUNDS, on the other hand, expects the following:
2953 -1 Undefined
2954 0 Round to 0
2955 1 Round to nearest
2956 2 Round to +inf
2957 3 Round to -inf
2958
2959 To perform the conversion, we do:
2960 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
2961 */
2962
2963 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002964 MVT VT = Op.getValueType();
2965 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2966 std::vector<MVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00002967 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002968
2969 // Save FP Control Word to register
2970 NodeTys.push_back(MVT::f64); // return register
2971 NodeTys.push_back(MVT::Flag); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00002972 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002973
2974 // Save FP register to stack slot
2975 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00002976 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002977 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002978 StackSlot, NULL, 0);
2979
2980 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00002981 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002982 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
2983 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, NULL, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002984
2985 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00002986 SDValue CWD1 =
Dale Johannesen33c960f2009-02-04 20:06:27 +00002987 DAG.getNode(ISD::AND, dl, MVT::i32,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002988 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00002989 SDValue CWD2 =
Dale Johannesen33c960f2009-02-04 20:06:27 +00002990 DAG.getNode(ISD::SRL, dl, MVT::i32,
2991 DAG.getNode(ISD::AND, dl, MVT::i32,
2992 DAG.getNode(ISD::XOR, dl, MVT::i32,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002993 CWD, DAG.getConstant(3, MVT::i32)),
2994 DAG.getConstant(3, MVT::i32)),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00002995 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002996
Dan Gohman475871a2008-07-27 21:46:04 +00002997 SDValue RetVal =
Dale Johannesen33c960f2009-02-04 20:06:27 +00002998 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002999
Duncan Sands83ec4b62008-06-06 12:08:01 +00003000 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003001 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003002}
3003
Dan Gohman475871a2008-07-27 21:46:04 +00003004SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003005 MVT VT = Op.getValueType();
3006 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003007 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003008 assert(Op.getNumOperands() == 3 &&
3009 VT == Op.getOperand(1).getValueType() &&
3010 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003011
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003012 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003013 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003014 SDValue Lo = Op.getOperand(0);
3015 SDValue Hi = Op.getOperand(1);
3016 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003017 MVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003018
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003019 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003020 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003021 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3022 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3023 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3024 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003025 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003026 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3027 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3028 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003029 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003030 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003031}
3032
Dan Gohman475871a2008-07-27 21:46:04 +00003033SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003034 MVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003035 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003036 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003037 assert(Op.getNumOperands() == 3 &&
3038 VT == Op.getOperand(1).getValueType() &&
3039 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003040
Dan Gohman9ed06db2008-03-07 20:36:53 +00003041 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003042 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003043 SDValue Lo = Op.getOperand(0);
3044 SDValue Hi = Op.getOperand(1);
3045 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003046 MVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003047
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003048 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003049 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003050 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3051 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3052 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3053 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003054 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003055 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3056 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3057 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003058 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003059 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003060}
3061
Dan Gohman475871a2008-07-27 21:46:04 +00003062SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003063 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003064 MVT VT = Op.getValueType();
3065 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003066 assert(Op.getNumOperands() == 3 &&
3067 VT == Op.getOperand(1).getValueType() &&
3068 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003069
Dan Gohman9ed06db2008-03-07 20:36:53 +00003070 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003071 SDValue Lo = Op.getOperand(0);
3072 SDValue Hi = Op.getOperand(1);
3073 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003074 MVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003075
Dale Johannesenf5d97892009-02-04 01:48:28 +00003076 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003077 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003078 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3079 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3080 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3081 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003082 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003083 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3084 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3085 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003086 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003087 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003088 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003089}
3090
3091//===----------------------------------------------------------------------===//
3092// Vector related lowering.
3093//
3094
Chris Lattner4a998b92006-04-17 06:00:21 +00003095/// BuildSplatI - Build a canonical splati of Val with an element size of
3096/// SplatSize. Cast the result to VT.
Dan Gohman475871a2008-07-27 21:46:04 +00003097static SDValue BuildSplatI(int Val, unsigned SplatSize, MVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003098 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003099 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003100
Duncan Sands83ec4b62008-06-06 12:08:01 +00003101 static const MVT VTys[] = { // canonical VT to use for each size.
Chris Lattner4a998b92006-04-17 06:00:21 +00003102 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
3103 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003104
Duncan Sands83ec4b62008-06-06 12:08:01 +00003105 MVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003106
Chris Lattner70fa4932006-12-01 01:45:39 +00003107 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3108 if (Val == -1)
3109 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003110
Duncan Sands83ec4b62008-06-06 12:08:01 +00003111 MVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003112
Chris Lattner4a998b92006-04-17 06:00:21 +00003113 // Build a canonical splat for this value.
Eli Friedman1a8229b2009-05-24 02:03:36 +00003114 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003115 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003116 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003117 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3118 &Ops[0], Ops.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003119 return DAG.getNode(ISD::BIT_CONVERT, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003120}
3121
Chris Lattnere7c768e2006-04-18 03:24:30 +00003122/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003123/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003124static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003125 SelectionDAG &DAG, DebugLoc dl,
3126 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003127 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003128 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00003129 DAG.getConstant(IID, MVT::i32), LHS, RHS);
3130}
3131
Chris Lattnere7c768e2006-04-18 03:24:30 +00003132/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3133/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003134static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003135 SDValue Op2, SelectionDAG &DAG,
3136 DebugLoc dl, MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003137 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003138 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003139 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
3140}
3141
3142
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003143/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3144/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003145static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Dale Johannesened2eee62009-02-06 01:31:28 +00003146 MVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003147 // Force LHS/RHS to be the right type.
Dale Johannesened2eee62009-02-06 01:31:28 +00003148 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, LHS);
3149 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003150
Nate Begeman9008ca62009-04-27 18:41:29 +00003151 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003152 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003153 Ops[i] = i + Amt;
3154 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Dale Johannesened2eee62009-02-06 01:31:28 +00003155 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003156}
3157
Chris Lattnerf1b47082006-04-14 05:19:18 +00003158// If this is a case we can't handle, return null and let the default
3159// expansion code take care of it. If we CAN select this case, and if it
3160// selects to a single instruction, return Op. Otherwise, if we can codegen
3161// this case more efficiently than a constant pool load, lower it to the
3162// sequence of ops that should be used.
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003163SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003164 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003165 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3166 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003167
Bob Wilson24e338e2009-03-02 23:24:16 +00003168 // Check if this is a splat of a constant value.
3169 APInt APSplatBits, APSplatUndef;
3170 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003171 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003172 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
3173 HasAnyUndefs) || SplatBitSize > 32)
3174 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003175
Bob Wilsonf2950b02009-03-03 19:26:27 +00003176 unsigned SplatBits = APSplatBits.getZExtValue();
3177 unsigned SplatUndef = APSplatUndef.getZExtValue();
3178 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003179
Bob Wilsonf2950b02009-03-03 19:26:27 +00003180 // First, handle single instruction cases.
3181
3182 // All zeros?
3183 if (SplatBits == 0) {
3184 // Canonicalize all zero vectors to be v4i32.
3185 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3186 SDValue Z = DAG.getConstant(0, MVT::i32);
3187 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
3188 Op = DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003189 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003190 return Op;
3191 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003192
Bob Wilsonf2950b02009-03-03 19:26:27 +00003193 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3194 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3195 (32-SplatBitSize));
3196 if (SextVal >= -16 && SextVal <= 15)
3197 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003198
3199
Bob Wilsonf2950b02009-03-03 19:26:27 +00003200 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003201
Bob Wilsonf2950b02009-03-03 19:26:27 +00003202 // If this value is in the range [-32,30] and is even, use:
3203 // tmp = VSPLTI[bhw], result = add tmp, tmp
3204 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
3205 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
3206 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
3207 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3208 }
3209
3210 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3211 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3212 // for fneg/fabs.
3213 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3214 // Make -1 and vspltisw -1:
3215 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
3216
3217 // Make the VSLW intrinsic, computing 0x8000_0000.
3218 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3219 OnesV, DAG, dl);
3220
3221 // xor by OnesV to invert it.
3222 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
3223 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3224 }
3225
3226 // Check to see if this is a wide variety of vsplti*, binop self cases.
3227 static const signed char SplatCsts[] = {
3228 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3229 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3230 };
3231
3232 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3233 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3234 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3235 int i = SplatCsts[idx];
3236
3237 // Figure out what shift amount will be used by altivec if shifted by i in
3238 // this splat size.
3239 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3240
3241 // vsplti + shl self.
3242 if (SextVal == (i << (int)TypeShiftAmt)) {
3243 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3244 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3245 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3246 Intrinsic::ppc_altivec_vslw
3247 };
3248 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003249 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003250 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003251
Bob Wilsonf2950b02009-03-03 19:26:27 +00003252 // vsplti + srl self.
3253 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
3254 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3255 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3256 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3257 Intrinsic::ppc_altivec_vsrw
3258 };
3259 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003260 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003261 }
3262
Bob Wilsonf2950b02009-03-03 19:26:27 +00003263 // vsplti + sra self.
3264 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
3265 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3266 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3267 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3268 Intrinsic::ppc_altivec_vsraw
3269 };
3270 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3271 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003272 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003273
Bob Wilsonf2950b02009-03-03 19:26:27 +00003274 // vsplti + rol self.
3275 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3276 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
3277 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
3278 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3279 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3280 Intrinsic::ppc_altivec_vrlw
3281 };
3282 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3283 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3284 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003285
Bob Wilsonf2950b02009-03-03 19:26:27 +00003286 // t = vsplti c, result = vsldoi t, t, 1
3287 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
3288 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3289 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003290 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003291 // t = vsplti c, result = vsldoi t, t, 2
3292 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
3293 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3294 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003295 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003296 // t = vsplti c, result = vsldoi t, t, 3
3297 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
3298 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
3299 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3300 }
3301 }
3302
3303 // Three instruction sequences.
3304
3305 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3306 if (SextVal >= 0 && SextVal <= 31) {
3307 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3308 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
3309 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
3310 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
3311 }
3312 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3313 if (SextVal >= -31 && SextVal <= 0) {
3314 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3315 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
3316 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
3317 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003318 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003319
Dan Gohman475871a2008-07-27 21:46:04 +00003320 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003321}
3322
Chris Lattner59138102006-04-17 05:28:54 +00003323/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3324/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003325static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00003326 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00003327 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00003328 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003329 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003330 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003331
Chris Lattner59138102006-04-17 05:28:54 +00003332 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003333 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003334 OP_VMRGHW,
3335 OP_VMRGLW,
3336 OP_VSPLTISW0,
3337 OP_VSPLTISW1,
3338 OP_VSPLTISW2,
3339 OP_VSPLTISW3,
3340 OP_VSLDOI4,
3341 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003342 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003343 };
Scott Michelfdc40a02009-02-17 22:15:04 +00003344
Chris Lattner59138102006-04-17 05:28:54 +00003345 if (OpNum == OP_COPY) {
3346 if (LHSID == (1*9+2)*9+3) return LHS;
3347 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3348 return RHS;
3349 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003350
Dan Gohman475871a2008-07-27 21:46:04 +00003351 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00003352 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
3353 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003354
Nate Begeman9008ca62009-04-27 18:41:29 +00003355 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00003356 switch (OpNum) {
3357 default: assert(0 && "Unknown i32 permute!");
3358 case OP_VMRGHW:
3359 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3360 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3361 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3362 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3363 break;
3364 case OP_VMRGLW:
3365 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3366 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3367 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3368 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3369 break;
3370 case OP_VSPLTISW0:
3371 for (unsigned i = 0; i != 16; ++i)
3372 ShufIdxs[i] = (i&3)+0;
3373 break;
3374 case OP_VSPLTISW1:
3375 for (unsigned i = 0; i != 16; ++i)
3376 ShufIdxs[i] = (i&3)+4;
3377 break;
3378 case OP_VSPLTISW2:
3379 for (unsigned i = 0; i != 16; ++i)
3380 ShufIdxs[i] = (i&3)+8;
3381 break;
3382 case OP_VSPLTISW3:
3383 for (unsigned i = 0; i != 16; ++i)
3384 ShufIdxs[i] = (i&3)+12;
3385 break;
3386 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00003387 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003388 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00003389 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003390 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00003391 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003392 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003393 MVT VT = OpLHS.getValueType();
3394 OpLHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpLHS);
3395 OpRHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpRHS);
3396 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
3397 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00003398}
3399
Chris Lattnerf1b47082006-04-14 05:19:18 +00003400/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3401/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3402/// return the code it can be lowered into. Worst case, it can always be
3403/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00003404SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Nate Begeman9008ca62009-04-27 18:41:29 +00003405 SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003406 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003407 SDValue V1 = Op.getOperand(0);
3408 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003409 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
3410 MVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003411
Chris Lattnerf1b47082006-04-14 05:19:18 +00003412 // Cases that are handled by instructions that take permute immediates
3413 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3414 // selected by the instruction selector.
3415 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003416 if (PPC::isSplatShuffleMask(SVOp, 1) ||
3417 PPC::isSplatShuffleMask(SVOp, 2) ||
3418 PPC::isSplatShuffleMask(SVOp, 4) ||
3419 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
3420 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
3421 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
3422 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
3423 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
3424 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
3425 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
3426 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
3427 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003428 return Op;
3429 }
3430 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003431
Chris Lattnerf1b47082006-04-14 05:19:18 +00003432 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3433 // and produce a fixed permutation. If any of these match, do not lower to
3434 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00003435 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
3436 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
3437 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
3438 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
3439 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
3440 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
3441 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
3442 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
3443 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00003444 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003445
Chris Lattner59138102006-04-17 05:28:54 +00003446 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3447 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00003448 SmallVector<int, 16> PermMask;
3449 SVOp->getMask(PermMask);
3450
Chris Lattner59138102006-04-17 05:28:54 +00003451 unsigned PFIndexes[4];
3452 bool isFourElementShuffle = true;
3453 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3454 unsigned EltNo = 8; // Start out undef.
3455 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00003456 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00003457 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00003458
Nate Begeman9008ca62009-04-27 18:41:29 +00003459 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00003460 if ((ByteSource & 3) != j) {
3461 isFourElementShuffle = false;
3462 break;
3463 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003464
Chris Lattner59138102006-04-17 05:28:54 +00003465 if (EltNo == 8) {
3466 EltNo = ByteSource/4;
3467 } else if (EltNo != ByteSource/4) {
3468 isFourElementShuffle = false;
3469 break;
3470 }
3471 }
3472 PFIndexes[i] = EltNo;
3473 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003474
3475 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00003476 // perfect shuffle vector to determine if it is cost effective to do this as
3477 // discrete instructions, or whether we should use a vperm.
3478 if (isFourElementShuffle) {
3479 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00003480 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00003481 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00003482
Chris Lattner59138102006-04-17 05:28:54 +00003483 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3484 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00003485
Chris Lattner59138102006-04-17 05:28:54 +00003486 // Determining when to avoid vperm is tricky. Many things affect the cost
3487 // of vperm, particularly how many times the perm mask needs to be computed.
3488 // For example, if the perm mask can be hoisted out of a loop or is already
3489 // used (perhaps because there are multiple permutes with the same shuffle
3490 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3491 // the loop requires an extra register.
3492 //
3493 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00003494 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00003495 // available, if this block is within a loop, we should avoid using vperm
3496 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00003497 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00003498 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00003499 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003500
Chris Lattnerf1b47082006-04-14 05:19:18 +00003501 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3502 // vector that will get spilled to the constant pool.
3503 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003504
Chris Lattnerf1b47082006-04-14 05:19:18 +00003505 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3506 // that it is in input element units, not in bytes. Convert now.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003507 MVT EltVT = V1.getValueType().getVectorElementType();
3508 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003509
Dan Gohman475871a2008-07-27 21:46:04 +00003510 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00003511 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
3512 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00003513
Chris Lattnerf1b47082006-04-14 05:19:18 +00003514 for (unsigned j = 0; j != BytesPerElement; ++j)
3515 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Eli Friedman1a8229b2009-05-24 02:03:36 +00003516 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00003517 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003518
Evan Chenga87008d2009-02-25 22:49:59 +00003519 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
3520 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003521 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003522}
3523
Chris Lattner90564f22006-04-18 17:59:36 +00003524/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3525/// altivec comparison. If it is, return true and fill in Opc/isDot with
3526/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00003527static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00003528 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003529 unsigned IntrinsicID =
3530 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00003531 CompareOpc = -1;
3532 isDot = false;
3533 switch (IntrinsicID) {
3534 default: return false;
3535 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00003536 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3537 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3538 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3539 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3540 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3541 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3542 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3543 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3544 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3545 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3546 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3547 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3548 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00003549
Chris Lattner1a635d62006-04-14 06:01:58 +00003550 // Normal Comparisons.
3551 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3552 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3553 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3554 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3555 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3556 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3557 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3558 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3559 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3560 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3561 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3562 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3563 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3564 }
Chris Lattner90564f22006-04-18 17:59:36 +00003565 return true;
3566}
3567
3568/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3569/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00003570SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003571 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00003572 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3573 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00003574 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00003575 int CompareOpc;
3576 bool isDot;
3577 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00003578 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00003579
Chris Lattner90564f22006-04-18 17:59:36 +00003580 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00003581 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00003582 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner1a635d62006-04-14 06:01:58 +00003583 Op.getOperand(1), Op.getOperand(2),
3584 DAG.getConstant(CompareOpc, MVT::i32));
Dale Johannesen3484c092009-02-05 22:07:54 +00003585 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00003586 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003587
Chris Lattner1a635d62006-04-14 06:01:58 +00003588 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00003589 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00003590 Op.getOperand(2), // LHS
3591 Op.getOperand(3), // RHS
3592 DAG.getConstant(CompareOpc, MVT::i32)
3593 };
Duncan Sands83ec4b62008-06-06 12:08:01 +00003594 std::vector<MVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00003595 VTs.push_back(Op.getOperand(2).getValueType());
3596 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00003597 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00003598
Chris Lattner1a635d62006-04-14 06:01:58 +00003599 // Now that we have the comparison, emit a copy from the CR to a GPR.
3600 // This is flagged to the above dot comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00003601 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003602 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00003603 CompNode.getValue(1));
3604
Chris Lattner1a635d62006-04-14 06:01:58 +00003605 // Unpack the result based on how the target uses it.
3606 unsigned BitNo; // Bit # of CR6.
3607 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003608 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003609 default: // Can't happen, don't crash on invalid number though.
3610 case 0: // Return the value of the EQ bit of CR6.
3611 BitNo = 0; InvertBit = false;
3612 break;
3613 case 1: // Return the inverted value of the EQ bit of CR6.
3614 BitNo = 0; InvertBit = true;
3615 break;
3616 case 2: // Return the value of the LT bit of CR6.
3617 BitNo = 2; InvertBit = false;
3618 break;
3619 case 3: // Return the inverted value of the LT bit of CR6.
3620 BitNo = 2; InvertBit = true;
3621 break;
3622 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003623
Chris Lattner1a635d62006-04-14 06:01:58 +00003624 // Shift the bit into the low position.
Dale Johannesen3484c092009-02-05 22:07:54 +00003625 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00003626 DAG.getConstant(8-(3-BitNo), MVT::i32));
3627 // Isolate the bit.
Dale Johannesen3484c092009-02-05 22:07:54 +00003628 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00003629 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00003630
Chris Lattner1a635d62006-04-14 06:01:58 +00003631 // If we are supposed to, toggle the bit.
3632 if (InvertBit)
Dale Johannesen3484c092009-02-05 22:07:54 +00003633 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
Chris Lattner1a635d62006-04-14 06:01:58 +00003634 DAG.getConstant(1, MVT::i32));
3635 return Flags;
3636}
3637
Scott Michelfdc40a02009-02-17 22:15:04 +00003638SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003639 SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003640 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00003641 // Create a stack slot that is 16-byte aligned.
3642 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3643 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003644 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003645 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003646
Chris Lattner1a635d62006-04-14 06:01:58 +00003647 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003648 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Evan Cheng8b2794a2006-10-13 21:14:26 +00003649 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003650 // Load it out.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003651 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003652}
3653
Dan Gohman475871a2008-07-27 21:46:04 +00003654SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003655 DebugLoc dl = Op.getDebugLoc();
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003656 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00003657 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003658
Dale Johannesened2eee62009-02-06 01:31:28 +00003659 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
3660 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00003661
Dan Gohman475871a2008-07-27 21:46:04 +00003662 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00003663 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003664
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003665 // Shrinkify inputs to v8i16.
Dale Johannesened2eee62009-02-06 01:31:28 +00003666 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, LHS);
3667 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHS);
3668 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00003669
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003670 // Low parts multiplied together, generating 32-bit results (we ignore the
3671 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00003672 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Dale Johannesened2eee62009-02-06 01:31:28 +00003673 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00003674
Dan Gohman475871a2008-07-27 21:46:04 +00003675 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00003676 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003677 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00003678 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00003679 Neg16, DAG, dl);
3680 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003681 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003682 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003683
Dale Johannesened2eee62009-02-06 01:31:28 +00003684 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003685
Chris Lattnercea2aa72006-04-18 04:28:57 +00003686 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00003687 LHS, RHS, Zero, DAG, dl);
Chris Lattner19a81522006-04-18 03:57:35 +00003688 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003689 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003690
Chris Lattner19a81522006-04-18 03:57:35 +00003691 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003692 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Dale Johannesened2eee62009-02-06 01:31:28 +00003693 LHS, RHS, DAG, dl, MVT::v8i16);
3694 EvenParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00003695
Chris Lattner19a81522006-04-18 03:57:35 +00003696 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003697 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Dale Johannesened2eee62009-02-06 01:31:28 +00003698 LHS, RHS, DAG, dl, MVT::v8i16);
3699 OddParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00003700
Chris Lattner19a81522006-04-18 03:57:35 +00003701 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00003702 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003703 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003704 Ops[i*2 ] = 2*i+1;
3705 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00003706 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003707 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003708 } else {
3709 assert(0 && "Unknown mul to lower!");
3710 abort();
3711 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003712}
3713
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003714/// LowerOperation - Provide custom lowering hooks for some operations.
3715///
Dan Gohman475871a2008-07-27 21:46:04 +00003716SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003717 switch (Op.getOpcode()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003718 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003719 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3720 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003721 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003722 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003723 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00003724 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003725 case ISD::VASTART:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003726 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3727 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00003728
3729 case ISD::VAARG:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003730 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3731 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3732
Chris Lattneref957102006-06-21 00:34:03 +00003733 case ISD::FORMAL_ARGUMENTS:
Scott Michelfdc40a02009-02-17 22:15:04 +00003734 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
Nicolas Geoffray01119992007-04-03 13:59:52 +00003735 VarArgsStackOffset, VarArgsNumGPR,
3736 VarArgsNumFPR, PPCSubTarget);
3737
Dan Gohman7925ed02008-03-19 21:39:28 +00003738 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget,
3739 getTargetMachine());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003740 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003741 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003742 case ISD::DYNAMIC_STACKALLOC:
3743 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00003744
Chris Lattner1a635d62006-04-14 06:01:58 +00003745 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen3484c092009-02-05 22:07:54 +00003746 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG,
3747 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00003748 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003749 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003750
Chris Lattner1a635d62006-04-14 06:01:58 +00003751 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003752 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3753 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3754 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003755
Chris Lattner1a635d62006-04-14 06:01:58 +00003756 // Vector-related lowering.
3757 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3758 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3759 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3760 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003761 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003762
Chris Lattner3fc027d2007-12-08 06:59:59 +00003763 // Frame & Return address.
3764 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003765 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003766 }
Dan Gohman475871a2008-07-27 21:46:04 +00003767 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003768}
3769
Duncan Sands1607f052008-12-01 11:39:25 +00003770void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
3771 SmallVectorImpl<SDValue>&Results,
3772 SelectionDAG &DAG) {
Dale Johannesen3484c092009-02-05 22:07:54 +00003773 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00003774 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00003775 default:
Duncan Sands1607f052008-12-01 11:39:25 +00003776 assert(false && "Do not know how to custom type legalize this operation!");
3777 return;
3778 case ISD::FP_ROUND_INREG: {
3779 assert(N->getValueType(0) == MVT::ppcf128);
3780 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00003781 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Dale Johannesen3484c092009-02-05 22:07:54 +00003782 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00003783 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00003784 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
3785 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00003786 DAG.getIntPtrConstant(1));
3787
3788 // This sequence changes FPSCR to do round-to-zero, adds the two halves
3789 // of the long double, and puts FPSCR back the way it was. We do not
3790 // actually model FPSCR.
3791 std::vector<MVT> NodeTys;
3792 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
3793
3794 NodeTys.push_back(MVT::f64); // Return register
3795 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00003796 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00003797 MFFSreg = Result.getValue(0);
3798 InFlag = Result.getValue(1);
3799
3800 NodeTys.clear();
3801 NodeTys.push_back(MVT::Flag); // Returns a flag
3802 Ops[0] = DAG.getConstant(31, MVT::i32);
3803 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003804 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00003805 InFlag = Result.getValue(0);
3806
3807 NodeTys.clear();
3808 NodeTys.push_back(MVT::Flag); // Returns a flag
3809 Ops[0] = DAG.getConstant(30, MVT::i32);
3810 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003811 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00003812 InFlag = Result.getValue(0);
3813
3814 NodeTys.clear();
3815 NodeTys.push_back(MVT::f64); // result of add
3816 NodeTys.push_back(MVT::Flag); // Returns a flag
3817 Ops[0] = Lo;
3818 Ops[1] = Hi;
3819 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003820 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00003821 FPreg = Result.getValue(0);
3822 InFlag = Result.getValue(1);
3823
3824 NodeTys.clear();
3825 NodeTys.push_back(MVT::f64);
3826 Ops[0] = DAG.getConstant(1, MVT::i32);
3827 Ops[1] = MFFSreg;
3828 Ops[2] = FPreg;
3829 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00003830 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00003831 FPreg = Result.getValue(0);
3832
3833 // We know the low half is about to be thrown away, so just use something
3834 // convenient.
Scott Michelfdc40a02009-02-17 22:15:04 +00003835 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00003836 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00003837 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00003838 }
Duncan Sands1607f052008-12-01 11:39:25 +00003839 case ISD::FP_TO_SINT:
Dale Johannesen3484c092009-02-05 22:07:54 +00003840 Results.push_back(LowerFP_TO_SINT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00003841 return;
Chris Lattner1f873002007-11-28 18:44:47 +00003842 }
3843}
3844
3845
Chris Lattner1a635d62006-04-14 06:01:58 +00003846//===----------------------------------------------------------------------===//
3847// Other Lowering Code
3848//===----------------------------------------------------------------------===//
3849
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003850MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003851PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00003852 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00003853 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003854 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3855
3856 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3857 MachineFunction *F = BB->getParent();
3858 MachineFunction::iterator It = BB;
3859 ++It;
3860
3861 unsigned dest = MI->getOperand(0).getReg();
3862 unsigned ptrA = MI->getOperand(1).getReg();
3863 unsigned ptrB = MI->getOperand(2).getReg();
3864 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00003865 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003866
3867 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3868 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3869 F->insert(It, loopMBB);
3870 F->insert(It, exitMBB);
3871 exitMBB->transferSuccessors(BB);
3872
3873 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00003874 unsigned TmpReg = (!BinOpcode) ? incr :
3875 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00003876 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
3877 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003878
3879 // thisMBB:
3880 // ...
3881 // fallthrough --> loopMBB
3882 BB->addSuccessor(loopMBB);
3883
3884 // loopMBB:
3885 // l[wd]arx dest, ptr
3886 // add r0, dest, incr
3887 // st[wd]cx. r0, ptr
3888 // bne- loopMBB
3889 // fallthrough --> exitMBB
3890 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00003891 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003892 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00003893 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00003894 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
3895 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003896 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00003897 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00003898 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00003899 BB->addSuccessor(loopMBB);
3900 BB->addSuccessor(exitMBB);
3901
3902 // exitMBB:
3903 // ...
3904 BB = exitMBB;
3905 return BB;
3906}
3907
3908MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00003909PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00003910 MachineBasicBlock *BB,
3911 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00003912 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00003913 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00003914 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3915 // In 64 bit mode we have to use 64 bits for addresses, even though the
3916 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
3917 // registers without caring whether they're 32 or 64, but here we're
3918 // doing actual arithmetic on the addresses.
3919 bool is64bit = PPCSubTarget.isPPC64();
3920
3921 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3922 MachineFunction *F = BB->getParent();
3923 MachineFunction::iterator It = BB;
3924 ++It;
3925
3926 unsigned dest = MI->getOperand(0).getReg();
3927 unsigned ptrA = MI->getOperand(1).getReg();
3928 unsigned ptrB = MI->getOperand(2).getReg();
3929 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00003930 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00003931
3932 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3933 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
3934 F->insert(It, loopMBB);
3935 F->insert(It, exitMBB);
3936 exitMBB->transferSuccessors(BB);
3937
3938 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00003939 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00003940 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
3941 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00003942 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
3943 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
3944 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
3945 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
3946 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
3947 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
3948 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
3949 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
3950 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
3951 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00003952 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00003953 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00003954 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00003955
3956 // thisMBB:
3957 // ...
3958 // fallthrough --> loopMBB
3959 BB->addSuccessor(loopMBB);
3960
3961 // The 4-byte load must be aligned, while a char or short may be
3962 // anywhere in the word. Hence all this nasty bookkeeping code.
3963 // add ptr1, ptrA, ptrB [copy if ptrA==0]
3964 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00003965 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00003966 // rlwinm ptr, ptr1, 0, 0, 29
3967 // slw incr2, incr, shift
3968 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
3969 // slw mask, mask2, shift
3970 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00003971 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00003972 // add tmp, tmpDest, incr2
3973 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00003974 // and tmp3, tmp, mask
3975 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00003976 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00003977 // bne- loopMBB
3978 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00003979 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00003980
3981 if (ptrA!=PPC::R0) {
3982 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00003983 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003984 .addReg(ptrA).addReg(ptrB);
3985 } else {
3986 Ptr1Reg = ptrB;
3987 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00003988 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003989 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00003990 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003991 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
3992 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00003993 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003994 .addReg(Ptr1Reg).addImm(0).addImm(61);
3995 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00003996 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003997 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00003998 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00003999 .addReg(incr).addReg(ShiftReg);
4000 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004001 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004002 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004003 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4004 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004005 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004006 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004007 .addReg(Mask2Reg).addReg(ShiftReg);
4008
4009 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004010 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004011 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004012 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004013 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004014 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004015 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004016 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004017 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004018 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004019 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004020 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004021 BuildMI(BB, dl, TII->get(PPC::STWCX))
Dale Johannesen97efa362008-08-28 17:53:09 +00004022 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004023 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004024 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004025 BB->addSuccessor(loopMBB);
4026 BB->addSuccessor(exitMBB);
4027
4028 // exitMBB:
4029 // ...
4030 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004031 BuildMI(BB, dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004032 return BB;
4033}
4034
4035MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004036PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004037 MachineBasicBlock *BB) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004038 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004039
4040 // To "insert" these instructions we actually have to insert their
4041 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004042 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004043 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004044 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004045
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004046 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004047
4048 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4049 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4050 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4051 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4052 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4053
4054 // The incoming instruction knows the destination vreg to set, the
4055 // condition code register to branch on, the true/false values to
4056 // select between, and a branch opcode to use.
4057
4058 // thisMBB:
4059 // ...
4060 // TrueVal = ...
4061 // cmpTY ccX, r1, r2
4062 // bCC copy1MBB
4063 // fallthrough --> copy0MBB
4064 MachineBasicBlock *thisMBB = BB;
4065 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4066 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4067 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004068 DebugLoc dl = MI->getDebugLoc();
4069 BuildMI(BB, dl, TII->get(PPC::BCC))
Evan Cheng53301922008-07-12 02:23:19 +00004070 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4071 F->insert(It, copy0MBB);
4072 F->insert(It, sinkMBB);
4073 // Update machine-CFG edges by transferring all successors of the current
4074 // block to the new block which will contain the Phi node for the select.
4075 sinkMBB->transferSuccessors(BB);
4076 // Next, add the true and fallthrough blocks as its successors.
4077 BB->addSuccessor(copy0MBB);
4078 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004079
Evan Cheng53301922008-07-12 02:23:19 +00004080 // copy0MBB:
4081 // %FalseValue = ...
4082 // # fallthrough to sinkMBB
4083 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004084
Evan Cheng53301922008-07-12 02:23:19 +00004085 // Update machine-CFG edges
4086 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004087
Evan Cheng53301922008-07-12 02:23:19 +00004088 // sinkMBB:
4089 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4090 // ...
4091 BB = sinkMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004092 BuildMI(BB, dl, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004093 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4094 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4095 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004096 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4097 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4098 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4099 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004100 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4101 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4102 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4103 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004104
4105 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4106 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4107 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4108 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004109 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4110 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4111 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4112 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004113
4114 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4115 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4116 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4117 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004118 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4119 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4120 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4121 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004122
4123 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4124 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4125 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4126 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004127 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4128 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4129 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4130 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004131
4132 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004133 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004134 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004135 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004136 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004137 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004138 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004139 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004140
4141 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4142 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4143 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4144 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004145 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4146 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4147 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4148 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004149
Dale Johannesen0e55f062008-08-29 18:29:46 +00004150 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4151 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4152 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4153 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4154 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4155 BB = EmitAtomicBinary(MI, BB, false, 0);
4156 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4157 BB = EmitAtomicBinary(MI, BB, true, 0);
4158
Evan Cheng53301922008-07-12 02:23:19 +00004159 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4160 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4161 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4162
4163 unsigned dest = MI->getOperand(0).getReg();
4164 unsigned ptrA = MI->getOperand(1).getReg();
4165 unsigned ptrB = MI->getOperand(2).getReg();
4166 unsigned oldval = MI->getOperand(3).getReg();
4167 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004168 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004169
Dale Johannesen65e39732008-08-25 18:53:26 +00004170 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4171 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4172 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004173 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004174 F->insert(It, loop1MBB);
4175 F->insert(It, loop2MBB);
4176 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004177 F->insert(It, exitMBB);
4178 exitMBB->transferSuccessors(BB);
4179
4180 // thisMBB:
4181 // ...
4182 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004183 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004184
Dale Johannesen65e39732008-08-25 18:53:26 +00004185 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004186 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004187 // cmp[wd] dest, oldval
4188 // bne- midMBB
4189 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004190 // st[wd]cx. newval, ptr
4191 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004192 // b exitBB
4193 // midMBB:
4194 // st[wd]cx. dest, ptr
4195 // exitBB:
4196 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004197 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004198 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004199 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004200 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004201 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004202 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4203 BB->addSuccessor(loop2MBB);
4204 BB->addSuccessor(midMBB);
4205
4206 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004207 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00004208 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004209 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004210 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004211 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004212 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004213 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004214
Dale Johannesen65e39732008-08-25 18:53:26 +00004215 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004216 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00004217 .addReg(dest).addReg(ptrA).addReg(ptrB);
4218 BB->addSuccessor(exitMBB);
4219
Evan Cheng53301922008-07-12 02:23:19 +00004220 // exitMBB:
4221 // ...
4222 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004223 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4224 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4225 // We must use 64-bit registers for addresses when targeting 64-bit,
4226 // since we're actually doing arithmetic on them. Other registers
4227 // can be 32-bit.
4228 bool is64bit = PPCSubTarget.isPPC64();
4229 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4230
4231 unsigned dest = MI->getOperand(0).getReg();
4232 unsigned ptrA = MI->getOperand(1).getReg();
4233 unsigned ptrB = MI->getOperand(2).getReg();
4234 unsigned oldval = MI->getOperand(3).getReg();
4235 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004236 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004237
4238 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4239 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4240 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4241 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4242 F->insert(It, loop1MBB);
4243 F->insert(It, loop2MBB);
4244 F->insert(It, midMBB);
4245 F->insert(It, exitMBB);
4246 exitMBB->transferSuccessors(BB);
4247
4248 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004249 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004250 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4251 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004252 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4253 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4254 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4255 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4256 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4257 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4258 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4259 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4260 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4261 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4262 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4263 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4264 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4265 unsigned Ptr1Reg;
4266 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4267 // thisMBB:
4268 // ...
4269 // fallthrough --> loopMBB
4270 BB->addSuccessor(loop1MBB);
4271
4272 // The 4-byte load must be aligned, while a char or short may be
4273 // anywhere in the word. Hence all this nasty bookkeeping code.
4274 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4275 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004276 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004277 // rlwinm ptr, ptr1, 0, 0, 29
4278 // slw newval2, newval, shift
4279 // slw oldval2, oldval,shift
4280 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4281 // slw mask, mask2, shift
4282 // and newval3, newval2, mask
4283 // and oldval3, oldval2, mask
4284 // loop1MBB:
4285 // lwarx tmpDest, ptr
4286 // and tmp, tmpDest, mask
4287 // cmpw tmp, oldval3
4288 // bne- midMBB
4289 // loop2MBB:
4290 // andc tmp2, tmpDest, mask
4291 // or tmp4, tmp2, newval3
4292 // stwcx. tmp4, ptr
4293 // bne- loop1MBB
4294 // b exitBB
4295 // midMBB:
4296 // stwcx. tmpDest, ptr
4297 // exitBB:
4298 // srw dest, tmpDest, shift
4299 if (ptrA!=PPC::R0) {
4300 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004301 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004302 .addReg(ptrA).addReg(ptrB);
4303 } else {
4304 Ptr1Reg = ptrB;
4305 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004306 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004307 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004308 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004309 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4310 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004311 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004312 .addReg(Ptr1Reg).addImm(0).addImm(61);
4313 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004314 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004315 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004316 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004317 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004318 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004319 .addReg(oldval).addReg(ShiftReg);
4320 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004321 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004322 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004323 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4324 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
4325 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004326 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004327 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004328 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004329 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004330 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004331 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004332 .addReg(OldVal2Reg).addReg(MaskReg);
4333
4334 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004335 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004336 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004337 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
4338 .addReg(TmpDestReg).addReg(MaskReg);
4339 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004340 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004341 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004342 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4343 BB->addSuccessor(loop2MBB);
4344 BB->addSuccessor(midMBB);
4345
4346 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004347 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
4348 .addReg(TmpDestReg).addReg(MaskReg);
4349 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
4350 .addReg(Tmp2Reg).addReg(NewVal3Reg);
4351 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004352 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004353 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004354 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004355 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004356 BB->addSuccessor(loop1MBB);
4357 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004358
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004359 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004360 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004361 .addReg(PPC::R0).addReg(PtrReg);
4362 BB->addSuccessor(exitMBB);
4363
4364 // exitMBB:
4365 // ...
4366 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004367 BuildMI(BB, dl, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004368 } else {
Evan Cheng53301922008-07-12 02:23:19 +00004369 assert(0 && "Unexpected instr type to insert");
4370 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004371
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004372 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004373 return BB;
4374}
4375
Chris Lattner1a635d62006-04-14 06:01:58 +00004376//===----------------------------------------------------------------------===//
4377// Target Optimization Hooks
4378//===----------------------------------------------------------------------===//
4379
Duncan Sands25cf2272008-11-24 14:53:14 +00004380SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
4381 DAGCombinerInfo &DCI) const {
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004382 TargetMachine &TM = getTargetMachine();
4383 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00004384 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004385 switch (N->getOpcode()) {
4386 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004387 case PPCISD::SHL:
4388 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004389 if (C->getZExtValue() == 0) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004390 return N->getOperand(0);
4391 }
4392 break;
4393 case PPCISD::SRL:
4394 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004395 if (C->getZExtValue() == 0) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004396 return N->getOperand(0);
4397 }
4398 break;
4399 case PPCISD::SRA:
4400 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004401 if (C->getZExtValue() == 0 || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004402 C->isAllOnesValue()) // -1 >>s V -> -1.
4403 return N->getOperand(0);
4404 }
4405 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004406
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004407 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00004408 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004409 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4410 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4411 // We allow the src/dst to be either f32/f64, but the intermediate
4412 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00004413 if (N->getOperand(0).getValueType() == MVT::i64 &&
4414 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004415 SDValue Val = N->getOperand(0).getOperand(0);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004416 if (Val.getValueType() == MVT::f32) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004417 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004418 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004419 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004420
Dale Johannesen3484c092009-02-05 22:07:54 +00004421 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004422 DCI.AddToWorklist(Val.getNode());
Dale Johannesen3484c092009-02-05 22:07:54 +00004423 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004424 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004425 if (N->getValueType(0) == MVT::f32) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004426 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00004427 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00004428 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004429 }
4430 return Val;
4431 } else if (N->getOperand(0).getValueType() == MVT::i32) {
4432 // If the intermediate type is i32, we can avoid the load/store here
4433 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004434 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004435 }
4436 }
4437 break;
Chris Lattner51269842006-03-01 05:50:56 +00004438 case ISD::STORE:
4439 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4440 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00004441 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00004442 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00004443 N->getOperand(1).getValueType() == MVT::i32 &&
4444 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004445 SDValue Val = N->getOperand(1).getOperand(0);
Chris Lattner51269842006-03-01 05:50:56 +00004446 if (Val.getValueType() == MVT::f32) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004447 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004448 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004449 }
Dale Johannesen3484c092009-02-05 22:07:54 +00004450 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00004451 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004452
Dale Johannesen3484c092009-02-05 22:07:54 +00004453 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00004454 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00004455 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00004456 return Val;
4457 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004458
Chris Lattnerd9989382006-07-10 20:56:58 +00004459 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
4460 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00004461 N->getOperand(1).getNode()->hasOneUse() &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004462 (N->getOperand(1).getValueType() == MVT::i32 ||
4463 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004464 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004465 // Do an any-extend to 32-bits if this is a half-word input.
4466 if (BSwapOp.getValueType() == MVT::i16)
Dale Johannesen3484c092009-02-05 22:07:54 +00004467 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00004468
Dale Johannesen3484c092009-02-05 22:07:54 +00004469 return DAG.getNode(PPCISD::STBRX, dl, MVT::Other, N->getOperand(0),
4470 BSwapOp, N->getOperand(2), N->getOperand(3),
Chris Lattnerd9989382006-07-10 20:56:58 +00004471 DAG.getValueType(N->getOperand(1).getValueType()));
4472 }
4473 break;
4474 case ISD::BSWAP:
4475 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00004476 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004477 N->getOperand(0).hasOneUse() &&
4478 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004479 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00004480 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00004481 // Create the byte-swapping load.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004482 std::vector<MVT> VTs;
Chris Lattnerd9989382006-07-10 20:56:58 +00004483 VTs.push_back(MVT::i32);
4484 VTs.push_back(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004485 SDValue MO = DAG.getMemOperand(LD->getMemOperand());
4486 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00004487 LD->getChain(), // Chain
4488 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00004489 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00004490 DAG.getValueType(N->getValueType(0)) // VT
4491 };
Dale Johannesen3484c092009-02-05 22:07:54 +00004492 SDValue BSLoad = DAG.getNode(PPCISD::LBRX, dl, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00004493
Scott Michelfdc40a02009-02-17 22:15:04 +00004494 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00004495 SDValue ResVal = BSLoad;
Chris Lattnerd9989382006-07-10 20:56:58 +00004496 if (N->getValueType(0) == MVT::i16)
Dale Johannesen3484c092009-02-05 22:07:54 +00004497 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00004498
Chris Lattnerd9989382006-07-10 20:56:58 +00004499 // First, combine the bswap away. This makes the value produced by the
4500 // load dead.
4501 DCI.CombineTo(N, ResVal);
4502
4503 // Next, combine the load away, we give it a bogus result value but a real
4504 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00004505 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00004506
Chris Lattnerd9989382006-07-10 20:56:58 +00004507 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00004508 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004509 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004510
Chris Lattner51269842006-03-01 05:50:56 +00004511 break;
Chris Lattner4468c222006-03-31 06:02:07 +00004512 case PPCISD::VCMP: {
4513 // If a VCMPo node already exists with exactly the same operands as this
4514 // node, use its result instead of this node (VCMPo computes both a CR6 and
4515 // a normal output).
4516 //
4517 if (!N->getOperand(0).hasOneUse() &&
4518 !N->getOperand(1).hasOneUse() &&
4519 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004520
Chris Lattner4468c222006-03-31 06:02:07 +00004521 // Scan all of the users of the LHS, looking for VCMPo's that match.
4522 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004523
Gabor Greifba36cb52008-08-28 21:40:38 +00004524 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00004525 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
4526 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00004527 if (UI->getOpcode() == PPCISD::VCMPo &&
4528 UI->getOperand(1) == N->getOperand(1) &&
4529 UI->getOperand(2) == N->getOperand(2) &&
4530 UI->getOperand(0) == N->getOperand(0)) {
4531 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00004532 break;
4533 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004534
Chris Lattner00901202006-04-18 18:28:22 +00004535 // If there is no VCMPo node, or if the flag value has a single use, don't
4536 // transform this.
4537 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
4538 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004539
4540 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00004541 // chain, this transformation is more complex. Note that multiple things
4542 // could use the value result, which we should ignore.
4543 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004544 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00004545 FlagUser == 0; ++UI) {
4546 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00004547 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00004548 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004549 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00004550 FlagUser = User;
4551 break;
4552 }
4553 }
4554 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004555
Chris Lattner00901202006-04-18 18:28:22 +00004556 // If the user is a MFCR instruction, we know this is safe. Otherwise we
4557 // give up for right now.
4558 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00004559 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00004560 }
4561 break;
4562 }
Chris Lattner90564f22006-04-18 17:59:36 +00004563 case ISD::BR_CC: {
4564 // If this is a branch on an altivec predicate comparison, lower this so
4565 // that we don't have to do a MFCR: instead, branch directly on CR6. This
4566 // lowering is done pre-legalize, because the legalizer lowers the predicate
4567 // compare down to code that is difficult to reassemble.
4568 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00004569 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00004570 int CompareOpc;
4571 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00004572
Chris Lattner90564f22006-04-18 17:59:36 +00004573 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
4574 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
4575 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
4576 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004577
Chris Lattner90564f22006-04-18 17:59:36 +00004578 // If this is a comparison against something other than 0/1, then we know
4579 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004580 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004581 if (Val != 0 && Val != 1) {
4582 if (CC == ISD::SETEQ) // Cond never true, remove branch.
4583 return N->getOperand(0);
4584 // Always !=, turn it into an unconditional branch.
Dale Johannesen3484c092009-02-05 22:07:54 +00004585 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00004586 N->getOperand(0), N->getOperand(4));
4587 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004588
Chris Lattner90564f22006-04-18 17:59:36 +00004589 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004590
Chris Lattner90564f22006-04-18 17:59:36 +00004591 // Create the PPCISD altivec 'dot' comparison node.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004592 std::vector<MVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00004593 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004594 LHS.getOperand(2), // LHS of compare
4595 LHS.getOperand(3), // RHS of compare
4596 DAG.getConstant(CompareOpc, MVT::i32)
4597 };
Chris Lattner90564f22006-04-18 17:59:36 +00004598 VTs.push_back(LHS.getOperand(2).getValueType());
4599 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00004600 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004601
Chris Lattner90564f22006-04-18 17:59:36 +00004602 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004603 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004604 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00004605 default: // Can't happen, don't crash on invalid number though.
4606 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004607 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00004608 break;
4609 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004610 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00004611 break;
4612 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004613 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00004614 break;
4615 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004616 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00004617 break;
4618 }
4619
Dale Johannesen3484c092009-02-05 22:07:54 +00004620 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00004621 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00004622 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00004623 N->getOperand(4), CompNode.getValue(1));
4624 }
4625 break;
4626 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004627 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004628
Dan Gohman475871a2008-07-27 21:46:04 +00004629 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004630}
4631
Chris Lattner1a635d62006-04-14 06:01:58 +00004632//===----------------------------------------------------------------------===//
4633// Inline Assembly Support
4634//===----------------------------------------------------------------------===//
4635
Dan Gohman475871a2008-07-27 21:46:04 +00004636void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004637 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00004638 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004639 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004640 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004641 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004642 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004643 switch (Op.getOpcode()) {
4644 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00004645 case PPCISD::LBRX: {
4646 // lhbrx is known to have the top bits cleared out.
4647 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
4648 KnownZero = 0xFFFF0000;
4649 break;
4650 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004651 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004652 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004653 default: break;
4654 case Intrinsic::ppc_altivec_vcmpbfp_p:
4655 case Intrinsic::ppc_altivec_vcmpeqfp_p:
4656 case Intrinsic::ppc_altivec_vcmpequb_p:
4657 case Intrinsic::ppc_altivec_vcmpequh_p:
4658 case Intrinsic::ppc_altivec_vcmpequw_p:
4659 case Intrinsic::ppc_altivec_vcmpgefp_p:
4660 case Intrinsic::ppc_altivec_vcmpgtfp_p:
4661 case Intrinsic::ppc_altivec_vcmpgtsb_p:
4662 case Intrinsic::ppc_altivec_vcmpgtsh_p:
4663 case Intrinsic::ppc_altivec_vcmpgtsw_p:
4664 case Intrinsic::ppc_altivec_vcmpgtub_p:
4665 case Intrinsic::ppc_altivec_vcmpgtuh_p:
4666 case Intrinsic::ppc_altivec_vcmpgtuw_p:
4667 KnownZero = ~1U; // All bits but the low one are known to be zero.
4668 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004669 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004670 }
4671 }
4672}
4673
4674
Chris Lattner4234f572007-03-25 02:14:49 +00004675/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004676/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00004677PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004678PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
4679 if (Constraint.size() == 1) {
4680 switch (Constraint[0]) {
4681 default: break;
4682 case 'b':
4683 case 'r':
4684 case 'f':
4685 case 'v':
4686 case 'y':
4687 return C_RegisterClass;
4688 }
4689 }
4690 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004691}
4692
Scott Michelfdc40a02009-02-17 22:15:04 +00004693std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00004694PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004695 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00004696 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00004697 // GCC RS6000 Constraint Letters
4698 switch (Constraint[0]) {
4699 case 'b': // R1-R31
4700 case 'r': // R0-R31
4701 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
4702 return std::make_pair(0U, PPC::G8RCRegisterClass);
4703 return std::make_pair(0U, PPC::GPRCRegisterClass);
4704 case 'f':
4705 if (VT == MVT::f32)
4706 return std::make_pair(0U, PPC::F4RCRegisterClass);
4707 else if (VT == MVT::f64)
4708 return std::make_pair(0U, PPC::F8RCRegisterClass);
4709 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004710 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00004711 return std::make_pair(0U, PPC::VRRCRegisterClass);
4712 case 'y': // crrc
4713 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004714 }
4715 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004716
Chris Lattner331d1bc2006-11-02 01:44:04 +00004717 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004718}
Chris Lattner763317d2006-02-07 00:47:13 +00004719
Chris Lattner331d1bc2006-11-02 01:44:04 +00004720
Chris Lattner48884cd2007-08-25 00:47:38 +00004721/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +00004722/// vector. If it is invalid, don't add anything to Ops. If hasMemory is true
4723/// it means one of the asm constraint of the inline asm instruction being
4724/// processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +00004725void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
Evan Chengda43bcf2008-09-24 00:05:32 +00004726 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00004727 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00004728 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00004729 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00004730 switch (Letter) {
4731 default: break;
4732 case 'I':
4733 case 'J':
4734 case 'K':
4735 case 'L':
4736 case 'M':
4737 case 'N':
4738 case 'O':
4739 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00004740 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00004741 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004742 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00004743 switch (Letter) {
4744 default: assert(0 && "Unknown constraint letter!");
4745 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004746 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004747 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004748 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004749 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
4750 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004751 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004752 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004753 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004754 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004755 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004756 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004757 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004758 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004759 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00004760 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004761 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004762 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004763 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00004764 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004765 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004766 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004767 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004768 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004769 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004770 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004771 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004772 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004773 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004774 }
4775 break;
4776 }
4777 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004778
Gabor Greifba36cb52008-08-28 21:40:38 +00004779 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00004780 Ops.push_back(Result);
4781 return;
4782 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004783
Chris Lattner763317d2006-02-07 00:47:13 +00004784 // Handle standard constraint letters.
Evan Chengda43bcf2008-09-24 00:05:32 +00004785 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, hasMemory, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00004786}
Evan Chengc4c62572006-03-13 23:20:37 +00004787
Chris Lattnerc9addb72007-03-30 23:15:24 +00004788// isLegalAddressingMode - Return true if the addressing mode represented
4789// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00004790bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00004791 const Type *Ty) const {
4792 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00004793
Chris Lattnerc9addb72007-03-30 23:15:24 +00004794 // PPC allows a sign-extended 16-bit immediate field.
4795 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
4796 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00004797
Chris Lattnerc9addb72007-03-30 23:15:24 +00004798 // No global is ever allowed as a base.
4799 if (AM.BaseGV)
4800 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00004801
4802 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00004803 switch (AM.Scale) {
4804 case 0: // "r+i" or just "i", depending on HasBaseReg.
4805 break;
4806 case 1:
4807 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
4808 return false;
4809 // Otherwise we have r+r or r+i.
4810 break;
4811 case 2:
4812 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
4813 return false;
4814 // Allow 2*r as r+r.
4815 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00004816 default:
4817 // No other scales are supported.
4818 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00004819 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004820
Chris Lattnerc9addb72007-03-30 23:15:24 +00004821 return true;
4822}
4823
Evan Chengc4c62572006-03-13 23:20:37 +00004824/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00004825/// as the offset of the target addressing mode for load / store of the
4826/// given type.
4827bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00004828 // PPC allows a sign-extended 16-bit immediate field.
4829 return (V > -(1 << 16) && V < (1 << 16)-1);
4830}
Reid Spencer3a9ec242006-08-28 01:02:49 +00004831
4832bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00004833 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00004834}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004835
Dan Gohman475871a2008-07-27 21:46:04 +00004836SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004837 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004838 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004839 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004840 return SDValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004841
4842 MachineFunction &MF = DAG.getMachineFunction();
4843 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004844
Chris Lattner3fc027d2007-12-08 06:59:59 +00004845 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00004846 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004847
4848 // Make sure the function really does not optimize away the store of the RA
4849 // to the stack.
4850 FuncInfo->setLRStoreRequired();
Scott Michelfdc40a02009-02-17 22:15:04 +00004851 return DAG.getLoad(getPointerTy(), dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004852 DAG.getEntryNode(), RetAddrFI, NULL, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00004853}
4854
Dan Gohman475871a2008-07-27 21:46:04 +00004855SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesena05dca42009-02-04 23:02:30 +00004856 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004857 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004858 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004859 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00004860
Duncan Sands83ec4b62008-06-06 12:08:01 +00004861 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004862 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00004863
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004864 MachineFunction &MF = DAG.getMachineFunction();
4865 MachineFrameInfo *MFI = MF.getFrameInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004866 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004867 && MFI->getStackSize();
4868
4869 if (isPPC64)
Dale Johannesena05dca42009-02-04 23:02:30 +00004870 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00004871 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004872 else
Dale Johannesena05dca42009-02-04 23:02:30 +00004873 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::R31 : PPC::R1,
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004874 MVT::i32);
4875}
Dan Gohman54aeea32008-10-21 03:41:46 +00004876
4877bool
4878PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4879 // The PowerPC target isn't yet aware of offsets.
4880 return false;
4881}