blob: 0e43c79c17a1c62f469d608d469f7417fe17c3bc [file] [log] [blame]
Eric Christopher49ac3d72011-05-09 18:16:46 +00001//===- MipsInstrInfo.td - Target Description for Mips Target -*- tablegen -*-=//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Eric Christopher49ac3d72011-05-09 18:16:46 +00009//
10// This file contains the Mips implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000013
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000014//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000015// Instruction format superclass
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000016//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000017
18include "MipsInstrFormats.td"
19
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000020//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000021// Mips profiles and nodes
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000022//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000024def SDT_MipsRet : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
25def SDT_MipsJmpLink : SDTypeProfile<0, 1, [SDTCisVT<0, iPTR>]>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000026def SDT_MipsCMov : SDTypeProfile<1, 4, [SDTCisSameAs<0, 1>,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +000027 SDTCisSameAs<1, 2>,
28 SDTCisSameAs<3, 4>,
29 SDTCisInt<4>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000030def SDT_MipsCallSeqStart : SDCallSeqStart<[SDTCisVT<0, i32>]>;
31def SDT_MipsCallSeqEnd : SDCallSeqEnd<[SDTCisVT<0, i32>, SDTCisVT<1, i32>]>;
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000032def SDT_MipsMAddMSub : SDTypeProfile<0, 4,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000033 [SDTCisVT<0, i32>, SDTCisSameAs<0, 1>,
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +000034 SDTCisSameAs<1, 2>,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000035 SDTCisSameAs<2, 3>]>;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000036def SDT_MipsDivRem : SDTypeProfile<0, 2,
Akira Hatanakadda4a072011-10-03 21:06:13 +000037 [SDTCisInt<0>,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000038 SDTCisSameAs<0, 1>]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000039
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000040def SDT_MipsThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
41
Akira Hatanaka21afc632011-06-21 00:40:49 +000042def SDT_MipsDynAlloc : SDTypeProfile<1, 1, [SDTCisVT<0, i32>,
43 SDTCisVT<1, iPTR>]>;
Akira Hatanakadb548262011-07-19 23:30:50 +000044def SDT_Sync : SDTypeProfile<0, 1, [SDTCisVT<0, i32>]>;
Akira Hatanaka21afc632011-06-21 00:40:49 +000045
Akira Hatanaka40eda462011-09-22 23:31:54 +000046def SDT_Ext : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
47 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>]>;
48def SDT_Ins : SDTypeProfile<1, 4, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
49 SDTCisVT<2, i32>, SDTCisSameAs<2, 3>,
Akira Hatanakabb15e112011-08-17 02:05:42 +000050 SDTCisSameAs<0, 4>]>;
51
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000052// Call
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000053def MipsJmpLink : SDNode<"MipsISD::JmpLink",SDT_MipsJmpLink,
Chris Lattner036609b2010-12-23 18:28:41 +000054 [SDNPHasChain, SDNPOutGlue, SDNPOptInGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000055 SDNPVariadic]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000056
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000057// Hi and Lo nodes are used to handle global addresses. Used on
58// MipsISelLowering to lower stuff like GlobalAddress, ExternalSymbol
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +000059// static model. (nothing to do with Mips Registers Hi and Lo)
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000060def MipsHi : SDNode<"MipsISD::Hi", SDTIntUnaryOp>;
61def MipsLo : SDNode<"MipsISD::Lo", SDTIntUnaryOp>;
62def MipsGPRel : SDNode<"MipsISD::GPRel", SDTIntUnaryOp>;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +000063
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064// TlsGd node is used to handle General Dynamic TLS
65def MipsTlsGd : SDNode<"MipsISD::TlsGd", SDTIntUnaryOp>;
66
67// TprelHi and TprelLo nodes are used to handle Local Exec TLS
68def MipsTprelHi : SDNode<"MipsISD::TprelHi", SDTIntUnaryOp>;
69def MipsTprelLo : SDNode<"MipsISD::TprelLo", SDTIntUnaryOp>;
70
71// Thread pointer
72def MipsThreadPointer: SDNode<"MipsISD::ThreadPointer", SDT_MipsThreadPointer>;
73
Eric Christopher3c999a22007-10-26 04:00:13 +000074// Return
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +000075def MipsRet : SDNode<"MipsISD::Ret", SDT_MipsRet, [SDNPHasChain,
Chris Lattner036609b2010-12-23 18:28:41 +000076 SDNPOptInGlue]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000077
78// These are target-independent nodes, but have target-specific formats.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000079def callseq_start : SDNode<"ISD::CALLSEQ_START", SDT_MipsCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOutGlue]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000081def callseq_end : SDNode<"ISD::CALLSEQ_END", SDT_MipsCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000082 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Bill Wendling0f8d9c02007-11-13 00:44:25 +000083
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +000084// MAdd*/MSub* nodes
85def MipsMAdd : SDNode<"MipsISD::MAdd", SDT_MipsMAddMSub,
86 [SDNPOptInGlue, SDNPOutGlue]>;
87def MipsMAddu : SDNode<"MipsISD::MAddu", SDT_MipsMAddMSub,
88 [SDNPOptInGlue, SDNPOutGlue]>;
89def MipsMSub : SDNode<"MipsISD::MSub", SDT_MipsMAddMSub,
90 [SDNPOptInGlue, SDNPOutGlue]>;
91def MipsMSubu : SDNode<"MipsISD::MSubu", SDT_MipsMAddMSub,
92 [SDNPOptInGlue, SDNPOutGlue]>;
93
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +000094// DivRem(u) nodes
95def MipsDivRem : SDNode<"MipsISD::DivRem", SDT_MipsDivRem,
96 [SDNPOutGlue]>;
97def MipsDivRemU : SDNode<"MipsISD::DivRemU", SDT_MipsDivRem,
98 [SDNPOutGlue]>;
99
Akira Hatanaka6cd4b4e2011-06-07 18:00:14 +0000100// Target constant nodes that are not part of any isel patterns and remain
101// unchanged can cause instructions with illegal operands to be emitted.
102// Wrapper node patterns give the instruction selector a chance to replace
103// target constant nodes that would otherwise remain unchanged with ADDiu
104// nodes. Without these wrapper node patterns, the following conditional move
105// instrucion is emitted when function cmov2 in test/CodeGen/Mips/cmov.ll is
106// compiled:
107// movn %got(d)($gp), %got(c)($gp), $4
108// This instruction is illegal since movn can take only register operands.
109
Akira Hatanaka342837d2011-05-28 01:07:07 +0000110def MipsWrapperPIC : SDNode<"MipsISD::WrapperPIC", SDTIntUnaryOp>;
111
Akira Hatanaka21afc632011-06-21 00:40:49 +0000112// Pointer to dynamically allocated stack area.
113def MipsDynAlloc : SDNode<"MipsISD::DynAlloc", SDT_MipsDynAlloc,
114 [SDNPHasChain, SDNPInGlue]>;
115
Akira Hatanakadb548262011-07-19 23:30:50 +0000116def MipsSync : SDNode<"MipsISD::Sync", SDT_Sync, [SDNPHasChain]>;
117
Akira Hatanakabb15e112011-08-17 02:05:42 +0000118def MipsExt : SDNode<"MipsISD::Ext", SDT_Ext>;
119def MipsIns : SDNode<"MipsISD::Ins", SDT_Ins>;
120
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000121//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000122// Mips Instruction Predicate Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000123//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000124def HasSEInReg : Predicate<"Subtarget.hasSEInReg()">;
125def HasBitCount : Predicate<"Subtarget.hasBitCount()">;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000126def HasSwap : Predicate<"Subtarget.hasSwap()">;
127def HasCondMov : Predicate<"Subtarget.hasCondMov()">;
Akira Hatanaka56633442011-09-20 23:53:09 +0000128def HasMips32 : Predicate<"Subtarget.hasMips32()">;
129def HasMips32r2 : Predicate<"Subtarget.hasMips32r2()">;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000130def IsN64 : Predicate<"Subtarget.isABI_N64()">;
131def NotN64 : Predicate<"!Subtarget.isABI_N64()">;
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000132
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000133//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000134// Mips Operand, Complex Patterns and Transformations Definitions.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000135//===----------------------------------------------------------------------===//
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000136
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000137// Instruction operand types
138def brtarget : Operand<OtherVT>;
139def calltarget : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000140def simm16 : Operand<i32>;
Akira Hatanakad55bb382011-10-11 00:11:12 +0000141def simm16_64 : Operand<i64>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000142def shamt : Operand<i32>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000143
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000144// Unsigned Operand
145def uimm16 : Operand<i32> {
146 let PrintMethod = "printUnsignedImm";
147}
148
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000149// Address operand
150def mem : Operand<i32> {
151 let PrintMethod = "printMemOperand";
Akira Hatanakad3ac47f2011-07-07 18:57:00 +0000152 let MIOperandInfo = (ops CPURegs, simm16);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000153}
154
Akira Hatanakad55bb382011-10-11 00:11:12 +0000155def mem64 : Operand<i64> {
156 let PrintMethod = "printMemOperand";
157 let MIOperandInfo = (ops CPU64Regs, simm16_64);
158}
159
Akira Hatanaka03236be2011-07-07 20:54:20 +0000160def mem_ea : Operand<i32> {
161 let PrintMethod = "printMemOperandEA";
162 let MIOperandInfo = (ops CPURegs, simm16);
163}
164
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000165// Transformation Function - get the lower 16 bits.
166def LO16 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000167 return getI32Imm((unsigned)N->getZExtValue() & 0xFFFF);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000168}]>;
169
170// Transformation Function - get the higher 16 bits.
171def HI16 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000172 return getI32Imm((unsigned)N->getZExtValue() >> 16);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000173}]>;
174
175// Node immediate fits as 16-bit sign extended on target immediate.
176// e.g. addi, andi
Jakob Stoklund Olesen7552a3d2010-08-18 23:56:46 +0000177def immSExt16 : PatLeaf<(imm), [{ return isInt<16>(N->getSExtValue()); }]>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000178
179// Node immediate fits as 16-bit zero extended on target immediate.
180// The LO16 param means that only the lower 16 bits of the node
181// immediate are caught.
182// e.g. addiu, sltiu
183def immZExt16 : PatLeaf<(imm), [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000184 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000185 return (uint32_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Eric Christopher3c999a22007-10-26 04:00:13 +0000186 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000187 return (uint64_t)N->getZExtValue() == (unsigned short)N->getZExtValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000188}], LO16>;
189
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000190// shamt field must fit in 5 bits.
191def immZExt5 : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000192 return N->getZExtValue() == ((N->getZExtValue()) & 0x1f) ;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000193}]>;
194
Eric Christopher3c999a22007-10-26 04:00:13 +0000195// Mips Address Mode! SDNode frameindex could possibily be a match
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000196// since load and store instructions from stack used it.
Chris Lattnereb079a32010-02-14 21:53:19 +0000197def addr : ComplexPattern<iPTR, 2, "SelectAddr", [frameindex], []>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000198
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000199//===----------------------------------------------------------------------===//
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000200// Pattern fragment for load/store
201//===----------------------------------------------------------------------===//
202class UnalignedLoad<PatFrag Node> : PatFrag<(ops node:$ptr), (Node node:$ptr), [{
203 LoadSDNode *LD = cast<LoadSDNode>(N);
204 return LD->getMemoryVT().getSizeInBits()/8 > LD->getAlignment();
205}]>;
206
207class AlignedLoad<PatFrag Node> : PatFrag<(ops node:$ptr), (Node node:$ptr), [{
208 LoadSDNode *LD = cast<LoadSDNode>(N);
209 return LD->getMemoryVT().getSizeInBits()/8 <= LD->getAlignment();
210}]>;
211
212class UnalignedStore<PatFrag Node> : PatFrag<(ops node:$val, node:$ptr),
213 (Node node:$val, node:$ptr), [{
214 StoreSDNode *SD = cast<StoreSDNode>(N);
215 return SD->getMemoryVT().getSizeInBits()/8 > SD->getAlignment();
216}]>;
217
218class AlignedStore<PatFrag Node> : PatFrag<(ops node:$val, node:$ptr),
219 (Node node:$val, node:$ptr), [{
220 StoreSDNode *SD = cast<StoreSDNode>(N);
221 return SD->getMemoryVT().getSizeInBits()/8 <= SD->getAlignment();
222}]>;
223
224// Load/Store PatFrags.
225def sextloadi16_a : AlignedLoad<sextloadi16>;
226def zextloadi16_a : AlignedLoad<zextloadi16>;
227def extloadi16_a : AlignedLoad<extloadi16>;
228def load_a : AlignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000229def sextloadi32_a : AlignedLoad<sextloadi32>;
230def zextloadi32_a : AlignedLoad<zextloadi32>;
231def extloadi32_a : AlignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000232def truncstorei16_a : AlignedStore<truncstorei16>;
233def store_a : AlignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000234def truncstorei32_a : AlignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000235def sextloadi16_u : UnalignedLoad<sextloadi16>;
236def zextloadi16_u : UnalignedLoad<zextloadi16>;
237def extloadi16_u : UnalignedLoad<extloadi16>;
238def load_u : UnalignedLoad<load>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000239def sextloadi32_u : UnalignedLoad<sextloadi32>;
240def zextloadi32_u : UnalignedLoad<zextloadi32>;
241def extloadi32_u : UnalignedLoad<extloadi32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000242def truncstorei16_u : UnalignedStore<truncstorei16>;
243def store_u : UnalignedStore<store>;
Akira Hatanaka7bd19bd2011-10-11 00:27:28 +0000244def truncstorei32_u : UnalignedStore<truncstorei32>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000245
246//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000247// Instructions specific format
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000248//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000249
250// Arithmetic 3 register operands
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000251class ArithR<bits<6> op, bits<6> func, string instr_asm, SDNode OpNode,
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000252 InstrItinClass itin, bit isComm = 0>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000253 FR<op, func, (outs CPURegs:$dst), (ins CPURegs:$b, CPURegs:$c),
254 !strconcat(instr_asm, "\t$dst, $b, $c"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000255 [(set CPURegs:$dst, (OpNode CPURegs:$b, CPURegs:$c))], itin> {
256 let isCommutable = isComm;
257}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000258
Akira Hatanakaedacba82011-05-25 17:32:06 +0000259class ArithOverflowR<bits<6> op, bits<6> func, string instr_asm,
260 bit isComm = 0>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000261 FR<op, func, (outs CPURegs:$dst), (ins CPURegs:$b, CPURegs:$c),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000262 !strconcat(instr_asm, "\t$dst, $b, $c"), [], IIAlu> {
263 let isCommutable = isComm;
264}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000265
266// Arithmetic 2 register operands
Eric Christopher3c999a22007-10-26 04:00:13 +0000267class ArithI<bits<6> op, string instr_asm, SDNode OpNode,
268 Operand Od, PatLeaf imm_type> :
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000269 FI<op, (outs CPURegs:$dst), (ins CPURegs:$b, Od:$c),
270 !strconcat(instr_asm, "\t$dst, $b, $c"),
271 [(set CPURegs:$dst, (OpNode CPURegs:$b, imm_type:$c))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000272
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000273class ArithOverflowI<bits<6> op, string instr_asm, SDNode OpNode,
274 Operand Od, PatLeaf imm_type> :
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000275 FI<op, (outs CPURegs:$dst), (ins CPURegs:$b, Od:$c),
276 !strconcat(instr_asm, "\t$dst, $b, $c"), [], IIAlu>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000277
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000278// Arithmetic Multiply ADD/SUB
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000279let rd = 0, shamt = 0, Defs = [HI, LO], Uses = [HI, LO] in
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000280class MArithR<bits<6> func, string instr_asm, SDNode op, bit isComm = 0> :
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000281 FR<0x1c, func, (outs), (ins CPURegs:$rs, CPURegs:$rt),
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000282 !strconcat(instr_asm, "\t$rs, $rt"),
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000283 [(op CPURegs:$rs, CPURegs:$rt, LO, HI)], IIImul> {
284 let isCommutable = isComm;
285}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000286
287// Logical
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000288let isCommutable = 1 in
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000289class LogicR<bits<6> func, string instr_asm, SDNode OpNode>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000290 FR<0x00, func, (outs CPURegs:$dst), (ins CPURegs:$b, CPURegs:$c),
291 !strconcat(instr_asm, "\t$dst, $b, $c"),
292 [(set CPURegs:$dst, (OpNode CPURegs:$b, CPURegs:$c))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000293
294class LogicI<bits<6> op, string instr_asm, SDNode OpNode>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000295 FI<op, (outs CPURegs:$dst), (ins CPURegs:$b, uimm16:$c),
296 !strconcat(instr_asm, "\t$dst, $b, $c"),
297 [(set CPURegs:$dst, (OpNode CPURegs:$b, immZExt16:$c))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000298
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000299let isCommutable = 1 in
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000300class LogicNOR<bits<6> op, bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000301 FR<op, func, (outs CPURegs:$dst), (ins CPURegs:$b, CPURegs:$c),
302 !strconcat(instr_asm, "\t$dst, $b, $c"),
303 [(set CPURegs:$dst, (not (or CPURegs:$b, CPURegs:$c)))], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000304
305// Shifts
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000306class LogicR_shift_rotate_imm<bits<6> func, bits<5> _rs, string instr_asm,
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000307 SDNode OpNode>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000308 FR<0x00, func, (outs CPURegs:$dst), (ins CPURegs:$b, shamt:$c),
309 !strconcat(instr_asm, "\t$dst, $b, $c"),
Akira Hatanaka40eda462011-09-22 23:31:54 +0000310 [(set CPURegs:$dst, (OpNode CPURegs:$b, (i32 immZExt5:$c)))], IIAlu> {
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000311 let rs = _rs;
312}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000313
Bruno Cardoso Lopes81092dc2011-03-04 17:51:39 +0000314class LogicR_shift_rotate_reg<bits<6> func, bits<5> _shamt, string instr_asm,
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000315 SDNode OpNode>:
316 FR<0x00, func, (outs CPURegs:$dst), (ins CPURegs:$c, CPURegs:$b),
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000317 !strconcat(instr_asm, "\t$dst, $b, $c"),
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000318 [(set CPURegs:$dst, (OpNode CPURegs:$b, CPURegs:$c))], IIAlu> {
319 let shamt = _shamt;
320}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000321
322// Load Upper Imediate
323class LoadUpper<bits<6> op, string instr_asm>:
324 FI< op,
Evan Cheng64d80e32007-07-19 01:14:50 +0000325 (outs CPURegs:$dst),
326 (ins uimm16:$imm),
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000327 !strconcat(instr_asm, "\t$dst, $imm"),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000328 [], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000329
Eric Christopher3c999a22007-10-26 04:00:13 +0000330// Memory Load/Store
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000331let canFoldAsLoad = 1 in
Akira Hatanakad55bb382011-10-11 00:11:12 +0000332class LoadM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
333 Operand MemOpnd, bit Pseudo>:
334 FI<op, (outs RC:$dst), (ins MemOpnd:$addr),
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000335 !strconcat(instr_asm, "\t$dst, $addr"),
Akira Hatanakad55bb382011-10-11 00:11:12 +0000336 [(set RC:$dst, (OpNode addr:$addr))], IILoad> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000337 let isPseudo = Pseudo;
338}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000339
Akira Hatanakad55bb382011-10-11 00:11:12 +0000340class StoreM<bits<6> op, string instr_asm, PatFrag OpNode, RegisterClass RC,
341 Operand MemOpnd, bit Pseudo>:
342 FI<op, (outs), (ins RC:$dst, MemOpnd:$addr),
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000343 !strconcat(instr_asm, "\t$dst, $addr"),
Akira Hatanakad55bb382011-10-11 00:11:12 +0000344 [(OpNode RC:$dst, addr:$addr)], IIStore> {
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000345 let isPseudo = Pseudo;
346}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000347
Akira Hatanakad55bb382011-10-11 00:11:12 +0000348// 32-bit load.
349multiclass LoadM32<bits<6> op, string instr_asm, PatFrag OpNode,
350 bit Pseudo = 0> {
351 def #NAME# : LoadM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
352 Requires<[NotN64]>;
353 def _P8 : LoadM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
354 Requires<[IsN64]>;
355}
356
357// 64-bit load.
358multiclass LoadM64<bits<6> op, string instr_asm, PatFrag OpNode,
359 bit Pseudo = 0> {
360 def #NAME# : LoadM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
361 Requires<[NotN64]>;
362 def _P8 : LoadM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
363 Requires<[IsN64]>;
364}
365
366// 32-bit store.
367multiclass StoreM32<bits<6> op, string instr_asm, PatFrag OpNode,
368 bit Pseudo = 0> {
369 def #NAME# : StoreM<op, instr_asm, OpNode, CPURegs, mem, Pseudo>,
370 Requires<[NotN64]>;
371 def _P8 : StoreM<op, instr_asm, OpNode, CPURegs, mem64, Pseudo>,
372 Requires<[IsN64]>;
373}
374
375// 64-bit store.
376multiclass StoreM64<bits<6> op, string instr_asm, PatFrag OpNode,
377 bit Pseudo = 0> {
378 def #NAME# : StoreM<op, instr_asm, OpNode, CPU64Regs, mem, Pseudo>,
379 Requires<[NotN64]>;
380 def _P8 : StoreM<op, instr_asm, OpNode, CPU64Regs, mem64, Pseudo>,
381 Requires<[IsN64]>;
382}
383
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000384// Conditional Branch
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000385let isBranch = 1, isTerminator=1, hasDelaySlot = 1 in {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000386class CBranch<bits<6> op, string instr_asm, PatFrag cond_op>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000387 FI<op, (outs), (ins CPURegs:$a, CPURegs:$b, brtarget:$offset),
388 !strconcat(instr_asm, "\t$a, $b, $offset"),
Akira Hatanaka40eda462011-09-22 23:31:54 +0000389 [(brcond (i32 (cond_op CPURegs:$a, CPURegs:$b)), bb:$offset)],
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000390 IIBranch>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000391
392class CBranchZero<bits<6> op, string instr_asm, PatFrag cond_op>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000393 FI<op, (outs), (ins CPURegs:$src, brtarget:$offset),
394 !strconcat(instr_asm, "\t$src, $offset"),
Akira Hatanaka40eda462011-09-22 23:31:54 +0000395 [(brcond (i32 (cond_op CPURegs:$src, 0)), bb:$offset)],
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000396 IIBranch>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000397}
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000398
Eric Christopher3c999a22007-10-26 04:00:13 +0000399// SetCC
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000400class SetCC_R<bits<6> op, bits<6> func, string instr_asm,
401 PatFrag cond_op>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000402 FR<op, func, (outs CPURegs:$dst), (ins CPURegs:$b, CPURegs:$c),
403 !strconcat(instr_asm, "\t$dst, $b, $c"),
404 [(set CPURegs:$dst, (cond_op CPURegs:$b, CPURegs:$c))],
405 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000406
407class SetCC_I<bits<6> op, string instr_asm, PatFrag cond_op,
408 Operand Od, PatLeaf imm_type>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000409 FI<op, (outs CPURegs:$dst), (ins CPURegs:$b, Od:$c),
410 !strconcat(instr_asm, "\t$dst, $b, $c"),
411 [(set CPURegs:$dst, (cond_op CPURegs:$b, imm_type:$c))],
412 IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000413
414// Unconditional branch
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000415let isBranch=1, isTerminator=1, isBarrier=1, hasDelaySlot = 1 in
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000416class JumpFJ<bits<6> op, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000417 FJ<op, (outs), (ins brtarget:$target),
418 !strconcat(instr_asm, "\t$target"), [(br bb:$target)], IIBranch>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000419
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000420let isBranch=1, isTerminator=1, isBarrier=1, rd=0, hasDelaySlot = 1 in
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000421class JumpFR<bits<6> op, bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000422 FR<op, func, (outs), (ins CPURegs:$target),
423 !strconcat(instr_asm, "\t$target"), [(brind CPURegs:$target)], IIBranch>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000424
425// Jump and Link (Call)
Eric Christopher3c999a22007-10-26 04:00:13 +0000426let isCall=1, hasDelaySlot=1,
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000427 // All calls clobber the non-callee saved registers...
Jakob Stoklund Olesende12e432010-02-17 20:18:50 +0000428 Defs = [AT, V0, V1, A0, A1, A2, A3, T0, T1, T2, T3, T4, T5, T6, T7, T8, T9,
429 K0, K1, D0, D1, D2, D3, D4, D5, D6, D7, D8, D9], Uses = [GP] in {
Eric Christopher3c999a22007-10-26 04:00:13 +0000430 class JumpLink<bits<6> op, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000431 FJ<op, (outs), (ins calltarget:$target, variable_ops),
432 !strconcat(instr_asm, "\t$target"), [(MipsJmpLink imm:$target)],
433 IIBranch>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000434
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000435 let rd=31 in
436 class JumpLinkReg<bits<6> op, bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000437 FR<op, func, (outs), (ins CPURegs:$rs, variable_ops),
438 !strconcat(instr_asm, "\t$rs"), [(MipsJmpLink CPURegs:$rs)], IIBranch>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000439
440 class BranchLink<string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000441 FI<0x1, (outs), (ins CPURegs:$rs, brtarget:$target, variable_ops),
442 !strconcat(instr_asm, "\t$rs, $target"), [], IIBranch>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000443}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000444
Eric Christopher3c999a22007-10-26 04:00:13 +0000445// Mul, Div
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000446let Defs = [HI, LO] in {
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000447 let isCommutable = 1 in
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000448 class Mul<bits<6> func, string instr_asm, InstrItinClass itin>:
449 FR<0x00, func, (outs), (ins CPURegs:$a, CPURegs:$b),
450 !strconcat(instr_asm, "\t$a, $b"), [], itin>;
451
452 class Div<SDNode op, bits<6> func, string instr_asm, InstrItinClass itin>:
453 FR<0x00, func, (outs), (ins CPURegs:$a, CPURegs:$b),
454 !strconcat(instr_asm, "\t$$zero, $a, $b"),
455 [(op CPURegs:$a, CPURegs:$b)], itin>;
456}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000457
Eric Christopher3c999a22007-10-26 04:00:13 +0000458// Move from Hi/Lo
Akira Hatanaka36787932011-10-03 19:28:44 +0000459let shamt = 0 in {
460let rs = 0, rt = 0 in
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000461class MoveFromLOHI<bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000462 FR<0x00, func, (outs CPURegs:$dst), (ins),
463 !strconcat(instr_asm, "\t$dst"), [], IIHiLo>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000464
Akira Hatanaka36787932011-10-03 19:28:44 +0000465let rt = 0, rd = 0 in
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000466class MoveToLOHI<bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000467 FR<0x00, func, (outs), (ins CPURegs:$src),
468 !strconcat(instr_asm, "\t$src"), [], IIHiLo>;
Akira Hatanaka36787932011-10-03 19:28:44 +0000469}
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000470
Eric Christopher3c999a22007-10-26 04:00:13 +0000471class EffectiveAddress<string instr_asm> :
Akira Hatanaka03236be2011-07-07 20:54:20 +0000472 FI<0x09, (outs CPURegs:$dst), (ins mem_ea:$addr),
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000473 instr_asm, [(set CPURegs:$dst, addr:$addr)], IIAlu>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000474
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000475// Count Leading Ones/Zeros in Word
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000476class CountLeading<bits<6> func, string instr_asm, list<dag> pattern>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000477 FR<0x1c, func, (outs CPURegs:$dst), (ins CPURegs:$src),
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000478 !strconcat(instr_asm, "\t$dst, $src"), pattern, IIAlu>,
479 Requires<[HasBitCount]> {
480 let shamt = 0;
481 let rt = rd;
482}
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000483
484// Sign Extend in Register.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000485class SignExtInReg<bits<6> func, string instr_asm, ValueType vt>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000486 FR<0x3f, func, (outs CPURegs:$dst), (ins CPURegs:$src),
487 !strconcat(instr_asm, "\t$dst, $src"),
488 [(set CPURegs:$dst, (sext_inreg CPURegs:$src, vt))], NoItinerary>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000489
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000490// Byte Swap
491class ByteSwap<bits<6> func, string instr_asm>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000492 FR<0x1f, func, (outs CPURegs:$dst), (ins CPURegs:$src),
493 !strconcat(instr_asm, "\t$dst, $src"),
494 [(set CPURegs:$dst, (bswap CPURegs:$src))], NoItinerary>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000495
496// Conditional Move
497class CondMov<bits<6> func, string instr_asm, PatLeaf MovCode>:
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000498 FR<0x00, func, (outs CPURegs:$dst), (ins CPURegs:$F, CPURegs:$T,
499 CPURegs:$cond), !strconcat(instr_asm, "\t$dst, $T, $cond"),
Bruno Cardoso Lopesbd3af09c2010-12-07 19:04:14 +0000500 [], NoItinerary>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000501
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000502// Read Hardware
503class ReadHardware: FR<0x1f, 0x3b, (outs CPURegs:$dst), (ins HWRegs:$src),
504 "rdhwr\t$dst, $src", [], IIAlu> {
505 let rs = 0;
506 let shamt = 0;
507}
508
Akira Hatanaka667645f2011-08-17 22:59:46 +0000509// Ext and Ins
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000510class ExtIns<bits<6> _funct, string instr_asm, dag outs, dag ins,
Akira Hatanaka667645f2011-08-17 22:59:46 +0000511 list<dag> pattern, InstrItinClass itin>:
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000512 FR<0x1f, _funct, outs, ins, !strconcat(instr_asm, " $rt, $rs, $pos, $sz"),
Akira Hatanaka56633442011-09-20 23:53:09 +0000513 pattern, itin>, Requires<[HasMips32r2]> {
Akira Hatanaka667645f2011-08-17 22:59:46 +0000514 bits<5> pos;
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000515 bits<5> sz;
516 let rd = sz;
Akira Hatanaka667645f2011-08-17 22:59:46 +0000517 let shamt = pos;
518}
519
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000520// Atomic instructions with 2 source operands (ATOMIC_SWAP & ATOMIC_LOAD_*).
Akira Hatanakade9416e2011-07-20 00:53:09 +0000521class Atomic2Ops<PatFrag Op, string Opstr> :
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000522 MipsPseudo<(outs CPURegs:$dst), (ins CPURegs:$ptr, CPURegs:$incr),
523 !strconcat("atomic_", Opstr, "\t$dst, $ptr, $incr"),
524 [(set CPURegs:$dst,
525 (Op CPURegs:$ptr, CPURegs:$incr))]>;
526
527// Atomic Compare & Swap.
528class AtomicCmpSwap<PatFrag Op, string Width> :
529 MipsPseudo<(outs CPURegs:$dst),
530 (ins CPURegs:$ptr, CPURegs:$cmp, CPURegs:$swap),
531 !strconcat("atomic_cmp_swap_", Width,
532 "\t$dst, $ptr, $cmp, $swap"),
533 [(set CPURegs:$dst,
534 (Op CPURegs:$ptr, CPURegs:$cmp, CPURegs:$swap))]>;
535
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000536//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000537// Pseudo instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000538//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000539
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000540// As stack alignment is always done with addiu, we need a 16-bit immediate
Evan Cheng071a2792007-09-11 19:55:27 +0000541let Defs = [SP], Uses = [SP] in {
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000542def ADJCALLSTACKDOWN : MipsPseudo<(outs), (ins uimm16:$amt),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000543 "!ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000544 [(callseq_start timm:$amt)]>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000545def ADJCALLSTACKUP : MipsPseudo<(outs), (ins uimm16:$amt1, uimm16:$amt2),
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000546 "!ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000547 [(callseq_end timm:$amt1, timm:$amt2)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000548}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000549
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000550// Some assembly macros need to avoid pseudoinstructions and assembler
551// automatic reodering, we should reorder ourselves.
552def MACRO : MipsPseudo<(outs), (ins), ".set\tmacro", []>;
553def REORDER : MipsPseudo<(outs), (ins), ".set\treorder", []>;
554def NOMACRO : MipsPseudo<(outs), (ins), ".set\tnomacro", []>;
555def NOREORDER : MipsPseudo<(outs), (ins), ".set\tnoreorder", []>;
556
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000557// These macros are inserted to prevent GAS from complaining
Bruno Cardoso Lopes99027d72011-03-04 20:48:08 +0000558// when using the AT register.
559def NOAT : MipsPseudo<(outs), (ins), ".set\tnoat", []>;
560def ATMACRO : MipsPseudo<(outs), (ins), ".set\tat", []>;
561
Eric Christopher3c999a22007-10-26 04:00:13 +0000562// When handling PIC code the assembler needs .cpload and .cprestore
563// directives. If the real instructions corresponding these directives
564// are used, we have the same behavior, but get also a bunch of warnings
Bruno Cardoso Lopese78080c2007-10-09 02:55:31 +0000565// from the assembler.
Bruno Cardoso Lopes43d526d2008-07-14 14:42:54 +0000566def CPLOAD : MipsPseudo<(outs), (ins CPURegs:$picreg), ".cpload\t$picreg", []>;
Akira Hatanaka78d62b22011-07-07 22:06:18 +0000567def CPRESTORE : MipsPseudo<(outs), (ins i32imm:$loc), ".cprestore\t$loc", []>;
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000568
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000569let usesCustomInserter = 1 in {
Akira Hatanakade9416e2011-07-20 00:53:09 +0000570 def ATOMIC_LOAD_ADD_I8 : Atomic2Ops<atomic_load_add_8, "load_add_8">;
571 def ATOMIC_LOAD_ADD_I16 : Atomic2Ops<atomic_load_add_16, "load_add_16">;
572 def ATOMIC_LOAD_ADD_I32 : Atomic2Ops<atomic_load_add_32, "load_add_32">;
573 def ATOMIC_LOAD_SUB_I8 : Atomic2Ops<atomic_load_sub_8, "load_sub_8">;
574 def ATOMIC_LOAD_SUB_I16 : Atomic2Ops<atomic_load_sub_16, "load_sub_16">;
575 def ATOMIC_LOAD_SUB_I32 : Atomic2Ops<atomic_load_sub_32, "load_sub_32">;
576 def ATOMIC_LOAD_AND_I8 : Atomic2Ops<atomic_load_and_8, "load_and_8">;
577 def ATOMIC_LOAD_AND_I16 : Atomic2Ops<atomic_load_and_16, "load_and_16">;
578 def ATOMIC_LOAD_AND_I32 : Atomic2Ops<atomic_load_and_32, "load_and_32">;
579 def ATOMIC_LOAD_OR_I8 : Atomic2Ops<atomic_load_or_8, "load_or_8">;
580 def ATOMIC_LOAD_OR_I16 : Atomic2Ops<atomic_load_or_16, "load_or_16">;
581 def ATOMIC_LOAD_OR_I32 : Atomic2Ops<atomic_load_or_32, "load_or_32">;
582 def ATOMIC_LOAD_XOR_I8 : Atomic2Ops<atomic_load_xor_8, "load_xor_8">;
583 def ATOMIC_LOAD_XOR_I16 : Atomic2Ops<atomic_load_xor_16, "load_xor_16">;
584 def ATOMIC_LOAD_XOR_I32 : Atomic2Ops<atomic_load_xor_32, "load_xor_32">;
585 def ATOMIC_LOAD_NAND_I8 : Atomic2Ops<atomic_load_nand_8, "load_nand_8">;
586 def ATOMIC_LOAD_NAND_I16 : Atomic2Ops<atomic_load_nand_16, "load_nand_16">;
587 def ATOMIC_LOAD_NAND_I32 : Atomic2Ops<atomic_load_nand_32, "load_nand_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000588
Akira Hatanakade9416e2011-07-20 00:53:09 +0000589 def ATOMIC_SWAP_I8 : Atomic2Ops<atomic_swap_8, "swap_8">;
590 def ATOMIC_SWAP_I16 : Atomic2Ops<atomic_swap_16, "swap_16">;
591 def ATOMIC_SWAP_I32 : Atomic2Ops<atomic_swap_32, "swap_32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000592
Akira Hatanaka32b7ebb2011-07-20 00:23:01 +0000593 def ATOMIC_CMP_SWAP_I8 : AtomicCmpSwap<atomic_cmp_swap_8, "8">;
594 def ATOMIC_CMP_SWAP_I16 : AtomicCmpSwap<atomic_cmp_swap_16, "16">;
595 def ATOMIC_CMP_SWAP_I32 : AtomicCmpSwap<atomic_cmp_swap_32, "32">;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000596}
597
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000598//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000599// Instruction definition
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000600//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000601
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000602//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000603// MipsI Instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000604//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000605
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000606/// Arithmetic Instructions (ALU Immediate)
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000607def ADDiu : ArithI<0x09, "addiu", add, simm16, immSExt16>;
608def ADDi : ArithOverflowI<0x08, "addi", add, simm16, immSExt16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000609def SLTi : SetCC_I<0x0a, "slti", setlt, simm16, immSExt16>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000610def SLTiu : SetCC_I<0x0b, "sltiu", setult, simm16, immSExt16>;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000611def ANDi : LogicI<0x0c, "andi", and>;
612def ORi : LogicI<0x0d, "ori", or>;
613def XORi : LogicI<0x0e, "xori", xor>;
614def LUi : LoadUpper<0x0f, "lui">;
615
616/// Arithmetic Instructions (3-Operand, R-Type)
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000617def ADDu : ArithR<0x00, 0x21, "addu", add, IIAlu, 1>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000618def SUBu : ArithR<0x00, 0x23, "subu", sub, IIAlu>;
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000619def ADD : ArithOverflowR<0x00, 0x20, "add", 1>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000620def SUB : ArithOverflowR<0x00, 0x22, "sub">;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000621def SLT : SetCC_R<0x00, 0x2a, "slt", setlt>;
622def SLTu : SetCC_R<0x00, 0x2b, "sltu", setult>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000623def AND : LogicR<0x24, "and", and>;
624def OR : LogicR<0x25, "or", or>;
625def XOR : LogicR<0x26, "xor", xor>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000626def NOR : LogicNOR<0x00, 0x27, "nor">;
627
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000628/// Shift Instructions
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000629def SLL : LogicR_shift_rotate_imm<0x00, 0x00, "sll", shl>;
630def SRL : LogicR_shift_rotate_imm<0x02, 0x00, "srl", srl>;
631def SRA : LogicR_shift_rotate_imm<0x03, 0x00, "sra", sra>;
632def SLLV : LogicR_shift_rotate_reg<0x04, 0x00, "sllv", shl>;
633def SRLV : LogicR_shift_rotate_reg<0x06, 0x00, "srlv", srl>;
634def SRAV : LogicR_shift_rotate_reg<0x07, 0x00, "srav", sra>;
635
636// Rotate Instructions
Akira Hatanaka56633442011-09-20 23:53:09 +0000637let Predicates = [HasMips32r2] in {
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000638 def ROTR : LogicR_shift_rotate_imm<0x02, 0x01, "rotr", rotr>;
639 def ROTRV : LogicR_shift_rotate_reg<0x06, 0x01, "rotrv", rotr>;
640}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000641
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000642/// Load and Store Instructions
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000643/// aligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000644defm LB : LoadM32<0x20, "lb", sextloadi8>;
645defm LBu : LoadM32<0x24, "lbu", zextloadi8>;
646defm LH : LoadM32<0x21, "lh", sextloadi16_a>;
647defm LHu : LoadM32<0x25, "lhu", zextloadi16_a>;
648defm LW : LoadM32<0x23, "lw", load_a>;
649defm SB : StoreM32<0x28, "sb", truncstorei8>;
650defm SH : StoreM32<0x29, "sh", truncstorei16_a>;
651defm SW : StoreM32<0x2b, "sw", store_a>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000652
653/// unaligned
Akira Hatanakad55bb382011-10-11 00:11:12 +0000654defm ULH : LoadM32<0x21, "ulh", sextloadi16_u, 1>;
655defm ULHu : LoadM32<0x25, "ulhu", zextloadi16_u, 1>;
656defm ULW : LoadM32<0x23, "ulw", load_u, 1>;
657defm USH : StoreM32<0x29, "ush", truncstorei16_u, 1>;
658defm USW : StoreM32<0x2b, "usw", store_u, 1>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000659
Akira Hatanakadb548262011-07-19 23:30:50 +0000660let hasSideEffects = 1 in
661def SYNC : MipsInst<(outs), (ins i32imm:$stype), "sync $stype",
662 [(MipsSync imm:$stype)], NoItinerary>
663{
664 let opcode = 0;
665 let Inst{25-11} = 0;
666 let Inst{5-0} = 15;
667}
668
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000669/// Load-linked, Store-conditional
Akira Hatanaka8ddf6532011-09-09 20:45:50 +0000670let mayLoad = 1 in
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000671 def LL : FI<0x30, (outs CPURegs:$dst), (ins mem:$addr),
672 "ll\t$dst, $addr", [], IILoad>;
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +0000673let mayStore = 1, Constraints = "$src = $dst" in
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000674 def SC : FI<0x38, (outs CPURegs:$dst), (ins CPURegs:$src, mem:$addr),
675 "sc\t$src, $addr", [], IIStore>;
676
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000677/// Jump and Branch Instructions
678def J : JumpFJ<0x02, "j">;
Akira Hatanaka1f8d8222011-08-11 21:05:37 +0000679let isIndirectBranch = 1 in
680 def JR : JumpFR<0x00, 0x08, "jr">;
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000681def JAL : JumpLink<0x03, "jal">;
682def JALR : JumpLinkReg<0x00, 0x09, "jalr">;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000683def BEQ : CBranch<0x04, "beq", seteq>;
684def BNE : CBranch<0x05, "bne", setne>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000685
Eric Christopher3c999a22007-10-26 04:00:13 +0000686let rt=1 in
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000687 def BGEZ : CBranchZero<0x01, "bgez", setge>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000688
689let rt=0 in {
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000690 def BGTZ : CBranchZero<0x07, "bgtz", setgt>;
691 def BLEZ : CBranchZero<0x07, "blez", setle>;
692 def BLTZ : CBranchZero<0x01, "bltz", setlt>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000693}
694
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000695def BGEZAL : BranchLink<"bgezal">;
696def BLTZAL : BranchLink<"bltzal">;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000697
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000698let isReturn=1, isTerminator=1, hasDelaySlot=1,
699 isBarrier=1, hasCtrlDep=1, rs=0, rt=0, shamt=0 in
700 def RET : FR <0x00, 0x02, (outs), (ins CPURegs:$target),
701 "jr\t$target", [(MipsRet CPURegs:$target)], IIBranch>;
702
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000703/// Multiply and Divide Instructions.
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000704def MULT : Mul<0x18, "mult", IIImul>;
705def MULTu : Mul<0x19, "multu", IIImul>;
706def SDIV : Div<MipsDivRem, 0x1a, "div", IIIdiv>;
707def UDIV : Div<MipsDivRemU, 0x1b, "divu", IIIdiv>;
Bruno Cardoso Lopes91ef8492008-08-02 19:42:36 +0000708
709let Defs = [HI] in
710 def MTHI : MoveToLOHI<0x11, "mthi">;
711let Defs = [LO] in
712 def MTLO : MoveToLOHI<0x13, "mtlo">;
713
714let Uses = [HI] in
715 def MFHI : MoveFromLOHI<0x10, "mfhi">;
716let Uses = [LO] in
717 def MFLO : MoveFromLOHI<0x12, "mflo">;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000718
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000719/// Sign Ext In Register Instructions.
720let Predicates = [HasSEInReg] in {
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000721 let shamt = 0x10, rs = 0 in
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000722 def SEB : SignExtInReg<0x21, "seb", i8>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000723
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +0000724 let shamt = 0x18, rs = 0 in
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000725 def SEH : SignExtInReg<0x20, "seh", i16>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000726}
727
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000728/// Count Leading
Bruno Cardoso Lopesc4bb67c2010-11-10 02:13:22 +0000729def CLZ : CountLeading<0b100000, "clz",
730 [(set CPURegs:$dst, (ctlz CPURegs:$src))]>;
731def CLO : CountLeading<0b100001, "clo",
732 [(set CPURegs:$dst, (ctlz (not CPURegs:$src)))]>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000733
734/// Byte Swap
735let Predicates = [HasSwap] in {
736 let shamt = 0x3, rs = 0 in
737 def WSBW : ByteSwap<0x20, "wsbw">;
738}
739
740/// Conditional Move
741def MIPS_CMOV_ZERO : PatLeaf<(i32 0)>;
742def MIPS_CMOV_NZERO : PatLeaf<(i32 1)>;
743
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000744// Conditional moves:
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000745// These instructions are expanded in
746// MipsISelLowering::EmitInstrWithCustomInserter if target does not have
747// conditional move instructions.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000748// flag:int, data:int
749let usesCustomInserter = 1, shamt = 0, Constraints = "$F = $dst" in
750 class CondMovIntInt<bits<6> funct, string instr_asm> :
751 FR<0, funct, (outs CPURegs:$dst),
752 (ins CPURegs:$T, CPURegs:$cond, CPURegs:$F),
753 !strconcat(instr_asm, "\t$dst, $T, $cond"), [], NoItinerary>;
754
755def MOVZ_I : CondMovIntInt<0x0a, "movz">;
756def MOVN_I : CondMovIntInt<0x0b, "movn">;
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000757
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000758/// No operation
759let addr=0 in
760 def NOP : FJ<0, (outs), (ins), "nop", [], IIAlu>;
761
Eric Christopher3c999a22007-10-26 04:00:13 +0000762// FrameIndexes are legalized when they are operands from load/store
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000763// instructions. The same not happens for stack address copies, so an
764// add op with mem ComplexPattern is used and the stack address copy
765// can be matched. It's similar to Sparc LEA_ADDRi
Akira Hatanaka03236be2011-07-07 20:54:20 +0000766def LEA_ADDiu : EffectiveAddress<"addiu\t$dst, $addr">;
Bruno Cardoso Lopesb42abeb2007-09-24 20:15:11 +0000767
Akira Hatanaka21afc632011-06-21 00:40:49 +0000768// DynAlloc node points to dynamically allocated stack space.
769// $sp is added to the list of implicitly used registers to prevent dead code
770// elimination from removing instructions that modify $sp.
771let Uses = [SP] in
Akira Hatanaka03236be2011-07-07 20:54:20 +0000772def DynAlloc : EffectiveAddress<"addiu\t$dst, $addr">;
Akira Hatanaka21afc632011-06-21 00:40:49 +0000773
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000774// MADD*/MSUB*
Akira Hatanaka01765eb2011-05-12 17:42:08 +0000775def MADD : MArithR<0, "madd", MipsMAdd, 1>;
776def MADDU : MArithR<1, "maddu", MipsMAddu, 1>;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000777def MSUB : MArithR<4, "msub", MipsMSub>;
778def MSUBU : MArithR<5, "msubu", MipsMSubu>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000779
Bruno Cardoso Lopesf7d66f72008-07-30 16:58:59 +0000780// MUL is a assembly macro in the current used ISAs. In recent ISA's
781// it is a real instruction.
Akira Hatanaka56633442011-09-20 23:53:09 +0000782def MUL : ArithR<0x1c, 0x02, "mul", mul, IIImul, 1>, Requires<[HasMips32]>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000783
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000784def RDHWR : ReadHardware;
785
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000786def EXT : ExtIns<0, "ext", (outs CPURegs:$rt),
787 (ins CPURegs:$rs, uimm16:$pos, uimm16:$sz),
788 [(set CPURegs:$rt,
789 (MipsExt CPURegs:$rs, immZExt5:$pos, immZExt5:$sz))],
Akira Hatanaka667645f2011-08-17 22:59:46 +0000790 NoItinerary>;
791
792let Constraints = "$src = $rt" in
Bruno Cardoso Lopes44d12eb2011-08-18 16:30:49 +0000793def INS : ExtIns<4, "ins", (outs CPURegs:$rt),
794 (ins CPURegs:$rs, uimm16:$pos, uimm16:$sz, CPURegs:$src),
795 [(set CPURegs:$rt,
796 (MipsIns CPURegs:$rs, immZExt5:$pos, immZExt5:$sz,
Akira Hatanaka667645f2011-08-17 22:59:46 +0000797 CPURegs:$src))],
798 NoItinerary>;
Akira Hatanakabb15e112011-08-17 02:05:42 +0000799
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000800//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000801// Arbitrary patterns that map to one or more instructions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000802//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000803
804// Small immediates
Eric Christopher3c999a22007-10-26 04:00:13 +0000805def : Pat<(i32 immSExt16:$in),
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +0000806 (ADDiu ZERO, imm:$in)>;
Eric Christopher3c999a22007-10-26 04:00:13 +0000807def : Pat<(i32 immZExt16:$in),
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000808 (ORi ZERO, imm:$in)>;
809
810// Arbitrary immediates
811def : Pat<(i32 imm:$imm),
812 (ORi (LUi (HI16 imm:$imm)), (LO16 imm:$imm))>;
813
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000814// Carry patterns
815def : Pat<(subc CPURegs:$lhs, CPURegs:$rhs),
816 (SUBu CPURegs:$lhs, CPURegs:$rhs)>;
817def : Pat<(addc CPURegs:$lhs, CPURegs:$rhs),
818 (ADDu CPURegs:$lhs, CPURegs:$rhs)>;
Bruno Cardoso Lopes911a9922011-03-04 17:59:18 +0000819def : Pat<(addc CPURegs:$src, immSExt16:$imm),
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000820 (ADDiu CPURegs:$src, imm:$imm)>;
821
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000822// Call
823def : Pat<(MipsJmpLink (i32 tglobaladdr:$dst)),
824 (JAL tglobaladdr:$dst)>;
825def : Pat<(MipsJmpLink (i32 texternalsym:$dst)),
826 (JAL texternalsym:$dst)>;
Chris Lattnere0d27532010-02-28 07:23:21 +0000827//def : Pat<(MipsJmpLink CPURegs:$dst),
828// (JALR CPURegs:$dst)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000829
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000830// hi/lo relocs
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000831def : Pat<(MipsHi tglobaladdr:$in), (LUi tglobaladdr:$in)>;
Akira Hatanakaf48eb532011-04-25 17:10:45 +0000832def : Pat<(MipsHi tblockaddress:$in), (LUi tblockaddress:$in)>;
Akira Hatanakaa4b97f32011-09-13 20:13:58 +0000833def : Pat<(MipsLo tglobaladdr:$in), (ADDiu ZERO, tglobaladdr:$in)>;
834def : Pat<(MipsLo tblockaddress:$in), (ADDiu ZERO, tblockaddress:$in)>;
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000835def : Pat<(add CPURegs:$hi, (MipsLo tglobaladdr:$lo)),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000836 (ADDiu CPURegs:$hi, tglobaladdr:$lo)>;
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000837def : Pat<(add CPURegs:$hi, (MipsLo tblockaddress:$lo)),
838 (ADDiu CPURegs:$hi, tblockaddress:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000839
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000840def : Pat<(MipsHi tjumptable:$in), (LUi tjumptable:$in)>;
Akira Hatanakaa4b97f32011-09-13 20:13:58 +0000841def : Pat<(MipsLo tjumptable:$in), (ADDiu ZERO, tjumptable:$in)>;
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +0000842def : Pat<(add CPURegs:$hi, (MipsLo tjumptable:$lo)),
843 (ADDiu CPURegs:$hi, tjumptable:$lo)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000844
845def : Pat<(MipsHi tconstpool:$in), (LUi tconstpool:$in)>;
Akira Hatanakaa4b97f32011-09-13 20:13:58 +0000846def : Pat<(MipsLo tconstpool:$in), (ADDiu ZERO, tconstpool:$in)>;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000847def : Pat<(add CPURegs:$hi, (MipsLo tconstpool:$lo)),
848 (ADDiu CPURegs:$hi, tconstpool:$lo)>;
849
850// gp_rel relocs
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000851def : Pat<(add CPURegs:$gp, (MipsGPRel tglobaladdr:$in)),
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +0000852 (ADDiu CPURegs:$gp, tglobaladdr:$in)>;
Bruno Cardoso Lopes9e030612010-11-09 17:25:34 +0000853def : Pat<(add CPURegs:$gp, (MipsGPRel tconstpool:$in)),
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +0000854 (ADDiu CPURegs:$gp, tconstpool:$in)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000855
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000856// tlsgd
857def : Pat<(add CPURegs:$gp, (MipsTlsGd tglobaltlsaddr:$in)),
858 (ADDiu CPURegs:$gp, tglobaltlsaddr:$in)>;
859
860// tprel hi/lo
861def : Pat<(MipsTprelHi tglobaltlsaddr:$in), (LUi tglobaltlsaddr:$in)>;
Akira Hatanakaa4b97f32011-09-13 20:13:58 +0000862def : Pat<(MipsTprelLo tglobaltlsaddr:$in), (ADDiu ZERO, tglobaltlsaddr:$in)>;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +0000863def : Pat<(add CPURegs:$hi, (MipsTprelLo tglobaltlsaddr:$lo)),
864 (ADDiu CPURegs:$hi, tglobaltlsaddr:$lo)>;
865
Akira Hatanaka342837d2011-05-28 01:07:07 +0000866// wrapper_pic
867class WrapperPICPat<SDNode node>:
868 Pat<(MipsWrapperPIC node:$in),
869 (ADDiu GP, node:$in)>;
870
871def : WrapperPICPat<tglobaladdr>;
872def : WrapperPICPat<tconstpool>;
873def : WrapperPICPat<texternalsym>;
874def : WrapperPICPat<tblockaddress>;
875def : WrapperPICPat<tjumptable>;
876
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000877// Mips does not have "not", so we expand our way
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000878def : Pat<(not CPURegs:$in),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000879 (NOR CPURegs:$in, ZERO)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000880
Eric Christopher3c999a22007-10-26 04:00:13 +0000881// extended load and stores
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000882def : Pat<(extloadi1 addr:$src), (LBu addr:$src)>;
883def : Pat<(extloadi8 addr:$src), (LBu addr:$src)>;
Akira Hatanakacb518ee2011-10-08 02:24:10 +0000884def : Pat<(extloadi16_a addr:$src), (LHu addr:$src)>;
885def : Pat<(extloadi16_u addr:$src), (ULHu addr:$src)>;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000886
Bruno Cardoso Lopes07cec752008-06-06 00:58:26 +0000887// peepholes
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +0000888def : Pat<(store (i32 0), addr:$dst), (SW ZERO, addr:$dst)>;
889
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000890// brcond patterns
Akira Hatanaka40eda462011-09-22 23:31:54 +0000891def : Pat<(brcond (i32 (setne CPURegs:$lhs, 0)), bb:$dst),
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +0000892 (BNE CPURegs:$lhs, ZERO, bb:$dst)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000893def : Pat<(brcond (i32 (seteq CPURegs:$lhs, 0)), bb:$dst),
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000894 (BEQ CPURegs:$lhs, ZERO, bb:$dst)>;
Bruno Cardoso Lopes332a3d22007-07-11 22:47:02 +0000895
Akira Hatanaka40eda462011-09-22 23:31:54 +0000896def : Pat<(brcond (i32 (setge CPURegs:$lhs, CPURegs:$rhs)), bb:$dst),
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000897 (BEQ (SLT CPURegs:$lhs, CPURegs:$rhs), ZERO, bb:$dst)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000898def : Pat<(brcond (i32 (setuge CPURegs:$lhs, CPURegs:$rhs)), bb:$dst),
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000899 (BEQ (SLTu CPURegs:$lhs, CPURegs:$rhs), ZERO, bb:$dst)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000900def : Pat<(brcond (i32 (setge CPURegs:$lhs, immSExt16:$rhs)), bb:$dst),
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000901 (BEQ (SLTi CPURegs:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000902def : Pat<(brcond (i32 (setuge CPURegs:$lhs, immSExt16:$rhs)), bb:$dst),
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000903 (BEQ (SLTiu CPURegs:$lhs, immSExt16:$rhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000904
Akira Hatanaka40eda462011-09-22 23:31:54 +0000905def : Pat<(brcond (i32 (setle CPURegs:$lhs, CPURegs:$rhs)), bb:$dst),
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000906 (BEQ (SLT CPURegs:$rhs, CPURegs:$lhs), ZERO, bb:$dst)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000907def : Pat<(brcond (i32 (setule CPURegs:$lhs, CPURegs:$rhs)), bb:$dst),
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000908 (BEQ (SLTu CPURegs:$rhs, CPURegs:$lhs), ZERO, bb:$dst)>;
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000909
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000910def : Pat<(brcond CPURegs:$cond, bb:$dst),
911 (BNE CPURegs:$cond, ZERO, bb:$dst)>;
912
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000913// select patterns
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000914multiclass MovzPats<RegisterClass RC, Instruction MOVZInst> {
Akira Hatanaka40eda462011-09-22 23:31:54 +0000915 def : Pat<(select (i32 (setge CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000916 (MOVZInst RC:$T, (SLT CPURegs:$lhs, CPURegs:$rhs), RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000917 def : Pat<(select (i32 (setuge CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000918 (MOVZInst RC:$T, (SLTu CPURegs:$lhs, CPURegs:$rhs), RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000919 def : Pat<(select (i32 (setge CPURegs:$lhs, immSExt16:$rhs)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000920 (MOVZInst RC:$T, (SLTi CPURegs:$lhs, immSExt16:$rhs), RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000921 def : Pat<(select (i32 (setuge CPURegs:$lh, immSExt16:$rh)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000922 (MOVZInst RC:$T, (SLTiu CPURegs:$lh, immSExt16:$rh), RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000923 def : Pat<(select (i32 (setle CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000924 (MOVZInst RC:$T, (SLT CPURegs:$rhs, CPURegs:$lhs), RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000925 def : Pat<(select (i32 (setule CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000926 (MOVZInst RC:$T, (SLTu CPURegs:$rhs, CPURegs:$lhs), RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000927 def : Pat<(select (i32 (seteq CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000928 (MOVZInst RC:$T, (XOR CPURegs:$lhs, CPURegs:$rhs), RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000929 def : Pat<(select (i32 (seteq CPURegs:$lhs, 0)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000930 (MOVZInst RC:$T, CPURegs:$lhs, RC:$F)>;
931}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000932
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000933multiclass MovnPats<RegisterClass RC, Instruction MOVNInst> {
Akira Hatanaka40eda462011-09-22 23:31:54 +0000934 def : Pat<(select (i32 (setne CPURegs:$lhs, CPURegs:$rhs)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000935 (MOVNInst RC:$T, (XOR CPURegs:$lhs, CPURegs:$rhs), RC:$F)>;
936 def : Pat<(select CPURegs:$cond, RC:$T, RC:$F),
937 (MOVNInst RC:$T, CPURegs:$cond, RC:$F)>;
Akira Hatanaka40eda462011-09-22 23:31:54 +0000938 def : Pat<(select (i32 (setne CPURegs:$lhs, 0)), RC:$T, RC:$F),
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000939 (MOVNInst RC:$T, CPURegs:$lhs, RC:$F)>;
940}
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000941
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000942defm : MovzPats<CPURegs, MOVZ_I>;
943defm : MovnPats<CPURegs, MOVN_I>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000944
945// setcc patterns
946def : Pat<(seteq CPURegs:$lhs, CPURegs:$rhs),
947 (SLTu (XOR CPURegs:$lhs, CPURegs:$rhs), 1)>;
948def : Pat<(setne CPURegs:$lhs, CPURegs:$rhs),
949 (SLTu ZERO, (XOR CPURegs:$lhs, CPURegs:$rhs))>;
950
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000951def : Pat<(setle CPURegs:$lhs, CPURegs:$rhs),
952 (XORi (SLT CPURegs:$rhs, CPURegs:$lhs), 1)>;
953def : Pat<(setule CPURegs:$lhs, CPURegs:$rhs),
954 (XORi (SLTu CPURegs:$rhs, CPURegs:$lhs), 1)>;
955
956def : Pat<(setgt CPURegs:$lhs, CPURegs:$rhs),
957 (SLT CPURegs:$rhs, CPURegs:$lhs)>;
958def : Pat<(setugt CPURegs:$lhs, CPURegs:$rhs),
959 (SLTu CPURegs:$rhs, CPURegs:$lhs)>;
960
961def : Pat<(setge CPURegs:$lhs, CPURegs:$rhs),
962 (XORi (SLT CPURegs:$lhs, CPURegs:$rhs), 1)>;
963def : Pat<(setuge CPURegs:$lhs, CPURegs:$rhs),
964 (XORi (SLTu CPURegs:$lhs, CPURegs:$rhs), 1)>;
965
Bruno Cardoso Lopes97105362007-08-18 02:37:46 +0000966def : Pat<(setge CPURegs:$lhs, immSExt16:$rhs),
967 (XORi (SLTi CPURegs:$lhs, immSExt16:$rhs), 1)>;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000968def : Pat<(setuge CPURegs:$lhs, immSExt16:$rhs),
969 (XORi (SLTiu CPURegs:$lhs, immSExt16:$rhs), 1)>;
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000970
Akira Hatanaka21afc632011-06-21 00:40:49 +0000971// select MipsDynAlloc
972def : Pat<(MipsDynAlloc addr:$f), (DynAlloc addr:$f)>;
973
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000974//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000975// Floating Point Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000976//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000977
978include "MipsInstrFPU.td"
Akira Hatanaka95934842011-09-24 01:34:44 +0000979include "Mips64InstrInfo.td"
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000980