blob: d1e6dae8bb38529f2d805b9173c4ce04e9d122e1 [file] [log] [blame]
Scott Michel266bc8f2007-12-04 22:23:35 +00001//
Scott Michel7ea02ff2009-03-17 01:15:45 +00002//===-- SPUISelLowering.cpp - Cell SPU DAG Lowering Implementation --------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Scott Michel266bc8f2007-12-04 22:23:35 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the SPUTargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "SPURegisterNames.h"
15#include "SPUISelLowering.h"
16#include "SPUTargetMachine.h"
Scott Michel203b2d62008-04-30 00:30:08 +000017#include "SPUFrameInfo.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000018#include "llvm/Constants.h"
19#include "llvm/Function.h"
20#include "llvm/Intrinsics.h"
Scott Michelc9c8b2a2009-01-26 03:31:40 +000021#include "llvm/CallingConv.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000022#include "llvm/CodeGen/CallingConvLower.h"
23#include "llvm/CodeGen/MachineFrameInfo.h"
24#include "llvm/CodeGen/MachineFunction.h"
25#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000026#include "llvm/CodeGen/MachineRegisterInfo.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000027#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000028#include "llvm/Target/TargetLoweringObjectFile.h"
29#include "llvm/Target/TargetOptions.h"
30#include "llvm/ADT/VectorExtras.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000031#include "llvm/Support/Debug.h"
Torok Edwindac237e2009-07-08 20:53:28 +000032#include "llvm/Support/ErrorHandling.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000033#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/raw_ostream.h"
Scott Michel266bc8f2007-12-04 22:23:35 +000035#include <map>
36
37using namespace llvm;
38
39// Used in getTargetNodeName() below
40namespace {
41 std::map<unsigned, const char *> node_names;
42
Duncan Sands83ec4b62008-06-06 12:08:01 +000043 //! MVT mapping to useful data for Cell SPU
Scott Michel266bc8f2007-12-04 22:23:35 +000044 struct valtype_map_s {
Scott Michel7a1c9e92008-11-22 23:50:42 +000045 const MVT valtype;
46 const int prefslot_byte;
Scott Michel266bc8f2007-12-04 22:23:35 +000047 };
Scott Michel5af8f0e2008-07-16 17:17:29 +000048
Scott Michel266bc8f2007-12-04 22:23:35 +000049 const valtype_map_s valtype_map[] = {
50 { MVT::i1, 3 },
51 { MVT::i8, 3 },
52 { MVT::i16, 2 },
53 { MVT::i32, 0 },
54 { MVT::f32, 0 },
55 { MVT::i64, 0 },
56 { MVT::f64, 0 },
57 { MVT::i128, 0 }
58 };
59
60 const size_t n_valtype_map = sizeof(valtype_map) / sizeof(valtype_map[0]);
61
Duncan Sands83ec4b62008-06-06 12:08:01 +000062 const valtype_map_s *getValueTypeMapEntry(MVT VT) {
Scott Michel266bc8f2007-12-04 22:23:35 +000063 const valtype_map_s *retval = 0;
64
65 for (size_t i = 0; i < n_valtype_map; ++i) {
66 if (valtype_map[i].valtype == VT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +000067 retval = valtype_map + i;
68 break;
Scott Michel266bc8f2007-12-04 22:23:35 +000069 }
70 }
71
72#ifndef NDEBUG
73 if (retval == 0) {
Torok Edwindac237e2009-07-08 20:53:28 +000074 std::string msg;
75 raw_string_ostream Msg(msg);
76 Msg << "getValueTypeMapEntry returns NULL for "
77 << VT.getMVTString();
78 llvm_report_error(Msg.str());
Scott Michel266bc8f2007-12-04 22:23:35 +000079 }
80#endif
81
82 return retval;
83 }
Scott Michel94bd57e2009-01-15 04:41:47 +000084
Scott Michelc9c8b2a2009-01-26 03:31:40 +000085 //! Expand a library call into an actual call DAG node
86 /*!
87 \note
88 This code is taken from SelectionDAGLegalize, since it is not exposed as
89 part of the LLVM SelectionDAG API.
90 */
91
92 SDValue
93 ExpandLibCall(RTLIB::Libcall LC, SDValue Op, SelectionDAG &DAG,
94 bool isSigned, SDValue &Hi, SPUTargetLowering &TLI) {
95 // The input chain to this libcall is the entry node of the function.
96 // Legalizing the call will automatically add the previous call to the
97 // dependence.
98 SDValue InChain = DAG.getEntryNode();
99
100 TargetLowering::ArgListTy Args;
101 TargetLowering::ArgListEntry Entry;
102 for (unsigned i = 0, e = Op.getNumOperands(); i != e; ++i) {
103 MVT ArgVT = Op.getOperand(i).getValueType();
Owen Andersondebcb012009-07-29 22:17:13 +0000104 const Type *ArgTy = ArgVT.getTypeForMVT();
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000105 Entry.Node = Op.getOperand(i);
106 Entry.Ty = ArgTy;
107 Entry.isSExt = isSigned;
108 Entry.isZExt = !isSigned;
109 Args.push_back(Entry);
110 }
111 SDValue Callee = DAG.getExternalSymbol(TLI.getLibcallName(LC),
112 TLI.getPointerTy());
113
114 // Splice the libcall in wherever FindInputOutputChains tells us to.
Owen Andersondebcb012009-07-29 22:17:13 +0000115 const Type *RetTy = Op.getNode()->getValueType(0).getTypeForMVT();
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000116 std::pair<SDValue, SDValue> CallInfo =
117 TLI.LowerCallTo(InChain, RetTy, isSigned, !isSigned, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000118 0, CallingConv::C, false,
119 /*isReturnValueUsed=*/true,
120 Callee, Args, DAG,
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000121 Op.getDebugLoc());
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000122
123 return CallInfo.first;
124 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000125}
126
127SPUTargetLowering::SPUTargetLowering(SPUTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000128 : TargetLowering(TM, new TargetLoweringObjectFileELF()),
129 SPUTM(TM) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000130 // Fold away setcc operations if possible.
131 setPow2DivIsCheap();
132
133 // Use _setjmp/_longjmp instead of setjmp/longjmp.
134 setUseUnderscoreSetJmp(true);
135 setUseUnderscoreLongJmp(true);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000136
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000137 // Set RTLIB libcall names as used by SPU:
138 setLibcallName(RTLIB::DIV_F64, "__fast_divdf3");
139
Scott Michel266bc8f2007-12-04 22:23:35 +0000140 // Set up the SPU's register classes:
Scott Michel504c3692007-12-17 22:32:34 +0000141 addRegisterClass(MVT::i8, SPU::R8CRegisterClass);
142 addRegisterClass(MVT::i16, SPU::R16CRegisterClass);
143 addRegisterClass(MVT::i32, SPU::R32CRegisterClass);
144 addRegisterClass(MVT::i64, SPU::R64CRegisterClass);
145 addRegisterClass(MVT::f32, SPU::R32FPRegisterClass);
146 addRegisterClass(MVT::f64, SPU::R64FPRegisterClass);
Scott Michel266bc8f2007-12-04 22:23:35 +0000147 addRegisterClass(MVT::i128, SPU::GPRCRegisterClass);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000148
Scott Michel266bc8f2007-12-04 22:23:35 +0000149 // SPU has no sign or zero extended loads for i1, i8, i16:
Evan Cheng03294662008-10-14 21:26:46 +0000150 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
151 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
152 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000153
Scott Michelf0569be2008-12-27 04:51:36 +0000154 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
155 setLoadExtAction(ISD::EXTLOAD, MVT::f64, Expand);
Scott Michelb30e8f62008-12-02 19:53:53 +0000156
Eli Friedman5427d712009-07-17 06:36:24 +0000157 setTruncStoreAction(MVT::i128, MVT::i64, Expand);
158 setTruncStoreAction(MVT::i128, MVT::i32, Expand);
159 setTruncStoreAction(MVT::i128, MVT::i16, Expand);
160 setTruncStoreAction(MVT::i128, MVT::i8, Expand);
161
162 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
163
Scott Michel266bc8f2007-12-04 22:23:35 +0000164 // SPU constant load actions are custom lowered:
Nate Begemanccef5802008-02-14 18:43:04 +0000165 setOperationAction(ISD::ConstantFP, MVT::f32, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000166 setOperationAction(ISD::ConstantFP, MVT::f64, Custom);
167
168 // SPU's loads and stores have to be custom lowered:
Scott Micheldd950092009-01-06 03:36:14 +0000169 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::i128;
Scott Michel266bc8f2007-12-04 22:23:35 +0000170 ++sctype) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000171 MVT VT = (MVT::SimpleValueType)sctype;
172
Scott Michelf0569be2008-12-27 04:51:36 +0000173 setOperationAction(ISD::LOAD, VT, Custom);
174 setOperationAction(ISD::STORE, VT, Custom);
175 setLoadExtAction(ISD::EXTLOAD, VT, Custom);
176 setLoadExtAction(ISD::ZEXTLOAD, VT, Custom);
177 setLoadExtAction(ISD::SEXTLOAD, VT, Custom);
178
179 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::i8; --stype) {
180 MVT StoreVT = (MVT::SimpleValueType) stype;
181 setTruncStoreAction(VT, StoreVT, Expand);
182 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000183 }
184
Scott Michelf0569be2008-12-27 04:51:36 +0000185 for (unsigned sctype = (unsigned) MVT::f32; sctype < (unsigned) MVT::f64;
186 ++sctype) {
187 MVT VT = (MVT::SimpleValueType) sctype;
188
189 setOperationAction(ISD::LOAD, VT, Custom);
190 setOperationAction(ISD::STORE, VT, Custom);
191
192 for (unsigned stype = sctype - 1; stype >= (unsigned) MVT::f32; --stype) {
193 MVT StoreVT = (MVT::SimpleValueType) stype;
194 setTruncStoreAction(VT, StoreVT, Expand);
195 }
196 }
197
Scott Michel266bc8f2007-12-04 22:23:35 +0000198 // Expand the jumptable branches
199 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
200 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000201
202 // Custom lower SELECT_CC for most cases, but expand by default
Scott Michel5af8f0e2008-07-16 17:17:29 +0000203 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Scott Michel7a1c9e92008-11-22 23:50:42 +0000204 setOperationAction(ISD::SELECT_CC, MVT::i8, Custom);
205 setOperationAction(ISD::SELECT_CC, MVT::i16, Custom);
206 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
207 setOperationAction(ISD::SELECT_CC, MVT::i64, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000208
209 // SPU has no intrinsics for these particular operations:
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000210 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
211
Eli Friedman5427d712009-07-17 06:36:24 +0000212 // SPU has no division/remainder instructions
213 setOperationAction(ISD::SREM, MVT::i8, Expand);
214 setOperationAction(ISD::UREM, MVT::i8, Expand);
215 setOperationAction(ISD::SDIV, MVT::i8, Expand);
216 setOperationAction(ISD::UDIV, MVT::i8, Expand);
217 setOperationAction(ISD::SDIVREM, MVT::i8, Expand);
218 setOperationAction(ISD::UDIVREM, MVT::i8, Expand);
219 setOperationAction(ISD::SREM, MVT::i16, Expand);
220 setOperationAction(ISD::UREM, MVT::i16, Expand);
221 setOperationAction(ISD::SDIV, MVT::i16, Expand);
222 setOperationAction(ISD::UDIV, MVT::i16, Expand);
223 setOperationAction(ISD::SDIVREM, MVT::i16, Expand);
224 setOperationAction(ISD::UDIVREM, MVT::i16, Expand);
225 setOperationAction(ISD::SREM, MVT::i32, Expand);
226 setOperationAction(ISD::UREM, MVT::i32, Expand);
227 setOperationAction(ISD::SDIV, MVT::i32, Expand);
228 setOperationAction(ISD::UDIV, MVT::i32, Expand);
229 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
230 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
231 setOperationAction(ISD::SREM, MVT::i64, Expand);
232 setOperationAction(ISD::UREM, MVT::i64, Expand);
233 setOperationAction(ISD::SDIV, MVT::i64, Expand);
234 setOperationAction(ISD::UDIV, MVT::i64, Expand);
235 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
236 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
237 setOperationAction(ISD::SREM, MVT::i128, Expand);
238 setOperationAction(ISD::UREM, MVT::i128, Expand);
239 setOperationAction(ISD::SDIV, MVT::i128, Expand);
240 setOperationAction(ISD::UDIV, MVT::i128, Expand);
241 setOperationAction(ISD::SDIVREM, MVT::i128, Expand);
242 setOperationAction(ISD::UDIVREM, MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000243
Scott Michel266bc8f2007-12-04 22:23:35 +0000244 // We don't support sin/cos/sqrt/fmod
245 setOperationAction(ISD::FSIN , MVT::f64, Expand);
246 setOperationAction(ISD::FCOS , MVT::f64, Expand);
247 setOperationAction(ISD::FREM , MVT::f64, Expand);
248 setOperationAction(ISD::FSIN , MVT::f32, Expand);
249 setOperationAction(ISD::FCOS , MVT::f32, Expand);
250 setOperationAction(ISD::FREM , MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000251
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000252 // Expand fsqrt to the appropriate libcall (NOTE: should use h/w fsqrt
253 // for f32!)
Scott Michel266bc8f2007-12-04 22:23:35 +0000254 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
255 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000256
Scott Michel266bc8f2007-12-04 22:23:35 +0000257 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
258 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
259
260 // SPU can do rotate right and left, so legalize it... but customize for i8
261 // because instructions don't exist.
Bill Wendling9440e352008-08-31 02:59:23 +0000262
263 // FIXME: Change from "expand" to appropriate type once ROTR is supported in
264 // .td files.
265 setOperationAction(ISD::ROTR, MVT::i32, Expand /*Legal*/);
266 setOperationAction(ISD::ROTR, MVT::i16, Expand /*Legal*/);
267 setOperationAction(ISD::ROTR, MVT::i8, Expand /*Custom*/);
268
Scott Michel266bc8f2007-12-04 22:23:35 +0000269 setOperationAction(ISD::ROTL, MVT::i32, Legal);
270 setOperationAction(ISD::ROTL, MVT::i16, Legal);
271 setOperationAction(ISD::ROTL, MVT::i8, Custom);
Scott Micheldc91bea2008-11-20 16:36:33 +0000272
Scott Michel266bc8f2007-12-04 22:23:35 +0000273 // SPU has no native version of shift left/right for i8
274 setOperationAction(ISD::SHL, MVT::i8, Custom);
275 setOperationAction(ISD::SRL, MVT::i8, Custom);
276 setOperationAction(ISD::SRA, MVT::i8, Custom);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000277
Scott Michel02d711b2008-12-30 23:28:25 +0000278 // Make these operations legal and handle them during instruction selection:
279 setOperationAction(ISD::SHL, MVT::i64, Legal);
280 setOperationAction(ISD::SRL, MVT::i64, Legal);
281 setOperationAction(ISD::SRA, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000282
Scott Michel5af8f0e2008-07-16 17:17:29 +0000283 // Custom lower i8, i32 and i64 multiplications
284 setOperationAction(ISD::MUL, MVT::i8, Custom);
Scott Michel1df30c42008-12-29 03:23:36 +0000285 setOperationAction(ISD::MUL, MVT::i32, Legal);
Scott Michel94bd57e2009-01-15 04:41:47 +0000286 setOperationAction(ISD::MUL, MVT::i64, Legal);
Scott Michel9c0c6b22008-11-21 02:56:16 +0000287
Eli Friedman6314ac22009-06-16 06:40:59 +0000288 // Expand double-width multiplication
289 // FIXME: It would probably be reasonable to support some of these operations
290 setOperationAction(ISD::UMUL_LOHI, MVT::i8, Expand);
291 setOperationAction(ISD::SMUL_LOHI, MVT::i8, Expand);
292 setOperationAction(ISD::MULHU, MVT::i8, Expand);
293 setOperationAction(ISD::MULHS, MVT::i8, Expand);
294 setOperationAction(ISD::UMUL_LOHI, MVT::i16, Expand);
295 setOperationAction(ISD::SMUL_LOHI, MVT::i16, Expand);
296 setOperationAction(ISD::MULHU, MVT::i16, Expand);
297 setOperationAction(ISD::MULHS, MVT::i16, Expand);
298 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
299 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
300 setOperationAction(ISD::MULHU, MVT::i32, Expand);
301 setOperationAction(ISD::MULHS, MVT::i32, Expand);
302 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
303 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
304 setOperationAction(ISD::MULHU, MVT::i64, Expand);
305 setOperationAction(ISD::MULHS, MVT::i64, Expand);
306
Scott Michel8bf61e82008-06-02 22:18:03 +0000307 // Need to custom handle (some) common i8, i64 math ops
Scott Michel02d711b2008-12-30 23:28:25 +0000308 setOperationAction(ISD::ADD, MVT::i8, Custom);
Scott Michel94bd57e2009-01-15 04:41:47 +0000309 setOperationAction(ISD::ADD, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000310 setOperationAction(ISD::SUB, MVT::i8, Custom);
Scott Michel94bd57e2009-01-15 04:41:47 +0000311 setOperationAction(ISD::SUB, MVT::i64, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000312
Scott Michel266bc8f2007-12-04 22:23:35 +0000313 // SPU does not have BSWAP. It does have i32 support CTLZ.
314 // CTPOP has to be custom lowered.
315 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
316 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
317
318 setOperationAction(ISD::CTPOP, MVT::i8, Custom);
319 setOperationAction(ISD::CTPOP, MVT::i16, Custom);
320 setOperationAction(ISD::CTPOP, MVT::i32, Custom);
321 setOperationAction(ISD::CTPOP, MVT::i64, Custom);
Eli Friedman5427d712009-07-17 06:36:24 +0000322 setOperationAction(ISD::CTPOP, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000323
Eli Friedman5427d712009-07-17 06:36:24 +0000324 setOperationAction(ISD::CTTZ , MVT::i8, Expand);
325 setOperationAction(ISD::CTTZ , MVT::i16, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000326 setOperationAction(ISD::CTTZ , MVT::i32, Expand);
327 setOperationAction(ISD::CTTZ , MVT::i64, Expand);
Eli Friedman5427d712009-07-17 06:36:24 +0000328 setOperationAction(ISD::CTTZ , MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000329
Eli Friedman5427d712009-07-17 06:36:24 +0000330 setOperationAction(ISD::CTLZ , MVT::i8, Promote);
331 setOperationAction(ISD::CTLZ , MVT::i16, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000332 setOperationAction(ISD::CTLZ , MVT::i32, Legal);
Eli Friedman5427d712009-07-17 06:36:24 +0000333 setOperationAction(ISD::CTLZ , MVT::i64, Expand);
334 setOperationAction(ISD::CTLZ , MVT::i128, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000335
Scott Michel8bf61e82008-06-02 22:18:03 +0000336 // SPU has a version of select that implements (a&~c)|(b&c), just like
Scott Michel405fba12008-03-10 23:49:09 +0000337 // select ought to work:
Scott Michel78c47fa2008-03-10 16:58:52 +0000338 setOperationAction(ISD::SELECT, MVT::i8, Legal);
Scott Michelad2715e2008-03-05 23:02:02 +0000339 setOperationAction(ISD::SELECT, MVT::i16, Legal);
340 setOperationAction(ISD::SELECT, MVT::i32, Legal);
Scott Michelf0569be2008-12-27 04:51:36 +0000341 setOperationAction(ISD::SELECT, MVT::i64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000342
Scott Michel78c47fa2008-03-10 16:58:52 +0000343 setOperationAction(ISD::SETCC, MVT::i8, Legal);
344 setOperationAction(ISD::SETCC, MVT::i16, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000345 setOperationAction(ISD::SETCC, MVT::i32, Legal);
346 setOperationAction(ISD::SETCC, MVT::i64, Legal);
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000347 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Scott Michelad2715e2008-03-05 23:02:02 +0000348
Scott Michelf0569be2008-12-27 04:51:36 +0000349 // Custom lower i128 -> i64 truncates
Scott Michelb30e8f62008-12-02 19:53:53 +0000350 setOperationAction(ISD::TRUNCATE, MVT::i64, Custom);
351
Eli Friedman5427d712009-07-17 06:36:24 +0000352 setOperationAction(ISD::FP_TO_SINT, MVT::i8, Promote);
353 setOperationAction(ISD::FP_TO_UINT, MVT::i8, Promote);
354 setOperationAction(ISD::FP_TO_SINT, MVT::i16, Promote);
355 setOperationAction(ISD::FP_TO_UINT, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000356 // SPU has a legal FP -> signed INT instruction for f32, but for f64, need
357 // to expand to a libcall, hence the custom lowering:
358 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
359 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Eli Friedman5427d712009-07-17 06:36:24 +0000360 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Expand);
361 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
362 setOperationAction(ISD::FP_TO_SINT, MVT::i128, Expand);
363 setOperationAction(ISD::FP_TO_UINT, MVT::i128, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000364
365 // FDIV on SPU requires custom lowering
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000366 setOperationAction(ISD::FDIV, MVT::f64, Expand); // to libcall
Scott Michel266bc8f2007-12-04 22:23:35 +0000367
Scott Michel9de57a92009-01-26 22:33:37 +0000368 // SPU has [U|S]INT_TO_FP for f32->i32, but not for f64->i32, f64->i64:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000369 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000370 setOperationAction(ISD::SINT_TO_FP, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000371 setOperationAction(ISD::SINT_TO_FP, MVT::i8, Promote);
372 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000373 setOperationAction(ISD::UINT_TO_FP, MVT::i16, Promote);
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000374 setOperationAction(ISD::UINT_TO_FP, MVT::i8, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +0000375 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
376 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
377
Scott Michel86c041f2007-12-20 00:44:13 +0000378 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Legal);
379 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Legal);
380 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Legal);
381 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Legal);
Scott Michel266bc8f2007-12-04 22:23:35 +0000382
383 // We cannot sextinreg(i1). Expand to shifts.
384 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000385
Scott Michel266bc8f2007-12-04 22:23:35 +0000386 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000387 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000388 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000389
390 // We want to legalize GlobalAddress and ConstantPool nodes into the
Scott Michel266bc8f2007-12-04 22:23:35 +0000391 // appropriate instructions to materialize the address.
Scott Michel9c0c6b22008-11-21 02:56:16 +0000392 for (unsigned sctype = (unsigned) MVT::i8; sctype < (unsigned) MVT::f128;
Scott Michel053c1da2008-01-29 02:16:57 +0000393 ++sctype) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000394 MVT VT = (MVT::SimpleValueType)sctype;
395
Scott Michel1df30c42008-12-29 03:23:36 +0000396 setOperationAction(ISD::GlobalAddress, VT, Custom);
397 setOperationAction(ISD::ConstantPool, VT, Custom);
398 setOperationAction(ISD::JumpTable, VT, Custom);
Scott Michel053c1da2008-01-29 02:16:57 +0000399 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000400
Scott Michel266bc8f2007-12-04 22:23:35 +0000401 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
402 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000403
Scott Michel266bc8f2007-12-04 22:23:35 +0000404 // Use the default implementation.
405 setOperationAction(ISD::VAARG , MVT::Other, Expand);
406 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
407 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000408 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000409 setOperationAction(ISD::STACKRESTORE , MVT::Other, Expand);
410 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Expand);
411 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Expand);
412
413 // Cell SPU has instructions for converting between i64 and fp.
414 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
415 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000416
Scott Michel266bc8f2007-12-04 22:23:35 +0000417 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
418 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
419
420 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
421 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
422
423 // First set operation action for all vector types to expand. Then we
424 // will selectively turn on ones that can be effectively codegen'd.
425 addRegisterClass(MVT::v16i8, SPU::VECREGRegisterClass);
426 addRegisterClass(MVT::v8i16, SPU::VECREGRegisterClass);
427 addRegisterClass(MVT::v4i32, SPU::VECREGRegisterClass);
428 addRegisterClass(MVT::v2i64, SPU::VECREGRegisterClass);
429 addRegisterClass(MVT::v4f32, SPU::VECREGRegisterClass);
430 addRegisterClass(MVT::v2f64, SPU::VECREGRegisterClass);
431
Scott Michel21213e72009-01-06 23:10:38 +0000432 // "Odd size" vector classes that we're willing to support:
433 addRegisterClass(MVT::v2i32, SPU::VECREGRegisterClass);
434
Duncan Sands83ec4b62008-06-06 12:08:01 +0000435 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
436 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
437 MVT VT = (MVT::SimpleValueType)i;
Scott Michel266bc8f2007-12-04 22:23:35 +0000438
Duncan Sands83ec4b62008-06-06 12:08:01 +0000439 // add/sub are legal for all supported vector VT's.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000440 setOperationAction(ISD::ADD, VT, Legal);
441 setOperationAction(ISD::SUB, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000442 // mul has to be custom lowered.
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000443 setOperationAction(ISD::MUL, VT, Legal);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000444
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000445 setOperationAction(ISD::AND, VT, Legal);
446 setOperationAction(ISD::OR, VT, Legal);
447 setOperationAction(ISD::XOR, VT, Legal);
448 setOperationAction(ISD::LOAD, VT, Legal);
449 setOperationAction(ISD::SELECT, VT, Legal);
450 setOperationAction(ISD::STORE, VT, Legal);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000451
Scott Michel266bc8f2007-12-04 22:23:35 +0000452 // These operations need to be expanded:
Scott Michelc9c8b2a2009-01-26 03:31:40 +0000453 setOperationAction(ISD::SDIV, VT, Expand);
454 setOperationAction(ISD::SREM, VT, Expand);
455 setOperationAction(ISD::UDIV, VT, Expand);
456 setOperationAction(ISD::UREM, VT, Expand);
Scott Michel266bc8f2007-12-04 22:23:35 +0000457
458 // Custom lower build_vector, constant pool spills, insert and
459 // extract vector elements:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000460 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
461 setOperationAction(ISD::ConstantPool, VT, Custom);
462 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Custom);
463 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
464 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Custom);
465 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
Scott Michel266bc8f2007-12-04 22:23:35 +0000466 }
467
Scott Michel266bc8f2007-12-04 22:23:35 +0000468 setOperationAction(ISD::AND, MVT::v16i8, Custom);
469 setOperationAction(ISD::OR, MVT::v16i8, Custom);
470 setOperationAction(ISD::XOR, MVT::v16i8, Custom);
471 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000472
Scott Michel02d711b2008-12-30 23:28:25 +0000473 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Scott Michel1df30c42008-12-29 03:23:36 +0000474
Scott Michel266bc8f2007-12-04 22:23:35 +0000475 setShiftAmountType(MVT::i32);
Scott Michelf0569be2008-12-27 04:51:36 +0000476 setBooleanContents(ZeroOrNegativeOneBooleanContent);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000477
Scott Michel266bc8f2007-12-04 22:23:35 +0000478 setStackPointerRegisterToSaveRestore(SPU::R1);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000479
Scott Michel266bc8f2007-12-04 22:23:35 +0000480 // We have target-specific dag combine patterns for the following nodes:
Scott Michel053c1da2008-01-29 02:16:57 +0000481 setTargetDAGCombine(ISD::ADD);
Scott Michela59d4692008-02-23 18:41:37 +0000482 setTargetDAGCombine(ISD::ZERO_EXTEND);
483 setTargetDAGCombine(ISD::SIGN_EXTEND);
484 setTargetDAGCombine(ISD::ANY_EXTEND);
Scott Michel5af8f0e2008-07-16 17:17:29 +0000485
Scott Michel266bc8f2007-12-04 22:23:35 +0000486 computeRegisterProperties();
Scott Michel7a1c9e92008-11-22 23:50:42 +0000487
Scott Michele07d3de2008-12-09 03:37:19 +0000488 // Set pre-RA register scheduler default to BURR, which produces slightly
489 // better code than the default (could also be TDRR, but TargetLowering.h
490 // needs a mod to support that model):
491 setSchedulingPreference(SchedulingForRegPressure);
Scott Michel266bc8f2007-12-04 22:23:35 +0000492}
493
494const char *
495SPUTargetLowering::getTargetNodeName(unsigned Opcode) const
496{
497 if (node_names.empty()) {
498 node_names[(unsigned) SPUISD::RET_FLAG] = "SPUISD::RET_FLAG";
499 node_names[(unsigned) SPUISD::Hi] = "SPUISD::Hi";
500 node_names[(unsigned) SPUISD::Lo] = "SPUISD::Lo";
501 node_names[(unsigned) SPUISD::PCRelAddr] = "SPUISD::PCRelAddr";
Scott Michel9de5d0d2008-01-11 02:53:15 +0000502 node_names[(unsigned) SPUISD::AFormAddr] = "SPUISD::AFormAddr";
Scott Michel053c1da2008-01-29 02:16:57 +0000503 node_names[(unsigned) SPUISD::IndirectAddr] = "SPUISD::IndirectAddr";
Scott Michel266bc8f2007-12-04 22:23:35 +0000504 node_names[(unsigned) SPUISD::LDRESULT] = "SPUISD::LDRESULT";
505 node_names[(unsigned) SPUISD::CALL] = "SPUISD::CALL";
506 node_names[(unsigned) SPUISD::SHUFB] = "SPUISD::SHUFB";
Scott Michel7a1c9e92008-11-22 23:50:42 +0000507 node_names[(unsigned) SPUISD::SHUFFLE_MASK] = "SPUISD::SHUFFLE_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000508 node_names[(unsigned) SPUISD::CNTB] = "SPUISD::CNTB";
Scott Michel1df30c42008-12-29 03:23:36 +0000509 node_names[(unsigned) SPUISD::PREFSLOT2VEC] = "SPUISD::PREFSLOT2VEC";
Scott Michel104de432008-11-24 17:11:17 +0000510 node_names[(unsigned) SPUISD::VEC2PREFSLOT] = "SPUISD::VEC2PREFSLOT";
Scott Michela59d4692008-02-23 18:41:37 +0000511 node_names[(unsigned) SPUISD::SHLQUAD_L_BITS] = "SPUISD::SHLQUAD_L_BITS";
512 node_names[(unsigned) SPUISD::SHLQUAD_L_BYTES] = "SPUISD::SHLQUAD_L_BYTES";
Scott Michel266bc8f2007-12-04 22:23:35 +0000513 node_names[(unsigned) SPUISD::VEC_SHL] = "SPUISD::VEC_SHL";
514 node_names[(unsigned) SPUISD::VEC_SRL] = "SPUISD::VEC_SRL";
515 node_names[(unsigned) SPUISD::VEC_SRA] = "SPUISD::VEC_SRA";
516 node_names[(unsigned) SPUISD::VEC_ROTL] = "SPUISD::VEC_ROTL";
517 node_names[(unsigned) SPUISD::VEC_ROTR] = "SPUISD::VEC_ROTR";
Scott Micheld1e8d9c2009-01-21 04:58:48 +0000518 node_names[(unsigned) SPUISD::ROTBYTES_LEFT] = "SPUISD::ROTBYTES_LEFT";
519 node_names[(unsigned) SPUISD::ROTBYTES_LEFT_BITS] =
520 "SPUISD::ROTBYTES_LEFT_BITS";
Scott Michel8bf61e82008-06-02 22:18:03 +0000521 node_names[(unsigned) SPUISD::SELECT_MASK] = "SPUISD::SELECT_MASK";
Scott Michel266bc8f2007-12-04 22:23:35 +0000522 node_names[(unsigned) SPUISD::SELB] = "SPUISD::SELB";
Scott Michel94bd57e2009-01-15 04:41:47 +0000523 node_names[(unsigned) SPUISD::ADD64_MARKER] = "SPUISD::ADD64_MARKER";
524 node_names[(unsigned) SPUISD::SUB64_MARKER] = "SPUISD::SUB64_MARKER";
525 node_names[(unsigned) SPUISD::MUL64_MARKER] = "SPUISD::MUL64_MARKER";
Scott Michel266bc8f2007-12-04 22:23:35 +0000526 }
527
528 std::map<unsigned, const char *>::iterator i = node_names.find(Opcode);
529
530 return ((i != node_names.end()) ? i->second : 0);
531}
532
Bill Wendlingb4202b82009-07-01 18:50:55 +0000533/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000534unsigned SPUTargetLowering::getFunctionAlignment(const Function *) const {
535 return 3;
536}
537
Scott Michelf0569be2008-12-27 04:51:36 +0000538//===----------------------------------------------------------------------===//
539// Return the Cell SPU's SETCC result type
540//===----------------------------------------------------------------------===//
541
Owen Anderson77547be2009-08-10 18:56:59 +0000542MVT::SimpleValueType SPUTargetLowering::getSetCCResultType(MVT VT) const {
Scott Michelf0569be2008-12-27 04:51:36 +0000543 // i16 and i32 are valid SETCC result types
Owen Anderson77547be2009-08-10 18:56:59 +0000544 return ((VT == MVT::i8 || VT == MVT::i16 || VT == MVT::i32) ?
545 VT.getSimpleVT() :
546 MVT::i32);
Scott Michel78c47fa2008-03-10 16:58:52 +0000547}
548
Scott Michel266bc8f2007-12-04 22:23:35 +0000549//===----------------------------------------------------------------------===//
550// Calling convention code:
551//===----------------------------------------------------------------------===//
552
553#include "SPUGenCallingConv.inc"
554
555//===----------------------------------------------------------------------===//
556// LowerOperation implementation
557//===----------------------------------------------------------------------===//
558
559/// Custom lower loads for CellSPU
560/*!
561 All CellSPU loads and stores are aligned to 16-byte boundaries, so for elements
562 within a 16-byte block, we have to rotate to extract the requested element.
Scott Michel30ee7df2008-12-04 03:02:42 +0000563
564 For extending loads, we also want to ensure that the following sequence is
565 emitted, e.g. for MVT::f32 extending load to MVT::f64:
566
567\verbatim
Scott Michel1df30c42008-12-29 03:23:36 +0000568%1 v16i8,ch = load
Scott Michel30ee7df2008-12-04 03:02:42 +0000569%2 v16i8,ch = rotate %1
Scott Michel1df30c42008-12-29 03:23:36 +0000570%3 v4f8, ch = bitconvert %2
Scott Michel30ee7df2008-12-04 03:02:42 +0000571%4 f32 = vec2perfslot %3
572%5 f64 = fp_extend %4
573\endverbatim
574*/
Dan Gohman475871a2008-07-27 21:46:04 +0000575static SDValue
576LowerLOAD(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000577 LoadSDNode *LN = cast<LoadSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000578 SDValue the_chain = LN->getChain();
Scott Michelf0569be2008-12-27 04:51:36 +0000579 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel30ee7df2008-12-04 03:02:42 +0000580 MVT InVT = LN->getMemoryVT();
581 MVT OutVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000582 ISD::LoadExtType ExtType = LN->getExtensionType();
583 unsigned alignment = LN->getAlignment();
Scott Michelf0569be2008-12-27 04:51:36 +0000584 const valtype_map_s *vtm = getValueTypeMapEntry(InVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000585 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000586
Scott Michel266bc8f2007-12-04 22:23:35 +0000587 switch (LN->getAddressingMode()) {
588 case ISD::UNINDEXED: {
Scott Michelf0569be2008-12-27 04:51:36 +0000589 SDValue result;
590 SDValue basePtr = LN->getBasePtr();
591 SDValue rotate;
Scott Michel266bc8f2007-12-04 22:23:35 +0000592
Scott Michelf0569be2008-12-27 04:51:36 +0000593 if (alignment == 16) {
594 ConstantSDNode *CN;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000595
Scott Michelf0569be2008-12-27 04:51:36 +0000596 // Special cases for a known aligned load to simplify the base pointer
597 // and the rotation amount:
598 if (basePtr.getOpcode() == ISD::ADD
599 && (CN = dyn_cast<ConstantSDNode > (basePtr.getOperand(1))) != 0) {
600 // Known offset into basePtr
601 int64_t offset = CN->getSExtValue();
602 int64_t rotamt = int64_t((offset & 0xf) - vtm->prefslot_byte);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000603
Scott Michelf0569be2008-12-27 04:51:36 +0000604 if (rotamt < 0)
605 rotamt += 16;
606
607 rotate = DAG.getConstant(rotamt, MVT::i16);
608
609 // Simplify the base pointer for this case:
610 basePtr = basePtr.getOperand(0);
611 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000612 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000613 basePtr,
614 DAG.getConstant((offset & ~0xf), PtrVT));
615 }
616 } else if ((basePtr.getOpcode() == SPUISD::AFormAddr)
617 || (basePtr.getOpcode() == SPUISD::IndirectAddr
618 && basePtr.getOperand(0).getOpcode() == SPUISD::Hi
619 && basePtr.getOperand(1).getOpcode() == SPUISD::Lo)) {
620 // Plain aligned a-form address: rotate into preferred slot
621 // Same for (SPUindirect (SPUhi ...), (SPUlo ...))
622 int64_t rotamt = -vtm->prefslot_byte;
623 if (rotamt < 0)
624 rotamt += 16;
625 rotate = DAG.getConstant(rotamt, MVT::i16);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000626 } else {
Scott Michelf0569be2008-12-27 04:51:36 +0000627 // Offset the rotate amount by the basePtr and the preferred slot
628 // byte offset
629 int64_t rotamt = -vtm->prefslot_byte;
630 if (rotamt < 0)
631 rotamt += 16;
Dale Johannesen33c960f2009-02-04 20:06:27 +0000632 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000633 basePtr,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000634 DAG.getConstant(rotamt, PtrVT));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000635 }
Scott Michelf0569be2008-12-27 04:51:36 +0000636 } else {
637 // Unaligned load: must be more pessimistic about addressing modes:
638 if (basePtr.getOpcode() == ISD::ADD) {
639 MachineFunction &MF = DAG.getMachineFunction();
640 MachineRegisterInfo &RegInfo = MF.getRegInfo();
641 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
642 SDValue Flag;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000643
Scott Michelf0569be2008-12-27 04:51:36 +0000644 SDValue Op0 = basePtr.getOperand(0);
645 SDValue Op1 = basePtr.getOperand(1);
646
647 if (isa<ConstantSDNode>(Op1)) {
648 // Convert the (add <ptr>, <const>) to an indirect address contained
649 // in a register. Note that this is done because we need to avoid
650 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000651 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000652 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
653 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000654 } else {
655 // Convert the (add <arg1>, <arg2>) to an indirect address, which
656 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000657 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000658 }
659 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000660 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000661 basePtr,
662 DAG.getConstant(0, PtrVT));
663 }
664
665 // Offset the rotate amount by the basePtr and the preferred slot
666 // byte offset
Dale Johannesen33c960f2009-02-04 20:06:27 +0000667 rotate = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000668 basePtr,
669 DAG.getConstant(-vtm->prefslot_byte, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +0000670 }
Scott Michel9de5d0d2008-01-11 02:53:15 +0000671
Scott Michelf0569be2008-12-27 04:51:36 +0000672 // Re-emit as a v16i8 vector load
Dale Johannesen33c960f2009-02-04 20:06:27 +0000673 result = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000674 LN->getSrcValue(), LN->getSrcValueOffset(),
675 LN->isVolatile(), 16);
676
677 // Update the chain
678 the_chain = result.getValue(1);
679
680 // Rotate into the preferred slot:
Dale Johannesen33c960f2009-02-04 20:06:27 +0000681 result = DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, MVT::v16i8,
Scott Michelf0569be2008-12-27 04:51:36 +0000682 result.getValue(0), rotate);
683
Scott Michel30ee7df2008-12-04 03:02:42 +0000684 // Convert the loaded v16i8 vector to the appropriate vector type
685 // specified by the operand:
686 MVT vecVT = MVT::getVectorVT(InVT, (128 / InVT.getSizeInBits()));
Dale Johannesen33c960f2009-02-04 20:06:27 +0000687 result = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, InVT,
688 DAG.getNode(ISD::BIT_CONVERT, dl, vecVT, result));
Scott Michel5af8f0e2008-07-16 17:17:29 +0000689
Scott Michel30ee7df2008-12-04 03:02:42 +0000690 // Handle extending loads by extending the scalar result:
691 if (ExtType == ISD::SEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000692 result = DAG.getNode(ISD::SIGN_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000693 } else if (ExtType == ISD::ZEXTLOAD) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000694 result = DAG.getNode(ISD::ZERO_EXTEND, dl, OutVT, result);
Scott Michel30ee7df2008-12-04 03:02:42 +0000695 } else if (ExtType == ISD::EXTLOAD) {
696 unsigned NewOpc = ISD::ANY_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000697
Scott Michel30ee7df2008-12-04 03:02:42 +0000698 if (OutVT.isFloatingPoint())
Scott Michel19c10e62009-01-26 03:37:41 +0000699 NewOpc = ISD::FP_EXTEND;
Scott Michel9de5d0d2008-01-11 02:53:15 +0000700
Dale Johannesen33c960f2009-02-04 20:06:27 +0000701 result = DAG.getNode(NewOpc, dl, OutVT, result);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000702 }
703
Scott Michel30ee7df2008-12-04 03:02:42 +0000704 SDVTList retvts = DAG.getVTList(OutVT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +0000705 SDValue retops[2] = {
Scott Michel58c58182008-01-17 20:38:41 +0000706 result,
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000707 the_chain
Scott Michel58c58182008-01-17 20:38:41 +0000708 };
Scott Michel9de5d0d2008-01-11 02:53:15 +0000709
Dale Johannesen33c960f2009-02-04 20:06:27 +0000710 result = DAG.getNode(SPUISD::LDRESULT, dl, retvts,
Scott Michel58c58182008-01-17 20:38:41 +0000711 retops, sizeof(retops) / sizeof(retops[0]));
Scott Michel9de5d0d2008-01-11 02:53:15 +0000712 return result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000713 }
714 case ISD::PRE_INC:
715 case ISD::PRE_DEC:
716 case ISD::POST_INC:
717 case ISD::POST_DEC:
718 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000719 {
720 std::string msg;
721 raw_string_ostream Msg(msg);
722 Msg << "LowerLOAD: Got a LoadSDNode with an addr mode other than "
Scott Michel266bc8f2007-12-04 22:23:35 +0000723 "UNINDEXED\n";
Torok Edwindac237e2009-07-08 20:53:28 +0000724 Msg << (unsigned) LN->getAddressingMode();
725 llvm_report_error(Msg.str());
726 /*NOTREACHED*/
727 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000728 }
729
Dan Gohman475871a2008-07-27 21:46:04 +0000730 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000731}
732
733/// Custom lower stores for CellSPU
734/*!
735 All CellSPU stores are aligned to 16-byte boundaries, so for elements
736 within a 16-byte block, we have to generate a shuffle to insert the
737 requested element into its place, then store the resulting block.
738 */
Dan Gohman475871a2008-07-27 21:46:04 +0000739static SDValue
740LowerSTORE(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000741 StoreSDNode *SN = cast<StoreSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000742 SDValue Value = SN->getValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000743 MVT VT = Value.getValueType();
744 MVT StVT = (!SN->isTruncatingStore() ? VT : SN->getMemoryVT());
745 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +0000746 DebugLoc dl = Op.getDebugLoc();
Scott Michel9de5d0d2008-01-11 02:53:15 +0000747 unsigned alignment = SN->getAlignment();
Scott Michel266bc8f2007-12-04 22:23:35 +0000748
749 switch (SN->getAddressingMode()) {
750 case ISD::UNINDEXED: {
Scott Michel9c0c6b22008-11-21 02:56:16 +0000751 // The vector type we really want to load from the 16-byte chunk.
Scott Michel719b0e12008-11-19 17:45:08 +0000752 MVT vecVT = MVT::getVectorVT(VT, (128 / VT.getSizeInBits())),
753 stVecVT = MVT::getVectorVT(StVT, (128 / StVT.getSizeInBits()));
Scott Michel266bc8f2007-12-04 22:23:35 +0000754
Scott Michelf0569be2008-12-27 04:51:36 +0000755 SDValue alignLoadVec;
756 SDValue basePtr = SN->getBasePtr();
757 SDValue the_chain = SN->getChain();
758 SDValue insertEltOffs;
Scott Michel266bc8f2007-12-04 22:23:35 +0000759
Scott Michelf0569be2008-12-27 04:51:36 +0000760 if (alignment == 16) {
761 ConstantSDNode *CN;
762
763 // Special cases for a known aligned load to simplify the base pointer
764 // and insertion byte:
765 if (basePtr.getOpcode() == ISD::ADD
766 && (CN = dyn_cast<ConstantSDNode>(basePtr.getOperand(1))) != 0) {
767 // Known offset into basePtr
768 int64_t offset = CN->getSExtValue();
769
770 // Simplify the base pointer for this case:
771 basePtr = basePtr.getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +0000772 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000773 basePtr,
774 DAG.getConstant((offset & 0xf), PtrVT));
775
776 if ((offset & ~0xf) > 0) {
Dale Johannesende064702009-02-06 21:50:26 +0000777 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000778 basePtr,
779 DAG.getConstant((offset & ~0xf), PtrVT));
780 }
781 } else {
782 // Otherwise, assume it's at byte 0 of basePtr
Dale Johannesende064702009-02-06 21:50:26 +0000783 insertEltOffs = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000784 basePtr,
785 DAG.getConstant(0, PtrVT));
786 }
787 } else {
788 // Unaligned load: must be more pessimistic about addressing modes:
789 if (basePtr.getOpcode() == ISD::ADD) {
790 MachineFunction &MF = DAG.getMachineFunction();
791 MachineRegisterInfo &RegInfo = MF.getRegInfo();
792 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
793 SDValue Flag;
794
795 SDValue Op0 = basePtr.getOperand(0);
796 SDValue Op1 = basePtr.getOperand(1);
797
798 if (isa<ConstantSDNode>(Op1)) {
799 // Convert the (add <ptr>, <const>) to an indirect address contained
800 // in a register. Note that this is done because we need to avoid
801 // creating a 0(reg) d-form address due to the SPU's block loads.
Dale Johannesende064702009-02-06 21:50:26 +0000802 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000803 the_chain = DAG.getCopyToReg(the_chain, dl, VReg, basePtr, Flag);
804 basePtr = DAG.getCopyFromReg(the_chain, dl, VReg, PtrVT);
Scott Michelf0569be2008-12-27 04:51:36 +0000805 } else {
806 // Convert the (add <arg1>, <arg2>) to an indirect address, which
807 // will likely be lowered as a reg(reg) x-form address.
Dale Johannesende064702009-02-06 21:50:26 +0000808 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Op0, Op1);
Scott Michelf0569be2008-12-27 04:51:36 +0000809 }
810 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000811 basePtr = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000812 basePtr,
813 DAG.getConstant(0, PtrVT));
814 }
815
816 // Insertion point is solely determined by basePtr's contents
Dale Johannesen33c960f2009-02-04 20:06:27 +0000817 insertEltOffs = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelf0569be2008-12-27 04:51:36 +0000818 basePtr,
819 DAG.getConstant(0, PtrVT));
820 }
821
822 // Re-emit as a v16i8 vector load
Dale Johannesen33c960f2009-02-04 20:06:27 +0000823 alignLoadVec = DAG.getLoad(MVT::v16i8, dl, the_chain, basePtr,
Scott Michelf0569be2008-12-27 04:51:36 +0000824 SN->getSrcValue(), SN->getSrcValueOffset(),
825 SN->isVolatile(), 16);
826
827 // Update the chain
828 the_chain = alignLoadVec.getValue(1);
Scott Michel266bc8f2007-12-04 22:23:35 +0000829
Scott Michel9de5d0d2008-01-11 02:53:15 +0000830 LoadSDNode *LN = cast<LoadSDNode>(alignLoadVec);
Dan Gohman475871a2008-07-27 21:46:04 +0000831 SDValue theValue = SN->getValue();
832 SDValue result;
Scott Michel266bc8f2007-12-04 22:23:35 +0000833
834 if (StVT != VT
Scott Michel7f9ba9b2008-01-30 02:55:46 +0000835 && (theValue.getOpcode() == ISD::AssertZext
836 || theValue.getOpcode() == ISD::AssertSext)) {
Scott Michel266bc8f2007-12-04 22:23:35 +0000837 // Drill down and get the value for zero- and sign-extended
838 // quantities
Scott Michel5af8f0e2008-07-16 17:17:29 +0000839 theValue = theValue.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +0000840 }
841
Scott Michel9de5d0d2008-01-11 02:53:15 +0000842 // If the base pointer is already a D-form address, then just create
843 // a new D-form address with a slot offset and the orignal base pointer.
844 // Otherwise generate a D-form address with the slot offset relative
845 // to the stack pointer, which is always aligned.
Scott Michelf0569be2008-12-27 04:51:36 +0000846#if !defined(NDEBUG)
847 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
848 cerr << "CellSPU LowerSTORE: basePtr = ";
849 basePtr.getNode()->dump(&DAG);
850 cerr << "\n";
851 }
852#endif
Scott Michel9de5d0d2008-01-11 02:53:15 +0000853
Scott Michel430a5552008-11-19 15:24:16 +0000854 SDValue insertEltOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000855 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, vecVT, insertEltOffs);
Scott Michel719b0e12008-11-19 17:45:08 +0000856 SDValue vectorizeOp =
Dale Johannesen33c960f2009-02-04 20:06:27 +0000857 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, vecVT, theValue);
Scott Michel430a5552008-11-19 15:24:16 +0000858
Dale Johannesen33c960f2009-02-04 20:06:27 +0000859 result = DAG.getNode(SPUISD::SHUFB, dl, vecVT,
Scott Michel19c10e62009-01-26 03:37:41 +0000860 vectorizeOp, alignLoadVec,
Scott Michel6e1d1472009-03-16 18:47:25 +0000861 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000862 MVT::v4i32, insertEltOp));
Scott Michel266bc8f2007-12-04 22:23:35 +0000863
Dale Johannesen33c960f2009-02-04 20:06:27 +0000864 result = DAG.getStore(the_chain, dl, result, basePtr,
Scott Michel266bc8f2007-12-04 22:23:35 +0000865 LN->getSrcValue(), LN->getSrcValueOffset(),
866 LN->isVolatile(), LN->getAlignment());
867
Scott Michel23f2ff72008-12-04 17:16:59 +0000868#if 0 && !defined(NDEBUG)
Scott Michel430a5552008-11-19 15:24:16 +0000869 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
870 const SDValue &currentRoot = DAG.getRoot();
871
872 DAG.setRoot(result);
873 cerr << "------- CellSPU:LowerStore result:\n";
874 DAG.dump();
875 cerr << "-------\n";
876 DAG.setRoot(currentRoot);
877 }
878#endif
Scott Michelb30e8f62008-12-02 19:53:53 +0000879
Scott Michel266bc8f2007-12-04 22:23:35 +0000880 return result;
881 /*UNREACHED*/
882 }
883 case ISD::PRE_INC:
884 case ISD::PRE_DEC:
885 case ISD::POST_INC:
886 case ISD::POST_DEC:
887 case ISD::LAST_INDEXED_MODE:
Torok Edwindac237e2009-07-08 20:53:28 +0000888 {
889 std::string msg;
890 raw_string_ostream Msg(msg);
891 Msg << "LowerLOAD: Got a LoadSDNode with an addr mode other than "
Scott Michel266bc8f2007-12-04 22:23:35 +0000892 "UNINDEXED\n";
Torok Edwindac237e2009-07-08 20:53:28 +0000893 Msg << (unsigned) SN->getAddressingMode();
894 llvm_report_error(Msg.str());
895 /*NOTREACHED*/
896 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000897 }
898
Dan Gohman475871a2008-07-27 21:46:04 +0000899 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000900}
901
Scott Michel94bd57e2009-01-15 04:41:47 +0000902//! Generate the address of a constant pool entry.
Dan Gohman7db949d2009-08-07 01:32:21 +0000903static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +0000904LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000905 MVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000906 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
907 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +0000908 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
909 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel9de5d0d2008-01-11 02:53:15 +0000910 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000911 // FIXME there is no actual debug info here
912 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000913
914 if (TM.getRelocationModel() == Reloc::Static) {
915 if (!ST->usingLargeMem()) {
Dan Gohman475871a2008-07-27 21:46:04 +0000916 // Just return the SDValue with the constant pool address in it.
Dale Johannesende064702009-02-06 21:50:26 +0000917 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, CPI, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +0000918 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000919 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, CPI, Zero);
920 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, CPI, Zero);
921 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel266bc8f2007-12-04 22:23:35 +0000922 }
923 }
924
Torok Edwinc23197a2009-07-14 16:55:14 +0000925 llvm_unreachable("LowerConstantPool: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000926 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000927 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000928}
929
Scott Michel94bd57e2009-01-15 04:41:47 +0000930//! Alternate entry point for generating the address of a constant pool entry
931SDValue
932SPU::LowerConstantPool(SDValue Op, SelectionDAG &DAG, const SPUTargetMachine &TM) {
933 return ::LowerConstantPool(Op, DAG, TM.getSubtargetImpl());
934}
935
Dan Gohman475871a2008-07-27 21:46:04 +0000936static SDValue
937LowerJumpTable(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000938 MVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000939 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000940 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
941 SDValue Zero = DAG.getConstant(0, PtrVT);
Scott Michel266bc8f2007-12-04 22:23:35 +0000942 const TargetMachine &TM = DAG.getTarget();
Dale Johannesende064702009-02-06 21:50:26 +0000943 // FIXME there is no actual debug info here
944 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000945
946 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michela59d4692008-02-23 18:41:37 +0000947 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000948 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, JTI, Zero);
Scott Michela59d4692008-02-23 18:41:37 +0000949 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000950 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, JTI, Zero);
951 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, JTI, Zero);
952 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michela59d4692008-02-23 18:41:37 +0000953 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000954 }
955
Torok Edwinc23197a2009-07-14 16:55:14 +0000956 llvm_unreachable("LowerJumpTable: Relocation model other than static"
Torok Edwin481d15a2009-07-14 12:22:58 +0000957 " not supported.");
Dan Gohman475871a2008-07-27 21:46:04 +0000958 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000959}
960
Dan Gohman475871a2008-07-27 21:46:04 +0000961static SDValue
962LowerGlobalAddress(SDValue Op, SelectionDAG &DAG, const SPUSubtarget *ST) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000963 MVT PtrVT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +0000964 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
965 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +0000966 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Scott Michel266bc8f2007-12-04 22:23:35 +0000967 const TargetMachine &TM = DAG.getTarget();
Dan Gohman475871a2008-07-27 21:46:04 +0000968 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000969 // FIXME there is no actual debug info here
970 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +0000971
Scott Michel266bc8f2007-12-04 22:23:35 +0000972 if (TM.getRelocationModel() == Reloc::Static) {
Scott Michel053c1da2008-01-29 02:16:57 +0000973 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +0000974 return DAG.getNode(SPUISD::AFormAddr, dl, PtrVT, GA, Zero);
Scott Michel053c1da2008-01-29 02:16:57 +0000975 } else {
Dale Johannesende064702009-02-06 21:50:26 +0000976 SDValue Hi = DAG.getNode(SPUISD::Hi, dl, PtrVT, GA, Zero);
977 SDValue Lo = DAG.getNode(SPUISD::Lo, dl, PtrVT, GA, Zero);
978 return DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, Hi, Lo);
Scott Michel053c1da2008-01-29 02:16:57 +0000979 }
Scott Michel266bc8f2007-12-04 22:23:35 +0000980 } else {
Torok Edwindac237e2009-07-08 20:53:28 +0000981 llvm_report_error("LowerGlobalAddress: Relocation model other than static"
982 "not supported.");
Scott Michel266bc8f2007-12-04 22:23:35 +0000983 /*NOTREACHED*/
984 }
985
Dan Gohman475871a2008-07-27 21:46:04 +0000986 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +0000987}
988
Nate Begemanccef5802008-02-14 18:43:04 +0000989//! Custom lower double precision floating point constants
Dan Gohman475871a2008-07-27 21:46:04 +0000990static SDValue
991LowerConstantFP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000992 MVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +0000993 // FIXME there is no actual debug info here
994 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +0000995
Nate Begemanccef5802008-02-14 18:43:04 +0000996 if (VT == MVT::f64) {
Scott Michel1a6cdb62008-12-01 17:56:02 +0000997 ConstantFPSDNode *FP = cast<ConstantFPSDNode>(Op.getNode());
998
999 assert((FP != 0) &&
1000 "LowerConstantFP: Node is not ConstantFPSDNode");
Scott Michel1df30c42008-12-29 03:23:36 +00001001
Scott Michel170783a2007-12-19 20:15:47 +00001002 uint64_t dbits = DoubleToBits(FP->getValueAPF().convertToDouble());
Scott Michel1a6cdb62008-12-01 17:56:02 +00001003 SDValue T = DAG.getConstant(dbits, MVT::i64);
Evan Chenga87008d2009-02-25 22:49:59 +00001004 SDValue Tvec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T);
Dale Johannesende064702009-02-06 21:50:26 +00001005 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001006 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Tvec));
Scott Michel266bc8f2007-12-04 22:23:35 +00001007 }
1008
Dan Gohman475871a2008-07-27 21:46:04 +00001009 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001010}
1011
Dan Gohman98ca4f22009-08-05 01:29:28 +00001012SDValue
1013SPUTargetLowering::LowerFormalArguments(SDValue Chain,
1014 unsigned CallConv, bool isVarArg,
1015 const SmallVectorImpl<ISD::InputArg>
1016 &Ins,
1017 DebugLoc dl, SelectionDAG &DAG,
1018 SmallVectorImpl<SDValue> &InVals) {
1019
Scott Michel266bc8f2007-12-04 22:23:35 +00001020 MachineFunction &MF = DAG.getMachineFunction();
1021 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001022 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00001023
1024 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1025 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001026
Scott Michel266bc8f2007-12-04 22:23:35 +00001027 unsigned ArgOffset = SPUFrameInfo::minStackSize();
1028 unsigned ArgRegIdx = 0;
1029 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001030
Duncan Sands83ec4b62008-06-06 12:08:01 +00001031 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001032
Scott Michel266bc8f2007-12-04 22:23:35 +00001033 // Add DAG nodes to load the arguments or copy them out of registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001034 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
1035 MVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001036 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Scott Micheld976c212008-10-30 01:51:48 +00001037 SDValue ArgVal;
Scott Michel266bc8f2007-12-04 22:23:35 +00001038
Scott Micheld976c212008-10-30 01:51:48 +00001039 if (ArgRegIdx < NumArgRegs) {
1040 const TargetRegisterClass *ArgRegClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001041
Scott Micheld976c212008-10-30 01:51:48 +00001042 switch (ObjectVT.getSimpleVT()) {
1043 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00001044 std::string msg;
1045 raw_string_ostream Msg(msg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001046 Msg << "LowerFormalArguments Unhandled argument type: "
Torok Edwindac237e2009-07-08 20:53:28 +00001047 << ObjectVT.getMVTString();
1048 llvm_report_error(Msg.str());
Scott Micheld976c212008-10-30 01:51:48 +00001049 }
1050 case MVT::i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001051 ArgRegClass = &SPU::R8CRegClass;
1052 break;
Scott Micheld976c212008-10-30 01:51:48 +00001053 case MVT::i16:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001054 ArgRegClass = &SPU::R16CRegClass;
1055 break;
Scott Micheld976c212008-10-30 01:51:48 +00001056 case MVT::i32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001057 ArgRegClass = &SPU::R32CRegClass;
1058 break;
Scott Micheld976c212008-10-30 01:51:48 +00001059 case MVT::i64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001060 ArgRegClass = &SPU::R64CRegClass;
1061 break;
Scott Micheldd950092009-01-06 03:36:14 +00001062 case MVT::i128:
1063 ArgRegClass = &SPU::GPRCRegClass;
1064 break;
Scott Micheld976c212008-10-30 01:51:48 +00001065 case MVT::f32:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001066 ArgRegClass = &SPU::R32FPRegClass;
1067 break;
Scott Micheld976c212008-10-30 01:51:48 +00001068 case MVT::f64:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001069 ArgRegClass = &SPU::R64FPRegClass;
1070 break;
Scott Micheld976c212008-10-30 01:51:48 +00001071 case MVT::v2f64:
1072 case MVT::v4f32:
1073 case MVT::v2i64:
1074 case MVT::v4i32:
1075 case MVT::v8i16:
1076 case MVT::v16i8:
Scott Michel9c0c6b22008-11-21 02:56:16 +00001077 ArgRegClass = &SPU::VECREGRegClass;
1078 break;
Scott Micheld976c212008-10-30 01:51:48 +00001079 }
1080
1081 unsigned VReg = RegInfo.createVirtualRegister(ArgRegClass);
1082 RegInfo.addLiveIn(ArgRegs[ArgRegIdx], VReg);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001083 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Scott Micheld976c212008-10-30 01:51:48 +00001084 ++ArgRegIdx;
1085 } else {
1086 // We need to load the argument to a virtual register if we determined
1087 // above that we ran out of physical registers of the appropriate type
1088 // or we're forced to do vararg
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001089 int FI = MFI->CreateFixedObject(ObjSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001090 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001091 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001092 ArgOffset += StackSlotSize;
1093 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001094
Dan Gohman98ca4f22009-08-05 01:29:28 +00001095 InVals.push_back(ArgVal);
Scott Micheld976c212008-10-30 01:51:48 +00001096 // Update the chain
Dan Gohman98ca4f22009-08-05 01:29:28 +00001097 Chain = ArgVal.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001098 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001099
Scott Micheld976c212008-10-30 01:51:48 +00001100 // vararg handling:
Scott Michel266bc8f2007-12-04 22:23:35 +00001101 if (isVarArg) {
Scott Micheld976c212008-10-30 01:51:48 +00001102 // unsigned int ptr_size = PtrVT.getSizeInBits() / 8;
1103 // We will spill (79-3)+1 registers to the stack
1104 SmallVector<SDValue, 79-3+1> MemOps;
1105
1106 // Create the frame slot
1107
Scott Michel266bc8f2007-12-04 22:23:35 +00001108 for (; ArgRegIdx != NumArgRegs; ++ArgRegIdx) {
Scott Micheld976c212008-10-30 01:51:48 +00001109 VarArgsFrameIndex = MFI->CreateFixedObject(StackSlotSize, ArgOffset);
1110 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
1111 SDValue ArgVal = DAG.getRegister(ArgRegs[ArgRegIdx], MVT::v16i8);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001112 SDValue Store = DAG.getStore(Chain, dl, ArgVal, FIN, NULL, 0);
1113 Chain = Store.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001114 MemOps.push_back(Store);
Scott Micheld976c212008-10-30 01:51:48 +00001115
1116 // Increment address by stack slot size for the next stored argument
1117 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001118 }
1119 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001120 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1121 &MemOps[0], MemOps.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001122 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001123
Dan Gohman98ca4f22009-08-05 01:29:28 +00001124 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001125}
1126
1127/// isLSAAddress - Return the immediate to use if the specified
1128/// value is representable as a LSA address.
Dan Gohman475871a2008-07-27 21:46:04 +00001129static SDNode *isLSAAddress(SDValue Op, SelectionDAG &DAG) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001130 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
Scott Michel266bc8f2007-12-04 22:23:35 +00001131 if (!C) return 0;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001132
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001133 int Addr = C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001134 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1135 (Addr << 14 >> 14) != Addr)
1136 return 0; // Top 14 bits have to be sext of immediate.
Scott Michel5af8f0e2008-07-16 17:17:29 +00001137
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001138 return DAG.getConstant((int)C->getZExtValue() >> 2, MVT::i32).getNode();
Scott Michel266bc8f2007-12-04 22:23:35 +00001139}
1140
Dan Gohman98ca4f22009-08-05 01:29:28 +00001141SDValue
1142SPUTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
1143 unsigned CallConv, bool isVarArg,
1144 bool isTailCall,
1145 const SmallVectorImpl<ISD::OutputArg> &Outs,
1146 const SmallVectorImpl<ISD::InputArg> &Ins,
1147 DebugLoc dl, SelectionDAG &DAG,
1148 SmallVectorImpl<SDValue> &InVals) {
1149
1150 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
1151 unsigned NumOps = Outs.size();
Scott Michel266bc8f2007-12-04 22:23:35 +00001152 unsigned StackSlotSize = SPUFrameInfo::stackSlotSize();
1153 const unsigned *ArgRegs = SPURegisterInfo::getArgRegs();
1154 const unsigned NumArgRegs = SPURegisterInfo::getNumArgRegs();
1155
1156 // Handy pointer type
Duncan Sands83ec4b62008-06-06 12:08:01 +00001157 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001158
Scott Michel266bc8f2007-12-04 22:23:35 +00001159 // Accumulate how many bytes are to be pushed on the stack, including the
1160 // linkage area, and parameter passing area. According to the SPU ABI,
1161 // we minimally need space for [LR] and [SP]
1162 unsigned NumStackBytes = SPUFrameInfo::minStackSize();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001163
Scott Michel266bc8f2007-12-04 22:23:35 +00001164 // Set up a copy of the stack pointer for use loading and storing any
1165 // arguments that may not fit in the registers available for argument
1166 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00001167 SDValue StackPtr = DAG.getRegister(SPU::R1, MVT::i32);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001168
Scott Michel266bc8f2007-12-04 22:23:35 +00001169 // Figure out which arguments are going to go in registers, and which in
1170 // memory.
1171 unsigned ArgOffset = SPUFrameInfo::minStackSize(); // Just below [LR]
1172 unsigned ArgRegIdx = 0;
1173
1174 // Keep track of registers passing arguments
Dan Gohman475871a2008-07-27 21:46:04 +00001175 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Scott Michel266bc8f2007-12-04 22:23:35 +00001176 // And the arguments passed on the stack
Dan Gohman475871a2008-07-27 21:46:04 +00001177 SmallVector<SDValue, 8> MemOpChains;
Scott Michel266bc8f2007-12-04 22:23:35 +00001178
1179 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001180 SDValue Arg = Outs[i].Val;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001181
Scott Michel266bc8f2007-12-04 22:23:35 +00001182 // PtrOff will be used to store the current argument to the stack if a
1183 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00001184 SDValue PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Dale Johannesen33c960f2009-02-04 20:06:27 +00001185 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Scott Michel266bc8f2007-12-04 22:23:35 +00001186
Duncan Sands83ec4b62008-06-06 12:08:01 +00001187 switch (Arg.getValueType().getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001188 default: llvm_unreachable("Unexpected ValueType for argument!");
Scott Micheldd950092009-01-06 03:36:14 +00001189 case MVT::i8:
1190 case MVT::i16:
Scott Michel266bc8f2007-12-04 22:23:35 +00001191 case MVT::i32:
1192 case MVT::i64:
1193 case MVT::i128:
1194 if (ArgRegIdx != NumArgRegs) {
1195 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1196 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001197 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001198 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001199 }
1200 break;
1201 case MVT::f32:
1202 case MVT::f64:
1203 if (ArgRegIdx != NumArgRegs) {
1204 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1205 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001206 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001207 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001208 }
1209 break;
Scott Michelcc188272008-12-04 21:01:44 +00001210 case MVT::v2i64:
1211 case MVT::v2f64:
Scott Michel266bc8f2007-12-04 22:23:35 +00001212 case MVT::v4f32:
1213 case MVT::v4i32:
1214 case MVT::v8i16:
1215 case MVT::v16i8:
1216 if (ArgRegIdx != NumArgRegs) {
1217 RegsToPass.push_back(std::make_pair(ArgRegs[ArgRegIdx++], Arg));
1218 } else {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001219 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0));
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001220 ArgOffset += StackSlotSize;
Scott Michel266bc8f2007-12-04 22:23:35 +00001221 }
1222 break;
1223 }
1224 }
1225
1226 // Update number of stack bytes actually used, insert a call sequence start
1227 NumStackBytes = (ArgOffset - SPUFrameInfo::minStackSize());
Chris Lattnere563bbc2008-10-11 22:08:30 +00001228 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumStackBytes,
1229 true));
Scott Michel266bc8f2007-12-04 22:23:35 +00001230
1231 if (!MemOpChains.empty()) {
1232 // Adjust the stack pointer for the stack arguments.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001233 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Scott Michel266bc8f2007-12-04 22:23:35 +00001234 &MemOpChains[0], MemOpChains.size());
1235 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001236
Scott Michel266bc8f2007-12-04 22:23:35 +00001237 // Build a sequence of copy-to-reg nodes chained together with token chain
1238 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001239 SDValue InFlag;
Scott Michel266bc8f2007-12-04 22:23:35 +00001240 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001241 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001242 RegsToPass[i].second, InFlag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001243 InFlag = Chain.getValue(1);
1244 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001245
Dan Gohman475871a2008-07-27 21:46:04 +00001246 SmallVector<SDValue, 8> Ops;
Scott Michel266bc8f2007-12-04 22:23:35 +00001247 unsigned CallOpc = SPUISD::CALL;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001248
Bill Wendling056292f2008-09-16 21:48:12 +00001249 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1250 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1251 // node so that legalize doesn't hack it.
Scott Michel19fd42a2008-11-11 03:06:06 +00001252 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001253 GlobalValue *GV = G->getGlobal();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001254 MVT CalleeVT = Callee.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001255 SDValue Zero = DAG.getConstant(0, PtrVT);
1256 SDValue GA = DAG.getTargetGlobalAddress(GV, CalleeVT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001257
Scott Michel9de5d0d2008-01-11 02:53:15 +00001258 if (!ST->usingLargeMem()) {
1259 // Turn calls to targets that are defined (i.e., have bodies) into BRSL
1260 // style calls, otherwise, external symbols are BRASL calls. This assumes
1261 // that declared/defined symbols are in the same compilation unit and can
1262 // be reached through PC-relative jumps.
1263 //
1264 // NOTE:
1265 // This may be an unsafe assumption for JIT and really large compilation
1266 // units.
1267 if (GV->isDeclaration()) {
Dale Johannesende064702009-02-06 21:50:26 +00001268 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001269 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001270 Callee = DAG.getNode(SPUISD::PCRelAddr, dl, CalleeVT, GA, Zero);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001271 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001272 } else {
Scott Michel9de5d0d2008-01-11 02:53:15 +00001273 // "Large memory" mode: Turn all calls into indirect calls with a X-form
1274 // address pairs:
Dale Johannesende064702009-02-06 21:50:26 +00001275 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, GA, Zero);
Scott Michel266bc8f2007-12-04 22:23:35 +00001276 }
Scott Michel1df30c42008-12-29 03:23:36 +00001277 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
1278 MVT CalleeVT = Callee.getValueType();
1279 SDValue Zero = DAG.getConstant(0, PtrVT);
1280 SDValue ExtSym = DAG.getTargetExternalSymbol(S->getSymbol(),
1281 Callee.getValueType());
1282
1283 if (!ST->usingLargeMem()) {
Dale Johannesende064702009-02-06 21:50:26 +00001284 Callee = DAG.getNode(SPUISD::AFormAddr, dl, CalleeVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001285 } else {
Dale Johannesende064702009-02-06 21:50:26 +00001286 Callee = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT, ExtSym, Zero);
Scott Michel1df30c42008-12-29 03:23:36 +00001287 }
1288 } else if (SDNode *Dest = isLSAAddress(Callee, DAG)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001289 // If this is an absolute destination address that appears to be a legal
1290 // local store address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00001291 Callee = SDValue(Dest, 0);
Scott Michel9de5d0d2008-01-11 02:53:15 +00001292 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001293
1294 Ops.push_back(Chain);
1295 Ops.push_back(Callee);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001296
Scott Michel266bc8f2007-12-04 22:23:35 +00001297 // Add argument registers to the end of the list so that they are known live
1298 // into the call.
1299 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
Scott Michel5af8f0e2008-07-16 17:17:29 +00001300 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
Scott Michel266bc8f2007-12-04 22:23:35 +00001301 RegsToPass[i].second.getValueType()));
Scott Michel5af8f0e2008-07-16 17:17:29 +00001302
Gabor Greifba36cb52008-08-28 21:40:38 +00001303 if (InFlag.getNode())
Scott Michel266bc8f2007-12-04 22:23:35 +00001304 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001305 // Returns a chain and a flag for retval copy to use.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001306 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001307 &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001308 InFlag = Chain.getValue(1);
1309
Chris Lattnere563bbc2008-10-11 22:08:30 +00001310 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumStackBytes, true),
1311 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001312 if (!Ins.empty())
Evan Chengebaaa912008-02-05 22:44:06 +00001313 InFlag = Chain.getValue(1);
1314
Dan Gohman98ca4f22009-08-05 01:29:28 +00001315 // If the function returns void, just return the chain.
1316 if (Ins.empty())
1317 return Chain;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001318
Scott Michel266bc8f2007-12-04 22:23:35 +00001319 // If the call has results, copy the values out of the ret val registers.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001320 switch (Ins[0].VT.getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001321 default: llvm_unreachable("Unexpected ret value!");
Scott Michel266bc8f2007-12-04 22:23:35 +00001322 case MVT::Other: break;
1323 case MVT::i32:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001324 if (Ins.size() > 1 && Ins[1].VT == MVT::i32) {
Scott Michel6e1d1472009-03-16 18:47:25 +00001325 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R4,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001326 MVT::i32, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001327 InVals.push_back(Chain.getValue(0));
Dale Johannesen33c960f2009-02-04 20:06:27 +00001328 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Scott Michel266bc8f2007-12-04 22:23:35 +00001329 Chain.getValue(2)).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001330 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001331 } else {
Scott Michel6e1d1472009-03-16 18:47:25 +00001332 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i32,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001333 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001334 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001335 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001336 break;
1337 case MVT::i64:
Scott Michel6e1d1472009-03-16 18:47:25 +00001338 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i64,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001339 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001340 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001341 break;
Scott Micheldd950092009-01-06 03:36:14 +00001342 case MVT::i128:
Scott Michel6e1d1472009-03-16 18:47:25 +00001343 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, MVT::i128,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001344 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001345 InVals.push_back(Chain.getValue(0));
Scott Micheldd950092009-01-06 03:36:14 +00001346 break;
Scott Michel266bc8f2007-12-04 22:23:35 +00001347 case MVT::f32:
1348 case MVT::f64:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001349 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel266bc8f2007-12-04 22:23:35 +00001350 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001351 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001352 break;
1353 case MVT::v2f64:
Scott Michelcc188272008-12-04 21:01:44 +00001354 case MVT::v2i64:
Scott Michel266bc8f2007-12-04 22:23:35 +00001355 case MVT::v4f32:
1356 case MVT::v4i32:
1357 case MVT::v8i16:
1358 case MVT::v16i8:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001359 Chain = DAG.getCopyFromReg(Chain, dl, SPU::R3, Ins[0].VT,
Scott Michel266bc8f2007-12-04 22:23:35 +00001360 InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001361 InVals.push_back(Chain.getValue(0));
Scott Michel266bc8f2007-12-04 22:23:35 +00001362 break;
1363 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001364
Dan Gohman98ca4f22009-08-05 01:29:28 +00001365 return Chain;
Scott Michel266bc8f2007-12-04 22:23:35 +00001366}
1367
Dan Gohman98ca4f22009-08-05 01:29:28 +00001368SDValue
1369SPUTargetLowering::LowerReturn(SDValue Chain,
1370 unsigned CallConv, bool isVarArg,
1371 const SmallVectorImpl<ISD::OutputArg> &Outs,
1372 DebugLoc dl, SelectionDAG &DAG) {
1373
Scott Michel266bc8f2007-12-04 22:23:35 +00001374 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001375 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1376 RVLocs, *DAG.getContext());
1377 CCInfo.AnalyzeReturn(Outs, RetCC_SPU);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001378
Scott Michel266bc8f2007-12-04 22:23:35 +00001379 // If this is the first return lowered for this function, add the regs to the
1380 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001381 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001382 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00001383 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Scott Michel266bc8f2007-12-04 22:23:35 +00001384 }
1385
Dan Gohman475871a2008-07-27 21:46:04 +00001386 SDValue Flag;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001387
Scott Michel266bc8f2007-12-04 22:23:35 +00001388 // Copy the result values into the output registers.
1389 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1390 CCValAssign &VA = RVLocs[i];
1391 assert(VA.isRegLoc() && "Can only return in registers!");
Dale Johannesena05dca42009-02-04 23:02:30 +00001392 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001393 Outs[i].Val, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001394 Flag = Chain.getValue(1);
1395 }
1396
Gabor Greifba36cb52008-08-28 21:40:38 +00001397 if (Flag.getNode())
Dale Johannesena05dca42009-02-04 23:02:30 +00001398 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Scott Michel266bc8f2007-12-04 22:23:35 +00001399 else
Dale Johannesena05dca42009-02-04 23:02:30 +00001400 return DAG.getNode(SPUISD::RET_FLAG, dl, MVT::Other, Chain);
Scott Michel266bc8f2007-12-04 22:23:35 +00001401}
1402
1403
1404//===----------------------------------------------------------------------===//
1405// Vector related lowering:
1406//===----------------------------------------------------------------------===//
1407
1408static ConstantSDNode *
1409getVecImm(SDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00001410 SDValue OpVal(0, 0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001411
Scott Michel266bc8f2007-12-04 22:23:35 +00001412 // Check to see if this buildvec has a single non-undef value in its elements.
1413 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
1414 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +00001415 if (OpVal.getNode() == 0)
Scott Michel266bc8f2007-12-04 22:23:35 +00001416 OpVal = N->getOperand(i);
1417 else if (OpVal != N->getOperand(i))
1418 return 0;
1419 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001420
Gabor Greifba36cb52008-08-28 21:40:38 +00001421 if (OpVal.getNode() != 0) {
Scott Michel19fd42a2008-11-11 03:06:06 +00001422 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001423 return CN;
1424 }
1425 }
1426
Scott Michel7ea02ff2009-03-17 01:15:45 +00001427 return 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001428}
1429
1430/// get_vec_i18imm - Test if this vector is a vector filled with the same value
1431/// and the value fits into an unsigned 18-bit constant, and if so, return the
1432/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001433SDValue SPU::get_vec_u18imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001434 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001435 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001436 uint64_t Value = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001437 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001438 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001439 uint32_t upper = uint32_t(UValue >> 32);
1440 uint32_t lower = uint32_t(UValue);
1441 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001442 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001443 Value = Value >> 32;
1444 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001445 if (Value <= 0x3ffff)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001446 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001447 }
1448
Dan Gohman475871a2008-07-27 21:46:04 +00001449 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001450}
1451
1452/// get_vec_i16imm - Test if this vector is a vector filled with the same value
1453/// and the value fits into a signed 16-bit constant, and if so, return the
1454/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001455SDValue SPU::get_vec_i16imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001456 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001457 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001458 int64_t Value = CN->getSExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001459 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001460 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001461 uint32_t upper = uint32_t(UValue >> 32);
1462 uint32_t lower = uint32_t(UValue);
1463 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001464 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001465 Value = Value >> 32;
1466 }
Scott Michelad2715e2008-03-05 23:02:02 +00001467 if (Value >= -(1 << 15) && Value <= ((1 << 15) - 1)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001468 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001469 }
1470 }
1471
Dan Gohman475871a2008-07-27 21:46:04 +00001472 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001473}
1474
1475/// get_vec_i10imm - Test if this vector is a vector filled with the same value
1476/// and the value fits into a signed 10-bit constant, and if so, return the
1477/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001478SDValue SPU::get_vec_i10imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001479 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001480 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00001481 int64_t Value = CN->getSExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001482 if (ValueType == MVT::i64) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001483 uint64_t UValue = CN->getZExtValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001484 uint32_t upper = uint32_t(UValue >> 32);
1485 uint32_t lower = uint32_t(UValue);
1486 if (upper != lower)
Dan Gohman475871a2008-07-27 21:46:04 +00001487 return SDValue();
Scott Michel4cb8bd82008-03-06 04:02:54 +00001488 Value = Value >> 32;
1489 }
Scott Michelad2715e2008-03-05 23:02:02 +00001490 if (isS10Constant(Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001491 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001492 }
1493
Dan Gohman475871a2008-07-27 21:46:04 +00001494 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001495}
1496
1497/// get_vec_i8imm - Test if this vector is a vector filled with the same value
1498/// and the value fits into a signed 8-bit constant, and if so, return the
1499/// constant.
1500///
1501/// @note: The incoming vector is v16i8 because that's the only way we can load
1502/// constant vectors. Thus, we test to see if the upper and lower bytes are the
1503/// same value.
Dan Gohman475871a2008-07-27 21:46:04 +00001504SDValue SPU::get_vec_i8imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001505 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001506 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001507 int Value = (int) CN->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001508 if (ValueType == MVT::i16
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001509 && Value <= 0xffff /* truncated from uint64_t */
1510 && ((short) Value >> 8) == ((short) Value & 0xff))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001511 return DAG.getTargetConstant(Value & 0xff, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001512 else if (ValueType == MVT::i8
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001513 && (Value & 0xff) == Value)
Dan Gohmanfa210d82008-11-05 02:06:09 +00001514 return DAG.getTargetConstant(Value, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001515 }
1516
Dan Gohman475871a2008-07-27 21:46:04 +00001517 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001518}
1519
1520/// get_ILHUvec_imm - Test if this vector is a vector filled with the same value
1521/// and the value fits into a signed 16-bit constant, and if so, return the
1522/// constant
Dan Gohman475871a2008-07-27 21:46:04 +00001523SDValue SPU::get_ILHUvec_imm(SDNode *N, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001524 MVT ValueType) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001525 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001526 uint64_t Value = CN->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001527 if ((ValueType == MVT::i32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001528 && ((unsigned) Value & 0xffff0000) == (unsigned) Value)
1529 || (ValueType == MVT::i64 && (Value & 0xffff0000) == Value))
Dan Gohmanfa210d82008-11-05 02:06:09 +00001530 return DAG.getTargetConstant(Value >> 16, ValueType);
Scott Michel266bc8f2007-12-04 22:23:35 +00001531 }
1532
Dan Gohman475871a2008-07-27 21:46:04 +00001533 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001534}
1535
1536/// get_v4i32_imm - Catch-all for general 32-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001537SDValue SPU::get_v4i32_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001538 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001539 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00001540 }
1541
Dan Gohman475871a2008-07-27 21:46:04 +00001542 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001543}
1544
1545/// get_v4i32_imm - Catch-all for general 64-bit constant vectors
Dan Gohman475871a2008-07-27 21:46:04 +00001546SDValue SPU::get_v2i64_imm(SDNode *N, SelectionDAG &DAG) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001547 if (ConstantSDNode *CN = getVecImm(N)) {
Dan Gohmanfa210d82008-11-05 02:06:09 +00001548 return DAG.getTargetConstant((unsigned) CN->getZExtValue(), MVT::i64);
Scott Michel266bc8f2007-12-04 22:23:35 +00001549 }
1550
Dan Gohman475871a2008-07-27 21:46:04 +00001551 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001552}
1553
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001554//! Lower a BUILD_VECTOR instruction creatively:
Dan Gohman7db949d2009-08-07 01:32:21 +00001555static SDValue
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001556LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001557 MVT VT = Op.getValueType();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001558 MVT EltVT = VT.getVectorElementType();
Dale Johannesened2eee62009-02-06 01:31:28 +00001559 DebugLoc dl = Op.getDebugLoc();
Scott Michel7ea02ff2009-03-17 01:15:45 +00001560 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(Op.getNode());
1561 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerBUILD_VECTOR");
1562 unsigned minSplatBits = EltVT.getSizeInBits();
1563
1564 if (minSplatBits < 16)
1565 minSplatBits = 16;
1566
1567 APInt APSplatBits, APSplatUndef;
1568 unsigned SplatBitSize;
1569 bool HasAnyUndefs;
1570
1571 if (!BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
1572 HasAnyUndefs, minSplatBits)
1573 || minSplatBits < SplatBitSize)
1574 return SDValue(); // Wasn't a constant vector or splat exceeded min
1575
1576 uint64_t SplatBits = APSplatBits.getZExtValue();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001577
Duncan Sands83ec4b62008-06-06 12:08:01 +00001578 switch (VT.getSimpleVT()) {
Torok Edwindac237e2009-07-08 20:53:28 +00001579 default: {
1580 std::string msg;
1581 raw_string_ostream Msg(msg);
1582 Msg << "CellSPU: Unhandled VT in LowerBUILD_VECTOR, VT = "
1583 << VT.getMVTString();
1584 llvm_report_error(Msg.str());
Scott Micheld1e8d9c2009-01-21 04:58:48 +00001585 /*NOTREACHED*/
Torok Edwindac237e2009-07-08 20:53:28 +00001586 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001587 case MVT::v4f32: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001588 uint32_t Value32 = uint32_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001589 assert(SplatBitSize == 32
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001590 && "LowerBUILD_VECTOR: Unexpected floating point vector element.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001591 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Dan Gohman475871a2008-07-27 21:46:04 +00001592 SDValue T = DAG.getConstant(Value32, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001593 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32,
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001594 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, T,T,T,T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001595 break;
1596 }
1597 case MVT::v2f64: {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001598 uint64_t f64val = uint64_t(SplatBits);
Chris Lattnere7fa1f22009-03-26 05:29:34 +00001599 assert(SplatBitSize == 64
Scott Michel104de432008-11-24 17:11:17 +00001600 && "LowerBUILD_VECTOR: 64-bit float vector size > 8 bytes.");
Scott Michel266bc8f2007-12-04 22:23:35 +00001601 // NOTE: pretend the constant is an integer. LLVM won't load FP constants
Dan Gohman475871a2008-07-27 21:46:04 +00001602 SDValue T = DAG.getConstant(f64val, MVT::i64);
Dale Johannesened2eee62009-02-06 01:31:28 +00001603 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64,
Evan Chenga87008d2009-02-25 22:49:59 +00001604 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64, T, T));
Scott Michel266bc8f2007-12-04 22:23:35 +00001605 break;
1606 }
1607 case MVT::v16i8: {
1608 // 8-bit constants have to be expanded to 16-bits
Scott Michel7ea02ff2009-03-17 01:15:45 +00001609 unsigned short Value16 = SplatBits /* | (SplatBits << 8) */;
1610 SmallVector<SDValue, 8> Ops;
1611
1612 Ops.assign(8, DAG.getConstant(Value16, MVT::i16));
Dale Johannesened2eee62009-02-06 01:31:28 +00001613 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Scott Michel7ea02ff2009-03-17 01:15:45 +00001614 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i16, &Ops[0], Ops.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00001615 }
1616 case MVT::v8i16: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001617 unsigned short Value16 = SplatBits;
1618 SDValue T = DAG.getConstant(Value16, EltVT);
1619 SmallVector<SDValue, 8> Ops;
1620
1621 Ops.assign(8, T);
1622 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &Ops[0], Ops.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001623 }
1624 case MVT::v4i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001625 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001626 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T, T, T);
Scott Michel266bc8f2007-12-04 22:23:35 +00001627 }
Scott Michel21213e72009-01-06 23:10:38 +00001628 case MVT::v2i32: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001629 SDValue T = DAG.getConstant(unsigned(SplatBits), VT.getVectorElementType());
Evan Chenga87008d2009-02-25 22:49:59 +00001630 return DAG.getNode(ISD::BUILD_VECTOR, dl, VT, T, T);
Scott Michel21213e72009-01-06 23:10:38 +00001631 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001632 case MVT::v2i64: {
Scott Michel7ea02ff2009-03-17 01:15:45 +00001633 return SPU::LowerV2I64Splat(VT, DAG, SplatBits, dl);
Scott Michel266bc8f2007-12-04 22:23:35 +00001634 }
1635 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001636
Dan Gohman475871a2008-07-27 21:46:04 +00001637 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001638}
1639
Scott Michel7ea02ff2009-03-17 01:15:45 +00001640/*!
1641 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001642SDValue
Scott Michel7ea02ff2009-03-17 01:15:45 +00001643SPU::LowerV2I64Splat(MVT OpVT, SelectionDAG& DAG, uint64_t SplatVal,
1644 DebugLoc dl) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001645 uint32_t upper = uint32_t(SplatVal >> 32);
1646 uint32_t lower = uint32_t(SplatVal);
1647
1648 if (upper == lower) {
1649 // Magic constant that can be matched by IL, ILA, et. al.
1650 SDValue Val = DAG.getTargetConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001651 return DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Evan Chenga87008d2009-02-25 22:49:59 +00001652 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1653 Val, Val, Val, Val));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001654 } else {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001655 bool upper_special, lower_special;
1656
1657 // NOTE: This code creates common-case shuffle masks that can be easily
1658 // detected as common expressions. It is not attempting to create highly
1659 // specialized masks to replace any and all 0's, 0xff's and 0x80's.
1660
1661 // Detect if the upper or lower half is a special shuffle mask pattern:
1662 upper_special = (upper == 0 || upper == 0xffffffff || upper == 0x80000000);
1663 lower_special = (lower == 0 || lower == 0xffffffff || lower == 0x80000000);
1664
Scott Michel7ea02ff2009-03-17 01:15:45 +00001665 // Both upper and lower are special, lower to a constant pool load:
1666 if (lower_special && upper_special) {
1667 SDValue SplatValCN = DAG.getConstant(SplatVal, MVT::i64);
1668 return DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i64,
1669 SplatValCN, SplatValCN);
1670 }
1671
1672 SDValue LO32;
1673 SDValue HI32;
1674 SmallVector<SDValue, 16> ShufBytes;
1675 SDValue Result;
1676
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001677 // Create lower vector if not a special pattern
1678 if (!lower_special) {
1679 SDValue LO32C = DAG.getConstant(lower, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001680 LO32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Evan Chenga87008d2009-02-25 22:49:59 +00001681 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1682 LO32C, LO32C, LO32C, LO32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001683 }
1684
1685 // Create upper vector if not a special pattern
1686 if (!upper_special) {
1687 SDValue HI32C = DAG.getConstant(upper, MVT::i32);
Dale Johannesened2eee62009-02-06 01:31:28 +00001688 HI32 = DAG.getNode(ISD::BIT_CONVERT, dl, OpVT,
Evan Chenga87008d2009-02-25 22:49:59 +00001689 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1690 HI32C, HI32C, HI32C, HI32C));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001691 }
1692
1693 // If either upper or lower are special, then the two input operands are
1694 // the same (basically, one of them is a "don't care")
1695 if (lower_special)
1696 LO32 = HI32;
1697 if (upper_special)
1698 HI32 = LO32;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001699
1700 for (int i = 0; i < 4; ++i) {
1701 uint64_t val = 0;
1702 for (int j = 0; j < 4; ++j) {
1703 SDValue V;
1704 bool process_upper, process_lower;
1705 val <<= 8;
1706 process_upper = (upper_special && (i & 1) == 0);
1707 process_lower = (lower_special && (i & 1) == 1);
1708
1709 if (process_upper || process_lower) {
1710 if ((process_upper && upper == 0)
1711 || (process_lower && lower == 0))
1712 val |= 0x80;
1713 else if ((process_upper && upper == 0xffffffff)
1714 || (process_lower && lower == 0xffffffff))
1715 val |= 0xc0;
1716 else if ((process_upper && upper == 0x80000000)
1717 || (process_lower && lower == 0x80000000))
1718 val |= (j == 0 ? 0xe0 : 0x80);
1719 } else
1720 val |= i * 4 + j + ((i & 1) * 16);
1721 }
1722
1723 ShufBytes.push_back(DAG.getConstant(val, MVT::i32));
1724 }
1725
Dale Johannesened2eee62009-02-06 01:31:28 +00001726 return DAG.getNode(SPUISD::SHUFB, dl, OpVT, HI32, LO32,
Evan Chenga87008d2009-02-25 22:49:59 +00001727 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1728 &ShufBytes[0], ShufBytes.size()));
Scott Michelc9c8b2a2009-01-26 03:31:40 +00001729 }
1730}
1731
Scott Michel266bc8f2007-12-04 22:23:35 +00001732/// LowerVECTOR_SHUFFLE - Lower a vector shuffle (V1, V2, V3) to something on
1733/// which the Cell can operate. The code inspects V3 to ascertain whether the
1734/// permutation vector, V3, is monotonically increasing with one "exception"
1735/// element, e.g., (0, 1, _, 3). If this is the case, then generate a
Scott Michel7a1c9e92008-11-22 23:50:42 +00001736/// SHUFFLE_MASK synthetic instruction. Otherwise, spill V3 to the constant pool.
Scott Michel266bc8f2007-12-04 22:23:35 +00001737/// In either case, the net result is going to eventually invoke SHUFB to
1738/// permute/shuffle the bytes from V1 and V2.
1739/// \note
Scott Michel7a1c9e92008-11-22 23:50:42 +00001740/// SHUFFLE_MASK is eventually selected as one of the C*D instructions, generate
Scott Michel266bc8f2007-12-04 22:23:35 +00001741/// control word for byte/halfword/word insertion. This takes care of a single
1742/// element move from V2 into V1.
1743/// \note
1744/// SPUISD::SHUFB is eventually selected as Cell's <i>shufb</i> instructions.
Dan Gohman475871a2008-07-27 21:46:04 +00001745static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00001746 const ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001747 SDValue V1 = Op.getOperand(0);
1748 SDValue V2 = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001749 DebugLoc dl = Op.getDebugLoc();
Scott Michel5af8f0e2008-07-16 17:17:29 +00001750
Scott Michel266bc8f2007-12-04 22:23:35 +00001751 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001752
Scott Michel266bc8f2007-12-04 22:23:35 +00001753 // If we have a single element being moved from V1 to V2, this can be handled
1754 // using the C*[DX] compute mask instructions, but the vector elements have
1755 // to be monotonically increasing with one exception element.
Scott Michelcc188272008-12-04 21:01:44 +00001756 MVT VecVT = V1.getValueType();
1757 MVT EltVT = VecVT.getVectorElementType();
Scott Michel266bc8f2007-12-04 22:23:35 +00001758 unsigned EltsFromV2 = 0;
1759 unsigned V2Elt = 0;
1760 unsigned V2EltIdx0 = 0;
1761 unsigned CurrElt = 0;
Scott Michelcc188272008-12-04 21:01:44 +00001762 unsigned MaxElts = VecVT.getVectorNumElements();
1763 unsigned PrevElt = 0;
1764 unsigned V0Elt = 0;
Scott Michel266bc8f2007-12-04 22:23:35 +00001765 bool monotonic = true;
Scott Michelcc188272008-12-04 21:01:44 +00001766 bool rotate = true;
1767
1768 if (EltVT == MVT::i8) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001769 V2EltIdx0 = 16;
Scott Michelcc188272008-12-04 21:01:44 +00001770 } else if (EltVT == MVT::i16) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001771 V2EltIdx0 = 8;
Scott Michelcc188272008-12-04 21:01:44 +00001772 } else if (EltVT == MVT::i32 || EltVT == MVT::f32) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001773 V2EltIdx0 = 4;
Scott Michelcc188272008-12-04 21:01:44 +00001774 } else if (EltVT == MVT::i64 || EltVT == MVT::f64) {
1775 V2EltIdx0 = 2;
1776 } else
Torok Edwinc23197a2009-07-14 16:55:14 +00001777 llvm_unreachable("Unhandled vector type in LowerVECTOR_SHUFFLE");
Scott Michel266bc8f2007-12-04 22:23:35 +00001778
Nate Begeman9008ca62009-04-27 18:41:29 +00001779 for (unsigned i = 0; i != MaxElts; ++i) {
1780 if (SVN->getMaskElt(i) < 0)
1781 continue;
1782
1783 unsigned SrcElt = SVN->getMaskElt(i);
Scott Michel266bc8f2007-12-04 22:23:35 +00001784
Nate Begeman9008ca62009-04-27 18:41:29 +00001785 if (monotonic) {
1786 if (SrcElt >= V2EltIdx0) {
1787 if (1 >= (++EltsFromV2)) {
1788 V2Elt = (V2EltIdx0 - SrcElt) << 2;
Scott Michelcc188272008-12-04 21:01:44 +00001789 }
Nate Begeman9008ca62009-04-27 18:41:29 +00001790 } else if (CurrElt != SrcElt) {
1791 monotonic = false;
Scott Michelcc188272008-12-04 21:01:44 +00001792 }
1793
Nate Begeman9008ca62009-04-27 18:41:29 +00001794 ++CurrElt;
1795 }
1796
1797 if (rotate) {
1798 if (PrevElt > 0 && SrcElt < MaxElts) {
1799 if ((PrevElt == SrcElt - 1)
1800 || (PrevElt == MaxElts - 1 && SrcElt == 0)) {
Scott Michelcc188272008-12-04 21:01:44 +00001801 PrevElt = SrcElt;
Nate Begeman9008ca62009-04-27 18:41:29 +00001802 if (SrcElt == 0)
1803 V0Elt = i;
Scott Michelcc188272008-12-04 21:01:44 +00001804 } else {
Scott Michelcc188272008-12-04 21:01:44 +00001805 rotate = false;
1806 }
Nate Begeman9008ca62009-04-27 18:41:29 +00001807 } else if (PrevElt == 0) {
1808 // First time through, need to keep track of previous element
1809 PrevElt = SrcElt;
1810 } else {
1811 // This isn't a rotation, takes elements from vector 2
1812 rotate = false;
Scott Michelcc188272008-12-04 21:01:44 +00001813 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001814 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001815 }
1816
1817 if (EltsFromV2 == 1 && monotonic) {
1818 // Compute mask and shuffle
1819 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00001820 MachineRegisterInfo &RegInfo = MF.getRegInfo();
1821 unsigned VReg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001822 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00001823 // Initialize temporary register to 0
Dan Gohman475871a2008-07-27 21:46:04 +00001824 SDValue InitTempReg =
Dale Johannesena05dca42009-02-04 23:02:30 +00001825 DAG.getCopyToReg(DAG.getEntryNode(), dl, VReg, DAG.getConstant(0, PtrVT));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001826 // Copy register's contents as index in SHUFFLE_MASK:
Dan Gohman475871a2008-07-27 21:46:04 +00001827 SDValue ShufMaskOp =
Dale Johannesena05dca42009-02-04 23:02:30 +00001828 DAG.getNode(SPUISD::SHUFFLE_MASK, dl, MVT::v4i32,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00001829 DAG.getTargetConstant(V2Elt, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00001830 DAG.getCopyFromReg(InitTempReg, dl, VReg, PtrVT));
Scott Michel266bc8f2007-12-04 22:23:35 +00001831 // Use shuffle mask in SHUFB synthetic instruction:
Scott Michel6e1d1472009-03-16 18:47:25 +00001832 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V2, V1,
Dale Johannesena05dca42009-02-04 23:02:30 +00001833 ShufMaskOp);
Scott Michelcc188272008-12-04 21:01:44 +00001834 } else if (rotate) {
1835 int rotamt = (MaxElts - V0Elt) * EltVT.getSizeInBits()/8;
Scott Michel1df30c42008-12-29 03:23:36 +00001836
Dale Johannesena05dca42009-02-04 23:02:30 +00001837 return DAG.getNode(SPUISD::ROTBYTES_LEFT, dl, V1.getValueType(),
Scott Michelcc188272008-12-04 21:01:44 +00001838 V1, DAG.getConstant(rotamt, MVT::i16));
Scott Michel266bc8f2007-12-04 22:23:35 +00001839 } else {
Gabor Greif93c53e52008-08-31 15:37:04 +00001840 // Convert the SHUFFLE_VECTOR mask's input element units to the
1841 // actual bytes.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001842 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michel5af8f0e2008-07-16 17:17:29 +00001843
Dan Gohman475871a2008-07-27 21:46:04 +00001844 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00001845 for (unsigned i = 0, e = MaxElts; i != e; ++i) {
1846 unsigned SrcElt = SVN->getMaskElt(i) < 0 ? 0 : SVN->getMaskElt(i);
Scott Michel5af8f0e2008-07-16 17:17:29 +00001847
Nate Begeman9008ca62009-04-27 18:41:29 +00001848 for (unsigned j = 0; j < BytesPerElement; ++j)
1849 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,MVT::i8));
Scott Michel266bc8f2007-12-04 22:23:35 +00001850 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00001851
Evan Chenga87008d2009-02-25 22:49:59 +00001852 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
1853 &ResultMask[0], ResultMask.size());
Dale Johannesena05dca42009-02-04 23:02:30 +00001854 return DAG.getNode(SPUISD::SHUFB, dl, V1.getValueType(), V1, V2, VPermMask);
Scott Michel266bc8f2007-12-04 22:23:35 +00001855 }
1856}
1857
Dan Gohman475871a2008-07-27 21:46:04 +00001858static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
1859 SDValue Op0 = Op.getOperand(0); // Op0 = the scalar
Dale Johannesened2eee62009-02-06 01:31:28 +00001860 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00001861
Gabor Greifba36cb52008-08-28 21:40:38 +00001862 if (Op0.getNode()->getOpcode() == ISD::Constant) {
Scott Michel266bc8f2007-12-04 22:23:35 +00001863 // For a constant, build the appropriate constant vector, which will
1864 // eventually simplify to a vector register load.
1865
Gabor Greifba36cb52008-08-28 21:40:38 +00001866 ConstantSDNode *CN = cast<ConstantSDNode>(Op0.getNode());
Dan Gohman475871a2008-07-27 21:46:04 +00001867 SmallVector<SDValue, 16> ConstVecValues;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001868 MVT VT;
Scott Michel266bc8f2007-12-04 22:23:35 +00001869 size_t n_copies;
1870
1871 // Create a constant vector:
Duncan Sands83ec4b62008-06-06 12:08:01 +00001872 switch (Op.getValueType().getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001873 default: llvm_unreachable("Unexpected constant value type in "
Torok Edwin481d15a2009-07-14 12:22:58 +00001874 "LowerSCALAR_TO_VECTOR");
Scott Michel266bc8f2007-12-04 22:23:35 +00001875 case MVT::v16i8: n_copies = 16; VT = MVT::i8; break;
1876 case MVT::v8i16: n_copies = 8; VT = MVT::i16; break;
1877 case MVT::v4i32: n_copies = 4; VT = MVT::i32; break;
1878 case MVT::v4f32: n_copies = 4; VT = MVT::f32; break;
1879 case MVT::v2i64: n_copies = 2; VT = MVT::i64; break;
1880 case MVT::v2f64: n_copies = 2; VT = MVT::f64; break;
1881 }
1882
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001883 SDValue CValue = DAG.getConstant(CN->getZExtValue(), VT);
Scott Michel266bc8f2007-12-04 22:23:35 +00001884 for (size_t j = 0; j < n_copies; ++j)
1885 ConstVecValues.push_back(CValue);
1886
Evan Chenga87008d2009-02-25 22:49:59 +00001887 return DAG.getNode(ISD::BUILD_VECTOR, dl, Op.getValueType(),
1888 &ConstVecValues[0], ConstVecValues.size());
Scott Michel266bc8f2007-12-04 22:23:35 +00001889 } else {
1890 // Otherwise, copy the value from one register to another:
Duncan Sands83ec4b62008-06-06 12:08:01 +00001891 switch (Op0.getValueType().getSimpleVT()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001892 default: llvm_unreachable("Unexpected value type in LowerSCALAR_TO_VECTOR");
Scott Michel266bc8f2007-12-04 22:23:35 +00001893 case MVT::i8:
1894 case MVT::i16:
1895 case MVT::i32:
1896 case MVT::i64:
1897 case MVT::f32:
1898 case MVT::f64:
Dale Johannesened2eee62009-02-06 01:31:28 +00001899 return DAG.getNode(SPUISD::PREFSLOT2VEC, dl, Op.getValueType(), Op0, Op0);
Scott Michel266bc8f2007-12-04 22:23:35 +00001900 }
1901 }
1902
Dan Gohman475871a2008-07-27 21:46:04 +00001903 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001904}
1905
Dan Gohman475871a2008-07-27 21:46:04 +00001906static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001907 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001908 SDValue N = Op.getOperand(0);
1909 SDValue Elt = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00001910 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00001911 SDValue retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00001912
Scott Michel7a1c9e92008-11-22 23:50:42 +00001913 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Elt)) {
1914 // Constant argument:
1915 int EltNo = (int) C->getZExtValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00001916
Scott Michel7a1c9e92008-11-22 23:50:42 +00001917 // sanity checks:
1918 if (VT == MVT::i8 && EltNo >= 16)
Torok Edwinc23197a2009-07-14 16:55:14 +00001919 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i8 extraction slot > 15");
Scott Michel7a1c9e92008-11-22 23:50:42 +00001920 else if (VT == MVT::i16 && EltNo >= 8)
Torok Edwinc23197a2009-07-14 16:55:14 +00001921 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i16 extraction slot > 7");
Scott Michel7a1c9e92008-11-22 23:50:42 +00001922 else if (VT == MVT::i32 && EltNo >= 4)
Torok Edwinc23197a2009-07-14 16:55:14 +00001923 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i32 extraction slot > 4");
Scott Michel7a1c9e92008-11-22 23:50:42 +00001924 else if (VT == MVT::i64 && EltNo >= 2)
Torok Edwinc23197a2009-07-14 16:55:14 +00001925 llvm_unreachable("SPU LowerEXTRACT_VECTOR_ELT: i64 extraction slot > 2");
Scott Michel266bc8f2007-12-04 22:23:35 +00001926
Scott Michel7a1c9e92008-11-22 23:50:42 +00001927 if (EltNo == 0 && (VT == MVT::i32 || VT == MVT::i64)) {
1928 // i32 and i64: Element 0 is the preferred slot
Dale Johannesened2eee62009-02-06 01:31:28 +00001929 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, N);
Scott Michel7a1c9e92008-11-22 23:50:42 +00001930 }
Scott Michel266bc8f2007-12-04 22:23:35 +00001931
Scott Michel7a1c9e92008-11-22 23:50:42 +00001932 // Need to generate shuffle mask and extract:
1933 int prefslot_begin = -1, prefslot_end = -1;
1934 int elt_byte = EltNo * VT.getSizeInBits() / 8;
1935
1936 switch (VT.getSimpleVT()) {
1937 default:
1938 assert(false && "Invalid value type!");
1939 case MVT::i8: {
1940 prefslot_begin = prefslot_end = 3;
1941 break;
1942 }
1943 case MVT::i16: {
1944 prefslot_begin = 2; prefslot_end = 3;
1945 break;
1946 }
1947 case MVT::i32:
1948 case MVT::f32: {
1949 prefslot_begin = 0; prefslot_end = 3;
1950 break;
1951 }
1952 case MVT::i64:
1953 case MVT::f64: {
1954 prefslot_begin = 0; prefslot_end = 7;
1955 break;
1956 }
1957 }
1958
1959 assert(prefslot_begin != -1 && prefslot_end != -1 &&
1960 "LowerEXTRACT_VECTOR_ELT: preferred slots uninitialized");
1961
1962 unsigned int ShufBytes[16];
1963 for (int i = 0; i < 16; ++i) {
1964 // zero fill uppper part of preferred slot, don't care about the
1965 // other slots:
1966 unsigned int mask_val;
1967 if (i <= prefslot_end) {
1968 mask_val =
1969 ((i < prefslot_begin)
1970 ? 0x80
1971 : elt_byte + (i - prefslot_begin));
1972
1973 ShufBytes[i] = mask_val;
1974 } else
1975 ShufBytes[i] = ShufBytes[i % (prefslot_end + 1)];
1976 }
1977
1978 SDValue ShufMask[4];
1979 for (unsigned i = 0; i < sizeof(ShufMask)/sizeof(ShufMask[0]); ++i) {
Scott Michelcc188272008-12-04 21:01:44 +00001980 unsigned bidx = i * 4;
Scott Michel7a1c9e92008-11-22 23:50:42 +00001981 unsigned int bits = ((ShufBytes[bidx] << 24) |
1982 (ShufBytes[bidx+1] << 16) |
1983 (ShufBytes[bidx+2] << 8) |
1984 ShufBytes[bidx+3]);
1985 ShufMask[i] = DAG.getConstant(bits, MVT::i32);
1986 }
1987
Scott Michel7ea02ff2009-03-17 01:15:45 +00001988 SDValue ShufMaskVec =
1989 DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
1990 &ShufMask[0], sizeof(ShufMask)/sizeof(ShufMask[0]));
Scott Michel7a1c9e92008-11-22 23:50:42 +00001991
Dale Johannesened2eee62009-02-06 01:31:28 +00001992 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
1993 DAG.getNode(SPUISD::SHUFB, dl, N.getValueType(),
Scott Michel7a1c9e92008-11-22 23:50:42 +00001994 N, N, ShufMaskVec));
1995 } else {
1996 // Variable index: Rotate the requested element into slot 0, then replicate
1997 // slot 0 across the vector
1998 MVT VecVT = N.getValueType();
1999 if (!VecVT.isSimple() || !VecVT.isVector() || !VecVT.is128BitVector()) {
Torok Edwindac237e2009-07-08 20:53:28 +00002000 llvm_report_error("LowerEXTRACT_VECTOR_ELT: Must have a simple, 128-bit"
2001 "vector type!");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002002 }
2003
2004 // Make life easier by making sure the index is zero-extended to i32
2005 if (Elt.getValueType() != MVT::i32)
Dale Johannesened2eee62009-02-06 01:31:28 +00002006 Elt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Elt);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002007
2008 // Scale the index to a bit/byte shift quantity
2009 APInt scaleFactor =
Scott Michel104de432008-11-24 17:11:17 +00002010 APInt(32, uint64_t(16 / N.getValueType().getVectorNumElements()), false);
2011 unsigned scaleShift = scaleFactor.logBase2();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002012 SDValue vecShift;
Scott Michel7a1c9e92008-11-22 23:50:42 +00002013
Scott Michel104de432008-11-24 17:11:17 +00002014 if (scaleShift > 0) {
2015 // Scale the shift factor:
Dale Johannesened2eee62009-02-06 01:31:28 +00002016 Elt = DAG.getNode(ISD::SHL, dl, MVT::i32, Elt,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002017 DAG.getConstant(scaleShift, MVT::i32));
Scott Michel7a1c9e92008-11-22 23:50:42 +00002018 }
2019
Dale Johannesened2eee62009-02-06 01:31:28 +00002020 vecShift = DAG.getNode(SPUISD::SHLQUAD_L_BYTES, dl, VecVT, N, Elt);
Scott Michel104de432008-11-24 17:11:17 +00002021
2022 // Replicate the bytes starting at byte 0 across the entire vector (for
2023 // consistency with the notion of a unified register set)
Scott Michel7a1c9e92008-11-22 23:50:42 +00002024 SDValue replicate;
2025
2026 switch (VT.getSimpleVT()) {
2027 default:
Torok Edwindac237e2009-07-08 20:53:28 +00002028 llvm_report_error("LowerEXTRACT_VECTOR_ELT(varable): Unhandled vector"
2029 "type");
Scott Michel7a1c9e92008-11-22 23:50:42 +00002030 /*NOTREACHED*/
2031 case MVT::i8: {
Scott Michel104de432008-11-24 17:11:17 +00002032 SDValue factor = DAG.getConstant(0x00000000, MVT::i32);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002033 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2034 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002035 break;
2036 }
2037 case MVT::i16: {
Scott Michel104de432008-11-24 17:11:17 +00002038 SDValue factor = DAG.getConstant(0x00010001, MVT::i32);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002039 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2040 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002041 break;
2042 }
2043 case MVT::i32:
2044 case MVT::f32: {
2045 SDValue factor = DAG.getConstant(0x00010203, MVT::i32);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002046 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2047 factor, factor, factor, factor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002048 break;
2049 }
2050 case MVT::i64:
2051 case MVT::f64: {
2052 SDValue loFactor = DAG.getConstant(0x00010203, MVT::i32);
2053 SDValue hiFactor = DAG.getConstant(0x04050607, MVT::i32);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002054 replicate = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
Evan Chenga87008d2009-02-25 22:49:59 +00002055 loFactor, hiFactor, loFactor, hiFactor);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002056 break;
2057 }
2058 }
2059
Dale Johannesened2eee62009-02-06 01:31:28 +00002060 retval = DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT,
2061 DAG.getNode(SPUISD::SHUFB, dl, VecVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002062 vecShift, vecShift, replicate));
Scott Michel266bc8f2007-12-04 22:23:35 +00002063 }
2064
Scott Michel7a1c9e92008-11-22 23:50:42 +00002065 return retval;
Scott Michel266bc8f2007-12-04 22:23:35 +00002066}
2067
Dan Gohman475871a2008-07-27 21:46:04 +00002068static SDValue LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
2069 SDValue VecOp = Op.getOperand(0);
2070 SDValue ValOp = Op.getOperand(1);
2071 SDValue IdxOp = Op.getOperand(2);
Dale Johannesened2eee62009-02-06 01:31:28 +00002072 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002073 MVT VT = Op.getValueType();
Scott Michel266bc8f2007-12-04 22:23:35 +00002074
2075 ConstantSDNode *CN = cast<ConstantSDNode>(IdxOp);
2076 assert(CN != 0 && "LowerINSERT_VECTOR_ELT: Index is not constant!");
2077
Duncan Sands83ec4b62008-06-06 12:08:01 +00002078 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michel1a6cdb62008-12-01 17:56:02 +00002079 // Use $sp ($1) because it's always 16-byte aligned and it's available:
Dale Johannesened2eee62009-02-06 01:31:28 +00002080 SDValue Pointer = DAG.getNode(SPUISD::IndirectAddr, dl, PtrVT,
Scott Michel1a6cdb62008-12-01 17:56:02 +00002081 DAG.getRegister(SPU::R1, PtrVT),
2082 DAG.getConstant(CN->getSExtValue(), PtrVT));
Dale Johannesened2eee62009-02-06 01:31:28 +00002083 SDValue ShufMask = DAG.getNode(SPUISD::SHUFFLE_MASK, dl, VT, Pointer);
Scott Michel266bc8f2007-12-04 22:23:35 +00002084
Dan Gohman475871a2008-07-27 21:46:04 +00002085 SDValue result =
Dale Johannesened2eee62009-02-06 01:31:28 +00002086 DAG.getNode(SPUISD::SHUFB, dl, VT,
2087 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, ValOp),
Scott Michel1df30c42008-12-29 03:23:36 +00002088 VecOp,
Dale Johannesened2eee62009-02-06 01:31:28 +00002089 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, ShufMask));
Scott Michel266bc8f2007-12-04 22:23:35 +00002090
2091 return result;
2092}
2093
Scott Michelf0569be2008-12-27 04:51:36 +00002094static SDValue LowerI8Math(SDValue Op, SelectionDAG &DAG, unsigned Opc,
2095 const TargetLowering &TLI)
Scott Michela59d4692008-02-23 18:41:37 +00002096{
Dan Gohman475871a2008-07-27 21:46:04 +00002097 SDValue N0 = Op.getOperand(0); // Everything has at least one operand
Dale Johannesened2eee62009-02-06 01:31:28 +00002098 DebugLoc dl = Op.getDebugLoc();
Scott Michelf0569be2008-12-27 04:51:36 +00002099 MVT ShiftVT = TLI.getShiftAmountTy();
Scott Michel266bc8f2007-12-04 22:23:35 +00002100
2101 assert(Op.getValueType() == MVT::i8);
2102 switch (Opc) {
2103 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002104 llvm_unreachable("Unhandled i8 math operator");
Scott Michel266bc8f2007-12-04 22:23:35 +00002105 /*NOTREACHED*/
2106 break;
Scott Michel02d711b2008-12-30 23:28:25 +00002107 case ISD::ADD: {
2108 // 8-bit addition: Promote the arguments up to 16-bits and truncate
2109 // the result:
2110 SDValue N1 = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002111 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2112 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2113 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2114 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel02d711b2008-12-30 23:28:25 +00002115
2116 }
2117
Scott Michel266bc8f2007-12-04 22:23:35 +00002118 case ISD::SUB: {
2119 // 8-bit subtraction: Promote the arguments up to 16-bits and truncate
2120 // the result:
Dan Gohman475871a2008-07-27 21:46:04 +00002121 SDValue N1 = Op.getOperand(1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002122 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2123 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
2124 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2125 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel5af8f0e2008-07-16 17:17:29 +00002126 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002127 case ISD::ROTR:
2128 case ISD::ROTL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002129 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002130 MVT N1VT = N1.getValueType();
2131
2132 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
2133 if (!N1VT.bitsEq(ShiftVT)) {
2134 unsigned N1Opc = N1.getValueType().bitsLT(ShiftVT)
2135 ? ISD::ZERO_EXTEND
2136 : ISD::TRUNCATE;
2137 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2138 }
2139
2140 // Replicate lower 8-bits into upper 8:
Dan Gohman475871a2008-07-27 21:46:04 +00002141 SDValue ExpandArg =
Dale Johannesened2eee62009-02-06 01:31:28 +00002142 DAG.getNode(ISD::OR, dl, MVT::i16, N0,
2143 DAG.getNode(ISD::SHL, dl, MVT::i16,
Duncan Sandsfa7935f2008-10-30 19:24:28 +00002144 N0, DAG.getConstant(8, MVT::i32)));
Scott Michel7ea02ff2009-03-17 01:15:45 +00002145
2146 // Truncate back down to i8
Dale Johannesened2eee62009-02-06 01:31:28 +00002147 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2148 DAG.getNode(Opc, dl, MVT::i16, ExpandArg, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002149 }
2150 case ISD::SRL:
2151 case ISD::SHL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002152 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002153 MVT N1VT = N1.getValueType();
2154
2155 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, N0);
2156 if (!N1VT.bitsEq(ShiftVT)) {
2157 unsigned N1Opc = ISD::ZERO_EXTEND;
2158
2159 if (N1.getValueType().bitsGT(ShiftVT))
2160 N1Opc = ISD::TRUNCATE;
2161
2162 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2163 }
2164
Dale Johannesened2eee62009-02-06 01:31:28 +00002165 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2166 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002167 }
2168 case ISD::SRA: {
Dan Gohman475871a2008-07-27 21:46:04 +00002169 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002170 MVT N1VT = N1.getValueType();
2171
2172 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2173 if (!N1VT.bitsEq(ShiftVT)) {
2174 unsigned N1Opc = ISD::SIGN_EXTEND;
2175
2176 if (N1VT.bitsGT(ShiftVT))
2177 N1Opc = ISD::TRUNCATE;
2178 N1 = DAG.getNode(N1Opc, dl, ShiftVT, N1);
2179 }
2180
Dale Johannesened2eee62009-02-06 01:31:28 +00002181 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2182 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002183 }
2184 case ISD::MUL: {
Dan Gohman475871a2008-07-27 21:46:04 +00002185 SDValue N1 = Op.getOperand(1);
Scott Michel7ea02ff2009-03-17 01:15:45 +00002186
2187 N0 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N0);
2188 N1 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i16, N1);
Dale Johannesened2eee62009-02-06 01:31:28 +00002189 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i8,
2190 DAG.getNode(Opc, dl, MVT::i16, N0, N1));
Scott Michel266bc8f2007-12-04 22:23:35 +00002191 break;
2192 }
2193 }
2194
Dan Gohman475871a2008-07-27 21:46:04 +00002195 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002196}
2197
2198//! Lower byte immediate operations for v16i8 vectors:
Dan Gohman475871a2008-07-27 21:46:04 +00002199static SDValue
2200LowerByteImmed(SDValue Op, SelectionDAG &DAG) {
2201 SDValue ConstVec;
2202 SDValue Arg;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002203 MVT VT = Op.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00002204 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002205
2206 ConstVec = Op.getOperand(0);
2207 Arg = Op.getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002208 if (ConstVec.getNode()->getOpcode() != ISD::BUILD_VECTOR) {
2209 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002210 ConstVec = ConstVec.getOperand(0);
2211 } else {
2212 ConstVec = Op.getOperand(1);
2213 Arg = Op.getOperand(0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002214 if (ConstVec.getNode()->getOpcode() == ISD::BIT_CONVERT) {
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002215 ConstVec = ConstVec.getOperand(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002216 }
2217 }
2218 }
2219
Gabor Greifba36cb52008-08-28 21:40:38 +00002220 if (ConstVec.getNode()->getOpcode() == ISD::BUILD_VECTOR) {
Scott Michel7ea02ff2009-03-17 01:15:45 +00002221 BuildVectorSDNode *BCN = dyn_cast<BuildVectorSDNode>(ConstVec.getNode());
2222 assert(BCN != 0 && "Expected BuildVectorSDNode in SPU LowerByteImmed");
Scott Michel266bc8f2007-12-04 22:23:35 +00002223
Scott Michel7ea02ff2009-03-17 01:15:45 +00002224 APInt APSplatBits, APSplatUndef;
2225 unsigned SplatBitSize;
2226 bool HasAnyUndefs;
2227 unsigned minSplatBits = VT.getVectorElementType().getSizeInBits();
2228
2229 if (BCN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
2230 HasAnyUndefs, minSplatBits)
2231 && minSplatBits <= SplatBitSize) {
2232 uint64_t SplatBits = APSplatBits.getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00002233 SDValue tc = DAG.getTargetConstant(SplatBits & 0xff, MVT::i8);
Scott Michel266bc8f2007-12-04 22:23:35 +00002234
Scott Michel7ea02ff2009-03-17 01:15:45 +00002235 SmallVector<SDValue, 16> tcVec;
2236 tcVec.assign(16, tc);
Dale Johannesened2eee62009-02-06 01:31:28 +00002237 return DAG.getNode(Op.getNode()->getOpcode(), dl, VT, Arg,
Scott Michel7ea02ff2009-03-17 01:15:45 +00002238 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &tcVec[0], tcVec.size()));
Scott Michel266bc8f2007-12-04 22:23:35 +00002239 }
2240 }
Scott Michel9de57a92009-01-26 22:33:37 +00002241
Nate Begeman24dc3462008-07-29 19:07:27 +00002242 // These operations (AND, OR, XOR) are legal, they just couldn't be custom
2243 // lowered. Return the operation, rather than a null SDValue.
2244 return Op;
Scott Michel266bc8f2007-12-04 22:23:35 +00002245}
2246
Scott Michel266bc8f2007-12-04 22:23:35 +00002247//! Custom lowering for CTPOP (count population)
2248/*!
2249 Custom lowering code that counts the number ones in the input
2250 operand. SPU has such an instruction, but it counts the number of
2251 ones per byte, which then have to be accumulated.
2252*/
Dan Gohman475871a2008-07-27 21:46:04 +00002253static SDValue LowerCTPOP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002254 MVT VT = Op.getValueType();
2255 MVT vecVT = MVT::getVectorVT(VT, (128 / VT.getSizeInBits()));
Dale Johannesena05dca42009-02-04 23:02:30 +00002256 DebugLoc dl = Op.getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002257
Duncan Sands83ec4b62008-06-06 12:08:01 +00002258 switch (VT.getSimpleVT()) {
2259 default:
2260 assert(false && "Invalid value type!");
Scott Michel266bc8f2007-12-04 22:23:35 +00002261 case MVT::i8: {
Dan Gohman475871a2008-07-27 21:46:04 +00002262 SDValue N = Op.getOperand(0);
2263 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002264
Dale Johannesena05dca42009-02-04 23:02:30 +00002265 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2266 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002267
Dale Johannesena05dca42009-02-04 23:02:30 +00002268 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i8, CNTB, Elt0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002269 }
2270
2271 case MVT::i16: {
2272 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002273 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002274
Chris Lattner84bc5422007-12-31 04:13:23 +00002275 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R16CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002276
Dan Gohman475871a2008-07-27 21:46:04 +00002277 SDValue N = Op.getOperand(0);
2278 SDValue Elt0 = DAG.getConstant(0, MVT::i16);
2279 SDValue Mask0 = DAG.getConstant(0x0f, MVT::i16);
Duncan Sandsfa7935f2008-10-30 19:24:28 +00002280 SDValue Shift1 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002281
Dale Johannesena05dca42009-02-04 23:02:30 +00002282 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2283 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002284
2285 // CNTB_result becomes the chain to which all of the virtual registers
2286 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002287 SDValue CNTB_result =
Dale Johannesena05dca42009-02-04 23:02:30 +00002288 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002289
Dan Gohman475871a2008-07-27 21:46:04 +00002290 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002291 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002292
Dale Johannesena05dca42009-02-04 23:02:30 +00002293 SDValue Tmp1 = DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i16);
Scott Michel266bc8f2007-12-04 22:23:35 +00002294
Dale Johannesena05dca42009-02-04 23:02:30 +00002295 return DAG.getNode(ISD::AND, dl, MVT::i16,
2296 DAG.getNode(ISD::ADD, dl, MVT::i16,
2297 DAG.getNode(ISD::SRL, dl, MVT::i16,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002298 Tmp1, Shift1),
2299 Tmp1),
2300 Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002301 }
2302
2303 case MVT::i32: {
2304 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattner84bc5422007-12-31 04:13:23 +00002305 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Scott Michel266bc8f2007-12-04 22:23:35 +00002306
Chris Lattner84bc5422007-12-31 04:13:23 +00002307 unsigned CNTB_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
2308 unsigned SUM1_reg = RegInfo.createVirtualRegister(&SPU::R32CRegClass);
Scott Michel266bc8f2007-12-04 22:23:35 +00002309
Dan Gohman475871a2008-07-27 21:46:04 +00002310 SDValue N = Op.getOperand(0);
2311 SDValue Elt0 = DAG.getConstant(0, MVT::i32);
2312 SDValue Mask0 = DAG.getConstant(0xff, MVT::i32);
2313 SDValue Shift1 = DAG.getConstant(16, MVT::i32);
2314 SDValue Shift2 = DAG.getConstant(8, MVT::i32);
Scott Michel266bc8f2007-12-04 22:23:35 +00002315
Dale Johannesena05dca42009-02-04 23:02:30 +00002316 SDValue Promote = DAG.getNode(SPUISD::PREFSLOT2VEC, dl, vecVT, N, N);
2317 SDValue CNTB = DAG.getNode(SPUISD::CNTB, dl, vecVT, Promote);
Scott Michel266bc8f2007-12-04 22:23:35 +00002318
2319 // CNTB_result becomes the chain to which all of the virtual registers
2320 // CNTB_reg, SUM1_reg become associated:
Dan Gohman475871a2008-07-27 21:46:04 +00002321 SDValue CNTB_result =
Dale Johannesena05dca42009-02-04 23:02:30 +00002322 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32, CNTB, Elt0);
Scott Michel5af8f0e2008-07-16 17:17:29 +00002323
Dan Gohman475871a2008-07-27 21:46:04 +00002324 SDValue CNTB_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002325 DAG.getCopyToReg(CNTB_result, dl, CNTB_reg, CNTB_result);
Scott Michel266bc8f2007-12-04 22:23:35 +00002326
Dan Gohman475871a2008-07-27 21:46:04 +00002327 SDValue Comp1 =
Dale Johannesena05dca42009-02-04 23:02:30 +00002328 DAG.getNode(ISD::SRL, dl, MVT::i32,
Scott Michel6e1d1472009-03-16 18:47:25 +00002329 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32),
Dale Johannesena05dca42009-02-04 23:02:30 +00002330 Shift1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002331
Dan Gohman475871a2008-07-27 21:46:04 +00002332 SDValue Sum1 =
Dale Johannesena05dca42009-02-04 23:02:30 +00002333 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp1,
2334 DAG.getCopyFromReg(CNTB_rescopy, dl, CNTB_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002335
Dan Gohman475871a2008-07-27 21:46:04 +00002336 SDValue Sum1_rescopy =
Dale Johannesena05dca42009-02-04 23:02:30 +00002337 DAG.getCopyToReg(CNTB_result, dl, SUM1_reg, Sum1);
Scott Michel266bc8f2007-12-04 22:23:35 +00002338
Dan Gohman475871a2008-07-27 21:46:04 +00002339 SDValue Comp2 =
Dale Johannesena05dca42009-02-04 23:02:30 +00002340 DAG.getNode(ISD::SRL, dl, MVT::i32,
2341 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32),
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002342 Shift2);
Dan Gohman475871a2008-07-27 21:46:04 +00002343 SDValue Sum2 =
Dale Johannesena05dca42009-02-04 23:02:30 +00002344 DAG.getNode(ISD::ADD, dl, MVT::i32, Comp2,
2345 DAG.getCopyFromReg(Sum1_rescopy, dl, SUM1_reg, MVT::i32));
Scott Michel266bc8f2007-12-04 22:23:35 +00002346
Dale Johannesena05dca42009-02-04 23:02:30 +00002347 return DAG.getNode(ISD::AND, dl, MVT::i32, Sum2, Mask0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002348 }
2349
2350 case MVT::i64:
2351 break;
2352 }
2353
Dan Gohman475871a2008-07-27 21:46:04 +00002354 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002355}
2356
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002357//! Lower ISD::FP_TO_SINT, ISD::FP_TO_UINT for i32
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002358/*!
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002359 f32->i32 passes through unchanged, whereas f64->i32 expands to a libcall.
2360 All conversions to i64 are expanded to a libcall.
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002361 */
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002362static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
2363 SPUTargetLowering &TLI) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002364 MVT OpVT = Op.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002365 SDValue Op0 = Op.getOperand(0);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002366 MVT Op0VT = Op0.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002367
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002368 if ((OpVT == MVT::i32 && Op0VT == MVT::f64)
2369 || OpVT == MVT::i64) {
2370 // Convert f32 / f64 to i32 / i64 via libcall.
2371 RTLIB::Libcall LC =
2372 (Op.getOpcode() == ISD::FP_TO_SINT)
2373 ? RTLIB::getFPTOSINT(Op0VT, OpVT)
2374 : RTLIB::getFPTOUINT(Op0VT, OpVT);
2375 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd fp-to-int conversion!");
2376 SDValue Dummy;
2377 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2378 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002379
Eli Friedman36df4992009-05-27 00:47:34 +00002380 return Op;
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002381}
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002382
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002383//! Lower ISD::SINT_TO_FP, ISD::UINT_TO_FP for i32
2384/*!
2385 i32->f32 passes through unchanged, whereas i32->f64 is expanded to a libcall.
2386 All conversions from i64 are expanded to a libcall.
2387 */
2388static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG,
2389 SPUTargetLowering &TLI) {
2390 MVT OpVT = Op.getValueType();
2391 SDValue Op0 = Op.getOperand(0);
2392 MVT Op0VT = Op0.getValueType();
2393
2394 if ((OpVT == MVT::f64 && Op0VT == MVT::i32)
2395 || Op0VT == MVT::i64) {
2396 // Convert i32, i64 to f64 via libcall:
2397 RTLIB::Libcall LC =
2398 (Op.getOpcode() == ISD::SINT_TO_FP)
2399 ? RTLIB::getSINTTOFP(Op0VT, OpVT)
2400 : RTLIB::getUINTTOFP(Op0VT, OpVT);
2401 assert(LC != RTLIB::UNKNOWN_LIBCALL && "Unexpectd int-to-fp conversion!");
2402 SDValue Dummy;
2403 return ExpandLibCall(LC, Op, DAG, false, Dummy, TLI);
2404 }
2405
Eli Friedman36df4992009-05-27 00:47:34 +00002406 return Op;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002407}
2408
2409//! Lower ISD::SETCC
2410/*!
2411 This handles MVT::f64 (double floating point) condition lowering
2412 */
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002413static SDValue LowerSETCC(SDValue Op, SelectionDAG &DAG,
2414 const TargetLowering &TLI) {
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002415 CondCodeSDNode *CC = dyn_cast<CondCodeSDNode>(Op.getOperand(2));
Dale Johannesen6f38cb62009-02-07 19:59:05 +00002416 DebugLoc dl = Op.getDebugLoc();
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002417 assert(CC != 0 && "LowerSETCC: CondCodeSDNode should not be null here!\n");
2418
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002419 SDValue lhs = Op.getOperand(0);
2420 SDValue rhs = Op.getOperand(1);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002421 MVT lhsVT = lhs.getValueType();
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002422 assert(lhsVT == MVT::f64 && "LowerSETCC: type other than MVT::64\n");
2423
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002424 MVT ccResultVT = TLI.getSetCCResultType(lhs.getValueType());
2425 APInt ccResultOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
2426 MVT IntVT(MVT::i64);
2427
2428 // Take advantage of the fact that (truncate (sra arg, 32)) is efficiently
2429 // selected to a NOP:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002430 SDValue i64lhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002431 SDValue lhsHi32 =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002432 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
2433 DAG.getNode(ISD::SRL, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002434 i64lhs, DAG.getConstant(32, MVT::i32)));
2435 SDValue lhsHi32abs =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002436 DAG.getNode(ISD::AND, dl, MVT::i32,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002437 lhsHi32, DAG.getConstant(0x7fffffff, MVT::i32));
2438 SDValue lhsLo32 =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002439 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002440
2441 // SETO and SETUO only use the lhs operand:
2442 if (CC->get() == ISD::SETO) {
2443 // Evaluates to true if Op0 is not [SQ]NaN - lowers to the inverse of
2444 // SETUO
2445 APInt ccResultAllOnes = APInt::getAllOnesValue(ccResultVT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00002446 return DAG.getNode(ISD::XOR, dl, ccResultVT,
2447 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002448 lhs, DAG.getConstantFP(0.0, lhsVT),
2449 ISD::SETUO),
2450 DAG.getConstant(ccResultAllOnes, ccResultVT));
2451 } else if (CC->get() == ISD::SETUO) {
2452 // Evaluates to true if Op0 is [SQ]NaN
Dale Johannesenf5d97892009-02-04 01:48:28 +00002453 return DAG.getNode(ISD::AND, dl, ccResultVT,
2454 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002455 lhsHi32abs,
2456 DAG.getConstant(0x7ff00000, MVT::i32),
2457 ISD::SETGE),
Dale Johannesenf5d97892009-02-04 01:48:28 +00002458 DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002459 lhsLo32,
2460 DAG.getConstant(0, MVT::i32),
2461 ISD::SETGT));
2462 }
2463
Dale Johannesenb300d2a2009-02-07 00:55:49 +00002464 SDValue i64rhs = DAG.getNode(ISD::BIT_CONVERT, dl, IntVT, rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002465 SDValue rhsHi32 =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002466 DAG.getNode(ISD::TRUNCATE, dl, MVT::i32,
2467 DAG.getNode(ISD::SRL, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002468 i64rhs, DAG.getConstant(32, MVT::i32)));
2469
2470 // If a value is negative, subtract from the sign magnitude constant:
2471 SDValue signMag2TC = DAG.getConstant(0x8000000000000000ULL, IntVT);
2472
2473 // Convert the sign-magnitude representation into 2's complement:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002474 SDValue lhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002475 lhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002476 SDValue lhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64lhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002477 SDValue lhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002478 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002479 lhsSelectMask, lhsSignMag2TC, i64lhs);
2480
Dale Johannesenf5d97892009-02-04 01:48:28 +00002481 SDValue rhsSelectMask = DAG.getNode(ISD::SRA, dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002482 rhsHi32, DAG.getConstant(31, MVT::i32));
Dale Johannesenf5d97892009-02-04 01:48:28 +00002483 SDValue rhsSignMag2TC = DAG.getNode(ISD::SUB, dl, IntVT, signMag2TC, i64rhs);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002484 SDValue rhsSelect =
Dale Johannesenf5d97892009-02-04 01:48:28 +00002485 DAG.getNode(ISD::SELECT, dl, IntVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002486 rhsSelectMask, rhsSignMag2TC, i64rhs);
2487
2488 unsigned compareOp;
2489
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002490 switch (CC->get()) {
2491 case ISD::SETOEQ:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002492 case ISD::SETUEQ:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002493 compareOp = ISD::SETEQ; break;
2494 case ISD::SETOGT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002495 case ISD::SETUGT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002496 compareOp = ISD::SETGT; break;
2497 case ISD::SETOGE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002498 case ISD::SETUGE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002499 compareOp = ISD::SETGE; break;
2500 case ISD::SETOLT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002501 case ISD::SETULT:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002502 compareOp = ISD::SETLT; break;
2503 case ISD::SETOLE:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002504 case ISD::SETULE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002505 compareOp = ISD::SETLE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002506 case ISD::SETUNE:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002507 case ISD::SETONE:
2508 compareOp = ISD::SETNE; break;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002509 default:
Torok Edwindac237e2009-07-08 20:53:28 +00002510 llvm_report_error("CellSPU ISel Select: unimplemented f64 condition");
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002511 }
2512
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002513 SDValue result =
Scott Michel6e1d1472009-03-16 18:47:25 +00002514 DAG.getSetCC(dl, ccResultVT, lhsSelect, rhsSelect,
Dale Johannesenf5d97892009-02-04 01:48:28 +00002515 (ISD::CondCode) compareOp);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002516
2517 if ((CC->get() & 0x8) == 0) {
2518 // Ordered comparison:
Dale Johannesenf5d97892009-02-04 01:48:28 +00002519 SDValue lhsNaN = DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002520 lhs, DAG.getConstantFP(0.0, MVT::f64),
2521 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002522 SDValue rhsNaN = DAG.getSetCC(dl, ccResultVT,
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002523 rhs, DAG.getConstantFP(0.0, MVT::f64),
2524 ISD::SETO);
Dale Johannesenf5d97892009-02-04 01:48:28 +00002525 SDValue ordered = DAG.getNode(ISD::AND, dl, ccResultVT, lhsNaN, rhsNaN);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002526
Dale Johannesenf5d97892009-02-04 01:48:28 +00002527 result = DAG.getNode(ISD::AND, dl, ccResultVT, ordered, result);
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002528 }
2529
2530 return result;
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002531}
2532
Scott Michel7a1c9e92008-11-22 23:50:42 +00002533//! Lower ISD::SELECT_CC
2534/*!
2535 ISD::SELECT_CC can (generally) be implemented directly on the SPU using the
2536 SELB instruction.
2537
2538 \note Need to revisit this in the future: if the code path through the true
2539 and false value computations is longer than the latency of a branch (6
2540 cycles), then it would be more advantageous to branch and insert a new basic
2541 block and branch on the condition. However, this code does not make that
2542 assumption, given the simplisitc uses so far.
2543 */
2544
Scott Michelf0569be2008-12-27 04:51:36 +00002545static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
2546 const TargetLowering &TLI) {
Scott Michel7a1c9e92008-11-22 23:50:42 +00002547 MVT VT = Op.getValueType();
2548 SDValue lhs = Op.getOperand(0);
2549 SDValue rhs = Op.getOperand(1);
2550 SDValue trueval = Op.getOperand(2);
2551 SDValue falseval = Op.getOperand(3);
2552 SDValue condition = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00002553 DebugLoc dl = Op.getDebugLoc();
Scott Michel7a1c9e92008-11-22 23:50:42 +00002554
Scott Michelf0569be2008-12-27 04:51:36 +00002555 // NOTE: SELB's arguments: $rA, $rB, $mask
2556 //
2557 // SELB selects bits from $rA where bits in $mask are 0, bits from $rB
2558 // where bits in $mask are 1. CCond will be inverted, having 1s where the
2559 // condition was true and 0s where the condition was false. Hence, the
2560 // arguments to SELB get reversed.
2561
Scott Michel7a1c9e92008-11-22 23:50:42 +00002562 // Note: Really should be ISD::SELECT instead of SPUISD::SELB, but LLVM's
2563 // legalizer insists on combining SETCC/SELECT into SELECT_CC, so we end up
2564 // with another "cannot select select_cc" assert:
2565
Dale Johannesende064702009-02-06 21:50:26 +00002566 SDValue compare = DAG.getNode(ISD::SETCC, dl,
Duncan Sands5480c042009-01-01 15:52:00 +00002567 TLI.getSetCCResultType(Op.getValueType()),
Scott Michelf0569be2008-12-27 04:51:36 +00002568 lhs, rhs, condition);
Dale Johannesende064702009-02-06 21:50:26 +00002569 return DAG.getNode(SPUISD::SELB, dl, VT, falseval, trueval, compare);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002570}
2571
Scott Michelb30e8f62008-12-02 19:53:53 +00002572//! Custom lower ISD::TRUNCATE
2573static SDValue LowerTRUNCATE(SDValue Op, SelectionDAG &DAG)
2574{
Scott Michel6e1d1472009-03-16 18:47:25 +00002575 // Type to truncate to
Scott Michelb30e8f62008-12-02 19:53:53 +00002576 MVT VT = Op.getValueType();
2577 MVT::SimpleValueType simpleVT = VT.getSimpleVT();
2578 MVT VecVT = MVT::getVectorVT(VT, (128 / VT.getSizeInBits()));
Dale Johannesende064702009-02-06 21:50:26 +00002579 DebugLoc dl = Op.getDebugLoc();
Scott Michelb30e8f62008-12-02 19:53:53 +00002580
Scott Michel6e1d1472009-03-16 18:47:25 +00002581 // Type to truncate from
Scott Michelb30e8f62008-12-02 19:53:53 +00002582 SDValue Op0 = Op.getOperand(0);
2583 MVT Op0VT = Op0.getValueType();
Scott Michelb30e8f62008-12-02 19:53:53 +00002584
Scott Michelf0569be2008-12-27 04:51:36 +00002585 if (Op0VT.getSimpleVT() == MVT::i128 && simpleVT == MVT::i64) {
Scott Michel52d00012009-01-03 00:27:53 +00002586 // Create shuffle mask, least significant doubleword of quadword
Scott Michelf0569be2008-12-27 04:51:36 +00002587 unsigned maskHigh = 0x08090a0b;
2588 unsigned maskLow = 0x0c0d0e0f;
2589 // Use a shuffle to perform the truncation
Evan Chenga87008d2009-02-25 22:49:59 +00002590 SDValue shufMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32,
2591 DAG.getConstant(maskHigh, MVT::i32),
2592 DAG.getConstant(maskLow, MVT::i32),
2593 DAG.getConstant(maskHigh, MVT::i32),
2594 DAG.getConstant(maskLow, MVT::i32));
Scott Michelf0569be2008-12-27 04:51:36 +00002595
Scott Michel6e1d1472009-03-16 18:47:25 +00002596 SDValue truncShuffle = DAG.getNode(SPUISD::SHUFB, dl, VecVT,
2597 Op0, Op0, shufMask);
Scott Michelf0569be2008-12-27 04:51:36 +00002598
Scott Michel6e1d1472009-03-16 18:47:25 +00002599 return DAG.getNode(SPUISD::VEC2PREFSLOT, dl, VT, truncShuffle);
Scott Michelb30e8f62008-12-02 19:53:53 +00002600 }
2601
Scott Michelf0569be2008-12-27 04:51:36 +00002602 return SDValue(); // Leave the truncate unmolested
Scott Michelb30e8f62008-12-02 19:53:53 +00002603}
2604
Scott Michel7a1c9e92008-11-22 23:50:42 +00002605//! Custom (target-specific) lowering entry point
2606/*!
2607 This is where LLVM's DAG selection process calls to do target-specific
2608 lowering of nodes.
2609 */
Dan Gohman475871a2008-07-27 21:46:04 +00002610SDValue
2611SPUTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG)
Scott Michel266bc8f2007-12-04 22:23:35 +00002612{
Scott Michela59d4692008-02-23 18:41:37 +00002613 unsigned Opc = (unsigned) Op.getOpcode();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002614 MVT VT = Op.getValueType();
Scott Michela59d4692008-02-23 18:41:37 +00002615
2616 switch (Opc) {
Scott Michel266bc8f2007-12-04 22:23:35 +00002617 default: {
Torok Edwindac237e2009-07-08 20:53:28 +00002618#ifndef NDEBUG
Scott Michel266bc8f2007-12-04 22:23:35 +00002619 cerr << "SPUTargetLowering::LowerOperation(): need to lower this!\n";
Scott Michela59d4692008-02-23 18:41:37 +00002620 cerr << "Op.getOpcode() = " << Opc << "\n";
Gabor Greifba36cb52008-08-28 21:40:38 +00002621 cerr << "*Op.getNode():\n";
2622 Op.getNode()->dump();
Torok Edwindac237e2009-07-08 20:53:28 +00002623#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002624 llvm_unreachable(0);
Scott Michel266bc8f2007-12-04 22:23:35 +00002625 }
2626 case ISD::LOAD:
Scott Michelb30e8f62008-12-02 19:53:53 +00002627 case ISD::EXTLOAD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002628 case ISD::SEXTLOAD:
2629 case ISD::ZEXTLOAD:
2630 return LowerLOAD(Op, DAG, SPUTM.getSubtargetImpl());
2631 case ISD::STORE:
2632 return LowerSTORE(Op, DAG, SPUTM.getSubtargetImpl());
2633 case ISD::ConstantPool:
2634 return LowerConstantPool(Op, DAG, SPUTM.getSubtargetImpl());
2635 case ISD::GlobalAddress:
2636 return LowerGlobalAddress(Op, DAG, SPUTM.getSubtargetImpl());
2637 case ISD::JumpTable:
2638 return LowerJumpTable(Op, DAG, SPUTM.getSubtargetImpl());
Scott Michel266bc8f2007-12-04 22:23:35 +00002639 case ISD::ConstantFP:
2640 return LowerConstantFP(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002641
Scott Michel02d711b2008-12-30 23:28:25 +00002642 // i8, i64 math ops:
Scott Michel8bf61e82008-06-02 22:18:03 +00002643 case ISD::ADD:
Scott Michel266bc8f2007-12-04 22:23:35 +00002644 case ISD::SUB:
2645 case ISD::ROTR:
2646 case ISD::ROTL:
2647 case ISD::SRL:
2648 case ISD::SHL:
Scott Michel8bf61e82008-06-02 22:18:03 +00002649 case ISD::SRA: {
Scott Michela59d4692008-02-23 18:41:37 +00002650 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002651 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michela59d4692008-02-23 18:41:37 +00002652 break;
Scott Michel8bf61e82008-06-02 22:18:03 +00002653 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002654
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002655 case ISD::FP_TO_SINT:
2656 case ISD::FP_TO_UINT:
2657 return LowerFP_TO_INT(Op, DAG, *this);
2658
2659 case ISD::SINT_TO_FP:
2660 case ISD::UINT_TO_FP:
2661 return LowerINT_TO_FP(Op, DAG, *this);
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002662
Scott Michel266bc8f2007-12-04 22:23:35 +00002663 // Vector-related lowering.
2664 case ISD::BUILD_VECTOR:
Scott Michelc9c8b2a2009-01-26 03:31:40 +00002665 return LowerBUILD_VECTOR(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002666 case ISD::SCALAR_TO_VECTOR:
2667 return LowerSCALAR_TO_VECTOR(Op, DAG);
2668 case ISD::VECTOR_SHUFFLE:
2669 return LowerVECTOR_SHUFFLE(Op, DAG);
2670 case ISD::EXTRACT_VECTOR_ELT:
2671 return LowerEXTRACT_VECTOR_ELT(Op, DAG);
2672 case ISD::INSERT_VECTOR_ELT:
2673 return LowerINSERT_VECTOR_ELT(Op, DAG);
2674
2675 // Look for ANDBI, ORBI and XORBI opportunities and lower appropriately:
2676 case ISD::AND:
2677 case ISD::OR:
2678 case ISD::XOR:
2679 return LowerByteImmed(Op, DAG);
2680
2681 // Vector and i8 multiply:
2682 case ISD::MUL:
Scott Michel02d711b2008-12-30 23:28:25 +00002683 if (VT == MVT::i8)
Scott Michelf0569be2008-12-27 04:51:36 +00002684 return LowerI8Math(Op, DAG, Opc, *this);
Scott Michel266bc8f2007-12-04 22:23:35 +00002685
Scott Michel266bc8f2007-12-04 22:23:35 +00002686 case ISD::CTPOP:
2687 return LowerCTPOP(Op, DAG);
Scott Michel7a1c9e92008-11-22 23:50:42 +00002688
2689 case ISD::SELECT_CC:
Scott Michelf0569be2008-12-27 04:51:36 +00002690 return LowerSELECT_CC(Op, DAG, *this);
Scott Michelb30e8f62008-12-02 19:53:53 +00002691
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002692 case ISD::SETCC:
2693 return LowerSETCC(Op, DAG, *this);
2694
Scott Michelb30e8f62008-12-02 19:53:53 +00002695 case ISD::TRUNCATE:
2696 return LowerTRUNCATE(Op, DAG);
Scott Michel266bc8f2007-12-04 22:23:35 +00002697 }
2698
Dan Gohman475871a2008-07-27 21:46:04 +00002699 return SDValue();
Scott Michel266bc8f2007-12-04 22:23:35 +00002700}
2701
Duncan Sands1607f052008-12-01 11:39:25 +00002702void SPUTargetLowering::ReplaceNodeResults(SDNode *N,
2703 SmallVectorImpl<SDValue>&Results,
2704 SelectionDAG &DAG)
Scott Michel73ce1c52008-11-10 23:43:06 +00002705{
2706#if 0
2707 unsigned Opc = (unsigned) N->getOpcode();
2708 MVT OpVT = N->getValueType(0);
2709
2710 switch (Opc) {
2711 default: {
2712 cerr << "SPUTargetLowering::ReplaceNodeResults(): need to fix this!\n";
2713 cerr << "Op.getOpcode() = " << Opc << "\n";
2714 cerr << "*Op.getNode():\n";
2715 N->dump();
2716 abort();
2717 /*NOTREACHED*/
2718 }
2719 }
2720#endif
2721
2722 /* Otherwise, return unchanged */
Scott Michel73ce1c52008-11-10 23:43:06 +00002723}
2724
Scott Michel266bc8f2007-12-04 22:23:35 +00002725//===----------------------------------------------------------------------===//
Scott Michel266bc8f2007-12-04 22:23:35 +00002726// Target Optimization Hooks
2727//===----------------------------------------------------------------------===//
2728
Dan Gohman475871a2008-07-27 21:46:04 +00002729SDValue
Scott Michel266bc8f2007-12-04 22:23:35 +00002730SPUTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const
2731{
2732#if 0
2733 TargetMachine &TM = getTargetMachine();
Scott Michel053c1da2008-01-29 02:16:57 +00002734#endif
2735 const SPUSubtarget *ST = SPUTM.getSubtargetImpl();
Scott Michel266bc8f2007-12-04 22:23:35 +00002736 SelectionDAG &DAG = DCI.DAG;
Scott Michel1a6cdb62008-12-01 17:56:02 +00002737 SDValue Op0 = N->getOperand(0); // everything has at least one operand
2738 MVT NodeVT = N->getValueType(0); // The node's value type
Scott Michelf0569be2008-12-27 04:51:36 +00002739 MVT Op0VT = Op0.getValueType(); // The first operand's result
Scott Michel1a6cdb62008-12-01 17:56:02 +00002740 SDValue Result; // Initially, empty result
Dale Johannesende064702009-02-06 21:50:26 +00002741 DebugLoc dl = N->getDebugLoc();
Scott Michel266bc8f2007-12-04 22:23:35 +00002742
2743 switch (N->getOpcode()) {
2744 default: break;
Scott Michel053c1da2008-01-29 02:16:57 +00002745 case ISD::ADD: {
Dan Gohman475871a2008-07-27 21:46:04 +00002746 SDValue Op1 = N->getOperand(1);
Scott Michel053c1da2008-01-29 02:16:57 +00002747
Scott Michelf0569be2008-12-27 04:51:36 +00002748 if (Op0.getOpcode() == SPUISD::IndirectAddr
2749 || Op1.getOpcode() == SPUISD::IndirectAddr) {
2750 // Normalize the operands to reduce repeated code
2751 SDValue IndirectArg = Op0, AddArg = Op1;
Scott Michel1df30c42008-12-29 03:23:36 +00002752
Scott Michelf0569be2008-12-27 04:51:36 +00002753 if (Op1.getOpcode() == SPUISD::IndirectAddr) {
2754 IndirectArg = Op1;
2755 AddArg = Op0;
2756 }
2757
2758 if (isa<ConstantSDNode>(AddArg)) {
2759 ConstantSDNode *CN0 = cast<ConstantSDNode > (AddArg);
2760 SDValue IndOp1 = IndirectArg.getOperand(1);
2761
2762 if (CN0->isNullValue()) {
2763 // (add (SPUindirect <arg>, <arg>), 0) ->
2764 // (SPUindirect <arg>, <arg>)
Scott Michel053c1da2008-01-29 02:16:57 +00002765
Scott Michel23f2ff72008-12-04 17:16:59 +00002766#if !defined(NDEBUG)
Scott Michelf0569be2008-12-27 04:51:36 +00002767 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Scott Michel30ee7df2008-12-04 03:02:42 +00002768 cerr << "\n"
Scott Michelf0569be2008-12-27 04:51:36 +00002769 << "Replace: (add (SPUindirect <arg>, <arg>), 0)\n"
2770 << "With: (SPUindirect <arg>, <arg>)\n";
2771 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002772#endif
2773
Scott Michelf0569be2008-12-27 04:51:36 +00002774 return IndirectArg;
2775 } else if (isa<ConstantSDNode>(IndOp1)) {
2776 // (add (SPUindirect <arg>, <const>), <const>) ->
2777 // (SPUindirect <arg>, <const + const>)
2778 ConstantSDNode *CN1 = cast<ConstantSDNode > (IndOp1);
2779 int64_t combinedConst = CN0->getSExtValue() + CN1->getSExtValue();
2780 SDValue combinedValue = DAG.getConstant(combinedConst, Op0VT);
Scott Michel053c1da2008-01-29 02:16:57 +00002781
Scott Michelf0569be2008-12-27 04:51:36 +00002782#if !defined(NDEBUG)
2783 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
2784 cerr << "\n"
2785 << "Replace: (add (SPUindirect <arg>, " << CN1->getSExtValue()
2786 << "), " << CN0->getSExtValue() << ")\n"
2787 << "With: (SPUindirect <arg>, "
2788 << combinedConst << ")\n";
2789 }
2790#endif
Scott Michel053c1da2008-01-29 02:16:57 +00002791
Dale Johannesende064702009-02-06 21:50:26 +00002792 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002793 IndirectArg, combinedValue);
2794 }
Scott Michel053c1da2008-01-29 02:16:57 +00002795 }
2796 }
Scott Michela59d4692008-02-23 18:41:37 +00002797 break;
2798 }
2799 case ISD::SIGN_EXTEND:
2800 case ISD::ZERO_EXTEND:
2801 case ISD::ANY_EXTEND: {
Scott Michel1a6cdb62008-12-01 17:56:02 +00002802 if (Op0.getOpcode() == SPUISD::VEC2PREFSLOT && NodeVT == Op0VT) {
Scott Michela59d4692008-02-23 18:41:37 +00002803 // (any_extend (SPUextract_elt0 <arg>)) ->
2804 // (SPUextract_elt0 <arg>)
2805 // Types must match, however...
Scott Michel23f2ff72008-12-04 17:16:59 +00002806#if !defined(NDEBUG)
2807 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
Scott Michel30ee7df2008-12-04 03:02:42 +00002808 cerr << "\nReplace: ";
2809 N->dump(&DAG);
2810 cerr << "\nWith: ";
2811 Op0.getNode()->dump(&DAG);
2812 cerr << "\n";
Scott Michel23f2ff72008-12-04 17:16:59 +00002813 }
Scott Michel30ee7df2008-12-04 03:02:42 +00002814#endif
Scott Michela59d4692008-02-23 18:41:37 +00002815
2816 return Op0;
2817 }
2818 break;
2819 }
2820 case SPUISD::IndirectAddr: {
2821 if (!ST->usingLargeMem() && Op0.getOpcode() == SPUISD::AFormAddr) {
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002822 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N->getOperand(1));
2823 if (CN != 0 && CN->getZExtValue() == 0) {
Scott Michela59d4692008-02-23 18:41:37 +00002824 // (SPUindirect (SPUaform <addr>, 0), 0) ->
2825 // (SPUaform <addr>, 0)
2826
2827 DEBUG(cerr << "Replace: ");
2828 DEBUG(N->dump(&DAG));
2829 DEBUG(cerr << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002830 DEBUG(Op0.getNode()->dump(&DAG));
Scott Michela59d4692008-02-23 18:41:37 +00002831 DEBUG(cerr << "\n");
2832
2833 return Op0;
2834 }
Scott Michelf0569be2008-12-27 04:51:36 +00002835 } else if (Op0.getOpcode() == ISD::ADD) {
2836 SDValue Op1 = N->getOperand(1);
2837 if (ConstantSDNode *CN1 = dyn_cast<ConstantSDNode>(Op1)) {
2838 // (SPUindirect (add <arg>, <arg>), 0) ->
2839 // (SPUindirect <arg>, <arg>)
2840 if (CN1->isNullValue()) {
2841
2842#if !defined(NDEBUG)
2843 if (DebugFlag && isCurrentDebugType(DEBUG_TYPE)) {
2844 cerr << "\n"
2845 << "Replace: (SPUindirect (add <arg>, <arg>), 0)\n"
2846 << "With: (SPUindirect <arg>, <arg>)\n";
2847 }
2848#endif
2849
Dale Johannesende064702009-02-06 21:50:26 +00002850 return DAG.getNode(SPUISD::IndirectAddr, dl, Op0VT,
Scott Michelf0569be2008-12-27 04:51:36 +00002851 Op0.getOperand(0), Op0.getOperand(1));
2852 }
2853 }
Scott Michela59d4692008-02-23 18:41:37 +00002854 }
2855 break;
2856 }
2857 case SPUISD::SHLQUAD_L_BITS:
2858 case SPUISD::SHLQUAD_L_BYTES:
2859 case SPUISD::VEC_SHL:
2860 case SPUISD::VEC_SRL:
2861 case SPUISD::VEC_SRA:
Scott Michelf0569be2008-12-27 04:51:36 +00002862 case SPUISD::ROTBYTES_LEFT: {
Dan Gohman475871a2008-07-27 21:46:04 +00002863 SDValue Op1 = N->getOperand(1);
Scott Michela59d4692008-02-23 18:41:37 +00002864
Scott Michelf0569be2008-12-27 04:51:36 +00002865 // Kill degenerate vector shifts:
2866 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(Op1)) {
2867 if (CN->isNullValue()) {
Scott Michela59d4692008-02-23 18:41:37 +00002868 Result = Op0;
2869 }
2870 }
2871 break;
2872 }
Scott Michelf0569be2008-12-27 04:51:36 +00002873 case SPUISD::PREFSLOT2VEC: {
Scott Michela59d4692008-02-23 18:41:37 +00002874 switch (Op0.getOpcode()) {
2875 default:
2876 break;
2877 case ISD::ANY_EXTEND:
2878 case ISD::ZERO_EXTEND:
2879 case ISD::SIGN_EXTEND: {
Scott Michel1df30c42008-12-29 03:23:36 +00002880 // (SPUprefslot2vec (any|zero|sign_extend (SPUvec2prefslot <arg>))) ->
Scott Michela59d4692008-02-23 18:41:37 +00002881 // <arg>
Scott Michel1df30c42008-12-29 03:23:36 +00002882 // but only if the SPUprefslot2vec and <arg> types match.
Dan Gohman475871a2008-07-27 21:46:04 +00002883 SDValue Op00 = Op0.getOperand(0);
Scott Michel104de432008-11-24 17:11:17 +00002884 if (Op00.getOpcode() == SPUISD::VEC2PREFSLOT) {
Dan Gohman475871a2008-07-27 21:46:04 +00002885 SDValue Op000 = Op00.getOperand(0);
Scott Michel1a6cdb62008-12-01 17:56:02 +00002886 if (Op000.getValueType() == NodeVT) {
Scott Michela59d4692008-02-23 18:41:37 +00002887 Result = Op000;
2888 }
2889 }
2890 break;
2891 }
Scott Michel104de432008-11-24 17:11:17 +00002892 case SPUISD::VEC2PREFSLOT: {
Scott Michel1df30c42008-12-29 03:23:36 +00002893 // (SPUprefslot2vec (SPUvec2prefslot <arg>)) ->
Scott Michela59d4692008-02-23 18:41:37 +00002894 // <arg>
2895 Result = Op0.getOperand(0);
2896 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002897 }
Scott Michela59d4692008-02-23 18:41:37 +00002898 }
2899 break;
Scott Michel053c1da2008-01-29 02:16:57 +00002900 }
2901 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002902
Scott Michel58c58182008-01-17 20:38:41 +00002903 // Otherwise, return unchanged.
Scott Michel1a6cdb62008-12-01 17:56:02 +00002904#ifndef NDEBUG
Gabor Greifba36cb52008-08-28 21:40:38 +00002905 if (Result.getNode()) {
Scott Michela59d4692008-02-23 18:41:37 +00002906 DEBUG(cerr << "\nReplace.SPU: ");
2907 DEBUG(N->dump(&DAG));
2908 DEBUG(cerr << "\nWith: ");
Gabor Greifba36cb52008-08-28 21:40:38 +00002909 DEBUG(Result.getNode()->dump(&DAG));
Scott Michela59d4692008-02-23 18:41:37 +00002910 DEBUG(cerr << "\n");
2911 }
2912#endif
2913
2914 return Result;
Scott Michel266bc8f2007-12-04 22:23:35 +00002915}
2916
2917//===----------------------------------------------------------------------===//
2918// Inline Assembly Support
2919//===----------------------------------------------------------------------===//
2920
2921/// getConstraintType - Given a constraint letter, return the type of
2922/// constraint it is for this target.
Scott Michel5af8f0e2008-07-16 17:17:29 +00002923SPUTargetLowering::ConstraintType
Scott Michel266bc8f2007-12-04 22:23:35 +00002924SPUTargetLowering::getConstraintType(const std::string &ConstraintLetter) const {
2925 if (ConstraintLetter.size() == 1) {
2926 switch (ConstraintLetter[0]) {
2927 default: break;
2928 case 'b':
2929 case 'r':
2930 case 'f':
2931 case 'v':
2932 case 'y':
2933 return C_RegisterClass;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002934 }
Scott Michel266bc8f2007-12-04 22:23:35 +00002935 }
2936 return TargetLowering::getConstraintType(ConstraintLetter);
2937}
2938
Scott Michel5af8f0e2008-07-16 17:17:29 +00002939std::pair<unsigned, const TargetRegisterClass*>
Scott Michel266bc8f2007-12-04 22:23:35 +00002940SPUTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00002941 MVT VT) const
Scott Michel266bc8f2007-12-04 22:23:35 +00002942{
2943 if (Constraint.size() == 1) {
2944 // GCC RS6000 Constraint Letters
2945 switch (Constraint[0]) {
2946 case 'b': // R1-R31
2947 case 'r': // R0-R31
2948 if (VT == MVT::i64)
2949 return std::make_pair(0U, SPU::R64CRegisterClass);
2950 return std::make_pair(0U, SPU::R32CRegisterClass);
2951 case 'f':
2952 if (VT == MVT::f32)
2953 return std::make_pair(0U, SPU::R32FPRegisterClass);
2954 else if (VT == MVT::f64)
2955 return std::make_pair(0U, SPU::R64FPRegisterClass);
2956 break;
Scott Michel5af8f0e2008-07-16 17:17:29 +00002957 case 'v':
Scott Michel266bc8f2007-12-04 22:23:35 +00002958 return std::make_pair(0U, SPU::GPRCRegisterClass);
2959 }
2960 }
Scott Michel5af8f0e2008-07-16 17:17:29 +00002961
Scott Michel266bc8f2007-12-04 22:23:35 +00002962 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
2963}
2964
Scott Michela59d4692008-02-23 18:41:37 +00002965//! Compute used/known bits for a SPU operand
Scott Michel266bc8f2007-12-04 22:23:35 +00002966void
Dan Gohman475871a2008-07-27 21:46:04 +00002967SPUTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00002968 const APInt &Mask,
Scott Michel5af8f0e2008-07-16 17:17:29 +00002969 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00002970 APInt &KnownOne,
Scott Michel7f9ba9b2008-01-30 02:55:46 +00002971 const SelectionDAG &DAG,
2972 unsigned Depth ) const {
Scott Michel203b2d62008-04-30 00:30:08 +00002973#if 0
Dan Gohmande551f92009-04-01 18:45:54 +00002974 const uint64_t uint64_sizebits = sizeof(uint64_t) * CHAR_BIT;
Scott Michela59d4692008-02-23 18:41:37 +00002975
2976 switch (Op.getOpcode()) {
2977 default:
2978 // KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
2979 break;
Scott Michela59d4692008-02-23 18:41:37 +00002980 case CALL:
2981 case SHUFB:
Scott Michel7a1c9e92008-11-22 23:50:42 +00002982 case SHUFFLE_MASK:
Scott Michela59d4692008-02-23 18:41:37 +00002983 case CNTB:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002984 case SPUISD::PREFSLOT2VEC:
Scott Michela59d4692008-02-23 18:41:37 +00002985 case SPUISD::LDRESULT:
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002986 case SPUISD::VEC2PREFSLOT:
Scott Michel203b2d62008-04-30 00:30:08 +00002987 case SPUISD::SHLQUAD_L_BITS:
2988 case SPUISD::SHLQUAD_L_BYTES:
2989 case SPUISD::VEC_SHL:
2990 case SPUISD::VEC_SRL:
2991 case SPUISD::VEC_SRA:
2992 case SPUISD::VEC_ROTL:
2993 case SPUISD::VEC_ROTR:
Scott Michel203b2d62008-04-30 00:30:08 +00002994 case SPUISD::ROTBYTES_LEFT:
Scott Michel8bf61e82008-06-02 22:18:03 +00002995 case SPUISD::SELECT_MASK:
2996 case SPUISD::SELB:
Scott Michela59d4692008-02-23 18:41:37 +00002997 }
Scott Micheld1e8d9c2009-01-21 04:58:48 +00002998#endif
Scott Michel266bc8f2007-12-04 22:23:35 +00002999}
Scott Michel02d711b2008-12-30 23:28:25 +00003000
Scott Michelf0569be2008-12-27 04:51:36 +00003001unsigned
3002SPUTargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
3003 unsigned Depth) const {
3004 switch (Op.getOpcode()) {
3005 default:
3006 return 1;
Scott Michel266bc8f2007-12-04 22:23:35 +00003007
Scott Michelf0569be2008-12-27 04:51:36 +00003008 case ISD::SETCC: {
3009 MVT VT = Op.getValueType();
3010
3011 if (VT != MVT::i8 && VT != MVT::i16 && VT != MVT::i32) {
3012 VT = MVT::i32;
3013 }
3014 return VT.getSizeInBits();
3015 }
3016 }
3017}
Scott Michel1df30c42008-12-29 03:23:36 +00003018
Scott Michel203b2d62008-04-30 00:30:08 +00003019// LowerAsmOperandForConstraint
3020void
Dan Gohman475871a2008-07-27 21:46:04 +00003021SPUTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Scott Michel203b2d62008-04-30 00:30:08 +00003022 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00003023 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00003024 std::vector<SDValue> &Ops,
Scott Michel203b2d62008-04-30 00:30:08 +00003025 SelectionDAG &DAG) const {
3026 // Default, for the time being, to the base class handler
Evan Chengda43bcf2008-09-24 00:05:32 +00003027 TargetLowering::LowerAsmOperandForConstraint(Op, ConstraintLetter, hasMemory,
3028 Ops, DAG);
Scott Michel203b2d62008-04-30 00:30:08 +00003029}
3030
Scott Michel266bc8f2007-12-04 22:23:35 +00003031/// isLegalAddressImmediate - Return true if the integer value can be used
3032/// as the offset of the target addressing mode.
Gabor Greif93c53e52008-08-31 15:37:04 +00003033bool SPUTargetLowering::isLegalAddressImmediate(int64_t V,
3034 const Type *Ty) const {
Scott Michel266bc8f2007-12-04 22:23:35 +00003035 // SPU's addresses are 256K:
3036 return (V > -(1 << 18) && V < (1 << 18) - 1);
3037}
3038
3039bool SPUTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michel5af8f0e2008-07-16 17:17:29 +00003040 return false;
Scott Michel266bc8f2007-12-04 22:23:35 +00003041}
Dan Gohman6520e202008-10-18 02:06:02 +00003042
3043bool
3044SPUTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3045 // The SPU target isn't yet aware of offsets.
3046 return false;
3047}