blob: adf16442e8ef71428e6d90cf07cc14dee4f70ad6 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000028#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000029#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000030#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000031#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000032#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineBasicBlock.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineFunction.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000040#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000041#include "llvm/ADT/VectorExtras.h"
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +000042#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000043#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000044#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000045#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000046#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000047using namespace llvm;
48
Owen Andersone50ed302009-08-10 22:56:29 +000049static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000053static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000054 CCValAssign::LocInfo &LocInfo,
55 ISD::ArgFlagsTy &ArgFlags,
56 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000057static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000058 CCValAssign::LocInfo &LocInfo,
59 ISD::ArgFlagsTy &ArgFlags,
60 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000061static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000062 CCValAssign::LocInfo &LocInfo,
63 ISD::ArgFlagsTy &ArgFlags,
64 CCState &State);
65
Owen Andersone50ed302009-08-10 22:56:29 +000066void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
67 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000068 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000069 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000070 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
71 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000072
Owen Anderson70671842009-08-10 20:18:46 +000073 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000074 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000075 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000076 }
77
Owen Andersone50ed302009-08-10 22:56:29 +000078 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000079 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000080 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000081 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000082 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000083 if (ElemTy != MVT::i32) {
84 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
85 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
86 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
87 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
88 }
Owen Anderson70671842009-08-10 20:18:46 +000089 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
90 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Owen Anderson70671842009-08-10 20:18:46 +000091 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000092 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +000093 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +000094 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
95 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
96 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000097 }
98
99 // Promote all bit-wise operations.
100 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000101 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000102 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
103 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000104 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000105 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000106 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000107 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000108 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000109 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000110 }
Bob Wilson16330762009-09-16 00:17:28 +0000111
112 // Neon does not support vector divide/remainder operations.
113 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
114 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
115 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
116 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
117 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
118 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000119}
120
Owen Andersone50ed302009-08-10 22:56:29 +0000121void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000122 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000124}
125
Owen Andersone50ed302009-08-10 22:56:29 +0000126void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000127 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000129}
130
Chris Lattnerf0144122009-07-28 03:13:23 +0000131static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
132 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +0000133 return new TargetLoweringObjectFileMachO();
Chris Lattner80ec2792009-08-02 00:34:36 +0000134 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000135}
136
Evan Chenga8e29892007-01-19 07:51:42 +0000137ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000138 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000139 Subtarget = &TM.getSubtarget<ARMSubtarget>();
140
Evan Chengb1df8f22007-04-27 08:15:43 +0000141 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000142 // Uses VFP for Thumb libfuncs if available.
143 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
144 // Single-precision floating-point arithmetic.
145 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
146 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
147 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
148 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000149
Evan Chengb1df8f22007-04-27 08:15:43 +0000150 // Double-precision floating-point arithmetic.
151 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
152 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
153 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
154 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000155
Evan Chengb1df8f22007-04-27 08:15:43 +0000156 // Single-precision comparisons.
157 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
158 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
159 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
160 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
161 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
162 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
163 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
164 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000165
Evan Chengb1df8f22007-04-27 08:15:43 +0000166 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
167 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
168 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
169 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
170 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
171 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
172 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
173 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000174
Evan Chengb1df8f22007-04-27 08:15:43 +0000175 // Double-precision comparisons.
176 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
177 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
178 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
179 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
180 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
181 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
182 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
183 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000184
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
186 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000193
Evan Chengb1df8f22007-04-27 08:15:43 +0000194 // Floating-point to integer conversions.
195 // i64 conversions are done via library routines even when generating VFP
196 // instructions, so use the same ones.
197 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
198 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
199 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
200 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000201
Evan Chengb1df8f22007-04-27 08:15:43 +0000202 // Conversions between floating types.
203 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
204 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
205
206 // Integer to floating-point conversions.
207 // i64 conversions are done via library routines even when generating VFP
208 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000209 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
210 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000211 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
212 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
213 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
214 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
215 }
Evan Chenga8e29892007-01-19 07:51:42 +0000216 }
217
Bob Wilson2f954612009-05-22 17:38:41 +0000218 // These libcalls are not available in 32-bit.
219 setLibcallName(RTLIB::SHL_I128, 0);
220 setLibcallName(RTLIB::SRL_I128, 0);
221 setLibcallName(RTLIB::SRA_I128, 0);
222
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000223 // Libcalls should use the AAPCS base standard ABI, even if hard float
224 // is in effect, as per the ARM RTABI specification, section 4.1.2.
225 if (Subtarget->isAAPCS_ABI()) {
226 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
227 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
228 CallingConv::ARM_AAPCS);
229 }
230 }
231
David Goodwinf1daf7d2009-07-08 23:10:31 +0000232 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000234 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000236 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000237 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
238 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000239
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000241 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000242
243 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 addDRTypeForNEON(MVT::v2f32);
245 addDRTypeForNEON(MVT::v8i8);
246 addDRTypeForNEON(MVT::v4i16);
247 addDRTypeForNEON(MVT::v2i32);
248 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000249
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 addQRTypeForNEON(MVT::v4f32);
251 addQRTypeForNEON(MVT::v2f64);
252 addQRTypeForNEON(MVT::v16i8);
253 addQRTypeForNEON(MVT::v8i16);
254 addQRTypeForNEON(MVT::v4i32);
255 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000256
Bob Wilson74dc72e2009-09-15 23:55:57 +0000257 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
258 // neither Neon nor VFP support any arithmetic operations on it.
259 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
260 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
261 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
262 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
263 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
264 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
265 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
266 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
267 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
268 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
269 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
270 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
271 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
272 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
273 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
274 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
275 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
276 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
277 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
278 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
279 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
280 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
281 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
282 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
283
Bob Wilson642b3292009-09-16 00:32:15 +0000284 // Neon does not support some operations on v1i64 and v2i64 types.
285 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
286 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
287 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
288 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
289
Bob Wilson5bafff32009-06-22 23:27:02 +0000290 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
291 setTargetDAGCombine(ISD::SHL);
292 setTargetDAGCombine(ISD::SRL);
293 setTargetDAGCombine(ISD::SRA);
294 setTargetDAGCombine(ISD::SIGN_EXTEND);
295 setTargetDAGCombine(ISD::ZERO_EXTEND);
296 setTargetDAGCombine(ISD::ANY_EXTEND);
297 }
298
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000299 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000300
301 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000303
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000304 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000306
Evan Chenga8e29892007-01-19 07:51:42 +0000307 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000308 if (!Subtarget->isThumb1Only()) {
309 for (unsigned im = (unsigned)ISD::PRE_INC;
310 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setIndexedLoadAction(im, MVT::i1, Legal);
312 setIndexedLoadAction(im, MVT::i8, Legal);
313 setIndexedLoadAction(im, MVT::i16, Legal);
314 setIndexedLoadAction(im, MVT::i32, Legal);
315 setIndexedStoreAction(im, MVT::i1, Legal);
316 setIndexedStoreAction(im, MVT::i8, Legal);
317 setIndexedStoreAction(im, MVT::i16, Legal);
318 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000319 }
Evan Chenga8e29892007-01-19 07:51:42 +0000320 }
321
322 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000323 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::MUL, MVT::i64, Expand);
325 setOperationAction(ISD::MULHU, MVT::i32, Expand);
326 setOperationAction(ISD::MULHS, MVT::i32, Expand);
327 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
328 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000329 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::MUL, MVT::i64, Expand);
331 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000332 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000334 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000335 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000336 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000337 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::SRL, MVT::i64, Custom);
339 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000340
341 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000343 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000345 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000347
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000348 // Only ARMv6 has BSWAP.
349 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000351
Evan Chenga8e29892007-01-19 07:51:42 +0000352 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000353 setOperationAction(ISD::SDIV, MVT::i32, Expand);
354 setOperationAction(ISD::UDIV, MVT::i32, Expand);
355 setOperationAction(ISD::SREM, MVT::i32, Expand);
356 setOperationAction(ISD::UREM, MVT::i32, Expand);
357 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
358 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
361 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
362 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
363 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000364 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000365
Evan Chenga8e29892007-01-19 07:51:42 +0000366 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::VASTART, MVT::Other, Custom);
368 setOperationAction(ISD::VAARG, MVT::Other, Expand);
369 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
370 setOperationAction(ISD::VAEND, MVT::Other, Expand);
371 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
372 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000373 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
374 // FIXME: Shouldn't need this, since no register is used, but the legalizer
375 // doesn't yet know how to not do that for SjLj.
376 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000377 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000379 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach3728e962009-12-10 00:11:09 +0000381 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000382
Evan Chengd27c9fc2009-07-03 01:43:10 +0000383 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
385 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000386 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000388
David Goodwinf1daf7d2009-07-08 23:10:31 +0000389 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000390 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
391 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000393
394 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000396
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::SETCC, MVT::i32, Expand);
398 setOperationAction(ISD::SETCC, MVT::f32, Expand);
399 setOperationAction(ISD::SETCC, MVT::f64, Expand);
400 setOperationAction(ISD::SELECT, MVT::i32, Expand);
401 setOperationAction(ISD::SELECT, MVT::f32, Expand);
402 setOperationAction(ISD::SELECT, MVT::f64, Expand);
403 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
404 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
405 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000406
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
408 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
409 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
410 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
411 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000412
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000413 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000414 setOperationAction(ISD::FSIN, MVT::f64, Expand);
415 setOperationAction(ISD::FSIN, MVT::f32, Expand);
416 setOperationAction(ISD::FCOS, MVT::f32, Expand);
417 setOperationAction(ISD::FCOS, MVT::f64, Expand);
418 setOperationAction(ISD::FREM, MVT::f64, Expand);
419 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000420 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000421 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
422 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000423 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000424 setOperationAction(ISD::FPOW, MVT::f64, Expand);
425 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000426
Evan Chenga8e29892007-01-19 07:51:42 +0000427 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000428 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
430 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
431 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
432 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000433 }
Evan Chenga8e29892007-01-19 07:51:42 +0000434
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000435 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000436 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000437 setTargetDAGCombine(ISD::ADD);
438 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000439
Evan Chenga8e29892007-01-19 07:51:42 +0000440 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000441 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000442
Evan Chengbc9b7542009-08-15 07:59:10 +0000443 // FIXME: If-converter should use instruction latency to determine
444 // profitability rather than relying on fixed limits.
445 if (Subtarget->getCPUString() == "generic") {
446 // Generic (and overly aggressive) if-conversion limits.
447 setIfCvtBlockSizeLimit(10);
448 setIfCvtDupBlockSizeLimit(2);
449 } else if (Subtarget->hasV6Ops()) {
450 setIfCvtBlockSizeLimit(2);
451 setIfCvtDupBlockSizeLimit(1);
452 } else {
453 setIfCvtBlockSizeLimit(3);
454 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000455 }
456
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000457 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000458 // Do not enable CodePlacementOpt for now: it currently runs after the
459 // ARMConstantIslandPass and messes up branch relaxation and placement
460 // of constant islands.
461 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000462}
463
Evan Chenga8e29892007-01-19 07:51:42 +0000464const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
465 switch (Opcode) {
466 default: return 0;
467 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000468 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
469 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000470 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000471 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
472 case ARMISD::tCALL: return "ARMISD::tCALL";
473 case ARMISD::BRCOND: return "ARMISD::BRCOND";
474 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000475 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000476 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
477 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
478 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000479 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000480 case ARMISD::CMPFP: return "ARMISD::CMPFP";
481 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
482 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
483 case ARMISD::CMOV: return "ARMISD::CMOV";
484 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000485
Jim Grosbach3482c802010-01-18 19:58:49 +0000486 case ARMISD::RBIT: return "ARMISD::RBIT";
487
Evan Chenga8e29892007-01-19 07:51:42 +0000488 case ARMISD::FTOSI: return "ARMISD::FTOSI";
489 case ARMISD::FTOUI: return "ARMISD::FTOUI";
490 case ARMISD::SITOF: return "ARMISD::SITOF";
491 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000492
493 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
494 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
495 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000496
Jim Grosbache5165492009-11-09 00:11:35 +0000497 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
498 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000499
Evan Chengc5942082009-10-28 06:55:03 +0000500 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
501 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
502
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000503 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000504
Evan Cheng86198642009-08-07 00:34:42 +0000505 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
506
Jim Grosbach3728e962009-12-10 00:11:09 +0000507 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
508 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
509
Bob Wilson5bafff32009-06-22 23:27:02 +0000510 case ARMISD::VCEQ: return "ARMISD::VCEQ";
511 case ARMISD::VCGE: return "ARMISD::VCGE";
512 case ARMISD::VCGEU: return "ARMISD::VCGEU";
513 case ARMISD::VCGT: return "ARMISD::VCGT";
514 case ARMISD::VCGTU: return "ARMISD::VCGTU";
515 case ARMISD::VTST: return "ARMISD::VTST";
516
517 case ARMISD::VSHL: return "ARMISD::VSHL";
518 case ARMISD::VSHRs: return "ARMISD::VSHRs";
519 case ARMISD::VSHRu: return "ARMISD::VSHRu";
520 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
521 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
522 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
523 case ARMISD::VSHRN: return "ARMISD::VSHRN";
524 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
525 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
526 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
527 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
528 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
529 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
530 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
531 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
532 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
533 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
534 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
535 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
536 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
537 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000538 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000539 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000540 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000541 case ARMISD::VREV64: return "ARMISD::VREV64";
542 case ARMISD::VREV32: return "ARMISD::VREV32";
543 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000544 case ARMISD::VZIP: return "ARMISD::VZIP";
545 case ARMISD::VUZP: return "ARMISD::VUZP";
546 case ARMISD::VTRN: return "ARMISD::VTRN";
Evan Chenga8e29892007-01-19 07:51:42 +0000547 }
548}
549
Bill Wendlingb4202b82009-07-01 18:50:55 +0000550/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000551unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000552 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000553}
554
Evan Chenga8e29892007-01-19 07:51:42 +0000555//===----------------------------------------------------------------------===//
556// Lowering Code
557//===----------------------------------------------------------------------===//
558
Evan Chenga8e29892007-01-19 07:51:42 +0000559/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
560static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
561 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000562 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000563 case ISD::SETNE: return ARMCC::NE;
564 case ISD::SETEQ: return ARMCC::EQ;
565 case ISD::SETGT: return ARMCC::GT;
566 case ISD::SETGE: return ARMCC::GE;
567 case ISD::SETLT: return ARMCC::LT;
568 case ISD::SETLE: return ARMCC::LE;
569 case ISD::SETUGT: return ARMCC::HI;
570 case ISD::SETUGE: return ARMCC::HS;
571 case ISD::SETULT: return ARMCC::LO;
572 case ISD::SETULE: return ARMCC::LS;
573 }
574}
575
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000576/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
577static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000578 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000579 CondCode2 = ARMCC::AL;
580 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000581 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000582 case ISD::SETEQ:
583 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
584 case ISD::SETGT:
585 case ISD::SETOGT: CondCode = ARMCC::GT; break;
586 case ISD::SETGE:
587 case ISD::SETOGE: CondCode = ARMCC::GE; break;
588 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000589 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000590 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
591 case ISD::SETO: CondCode = ARMCC::VC; break;
592 case ISD::SETUO: CondCode = ARMCC::VS; break;
593 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
594 case ISD::SETUGT: CondCode = ARMCC::HI; break;
595 case ISD::SETUGE: CondCode = ARMCC::PL; break;
596 case ISD::SETLT:
597 case ISD::SETULT: CondCode = ARMCC::LT; break;
598 case ISD::SETLE:
599 case ISD::SETULE: CondCode = ARMCC::LE; break;
600 case ISD::SETNE:
601 case ISD::SETUNE: CondCode = ARMCC::NE; break;
602 }
Evan Chenga8e29892007-01-19 07:51:42 +0000603}
604
Bob Wilson1f595bb2009-04-17 19:07:39 +0000605//===----------------------------------------------------------------------===//
606// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000607//===----------------------------------------------------------------------===//
608
609#include "ARMGenCallingConv.inc"
610
611// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000612static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000613 CCValAssign::LocInfo &LocInfo,
614 CCState &State, bool CanFail) {
615 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
616
617 // Try to get the first register.
618 if (unsigned Reg = State.AllocateReg(RegList, 4))
619 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
620 else {
621 // For the 2nd half of a v2f64, do not fail.
622 if (CanFail)
623 return false;
624
625 // Put the whole thing on the stack.
626 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
627 State.AllocateStack(8, 4),
628 LocVT, LocInfo));
629 return true;
630 }
631
632 // Try to get the second register.
633 if (unsigned Reg = State.AllocateReg(RegList, 4))
634 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
635 else
636 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
637 State.AllocateStack(4, 4),
638 LocVT, LocInfo));
639 return true;
640}
641
Owen Andersone50ed302009-08-10 22:56:29 +0000642static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000643 CCValAssign::LocInfo &LocInfo,
644 ISD::ArgFlagsTy &ArgFlags,
645 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000646 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
647 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000648 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000649 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
650 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000651 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000652}
653
654// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000655static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000656 CCValAssign::LocInfo &LocInfo,
657 CCState &State, bool CanFail) {
658 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
659 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
660
661 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
662 if (Reg == 0) {
663 // For the 2nd half of a v2f64, do not just fail.
664 if (CanFail)
665 return false;
666
667 // Put the whole thing on the stack.
668 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
669 State.AllocateStack(8, 8),
670 LocVT, LocInfo));
671 return true;
672 }
673
674 unsigned i;
675 for (i = 0; i < 2; ++i)
676 if (HiRegList[i] == Reg)
677 break;
678
679 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
680 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
681 LocVT, LocInfo));
682 return true;
683}
684
Owen Andersone50ed302009-08-10 22:56:29 +0000685static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000686 CCValAssign::LocInfo &LocInfo,
687 ISD::ArgFlagsTy &ArgFlags,
688 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000689 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
690 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000691 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000692 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
693 return false;
694 return true; // we handled it
695}
696
Owen Andersone50ed302009-08-10 22:56:29 +0000697static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000698 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000699 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
700 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
701
Bob Wilsone65586b2009-04-17 20:40:45 +0000702 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
703 if (Reg == 0)
704 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000705
Bob Wilsone65586b2009-04-17 20:40:45 +0000706 unsigned i;
707 for (i = 0; i < 2; ++i)
708 if (HiRegList[i] == Reg)
709 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000710
Bob Wilson5bafff32009-06-22 23:27:02 +0000711 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000712 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000713 LocVT, LocInfo));
714 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000715}
716
Owen Andersone50ed302009-08-10 22:56:29 +0000717static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000718 CCValAssign::LocInfo &LocInfo,
719 ISD::ArgFlagsTy &ArgFlags,
720 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000721 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
722 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000723 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000724 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000725 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000726}
727
Owen Andersone50ed302009-08-10 22:56:29 +0000728static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000729 CCValAssign::LocInfo &LocInfo,
730 ISD::ArgFlagsTy &ArgFlags,
731 CCState &State) {
732 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
733 State);
734}
735
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000736/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
737/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000738CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000739 bool Return,
740 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000741 switch (CC) {
742 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000743 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000744 case CallingConv::C:
745 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000746 // Use target triple & subtarget features to do actual dispatch.
747 if (Subtarget->isAAPCS_ABI()) {
748 if (Subtarget->hasVFP2() &&
749 FloatABIType == FloatABI::Hard && !isVarArg)
750 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
751 else
752 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
753 } else
754 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000755 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000756 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000757 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000758 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000759 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000760 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000761 }
762}
763
Dan Gohman98ca4f22009-08-05 01:29:28 +0000764/// LowerCallResult - Lower the result values of a call into the
765/// appropriate copies out of appropriate physical registers.
766SDValue
767ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000768 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000769 const SmallVectorImpl<ISD::InputArg> &Ins,
770 DebugLoc dl, SelectionDAG &DAG,
771 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000772
Bob Wilson1f595bb2009-04-17 19:07:39 +0000773 // Assign locations to each value returned by this call.
774 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000775 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000776 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000777 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000778 CCAssignFnForNode(CallConv, /* Return*/ true,
779 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000780
781 // Copy all of the result registers out of their specified physreg.
782 for (unsigned i = 0; i != RVLocs.size(); ++i) {
783 CCValAssign VA = RVLocs[i];
784
Bob Wilson80915242009-04-25 00:33:20 +0000785 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000786 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000787 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000788 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000789 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000790 Chain = Lo.getValue(1);
791 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000792 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000793 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000794 InFlag);
795 Chain = Hi.getValue(1);
796 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000797 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000798
Owen Anderson825b72b2009-08-11 20:47:22 +0000799 if (VA.getLocVT() == MVT::v2f64) {
800 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
801 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
802 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000803
804 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000805 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000806 Chain = Lo.getValue(1);
807 InFlag = Lo.getValue(2);
808 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000810 Chain = Hi.getValue(1);
811 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000812 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000813 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
814 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000815 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000816 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000817 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
818 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000819 Chain = Val.getValue(1);
820 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000821 }
Bob Wilson80915242009-04-25 00:33:20 +0000822
823 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000824 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000825 case CCValAssign::Full: break;
826 case CCValAssign::BCvt:
827 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
828 break;
829 }
830
Dan Gohman98ca4f22009-08-05 01:29:28 +0000831 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000832 }
833
Dan Gohman98ca4f22009-08-05 01:29:28 +0000834 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000835}
836
837/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
838/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000839/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000840/// a byval function parameter.
841/// Sometimes what we are copying is the end of a larger object, the part that
842/// does not fit in registers.
843static SDValue
844CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
845 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
846 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000847 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000848 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
849 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
850}
851
Bob Wilsondee46d72009-04-17 20:35:10 +0000852/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000853SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000854ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
855 SDValue StackPtr, SDValue Arg,
856 DebugLoc dl, SelectionDAG &DAG,
857 const CCValAssign &VA,
858 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000859 unsigned LocMemOffset = VA.getLocMemOffset();
860 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
861 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
862 if (Flags.isByVal()) {
863 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
864 }
865 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +0000866 PseudoSourceValue::getStack(), LocMemOffset,
867 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000868}
869
Dan Gohman98ca4f22009-08-05 01:29:28 +0000870void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000871 SDValue Chain, SDValue &Arg,
872 RegsToPassVector &RegsToPass,
873 CCValAssign &VA, CCValAssign &NextVA,
874 SDValue &StackPtr,
875 SmallVector<SDValue, 8> &MemOpChains,
876 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000877
Jim Grosbache5165492009-11-09 00:11:35 +0000878 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000879 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000880 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
881
882 if (NextVA.isRegLoc())
883 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
884 else {
885 assert(NextVA.isMemLoc());
886 if (StackPtr.getNode() == 0)
887 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
888
Dan Gohman98ca4f22009-08-05 01:29:28 +0000889 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
890 dl, DAG, NextVA,
891 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000892 }
893}
894
Dan Gohman98ca4f22009-08-05 01:29:28 +0000895/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000896/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
897/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000898SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000899ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000900 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000901 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000902 const SmallVectorImpl<ISD::OutputArg> &Outs,
903 const SmallVectorImpl<ISD::InputArg> &Ins,
904 DebugLoc dl, SelectionDAG &DAG,
905 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng0c439eb2010-01-27 00:07:07 +0000906 // ARM target does not yet support tail call optimization.
907 isTailCall = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000908
Bob Wilson1f595bb2009-04-17 19:07:39 +0000909 // Analyze operands of the call, assigning locations to each operand.
910 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000911 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
912 *DAG.getContext());
913 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000914 CCAssignFnForNode(CallConv, /* Return*/ false,
915 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000916
Bob Wilson1f595bb2009-04-17 19:07:39 +0000917 // Get a count of how many bytes are to be pushed on the stack.
918 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000919
920 // Adjust the stack pointer for the new arguments...
921 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000922 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000923
Owen Anderson825b72b2009-08-11 20:47:22 +0000924 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000925
Bob Wilson5bafff32009-06-22 23:27:02 +0000926 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000927 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000928
Bob Wilson1f595bb2009-04-17 19:07:39 +0000929 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000930 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000931 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
932 i != e;
933 ++i, ++realArgIdx) {
934 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000935 SDValue Arg = Outs[realArgIdx].Val;
936 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000937
Bob Wilson1f595bb2009-04-17 19:07:39 +0000938 // Promote the value if needed.
939 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000940 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000941 case CCValAssign::Full: break;
942 case CCValAssign::SExt:
943 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
944 break;
945 case CCValAssign::ZExt:
946 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
947 break;
948 case CCValAssign::AExt:
949 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
950 break;
951 case CCValAssign::BCvt:
952 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
953 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000954 }
955
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000956 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000957 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 if (VA.getLocVT() == MVT::v2f64) {
959 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
960 DAG.getConstant(0, MVT::i32));
961 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
962 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000963
Dan Gohman98ca4f22009-08-05 01:29:28 +0000964 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000965 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
966
967 VA = ArgLocs[++i]; // skip ahead to next loc
968 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000969 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000970 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
971 } else {
972 assert(VA.isMemLoc());
973 if (StackPtr.getNode() == 0)
974 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
975
Dan Gohman98ca4f22009-08-05 01:29:28 +0000976 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
977 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000978 }
979 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000980 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000981 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000982 }
983 } else if (VA.isRegLoc()) {
984 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
985 } else {
986 assert(VA.isMemLoc());
987 if (StackPtr.getNode() == 0)
988 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
989
Dan Gohman98ca4f22009-08-05 01:29:28 +0000990 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
991 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000992 }
Evan Chenga8e29892007-01-19 07:51:42 +0000993 }
994
995 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000996 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000997 &MemOpChains[0], MemOpChains.size());
998
999 // Build a sequence of copy-to-reg nodes chained together with token chain
1000 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001001 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +00001002 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001003 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001004 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +00001005 InFlag = Chain.getValue(1);
1006 }
1007
Bill Wendling056292f2008-09-16 21:48:12 +00001008 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1009 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1010 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001011 bool isDirect = false;
1012 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001013 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001014 MachineFunction &MF = DAG.getMachineFunction();
1015 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chenga8e29892007-01-19 07:51:42 +00001016 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1017 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001018 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001019 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001020 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001021 getTargetMachine().getRelocationModel() != Reloc::Static;
1022 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001023 // ARM call to a local ARM function is predicable.
1024 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +00001025 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001026 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001027 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001028 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001029 ARMPCLabelIndex,
1030 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001031 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001033 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001034 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001035 PseudoSourceValue::getConstantPool(), 0,
1036 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001037 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001038 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001039 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001040 } else
1041 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001042 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001043 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001044 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001045 getTargetMachine().getRelocationModel() != Reloc::Static;
1046 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001047 // tBX takes a register source operand.
1048 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001049 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001050 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001051 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001052 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001053 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001054 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001055 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001056 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001057 PseudoSourceValue::getConstantPool(), 0,
1058 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001059 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001060 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001061 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001062 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001063 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001064 }
1065
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001066 // FIXME: handle tail calls differently.
1067 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001068 if (Subtarget->isThumb()) {
1069 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001070 CallOpc = ARMISD::CALL_NOLINK;
1071 else
1072 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1073 } else {
1074 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001075 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1076 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001077 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001078 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001079 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001080 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001081 InFlag = Chain.getValue(1);
1082 }
1083
Dan Gohman475871a2008-07-27 21:46:04 +00001084 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001085 Ops.push_back(Chain);
1086 Ops.push_back(Callee);
1087
1088 // Add argument registers to the end of the list so that they are known live
1089 // into the call.
1090 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1091 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1092 RegsToPass[i].second.getValueType()));
1093
Gabor Greifba36cb52008-08-28 21:40:38 +00001094 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001095 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001096 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001097 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001098 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001099 InFlag = Chain.getValue(1);
1100
Chris Lattnere563bbc2008-10-11 22:08:30 +00001101 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1102 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001103 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001104 InFlag = Chain.getValue(1);
1105
Bob Wilson1f595bb2009-04-17 19:07:39 +00001106 // Handle result values, copying them out of physregs into vregs that we
1107 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001108 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1109 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001110}
1111
Dan Gohman98ca4f22009-08-05 01:29:28 +00001112SDValue
1113ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001114 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001115 const SmallVectorImpl<ISD::OutputArg> &Outs,
1116 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001117
Bob Wilsondee46d72009-04-17 20:35:10 +00001118 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001119 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001120
Bob Wilsondee46d72009-04-17 20:35:10 +00001121 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001122 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1123 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001124
Dan Gohman98ca4f22009-08-05 01:29:28 +00001125 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001126 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1127 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001128
1129 // If this is the first return lowered for this function, add
1130 // the regs to the liveout set for the function.
1131 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1132 for (unsigned i = 0; i != RVLocs.size(); ++i)
1133 if (RVLocs[i].isRegLoc())
1134 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001135 }
1136
Bob Wilson1f595bb2009-04-17 19:07:39 +00001137 SDValue Flag;
1138
1139 // Copy the result values into the output registers.
1140 for (unsigned i = 0, realRVLocIdx = 0;
1141 i != RVLocs.size();
1142 ++i, ++realRVLocIdx) {
1143 CCValAssign &VA = RVLocs[i];
1144 assert(VA.isRegLoc() && "Can only return in registers!");
1145
Dan Gohman98ca4f22009-08-05 01:29:28 +00001146 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001147
1148 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001149 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001150 case CCValAssign::Full: break;
1151 case CCValAssign::BCvt:
1152 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1153 break;
1154 }
1155
Bob Wilson1f595bb2009-04-17 19:07:39 +00001156 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001157 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001158 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001159 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1160 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001161 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001162 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001163
1164 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1165 Flag = Chain.getValue(1);
1166 VA = RVLocs[++i]; // skip ahead to next loc
1167 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1168 HalfGPRs.getValue(1), Flag);
1169 Flag = Chain.getValue(1);
1170 VA = RVLocs[++i]; // skip ahead to next loc
1171
1172 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1174 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001175 }
1176 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1177 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001178 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001179 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001180 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001181 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001182 VA = RVLocs[++i]; // skip ahead to next loc
1183 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1184 Flag);
1185 } else
1186 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1187
Bob Wilsondee46d72009-04-17 20:35:10 +00001188 // Guarantee that all emitted copies are
1189 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001190 Flag = Chain.getValue(1);
1191 }
1192
1193 SDValue result;
1194 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001195 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001196 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001197 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001198
1199 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001200}
1201
Bob Wilsonb62d2572009-11-03 00:02:05 +00001202// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1203// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1204// one of the above mentioned nodes. It has to be wrapped because otherwise
1205// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1206// be used to form addressing mode. These wrapped nodes will be selected
1207// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001208static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001209 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001210 // FIXME there is no actual debug info here
1211 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001212 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001213 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001214 if (CP->isMachineConstantPoolEntry())
1215 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1216 CP->getAlignment());
1217 else
1218 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1219 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001220 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001221}
1222
Bob Wilsonddb16df2009-10-30 05:45:42 +00001223SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001224 MachineFunction &MF = DAG.getMachineFunction();
1225 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1226 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001227 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001228 EVT PtrVT = getPointerTy();
Bob Wilsonddb16df2009-10-30 05:45:42 +00001229 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001230 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1231 SDValue CPAddr;
1232 if (RelocM == Reloc::Static) {
1233 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1234 } else {
1235 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001236 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001237 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1238 ARMCP::CPBlockAddress,
1239 PCAdj);
1240 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1241 }
1242 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1243 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001244 PseudoSourceValue::getConstantPool(), 0,
1245 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001246 if (RelocM == Reloc::Static)
1247 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001248 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001249 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001250}
1251
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001252// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001253SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001254ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1255 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001256 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001257 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001258 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001259 MachineFunction &MF = DAG.getMachineFunction();
1260 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1261 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001262 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001263 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001264 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001265 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001266 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001267 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001268 PseudoSourceValue::getConstantPool(), 0,
1269 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001270 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001271
Evan Chenge7e0d622009-11-06 22:24:13 +00001272 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001273 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001274
1275 // call __tls_get_addr.
1276 ArgListTy Args;
1277 ArgListEntry Entry;
1278 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001279 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001280 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001281 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001282 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001283 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1284 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001285 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling3ea3c242009-12-22 02:10:19 +00001286 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl,
1287 DAG.GetOrdering(Chain.getNode()));
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001288 return CallResult.first;
1289}
1290
1291// Lower ISD::GlobalTLSAddress using the "initial exec" or
1292// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001293SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001294ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001295 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001296 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001297 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001298 SDValue Offset;
1299 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001300 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001301 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001302 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001303
Chris Lattner4fb63d02009-07-15 04:12:33 +00001304 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001305 MachineFunction &MF = DAG.getMachineFunction();
1306 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1307 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1308 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001309 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1310 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001311 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001312 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001313 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001314 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001315 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001316 PseudoSourceValue::getConstantPool(), 0,
1317 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001318 Chain = Offset.getValue(1);
1319
Evan Chenge7e0d622009-11-06 22:24:13 +00001320 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001321 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001322
Evan Cheng9eda6892009-10-31 03:39:36 +00001323 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001324 PseudoSourceValue::getConstantPool(), 0,
1325 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001326 } else {
1327 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001328 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001329 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001330 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001331 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001332 PseudoSourceValue::getConstantPool(), 0,
1333 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001334 }
1335
1336 // The address of the thread local variable is the add of the thread
1337 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001338 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001339}
1340
Dan Gohman475871a2008-07-27 21:46:04 +00001341SDValue
1342ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001343 // TODO: implement the "local dynamic" model
1344 assert(Subtarget->isTargetELF() &&
1345 "TLS not implemented for non-ELF targets");
1346 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1347 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1348 // otherwise use the "Local Exec" TLS Model
1349 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1350 return LowerToTLSGeneralDynamicModel(GA, DAG);
1351 else
1352 return LowerToTLSExecModels(GA, DAG);
1353}
1354
Dan Gohman475871a2008-07-27 21:46:04 +00001355SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001356 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001357 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001358 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001359 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1360 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1361 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001362 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001363 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001364 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001365 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001366 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001367 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001368 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001369 PseudoSourceValue::getConstantPool(), 0,
1370 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001371 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001372 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001373 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001374 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001375 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001376 PseudoSourceValue::getGOT(), 0,
1377 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001378 return Result;
1379 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001380 // If we have T2 ops, we can materialize the address directly via movt/movw
1381 // pair. This is always cheaper.
1382 if (Subtarget->useMovt()) {
1383 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1384 DAG.getTargetGlobalAddress(GV, PtrVT));
1385 } else {
1386 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1387 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1388 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001389 PseudoSourceValue::getConstantPool(), 0,
1390 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001391 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001392 }
1393}
1394
Dan Gohman475871a2008-07-27 21:46:04 +00001395SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001396 SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001397 MachineFunction &MF = DAG.getMachineFunction();
1398 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1399 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001400 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001401 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001402 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1403 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001404 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001405 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001406 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001407 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001408 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001409 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1410 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001411 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001412 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001413 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001414 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001415
Evan Cheng9eda6892009-10-31 03:39:36 +00001416 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001417 PseudoSourceValue::getConstantPool(), 0,
1418 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001419 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001420
1421 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001422 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001423 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001424 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001425
Evan Cheng63476a82009-09-03 07:04:02 +00001426 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001427 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001428 PseudoSourceValue::getGOT(), 0,
1429 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001430
1431 return Result;
1432}
1433
Dan Gohman475871a2008-07-27 21:46:04 +00001434SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001435 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001436 assert(Subtarget->isTargetELF() &&
1437 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001438 MachineFunction &MF = DAG.getMachineFunction();
1439 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1440 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001441 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001442 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001443 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001444 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1445 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001446 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001447 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001448 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001449 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001450 PseudoSourceValue::getConstantPool(), 0,
1451 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001452 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001453 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001454}
1455
Jim Grosbach0e0da732009-05-12 23:59:14 +00001456SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001457ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
1458 const ARMSubtarget *Subtarget) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001459 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001460 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001461 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001462 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001463 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001464 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001465 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1466 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001467 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001468 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001469 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1470 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001471 EVT PtrVT = getPointerTy();
1472 DebugLoc dl = Op.getDebugLoc();
1473 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1474 SDValue CPAddr;
1475 unsigned PCAdj = (RelocM != Reloc::PIC_)
1476 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001477 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001478 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1479 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001480 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001481 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001482 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001483 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001484 PseudoSourceValue::getConstantPool(), 0,
1485 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001486 SDValue Chain = Result.getValue(1);
1487
1488 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001489 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001490 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1491 }
1492 return Result;
1493 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001494 case Intrinsic::eh_sjlj_setjmp:
Jim Grosbacha87ded22010-02-08 23:22:00 +00001495 SDValue Val = Subtarget->isThumb() ?
1496 DAG.getCopyFromReg(DAG.getEntryNode(), dl, ARM::SP, MVT::i32) :
1497 DAG.getConstant(0, MVT::i32);
1498 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1),
1499 Val);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001500 }
1501}
1502
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001503static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
1504 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001505 DebugLoc dl = Op.getDebugLoc();
1506 SDValue Op5 = Op.getOperand(5);
1507 SDValue Res;
1508 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
1509 if (isDeviceBarrier) {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001510 if (Subtarget->hasV7Ops())
1511 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0));
1512 else
1513 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0),
1514 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001515 } else {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001516 if (Subtarget->hasV7Ops())
1517 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
1518 else
1519 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
1520 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001521 }
1522 return Res;
1523}
1524
Dan Gohman475871a2008-07-27 21:46:04 +00001525static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001526 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001527 // vastart just stores the address of the VarArgsFrameIndex slot into the
1528 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001529 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001530 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001531 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001532 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001533 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1534 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001535}
1536
Dan Gohman475871a2008-07-27 21:46:04 +00001537SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001538ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1539 SDNode *Node = Op.getNode();
1540 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001541 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001542 SDValue Chain = Op.getOperand(0);
1543 SDValue Size = Op.getOperand(1);
1544 SDValue Align = Op.getOperand(2);
1545
1546 // Chain the dynamic stack allocation so that it doesn't modify the stack
1547 // pointer when other instructions are using the stack.
1548 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1549
1550 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1551 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1552 if (AlignVal > StackAlign)
1553 // Do this now since selection pass cannot introduce new target
1554 // independent node.
1555 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1556
1557 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1558 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1559 // do even more horrible hack later.
1560 MachineFunction &MF = DAG.getMachineFunction();
1561 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1562 if (AFI->isThumb1OnlyFunction()) {
1563 bool Negate = true;
1564 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1565 if (C) {
1566 uint32_t Val = C->getZExtValue();
1567 if (Val <= 508 && ((Val & 3) == 0))
1568 Negate = false;
1569 }
1570 if (Negate)
1571 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1572 }
1573
Owen Anderson825b72b2009-08-11 20:47:22 +00001574 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001575 SDValue Ops1[] = { Chain, Size, Align };
1576 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1577 Chain = Res.getValue(1);
1578 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1579 DAG.getIntPtrConstant(0, true), SDValue());
1580 SDValue Ops2[] = { Res, Chain };
1581 return DAG.getMergeValues(Ops2, 2, dl);
1582}
1583
1584SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001585ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1586 SDValue &Root, SelectionDAG &DAG,
1587 DebugLoc dl) {
1588 MachineFunction &MF = DAG.getMachineFunction();
1589 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1590
1591 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001592 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001593 RC = ARM::tGPRRegisterClass;
1594 else
1595 RC = ARM::GPRRegisterClass;
1596
1597 // Transform the arguments stored in physical registers into virtual ones.
1598 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001599 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001600
1601 SDValue ArgValue2;
1602 if (NextVA.isMemLoc()) {
1603 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1604 MachineFrameInfo *MFI = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00001605 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset(),
1606 true, false);
Bob Wilson5bafff32009-06-22 23:27:02 +00001607
1608 // Create load node to retrieve arguments from the stack.
1609 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001610 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001611 PseudoSourceValue::getFixedStack(FI), 0,
1612 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001613 } else {
1614 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001615 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001616 }
1617
Jim Grosbache5165492009-11-09 00:11:35 +00001618 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001619}
1620
1621SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001622ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001623 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001624 const SmallVectorImpl<ISD::InputArg>
1625 &Ins,
1626 DebugLoc dl, SelectionDAG &DAG,
1627 SmallVectorImpl<SDValue> &InVals) {
1628
Bob Wilson1f595bb2009-04-17 19:07:39 +00001629 MachineFunction &MF = DAG.getMachineFunction();
1630 MachineFrameInfo *MFI = MF.getFrameInfo();
1631
Bob Wilson1f595bb2009-04-17 19:07:39 +00001632 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1633
1634 // Assign locations to all of the incoming arguments.
1635 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001636 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1637 *DAG.getContext());
1638 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001639 CCAssignFnForNode(CallConv, /* Return*/ false,
1640 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001641
1642 SmallVector<SDValue, 16> ArgValues;
1643
1644 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1645 CCValAssign &VA = ArgLocs[i];
1646
Bob Wilsondee46d72009-04-17 20:35:10 +00001647 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001648 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001649 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001650
Bob Wilson5bafff32009-06-22 23:27:02 +00001651 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001652 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001653 // f64 and vector types are split up into multiple registers or
1654 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001655 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001656
Owen Anderson825b72b2009-08-11 20:47:22 +00001657 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001658 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001659 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001660 VA = ArgLocs[++i]; // skip ahead to next loc
1661 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001662 Chain, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001663 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1664 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001665 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001666 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001667 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1668 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001669 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001670
Bob Wilson5bafff32009-06-22 23:27:02 +00001671 } else {
1672 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001673
Owen Anderson825b72b2009-08-11 20:47:22 +00001674 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001675 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001676 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001677 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001678 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001679 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001680 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001681 RC = (AFI->isThumb1OnlyFunction() ?
1682 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001683 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001684 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001685
1686 // Transform the arguments in physical registers into virtual ones.
1687 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001688 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001689 }
1690
1691 // If this is an 8 or 16-bit value, it is really passed promoted
1692 // to 32 bits. Insert an assert[sz]ext to capture this, then
1693 // truncate to the right size.
1694 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001695 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001696 case CCValAssign::Full: break;
1697 case CCValAssign::BCvt:
1698 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1699 break;
1700 case CCValAssign::SExt:
1701 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1702 DAG.getValueType(VA.getValVT()));
1703 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1704 break;
1705 case CCValAssign::ZExt:
1706 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1707 DAG.getValueType(VA.getValVT()));
1708 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1709 break;
1710 }
1711
Dan Gohman98ca4f22009-08-05 01:29:28 +00001712 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001713
1714 } else { // VA.isRegLoc()
1715
1716 // sanity check
1717 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001718 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001719
1720 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001721 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
1722 true, false);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001723
Bob Wilsondee46d72009-04-17 20:35:10 +00001724 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001725 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001726 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001727 PseudoSourceValue::getFixedStack(FI), 0,
1728 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001729 }
1730 }
1731
1732 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001733 if (isVarArg) {
1734 static const unsigned GPRArgRegs[] = {
1735 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1736 };
1737
Bob Wilsondee46d72009-04-17 20:35:10 +00001738 unsigned NumGPRs = CCInfo.getFirstUnallocated
1739 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001740
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001741 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1742 unsigned VARegSize = (4 - NumGPRs) * 4;
1743 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00001744 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001745 if (VARegSaveSize) {
1746 // If this function is vararg, store any remaining integer argument regs
1747 // to their spots on the stack so that they may be loaded by deferencing
1748 // the result of va_next.
1749 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001750 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
David Greene3f2bf852009-11-12 20:49:22 +00001751 VARegSaveSize - VARegSize,
1752 true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001753 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001754
Dan Gohman475871a2008-07-27 21:46:04 +00001755 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001756 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001757 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001758 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001759 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001760 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001761 RC = ARM::GPRRegisterClass;
1762
Bob Wilson998e1252009-04-20 18:36:57 +00001763 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001764 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Evan Cheng9eda6892009-10-31 03:39:36 +00001765 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001766 PseudoSourceValue::getFixedStack(VarArgsFrameIndex), 0,
1767 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001768 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001769 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001770 DAG.getConstant(4, getPointerTy()));
1771 }
1772 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001773 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001774 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001775 } else
1776 // This will point to the next argument passed via stack.
David Greene3f2bf852009-11-12 20:49:22 +00001777 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset, true, false);
Evan Chenga8e29892007-01-19 07:51:42 +00001778 }
1779
Dan Gohman98ca4f22009-08-05 01:29:28 +00001780 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001781}
1782
1783/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001784static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001785 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001786 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001787 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001788 // Maybe this has already been legalized into the constant pool?
1789 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001790 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001791 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1792 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001793 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001794 }
1795 }
1796 return false;
1797}
1798
Evan Chenga8e29892007-01-19 07:51:42 +00001799/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1800/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00001801SDValue
1802ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
1803 SDValue &ARMCC, SelectionDAG &DAG, DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001804 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001805 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00001806 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001807 // Constant does not fit, try adjusting it by one?
1808 switch (CC) {
1809 default: break;
1810 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001811 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001812 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001813 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001814 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001815 }
1816 break;
1817 case ISD::SETULT:
1818 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001819 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001820 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001821 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001822 }
1823 break;
1824 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001825 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001826 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001827 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001828 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001829 }
1830 break;
1831 case ISD::SETULE:
1832 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001833 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001834 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001835 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001836 }
1837 break;
1838 }
1839 }
1840 }
1841
1842 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001843 ARMISD::NodeType CompareType;
1844 switch (CondCode) {
1845 default:
1846 CompareType = ARMISD::CMP;
1847 break;
1848 case ARMCC::EQ:
1849 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001850 // Uses only Z Flag
1851 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001852 break;
1853 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001854 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1855 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001856}
1857
1858/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001859static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001860 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001861 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001862 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001863 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001864 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001865 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1866 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001867}
1868
Evan Cheng06b53c02009-11-12 07:13:11 +00001869SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001870 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001871 SDValue LHS = Op.getOperand(0);
1872 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001873 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001874 SDValue TrueVal = Op.getOperand(2);
1875 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001876 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001877
Owen Anderson825b72b2009-08-11 20:47:22 +00001878 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001879 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001880 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001881 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00001882 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001883 }
1884
1885 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001886 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00001887
Owen Anderson825b72b2009-08-11 20:47:22 +00001888 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1889 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001890 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1891 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001892 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001893 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001894 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001895 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001896 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001897 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001898 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001899 }
1900 return Result;
1901}
1902
Evan Cheng06b53c02009-11-12 07:13:11 +00001903SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00001904 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001905 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001906 SDValue LHS = Op.getOperand(2);
1907 SDValue RHS = Op.getOperand(3);
1908 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001909 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001910
Owen Anderson825b72b2009-08-11 20:47:22 +00001911 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001912 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001913 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001914 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001915 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001916 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001917 }
1918
Owen Anderson825b72b2009-08-11 20:47:22 +00001919 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001920 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001921 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001922
Dale Johannesende064702009-02-06 21:50:26 +00001923 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001924 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1925 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1926 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001927 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001928 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001929 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001930 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001931 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001932 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001933 }
1934 return Res;
1935}
1936
Dan Gohman475871a2008-07-27 21:46:04 +00001937SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1938 SDValue Chain = Op.getOperand(0);
1939 SDValue Table = Op.getOperand(1);
1940 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001941 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001942
Owen Andersone50ed302009-08-10 22:56:29 +00001943 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001944 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1945 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001946 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001947 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001948 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001949 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1950 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001951 if (Subtarget->isThumb2()) {
1952 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1953 // which does another jump to the destination. This also makes it easier
1954 // to translate it to TBB / TBH later.
1955 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001956 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001957 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001958 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001959 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00001960 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00001961 PseudoSourceValue::getJumpTable(), 0,
1962 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001963 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001964 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001965 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001966 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00001967 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00001968 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001969 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001970 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001971 }
Evan Chenga8e29892007-01-19 07:51:42 +00001972}
1973
Dan Gohman475871a2008-07-27 21:46:04 +00001974static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001975 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001976 unsigned Opc =
1977 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Owen Anderson825b72b2009-08-11 20:47:22 +00001978 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1979 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001980}
1981
Dan Gohman475871a2008-07-27 21:46:04 +00001982static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001983 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001984 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001985 unsigned Opc =
1986 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1987
Owen Anderson825b72b2009-08-11 20:47:22 +00001988 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
Dale Johannesende064702009-02-06 21:50:26 +00001989 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001990}
1991
Dan Gohman475871a2008-07-27 21:46:04 +00001992static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001993 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001994 SDValue Tmp0 = Op.getOperand(0);
1995 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001996 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001997 EVT VT = Op.getValueType();
1998 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001999 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
2000 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002001 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
2002 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002003 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002004}
2005
Jim Grosbach0e0da732009-05-12 23:59:14 +00002006SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
2007 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2008 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00002009 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002010 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2011 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002012 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002013 ? ARM::R7 : ARM::R11;
2014 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2015 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002016 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2017 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002018 return FrameAddr;
2019}
2020
Dan Gohman475871a2008-07-27 21:46:04 +00002021SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00002022ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00002023 SDValue Chain,
2024 SDValue Dst, SDValue Src,
2025 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00002026 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00002027 const Value *DstSV, uint64_t DstSVOff,
2028 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00002029 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00002030 // This requires 4-byte alignment.
2031 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00002032 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002033 // This requires the copy size to be a constant, preferrably
2034 // within a subtarget-specific limit.
2035 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
2036 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00002037 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002038 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002039 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00002040 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002041
2042 unsigned BytesLeft = SizeVal & 3;
2043 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002044 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00002045 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002046 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00002047 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00002048 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00002049 SDValue TFOps[MAX_LOADS_IN_LDM];
2050 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00002051 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002052
Evan Cheng4102eb52007-10-22 22:11:27 +00002053 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
2054 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002055 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00002056 while (EmittedNumMemOps < NumMemOps) {
2057 for (i = 0;
2058 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002059 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002060 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2061 DAG.getConstant(SrcOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002062 SrcSV, SrcSVOff + SrcOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002063 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002064 SrcOff += VTSize;
2065 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002066 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002067
Evan Cheng4102eb52007-10-22 22:11:27 +00002068 for (i = 0;
2069 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002070 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
David Greene1b58cab2010-02-15 16:55:24 +00002071 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2072 DAG.getConstant(DstOff, MVT::i32)),
2073 DstSV, DstSVOff + DstOff, false, false, 0);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002074 DstOff += VTSize;
2075 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002076 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002077
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002078 EmittedNumMemOps += i;
2079 }
2080
Bob Wilson2dc4f542009-03-20 22:42:55 +00002081 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002082 return Chain;
2083
2084 // Issue loads / stores for the trailing (1 - 3) bytes.
2085 unsigned BytesLeftSave = BytesLeft;
2086 i = 0;
2087 while (BytesLeft) {
2088 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002089 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002090 VTSize = 2;
2091 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002092 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002093 VTSize = 1;
2094 }
2095
Dale Johannesen0f502f62009-02-03 22:26:09 +00002096 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002097 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2098 DAG.getConstant(SrcOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002099 SrcSV, SrcSVOff + SrcOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002100 TFOps[i] = Loads[i].getValue(1);
2101 ++i;
2102 SrcOff += VTSize;
2103 BytesLeft -= VTSize;
2104 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002105 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002106
2107 i = 0;
2108 BytesLeft = BytesLeftSave;
2109 while (BytesLeft) {
2110 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002111 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002112 VTSize = 2;
2113 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002114 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002115 VTSize = 1;
2116 }
2117
Dale Johannesen0f502f62009-02-03 22:26:09 +00002118 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002119 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2120 DAG.getConstant(DstOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002121 DstSV, DstSVOff + DstOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002122 ++i;
2123 DstOff += VTSize;
2124 BytesLeft -= VTSize;
2125 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002126 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002127}
2128
Duncan Sands1607f052008-12-01 11:39:25 +00002129static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002130 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00002131 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002132 if (N->getValueType(0) == MVT::f64) {
Jim Grosbache5165492009-11-09 00:11:35 +00002133 // Turn i64->f64 into VMOVDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002134 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2135 DAG.getConstant(0, MVT::i32));
2136 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2137 DAG.getConstant(1, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00002138 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002139 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002140
Jim Grosbache5165492009-11-09 00:11:35 +00002141 // Turn f64->i64 into VMOVRRD.
2142 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002143 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002144
Chris Lattner27a6c732007-11-24 07:07:01 +00002145 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002146 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002147}
2148
Bob Wilson5bafff32009-06-22 23:27:02 +00002149/// getZeroVector - Returns a vector of specified type with all zero elements.
2150///
Owen Andersone50ed302009-08-10 22:56:29 +00002151static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002152 assert(VT.isVector() && "Expected a vector type");
2153
2154 // Zero vectors are used to represent vector negation and in those cases
2155 // will be implemented with the NEON VNEG instruction. However, VNEG does
2156 // not support i64 elements, so sometimes the zero vectors will need to be
2157 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002158 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002159 // to their dest type. This ensures they get CSE'd.
2160 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002161 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2162 SmallVector<SDValue, 8> Ops;
2163 MVT TVT;
2164
2165 if (VT.getSizeInBits() == 64) {
2166 Ops.assign(8, Cst); TVT = MVT::v8i8;
2167 } else {
2168 Ops.assign(16, Cst); TVT = MVT::v16i8;
2169 }
2170 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002171
2172 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2173}
2174
2175/// getOnesVector - Returns a vector of specified type with all bits set.
2176///
Owen Andersone50ed302009-08-10 22:56:29 +00002177static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002178 assert(VT.isVector() && "Expected a vector type");
2179
Bob Wilson929ffa22009-10-30 20:13:25 +00002180 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002181 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002182 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002183 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2184 SmallVector<SDValue, 8> Ops;
2185 MVT TVT;
2186
2187 if (VT.getSizeInBits() == 64) {
2188 Ops.assign(8, Cst); TVT = MVT::v8i8;
2189 } else {
2190 Ops.assign(16, Cst); TVT = MVT::v16i8;
2191 }
2192 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002193
2194 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2195}
2196
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002197/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2198/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002199SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002200 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2201 EVT VT = Op.getValueType();
2202 unsigned VTBits = VT.getSizeInBits();
2203 DebugLoc dl = Op.getDebugLoc();
2204 SDValue ShOpLo = Op.getOperand(0);
2205 SDValue ShOpHi = Op.getOperand(1);
2206 SDValue ShAmt = Op.getOperand(2);
2207 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002208 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002209
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002210 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2211
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002212 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2213 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2214 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2215 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2216 DAG.getConstant(VTBits, MVT::i32));
2217 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2218 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002219 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002220
2221 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2222 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002223 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002224 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002225 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2226 CCR, Cmp);
2227
2228 SDValue Ops[2] = { Lo, Hi };
2229 return DAG.getMergeValues(Ops, 2, dl);
2230}
2231
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002232/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2233/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002234SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002235 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2236 EVT VT = Op.getValueType();
2237 unsigned VTBits = VT.getSizeInBits();
2238 DebugLoc dl = Op.getDebugLoc();
2239 SDValue ShOpLo = Op.getOperand(0);
2240 SDValue ShOpHi = Op.getOperand(1);
2241 SDValue ShAmt = Op.getOperand(2);
2242 SDValue ARMCC;
2243
2244 assert(Op.getOpcode() == ISD::SHL_PARTS);
2245 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2246 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2247 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2248 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2249 DAG.getConstant(VTBits, MVT::i32));
2250 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2251 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2252
2253 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2254 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2255 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002256 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002257 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2258 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2259 CCR, Cmp);
2260
2261 SDValue Ops[2] = { Lo, Hi };
2262 return DAG.getMergeValues(Ops, 2, dl);
2263}
2264
Jim Grosbach3482c802010-01-18 19:58:49 +00002265static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2266 const ARMSubtarget *ST) {
2267 EVT VT = N->getValueType(0);
2268 DebugLoc dl = N->getDebugLoc();
2269
2270 if (!ST->hasV6T2Ops())
2271 return SDValue();
2272
2273 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2274 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2275}
2276
Bob Wilson5bafff32009-06-22 23:27:02 +00002277static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2278 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002279 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002280 DebugLoc dl = N->getDebugLoc();
2281
2282 // Lower vector shifts on NEON to use VSHL.
2283 if (VT.isVector()) {
2284 assert(ST->hasNEON() && "unexpected vector shift");
2285
2286 // Left shifts translate directly to the vshiftu intrinsic.
2287 if (N->getOpcode() == ISD::SHL)
2288 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002289 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002290 N->getOperand(0), N->getOperand(1));
2291
2292 assert((N->getOpcode() == ISD::SRA ||
2293 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2294
2295 // NEON uses the same intrinsics for both left and right shifts. For
2296 // right shifts, the shift amounts are negative, so negate the vector of
2297 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002298 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002299 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2300 getZeroVector(ShiftVT, DAG, dl),
2301 N->getOperand(1));
2302 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2303 Intrinsic::arm_neon_vshifts :
2304 Intrinsic::arm_neon_vshiftu);
2305 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002306 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002307 N->getOperand(0), NegatedCount);
2308 }
2309
Eli Friedmance392eb2009-08-22 03:13:10 +00002310 // We can get here for a node like i32 = ISD::SHL i32, i64
2311 if (VT != MVT::i64)
2312 return SDValue();
2313
2314 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002315 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002316
Chris Lattner27a6c732007-11-24 07:07:01 +00002317 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2318 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002319 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002320 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002321
Chris Lattner27a6c732007-11-24 07:07:01 +00002322 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002323 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002324
Chris Lattner27a6c732007-11-24 07:07:01 +00002325 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002326 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2327 DAG.getConstant(0, MVT::i32));
2328 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2329 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002330
Chris Lattner27a6c732007-11-24 07:07:01 +00002331 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2332 // captures the result into a carry flag.
2333 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002334 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002335
Chris Lattner27a6c732007-11-24 07:07:01 +00002336 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002337 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002338
Chris Lattner27a6c732007-11-24 07:07:01 +00002339 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002340 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002341}
2342
Bob Wilson5bafff32009-06-22 23:27:02 +00002343static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2344 SDValue TmpOp0, TmpOp1;
2345 bool Invert = false;
2346 bool Swap = false;
2347 unsigned Opc = 0;
2348
2349 SDValue Op0 = Op.getOperand(0);
2350 SDValue Op1 = Op.getOperand(1);
2351 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002352 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002353 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2354 DebugLoc dl = Op.getDebugLoc();
2355
2356 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2357 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002358 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002359 case ISD::SETUNE:
2360 case ISD::SETNE: Invert = true; // Fallthrough
2361 case ISD::SETOEQ:
2362 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2363 case ISD::SETOLT:
2364 case ISD::SETLT: Swap = true; // Fallthrough
2365 case ISD::SETOGT:
2366 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2367 case ISD::SETOLE:
2368 case ISD::SETLE: Swap = true; // Fallthrough
2369 case ISD::SETOGE:
2370 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2371 case ISD::SETUGE: Swap = true; // Fallthrough
2372 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2373 case ISD::SETUGT: Swap = true; // Fallthrough
2374 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2375 case ISD::SETUEQ: Invert = true; // Fallthrough
2376 case ISD::SETONE:
2377 // Expand this to (OLT | OGT).
2378 TmpOp0 = Op0;
2379 TmpOp1 = Op1;
2380 Opc = ISD::OR;
2381 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2382 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2383 break;
2384 case ISD::SETUO: Invert = true; // Fallthrough
2385 case ISD::SETO:
2386 // Expand this to (OLT | OGE).
2387 TmpOp0 = Op0;
2388 TmpOp1 = Op1;
2389 Opc = ISD::OR;
2390 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2391 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2392 break;
2393 }
2394 } else {
2395 // Integer comparisons.
2396 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002397 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002398 case ISD::SETNE: Invert = true;
2399 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2400 case ISD::SETLT: Swap = true;
2401 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2402 case ISD::SETLE: Swap = true;
2403 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2404 case ISD::SETULT: Swap = true;
2405 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2406 case ISD::SETULE: Swap = true;
2407 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2408 }
2409
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002410 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002411 if (Opc == ARMISD::VCEQ) {
2412
2413 SDValue AndOp;
2414 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2415 AndOp = Op0;
2416 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2417 AndOp = Op1;
2418
2419 // Ignore bitconvert.
2420 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2421 AndOp = AndOp.getOperand(0);
2422
2423 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2424 Opc = ARMISD::VTST;
2425 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2426 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2427 Invert = !Invert;
2428 }
2429 }
2430 }
2431
2432 if (Swap)
2433 std::swap(Op0, Op1);
2434
2435 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2436
2437 if (Invert)
2438 Result = DAG.getNOT(dl, Result, VT);
2439
2440 return Result;
2441}
2442
2443/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2444/// VMOV instruction, and if so, return the constant being splatted.
2445static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2446 unsigned SplatBitSize, SelectionDAG &DAG) {
2447 switch (SplatBitSize) {
2448 case 8:
2449 // Any 1-byte value is OK.
2450 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002451 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002452
2453 case 16:
2454 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2455 if ((SplatBits & ~0xff) == 0 ||
2456 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002457 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002458 break;
2459
2460 case 32:
2461 // NEON's 32-bit VMOV supports splat values where:
2462 // * only one byte is nonzero, or
2463 // * the least significant byte is 0xff and the second byte is nonzero, or
2464 // * the least significant 2 bytes are 0xff and the third is nonzero.
2465 if ((SplatBits & ~0xff) == 0 ||
2466 (SplatBits & ~0xff00) == 0 ||
2467 (SplatBits & ~0xff0000) == 0 ||
2468 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002469 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002470
2471 if ((SplatBits & ~0xffff) == 0 &&
2472 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002473 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002474
2475 if ((SplatBits & ~0xffffff) == 0 &&
2476 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002477 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002478
2479 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2480 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2481 // VMOV.I32. A (very) minor optimization would be to replicate the value
2482 // and fall through here to test for a valid 64-bit splat. But, then the
2483 // caller would also need to check and handle the change in size.
2484 break;
2485
2486 case 64: {
2487 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2488 uint64_t BitMask = 0xff;
2489 uint64_t Val = 0;
2490 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2491 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2492 Val |= BitMask;
2493 else if ((SplatBits & BitMask) != 0)
2494 return SDValue();
2495 BitMask <<= 8;
2496 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002497 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002498 }
2499
2500 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002501 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002502 break;
2503 }
2504
2505 return SDValue();
2506}
2507
2508/// getVMOVImm - If this is a build_vector of constants which can be
2509/// formed by using a VMOV instruction of the specified element size,
2510/// return the constant being splatted. The ByteSize field indicates the
2511/// number of bytes of each element [1248].
2512SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2513 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2514 APInt SplatBits, SplatUndef;
2515 unsigned SplatBitSize;
2516 bool HasAnyUndefs;
2517 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2518 HasAnyUndefs, ByteSize * 8))
2519 return SDValue();
2520
2521 if (SplatBitSize > ByteSize * 8)
2522 return SDValue();
2523
2524 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2525 SplatBitSize, DAG);
2526}
2527
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002528static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2529 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002530 unsigned NumElts = VT.getVectorNumElements();
2531 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002532 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002533
2534 // If this is a VEXT shuffle, the immediate value is the index of the first
2535 // element. The other shuffle indices must be the successive elements after
2536 // the first one.
2537 unsigned ExpectedElt = Imm;
2538 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002539 // Increment the expected index. If it wraps around, it may still be
2540 // a VEXT but the source vectors must be swapped.
2541 ExpectedElt += 1;
2542 if (ExpectedElt == NumElts * 2) {
2543 ExpectedElt = 0;
2544 ReverseVEXT = true;
2545 }
2546
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002547 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002548 return false;
2549 }
2550
2551 // Adjust the index value if the source operands will be swapped.
2552 if (ReverseVEXT)
2553 Imm -= NumElts;
2554
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002555 return true;
2556}
2557
Bob Wilson8bb9e482009-07-26 00:39:34 +00002558/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2559/// instruction with the specified blocksize. (The order of the elements
2560/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002561static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2562 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002563 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2564 "Only possible block sizes for VREV are: 16, 32, 64");
2565
Bob Wilson8bb9e482009-07-26 00:39:34 +00002566 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00002567 if (EltSz == 64)
2568 return false;
2569
2570 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002571 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002572
2573 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2574 return false;
2575
2576 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002577 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002578 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2579 return false;
2580 }
2581
2582 return true;
2583}
2584
Bob Wilsonc692cb72009-08-21 20:54:19 +00002585static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2586 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002587 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2588 if (EltSz == 64)
2589 return false;
2590
Bob Wilsonc692cb72009-08-21 20:54:19 +00002591 unsigned NumElts = VT.getVectorNumElements();
2592 WhichResult = (M[0] == 0 ? 0 : 1);
2593 for (unsigned i = 0; i < NumElts; i += 2) {
2594 if ((unsigned) M[i] != i + WhichResult ||
2595 (unsigned) M[i+1] != i + NumElts + WhichResult)
2596 return false;
2597 }
2598 return true;
2599}
2600
Bob Wilson324f4f12009-12-03 06:40:55 +00002601/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
2602/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2603/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
2604static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2605 unsigned &WhichResult) {
2606 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2607 if (EltSz == 64)
2608 return false;
2609
2610 unsigned NumElts = VT.getVectorNumElements();
2611 WhichResult = (M[0] == 0 ? 0 : 1);
2612 for (unsigned i = 0; i < NumElts; i += 2) {
2613 if ((unsigned) M[i] != i + WhichResult ||
2614 (unsigned) M[i+1] != i + WhichResult)
2615 return false;
2616 }
2617 return true;
2618}
2619
Bob Wilsonc692cb72009-08-21 20:54:19 +00002620static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2621 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002622 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2623 if (EltSz == 64)
2624 return false;
2625
Bob Wilsonc692cb72009-08-21 20:54:19 +00002626 unsigned NumElts = VT.getVectorNumElements();
2627 WhichResult = (M[0] == 0 ? 0 : 1);
2628 for (unsigned i = 0; i != NumElts; ++i) {
2629 if ((unsigned) M[i] != 2 * i + WhichResult)
2630 return false;
2631 }
2632
2633 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002634 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002635 return false;
2636
2637 return true;
2638}
2639
Bob Wilson324f4f12009-12-03 06:40:55 +00002640/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
2641/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2642/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
2643static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2644 unsigned &WhichResult) {
2645 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2646 if (EltSz == 64)
2647 return false;
2648
2649 unsigned Half = VT.getVectorNumElements() / 2;
2650 WhichResult = (M[0] == 0 ? 0 : 1);
2651 for (unsigned j = 0; j != 2; ++j) {
2652 unsigned Idx = WhichResult;
2653 for (unsigned i = 0; i != Half; ++i) {
2654 if ((unsigned) M[i + j * Half] != Idx)
2655 return false;
2656 Idx += 2;
2657 }
2658 }
2659
2660 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2661 if (VT.is64BitVector() && EltSz == 32)
2662 return false;
2663
2664 return true;
2665}
2666
Bob Wilsonc692cb72009-08-21 20:54:19 +00002667static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2668 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002669 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2670 if (EltSz == 64)
2671 return false;
2672
Bob Wilsonc692cb72009-08-21 20:54:19 +00002673 unsigned NumElts = VT.getVectorNumElements();
2674 WhichResult = (M[0] == 0 ? 0 : 1);
2675 unsigned Idx = WhichResult * NumElts / 2;
2676 for (unsigned i = 0; i != NumElts; i += 2) {
2677 if ((unsigned) M[i] != Idx ||
2678 (unsigned) M[i+1] != Idx + NumElts)
2679 return false;
2680 Idx += 1;
2681 }
2682
2683 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002684 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002685 return false;
2686
2687 return true;
2688}
2689
Bob Wilson324f4f12009-12-03 06:40:55 +00002690/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
2691/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2692/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
2693static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2694 unsigned &WhichResult) {
2695 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2696 if (EltSz == 64)
2697 return false;
2698
2699 unsigned NumElts = VT.getVectorNumElements();
2700 WhichResult = (M[0] == 0 ? 0 : 1);
2701 unsigned Idx = WhichResult * NumElts / 2;
2702 for (unsigned i = 0; i != NumElts; i += 2) {
2703 if ((unsigned) M[i] != Idx ||
2704 (unsigned) M[i+1] != Idx)
2705 return false;
2706 Idx += 1;
2707 }
2708
2709 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2710 if (VT.is64BitVector() && EltSz == 32)
2711 return false;
2712
2713 return true;
2714}
2715
2716
Owen Andersone50ed302009-08-10 22:56:29 +00002717static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002718 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002719 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002720 if (ConstVal->isNullValue())
2721 return getZeroVector(VT, DAG, dl);
2722 if (ConstVal->isAllOnesValue())
2723 return getOnesVector(VT, DAG, dl);
2724
Owen Andersone50ed302009-08-10 22:56:29 +00002725 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002726 if (VT.is64BitVector()) {
2727 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002728 case 8: CanonicalVT = MVT::v8i8; break;
2729 case 16: CanonicalVT = MVT::v4i16; break;
2730 case 32: CanonicalVT = MVT::v2i32; break;
2731 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002732 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002733 }
2734 } else {
2735 assert(VT.is128BitVector() && "unknown splat vector size");
2736 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002737 case 8: CanonicalVT = MVT::v16i8; break;
2738 case 16: CanonicalVT = MVT::v8i16; break;
2739 case 32: CanonicalVT = MVT::v4i32; break;
2740 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002741 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002742 }
2743 }
2744
2745 // Build a canonical splat for this value.
2746 SmallVector<SDValue, 8> Ops;
2747 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2748 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2749 Ops.size());
2750 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2751}
2752
2753// If this is a case we can't handle, return null and let the default
2754// expansion code take care of it.
2755static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002756 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002757 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002758 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002759
2760 APInt SplatBits, SplatUndef;
2761 unsigned SplatBitSize;
2762 bool HasAnyUndefs;
2763 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002764 if (SplatBitSize <= 64) {
2765 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2766 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2767 if (Val.getNode())
2768 return BuildSplat(Val, VT, DAG, dl);
2769 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002770 }
2771
2772 // If there are only 2 elements in a 128-bit vector, insert them into an
2773 // undef vector. This handles the common case for 128-bit vector argument
2774 // passing, where the insertions should be translated to subreg accesses
2775 // with no real instructions.
2776 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2777 SDValue Val = DAG.getUNDEF(VT);
2778 SDValue Op0 = Op.getOperand(0);
2779 SDValue Op1 = Op.getOperand(1);
2780 if (Op0.getOpcode() != ISD::UNDEF)
2781 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2782 DAG.getIntPtrConstant(0));
2783 if (Op1.getOpcode() != ISD::UNDEF)
2784 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2785 DAG.getIntPtrConstant(1));
2786 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002787 }
2788
2789 return SDValue();
2790}
2791
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002792/// isShuffleMaskLegal - Targets can use this to indicate that they only
2793/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2794/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2795/// are assumed to be legal.
2796bool
2797ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2798 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002799 if (VT.getVectorNumElements() == 4 &&
2800 (VT.is128BitVector() || VT.is64BitVector())) {
2801 unsigned PFIndexes[4];
2802 for (unsigned i = 0; i != 4; ++i) {
2803 if (M[i] < 0)
2804 PFIndexes[i] = 8;
2805 else
2806 PFIndexes[i] = M[i];
2807 }
2808
2809 // Compute the index in the perfect shuffle table.
2810 unsigned PFTableIndex =
2811 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2812 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2813 unsigned Cost = (PFEntry >> 30);
2814
2815 if (Cost <= 4)
2816 return true;
2817 }
2818
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002819 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002820 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002821
2822 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2823 isVREVMask(M, VT, 64) ||
2824 isVREVMask(M, VT, 32) ||
2825 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002826 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2827 isVTRNMask(M, VT, WhichResult) ||
2828 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00002829 isVZIPMask(M, VT, WhichResult) ||
2830 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
2831 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
2832 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002833}
2834
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002835/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2836/// the specified operations to build the shuffle.
2837static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2838 SDValue RHS, SelectionDAG &DAG,
2839 DebugLoc dl) {
2840 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2841 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2842 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2843
2844 enum {
2845 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2846 OP_VREV,
2847 OP_VDUP0,
2848 OP_VDUP1,
2849 OP_VDUP2,
2850 OP_VDUP3,
2851 OP_VEXT1,
2852 OP_VEXT2,
2853 OP_VEXT3,
2854 OP_VUZPL, // VUZP, left result
2855 OP_VUZPR, // VUZP, right result
2856 OP_VZIPL, // VZIP, left result
2857 OP_VZIPR, // VZIP, right result
2858 OP_VTRNL, // VTRN, left result
2859 OP_VTRNR // VTRN, right result
2860 };
2861
2862 if (OpNum == OP_COPY) {
2863 if (LHSID == (1*9+2)*9+3) return LHS;
2864 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2865 return RHS;
2866 }
2867
2868 SDValue OpLHS, OpRHS;
2869 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2870 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2871 EVT VT = OpLHS.getValueType();
2872
2873 switch (OpNum) {
2874 default: llvm_unreachable("Unknown shuffle opcode!");
2875 case OP_VREV:
2876 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2877 case OP_VDUP0:
2878 case OP_VDUP1:
2879 case OP_VDUP2:
2880 case OP_VDUP3:
2881 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002882 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002883 case OP_VEXT1:
2884 case OP_VEXT2:
2885 case OP_VEXT3:
2886 return DAG.getNode(ARMISD::VEXT, dl, VT,
2887 OpLHS, OpRHS,
2888 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
2889 case OP_VUZPL:
2890 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002891 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002892 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
2893 case OP_VZIPL:
2894 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002895 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002896 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
2897 case OP_VTRNL:
2898 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002899 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2900 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002901 }
2902}
2903
Bob Wilson5bafff32009-06-22 23:27:02 +00002904static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002905 SDValue V1 = Op.getOperand(0);
2906 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00002907 DebugLoc dl = Op.getDebugLoc();
2908 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002909 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002910 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00002911
Bob Wilson28865062009-08-13 02:13:04 +00002912 // Convert shuffles that are directly supported on NEON to target-specific
2913 // DAG nodes, instead of keeping them as shuffles and matching them again
2914 // during code selection. This is more efficient and avoids the possibility
2915 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00002916 // FIXME: floating-point vectors should be canonicalized to integer vectors
2917 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002918 SVN->getMask(ShuffleMask);
2919
2920 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00002921 int Lane = SVN->getSplatIndex();
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00002922 // If this is undef splat, generate it via "just" vdup, if possible.
2923 if (Lane == -1) Lane = 0;
2924
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002925 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
2926 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002927 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002928 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002929 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00002930 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002931
2932 bool ReverseVEXT;
2933 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002934 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002935 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002936 std::swap(V1, V2);
2937 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002938 DAG.getConstant(Imm, MVT::i32));
2939 }
2940
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002941 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002942 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002943 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002944 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002945 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002946 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
2947
Bob Wilsonc692cb72009-08-21 20:54:19 +00002948 // Check for Neon shuffles that modify both input vectors in place.
2949 // If both results are used, i.e., if there are two shuffles with the same
2950 // source operands and with masks corresponding to both results of one of
2951 // these operations, DAG memoization will ensure that a single node is
2952 // used for both shuffles.
2953 unsigned WhichResult;
2954 if (isVTRNMask(ShuffleMask, VT, WhichResult))
2955 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2956 V1, V2).getValue(WhichResult);
2957 if (isVUZPMask(ShuffleMask, VT, WhichResult))
2958 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
2959 V1, V2).getValue(WhichResult);
2960 if (isVZIPMask(ShuffleMask, VT, WhichResult))
2961 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
2962 V1, V2).getValue(WhichResult);
2963
Bob Wilson324f4f12009-12-03 06:40:55 +00002964 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
2965 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2966 V1, V1).getValue(WhichResult);
2967 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
2968 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
2969 V1, V1).getValue(WhichResult);
2970 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
2971 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
2972 V1, V1).getValue(WhichResult);
2973
Bob Wilsonc692cb72009-08-21 20:54:19 +00002974 // If the shuffle is not directly supported and it has 4 elements, use
2975 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002976 if (VT.getVectorNumElements() == 4 &&
2977 (VT.is128BitVector() || VT.is64BitVector())) {
2978 unsigned PFIndexes[4];
2979 for (unsigned i = 0; i != 4; ++i) {
2980 if (ShuffleMask[i] < 0)
2981 PFIndexes[i] = 8;
2982 else
2983 PFIndexes[i] = ShuffleMask[i];
2984 }
2985
2986 // Compute the index in the perfect shuffle table.
2987 unsigned PFTableIndex =
2988 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2989
2990 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2991 unsigned Cost = (PFEntry >> 30);
2992
2993 if (Cost <= 4)
2994 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
2995 }
Bob Wilsond8e17572009-08-12 22:31:50 +00002996
Bob Wilson22cac0d2009-08-14 05:16:33 +00002997 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002998}
2999
Bob Wilson5bafff32009-06-22 23:27:02 +00003000static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003001 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003002 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003003 SDValue Vec = Op.getOperand(0);
3004 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003005 assert(VT == MVT::i32 &&
3006 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3007 "unexpected type for custom-lowering vector extract");
3008 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003009}
3010
Bob Wilsona6d65862009-08-03 20:36:38 +00003011static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3012 // The only time a CONCAT_VECTORS operation can have legal types is when
3013 // two 64-bit vectors are concatenated to a 128-bit vector.
3014 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3015 "unexpected CONCAT_VECTORS");
3016 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003017 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003018 SDValue Op0 = Op.getOperand(0);
3019 SDValue Op1 = Op.getOperand(1);
3020 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003021 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3022 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003023 DAG.getIntPtrConstant(0));
3024 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003025 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3026 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003027 DAG.getIntPtrConstant(1));
3028 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003029}
3030
Dan Gohman475871a2008-07-27 21:46:04 +00003031SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003032 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003033 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003034 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003035 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003036 case ISD::GlobalAddress:
3037 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3038 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003039 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003040 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3041 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003042 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003043 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003044 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003045 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Evan Chenga8e29892007-01-19 07:51:42 +00003046 case ISD::SINT_TO_FP:
3047 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3048 case ISD::FP_TO_SINT:
3049 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
3050 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003051 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003052 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003053 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003054 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3055 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003056 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003057 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003058 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003059 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003060 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003061 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003062 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003063 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003064 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3065 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3066 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003067 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003068 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003069 }
Dan Gohman475871a2008-07-27 21:46:04 +00003070 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003071}
3072
Duncan Sands1607f052008-12-01 11:39:25 +00003073/// ReplaceNodeResults - Replace the results of node with an illegal result
3074/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003075void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3076 SmallVectorImpl<SDValue>&Results,
3077 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00003078 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003079 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003080 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00003081 return;
3082 case ISD::BIT_CONVERT:
3083 Results.push_back(ExpandBIT_CONVERT(N, DAG));
3084 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00003085 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00003086 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00003087 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003088 if (Res.getNode())
3089 Results.push_back(Res);
3090 return;
3091 }
Chris Lattner27a6c732007-11-24 07:07:01 +00003092 }
3093}
Chris Lattner27a6c732007-11-24 07:07:01 +00003094
Evan Chenga8e29892007-01-19 07:51:42 +00003095//===----------------------------------------------------------------------===//
3096// ARM Scheduler Hooks
3097//===----------------------------------------------------------------------===//
3098
3099MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003100ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3101 MachineBasicBlock *BB,
3102 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003103 unsigned dest = MI->getOperand(0).getReg();
3104 unsigned ptr = MI->getOperand(1).getReg();
3105 unsigned oldval = MI->getOperand(2).getReg();
3106 unsigned newval = MI->getOperand(3).getReg();
3107 unsigned scratch = BB->getParent()->getRegInfo()
3108 .createVirtualRegister(ARM::GPRRegisterClass);
3109 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3110 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003111 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003112
3113 unsigned ldrOpc, strOpc;
3114 switch (Size) {
3115 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003116 case 1:
3117 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3118 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3119 break;
3120 case 2:
3121 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3122 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3123 break;
3124 case 4:
3125 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3126 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3127 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003128 }
3129
3130 MachineFunction *MF = BB->getParent();
3131 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3132 MachineFunction::iterator It = BB;
3133 ++It; // insert the new blocks after the current block
3134
3135 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3136 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3137 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3138 MF->insert(It, loop1MBB);
3139 MF->insert(It, loop2MBB);
3140 MF->insert(It, exitMBB);
3141 exitMBB->transferSuccessors(BB);
3142
3143 // thisMBB:
3144 // ...
3145 // fallthrough --> loop1MBB
3146 BB->addSuccessor(loop1MBB);
3147
3148 // loop1MBB:
3149 // ldrex dest, [ptr]
3150 // cmp dest, oldval
3151 // bne exitMBB
3152 BB = loop1MBB;
3153 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003154 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003155 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003156 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3157 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003158 BB->addSuccessor(loop2MBB);
3159 BB->addSuccessor(exitMBB);
3160
3161 // loop2MBB:
3162 // strex scratch, newval, [ptr]
3163 // cmp scratch, #0
3164 // bne loop1MBB
3165 BB = loop2MBB;
3166 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3167 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003168 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003169 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003170 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3171 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003172 BB->addSuccessor(loop1MBB);
3173 BB->addSuccessor(exitMBB);
3174
3175 // exitMBB:
3176 // ...
3177 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003178
3179 MF->DeleteMachineInstr(MI); // The instruction is gone now.
3180
Jim Grosbach5278eb82009-12-11 01:42:04 +00003181 return BB;
3182}
3183
3184MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003185ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3186 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003187 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3188 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3189
3190 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003191 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003192 MachineFunction::iterator It = BB;
3193 ++It;
3194
3195 unsigned dest = MI->getOperand(0).getReg();
3196 unsigned ptr = MI->getOperand(1).getReg();
3197 unsigned incr = MI->getOperand(2).getReg();
3198 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003199
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003200 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003201 unsigned ldrOpc, strOpc;
3202 switch (Size) {
3203 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003204 case 1:
3205 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003206 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003207 break;
3208 case 2:
3209 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3210 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3211 break;
3212 case 4:
3213 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3214 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3215 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003216 }
3217
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003218 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3219 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3220 MF->insert(It, loopMBB);
3221 MF->insert(It, exitMBB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003222 exitMBB->transferSuccessors(BB);
3223
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003224 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003225 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3226 unsigned scratch2 = (!BinOpcode) ? incr :
3227 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3228
3229 // thisMBB:
3230 // ...
3231 // fallthrough --> loopMBB
3232 BB->addSuccessor(loopMBB);
3233
3234 // loopMBB:
3235 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003236 // <binop> scratch2, dest, incr
3237 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003238 // cmp scratch, #0
3239 // bne- loopMBB
3240 // fallthrough --> exitMBB
3241 BB = loopMBB;
3242 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003243 if (BinOpcode) {
3244 // operand order needs to go the other way for NAND
3245 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3246 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3247 addReg(incr).addReg(dest)).addReg(0);
3248 else
3249 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3250 addReg(dest).addReg(incr)).addReg(0);
3251 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003252
3253 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3254 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003255 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003256 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003257 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3258 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003259
3260 BB->addSuccessor(loopMBB);
3261 BB->addSuccessor(exitMBB);
3262
3263 // exitMBB:
3264 // ...
3265 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003266
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003267 MF->DeleteMachineInstr(MI); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003268
Jim Grosbachc3c23542009-12-14 04:22:04 +00003269 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003270}
3271
3272MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003273ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00003274 MachineBasicBlock *BB,
3275 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003276 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003277 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003278 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003279 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003280 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003281 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003282 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003283
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003284 case ARM::ATOMIC_LOAD_ADD_I8:
3285 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3286 case ARM::ATOMIC_LOAD_ADD_I16:
3287 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3288 case ARM::ATOMIC_LOAD_ADD_I32:
3289 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003290
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003291 case ARM::ATOMIC_LOAD_AND_I8:
3292 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3293 case ARM::ATOMIC_LOAD_AND_I16:
3294 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3295 case ARM::ATOMIC_LOAD_AND_I32:
3296 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003297
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003298 case ARM::ATOMIC_LOAD_OR_I8:
3299 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3300 case ARM::ATOMIC_LOAD_OR_I16:
3301 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3302 case ARM::ATOMIC_LOAD_OR_I32:
3303 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003304
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003305 case ARM::ATOMIC_LOAD_XOR_I8:
3306 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3307 case ARM::ATOMIC_LOAD_XOR_I16:
3308 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3309 case ARM::ATOMIC_LOAD_XOR_I32:
3310 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003311
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003312 case ARM::ATOMIC_LOAD_NAND_I8:
3313 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3314 case ARM::ATOMIC_LOAD_NAND_I16:
3315 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3316 case ARM::ATOMIC_LOAD_NAND_I32:
3317 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003318
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003319 case ARM::ATOMIC_LOAD_SUB_I8:
3320 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3321 case ARM::ATOMIC_LOAD_SUB_I16:
3322 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3323 case ARM::ATOMIC_LOAD_SUB_I32:
3324 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003325
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003326 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3327 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3328 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003329
3330 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3331 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3332 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003333
Evan Cheng007ea272009-08-12 05:17:19 +00003334 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003335 // To "insert" a SELECT_CC instruction, we actually have to insert the
3336 // diamond control-flow pattern. The incoming instruction knows the
3337 // destination vreg to set, the condition code register to branch on, the
3338 // true/false values to select between, and a branch opcode to use.
3339 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003340 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003341 ++It;
3342
3343 // thisMBB:
3344 // ...
3345 // TrueVal = ...
3346 // cmpTY ccX, r1, r2
3347 // bCC copy1MBB
3348 // fallthrough --> copy0MBB
3349 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003350 MachineFunction *F = BB->getParent();
3351 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3352 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00003353 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00003354 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003355 F->insert(It, copy0MBB);
3356 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00003357 // Update machine-CFG edges by first adding all successors of the current
3358 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00003359 // Also inform sdisel of the edge changes.
3360 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
3361 E = BB->succ_end(); I != E; ++I) {
3362 EM->insert(std::make_pair(*I, sinkMBB));
3363 sinkMBB->addSuccessor(*I);
3364 }
Evan Chenga8e29892007-01-19 07:51:42 +00003365 // Next, remove all successors of the current block, and add the true
3366 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00003367 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00003368 BB->removeSuccessor(BB->succ_begin());
3369 BB->addSuccessor(copy0MBB);
3370 BB->addSuccessor(sinkMBB);
3371
3372 // copy0MBB:
3373 // %FalseValue = ...
3374 // # fallthrough to sinkMBB
3375 BB = copy0MBB;
3376
3377 // Update machine-CFG edges
3378 BB->addSuccessor(sinkMBB);
3379
3380 // sinkMBB:
3381 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3382 // ...
3383 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00003384 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003385 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3386 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3387
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003388 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003389 return BB;
3390 }
Evan Cheng86198642009-08-07 00:34:42 +00003391
3392 case ARM::tANDsp:
3393 case ARM::tADDspr_:
3394 case ARM::tSUBspi_:
3395 case ARM::t2SUBrSPi_:
3396 case ARM::t2SUBrSPi12_:
3397 case ARM::t2SUBrSPs_: {
3398 MachineFunction *MF = BB->getParent();
3399 unsigned DstReg = MI->getOperand(0).getReg();
3400 unsigned SrcReg = MI->getOperand(1).getReg();
3401 bool DstIsDead = MI->getOperand(0).isDead();
3402 bool SrcIsKill = MI->getOperand(1).isKill();
3403
3404 if (SrcReg != ARM::SP) {
3405 // Copy the source to SP from virtual register.
3406 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3407 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3408 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
3409 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
3410 .addReg(SrcReg, getKillRegState(SrcIsKill));
3411 }
3412
3413 unsigned OpOpc = 0;
3414 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3415 switch (MI->getOpcode()) {
3416 default:
3417 llvm_unreachable("Unexpected pseudo instruction!");
3418 case ARM::tANDsp:
3419 OpOpc = ARM::tAND;
3420 NeedPred = true;
3421 break;
3422 case ARM::tADDspr_:
3423 OpOpc = ARM::tADDspr;
3424 break;
3425 case ARM::tSUBspi_:
3426 OpOpc = ARM::tSUBspi;
3427 break;
3428 case ARM::t2SUBrSPi_:
3429 OpOpc = ARM::t2SUBrSPi;
3430 NeedPred = true; NeedCC = true;
3431 break;
3432 case ARM::t2SUBrSPi12_:
3433 OpOpc = ARM::t2SUBrSPi12;
3434 NeedPred = true;
3435 break;
3436 case ARM::t2SUBrSPs_:
3437 OpOpc = ARM::t2SUBrSPs;
3438 NeedPred = true; NeedCC = true; NeedOp3 = true;
3439 break;
3440 }
3441 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3442 if (OpOpc == ARM::tAND)
3443 AddDefaultT1CC(MIB);
3444 MIB.addReg(ARM::SP);
3445 MIB.addOperand(MI->getOperand(2));
3446 if (NeedOp3)
3447 MIB.addOperand(MI->getOperand(3));
3448 if (NeedPred)
3449 AddDefaultPred(MIB);
3450 if (NeedCC)
3451 AddDefaultCC(MIB);
3452
3453 // Copy the result from SP to virtual register.
3454 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3455 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3456 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3457 BuildMI(BB, dl, TII->get(CopyOpc))
3458 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3459 .addReg(ARM::SP);
3460 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3461 return BB;
3462 }
Evan Chenga8e29892007-01-19 07:51:42 +00003463 }
3464}
3465
3466//===----------------------------------------------------------------------===//
3467// ARM Optimization Hooks
3468//===----------------------------------------------------------------------===//
3469
Chris Lattnerd1980a52009-03-12 06:52:53 +00003470static
3471SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3472 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003473 SelectionDAG &DAG = DCI.DAG;
3474 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003475 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003476 unsigned Opc = N->getOpcode();
3477 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3478 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3479 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3480 ISD::CondCode CC = ISD::SETCC_INVALID;
3481
3482 if (isSlctCC) {
3483 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3484 } else {
3485 SDValue CCOp = Slct.getOperand(0);
3486 if (CCOp.getOpcode() == ISD::SETCC)
3487 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3488 }
3489
3490 bool DoXform = false;
3491 bool InvCC = false;
3492 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3493 "Bad input!");
3494
3495 if (LHS.getOpcode() == ISD::Constant &&
3496 cast<ConstantSDNode>(LHS)->isNullValue()) {
3497 DoXform = true;
3498 } else if (CC != ISD::SETCC_INVALID &&
3499 RHS.getOpcode() == ISD::Constant &&
3500 cast<ConstantSDNode>(RHS)->isNullValue()) {
3501 std::swap(LHS, RHS);
3502 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003503 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003504 Op0.getOperand(0).getValueType();
3505 bool isInt = OpVT.isInteger();
3506 CC = ISD::getSetCCInverse(CC, isInt);
3507
3508 if (!TLI.isCondCodeLegal(CC, OpVT))
3509 return SDValue(); // Inverse operator isn't legal.
3510
3511 DoXform = true;
3512 InvCC = true;
3513 }
3514
3515 if (DoXform) {
3516 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3517 if (isSlctCC)
3518 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3519 Slct.getOperand(0), Slct.getOperand(1), CC);
3520 SDValue CCOp = Slct.getOperand(0);
3521 if (InvCC)
3522 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3523 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3524 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3525 CCOp, OtherOp, Result);
3526 }
3527 return SDValue();
3528}
3529
3530/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3531static SDValue PerformADDCombine(SDNode *N,
3532 TargetLowering::DAGCombinerInfo &DCI) {
3533 // added by evan in r37685 with no testcase.
3534 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003535
Chris Lattnerd1980a52009-03-12 06:52:53 +00003536 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3537 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3538 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3539 if (Result.getNode()) return Result;
3540 }
3541 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3542 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3543 if (Result.getNode()) return Result;
3544 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003545
Chris Lattnerd1980a52009-03-12 06:52:53 +00003546 return SDValue();
3547}
3548
3549/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3550static SDValue PerformSUBCombine(SDNode *N,
3551 TargetLowering::DAGCombinerInfo &DCI) {
3552 // added by evan in r37685 with no testcase.
3553 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003554
Chris Lattnerd1980a52009-03-12 06:52:53 +00003555 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3556 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3557 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3558 if (Result.getNode()) return Result;
3559 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003560
Chris Lattnerd1980a52009-03-12 06:52:53 +00003561 return SDValue();
3562}
3563
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00003564/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
3565/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00003566static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003567 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003568 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003569 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00003570 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003571 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003572 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003573}
3574
Bob Wilson5bafff32009-06-22 23:27:02 +00003575/// getVShiftImm - Check if this is a valid build_vector for the immediate
3576/// operand of a vector shift operation, where all the elements of the
3577/// build_vector must have the same constant integer value.
3578static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3579 // Ignore bit_converts.
3580 while (Op.getOpcode() == ISD::BIT_CONVERT)
3581 Op = Op.getOperand(0);
3582 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3583 APInt SplatBits, SplatUndef;
3584 unsigned SplatBitSize;
3585 bool HasAnyUndefs;
3586 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3587 HasAnyUndefs, ElementBits) ||
3588 SplatBitSize > ElementBits)
3589 return false;
3590 Cnt = SplatBits.getSExtValue();
3591 return true;
3592}
3593
3594/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3595/// operand of a vector shift left operation. That value must be in the range:
3596/// 0 <= Value < ElementBits for a left shift; or
3597/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003598static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003599 assert(VT.isVector() && "vector shift count is not a vector type");
3600 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3601 if (! getVShiftImm(Op, ElementBits, Cnt))
3602 return false;
3603 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3604}
3605
3606/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3607/// operand of a vector shift right operation. For a shift opcode, the value
3608/// is positive, but for an intrinsic the value count must be negative. The
3609/// absolute value must be in the range:
3610/// 1 <= |Value| <= ElementBits for a right shift; or
3611/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003612static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003613 int64_t &Cnt) {
3614 assert(VT.isVector() && "vector shift count is not a vector type");
3615 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3616 if (! getVShiftImm(Op, ElementBits, Cnt))
3617 return false;
3618 if (isIntrinsic)
3619 Cnt = -Cnt;
3620 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3621}
3622
3623/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3624static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3625 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3626 switch (IntNo) {
3627 default:
3628 // Don't do anything for most intrinsics.
3629 break;
3630
3631 // Vector shifts: check for immediate versions and lower them.
3632 // Note: This is done during DAG combining instead of DAG legalizing because
3633 // the build_vectors for 64-bit vector element shift counts are generally
3634 // not legal, and it is hard to see their values after they get legalized to
3635 // loads from a constant pool.
3636 case Intrinsic::arm_neon_vshifts:
3637 case Intrinsic::arm_neon_vshiftu:
3638 case Intrinsic::arm_neon_vshiftls:
3639 case Intrinsic::arm_neon_vshiftlu:
3640 case Intrinsic::arm_neon_vshiftn:
3641 case Intrinsic::arm_neon_vrshifts:
3642 case Intrinsic::arm_neon_vrshiftu:
3643 case Intrinsic::arm_neon_vrshiftn:
3644 case Intrinsic::arm_neon_vqshifts:
3645 case Intrinsic::arm_neon_vqshiftu:
3646 case Intrinsic::arm_neon_vqshiftsu:
3647 case Intrinsic::arm_neon_vqshiftns:
3648 case Intrinsic::arm_neon_vqshiftnu:
3649 case Intrinsic::arm_neon_vqshiftnsu:
3650 case Intrinsic::arm_neon_vqrshiftns:
3651 case Intrinsic::arm_neon_vqrshiftnu:
3652 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003653 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003654 int64_t Cnt;
3655 unsigned VShiftOpc = 0;
3656
3657 switch (IntNo) {
3658 case Intrinsic::arm_neon_vshifts:
3659 case Intrinsic::arm_neon_vshiftu:
3660 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3661 VShiftOpc = ARMISD::VSHL;
3662 break;
3663 }
3664 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3665 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3666 ARMISD::VSHRs : ARMISD::VSHRu);
3667 break;
3668 }
3669 return SDValue();
3670
3671 case Intrinsic::arm_neon_vshiftls:
3672 case Intrinsic::arm_neon_vshiftlu:
3673 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3674 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003675 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003676
3677 case Intrinsic::arm_neon_vrshifts:
3678 case Intrinsic::arm_neon_vrshiftu:
3679 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3680 break;
3681 return SDValue();
3682
3683 case Intrinsic::arm_neon_vqshifts:
3684 case Intrinsic::arm_neon_vqshiftu:
3685 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3686 break;
3687 return SDValue();
3688
3689 case Intrinsic::arm_neon_vqshiftsu:
3690 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3691 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003692 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003693
3694 case Intrinsic::arm_neon_vshiftn:
3695 case Intrinsic::arm_neon_vrshiftn:
3696 case Intrinsic::arm_neon_vqshiftns:
3697 case Intrinsic::arm_neon_vqshiftnu:
3698 case Intrinsic::arm_neon_vqshiftnsu:
3699 case Intrinsic::arm_neon_vqrshiftns:
3700 case Intrinsic::arm_neon_vqrshiftnu:
3701 case Intrinsic::arm_neon_vqrshiftnsu:
3702 // Narrowing shifts require an immediate right shift.
3703 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3704 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003705 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003706
3707 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003708 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003709 }
3710
3711 switch (IntNo) {
3712 case Intrinsic::arm_neon_vshifts:
3713 case Intrinsic::arm_neon_vshiftu:
3714 // Opcode already set above.
3715 break;
3716 case Intrinsic::arm_neon_vshiftls:
3717 case Intrinsic::arm_neon_vshiftlu:
3718 if (Cnt == VT.getVectorElementType().getSizeInBits())
3719 VShiftOpc = ARMISD::VSHLLi;
3720 else
3721 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3722 ARMISD::VSHLLs : ARMISD::VSHLLu);
3723 break;
3724 case Intrinsic::arm_neon_vshiftn:
3725 VShiftOpc = ARMISD::VSHRN; break;
3726 case Intrinsic::arm_neon_vrshifts:
3727 VShiftOpc = ARMISD::VRSHRs; break;
3728 case Intrinsic::arm_neon_vrshiftu:
3729 VShiftOpc = ARMISD::VRSHRu; break;
3730 case Intrinsic::arm_neon_vrshiftn:
3731 VShiftOpc = ARMISD::VRSHRN; break;
3732 case Intrinsic::arm_neon_vqshifts:
3733 VShiftOpc = ARMISD::VQSHLs; break;
3734 case Intrinsic::arm_neon_vqshiftu:
3735 VShiftOpc = ARMISD::VQSHLu; break;
3736 case Intrinsic::arm_neon_vqshiftsu:
3737 VShiftOpc = ARMISD::VQSHLsu; break;
3738 case Intrinsic::arm_neon_vqshiftns:
3739 VShiftOpc = ARMISD::VQSHRNs; break;
3740 case Intrinsic::arm_neon_vqshiftnu:
3741 VShiftOpc = ARMISD::VQSHRNu; break;
3742 case Intrinsic::arm_neon_vqshiftnsu:
3743 VShiftOpc = ARMISD::VQSHRNsu; break;
3744 case Intrinsic::arm_neon_vqrshiftns:
3745 VShiftOpc = ARMISD::VQRSHRNs; break;
3746 case Intrinsic::arm_neon_vqrshiftnu:
3747 VShiftOpc = ARMISD::VQRSHRNu; break;
3748 case Intrinsic::arm_neon_vqrshiftnsu:
3749 VShiftOpc = ARMISD::VQRSHRNsu; break;
3750 }
3751
3752 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003753 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003754 }
3755
3756 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003757 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003758 int64_t Cnt;
3759 unsigned VShiftOpc = 0;
3760
3761 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3762 VShiftOpc = ARMISD::VSLI;
3763 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3764 VShiftOpc = ARMISD::VSRI;
3765 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003766 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003767 }
3768
3769 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3770 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003771 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003772 }
3773
3774 case Intrinsic::arm_neon_vqrshifts:
3775 case Intrinsic::arm_neon_vqrshiftu:
3776 // No immediate versions of these to check for.
3777 break;
3778 }
3779
3780 return SDValue();
3781}
3782
3783/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3784/// lowers them. As with the vector shift intrinsics, this is done during DAG
3785/// combining instead of DAG legalizing because the build_vectors for 64-bit
3786/// vector element shift counts are generally not legal, and it is hard to see
3787/// their values after they get legalized to loads from a constant pool.
3788static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3789 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003790 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003791
3792 // Nothing to be done for scalar shifts.
3793 if (! VT.isVector())
3794 return SDValue();
3795
3796 assert(ST->hasNEON() && "unexpected vector shift");
3797 int64_t Cnt;
3798
3799 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003800 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003801
3802 case ISD::SHL:
3803 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3804 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003805 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003806 break;
3807
3808 case ISD::SRA:
3809 case ISD::SRL:
3810 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3811 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3812 ARMISD::VSHRs : ARMISD::VSHRu);
3813 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003814 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003815 }
3816 }
3817 return SDValue();
3818}
3819
3820/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3821/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3822static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3823 const ARMSubtarget *ST) {
3824 SDValue N0 = N->getOperand(0);
3825
3826 // Check for sign- and zero-extensions of vector extract operations of 8-
3827 // and 16-bit vector elements. NEON supports these directly. They are
3828 // handled during DAG combining because type legalization will promote them
3829 // to 32-bit types and it is messy to recognize the operations after that.
3830 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3831 SDValue Vec = N0.getOperand(0);
3832 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003833 EVT VT = N->getValueType(0);
3834 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003835 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3836
Owen Anderson825b72b2009-08-11 20:47:22 +00003837 if (VT == MVT::i32 &&
3838 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003839 TLI.isTypeLegal(Vec.getValueType())) {
3840
3841 unsigned Opc = 0;
3842 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003843 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003844 case ISD::SIGN_EXTEND:
3845 Opc = ARMISD::VGETLANEs;
3846 break;
3847 case ISD::ZERO_EXTEND:
3848 case ISD::ANY_EXTEND:
3849 Opc = ARMISD::VGETLANEu;
3850 break;
3851 }
3852 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3853 }
3854 }
3855
3856 return SDValue();
3857}
3858
Dan Gohman475871a2008-07-27 21:46:04 +00003859SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003860 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003861 switch (N->getOpcode()) {
3862 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00003863 case ISD::ADD: return PerformADDCombine(N, DCI);
3864 case ISD::SUB: return PerformSUBCombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00003865 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson5bafff32009-06-22 23:27:02 +00003866 case ISD::INTRINSIC_WO_CHAIN:
3867 return PerformIntrinsicCombine(N, DCI.DAG);
3868 case ISD::SHL:
3869 case ISD::SRA:
3870 case ISD::SRL:
3871 return PerformShiftCombine(N, DCI.DAG, Subtarget);
3872 case ISD::SIGN_EXTEND:
3873 case ISD::ZERO_EXTEND:
3874 case ISD::ANY_EXTEND:
3875 return PerformExtendCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003876 }
Dan Gohman475871a2008-07-27 21:46:04 +00003877 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003878}
3879
Bill Wendlingaf566342009-08-15 21:21:19 +00003880bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
3881 if (!Subtarget->hasV6Ops())
3882 // Pre-v6 does not support unaligned mem access.
3883 return false;
Anton Korobeynikov90cfc132010-01-30 14:08:12 +00003884 else {
3885 // v6+ may or may not support unaligned mem access depending on the system
3886 // configuration.
3887 // FIXME: This is pretty conservative. Should we provide cmdline option to
3888 // control the behaviour?
Bill Wendlingaf566342009-08-15 21:21:19 +00003889 if (!Subtarget->isTargetDarwin())
3890 return false;
3891 }
3892
3893 switch (VT.getSimpleVT().SimpleTy) {
3894 default:
3895 return false;
3896 case MVT::i8:
3897 case MVT::i16:
3898 case MVT::i32:
3899 return true;
3900 // FIXME: VLD1 etc with standard alignment is legal.
3901 }
3902}
3903
Evan Chenge6c835f2009-08-14 20:09:37 +00003904static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
3905 if (V < 0)
3906 return false;
3907
3908 unsigned Scale = 1;
3909 switch (VT.getSimpleVT().SimpleTy) {
3910 default: return false;
3911 case MVT::i1:
3912 case MVT::i8:
3913 // Scale == 1;
3914 break;
3915 case MVT::i16:
3916 // Scale == 2;
3917 Scale = 2;
3918 break;
3919 case MVT::i32:
3920 // Scale == 4;
3921 Scale = 4;
3922 break;
3923 }
3924
3925 if ((V & (Scale - 1)) != 0)
3926 return false;
3927 V /= Scale;
3928 return V == (V & ((1LL << 5) - 1));
3929}
3930
3931static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
3932 const ARMSubtarget *Subtarget) {
3933 bool isNeg = false;
3934 if (V < 0) {
3935 isNeg = true;
3936 V = - V;
3937 }
3938
3939 switch (VT.getSimpleVT().SimpleTy) {
3940 default: return false;
3941 case MVT::i1:
3942 case MVT::i8:
3943 case MVT::i16:
3944 case MVT::i32:
3945 // + imm12 or - imm8
3946 if (isNeg)
3947 return V == (V & ((1LL << 8) - 1));
3948 return V == (V & ((1LL << 12) - 1));
3949 case MVT::f32:
3950 case MVT::f64:
3951 // Same as ARM mode. FIXME: NEON?
3952 if (!Subtarget->hasVFP2())
3953 return false;
3954 if ((V & 3) != 0)
3955 return false;
3956 V >>= 2;
3957 return V == (V & ((1LL << 8) - 1));
3958 }
3959}
3960
Evan Chengb01fad62007-03-12 23:30:29 +00003961/// isLegalAddressImmediate - Return true if the integer value can be used
3962/// as the offset of the target addressing mode for load / store of the
3963/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00003964static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003965 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00003966 if (V == 0)
3967 return true;
3968
Evan Cheng65011532009-03-09 19:15:00 +00003969 if (!VT.isSimple())
3970 return false;
3971
Evan Chenge6c835f2009-08-14 20:09:37 +00003972 if (Subtarget->isThumb1Only())
3973 return isLegalT1AddressImmediate(V, VT);
3974 else if (Subtarget->isThumb2())
3975 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00003976
Evan Chenge6c835f2009-08-14 20:09:37 +00003977 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00003978 if (V < 0)
3979 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00003980 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00003981 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003982 case MVT::i1:
3983 case MVT::i8:
3984 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00003985 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003986 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003987 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00003988 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003989 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003990 case MVT::f32:
3991 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00003992 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00003993 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00003994 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00003995 return false;
3996 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003997 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00003998 }
Evan Chenga8e29892007-01-19 07:51:42 +00003999}
4000
Evan Chenge6c835f2009-08-14 20:09:37 +00004001bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4002 EVT VT) const {
4003 int Scale = AM.Scale;
4004 if (Scale < 0)
4005 return false;
4006
4007 switch (VT.getSimpleVT().SimpleTy) {
4008 default: return false;
4009 case MVT::i1:
4010 case MVT::i8:
4011 case MVT::i16:
4012 case MVT::i32:
4013 if (Scale == 1)
4014 return true;
4015 // r + r << imm
4016 Scale = Scale & ~1;
4017 return Scale == 2 || Scale == 4 || Scale == 8;
4018 case MVT::i64:
4019 // r + r
4020 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4021 return true;
4022 return false;
4023 case MVT::isVoid:
4024 // Note, we allow "void" uses (basically, uses that aren't loads or
4025 // stores), because arm allows folding a scale into many arithmetic
4026 // operations. This should be made more precise and revisited later.
4027
4028 // Allow r << imm, but the imm has to be a multiple of two.
4029 if (Scale & 1) return false;
4030 return isPowerOf2_32(Scale);
4031 }
4032}
4033
Chris Lattner37caf8c2007-04-09 23:33:39 +00004034/// isLegalAddressingMode - Return true if the addressing mode represented
4035/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004036bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004037 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004038 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004039 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004040 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004041
Chris Lattner37caf8c2007-04-09 23:33:39 +00004042 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004043 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004044 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004045
Chris Lattner37caf8c2007-04-09 23:33:39 +00004046 switch (AM.Scale) {
4047 case 0: // no scale reg, must be "r+i" or "r", or "i".
4048 break;
4049 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004050 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004051 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004052 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004053 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004054 // ARM doesn't support any R+R*scale+imm addr modes.
4055 if (AM.BaseOffs)
4056 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004057
Bob Wilson2c7dab12009-04-08 17:55:28 +00004058 if (!VT.isSimple())
4059 return false;
4060
Evan Chenge6c835f2009-08-14 20:09:37 +00004061 if (Subtarget->isThumb2())
4062 return isLegalT2ScaledAddressingMode(AM, VT);
4063
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004064 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004065 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004066 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004067 case MVT::i1:
4068 case MVT::i8:
4069 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004070 if (Scale < 0) Scale = -Scale;
4071 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004072 return true;
4073 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004074 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004075 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004076 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004077 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004078 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004079 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004080 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004081
Owen Anderson825b72b2009-08-11 20:47:22 +00004082 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004083 // Note, we allow "void" uses (basically, uses that aren't loads or
4084 // stores), because arm allows folding a scale into many arithmetic
4085 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004086
Chris Lattner37caf8c2007-04-09 23:33:39 +00004087 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004088 if (Scale & 1) return false;
4089 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004090 }
4091 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004092 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004093 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004094}
4095
Evan Cheng77e47512009-11-11 19:05:52 +00004096/// isLegalICmpImmediate - Return true if the specified immediate is legal
4097/// icmp immediate, that is the target has icmp instructions which can compare
4098/// a register against the immediate without having to materialize the
4099/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004100bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004101 if (!Subtarget->isThumb())
4102 return ARM_AM::getSOImmVal(Imm) != -1;
4103 if (Subtarget->isThumb2())
4104 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004105 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004106}
4107
Owen Andersone50ed302009-08-10 22:56:29 +00004108static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004109 bool isSEXTLoad, SDValue &Base,
4110 SDValue &Offset, bool &isInc,
4111 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004112 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4113 return false;
4114
Owen Anderson825b72b2009-08-11 20:47:22 +00004115 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004116 // AddressingMode 3
4117 Base = Ptr->getOperand(0);
4118 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004119 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004120 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004121 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004122 isInc = false;
4123 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4124 return true;
4125 }
4126 }
4127 isInc = (Ptr->getOpcode() == ISD::ADD);
4128 Offset = Ptr->getOperand(1);
4129 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004130 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004131 // AddressingMode 2
4132 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004133 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004134 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004135 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004136 isInc = false;
4137 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4138 Base = Ptr->getOperand(0);
4139 return true;
4140 }
4141 }
4142
4143 if (Ptr->getOpcode() == ISD::ADD) {
4144 isInc = true;
4145 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4146 if (ShOpcVal != ARM_AM::no_shift) {
4147 Base = Ptr->getOperand(1);
4148 Offset = Ptr->getOperand(0);
4149 } else {
4150 Base = Ptr->getOperand(0);
4151 Offset = Ptr->getOperand(1);
4152 }
4153 return true;
4154 }
4155
4156 isInc = (Ptr->getOpcode() == ISD::ADD);
4157 Base = Ptr->getOperand(0);
4158 Offset = Ptr->getOperand(1);
4159 return true;
4160 }
4161
Jim Grosbache5165492009-11-09 00:11:35 +00004162 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004163 return false;
4164}
4165
Owen Andersone50ed302009-08-10 22:56:29 +00004166static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004167 bool isSEXTLoad, SDValue &Base,
4168 SDValue &Offset, bool &isInc,
4169 SelectionDAG &DAG) {
4170 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4171 return false;
4172
4173 Base = Ptr->getOperand(0);
4174 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4175 int RHSC = (int)RHS->getZExtValue();
4176 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4177 assert(Ptr->getOpcode() == ISD::ADD);
4178 isInc = false;
4179 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4180 return true;
4181 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4182 isInc = Ptr->getOpcode() == ISD::ADD;
4183 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4184 return true;
4185 }
4186 }
4187
4188 return false;
4189}
4190
Evan Chenga8e29892007-01-19 07:51:42 +00004191/// getPreIndexedAddressParts - returns true by value, base pointer and
4192/// offset pointer and addressing mode by reference if the node's address
4193/// can be legally represented as pre-indexed load / store address.
4194bool
Dan Gohman475871a2008-07-27 21:46:04 +00004195ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4196 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004197 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004198 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004199 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004200 return false;
4201
Owen Andersone50ed302009-08-10 22:56:29 +00004202 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004203 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004204 bool isSEXTLoad = false;
4205 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4206 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004207 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004208 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4209 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4210 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004211 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004212 } else
4213 return false;
4214
4215 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004216 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004217 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004218 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4219 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004220 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004221 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004222 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004223 if (!isLegal)
4224 return false;
4225
4226 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4227 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004228}
4229
4230/// getPostIndexedAddressParts - returns true by value, base pointer and
4231/// offset pointer and addressing mode by reference if this node can be
4232/// combined with a load / store to form a post-indexed load / store.
4233bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004234 SDValue &Base,
4235 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004236 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004237 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004238 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004239 return false;
4240
Owen Andersone50ed302009-08-10 22:56:29 +00004241 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004242 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004243 bool isSEXTLoad = false;
4244 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004245 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004246 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4247 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004248 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004249 } else
4250 return false;
4251
4252 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004253 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004254 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004255 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004256 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004257 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004258 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4259 isInc, DAG);
4260 if (!isLegal)
4261 return false;
4262
4263 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4264 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004265}
4266
Dan Gohman475871a2008-07-27 21:46:04 +00004267void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004268 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004269 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004270 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004271 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004272 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004273 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004274 switch (Op.getOpcode()) {
4275 default: break;
4276 case ARMISD::CMOV: {
4277 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004278 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004279 if (KnownZero == 0 && KnownOne == 0) return;
4280
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004281 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004282 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4283 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004284 KnownZero &= KnownZeroRHS;
4285 KnownOne &= KnownOneRHS;
4286 return;
4287 }
4288 }
4289}
4290
4291//===----------------------------------------------------------------------===//
4292// ARM Inline Assembly Support
4293//===----------------------------------------------------------------------===//
4294
4295/// getConstraintType - Given a constraint letter, return the type of
4296/// constraint it is for this target.
4297ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004298ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4299 if (Constraint.size() == 1) {
4300 switch (Constraint[0]) {
4301 default: break;
4302 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004303 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004304 }
Evan Chenga8e29892007-01-19 07:51:42 +00004305 }
Chris Lattner4234f572007-03-25 02:14:49 +00004306 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004307}
4308
Bob Wilson2dc4f542009-03-20 22:42:55 +00004309std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004310ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004311 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004312 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004313 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00004314 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004315 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004316 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004317 return std::make_pair(0U, ARM::tGPRRegisterClass);
4318 else
4319 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004320 case 'r':
4321 return std::make_pair(0U, ARM::GPRRegisterClass);
4322 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004323 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004324 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004325 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004326 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00004327 if (VT.getSizeInBits() == 128)
4328 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004329 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004330 }
4331 }
4332 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4333}
4334
4335std::vector<unsigned> ARMTargetLowering::
4336getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004337 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004338 if (Constraint.size() != 1)
4339 return std::vector<unsigned>();
4340
4341 switch (Constraint[0]) { // GCC ARM Constraint Letters
4342 default: break;
4343 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004344 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4345 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4346 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004347 case 'r':
4348 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4349 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4350 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
4351 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004352 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004353 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004354 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
4355 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
4356 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
4357 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
4358 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
4359 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
4360 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
4361 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00004362 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004363 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
4364 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
4365 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
4366 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00004367 if (VT.getSizeInBits() == 128)
4368 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
4369 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004370 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004371 }
4372
4373 return std::vector<unsigned>();
4374}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004375
4376/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4377/// vector. If it is invalid, don't add anything to Ops.
4378void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
4379 char Constraint,
4380 bool hasMemory,
4381 std::vector<SDValue>&Ops,
4382 SelectionDAG &DAG) const {
4383 SDValue Result(0, 0);
4384
4385 switch (Constraint) {
4386 default: break;
4387 case 'I': case 'J': case 'K': case 'L':
4388 case 'M': case 'N': case 'O':
4389 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
4390 if (!C)
4391 return;
4392
4393 int64_t CVal64 = C->getSExtValue();
4394 int CVal = (int) CVal64;
4395 // None of these constraints allow values larger than 32 bits. Check
4396 // that the value fits in an int.
4397 if (CVal != CVal64)
4398 return;
4399
4400 switch (Constraint) {
4401 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004402 if (Subtarget->isThumb1Only()) {
4403 // This must be a constant between 0 and 255, for ADD
4404 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004405 if (CVal >= 0 && CVal <= 255)
4406 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004407 } else if (Subtarget->isThumb2()) {
4408 // A constant that can be used as an immediate value in a
4409 // data-processing instruction.
4410 if (ARM_AM::getT2SOImmVal(CVal) != -1)
4411 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004412 } else {
4413 // A constant that can be used as an immediate value in a
4414 // data-processing instruction.
4415 if (ARM_AM::getSOImmVal(CVal) != -1)
4416 break;
4417 }
4418 return;
4419
4420 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004421 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004422 // This must be a constant between -255 and -1, for negated ADD
4423 // immediates. This can be used in GCC with an "n" modifier that
4424 // prints the negated value, for use with SUB instructions. It is
4425 // not useful otherwise but is implemented for compatibility.
4426 if (CVal >= -255 && CVal <= -1)
4427 break;
4428 } else {
4429 // This must be a constant between -4095 and 4095. It is not clear
4430 // what this constraint is intended for. Implemented for
4431 // compatibility with GCC.
4432 if (CVal >= -4095 && CVal <= 4095)
4433 break;
4434 }
4435 return;
4436
4437 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004438 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004439 // A 32-bit value where only one byte has a nonzero value. Exclude
4440 // zero to match GCC. This constraint is used by GCC internally for
4441 // constants that can be loaded with a move/shift combination.
4442 // It is not useful otherwise but is implemented for compatibility.
4443 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
4444 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004445 } else if (Subtarget->isThumb2()) {
4446 // A constant whose bitwise inverse can be used as an immediate
4447 // value in a data-processing instruction. This can be used in GCC
4448 // with a "B" modifier that prints the inverted value, for use with
4449 // BIC and MVN instructions. It is not useful otherwise but is
4450 // implemented for compatibility.
4451 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
4452 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004453 } else {
4454 // A constant whose bitwise inverse can be used as an immediate
4455 // value in a data-processing instruction. This can be used in GCC
4456 // with a "B" modifier that prints the inverted value, for use with
4457 // BIC and MVN instructions. It is not useful otherwise but is
4458 // implemented for compatibility.
4459 if (ARM_AM::getSOImmVal(~CVal) != -1)
4460 break;
4461 }
4462 return;
4463
4464 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004465 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004466 // This must be a constant between -7 and 7,
4467 // for 3-operand ADD/SUB immediate instructions.
4468 if (CVal >= -7 && CVal < 7)
4469 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004470 } else if (Subtarget->isThumb2()) {
4471 // A constant whose negation can be used as an immediate value in a
4472 // data-processing instruction. This can be used in GCC with an "n"
4473 // modifier that prints the negated value, for use with SUB
4474 // instructions. It is not useful otherwise but is implemented for
4475 // compatibility.
4476 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
4477 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004478 } else {
4479 // A constant whose negation can be used as an immediate value in a
4480 // data-processing instruction. This can be used in GCC with an "n"
4481 // modifier that prints the negated value, for use with SUB
4482 // instructions. It is not useful otherwise but is implemented for
4483 // compatibility.
4484 if (ARM_AM::getSOImmVal(-CVal) != -1)
4485 break;
4486 }
4487 return;
4488
4489 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004490 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004491 // This must be a multiple of 4 between 0 and 1020, for
4492 // ADD sp + immediate.
4493 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
4494 break;
4495 } else {
4496 // A power of two or a constant between 0 and 32. This is used in
4497 // GCC for the shift amount on shifted register operands, but it is
4498 // useful in general for any shift amounts.
4499 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
4500 break;
4501 }
4502 return;
4503
4504 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004505 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004506 // This must be a constant between 0 and 31, for shift amounts.
4507 if (CVal >= 0 && CVal <= 31)
4508 break;
4509 }
4510 return;
4511
4512 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004513 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004514 // This must be a multiple of 4 between -508 and 508, for
4515 // ADD/SUB sp = sp + immediate.
4516 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
4517 break;
4518 }
4519 return;
4520 }
4521 Result = DAG.getTargetConstant(CVal, Op.getValueType());
4522 break;
4523 }
4524
4525 if (Result.getNode()) {
4526 Ops.push_back(Result);
4527 return;
4528 }
4529 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
4530 Ops, DAG);
4531}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00004532
4533bool
4534ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4535 // The ARM target isn't yet aware of offsets.
4536 return false;
4537}
Evan Cheng39382422009-10-28 01:44:26 +00004538
4539int ARM::getVFPf32Imm(const APFloat &FPImm) {
4540 APInt Imm = FPImm.bitcastToAPInt();
4541 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
4542 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
4543 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
4544
4545 // We can handle 4 bits of mantissa.
4546 // mantissa = (16+UInt(e:f:g:h))/16.
4547 if (Mantissa & 0x7ffff)
4548 return -1;
4549 Mantissa >>= 19;
4550 if ((Mantissa & 0xf) != Mantissa)
4551 return -1;
4552
4553 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4554 if (Exp < -3 || Exp > 4)
4555 return -1;
4556 Exp = ((Exp+3) & 0x7) ^ 4;
4557
4558 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4559}
4560
4561int ARM::getVFPf64Imm(const APFloat &FPImm) {
4562 APInt Imm = FPImm.bitcastToAPInt();
4563 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
4564 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
4565 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
4566
4567 // We can handle 4 bits of mantissa.
4568 // mantissa = (16+UInt(e:f:g:h))/16.
4569 if (Mantissa & 0xffffffffffffLL)
4570 return -1;
4571 Mantissa >>= 48;
4572 if ((Mantissa & 0xf) != Mantissa)
4573 return -1;
4574
4575 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4576 if (Exp < -3 || Exp > 4)
4577 return -1;
4578 Exp = ((Exp+3) & 0x7) ^ 4;
4579
4580 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4581}
4582
4583/// isFPImmLegal - Returns true if the target can instruction select the
4584/// specified FP immediate natively. If false, the legalizer will
4585/// materialize the FP immediate as a load from a constant pool.
4586bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
4587 if (!Subtarget->hasVFP3())
4588 return false;
4589 if (VT == MVT::f32)
4590 return ARM::getVFPf32Imm(Imm) != -1;
4591 if (VT == MVT::f64)
4592 return ARM::getVFPf64Imm(Imm) != -1;
4593 return false;
4594}