blob: 58e3df5907ea4d047152855d0841826041c0f085 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Evan Chenga8e29892007-01-19 07:51:42 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisInt<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
37def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
38
39def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
40 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
41
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000042def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbachf9570122009-05-14 00:46:35 +000043def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 1, [SDTCisInt<0>, SDTCisPtrTy<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000044
Evan Chenga8e29892007-01-19 07:51:42 +000045// Node definitions.
46def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000047def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
48
Bill Wendlingc69107c2007-11-13 09:19:02 +000049def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Bill Wendling6ef781f2008-02-27 06:33:05 +000050 [SDNPHasChain, SDNPOutFlag]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000051def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Bill Wendling6ef781f2008-02-27 06:33:05 +000052 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000053
54def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
55 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Cheng277f0742007-06-19 21:05:09 +000056def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
57 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
Evan Chenga8e29892007-01-19 07:51:42 +000058def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
59 [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>;
60
Chris Lattner48be23c2008-01-15 22:02:54 +000061def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Evan Chenga8e29892007-01-19 07:51:42 +000062 [SDNPHasChain, SDNPOptInFlag]>;
63
64def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
65 [SDNPInFlag]>;
66def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
67 [SDNPInFlag]>;
68
69def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
70 [SDNPHasChain, SDNPInFlag, SDNPOutFlag]>;
71
72def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
73 [SDNPHasChain]>;
74
75def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
76 [SDNPOutFlag]>;
77
Lauro Ramos Venancio99966632007-04-02 01:30:03 +000078def ARMcmpNZ : SDNode<"ARMISD::CMPNZ", SDT_ARMCmp,
79 [SDNPOutFlag]>;
80
Evan Chenga8e29892007-01-19 07:51:42 +000081def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
82
83def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
84def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutFlag]>;
85def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInFlag ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000086
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000087def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbachf9570122009-05-14 00:46:35 +000088def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP", SDT_ARMEH_SJLJ_Setjmp>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000089
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000090//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000091// ARM Instruction Predicate Definitions.
92//
Anton Korobeynikovbb629622009-06-15 21:46:20 +000093def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
94def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">;
95def HasV6 : Predicate<"Subtarget->hasV6Ops()">;
96def IsThumb : Predicate<"Subtarget->isThumb()">;
97def HasThumb2 : Predicate<"Subtarget->hasThumb2()">;
98def IsARM : Predicate<"!Subtarget->isThumb()">;
Bob Wilson54fc1242009-06-22 21:01:46 +000099def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
100def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000101
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000102//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000103// ARM Flag Definitions.
104
105class RegConstraint<string C> {
106 string Constraints = C;
107}
108
109//===----------------------------------------------------------------------===//
110// ARM specific transformation functions and pattern fragments.
111//
112
113// so_imm_XFORM - Return a so_imm value packed into the format described for
114// so_imm def below.
115def so_imm_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000116 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000117 MVT::i32);
118}]>;
119
120// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
121// so_imm_neg def below.
122def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000123 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(-(int)N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000124 MVT::i32);
125}]>;
126
127// so_imm_not_XFORM - Return a so_imm value packed into the format described for
128// so_imm_not def below.
129def so_imm_not_XFORM : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000130 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(~(int)N->getZExtValue()),
Evan Chenga8e29892007-01-19 07:51:42 +0000131 MVT::i32);
132}]>;
133
134// rot_imm predicate - True if the 32-bit immediate is equal to 8, 16, or 24.
135def rot_imm : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000136 int32_t v = (int32_t)N->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +0000137 return v == 8 || v == 16 || v == 24;
138}]>;
139
140/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
141def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000142 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000143}]>;
144
145/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
146def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000147 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000148}]>;
149
150def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000151 PatLeaf<(imm), [{
152 return ARM_AM::getSOImmVal(-(int)N->getZExtValue()) != -1;
153 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000154
Evan Chenga2515702007-03-19 07:09:02 +0000155def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000156 PatLeaf<(imm), [{
157 return ARM_AM::getSOImmVal(~(int)N->getZExtValue()) != -1;
158 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000159
160// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
161def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000162 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000163}]>;
164
Evan Cheng37f25d92008-08-28 23:39:26 +0000165class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
166class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000167
168//===----------------------------------------------------------------------===//
169// Operand Definitions.
170//
171
172// Branch target.
173def brtarget : Operand<OtherVT>;
174
Evan Chenga8e29892007-01-19 07:51:42 +0000175// A list of registers separated by comma. Used by load/store multiple.
176def reglist : Operand<i32> {
177 let PrintMethod = "printRegisterList";
178}
179
180// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
181def cpinst_operand : Operand<i32> {
182 let PrintMethod = "printCPInstOperand";
183}
184
185def jtblock_operand : Operand<i32> {
186 let PrintMethod = "printJTBlockOperand";
187}
188
189// Local PC labels.
190def pclabel : Operand<i32> {
191 let PrintMethod = "printPCLabel";
192}
193
194// shifter_operand operands: so_reg and so_imm.
195def so_reg : Operand<i32>, // reg reg imm
196 ComplexPattern<i32, 3, "SelectShifterOperandReg",
197 [shl,srl,sra,rotr]> {
198 let PrintMethod = "printSORegOperand";
199 let MIOperandInfo = (ops GPR, GPR, i32imm);
200}
201
202// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
203// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
204// represented in the imm field in the same 12-bit form that they are encoded
205// into so_imm instructions: the 8-bit immediate is the least significant bits
206// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
207def so_imm : Operand<i32>,
208 PatLeaf<(imm),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000209 [{ return ARM_AM::getSOImmVal(N->getZExtValue()) != -1; }],
Evan Chenga8e29892007-01-19 07:51:42 +0000210 so_imm_XFORM> {
211 let PrintMethod = "printSOImmOperand";
212}
213
Evan Chengc70d1842007-03-20 08:11:30 +0000214// Break so_imm's up into two pieces. This handles immediates with up to 16
215// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
216// get the first/second pieces.
217def so_imm2part : Operand<i32>,
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 PatLeaf<(imm), [{
219 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
220 }]> {
Evan Chengc70d1842007-03-20 08:11:30 +0000221 let PrintMethod = "printSOImm2PartOperand";
222}
223
224def so_imm2part_1 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000225 unsigned V = ARM_AM::getSOImmTwoPartFirst((unsigned)N->getZExtValue());
Evan Chengc70d1842007-03-20 08:11:30 +0000226 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
227}]>;
228
229def so_imm2part_2 : SDNodeXForm<imm, [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000230 unsigned V = ARM_AM::getSOImmTwoPartSecond((unsigned)N->getZExtValue());
Evan Chengc70d1842007-03-20 08:11:30 +0000231 return CurDAG->getTargetConstant(ARM_AM::getSOImmVal(V), MVT::i32);
232}]>;
233
Evan Chenga8e29892007-01-19 07:51:42 +0000234
235// Define ARM specific addressing modes.
236
237// addrmode2 := reg +/- reg shop imm
238// addrmode2 := reg +/- imm12
239//
240def addrmode2 : Operand<i32>,
241 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
242 let PrintMethod = "printAddrMode2Operand";
243 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
244}
245
246def am2offset : Operand<i32>,
247 ComplexPattern<i32, 2, "SelectAddrMode2Offset", []> {
248 let PrintMethod = "printAddrMode2OffsetOperand";
249 let MIOperandInfo = (ops GPR, i32imm);
250}
251
252// addrmode3 := reg +/- reg
253// addrmode3 := reg +/- imm8
254//
255def addrmode3 : Operand<i32>,
256 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
257 let PrintMethod = "printAddrMode3Operand";
258 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
259}
260
261def am3offset : Operand<i32>,
262 ComplexPattern<i32, 2, "SelectAddrMode3Offset", []> {
263 let PrintMethod = "printAddrMode3OffsetOperand";
264 let MIOperandInfo = (ops GPR, i32imm);
265}
266
267// addrmode4 := reg, <mode|W>
268//
269def addrmode4 : Operand<i32>,
270 ComplexPattern<i32, 2, "", []> {
271 let PrintMethod = "printAddrMode4Operand";
272 let MIOperandInfo = (ops GPR, i32imm);
273}
274
275// addrmode5 := reg +/- imm8*4
276//
277def addrmode5 : Operand<i32>,
278 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
279 let PrintMethod = "printAddrMode5Operand";
280 let MIOperandInfo = (ops GPR, i32imm);
281}
282
283// addrmodepc := pc + reg
284//
285def addrmodepc : Operand<i32>,
286 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
287 let PrintMethod = "printAddrModePCOperand";
288 let MIOperandInfo = (ops GPR, i32imm);
289}
290
Evan Chengc85e8322007-07-05 07:13:32 +0000291// ARM Predicate operand. Default to 14 = always (AL). Second part is CC
292// register whose default is 0 (no register).
293def pred : PredicateOperand<OtherVT, (ops i32imm, CCR),
294 (ops (i32 14), (i32 zero_reg))> {
Evan Cheng42d712b2007-05-08 21:08:43 +0000295 let PrintMethod = "printPredicateOperand";
296}
297
Evan Cheng04c813d2007-07-06 01:00:49 +0000298// Conditional code result for instructions whose 's' bit is set, e.g. subs.
Evan Chengc85e8322007-07-05 07:13:32 +0000299//
Evan Cheng04c813d2007-07-06 01:00:49 +0000300def cc_out : OptionalDefOperand<OtherVT, (ops CCR), (ops (i32 zero_reg))> {
301 let PrintMethod = "printSBitModifierOperand";
Evan Cheng42d712b2007-05-08 21:08:43 +0000302}
303
Evan Chenga8e29892007-01-19 07:51:42 +0000304//===----------------------------------------------------------------------===//
305// ARM Instruction flags. These need to match ARMInstrInfo.h.
306//
307
308// Addressing mode.
309class AddrMode<bits<4> val> {
310 bits<4> Value = val;
311}
312def AddrModeNone : AddrMode<0>;
313def AddrMode1 : AddrMode<1>;
314def AddrMode2 : AddrMode<2>;
315def AddrMode3 : AddrMode<3>;
316def AddrMode4 : AddrMode<4>;
317def AddrMode5 : AddrMode<5>;
Evan Chengedda31c2008-11-05 18:35:52 +0000318def AddrModeT1 : AddrMode<6>;
319def AddrModeT2 : AddrMode<7>;
320def AddrModeT4 : AddrMode<8>;
321def AddrModeTs : AddrMode<9>;
Evan Chenga8e29892007-01-19 07:51:42 +0000322
323// Instruction size.
324class SizeFlagVal<bits<3> val> {
325 bits<3> Value = val;
326}
327def SizeInvalid : SizeFlagVal<0>; // Unset.
328def SizeSpecial : SizeFlagVal<1>; // Pseudo or special.
329def Size8Bytes : SizeFlagVal<2>;
330def Size4Bytes : SizeFlagVal<3>;
331def Size2Bytes : SizeFlagVal<4>;
332
333// Load / store index mode.
334class IndexMode<bits<2> val> {
335 bits<2> Value = val;
336}
337def IndexModeNone : IndexMode<0>;
338def IndexModePre : IndexMode<1>;
339def IndexModePost : IndexMode<2>;
340
341//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000342
Evan Cheng37f25d92008-08-28 23:39:26 +0000343include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000344
345//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000346// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000347//
348
Evan Cheng3924f782008-08-29 07:36:24 +0000349/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000350/// binop that produces a value.
Evan Cheng0ff94f72007-08-07 01:37:15 +0000351multiclass AsI1_bin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengedda31c2008-11-05 18:35:52 +0000352 def ri : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000353 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000354 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000355 def rr : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000356 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000357 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000358 def rs : AsI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000359 opc, " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +0000360 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
361}
362
Evan Cheng13ab0202007-07-10 18:08:01 +0000363/// ASI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Evan Chengc85e8322007-07-05 07:13:32 +0000364/// instruction modifies the CSPR register.
Evan Cheng071a2792007-09-11 19:55:27 +0000365let Defs = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000366multiclass ASI1_bin_s_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengedda31c2008-11-05 18:35:52 +0000367 def ri : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000368 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000369 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000370 def rr : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000371 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000372 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000373 def rs : AI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000374 opc, "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000375 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
376}
Evan Chengc85e8322007-07-05 07:13:32 +0000377}
378
379/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000380/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000381/// a explicit result, only implicitly set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000382let Defs = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000383multiclass AI1_cmp_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengedda31c2008-11-05 18:35:52 +0000384 def ri : AI1<opcod, (outs), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000385 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000386 [(opnode GPR:$a, so_imm:$b)]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000387 def rr : AI1<opcod, (outs), (ins GPR:$a, GPR:$b), DPFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000388 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000389 [(opnode GPR:$a, GPR:$b)]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000390 def rs : AI1<opcod, (outs), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000391 opc, " $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000392 [(opnode GPR:$a, so_reg:$b)]>;
393}
Evan Chenga8e29892007-01-19 07:51:42 +0000394}
395
Evan Chenga8e29892007-01-19 07:51:42 +0000396/// AI_unary_rrot - A unary operation with two forms: one whose operand is a
397/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000398/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
399multiclass AI_unary_rrot<bits<8> opcod, string opc, PatFrag opnode> {
400 def r : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src),
Evan Cheng44bec522007-05-15 01:29:07 +0000401 opc, " $dst, $Src",
Evan Cheng97f48c32008-11-06 22:15:19 +0000402 [(set GPR:$dst, (opnode GPR:$Src))]>,
403 Requires<[IsARM, HasV6]> {
404 let Inst{19-16} = 0b1111;
405 }
406 def r_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$Src, i32imm:$rot),
Evan Cheng44bec522007-05-15 01:29:07 +0000407 opc, " $dst, $Src, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000408 [(set GPR:$dst, (opnode (rotr GPR:$Src, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000409 Requires<[IsARM, HasV6]> {
410 let Inst{19-16} = 0b1111;
411 }
Evan Chenga8e29892007-01-19 07:51:42 +0000412}
413
414/// AI_bin_rrot - A binary operation with two forms: one whose operand is a
415/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000416multiclass AI_bin_rrot<bits<8> opcod, string opc, PatFrag opnode> {
417 def rr : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS),
418 opc, " $dst, $LHS, $RHS",
Evan Chenga8e29892007-01-19 07:51:42 +0000419 [(set GPR:$dst, (opnode GPR:$LHS, GPR:$RHS))]>,
420 Requires<[IsARM, HasV6]>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000421 def rr_rot : AExtI<opcod, (outs GPR:$dst), (ins GPR:$LHS, GPR:$RHS, i32imm:$rot),
422 opc, " $dst, $LHS, $RHS, ror $rot",
Evan Chenga8e29892007-01-19 07:51:42 +0000423 [(set GPR:$dst, (opnode GPR:$LHS,
424 (rotr GPR:$RHS, rot_imm:$rot)))]>,
425 Requires<[IsARM, HasV6]>;
426}
427
Evan Cheng13ab0202007-07-10 18:08:01 +0000428/// AsXI1_bin_c_irs - Same as AsI1_bin_irs but without the predicate operand and
429/// setting carry bit. But it can optionally set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000430let Uses = [CPSR] in {
Evan Cheng0ff94f72007-08-07 01:37:15 +0000431multiclass AsXI1_bin_c_irs<bits<4> opcod, string opc, PatFrag opnode> {
432 def ri : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000433 DPFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000434 [(set GPR:$dst, (opnode GPR:$a, so_imm:$b))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000435 def rr : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, GPR:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000436 DPFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000437 [(set GPR:$dst, (opnode GPR:$a, GPR:$b))]>;
Evan Cheng0ff94f72007-08-07 01:37:15 +0000438 def rs : AXI1<opcod, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000439 DPSoRegFrm, !strconcat(opc, "${s} $dst, $a, $b"),
Evan Cheng071a2792007-09-11 19:55:27 +0000440 [(set GPR:$dst, (opnode GPR:$a, so_reg:$b))]>;
441}
Evan Chengc85e8322007-07-05 07:13:32 +0000442}
443
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000444//===----------------------------------------------------------------------===//
445// Instructions
446//===----------------------------------------------------------------------===//
447
Evan Chenga8e29892007-01-19 07:51:42 +0000448//===----------------------------------------------------------------------===//
449// Miscellaneous Instructions.
450//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000451
Evan Chenga8e29892007-01-19 07:51:42 +0000452/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
453/// the function. The first operand is the ID# for this instruction, the second
454/// is the index into the MachineConstantPool that this is, the third is the
455/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000456let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000457def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000458PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Evan Cheng12c3a532008-11-06 17:48:05 +0000459 i32imm:$size),
Evan Chenga8e29892007-01-19 07:51:42 +0000460 "${instid:label} ${cpidx:cpentry}", []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000461
Evan Cheng071a2792007-09-11 19:55:27 +0000462let Defs = [SP], Uses = [SP] in {
Evan Chenga8e29892007-01-19 07:51:42 +0000463def ADJCALLSTACKUP :
Bill Wendling0f8d9c02007-11-13 00:44:25 +0000464PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p),
465 "@ ADJCALLSTACKUP $amt1",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000466 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000467
Evan Chenga8e29892007-01-19 07:51:42 +0000468def ADJCALLSTACKDOWN :
Evan Cheng64d80e32007-07-19 01:14:50 +0000469PseudoInst<(outs), (ins i32imm:$amt, pred:$p),
Evan Chenga8e29892007-01-19 07:51:42 +0000470 "@ ADJCALLSTACKDOWN $amt",
Chris Lattnere563bbc2008-10-11 22:08:30 +0000471 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000472}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000473
Evan Chenga8e29892007-01-19 07:51:42 +0000474def DWARF_LOC :
Evan Cheng64d80e32007-07-19 01:14:50 +0000475PseudoInst<(outs), (ins i32imm:$line, i32imm:$col, i32imm:$file),
Evan Chenga8e29892007-01-19 07:51:42 +0000476 ".loc $file, $line, $col",
477 [(dwarf_loc (i32 imm:$line), (i32 imm:$col), (i32 imm:$file))]>;
Rafael Espindola4b20fbc2006-10-10 12:56:00 +0000478
Evan Cheng12c3a532008-11-06 17:48:05 +0000479
480// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +0000481let isNotDuplicable = 1 in {
Evan Chengc0729662008-10-31 19:11:09 +0000482def PICADD : AXI1<0b0100, (outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000483 Pseudo, "$cp:\n\tadd$p $dst, pc, $a",
Evan Cheng44bec522007-05-15 01:29:07 +0000484 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +0000485
Evan Cheng325474e2008-01-07 23:56:57 +0000486let AddedComplexity = 10 in {
Dan Gohman15511cf2008-12-03 18:15:48 +0000487let canFoldAsLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000488def PICLDR : AXI2ldw<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000489 Pseudo, "${addr:label}:\n\tldr$p $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000490 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +0000491
Evan Chengd87293c2008-11-06 08:47:38 +0000492def PICLDRH : AXI3ldh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000493 Pseudo, "${addr:label}:\n\tldr${p}h $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000494 [(set GPR:$dst, (zextloadi16 addrmodepc:$addr))]>;
495
Evan Chengd87293c2008-11-06 08:47:38 +0000496def PICLDRB : AXI2ldb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000497 Pseudo, "${addr:label}:\n\tldr${p}b $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000498 [(set GPR:$dst, (zextloadi8 addrmodepc:$addr))]>;
499
Evan Chengd87293c2008-11-06 08:47:38 +0000500def PICLDRSH : AXI3ldsh<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000501 Pseudo, "${addr:label}:\n\tldr${p}sh $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000502 [(set GPR:$dst, (sextloadi16 addrmodepc:$addr))]>;
503
Evan Chengd87293c2008-11-06 08:47:38 +0000504def PICLDRSB : AXI3ldsb<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000505 Pseudo, "${addr:label}:\n\tldr${p}sb $dst, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000506 [(set GPR:$dst, (sextloadi8 addrmodepc:$addr))]>;
507}
Chris Lattner13c63102008-01-06 05:55:01 +0000508let AddedComplexity = 10 in {
Evan Chengd87293c2008-11-06 08:47:38 +0000509def PICSTR : AXI2stw<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000510 Pseudo, "${addr:label}:\n\tstr$p $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000511 [(store GPR:$src, addrmodepc:$addr)]>;
512
Evan Chengd87293c2008-11-06 08:47:38 +0000513def PICSTRH : AXI3sth<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000514 Pseudo, "${addr:label}:\n\tstr${p}h $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000515 [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
516
Evan Chengd87293c2008-11-06 08:47:38 +0000517def PICSTRB : AXI2stb<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000518 Pseudo, "${addr:label}:\n\tstr${p}b $src, $addr",
Dale Johannesen86d40692007-05-21 22:14:33 +0000519 [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
520}
Evan Cheng12c3a532008-11-06 17:48:05 +0000521} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +0000522
Evan Chenga8e29892007-01-19 07:51:42 +0000523//===----------------------------------------------------------------------===//
524// Control Flow Instructions.
525//
Rafael Espindola9e071f02006-10-02 19:30:56 +0000526
Evan Chenga8e29892007-01-19 07:51:42 +0000527let isReturn = 1, isTerminator = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000528 def BX_RET : AI<(outs), (ins), BrMiscFrm, "bx", " lr", [(ARMretflag)]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000529 let Inst{7-4} = 0b0001;
530 let Inst{19-8} = 0b111111111111;
531 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000532}
Rafael Espindola27185192006-09-29 21:20:16 +0000533
Evan Chenga8e29892007-01-19 07:51:42 +0000534// FIXME: remove when we have a way to marking a MI with these properties.
Evan Cheng64d80e32007-07-19 01:14:50 +0000535// FIXME: $dst1 should be a def. But the extra ops must be in the end of the
536// operand list.
Evan Cheng12c3a532008-11-06 17:48:05 +0000537// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng325474e2008-01-07 23:56:57 +0000538let isReturn = 1, isTerminator = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000539 def LDM_RET : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000540 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000541 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Chenga8e29892007-01-19 07:51:42 +0000542 []>;
Rafael Espindolaa2845842006-10-05 16:48:49 +0000543
Bob Wilson54fc1242009-06-22 21:01:46 +0000544// On non-Darwin platforms R9 is callee-saved.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000545let isCall = 1, Itinerary = IIC_Br,
Evan Chenga8e29892007-01-19 07:51:42 +0000546 Defs = [R0, R1, R2, R3, R12, LR,
Evan Chengc85e8322007-07-05 07:13:32 +0000547 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +0000548 def BL : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Chengdcc50a42007-05-18 01:53:54 +0000549 "bl ${func:call}",
Bob Wilson54fc1242009-06-22 21:01:46 +0000550 [(ARMcall tglobaladdr:$func)]>, Requires<[IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000551
Evan Cheng12c3a532008-11-06 17:48:05 +0000552 def BL_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
Evan Cheng3aac7882008-09-01 08:25:56 +0000553 "bl", " ${func:call}",
Bob Wilson54fc1242009-06-22 21:01:46 +0000554 [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsNotDarwin]>;
Evan Cheng277f0742007-06-19 21:05:09 +0000555
Evan Chenga8e29892007-01-19 07:51:42 +0000556 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +0000557 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng64d80e32007-07-19 01:14:50 +0000558 "blx $func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000559 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach26421962008-10-14 20:36:24 +0000560 let Inst{7-4} = 0b0011;
561 let Inst{19-8} = 0b111111111111;
562 let Inst{27-20} = 0b00010010;
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000563 }
564
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000565 let Uses = [LR] in {
566 // ARMv4T
Evan Cheng12c3a532008-11-06 17:48:05 +0000567 def BX : ABXIx2<(outs), (ins GPR:$func, variable_ops),
568 "mov lr, pc\n\tbx $func",
Bob Wilson54fc1242009-06-22 21:01:46 +0000569 [(ARMcall_nolink GPR:$func)]>, Requires<[IsNotDarwin]>;
570 }
571}
572
573// On Darwin R9 is call-clobbered.
574let isCall = 1, Itinerary = IIC_Br,
575 Defs = [R0, R1, R2, R3, R9, R12, LR,
576 D0, D1, D2, D3, D4, D5, D6, D7, CPSR] in {
577 def BLr9 : ABXI<0b1011, (outs), (ins i32imm:$func, variable_ops),
578 "bl ${func:call}",
579 [(ARMcall tglobaladdr:$func)]>, Requires<[IsDarwin]>;
580
581 def BLr9_pred : ABI<0b1011, (outs), (ins i32imm:$func, variable_ops),
582 "bl", " ${func:call}",
583 [(ARMcall_pred tglobaladdr:$func)]>, Requires<[IsDarwin]>;
584
585 // ARMv5T and above
586 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
587 "blx $func",
588 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
589 let Inst{7-4} = 0b0011;
590 let Inst{19-8} = 0b111111111111;
591 let Inst{27-20} = 0b00010010;
592 }
593
594 let Uses = [LR] in {
595 // ARMv4T
596 def BXr9 : ABXIx2<(outs), (ins GPR:$func, variable_ops),
597 "mov lr, pc\n\tbx $func",
598 [(ARMcall_nolink GPR:$func)]>, Requires<[IsDarwin]>;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +0000599 }
Rafael Espindola35574632006-07-18 17:00:30 +0000600}
Rafael Espindoladc124a22006-05-18 21:45:49 +0000601
Evan Cheng8557c2b2009-06-19 01:51:50 +0000602let isBranch = 1, isTerminator = 1, Itinerary = IIC_Br in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000603 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +0000604 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +0000605 let isPredicable = 1 in
Evan Cheng12c3a532008-11-06 17:48:05 +0000606 def B : ABXI<0b1010, (outs), (ins brtarget:$target), "b $target",
Evan Cheng64d80e32007-07-19 01:14:50 +0000607 [(br bb:$target)]>;
Evan Cheng44bec522007-05-15 01:29:07 +0000608
Owen Anderson20ab2902007-11-12 07:39:39 +0000609 let isNotDuplicable = 1, isIndirectBranch = 1 in {
Evan Cheng4df60f52008-11-07 09:06:08 +0000610 def BR_JTr : JTI<(outs), (ins GPR:$target, jtblock_operand:$jt, i32imm:$id),
Evan Cheng64d80e32007-07-19 01:14:50 +0000611 "mov pc, $target \n$jt",
Evan Cheng4df60f52008-11-07 09:06:08 +0000612 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]> {
613 let Inst{20} = 0; // S Bit
614 let Inst{24-21} = 0b1101;
615 let Inst{27-26} = {0,0};
Evan Chengaeafca02007-05-16 07:45:54 +0000616 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000617 def BR_JTm : JTI<(outs),
618 (ins addrmode2:$target, jtblock_operand:$jt, i32imm:$id),
619 "ldr pc, $target \n$jt",
620 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
621 imm:$id)]> {
622 let Inst{20} = 1; // L bit
623 let Inst{21} = 0; // W bit
624 let Inst{22} = 0; // B bit
625 let Inst{24} = 1; // P bit
626 let Inst{27-26} = {0,1};
Evan Chengeaa91b02007-06-19 01:26:51 +0000627 }
Evan Cheng4df60f52008-11-07 09:06:08 +0000628 def BR_JTadd : JTI<(outs),
629 (ins GPR:$target, GPR:$idx, jtblock_operand:$jt, i32imm:$id),
630 "add pc, $target, $idx \n$jt",
631 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
632 imm:$id)]> {
633 let Inst{20} = 0; // S bit
634 let Inst{24-21} = 0b0100;
635 let Inst{27-26} = {0,0};
636 }
637 } // isNotDuplicable = 1, isIndirectBranch = 1
638 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +0000639
Evan Chengc85e8322007-07-05 07:13:32 +0000640 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
641 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +0000642 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng0ff94f72007-08-07 01:37:15 +0000643 "b", " $target",
644 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]>;
Rafael Espindola1ed3af12006-08-01 18:53:10 +0000645}
Rafael Espindola84b19be2006-07-16 01:02:57 +0000646
Evan Chenga8e29892007-01-19 07:51:42 +0000647//===----------------------------------------------------------------------===//
648// Load / store Instructions.
649//
Rafael Espindola82c678b2006-10-16 17:17:22 +0000650
Evan Chenga8e29892007-01-19 07:51:42 +0000651// Load
Dan Gohman15511cf2008-12-03 18:15:48 +0000652let canFoldAsLoad = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000653def LDR : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000654 "ldr", " $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000655 [(set GPR:$dst, (load addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000656
Evan Chengfa775d02007-03-19 07:20:03 +0000657// Special LDR for loads from non-pc-relative constpools.
Dan Gohman15511cf2008-12-03 18:15:48 +0000658let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in
Evan Cheng148cad82008-11-13 07:34:59 +0000659def LDRcp : AI2ldw<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000660 "ldr", " $dst, $addr", []>;
Evan Chengfa775d02007-03-19 07:20:03 +0000661
Evan Chenga8e29892007-01-19 07:51:42 +0000662// Loads with zero extension
Evan Cheng148cad82008-11-13 07:34:59 +0000663def LDRH : AI3ldh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000664 "ldr", "h $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000665 [(set GPR:$dst, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000666
Evan Cheng148cad82008-11-13 07:34:59 +0000667def LDRB : AI2ldb<(outs GPR:$dst), (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000668 "ldr", "b $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000669 [(set GPR:$dst, (zextloadi8 addrmode2:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +0000670
Evan Chenga8e29892007-01-19 07:51:42 +0000671// Loads with sign extension
Evan Cheng148cad82008-11-13 07:34:59 +0000672def LDRSH : AI3ldsh<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000673 "ldr", "sh $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000674 [(set GPR:$dst, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000675
Evan Cheng148cad82008-11-13 07:34:59 +0000676def LDRSB : AI3ldsb<(outs GPR:$dst), (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000677 "ldr", "sb $dst, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000678 [(set GPR:$dst, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000679
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000680let mayLoad = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000681// Load doubleword
Evan Cheng358dec52009-06-15 08:28:29 +0000682def LDRD : AI3ldd<(outs GPR:$dst1, GPR:$dst2), (ins addrmode3:$addr), LdMiscFrm,
683 "ldr", "d $dst1, $addr", []>, Requires<[IsARM, HasV5T]>;
Rafael Espindolac391d162006-10-23 20:34:27 +0000684
Evan Chenga8e29892007-01-19 07:51:42 +0000685// Indexed loads
Evan Chengd87293c2008-11-06 08:47:38 +0000686def LDR_PRE : AI2ldwpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000687 (ins addrmode2:$addr), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000688 "ldr", " $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindoladc124a22006-05-18 21:45:49 +0000689
Evan Chengd87293c2008-11-06 08:47:38 +0000690def LDR_POST : AI2ldwpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000691 (ins GPR:$base, am2offset:$offset), LdFrm,
Evan Cheng0ff94f72007-08-07 01:37:15 +0000692 "ldr", " $dst, [$base], $offset", "$base = $base_wb", []>;
Rafael Espindola450856d2006-12-12 00:37:38 +0000693
Evan Chengd87293c2008-11-06 08:47:38 +0000694def LDRH_PRE : AI3ldhpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000695 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000696 "ldr", "h $dst, $addr!", "$addr.base = $base_wb", []>;
Rafael Espindola4e307642006-09-08 16:59:47 +0000697
Evan Chengd87293c2008-11-06 08:47:38 +0000698def LDRH_POST : AI3ldhpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000699 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000700 "ldr", "h $dst, [$base], $offset", "$base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000701
Evan Chengd87293c2008-11-06 08:47:38 +0000702def LDRB_PRE : AI2ldbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000703 (ins addrmode2:$addr), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000704 "ldr", "b $dst, $addr!", "$addr.base = $base_wb", []>;
Lauro Ramos Venancio301009a2006-12-28 13:11:14 +0000705
Evan Chengd87293c2008-11-06 08:47:38 +0000706def LDRB_POST : AI2ldbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000707 (ins GPR:$base,am2offset:$offset), LdFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000708 "ldr", "b $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000709
Evan Chengd87293c2008-11-06 08:47:38 +0000710def LDRSH_PRE : AI3ldshpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000711 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000712 "ldr", "sh $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000713
Evan Chengd87293c2008-11-06 08:47:38 +0000714def LDRSH_POST: AI3ldshpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000715 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
716 "ldr", "sh $dst, [$base], $offset", "$base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000717
Evan Chengd87293c2008-11-06 08:47:38 +0000718def LDRSB_PRE : AI3ldsbpr<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000719 (ins addrmode3:$addr), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000720 "ldr", "sb $dst, $addr!", "$addr.base = $base_wb", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000721
Evan Chengd87293c2008-11-06 08:47:38 +0000722def LDRSB_POST: AI3ldsbpo<(outs GPR:$dst, GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000723 (ins GPR:$base,am3offset:$offset), LdMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000724 "ldr", "sb $dst, [$base], $offset", "$base = $base_wb", []>;
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000725}
Evan Chenga8e29892007-01-19 07:51:42 +0000726
727// Store
Evan Cheng148cad82008-11-13 07:34:59 +0000728def STR : AI2stw<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000729 "str", " $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000730 [(store GPR:$src, addrmode2:$addr)]>;
731
732// Stores with truncate
Evan Cheng148cad82008-11-13 07:34:59 +0000733def STRH : AI3sth<(outs), (ins GPR:$src, addrmode3:$addr), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000734 "str", "h $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000735 [(truncstorei16 GPR:$src, addrmode3:$addr)]>;
736
Evan Cheng148cad82008-11-13 07:34:59 +0000737def STRB : AI2stb<(outs), (ins GPR:$src, addrmode2:$addr), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000738 "str", "b $src, $addr",
Evan Chenga8e29892007-01-19 07:51:42 +0000739 [(truncstorei8 GPR:$src, addrmode2:$addr)]>;
740
741// Store doubleword
Chris Lattner2e48a702008-01-06 08:36:04 +0000742let mayStore = 1 in
Evan Cheng358dec52009-06-15 08:28:29 +0000743def STRD : AI3std<(outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),StMiscFrm,
744 "str", "d $src1, $addr", []>, Requires<[IsARM, HasV5T]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000745
746// Indexed stores
Evan Chengd87293c2008-11-06 08:47:38 +0000747def STR_PRE : AI2stwpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000748 (ins GPR:$src, GPR:$base, am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000749 "str", " $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000750 [(set GPR:$base_wb,
751 (pre_store GPR:$src, GPR:$base, am2offset:$offset))]>;
752
Evan Chengd87293c2008-11-06 08:47:38 +0000753def STR_POST : AI2stwpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000754 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Cheng44bec522007-05-15 01:29:07 +0000755 "str", " $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000756 [(set GPR:$base_wb,
757 (post_store GPR:$src, GPR:$base, am2offset:$offset))]>;
758
Evan Chengd87293c2008-11-06 08:47:38 +0000759def STRH_PRE : AI3sthpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000760 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000761 "str", "h $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000762 [(set GPR:$base_wb,
763 (pre_truncsti16 GPR:$src, GPR:$base,am3offset:$offset))]>;
764
Evan Chengd87293c2008-11-06 08:47:38 +0000765def STRH_POST: AI3sthpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000766 (ins GPR:$src, GPR:$base,am3offset:$offset), StMiscFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000767 "str", "h $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000768 [(set GPR:$base_wb, (post_truncsti16 GPR:$src,
769 GPR:$base, am3offset:$offset))]>;
770
Evan Chengd87293c2008-11-06 08:47:38 +0000771def STRB_PRE : AI2stbpr<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000772 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000773 "str", "b $src, [$base, $offset]!", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000774 [(set GPR:$base_wb, (pre_truncsti8 GPR:$src,
775 GPR:$base, am2offset:$offset))]>;
776
Evan Chengd87293c2008-11-06 08:47:38 +0000777def STRB_POST: AI2stbpo<(outs GPR:$base_wb),
Evan Cheng148cad82008-11-13 07:34:59 +0000778 (ins GPR:$src, GPR:$base,am2offset:$offset), StFrm,
Evan Chengfd488ed2007-05-29 23:32:06 +0000779 "str", "b $src, [$base], $offset", "$base = $base_wb",
Evan Chenga8e29892007-01-19 07:51:42 +0000780 [(set GPR:$base_wb, (post_truncsti8 GPR:$src,
781 GPR:$base, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000782
783//===----------------------------------------------------------------------===//
784// Load / store multiple Instructions.
785//
786
Evan Cheng64d80e32007-07-19 01:14:50 +0000787// FIXME: $dst1 should be a def.
Chris Lattner9b37aaf2008-01-10 05:12:37 +0000788let mayLoad = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000789def LDM : AXI4ld<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000790 (ins addrmode4:$addr, pred:$p, reglist:$dst1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000791 LdStMulFrm, "ldm${p}${addr:submode} $addr, $dst1",
Evan Cheng44bec522007-05-15 01:29:07 +0000792 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000793
Chris Lattner2e48a702008-01-06 08:36:04 +0000794let mayStore = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +0000795def STM : AXI4st<(outs),
Evan Cheng64d80e32007-07-19 01:14:50 +0000796 (ins addrmode4:$addr, pred:$p, reglist:$src1, variable_ops),
Evan Cheng3c4a4ff2008-11-12 07:18:38 +0000797 LdStMulFrm, "stm${p}${addr:submode} $addr, $src1",
Evan Cheng44bec522007-05-15 01:29:07 +0000798 []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000799
800//===----------------------------------------------------------------------===//
801// Move Instructions.
802//
803
Evan Chengcd799b92009-06-12 20:46:18 +0000804let neverHasSideEffects = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000805def MOVr : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), DPFrm,
806 "mov", " $dst, $src", []>, UnaryDP;
807def MOVs : AsI1<0b1101, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
808 "mov", " $dst, $src", [(set GPR:$dst, so_reg:$src)]>, UnaryDP;
Evan Chenga2515702007-03-19 07:09:02 +0000809
Evan Chengb3379fb2009-02-05 08:42:55 +0000810let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000811def MOVi : AsI1<0b1101, (outs GPR:$dst), (ins so_imm:$src), DPFrm,
812 "mov", " $dst, $src", [(set GPR:$dst, so_imm:$src)]>, UnaryDP;
Evan Cheng13ab0202007-07-10 18:08:01 +0000813
Evan Chenga9562552008-11-14 20:09:11 +0000814def MOVrx : AsI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Cheng64d80e32007-07-19 01:14:50 +0000815 "mov", " $dst, $src, rrx",
Evan Chengedda31c2008-11-05 18:35:52 +0000816 [(set GPR:$dst, (ARMrrx GPR:$src))]>, UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000817
818// These aren't really mov instructions, but we have to define them this way
819// due to flag operands.
820
Evan Cheng071a2792007-09-11 19:55:27 +0000821let Defs = [CPSR] in {
Evan Chenga9562552008-11-14 20:09:11 +0000822def MOVsrl_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000823 "mov", "s $dst, $src, lsr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000824 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP;
Evan Chenga9562552008-11-14 20:09:11 +0000825def MOVsra_flag : AI1<0b1101, (outs GPR:$dst), (ins GPR:$src), Pseudo,
Evan Chengfd488ed2007-05-29 23:32:06 +0000826 "mov", "s $dst, $src, asr #1",
Evan Chengedda31c2008-11-05 18:35:52 +0000827 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP;
Evan Cheng071a2792007-09-11 19:55:27 +0000828}
Evan Chenga8e29892007-01-19 07:51:42 +0000829
Evan Chenga8e29892007-01-19 07:51:42 +0000830//===----------------------------------------------------------------------===//
831// Extend Instructions.
832//
833
834// Sign extenders
835
Evan Cheng97f48c32008-11-06 22:15:19 +0000836defm SXTB : AI_unary_rrot<0b01101010,
837 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
838defm SXTH : AI_unary_rrot<0b01101011,
839 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000840
Evan Cheng97f48c32008-11-06 22:15:19 +0000841defm SXTAB : AI_bin_rrot<0b01101010,
842 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
843defm SXTAH : AI_bin_rrot<0b01101011,
844 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000845
846// TODO: SXT(A){B|H}16
847
848// Zero extenders
849
850let AddedComplexity = 16 in {
Evan Cheng97f48c32008-11-06 22:15:19 +0000851defm UXTB : AI_unary_rrot<0b01101110,
852 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
853defm UXTH : AI_unary_rrot<0b01101111,
854 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
855defm UXTB16 : AI_unary_rrot<0b01101100,
856 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000857
Bob Wilson1c76d0e2009-06-22 22:08:29 +0000858def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +0000859 (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +0000860def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +0000861 (UXTB16r_rot GPR:$Src, 8)>;
862
Evan Cheng97f48c32008-11-06 22:15:19 +0000863defm UXTAB : AI_bin_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +0000864 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng97f48c32008-11-06 22:15:19 +0000865defm UXTAH : AI_bin_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +0000866 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000867}
868
Evan Chenga8e29892007-01-19 07:51:42 +0000869// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
870//defm UXTAB16 : xxx<"uxtab16", 0xff00ff>;
Rafael Espindola817e7fd2006-09-11 19:24:19 +0000871
Evan Chenga8e29892007-01-19 07:51:42 +0000872// TODO: UXT(A){B|H}16
873
874//===----------------------------------------------------------------------===//
875// Arithmetic Instructions.
876//
877
Jim Grosbach26421962008-10-14 20:36:24 +0000878defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000879 BinOpFrag<(add node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000880defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000881 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000882
Evan Chengc85e8322007-07-05 07:13:32 +0000883// ADD and SUB with 's' bit set.
Jim Grosbach26421962008-10-14 20:36:24 +0000884defm ADDS : ASI1_bin_s_irs<0b0100, "add",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000885 BinOpFrag<(addc node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000886defm SUBS : ASI1_bin_s_irs<0b0010, "sub",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000887 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +0000888
Evan Chengc85e8322007-07-05 07:13:32 +0000889// FIXME: Do not allow ADC / SBC to be predicated for now.
Jim Grosbach26421962008-10-14 20:36:24 +0000890defm ADC : AsXI1_bin_c_irs<0b0101, "adc",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000891 BinOpFrag<(adde node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000892defm SBC : AsXI1_bin_c_irs<0b0110, "sbc",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000893 BinOpFrag<(sube node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000894
Evan Chengc85e8322007-07-05 07:13:32 +0000895// These don't define reg/reg forms, because they are handled above.
Evan Chengedda31c2008-11-05 18:35:52 +0000896def RSBri : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000897 "rsb", " $dst, $a, $b",
898 [(set GPR:$dst, (sub so_imm:$b, GPR:$a))]>;
899
Evan Chengedda31c2008-11-05 18:35:52 +0000900def RSBrs : AsI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Cheng13ab0202007-07-10 18:08:01 +0000901 "rsb", " $dst, $a, $b",
902 [(set GPR:$dst, (sub so_reg:$b, GPR:$a))]>;
Evan Chengc85e8322007-07-05 07:13:32 +0000903
904// RSB with 's' bit set.
Evan Cheng071a2792007-09-11 19:55:27 +0000905let Defs = [CPSR] in {
Evan Chengedda31c2008-11-05 18:35:52 +0000906def RSBSri : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_imm:$b), DPFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000907 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000908 [(set GPR:$dst, (subc so_imm:$b, GPR:$a))]>;
Evan Chengedda31c2008-11-05 18:35:52 +0000909def RSBSrs : AI1<0b0011, (outs GPR:$dst), (ins GPR:$a, so_reg:$b), DPSoRegFrm,
Evan Chengc85e8322007-07-05 07:13:32 +0000910 "rsb", "s $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000911 [(set GPR:$dst, (subc so_reg:$b, GPR:$a))]>;
912}
Evan Chengc85e8322007-07-05 07:13:32 +0000913
Evan Cheng13ab0202007-07-10 18:08:01 +0000914// FIXME: Do not allow RSC to be predicated for now. But they can set CPSR.
Evan Cheng071a2792007-09-11 19:55:27 +0000915let Uses = [CPSR] in {
Jim Grosbach26421962008-10-14 20:36:24 +0000916def RSCri : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_imm:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000917 DPFrm, "rsc${s} $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000918 [(set GPR:$dst, (sube so_imm:$b, GPR:$a))]>;
Jim Grosbach26421962008-10-14 20:36:24 +0000919def RSCrs : AXI1<0b0111, (outs GPR:$dst), (ins GPR:$a, so_reg:$b, cc_out:$s),
Evan Chengedda31c2008-11-05 18:35:52 +0000920 DPSoRegFrm, "rsc${s} $dst, $a, $b",
Evan Cheng071a2792007-09-11 19:55:27 +0000921 [(set GPR:$dst, (sube so_reg:$b, GPR:$a))]>;
922}
Evan Cheng2c614c52007-06-06 10:17:05 +0000923
Evan Chenga8e29892007-01-19 07:51:42 +0000924// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
925def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
926 (SUBri GPR:$src, so_imm_neg:$imm)>;
927
928//def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
929// (SUBSri GPR:$src, so_imm_neg:$imm)>;
930//def : ARMPat<(adde GPR:$src, so_imm_neg:$imm),
931// (SBCri GPR:$src, so_imm_neg:$imm)>;
932
933// Note: These are implemented in C++ code, because they have to generate
934// ADD/SUBrs instructions, which use a complex pattern that a xform function
935// cannot produce.
936// (mul X, 2^n+1) -> (add (X << n), X)
937// (mul X, 2^n-1) -> (rsb X, (X << n))
938
939
940//===----------------------------------------------------------------------===//
941// Bitwise Instructions.
942//
943
Jim Grosbach26421962008-10-14 20:36:24 +0000944defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000945 BinOpFrag<(and node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000946defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000947 BinOpFrag<(or node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000948defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000949 BinOpFrag<(xor node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +0000950defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7fd7ca42008-09-17 07:53:38 +0000951 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +0000952
Evan Chengedda31c2008-11-05 18:35:52 +0000953def MVNr : AsI1<0b1111, (outs GPR:$dst), (ins GPR:$src), DPFrm,
954 "mvn", " $dst, $src",
955 [(set GPR:$dst, (not GPR:$src))]>, UnaryDP;
956def MVNs : AsI1<0b1111, (outs GPR:$dst), (ins so_reg:$src), DPSoRegFrm,
957 "mvn", " $dst, $src",
958 [(set GPR:$dst, (not so_reg:$src))]>, UnaryDP;
Evan Chengb3379fb2009-02-05 08:42:55 +0000959let isReMaterializable = 1, isAsCheapAsAMove = 1 in
Evan Chengedda31c2008-11-05 18:35:52 +0000960def MVNi : AsI1<0b1111, (outs GPR:$dst), (ins so_imm:$imm), DPFrm,
961 "mvn", " $dst, $imm",
962 [(set GPR:$dst, so_imm_not:$imm)]>,UnaryDP;
Evan Chenga8e29892007-01-19 07:51:42 +0000963
964def : ARMPat<(and GPR:$src, so_imm_not:$imm),
965 (BICri GPR:$src, so_imm_not:$imm)>;
966
967//===----------------------------------------------------------------------===//
968// Multiply Instructions.
969//
970
Evan Chengfbc9d412008-11-06 01:21:28 +0000971def MUL : AsMul1I<0b0000000, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng12c3a532008-11-06 17:48:05 +0000972 "mul", " $dst, $a, $b",
973 [(set GPR:$dst, (mul GPR:$a, GPR:$b))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000974
Evan Chengfbc9d412008-11-06 01:21:28 +0000975def MLA : AsMul1I<0b0000001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng12c3a532008-11-06 17:48:05 +0000976 "mla", " $dst, $a, $b, $c",
977 [(set GPR:$dst, (add (mul GPR:$a, GPR:$b), GPR:$c))]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000978
979// Extra precision multiplies with low / high results
Evan Chengcd799b92009-06-12 20:46:18 +0000980let neverHasSideEffects = 1 in {
Evan Chengfbc9d412008-11-06 01:21:28 +0000981def SMULL : AsMul1I<0b0000110, (outs GPR:$ldst, GPR:$hdst),
982 (ins GPR:$a, GPR:$b),
983 "smull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000984
Evan Chengfbc9d412008-11-06 01:21:28 +0000985def UMULL : AsMul1I<0b0000100, (outs GPR:$ldst, GPR:$hdst),
986 (ins GPR:$a, GPR:$b),
987 "umull", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000988
989// Multiply + accumulate
Evan Chengfbc9d412008-11-06 01:21:28 +0000990def SMLAL : AsMul1I<0b0000111, (outs GPR:$ldst, GPR:$hdst),
991 (ins GPR:$a, GPR:$b),
992 "smlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000993
Evan Chengfbc9d412008-11-06 01:21:28 +0000994def UMLAL : AsMul1I<0b0000101, (outs GPR:$ldst, GPR:$hdst),
995 (ins GPR:$a, GPR:$b),
996 "umlal", " $ldst, $hdst, $a, $b", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000997
Evan Chengfbc9d412008-11-06 01:21:28 +0000998def UMAAL : AMul1I <0b0000010, (outs GPR:$ldst, GPR:$hdst),
999 (ins GPR:$a, GPR:$b),
1000 "umaal", " $ldst, $hdst, $a, $b", []>,
1001 Requires<[IsARM, HasV6]>;
Evan Chengcd799b92009-06-12 20:46:18 +00001002} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00001003
1004// Most significant word multiply
Evan Chengfbc9d412008-11-06 01:21:28 +00001005def SMMUL : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng13ab0202007-07-10 18:08:01 +00001006 "smmul", " $dst, $a, $b",
1007 [(set GPR:$dst, (mulhs GPR:$a, GPR:$b))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001008 Requires<[IsARM, HasV6]> {
1009 let Inst{7-4} = 0b0001;
1010 let Inst{15-12} = 0b1111;
1011}
Evan Cheng13ab0202007-07-10 18:08:01 +00001012
Evan Chengfbc9d412008-11-06 01:21:28 +00001013def SMMLA : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng13ab0202007-07-10 18:08:01 +00001014 "smmla", " $dst, $a, $b, $c",
1015 [(set GPR:$dst, (add (mulhs GPR:$a, GPR:$b), GPR:$c))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001016 Requires<[IsARM, HasV6]> {
1017 let Inst{7-4} = 0b0001;
1018}
Evan Chenga8e29892007-01-19 07:51:42 +00001019
1020
Evan Chengfbc9d412008-11-06 01:21:28 +00001021def SMMLS : AMul2I <0b0111010, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$c),
Evan Cheng44bec522007-05-15 01:29:07 +00001022 "smmls", " $dst, $a, $b, $c",
Evan Chenga8e29892007-01-19 07:51:42 +00001023 [(set GPR:$dst, (sub GPR:$c, (mulhs GPR:$a, GPR:$b)))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00001024 Requires<[IsARM, HasV6]> {
1025 let Inst{7-4} = 0b1101;
1026}
Evan Chenga8e29892007-01-19 07:51:42 +00001027
Raul Herbster37fb5b12007-08-30 23:25:47 +00001028multiclass AI_smul<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001029 def BB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001030 !strconcat(opc, "bb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001031 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
1032 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001033 Requires<[IsARM, HasV5TE]> {
1034 let Inst{5} = 0;
1035 let Inst{6} = 0;
1036 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001037
Evan Chengeb4f52e2008-11-06 03:35:07 +00001038 def BT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001039 !strconcat(opc, "bt"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001040 [(set GPR:$dst, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001041 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001042 Requires<[IsARM, HasV5TE]> {
1043 let Inst{5} = 0;
1044 let Inst{6} = 1;
1045 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001046
Evan Chengeb4f52e2008-11-06 03:35:07 +00001047 def TB : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001048 !strconcat(opc, "tb"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001049 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001050 (sext_inreg GPR:$b, i16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001051 Requires<[IsARM, HasV5TE]> {
1052 let Inst{5} = 1;
1053 let Inst{6} = 0;
1054 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001055
Evan Chengeb4f52e2008-11-06 03:35:07 +00001056 def TT : AMulxyI<0b0001011, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001057 !strconcat(opc, "tt"), " $dst, $a, $b",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001058 [(set GPR:$dst, (opnode (sra GPR:$a, (i32 16)),
1059 (sra GPR:$b, (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001060 Requires<[IsARM, HasV5TE]> {
1061 let Inst{5} = 1;
1062 let Inst{6} = 1;
1063 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001064
Evan Chengeb4f52e2008-11-06 03:35:07 +00001065 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001066 !strconcat(opc, "wb"), " $dst, $a, $b",
Evan Cheng34b12d22007-01-19 20:27:35 +00001067 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001068 (sext_inreg GPR:$b, i16)), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001069 Requires<[IsARM, HasV5TE]> {
1070 let Inst{5} = 1;
1071 let Inst{6} = 0;
1072 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001073
Evan Chengeb4f52e2008-11-06 03:35:07 +00001074 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b),
Evan Cheng44bec522007-05-15 01:29:07 +00001075 !strconcat(opc, "wt"), " $dst, $a, $b",
Evan Chenga8e29892007-01-19 07:51:42 +00001076 [(set GPR:$dst, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001077 (sra GPR:$b, (i32 16))), (i32 16)))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001078 Requires<[IsARM, HasV5TE]> {
1079 let Inst{5} = 1;
1080 let Inst{6} = 1;
1081 }
Rafael Espindolabec2e382006-10-16 16:33:29 +00001082}
1083
Raul Herbster37fb5b12007-08-30 23:25:47 +00001084
1085multiclass AI_smla<string opc, PatFrag opnode> {
Evan Chengeb4f52e2008-11-06 03:35:07 +00001086 def BB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001087 !strconcat(opc, "bb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001088 [(set GPR:$dst, (add GPR:$acc,
1089 (opnode (sext_inreg GPR:$a, i16),
1090 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001091 Requires<[IsARM, HasV5TE]> {
1092 let Inst{5} = 0;
1093 let Inst{6} = 0;
1094 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001095
Evan Chengeb4f52e2008-11-06 03:35:07 +00001096 def BT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001097 !strconcat(opc, "bt"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001098 [(set GPR:$dst, (add GPR:$acc, (opnode (sext_inreg GPR:$a, i16),
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001099 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001100 Requires<[IsARM, HasV5TE]> {
1101 let Inst{5} = 0;
1102 let Inst{6} = 1;
1103 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001104
Evan Chengeb4f52e2008-11-06 03:35:07 +00001105 def TB : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001106 !strconcat(opc, "tb"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001107 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001108 (sext_inreg GPR:$b, i16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001109 Requires<[IsARM, HasV5TE]> {
1110 let Inst{5} = 1;
1111 let Inst{6} = 0;
1112 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001113
Evan Chengeb4f52e2008-11-06 03:35:07 +00001114 def TT : AMulxyI<0b0001000, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001115 !strconcat(opc, "tt"), " $dst, $a, $b, $acc",
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001116 [(set GPR:$dst, (add GPR:$acc, (opnode (sra GPR:$a, (i32 16)),
1117 (sra GPR:$b, (i32 16)))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001118 Requires<[IsARM, HasV5TE]> {
1119 let Inst{5} = 1;
1120 let Inst{6} = 1;
1121 }
Evan Chenga8e29892007-01-19 07:51:42 +00001122
Evan Chengeb4f52e2008-11-06 03:35:07 +00001123 def WB : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001124 !strconcat(opc, "wb"), " $dst, $a, $b, $acc",
Evan Cheng34b12d22007-01-19 20:27:35 +00001125 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001126 (sext_inreg GPR:$b, i16)), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001127 Requires<[IsARM, HasV5TE]> {
1128 let Inst{5} = 0;
1129 let Inst{6} = 0;
1130 }
Raul Herbster37fb5b12007-08-30 23:25:47 +00001131
Evan Chengeb4f52e2008-11-06 03:35:07 +00001132 def WT : AMulxyI<0b0001001, (outs GPR:$dst), (ins GPR:$a, GPR:$b, GPR:$acc),
Evan Cheng44bec522007-05-15 01:29:07 +00001133 !strconcat(opc, "wt"), " $dst, $a, $b, $acc",
Evan Chenga8e29892007-01-19 07:51:42 +00001134 [(set GPR:$dst, (add GPR:$acc, (sra (opnode GPR:$a,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001135 (sra GPR:$b, (i32 16))), (i32 16))))]>,
Evan Chengeb4f52e2008-11-06 03:35:07 +00001136 Requires<[IsARM, HasV5TE]> {
1137 let Inst{5} = 0;
1138 let Inst{6} = 1;
1139 }
Rafael Espindola70673a12006-10-18 16:20:57 +00001140}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00001141
Raul Herbster37fb5b12007-08-30 23:25:47 +00001142defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
1143defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00001144
Evan Chenga8e29892007-01-19 07:51:42 +00001145// TODO: Halfword multiple accumulate long: SMLAL<x><y>
1146// TODO: Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Rafael Espindola42b62f32006-10-13 13:14:59 +00001147
Evan Chenga8e29892007-01-19 07:51:42 +00001148//===----------------------------------------------------------------------===//
1149// Misc. Arithmetic Instructions.
1150//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00001151
Evan Cheng8b59db32008-11-07 01:41:35 +00001152def CLZ : AMiscA1I<0b000010110, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001153 "clz", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001154 [(set GPR:$dst, (ctlz GPR:$src))]>, Requires<[IsARM, HasV5T]> {
1155 let Inst{7-4} = 0b0001;
1156 let Inst{11-8} = 0b1111;
1157 let Inst{19-16} = 0b1111;
1158}
Rafael Espindola199dd672006-10-17 13:13:23 +00001159
Evan Cheng8b59db32008-11-07 01:41:35 +00001160def REV : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001161 "rev", " $dst, $src",
Evan Cheng8b59db32008-11-07 01:41:35 +00001162 [(set GPR:$dst, (bswap GPR:$src))]>, Requires<[IsARM, HasV6]> {
1163 let Inst{7-4} = 0b0011;
1164 let Inst{11-8} = 0b1111;
1165 let Inst{19-16} = 0b1111;
1166}
Rafael Espindola199dd672006-10-17 13:13:23 +00001167
Evan Cheng8b59db32008-11-07 01:41:35 +00001168def REV16 : AMiscA1I<0b01101011, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001169 "rev16", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001170 [(set GPR:$dst,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001171 (or (and (srl GPR:$src, (i32 8)), 0xFF),
1172 (or (and (shl GPR:$src, (i32 8)), 0xFF00),
1173 (or (and (srl GPR:$src, (i32 8)), 0xFF0000),
1174 (and (shl GPR:$src, (i32 8)), 0xFF000000)))))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001175 Requires<[IsARM, HasV6]> {
1176 let Inst{7-4} = 0b1011;
1177 let Inst{11-8} = 0b1111;
1178 let Inst{19-16} = 0b1111;
1179}
Rafael Espindola27185192006-09-29 21:20:16 +00001180
Evan Cheng8b59db32008-11-07 01:41:35 +00001181def REVSH : AMiscA1I<0b01101111, (outs GPR:$dst), (ins GPR:$src),
Evan Cheng44bec522007-05-15 01:29:07 +00001182 "revsh", " $dst, $src",
Evan Chenga8e29892007-01-19 07:51:42 +00001183 [(set GPR:$dst,
1184 (sext_inreg
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001185 (or (srl (and GPR:$src, 0xFF00), (i32 8)),
1186 (shl GPR:$src, (i32 8))), i16))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001187 Requires<[IsARM, HasV6]> {
1188 let Inst{7-4} = 0b1011;
1189 let Inst{11-8} = 0b1111;
1190 let Inst{19-16} = 0b1111;
1191}
Rafael Espindola27185192006-09-29 21:20:16 +00001192
Evan Cheng8b59db32008-11-07 01:41:35 +00001193def PKHBT : AMiscA1I<0b01101000, (outs GPR:$dst),
1194 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1195 "pkhbt", " $dst, $src1, $src2, LSL $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001196 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF),
1197 (and (shl GPR:$src2, (i32 imm:$shamt)),
1198 0xFFFF0000)))]>,
Evan Cheng8b59db32008-11-07 01:41:35 +00001199 Requires<[IsARM, HasV6]> {
1200 let Inst{6-4} = 0b001;
1201}
Rafael Espindola27185192006-09-29 21:20:16 +00001202
Evan Chenga8e29892007-01-19 07:51:42 +00001203// Alternate cases for PKHBT where identities eliminate some nodes.
1204def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (and GPR:$src2, 0xFFFF0000)),
1205 (PKHBT GPR:$src1, GPR:$src2, 0)>;
1206def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF), (shl GPR:$src2, imm16_31:$shamt)),
1207 (PKHBT GPR:$src1, GPR:$src2, imm16_31:$shamt)>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00001208
Rafael Espindolaa2845842006-10-05 16:48:49 +00001209
Evan Cheng8b59db32008-11-07 01:41:35 +00001210def PKHTB : AMiscA1I<0b01101000, (outs GPR:$dst),
1211 (ins GPR:$src1, GPR:$src2, i32imm:$shamt),
1212 "pkhtb", " $dst, $src1, $src2, ASR $shamt",
Evan Chenga8e29892007-01-19 07:51:42 +00001213 [(set GPR:$dst, (or (and GPR:$src1, 0xFFFF0000),
1214 (and (sra GPR:$src2, imm16_31:$shamt),
Evan Cheng8b59db32008-11-07 01:41:35 +00001215 0xFFFF)))]>, Requires<[IsARM, HasV6]> {
1216 let Inst{6-4} = 0b101;
1217}
Rafael Espindola9e071f02006-10-02 19:30:56 +00001218
Evan Chenga8e29892007-01-19 07:51:42 +00001219// Alternate cases for PKHTB where identities eliminate some nodes. Note that
1220// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001221def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, (i32 16))),
Evan Chenga8e29892007-01-19 07:51:42 +00001222 (PKHTB GPR:$src1, GPR:$src2, 16)>;
1223def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
1224 (and (srl GPR:$src2, imm1_15:$shamt), 0xFFFF)),
1225 (PKHTB GPR:$src1, GPR:$src2, imm1_15:$shamt)>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001226
Evan Chenga8e29892007-01-19 07:51:42 +00001227//===----------------------------------------------------------------------===//
1228// Comparison Instructions...
1229//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00001230
Jim Grosbach26421962008-10-14 20:36:24 +00001231defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001232 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001233defm CMN : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001234 BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001235
Evan Chenga8e29892007-01-19 07:51:42 +00001236// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00001237defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001238 BinOpFrag<(ARMcmpNZ (and node:$LHS, node:$RHS), 0)>>;
Evan Chengd87293c2008-11-06 08:47:38 +00001239defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001240 BinOpFrag<(ARMcmpNZ (xor node:$LHS, node:$RHS), 0)>>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001241
Jim Grosbach26421962008-10-14 20:36:24 +00001242defm CMPnz : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001243 BinOpFrag<(ARMcmpNZ node:$LHS, node:$RHS)>>;
Jim Grosbach26421962008-10-14 20:36:24 +00001244defm CMNnz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng0ff94f72007-08-07 01:37:15 +00001245 BinOpFrag<(ARMcmpNZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00001246
1247def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
1248 (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001249
1250def : ARMPat<(ARMcmpNZ GPR:$src, so_imm_neg:$imm),
1251 (CMNri GPR:$src, so_imm_neg:$imm)>;
1252
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00001253
Evan Chenga8e29892007-01-19 07:51:42 +00001254// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00001255// FIXME: should be able to write a pattern for ARMcmov, but can't use
1256// a two-value operand where a dag node expects two operands. :(
Evan Chengd87293c2008-11-06 08:47:38 +00001257def MOVCCr : AI1<0b1101, (outs GPR:$dst), (ins GPR:$false, GPR:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001258 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001259 [/*(set GPR:$dst, (ARMcmov GPR:$false, GPR:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengd87293c2008-11-06 08:47:38 +00001260 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola493a7fc2006-10-10 20:38:57 +00001261
Evan Chengd87293c2008-11-06 08:47:38 +00001262def MOVCCs : AI1<0b1101, (outs GPR:$dst),
1263 (ins GPR:$false, so_reg:$true), DPSoRegFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001264 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001265 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_reg:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001266 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindola2dc0f2b2006-10-09 17:50:29 +00001267
Evan Chengd87293c2008-11-06 08:47:38 +00001268def MOVCCi : AI1<0b1101, (outs GPR:$dst),
1269 (ins GPR:$false, so_imm:$true), DPFrm,
Evan Chengedda31c2008-11-05 18:35:52 +00001270 "mov", " $dst, $true",
Evan Chengc85e8322007-07-05 07:13:32 +00001271 [/*(set GPR:$dst, (ARMcmov GPR:$false, so_imm:$true, imm:$cc, CCR:$ccr))*/]>,
Evan Chengedda31c2008-11-05 18:35:52 +00001272 RegConstraint<"$false = $dst">, UnaryDP;
Rafael Espindolad9ae7782006-10-07 13:46:42 +00001273
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00001274
Evan Chenga8e29892007-01-19 07:51:42 +00001275// LEApcrel - Load a pc-relative address into a register without offending the
1276// assembler.
Evan Cheng0ff94f72007-08-07 01:37:15 +00001277def LEApcrel : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, pred:$p), Pseudo,
Evan Chenga8e29892007-01-19 07:51:42 +00001278 !strconcat(!strconcat(".set PCRELV${:uid}, ($label-(",
1279 "${:private}PCRELL${:uid}+8))\n"),
1280 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng44bec522007-05-15 01:29:07 +00001281 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Chenga8e29892007-01-19 07:51:42 +00001282 []>;
Rafael Espindola667c3492006-10-10 19:35:01 +00001283
Evan Cheng0ff94f72007-08-07 01:37:15 +00001284def LEApcrelJT : AXI1<0x0, (outs GPR:$dst), (ins i32imm:$label, i32imm:$id, pred:$p),
1285 Pseudo,
Evan Chenga8e29892007-01-19 07:51:42 +00001286 !strconcat(!strconcat(".set PCRELV${:uid}, (${label}_${id:no_hash}-(",
1287 "${:private}PCRELL${:uid}+8))\n"),
1288 !strconcat("${:private}PCRELL${:uid}:\n\t",
Evan Cheng44bec522007-05-15 01:29:07 +00001289 "add$p $dst, pc, #PCRELV${:uid}")),
Evan Chenga8e29892007-01-19 07:51:42 +00001290 []>;
Evan Chengeaa91b02007-06-19 01:26:51 +00001291
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001292//===----------------------------------------------------------------------===//
1293// TLS Instructions
1294//
1295
1296// __aeabi_read_tp preserves the registers r1-r3.
Evan Cheng13ab0202007-07-10 18:08:01 +00001297let isCall = 1,
1298 Defs = [R0, R12, LR, CPSR] in {
Evan Cheng12c3a532008-11-06 17:48:05 +00001299 def TPsoft : ABXI<0b1011, (outs), (ins),
Evan Chengdcc50a42007-05-18 01:53:54 +00001300 "bl __aeabi_read_tp",
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001301 [(set R0, ARMthread_pointer)]>;
1302}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00001303
Evan Chenga8e29892007-01-19 07:51:42 +00001304//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00001305// SJLJ Exception handling intrinsics
Jim Grosbachf9570122009-05-14 00:46:35 +00001306// eh_sjlj_setjmp() is a three instruction sequence to store the return
1307// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001308// Since by its nature we may be coming from some other function to get
1309// here, and we're using the stack frame for the containing function to
1310// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00001311// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00001312// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00001313// except for our own input by listing the relevant registers in Defs. By
1314// doing so, we also cause the prologue/epilogue code to actively preserve
1315// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0e0da732009-05-12 23:59:14 +00001316let Defs =
1317 [ R0, R1, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR,
1318 D0, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15 ] in {
Jim Grosbachf9570122009-05-14 00:46:35 +00001319 def Int_eh_sjlj_setjmp : XI<(outs), (ins GPR:$src),
Jim Grosbach0e0da732009-05-12 23:59:14 +00001320 AddrModeNone, SizeSpecial, IndexModeNone, Pseudo,
1321 "add r0, pc, #4\n\t"
1322 "str r0, [$src, #+4]\n\t"
Jim Grosbachf9570122009-05-14 00:46:35 +00001323 "mov r0, #0 @ eh_setjmp", "",
1324 [(set R0, (ARMeh_sjlj_setjmp GPR:$src))]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00001325}
1326
1327//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001328// Non-Instruction Patterns
1329//
Rafael Espindola5aca9272006-10-07 14:03:39 +00001330
Evan Chenga8e29892007-01-19 07:51:42 +00001331// ConstantPool, GlobalAddress, and JumpTable
1332def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>;
1333def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
1334def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
Evan Chengc70d1842007-03-20 08:11:30 +00001335 (LEApcrelJT tjumptable:$dst, imm:$id)>;
Rafael Espindola5aca9272006-10-07 14:03:39 +00001336
Evan Chenga8e29892007-01-19 07:51:42 +00001337// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00001338
Evan Chenga8e29892007-01-19 07:51:42 +00001339// Two piece so_imms.
Dan Gohmand45eddd2007-06-26 00:48:07 +00001340let isReMaterializable = 1 in
Evan Chengd87293c2008-11-06 08:47:38 +00001341def MOVi2pieces : AI1x2<(outs GPR:$dst), (ins so_imm2part:$src), Pseudo,
Evan Cheng44bec522007-05-15 01:29:07 +00001342 "mov", " $dst, $src",
Evan Cheng90922132008-11-06 02:25:39 +00001343 [(set GPR:$dst, so_imm2part:$src)]>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001344
Evan Chenga8e29892007-01-19 07:51:42 +00001345def : ARMPat<(or GPR:$LHS, so_imm2part:$RHS),
1346 (ORRri (ORRri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1347 (so_imm2part_2 imm:$RHS))>;
1348def : ARMPat<(xor GPR:$LHS, so_imm2part:$RHS),
1349 (EORri (EORri GPR:$LHS, (so_imm2part_1 imm:$RHS)),
1350 (so_imm2part_2 imm:$RHS))>;
Rafael Espindolaf621abc2006-10-17 13:36:07 +00001351
Evan Chenga8e29892007-01-19 07:51:42 +00001352// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00001353
Rafael Espindola24357862006-10-19 17:05:03 +00001354
Evan Chenga8e29892007-01-19 07:51:42 +00001355// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00001356def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
1357 Requires<[IsNotDarwin]>;
1358def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
1359 Requires<[IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001360
Evan Chenga8e29892007-01-19 07:51:42 +00001361// zextload i1 -> zextload i8
1362def : ARMPat<(zextloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00001363
Evan Chenga8e29892007-01-19 07:51:42 +00001364// extload -> zextload
1365def : ARMPat<(extloadi1 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1366def : ARMPat<(extloadi8 addrmode2:$addr), (LDRB addrmode2:$addr)>;
1367def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00001368
Evan Cheng83b5cf02008-11-05 23:22:34 +00001369def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
1370def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
1371
Evan Cheng34b12d22007-01-19 20:27:35 +00001372// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001373def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1374 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001375 (SMULBB GPR:$a, GPR:$b)>;
1376def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
1377 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001378def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1379 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001380 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001381def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001382 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001383def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
1384 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001385 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001386def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00001387 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001388def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1389 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001390 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001391def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001392 (SMULWB GPR:$a, GPR:$b)>;
1393
1394def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001395 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1396 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001397 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1398def : ARMV5TEPat<(add GPR:$acc,
1399 (mul sext_16_node:$a, sext_16_node:$b)),
1400 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
1401def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001402 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
1403 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001404 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1405def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001406 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001407 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
1408def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001409 (mul (sra GPR:$a, (i32 16)),
1410 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001411 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1412def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001413 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00001414 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
1415def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001416 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
1417 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001418 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1419def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001420 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00001421 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
1422
Evan Chenga8e29892007-01-19 07:51:42 +00001423//===----------------------------------------------------------------------===//
1424// Thumb Support
1425//
1426
1427include "ARMInstrThumb.td"
1428
1429//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001430// Thumb2 Support
1431//
1432
1433include "ARMInstrThumb2.td"
1434
1435//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00001436// Floating Point Support
1437//
1438
1439include "ARMInstrVFP.td"