blob: 18207c34a9c22e5c8879efc16b76e0aea3ebd0e8 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Evan Cheng27707472007-03-16 08:43:56 +000028#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000029#include "llvm/Intrinsics.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000030#include "llvm/GlobalValue.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000031#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000032#include "llvm/CodeGen/MachineBasicBlock.h"
33#include "llvm/CodeGen/MachineFrameInfo.h"
34#include "llvm/CodeGen/MachineFunction.h"
35#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000036#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000037#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000038#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000039#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000040#include "llvm/ADT/VectorExtras.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000041#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000042#include "llvm/Support/MathExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000043using namespace llvm;
44
Owen Andersone50ed302009-08-10 22:56:29 +000045static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000046 CCValAssign::LocInfo &LocInfo,
47 ISD::ArgFlagsTy &ArgFlags,
48 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000049static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000053static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000054 CCValAssign::LocInfo &LocInfo,
55 ISD::ArgFlagsTy &ArgFlags,
56 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000057static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000058 CCValAssign::LocInfo &LocInfo,
59 ISD::ArgFlagsTy &ArgFlags,
60 CCState &State);
61
Owen Andersone50ed302009-08-10 22:56:29 +000062void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
63 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000064 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000065 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000066 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
67 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000068
Owen Anderson70671842009-08-10 20:18:46 +000069 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000070 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000071 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000072 }
73
Owen Andersone50ed302009-08-10 22:56:29 +000074 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000075 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000076 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000077 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000078 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
79 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
80 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
81 setOperationAction(ISD::SCALAR_TO_VECTOR, VT.getSimpleVT(), Custom);
82 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000083 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +000084 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +000085 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
86 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
87 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000088 }
89
90 // Promote all bit-wise operations.
91 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +000092 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000093 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
94 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000096 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000097 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +000098 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000099 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000100 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000101 }
102}
103
Owen Andersone50ed302009-08-10 22:56:29 +0000104void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000105 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000106 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000107}
108
Owen Andersone50ed302009-08-10 22:56:29 +0000109void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000110 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000112}
113
Chris Lattnerf0144122009-07-28 03:13:23 +0000114static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
115 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +0000116 return new TargetLoweringObjectFileMachO();
Chris Lattner80ec2792009-08-02 00:34:36 +0000117 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000118}
119
Evan Chenga8e29892007-01-19 07:51:42 +0000120ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000121 : TargetLowering(TM, createTLOF(TM)), ARMPCLabelIndex(0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000122 Subtarget = &TM.getSubtarget<ARMSubtarget>();
123
Evan Chengb1df8f22007-04-27 08:15:43 +0000124 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000125 // Uses VFP for Thumb libfuncs if available.
126 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
127 // Single-precision floating-point arithmetic.
128 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
129 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
130 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
131 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000132
Evan Chengb1df8f22007-04-27 08:15:43 +0000133 // Double-precision floating-point arithmetic.
134 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
135 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
136 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
137 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000138
Evan Chengb1df8f22007-04-27 08:15:43 +0000139 // Single-precision comparisons.
140 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
141 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
142 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
143 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
144 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
145 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
146 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
147 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000148
Evan Chengb1df8f22007-04-27 08:15:43 +0000149 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
150 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
151 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
152 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
153 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
154 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
155 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
156 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000157
Evan Chengb1df8f22007-04-27 08:15:43 +0000158 // Double-precision comparisons.
159 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
160 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
161 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
162 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
163 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
164 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
165 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
166 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000167
Evan Chengb1df8f22007-04-27 08:15:43 +0000168 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
169 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
170 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
171 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
172 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
173 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
174 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
175 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000176
Evan Chengb1df8f22007-04-27 08:15:43 +0000177 // Floating-point to integer conversions.
178 // i64 conversions are done via library routines even when generating VFP
179 // instructions, so use the same ones.
180 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
181 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
182 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
183 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000184
Evan Chengb1df8f22007-04-27 08:15:43 +0000185 // Conversions between floating types.
186 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
187 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
188
189 // Integer to floating-point conversions.
190 // i64 conversions are done via library routines even when generating VFP
191 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000192 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
193 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000194 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
195 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
196 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
197 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
198 }
Evan Chenga8e29892007-01-19 07:51:42 +0000199 }
200
Bob Wilson2f954612009-05-22 17:38:41 +0000201 // These libcalls are not available in 32-bit.
202 setLibcallName(RTLIB::SHL_I128, 0);
203 setLibcallName(RTLIB::SRL_I128, 0);
204 setLibcallName(RTLIB::SRA_I128, 0);
205
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000206 // Libcalls should use the AAPCS base standard ABI, even if hard float
207 // is in effect, as per the ARM RTABI specification, section 4.1.2.
208 if (Subtarget->isAAPCS_ABI()) {
209 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
210 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
211 CallingConv::ARM_AAPCS);
212 }
213 }
214
David Goodwinf1daf7d2009-07-08 23:10:31 +0000215 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000217 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000219 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
221 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000222
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000224 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000225
226 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 addDRTypeForNEON(MVT::v2f32);
228 addDRTypeForNEON(MVT::v8i8);
229 addDRTypeForNEON(MVT::v4i16);
230 addDRTypeForNEON(MVT::v2i32);
231 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000232
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 addQRTypeForNEON(MVT::v4f32);
234 addQRTypeForNEON(MVT::v2f64);
235 addQRTypeForNEON(MVT::v16i8);
236 addQRTypeForNEON(MVT::v8i16);
237 addQRTypeForNEON(MVT::v4i32);
238 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000239
240 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
241 setTargetDAGCombine(ISD::SHL);
242 setTargetDAGCombine(ISD::SRL);
243 setTargetDAGCombine(ISD::SRA);
244 setTargetDAGCombine(ISD::SIGN_EXTEND);
245 setTargetDAGCombine(ISD::ZERO_EXTEND);
246 setTargetDAGCombine(ISD::ANY_EXTEND);
247 }
248
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000249 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000250
251 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000253
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000254 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000255 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000256
Evan Chenga8e29892007-01-19 07:51:42 +0000257 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000258 if (!Subtarget->isThumb1Only()) {
259 for (unsigned im = (unsigned)ISD::PRE_INC;
260 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setIndexedLoadAction(im, MVT::i1, Legal);
262 setIndexedLoadAction(im, MVT::i8, Legal);
263 setIndexedLoadAction(im, MVT::i16, Legal);
264 setIndexedLoadAction(im, MVT::i32, Legal);
265 setIndexedStoreAction(im, MVT::i1, Legal);
266 setIndexedStoreAction(im, MVT::i8, Legal);
267 setIndexedStoreAction(im, MVT::i16, Legal);
268 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000269 }
Evan Chenga8e29892007-01-19 07:51:42 +0000270 }
271
272 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000273 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::MUL, MVT::i64, Expand);
275 setOperationAction(ISD::MULHU, MVT::i32, Expand);
276 setOperationAction(ISD::MULHS, MVT::i32, Expand);
277 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
278 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000279 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000280 setOperationAction(ISD::MUL, MVT::i64, Expand);
281 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000282 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000284 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
286 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
287 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
288 setOperationAction(ISD::SRL, MVT::i64, Custom);
289 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000290
291 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::ROTL, MVT::i32, Expand);
293 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
294 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000295 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000297
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000298 // Only ARMv6 has BSWAP.
299 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000301
Evan Chenga8e29892007-01-19 07:51:42 +0000302 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::SDIV, MVT::i32, Expand);
304 setOperationAction(ISD::UDIV, MVT::i32, Expand);
305 setOperationAction(ISD::SREM, MVT::i32, Expand);
306 setOperationAction(ISD::UREM, MVT::i32, Expand);
307 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
308 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000309
Evan Chenga8e29892007-01-19 07:51:42 +0000310 // Support label based line numbers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
312 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000313
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
315 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
316 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
317 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000318
Evan Chenga8e29892007-01-19 07:51:42 +0000319 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::VASTART, MVT::Other, Custom);
321 setOperationAction(ISD::VAARG, MVT::Other, Expand);
322 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
323 setOperationAction(ISD::VAEND, MVT::Other, Expand);
324 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
325 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000326 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
327 // FIXME: Shouldn't need this, since no register is used, but the legalizer
328 // doesn't yet know how to not do that for SjLj.
329 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000330 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000331 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000332 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
334 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000335
Evan Chengd27c9fc2009-07-03 01:43:10 +0000336 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
338 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000339 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000341
David Goodwinf1daf7d2009-07-08 23:10:31 +0000342 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Evan Chengc7c77292008-11-04 19:57:48 +0000343 // Turn f64->i64 into FMRRD, i64 -> f64 to FMDRR iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000345
346 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
348 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
349 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000350
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SETCC, MVT::i32, Expand);
352 setOperationAction(ISD::SETCC, MVT::f32, Expand);
353 setOperationAction(ISD::SETCC, MVT::f64, Expand);
354 setOperationAction(ISD::SELECT, MVT::i32, Expand);
355 setOperationAction(ISD::SELECT, MVT::f32, Expand);
356 setOperationAction(ISD::SELECT, MVT::f64, Expand);
357 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
358 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
359 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
362 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
363 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
364 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
365 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000366
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000367 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000368 setOperationAction(ISD::FSIN, MVT::f64, Expand);
369 setOperationAction(ISD::FSIN, MVT::f32, Expand);
370 setOperationAction(ISD::FCOS, MVT::f32, Expand);
371 setOperationAction(ISD::FCOS, MVT::f64, Expand);
372 setOperationAction(ISD::FREM, MVT::f64, Expand);
373 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000374 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
376 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000377 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 setOperationAction(ISD::FPOW, MVT::f64, Expand);
379 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000380
Evan Chenga8e29892007-01-19 07:51:42 +0000381 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000382 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
384 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
385 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
386 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000387 }
Evan Chenga8e29892007-01-19 07:51:42 +0000388
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000389 // We have target-specific dag combine patterns for the following nodes:
390 // ARMISD::FMRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000391 setTargetDAGCombine(ISD::ADD);
392 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000393
Evan Chenga8e29892007-01-19 07:51:42 +0000394 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000395 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000396
Evan Chengbc9b7542009-08-15 07:59:10 +0000397 // FIXME: If-converter should use instruction latency to determine
398 // profitability rather than relying on fixed limits.
399 if (Subtarget->getCPUString() == "generic") {
400 // Generic (and overly aggressive) if-conversion limits.
401 setIfCvtBlockSizeLimit(10);
402 setIfCvtDupBlockSizeLimit(2);
403 } else if (Subtarget->hasV6Ops()) {
404 setIfCvtBlockSizeLimit(2);
405 setIfCvtDupBlockSizeLimit(1);
406 } else {
407 setIfCvtBlockSizeLimit(3);
408 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000409 }
410
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000411 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000412 // Do not enable CodePlacementOpt for now: it currently runs after the
413 // ARMConstantIslandPass and messes up branch relaxation and placement
414 // of constant islands.
415 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000416}
417
Evan Chenga8e29892007-01-19 07:51:42 +0000418const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
419 switch (Opcode) {
420 default: return 0;
421 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000422 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
423 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000424 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000425 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
426 case ARMISD::tCALL: return "ARMISD::tCALL";
427 case ARMISD::BRCOND: return "ARMISD::BRCOND";
428 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000429 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000430 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
431 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
432 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000433 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000434 case ARMISD::CMPFP: return "ARMISD::CMPFP";
435 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
436 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
437 case ARMISD::CMOV: return "ARMISD::CMOV";
438 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000439
Evan Chenga8e29892007-01-19 07:51:42 +0000440 case ARMISD::FTOSI: return "ARMISD::FTOSI";
441 case ARMISD::FTOUI: return "ARMISD::FTOUI";
442 case ARMISD::SITOF: return "ARMISD::SITOF";
443 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000444
445 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
446 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
447 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000448
Evan Chenga8e29892007-01-19 07:51:42 +0000449 case ARMISD::FMRRD: return "ARMISD::FMRRD";
450 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000451
452 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000453
Evan Cheng86198642009-08-07 00:34:42 +0000454 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
455
Bob Wilson5bafff32009-06-22 23:27:02 +0000456 case ARMISD::VCEQ: return "ARMISD::VCEQ";
457 case ARMISD::VCGE: return "ARMISD::VCGE";
458 case ARMISD::VCGEU: return "ARMISD::VCGEU";
459 case ARMISD::VCGT: return "ARMISD::VCGT";
460 case ARMISD::VCGTU: return "ARMISD::VCGTU";
461 case ARMISD::VTST: return "ARMISD::VTST";
462
463 case ARMISD::VSHL: return "ARMISD::VSHL";
464 case ARMISD::VSHRs: return "ARMISD::VSHRs";
465 case ARMISD::VSHRu: return "ARMISD::VSHRu";
466 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
467 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
468 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
469 case ARMISD::VSHRN: return "ARMISD::VSHRN";
470 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
471 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
472 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
473 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
474 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
475 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
476 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
477 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
478 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
479 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
480 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
481 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
482 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
483 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000484 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000485 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsona599bff2009-08-04 00:36:16 +0000486 case ARMISD::VLD2D: return "ARMISD::VLD2D";
487 case ARMISD::VLD3D: return "ARMISD::VLD3D";
488 case ARMISD::VLD4D: return "ARMISD::VLD4D";
Bob Wilsonb36ec862009-08-06 18:47:44 +0000489 case ARMISD::VST2D: return "ARMISD::VST2D";
490 case ARMISD::VST3D: return "ARMISD::VST3D";
491 case ARMISD::VST4D: return "ARMISD::VST4D";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000492 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000493 case ARMISD::VREV64: return "ARMISD::VREV64";
494 case ARMISD::VREV32: return "ARMISD::VREV32";
495 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000496 case ARMISD::VZIP32: return "ARMISD::VZIP32";
497 case ARMISD::VZIP16: return "ARMISD::VZIP16";
498 case ARMISD::VZIP8: return "ARMISD::VZIP8";
499 case ARMISD::VUZP32: return "ARMISD::VUZP32";
500 case ARMISD::VUZP16: return "ARMISD::VUZP16";
501 case ARMISD::VUZP8: return "ARMISD::VUZP8";
502 case ARMISD::VTRN32: return "ARMISD::VTRN32";
503 case ARMISD::VTRN16: return "ARMISD::VTRN16";
504 case ARMISD::VTRN8: return "ARMISD::VTRN8";
Evan Chenga8e29892007-01-19 07:51:42 +0000505 }
506}
507
Bill Wendlingb4202b82009-07-01 18:50:55 +0000508/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000509unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
510 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
511}
512
Evan Chenga8e29892007-01-19 07:51:42 +0000513//===----------------------------------------------------------------------===//
514// Lowering Code
515//===----------------------------------------------------------------------===//
516
Evan Chenga8e29892007-01-19 07:51:42 +0000517/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
518static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
519 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000520 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000521 case ISD::SETNE: return ARMCC::NE;
522 case ISD::SETEQ: return ARMCC::EQ;
523 case ISD::SETGT: return ARMCC::GT;
524 case ISD::SETGE: return ARMCC::GE;
525 case ISD::SETLT: return ARMCC::LT;
526 case ISD::SETLE: return ARMCC::LE;
527 case ISD::SETUGT: return ARMCC::HI;
528 case ISD::SETUGE: return ARMCC::HS;
529 case ISD::SETULT: return ARMCC::LO;
530 case ISD::SETULE: return ARMCC::LS;
531 }
532}
533
534/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC. It
535/// returns true if the operands should be inverted to form the proper
536/// comparison.
537static bool FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
538 ARMCC::CondCodes &CondCode2) {
539 bool Invert = false;
540 CondCode2 = ARMCC::AL;
541 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000542 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000543 case ISD::SETEQ:
544 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
545 case ISD::SETGT:
546 case ISD::SETOGT: CondCode = ARMCC::GT; break;
547 case ISD::SETGE:
548 case ISD::SETOGE: CondCode = ARMCC::GE; break;
549 case ISD::SETOLT: CondCode = ARMCC::MI; break;
550 case ISD::SETOLE: CondCode = ARMCC::GT; Invert = true; break;
551 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
552 case ISD::SETO: CondCode = ARMCC::VC; break;
553 case ISD::SETUO: CondCode = ARMCC::VS; break;
554 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
555 case ISD::SETUGT: CondCode = ARMCC::HI; break;
556 case ISD::SETUGE: CondCode = ARMCC::PL; break;
557 case ISD::SETLT:
558 case ISD::SETULT: CondCode = ARMCC::LT; break;
559 case ISD::SETLE:
560 case ISD::SETULE: CondCode = ARMCC::LE; break;
561 case ISD::SETNE:
562 case ISD::SETUNE: CondCode = ARMCC::NE; break;
563 }
564 return Invert;
565}
566
Bob Wilson1f595bb2009-04-17 19:07:39 +0000567//===----------------------------------------------------------------------===//
568// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000569//===----------------------------------------------------------------------===//
570
571#include "ARMGenCallingConv.inc"
572
573// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000574static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000575 CCValAssign::LocInfo &LocInfo,
576 CCState &State, bool CanFail) {
577 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
578
579 // Try to get the first register.
580 if (unsigned Reg = State.AllocateReg(RegList, 4))
581 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
582 else {
583 // For the 2nd half of a v2f64, do not fail.
584 if (CanFail)
585 return false;
586
587 // Put the whole thing on the stack.
588 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
589 State.AllocateStack(8, 4),
590 LocVT, LocInfo));
591 return true;
592 }
593
594 // Try to get the second register.
595 if (unsigned Reg = State.AllocateReg(RegList, 4))
596 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
597 else
598 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
599 State.AllocateStack(4, 4),
600 LocVT, LocInfo));
601 return true;
602}
603
Owen Andersone50ed302009-08-10 22:56:29 +0000604static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000605 CCValAssign::LocInfo &LocInfo,
606 ISD::ArgFlagsTy &ArgFlags,
607 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000608 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
609 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000610 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000611 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
612 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000613 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000614}
615
616// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000617static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000618 CCValAssign::LocInfo &LocInfo,
619 CCState &State, bool CanFail) {
620 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
621 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
622
623 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
624 if (Reg == 0) {
625 // For the 2nd half of a v2f64, do not just fail.
626 if (CanFail)
627 return false;
628
629 // Put the whole thing on the stack.
630 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
631 State.AllocateStack(8, 8),
632 LocVT, LocInfo));
633 return true;
634 }
635
636 unsigned i;
637 for (i = 0; i < 2; ++i)
638 if (HiRegList[i] == Reg)
639 break;
640
641 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
642 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
643 LocVT, LocInfo));
644 return true;
645}
646
Owen Andersone50ed302009-08-10 22:56:29 +0000647static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000648 CCValAssign::LocInfo &LocInfo,
649 ISD::ArgFlagsTy &ArgFlags,
650 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000651 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
652 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000653 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000654 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
655 return false;
656 return true; // we handled it
657}
658
Owen Andersone50ed302009-08-10 22:56:29 +0000659static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000660 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000661 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
662 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
663
Bob Wilsone65586b2009-04-17 20:40:45 +0000664 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
665 if (Reg == 0)
666 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000667
Bob Wilsone65586b2009-04-17 20:40:45 +0000668 unsigned i;
669 for (i = 0; i < 2; ++i)
670 if (HiRegList[i] == Reg)
671 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000672
Bob Wilson5bafff32009-06-22 23:27:02 +0000673 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000674 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000675 LocVT, LocInfo));
676 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000677}
678
Owen Andersone50ed302009-08-10 22:56:29 +0000679static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000680 CCValAssign::LocInfo &LocInfo,
681 ISD::ArgFlagsTy &ArgFlags,
682 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000683 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
684 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000685 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000686 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000687 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000688}
689
Owen Andersone50ed302009-08-10 22:56:29 +0000690static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000691 CCValAssign::LocInfo &LocInfo,
692 ISD::ArgFlagsTy &ArgFlags,
693 CCState &State) {
694 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
695 State);
696}
697
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000698/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
699/// given CallingConvention value.
700CCAssignFn *ARMTargetLowering::CCAssignFnForNode(unsigned CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000701 bool Return,
702 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000703 switch (CC) {
704 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000705 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000706 case CallingConv::C:
707 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000708 // Use target triple & subtarget features to do actual dispatch.
709 if (Subtarget->isAAPCS_ABI()) {
710 if (Subtarget->hasVFP2() &&
711 FloatABIType == FloatABI::Hard && !isVarArg)
712 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
713 else
714 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
715 } else
716 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000717 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000718 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000719 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000720 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000721 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000722 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000723 }
724}
725
Dan Gohman98ca4f22009-08-05 01:29:28 +0000726/// LowerCallResult - Lower the result values of a call into the
727/// appropriate copies out of appropriate physical registers.
728SDValue
729ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
730 unsigned CallConv, bool isVarArg,
731 const SmallVectorImpl<ISD::InputArg> &Ins,
732 DebugLoc dl, SelectionDAG &DAG,
733 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000734
Bob Wilson1f595bb2009-04-17 19:07:39 +0000735 // Assign locations to each value returned by this call.
736 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000737 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000738 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000739 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000740 CCAssignFnForNode(CallConv, /* Return*/ true,
741 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000742
743 // Copy all of the result registers out of their specified physreg.
744 for (unsigned i = 0; i != RVLocs.size(); ++i) {
745 CCValAssign VA = RVLocs[i];
746
Bob Wilson80915242009-04-25 00:33:20 +0000747 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000748 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000749 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000750 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000751 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000752 Chain = Lo.getValue(1);
753 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000754 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000755 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000756 InFlag);
757 Chain = Hi.getValue(1);
758 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000759 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000760
Owen Anderson825b72b2009-08-11 20:47:22 +0000761 if (VA.getLocVT() == MVT::v2f64) {
762 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
763 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
764 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000765
766 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000768 Chain = Lo.getValue(1);
769 InFlag = Lo.getValue(2);
770 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000771 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000772 Chain = Hi.getValue(1);
773 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000774 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
775 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
776 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000777 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000778 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000779 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
780 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000781 Chain = Val.getValue(1);
782 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000783 }
Bob Wilson80915242009-04-25 00:33:20 +0000784
785 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000786 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000787 case CCValAssign::Full: break;
788 case CCValAssign::BCvt:
789 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
790 break;
791 }
792
Dan Gohman98ca4f22009-08-05 01:29:28 +0000793 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000794 }
795
Dan Gohman98ca4f22009-08-05 01:29:28 +0000796 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000797}
798
799/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
800/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000801/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000802/// a byval function parameter.
803/// Sometimes what we are copying is the end of a larger object, the part that
804/// does not fit in registers.
805static SDValue
806CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
807 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
808 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000809 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000810 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
811 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
812}
813
Bob Wilsondee46d72009-04-17 20:35:10 +0000814/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000815SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000816ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
817 SDValue StackPtr, SDValue Arg,
818 DebugLoc dl, SelectionDAG &DAG,
819 const CCValAssign &VA,
820 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000821 unsigned LocMemOffset = VA.getLocMemOffset();
822 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
823 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
824 if (Flags.isByVal()) {
825 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
826 }
827 return DAG.getStore(Chain, dl, Arg, PtrOff,
828 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chenga8e29892007-01-19 07:51:42 +0000829}
830
Dan Gohman98ca4f22009-08-05 01:29:28 +0000831void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000832 SDValue Chain, SDValue &Arg,
833 RegsToPassVector &RegsToPass,
834 CCValAssign &VA, CCValAssign &NextVA,
835 SDValue &StackPtr,
836 SmallVector<SDValue, 8> &MemOpChains,
837 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000838
839 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000840 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000841 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
842
843 if (NextVA.isRegLoc())
844 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
845 else {
846 assert(NextVA.isMemLoc());
847 if (StackPtr.getNode() == 0)
848 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
849
Dan Gohman98ca4f22009-08-05 01:29:28 +0000850 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
851 dl, DAG, NextVA,
852 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000853 }
854}
855
Dan Gohman98ca4f22009-08-05 01:29:28 +0000856/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000857/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
858/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000859SDValue
860ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
861 unsigned CallConv, bool isVarArg,
862 bool isTailCall,
863 const SmallVectorImpl<ISD::OutputArg> &Outs,
864 const SmallVectorImpl<ISD::InputArg> &Ins,
865 DebugLoc dl, SelectionDAG &DAG,
866 SmallVectorImpl<SDValue> &InVals) {
Evan Chenga8e29892007-01-19 07:51:42 +0000867
Bob Wilson1f595bb2009-04-17 19:07:39 +0000868 // Analyze operands of the call, assigning locations to each operand.
869 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000870 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
871 *DAG.getContext());
872 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000873 CCAssignFnForNode(CallConv, /* Return*/ false,
874 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000875
Bob Wilson1f595bb2009-04-17 19:07:39 +0000876 // Get a count of how many bytes are to be pushed on the stack.
877 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000878
879 // Adjust the stack pointer for the new arguments...
880 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000881 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000882
Owen Anderson825b72b2009-08-11 20:47:22 +0000883 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000884
Bob Wilson5bafff32009-06-22 23:27:02 +0000885 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000886 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000887
Bob Wilson1f595bb2009-04-17 19:07:39 +0000888 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000889 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000890 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
891 i != e;
892 ++i, ++realArgIdx) {
893 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000894 SDValue Arg = Outs[realArgIdx].Val;
895 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000896
Bob Wilson1f595bb2009-04-17 19:07:39 +0000897 // Promote the value if needed.
898 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000899 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000900 case CCValAssign::Full: break;
901 case CCValAssign::SExt:
902 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
903 break;
904 case CCValAssign::ZExt:
905 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
906 break;
907 case CCValAssign::AExt:
908 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
909 break;
910 case CCValAssign::BCvt:
911 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
912 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000913 }
914
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000915 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000916 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 if (VA.getLocVT() == MVT::v2f64) {
918 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
919 DAG.getConstant(0, MVT::i32));
920 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
921 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000922
Dan Gohman98ca4f22009-08-05 01:29:28 +0000923 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000924 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
925
926 VA = ArgLocs[++i]; // skip ahead to next loc
927 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000928 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000929 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
930 } else {
931 assert(VA.isMemLoc());
932 if (StackPtr.getNode() == 0)
933 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
934
Dan Gohman98ca4f22009-08-05 01:29:28 +0000935 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
936 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000937 }
938 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000939 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000940 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000941 }
942 } else if (VA.isRegLoc()) {
943 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
944 } else {
945 assert(VA.isMemLoc());
946 if (StackPtr.getNode() == 0)
947 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
948
Dan Gohman98ca4f22009-08-05 01:29:28 +0000949 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
950 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000951 }
Evan Chenga8e29892007-01-19 07:51:42 +0000952 }
953
954 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000955 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000956 &MemOpChains[0], MemOpChains.size());
957
958 // Build a sequence of copy-to-reg nodes chained together with token chain
959 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000960 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000961 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +0000962 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000963 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000964 InFlag = Chain.getValue(1);
965 }
966
Bill Wendling056292f2008-09-16 21:48:12 +0000967 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
968 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
969 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +0000970 bool isDirect = false;
971 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +0000972 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000973 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
974 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +0000975 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +0000976 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +0000977 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000978 getTargetMachine().getRelocationModel() != Reloc::Static;
979 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +0000980 // ARM call to a local ARM function is predicable.
981 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +0000982 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000983 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengc60e76d2007-01-30 20:37:08 +0000984 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
985 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000986 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +0000987 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000988 Callee = DAG.getLoad(getPointerTy(), dl,
989 DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000990 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000991 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000992 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000993 } else
994 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +0000995 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000996 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +0000997 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000998 getTargetMachine().getRelocationModel() != Reloc::Static;
999 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001000 // tBX takes a register source operand.
1001 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001002 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Owen Anderson1d0be152009-08-13 21:58:54 +00001003 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1004 Sym, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +00001005 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001006 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001007 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001008 Callee = DAG.getLoad(getPointerTy(), dl,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001009 DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001010 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001011 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001012 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001013 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001014 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001015 }
1016
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001017 // FIXME: handle tail calls differently.
1018 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001019 if (Subtarget->isThumb()) {
1020 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001021 CallOpc = ARMISD::CALL_NOLINK;
1022 else
1023 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1024 } else {
1025 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001026 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1027 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001028 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001029 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001030 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001031 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001032 InFlag = Chain.getValue(1);
1033 }
1034
Dan Gohman475871a2008-07-27 21:46:04 +00001035 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001036 Ops.push_back(Chain);
1037 Ops.push_back(Callee);
1038
1039 // Add argument registers to the end of the list so that they are known live
1040 // into the call.
1041 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1042 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1043 RegsToPass[i].second.getValueType()));
1044
Gabor Greifba36cb52008-08-28 21:40:38 +00001045 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001046 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001047 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001048 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001049 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001050 InFlag = Chain.getValue(1);
1051
Chris Lattnere563bbc2008-10-11 22:08:30 +00001052 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1053 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001054 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001055 InFlag = Chain.getValue(1);
1056
Bob Wilson1f595bb2009-04-17 19:07:39 +00001057 // Handle result values, copying them out of physregs into vregs that we
1058 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001059 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1060 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001061}
1062
Dan Gohman98ca4f22009-08-05 01:29:28 +00001063SDValue
1064ARMTargetLowering::LowerReturn(SDValue Chain,
1065 unsigned CallConv, bool isVarArg,
1066 const SmallVectorImpl<ISD::OutputArg> &Outs,
1067 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001068
Bob Wilsondee46d72009-04-17 20:35:10 +00001069 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001070 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001071
Bob Wilsondee46d72009-04-17 20:35:10 +00001072 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001073 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1074 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001075
Dan Gohman98ca4f22009-08-05 01:29:28 +00001076 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001077 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1078 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001079
1080 // If this is the first return lowered for this function, add
1081 // the regs to the liveout set for the function.
1082 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1083 for (unsigned i = 0; i != RVLocs.size(); ++i)
1084 if (RVLocs[i].isRegLoc())
1085 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001086 }
1087
Bob Wilson1f595bb2009-04-17 19:07:39 +00001088 SDValue Flag;
1089
1090 // Copy the result values into the output registers.
1091 for (unsigned i = 0, realRVLocIdx = 0;
1092 i != RVLocs.size();
1093 ++i, ++realRVLocIdx) {
1094 CCValAssign &VA = RVLocs[i];
1095 assert(VA.isRegLoc() && "Can only return in registers!");
1096
Dan Gohman98ca4f22009-08-05 01:29:28 +00001097 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001098
1099 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001100 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001101 case CCValAssign::Full: break;
1102 case CCValAssign::BCvt:
1103 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1104 break;
1105 }
1106
Bob Wilson1f595bb2009-04-17 19:07:39 +00001107 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001108 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001109 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001110 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1111 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001112 SDValue HalfGPRs = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001113 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001114
1115 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1116 Flag = Chain.getValue(1);
1117 VA = RVLocs[++i]; // skip ahead to next loc
1118 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1119 HalfGPRs.getValue(1), Flag);
1120 Flag = Chain.getValue(1);
1121 VA = RVLocs[++i]; // skip ahead to next loc
1122
1123 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001124 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1125 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001126 }
1127 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1128 // available.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001129 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001130 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001131 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001132 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001133 VA = RVLocs[++i]; // skip ahead to next loc
1134 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1135 Flag);
1136 } else
1137 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1138
Bob Wilsondee46d72009-04-17 20:35:10 +00001139 // Guarantee that all emitted copies are
1140 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001141 Flag = Chain.getValue(1);
1142 }
1143
1144 SDValue result;
1145 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001146 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001147 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001148 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001149
1150 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001151}
1152
Bob Wilson2dc4f542009-03-20 22:42:55 +00001153// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Bob Wilsond2559bf2009-07-13 18:11:36 +00001154// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
Bill Wendling056292f2008-09-16 21:48:12 +00001155// one of the above mentioned nodes. It has to be wrapped because otherwise
1156// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1157// be used to form addressing mode. These wrapped nodes will be selected
1158// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001159static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001160 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001161 // FIXME there is no actual debug info here
1162 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001163 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001164 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001165 if (CP->isMachineConstantPoolEntry())
1166 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1167 CP->getAlignment());
1168 else
1169 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1170 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001171 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001172}
1173
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001174// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001175SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001176ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1177 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001178 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001179 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001180 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1181 ARMConstantPoolValue *CPV =
1182 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
1183 PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001184 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001185 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001186 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001187 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001188
Owen Anderson825b72b2009-08-11 20:47:22 +00001189 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001190 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001191
1192 // call __tls_get_addr.
1193 ArgListTy Args;
1194 ArgListEntry Entry;
1195 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001196 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001197 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001198 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001199 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001200 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1201 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001202 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001203 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001204 return CallResult.first;
1205}
1206
1207// Lower ISD::GlobalTLSAddress using the "initial exec" or
1208// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001209SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001210ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001211 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001212 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001213 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001214 SDValue Offset;
1215 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001216 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001217 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001218 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001219
Chris Lattner4fb63d02009-07-15 04:12:33 +00001220 if (GV->isDeclaration()) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001221 // initial exec model
1222 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1223 ARMConstantPoolValue *CPV =
1224 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
1225 PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001226 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001227 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001228 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001229 Chain = Offset.getValue(1);
1230
Owen Anderson825b72b2009-08-11 20:47:22 +00001231 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001232 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001233
Dale Johannesen33c960f2009-02-04 20:06:27 +00001234 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001235 } else {
1236 // local exec model
1237 ARMConstantPoolValue *CPV =
1238 new ARMConstantPoolValue(GV, ARMCP::CPValue, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001239 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001240 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001241 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001242 }
1243
1244 // The address of the thread local variable is the add of the thread
1245 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001246 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001247}
1248
Dan Gohman475871a2008-07-27 21:46:04 +00001249SDValue
1250ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001251 // TODO: implement the "local dynamic" model
1252 assert(Subtarget->isTargetELF() &&
1253 "TLS not implemented for non-ELF targets");
1254 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1255 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1256 // otherwise use the "Local Exec" TLS Model
1257 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1258 return LowerToTLSGeneralDynamicModel(GA, DAG);
1259 else
1260 return LowerToTLSExecModels(GA, DAG);
1261}
1262
Dan Gohman475871a2008-07-27 21:46:04 +00001263SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001264 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001265 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001266 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001267 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1268 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1269 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001270 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001271 ARMConstantPoolValue *CPV =
1272 new ARMConstantPoolValue(GV, ARMCP::CPValue, UseGOTOFF ? "GOTOFF":"GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001273 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001274 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001275 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Dale Johannesen33c960f2009-02-04 20:06:27 +00001276 CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001277 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001278 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001279 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001280 if (!UseGOTOFF)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001281 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001282 return Result;
1283 } else {
Evan Cheng1606e8e2009-03-13 07:51:59 +00001284 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001285 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001286 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001287 }
1288}
1289
Evan Chenga8e29892007-01-19 07:51:42 +00001290/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol
Evan Cheng97c9bb52007-05-04 00:26:58 +00001291/// even in non-static mode.
1292static bool GVIsIndirectSymbol(GlobalValue *GV, Reloc::Model RelocM) {
Evan Chengae94e592008-12-05 01:06:39 +00001293 // If symbol visibility is hidden, the extra load is not needed if
1294 // the symbol is definitely defined in the current translation unit.
Chris Lattner4fb63d02009-07-15 04:12:33 +00001295 bool isDecl = GV->isDeclaration() || GV->hasAvailableExternallyLinkage();
Evan Chengae94e592008-12-05 01:06:39 +00001296 if (GV->hasHiddenVisibility() && (!isDecl && !GV->hasCommonLinkage()))
1297 return false;
Duncan Sands667d4b82009-03-07 15:45:40 +00001298 return RelocM != Reloc::Static && (isDecl || GV->isWeakForLinker());
Evan Chenga8e29892007-01-19 07:51:42 +00001299}
1300
Dan Gohman475871a2008-07-27 21:46:04 +00001301SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001302 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001303 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001304 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001305 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1306 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng97c9bb52007-05-04 00:26:58 +00001307 bool IsIndirect = GVIsIndirectSymbol(GV, RelocM);
Dan Gohman475871a2008-07-27 21:46:04 +00001308 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001309 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001310 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001311 else {
1312 unsigned PCAdj = (RelocM != Reloc::PIC_)
1313 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Chengc60e76d2007-01-30 20:37:08 +00001314 ARMCP::ARMCPKind Kind = IsIndirect ? ARMCP::CPNonLazyPtr
1315 : ARMCP::CPValue;
Evan Chenga8e29892007-01-19 07:51:42 +00001316 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +00001317 Kind, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001318 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001319 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001320 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001321
Dale Johannesen33c960f2009-02-04 20:06:27 +00001322 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001323 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001324
1325 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001326 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001327 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001328 }
1329 if (IsIndirect)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001330 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001331
1332 return Result;
1333}
1334
Dan Gohman475871a2008-07-27 21:46:04 +00001335SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001336 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001337 assert(Subtarget->isTargetELF() &&
1338 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Owen Andersone50ed302009-08-10 22:56:29 +00001339 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001340 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001341 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001342 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1343 "_GLOBAL_OFFSET_TABLE_",
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001344 ARMPCLabelIndex,
1345 ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001346 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001347 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001348 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001349 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001350 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001351}
1352
Bob Wilsona599bff2009-08-04 00:36:16 +00001353static SDValue LowerNeonVLDIntrinsic(SDValue Op, SelectionDAG &DAG,
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001354 unsigned Opcode) {
Bob Wilsona599bff2009-08-04 00:36:16 +00001355 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001356 EVT VT = Node->getValueType(0);
Bob Wilsona599bff2009-08-04 00:36:16 +00001357 DebugLoc dl = Op.getDebugLoc();
1358
1359 if (!VT.is64BitVector())
1360 return SDValue(); // unimplemented
1361
1362 SDValue Ops[] = { Node->getOperand(0),
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001363 Node->getOperand(2) };
1364 return DAG.getNode(Opcode, dl, Node->getVTList(), Ops, 2);
Bob Wilsona599bff2009-08-04 00:36:16 +00001365}
1366
Bob Wilsonb36ec862009-08-06 18:47:44 +00001367static SDValue LowerNeonVSTIntrinsic(SDValue Op, SelectionDAG &DAG,
1368 unsigned Opcode, unsigned NumVecs) {
1369 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001370 EVT VT = Node->getOperand(3).getValueType();
Bob Wilsonb36ec862009-08-06 18:47:44 +00001371 DebugLoc dl = Op.getDebugLoc();
1372
1373 if (!VT.is64BitVector())
1374 return SDValue(); // unimplemented
1375
1376 SmallVector<SDValue, 6> Ops;
1377 Ops.push_back(Node->getOperand(0));
1378 Ops.push_back(Node->getOperand(2));
1379 for (unsigned N = 0; N < NumVecs; ++N)
1380 Ops.push_back(Node->getOperand(N + 3));
Owen Anderson825b72b2009-08-11 20:47:22 +00001381 return DAG.getNode(Opcode, dl, MVT::Other, Ops.data(), Ops.size());
Bob Wilsonb36ec862009-08-06 18:47:44 +00001382}
1383
Bob Wilsona599bff2009-08-04 00:36:16 +00001384SDValue
1385ARMTargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) {
1386 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1387 switch (IntNo) {
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001388 case Intrinsic::arm_neon_vld2:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001389 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD2D);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001390 case Intrinsic::arm_neon_vld3:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001391 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD3D);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001392 case Intrinsic::arm_neon_vld4:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001393 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD4D);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001394 case Intrinsic::arm_neon_vst2:
Bob Wilsonb36ec862009-08-06 18:47:44 +00001395 return LowerNeonVSTIntrinsic(Op, DAG, ARMISD::VST2D, 2);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001396 case Intrinsic::arm_neon_vst3:
Bob Wilsonb36ec862009-08-06 18:47:44 +00001397 return LowerNeonVSTIntrinsic(Op, DAG, ARMISD::VST3D, 3);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001398 case Intrinsic::arm_neon_vst4:
Bob Wilsonb36ec862009-08-06 18:47:44 +00001399 return LowerNeonVSTIntrinsic(Op, DAG, ARMISD::VST4D, 4);
Bob Wilsona599bff2009-08-04 00:36:16 +00001400 default: return SDValue(); // Don't custom lower most intrinsics.
1401 }
1402}
1403
Jim Grosbach0e0da732009-05-12 23:59:14 +00001404SDValue
1405ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001406 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001407 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001408 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001409 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001410 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001411 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001412 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1413 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001414 case Intrinsic::eh_sjlj_lsda: {
1415 // blah. horrible, horrible hack with the forced magic name.
1416 // really need to clean this up. It belongs in the target-independent
1417 // layer somehow that doesn't require the coupling with the asm
1418 // printer.
1419 MachineFunction &MF = DAG.getMachineFunction();
1420 EVT PtrVT = getPointerTy();
1421 DebugLoc dl = Op.getDebugLoc();
1422 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1423 SDValue CPAddr;
1424 unsigned PCAdj = (RelocM != Reloc::PIC_)
1425 ? 0 : (Subtarget->isThumb() ? 4 : 8);
1426 ARMCP::ARMCPKind Kind = ARMCP::CPValue;
1427 // Save off the LSDA name for the AsmPrinter to use when it's time
1428 // to emit the table
1429 std::string LSDAName = "L_lsda_";
1430 LSDAName += MF.getFunction()->getName();
1431 ARMConstantPoolValue *CPV =
Owen Anderson1d0be152009-08-13 21:58:54 +00001432 new ARMConstantPoolValue(*DAG.getContext(), LSDAName.c_str(),
1433 ARMPCLabelIndex, Kind, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001434 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001435 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001436 SDValue Result =
1437 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
1438 SDValue Chain = Result.getValue(1);
1439
1440 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001441 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001442 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1443 }
1444 return Result;
1445 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001446 case Intrinsic::eh_sjlj_setjmp:
Owen Anderson825b72b2009-08-11 20:47:22 +00001447 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1));
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001448 }
1449}
1450
Dan Gohman475871a2008-07-27 21:46:04 +00001451static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001452 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001453 // vastart just stores the address of the VarArgsFrameIndex slot into the
1454 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001455 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001456 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001457 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001458 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001459 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001460}
1461
Dan Gohman475871a2008-07-27 21:46:04 +00001462SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001463ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1464 SDNode *Node = Op.getNode();
1465 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001466 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001467 SDValue Chain = Op.getOperand(0);
1468 SDValue Size = Op.getOperand(1);
1469 SDValue Align = Op.getOperand(2);
1470
1471 // Chain the dynamic stack allocation so that it doesn't modify the stack
1472 // pointer when other instructions are using the stack.
1473 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1474
1475 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1476 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1477 if (AlignVal > StackAlign)
1478 // Do this now since selection pass cannot introduce new target
1479 // independent node.
1480 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1481
1482 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1483 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1484 // do even more horrible hack later.
1485 MachineFunction &MF = DAG.getMachineFunction();
1486 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1487 if (AFI->isThumb1OnlyFunction()) {
1488 bool Negate = true;
1489 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1490 if (C) {
1491 uint32_t Val = C->getZExtValue();
1492 if (Val <= 508 && ((Val & 3) == 0))
1493 Negate = false;
1494 }
1495 if (Negate)
1496 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1497 }
1498
Owen Anderson825b72b2009-08-11 20:47:22 +00001499 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001500 SDValue Ops1[] = { Chain, Size, Align };
1501 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1502 Chain = Res.getValue(1);
1503 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1504 DAG.getIntPtrConstant(0, true), SDValue());
1505 SDValue Ops2[] = { Res, Chain };
1506 return DAG.getMergeValues(Ops2, 2, dl);
1507}
1508
1509SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001510ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1511 SDValue &Root, SelectionDAG &DAG,
1512 DebugLoc dl) {
1513 MachineFunction &MF = DAG.getMachineFunction();
1514 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1515
1516 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001517 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001518 RC = ARM::tGPRRegisterClass;
1519 else
1520 RC = ARM::GPRRegisterClass;
1521
1522 // Transform the arguments stored in physical registers into virtual ones.
1523 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001524 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001525
1526 SDValue ArgValue2;
1527 if (NextVA.isMemLoc()) {
1528 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1529 MachineFrameInfo *MFI = MF.getFrameInfo();
1530 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset());
1531
1532 // Create load node to retrieve arguments from the stack.
1533 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00001534 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN, NULL, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001535 } else {
1536 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001537 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001538 }
1539
Owen Anderson825b72b2009-08-11 20:47:22 +00001540 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001541}
1542
1543SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001544ARMTargetLowering::LowerFormalArguments(SDValue Chain,
1545 unsigned CallConv, bool isVarArg,
1546 const SmallVectorImpl<ISD::InputArg>
1547 &Ins,
1548 DebugLoc dl, SelectionDAG &DAG,
1549 SmallVectorImpl<SDValue> &InVals) {
1550
Bob Wilson1f595bb2009-04-17 19:07:39 +00001551 MachineFunction &MF = DAG.getMachineFunction();
1552 MachineFrameInfo *MFI = MF.getFrameInfo();
1553
Bob Wilson1f595bb2009-04-17 19:07:39 +00001554 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1555
1556 // Assign locations to all of the incoming arguments.
1557 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001558 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1559 *DAG.getContext());
1560 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001561 CCAssignFnForNode(CallConv, /* Return*/ false,
1562 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001563
1564 SmallVector<SDValue, 16> ArgValues;
1565
1566 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1567 CCValAssign &VA = ArgLocs[i];
1568
Bob Wilsondee46d72009-04-17 20:35:10 +00001569 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001570 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001571 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001572
Bob Wilson5bafff32009-06-22 23:27:02 +00001573 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001574 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001575 // f64 and vector types are split up into multiple registers or
1576 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001577 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001578
Owen Anderson825b72b2009-08-11 20:47:22 +00001579 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001580 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001581 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001582 VA = ArgLocs[++i]; // skip ahead to next loc
1583 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001584 Chain, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001585 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1586 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001587 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001588 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001589 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1590 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001591 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001592
Bob Wilson5bafff32009-06-22 23:27:02 +00001593 } else {
1594 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001595
Owen Anderson825b72b2009-08-11 20:47:22 +00001596 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001597 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001598 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001599 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001600 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001601 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001602 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001603 RC = (AFI->isThumb1OnlyFunction() ?
1604 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001605 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001606 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001607
1608 // Transform the arguments in physical registers into virtual ones.
1609 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001610 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001611 }
1612
1613 // If this is an 8 or 16-bit value, it is really passed promoted
1614 // to 32 bits. Insert an assert[sz]ext to capture this, then
1615 // truncate to the right size.
1616 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001617 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001618 case CCValAssign::Full: break;
1619 case CCValAssign::BCvt:
1620 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1621 break;
1622 case CCValAssign::SExt:
1623 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1624 DAG.getValueType(VA.getValVT()));
1625 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1626 break;
1627 case CCValAssign::ZExt:
1628 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1629 DAG.getValueType(VA.getValVT()));
1630 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1631 break;
1632 }
1633
Dan Gohman98ca4f22009-08-05 01:29:28 +00001634 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001635
1636 } else { // VA.isRegLoc()
1637
1638 // sanity check
1639 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001640 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001641
1642 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1643 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset());
1644
Bob Wilsondee46d72009-04-17 20:35:10 +00001645 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001646 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001647 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001648 }
1649 }
1650
1651 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001652 if (isVarArg) {
1653 static const unsigned GPRArgRegs[] = {
1654 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1655 };
1656
Bob Wilsondee46d72009-04-17 20:35:10 +00001657 unsigned NumGPRs = CCInfo.getFirstUnallocated
1658 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001659
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001660 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1661 unsigned VARegSize = (4 - NumGPRs) * 4;
1662 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001663 unsigned ArgOffset = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001664 if (VARegSaveSize) {
1665 // If this function is vararg, store any remaining integer argument regs
1666 // to their spots on the stack so that they may be loaded by deferencing
1667 // the result of va_next.
1668 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001669 ArgOffset = CCInfo.getNextStackOffset();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001670 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1671 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001672 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001673
Dan Gohman475871a2008-07-27 21:46:04 +00001674 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001675 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001676 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001677 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001678 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001679 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001680 RC = ARM::GPRRegisterClass;
1681
Bob Wilson998e1252009-04-20 18:36:57 +00001682 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001684 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001685 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001686 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001687 DAG.getConstant(4, getPointerTy()));
1688 }
1689 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001691 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001692 } else
1693 // This will point to the next argument passed via stack.
1694 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1695 }
1696
Dan Gohman98ca4f22009-08-05 01:29:28 +00001697 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001698}
1699
1700/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001701static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001702 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001703 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001704 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001705 // Maybe this has already been legalized into the constant pool?
1706 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001707 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001708 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1709 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001710 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001711 }
1712 }
1713 return false;
1714}
1715
David Goodwinf1daf7d2009-07-08 23:10:31 +00001716static bool isLegalCmpImmediate(unsigned C, bool isThumb1Only) {
1717 return ( isThumb1Only && (C & ~255U) == 0) ||
1718 (!isThumb1Only && ARM_AM::getSOImmVal(C) != -1);
Evan Chenga8e29892007-01-19 07:51:42 +00001719}
1720
1721/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1722/// the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001723static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
David Goodwinf1daf7d2009-07-08 23:10:31 +00001724 SDValue &ARMCC, SelectionDAG &DAG, bool isThumb1Only,
Dale Johannesende064702009-02-06 21:50:26 +00001725 DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001726 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001727 unsigned C = RHSC->getZExtValue();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001728 if (!isLegalCmpImmediate(C, isThumb1Only)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001729 // Constant does not fit, try adjusting it by one?
1730 switch (CC) {
1731 default: break;
1732 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001733 case ISD::SETGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001734 if (isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001735 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001736 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001737 }
1738 break;
1739 case ISD::SETULT:
1740 case ISD::SETUGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001741 if (C > 0 && isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001742 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001743 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001744 }
1745 break;
1746 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001747 case ISD::SETGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001748 if (isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001749 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001750 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001751 }
1752 break;
1753 case ISD::SETULE:
1754 case ISD::SETUGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001755 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001756 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001757 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001758 }
1759 break;
1760 }
1761 }
1762 }
1763
1764 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001765 ARMISD::NodeType CompareType;
1766 switch (CondCode) {
1767 default:
1768 CompareType = ARMISD::CMP;
1769 break;
1770 case ARMCC::EQ:
1771 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001772 // Uses only Z Flag
1773 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001774 break;
1775 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001776 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1777 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001778}
1779
1780/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001781static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001782 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001783 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001784 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001785 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001786 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001787 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1788 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001789}
1790
Dan Gohman475871a2008-07-27 21:46:04 +00001791static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001792 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001793 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001794 SDValue LHS = Op.getOperand(0);
1795 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001796 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001797 SDValue TrueVal = Op.getOperand(2);
1798 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001799 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001800
Owen Anderson825b72b2009-08-11 20:47:22 +00001801 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001802 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001803 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001804 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Dale Johannesende064702009-02-06 21:50:26 +00001805 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001806 }
1807
1808 ARMCC::CondCodes CondCode, CondCode2;
1809 if (FPCCToARMCC(CC, CondCode, CondCode2))
1810 std::swap(TrueVal, FalseVal);
1811
Owen Anderson825b72b2009-08-11 20:47:22 +00001812 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1813 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001814 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1815 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001816 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001817 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001818 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001819 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001820 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001821 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001822 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001823 }
1824 return Result;
1825}
1826
Dan Gohman475871a2008-07-27 21:46:04 +00001827static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001828 const ARMSubtarget *ST) {
Dan Gohman475871a2008-07-27 21:46:04 +00001829 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001830 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001831 SDValue LHS = Op.getOperand(2);
1832 SDValue RHS = Op.getOperand(3);
1833 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001834 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001835
Owen Anderson825b72b2009-08-11 20:47:22 +00001836 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001837 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001838 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001839 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001840 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001841 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001842 }
1843
Owen Anderson825b72b2009-08-11 20:47:22 +00001844 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001845 ARMCC::CondCodes CondCode, CondCode2;
1846 if (FPCCToARMCC(CC, CondCode, CondCode2))
1847 // Swap the LHS/RHS of the comparison if needed.
1848 std::swap(LHS, RHS);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001849
Dale Johannesende064702009-02-06 21:50:26 +00001850 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001851 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1852 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1853 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001854 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001855 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001856 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001857 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001858 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001859 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001860 }
1861 return Res;
1862}
1863
Dan Gohman475871a2008-07-27 21:46:04 +00001864SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1865 SDValue Chain = Op.getOperand(0);
1866 SDValue Table = Op.getOperand(1);
1867 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001868 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001869
Owen Andersone50ed302009-08-10 22:56:29 +00001870 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001871 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1872 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001873 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001874 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001875 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001876 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1877 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001878 if (Subtarget->isThumb2()) {
1879 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1880 // which does another jump to the destination. This also makes it easier
1881 // to translate it to TBB / TBH later.
1882 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001883 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001884 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001885 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001886 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001887 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr, NULL, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001888 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001889 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001890 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001891 } else {
1892 Addr = DAG.getLoad(PTy, dl, Chain, Addr, NULL, 0);
1893 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001894 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001895 }
Evan Chenga8e29892007-01-19 07:51:42 +00001896}
1897
Dan Gohman475871a2008-07-27 21:46:04 +00001898static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001899 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001900 unsigned Opc =
1901 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Owen Anderson825b72b2009-08-11 20:47:22 +00001902 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1903 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001904}
1905
Dan Gohman475871a2008-07-27 21:46:04 +00001906static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001907 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001908 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001909 unsigned Opc =
1910 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1911
Owen Anderson825b72b2009-08-11 20:47:22 +00001912 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
Dale Johannesende064702009-02-06 21:50:26 +00001913 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001914}
1915
Dan Gohman475871a2008-07-27 21:46:04 +00001916static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001917 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001918 SDValue Tmp0 = Op.getOperand(0);
1919 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001920 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001921 EVT VT = Op.getValueType();
1922 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001923 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1924 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001925 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1926 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001927 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001928}
1929
Jim Grosbach0e0da732009-05-12 23:59:14 +00001930SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1931 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1932 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00001933 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001934 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
1935 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00001936 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00001937 ? ARM::R7 : ARM::R11;
1938 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1939 while (Depth--)
1940 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
1941 return FrameAddr;
1942}
1943
Dan Gohman475871a2008-07-27 21:46:04 +00001944SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00001945ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00001946 SDValue Chain,
1947 SDValue Dst, SDValue Src,
1948 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001949 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001950 const Value *DstSV, uint64_t DstSVOff,
1951 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001952 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001953 // This requires 4-byte alignment.
1954 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001955 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001956 // This requires the copy size to be a constant, preferrably
1957 // within a subtarget-specific limit.
1958 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
1959 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00001960 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001961 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001962 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00001963 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001964
1965 unsigned BytesLeft = SizeVal & 3;
1966 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001967 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001968 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001969 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001970 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001971 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00001972 SDValue TFOps[MAX_LOADS_IN_LDM];
1973 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00001974 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001975
Evan Cheng4102eb52007-10-22 22:11:27 +00001976 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1977 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001978 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001979 while (EmittedNumMemOps < NumMemOps) {
1980 for (i = 0;
1981 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001982 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00001983 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
1984 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001985 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001986 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001987 SrcOff += VTSize;
1988 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001989 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001990
Evan Cheng4102eb52007-10-22 22:11:27 +00001991 for (i = 0;
1992 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001993 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00001994 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
1995 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001996 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001997 DstOff += VTSize;
1998 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001999 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002000
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002001 EmittedNumMemOps += i;
2002 }
2003
Bob Wilson2dc4f542009-03-20 22:42:55 +00002004 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002005 return Chain;
2006
2007 // Issue loads / stores for the trailing (1 - 3) bytes.
2008 unsigned BytesLeftSave = BytesLeft;
2009 i = 0;
2010 while (BytesLeft) {
2011 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002012 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002013 VTSize = 2;
2014 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002015 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002016 VTSize = 1;
2017 }
2018
Dale Johannesen0f502f62009-02-03 22:26:09 +00002019 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002020 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2021 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002022 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002023 TFOps[i] = Loads[i].getValue(1);
2024 ++i;
2025 SrcOff += VTSize;
2026 BytesLeft -= VTSize;
2027 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002028 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002029
2030 i = 0;
2031 BytesLeft = BytesLeftSave;
2032 while (BytesLeft) {
2033 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002034 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002035 VTSize = 2;
2036 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002037 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002038 VTSize = 1;
2039 }
2040
Dale Johannesen0f502f62009-02-03 22:26:09 +00002041 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002042 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2043 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002044 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002045 ++i;
2046 DstOff += VTSize;
2047 BytesLeft -= VTSize;
2048 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002049 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002050}
2051
Duncan Sands1607f052008-12-01 11:39:25 +00002052static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002053 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00002054 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002055 if (N->getValueType(0) == MVT::f64) {
Evan Chengc7c77292008-11-04 19:57:48 +00002056 // Turn i64->f64 into FMDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002057 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2058 DAG.getConstant(0, MVT::i32));
2059 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2060 DAG.getConstant(1, MVT::i32));
2061 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002062 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002063
Evan Chengc7c77292008-11-04 19:57:48 +00002064 // Turn f64->i64 into FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002065 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002066 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002067
Chris Lattner27a6c732007-11-24 07:07:01 +00002068 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002069 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002070}
2071
Bob Wilson5bafff32009-06-22 23:27:02 +00002072/// getZeroVector - Returns a vector of specified type with all zero elements.
2073///
Owen Andersone50ed302009-08-10 22:56:29 +00002074static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002075 assert(VT.isVector() && "Expected a vector type");
2076
2077 // Zero vectors are used to represent vector negation and in those cases
2078 // will be implemented with the NEON VNEG instruction. However, VNEG does
2079 // not support i64 elements, so sometimes the zero vectors will need to be
2080 // explicitly constructed. For those cases, and potentially other uses in
2081 // the future, always build zero vectors as <4 x i32> or <2 x i32> bitcasted
2082 // to their dest type. This ensures they get CSE'd.
2083 SDValue Vec;
Owen Anderson825b72b2009-08-11 20:47:22 +00002084 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002085 if (VT.getSizeInBits() == 64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002086 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002087 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002088 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002089
2090 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2091}
2092
2093/// getOnesVector - Returns a vector of specified type with all bits set.
2094///
Owen Andersone50ed302009-08-10 22:56:29 +00002095static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002096 assert(VT.isVector() && "Expected a vector type");
2097
2098 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2099 // type. This ensures they get CSE'd.
2100 SDValue Vec;
Owen Anderson825b72b2009-08-11 20:47:22 +00002101 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002102 if (VT.getSizeInBits() == 64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002103 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002104 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002105 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002106
2107 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2108}
2109
2110static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2111 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002112 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002113 DebugLoc dl = N->getDebugLoc();
2114
2115 // Lower vector shifts on NEON to use VSHL.
2116 if (VT.isVector()) {
2117 assert(ST->hasNEON() && "unexpected vector shift");
2118
2119 // Left shifts translate directly to the vshiftu intrinsic.
2120 if (N->getOpcode() == ISD::SHL)
2121 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002122 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002123 N->getOperand(0), N->getOperand(1));
2124
2125 assert((N->getOpcode() == ISD::SRA ||
2126 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2127
2128 // NEON uses the same intrinsics for both left and right shifts. For
2129 // right shifts, the shift amounts are negative, so negate the vector of
2130 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002131 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002132 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2133 getZeroVector(ShiftVT, DAG, dl),
2134 N->getOperand(1));
2135 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2136 Intrinsic::arm_neon_vshifts :
2137 Intrinsic::arm_neon_vshiftu);
2138 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002139 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002140 N->getOperand(0), NegatedCount);
2141 }
2142
Owen Anderson825b72b2009-08-11 20:47:22 +00002143 assert(VT == MVT::i64 &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002144 (N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
2145 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002146
Chris Lattner27a6c732007-11-24 07:07:01 +00002147 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2148 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002149 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002150 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002151
Chris Lattner27a6c732007-11-24 07:07:01 +00002152 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002153 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002154
Chris Lattner27a6c732007-11-24 07:07:01 +00002155 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002156 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2157 DAG.getConstant(0, MVT::i32));
2158 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2159 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002160
Chris Lattner27a6c732007-11-24 07:07:01 +00002161 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2162 // captures the result into a carry flag.
2163 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002164 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002165
Chris Lattner27a6c732007-11-24 07:07:01 +00002166 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002167 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002168
Chris Lattner27a6c732007-11-24 07:07:01 +00002169 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002170 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002171}
2172
Bob Wilson5bafff32009-06-22 23:27:02 +00002173static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2174 SDValue TmpOp0, TmpOp1;
2175 bool Invert = false;
2176 bool Swap = false;
2177 unsigned Opc = 0;
2178
2179 SDValue Op0 = Op.getOperand(0);
2180 SDValue Op1 = Op.getOperand(1);
2181 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002182 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002183 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2184 DebugLoc dl = Op.getDebugLoc();
2185
2186 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2187 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002188 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002189 case ISD::SETUNE:
2190 case ISD::SETNE: Invert = true; // Fallthrough
2191 case ISD::SETOEQ:
2192 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2193 case ISD::SETOLT:
2194 case ISD::SETLT: Swap = true; // Fallthrough
2195 case ISD::SETOGT:
2196 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2197 case ISD::SETOLE:
2198 case ISD::SETLE: Swap = true; // Fallthrough
2199 case ISD::SETOGE:
2200 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2201 case ISD::SETUGE: Swap = true; // Fallthrough
2202 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2203 case ISD::SETUGT: Swap = true; // Fallthrough
2204 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2205 case ISD::SETUEQ: Invert = true; // Fallthrough
2206 case ISD::SETONE:
2207 // Expand this to (OLT | OGT).
2208 TmpOp0 = Op0;
2209 TmpOp1 = Op1;
2210 Opc = ISD::OR;
2211 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2212 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2213 break;
2214 case ISD::SETUO: Invert = true; // Fallthrough
2215 case ISD::SETO:
2216 // Expand this to (OLT | OGE).
2217 TmpOp0 = Op0;
2218 TmpOp1 = Op1;
2219 Opc = ISD::OR;
2220 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2221 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2222 break;
2223 }
2224 } else {
2225 // Integer comparisons.
2226 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002227 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002228 case ISD::SETNE: Invert = true;
2229 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2230 case ISD::SETLT: Swap = true;
2231 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2232 case ISD::SETLE: Swap = true;
2233 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2234 case ISD::SETULT: Swap = true;
2235 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2236 case ISD::SETULE: Swap = true;
2237 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2238 }
2239
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002240 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002241 if (Opc == ARMISD::VCEQ) {
2242
2243 SDValue AndOp;
2244 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2245 AndOp = Op0;
2246 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2247 AndOp = Op1;
2248
2249 // Ignore bitconvert.
2250 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2251 AndOp = AndOp.getOperand(0);
2252
2253 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2254 Opc = ARMISD::VTST;
2255 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2256 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2257 Invert = !Invert;
2258 }
2259 }
2260 }
2261
2262 if (Swap)
2263 std::swap(Op0, Op1);
2264
2265 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2266
2267 if (Invert)
2268 Result = DAG.getNOT(dl, Result, VT);
2269
2270 return Result;
2271}
2272
2273/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2274/// VMOV instruction, and if so, return the constant being splatted.
2275static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2276 unsigned SplatBitSize, SelectionDAG &DAG) {
2277 switch (SplatBitSize) {
2278 case 8:
2279 // Any 1-byte value is OK.
2280 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002281 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002282
2283 case 16:
2284 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2285 if ((SplatBits & ~0xff) == 0 ||
2286 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002287 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002288 break;
2289
2290 case 32:
2291 // NEON's 32-bit VMOV supports splat values where:
2292 // * only one byte is nonzero, or
2293 // * the least significant byte is 0xff and the second byte is nonzero, or
2294 // * the least significant 2 bytes are 0xff and the third is nonzero.
2295 if ((SplatBits & ~0xff) == 0 ||
2296 (SplatBits & ~0xff00) == 0 ||
2297 (SplatBits & ~0xff0000) == 0 ||
2298 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002299 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002300
2301 if ((SplatBits & ~0xffff) == 0 &&
2302 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002303 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002304
2305 if ((SplatBits & ~0xffffff) == 0 &&
2306 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002307 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002308
2309 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2310 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2311 // VMOV.I32. A (very) minor optimization would be to replicate the value
2312 // and fall through here to test for a valid 64-bit splat. But, then the
2313 // caller would also need to check and handle the change in size.
2314 break;
2315
2316 case 64: {
2317 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2318 uint64_t BitMask = 0xff;
2319 uint64_t Val = 0;
2320 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2321 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2322 Val |= BitMask;
2323 else if ((SplatBits & BitMask) != 0)
2324 return SDValue();
2325 BitMask <<= 8;
2326 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002327 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002328 }
2329
2330 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002331 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002332 break;
2333 }
2334
2335 return SDValue();
2336}
2337
2338/// getVMOVImm - If this is a build_vector of constants which can be
2339/// formed by using a VMOV instruction of the specified element size,
2340/// return the constant being splatted. The ByteSize field indicates the
2341/// number of bytes of each element [1248].
2342SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2343 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2344 APInt SplatBits, SplatUndef;
2345 unsigned SplatBitSize;
2346 bool HasAnyUndefs;
2347 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2348 HasAnyUndefs, ByteSize * 8))
2349 return SDValue();
2350
2351 if (SplatBitSize > ByteSize * 8)
2352 return SDValue();
2353
2354 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2355 SplatBitSize, DAG);
2356}
2357
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002358static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2359 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002360 unsigned NumElts = VT.getVectorNumElements();
2361 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002362 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002363
2364 // If this is a VEXT shuffle, the immediate value is the index of the first
2365 // element. The other shuffle indices must be the successive elements after
2366 // the first one.
2367 unsigned ExpectedElt = Imm;
2368 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002369 // Increment the expected index. If it wraps around, it may still be
2370 // a VEXT but the source vectors must be swapped.
2371 ExpectedElt += 1;
2372 if (ExpectedElt == NumElts * 2) {
2373 ExpectedElt = 0;
2374 ReverseVEXT = true;
2375 }
2376
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002377 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002378 return false;
2379 }
2380
2381 // Adjust the index value if the source operands will be swapped.
2382 if (ReverseVEXT)
2383 Imm -= NumElts;
2384
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002385 return true;
2386}
2387
Bob Wilson8bb9e482009-07-26 00:39:34 +00002388/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2389/// instruction with the specified blocksize. (The order of the elements
2390/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002391static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2392 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002393 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2394 "Only possible block sizes for VREV are: 16, 32, 64");
2395
Bob Wilson8bb9e482009-07-26 00:39:34 +00002396 unsigned NumElts = VT.getVectorNumElements();
2397 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002398 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002399
2400 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2401 return false;
2402
2403 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002404 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002405 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2406 return false;
2407 }
2408
2409 return true;
2410}
2411
Owen Andersone50ed302009-08-10 22:56:29 +00002412static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002413 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002414 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002415 if (ConstVal->isNullValue())
2416 return getZeroVector(VT, DAG, dl);
2417 if (ConstVal->isAllOnesValue())
2418 return getOnesVector(VT, DAG, dl);
2419
Owen Andersone50ed302009-08-10 22:56:29 +00002420 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002421 if (VT.is64BitVector()) {
2422 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002423 case 8: CanonicalVT = MVT::v8i8; break;
2424 case 16: CanonicalVT = MVT::v4i16; break;
2425 case 32: CanonicalVT = MVT::v2i32; break;
2426 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002427 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002428 }
2429 } else {
2430 assert(VT.is128BitVector() && "unknown splat vector size");
2431 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002432 case 8: CanonicalVT = MVT::v16i8; break;
2433 case 16: CanonicalVT = MVT::v8i16; break;
2434 case 32: CanonicalVT = MVT::v4i32; break;
2435 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002436 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002437 }
2438 }
2439
2440 // Build a canonical splat for this value.
2441 SmallVector<SDValue, 8> Ops;
2442 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2443 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2444 Ops.size());
2445 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2446}
2447
2448// If this is a case we can't handle, return null and let the default
2449// expansion code take care of it.
2450static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002451 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002452 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002453 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002454
2455 APInt SplatBits, SplatUndef;
2456 unsigned SplatBitSize;
2457 bool HasAnyUndefs;
2458 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
2459 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2460 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2461 if (Val.getNode())
Bob Wilsoncf661e22009-07-30 00:31:25 +00002462 return BuildSplat(Val, VT, DAG, dl);
2463 }
2464
2465 // If there are only 2 elements in a 128-bit vector, insert them into an
2466 // undef vector. This handles the common case for 128-bit vector argument
2467 // passing, where the insertions should be translated to subreg accesses
2468 // with no real instructions.
2469 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2470 SDValue Val = DAG.getUNDEF(VT);
2471 SDValue Op0 = Op.getOperand(0);
2472 SDValue Op1 = Op.getOperand(1);
2473 if (Op0.getOpcode() != ISD::UNDEF)
2474 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2475 DAG.getIntPtrConstant(0));
2476 if (Op1.getOpcode() != ISD::UNDEF)
2477 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2478 DAG.getIntPtrConstant(1));
2479 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002480 }
2481
2482 return SDValue();
2483}
2484
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002485/// isShuffleMaskLegal - Targets can use this to indicate that they only
2486/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2487/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2488/// are assumed to be legal.
2489bool
2490ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2491 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002492 if (VT.getVectorNumElements() == 4 &&
2493 (VT.is128BitVector() || VT.is64BitVector())) {
2494 unsigned PFIndexes[4];
2495 for (unsigned i = 0; i != 4; ++i) {
2496 if (M[i] < 0)
2497 PFIndexes[i] = 8;
2498 else
2499 PFIndexes[i] = M[i];
2500 }
2501
2502 // Compute the index in the perfect shuffle table.
2503 unsigned PFTableIndex =
2504 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2505 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2506 unsigned Cost = (PFEntry >> 30);
2507
2508 if (Cost <= 4)
2509 return true;
2510 }
2511
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002512 bool ReverseVEXT;
2513 unsigned Imm;
2514
2515 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2516 isVREVMask(M, VT, 64) ||
2517 isVREVMask(M, VT, 32) ||
2518 isVREVMask(M, VT, 16) ||
2519 isVEXTMask(M, VT, ReverseVEXT, Imm));
2520}
2521
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002522/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2523/// the specified operations to build the shuffle.
2524static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2525 SDValue RHS, SelectionDAG &DAG,
2526 DebugLoc dl) {
2527 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2528 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2529 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2530
2531 enum {
2532 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2533 OP_VREV,
2534 OP_VDUP0,
2535 OP_VDUP1,
2536 OP_VDUP2,
2537 OP_VDUP3,
2538 OP_VEXT1,
2539 OP_VEXT2,
2540 OP_VEXT3,
2541 OP_VUZPL, // VUZP, left result
2542 OP_VUZPR, // VUZP, right result
2543 OP_VZIPL, // VZIP, left result
2544 OP_VZIPR, // VZIP, right result
2545 OP_VTRNL, // VTRN, left result
2546 OP_VTRNR // VTRN, right result
2547 };
2548
2549 if (OpNum == OP_COPY) {
2550 if (LHSID == (1*9+2)*9+3) return LHS;
2551 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2552 return RHS;
2553 }
2554
2555 SDValue OpLHS, OpRHS;
2556 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2557 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2558 EVT VT = OpLHS.getValueType();
2559
2560 switch (OpNum) {
2561 default: llvm_unreachable("Unknown shuffle opcode!");
2562 case OP_VREV:
2563 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2564 case OP_VDUP0:
2565 case OP_VDUP1:
2566 case OP_VDUP2:
2567 case OP_VDUP3:
2568 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
2569 OpLHS, DAG.getConstant(OpNum-OP_VDUP0+1, MVT::i32));
2570 case OP_VEXT1:
2571 case OP_VEXT2:
2572 case OP_VEXT3:
2573 return DAG.getNode(ARMISD::VEXT, dl, VT,
2574 OpLHS, OpRHS,
2575 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
2576 case OP_VUZPL:
2577 case OP_VUZPR:
2578 return DAG.getNode(VT.is64BitVector() ? ARMISD::VUZP16 : ARMISD::VUZP32,
2579 dl, DAG.getVTList(VT, VT),
2580 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
2581 case OP_VZIPL:
2582 case OP_VZIPR:
2583 return DAG.getNode(VT.is64BitVector() ? ARMISD::VZIP16 : ARMISD::VZIP32,
2584 dl, DAG.getVTList(VT, VT),
2585 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
2586 case OP_VTRNL:
2587 case OP_VTRNR:
2588 return DAG.getNode(VT.is64BitVector() ? ARMISD::VTRN16 : ARMISD::VTRN32,
2589 dl, DAG.getVTList(VT, VT),
2590 OpLHS, OpRHS).getValue(0);
2591 }
2592}
2593
Bob Wilson5bafff32009-06-22 23:27:02 +00002594static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002595 SDValue V1 = Op.getOperand(0);
2596 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00002597 DebugLoc dl = Op.getDebugLoc();
2598 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002599 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002600 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00002601
Bob Wilson28865062009-08-13 02:13:04 +00002602 // Convert shuffles that are directly supported on NEON to target-specific
2603 // DAG nodes, instead of keeping them as shuffles and matching them again
2604 // during code selection. This is more efficient and avoids the possibility
2605 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00002606 // FIXME: floating-point vectors should be canonicalized to integer vectors
2607 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002608 SVN->getMask(ShuffleMask);
2609
2610 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00002611 int Lane = SVN->getSplatIndex();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002612 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
2613 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002614 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002615 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002616 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00002617 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002618
2619 bool ReverseVEXT;
2620 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002621 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002622 SDValue Op0 = SVN->getOperand(0);
2623 SDValue Op1 = SVN->getOperand(1);
2624 if (ReverseVEXT)
2625 std::swap(Op0, Op1);
2626 return DAG.getNode(ARMISD::VEXT, dl, VT, Op0, Op1,
2627 DAG.getConstant(Imm, MVT::i32));
2628 }
2629
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002630 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002631 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002632 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002633 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002634 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002635 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
2636
2637 if (VT.getVectorNumElements() == 4 &&
2638 (VT.is128BitVector() || VT.is64BitVector())) {
2639 unsigned PFIndexes[4];
2640 for (unsigned i = 0; i != 4; ++i) {
2641 if (ShuffleMask[i] < 0)
2642 PFIndexes[i] = 8;
2643 else
2644 PFIndexes[i] = ShuffleMask[i];
2645 }
2646
2647 // Compute the index in the perfect shuffle table.
2648 unsigned PFTableIndex =
2649 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2650
2651 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2652 unsigned Cost = (PFEntry >> 30);
2653
2654 if (Cost <= 4)
2655 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
2656 }
Bob Wilsond8e17572009-08-12 22:31:50 +00002657
Bob Wilson22cac0d2009-08-14 05:16:33 +00002658 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002659}
2660
2661static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
2662 return Op;
2663}
2664
2665static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002666 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002667 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002668 assert((VT == MVT::i8 || VT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00002669 "unexpected type for custom-lowering vector extract");
2670 SDValue Vec = Op.getOperand(0);
2671 SDValue Lane = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002672 Op = DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
2673 Op = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Op, DAG.getValueType(VT));
Bob Wilson5bafff32009-06-22 23:27:02 +00002674 return DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
2675}
2676
Bob Wilsona6d65862009-08-03 20:36:38 +00002677static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
2678 // The only time a CONCAT_VECTORS operation can have legal types is when
2679 // two 64-bit vectors are concatenated to a 128-bit vector.
2680 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
2681 "unexpected CONCAT_VECTORS");
2682 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002683 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00002684 SDValue Op0 = Op.getOperand(0);
2685 SDValue Op1 = Op.getOperand(1);
2686 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002687 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2688 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00002689 DAG.getIntPtrConstant(0));
2690 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002691 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2692 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00002693 DAG.getIntPtrConstant(1));
2694 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00002695}
2696
Dan Gohman475871a2008-07-27 21:46:04 +00002697SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002698 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002699 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00002700 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002701 case ISD::GlobalAddress:
2702 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
2703 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002704 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002705 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
2706 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
2707 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00002708 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002709 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
2710 case ISD::SINT_TO_FP:
2711 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
2712 case ISD::FP_TO_SINT:
2713 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
2714 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00002715 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002716 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002717 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Bob Wilsonb36ec862009-08-06 18:47:44 +00002718 case ISD::INTRINSIC_VOID:
Bob Wilsona599bff2009-08-04 00:36:16 +00002719 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002720 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00002721 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00002722 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00002723 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00002724 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
2725 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
2726 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2727 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2728 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
2729 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00002730 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002731 }
Dan Gohman475871a2008-07-27 21:46:04 +00002732 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002733}
2734
Duncan Sands1607f052008-12-01 11:39:25 +00002735/// ReplaceNodeResults - Replace the results of node with an illegal result
2736/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00002737void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
2738 SmallVectorImpl<SDValue>&Results,
2739 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00002740 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00002741 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002742 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00002743 return;
2744 case ISD::BIT_CONVERT:
2745 Results.push_back(ExpandBIT_CONVERT(N, DAG));
2746 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00002747 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00002748 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00002749 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00002750 if (Res.getNode())
2751 Results.push_back(Res);
2752 return;
2753 }
Chris Lattner27a6c732007-11-24 07:07:01 +00002754 }
2755}
Chris Lattner27a6c732007-11-24 07:07:01 +00002756
Evan Chenga8e29892007-01-19 07:51:42 +00002757//===----------------------------------------------------------------------===//
2758// ARM Scheduler Hooks
2759//===----------------------------------------------------------------------===//
2760
2761MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00002762ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00002763 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002764 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00002765 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002766 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00002767 default:
2768 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng007ea272009-08-12 05:17:19 +00002769 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00002770 // To "insert" a SELECT_CC instruction, we actually have to insert the
2771 // diamond control-flow pattern. The incoming instruction knows the
2772 // destination vreg to set, the condition code register to branch on, the
2773 // true/false values to select between, and a branch opcode to use.
2774 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002775 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00002776 ++It;
2777
2778 // thisMBB:
2779 // ...
2780 // TrueVal = ...
2781 // cmpTY ccX, r1, r2
2782 // bCC copy1MBB
2783 // fallthrough --> copy0MBB
2784 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002785 MachineFunction *F = BB->getParent();
2786 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2787 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00002788 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00002789 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002790 F->insert(It, copy0MBB);
2791 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00002792 // Update machine-CFG edges by first adding all successors of the current
2793 // block to the new block which will contain the Phi node for the select.
2794 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2795 e = BB->succ_end(); i != e; ++i)
2796 sinkMBB->addSuccessor(*i);
2797 // Next, remove all successors of the current block, and add the true
2798 // and fallthrough blocks as its successors.
2799 while(!BB->succ_empty())
2800 BB->removeSuccessor(BB->succ_begin());
2801 BB->addSuccessor(copy0MBB);
2802 BB->addSuccessor(sinkMBB);
2803
2804 // copy0MBB:
2805 // %FalseValue = ...
2806 // # fallthrough to sinkMBB
2807 BB = copy0MBB;
2808
2809 // Update machine-CFG edges
2810 BB->addSuccessor(sinkMBB);
2811
2812 // sinkMBB:
2813 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2814 // ...
2815 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00002816 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00002817 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
2818 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2819
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002820 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00002821 return BB;
2822 }
Evan Cheng86198642009-08-07 00:34:42 +00002823
2824 case ARM::tANDsp:
2825 case ARM::tADDspr_:
2826 case ARM::tSUBspi_:
2827 case ARM::t2SUBrSPi_:
2828 case ARM::t2SUBrSPi12_:
2829 case ARM::t2SUBrSPs_: {
2830 MachineFunction *MF = BB->getParent();
2831 unsigned DstReg = MI->getOperand(0).getReg();
2832 unsigned SrcReg = MI->getOperand(1).getReg();
2833 bool DstIsDead = MI->getOperand(0).isDead();
2834 bool SrcIsKill = MI->getOperand(1).isKill();
2835
2836 if (SrcReg != ARM::SP) {
2837 // Copy the source to SP from virtual register.
2838 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
2839 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
2840 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
2841 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
2842 .addReg(SrcReg, getKillRegState(SrcIsKill));
2843 }
2844
2845 unsigned OpOpc = 0;
2846 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
2847 switch (MI->getOpcode()) {
2848 default:
2849 llvm_unreachable("Unexpected pseudo instruction!");
2850 case ARM::tANDsp:
2851 OpOpc = ARM::tAND;
2852 NeedPred = true;
2853 break;
2854 case ARM::tADDspr_:
2855 OpOpc = ARM::tADDspr;
2856 break;
2857 case ARM::tSUBspi_:
2858 OpOpc = ARM::tSUBspi;
2859 break;
2860 case ARM::t2SUBrSPi_:
2861 OpOpc = ARM::t2SUBrSPi;
2862 NeedPred = true; NeedCC = true;
2863 break;
2864 case ARM::t2SUBrSPi12_:
2865 OpOpc = ARM::t2SUBrSPi12;
2866 NeedPred = true;
2867 break;
2868 case ARM::t2SUBrSPs_:
2869 OpOpc = ARM::t2SUBrSPs;
2870 NeedPred = true; NeedCC = true; NeedOp3 = true;
2871 break;
2872 }
2873 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
2874 if (OpOpc == ARM::tAND)
2875 AddDefaultT1CC(MIB);
2876 MIB.addReg(ARM::SP);
2877 MIB.addOperand(MI->getOperand(2));
2878 if (NeedOp3)
2879 MIB.addOperand(MI->getOperand(3));
2880 if (NeedPred)
2881 AddDefaultPred(MIB);
2882 if (NeedCC)
2883 AddDefaultCC(MIB);
2884
2885 // Copy the result from SP to virtual register.
2886 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
2887 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
2888 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
2889 BuildMI(BB, dl, TII->get(CopyOpc))
2890 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
2891 .addReg(ARM::SP);
2892 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
2893 return BB;
2894 }
Evan Chenga8e29892007-01-19 07:51:42 +00002895 }
2896}
2897
2898//===----------------------------------------------------------------------===//
2899// ARM Optimization Hooks
2900//===----------------------------------------------------------------------===//
2901
Chris Lattnerd1980a52009-03-12 06:52:53 +00002902static
2903SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
2904 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00002905 SelectionDAG &DAG = DCI.DAG;
2906 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00002907 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00002908 unsigned Opc = N->getOpcode();
2909 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
2910 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
2911 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
2912 ISD::CondCode CC = ISD::SETCC_INVALID;
2913
2914 if (isSlctCC) {
2915 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
2916 } else {
2917 SDValue CCOp = Slct.getOperand(0);
2918 if (CCOp.getOpcode() == ISD::SETCC)
2919 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
2920 }
2921
2922 bool DoXform = false;
2923 bool InvCC = false;
2924 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
2925 "Bad input!");
2926
2927 if (LHS.getOpcode() == ISD::Constant &&
2928 cast<ConstantSDNode>(LHS)->isNullValue()) {
2929 DoXform = true;
2930 } else if (CC != ISD::SETCC_INVALID &&
2931 RHS.getOpcode() == ISD::Constant &&
2932 cast<ConstantSDNode>(RHS)->isNullValue()) {
2933 std::swap(LHS, RHS);
2934 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002935 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00002936 Op0.getOperand(0).getValueType();
2937 bool isInt = OpVT.isInteger();
2938 CC = ISD::getSetCCInverse(CC, isInt);
2939
2940 if (!TLI.isCondCodeLegal(CC, OpVT))
2941 return SDValue(); // Inverse operator isn't legal.
2942
2943 DoXform = true;
2944 InvCC = true;
2945 }
2946
2947 if (DoXform) {
2948 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
2949 if (isSlctCC)
2950 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
2951 Slct.getOperand(0), Slct.getOperand(1), CC);
2952 SDValue CCOp = Slct.getOperand(0);
2953 if (InvCC)
2954 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
2955 CCOp.getOperand(0), CCOp.getOperand(1), CC);
2956 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
2957 CCOp, OtherOp, Result);
2958 }
2959 return SDValue();
2960}
2961
2962/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
2963static SDValue PerformADDCombine(SDNode *N,
2964 TargetLowering::DAGCombinerInfo &DCI) {
2965 // added by evan in r37685 with no testcase.
2966 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002967
Chris Lattnerd1980a52009-03-12 06:52:53 +00002968 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
2969 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
2970 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
2971 if (Result.getNode()) return Result;
2972 }
2973 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
2974 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
2975 if (Result.getNode()) return Result;
2976 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002977
Chris Lattnerd1980a52009-03-12 06:52:53 +00002978 return SDValue();
2979}
2980
2981/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
2982static SDValue PerformSUBCombine(SDNode *N,
2983 TargetLowering::DAGCombinerInfo &DCI) {
2984 // added by evan in r37685 with no testcase.
2985 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002986
Chris Lattnerd1980a52009-03-12 06:52:53 +00002987 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
2988 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
2989 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
2990 if (Result.getNode()) return Result;
2991 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002992
Chris Lattnerd1980a52009-03-12 06:52:53 +00002993 return SDValue();
2994}
2995
2996
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002997/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002998static SDValue PerformFMRRDCombine(SDNode *N,
2999 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003000 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003001 SDValue InDouble = N->getOperand(0);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003002 if (InDouble.getOpcode() == ARMISD::FMDRR)
3003 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003004 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003005}
3006
Bob Wilson5bafff32009-06-22 23:27:02 +00003007/// getVShiftImm - Check if this is a valid build_vector for the immediate
3008/// operand of a vector shift operation, where all the elements of the
3009/// build_vector must have the same constant integer value.
3010static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3011 // Ignore bit_converts.
3012 while (Op.getOpcode() == ISD::BIT_CONVERT)
3013 Op = Op.getOperand(0);
3014 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3015 APInt SplatBits, SplatUndef;
3016 unsigned SplatBitSize;
3017 bool HasAnyUndefs;
3018 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3019 HasAnyUndefs, ElementBits) ||
3020 SplatBitSize > ElementBits)
3021 return false;
3022 Cnt = SplatBits.getSExtValue();
3023 return true;
3024}
3025
3026/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3027/// operand of a vector shift left operation. That value must be in the range:
3028/// 0 <= Value < ElementBits for a left shift; or
3029/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003030static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003031 assert(VT.isVector() && "vector shift count is not a vector type");
3032 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3033 if (! getVShiftImm(Op, ElementBits, Cnt))
3034 return false;
3035 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3036}
3037
3038/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3039/// operand of a vector shift right operation. For a shift opcode, the value
3040/// is positive, but for an intrinsic the value count must be negative. The
3041/// absolute value must be in the range:
3042/// 1 <= |Value| <= ElementBits for a right shift; or
3043/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003044static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003045 int64_t &Cnt) {
3046 assert(VT.isVector() && "vector shift count is not a vector type");
3047 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3048 if (! getVShiftImm(Op, ElementBits, Cnt))
3049 return false;
3050 if (isIntrinsic)
3051 Cnt = -Cnt;
3052 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3053}
3054
3055/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3056static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3057 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3058 switch (IntNo) {
3059 default:
3060 // Don't do anything for most intrinsics.
3061 break;
3062
3063 // Vector shifts: check for immediate versions and lower them.
3064 // Note: This is done during DAG combining instead of DAG legalizing because
3065 // the build_vectors for 64-bit vector element shift counts are generally
3066 // not legal, and it is hard to see their values after they get legalized to
3067 // loads from a constant pool.
3068 case Intrinsic::arm_neon_vshifts:
3069 case Intrinsic::arm_neon_vshiftu:
3070 case Intrinsic::arm_neon_vshiftls:
3071 case Intrinsic::arm_neon_vshiftlu:
3072 case Intrinsic::arm_neon_vshiftn:
3073 case Intrinsic::arm_neon_vrshifts:
3074 case Intrinsic::arm_neon_vrshiftu:
3075 case Intrinsic::arm_neon_vrshiftn:
3076 case Intrinsic::arm_neon_vqshifts:
3077 case Intrinsic::arm_neon_vqshiftu:
3078 case Intrinsic::arm_neon_vqshiftsu:
3079 case Intrinsic::arm_neon_vqshiftns:
3080 case Intrinsic::arm_neon_vqshiftnu:
3081 case Intrinsic::arm_neon_vqshiftnsu:
3082 case Intrinsic::arm_neon_vqrshiftns:
3083 case Intrinsic::arm_neon_vqrshiftnu:
3084 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003085 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003086 int64_t Cnt;
3087 unsigned VShiftOpc = 0;
3088
3089 switch (IntNo) {
3090 case Intrinsic::arm_neon_vshifts:
3091 case Intrinsic::arm_neon_vshiftu:
3092 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3093 VShiftOpc = ARMISD::VSHL;
3094 break;
3095 }
3096 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3097 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3098 ARMISD::VSHRs : ARMISD::VSHRu);
3099 break;
3100 }
3101 return SDValue();
3102
3103 case Intrinsic::arm_neon_vshiftls:
3104 case Intrinsic::arm_neon_vshiftlu:
3105 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3106 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003107 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003108
3109 case Intrinsic::arm_neon_vrshifts:
3110 case Intrinsic::arm_neon_vrshiftu:
3111 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3112 break;
3113 return SDValue();
3114
3115 case Intrinsic::arm_neon_vqshifts:
3116 case Intrinsic::arm_neon_vqshiftu:
3117 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3118 break;
3119 return SDValue();
3120
3121 case Intrinsic::arm_neon_vqshiftsu:
3122 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3123 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003124 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003125
3126 case Intrinsic::arm_neon_vshiftn:
3127 case Intrinsic::arm_neon_vrshiftn:
3128 case Intrinsic::arm_neon_vqshiftns:
3129 case Intrinsic::arm_neon_vqshiftnu:
3130 case Intrinsic::arm_neon_vqshiftnsu:
3131 case Intrinsic::arm_neon_vqrshiftns:
3132 case Intrinsic::arm_neon_vqrshiftnu:
3133 case Intrinsic::arm_neon_vqrshiftnsu:
3134 // Narrowing shifts require an immediate right shift.
3135 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3136 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003137 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003138
3139 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003140 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003141 }
3142
3143 switch (IntNo) {
3144 case Intrinsic::arm_neon_vshifts:
3145 case Intrinsic::arm_neon_vshiftu:
3146 // Opcode already set above.
3147 break;
3148 case Intrinsic::arm_neon_vshiftls:
3149 case Intrinsic::arm_neon_vshiftlu:
3150 if (Cnt == VT.getVectorElementType().getSizeInBits())
3151 VShiftOpc = ARMISD::VSHLLi;
3152 else
3153 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3154 ARMISD::VSHLLs : ARMISD::VSHLLu);
3155 break;
3156 case Intrinsic::arm_neon_vshiftn:
3157 VShiftOpc = ARMISD::VSHRN; break;
3158 case Intrinsic::arm_neon_vrshifts:
3159 VShiftOpc = ARMISD::VRSHRs; break;
3160 case Intrinsic::arm_neon_vrshiftu:
3161 VShiftOpc = ARMISD::VRSHRu; break;
3162 case Intrinsic::arm_neon_vrshiftn:
3163 VShiftOpc = ARMISD::VRSHRN; break;
3164 case Intrinsic::arm_neon_vqshifts:
3165 VShiftOpc = ARMISD::VQSHLs; break;
3166 case Intrinsic::arm_neon_vqshiftu:
3167 VShiftOpc = ARMISD::VQSHLu; break;
3168 case Intrinsic::arm_neon_vqshiftsu:
3169 VShiftOpc = ARMISD::VQSHLsu; break;
3170 case Intrinsic::arm_neon_vqshiftns:
3171 VShiftOpc = ARMISD::VQSHRNs; break;
3172 case Intrinsic::arm_neon_vqshiftnu:
3173 VShiftOpc = ARMISD::VQSHRNu; break;
3174 case Intrinsic::arm_neon_vqshiftnsu:
3175 VShiftOpc = ARMISD::VQSHRNsu; break;
3176 case Intrinsic::arm_neon_vqrshiftns:
3177 VShiftOpc = ARMISD::VQRSHRNs; break;
3178 case Intrinsic::arm_neon_vqrshiftnu:
3179 VShiftOpc = ARMISD::VQRSHRNu; break;
3180 case Intrinsic::arm_neon_vqrshiftnsu:
3181 VShiftOpc = ARMISD::VQRSHRNsu; break;
3182 }
3183
3184 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003185 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003186 }
3187
3188 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003189 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003190 int64_t Cnt;
3191 unsigned VShiftOpc = 0;
3192
3193 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3194 VShiftOpc = ARMISD::VSLI;
3195 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3196 VShiftOpc = ARMISD::VSRI;
3197 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003198 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003199 }
3200
3201 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3202 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003203 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003204 }
3205
3206 case Intrinsic::arm_neon_vqrshifts:
3207 case Intrinsic::arm_neon_vqrshiftu:
3208 // No immediate versions of these to check for.
3209 break;
3210 }
3211
3212 return SDValue();
3213}
3214
3215/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3216/// lowers them. As with the vector shift intrinsics, this is done during DAG
3217/// combining instead of DAG legalizing because the build_vectors for 64-bit
3218/// vector element shift counts are generally not legal, and it is hard to see
3219/// their values after they get legalized to loads from a constant pool.
3220static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3221 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003222 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003223
3224 // Nothing to be done for scalar shifts.
3225 if (! VT.isVector())
3226 return SDValue();
3227
3228 assert(ST->hasNEON() && "unexpected vector shift");
3229 int64_t Cnt;
3230
3231 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003232 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003233
3234 case ISD::SHL:
3235 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3236 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003237 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003238 break;
3239
3240 case ISD::SRA:
3241 case ISD::SRL:
3242 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3243 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3244 ARMISD::VSHRs : ARMISD::VSHRu);
3245 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003246 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003247 }
3248 }
3249 return SDValue();
3250}
3251
3252/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3253/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3254static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3255 const ARMSubtarget *ST) {
3256 SDValue N0 = N->getOperand(0);
3257
3258 // Check for sign- and zero-extensions of vector extract operations of 8-
3259 // and 16-bit vector elements. NEON supports these directly. They are
3260 // handled during DAG combining because type legalization will promote them
3261 // to 32-bit types and it is messy to recognize the operations after that.
3262 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3263 SDValue Vec = N0.getOperand(0);
3264 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003265 EVT VT = N->getValueType(0);
3266 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003267 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3268
Owen Anderson825b72b2009-08-11 20:47:22 +00003269 if (VT == MVT::i32 &&
3270 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003271 TLI.isTypeLegal(Vec.getValueType())) {
3272
3273 unsigned Opc = 0;
3274 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003275 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003276 case ISD::SIGN_EXTEND:
3277 Opc = ARMISD::VGETLANEs;
3278 break;
3279 case ISD::ZERO_EXTEND:
3280 case ISD::ANY_EXTEND:
3281 Opc = ARMISD::VGETLANEu;
3282 break;
3283 }
3284 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3285 }
3286 }
3287
3288 return SDValue();
3289}
3290
Dan Gohman475871a2008-07-27 21:46:04 +00003291SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003292 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003293 switch (N->getOpcode()) {
3294 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00003295 case ISD::ADD: return PerformADDCombine(N, DCI);
3296 case ISD::SUB: return PerformSUBCombine(N, DCI);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003297 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
Bob Wilson5bafff32009-06-22 23:27:02 +00003298 case ISD::INTRINSIC_WO_CHAIN:
3299 return PerformIntrinsicCombine(N, DCI.DAG);
3300 case ISD::SHL:
3301 case ISD::SRA:
3302 case ISD::SRL:
3303 return PerformShiftCombine(N, DCI.DAG, Subtarget);
3304 case ISD::SIGN_EXTEND:
3305 case ISD::ZERO_EXTEND:
3306 case ISD::ANY_EXTEND:
3307 return PerformExtendCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003308 }
Dan Gohman475871a2008-07-27 21:46:04 +00003309 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003310}
3311
Bill Wendlingaf566342009-08-15 21:21:19 +00003312bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
3313 if (!Subtarget->hasV6Ops())
3314 // Pre-v6 does not support unaligned mem access.
3315 return false;
3316 else if (!Subtarget->hasV6Ops()) {
3317 // v6 may or may not support unaligned mem access.
3318 if (!Subtarget->isTargetDarwin())
3319 return false;
3320 }
3321
3322 switch (VT.getSimpleVT().SimpleTy) {
3323 default:
3324 return false;
3325 case MVT::i8:
3326 case MVT::i16:
3327 case MVT::i32:
3328 return true;
3329 // FIXME: VLD1 etc with standard alignment is legal.
3330 }
3331}
3332
Evan Chenge6c835f2009-08-14 20:09:37 +00003333static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
3334 if (V < 0)
3335 return false;
3336
3337 unsigned Scale = 1;
3338 switch (VT.getSimpleVT().SimpleTy) {
3339 default: return false;
3340 case MVT::i1:
3341 case MVT::i8:
3342 // Scale == 1;
3343 break;
3344 case MVT::i16:
3345 // Scale == 2;
3346 Scale = 2;
3347 break;
3348 case MVT::i32:
3349 // Scale == 4;
3350 Scale = 4;
3351 break;
3352 }
3353
3354 if ((V & (Scale - 1)) != 0)
3355 return false;
3356 V /= Scale;
3357 return V == (V & ((1LL << 5) - 1));
3358}
3359
3360static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
3361 const ARMSubtarget *Subtarget) {
3362 bool isNeg = false;
3363 if (V < 0) {
3364 isNeg = true;
3365 V = - V;
3366 }
3367
3368 switch (VT.getSimpleVT().SimpleTy) {
3369 default: return false;
3370 case MVT::i1:
3371 case MVT::i8:
3372 case MVT::i16:
3373 case MVT::i32:
3374 // + imm12 or - imm8
3375 if (isNeg)
3376 return V == (V & ((1LL << 8) - 1));
3377 return V == (V & ((1LL << 12) - 1));
3378 case MVT::f32:
3379 case MVT::f64:
3380 // Same as ARM mode. FIXME: NEON?
3381 if (!Subtarget->hasVFP2())
3382 return false;
3383 if ((V & 3) != 0)
3384 return false;
3385 V >>= 2;
3386 return V == (V & ((1LL << 8) - 1));
3387 }
3388}
3389
Evan Chengb01fad62007-03-12 23:30:29 +00003390/// isLegalAddressImmediate - Return true if the integer value can be used
3391/// as the offset of the target addressing mode for load / store of the
3392/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00003393static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003394 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00003395 if (V == 0)
3396 return true;
3397
Evan Cheng65011532009-03-09 19:15:00 +00003398 if (!VT.isSimple())
3399 return false;
3400
Evan Chenge6c835f2009-08-14 20:09:37 +00003401 if (Subtarget->isThumb1Only())
3402 return isLegalT1AddressImmediate(V, VT);
3403 else if (Subtarget->isThumb2())
3404 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00003405
Evan Chenge6c835f2009-08-14 20:09:37 +00003406 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00003407 if (V < 0)
3408 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00003409 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00003410 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003411 case MVT::i1:
3412 case MVT::i8:
3413 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00003414 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003415 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003416 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00003417 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003418 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003419 case MVT::f32:
3420 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00003421 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00003422 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00003423 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00003424 return false;
3425 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003426 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00003427 }
Evan Chenga8e29892007-01-19 07:51:42 +00003428}
3429
Evan Chenge6c835f2009-08-14 20:09:37 +00003430bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
3431 EVT VT) const {
3432 int Scale = AM.Scale;
3433 if (Scale < 0)
3434 return false;
3435
3436 switch (VT.getSimpleVT().SimpleTy) {
3437 default: return false;
3438 case MVT::i1:
3439 case MVT::i8:
3440 case MVT::i16:
3441 case MVT::i32:
3442 if (Scale == 1)
3443 return true;
3444 // r + r << imm
3445 Scale = Scale & ~1;
3446 return Scale == 2 || Scale == 4 || Scale == 8;
3447 case MVT::i64:
3448 // r + r
3449 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
3450 return true;
3451 return false;
3452 case MVT::isVoid:
3453 // Note, we allow "void" uses (basically, uses that aren't loads or
3454 // stores), because arm allows folding a scale into many arithmetic
3455 // operations. This should be made more precise and revisited later.
3456
3457 // Allow r << imm, but the imm has to be a multiple of two.
3458 if (Scale & 1) return false;
3459 return isPowerOf2_32(Scale);
3460 }
3461}
3462
Chris Lattner37caf8c2007-04-09 23:33:39 +00003463/// isLegalAddressingMode - Return true if the addressing mode represented
3464/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003465bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003466 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003467 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00003468 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00003469 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003470
Chris Lattner37caf8c2007-04-09 23:33:39 +00003471 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003472 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003473 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003474
Chris Lattner37caf8c2007-04-09 23:33:39 +00003475 switch (AM.Scale) {
3476 case 0: // no scale reg, must be "r+i" or "r", or "i".
3477 break;
3478 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00003479 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00003480 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003481 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00003482 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003483 // ARM doesn't support any R+R*scale+imm addr modes.
3484 if (AM.BaseOffs)
3485 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003486
Bob Wilson2c7dab12009-04-08 17:55:28 +00003487 if (!VT.isSimple())
3488 return false;
3489
Evan Chenge6c835f2009-08-14 20:09:37 +00003490 if (Subtarget->isThumb2())
3491 return isLegalT2ScaledAddressingMode(AM, VT);
3492
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003493 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00003494 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00003495 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 case MVT::i1:
3497 case MVT::i8:
3498 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003499 if (Scale < 0) Scale = -Scale;
3500 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003501 return true;
3502 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00003503 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00003504 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00003505 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003506 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003507 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003508 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00003509 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003510
Owen Anderson825b72b2009-08-11 20:47:22 +00003511 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003512 // Note, we allow "void" uses (basically, uses that aren't loads or
3513 // stores), because arm allows folding a scale into many arithmetic
3514 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003515
Chris Lattner37caf8c2007-04-09 23:33:39 +00003516 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00003517 if (Scale & 1) return false;
3518 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00003519 }
3520 break;
Evan Chengb01fad62007-03-12 23:30:29 +00003521 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00003522 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00003523}
3524
Owen Andersone50ed302009-08-10 22:56:29 +00003525static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003526 bool isSEXTLoad, SDValue &Base,
3527 SDValue &Offset, bool &isInc,
3528 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003529 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3530 return false;
3531
Owen Anderson825b72b2009-08-11 20:47:22 +00003532 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00003533 // AddressingMode 3
3534 Base = Ptr->getOperand(0);
3535 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003536 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003537 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003538 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003539 isInc = false;
3540 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3541 return true;
3542 }
3543 }
3544 isInc = (Ptr->getOpcode() == ISD::ADD);
3545 Offset = Ptr->getOperand(1);
3546 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00003547 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00003548 // AddressingMode 2
3549 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003550 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003551 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003552 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003553 isInc = false;
3554 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3555 Base = Ptr->getOperand(0);
3556 return true;
3557 }
3558 }
3559
3560 if (Ptr->getOpcode() == ISD::ADD) {
3561 isInc = true;
3562 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
3563 if (ShOpcVal != ARM_AM::no_shift) {
3564 Base = Ptr->getOperand(1);
3565 Offset = Ptr->getOperand(0);
3566 } else {
3567 Base = Ptr->getOperand(0);
3568 Offset = Ptr->getOperand(1);
3569 }
3570 return true;
3571 }
3572
3573 isInc = (Ptr->getOpcode() == ISD::ADD);
3574 Base = Ptr->getOperand(0);
3575 Offset = Ptr->getOperand(1);
3576 return true;
3577 }
3578
3579 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
3580 return false;
3581}
3582
Owen Andersone50ed302009-08-10 22:56:29 +00003583static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003584 bool isSEXTLoad, SDValue &Base,
3585 SDValue &Offset, bool &isInc,
3586 SelectionDAG &DAG) {
3587 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3588 return false;
3589
3590 Base = Ptr->getOperand(0);
3591 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
3592 int RHSC = (int)RHS->getZExtValue();
3593 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
3594 assert(Ptr->getOpcode() == ISD::ADD);
3595 isInc = false;
3596 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3597 return true;
3598 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
3599 isInc = Ptr->getOpcode() == ISD::ADD;
3600 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
3601 return true;
3602 }
3603 }
3604
3605 return false;
3606}
3607
Evan Chenga8e29892007-01-19 07:51:42 +00003608/// getPreIndexedAddressParts - returns true by value, base pointer and
3609/// offset pointer and addressing mode by reference if the node's address
3610/// can be legally represented as pre-indexed load / store address.
3611bool
Dan Gohman475871a2008-07-27 21:46:04 +00003612ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
3613 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003614 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003615 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003616 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003617 return false;
3618
Owen Andersone50ed302009-08-10 22:56:29 +00003619 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003620 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003621 bool isSEXTLoad = false;
3622 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
3623 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003624 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003625 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3626 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
3627 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003628 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003629 } else
3630 return false;
3631
3632 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003633 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00003634 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003635 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
3636 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003637 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003638 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00003639 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00003640 if (!isLegal)
3641 return false;
3642
3643 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
3644 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003645}
3646
3647/// getPostIndexedAddressParts - returns true by value, base pointer and
3648/// offset pointer and addressing mode by reference if this node can be
3649/// combined with a load / store to form a post-indexed load / store.
3650bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00003651 SDValue &Base,
3652 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003653 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003654 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003655 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003656 return false;
3657
Owen Andersone50ed302009-08-10 22:56:29 +00003658 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003659 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003660 bool isSEXTLoad = false;
3661 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003662 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003663 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3664 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003665 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003666 } else
3667 return false;
3668
3669 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003670 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00003671 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003672 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003673 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003674 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003675 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
3676 isInc, DAG);
3677 if (!isLegal)
3678 return false;
3679
3680 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
3681 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003682}
3683
Dan Gohman475871a2008-07-27 21:46:04 +00003684void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003685 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003686 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003687 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003688 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00003689 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003690 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003691 switch (Op.getOpcode()) {
3692 default: break;
3693 case ARMISD::CMOV: {
3694 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00003695 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003696 if (KnownZero == 0 && KnownOne == 0) return;
3697
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003698 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00003699 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
3700 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003701 KnownZero &= KnownZeroRHS;
3702 KnownOne &= KnownOneRHS;
3703 return;
3704 }
3705 }
3706}
3707
3708//===----------------------------------------------------------------------===//
3709// ARM Inline Assembly Support
3710//===----------------------------------------------------------------------===//
3711
3712/// getConstraintType - Given a constraint letter, return the type of
3713/// constraint it is for this target.
3714ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003715ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
3716 if (Constraint.size() == 1) {
3717 switch (Constraint[0]) {
3718 default: break;
3719 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003720 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00003721 }
Evan Chenga8e29892007-01-19 07:51:42 +00003722 }
Chris Lattner4234f572007-03-25 02:14:49 +00003723 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00003724}
3725
Bob Wilson2dc4f542009-03-20 22:42:55 +00003726std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00003727ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003728 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003729 if (Constraint.size() == 1) {
3730 // GCC RS6000 Constraint Letters
3731 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003732 case 'l':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003733 if (Subtarget->isThumb1Only())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003734 return std::make_pair(0U, ARM::tGPRRegisterClass);
3735 else
3736 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003737 case 'r':
3738 return std::make_pair(0U, ARM::GPRRegisterClass);
3739 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003740 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003741 return std::make_pair(0U, ARM::SPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003742 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003743 return std::make_pair(0U, ARM::DPRRegisterClass);
3744 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003745 }
3746 }
3747 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3748}
3749
3750std::vector<unsigned> ARMTargetLowering::
3751getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003752 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003753 if (Constraint.size() != 1)
3754 return std::vector<unsigned>();
3755
3756 switch (Constraint[0]) { // GCC ARM Constraint Letters
3757 default: break;
3758 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003759 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3760 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3761 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003762 case 'r':
3763 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3764 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3765 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
3766 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003767 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003768 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003769 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
3770 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
3771 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
3772 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
3773 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
3774 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
3775 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
3776 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003777 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003778 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
3779 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
3780 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
3781 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
3782 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003783 }
3784
3785 return std::vector<unsigned>();
3786}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003787
3788/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3789/// vector. If it is invalid, don't add anything to Ops.
3790void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3791 char Constraint,
3792 bool hasMemory,
3793 std::vector<SDValue>&Ops,
3794 SelectionDAG &DAG) const {
3795 SDValue Result(0, 0);
3796
3797 switch (Constraint) {
3798 default: break;
3799 case 'I': case 'J': case 'K': case 'L':
3800 case 'M': case 'N': case 'O':
3801 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
3802 if (!C)
3803 return;
3804
3805 int64_t CVal64 = C->getSExtValue();
3806 int CVal = (int) CVal64;
3807 // None of these constraints allow values larger than 32 bits. Check
3808 // that the value fits in an int.
3809 if (CVal != CVal64)
3810 return;
3811
3812 switch (Constraint) {
3813 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003814 if (Subtarget->isThumb1Only()) {
3815 // This must be a constant between 0 and 255, for ADD
3816 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003817 if (CVal >= 0 && CVal <= 255)
3818 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003819 } else if (Subtarget->isThumb2()) {
3820 // A constant that can be used as an immediate value in a
3821 // data-processing instruction.
3822 if (ARM_AM::getT2SOImmVal(CVal) != -1)
3823 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003824 } else {
3825 // A constant that can be used as an immediate value in a
3826 // data-processing instruction.
3827 if (ARM_AM::getSOImmVal(CVal) != -1)
3828 break;
3829 }
3830 return;
3831
3832 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003833 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003834 // This must be a constant between -255 and -1, for negated ADD
3835 // immediates. This can be used in GCC with an "n" modifier that
3836 // prints the negated value, for use with SUB instructions. It is
3837 // not useful otherwise but is implemented for compatibility.
3838 if (CVal >= -255 && CVal <= -1)
3839 break;
3840 } else {
3841 // This must be a constant between -4095 and 4095. It is not clear
3842 // what this constraint is intended for. Implemented for
3843 // compatibility with GCC.
3844 if (CVal >= -4095 && CVal <= 4095)
3845 break;
3846 }
3847 return;
3848
3849 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003850 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003851 // A 32-bit value where only one byte has a nonzero value. Exclude
3852 // zero to match GCC. This constraint is used by GCC internally for
3853 // constants that can be loaded with a move/shift combination.
3854 // It is not useful otherwise but is implemented for compatibility.
3855 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
3856 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003857 } else if (Subtarget->isThumb2()) {
3858 // A constant whose bitwise inverse can be used as an immediate
3859 // value in a data-processing instruction. This can be used in GCC
3860 // with a "B" modifier that prints the inverted value, for use with
3861 // BIC and MVN instructions. It is not useful otherwise but is
3862 // implemented for compatibility.
3863 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
3864 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003865 } else {
3866 // A constant whose bitwise inverse can be used as an immediate
3867 // value in a data-processing instruction. This can be used in GCC
3868 // with a "B" modifier that prints the inverted value, for use with
3869 // BIC and MVN instructions. It is not useful otherwise but is
3870 // implemented for compatibility.
3871 if (ARM_AM::getSOImmVal(~CVal) != -1)
3872 break;
3873 }
3874 return;
3875
3876 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003877 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003878 // This must be a constant between -7 and 7,
3879 // for 3-operand ADD/SUB immediate instructions.
3880 if (CVal >= -7 && CVal < 7)
3881 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003882 } else if (Subtarget->isThumb2()) {
3883 // A constant whose negation can be used as an immediate value in a
3884 // data-processing instruction. This can be used in GCC with an "n"
3885 // modifier that prints the negated value, for use with SUB
3886 // instructions. It is not useful otherwise but is implemented for
3887 // compatibility.
3888 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
3889 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003890 } else {
3891 // A constant whose negation can be used as an immediate value in a
3892 // data-processing instruction. This can be used in GCC with an "n"
3893 // modifier that prints the negated value, for use with SUB
3894 // instructions. It is not useful otherwise but is implemented for
3895 // compatibility.
3896 if (ARM_AM::getSOImmVal(-CVal) != -1)
3897 break;
3898 }
3899 return;
3900
3901 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003902 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003903 // This must be a multiple of 4 between 0 and 1020, for
3904 // ADD sp + immediate.
3905 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
3906 break;
3907 } else {
3908 // A power of two or a constant between 0 and 32. This is used in
3909 // GCC for the shift amount on shifted register operands, but it is
3910 // useful in general for any shift amounts.
3911 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
3912 break;
3913 }
3914 return;
3915
3916 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003917 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003918 // This must be a constant between 0 and 31, for shift amounts.
3919 if (CVal >= 0 && CVal <= 31)
3920 break;
3921 }
3922 return;
3923
3924 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003925 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003926 // This must be a multiple of 4 between -508 and 508, for
3927 // ADD/SUB sp = sp + immediate.
3928 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
3929 break;
3930 }
3931 return;
3932 }
3933 Result = DAG.getTargetConstant(CVal, Op.getValueType());
3934 break;
3935 }
3936
3937 if (Result.getNode()) {
3938 Ops.push_back(Result);
3939 return;
3940 }
3941 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
3942 Ops, DAG);
3943}