blob: c1d2d3ac428854117600d80e326371d01787c048 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000028#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000029#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000030#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000031#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000032#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineBasicBlock.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineFunction.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000040#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000041#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/ADT/VectorExtras.h"
Jim Grosbache7b52522010-04-14 22:28:31 +000043#include "llvm/Support/CommandLine.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000044#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000045#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000046#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000047#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000048using namespace llvm;
49
Jim Grosbache7b52522010-04-14 22:28:31 +000050static cl::opt<bool>
51EnableARMLongCalls("arm-long-calls", cl::Hidden,
52 cl::desc("Generate calls via indirect call instructions."),
53 cl::init(false));
54
Owen Andersone50ed302009-08-10 22:56:29 +000055static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000056 CCValAssign::LocInfo &LocInfo,
57 ISD::ArgFlagsTy &ArgFlags,
58 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000059static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000060 CCValAssign::LocInfo &LocInfo,
61 ISD::ArgFlagsTy &ArgFlags,
62 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000063static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000064 CCValAssign::LocInfo &LocInfo,
65 ISD::ArgFlagsTy &ArgFlags,
66 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000067static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000068 CCValAssign::LocInfo &LocInfo,
69 ISD::ArgFlagsTy &ArgFlags,
70 CCState &State);
71
Owen Andersone50ed302009-08-10 22:56:29 +000072void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
73 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000074 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000076 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
77 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000078
Owen Anderson70671842009-08-10 20:18:46 +000079 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000080 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000081 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000082 }
83
Owen Andersone50ed302009-08-10 22:56:29 +000084 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000085 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000086 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000087 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000088 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000089 if (ElemTy != MVT::i32) {
90 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
91 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
92 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
93 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
94 }
Owen Anderson70671842009-08-10 20:18:46 +000095 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
96 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Evan Chengde8aa4e2010-05-05 18:28:36 +000097 if (llvm::ModelWithRegSequence())
98 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Legal);
99 else
100 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +0000101 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilsond0910c42010-04-06 22:02:24 +0000102 setOperationAction(ISD::SELECT, VT.getSimpleVT(), Expand);
103 setOperationAction(ISD::SELECT_CC, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000104 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +0000105 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
106 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
107 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +0000108 }
109
110 // Promote all bit-wise operations.
111 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000112 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000113 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
114 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000115 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000116 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000117 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000118 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000119 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000120 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000121 }
Bob Wilson16330762009-09-16 00:17:28 +0000122
123 // Neon does not support vector divide/remainder operations.
124 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
125 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
126 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
127 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
128 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
129 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000130}
131
Owen Andersone50ed302009-08-10 22:56:29 +0000132void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000133 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000135}
136
Owen Andersone50ed302009-08-10 22:56:29 +0000137void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000138 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000140}
141
Chris Lattnerf0144122009-07-28 03:13:23 +0000142static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
143 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000144 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000145
Chris Lattner80ec2792009-08-02 00:34:36 +0000146 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000147}
148
Evan Chenga8e29892007-01-19 07:51:42 +0000149ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000150 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000151 Subtarget = &TM.getSubtarget<ARMSubtarget>();
152
Evan Chengb1df8f22007-04-27 08:15:43 +0000153 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000154 // Uses VFP for Thumb libfuncs if available.
155 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
156 // Single-precision floating-point arithmetic.
157 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
158 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
159 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
160 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000161
Evan Chengb1df8f22007-04-27 08:15:43 +0000162 // Double-precision floating-point arithmetic.
163 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
164 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
165 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
166 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000167
Evan Chengb1df8f22007-04-27 08:15:43 +0000168 // Single-precision comparisons.
169 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
170 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
171 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
172 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
173 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
174 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
175 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
176 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000177
Evan Chengb1df8f22007-04-27 08:15:43 +0000178 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
179 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
180 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
181 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
182 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
183 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
184 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
185 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000186
Evan Chengb1df8f22007-04-27 08:15:43 +0000187 // Double-precision comparisons.
188 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
189 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
190 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
191 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
192 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
193 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
194 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
195 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000196
Evan Chengb1df8f22007-04-27 08:15:43 +0000197 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
198 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
199 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
200 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
201 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
202 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
203 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
204 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000205
Evan Chengb1df8f22007-04-27 08:15:43 +0000206 // Floating-point to integer conversions.
207 // i64 conversions are done via library routines even when generating VFP
208 // instructions, so use the same ones.
209 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
210 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
211 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
212 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000213
Evan Chengb1df8f22007-04-27 08:15:43 +0000214 // Conversions between floating types.
215 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
216 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
217
218 // Integer to floating-point conversions.
219 // i64 conversions are done via library routines even when generating VFP
220 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000221 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
222 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000223 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
224 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
225 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
226 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
227 }
Evan Chenga8e29892007-01-19 07:51:42 +0000228 }
229
Bob Wilson2f954612009-05-22 17:38:41 +0000230 // These libcalls are not available in 32-bit.
231 setLibcallName(RTLIB::SHL_I128, 0);
232 setLibcallName(RTLIB::SRL_I128, 0);
233 setLibcallName(RTLIB::SRA_I128, 0);
234
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000235 // Libcalls should use the AAPCS base standard ABI, even if hard float
236 // is in effect, as per the ARM RTABI specification, section 4.1.2.
237 if (Subtarget->isAAPCS_ABI()) {
238 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
239 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
240 CallingConv::ARM_AAPCS);
241 }
242 }
243
David Goodwinf1daf7d2009-07-08 23:10:31 +0000244 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000246 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000248 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
250 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000251
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000253 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000254
255 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000256 addDRTypeForNEON(MVT::v2f32);
257 addDRTypeForNEON(MVT::v8i8);
258 addDRTypeForNEON(MVT::v4i16);
259 addDRTypeForNEON(MVT::v2i32);
260 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000261
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 addQRTypeForNEON(MVT::v4f32);
263 addQRTypeForNEON(MVT::v2f64);
264 addQRTypeForNEON(MVT::v16i8);
265 addQRTypeForNEON(MVT::v8i16);
266 addQRTypeForNEON(MVT::v4i32);
267 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000268
Bob Wilson74dc72e2009-09-15 23:55:57 +0000269 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
270 // neither Neon nor VFP support any arithmetic operations on it.
271 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
272 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
273 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
274 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
275 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
276 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
277 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
278 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
279 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
280 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
281 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
282 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
283 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
284 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
285 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
286 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
287 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
288 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
289 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
290 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
291 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
292 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
293 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
294 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
295
Bob Wilson642b3292009-09-16 00:32:15 +0000296 // Neon does not support some operations on v1i64 and v2i64 types.
297 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
298 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
299 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
300 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
301
Bob Wilson5bafff32009-06-22 23:27:02 +0000302 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
303 setTargetDAGCombine(ISD::SHL);
304 setTargetDAGCombine(ISD::SRL);
305 setTargetDAGCombine(ISD::SRA);
306 setTargetDAGCombine(ISD::SIGN_EXTEND);
307 setTargetDAGCombine(ISD::ZERO_EXTEND);
308 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000309 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000310 }
311
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000312 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000313
314 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000316
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000317 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000319
Evan Chenga8e29892007-01-19 07:51:42 +0000320 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000321 if (!Subtarget->isThumb1Only()) {
322 for (unsigned im = (unsigned)ISD::PRE_INC;
323 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setIndexedLoadAction(im, MVT::i1, Legal);
325 setIndexedLoadAction(im, MVT::i8, Legal);
326 setIndexedLoadAction(im, MVT::i16, Legal);
327 setIndexedLoadAction(im, MVT::i32, Legal);
328 setIndexedStoreAction(im, MVT::i1, Legal);
329 setIndexedStoreAction(im, MVT::i8, Legal);
330 setIndexedStoreAction(im, MVT::i16, Legal);
331 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000332 }
Evan Chenga8e29892007-01-19 07:51:42 +0000333 }
334
335 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000336 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 setOperationAction(ISD::MUL, MVT::i64, Expand);
338 setOperationAction(ISD::MULHU, MVT::i32, Expand);
339 setOperationAction(ISD::MULHS, MVT::i32, Expand);
340 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
341 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000342 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 setOperationAction(ISD::MUL, MVT::i64, Expand);
344 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000345 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000347 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000348 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000349 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000350 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::SRL, MVT::i64, Custom);
352 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000353
354 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000356 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000358 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000359 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000360
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000361 // Only ARMv6 has BSWAP.
362 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000364
Evan Chenga8e29892007-01-19 07:51:42 +0000365 // These are expanded into libcalls.
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000366 if (!Subtarget->hasV7MOps()) {
367 // v7M has a hardware divider
368 setOperationAction(ISD::SDIV, MVT::i32, Expand);
369 setOperationAction(ISD::UDIV, MVT::i32, Expand);
370 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::SREM, MVT::i32, Expand);
372 setOperationAction(ISD::UREM, MVT::i32, Expand);
373 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
374 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000375
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
377 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
378 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
379 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000380 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000381
Evan Chenga8e29892007-01-19 07:51:42 +0000382 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 setOperationAction(ISD::VASTART, MVT::Other, Custom);
384 setOperationAction(ISD::VAARG, MVT::Other, Expand);
385 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
386 setOperationAction(ISD::VAEND, MVT::Other, Expand);
387 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
388 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000389 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
390 // FIXME: Shouldn't need this, since no register is used, but the legalizer
391 // doesn't yet know how to not do that for SjLj.
392 setExceptionSelectorRegister(ARM::R0);
Evan Cheng3a1588a2010-04-15 22:20:34 +0000393 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach3728e962009-12-10 00:11:09 +0000394 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000395
Jim Grosbachb1dc3932010-05-05 20:44:35 +0000396 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2() || Subtarget->hasV7MOps()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
398 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000399 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000400 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000401
David Goodwinf1daf7d2009-07-08 23:10:31 +0000402 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000403 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
404 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000406
407 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000409
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 setOperationAction(ISD::SETCC, MVT::i32, Expand);
411 setOperationAction(ISD::SETCC, MVT::f32, Expand);
412 setOperationAction(ISD::SETCC, MVT::f64, Expand);
413 setOperationAction(ISD::SELECT, MVT::i32, Expand);
414 setOperationAction(ISD::SELECT, MVT::f32, Expand);
415 setOperationAction(ISD::SELECT, MVT::f64, Expand);
416 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
417 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
418 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000419
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
421 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
422 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
423 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
424 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000425
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000426 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000427 setOperationAction(ISD::FSIN, MVT::f64, Expand);
428 setOperationAction(ISD::FSIN, MVT::f32, Expand);
429 setOperationAction(ISD::FCOS, MVT::f32, Expand);
430 setOperationAction(ISD::FCOS, MVT::f64, Expand);
431 setOperationAction(ISD::FREM, MVT::f64, Expand);
432 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000433 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000434 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
435 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000436 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 setOperationAction(ISD::FPOW, MVT::f64, Expand);
438 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000439
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000440 // Various VFP goodness
441 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000442 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
443 if (Subtarget->hasVFP2()) {
444 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
445 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
446 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
447 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
448 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000449 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000450 if (!Subtarget->hasFP16()) {
451 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
452 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000453 }
Evan Cheng110cf482008-04-01 01:50:16 +0000454 }
Evan Chenga8e29892007-01-19 07:51:42 +0000455
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000456 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000457 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000458 setTargetDAGCombine(ISD::ADD);
459 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000460
Evan Chenga8e29892007-01-19 07:51:42 +0000461 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000462 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000463
Evan Chengbc9b7542009-08-15 07:59:10 +0000464 // FIXME: If-converter should use instruction latency to determine
465 // profitability rather than relying on fixed limits.
466 if (Subtarget->getCPUString() == "generic") {
467 // Generic (and overly aggressive) if-conversion limits.
468 setIfCvtBlockSizeLimit(10);
469 setIfCvtDupBlockSizeLimit(2);
Jim Grosbach35075a72010-03-24 16:15:14 +0000470 } else if (Subtarget->hasV7Ops()) {
Jim Grosbachfceabef2010-03-24 00:03:13 +0000471 setIfCvtBlockSizeLimit(3);
472 setIfCvtDupBlockSizeLimit(1);
Evan Chengbc9b7542009-08-15 07:59:10 +0000473 } else if (Subtarget->hasV6Ops()) {
474 setIfCvtBlockSizeLimit(2);
475 setIfCvtDupBlockSizeLimit(1);
476 } else {
477 setIfCvtBlockSizeLimit(3);
478 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000479 }
480
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000481 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000482 // Do not enable CodePlacementOpt for now: it currently runs after the
483 // ARMConstantIslandPass and messes up branch relaxation and placement
484 // of constant islands.
485 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000486}
487
Evan Chenga8e29892007-01-19 07:51:42 +0000488const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
489 switch (Opcode) {
490 default: return 0;
491 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000492 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
493 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000494 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000495 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
496 case ARMISD::tCALL: return "ARMISD::tCALL";
497 case ARMISD::BRCOND: return "ARMISD::BRCOND";
498 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000499 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000500 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
501 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
502 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000503 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000504 case ARMISD::CMPFP: return "ARMISD::CMPFP";
505 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
506 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
507 case ARMISD::CMOV: return "ARMISD::CMOV";
508 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000509
Jim Grosbach3482c802010-01-18 19:58:49 +0000510 case ARMISD::RBIT: return "ARMISD::RBIT";
511
Bob Wilson76a312b2010-03-19 22:51:32 +0000512 case ARMISD::FTOSI: return "ARMISD::FTOSI";
513 case ARMISD::FTOUI: return "ARMISD::FTOUI";
514 case ARMISD::SITOF: return "ARMISD::SITOF";
515 case ARMISD::UITOF: return "ARMISD::UITOF";
516
Evan Chenga8e29892007-01-19 07:51:42 +0000517 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
518 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
519 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000520
Jim Grosbache5165492009-11-09 00:11:35 +0000521 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
522 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000523
Evan Chengc5942082009-10-28 06:55:03 +0000524 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
525 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
526
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000527 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000528
Evan Cheng86198642009-08-07 00:34:42 +0000529 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
530
Jim Grosbach3728e962009-12-10 00:11:09 +0000531 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
532 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
533
Bob Wilson5bafff32009-06-22 23:27:02 +0000534 case ARMISD::VCEQ: return "ARMISD::VCEQ";
535 case ARMISD::VCGE: return "ARMISD::VCGE";
536 case ARMISD::VCGEU: return "ARMISD::VCGEU";
537 case ARMISD::VCGT: return "ARMISD::VCGT";
538 case ARMISD::VCGTU: return "ARMISD::VCGTU";
539 case ARMISD::VTST: return "ARMISD::VTST";
540
541 case ARMISD::VSHL: return "ARMISD::VSHL";
542 case ARMISD::VSHRs: return "ARMISD::VSHRs";
543 case ARMISD::VSHRu: return "ARMISD::VSHRu";
544 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
545 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
546 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
547 case ARMISD::VSHRN: return "ARMISD::VSHRN";
548 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
549 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
550 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
551 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
552 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
553 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
554 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
555 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
556 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
557 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
558 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
559 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
560 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
561 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000562 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000563 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000564 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000565 case ARMISD::VREV64: return "ARMISD::VREV64";
566 case ARMISD::VREV32: return "ARMISD::VREV32";
567 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000568 case ARMISD::VZIP: return "ARMISD::VZIP";
569 case ARMISD::VUZP: return "ARMISD::VUZP";
570 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000571 case ARMISD::FMAX: return "ARMISD::FMAX";
572 case ARMISD::FMIN: return "ARMISD::FMIN";
Evan Chenga8e29892007-01-19 07:51:42 +0000573 }
574}
575
Bill Wendlingb4202b82009-07-01 18:50:55 +0000576/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000577unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000578 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000579}
580
Evan Chenga8e29892007-01-19 07:51:42 +0000581//===----------------------------------------------------------------------===//
582// Lowering Code
583//===----------------------------------------------------------------------===//
584
Evan Chenga8e29892007-01-19 07:51:42 +0000585/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
586static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
587 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000588 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000589 case ISD::SETNE: return ARMCC::NE;
590 case ISD::SETEQ: return ARMCC::EQ;
591 case ISD::SETGT: return ARMCC::GT;
592 case ISD::SETGE: return ARMCC::GE;
593 case ISD::SETLT: return ARMCC::LT;
594 case ISD::SETLE: return ARMCC::LE;
595 case ISD::SETUGT: return ARMCC::HI;
596 case ISD::SETUGE: return ARMCC::HS;
597 case ISD::SETULT: return ARMCC::LO;
598 case ISD::SETULE: return ARMCC::LS;
599 }
600}
601
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000602/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
603static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000604 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000605 CondCode2 = ARMCC::AL;
606 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000607 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000608 case ISD::SETEQ:
609 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
610 case ISD::SETGT:
611 case ISD::SETOGT: CondCode = ARMCC::GT; break;
612 case ISD::SETGE:
613 case ISD::SETOGE: CondCode = ARMCC::GE; break;
614 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000615 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000616 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
617 case ISD::SETO: CondCode = ARMCC::VC; break;
618 case ISD::SETUO: CondCode = ARMCC::VS; break;
619 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
620 case ISD::SETUGT: CondCode = ARMCC::HI; break;
621 case ISD::SETUGE: CondCode = ARMCC::PL; break;
622 case ISD::SETLT:
623 case ISD::SETULT: CondCode = ARMCC::LT; break;
624 case ISD::SETLE:
625 case ISD::SETULE: CondCode = ARMCC::LE; break;
626 case ISD::SETNE:
627 case ISD::SETUNE: CondCode = ARMCC::NE; break;
628 }
Evan Chenga8e29892007-01-19 07:51:42 +0000629}
630
Bob Wilson1f595bb2009-04-17 19:07:39 +0000631//===----------------------------------------------------------------------===//
632// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000633//===----------------------------------------------------------------------===//
634
635#include "ARMGenCallingConv.inc"
636
637// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000638static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000639 CCValAssign::LocInfo &LocInfo,
640 CCState &State, bool CanFail) {
641 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
642
643 // Try to get the first register.
644 if (unsigned Reg = State.AllocateReg(RegList, 4))
645 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
646 else {
647 // For the 2nd half of a v2f64, do not fail.
648 if (CanFail)
649 return false;
650
651 // Put the whole thing on the stack.
652 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
653 State.AllocateStack(8, 4),
654 LocVT, LocInfo));
655 return true;
656 }
657
658 // Try to get the second register.
659 if (unsigned Reg = State.AllocateReg(RegList, 4))
660 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
661 else
662 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
663 State.AllocateStack(4, 4),
664 LocVT, LocInfo));
665 return true;
666}
667
Owen Andersone50ed302009-08-10 22:56:29 +0000668static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000669 CCValAssign::LocInfo &LocInfo,
670 ISD::ArgFlagsTy &ArgFlags,
671 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000672 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
673 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000674 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000675 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
676 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000677 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000678}
679
680// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000681static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000682 CCValAssign::LocInfo &LocInfo,
683 CCState &State, bool CanFail) {
684 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
685 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
686
687 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
688 if (Reg == 0) {
689 // For the 2nd half of a v2f64, do not just fail.
690 if (CanFail)
691 return false;
692
693 // Put the whole thing on the stack.
694 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
695 State.AllocateStack(8, 8),
696 LocVT, LocInfo));
697 return true;
698 }
699
700 unsigned i;
701 for (i = 0; i < 2; ++i)
702 if (HiRegList[i] == Reg)
703 break;
704
705 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
706 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
707 LocVT, LocInfo));
708 return true;
709}
710
Owen Andersone50ed302009-08-10 22:56:29 +0000711static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000712 CCValAssign::LocInfo &LocInfo,
713 ISD::ArgFlagsTy &ArgFlags,
714 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000715 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
716 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000717 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000718 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
719 return false;
720 return true; // we handled it
721}
722
Owen Andersone50ed302009-08-10 22:56:29 +0000723static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000724 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000725 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
726 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
727
Bob Wilsone65586b2009-04-17 20:40:45 +0000728 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
729 if (Reg == 0)
730 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000731
Bob Wilsone65586b2009-04-17 20:40:45 +0000732 unsigned i;
733 for (i = 0; i < 2; ++i)
734 if (HiRegList[i] == Reg)
735 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000736
Bob Wilson5bafff32009-06-22 23:27:02 +0000737 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000738 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000739 LocVT, LocInfo));
740 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000741}
742
Owen Andersone50ed302009-08-10 22:56:29 +0000743static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000744 CCValAssign::LocInfo &LocInfo,
745 ISD::ArgFlagsTy &ArgFlags,
746 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000747 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
748 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000749 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000750 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000751 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000752}
753
Owen Andersone50ed302009-08-10 22:56:29 +0000754static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000755 CCValAssign::LocInfo &LocInfo,
756 ISD::ArgFlagsTy &ArgFlags,
757 CCState &State) {
758 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
759 State);
760}
761
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000762/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
763/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000764CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000765 bool Return,
766 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000767 switch (CC) {
768 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000769 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000770 case CallingConv::C:
771 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000772 // Use target triple & subtarget features to do actual dispatch.
773 if (Subtarget->isAAPCS_ABI()) {
774 if (Subtarget->hasVFP2() &&
775 FloatABIType == FloatABI::Hard && !isVarArg)
776 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
777 else
778 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
779 } else
780 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000781 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000782 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000783 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000784 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000785 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000786 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000787 }
788}
789
Dan Gohman98ca4f22009-08-05 01:29:28 +0000790/// LowerCallResult - Lower the result values of a call into the
791/// appropriate copies out of appropriate physical registers.
792SDValue
793ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000794 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000795 const SmallVectorImpl<ISD::InputArg> &Ins,
796 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000797 SmallVectorImpl<SDValue> &InVals) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000798
Bob Wilson1f595bb2009-04-17 19:07:39 +0000799 // Assign locations to each value returned by this call.
800 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000801 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000802 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000803 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000804 CCAssignFnForNode(CallConv, /* Return*/ true,
805 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000806
807 // Copy all of the result registers out of their specified physreg.
808 for (unsigned i = 0; i != RVLocs.size(); ++i) {
809 CCValAssign VA = RVLocs[i];
810
Bob Wilson80915242009-04-25 00:33:20 +0000811 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000812 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000813 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000815 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000816 Chain = Lo.getValue(1);
817 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000818 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000819 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000820 InFlag);
821 Chain = Hi.getValue(1);
822 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000823 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000824
Owen Anderson825b72b2009-08-11 20:47:22 +0000825 if (VA.getLocVT() == MVT::v2f64) {
826 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
827 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
828 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000829
830 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000831 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000832 Chain = Lo.getValue(1);
833 InFlag = Lo.getValue(2);
834 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000835 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000836 Chain = Hi.getValue(1);
837 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000838 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
840 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000841 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000842 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000843 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
844 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000845 Chain = Val.getValue(1);
846 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000847 }
Bob Wilson80915242009-04-25 00:33:20 +0000848
849 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000850 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000851 case CCValAssign::Full: break;
852 case CCValAssign::BCvt:
853 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
854 break;
855 }
856
Dan Gohman98ca4f22009-08-05 01:29:28 +0000857 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000858 }
859
Dan Gohman98ca4f22009-08-05 01:29:28 +0000860 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000861}
862
863/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
864/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000865/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000866/// a byval function parameter.
867/// Sometimes what we are copying is the end of a larger object, the part that
868/// does not fit in registers.
869static SDValue
870CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
871 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
872 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000874 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000875 /*isVolatile=*/false, /*AlwaysInline=*/false,
876 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000877}
878
Bob Wilsondee46d72009-04-17 20:35:10 +0000879/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000880SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000881ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
882 SDValue StackPtr, SDValue Arg,
883 DebugLoc dl, SelectionDAG &DAG,
884 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +0000885 ISD::ArgFlagsTy Flags) const {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000886 unsigned LocMemOffset = VA.getLocMemOffset();
887 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
888 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
889 if (Flags.isByVal()) {
890 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
891 }
892 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +0000893 PseudoSourceValue::getStack(), LocMemOffset,
894 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000895}
896
Dan Gohman98ca4f22009-08-05 01:29:28 +0000897void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000898 SDValue Chain, SDValue &Arg,
899 RegsToPassVector &RegsToPass,
900 CCValAssign &VA, CCValAssign &NextVA,
901 SDValue &StackPtr,
902 SmallVector<SDValue, 8> &MemOpChains,
Dan Gohmand858e902010-04-17 15:26:15 +0000903 ISD::ArgFlagsTy Flags) const {
Bob Wilson5bafff32009-06-22 23:27:02 +0000904
Jim Grosbache5165492009-11-09 00:11:35 +0000905 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000907 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
908
909 if (NextVA.isRegLoc())
910 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
911 else {
912 assert(NextVA.isMemLoc());
913 if (StackPtr.getNode() == 0)
914 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
915
Dan Gohman98ca4f22009-08-05 01:29:28 +0000916 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
917 dl, DAG, NextVA,
918 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000919 }
920}
921
Dan Gohman98ca4f22009-08-05 01:29:28 +0000922/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000923/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
924/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000925SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000926ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000927 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000928 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000929 const SmallVectorImpl<ISD::OutputArg> &Outs,
930 const SmallVectorImpl<ISD::InputArg> &Ins,
931 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +0000932 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +0000933 // ARM target does not yet support tail call optimization.
934 isTailCall = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000935
Bob Wilson1f595bb2009-04-17 19:07:39 +0000936 // Analyze operands of the call, assigning locations to each operand.
937 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000938 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
939 *DAG.getContext());
940 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000941 CCAssignFnForNode(CallConv, /* Return*/ false,
942 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000943
Bob Wilson1f595bb2009-04-17 19:07:39 +0000944 // Get a count of how many bytes are to be pushed on the stack.
945 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000946
947 // Adjust the stack pointer for the new arguments...
948 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000949 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000950
Jim Grosbachf9a4b762010-02-24 01:43:03 +0000951 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000952
Bob Wilson5bafff32009-06-22 23:27:02 +0000953 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000954 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000955
Bob Wilson1f595bb2009-04-17 19:07:39 +0000956 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000957 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000958 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
959 i != e;
960 ++i, ++realArgIdx) {
961 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000962 SDValue Arg = Outs[realArgIdx].Val;
963 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000964
Bob Wilson1f595bb2009-04-17 19:07:39 +0000965 // Promote the value if needed.
966 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000967 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000968 case CCValAssign::Full: break;
969 case CCValAssign::SExt:
970 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
971 break;
972 case CCValAssign::ZExt:
973 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
974 break;
975 case CCValAssign::AExt:
976 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
977 break;
978 case CCValAssign::BCvt:
979 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
980 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000981 }
982
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000983 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000984 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000985 if (VA.getLocVT() == MVT::v2f64) {
986 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
987 DAG.getConstant(0, MVT::i32));
988 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
989 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000990
Dan Gohman98ca4f22009-08-05 01:29:28 +0000991 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000992 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
993
994 VA = ArgLocs[++i]; // skip ahead to next loc
995 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000996 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000997 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
998 } else {
999 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +00001000
Dan Gohman98ca4f22009-08-05 01:29:28 +00001001 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
1002 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +00001003 }
1004 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001005 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +00001006 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001007 }
1008 } else if (VA.isRegLoc()) {
1009 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1010 } else {
1011 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001012
Dan Gohman98ca4f22009-08-05 01:29:28 +00001013 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1014 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001015 }
Evan Chenga8e29892007-01-19 07:51:42 +00001016 }
1017
1018 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001019 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001020 &MemOpChains[0], MemOpChains.size());
1021
1022 // Build a sequence of copy-to-reg nodes chained together with token chain
1023 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001024 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +00001025 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001026 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001027 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +00001028 InFlag = Chain.getValue(1);
1029 }
1030
Bill Wendling056292f2008-09-16 21:48:12 +00001031 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1032 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1033 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001034 bool isDirect = false;
1035 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001036 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001037 MachineFunction &MF = DAG.getMachineFunction();
1038 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Jim Grosbache7b52522010-04-14 22:28:31 +00001039
1040 if (EnableARMLongCalls) {
1041 assert (getTargetMachine().getRelocationModel() == Reloc::Static
1042 && "long-calls with non-static relocation model!");
1043 // Handle a global address or an external symbol. If it's not one of
1044 // those, the target's already in a register, so we don't need to do
1045 // anything extra.
1046 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anders Carlsson0dbdca52010-04-15 03:11:28 +00001047 const GlobalValue *GV = G->getGlobal();
Jim Grosbache7b52522010-04-14 22:28:31 +00001048 // Create a constant pool entry for the callee address
1049 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1050 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
1051 ARMPCLabelIndex,
1052 ARMCP::CPValue, 0);
1053 // Get the address of the callee into a register
1054 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1055 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1056 Callee = DAG.getLoad(getPointerTy(), dl,
1057 DAG.getEntryNode(), CPAddr,
1058 PseudoSourceValue::getConstantPool(), 0,
1059 false, false, 0);
1060 } else if (ExternalSymbolSDNode *S=dyn_cast<ExternalSymbolSDNode>(Callee)) {
1061 const char *Sym = S->getSymbol();
1062
1063 // Create a constant pool entry for the callee address
1064 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1065 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1066 Sym, ARMPCLabelIndex, 0);
1067 // Get the address of the callee into a register
1068 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
1069 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1070 Callee = DAG.getLoad(getPointerTy(), dl,
1071 DAG.getEntryNode(), CPAddr,
1072 PseudoSourceValue::getConstantPool(), 0,
1073 false, false, 0);
1074 }
1075 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Dan Gohman46510a72010-04-15 01:51:59 +00001076 const GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001077 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001078 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001079 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001080 getTargetMachine().getRelocationModel() != Reloc::Static;
1081 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001082 // ARM call to a local ARM function is predicable.
1083 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +00001084 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001085 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001086 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001087 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001088 ARMPCLabelIndex,
1089 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001090 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001091 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001092 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001093 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001094 PseudoSourceValue::getConstantPool(), 0,
1095 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001096 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001097 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001098 getPointerTy(), Callee, PICLabel);
Jim Grosbache7b52522010-04-14 22:28:31 +00001099 } else
Evan Chengc60e76d2007-01-30 20:37:08 +00001100 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001101 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001102 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001103 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001104 getTargetMachine().getRelocationModel() != Reloc::Static;
1105 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001106 // tBX takes a register source operand.
1107 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001108 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001109 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001110 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001111 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001112 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001113 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001114 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001115 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001116 PseudoSourceValue::getConstantPool(), 0,
1117 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001118 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001119 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001120 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001121 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001122 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001123 }
1124
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001125 // FIXME: handle tail calls differently.
1126 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001127 if (Subtarget->isThumb()) {
1128 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001129 CallOpc = ARMISD::CALL_NOLINK;
1130 else
1131 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1132 } else {
1133 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001134 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1135 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001136 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001137 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001138 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001139 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001140 InFlag = Chain.getValue(1);
1141 }
1142
Dan Gohman475871a2008-07-27 21:46:04 +00001143 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001144 Ops.push_back(Chain);
1145 Ops.push_back(Callee);
1146
1147 // Add argument registers to the end of the list so that they are known live
1148 // into the call.
1149 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1150 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1151 RegsToPass[i].second.getValueType()));
1152
Gabor Greifba36cb52008-08-28 21:40:38 +00001153 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001154 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001155 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001156 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001157 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001158 InFlag = Chain.getValue(1);
1159
Chris Lattnere563bbc2008-10-11 22:08:30 +00001160 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1161 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001162 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001163 InFlag = Chain.getValue(1);
1164
Bob Wilson1f595bb2009-04-17 19:07:39 +00001165 // Handle result values, copying them out of physregs into vregs that we
1166 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001167 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1168 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001169}
1170
Dan Gohman98ca4f22009-08-05 01:29:28 +00001171SDValue
1172ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001173 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001174 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmand858e902010-04-17 15:26:15 +00001175 DebugLoc dl, SelectionDAG &DAG) const {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001176
Bob Wilsondee46d72009-04-17 20:35:10 +00001177 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001178 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001179
Bob Wilsondee46d72009-04-17 20:35:10 +00001180 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001181 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1182 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001183
Dan Gohman98ca4f22009-08-05 01:29:28 +00001184 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001185 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1186 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001187
1188 // If this is the first return lowered for this function, add
1189 // the regs to the liveout set for the function.
1190 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1191 for (unsigned i = 0; i != RVLocs.size(); ++i)
1192 if (RVLocs[i].isRegLoc())
1193 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001194 }
1195
Bob Wilson1f595bb2009-04-17 19:07:39 +00001196 SDValue Flag;
1197
1198 // Copy the result values into the output registers.
1199 for (unsigned i = 0, realRVLocIdx = 0;
1200 i != RVLocs.size();
1201 ++i, ++realRVLocIdx) {
1202 CCValAssign &VA = RVLocs[i];
1203 assert(VA.isRegLoc() && "Can only return in registers!");
1204
Dan Gohman98ca4f22009-08-05 01:29:28 +00001205 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001206
1207 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001208 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001209 case CCValAssign::Full: break;
1210 case CCValAssign::BCvt:
1211 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1212 break;
1213 }
1214
Bob Wilson1f595bb2009-04-17 19:07:39 +00001215 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001216 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001217 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001218 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1219 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001220 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001221 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001222
1223 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1224 Flag = Chain.getValue(1);
1225 VA = RVLocs[++i]; // skip ahead to next loc
1226 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1227 HalfGPRs.getValue(1), Flag);
1228 Flag = Chain.getValue(1);
1229 VA = RVLocs[++i]; // skip ahead to next loc
1230
1231 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001232 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1233 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001234 }
1235 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1236 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001237 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001238 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001239 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001240 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001241 VA = RVLocs[++i]; // skip ahead to next loc
1242 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1243 Flag);
1244 } else
1245 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1246
Bob Wilsondee46d72009-04-17 20:35:10 +00001247 // Guarantee that all emitted copies are
1248 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001249 Flag = Chain.getValue(1);
1250 }
1251
1252 SDValue result;
1253 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001254 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001255 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001256 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001257
1258 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001259}
1260
Bob Wilsonb62d2572009-11-03 00:02:05 +00001261// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1262// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1263// one of the above mentioned nodes. It has to be wrapped because otherwise
1264// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1265// be used to form addressing mode. These wrapped nodes will be selected
1266// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001267static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001268 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001269 // FIXME there is no actual debug info here
1270 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001271 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001272 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001273 if (CP->isMachineConstantPoolEntry())
1274 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1275 CP->getAlignment());
1276 else
1277 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1278 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001279 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001280}
1281
Dan Gohmand858e902010-04-17 15:26:15 +00001282SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op,
1283 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001284 MachineFunction &MF = DAG.getMachineFunction();
1285 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1286 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001287 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001288 EVT PtrVT = getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +00001289 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001290 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1291 SDValue CPAddr;
1292 if (RelocM == Reloc::Static) {
1293 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1294 } else {
1295 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001296 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001297 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1298 ARMCP::CPBlockAddress,
1299 PCAdj);
1300 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1301 }
1302 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1303 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001304 PseudoSourceValue::getConstantPool(), 0,
1305 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001306 if (RelocM == Reloc::Static)
1307 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001308 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001309 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001310}
1311
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001312// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001313SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001314ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001315 SelectionDAG &DAG) const {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001316 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001317 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001318 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001319 MachineFunction &MF = DAG.getMachineFunction();
1320 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1321 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001322 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001323 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001324 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001325 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001326 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001327 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001328 PseudoSourceValue::getConstantPool(), 0,
1329 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001330 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001331
Evan Chenge7e0d622009-11-06 22:24:13 +00001332 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001333 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001334
1335 // call __tls_get_addr.
1336 ArgListTy Args;
1337 ArgListEntry Entry;
1338 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001339 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001340 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001341 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001342 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001343 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1344 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001345 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001346 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001347 return CallResult.first;
1348}
1349
1350// Lower ISD::GlobalTLSAddress using the "initial exec" or
1351// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001352SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001353ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Dan Gohmand858e902010-04-17 15:26:15 +00001354 SelectionDAG &DAG) const {
Dan Gohman46510a72010-04-15 01:51:59 +00001355 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001356 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001357 SDValue Offset;
1358 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001359 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001360 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001361 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001362
Chris Lattner4fb63d02009-07-15 04:12:33 +00001363 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001364 MachineFunction &MF = DAG.getMachineFunction();
1365 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1366 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1367 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001368 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1369 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001370 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001371 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001372 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001373 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001374 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001375 PseudoSourceValue::getConstantPool(), 0,
1376 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001377 Chain = Offset.getValue(1);
1378
Evan Chenge7e0d622009-11-06 22:24:13 +00001379 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001380 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001381
Evan Cheng9eda6892009-10-31 03:39:36 +00001382 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001383 PseudoSourceValue::getConstantPool(), 0,
1384 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001385 } else {
1386 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001387 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001388 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001389 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001390 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001391 PseudoSourceValue::getConstantPool(), 0,
1392 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001393 }
1394
1395 // The address of the thread local variable is the add of the thread
1396 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001397 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001398}
1399
Dan Gohman475871a2008-07-27 21:46:04 +00001400SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001401ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001402 // TODO: implement the "local dynamic" model
1403 assert(Subtarget->isTargetELF() &&
1404 "TLS not implemented for non-ELF targets");
1405 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1406 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1407 // otherwise use the "Local Exec" TLS Model
1408 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1409 return LowerToTLSGeneralDynamicModel(GA, DAG);
1410 else
1411 return LowerToTLSExecModels(GA, DAG);
1412}
1413
Dan Gohman475871a2008-07-27 21:46:04 +00001414SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001415 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001416 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001417 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001418 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001419 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1420 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001421 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001422 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001423 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001424 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001425 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001426 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001427 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001428 PseudoSourceValue::getConstantPool(), 0,
1429 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001430 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001431 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001432 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001433 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001434 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001435 PseudoSourceValue::getGOT(), 0,
1436 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001437 return Result;
1438 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001439 // If we have T2 ops, we can materialize the address directly via movt/movw
1440 // pair. This is always cheaper.
1441 if (Subtarget->useMovt()) {
1442 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1443 DAG.getTargetGlobalAddress(GV, PtrVT));
1444 } else {
1445 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1446 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1447 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001448 PseudoSourceValue::getConstantPool(), 0,
1449 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001450 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001451 }
1452}
1453
Dan Gohman475871a2008-07-27 21:46:04 +00001454SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001455 SelectionDAG &DAG) const {
Evan Chenge7e0d622009-11-06 22:24:13 +00001456 MachineFunction &MF = DAG.getMachineFunction();
1457 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1458 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001459 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001460 DebugLoc dl = Op.getDebugLoc();
Dan Gohman46510a72010-04-15 01:51:59 +00001461 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001462 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001463 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001464 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001465 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001466 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001467 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001468 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1469 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001470 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001471 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001472 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001473 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001474
Evan Cheng9eda6892009-10-31 03:39:36 +00001475 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001476 PseudoSourceValue::getConstantPool(), 0,
1477 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001478 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001479
1480 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001481 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001482 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001483 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001484
Evan Cheng63476a82009-09-03 07:04:02 +00001485 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001486 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001487 PseudoSourceValue::getGOT(), 0,
1488 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001489
1490 return Result;
1491}
1492
Dan Gohman475871a2008-07-27 21:46:04 +00001493SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001494 SelectionDAG &DAG) const {
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001495 assert(Subtarget->isTargetELF() &&
1496 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001497 MachineFunction &MF = DAG.getMachineFunction();
1498 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1499 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001500 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001501 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001502 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001503 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1504 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001505 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001506 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001507 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001508 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001509 PseudoSourceValue::getConstantPool(), 0,
1510 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001511 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001512 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001513}
1514
Jim Grosbach0e0da732009-05-12 23:59:14 +00001515SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001516ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001517 const ARMSubtarget *Subtarget)
1518 const {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001519 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001520 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001521 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001522 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001523 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001524 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001525 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1526 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001527 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001528 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001529 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1530 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001531 EVT PtrVT = getPointerTy();
1532 DebugLoc dl = Op.getDebugLoc();
1533 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1534 SDValue CPAddr;
1535 unsigned PCAdj = (RelocM != Reloc::PIC_)
1536 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001537 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001538 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1539 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001540 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001541 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001542 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001543 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001544 PseudoSourceValue::getConstantPool(), 0,
1545 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001546 SDValue Chain = Result.getValue(1);
1547
1548 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001549 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001550 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1551 }
1552 return Result;
1553 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001554 case Intrinsic::eh_sjlj_setjmp:
Jim Grosbacha87ded22010-02-08 23:22:00 +00001555 SDValue Val = Subtarget->isThumb() ?
1556 DAG.getCopyFromReg(DAG.getEntryNode(), dl, ARM::SP, MVT::i32) :
1557 DAG.getConstant(0, MVT::i32);
1558 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1),
1559 Val);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001560 }
1561}
1562
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001563static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
1564 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001565 DebugLoc dl = Op.getDebugLoc();
1566 SDValue Op5 = Op.getOperand(5);
1567 SDValue Res;
1568 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
1569 if (isDeviceBarrier) {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001570 if (Subtarget->hasV7Ops())
1571 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0));
1572 else
1573 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0),
1574 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001575 } else {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001576 if (Subtarget->hasV7Ops())
1577 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
1578 else
1579 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
1580 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001581 }
1582 return Res;
1583}
1584
Dan Gohman1e93df62010-04-17 14:41:14 +00001585static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG) {
1586 MachineFunction &MF = DAG.getMachineFunction();
1587 ARMFunctionInfo *FuncInfo = MF.getInfo<ARMFunctionInfo>();
1588
Evan Chenga8e29892007-01-19 07:51:42 +00001589 // vastart just stores the address of the VarArgsFrameIndex slot into the
1590 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001591 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001592 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001593 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001594 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001595 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1596 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001597}
1598
Dan Gohman475871a2008-07-27 21:46:04 +00001599SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00001600ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
1601 SelectionDAG &DAG) const {
Evan Cheng86198642009-08-07 00:34:42 +00001602 SDNode *Node = Op.getNode();
1603 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001604 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001605 SDValue Chain = Op.getOperand(0);
1606 SDValue Size = Op.getOperand(1);
1607 SDValue Align = Op.getOperand(2);
1608
1609 // Chain the dynamic stack allocation so that it doesn't modify the stack
1610 // pointer when other instructions are using the stack.
1611 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1612
1613 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1614 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1615 if (AlignVal > StackAlign)
1616 // Do this now since selection pass cannot introduce new target
1617 // independent node.
1618 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1619
1620 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1621 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1622 // do even more horrible hack later.
1623 MachineFunction &MF = DAG.getMachineFunction();
1624 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1625 if (AFI->isThumb1OnlyFunction()) {
1626 bool Negate = true;
1627 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1628 if (C) {
1629 uint32_t Val = C->getZExtValue();
1630 if (Val <= 508 && ((Val & 3) == 0))
1631 Negate = false;
1632 }
1633 if (Negate)
1634 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1635 }
1636
Owen Anderson825b72b2009-08-11 20:47:22 +00001637 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001638 SDValue Ops1[] = { Chain, Size, Align };
1639 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1640 Chain = Res.getValue(1);
1641 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1642 DAG.getIntPtrConstant(0, true), SDValue());
1643 SDValue Ops2[] = { Res, Chain };
1644 return DAG.getMergeValues(Ops2, 2, dl);
1645}
1646
1647SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001648ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1649 SDValue &Root, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001650 DebugLoc dl) const {
Bob Wilson5bafff32009-06-22 23:27:02 +00001651 MachineFunction &MF = DAG.getMachineFunction();
1652 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1653
1654 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001655 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001656 RC = ARM::tGPRRegisterClass;
1657 else
1658 RC = ARM::GPRRegisterClass;
1659
1660 // Transform the arguments stored in physical registers into virtual ones.
1661 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001662 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001663
1664 SDValue ArgValue2;
1665 if (NextVA.isMemLoc()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001666 MachineFrameInfo *MFI = MF.getFrameInfo();
Bob Wilson6a234f02010-04-13 22:03:22 +00001667 int FI = MFI->CreateFixedObject(4, NextVA.getLocMemOffset(), true, false);
Bob Wilson5bafff32009-06-22 23:27:02 +00001668
1669 // Create load node to retrieve arguments from the stack.
1670 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001671 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001672 PseudoSourceValue::getFixedStack(FI), 0,
1673 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001674 } else {
1675 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001676 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001677 }
1678
Jim Grosbache5165492009-11-09 00:11:35 +00001679 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001680}
1681
1682SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001683ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001684 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001685 const SmallVectorImpl<ISD::InputArg>
1686 &Ins,
1687 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001688 SmallVectorImpl<SDValue> &InVals)
1689 const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001690
Bob Wilson1f595bb2009-04-17 19:07:39 +00001691 MachineFunction &MF = DAG.getMachineFunction();
1692 MachineFrameInfo *MFI = MF.getFrameInfo();
1693
Bob Wilson1f595bb2009-04-17 19:07:39 +00001694 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1695
1696 // Assign locations to all of the incoming arguments.
1697 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001698 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1699 *DAG.getContext());
1700 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001701 CCAssignFnForNode(CallConv, /* Return*/ false,
1702 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001703
1704 SmallVector<SDValue, 16> ArgValues;
1705
1706 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1707 CCValAssign &VA = ArgLocs[i];
1708
Bob Wilsondee46d72009-04-17 20:35:10 +00001709 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001710 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001711 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001712
Bob Wilson5bafff32009-06-22 23:27:02 +00001713 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001714 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001715 // f64 and vector types are split up into multiple registers or
1716 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001717 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001718 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001719 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001720 VA = ArgLocs[++i]; // skip ahead to next loc
Bob Wilson6a234f02010-04-13 22:03:22 +00001721 SDValue ArgValue2;
1722 if (VA.isMemLoc()) {
1723 int FI = MFI->CreateFixedObject(8, VA.getLocMemOffset(),
1724 true, false);
1725 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1726 ArgValue2 = DAG.getLoad(MVT::f64, dl, Chain, FIN,
1727 PseudoSourceValue::getFixedStack(FI), 0,
1728 false, false, 0);
1729 } else {
1730 ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
1731 Chain, DAG, dl);
1732 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001733 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1734 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001735 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001736 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001737 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1738 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001739 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001740
Bob Wilson5bafff32009-06-22 23:27:02 +00001741 } else {
1742 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001743
Owen Anderson825b72b2009-08-11 20:47:22 +00001744 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001745 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001746 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001747 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001748 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001749 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001750 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001751 RC = (AFI->isThumb1OnlyFunction() ?
1752 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001753 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001754 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001755
1756 // Transform the arguments in physical registers into virtual ones.
1757 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001758 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001759 }
1760
1761 // If this is an 8 or 16-bit value, it is really passed promoted
1762 // to 32 bits. Insert an assert[sz]ext to capture this, then
1763 // truncate to the right size.
1764 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001765 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001766 case CCValAssign::Full: break;
1767 case CCValAssign::BCvt:
1768 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1769 break;
1770 case CCValAssign::SExt:
1771 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1772 DAG.getValueType(VA.getValVT()));
1773 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1774 break;
1775 case CCValAssign::ZExt:
1776 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1777 DAG.getValueType(VA.getValVT()));
1778 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1779 break;
1780 }
1781
Dan Gohman98ca4f22009-08-05 01:29:28 +00001782 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001783
1784 } else { // VA.isRegLoc()
1785
1786 // sanity check
1787 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001788 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001789
1790 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001791 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
1792 true, false);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001793
Bob Wilsondee46d72009-04-17 20:35:10 +00001794 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001795 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001796 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001797 PseudoSourceValue::getFixedStack(FI), 0,
1798 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001799 }
1800 }
1801
1802 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001803 if (isVarArg) {
1804 static const unsigned GPRArgRegs[] = {
1805 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1806 };
1807
Bob Wilsondee46d72009-04-17 20:35:10 +00001808 unsigned NumGPRs = CCInfo.getFirstUnallocated
1809 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001810
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001811 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1812 unsigned VARegSize = (4 - NumGPRs) * 4;
1813 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00001814 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001815 if (VARegSaveSize) {
1816 // If this function is vararg, store any remaining integer argument regs
1817 // to their spots on the stack so that they may be loaded by deferencing
1818 // the result of va_next.
1819 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Dan Gohman1e93df62010-04-17 14:41:14 +00001820 AFI->setVarArgsFrameIndex(
1821 MFI->CreateFixedObject(VARegSaveSize,
1822 ArgOffset + VARegSaveSize - VARegSize,
1823 true, false));
1824 SDValue FIN = DAG.getFrameIndex(AFI->getVarArgsFrameIndex(),
1825 getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001826
Dan Gohman475871a2008-07-27 21:46:04 +00001827 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001828 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001829 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001830 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001831 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001832 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001833 RC = ARM::GPRRegisterClass;
1834
Bob Wilson998e1252009-04-20 18:36:57 +00001835 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001836 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dan Gohman1e93df62010-04-17 14:41:14 +00001837 SDValue Store =
1838 DAG.getStore(Val.getValue(1), dl, Val, FIN,
1839 PseudoSourceValue::getFixedStack(AFI->getVarArgsFrameIndex()), 0,
1840 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001841 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001842 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001843 DAG.getConstant(4, getPointerTy()));
1844 }
1845 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001847 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001848 } else
1849 // This will point to the next argument passed via stack.
Dan Gohman1e93df62010-04-17 14:41:14 +00001850 AFI->setVarArgsFrameIndex(MFI->CreateFixedObject(4, ArgOffset,
1851 true, false));
Evan Chenga8e29892007-01-19 07:51:42 +00001852 }
1853
Dan Gohman98ca4f22009-08-05 01:29:28 +00001854 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001855}
1856
1857/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001858static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001859 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001860 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001861 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001862 // Maybe this has already been legalized into the constant pool?
1863 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001864 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001865 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
Dan Gohman46510a72010-04-15 01:51:59 +00001866 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001867 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001868 }
1869 }
1870 return false;
1871}
1872
Evan Chenga8e29892007-01-19 07:51:42 +00001873/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1874/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00001875SDValue
1876ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
Dan Gohmand858e902010-04-17 15:26:15 +00001877 SDValue &ARMCC, SelectionDAG &DAG,
1878 DebugLoc dl) const {
Gabor Greifba36cb52008-08-28 21:40:38 +00001879 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001880 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00001881 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001882 // Constant does not fit, try adjusting it by one?
1883 switch (CC) {
1884 default: break;
1885 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001886 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001887 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001888 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001889 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001890 }
1891 break;
1892 case ISD::SETULT:
1893 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001894 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001895 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001896 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001897 }
1898 break;
1899 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001900 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001901 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001902 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001903 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001904 }
1905 break;
1906 case ISD::SETULE:
1907 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001908 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001909 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001910 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001911 }
1912 break;
1913 }
1914 }
1915 }
1916
1917 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001918 ARMISD::NodeType CompareType;
1919 switch (CondCode) {
1920 default:
1921 CompareType = ARMISD::CMP;
1922 break;
1923 case ARMCC::EQ:
1924 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001925 // Uses only Z Flag
1926 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001927 break;
1928 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001929 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1930 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001931}
1932
1933/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001934static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001935 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001936 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001937 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001938 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001939 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001940 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1941 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001942}
1943
Dan Gohmand858e902010-04-17 15:26:15 +00001944SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001945 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001946 SDValue LHS = Op.getOperand(0);
1947 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001948 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001949 SDValue TrueVal = Op.getOperand(2);
1950 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001951 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001952
Owen Anderson825b72b2009-08-11 20:47:22 +00001953 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001954 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001955 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001956 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00001957 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001958 }
1959
1960 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001961 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00001962
Owen Anderson825b72b2009-08-11 20:47:22 +00001963 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1964 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001965 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1966 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001967 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001968 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001969 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001970 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001971 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001972 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001973 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001974 }
1975 return Result;
1976}
1977
Dan Gohmand858e902010-04-17 15:26:15 +00001978SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00001979 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001980 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001981 SDValue LHS = Op.getOperand(2);
1982 SDValue RHS = Op.getOperand(3);
1983 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001984 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001985
Owen Anderson825b72b2009-08-11 20:47:22 +00001986 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001987 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001988 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001989 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001990 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001991 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001992 }
1993
Owen Anderson825b72b2009-08-11 20:47:22 +00001994 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001995 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001996 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001997
Dale Johannesende064702009-02-06 21:50:26 +00001998 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001999 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
2000 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2001 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002002 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00002003 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002004 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002005 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00002006 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00002007 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00002008 }
2009 return Res;
2010}
2011
Dan Gohmand858e902010-04-17 15:26:15 +00002012SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00002013 SDValue Chain = Op.getOperand(0);
2014 SDValue Table = Op.getOperand(1);
2015 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002016 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002017
Owen Andersone50ed302009-08-10 22:56:29 +00002018 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00002019 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
2020 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00002021 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00002022 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00002023 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00002024 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
2025 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00002026 if (Subtarget->isThumb2()) {
2027 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
2028 // which does another jump to the destination. This also makes it easier
2029 // to translate it to TBB / TBH later.
2030 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00002031 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00002032 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002033 }
Evan Cheng66ac5312009-07-25 00:33:29 +00002034 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00002035 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002036 PseudoSourceValue::getJumpTable(), 0,
2037 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002038 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002039 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00002040 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002041 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00002042 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00002043 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00002044 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002045 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00002046 }
Evan Chenga8e29892007-01-19 07:51:42 +00002047}
2048
Bob Wilson76a312b2010-03-19 22:51:32 +00002049static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
2050 DebugLoc dl = Op.getDebugLoc();
2051 unsigned Opc;
2052
2053 switch (Op.getOpcode()) {
2054 default:
2055 assert(0 && "Invalid opcode!");
2056 case ISD::FP_TO_SINT:
2057 Opc = ARMISD::FTOSI;
2058 break;
2059 case ISD::FP_TO_UINT:
2060 Opc = ARMISD::FTOUI;
2061 break;
2062 }
2063 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2064 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2065}
2066
2067static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2068 EVT VT = Op.getValueType();
2069 DebugLoc dl = Op.getDebugLoc();
2070 unsigned Opc;
2071
2072 switch (Op.getOpcode()) {
2073 default:
2074 assert(0 && "Invalid opcode!");
2075 case ISD::SINT_TO_FP:
2076 Opc = ARMISD::SITOF;
2077 break;
2078 case ISD::UINT_TO_FP:
2079 Opc = ARMISD::UITOF;
2080 break;
2081 }
2082
2083 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2084 return DAG.getNode(Opc, dl, VT, Op);
2085}
2086
Dan Gohman475871a2008-07-27 21:46:04 +00002087static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002088 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002089 SDValue Tmp0 = Op.getOperand(0);
2090 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002091 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002092 EVT VT = Op.getValueType();
2093 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002094 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
2095 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002096 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
2097 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002098 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002099}
2100
Dan Gohmand858e902010-04-17 15:26:15 +00002101SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Jim Grosbach0e0da732009-05-12 23:59:14 +00002102 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2103 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00002104 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002105 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2106 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002107 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002108 ? ARM::R7 : ARM::R11;
2109 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2110 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002111 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2112 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002113 return FrameAddr;
2114}
2115
Dan Gohman475871a2008-07-27 21:46:04 +00002116SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00002117ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00002118 SDValue Chain,
2119 SDValue Dst, SDValue Src,
2120 SDValue Size, unsigned Align,
Mon P Wang20adc9d2010-04-04 03:10:48 +00002121 bool isVolatile, bool AlwaysInline,
Dan Gohmand858e902010-04-17 15:26:15 +00002122 const Value *DstSV,
2123 uint64_t DstSVOff,
2124 const Value *SrcSV,
2125 uint64_t SrcSVOff) const {
Evan Cheng4102eb52007-10-22 22:11:27 +00002126 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00002127 // This requires 4-byte alignment.
2128 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00002129 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002130 // This requires the copy size to be a constant, preferrably
2131 // within a subtarget-specific limit.
2132 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
2133 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00002134 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002135 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002136 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00002137 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002138
2139 unsigned BytesLeft = SizeVal & 3;
2140 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002141 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00002142 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002143 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00002144 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00002145 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00002146 SDValue TFOps[MAX_LOADS_IN_LDM];
2147 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00002148 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002149
Evan Cheng4102eb52007-10-22 22:11:27 +00002150 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
2151 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002152 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00002153 while (EmittedNumMemOps < NumMemOps) {
2154 for (i = 0;
2155 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002156 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002157 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2158 DAG.getConstant(SrcOff, MVT::i32)),
Mon P Wang20adc9d2010-04-04 03:10:48 +00002159 SrcSV, SrcSVOff + SrcOff, isVolatile, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002160 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002161 SrcOff += VTSize;
2162 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002163 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002164
Evan Cheng4102eb52007-10-22 22:11:27 +00002165 for (i = 0;
2166 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002167 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
David Greene1b58cab2010-02-15 16:55:24 +00002168 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2169 DAG.getConstant(DstOff, MVT::i32)),
Mon P Wang20adc9d2010-04-04 03:10:48 +00002170 DstSV, DstSVOff + DstOff, isVolatile, false, 0);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002171 DstOff += VTSize;
2172 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002173 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002174
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002175 EmittedNumMemOps += i;
2176 }
2177
Bob Wilson2dc4f542009-03-20 22:42:55 +00002178 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002179 return Chain;
2180
2181 // Issue loads / stores for the trailing (1 - 3) bytes.
2182 unsigned BytesLeftSave = BytesLeft;
2183 i = 0;
2184 while (BytesLeft) {
2185 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002186 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002187 VTSize = 2;
2188 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002189 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002190 VTSize = 1;
2191 }
2192
Dale Johannesen0f502f62009-02-03 22:26:09 +00002193 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002194 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2195 DAG.getConstant(SrcOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002196 SrcSV, SrcSVOff + SrcOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002197 TFOps[i] = Loads[i].getValue(1);
2198 ++i;
2199 SrcOff += VTSize;
2200 BytesLeft -= VTSize;
2201 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002202 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002203
2204 i = 0;
2205 BytesLeft = BytesLeftSave;
2206 while (BytesLeft) {
2207 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002208 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002209 VTSize = 2;
2210 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002211 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002212 VTSize = 1;
2213 }
2214
Dale Johannesen0f502f62009-02-03 22:26:09 +00002215 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002216 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2217 DAG.getConstant(DstOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002218 DstSV, DstSVOff + DstOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002219 ++i;
2220 DstOff += VTSize;
2221 BytesLeft -= VTSize;
2222 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002223 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002224}
2225
Bob Wilson9f3f0612010-04-17 05:30:19 +00002226/// ExpandBIT_CONVERT - If the target supports VFP, this function is called to
2227/// expand a bit convert where either the source or destination type is i64 to
2228/// use a VMOVDRR or VMOVRRD node. This should not be done when the non-i64
2229/// operand type is illegal (e.g., v2f32 for a target that doesn't support
2230/// vectors), since the legalizer won't know what to do with that.
Duncan Sands1607f052008-12-01 11:39:25 +00002231static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Bob Wilson9f3f0612010-04-17 05:30:19 +00002232 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
2233 DebugLoc dl = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00002234 SDValue Op = N->getOperand(0);
Bob Wilson164cd8b2010-04-14 20:45:23 +00002235
Bob Wilson9f3f0612010-04-17 05:30:19 +00002236 // This function is only supposed to be called for i64 types, either as the
2237 // source or destination of the bit convert.
2238 EVT SrcVT = Op.getValueType();
2239 EVT DstVT = N->getValueType(0);
2240 assert((SrcVT == MVT::i64 || DstVT == MVT::i64) &&
2241 "ExpandBIT_CONVERT called for non-i64 type");
Bob Wilson164cd8b2010-04-14 20:45:23 +00002242
Bob Wilson9f3f0612010-04-17 05:30:19 +00002243 // Turn i64->f64 into VMOVDRR.
2244 if (SrcVT == MVT::i64 && TLI.isTypeLegal(DstVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002245 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2246 DAG.getConstant(0, MVT::i32));
2247 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2248 DAG.getConstant(1, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00002249 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002250 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002251
Jim Grosbache5165492009-11-09 00:11:35 +00002252 // Turn f64->i64 into VMOVRRD.
Bob Wilson9f3f0612010-04-17 05:30:19 +00002253 if (DstVT == MVT::i64 && TLI.isTypeLegal(SrcVT)) {
2254 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
2255 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
2256 // Merge the pieces into a single i64 value.
2257 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
2258 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002259
Bob Wilson9f3f0612010-04-17 05:30:19 +00002260 return SDValue();
Chris Lattner27a6c732007-11-24 07:07:01 +00002261}
2262
Bob Wilson5bafff32009-06-22 23:27:02 +00002263/// getZeroVector - Returns a vector of specified type with all zero elements.
2264///
Owen Andersone50ed302009-08-10 22:56:29 +00002265static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002266 assert(VT.isVector() && "Expected a vector type");
2267
2268 // Zero vectors are used to represent vector negation and in those cases
2269 // will be implemented with the NEON VNEG instruction. However, VNEG does
2270 // not support i64 elements, so sometimes the zero vectors will need to be
2271 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002272 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002273 // to their dest type. This ensures they get CSE'd.
2274 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002275 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2276 SmallVector<SDValue, 8> Ops;
2277 MVT TVT;
2278
2279 if (VT.getSizeInBits() == 64) {
2280 Ops.assign(8, Cst); TVT = MVT::v8i8;
2281 } else {
2282 Ops.assign(16, Cst); TVT = MVT::v16i8;
2283 }
2284 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002285
2286 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2287}
2288
2289/// getOnesVector - Returns a vector of specified type with all bits set.
2290///
Owen Andersone50ed302009-08-10 22:56:29 +00002291static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002292 assert(VT.isVector() && "Expected a vector type");
2293
Bob Wilson929ffa22009-10-30 20:13:25 +00002294 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002295 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002296 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002297 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2298 SmallVector<SDValue, 8> Ops;
2299 MVT TVT;
2300
2301 if (VT.getSizeInBits() == 64) {
2302 Ops.assign(8, Cst); TVT = MVT::v8i8;
2303 } else {
2304 Ops.assign(16, Cst); TVT = MVT::v16i8;
2305 }
2306 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002307
2308 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2309}
2310
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002311/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2312/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002313SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op,
2314 SelectionDAG &DAG) const {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002315 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2316 EVT VT = Op.getValueType();
2317 unsigned VTBits = VT.getSizeInBits();
2318 DebugLoc dl = Op.getDebugLoc();
2319 SDValue ShOpLo = Op.getOperand(0);
2320 SDValue ShOpHi = Op.getOperand(1);
2321 SDValue ShAmt = Op.getOperand(2);
2322 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002323 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002324
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002325 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2326
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002327 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2328 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2329 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2330 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2331 DAG.getConstant(VTBits, MVT::i32));
2332 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2333 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002334 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002335
2336 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2337 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002338 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002339 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002340 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2341 CCR, Cmp);
2342
2343 SDValue Ops[2] = { Lo, Hi };
2344 return DAG.getMergeValues(Ops, 2, dl);
2345}
2346
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002347/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2348/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Dan Gohmand858e902010-04-17 15:26:15 +00002349SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op,
2350 SelectionDAG &DAG) const {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002351 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2352 EVT VT = Op.getValueType();
2353 unsigned VTBits = VT.getSizeInBits();
2354 DebugLoc dl = Op.getDebugLoc();
2355 SDValue ShOpLo = Op.getOperand(0);
2356 SDValue ShOpHi = Op.getOperand(1);
2357 SDValue ShAmt = Op.getOperand(2);
2358 SDValue ARMCC;
2359
2360 assert(Op.getOpcode() == ISD::SHL_PARTS);
2361 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2362 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2363 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2364 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2365 DAG.getConstant(VTBits, MVT::i32));
2366 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2367 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2368
2369 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2370 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2371 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002372 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002373 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2374 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2375 CCR, Cmp);
2376
2377 SDValue Ops[2] = { Lo, Hi };
2378 return DAG.getMergeValues(Ops, 2, dl);
2379}
2380
Jim Grosbach3482c802010-01-18 19:58:49 +00002381static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2382 const ARMSubtarget *ST) {
2383 EVT VT = N->getValueType(0);
2384 DebugLoc dl = N->getDebugLoc();
2385
2386 if (!ST->hasV6T2Ops())
2387 return SDValue();
2388
2389 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2390 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2391}
2392
Bob Wilson5bafff32009-06-22 23:27:02 +00002393static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2394 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002395 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002396 DebugLoc dl = N->getDebugLoc();
2397
2398 // Lower vector shifts on NEON to use VSHL.
2399 if (VT.isVector()) {
2400 assert(ST->hasNEON() && "unexpected vector shift");
2401
2402 // Left shifts translate directly to the vshiftu intrinsic.
2403 if (N->getOpcode() == ISD::SHL)
2404 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002405 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002406 N->getOperand(0), N->getOperand(1));
2407
2408 assert((N->getOpcode() == ISD::SRA ||
2409 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2410
2411 // NEON uses the same intrinsics for both left and right shifts. For
2412 // right shifts, the shift amounts are negative, so negate the vector of
2413 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002414 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002415 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2416 getZeroVector(ShiftVT, DAG, dl),
2417 N->getOperand(1));
2418 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2419 Intrinsic::arm_neon_vshifts :
2420 Intrinsic::arm_neon_vshiftu);
2421 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002422 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002423 N->getOperand(0), NegatedCount);
2424 }
2425
Eli Friedmance392eb2009-08-22 03:13:10 +00002426 // We can get here for a node like i32 = ISD::SHL i32, i64
2427 if (VT != MVT::i64)
2428 return SDValue();
2429
2430 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002431 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002432
Chris Lattner27a6c732007-11-24 07:07:01 +00002433 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2434 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002435 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002436 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002437
Chris Lattner27a6c732007-11-24 07:07:01 +00002438 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002439 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002440
Chris Lattner27a6c732007-11-24 07:07:01 +00002441 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002442 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2443 DAG.getConstant(0, MVT::i32));
2444 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2445 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002446
Chris Lattner27a6c732007-11-24 07:07:01 +00002447 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2448 // captures the result into a carry flag.
2449 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002450 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002451
Chris Lattner27a6c732007-11-24 07:07:01 +00002452 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002453 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002454
Chris Lattner27a6c732007-11-24 07:07:01 +00002455 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002456 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002457}
2458
Bob Wilson5bafff32009-06-22 23:27:02 +00002459static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2460 SDValue TmpOp0, TmpOp1;
2461 bool Invert = false;
2462 bool Swap = false;
2463 unsigned Opc = 0;
2464
2465 SDValue Op0 = Op.getOperand(0);
2466 SDValue Op1 = Op.getOperand(1);
2467 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002468 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002469 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2470 DebugLoc dl = Op.getDebugLoc();
2471
2472 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2473 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002474 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002475 case ISD::SETUNE:
2476 case ISD::SETNE: Invert = true; // Fallthrough
2477 case ISD::SETOEQ:
2478 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2479 case ISD::SETOLT:
2480 case ISD::SETLT: Swap = true; // Fallthrough
2481 case ISD::SETOGT:
2482 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2483 case ISD::SETOLE:
2484 case ISD::SETLE: Swap = true; // Fallthrough
2485 case ISD::SETOGE:
2486 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2487 case ISD::SETUGE: Swap = true; // Fallthrough
2488 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2489 case ISD::SETUGT: Swap = true; // Fallthrough
2490 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2491 case ISD::SETUEQ: Invert = true; // Fallthrough
2492 case ISD::SETONE:
2493 // Expand this to (OLT | OGT).
2494 TmpOp0 = Op0;
2495 TmpOp1 = Op1;
2496 Opc = ISD::OR;
2497 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2498 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2499 break;
2500 case ISD::SETUO: Invert = true; // Fallthrough
2501 case ISD::SETO:
2502 // Expand this to (OLT | OGE).
2503 TmpOp0 = Op0;
2504 TmpOp1 = Op1;
2505 Opc = ISD::OR;
2506 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2507 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2508 break;
2509 }
2510 } else {
2511 // Integer comparisons.
2512 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002513 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002514 case ISD::SETNE: Invert = true;
2515 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2516 case ISD::SETLT: Swap = true;
2517 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2518 case ISD::SETLE: Swap = true;
2519 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2520 case ISD::SETULT: Swap = true;
2521 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2522 case ISD::SETULE: Swap = true;
2523 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2524 }
2525
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002526 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002527 if (Opc == ARMISD::VCEQ) {
2528
2529 SDValue AndOp;
2530 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2531 AndOp = Op0;
2532 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2533 AndOp = Op1;
2534
2535 // Ignore bitconvert.
2536 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2537 AndOp = AndOp.getOperand(0);
2538
2539 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2540 Opc = ARMISD::VTST;
2541 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2542 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2543 Invert = !Invert;
2544 }
2545 }
2546 }
2547
2548 if (Swap)
2549 std::swap(Op0, Op1);
2550
2551 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2552
2553 if (Invert)
2554 Result = DAG.getNOT(dl, Result, VT);
2555
2556 return Result;
2557}
2558
2559/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2560/// VMOV instruction, and if so, return the constant being splatted.
2561static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2562 unsigned SplatBitSize, SelectionDAG &DAG) {
2563 switch (SplatBitSize) {
2564 case 8:
2565 // Any 1-byte value is OK.
2566 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002567 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002568
2569 case 16:
2570 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2571 if ((SplatBits & ~0xff) == 0 ||
2572 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002573 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002574 break;
2575
2576 case 32:
2577 // NEON's 32-bit VMOV supports splat values where:
2578 // * only one byte is nonzero, or
2579 // * the least significant byte is 0xff and the second byte is nonzero, or
2580 // * the least significant 2 bytes are 0xff and the third is nonzero.
2581 if ((SplatBits & ~0xff) == 0 ||
2582 (SplatBits & ~0xff00) == 0 ||
2583 (SplatBits & ~0xff0000) == 0 ||
2584 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002585 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002586
2587 if ((SplatBits & ~0xffff) == 0 &&
2588 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002589 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002590
2591 if ((SplatBits & ~0xffffff) == 0 &&
2592 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002593 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002594
2595 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2596 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2597 // VMOV.I32. A (very) minor optimization would be to replicate the value
2598 // and fall through here to test for a valid 64-bit splat. But, then the
2599 // caller would also need to check and handle the change in size.
2600 break;
2601
2602 case 64: {
2603 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2604 uint64_t BitMask = 0xff;
2605 uint64_t Val = 0;
2606 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2607 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2608 Val |= BitMask;
2609 else if ((SplatBits & BitMask) != 0)
2610 return SDValue();
2611 BitMask <<= 8;
2612 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002613 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002614 }
2615
2616 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002617 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002618 break;
2619 }
2620
2621 return SDValue();
2622}
2623
2624/// getVMOVImm - If this is a build_vector of constants which can be
2625/// formed by using a VMOV instruction of the specified element size,
2626/// return the constant being splatted. The ByteSize field indicates the
2627/// number of bytes of each element [1248].
2628SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2629 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2630 APInt SplatBits, SplatUndef;
2631 unsigned SplatBitSize;
2632 bool HasAnyUndefs;
2633 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2634 HasAnyUndefs, ByteSize * 8))
2635 return SDValue();
2636
2637 if (SplatBitSize > ByteSize * 8)
2638 return SDValue();
2639
2640 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2641 SplatBitSize, DAG);
2642}
2643
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002644static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2645 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002646 unsigned NumElts = VT.getVectorNumElements();
2647 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002648 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002649
2650 // If this is a VEXT shuffle, the immediate value is the index of the first
2651 // element. The other shuffle indices must be the successive elements after
2652 // the first one.
2653 unsigned ExpectedElt = Imm;
2654 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002655 // Increment the expected index. If it wraps around, it may still be
2656 // a VEXT but the source vectors must be swapped.
2657 ExpectedElt += 1;
2658 if (ExpectedElt == NumElts * 2) {
2659 ExpectedElt = 0;
2660 ReverseVEXT = true;
2661 }
2662
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002663 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002664 return false;
2665 }
2666
2667 // Adjust the index value if the source operands will be swapped.
2668 if (ReverseVEXT)
2669 Imm -= NumElts;
2670
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002671 return true;
2672}
2673
Bob Wilson8bb9e482009-07-26 00:39:34 +00002674/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2675/// instruction with the specified blocksize. (The order of the elements
2676/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002677static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2678 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002679 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2680 "Only possible block sizes for VREV are: 16, 32, 64");
2681
Bob Wilson8bb9e482009-07-26 00:39:34 +00002682 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00002683 if (EltSz == 64)
2684 return false;
2685
2686 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002687 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002688
2689 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2690 return false;
2691
2692 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002693 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002694 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2695 return false;
2696 }
2697
2698 return true;
2699}
2700
Bob Wilsonc692cb72009-08-21 20:54:19 +00002701static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2702 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002703 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2704 if (EltSz == 64)
2705 return false;
2706
Bob Wilsonc692cb72009-08-21 20:54:19 +00002707 unsigned NumElts = VT.getVectorNumElements();
2708 WhichResult = (M[0] == 0 ? 0 : 1);
2709 for (unsigned i = 0; i < NumElts; i += 2) {
2710 if ((unsigned) M[i] != i + WhichResult ||
2711 (unsigned) M[i+1] != i + NumElts + WhichResult)
2712 return false;
2713 }
2714 return true;
2715}
2716
Bob Wilson324f4f12009-12-03 06:40:55 +00002717/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
2718/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2719/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
2720static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2721 unsigned &WhichResult) {
2722 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2723 if (EltSz == 64)
2724 return false;
2725
2726 unsigned NumElts = VT.getVectorNumElements();
2727 WhichResult = (M[0] == 0 ? 0 : 1);
2728 for (unsigned i = 0; i < NumElts; i += 2) {
2729 if ((unsigned) M[i] != i + WhichResult ||
2730 (unsigned) M[i+1] != i + WhichResult)
2731 return false;
2732 }
2733 return true;
2734}
2735
Bob Wilsonc692cb72009-08-21 20:54:19 +00002736static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2737 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002738 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2739 if (EltSz == 64)
2740 return false;
2741
Bob Wilsonc692cb72009-08-21 20:54:19 +00002742 unsigned NumElts = VT.getVectorNumElements();
2743 WhichResult = (M[0] == 0 ? 0 : 1);
2744 for (unsigned i = 0; i != NumElts; ++i) {
2745 if ((unsigned) M[i] != 2 * i + WhichResult)
2746 return false;
2747 }
2748
2749 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002750 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002751 return false;
2752
2753 return true;
2754}
2755
Bob Wilson324f4f12009-12-03 06:40:55 +00002756/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
2757/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2758/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
2759static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2760 unsigned &WhichResult) {
2761 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2762 if (EltSz == 64)
2763 return false;
2764
2765 unsigned Half = VT.getVectorNumElements() / 2;
2766 WhichResult = (M[0] == 0 ? 0 : 1);
2767 for (unsigned j = 0; j != 2; ++j) {
2768 unsigned Idx = WhichResult;
2769 for (unsigned i = 0; i != Half; ++i) {
2770 if ((unsigned) M[i + j * Half] != Idx)
2771 return false;
2772 Idx += 2;
2773 }
2774 }
2775
2776 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2777 if (VT.is64BitVector() && EltSz == 32)
2778 return false;
2779
2780 return true;
2781}
2782
Bob Wilsonc692cb72009-08-21 20:54:19 +00002783static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2784 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002785 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2786 if (EltSz == 64)
2787 return false;
2788
Bob Wilsonc692cb72009-08-21 20:54:19 +00002789 unsigned NumElts = VT.getVectorNumElements();
2790 WhichResult = (M[0] == 0 ? 0 : 1);
2791 unsigned Idx = WhichResult * NumElts / 2;
2792 for (unsigned i = 0; i != NumElts; i += 2) {
2793 if ((unsigned) M[i] != Idx ||
2794 (unsigned) M[i+1] != Idx + NumElts)
2795 return false;
2796 Idx += 1;
2797 }
2798
2799 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002800 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002801 return false;
2802
2803 return true;
2804}
2805
Bob Wilson324f4f12009-12-03 06:40:55 +00002806/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
2807/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2808/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
2809static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2810 unsigned &WhichResult) {
2811 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2812 if (EltSz == 64)
2813 return false;
2814
2815 unsigned NumElts = VT.getVectorNumElements();
2816 WhichResult = (M[0] == 0 ? 0 : 1);
2817 unsigned Idx = WhichResult * NumElts / 2;
2818 for (unsigned i = 0; i != NumElts; i += 2) {
2819 if ((unsigned) M[i] != Idx ||
2820 (unsigned) M[i+1] != Idx)
2821 return false;
2822 Idx += 1;
2823 }
2824
2825 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2826 if (VT.is64BitVector() && EltSz == 32)
2827 return false;
2828
2829 return true;
2830}
2831
2832
Owen Andersone50ed302009-08-10 22:56:29 +00002833static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002834 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002835 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002836 if (ConstVal->isNullValue())
2837 return getZeroVector(VT, DAG, dl);
2838 if (ConstVal->isAllOnesValue())
2839 return getOnesVector(VT, DAG, dl);
2840
Owen Andersone50ed302009-08-10 22:56:29 +00002841 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002842 if (VT.is64BitVector()) {
2843 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002844 case 8: CanonicalVT = MVT::v8i8; break;
2845 case 16: CanonicalVT = MVT::v4i16; break;
2846 case 32: CanonicalVT = MVT::v2i32; break;
2847 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002848 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002849 }
2850 } else {
2851 assert(VT.is128BitVector() && "unknown splat vector size");
2852 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002853 case 8: CanonicalVT = MVT::v16i8; break;
2854 case 16: CanonicalVT = MVT::v8i16; break;
2855 case 32: CanonicalVT = MVT::v4i32; break;
2856 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002857 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002858 }
2859 }
2860
2861 // Build a canonical splat for this value.
2862 SmallVector<SDValue, 8> Ops;
2863 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2864 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2865 Ops.size());
2866 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2867}
2868
2869// If this is a case we can't handle, return null and let the default
2870// expansion code take care of it.
2871static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002872 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002873 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002874 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002875
2876 APInt SplatBits, SplatUndef;
2877 unsigned SplatBitSize;
2878 bool HasAnyUndefs;
2879 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002880 if (SplatBitSize <= 64) {
2881 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2882 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2883 if (Val.getNode())
2884 return BuildSplat(Val, VT, DAG, dl);
2885 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002886 }
2887
2888 // If there are only 2 elements in a 128-bit vector, insert them into an
2889 // undef vector. This handles the common case for 128-bit vector argument
2890 // passing, where the insertions should be translated to subreg accesses
2891 // with no real instructions.
2892 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2893 SDValue Val = DAG.getUNDEF(VT);
2894 SDValue Op0 = Op.getOperand(0);
2895 SDValue Op1 = Op.getOperand(1);
2896 if (Op0.getOpcode() != ISD::UNDEF)
2897 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2898 DAG.getIntPtrConstant(0));
2899 if (Op1.getOpcode() != ISD::UNDEF)
2900 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2901 DAG.getIntPtrConstant(1));
2902 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002903 }
2904
2905 return SDValue();
2906}
2907
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002908/// isShuffleMaskLegal - Targets can use this to indicate that they only
2909/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2910/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2911/// are assumed to be legal.
2912bool
2913ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2914 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002915 if (VT.getVectorNumElements() == 4 &&
2916 (VT.is128BitVector() || VT.is64BitVector())) {
2917 unsigned PFIndexes[4];
2918 for (unsigned i = 0; i != 4; ++i) {
2919 if (M[i] < 0)
2920 PFIndexes[i] = 8;
2921 else
2922 PFIndexes[i] = M[i];
2923 }
2924
2925 // Compute the index in the perfect shuffle table.
2926 unsigned PFTableIndex =
2927 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2928 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2929 unsigned Cost = (PFEntry >> 30);
2930
2931 if (Cost <= 4)
2932 return true;
2933 }
2934
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002935 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002936 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002937
2938 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2939 isVREVMask(M, VT, 64) ||
2940 isVREVMask(M, VT, 32) ||
2941 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002942 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2943 isVTRNMask(M, VT, WhichResult) ||
2944 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00002945 isVZIPMask(M, VT, WhichResult) ||
2946 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
2947 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
2948 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002949}
2950
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002951/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2952/// the specified operations to build the shuffle.
2953static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2954 SDValue RHS, SelectionDAG &DAG,
2955 DebugLoc dl) {
2956 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2957 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2958 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2959
2960 enum {
2961 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2962 OP_VREV,
2963 OP_VDUP0,
2964 OP_VDUP1,
2965 OP_VDUP2,
2966 OP_VDUP3,
2967 OP_VEXT1,
2968 OP_VEXT2,
2969 OP_VEXT3,
2970 OP_VUZPL, // VUZP, left result
2971 OP_VUZPR, // VUZP, right result
2972 OP_VZIPL, // VZIP, left result
2973 OP_VZIPR, // VZIP, right result
2974 OP_VTRNL, // VTRN, left result
2975 OP_VTRNR // VTRN, right result
2976 };
2977
2978 if (OpNum == OP_COPY) {
2979 if (LHSID == (1*9+2)*9+3) return LHS;
2980 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2981 return RHS;
2982 }
2983
2984 SDValue OpLHS, OpRHS;
2985 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2986 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2987 EVT VT = OpLHS.getValueType();
2988
2989 switch (OpNum) {
2990 default: llvm_unreachable("Unknown shuffle opcode!");
2991 case OP_VREV:
2992 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2993 case OP_VDUP0:
2994 case OP_VDUP1:
2995 case OP_VDUP2:
2996 case OP_VDUP3:
2997 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002998 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002999 case OP_VEXT1:
3000 case OP_VEXT2:
3001 case OP_VEXT3:
3002 return DAG.getNode(ARMISD::VEXT, dl, VT,
3003 OpLHS, OpRHS,
3004 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
3005 case OP_VUZPL:
3006 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003007 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003008 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
3009 case OP_VZIPL:
3010 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003011 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003012 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
3013 case OP_VTRNL:
3014 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00003015 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3016 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003017 }
3018}
3019
Bob Wilson5bafff32009-06-22 23:27:02 +00003020static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003021 SDValue V1 = Op.getOperand(0);
3022 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00003023 DebugLoc dl = Op.getDebugLoc();
3024 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003025 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003026 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00003027
Bob Wilson28865062009-08-13 02:13:04 +00003028 // Convert shuffles that are directly supported on NEON to target-specific
3029 // DAG nodes, instead of keeping them as shuffles and matching them again
3030 // during code selection. This is more efficient and avoids the possibility
3031 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00003032 // FIXME: floating-point vectors should be canonicalized to integer vectors
3033 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003034 SVN->getMask(ShuffleMask);
3035
3036 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00003037 int Lane = SVN->getSplatIndex();
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00003038 // If this is undef splat, generate it via "just" vdup, if possible.
3039 if (Lane == -1) Lane = 0;
3040
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003041 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3042 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00003043 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003044 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003045 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00003046 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003047
3048 bool ReverseVEXT;
3049 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003050 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003051 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00003052 std::swap(V1, V2);
3053 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00003054 DAG.getConstant(Imm, MVT::i32));
3055 }
3056
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003057 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003058 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003059 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003060 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00003061 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003062 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
3063
Bob Wilsonc692cb72009-08-21 20:54:19 +00003064 // Check for Neon shuffles that modify both input vectors in place.
3065 // If both results are used, i.e., if there are two shuffles with the same
3066 // source operands and with masks corresponding to both results of one of
3067 // these operations, DAG memoization will ensure that a single node is
3068 // used for both shuffles.
3069 unsigned WhichResult;
3070 if (isVTRNMask(ShuffleMask, VT, WhichResult))
3071 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3072 V1, V2).getValue(WhichResult);
3073 if (isVUZPMask(ShuffleMask, VT, WhichResult))
3074 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3075 V1, V2).getValue(WhichResult);
3076 if (isVZIPMask(ShuffleMask, VT, WhichResult))
3077 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3078 V1, V2).getValue(WhichResult);
3079
Bob Wilson324f4f12009-12-03 06:40:55 +00003080 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
3081 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
3082 V1, V1).getValue(WhichResult);
3083 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3084 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3085 V1, V1).getValue(WhichResult);
3086 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3087 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3088 V1, V1).getValue(WhichResult);
3089
Bob Wilsonc692cb72009-08-21 20:54:19 +00003090 // If the shuffle is not directly supported and it has 4 elements, use
3091 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003092 if (VT.getVectorNumElements() == 4 &&
3093 (VT.is128BitVector() || VT.is64BitVector())) {
3094 unsigned PFIndexes[4];
3095 for (unsigned i = 0; i != 4; ++i) {
3096 if (ShuffleMask[i] < 0)
3097 PFIndexes[i] = 8;
3098 else
3099 PFIndexes[i] = ShuffleMask[i];
3100 }
3101
3102 // Compute the index in the perfect shuffle table.
3103 unsigned PFTableIndex =
3104 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3105
3106 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3107 unsigned Cost = (PFEntry >> 30);
3108
3109 if (Cost <= 4)
3110 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3111 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003112
Bob Wilson22cac0d2009-08-14 05:16:33 +00003113 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003114}
3115
Bob Wilson5bafff32009-06-22 23:27:02 +00003116static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003117 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003118 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003119 SDValue Vec = Op.getOperand(0);
3120 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003121 assert(VT == MVT::i32 &&
3122 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3123 "unexpected type for custom-lowering vector extract");
3124 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003125}
3126
Bob Wilsona6d65862009-08-03 20:36:38 +00003127static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3128 // The only time a CONCAT_VECTORS operation can have legal types is when
3129 // two 64-bit vectors are concatenated to a 128-bit vector.
3130 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3131 "unexpected CONCAT_VECTORS");
3132 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003133 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003134 SDValue Op0 = Op.getOperand(0);
3135 SDValue Op1 = Op.getOperand(1);
3136 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003137 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3138 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003139 DAG.getIntPtrConstant(0));
3140 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003141 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3142 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003143 DAG.getIntPtrConstant(1));
3144 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003145}
3146
Dan Gohmand858e902010-04-17 15:26:15 +00003147SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003148 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003149 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003150 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003151 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003152 case ISD::GlobalAddress:
3153 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3154 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003155 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003156 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3157 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003158 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003159 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Dan Gohman1e93df62010-04-17 14:41:14 +00003160 case ISD::VASTART: return LowerVASTART(Op, DAG);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003161 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003162 case ISD::SINT_TO_FP:
3163 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3164 case ISD::FP_TO_SINT:
3165 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003166 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003167 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003168 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003169 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003170 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3171 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003172 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003173 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003174 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003175 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003176 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003177 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003178 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003179 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003180 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3181 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3182 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003183 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003184 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003185 }
Dan Gohman475871a2008-07-27 21:46:04 +00003186 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003187}
3188
Duncan Sands1607f052008-12-01 11:39:25 +00003189/// ReplaceNodeResults - Replace the results of node with an illegal result
3190/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003191void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3192 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00003193 SelectionDAG &DAG) const {
Bob Wilson164cd8b2010-04-14 20:45:23 +00003194 SDValue Res;
Chris Lattner27a6c732007-11-24 07:07:01 +00003195 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003196 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003197 llvm_unreachable("Don't know how to custom expand this!");
Bob Wilson164cd8b2010-04-14 20:45:23 +00003198 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003199 case ISD::BIT_CONVERT:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003200 Res = ExpandBIT_CONVERT(N, DAG);
3201 break;
Chris Lattner27a6c732007-11-24 07:07:01 +00003202 case ISD::SRL:
Bob Wilson164cd8b2010-04-14 20:45:23 +00003203 case ISD::SRA:
3204 Res = LowerShift(N, DAG, Subtarget);
3205 break;
Duncan Sands1607f052008-12-01 11:39:25 +00003206 }
Bob Wilson164cd8b2010-04-14 20:45:23 +00003207 if (Res.getNode())
3208 Results.push_back(Res);
Chris Lattner27a6c732007-11-24 07:07:01 +00003209}
Chris Lattner27a6c732007-11-24 07:07:01 +00003210
Evan Chenga8e29892007-01-19 07:51:42 +00003211//===----------------------------------------------------------------------===//
3212// ARM Scheduler Hooks
3213//===----------------------------------------------------------------------===//
3214
3215MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003216ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3217 MachineBasicBlock *BB,
3218 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003219 unsigned dest = MI->getOperand(0).getReg();
3220 unsigned ptr = MI->getOperand(1).getReg();
3221 unsigned oldval = MI->getOperand(2).getReg();
3222 unsigned newval = MI->getOperand(3).getReg();
3223 unsigned scratch = BB->getParent()->getRegInfo()
3224 .createVirtualRegister(ARM::GPRRegisterClass);
3225 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3226 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003227 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003228
3229 unsigned ldrOpc, strOpc;
3230 switch (Size) {
3231 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003232 case 1:
3233 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3234 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3235 break;
3236 case 2:
3237 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3238 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3239 break;
3240 case 4:
3241 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3242 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3243 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003244 }
3245
3246 MachineFunction *MF = BB->getParent();
3247 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3248 MachineFunction::iterator It = BB;
3249 ++It; // insert the new blocks after the current block
3250
3251 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3252 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3253 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3254 MF->insert(It, loop1MBB);
3255 MF->insert(It, loop2MBB);
3256 MF->insert(It, exitMBB);
3257 exitMBB->transferSuccessors(BB);
3258
3259 // thisMBB:
3260 // ...
3261 // fallthrough --> loop1MBB
3262 BB->addSuccessor(loop1MBB);
3263
3264 // loop1MBB:
3265 // ldrex dest, [ptr]
3266 // cmp dest, oldval
3267 // bne exitMBB
3268 BB = loop1MBB;
3269 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003270 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003271 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003272 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3273 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003274 BB->addSuccessor(loop2MBB);
3275 BB->addSuccessor(exitMBB);
3276
3277 // loop2MBB:
3278 // strex scratch, newval, [ptr]
3279 // cmp scratch, #0
3280 // bne loop1MBB
3281 BB = loop2MBB;
3282 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3283 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003284 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003285 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003286 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3287 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003288 BB->addSuccessor(loop1MBB);
3289 BB->addSuccessor(exitMBB);
3290
3291 // exitMBB:
3292 // ...
3293 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003294
3295 MF->DeleteMachineInstr(MI); // The instruction is gone now.
3296
Jim Grosbach5278eb82009-12-11 01:42:04 +00003297 return BB;
3298}
3299
3300MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003301ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3302 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003303 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3304 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3305
3306 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003307 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003308 MachineFunction::iterator It = BB;
3309 ++It;
3310
3311 unsigned dest = MI->getOperand(0).getReg();
3312 unsigned ptr = MI->getOperand(1).getReg();
3313 unsigned incr = MI->getOperand(2).getReg();
3314 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003315
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003316 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003317 unsigned ldrOpc, strOpc;
3318 switch (Size) {
3319 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003320 case 1:
3321 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003322 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003323 break;
3324 case 2:
3325 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3326 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3327 break;
3328 case 4:
3329 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3330 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3331 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003332 }
3333
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003334 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3335 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3336 MF->insert(It, loopMBB);
3337 MF->insert(It, exitMBB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003338 exitMBB->transferSuccessors(BB);
3339
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003340 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003341 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3342 unsigned scratch2 = (!BinOpcode) ? incr :
3343 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3344
3345 // thisMBB:
3346 // ...
3347 // fallthrough --> loopMBB
3348 BB->addSuccessor(loopMBB);
3349
3350 // loopMBB:
3351 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003352 // <binop> scratch2, dest, incr
3353 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003354 // cmp scratch, #0
3355 // bne- loopMBB
3356 // fallthrough --> exitMBB
3357 BB = loopMBB;
3358 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003359 if (BinOpcode) {
3360 // operand order needs to go the other way for NAND
3361 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3362 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3363 addReg(incr).addReg(dest)).addReg(0);
3364 else
3365 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3366 addReg(dest).addReg(incr)).addReg(0);
3367 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003368
3369 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3370 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003371 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003372 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003373 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3374 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003375
3376 BB->addSuccessor(loopMBB);
3377 BB->addSuccessor(exitMBB);
3378
3379 // exitMBB:
3380 // ...
3381 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003382
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003383 MF->DeleteMachineInstr(MI); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003384
Jim Grosbachc3c23542009-12-14 04:22:04 +00003385 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003386}
3387
3388MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003389ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003390 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003391 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003392 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003393 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003394 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003395 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003396 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003397 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003398
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003399 case ARM::ATOMIC_LOAD_ADD_I8:
3400 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3401 case ARM::ATOMIC_LOAD_ADD_I16:
3402 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3403 case ARM::ATOMIC_LOAD_ADD_I32:
3404 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003405
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003406 case ARM::ATOMIC_LOAD_AND_I8:
3407 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3408 case ARM::ATOMIC_LOAD_AND_I16:
3409 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3410 case ARM::ATOMIC_LOAD_AND_I32:
3411 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003412
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003413 case ARM::ATOMIC_LOAD_OR_I8:
3414 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3415 case ARM::ATOMIC_LOAD_OR_I16:
3416 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3417 case ARM::ATOMIC_LOAD_OR_I32:
3418 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003419
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003420 case ARM::ATOMIC_LOAD_XOR_I8:
3421 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3422 case ARM::ATOMIC_LOAD_XOR_I16:
3423 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3424 case ARM::ATOMIC_LOAD_XOR_I32:
3425 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003426
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003427 case ARM::ATOMIC_LOAD_NAND_I8:
3428 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3429 case ARM::ATOMIC_LOAD_NAND_I16:
3430 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3431 case ARM::ATOMIC_LOAD_NAND_I32:
3432 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003433
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003434 case ARM::ATOMIC_LOAD_SUB_I8:
3435 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3436 case ARM::ATOMIC_LOAD_SUB_I16:
3437 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3438 case ARM::ATOMIC_LOAD_SUB_I32:
3439 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003440
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003441 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3442 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3443 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003444
3445 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3446 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3447 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003448
Evan Cheng007ea272009-08-12 05:17:19 +00003449 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003450 // To "insert" a SELECT_CC instruction, we actually have to insert the
3451 // diamond control-flow pattern. The incoming instruction knows the
3452 // destination vreg to set, the condition code register to branch on, the
3453 // true/false values to select between, and a branch opcode to use.
3454 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003455 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003456 ++It;
3457
3458 // thisMBB:
3459 // ...
3460 // TrueVal = ...
3461 // cmpTY ccX, r1, r2
3462 // bCC copy1MBB
3463 // fallthrough --> copy0MBB
3464 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003465 MachineFunction *F = BB->getParent();
3466 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3467 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00003468 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00003469 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003470 F->insert(It, copy0MBB);
3471 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00003472 // Update machine-CFG edges by first adding all successors of the current
3473 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00003474 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00003475 E = BB->succ_end(); I != E; ++I)
Evan Chengce319102009-09-19 09:51:03 +00003476 sinkMBB->addSuccessor(*I);
Evan Chenga8e29892007-01-19 07:51:42 +00003477 // Next, remove all successors of the current block, and add the true
3478 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00003479 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00003480 BB->removeSuccessor(BB->succ_begin());
3481 BB->addSuccessor(copy0MBB);
3482 BB->addSuccessor(sinkMBB);
3483
3484 // copy0MBB:
3485 // %FalseValue = ...
3486 // # fallthrough to sinkMBB
3487 BB = copy0MBB;
3488
3489 // Update machine-CFG edges
3490 BB->addSuccessor(sinkMBB);
3491
3492 // sinkMBB:
3493 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3494 // ...
3495 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00003496 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003497 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3498 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3499
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003500 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003501 return BB;
3502 }
Evan Cheng86198642009-08-07 00:34:42 +00003503
3504 case ARM::tANDsp:
3505 case ARM::tADDspr_:
3506 case ARM::tSUBspi_:
3507 case ARM::t2SUBrSPi_:
3508 case ARM::t2SUBrSPi12_:
3509 case ARM::t2SUBrSPs_: {
3510 MachineFunction *MF = BB->getParent();
3511 unsigned DstReg = MI->getOperand(0).getReg();
3512 unsigned SrcReg = MI->getOperand(1).getReg();
3513 bool DstIsDead = MI->getOperand(0).isDead();
3514 bool SrcIsKill = MI->getOperand(1).isKill();
3515
3516 if (SrcReg != ARM::SP) {
3517 // Copy the source to SP from virtual register.
3518 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3519 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3520 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
3521 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
3522 .addReg(SrcReg, getKillRegState(SrcIsKill));
3523 }
3524
3525 unsigned OpOpc = 0;
3526 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3527 switch (MI->getOpcode()) {
3528 default:
3529 llvm_unreachable("Unexpected pseudo instruction!");
3530 case ARM::tANDsp:
3531 OpOpc = ARM::tAND;
3532 NeedPred = true;
3533 break;
3534 case ARM::tADDspr_:
3535 OpOpc = ARM::tADDspr;
3536 break;
3537 case ARM::tSUBspi_:
3538 OpOpc = ARM::tSUBspi;
3539 break;
3540 case ARM::t2SUBrSPi_:
3541 OpOpc = ARM::t2SUBrSPi;
3542 NeedPred = true; NeedCC = true;
3543 break;
3544 case ARM::t2SUBrSPi12_:
3545 OpOpc = ARM::t2SUBrSPi12;
3546 NeedPred = true;
3547 break;
3548 case ARM::t2SUBrSPs_:
3549 OpOpc = ARM::t2SUBrSPs;
3550 NeedPred = true; NeedCC = true; NeedOp3 = true;
3551 break;
3552 }
3553 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3554 if (OpOpc == ARM::tAND)
3555 AddDefaultT1CC(MIB);
3556 MIB.addReg(ARM::SP);
3557 MIB.addOperand(MI->getOperand(2));
3558 if (NeedOp3)
3559 MIB.addOperand(MI->getOperand(3));
3560 if (NeedPred)
3561 AddDefaultPred(MIB);
3562 if (NeedCC)
3563 AddDefaultCC(MIB);
3564
3565 // Copy the result from SP to virtual register.
3566 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3567 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3568 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3569 BuildMI(BB, dl, TII->get(CopyOpc))
3570 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3571 .addReg(ARM::SP);
3572 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3573 return BB;
3574 }
Evan Chenga8e29892007-01-19 07:51:42 +00003575 }
3576}
3577
3578//===----------------------------------------------------------------------===//
3579// ARM Optimization Hooks
3580//===----------------------------------------------------------------------===//
3581
Chris Lattnerd1980a52009-03-12 06:52:53 +00003582static
3583SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3584 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003585 SelectionDAG &DAG = DCI.DAG;
3586 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003587 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003588 unsigned Opc = N->getOpcode();
3589 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3590 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3591 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3592 ISD::CondCode CC = ISD::SETCC_INVALID;
3593
3594 if (isSlctCC) {
3595 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3596 } else {
3597 SDValue CCOp = Slct.getOperand(0);
3598 if (CCOp.getOpcode() == ISD::SETCC)
3599 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3600 }
3601
3602 bool DoXform = false;
3603 bool InvCC = false;
3604 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3605 "Bad input!");
3606
3607 if (LHS.getOpcode() == ISD::Constant &&
3608 cast<ConstantSDNode>(LHS)->isNullValue()) {
3609 DoXform = true;
3610 } else if (CC != ISD::SETCC_INVALID &&
3611 RHS.getOpcode() == ISD::Constant &&
3612 cast<ConstantSDNode>(RHS)->isNullValue()) {
3613 std::swap(LHS, RHS);
3614 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003615 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003616 Op0.getOperand(0).getValueType();
3617 bool isInt = OpVT.isInteger();
3618 CC = ISD::getSetCCInverse(CC, isInt);
3619
3620 if (!TLI.isCondCodeLegal(CC, OpVT))
3621 return SDValue(); // Inverse operator isn't legal.
3622
3623 DoXform = true;
3624 InvCC = true;
3625 }
3626
3627 if (DoXform) {
3628 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3629 if (isSlctCC)
3630 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3631 Slct.getOperand(0), Slct.getOperand(1), CC);
3632 SDValue CCOp = Slct.getOperand(0);
3633 if (InvCC)
3634 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3635 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3636 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3637 CCOp, OtherOp, Result);
3638 }
3639 return SDValue();
3640}
3641
3642/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3643static SDValue PerformADDCombine(SDNode *N,
3644 TargetLowering::DAGCombinerInfo &DCI) {
3645 // added by evan in r37685 with no testcase.
3646 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003647
Chris Lattnerd1980a52009-03-12 06:52:53 +00003648 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3649 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3650 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3651 if (Result.getNode()) return Result;
3652 }
3653 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3654 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3655 if (Result.getNode()) return Result;
3656 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003657
Chris Lattnerd1980a52009-03-12 06:52:53 +00003658 return SDValue();
3659}
3660
3661/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3662static SDValue PerformSUBCombine(SDNode *N,
3663 TargetLowering::DAGCombinerInfo &DCI) {
3664 // added by evan in r37685 with no testcase.
3665 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003666
Chris Lattnerd1980a52009-03-12 06:52:53 +00003667 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3668 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3669 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3670 if (Result.getNode()) return Result;
3671 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003672
Chris Lattnerd1980a52009-03-12 06:52:53 +00003673 return SDValue();
3674}
3675
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00003676/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
3677/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00003678static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003679 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003680 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003681 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00003682 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003683 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003684 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003685}
3686
Bob Wilson5bafff32009-06-22 23:27:02 +00003687/// getVShiftImm - Check if this is a valid build_vector for the immediate
3688/// operand of a vector shift operation, where all the elements of the
3689/// build_vector must have the same constant integer value.
3690static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3691 // Ignore bit_converts.
3692 while (Op.getOpcode() == ISD::BIT_CONVERT)
3693 Op = Op.getOperand(0);
3694 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3695 APInt SplatBits, SplatUndef;
3696 unsigned SplatBitSize;
3697 bool HasAnyUndefs;
3698 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3699 HasAnyUndefs, ElementBits) ||
3700 SplatBitSize > ElementBits)
3701 return false;
3702 Cnt = SplatBits.getSExtValue();
3703 return true;
3704}
3705
3706/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3707/// operand of a vector shift left operation. That value must be in the range:
3708/// 0 <= Value < ElementBits for a left shift; or
3709/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003710static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003711 assert(VT.isVector() && "vector shift count is not a vector type");
3712 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3713 if (! getVShiftImm(Op, ElementBits, Cnt))
3714 return false;
3715 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3716}
3717
3718/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3719/// operand of a vector shift right operation. For a shift opcode, the value
3720/// is positive, but for an intrinsic the value count must be negative. The
3721/// absolute value must be in the range:
3722/// 1 <= |Value| <= ElementBits for a right shift; or
3723/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003724static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003725 int64_t &Cnt) {
3726 assert(VT.isVector() && "vector shift count is not a vector type");
3727 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3728 if (! getVShiftImm(Op, ElementBits, Cnt))
3729 return false;
3730 if (isIntrinsic)
3731 Cnt = -Cnt;
3732 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3733}
3734
3735/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3736static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3737 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3738 switch (IntNo) {
3739 default:
3740 // Don't do anything for most intrinsics.
3741 break;
3742
3743 // Vector shifts: check for immediate versions and lower them.
3744 // Note: This is done during DAG combining instead of DAG legalizing because
3745 // the build_vectors for 64-bit vector element shift counts are generally
3746 // not legal, and it is hard to see their values after they get legalized to
3747 // loads from a constant pool.
3748 case Intrinsic::arm_neon_vshifts:
3749 case Intrinsic::arm_neon_vshiftu:
3750 case Intrinsic::arm_neon_vshiftls:
3751 case Intrinsic::arm_neon_vshiftlu:
3752 case Intrinsic::arm_neon_vshiftn:
3753 case Intrinsic::arm_neon_vrshifts:
3754 case Intrinsic::arm_neon_vrshiftu:
3755 case Intrinsic::arm_neon_vrshiftn:
3756 case Intrinsic::arm_neon_vqshifts:
3757 case Intrinsic::arm_neon_vqshiftu:
3758 case Intrinsic::arm_neon_vqshiftsu:
3759 case Intrinsic::arm_neon_vqshiftns:
3760 case Intrinsic::arm_neon_vqshiftnu:
3761 case Intrinsic::arm_neon_vqshiftnsu:
3762 case Intrinsic::arm_neon_vqrshiftns:
3763 case Intrinsic::arm_neon_vqrshiftnu:
3764 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003765 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003766 int64_t Cnt;
3767 unsigned VShiftOpc = 0;
3768
3769 switch (IntNo) {
3770 case Intrinsic::arm_neon_vshifts:
3771 case Intrinsic::arm_neon_vshiftu:
3772 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3773 VShiftOpc = ARMISD::VSHL;
3774 break;
3775 }
3776 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3777 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3778 ARMISD::VSHRs : ARMISD::VSHRu);
3779 break;
3780 }
3781 return SDValue();
3782
3783 case Intrinsic::arm_neon_vshiftls:
3784 case Intrinsic::arm_neon_vshiftlu:
3785 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3786 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003787 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003788
3789 case Intrinsic::arm_neon_vrshifts:
3790 case Intrinsic::arm_neon_vrshiftu:
3791 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3792 break;
3793 return SDValue();
3794
3795 case Intrinsic::arm_neon_vqshifts:
3796 case Intrinsic::arm_neon_vqshiftu:
3797 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3798 break;
3799 return SDValue();
3800
3801 case Intrinsic::arm_neon_vqshiftsu:
3802 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3803 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003804 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003805
3806 case Intrinsic::arm_neon_vshiftn:
3807 case Intrinsic::arm_neon_vrshiftn:
3808 case Intrinsic::arm_neon_vqshiftns:
3809 case Intrinsic::arm_neon_vqshiftnu:
3810 case Intrinsic::arm_neon_vqshiftnsu:
3811 case Intrinsic::arm_neon_vqrshiftns:
3812 case Intrinsic::arm_neon_vqrshiftnu:
3813 case Intrinsic::arm_neon_vqrshiftnsu:
3814 // Narrowing shifts require an immediate right shift.
3815 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3816 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003817 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003818
3819 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003820 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003821 }
3822
3823 switch (IntNo) {
3824 case Intrinsic::arm_neon_vshifts:
3825 case Intrinsic::arm_neon_vshiftu:
3826 // Opcode already set above.
3827 break;
3828 case Intrinsic::arm_neon_vshiftls:
3829 case Intrinsic::arm_neon_vshiftlu:
3830 if (Cnt == VT.getVectorElementType().getSizeInBits())
3831 VShiftOpc = ARMISD::VSHLLi;
3832 else
3833 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3834 ARMISD::VSHLLs : ARMISD::VSHLLu);
3835 break;
3836 case Intrinsic::arm_neon_vshiftn:
3837 VShiftOpc = ARMISD::VSHRN; break;
3838 case Intrinsic::arm_neon_vrshifts:
3839 VShiftOpc = ARMISD::VRSHRs; break;
3840 case Intrinsic::arm_neon_vrshiftu:
3841 VShiftOpc = ARMISD::VRSHRu; break;
3842 case Intrinsic::arm_neon_vrshiftn:
3843 VShiftOpc = ARMISD::VRSHRN; break;
3844 case Intrinsic::arm_neon_vqshifts:
3845 VShiftOpc = ARMISD::VQSHLs; break;
3846 case Intrinsic::arm_neon_vqshiftu:
3847 VShiftOpc = ARMISD::VQSHLu; break;
3848 case Intrinsic::arm_neon_vqshiftsu:
3849 VShiftOpc = ARMISD::VQSHLsu; break;
3850 case Intrinsic::arm_neon_vqshiftns:
3851 VShiftOpc = ARMISD::VQSHRNs; break;
3852 case Intrinsic::arm_neon_vqshiftnu:
3853 VShiftOpc = ARMISD::VQSHRNu; break;
3854 case Intrinsic::arm_neon_vqshiftnsu:
3855 VShiftOpc = ARMISD::VQSHRNsu; break;
3856 case Intrinsic::arm_neon_vqrshiftns:
3857 VShiftOpc = ARMISD::VQRSHRNs; break;
3858 case Intrinsic::arm_neon_vqrshiftnu:
3859 VShiftOpc = ARMISD::VQRSHRNu; break;
3860 case Intrinsic::arm_neon_vqrshiftnsu:
3861 VShiftOpc = ARMISD::VQRSHRNsu; break;
3862 }
3863
3864 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003865 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003866 }
3867
3868 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003869 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003870 int64_t Cnt;
3871 unsigned VShiftOpc = 0;
3872
3873 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3874 VShiftOpc = ARMISD::VSLI;
3875 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3876 VShiftOpc = ARMISD::VSRI;
3877 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003878 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003879 }
3880
3881 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3882 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003883 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003884 }
3885
3886 case Intrinsic::arm_neon_vqrshifts:
3887 case Intrinsic::arm_neon_vqrshiftu:
3888 // No immediate versions of these to check for.
3889 break;
3890 }
3891
3892 return SDValue();
3893}
3894
3895/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3896/// lowers them. As with the vector shift intrinsics, this is done during DAG
3897/// combining instead of DAG legalizing because the build_vectors for 64-bit
3898/// vector element shift counts are generally not legal, and it is hard to see
3899/// their values after they get legalized to loads from a constant pool.
3900static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3901 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003902 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003903
3904 // Nothing to be done for scalar shifts.
3905 if (! VT.isVector())
3906 return SDValue();
3907
3908 assert(ST->hasNEON() && "unexpected vector shift");
3909 int64_t Cnt;
3910
3911 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003912 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003913
3914 case ISD::SHL:
3915 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3916 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003917 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003918 break;
3919
3920 case ISD::SRA:
3921 case ISD::SRL:
3922 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3923 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3924 ARMISD::VSHRs : ARMISD::VSHRu);
3925 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003926 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003927 }
3928 }
3929 return SDValue();
3930}
3931
3932/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3933/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3934static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3935 const ARMSubtarget *ST) {
3936 SDValue N0 = N->getOperand(0);
3937
3938 // Check for sign- and zero-extensions of vector extract operations of 8-
3939 // and 16-bit vector elements. NEON supports these directly. They are
3940 // handled during DAG combining because type legalization will promote them
3941 // to 32-bit types and it is messy to recognize the operations after that.
3942 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3943 SDValue Vec = N0.getOperand(0);
3944 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003945 EVT VT = N->getValueType(0);
3946 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003947 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3948
Owen Anderson825b72b2009-08-11 20:47:22 +00003949 if (VT == MVT::i32 &&
3950 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003951 TLI.isTypeLegal(Vec.getValueType())) {
3952
3953 unsigned Opc = 0;
3954 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003955 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003956 case ISD::SIGN_EXTEND:
3957 Opc = ARMISD::VGETLANEs;
3958 break;
3959 case ISD::ZERO_EXTEND:
3960 case ISD::ANY_EXTEND:
3961 Opc = ARMISD::VGETLANEu;
3962 break;
3963 }
3964 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3965 }
3966 }
3967
3968 return SDValue();
3969}
3970
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003971/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
3972/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
3973static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
3974 const ARMSubtarget *ST) {
3975 // If the target supports NEON, try to use vmax/vmin instructions for f32
3976 // selects like "x < y ? x : y". Unless the FiniteOnlyFPMath option is set,
3977 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
3978 // a NaN; only do the transformation when it matches that behavior.
3979
3980 // For now only do this when using NEON for FP operations; if using VFP, it
3981 // is not obvious that the benefit outweighs the cost of switching to the
3982 // NEON pipeline.
3983 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
3984 N->getValueType(0) != MVT::f32)
3985 return SDValue();
3986
3987 SDValue CondLHS = N->getOperand(0);
3988 SDValue CondRHS = N->getOperand(1);
3989 SDValue LHS = N->getOperand(2);
3990 SDValue RHS = N->getOperand(3);
3991 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
3992
3993 unsigned Opcode = 0;
3994 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00003995 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003996 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00003997 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003998 IsReversed = true ; // x CC y ? y : x
3999 } else {
4000 return SDValue();
4001 }
4002
Bob Wilsone742bb52010-02-24 22:15:53 +00004003 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004004 switch (CC) {
4005 default: break;
4006 case ISD::SETOLT:
4007 case ISD::SETOLE:
4008 case ISD::SETLT:
4009 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004010 case ISD::SETULT:
4011 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004012 // If LHS is NaN, an ordered comparison will be false and the result will
4013 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
4014 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4015 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
4016 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4017 break;
4018 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
4019 // will return -0, so vmin can only be used for unsafe math or if one of
4020 // the operands is known to be nonzero.
4021 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
4022 !UnsafeFPMath &&
4023 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4024 break;
4025 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004026 break;
4027
4028 case ISD::SETOGT:
4029 case ISD::SETOGE:
4030 case ISD::SETGT:
4031 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004032 case ISD::SETUGT:
4033 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00004034 // If LHS is NaN, an ordered comparison will be false and the result will
4035 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
4036 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
4037 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
4038 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
4039 break;
4040 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
4041 // will return +0, so vmax can only be used for unsafe math or if one of
4042 // the operands is known to be nonzero.
4043 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
4044 !UnsafeFPMath &&
4045 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
4046 break;
4047 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004048 break;
4049 }
4050
4051 if (!Opcode)
4052 return SDValue();
4053 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
4054}
4055
Dan Gohman475871a2008-07-27 21:46:04 +00004056SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004057 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004058 switch (N->getOpcode()) {
4059 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004060 case ISD::ADD: return PerformADDCombine(N, DCI);
4061 case ISD::SUB: return PerformSUBCombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00004062 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004063 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00004064 case ISD::SHL:
4065 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004066 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00004067 case ISD::SIGN_EXTEND:
4068 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004069 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
4070 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004071 }
Dan Gohman475871a2008-07-27 21:46:04 +00004072 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00004073}
4074
Bill Wendlingaf566342009-08-15 21:21:19 +00004075bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
4076 if (!Subtarget->hasV6Ops())
4077 // Pre-v6 does not support unaligned mem access.
4078 return false;
Anton Korobeynikov90cfc132010-01-30 14:08:12 +00004079 else {
4080 // v6+ may or may not support unaligned mem access depending on the system
4081 // configuration.
4082 // FIXME: This is pretty conservative. Should we provide cmdline option to
4083 // control the behaviour?
Bill Wendlingaf566342009-08-15 21:21:19 +00004084 if (!Subtarget->isTargetDarwin())
4085 return false;
4086 }
4087
4088 switch (VT.getSimpleVT().SimpleTy) {
4089 default:
4090 return false;
4091 case MVT::i8:
4092 case MVT::i16:
4093 case MVT::i32:
4094 return true;
4095 // FIXME: VLD1 etc with standard alignment is legal.
4096 }
4097}
4098
Evan Chenge6c835f2009-08-14 20:09:37 +00004099static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4100 if (V < 0)
4101 return false;
4102
4103 unsigned Scale = 1;
4104 switch (VT.getSimpleVT().SimpleTy) {
4105 default: return false;
4106 case MVT::i1:
4107 case MVT::i8:
4108 // Scale == 1;
4109 break;
4110 case MVT::i16:
4111 // Scale == 2;
4112 Scale = 2;
4113 break;
4114 case MVT::i32:
4115 // Scale == 4;
4116 Scale = 4;
4117 break;
4118 }
4119
4120 if ((V & (Scale - 1)) != 0)
4121 return false;
4122 V /= Scale;
4123 return V == (V & ((1LL << 5) - 1));
4124}
4125
4126static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4127 const ARMSubtarget *Subtarget) {
4128 bool isNeg = false;
4129 if (V < 0) {
4130 isNeg = true;
4131 V = - V;
4132 }
4133
4134 switch (VT.getSimpleVT().SimpleTy) {
4135 default: return false;
4136 case MVT::i1:
4137 case MVT::i8:
4138 case MVT::i16:
4139 case MVT::i32:
4140 // + imm12 or - imm8
4141 if (isNeg)
4142 return V == (V & ((1LL << 8) - 1));
4143 return V == (V & ((1LL << 12) - 1));
4144 case MVT::f32:
4145 case MVT::f64:
4146 // Same as ARM mode. FIXME: NEON?
4147 if (!Subtarget->hasVFP2())
4148 return false;
4149 if ((V & 3) != 0)
4150 return false;
4151 V >>= 2;
4152 return V == (V & ((1LL << 8) - 1));
4153 }
4154}
4155
Evan Chengb01fad62007-03-12 23:30:29 +00004156/// isLegalAddressImmediate - Return true if the integer value can be used
4157/// as the offset of the target addressing mode for load / store of the
4158/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004159static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004160 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004161 if (V == 0)
4162 return true;
4163
Evan Cheng65011532009-03-09 19:15:00 +00004164 if (!VT.isSimple())
4165 return false;
4166
Evan Chenge6c835f2009-08-14 20:09:37 +00004167 if (Subtarget->isThumb1Only())
4168 return isLegalT1AddressImmediate(V, VT);
4169 else if (Subtarget->isThumb2())
4170 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004171
Evan Chenge6c835f2009-08-14 20:09:37 +00004172 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004173 if (V < 0)
4174 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004175 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004176 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004177 case MVT::i1:
4178 case MVT::i8:
4179 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004180 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004181 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004182 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004183 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004184 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004185 case MVT::f32:
4186 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004187 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004188 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004189 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004190 return false;
4191 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004192 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004193 }
Evan Chenga8e29892007-01-19 07:51:42 +00004194}
4195
Evan Chenge6c835f2009-08-14 20:09:37 +00004196bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4197 EVT VT) const {
4198 int Scale = AM.Scale;
4199 if (Scale < 0)
4200 return false;
4201
4202 switch (VT.getSimpleVT().SimpleTy) {
4203 default: return false;
4204 case MVT::i1:
4205 case MVT::i8:
4206 case MVT::i16:
4207 case MVT::i32:
4208 if (Scale == 1)
4209 return true;
4210 // r + r << imm
4211 Scale = Scale & ~1;
4212 return Scale == 2 || Scale == 4 || Scale == 8;
4213 case MVT::i64:
4214 // r + r
4215 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4216 return true;
4217 return false;
4218 case MVT::isVoid:
4219 // Note, we allow "void" uses (basically, uses that aren't loads or
4220 // stores), because arm allows folding a scale into many arithmetic
4221 // operations. This should be made more precise and revisited later.
4222
4223 // Allow r << imm, but the imm has to be a multiple of two.
4224 if (Scale & 1) return false;
4225 return isPowerOf2_32(Scale);
4226 }
4227}
4228
Chris Lattner37caf8c2007-04-09 23:33:39 +00004229/// isLegalAddressingMode - Return true if the addressing mode represented
4230/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004231bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004232 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004233 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004234 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004235 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004236
Chris Lattner37caf8c2007-04-09 23:33:39 +00004237 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004238 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004239 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004240
Chris Lattner37caf8c2007-04-09 23:33:39 +00004241 switch (AM.Scale) {
4242 case 0: // no scale reg, must be "r+i" or "r", or "i".
4243 break;
4244 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004245 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004246 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004247 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004248 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004249 // ARM doesn't support any R+R*scale+imm addr modes.
4250 if (AM.BaseOffs)
4251 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004252
Bob Wilson2c7dab12009-04-08 17:55:28 +00004253 if (!VT.isSimple())
4254 return false;
4255
Evan Chenge6c835f2009-08-14 20:09:37 +00004256 if (Subtarget->isThumb2())
4257 return isLegalT2ScaledAddressingMode(AM, VT);
4258
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004259 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004260 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004261 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004262 case MVT::i1:
4263 case MVT::i8:
4264 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004265 if (Scale < 0) Scale = -Scale;
4266 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004267 return true;
4268 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004269 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004270 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004271 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004272 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004273 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004274 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004275 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004276
Owen Anderson825b72b2009-08-11 20:47:22 +00004277 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004278 // Note, we allow "void" uses (basically, uses that aren't loads or
4279 // stores), because arm allows folding a scale into many arithmetic
4280 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004281
Chris Lattner37caf8c2007-04-09 23:33:39 +00004282 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004283 if (Scale & 1) return false;
4284 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004285 }
4286 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004287 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004288 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004289}
4290
Evan Cheng77e47512009-11-11 19:05:52 +00004291/// isLegalICmpImmediate - Return true if the specified immediate is legal
4292/// icmp immediate, that is the target has icmp instructions which can compare
4293/// a register against the immediate without having to materialize the
4294/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004295bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004296 if (!Subtarget->isThumb())
4297 return ARM_AM::getSOImmVal(Imm) != -1;
4298 if (Subtarget->isThumb2())
4299 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004300 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004301}
4302
Owen Andersone50ed302009-08-10 22:56:29 +00004303static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004304 bool isSEXTLoad, SDValue &Base,
4305 SDValue &Offset, bool &isInc,
4306 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004307 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4308 return false;
4309
Owen Anderson825b72b2009-08-11 20:47:22 +00004310 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004311 // AddressingMode 3
4312 Base = Ptr->getOperand(0);
4313 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004314 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004315 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004316 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004317 isInc = false;
4318 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4319 return true;
4320 }
4321 }
4322 isInc = (Ptr->getOpcode() == ISD::ADD);
4323 Offset = Ptr->getOperand(1);
4324 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004325 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004326 // AddressingMode 2
4327 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004328 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004329 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004330 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004331 isInc = false;
4332 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4333 Base = Ptr->getOperand(0);
4334 return true;
4335 }
4336 }
4337
4338 if (Ptr->getOpcode() == ISD::ADD) {
4339 isInc = true;
4340 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4341 if (ShOpcVal != ARM_AM::no_shift) {
4342 Base = Ptr->getOperand(1);
4343 Offset = Ptr->getOperand(0);
4344 } else {
4345 Base = Ptr->getOperand(0);
4346 Offset = Ptr->getOperand(1);
4347 }
4348 return true;
4349 }
4350
4351 isInc = (Ptr->getOpcode() == ISD::ADD);
4352 Base = Ptr->getOperand(0);
4353 Offset = Ptr->getOperand(1);
4354 return true;
4355 }
4356
Jim Grosbache5165492009-11-09 00:11:35 +00004357 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004358 return false;
4359}
4360
Owen Andersone50ed302009-08-10 22:56:29 +00004361static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004362 bool isSEXTLoad, SDValue &Base,
4363 SDValue &Offset, bool &isInc,
4364 SelectionDAG &DAG) {
4365 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4366 return false;
4367
4368 Base = Ptr->getOperand(0);
4369 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4370 int RHSC = (int)RHS->getZExtValue();
4371 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4372 assert(Ptr->getOpcode() == ISD::ADD);
4373 isInc = false;
4374 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4375 return true;
4376 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4377 isInc = Ptr->getOpcode() == ISD::ADD;
4378 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4379 return true;
4380 }
4381 }
4382
4383 return false;
4384}
4385
Evan Chenga8e29892007-01-19 07:51:42 +00004386/// getPreIndexedAddressParts - returns true by value, base pointer and
4387/// offset pointer and addressing mode by reference if the node's address
4388/// can be legally represented as pre-indexed load / store address.
4389bool
Dan Gohman475871a2008-07-27 21:46:04 +00004390ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4391 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004392 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004393 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004394 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004395 return false;
4396
Owen Andersone50ed302009-08-10 22:56:29 +00004397 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004398 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004399 bool isSEXTLoad = false;
4400 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4401 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004402 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004403 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4404 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4405 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004406 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004407 } else
4408 return false;
4409
4410 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004411 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004412 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004413 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4414 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004415 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004416 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004417 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004418 if (!isLegal)
4419 return false;
4420
4421 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4422 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004423}
4424
4425/// getPostIndexedAddressParts - returns true by value, base pointer and
4426/// offset pointer and addressing mode by reference if this node can be
4427/// combined with a load / store to form a post-indexed load / store.
4428bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004429 SDValue &Base,
4430 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004431 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004432 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004433 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004434 return false;
4435
Owen Andersone50ed302009-08-10 22:56:29 +00004436 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004437 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004438 bool isSEXTLoad = false;
4439 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004440 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004441 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4442 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004443 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004444 } else
4445 return false;
4446
4447 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004448 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004449 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004450 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004451 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004452 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004453 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4454 isInc, DAG);
4455 if (!isLegal)
4456 return false;
4457
4458 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4459 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004460}
4461
Dan Gohman475871a2008-07-27 21:46:04 +00004462void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004463 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004464 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004465 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004466 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004467 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004468 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004469 switch (Op.getOpcode()) {
4470 default: break;
4471 case ARMISD::CMOV: {
4472 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004473 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004474 if (KnownZero == 0 && KnownOne == 0) return;
4475
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004476 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004477 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4478 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004479 KnownZero &= KnownZeroRHS;
4480 KnownOne &= KnownOneRHS;
4481 return;
4482 }
4483 }
4484}
4485
4486//===----------------------------------------------------------------------===//
4487// ARM Inline Assembly Support
4488//===----------------------------------------------------------------------===//
4489
4490/// getConstraintType - Given a constraint letter, return the type of
4491/// constraint it is for this target.
4492ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004493ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4494 if (Constraint.size() == 1) {
4495 switch (Constraint[0]) {
4496 default: break;
4497 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004498 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004499 }
Evan Chenga8e29892007-01-19 07:51:42 +00004500 }
Chris Lattner4234f572007-03-25 02:14:49 +00004501 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004502}
4503
Bob Wilson2dc4f542009-03-20 22:42:55 +00004504std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004505ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004506 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004507 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004508 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00004509 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004510 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004511 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004512 return std::make_pair(0U, ARM::tGPRRegisterClass);
4513 else
4514 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004515 case 'r':
4516 return std::make_pair(0U, ARM::GPRRegisterClass);
4517 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004518 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004519 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004520 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004521 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00004522 if (VT.getSizeInBits() == 128)
4523 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004524 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004525 }
4526 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00004527 if (StringRef("{cc}").equals_lower(Constraint))
4528 return std::make_pair(0U, ARM::CCRRegisterClass);
4529
Evan Chenga8e29892007-01-19 07:51:42 +00004530 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4531}
4532
4533std::vector<unsigned> ARMTargetLowering::
4534getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004535 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004536 if (Constraint.size() != 1)
4537 return std::vector<unsigned>();
4538
4539 switch (Constraint[0]) { // GCC ARM Constraint Letters
4540 default: break;
4541 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004542 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4543 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4544 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004545 case 'r':
4546 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4547 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4548 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
4549 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004550 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004551 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004552 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
4553 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
4554 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
4555 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
4556 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
4557 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
4558 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
4559 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00004560 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004561 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
4562 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
4563 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
4564 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00004565 if (VT.getSizeInBits() == 128)
4566 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
4567 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004568 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004569 }
4570
4571 return std::vector<unsigned>();
4572}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004573
4574/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4575/// vector. If it is invalid, don't add anything to Ops.
4576void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
4577 char Constraint,
4578 bool hasMemory,
4579 std::vector<SDValue>&Ops,
4580 SelectionDAG &DAG) const {
4581 SDValue Result(0, 0);
4582
4583 switch (Constraint) {
4584 default: break;
4585 case 'I': case 'J': case 'K': case 'L':
4586 case 'M': case 'N': case 'O':
4587 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
4588 if (!C)
4589 return;
4590
4591 int64_t CVal64 = C->getSExtValue();
4592 int CVal = (int) CVal64;
4593 // None of these constraints allow values larger than 32 bits. Check
4594 // that the value fits in an int.
4595 if (CVal != CVal64)
4596 return;
4597
4598 switch (Constraint) {
4599 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004600 if (Subtarget->isThumb1Only()) {
4601 // This must be a constant between 0 and 255, for ADD
4602 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004603 if (CVal >= 0 && CVal <= 255)
4604 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004605 } else if (Subtarget->isThumb2()) {
4606 // A constant that can be used as an immediate value in a
4607 // data-processing instruction.
4608 if (ARM_AM::getT2SOImmVal(CVal) != -1)
4609 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004610 } else {
4611 // A constant that can be used as an immediate value in a
4612 // data-processing instruction.
4613 if (ARM_AM::getSOImmVal(CVal) != -1)
4614 break;
4615 }
4616 return;
4617
4618 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004619 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004620 // This must be a constant between -255 and -1, for negated ADD
4621 // immediates. This can be used in GCC with an "n" modifier that
4622 // prints the negated value, for use with SUB instructions. It is
4623 // not useful otherwise but is implemented for compatibility.
4624 if (CVal >= -255 && CVal <= -1)
4625 break;
4626 } else {
4627 // This must be a constant between -4095 and 4095. It is not clear
4628 // what this constraint is intended for. Implemented for
4629 // compatibility with GCC.
4630 if (CVal >= -4095 && CVal <= 4095)
4631 break;
4632 }
4633 return;
4634
4635 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004636 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004637 // A 32-bit value where only one byte has a nonzero value. Exclude
4638 // zero to match GCC. This constraint is used by GCC internally for
4639 // constants that can be loaded with a move/shift combination.
4640 // It is not useful otherwise but is implemented for compatibility.
4641 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
4642 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004643 } else if (Subtarget->isThumb2()) {
4644 // A constant whose bitwise inverse can be used as an immediate
4645 // value in a data-processing instruction. This can be used in GCC
4646 // with a "B" modifier that prints the inverted value, for use with
4647 // BIC and MVN instructions. It is not useful otherwise but is
4648 // implemented for compatibility.
4649 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
4650 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004651 } else {
4652 // A constant whose bitwise inverse can be used as an immediate
4653 // value in a data-processing instruction. This can be used in GCC
4654 // with a "B" modifier that prints the inverted value, for use with
4655 // BIC and MVN instructions. It is not useful otherwise but is
4656 // implemented for compatibility.
4657 if (ARM_AM::getSOImmVal(~CVal) != -1)
4658 break;
4659 }
4660 return;
4661
4662 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004663 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004664 // This must be a constant between -7 and 7,
4665 // for 3-operand ADD/SUB immediate instructions.
4666 if (CVal >= -7 && CVal < 7)
4667 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004668 } else if (Subtarget->isThumb2()) {
4669 // A constant whose negation can be used as an immediate value in a
4670 // data-processing instruction. This can be used in GCC with an "n"
4671 // modifier that prints the negated value, for use with SUB
4672 // instructions. It is not useful otherwise but is implemented for
4673 // compatibility.
4674 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
4675 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004676 } else {
4677 // A constant whose negation can be used as an immediate value in a
4678 // data-processing instruction. This can be used in GCC with an "n"
4679 // modifier that prints the negated value, for use with SUB
4680 // instructions. It is not useful otherwise but is implemented for
4681 // compatibility.
4682 if (ARM_AM::getSOImmVal(-CVal) != -1)
4683 break;
4684 }
4685 return;
4686
4687 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004688 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004689 // This must be a multiple of 4 between 0 and 1020, for
4690 // ADD sp + immediate.
4691 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
4692 break;
4693 } else {
4694 // A power of two or a constant between 0 and 32. This is used in
4695 // GCC for the shift amount on shifted register operands, but it is
4696 // useful in general for any shift amounts.
4697 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
4698 break;
4699 }
4700 return;
4701
4702 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004703 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004704 // This must be a constant between 0 and 31, for shift amounts.
4705 if (CVal >= 0 && CVal <= 31)
4706 break;
4707 }
4708 return;
4709
4710 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004711 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004712 // This must be a multiple of 4 between -508 and 508, for
4713 // ADD/SUB sp = sp + immediate.
4714 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
4715 break;
4716 }
4717 return;
4718 }
4719 Result = DAG.getTargetConstant(CVal, Op.getValueType());
4720 break;
4721 }
4722
4723 if (Result.getNode()) {
4724 Ops.push_back(Result);
4725 return;
4726 }
4727 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
4728 Ops, DAG);
4729}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00004730
4731bool
4732ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4733 // The ARM target isn't yet aware of offsets.
4734 return false;
4735}
Evan Cheng39382422009-10-28 01:44:26 +00004736
4737int ARM::getVFPf32Imm(const APFloat &FPImm) {
4738 APInt Imm = FPImm.bitcastToAPInt();
4739 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
4740 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
4741 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
4742
4743 // We can handle 4 bits of mantissa.
4744 // mantissa = (16+UInt(e:f:g:h))/16.
4745 if (Mantissa & 0x7ffff)
4746 return -1;
4747 Mantissa >>= 19;
4748 if ((Mantissa & 0xf) != Mantissa)
4749 return -1;
4750
4751 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4752 if (Exp < -3 || Exp > 4)
4753 return -1;
4754 Exp = ((Exp+3) & 0x7) ^ 4;
4755
4756 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4757}
4758
4759int ARM::getVFPf64Imm(const APFloat &FPImm) {
4760 APInt Imm = FPImm.bitcastToAPInt();
4761 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
4762 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
4763 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
4764
4765 // We can handle 4 bits of mantissa.
4766 // mantissa = (16+UInt(e:f:g:h))/16.
4767 if (Mantissa & 0xffffffffffffLL)
4768 return -1;
4769 Mantissa >>= 48;
4770 if ((Mantissa & 0xf) != Mantissa)
4771 return -1;
4772
4773 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4774 if (Exp < -3 || Exp > 4)
4775 return -1;
4776 Exp = ((Exp+3) & 0x7) ^ 4;
4777
4778 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4779}
4780
4781/// isFPImmLegal - Returns true if the target can instruction select the
4782/// specified FP immediate natively. If false, the legalizer will
4783/// materialize the FP immediate as a load from a constant pool.
4784bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
4785 if (!Subtarget->hasVFP3())
4786 return false;
4787 if (VT == MVT::f32)
4788 return ARM::getVFPf32Imm(Imm) != -1;
4789 if (VT == MVT::f64)
4790 return ARM::getVFPf64Imm(Imm) != -1;
4791 return false;
4792}