blob: 842988c816f6a76d83a3350a923348d3a4a06988 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Craig Topper79aa3412012-03-17 18:46:09 +000021#include "InstPrinter/MipsInstPrinter.h"
22#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000025#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026#include "llvm/Intrinsics.h"
27#include "llvm/CallingConv.h"
28#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000037using namespace llvm;
38
Jia Liubb481f82012-02-28 07:46:26 +000039// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000040// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000041// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000042static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000043 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000045
Akira Hatanakad6bc5232011-12-05 21:26:34 +000046 Size = CountPopulation_64(I);
47 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000048 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000049}
50
Akira Hatanaka648f00c2012-02-24 22:34:47 +000051static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
52 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
53 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
54}
55
Chris Lattnerf0144122009-07-28 03:13:23 +000056const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
57 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000058 case MipsISD::JmpLink: return "MipsISD::JmpLink";
59 case MipsISD::Hi: return "MipsISD::Hi";
60 case MipsISD::Lo: return "MipsISD::Lo";
61 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000062 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000063 case MipsISD::Ret: return "MipsISD::Ret";
64 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
65 case MipsISD::FPCmp: return "MipsISD::FPCmp";
66 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
67 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
68 case MipsISD::FPRound: return "MipsISD::FPRound";
69 case MipsISD::MAdd: return "MipsISD::MAdd";
70 case MipsISD::MAddu: return "MipsISD::MAddu";
71 case MipsISD::MSub: return "MipsISD::MSub";
72 case MipsISD::MSubu: return "MipsISD::MSubu";
73 case MipsISD::DivRem: return "MipsISD::DivRem";
74 case MipsISD::DivRemU: return "MipsISD::DivRemU";
75 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
76 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000077 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000078 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000079 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000080 case MipsISD::Ext: return "MipsISD::Ext";
81 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanaka0f843822011-06-07 18:58:42 +000082 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000083 }
84}
85
86MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000087MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000088 : TargetLowering(TM, new MipsTargetObjectFile()),
89 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +000090 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
91 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000092
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000093 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +000094 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +000095 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +000096 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000097
98 // Set up the register classes
Owen Anderson825b72b2009-08-11 20:47:22 +000099 addRegisterClass(MVT::i32, Mips::CPURegsRegisterClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000100
Akira Hatanaka95934842011-09-24 01:34:44 +0000101 if (HasMips64)
102 addRegisterClass(MVT::i64, Mips::CPU64RegsRegisterClass);
103
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000104 if (!TM.Options.UseSoftFloat) {
105 addRegisterClass(MVT::f32, Mips::FGR32RegisterClass);
106
107 // When dealing with single precision only, use libcalls
108 if (!Subtarget->isSingleFloat()) {
109 if (HasMips64)
110 addRegisterClass(MVT::f64, Mips::FGR64RegisterClass);
111 else
112 addRegisterClass(MVT::f64, Mips::AFGR64RegisterClass);
113 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000114 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000115
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000116 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000117 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
118 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
119 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000120
Eli Friedman6055a6a2009-07-17 04:07:24 +0000121 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000122 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
123 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000124
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000125 // Used by legalize types to correctly generate the setcc result.
126 // Without this, every float setcc comes with a AND/OR with the result,
127 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000128 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000130
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000131 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000133 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000134 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
135 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
136 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
137 setOperationAction(ISD::SELECT, MVT::f32, Custom);
138 setOperationAction(ISD::SELECT, MVT::f64, Custom);
139 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000140 setOperationAction(ISD::SETCC, MVT::f32, Custom);
141 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
143 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000144 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000145 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
146 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
147 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
148 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
149
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000150 if (!TM.Options.NoNaNsFPMath) {
151 setOperationAction(ISD::FABS, MVT::f32, Custom);
152 setOperationAction(ISD::FABS, MVT::f64, Custom);
153 }
154
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000155 if (HasMips64) {
156 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
157 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
158 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
159 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
160 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
161 setOperationAction(ISD::SELECT, MVT::i64, Custom);
162 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
163 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000164
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000165 setOperationAction(ISD::SDIV, MVT::i32, Expand);
166 setOperationAction(ISD::SREM, MVT::i32, Expand);
167 setOperationAction(ISD::UDIV, MVT::i32, Expand);
168 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000169 setOperationAction(ISD::SDIV, MVT::i64, Expand);
170 setOperationAction(ISD::SREM, MVT::i64, Expand);
171 setOperationAction(ISD::UDIV, MVT::i64, Expand);
172 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000173
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000174 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
176 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
177 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
178 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000179 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000180 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000181 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
183 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000184 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000186 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000187 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
188 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
189 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
190 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000192 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000193
Akira Hatanaka56633442011-09-20 23:53:09 +0000194 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000195 setOperationAction(ISD::ROTR, MVT::i32, Expand);
196
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000197 if (!Subtarget->hasMips64r2())
198 setOperationAction(ISD::ROTR, MVT::i64, Expand);
199
Owen Anderson825b72b2009-08-11 20:47:22 +0000200 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
201 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
202 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000204 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000206 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
208 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000209 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000210 setOperationAction(ISD::FLOG, MVT::f32, Expand);
211 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
212 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
213 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000214 setOperationAction(ISD::FMA, MVT::f32, Expand);
215 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000216 setOperationAction(ISD::FREM, MVT::f32, Expand);
217 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000218
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000219 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000220 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000221 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000222 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000223
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000224 setOperationAction(ISD::VAARG, MVT::Other, Expand);
225 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
226 setOperationAction(ISD::VAEND, MVT::Other, Expand);
227
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000228 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
230 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000231
Jia Liubb481f82012-02-28 07:46:26 +0000232 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
233 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
234 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
235 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000236
Eli Friedman26689ac2011-08-03 21:06:02 +0000237 setInsertFencesForAtomic(true);
238
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000239 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000240 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000241
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000242 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000243 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
244 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000245 }
246
Akira Hatanakac79507a2011-12-21 00:20:27 +0000247 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000248 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000249 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
250 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000251
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000252 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000254 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
255 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000256
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000257 setTargetDAGCombine(ISD::ADDE);
258 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000259 setTargetDAGCombine(ISD::SDIVREM);
260 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000261 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000262 setTargetDAGCombine(ISD::AND);
263 setTargetDAGCombine(ISD::OR);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000264
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000265 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000266
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000267 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000268 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000269
Akira Hatanaka590baca2012-02-02 03:13:40 +0000270 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
271 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000272}
273
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000274bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000275 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000276
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000277 switch (SVT) {
278 case MVT::i64:
279 case MVT::i32:
280 case MVT::i16:
281 return true;
282 case MVT::f32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000283 return Subtarget->hasMips32r2Or64();
284 default:
285 return false;
286 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000287}
288
Duncan Sands28b77e92011-09-06 19:07:46 +0000289EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000290 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000291}
292
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000293// SelectMadd -
294// Transforms a subgraph in CurDAG if the following pattern is found:
295// (addc multLo, Lo0), (adde multHi, Hi0),
296// where,
297// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000298// Lo0: initial value of Lo register
299// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000300// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000301static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000302 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000303 // for the matching to be successful.
304 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
305
306 if (ADDCNode->getOpcode() != ISD::ADDC)
307 return false;
308
309 SDValue MultHi = ADDENode->getOperand(0);
310 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000311 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000312 unsigned MultOpc = MultHi.getOpcode();
313
314 // MultHi and MultLo must be generated by the same node,
315 if (MultLo.getNode() != MultNode)
316 return false;
317
318 // and it must be a multiplication.
319 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
320 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000321
322 // MultLo amd MultHi must be the first and second output of MultNode
323 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000324 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
325 return false;
326
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000327 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000328 // of the values of MultNode, in which case MultNode will be removed in later
329 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000330 // If there exist users other than ADDENode or ADDCNode, this function returns
331 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000332 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000333 // produced.
334 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
335 return false;
336
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000337 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000338 DebugLoc dl = ADDENode->getDebugLoc();
339
340 // create MipsMAdd(u) node
341 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000342
Akira Hatanaka82099682011-12-19 19:52:25 +0000343 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000344 MultNode->getOperand(0),// Factor 0
345 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000346 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000347 ADDENode->getOperand(1));// Hi0
348
349 // create CopyFromReg nodes
350 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
351 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000352 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000353 Mips::HI, MVT::i32,
354 CopyFromLo.getValue(2));
355
356 // replace uses of adde and addc here
357 if (!SDValue(ADDCNode, 0).use_empty())
358 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
359
360 if (!SDValue(ADDENode, 0).use_empty())
361 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
362
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000363 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000364}
365
366// SelectMsub -
367// Transforms a subgraph in CurDAG if the following pattern is found:
368// (addc Lo0, multLo), (sube Hi0, multHi),
369// where,
370// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000371// Lo0: initial value of Lo register
372// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000373// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000374static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000375 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000376 // for the matching to be successful.
377 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
378
379 if (SUBCNode->getOpcode() != ISD::SUBC)
380 return false;
381
382 SDValue MultHi = SUBENode->getOperand(1);
383 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000384 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000385 unsigned MultOpc = MultHi.getOpcode();
386
387 // MultHi and MultLo must be generated by the same node,
388 if (MultLo.getNode() != MultNode)
389 return false;
390
391 // and it must be a multiplication.
392 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
393 return false;
394
395 // MultLo amd MultHi must be the first and second output of MultNode
396 // respectively.
397 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
398 return false;
399
400 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
401 // of the values of MultNode, in which case MultNode will be removed in later
402 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000403 // If there exist users other than SUBENode or SUBCNode, this function returns
404 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000405 // instruction node rather than a pair of MULT and MSUB instructions being
406 // produced.
407 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
408 return false;
409
410 SDValue Chain = CurDAG->getEntryNode();
411 DebugLoc dl = SUBENode->getDebugLoc();
412
413 // create MipsSub(u) node
414 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
415
Akira Hatanaka82099682011-12-19 19:52:25 +0000416 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000417 MultNode->getOperand(0),// Factor 0
418 MultNode->getOperand(1),// Factor 1
419 SUBCNode->getOperand(0),// Lo0
420 SUBENode->getOperand(0));// Hi0
421
422 // create CopyFromReg nodes
423 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
424 MSub);
425 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
426 Mips::HI, MVT::i32,
427 CopyFromLo.getValue(2));
428
429 // replace uses of sube and subc here
430 if (!SDValue(SUBCNode, 0).use_empty())
431 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
432
433 if (!SDValue(SUBENode, 0).use_empty())
434 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
435
436 return true;
437}
438
439static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
440 TargetLowering::DAGCombinerInfo &DCI,
441 const MipsSubtarget* Subtarget) {
442 if (DCI.isBeforeLegalize())
443 return SDValue();
444
Akira Hatanakae184fec2011-11-11 04:18:21 +0000445 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
446 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000447 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000448
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000449 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000450}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000451
452static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
453 TargetLowering::DAGCombinerInfo &DCI,
454 const MipsSubtarget* Subtarget) {
455 if (DCI.isBeforeLegalize())
456 return SDValue();
457
Akira Hatanakae184fec2011-11-11 04:18:21 +0000458 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
459 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000460 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000461
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000462 return SDValue();
463}
464
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000465static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
466 TargetLowering::DAGCombinerInfo &DCI,
467 const MipsSubtarget* Subtarget) {
468 if (DCI.isBeforeLegalizeOps())
469 return SDValue();
470
Akira Hatanakadda4a072011-10-03 21:06:13 +0000471 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000472 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
473 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000474 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
475 MipsISD::DivRemU;
476 DebugLoc dl = N->getDebugLoc();
477
478 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
479 N->getOperand(0), N->getOperand(1));
480 SDValue InChain = DAG.getEntryNode();
481 SDValue InGlue = DivRem;
482
483 // insert MFLO
484 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000485 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000486 InGlue);
487 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
488 InChain = CopyFromLo.getValue(1);
489 InGlue = CopyFromLo.getValue(2);
490 }
491
492 // insert MFHI
493 if (N->hasAnyUseOfValue(1)) {
494 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000495 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000496 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
497 }
498
499 return SDValue();
500}
501
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000502static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
503 switch (CC) {
504 default: llvm_unreachable("Unknown fp condition code!");
505 case ISD::SETEQ:
506 case ISD::SETOEQ: return Mips::FCOND_OEQ;
507 case ISD::SETUNE: return Mips::FCOND_UNE;
508 case ISD::SETLT:
509 case ISD::SETOLT: return Mips::FCOND_OLT;
510 case ISD::SETGT:
511 case ISD::SETOGT: return Mips::FCOND_OGT;
512 case ISD::SETLE:
513 case ISD::SETOLE: return Mips::FCOND_OLE;
514 case ISD::SETGE:
515 case ISD::SETOGE: return Mips::FCOND_OGE;
516 case ISD::SETULT: return Mips::FCOND_ULT;
517 case ISD::SETULE: return Mips::FCOND_ULE;
518 case ISD::SETUGT: return Mips::FCOND_UGT;
519 case ISD::SETUGE: return Mips::FCOND_UGE;
520 case ISD::SETUO: return Mips::FCOND_UN;
521 case ISD::SETO: return Mips::FCOND_OR;
522 case ISD::SETNE:
523 case ISD::SETONE: return Mips::FCOND_ONE;
524 case ISD::SETUEQ: return Mips::FCOND_UEQ;
525 }
526}
527
528
529// Returns true if condition code has to be inverted.
530static bool InvertFPCondCode(Mips::CondCode CC) {
531 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
532 return false;
533
Akira Hatanaka82099682011-12-19 19:52:25 +0000534 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
535 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000536
Akira Hatanaka82099682011-12-19 19:52:25 +0000537 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000538}
539
540// Creates and returns an FPCmp node from a setcc node.
541// Returns Op if setcc is not a floating point comparison.
542static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
543 // must be a SETCC node
544 if (Op.getOpcode() != ISD::SETCC)
545 return Op;
546
547 SDValue LHS = Op.getOperand(0);
548
549 if (!LHS.getValueType().isFloatingPoint())
550 return Op;
551
552 SDValue RHS = Op.getOperand(1);
553 DebugLoc dl = Op.getDebugLoc();
554
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000555 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
556 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000557 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
558
559 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
560 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
561}
562
563// Creates and returns a CMovFPT/F node.
564static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
565 SDValue False, DebugLoc DL) {
566 bool invert = InvertFPCondCode((Mips::CondCode)
567 cast<ConstantSDNode>(Cond.getOperand(2))
568 ->getSExtValue());
569
570 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
571 True.getValueType(), True, False, Cond);
572}
573
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000574static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG& DAG,
575 TargetLowering::DAGCombinerInfo &DCI,
576 const MipsSubtarget* Subtarget) {
577 if (DCI.isBeforeLegalizeOps())
578 return SDValue();
579
580 SDValue SetCC = N->getOperand(0);
581
582 if ((SetCC.getOpcode() != ISD::SETCC) ||
583 !SetCC.getOperand(0).getValueType().isInteger())
584 return SDValue();
585
586 SDValue False = N->getOperand(2);
587 EVT FalseTy = False.getValueType();
588
589 if (!FalseTy.isInteger())
590 return SDValue();
591
592 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
593
594 if (!CN || CN->getZExtValue())
595 return SDValue();
596
597 const DebugLoc DL = N->getDebugLoc();
598 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
599 SDValue True = N->getOperand(1);
600
601 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
602 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
603
604 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
605}
606
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000607static SDValue PerformANDCombine(SDNode *N, SelectionDAG& DAG,
608 TargetLowering::DAGCombinerInfo &DCI,
609 const MipsSubtarget* Subtarget) {
610 // Pattern match EXT.
611 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
612 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000613 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000614 return SDValue();
615
616 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000617 unsigned ShiftRightOpc = ShiftRight.getOpcode();
618
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000619 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000620 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000621 return SDValue();
622
623 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000624 ConstantSDNode *CN;
625 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
626 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000627
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000628 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000629 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000630
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000631 // Op's second operand must be a shifted mask.
632 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000633 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000634 return SDValue();
635
636 // Return if the shifted mask does not start at bit 0 or the sum of its size
637 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000638 EVT ValTy = N->getValueType(0);
639 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000640 return SDValue();
641
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000642 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000643 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000644 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000645}
Jia Liubb481f82012-02-28 07:46:26 +0000646
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000647static SDValue PerformORCombine(SDNode *N, SelectionDAG& DAG,
648 TargetLowering::DAGCombinerInfo &DCI,
649 const MipsSubtarget* Subtarget) {
650 // Pattern match INS.
651 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000652 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000653 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000654 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000655 return SDValue();
656
657 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
658 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
659 ConstantSDNode *CN;
660
661 // See if Op's first operand matches (and $src1 , mask0).
662 if (And0.getOpcode() != ISD::AND)
663 return SDValue();
664
665 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000666 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000667 return SDValue();
668
669 // See if Op's second operand matches (and (shl $src, pos), mask1).
670 if (And1.getOpcode() != ISD::AND)
671 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000672
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000673 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000674 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000675 return SDValue();
676
677 // The shift masks must have the same position and size.
678 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
679 return SDValue();
680
681 SDValue Shl = And1.getOperand(0);
682 if (Shl.getOpcode() != ISD::SHL)
683 return SDValue();
684
685 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
686 return SDValue();
687
688 unsigned Shamt = CN->getZExtValue();
689
690 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000691 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000692 EVT ValTy = N->getValueType(0);
693 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000694 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000695
Akira Hatanaka82099682011-12-19 19:52:25 +0000696 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000697 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000698 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000699}
Jia Liubb481f82012-02-28 07:46:26 +0000700
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000701SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000702 const {
703 SelectionDAG &DAG = DCI.DAG;
704 unsigned opc = N->getOpcode();
705
706 switch (opc) {
707 default: break;
708 case ISD::ADDE:
709 return PerformADDECombine(N, DAG, DCI, Subtarget);
710 case ISD::SUBE:
711 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000712 case ISD::SDIVREM:
713 case ISD::UDIVREM:
714 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000715 case ISD::SELECT:
716 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000717 case ISD::AND:
718 return PerformANDCombine(N, DAG, DCI, Subtarget);
719 case ISD::OR:
720 return PerformORCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000721 }
722
723 return SDValue();
724}
725
Dan Gohman475871a2008-07-27 21:46:04 +0000726SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000727LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000728{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000729 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000730 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000731 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000732 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
733 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000734 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000735 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000736 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
737 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000738 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000739 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000740 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000741 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000742 case ISD::FABS: return LowerFABS(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000743 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000744 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000745 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000746 }
Dan Gohman475871a2008-07-27 21:46:04 +0000747 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000748}
749
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000750//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000751// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000752//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000753
754// AddLiveIn - This helper function adds the specified physical register to the
755// MachineFunction as a live in value. It also creates a corresponding
756// virtual register for it.
757static unsigned
Craig Topper44d23822012-02-22 05:59:10 +0000758AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000759{
760 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000761 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
762 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000763 return VReg;
764}
765
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000766// Get fp branch code (not opcode) from condition code.
767static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
768 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
769 return Mips::BRANCH_T;
770
Akira Hatanaka82099682011-12-19 19:52:25 +0000771 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
772 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000773
Akira Hatanaka82099682011-12-19 19:52:25 +0000774 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000775}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000776
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000777/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000778static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
779 DebugLoc dl,
780 const MipsSubtarget* Subtarget,
781 const TargetInstrInfo *TII,
782 bool isFPCmp, unsigned Opc) {
783 // There is no need to expand CMov instructions if target has
784 // conditional moves.
785 if (Subtarget->hasCondMov())
786 return BB;
787
788 // To "insert" a SELECT_CC instruction, we actually have to insert the
789 // diamond control-flow pattern. The incoming instruction knows the
790 // destination vreg to set, the condition code register to branch on, the
791 // true/false values to select between, and a branch opcode to use.
792 const BasicBlock *LLVM_BB = BB->getBasicBlock();
793 MachineFunction::iterator It = BB;
794 ++It;
795
796 // thisMBB:
797 // ...
798 // TrueVal = ...
799 // setcc r1, r2, r3
800 // bNE r1, r0, copy1MBB
801 // fallthrough --> copy0MBB
802 MachineBasicBlock *thisMBB = BB;
803 MachineFunction *F = BB->getParent();
804 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
805 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
806 F->insert(It, copy0MBB);
807 F->insert(It, sinkMBB);
808
809 // Transfer the remainder of BB and its successor edges to sinkMBB.
810 sinkMBB->splice(sinkMBB->begin(), BB,
811 llvm::next(MachineBasicBlock::iterator(MI)),
812 BB->end());
813 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
814
815 // Next, add the true and fallthrough blocks as its successors.
816 BB->addSuccessor(copy0MBB);
817 BB->addSuccessor(sinkMBB);
818
819 // Emit the right instruction according to the type of the operands compared
820 if (isFPCmp)
821 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
822 else
823 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
824 .addReg(Mips::ZERO).addMBB(sinkMBB);
825
826 // copy0MBB:
827 // %FalseValue = ...
828 // # fallthrough to sinkMBB
829 BB = copy0MBB;
830
831 // Update machine-CFG edges
832 BB->addSuccessor(sinkMBB);
833
834 // sinkMBB:
835 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
836 // ...
837 BB = sinkMBB;
838
839 if (isFPCmp)
840 BuildMI(*BB, BB->begin(), dl,
841 TII->get(Mips::PHI), MI->getOperand(0).getReg())
842 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
843 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
844 else
845 BuildMI(*BB, BB->begin(), dl,
846 TII->get(Mips::PHI), MI->getOperand(0).getReg())
847 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
848 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
849
850 MI->eraseFromParent(); // The pseudo instruction is gone now.
851 return BB;
852}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000853*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000854MachineBasicBlock *
855MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000856 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000857 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +0000858 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000859 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000860 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000861 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
862 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000863 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000864 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
865 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000866 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000867 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000868 case Mips::ATOMIC_LOAD_ADD_I64:
869 case Mips::ATOMIC_LOAD_ADD_I64_P8:
870 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000871
872 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000873 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000874 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
875 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000876 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000877 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
878 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000879 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000880 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000881 case Mips::ATOMIC_LOAD_AND_I64:
882 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +0000883 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000884
885 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000886 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000887 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
888 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000889 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000890 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
891 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000892 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000893 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000894 case Mips::ATOMIC_LOAD_OR_I64:
895 case Mips::ATOMIC_LOAD_OR_I64_P8:
896 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000897
898 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000899 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000900 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
901 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000902 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000903 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
904 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000905 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000906 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000907 case Mips::ATOMIC_LOAD_XOR_I64:
908 case Mips::ATOMIC_LOAD_XOR_I64_P8:
909 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000910
911 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000912 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000913 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
914 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000915 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000916 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
917 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000918 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000919 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000920 case Mips::ATOMIC_LOAD_NAND_I64:
921 case Mips::ATOMIC_LOAD_NAND_I64_P8:
922 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000923
924 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000925 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000926 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
927 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000928 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000929 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
930 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000931 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000932 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000933 case Mips::ATOMIC_LOAD_SUB_I64:
934 case Mips::ATOMIC_LOAD_SUB_I64_P8:
935 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000936
937 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000938 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000939 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
940 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000941 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000942 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
943 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000944 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000945 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000946 case Mips::ATOMIC_SWAP_I64:
947 case Mips::ATOMIC_SWAP_I64_P8:
948 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000949
950 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000951 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000952 return EmitAtomicCmpSwapPartword(MI, BB, 1);
953 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000954 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000955 return EmitAtomicCmpSwapPartword(MI, BB, 2);
956 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000957 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000958 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000959 case Mips::ATOMIC_CMP_SWAP_I64:
960 case Mips::ATOMIC_CMP_SWAP_I64_P8:
961 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000962 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000963}
964
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000965// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
966// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
967MachineBasicBlock *
968MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000969 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000970 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000971 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000972
973 MachineFunction *MF = BB->getParent();
974 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +0000975 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000976 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
977 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +0000978 unsigned LL, SC, AND, NOR, ZERO, BEQ;
979
980 if (Size == 4) {
981 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
982 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
983 AND = Mips::AND;
984 NOR = Mips::NOR;
985 ZERO = Mips::ZERO;
986 BEQ = Mips::BEQ;
987 }
988 else {
989 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
990 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
991 AND = Mips::AND64;
992 NOR = Mips::NOR64;
993 ZERO = Mips::ZERO_64;
994 BEQ = Mips::BEQ64;
995 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000996
Akira Hatanaka4061da12011-07-19 20:11:17 +0000997 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000998 unsigned Ptr = MI->getOperand(1).getReg();
999 unsigned Incr = MI->getOperand(2).getReg();
1000
Akira Hatanaka4061da12011-07-19 20:11:17 +00001001 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1002 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1003 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001004
1005 // insert new blocks after the current block
1006 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1007 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1008 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1009 MachineFunction::iterator It = BB;
1010 ++It;
1011 MF->insert(It, loopMBB);
1012 MF->insert(It, exitMBB);
1013
1014 // Transfer the remainder of BB and its successor edges to exitMBB.
1015 exitMBB->splice(exitMBB->begin(), BB,
1016 llvm::next(MachineBasicBlock::iterator(MI)),
1017 BB->end());
1018 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1019
1020 // thisMBB:
1021 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001022 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001023 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001024 loopMBB->addSuccessor(loopMBB);
1025 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001026
1027 // loopMBB:
1028 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001029 // <binop> storeval, oldval, incr
1030 // sc success, storeval, 0(ptr)
1031 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001032 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001033 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001034 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001035 // and andres, oldval, incr
1036 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001037 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1038 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001039 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001040 // <binop> storeval, oldval, incr
1041 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001042 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001043 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001044 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001045 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1046 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001047
1048 MI->eraseFromParent(); // The instruction is gone now.
1049
Akira Hatanaka939ece12011-07-19 03:42:13 +00001050 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001051}
1052
1053MachineBasicBlock *
1054MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001055 MachineBasicBlock *BB,
1056 unsigned Size, unsigned BinOpcode,
1057 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001058 assert((Size == 1 || Size == 2) &&
1059 "Unsupported size for EmitAtomicBinaryPartial.");
1060
1061 MachineFunction *MF = BB->getParent();
1062 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1063 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1064 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1065 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001066 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1067 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001068
1069 unsigned Dest = MI->getOperand(0).getReg();
1070 unsigned Ptr = MI->getOperand(1).getReg();
1071 unsigned Incr = MI->getOperand(2).getReg();
1072
Akira Hatanaka4061da12011-07-19 20:11:17 +00001073 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1074 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001075 unsigned Mask = RegInfo.createVirtualRegister(RC);
1076 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001077 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1078 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001079 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001080 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1081 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1082 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1083 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1084 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001085 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001086 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1087 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1088 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1089 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1090 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001091
1092 // insert new blocks after the current block
1093 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1094 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001095 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001096 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1097 MachineFunction::iterator It = BB;
1098 ++It;
1099 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001100 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001101 MF->insert(It, exitMBB);
1102
1103 // Transfer the remainder of BB and its successor edges to exitMBB.
1104 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001105 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001106 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1107
Akira Hatanaka81b44112011-07-19 17:09:53 +00001108 BB->addSuccessor(loopMBB);
1109 loopMBB->addSuccessor(loopMBB);
1110 loopMBB->addSuccessor(sinkMBB);
1111 sinkMBB->addSuccessor(exitMBB);
1112
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001113 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001114 // addiu masklsb2,$0,-4 # 0xfffffffc
1115 // and alignedaddr,ptr,masklsb2
1116 // andi ptrlsb2,ptr,3
1117 // sll shiftamt,ptrlsb2,3
1118 // ori maskupper,$0,255 # 0xff
1119 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001120 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001121 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001122
1123 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001124 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1125 .addReg(Mips::ZERO).addImm(-4);
1126 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1127 .addReg(Ptr).addReg(MaskLSB2);
1128 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1129 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1130 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1131 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001132 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1133 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001134 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001135 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001136
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001137 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001138 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001139 // ll oldval,0(alignedaddr)
1140 // binop binopres,oldval,incr2
1141 // and newval,binopres,mask
1142 // and maskedoldval0,oldval,mask2
1143 // or storeval,maskedoldval0,newval
1144 // sc success,storeval,0(alignedaddr)
1145 // beq success,$0,loopMBB
1146
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001147 // atomic.swap
1148 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001149 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001150 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001151 // and maskedoldval0,oldval,mask2
1152 // or storeval,maskedoldval0,newval
1153 // sc success,storeval,0(alignedaddr)
1154 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001155
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001156 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001157 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001158 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001159 // and andres, oldval, incr2
1160 // nor binopres, $0, andres
1161 // and newval, binopres, mask
1162 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1163 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1164 .addReg(Mips::ZERO).addReg(AndRes);
1165 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001166 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001167 // <binop> binopres, oldval, incr2
1168 // and newval, binopres, mask
1169 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1170 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001171 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001172 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001173 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001174 }
Jia Liubb481f82012-02-28 07:46:26 +00001175
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001176 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001177 .addReg(OldVal).addReg(Mask2);
1178 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001179 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001180 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001181 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001182 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001183 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001184
Akira Hatanaka939ece12011-07-19 03:42:13 +00001185 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001186 // and maskedoldval1,oldval,mask
1187 // srl srlres,maskedoldval1,shiftamt
1188 // sll sllres,srlres,24
1189 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001190 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001191 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001192
Akira Hatanaka4061da12011-07-19 20:11:17 +00001193 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1194 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001195 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1196 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001197 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1198 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001199 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001200 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001201
1202 MI->eraseFromParent(); // The instruction is gone now.
1203
Akira Hatanaka939ece12011-07-19 03:42:13 +00001204 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001205}
1206
1207MachineBasicBlock *
1208MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001209 MachineBasicBlock *BB,
1210 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001211 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001212
1213 MachineFunction *MF = BB->getParent();
1214 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001215 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001216 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1217 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001218 unsigned LL, SC, ZERO, BNE, BEQ;
1219
1220 if (Size == 4) {
1221 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1222 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1223 ZERO = Mips::ZERO;
1224 BNE = Mips::BNE;
1225 BEQ = Mips::BEQ;
1226 }
1227 else {
1228 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1229 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1230 ZERO = Mips::ZERO_64;
1231 BNE = Mips::BNE64;
1232 BEQ = Mips::BEQ64;
1233 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001234
1235 unsigned Dest = MI->getOperand(0).getReg();
1236 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001237 unsigned OldVal = MI->getOperand(2).getReg();
1238 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001239
Akira Hatanaka4061da12011-07-19 20:11:17 +00001240 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001241
1242 // insert new blocks after the current block
1243 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1244 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1245 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1246 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1247 MachineFunction::iterator It = BB;
1248 ++It;
1249 MF->insert(It, loop1MBB);
1250 MF->insert(It, loop2MBB);
1251 MF->insert(It, exitMBB);
1252
1253 // Transfer the remainder of BB and its successor edges to exitMBB.
1254 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001255 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001256 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1257
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001258 // thisMBB:
1259 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001260 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001261 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001262 loop1MBB->addSuccessor(exitMBB);
1263 loop1MBB->addSuccessor(loop2MBB);
1264 loop2MBB->addSuccessor(loop1MBB);
1265 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001266
1267 // loop1MBB:
1268 // ll dest, 0(ptr)
1269 // bne dest, oldval, exitMBB
1270 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001271 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1272 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001273 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001274
1275 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001276 // sc success, newval, 0(ptr)
1277 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001278 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001279 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001280 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001281 BuildMI(BB, dl, TII->get(BEQ))
1282 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001283
1284 MI->eraseFromParent(); // The instruction is gone now.
1285
Akira Hatanaka939ece12011-07-19 03:42:13 +00001286 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001287}
1288
1289MachineBasicBlock *
1290MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001291 MachineBasicBlock *BB,
1292 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001293 assert((Size == 1 || Size == 2) &&
1294 "Unsupported size for EmitAtomicCmpSwapPartial.");
1295
1296 MachineFunction *MF = BB->getParent();
1297 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1298 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1299 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1300 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001301 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1302 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001303
1304 unsigned Dest = MI->getOperand(0).getReg();
1305 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001306 unsigned CmpVal = MI->getOperand(2).getReg();
1307 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001308
Akira Hatanaka4061da12011-07-19 20:11:17 +00001309 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1310 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001311 unsigned Mask = RegInfo.createVirtualRegister(RC);
1312 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001313 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1314 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1315 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1316 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1317 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1318 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1319 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1320 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1321 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1322 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1323 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1324 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1325 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1326 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001327
1328 // insert new blocks after the current block
1329 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1330 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1331 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001332 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001333 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1334 MachineFunction::iterator It = BB;
1335 ++It;
1336 MF->insert(It, loop1MBB);
1337 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001338 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001339 MF->insert(It, exitMBB);
1340
1341 // Transfer the remainder of BB and its successor edges to exitMBB.
1342 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001343 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001344 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1345
Akira Hatanaka81b44112011-07-19 17:09:53 +00001346 BB->addSuccessor(loop1MBB);
1347 loop1MBB->addSuccessor(sinkMBB);
1348 loop1MBB->addSuccessor(loop2MBB);
1349 loop2MBB->addSuccessor(loop1MBB);
1350 loop2MBB->addSuccessor(sinkMBB);
1351 sinkMBB->addSuccessor(exitMBB);
1352
Akira Hatanaka70564a92011-07-19 18:14:26 +00001353 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001354 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001355 // addiu masklsb2,$0,-4 # 0xfffffffc
1356 // and alignedaddr,ptr,masklsb2
1357 // andi ptrlsb2,ptr,3
1358 // sll shiftamt,ptrlsb2,3
1359 // ori maskupper,$0,255 # 0xff
1360 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001361 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001362 // andi maskedcmpval,cmpval,255
1363 // sll shiftedcmpval,maskedcmpval,shiftamt
1364 // andi maskednewval,newval,255
1365 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001366 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001367 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1368 .addReg(Mips::ZERO).addImm(-4);
1369 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1370 .addReg(Ptr).addReg(MaskLSB2);
1371 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1372 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1373 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1374 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001375 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1376 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001377 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001378 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1379 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001380 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1381 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001382 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1383 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001384 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1385 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001386
1387 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001388 // ll oldval,0(alginedaddr)
1389 // and maskedoldval0,oldval,mask
1390 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001391 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001392 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001393 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1394 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001395 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001396 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001397
1398 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001399 // and maskedoldval1,oldval,mask2
1400 // or storeval,maskedoldval1,shiftednewval
1401 // sc success,storeval,0(alignedaddr)
1402 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001403 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001404 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1405 .addReg(OldVal).addReg(Mask2);
1406 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1407 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001408 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001409 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001410 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001411 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001412
Akira Hatanaka939ece12011-07-19 03:42:13 +00001413 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001414 // srl srlres,maskedoldval0,shiftamt
1415 // sll sllres,srlres,24
1416 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001417 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001418 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001419
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001420 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1421 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001422 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1423 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001424 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001425 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001426
1427 MI->eraseFromParent(); // The instruction is gone now.
1428
Akira Hatanaka939ece12011-07-19 03:42:13 +00001429 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001430}
1431
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001432//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001433// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001434//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001435SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001436LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001437{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001438 MachineFunction &MF = DAG.getMachineFunction();
1439 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001440 unsigned SP = IsN64 ? Mips::SP_64 : Mips::SP;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001441
1442 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001443 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1444 "Cannot lower if the alignment of the allocated space is larger than \
1445 that of the stack.");
1446
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001447 SDValue Chain = Op.getOperand(0);
1448 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001449 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001450
1451 // Get a reference from Mips stack pointer
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001452 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, SP, getPointerTy());
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001453
1454 // Subtract the dynamic size from the actual stack size to
1455 // obtain the new stack size.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001456 SDValue Sub = DAG.getNode(ISD::SUB, dl, getPointerTy(), StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001457
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001458 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001459 // must be placed in the stack pointer register.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001460 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, SP, Sub, SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001461
1462 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001463 // value and a chain
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001464 SDVTList VTLs = DAG.getVTList(getPointerTy(), MVT::Other);
Akira Hatanaka21afc632011-06-21 00:40:49 +00001465 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1466 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1467
1468 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001469}
1470
1471SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001472LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001473{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001474 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001475 // the block to branch to if the condition is true.
1476 SDValue Chain = Op.getOperand(0);
1477 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001478 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001479
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001480 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1481
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001482 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001483 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001484 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001485
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001486 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001487 Mips::CondCode CC =
1488 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001489 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001490
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001491 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001492 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001493}
1494
1495SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001496LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001497{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001498 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001499
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001500 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001501 if (Cond.getOpcode() != MipsISD::FPCmp)
1502 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001503
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001504 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1505 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001506}
1507
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001508SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1509 SDValue Cond = CreateFPCmp(DAG, Op);
1510
1511 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1512 "Floating point operand expected.");
1513
1514 SDValue True = DAG.getConstant(1, MVT::i32);
1515 SDValue False = DAG.getConstant(0, MVT::i32);
1516
1517 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
1518}
1519
Dan Gohmand858e902010-04-17 15:26:15 +00001520SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1521 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001522 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001523 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001524 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001525
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001526 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001527 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001528
Chris Lattnerb71b9092009-08-13 06:28:06 +00001529 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001530
Chris Lattnere3736f82009-08-13 05:41:27 +00001531 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001532 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1533 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001534 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001535 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1536 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001537 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001538 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001539 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001540 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1541 MipsII::MO_ABS_HI);
1542 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1543 MipsII::MO_ABS_LO);
1544 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1545 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001546 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001547 }
1548
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001549 EVT ValTy = Op.getValueType();
1550 bool HasGotOfst = (GV->hasInternalLinkage() ||
1551 (GV->hasLocalLinkage() && !isa<Function>(GV)));
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001552 unsigned GotFlag = HasMips64 ?
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001553 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001554 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001555 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001556 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001557 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1558 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001559 // On functions and global targets not internal linked only
1560 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001561 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001562 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001563 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001564 HasMips64 ? MipsII::MO_GOT_OFST :
1565 MipsII::MO_ABS_LO);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001566 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1567 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001568}
1569
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001570SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1571 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001572 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1573 // FIXME there isn't actually debug info here
1574 DebugLoc dl = Op.getDebugLoc();
1575
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001576 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001577 // %hi/%lo relocation
Akira Hatanaka82099682011-12-19 19:52:25 +00001578 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_HI);
1579 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001580 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1581 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1582 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001583 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001584
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001585 EVT ValTy = Op.getValueType();
Akira Hatanaka03d830e2012-04-04 18:22:53 +00001586 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1587 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001588 SDValue BAGOTOffset = DAG.getBlockAddress(BA, ValTy, true, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001589 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy,
1590 GetGlobalReg(DAG, ValTy), BAGOTOffset);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001591 SDValue BALOOffset = DAG.getBlockAddress(BA, ValTy, true, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001592 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001593 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001594 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1595 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001596}
1597
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001598SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001599LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001600{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001601 // If the relocation model is PIC, use the General Dynamic TLS Model or
1602 // Local Dynamic TLS model, otherwise use the Initial Exec or
1603 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001604
1605 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1606 DebugLoc dl = GA->getDebugLoc();
1607 const GlobalValue *GV = GA->getGlobal();
1608 EVT PtrVT = getPointerTy();
1609
1610 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
1611 // General Dynamic TLS Model
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001612 bool LocalDynamic = GV->hasInternalLinkage();
1613 unsigned Flag = LocalDynamic ? MipsII::MO_TLSLDM :MipsII::MO_TLSGD;
1614 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001615 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1616 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001617 unsigned PtrSize = PtrVT.getSizeInBits();
1618 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1619
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001620 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001621
1622 ArgListTy Args;
1623 ArgListEntry Entry;
1624 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001625 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001626 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001627
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001628 std::pair<SDValue, SDValue> CallResult =
Akira Hatanakaca074792011-12-08 20:34:32 +00001629 LowerCallTo(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001630 false, false, false, false, 0, CallingConv::C,
1631 /*isTailCall=*/false, /*doesNotRet=*/false,
1632 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001633 TlsGetAddr, Args, DAG, dl);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001634
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001635 SDValue Ret = CallResult.first;
1636
1637 if (!LocalDynamic)
1638 return Ret;
1639
1640 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1641 MipsII::MO_DTPREL_HI);
1642 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1643 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1644 MipsII::MO_DTPREL_LO);
1645 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1646 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1647 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001648 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001649
1650 SDValue Offset;
1651 if (GV->isDeclaration()) {
1652 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001653 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001654 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001655 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1656 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001657 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001658 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001659 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001660 } else {
1661 // Local Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001662 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001663 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001664 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001665 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001666 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1667 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1668 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001669 }
1670
1671 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1672 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001673}
1674
1675SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001676LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001677{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001678 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001679 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001680 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001681 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001682 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001683 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001684
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001685 if (!IsPIC && !IsN64) {
1686 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1687 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1688 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001689 } else {// Emit Load from Global Pointer
Akira Hatanakac75ceb72012-04-04 18:31:32 +00001690 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1691 unsigned OfstFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001692 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001693 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1694 JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001695 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1696 MachinePointerInfo(), false, false, false, 0);
1697 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001698 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001699
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001700 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1701 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001702}
1703
Dan Gohman475871a2008-07-27 21:46:04 +00001704SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001705LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001706{
Dan Gohman475871a2008-07-27 21:46:04 +00001707 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001708 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001709 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001710 // FIXME there isn't actually debug info here
1711 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001712
1713 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001714 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001715 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001716 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001717 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001718 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001719 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1720 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001721 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001722
Akira Hatanaka13daee32012-03-27 02:55:31 +00001723 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001724 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001725 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001726 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001727 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001728 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1729 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001730 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001731 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001732 EVT ValTy = Op.getValueType();
Akira Hatanaka86a27332012-04-04 18:26:12 +00001733 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1734 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka620db892011-11-16 22:44:38 +00001735 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1736 N->getOffset(), GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001737 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001738 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1739 MachinePointerInfo::getConstantPool(), false,
1740 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001741 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1742 N->getOffset(), OFSTFlag);
1743 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1744 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001745 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001746
1747 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001748}
1749
Dan Gohmand858e902010-04-17 15:26:15 +00001750SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001751 MachineFunction &MF = DAG.getMachineFunction();
1752 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1753
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001754 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001755 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1756 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001757
1758 // vastart just stores the address of the VarArgsFrameIndex slot into the
1759 // memory location argument.
1760 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001761 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001762 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001763}
Jia Liubb481f82012-02-28 07:46:26 +00001764
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001765static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1766 EVT TyX = Op.getOperand(0).getValueType();
1767 EVT TyY = Op.getOperand(1).getValueType();
1768 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1769 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1770 DebugLoc DL = Op.getDebugLoc();
1771 SDValue Res;
1772
1773 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1774 // to i32.
1775 SDValue X = (TyX == MVT::f32) ?
1776 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1777 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1778 Const1);
1779 SDValue Y = (TyY == MVT::f32) ?
1780 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1781 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1782 Const1);
1783
1784 if (HasR2) {
1785 // ext E, Y, 31, 1 ; extract bit31 of Y
1786 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1787 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1788 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1789 } else {
1790 // sll SllX, X, 1
1791 // srl SrlX, SllX, 1
1792 // srl SrlY, Y, 31
1793 // sll SllY, SrlX, 31
1794 // or Or, SrlX, SllY
1795 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1796 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1797 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1798 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1799 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1800 }
1801
1802 if (TyX == MVT::f32)
1803 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1804
1805 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1806 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1807 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001808}
1809
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001810static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1811 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1812 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1813 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1814 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1815 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00001816
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001817 // Bitcast to integer nodes.
1818 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1819 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001820
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001821 if (HasR2) {
1822 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1823 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1824 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1825 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001826
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001827 if (WidthX > WidthY)
1828 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1829 else if (WidthY > WidthX)
1830 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001831
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001832 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1833 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1834 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1835 }
1836
1837 // (d)sll SllX, X, 1
1838 // (d)srl SrlX, SllX, 1
1839 // (d)srl SrlY, Y, width(Y)-1
1840 // (d)sll SllY, SrlX, width(Y)-1
1841 // or Or, SrlX, SllY
1842 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1843 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1844 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1845 DAG.getConstant(WidthY - 1, MVT::i32));
1846
1847 if (WidthX > WidthY)
1848 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1849 else if (WidthY > WidthX)
1850 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1851
1852 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1853 DAG.getConstant(WidthX - 1, MVT::i32));
1854 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1855 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001856}
1857
Akira Hatanaka82099682011-12-19 19:52:25 +00001858SDValue
1859MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001860 if (Subtarget->hasMips64())
1861 return LowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001862
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001863 return LowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001864}
1865
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001866static SDValue LowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1867 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1868 DebugLoc DL = Op.getDebugLoc();
1869
1870 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1871 // to i32.
1872 SDValue X = (Op.getValueType() == MVT::f32) ?
1873 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1874 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1875 Const1);
1876
1877 // Clear MSB.
1878 if (HasR2)
1879 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1880 DAG.getRegister(Mips::ZERO, MVT::i32),
1881 DAG.getConstant(31, MVT::i32), Const1, X);
1882 else {
1883 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1884 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1885 }
1886
1887 if (Op.getValueType() == MVT::f32)
1888 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1889
1890 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1891 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1892 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1893}
1894
1895static SDValue LowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1896 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1897 DebugLoc DL = Op.getDebugLoc();
1898
1899 // Bitcast to integer node.
1900 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1901
1902 // Clear MSB.
1903 if (HasR2)
1904 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1905 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1906 DAG.getConstant(63, MVT::i32), Const1, X);
1907 else {
1908 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1909 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1910 }
1911
1912 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1913}
1914
1915SDValue
1916MipsTargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
1917 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
1918 return LowerFABS64(Op, DAG, Subtarget->hasMips32r2());
1919
1920 return LowerFABS32(Op, DAG, Subtarget->hasMips32r2());
1921}
1922
Akira Hatanaka2e591472011-06-02 00:24:44 +00001923SDValue MipsTargetLowering::
1924LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001925 // check the depth
1926 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001927 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001928
1929 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1930 MFI->setFrameAddressIsTaken(true);
1931 EVT VT = Op.getValueType();
1932 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001933 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1934 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001935 return FrameAddr;
1936}
1937
Akira Hatanakadb548262011-07-19 23:30:50 +00001938// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00001939SDValue
1940MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00001941 unsigned SType = 0;
1942 DebugLoc dl = Op.getDebugLoc();
1943 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1944 DAG.getConstant(SType, MVT::i32));
1945}
1946
Eli Friedman14648462011-07-27 22:21:52 +00001947SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1948 SelectionDAG& DAG) const {
1949 // FIXME: Need pseudo-fence for 'singlethread' fences
1950 // FIXME: Set SType for weaker fences where supported/appropriate.
1951 unsigned SType = 0;
1952 DebugLoc dl = Op.getDebugLoc();
1953 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1954 DAG.getConstant(SType, MVT::i32));
1955}
1956
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001957//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001958// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001959//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001960
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001961//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001962// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001963// Mips O32 ABI rules:
1964// ---
1965// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001966// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001967// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001968// f64 - Only passed in two aliased f32 registers if no int reg has been used
1969// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001970// not used, it must be shadowed. If only A3 is avaiable, shadow it and
1971// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00001972//
1973// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001974//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001975
Duncan Sands1e96bab2010-11-04 10:49:57 +00001976static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00001977 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001978 ISD::ArgFlagsTy ArgFlags, CCState &State) {
1979
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001980 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001981
Craig Topperc5eaae42012-03-11 07:57:25 +00001982 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001983 Mips::A0, Mips::A1, Mips::A2, Mips::A3
1984 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001985 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001986 Mips::F12, Mips::F14
1987 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001988 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00001989 Mips::D6, Mips::D7
1990 };
1991
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00001992 // ByVal Args
1993 if (ArgFlags.isByVal()) {
1994 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
1995 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
1996 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
1997 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
1998 r < std::min(IntRegsSize, NextReg); ++r)
1999 State.AllocateReg(IntRegs[r]);
2000 return false;
2001 }
2002
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002003 // Promote i8 and i16
2004 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2005 LocVT = MVT::i32;
2006 if (ArgFlags.isSExt())
2007 LocInfo = CCValAssign::SExt;
2008 else if (ArgFlags.isZExt())
2009 LocInfo = CCValAssign::ZExt;
2010 else
2011 LocInfo = CCValAssign::AExt;
2012 }
2013
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002014 unsigned Reg;
2015
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002016 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2017 // is true: function is vararg, argument is 3rd or higher, there is previous
2018 // argument which is not f32 or f64.
2019 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2020 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002021 unsigned OrigAlign = ArgFlags.getOrigAlign();
2022 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002023
2024 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002025 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002026 // If this is the first part of an i64 arg,
2027 // the allocated register must be either A0 or A2.
2028 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2029 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002030 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002031 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2032 // Allocate int register and shadow next int register. If first
2033 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002034 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2035 if (Reg == Mips::A1 || Reg == Mips::A3)
2036 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2037 State.AllocateReg(IntRegs, IntRegsSize);
2038 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002039 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2040 // we are guaranteed to find an available float register
2041 if (ValVT == MVT::f32) {
2042 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2043 // Shadow int register
2044 State.AllocateReg(IntRegs, IntRegsSize);
2045 } else {
2046 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2047 // Shadow int registers
2048 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2049 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2050 State.AllocateReg(IntRegs, IntRegsSize);
2051 State.AllocateReg(IntRegs, IntRegsSize);
2052 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002053 } else
2054 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002055
Akira Hatanakad37776d2011-05-20 21:39:54 +00002056 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
2057 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
2058
2059 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002060 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00002061 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002062 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002063
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002064 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002065}
2066
Craig Topperc5eaae42012-03-11 07:57:25 +00002067static const uint16_t Mips64IntRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002068 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
2069 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
Craig Topperc5eaae42012-03-11 07:57:25 +00002070static const uint16_t Mips64DPRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002071 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
2072 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
2073
2074static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
2075 CCValAssign::LocInfo LocInfo,
2076 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2077 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
2078 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
2079 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
2080
2081 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
2082
Jia Liubb481f82012-02-28 07:46:26 +00002083 // If byval is 16-byte aligned, the first arg register must be even.
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002084 if ((Align == 16) && (FirstIdx % 2)) {
2085 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
2086 ++FirstIdx;
2087 }
2088
2089 // Mark the registers allocated.
2090 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
2091 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
2092
2093 // Allocate space on caller's stack.
2094 unsigned Offset = State.AllocateStack(Size, Align);
Jia Liubb481f82012-02-28 07:46:26 +00002095
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002096 if (FirstIdx < 8)
2097 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
Jia Liubb481f82012-02-28 07:46:26 +00002098 LocVT, LocInfo));
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002099 else
2100 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
2101
2102 return true;
2103}
2104
2105#include "MipsGenCallingConv.inc"
2106
Akira Hatanaka49617092011-11-14 19:02:54 +00002107static void
Akira Hatanaka08067b22012-01-24 22:07:36 +00002108AnalyzeMips64CallOperands(CCState &CCInfo,
Akira Hatanaka49617092011-11-14 19:02:54 +00002109 const SmallVectorImpl<ISD::OutputArg> &Outs) {
2110 unsigned NumOps = Outs.size();
2111 for (unsigned i = 0; i != NumOps; ++i) {
2112 MVT ArgVT = Outs[i].VT;
2113 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
2114 bool R;
2115
2116 if (Outs[i].IsFixed)
2117 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
2118 else
2119 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Jia Liubb481f82012-02-28 07:46:26 +00002120
Akira Hatanaka49617092011-11-14 19:02:54 +00002121 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00002122#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00002123 dbgs() << "Call operand #" << i << " has unhandled type "
2124 << EVT(ArgVT).getEVTString();
2125#endif
2126 llvm_unreachable(0);
2127 }
2128 }
2129}
2130
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002131//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002132// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002133//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002134
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002135static const unsigned O32IntRegsSize = 4;
2136
Craig Topperc5eaae42012-03-11 07:57:25 +00002137static const uint16_t O32IntRegs[] = {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002138 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2139};
2140
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002141// Return next O32 integer argument register.
2142static unsigned getNextIntArgReg(unsigned Reg) {
2143 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2144 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2145}
2146
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002147// Write ByVal Arg to arg registers and stack.
2148static void
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002149WriteByValArg(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002150 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2151 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2152 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00002153 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002154 MVT PtrType, bool isLittle) {
2155 unsigned LocMemOffset = VA.getLocMemOffset();
2156 unsigned Offset = 0;
2157 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00002158 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002159
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002160 // Copy the first 4 words of byval arg to registers A0 - A3.
2161 // FIXME: Use a stricter alignment if it enables better optimization in passes
2162 // run later.
2163 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
2164 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002165 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002166 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002167 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002168 MachinePointerInfo(), false, false, false,
2169 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002170 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002171 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002172 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2173 }
2174
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002175 if (RemainingSize == 0)
2176 return;
2177
2178 // If there still is a register available for argument passing, write the
2179 // remaining part of the structure to it using subword loads and shifts.
2180 if (LocMemOffset < 4 * 4) {
2181 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2182 "There must be one to three bytes remaining.");
2183 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2184 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2185 DAG.getConstant(Offset, MVT::i32));
2186 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2187 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2188 LoadPtr, MachinePointerInfo(),
2189 MVT::getIntegerVT(LoadSize * 8), false,
2190 false, Alignment);
2191 MemOpChains.push_back(LoadVal.getValue(1));
2192
2193 // If target is big endian, shift it to the most significant half-word or
2194 // byte.
2195 if (!isLittle)
2196 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2197 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2198
2199 Offset += LoadSize;
2200 RemainingSize -= LoadSize;
2201
2202 // Read second subword if necessary.
2203 if (RemainingSize != 0) {
2204 assert(RemainingSize == 1 && "There must be one byte remaining.");
Jia Liubb481f82012-02-28 07:46:26 +00002205 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002206 DAG.getConstant(Offset, MVT::i32));
2207 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2208 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2209 LoadPtr, MachinePointerInfo(),
2210 MVT::i8, false, false, Alignment);
2211 MemOpChains.push_back(Subword.getValue(1));
2212 // Insert the loaded byte to LoadVal.
2213 // FIXME: Use INS if supported by target.
2214 unsigned ShiftAmt = isLittle ? 16 : 8;
2215 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2216 DAG.getConstant(ShiftAmt, MVT::i32));
2217 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2218 }
2219
2220 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2221 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2222 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002223 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002224
2225 // Create a fixed object on stack at offset LocMemOffset and copy
2226 // remaining part of byval arg to it using memcpy.
2227 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2228 DAG.getConstant(Offset, MVT::i32));
2229 LastFI = MFI->CreateFixedObject(RemainingSize, LocMemOffset, true);
2230 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002231 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2232 DAG.getConstant(RemainingSize, MVT::i32),
2233 std::min(ByValAlign, (unsigned)4),
2234 /*isVolatile=*/false, /*AlwaysInline=*/false,
2235 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002236}
2237
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002238// Copy Mips64 byVal arg to registers and stack.
2239void static
2240PassByValArg64(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
2241 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2242 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2243 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
2244 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2245 EVT PtrTy, bool isLittle) {
2246 unsigned ByValSize = Flags.getByValSize();
2247 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2248 bool IsRegLoc = VA.isRegLoc();
2249 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2250 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002251 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002252
2253 if (!IsRegLoc)
2254 LocMemOffset = VA.getLocMemOffset();
2255 else {
Craig Topperc5eaae42012-03-11 07:57:25 +00002256 const uint16_t *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002257 VA.getLocReg());
Craig Topperc5eaae42012-03-11 07:57:25 +00002258 const uint16_t *RegEnd = Mips64IntRegs + 8;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002259
2260 // Copy double words to registers.
2261 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2262 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2263 DAG.getConstant(Offset, PtrTy));
2264 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2265 MachinePointerInfo(), false, false, false,
2266 Alignment);
2267 MemOpChains.push_back(LoadVal.getValue(1));
2268 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2269 }
2270
Jia Liubb481f82012-02-28 07:46:26 +00002271 // Return if the struct has been fully copied.
Akira Hatanaka16040852011-11-15 18:42:25 +00002272 if (!(MemCpySize = ByValSize - Offset))
2273 return;
2274
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002275 // If there is an argument register available, copy the remainder of the
2276 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002277 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002278 assert((ByValSize < Offset + 8) &&
2279 "Size of the remainder should be smaller than 8-byte.");
2280 SDValue Val;
2281 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2282 unsigned RemSize = ByValSize - Offset;
2283
2284 if (RemSize < LoadSize)
2285 continue;
Jia Liubb481f82012-02-28 07:46:26 +00002286
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002287 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2288 DAG.getConstant(Offset, PtrTy));
Jia Liubb481f82012-02-28 07:46:26 +00002289 SDValue LoadVal =
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002290 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2291 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2292 false, false, Alignment);
2293 MemOpChains.push_back(LoadVal.getValue(1));
2294
2295 // Offset in number of bits from double word boundary.
2296 unsigned OffsetDW = (Offset % 8) * 8;
2297 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2298 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2299 DAG.getConstant(Shamt, MVT::i32));
Jia Liubb481f82012-02-28 07:46:26 +00002300
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002301 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2302 Shift;
2303 Offset += LoadSize;
2304 Alignment = std::min(Alignment, LoadSize);
2305 }
Jia Liubb481f82012-02-28 07:46:26 +00002306
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002307 RegsToPass.push_back(std::make_pair(*Reg, Val));
2308 return;
2309 }
2310 }
2311
Akira Hatanaka16040852011-11-15 18:42:25 +00002312 assert(MemCpySize && "MemCpySize must not be zero.");
2313
2314 // Create a fixed object on stack at offset LocMemOffset and copy
2315 // remainder of byval arg to it with memcpy.
2316 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2317 DAG.getConstant(Offset, PtrTy));
2318 LastFI = MFI->CreateFixedObject(MemCpySize, LocMemOffset, true);
2319 SDValue Dst = DAG.getFrameIndex(LastFI, PtrTy);
2320 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2321 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2322 /*isVolatile=*/false, /*AlwaysInline=*/false,
2323 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002324}
2325
Dan Gohman98ca4f22009-08-05 01:29:28 +00002326/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002327/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002328/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002329SDValue
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002330MipsTargetLowering::LowerCall(SDValue InChain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002331 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002332 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002333 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002334 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002335 const SmallVectorImpl<ISD::InputArg> &Ins,
2336 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002337 SmallVectorImpl<SDValue> &InVals) const {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002338 // MIPs target does not yet support tail call optimization.
2339 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002340
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002341 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002342 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002343 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002344 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002345 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002346
2347 // Analyze operands of the call, assigning locations to each operand.
2348 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002349 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002350 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002351
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002352 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002353 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002354 else if (HasMips64)
2355 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002356 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002357 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002358
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002359 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002360 unsigned NextStackOffset = CCInfo.getNextStackOffset();
2361
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002362 // Chain is the output chain of the last Load/Store or CopyToReg node.
2363 // ByValChain is the output chain of the last Memcpy node created for copying
2364 // byval arguments to the stack.
2365 SDValue Chain, CallSeqStart, ByValChain;
2366 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
2367 Chain = CallSeqStart = DAG.getCALLSEQ_START(InChain, NextStackOffsetVal);
2368 ByValChain = InChain;
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002369
2370 // If this is the first call, create a stack frame object that points to
2371 // a location to which .cprestore saves $gp.
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002372 if (IsO32 && IsPIC && MipsFI->globalBaseRegFixed() && !MipsFI->getGPFI())
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002373 MipsFI->setGPFI(MFI->CreateFixedObject(4, 0, true));
2374
Akira Hatanaka21afc632011-06-21 00:40:49 +00002375 // Get the frame index of the stack frame object that points to the location
2376 // of dynamically allocated area on the stack.
2377 int DynAllocFI = MipsFI->getDynAllocFI();
2378
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002379 // Update size of the maximum argument space.
2380 // For O32, a minimum of four words (16 bytes) of argument space is
2381 // allocated.
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002382 if (IsO32)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002383 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
2384
2385 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
2386
2387 if (MaxCallFrameSize < NextStackOffset) {
2388 MipsFI->setMaxCallFrameSize(NextStackOffset);
2389
Akira Hatanaka21afc632011-06-21 00:40:49 +00002390 // Set the offsets relative to $sp of the $gp restore slot and dynamically
2391 // allocated stack space. These offsets must be aligned to a boundary
2392 // determined by the stack alignment of the ABI.
2393 unsigned StackAlignment = TFL->getStackAlignment();
2394 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
2395 StackAlignment * StackAlignment;
2396
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002397 if (MipsFI->needGPSaveRestore())
Akira Hatanaka21afc632011-06-21 00:40:49 +00002398 MFI->setObjectOffset(MipsFI->getGPFI(), NextStackOffset);
2399
2400 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002401 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002402
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002403 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002404 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2405 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002406
Eric Christopher471e4222011-06-08 23:55:35 +00002407 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00002408
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002409 // Walk the register/memloc assignments, inserting copies/loads.
2410 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002411 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002412 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002413 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002414 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2415
2416 // ByVal Arg.
2417 if (Flags.isByVal()) {
2418 assert(Flags.getByValSize() &&
2419 "ByVal args of size 0 should have been ignored by front-end.");
2420 if (IsO32)
2421 WriteByValArg(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2422 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2423 Subtarget->isLittle());
2424 else
2425 PassByValArg64(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
Jia Liubb481f82012-02-28 07:46:26 +00002426 MFI, DAG, Arg, VA, Flags, getPointerTy(),
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002427 Subtarget->isLittle());
2428 continue;
2429 }
Jia Liubb481f82012-02-28 07:46:26 +00002430
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002431 // Promote the value if needed.
2432 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002433 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002434 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002435 if (VA.isRegLoc()) {
2436 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2437 (ValVT == MVT::f64 && LocVT == MVT::i64))
2438 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2439 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002440 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2441 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002442 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2443 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002444 if (!Subtarget->isLittle())
2445 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002446 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002447 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2448 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2449 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002450 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002451 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002452 }
2453 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002454 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002455 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002456 break;
2457 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002458 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002459 break;
2460 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002461 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002462 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002463 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002464
2465 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002466 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002467 if (VA.isRegLoc()) {
2468 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002469 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002470 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002471
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002472 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002473 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002474
Chris Lattnere0b12152008-03-17 06:57:02 +00002475 // Create the frame index object for this incoming parameter
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002476 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002477 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00002478 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00002479
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002480 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002481 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00002482 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002483 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002484 }
2485
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002486 // Extend range of indices of frame objects for outgoing arguments that were
2487 // created during this function call. Skip this step if no such objects were
2488 // created.
2489 if (LastFI)
2490 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
2491
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002492 // If a memcpy has been created to copy a byval arg to a stack, replace the
2493 // chain input of CallSeqStart with ByValChain.
2494 if (InChain != ByValChain)
2495 DAG.UpdateNodeOperands(CallSeqStart.getNode(), ByValChain,
2496 NextStackOffsetVal);
2497
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002498 // Transform all store nodes into one single node because all store
2499 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002500 if (!MemOpChains.empty())
2501 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002502 &MemOpChains[0], MemOpChains.size());
2503
Bill Wendling056292f2008-09-16 21:48:12 +00002504 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002505 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2506 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002507 unsigned char OpFlag;
2508 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002509 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002510 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002511
2512 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002513 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2514 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2515 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2516 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2517 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002518 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002519 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002520 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002521 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002522 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2523 getPointerTy(), 0, OpFlag);
2524 }
2525
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002526 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002527 }
2528 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002529 if (IsN64 || (!IsO32 && IsPIC))
2530 OpFlag = MipsII::MO_GOT_DISP;
2531 else if (!IsPIC) // !N64 && static
2532 OpFlag = MipsII::MO_NO_FLAG;
2533 else // O32 & PIC
2534 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002535 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2536 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002537 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002538 }
2539
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002540 SDValue InFlag;
2541
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002542 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002543 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002544 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002545 // Load callee address
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002546 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(),
2547 GetGlobalReg(DAG, getPointerTy()), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002548 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2549 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002550 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002551
2552 // Use GOT+LO if callee has internal linkage.
2553 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002554 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2555 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002556 } else
2557 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002558 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002559 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002560
Jia Liubb481f82012-02-28 07:46:26 +00002561 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002562 // -reloction-model=pic or it is an indirect call.
2563 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002564 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002565 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2566 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002567 InFlag = Chain.getValue(1);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002568 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002569 }
Bill Wendling056292f2008-09-16 21:48:12 +00002570
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002571 // Build a sequence of copy-to-reg nodes chained together with token
2572 // chain and flag operands which copy the outgoing args into registers.
2573 // The InFlag in necessary since all emitted instructions must be
2574 // stuck together.
2575 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2576 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2577 RegsToPass[i].second, InFlag);
2578 InFlag = Chain.getValue(1);
2579 }
2580
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002581 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002582 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002583 //
2584 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002585 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002586 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002587 Ops.push_back(Chain);
2588 Ops.push_back(Callee);
2589
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002590 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002591 // known live into the call.
2592 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2593 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2594 RegsToPass[i].second.getValueType()));
2595
Akira Hatanakab2930b92012-03-01 22:27:29 +00002596 // Add a register mask operand representing the call-preserved registers.
2597 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2598 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2599 assert(Mask && "Missing call preserved mask for calling convention");
2600 Ops.push_back(DAG.getRegisterMask(Mask));
2601
Gabor Greifba36cb52008-08-28 21:40:38 +00002602 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002603 Ops.push_back(InFlag);
2604
Dale Johannesen33c960f2009-02-04 20:06:27 +00002605 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002606 InFlag = Chain.getValue(1);
2607
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002608 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002609 Chain = DAG.getCALLSEQ_END(Chain,
2610 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002611 DAG.getIntPtrConstant(0, true), InFlag);
2612 InFlag = Chain.getValue(1);
2613
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002614 // Handle result values, copying them out of physregs into vregs that we
2615 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002616 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2617 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002618}
2619
Dan Gohman98ca4f22009-08-05 01:29:28 +00002620/// LowerCallResult - Lower the result values of a call into the
2621/// appropriate copies out of appropriate physical registers.
2622SDValue
2623MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002624 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002625 const SmallVectorImpl<ISD::InputArg> &Ins,
2626 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002627 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002628 // Assign locations to each value returned by this call.
2629 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002630 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2631 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002632
Dan Gohman98ca4f22009-08-05 01:29:28 +00002633 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002634
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002635 // Copy all of the result registers out of their specified physreg.
2636 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002637 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002638 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002639 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002640 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002641 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002642
Dan Gohman98ca4f22009-08-05 01:29:28 +00002643 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002644}
2645
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002646//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002647// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002648//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002649static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2650 std::vector<SDValue>& OutChains,
2651 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002652 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2653 const Argument *FuncArg) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002654 unsigned LocMem = VA.getLocMemOffset();
2655 unsigned FirstWord = LocMem / 4;
2656
2657 // copy register A0 - A3 to frame object
2658 for (unsigned i = 0; i < NumWords; ++i) {
2659 unsigned CurWord = FirstWord + i;
2660 if (CurWord >= O32IntRegsSize)
2661 break;
2662
2663 unsigned SrcReg = O32IntRegs[CurWord];
2664 unsigned Reg = AddLiveIn(MF, SrcReg, Mips::CPURegsRegisterClass);
2665 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2666 DAG.getConstant(i * 4, MVT::i32));
2667 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
Akira Hatanakab4549e12012-03-27 03:13:56 +00002668 StorePtr, MachinePointerInfo(FuncArg, i * 4),
2669 false, false, 0);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002670 OutChains.push_back(Store);
2671 }
2672}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002673
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002674// Create frame object on stack and copy registers used for byval passing to it.
2675static unsigned
2676CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2677 std::vector<SDValue>& OutChains, SelectionDAG &DAG,
2678 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2679 MachineFrameInfo *MFI, bool IsRegLoc,
2680 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002681 EVT PtrTy, const Argument *FuncArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002682 const uint16_t *Reg = Mips64IntRegs + 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002683 int FOOffset; // Frame object offset from virtual frame pointer.
2684
2685 if (IsRegLoc) {
2686 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
2687 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002688 }
2689 else
2690 FOOffset = VA.getLocMemOffset();
2691
2692 // Create frame object.
2693 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
2694 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
2695 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
2696 InVals.push_back(FIN);
2697
2698 // Copy arg registers.
2699 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
2700 ++Reg, ++I) {
2701 unsigned VReg = AddLiveIn(MF, *Reg, Mips::CPU64RegsRegisterClass);
2702 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
2703 DAG.getConstant(I * 8, PtrTy));
2704 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
Akira Hatanakab4549e12012-03-27 03:13:56 +00002705 StorePtr, MachinePointerInfo(FuncArg, I * 8),
2706 false, false, 0);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002707 OutChains.push_back(Store);
2708 }
Jia Liubb481f82012-02-28 07:46:26 +00002709
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002710 return LastFI;
2711}
2712
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002713/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002714/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002715SDValue
2716MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002717 CallingConv::ID CallConv,
2718 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002719 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002720 DebugLoc dl, SelectionDAG &DAG,
2721 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002722 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002723 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002724 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002725 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002726
Dan Gohman1e93df62010-04-17 14:41:14 +00002727 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002728
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002729 // Used with vargs to acumulate store chains.
2730 std::vector<SDValue> OutChains;
2731
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002732 // Assign locations to all of the incoming arguments.
2733 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002734 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002735 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002736
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002737 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002738 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002739 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002740 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002741
Akira Hatanakab4549e12012-03-27 03:13:56 +00002742 Function::const_arg_iterator FuncArg =
2743 DAG.getMachineFunction().getFunction()->arg_begin();
Akira Hatanaka43299772011-05-20 23:22:14 +00002744 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002745
Akira Hatanakab4549e12012-03-27 03:13:56 +00002746 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i, ++FuncArg) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002747 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002748 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002749 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2750 bool IsRegLoc = VA.isRegLoc();
2751
2752 if (Flags.isByVal()) {
2753 assert(Flags.getByValSize() &&
2754 "ByVal args of size 0 should have been ignored by front-end.");
2755 if (IsO32) {
2756 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2757 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2758 true);
2759 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2760 InVals.push_back(FIN);
Akira Hatanakab4549e12012-03-27 03:13:56 +00002761 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags,
2762 &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002763 } else // N32/64
2764 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
2765 MFI, IsRegLoc, InVals, MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002766 getPointerTy(), &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002767 continue;
2768 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002769
2770 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002771 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002772 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002773 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002774 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002775
Owen Anderson825b72b2009-08-11 20:47:22 +00002776 if (RegVT == MVT::i32)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002777 RC = Mips::CPURegsRegisterClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002778 else if (RegVT == MVT::i64)
2779 RC = Mips::CPU64RegsRegisterClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002780 else if (RegVT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00002781 RC = Mips::FGR32RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002782 else if (RegVT == MVT::f64)
Akira Hatanakaf40de9d2011-09-26 21:55:17 +00002783 RC = HasMips64 ? Mips::FGR64RegisterClass : Mips::AFGR64RegisterClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002784 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002785 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002786
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002787 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002788 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002789 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002790 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002791
2792 // If this is an 8 or 16-bit value, it has been passed promoted
2793 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002794 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002795 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002796 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002797 if (VA.getLocInfo() == CCValAssign::SExt)
2798 Opcode = ISD::AssertSext;
2799 else if (VA.getLocInfo() == CCValAssign::ZExt)
2800 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002801 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002802 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002803 DAG.getValueType(ValVT));
2804 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002805 }
2806
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002807 // Handle floating point arguments passed in integer registers.
2808 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
2809 (RegVT == MVT::i64 && ValVT == MVT::f64))
2810 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
2811 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
2812 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
2813 getNextIntArgReg(ArgReg), RC);
2814 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
2815 if (!Subtarget->isLittle())
2816 std::swap(ArgValue, ArgValue2);
2817 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2818 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002819 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002820
Dan Gohman98ca4f22009-08-05 01:29:28 +00002821 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002822 } else { // VA.isRegLoc()
2823
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002824 // sanity check
2825 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002826
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002827 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002828 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002829 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002830
2831 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002832 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002833 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002834 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002835 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002836 }
2837 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002838
2839 // The mips ABIs for returning structs by value requires that we copy
2840 // the sret argument into $v0 for the return. Save the argument into
2841 // a virtual register so that we can access it from the return points.
2842 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2843 unsigned Reg = MipsFI->getSRetReturnReg();
2844 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002845 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002846 MipsFI->setSRetReturnReg(Reg);
2847 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002848 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002849 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002850 }
2851
Akira Hatanakabad53f42011-11-14 19:01:09 +00002852 if (isVarArg) {
2853 unsigned NumOfRegs = IsO32 ? 4 : 8;
Craig Topperc5eaae42012-03-11 07:57:25 +00002854 const uint16_t *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
Akira Hatanakabad53f42011-11-14 19:01:09 +00002855 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
2856 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
Craig Topper44d23822012-02-22 05:59:10 +00002857 const TargetRegisterClass *RC
Akira Hatanakabad53f42011-11-14 19:01:09 +00002858 = IsO32 ? Mips::CPURegsRegisterClass : Mips::CPU64RegsRegisterClass;
2859 unsigned RegSize = RC->getSize();
2860 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
2861
2862 // Offset of the first variable argument from stack pointer.
2863 int FirstVaArgOffset;
2864
2865 if (IsO32 || (Idx == NumOfRegs)) {
2866 FirstVaArgOffset =
2867 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
2868 } else
2869 FirstVaArgOffset = RegSlotOffset;
2870
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002871 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002872 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00002873 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002874 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002875
Akira Hatanakabad53f42011-11-14 19:01:09 +00002876 // Copy the integer registers that have not been used for argument passing
2877 // to the argument register save area. For O32, the save area is allocated
2878 // in the caller's stack frame, while for N32/64, it is allocated in the
2879 // callee's stack frame.
2880 for (int StackOffset = RegSlotOffset;
2881 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
2882 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
2883 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2884 MVT::getIntegerVT(RegSize * 8));
2885 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002886 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2887 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002888 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002889 }
2890 }
2891
Akira Hatanaka43299772011-05-20 23:22:14 +00002892 MipsFI->setLastInArgFI(LastFI);
2893
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002894 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002895 // the size of Ins and InVals. This only happens when on varg functions
2896 if (!OutChains.empty()) {
2897 OutChains.push_back(Chain);
2898 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2899 &OutChains[0], OutChains.size());
2900 }
2901
Dan Gohman98ca4f22009-08-05 01:29:28 +00002902 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002903}
2904
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002905//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002906// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002907//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002908
Dan Gohman98ca4f22009-08-05 01:29:28 +00002909SDValue
2910MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002911 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002912 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002913 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00002914 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002915
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002916 // CCValAssign - represent the assignment of
2917 // the return value to a location
2918 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002919
2920 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00002921 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2922 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002923
Dan Gohman98ca4f22009-08-05 01:29:28 +00002924 // Analize return values.
2925 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002926
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002927 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002928 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002929 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002930 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002931 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002932 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002933 }
2934
Dan Gohman475871a2008-07-27 21:46:04 +00002935 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002936
2937 // Copy the result values into the output registers.
2938 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2939 CCValAssign &VA = RVLocs[i];
2940 assert(VA.isRegLoc() && "Can only return in registers!");
2941
Akira Hatanaka82099682011-12-19 19:52:25 +00002942 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002943
2944 // guarantee that all emitted copies are
2945 // stuck together, avoiding something bad
2946 Flag = Chain.getValue(1);
2947 }
2948
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002949 // The mips ABIs for returning structs by value requires that we copy
2950 // the sret argument into $v0 for the return. We saved the argument into
2951 // a virtual register in the entry block, so now we copy the value out
2952 // and into $v0.
2953 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2954 MachineFunction &MF = DAG.getMachineFunction();
2955 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
2956 unsigned Reg = MipsFI->getSRetReturnReg();
2957
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002958 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00002959 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00002960 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002961
Dale Johannesena05dca42009-02-04 23:02:30 +00002962 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002963 Flag = Chain.getValue(1);
2964 }
2965
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002966 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00002967 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002968 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002969 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002970 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002971 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00002972 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002973}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002974
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002975//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002976// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002977//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002978
2979/// getConstraintType - Given a constraint letter, return the type of
2980/// constraint it is for this target.
2981MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002982getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002983{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002984 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002985 // GCC config/mips/constraints.md
2986 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002987 // 'd' : An address register. Equivalent to r
2988 // unless generating MIPS16 code.
2989 // 'y' : Equivalent to r; retained for
2990 // backwards compatibility.
2991 // 'f' : Floating Point registers.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002992 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002993 switch (Constraint[0]) {
2994 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002995 case 'd':
2996 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002997 case 'f':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002998 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00002999 }
3000 }
3001 return TargetLowering::getConstraintType(Constraint);
3002}
3003
John Thompson44ab89e2010-10-29 17:29:13 +00003004/// Examine constraint type and operand type and determine a weight value.
3005/// This object must already have been set up with the operand type
3006/// and the current alternative constraint selected.
3007TargetLowering::ConstraintWeight
3008MipsTargetLowering::getSingleConstraintMatchWeight(
3009 AsmOperandInfo &info, const char *constraint) const {
3010 ConstraintWeight weight = CW_Invalid;
3011 Value *CallOperandVal = info.CallOperandVal;
3012 // If we don't have a value, we can't do a match,
3013 // but allow it at the lowest weight.
3014 if (CallOperandVal == NULL)
3015 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003016 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003017 // Look at the constraint type.
3018 switch (*constraint) {
3019 default:
3020 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3021 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003022 case 'd':
3023 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003024 if (type->isIntegerTy())
3025 weight = CW_Register;
3026 break;
3027 case 'f':
3028 if (type->isFloatTy())
3029 weight = CW_Register;
3030 break;
3031 }
3032 return weight;
3033}
3034
Eric Christopher38d64262011-06-29 19:33:04 +00003035/// Given a register class constraint, like 'r', if this corresponds directly
3036/// to an LLVM register class, return a register of 0 and the register class
3037/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003038std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003039getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003040{
3041 if (Constraint.size() == 1) {
3042 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003043 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3044 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003045 case 'r':
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003046 if (VT == MVT::i32)
3047 return std::make_pair(0U, Mips::CPURegsRegisterClass);
3048 assert(VT == MVT::i64 && "Unexpected type.");
3049 return std::make_pair(0U, Mips::CPU64RegsRegisterClass);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003050 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003051 if (VT == MVT::f32)
Bruno Cardoso Lopesbdfbb742009-03-21 00:05:07 +00003052 return std::make_pair(0U, Mips::FGR32RegisterClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003053 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3054 if (Subtarget->isFP64bit())
3055 return std::make_pair(0U, Mips::FGR64RegisterClass);
3056 else
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003057 return std::make_pair(0U, Mips::AFGR64RegisterClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003058 }
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003059 }
3060 }
3061 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3062}
3063
Dan Gohman6520e202008-10-18 02:06:02 +00003064bool
3065MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3066 // The Mips target isn't yet aware of offsets.
3067 return false;
3068}
Evan Chengeb2f9692009-10-27 19:56:55 +00003069
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003070bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3071 if (VT != MVT::f32 && VT != MVT::f64)
3072 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003073 if (Imm.isNegZero())
3074 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003075 return Imm.isZero();
3076}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003077
3078unsigned MipsTargetLowering::getJumpTableEncoding() const {
3079 if (IsN64)
3080 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003081
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003082 return TargetLowering::getJumpTableEncoding();
3083}