blob: 3ae9421c17805cfdd288ce0d14487692c9dc13a2 [file] [log] [blame]
Jia Liubb481f82012-02-28 07:46:26 +00001//===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00007//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00008//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00009//
10// This file defines the interfaces that Mips uses to lower LLVM code into a
11// selection DAG.
12//
Akira Hatanaka4552c9a2011-04-15 21:51:11 +000013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000014
15#define DEBUG_TYPE "mips-lower"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000016#include "MipsISelLowering.h"
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +000017#include "MipsMachineFunction.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000018#include "MipsTargetMachine.h"
Chris Lattnerb71b9092009-08-13 06:28:06 +000019#include "MipsTargetObjectFile.h"
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +000020#include "MipsSubtarget.h"
Craig Topper79aa3412012-03-17 18:46:09 +000021#include "InstPrinter/MipsInstPrinter.h"
22#include "MCTargetDesc/MipsBaseInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000023#include "llvm/DerivedTypes.h"
24#include "llvm/Function.h"
Bruno Cardoso Lopes91fd5322008-07-21 18:52:34 +000025#include "llvm/GlobalVariable.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000026#include "llvm/Intrinsics.h"
27#include "llvm/CallingConv.h"
28#include "llvm/CodeGen/CallingConvLower.h"
29#include "llvm/CodeGen/MachineFrameInfo.h"
30#include "llvm/CodeGen/MachineFunction.h"
31#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000032#include "llvm/CodeGen/MachineRegisterInfo.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000033#include "llvm/CodeGen/SelectionDAGISel.h"
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000034#include "llvm/CodeGen/ValueTypes.h"
35#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000036#include "llvm/Support/ErrorHandling.h"
NAKAMURA Takumi89593932012-04-21 15:31:45 +000037#include "llvm/Support/raw_ostream.h"
38
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000039using namespace llvm;
40
Jia Liubb481f82012-02-28 07:46:26 +000041// If I is a shifted mask, set the size (Size) and the first bit of the
Akira Hatanakadbe9a312011-08-18 20:07:42 +000042// mask (Pos), and return true.
Jia Liubb481f82012-02-28 07:46:26 +000043// For example, if I is 0x003ff800, (Pos, Size) = (11, 11).
Akira Hatanaka854a7db2011-08-19 22:59:00 +000044static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) {
Akira Hatanakad6bc5232011-12-05 21:26:34 +000045 if (!isShiftedMask_64(I))
Akira Hatanaka854a7db2011-08-19 22:59:00 +000046 return false;
Akira Hatanakabb15e112011-08-17 02:05:42 +000047
Akira Hatanakad6bc5232011-12-05 21:26:34 +000048 Size = CountPopulation_64(I);
49 Pos = CountTrailingZeros_64(I);
Akira Hatanakadbe9a312011-08-18 20:07:42 +000050 return true;
Akira Hatanakabb15e112011-08-17 02:05:42 +000051}
52
Akira Hatanaka648f00c2012-02-24 22:34:47 +000053static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) {
54 MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>();
55 return DAG.getRegister(FI->getGlobalBaseReg(), Ty);
56}
57
Chris Lattnerf0144122009-07-28 03:13:23 +000058const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const {
59 switch (Opcode) {
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000060 case MipsISD::JmpLink: return "MipsISD::JmpLink";
61 case MipsISD::Hi: return "MipsISD::Hi";
62 case MipsISD::Lo: return "MipsISD::Lo";
63 case MipsISD::GPRel: return "MipsISD::GPRel";
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +000064 case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer";
Akira Hatanakabdd2ce92011-05-23 21:13:59 +000065 case MipsISD::Ret: return "MipsISD::Ret";
66 case MipsISD::FPBrcond: return "MipsISD::FPBrcond";
67 case MipsISD::FPCmp: return "MipsISD::FPCmp";
68 case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T";
69 case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F";
70 case MipsISD::FPRound: return "MipsISD::FPRound";
71 case MipsISD::MAdd: return "MipsISD::MAdd";
72 case MipsISD::MAddu: return "MipsISD::MAddu";
73 case MipsISD::MSub: return "MipsISD::MSub";
74 case MipsISD::MSubu: return "MipsISD::MSubu";
75 case MipsISD::DivRem: return "MipsISD::DivRem";
76 case MipsISD::DivRemU: return "MipsISD::DivRemU";
77 case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64";
78 case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64";
Akira Hatanakabfcb83f2011-12-12 22:38:19 +000079 case MipsISD::Wrapper: return "MipsISD::Wrapper";
Akira Hatanaka21afc632011-06-21 00:40:49 +000080 case MipsISD::DynAlloc: return "MipsISD::DynAlloc";
Akira Hatanakadb548262011-07-19 23:30:50 +000081 case MipsISD::Sync: return "MipsISD::Sync";
Akira Hatanakabb15e112011-08-17 02:05:42 +000082 case MipsISD::Ext: return "MipsISD::Ext";
83 case MipsISD::Ins: return "MipsISD::Ins";
Akira Hatanakab6f1dc22012-06-02 00:03:12 +000084 case MipsISD::LWL: return "MipsISD::LWL";
85 case MipsISD::LWR: return "MipsISD::LWR";
86 case MipsISD::SWL: return "MipsISD::SWL";
87 case MipsISD::SWR: return "MipsISD::SWR";
88 case MipsISD::LDL: return "MipsISD::LDL";
89 case MipsISD::LDR: return "MipsISD::LDR";
90 case MipsISD::SDL: return "MipsISD::SDL";
91 case MipsISD::SDR: return "MipsISD::SDR";
Akira Hatanaka0f843822011-06-07 18:58:42 +000092 default: return NULL;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +000093 }
94}
95
96MipsTargetLowering::
Chris Lattnerf0144122009-07-28 03:13:23 +000097MipsTargetLowering(MipsTargetMachine &TM)
Akira Hatanaka8b4198d2011-09-26 21:47:02 +000098 : TargetLowering(TM, new MipsTargetObjectFile()),
99 Subtarget(&TM.getSubtarget<MipsSubtarget>()),
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +0000100 HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()),
101 IsO32(Subtarget->isABI_O32()) {
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000102
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000103 // Mips does not have i1 type, so use i32 for
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000104 // setcc operations results (slt, sgt, ...).
Duncan Sands03228082008-11-23 15:47:28 +0000105 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000106 setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct?
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000107
108 // Set up the register classes
Craig Topper420761a2012-04-20 07:30:17 +0000109 addRegisterClass(MVT::i32, &Mips::CPURegsRegClass);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000110
Akira Hatanaka95934842011-09-24 01:34:44 +0000111 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000112 addRegisterClass(MVT::i64, &Mips::CPU64RegsRegClass);
Akira Hatanaka95934842011-09-24 01:34:44 +0000113
Akira Hatanaka28ee4fd2012-05-31 02:59:44 +0000114 if (Subtarget->inMips16Mode()) {
115 addRegisterClass(MVT::i32, &Mips::CPU16RegsRegClass);
116 addRegisterClass(MVT::i32, &Mips::CPURARegRegClass);
117 }
118
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000119 if (!TM.Options.UseSoftFloat) {
Craig Topper420761a2012-04-20 07:30:17 +0000120 addRegisterClass(MVT::f32, &Mips::FGR32RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000121
122 // When dealing with single precision only, use libcalls
123 if (!Subtarget->isSingleFloat()) {
124 if (HasMips64)
Craig Topper420761a2012-04-20 07:30:17 +0000125 addRegisterClass(MVT::f64, &Mips::FGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000126 else
Craig Topper420761a2012-04-20 07:30:17 +0000127 addRegisterClass(MVT::f64, &Mips::AFGR64RegClass);
Akira Hatanakab0e7af72012-01-04 19:29:11 +0000128 }
Akira Hatanaka792016b2011-09-23 18:28:39 +0000129 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000130
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000131 // Load extented operations for i1 types must be promoted
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
133 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
134 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000135
Eli Friedman6055a6a2009-07-17 04:07:24 +0000136 // MIPS doesn't have extending float->double load/store
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
138 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman10a36592009-07-17 02:28:12 +0000139
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000140 // Used by legalize types to correctly generate the setcc result.
141 // Without this, every float setcc comes with a AND/OR with the result,
142 // we don't want this, since the fpcmp result goes to a flag register,
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000143 // which is used implicitly by brcond and select operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000144 AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32);
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +0000145
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000146 // Mips Custom Operations
Owen Anderson825b72b2009-08-11 20:47:22 +0000147 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000148 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
150 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
151 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
152 setOperationAction(ISD::SELECT, MVT::f32, Custom);
153 setOperationAction(ISD::SELECT, MVT::f64, Custom);
154 setOperationAction(ISD::SELECT, MVT::i32, Custom);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000155 setOperationAction(ISD::SETCC, MVT::f32, Custom);
156 setOperationAction(ISD::SETCC, MVT::f64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000157 setOperationAction(ISD::BRCOND, MVT::Other, Custom);
158 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000159 setOperationAction(ISD::VASTART, MVT::Other, Custom);
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000160 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
161 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
162 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
163 setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom);
164
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000165 if (!TM.Options.NoNaNsFPMath) {
166 setOperationAction(ISD::FABS, MVT::f32, Custom);
167 setOperationAction(ISD::FABS, MVT::f64, Custom);
168 }
169
Akira Hatanakad229b7b2012-03-10 00:03:50 +0000170 if (HasMips64) {
171 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
172 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
173 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
174 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
175 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
176 setOperationAction(ISD::SELECT, MVT::i64, Custom);
177 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Custom);
178 }
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000179
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000180 if (!HasMips64) {
181 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
182 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
183 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
184 }
185
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000186 setOperationAction(ISD::SDIV, MVT::i32, Expand);
187 setOperationAction(ISD::SREM, MVT::i32, Expand);
188 setOperationAction(ISD::UDIV, MVT::i32, Expand);
189 setOperationAction(ISD::UREM, MVT::i32, Expand);
Akira Hatanakadda4a072011-10-03 21:06:13 +0000190 setOperationAction(ISD::SDIV, MVT::i64, Expand);
191 setOperationAction(ISD::SREM, MVT::i64, Expand);
192 setOperationAction(ISD::UDIV, MVT::i64, Expand);
193 setOperationAction(ISD::UREM, MVT::i64, Expand);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000194
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000195 // Operations not directly supported by Mips.
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
197 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
198 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
199 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000200 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Akira Hatanakae1bcd6b2011-12-20 23:40:56 +0000202 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000203 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
204 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000205 setOperationAction(ISD::CTPOP, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
Akira Hatanaka7f162742011-12-21 00:14:05 +0000207 setOperationAction(ISD::CTTZ, MVT::i64, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000208 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
209 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
210 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
211 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000213 setOperationAction(ISD::ROTL, MVT::i64, Expand);
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000214
Akira Hatanaka56633442011-09-20 23:53:09 +0000215 if (!Subtarget->hasMips32r2())
Bruno Cardoso Lopes908b6dd2010-12-09 17:32:30 +0000216 setOperationAction(ISD::ROTR, MVT::i32, Expand);
217
Akira Hatanakac7bafe92011-09-30 18:51:46 +0000218 if (!Subtarget->hasMips64r2())
219 setOperationAction(ISD::ROTR, MVT::i64, Expand);
220
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::FSIN, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000222 setOperationAction(ISD::FSIN, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000223 setOperationAction(ISD::FCOS, MVT::f32, Expand);
Bruno Cardoso Lopes5d6fb5d2011-03-04 18:54:14 +0000224 setOperationAction(ISD::FCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::FPOWI, MVT::f32, Expand);
226 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Akira Hatanaka46da1362011-05-23 22:23:58 +0000227 setOperationAction(ISD::FPOW, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setOperationAction(ISD::FLOG, MVT::f32, Expand);
229 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
230 setOperationAction(ISD::FLOG10, MVT::f32, Expand);
231 setOperationAction(ISD::FEXP, MVT::f32, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000232 setOperationAction(ISD::FMA, MVT::f32, Expand);
233 setOperationAction(ISD::FMA, MVT::f64, Expand);
Akira Hatanaka21ecc2f2012-03-29 18:43:11 +0000234 setOperationAction(ISD::FREM, MVT::f32, Expand);
235 setOperationAction(ISD::FREM, MVT::f64, Expand);
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000236
Akira Hatanaka1cc63332012-04-11 22:59:08 +0000237 if (!TM.Options.NoNaNsFPMath) {
238 setOperationAction(ISD::FNEG, MVT::f32, Expand);
239 setOperationAction(ISD::FNEG, MVT::f64, Expand);
240 }
241
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000242 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000243 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000244 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Akira Hatanaka590baca2012-02-02 03:13:40 +0000245 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
Eric Christopher471e4222011-06-08 23:55:35 +0000246
Bruno Cardoso Lopes954dac02011-03-09 19:22:22 +0000247 setOperationAction(ISD::VAARG, MVT::Other, Expand);
248 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
249 setOperationAction(ISD::VAEND, MVT::Other, Expand);
250
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +0000251 // Use the default for now
Owen Anderson825b72b2009-08-11 20:47:22 +0000252 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
253 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eli Friedman14648462011-07-27 22:21:52 +0000254
Jia Liubb481f82012-02-28 07:46:26 +0000255 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
256 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
257 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
258 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000259
Eli Friedman26689ac2011-08-03 21:06:02 +0000260 setInsertFencesForAtomic(true);
261
Bruno Cardoso Lopesea9d4d62008-08-04 06:44:31 +0000262 if (Subtarget->isSingleFloat())
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::SELECT_CC, MVT::f64, Expand);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000264
Bruno Cardoso Lopes7728f7e2008-07-09 05:32:22 +0000265 if (!Subtarget->hasSEInReg()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
267 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +0000268 }
269
Akira Hatanakac79507a2011-12-21 00:20:27 +0000270 if (!Subtarget->hasBitCount()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000271 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Akira Hatanakac79507a2011-12-21 00:20:27 +0000272 setOperationAction(ISD::CTLZ, MVT::i64, Expand);
273 }
Bruno Cardoso Lopes65ad4522008-08-08 06:16:31 +0000274
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000275 if (!Subtarget->hasSwap()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Akira Hatanakac0ea0432011-12-20 23:56:43 +0000277 setOperationAction(ISD::BSWAP, MVT::i64, Expand);
278 }
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +0000279
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000280 setTargetDAGCombine(ISD::ADDE);
281 setTargetDAGCombine(ISD::SUBE);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000282 setTargetDAGCombine(ISD::SDIVREM);
283 setTargetDAGCombine(ISD::UDIVREM);
Akira Hatanakaee8c3b02012-03-08 03:26:37 +0000284 setTargetDAGCombine(ISD::SELECT);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000285 setTargetDAGCombine(ISD::AND);
286 setTargetDAGCombine(ISD::OR);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000287
Akira Hatanaka5fdf5002012-03-08 01:59:33 +0000288 setMinFunctionAlignment(HasMips64 ? 3 : 2);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000289
Akira Hatanaka3f5b1072012-02-02 03:17:04 +0000290 setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000291 computeRegisterProperties();
Akira Hatanakacf0cd802011-05-26 18:59:03 +0000292
Akira Hatanaka590baca2012-02-02 03:13:40 +0000293 setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0);
294 setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000295}
296
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000297bool MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
Akira Hatanaka511961a2011-08-17 18:49:18 +0000298 MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy;
Jia Liubb481f82012-02-28 07:46:26 +0000299
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000300 switch (SVT) {
301 case MVT::i64:
302 case MVT::i32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000303 return true;
304 case MVT::f32:
Akira Hatanaka44b6c712012-02-28 02:55:02 +0000305 return Subtarget->hasMips32r2Or64();
306 default:
307 return false;
308 }
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +0000309}
310
Duncan Sands28b77e92011-09-06 19:07:46 +0000311EVT MipsTargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000313}
314
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000315// SelectMadd -
316// Transforms a subgraph in CurDAG if the following pattern is found:
317// (addc multLo, Lo0), (adde multHi, Hi0),
318// where,
319// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000320// Lo0: initial value of Lo register
321// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000322// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000323static bool SelectMadd(SDNode* ADDENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000324 // ADDENode's second operand must be a flag output of an ADDC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000325 // for the matching to be successful.
326 SDNode* ADDCNode = ADDENode->getOperand(2).getNode();
327
328 if (ADDCNode->getOpcode() != ISD::ADDC)
329 return false;
330
331 SDValue MultHi = ADDENode->getOperand(0);
332 SDValue MultLo = ADDCNode->getOperand(0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000333 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000334 unsigned MultOpc = MultHi.getOpcode();
335
336 // MultHi and MultLo must be generated by the same node,
337 if (MultLo.getNode() != MultNode)
338 return false;
339
340 // and it must be a multiplication.
341 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
342 return false;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000343
344 // MultLo amd MultHi must be the first and second output of MultNode
345 // respectively.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000346 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
347 return false;
348
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000349 // Transform this to a MADD only if ADDENode and ADDCNode are the only users
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000350 // of the values of MultNode, in which case MultNode will be removed in later
351 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000352 // If there exist users other than ADDENode or ADDCNode, this function returns
353 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000354 // instruction node rather than a pair of MULT and MADD instructions being
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000355 // produced.
356 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
357 return false;
358
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000359 SDValue Chain = CurDAG->getEntryNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000360 DebugLoc dl = ADDENode->getDebugLoc();
361
362 // create MipsMAdd(u) node
363 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd;
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000364
Akira Hatanaka82099682011-12-19 19:52:25 +0000365 SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000366 MultNode->getOperand(0),// Factor 0
367 MultNode->getOperand(1),// Factor 1
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000368 ADDCNode->getOperand(1),// Lo0
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000369 ADDENode->getOperand(1));// Hi0
370
371 // create CopyFromReg nodes
372 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
373 MAdd);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000374 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000375 Mips::HI, MVT::i32,
376 CopyFromLo.getValue(2));
377
378 // replace uses of adde and addc here
379 if (!SDValue(ADDCNode, 0).use_empty())
380 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo);
381
382 if (!SDValue(ADDENode, 0).use_empty())
383 CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi);
384
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000385 return true;
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000386}
387
388// SelectMsub -
389// Transforms a subgraph in CurDAG if the following pattern is found:
390// (addc Lo0, multLo), (sube Hi0, multHi),
391// where,
392// multHi/Lo: product of multiplication
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000393// Lo0: initial value of Lo register
394// Hi0: initial value of Hi register
Akira Hatanaka81bd78b2011-03-30 21:15:35 +0000395// Return true if pattern matching was successful.
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000396static bool SelectMsub(SDNode* SUBENode, SelectionDAG* CurDAG) {
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000397 // SUBENode's second operand must be a flag output of an SUBC node in order
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000398 // for the matching to be successful.
399 SDNode* SUBCNode = SUBENode->getOperand(2).getNode();
400
401 if (SUBCNode->getOpcode() != ISD::SUBC)
402 return false;
403
404 SDValue MultHi = SUBENode->getOperand(1);
405 SDValue MultLo = SUBCNode->getOperand(1);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000406 SDNode* MultNode = MultHi.getNode();
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000407 unsigned MultOpc = MultHi.getOpcode();
408
409 // MultHi and MultLo must be generated by the same node,
410 if (MultLo.getNode() != MultNode)
411 return false;
412
413 // and it must be a multiplication.
414 if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI)
415 return false;
416
417 // MultLo amd MultHi must be the first and second output of MultNode
418 // respectively.
419 if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0)
420 return false;
421
422 // Transform this to a MSUB only if SUBENode and SUBCNode are the only users
423 // of the values of MultNode, in which case MultNode will be removed in later
424 // phases.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000425 // If there exist users other than SUBENode or SUBCNode, this function returns
426 // here, which will result in MultNode being mapped to a single MULT
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000427 // instruction node rather than a pair of MULT and MSUB instructions being
428 // produced.
429 if (!MultHi.hasOneUse() || !MultLo.hasOneUse())
430 return false;
431
432 SDValue Chain = CurDAG->getEntryNode();
433 DebugLoc dl = SUBENode->getDebugLoc();
434
435 // create MipsSub(u) node
436 MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub;
437
Akira Hatanaka82099682011-12-19 19:52:25 +0000438 SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue,
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000439 MultNode->getOperand(0),// Factor 0
440 MultNode->getOperand(1),// Factor 1
441 SUBCNode->getOperand(0),// Lo0
442 SUBENode->getOperand(0));// Hi0
443
444 // create CopyFromReg nodes
445 SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32,
446 MSub);
447 SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl,
448 Mips::HI, MVT::i32,
449 CopyFromLo.getValue(2));
450
451 // replace uses of sube and subc here
452 if (!SDValue(SUBCNode, 0).use_empty())
453 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo);
454
455 if (!SDValue(SUBENode, 0).use_empty())
456 CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi);
457
458 return true;
459}
460
461static SDValue PerformADDECombine(SDNode *N, SelectionDAG& DAG,
462 TargetLowering::DAGCombinerInfo &DCI,
463 const MipsSubtarget* Subtarget) {
464 if (DCI.isBeforeLegalize())
465 return SDValue();
466
Akira Hatanakae184fec2011-11-11 04:18:21 +0000467 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
468 SelectMadd(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000469 return SDValue(N, 0);
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000470
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000471 return SDValue();
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000472}
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000473
474static SDValue PerformSUBECombine(SDNode *N, SelectionDAG& DAG,
475 TargetLowering::DAGCombinerInfo &DCI,
476 const MipsSubtarget* Subtarget) {
477 if (DCI.isBeforeLegalize())
478 return SDValue();
479
Akira Hatanakae184fec2011-11-11 04:18:21 +0000480 if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 &&
481 SelectMsub(N, &DAG))
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000482 return SDValue(N, 0);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000483
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000484 return SDValue();
485}
486
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000487static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG& DAG,
488 TargetLowering::DAGCombinerInfo &DCI,
489 const MipsSubtarget* Subtarget) {
490 if (DCI.isBeforeLegalizeOps())
491 return SDValue();
492
Akira Hatanakadda4a072011-10-03 21:06:13 +0000493 EVT Ty = N->getValueType(0);
Jia Liubb481f82012-02-28 07:46:26 +0000494 unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64;
495 unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64;
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000496 unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem :
497 MipsISD::DivRemU;
498 DebugLoc dl = N->getDebugLoc();
499
500 SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue,
501 N->getOperand(0), N->getOperand(1));
502 SDValue InChain = DAG.getEntryNode();
503 SDValue InGlue = DivRem;
504
505 // insert MFLO
506 if (N->hasAnyUseOfValue(0)) {
Akira Hatanakadda4a072011-10-03 21:06:13 +0000507 SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty,
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000508 InGlue);
509 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo);
510 InChain = CopyFromLo.getValue(1);
511 InGlue = CopyFromLo.getValue(2);
512 }
513
514 // insert MFHI
515 if (N->hasAnyUseOfValue(1)) {
516 SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl,
Akira Hatanakadda4a072011-10-03 21:06:13 +0000517 HI, Ty, InGlue);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000518 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi);
519 }
520
521 return SDValue();
522}
523
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000524static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) {
525 switch (CC) {
526 default: llvm_unreachable("Unknown fp condition code!");
527 case ISD::SETEQ:
528 case ISD::SETOEQ: return Mips::FCOND_OEQ;
529 case ISD::SETUNE: return Mips::FCOND_UNE;
530 case ISD::SETLT:
531 case ISD::SETOLT: return Mips::FCOND_OLT;
532 case ISD::SETGT:
533 case ISD::SETOGT: return Mips::FCOND_OGT;
534 case ISD::SETLE:
535 case ISD::SETOLE: return Mips::FCOND_OLE;
536 case ISD::SETGE:
537 case ISD::SETOGE: return Mips::FCOND_OGE;
538 case ISD::SETULT: return Mips::FCOND_ULT;
539 case ISD::SETULE: return Mips::FCOND_ULE;
540 case ISD::SETUGT: return Mips::FCOND_UGT;
541 case ISD::SETUGE: return Mips::FCOND_UGE;
542 case ISD::SETUO: return Mips::FCOND_UN;
543 case ISD::SETO: return Mips::FCOND_OR;
544 case ISD::SETNE:
545 case ISD::SETONE: return Mips::FCOND_ONE;
546 case ISD::SETUEQ: return Mips::FCOND_UEQ;
547 }
548}
549
550
551// Returns true if condition code has to be inverted.
552static bool InvertFPCondCode(Mips::CondCode CC) {
553 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
554 return false;
555
Akira Hatanaka82099682011-12-19 19:52:25 +0000556 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
557 "Illegal Condition Code");
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000558
Akira Hatanaka82099682011-12-19 19:52:25 +0000559 return true;
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000560}
561
562// Creates and returns an FPCmp node from a setcc node.
563// Returns Op if setcc is not a floating point comparison.
564static SDValue CreateFPCmp(SelectionDAG& DAG, const SDValue& Op) {
565 // must be a SETCC node
566 if (Op.getOpcode() != ISD::SETCC)
567 return Op;
568
569 SDValue LHS = Op.getOperand(0);
570
571 if (!LHS.getValueType().isFloatingPoint())
572 return Op;
573
574 SDValue RHS = Op.getOperand(1);
575 DebugLoc dl = Op.getDebugLoc();
576
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +0000577 // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of
578 // node if necessary.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000579 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
580
581 return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS,
582 DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32));
583}
584
585// Creates and returns a CMovFPT/F node.
586static SDValue CreateCMovFP(SelectionDAG& DAG, SDValue Cond, SDValue True,
587 SDValue False, DebugLoc DL) {
588 bool invert = InvertFPCondCode((Mips::CondCode)
589 cast<ConstantSDNode>(Cond.getOperand(2))
590 ->getSExtValue());
591
592 return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL,
593 True.getValueType(), True, False, Cond);
594}
595
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000596static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG& DAG,
597 TargetLowering::DAGCombinerInfo &DCI,
598 const MipsSubtarget* Subtarget) {
599 if (DCI.isBeforeLegalizeOps())
600 return SDValue();
601
602 SDValue SetCC = N->getOperand(0);
603
604 if ((SetCC.getOpcode() != ISD::SETCC) ||
605 !SetCC.getOperand(0).getValueType().isInteger())
606 return SDValue();
607
608 SDValue False = N->getOperand(2);
609 EVT FalseTy = False.getValueType();
610
611 if (!FalseTy.isInteger())
612 return SDValue();
613
614 ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False);
615
616 if (!CN || CN->getZExtValue())
617 return SDValue();
618
619 const DebugLoc DL = N->getDebugLoc();
620 ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get();
621 SDValue True = N->getOperand(1);
622
623 SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0),
624 SetCC.getOperand(1), ISD::getSetCCInverse(CC, true));
625
626 return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True);
627}
628
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000629static SDValue PerformANDCombine(SDNode *N, SelectionDAG& DAG,
630 TargetLowering::DAGCombinerInfo &DCI,
631 const MipsSubtarget* Subtarget) {
632 // Pattern match EXT.
633 // $dst = and ((sra or srl) $src , pos), (2**size - 1)
634 // => ext $dst, $src, size, pos
Akira Hatanaka56633442011-09-20 23:53:09 +0000635 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000636 return SDValue();
637
638 SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1);
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000639 unsigned ShiftRightOpc = ShiftRight.getOpcode();
640
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000641 // Op's first operand must be a shift right.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000642 if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL)
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000643 return SDValue();
644
645 // The second operand of the shift must be an immediate.
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000646 ConstantSDNode *CN;
647 if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1))))
648 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000649
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000650 uint64_t Pos = CN->getZExtValue();
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000651 uint64_t SMPos, SMSize;
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000652
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000653 // Op's second operand must be a shifted mask.
654 if (!(CN = dyn_cast<ConstantSDNode>(Mask)) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000655 !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000656 return SDValue();
657
658 // Return if the shifted mask does not start at bit 0 or the sum of its size
659 // and Pos exceeds the word's size.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000660 EVT ValTy = N->getValueType(0);
661 if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000662 return SDValue();
663
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000664 return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy,
Akira Hatanaka82099682011-12-19 19:52:25 +0000665 ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32),
Akira Hatanaka667645f2011-08-17 22:59:46 +0000666 DAG.getConstant(SMSize, MVT::i32));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000667}
Jia Liubb481f82012-02-28 07:46:26 +0000668
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000669static SDValue PerformORCombine(SDNode *N, SelectionDAG& DAG,
670 TargetLowering::DAGCombinerInfo &DCI,
671 const MipsSubtarget* Subtarget) {
672 // Pattern match INS.
673 // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1),
Jia Liubb481f82012-02-28 07:46:26 +0000674 // where mask1 = (2**size - 1) << pos, mask0 = ~mask1
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000675 // => ins $dst, $src, size, pos, $src1
Akira Hatanaka56633442011-09-20 23:53:09 +0000676 if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2())
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000677 return SDValue();
678
679 SDValue And0 = N->getOperand(0), And1 = N->getOperand(1);
680 uint64_t SMPos0, SMSize0, SMPos1, SMSize1;
681 ConstantSDNode *CN;
682
683 // See if Op's first operand matches (and $src1 , mask0).
684 if (And0.getOpcode() != ISD::AND)
685 return SDValue();
686
687 if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000688 !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000689 return SDValue();
690
691 // See if Op's second operand matches (and (shl $src, pos), mask1).
692 if (And1.getOpcode() != ISD::AND)
693 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000694
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000695 if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) ||
Akira Hatanaka854a7db2011-08-19 22:59:00 +0000696 !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000697 return SDValue();
698
699 // The shift masks must have the same position and size.
700 if (SMPos0 != SMPos1 || SMSize0 != SMSize1)
701 return SDValue();
702
703 SDValue Shl = And1.getOperand(0);
704 if (Shl.getOpcode() != ISD::SHL)
705 return SDValue();
706
707 if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1))))
708 return SDValue();
709
710 unsigned Shamt = CN->getZExtValue();
711
712 // Return if the shift amount and the first bit position of mask are not the
Jia Liubb481f82012-02-28 07:46:26 +0000713 // same.
Akira Hatanakad6bc5232011-12-05 21:26:34 +0000714 EVT ValTy = N->getValueType(0);
715 if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits()))
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000716 return SDValue();
Jia Liubb481f82012-02-28 07:46:26 +0000717
Akira Hatanaka82099682011-12-19 19:52:25 +0000718 return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0),
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000719 DAG.getConstant(SMPos0, MVT::i32),
Akira Hatanaka82099682011-12-19 19:52:25 +0000720 DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0));
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000721}
Jia Liubb481f82012-02-28 07:46:26 +0000722
Bruno Cardoso Lopes8e826e62011-02-10 18:05:10 +0000723SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI)
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000724 const {
725 SelectionDAG &DAG = DCI.DAG;
726 unsigned opc = N->getOpcode();
727
728 switch (opc) {
729 default: break;
730 case ISD::ADDE:
731 return PerformADDECombine(N, DAG, DCI, Subtarget);
732 case ISD::SUBE:
733 return PerformSUBECombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes38b5e862011-03-04 21:03:24 +0000734 case ISD::SDIVREM:
735 case ISD::UDIVREM:
736 return PerformDivRemCombine(N, DAG, DCI, Subtarget);
Akira Hatanakae2bdf7f2012-03-08 02:14:24 +0000737 case ISD::SELECT:
738 return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Akira Hatanaka77b85b62011-08-17 17:45:08 +0000739 case ISD::AND:
740 return PerformANDCombine(N, DAG, DCI, Subtarget);
741 case ISD::OR:
742 return PerformORCombine(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes8be76112011-01-18 19:29:17 +0000743 }
744
745 return SDValue();
746}
747
Dan Gohman475871a2008-07-27 21:46:04 +0000748SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +0000749LowerOperation(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000750{
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000751 switch (Op.getOpcode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000752 {
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000753 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000754 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
755 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000756 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +0000757 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000758 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
759 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +0000760 case ISD::SELECT: return LowerSELECT(Op, DAG);
Akira Hatanaka0a40c232012-03-09 23:46:03 +0000761 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +0000762 case ISD::VASTART: return LowerVASTART(Op, DAG);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +0000763 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Akira Hatanakac12a6e62012-04-11 22:49:04 +0000764 case ISD::FABS: return LowerFABS(Op, DAG);
Akira Hatanaka2e591472011-06-02 00:24:44 +0000765 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Akira Hatanakadb548262011-07-19 23:30:50 +0000766 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG);
Eli Friedman14648462011-07-27 22:21:52 +0000767 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG);
Akira Hatanakaa284acb2012-05-09 00:55:21 +0000768 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
769 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG, true);
770 case ISD::SRL_PARTS: return LowerShiftRightParts(Op, DAG, false);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000771 }
Dan Gohman475871a2008-07-27 21:46:04 +0000772 return SDValue();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000773}
774
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000775//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000776// Lower helper functions
Akira Hatanaka4552c9a2011-04-15 21:51:11 +0000777//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000778
779// AddLiveIn - This helper function adds the specified physical register to the
780// MachineFunction as a live in value. It also creates a corresponding
781// virtual register for it.
782static unsigned
Craig Topper44d23822012-02-22 05:59:10 +0000783AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC)
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000784{
785 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000786 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
787 MF.getRegInfo().addLiveIn(PReg, VReg);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +0000788 return VReg;
789}
790
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000791// Get fp branch code (not opcode) from condition code.
792static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) {
793 if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT)
794 return Mips::BRANCH_T;
795
Akira Hatanaka82099682011-12-19 19:52:25 +0000796 assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) &&
797 "Invalid CondCode.");
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000798
Akira Hatanaka82099682011-12-19 19:52:25 +0000799 return Mips::BRANCH_F;
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +0000800}
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000801
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000802/*
Akira Hatanaka14487d42011-06-07 19:28:39 +0000803static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB,
804 DebugLoc dl,
805 const MipsSubtarget* Subtarget,
806 const TargetInstrInfo *TII,
807 bool isFPCmp, unsigned Opc) {
808 // There is no need to expand CMov instructions if target has
809 // conditional moves.
810 if (Subtarget->hasCondMov())
811 return BB;
812
813 // To "insert" a SELECT_CC instruction, we actually have to insert the
814 // diamond control-flow pattern. The incoming instruction knows the
815 // destination vreg to set, the condition code register to branch on, the
816 // true/false values to select between, and a branch opcode to use.
817 const BasicBlock *LLVM_BB = BB->getBasicBlock();
818 MachineFunction::iterator It = BB;
819 ++It;
820
821 // thisMBB:
822 // ...
823 // TrueVal = ...
824 // setcc r1, r2, r3
825 // bNE r1, r0, copy1MBB
826 // fallthrough --> copy0MBB
827 MachineBasicBlock *thisMBB = BB;
828 MachineFunction *F = BB->getParent();
829 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
830 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
831 F->insert(It, copy0MBB);
832 F->insert(It, sinkMBB);
833
834 // Transfer the remainder of BB and its successor edges to sinkMBB.
835 sinkMBB->splice(sinkMBB->begin(), BB,
836 llvm::next(MachineBasicBlock::iterator(MI)),
837 BB->end());
838 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
839
840 // Next, add the true and fallthrough blocks as its successors.
841 BB->addSuccessor(copy0MBB);
842 BB->addSuccessor(sinkMBB);
843
844 // Emit the right instruction according to the type of the operands compared
845 if (isFPCmp)
846 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
847 else
848 BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg())
849 .addReg(Mips::ZERO).addMBB(sinkMBB);
850
851 // copy0MBB:
852 // %FalseValue = ...
853 // # fallthrough to sinkMBB
854 BB = copy0MBB;
855
856 // Update machine-CFG edges
857 BB->addSuccessor(sinkMBB);
858
859 // sinkMBB:
860 // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ]
861 // ...
862 BB = sinkMBB;
863
864 if (isFPCmp)
865 BuildMI(*BB, BB->begin(), dl,
866 TII->get(Mips::PHI), MI->getOperand(0).getReg())
867 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB)
868 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
869 else
870 BuildMI(*BB, BB->begin(), dl,
871 TII->get(Mips::PHI), MI->getOperand(0).getReg())
872 .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB)
873 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB);
874
875 MI->eraseFromParent(); // The pseudo instruction is gone now.
876 return BB;
877}
Akira Hatanaka8ae330a2011-10-17 18:53:29 +0000878*/
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000879MachineBasicBlock *
880MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +0000881 MachineBasicBlock *BB) const {
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000882 switch (MI->getOpcode()) {
Craig Topperbc219812012-02-07 02:50:20 +0000883 default: llvm_unreachable("Unexpected instr type to insert");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000884 case Mips::ATOMIC_LOAD_ADD_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000885 case Mips::ATOMIC_LOAD_ADD_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000886 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu);
887 case Mips::ATOMIC_LOAD_ADD_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000888 case Mips::ATOMIC_LOAD_ADD_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000889 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu);
890 case Mips::ATOMIC_LOAD_ADD_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000891 case Mips::ATOMIC_LOAD_ADD_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000892 return EmitAtomicBinary(MI, BB, 4, Mips::ADDu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000893 case Mips::ATOMIC_LOAD_ADD_I64:
894 case Mips::ATOMIC_LOAD_ADD_I64_P8:
895 return EmitAtomicBinary(MI, BB, 8, Mips::DADDu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000896
897 case Mips::ATOMIC_LOAD_AND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000898 case Mips::ATOMIC_LOAD_AND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000899 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND);
900 case Mips::ATOMIC_LOAD_AND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000901 case Mips::ATOMIC_LOAD_AND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000902 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND);
903 case Mips::ATOMIC_LOAD_AND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000904 case Mips::ATOMIC_LOAD_AND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000905 return EmitAtomicBinary(MI, BB, 4, Mips::AND);
Akira Hatanaka59068062011-11-11 04:14:30 +0000906 case Mips::ATOMIC_LOAD_AND_I64:
907 case Mips::ATOMIC_LOAD_AND_I64_P8:
Akira Hatanaka73866122011-11-12 02:38:12 +0000908 return EmitAtomicBinary(MI, BB, 8, Mips::AND64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000909
910 case Mips::ATOMIC_LOAD_OR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000911 case Mips::ATOMIC_LOAD_OR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000912 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR);
913 case Mips::ATOMIC_LOAD_OR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000914 case Mips::ATOMIC_LOAD_OR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000915 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR);
916 case Mips::ATOMIC_LOAD_OR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000917 case Mips::ATOMIC_LOAD_OR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000918 return EmitAtomicBinary(MI, BB, 4, Mips::OR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000919 case Mips::ATOMIC_LOAD_OR_I64:
920 case Mips::ATOMIC_LOAD_OR_I64_P8:
921 return EmitAtomicBinary(MI, BB, 8, Mips::OR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000922
923 case Mips::ATOMIC_LOAD_XOR_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000924 case Mips::ATOMIC_LOAD_XOR_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000925 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR);
926 case Mips::ATOMIC_LOAD_XOR_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000927 case Mips::ATOMIC_LOAD_XOR_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000928 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR);
929 case Mips::ATOMIC_LOAD_XOR_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000930 case Mips::ATOMIC_LOAD_XOR_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000931 return EmitAtomicBinary(MI, BB, 4, Mips::XOR);
Akira Hatanaka59068062011-11-11 04:14:30 +0000932 case Mips::ATOMIC_LOAD_XOR_I64:
933 case Mips::ATOMIC_LOAD_XOR_I64_P8:
934 return EmitAtomicBinary(MI, BB, 8, Mips::XOR64);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000935
936 case Mips::ATOMIC_LOAD_NAND_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000937 case Mips::ATOMIC_LOAD_NAND_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000938 return EmitAtomicBinaryPartword(MI, BB, 1, 0, true);
939 case Mips::ATOMIC_LOAD_NAND_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000940 case Mips::ATOMIC_LOAD_NAND_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000941 return EmitAtomicBinaryPartword(MI, BB, 2, 0, true);
942 case Mips::ATOMIC_LOAD_NAND_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000943 case Mips::ATOMIC_LOAD_NAND_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000944 return EmitAtomicBinary(MI, BB, 4, 0, true);
Akira Hatanaka59068062011-11-11 04:14:30 +0000945 case Mips::ATOMIC_LOAD_NAND_I64:
946 case Mips::ATOMIC_LOAD_NAND_I64_P8:
947 return EmitAtomicBinary(MI, BB, 8, 0, true);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000948
949 case Mips::ATOMIC_LOAD_SUB_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000950 case Mips::ATOMIC_LOAD_SUB_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000951 return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu);
952 case Mips::ATOMIC_LOAD_SUB_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000953 case Mips::ATOMIC_LOAD_SUB_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000954 return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu);
955 case Mips::ATOMIC_LOAD_SUB_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000956 case Mips::ATOMIC_LOAD_SUB_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000957 return EmitAtomicBinary(MI, BB, 4, Mips::SUBu);
Akira Hatanaka59068062011-11-11 04:14:30 +0000958 case Mips::ATOMIC_LOAD_SUB_I64:
959 case Mips::ATOMIC_LOAD_SUB_I64_P8:
960 return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000961
962 case Mips::ATOMIC_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000963 case Mips::ATOMIC_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000964 return EmitAtomicBinaryPartword(MI, BB, 1, 0);
965 case Mips::ATOMIC_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000966 case Mips::ATOMIC_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000967 return EmitAtomicBinaryPartword(MI, BB, 2, 0);
968 case Mips::ATOMIC_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000969 case Mips::ATOMIC_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000970 return EmitAtomicBinary(MI, BB, 4, 0);
Akira Hatanaka59068062011-11-11 04:14:30 +0000971 case Mips::ATOMIC_SWAP_I64:
972 case Mips::ATOMIC_SWAP_I64_P8:
973 return EmitAtomicBinary(MI, BB, 8, 0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000974
975 case Mips::ATOMIC_CMP_SWAP_I8:
Akira Hatanaka59068062011-11-11 04:14:30 +0000976 case Mips::ATOMIC_CMP_SWAP_I8_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000977 return EmitAtomicCmpSwapPartword(MI, BB, 1);
978 case Mips::ATOMIC_CMP_SWAP_I16:
Akira Hatanaka59068062011-11-11 04:14:30 +0000979 case Mips::ATOMIC_CMP_SWAP_I16_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000980 return EmitAtomicCmpSwapPartword(MI, BB, 2);
981 case Mips::ATOMIC_CMP_SWAP_I32:
Akira Hatanaka59068062011-11-11 04:14:30 +0000982 case Mips::ATOMIC_CMP_SWAP_I32_P8:
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000983 return EmitAtomicCmpSwap(MI, BB, 4);
Akira Hatanaka59068062011-11-11 04:14:30 +0000984 case Mips::ATOMIC_CMP_SWAP_I64:
985 case Mips::ATOMIC_CMP_SWAP_I64_P8:
986 return EmitAtomicCmpSwap(MI, BB, 8);
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +0000987 }
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +0000988}
989
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000990// This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and
991// Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true)
992MachineBasicBlock *
993MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Eric Christopher471e4222011-06-08 23:55:35 +0000994 unsigned Size, unsigned BinOpcode,
Akira Hatanaka0f843822011-06-07 18:58:42 +0000995 bool Nand) const {
Akira Hatanaka59068062011-11-11 04:14:30 +0000996 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +0000997
998 MachineFunction *MF = BB->getParent();
999 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001000 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001001 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1002 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001003 unsigned LL, SC, AND, NOR, ZERO, BEQ;
1004
1005 if (Size == 4) {
1006 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1007 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1008 AND = Mips::AND;
1009 NOR = Mips::NOR;
1010 ZERO = Mips::ZERO;
1011 BEQ = Mips::BEQ;
1012 }
1013 else {
1014 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1015 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1016 AND = Mips::AND64;
1017 NOR = Mips::NOR64;
1018 ZERO = Mips::ZERO_64;
1019 BEQ = Mips::BEQ64;
1020 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001021
Akira Hatanaka4061da12011-07-19 20:11:17 +00001022 unsigned OldVal = MI->getOperand(0).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001023 unsigned Ptr = MI->getOperand(1).getReg();
1024 unsigned Incr = MI->getOperand(2).getReg();
1025
Akira Hatanaka4061da12011-07-19 20:11:17 +00001026 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1027 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1028 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001029
1030 // insert new blocks after the current block
1031 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1032 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1033 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1034 MachineFunction::iterator It = BB;
1035 ++It;
1036 MF->insert(It, loopMBB);
1037 MF->insert(It, exitMBB);
1038
1039 // Transfer the remainder of BB and its successor edges to exitMBB.
1040 exitMBB->splice(exitMBB->begin(), BB,
1041 llvm::next(MachineBasicBlock::iterator(MI)),
1042 BB->end());
1043 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1044
1045 // thisMBB:
1046 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001047 // fallthrough --> loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001048 BB->addSuccessor(loopMBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001049 loopMBB->addSuccessor(loopMBB);
1050 loopMBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001051
1052 // loopMBB:
1053 // ll oldval, 0(ptr)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001054 // <binop> storeval, oldval, incr
1055 // sc success, storeval, 0(ptr)
1056 // beq success, $0, loopMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001057 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001058 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001059 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001060 // and andres, oldval, incr
1061 // nor storeval, $0, andres
Akira Hatanaka59068062011-11-11 04:14:30 +00001062 BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr);
1063 BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001064 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001065 // <binop> storeval, oldval, incr
1066 BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001067 } else {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001068 StoreVal = Incr;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001069 }
Akira Hatanaka59068062011-11-11 04:14:30 +00001070 BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0);
1071 BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001072
1073 MI->eraseFromParent(); // The instruction is gone now.
1074
Akira Hatanaka939ece12011-07-19 03:42:13 +00001075 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001076}
1077
1078MachineBasicBlock *
1079MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001080 MachineBasicBlock *BB,
1081 unsigned Size, unsigned BinOpcode,
1082 bool Nand) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001083 assert((Size == 1 || Size == 2) &&
1084 "Unsupported size for EmitAtomicBinaryPartial.");
1085
1086 MachineFunction *MF = BB->getParent();
1087 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1088 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1089 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1090 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001091 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1092 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001093
1094 unsigned Dest = MI->getOperand(0).getReg();
1095 unsigned Ptr = MI->getOperand(1).getReg();
1096 unsigned Incr = MI->getOperand(2).getReg();
1097
Akira Hatanaka4061da12011-07-19 20:11:17 +00001098 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1099 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001100 unsigned Mask = RegInfo.createVirtualRegister(RC);
1101 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001102 unsigned NewVal = RegInfo.createVirtualRegister(RC);
1103 unsigned OldVal = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001104 unsigned Incr2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001105 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1106 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1107 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1108 unsigned AndRes = RegInfo.createVirtualRegister(RC);
1109 unsigned BinOpRes = RegInfo.createVirtualRegister(RC);
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001110 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001111 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1112 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1113 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1114 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1115 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001116
1117 // insert new blocks after the current block
1118 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1119 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001120 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001121 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1122 MachineFunction::iterator It = BB;
1123 ++It;
1124 MF->insert(It, loopMBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001125 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001126 MF->insert(It, exitMBB);
1127
1128 // Transfer the remainder of BB and its successor edges to exitMBB.
1129 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001130 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001131 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1132
Akira Hatanaka81b44112011-07-19 17:09:53 +00001133 BB->addSuccessor(loopMBB);
1134 loopMBB->addSuccessor(loopMBB);
1135 loopMBB->addSuccessor(sinkMBB);
1136 sinkMBB->addSuccessor(exitMBB);
1137
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001138 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001139 // addiu masklsb2,$0,-4 # 0xfffffffc
1140 // and alignedaddr,ptr,masklsb2
1141 // andi ptrlsb2,ptr,3
1142 // sll shiftamt,ptrlsb2,3
1143 // ori maskupper,$0,255 # 0xff
1144 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001145 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001146 // sll incr2,incr,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001147
1148 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001149 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1150 .addReg(Mips::ZERO).addImm(-4);
1151 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1152 .addReg(Ptr).addReg(MaskLSB2);
1153 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1154 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1155 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1156 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001157 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1158 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001159 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001160 BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr);
Bruno Cardoso Lopescada2d02011-05-31 20:25:26 +00001161
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001162 // atomic.load.binop
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001163 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001164 // ll oldval,0(alignedaddr)
1165 // binop binopres,oldval,incr2
1166 // and newval,binopres,mask
1167 // and maskedoldval0,oldval,mask2
1168 // or storeval,maskedoldval0,newval
1169 // sc success,storeval,0(alignedaddr)
1170 // beq success,$0,loopMBB
1171
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001172 // atomic.swap
1173 // loopMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001174 // ll oldval,0(alignedaddr)
Akira Hatanaka70564a92011-07-19 18:14:26 +00001175 // and newval,incr2,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001176 // and maskedoldval0,oldval,mask2
1177 // or storeval,maskedoldval0,newval
1178 // sc success,storeval,0(alignedaddr)
1179 // beq success,$0,loopMBB
Akira Hatanaka0d7d0b52011-07-18 18:52:12 +00001180
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001181 BB = loopMBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001182 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001183 if (Nand) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001184 // and andres, oldval, incr2
1185 // nor binopres, $0, andres
1186 // and newval, binopres, mask
1187 BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2);
1188 BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes)
1189 .addReg(Mips::ZERO).addReg(AndRes);
1190 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001191 } else if (BinOpcode) {
Akira Hatanaka4061da12011-07-19 20:11:17 +00001192 // <binop> binopres, oldval, incr2
1193 // and newval, binopres, mask
1194 BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2);
1195 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001196 } else {// atomic.swap
Akira Hatanaka4061da12011-07-19 20:11:17 +00001197 // and newval, incr2, mask
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001198 BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask);
Akira Hatanaka70564a92011-07-19 18:14:26 +00001199 }
Jia Liubb481f82012-02-28 07:46:26 +00001200
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001201 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001202 .addReg(OldVal).addReg(Mask2);
1203 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
Akira Hatanakabdd83fe2011-07-19 20:56:53 +00001204 .addReg(MaskedOldVal0).addReg(NewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001205 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001206 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001207 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001208 .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001209
Akira Hatanaka939ece12011-07-19 03:42:13 +00001210 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001211 // and maskedoldval1,oldval,mask
1212 // srl srlres,maskedoldval1,shiftamt
1213 // sll sllres,srlres,24
1214 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001215 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001216 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001217
Akira Hatanaka4061da12011-07-19 20:11:17 +00001218 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1219 .addReg(OldVal).addReg(Mask);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001220 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1221 .addReg(ShiftAmt).addReg(MaskedOldVal1);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001222 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1223 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001224 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001225 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001226
1227 MI->eraseFromParent(); // The instruction is gone now.
1228
Akira Hatanaka939ece12011-07-19 03:42:13 +00001229 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001230}
1231
1232MachineBasicBlock *
1233MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001234 MachineBasicBlock *BB,
1235 unsigned Size) const {
Akira Hatanaka59068062011-11-11 04:14:30 +00001236 assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap.");
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001237
1238 MachineFunction *MF = BB->getParent();
1239 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Akira Hatanaka59068062011-11-11 04:14:30 +00001240 const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8));
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001241 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1242 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001243 unsigned LL, SC, ZERO, BNE, BEQ;
1244
1245 if (Size == 4) {
1246 LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1247 SC = IsN64 ? Mips::SC_P8 : Mips::SC;
1248 ZERO = Mips::ZERO;
1249 BNE = Mips::BNE;
1250 BEQ = Mips::BEQ;
1251 }
1252 else {
1253 LL = IsN64 ? Mips::LLD_P8 : Mips::LLD;
1254 SC = IsN64 ? Mips::SCD_P8 : Mips::SCD;
1255 ZERO = Mips::ZERO_64;
1256 BNE = Mips::BNE64;
1257 BEQ = Mips::BEQ64;
1258 }
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001259
1260 unsigned Dest = MI->getOperand(0).getReg();
1261 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001262 unsigned OldVal = MI->getOperand(2).getReg();
1263 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001264
Akira Hatanaka4061da12011-07-19 20:11:17 +00001265 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001266
1267 // insert new blocks after the current block
1268 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1269 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1270 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1271 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1272 MachineFunction::iterator It = BB;
1273 ++It;
1274 MF->insert(It, loop1MBB);
1275 MF->insert(It, loop2MBB);
1276 MF->insert(It, exitMBB);
1277
1278 // Transfer the remainder of BB and its successor edges to exitMBB.
1279 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001280 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001281 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1282
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001283 // thisMBB:
1284 // ...
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001285 // fallthrough --> loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001286 BB->addSuccessor(loop1MBB);
Akira Hatanaka81b44112011-07-19 17:09:53 +00001287 loop1MBB->addSuccessor(exitMBB);
1288 loop1MBB->addSuccessor(loop2MBB);
1289 loop2MBB->addSuccessor(loop1MBB);
1290 loop2MBB->addSuccessor(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001291
1292 // loop1MBB:
1293 // ll dest, 0(ptr)
1294 // bne dest, oldval, exitMBB
1295 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001296 BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0);
1297 BuildMI(BB, dl, TII->get(BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001298 .addReg(Dest).addReg(OldVal).addMBB(exitMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001299
1300 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001301 // sc success, newval, 0(ptr)
1302 // beq success, $0, loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001303 BB = loop2MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001304 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001305 .addReg(NewVal).addReg(Ptr).addImm(0);
Akira Hatanaka59068062011-11-11 04:14:30 +00001306 BuildMI(BB, dl, TII->get(BEQ))
1307 .addReg(Success).addReg(ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001308
1309 MI->eraseFromParent(); // The instruction is gone now.
1310
Akira Hatanaka939ece12011-07-19 03:42:13 +00001311 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001312}
1313
1314MachineBasicBlock *
1315MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI,
Akira Hatanaka0f843822011-06-07 18:58:42 +00001316 MachineBasicBlock *BB,
1317 unsigned Size) const {
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001318 assert((Size == 1 || Size == 2) &&
1319 "Unsupported size for EmitAtomicCmpSwapPartial.");
1320
1321 MachineFunction *MF = BB->getParent();
1322 MachineRegisterInfo &RegInfo = MF->getRegInfo();
1323 const TargetRegisterClass *RC = getRegClassFor(MVT::i32);
1324 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
1325 DebugLoc dl = MI->getDebugLoc();
Akira Hatanaka59068062011-11-11 04:14:30 +00001326 unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL;
1327 unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001328
1329 unsigned Dest = MI->getOperand(0).getReg();
1330 unsigned Ptr = MI->getOperand(1).getReg();
Akira Hatanaka4061da12011-07-19 20:11:17 +00001331 unsigned CmpVal = MI->getOperand(2).getReg();
1332 unsigned NewVal = MI->getOperand(3).getReg();
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001333
Akira Hatanaka4061da12011-07-19 20:11:17 +00001334 unsigned AlignedAddr = RegInfo.createVirtualRegister(RC);
1335 unsigned ShiftAmt = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001336 unsigned Mask = RegInfo.createVirtualRegister(RC);
1337 unsigned Mask2 = RegInfo.createVirtualRegister(RC);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001338 unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC);
1339 unsigned OldVal = RegInfo.createVirtualRegister(RC);
1340 unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC);
1341 unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC);
1342 unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC);
1343 unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC);
1344 unsigned MaskUpper = RegInfo.createVirtualRegister(RC);
1345 unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC);
1346 unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC);
1347 unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC);
1348 unsigned StoreVal = RegInfo.createVirtualRegister(RC);
1349 unsigned SrlRes = RegInfo.createVirtualRegister(RC);
1350 unsigned SllRes = RegInfo.createVirtualRegister(RC);
1351 unsigned Success = RegInfo.createVirtualRegister(RC);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001352
1353 // insert new blocks after the current block
1354 const BasicBlock *LLVM_BB = BB->getBasicBlock();
1355 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
1356 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001357 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001358 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
1359 MachineFunction::iterator It = BB;
1360 ++It;
1361 MF->insert(It, loop1MBB);
1362 MF->insert(It, loop2MBB);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001363 MF->insert(It, sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001364 MF->insert(It, exitMBB);
1365
1366 // Transfer the remainder of BB and its successor edges to exitMBB.
1367 exitMBB->splice(exitMBB->begin(), BB,
Akira Hatanaka82099682011-12-19 19:52:25 +00001368 llvm::next(MachineBasicBlock::iterator(MI)), BB->end());
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001369 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
1370
Akira Hatanaka81b44112011-07-19 17:09:53 +00001371 BB->addSuccessor(loop1MBB);
1372 loop1MBB->addSuccessor(sinkMBB);
1373 loop1MBB->addSuccessor(loop2MBB);
1374 loop2MBB->addSuccessor(loop1MBB);
1375 loop2MBB->addSuccessor(sinkMBB);
1376 sinkMBB->addSuccessor(exitMBB);
1377
Akira Hatanaka70564a92011-07-19 18:14:26 +00001378 // FIXME: computation of newval2 can be moved to loop2MBB.
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001379 // thisMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001380 // addiu masklsb2,$0,-4 # 0xfffffffc
1381 // and alignedaddr,ptr,masklsb2
1382 // andi ptrlsb2,ptr,3
1383 // sll shiftamt,ptrlsb2,3
1384 // ori maskupper,$0,255 # 0xff
1385 // sll mask,maskupper,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001386 // nor mask2,$0,mask
Akira Hatanaka4061da12011-07-19 20:11:17 +00001387 // andi maskedcmpval,cmpval,255
1388 // sll shiftedcmpval,maskedcmpval,shiftamt
1389 // andi maskednewval,newval,255
1390 // sll shiftednewval,maskednewval,shiftamt
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001391 int64_t MaskImm = (Size == 1) ? 255 : 65535;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001392 BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2)
1393 .addReg(Mips::ZERO).addImm(-4);
1394 BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr)
1395 .addReg(Ptr).addReg(MaskLSB2);
1396 BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3);
1397 BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3);
1398 BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper)
1399 .addReg(Mips::ZERO).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001400 BuildMI(BB, dl, TII->get(Mips::SLLV), Mask)
1401 .addReg(ShiftAmt).addReg(MaskUpper);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001402 BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001403 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal)
1404 .addReg(CmpVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001405 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal)
1406 .addReg(ShiftAmt).addReg(MaskedCmpVal);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001407 BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal)
1408 .addReg(NewVal).addImm(MaskImm);
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001409 BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal)
1410 .addReg(ShiftAmt).addReg(MaskedNewVal);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001411
1412 // loop1MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001413 // ll oldval,0(alginedaddr)
1414 // and maskedoldval0,oldval,mask
1415 // bne maskedoldval0,shiftedcmpval,sinkMBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001416 BB = loop1MBB;
Akira Hatanaka59068062011-11-11 04:14:30 +00001417 BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001418 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0)
1419 .addReg(OldVal).addReg(Mask);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001420 BuildMI(BB, dl, TII->get(Mips::BNE))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001421 .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001422
1423 // loop2MBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001424 // and maskedoldval1,oldval,mask2
1425 // or storeval,maskedoldval1,shiftednewval
1426 // sc success,storeval,0(alignedaddr)
1427 // beq success,$0,loop1MBB
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001428 BB = loop2MBB;
Akira Hatanaka4061da12011-07-19 20:11:17 +00001429 BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1)
1430 .addReg(OldVal).addReg(Mask2);
1431 BuildMI(BB, dl, TII->get(Mips::OR), StoreVal)
1432 .addReg(MaskedOldVal1).addReg(ShiftedNewVal);
Akira Hatanaka59068062011-11-11 04:14:30 +00001433 BuildMI(BB, dl, TII->get(SC), Success)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001434 .addReg(StoreVal).addReg(AlignedAddr).addImm(0);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001435 BuildMI(BB, dl, TII->get(Mips::BEQ))
Akira Hatanaka4061da12011-07-19 20:11:17 +00001436 .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001437
Akira Hatanaka939ece12011-07-19 03:42:13 +00001438 // sinkMBB:
Akira Hatanaka4061da12011-07-19 20:11:17 +00001439 // srl srlres,maskedoldval0,shiftamt
1440 // sll sllres,srlres,24
1441 // sra dest,sllres,24
Akira Hatanaka939ece12011-07-19 03:42:13 +00001442 BB = sinkMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001443 int64_t ShiftImm = (Size == 1) ? 24 : 16;
Akira Hatanakaa308c672011-07-19 03:14:58 +00001444
Akira Hatanakacc7ecc72011-07-19 20:34:00 +00001445 BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes)
1446 .addReg(ShiftAmt).addReg(MaskedOldVal0);
Akira Hatanaka4061da12011-07-19 20:11:17 +00001447 BuildMI(BB, dl, TII->get(Mips::SLL), SllRes)
1448 .addReg(SrlRes).addImm(ShiftImm);
Akira Hatanaka939ece12011-07-19 03:42:13 +00001449 BuildMI(BB, dl, TII->get(Mips::SRA), Dest)
Akira Hatanaka4061da12011-07-19 20:11:17 +00001450 .addReg(SllRes).addImm(ShiftImm);
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001451
1452 MI->eraseFromParent(); // The instruction is gone now.
1453
Akira Hatanaka939ece12011-07-19 03:42:13 +00001454 return exitMBB;
Bruno Cardoso Lopes4e694c92011-05-31 02:54:07 +00001455}
1456
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001457//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00001458// Misc Lower Operation implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001459//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesd3bdf192009-05-27 17:23:44 +00001460SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001461LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001462{
Akira Hatanaka21afc632011-06-21 00:40:49 +00001463 MachineFunction &MF = DAG.getMachineFunction();
1464 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001465 unsigned SP = IsN64 ? Mips::SP_64 : Mips::SP;
Akira Hatanaka21afc632011-06-21 00:40:49 +00001466
1467 assert(getTargetMachine().getFrameLowering()->getStackAlignment() >=
Akira Hatanaka053546c2011-05-25 02:20:00 +00001468 cast<ConstantSDNode>(Op.getOperand(2).getNode())->getZExtValue() &&
1469 "Cannot lower if the alignment of the allocated space is larger than \
1470 that of the stack.");
1471
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001472 SDValue Chain = Op.getOperand(0);
1473 SDValue Size = Op.getOperand(1);
Dale Johannesena05dca42009-02-04 23:02:30 +00001474 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001475
1476 // Get a reference from Mips stack pointer
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001477 SDValue StackPointer = DAG.getCopyFromReg(Chain, dl, SP, getPointerTy());
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001478
1479 // Subtract the dynamic size from the actual stack size to
1480 // obtain the new stack size.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001481 SDValue Sub = DAG.getNode(ISD::SUB, dl, getPointerTy(), StackPointer, Size);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001482
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001483 // The Sub result contains the new stack start address, so it
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001484 // must be placed in the stack pointer register.
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001485 Chain = DAG.getCopyToReg(StackPointer.getValue(1), dl, SP, Sub, SDValue());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001486
1487 // This node always has two return values: a new stack pointer
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001488 // value and a chain
Akira Hatanakac742e4f2011-11-11 04:06:38 +00001489 SDVTList VTLs = DAG.getVTList(getPointerTy(), MVT::Other);
Akira Hatanaka21afc632011-06-21 00:40:49 +00001490 SDValue Ptr = DAG.getFrameIndex(MipsFI->getDynAllocFI(), getPointerTy());
1491 SDValue Ops[] = { Chain, Ptr, Chain.getValue(1) };
1492
1493 return DAG.getNode(MipsISD::DynAlloc, dl, VTLs, Ops, 3);
Bruno Cardoso Lopes7da151c2008-08-07 19:08:11 +00001494}
1495
1496SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001497LowerBRCOND(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001498{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001499 // The first operand is the chain, the second is the condition, the third is
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001500 // the block to branch to if the condition is true.
1501 SDValue Chain = Op.getOperand(0);
1502 SDValue Dest = Op.getOperand(2);
Dale Johannesende064702009-02-06 21:50:26 +00001503 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001504
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001505 SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1));
1506
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001507 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001508 if (CondRes.getOpcode() != MipsISD::FPCmp)
Bruno Cardoso Lopes4b877ca2008-07-30 17:06:13 +00001509 return Op;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001510
Bruno Cardoso Lopes77283772008-07-31 18:31:28 +00001511 SDValue CCNode = CondRes.getOperand(2);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001512 Mips::CondCode CC =
1513 (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001514 SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001515
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001516 return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode,
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001517 Dest, CondRes);
Bruno Cardoso Lopes85e31e32008-07-28 19:11:24 +00001518}
1519
1520SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001521LowerSELECT(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001522{
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001523 SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0));
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001524
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001525 // Return if flag is not set by a floating point comparison.
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001526 if (Cond.getOpcode() != MipsISD::FPCmp)
1527 return Op;
Bruno Cardoso Lopes739e4412008-08-13 07:13:40 +00001528
Akira Hatanaka1d6b38d2011-03-31 18:26:17 +00001529 return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2),
1530 Op.getDebugLoc());
Bruno Cardoso Lopes6d399bd2008-07-29 19:05:28 +00001531}
1532
Akira Hatanaka0a40c232012-03-09 23:46:03 +00001533SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
1534 SDValue Cond = CreateFPCmp(DAG, Op);
1535
1536 assert(Cond.getOpcode() == MipsISD::FPCmp &&
1537 "Floating point operand expected.");
1538
1539 SDValue True = DAG.getConstant(1, MVT::i32);
1540 SDValue False = DAG.getConstant(0, MVT::i32);
1541
1542 return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc());
1543}
1544
Dan Gohmand858e902010-04-17 15:26:15 +00001545SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op,
1546 SelectionDAG &DAG) const {
Dale Johannesende064702009-02-06 21:50:26 +00001547 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001548 DebugLoc dl = Op.getDebugLoc();
Jia Liubb481f82012-02-28 07:46:26 +00001549 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001550
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001551 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Chris Lattnere3736f82009-08-13 05:41:27 +00001552 SDVTList VTs = DAG.getVTList(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001553
Chris Lattnerb71b9092009-08-13 06:28:06 +00001554 MipsTargetObjectFile &TLOF = (MipsTargetObjectFile&)getObjFileLowering();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001555
Chris Lattnere3736f82009-08-13 05:41:27 +00001556 // %gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001557 if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) {
1558 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001559 MipsII::MO_GPREL);
Chris Lattnere3736f82009-08-13 05:41:27 +00001560 SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, VTs, &GA, 1);
1561 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001562 return DAG.getNode(ISD::ADD, dl, MVT::i32, GOT, GPRelNode);
Chris Lattnere3736f82009-08-13 05:41:27 +00001563 }
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001564 // %hi/%lo relocation
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001565 SDValue GAHi = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1566 MipsII::MO_ABS_HI);
1567 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0,
1568 MipsII::MO_ABS_LO);
1569 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, VTs, &GAHi, 1);
1570 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, GALo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001571 return DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001572 }
1573
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001574 EVT ValTy = Op.getValueType();
1575 bool HasGotOfst = (GV->hasInternalLinkage() ||
1576 (GV->hasLocalLinkage() && !isa<Function>(GV)));
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001577 unsigned GotFlag = HasMips64 ?
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001578 (HasGotOfst ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT_DISP) :
Bruno Cardoso Lopese3d35722011-12-07 00:28:57 +00001579 (HasGotOfst ? MipsII::MO_GOT : MipsII::MO_GOT16);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001580 SDValue GA = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0, GotFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001581 GA = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), GA);
Akira Hatanaka82099682011-12-19 19:52:25 +00001582 SDValue ResNode = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), GA,
1583 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka0f843822011-06-07 18:58:42 +00001584 // On functions and global targets not internal linked only
1585 // a load from got/GP is necessary for PIC to work.
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001586 if (!HasGotOfst)
Akira Hatanaka0f843822011-06-07 18:58:42 +00001587 return ResNode;
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001588 SDValue GALo = DAG.getTargetGlobalAddress(GV, dl, ValTy, 0,
Akira Hatanaka56ce6b32012-04-04 22:16:36 +00001589 HasMips64 ? MipsII::MO_GOT_OFST :
1590 MipsII::MO_ABS_LO);
Akira Hatanakaa5903ac2011-10-11 00:55:05 +00001591 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, GALo);
1592 return DAG.getNode(ISD::ADD, dl, ValTy, ResNode, Lo);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001593}
1594
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001595SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op,
1596 SelectionDAG &DAG) const {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001597 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
1598 // FIXME there isn't actually debug info here
1599 DebugLoc dl = Op.getDebugLoc();
1600
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001601 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001602 // %hi/%lo relocation
Akira Hatanaka82099682011-12-19 19:52:25 +00001603 SDValue BAHi = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_HI);
1604 SDValue BALo = DAG.getBlockAddress(BA, MVT::i32, true, MipsII::MO_ABS_LO);
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001605 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, MVT::i32, BAHi);
1606 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, BALo);
1607 return DAG.getNode(ISD::ADD, dl, MVT::i32, Hi, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001608 }
Akira Hatanakaf48eb532011-04-25 17:10:45 +00001609
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001610 EVT ValTy = Op.getValueType();
Akira Hatanaka03d830e2012-04-04 18:22:53 +00001611 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1612 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001613 SDValue BAGOTOffset = DAG.getBlockAddress(BA, ValTy, true, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001614 BAGOTOffset = DAG.getNode(MipsISD::Wrapper, dl, ValTy,
1615 GetGlobalReg(DAG, ValTy), BAGOTOffset);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001616 SDValue BALOOffset = DAG.getBlockAddress(BA, ValTy, true, OFSTFlag);
Akira Hatanaka82099682011-12-19 19:52:25 +00001617 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), BAGOTOffset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001618 MachinePointerInfo(), false, false, false, 0);
Akira Hatanaka9b944a82011-11-16 22:42:10 +00001619 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, BALOOffset);
1620 return DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesca8a2aa2011-03-04 20:01:52 +00001621}
1622
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001623SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001624LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001625{
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001626 // If the relocation model is PIC, use the General Dynamic TLS Model or
1627 // Local Dynamic TLS model, otherwise use the Initial Exec or
1628 // Local Exec TLS Model.
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001629
1630 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1631 DebugLoc dl = GA->getDebugLoc();
1632 const GlobalValue *GV = GA->getGlobal();
1633 EVT PtrVT = getPointerTy();
1634
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001635 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
1636
1637 if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) {
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001638 // General Dynamic TLS Model
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001639 bool LocalDynamic = GV->hasInternalLinkage();
1640 unsigned Flag = LocalDynamic ? MipsII::MO_TLSLDM :MipsII::MO_TLSGD;
1641 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001642 SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT,
1643 GetGlobalReg(DAG, PtrVT), TGA);
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001644 unsigned PtrSize = PtrVT.getSizeInBits();
1645 IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize);
1646
Benjamin Kramer5eccf672011-12-11 12:21:34 +00001647 SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001648
1649 ArgListTy Args;
1650 ArgListEntry Entry;
1651 Entry.Node = Argument;
Akira Hatanakaca074792011-12-08 20:34:32 +00001652 Entry.Ty = PtrTy;
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001653 Args.push_back(Entry);
Jia Liubb481f82012-02-28 07:46:26 +00001654
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001655 TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001656 false, false, false, false, 0, CallingConv::C,
1657 /*isTailCall=*/false, /*doesNotRet=*/false,
1658 /*isReturnValueUsed=*/true,
Akira Hatanaka7a7194b2011-12-08 21:05:38 +00001659 TlsGetAddr, Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001660 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001661
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001662 SDValue Ret = CallResult.first;
1663
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001664 if (model != TLSModel::LocalDynamic)
Akira Hatanaka3faac0a2011-12-14 18:26:41 +00001665 return Ret;
1666
1667 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1668 MipsII::MO_DTPREL_HI);
1669 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1670 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1671 MipsII::MO_DTPREL_LO);
1672 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1673 SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret);
1674 return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo);
Bruno Cardoso Lopesd9796862011-05-31 02:53:58 +00001675 }
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001676
1677 SDValue Offset;
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001678 if (model == TLSModel::InitialExec) {
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001679 // Initial Exec TLS Model
Akira Hatanakaca074792011-12-08 20:34:32 +00001680 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001681 MipsII::MO_GOTTPREL);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001682 TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1683 TGA);
Akira Hatanakaca074792011-12-08 20:34:32 +00001684 Offset = DAG.getLoad(PtrVT, dl,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001685 DAG.getEntryNode(), TGA, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001686 false, false, false, 0);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001687 } else {
1688 // Local Exec TLS Model
Hans Wennborgfd5abd52012-05-04 09:40:39 +00001689 assert(model == TLSModel::LocalExec);
Akira Hatanakaca074792011-12-08 20:34:32 +00001690 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001691 MipsII::MO_TPREL_HI);
Akira Hatanakaca074792011-12-08 20:34:32 +00001692 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001693 MipsII::MO_TPREL_LO);
Akira Hatanakaca074792011-12-08 20:34:32 +00001694 SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi);
1695 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo);
1696 Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00001697 }
1698
1699 SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT);
1700 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Bruno Cardoso Lopes97843cd2008-07-29 19:29:50 +00001701}
1702
1703SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001704LowerJumpTable(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001705{
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001706 SDValue HiPart, JTI, JTILo;
Dale Johannesende064702009-02-06 21:50:26 +00001707 // FIXME there isn't actually debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001708 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00001709 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Owen Andersone50ed302009-08-10 22:56:29 +00001710 EVT PtrVT = Op.getValueType();
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001711 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001712
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001713 if (!IsPIC && !IsN64) {
1714 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_HI);
1715 HiPart = DAG.getNode(MipsISD::Hi, dl, PtrVT, JTI);
1716 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MipsII::MO_ABS_LO);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001717 } else {// Emit Load from Global Pointer
Akira Hatanakac75ceb72012-04-04 18:31:32 +00001718 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1719 unsigned OfstFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001720 JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001721 JTI = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT),
1722 JTI);
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001723 HiPart = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), JTI,
1724 MachinePointerInfo(), false, false, false, 0);
1725 JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, OfstFlag);
Akira Hatanaka342837d2011-05-28 01:07:07 +00001726 }
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001727
Akira Hatanaka2bf08ec2011-12-05 21:03:03 +00001728 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, JTILo);
1729 return DAG.getNode(ISD::ADD, dl, PtrVT, HiPart, Lo);
Bruno Cardoso Lopes753a9872007-11-12 19:49:57 +00001730}
1731
Dan Gohman475871a2008-07-27 21:46:04 +00001732SDValue MipsTargetLowering::
Dan Gohmand858e902010-04-17 15:26:15 +00001733LowerConstantPool(SDValue Op, SelectionDAG &DAG) const
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001734{
Dan Gohman475871a2008-07-27 21:46:04 +00001735 SDValue ResNode;
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001736 ConstantPoolSDNode *N = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001737 const Constant *C = N->getConstVal();
Dale Johannesende064702009-02-06 21:50:26 +00001738 // FIXME there isn't actually debug info here
1739 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001740
1741 // gp_rel relocation
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001742 // FIXME: we should reference the constant pool using small data sections,
Chris Lattner7a2bdde2011-04-15 05:18:47 +00001743 // but the asm printer currently doesn't support this feature without
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001744 // hacking it. This feature should come soon so we can uncomment the
Bruno Cardoso Lopesf33bc432008-07-28 19:26:25 +00001745 // stuff below.
Eli Friedmane2c74082009-08-03 02:22:28 +00001746 //if (IsInSmallSection(C->getType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001747 // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP);
1748 // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001749 // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001750
Akira Hatanaka13daee32012-03-27 02:55:31 +00001751 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) {
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001752 SDValue CPHi = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001753 N->getOffset(), MipsII::MO_ABS_HI);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001754 SDValue CPLo = DAG.getTargetConstantPool(C, MVT::i32, N->getAlignment(),
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00001755 N->getOffset(), MipsII::MO_ABS_LO);
Akira Hatanakae2e436a2011-04-01 21:41:06 +00001756 SDValue HiPart = DAG.getNode(MipsISD::Hi, dl, MVT::i32, CPHi);
1757 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, MVT::i32, CPLo);
Owen Anderson825b72b2009-08-11 20:47:22 +00001758 ResNode = DAG.getNode(ISD::ADD, dl, MVT::i32, HiPart, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001759 } else {
Akira Hatanaka620db892011-11-16 22:44:38 +00001760 EVT ValTy = Op.getValueType();
Akira Hatanaka86a27332012-04-04 18:26:12 +00001761 unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT;
1762 unsigned OFSTFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO;
Akira Hatanaka620db892011-11-16 22:44:38 +00001763 SDValue CP = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1764 N->getOffset(), GOTFlag);
Akira Hatanaka648f00c2012-02-24 22:34:47 +00001765 CP = DAG.getNode(MipsISD::Wrapper, dl, ValTy, GetGlobalReg(DAG, ValTy), CP);
Akira Hatanaka82099682011-12-19 19:52:25 +00001766 SDValue Load = DAG.getLoad(ValTy, dl, DAG.getEntryNode(), CP,
1767 MachinePointerInfo::getConstantPool(), false,
1768 false, false, 0);
Akira Hatanaka620db892011-11-16 22:44:38 +00001769 SDValue CPLo = DAG.getTargetConstantPool(C, ValTy, N->getAlignment(),
1770 N->getOffset(), OFSTFlag);
1771 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, ValTy, CPLo);
1772 ResNode = DAG.getNode(ISD::ADD, dl, ValTy, Load, Lo);
Bruno Cardoso Lopesd71cebf2009-11-25 12:17:58 +00001773 }
Bruno Cardoso Lopes92e87f22008-07-23 16:01:50 +00001774
1775 return ResNode;
Bruno Cardoso Lopes97c25372008-07-09 04:15:08 +00001776}
1777
Dan Gohmand858e902010-04-17 15:26:15 +00001778SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001779 MachineFunction &MF = DAG.getMachineFunction();
1780 MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>();
1781
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001782 DebugLoc dl = Op.getDebugLoc();
Dan Gohman1e93df62010-04-17 14:41:14 +00001783 SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1784 getPointerTy());
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001785
1786 // vastart just stores the address of the VarArgsFrameIndex slot into the
1787 // memory location argument.
1788 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00001789 return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1),
Akira Hatanaka82099682011-12-19 19:52:25 +00001790 MachinePointerInfo(SV), false, false, 0);
Bruno Cardoso Lopes6059b852010-02-06 21:00:02 +00001791}
Jia Liubb481f82012-02-28 07:46:26 +00001792
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001793static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1794 EVT TyX = Op.getOperand(0).getValueType();
1795 EVT TyY = Op.getOperand(1).getValueType();
1796 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1797 SDValue Const31 = DAG.getConstant(31, MVT::i32);
1798 DebugLoc DL = Op.getDebugLoc();
1799 SDValue Res;
1800
1801 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1802 // to i32.
1803 SDValue X = (TyX == MVT::f32) ?
1804 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1805 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1806 Const1);
1807 SDValue Y = (TyY == MVT::f32) ?
1808 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) :
1809 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1),
1810 Const1);
1811
1812 if (HasR2) {
1813 // ext E, Y, 31, 1 ; extract bit31 of Y
1814 // ins X, E, 31, 1 ; insert extracted bit at bit31 of X
1815 SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1);
1816 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X);
1817 } else {
1818 // sll SllX, X, 1
1819 // srl SrlX, SllX, 1
1820 // srl SrlY, Y, 31
1821 // sll SllY, SrlX, 31
1822 // or Or, SrlX, SllY
1823 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1824 SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1825 SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31);
1826 SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31);
1827 Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY);
1828 }
1829
1830 if (TyX == MVT::f32)
1831 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res);
1832
1833 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1834 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1835 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001836}
1837
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001838static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1839 unsigned WidthX = Op.getOperand(0).getValueSizeInBits();
1840 unsigned WidthY = Op.getOperand(1).getValueSizeInBits();
1841 EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY);
1842 SDValue Const1 = DAG.getConstant(1, MVT::i32);
1843 DebugLoc DL = Op.getDebugLoc();
Eric Christopher471e4222011-06-08 23:55:35 +00001844
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001845 // Bitcast to integer nodes.
1846 SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0));
1847 SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1));
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001848
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001849 if (HasR2) {
1850 // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y
1851 // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X
1852 SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y,
1853 DAG.getConstant(WidthY - 1, MVT::i32), Const1);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001854
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001855 if (WidthX > WidthY)
1856 E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E);
1857 else if (WidthY > WidthX)
1858 E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001859
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001860 SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E,
1861 DAG.getConstant(WidthX - 1, MVT::i32), Const1, X);
1862 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I);
1863 }
1864
1865 // (d)sll SllX, X, 1
1866 // (d)srl SrlX, SllX, 1
1867 // (d)srl SrlY, Y, width(Y)-1
1868 // (d)sll SllY, SrlX, width(Y)-1
1869 // or Or, SrlX, SllY
1870 SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1);
1871 SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1);
1872 SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y,
1873 DAG.getConstant(WidthY - 1, MVT::i32));
1874
1875 if (WidthX > WidthY)
1876 SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY);
1877 else if (WidthY > WidthX)
1878 SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY);
1879
1880 SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY,
1881 DAG.getConstant(WidthX - 1, MVT::i32));
1882 SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY);
1883 return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or);
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001884}
1885
Akira Hatanaka82099682011-12-19 19:52:25 +00001886SDValue
1887MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001888 if (Subtarget->hasMips64())
1889 return LowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001890
Akira Hatanaka056c51e2012-04-11 22:13:04 +00001891 return LowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2());
Akira Hatanaka9c3d57c2011-05-25 19:32:07 +00001892}
1893
Akira Hatanakac12a6e62012-04-11 22:49:04 +00001894static SDValue LowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1895 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1896 DebugLoc DL = Op.getDebugLoc();
1897
1898 // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it
1899 // to i32.
1900 SDValue X = (Op.getValueType() == MVT::f32) ?
1901 DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) :
1902 DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0),
1903 Const1);
1904
1905 // Clear MSB.
1906 if (HasR2)
1907 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32,
1908 DAG.getRegister(Mips::ZERO, MVT::i32),
1909 DAG.getConstant(31, MVT::i32), Const1, X);
1910 else {
1911 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1);
1912 Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1);
1913 }
1914
1915 if (Op.getValueType() == MVT::f32)
1916 return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res);
1917
1918 SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32,
1919 Op.getOperand(0), DAG.getConstant(0, MVT::i32));
1920 return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res);
1921}
1922
1923static SDValue LowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) {
1924 SDValue Res, Const1 = DAG.getConstant(1, MVT::i32);
1925 DebugLoc DL = Op.getDebugLoc();
1926
1927 // Bitcast to integer node.
1928 SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0));
1929
1930 // Clear MSB.
1931 if (HasR2)
1932 Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64,
1933 DAG.getRegister(Mips::ZERO_64, MVT::i64),
1934 DAG.getConstant(63, MVT::i32), Const1, X);
1935 else {
1936 SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1);
1937 Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1);
1938 }
1939
1940 return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res);
1941}
1942
1943SDValue
1944MipsTargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const {
1945 if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64))
1946 return LowerFABS64(Op, DAG, Subtarget->hasMips32r2());
1947
1948 return LowerFABS32(Op, DAG, Subtarget->hasMips32r2());
1949}
1950
Akira Hatanaka2e591472011-06-02 00:24:44 +00001951SDValue MipsTargetLowering::
1952LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopese0b5cfc2011-06-16 00:40:02 +00001953 // check the depth
1954 assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) &&
Akira Hatanaka0f843822011-06-07 18:58:42 +00001955 "Frame address can only be determined for current frame.");
Akira Hatanaka2e591472011-06-02 00:24:44 +00001956
1957 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1958 MFI->setFrameAddressIsTaken(true);
1959 EVT VT = Op.getValueType();
1960 DebugLoc dl = Op.getDebugLoc();
Akira Hatanaka46ac4392011-11-11 04:11:56 +00001961 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
1962 IsN64 ? Mips::FP_64 : Mips::FP, VT);
Akira Hatanaka2e591472011-06-02 00:24:44 +00001963 return FrameAddr;
1964}
1965
Akira Hatanakadb548262011-07-19 23:30:50 +00001966// TODO: set SType according to the desired memory barrier behavior.
Akira Hatanaka82099682011-12-19 19:52:25 +00001967SDValue
1968MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG& DAG) const {
Akira Hatanakadb548262011-07-19 23:30:50 +00001969 unsigned SType = 0;
1970 DebugLoc dl = Op.getDebugLoc();
1971 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1972 DAG.getConstant(SType, MVT::i32));
1973}
1974
Eli Friedman14648462011-07-27 22:21:52 +00001975SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op,
1976 SelectionDAG& DAG) const {
1977 // FIXME: Need pseudo-fence for 'singlethread' fences
1978 // FIXME: Set SType for weaker fences where supported/appropriate.
1979 unsigned SType = 0;
1980 DebugLoc dl = Op.getDebugLoc();
1981 return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0),
1982 DAG.getConstant(SType, MVT::i32));
1983}
1984
Akira Hatanakaa284acb2012-05-09 00:55:21 +00001985SDValue MipsTargetLowering::LowerShiftLeftParts(SDValue Op,
1986 SelectionDAG& DAG) const {
1987 DebugLoc DL = Op.getDebugLoc();
1988 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
1989 SDValue Shamt = Op.getOperand(2);
1990
1991 // if shamt < 32:
1992 // lo = (shl lo, shamt)
1993 // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt))
1994 // else:
1995 // lo = 0
1996 // hi = (shl lo, shamt[4:0])
1997 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
1998 DAG.getConstant(-1, MVT::i32));
1999 SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo,
2000 DAG.getConstant(1, MVT::i32));
2001 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo,
2002 Not);
2003 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt);
2004 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2005 SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt);
2006 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2007 DAG.getConstant(0x20, MVT::i32));
2008 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, DAG.getConstant(0, MVT::i32),
2009 ShiftLeftLo);
2010 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or);
2011
2012 SDValue Ops[2] = {Lo, Hi};
2013 return DAG.getMergeValues(Ops, 2, DL);
2014}
2015
2016SDValue MipsTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG& DAG,
2017 bool IsSRA) const {
2018 DebugLoc DL = Op.getDebugLoc();
2019 SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1);
2020 SDValue Shamt = Op.getOperand(2);
2021
2022 // if shamt < 32:
2023 // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt))
2024 // if isSRA:
2025 // hi = (sra hi, shamt)
2026 // else:
2027 // hi = (srl hi, shamt)
2028 // else:
2029 // if isSRA:
2030 // lo = (sra hi, shamt[4:0])
2031 // hi = (sra hi, 31)
2032 // else:
2033 // lo = (srl hi, shamt[4:0])
2034 // hi = 0
2035 SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt,
2036 DAG.getConstant(-1, MVT::i32));
2037 SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi,
2038 DAG.getConstant(1, MVT::i32));
2039 SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not);
2040 SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt);
2041 SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo);
2042 SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32,
2043 Hi, Shamt);
2044 SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt,
2045 DAG.getConstant(0x20, MVT::i32));
2046 SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi,
2047 DAG.getConstant(31, MVT::i32));
2048 Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or);
2049 Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond,
2050 IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32),
2051 ShiftRightHi);
2052
2053 SDValue Ops[2] = {Lo, Hi};
2054 return DAG.getMergeValues(Ops, 2, DL);
2055}
2056
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002057//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002058// Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002059//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002060
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002061//===----------------------------------------------------------------------===//
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002062// TODO: Implement a generic logic using tblgen that can support this.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002063// Mips O32 ABI rules:
2064// ---
2065// i32 - Passed in A0, A1, A2, A3 and stack
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002066// f32 - Only passed in f32 registers if no int reg has been used yet to hold
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002067// an argument. Otherwise, passed in A1, A2, A3 and stack.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002068// f64 - Only passed in two aliased f32 registers if no int reg has been used
2069// yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002070// not used, it must be shadowed. If only A3 is avaiable, shadow it and
2071// go to stack.
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002072//
2073// For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack.
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002074//===----------------------------------------------------------------------===//
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002075
Duncan Sands1e96bab2010-11-04 10:49:57 +00002076static bool CC_MipsO32(unsigned ValNo, MVT ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +00002077 MVT LocVT, CCValAssign::LocInfo LocInfo,
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002078 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2079
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002080 static const unsigned IntRegsSize=4, FloatRegsSize=2;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002081
Craig Topperc5eaae42012-03-11 07:57:25 +00002082 static const uint16_t IntRegs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002083 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2084 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002085 static const uint16_t F32Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002086 Mips::F12, Mips::F14
2087 };
Craig Topperc5eaae42012-03-11 07:57:25 +00002088 static const uint16_t F64Regs[] = {
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002089 Mips::D6, Mips::D7
2090 };
2091
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002092 // ByVal Args
2093 if (ArgFlags.isByVal()) {
2094 State.HandleByVal(ValNo, ValVT, LocVT, LocInfo,
2095 1 /*MinSize*/, 4 /*MinAlign*/, ArgFlags);
2096 unsigned NextReg = (State.getNextStackOffset() + 3) / 4;
2097 for (unsigned r = State.getFirstUnallocated(IntRegs, IntRegsSize);
2098 r < std::min(IntRegsSize, NextReg); ++r)
2099 State.AllocateReg(IntRegs[r]);
2100 return false;
2101 }
2102
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002103 // Promote i8 and i16
2104 if (LocVT == MVT::i8 || LocVT == MVT::i16) {
2105 LocVT = MVT::i32;
2106 if (ArgFlags.isSExt())
2107 LocInfo = CCValAssign::SExt;
2108 else if (ArgFlags.isZExt())
2109 LocInfo = CCValAssign::ZExt;
2110 else
2111 LocInfo = CCValAssign::AExt;
2112 }
2113
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002114 unsigned Reg;
2115
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002116 // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following
2117 // is true: function is vararg, argument is 3rd or higher, there is previous
2118 // argument which is not f32 or f64.
2119 bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1
2120 || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo;
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002121 unsigned OrigAlign = ArgFlags.getOrigAlign();
2122 bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8);
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002123
2124 if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) {
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002125 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Akira Hatanakaa1a7ba82011-05-19 20:29:48 +00002126 // If this is the first part of an i64 arg,
2127 // the allocated register must be either A0 or A2.
2128 if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3))
2129 Reg = State.AllocateReg(IntRegs, IntRegsSize);
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002130 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002131 } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) {
2132 // Allocate int register and shadow next int register. If first
2133 // available register is Mips::A1 or Mips::A3, shadow it too.
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002134 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2135 if (Reg == Mips::A1 || Reg == Mips::A3)
2136 Reg = State.AllocateReg(IntRegs, IntRegsSize);
2137 State.AllocateReg(IntRegs, IntRegsSize);
2138 LocVT = MVT::i32;
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002139 } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) {
2140 // we are guaranteed to find an available float register
2141 if (ValVT == MVT::f32) {
2142 Reg = State.AllocateReg(F32Regs, FloatRegsSize);
2143 // Shadow int register
2144 State.AllocateReg(IntRegs, IntRegsSize);
2145 } else {
2146 Reg = State.AllocateReg(F64Regs, FloatRegsSize);
2147 // Shadow int registers
2148 unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize);
2149 if (Reg2 == Mips::A1 || Reg2 == Mips::A3)
2150 State.AllocateReg(IntRegs, IntRegsSize);
2151 State.AllocateReg(IntRegs, IntRegsSize);
2152 }
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002153 } else
2154 llvm_unreachable("Cannot handle this ValVT.");
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002155
Akira Hatanakad37776d2011-05-20 21:39:54 +00002156 unsigned SizeInBytes = ValVT.getSizeInBits() >> 3;
2157 unsigned Offset = State.AllocateStack(SizeInBytes, OrigAlign);
2158
2159 if (!Reg)
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002160 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
Akira Hatanakad37776d2011-05-20 21:39:54 +00002161 else
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002162 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002163
Bruno Cardoso Lopesc42fb5f2011-03-04 20:27:44 +00002164 return false; // CC must always match
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002165}
2166
Craig Topperc5eaae42012-03-11 07:57:25 +00002167static const uint16_t Mips64IntRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002168 {Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64,
2169 Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64};
Craig Topperc5eaae42012-03-11 07:57:25 +00002170static const uint16_t Mips64DPRegs[8] =
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002171 {Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64,
2172 Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64};
2173
2174static bool CC_Mips64Byval(unsigned ValNo, MVT ValVT, MVT LocVT,
2175 CCValAssign::LocInfo LocInfo,
2176 ISD::ArgFlagsTy ArgFlags, CCState &State) {
2177 unsigned Align = std::max(ArgFlags.getByValAlign(), (unsigned)8);
2178 unsigned Size = (ArgFlags.getByValSize() + 7) / 8 * 8;
2179 unsigned FirstIdx = State.getFirstUnallocated(Mips64IntRegs, 8);
2180
2181 assert(Align <= 16 && "Cannot handle alignments larger than 16.");
2182
Jia Liubb481f82012-02-28 07:46:26 +00002183 // If byval is 16-byte aligned, the first arg register must be even.
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002184 if ((Align == 16) && (FirstIdx % 2)) {
2185 State.AllocateReg(Mips64IntRegs[FirstIdx], Mips64DPRegs[FirstIdx]);
2186 ++FirstIdx;
2187 }
2188
2189 // Mark the registers allocated.
2190 for (unsigned I = FirstIdx; Size && (I < 8); Size -= 8, ++I)
2191 State.AllocateReg(Mips64IntRegs[I], Mips64DPRegs[I]);
2192
2193 // Allocate space on caller's stack.
2194 unsigned Offset = State.AllocateStack(Size, Align);
Jia Liubb481f82012-02-28 07:46:26 +00002195
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002196 if (FirstIdx < 8)
2197 State.addLoc(CCValAssign::getReg(ValNo, ValVT, Mips64IntRegs[FirstIdx],
Jia Liubb481f82012-02-28 07:46:26 +00002198 LocVT, LocInfo));
Akira Hatanaka2c5d6522011-11-12 02:20:46 +00002199 else
2200 State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo));
2201
2202 return true;
2203}
2204
2205#include "MipsGenCallingConv.inc"
2206
Akira Hatanaka49617092011-11-14 19:02:54 +00002207static void
Akira Hatanaka08067b22012-01-24 22:07:36 +00002208AnalyzeMips64CallOperands(CCState &CCInfo,
Akira Hatanaka49617092011-11-14 19:02:54 +00002209 const SmallVectorImpl<ISD::OutputArg> &Outs) {
2210 unsigned NumOps = Outs.size();
2211 for (unsigned i = 0; i != NumOps; ++i) {
2212 MVT ArgVT = Outs[i].VT;
2213 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
2214 bool R;
2215
2216 if (Outs[i].IsFixed)
2217 R = CC_MipsN(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
2218 else
2219 R = CC_MipsN_VarArg(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo);
Jia Liubb481f82012-02-28 07:46:26 +00002220
Akira Hatanaka49617092011-11-14 19:02:54 +00002221 if (R) {
Benjamin Kramer6296ee32011-11-14 19:51:48 +00002222#ifndef NDEBUG
Akira Hatanaka49617092011-11-14 19:02:54 +00002223 dbgs() << "Call operand #" << i << " has unhandled type "
2224 << EVT(ArgVT).getEVTString();
2225#endif
2226 llvm_unreachable(0);
2227 }
2228 }
2229}
2230
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002231//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002232// Call Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002233//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002234
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002235static const unsigned O32IntRegsSize = 4;
2236
Craig Topperc5eaae42012-03-11 07:57:25 +00002237static const uint16_t O32IntRegs[] = {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002238 Mips::A0, Mips::A1, Mips::A2, Mips::A3
2239};
2240
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002241// Return next O32 integer argument register.
2242static unsigned getNextIntArgReg(unsigned Reg) {
2243 assert((Reg == Mips::A0) || (Reg == Mips::A2));
2244 return (Reg == Mips::A0) ? Mips::A1 : Mips::A3;
2245}
2246
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002247// Write ByVal Arg to arg registers and stack.
2248static void
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002249WriteByValArg(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002250 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2251 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2252 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
Akira Hatanakaedacba82011-05-25 17:32:06 +00002253 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002254 MVT PtrType, bool isLittle) {
2255 unsigned LocMemOffset = VA.getLocMemOffset();
2256 unsigned Offset = 0;
2257 uint32_t RemainingSize = Flags.getByValSize();
Akira Hatanaka5c21c9e2011-08-12 21:30:06 +00002258 unsigned ByValAlign = Flags.getByValAlign();
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002259
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002260 // Copy the first 4 words of byval arg to registers A0 - A3.
2261 // FIXME: Use a stricter alignment if it enables better optimization in passes
2262 // run later.
2263 for (; RemainingSize >= 4 && LocMemOffset < 4 * 4;
2264 Offset += 4, RemainingSize -= 4, LocMemOffset += 4) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002265 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002266 DAG.getConstant(Offset, MVT::i32));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002267 SDValue LoadVal = DAG.getLoad(MVT::i32, dl, Chain, LoadPtr,
Akira Hatanaka82099682011-12-19 19:52:25 +00002268 MachinePointerInfo(), false, false, false,
2269 std::min(ByValAlign, (unsigned )4));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002270 MemOpChains.push_back(LoadVal.getValue(1));
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002271 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002272 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2273 }
2274
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002275 if (RemainingSize == 0)
2276 return;
2277
2278 // If there still is a register available for argument passing, write the
2279 // remaining part of the structure to it using subword loads and shifts.
2280 if (LocMemOffset < 4 * 4) {
2281 assert(RemainingSize <= 3 && RemainingSize >= 1 &&
2282 "There must be one to three bytes remaining.");
2283 unsigned LoadSize = (RemainingSize == 3 ? 2 : RemainingSize);
2284 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2285 DAG.getConstant(Offset, MVT::i32));
2286 unsigned Alignment = std::min(ByValAlign, (unsigned )4);
2287 SDValue LoadVal = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2288 LoadPtr, MachinePointerInfo(),
2289 MVT::getIntegerVT(LoadSize * 8), false,
2290 false, Alignment);
2291 MemOpChains.push_back(LoadVal.getValue(1));
2292
2293 // If target is big endian, shift it to the most significant half-word or
2294 // byte.
2295 if (!isLittle)
2296 LoadVal = DAG.getNode(ISD::SHL, dl, MVT::i32, LoadVal,
2297 DAG.getConstant(32 - LoadSize * 8, MVT::i32));
2298
2299 Offset += LoadSize;
2300 RemainingSize -= LoadSize;
2301
2302 // Read second subword if necessary.
2303 if (RemainingSize != 0) {
2304 assert(RemainingSize == 1 && "There must be one byte remaining.");
Jia Liubb481f82012-02-28 07:46:26 +00002305 LoadPtr = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002306 DAG.getConstant(Offset, MVT::i32));
2307 unsigned Alignment = std::min(ByValAlign, (unsigned )2);
2308 SDValue Subword = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, Chain,
2309 LoadPtr, MachinePointerInfo(),
2310 MVT::i8, false, false, Alignment);
2311 MemOpChains.push_back(Subword.getValue(1));
2312 // Insert the loaded byte to LoadVal.
2313 // FIXME: Use INS if supported by target.
2314 unsigned ShiftAmt = isLittle ? 16 : 8;
2315 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i32, Subword,
2316 DAG.getConstant(ShiftAmt, MVT::i32));
2317 LoadVal = DAG.getNode(ISD::OR, dl, MVT::i32, LoadVal, Shift);
2318 }
2319
2320 unsigned DstReg = O32IntRegs[LocMemOffset / 4];
2321 RegsToPass.push_back(std::make_pair(DstReg, LoadVal));
2322 return;
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002323 }
Akira Hatanaka5ac85472011-08-18 23:39:37 +00002324
2325 // Create a fixed object on stack at offset LocMemOffset and copy
2326 // remaining part of byval arg to it using memcpy.
2327 SDValue Src = DAG.getNode(ISD::ADD, dl, MVT::i32, Arg,
2328 DAG.getConstant(Offset, MVT::i32));
2329 LastFI = MFI->CreateFixedObject(RemainingSize, LocMemOffset, true);
2330 SDValue Dst = DAG.getFrameIndex(LastFI, PtrType);
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002331 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2332 DAG.getConstant(RemainingSize, MVT::i32),
2333 std::min(ByValAlign, (unsigned)4),
2334 /*isVolatile=*/false, /*AlwaysInline=*/false,
2335 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002336}
2337
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002338// Copy Mips64 byVal arg to registers and stack.
2339void static
2340PassByValArg64(SDValue& ByValChain, SDValue Chain, DebugLoc dl,
2341 SmallVector<std::pair<unsigned, SDValue>, 16>& RegsToPass,
2342 SmallVector<SDValue, 8>& MemOpChains, int& LastFI,
2343 MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg,
2344 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2345 EVT PtrTy, bool isLittle) {
2346 unsigned ByValSize = Flags.getByValSize();
2347 unsigned Alignment = std::min(Flags.getByValAlign(), (unsigned)8);
2348 bool IsRegLoc = VA.isRegLoc();
2349 unsigned Offset = 0; // Offset in # of bytes from the beginning of struct.
2350 unsigned LocMemOffset = 0;
Akira Hatanaka16040852011-11-15 18:42:25 +00002351 unsigned MemCpySize = ByValSize;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002352
2353 if (!IsRegLoc)
2354 LocMemOffset = VA.getLocMemOffset();
2355 else {
Craig Topperc5eaae42012-03-11 07:57:25 +00002356 const uint16_t *Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8,
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002357 VA.getLocReg());
Craig Topperc5eaae42012-03-11 07:57:25 +00002358 const uint16_t *RegEnd = Mips64IntRegs + 8;
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002359
2360 // Copy double words to registers.
2361 for (; (Reg != RegEnd) && (ByValSize >= Offset + 8); ++Reg, Offset += 8) {
2362 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2363 DAG.getConstant(Offset, PtrTy));
2364 SDValue LoadVal = DAG.getLoad(MVT::i64, dl, Chain, LoadPtr,
2365 MachinePointerInfo(), false, false, false,
2366 Alignment);
2367 MemOpChains.push_back(LoadVal.getValue(1));
2368 RegsToPass.push_back(std::make_pair(*Reg, LoadVal));
2369 }
2370
Jia Liubb481f82012-02-28 07:46:26 +00002371 // Return if the struct has been fully copied.
Akira Hatanaka16040852011-11-15 18:42:25 +00002372 if (!(MemCpySize = ByValSize - Offset))
2373 return;
2374
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002375 // If there is an argument register available, copy the remainder of the
2376 // byval argument with sub-doubleword loads and shifts.
Akira Hatanaka16040852011-11-15 18:42:25 +00002377 if (Reg != RegEnd) {
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002378 assert((ByValSize < Offset + 8) &&
2379 "Size of the remainder should be smaller than 8-byte.");
2380 SDValue Val;
2381 for (unsigned LoadSize = 4; Offset < ByValSize; LoadSize /= 2) {
2382 unsigned RemSize = ByValSize - Offset;
2383
2384 if (RemSize < LoadSize)
2385 continue;
Jia Liubb481f82012-02-28 07:46:26 +00002386
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002387 SDValue LoadPtr = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2388 DAG.getConstant(Offset, PtrTy));
Jia Liubb481f82012-02-28 07:46:26 +00002389 SDValue LoadVal =
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002390 DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i64, Chain, LoadPtr,
2391 MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8),
2392 false, false, Alignment);
2393 MemOpChains.push_back(LoadVal.getValue(1));
2394
2395 // Offset in number of bits from double word boundary.
2396 unsigned OffsetDW = (Offset % 8) * 8;
2397 unsigned Shamt = isLittle ? OffsetDW : 64 - (OffsetDW + LoadSize * 8);
2398 SDValue Shift = DAG.getNode(ISD::SHL, dl, MVT::i64, LoadVal,
2399 DAG.getConstant(Shamt, MVT::i32));
Jia Liubb481f82012-02-28 07:46:26 +00002400
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002401 Val = Val.getNode() ? DAG.getNode(ISD::OR, dl, MVT::i64, Val, Shift) :
2402 Shift;
2403 Offset += LoadSize;
2404 Alignment = std::min(Alignment, LoadSize);
2405 }
Jia Liubb481f82012-02-28 07:46:26 +00002406
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002407 RegsToPass.push_back(std::make_pair(*Reg, Val));
2408 return;
2409 }
2410 }
2411
Akira Hatanaka16040852011-11-15 18:42:25 +00002412 assert(MemCpySize && "MemCpySize must not be zero.");
2413
2414 // Create a fixed object on stack at offset LocMemOffset and copy
2415 // remainder of byval arg to it with memcpy.
2416 SDValue Src = DAG.getNode(ISD::ADD, dl, PtrTy, Arg,
2417 DAG.getConstant(Offset, PtrTy));
2418 LastFI = MFI->CreateFixedObject(MemCpySize, LocMemOffset, true);
2419 SDValue Dst = DAG.getFrameIndex(LastFI, PtrTy);
2420 ByValChain = DAG.getMemcpy(ByValChain, dl, Dst, Src,
2421 DAG.getConstant(MemCpySize, PtrTy), Alignment,
2422 /*isVolatile=*/false, /*AlwaysInline=*/false,
2423 MachinePointerInfo(0), MachinePointerInfo(0));
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002424}
2425
Dan Gohman98ca4f22009-08-05 01:29:28 +00002426/// LowerCall - functions arguments are copied from virtual regs to
Nate Begeman5bf4b752009-01-26 03:15:54 +00002427/// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted.
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002428/// TODO: isTailCall.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002429SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002430MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00002431 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00002432 SelectionDAG &DAG = CLI.DAG;
2433 DebugLoc &dl = CLI.DL;
2434 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
2435 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
2436 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
2437 SDValue InChain = CLI.Chain;
2438 SDValue Callee = CLI.Callee;
2439 bool &isTailCall = CLI.IsTailCall;
2440 CallingConv::ID CallConv = CLI.CallConv;
2441 bool isVarArg = CLI.IsVarArg;
2442
Evan Cheng0c439eb2010-01-27 00:07:07 +00002443 // MIPs target does not yet support tail call optimization.
2444 isTailCall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002445
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002446 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002447 MachineFrameInfo *MFI = MF.getFrameInfo();
Akira Hatanakad37776d2011-05-20 21:39:54 +00002448 const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering();
Bruno Cardoso Lopesc517cb02009-09-01 17:27:58 +00002449 bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_;
Akira Hatanaka17a1e872011-05-20 18:39:33 +00002450 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002451
2452 // Analyze operands of the call, assigning locations to each operand.
2453 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002454 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002455 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002456
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002457 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002458 CCInfo.AnalyzeCallOperands(Outs, CC_MipsO32);
Akira Hatanaka49617092011-11-14 19:02:54 +00002459 else if (HasMips64)
2460 AnalyzeMips64CallOperands(CCInfo, Outs);
Akira Hatanakabdd2ce92011-05-23 21:13:59 +00002461 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002462 CCInfo.AnalyzeCallOperands(Outs, CC_Mips);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002463
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002464 // Get a count of how many bytes are to be pushed on the stack.
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002465 unsigned NextStackOffset = CCInfo.getNextStackOffset();
2466
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002467 // Chain is the output chain of the last Load/Store or CopyToReg node.
2468 // ByValChain is the output chain of the last Memcpy node created for copying
2469 // byval arguments to the stack.
2470 SDValue Chain, CallSeqStart, ByValChain;
2471 SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true);
2472 Chain = CallSeqStart = DAG.getCALLSEQ_START(InChain, NextStackOffsetVal);
2473 ByValChain = InChain;
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002474
Akira Hatanaka21afc632011-06-21 00:40:49 +00002475 // Get the frame index of the stack frame object that points to the location
2476 // of dynamically allocated area on the stack.
2477 int DynAllocFI = MipsFI->getDynAllocFI();
2478
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002479 // Update size of the maximum argument space.
2480 // For O32, a minimum of four words (16 bytes) of argument space is
2481 // allocated.
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002482 if (IsO32)
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002483 NextStackOffset = std::max(NextStackOffset, (unsigned)16);
2484
2485 unsigned MaxCallFrameSize = MipsFI->getMaxCallFrameSize();
2486
2487 if (MaxCallFrameSize < NextStackOffset) {
2488 MipsFI->setMaxCallFrameSize(NextStackOffset);
2489
Akira Hatanaka21afc632011-06-21 00:40:49 +00002490 // Set the offsets relative to $sp of the $gp restore slot and dynamically
2491 // allocated stack space. These offsets must be aligned to a boundary
2492 // determined by the stack alignment of the ABI.
2493 unsigned StackAlignment = TFL->getStackAlignment();
2494 NextStackOffset = (NextStackOffset + StackAlignment - 1) /
2495 StackAlignment * StackAlignment;
2496
Akira Hatanaka21afc632011-06-21 00:40:49 +00002497 MFI->setObjectOffset(DynAllocFI, NextStackOffset);
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002498 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002499
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002500 // With EABI is it possible to have 16 args on registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002501 SmallVector<std::pair<unsigned, SDValue>, 16> RegsToPass;
2502 SmallVector<SDValue, 8> MemOpChains;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002503
Eric Christopher471e4222011-06-08 23:55:35 +00002504 int FirstFI = -MFI->getNumFixedObjects() - 1, LastFI = 0;
Akira Hatanaka43299772011-05-20 23:22:14 +00002505
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002506 // Walk the register/memloc assignments, inserting copies/loads.
2507 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00002508 SDValue Arg = OutVals[i];
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002509 CCValAssign &VA = ArgLocs[i];
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002510 MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT();
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002511 ISD::ArgFlagsTy Flags = Outs[i].Flags;
2512
2513 // ByVal Arg.
2514 if (Flags.isByVal()) {
2515 assert(Flags.getByValSize() &&
2516 "ByVal args of size 0 should have been ignored by front-end.");
2517 if (IsO32)
2518 WriteByValArg(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
2519 MFI, DAG, Arg, VA, Flags, getPointerTy(),
2520 Subtarget->isLittle());
2521 else
2522 PassByValArg64(ByValChain, Chain, dl, RegsToPass, MemOpChains, LastFI,
Jia Liubb481f82012-02-28 07:46:26 +00002523 MFI, DAG, Arg, VA, Flags, getPointerTy(),
Akira Hatanaka6df3e7b2011-11-12 02:34:50 +00002524 Subtarget->isLittle());
2525 continue;
2526 }
Jia Liubb481f82012-02-28 07:46:26 +00002527
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002528 // Promote the value if needed.
2529 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002530 default: llvm_unreachable("Unknown loc info!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002531 case CCValAssign::Full:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002532 if (VA.isRegLoc()) {
2533 if ((ValVT == MVT::f32 && LocVT == MVT::i32) ||
2534 (ValVT == MVT::f64 && LocVT == MVT::i64))
2535 Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg);
2536 else if (ValVT == MVT::f64 && LocVT == MVT::i32) {
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002537 SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2538 Arg, DAG.getConstant(0, MVT::i32));
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002539 SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32,
2540 Arg, DAG.getConstant(1, MVT::i32));
Akira Hatanaka99a2e982011-04-15 19:52:08 +00002541 if (!Subtarget->isLittle())
2542 std::swap(Lo, Hi);
Jia Liubb481f82012-02-28 07:46:26 +00002543 unsigned LocRegLo = VA.getLocReg();
Akira Hatanaka373e3a42011-09-23 00:58:33 +00002544 unsigned LocRegHigh = getNextIntArgReg(LocRegLo);
2545 RegsToPass.push_back(std::make_pair(LocRegLo, Lo));
2546 RegsToPass.push_back(std::make_pair(LocRegHigh, Hi));
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002547 continue;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002548 }
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002549 }
2550 break;
Chris Lattnere0b12152008-03-17 06:57:02 +00002551 case CCValAssign::SExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002552 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002553 break;
2554 case CCValAssign::ZExt:
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002555 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002556 break;
2557 case CCValAssign::AExt:
Akira Hatanaka38bdc572012-02-17 02:20:26 +00002558 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg);
Chris Lattnere0b12152008-03-17 06:57:02 +00002559 break;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002560 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002561
2562 // Arguments that can be passed on register must be kept at
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002563 // RegsToPass vector
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002564 if (VA.isRegLoc()) {
2565 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Chris Lattnere0b12152008-03-17 06:57:02 +00002566 continue;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002567 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002568
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002569 // Register can't get to this point...
Chris Lattnere0b12152008-03-17 06:57:02 +00002570 assert(VA.isMemLoc());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002571
Chris Lattnere0b12152008-03-17 06:57:02 +00002572 // Create the frame index object for this incoming parameter
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002573 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002574 VA.getLocMemOffset(), true);
Akira Hatanaka43299772011-05-20 23:22:14 +00002575 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
Chris Lattnere0b12152008-03-17 06:57:02 +00002576
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002577 // emit ISD::STORE whichs stores the
Chris Lattnere0b12152008-03-17 06:57:02 +00002578 // parameter value to a stack Location
Chris Lattner8026a9d2010-09-21 17:50:43 +00002579 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002580 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002581 }
2582
Akira Hatanaka3d21c242011-06-08 17:39:33 +00002583 // Extend range of indices of frame objects for outgoing arguments that were
2584 // created during this function call. Skip this step if no such objects were
2585 // created.
2586 if (LastFI)
2587 MipsFI->extendOutArgFIRange(FirstFI, LastFI);
2588
Akira Hatanakada7f5f12011-09-19 20:26:02 +00002589 // If a memcpy has been created to copy a byval arg to a stack, replace the
2590 // chain input of CallSeqStart with ByValChain.
2591 if (InChain != ByValChain)
2592 DAG.UpdateNodeOperands(CallSeqStart.getNode(), ByValChain,
2593 NextStackOffsetVal);
2594
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002595 // Transform all store nodes into one single node because all store
2596 // nodes are independent of each other.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002597 if (!MemOpChains.empty())
2598 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002599 &MemOpChains[0], MemOpChains.size());
2600
Bill Wendling056292f2008-09-16 21:48:12 +00002601 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002602 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2603 // node so that legalize doesn't hack it.
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002604 unsigned char OpFlag;
2605 bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002606 bool GlobalOrExternal = false;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002607 SDValue CalleeLo;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002608
2609 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002610 if (IsPICCall && G->getGlobal()->hasInternalLinkage()) {
2611 OpFlag = IsO32 ? MipsII::MO_GOT : MipsII::MO_GOT_PAGE;
2612 unsigned char LoFlag = IsO32 ? MipsII::MO_ABS_LO : MipsII::MO_GOT_OFST;
2613 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0,
2614 OpFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002615 CalleeLo = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(),
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002616 0, LoFlag);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002617 } else {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002618 OpFlag = IsPICCall ? MipsII::MO_GOT_CALL : MipsII::MO_NO_FLAG;
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002619 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
2620 getPointerTy(), 0, OpFlag);
2621 }
2622
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002623 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002624 }
2625 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002626 if (IsN64 || (!IsO32 && IsPIC))
2627 OpFlag = MipsII::MO_GOT_DISP;
2628 else if (!IsPIC) // !N64 && static
2629 OpFlag = MipsII::MO_NO_FLAG;
2630 else // O32 & PIC
2631 OpFlag = MipsII::MO_GOT_CALL;
Akira Hatanaka82099682011-12-19 19:52:25 +00002632 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2633 OpFlag);
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002634 GlobalOrExternal = true;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002635 }
2636
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002637 SDValue InFlag;
2638
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002639 // Create nodes that load address of callee and copy it to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002640 if (IsPICCall) {
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002641 if (GlobalOrExternal) {
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002642 // Load callee address
Akira Hatanaka648f00c2012-02-24 22:34:47 +00002643 Callee = DAG.getNode(MipsISD::Wrapper, dl, getPointerTy(),
2644 GetGlobalReg(DAG, getPointerTy()), Callee);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002645 SDValue LoadValue = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
2646 Callee, MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002647 false, false, false, 0);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002648
2649 // Use GOT+LO if callee has internal linkage.
2650 if (CalleeLo.getNode()) {
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002651 SDValue Lo = DAG.getNode(MipsISD::Lo, dl, getPointerTy(), CalleeLo);
2652 Callee = DAG.getNode(ISD::ADD, dl, getPointerTy(), LoadValue, Lo);
Akira Hatanaka9777e7a2011-04-07 19:51:44 +00002653 } else
2654 Callee = LoadValue;
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002655 }
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002656 }
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002657
Jia Liubb481f82012-02-28 07:46:26 +00002658 // T9 should contain the address of the callee function if
Akira Hatanaka0dca9452011-12-09 01:45:12 +00002659 // -reloction-model=pic or it is an indirect call.
2660 if (IsPICCall || !GlobalOrExternal) {
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002661 // copy to T9
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002662 unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9;
2663 Chain = DAG.getCopyToReg(Chain, dl, T9Reg, Callee, SDValue(0, 0));
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002664 InFlag = Chain.getValue(1);
Akira Hatanakae42f33b2011-10-28 19:49:00 +00002665 Callee = DAG.getRegister(T9Reg, getPointerTy());
Akira Hatanakaf49fde22011-04-04 17:11:07 +00002666 }
Bill Wendling056292f2008-09-16 21:48:12 +00002667
Akira Hatanaka92d4aec2012-05-12 03:19:04 +00002668 // Insert node "GP copy globalreg" before call to function.
2669 // Lazy-binding stubs require GP to point to the GOT.
2670 if (IsPICCall) {
2671 unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP;
2672 EVT Ty = IsN64 ? MVT::i64 : MVT::i32;
2673 RegsToPass.push_back(std::make_pair(GPReg, GetGlobalReg(DAG, Ty)));
2674 }
2675
Akira Hatanakacd0f90f2011-05-20 02:30:51 +00002676 // Build a sequence of copy-to-reg nodes chained together with token
2677 // chain and flag operands which copy the outgoing args into registers.
2678 // The InFlag in necessary since all emitted instructions must be
2679 // stuck together.
2680 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2681 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2682 RegsToPass[i].second, InFlag);
2683 InFlag = Chain.getValue(1);
2684 }
2685
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002686 // MipsJmpLink = #chain, #target_address, #opt_in_flags...
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002687 // = Chain, Callee, Reg#1, Reg#2, ...
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002688 //
2689 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002690 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002691 SmallVector<SDValue, 8> Ops;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002692 Ops.push_back(Chain);
2693 Ops.push_back(Callee);
2694
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002695 // Add argument registers to the end of the list so that they are
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002696 // known live into the call.
2697 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2698 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2699 RegsToPass[i].second.getValueType()));
2700
Akira Hatanakab2930b92012-03-01 22:27:29 +00002701 // Add a register mask operand representing the call-preserved registers.
2702 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2703 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2704 assert(Mask && "Missing call preserved mask for calling convention");
2705 Ops.push_back(DAG.getRegisterMask(Mask));
2706
Gabor Greifba36cb52008-08-28 21:40:38 +00002707 if (InFlag.getNode())
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002708 Ops.push_back(InFlag);
2709
Dale Johannesen33c960f2009-02-04 20:06:27 +00002710 Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002711 InFlag = Chain.getValue(1);
2712
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002713 // Create the CALLSEQ_END node.
Akira Hatanaka5f7451f2011-06-21 01:02:03 +00002714 Chain = DAG.getCALLSEQ_END(Chain,
2715 DAG.getIntPtrConstant(NextStackOffset, true),
Bruno Cardoso Lopes3ed6f872010-01-30 18:32:07 +00002716 DAG.getIntPtrConstant(0, true), InFlag);
2717 InFlag = Chain.getValue(1);
2718
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002719 // Handle result values, copying them out of physregs into vregs that we
2720 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002721 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2722 Ins, dl, DAG, InVals);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002723}
2724
Dan Gohman98ca4f22009-08-05 01:29:28 +00002725/// LowerCallResult - Lower the result values of a call into the
2726/// appropriate copies out of appropriate physical registers.
2727SDValue
2728MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002729 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002730 const SmallVectorImpl<ISD::InputArg> &Ins,
2731 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002732 SmallVectorImpl<SDValue> &InVals) const {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002733 // Assign locations to each value returned by this call.
2734 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002735 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
2736 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002737
Dan Gohman98ca4f22009-08-05 01:29:28 +00002738 CCInfo.AnalyzeCallResult(Ins, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002739
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002740 // Copy all of the result registers out of their specified physreg.
2741 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00002742 Chain = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002743 RVLocs[i].getValVT(), InFlag).getValue(1);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002744 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002745 InVals.push_back(Chain.getValue(0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002746 }
Bruno Cardoso Lopesc7db5612007-11-05 03:02:32 +00002747
Dan Gohman98ca4f22009-08-05 01:29:28 +00002748 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002749}
2750
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002751//===----------------------------------------------------------------------===//
Dan Gohman98ca4f22009-08-05 01:29:28 +00002752// Formal Arguments Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002753//===----------------------------------------------------------------------===//
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002754static void ReadByValArg(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2755 std::vector<SDValue>& OutChains,
2756 SelectionDAG &DAG, unsigned NumWords, SDValue FIN,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002757 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2758 const Argument *FuncArg) {
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002759 unsigned LocMem = VA.getLocMemOffset();
2760 unsigned FirstWord = LocMem / 4;
2761
2762 // copy register A0 - A3 to frame object
2763 for (unsigned i = 0; i < NumWords; ++i) {
2764 unsigned CurWord = FirstWord + i;
2765 if (CurWord >= O32IntRegsSize)
2766 break;
2767
2768 unsigned SrcReg = O32IntRegs[CurWord];
Craig Topper420761a2012-04-20 07:30:17 +00002769 unsigned Reg = AddLiveIn(MF, SrcReg, &Mips::CPURegsRegClass);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002770 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, MVT::i32, FIN,
2771 DAG.getConstant(i * 4, MVT::i32));
2772 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(Reg, MVT::i32),
Akira Hatanakab4549e12012-03-27 03:13:56 +00002773 StorePtr, MachinePointerInfo(FuncArg, i * 4),
2774 false, false, 0);
Akira Hatanaka4231c7e2011-05-24 19:18:33 +00002775 OutChains.push_back(Store);
2776 }
2777}
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002778
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002779// Create frame object on stack and copy registers used for byval passing to it.
2780static unsigned
2781CopyMips64ByValRegs(MachineFunction &MF, SDValue Chain, DebugLoc dl,
2782 std::vector<SDValue>& OutChains, SelectionDAG &DAG,
2783 const CCValAssign &VA, const ISD::ArgFlagsTy& Flags,
2784 MachineFrameInfo *MFI, bool IsRegLoc,
2785 SmallVectorImpl<SDValue> &InVals, MipsFunctionInfo *MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002786 EVT PtrTy, const Argument *FuncArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002787 const uint16_t *Reg = Mips64IntRegs + 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002788 int FOOffset; // Frame object offset from virtual frame pointer.
2789
2790 if (IsRegLoc) {
2791 Reg = std::find(Mips64IntRegs, Mips64IntRegs + 8, VA.getLocReg());
2792 FOOffset = (Reg - Mips64IntRegs) * 8 - 8 * 8;
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002793 }
2794 else
2795 FOOffset = VA.getLocMemOffset();
2796
2797 // Create frame object.
2798 unsigned NumRegs = (Flags.getByValSize() + 7) / 8;
2799 unsigned LastFI = MFI->CreateFixedObject(NumRegs * 8, FOOffset, true);
2800 SDValue FIN = DAG.getFrameIndex(LastFI, PtrTy);
2801 InVals.push_back(FIN);
2802
2803 // Copy arg registers.
2804 for (unsigned I = 0; (Reg != Mips64IntRegs + 8) && (I < NumRegs);
2805 ++Reg, ++I) {
Craig Topper420761a2012-04-20 07:30:17 +00002806 unsigned VReg = AddLiveIn(MF, *Reg, &Mips::CPU64RegsRegClass);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002807 SDValue StorePtr = DAG.getNode(ISD::ADD, dl, PtrTy, FIN,
2808 DAG.getConstant(I * 8, PtrTy));
2809 SDValue Store = DAG.getStore(Chain, dl, DAG.getRegister(VReg, MVT::i64),
Akira Hatanakab4549e12012-03-27 03:13:56 +00002810 StorePtr, MachinePointerInfo(FuncArg, I * 8),
2811 false, false, 0);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002812 OutChains.push_back(Store);
2813 }
Jia Liubb481f82012-02-28 07:46:26 +00002814
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002815 return LastFI;
2816}
2817
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002818/// LowerFormalArguments - transform physical registers into virtual registers
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002819/// and generate load operations for arguments places on the stack.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002820SDValue
2821MipsTargetLowering::LowerFormalArguments(SDValue Chain,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002822 CallingConv::ID CallConv,
2823 bool isVarArg,
Akira Hatanaka82099682011-12-19 19:52:25 +00002824 const SmallVectorImpl<ISD::InputArg> &Ins,
Akira Hatanaka0bf3dfb2011-04-15 21:00:26 +00002825 DebugLoc dl, SelectionDAG &DAG,
2826 SmallVectorImpl<SDValue> &InVals)
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00002827 const {
Bruno Cardoso Lopesf7f3b502008-08-04 07:12:52 +00002828 MachineFunction &MF = DAG.getMachineFunction();
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002829 MachineFrameInfo *MFI = MF.getFrameInfo();
Bruno Cardoso Lopesa2b1bb52007-08-28 05:08:16 +00002830 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002831
Dan Gohman1e93df62010-04-17 14:41:14 +00002832 MipsFI->setVarArgsFrameIndex(0);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002833
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002834 // Used with vargs to acumulate store chains.
2835 std::vector<SDValue> OutChains;
2836
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002837 // Assign locations to all of the incoming arguments.
2838 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002839 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Akira Hatanaka82099682011-12-19 19:52:25 +00002840 getTargetMachine(), ArgLocs, *DAG.getContext());
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00002841
Akira Hatanaka2ec69fa2011-10-28 18:47:24 +00002842 if (IsO32)
Akira Hatanaka95b8ae12011-05-19 18:06:05 +00002843 CCInfo.AnalyzeFormalArguments(Ins, CC_MipsO32);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002844 else
Dan Gohman98ca4f22009-08-05 01:29:28 +00002845 CCInfo.AnalyzeFormalArguments(Ins, CC_Mips);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002846
Akira Hatanakab4549e12012-03-27 03:13:56 +00002847 Function::const_arg_iterator FuncArg =
2848 DAG.getMachineFunction().getFunction()->arg_begin();
Akira Hatanaka43299772011-05-20 23:22:14 +00002849 int LastFI = 0;// MipsFI->LastInArgFI is 0 at the entry of this function.
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002850
Akira Hatanakab4549e12012-03-27 03:13:56 +00002851 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i, ++FuncArg) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002852 CCValAssign &VA = ArgLocs[i];
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002853 EVT ValVT = VA.getValVT();
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002854 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2855 bool IsRegLoc = VA.isRegLoc();
2856
2857 if (Flags.isByVal()) {
2858 assert(Flags.getByValSize() &&
2859 "ByVal args of size 0 should have been ignored by front-end.");
2860 if (IsO32) {
2861 unsigned NumWords = (Flags.getByValSize() + 3) / 4;
2862 LastFI = MFI->CreateFixedObject(NumWords * 4, VA.getLocMemOffset(),
2863 true);
2864 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
2865 InVals.push_back(FIN);
Akira Hatanakab4549e12012-03-27 03:13:56 +00002866 ReadByValArg(MF, Chain, dl, OutChains, DAG, NumWords, FIN, VA, Flags,
2867 &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002868 } else // N32/64
2869 LastFI = CopyMips64ByValRegs(MF, Chain, dl, OutChains, DAG, VA, Flags,
2870 MFI, IsRegLoc, InVals, MipsFI,
Akira Hatanakab4549e12012-03-27 03:13:56 +00002871 getPointerTy(), &*FuncArg);
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002872 continue;
2873 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002874
2875 // Arguments stored on registers
Akira Hatanaka3a5257d2011-11-12 02:29:58 +00002876 if (IsRegLoc) {
Owen Andersone50ed302009-08-10 22:56:29 +00002877 EVT RegVT = VA.getLocVT();
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002878 unsigned ArgReg = VA.getLocReg();
Craig Topper44d23822012-02-22 05:59:10 +00002879 const TargetRegisterClass *RC;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002880
Owen Anderson825b72b2009-08-11 20:47:22 +00002881 if (RegVT == MVT::i32)
Craig Topper420761a2012-04-20 07:30:17 +00002882 RC = &Mips::CPURegsRegClass;
Akira Hatanaka95934842011-09-24 01:34:44 +00002883 else if (RegVT == MVT::i64)
Craig Topper420761a2012-04-20 07:30:17 +00002884 RC = &Mips::CPU64RegsRegClass;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002885 else if (RegVT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00002886 RC = &Mips::FGR32RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002887 else if (RegVT == MVT::f64)
Craig Topper420761a2012-04-20 07:30:17 +00002888 RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass;
Akira Hatanaka09dd60f2011-09-26 21:37:50 +00002889 else
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002890 llvm_unreachable("RegVT not supported by FormalArguments Lowering");
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002891
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002892 // Transform the arguments stored on
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002893 // physical registers into virtual ones
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002894 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002895 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002896
2897 // If this is an 8 or 16-bit value, it has been passed promoted
2898 // to 32 bits. Insert an assert[sz]ext to capture this, then
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002899 // truncate to the right size.
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002900 if (VA.getLocInfo() != CCValAssign::Full) {
Chris Lattnerd4015072009-03-26 05:28:14 +00002901 unsigned Opcode = 0;
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002902 if (VA.getLocInfo() == CCValAssign::SExt)
2903 Opcode = ISD::AssertSext;
2904 else if (VA.getLocInfo() == CCValAssign::ZExt)
2905 Opcode = ISD::AssertZext;
Chris Lattnerd4015072009-03-26 05:28:14 +00002906 if (Opcode)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002907 ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue,
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002908 DAG.getValueType(ValVT));
2909 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002910 }
2911
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002912 // Handle floating point arguments passed in integer registers.
2913 if ((RegVT == MVT::i32 && ValVT == MVT::f32) ||
2914 (RegVT == MVT::i64 && ValVT == MVT::f64))
2915 ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue);
2916 else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) {
2917 unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(),
2918 getNextIntArgReg(ArgReg), RC);
2919 SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT);
2920 if (!Subtarget->isLittle())
2921 std::swap(ArgValue, ArgValue2);
2922 ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64,
2923 ArgValue, ArgValue2);
Bruno Cardoso Lopesb53db4f2009-03-19 02:12:28 +00002924 }
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002925
Dan Gohman98ca4f22009-08-05 01:29:28 +00002926 InVals.push_back(ArgValue);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002927 } else { // VA.isRegLoc()
2928
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002929 // sanity check
2930 assert(VA.isMemLoc());
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002931
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002932 // The stack pointer offset is relative to the caller stack frame.
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002933 LastFI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002934 VA.getLocMemOffset(), true);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002935
2936 // Create load nodes to retrieve arguments from the stack
Akira Hatanaka43299772011-05-20 23:22:14 +00002937 SDValue FIN = DAG.getFrameIndex(LastFI, getPointerTy());
Akira Hatanakafeaa4c32011-10-28 19:55:48 +00002938 InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN,
Akira Hatanaka43299772011-05-20 23:22:14 +00002939 MachinePointerInfo::getFixedStack(LastFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002940 false, false, false, 0));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00002941 }
2942 }
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002943
2944 // The mips ABIs for returning structs by value requires that we copy
2945 // the sret argument into $v0 for the return. Save the argument into
2946 // a virtual register so that we can access it from the return points.
2947 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
2948 unsigned Reg = MipsFI->getSRetReturnReg();
2949 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002950 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i32));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002951 MipsFI->setSRetReturnReg(Reg);
2952 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002953 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00002954 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00002955 }
2956
Akira Hatanakabad53f42011-11-14 19:01:09 +00002957 if (isVarArg) {
2958 unsigned NumOfRegs = IsO32 ? 4 : 8;
Craig Topperc5eaae42012-03-11 07:57:25 +00002959 const uint16_t *ArgRegs = IsO32 ? O32IntRegs : Mips64IntRegs;
Akira Hatanakabad53f42011-11-14 19:01:09 +00002960 unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumOfRegs);
2961 int FirstRegSlotOffset = IsO32 ? 0 : -64 ; // offset of $a0's slot.
Craig Topper420761a2012-04-20 07:30:17 +00002962 const TargetRegisterClass *RC = IsO32 ?
2963 (const TargetRegisterClass*)&Mips::CPURegsRegClass :
2964 (const TargetRegisterClass*)&Mips::CPU64RegsRegClass;
Akira Hatanakabad53f42011-11-14 19:01:09 +00002965 unsigned RegSize = RC->getSize();
2966 int RegSlotOffset = FirstRegSlotOffset + Idx * RegSize;
2967
2968 // Offset of the first variable argument from stack pointer.
2969 int FirstVaArgOffset;
2970
2971 if (IsO32 || (Idx == NumOfRegs)) {
2972 FirstVaArgOffset =
2973 (CCInfo.getNextStackOffset() + RegSize - 1) / RegSize * RegSize;
2974 } else
2975 FirstVaArgOffset = RegSlotOffset;
2976
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002977 // Record the frame index of the first variable argument
Eric Christopher471e4222011-06-08 23:55:35 +00002978 // which is a value necessary to VASTART.
Akira Hatanakabad53f42011-11-14 19:01:09 +00002979 LastFI = MFI->CreateFixedObject(RegSize, FirstVaArgOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002980 MipsFI->setVarArgsFrameIndex(LastFI);
Akira Hatanakaedacba82011-05-25 17:32:06 +00002981
Akira Hatanakabad53f42011-11-14 19:01:09 +00002982 // Copy the integer registers that have not been used for argument passing
2983 // to the argument register save area. For O32, the save area is allocated
2984 // in the caller's stack frame, while for N32/64, it is allocated in the
2985 // callee's stack frame.
2986 for (int StackOffset = RegSlotOffset;
2987 Idx < NumOfRegs; ++Idx, StackOffset += RegSize) {
2988 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgRegs[Idx], RC);
2989 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg,
2990 MVT::getIntegerVT(RegSize * 8));
2991 LastFI = MFI->CreateFixedObject(RegSize, StackOffset, true);
Akira Hatanakab4d8d312011-05-24 00:23:52 +00002992 SDValue PtrOff = DAG.getFrameIndex(LastFI, getPointerTy());
2993 OutChains.push_back(DAG.getStore(Chain, dl, ArgValue, PtrOff,
Akira Hatanaka82099682011-12-19 19:52:25 +00002994 MachinePointerInfo(), false, false, 0));
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00002995 }
2996 }
2997
Akira Hatanaka43299772011-05-20 23:22:14 +00002998 MipsFI->setLastInArgFI(LastFI);
2999
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003000 // All stores are grouped in one node to allow the matching between
Bruno Cardoso Lopesb37a7422010-02-06 19:20:49 +00003001 // the size of Ins and InVals. This only happens when on varg functions
3002 if (!OutChains.empty()) {
3003 OutChains.push_back(Chain);
3004 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
3005 &OutChains[0], OutChains.size());
3006 }
3007
Dan Gohman98ca4f22009-08-05 01:29:28 +00003008 return Chain;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003009}
3010
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003011//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003012// Return Value Calling Convention Implementation
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003013//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003014
Dan Gohman98ca4f22009-08-05 01:29:28 +00003015SDValue
3016MipsTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003017 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003018 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003019 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00003020 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003021
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003022 // CCValAssign - represent the assignment of
3023 // the return value to a location
3024 SmallVector<CCValAssign, 16> RVLocs;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003025
3026 // CCState - Info about the registers and stack slot.
Eric Christopher471e4222011-06-08 23:55:35 +00003027 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
3028 getTargetMachine(), RVLocs, *DAG.getContext());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003029
Dan Gohman98ca4f22009-08-05 01:29:28 +00003030 // Analize return values.
3031 CCInfo.AnalyzeReturn(Outs, RetCC_Mips);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003032
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003033 // If this is the first return lowered for this function, add
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003034 // the regs to the liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003035 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003036 for (unsigned i = 0; i != RVLocs.size(); ++i)
Bruno Cardoso Lopes2ab22d12007-07-11 23:16:16 +00003037 if (RVLocs[i].isRegLoc())
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003038 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003039 }
3040
Dan Gohman475871a2008-07-27 21:46:04 +00003041 SDValue Flag;
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003042
3043 // Copy the result values into the output registers.
3044 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3045 CCValAssign &VA = RVLocs[i];
3046 assert(VA.isRegLoc() && "Can only return in registers!");
3047
Akira Hatanaka82099682011-12-19 19:52:25 +00003048 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), OutVals[i], Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003049
3050 // guarantee that all emitted copies are
3051 // stuck together, avoiding something bad
3052 Flag = Chain.getValue(1);
3053 }
3054
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003055 // The mips ABIs for returning structs by value requires that we copy
3056 // the sret argument into $v0 for the return. We saved the argument into
3057 // a virtual register in the entry block, so now we copy the value out
3058 // and into $v0.
3059 if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
3060 MachineFunction &MF = DAG.getMachineFunction();
3061 MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>();
3062 unsigned Reg = MipsFI->getSRetReturnReg();
3063
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003064 if (!Reg)
Torok Edwinc23197a2009-07-14 16:55:14 +00003065 llvm_unreachable("sret virtual register not created in the entry block");
Dale Johannesena05dca42009-02-04 23:02:30 +00003066 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003067
Dale Johannesena05dca42009-02-04 23:02:30 +00003068 Chain = DAG.getCopyToReg(Chain, dl, Mips::V0, Val, Flag);
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003069 Flag = Chain.getValue(1);
3070 }
3071
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003072 // Return on Mips is always a "jr $ra"
Gabor Greifba36cb52008-08-28 21:40:38 +00003073 if (Flag.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003074 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00003075 Chain, DAG.getRegister(Mips::RA, MVT::i32), Flag);
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003076 else // Return Void
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003077 return DAG.getNode(MipsISD::Ret, dl, MVT::Other,
Owen Anderson825b72b2009-08-11 20:47:22 +00003078 Chain, DAG.getRegister(Mips::RA, MVT::i32));
Bruno Cardoso Lopes972f5892007-06-06 07:42:06 +00003079}
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003080
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003081//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003082// Mips Inline Assembly Support
Akira Hatanaka4552c9a2011-04-15 21:51:11 +00003083//===----------------------------------------------------------------------===//
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003084
3085/// getConstraintType - Given a constraint letter, return the type of
3086/// constraint it is for this target.
3087MipsTargetLowering::ConstraintType MipsTargetLowering::
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003088getConstraintType(const std::string &Constraint) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003089{
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003090 // Mips specific constrainy
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003091 // GCC config/mips/constraints.md
3092 //
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003093 // 'd' : An address register. Equivalent to r
3094 // unless generating MIPS16 code.
3095 // 'y' : Equivalent to r; retained for
3096 // backwards compatibility.
Eric Christopher1d5a3922012-05-07 06:25:10 +00003097 // 'c' : A register suitable for use in an indirect
3098 // jump. This will always be $25 for -mabicalls.
Eric Christopheraf97f732012-05-07 06:25:19 +00003099 // 'l' : The lo register. 1 word storage.
3100 // 'x' : The hilo register pair. Double word storage.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003101 if (Constraint.size() == 1) {
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003102 switch (Constraint[0]) {
3103 default : break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003104 case 'd':
3105 case 'y':
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003106 case 'f':
Eric Christopher1d5a3922012-05-07 06:25:10 +00003107 case 'c':
Eric Christopher4adbefe2012-05-07 06:25:15 +00003108 case 'l':
Eric Christopheraf97f732012-05-07 06:25:19 +00003109 case 'x':
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003110 return C_RegisterClass;
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003111 }
3112 }
3113 return TargetLowering::getConstraintType(Constraint);
3114}
3115
John Thompson44ab89e2010-10-29 17:29:13 +00003116/// Examine constraint type and operand type and determine a weight value.
3117/// This object must already have been set up with the operand type
3118/// and the current alternative constraint selected.
3119TargetLowering::ConstraintWeight
3120MipsTargetLowering::getSingleConstraintMatchWeight(
3121 AsmOperandInfo &info, const char *constraint) const {
3122 ConstraintWeight weight = CW_Invalid;
3123 Value *CallOperandVal = info.CallOperandVal;
3124 // If we don't have a value, we can't do a match,
3125 // but allow it at the lowest weight.
3126 if (CallOperandVal == NULL)
3127 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00003128 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00003129 // Look at the constraint type.
3130 switch (*constraint) {
3131 default:
3132 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
3133 break;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003134 case 'd':
3135 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +00003136 if (type->isIntegerTy())
3137 weight = CW_Register;
3138 break;
3139 case 'f':
3140 if (type->isFloatTy())
3141 weight = CW_Register;
3142 break;
Eric Christopher1d5a3922012-05-07 06:25:10 +00003143 case 'c': // $25 for indirect jumps
Eric Christopher4adbefe2012-05-07 06:25:15 +00003144 case 'l': // lo register
Eric Christopheraf97f732012-05-07 06:25:19 +00003145 case 'x': // hilo register pair
Eric Christopher1d5a3922012-05-07 06:25:10 +00003146 if (type->isIntegerTy())
3147 weight = CW_SpecificReg;
3148 break;
Eric Christopher50ab0392012-05-07 03:13:32 +00003149 case 'I': // signed 16 bit immediate
Eric Christophere5076d42012-05-07 03:13:42 +00003150 case 'J': // integer zero
Eric Christopherf49f8462012-05-07 05:46:29 +00003151 case 'K': // unsigned 16 bit immediate
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003152 case 'L': // signed 32 bit immediate where lower 16 bits are 0
Eric Christopher60cfc792012-05-07 05:46:43 +00003153 case 'N': // immediate in the range of -65535 to -1 (inclusive)
Eric Christopher1ce20342012-05-07 05:46:48 +00003154 case 'O': // signed 15 bit immediate (+- 16383)
Eric Christopher54412a72012-05-07 06:25:02 +00003155 case 'P': // immediate in the range of 65535 to 1 (inclusive)
Eric Christopher50ab0392012-05-07 03:13:32 +00003156 if (isa<ConstantInt>(CallOperandVal))
3157 weight = CW_Constant;
3158 break;
John Thompson44ab89e2010-10-29 17:29:13 +00003159 }
3160 return weight;
3161}
3162
Eric Christopher38d64262011-06-29 19:33:04 +00003163/// Given a register class constraint, like 'r', if this corresponds directly
3164/// to an LLVM register class, return a register of 0 and the register class
3165/// pointer.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003166std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00003167getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003168{
3169 if (Constraint.size() == 1) {
3170 switch (Constraint[0]) {
Eric Christopher314aff12011-06-29 19:04:31 +00003171 case 'd': // Address register. Same as 'r' unless generating MIPS16 code.
3172 case 'y': // Same as 'r'. Exists for compatibility.
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003173 case 'r':
Eric Christopher3ccbd472012-05-07 03:13:16 +00003174 if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8)
Craig Topper420761a2012-04-20 07:30:17 +00003175 return std::make_pair(0U, &Mips::CPURegsRegClass);
Eric Christopher0ed1f762012-05-07 03:13:22 +00003176 if (VT == MVT::i64 && HasMips64)
3177 return std::make_pair(0U, &Mips::CPU64RegsRegClass);
3178 // This will generate an error message
3179 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes225ca9c2008-07-05 19:05:21 +00003180 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00003181 if (VT == MVT::f32)
Craig Topper420761a2012-04-20 07:30:17 +00003182 return std::make_pair(0U, &Mips::FGR32RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003183 if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) {
3184 if (Subtarget->isFP64bit())
Craig Topper420761a2012-04-20 07:30:17 +00003185 return std::make_pair(0U, &Mips::FGR64RegClass);
3186 return std::make_pair(0U, &Mips::AFGR64RegClass);
Akira Hatanakacb9dd722012-01-04 02:45:01 +00003187 }
Eric Christopher1d5a3922012-05-07 06:25:10 +00003188 break;
3189 case 'c': // register suitable for indirect jump
3190 if (VT == MVT::i32)
3191 return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass);
3192 assert(VT == MVT::i64 && "Unexpected type.");
3193 return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass);
Eric Christopher4adbefe2012-05-07 06:25:15 +00003194 case 'l': // register suitable for indirect jump
3195 if (VT == MVT::i32)
3196 return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass);
3197 return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass);
Eric Christopheraf97f732012-05-07 06:25:19 +00003198 case 'x': // register suitable for indirect jump
3199 // Fixme: Not triggering the use of both hi and low
3200 // This will generate an error message
3201 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Bruno Cardoso Lopes84f47c52007-08-21 16:09:25 +00003202 }
3203 }
3204 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3205}
3206
Eric Christopher50ab0392012-05-07 03:13:32 +00003207/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3208/// vector. If it is invalid, don't add anything to Ops.
3209void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3210 std::string &Constraint,
3211 std::vector<SDValue>&Ops,
3212 SelectionDAG &DAG) const {
3213 SDValue Result(0, 0);
3214
3215 // Only support length 1 constraints for now.
3216 if (Constraint.length() > 1) return;
3217
3218 char ConstraintLetter = Constraint[0];
3219 switch (ConstraintLetter) {
3220 default: break; // This will fall through to the generic implementation
3221 case 'I': // Signed 16 bit constant
3222 // If this fails, the parent routine will give an error
3223 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3224 EVT Type = Op.getValueType();
3225 int64_t Val = C->getSExtValue();
3226 if (isInt<16>(Val)) {
3227 Result = DAG.getTargetConstant(Val, Type);
3228 break;
3229 }
3230 }
3231 return;
Eric Christophere5076d42012-05-07 03:13:42 +00003232 case 'J': // integer zero
3233 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3234 EVT Type = Op.getValueType();
3235 int64_t Val = C->getZExtValue();
3236 if (Val == 0) {
3237 Result = DAG.getTargetConstant(0, Type);
3238 break;
3239 }
3240 }
3241 return;
Eric Christopherf49f8462012-05-07 05:46:29 +00003242 case 'K': // unsigned 16 bit immediate
3243 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3244 EVT Type = Op.getValueType();
3245 uint64_t Val = (uint64_t)C->getZExtValue();
3246 if (isUInt<16>(Val)) {
3247 Result = DAG.getTargetConstant(Val, Type);
3248 break;
3249 }
3250 }
3251 return;
Eric Christopher5ac47bb2012-05-07 05:46:37 +00003252 case 'L': // signed 32 bit immediate where lower 16 bits are 0
3253 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3254 EVT Type = Op.getValueType();
3255 int64_t Val = C->getSExtValue();
3256 if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){
3257 Result = DAG.getTargetConstant(Val, Type);
3258 break;
3259 }
3260 }
3261 return;
Eric Christopher60cfc792012-05-07 05:46:43 +00003262 case 'N': // immediate in the range of -65535 to -1 (inclusive)
3263 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3264 EVT Type = Op.getValueType();
3265 int64_t Val = C->getSExtValue();
3266 if ((Val >= -65535) && (Val <= -1)) {
3267 Result = DAG.getTargetConstant(Val, Type);
3268 break;
3269 }
3270 }
3271 return;
Eric Christopher1ce20342012-05-07 05:46:48 +00003272 case 'O': // signed 15 bit immediate
3273 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3274 EVT Type = Op.getValueType();
3275 int64_t Val = C->getSExtValue();
3276 if ((isInt<15>(Val))) {
3277 Result = DAG.getTargetConstant(Val, Type);
3278 break;
3279 }
3280 }
3281 return;
Eric Christopher54412a72012-05-07 06:25:02 +00003282 case 'P': // immediate in the range of 1 to 65535 (inclusive)
3283 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
3284 EVT Type = Op.getValueType();
3285 int64_t Val = C->getSExtValue();
3286 if ((Val <= 65535) && (Val >= 1)) {
3287 Result = DAG.getTargetConstant(Val, Type);
3288 break;
3289 }
3290 }
3291 return;
Eric Christopher50ab0392012-05-07 03:13:32 +00003292 }
3293
3294 if (Result.getNode()) {
3295 Ops.push_back(Result);
3296 return;
3297 }
3298
3299 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
3300}
3301
Dan Gohman6520e202008-10-18 02:06:02 +00003302bool
3303MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
3304 // The Mips target isn't yet aware of offsets.
3305 return false;
3306}
Evan Chengeb2f9692009-10-27 19:56:55 +00003307
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003308bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
3309 if (VT != MVT::f32 && VT != MVT::f64)
3310 return false;
Bruno Cardoso Lopes6b902822011-01-18 19:41:41 +00003311 if (Imm.isNegZero())
3312 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +00003313 return Imm.isZero();
3314}
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003315
3316unsigned MipsTargetLowering::getJumpTableEncoding() const {
3317 if (IsN64)
3318 return MachineJumpTableInfo::EK_GPRel64BlockAddress;
Jia Liubb481f82012-02-28 07:46:26 +00003319
Akira Hatanaka6c2cf8b2012-02-03 04:33:00 +00003320 return TargetLowering::getJumpTableEncoding();
3321}