blob: ff32a66b14c2d162c4cc310bf5b715e1095f1cce [file] [log] [blame]
Chris Lattnere138b3d2008-01-01 20:36:19 +00001//===-- lib/CodeGen/MachineInstr.cpp --------------------------------------===//
Misha Brukmanedf128a2005-04-21 22:36:52 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanedf128a2005-04-21 22:36:52 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Brian Gaeke21326fc2004-02-13 04:39:32 +00009//
10// Methods common to all machine instructions.
11//
Chris Lattner035dfbe2002-08-09 20:08:06 +000012//===----------------------------------------------------------------------===//
Vikram S. Adve70bc4b52001-07-21 12:41:50 +000013
Chris Lattner822b4fb2001-09-07 17:18:30 +000014#include "llvm/CodeGen/MachineInstr.h"
Evan Chengfb112882009-03-23 08:01:15 +000015#include "llvm/Constants.h"
Dan Gohman8c2b5252009-10-30 01:27:03 +000016#include "llvm/Function.h"
Evan Chengfb112882009-03-23 08:01:15 +000017#include "llvm/InlineAsm.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000018#include "llvm/LLVMContext.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000019#include "llvm/Metadata.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000020#include "llvm/Module.h"
Chris Lattner5e9cd432009-12-28 08:30:43 +000021#include "llvm/Type.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000022#include "llvm/Value.h"
Dan Gohmancd26ec52009-09-23 01:33:16 +000023#include "llvm/Assembly/Writer.h"
Evan Cheng506049f2010-03-03 01:44:33 +000024#include "llvm/CodeGen/MachineConstantPool.h"
Chris Lattner8517e1f2004-02-19 16:17:08 +000025#include "llvm/CodeGen/MachineFunction.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000026#include "llvm/CodeGen/MachineMemOperand.h"
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +000027#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner62ed6b92008-01-01 01:12:31 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000029#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenge837dea2011-06-28 19:10:37 +000030#include "llvm/MC/MCInstrDesc.h"
Chris Lattner72aaa3c2010-03-13 08:14:18 +000031#include "llvm/MC/MCSymbol.h"
Chris Lattner10491642002-10-30 00:48:05 +000032#include "llvm/Target/TargetMachine.h"
Evan Chengbb81d972008-01-31 09:59:15 +000033#include "llvm/Target/TargetInstrInfo.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000034#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohmane33f44c2009-10-07 17:38:06 +000035#include "llvm/Analysis/AliasAnalysis.h"
Argyrios Kyrtzidisa26eae62009-04-30 23:22:31 +000036#include "llvm/Analysis/DebugInfo.h"
David Greene3b325332010-01-04 23:48:20 +000037#include "llvm/Support/Debug.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000038#include "llvm/Support/ErrorHandling.h"
Dan Gohman2c3f7ae2008-07-17 23:49:46 +000039#include "llvm/Support/LeakDetector.h"
Dan Gohmance42e402008-07-07 20:32:02 +000040#include "llvm/Support/MathExtras.h"
Chris Lattneredfb72c2008-08-24 20:37:32 +000041#include "llvm/Support/raw_ostream.h"
Dan Gohmanb8d2f552008-08-20 15:58:01 +000042#include "llvm/ADT/FoldingSet.h"
Chris Lattner0742b592004-02-23 18:38:20 +000043using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000044
Chris Lattnerf7382302007-12-30 21:56:09 +000045//===----------------------------------------------------------------------===//
46// MachineOperand Implementation
47//===----------------------------------------------------------------------===//
48
Chris Lattner62ed6b92008-01-01 01:12:31 +000049/// AddRegOperandToRegInfo - Add this register operand to the specified
50/// MachineRegisterInfo. If it is null, then the next/prev fields should be
51/// explicitly nulled out.
52void MachineOperand::AddRegOperandToRegInfo(MachineRegisterInfo *RegInfo) {
Dan Gohmand735b802008-10-03 15:45:36 +000053 assert(isReg() && "Can only add reg operand to use lists");
Jim Grosbachee61d672011-08-24 16:44:17 +000054
Chris Lattner62ed6b92008-01-01 01:12:31 +000055 // If the reginfo pointer is null, just explicitly null out or next/prev
56 // pointers, to ensure they are not garbage.
57 if (RegInfo == 0) {
58 Contents.Reg.Prev = 0;
59 Contents.Reg.Next = 0;
60 return;
61 }
Jim Grosbachee61d672011-08-24 16:44:17 +000062
Chris Lattner62ed6b92008-01-01 01:12:31 +000063 // Otherwise, add this operand to the head of the registers use/def list.
Chris Lattner80fe5312008-01-01 21:08:22 +000064 MachineOperand **Head = &RegInfo->getRegUseDefListHead(getReg());
Jim Grosbachee61d672011-08-24 16:44:17 +000065
Chris Lattner80fe5312008-01-01 21:08:22 +000066 // For SSA values, we prefer to keep the definition at the start of the list.
67 // we do this by skipping over the definition if it is at the head of the
68 // list.
69 if (*Head && (*Head)->isDef())
70 Head = &(*Head)->Contents.Reg.Next;
Jim Grosbachee61d672011-08-24 16:44:17 +000071
Chris Lattner80fe5312008-01-01 21:08:22 +000072 Contents.Reg.Next = *Head;
Chris Lattner62ed6b92008-01-01 01:12:31 +000073 if (Contents.Reg.Next) {
74 assert(getReg() == Contents.Reg.Next->getReg() &&
75 "Different regs on the same list!");
76 Contents.Reg.Next->Contents.Reg.Prev = &Contents.Reg.Next;
77 }
Jim Grosbachee61d672011-08-24 16:44:17 +000078
Chris Lattner80fe5312008-01-01 21:08:22 +000079 Contents.Reg.Prev = Head;
80 *Head = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +000081}
82
Dan Gohman3bc1a372009-04-15 01:17:37 +000083/// RemoveRegOperandFromRegInfo - Remove this register operand from the
84/// MachineRegisterInfo it is linked with.
85void MachineOperand::RemoveRegOperandFromRegInfo() {
86 assert(isOnRegUseList() && "Reg operand is not on a use list");
87 // Unlink this from the doubly linked list of operands.
88 MachineOperand *NextOp = Contents.Reg.Next;
Jim Grosbachee61d672011-08-24 16:44:17 +000089 *Contents.Reg.Prev = NextOp;
Dan Gohman3bc1a372009-04-15 01:17:37 +000090 if (NextOp) {
91 assert(NextOp->getReg() == getReg() && "Corrupt reg use/def chain!");
92 NextOp->Contents.Reg.Prev = Contents.Reg.Prev;
93 }
94 Contents.Reg.Prev = 0;
95 Contents.Reg.Next = 0;
96}
97
Chris Lattner62ed6b92008-01-01 01:12:31 +000098void MachineOperand::setReg(unsigned Reg) {
99 if (getReg() == Reg) return; // No change.
Jim Grosbachee61d672011-08-24 16:44:17 +0000100
Chris Lattner62ed6b92008-01-01 01:12:31 +0000101 // Otherwise, we have to change the register. If this operand is embedded
102 // into a machine function, we need to update the old and new register's
103 // use/def lists.
104 if (MachineInstr *MI = getParent())
105 if (MachineBasicBlock *MBB = MI->getParent())
106 if (MachineFunction *MF = MBB->getParent()) {
107 RemoveRegOperandFromRegInfo();
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000108 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000109 AddRegOperandToRegInfo(&MF->getRegInfo());
110 return;
111 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000112
Chris Lattner62ed6b92008-01-01 01:12:31 +0000113 // Otherwise, just change the register, no problem. :)
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000114 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000115}
116
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000117void MachineOperand::substVirtReg(unsigned Reg, unsigned SubIdx,
118 const TargetRegisterInfo &TRI) {
119 assert(TargetRegisterInfo::isVirtualRegister(Reg));
120 if (SubIdx && getSubReg())
121 SubIdx = TRI.composeSubRegIndices(SubIdx, getSubReg());
122 setReg(Reg);
Jakob Stoklund Olesena5135f62010-06-01 22:39:25 +0000123 if (SubIdx)
124 setSubReg(SubIdx);
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000125}
126
127void MachineOperand::substPhysReg(unsigned Reg, const TargetRegisterInfo &TRI) {
128 assert(TargetRegisterInfo::isPhysicalRegister(Reg));
129 if (getSubReg()) {
130 Reg = TRI.getSubReg(Reg, getSubReg());
Jakob Stoklund Olesencf724f02011-05-08 19:21:08 +0000131 // Note that getSubReg() may return 0 if the sub-register doesn't exist.
132 // That won't happen in legal code.
Jakob Stoklund Olesen2da53372010-05-28 18:18:53 +0000133 setSubReg(0);
134 }
135 setReg(Reg);
136}
137
Chris Lattner62ed6b92008-01-01 01:12:31 +0000138/// ChangeToImmediate - Replace this operand with a new immediate operand of
139/// the specified value. If an operand is known to be an immediate already,
140/// the setImm method should be used.
141void MachineOperand::ChangeToImmediate(int64_t ImmVal) {
142 // If this operand is currently a register operand, and if this is in a
143 // function, deregister the operand from the register's use/def list.
Dan Gohmand735b802008-10-03 15:45:36 +0000144 if (isReg() && getParent() && getParent()->getParent() &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000145 getParent()->getParent()->getParent())
146 RemoveRegOperandFromRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000147
Chris Lattner62ed6b92008-01-01 01:12:31 +0000148 OpKind = MO_Immediate;
149 Contents.ImmVal = ImmVal;
150}
151
152/// ChangeToRegister - Replace this operand with a new register operand of
153/// the specified value. If an operand is known to be an register already,
154/// the setReg method should be used.
155void MachineOperand::ChangeToRegister(unsigned Reg, bool isDef, bool isImp,
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000156 bool isKill, bool isDead, bool isUndef,
157 bool isDebug) {
Jim Grosbachee61d672011-08-24 16:44:17 +0000158 // If this operand is already a register operand, use setReg to update the
Chris Lattner62ed6b92008-01-01 01:12:31 +0000159 // register's use/def lists.
Dan Gohmand735b802008-10-03 15:45:36 +0000160 if (isReg()) {
Dale Johannesene0091802008-09-14 01:44:36 +0000161 assert(!isEarlyClobber());
Chris Lattner62ed6b92008-01-01 01:12:31 +0000162 setReg(Reg);
163 } else {
164 // Otherwise, change this to a register and set the reg#.
165 OpKind = MO_Register;
Jakob Stoklund Olesen25947462010-10-19 20:56:32 +0000166 SmallContents.RegNo = Reg;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000167
168 // If this operand is embedded in a function, add the operand to the
169 // register's use/def list.
170 if (MachineInstr *MI = getParent())
171 if (MachineBasicBlock *MBB = MI->getParent())
172 if (MachineFunction *MF = MBB->getParent())
173 AddRegOperandToRegInfo(&MF->getRegInfo());
174 }
175
176 IsDef = isDef;
177 IsImp = isImp;
178 IsKill = isKill;
179 IsDead = isDead;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000180 IsUndef = isUndef;
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000181 IsInternalRead = false;
Dale Johannesene0091802008-09-14 01:44:36 +0000182 IsEarlyClobber = false;
Dale Johannesen9653f9e2010-02-10 00:41:49 +0000183 IsDebug = isDebug;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000184 SubReg = 0;
185}
186
Chris Lattnerf7382302007-12-30 21:56:09 +0000187/// isIdenticalTo - Return true if this operand is identical to the specified
188/// operand.
189bool MachineOperand::isIdenticalTo(const MachineOperand &Other) const {
Chris Lattner31530612009-06-24 17:54:48 +0000190 if (getType() != Other.getType() ||
191 getTargetFlags() != Other.getTargetFlags())
192 return false;
Jim Grosbachee61d672011-08-24 16:44:17 +0000193
Chris Lattnerf7382302007-12-30 21:56:09 +0000194 switch (getType()) {
Chris Lattnerf7382302007-12-30 21:56:09 +0000195 case MachineOperand::MO_Register:
196 return getReg() == Other.getReg() && isDef() == Other.isDef() &&
197 getSubReg() == Other.getSubReg();
198 case MachineOperand::MO_Immediate:
199 return getImm() == Other.getImm();
Cameron Zwarichc20fb632011-07-01 23:45:21 +0000200 case MachineOperand::MO_CImmediate:
201 return getCImm() == Other.getCImm();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000202 case MachineOperand::MO_FPImmediate:
203 return getFPImm() == Other.getFPImm();
Chris Lattnerf7382302007-12-30 21:56:09 +0000204 case MachineOperand::MO_MachineBasicBlock:
205 return getMBB() == Other.getMBB();
206 case MachineOperand::MO_FrameIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000207 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000208 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000209 return getIndex() == Other.getIndex() && getOffset() == Other.getOffset();
Chris Lattnerf7382302007-12-30 21:56:09 +0000210 case MachineOperand::MO_JumpTableIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000211 return getIndex() == Other.getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000212 case MachineOperand::MO_GlobalAddress:
213 return getGlobal() == Other.getGlobal() && getOffset() == Other.getOffset();
214 case MachineOperand::MO_ExternalSymbol:
215 return !strcmp(getSymbolName(), Other.getSymbolName()) &&
216 getOffset() == Other.getOffset();
Dan Gohman8c2b5252009-10-30 01:27:03 +0000217 case MachineOperand::MO_BlockAddress:
218 return getBlockAddress() == Other.getBlockAddress();
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000219 case MO_RegisterMask:
220 return getRegMask() == Other.getRegMask();
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000221 case MachineOperand::MO_MCSymbol:
222 return getMCSymbol() == Other.getMCSymbol();
Chris Lattner24ad3ed2010-04-07 18:03:19 +0000223 case MachineOperand::MO_Metadata:
224 return getMetadata() == Other.getMetadata();
Chris Lattnerf7382302007-12-30 21:56:09 +0000225 }
Chandler Carruth732f05c2012-01-10 18:08:01 +0000226 llvm_unreachable("Invalid machine operand type");
Chris Lattnerf7382302007-12-30 21:56:09 +0000227}
228
229/// print - Print the specified machine operand.
230///
Mon P Wang5ca6bd12008-10-10 01:43:55 +0000231void MachineOperand::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +0000232 // If the instruction is embedded into a basic block, we can find the
233 // target info for the instruction.
234 if (!TM)
235 if (const MachineInstr *MI = getParent())
236 if (const MachineBasicBlock *MBB = MI->getParent())
237 if (const MachineFunction *MF = MBB->getParent())
238 TM = &MF->getTarget();
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000239 const TargetRegisterInfo *TRI = TM ? TM->getRegisterInfo() : 0;
Dan Gohman80f6c582009-11-09 19:38:45 +0000240
Chris Lattnerf7382302007-12-30 21:56:09 +0000241 switch (getType()) {
242 case MachineOperand::MO_Register:
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000243 OS << PrintReg(getReg(), TRI, getSubReg());
Dan Gohman2ccc8392008-12-18 21:51:27 +0000244
Evan Cheng4784f1f2009-06-30 08:49:04 +0000245 if (isDef() || isKill() || isDead() || isImplicit() || isUndef() ||
Jakob Stoklund Olesen04003452011-12-07 01:08:22 +0000246 isInternalRead() || isEarlyClobber()) {
Chris Lattner31530612009-06-24 17:54:48 +0000247 OS << '<';
Chris Lattnerf7382302007-12-30 21:56:09 +0000248 bool NeedComma = false;
Evan Cheng07897072009-10-14 23:37:31 +0000249 if (isDef()) {
Chris Lattner31530612009-06-24 17:54:48 +0000250 if (NeedComma) OS << ',';
Dale Johannesen913d3df2008-09-12 17:49:03 +0000251 if (isEarlyClobber())
252 OS << "earlyclobber,";
Evan Cheng07897072009-10-14 23:37:31 +0000253 if (isImplicit())
254 OS << "imp-";
Chris Lattnerf7382302007-12-30 21:56:09 +0000255 OS << "def";
256 NeedComma = true;
Evan Cheng5affca02009-10-21 07:56:02 +0000257 } else if (isImplicit()) {
Evan Cheng07897072009-10-14 23:37:31 +0000258 OS << "imp-use";
Evan Cheng5affca02009-10-21 07:56:02 +0000259 NeedComma = true;
260 }
Evan Cheng07897072009-10-14 23:37:31 +0000261
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000262 if (isKill() || isDead() || isUndef() || isInternalRead()) {
Chris Lattner31530612009-06-24 17:54:48 +0000263 if (NeedComma) OS << ',';
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000264 NeedComma = false;
265 if (isKill()) {
266 OS << "kill";
267 NeedComma = true;
268 }
269 if (isDead()) {
270 OS << "dead";
271 NeedComma = true;
272 }
Evan Cheng4784f1f2009-06-30 08:49:04 +0000273 if (isUndef()) {
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000274 if (NeedComma) OS << ',';
Evan Cheng4784f1f2009-06-30 08:49:04 +0000275 OS << "undef";
Jakob Stoklund Olesen20682152011-12-07 00:22:07 +0000276 NeedComma = true;
277 }
278 if (isInternalRead()) {
279 if (NeedComma) OS << ',';
280 OS << "internal";
281 NeedComma = true;
Evan Cheng4784f1f2009-06-30 08:49:04 +0000282 }
Chris Lattnerf7382302007-12-30 21:56:09 +0000283 }
Chris Lattner31530612009-06-24 17:54:48 +0000284 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000285 }
286 break;
287 case MachineOperand::MO_Immediate:
288 OS << getImm();
289 break;
Devang Patel8594d422011-06-24 20:46:11 +0000290 case MachineOperand::MO_CImmediate:
291 getCImm()->getValue().print(OS, false);
292 break;
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000293 case MachineOperand::MO_FPImmediate:
Chris Lattnercf0fe8d2009-10-05 05:54:46 +0000294 if (getFPImm()->getType()->isFloatTy())
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000295 OS << getFPImm()->getValueAPF().convertToFloat();
Chris Lattner31530612009-06-24 17:54:48 +0000296 else
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000297 OS << getFPImm()->getValueAPF().convertToDouble();
Nate Begemane8b7ccf2008-02-14 07:39:30 +0000298 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000299 case MachineOperand::MO_MachineBasicBlock:
Dan Gohman0ba90f32009-10-31 20:19:03 +0000300 OS << "<BB#" << getMBB()->getNumber() << ">";
Chris Lattnerf7382302007-12-30 21:56:09 +0000301 break;
302 case MachineOperand::MO_FrameIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000303 OS << "<fi#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000304 break;
305 case MachineOperand::MO_ConstantPoolIndex:
Chris Lattner8aa797a2007-12-30 23:10:15 +0000306 OS << "<cp#" << getIndex();
Chris Lattnerf7382302007-12-30 21:56:09 +0000307 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000308 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000309 break;
310 case MachineOperand::MO_JumpTableIndex:
Chris Lattner31530612009-06-24 17:54:48 +0000311 OS << "<jt#" << getIndex() << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000312 break;
313 case MachineOperand::MO_GlobalAddress:
Dan Gohman8d4e3b52009-11-06 18:03:10 +0000314 OS << "<ga:";
315 WriteAsOperand(OS, getGlobal(), /*PrintType=*/false);
Chris Lattnerf7382302007-12-30 21:56:09 +0000316 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000317 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000318 break;
319 case MachineOperand::MO_ExternalSymbol:
320 OS << "<es:" << getSymbolName();
321 if (getOffset()) OS << "+" << getOffset();
Chris Lattner31530612009-06-24 17:54:48 +0000322 OS << '>';
Chris Lattnerf7382302007-12-30 21:56:09 +0000323 break;
Dan Gohman8c2b5252009-10-30 01:27:03 +0000324 case MachineOperand::MO_BlockAddress:
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000325 OS << '<';
Dan Gohman0ba90f32009-10-31 20:19:03 +0000326 WriteAsOperand(OS, getBlockAddress(), /*PrintType=*/false);
Dan Gohman8c2b5252009-10-30 01:27:03 +0000327 OS << '>';
328 break;
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000329 case MachineOperand::MO_RegisterMask:
Jakob Stoklund Olesen478a8a02012-02-02 23:52:57 +0000330 OS << "<regmask>";
Jakob Stoklund Olesen7739cad2012-01-16 19:22:00 +0000331 break;
Dale Johannesen5f72a5e2010-01-13 00:00:24 +0000332 case MachineOperand::MO_Metadata:
333 OS << '<';
334 WriteAsOperand(OS, getMetadata(), /*PrintType=*/false);
335 OS << '>';
336 break;
Chris Lattner72aaa3c2010-03-13 08:14:18 +0000337 case MachineOperand::MO_MCSymbol:
338 OS << "<MCSym=" << *getMCSymbol() << '>';
339 break;
Chris Lattnerf7382302007-12-30 21:56:09 +0000340 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000341
Chris Lattner31530612009-06-24 17:54:48 +0000342 if (unsigned TF = getTargetFlags())
343 OS << "[TF=" << TF << ']';
Chris Lattnerf7382302007-12-30 21:56:09 +0000344}
345
346//===----------------------------------------------------------------------===//
Dan Gohmance42e402008-07-07 20:32:02 +0000347// MachineMemOperand Implementation
348//===----------------------------------------------------------------------===//
349
Chris Lattner40a858f2010-09-21 05:39:30 +0000350/// getAddrSpace - Return the LLVM IR address space number that this pointer
351/// points into.
352unsigned MachinePointerInfo::getAddrSpace() const {
353 if (V == 0) return 0;
354 return cast<PointerType>(V->getType())->getAddressSpace();
355}
356
Chris Lattnere8639032010-09-21 06:22:23 +0000357/// getConstantPool - Return a MachinePointerInfo record that refers to the
358/// constant pool.
359MachinePointerInfo MachinePointerInfo::getConstantPool() {
360 return MachinePointerInfo(PseudoSourceValue::getConstantPool());
361}
362
363/// getFixedStack - Return a MachinePointerInfo record that refers to the
364/// the specified FrameIndex.
365MachinePointerInfo MachinePointerInfo::getFixedStack(int FI, int64_t offset) {
366 return MachinePointerInfo(PseudoSourceValue::getFixedStack(FI), offset);
367}
368
Chris Lattner1daa6f42010-09-21 06:43:24 +0000369MachinePointerInfo MachinePointerInfo::getJumpTable() {
370 return MachinePointerInfo(PseudoSourceValue::getJumpTable());
371}
372
373MachinePointerInfo MachinePointerInfo::getGOT() {
374 return MachinePointerInfo(PseudoSourceValue::getGOT());
375}
Chris Lattner40a858f2010-09-21 05:39:30 +0000376
Chris Lattnerfc448ff2010-09-21 18:51:21 +0000377MachinePointerInfo MachinePointerInfo::getStack(int64_t Offset) {
378 return MachinePointerInfo(PseudoSourceValue::getStack(), Offset);
379}
380
Chris Lattnerda39c392010-09-21 04:32:08 +0000381MachineMemOperand::MachineMemOperand(MachinePointerInfo ptrinfo, unsigned f,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000382 uint64_t s, unsigned int a,
383 const MDNode *TBAAInfo)
Chris Lattnerda39c392010-09-21 04:32:08 +0000384 : PtrInfo(ptrinfo), Size(s),
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000385 Flags((f & ((1 << MOMaxBits) - 1)) | ((Log2_32(a) + 1) << MOMaxBits)),
386 TBAAInfo(TBAAInfo) {
Chris Lattnerda39c392010-09-21 04:32:08 +0000387 assert((PtrInfo.V == 0 || isa<PointerType>(PtrInfo.V->getType())) &&
388 "invalid pointer value");
Dan Gohman28f02fd2009-09-21 19:47:04 +0000389 assert(getBaseAlignment() == a && "Alignment is not a power of 2!");
Dan Gohmanc5e1f982008-07-16 15:56:42 +0000390 assert((isLoad() || isStore()) && "Not a load/store!");
Dan Gohmance42e402008-07-07 20:32:02 +0000391}
392
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000393/// Profile - Gather unique data for the object.
394///
395void MachineMemOperand::Profile(FoldingSetNodeID &ID) const {
Chris Lattnere8e2e802010-09-21 04:23:39 +0000396 ID.AddInteger(getOffset());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000397 ID.AddInteger(Size);
Chris Lattnere8e2e802010-09-21 04:23:39 +0000398 ID.AddPointer(getValue());
Dan Gohmanb8d2f552008-08-20 15:58:01 +0000399 ID.AddInteger(Flags);
400}
401
Dan Gohmanc76909a2009-09-25 20:36:54 +0000402void MachineMemOperand::refineAlignment(const MachineMemOperand *MMO) {
403 // The Value and Offset may differ due to CSE. But the flags and size
404 // should be the same.
405 assert(MMO->getFlags() == getFlags() && "Flags mismatch!");
406 assert(MMO->getSize() == getSize() && "Size mismatch!");
407
408 if (MMO->getBaseAlignment() >= getBaseAlignment()) {
409 // Update the alignment value.
David Greeneba2b2972010-02-15 16:48:31 +0000410 Flags = (Flags & ((1 << MOMaxBits) - 1)) |
411 ((Log2_32(MMO->getBaseAlignment()) + 1) << MOMaxBits);
Dan Gohmanc76909a2009-09-25 20:36:54 +0000412 // Also update the base and offset, because the new alignment may
413 // not be applicable with the old ones.
Chris Lattnere8e2e802010-09-21 04:23:39 +0000414 PtrInfo = MMO->PtrInfo;
Dan Gohmanc76909a2009-09-25 20:36:54 +0000415 }
416}
417
Dan Gohman4b2ebc12009-09-25 23:33:20 +0000418/// getAlignment - Return the minimum known alignment in bytes of the
419/// actual memory reference.
420uint64_t MachineMemOperand::getAlignment() const {
421 return MinAlign(getBaseAlignment(), getOffset());
422}
423
Dan Gohmanc76909a2009-09-25 20:36:54 +0000424raw_ostream &llvm::operator<<(raw_ostream &OS, const MachineMemOperand &MMO) {
425 assert((MMO.isLoad() || MMO.isStore()) &&
Dan Gohmancd26ec52009-09-23 01:33:16 +0000426 "SV has to be a load, store or both.");
Jim Grosbachee61d672011-08-24 16:44:17 +0000427
Dan Gohmanc76909a2009-09-25 20:36:54 +0000428 if (MMO.isVolatile())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000429 OS << "Volatile ";
430
Dan Gohmanc76909a2009-09-25 20:36:54 +0000431 if (MMO.isLoad())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000432 OS << "LD";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000433 if (MMO.isStore())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000434 OS << "ST";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000435 OS << MMO.getSize();
Jim Grosbachee61d672011-08-24 16:44:17 +0000436
Dan Gohmancd26ec52009-09-23 01:33:16 +0000437 // Print the address information.
438 OS << "[";
Dan Gohmanc76909a2009-09-25 20:36:54 +0000439 if (!MMO.getValue())
Dan Gohmancd26ec52009-09-23 01:33:16 +0000440 OS << "<unknown>";
441 else
Dan Gohmanc76909a2009-09-25 20:36:54 +0000442 WriteAsOperand(OS, MMO.getValue(), /*PrintType=*/false);
Dan Gohmancd26ec52009-09-23 01:33:16 +0000443
444 // If the alignment of the memory reference itself differs from the alignment
445 // of the base pointer, print the base alignment explicitly, next to the base
446 // pointer.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000447 if (MMO.getBaseAlignment() != MMO.getAlignment())
448 OS << "(align=" << MMO.getBaseAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000449
Dan Gohmanc76909a2009-09-25 20:36:54 +0000450 if (MMO.getOffset() != 0)
451 OS << "+" << MMO.getOffset();
Dan Gohmancd26ec52009-09-23 01:33:16 +0000452 OS << "]";
453
454 // Print the alignment of the reference.
Dan Gohmanc76909a2009-09-25 20:36:54 +0000455 if (MMO.getBaseAlignment() != MMO.getAlignment() ||
456 MMO.getBaseAlignment() != MMO.getSize())
457 OS << "(align=" << MMO.getAlignment() << ")";
Dan Gohmancd26ec52009-09-23 01:33:16 +0000458
Dan Gohmanf96e4bd2010-10-20 00:31:05 +0000459 // Print TBAA info.
460 if (const MDNode *TBAAInfo = MMO.getTBAAInfo()) {
461 OS << "(tbaa=";
462 if (TBAAInfo->getNumOperands() > 0)
463 WriteAsOperand(OS, TBAAInfo->getOperand(0), /*PrintType=*/false);
464 else
465 OS << "<unknown>";
466 OS << ")";
467 }
468
Bill Wendlingd65ba722011-04-29 23:45:22 +0000469 // Print nontemporal info.
470 if (MMO.isNonTemporal())
471 OS << "(nontemporal)";
472
Dan Gohmancd26ec52009-09-23 01:33:16 +0000473 return OS;
474}
475
Dan Gohmance42e402008-07-07 20:32:02 +0000476//===----------------------------------------------------------------------===//
Chris Lattnerf7382302007-12-30 21:56:09 +0000477// MachineInstr Implementation
478//===----------------------------------------------------------------------===//
479
Evan Chengc0f64ff2006-11-27 23:37:22 +0000480/// MachineInstr ctor - This constructor creates a dummy MachineInstr with
Evan Chenge837dea2011-06-28 19:10:37 +0000481/// MCID NULL and no operands.
Evan Chengc0f64ff2006-11-27 23:37:22 +0000482MachineInstr::MachineInstr()
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000483 : MCID(0), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000484 MemRefs(0), MemRefsEnd(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000485 Parent(0) {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000486 // Make sure that we get added to a machine basicblock
487 LeakDetector::addGarbageObject(this);
Chris Lattner72791222002-10-28 20:59:49 +0000488}
489
Evan Cheng67f660c2006-11-30 07:08:44 +0000490void MachineInstr::addImplicitDefUseOperands() {
Evan Chenge837dea2011-06-28 19:10:37 +0000491 if (MCID->ImplicitDefs)
492 for (const unsigned *ImpDefs = MCID->ImplicitDefs; *ImpDefs; ++ImpDefs)
Chris Lattner8019f412007-12-30 00:41:17 +0000493 addOperand(MachineOperand::CreateReg(*ImpDefs, true, true));
Evan Chenge837dea2011-06-28 19:10:37 +0000494 if (MCID->ImplicitUses)
495 for (const unsigned *ImpUses = MCID->ImplicitUses; *ImpUses; ++ImpUses)
Chris Lattner8019f412007-12-30 00:41:17 +0000496 addOperand(MachineOperand::CreateReg(*ImpUses, false, true));
Evan Chengd7de4962006-11-13 23:34:06 +0000497}
498
Bob Wilson0855cad2010-04-09 04:34:03 +0000499/// MachineInstr ctor - This constructor creates a MachineInstr and adds the
500/// implicit operands. It reserves space for the number of operands specified by
Evan Chenge837dea2011-06-28 19:10:37 +0000501/// the MCInstrDesc.
502MachineInstr::MachineInstr(const MCInstrDesc &tid, bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000503 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000504 MemRefs(0), MemRefsEnd(0), Parent(0) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000505 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000506 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000507 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
508 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Chengfa945722007-10-13 02:23:01 +0000509 if (!NoImp)
510 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000511 // Make sure that we get added to a machine basicblock
512 LeakDetector::addGarbageObject(this);
Evan Chengd7de4962006-11-13 23:34:06 +0000513}
514
Dale Johannesen06efc022009-01-27 23:20:29 +0000515/// MachineInstr ctor - As above, but with a DebugLoc.
Evan Chenge837dea2011-06-28 19:10:37 +0000516MachineInstr::MachineInstr(const MCInstrDesc &tid, const DebugLoc dl,
Dale Johannesen06efc022009-01-27 23:20:29 +0000517 bool NoImp)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000518 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000519 MemRefs(0), MemRefsEnd(0), Parent(0), debugLoc(dl) {
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000520 unsigned NumImplicitOps = 0;
Bob Wilson1793ab92010-04-09 04:46:43 +0000521 if (!NoImp)
Evan Chenge837dea2011-06-28 19:10:37 +0000522 NumImplicitOps = MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
523 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000524 if (!NoImp)
525 addImplicitDefUseOperands();
526 // Make sure that we get added to a machine basicblock
527 LeakDetector::addGarbageObject(this);
528}
529
530/// MachineInstr ctor - Work exactly the same as the ctor two above, except
Jim Grosbachee61d672011-08-24 16:44:17 +0000531/// that the MachineInstr is created and added to the end of the specified
Dale Johannesen06efc022009-01-27 23:20:29 +0000532/// basic block.
Evan Chenge837dea2011-06-28 19:10:37 +0000533MachineInstr::MachineInstr(MachineBasicBlock *MBB, const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000534 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000535 MemRefs(0), MemRefsEnd(0), Parent(0) {
Dale Johannesen06efc022009-01-27 23:20:29 +0000536 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000537 unsigned NumImplicitOps =
538 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000539 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Dale Johannesen06efc022009-01-27 23:20:29 +0000540 addImplicitDefUseOperands();
541 // Make sure that we get added to a machine basicblock
542 LeakDetector::addGarbageObject(this);
543 MBB->push_back(this); // Add instruction to end of basic block!
544}
545
546/// MachineInstr ctor - As above, but with a DebugLoc.
547///
548MachineInstr::MachineInstr(MachineBasicBlock *MBB, const DebugLoc dl,
Evan Chenge837dea2011-06-28 19:10:37 +0000549 const MCInstrDesc &tid)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000550 : MCID(&tid), Flags(0), AsmPrinterFlags(0),
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000551 MemRefs(0), MemRefsEnd(0), Parent(0), debugLoc(dl) {
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000552 assert(MBB && "Cannot use inserting ctor with null basic block!");
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000553 unsigned NumImplicitOps =
554 MCID->getNumImplicitDefs() + MCID->getNumImplicitUses();
Evan Chenge837dea2011-06-28 19:10:37 +0000555 Operands.reserve(NumImplicitOps + MCID->getNumOperands());
Evan Cheng67f660c2006-11-30 07:08:44 +0000556 addImplicitDefUseOperands();
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000557 // Make sure that we get added to a machine basicblock
558 LeakDetector::addGarbageObject(this);
Chris Lattnerddd7fcb2002-10-29 23:19:00 +0000559 MBB->push_back(this); // Add instruction to end of basic block!
560}
561
Misha Brukmance22e762004-07-09 14:45:17 +0000562/// MachineInstr ctor - Copies MachineInstr arg exactly
563///
Evan Cheng1ed99222008-07-19 00:37:25 +0000564MachineInstr::MachineInstr(MachineFunction &MF, const MachineInstr &MI)
Jakob Stoklund Olesencc84cda2011-09-29 01:47:36 +0000565 : MCID(&MI.getDesc()), Flags(0), AsmPrinterFlags(0),
Dan Gohmanc76909a2009-09-25 20:36:54 +0000566 MemRefs(MI.MemRefs), MemRefsEnd(MI.MemRefsEnd),
567 Parent(0), debugLoc(MI.getDebugLoc()) {
Chris Lattner943b5e12006-05-04 19:14:44 +0000568 Operands.reserve(MI.getNumOperands());
Tanya Lattnerb5159ed2004-05-23 20:58:02 +0000569
Misha Brukmance22e762004-07-09 14:45:17 +0000570 // Add operands
Evan Cheng1ed99222008-07-19 00:37:25 +0000571 for (unsigned i = 0; i != MI.getNumOperands(); ++i)
572 addOperand(MI.getOperand(i));
Tanya Lattner0c63e032004-05-24 03:14:18 +0000573
Anton Korobeynikov6dd97472011-03-05 18:43:04 +0000574 // Copy all the flags.
575 Flags = MI.Flags;
576
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000577 // Set parent to null.
Chris Lattnerf20c1a42007-12-31 04:56:33 +0000578 Parent = 0;
Dan Gohman6116a732008-07-21 18:47:29 +0000579
580 LeakDetector::addGarbageObject(this);
Tanya Lattner466b5342004-05-23 19:35:12 +0000581}
582
Misha Brukmance22e762004-07-09 14:45:17 +0000583MachineInstr::~MachineInstr() {
Dan Gohman2c3f7ae2008-07-17 23:49:46 +0000584 LeakDetector::removeGarbageObject(this);
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000585#ifndef NDEBUG
Chris Lattner62ed6b92008-01-01 01:12:31 +0000586 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000587 assert(Operands[i].ParentMI == this && "ParentMI mismatch!");
Dan Gohmand735b802008-10-03 15:45:36 +0000588 assert((!Operands[i].isReg() || !Operands[i].isOnRegUseList()) &&
Chris Lattner62ed6b92008-01-01 01:12:31 +0000589 "Reg operand def/use list corrupted");
590 }
Chris Lattnere12d6ab2007-12-30 06:11:04 +0000591#endif
Alkis Evlogimenosaad5c052004-02-16 07:17:43 +0000592}
593
Chris Lattner62ed6b92008-01-01 01:12:31 +0000594/// getRegInfo - If this instruction is embedded into a MachineFunction,
595/// return the MachineRegisterInfo object for the current function, otherwise
596/// return null.
597MachineRegisterInfo *MachineInstr::getRegInfo() {
598 if (MachineBasicBlock *MBB = getParent())
Dan Gohman4e526b92008-07-08 23:59:09 +0000599 return &MBB->getParent()->getRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000600 return 0;
601}
602
603/// RemoveRegOperandsFromUseLists - Unlink all of the register operands in
604/// this instruction from their respective use lists. This requires that the
605/// operands already be on their use lists.
606void MachineInstr::RemoveRegOperandsFromUseLists() {
607 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000608 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000609 Operands[i].RemoveRegOperandFromRegInfo();
610 }
611}
612
613/// AddRegOperandsToUseLists - Add all of the register operands in
614/// this instruction from their respective use lists. This requires that the
615/// operands not be on their use lists yet.
616void MachineInstr::AddRegOperandsToUseLists(MachineRegisterInfo &RegInfo) {
617 for (unsigned i = 0, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000618 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000619 Operands[i].AddRegOperandToRegInfo(&RegInfo);
620 }
621}
622
623
624/// addOperand - Add the specified operand to the instruction. If it is an
625/// implicit operand, it is added to the end of the operand list. If it is
626/// an explicit operand it is added at the end of the explicit operand list
Jim Grosbachee61d672011-08-24 16:44:17 +0000627/// (before the first implicit operand).
Chris Lattner62ed6b92008-01-01 01:12:31 +0000628void MachineInstr::addOperand(const MachineOperand &Op) {
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000629 assert(MCID && "Cannot add operands before providing an instr descriptor");
Dan Gohmand735b802008-10-03 15:45:36 +0000630 bool isImpReg = Op.isReg() && Op.isImplicit();
Dan Gohmanbcf28c02008-12-09 22:45:08 +0000631 MachineRegisterInfo *RegInfo = getRegInfo();
632
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000633 // If the Operands backing store is reallocated, all register operands must
634 // be removed and re-added to RegInfo. It is storing pointers to operands.
635 bool Reallocate = RegInfo &&
636 !Operands.empty() && Operands.size() == Operands.capacity();
Jim Grosbachee61d672011-08-24 16:44:17 +0000637
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000638 // Find the insert location for the new operand. Implicit registers go at
639 // the end, everything goes before the implicit regs.
640 unsigned OpNo = Operands.size();
Jim Grosbachee61d672011-08-24 16:44:17 +0000641
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000642 // Remove all the implicit operands from RegInfo if they need to be shifted.
643 // FIXME: Allow mixed explicit and implicit operands on inline asm.
644 // InstrEmitter::EmitSpecialNode() is marking inline asm clobbers as
645 // implicit-defs, but they must not be moved around. See the FIXME in
646 // InstrEmitter.cpp.
647 if (!isImpReg && !isInlineAsm()) {
648 while (OpNo && Operands[OpNo-1].isReg() && Operands[OpNo-1].isImplicit()) {
649 --OpNo;
650 if (RegInfo)
651 Operands[OpNo].RemoveRegOperandFromRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000652 }
653 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000654
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000655 // OpNo now points as the desired insertion point. Unless this is a variadic
656 // instruction, only implicit regs are allowed beyond MCID->getNumOperands().
657 assert((isImpReg || MCID->isVariadic() || OpNo < MCID->getNumOperands()) &&
658 "Trying to add an operand to a machine instr that is already done!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000659
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000660 // All operands from OpNo have been removed from RegInfo. If the Operands
661 // backing store needs to be reallocated, we also need to remove any other
662 // register operands.
663 if (Reallocate)
664 for (unsigned i = 0; i != OpNo; ++i)
665 if (Operands[i].isReg())
666 Operands[i].RemoveRegOperandFromRegInfo();
Chris Lattner62ed6b92008-01-01 01:12:31 +0000667
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000668 // Insert the new operand at OpNo.
669 Operands.insert(Operands.begin() + OpNo, Op);
670 Operands[OpNo].ParentMI = this;
Chris Lattner62ed6b92008-01-01 01:12:31 +0000671
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000672 // The Operands backing store has now been reallocated, so we can re-add the
673 // operands before OpNo.
674 if (Reallocate)
675 for (unsigned i = 0; i != OpNo; ++i)
676 if (Operands[i].isReg())
677 Operands[i].AddRegOperandToRegInfo(RegInfo);
Jim Grosbachee61d672011-08-24 16:44:17 +0000678
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000679 // When adding a register operand, tell RegInfo about it.
680 if (Operands[OpNo].isReg()) {
681 // Add the new operand to RegInfo, even when RegInfo is NULL.
682 // This will initialize the linked list pointers.
683 Operands[OpNo].AddRegOperandToRegInfo(RegInfo);
684 // If the register operand is flagged as early, mark the operand as such.
685 if (MCID->getOperandConstraint(OpNo, MCOI::EARLY_CLOBBER) != -1)
686 Operands[OpNo].setIsEarlyClobber(true);
687 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000688
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +0000689 // Re-add all the implicit ops.
690 if (RegInfo) {
691 for (unsigned i = OpNo + 1, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000692 assert(Operands[i].isReg() && "Should only be an implicit reg!");
Chris Lattner62ed6b92008-01-01 01:12:31 +0000693 Operands[i].AddRegOperandToRegInfo(RegInfo);
694 }
Chris Lattner62ed6b92008-01-01 01:12:31 +0000695 }
696}
697
698/// RemoveOperand - Erase an operand from an instruction, leaving it with one
699/// fewer operand than it started with.
700///
701void MachineInstr::RemoveOperand(unsigned OpNo) {
702 assert(OpNo < Operands.size() && "Invalid operand number");
Jim Grosbachee61d672011-08-24 16:44:17 +0000703
Chris Lattner62ed6b92008-01-01 01:12:31 +0000704 // Special case removing the last one.
705 if (OpNo == Operands.size()-1) {
706 // If needed, remove from the reg def/use list.
Dan Gohmand735b802008-10-03 15:45:36 +0000707 if (Operands.back().isReg() && Operands.back().isOnRegUseList())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000708 Operands.back().RemoveRegOperandFromRegInfo();
Jim Grosbachee61d672011-08-24 16:44:17 +0000709
Chris Lattner62ed6b92008-01-01 01:12:31 +0000710 Operands.pop_back();
711 return;
712 }
713
714 // Otherwise, we are removing an interior operand. If we have reginfo to
715 // update, remove all operands that will be shifted down from their reg lists,
716 // move everything down, then re-add them.
717 MachineRegisterInfo *RegInfo = getRegInfo();
718 if (RegInfo) {
719 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000720 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000721 Operands[i].RemoveRegOperandFromRegInfo();
722 }
723 }
Jim Grosbachee61d672011-08-24 16:44:17 +0000724
Chris Lattner62ed6b92008-01-01 01:12:31 +0000725 Operands.erase(Operands.begin()+OpNo);
726
727 if (RegInfo) {
728 for (unsigned i = OpNo, e = Operands.size(); i != e; ++i) {
Dan Gohmand735b802008-10-03 15:45:36 +0000729 if (Operands[i].isReg())
Chris Lattner62ed6b92008-01-01 01:12:31 +0000730 Operands[i].AddRegOperandToRegInfo(RegInfo);
731 }
732 }
733}
734
Dan Gohmanc76909a2009-09-25 20:36:54 +0000735/// addMemOperand - Add a MachineMemOperand to the machine instruction.
736/// This function should be used only occasionally. The setMemRefs function
737/// is the primary method for setting up a MachineInstr's MemRefs list.
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000738void MachineInstr::addMemOperand(MachineFunction &MF,
Dan Gohmanc76909a2009-09-25 20:36:54 +0000739 MachineMemOperand *MO) {
740 mmo_iterator OldMemRefs = MemRefs;
741 mmo_iterator OldMemRefsEnd = MemRefsEnd;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000742
Dan Gohmanc76909a2009-09-25 20:36:54 +0000743 size_t NewNum = (MemRefsEnd - MemRefs) + 1;
744 mmo_iterator NewMemRefs = MF.allocateMemRefsArray(NewNum);
745 mmo_iterator NewMemRefsEnd = NewMemRefs + NewNum;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000746
Dan Gohmanc76909a2009-09-25 20:36:54 +0000747 std::copy(OldMemRefs, OldMemRefsEnd, NewMemRefs);
748 NewMemRefs[NewNum - 1] = MO;
749
750 MemRefs = NewMemRefs;
751 MemRefsEnd = NewMemRefsEnd;
752}
Chris Lattner62ed6b92008-01-01 01:12:31 +0000753
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000754bool
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000755MachineInstr::hasProperty(unsigned MCFlag, QueryType Type) const {
Evan Chengddfd1372011-12-14 02:11:42 +0000756 if (Type == IgnoreBundle || !isBundle())
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000757 return getDesc().getFlags() & (1 << MCFlag);
758
759 const MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000760 MachineBasicBlock::const_instr_iterator MII = *this; ++MII;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000761 while (MII != MBB->end() && MII->isInsideBundle()) {
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000762 if (MII->getDesc().getFlags() & (1 << MCFlag)) {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000763 if (Type == AnyInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000764 return true;
765 } else {
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000766 if (Type == AllInBundle)
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000767 return false;
768 }
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000769 ++MII;
770 }
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000771
Evan Cheng43d5d4c2011-12-08 19:23:10 +0000772 return Type == AllInBundle;
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000773}
774
Evan Cheng506049f2010-03-03 01:44:33 +0000775bool MachineInstr::isIdenticalTo(const MachineInstr *Other,
776 MICheckType Check) const {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000777 // If opcodes or number of operands are not the same then the two
778 // instructions are obviously not identical.
779 if (Other->getOpcode() != getOpcode() ||
780 Other->getNumOperands() != getNumOperands())
781 return false;
782
Evan Chengddfd1372011-12-14 02:11:42 +0000783 if (isBundle()) {
784 // Both instructions are bundles, compare MIs inside the bundle.
785 MachineBasicBlock::const_instr_iterator I1 = *this;
786 MachineBasicBlock::const_instr_iterator E1 = getParent()->instr_end();
787 MachineBasicBlock::const_instr_iterator I2 = *Other;
788 MachineBasicBlock::const_instr_iterator E2= Other->getParent()->instr_end();
789 while (++I1 != E1 && I1->isInsideBundle()) {
790 ++I2;
791 if (I2 == E2 || !I2->isInsideBundle() || !I1->isIdenticalTo(I2, Check))
792 return false;
793 }
794 }
795
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000796 // Check operands to make sure they match.
797 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
798 const MachineOperand &MO = getOperand(i);
799 const MachineOperand &OMO = Other->getOperand(i);
Evan Chengcbc988b2011-05-12 00:56:58 +0000800 if (!MO.isReg()) {
801 if (!MO.isIdenticalTo(OMO))
802 return false;
803 continue;
804 }
805
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000806 // Clients may or may not want to ignore defs when testing for equality.
807 // For example, machine CSE pass only cares about finding common
808 // subexpressions, so it's safe to ignore virtual register defs.
Evan Chengcbc988b2011-05-12 00:56:58 +0000809 if (MO.isDef()) {
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000810 if (Check == IgnoreDefs)
811 continue;
Evan Chengcbc988b2011-05-12 00:56:58 +0000812 else if (Check == IgnoreVRegDefs) {
813 if (TargetRegisterInfo::isPhysicalRegister(MO.getReg()) ||
814 TargetRegisterInfo::isPhysicalRegister(OMO.getReg()))
815 if (MO.getReg() != OMO.getReg())
816 return false;
817 } else {
818 if (!MO.isIdenticalTo(OMO))
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000819 return false;
Evan Chengcbc988b2011-05-12 00:56:58 +0000820 if (Check == CheckKillDead && MO.isDead() != OMO.isDead())
821 return false;
822 }
823 } else {
824 if (!MO.isIdenticalTo(OMO))
825 return false;
826 if (Check == CheckKillDead && MO.isKill() != OMO.isKill())
827 return false;
828 }
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000829 }
Devang Patel9194c672011-07-07 17:45:33 +0000830 // If DebugLoc does not match then two dbg.values are not identical.
831 if (isDebugValue())
832 if (!getDebugLoc().isUnknown() && !Other->getDebugLoc().isUnknown()
833 && getDebugLoc() != Other->getDebugLoc())
834 return false;
Evan Cheng34cdf6e2010-03-03 21:54:14 +0000835 return true;
Evan Cheng506049f2010-03-03 01:44:33 +0000836}
837
Chris Lattner48d7c062006-04-17 21:35:41 +0000838/// removeFromParent - This method unlinks 'this' from the containing basic
839/// block, and returns it, but does not delete it.
840MachineInstr *MachineInstr::removeFromParent() {
841 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000842
843 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000844 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000845 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000846 MachineBasicBlock::instr_iterator MII = *this; ++MII;
847 MachineBasicBlock::instr_iterator E = MBB->instr_end();
848 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000849 MachineInstr *MI = &*MII;
850 ++MII;
851 MBB->remove(MI);
852 }
853 }
Chris Lattner48d7c062006-04-17 21:35:41 +0000854 getParent()->remove(this);
855 return this;
856}
857
858
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000859/// eraseFromParent - This method unlinks 'this' from the containing basic
860/// block, and deletes it.
861void MachineInstr::eraseFromParent() {
862 assert(getParent() && "Not embedded in a basic block!");
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000863 // If it's a bundle then remove the MIs inside the bundle as well.
Evan Chengddfd1372011-12-14 02:11:42 +0000864 if (isBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000865 MachineBasicBlock *MBB = getParent();
Evan Chengddfd1372011-12-14 02:11:42 +0000866 MachineBasicBlock::instr_iterator MII = *this; ++MII;
867 MachineBasicBlock::instr_iterator E = MBB->instr_end();
868 while (MII != E && MII->isInsideBundle()) {
Evan Cheng7c2a4a32011-12-06 22:12:01 +0000869 MachineInstr *MI = &*MII;
870 ++MII;
871 MBB->erase(MI);
872 }
873 }
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000874 getParent()->erase(this);
875}
876
877
Evan Cheng19e3f312007-05-15 01:26:09 +0000878/// getNumExplicitOperands - Returns the number of non-implicit operands.
879///
880unsigned MachineInstr::getNumExplicitOperands() const {
Evan Chenge837dea2011-06-28 19:10:37 +0000881 unsigned NumOperands = MCID->getNumOperands();
882 if (!MCID->isVariadic())
Evan Cheng19e3f312007-05-15 01:26:09 +0000883 return NumOperands;
884
Dan Gohman9407cd42009-04-15 17:59:11 +0000885 for (unsigned i = NumOperands, e = getNumOperands(); i != e; ++i) {
886 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000887 if (!MO.isReg() || !MO.isImplicit())
Evan Cheng19e3f312007-05-15 01:26:09 +0000888 NumOperands++;
889 }
890 return NumOperands;
891}
892
Andrew Trick99a7a132012-02-08 02:17:25 +0000893/// isBundled - Return true if this instruction part of a bundle. This is true
894/// if either itself or its following instruction is marked "InsideBundle".
895bool MachineInstr::isBundled() const {
896 if (isInsideBundle())
897 return true;
898 MachineBasicBlock::const_instr_iterator nextMI = this;
899 ++nextMI;
900 return nextMI != Parent->instr_end() && nextMI->isInsideBundle();
901}
902
Evan Chengc36b7062011-01-07 23:50:32 +0000903bool MachineInstr::isStackAligningInlineAsm() const {
904 if (isInlineAsm()) {
905 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
906 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
907 return true;
908 }
909 return false;
910}
Chris Lattner8ace2cd2006-10-20 22:39:59 +0000911
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +0000912int MachineInstr::findInlineAsmFlagIdx(unsigned OpIdx,
913 unsigned *GroupNo) const {
914 assert(isInlineAsm() && "Expected an inline asm instruction");
915 assert(OpIdx < getNumOperands() && "OpIdx out of range");
916
917 // Ignore queries about the initial operands.
918 if (OpIdx < InlineAsm::MIOp_FirstOperand)
919 return -1;
920
921 unsigned Group = 0;
922 unsigned NumOps;
923 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands(); i < e;
924 i += NumOps) {
925 const MachineOperand &FlagMO = getOperand(i);
926 // If we reach the implicit register operands, stop looking.
927 if (!FlagMO.isImm())
928 return -1;
929 NumOps = 1 + InlineAsm::getNumOperandRegisters(FlagMO.getImm());
930 if (i + NumOps > OpIdx) {
931 if (GroupNo)
932 *GroupNo = Group;
933 return i;
934 }
935 ++Group;
936 }
937 return -1;
938}
939
Jakob Stoklund Olesenf5916972011-10-12 23:37:36 +0000940const TargetRegisterClass*
941MachineInstr::getRegClassConstraint(unsigned OpIdx,
942 const TargetInstrInfo *TII,
943 const TargetRegisterInfo *TRI) const {
944 // Most opcodes have fixed constraints in their MCInstrDesc.
945 if (!isInlineAsm())
946 return TII->getRegClass(getDesc(), OpIdx, TRI);
947
948 if (!getOperand(OpIdx).isReg())
949 return NULL;
950
951 // For tied uses on inline asm, get the constraint from the def.
952 unsigned DefIdx;
953 if (getOperand(OpIdx).isUse() && isRegTiedToDefOperand(OpIdx, &DefIdx))
954 OpIdx = DefIdx;
955
956 // Inline asm stores register class constraints in the flag word.
957 int FlagIdx = findInlineAsmFlagIdx(OpIdx);
958 if (FlagIdx < 0)
959 return NULL;
960
961 unsigned Flag = getOperand(FlagIdx).getImm();
962 unsigned RCID;
963 if (InlineAsm::hasRegClassConstraint(Flag, RCID))
964 return TRI->getRegClass(RCID);
965
966 // Assume that all registers in a memory operand are pointers.
967 if (InlineAsm::getKind(Flag) == InlineAsm::Kind_Mem)
968 return TRI->getPointerRegClass();
969
970 return NULL;
971}
972
Evan Chengddfd1372011-12-14 02:11:42 +0000973/// getBundleSize - Return the number of instructions inside the MI bundle.
974unsigned MachineInstr::getBundleSize() const {
975 assert(isBundle() && "Expecting a bundle");
976
977 MachineBasicBlock::const_instr_iterator I = *this;
978 unsigned Size = 0;
979 while ((++I)->isInsideBundle()) {
980 ++Size;
981 }
982 assert(Size > 1 && "Malformed bundle");
983
984 return Size;
985}
986
Evan Chengfaa51072007-04-26 19:00:32 +0000987/// findRegisterUseOperandIdx() - Returns the MachineOperand that is a use of
Jim Grosbachf9ca50e2009-09-17 17:57:26 +0000988/// the specific register or -1 if it is not found. It further tightens
Evan Cheng76d7e762007-02-23 01:04:26 +0000989/// the search criteria to a use that kills the register if isKill is true.
Evan Cheng6130f662008-03-05 00:59:57 +0000990int MachineInstr::findRegisterUseOperandIdx(unsigned Reg, bool isKill,
991 const TargetRegisterInfo *TRI) const {
Evan Cheng576d1232006-12-06 08:27:42 +0000992 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Chengf277ee42007-05-29 18:35:22 +0000993 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000994 if (!MO.isReg() || !MO.isUse())
Evan Cheng6130f662008-03-05 00:59:57 +0000995 continue;
996 unsigned MOReg = MO.getReg();
997 if (!MOReg)
998 continue;
999 if (MOReg == Reg ||
1000 (TRI &&
1001 TargetRegisterInfo::isPhysicalRegister(MOReg) &&
1002 TargetRegisterInfo::isPhysicalRegister(Reg) &&
1003 TRI->isSubRegister(MOReg, Reg)))
Evan Cheng76d7e762007-02-23 01:04:26 +00001004 if (!isKill || MO.isKill())
Evan Cheng32eb1f12007-03-26 22:37:45 +00001005 return i;
Evan Cheng576d1232006-12-06 08:27:42 +00001006 }
Evan Cheng32eb1f12007-03-26 22:37:45 +00001007 return -1;
Evan Cheng576d1232006-12-06 08:27:42 +00001008}
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001009
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001010/// readsWritesVirtualRegister - Return a pair of bools (reads, writes)
1011/// indicating if this instruction reads or writes Reg. This also considers
1012/// partial defines.
1013std::pair<bool,bool>
1014MachineInstr::readsWritesVirtualRegister(unsigned Reg,
1015 SmallVectorImpl<unsigned> *Ops) const {
1016 bool PartDef = false; // Partial redefine.
1017 bool FullDef = false; // Full define.
1018 bool Use = false;
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001019
1020 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1021 const MachineOperand &MO = getOperand(i);
1022 if (!MO.isReg() || MO.getReg() != Reg)
1023 continue;
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001024 if (Ops)
1025 Ops->push_back(i);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001026 if (MO.isUse())
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001027 Use |= !MO.isUndef();
Jakob Stoklund Olesen201f2462011-08-19 00:30:17 +00001028 else if (MO.getSubReg() && !MO.isUndef())
1029 // A partial <def,undef> doesn't count as reading the register.
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001030 PartDef = true;
1031 else
1032 FullDef = true;
1033 }
Jakob Stoklund Olesen18b2c9d2010-05-21 20:02:01 +00001034 // A partial redefine uses Reg unless there is also a full define.
1035 return std::make_pair(Use || (PartDef && !FullDef), PartDef || FullDef);
Jakob Stoklund Olesen7ebc4d62010-05-19 20:36:22 +00001036}
1037
Evan Cheng6130f662008-03-05 00:59:57 +00001038/// findRegisterDefOperandIdx() - Returns the operand index that is a def of
Dan Gohman703bfe62008-05-06 00:20:10 +00001039/// the specified register or -1 if it is not found. If isDead is true, defs
1040/// that are not dead are skipped. If TargetRegisterInfo is non-null, then it
1041/// also checks if there is a def of a super-register.
Evan Cheng1015ba72010-05-21 20:53:24 +00001042int
1043MachineInstr::findRegisterDefOperandIdx(unsigned Reg, bool isDead, bool Overlap,
1044 const TargetRegisterInfo *TRI) const {
1045 bool isPhys = TargetRegisterInfo::isPhysicalRegister(Reg);
Evan Chengb371f452007-02-19 21:49:54 +00001046 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Evan Cheng6130f662008-03-05 00:59:57 +00001047 const MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen1cf8b0f2012-02-14 23:49:37 +00001048 // Accept regmask operands when Overlap is set.
1049 // Ignore them when looking for a specific def operand (Overlap == false).
1050 if (isPhys && Overlap && MO.isRegMask() && MO.clobbersPhysReg(Reg))
1051 return i;
Dan Gohmand735b802008-10-03 15:45:36 +00001052 if (!MO.isReg() || !MO.isDef())
Evan Cheng6130f662008-03-05 00:59:57 +00001053 continue;
1054 unsigned MOReg = MO.getReg();
Evan Cheng1015ba72010-05-21 20:53:24 +00001055 bool Found = (MOReg == Reg);
1056 if (!Found && TRI && isPhys &&
1057 TargetRegisterInfo::isPhysicalRegister(MOReg)) {
1058 if (Overlap)
1059 Found = TRI->regsOverlap(MOReg, Reg);
1060 else
1061 Found = TRI->isSubRegister(MOReg, Reg);
1062 }
1063 if (Found && (!isDead || MO.isDead()))
1064 return i;
Evan Chengb371f452007-02-19 21:49:54 +00001065 }
Evan Cheng6130f662008-03-05 00:59:57 +00001066 return -1;
Evan Chengb371f452007-02-19 21:49:54 +00001067}
Evan Cheng19e3f312007-05-15 01:26:09 +00001068
Evan Chengf277ee42007-05-29 18:35:22 +00001069/// findFirstPredOperandIdx() - Find the index of the first operand in the
1070/// operand list that is used to represent the predicate. It returns -1 if
1071/// none is found.
1072int MachineInstr::findFirstPredOperandIdx() const {
Jim Grosbachf8e1e3e2011-08-29 22:24:09 +00001073 // Don't call MCID.findFirstPredOperandIdx() because this variant
1074 // is sometimes called on an instruction that's not yet complete, and
1075 // so the number of operands is less than the MCID indicates. In
1076 // particular, the PTX target does this.
Evan Chenge837dea2011-06-28 19:10:37 +00001077 const MCInstrDesc &MCID = getDesc();
1078 if (MCID.isPredicable()) {
Evan Cheng19e3f312007-05-15 01:26:09 +00001079 for (unsigned i = 0, e = getNumOperands(); i != e; ++i)
Evan Chenge837dea2011-06-28 19:10:37 +00001080 if (MCID.OpInfo[i].isPredicate())
Evan Chengf277ee42007-05-29 18:35:22 +00001081 return i;
Evan Cheng19e3f312007-05-15 01:26:09 +00001082 }
1083
Evan Chengf277ee42007-05-29 18:35:22 +00001084 return -1;
Evan Cheng19e3f312007-05-15 01:26:09 +00001085}
Jim Grosbachee61d672011-08-24 16:44:17 +00001086
Bob Wilsond9df5012009-04-09 17:16:43 +00001087/// isRegTiedToUseOperand - Given the index of a register def operand,
1088/// check if the register def is tied to a source operand, due to either
1089/// two-address elimination or inline assembly constraints. Returns the
1090/// first tied use operand index by reference is UseOpIdx is not null.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001091bool MachineInstr::
1092isRegTiedToUseOperand(unsigned DefOpIdx, unsigned *UseOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001093 if (isInlineAsm()) {
Evan Chengc36b7062011-01-07 23:50:32 +00001094 assert(DefOpIdx > InlineAsm::MIOp_FirstOperand);
Bob Wilsond9df5012009-04-09 17:16:43 +00001095 const MachineOperand &MO = getOperand(DefOpIdx);
Chris Lattnerc30aa7b2009-04-09 23:33:34 +00001096 if (!MO.isReg() || !MO.isDef() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001097 return false;
Evan Chengef5d0702009-06-24 02:05:51 +00001098 // Determine the actual operand index that corresponds to this index.
Evan Chengfb112882009-03-23 08:01:15 +00001099 unsigned DefNo = 0;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001100 int FlagIdx = findInlineAsmFlagIdx(DefOpIdx, &DefNo);
1101 if (FlagIdx < 0)
1102 return false;
1103
1104 // Which part of the group is DefOpIdx?
1105 unsigned DefPart = DefOpIdx - (FlagIdx + 1);
1106
Evan Chengc36b7062011-01-07 23:50:32 +00001107 for (unsigned i = InlineAsm::MIOp_FirstOperand, e = getNumOperands();
1108 i != e; ++i) {
Evan Chengfb112882009-03-23 08:01:15 +00001109 const MachineOperand &FMO = getOperand(i);
1110 if (!FMO.isImm())
1111 continue;
1112 if (i+1 >= e || !getOperand(i+1).isReg() || !getOperand(i+1).isUse())
1113 continue;
1114 unsigned Idx;
Evan Chengef5d0702009-06-24 02:05:51 +00001115 if (InlineAsm::isUseOperandTiedToDef(FMO.getImm(), Idx) &&
Bob Wilsond9df5012009-04-09 17:16:43 +00001116 Idx == DefNo) {
1117 if (UseOpIdx)
Evan Chengef5d0702009-06-24 02:05:51 +00001118 *UseOpIdx = (unsigned)i + 1 + DefPart;
Evan Chengfb112882009-03-23 08:01:15 +00001119 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001120 }
Evan Chengfb112882009-03-23 08:01:15 +00001121 }
Evan Chengef5d0702009-06-24 02:05:51 +00001122 return false;
Evan Chengfb112882009-03-23 08:01:15 +00001123 }
1124
Bob Wilsond9df5012009-04-09 17:16:43 +00001125 assert(getOperand(DefOpIdx).isDef() && "DefOpIdx is not a def!");
Evan Chenge837dea2011-06-28 19:10:37 +00001126 const MCInstrDesc &MCID = getDesc();
1127 for (unsigned i = 0, e = MCID.getNumOperands(); i != e; ++i) {
Evan Chengef0732d2008-07-10 07:35:43 +00001128 const MachineOperand &MO = getOperand(i);
Dan Gohman2ce7f202008-12-05 05:45:42 +00001129 if (MO.isReg() && MO.isUse() &&
Evan Chenge837dea2011-06-28 19:10:37 +00001130 MCID.getOperandConstraint(i, MCOI::TIED_TO) == (int)DefOpIdx) {
Bob Wilsond9df5012009-04-09 17:16:43 +00001131 if (UseOpIdx)
1132 *UseOpIdx = (unsigned)i;
Evan Chengef0732d2008-07-10 07:35:43 +00001133 return true;
Bob Wilsond9df5012009-04-09 17:16:43 +00001134 }
Evan Cheng32dfbea2007-10-12 08:50:34 +00001135 }
1136 return false;
1137}
1138
Evan Chenga24752f2009-03-19 20:30:06 +00001139/// isRegTiedToDefOperand - Return true if the operand of the specified index
1140/// is a register use and it is tied to an def operand. It also returns the def
1141/// operand index by reference.
Jakob Stoklund Olesence9be2c2009-04-29 20:57:16 +00001142bool MachineInstr::
1143isRegTiedToDefOperand(unsigned UseOpIdx, unsigned *DefOpIdx) const {
Chris Lattner518bb532010-02-09 19:54:29 +00001144 if (isInlineAsm()) {
Evan Chengfb112882009-03-23 08:01:15 +00001145 const MachineOperand &MO = getOperand(UseOpIdx);
Chris Lattner0c8382c2009-04-09 16:50:43 +00001146 if (!MO.isReg() || !MO.isUse() || MO.getReg() == 0)
Evan Chengfb112882009-03-23 08:01:15 +00001147 return false;
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001148
1149 // Find the flag operand corresponding to UseOpIdx
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001150 int FlagIdx = findInlineAsmFlagIdx(UseOpIdx);
1151 if (FlagIdx < 0)
Evan Chengef5d0702009-06-24 02:05:51 +00001152 return false;
Jakob Stoklund Olesen9dfaacb2011-10-12 23:37:33 +00001153
Jakob Stoklund Olesen57e599a2009-07-16 20:58:34 +00001154 const MachineOperand &UFMO = getOperand(FlagIdx);
Evan Chengfb112882009-03-23 08:01:15 +00001155 unsigned DefNo;
1156 if (InlineAsm::isUseOperandTiedToDef(UFMO.getImm(), DefNo)) {
1157 if (!DefOpIdx)
1158 return true;
1159
Evan Chengc36b7062011-01-07 23:50:32 +00001160 unsigned DefIdx = InlineAsm::MIOp_FirstOperand;
Dale Johannesenf1e309e2010-07-02 20:16:09 +00001161 // Remember to adjust the index. First operand is asm string, second is
Evan Chengc36b7062011-01-07 23:50:32 +00001162 // the HasSideEffects and AlignStack bits, then there is a flag for each.
Evan Chengfb112882009-03-23 08:01:15 +00001163 while (DefNo) {
1164 const MachineOperand &FMO = getOperand(DefIdx);
1165 assert(FMO.isImm());
1166 // Skip over this def.
1167 DefIdx += InlineAsm::getNumOperandRegisters(FMO.getImm()) + 1;
1168 --DefNo;
1169 }
Evan Chengef5d0702009-06-24 02:05:51 +00001170 *DefOpIdx = DefIdx + UseOpIdx - FlagIdx;
Evan Chengfb112882009-03-23 08:01:15 +00001171 return true;
1172 }
1173 return false;
1174 }
1175
Evan Chenge837dea2011-06-28 19:10:37 +00001176 const MCInstrDesc &MCID = getDesc();
1177 if (UseOpIdx >= MCID.getNumOperands())
Evan Chenga24752f2009-03-19 20:30:06 +00001178 return false;
1179 const MachineOperand &MO = getOperand(UseOpIdx);
1180 if (!MO.isReg() || !MO.isUse())
1181 return false;
Evan Chenge837dea2011-06-28 19:10:37 +00001182 int DefIdx = MCID.getOperandConstraint(UseOpIdx, MCOI::TIED_TO);
Evan Chenga24752f2009-03-19 20:30:06 +00001183 if (DefIdx == -1)
1184 return false;
1185 if (DefOpIdx)
1186 *DefOpIdx = (unsigned)DefIdx;
1187 return true;
1188}
1189
Dan Gohmane6cd7572010-05-13 20:34:42 +00001190/// clearKillInfo - Clears kill flags on all operands.
1191///
1192void MachineInstr::clearKillInfo() {
1193 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1194 MachineOperand &MO = getOperand(i);
1195 if (MO.isReg() && MO.isUse())
1196 MO.setIsKill(false);
1197 }
1198}
1199
Evan Cheng576d1232006-12-06 08:27:42 +00001200/// copyKillDeadInfo - Copies kill / dead operand properties from MI.
1201///
1202void MachineInstr::copyKillDeadInfo(const MachineInstr *MI) {
1203 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1204 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001205 if (!MO.isReg() || (!MO.isKill() && !MO.isDead()))
Evan Cheng576d1232006-12-06 08:27:42 +00001206 continue;
1207 for (unsigned j = 0, ee = getNumOperands(); j != ee; ++j) {
1208 MachineOperand &MOp = getOperand(j);
1209 if (!MOp.isIdenticalTo(MO))
1210 continue;
1211 if (MO.isKill())
1212 MOp.setIsKill();
1213 else
1214 MOp.setIsDead();
1215 break;
1216 }
1217 }
1218}
1219
Evan Cheng19e3f312007-05-15 01:26:09 +00001220/// copyPredicates - Copies predicate operand(s) from MI.
1221void MachineInstr::copyPredicates(const MachineInstr *MI) {
Evan Chengddfd1372011-12-14 02:11:42 +00001222 assert(!isBundle() && "MachineInstr::copyPredicates() can't handle bundles");
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001223
Evan Chenge837dea2011-06-28 19:10:37 +00001224 const MCInstrDesc &MCID = MI->getDesc();
1225 if (!MCID.isPredicable())
Evan Chengb27087f2008-03-13 00:44:09 +00001226 return;
1227 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Chenge837dea2011-06-28 19:10:37 +00001228 if (MCID.OpInfo[i].isPredicate()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001229 // Predicated operands must be last operands.
1230 addOperand(MI->getOperand(i));
Evan Cheng19e3f312007-05-15 01:26:09 +00001231 }
1232 }
1233}
1234
Jakob Stoklund Olesen9edf7de2010-06-02 22:47:25 +00001235void MachineInstr::substituteRegister(unsigned FromReg,
1236 unsigned ToReg,
1237 unsigned SubIdx,
1238 const TargetRegisterInfo &RegInfo) {
1239 if (TargetRegisterInfo::isPhysicalRegister(ToReg)) {
1240 if (SubIdx)
1241 ToReg = RegInfo.getSubReg(ToReg, SubIdx);
1242 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1243 MachineOperand &MO = getOperand(i);
1244 if (!MO.isReg() || MO.getReg() != FromReg)
1245 continue;
1246 MO.substPhysReg(ToReg, RegInfo);
1247 }
1248 } else {
1249 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1250 MachineOperand &MO = getOperand(i);
1251 if (!MO.isReg() || MO.getReg() != FromReg)
1252 continue;
1253 MO.substVirtReg(ToReg, SubIdx, RegInfo);
1254 }
1255 }
1256}
1257
Evan Cheng9f1c8312008-07-03 09:09:37 +00001258/// isSafeToMove - Return true if it is safe to move this instruction. If
1259/// SawStore is set to true, it means that there is a store (or call) between
1260/// the instruction's location and its intended destination.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001261bool MachineInstr::isSafeToMove(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001262 AliasAnalysis *AA,
1263 bool &SawStore) const {
Evan Chengb27087f2008-03-13 00:44:09 +00001264 // Ignore stuff that we obviously can't move.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001265 if (mayStore() || isCall()) {
Evan Chengb27087f2008-03-13 00:44:09 +00001266 SawStore = true;
1267 return false;
1268 }
Evan Cheng30a343a2011-01-07 21:08:26 +00001269
1270 if (isLabel() || isDebugValue() ||
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001271 isTerminator() || hasUnmodeledSideEffects())
Evan Chengb27087f2008-03-13 00:44:09 +00001272 return false;
1273
1274 // See if this instruction does a load. If so, we have to guarantee that the
1275 // loaded value doesn't change between the load and the its intended
1276 // destination. The check for isInvariantLoad gives the targe the chance to
1277 // classify the load as always returning a constant, e.g. a constant pool
1278 // load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001279 if (mayLoad() && !isInvariantLoad(AA))
Evan Chengb27087f2008-03-13 00:44:09 +00001280 // Otherwise, this is a real load. If there is a store between the load and
Evan Cheng7cc2c402009-07-28 21:49:18 +00001281 // end of block, or if the load is volatile, we can't move it.
Dan Gohmand790a5c2008-10-02 15:04:30 +00001282 return !SawStore && !hasVolatileMemoryRef();
Dan Gohman3e4fb702008-09-24 00:06:15 +00001283
Evan Chengb27087f2008-03-13 00:44:09 +00001284 return true;
1285}
1286
Evan Chengdf3b9932008-08-27 20:33:50 +00001287/// isSafeToReMat - Return true if it's safe to rematerialize the specified
1288/// instruction which defined the specified register instead of copying it.
Dan Gohmanb3b930a2008-11-18 19:04:29 +00001289bool MachineInstr::isSafeToReMat(const TargetInstrInfo *TII,
Evan Chengac1abde2010-03-02 19:03:01 +00001290 AliasAnalysis *AA,
1291 unsigned DstReg) const {
Evan Chengdf3b9932008-08-27 20:33:50 +00001292 bool SawStore = false;
Dan Gohmana70dca12009-10-09 23:27:56 +00001293 if (!TII->isTriviallyReMaterializable(this, AA) ||
Evan Chengac1abde2010-03-02 19:03:01 +00001294 !isSafeToMove(TII, AA, SawStore))
Evan Chengdf3b9932008-08-27 20:33:50 +00001295 return false;
1296 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
Dan Gohmancbad42c2008-11-18 19:49:32 +00001297 const MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001298 if (!MO.isReg())
Evan Chengdf3b9932008-08-27 20:33:50 +00001299 continue;
1300 // FIXME: For now, do not remat any instruction with register operands.
1301 // Later on, we can loosen the restriction is the register operands have
1302 // not been modified between the def and use. Note, this is different from
Evan Cheng8763c1c2008-08-27 20:58:54 +00001303 // MachineSink because the code is no longer in two-address form (at least
Evan Chengdf3b9932008-08-27 20:33:50 +00001304 // partially).
1305 if (MO.isUse())
1306 return false;
1307 else if (!MO.isDead() && MO.getReg() != DstReg)
1308 return false;
1309 }
1310 return true;
1311}
1312
Dan Gohman3e4fb702008-09-24 00:06:15 +00001313/// hasVolatileMemoryRef - Return true if this instruction may have a
1314/// volatile memory reference, or if the information describing the
1315/// memory reference is not available. Return false if it is known to
1316/// have no volatile memory references.
1317bool MachineInstr::hasVolatileMemoryRef() const {
1318 // An instruction known never to access memory won't have a volatile access.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001319 if (!mayStore() &&
1320 !mayLoad() &&
1321 !isCall() &&
Evan Chengc36b7062011-01-07 23:50:32 +00001322 !hasUnmodeledSideEffects())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001323 return false;
1324
1325 // Otherwise, if the instruction has no memory reference information,
1326 // conservatively assume it wasn't preserved.
1327 if (memoperands_empty())
1328 return true;
Jim Grosbachee61d672011-08-24 16:44:17 +00001329
Dan Gohman3e4fb702008-09-24 00:06:15 +00001330 // Check the memory reference information for volatile references.
Dan Gohmanc76909a2009-09-25 20:36:54 +00001331 for (mmo_iterator I = memoperands_begin(), E = memoperands_end(); I != E; ++I)
1332 if ((*I)->isVolatile())
Dan Gohman3e4fb702008-09-24 00:06:15 +00001333 return true;
1334
1335 return false;
1336}
1337
Dan Gohmane33f44c2009-10-07 17:38:06 +00001338/// isInvariantLoad - Return true if this instruction is loading from a
1339/// location whose value is invariant across the function. For example,
Dan Gohmanf451cb82010-02-10 16:03:48 +00001340/// loading a value from the constant pool or from the argument area
Dan Gohmane33f44c2009-10-07 17:38:06 +00001341/// of a function if it does not change. This should only return true of
1342/// *all* loads the instruction does are invariant (if it does multiple loads).
1343bool MachineInstr::isInvariantLoad(AliasAnalysis *AA) const {
1344 // If the instruction doesn't load at all, it isn't an invariant load.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001345 if (!mayLoad())
Dan Gohmane33f44c2009-10-07 17:38:06 +00001346 return false;
1347
1348 // If the instruction has lost its memoperands, conservatively assume that
1349 // it may not be an invariant load.
1350 if (memoperands_empty())
1351 return false;
1352
1353 const MachineFrameInfo *MFI = getParent()->getParent()->getFrameInfo();
1354
1355 for (mmo_iterator I = memoperands_begin(),
1356 E = memoperands_end(); I != E; ++I) {
1357 if ((*I)->isVolatile()) return false;
1358 if ((*I)->isStore()) return false;
Pete Cooperd752e0f2011-11-08 18:42:53 +00001359 if ((*I)->isInvariant()) return true;
Dan Gohmane33f44c2009-10-07 17:38:06 +00001360
1361 if (const Value *V = (*I)->getValue()) {
1362 // A load from a constant PseudoSourceValue is invariant.
1363 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V))
1364 if (PSV->isConstant(MFI))
1365 continue;
1366 // If we have an AliasAnalysis, ask it whether the memory is constant.
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00001367 if (AA && AA->pointsToConstantMemory(
1368 AliasAnalysis::Location(V, (*I)->getSize(),
1369 (*I)->getTBAAInfo())))
Dan Gohmane33f44c2009-10-07 17:38:06 +00001370 continue;
1371 }
1372
1373 // Otherwise assume conservatively.
1374 return false;
1375 }
1376
1377 // Everything checks out.
1378 return true;
1379}
1380
Evan Cheng229694f2009-12-03 02:31:43 +00001381/// isConstantValuePHI - If the specified instruction is a PHI that always
1382/// merges together the same virtual register, return the register, otherwise
1383/// return 0.
1384unsigned MachineInstr::isConstantValuePHI() const {
Chris Lattner518bb532010-02-09 19:54:29 +00001385 if (!isPHI())
Evan Cheng229694f2009-12-03 02:31:43 +00001386 return 0;
Evan Chengd8f079c2009-12-07 23:10:34 +00001387 assert(getNumOperands() >= 3 &&
1388 "It's illegal to have a PHI without source operands");
Evan Cheng229694f2009-12-03 02:31:43 +00001389
1390 unsigned Reg = getOperand(1).getReg();
1391 for (unsigned i = 3, e = getNumOperands(); i < e; i += 2)
1392 if (getOperand(i).getReg() != Reg)
1393 return 0;
1394 return Reg;
1395}
1396
Evan Chengc36b7062011-01-07 23:50:32 +00001397bool MachineInstr::hasUnmodeledSideEffects() const {
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001398 if (hasProperty(MCID::UnmodeledSideEffects))
Evan Chengc36b7062011-01-07 23:50:32 +00001399 return true;
1400 if (isInlineAsm()) {
1401 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1402 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1403 return true;
1404 }
1405
1406 return false;
1407}
1408
Evan Chenga57fabe2010-04-08 20:02:37 +00001409/// allDefsAreDead - Return true if all the defs of this instruction are dead.
1410///
1411bool MachineInstr::allDefsAreDead() const {
1412 for (unsigned i = 0, e = getNumOperands(); i < e; ++i) {
1413 const MachineOperand &MO = getOperand(i);
1414 if (!MO.isReg() || MO.isUse())
1415 continue;
1416 if (!MO.isDead())
1417 return false;
1418 }
1419 return true;
1420}
1421
Evan Chengc8f46c42010-10-22 21:49:09 +00001422/// copyImplicitOps - Copy implicit register operands from specified
1423/// instruction to this instruction.
1424void MachineInstr::copyImplicitOps(const MachineInstr *MI) {
1425 for (unsigned i = MI->getDesc().getNumOperands(), e = MI->getNumOperands();
1426 i != e; ++i) {
1427 const MachineOperand &MO = MI->getOperand(i);
1428 if (MO.isReg() && MO.isImplicit())
1429 addOperand(MO);
1430 }
1431}
1432
Brian Gaeke21326fc2004-02-13 04:39:32 +00001433void MachineInstr::dump() const {
David Greene3b325332010-01-04 23:48:20 +00001434 dbgs() << " " << *this;
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001435}
1436
Jim Grosbachee61d672011-08-24 16:44:17 +00001437static void printDebugLoc(DebugLoc DL, const MachineFunction *MF,
Devang Patelda0e89f2010-06-29 21:51:32 +00001438 raw_ostream &CommentOS) {
1439 const LLVMContext &Ctx = MF->getFunction()->getContext();
1440 if (!DL.isUnknown()) { // Print source line info.
1441 DIScope Scope(DL.getScope(Ctx));
1442 // Omit the directory, because it's likely to be long and uninteresting.
1443 if (Scope.Verify())
1444 CommentOS << Scope.getFilename();
1445 else
1446 CommentOS << "<unknown>";
1447 CommentOS << ':' << DL.getLine();
1448 if (DL.getCol() != 0)
1449 CommentOS << ':' << DL.getCol();
1450 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(DL.getInlinedAt(Ctx));
1451 if (!InlinedAtDL.isUnknown()) {
1452 CommentOS << " @[ ";
1453 printDebugLoc(InlinedAtDL, MF, CommentOS);
1454 CommentOS << " ]";
1455 }
1456 }
1457}
1458
Mon P Wang5ca6bd12008-10-10 01:43:55 +00001459void MachineInstr::print(raw_ostream &OS, const TargetMachine *TM) const {
Dan Gohman80f6c582009-11-09 19:38:45 +00001460 // We can be a bit tidier if we know the TargetMachine and/or MachineFunction.
1461 const MachineFunction *MF = 0;
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001462 const MachineRegisterInfo *MRI = 0;
Dan Gohman80f6c582009-11-09 19:38:45 +00001463 if (const MachineBasicBlock *MBB = getParent()) {
1464 MF = MBB->getParent();
1465 if (!TM && MF)
1466 TM = &MF->getTarget();
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001467 if (MF)
1468 MRI = &MF->getRegInfo();
Dan Gohman80f6c582009-11-09 19:38:45 +00001469 }
Dan Gohman0ba90f32009-10-31 20:19:03 +00001470
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001471 // Save a list of virtual registers.
1472 SmallVector<unsigned, 8> VirtRegs;
1473
Dan Gohman0ba90f32009-10-31 20:19:03 +00001474 // Print explicitly defined operands on the left of an assignment syntax.
Dan Gohman80f6c582009-11-09 19:38:45 +00001475 unsigned StartOp = 0, e = getNumOperands();
Dan Gohman0ba90f32009-10-31 20:19:03 +00001476 for (; StartOp < e && getOperand(StartOp).isReg() &&
1477 getOperand(StartOp).isDef() &&
1478 !getOperand(StartOp).isImplicit();
1479 ++StartOp) {
1480 if (StartOp != 0) OS << ", ";
1481 getOperand(StartOp).print(OS, TM);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001482 unsigned Reg = getOperand(StartOp).getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001483 if (TargetRegisterInfo::isVirtualRegister(Reg))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001484 VirtRegs.push_back(Reg);
Chris Lattner6a592272002-10-30 01:55:38 +00001485 }
Tanya Lattnerb1407622004-06-25 00:13:11 +00001486
Dan Gohman0ba90f32009-10-31 20:19:03 +00001487 if (StartOp != 0)
1488 OS << " = ";
1489
1490 // Print the opcode name.
Benjamin Kramerc667ba62012-02-10 13:18:44 +00001491 if (TM && TM->getInstrInfo())
1492 OS << TM->getInstrInfo()->getName(getOpcode());
1493 else
1494 OS << "UNKNOWN";
Misha Brukmanedf128a2005-04-21 22:36:52 +00001495
Dan Gohman0ba90f32009-10-31 20:19:03 +00001496 // Print the rest of the operands.
Dan Gohman80f6c582009-11-09 19:38:45 +00001497 bool OmittedAnyCallClobbers = false;
1498 bool FirstOp = true;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001499 unsigned AsmDescOp = ~0u;
1500 unsigned AsmOpCount = 0;
Evan Chengc36b7062011-01-07 23:50:32 +00001501
Jakob Stoklund Olesen3627a462011-09-29 00:40:51 +00001502 if (isInlineAsm() && e >= InlineAsm::MIOp_FirstOperand) {
Evan Chengc36b7062011-01-07 23:50:32 +00001503 // Print asm string.
1504 OS << " ";
1505 getOperand(InlineAsm::MIOp_AsmString).print(OS, TM);
1506
1507 // Print HasSideEffects, IsAlignStack
1508 unsigned ExtraInfo = getOperand(InlineAsm::MIOp_ExtraInfo).getImm();
1509 if (ExtraInfo & InlineAsm::Extra_HasSideEffects)
1510 OS << " [sideeffect]";
1511 if (ExtraInfo & InlineAsm::Extra_IsAlignStack)
1512 OS << " [alignstack]";
1513
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001514 StartOp = AsmDescOp = InlineAsm::MIOp_FirstOperand;
Evan Chengc36b7062011-01-07 23:50:32 +00001515 FirstOp = false;
1516 }
1517
1518
Chris Lattner6a592272002-10-30 01:55:38 +00001519 for (unsigned i = StartOp, e = getNumOperands(); i != e; ++i) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001520 const MachineOperand &MO = getOperand(i);
1521
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001522 if (MO.isReg() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001523 VirtRegs.push_back(MO.getReg());
1524
Dan Gohman80f6c582009-11-09 19:38:45 +00001525 // Omit call-clobbered registers which aren't used anywhere. This makes
1526 // call instructions much less noisy on targets where calls clobber lots
1527 // of registers. Don't rely on MO.isDead() because we may be called before
1528 // LiveVariables is run, or we may be looking at a non-allocatable reg.
Evan Cheng5a96b3d2011-12-07 07:15:52 +00001529 if (MF && isCall() &&
Dan Gohman80f6c582009-11-09 19:38:45 +00001530 MO.isReg() && MO.isImplicit() && MO.isDef()) {
1531 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001532 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Dan Gohman80f6c582009-11-09 19:38:45 +00001533 const MachineRegisterInfo &MRI = MF->getRegInfo();
1534 if (MRI.use_empty(Reg) && !MRI.isLiveOut(Reg)) {
1535 bool HasAliasLive = false;
1536 for (const unsigned *Alias = TM->getRegisterInfo()->getAliasSet(Reg);
1537 unsigned AliasReg = *Alias; ++Alias)
1538 if (!MRI.use_empty(AliasReg) || MRI.isLiveOut(AliasReg)) {
1539 HasAliasLive = true;
1540 break;
1541 }
1542 if (!HasAliasLive) {
1543 OmittedAnyCallClobbers = true;
1544 continue;
1545 }
1546 }
1547 }
1548 }
1549
1550 if (FirstOp) FirstOp = false; else OS << ",";
Chris Lattner6a592272002-10-30 01:55:38 +00001551 OS << " ";
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001552 if (i < getDesc().NumOperands) {
Evan Chenge837dea2011-06-28 19:10:37 +00001553 const MCOperandInfo &MCOI = getDesc().OpInfo[i];
1554 if (MCOI.isPredicate())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001555 OS << "pred:";
Evan Chenge837dea2011-06-28 19:10:37 +00001556 if (MCOI.isOptionalDef())
Jakob Stoklund Olesenb1bb4af2010-01-19 22:08:34 +00001557 OS << "opt:";
1558 }
Evan Cheng59b36552010-04-28 20:03:13 +00001559 if (isDebugValue() && MO.isMetadata()) {
1560 // Pretty print DBG_VALUE instructions.
1561 const MDNode *MD = MO.getMetadata();
1562 if (const MDString *MDS = dyn_cast<MDString>(MD->getOperand(2)))
1563 OS << "!\"" << MDS->getString() << '\"';
1564 else
1565 MO.print(OS, TM);
Jakob Stoklund Olesenb1e11452010-07-04 23:24:23 +00001566 } else if (TM && (isInsertSubreg() || isRegSequence()) && MO.isImm()) {
1567 OS << TM->getRegisterInfo()->getSubRegIndexName(MO.getImm());
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001568 } else if (i == AsmDescOp && MO.isImm()) {
1569 // Pretty print the inline asm operand descriptor.
1570 OS << '$' << AsmOpCount++;
1571 unsigned Flag = MO.getImm();
1572 switch (InlineAsm::getKind(Flag)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001573 case InlineAsm::Kind_RegUse: OS << ":[reguse"; break;
1574 case InlineAsm::Kind_RegDef: OS << ":[regdef"; break;
1575 case InlineAsm::Kind_RegDefEarlyClobber: OS << ":[regdef-ec"; break;
1576 case InlineAsm::Kind_Clobber: OS << ":[clobber"; break;
1577 case InlineAsm::Kind_Imm: OS << ":[imm"; break;
1578 case InlineAsm::Kind_Mem: OS << ":[mem"; break;
1579 default: OS << ":[??" << InlineAsm::getKind(Flag); break;
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001580 }
1581
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001582 unsigned RCID = 0;
Nick Lewycky3821b182011-10-13 00:54:59 +00001583 if (InlineAsm::hasRegClassConstraint(Flag, RCID)) {
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001584 if (TM)
1585 OS << ':' << TM->getRegisterInfo()->getRegClass(RCID)->getName();
1586 else
1587 OS << ":RC" << RCID;
Nick Lewycky3821b182011-10-13 00:54:59 +00001588 }
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001589
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001590 unsigned TiedTo = 0;
1591 if (InlineAsm::isUseOperandTiedToDef(Flag, TiedTo))
Jakob Stoklund Olesen459b74b2011-10-12 23:37:29 +00001592 OS << " tiedto:$" << TiedTo;
1593
1594 OS << ']';
Jakob Stoklund Olesen7a2ecd32011-06-27 04:08:29 +00001595
1596 // Compute the index of the next operand descriptor.
1597 AsmDescOp += 1 + InlineAsm::getNumOperandRegisters(Flag);
Evan Cheng59b36552010-04-28 20:03:13 +00001598 } else
1599 MO.print(OS, TM);
Dan Gohman80f6c582009-11-09 19:38:45 +00001600 }
1601
1602 // Briefly indicate whether any call clobbers were omitted.
1603 if (OmittedAnyCallClobbers) {
Bill Wendling164558e2009-12-25 13:45:50 +00001604 if (!FirstOp) OS << ",";
Dan Gohman80f6c582009-11-09 19:38:45 +00001605 OS << " ...";
Chris Lattner10491642002-10-30 00:48:05 +00001606 }
Misha Brukmanedf128a2005-04-21 22:36:52 +00001607
Dan Gohman0ba90f32009-10-31 20:19:03 +00001608 bool HaveSemi = false;
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001609 if (Flags) {
1610 if (!HaveSemi) OS << ";"; HaveSemi = true;
1611 OS << " flags: ";
1612
1613 if (Flags & FrameSetup)
1614 OS << "FrameSetup";
1615 }
1616
Dan Gohman8e5f2c62008-07-07 23:14:23 +00001617 if (!memoperands_empty()) {
Dan Gohman0ba90f32009-10-31 20:19:03 +00001618 if (!HaveSemi) OS << ";"; HaveSemi = true;
1619
1620 OS << " mem:";
Dan Gohmanc76909a2009-09-25 20:36:54 +00001621 for (mmo_iterator i = memoperands_begin(), e = memoperands_end();
1622 i != e; ++i) {
1623 OS << **i;
Oscar Fuentesee56c422010-08-02 06:00:15 +00001624 if (llvm::next(i) != e)
Dan Gohmancd26ec52009-09-23 01:33:16 +00001625 OS << " ";
Dan Gohman69de1932008-02-06 22:27:42 +00001626 }
1627 }
1628
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001629 // Print the regclass of any virtual registers encountered.
1630 if (MRI && !VirtRegs.empty()) {
1631 if (!HaveSemi) OS << ";"; HaveSemi = true;
1632 for (unsigned i = 0; i != VirtRegs.size(); ++i) {
1633 const TargetRegisterClass *RC = MRI->getRegClass(VirtRegs[i]);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001634 OS << " " << RC->getName() << ':' << PrintReg(VirtRegs[i]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001635 for (unsigned j = i+1; j != VirtRegs.size();) {
1636 if (MRI->getRegClass(VirtRegs[j]) != RC) {
1637 ++j;
1638 continue;
1639 }
1640 if (VirtRegs[i] != VirtRegs[j])
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +00001641 OS << "," << PrintReg(VirtRegs[j]);
Jakob Stoklund Olesena0c5bf12010-07-28 18:35:46 +00001642 VirtRegs.erase(VirtRegs.begin()+j);
1643 }
1644 }
1645 }
1646
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001647 // Print debug location information.
Devang Patel4d3586d2011-08-04 20:44:26 +00001648 if (isDebugValue() && getOperand(e - 1).isMetadata()) {
1649 if (!HaveSemi) OS << ";"; HaveSemi = true;
1650 DIVariable DV(getOperand(e - 1).getMetadata());
1651 OS << " line no:" << DV.getLineNumber();
1652 if (MDNode *InlinedAt = DV.getInlinedAt()) {
1653 DebugLoc InlinedAtDL = DebugLoc::getFromDILocation(InlinedAt);
1654 if (!InlinedAtDL.isUnknown()) {
1655 OS << " inlined @[ ";
1656 printDebugLoc(InlinedAtDL, MF, OS);
1657 OS << " ]";
1658 }
1659 }
1660 } else if (!debugLoc.isUnknown() && MF) {
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001661 if (!HaveSemi) OS << ";"; HaveSemi = true;
Dan Gohman75ae5932009-11-23 21:29:08 +00001662 OS << " dbg:";
Devang Patelda0e89f2010-06-29 21:51:32 +00001663 printDebugLoc(debugLoc, MF, OS);
Bill Wendlingb5ef2732009-02-19 21:44:55 +00001664 }
1665
Anton Korobeynikov6dd97472011-03-05 18:43:04 +00001666 OS << '\n';
Chris Lattner10491642002-10-30 00:48:05 +00001667}
1668
Owen Andersonb487e722008-01-24 01:10:07 +00001669bool MachineInstr::addRegisterKilled(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001670 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001671 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001672 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001673 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001674 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001675 SmallVector<unsigned,4> DeadOps;
Bill Wendling4a23d722008-03-03 22:14:33 +00001676 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1677 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesenefb8e3e2009-08-04 20:09:25 +00001678 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001679 continue;
1680 unsigned Reg = MO.getReg();
1681 if (!Reg)
1682 continue;
Bill Wendling4a23d722008-03-03 22:14:33 +00001683
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001684 if (Reg == IncomingReg) {
Dan Gohman3f629402008-09-03 15:56:16 +00001685 if (!Found) {
1686 if (MO.isKill())
1687 // The register is already marked kill.
1688 return true;
Jakob Stoklund Olesenece48182009-08-02 19:13:03 +00001689 if (isPhysReg && isRegTiedToDefOperand(i))
1690 // Two-address uses of physregs must not be marked kill.
1691 return true;
Dan Gohman3f629402008-09-03 15:56:16 +00001692 MO.setIsKill();
1693 Found = true;
1694 }
1695 } else if (hasAliases && MO.isKill() &&
1696 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001697 // A super-register kill already exists.
1698 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001699 return true;
1700 if (RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001701 DeadOps.push_back(i);
Bill Wendling4a23d722008-03-03 22:14:33 +00001702 }
1703 }
1704
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001705 // Trim unneeded kill operands.
1706 while (!DeadOps.empty()) {
1707 unsigned OpIdx = DeadOps.back();
1708 if (getOperand(OpIdx).isImplicit())
1709 RemoveOperand(OpIdx);
1710 else
1711 getOperand(OpIdx).setIsKill(false);
1712 DeadOps.pop_back();
1713 }
1714
Bill Wendling4a23d722008-03-03 22:14:33 +00001715 // If not found, this means an alias of one of the operands is killed. Add a
Owen Andersonb487e722008-01-24 01:10:07 +00001716 // new implicit operand if required.
Dan Gohman3f629402008-09-03 15:56:16 +00001717 if (!Found && AddIfNotFound) {
Bill Wendling4a23d722008-03-03 22:14:33 +00001718 addOperand(MachineOperand::CreateReg(IncomingReg,
1719 false /*IsDef*/,
1720 true /*IsImp*/,
1721 true /*IsKill*/));
Owen Andersonb487e722008-01-24 01:10:07 +00001722 return true;
1723 }
Dan Gohman3f629402008-09-03 15:56:16 +00001724 return Found;
Owen Andersonb487e722008-01-24 01:10:07 +00001725}
1726
Jakob Stoklund Olesen1a96c912012-01-26 17:52:15 +00001727void MachineInstr::clearRegisterKills(unsigned Reg,
1728 const TargetRegisterInfo *RegInfo) {
1729 if (!TargetRegisterInfo::isPhysicalRegister(Reg))
1730 RegInfo = 0;
1731 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1732 MachineOperand &MO = getOperand(i);
1733 if (!MO.isReg() || !MO.isUse() || !MO.isKill())
1734 continue;
1735 unsigned OpReg = MO.getReg();
1736 if (OpReg == Reg || (RegInfo && RegInfo->isSuperRegister(Reg, OpReg)))
1737 MO.setIsKill(false);
1738 }
1739}
1740
Owen Andersonb487e722008-01-24 01:10:07 +00001741bool MachineInstr::addRegisterDead(unsigned IncomingReg,
Dan Gohman6f0d0242008-02-10 18:45:23 +00001742 const TargetRegisterInfo *RegInfo,
Owen Andersonb487e722008-01-24 01:10:07 +00001743 bool AddIfNotFound) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001744 bool isPhysReg = TargetRegisterInfo::isPhysicalRegister(IncomingReg);
Evan Cheng01b2e232008-06-27 22:11:49 +00001745 bool hasAliases = isPhysReg && RegInfo->getAliasSet(IncomingReg);
Dan Gohman3f629402008-09-03 15:56:16 +00001746 bool Found = false;
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001747 SmallVector<unsigned,4> DeadOps;
Owen Andersonb487e722008-01-24 01:10:07 +00001748 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1749 MachineOperand &MO = getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001750 if (!MO.isReg() || !MO.isDef())
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001751 continue;
1752 unsigned Reg = MO.getReg();
Dan Gohman3f629402008-09-03 15:56:16 +00001753 if (!Reg)
1754 continue;
1755
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001756 if (Reg == IncomingReg) {
Jakob Stoklund Olesenb793bc12011-04-05 16:53:50 +00001757 MO.setIsDead();
1758 Found = true;
Dan Gohman3f629402008-09-03 15:56:16 +00001759 } else if (hasAliases && MO.isDead() &&
1760 TargetRegisterInfo::isPhysicalRegister(Reg)) {
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001761 // There exists a super-register that's marked dead.
1762 if (RegInfo->isSuperRegister(IncomingReg, Reg))
Dan Gohman2ebc11a2008-07-03 01:18:51 +00001763 return true;
Owen Anderson22ae9992008-08-14 18:34:18 +00001764 if (RegInfo->getSubRegisters(IncomingReg) &&
1765 RegInfo->getSuperRegisters(Reg) &&
1766 RegInfo->isSubRegister(IncomingReg, Reg))
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001767 DeadOps.push_back(i);
Owen Andersonb487e722008-01-24 01:10:07 +00001768 }
1769 }
1770
Evan Cheng9b6d7b92008-04-16 09:41:59 +00001771 // Trim unneeded dead operands.
1772 while (!DeadOps.empty()) {
1773 unsigned OpIdx = DeadOps.back();
1774 if (getOperand(OpIdx).isImplicit())
1775 RemoveOperand(OpIdx);
1776 else
1777 getOperand(OpIdx).setIsDead(false);
1778 DeadOps.pop_back();
1779 }
1780
Dan Gohman3f629402008-09-03 15:56:16 +00001781 // If not found, this means an alias of one of the operands is dead. Add a
1782 // new implicit operand if required.
Chris Lattner31530612009-06-24 17:54:48 +00001783 if (Found || !AddIfNotFound)
1784 return Found;
Jim Grosbachee61d672011-08-24 16:44:17 +00001785
Chris Lattner31530612009-06-24 17:54:48 +00001786 addOperand(MachineOperand::CreateReg(IncomingReg,
1787 true /*IsDef*/,
1788 true /*IsImp*/,
1789 false /*IsKill*/,
1790 true /*IsDead*/));
1791 return true;
Owen Andersonb487e722008-01-24 01:10:07 +00001792}
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001793
1794void MachineInstr::addRegisterDefined(unsigned IncomingReg,
1795 const TargetRegisterInfo *RegInfo) {
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +00001796 if (TargetRegisterInfo::isPhysicalRegister(IncomingReg)) {
1797 MachineOperand *MO = findRegisterDefOperand(IncomingReg, false, RegInfo);
1798 if (MO)
1799 return;
1800 } else {
1801 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1802 const MachineOperand &MO = getOperand(i);
1803 if (MO.isReg() && MO.getReg() == IncomingReg && MO.isDef() &&
1804 MO.getSubReg() == 0)
1805 return;
1806 }
1807 }
1808 addOperand(MachineOperand::CreateReg(IncomingReg,
1809 true /*IsDef*/,
1810 true /*IsImp*/));
Jakob Stoklund Olesen8efadf92010-01-06 00:29:28 +00001811}
Evan Cheng67eaa082010-03-03 23:37:30 +00001812
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001813void MachineInstr::setPhysRegsDeadExcept(ArrayRef<unsigned> UsedRegs,
Dan Gohmandb497122010-06-18 23:28:01 +00001814 const TargetRegisterInfo &TRI) {
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001815 bool HasRegMask = false;
Dan Gohmandb497122010-06-18 23:28:01 +00001816 for (unsigned i = 0, e = getNumOperands(); i != e; ++i) {
1817 MachineOperand &MO = getOperand(i);
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001818 if (MO.isRegMask()) {
1819 HasRegMask = true;
1820 continue;
1821 }
Dan Gohmandb497122010-06-18 23:28:01 +00001822 if (!MO.isReg() || !MO.isDef()) continue;
1823 unsigned Reg = MO.getReg();
Jakob Stoklund Olesen59cb77f2012-02-03 20:43:35 +00001824 if (!TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Dan Gohmandb497122010-06-18 23:28:01 +00001825 bool Dead = true;
Jakob Stoklund Olesena37818d2012-02-03 20:43:39 +00001826 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1827 I != E; ++I)
Dan Gohmandb497122010-06-18 23:28:01 +00001828 if (TRI.regsOverlap(*I, Reg)) {
1829 Dead = false;
1830 break;
1831 }
1832 // If there are no uses, including partial uses, the def is dead.
1833 if (Dead) MO.setIsDead();
1834 }
Jakob Stoklund Olesen77180e02012-02-03 21:23:14 +00001835
1836 // This is a call with a register mask operand.
1837 // Mask clobbers are always dead, so add defs for the non-dead defines.
1838 if (HasRegMask)
1839 for (ArrayRef<unsigned>::iterator I = UsedRegs.begin(), E = UsedRegs.end();
1840 I != E; ++I)
1841 addRegisterDefined(*I, &TRI);
Dan Gohmandb497122010-06-18 23:28:01 +00001842}
1843
Evan Cheng67eaa082010-03-03 23:37:30 +00001844unsigned
1845MachineInstrExpressionTrait::getHashValue(const MachineInstr* const &MI) {
1846 unsigned Hash = MI->getOpcode() * 37;
1847 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1848 const MachineOperand &MO = MI->getOperand(i);
1849 uint64_t Key = (uint64_t)MO.getType() << 32;
1850 switch (MO.getType()) {
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001851 default: break;
1852 case MachineOperand::MO_Register:
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00001853 if (MO.isDef() && TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Chris Lattner72aaa3c2010-03-13 08:14:18 +00001854 continue; // Skip virtual register defs.
1855 Key |= MO.getReg();
1856 break;
1857 case MachineOperand::MO_Immediate:
1858 Key |= MO.getImm();
1859 break;
1860 case MachineOperand::MO_FrameIndex:
1861 case MachineOperand::MO_ConstantPoolIndex:
1862 case MachineOperand::MO_JumpTableIndex:
1863 Key |= MO.getIndex();
1864 break;
1865 case MachineOperand::MO_MachineBasicBlock:
1866 Key |= DenseMapInfo<void*>::getHashValue(MO.getMBB());
1867 break;
1868 case MachineOperand::MO_GlobalAddress:
1869 Key |= DenseMapInfo<void*>::getHashValue(MO.getGlobal());
1870 break;
1871 case MachineOperand::MO_BlockAddress:
1872 Key |= DenseMapInfo<void*>::getHashValue(MO.getBlockAddress());
1873 break;
1874 case MachineOperand::MO_MCSymbol:
1875 Key |= DenseMapInfo<void*>::getHashValue(MO.getMCSymbol());
1876 break;
Evan Cheng67eaa082010-03-03 23:37:30 +00001877 }
1878 Key += ~(Key << 32);
1879 Key ^= (Key >> 22);
1880 Key += ~(Key << 13);
1881 Key ^= (Key >> 8);
1882 Key += (Key << 3);
1883 Key ^= (Key >> 15);
1884 Key += ~(Key << 27);
1885 Key ^= (Key >> 31);
1886 Hash = (unsigned)Key + Hash * 37;
1887 }
1888 return Hash;
1889}
Jakob Stoklund Olesend519de02011-07-02 03:53:34 +00001890
1891void MachineInstr::emitError(StringRef Msg) const {
1892 // Find the source location cookie.
1893 unsigned LocCookie = 0;
1894 const MDNode *LocMD = 0;
1895 for (unsigned i = getNumOperands(); i != 0; --i) {
1896 if (getOperand(i-1).isMetadata() &&
1897 (LocMD = getOperand(i-1).getMetadata()) &&
1898 LocMD->getNumOperands() != 0) {
1899 if (const ConstantInt *CI = dyn_cast<ConstantInt>(LocMD->getOperand(0))) {
1900 LocCookie = CI->getZExtValue();
1901 break;
1902 }
1903 }
1904 }
1905
1906 if (const MachineBasicBlock *MBB = getParent())
1907 if (const MachineFunction *MF = MBB->getParent())
1908 return MF->getMMI().getModule()->getContext().emitError(LocCookie, Msg);
1909 report_fatal_error(Msg);
1910}