blob: efc050e061b8456b05818a636d97b2cc9acd9c52 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Dan Gohmanc76909a2009-09-25 20:36:54 +000028#include "llvm/CodeGen/MachineMemOperand.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000030#include "llvm/CodeGen/Passes.h"
Lang Hames233a60e2009-11-03 23:52:08 +000031#include "llvm/CodeGen/ProcessImplicitDefs.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000032#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000033#include "llvm/Target/TargetInstrInfo.h"
34#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000035#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000036#include "llvm/Support/CommandLine.h"
37#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000038#include "llvm/Support/ErrorHandling.h"
39#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000040#include "llvm/ADT/DepthFirstIterator.h"
41#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000042#include "llvm/ADT/Statistic.h"
43#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000044#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000045#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000046#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000047using namespace llvm;
48
Dan Gohman844731a2008-05-13 00:00:25 +000049// Hidden options for help debugging.
50static cl::opt<bool> DisableReMat("disable-rematerialization",
51 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000052
Owen Andersonae339ba2008-08-19 00:17:30 +000053static cl::opt<bool> EnableFastSpilling("fast-spill",
54 cl::init(false), cl::Hidden);
55
Evan Cheng752195e2009-09-14 21:33:42 +000056STATISTIC(numIntervals , "Number of original intervals");
57STATISTIC(numFolds , "Number of loads/stores folded into instructions");
58STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000059
Devang Patel19974732007-05-03 01:11:54 +000060char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000061static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000062
Chris Lattnerf7da2c72006-08-24 22:43:55 +000063void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000064 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000065 AU.addRequired<AliasAnalysis>();
66 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000067 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000068 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000069 AU.addPreservedID(MachineLoopInfoID);
70 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000071
72 if (!StrongPHIElim) {
73 AU.addPreservedID(PHIEliminationID);
74 AU.addRequiredID(PHIEliminationID);
75 }
76
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000077 AU.addRequiredID(TwoAddressInstructionPassID);
Lang Hames233a60e2009-11-03 23:52:08 +000078 AU.addPreserved<ProcessImplicitDefs>();
79 AU.addRequired<ProcessImplicitDefs>();
80 AU.addPreserved<SlotIndexes>();
81 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000082 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000083}
84
Chris Lattnerf7da2c72006-08-24 22:43:55 +000085void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000086 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000087 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Owen Anderson03857b22008-08-13 21:49:13 +000088 E = r2iMap_.end(); I != E; ++I)
89 delete I->second;
90
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000091 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000092
Evan Chengdd199d22007-09-06 01:07:24 +000093 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
94 VNInfoAllocator.Reset();
Evan Cheng752195e2009-09-14 21:33:42 +000095 while (!CloneMIs.empty()) {
96 MachineInstr *MI = CloneMIs.back();
97 CloneMIs.pop_back();
Evan Cheng1ed99222008-07-19 00:37:25 +000098 mf_->DeleteMachineInstr(MI);
99 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000100}
101
Owen Anderson80b3ce62008-05-28 20:54:50 +0000102/// runOnMachineFunction - Register allocate the whole function
103///
104bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
105 mf_ = &fn;
106 mri_ = &mf_->getRegInfo();
107 tm_ = &fn.getTarget();
108 tri_ = tm_->getRegisterInfo();
109 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000110 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000111 lv_ = &getAnalysis<LiveVariables>();
Lang Hames233a60e2009-11-03 23:52:08 +0000112 indexes_ = &getAnalysis<SlotIndexes>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000113 allocatableRegs_ = tri_->getAllocatableSet(fn);
114
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000115 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000116
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000117 numIntervals += getNumIntervals();
118
Chris Lattner70ca3582004-09-30 15:59:17 +0000119 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000120 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000121}
122
Chris Lattner70ca3582004-09-30 15:59:17 +0000123/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000124void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000125 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000126 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000127 I->second->print(OS, tri_);
128 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000129 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000130
Evan Cheng752195e2009-09-14 21:33:42 +0000131 printInstrs(OS);
132}
133
134void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000135 OS << "********** MACHINEINSTRS **********\n";
136
Chris Lattner3380d5c2009-07-21 21:12:58 +0000137 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
138 mbbi != mbbe; ++mbbi) {
Jakob Stoklund Olesen6cd81032009-11-20 18:54:59 +0000139 OS << "BB#" << mbbi->getNumber()
140 << ":\t\t# derived from " << mbbi->getName() << "\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000141 for (MachineBasicBlock::iterator mii = mbbi->begin(),
142 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner518bb532010-02-09 19:54:29 +0000143 if (mii->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000144 OS << SlotIndex::getEmptyKey() << '\t' << *mii;
145 else
146 OS << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner3380d5c2009-07-21 21:12:58 +0000147 }
148 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000149}
150
Evan Cheng752195e2009-09-14 21:33:42 +0000151void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000152 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000153}
154
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000155bool LiveIntervals::conflictsWithPhysReg(const LiveInterval &li,
156 VirtRegMap &vrm, unsigned reg) {
157 // We don't handle fancy stuff crossing basic block boundaries
158 if (li.ranges.size() != 1)
159 return true;
160 const LiveRange &range = li.ranges.front();
161 SlotIndex idx = range.start.getBaseIndex();
162 SlotIndex end = range.end.getPrevSlot().getBaseIndex().getNextIndex();
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000163
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000164 // Skip deleted instructions
165 MachineInstr *firstMI = getInstructionFromIndex(idx);
166 while (!firstMI && idx != end) {
167 idx = idx.getNextIndex();
168 firstMI = getInstructionFromIndex(idx);
169 }
170 if (!firstMI)
171 return false;
172
173 // Find last instruction in range
174 SlotIndex lastIdx = end.getPrevIndex();
175 MachineInstr *lastMI = getInstructionFromIndex(lastIdx);
176 while (!lastMI && lastIdx != idx) {
177 lastIdx = lastIdx.getPrevIndex();
178 lastMI = getInstructionFromIndex(lastIdx);
179 }
180 if (!lastMI)
181 return false;
182
183 // Range cannot cross basic block boundaries or terminators
184 MachineBasicBlock *MBB = firstMI->getParent();
185 if (MBB != lastMI->getParent() || lastMI->getDesc().isTerminator())
186 return true;
187
188 MachineBasicBlock::const_iterator E = lastMI;
189 ++E;
190 for (MachineBasicBlock::const_iterator I = firstMI; I != E; ++I) {
191 const MachineInstr &MI = *I;
192
193 // Allow copies to and from li.reg
194 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
195 if (tii_->isMoveInstr(MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
196 if (SrcReg == li.reg || DstReg == li.reg)
197 continue;
198
199 // Check for operands using reg
200 for (unsigned i = 0, e = MI.getNumOperands(); i != e; ++i) {
201 const MachineOperand& mop = MI.getOperand(i);
202 if (!mop.isReg())
203 continue;
204 unsigned PhysReg = mop.getReg();
205 if (PhysReg == 0 || PhysReg == li.reg)
206 continue;
207 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
208 if (!vrm.hasPhys(PhysReg))
Bill Wendlingdc492e02009-12-05 07:30:23 +0000209 continue;
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000210 PhysReg = vrm.getPhys(PhysReg);
Evan Chengc92da382007-11-03 07:20:12 +0000211 }
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000212 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
213 return true;
Evan Chengc92da382007-11-03 07:20:12 +0000214 }
215 }
216
Jakob Stoklund Olesencf970362009-12-10 17:48:32 +0000217 // No conflicts found.
Evan Chengc92da382007-11-03 07:20:12 +0000218 return false;
219}
220
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000221/// conflictsWithPhysRegRef - Similar to conflictsWithPhysRegRef except
222/// it can check use as well.
223bool LiveIntervals::conflictsWithPhysRegRef(LiveInterval &li,
224 unsigned Reg, bool CheckUse,
225 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
226 for (LiveInterval::Ranges::const_iterator
227 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames233a60e2009-11-03 23:52:08 +0000228 for (SlotIndex index = I->start.getBaseIndex(),
229 end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
230 index != end;
231 index = index.getNextIndex()) {
Jakob Stoklund Olesenf4811a92009-12-03 20:49:10 +0000232 MachineInstr *MI = getInstructionFromIndex(index);
233 if (!MI)
234 continue; // skip deleted instructions
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000235
236 if (JoinedCopies.count(MI))
237 continue;
238 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
239 MachineOperand& MO = MI->getOperand(i);
240 if (!MO.isReg())
241 continue;
242 if (MO.isUse() && !CheckUse)
243 continue;
244 unsigned PhysReg = MO.getReg();
245 if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg))
246 continue;
247 if (tri_->isSubRegister(Reg, PhysReg))
248 return true;
249 }
250 }
251 }
252
253 return false;
254}
255
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000256#ifndef NDEBUG
Evan Cheng752195e2009-09-14 21:33:42 +0000257static void printRegName(unsigned reg, const TargetRegisterInfo* tri_) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000258 if (TargetRegisterInfo::isPhysicalRegister(reg))
David Greene8a342292010-01-04 22:49:02 +0000259 dbgs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000260 else
David Greene8a342292010-01-04 22:49:02 +0000261 dbgs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000262}
Daniel Dunbar504f9a62009-09-15 20:31:12 +0000263#endif
Evan Cheng549f27d32007-08-13 23:45:17 +0000264
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000265void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000266 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000267 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000268 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000269 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000270 LiveInterval &interval) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000271 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000272 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000273 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000274 });
Evan Cheng419852c2008-04-03 16:39:43 +0000275
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000276 // Virtual registers may be defined multiple times (due to phi
277 // elimination and 2-addr elimination). Much of what we do only has to be
278 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000279 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000280 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000281 if (interval.empty()) {
282 // Get the Idx of the defining instructions.
Lang Hames233a60e2009-11-03 23:52:08 +0000283 SlotIndex defIndex = MIIdx.getDefIndex();
Dale Johannesen39faac22009-09-20 00:36:41 +0000284 // Earlyclobbers move back one, so that they overlap the live range
285 // of inputs.
Dale Johannesen86b49f82008-09-24 01:07:17 +0000286 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000287 defIndex = MIIdx.getUseIndex();
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000288 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000289 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000290 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000291 if (mi->isExtractSubreg() || mi->isInsertSubreg() || mi->isSubregToReg() ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000292 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000293 CopyMI = mi;
Evan Cheng5379f412008-12-19 20:58:01 +0000294 // Earlyclobbers move back one.
Lang Hames857c4e02009-06-17 21:01:20 +0000295 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000296
297 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000298
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000299 // Loop over all of the blocks that the vreg is defined in. There are
300 // two cases we have to handle here. The most common case is a vreg
301 // whose lifetime is contained within a basic block. In this case there
302 // will be a single kill, in MBB, which comes after the definition.
303 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
304 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000305 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000306 if (vi.Kills[0] != mi)
Lang Hames233a60e2009-11-03 23:52:08 +0000307 killIdx = getInstructionIndex(vi.Kills[0]).getDefIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000308 else
Lang Hames233a60e2009-11-03 23:52:08 +0000309 killIdx = defIndex.getStoreIndex();
Chris Lattner6097d132004-07-19 02:15:56 +0000310
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000311 // If the kill happens after the definition, we have an intra-block
312 // live range.
313 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000314 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000315 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000316 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000317 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000318 DEBUG(dbgs() << " +" << LR << "\n");
Lang Hames86511252009-09-04 20:41:11 +0000319 ValNo->addKill(killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000320 return;
321 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000322 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000323
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000324 // The other case we handle is when a virtual register lives to the end
325 // of the defining block, potentially live across some blocks, then is
326 // live into some number of blocks, but gets killed. Start by adding a
327 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000328 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000329 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000330 interval.addRange(NewLR);
331
332 // Iterate over all of the blocks that the variable is completely
333 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
334 // live interval.
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000335 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
336 E = vi.AliveBlocks.end(); I != E; ++I) {
Lang Hames74ab5ee2009-12-22 00:11:50 +0000337 MachineBasicBlock *aliveBlock = mf_->getBlockNumbered(*I);
338 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock), ValNo);
Dan Gohman4a829ec2008-11-13 16:31:27 +0000339 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000340 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000341 }
342
343 // Finally, this virtual register is live from the start of any killing
344 // block to the 'use' slot of the killing instruction.
345 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
346 MachineInstr *Kill = vi.Kills[i];
Lang Hames233a60e2009-11-03 23:52:08 +0000347 SlotIndex killIdx =
348 getInstructionIndex(Kill).getDefIndex();
Evan Chengb0f59732009-09-21 04:32:32 +0000349 LiveRange LR(getMBBStartIdx(Kill->getParent()), killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000350 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000351 ValNo->addKill(killIdx);
David Greene8a342292010-01-04 22:49:02 +0000352 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000353 }
354
355 } else {
356 // If this is the second time we see a virtual register definition, it
357 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000358 // the result of two address elimination, then the vreg is one of the
359 // def-and-use register operand.
Bob Wilsond9df5012009-04-09 17:16:43 +0000360 if (mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000361 // If this is a two-address definition, then we have already processed
362 // the live range. The only problem is that we didn't realize there
363 // are actually two values in the live interval. Because of this we
364 // need to take the LiveRegion that defines this register and split it
365 // into two values.
Evan Chenga07cec92008-01-10 08:22:10 +0000366 assert(interval.containsOneValue());
Lang Hames233a60e2009-11-03 23:52:08 +0000367 SlotIndex DefIndex = interval.getValNumInfo(0)->def.getDefIndex();
368 SlotIndex RedefIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000369 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000370 RedefIndex = MIIdx.getUseIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000371
Lang Hames35f291d2009-09-12 03:34:03 +0000372 const LiveRange *OldLR =
Lang Hames233a60e2009-11-03 23:52:08 +0000373 interval.getLiveRangeContaining(RedefIndex.getUseIndex());
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000374 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000375
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000376 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000377 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000378 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000379
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000380 // Two-address vregs should always only be redefined once. This means
381 // that at this point, there should be exactly one value number in it.
382 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
383
Chris Lattner91725b72006-08-31 05:54:43 +0000384 // The new value number (#1) is defined by the instruction we claimed
385 // defined value #0.
Lang Hames52c1afc2009-08-10 23:43:28 +0000386 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(),
Lang Hames857c4e02009-06-17 21:01:20 +0000387 false, // update at *
Evan Chengc8d044e2008-02-15 18:24:29 +0000388 VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000389 ValNo->setFlags(OldValNo->getFlags()); // * <- updating here
390
Chris Lattner91725b72006-08-31 05:54:43 +0000391 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000392 OldValNo->def = RedefIndex;
Lang Hames52c1afc2009-08-10 23:43:28 +0000393 OldValNo->setCopy(0);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000394
395 // Add the new live interval which replaces the range for the input copy.
396 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000397 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000398 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000399 ValNo->addKill(RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000400
401 // If this redefinition is dead, we need to add a dummy unit live
402 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000403 if (MO.isDead())
Lang Hames233a60e2009-11-03 23:52:08 +0000404 interval.addRange(LiveRange(RedefIndex, RedefIndex.getStoreIndex(),
405 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000406
Bill Wendling8e6179f2009-08-22 20:18:03 +0000407 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000408 dbgs() << " RESULT: ";
409 interval.print(dbgs(), tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000410 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000411 } else {
412 // Otherwise, this must be because of phi elimination. If this is the
413 // first redefinition of the vreg that we have seen, go back and change
414 // the live range in the PHI block to be a different value number.
415 if (interval.containsOneValue()) {
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000416
Evan Chengf3bb2e62007-09-05 21:46:51 +0000417 VNInfo *VNI = interval.getValNumInfo(0);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000418 // Phi elimination may have reused the register for multiple identical
419 // phi nodes. There will be a kill per phi. Remove the old ranges that
420 // we now know have an incorrect number.
421 for (unsigned ki=0, ke=vi.Kills.size(); ki != ke; ++ki) {
422 MachineInstr *Killer = vi.Kills[ki];
423 SlotIndex Start = getMBBStartIdx(Killer->getParent());
424 SlotIndex End = getInstructionIndex(Killer).getDefIndex();
425 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000426 dbgs() << "\n\t\trenaming [" << Start << "," << End << "] in: ";
427 interval.print(dbgs(), tri_);
Jakob Stoklund Olesen74215fc2009-12-16 18:55:53 +0000428 });
429 interval.removeRange(Start, End);
430
431 // Replace the interval with one of a NEW value number. Note that
432 // this value number isn't actually defined by an instruction, weird
433 // huh? :)
434 LiveRange LR(Start, End,
435 interval.getNextValue(SlotIndex(Start, true),
436 0, false, VNInfoAllocator));
437 LR.valno->setIsPHIDef(true);
438 interval.addRange(LR);
439 LR.valno->addKill(End);
440 }
441
Lang Hames61945692009-12-09 05:39:12 +0000442 MachineBasicBlock *killMBB = getMBBFromIndex(VNI->def);
Lang Hames233a60e2009-11-03 23:52:08 +0000443 VNI->addKill(indexes_->getTerminatorGap(killMBB));
Lang Hames857c4e02009-06-17 21:01:20 +0000444 VNI->setHasPHIKill(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000445 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000446 dbgs() << " RESULT: ";
447 interval.print(dbgs(), tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000448 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000449 }
450
451 // In the case of PHI elimination, each variable definition is only
452 // live until the end of the block. We've already taken care of the
453 // rest of the live range.
Lang Hames233a60e2009-11-03 23:52:08 +0000454 SlotIndex defIndex = MIIdx.getDefIndex();
Evan Chengfb112882009-03-23 08:01:15 +0000455 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000456 defIndex = MIIdx.getUseIndex();
Evan Cheng752195e2009-09-14 21:33:42 +0000457
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000458 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000459 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000460 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000461 if (mi->isExtractSubreg() || mi->isInsertSubreg() || mi->isSubregToReg()||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000462 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000463 CopyMI = mi;
Lang Hames857c4e02009-06-17 21:01:20 +0000464 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000465
Lang Hames74ab5ee2009-12-22 00:11:50 +0000466 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000467 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000468 interval.addRange(LR);
Lang Hames233a60e2009-11-03 23:52:08 +0000469 ValNo->addKill(indexes_->getTerminatorGap(mbb));
Lang Hames857c4e02009-06-17 21:01:20 +0000470 ValNo->setHasPHIKill(true);
David Greene8a342292010-01-04 22:49:02 +0000471 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000472 }
473 }
474
David Greene8a342292010-01-04 22:49:02 +0000475 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000476}
477
Chris Lattnerf35fef72004-07-23 21:24:19 +0000478void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000479 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000480 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000481 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000482 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000483 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000484 // A physical register cannot be live across basic block, so its
485 // lifetime must end somewhere in its defining basic block.
Bill Wendling8e6179f2009-08-22 20:18:03 +0000486 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000487 dbgs() << "\t\tregister: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000488 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000489 });
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000490
Lang Hames233a60e2009-11-03 23:52:08 +0000491 SlotIndex baseIndex = MIIdx;
492 SlotIndex start = baseIndex.getDefIndex();
Dale Johannesen86b49f82008-09-24 01:07:17 +0000493 // Earlyclobbers move back one.
494 if (MO.isEarlyClobber())
Lang Hames233a60e2009-11-03 23:52:08 +0000495 start = MIIdx.getUseIndex();
496 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000497
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000498 // If it is not used after definition, it is considered dead at
499 // the instruction defining it. Hence its interval is:
500 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000501 // For earlyclobbers, the defSlot was pushed back one; the extra
502 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000503 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000504 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000505 end = start.getStoreIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000506 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000507 }
508
509 // If it is not dead on definition, it must be killed by a
510 // subsequent instruction. Hence its interval is:
511 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000512 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000513 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000514
Dale Johannesenbd635202010-02-10 00:55:42 +0000515 if (mi->isDebugValue())
516 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000517 if (getInstructionFromIndex(baseIndex) == 0)
518 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
519
Evan Cheng6130f662008-03-05 00:59:57 +0000520 if (mi->killsRegister(interval.reg, tri_)) {
David Greene8a342292010-01-04 22:49:02 +0000521 DEBUG(dbgs() << " killed");
Lang Hames233a60e2009-11-03 23:52:08 +0000522 end = baseIndex.getDefIndex();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000523 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000524 } else {
525 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_);
526 if (DefIdx != -1) {
527 if (mi->isRegTiedToUseOperand(DefIdx)) {
528 // Two-address instruction.
Lang Hames233a60e2009-11-03 23:52:08 +0000529 end = baseIndex.getDefIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000530 } else {
531 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000532 // Then the register is essentially dead at the instruction that
533 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000534 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000535 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000536 end = start.getStoreIndex();
Evan Chengc45288e2009-04-27 20:42:46 +0000537 }
538 goto exit;
539 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000540 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000541
Lang Hames233a60e2009-11-03 23:52:08 +0000542 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000543 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000544
545 // The only case we should have a dead physreg here without a killing or
546 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000547 // and never used. Another possible case is the implicit use of the
548 // physical register has been deleted by two-address pass.
Lang Hames233a60e2009-11-03 23:52:08 +0000549 end = start.getStoreIndex();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000550
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000551exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000552 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000553
Evan Cheng24a3cc42007-04-25 07:30:23 +0000554 // Already exists? Extend old live interval.
555 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000556 bool Extend = OldLR != interval.end();
557 VNInfo *ValNo = Extend
Lang Hames857c4e02009-06-17 21:01:20 +0000558 ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000559 if (MO.isEarlyClobber() && Extend)
Lang Hames857c4e02009-06-17 21:01:20 +0000560 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000561 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000562 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000563 LR.valno->addKill(end);
David Greene8a342292010-01-04 22:49:02 +0000564 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000565}
566
Chris Lattnerf35fef72004-07-23 21:24:19 +0000567void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
568 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000569 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000570 MachineOperand& MO,
571 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000572 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000573 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000574 getOrCreateInterval(MO.getReg()));
575 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000576 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000577 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Chris Lattner518bb532010-02-09 19:54:29 +0000578 if (MI->isExtractSubreg() || MI->isInsertSubreg() || MI->isSubregToReg() ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000579 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000580 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000581 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000582 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000583 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000584 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000585 // If MI also modifies the sub-register explicitly, avoid processing it
586 // more than once. Do not pass in TRI here so it checks for exact match.
587 if (!MI->modifiesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000588 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000589 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000590 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000591}
592
Evan Chengb371f452007-02-19 21:49:54 +0000593void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000594 SlotIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000595 LiveInterval &interval, bool isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000596 DEBUG({
David Greene8a342292010-01-04 22:49:02 +0000597 dbgs() << "\t\tlivein register: ";
Evan Cheng752195e2009-09-14 21:33:42 +0000598 printRegName(interval.reg, tri_);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000599 });
Evan Chengb371f452007-02-19 21:49:54 +0000600
601 // Look for kills, if it reaches a def before it's killed, then it shouldn't
602 // be considered a livein.
603 MachineBasicBlock::iterator mi = MBB->begin();
Lang Hames233a60e2009-11-03 23:52:08 +0000604 SlotIndex baseIndex = MIIdx;
605 SlotIndex start = baseIndex;
606 if (getInstructionFromIndex(baseIndex) == 0)
607 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
608
609 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000610 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000611
Dale Johannesenbd635202010-02-10 00:55:42 +0000612 MachineBasicBlock::iterator E = MBB->end();
613 while (mi != E) {
614 if (!mi->isDebugValue()) {
615 if (mi->killsRegister(interval.reg, tri_)) {
616 DEBUG(dbgs() << " killed");
617 end = baseIndex.getDefIndex();
618 SeenDefUse = true;
619 break;
620 } else if (mi->modifiesRegister(interval.reg, tri_)) {
621 // Another instruction redefines the register before it is ever read.
622 // Then the register is essentially dead at the instruction that defines
623 // it. Hence its interval is:
624 // [defSlot(def), defSlot(def)+1)
625 DEBUG(dbgs() << " dead");
626 end = start.getStoreIndex();
627 SeenDefUse = true;
628 break;
629 }
630 }
Evan Chengb371f452007-02-19 21:49:54 +0000631 ++mi;
Dale Johannesenbd635202010-02-10 00:55:42 +0000632 if (mi != E && !mi->isDebugValue()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000633 baseIndex = indexes_->getNextNonNullIndex(baseIndex);
Evan Cheng0076c612009-03-05 03:34:26 +0000634 }
Evan Chengb371f452007-02-19 21:49:54 +0000635 }
636
Evan Cheng75611fb2007-06-27 01:16:36 +0000637 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000638 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +0000639 if (isAlias) {
David Greene8a342292010-01-04 22:49:02 +0000640 DEBUG(dbgs() << " dead");
Lang Hames233a60e2009-11-03 23:52:08 +0000641 end = MIIdx.getStoreIndex();
Evan Cheng292da942007-06-27 18:47:28 +0000642 } else {
David Greene8a342292010-01-04 22:49:02 +0000643 DEBUG(dbgs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +0000644 end = baseIndex;
645 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000646 }
647
Lang Hames10382fb2009-06-19 02:17:53 +0000648 VNInfo *vni =
Lang Hames233a60e2009-11-03 23:52:08 +0000649 interval.getNextValue(SlotIndex(getMBBStartIdx(MBB), true),
Lang Hames86511252009-09-04 20:41:11 +0000650 0, false, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000651 vni->setIsPHIDef(true);
652 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000653
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000654 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000655 LR.valno->addKill(end);
David Greene8a342292010-01-04 22:49:02 +0000656 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000657}
658
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000659/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000660/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000661/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000662/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +0000663void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000664 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000665 << "********** Function: "
666 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000667
668 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +0000669 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
670 MBBI != E; ++MBBI) {
671 MachineBasicBlock *MBB = MBBI;
Evan Cheng00a99a32010-02-06 09:07:11 +0000672 if (MBB->empty())
673 continue;
674
Owen Anderson134eb732008-09-21 20:43:24 +0000675 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000676 SlotIndex MIIndex = getMBBStartIdx(MBB);
David Greene8a342292010-01-04 22:49:02 +0000677 DEBUG(dbgs() << MBB->getName() << ":\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000678
Dan Gohmancb406c22007-10-03 19:26:29 +0000679 // Create intervals for live-ins to this BB first.
680 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
681 LE = MBB->livein_end(); LI != LE; ++LI) {
682 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
683 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +0000684 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +0000685 if (!hasInterval(*AS))
686 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
687 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000688 }
689
Owen Anderson99500ae2008-09-15 22:00:38 +0000690 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000691 if (getInstructionFromIndex(MIIndex) == 0)
692 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Owen Anderson99500ae2008-09-15 22:00:38 +0000693
Dale Johannesen1caedd02010-01-22 22:38:21 +0000694 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
695 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000696 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000697 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000698 continue;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000699
Evan Cheng438f7bc2006-11-10 08:43:01 +0000700 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000701 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
702 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +0000703 if (!MO.isReg() || !MO.getReg())
704 continue;
705
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000706 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000707 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000708 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000709 else if (MO.isUndef())
710 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000711 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000712
Lang Hames233a60e2009-11-03 23:52:08 +0000713 // Move to the next instr slot.
714 MIIndex = indexes_->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000715 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000716 }
Evan Chengd129d732009-07-17 19:43:40 +0000717
718 // Create empty intervals for registers defined by implicit_def's (except
719 // for those implicit_def that define values which are liveout of their
720 // blocks.
721 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
722 unsigned UndefReg = UndefUses[i];
723 (void)getOrCreateInterval(UndefReg);
724 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000725}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000726
Owen Anderson03857b22008-08-13 21:49:13 +0000727LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000728 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000729 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000730}
Evan Chengf2fbca62007-11-12 06:35:08 +0000731
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000732/// dupInterval - Duplicate a live interval. The caller is responsible for
733/// managing the allocated memory.
734LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
735 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +0000736 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000737 return NewLI;
738}
739
Evan Chengc8d044e2008-02-15 18:24:29 +0000740/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
741/// copy field and returns the source register that defines it.
742unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
Lang Hames52c1afc2009-08-10 23:43:28 +0000743 if (!VNI->getCopy())
Evan Chengc8d044e2008-02-15 18:24:29 +0000744 return 0;
745
Chris Lattner518bb532010-02-09 19:54:29 +0000746 if (VNI->getCopy()->isExtractSubreg()) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000747 // If it's extracting out of a physical register, return the sub-register.
Lang Hames52c1afc2009-08-10 23:43:28 +0000748 unsigned Reg = VNI->getCopy()->getOperand(1).getReg();
Evan Chengac948632009-12-11 06:01:00 +0000749 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
750 unsigned SrcSubReg = VNI->getCopy()->getOperand(2).getImm();
751 unsigned DstSubReg = VNI->getCopy()->getOperand(0).getSubReg();
752 if (SrcSubReg == DstSubReg)
753 // %reg1034:3<def> = EXTRACT_SUBREG %EDX, 3
754 // reg1034 can still be coalesced to EDX.
755 return Reg;
756 assert(DstSubReg == 0);
Lang Hames52c1afc2009-08-10 23:43:28 +0000757 Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm());
Evan Chengac948632009-12-11 06:01:00 +0000758 }
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000759 return Reg;
Chris Lattner518bb532010-02-09 19:54:29 +0000760 } else if (VNI->getCopy()->isInsertSubreg() ||
761 VNI->getCopy()->isSubregToReg())
Lang Hames52c1afc2009-08-10 23:43:28 +0000762 return VNI->getCopy()->getOperand(2).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000763
Evan Cheng04ee5a12009-01-20 19:12:24 +0000764 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Lang Hames52c1afc2009-08-10 23:43:28 +0000765 if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000766 return SrcReg;
Torok Edwinc23197a2009-07-14 16:55:14 +0000767 llvm_unreachable("Unrecognized copy instruction!");
Evan Chengc8d044e2008-02-15 18:24:29 +0000768 return 0;
769}
Evan Chengf2fbca62007-11-12 06:35:08 +0000770
771//===----------------------------------------------------------------------===//
772// Register allocator hooks.
773//
774
Evan Chengd70dbb52008-02-22 09:24:50 +0000775/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
776/// allow one) virtual register operand, then its uses are implicitly using
777/// the register. Returns the virtual register.
778unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
779 MachineInstr *MI) const {
780 unsigned RegOp = 0;
781 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
782 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000783 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +0000784 continue;
785 unsigned Reg = MO.getReg();
786 if (Reg == 0 || Reg == li.reg)
787 continue;
Chris Lattner1873d0c2009-06-27 04:06:41 +0000788
789 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
790 !allocatableRegs_[Reg])
791 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +0000792 // FIXME: For now, only remat MI with at most one register operand.
793 assert(!RegOp &&
794 "Can't rematerialize instruction with multiple register operand!");
795 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000796#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +0000797 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000798#endif
Evan Chengd70dbb52008-02-22 09:24:50 +0000799 }
800 return RegOp;
801}
802
803/// isValNoAvailableAt - Return true if the val# of the specified interval
804/// which reaches the given instruction also reaches the specified use index.
805bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000806 SlotIndex UseIdx) const {
807 SlotIndex Index = getInstructionIndex(MI);
Evan Chengd70dbb52008-02-22 09:24:50 +0000808 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
809 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
810 return UI != li.end() && UI->valno == ValNo;
811}
812
Evan Chengf2fbca62007-11-12 06:35:08 +0000813/// isReMaterializable - Returns true if the definition MI of the specified
814/// val# of the specified interval is re-materializable.
815bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000816 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +0000817 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +0000818 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +0000819 if (DisableReMat)
820 return false;
821
Dan Gohmana70dca12009-10-09 23:27:56 +0000822 if (!tii_->isTriviallyReMaterializable(MI, aa_))
823 return false;
Evan Chengdd3465e2008-02-23 01:44:27 +0000824
Dan Gohmana70dca12009-10-09 23:27:56 +0000825 // Target-specific code can mark an instruction as being rematerializable
826 // if it has one virtual reg use, though it had better be something like
827 // a PIC base register which is likely to be live everywhere.
Dan Gohman6d69ba82008-07-25 00:02:30 +0000828 unsigned ImpUse = getReMatImplicitUse(li, MI);
829 if (ImpUse) {
830 const LiveInterval &ImpLi = getInterval(ImpUse);
831 for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg),
832 re = mri_->use_end(); ri != re; ++ri) {
833 MachineInstr *UseMI = &*ri;
Lang Hames233a60e2009-11-03 23:52:08 +0000834 SlotIndex UseIdx = getInstructionIndex(UseMI);
Dan Gohman6d69ba82008-07-25 00:02:30 +0000835 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
836 continue;
837 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
838 return false;
839 }
Evan Chengdc377862008-09-30 15:44:16 +0000840
841 // If a register operand of the re-materialized instruction is going to
842 // be spilled next, then it's not legal to re-materialize this instruction.
843 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
844 if (ImpUse == SpillIs[i]->reg)
845 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +0000846 }
847 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +0000848}
849
Evan Cheng06587492008-10-24 02:05:00 +0000850/// isReMaterializable - Returns true if the definition MI of the specified
851/// val# of the specified interval is re-materializable.
852bool LiveIntervals::isReMaterializable(const LiveInterval &li,
853 const VNInfo *ValNo, MachineInstr *MI) {
854 SmallVector<LiveInterval*, 4> Dummy1;
855 bool Dummy2;
856 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
857}
858
Evan Cheng5ef3a042007-12-06 00:01:56 +0000859/// isReMaterializable - Returns true if every definition of MI of every
860/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +0000861bool LiveIntervals::isReMaterializable(const LiveInterval &li,
862 SmallVectorImpl<LiveInterval*> &SpillIs,
863 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +0000864 isLoad = false;
865 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
866 i != e; ++i) {
867 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +0000868 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000869 continue; // Dead val#.
870 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +0000871 if (!VNI->isDefAccurate())
Evan Cheng5ef3a042007-12-06 00:01:56 +0000872 return false;
Lang Hames857c4e02009-06-17 21:01:20 +0000873 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +0000874 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +0000875 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +0000876 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +0000877 return false;
878 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +0000879 }
880 return true;
881}
882
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000883/// FilterFoldedOps - Filter out two-address use operands. Return
884/// true if it finds any issue with the operands that ought to prevent
885/// folding.
886static bool FilterFoldedOps(MachineInstr *MI,
887 SmallVector<unsigned, 2> &Ops,
888 unsigned &MRInfo,
889 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000890 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +0000891 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
892 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +0000893 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +0000894 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +0000895 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000896 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +0000897 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +0000898 MRInfo |= (unsigned)VirtRegMap::isMod;
899 else {
900 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +0000901 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +0000902 MRInfo = VirtRegMap::isModRef;
903 continue;
904 }
905 MRInfo |= (unsigned)VirtRegMap::isRef;
906 }
907 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +0000908 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000909 return false;
910}
911
912
913/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
914/// slot / to reg or any rematerialized load into ith operand of specified
915/// MI. If it is successul, MI is updated with the newly created MI and
916/// returns true.
917bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
918 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames233a60e2009-11-03 23:52:08 +0000919 SlotIndex InstrIdx,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000920 SmallVector<unsigned, 2> &Ops,
921 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000922 // If it is an implicit def instruction, just delete it.
Chris Lattner518bb532010-02-09 19:54:29 +0000923 if (MI->isImplicitDef()) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000924 RemoveMachineInstrFromMaps(MI);
925 vrm.RemoveMachineInstrFromMaps(MI);
926 MI->eraseFromParent();
927 ++numFolds;
928 return true;
929 }
930
931 // Filter the list of operand indexes that are to be folded. Abort if
932 // any operand will prevent folding.
933 unsigned MRInfo = 0;
934 SmallVector<unsigned, 2> FoldOps;
935 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
936 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +0000937
Evan Cheng427f4c12008-03-31 23:19:51 +0000938 // The only time it's safe to fold into a two address instruction is when
939 // it's folding reload and spill from / into a spill stack slot.
940 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +0000941 return false;
942
Evan Chengf2f8c2a2008-02-08 22:05:27 +0000943 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
944 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +0000945 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +0000946 // Remember this instruction uses the spill slot.
947 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
948
Evan Chengf2fbca62007-11-12 06:35:08 +0000949 // Attempt to fold the memory reference into the instruction. If
950 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +0000951 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +0000952 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +0000953 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +0000954 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000955 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +0000956 vrm.transferEmergencySpills(MI, fmi);
Lang Hames233a60e2009-11-03 23:52:08 +0000957 ReplaceMachineInstrInMaps(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +0000958 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +0000959 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +0000960 return true;
961 }
962 return false;
963}
964
Evan Cheng018f9b02007-12-05 03:22:34 +0000965/// canFoldMemoryOperand - Returns true if the specified load / store
966/// folding is possible.
967bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000968 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +0000969 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000970 // Filter the list of operand indexes that are to be folded. Abort if
971 // any operand will prevent folding.
972 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +0000973 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000974 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
975 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000976
Evan Cheng3c75ba82008-04-01 21:37:32 +0000977 // It's only legal to remat for a use, not a def.
978 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +0000979 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +0000980
Evan Chengd70dbb52008-02-22 09:24:50 +0000981 return tii_->canFoldMemoryOperand(MI, FoldOps);
982}
983
Evan Cheng81a03822007-11-17 00:40:40 +0000984bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
Lang Hames233a60e2009-11-03 23:52:08 +0000985 LiveInterval::Ranges::const_iterator itr = li.ranges.begin();
986
987 MachineBasicBlock *mbb = indexes_->getMBBCoveringRange(itr->start, itr->end);
988
989 if (mbb == 0)
990 return false;
991
992 for (++itr; itr != li.ranges.end(); ++itr) {
993 MachineBasicBlock *mbb2 =
994 indexes_->getMBBCoveringRange(itr->start, itr->end);
995
996 if (mbb2 != mbb)
Evan Cheng81a03822007-11-17 00:40:40 +0000997 return false;
998 }
Lang Hames233a60e2009-11-03 23:52:08 +0000999
Evan Cheng81a03822007-11-17 00:40:40 +00001000 return true;
1001}
1002
Evan Chengd70dbb52008-02-22 09:24:50 +00001003/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1004/// interval on to-be re-materialized operands of MI) with new register.
1005void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1006 MachineInstr *MI, unsigned NewVReg,
1007 VirtRegMap &vrm) {
1008 // There is an implicit use. That means one of the other operand is
1009 // being remat'ed and the remat'ed instruction has li.reg as an
1010 // use operand. Make sure we rewrite that as well.
1011 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1012 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001013 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001014 continue;
1015 unsigned Reg = MO.getReg();
1016 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1017 continue;
1018 if (!vrm.isReMaterialized(Reg))
1019 continue;
1020 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001021 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1022 if (UseMO)
1023 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001024 }
1025}
1026
Evan Chengf2fbca62007-11-12 06:35:08 +00001027/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1028/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001029bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001030rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Lang Hames233a60e2009-11-03 23:52:08 +00001031 bool TrySplit, SlotIndex index, SlotIndex end,
Lang Hames86511252009-09-04 20:41:11 +00001032 MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001033 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001034 unsigned Slot, int LdSlot,
1035 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001036 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001037 const TargetRegisterClass* rc,
1038 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001039 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001040 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001041 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001042 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001043 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001044 RestartInstruction:
1045 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1046 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001047 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001048 continue;
1049 unsigned Reg = mop.getReg();
1050 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001051 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001052 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001053 if (Reg != li.reg)
1054 continue;
1055
1056 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001057 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001058 int FoldSlot = Slot;
1059 if (DefIsReMat) {
1060 // If this is the rematerializable definition MI itself and
1061 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001062 if (MI == ReMatOrigDefMI && CanDelete) {
Dale Johannesenbd635202010-02-10 00:55:42 +00001063 DEBUG(dbgs() << "\t\t\t\tErasing re-materializable def: "
Bill Wendling8e6179f2009-08-22 20:18:03 +00001064 << MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001065 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001066 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001067 MI->eraseFromParent();
1068 break;
1069 }
1070
1071 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001072 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001073 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001074 if (isLoad) {
1075 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1076 FoldSS = isLoadSS;
1077 FoldSlot = LdSlot;
1078 }
1079 }
1080
Evan Chengf2fbca62007-11-12 06:35:08 +00001081 // Scan all of the operands of this instruction rewriting operands
1082 // to use NewVReg instead of li.reg as appropriate. We do this for
1083 // two reasons:
1084 //
1085 // 1. If the instr reads the same spilled vreg multiple times, we
1086 // want to reuse the NewVReg.
1087 // 2. If the instr is a two-addr instruction, we are required to
1088 // keep the src/dst regs pinned.
1089 //
1090 // Keep track of whether we replace a use and/or def so that we can
1091 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001092
Evan Cheng81a03822007-11-17 00:40:40 +00001093 HasUse = mop.isUse();
1094 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001095 SmallVector<unsigned, 2> Ops;
1096 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001097 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001098 const MachineOperand &MOj = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001099 if (!MOj.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001100 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001101 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001102 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001103 continue;
1104 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001105 Ops.push_back(j);
Evan Chengd129d732009-07-17 19:43:40 +00001106 if (!MOj.isUndef()) {
1107 HasUse |= MOj.isUse();
1108 HasDef |= MOj.isDef();
1109 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001110 }
1111 }
1112
David Greene26b86a02008-10-27 17:38:59 +00001113 // Create a new virtual register for the spill interval.
1114 // Create the new register now so we can map the fold instruction
1115 // to the new register so when it is unfolded we get the correct
1116 // answer.
1117 bool CreatedNewVReg = false;
1118 if (NewVReg == 0) {
1119 NewVReg = mri_->createVirtualRegister(rc);
1120 vrm.grow();
1121 CreatedNewVReg = true;
Jakob Stoklund Olesence7a6632009-11-30 22:55:54 +00001122
1123 // The new virtual register should get the same allocation hints as the
1124 // old one.
1125 std::pair<unsigned, unsigned> Hint = mri_->getRegAllocationHint(Reg);
1126 if (Hint.first || Hint.second)
1127 mri_->setRegAllocationHint(NewVReg, Hint.first, Hint.second);
David Greene26b86a02008-10-27 17:38:59 +00001128 }
1129
Evan Cheng9c3c2212008-06-06 07:54:39 +00001130 if (!TryFold)
1131 CanFold = false;
1132 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001133 // Do not fold load / store here if we are splitting. We'll find an
1134 // optimal point to insert a load / store later.
1135 if (!TrySplit) {
1136 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001137 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001138 // Folding the load/store can completely change the instruction in
1139 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001140
1141 if (FoldSS) {
1142 // We need to give the new vreg the same stack slot as the
1143 // spilled interval.
1144 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1145 }
1146
Evan Cheng018f9b02007-12-05 03:22:34 +00001147 HasUse = false;
1148 HasDef = false;
1149 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001150 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001151 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001152 goto RestartInstruction;
1153 }
1154 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001155 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001156 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001157 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001158 }
Evan Chengcddbb832007-11-30 21:23:43 +00001159
Evan Chengcddbb832007-11-30 21:23:43 +00001160 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001161 if (mop.isImplicit())
1162 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001163
1164 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001165 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1166 MachineOperand &mopj = MI->getOperand(Ops[j]);
1167 mopj.setReg(NewVReg);
1168 if (mopj.isImplicit())
1169 rewriteImplicitOps(li, MI, NewVReg, vrm);
1170 }
Evan Chengcddbb832007-11-30 21:23:43 +00001171
Evan Cheng81a03822007-11-17 00:40:40 +00001172 if (CreatedNewVReg) {
1173 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001174 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001175 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001176 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001177 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001178 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001179 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001180 }
1181 if (!CanDelete || (HasUse && HasDef)) {
1182 // If this is a two-addr instruction then its use operands are
1183 // rematerializable but its def is not. It should be assigned a
1184 // stack slot.
1185 vrm.assignVirt2StackSlot(NewVReg, Slot);
1186 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001187 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001188 vrm.assignVirt2StackSlot(NewVReg, Slot);
1189 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001190 } else if (HasUse && HasDef &&
1191 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1192 // If this interval hasn't been assigned a stack slot (because earlier
1193 // def is a deleted remat def), do it now.
1194 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1195 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001196 }
1197
Evan Cheng313d4b82008-02-23 00:33:04 +00001198 // Re-matting an instruction with virtual register use. Add the
1199 // register as an implicit use on the use MI.
1200 if (DefIsReMat && ImpUse)
1201 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1202
Evan Cheng5b69eba2009-04-21 22:46:52 +00001203 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001204 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001205 if (CreatedNewVReg) {
1206 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001207 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001208 if (TrySplit)
1209 vrm.setIsSplitFromReg(NewVReg, li.reg);
1210 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001211
1212 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001213 if (CreatedNewVReg) {
Lang Hames233a60e2009-11-03 23:52:08 +00001214 LiveRange LR(index.getLoadIndex(), index.getDefIndex(),
1215 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001216 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001217 nI.addRange(LR);
1218 } else {
1219 // Extend the split live interval to this def / use.
Lang Hames233a60e2009-11-03 23:52:08 +00001220 SlotIndex End = index.getDefIndex();
Evan Cheng81a03822007-11-17 00:40:40 +00001221 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1222 nI.getValNumInfo(nI.getNumValNums()-1));
David Greene8a342292010-01-04 22:49:02 +00001223 DEBUG(dbgs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001224 nI.addRange(LR);
1225 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001226 }
1227 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001228 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1229 nI.getNextValue(SlotIndex(), 0, false, VNInfoAllocator));
David Greene8a342292010-01-04 22:49:02 +00001230 DEBUG(dbgs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001231 nI.addRange(LR);
1232 }
Evan Cheng81a03822007-11-17 00:40:40 +00001233
Bill Wendling8e6179f2009-08-22 20:18:03 +00001234 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001235 dbgs() << "\t\t\t\tAdded new interval: ";
1236 nI.print(dbgs(), tri_);
1237 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001238 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001239 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001240 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001241}
Evan Cheng81a03822007-11-17 00:40:40 +00001242bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001243 const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001244 MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +00001245 SlotIndex Idx) const {
1246 SlotIndex End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001247 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
Lang Hames233a60e2009-11-03 23:52:08 +00001248 if (VNI->kills[j].isPHI())
Lang Hamesffd13262009-07-09 03:57:02 +00001249 continue;
1250
Lang Hames233a60e2009-11-03 23:52:08 +00001251 SlotIndex KillIdx = VNI->kills[j];
Lang Hames74ab5ee2009-12-22 00:11:50 +00001252 if (KillIdx > Idx && KillIdx <= End)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001253 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001254 }
1255 return false;
1256}
1257
Evan Cheng063284c2008-02-21 00:34:19 +00001258/// RewriteInfo - Keep track of machine instrs that will be rewritten
1259/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001260namespace {
1261 struct RewriteInfo {
Lang Hames233a60e2009-11-03 23:52:08 +00001262 SlotIndex Index;
Dan Gohman844731a2008-05-13 00:00:25 +00001263 MachineInstr *MI;
1264 bool HasUse;
1265 bool HasDef;
Lang Hames233a60e2009-11-03 23:52:08 +00001266 RewriteInfo(SlotIndex i, MachineInstr *mi, bool u, bool d)
Dan Gohman844731a2008-05-13 00:00:25 +00001267 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1268 };
Evan Cheng063284c2008-02-21 00:34:19 +00001269
Dan Gohman844731a2008-05-13 00:00:25 +00001270 struct RewriteInfoCompare {
1271 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1272 return LHS.Index < RHS.Index;
1273 }
1274 };
1275}
Evan Cheng063284c2008-02-21 00:34:19 +00001276
Evan Chengf2fbca62007-11-12 06:35:08 +00001277void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001278rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001279 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001280 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001281 unsigned Slot, int LdSlot,
1282 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001283 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001284 const TargetRegisterClass* rc,
1285 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001286 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001287 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001288 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001289 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001290 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1291 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001292 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001293 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001294 unsigned NewVReg = 0;
Lang Hames233a60e2009-11-03 23:52:08 +00001295 SlotIndex start = I->start.getBaseIndex();
1296 SlotIndex end = I->end.getPrevSlot().getBaseIndex().getNextIndex();
Evan Chengf2fbca62007-11-12 06:35:08 +00001297
Evan Cheng063284c2008-02-21 00:34:19 +00001298 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001299 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001300 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001301 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1302 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001303 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001304 MachineOperand &O = ri.getOperand();
1305 ++ri;
Dale Johannesenbd635202010-02-10 00:55:42 +00001306 if (MI->isDebugValue()) {
1307 // Remove debug info for now.
1308 O.setReg(0U);
1309 DEBUG(dbgs() << "Removing debug info due to spill:" << "\t" << *MI);
1310 continue;
1311 }
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001312 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Lang Hames233a60e2009-11-03 23:52:08 +00001313 SlotIndex index = getInstructionIndex(MI);
Evan Cheng063284c2008-02-21 00:34:19 +00001314 if (index < start || index >= end)
1315 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001316
1317 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001318 // Must be defined by an implicit def. It should not be spilled. Note,
1319 // this is for correctness reason. e.g.
1320 // 8 %reg1024<def> = IMPLICIT_DEF
1321 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1322 // The live range [12, 14) are not part of the r1024 live interval since
1323 // it's defined by an implicit def. It will not conflicts with live
1324 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001325 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001326 // the INSERT_SUBREG and both target registers that would overlap.
1327 continue;
Evan Cheng063284c2008-02-21 00:34:19 +00001328 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1329 }
1330 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1331
Evan Cheng313d4b82008-02-23 00:33:04 +00001332 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001333 // Now rewrite the defs and uses.
1334 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1335 RewriteInfo &rwi = RewriteMIs[i];
1336 ++i;
Lang Hames233a60e2009-11-03 23:52:08 +00001337 SlotIndex index = rwi.Index;
Evan Cheng063284c2008-02-21 00:34:19 +00001338 bool MIHasUse = rwi.HasUse;
1339 bool MIHasDef = rwi.HasDef;
1340 MachineInstr *MI = rwi.MI;
1341 // If MI def and/or use the same register multiple times, then there
1342 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001343 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001344 while (i != e && RewriteMIs[i].MI == MI) {
1345 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001346 bool isUse = RewriteMIs[i].HasUse;
1347 if (isUse) ++NumUses;
1348 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001349 MIHasDef |= RewriteMIs[i].HasDef;
1350 ++i;
1351 }
Evan Cheng81a03822007-11-17 00:40:40 +00001352 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001353
Evan Cheng0a891ed2008-05-23 23:00:04 +00001354 if (ImpUse && MI != ReMatDefMI) {
Evan Cheng313d4b82008-02-23 00:33:04 +00001355 // Re-matting an instruction with virtual register use. Update the
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001356 // register interval's spill weight to HUGE_VALF to prevent it from
1357 // being spilled.
Evan Cheng313d4b82008-02-23 00:33:04 +00001358 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001359 ImpLi.weight = HUGE_VALF;
Evan Cheng313d4b82008-02-23 00:33:04 +00001360 }
1361
Evan Cheng063284c2008-02-21 00:34:19 +00001362 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001363 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001364 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001365 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001366 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001367 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001368 // One common case:
1369 // x = use
1370 // ...
1371 // ...
1372 // def = ...
1373 // = use
1374 // It's better to start a new interval to avoid artifically
1375 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001376 if (MIHasDef && !MIHasUse) {
1377 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001378 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001379 }
1380 }
Evan Chengcada2452007-11-28 01:28:46 +00001381 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001382
1383 bool IsNew = ThisVReg == 0;
1384 if (IsNew) {
1385 // This ends the previous live interval. If all of its def / use
1386 // can be folded, give it a low spill weight.
1387 if (NewVReg && TrySplit && AllCanFold) {
1388 LiveInterval &nI = getOrCreateInterval(NewVReg);
1389 nI.weight /= 10.0F;
1390 }
1391 AllCanFold = true;
1392 }
1393 NewVReg = ThisVReg;
1394
Evan Cheng81a03822007-11-17 00:40:40 +00001395 bool HasDef = false;
1396 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001397 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001398 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1399 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1400 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001401 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001402 if (!HasDef && !HasUse)
1403 continue;
1404
Evan Cheng018f9b02007-12-05 03:22:34 +00001405 AllCanFold &= CanFold;
1406
Evan Cheng81a03822007-11-17 00:40:40 +00001407 // Update weight of spill interval.
1408 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001409 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001410 // The spill weight is now infinity as it cannot be spilled again.
1411 nI.weight = HUGE_VALF;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001412 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001413 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001414
1415 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001416 if (HasDef) {
1417 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001418 bool HasKill = false;
1419 if (!HasUse)
Lang Hames233a60e2009-11-03 23:52:08 +00001420 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001421 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001422 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames233a60e2009-11-03 23:52:08 +00001423 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001424 if (VNI)
Lang Hames233a60e2009-11-03 23:52:08 +00001425 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, index.getDefIndex());
Evan Cheng0cbb1162007-11-29 01:06:25 +00001426 }
Owen Anderson28998312008-08-13 22:28:50 +00001427 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001428 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001429 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001430 if (SII == SpillIdxes.end()) {
1431 std::vector<SRInfo> S;
1432 S.push_back(SRInfo(index, NewVReg, true));
1433 SpillIdxes.insert(std::make_pair(MBBId, S));
1434 } else if (SII->second.back().vreg != NewVReg) {
1435 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames86511252009-09-04 20:41:11 +00001436 } else if (index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001437 // If there is an earlier def and this is a two-address
1438 // instruction, then it's not possible to fold the store (which
1439 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001440 SRInfo &Info = SII->second.back();
1441 Info.index = index;
1442 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001443 }
1444 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001445 } else if (SII != SpillIdxes.end() &&
1446 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001447 index > SII->second.back().index) {
Evan Chenge3110d02007-12-01 04:42:39 +00001448 // There is an earlier def that's not killed (must be two-address).
1449 // The spill is no longer needed.
1450 SII->second.pop_back();
1451 if (SII->second.empty()) {
1452 SpillIdxes.erase(MBBId);
1453 SpillMBBs.reset(MBBId);
1454 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001455 }
1456 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001457 }
1458
1459 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001460 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001461 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001462 if (SII != SpillIdxes.end() &&
1463 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001464 index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001465 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001466 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001467 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001468 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001469 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001470 // If we are splitting live intervals, only fold if it's the first
1471 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001472 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001473 else if (IsNew) {
1474 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001475 if (RII == RestoreIdxes.end()) {
1476 std::vector<SRInfo> Infos;
1477 Infos.push_back(SRInfo(index, NewVReg, true));
1478 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1479 } else {
1480 RII->second.push_back(SRInfo(index, NewVReg, true));
1481 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001482 RestoreMBBs.set(MBBId);
1483 }
1484 }
1485
1486 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001487 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001488 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001489 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001490
1491 if (NewVReg && TrySplit && AllCanFold) {
1492 // If all of its def / use can be folded, give it a low spill weight.
1493 LiveInterval &nI = getOrCreateInterval(NewVReg);
1494 nI.weight /= 10.0F;
1495 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001496}
1497
Lang Hames233a60e2009-11-03 23:52:08 +00001498bool LiveIntervals::alsoFoldARestore(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001499 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001500 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001501 if (!RestoreMBBs[Id])
1502 return false;
1503 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1504 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1505 if (Restores[i].index == index &&
1506 Restores[i].vreg == vr &&
1507 Restores[i].canFold)
1508 return true;
1509 return false;
1510}
1511
Lang Hames233a60e2009-11-03 23:52:08 +00001512void LiveIntervals::eraseRestoreInfo(int Id, SlotIndex index,
Lang Hames86511252009-09-04 20:41:11 +00001513 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001514 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001515 if (!RestoreMBBs[Id])
1516 return;
1517 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1518 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1519 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames233a60e2009-11-03 23:52:08 +00001520 Restores[i].index = SlotIndex();
Evan Cheng1953d0c2007-11-29 10:12:14 +00001521}
Evan Cheng81a03822007-11-17 00:40:40 +00001522
Evan Cheng4cce6b42008-04-11 17:53:36 +00001523/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
1524/// spilled and create empty intervals for their uses.
1525void
1526LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
1527 const TargetRegisterClass* rc,
1528 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00001529 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1530 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001531 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00001532 MachineInstr *MI = &*ri;
1533 ++ri;
Evan Cheng4cce6b42008-04-11 17:53:36 +00001534 if (O.isDef()) {
Chris Lattner518bb532010-02-09 19:54:29 +00001535 assert(MI->isImplicitDef() &&
Evan Cheng4cce6b42008-04-11 17:53:36 +00001536 "Register def was not rewritten?");
1537 RemoveMachineInstrFromMaps(MI);
1538 vrm.RemoveMachineInstrFromMaps(MI);
1539 MI->eraseFromParent();
1540 } else {
1541 // This must be an use of an implicit_def so it's not part of the live
1542 // interval. Create a new empty live interval for it.
1543 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
1544 unsigned NewVReg = mri_->createVirtualRegister(rc);
1545 vrm.grow();
1546 vrm.setIsImplicitlyDefined(NewVReg);
1547 NewLIs.push_back(&getOrCreateInterval(NewVReg));
1548 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1549 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001550 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001551 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00001552 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00001553 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00001554 }
1555 }
Evan Cheng419852c2008-04-03 16:39:43 +00001556 }
1557}
1558
Evan Chengf2fbca62007-11-12 06:35:08 +00001559std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00001560addIntervalsForSpillsFast(const LiveInterval &li,
1561 const MachineLoopInfo *loopInfo,
Evan Chengc781a242009-05-03 18:32:42 +00001562 VirtRegMap &vrm) {
Owen Anderson17197312008-08-18 23:41:04 +00001563 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001564
1565 std::vector<LiveInterval*> added;
1566
1567 assert(li.weight != HUGE_VALF &&
1568 "attempt to spill already spilled interval!");
1569
Bill Wendling8e6179f2009-08-22 20:18:03 +00001570 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001571 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
Bill Wendling8e6179f2009-08-22 20:18:03 +00001572 li.dump();
David Greene8a342292010-01-04 22:49:02 +00001573 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001574 });
Owen Andersond6664312008-08-18 18:05:32 +00001575
1576 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
1577
Owen Andersona41e47a2008-08-19 22:12:11 +00001578 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
1579 while (RI != mri_->reg_end()) {
1580 MachineInstr* MI = &*RI;
1581
1582 SmallVector<unsigned, 2> Indices;
1583 bool HasUse = false;
1584 bool HasDef = false;
1585
1586 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1587 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001588 if (!mop.isReg() || mop.getReg() != li.reg) continue;
Owen Andersona41e47a2008-08-19 22:12:11 +00001589
1590 HasUse |= MI->getOperand(i).isUse();
1591 HasDef |= MI->getOperand(i).isDef();
1592
1593 Indices.push_back(i);
1594 }
1595
1596 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
1597 Indices, true, slot, li.reg)) {
1598 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00001599 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00001600 vrm.assignVirt2StackSlot(NewVReg, slot);
1601
Owen Andersona41e47a2008-08-19 22:12:11 +00001602 // create a new register for this spill
1603 LiveInterval &nI = getOrCreateInterval(NewVReg);
Owen Andersond6664312008-08-18 18:05:32 +00001604
Owen Andersona41e47a2008-08-19 22:12:11 +00001605 // the spill weight is now infinity as it
1606 // cannot be spilled again
1607 nI.weight = HUGE_VALF;
1608
1609 // Rewrite register operands to use the new vreg.
1610 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
1611 E = Indices.end(); I != E; ++I) {
1612 MI->getOperand(*I).setReg(NewVReg);
1613
1614 if (MI->getOperand(*I).isUse())
1615 MI->getOperand(*I).setIsKill(true);
1616 }
1617
1618 // Fill in the new live interval.
Lang Hames233a60e2009-11-03 23:52:08 +00001619 SlotIndex index = getInstructionIndex(MI);
Owen Andersona41e47a2008-08-19 22:12:11 +00001620 if (HasUse) {
Lang Hames233a60e2009-11-03 23:52:08 +00001621 LiveRange LR(index.getLoadIndex(), index.getUseIndex(),
1622 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001623 getVNInfoAllocator()));
David Greene8a342292010-01-04 22:49:02 +00001624 DEBUG(dbgs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001625 nI.addRange(LR);
1626 vrm.addRestorePoint(NewVReg, MI);
1627 }
1628 if (HasDef) {
Lang Hames233a60e2009-11-03 23:52:08 +00001629 LiveRange LR(index.getDefIndex(), index.getStoreIndex(),
1630 nI.getNextValue(SlotIndex(), 0, false,
Lang Hames86511252009-09-04 20:41:11 +00001631 getVNInfoAllocator()));
David Greene8a342292010-01-04 22:49:02 +00001632 DEBUG(dbgs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00001633 nI.addRange(LR);
1634 vrm.addSpillPoint(NewVReg, true, MI);
1635 }
1636
Owen Anderson17197312008-08-18 23:41:04 +00001637 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00001638
Bill Wendling8e6179f2009-08-22 20:18:03 +00001639 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001640 dbgs() << "\t\t\t\tadded new interval: ";
Bill Wendling8e6179f2009-08-22 20:18:03 +00001641 nI.dump();
David Greene8a342292010-01-04 22:49:02 +00001642 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001643 });
Owen Andersona41e47a2008-08-19 22:12:11 +00001644 }
Owen Anderson9a032932008-08-18 21:20:32 +00001645
Owen Anderson9a032932008-08-18 21:20:32 +00001646
Owen Andersona41e47a2008-08-19 22:12:11 +00001647 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00001648 }
Owen Andersond6664312008-08-18 18:05:32 +00001649
1650 return added;
1651}
1652
1653std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001654addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00001655 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00001656 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Owen Andersonae339ba2008-08-19 00:17:30 +00001657
1658 if (EnableFastSpilling)
Evan Chengc781a242009-05-03 18:32:42 +00001659 return addIntervalsForSpillsFast(li, loopInfo, vrm);
Owen Andersonae339ba2008-08-19 00:17:30 +00001660
Evan Chengf2fbca62007-11-12 06:35:08 +00001661 assert(li.weight != HUGE_VALF &&
1662 "attempt to spill already spilled interval!");
1663
Bill Wendling8e6179f2009-08-22 20:18:03 +00001664 DEBUG({
David Greene8a342292010-01-04 22:49:02 +00001665 dbgs() << "\t\t\t\tadding intervals for spills for interval: ";
1666 li.print(dbgs(), tri_);
1667 dbgs() << '\n';
Bill Wendling8e6179f2009-08-22 20:18:03 +00001668 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001669
Evan Cheng72eeb942008-12-05 17:00:16 +00001670 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00001671 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001672 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001673 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00001674 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
1675 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00001676 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001677 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00001678
1679 unsigned NumValNums = li.getNumValNums();
1680 SmallVector<MachineInstr*, 4> ReMatDefs;
1681 ReMatDefs.resize(NumValNums, NULL);
1682 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
1683 ReMatOrigDefs.resize(NumValNums, NULL);
1684 SmallVector<int, 4> ReMatIds;
1685 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
1686 BitVector ReMatDelete(NumValNums);
1687 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
1688
Evan Cheng81a03822007-11-17 00:40:40 +00001689 // Spilling a split live interval. It cannot be split any further. Also,
1690 // it's also guaranteed to be a single val# / range interval.
1691 if (vrm.getPreSplitReg(li.reg)) {
1692 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00001693 // Unset the split kill marker on the last use.
Lang Hames233a60e2009-11-03 23:52:08 +00001694 SlotIndex KillIdx = vrm.getKillPoint(li.reg);
1695 if (KillIdx != SlotIndex()) {
Evan Chengd120ffd2007-12-05 10:24:35 +00001696 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
1697 assert(KillMI && "Last use disappeared?");
1698 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
1699 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00001700 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00001701 }
Evan Chengadf85902007-12-05 09:51:10 +00001702 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00001703 bool DefIsReMat = vrm.isReMaterialized(li.reg);
1704 Slot = vrm.getStackSlot(li.reg);
1705 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
1706 MachineInstr *ReMatDefMI = DefIsReMat ?
1707 vrm.getReMaterializedMI(li.reg) : NULL;
1708 int LdSlot = 0;
1709 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1710 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001711 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00001712 bool IsFirstRange = true;
1713 for (LiveInterval::Ranges::const_iterator
1714 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1715 // If this is a split live interval with multiple ranges, it means there
1716 // are two-address instructions that re-defined the value. Only the
1717 // first def can be rematerialized!
1718 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00001719 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00001720 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
1721 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001722 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001723 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001724 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001725 } else {
1726 rewriteInstructionsForSpills(li, false, I, NULL, 0,
1727 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00001728 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001729 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001730 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001731 }
1732 IsFirstRange = false;
1733 }
Evan Cheng419852c2008-04-03 16:39:43 +00001734
Evan Cheng4cce6b42008-04-11 17:53:36 +00001735 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001736 return NewLIs;
1737 }
1738
Evan Cheng752195e2009-09-14 21:33:42 +00001739 bool TrySplit = !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001740 if (TrySplit)
1741 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00001742 bool NeedStackSlot = false;
1743 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1744 i != e; ++i) {
1745 const VNInfo *VNI = *i;
1746 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00001747 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00001748 continue; // Dead val#.
1749 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001750 MachineInstr *ReMatDefMI = VNI->isDefAccurate()
1751 ? getInstructionFromIndex(VNI->def) : 0;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001752 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00001753 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001754 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00001755 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00001756 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00001757 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
Evan Cheng752195e2009-09-14 21:33:42 +00001758 CloneMIs.push_back(Clone);
Evan Cheng1ed99222008-07-19 00:37:25 +00001759 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00001760
1761 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00001762 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00001763 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00001764 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00001765 CanDelete = false;
1766 // Need a stack slot if there is any live range where uses cannot be
1767 // rematerialized.
1768 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00001769 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001770 if (CanDelete)
1771 ReMatDelete.set(VN);
1772 } else {
1773 // Need a stack slot if there is any live range where uses cannot be
1774 // rematerialized.
1775 NeedStackSlot = true;
1776 }
1777 }
1778
1779 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00001780 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
1781 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
1782 Slot = vrm.assignVirt2StackSlot(li.reg);
1783
1784 // This case only occurs when the prealloc splitter has already assigned
1785 // a stack slot to this vreg.
1786 else
1787 Slot = vrm.getStackSlot(li.reg);
1788 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001789
1790 // Create new intervals and rewrite defs and uses.
1791 for (LiveInterval::Ranges::const_iterator
1792 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00001793 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
1794 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
1795 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00001796 bool CanDelete = ReMatDelete[I->valno->id];
1797 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00001798 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001799 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00001800 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00001801 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001802 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00001803 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001804 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00001805 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00001806 }
1807
Evan Cheng0cbb1162007-11-29 01:06:25 +00001808 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00001809 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00001810 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001811 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00001812 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001813
Evan Chengb50bb8c2007-12-05 08:16:32 +00001814 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00001815 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001816 if (NeedStackSlot) {
1817 int Id = SpillMBBs.find_first();
1818 while (Id != -1) {
1819 std::vector<SRInfo> &spills = SpillIdxes[Id];
1820 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001821 SlotIndex index = spills[i].index;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001822 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001823 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001824 bool isReMat = vrm.isReMaterialized(VReg);
1825 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001826 bool CanFold = false;
1827 bool FoundUse = false;
1828 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001829 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001830 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001831 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1832 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001833 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001834 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001835
1836 Ops.push_back(j);
1837 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00001838 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001839 if (isReMat ||
1840 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
1841 RestoreMBBs, RestoreIdxes))) {
1842 // MI has two-address uses of the same register. If the use
1843 // isn't the first and only use in the BB, then we can't fold
1844 // it. FIXME: Move this to rewriteInstructionsForSpills.
1845 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00001846 break;
1847 }
Evan Chengaee4af62007-12-02 08:30:39 +00001848 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001849 }
1850 }
1851 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001852 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001853 if (CanFold && !Ops.empty()) {
1854 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00001855 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00001856 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00001857 // Also folded uses, do not issue a load.
1858 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Lang Hames233a60e2009-11-03 23:52:08 +00001859 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengf38d14f2007-12-05 09:05:34 +00001860 }
Lang Hames233a60e2009-11-03 23:52:08 +00001861 nI.removeRange(index.getDefIndex(), index.getStoreIndex());
Evan Chengcddbb832007-11-30 21:23:43 +00001862 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001863 }
1864
Evan Cheng7e073ba2008-04-09 20:57:25 +00001865 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00001866 if (!Folded) {
1867 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001868 bool isKill = LR->end == index.getStoreIndex();
Evan Chengb0a6f622008-05-20 08:10:37 +00001869 if (!MI->registerDefIsDead(nI.reg))
1870 // No need to spill a dead def.
1871 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001872 if (isKill)
1873 AddedKill.insert(&nI);
1874 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001875 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001876 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001877 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001878 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001879
Evan Cheng1953d0c2007-11-29 10:12:14 +00001880 int Id = RestoreMBBs.find_first();
1881 while (Id != -1) {
1882 std::vector<SRInfo> &restores = RestoreIdxes[Id];
1883 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames233a60e2009-11-03 23:52:08 +00001884 SlotIndex index = restores[i].index;
1885 if (index == SlotIndex())
Evan Cheng1953d0c2007-11-29 10:12:14 +00001886 continue;
1887 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00001888 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00001889 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001890 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00001891 bool CanFold = false;
1892 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00001893 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00001894 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001895 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
1896 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001897 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00001898 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001899
Evan Cheng0cbb1162007-11-29 01:06:25 +00001900 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00001901 // If this restore were to be folded, it would have been folded
1902 // already.
1903 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00001904 break;
1905 }
Evan Chengaee4af62007-12-02 08:30:39 +00001906 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00001907 }
1908 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001909
1910 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00001911 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00001912 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001913 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00001914 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
1915 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001916 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
1917 int LdSlot = 0;
1918 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
1919 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00001920 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00001921 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
1922 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00001923 if (!Folded) {
1924 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
1925 if (ImpUse) {
1926 // Re-matting an instruction with virtual register use. Add the
1927 // register as an implicit use on the use MI and update the register
1928 // interval's spill weight to HUGE_VALF to prevent it from being
1929 // spilled.
1930 LiveInterval &ImpLi = getInterval(ImpUse);
1931 ImpLi.weight = HUGE_VALF;
1932 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1933 }
Evan Chengd70dbb52008-02-22 09:24:50 +00001934 }
Evan Chengaee4af62007-12-02 08:30:39 +00001935 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001936 }
1937 // If folding is not possible / failed, then tell the spiller to issue a
1938 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00001939 if (Folded)
Lang Hames233a60e2009-11-03 23:52:08 +00001940 nI.removeRange(index.getLoadIndex(), index.getDefIndex());
Evan Chengb50bb8c2007-12-05 08:16:32 +00001941 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00001942 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00001943 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00001944 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00001945 }
1946
Evan Chengb50bb8c2007-12-05 08:16:32 +00001947 // Finalize intervals: add kills, finalize spill weights, and filter out
1948 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00001949 std::vector<LiveInterval*> RetNewLIs;
1950 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
1951 LiveInterval *LI = NewLIs[i];
1952 if (!LI->empty()) {
Lang Hames233a60e2009-11-03 23:52:08 +00001953 LI->weight /= SlotIndex::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001954 if (!AddedKill.count(LI)) {
1955 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames233a60e2009-11-03 23:52:08 +00001956 SlotIndex LastUseIdx = LR->end.getBaseIndex();
Evan Chengd120ffd2007-12-05 10:24:35 +00001957 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00001958 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00001959 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00001960 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00001961 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00001962 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00001963 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00001964 }
Evan Cheng597d10d2007-12-04 00:32:23 +00001965 RetNewLIs.push_back(LI);
1966 }
1967 }
Evan Cheng81a03822007-11-17 00:40:40 +00001968
Evan Cheng4cce6b42008-04-11 17:53:36 +00001969 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00001970 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00001971}
Evan Cheng676dd7c2008-03-11 07:19:34 +00001972
1973/// hasAllocatableSuperReg - Return true if the specified physical register has
1974/// any super register that's allocatable.
1975bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
1976 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
1977 if (allocatableRegs_[*AS] && hasInterval(*AS))
1978 return true;
1979 return false;
1980}
1981
1982/// getRepresentativeReg - Find the largest super register of the specified
1983/// physical register.
1984unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
1985 // Find the largest super-register that is allocatable.
1986 unsigned BestReg = Reg;
1987 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
1988 unsigned SuperReg = *AS;
1989 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
1990 BestReg = SuperReg;
1991 break;
1992 }
1993 }
1994 return BestReg;
1995}
1996
1997/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
1998/// specified interval that conflicts with the specified physical register.
1999unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
2000 unsigned PhysReg) const {
2001 unsigned NumConflicts = 0;
2002 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
2003 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2004 E = mri_->reg_end(); I != E; ++I) {
2005 MachineOperand &O = I.getOperand();
2006 MachineInstr *MI = O.getParent();
Lang Hames233a60e2009-11-03 23:52:08 +00002007 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00002008 if (pli.liveAt(Index))
2009 ++NumConflicts;
2010 }
2011 return NumConflicts;
2012}
2013
2014/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00002015/// around all defs and uses of the specified interval. Return true if it
2016/// was able to cut its interval.
2017bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00002018 unsigned PhysReg, VirtRegMap &vrm) {
2019 unsigned SpillReg = getRepresentativeReg(PhysReg);
2020
2021 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2022 // If there are registers which alias PhysReg, but which are not a
2023 // sub-register of the chosen representative super register. Assert
2024 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00002025 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00002026 tri_->isSuperRegister(*AS, SpillReg));
2027
Evan Cheng2824a652009-03-23 18:24:37 +00002028 bool Cut = false;
Evan Cheng0222a8c2009-10-20 01:31:09 +00002029 SmallVector<unsigned, 4> PRegs;
2030 if (hasInterval(SpillReg))
2031 PRegs.push_back(SpillReg);
2032 else {
2033 SmallSet<unsigned, 4> Added;
2034 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS)
2035 if (Added.insert(*AS) && hasInterval(*AS)) {
2036 PRegs.push_back(*AS);
2037 for (const unsigned* ASS = tri_->getSubRegisters(*AS); *ASS; ++ASS)
2038 Added.insert(*ASS);
2039 }
2040 }
2041
Evan Cheng676dd7c2008-03-11 07:19:34 +00002042 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2043 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2044 E = mri_->reg_end(); I != E; ++I) {
2045 MachineOperand &O = I.getOperand();
2046 MachineInstr *MI = O.getParent();
2047 if (SeenMIs.count(MI))
2048 continue;
2049 SeenMIs.insert(MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002050 SlotIndex Index = getInstructionIndex(MI);
Evan Cheng0222a8c2009-10-20 01:31:09 +00002051 for (unsigned i = 0, e = PRegs.size(); i != e; ++i) {
2052 unsigned PReg = PRegs[i];
2053 LiveInterval &pli = getInterval(PReg);
2054 if (!pli.liveAt(Index))
2055 continue;
2056 vrm.addEmergencySpill(PReg, MI);
Lang Hames233a60e2009-11-03 23:52:08 +00002057 SlotIndex StartIdx = Index.getLoadIndex();
2058 SlotIndex EndIdx = Index.getNextIndex().getBaseIndex();
Evan Cheng2824a652009-03-23 18:24:37 +00002059 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002060 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00002061 Cut = true;
2062 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00002063 std::string msg;
2064 raw_string_ostream Msg(msg);
2065 Msg << "Ran out of registers during register allocation!";
Chris Lattner518bb532010-02-09 19:54:29 +00002066 if (MI->isInlineAsm()) {
Torok Edwin7d696d82009-07-11 13:10:19 +00002067 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng0222a8c2009-10-20 01:31:09 +00002068 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00002069 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002070 }
Torok Edwin7d696d82009-07-11 13:10:19 +00002071 llvm_report_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002072 }
Evan Cheng0222a8c2009-10-20 01:31:09 +00002073 for (const unsigned* AS = tri_->getSubRegisters(PReg); *AS; ++AS) {
Evan Cheng676dd7c2008-03-11 07:19:34 +00002074 if (!hasInterval(*AS))
2075 continue;
2076 LiveInterval &spli = getInterval(*AS);
2077 if (spli.liveAt(Index))
Lang Hames233a60e2009-11-03 23:52:08 +00002078 spli.removeRange(Index.getLoadIndex(),
2079 Index.getNextIndex().getBaseIndex());
Evan Cheng676dd7c2008-03-11 07:19:34 +00002080 }
2081 }
2082 }
Evan Cheng2824a652009-03-23 18:24:37 +00002083 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002084}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002085
2086LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00002087 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00002088 LiveInterval& Interval = getOrCreateInterval(reg);
2089 VNInfo* VN = Interval.getNextValue(
Lang Hames233a60e2009-11-03 23:52:08 +00002090 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames86511252009-09-04 20:41:11 +00002091 startInst, true, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00002092 VN->setHasPHIKill(true);
Lang Hames233a60e2009-11-03 23:52:08 +00002093 VN->kills.push_back(indexes_->getTerminatorGap(startInst->getParent()));
Lang Hames86511252009-09-04 20:41:11 +00002094 LiveRange LR(
Lang Hames233a60e2009-11-03 23:52:08 +00002095 SlotIndex(getInstructionIndex(startInst).getDefIndex()),
Lang Hames74ab5ee2009-12-22 00:11:50 +00002096 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00002097 Interval.addRange(LR);
2098
2099 return LR;
2100}
David Greeneb5257662009-08-03 21:55:09 +00002101