blob: 728dccfd69dbfec68dc880da982bbc19738779bc [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000015#include "llvm/Target/TargetAsmInfo.h"
Owen Anderson07000c62006-05-12 06:33:49 +000016#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000017#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner310968c2005-01-07 07:44:53 +000018#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000019#include "llvm/Target/TargetRegisterInfo.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000020#include "llvm/Target/TargetSubtarget.h"
Dan Gohman707e0182008-04-12 04:36:06 +000021#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000022#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner310968c2005-01-07 07:44:53 +000024#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner4ccb0702006-01-26 20:37:03 +000025#include "llvm/ADT/StringExtras.h"
Owen Anderson718cb662007-09-07 04:06:50 +000026#include "llvm/ADT/STLExtras.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000027#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000028#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000029using namespace llvm;
30
Rafael Espindola9a580232009-02-27 13:37:18 +000031namespace llvm {
32TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
33 bool isLocal = GV->hasLocalLinkage();
34 bool isDeclaration = GV->isDeclaration();
35 // FIXME: what should we do for protected and internal visibility?
36 // For variables, is internal different from hidden?
37 bool isHidden = GV->hasHiddenVisibility();
38
39 if (reloc == Reloc::PIC_) {
40 if (isLocal || isHidden)
41 return TLSModel::LocalDynamic;
42 else
43 return TLSModel::GeneralDynamic;
44 } else {
45 if (!isDeclaration || isHidden)
46 return TLSModel::LocalExec;
47 else
48 return TLSModel::InitialExec;
49 }
50}
51}
52
Evan Cheng56966222007-01-12 02:11:51 +000053/// InitLibcallNames - Set default libcall names.
54///
Evan Cheng79cca502007-01-12 22:51:10 +000055static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000056 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000057 Names[RTLIB::SHL_I32] = "__ashlsi3";
58 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000059 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000060 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000061 Names[RTLIB::SRL_I32] = "__lshrsi3";
62 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000063 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000064 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000065 Names[RTLIB::SRA_I32] = "__ashrsi3";
66 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000067 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000068 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000069 Names[RTLIB::MUL_I32] = "__mulsi3";
70 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000071 Names[RTLIB::MUL_I128] = "__multi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000072 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000073 Names[RTLIB::SDIV_I32] = "__divsi3";
74 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000075 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000076 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000077 Names[RTLIB::UDIV_I32] = "__udivsi3";
78 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000079 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000080 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000081 Names[RTLIB::SREM_I32] = "__modsi3";
82 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000083 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +000084 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +000085 Names[RTLIB::UREM_I32] = "__umodsi3";
86 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000087 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000088 Names[RTLIB::NEG_I32] = "__negsi2";
89 Names[RTLIB::NEG_I64] = "__negdi2";
90 Names[RTLIB::ADD_F32] = "__addsf3";
91 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000092 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000093 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +000094 Names[RTLIB::SUB_F32] = "__subsf3";
95 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +000096 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000097 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +000098 Names[RTLIB::MUL_F32] = "__mulsf3";
99 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000100 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000101 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000102 Names[RTLIB::DIV_F32] = "__divsf3";
103 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000104 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000105 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000106 Names[RTLIB::REM_F32] = "fmodf";
107 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000108 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000109 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000110 Names[RTLIB::POWI_F32] = "__powisf2";
111 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000112 Names[RTLIB::POWI_F80] = "__powixf2";
113 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000114 Names[RTLIB::SQRT_F32] = "sqrtf";
115 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000116 Names[RTLIB::SQRT_F80] = "sqrtl";
117 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000118 Names[RTLIB::LOG_F32] = "logf";
119 Names[RTLIB::LOG_F64] = "log";
120 Names[RTLIB::LOG_F80] = "logl";
121 Names[RTLIB::LOG_PPCF128] = "logl";
122 Names[RTLIB::LOG2_F32] = "log2f";
123 Names[RTLIB::LOG2_F64] = "log2";
124 Names[RTLIB::LOG2_F80] = "log2l";
125 Names[RTLIB::LOG2_PPCF128] = "log2l";
126 Names[RTLIB::LOG10_F32] = "log10f";
127 Names[RTLIB::LOG10_F64] = "log10";
128 Names[RTLIB::LOG10_F80] = "log10l";
129 Names[RTLIB::LOG10_PPCF128] = "log10l";
130 Names[RTLIB::EXP_F32] = "expf";
131 Names[RTLIB::EXP_F64] = "exp";
132 Names[RTLIB::EXP_F80] = "expl";
133 Names[RTLIB::EXP_PPCF128] = "expl";
134 Names[RTLIB::EXP2_F32] = "exp2f";
135 Names[RTLIB::EXP2_F64] = "exp2";
136 Names[RTLIB::EXP2_F80] = "exp2l";
137 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000138 Names[RTLIB::SIN_F32] = "sinf";
139 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000140 Names[RTLIB::SIN_F80] = "sinl";
141 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000142 Names[RTLIB::COS_F32] = "cosf";
143 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000144 Names[RTLIB::COS_F80] = "cosl";
145 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000146 Names[RTLIB::POW_F32] = "powf";
147 Names[RTLIB::POW_F64] = "pow";
148 Names[RTLIB::POW_F80] = "powl";
149 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000150 Names[RTLIB::CEIL_F32] = "ceilf";
151 Names[RTLIB::CEIL_F64] = "ceil";
152 Names[RTLIB::CEIL_F80] = "ceill";
153 Names[RTLIB::CEIL_PPCF128] = "ceill";
154 Names[RTLIB::TRUNC_F32] = "truncf";
155 Names[RTLIB::TRUNC_F64] = "trunc";
156 Names[RTLIB::TRUNC_F80] = "truncl";
157 Names[RTLIB::TRUNC_PPCF128] = "truncl";
158 Names[RTLIB::RINT_F32] = "rintf";
159 Names[RTLIB::RINT_F64] = "rint";
160 Names[RTLIB::RINT_F80] = "rintl";
161 Names[RTLIB::RINT_PPCF128] = "rintl";
162 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
163 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
164 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
165 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
166 Names[RTLIB::FLOOR_F32] = "floorf";
167 Names[RTLIB::FLOOR_F64] = "floor";
168 Names[RTLIB::FLOOR_F80] = "floorl";
169 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Evan Cheng56966222007-01-12 02:11:51 +0000170 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
171 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000172 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
173 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
174 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
175 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000176 Names[RTLIB::FPTOSINT_F32_I8] = "__fixsfi8";
177 Names[RTLIB::FPTOSINT_F32_I16] = "__fixsfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000178 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
179 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000180 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Evan Cheng56966222007-01-12 02:11:51 +0000181 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
182 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000183 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000184 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000185 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000186 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000187 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000188 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000189 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Sanjiv Gupta7d8d36a2009-06-16 10:22:58 +0000190 Names[RTLIB::FPTOUINT_F32_I8] = "__fixunssfi8";
191 Names[RTLIB::FPTOUINT_F32_I16] = "__fixunssfi16";
Evan Cheng56966222007-01-12 02:11:51 +0000192 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
193 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000194 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Evan Cheng56966222007-01-12 02:11:51 +0000195 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
196 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000197 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000198 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
199 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000200 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000201 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000202 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000203 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000204 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
205 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000206 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
207 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000208 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
209 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000210 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
211 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000212 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
213 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
214 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
215 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000216 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
217 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000218 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
219 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000220 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
221 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000222 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
223 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
224 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
225 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
226 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
227 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000228 Names[RTLIB::OEQ_F32] = "__eqsf2";
229 Names[RTLIB::OEQ_F64] = "__eqdf2";
230 Names[RTLIB::UNE_F32] = "__nesf2";
231 Names[RTLIB::UNE_F64] = "__nedf2";
232 Names[RTLIB::OGE_F32] = "__gesf2";
233 Names[RTLIB::OGE_F64] = "__gedf2";
234 Names[RTLIB::OLT_F32] = "__ltsf2";
235 Names[RTLIB::OLT_F64] = "__ltdf2";
236 Names[RTLIB::OLE_F32] = "__lesf2";
237 Names[RTLIB::OLE_F64] = "__ledf2";
238 Names[RTLIB::OGT_F32] = "__gtsf2";
239 Names[RTLIB::OGT_F64] = "__gtdf2";
240 Names[RTLIB::UO_F32] = "__unordsf2";
241 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000242 Names[RTLIB::O_F32] = "__unordsf2";
243 Names[RTLIB::O_F64] = "__unorddf2";
Sanjiv Guptaa114baa2009-07-30 09:12:56 +0000244 Names[RTLIB::MEMCPY] = "memcpy";
245 Names[RTLIB::MEMMOVE] = "memmove";
246 Names[RTLIB::MEMSET] = "memset";
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000247 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Evan Chengd385fd62007-01-31 09:29:11 +0000248}
249
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000250/// getFPEXT - Return the FPEXT_*_* value for the given types, or
251/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000252RTLIB::Libcall RTLIB::getFPEXT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 if (OpVT == MVT::f32) {
254 if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000255 return FPEXT_F32_F64;
256 }
257 return UNKNOWN_LIBCALL;
258}
259
260/// getFPROUND - Return the FPROUND_*_* value for the given types, or
261/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000262RTLIB::Libcall RTLIB::getFPROUND(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 if (RetVT == MVT::f32) {
264 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000265 return FPROUND_F64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000267 return FPROUND_F80_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000269 return FPROUND_PPCF128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 } else if (RetVT == MVT::f64) {
271 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000272 return FPROUND_F80_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000273 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000274 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000275 }
276 return UNKNOWN_LIBCALL;
277}
278
279/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
280/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000281RTLIB::Libcall RTLIB::getFPTOSINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 if (OpVT == MVT::f32) {
283 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000284 return FPTOSINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000286 return FPTOSINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000288 return FPTOSINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000290 return FPTOSINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000292 return FPTOSINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 } else if (OpVT == MVT::f64) {
294 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000295 return FPTOSINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000296 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000297 return FPTOSINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000299 return FPTOSINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 } else if (OpVT == MVT::f80) {
301 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000302 return FPTOSINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000304 return FPTOSINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000306 return FPTOSINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 } else if (OpVT == MVT::ppcf128) {
308 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000309 return FPTOSINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000311 return FPTOSINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000312 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000313 return FPTOSINT_PPCF128_I128;
314 }
315 return UNKNOWN_LIBCALL;
316}
317
318/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
319/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000320RTLIB::Libcall RTLIB::getFPTOUINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000321 if (OpVT == MVT::f32) {
322 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000323 return FPTOUINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000325 return FPTOUINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000327 return FPTOUINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000329 return FPTOUINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000331 return FPTOUINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 } else if (OpVT == MVT::f64) {
333 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000334 return FPTOUINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000336 return FPTOUINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000338 return FPTOUINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000339 } else if (OpVT == MVT::f80) {
340 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000341 return FPTOUINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000343 return FPTOUINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000345 return FPTOUINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 } else if (OpVT == MVT::ppcf128) {
347 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000348 return FPTOUINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000350 return FPTOUINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000352 return FPTOUINT_PPCF128_I128;
353 }
354 return UNKNOWN_LIBCALL;
355}
356
357/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
358/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000359RTLIB::Libcall RTLIB::getSINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 if (OpVT == MVT::i32) {
361 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000362 return SINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000363 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000364 return SINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000365 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000366 return SINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000368 return SINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 } else if (OpVT == MVT::i64) {
370 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000371 return SINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000373 return SINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000375 return SINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000377 return SINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 } else if (OpVT == MVT::i128) {
379 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000380 return SINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000382 return SINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000384 return SINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000386 return SINTTOFP_I128_PPCF128;
387 }
388 return UNKNOWN_LIBCALL;
389}
390
391/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
392/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000393RTLIB::Libcall RTLIB::getUINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 if (OpVT == MVT::i32) {
395 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000396 return UINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000398 return UINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000400 return UINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000402 return UINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 } else if (OpVT == MVT::i64) {
404 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000405 return UINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000407 return UINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000409 return UINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000411 return UINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 } else if (OpVT == MVT::i128) {
413 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000414 return UINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000416 return UINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000418 return UINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000420 return UINTTOFP_I128_PPCF128;
421 }
422 return UNKNOWN_LIBCALL;
423}
424
Evan Chengd385fd62007-01-31 09:29:11 +0000425/// InitCmpLibcallCCs - Set default comparison libcall CC.
426///
427static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
428 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
429 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
430 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
431 CCs[RTLIB::UNE_F32] = ISD::SETNE;
432 CCs[RTLIB::UNE_F64] = ISD::SETNE;
433 CCs[RTLIB::OGE_F32] = ISD::SETGE;
434 CCs[RTLIB::OGE_F64] = ISD::SETGE;
435 CCs[RTLIB::OLT_F32] = ISD::SETLT;
436 CCs[RTLIB::OLT_F64] = ISD::SETLT;
437 CCs[RTLIB::OLE_F32] = ISD::SETLE;
438 CCs[RTLIB::OLE_F64] = ISD::SETLE;
439 CCs[RTLIB::OGT_F32] = ISD::SETGT;
440 CCs[RTLIB::OGT_F64] = ISD::SETGT;
441 CCs[RTLIB::UO_F32] = ISD::SETNE;
442 CCs[RTLIB::UO_F64] = ISD::SETNE;
443 CCs[RTLIB::O_F32] = ISD::SETEQ;
444 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000445}
446
Chris Lattnerf0144122009-07-28 03:13:23 +0000447/// NOTE: The constructor takes ownership of TLOF.
448TargetLowering::TargetLowering(TargetMachine &tm,TargetLoweringObjectFile *tlof)
449 : TM(tm), TD(TM.getTargetData()), TLOF(*tlof) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000450 // All operations default to being supported.
451 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000452 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000453 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000454 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
455 memset(ConvertActions, 0, sizeof(ConvertActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000456 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000457
Chris Lattner1a3048b2007-12-22 20:47:56 +0000458 // Set default actions for various operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000459 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000460 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000461 for (unsigned IM = (unsigned)ISD::PRE_INC;
462 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000463 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
464 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000465 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000466
467 // These operations default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000468 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
469 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000470 }
Evan Chengd2cde682008-03-10 19:38:10 +0000471
472 // Most targets ignore the @llvm.prefetch intrinsic.
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000474
475 // ConstantFP nodes default to expand. Targets can either change this to
476 // Legal, in which case all fp constants are legal, or use addLegalFPImmediate
477 // to optimize expansions for certain constants.
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
479 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
480 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000481
Dale Johannesen0bb41602008-09-22 21:57:32 +0000482 // These library functions default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000483 setOperationAction(ISD::FLOG , MVT::f64, Expand);
484 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
485 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
486 setOperationAction(ISD::FEXP , MVT::f64, Expand);
487 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
488 setOperationAction(ISD::FLOG , MVT::f32, Expand);
489 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
490 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
491 setOperationAction(ISD::FEXP , MVT::f32, Expand);
492 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
Dale Johannesen0bb41602008-09-22 21:57:32 +0000493
Chris Lattner41bab0b2008-01-15 21:58:08 +0000494 // Default ISD::TRAP to expand (which turns it into abort).
Owen Anderson825b72b2009-08-11 20:47:22 +0000495 setOperationAction(ISD::TRAP, MVT::Other, Expand);
Chris Lattner41bab0b2008-01-15 21:58:08 +0000496
Owen Andersona69571c2006-05-03 01:29:57 +0000497 IsLittleEndian = TD->isLittleEndian();
Chris Lattnercf9668f2006-10-06 22:52:08 +0000498 UsesGlobalOffsetTable = false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 ShiftAmountTy = PointerTy =
500 getValueType(TD->getIntPtrType()).getSimpleVT().SimpleTy;
501 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000502 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000503 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Reid Spencer0f9beca2005-08-27 19:09:02 +0000504 allowUnalignedMemoryAccesses = false;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000505 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000506 UseUnderscoreSetJmp = false;
507 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000508 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000509 IntDivIsCheap = false;
510 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000511 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000512 ExceptionPointerRegister = 0;
513 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000514 BooleanContents = UndefinedBooleanContent;
Evan Cheng0577a222006-01-25 18:52:42 +0000515 SchedPreferenceInfo = SchedulingForLatency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000516 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000517 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000518 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000519 IfCvtDupBlockSizeLimit = 0;
520 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000521
522 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000523 InitCmpLibcallCCs(CmpLibcallCCs);
Dan Gohmanc3b0b5c2007-09-25 15:10:49 +0000524
525 // Tell Legalize whether the assembler supports DEBUG_LOC.
Matthijs Kooijmand9d07782008-10-13 12:41:46 +0000526 const TargetAsmInfo *TASM = TM.getTargetAsmInfo();
527 if (!TASM || !TASM->hasDotLocAndDotFile())
Owen Anderson825b72b2009-08-11 20:47:22 +0000528 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000529}
530
Chris Lattnerf0144122009-07-28 03:13:23 +0000531TargetLowering::~TargetLowering() {
532 delete &TLOF;
533}
Chris Lattnercba82f92005-01-16 07:28:11 +0000534
Owen Anderson23b9b192009-08-12 00:36:31 +0000535static unsigned getVectorTypeBreakdownMVT(MVT VT, MVT &IntermediateVT,
536 unsigned &NumIntermediates,
537 EVT &RegisterVT,
538 TargetLowering* TLI) {
539 // Figure out the right, legal destination reg to copy into.
540 unsigned NumElts = VT.getVectorNumElements();
541 MVT EltTy = VT.getVectorElementType();
542
543 unsigned NumVectorRegs = 1;
544
545 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
546 // could break down into LHS/RHS like LegalizeDAG does.
547 if (!isPowerOf2_32(NumElts)) {
548 NumVectorRegs = NumElts;
549 NumElts = 1;
550 }
551
552 // Divide the input until we get to a supported size. This will always
553 // end with a scalar if the target doesn't support vectors.
554 while (NumElts > 1 && !TLI->isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
555 NumElts >>= 1;
556 NumVectorRegs <<= 1;
557 }
558
559 NumIntermediates = NumVectorRegs;
560
561 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
562 if (!TLI->isTypeLegal(NewVT))
563 NewVT = EltTy;
564 IntermediateVT = NewVT;
565
566 EVT DestVT = TLI->getRegisterType(NewVT);
567 RegisterVT = DestVT;
568 if (EVT(DestVT).bitsLT(NewVT)) {
569 // Value is expanded, e.g. i64 -> i16.
570 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
571 } else {
572 // Otherwise, promotion or legal types use the same number of registers as
573 // the vector decimated to the appropriate level.
574 return NumVectorRegs;
575 }
576
577 return 1;
578}
579
Chris Lattner310968c2005-01-07 07:44:53 +0000580/// computeRegisterProperties - Once all of the register classes are added,
581/// this allows us to compute derived properties we expose.
582void TargetLowering::computeRegisterProperties() {
Owen Anderson825b72b2009-08-11 20:47:22 +0000583 assert(MVT::LAST_VALUETYPE <= MVT::MAX_ALLOWED_VALUETYPE &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000584 "Too many value types for ValueTypeActions to hold!");
585
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000586 // Everything defaults to needing one register.
Owen Anderson825b72b2009-08-11 20:47:22 +0000587 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000588 NumRegistersForVT[i] = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000590 }
591 // ...except isVoid, which doesn't need any registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000592 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000593
Chris Lattner310968c2005-01-07 07:44:53 +0000594 // Find the largest integer register class.
Owen Anderson825b72b2009-08-11 20:47:22 +0000595 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000596 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
Owen Anderson825b72b2009-08-11 20:47:22 +0000597 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
Chris Lattner310968c2005-01-07 07:44:53 +0000598
599 // Every integer value type larger than this largest register takes twice as
600 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000601 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 EVT EVT = (MVT::SimpleValueType)ExpandedReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000603 if (!EVT.isInteger())
604 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000605 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
607 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000608 ValueTypeActions.setTypeAction(EVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000609 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000610
611 // Inspect all of the ValueType's smaller than the largest integer
612 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000613 unsigned LegalIntReg = LargestIntReg;
614 for (unsigned IntReg = LargestIntReg - 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 IntReg >= (unsigned)MVT::i1; --IntReg) {
616 EVT IVT = (MVT::SimpleValueType)IntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000617 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000618 LegalIntReg = IntReg;
619 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000620 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 (MVT::SimpleValueType)LegalIntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000622 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000623 }
624 }
625
Dale Johannesen161e8972007-10-05 20:04:43 +0000626 // ppcf128 type is really two f64's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000627 if (!isTypeLegal(MVT::ppcf128)) {
628 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
629 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
630 TransformToType[MVT::ppcf128] = MVT::f64;
631 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
Dale Johannesen161e8972007-10-05 20:04:43 +0000632 }
633
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000634 // Decide how to handle f64. If the target does not have native f64 support,
635 // expand it to i64 and we will be generating soft float library calls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000636 if (!isTypeLegal(MVT::f64)) {
637 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
638 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
639 TransformToType[MVT::f64] = MVT::i64;
640 ValueTypeActions.setTypeAction(MVT::f64, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000641 }
642
643 // Decide how to handle f32. If the target does not have native support for
644 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 if (!isTypeLegal(MVT::f32)) {
646 if (isTypeLegal(MVT::f64)) {
647 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
648 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
649 TransformToType[MVT::f32] = MVT::f64;
650 ValueTypeActions.setTypeAction(MVT::f32, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000651 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000652 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
653 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
654 TransformToType[MVT::f32] = MVT::i32;
655 ValueTypeActions.setTypeAction(MVT::f32, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000656 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000657 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000658
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000659 // Loop over all of the vector value types to see which need transformations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
661 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000662 MVT VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000663 if (!isTypeLegal(VT)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000664 MVT IntermediateVT;
665 EVT RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000666 unsigned NumIntermediates;
667 NumRegistersForVT[i] =
Owen Anderson23b9b192009-08-12 00:36:31 +0000668 getVectorTypeBreakdownMVT(VT, IntermediateVT, NumIntermediates,
669 RegisterVT, this);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000670 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000671
672 // Determine if there is a legal wider type.
673 bool IsLegalWiderType = false;
Owen Andersone50ed302009-08-10 22:56:29 +0000674 EVT EltVT = VT.getVectorElementType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000675 unsigned NElts = VT.getVectorNumElements();
Owen Anderson825b72b2009-08-11 20:47:22 +0000676 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
677 EVT SVT = (MVT::SimpleValueType)nVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000678 if (isTypeLegal(SVT) && SVT.getVectorElementType() == EltVT &&
679 SVT.getVectorNumElements() > NElts) {
680 TransformToType[i] = SVT;
681 ValueTypeActions.setTypeAction(VT, Promote);
682 IsLegalWiderType = true;
683 break;
684 }
685 }
686 if (!IsLegalWiderType) {
Owen Andersone50ed302009-08-10 22:56:29 +0000687 EVT NVT = VT.getPow2VectorType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000688 if (NVT == VT) {
689 // Type is already a power of 2. The default action is to split.
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 TransformToType[i] = MVT::Other;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000691 ValueTypeActions.setTypeAction(VT, Expand);
692 } else {
693 TransformToType[i] = NVT;
694 ValueTypeActions.setTypeAction(VT, Promote);
695 }
696 }
Dan Gohman7f321562007-06-25 16:23:39 +0000697 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000698 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000699}
Chris Lattnercba82f92005-01-16 07:28:11 +0000700
Evan Cheng72261582005-12-20 06:22:03 +0000701const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
702 return NULL;
703}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000704
Scott Michel5b8f82e2008-03-10 15:42:14 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706MVT::SimpleValueType TargetLowering::getSetCCResultType(EVT VT) const {
707 return getValueType(TD->getIntPtrType()).getSimpleVT().SimpleTy;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000708}
709
Dan Gohman7f321562007-06-25 16:23:39 +0000710/// getVectorTypeBreakdown - Vector types are broken down into some number of
Owen Anderson825b72b2009-08-11 20:47:22 +0000711/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
712/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
713/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000714///
Dan Gohman7f321562007-06-25 16:23:39 +0000715/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000716/// register. It also returns the VT and quantity of the intermediate values
717/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000718///
Owen Anderson23b9b192009-08-12 00:36:31 +0000719unsigned TargetLowering::getVectorTypeBreakdown(LLVMContext &Context, EVT VT,
Owen Andersone50ed302009-08-10 22:56:29 +0000720 EVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000721 unsigned &NumIntermediates,
Owen Anderson23b9b192009-08-12 00:36:31 +0000722 EVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000723 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000724 unsigned NumElts = VT.getVectorNumElements();
Owen Andersone50ed302009-08-10 22:56:29 +0000725 EVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000726
727 unsigned NumVectorRegs = 1;
728
Nate Begemand73ab882007-11-27 19:28:48 +0000729 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
730 // could break down into LHS/RHS like LegalizeDAG does.
731 if (!isPowerOf2_32(NumElts)) {
732 NumVectorRegs = NumElts;
733 NumElts = 1;
734 }
735
Chris Lattnerdc879292006-03-31 00:28:56 +0000736 // Divide the input until we get to a supported size. This will always
737 // end with a scalar if the target doesn't support vectors.
Owen Anderson23b9b192009-08-12 00:36:31 +0000738 while (NumElts > 1 && !isTypeLegal(
739 EVT::getVectorVT(Context, EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000740 NumElts >>= 1;
741 NumVectorRegs <<= 1;
742 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000743
744 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000745
Owen Anderson23b9b192009-08-12 00:36:31 +0000746 EVT NewVT = EVT::getVectorVT(Context, EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000747 if (!isTypeLegal(NewVT))
748 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000749 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000750
Owen Anderson23b9b192009-08-12 00:36:31 +0000751 EVT DestVT = getRegisterType(Context, NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000752 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000753 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000754 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000755 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000756 } else {
757 // Otherwise, promotion or legal types use the same number of registers as
758 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000759 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000760 }
761
Evan Chenge9b3da12006-05-17 18:10:06 +0000762 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000763}
764
Mon P Wang0c397192008-10-30 08:01:45 +0000765/// getWidenVectorType: given a vector type, returns the type to widen to
766/// (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000767/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +0000768/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +0000769/// scalarizing vs using the wider vector type.
Owen Andersone50ed302009-08-10 22:56:29 +0000770EVT TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +0000771 assert(VT.isVector());
772 if (isTypeLegal(VT))
773 return VT;
774
775 // Default is not to widen until moved to LegalizeTypes
Owen Anderson825b72b2009-08-11 20:47:22 +0000776 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +0000777}
778
Evan Cheng3ae05432008-01-24 00:22:01 +0000779/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000780/// function arguments in the caller parameter area. This is the actual
781/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000782unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000783 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000784}
785
Dan Gohman475871a2008-07-27 21:46:04 +0000786SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
787 SelectionDAG &DAG) const {
Evan Chengcc415862007-11-09 01:32:10 +0000788 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000789 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000790 return Table;
791}
792
Dan Gohman6520e202008-10-18 02:06:02 +0000793bool
794TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
795 // Assume that everything is safe in static mode.
796 if (getTargetMachine().getRelocationModel() == Reloc::Static)
797 return true;
798
799 // In dynamic-no-pic mode, assume that known defined values are safe.
800 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
801 GA &&
802 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000803 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000804 return true;
805
806 // Otherwise assume nothing is safe.
807 return false;
808}
809
Chris Lattnereb8146b2006-02-04 02:13:02 +0000810//===----------------------------------------------------------------------===//
811// Optimization Methods
812//===----------------------------------------------------------------------===//
813
Nate Begeman368e18d2006-02-16 21:11:51 +0000814/// ShrinkDemandedConstant - Check to see if the specified operand of the
815/// specified instruction is a constant integer. If so, check to see if there
816/// are any bits set in the constant that are not demanded. If so, shrink the
817/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000818bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000819 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +0000820 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000821
Chris Lattnerec665152006-02-26 23:36:02 +0000822 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000823 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000824 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000825 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000826 case ISD::AND:
827 case ISD::OR: {
828 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
829 if (!C) return false;
830
831 if (Op.getOpcode() == ISD::XOR &&
832 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
833 return false;
834
835 // if we can expand it to have all bits set, do it
836 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000837 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000838 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
839 DAG.getConstant(Demanded &
840 C->getAPIntValue(),
841 VT));
842 return CombineTo(Op, New);
843 }
844
Nate Begemande996292006-02-03 22:24:05 +0000845 break;
846 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000847 }
848
Nate Begemande996292006-02-03 22:24:05 +0000849 return false;
850}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000851
Dan Gohman97121ba2009-04-08 00:15:30 +0000852/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
853/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
854/// cast, but it could be generalized for targets with other types of
855/// implicit widening casts.
856bool
857TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
858 unsigned BitWidth,
859 const APInt &Demanded,
860 DebugLoc dl) {
861 assert(Op.getNumOperands() == 2 &&
862 "ShrinkDemandedOp only supports binary operators!");
863 assert(Op.getNode()->getNumValues() == 1 &&
864 "ShrinkDemandedOp only supports nodes with one result!");
865
866 // Don't do this if the node has another user, which may require the
867 // full value.
868 if (!Op.getNode()->hasOneUse())
869 return false;
870
871 // Search for the smallest integer type with free casts to and from
872 // Op's type. For expedience, just check power-of-2 integer types.
873 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
874 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
875 if (!isPowerOf2_32(SmallVTBits))
876 SmallVTBits = NextPowerOf2(SmallVTBits);
877 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000878 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +0000879 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
880 TLI.isZExtFree(SmallVT, Op.getValueType())) {
881 // We found a type with free casts.
882 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
883 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
884 Op.getNode()->getOperand(0)),
885 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
886 Op.getNode()->getOperand(1)));
887 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
888 return CombineTo(Op, Z);
889 }
890 }
891 return false;
892}
893
Nate Begeman368e18d2006-02-16 21:11:51 +0000894/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
895/// DemandedMask bits of the result of Op are ever used downstream. If we can
896/// use this information to simplify Op, create a new simplified DAG node and
897/// return true, returning the original and new nodes in Old and New. Otherwise,
898/// analyze the expression and return a mask of KnownOne and KnownZero bits for
899/// the expression (used to simplify the caller). The KnownZero/One bits may
900/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000901bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000902 const APInt &DemandedMask,
903 APInt &KnownZero,
904 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000905 TargetLoweringOpt &TLO,
906 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000907 unsigned BitWidth = DemandedMask.getBitWidth();
908 assert(Op.getValueSizeInBits() == BitWidth &&
909 "Mask size mismatches value type size!");
910 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000911 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +0000912
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000913 // Don't know anything.
914 KnownZero = KnownOne = APInt(BitWidth, 0);
915
Nate Begeman368e18d2006-02-16 21:11:51 +0000916 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000917 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000918 if (Depth != 0) {
919 // If not at the root, Just compute the KnownZero/KnownOne bits to
920 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000921 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000922 return false;
923 }
924 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000925 // just set the NewMask to all bits.
926 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000927 } else if (DemandedMask == 0) {
928 // Not demanding any bits from Op.
929 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000930 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000931 return false;
932 } else if (Depth == 6) { // Limit search depth.
933 return false;
934 }
935
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000936 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000937 switch (Op.getOpcode()) {
938 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +0000939 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000940 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
941 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +0000942 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000943 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +0000944 // If the RHS is a constant, check to see if the LHS would be zero without
945 // using the bits from the RHS. Below, we use knowledge about the RHS to
946 // simplify the LHS, here we're using information from the LHS to simplify
947 // the RHS.
948 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000949 APInt LHSZero, LHSOne;
950 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +0000951 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +0000952 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000953 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000954 return TLO.CombineTo(Op, Op.getOperand(0));
955 // If any of the set bits in the RHS are known zero on the LHS, shrink
956 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000957 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +0000958 return true;
959 }
960
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000961 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000962 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000963 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +0000964 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000965 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000966 KnownZero2, KnownOne2, TLO, Depth+1))
967 return true;
968 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
969
970 // If all of the demanded bits are known one on one side, return the other.
971 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000972 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000973 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000974 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000975 return TLO.CombineTo(Op, Op.getOperand(1));
976 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000977 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +0000978 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
979 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000980 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +0000981 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +0000982 // If the operation can be done in a smaller type, do so.
983 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
984 return true;
985
Nate Begeman368e18d2006-02-16 21:11:51 +0000986 // Output known-1 bits are only known if set in both the LHS & RHS.
987 KnownOne &= KnownOne2;
988 // Output known-0 are known to be clear if zero in either the LHS | RHS.
989 KnownZero |= KnownZero2;
990 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000991 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000992 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +0000993 KnownOne, TLO, Depth+1))
994 return true;
995 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000996 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +0000997 KnownZero2, KnownOne2, TLO, Depth+1))
998 return true;
999 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1000
1001 // If all of the demanded bits are known zero on one side, return the other.
1002 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001003 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001004 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001005 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001006 return TLO.CombineTo(Op, Op.getOperand(1));
1007 // If all of the potentially set bits on one side are known to be set on
1008 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001009 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001010 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001011 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001012 return TLO.CombineTo(Op, Op.getOperand(1));
1013 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001014 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001015 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001016 // If the operation can be done in a smaller type, do so.
1017 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
1018 return true;
1019
Nate Begeman368e18d2006-02-16 21:11:51 +00001020 // Output known-0 bits are only known if clear in both the LHS & RHS.
1021 KnownZero &= KnownZero2;
1022 // Output known-1 are known to be set if set in either the LHS | RHS.
1023 KnownOne |= KnownOne2;
1024 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001025 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001026 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001027 KnownOne, TLO, Depth+1))
1028 return true;
1029 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001030 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001031 KnownOne2, TLO, Depth+1))
1032 return true;
1033 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1034
1035 // If all of the demanded bits are known zero on one side, return the other.
1036 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001037 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001038 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001039 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001040 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +00001041 // If the operation can be done in a smaller type, do so.
1042 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
1043 return true;
1044
Chris Lattner3687c1a2006-11-27 21:50:02 +00001045 // If all of the unknown bits are known to be zero on one side or the other
1046 // (but not both) turn this into an *inclusive* or.
1047 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001048 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +00001049 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +00001050 Op.getOperand(0),
1051 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +00001052
1053 // Output known-0 bits are known if clear or set in both the LHS & RHS.
1054 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1055 // Output known-1 are known to be set if set in only one of the LHS, RHS.
1056 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
1057
Nate Begeman368e18d2006-02-16 21:11:51 +00001058 // If all of the demanded bits on one side are known, and all of the set
1059 // bits on that side are also known to be set on the other side, turn this
1060 // into an AND, as we know the bits will be cleared.
1061 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001062 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +00001063 if ((KnownOne & KnownOne2) == KnownOne) {
Owen Andersone50ed302009-08-10 22:56:29 +00001064 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001065 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001066 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
1067 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001068 }
1069 }
1070
1071 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001072 // for XOR, we prefer to force bits to 1 if they will make a -1.
1073 // if we can't force bits, try to shrink constant
1074 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1075 APInt Expanded = C->getAPIntValue() | (~NewMask);
1076 // if we can expand it to have all bits set, do it
1077 if (Expanded.isAllOnesValue()) {
1078 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001079 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001080 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001081 TLO.DAG.getConstant(Expanded, VT));
1082 return TLO.CombineTo(Op, New);
1083 }
1084 // if it already has all the bits set, nothing to change
1085 // but don't shrink either!
1086 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1087 return true;
1088 }
1089 }
1090
Nate Begeman368e18d2006-02-16 21:11:51 +00001091 KnownZero = KnownZeroOut;
1092 KnownOne = KnownOneOut;
1093 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001094 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001095 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001096 KnownOne, TLO, Depth+1))
1097 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001098 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001099 KnownOne2, TLO, Depth+1))
1100 return true;
1101 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1102 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1103
1104 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001105 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001106 return true;
1107
1108 // Only known if known in both the LHS and RHS.
1109 KnownOne &= KnownOne2;
1110 KnownZero &= KnownZero2;
1111 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001112 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001113 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001114 KnownOne, TLO, Depth+1))
1115 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001116 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001117 KnownOne2, TLO, Depth+1))
1118 return true;
1119 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1120 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1121
1122 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001123 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001124 return true;
1125
1126 // Only known if known in both the LHS and RHS.
1127 KnownOne &= KnownOne2;
1128 KnownZero &= KnownZero2;
1129 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001130 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001131 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001132 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001133 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001134
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001135 // If the shift count is an invalid immediate, don't do anything.
1136 if (ShAmt >= BitWidth)
1137 break;
1138
Chris Lattner895c4ab2007-04-17 21:14:16 +00001139 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1140 // single shift. We can do this if the bottom bits (which are shifted
1141 // out) are never demanded.
1142 if (InOp.getOpcode() == ISD::SRL &&
1143 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001144 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001145 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001146 unsigned Opc = ISD::SHL;
1147 int Diff = ShAmt-C1;
1148 if (Diff < 0) {
1149 Diff = -Diff;
1150 Opc = ISD::SRL;
1151 }
1152
Dan Gohman475871a2008-07-27 21:46:04 +00001153 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001154 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00001155 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001156 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001157 InOp.getOperand(0), NewSA));
1158 }
1159 }
1160
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001161 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001162 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001163 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001164 KnownZero <<= SA->getZExtValue();
1165 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001166 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001167 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001168 }
1169 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001170 case ISD::SRL:
1171 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001172 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001173 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001174 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001175 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001176
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001177 // If the shift count is an invalid immediate, don't do anything.
1178 if (ShAmt >= BitWidth)
1179 break;
1180
Chris Lattner895c4ab2007-04-17 21:14:16 +00001181 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1182 // single shift. We can do this if the top bits (which are shifted out)
1183 // are never demanded.
1184 if (InOp.getOpcode() == ISD::SHL &&
1185 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001186 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001187 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001188 unsigned Opc = ISD::SRL;
1189 int Diff = ShAmt-C1;
1190 if (Diff < 0) {
1191 Diff = -Diff;
1192 Opc = ISD::SHL;
1193 }
1194
Dan Gohman475871a2008-07-27 21:46:04 +00001195 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001196 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001197 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001198 InOp.getOperand(0), NewSA));
1199 }
1200 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001201
1202 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001203 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001204 KnownZero, KnownOne, TLO, Depth+1))
1205 return true;
1206 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001207 KnownZero = KnownZero.lshr(ShAmt);
1208 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001209
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001210 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001211 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001212 }
1213 break;
1214 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001215 // If this is an arithmetic shift right and only the low-bit is set, we can
1216 // always convert this into a logical shr, even if the shift amount is
1217 // variable. The low bit of the shift cannot be an input sign bit unless
1218 // the shift amount is >= the size of the datatype, which is undefined.
1219 if (DemandedMask == 1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001220 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
Dan Gohmane5af2d32009-01-29 01:59:02 +00001221 Op.getOperand(0), Op.getOperand(1)));
1222
Nate Begeman368e18d2006-02-16 21:11:51 +00001223 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001224 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001225 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001226
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001227 // If the shift count is an invalid immediate, don't do anything.
1228 if (ShAmt >= BitWidth)
1229 break;
1230
1231 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001232
1233 // If any of the demanded bits are produced by the sign extension, we also
1234 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001235 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1236 if (HighBits.intersects(NewMask))
Duncan Sands83ec4b62008-06-06 12:08:01 +00001237 InDemandedMask |= APInt::getSignBit(VT.getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001238
1239 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001240 KnownZero, KnownOne, TLO, Depth+1))
1241 return true;
1242 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001243 KnownZero = KnownZero.lshr(ShAmt);
1244 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001245
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001246 // Handle the sign bit, adjusted to where it is now in the mask.
1247 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001248
1249 // If the input sign bit is known to be zero, or if none of the top bits
1250 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001251 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001252 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1253 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001254 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001255 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001256 KnownOne |= HighBits;
1257 }
1258 }
1259 break;
1260 case ISD::SIGN_EXTEND_INREG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001261 EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001262
Chris Lattnerec665152006-02-26 23:36:02 +00001263 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001264 // present in the input.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001265 APInt NewBits = APInt::getHighBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001266 BitWidth - EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001267 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001268
Chris Lattnerec665152006-02-26 23:36:02 +00001269 // If none of the extended bits are demanded, eliminate the sextinreg.
1270 if (NewBits == 0)
1271 return TLO.CombineTo(Op, Op.getOperand(0));
1272
Duncan Sands83ec4b62008-06-06 12:08:01 +00001273 APInt InSignBit = APInt::getSignBit(EVT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001274 InSignBit.zext(BitWidth);
1275 APInt InputDemandedBits = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001276 EVT.getSizeInBits()) &
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001277 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001278
Chris Lattnerec665152006-02-26 23:36:02 +00001279 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001280 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001281 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001282
1283 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1284 KnownZero, KnownOne, TLO, Depth+1))
1285 return true;
1286 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1287
1288 // If the sign bit of the input is known set or clear, then we know the
1289 // top bits of the result.
1290
Chris Lattnerec665152006-02-26 23:36:02 +00001291 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001292 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001293 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001294 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Chris Lattnerec665152006-02-26 23:36:02 +00001295
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001296 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001297 KnownOne |= NewBits;
1298 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001299 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001300 KnownZero &= ~NewBits;
1301 KnownOne &= ~NewBits;
1302 }
1303 break;
1304 }
Chris Lattnerec665152006-02-26 23:36:02 +00001305 case ISD::ZERO_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001306 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1307 APInt InMask = NewMask;
1308 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001309
1310 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001311 APInt NewBits =
1312 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1313 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001314 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001315 Op.getValueType(),
1316 Op.getOperand(0)));
1317
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001318 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001319 KnownZero, KnownOne, TLO, Depth+1))
1320 return true;
1321 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001322 KnownZero.zext(BitWidth);
1323 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001324 KnownZero |= NewBits;
1325 break;
1326 }
1327 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +00001328 EVT InVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001329 unsigned InBits = InVT.getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001330 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001331 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001332 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001333
1334 // If none of the top bits are demanded, convert this into an any_extend.
1335 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001336 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1337 Op.getValueType(),
1338 Op.getOperand(0)));
Chris Lattnerec665152006-02-26 23:36:02 +00001339
1340 // Since some of the sign extended bits are demanded, we know that the sign
1341 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001342 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001343 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001344 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001345
1346 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1347 KnownOne, TLO, Depth+1))
1348 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001349 KnownZero.zext(BitWidth);
1350 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001351
1352 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001353 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001354 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001355 Op.getValueType(),
1356 Op.getOperand(0)));
1357
1358 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001359 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001360 KnownOne |= NewBits;
1361 KnownZero &= ~NewBits;
1362 } else { // Otherwise, top bits aren't known.
1363 KnownOne &= ~NewBits;
1364 KnownZero &= ~NewBits;
1365 }
1366 break;
1367 }
1368 case ISD::ANY_EXTEND: {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001369 unsigned OperandBitWidth = Op.getOperand(0).getValueSizeInBits();
1370 APInt InMask = NewMask;
1371 InMask.trunc(OperandBitWidth);
1372 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001373 KnownZero, KnownOne, TLO, Depth+1))
1374 return true;
1375 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001376 KnownZero.zext(BitWidth);
1377 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001378 break;
1379 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001380 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001381 // Simplify the input, using demanded bit information, and compute the known
1382 // zero/one bits live out.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001383 APInt TruncMask = NewMask;
1384 TruncMask.zext(Op.getOperand(0).getValueSizeInBits());
1385 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001386 KnownZero, KnownOne, TLO, Depth+1))
1387 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001388 KnownZero.trunc(BitWidth);
1389 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001390
1391 // If the input is only used by this truncate, see if we can shrink it based
1392 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001393 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001394 SDValue In = Op.getOperand(0);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001395 unsigned InBitWidth = In.getValueSizeInBits();
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001396 switch (In.getOpcode()) {
1397 default: break;
1398 case ISD::SRL:
1399 // Shrink SRL by a constant if none of the high bits shifted in are
1400 // demanded.
1401 if (ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1))){
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001402 APInt HighBits = APInt::getHighBitsSet(InBitWidth,
1403 InBitWidth - BitWidth);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001404 HighBits = HighBits.lshr(ShAmt->getZExtValue());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001405 HighBits.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001406
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001407 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001408 // None of the shifted in bits are needed. Add a truncate of the
1409 // shift input, then shift it.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001410 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001411 Op.getValueType(),
1412 In.getOperand(0));
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001413 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1414 Op.getValueType(),
1415 NewTrunc,
1416 In.getOperand(1)));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001417 }
1418 }
1419 break;
1420 }
1421 }
1422
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001423 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001424 break;
1425 }
Chris Lattnerec665152006-02-26 23:36:02 +00001426 case ISD::AssertZext: {
Owen Andersone50ed302009-08-10 22:56:29 +00001427 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001428 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001429 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001430 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001431 KnownZero, KnownOne, TLO, Depth+1))
1432 return true;
1433 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001434 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001435 break;
1436 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001437 case ISD::BIT_CONVERT:
1438#if 0
1439 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1440 // is demanded, turn this into a FGETSIGN.
Owen Andersone50ed302009-08-10 22:56:29 +00001441 if (NewMask == EVT::getIntegerVTSignBit(Op.getValueType()) &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001442 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1443 !MVT::isVector(Op.getOperand(0).getValueType())) {
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001444 // Only do this xform if FGETSIGN is valid or if before legalize.
1445 if (!TLO.AfterLegalize ||
1446 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1447 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1448 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001449 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001450 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001451 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001452 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001453 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1454 Sign, ShAmt));
1455 }
1456 }
1457#endif
1458 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001459 case ISD::ADD:
1460 case ISD::MUL:
1461 case ISD::SUB: {
1462 // Add, Sub, and Mul don't demand any bits in positions beyond that
1463 // of the highest bit demanded of them.
1464 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1465 BitWidth - NewMask.countLeadingZeros());
1466 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1467 KnownOne2, TLO, Depth+1))
1468 return true;
1469 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1470 KnownOne2, TLO, Depth+1))
1471 return true;
1472 // See if the operation should be performed at a smaller bit width.
1473 if (TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
1474 return true;
1475 }
1476 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001477 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001478 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001479 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001480 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001481 }
Chris Lattnerec665152006-02-26 23:36:02 +00001482
1483 // If we know the value of all of the demanded bits, return this as a
1484 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001485 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001486 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1487
Nate Begeman368e18d2006-02-16 21:11:51 +00001488 return false;
1489}
1490
Nate Begeman368e18d2006-02-16 21:11:51 +00001491/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1492/// in Mask are known to be either zero or one and return them in the
1493/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001494void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001495 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001496 APInt &KnownZero,
1497 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001498 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001499 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001500 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1501 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1502 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1503 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001504 "Should use MaskedValueIsZero if you don't know whether Op"
1505 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001506 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001507}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001508
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001509/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1510/// targets that want to expose additional information about sign bits to the
1511/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001512unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001513 unsigned Depth) const {
1514 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1515 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1516 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1517 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1518 "Should use ComputeNumSignBits if you don't know whether Op"
1519 " is a target node!");
1520 return 1;
1521}
1522
Dan Gohman97d11632009-02-15 23:59:32 +00001523/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1524/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1525/// determine which bit is set.
1526///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001527static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001528 // A left-shift of a constant one will have exactly one bit set, because
1529 // shifting the bit off the end is undefined.
1530 if (Val.getOpcode() == ISD::SHL)
1531 if (ConstantSDNode *C =
1532 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1533 if (C->getAPIntValue() == 1)
1534 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001535
Dan Gohman97d11632009-02-15 23:59:32 +00001536 // Similarly, a right-shift of a constant sign-bit will have exactly
1537 // one bit set.
1538 if (Val.getOpcode() == ISD::SRL)
1539 if (ConstantSDNode *C =
1540 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1541 if (C->getAPIntValue().isSignBit())
1542 return true;
1543
1544 // More could be done here, though the above checks are enough
1545 // to handle some common cases.
1546
1547 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001548 EVT OpVT = Val.getValueType();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001549 unsigned BitWidth = OpVT.getSizeInBits();
1550 APInt Mask = APInt::getAllOnesValue(BitWidth);
1551 APInt KnownZero, KnownOne;
1552 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001553 return (KnownZero.countPopulation() == BitWidth - 1) &&
1554 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001555}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001556
Evan Chengfa1eb272007-02-08 22:13:59 +00001557/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001558/// and cc. If it is unable to simplify it, return a null SDValue.
1559SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001560TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001561 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001562 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001563 SelectionDAG &DAG = DCI.DAG;
Owen Anderson23b9b192009-08-12 00:36:31 +00001564 LLVMContext &Context = *DAG.getContext();
Evan Chengfa1eb272007-02-08 22:13:59 +00001565
1566 // These setcc operations always fold.
1567 switch (Cond) {
1568 default: break;
1569 case ISD::SETFALSE:
1570 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1571 case ISD::SETTRUE:
1572 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1573 }
1574
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001575 if (isa<ConstantSDNode>(N0.getNode())) {
1576 // Ensure that the constant occurs on the RHS, and fold constant
1577 // comparisons.
1578 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
1579 }
1580
Gabor Greifba36cb52008-08-28 21:40:38 +00001581 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001582 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001583
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001584 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1585 // equality comparison, then we're just comparing whether X itself is
1586 // zero.
1587 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1588 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1589 N0.getOperand(1).getOpcode() == ISD::Constant) {
1590 unsigned ShAmt = cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
1591 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1592 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1593 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1594 // (srl (ctlz x), 5) == 0 -> X != 0
1595 // (srl (ctlz x), 5) != 1 -> X != 0
1596 Cond = ISD::SETNE;
1597 } else {
1598 // (srl (ctlz x), 5) != 0 -> X == 0
1599 // (srl (ctlz x), 5) == 1 -> X == 0
1600 Cond = ISD::SETEQ;
1601 }
1602 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1603 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1604 Zero, Cond);
1605 }
1606 }
1607
1608 // If the LHS is '(and load, const)', the RHS is 0,
1609 // the test is for equality or unsigned, and all 1 bits of the const are
1610 // in the same partial word, see if we can shorten the load.
1611 if (DCI.isBeforeLegalize() &&
1612 N0.getOpcode() == ISD::AND && C1 == 0 &&
1613 N0.getNode()->hasOneUse() &&
1614 isa<LoadSDNode>(N0.getOperand(0)) &&
1615 N0.getOperand(0).getNode()->hasOneUse() &&
1616 isa<ConstantSDNode>(N0.getOperand(1))) {
1617 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
1618 uint64_t bestMask = 0;
1619 unsigned bestWidth = 0, bestOffset = 0;
1620 if (!Lod->isVolatile() && Lod->isUnindexed() &&
1621 // FIXME: This uses getZExtValue() below so it only works on i64 and
1622 // below.
1623 N0.getValueType().getSizeInBits() <= 64) {
1624 unsigned origWidth = N0.getValueType().getSizeInBits();
1625 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1626 // 8 bits, but have to be careful...
1627 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1628 origWidth = Lod->getMemoryVT().getSizeInBits();
1629 uint64_t Mask =cast<ConstantSDNode>(N0.getOperand(1))->getZExtValue();
1630 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
1631 uint64_t newMask = (1ULL << width) - 1;
1632 for (unsigned offset=0; offset<origWidth/width; offset++) {
1633 if ((newMask & Mask) == Mask) {
1634 if (!TD->isLittleEndian())
1635 bestOffset = (origWidth/width - offset - 1) * (width/8);
1636 else
1637 bestOffset = (uint64_t)offset * (width/8);
1638 bestMask = Mask >> (offset * (width/8) * 8);
1639 bestWidth = width;
1640 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00001641 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001642 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00001643 }
1644 }
1645 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001646 if (bestWidth) {
Owen Anderson23b9b192009-08-12 00:36:31 +00001647 EVT newVT = EVT::getIntegerVT(Context, bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001648 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001649 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001650 SDValue Ptr = Lod->getBasePtr();
1651 if (bestOffset != 0)
1652 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1653 DAG.getConstant(bestOffset, PtrType));
1654 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1655 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
1656 Lod->getSrcValue(),
1657 Lod->getSrcValueOffset() + bestOffset,
1658 false, NewAlign);
1659 return DAG.getSetCC(dl, VT,
1660 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
1661 DAG.getConstant(bestMask, newVT)),
1662 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001663 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001664 }
1665 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001666
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001667 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1668 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1669 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1670
1671 // If the comparison constant has bits in the upper part, the
1672 // zero-extended value could never match.
1673 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1674 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001675 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001676 case ISD::SETUGT:
1677 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001678 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001679 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001680 case ISD::SETULE:
1681 case ISD::SETNE: return DAG.getConstant(1, VT);
1682 case ISD::SETGT:
1683 case ISD::SETGE:
1684 // True if the sign bit of C1 is set.
1685 return DAG.getConstant(C1.isNegative(), VT);
1686 case ISD::SETLT:
1687 case ISD::SETLE:
1688 // True if the sign bit of C1 isn't set.
1689 return DAG.getConstant(C1.isNonNegative(), VT);
1690 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00001691 break;
1692 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001693 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001694
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001695 // Otherwise, we can perform the comparison with the low bits.
1696 switch (Cond) {
1697 case ISD::SETEQ:
1698 case ISD::SETNE:
1699 case ISD::SETUGT:
1700 case ISD::SETUGE:
1701 case ISD::SETULT:
1702 case ISD::SETULE: {
Owen Andersone50ed302009-08-10 22:56:29 +00001703 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001704 if (DCI.isBeforeLegalizeOps() ||
1705 (isOperationLegal(ISD::SETCC, newVT) &&
1706 getCondCodeAction(Cond, newVT)==Legal))
1707 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1708 DAG.getConstant(APInt(C1).trunc(InSize), newVT),
1709 Cond);
1710 break;
1711 }
1712 default:
1713 break; // todo, be more careful with signed comparisons
1714 }
1715 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
1716 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001717 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001718 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00001719 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001720 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1721
1722 // If the extended part has any inconsistent bits, it cannot ever
1723 // compare equal. In other words, they have to be all ones or all
1724 // zeros.
1725 APInt ExtBits =
1726 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
1727 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1728 return DAG.getConstant(Cond == ISD::SETNE, VT);
1729
1730 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00001731 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001732 if (Op0Ty == ExtSrcTy) {
1733 ZextOp = N0.getOperand(0);
1734 } else {
1735 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1736 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1737 DAG.getConstant(Imm, Op0Ty));
1738 }
1739 if (!DCI.isCalledByLegalizer())
1740 DCI.AddToWorklist(ZextOp.getNode());
1741 // Otherwise, make this a use of a zext.
1742 return DAG.getSetCC(dl, VT, ZextOp,
1743 DAG.getConstant(C1 & APInt::getLowBitsSet(
1744 ExtDstTyBits,
1745 ExtSrcTyBits),
1746 ExtDstTy),
1747 Cond);
1748 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1749 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
1750
1751 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
1752 if (N0.getOpcode() == ISD::SETCC) {
1753 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getZExtValue() != 1);
1754 if (TrueWhenTrue)
1755 return N0;
Evan Chengfa1eb272007-02-08 22:13:59 +00001756
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001757 // Invert the condition.
1758 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1759 CC = ISD::getSetCCInverse(CC,
1760 N0.getOperand(0).getValueType().isInteger());
1761 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001762 }
1763
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001764 if ((N0.getOpcode() == ISD::XOR ||
1765 (N0.getOpcode() == ISD::AND &&
1766 N0.getOperand(0).getOpcode() == ISD::XOR &&
1767 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1768 isa<ConstantSDNode>(N0.getOperand(1)) &&
1769 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1770 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1771 // can only do this if the top bits are known zero.
1772 unsigned BitWidth = N0.getValueSizeInBits();
1773 if (DAG.MaskedValueIsZero(N0,
1774 APInt::getHighBitsSet(BitWidth,
1775 BitWidth-1))) {
1776 // Okay, get the un-inverted input value.
1777 SDValue Val;
1778 if (N0.getOpcode() == ISD::XOR)
1779 Val = N0.getOperand(0);
1780 else {
1781 assert(N0.getOpcode() == ISD::AND &&
1782 N0.getOperand(0).getOpcode() == ISD::XOR);
1783 // ((X^1)&1)^1 -> X & 1
1784 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1785 N0.getOperand(0).getOperand(0),
1786 N0.getOperand(1));
1787 }
1788 return DAG.getSetCC(dl, VT, Val, N1,
1789 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1790 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001791 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001792 }
1793
1794 APInt MinVal, MaxVal;
1795 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1796 if (ISD::isSignedIntSetCC(Cond)) {
1797 MinVal = APInt::getSignedMinValue(OperandBitSize);
1798 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1799 } else {
1800 MinVal = APInt::getMinValue(OperandBitSize);
1801 MaxVal = APInt::getMaxValue(OperandBitSize);
1802 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001803
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001804 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1805 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1806 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
1807 // X >= C0 --> X > (C0-1)
1808 return DAG.getSetCC(dl, VT, N0,
1809 DAG.getConstant(C1-1, N1.getValueType()),
1810 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1811 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001812
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001813 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1814 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
1815 // X <= C0 --> X < (C0+1)
1816 return DAG.getSetCC(dl, VT, N0,
1817 DAG.getConstant(C1+1, N1.getValueType()),
1818 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1819 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001820
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001821 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1822 return DAG.getConstant(0, VT); // X < MIN --> false
1823 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1824 return DAG.getConstant(1, VT); // X >= MIN --> true
1825 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1826 return DAG.getConstant(0, VT); // X > MAX --> false
1827 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1828 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00001829
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001830 // Canonicalize setgt X, Min --> setne X, Min
1831 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1832 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1833 // Canonicalize setlt X, Max --> setne X, Max
1834 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1835 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001836
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001837 // If we have setult X, 1, turn it into seteq X, 0
1838 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
1839 return DAG.getSetCC(dl, VT, N0,
1840 DAG.getConstant(MinVal, N0.getValueType()),
1841 ISD::SETEQ);
1842 // If we have setugt X, Max-1, turn it into seteq X, Max
1843 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
1844 return DAG.getSetCC(dl, VT, N0,
1845 DAG.getConstant(MaxVal, N0.getValueType()),
1846 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001847
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001848 // If we have "setcc X, C0", check to see if we can shrink the immediate
1849 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00001850
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001851 // SETUGT X, SINTMAX -> SETLT X, 0
1852 if (Cond == ISD::SETUGT &&
1853 C1 == APInt::getSignedMaxValue(OperandBitSize))
1854 return DAG.getSetCC(dl, VT, N0,
1855 DAG.getConstant(0, N1.getValueType()),
1856 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001857
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001858 // SETULT X, SINTMIN -> SETGT X, -1
1859 if (Cond == ISD::SETULT &&
1860 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1861 SDValue ConstMinusOne =
1862 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1863 N1.getValueType());
1864 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1865 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001866
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001867 // Fold bit comparisons when we can.
1868 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1869 VT == N0.getValueType() && N0.getOpcode() == ISD::AND)
1870 if (ConstantSDNode *AndRHS =
1871 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001872 EVT ShiftTy = DCI.isBeforeLegalize() ?
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001873 getPointerTy() : getShiftAmountTy();
1874 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1875 // Perform the xform if the AND RHS is a single bit.
1876 if (isPowerOf2_64(AndRHS->getZExtValue())) {
1877 return DAG.getNode(ISD::SRL, dl, VT, N0,
1878 DAG.getConstant(Log2_64(AndRHS->getZExtValue()),
1879 ShiftTy));
1880 }
1881 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getZExtValue()) {
1882 // (X & 8) == 8 --> (X & 8) >> 3
1883 // Perform the xform if C1 is a single bit.
1884 if (C1.isPowerOf2()) {
1885 return DAG.getNode(ISD::SRL, dl, VT, N0,
1886 DAG.getConstant(C1.logBase2(), ShiftTy));
Evan Chengfa1eb272007-02-08 22:13:59 +00001887 }
1888 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001889 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001890 }
1891
Gabor Greifba36cb52008-08-28 21:40:38 +00001892 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001893 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001894 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00001895 if (O.getNode()) return O;
1896 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00001897 // If the RHS of an FP comparison is a constant, simplify it away in
1898 // some cases.
1899 if (CFP->getValueAPF().isNaN()) {
1900 // If an operand is known to be a nan, we can fold it.
1901 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001902 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00001903 case 0: // Known false.
1904 return DAG.getConstant(0, VT);
1905 case 1: // Known true.
1906 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00001907 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00001908 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00001909 }
1910 }
1911
1912 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
1913 // constant if knowing that the operand is non-nan is enough. We prefer to
1914 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
1915 // materialize 0.0.
1916 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001917 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001918 }
1919
1920 if (N0 == N1) {
1921 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001922 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00001923 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1924 unsigned UOF = ISD::getUnorderedFlavor(Cond);
1925 if (UOF == 2) // FP operators that are undefined on NaNs.
1926 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
1927 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
1928 return DAG.getConstant(UOF, VT);
1929 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
1930 // if it is not already.
1931 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
1932 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001933 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001934 }
1935
1936 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00001937 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001938 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
1939 N0.getOpcode() == ISD::XOR) {
1940 // Simplify (X+Y) == (X+Z) --> Y == Z
1941 if (N0.getOpcode() == N1.getOpcode()) {
1942 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001943 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001944 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001945 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001946 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
1947 // If X op Y == Y op X, try other combinations.
1948 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001949 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
1950 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001951 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001952 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
1953 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001954 }
1955 }
1956
1957 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
1958 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
1959 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00001960 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001961 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001962 DAG.getConstant(RHSC->getAPIntValue()-
1963 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00001964 N0.getValueType()), Cond);
1965 }
1966
1967 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
1968 if (N0.getOpcode() == ISD::XOR)
1969 // If we know that all of the inverted bits are zero, don't bother
1970 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001971 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
1972 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001973 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001974 DAG.getConstant(LHSR->getAPIntValue() ^
1975 RHSC->getAPIntValue(),
1976 N0.getValueType()),
1977 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001978 }
1979
1980 // Turn (C1-X) == C2 --> X == C1-C2
1981 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001982 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001983 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001984 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00001985 DAG.getConstant(SUBC->getAPIntValue() -
1986 RHSC->getAPIntValue(),
1987 N0.getValueType()),
1988 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001989 }
1990 }
1991 }
1992
1993 // Simplify (X+Z) == X --> Z == 0
1994 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001995 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00001996 DAG.getConstant(0, N0.getValueType()), Cond);
1997 if (N0.getOperand(1) == N1) {
1998 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001999 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002000 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002001 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002002 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2003 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002004 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002005 N1,
2006 DAG.getConstant(1, getShiftAmountTy()));
2007 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002008 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002009 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002010 }
2011 }
2012 }
2013
2014 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2015 N1.getOpcode() == ISD::XOR) {
2016 // Simplify X == (X+Z) --> Z == 0
2017 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002018 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002019 DAG.getConstant(0, N1.getValueType()), Cond);
2020 } else if (N1.getOperand(1) == N0) {
2021 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002022 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002023 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002024 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002025 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2026 // X == (Z-X) --> X<<1 == Z
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002027 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00002028 DAG.getConstant(1, getShiftAmountTy()));
2029 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002030 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002031 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002032 }
2033 }
2034 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00002035
Dan Gohman2c65c3d2009-01-29 16:18:12 +00002036 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002037 // Note that where y is variable and is known to have at most
2038 // one bit set (for example, if it is z&1) we cannot do this;
2039 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00002040 if (N0.getOpcode() == ISD::AND)
2041 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002042 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002043 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2044 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002045 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002046 }
2047 }
2048 if (N1.getOpcode() == ISD::AND)
2049 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002050 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002051 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2052 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002053 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002054 }
2055 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002056 }
2057
2058 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00002059 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00002060 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002061 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002062 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00002063 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002064 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2065 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002066 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002067 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002068 break;
2069 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002070 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002071 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002072 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2073 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002074 Temp = DAG.getNOT(dl, N0, MVT::i1);
2075 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002076 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002077 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002078 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002079 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2080 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00002081 Temp = DAG.getNOT(dl, N1, MVT::i1);
2082 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002083 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002084 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002085 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002086 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2087 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002088 Temp = DAG.getNOT(dl, N0, MVT::i1);
2089 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002090 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002091 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002092 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002093 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2094 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00002095 Temp = DAG.getNOT(dl, N1, MVT::i1);
2096 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002097 break;
2098 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002099 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002100 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002101 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002102 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002103 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002104 }
2105 return N0;
2106 }
2107
2108 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002109 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002110}
2111
Evan Chengad4196b2008-05-12 19:56:52 +00002112/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2113/// node is a GlobalAddress + offset.
2114bool TargetLowering::isGAPlusOffset(SDNode *N, GlobalValue* &GA,
2115 int64_t &Offset) const {
2116 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002117 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2118 GA = GASD->getGlobal();
2119 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002120 return true;
2121 }
2122
2123 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002124 SDValue N1 = N->getOperand(0);
2125 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002126 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002127 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2128 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002129 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002130 return true;
2131 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002132 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002133 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2134 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002135 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002136 return true;
2137 }
2138 }
2139 }
2140 return false;
2141}
2142
2143
Nate Begemanabc01992009-06-05 21:37:30 +00002144/// isConsecutiveLoad - Return true if LD is loading 'Bytes' bytes from a
2145/// location that is 'Dist' units away from the location that the 'Base' load
2146/// is loading from.
2147bool TargetLowering::isConsecutiveLoad(LoadSDNode *LD, LoadSDNode *Base,
2148 unsigned Bytes, int Dist,
Evan Cheng9bfa03c2008-05-12 23:04:07 +00002149 const MachineFrameInfo *MFI) const {
Nate Begemanabc01992009-06-05 21:37:30 +00002150 if (LD->getChain() != Base->getChain())
Evan Chengad4196b2008-05-12 19:56:52 +00002151 return false;
Owen Andersone50ed302009-08-10 22:56:29 +00002152 EVT VT = LD->getValueType(0);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002153 if (VT.getSizeInBits() / 8 != Bytes)
Evan Chengad4196b2008-05-12 19:56:52 +00002154 return false;
2155
Dan Gohman475871a2008-07-27 21:46:04 +00002156 SDValue Loc = LD->getOperand(1);
2157 SDValue BaseLoc = Base->getOperand(1);
Evan Chengad4196b2008-05-12 19:56:52 +00002158 if (Loc.getOpcode() == ISD::FrameIndex) {
2159 if (BaseLoc.getOpcode() != ISD::FrameIndex)
2160 return false;
2161 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
2162 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
2163 int FS = MFI->getObjectSize(FI);
2164 int BFS = MFI->getObjectSize(BFI);
2165 if (FS != BFS || FS != (int)Bytes) return false;
2166 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
2167 }
Nate Begemanabc01992009-06-05 21:37:30 +00002168 if (Loc.getOpcode() == ISD::ADD && Loc.getOperand(0) == BaseLoc) {
2169 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Loc.getOperand(1));
2170 if (V && (V->getSExtValue() == Dist*Bytes))
2171 return true;
2172 }
Evan Chengad4196b2008-05-12 19:56:52 +00002173
2174 GlobalValue *GV1 = NULL;
2175 GlobalValue *GV2 = NULL;
2176 int64_t Offset1 = 0;
2177 int64_t Offset2 = 0;
Gabor Greifba36cb52008-08-28 21:40:38 +00002178 bool isGA1 = isGAPlusOffset(Loc.getNode(), GV1, Offset1);
2179 bool isGA2 = isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
Evan Chengad4196b2008-05-12 19:56:52 +00002180 if (isGA1 && isGA2 && GV1 == GV2)
2181 return Offset1 == (Offset2 + Dist*Bytes);
2182 return false;
2183}
2184
2185
Dan Gohman475871a2008-07-27 21:46:04 +00002186SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002187PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2188 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002189 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002190}
2191
Chris Lattnereb8146b2006-02-04 02:13:02 +00002192//===----------------------------------------------------------------------===//
2193// Inline Assembler Implementation Methods
2194//===----------------------------------------------------------------------===//
2195
Chris Lattner4376fea2008-04-27 00:09:47 +00002196
Chris Lattnereb8146b2006-02-04 02:13:02 +00002197TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002198TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002199 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002200 if (Constraint.size() == 1) {
2201 switch (Constraint[0]) {
2202 default: break;
2203 case 'r': return C_RegisterClass;
2204 case 'm': // memory
2205 case 'o': // offsetable
2206 case 'V': // not offsetable
2207 return C_Memory;
2208 case 'i': // Simple Integer or Relocatable Constant
2209 case 'n': // Simple Integer
2210 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002211 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002212 case 'I': // Target registers.
2213 case 'J':
2214 case 'K':
2215 case 'L':
2216 case 'M':
2217 case 'N':
2218 case 'O':
2219 case 'P':
2220 return C_Other;
2221 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002222 }
Chris Lattner065421f2007-03-25 02:18:14 +00002223
2224 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2225 Constraint[Constraint.size()-1] == '}')
2226 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002227 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002228}
2229
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002230/// LowerXConstraint - try to replace an X constraint, which matches anything,
2231/// with another that has more specific requirements based on the type of the
2232/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002233const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00002234 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002235 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002236 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002237 return "f"; // works for many targets
2238 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002239}
2240
Chris Lattner48884cd2007-08-25 00:47:38 +00002241/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2242/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002243void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00002244 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002245 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002246 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002247 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002248 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002249 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002250 case 'X': // Allows any operand; labels (basic block) use this.
2251 if (Op.getOpcode() == ISD::BasicBlock) {
2252 Ops.push_back(Op);
2253 return;
2254 }
2255 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002256 case 'i': // Simple Integer or Relocatable Constant
2257 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002258 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002259 // These operands are interested in values of the form (GV+C), where C may
2260 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2261 // is possible and fine if either GV or C are missing.
2262 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2263 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2264
2265 // If we have "(add GV, C)", pull out GV/C
2266 if (Op.getOpcode() == ISD::ADD) {
2267 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2268 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2269 if (C == 0 || GA == 0) {
2270 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2271 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2272 }
2273 if (C == 0 || GA == 0)
2274 C = 0, GA = 0;
2275 }
2276
2277 // If we find a valid operand, map to the TargetXXX version so that the
2278 // value itself doesn't get selected.
2279 if (GA) { // Either &GV or &GV+C
2280 if (ConstraintLetter != 'n') {
2281 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002282 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00002283 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2284 Op.getValueType(), Offs));
2285 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002286 }
2287 }
2288 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002289 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002290 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002291 // gcc prints these as sign extended. Sign extend value to 64 bits
2292 // now; without this it would get ZExt'd later in
2293 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2294 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002295 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002296 return;
2297 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002298 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002299 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002300 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002301 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002302}
2303
Chris Lattner4ccb0702006-01-26 20:37:03 +00002304std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002305getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002306 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002307 return std::vector<unsigned>();
2308}
2309
2310
2311std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002312getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002313 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002314 if (Constraint[0] != '{')
2315 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattnera55079a2006-02-01 01:29:47 +00002316 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2317
2318 // Remove the braces from around the name.
2319 std::string RegName(Constraint.begin()+1, Constraint.end()-1);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002320
2321 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002322 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2323 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002324 E = RI->regclass_end(); RCI != E; ++RCI) {
2325 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002326
2327 // If none of the the value types for this register class are valid, we
2328 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2329 bool isLegal = false;
2330 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2331 I != E; ++I) {
2332 if (isTypeLegal(*I)) {
2333 isLegal = true;
2334 break;
2335 }
2336 }
2337
2338 if (!isLegal) continue;
2339
Chris Lattner1efa40f2006-02-22 00:56:39 +00002340 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2341 I != E; ++I) {
Bill Wendling74ab84c2008-02-26 21:11:01 +00002342 if (StringsEqualNoCase(RegName, RI->get(*I).AsmName))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002343 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002344 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002345 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002346
Chris Lattner1efa40f2006-02-22 00:56:39 +00002347 return std::pair<unsigned, const TargetRegisterClass*>(0, 0);
Chris Lattner4ccb0702006-01-26 20:37:03 +00002348}
Evan Cheng30b37b52006-03-13 23:18:16 +00002349
2350//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002351// Constraint Selection.
2352
Chris Lattner6bdcda32008-10-17 16:47:46 +00002353/// isMatchingInputConstraint - Return true of this is an input operand that is
2354/// a matching constraint like "4".
2355bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002356 assert(!ConstraintCode.empty() && "No known constraint!");
2357 return isdigit(ConstraintCode[0]);
2358}
2359
2360/// getMatchedOperand - If this is an input matching constraint, this method
2361/// returns the output operand it matches.
2362unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2363 assert(!ConstraintCode.empty() && "No known constraint!");
2364 return atoi(ConstraintCode.c_str());
2365}
2366
2367
Chris Lattner4376fea2008-04-27 00:09:47 +00002368/// getConstraintGenerality - Return an integer indicating how general CT
2369/// is.
2370static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2371 switch (CT) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002372 default: llvm_unreachable("Unknown constraint type!");
Chris Lattner4376fea2008-04-27 00:09:47 +00002373 case TargetLowering::C_Other:
2374 case TargetLowering::C_Unknown:
2375 return 0;
2376 case TargetLowering::C_Register:
2377 return 1;
2378 case TargetLowering::C_RegisterClass:
2379 return 2;
2380 case TargetLowering::C_Memory:
2381 return 3;
2382 }
2383}
2384
2385/// ChooseConstraint - If there are multiple different constraints that we
2386/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002387/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002388/// Other -> immediates and magic values
2389/// Register -> one specific register
2390/// RegisterClass -> a group of regs
2391/// Memory -> memory
2392/// Ideally, we would pick the most specific constraint possible: if we have
2393/// something that fits into a register, we would pick it. The problem here
2394/// is that if we have something that could either be in a register or in
2395/// memory that use of the register could cause selection of *other*
2396/// operands to fail: they might only succeed if we pick memory. Because of
2397/// this the heuristic we use is:
2398///
2399/// 1) If there is an 'other' constraint, and if the operand is valid for
2400/// that constraint, use it. This makes us take advantage of 'i'
2401/// constraints when available.
2402/// 2) Otherwise, pick the most general constraint present. This prefers
2403/// 'm' over 'r', for example.
2404///
2405static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002406 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002407 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002408 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2409 unsigned BestIdx = 0;
2410 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2411 int BestGenerality = -1;
2412
2413 // Loop over the options, keeping track of the most general one.
2414 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2415 TargetLowering::ConstraintType CType =
2416 TLI.getConstraintType(OpInfo.Codes[i]);
2417
Chris Lattner5a096902008-04-27 00:37:18 +00002418 // If this is an 'other' constraint, see if the operand is valid for it.
2419 // For example, on X86 we might have an 'rI' constraint. If the operand
2420 // is an integer in the range [0..31] we want to use I (saving a load
2421 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002422 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002423 assert(OpInfo.Codes[i].size() == 1 &&
2424 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002425 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002426 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002427 ResultOps, *DAG);
2428 if (!ResultOps.empty()) {
2429 BestType = CType;
2430 BestIdx = i;
2431 break;
2432 }
2433 }
2434
Chris Lattner4376fea2008-04-27 00:09:47 +00002435 // This constraint letter is more general than the previous one, use it.
2436 int Generality = getConstraintGenerality(CType);
2437 if (Generality > BestGenerality) {
2438 BestType = CType;
2439 BestIdx = i;
2440 BestGenerality = Generality;
2441 }
2442 }
2443
2444 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2445 OpInfo.ConstraintType = BestType;
2446}
2447
2448/// ComputeConstraintToUse - Determines the constraint code and constraint
2449/// type to use for the specific AsmOperandInfo, setting
2450/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002451void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002452 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002453 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002454 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002455 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2456
2457 // Single-letter constraints ('r') are very common.
2458 if (OpInfo.Codes.size() == 1) {
2459 OpInfo.ConstraintCode = OpInfo.Codes[0];
2460 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2461 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002462 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002463 }
2464
2465 // 'X' matches anything.
2466 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2467 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002468 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00002469 // the result, which is not what we want to look at; leave them alone.
2470 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002471 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2472 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00002473 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002474 }
Chris Lattner4376fea2008-04-27 00:09:47 +00002475
2476 // Otherwise, try to resolve it to something we know about by looking at
2477 // the actual operand type.
2478 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2479 OpInfo.ConstraintCode = Repl;
2480 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2481 }
2482 }
2483}
2484
2485//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002486// Loop Strength Reduction hooks
2487//===----------------------------------------------------------------------===//
2488
Chris Lattner1436bb62007-03-30 23:14:50 +00002489/// isLegalAddressingMode - Return true if the addressing mode represented
2490/// by AM is legal for this target, for a load/store of the specified type.
2491bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2492 const Type *Ty) const {
2493 // The default implementation of this implements a conservative RISCy, r+r and
2494 // r+i addr mode.
2495
2496 // Allows a sign-extended 16-bit immediate field.
2497 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2498 return false;
2499
2500 // No global is ever allowed as a base.
2501 if (AM.BaseGV)
2502 return false;
2503
2504 // Only support r+r,
2505 switch (AM.Scale) {
2506 case 0: // "r+i" or just "i", depending on HasBaseReg.
2507 break;
2508 case 1:
2509 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2510 return false;
2511 // Otherwise we have r+r or r+i.
2512 break;
2513 case 2:
2514 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2515 return false;
2516 // Allow 2*r as r+r.
2517 break;
2518 }
2519
2520 return true;
2521}
2522
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002523/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2524/// return a DAG expression to select that will generate the same value by
2525/// multiplying by a magic number. See:
2526/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002527SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2528 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002529 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002530 DebugLoc dl= N->getDebugLoc();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002531
2532 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002533 // FIXME: We should be more aggressive here.
2534 if (!isTypeLegal(VT))
2535 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002536
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002537 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002538 APInt::ms magics = d.magic();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002539
2540 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002541 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002542 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002543 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002544 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002545 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002546 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002547 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002548 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002549 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002550 else
Dan Gohman475871a2008-07-27 21:46:04 +00002551 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002552 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002553 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002554 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002555 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002556 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002557 }
2558 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002559 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002560 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002561 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002562 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002563 }
2564 // Shift right algebraic if shift value is nonzero
2565 if (magics.s > 0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002566 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002567 DAG.getConstant(magics.s, getShiftAmountTy()));
2568 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002569 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002570 }
2571 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002572 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002573 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002574 getShiftAmountTy()));
2575 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002576 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002577 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002578}
2579
2580/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2581/// return a DAG expression to select that will generate the same value by
2582/// multiplying by a magic number. See:
2583/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002584SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2585 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002586 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002587 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00002588
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002589 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002590 // FIXME: We should be more aggressive here.
2591 if (!isTypeLegal(VT))
2592 return SDValue();
2593
2594 // FIXME: We should use a narrower constant when the upper
2595 // bits are known to be zero.
2596 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
Jay Foad4e5ea552009-04-30 10:15:35 +00002597 APInt::mu magics = N1C->getAPIntValue().magicu();
Eli Friedman201c9772008-11-30 06:02:26 +00002598
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002599 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002600 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002601 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002602 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002603 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002604 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002605 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002606 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002607 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002608 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002609 else
Dan Gohman475871a2008-07-27 21:46:04 +00002610 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002611 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002612 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002613
2614 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002615 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2616 "We shouldn't generate an undefined shift!");
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002617 return DAG.getNode(ISD::SRL, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002618 DAG.getConstant(magics.s, getShiftAmountTy()));
2619 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002620 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002621 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002622 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002623 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002624 DAG.getConstant(1, getShiftAmountTy()));
2625 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002626 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002627 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002628 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002629 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002630 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002631 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2632 }
2633}