blob: 1cbf5ee1ff962c756ba0ff9051bc6444c9cd1770 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
Evan Chenge8bd0a32006-06-06 23:30:24 +000018#include "X86MachineFunctionInfo.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
20#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000021#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000022#include "llvm/DerivedTypes.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000025#include "llvm/Intrinsics.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000026#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000027#include "llvm/ADT/VectorExtras.h"
28#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner362e98a2007-02-27 04:43:02 +000029#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000033#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000036#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000037#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000038#include "llvm/Support/Debug.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000039#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000040#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000041#include "llvm/ADT/StringExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000042using namespace llvm;
43
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000044X86TargetLowering::X86TargetLowering(TargetMachine &TM)
45 : TargetLowering(TM) {
Evan Cheng559806f2006-01-27 08:10:46 +000046 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000047 X86ScalarSSEf64 = Subtarget->hasSSE2();
48 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000049 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000050
Chris Lattnerd43d00c2008-01-24 08:07:48 +000051 bool Fast = false;
Evan Cheng559806f2006-01-27 08:10:46 +000052
Anton Korobeynikov2365f512007-07-14 14:06:15 +000053 RegInfo = TM.getRegisterInfo();
54
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000055 // Set up the TargetLowering object.
56
57 // X86 is weird, it always uses i8 for shift amounts and setcc results.
58 setShiftAmountType(MVT::i8);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000059 setSetCCResultContents(ZeroOrOneSetCCResult);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000060 setSchedulingPreference(SchedulingForRegPressure);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000061 setShiftAmountFlavor(Mask); // shl X, 32 == shl X, 0
Evan Cheng25ab6902006-09-08 06:48:29 +000062 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000063
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000064 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000065 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000066 setUseUnderscoreSetJmp(false);
67 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000068 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000069 // MS runtime is weird: it exports _setjmp, but longjmp!
70 setUseUnderscoreSetJmp(true);
71 setUseUnderscoreLongJmp(false);
72 } else {
73 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
75 }
76
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000077 // Set up the register classes.
Evan Cheng069287d2006-05-16 07:21:53 +000078 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
79 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
80 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +000081 if (Subtarget->is64Bit())
82 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000083
Duncan Sandsf9c98e62008-01-23 20:39:46 +000084 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000085
Chris Lattnerddf89562008-01-17 19:59:44 +000086 // We don't accept any truncstore of integer registers.
87 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
88 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
89 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
90 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
91 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
92 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
93
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000094 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
95 // operation.
96 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
97 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
98 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +000099
Evan Cheng25ab6902006-09-08 06:48:29 +0000100 if (Subtarget->is64Bit()) {
101 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Evan Cheng6892f282006-01-17 02:32:49 +0000102 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Evan Cheng25ab6902006-09-08 06:48:29 +0000103 } else {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000104 if (X86ScalarSSEf64)
Evan Cheng25ab6902006-09-08 06:48:29 +0000105 // If SSE i64 SINT_TO_FP is not available, expand i32 UINT_TO_FP.
106 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Expand);
107 else
108 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
109 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000110
111 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
112 // this operation.
113 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
114 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000115 // SSE has no i16 to fp conversion, only i32
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000116 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000117 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000118 // f32 and f64 cases are Legal, f80 case is not
119 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
120 } else {
Evan Cheng5298bcc2006-02-17 07:01:52 +0000121 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
122 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
123 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000124
Dale Johannesen73328d12007-09-19 23:55:34 +0000125 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
126 // are Legal, f80 is custom lowered.
127 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
128 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000129
Evan Cheng02568ff2006-01-30 22:13:22 +0000130 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
131 // this operation.
132 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
133 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
134
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000135 if (X86ScalarSSEf32) {
Evan Cheng02568ff2006-01-30 22:13:22 +0000136 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000137 // f32 and f64 cases are Legal, f80 case is not
138 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000139 } else {
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000140 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000141 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000142 }
143
144 // Handle FP_TO_UINT by promoting the destination to a larger signed
145 // conversion.
146 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
147 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
148 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
149
Evan Cheng25ab6902006-09-08 06:48:29 +0000150 if (Subtarget->is64Bit()) {
151 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000152 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Evan Cheng25ab6902006-09-08 06:48:29 +0000153 } else {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000154 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000155 // Expand FP_TO_UINT into a select.
156 // FIXME: We would like to use a Custom expander here eventually to do
157 // the optimal thing for SSE vs. the default expansion in the legalizer.
158 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
159 else
160 // With SSE3 we can use fisttpll to convert to a signed i64.
161 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
162 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000163
Chris Lattner399610a2006-12-05 18:22:22 +0000164 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000165 if (!X86ScalarSSEf64) {
Chris Lattnerf3597a12006-12-05 18:45:06 +0000166 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
167 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
168 }
Chris Lattner21f66852005-12-23 05:15:23 +0000169
Dan Gohmanb00ee212008-02-18 19:34:53 +0000170 // Scalar integer divide and remainder are lowered to use operations that
171 // produce two results, to match the available instructions. This exposes
172 // the two-result form to trivial CSE, which is able to combine x/y and x%y
173 // into a single instruction.
174 //
175 // Scalar integer multiply-high is also lowered to use two-result
176 // operations, to match the available instructions. However, plain multiply
177 // (low) operations are left as Legal, as there are single-result
178 // instructions for this in x86. Using the two-result multiply instructions
179 // when both high and low results are needed must be arranged by dagcombine.
Dan Gohman525178c2007-10-08 18:33:35 +0000180 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
181 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
182 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
183 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
184 setOperationAction(ISD::SREM , MVT::i8 , Expand);
185 setOperationAction(ISD::UREM , MVT::i8 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000186 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
187 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
188 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
189 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
190 setOperationAction(ISD::SREM , MVT::i16 , Expand);
191 setOperationAction(ISD::UREM , MVT::i16 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000192 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
193 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
194 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
195 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
196 setOperationAction(ISD::SREM , MVT::i32 , Expand);
197 setOperationAction(ISD::UREM , MVT::i32 , Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000198 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
199 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
200 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
201 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
202 setOperationAction(ISD::SREM , MVT::i64 , Expand);
203 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000204
Evan Chengc35497f2006-10-30 08:02:39 +0000205 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000206 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
Nate Begeman750ac1b2006-02-01 07:19:44 +0000207 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
208 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000209 setOperationAction(ISD::MEMMOVE , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000210 if (Subtarget->is64Bit())
Christopher Lambc59e5212007-08-10 21:48:46 +0000211 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
212 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
213 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000214 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
215 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000216 setOperationAction(ISD::FREM , MVT::f32 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000217 setOperationAction(ISD::FREM , MVT::f64 , Expand);
Chris Lattnerd1108222008-03-07 06:36:32 +0000218 setOperationAction(ISD::FREM , MVT::f80 , Expand);
Dan Gohman1a024862008-01-31 00:41:03 +0000219 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +0000220
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000221 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000222 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
223 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000224 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000225 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
226 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000227 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000228 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
229 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000230 if (Subtarget->is64Bit()) {
231 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
Evan Cheng18efe262007-12-14 02:13:44 +0000232 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
233 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000234 }
235
Andrew Lenharthb873ff32005-11-20 21:41:10 +0000236 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
Nate Begemand88fc032006-01-14 03:14:10 +0000237 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000238
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000239 // These should be promoted to a larger select which is supported.
240 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
241 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000242 // X86 wants to expand cmov itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000243 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
244 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
245 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
246 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000247 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000248 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
249 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
250 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
251 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
252 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000253 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000254 if (Subtarget->is64Bit()) {
255 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
256 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
257 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000258 // X86 ret instruction may pop stack.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000259 setOperationAction(ISD::RET , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000260 if (!Subtarget->is64Bit())
261 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
262
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000263 // Darwin ABI issue.
Evan Cheng7ccced62006-02-18 00:15:05 +0000264 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000265 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000266 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +0000267 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Evan Cheng020d2e82006-02-23 20:41:18 +0000268 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000269 if (Subtarget->is64Bit()) {
270 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
271 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
272 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
273 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
274 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000275 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Evan Cheng5298bcc2006-02-17 07:01:52 +0000276 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
277 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
278 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000279 if (Subtarget->is64Bit()) {
280 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
281 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
282 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
283 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000284 // X86 wants to expand memset / memcpy itself.
Evan Cheng5298bcc2006-02-17 07:01:52 +0000285 setOperationAction(ISD::MEMSET , MVT::Other, Custom);
286 setOperationAction(ISD::MEMCPY , MVT::Other, Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000287
Evan Chengd2cde682008-03-10 19:38:10 +0000288 if (Subtarget->hasSSE1())
289 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000290
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000291 if (!Subtarget->hasSSE2())
292 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
293
Andrew Lenharth26ed8692008-03-01 21:52:34 +0000294 setOperationAction(ISD::ATOMIC_LCS , MVT::i8, Custom);
295 setOperationAction(ISD::ATOMIC_LCS , MVT::i16, Custom);
296 setOperationAction(ISD::ATOMIC_LCS , MVT::i32, Custom);
Andrew Lenhartha76e2f02008-03-04 21:13:33 +0000297 setOperationAction(ISD::ATOMIC_LCS , MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000298
Evan Chenga844bde2008-02-02 04:07:54 +0000299 // Use the default ISD::LOCATION, ISD::DECLARE expansion.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000300 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000301 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000302 if (!Subtarget->isTargetDarwin() &&
303 !Subtarget->isTargetELF() &&
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000304 !Subtarget->isTargetCygMing())
Jim Laskey1ee29252007-01-26 14:34:52 +0000305 setOperationAction(ISD::LABEL, MVT::Other, Expand);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000306
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000307 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
308 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
309 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
310 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
311 if (Subtarget->is64Bit()) {
312 // FIXME: Verify
313 setExceptionPointerRegister(X86::RAX);
314 setExceptionSelectorRegister(X86::RDX);
315 } else {
316 setExceptionPointerRegister(X86::EAX);
317 setExceptionSelectorRegister(X86::EDX);
318 }
Anton Korobeynikov38252622007-09-03 00:36:06 +0000319 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000320
Duncan Sandsf7331b32007-09-11 14:10:23 +0000321 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000322
Chris Lattnerda68d302008-01-15 21:58:22 +0000323 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000324
Nate Begemanacc398c2006-01-25 18:21:52 +0000325 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
326 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Nate Begemanacc398c2006-01-25 18:21:52 +0000327 setOperationAction(ISD::VAARG , MVT::Other, Expand);
Nate Begemanacc398c2006-01-25 18:21:52 +0000328 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Evan Chengae642192007-03-02 23:16:35 +0000329 if (Subtarget->is64Bit())
330 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
331 else
332 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
333
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000334 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Chris Lattnere1125522006-01-15 09:00:21 +0000335 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000336 if (Subtarget->is64Bit())
337 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000338 if (Subtarget->isTargetCygMing())
339 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
340 else
341 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000342
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000343 if (X86ScalarSSEf64) {
344 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000345 // Set up the FP register classes.
Evan Cheng5ee4ccc2006-01-12 08:27:59 +0000346 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
347 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000348
Evan Cheng223547a2006-01-31 22:28:30 +0000349 // Use ANDPD to simulate FABS.
350 setOperationAction(ISD::FABS , MVT::f64, Custom);
351 setOperationAction(ISD::FABS , MVT::f32, Custom);
352
353 // Use XORP to simulate FNEG.
354 setOperationAction(ISD::FNEG , MVT::f64, Custom);
355 setOperationAction(ISD::FNEG , MVT::f32, Custom);
356
Evan Cheng68c47cb2007-01-05 07:55:56 +0000357 // Use ANDPD and ORPD to simulate FCOPYSIGN.
358 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
359 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
360
Evan Chengd25e9e82006-02-02 00:28:23 +0000361 // We don't support sin/cos/fmod
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000362 setOperationAction(ISD::FSIN , MVT::f64, Expand);
363 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000364 setOperationAction(ISD::FSIN , MVT::f32, Expand);
365 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000366
Chris Lattnera54aa942006-01-29 06:26:08 +0000367 // Expand FP immediates into loads from the stack, except for the special
368 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000369 addLegalFPImmediate(APFloat(+0.0)); // xorpd
370 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Dale Johannesen5411a392007-08-09 01:04:01 +0000371
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000372 // Floating truncations from f80 and extensions to f80 go through memory.
373 // If optimizing, we lie about this though and handle it in
374 // InstructionSelectPreprocess so that dagcombine2 can hack on these.
375 if (Fast) {
376 setConvertAction(MVT::f32, MVT::f80, Expand);
377 setConvertAction(MVT::f64, MVT::f80, Expand);
378 setConvertAction(MVT::f80, MVT::f32, Expand);
379 setConvertAction(MVT::f80, MVT::f64, Expand);
380 }
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000381 } else if (X86ScalarSSEf32) {
382 // Use SSE for f32, x87 for f64.
383 // Set up the FP register classes.
384 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
385 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
386
387 // Use ANDPS to simulate FABS.
388 setOperationAction(ISD::FABS , MVT::f32, Custom);
389
390 // Use XORP to simulate FNEG.
391 setOperationAction(ISD::FNEG , MVT::f32, Custom);
392
393 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
394
395 // Use ANDPS and ORPS to simulate FCOPYSIGN.
396 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
397 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
398
399 // We don't support sin/cos/fmod
400 setOperationAction(ISD::FSIN , MVT::f32, Expand);
401 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000402
Nate Begemane1795842008-02-14 08:57:00 +0000403 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000404 addLegalFPImmediate(APFloat(+0.0f)); // xorps
405 addLegalFPImmediate(APFloat(+0.0)); // FLD0
406 addLegalFPImmediate(APFloat(+1.0)); // FLD1
407 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
408 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
409
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000410 // SSE <-> X87 conversions go through memory. If optimizing, we lie about
411 // this though and handle it in InstructionSelectPreprocess so that
412 // dagcombine2 can hack on these.
413 if (Fast) {
414 setConvertAction(MVT::f32, MVT::f64, Expand);
415 setConvertAction(MVT::f32, MVT::f80, Expand);
416 setConvertAction(MVT::f80, MVT::f32, Expand);
417 setConvertAction(MVT::f64, MVT::f32, Expand);
418 // And x87->x87 truncations also.
419 setConvertAction(MVT::f80, MVT::f64, Expand);
420 }
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000421
422 if (!UnsafeFPMath) {
423 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
424 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
425 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000426 } else {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000427 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000428 // Set up the FP register classes.
Dale Johannesen849f2142007-07-03 00:53:03 +0000429 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
430 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000431
Evan Cheng68c47cb2007-01-05 07:55:56 +0000432 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesen849f2142007-07-03 00:53:03 +0000433 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000434 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
435 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000436
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000437 // Floating truncations go through memory. If optimizing, we lie about
438 // this though and handle it in InstructionSelectPreprocess so that
439 // dagcombine2 can hack on these.
440 if (Fast) {
441 setConvertAction(MVT::f80, MVT::f32, Expand);
442 setConvertAction(MVT::f64, MVT::f32, Expand);
443 setConvertAction(MVT::f80, MVT::f64, Expand);
444 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000445
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000446 if (!UnsafeFPMath) {
447 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
448 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
449 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000450 addLegalFPImmediate(APFloat(+0.0)); // FLD0
451 addLegalFPImmediate(APFloat(+1.0)); // FLD1
452 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
453 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000454 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
455 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
456 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
457 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000458 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000459
Dale Johannesen59a58732007-08-05 18:49:15 +0000460 // Long double always uses X87.
461 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000462 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
463 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Chris Lattner71d07a02008-01-27 06:19:31 +0000464 {
Chris Lattner71d07a02008-01-27 06:19:31 +0000465 APFloat TmpFlt(+0.0);
466 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven);
467 addLegalFPImmediate(TmpFlt); // FLD0
468 TmpFlt.changeSign();
469 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
470 APFloat TmpFlt2(+1.0);
471 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven);
472 addLegalFPImmediate(TmpFlt2); // FLD1
473 TmpFlt2.changeSign();
474 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
475 }
476
Dale Johannesen2f429012007-09-26 21:10:55 +0000477 if (!UnsafeFPMath) {
478 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
479 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
480 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000481
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000482 // Always use a library call for pow.
483 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
484 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
485 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
486
Evan Chengd30bf012006-03-01 01:11:20 +0000487 // First set operation action for all vector types to expand. Then we
488 // will selectively turn on ones that can be effectively codegen'd.
Dan Gohmanfa0f77d2007-05-18 18:44:07 +0000489 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
490 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Evan Chengd30bf012006-03-01 01:11:20 +0000491 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Expand);
492 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Expand);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000493 setOperationAction(ISD::FADD, (MVT::ValueType)VT, Expand);
Evan Chenga72cb0e2007-06-29 00:18:15 +0000494 setOperationAction(ISD::FNEG, (MVT::ValueType)VT, Expand);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000495 setOperationAction(ISD::FSUB, (MVT::ValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000496 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000497 setOperationAction(ISD::FMUL, (MVT::ValueType)VT, Expand);
498 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
499 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
500 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
501 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
502 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000503 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Expand);
Evan Chengb067a1e2006-03-31 19:22:53 +0000504 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Expand);
Chris Lattner9b3bd462006-03-21 20:51:05 +0000505 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Evan Chengb067a1e2006-03-31 19:22:53 +0000506 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
Dan Gohman20382522007-07-10 00:05:58 +0000507 setOperationAction(ISD::FABS, (MVT::ValueType)VT, Expand);
508 setOperationAction(ISD::FSIN, (MVT::ValueType)VT, Expand);
509 setOperationAction(ISD::FCOS, (MVT::ValueType)VT, Expand);
510 setOperationAction(ISD::FREM, (MVT::ValueType)VT, Expand);
511 setOperationAction(ISD::FPOWI, (MVT::ValueType)VT, Expand);
512 setOperationAction(ISD::FSQRT, (MVT::ValueType)VT, Expand);
513 setOperationAction(ISD::FCOPYSIGN, (MVT::ValueType)VT, Expand);
Dan Gohman525178c2007-10-08 18:33:35 +0000514 setOperationAction(ISD::SMUL_LOHI, (MVT::ValueType)VT, Expand);
515 setOperationAction(ISD::UMUL_LOHI, (MVT::ValueType)VT, Expand);
516 setOperationAction(ISD::SDIVREM, (MVT::ValueType)VT, Expand);
517 setOperationAction(ISD::UDIVREM, (MVT::ValueType)VT, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000518 setOperationAction(ISD::FPOW, (MVT::ValueType)VT, Expand);
Dan Gohmanf0d00892007-10-12 14:09:42 +0000519 setOperationAction(ISD::CTPOP, (MVT::ValueType)VT, Expand);
520 setOperationAction(ISD::CTTZ, (MVT::ValueType)VT, Expand);
521 setOperationAction(ISD::CTLZ, (MVT::ValueType)VT, Expand);
Dan Gohman89081322007-12-12 22:21:26 +0000522 setOperationAction(ISD::SHL, (MVT::ValueType)VT, Expand);
523 setOperationAction(ISD::SRA, (MVT::ValueType)VT, Expand);
524 setOperationAction(ISD::SRL, (MVT::ValueType)VT, Expand);
525 setOperationAction(ISD::ROTL, (MVT::ValueType)VT, Expand);
526 setOperationAction(ISD::ROTR, (MVT::ValueType)VT, Expand);
527 setOperationAction(ISD::BSWAP, (MVT::ValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000528 }
529
Evan Chenga88973f2006-03-22 19:22:18 +0000530 if (Subtarget->hasMMX()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000531 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
532 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
533 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000534 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000535
Evan Chengd30bf012006-03-01 01:11:20 +0000536 // FIXME: add MMX packed arithmetics
Bill Wendlingbc9bffa2007-03-07 05:43:18 +0000537
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000538 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
539 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
540 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
Chris Lattner6c284d72007-04-12 04:14:49 +0000541 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000542
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000543 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
544 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
545 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
Dale Johannesen8d26e592007-10-30 01:18:38 +0000546 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000547
Bill Wendling74027e92007-03-15 21:24:36 +0000548 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
549 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
550
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000551 setOperationAction(ISD::AND, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000552 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000553 setOperationAction(ISD::AND, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000554 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
555 setOperationAction(ISD::AND, MVT::v2i32, Promote);
556 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
557 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000558
559 setOperationAction(ISD::OR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000560 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000561 setOperationAction(ISD::OR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000562 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
563 setOperationAction(ISD::OR, MVT::v2i32, Promote);
564 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
565 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000566
567 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000568 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000569 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
Bill Wendlingab5b49d2007-03-26 08:03:33 +0000570 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
571 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
572 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
573 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000574
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000575 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000576 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000577 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
Bill Wendlingeebc8a12007-03-26 07:53:08 +0000578 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
579 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
580 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
581 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000582
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000583 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
584 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
585 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
586 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000587
588 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
589 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
590 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
Bill Wendlingccc44ad2007-03-27 20:22:40 +0000591 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000592
593 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
594 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
Bill Wendling2f9bb1a2007-04-24 21:16:55 +0000595 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000596 }
597
Evan Chenga88973f2006-03-22 19:22:18 +0000598 if (Subtarget->hasSSE1()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000599 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
600
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000601 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
602 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
603 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
604 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000605 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
606 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000607 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
608 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
609 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
Evan Cheng11e15b32006-04-03 20:53:28 +0000610 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000611 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000612 }
613
Evan Chenga88973f2006-03-22 19:22:18 +0000614 if (Subtarget->hasSSE2()) {
Evan Cheng470a6ad2006-02-22 02:26:30 +0000615 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
616 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
617 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
618 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
619 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
620
Evan Chengf7c378e2006-04-10 07:23:14 +0000621 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
622 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
623 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000624 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000625 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
626 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
627 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
Evan Cheng37e88562007-03-12 22:58:52 +0000628 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
Evan Chengf9989842006-04-13 05:10:25 +0000629 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
Evan Cheng6bdb3f62006-10-27 18:49:08 +0000630 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
631 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
632 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
633 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
Dan Gohman20382522007-07-10 00:05:58 +0000634 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
635 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000636
Evan Chengf7c378e2006-04-10 07:23:14 +0000637 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
638 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
Evan Chengb067a1e2006-03-31 19:22:53 +0000639 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000640 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
Evan Cheng5edb8d22006-04-17 22:04:06 +0000641 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000642
Evan Cheng2c3ae372006-04-12 21:21:57 +0000643 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
644 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
Nate Begeman844e0f92007-12-11 01:41:33 +0000645 // Do not attempt to custom lower non-power-of-2 vectors
646 if (!isPowerOf2_32(MVT::getVectorNumElements(VT)))
647 continue;
Evan Cheng2c3ae372006-04-12 21:21:57 +0000648 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Custom);
649 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Custom);
650 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Custom);
651 }
652 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
653 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
654 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
655 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000656 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000657 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000658 if (Subtarget->is64Bit()) {
659 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
Dale Johannesen25f1d082007-10-31 00:32:36 +0000660 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000661 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000662
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000663 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Evan Cheng2c3ae372006-04-12 21:21:57 +0000664 for (unsigned VT = (unsigned)MVT::v16i8; VT != (unsigned)MVT::v2i64; VT++) {
665 setOperationAction(ISD::AND, (MVT::ValueType)VT, Promote);
666 AddPromotedToType (ISD::AND, (MVT::ValueType)VT, MVT::v2i64);
667 setOperationAction(ISD::OR, (MVT::ValueType)VT, Promote);
668 AddPromotedToType (ISD::OR, (MVT::ValueType)VT, MVT::v2i64);
669 setOperationAction(ISD::XOR, (MVT::ValueType)VT, Promote);
670 AddPromotedToType (ISD::XOR, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng91b740d2006-04-12 17:12:36 +0000671 setOperationAction(ISD::LOAD, (MVT::ValueType)VT, Promote);
672 AddPromotedToType (ISD::LOAD, (MVT::ValueType)VT, MVT::v2i64);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000673 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
674 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000675 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000676
Chris Lattnerddf89562008-01-17 19:59:44 +0000677 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000678
Evan Cheng2c3ae372006-04-12 21:21:57 +0000679 // Custom lower v2i64 and v2f64 selects.
680 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
Evan Cheng91b740d2006-04-12 17:12:36 +0000681 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
Evan Chengf7c378e2006-04-10 07:23:14 +0000682 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000683 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000684 }
Nate Begeman14d12ca2008-02-11 04:19:36 +0000685
686 if (Subtarget->hasSSE41()) {
687 // FIXME: Do we need to handle scalar-to-vector here?
688 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
689
690 // i8 and i16 vectors are custom , because the source register and source
691 // source memory operand types are not the same width. f32 vectors are
692 // custom since the immediate controlling the insert encodes additional
693 // information.
694 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
695 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
696 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Legal);
697 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
698
699 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
700 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
701 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Legal);
702 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Legal);
703
704 if (Subtarget->is64Bit()) {
Nate Begemancdd1eec2008-02-12 22:51:28 +0000705 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
706 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000707 }
708 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000709
Evan Cheng6be2c582006-04-05 23:38:46 +0000710 // We want to custom lower some of our intrinsics.
711 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
712
Evan Cheng206ee9d2006-07-07 08:33:52 +0000713 // We have target-specific dag combine patterns for the following nodes:
714 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Chris Lattner83e6c992006-10-04 06:57:07 +0000715 setTargetDAGCombine(ISD::SELECT);
Chris Lattner149a4e52008-02-22 02:09:43 +0000716 setTargetDAGCombine(ISD::STORE);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000717
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000718 computeRegisterProperties();
719
Evan Cheng87ed7162006-02-14 08:25:08 +0000720 // FIXME: These should be based on subtarget info. Plus, the values should
721 // be smaller when we are in optimizing for size mode.
Evan Chenga03a5dc2006-02-14 08:38:30 +0000722 maxStoresPerMemset = 16; // For %llvm.memset -> sequence of stores
723 maxStoresPerMemcpy = 16; // For %llvm.memcpy -> sequence of stores
724 maxStoresPerMemmove = 16; // For %llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000725 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000726 setPrefLoopAlignment(16);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000727}
728
Scott Michel5b8f82e2008-03-10 15:42:14 +0000729
730MVT::ValueType
731X86TargetLowering::getSetCCResultType(const SDOperand &) const {
732 return MVT::i8;
733}
734
735
Evan Cheng29286502008-01-23 23:17:41 +0000736/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
737/// the desired ByVal argument alignment.
738static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
739 if (MaxAlign == 16)
740 return;
741 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
742 if (VTy->getBitWidth() == 128)
743 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000744 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
745 unsigned EltAlign = 0;
746 getMaxByValAlign(ATy->getElementType(), EltAlign);
747 if (EltAlign > MaxAlign)
748 MaxAlign = EltAlign;
749 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
750 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
751 unsigned EltAlign = 0;
752 getMaxByValAlign(STy->getElementType(i), EltAlign);
753 if (EltAlign > MaxAlign)
754 MaxAlign = EltAlign;
755 if (MaxAlign == 16)
756 break;
757 }
758 }
759 return;
760}
761
762/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
763/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000764/// that contain SSE vectors are placed at 16-byte boundaries while the rest
765/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +0000766unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
767 if (Subtarget->is64Bit())
768 return getTargetData()->getABITypeAlignment(Ty);
769 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +0000770 if (Subtarget->hasSSE1())
771 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +0000772 return Align;
773}
Chris Lattner2b02a442007-02-25 08:29:00 +0000774
Evan Chengcc415862007-11-09 01:32:10 +0000775/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
776/// jumptable.
777SDOperand X86TargetLowering::getPICJumpTableRelocBase(SDOperand Table,
778 SelectionDAG &DAG) const {
779 if (usesGlobalOffsetTable())
780 return DAG.getNode(ISD::GLOBAL_OFFSET_TABLE, getPointerTy());
781 if (!Subtarget->isPICStyleRIPRel())
782 return DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy());
783 return Table;
784}
785
Chris Lattner2b02a442007-02-25 08:29:00 +0000786//===----------------------------------------------------------------------===//
787// Return Value Calling Convention Implementation
788//===----------------------------------------------------------------------===//
789
Chris Lattner59ed56b2007-02-28 04:55:35 +0000790#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000791
792/// GetPossiblePreceedingTailCall - Get preceeding X86ISD::TAILCALL node if it
793/// exists skip possible ISD:TokenFactor.
794static SDOperand GetPossiblePreceedingTailCall(SDOperand Chain) {
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000795 if (Chain.getOpcode() == X86ISD::TAILCALL) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000796 return Chain;
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000797 } else if (Chain.getOpcode() == ISD::TokenFactor) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000798 if (Chain.getNumOperands() &&
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000799 Chain.getOperand(0).getOpcode() == X86ISD::TAILCALL)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000800 return Chain.getOperand(0);
801 }
802 return Chain;
803}
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000804
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000805/// LowerRET - Lower an ISD::RET node.
806SDOperand X86TargetLowering::LowerRET(SDOperand Op, SelectionDAG &DAG) {
807 assert((Op.getNumOperands() & 1) == 1 && "ISD::RET should have odd # args");
808
Chris Lattner9774c912007-02-27 05:28:59 +0000809 SmallVector<CCValAssign, 16> RVLocs;
810 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +0000811 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
812 CCState CCInfo(CC, isVarArg, getTargetMachine(), RVLocs);
Chris Lattnere32bbf62007-02-28 07:09:55 +0000813 CCInfo.AnalyzeReturn(Op.Val, RetCC_X86);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000814
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000815 // If this is the first return lowered for this function, add the regs to the
816 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +0000817 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +0000818 for (unsigned i = 0; i != RVLocs.size(); ++i)
819 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +0000820 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000821 }
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000822 SDOperand Chain = Op.getOperand(0);
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000823
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000824 // Handle tail call return.
825 Chain = GetPossiblePreceedingTailCall(Chain);
826 if (Chain.getOpcode() == X86ISD::TAILCALL) {
827 SDOperand TailCall = Chain;
828 SDOperand TargetAddress = TailCall.getOperand(1);
829 SDOperand StackAdjustment = TailCall.getOperand(2);
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000830 assert(((TargetAddress.getOpcode() == ISD::Register &&
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000831 (cast<RegisterSDNode>(TargetAddress)->getReg() == X86::ECX ||
832 cast<RegisterSDNode>(TargetAddress)->getReg() == X86::R9)) ||
833 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
834 TargetAddress.getOpcode() == ISD::TargetGlobalAddress) &&
835 "Expecting an global address, external symbol, or register");
Chris Lattnerb4a6eaa2008-01-16 05:52:18 +0000836 assert(StackAdjustment.getOpcode() == ISD::Constant &&
837 "Expecting a const value");
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000838
839 SmallVector<SDOperand,8> Operands;
840 Operands.push_back(Chain.getOperand(0));
841 Operands.push_back(TargetAddress);
842 Operands.push_back(StackAdjustment);
843 // Copy registers used by the call. Last operand is a flag so it is not
844 // copied.
Arnold Schwaighofer448175f2007-10-16 09:05:00 +0000845 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000846 Operands.push_back(Chain.getOperand(i));
847 }
Arnold Schwaighofer448175f2007-10-16 09:05:00 +0000848 return DAG.getNode(X86ISD::TC_RETURN, MVT::Other, &Operands[0],
849 Operands.size());
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000850 }
851
852 // Regular return.
853 SDOperand Flag;
854
Chris Lattner447ff682008-03-11 03:23:40 +0000855 SmallVector<SDOperand, 6> RetOps;
856 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
857 // Operand #1 = Bytes To Pop
858 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
859
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000860 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +0000861 for (unsigned i = 0; i != RVLocs.size(); ++i) {
862 CCValAssign &VA = RVLocs[i];
863 assert(VA.isRegLoc() && "Can only return in registers!");
864 SDOperand ValToCopy = Op.getOperand(i*2+1);
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000865
Chris Lattner447ff682008-03-11 03:23:40 +0000866 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
867 // the RET instruction and handled by the FP Stackifier.
868 if (RVLocs[i].getLocReg() == X86::ST0 ||
869 RVLocs[i].getLocReg() == X86::ST1) {
870 // If this is a copy from an xmm register to ST(0), use an FPExtend to
871 // change the value to the FP stack register class.
872 if (isScalarFPTypeInSSEReg(RVLocs[i].getValVT()))
873 ValToCopy = DAG.getNode(ISD::FP_EXTEND, MVT::f80, ValToCopy);
874 RetOps.push_back(ValToCopy);
875 // Don't emit a copytoreg.
876 continue;
877 }
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000878
Chris Lattner8e6da152008-03-10 21:08:41 +0000879 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000880 Flag = Chain.getValue(1);
881 }
882
Chris Lattner447ff682008-03-11 03:23:40 +0000883 RetOps[0] = Chain; // Update chain.
884
885 // Add the flag if we have it.
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000886 if (Flag.Val)
Chris Lattner447ff682008-03-11 03:23:40 +0000887 RetOps.push_back(Flag);
888
889 return DAG.getNode(X86ISD::RET_FLAG, MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +0000890}
891
892
Chris Lattner3085e152007-02-25 08:59:22 +0000893/// LowerCallResult - Lower the result values of an ISD::CALL into the
894/// appropriate copies out of appropriate physical registers. This assumes that
895/// Chain/InFlag are the input chain/flag to use, and that TheCall is the call
896/// being lowered. The returns a SDNode with the same number of values as the
897/// ISD::CALL.
898SDNode *X86TargetLowering::
899LowerCallResult(SDOperand Chain, SDOperand InFlag, SDNode *TheCall,
900 unsigned CallingConv, SelectionDAG &DAG) {
Chris Lattnere32bbf62007-02-28 07:09:55 +0000901
902 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +0000903 SmallVector<CCValAssign, 16> RVLocs;
Chris Lattner52387be2007-06-19 00:13:10 +0000904 bool isVarArg = cast<ConstantSDNode>(TheCall->getOperand(2))->getValue() != 0;
905 CCState CCInfo(CallingConv, isVarArg, getTargetMachine(), RVLocs);
Chris Lattnere32bbf62007-02-28 07:09:55 +0000906 CCInfo.AnalyzeCallResult(TheCall, RetCC_X86);
907
Chris Lattnere32bbf62007-02-28 07:09:55 +0000908 SmallVector<SDOperand, 8> ResultVals;
Chris Lattner3085e152007-02-25 08:59:22 +0000909
910 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +0000911 for (unsigned i = 0; i != RVLocs.size(); ++i) {
912 MVT::ValueType CopyVT = RVLocs[i].getValVT();
913
914 // If this is a call to a function that returns an fp value on the floating
915 // point stack, but where we prefer to use the value in xmm registers, copy
916 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
917 if (RVLocs[i].getLocReg() == X86::ST0 &&
918 isScalarFPTypeInSSEReg(RVLocs[i].getValVT())) {
919 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +0000920 }
Chris Lattner3085e152007-02-25 08:59:22 +0000921
Chris Lattner8e6da152008-03-10 21:08:41 +0000922 Chain = DAG.getCopyFromReg(Chain, RVLocs[i].getLocReg(),
923 CopyVT, InFlag).getValue(1);
924 SDOperand Val = Chain.getValue(0);
925 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +0000926
Chris Lattner8e6da152008-03-10 21:08:41 +0000927 if (CopyVT != RVLocs[i].getValVT()) {
928 // Round the F80 the right size, which also moves to the appropriate xmm
929 // register.
930 Val = DAG.getNode(ISD::FP_ROUND, RVLocs[i].getValVT(), Val,
931 // This truncation won't change the value.
932 DAG.getIntPtrConstant(1));
933 }
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000934
Chris Lattner8e6da152008-03-10 21:08:41 +0000935 ResultVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +0000936 }
937
938 // Merge everything together with a MERGE_VALUES node.
939 ResultVals.push_back(Chain);
940 return DAG.getNode(ISD::MERGE_VALUES, TheCall->getVTList(),
941 &ResultVals[0], ResultVals.size()).Val;
Chris Lattner2b02a442007-02-25 08:29:00 +0000942}
943
944
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000945//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000946// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000947//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +0000948// StdCall calling convention seems to be standard for many Windows' API
949// routines and around. It differs from C calling convention just a little:
950// callee should clean up the stack, not caller. Symbols should be also
951// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +0000952// For info on fast calling convention see Fast Calling Convention (tail call)
953// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000954
Evan Cheng85e38002006-04-27 05:35:28 +0000955/// AddLiveIn - This helper function adds the specified physical register to the
956/// MachineFunction as a live in value. It also creates a corresponding virtual
957/// register for it.
958static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
Anton Korobeynikovb10308e2007-01-28 13:31:35 +0000959 const TargetRegisterClass *RC) {
Evan Cheng85e38002006-04-27 05:35:28 +0000960 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +0000961 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
962 MF.getRegInfo().addLiveIn(PReg, VReg);
Evan Cheng85e38002006-04-27 05:35:28 +0000963 return VReg;
964}
965
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +0000966/// CallIsStructReturn - Determines whether a CALL node uses struct return
967/// semantics.
Gordon Henriksen86737662008-01-05 16:56:59 +0000968static bool CallIsStructReturn(SDOperand Op) {
969 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
970 if (!NumOps)
971 return false;
972
973 ConstantSDNode *Flags = cast<ConstantSDNode>(Op.getOperand(6));
974 return Flags->getValue() & ISD::ParamFlags::StructReturn;
975}
976
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +0000977/// ArgsAreStructReturn - Determines whether a FORMAL_ARGUMENTS node uses struct
978/// return semantics.
Gordon Henriksen86737662008-01-05 16:56:59 +0000979static bool ArgsAreStructReturn(SDOperand Op) {
980 unsigned NumArgs = Op.Val->getNumValues() - 1;
981 if (!NumArgs)
982 return false;
983
984 ConstantSDNode *Flags = cast<ConstantSDNode>(Op.getOperand(3));
985 return Flags->getValue() & ISD::ParamFlags::StructReturn;
986}
987
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +0000988/// IsCalleePop - Determines whether a CALL or FORMAL_ARGUMENTS node requires the
989/// callee to pop its own arguments. Callee pop is necessary to support tail
990/// calls.
Gordon Henriksen86737662008-01-05 16:56:59 +0000991bool X86TargetLowering::IsCalleePop(SDOperand Op) {
992 bool IsVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
993 if (IsVarArg)
994 return false;
995
996 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
997 default:
998 return false;
999 case CallingConv::X86_StdCall:
1000 return !Subtarget->is64Bit();
1001 case CallingConv::X86_FastCall:
1002 return !Subtarget->is64Bit();
1003 case CallingConv::Fast:
1004 return PerformTailCallOpt;
1005 }
1006}
1007
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001008/// CCAssignFnForNode - Selects the correct CCAssignFn for a CALL or
1009/// FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001010CCAssignFn *X86TargetLowering::CCAssignFnForNode(SDOperand Op) const {
1011 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1012
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001013 if (Subtarget->is64Bit()) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001014 if (CC == CallingConv::Fast && PerformTailCallOpt)
1015 return CC_X86_64_TailCall;
1016 else
1017 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001018 }
1019
Gordon Henriksen86737662008-01-05 16:56:59 +00001020 if (CC == CallingConv::X86_FastCall)
1021 return CC_X86_32_FastCall;
1022 else if (CC == CallingConv::Fast && PerformTailCallOpt)
1023 return CC_X86_32_TailCall;
1024 else
1025 return CC_X86_32_C;
1026}
1027
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001028/// NameDecorationForFORMAL_ARGUMENTS - Selects the appropriate decoration to
1029/// apply to a MachineFunction containing a given FORMAL_ARGUMENTS node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001030NameDecorationStyle
1031X86TargetLowering::NameDecorationForFORMAL_ARGUMENTS(SDOperand Op) {
1032 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
1033 if (CC == CallingConv::X86_FastCall)
1034 return FastCall;
1035 else if (CC == CallingConv::X86_StdCall)
1036 return StdCall;
1037 return None;
1038}
1039
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001040/// IsPossiblyOverwrittenArgumentOfTailCall - Check if the operand could
1041/// possibly be overwritten when lowering the outgoing arguments in a tail
1042/// call. Currently the implementation of this call is very conservative and
1043/// assumes all arguments sourcing from FORMAL_ARGUMENTS or a CopyFromReg with
1044/// virtual registers would be overwritten by direct lowering.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001045static bool IsPossiblyOverwrittenArgumentOfTailCall(SDOperand Op,
1046 MachineFrameInfo * MFI) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001047 RegisterSDNode * OpReg = NULL;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001048 FrameIndexSDNode * FrameIdxNode = NULL;
1049 int FrameIdx = 0;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001050 if (Op.getOpcode() == ISD::FORMAL_ARGUMENTS ||
1051 (Op.getOpcode()== ISD::CopyFromReg &&
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001052 (OpReg = dyn_cast<RegisterSDNode>(Op.getOperand(1))) &&
1053 (OpReg->getReg() >= TargetRegisterInfo::FirstVirtualRegister)) ||
1054 (Op.getOpcode() == ISD::LOAD &&
1055 (FrameIdxNode = dyn_cast<FrameIndexSDNode>(Op.getOperand(1))) &&
1056 (MFI->isFixedObjectIndex((FrameIdx = FrameIdxNode->getIndex()))) &&
1057 (MFI->getObjectOffset(FrameIdx) >= 0)))
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001058 return true;
1059 return false;
1060}
1061
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001062/// CallRequiresGOTInRegister - Check whether the call requires the GOT pointer
1063/// in a register before calling.
1064bool X86TargetLowering::CallRequiresGOTPtrInReg(bool Is64Bit, bool IsTailCall) {
1065 return !IsTailCall && !Is64Bit &&
1066 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1067 Subtarget->isPICStyleGOT();
1068}
1069
1070
1071/// CallRequiresFnAddressInReg - Check whether the call requires the function
1072/// address to be loaded in a register.
1073bool
1074X86TargetLowering::CallRequiresFnAddressInReg(bool Is64Bit, bool IsTailCall) {
1075 return !Is64Bit && IsTailCall &&
1076 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1077 Subtarget->isPICStyleGOT();
1078}
1079
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001080/// CopyTailCallClobberedArgumentsToVRegs - Create virtual registers for all
1081/// arguments to force loading and guarantee that arguments sourcing from
1082/// incomming parameters are not overwriting each other.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001083static SDOperand
1084CopyTailCallClobberedArgumentsToVRegs(SDOperand Chain,
1085 SmallVector<std::pair<unsigned, SDOperand>, 8> &TailCallClobberedVRegs,
1086 SelectionDAG &DAG,
1087 MachineFunction &MF,
1088 const TargetLowering * TL) {
1089
1090 SDOperand InFlag;
1091 for (unsigned i = 0, e = TailCallClobberedVRegs.size(); i != e; i++) {
1092 SDOperand Arg = TailCallClobberedVRegs[i].second;
1093 unsigned Idx = TailCallClobberedVRegs[i].first;
1094 unsigned VReg =
1095 MF.getRegInfo().
1096 createVirtualRegister(TL->getRegClassFor(Arg.getValueType()));
1097 Chain = DAG.getCopyToReg(Chain, VReg, Arg, InFlag);
1098 InFlag = Chain.getValue(1);
1099 Arg = DAG.getCopyFromReg(Chain, VReg, Arg.getValueType(), InFlag);
1100 TailCallClobberedVRegs[i] = std::make_pair(Idx, Arg);
1101 Chain = Arg.getValue(1);
1102 InFlag = Arg.getValue(2);
1103 }
1104 return Chain;
1105}
1106
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001107/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1108/// by "Src" to address "Dst" with size and alignment information specified by
1109/// the specific parameter attribute. The copy will be passed as a byval function
1110/// parameter.
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001111static SDOperand
Evan Cheng8e5712b2008-01-12 01:08:07 +00001112CreateCopyOfByValArgument(SDOperand Src, SDOperand Dst, SDOperand Chain,
Dale Johannesenb8cafe32008-03-10 02:17:22 +00001113 ISD::ParamFlags::ParamFlagsTy Flags,
1114 SelectionDAG &DAG) {
1115 unsigned Align = ISD::ParamFlags::One <<
Evan Cheng8e5712b2008-01-12 01:08:07 +00001116 ((Flags & ISD::ParamFlags::ByValAlign) >> ISD::ParamFlags::ByValAlignOffs);
1117 unsigned Size = (Flags & ISD::ParamFlags::ByValSize) >>
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001118 ISD::ParamFlags::ByValSizeOffs;
Evan Cheng8e5712b2008-01-12 01:08:07 +00001119 SDOperand AlignNode = DAG.getConstant(Align, MVT::i32);
1120 SDOperand SizeNode = DAG.getConstant(Size, MVT::i32);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001121 SDOperand AlwaysInline = DAG.getConstant(1, MVT::i32);
Evan Cheng8e5712b2008-01-12 01:08:07 +00001122 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, AlignNode, AlwaysInline);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001123}
1124
Rafael Espindola7effac52007-09-14 15:48:13 +00001125SDOperand X86TargetLowering::LowerMemArgument(SDOperand Op, SelectionDAG &DAG,
1126 const CCValAssign &VA,
1127 MachineFrameInfo *MFI,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001128 unsigned CC,
Rafael Espindola7effac52007-09-14 15:48:13 +00001129 SDOperand Root, unsigned i) {
1130 // Create the nodes corresponding to a load from this parameter slot.
Dale Johannesenb8cafe32008-03-10 02:17:22 +00001131 ISD::ParamFlags::ParamFlagsTy Flags =
1132 cast<ConstantSDNode>(Op.getOperand(3 + i))->getValue();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001133 bool AlwaysUseMutable = (CC==CallingConv::Fast) && PerformTailCallOpt;
Evan Chenge70bb592008-01-10 02:24:25 +00001134 bool isByVal = Flags & ISD::ParamFlags::ByVal;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001135 bool isImmutable = !AlwaysUseMutable && !isByVal;
Evan Chenge70bb592008-01-10 02:24:25 +00001136
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001137 // FIXME: For now, all byval parameter objects are marked mutable. This can be
1138 // changed with more analysis.
1139 // In case of tail call optimization mark all arguments mutable. Since they
1140 // could be overwritten by lowering of arguments in case of a tail call.
Rafael Espindola7effac52007-09-14 15:48:13 +00001141 int FI = MFI->CreateFixedObject(MVT::getSizeInBits(VA.getValVT())/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001142 VA.getLocMemOffset(), isImmutable);
Rafael Espindola7effac52007-09-14 15:48:13 +00001143 SDOperand FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Chenge70bb592008-01-10 02:24:25 +00001144 if (isByVal)
Rafael Espindola7effac52007-09-14 15:48:13 +00001145 return FIN;
Dan Gohman69de1932008-02-06 22:27:42 +00001146 return DAG.getLoad(VA.getValVT(), Root, FIN,
Dan Gohman3069b872008-02-07 18:41:25 +00001147 PseudoSourceValue::getFixedStack(), FI);
Rafael Espindola7effac52007-09-14 15:48:13 +00001148}
1149
Gordon Henriksen86737662008-01-05 16:56:59 +00001150SDOperand
1151X86TargetLowering::LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001152 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001153 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1154
1155 const Function* Fn = MF.getFunction();
1156 if (Fn->hasExternalLinkage() &&
1157 Subtarget->isTargetCygMing() &&
1158 Fn->getName() == "main")
1159 FuncInfo->setForceFramePointer(true);
1160
1161 // Decorate the function name.
1162 FuncInfo->setDecorationStyle(NameDecorationForFORMAL_ARGUMENTS(Op));
1163
Evan Cheng1bc78042006-04-26 01:20:17 +00001164 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng25caf632006-05-23 21:06:34 +00001165 SDOperand Root = Op.getOperand(0);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001166 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001167 unsigned CC = MF.getFunction()->getCallingConv();
Gordon Henriksen86737662008-01-05 16:56:59 +00001168 bool Is64Bit = Subtarget->is64Bit();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001169
1170 assert(!(isVarArg && CC == CallingConv::Fast) &&
1171 "Var args not supported with calling convention fastcc");
1172
Chris Lattner638402b2007-02-28 07:00:42 +00001173 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001174 SmallVector<CCValAssign, 16> ArgLocs;
Gordon Henriksenae636f82008-01-03 16:47:34 +00001175 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Gordon Henriksen86737662008-01-05 16:56:59 +00001176 CCInfo.AnalyzeFormalArguments(Op.Val, CCAssignFnForNode(Op));
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001177
Chris Lattnerf39f7712007-02-28 05:46:49 +00001178 SmallVector<SDOperand, 8> ArgValues;
1179 unsigned LastVal = ~0U;
1180 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1181 CCValAssign &VA = ArgLocs[i];
1182 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1183 // places.
1184 assert(VA.getValNo() != LastVal &&
1185 "Don't support value assigned to multiple locs yet");
1186 LastVal = VA.getValNo();
1187
1188 if (VA.isRegLoc()) {
1189 MVT::ValueType RegVT = VA.getLocVT();
1190 TargetRegisterClass *RC;
1191 if (RegVT == MVT::i32)
1192 RC = X86::GR32RegisterClass;
Gordon Henriksen86737662008-01-05 16:56:59 +00001193 else if (Is64Bit && RegVT == MVT::i64)
1194 RC = X86::GR64RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001195 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001196 RC = X86::FR32RegisterClass;
Dale Johannesene672af12008-02-05 20:46:33 +00001197 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001198 RC = X86::FR64RegisterClass;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001199 else {
1200 assert(MVT::isVector(RegVT));
Gordon Henriksen86737662008-01-05 16:56:59 +00001201 if (Is64Bit && MVT::getSizeInBits(RegVT) == 64) {
1202 RC = X86::GR64RegisterClass; // MMX values are passed in GPRs.
1203 RegVT = MVT::i64;
1204 } else
1205 RC = X86::VR128RegisterClass;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001206 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001207
Chris Lattner82932a52007-03-02 05:12:29 +00001208 unsigned Reg = AddLiveIn(DAG.getMachineFunction(), VA.getLocReg(), RC);
1209 SDOperand ArgValue = DAG.getCopyFromReg(Root, Reg, RegVT);
Chris Lattnerf39f7712007-02-28 05:46:49 +00001210
1211 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1212 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1213 // right size.
1214 if (VA.getLocInfo() == CCValAssign::SExt)
1215 ArgValue = DAG.getNode(ISD::AssertSext, RegVT, ArgValue,
1216 DAG.getValueType(VA.getValVT()));
1217 else if (VA.getLocInfo() == CCValAssign::ZExt)
1218 ArgValue = DAG.getNode(ISD::AssertZext, RegVT, ArgValue,
1219 DAG.getValueType(VA.getValVT()));
1220
1221 if (VA.getLocInfo() != CCValAssign::Full)
1222 ArgValue = DAG.getNode(ISD::TRUNCATE, VA.getValVT(), ArgValue);
1223
Gordon Henriksen86737662008-01-05 16:56:59 +00001224 // Handle MMX values passed in GPRs.
1225 if (Is64Bit && RegVT != VA.getLocVT() && RC == X86::GR64RegisterClass &&
1226 MVT::getSizeInBits(RegVT) == 64)
1227 ArgValue = DAG.getNode(ISD::BIT_CONVERT, VA.getLocVT(), ArgValue);
1228
Chris Lattnerf39f7712007-02-28 05:46:49 +00001229 ArgValues.push_back(ArgValue);
1230 } else {
1231 assert(VA.isMemLoc());
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001232 ArgValues.push_back(LowerMemArgument(Op, DAG, VA, MFI, CC, Root, i));
Evan Cheng1bc78042006-04-26 01:20:17 +00001233 }
Evan Cheng1bc78042006-04-26 01:20:17 +00001234 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001235
Chris Lattnerf39f7712007-02-28 05:46:49 +00001236 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001237 // align stack specially for tail calls
Gordon Henriksenae636f82008-01-03 16:47:34 +00001238 if (CC == CallingConv::Fast)
1239 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001240
Evan Cheng1bc78042006-04-26 01:20:17 +00001241 // If the function takes variable number of arguments, make a frame index for
1242 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001243 if (isVarArg) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001244 if (Is64Bit || CC != CallingConv::X86_FastCall) {
1245 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1246 }
1247 if (Is64Bit) {
1248 static const unsigned GPR64ArgRegs[] = {
1249 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1250 };
1251 static const unsigned XMMArgRegs[] = {
1252 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1253 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1254 };
1255
1256 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs, 6);
1257 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1258
1259 // For X86-64, if there are vararg parameters that are passed via
1260 // registers, then we must store them to their spots on the stack so they
1261 // may be loaded by deferencing the result of va_next.
1262 VarArgsGPOffset = NumIntRegs * 8;
1263 VarArgsFPOffset = 6 * 8 + NumXMMRegs * 16;
1264 RegSaveFrameIndex = MFI->CreateStackObject(6 * 8 + 8 * 16, 16);
1265
1266 // Store the integer parameter registers.
1267 SmallVector<SDOperand, 8> MemOps;
1268 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
1269 SDOperand FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001270 DAG.getIntPtrConstant(VarArgsGPOffset));
Gordon Henriksen86737662008-01-05 16:56:59 +00001271 for (; NumIntRegs != 6; ++NumIntRegs) {
1272 unsigned VReg = AddLiveIn(MF, GPR64ArgRegs[NumIntRegs],
1273 X86::GR64RegisterClass);
1274 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Dan Gohman69de1932008-02-06 22:27:42 +00001275 SDOperand Store =
1276 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman3069b872008-02-07 18:41:25 +00001277 PseudoSourceValue::getFixedStack(),
Dan Gohman69de1932008-02-06 22:27:42 +00001278 RegSaveFrameIndex);
Gordon Henriksen86737662008-01-05 16:56:59 +00001279 MemOps.push_back(Store);
1280 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001281 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001282 }
1283
1284 // Now store the XMM (fp + vector) parameter registers.
1285 FIN = DAG.getNode(ISD::ADD, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001286 DAG.getIntPtrConstant(VarArgsFPOffset));
Gordon Henriksen86737662008-01-05 16:56:59 +00001287 for (; NumXMMRegs != 8; ++NumXMMRegs) {
1288 unsigned VReg = AddLiveIn(MF, XMMArgRegs[NumXMMRegs],
1289 X86::VR128RegisterClass);
1290 SDOperand Val = DAG.getCopyFromReg(Root, VReg, MVT::v4f32);
Dan Gohman69de1932008-02-06 22:27:42 +00001291 SDOperand Store =
1292 DAG.getStore(Val.getValue(1), Val, FIN,
Dan Gohman3069b872008-02-07 18:41:25 +00001293 PseudoSourceValue::getFixedStack(),
Dan Gohman69de1932008-02-06 22:27:42 +00001294 RegSaveFrameIndex);
Gordon Henriksen86737662008-01-05 16:56:59 +00001295 MemOps.push_back(Store);
1296 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001297 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001298 }
1299 if (!MemOps.empty())
1300 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,
1301 &MemOps[0], MemOps.size());
1302 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001303 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001304
1305 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1306 // arguments and the arguments after the retaddr has been pushed are
1307 // aligned.
1308 if (!Is64Bit && CC == CallingConv::X86_FastCall &&
1309 !Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows() &&
1310 (StackSize & 7) == 0)
1311 StackSize += 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001312
Gordon Henriksenae636f82008-01-03 16:47:34 +00001313 ArgValues.push_back(Root);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001314
Gordon Henriksen86737662008-01-05 16:56:59 +00001315 // Some CCs need callee pop.
1316 if (IsCalleePop(Op)) {
1317 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001318 BytesCallerReserves = 0;
1319 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001320 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001321 // If this is an sret function, the return should pop the hidden pointer.
Gordon Henriksen86737662008-01-05 16:56:59 +00001322 if (!Is64Bit && ArgsAreStructReturn(Op))
Chris Lattnerf39f7712007-02-28 05:46:49 +00001323 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001324 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001325 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001326
Gordon Henriksen86737662008-01-05 16:56:59 +00001327 if (!Is64Bit) {
1328 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
1329 if (CC == CallingConv::X86_FastCall)
1330 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1331 }
Evan Cheng25caf632006-05-23 21:06:34 +00001332
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001333 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001334
Evan Cheng25caf632006-05-23 21:06:34 +00001335 // Return the new list of results.
Chris Lattner5a88b832007-02-25 07:10:00 +00001336 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(),
Chris Lattner14dd4c92007-02-26 07:50:02 +00001337 &ArgValues[0], ArgValues.size()).getValue(Op.ResNo);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001338}
1339
Evan Chengdffbd832008-01-10 00:09:10 +00001340SDOperand
1341X86TargetLowering::LowerMemOpCallTo(SDOperand Op, SelectionDAG &DAG,
1342 const SDOperand &StackPtr,
1343 const CCValAssign &VA,
1344 SDOperand Chain,
1345 SDOperand Arg) {
Dan Gohman4fdad172008-02-07 16:28:05 +00001346 unsigned LocMemOffset = VA.getLocMemOffset();
1347 SDOperand PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001348 PtrOff = DAG.getNode(ISD::ADD, getPointerTy(), StackPtr, PtrOff);
1349 SDOperand FlagsOp = Op.getOperand(6+2*VA.getValNo());
Dale Johannesenb8cafe32008-03-10 02:17:22 +00001350 ISD::ParamFlags::ParamFlagsTy Flags =
1351 cast<ConstantSDNode>(FlagsOp)->getValue();
Evan Chengdffbd832008-01-10 00:09:10 +00001352 if (Flags & ISD::ParamFlags::ByVal) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001353 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG);
Evan Chengdffbd832008-01-10 00:09:10 +00001354 }
Dan Gohman4fdad172008-02-07 16:28:05 +00001355 return DAG.getStore(Chain, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001356 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001357}
1358
Evan Cheng0d9e9762008-01-29 19:34:22 +00001359
Gordon Henriksen86737662008-01-05 16:56:59 +00001360SDOperand X86TargetLowering::LowerCALL(SDOperand Op, SelectionDAG &DAG) {
1361 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001362 MachineFrameInfo * MFI = MF.getFrameInfo();
Evan Cheng32fe1032006-05-25 00:59:30 +00001363 SDOperand Chain = Op.getOperand(0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001364 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001365 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Gordon Henriksen86737662008-01-05 16:56:59 +00001366 bool IsTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0
1367 && CC == CallingConv::Fast && PerformTailCallOpt;
Evan Cheng32fe1032006-05-25 00:59:30 +00001368 SDOperand Callee = Op.getOperand(4);
Gordon Henriksen86737662008-01-05 16:56:59 +00001369 bool Is64Bit = Subtarget->is64Bit();
Evan Cheng0d9e9762008-01-29 19:34:22 +00001370 bool IsStructRet = CallIsStructReturn(Op);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001371
1372 assert(!(isVarArg && CC == CallingConv::Fast) &&
1373 "Var args not supported with calling convention fastcc");
1374
Chris Lattner638402b2007-02-28 07:00:42 +00001375 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001376 SmallVector<CCValAssign, 16> ArgLocs;
Chris Lattner52387be2007-06-19 00:13:10 +00001377 CCState CCInfo(CC, isVarArg, getTargetMachine(), ArgLocs);
Chris Lattner920c37a2008-03-21 06:50:21 +00001378 CCInfo.AnalyzeCallOperands(Op.Val, CCAssignFnForNode(Op));
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001379
Chris Lattner423c5f42007-02-28 05:31:48 +00001380 // Get a count of how many bytes are to be pushed on the stack.
1381 unsigned NumBytes = CCInfo.getNextStackOffset();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001382 if (CC == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001383 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001384
Gordon Henriksen86737662008-01-05 16:56:59 +00001385 // Make sure the instruction takes 8n+4 bytes to make sure the start of the
1386 // arguments and the arguments after the retaddr has been pushed are aligned.
1387 if (!Is64Bit && CC == CallingConv::X86_FastCall &&
1388 !Subtarget->isTargetCygMing() && !Subtarget->isTargetWindows() &&
1389 (NumBytes & 7) == 0)
1390 NumBytes += 4;
1391
1392 int FPDiff = 0;
1393 if (IsTailCall) {
1394 // Lower arguments at fp - stackoffset + fpdiff.
1395 unsigned NumBytesCallerPushed =
1396 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1397 FPDiff = NumBytesCallerPushed - NumBytes;
1398
1399 // Set the delta of movement of the returnaddr stackslot.
1400 // But only set if delta is greater than previous delta.
1401 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1402 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1403 }
1404
Chris Lattner0bd48932008-01-17 07:00:52 +00001405 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001406
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001407 SDOperand RetAddrFrIdx;
Gordon Henriksen86737662008-01-05 16:56:59 +00001408 if (IsTailCall) {
1409 // Adjust the Return address stack slot.
1410 if (FPDiff) {
1411 MVT::ValueType VT = Is64Bit ? MVT::i64 : MVT::i32;
1412 RetAddrFrIdx = getReturnAddressFrameIndex(DAG);
1413 // Load the "old" Return address.
1414 RetAddrFrIdx =
1415 DAG.getLoad(VT, Chain,RetAddrFrIdx, NULL, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001416 Chain = SDOperand(RetAddrFrIdx.Val, 1);
1417 }
1418 }
1419
Chris Lattner5a88b832007-02-25 07:10:00 +00001420 SmallVector<std::pair<unsigned, SDOperand>, 8> RegsToPass;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001421 SmallVector<std::pair<unsigned, SDOperand>, 8> TailCallClobberedVRegs;
Chris Lattner5a88b832007-02-25 07:10:00 +00001422 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng32fe1032006-05-25 00:59:30 +00001423
Chris Lattner423c5f42007-02-28 05:31:48 +00001424 SDOperand StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001425
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001426 // Walk the register/memloc assignments, inserting copies/loads. For tail
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001427 // calls, remember all arguments for later special lowering.
Chris Lattner423c5f42007-02-28 05:31:48 +00001428 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1429 CCValAssign &VA = ArgLocs[i];
1430 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001431
Chris Lattner423c5f42007-02-28 05:31:48 +00001432 // Promote the value if needed.
1433 switch (VA.getLocInfo()) {
1434 default: assert(0 && "Unknown loc info!");
1435 case CCValAssign::Full: break;
1436 case CCValAssign::SExt:
1437 Arg = DAG.getNode(ISD::SIGN_EXTEND, VA.getLocVT(), Arg);
1438 break;
1439 case CCValAssign::ZExt:
1440 Arg = DAG.getNode(ISD::ZERO_EXTEND, VA.getLocVT(), Arg);
1441 break;
1442 case CCValAssign::AExt:
1443 Arg = DAG.getNode(ISD::ANY_EXTEND, VA.getLocVT(), Arg);
1444 break;
Evan Cheng6b5783d2006-05-25 18:56:34 +00001445 }
Chris Lattner423c5f42007-02-28 05:31:48 +00001446
1447 if (VA.isRegLoc()) {
1448 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1449 } else {
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001450 if (!IsTailCall) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001451 assert(VA.isMemLoc());
1452 if (StackPtr.Val == 0)
1453 StackPtr = DAG.getCopyFromReg(Chain, X86StackPtr, getPointerTy());
1454
1455 MemOpChains.push_back(LowerMemOpCallTo(Op, DAG, StackPtr, VA, Chain,
1456 Arg));
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001457 } else if (IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)) {
1458 TailCallClobberedVRegs.push_back(std::make_pair(i,Arg));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001459 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001460 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001461 }
Chris Lattnerc0bdf342007-02-28 05:39:26 +00001462
Evan Cheng32fe1032006-05-25 00:59:30 +00001463 if (!MemOpChains.empty())
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001464 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1465 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001466
Evan Cheng347d5f72006-04-28 21:29:37 +00001467 // Build a sequence of copy-to-reg nodes chained together with token chain
1468 // and flag operands which copy the outgoing args into registers.
1469 SDOperand InFlag;
Evan Cheng32fe1032006-05-25 00:59:30 +00001470 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1471 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1472 InFlag);
Evan Cheng347d5f72006-04-28 21:29:37 +00001473 InFlag = Chain.getValue(1);
1474 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001475
Evan Chengf4684712007-02-21 21:18:14 +00001476 // ELF / PIC requires GOT in the EBX register before function calls via PLT
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001477 // GOT pointer.
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001478 if (CallRequiresGOTPtrInReg(Is64Bit, IsTailCall)) {
1479 Chain = DAG.getCopyToReg(Chain, X86::EBX,
1480 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
1481 InFlag);
1482 InFlag = Chain.getValue(1);
1483 }
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001484 // If we are tail calling and generating PIC/GOT style code load the address
1485 // of the callee into ecx. The value in ecx is used as target of the tail
1486 // jump. This is done to circumvent the ebx/callee-saved problem for tail
1487 // calls on PIC/GOT architectures. Normally we would just put the address of
1488 // GOT into ebx and then call target@PLT. But for tail callss ebx would be
1489 // restored (since ebx is callee saved) before jumping to the target@PLT.
Arnold Schwaighofer258bb1b2008-02-26 22:21:54 +00001490 if (CallRequiresFnAddressInReg(Is64Bit, IsTailCall)) {
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001491 // Note: The actual moving to ecx is done further down.
1492 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1493 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1494 !G->getGlobal()->hasProtectedVisibility())
1495 Callee = LowerGlobalAddress(Callee, DAG);
1496 else if (isa<ExternalSymbolSDNode>(Callee))
1497 Callee = LowerExternalSymbol(Callee,DAG);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001498 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001499
Gordon Henriksen86737662008-01-05 16:56:59 +00001500 if (Is64Bit && isVarArg) {
1501 // From AMD64 ABI document:
1502 // For calls that may call functions that use varargs or stdargs
1503 // (prototype-less calls or calls to functions containing ellipsis (...) in
1504 // the declaration) %al is used as hidden argument to specify the number
1505 // of SSE registers used. The contents of %al do not need to match exactly
1506 // the number of registers, but must be an ubound on the number of SSE
1507 // registers used and is in the range 0 - 8 inclusive.
1508
1509 // Count the number of XMM registers allocated.
1510 static const unsigned XMMArgRegs[] = {
1511 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1512 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1513 };
1514 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
1515
1516 Chain = DAG.getCopyToReg(Chain, X86::AL,
1517 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
1518 InFlag = Chain.getValue(1);
1519 }
1520
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001521
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001522 // For tail calls lower the arguments to the 'real' stack slot.
Gordon Henriksen86737662008-01-05 16:56:59 +00001523 if (IsTailCall) {
1524 SmallVector<SDOperand, 8> MemOpChains2;
Gordon Henriksen86737662008-01-05 16:56:59 +00001525 SDOperand FIN;
1526 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001527 // Do not flag preceeding copytoreg stuff together with the following stuff.
1528 InFlag = SDOperand();
1529
1530 Chain = CopyTailCallClobberedArgumentsToVRegs(Chain, TailCallClobberedVRegs,
1531 DAG, MF, this);
1532
Gordon Henriksen86737662008-01-05 16:56:59 +00001533 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1534 CCValAssign &VA = ArgLocs[i];
1535 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001536 assert(VA.isMemLoc());
1537 SDOperand Arg = Op.getOperand(5+2*VA.getValNo());
Gordon Henriksen86737662008-01-05 16:56:59 +00001538 SDOperand FlagsOp = Op.getOperand(6+2*VA.getValNo());
Dale Johannesenb8cafe32008-03-10 02:17:22 +00001539 ISD::ParamFlags::ParamFlagsTy Flags =
1540 cast<ConstantSDNode>(FlagsOp)->getValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001541 // Create frame index.
1542 int32_t Offset = VA.getLocMemOffset()+FPDiff;
1543 uint32_t OpSize = (MVT::getSizeInBits(VA.getLocVT())+7)/8;
1544 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
1545 FIN = DAG.getFrameIndex(FI, MVT::i32);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001546
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001547 // Find virtual register for this argument.
1548 bool Found=false;
1549 for (unsigned idx=0, e= TailCallClobberedVRegs.size(); idx < e; idx++)
1550 if (TailCallClobberedVRegs[idx].first==i) {
1551 Arg = TailCallClobberedVRegs[idx].second;
1552 Found=true;
1553 break;
1554 }
1555 assert(IsPossiblyOverwrittenArgumentOfTailCall(Arg, MFI)==false ||
1556 (Found==true && "No corresponding Argument was found"));
1557
Gordon Henriksen86737662008-01-05 16:56:59 +00001558 if (Flags & ISD::ParamFlags::ByVal) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001559 // Copy relative to framepointer.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001560 MemOpChains2.push_back(CreateCopyOfByValArgument(Arg, FIN, Chain,
Evan Cheng8e5712b2008-01-12 01:08:07 +00001561 Flags, DAG));
Gordon Henriksen86737662008-01-05 16:56:59 +00001562 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001563 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001564 MemOpChains2.push_back(
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001565 DAG.getStore(Chain, Arg, FIN,
Dan Gohman3069b872008-02-07 18:41:25 +00001566 PseudoSourceValue::getFixedStack(), FI));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001567 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001568 }
1569 }
1570
1571 if (!MemOpChains2.empty())
1572 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001573 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001574
1575 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001576 if (FPDiff) {
1577 // Calculate the new stack slot for the return address.
1578 int SlotSize = Is64Bit ? 8 : 4;
1579 int NewReturnAddrFI =
1580 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
1581 MVT::ValueType VT = Is64Bit ? MVT::i64 : MVT::i32;
1582 SDOperand NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
1583 Chain = DAG.getStore(Chain, RetAddrFrIdx, NewRetAddrFrIdx,
1584 PseudoSourceValue::getFixedStack(), NewReturnAddrFI);
1585 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001586 }
1587
Evan Cheng32fe1032006-05-25 00:59:30 +00001588 // If the callee is a GlobalAddress node (quite common, every direct call is)
1589 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001590 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001591 // We should use extra load for direct calls to dllimported functions in
1592 // non-JIT mode.
Gordon Henriksen86737662008-01-05 16:56:59 +00001593 if ((IsTailCall || !Is64Bit ||
1594 getTargetMachine().getCodeModel() != CodeModel::Large)
1595 && !Subtarget->GVRequiresExtraLoad(G->getGlobal(),
1596 getTargetMachine(), true))
Anton Korobeynikova5986852006-11-20 10:46:14 +00001597 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), getPointerTy());
Gordon Henriksenae636f82008-01-03 16:47:34 +00001598 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001599 if (IsTailCall || !Is64Bit ||
1600 getTargetMachine().getCodeModel() != CodeModel::Large)
1601 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy());
1602 } else if (IsTailCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001603 unsigned Opc = Is64Bit ? X86::R9 : X86::ECX;
1604
1605 Chain = DAG.getCopyToReg(Chain,
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001606 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001607 Callee,InFlag);
1608 Callee = DAG.getRegister(Opc, getPointerTy());
1609 // Add register as live out.
1610 DAG.getMachineFunction().getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001611 }
1612
Chris Lattnerd96d0722007-02-25 06:40:16 +00001613 // Returns a chain & a flag for retval copy to use.
1614 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00001615 SmallVector<SDOperand, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001616
1617 if (IsTailCall) {
1618 Ops.push_back(Chain);
Chris Lattner0bd48932008-01-17 07:00:52 +00001619 Ops.push_back(DAG.getIntPtrConstant(NumBytes));
1620 Ops.push_back(DAG.getIntPtrConstant(0));
Gordon Henriksen86737662008-01-05 16:56:59 +00001621 if (InFlag.Val)
1622 Ops.push_back(InFlag);
1623 Chain = DAG.getNode(ISD::CALLSEQ_END, NodeTys, &Ops[0], Ops.size());
1624 InFlag = Chain.getValue(1);
1625
1626 // Returns a chain & a flag for retval copy to use.
1627 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
1628 Ops.clear();
1629 }
1630
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001631 Ops.push_back(Chain);
1632 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001633
Gordon Henriksen86737662008-01-05 16:56:59 +00001634 if (IsTailCall)
1635 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001636
Gordon Henriksen86737662008-01-05 16:56:59 +00001637 // Add argument registers to the end of the list so that they are known live
1638 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001639 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1640 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1641 RegsToPass[i].second.getValueType()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001642
Evan Cheng586ccac2008-03-18 23:36:35 +00001643 // Add an implicit use GOT pointer in EBX.
1644 if (!IsTailCall && !Is64Bit &&
1645 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1646 Subtarget->isPICStyleGOT())
1647 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1648
1649 // Add an implicit use of AL for x86 vararg functions.
1650 if (Is64Bit && isVarArg)
1651 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
1652
Evan Cheng347d5f72006-04-28 21:29:37 +00001653 if (InFlag.Val)
1654 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001655
Gordon Henriksen86737662008-01-05 16:56:59 +00001656 if (IsTailCall) {
1657 assert(InFlag.Val &&
1658 "Flag must be set. Depend on flag being set in LowerRET");
1659 Chain = DAG.getNode(X86ISD::TAILCALL,
1660 Op.Val->getVTList(), &Ops[0], Ops.size());
1661
1662 return SDOperand(Chain.Val, Op.ResNo);
1663 }
1664
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001665 Chain = DAG.getNode(X86ISD::CALL, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00001666 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00001667
Chris Lattner2d297092006-05-23 18:50:38 +00001668 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00001669 unsigned NumBytesForCalleeToPush;
1670 if (IsCalleePop(Op))
1671 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Evan Cheng0d9e9762008-01-29 19:34:22 +00001672 else if (!Is64Bit && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001673 // If this is is a call to a struct-return function, the callee
1674 // pops the hidden struct pointer, so we have to push it back.
1675 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001676 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00001677 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00001678 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Gordon Henriksen86737662008-01-05 16:56:59 +00001679
Gordon Henriksenae636f82008-01-03 16:47:34 +00001680 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001681 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattner0bd48932008-01-17 07:00:52 +00001682 DAG.getIntPtrConstant(NumBytes),
1683 DAG.getIntPtrConstant(NumBytesForCalleeToPush),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00001684 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00001685 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00001686
Chris Lattner3085e152007-02-25 08:59:22 +00001687 // Handle result values, copying them out of physregs into vregs that we
1688 // return.
Chris Lattner920c37a2008-03-21 06:50:21 +00001689 return SDOperand(LowerCallResult(Chain, InFlag, Op.Val, CC, DAG), Op.ResNo);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001690}
1691
Evan Cheng25ab6902006-09-08 06:48:29 +00001692
1693//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001694// Fast Calling Convention (tail call) implementation
1695//===----------------------------------------------------------------------===//
1696
1697// Like std call, callee cleans arguments, convention except that ECX is
1698// reserved for storing the tail called function address. Only 2 registers are
1699// free for argument passing (inreg). Tail call optimization is performed
1700// provided:
1701// * tailcallopt is enabled
1702// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001703// On X86_64 architecture with GOT-style position independent code only local
1704// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001705// To keep the stack aligned according to platform abi the function
1706// GetAlignedArgumentStackSize ensures that argument delta is always multiples
1707// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001708// If a tail called function callee has more arguments than the caller the
1709// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00001710// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001711// original REtADDR, but before the saved framepointer or the spilled registers
1712// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
1713// stack layout:
1714// arg1
1715// arg2
1716// RETADDR
1717// [ new RETADDR
1718// move area ]
1719// (possible EBP)
1720// ESI
1721// EDI
1722// local1 ..
1723
1724/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
1725/// for a 16 byte align requirement.
1726unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
1727 SelectionDAG& DAG) {
1728 if (PerformTailCallOpt) {
1729 MachineFunction &MF = DAG.getMachineFunction();
1730 const TargetMachine &TM = MF.getTarget();
1731 const TargetFrameInfo &TFI = *TM.getFrameInfo();
1732 unsigned StackAlignment = TFI.getStackAlignment();
1733 uint64_t AlignMask = StackAlignment - 1;
1734 int64_t Offset = StackSize;
1735 unsigned SlotSize = Subtarget->is64Bit() ? 8 : 4;
1736 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
1737 // Number smaller than 12 so just add the difference.
1738 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
1739 } else {
1740 // Mask out lower bits, add stackalignment once plus the 12 bytes.
1741 Offset = ((~AlignMask) & Offset) + StackAlignment +
1742 (StackAlignment-SlotSize);
1743 }
1744 StackSize = Offset;
1745 }
1746 return StackSize;
1747}
1748
1749/// IsEligibleForTailCallElimination - Check to see whether the next instruction
Evan Cheng9df7dc52007-11-02 01:26:22 +00001750/// following the call is a return. A function is eligible if caller/callee
1751/// calling conventions match, currently only fastcc supports tail calls, and
1752/// the function CALL is immediatly followed by a RET.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001753bool X86TargetLowering::IsEligibleForTailCallOptimization(SDOperand Call,
1754 SDOperand Ret,
1755 SelectionDAG& DAG) const {
Evan Cheng9df7dc52007-11-02 01:26:22 +00001756 if (!PerformTailCallOpt)
1757 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001758
1759 // Check whether CALL node immediatly preceeds the RET node and whether the
1760 // return uses the result of the node or is a void return.
Evan Cheng9df7dc52007-11-02 01:26:22 +00001761 unsigned NumOps = Ret.getNumOperands();
1762 if ((NumOps == 1 &&
1763 (Ret.getOperand(0) == SDOperand(Call.Val,1) ||
1764 Ret.getOperand(0) == SDOperand(Call.Val,0))) ||
Evan Chenga9d641e2007-11-02 17:45:40 +00001765 (NumOps > 1 &&
Evan Cheng9df7dc52007-11-02 01:26:22 +00001766 Ret.getOperand(0) == SDOperand(Call.Val,Call.Val->getNumValues()-1) &&
1767 Ret.getOperand(1) == SDOperand(Call.Val,0))) {
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001768 MachineFunction &MF = DAG.getMachineFunction();
1769 unsigned CallerCC = MF.getFunction()->getCallingConv();
1770 unsigned CalleeCC = cast<ConstantSDNode>(Call.getOperand(1))->getValue();
1771 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1772 SDOperand Callee = Call.getOperand(4);
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001773 // On x86/32Bit PIC/GOT tail calls are supported.
Evan Cheng9df7dc52007-11-02 01:26:22 +00001774 if (getTargetMachine().getRelocationModel() != Reloc::PIC_ ||
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001775 !Subtarget->isPICStyleGOT()|| !Subtarget->is64Bit())
Evan Cheng9df7dc52007-11-02 01:26:22 +00001776 return true;
1777
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00001778 // Can only do local tail calls (in same module, hidden or protected) on
1779 // x86_64 PIC/GOT at the moment.
Gordon Henriksen86737662008-01-05 16:56:59 +00001780 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1781 return G->getGlobal()->hasHiddenVisibility()
1782 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001783 }
1784 }
Evan Cheng9df7dc52007-11-02 01:26:22 +00001785
1786 return false;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001787}
1788
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00001789//===----------------------------------------------------------------------===//
1790// Other Lowering Hooks
1791//===----------------------------------------------------------------------===//
1792
1793
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001794SDOperand X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001795 MachineFunction &MF = DAG.getMachineFunction();
1796 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1797 int ReturnAddrIndex = FuncInfo->getRAIndex();
1798
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001799 if (ReturnAddrIndex == 0) {
1800 // Set up a frame object for the return address.
Evan Cheng25ab6902006-09-08 06:48:29 +00001801 if (Subtarget->is64Bit())
1802 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(8, -8);
1803 else
1804 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(4, -4);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001805
1806 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001807 }
1808
Evan Cheng25ab6902006-09-08 06:48:29 +00001809 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001810}
1811
1812
1813
Evan Cheng6dfa9992006-01-30 23:41:35 +00001814/// translateX86CC - do a one to one translation of a ISD::CondCode to the X86
1815/// specific condition code. It returns a false if it cannot do a direct
Chris Lattnerf9570512006-09-13 03:22:10 +00001816/// translation. X86CC is the translated CondCode. LHS/RHS are modified as
1817/// needed.
Evan Cheng6be2c582006-04-05 23:38:46 +00001818static bool translateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
Chris Lattnerf9570512006-09-13 03:22:10 +00001819 unsigned &X86CC, SDOperand &LHS, SDOperand &RHS,
1820 SelectionDAG &DAG) {
Chris Lattner7fbe9722006-10-20 17:42:20 +00001821 X86CC = X86::COND_INVALID;
Evan Chengd9558e02006-01-06 00:43:03 +00001822 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00001823 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
1824 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
1825 // X > -1 -> X == 0, jump !sign.
1826 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner7fbe9722006-10-20 17:42:20 +00001827 X86CC = X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00001828 return true;
1829 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
1830 // X < 0 -> X == 0, jump on sign.
Chris Lattner7fbe9722006-10-20 17:42:20 +00001831 X86CC = X86::COND_S;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00001832 return true;
Dan Gohman5f6913c2007-09-17 14:49:27 +00001833 } else if (SetCCOpcode == ISD::SETLT && RHSC->getValue() == 1) {
1834 // X < 1 -> X <= 0
1835 RHS = DAG.getConstant(0, RHS.getValueType());
1836 X86CC = X86::COND_LE;
1837 return true;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00001838 }
Chris Lattnerf9570512006-09-13 03:22:10 +00001839 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00001840
Evan Chengd9558e02006-01-06 00:43:03 +00001841 switch (SetCCOpcode) {
1842 default: break;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001843 case ISD::SETEQ: X86CC = X86::COND_E; break;
1844 case ISD::SETGT: X86CC = X86::COND_G; break;
1845 case ISD::SETGE: X86CC = X86::COND_GE; break;
1846 case ISD::SETLT: X86CC = X86::COND_L; break;
1847 case ISD::SETLE: X86CC = X86::COND_LE; break;
1848 case ISD::SETNE: X86CC = X86::COND_NE; break;
1849 case ISD::SETULT: X86CC = X86::COND_B; break;
1850 case ISD::SETUGT: X86CC = X86::COND_A; break;
1851 case ISD::SETULE: X86CC = X86::COND_BE; break;
1852 case ISD::SETUGE: X86CC = X86::COND_AE; break;
Evan Chengd9558e02006-01-06 00:43:03 +00001853 }
1854 } else {
1855 // On a floating point condition, the flags are set as follows:
1856 // ZF PF CF op
1857 // 0 | 0 | 0 | X > Y
1858 // 0 | 0 | 1 | X < Y
1859 // 1 | 0 | 0 | X == Y
1860 // 1 | 1 | 1 | unordered
Chris Lattnerf9570512006-09-13 03:22:10 +00001861 bool Flip = false;
Evan Chengd9558e02006-01-06 00:43:03 +00001862 switch (SetCCOpcode) {
1863 default: break;
1864 case ISD::SETUEQ:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001865 case ISD::SETEQ: X86CC = X86::COND_E; break;
Evan Cheng5001ea12006-04-17 07:24:10 +00001866 case ISD::SETOLT: Flip = true; // Fallthrough
Evan Chengd9558e02006-01-06 00:43:03 +00001867 case ISD::SETOGT:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001868 case ISD::SETGT: X86CC = X86::COND_A; break;
Evan Cheng5001ea12006-04-17 07:24:10 +00001869 case ISD::SETOLE: Flip = true; // Fallthrough
Evan Chengd9558e02006-01-06 00:43:03 +00001870 case ISD::SETOGE:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001871 case ISD::SETGE: X86CC = X86::COND_AE; break;
Evan Cheng5001ea12006-04-17 07:24:10 +00001872 case ISD::SETUGT: Flip = true; // Fallthrough
Evan Chengd9558e02006-01-06 00:43:03 +00001873 case ISD::SETULT:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001874 case ISD::SETLT: X86CC = X86::COND_B; break;
Evan Cheng5001ea12006-04-17 07:24:10 +00001875 case ISD::SETUGE: Flip = true; // Fallthrough
Evan Chengd9558e02006-01-06 00:43:03 +00001876 case ISD::SETULE:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001877 case ISD::SETLE: X86CC = X86::COND_BE; break;
Evan Chengd9558e02006-01-06 00:43:03 +00001878 case ISD::SETONE:
Chris Lattner7fbe9722006-10-20 17:42:20 +00001879 case ISD::SETNE: X86CC = X86::COND_NE; break;
1880 case ISD::SETUO: X86CC = X86::COND_P; break;
1881 case ISD::SETO: X86CC = X86::COND_NP; break;
Evan Chengd9558e02006-01-06 00:43:03 +00001882 }
Chris Lattnerf9570512006-09-13 03:22:10 +00001883 if (Flip)
1884 std::swap(LHS, RHS);
Evan Chengd9558e02006-01-06 00:43:03 +00001885 }
Evan Cheng6dfa9992006-01-30 23:41:35 +00001886
Chris Lattner7fbe9722006-10-20 17:42:20 +00001887 return X86CC != X86::COND_INVALID;
Evan Chengd9558e02006-01-06 00:43:03 +00001888}
1889
Evan Cheng4a460802006-01-11 00:33:36 +00001890/// hasFPCMov - is there a floating point cmov for the specific X86 condition
1891/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00001892/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00001893static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00001894 switch (X86CC) {
1895 default:
1896 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00001897 case X86::COND_B:
1898 case X86::COND_BE:
1899 case X86::COND_E:
1900 case X86::COND_P:
1901 case X86::COND_A:
1902 case X86::COND_AE:
1903 case X86::COND_NE:
1904 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00001905 return true;
1906 }
1907}
1908
Evan Cheng5ced1d82006-04-06 23:23:56 +00001909/// isUndefOrInRange - Op is either an undef node or a ConstantSDNode. Return
Evan Chengc5cdff22006-04-07 21:53:05 +00001910/// true if Op is undef or if its value falls within the specified range (L, H].
Evan Cheng5ced1d82006-04-06 23:23:56 +00001911static bool isUndefOrInRange(SDOperand Op, unsigned Low, unsigned Hi) {
1912 if (Op.getOpcode() == ISD::UNDEF)
1913 return true;
1914
1915 unsigned Val = cast<ConstantSDNode>(Op)->getValue();
Evan Chengc5cdff22006-04-07 21:53:05 +00001916 return (Val >= Low && Val < Hi);
1917}
1918
1919/// isUndefOrEqual - Op is either an undef node or a ConstantSDNode. Return
1920/// true if Op is undef or if its value equal to the specified value.
1921static bool isUndefOrEqual(SDOperand Op, unsigned Val) {
1922 if (Op.getOpcode() == ISD::UNDEF)
1923 return true;
1924 return cast<ConstantSDNode>(Op)->getValue() == Val;
Evan Cheng5ced1d82006-04-06 23:23:56 +00001925}
1926
Evan Cheng0188ecb2006-03-22 18:59:22 +00001927/// isPSHUFDMask - Return true if the specified VECTOR_SHUFFLE operand
1928/// specifies a shuffle of elements that is suitable for input to PSHUFD.
1929bool X86::isPSHUFDMask(SDNode *N) {
1930 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1931
Dan Gohman7f55fcb2007-08-02 21:17:01 +00001932 if (N->getNumOperands() != 2 && N->getNumOperands() != 4)
Evan Cheng0188ecb2006-03-22 18:59:22 +00001933 return false;
1934
1935 // Check if the value doesn't reference the second vector.
Evan Cheng506d3df2006-03-29 23:07:14 +00001936 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00001937 SDOperand Arg = N->getOperand(i);
1938 if (Arg.getOpcode() == ISD::UNDEF) continue;
1939 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Dan Gohman7f55fcb2007-08-02 21:17:01 +00001940 if (cast<ConstantSDNode>(Arg)->getValue() >= e)
Evan Cheng506d3df2006-03-29 23:07:14 +00001941 return false;
1942 }
1943
1944 return true;
1945}
1946
1947/// isPSHUFHWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Chengc21a0532006-04-05 01:47:37 +00001948/// specifies a shuffle of elements that is suitable for input to PSHUFHW.
Evan Cheng506d3df2006-03-29 23:07:14 +00001949bool X86::isPSHUFHWMask(SDNode *N) {
1950 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1951
1952 if (N->getNumOperands() != 8)
1953 return false;
1954
1955 // Lower quadword copied in order.
1956 for (unsigned i = 0; i != 4; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00001957 SDOperand Arg = N->getOperand(i);
1958 if (Arg.getOpcode() == ISD::UNDEF) continue;
1959 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1960 if (cast<ConstantSDNode>(Arg)->getValue() != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00001961 return false;
1962 }
1963
1964 // Upper quadword shuffled.
1965 for (unsigned i = 4; i != 8; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00001966 SDOperand Arg = N->getOperand(i);
1967 if (Arg.getOpcode() == ISD::UNDEF) continue;
1968 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
1969 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng506d3df2006-03-29 23:07:14 +00001970 if (Val < 4 || Val > 7)
1971 return false;
1972 }
1973
1974 return true;
1975}
1976
1977/// isPSHUFLWMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Chengc21a0532006-04-05 01:47:37 +00001978/// specifies a shuffle of elements that is suitable for input to PSHUFLW.
Evan Cheng506d3df2006-03-29 23:07:14 +00001979bool X86::isPSHUFLWMask(SDNode *N) {
1980 assert(N->getOpcode() == ISD::BUILD_VECTOR);
1981
1982 if (N->getNumOperands() != 8)
1983 return false;
1984
1985 // Upper quadword copied in order.
Evan Chengc5cdff22006-04-07 21:53:05 +00001986 for (unsigned i = 4; i != 8; ++i)
1987 if (!isUndefOrEqual(N->getOperand(i), i))
Evan Cheng506d3df2006-03-29 23:07:14 +00001988 return false;
Evan Cheng506d3df2006-03-29 23:07:14 +00001989
1990 // Lower quadword shuffled.
Evan Chengc5cdff22006-04-07 21:53:05 +00001991 for (unsigned i = 0; i != 4; ++i)
1992 if (!isUndefOrInRange(N->getOperand(i), 0, 4))
Evan Cheng506d3df2006-03-29 23:07:14 +00001993 return false;
Evan Cheng0188ecb2006-03-22 18:59:22 +00001994
1995 return true;
1996}
1997
Evan Cheng14aed5e2006-03-24 01:18:28 +00001998/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
1999/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Chris Lattner5a88b832007-02-25 07:10:00 +00002000static bool isSHUFPMask(const SDOperand *Elems, unsigned NumElems) {
Evan Cheng39623da2006-04-20 08:58:49 +00002001 if (NumElems != 2 && NumElems != 4) return false;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002002
Evan Cheng39623da2006-04-20 08:58:49 +00002003 unsigned Half = NumElems / 2;
2004 for (unsigned i = 0; i < Half; ++i)
Chris Lattner5a88b832007-02-25 07:10:00 +00002005 if (!isUndefOrInRange(Elems[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002006 return false;
2007 for (unsigned i = Half; i < NumElems; ++i)
Chris Lattner5a88b832007-02-25 07:10:00 +00002008 if (!isUndefOrInRange(Elems[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002009 return false;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002010
2011 return true;
2012}
2013
Evan Cheng39623da2006-04-20 08:58:49 +00002014bool X86::isSHUFPMask(SDNode *N) {
2015 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002016 return ::isSHUFPMask(N->op_begin(), N->getNumOperands());
Evan Cheng39623da2006-04-20 08:58:49 +00002017}
2018
Evan Cheng213d2cf2007-05-17 18:45:50 +00002019/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002020/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2021/// half elements to come from vector 1 (which would equal the dest.) and
2022/// the upper half to come from vector 2.
Chris Lattner5a88b832007-02-25 07:10:00 +00002023static bool isCommutedSHUFP(const SDOperand *Ops, unsigned NumOps) {
2024 if (NumOps != 2 && NumOps != 4) return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002025
Chris Lattner5a88b832007-02-25 07:10:00 +00002026 unsigned Half = NumOps / 2;
Evan Cheng39623da2006-04-20 08:58:49 +00002027 for (unsigned i = 0; i < Half; ++i)
Chris Lattner5a88b832007-02-25 07:10:00 +00002028 if (!isUndefOrInRange(Ops[i], NumOps, NumOps*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002029 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00002030 for (unsigned i = Half; i < NumOps; ++i)
2031 if (!isUndefOrInRange(Ops[i], 0, NumOps))
Evan Cheng39623da2006-04-20 08:58:49 +00002032 return false;
2033 return true;
2034}
2035
2036static bool isCommutedSHUFP(SDNode *N) {
2037 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002038 return isCommutedSHUFP(N->op_begin(), N->getNumOperands());
Evan Cheng39623da2006-04-20 08:58:49 +00002039}
2040
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002041/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2042/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
2043bool X86::isMOVHLPSMask(SDNode *N) {
2044 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2045
Evan Cheng2064a2b2006-03-28 06:50:32 +00002046 if (N->getNumOperands() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002047 return false;
2048
Evan Cheng2064a2b2006-03-28 06:50:32 +00002049 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Evan Chengc5cdff22006-04-07 21:53:05 +00002050 return isUndefOrEqual(N->getOperand(0), 6) &&
2051 isUndefOrEqual(N->getOperand(1), 7) &&
2052 isUndefOrEqual(N->getOperand(2), 2) &&
2053 isUndefOrEqual(N->getOperand(3), 3);
Evan Cheng2064a2b2006-03-28 06:50:32 +00002054}
2055
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002056/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2057/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2058/// <2, 3, 2, 3>
2059bool X86::isMOVHLPS_v_undef_Mask(SDNode *N) {
2060 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2061
2062 if (N->getNumOperands() != 4)
2063 return false;
2064
2065 // Expect bit0 == 2, bit1 == 3, bit2 == 2, bit3 == 3
2066 return isUndefOrEqual(N->getOperand(0), 2) &&
2067 isUndefOrEqual(N->getOperand(1), 3) &&
2068 isUndefOrEqual(N->getOperand(2), 2) &&
2069 isUndefOrEqual(N->getOperand(3), 3);
2070}
2071
Evan Cheng5ced1d82006-04-06 23:23:56 +00002072/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2073/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
2074bool X86::isMOVLPMask(SDNode *N) {
2075 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2076
2077 unsigned NumElems = N->getNumOperands();
2078 if (NumElems != 2 && NumElems != 4)
2079 return false;
2080
Evan Chengc5cdff22006-04-07 21:53:05 +00002081 for (unsigned i = 0; i < NumElems/2; ++i)
2082 if (!isUndefOrEqual(N->getOperand(i), i + NumElems))
2083 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002084
Evan Chengc5cdff22006-04-07 21:53:05 +00002085 for (unsigned i = NumElems/2; i < NumElems; ++i)
2086 if (!isUndefOrEqual(N->getOperand(i), i))
2087 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002088
2089 return true;
2090}
2091
2092/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002093/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2094/// and MOVLHPS.
Evan Cheng5ced1d82006-04-06 23:23:56 +00002095bool X86::isMOVHPMask(SDNode *N) {
2096 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2097
2098 unsigned NumElems = N->getNumOperands();
2099 if (NumElems != 2 && NumElems != 4)
2100 return false;
2101
Evan Chengc5cdff22006-04-07 21:53:05 +00002102 for (unsigned i = 0; i < NumElems/2; ++i)
2103 if (!isUndefOrEqual(N->getOperand(i), i))
2104 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002105
2106 for (unsigned i = 0; i < NumElems/2; ++i) {
2107 SDOperand Arg = N->getOperand(i + NumElems/2);
Evan Chengc5cdff22006-04-07 21:53:05 +00002108 if (!isUndefOrEqual(Arg, i + NumElems))
2109 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002110 }
2111
2112 return true;
2113}
2114
Evan Cheng0038e592006-03-28 00:39:58 +00002115/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2116/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Chris Lattner5a88b832007-02-25 07:10:00 +00002117bool static isUNPCKLMask(const SDOperand *Elts, unsigned NumElts,
2118 bool V2IsSplat = false) {
2119 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002120 return false;
2121
Chris Lattner5a88b832007-02-25 07:10:00 +00002122 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2123 SDOperand BitI = Elts[i];
2124 SDOperand BitI1 = Elts[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002125 if (!isUndefOrEqual(BitI, j))
2126 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002127 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002128 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002129 return false;
2130 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002131 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002132 return false;
2133 }
Evan Cheng0038e592006-03-28 00:39:58 +00002134 }
2135
2136 return true;
2137}
2138
Evan Cheng39623da2006-04-20 08:58:49 +00002139bool X86::isUNPCKLMask(SDNode *N, bool V2IsSplat) {
2140 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002141 return ::isUNPCKLMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002142}
2143
Evan Cheng4fcb9222006-03-28 02:43:26 +00002144/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2145/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Chris Lattner5a88b832007-02-25 07:10:00 +00002146bool static isUNPCKHMask(const SDOperand *Elts, unsigned NumElts,
2147 bool V2IsSplat = false) {
2148 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002149 return false;
2150
Chris Lattner5a88b832007-02-25 07:10:00 +00002151 for (unsigned i = 0, j = 0; i != NumElts; i += 2, ++j) {
2152 SDOperand BitI = Elts[i];
2153 SDOperand BitI1 = Elts[i+1];
2154 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002155 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002156 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002157 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002158 return false;
2159 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002160 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002161 return false;
2162 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002163 }
2164
2165 return true;
2166}
2167
Evan Cheng39623da2006-04-20 08:58:49 +00002168bool X86::isUNPCKHMask(SDNode *N, bool V2IsSplat) {
2169 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002170 return ::isUNPCKHMask(N->op_begin(), N->getNumOperands(), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002171}
2172
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002173/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2174/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2175/// <0, 0, 1, 1>
2176bool X86::isUNPCKL_v_undef_Mask(SDNode *N) {
2177 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2178
2179 unsigned NumElems = N->getNumOperands();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002180 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002181 return false;
2182
2183 for (unsigned i = 0, j = 0; i != NumElems; i += 2, ++j) {
2184 SDOperand BitI = N->getOperand(i);
2185 SDOperand BitI1 = N->getOperand(i+1);
2186
Evan Chengc5cdff22006-04-07 21:53:05 +00002187 if (!isUndefOrEqual(BitI, j))
2188 return false;
2189 if (!isUndefOrEqual(BitI1, j))
2190 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002191 }
2192
2193 return true;
2194}
2195
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002196/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2197/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2198/// <2, 2, 3, 3>
2199bool X86::isUNPCKH_v_undef_Mask(SDNode *N) {
2200 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2201
2202 unsigned NumElems = N->getNumOperands();
2203 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2204 return false;
2205
2206 for (unsigned i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2207 SDOperand BitI = N->getOperand(i);
2208 SDOperand BitI1 = N->getOperand(i + 1);
2209
2210 if (!isUndefOrEqual(BitI, j))
2211 return false;
2212 if (!isUndefOrEqual(BitI1, j))
2213 return false;
2214 }
2215
2216 return true;
2217}
2218
Evan Cheng017dcc62006-04-21 01:05:10 +00002219/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2220/// specifies a shuffle of elements that is suitable for input to MOVSS,
2221/// MOVSD, and MOVD, i.e. setting the lowest element.
Chris Lattner5a88b832007-02-25 07:10:00 +00002222static bool isMOVLMask(const SDOperand *Elts, unsigned NumElts) {
Evan Cheng10762102007-12-06 22:14:22 +00002223 if (NumElts != 2 && NumElts != 4)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002224 return false;
2225
Chris Lattner5a88b832007-02-25 07:10:00 +00002226 if (!isUndefOrEqual(Elts[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002227 return false;
2228
Chris Lattner5a88b832007-02-25 07:10:00 +00002229 for (unsigned i = 1; i < NumElts; ++i) {
2230 if (!isUndefOrEqual(Elts[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002231 return false;
2232 }
2233
2234 return true;
2235}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002236
Evan Cheng017dcc62006-04-21 01:05:10 +00002237bool X86::isMOVLMask(SDNode *N) {
Evan Cheng39623da2006-04-20 08:58:49 +00002238 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002239 return ::isMOVLMask(N->op_begin(), N->getNumOperands());
Evan Cheng39623da2006-04-20 08:58:49 +00002240}
2241
Evan Cheng017dcc62006-04-21 01:05:10 +00002242/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2243/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002244/// element of vector 2 and the other elements to come from vector 1 in order.
Chris Lattner5a88b832007-02-25 07:10:00 +00002245static bool isCommutedMOVL(const SDOperand *Ops, unsigned NumOps,
2246 bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002247 bool V2IsUndef = false) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002248 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002249 return false;
2250
2251 if (!isUndefOrEqual(Ops[0], 0))
2252 return false;
2253
Chris Lattner5a88b832007-02-25 07:10:00 +00002254 for (unsigned i = 1; i < NumOps; ++i) {
Evan Cheng39623da2006-04-20 08:58:49 +00002255 SDOperand Arg = Ops[i];
Chris Lattner5a88b832007-02-25 07:10:00 +00002256 if (!(isUndefOrEqual(Arg, i+NumOps) ||
2257 (V2IsUndef && isUndefOrInRange(Arg, NumOps, NumOps*2)) ||
2258 (V2IsSplat && isUndefOrEqual(Arg, NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002259 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002260 }
2261
2262 return true;
2263}
2264
Evan Cheng8cf723d2006-09-08 01:50:06 +00002265static bool isCommutedMOVL(SDNode *N, bool V2IsSplat = false,
2266 bool V2IsUndef = false) {
Evan Cheng39623da2006-04-20 08:58:49 +00002267 assert(N->getOpcode() == ISD::BUILD_VECTOR);
Chris Lattner5a88b832007-02-25 07:10:00 +00002268 return isCommutedMOVL(N->op_begin(), N->getNumOperands(),
2269 V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002270}
2271
Evan Chengd9539472006-04-14 21:59:03 +00002272/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2273/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
2274bool X86::isMOVSHDUPMask(SDNode *N) {
2275 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2276
2277 if (N->getNumOperands() != 4)
2278 return false;
2279
2280 // Expect 1, 1, 3, 3
2281 for (unsigned i = 0; i < 2; ++i) {
2282 SDOperand Arg = N->getOperand(i);
2283 if (Arg.getOpcode() == ISD::UNDEF) continue;
2284 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2285 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2286 if (Val != 1) return false;
2287 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002288
2289 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002290 for (unsigned i = 2; i < 4; ++i) {
2291 SDOperand Arg = N->getOperand(i);
2292 if (Arg.getOpcode() == ISD::UNDEF) continue;
2293 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2294 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2295 if (Val != 3) return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002296 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002297 }
Evan Cheng39fc1452006-04-15 03:13:24 +00002298
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002299 // Don't use movshdup if it can be done with a shufps.
2300 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002301}
2302
2303/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2304/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
2305bool X86::isMOVSLDUPMask(SDNode *N) {
2306 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2307
2308 if (N->getNumOperands() != 4)
2309 return false;
2310
2311 // Expect 0, 0, 2, 2
2312 for (unsigned i = 0; i < 2; ++i) {
2313 SDOperand Arg = N->getOperand(i);
2314 if (Arg.getOpcode() == ISD::UNDEF) continue;
2315 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2316 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2317 if (Val != 0) return false;
2318 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002319
2320 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002321 for (unsigned i = 2; i < 4; ++i) {
2322 SDOperand Arg = N->getOperand(i);
2323 if (Arg.getOpcode() == ISD::UNDEF) continue;
2324 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2325 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2326 if (Val != 2) return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002327 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002328 }
Evan Cheng39fc1452006-04-15 03:13:24 +00002329
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002330 // Don't use movshdup if it can be done with a shufps.
2331 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002332}
2333
Evan Cheng49892af2007-06-19 00:02:56 +00002334/// isIdentityMask - Return true if the specified VECTOR_SHUFFLE operand
2335/// specifies a identity operation on the LHS or RHS.
2336static bool isIdentityMask(SDNode *N, bool RHS = false) {
2337 unsigned NumElems = N->getNumOperands();
2338 for (unsigned i = 0; i < NumElems; ++i)
2339 if (!isUndefOrEqual(N->getOperand(i), i + (RHS ? NumElems : 0)))
2340 return false;
2341 return true;
2342}
2343
Evan Chengb9df0ca2006-03-22 02:53:00 +00002344/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2345/// a splat of a single element.
Evan Chengc575ca22006-04-17 20:43:08 +00002346static bool isSplatMask(SDNode *N) {
Evan Chengb9df0ca2006-03-22 02:53:00 +00002347 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2348
Evan Chengb9df0ca2006-03-22 02:53:00 +00002349 // This is a splat operation if each element of the permute is the same, and
2350 // if the value doesn't reference the second vector.
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002351 unsigned NumElems = N->getNumOperands();
2352 SDOperand ElementBase;
2353 unsigned i = 0;
2354 for (; i != NumElems; ++i) {
2355 SDOperand Elt = N->getOperand(i);
Reid Spencer3ed469c2006-11-02 20:25:50 +00002356 if (isa<ConstantSDNode>(Elt)) {
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002357 ElementBase = Elt;
2358 break;
2359 }
2360 }
2361
2362 if (!ElementBase.Val)
2363 return false;
2364
2365 for (; i != NumElems; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002366 SDOperand Arg = N->getOperand(i);
2367 if (Arg.getOpcode() == ISD::UNDEF) continue;
2368 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002369 if (Arg != ElementBase) return false;
Evan Chengb9df0ca2006-03-22 02:53:00 +00002370 }
2371
2372 // Make sure it is a splat of the first vector operand.
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002373 return cast<ConstantSDNode>(ElementBase)->getValue() < NumElems;
Evan Chengb9df0ca2006-03-22 02:53:00 +00002374}
2375
Evan Chengc575ca22006-04-17 20:43:08 +00002376/// isSplatMask - Return true if the specified VECTOR_SHUFFLE operand specifies
2377/// a splat of a single element and it's a 2 or 4 element mask.
2378bool X86::isSplatMask(SDNode *N) {
2379 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2380
Evan Cheng94fe5eb2006-04-19 23:28:59 +00002381 // We can only splat 64-bit, and 32-bit quantities with a single instruction.
Evan Chengc575ca22006-04-17 20:43:08 +00002382 if (N->getNumOperands() != 4 && N->getNumOperands() != 2)
2383 return false;
2384 return ::isSplatMask(N);
2385}
2386
Evan Chengf686d9b2006-10-27 21:08:32 +00002387/// isSplatLoMask - Return true if the specified VECTOR_SHUFFLE operand
2388/// specifies a splat of zero element.
2389bool X86::isSplatLoMask(SDNode *N) {
2390 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2391
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002392 for (unsigned i = 0, e = N->getNumOperands(); i < e; ++i)
Evan Chengf686d9b2006-10-27 21:08:32 +00002393 if (!isUndefOrEqual(N->getOperand(i), 0))
2394 return false;
2395 return true;
2396}
2397
Evan Cheng63d33002006-03-22 08:01:21 +00002398/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2399/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2400/// instructions.
2401unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Evan Chengb9df0ca2006-03-22 02:53:00 +00002402 unsigned NumOperands = N->getNumOperands();
2403 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2404 unsigned Mask = 0;
Evan Cheng36b27f32006-03-28 23:41:33 +00002405 for (unsigned i = 0; i < NumOperands; ++i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002406 unsigned Val = 0;
2407 SDOperand Arg = N->getOperand(NumOperands-i-1);
2408 if (Arg.getOpcode() != ISD::UNDEF)
2409 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng14aed5e2006-03-24 01:18:28 +00002410 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002411 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002412 if (i != NumOperands - 1)
2413 Mask <<= Shift;
2414 }
Evan Cheng63d33002006-03-22 08:01:21 +00002415
2416 return Mask;
2417}
2418
Evan Cheng506d3df2006-03-29 23:07:14 +00002419/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2420/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2421/// instructions.
2422unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
2423 unsigned Mask = 0;
2424 // 8 nodes, but we only care about the last 4.
2425 for (unsigned i = 7; i >= 4; --i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002426 unsigned Val = 0;
2427 SDOperand Arg = N->getOperand(i);
2428 if (Arg.getOpcode() != ISD::UNDEF)
2429 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng506d3df2006-03-29 23:07:14 +00002430 Mask |= (Val - 4);
2431 if (i != 4)
2432 Mask <<= 2;
2433 }
2434
2435 return Mask;
2436}
2437
2438/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2439/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2440/// instructions.
2441unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
2442 unsigned Mask = 0;
2443 // 8 nodes, but we only care about the first 4.
2444 for (int i = 3; i >= 0; --i) {
Evan Chengef698ca2006-03-31 00:30:29 +00002445 unsigned Val = 0;
2446 SDOperand Arg = N->getOperand(i);
2447 if (Arg.getOpcode() != ISD::UNDEF)
2448 Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng506d3df2006-03-29 23:07:14 +00002449 Mask |= Val;
2450 if (i != 0)
2451 Mask <<= 2;
2452 }
2453
2454 return Mask;
2455}
2456
Evan Chengc21a0532006-04-05 01:47:37 +00002457/// isPSHUFHW_PSHUFLWMask - true if the specified VECTOR_SHUFFLE operand
2458/// specifies a 8 element shuffle that can be broken into a pair of
2459/// PSHUFHW and PSHUFLW.
2460static bool isPSHUFHW_PSHUFLWMask(SDNode *N) {
2461 assert(N->getOpcode() == ISD::BUILD_VECTOR);
2462
2463 if (N->getNumOperands() != 8)
2464 return false;
2465
2466 // Lower quadword shuffled.
2467 for (unsigned i = 0; i != 4; ++i) {
2468 SDOperand Arg = N->getOperand(i);
2469 if (Arg.getOpcode() == ISD::UNDEF) continue;
2470 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2471 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00002472 if (Val >= 4)
Evan Chengc21a0532006-04-05 01:47:37 +00002473 return false;
2474 }
2475
2476 // Upper quadword shuffled.
2477 for (unsigned i = 4; i != 8; ++i) {
2478 SDOperand Arg = N->getOperand(i);
2479 if (Arg.getOpcode() == ISD::UNDEF) continue;
2480 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2481 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2482 if (Val < 4 || Val > 7)
2483 return false;
2484 }
2485
2486 return true;
2487}
2488
Chris Lattner8a594482007-11-25 00:24:49 +00002489/// CommuteVectorShuffle - Swap vector_shuffle operands as well as
Evan Cheng5ced1d82006-04-06 23:23:56 +00002490/// values in ther permute mask.
Evan Cheng9eca5e82006-10-25 21:49:50 +00002491static SDOperand CommuteVectorShuffle(SDOperand Op, SDOperand &V1,
2492 SDOperand &V2, SDOperand &Mask,
2493 SelectionDAG &DAG) {
Evan Cheng5ced1d82006-04-06 23:23:56 +00002494 MVT::ValueType VT = Op.getValueType();
2495 MVT::ValueType MaskVT = Mask.getValueType();
Dan Gohman51eaa862007-06-14 22:58:02 +00002496 MVT::ValueType EltVT = MVT::getVectorElementType(MaskVT);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002497 unsigned NumElems = Mask.getNumOperands();
Chris Lattner5a88b832007-02-25 07:10:00 +00002498 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002499
2500 for (unsigned i = 0; i != NumElems; ++i) {
2501 SDOperand Arg = Mask.getOperand(i);
Evan Cheng80d428c2006-04-19 22:48:17 +00002502 if (Arg.getOpcode() == ISD::UNDEF) {
2503 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2504 continue;
2505 }
Evan Cheng5ced1d82006-04-06 23:23:56 +00002506 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2507 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2508 if (Val < NumElems)
2509 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2510 else
2511 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2512 }
2513
Evan Cheng9eca5e82006-10-25 21:49:50 +00002514 std::swap(V1, V2);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002515 Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
Evan Cheng9eca5e82006-10-25 21:49:50 +00002516 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002517}
2518
Evan Cheng779ccea2007-12-07 21:30:01 +00002519/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2520/// the two vector operands have swapped position.
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002521static
2522SDOperand CommuteVectorShuffleMask(SDOperand Mask, SelectionDAG &DAG) {
2523 MVT::ValueType MaskVT = Mask.getValueType();
2524 MVT::ValueType EltVT = MVT::getVectorElementType(MaskVT);
2525 unsigned NumElems = Mask.getNumOperands();
2526 SmallVector<SDOperand, 8> MaskVec;
2527 for (unsigned i = 0; i != NumElems; ++i) {
2528 SDOperand Arg = Mask.getOperand(i);
2529 if (Arg.getOpcode() == ISD::UNDEF) {
2530 MaskVec.push_back(DAG.getNode(ISD::UNDEF, EltVT));
2531 continue;
2532 }
2533 assert(isa<ConstantSDNode>(Arg) && "Invalid VECTOR_SHUFFLE mask!");
2534 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2535 if (Val < NumElems)
2536 MaskVec.push_back(DAG.getConstant(Val + NumElems, EltVT));
2537 else
2538 MaskVec.push_back(DAG.getConstant(Val - NumElems, EltVT));
2539 }
2540 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], NumElems);
2541}
2542
2543
Evan Cheng533a0aa2006-04-19 20:35:22 +00002544/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2545/// match movhlps. The lower half elements should come from upper half of
2546/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002547/// half of V2 (and in order).
Evan Cheng533a0aa2006-04-19 20:35:22 +00002548static bool ShouldXformToMOVHLPS(SDNode *Mask) {
2549 unsigned NumElems = Mask->getNumOperands();
2550 if (NumElems != 4)
2551 return false;
2552 for (unsigned i = 0, e = 2; i != e; ++i)
2553 if (!isUndefOrEqual(Mask->getOperand(i), i+2))
2554 return false;
2555 for (unsigned i = 2; i != 4; ++i)
2556 if (!isUndefOrEqual(Mask->getOperand(i), i+4))
2557 return false;
2558 return true;
2559}
2560
Evan Cheng5ced1d82006-04-06 23:23:56 +00002561/// isScalarLoadToVector - Returns true if the node is a scalar load that
2562/// is promoted to a vector.
Evan Cheng533a0aa2006-04-19 20:35:22 +00002563static inline bool isScalarLoadToVector(SDNode *N) {
2564 if (N->getOpcode() == ISD::SCALAR_TO_VECTOR) {
2565 N = N->getOperand(0).Val;
Evan Cheng466685d2006-10-09 20:57:25 +00002566 return ISD::isNON_EXTLoad(N);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002567 }
2568 return false;
2569}
2570
Evan Cheng533a0aa2006-04-19 20:35:22 +00002571/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2572/// match movlp{s|d}. The lower half elements should come from lower half of
2573/// V1 (and in order), and the upper half elements should come from the upper
2574/// half of V2 (and in order). And since V1 will become the source of the
2575/// MOVLP, it must be either a vector load or a scalar load to vector.
Evan Cheng23425f52006-10-09 21:39:25 +00002576static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2, SDNode *Mask) {
Evan Cheng466685d2006-10-09 20:57:25 +00002577 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002578 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002579 // Is V2 is a vector load, don't do this transformation. We will try to use
2580 // load folding shufps op.
2581 if (ISD::isNON_EXTLoad(V2))
2582 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002583
Evan Cheng533a0aa2006-04-19 20:35:22 +00002584 unsigned NumElems = Mask->getNumOperands();
2585 if (NumElems != 2 && NumElems != 4)
2586 return false;
2587 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
2588 if (!isUndefOrEqual(Mask->getOperand(i), i))
2589 return false;
2590 for (unsigned i = NumElems/2; i != NumElems; ++i)
2591 if (!isUndefOrEqual(Mask->getOperand(i), i+NumElems))
2592 return false;
2593 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002594}
2595
Evan Cheng39623da2006-04-20 08:58:49 +00002596/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2597/// all the same.
2598static bool isSplatVector(SDNode *N) {
2599 if (N->getOpcode() != ISD::BUILD_VECTOR)
2600 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002601
Evan Cheng39623da2006-04-20 08:58:49 +00002602 SDOperand SplatValue = N->getOperand(0);
2603 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2604 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002605 return false;
2606 return true;
2607}
2608
Evan Cheng8cf723d2006-09-08 01:50:06 +00002609/// isUndefShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2610/// to an undef.
2611static bool isUndefShuffle(SDNode *N) {
Evan Cheng213d2cf2007-05-17 18:45:50 +00002612 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
Evan Cheng8cf723d2006-09-08 01:50:06 +00002613 return false;
2614
2615 SDOperand V1 = N->getOperand(0);
2616 SDOperand V2 = N->getOperand(1);
2617 SDOperand Mask = N->getOperand(2);
2618 unsigned NumElems = Mask.getNumOperands();
2619 for (unsigned i = 0; i != NumElems; ++i) {
2620 SDOperand Arg = Mask.getOperand(i);
2621 if (Arg.getOpcode() != ISD::UNDEF) {
2622 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2623 if (Val < NumElems && V1.getOpcode() != ISD::UNDEF)
2624 return false;
2625 else if (Val >= NumElems && V2.getOpcode() != ISD::UNDEF)
2626 return false;
2627 }
2628 }
2629 return true;
2630}
2631
Evan Cheng213d2cf2007-05-17 18:45:50 +00002632/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2633/// constant +0.0.
2634static inline bool isZeroNode(SDOperand Elt) {
2635 return ((isa<ConstantSDNode>(Elt) &&
2636 cast<ConstantSDNode>(Elt)->getValue() == 0) ||
2637 (isa<ConstantFPSDNode>(Elt) &&
Dale Johanneseneaf08942007-08-31 04:03:46 +00002638 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
Evan Cheng213d2cf2007-05-17 18:45:50 +00002639}
2640
2641/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
2642/// to an zero vector.
2643static bool isZeroShuffle(SDNode *N) {
2644 if (N->getOpcode() != ISD::VECTOR_SHUFFLE)
2645 return false;
2646
2647 SDOperand V1 = N->getOperand(0);
2648 SDOperand V2 = N->getOperand(1);
2649 SDOperand Mask = N->getOperand(2);
2650 unsigned NumElems = Mask.getNumOperands();
2651 for (unsigned i = 0; i != NumElems; ++i) {
2652 SDOperand Arg = Mask.getOperand(i);
Chris Lattner8a594482007-11-25 00:24:49 +00002653 if (Arg.getOpcode() == ISD::UNDEF)
2654 continue;
2655
2656 unsigned Idx = cast<ConstantSDNode>(Arg)->getValue();
2657 if (Idx < NumElems) {
2658 unsigned Opc = V1.Val->getOpcode();
2659 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.Val))
2660 continue;
2661 if (Opc != ISD::BUILD_VECTOR ||
2662 !isZeroNode(V1.Val->getOperand(Idx)))
2663 return false;
2664 } else if (Idx >= NumElems) {
2665 unsigned Opc = V2.Val->getOpcode();
2666 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.Val))
2667 continue;
2668 if (Opc != ISD::BUILD_VECTOR ||
2669 !isZeroNode(V2.Val->getOperand(Idx - NumElems)))
2670 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002671 }
2672 }
2673 return true;
2674}
2675
2676/// getZeroVector - Returns a vector of specified type with all zero elements.
2677///
2678static SDOperand getZeroVector(MVT::ValueType VT, SelectionDAG &DAG) {
2679 assert(MVT::isVector(VT) && "Expected a vector type");
Chris Lattner8a594482007-11-25 00:24:49 +00002680
2681 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2682 // type. This ensures they get CSE'd.
2683 SDOperand Cst = DAG.getTargetConstant(0, MVT::i32);
2684 SDOperand Vec;
2685 if (MVT::getSizeInBits(VT) == 64) // MMX
2686 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
2687 else // SSE
2688 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
2689 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002690}
2691
Chris Lattner8a594482007-11-25 00:24:49 +00002692/// getOnesVector - Returns a vector of specified type with all bits set.
2693///
2694static SDOperand getOnesVector(MVT::ValueType VT, SelectionDAG &DAG) {
2695 assert(MVT::isVector(VT) && "Expected a vector type");
2696
2697 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2698 // type. This ensures they get CSE'd.
2699 SDOperand Cst = DAG.getTargetConstant(~0U, MVT::i32);
2700 SDOperand Vec;
2701 if (MVT::getSizeInBits(VT) == 64) // MMX
2702 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, Cst, Cst);
2703 else // SSE
2704 Vec = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Cst, Cst, Cst, Cst);
2705 return DAG.getNode(ISD::BIT_CONVERT, VT, Vec);
2706}
2707
2708
Evan Cheng39623da2006-04-20 08:58:49 +00002709/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2710/// that point to V2 points to its first element.
2711static SDOperand NormalizeMask(SDOperand Mask, SelectionDAG &DAG) {
2712 assert(Mask.getOpcode() == ISD::BUILD_VECTOR);
2713
2714 bool Changed = false;
Chris Lattner5a88b832007-02-25 07:10:00 +00002715 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng39623da2006-04-20 08:58:49 +00002716 unsigned NumElems = Mask.getNumOperands();
2717 for (unsigned i = 0; i != NumElems; ++i) {
2718 SDOperand Arg = Mask.getOperand(i);
2719 if (Arg.getOpcode() != ISD::UNDEF) {
2720 unsigned Val = cast<ConstantSDNode>(Arg)->getValue();
2721 if (Val > NumElems) {
2722 Arg = DAG.getConstant(NumElems, Arg.getValueType());
2723 Changed = true;
2724 }
2725 }
2726 MaskVec.push_back(Arg);
2727 }
2728
2729 if (Changed)
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002730 Mask = DAG.getNode(ISD::BUILD_VECTOR, Mask.getValueType(),
2731 &MaskVec[0], MaskVec.size());
Evan Cheng39623da2006-04-20 08:58:49 +00002732 return Mask;
2733}
2734
Evan Cheng017dcc62006-04-21 01:05:10 +00002735/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2736/// operation of specified width.
2737static SDOperand getMOVLMask(unsigned NumElems, SelectionDAG &DAG) {
Evan Cheng39623da2006-04-20 08:58:49 +00002738 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00002739 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Evan Cheng39623da2006-04-20 08:58:49 +00002740
Chris Lattner5a88b832007-02-25 07:10:00 +00002741 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng39623da2006-04-20 08:58:49 +00002742 MaskVec.push_back(DAG.getConstant(NumElems, BaseVT));
2743 for (unsigned i = 1; i != NumElems; ++i)
2744 MaskVec.push_back(DAG.getConstant(i, BaseVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002745 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng39623da2006-04-20 08:58:49 +00002746}
2747
Evan Chengc575ca22006-04-17 20:43:08 +00002748/// getUnpacklMask - Returns a vector_shuffle mask for an unpackl operation
2749/// of specified width.
2750static SDOperand getUnpacklMask(unsigned NumElems, SelectionDAG &DAG) {
2751 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00002752 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Chris Lattner5a88b832007-02-25 07:10:00 +00002753 SmallVector<SDOperand, 8> MaskVec;
Evan Chengc575ca22006-04-17 20:43:08 +00002754 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
2755 MaskVec.push_back(DAG.getConstant(i, BaseVT));
2756 MaskVec.push_back(DAG.getConstant(i + NumElems, BaseVT));
2757 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002758 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Chengc575ca22006-04-17 20:43:08 +00002759}
2760
Evan Cheng39623da2006-04-20 08:58:49 +00002761/// getUnpackhMask - Returns a vector_shuffle mask for an unpackh operation
2762/// of specified width.
2763static SDOperand getUnpackhMask(unsigned NumElems, SelectionDAG &DAG) {
2764 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00002765 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
Evan Cheng39623da2006-04-20 08:58:49 +00002766 unsigned Half = NumElems/2;
Chris Lattner5a88b832007-02-25 07:10:00 +00002767 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng39623da2006-04-20 08:58:49 +00002768 for (unsigned i = 0; i != Half; ++i) {
2769 MaskVec.push_back(DAG.getConstant(i + Half, BaseVT));
2770 MaskVec.push_back(DAG.getConstant(i + NumElems + Half, BaseVT));
2771 }
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002772 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
Evan Cheng39623da2006-04-20 08:58:49 +00002773}
2774
Chris Lattner62098042008-03-09 01:05:04 +00002775/// getSwapEltZeroMask - Returns a vector_shuffle mask for a shuffle that swaps
2776/// element #0 of a vector with the specified index, leaving the rest of the
2777/// elements in place.
2778static SDOperand getSwapEltZeroMask(unsigned NumElems, unsigned DestElt,
2779 SelectionDAG &DAG) {
2780 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
2781 MVT::ValueType BaseVT = MVT::getVectorElementType(MaskVT);
2782 SmallVector<SDOperand, 8> MaskVec;
2783 // Element #0 of the result gets the elt we are replacing.
2784 MaskVec.push_back(DAG.getConstant(DestElt, BaseVT));
2785 for (unsigned i = 1; i != NumElems; ++i)
2786 MaskVec.push_back(DAG.getConstant(i == DestElt ? 0 : i, BaseVT));
2787 return DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], MaskVec.size());
2788}
2789
Evan Chengc575ca22006-04-17 20:43:08 +00002790/// PromoteSplat - Promote a splat of v8i16 or v16i8 to v4i32.
2791///
2792static SDOperand PromoteSplat(SDOperand Op, SelectionDAG &DAG) {
2793 SDOperand V1 = Op.getOperand(0);
Evan Cheng017dcc62006-04-21 01:05:10 +00002794 SDOperand Mask = Op.getOperand(2);
Evan Chengc575ca22006-04-17 20:43:08 +00002795 MVT::ValueType VT = Op.getValueType();
Evan Cheng017dcc62006-04-21 01:05:10 +00002796 unsigned NumElems = Mask.getNumOperands();
2797 Mask = getUnpacklMask(NumElems, DAG);
Evan Chengc575ca22006-04-17 20:43:08 +00002798 while (NumElems != 4) {
Evan Cheng017dcc62006-04-21 01:05:10 +00002799 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1, Mask);
Evan Chengc575ca22006-04-17 20:43:08 +00002800 NumElems >>= 1;
2801 }
2802 V1 = DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, V1);
2803
Chris Lattner8a594482007-11-25 00:24:49 +00002804 Mask = getZeroVector(MVT::v4i32, DAG);
Evan Chengc575ca22006-04-17 20:43:08 +00002805 SDOperand Shuffle = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v4i32, V1,
Evan Cheng017dcc62006-04-21 01:05:10 +00002806 DAG.getNode(ISD::UNDEF, MVT::v4i32), Mask);
Evan Chengc575ca22006-04-17 20:43:08 +00002807 return DAG.getNode(ISD::BIT_CONVERT, VT, Shuffle);
2808}
2809
Evan Chengba05f722006-04-21 23:03:30 +00002810/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00002811/// vector of zero or undef vector. This produces a shuffle where the low
2812/// element of V2 is swizzled into the zero/undef vector, landing at element
2813/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Chris Lattner62098042008-03-09 01:05:04 +00002814static SDOperand getShuffleVectorZeroOrUndef(SDOperand V2, unsigned Idx,
Evan Chengba05f722006-04-21 23:03:30 +00002815 bool isZero, SelectionDAG &DAG) {
Chris Lattner62098042008-03-09 01:05:04 +00002816 MVT::ValueType VT = V2.getValueType();
Evan Chengba05f722006-04-21 23:03:30 +00002817 SDOperand V1 = isZero ? getZeroVector(VT, DAG) : DAG.getNode(ISD::UNDEF, VT);
Chris Lattner62098042008-03-09 01:05:04 +00002818 unsigned NumElems = MVT::getVectorNumElements(V2.getValueType());
Evan Cheng017dcc62006-04-21 01:05:10 +00002819 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00002820 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
Chris Lattner8a594482007-11-25 00:24:49 +00002821 SmallVector<SDOperand, 16> MaskVec;
2822 for (unsigned i = 0; i != NumElems; ++i)
2823 if (i == Idx) // If this is the insertion idx, put the low elt of V2 here.
2824 MaskVec.push_back(DAG.getConstant(NumElems, EVT));
2825 else
2826 MaskVec.push_back(DAG.getConstant(i, EVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002827 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
2828 &MaskVec[0], MaskVec.size());
Evan Chengba05f722006-04-21 23:03:30 +00002829 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, Mask);
Evan Cheng017dcc62006-04-21 01:05:10 +00002830}
2831
Evan Chengc78d3b42006-04-24 18:01:45 +00002832/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
2833///
2834static SDOperand LowerBuildVectorv16i8(SDOperand Op, unsigned NonZeros,
2835 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00002836 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00002837 if (NumNonZero > 8)
2838 return SDOperand();
2839
2840 SDOperand V(0, 0);
2841 bool First = true;
2842 for (unsigned i = 0; i < 16; ++i) {
2843 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
2844 if (ThisIsNonZero && First) {
2845 if (NumZero)
2846 V = getZeroVector(MVT::v8i16, DAG);
2847 else
2848 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2849 First = false;
2850 }
2851
2852 if ((i & 1) != 0) {
2853 SDOperand ThisElt(0, 0), LastElt(0, 0);
2854 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
2855 if (LastIsNonZero) {
2856 LastElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i-1));
2857 }
2858 if (ThisIsNonZero) {
2859 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, MVT::i16, Op.getOperand(i));
2860 ThisElt = DAG.getNode(ISD::SHL, MVT::i16,
2861 ThisElt, DAG.getConstant(8, MVT::i8));
2862 if (LastIsNonZero)
2863 ThisElt = DAG.getNode(ISD::OR, MVT::i16, ThisElt, LastElt);
2864 } else
2865 ThisElt = LastElt;
2866
2867 if (ThisElt.Val)
2868 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00002869 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00002870 }
2871 }
2872
2873 return DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, V);
2874}
2875
Bill Wendlinga348c562007-03-22 18:42:45 +00002876/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00002877///
2878static SDOperand LowerBuildVectorv8i16(SDOperand Op, unsigned NonZeros,
2879 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00002880 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00002881 if (NumNonZero > 4)
2882 return SDOperand();
2883
2884 SDOperand V(0, 0);
2885 bool First = true;
2886 for (unsigned i = 0; i < 8; ++i) {
2887 bool isNonZero = (NonZeros & (1 << i)) != 0;
2888 if (isNonZero) {
2889 if (First) {
2890 if (NumZero)
2891 V = getZeroVector(MVT::v8i16, DAG);
2892 else
2893 V = DAG.getNode(ISD::UNDEF, MVT::v8i16);
2894 First = false;
2895 }
2896 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00002897 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00002898 }
2899 }
2900
2901 return V;
2902}
2903
Evan Cheng0db9fe62006-04-25 20:13:52 +00002904SDOperand
2905X86TargetLowering::LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner8a594482007-11-25 00:24:49 +00002906 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
2907 if (ISD::isBuildVectorAllZeros(Op.Val) || ISD::isBuildVectorAllOnes(Op.Val)) {
2908 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
2909 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
2910 // eliminated on x86-32 hosts.
2911 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
2912 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00002913
Chris Lattner8a594482007-11-25 00:24:49 +00002914 if (ISD::isBuildVectorAllOnes(Op.Val))
2915 return getOnesVector(Op.getValueType(), DAG);
2916 return getZeroVector(Op.getValueType(), DAG);
2917 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00002918
2919 MVT::ValueType VT = Op.getValueType();
Dan Gohman51eaa862007-06-14 22:58:02 +00002920 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00002921 unsigned EVTBits = MVT::getSizeInBits(EVT);
2922
2923 unsigned NumElems = Op.getNumOperands();
2924 unsigned NumZero = 0;
2925 unsigned NumNonZero = 0;
2926 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00002927 bool IsAllConstants = true;
Evan Cheng14b32e12007-12-11 01:46:18 +00002928 SmallSet<SDOperand, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00002929 for (unsigned i = 0; i < NumElems; ++i) {
2930 SDOperand Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00002931 if (Elt.getOpcode() == ISD::UNDEF)
2932 continue;
2933 Values.insert(Elt);
2934 if (Elt.getOpcode() != ISD::Constant &&
2935 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00002936 IsAllConstants = false;
Evan Chengdb2d5242007-12-12 06:45:40 +00002937 if (isZeroNode(Elt))
2938 NumZero++;
2939 else {
2940 NonZeros |= (1 << i);
2941 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00002942 }
2943 }
2944
Dan Gohman7f321562007-06-25 16:23:39 +00002945 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00002946 // All undef vector. Return an UNDEF. All zero vectors were handled above.
2947 return DAG.getNode(ISD::UNDEF, VT);
Dan Gohman7f321562007-06-25 16:23:39 +00002948 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00002949
Chris Lattner67f453a2008-03-09 05:42:06 +00002950 // Special case for single non-zero, non-undef, element.
Evan Chengdb2d5242007-12-12 06:45:40 +00002951 if (NumNonZero == 1 && NumElems <= 4) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00002952 unsigned Idx = CountTrailingZeros_32(NonZeros);
2953 SDOperand Item = Op.getOperand(Idx);
Chris Lattner19f79692008-03-08 22:59:52 +00002954
Chris Lattner62098042008-03-09 01:05:04 +00002955 // If this is an insertion of an i64 value on x86-32, and if the top bits of
2956 // the value are obviously zero, truncate the value to i32 and do the
2957 // insertion that way. Only do this if the value is non-constant or if the
2958 // value is a constant being inserted into element 0. It is cheaper to do
2959 // a constant pool load than it is to do a movd + shuffle.
2960 if (EVT == MVT::i64 && !Subtarget->is64Bit() &&
2961 (!IsAllConstants || Idx == 0)) {
2962 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
2963 // Handle MMX and SSE both.
2964 MVT::ValueType VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
2965 MVT::ValueType VecElts = VT == MVT::v2i64 ? 4 : 2;
2966
2967 // Truncate the value (which may itself be a constant) to i32, and
2968 // convert it to a vector with movd (S2V+shuffle to zero extend).
2969 Item = DAG.getNode(ISD::TRUNCATE, MVT::i32, Item);
2970 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VecVT, Item);
2971 Item = getShuffleVectorZeroOrUndef(Item, 0, true, DAG);
2972
2973 // Now we have our 32-bit value zero extended in the low element of
2974 // a vector. If Idx != 0, swizzle it into place.
2975 if (Idx != 0) {
2976 SDOperand Ops[] = {
2977 Item, DAG.getNode(ISD::UNDEF, Item.getValueType()),
2978 getSwapEltZeroMask(VecElts, Idx, DAG)
2979 };
2980 Item = DAG.getNode(ISD::VECTOR_SHUFFLE, VecVT, Ops, 3);
2981 }
2982 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Item);
2983 }
2984 }
2985
Chris Lattner19f79692008-03-08 22:59:52 +00002986 // If we have a constant or non-constant insertion into the low element of
2987 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
2988 // the rest of the elements. This will be matched as movd/movq/movss/movsd
2989 // depending on what the source datatype is. Because we can only get here
2990 // when NumElems <= 4, this only needs to handle i32/f32/i64/f64.
2991 if (Idx == 0 &&
2992 // Don't do this for i64 values on x86-32.
2993 (EVT != MVT::i64 || Subtarget->is64Bit())) {
Chris Lattnerc9517fb2008-03-08 22:48:29 +00002994 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
Evan Cheng0db9fe62006-04-25 20:13:52 +00002995 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Chris Lattner62098042008-03-09 01:05:04 +00002996 return getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, DAG);
Chris Lattnerc9517fb2008-03-08 22:48:29 +00002997 }
2998
2999 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Evan Chengdb2d5242007-12-12 06:45:40 +00003000 return SDOperand();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003001
Chris Lattner19f79692008-03-08 22:59:52 +00003002 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3003 // is a non-constant being inserted into an element other than the low one,
3004 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3005 // movd/movss) to move this into the low element, then shuffle it into
3006 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003007 if (EVTBits == 32) {
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003008 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Item);
3009
Evan Cheng0db9fe62006-04-25 20:13:52 +00003010 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Chris Lattner62098042008-03-09 01:05:04 +00003011 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003012 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00003013 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Chris Lattner5a88b832007-02-25 07:10:00 +00003014 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003015 for (unsigned i = 0; i < NumElems; i++)
3016 MaskVec.push_back(DAG.getConstant((i == Idx) ? 0 : 1, MaskEVT));
Chris Lattnerbd564bf2006-08-08 02:23:42 +00003017 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3018 &MaskVec[0], MaskVec.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003019 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, Item,
3020 DAG.getNode(ISD::UNDEF, VT), Mask);
3021 }
3022 }
3023
Chris Lattner67f453a2008-03-09 05:42:06 +00003024 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3025 if (Values.size() == 1)
3026 return SDOperand();
3027
Dan Gohmana3941172007-07-24 22:55:08 +00003028 // A vector full of immediates; various special cases are already
3029 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003030 if (IsAllConstants)
Dan Gohmana3941172007-07-24 22:55:08 +00003031 return SDOperand();
3032
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003033 // Let legalizer expand 2-wide build_vectors.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003034 if (EVTBits == 64)
3035 return SDOperand();
3036
3037 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003038 if (EVTBits == 8 && NumElems == 16) {
Evan Cheng25ab6902006-09-08 06:48:29 +00003039 SDOperand V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
3040 *this);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003041 if (V.Val) return V;
3042 }
3043
Bill Wendling826f36f2007-03-28 00:57:11 +00003044 if (EVTBits == 16 && NumElems == 8) {
Evan Cheng25ab6902006-09-08 06:48:29 +00003045 SDOperand V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
3046 *this);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003047 if (V.Val) return V;
3048 }
3049
3050 // If element VT is == 32 bits, turn it into a number of shuffles.
Chris Lattner5a88b832007-02-25 07:10:00 +00003051 SmallVector<SDOperand, 8> V;
3052 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003053 if (NumElems == 4 && NumZero > 0) {
3054 for (unsigned i = 0; i < 4; ++i) {
3055 bool isZero = !(NonZeros & (1 << i));
3056 if (isZero)
3057 V[i] = getZeroVector(VT, DAG);
3058 else
3059 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3060 }
3061
3062 for (unsigned i = 0; i < 2; ++i) {
3063 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3064 default: break;
3065 case 0:
3066 V[i] = V[i*2]; // Must be a zero vector.
3067 break;
3068 case 1:
3069 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2+1], V[i*2],
3070 getMOVLMask(NumElems, DAG));
3071 break;
3072 case 2:
3073 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3074 getMOVLMask(NumElems, DAG));
3075 break;
3076 case 3:
3077 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i*2], V[i*2+1],
3078 getUnpacklMask(NumElems, DAG));
3079 break;
3080 }
3081 }
3082
Evan Cheng069287d2006-05-16 07:21:53 +00003083 // Take advantage of the fact GR32 to VR128 scalar_to_vector (i.e. movd)
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003084 // clears the upper bits.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003085 // FIXME: we can do the same for v4f32 case when we know both parts of
3086 // the lower half come from scalar_to_vector (loadf32). We should do
3087 // that in post legalizer dag combiner with target specific hooks.
Evan Cheng9bbbb982006-10-25 20:48:19 +00003088 if (MVT::isInteger(EVT) && (NonZeros & (0x3 << 2)) == 0)
Evan Cheng0db9fe62006-04-25 20:13:52 +00003089 return V[0];
3090 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NumElems);
Dan Gohman51eaa862007-06-14 22:58:02 +00003091 MVT::ValueType EVT = MVT::getVectorElementType(MaskVT);
Chris Lattner5a88b832007-02-25 07:10:00 +00003092 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003093 bool Reverse = (NonZeros & 0x3) == 2;
3094 for (unsigned i = 0; i < 2; ++i)
3095 if (Reverse)
3096 MaskVec.push_back(DAG.getConstant(1-i, EVT));
3097 else
3098 MaskVec.push_back(DAG.getConstant(i, EVT));
3099 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3100 for (unsigned i = 0; i < 2; ++i)
3101 if (Reverse)
3102 MaskVec.push_back(DAG.getConstant(1-i+NumElems, EVT));
3103 else
3104 MaskVec.push_back(DAG.getConstant(i+NumElems, EVT));
Chris Lattnere2199452006-08-11 17:38:39 +00003105 SDOperand ShufMask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3106 &MaskVec[0], MaskVec.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003107 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[0], V[1], ShufMask);
3108 }
3109
3110 if (Values.size() > 2) {
3111 // Expand into a number of unpckl*.
3112 // e.g. for v4f32
3113 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3114 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3115 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
3116 SDOperand UnpckMask = getUnpacklMask(NumElems, DAG);
3117 for (unsigned i = 0; i < NumElems; ++i)
3118 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, Op.getOperand(i));
3119 NumElems >>= 1;
3120 while (NumElems != 0) {
3121 for (unsigned i = 0; i < NumElems; ++i)
3122 V[i] = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V[i], V[i + NumElems],
3123 UnpckMask);
3124 NumElems >>= 1;
3125 }
3126 return V[0];
3127 }
3128
3129 return SDOperand();
3130}
3131
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003132static
3133SDOperand LowerVECTOR_SHUFFLEv8i16(SDOperand V1, SDOperand V2,
3134 SDOperand PermMask, SelectionDAG &DAG,
3135 TargetLowering &TLI) {
Evan Cheng14b32e12007-12-11 01:46:18 +00003136 SDOperand NewV;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003137 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(8);
3138 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Evan Cheng14b32e12007-12-11 01:46:18 +00003139 MVT::ValueType PtrVT = TLI.getPointerTy();
3140 SmallVector<SDOperand, 8> MaskElts(PermMask.Val->op_begin(),
3141 PermMask.Val->op_end());
3142
3143 // First record which half of which vector the low elements come from.
3144 SmallVector<unsigned, 4> LowQuad(4);
3145 for (unsigned i = 0; i < 4; ++i) {
3146 SDOperand Elt = MaskElts[i];
3147 if (Elt.getOpcode() == ISD::UNDEF)
3148 continue;
3149 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3150 int QuadIdx = EltIdx / 4;
3151 ++LowQuad[QuadIdx];
3152 }
3153 int BestLowQuad = -1;
3154 unsigned MaxQuad = 1;
3155 for (unsigned i = 0; i < 4; ++i) {
3156 if (LowQuad[i] > MaxQuad) {
3157 BestLowQuad = i;
3158 MaxQuad = LowQuad[i];
3159 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003160 }
3161
Evan Cheng14b32e12007-12-11 01:46:18 +00003162 // Record which half of which vector the high elements come from.
3163 SmallVector<unsigned, 4> HighQuad(4);
3164 for (unsigned i = 4; i < 8; ++i) {
3165 SDOperand Elt = MaskElts[i];
3166 if (Elt.getOpcode() == ISD::UNDEF)
3167 continue;
3168 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3169 int QuadIdx = EltIdx / 4;
3170 ++HighQuad[QuadIdx];
3171 }
3172 int BestHighQuad = -1;
3173 MaxQuad = 1;
3174 for (unsigned i = 0; i < 4; ++i) {
3175 if (HighQuad[i] > MaxQuad) {
3176 BestHighQuad = i;
3177 MaxQuad = HighQuad[i];
3178 }
3179 }
3180
3181 // If it's possible to sort parts of either half with PSHUF{H|L}W, then do it.
3182 if (BestLowQuad != -1 || BestHighQuad != -1) {
3183 // First sort the 4 chunks in order using shufpd.
3184 SmallVector<SDOperand, 8> MaskVec;
3185 if (BestLowQuad != -1)
3186 MaskVec.push_back(DAG.getConstant(BestLowQuad, MVT::i32));
3187 else
3188 MaskVec.push_back(DAG.getConstant(0, MVT::i32));
3189 if (BestHighQuad != -1)
3190 MaskVec.push_back(DAG.getConstant(BestHighQuad, MVT::i32));
3191 else
3192 MaskVec.push_back(DAG.getConstant(1, MVT::i32));
3193 SDOperand Mask= DAG.getNode(ISD::BUILD_VECTOR, MVT::v2i32, &MaskVec[0],2);
3194 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v2i64,
3195 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V1),
3196 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, V2), Mask);
3197 NewV = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, NewV);
3198
3199 // Now sort high and low parts separately.
3200 BitVector InOrder(8);
3201 if (BestLowQuad != -1) {
3202 // Sort lower half in order using PSHUFLW.
3203 MaskVec.clear();
3204 bool AnyOutOrder = false;
3205 for (unsigned i = 0; i != 4; ++i) {
3206 SDOperand Elt = MaskElts[i];
3207 if (Elt.getOpcode() == ISD::UNDEF) {
3208 MaskVec.push_back(Elt);
3209 InOrder.set(i);
3210 } else {
3211 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3212 if (EltIdx != i)
3213 AnyOutOrder = true;
3214 MaskVec.push_back(DAG.getConstant(EltIdx % 4, MaskEVT));
3215 // If this element is in the right place after this shuffle, then
3216 // remember it.
3217 if ((int)(EltIdx / 4) == BestLowQuad)
3218 InOrder.set(i);
3219 }
3220 }
3221 if (AnyOutOrder) {
3222 for (unsigned i = 4; i != 8; ++i)
3223 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
3224 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
3225 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3226 }
3227 }
3228
3229 if (BestHighQuad != -1) {
3230 // Sort high half in order using PSHUFHW if possible.
3231 MaskVec.clear();
3232 for (unsigned i = 0; i != 4; ++i)
3233 MaskVec.push_back(DAG.getConstant(i, MaskEVT));
3234 bool AnyOutOrder = false;
3235 for (unsigned i = 4; i != 8; ++i) {
3236 SDOperand Elt = MaskElts[i];
3237 if (Elt.getOpcode() == ISD::UNDEF) {
3238 MaskVec.push_back(Elt);
3239 InOrder.set(i);
3240 } else {
3241 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3242 if (EltIdx != i)
3243 AnyOutOrder = true;
3244 MaskVec.push_back(DAG.getConstant((EltIdx % 4) + 4, MaskEVT));
3245 // If this element is in the right place after this shuffle, then
3246 // remember it.
3247 if ((int)(EltIdx / 4) == BestHighQuad)
3248 InOrder.set(i);
3249 }
3250 }
3251 if (AnyOutOrder) {
3252 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
3253 NewV = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, NewV, NewV, Mask);
3254 }
3255 }
3256
3257 // The other elements are put in the right place using pextrw and pinsrw.
3258 for (unsigned i = 0; i != 8; ++i) {
3259 if (InOrder[i])
3260 continue;
3261 SDOperand Elt = MaskElts[i];
3262 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3263 if (EltIdx == i)
3264 continue;
3265 SDOperand ExtOp = (EltIdx < 8)
3266 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3267 DAG.getConstant(EltIdx, PtrVT))
3268 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3269 DAG.getConstant(EltIdx - 8, PtrVT));
3270 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3271 DAG.getConstant(i, PtrVT));
3272 }
3273 return NewV;
3274 }
3275
3276 // PSHUF{H|L}W are not used. Lower into extracts and inserts but try to use
3277 ///as few as possible.
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003278 // First, let's find out how many elements are already in the right order.
3279 unsigned V1InOrder = 0;
3280 unsigned V1FromV1 = 0;
3281 unsigned V2InOrder = 0;
3282 unsigned V2FromV2 = 0;
Evan Cheng14b32e12007-12-11 01:46:18 +00003283 SmallVector<SDOperand, 8> V1Elts;
3284 SmallVector<SDOperand, 8> V2Elts;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003285 for (unsigned i = 0; i < 8; ++i) {
Evan Cheng14b32e12007-12-11 01:46:18 +00003286 SDOperand Elt = MaskElts[i];
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003287 if (Elt.getOpcode() == ISD::UNDEF) {
Evan Cheng14b32e12007-12-11 01:46:18 +00003288 V1Elts.push_back(Elt);
3289 V2Elts.push_back(Elt);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003290 ++V1InOrder;
3291 ++V2InOrder;
Evan Cheng14b32e12007-12-11 01:46:18 +00003292 continue;
3293 }
3294 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3295 if (EltIdx == i) {
3296 V1Elts.push_back(Elt);
3297 V2Elts.push_back(DAG.getConstant(i+8, MaskEVT));
3298 ++V1InOrder;
3299 } else if (EltIdx == i+8) {
3300 V1Elts.push_back(Elt);
3301 V2Elts.push_back(DAG.getConstant(i, MaskEVT));
3302 ++V2InOrder;
3303 } else if (EltIdx < 8) {
3304 V1Elts.push_back(Elt);
3305 ++V1FromV1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003306 } else {
Evan Cheng14b32e12007-12-11 01:46:18 +00003307 V2Elts.push_back(DAG.getConstant(EltIdx-8, MaskEVT));
3308 ++V2FromV2;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003309 }
3310 }
3311
3312 if (V2InOrder > V1InOrder) {
3313 PermMask = CommuteVectorShuffleMask(PermMask, DAG);
3314 std::swap(V1, V2);
3315 std::swap(V1Elts, V2Elts);
3316 std::swap(V1FromV1, V2FromV2);
3317 }
3318
Evan Cheng14b32e12007-12-11 01:46:18 +00003319 if ((V1FromV1 + V1InOrder) != 8) {
3320 // Some elements are from V2.
3321 if (V1FromV1) {
3322 // If there are elements that are from V1 but out of place,
3323 // then first sort them in place
3324 SmallVector<SDOperand, 8> MaskVec;
3325 for (unsigned i = 0; i < 8; ++i) {
3326 SDOperand Elt = V1Elts[i];
3327 if (Elt.getOpcode() == ISD::UNDEF) {
3328 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3329 continue;
3330 }
3331 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3332 if (EltIdx >= 8)
3333 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3334 else
3335 MaskVec.push_back(DAG.getConstant(EltIdx, MaskEVT));
3336 }
3337 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT, &MaskVec[0], 8);
3338 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v8i16, V1, V1, Mask);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003339 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003340
3341 NewV = V1;
3342 for (unsigned i = 0; i < 8; ++i) {
3343 SDOperand Elt = V1Elts[i];
3344 if (Elt.getOpcode() == ISD::UNDEF)
3345 continue;
3346 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3347 if (EltIdx < 8)
3348 continue;
3349 SDOperand ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V2,
3350 DAG.getConstant(EltIdx - 8, PtrVT));
3351 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3352 DAG.getConstant(i, PtrVT));
3353 }
3354 return NewV;
3355 } else {
3356 // All elements are from V1.
3357 NewV = V1;
3358 for (unsigned i = 0; i < 8; ++i) {
3359 SDOperand Elt = V1Elts[i];
3360 if (Elt.getOpcode() == ISD::UNDEF)
3361 continue;
3362 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3363 SDOperand ExtOp = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i16, V1,
3364 DAG.getConstant(EltIdx, PtrVT));
3365 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, MVT::v8i16, NewV, ExtOp,
3366 DAG.getConstant(i, PtrVT));
3367 }
3368 return NewV;
3369 }
3370}
3371
Evan Cheng7a831ce2007-12-15 03:00:47 +00003372/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3373/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3374/// done when every pair / quad of shuffle mask elements point to elements in
3375/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003376/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3377static
Evan Cheng7a831ce2007-12-15 03:00:47 +00003378SDOperand RewriteAsNarrowerShuffle(SDOperand V1, SDOperand V2,
3379 MVT::ValueType VT,
Evan Cheng14b32e12007-12-11 01:46:18 +00003380 SDOperand PermMask, SelectionDAG &DAG,
3381 TargetLowering &TLI) {
3382 unsigned NumElems = PermMask.getNumOperands();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003383 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
3384 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
3385 MVT::ValueType NewVT = MaskVT;
3386 switch (VT) {
3387 case MVT::v4f32: NewVT = MVT::v2f64; break;
3388 case MVT::v4i32: NewVT = MVT::v2i64; break;
3389 case MVT::v8i16: NewVT = MVT::v4i32; break;
3390 case MVT::v16i8: NewVT = MVT::v4i32; break;
3391 default: assert(false && "Unexpected!");
3392 }
3393
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003394 if (NewWidth == 2) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00003395 if (MVT::isInteger(VT))
3396 NewVT = MVT::v2i64;
3397 else
3398 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003399 }
Evan Cheng7a831ce2007-12-15 03:00:47 +00003400 unsigned Scale = NumElems / NewWidth;
3401 SmallVector<SDOperand, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003402 for (unsigned i = 0; i < NumElems; i += Scale) {
3403 unsigned StartIdx = ~0U;
3404 for (unsigned j = 0; j < Scale; ++j) {
3405 SDOperand Elt = PermMask.getOperand(i+j);
3406 if (Elt.getOpcode() == ISD::UNDEF)
3407 continue;
3408 unsigned EltIdx = cast<ConstantSDNode>(Elt)->getValue();
3409 if (StartIdx == ~0U)
3410 StartIdx = EltIdx - (EltIdx % Scale);
3411 if (EltIdx != StartIdx + j)
3412 return SDOperand();
3413 }
3414 if (StartIdx == ~0U)
3415 MaskVec.push_back(DAG.getNode(ISD::UNDEF, MVT::i32));
3416 else
3417 MaskVec.push_back(DAG.getConstant(StartIdx / Scale, MVT::i32));
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003418 }
3419
Evan Cheng7a831ce2007-12-15 03:00:47 +00003420 V1 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V1);
3421 V2 = DAG.getNode(ISD::BIT_CONVERT, NewVT, V2);
3422 return DAG.getNode(ISD::VECTOR_SHUFFLE, NewVT, V1, V2,
3423 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3424 &MaskVec[0], MaskVec.size()));
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003425}
3426
Evan Cheng0db9fe62006-04-25 20:13:52 +00003427SDOperand
3428X86TargetLowering::LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
3429 SDOperand V1 = Op.getOperand(0);
3430 SDOperand V2 = Op.getOperand(1);
3431 SDOperand PermMask = Op.getOperand(2);
3432 MVT::ValueType VT = Op.getValueType();
3433 unsigned NumElems = PermMask.getNumOperands();
3434 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
3435 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00003436 bool V1IsSplat = false;
3437 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003438
Evan Cheng8cf723d2006-09-08 01:50:06 +00003439 if (isUndefShuffle(Op.Val))
3440 return DAG.getNode(ISD::UNDEF, VT);
3441
Evan Cheng213d2cf2007-05-17 18:45:50 +00003442 if (isZeroShuffle(Op.Val))
3443 return getZeroVector(VT, DAG);
3444
Evan Cheng49892af2007-06-19 00:02:56 +00003445 if (isIdentityMask(PermMask.Val))
3446 return V1;
3447 else if (isIdentityMask(PermMask.Val, true))
3448 return V2;
3449
Evan Cheng0db9fe62006-04-25 20:13:52 +00003450 if (isSplatMask(PermMask.Val)) {
3451 if (NumElems <= 4) return Op;
3452 // Promote it to a v4i32 splat.
Evan Cheng9bbbb982006-10-25 20:48:19 +00003453 return PromoteSplat(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003454 }
3455
Evan Cheng7a831ce2007-12-15 03:00:47 +00003456 // If the shuffle can be profitably rewritten as a narrower shuffle, then
3457 // do it!
3458 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
3459 SDOperand NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
3460 if (NewOp.Val)
3461 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3462 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
3463 // FIXME: Figure out a cleaner way to do this.
3464 // Try to make use of movq to zero out the top part.
3465 if (ISD::isBuildVectorAllZeros(V2.Val)) {
3466 SDOperand NewOp = RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
3467 if (NewOp.Val) {
3468 SDOperand NewV1 = NewOp.getOperand(0);
3469 SDOperand NewV2 = NewOp.getOperand(1);
3470 SDOperand NewMask = NewOp.getOperand(2);
3471 if (isCommutedMOVL(NewMask.Val, true, false)) {
3472 NewOp = CommuteVectorShuffle(NewOp, NewV1, NewV2, NewMask, DAG);
3473 NewOp = DAG.getNode(ISD::VECTOR_SHUFFLE, NewOp.getValueType(),
3474 NewV1, NewV2, getMOVLMask(2, DAG));
3475 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3476 }
3477 }
3478 } else if (ISD::isBuildVectorAllZeros(V1.Val)) {
3479 SDOperand NewOp= RewriteAsNarrowerShuffle(V1, V2, VT, PermMask, DAG, *this);
3480 if (NewOp.Val && X86::isMOVLMask(NewOp.getOperand(2).Val))
3481 return DAG.getNode(ISD::BIT_CONVERT, VT, LowerVECTOR_SHUFFLE(NewOp, DAG));
3482 }
3483 }
3484
Evan Cheng9bbbb982006-10-25 20:48:19 +00003485 if (X86::isMOVLMask(PermMask.Val))
3486 return (V1IsUndef) ? V2 : Op;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003487
Evan Cheng9bbbb982006-10-25 20:48:19 +00003488 if (X86::isMOVSHDUPMask(PermMask.Val) ||
3489 X86::isMOVSLDUPMask(PermMask.Val) ||
3490 X86::isMOVHLPSMask(PermMask.Val) ||
3491 X86::isMOVHPMask(PermMask.Val) ||
3492 X86::isMOVLPMask(PermMask.Val))
3493 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003494
Evan Cheng9bbbb982006-10-25 20:48:19 +00003495 if (ShouldXformToMOVHLPS(PermMask.Val) ||
3496 ShouldXformToMOVLP(V1.Val, V2.Val, PermMask.Val))
Evan Cheng9eca5e82006-10-25 21:49:50 +00003497 return CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003498
Evan Cheng9eca5e82006-10-25 21:49:50 +00003499 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00003500 // FIXME: This should also accept a bitcast of a splat? Be careful, not
3501 // 1,1,1,1 -> v8i16 though.
Evan Cheng9bbbb982006-10-25 20:48:19 +00003502 V1IsSplat = isSplatVector(V1.Val);
3503 V2IsSplat = isSplatVector(V2.Val);
Chris Lattner8a594482007-11-25 00:24:49 +00003504
3505 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00003506 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Evan Cheng9eca5e82006-10-25 21:49:50 +00003507 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng9bbbb982006-10-25 20:48:19 +00003508 std::swap(V1IsSplat, V2IsSplat);
3509 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00003510 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00003511 }
3512
Evan Cheng7a831ce2007-12-15 03:00:47 +00003513 // FIXME: Figure out a cleaner way to do this.
Evan Cheng9bbbb982006-10-25 20:48:19 +00003514 if (isCommutedMOVL(PermMask.Val, V2IsSplat, V2IsUndef)) {
3515 if (V2IsUndef) return V1;
Evan Cheng9eca5e82006-10-25 21:49:50 +00003516 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
Evan Cheng9bbbb982006-10-25 20:48:19 +00003517 if (V2IsSplat) {
3518 // V2 is a splat, so the mask may be malformed. That is, it may point
3519 // to any V2 element. The instruction selectior won't like this. Get
3520 // a corrected mask and commute to form a proper MOVS{S|D}.
3521 SDOperand NewMask = getMOVLMask(NumElems, DAG);
3522 if (NewMask.Val != PermMask.Val)
3523 Op = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003524 }
Evan Cheng9bbbb982006-10-25 20:48:19 +00003525 return Op;
Evan Chengd9b8e402006-10-16 06:36:00 +00003526 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003527
Evan Chengd9b8e402006-10-16 06:36:00 +00003528 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003529 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
Evan Chengd9b8e402006-10-16 06:36:00 +00003530 X86::isUNPCKLMask(PermMask.Val) ||
3531 X86::isUNPCKHMask(PermMask.Val))
3532 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00003533
Evan Cheng9bbbb982006-10-25 20:48:19 +00003534 if (V2IsSplat) {
3535 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003536 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00003537 // new vector_shuffle with the corrected mask.
3538 SDOperand NewMask = NormalizeMask(PermMask, DAG);
3539 if (NewMask.Val != PermMask.Val) {
3540 if (X86::isUNPCKLMask(PermMask.Val, true)) {
3541 SDOperand NewMask = getUnpacklMask(NumElems, DAG);
3542 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
3543 } else if (X86::isUNPCKHMask(PermMask.Val, true)) {
3544 SDOperand NewMask = getUnpackhMask(NumElems, DAG);
3545 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2, NewMask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003546 }
3547 }
3548 }
3549
3550 // Normalize the node to match x86 shuffle ops if needed
Evan Cheng9eca5e82006-10-25 21:49:50 +00003551 if (V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(PermMask.Val))
3552 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3553
3554 if (Commuted) {
3555 // Commute is back and try unpck* again.
3556 Op = CommuteVectorShuffle(Op, V1, V2, PermMask, DAG);
3557 if (X86::isUNPCKL_v_undef_Mask(PermMask.Val) ||
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003558 X86::isUNPCKH_v_undef_Mask(PermMask.Val) ||
Evan Cheng9eca5e82006-10-25 21:49:50 +00003559 X86::isUNPCKLMask(PermMask.Val) ||
3560 X86::isUNPCKHMask(PermMask.Val))
3561 return Op;
3562 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003563
3564 // If VT is integer, try PSHUF* first, then SHUFP*.
3565 if (MVT::isInteger(VT)) {
Dan Gohman7f55fcb2007-08-02 21:17:01 +00003566 // MMX doesn't have PSHUFD; it does have PSHUFW. While it's theoretically
3567 // possible to shuffle a v2i32 using PSHUFW, that's not yet implemented.
3568 if (((MVT::getSizeInBits(VT) != 64 || NumElems == 4) &&
3569 X86::isPSHUFDMask(PermMask.Val)) ||
Evan Cheng0db9fe62006-04-25 20:13:52 +00003570 X86::isPSHUFHWMask(PermMask.Val) ||
3571 X86::isPSHUFLWMask(PermMask.Val)) {
3572 if (V2.getOpcode() != ISD::UNDEF)
3573 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3574 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3575 return Op;
3576 }
3577
Chris Lattner07c70cd2007-05-17 17:13:13 +00003578 if (X86::isSHUFPMask(PermMask.Val) &&
3579 MVT::getSizeInBits(VT) != 64) // Don't do this for MMX.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003580 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003581 } else {
3582 // Floating point cases in the other order.
3583 if (X86::isSHUFPMask(PermMask.Val))
3584 return Op;
3585 if (X86::isPSHUFDMask(PermMask.Val) ||
3586 X86::isPSHUFHWMask(PermMask.Val) ||
3587 X86::isPSHUFLWMask(PermMask.Val)) {
3588 if (V2.getOpcode() != ISD::UNDEF)
3589 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1,
3590 DAG.getNode(ISD::UNDEF, V1.getValueType()),PermMask);
3591 return Op;
3592 }
3593 }
3594
Evan Cheng14b32e12007-12-11 01:46:18 +00003595 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
3596 if (VT == MVT::v8i16) {
3597 SDOperand NewOp = LowerVECTOR_SHUFFLEv8i16(V1, V2, PermMask, DAG, *this);
3598 if (NewOp.Val)
3599 return NewOp;
3600 }
3601
3602 // Handle all 4 wide cases with a number of shuffles.
3603 if (NumElems == 4 && MVT::getSizeInBits(VT) != 64) {
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003604 // Don't do this for MMX.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003605 MVT::ValueType MaskVT = PermMask.getValueType();
Dan Gohman51eaa862007-06-14 22:58:02 +00003606 MVT::ValueType MaskEVT = MVT::getVectorElementType(MaskVT);
Chris Lattner5a88b832007-02-25 07:10:00 +00003607 SmallVector<std::pair<int, int>, 8> Locs;
Evan Cheng43f3bd32006-04-28 07:03:38 +00003608 Locs.reserve(NumElems);
Evan Cheng14b32e12007-12-11 01:46:18 +00003609 SmallVector<SDOperand, 8> Mask1(NumElems,
3610 DAG.getNode(ISD::UNDEF, MaskEVT));
3611 SmallVector<SDOperand, 8> Mask2(NumElems,
3612 DAG.getNode(ISD::UNDEF, MaskEVT));
Evan Cheng43f3bd32006-04-28 07:03:38 +00003613 unsigned NumHi = 0;
3614 unsigned NumLo = 0;
3615 // If no more than two elements come from either vector. This can be
3616 // implemented with two shuffles. First shuffle gather the elements.
3617 // The second shuffle, which takes the first shuffle as both of its
3618 // vector operands, put the elements into the right order.
3619 for (unsigned i = 0; i != NumElems; ++i) {
3620 SDOperand Elt = PermMask.getOperand(i);
3621 if (Elt.getOpcode() == ISD::UNDEF) {
3622 Locs[i] = std::make_pair(-1, -1);
3623 } else {
3624 unsigned Val = cast<ConstantSDNode>(Elt)->getValue();
3625 if (Val < NumElems) {
3626 Locs[i] = std::make_pair(0, NumLo);
3627 Mask1[NumLo] = Elt;
3628 NumLo++;
3629 } else {
3630 Locs[i] = std::make_pair(1, NumHi);
3631 if (2+NumHi < NumElems)
3632 Mask1[2+NumHi] = Elt;
3633 NumHi++;
3634 }
3635 }
3636 }
3637 if (NumLo <= 2 && NumHi <= 2) {
3638 V1 = DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnere2199452006-08-11 17:38:39 +00003639 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3640 &Mask1[0], Mask1.size()));
Evan Cheng43f3bd32006-04-28 07:03:38 +00003641 for (unsigned i = 0; i != NumElems; ++i) {
3642 if (Locs[i].first == -1)
3643 continue;
3644 else {
3645 unsigned Idx = (i < NumElems/2) ? 0 : NumElems;
3646 Idx += Locs[i].first * (NumElems/2) + Locs[i].second;
3647 Mask2[i] = DAG.getConstant(Idx, MaskEVT);
3648 }
3649 }
3650
3651 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V1,
Chris Lattnere2199452006-08-11 17:38:39 +00003652 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3653 &Mask2[0], Mask2.size()));
Evan Cheng43f3bd32006-04-28 07:03:38 +00003654 }
3655
3656 // Break it into (shuffle shuffle_hi, shuffle_lo).
3657 Locs.clear();
Chris Lattner5a88b832007-02-25 07:10:00 +00003658 SmallVector<SDOperand,8> LoMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3659 SmallVector<SDOperand,8> HiMask(NumElems, DAG.getNode(ISD::UNDEF, MaskEVT));
3660 SmallVector<SDOperand,8> *MaskPtr = &LoMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003661 unsigned MaskIdx = 0;
3662 unsigned LoIdx = 0;
3663 unsigned HiIdx = NumElems/2;
3664 for (unsigned i = 0; i != NumElems; ++i) {
3665 if (i == NumElems/2) {
3666 MaskPtr = &HiMask;
3667 MaskIdx = 1;
3668 LoIdx = 0;
3669 HiIdx = NumElems/2;
3670 }
3671 SDOperand Elt = PermMask.getOperand(i);
3672 if (Elt.getOpcode() == ISD::UNDEF) {
3673 Locs[i] = std::make_pair(-1, -1);
3674 } else if (cast<ConstantSDNode>(Elt)->getValue() < NumElems) {
3675 Locs[i] = std::make_pair(MaskIdx, LoIdx);
3676 (*MaskPtr)[LoIdx] = Elt;
3677 LoIdx++;
3678 } else {
3679 Locs[i] = std::make_pair(MaskIdx, HiIdx);
3680 (*MaskPtr)[HiIdx] = Elt;
3681 HiIdx++;
3682 }
3683 }
3684
Chris Lattner8c0c10c2006-05-16 06:45:34 +00003685 SDOperand LoShuffle =
3686 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnere2199452006-08-11 17:38:39 +00003687 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3688 &LoMask[0], LoMask.size()));
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003689 SDOperand HiShuffle =
Chris Lattner8c0c10c2006-05-16 06:45:34 +00003690 DAG.getNode(ISD::VECTOR_SHUFFLE, VT, V1, V2,
Chris Lattnere2199452006-08-11 17:38:39 +00003691 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3692 &HiMask[0], HiMask.size()));
Chris Lattner5a88b832007-02-25 07:10:00 +00003693 SmallVector<SDOperand, 8> MaskOps;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003694 for (unsigned i = 0; i != NumElems; ++i) {
3695 if (Locs[i].first == -1) {
3696 MaskOps.push_back(DAG.getNode(ISD::UNDEF, MaskEVT));
3697 } else {
3698 unsigned Idx = Locs[i].first * NumElems + Locs[i].second;
3699 MaskOps.push_back(DAG.getConstant(Idx, MaskEVT));
3700 }
3701 }
3702 return DAG.getNode(ISD::VECTOR_SHUFFLE, VT, LoShuffle, HiShuffle,
Chris Lattnere2199452006-08-11 17:38:39 +00003703 DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3704 &MaskOps[0], MaskOps.size()));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003705 }
3706
3707 return SDOperand();
3708}
3709
3710SDOperand
Nate Begeman14d12ca2008-02-11 04:19:36 +00003711X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDOperand Op,
3712 SelectionDAG &DAG) {
3713 MVT::ValueType VT = Op.getValueType();
3714 if (MVT::getSizeInBits(VT) == 8) {
3715 SDOperand Extract = DAG.getNode(X86ISD::PEXTRB, MVT::i32,
3716 Op.getOperand(0), Op.getOperand(1));
3717 SDOperand Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
3718 DAG.getValueType(VT));
3719 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3720 } else if (MVT::getSizeInBits(VT) == 16) {
3721 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, MVT::i32,
3722 Op.getOperand(0), Op.getOperand(1));
3723 SDOperand Assert = DAG.getNode(ISD::AssertZext, MVT::i32, Extract,
3724 DAG.getValueType(VT));
3725 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3726 }
3727 return SDOperand();
3728}
3729
3730
3731SDOperand
Evan Cheng0db9fe62006-04-25 20:13:52 +00003732X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
3733 if (!isa<ConstantSDNode>(Op.getOperand(1)))
3734 return SDOperand();
3735
Nate Begeman14d12ca2008-02-11 04:19:36 +00003736 if (Subtarget->hasSSE41())
3737 return LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
3738
Evan Cheng0db9fe62006-04-25 20:13:52 +00003739 MVT::ValueType VT = Op.getValueType();
3740 // TODO: handle v16i8.
3741 if (MVT::getSizeInBits(VT) == 16) {
Evan Cheng14b32e12007-12-11 01:46:18 +00003742 SDOperand Vec = Op.getOperand(0);
3743 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3744 if (Idx == 0)
3745 return DAG.getNode(ISD::TRUNCATE, MVT::i16,
3746 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::i32,
3747 DAG.getNode(ISD::BIT_CONVERT, MVT::v4i32, Vec),
3748 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003749 // Transform it so it match pextrw which produces a 32-bit result.
3750 MVT::ValueType EVT = (MVT::ValueType)(VT+1);
3751 SDOperand Extract = DAG.getNode(X86ISD::PEXTRW, EVT,
3752 Op.getOperand(0), Op.getOperand(1));
3753 SDOperand Assert = DAG.getNode(ISD::AssertZext, EVT, Extract,
3754 DAG.getValueType(VT));
3755 return DAG.getNode(ISD::TRUNCATE, VT, Assert);
3756 } else if (MVT::getSizeInBits(VT) == 32) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003757 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3758 if (Idx == 0)
3759 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003760 // SHUFPS the element to the lowest double word, then movss.
3761 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner5a88b832007-02-25 07:10:00 +00003762 SmallVector<SDOperand, 8> IdxVec;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00003763 IdxVec.
3764 push_back(DAG.getConstant(Idx, MVT::getVectorElementType(MaskVT)));
3765 IdxVec.
3766 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
3767 IdxVec.
3768 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
3769 IdxVec.
3770 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Chris Lattnere2199452006-08-11 17:38:39 +00003771 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3772 &IdxVec[0], IdxVec.size());
Evan Cheng14b32e12007-12-11 01:46:18 +00003773 SDOperand Vec = Op.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003774 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003775 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003776 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00003777 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003778 } else if (MVT::getSizeInBits(VT) == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00003779 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
3780 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
3781 // to match extract_elt for f64.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003782 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
3783 if (Idx == 0)
3784 return Op;
3785
3786 // UNPCKHPD the element to the lowest double word, then movsd.
3787 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
3788 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
3789 MVT::ValueType MaskVT = MVT::getIntVectorWithNumElements(4);
Chris Lattner5a88b832007-02-25 07:10:00 +00003790 SmallVector<SDOperand, 8> IdxVec;
Dan Gohman51eaa862007-06-14 22:58:02 +00003791 IdxVec.push_back(DAG.getConstant(1, MVT::getVectorElementType(MaskVT)));
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00003792 IdxVec.
3793 push_back(DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(MaskVT)));
Chris Lattnere2199452006-08-11 17:38:39 +00003794 SDOperand Mask = DAG.getNode(ISD::BUILD_VECTOR, MaskVT,
3795 &IdxVec[0], IdxVec.size());
Evan Cheng14b32e12007-12-11 01:46:18 +00003796 SDOperand Vec = Op.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003797 Vec = DAG.getNode(ISD::VECTOR_SHUFFLE, Vec.getValueType(),
3798 Vec, DAG.getNode(ISD::UNDEF, Vec.getValueType()), Mask);
3799 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00003800 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003801 }
3802
3803 return SDOperand();
3804}
3805
3806SDOperand
Nate Begeman14d12ca2008-02-11 04:19:36 +00003807X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDOperand Op, SelectionDAG &DAG){
3808 MVT::ValueType VT = Op.getValueType();
3809 MVT::ValueType EVT = MVT::getVectorElementType(VT);
3810
3811 SDOperand N0 = Op.getOperand(0);
3812 SDOperand N1 = Op.getOperand(1);
3813 SDOperand N2 = Op.getOperand(2);
3814
3815 if ((MVT::getSizeInBits(EVT) == 8) || (MVT::getSizeInBits(EVT) == 16)) {
3816 unsigned Opc = (MVT::getSizeInBits(EVT) == 8) ? X86ISD::PINSRB
3817 : X86ISD::PINSRW;
3818 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
3819 // argument.
3820 if (N1.getValueType() != MVT::i32)
3821 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3822 if (N2.getValueType() != MVT::i32)
3823 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue());
3824 return DAG.getNode(Opc, VT, N0, N1, N2);
3825 } else if (EVT == MVT::f32) {
3826 // Bits [7:6] of the constant are the source select. This will always be
3827 // zero here. The DAG Combiner may combine an extract_elt index into these
3828 // bits. For example (insert (extract, 3), 2) could be matched by putting
3829 // the '3' into bits [7:6] of X86ISD::INSERTPS.
3830 // Bits [5:4] of the constant are the destination select. This is the
3831 // value of the incoming immediate.
3832 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
3833 // combine either bitwise AND or insert of float 0.0 to set these bits.
3834 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue() << 4);
3835 return DAG.getNode(X86ISD::INSERTPS, VT, N0, N1, N2);
3836 }
3837 return SDOperand();
3838}
3839
3840SDOperand
Evan Cheng0db9fe62006-04-25 20:13:52 +00003841X86TargetLowering::LowerINSERT_VECTOR_ELT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003842 MVT::ValueType VT = Op.getValueType();
Evan Cheng794405e2007-12-12 07:55:34 +00003843 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Nate Begeman14d12ca2008-02-11 04:19:36 +00003844
3845 if (Subtarget->hasSSE41())
3846 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
3847
Evan Cheng794405e2007-12-12 07:55:34 +00003848 if (EVT == MVT::i8)
3849 return SDOperand();
3850
Evan Cheng0db9fe62006-04-25 20:13:52 +00003851 SDOperand N0 = Op.getOperand(0);
3852 SDOperand N1 = Op.getOperand(1);
3853 SDOperand N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00003854
3855 if (MVT::getSizeInBits(EVT) == 16) {
3856 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
3857 // as its second argument.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003858 if (N1.getValueType() != MVT::i32)
3859 N1 = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, N1);
3860 if (N2.getValueType() != MVT::i32)
Chris Lattner0bd48932008-01-17 07:00:52 +00003861 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getValue());
Evan Cheng0db9fe62006-04-25 20:13:52 +00003862 return DAG.getNode(X86ISD::PINSRW, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003863 }
Nate Begeman219f67f2008-01-05 20:51:30 +00003864 return SDOperand();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003865}
3866
3867SDOperand
3868X86TargetLowering::LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
3869 SDOperand AnyExt = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, Op.getOperand(0));
Evan Chengefec7512008-02-18 23:04:32 +00003870 MVT::ValueType VT = MVT::v2i32;
3871 switch (Op.getValueType()) {
3872 default: break;
3873 case MVT::v16i8:
3874 case MVT::v8i16:
3875 VT = MVT::v4i32;
3876 break;
3877 }
3878 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(),
3879 DAG.getNode(ISD::SCALAR_TO_VECTOR, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003880}
3881
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003882// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Evan Cheng0db9fe62006-04-25 20:13:52 +00003883// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
3884// one of the above mentioned nodes. It has to be wrapped because otherwise
3885// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
3886// be used to form addressing mode. These wrapped nodes will be selected
3887// into MOV32ri.
3888SDOperand
3889X86TargetLowering::LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
3890 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengd0ff02c2006-11-29 23:19:46 +00003891 SDOperand Result = DAG.getTargetConstantPool(CP->getConstVal(),
3892 getPointerTy(),
3893 CP->getAlignment());
Evan Cheng19f2ffc2006-12-05 04:01:03 +00003894 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00003895 // With PIC, the address is actually $g + Offset.
3896 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3897 !Subtarget->isPICStyleRIPRel()) {
3898 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3899 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3900 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003901 }
3902
3903 return Result;
3904}
3905
3906SDOperand
3907X86TargetLowering::LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
3908 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Evan Chengd0ff02c2006-11-29 23:19:46 +00003909 SDOperand Result = DAG.getTargetGlobalAddress(GV, getPointerTy());
Evan Chenga844bde2008-02-02 04:07:54 +00003910 // If it's a debug information descriptor, don't mess with it.
3911 if (DAG.isVerifiedDebugInfoDesc(Op))
3912 return Result;
Evan Cheng19f2ffc2006-12-05 04:01:03 +00003913 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00003914 // With PIC, the address is actually $g + Offset.
3915 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
3916 !Subtarget->isPICStyleRIPRel()) {
3917 Result = DAG.getNode(ISD::ADD, getPointerTy(),
3918 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
3919 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003920 }
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00003921
3922 // For Darwin & Mingw32, external and weak symbols are indirect, so we want to
3923 // load the value at address GV, not the value of GV itself. This means that
3924 // the GlobalAddress must be in the base or index register of the address, not
3925 // the GV offset field. Platform check is inside GVRequiresExtraLoad() call
Anton Korobeynikov7f705592007-01-12 19:20:47 +00003926 // The same applies for external symbols during PIC codegen
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00003927 if (Subtarget->GVRequiresExtraLoad(GV, getTargetMachine(), false))
Dan Gohman69de1932008-02-06 22:27:42 +00003928 Result = DAG.getLoad(getPointerTy(), DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00003929 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003930
3931 return Result;
3932}
3933
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00003934// Lower ISD::GlobalTLSAddress using the "general dynamic" model
3935static SDOperand
3936LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
3937 const MVT::ValueType PtrVT) {
3938 SDOperand InFlag;
3939 SDOperand Chain = DAG.getCopyToReg(DAG.getEntryNode(), X86::EBX,
3940 DAG.getNode(X86ISD::GlobalBaseReg,
3941 PtrVT), InFlag);
3942 InFlag = Chain.getValue(1);
3943
3944 // emit leal symbol@TLSGD(,%ebx,1), %eax
3945 SDVTList NodeTys = DAG.getVTList(PtrVT, MVT::Other, MVT::Flag);
3946 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
3947 GA->getValueType(0),
3948 GA->getOffset());
3949 SDOperand Ops[] = { Chain, TGA, InFlag };
3950 SDOperand Result = DAG.getNode(X86ISD::TLSADDR, NodeTys, Ops, 3);
3951 InFlag = Result.getValue(2);
3952 Chain = Result.getValue(1);
3953
3954 // call ___tls_get_addr. This function receives its argument in
3955 // the register EAX.
3956 Chain = DAG.getCopyToReg(Chain, X86::EAX, Result, InFlag);
3957 InFlag = Chain.getValue(1);
3958
3959 NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
3960 SDOperand Ops1[] = { Chain,
3961 DAG.getTargetExternalSymbol("___tls_get_addr",
3962 PtrVT),
3963 DAG.getRegister(X86::EAX, PtrVT),
3964 DAG.getRegister(X86::EBX, PtrVT),
3965 InFlag };
3966 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops1, 5);
3967 InFlag = Chain.getValue(1);
3968
3969 return DAG.getCopyFromReg(Chain, X86::EAX, PtrVT, InFlag);
3970}
3971
3972// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
3973// "local exec" model.
3974static SDOperand
3975LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
3976 const MVT::ValueType PtrVT) {
3977 // Get the Thread Pointer
3978 SDOperand ThreadPointer = DAG.getNode(X86ISD::THREAD_POINTER, PtrVT);
3979 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
3980 // exec)
3981 SDOperand TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
3982 GA->getValueType(0),
3983 GA->getOffset());
3984 SDOperand Offset = DAG.getNode(X86ISD::Wrapper, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00003985
3986 if (GA->getGlobal()->isDeclaration()) // initial exec TLS model
Dan Gohman69de1932008-02-06 22:27:42 +00003987 Offset = DAG.getLoad(PtrVT, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00003988 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00003989
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00003990 // The address of the thread local variable is the add of the thread
3991 // pointer with the offset of the variable.
3992 return DAG.getNode(ISD::ADD, PtrVT, ThreadPointer, Offset);
3993}
3994
3995SDOperand
3996X86TargetLowering::LowerGlobalTLSAddress(SDOperand Op, SelectionDAG &DAG) {
3997 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00003998 // TODO: implement the "initial exec"model for pic executables
3999 assert(!Subtarget->is64Bit() && Subtarget->isTargetELF() &&
4000 "TLS not implemented for non-ELF and 64-bit targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004001 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
4002 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
4003 // otherwise use the "Local Exec"TLS Model
4004 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
4005 return LowerToTLSGeneralDynamicModel(GA, DAG, getPointerTy());
4006 else
4007 return LowerToTLSExecModel(GA, DAG, getPointerTy());
4008}
4009
Evan Cheng0db9fe62006-04-25 20:13:52 +00004010SDOperand
4011X86TargetLowering::LowerExternalSymbol(SDOperand Op, SelectionDAG &DAG) {
4012 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Evan Chengd0ff02c2006-11-29 23:19:46 +00004013 SDOperand Result = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Cheng19f2ffc2006-12-05 04:01:03 +00004014 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004015 // With PIC, the address is actually $g + Offset.
4016 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4017 !Subtarget->isPICStyleRIPRel()) {
4018 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4019 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4020 Result);
4021 }
4022
4023 return Result;
4024}
4025
4026SDOperand X86TargetLowering::LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
4027 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4028 SDOperand Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy());
4029 Result = DAG.getNode(X86ISD::Wrapper, getPointerTy(), Result);
4030 // With PIC, the address is actually $g + Offset.
4031 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
4032 !Subtarget->isPICStyleRIPRel()) {
4033 Result = DAG.getNode(ISD::ADD, getPointerTy(),
4034 DAG.getNode(X86ISD::GlobalBaseReg, getPointerTy()),
4035 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004036 }
4037
4038 return Result;
4039}
4040
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004041/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
4042/// take a 2 x i32 value to shift plus a shift amount.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004043SDOperand X86TargetLowering::LowerShift(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004044 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
4045 MVT::ValueType VT = Op.getValueType();
4046 unsigned VTBits = MVT::getSizeInBits(VT);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004047 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
4048 SDOperand ShOpLo = Op.getOperand(0);
4049 SDOperand ShOpHi = Op.getOperand(1);
4050 SDOperand ShAmt = Op.getOperand(2);
4051 SDOperand Tmp1 = isSRA ?
Dan Gohman4c1fa612008-03-03 22:22:09 +00004052 DAG.getNode(ISD::SRA, VT, ShOpHi, DAG.getConstant(VTBits - 1, MVT::i8)) :
4053 DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004054
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004055 SDOperand Tmp2, Tmp3;
4056 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004057 Tmp2 = DAG.getNode(X86ISD::SHLD, VT, ShOpHi, ShOpLo, ShAmt);
4058 Tmp3 = DAG.getNode(ISD::SHL, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004059 } else {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004060 Tmp2 = DAG.getNode(X86ISD::SHRD, VT, ShOpLo, ShOpHi, ShAmt);
4061 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004062 }
Evan Chenge3413162006-01-09 18:33:28 +00004063
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004064 const MVT::ValueType *VTs = DAG.getNodeValueTypes(MVT::Other, MVT::Flag);
4065 SDOperand AndNode = DAG.getNode(ISD::AND, MVT::i8, ShAmt,
Dan Gohman4c1fa612008-03-03 22:22:09 +00004066 DAG.getConstant(VTBits, MVT::i8));
4067 SDOperand Cond = DAG.getNode(X86ISD::CMP, VT,
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004068 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004069
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004070 SDOperand Hi, Lo;
4071 SDOperand CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman4c1fa612008-03-03 22:22:09 +00004072 VTs = DAG.getNodeValueTypes(VT, MVT::Flag);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004073 SmallVector<SDOperand, 4> Ops;
4074 if (Op.getOpcode() == ISD::SHL_PARTS) {
4075 Ops.push_back(Tmp2);
4076 Ops.push_back(Tmp3);
4077 Ops.push_back(CC);
4078 Ops.push_back(Cond);
Dan Gohman4c1fa612008-03-03 22:22:09 +00004079 Hi = DAG.getNode(X86ISD::CMOV, VT, &Ops[0], Ops.size());
Evan Chenge3413162006-01-09 18:33:28 +00004080
Evan Chenge3413162006-01-09 18:33:28 +00004081 Ops.clear();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004082 Ops.push_back(Tmp3);
4083 Ops.push_back(Tmp1);
4084 Ops.push_back(CC);
4085 Ops.push_back(Cond);
Dan Gohman4c1fa612008-03-03 22:22:09 +00004086 Lo = DAG.getNode(X86ISD::CMOV, VT, &Ops[0], Ops.size());
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004087 } else {
4088 Ops.push_back(Tmp2);
4089 Ops.push_back(Tmp3);
4090 Ops.push_back(CC);
4091 Ops.push_back(Cond);
Dan Gohman4c1fa612008-03-03 22:22:09 +00004092 Lo = DAG.getNode(X86ISD::CMOV, VT, &Ops[0], Ops.size());
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004093
4094 Ops.clear();
4095 Ops.push_back(Tmp3);
4096 Ops.push_back(Tmp1);
4097 Ops.push_back(CC);
4098 Ops.push_back(Cond);
Dan Gohman4c1fa612008-03-03 22:22:09 +00004099 Hi = DAG.getNode(X86ISD::CMOV, VT, &Ops[0], Ops.size());
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004100 }
4101
Dan Gohman4c1fa612008-03-03 22:22:09 +00004102 VTs = DAG.getNodeValueTypes(VT, VT);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004103 Ops.clear();
4104 Ops.push_back(Lo);
4105 Ops.push_back(Hi);
4106 return DAG.getNode(ISD::MERGE_VALUES, VTs, 2, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004107}
Evan Chenga3195e82006-01-12 22:54:21 +00004108
Evan Cheng0db9fe62006-04-25 20:13:52 +00004109SDOperand X86TargetLowering::LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004110 MVT::ValueType SrcVT = Op.getOperand(0).getValueType();
Chris Lattnerb09916b2008-02-27 05:57:41 +00004111 assert(SrcVT <= MVT::i64 && SrcVT >= MVT::i16 &&
4112 "Unknown SINT_TO_FP to lower!");
4113
4114 // These are really Legal; caller falls through into that case.
4115 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
4116 return SDOperand();
4117 if (SrcVT == MVT::i64 && Op.getValueType() != MVT::f80 &&
4118 Subtarget->is64Bit())
4119 return SDOperand();
4120
Evan Cheng0db9fe62006-04-25 20:13:52 +00004121 unsigned Size = MVT::getSizeInBits(SrcVT)/8;
4122 MachineFunction &MF = DAG.getMachineFunction();
4123 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
4124 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Cheng786225a2006-10-05 23:01:46 +00004125 SDOperand Chain = DAG.getStore(DAG.getEntryNode(), Op.getOperand(0),
Dan Gohman69de1932008-02-06 22:27:42 +00004126 StackSlot,
Dan Gohman3069b872008-02-07 18:41:25 +00004127 PseudoSourceValue::getFixedStack(),
Dan Gohman69de1932008-02-06 22:27:42 +00004128 SSFI);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004129
4130 // Build the FILD
Chris Lattner5a88b832007-02-25 07:10:00 +00004131 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004132 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004133 if (useSSE)
Chris Lattner5a88b832007-02-25 07:10:00 +00004134 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
4135 else
Dale Johannesen849f2142007-07-03 00:53:03 +00004136 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Chris Lattner5a88b832007-02-25 07:10:00 +00004137 SmallVector<SDOperand, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004138 Ops.push_back(Chain);
4139 Ops.push_back(StackSlot);
4140 Ops.push_back(DAG.getValueType(SrcVT));
Chris Lattnerb09916b2008-02-27 05:57:41 +00004141 SDOperand Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD,
4142 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004143
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004144 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004145 Chain = Result.getValue(1);
4146 SDOperand InFlag = Result.getValue(2);
4147
4148 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4149 // shouldn't be necessary except that RFP cannot be live across
4150 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004151 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004152 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004153 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Chris Lattner5a88b832007-02-25 07:10:00 +00004154 Tys = DAG.getVTList(MVT::Other);
4155 SmallVector<SDOperand, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004156 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004157 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004158 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004159 Ops.push_back(DAG.getValueType(Op.getValueType()));
4160 Ops.push_back(InFlag);
Chris Lattnerbd564bf2006-08-08 02:23:42 +00004161 Chain = DAG.getNode(X86ISD::FST, Tys, &Ops[0], Ops.size());
Dan Gohman69de1932008-02-06 22:27:42 +00004162 Result = DAG.getLoad(Op.getValueType(), Chain, StackSlot,
Dan Gohman3069b872008-02-07 18:41:25 +00004163 PseudoSourceValue::getFixedStack(), SSFI);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004164 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004165
Evan Cheng0db9fe62006-04-25 20:13:52 +00004166 return Result;
4167}
4168
Chris Lattner27a6c732007-11-24 07:07:01 +00004169std::pair<SDOperand,SDOperand> X86TargetLowering::
4170FP_TO_SINTHelper(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004171 assert(Op.getValueType() <= MVT::i64 && Op.getValueType() >= MVT::i16 &&
4172 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00004173
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004174 // These are really Legal.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +00004175 if (Op.getValueType() == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00004176 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Chris Lattner27a6c732007-11-24 07:07:01 +00004177 return std::make_pair(SDOperand(), SDOperand());
Dale Johannesen73328d12007-09-19 23:55:34 +00004178 if (Subtarget->is64Bit() &&
4179 Op.getValueType() == MVT::i64 &&
4180 Op.getOperand(0).getValueType() != MVT::f80)
Chris Lattner27a6c732007-11-24 07:07:01 +00004181 return std::make_pair(SDOperand(), SDOperand());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004182
Evan Cheng87c89352007-10-15 20:11:21 +00004183 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
4184 // stack slot.
4185 MachineFunction &MF = DAG.getMachineFunction();
4186 unsigned MemSize = MVT::getSizeInBits(Op.getValueType())/8;
4187 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4188 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004189 unsigned Opc;
4190 switch (Op.getValueType()) {
Chris Lattner27a6c732007-11-24 07:07:01 +00004191 default: assert(0 && "Invalid FP_TO_SINT to lower!");
4192 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
4193 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
4194 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004195 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004196
Evan Cheng0db9fe62006-04-25 20:13:52 +00004197 SDOperand Chain = DAG.getEntryNode();
4198 SDOperand Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00004199 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004200 assert(Op.getValueType() == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dan Gohman69de1932008-02-06 22:27:42 +00004201 Chain = DAG.getStore(Chain, Value, StackSlot,
Dan Gohman3069b872008-02-07 18:41:25 +00004202 PseudoSourceValue::getFixedStack(), SSFI);
Dale Johannesen849f2142007-07-03 00:53:03 +00004203 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Chris Lattner5a88b832007-02-25 07:10:00 +00004204 SDOperand Ops[] = {
4205 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
4206 };
4207 Value = DAG.getNode(X86ISD::FLD, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004208 Chain = Value.getValue(1);
4209 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
4210 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
4211 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004212
Evan Cheng0db9fe62006-04-25 20:13:52 +00004213 // Build the FP_TO_INT*_IN_MEM
Chris Lattner5a88b832007-02-25 07:10:00 +00004214 SDOperand Ops[] = { Chain, Value, StackSlot };
4215 SDOperand FIST = DAG.getNode(Opc, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00004216
Chris Lattner27a6c732007-11-24 07:07:01 +00004217 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004218}
4219
Chris Lattner27a6c732007-11-24 07:07:01 +00004220SDOperand X86TargetLowering::LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00004221 std::pair<SDOperand,SDOperand> Vals = FP_TO_SINTHelper(Op, DAG);
4222 SDOperand FIST = Vals.first, StackSlot = Vals.second;
4223 if (FIST.Val == 0) return SDOperand();
4224
4225 // Load the result.
4226 return DAG.getLoad(Op.getValueType(), FIST, StackSlot, NULL, 0);
4227}
4228
4229SDNode *X86TargetLowering::ExpandFP_TO_SINT(SDNode *N, SelectionDAG &DAG) {
4230 std::pair<SDOperand,SDOperand> Vals = FP_TO_SINTHelper(SDOperand(N, 0), DAG);
4231 SDOperand FIST = Vals.first, StackSlot = Vals.second;
4232 if (FIST.Val == 0) return 0;
4233
4234 // Return an i64 load from the stack slot.
4235 SDOperand Res = DAG.getLoad(MVT::i64, FIST, StackSlot, NULL, 0);
4236
4237 // Use a MERGE_VALUES node to drop the chain result value.
4238 return DAG.getNode(ISD::MERGE_VALUES, MVT::i64, Res).Val;
4239}
4240
Evan Cheng0db9fe62006-04-25 20:13:52 +00004241SDOperand X86TargetLowering::LowerFABS(SDOperand Op, SelectionDAG &DAG) {
4242 MVT::ValueType VT = Op.getValueType();
Dan Gohman20382522007-07-10 00:05:58 +00004243 MVT::ValueType EltVT = VT;
4244 if (MVT::isVector(VT))
4245 EltVT = MVT::getVectorElementType(VT);
4246 const Type *OpNTy = MVT::getTypeForValueType(EltVT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004247 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00004248 if (EltVT == MVT::f64) {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004249 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00004250 CV.push_back(C);
4251 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004252 } else {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004253 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00004254 CV.push_back(C);
4255 CV.push_back(C);
4256 CV.push_back(C);
4257 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004258 }
Dan Gohmand3006222007-07-27 17:16:43 +00004259 Constant *C = ConstantVector::get(CV);
4260 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman69de1932008-02-06 22:27:42 +00004261 SDOperand Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00004262 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00004263 false, 16);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004264 return DAG.getNode(X86ISD::FAND, VT, Op.getOperand(0), Mask);
4265}
4266
4267SDOperand X86TargetLowering::LowerFNEG(SDOperand Op, SelectionDAG &DAG) {
4268 MVT::ValueType VT = Op.getValueType();
Dan Gohman20382522007-07-10 00:05:58 +00004269 MVT::ValueType EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00004270 unsigned EltNum = 1;
4271 if (MVT::isVector(VT)) {
Dan Gohman20382522007-07-10 00:05:58 +00004272 EltVT = MVT::getVectorElementType(VT);
Evan Chengd4d01b72007-07-19 23:36:01 +00004273 EltNum = MVT::getVectorNumElements(VT);
4274 }
Dan Gohman20382522007-07-10 00:05:58 +00004275 const Type *OpNTy = MVT::getTypeForValueType(EltVT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004276 std::vector<Constant*> CV;
Dan Gohman20382522007-07-10 00:05:58 +00004277 if (EltVT == MVT::f64) {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004278 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00004279 CV.push_back(C);
4280 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004281 } else {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004282 Constant *C = ConstantFP::get(OpNTy, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00004283 CV.push_back(C);
4284 CV.push_back(C);
4285 CV.push_back(C);
4286 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004287 }
Dan Gohmand3006222007-07-27 17:16:43 +00004288 Constant *C = ConstantVector::get(CV);
4289 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman69de1932008-02-06 22:27:42 +00004290 SDOperand Mask = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00004291 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00004292 false, 16);
Evan Chengd4d01b72007-07-19 23:36:01 +00004293 if (MVT::isVector(VT)) {
Evan Chengd4d01b72007-07-19 23:36:01 +00004294 return DAG.getNode(ISD::BIT_CONVERT, VT,
4295 DAG.getNode(ISD::XOR, MVT::v2i64,
4296 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Op.getOperand(0)),
4297 DAG.getNode(ISD::BIT_CONVERT, MVT::v2i64, Mask)));
4298 } else {
Evan Chengd4d01b72007-07-19 23:36:01 +00004299 return DAG.getNode(X86ISD::FXOR, VT, Op.getOperand(0), Mask);
4300 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004301}
4302
Evan Cheng68c47cb2007-01-05 07:55:56 +00004303SDOperand X86TargetLowering::LowerFCOPYSIGN(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng73d6cf12007-01-05 21:37:56 +00004304 SDOperand Op0 = Op.getOperand(0);
4305 SDOperand Op1 = Op.getOperand(1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00004306 MVT::ValueType VT = Op.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00004307 MVT::ValueType SrcVT = Op1.getValueType();
Evan Cheng68c47cb2007-01-05 07:55:56 +00004308 const Type *SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng73d6cf12007-01-05 21:37:56 +00004309
4310 // If second operand is smaller, extend it first.
4311 if (MVT::getSizeInBits(SrcVT) < MVT::getSizeInBits(VT)) {
4312 Op1 = DAG.getNode(ISD::FP_EXTEND, VT, Op1);
4313 SrcVT = VT;
Dale Johannesen43421b32007-09-06 18:13:44 +00004314 SrcTy = MVT::getTypeForValueType(SrcVT);
Evan Cheng73d6cf12007-01-05 21:37:56 +00004315 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00004316 // And if it is bigger, shrink it first.
4317 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
Chris Lattner0bd48932008-01-17 07:00:52 +00004318 Op1 = DAG.getNode(ISD::FP_ROUND, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00004319 SrcVT = VT;
4320 SrcTy = MVT::getTypeForValueType(SrcVT);
4321 }
4322
4323 // At this point the operands and the result should have the same
4324 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00004325
Evan Cheng68c47cb2007-01-05 07:55:56 +00004326 // First get the sign bit of second operand.
4327 std::vector<Constant*> CV;
4328 if (SrcVT == MVT::f64) {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004329 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 1ULL << 63))));
4330 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00004331 } else {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004332 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 1U << 31))));
4333 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4334 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4335 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00004336 }
Dan Gohmand3006222007-07-27 17:16:43 +00004337 Constant *C = ConstantVector::get(CV);
4338 SDOperand CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman69de1932008-02-06 22:27:42 +00004339 SDOperand Mask1 = DAG.getLoad(SrcVT, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00004340 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00004341 false, 16);
Evan Cheng73d6cf12007-01-05 21:37:56 +00004342 SDOperand SignBit = DAG.getNode(X86ISD::FAND, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00004343
4344 // Shift sign bit right or left if the two operands have different types.
4345 if (MVT::getSizeInBits(SrcVT) > MVT::getSizeInBits(VT)) {
4346 // Op0 is MVT::f32, Op1 is MVT::f64.
4347 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, MVT::v2f64, SignBit);
4348 SignBit = DAG.getNode(X86ISD::FSRL, MVT::v2f64, SignBit,
4349 DAG.getConstant(32, MVT::i32));
4350 SignBit = DAG.getNode(ISD::BIT_CONVERT, MVT::v4f32, SignBit);
4351 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00004352 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00004353 }
4354
Evan Cheng73d6cf12007-01-05 21:37:56 +00004355 // Clear first operand sign bit.
4356 CV.clear();
4357 if (VT == MVT::f64) {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004358 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, ~(1ULL << 63)))));
4359 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00004360 } else {
Dale Johannesen3f6eb742007-09-11 18:32:33 +00004361 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, ~(1U << 31)))));
4362 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4363 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
4364 CV.push_back(ConstantFP::get(SrcTy, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00004365 }
Dan Gohmand3006222007-07-27 17:16:43 +00004366 C = ConstantVector::get(CV);
4367 CPIdx = DAG.getConstantPool(C, getPointerTy(), 4);
Dan Gohman69de1932008-02-06 22:27:42 +00004368 SDOperand Mask2 = DAG.getLoad(VT, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00004369 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00004370 false, 16);
Evan Cheng73d6cf12007-01-05 21:37:56 +00004371 SDOperand Val = DAG.getNode(X86ISD::FAND, VT, Op0, Mask2);
4372
4373 // Or the value with the sign bit.
4374 return DAG.getNode(X86ISD::FOR, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00004375}
4376
Evan Chenge5f62042007-09-29 00:00:36 +00004377SDOperand X86TargetLowering::LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng0488db92007-09-25 01:57:46 +00004378 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Evan Cheng1a35edb2007-09-26 00:45:55 +00004379 SDOperand Cond;
Evan Cheng0488db92007-09-25 01:57:46 +00004380 SDOperand Op0 = Op.getOperand(0);
4381 SDOperand Op1 = Op.getOperand(1);
4382 SDOperand CC = Op.getOperand(2);
4383 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
4384 bool isFP = MVT::isFloatingPoint(Op.getOperand(1).getValueType());
4385 unsigned X86CC;
4386
Evan Cheng0488db92007-09-25 01:57:46 +00004387 if (translateX86CC(cast<CondCodeSDNode>(CC)->get(), isFP, X86CC,
Evan Cheng1a35edb2007-09-26 00:45:55 +00004388 Op0, Op1, DAG)) {
Evan Chenge5f62042007-09-29 00:00:36 +00004389 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
4390 return DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004391 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng1a35edb2007-09-26 00:45:55 +00004392 }
Evan Cheng0488db92007-09-25 01:57:46 +00004393
4394 assert(isFP && "Illegal integer SetCC!");
4395
Evan Chenge5f62042007-09-29 00:00:36 +00004396 Cond = DAG.getNode(X86ISD::CMP, MVT::i32, Op0, Op1);
Evan Cheng0488db92007-09-25 01:57:46 +00004397 switch (SetCCOpcode) {
4398 default: assert(false && "Illegal floating point SetCC!");
4399 case ISD::SETOEQ: { // !PF & ZF
Evan Chenge5f62042007-09-29 00:00:36 +00004400 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004401 DAG.getConstant(X86::COND_NP, MVT::i8), Cond);
Evan Chenge5f62042007-09-29 00:00:36 +00004402 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004403 DAG.getConstant(X86::COND_E, MVT::i8), Cond);
4404 return DAG.getNode(ISD::AND, MVT::i8, Tmp1, Tmp2);
4405 }
4406 case ISD::SETUNE: { // PF | !ZF
Evan Chenge5f62042007-09-29 00:00:36 +00004407 SDOperand Tmp1 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004408 DAG.getConstant(X86::COND_P, MVT::i8), Cond);
Evan Chenge5f62042007-09-29 00:00:36 +00004409 SDOperand Tmp2 = DAG.getNode(X86ISD::SETCC, MVT::i8,
Evan Cheng0488db92007-09-25 01:57:46 +00004410 DAG.getConstant(X86::COND_NE, MVT::i8), Cond);
4411 return DAG.getNode(ISD::OR, MVT::i8, Tmp1, Tmp2);
4412 }
4413 }
4414}
4415
4416
Evan Cheng0db9fe62006-04-25 20:13:52 +00004417SDOperand X86TargetLowering::LowerSELECT(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00004418 bool addTest = true;
Evan Cheng734503b2006-09-11 02:19:56 +00004419 SDOperand Cond = Op.getOperand(0);
4420 SDOperand CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00004421
Evan Cheng734503b2006-09-11 02:19:56 +00004422 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00004423 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00004424
Evan Cheng3f41d662007-10-08 22:16:29 +00004425 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4426 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00004427 if (Cond.getOpcode() == X86ISD::SETCC) {
4428 CC = Cond.getOperand(0);
4429
Evan Cheng734503b2006-09-11 02:19:56 +00004430 SDOperand Cmp = Cond.getOperand(1);
4431 unsigned Opc = Cmp.getOpcode();
Evan Cheng3f41d662007-10-08 22:16:29 +00004432 MVT::ValueType VT = Op.getValueType();
Chris Lattner1956d152008-01-16 06:19:45 +00004433
Evan Cheng3f41d662007-10-08 22:16:29 +00004434 bool IllegalFPCMov = false;
Chris Lattner1956d152008-01-16 06:19:45 +00004435 if (MVT::isFloatingPoint(VT) && !MVT::isVector(VT) &&
Chris Lattner78631162008-01-16 06:24:21 +00004436 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Evan Cheng3f41d662007-10-08 22:16:29 +00004437 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSignExtended());
Chris Lattner1956d152008-01-16 06:19:45 +00004438
Evan Chenge5f62042007-09-29 00:00:36 +00004439 if ((Opc == X86ISD::CMP ||
4440 Opc == X86ISD::COMI ||
4441 Opc == X86ISD::UCOMI) && !IllegalFPCMov) {
Evan Cheng3f41d662007-10-08 22:16:29 +00004442 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00004443 addTest = false;
4444 }
4445 }
4446
4447 if (addTest) {
4448 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng3f41d662007-10-08 22:16:29 +00004449 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng0488db92007-09-25 01:57:46 +00004450 }
4451
4452 const MVT::ValueType *VTs = DAG.getNodeValueTypes(Op.getValueType(),
4453 MVT::Flag);
4454 SmallVector<SDOperand, 4> Ops;
4455 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
4456 // condition is true.
4457 Ops.push_back(Op.getOperand(2));
4458 Ops.push_back(Op.getOperand(1));
4459 Ops.push_back(CC);
4460 Ops.push_back(Cond);
Evan Chenge5f62042007-09-29 00:00:36 +00004461 return DAG.getNode(X86ISD::CMOV, VTs, 2, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00004462}
4463
Evan Cheng0db9fe62006-04-25 20:13:52 +00004464SDOperand X86TargetLowering::LowerBRCOND(SDOperand Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00004465 bool addTest = true;
4466 SDOperand Chain = Op.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004467 SDOperand Cond = Op.getOperand(1);
4468 SDOperand Dest = Op.getOperand(2);
4469 SDOperand CC;
Evan Cheng734503b2006-09-11 02:19:56 +00004470
Evan Cheng0db9fe62006-04-25 20:13:52 +00004471 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00004472 Cond = LowerSETCC(Cond, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004473
Evan Cheng3f41d662007-10-08 22:16:29 +00004474 // If condition flag is set by a X86ISD::CMP, then use it as the condition
4475 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004476 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00004477 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004478
Evan Cheng734503b2006-09-11 02:19:56 +00004479 SDOperand Cmp = Cond.getOperand(1);
4480 unsigned Opc = Cmp.getOpcode();
Evan Chenge5f62042007-09-29 00:00:36 +00004481 if (Opc == X86ISD::CMP ||
4482 Opc == X86ISD::COMI ||
4483 Opc == X86ISD::UCOMI) {
Evan Cheng3f41d662007-10-08 22:16:29 +00004484 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00004485 addTest = false;
4486 }
4487 }
4488
4489 if (addTest) {
4490 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Chenge5f62042007-09-29 00:00:36 +00004491 Cond= DAG.getNode(X86ISD::CMP, MVT::i32, Cond, DAG.getConstant(0, MVT::i8));
Evan Cheng0488db92007-09-25 01:57:46 +00004492 }
Evan Chenge5f62042007-09-29 00:00:36 +00004493 return DAG.getNode(X86ISD::BRCOND, Op.getValueType(),
Evan Cheng0488db92007-09-25 01:57:46 +00004494 Chain, Op.getOperand(2), CC, Cond);
4495}
4496
Anton Korobeynikove060b532007-04-17 19:34:00 +00004497
4498// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
4499// Calls to _alloca is needed to probe the stack when allocating more than 4k
4500// bytes in one go. Touching the stack at 4K increments is necessary to ensure
4501// that the guard pages used by the OS virtual memory manager are allocated in
4502// correct sequence.
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00004503SDOperand
4504X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDOperand Op,
4505 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00004506 assert(Subtarget->isTargetCygMing() &&
4507 "This should be used only on Cygwin/Mingw targets");
4508
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004509 // Get the inputs.
4510 SDOperand Chain = Op.getOperand(0);
4511 SDOperand Size = Op.getOperand(1);
4512 // FIXME: Ensure alignment here
4513
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00004514 SDOperand Flag;
4515
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004516 MVT::ValueType IntPtr = getPointerTy();
Chris Lattner0bd48932008-01-17 07:00:52 +00004517 MVT::ValueType SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004518
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00004519 Chain = DAG.getCopyToReg(Chain, X86::EAX, Size, Flag);
4520 Flag = Chain.getValue(1);
4521
4522 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
4523 SDOperand Ops[] = { Chain,
4524 DAG.getTargetExternalSymbol("_alloca", IntPtr),
4525 DAG.getRegister(X86::EAX, IntPtr),
4526 Flag };
4527 Chain = DAG.getNode(X86ISD::CALL, NodeTys, Ops, 4);
4528 Flag = Chain.getValue(1);
4529
4530 Chain = DAG.getCopyFromReg(Chain, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004531
4532 std::vector<MVT::ValueType> Tys;
4533 Tys.push_back(SPTy);
4534 Tys.push_back(MVT::Other);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00004535 SDOperand Ops1[2] = { Chain.getValue(0), Chain };
4536 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops1, 2);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00004537}
4538
Evan Cheng0db9fe62006-04-25 20:13:52 +00004539SDOperand X86TargetLowering::LowerMEMSET(SDOperand Op, SelectionDAG &DAG) {
4540 SDOperand InFlag(0, 0);
4541 SDOperand Chain = Op.getOperand(0);
4542 unsigned Align =
4543 (unsigned)cast<ConstantSDNode>(Op.getOperand(4))->getValue();
4544 if (Align == 0) Align = 1;
4545
4546 ConstantSDNode *I = dyn_cast<ConstantSDNode>(Op.getOperand(3));
Rafael Espindola6b83b5d2007-08-27 10:18:20 +00004547 // If not DWORD aligned or size is more than the threshold, call memset.
Rafael Espindola44c82652007-08-27 17:48:26 +00004548 // The libc version is likely to be faster for these cases. It can use the
4549 // address value and run time information about the CPU.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004550 if ((Align & 3) != 0 ||
Rafael Espindolafc05f402007-10-31 11:52:06 +00004551 (I && I->getValue() > Subtarget->getMaxInlineSizeThreshold())) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004552 MVT::ValueType IntPtr = getPointerTy();
Owen Andersona69571c2006-05-03 01:29:57 +00004553 const Type *IntPtrTy = getTargetData()->getIntPtrType();
Reid Spencer47857812006-12-31 05:55:36 +00004554 TargetLowering::ArgListTy Args;
4555 TargetLowering::ArgListEntry Entry;
4556 Entry.Node = Op.getOperand(1);
4557 Entry.Ty = IntPtrTy;
Reid Spencer47857812006-12-31 05:55:36 +00004558 Args.push_back(Entry);
Reid Spenceraff93872007-01-03 17:24:59 +00004559 // Extend the unsigned i8 argument to be an int value for the call.
Reid Spencer47857812006-12-31 05:55:36 +00004560 Entry.Node = DAG.getNode(ISD::ZERO_EXTEND, MVT::i32, Op.getOperand(2));
4561 Entry.Ty = IntPtrTy;
Reid Spencer47857812006-12-31 05:55:36 +00004562 Args.push_back(Entry);
4563 Entry.Node = Op.getOperand(3);
4564 Args.push_back(Entry);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004565 std::pair<SDOperand,SDOperand> CallResult =
Duncan Sands00fee652008-02-14 17:28:50 +00004566 LowerCallTo(Chain, Type::VoidTy, false, false, false, CallingConv::C,
4567 false, DAG.getExternalSymbol("memset", IntPtr), Args, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004568 return CallResult.second;
Evan Cheng48090aa2006-03-21 23:01:21 +00004569 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00004570
Evan Cheng0db9fe62006-04-25 20:13:52 +00004571 MVT::ValueType AVT;
4572 SDOperand Count;
4573 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Op.getOperand(2));
4574 unsigned BytesLeft = 0;
4575 bool TwoRepStos = false;
4576 if (ValC) {
4577 unsigned ValReg;
Evan Cheng25ab6902006-09-08 06:48:29 +00004578 uint64_t Val = ValC->getValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004579
Evan Cheng0db9fe62006-04-25 20:13:52 +00004580 // If the value is a constant, then we can potentially use larger sets.
4581 switch (Align & 3) {
4582 case 2: // WORD aligned
4583 AVT = MVT::i16;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004584 ValReg = X86::AX;
Evan Cheng25ab6902006-09-08 06:48:29 +00004585 Val = (Val << 8) | Val;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004586 break;
Evan Cheng25ab6902006-09-08 06:48:29 +00004587 case 0: // DWORD aligned
Evan Cheng0db9fe62006-04-25 20:13:52 +00004588 AVT = MVT::i32;
Evan Cheng25ab6902006-09-08 06:48:29 +00004589 ValReg = X86::EAX;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004590 Val = (Val << 8) | Val;
4591 Val = (Val << 16) | Val;
Evan Cheng25ab6902006-09-08 06:48:29 +00004592 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) { // QWORD aligned
4593 AVT = MVT::i64;
4594 ValReg = X86::RAX;
4595 Val = (Val << 32) | Val;
4596 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004597 break;
4598 default: // Byte aligned
4599 AVT = MVT::i8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004600 ValReg = X86::AL;
Evan Cheng25ab6902006-09-08 06:48:29 +00004601 Count = Op.getOperand(3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004602 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00004603 }
4604
Evan Cheng25ab6902006-09-08 06:48:29 +00004605 if (AVT > MVT::i8) {
4606 if (I) {
4607 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
Chris Lattner0bd48932008-01-17 07:00:52 +00004608 Count = DAG.getIntPtrConstant(I->getValue() / UBytes);
Evan Cheng25ab6902006-09-08 06:48:29 +00004609 BytesLeft = I->getValue() % UBytes;
4610 } else {
4611 assert(AVT >= MVT::i32 &&
4612 "Do not use rep;stos if not at least DWORD aligned");
4613 Count = DAG.getNode(ISD::SRL, Op.getOperand(3).getValueType(),
4614 Op.getOperand(3), DAG.getConstant(2, MVT::i8));
4615 TwoRepStos = true;
4616 }
4617 }
4618
Evan Cheng0db9fe62006-04-25 20:13:52 +00004619 Chain = DAG.getCopyToReg(Chain, ValReg, DAG.getConstant(Val, AVT),
4620 InFlag);
4621 InFlag = Chain.getValue(1);
4622 } else {
4623 AVT = MVT::i8;
4624 Count = Op.getOperand(3);
4625 Chain = DAG.getCopyToReg(Chain, X86::AL, Op.getOperand(2), InFlag);
4626 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00004627 }
Evan Chengc78d3b42006-04-24 18:01:45 +00004628
Evan Cheng25ab6902006-09-08 06:48:29 +00004629 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4630 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004631 InFlag = Chain.getValue(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00004632 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
4633 Op.getOperand(1), InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004634 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00004635
Chris Lattnerd96d0722007-02-25 06:40:16 +00004636 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00004637 SmallVector<SDOperand, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004638 Ops.push_back(Chain);
4639 Ops.push_back(DAG.getValueType(AVT));
4640 Ops.push_back(InFlag);
Evan Cheng311ace02006-08-11 07:35:45 +00004641 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00004642
Evan Cheng0db9fe62006-04-25 20:13:52 +00004643 if (TwoRepStos) {
4644 InFlag = Chain.getValue(1);
4645 Count = Op.getOperand(3);
4646 MVT::ValueType CVT = Count.getValueType();
4647 SDOperand Left = DAG.getNode(ISD::AND, CVT, Count,
Evan Cheng25ab6902006-09-08 06:48:29 +00004648 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
4649 Chain = DAG.getCopyToReg(Chain, (CVT == MVT::i64) ? X86::RCX : X86::ECX,
4650 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004651 InFlag = Chain.getValue(1);
Chris Lattnerd96d0722007-02-25 06:40:16 +00004652 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004653 Ops.clear();
4654 Ops.push_back(Chain);
4655 Ops.push_back(DAG.getValueType(MVT::i8));
4656 Ops.push_back(InFlag);
Evan Cheng311ace02006-08-11 07:35:45 +00004657 Chain = DAG.getNode(X86ISD::REP_STOS, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004658 } else if (BytesLeft) {
Evan Cheng25ab6902006-09-08 06:48:29 +00004659 // Issue stores for the last 1 - 7 bytes.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004660 SDOperand Value;
4661 unsigned Val = ValC->getValue() & 255;
4662 unsigned Offset = I->getValue() - BytesLeft;
4663 SDOperand DstAddr = Op.getOperand(1);
4664 MVT::ValueType AddrVT = DstAddr.getValueType();
Evan Cheng25ab6902006-09-08 06:48:29 +00004665 if (BytesLeft >= 4) {
4666 Val = (Val << 8) | Val;
4667 Val = (Val << 16) | Val;
4668 Value = DAG.getConstant(Val, MVT::i32);
Evan Cheng786225a2006-10-05 23:01:46 +00004669 Chain = DAG.getStore(Chain, Value,
4670 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4671 DAG.getConstant(Offset, AddrVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004672 NULL, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004673 BytesLeft -= 4;
4674 Offset += 4;
4675 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004676 if (BytesLeft >= 2) {
4677 Value = DAG.getConstant((Val << 8) | Val, MVT::i16);
Evan Cheng786225a2006-10-05 23:01:46 +00004678 Chain = DAG.getStore(Chain, Value,
4679 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4680 DAG.getConstant(Offset, AddrVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004681 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004682 BytesLeft -= 2;
4683 Offset += 2;
Evan Cheng386031a2006-03-24 07:29:27 +00004684 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004685 if (BytesLeft == 1) {
4686 Value = DAG.getConstant(Val, MVT::i8);
Evan Cheng786225a2006-10-05 23:01:46 +00004687 Chain = DAG.getStore(Chain, Value,
4688 DAG.getNode(ISD::ADD, AddrVT, DstAddr,
4689 DAG.getConstant(Offset, AddrVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004690 NULL, 0);
Evan Chengba05f722006-04-21 23:03:30 +00004691 }
Evan Cheng386031a2006-03-24 07:29:27 +00004692 }
Evan Cheng11e15b32006-04-03 20:53:28 +00004693
Evan Cheng0db9fe62006-04-25 20:13:52 +00004694 return Chain;
4695}
Evan Cheng11e15b32006-04-03 20:53:28 +00004696
Rafael Espindola068317b2007-09-28 12:53:01 +00004697SDOperand X86TargetLowering::LowerMEMCPYInline(SDOperand Chain,
4698 SDOperand Dest,
4699 SDOperand Source,
4700 unsigned Size,
4701 unsigned Align,
4702 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004703 MVT::ValueType AVT;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004704 unsigned BytesLeft = 0;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004705 switch (Align & 3) {
4706 case 2: // WORD aligned
4707 AVT = MVT::i16;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004708 break;
Evan Cheng25ab6902006-09-08 06:48:29 +00004709 case 0: // DWORD aligned
Evan Cheng0db9fe62006-04-25 20:13:52 +00004710 AVT = MVT::i32;
Evan Cheng25ab6902006-09-08 06:48:29 +00004711 if (Subtarget->is64Bit() && ((Align & 0xF) == 0)) // QWORD aligned
4712 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004713 break;
4714 default: // Byte aligned
4715 AVT = MVT::i8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004716 break;
4717 }
4718
Rafael Espindola068317b2007-09-28 12:53:01 +00004719 unsigned UBytes = MVT::getSizeInBits(AVT) / 8;
Chris Lattner0bd48932008-01-17 07:00:52 +00004720 SDOperand Count = DAG.getIntPtrConstant(Size / UBytes);
Rafael Espindola068317b2007-09-28 12:53:01 +00004721 BytesLeft = Size % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00004722
Evan Cheng0db9fe62006-04-25 20:13:52 +00004723 SDOperand InFlag(0, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004724 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RCX : X86::ECX,
4725 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004726 InFlag = Chain.getValue(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00004727 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RDI : X86::EDI,
Rafael Espindola068317b2007-09-28 12:53:01 +00004728 Dest, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004729 InFlag = Chain.getValue(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00004730 Chain = DAG.getCopyToReg(Chain, Subtarget->is64Bit() ? X86::RSI : X86::ESI,
Rafael Espindola068317b2007-09-28 12:53:01 +00004731 Source, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004732 InFlag = Chain.getValue(1);
4733
Chris Lattnerd96d0722007-02-25 06:40:16 +00004734 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00004735 SmallVector<SDOperand, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004736 Ops.push_back(Chain);
4737 Ops.push_back(DAG.getValueType(AVT));
4738 Ops.push_back(InFlag);
Evan Cheng311ace02006-08-11 07:35:45 +00004739 Chain = DAG.getNode(X86ISD::REP_MOVS, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004740
Rafael Espindola068317b2007-09-28 12:53:01 +00004741 if (BytesLeft) {
Evan Cheng25ab6902006-09-08 06:48:29 +00004742 // Issue loads and stores for the last 1 - 7 bytes.
Rafael Espindola068317b2007-09-28 12:53:01 +00004743 unsigned Offset = Size - BytesLeft;
4744 SDOperand DstAddr = Dest;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004745 MVT::ValueType DstVT = DstAddr.getValueType();
Rafael Espindola068317b2007-09-28 12:53:01 +00004746 SDOperand SrcAddr = Source;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004747 MVT::ValueType SrcVT = SrcAddr.getValueType();
4748 SDOperand Value;
Evan Cheng25ab6902006-09-08 06:48:29 +00004749 if (BytesLeft >= 4) {
4750 Value = DAG.getLoad(MVT::i32, Chain,
4751 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4752 DAG.getConstant(Offset, SrcVT)),
Evan Cheng466685d2006-10-09 20:57:25 +00004753 NULL, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004754 Chain = Value.getValue(1);
Evan Cheng786225a2006-10-05 23:01:46 +00004755 Chain = DAG.getStore(Chain, Value,
4756 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4757 DAG.getConstant(Offset, DstVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004758 NULL, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004759 BytesLeft -= 4;
4760 Offset += 4;
4761 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004762 if (BytesLeft >= 2) {
4763 Value = DAG.getLoad(MVT::i16, Chain,
4764 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4765 DAG.getConstant(Offset, SrcVT)),
Evan Cheng466685d2006-10-09 20:57:25 +00004766 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004767 Chain = Value.getValue(1);
Evan Cheng786225a2006-10-05 23:01:46 +00004768 Chain = DAG.getStore(Chain, Value,
4769 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4770 DAG.getConstant(Offset, DstVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004771 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004772 BytesLeft -= 2;
4773 Offset += 2;
Evan Chengb067a1e2006-03-31 19:22:53 +00004774 }
4775
Evan Cheng0db9fe62006-04-25 20:13:52 +00004776 if (BytesLeft == 1) {
4777 Value = DAG.getLoad(MVT::i8, Chain,
4778 DAG.getNode(ISD::ADD, SrcVT, SrcAddr,
4779 DAG.getConstant(Offset, SrcVT)),
Evan Cheng466685d2006-10-09 20:57:25 +00004780 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004781 Chain = Value.getValue(1);
Evan Cheng786225a2006-10-05 23:01:46 +00004782 Chain = DAG.getStore(Chain, Value,
4783 DAG.getNode(ISD::ADD, DstVT, DstAddr,
4784 DAG.getConstant(Offset, DstVT)),
Evan Cheng8b2794a2006-10-13 21:14:26 +00004785 NULL, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004786 }
Evan Chengb067a1e2006-03-31 19:22:53 +00004787 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004788
4789 return Chain;
4790}
4791
Chris Lattner27a6c732007-11-24 07:07:01 +00004792/// Expand the result of: i64,outchain = READCYCLECOUNTER inchain
4793SDNode *X86TargetLowering::ExpandREADCYCLECOUNTER(SDNode *N, SelectionDAG &DAG){
Chris Lattnerd96d0722007-02-25 06:40:16 +00004794 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Chris Lattner27a6c732007-11-24 07:07:01 +00004795 SDOperand TheChain = N->getOperand(0);
4796 SDOperand rd = DAG.getNode(X86ISD::RDTSC_DAG, Tys, &TheChain, 1);
Evan Cheng3fa9dff2006-11-29 08:28:13 +00004797 if (Subtarget->is64Bit()) {
Chris Lattner27a6c732007-11-24 07:07:01 +00004798 SDOperand rax = DAG.getCopyFromReg(rd, X86::RAX, MVT::i64, rd.getValue(1));
4799 SDOperand rdx = DAG.getCopyFromReg(rax.getValue(1), X86::RDX,
4800 MVT::i64, rax.getValue(2));
4801 SDOperand Tmp = DAG.getNode(ISD::SHL, MVT::i64, rdx,
Evan Cheng3fa9dff2006-11-29 08:28:13 +00004802 DAG.getConstant(32, MVT::i8));
Chris Lattner5a88b832007-02-25 07:10:00 +00004803 SDOperand Ops[] = {
Chris Lattner27a6c732007-11-24 07:07:01 +00004804 DAG.getNode(ISD::OR, MVT::i64, rax, Tmp), rdx.getValue(1)
Chris Lattner5a88b832007-02-25 07:10:00 +00004805 };
Chris Lattnerd96d0722007-02-25 06:40:16 +00004806
4807 Tys = DAG.getVTList(MVT::i64, MVT::Other);
Chris Lattner27a6c732007-11-24 07:07:01 +00004808 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2).Val;
Evan Cheng3fa9dff2006-11-29 08:28:13 +00004809 }
Chris Lattner5a88b832007-02-25 07:10:00 +00004810
Chris Lattner27a6c732007-11-24 07:07:01 +00004811 SDOperand eax = DAG.getCopyFromReg(rd, X86::EAX, MVT::i32, rd.getValue(1));
4812 SDOperand edx = DAG.getCopyFromReg(eax.getValue(1), X86::EDX,
4813 MVT::i32, eax.getValue(2));
4814 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
4815 SDOperand Ops[] = { eax, edx };
4816 Ops[0] = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, Ops, 2);
4817
4818 // Use a MERGE_VALUES to return the value and chain.
4819 Ops[1] = edx.getValue(1);
4820 Tys = DAG.getVTList(MVT::i64, MVT::Other);
4821 return DAG.getNode(ISD::MERGE_VALUES, Tys, Ops, 2).Val;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004822}
4823
4824SDOperand X86TargetLowering::LowerVASTART(SDOperand Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00004825 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Evan Cheng8b2794a2006-10-13 21:14:26 +00004826
Evan Cheng25ab6902006-09-08 06:48:29 +00004827 if (!Subtarget->is64Bit()) {
4828 // vastart just stores the address of the VarArgsFrameIndex slot into the
4829 // memory location argument.
4830 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman69de1932008-02-06 22:27:42 +00004831 return DAG.getStore(Op.getOperand(0), FR,Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004832 }
4833
4834 // __va_list_tag:
4835 // gp_offset (0 - 6 * 8)
4836 // fp_offset (48 - 48 + 8 * 16)
4837 // overflow_arg_area (point to parameters coming in memory).
4838 // reg_save_area
Chris Lattner5a88b832007-02-25 07:10:00 +00004839 SmallVector<SDOperand, 8> MemOps;
Evan Cheng25ab6902006-09-08 06:48:29 +00004840 SDOperand FIN = Op.getOperand(1);
4841 // Store gp_offset
Evan Cheng786225a2006-10-05 23:01:46 +00004842 SDOperand Store = DAG.getStore(Op.getOperand(0),
4843 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00004844 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004845 MemOps.push_back(Store);
4846
4847 // Store fp_offset
Chris Lattner0bd48932008-01-17 07:00:52 +00004848 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Evan Cheng786225a2006-10-05 23:01:46 +00004849 Store = DAG.getStore(Op.getOperand(0),
4850 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00004851 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004852 MemOps.push_back(Store);
4853
4854 // Store ptr to overflow_arg_area
Chris Lattner0bd48932008-01-17 07:00:52 +00004855 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(4));
Evan Cheng25ab6902006-09-08 06:48:29 +00004856 SDOperand OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dan Gohman69de1932008-02-06 22:27:42 +00004857 Store = DAG.getStore(Op.getOperand(0), OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004858 MemOps.push_back(Store);
4859
4860 // Store ptr to reg_save_area.
Chris Lattner0bd48932008-01-17 07:00:52 +00004861 FIN = DAG.getNode(ISD::ADD, getPointerTy(), FIN, DAG.getIntPtrConstant(8));
Evan Cheng25ab6902006-09-08 06:48:29 +00004862 SDOperand RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohman69de1932008-02-06 22:27:42 +00004863 Store = DAG.getStore(Op.getOperand(0), RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00004864 MemOps.push_back(Store);
4865 return DAG.getNode(ISD::TokenFactor, MVT::Other, &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004866}
4867
Evan Chengae642192007-03-02 23:16:35 +00004868SDOperand X86TargetLowering::LowerVACOPY(SDOperand Op, SelectionDAG &DAG) {
4869 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
4870 SDOperand Chain = Op.getOperand(0);
4871 SDOperand DstPtr = Op.getOperand(1);
4872 SDOperand SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00004873 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
4874 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Evan Chengae642192007-03-02 23:16:35 +00004875
Dan Gohman69de1932008-02-06 22:27:42 +00004876 SrcPtr = DAG.getLoad(getPointerTy(), Chain, SrcPtr, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00004877 Chain = SrcPtr.getValue(1);
4878 for (unsigned i = 0; i < 3; ++i) {
Dan Gohman69de1932008-02-06 22:27:42 +00004879 SDOperand Val = DAG.getLoad(MVT::i64, Chain, SrcPtr, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00004880 Chain = Val.getValue(1);
Dan Gohman69de1932008-02-06 22:27:42 +00004881 Chain = DAG.getStore(Chain, Val, DstPtr, DstSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00004882 if (i == 2)
4883 break;
4884 SrcPtr = DAG.getNode(ISD::ADD, getPointerTy(), SrcPtr,
Chris Lattner0bd48932008-01-17 07:00:52 +00004885 DAG.getIntPtrConstant(8));
Evan Chengae642192007-03-02 23:16:35 +00004886 DstPtr = DAG.getNode(ISD::ADD, getPointerTy(), DstPtr,
Chris Lattner0bd48932008-01-17 07:00:52 +00004887 DAG.getIntPtrConstant(8));
Evan Chengae642192007-03-02 23:16:35 +00004888 }
4889 return Chain;
4890}
4891
Evan Cheng0db9fe62006-04-25 20:13:52 +00004892SDOperand
4893X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
4894 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getValue();
4895 switch (IntNo) {
4896 default: return SDOperand(); // Don't custom lower most intrinsics.
Evan Cheng6be2c582006-04-05 23:38:46 +00004897 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00004898 case Intrinsic::x86_sse_comieq_ss:
4899 case Intrinsic::x86_sse_comilt_ss:
4900 case Intrinsic::x86_sse_comile_ss:
4901 case Intrinsic::x86_sse_comigt_ss:
4902 case Intrinsic::x86_sse_comige_ss:
4903 case Intrinsic::x86_sse_comineq_ss:
4904 case Intrinsic::x86_sse_ucomieq_ss:
4905 case Intrinsic::x86_sse_ucomilt_ss:
4906 case Intrinsic::x86_sse_ucomile_ss:
4907 case Intrinsic::x86_sse_ucomigt_ss:
4908 case Intrinsic::x86_sse_ucomige_ss:
4909 case Intrinsic::x86_sse_ucomineq_ss:
4910 case Intrinsic::x86_sse2_comieq_sd:
4911 case Intrinsic::x86_sse2_comilt_sd:
4912 case Intrinsic::x86_sse2_comile_sd:
4913 case Intrinsic::x86_sse2_comigt_sd:
4914 case Intrinsic::x86_sse2_comige_sd:
4915 case Intrinsic::x86_sse2_comineq_sd:
4916 case Intrinsic::x86_sse2_ucomieq_sd:
4917 case Intrinsic::x86_sse2_ucomilt_sd:
4918 case Intrinsic::x86_sse2_ucomile_sd:
4919 case Intrinsic::x86_sse2_ucomigt_sd:
4920 case Intrinsic::x86_sse2_ucomige_sd:
4921 case Intrinsic::x86_sse2_ucomineq_sd: {
4922 unsigned Opc = 0;
4923 ISD::CondCode CC = ISD::SETCC_INVALID;
4924 switch (IntNo) {
4925 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004926 case Intrinsic::x86_sse_comieq_ss:
4927 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004928 Opc = X86ISD::COMI;
4929 CC = ISD::SETEQ;
4930 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00004931 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004932 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004933 Opc = X86ISD::COMI;
4934 CC = ISD::SETLT;
4935 break;
4936 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004937 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004938 Opc = X86ISD::COMI;
4939 CC = ISD::SETLE;
4940 break;
4941 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004942 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004943 Opc = X86ISD::COMI;
4944 CC = ISD::SETGT;
4945 break;
4946 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004947 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004948 Opc = X86ISD::COMI;
4949 CC = ISD::SETGE;
4950 break;
4951 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004952 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004953 Opc = X86ISD::COMI;
4954 CC = ISD::SETNE;
4955 break;
4956 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004957 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004958 Opc = X86ISD::UCOMI;
4959 CC = ISD::SETEQ;
4960 break;
4961 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004962 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004963 Opc = X86ISD::UCOMI;
4964 CC = ISD::SETLT;
4965 break;
4966 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004967 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004968 Opc = X86ISD::UCOMI;
4969 CC = ISD::SETLE;
4970 break;
4971 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004972 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004973 Opc = X86ISD::UCOMI;
4974 CC = ISD::SETGT;
4975 break;
4976 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00004977 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00004978 Opc = X86ISD::UCOMI;
4979 CC = ISD::SETGE;
4980 break;
4981 case Intrinsic::x86_sse_ucomineq_ss:
4982 case Intrinsic::x86_sse2_ucomineq_sd:
4983 Opc = X86ISD::UCOMI;
4984 CC = ISD::SETNE;
4985 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00004986 }
Evan Cheng734503b2006-09-11 02:19:56 +00004987
Evan Cheng0db9fe62006-04-25 20:13:52 +00004988 unsigned X86CC;
Chris Lattnerf9570512006-09-13 03:22:10 +00004989 SDOperand LHS = Op.getOperand(1);
4990 SDOperand RHS = Op.getOperand(2);
4991 translateX86CC(CC, true, X86CC, LHS, RHS, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00004992
Evan Chenge5f62042007-09-29 00:00:36 +00004993 SDOperand Cond = DAG.getNode(Opc, MVT::i32, LHS, RHS);
4994 SDOperand SetCC = DAG.getNode(X86ISD::SETCC, MVT::i8,
4995 DAG.getConstant(X86CC, MVT::i8), Cond);
4996 return DAG.getNode(ISD::ANY_EXTEND, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00004997 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00004998 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004999}
Evan Cheng72261582005-12-20 06:22:03 +00005000
Nate Begemanbcc5f362007-01-29 22:58:52 +00005001SDOperand X86TargetLowering::LowerRETURNADDR(SDOperand Op, SelectionDAG &DAG) {
5002 // Depths > 0 not supported yet!
5003 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
5004 return SDOperand();
5005
5006 // Just load the return address
5007 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
5008 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
5009}
5010
5011SDOperand X86TargetLowering::LowerFRAMEADDR(SDOperand Op, SelectionDAG &DAG) {
5012 // Depths > 0 not supported yet!
5013 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
5014 return SDOperand();
5015
5016 SDOperand RetAddrFI = getReturnAddressFrameIndex(DAG);
5017 return DAG.getNode(ISD::SUB, getPointerTy(), RetAddrFI,
Chris Lattner0bd48932008-01-17 07:00:52 +00005018 DAG.getIntPtrConstant(4));
Nate Begemanbcc5f362007-01-29 22:58:52 +00005019}
5020
Anton Korobeynikov2365f512007-07-14 14:06:15 +00005021SDOperand X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDOperand Op,
5022 SelectionDAG &DAG) {
5023 // Is not yet supported on x86-64
5024 if (Subtarget->is64Bit())
5025 return SDOperand();
5026
Chris Lattner0bd48932008-01-17 07:00:52 +00005027 return DAG.getIntPtrConstant(8);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00005028}
5029
5030SDOperand X86TargetLowering::LowerEH_RETURN(SDOperand Op, SelectionDAG &DAG)
5031{
5032 assert(!Subtarget->is64Bit() &&
5033 "Lowering of eh_return builtin is not supported yet on x86-64");
5034
5035 MachineFunction &MF = DAG.getMachineFunction();
5036 SDOperand Chain = Op.getOperand(0);
5037 SDOperand Offset = Op.getOperand(1);
5038 SDOperand Handler = Op.getOperand(2);
5039
5040 SDOperand Frame = DAG.getRegister(RegInfo->getFrameRegister(MF),
5041 getPointerTy());
5042
5043 SDOperand StoreAddr = DAG.getNode(ISD::SUB, getPointerTy(), Frame,
Chris Lattner0bd48932008-01-17 07:00:52 +00005044 DAG.getIntPtrConstant(-4UL));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00005045 StoreAddr = DAG.getNode(ISD::ADD, getPointerTy(), StoreAddr, Offset);
5046 Chain = DAG.getStore(Chain, Handler, StoreAddr, NULL, 0);
5047 Chain = DAG.getCopyToReg(Chain, X86::ECX, StoreAddr);
Chris Lattner84bc5422007-12-31 04:13:23 +00005048 MF.getRegInfo().addLiveOut(X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00005049
5050 return DAG.getNode(X86ISD::EH_RETURN, MVT::Other,
5051 Chain, DAG.getRegister(X86::ECX, getPointerTy()));
5052}
5053
Duncan Sandsb116fac2007-07-27 20:02:49 +00005054SDOperand X86TargetLowering::LowerTRAMPOLINE(SDOperand Op,
5055 SelectionDAG &DAG) {
5056 SDOperand Root = Op.getOperand(0);
5057 SDOperand Trmp = Op.getOperand(1); // trampoline
5058 SDOperand FPtr = Op.getOperand(2); // nested function
5059 SDOperand Nest = Op.getOperand(3); // 'nest' parameter value
5060
Dan Gohman69de1932008-02-06 22:27:42 +00005061 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00005062
Duncan Sands339e14f2008-01-16 22:55:25 +00005063 const X86InstrInfo *TII =
5064 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
5065
Duncan Sandsb116fac2007-07-27 20:02:49 +00005066 if (Subtarget->is64Bit()) {
Duncan Sands339e14f2008-01-16 22:55:25 +00005067 SDOperand OutChains[6];
5068
5069 // Large code-model.
5070
5071 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
5072 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
5073
5074 const unsigned char N86R10 =
Dan Gohman60783302008-02-08 03:29:40 +00005075 ((const X86RegisterInfo*)RegInfo)->getX86RegNum(X86::R10);
Duncan Sands339e14f2008-01-16 22:55:25 +00005076 const unsigned char N86R11 =
Dan Gohman60783302008-02-08 03:29:40 +00005077 ((const X86RegisterInfo*)RegInfo)->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00005078
5079 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
5080
5081 // Load the pointer to the nested function into R11.
5082 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
5083 SDOperand Addr = Trmp;
5084 OutChains[0] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00005085 TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00005086
5087 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(2, MVT::i64));
Dan Gohman69de1932008-02-06 22:27:42 +00005088 OutChains[1] = DAG.getStore(Root, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00005089
5090 // Load the 'nest' parameter value into R10.
5091 // R10 is specified in X86CallingConv.td
5092 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
5093 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(10, MVT::i64));
5094 OutChains[2] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00005095 TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00005096
5097 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(12, MVT::i64));
Dan Gohman69de1932008-02-06 22:27:42 +00005098 OutChains[3] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00005099
5100 // Jump to the nested function.
5101 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
5102 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(20, MVT::i64));
5103 OutChains[4] = DAG.getStore(Root, DAG.getConstant(OpCode, MVT::i16), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00005104 TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00005105
5106 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
5107 Addr = DAG.getNode(ISD::ADD, MVT::i64, Trmp, DAG.getConstant(22, MVT::i64));
5108 OutChains[5] = DAG.getStore(Root, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00005109 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00005110
5111 SDOperand Ops[] =
5112 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 6) };
5113 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(), Ops, 2);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005114 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00005115 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00005116 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
5117 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00005118 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00005119
5120 switch (CC) {
5121 default:
5122 assert(0 && "Unsupported calling convention");
5123 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00005124 case CallingConv::X86_StdCall: {
5125 // Pass 'nest' parameter in ECX.
5126 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00005127 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00005128
5129 // Check that ECX wasn't needed by an 'inreg' parameter.
5130 const FunctionType *FTy = Func->getFunctionType();
Chris Lattner58d74912008-03-12 17:45:29 +00005131 const PAListPtr &Attrs = Func->getParamAttrs();
Duncan Sandsb116fac2007-07-27 20:02:49 +00005132
Chris Lattner58d74912008-03-12 17:45:29 +00005133 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00005134 unsigned InRegCount = 0;
5135 unsigned Idx = 1;
5136
5137 for (FunctionType::param_iterator I = FTy->param_begin(),
5138 E = FTy->param_end(); I != E; ++I, ++Idx)
Chris Lattner58d74912008-03-12 17:45:29 +00005139 if (Attrs.paramHasAttr(Idx, ParamAttr::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00005140 // FIXME: should only count parameters that are lowered to integers.
5141 InRegCount += (getTargetData()->getTypeSizeInBits(*I) + 31) / 32;
5142
5143 if (InRegCount > 2) {
5144 cerr << "Nest register in use - reduce number of inreg parameters!\n";
5145 abort();
5146 }
5147 }
5148 break;
5149 }
5150 case CallingConv::X86_FastCall:
5151 // Pass 'nest' parameter in EAX.
5152 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00005153 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00005154 break;
5155 }
5156
5157 SDOperand OutChains[4];
5158 SDOperand Addr, Disp;
5159
5160 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(10, MVT::i32));
5161 Disp = DAG.getNode(ISD::SUB, MVT::i32, FPtr, Addr);
5162
Duncan Sands339e14f2008-01-16 22:55:25 +00005163 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
5164 const unsigned char N86Reg =
Dan Gohman60783302008-02-08 03:29:40 +00005165 ((const X86RegisterInfo*)RegInfo)->getX86RegNum(NestReg);
Duncan Sandsee465742007-08-29 19:01:20 +00005166 OutChains[0] = DAG.getStore(Root, DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00005167 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005168
5169 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(1, MVT::i32));
Dan Gohman69de1932008-02-06 22:27:42 +00005170 OutChains[1] = DAG.getStore(Root, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005171
Duncan Sands339e14f2008-01-16 22:55:25 +00005172 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005173 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(5, MVT::i32));
5174 OutChains[2] = DAG.getStore(Root, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00005175 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005176
5177 Addr = DAG.getNode(ISD::ADD, MVT::i32, Trmp, DAG.getConstant(6, MVT::i32));
Dan Gohman69de1932008-02-06 22:27:42 +00005178 OutChains[3] = DAG.getStore(Root, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005179
Duncan Sandsf7331b32007-09-11 14:10:23 +00005180 SDOperand Ops[] =
5181 { Trmp, DAG.getNode(ISD::TokenFactor, MVT::Other, OutChains, 4) };
5182 return DAG.getNode(ISD::MERGE_VALUES, Op.Val->getVTList(), Ops, 2);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005183 }
5184}
5185
Dan Gohman1a024862008-01-31 00:41:03 +00005186SDOperand X86TargetLowering::LowerFLT_ROUNDS_(SDOperand Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00005187 /*
5188 The rounding mode is in bits 11:10 of FPSR, and has the following
5189 settings:
5190 00 Round to nearest
5191 01 Round to -inf
5192 10 Round to +inf
5193 11 Round to 0
5194
5195 FLT_ROUNDS, on the other hand, expects the following:
5196 -1 Undefined
5197 0 Round to 0
5198 1 Round to nearest
5199 2 Round to +inf
5200 3 Round to -inf
5201
5202 To perform the conversion, we do:
5203 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
5204 */
5205
5206 MachineFunction &MF = DAG.getMachineFunction();
5207 const TargetMachine &TM = MF.getTarget();
5208 const TargetFrameInfo &TFI = *TM.getFrameInfo();
5209 unsigned StackAlignment = TFI.getStackAlignment();
5210 MVT::ValueType VT = Op.getValueType();
5211
5212 // Save FP Control Word to stack slot
5213 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
5214 SDOperand StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5215
5216 SDOperand Chain = DAG.getNode(X86ISD::FNSTCW16m, MVT::Other,
5217 DAG.getEntryNode(), StackSlot);
5218
5219 // Load FP Control Word from stack slot
5220 SDOperand CWD = DAG.getLoad(MVT::i16, Chain, StackSlot, NULL, 0);
5221
5222 // Transform as necessary
5223 SDOperand CWD1 =
5224 DAG.getNode(ISD::SRL, MVT::i16,
5225 DAG.getNode(ISD::AND, MVT::i16,
5226 CWD, DAG.getConstant(0x800, MVT::i16)),
5227 DAG.getConstant(11, MVT::i8));
5228 SDOperand CWD2 =
5229 DAG.getNode(ISD::SRL, MVT::i16,
5230 DAG.getNode(ISD::AND, MVT::i16,
5231 CWD, DAG.getConstant(0x400, MVT::i16)),
5232 DAG.getConstant(9, MVT::i8));
5233
5234 SDOperand RetVal =
5235 DAG.getNode(ISD::AND, MVT::i16,
5236 DAG.getNode(ISD::ADD, MVT::i16,
5237 DAG.getNode(ISD::OR, MVT::i16, CWD1, CWD2),
5238 DAG.getConstant(1, MVT::i16)),
5239 DAG.getConstant(3, MVT::i16));
5240
5241
5242 return DAG.getNode((MVT::getSizeInBits(VT) < 16 ?
5243 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
5244}
5245
Evan Cheng18efe262007-12-14 02:13:44 +00005246SDOperand X86TargetLowering::LowerCTLZ(SDOperand Op, SelectionDAG &DAG) {
5247 MVT::ValueType VT = Op.getValueType();
5248 MVT::ValueType OpVT = VT;
5249 unsigned NumBits = MVT::getSizeInBits(VT);
5250
5251 Op = Op.getOperand(0);
5252 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00005253 // Zero extend to i32 since there is not an i8 bsr.
Evan Cheng18efe262007-12-14 02:13:44 +00005254 OpVT = MVT::i32;
5255 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5256 }
Evan Cheng18efe262007-12-14 02:13:44 +00005257
Evan Cheng152804e2007-12-14 08:30:15 +00005258 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
5259 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5260 Op = DAG.getNode(X86ISD::BSR, VTs, Op);
5261
5262 // If src is zero (i.e. bsr sets ZF), returns NumBits.
5263 SmallVector<SDOperand, 4> Ops;
5264 Ops.push_back(Op);
5265 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
5266 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5267 Ops.push_back(Op.getValue(1));
5268 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5269
5270 // Finally xor with NumBits-1.
5271 Op = DAG.getNode(ISD::XOR, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
5272
Evan Cheng18efe262007-12-14 02:13:44 +00005273 if (VT == MVT::i8)
5274 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5275 return Op;
5276}
5277
5278SDOperand X86TargetLowering::LowerCTTZ(SDOperand Op, SelectionDAG &DAG) {
5279 MVT::ValueType VT = Op.getValueType();
5280 MVT::ValueType OpVT = VT;
Evan Cheng152804e2007-12-14 08:30:15 +00005281 unsigned NumBits = MVT::getSizeInBits(VT);
Evan Cheng18efe262007-12-14 02:13:44 +00005282
5283 Op = Op.getOperand(0);
5284 if (VT == MVT::i8) {
5285 OpVT = MVT::i32;
5286 Op = DAG.getNode(ISD::ZERO_EXTEND, OpVT, Op);
5287 }
Evan Cheng152804e2007-12-14 08:30:15 +00005288
5289 // Issue a bsf (scan bits forward) which also sets EFLAGS.
5290 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
5291 Op = DAG.getNode(X86ISD::BSF, VTs, Op);
5292
5293 // If src is zero (i.e. bsf sets ZF), returns NumBits.
5294 SmallVector<SDOperand, 4> Ops;
5295 Ops.push_back(Op);
5296 Ops.push_back(DAG.getConstant(NumBits, OpVT));
5297 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
5298 Ops.push_back(Op.getValue(1));
5299 Op = DAG.getNode(X86ISD::CMOV, OpVT, &Ops[0], 4);
5300
Evan Cheng18efe262007-12-14 02:13:44 +00005301 if (VT == MVT::i8)
5302 Op = DAG.getNode(ISD::TRUNCATE, MVT::i8, Op);
5303 return Op;
5304}
5305
Andrew Lenharthd19189e2008-03-05 01:15:49 +00005306SDOperand X86TargetLowering::LowerLCS(SDOperand Op, SelectionDAG &DAG) {
Andrew Lenharth26ed8692008-03-01 21:52:34 +00005307 MVT::ValueType T = cast<AtomicSDNode>(Op.Val)->getVT();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00005308 unsigned Reg = 0;
5309 unsigned size = 0;
Andrew Lenharth26ed8692008-03-01 21:52:34 +00005310 switch(T) {
5311 case MVT::i8: Reg = X86::AL; size = 1; break;
5312 case MVT::i16: Reg = X86::AX; size = 2; break;
5313 case MVT::i32: Reg = X86::EAX; size = 4; break;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00005314 case MVT::i64:
5315 if (Subtarget->is64Bit()) {
5316 Reg = X86::RAX; size = 8;
5317 } else //Should go away when LowerType stuff lands
5318 return SDOperand(ExpandATOMIC_LCS(Op.Val, DAG), 0);
5319 break;
Andrew Lenharth26ed8692008-03-01 21:52:34 +00005320 };
5321 SDOperand cpIn = DAG.getCopyToReg(Op.getOperand(0), Reg,
Andrew Lenharthce1105d2008-03-01 22:27:48 +00005322 Op.getOperand(3), SDOperand());
Andrew Lenharth26ed8692008-03-01 21:52:34 +00005323 SDOperand Ops[] = { cpIn.getValue(0),
Andrew Lenharthd19189e2008-03-05 01:15:49 +00005324 Op.getOperand(1),
5325 Op.getOperand(2),
5326 DAG.getTargetConstant(size, MVT::i8),
5327 cpIn.getValue(1) };
Andrew Lenharth26ed8692008-03-01 21:52:34 +00005328 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
5329 SDOperand Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, Tys, Ops, 5);
5330 SDOperand cpOut =
5331 DAG.getCopyFromReg(Result.getValue(0), Reg, T, Result.getValue(1));
5332 return cpOut;
5333}
5334
Andrew Lenharthd19189e2008-03-05 01:15:49 +00005335SDNode* X86TargetLowering::ExpandATOMIC_LCS(SDNode* Op, SelectionDAG &DAG) {
5336 MVT::ValueType T = cast<AtomicSDNode>(Op)->getVT();
5337 assert (T == MVT::i64 && "Only know how to expand i64 CAS");
5338 SDOperand cpInL, cpInH;
5339 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
5340 DAG.getConstant(0, MVT::i32));
5341 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(3),
5342 DAG.getConstant(1, MVT::i32));
5343 cpInL = DAG.getCopyToReg(Op->getOperand(0), X86::EAX,
5344 cpInL, SDOperand());
5345 cpInH = DAG.getCopyToReg(cpInL.getValue(0), X86::EDX,
5346 cpInH, cpInL.getValue(1));
5347 SDOperand swapInL, swapInH;
5348 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
5349 DAG.getConstant(0, MVT::i32));
5350 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, MVT::i32, Op->getOperand(2),
5351 DAG.getConstant(1, MVT::i32));
5352 swapInL = DAG.getCopyToReg(cpInH.getValue(0), X86::EBX,
5353 swapInL, cpInH.getValue(1));
5354 swapInH = DAG.getCopyToReg(swapInL.getValue(0), X86::ECX,
5355 swapInH, swapInL.getValue(1));
5356 SDOperand Ops[] = { swapInH.getValue(0),
5357 Op->getOperand(1),
5358 swapInH.getValue(1)};
5359 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
5360 SDOperand Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, Tys, Ops, 3);
5361 SDOperand cpOutL = DAG.getCopyFromReg(Result.getValue(0), X86::EAX, MVT::i32,
5362 Result.getValue(1));
5363 SDOperand cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), X86::EDX, MVT::i32,
5364 cpOutL.getValue(2));
5365 SDOperand OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
5366 SDOperand ResultVal = DAG.getNode(ISD::BUILD_PAIR, MVT::i64, OpsF, 2);
5367 Tys = DAG.getVTList(MVT::i64, MVT::Other);
5368 return DAG.getNode(ISD::MERGE_VALUES, Tys, ResultVal, cpOutH.getValue(1)).Val;
5369}
5370
Evan Cheng0db9fe62006-04-25 20:13:52 +00005371/// LowerOperation - Provide custom lowering hooks for some operations.
5372///
5373SDOperand X86TargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
5374 switch (Op.getOpcode()) {
5375 default: assert(0 && "Should not custom lower this!");
Andrew Lenharthd19189e2008-03-05 01:15:49 +00005376 case ISD::ATOMIC_LCS: return LowerLCS(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005377 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5378 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5379 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
5380 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
5381 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
5382 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
5383 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005384 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005385 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
5386 case ISD::SHL_PARTS:
5387 case ISD::SRA_PARTS:
5388 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
5389 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
5390 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
5391 case ISD::FABS: return LowerFABS(Op, DAG);
5392 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005393 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00005394 case ISD::SETCC: return LowerSETCC(Op, DAG);
5395 case ISD::SELECT: return LowerSELECT(Op, DAG);
5396 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005397 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng32fe1032006-05-25 00:59:30 +00005398 case ISD::CALL: return LowerCALL(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005399 case ISD::RET: return LowerRET(Op, DAG);
Evan Cheng1bc78042006-04-26 01:20:17 +00005400 case ISD::FORMAL_ARGUMENTS: return LowerFORMAL_ARGUMENTS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005401 case ISD::MEMSET: return LowerMEMSET(Op, DAG);
5402 case ISD::MEMCPY: return LowerMEMCPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005403 case ISD::VASTART: return LowerVASTART(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00005404 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005405 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00005406 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
5407 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00005408 case ISD::FRAME_TO_ARGS_OFFSET:
5409 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005410 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00005411 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00005412 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005413 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00005414 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
5415 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00005416
5417 // FIXME: REMOVE THIS WHEN LegalizeDAGTypes lands.
5418 case ISD::READCYCLECOUNTER:
5419 return SDOperand(ExpandREADCYCLECOUNTER(Op.Val, DAG), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005420 }
Chris Lattner27a6c732007-11-24 07:07:01 +00005421}
5422
5423/// ExpandOperation - Provide custom lowering hooks for expanding operations.
5424SDNode *X86TargetLowering::ExpandOperationResult(SDNode *N, SelectionDAG &DAG) {
5425 switch (N->getOpcode()) {
5426 default: assert(0 && "Should not custom lower this!");
5427 case ISD::FP_TO_SINT: return ExpandFP_TO_SINT(N, DAG);
5428 case ISD::READCYCLECOUNTER: return ExpandREADCYCLECOUNTER(N, DAG);
Andrew Lenharthd19189e2008-03-05 01:15:49 +00005429 case ISD::ATOMIC_LCS: return ExpandATOMIC_LCS(N, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +00005430 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005431}
5432
Evan Cheng72261582005-12-20 06:22:03 +00005433const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
5434 switch (Opcode) {
5435 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00005436 case X86ISD::BSF: return "X86ISD::BSF";
5437 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00005438 case X86ISD::SHLD: return "X86ISD::SHLD";
5439 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00005440 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00005441 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00005442 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00005443 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00005444 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00005445 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00005446 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
5447 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
5448 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00005449 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00005450 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00005451 case X86ISD::CALL: return "X86ISD::CALL";
5452 case X86ISD::TAILCALL: return "X86ISD::TAILCALL";
5453 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
5454 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00005455 case X86ISD::COMI: return "X86ISD::COMI";
5456 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00005457 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00005458 case X86ISD::CMOV: return "X86ISD::CMOV";
5459 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00005460 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00005461 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
5462 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00005463 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00005464 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Nate Begeman14d12ca2008-02-11 04:19:36 +00005465 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00005466 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00005467 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
5468 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00005469 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Evan Cheng8ca29322006-11-10 21:43:37 +00005470 case X86ISD::FMAX: return "X86ISD::FMAX";
5471 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00005472 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
5473 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005474 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
5475 case X86ISD::THREAD_POINTER: return "X86ISD::THREAD_POINTER";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00005476 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005477 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00005478 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Andrew Lenharth26ed8692008-03-01 21:52:34 +00005479 case X86ISD::LCMPXCHG_DAG: return "x86ISD::LCMPXCHG_DAG";
Andrew Lenharthd19189e2008-03-05 01:15:49 +00005480 case X86ISD::LCMPXCHG8_DAG: return "x86ISD::LCMPXCHG8_DAG";
Evan Cheng72261582005-12-20 06:22:03 +00005481 }
5482}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005483
Chris Lattnerc9addb72007-03-30 23:15:24 +00005484// isLegalAddressingMode - Return true if the addressing mode represented
5485// by AM is legal for this target, for a load/store of the specified type.
5486bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
5487 const Type *Ty) const {
5488 // X86 supports extremely general addressing modes.
5489
5490 // X86 allows a sign-extended 32-bit immediate field as a displacement.
5491 if (AM.BaseOffs <= -(1LL << 32) || AM.BaseOffs >= (1LL << 32)-1)
5492 return false;
5493
5494 if (AM.BaseGV) {
Evan Cheng52787842007-08-01 23:46:47 +00005495 // We can only fold this if we don't need an extra load.
Chris Lattnerc9addb72007-03-30 23:15:24 +00005496 if (Subtarget->GVRequiresExtraLoad(AM.BaseGV, getTargetMachine(), false))
5497 return false;
Evan Cheng52787842007-08-01 23:46:47 +00005498
5499 // X86-64 only supports addr of globals in small code model.
5500 if (Subtarget->is64Bit()) {
5501 if (getTargetMachine().getCodeModel() != CodeModel::Small)
5502 return false;
5503 // If lower 4G is not available, then we must use rip-relative addressing.
5504 if (AM.BaseOffs || AM.Scale > 1)
5505 return false;
5506 }
Chris Lattnerc9addb72007-03-30 23:15:24 +00005507 }
5508
5509 switch (AM.Scale) {
5510 case 0:
5511 case 1:
5512 case 2:
5513 case 4:
5514 case 8:
5515 // These scales always work.
5516 break;
5517 case 3:
5518 case 5:
5519 case 9:
5520 // These scales are formed with basereg+scalereg. Only accept if there is
5521 // no basereg yet.
5522 if (AM.HasBaseReg)
5523 return false;
5524 break;
5525 default: // Other stuff never works.
5526 return false;
5527 }
5528
5529 return true;
5530}
5531
5532
Evan Cheng2bd122c2007-10-26 01:56:11 +00005533bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
5534 if (!Ty1->isInteger() || !Ty2->isInteger())
5535 return false;
Evan Chenge127a732007-10-29 07:57:50 +00005536 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
5537 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00005538 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00005539 return false;
5540 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00005541}
5542
Evan Cheng3c3ddb32007-10-29 19:58:20 +00005543bool X86TargetLowering::isTruncateFree(MVT::ValueType VT1,
5544 MVT::ValueType VT2) const {
5545 if (!MVT::isInteger(VT1) || !MVT::isInteger(VT2))
5546 return false;
5547 unsigned NumBits1 = MVT::getSizeInBits(VT1);
5548 unsigned NumBits2 = MVT::getSizeInBits(VT2);
Evan Cheng260e07e2008-03-20 02:18:41 +00005549 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00005550 return false;
5551 return Subtarget->is64Bit() || NumBits1 < 64;
5552}
Evan Cheng2bd122c2007-10-26 01:56:11 +00005553
Evan Cheng60c07e12006-07-05 22:17:51 +00005554/// isShuffleMaskLegal - Targets can use this to indicate that they only
5555/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
5556/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
5557/// are assumed to be legal.
5558bool
5559X86TargetLowering::isShuffleMaskLegal(SDOperand Mask, MVT::ValueType VT) const {
5560 // Only do shuffles on 128-bit vector types for now.
5561 if (MVT::getSizeInBits(VT) == 64) return false;
5562 return (Mask.Val->getNumOperands() <= 4 ||
Evan Cheng49892af2007-06-19 00:02:56 +00005563 isIdentityMask(Mask.Val) ||
5564 isIdentityMask(Mask.Val, true) ||
Evan Cheng60c07e12006-07-05 22:17:51 +00005565 isSplatMask(Mask.Val) ||
5566 isPSHUFHW_PSHUFLWMask(Mask.Val) ||
5567 X86::isUNPCKLMask(Mask.Val) ||
Evan Cheng49892af2007-06-19 00:02:56 +00005568 X86::isUNPCKHMask(Mask.Val) ||
Evan Cheng60c07e12006-07-05 22:17:51 +00005569 X86::isUNPCKL_v_undef_Mask(Mask.Val) ||
Evan Cheng49892af2007-06-19 00:02:56 +00005570 X86::isUNPCKH_v_undef_Mask(Mask.Val));
Evan Cheng60c07e12006-07-05 22:17:51 +00005571}
5572
5573bool X86TargetLowering::isVectorClearMaskLegal(std::vector<SDOperand> &BVOps,
5574 MVT::ValueType EVT,
5575 SelectionDAG &DAG) const {
5576 unsigned NumElts = BVOps.size();
5577 // Only do shuffles on 128-bit vector types for now.
5578 if (MVT::getSizeInBits(EVT) * NumElts == 64) return false;
5579 if (NumElts == 2) return true;
5580 if (NumElts == 4) {
Chris Lattner5a88b832007-02-25 07:10:00 +00005581 return (isMOVLMask(&BVOps[0], 4) ||
5582 isCommutedMOVL(&BVOps[0], 4, true) ||
5583 isSHUFPMask(&BVOps[0], 4) ||
5584 isCommutedSHUFP(&BVOps[0], 4));
Evan Cheng60c07e12006-07-05 22:17:51 +00005585 }
5586 return false;
5587}
5588
5589//===----------------------------------------------------------------------===//
5590// X86 Scheduler Hooks
5591//===----------------------------------------------------------------------===//
5592
5593MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00005594X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
5595 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00005596 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00005597 switch (MI->getOpcode()) {
5598 default: assert(false && "Unexpected instr type to insert");
5599 case X86::CMOV_FR32:
5600 case X86::CMOV_FR64:
5601 case X86::CMOV_V4F32:
5602 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00005603 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00005604 // To "insert" a SELECT_CC instruction, we actually have to insert the
5605 // diamond control-flow pattern. The incoming instruction knows the
5606 // destination vreg to set, the condition code register to branch on, the
5607 // true/false values to select between, and a branch opcode to use.
5608 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5609 ilist<MachineBasicBlock>::iterator It = BB;
5610 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005611
Evan Cheng60c07e12006-07-05 22:17:51 +00005612 // thisMBB:
5613 // ...
5614 // TrueVal = ...
5615 // cmpTY ccX, r1, r2
5616 // bCC copy1MBB
5617 // fallthrough --> copy0MBB
5618 MachineBasicBlock *thisMBB = BB;
5619 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
5620 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005621 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00005622 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Evan Chengc0f64ff2006-11-27 23:37:22 +00005623 BuildMI(BB, TII->get(Opc)).addMBB(sinkMBB);
Evan Cheng60c07e12006-07-05 22:17:51 +00005624 MachineFunction *F = BB->getParent();
5625 F->getBasicBlockList().insert(It, copy0MBB);
5626 F->getBasicBlockList().insert(It, sinkMBB);
5627 // Update machine-CFG edges by first adding all successors of the current
5628 // block to the new block which will contain the Phi node for the select.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005629 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
Evan Cheng60c07e12006-07-05 22:17:51 +00005630 e = BB->succ_end(); i != e; ++i)
5631 sinkMBB->addSuccessor(*i);
5632 // Next, remove all successors of the current block, and add the true
5633 // and fallthrough blocks as its successors.
5634 while(!BB->succ_empty())
5635 BB->removeSuccessor(BB->succ_begin());
5636 BB->addSuccessor(copy0MBB);
5637 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005638
Evan Cheng60c07e12006-07-05 22:17:51 +00005639 // copy0MBB:
5640 // %FalseValue = ...
5641 // # fallthrough to sinkMBB
5642 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005643
Evan Cheng60c07e12006-07-05 22:17:51 +00005644 // Update machine-CFG edges
5645 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005646
Evan Cheng60c07e12006-07-05 22:17:51 +00005647 // sinkMBB:
5648 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
5649 // ...
5650 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00005651 BuildMI(BB, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00005652 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
5653 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
5654
5655 delete MI; // The pseudo instruction is gone now.
5656 return BB;
5657 }
5658
Dale Johannesen849f2142007-07-03 00:53:03 +00005659 case X86::FP32_TO_INT16_IN_MEM:
5660 case X86::FP32_TO_INT32_IN_MEM:
5661 case X86::FP32_TO_INT64_IN_MEM:
5662 case X86::FP64_TO_INT16_IN_MEM:
5663 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00005664 case X86::FP64_TO_INT64_IN_MEM:
5665 case X86::FP80_TO_INT16_IN_MEM:
5666 case X86::FP80_TO_INT32_IN_MEM:
5667 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00005668 // Change the floating point control register to use "round towards zero"
5669 // mode when truncating to an integer value.
5670 MachineFunction *F = BB->getParent();
5671 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Evan Chengc0f64ff2006-11-27 23:37:22 +00005672 addFrameReference(BuildMI(BB, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00005673
5674 // Load the old value of the high byte of the control word...
5675 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00005676 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Evan Chengc0f64ff2006-11-27 23:37:22 +00005677 addFrameReference(BuildMI(BB, TII->get(X86::MOV16rm), OldCW), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00005678
5679 // Set the high part to be round to zero...
Evan Chengc0f64ff2006-11-27 23:37:22 +00005680 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mi)), CWFrameIdx)
5681 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00005682
5683 // Reload the modified control word now...
Evan Chengc0f64ff2006-11-27 23:37:22 +00005684 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00005685
5686 // Restore the memory image of control word to original value
Evan Chengc0f64ff2006-11-27 23:37:22 +00005687 addFrameReference(BuildMI(BB, TII->get(X86::MOV16mr)), CWFrameIdx)
5688 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00005689
5690 // Get the X86 opcode to use.
5691 unsigned Opc;
5692 switch (MI->getOpcode()) {
5693 default: assert(0 && "illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00005694 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
5695 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
5696 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
5697 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
5698 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
5699 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00005700 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
5701 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
5702 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00005703 }
5704
5705 X86AddressMode AM;
5706 MachineOperand &Op = MI->getOperand(0);
5707 if (Op.isRegister()) {
5708 AM.BaseType = X86AddressMode::RegBase;
5709 AM.Base.Reg = Op.getReg();
5710 } else {
5711 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00005712 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00005713 }
5714 Op = MI->getOperand(1);
5715 if (Op.isImmediate())
Chris Lattner7fbe9722006-10-20 17:42:20 +00005716 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00005717 Op = MI->getOperand(2);
5718 if (Op.isImmediate())
Chris Lattner7fbe9722006-10-20 17:42:20 +00005719 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00005720 Op = MI->getOperand(3);
5721 if (Op.isGlobalAddress()) {
5722 AM.GV = Op.getGlobal();
5723 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00005724 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00005725 }
Evan Chengc0f64ff2006-11-27 23:37:22 +00005726 addFullAddress(BuildMI(BB, TII->get(Opc)), AM)
5727 .addReg(MI->getOperand(4).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00005728
5729 // Reload the original control word now.
Evan Chengc0f64ff2006-11-27 23:37:22 +00005730 addFrameReference(BuildMI(BB, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00005731
5732 delete MI; // The pseudo instruction is gone now.
5733 return BB;
5734 }
5735 }
5736}
5737
5738//===----------------------------------------------------------------------===//
5739// X86 Optimization Hooks
5740//===----------------------------------------------------------------------===//
5741
Nate Begeman368e18d2006-02-16 21:11:51 +00005742void X86TargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005743 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005744 APInt &KnownZero,
5745 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005746 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00005747 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005748 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00005749 assert((Opc >= ISD::BUILTIN_OP_END ||
5750 Opc == ISD::INTRINSIC_WO_CHAIN ||
5751 Opc == ISD::INTRINSIC_W_CHAIN ||
5752 Opc == ISD::INTRINSIC_VOID) &&
5753 "Should use MaskedValueIsZero if you don't know whether Op"
5754 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005755
Dan Gohmanf4f92f52008-02-13 23:07:24 +00005756 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005757 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00005758 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005759 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005760 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
5761 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00005762 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005763 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00005764}
Chris Lattner259e97c2006-01-31 19:43:35 +00005765
Evan Cheng206ee9d2006-07-07 08:33:52 +00005766/// getShuffleScalarElt - Returns the scalar element that will make up the ith
5767/// element of the result of the vector shuffle.
5768static SDOperand getShuffleScalarElt(SDNode *N, unsigned i, SelectionDAG &DAG) {
5769 MVT::ValueType VT = N->getValueType(0);
5770 SDOperand PermMask = N->getOperand(2);
5771 unsigned NumElems = PermMask.getNumOperands();
5772 SDOperand V = (i < NumElems) ? N->getOperand(0) : N->getOperand(1);
5773 i %= NumElems;
5774 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5775 return (i == 0)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00005776 ? V.getOperand(0) : DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
Evan Cheng206ee9d2006-07-07 08:33:52 +00005777 } else if (V.getOpcode() == ISD::VECTOR_SHUFFLE) {
5778 SDOperand Idx = PermMask.getOperand(i);
5779 if (Idx.getOpcode() == ISD::UNDEF)
Dan Gohman51eaa862007-06-14 22:58:02 +00005780 return DAG.getNode(ISD::UNDEF, MVT::getVectorElementType(VT));
Evan Cheng206ee9d2006-07-07 08:33:52 +00005781 return getShuffleScalarElt(V.Val,cast<ConstantSDNode>(Idx)->getValue(),DAG);
5782 }
5783 return SDOperand();
5784}
5785
5786/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
5787/// node is a GlobalAddress + an offset.
5788static bool isGAPlusOffset(SDNode *N, GlobalValue* &GA, int64_t &Offset) {
Evan Cheng0085a282006-11-30 21:55:46 +00005789 unsigned Opc = N->getOpcode();
Evan Cheng19f2ffc2006-12-05 04:01:03 +00005790 if (Opc == X86ISD::Wrapper) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00005791 if (dyn_cast<GlobalAddressSDNode>(N->getOperand(0))) {
5792 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
5793 return true;
5794 }
Evan Cheng0085a282006-11-30 21:55:46 +00005795 } else if (Opc == ISD::ADD) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00005796 SDOperand N1 = N->getOperand(0);
5797 SDOperand N2 = N->getOperand(1);
5798 if (isGAPlusOffset(N1.Val, GA, Offset)) {
5799 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
5800 if (V) {
5801 Offset += V->getSignExtended();
5802 return true;
5803 }
5804 } else if (isGAPlusOffset(N2.Val, GA, Offset)) {
5805 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
5806 if (V) {
5807 Offset += V->getSignExtended();
5808 return true;
5809 }
5810 }
5811 }
5812 return false;
5813}
5814
5815/// isConsecutiveLoad - Returns true if N is loading from an address of Base
5816/// + Dist * Size.
5817static bool isConsecutiveLoad(SDNode *N, SDNode *Base, int Dist, int Size,
5818 MachineFrameInfo *MFI) {
5819 if (N->getOperand(0).Val != Base->getOperand(0).Val)
5820 return false;
5821
5822 SDOperand Loc = N->getOperand(1);
5823 SDOperand BaseLoc = Base->getOperand(1);
5824 if (Loc.getOpcode() == ISD::FrameIndex) {
5825 if (BaseLoc.getOpcode() != ISD::FrameIndex)
5826 return false;
Dan Gohman275769a2007-07-23 20:24:29 +00005827 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
5828 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
Evan Cheng206ee9d2006-07-07 08:33:52 +00005829 int FS = MFI->getObjectSize(FI);
5830 int BFS = MFI->getObjectSize(BFI);
5831 if (FS != BFS || FS != Size) return false;
5832 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Size);
5833 } else {
5834 GlobalValue *GV1 = NULL;
5835 GlobalValue *GV2 = NULL;
5836 int64_t Offset1 = 0;
5837 int64_t Offset2 = 0;
5838 bool isGA1 = isGAPlusOffset(Loc.Val, GV1, Offset1);
5839 bool isGA2 = isGAPlusOffset(BaseLoc.Val, GV2, Offset2);
5840 if (isGA1 && isGA2 && GV1 == GV2)
5841 return Offset1 == (Offset2 + Dist*Size);
5842 }
5843
5844 return false;
5845}
5846
Evan Cheng1e60c092006-07-10 21:37:44 +00005847static bool isBaseAlignment16(SDNode *Base, MachineFrameInfo *MFI,
5848 const X86Subtarget *Subtarget) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00005849 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00005850 int64_t Offset = 0;
Evan Cheng206ee9d2006-07-07 08:33:52 +00005851 if (isGAPlusOffset(Base, GV, Offset))
5852 return (GV->getAlignment() >= 16 && (Offset % 16) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00005853 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00005854 return false;
5855}
5856
5857
5858/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
5859/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
5860/// if the load addresses are consecutive, non-overlapping, and in the right
5861/// order.
Evan Cheng1e60c092006-07-10 21:37:44 +00005862static SDOperand PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
5863 const X86Subtarget *Subtarget) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00005864 MachineFunction &MF = DAG.getMachineFunction();
5865 MachineFrameInfo *MFI = MF.getFrameInfo();
5866 MVT::ValueType VT = N->getValueType(0);
Dan Gohman51eaa862007-06-14 22:58:02 +00005867 MVT::ValueType EVT = MVT::getVectorElementType(VT);
Evan Cheng206ee9d2006-07-07 08:33:52 +00005868 SDOperand PermMask = N->getOperand(2);
5869 int NumElems = (int)PermMask.getNumOperands();
5870 SDNode *Base = NULL;
5871 for (int i = 0; i < NumElems; ++i) {
5872 SDOperand Idx = PermMask.getOperand(i);
5873 if (Idx.getOpcode() == ISD::UNDEF) {
5874 if (!Base) return SDOperand();
5875 } else {
5876 SDOperand Arg =
5877 getShuffleScalarElt(N, cast<ConstantSDNode>(Idx)->getValue(), DAG);
Evan Cheng466685d2006-10-09 20:57:25 +00005878 if (!Arg.Val || !ISD::isNON_EXTLoad(Arg.Val))
Evan Cheng206ee9d2006-07-07 08:33:52 +00005879 return SDOperand();
5880 if (!Base)
5881 Base = Arg.Val;
5882 else if (!isConsecutiveLoad(Arg.Val, Base,
5883 i, MVT::getSizeInBits(EVT)/8,MFI))
5884 return SDOperand();
5885 }
5886 }
5887
Evan Cheng1e60c092006-07-10 21:37:44 +00005888 bool isAlign16 = isBaseAlignment16(Base->getOperand(1).Val, MFI, Subtarget);
Dan Gohmand3006222007-07-27 17:16:43 +00005889 LoadSDNode *LD = cast<LoadSDNode>(Base);
Evan Cheng466685d2006-10-09 20:57:25 +00005890 if (isAlign16) {
Evan Cheng466685d2006-10-09 20:57:25 +00005891 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
Dan Gohmand3006222007-07-27 17:16:43 +00005892 LD->getSrcValueOffset(), LD->isVolatile());
Evan Cheng466685d2006-10-09 20:57:25 +00005893 } else {
Dan Gohmand3006222007-07-27 17:16:43 +00005894 return DAG.getLoad(VT, LD->getChain(), LD->getBasePtr(), LD->getSrcValue(),
5895 LD->getSrcValueOffset(), LD->isVolatile(),
5896 LD->getAlignment());
Evan Cheng311ace02006-08-11 07:35:45 +00005897 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00005898}
5899
Chris Lattner83e6c992006-10-04 06:57:07 +00005900/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
5901static SDOperand PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
5902 const X86Subtarget *Subtarget) {
5903 SDOperand Cond = N->getOperand(0);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005904
Chris Lattner83e6c992006-10-04 06:57:07 +00005905 // If we have SSE[12] support, try to form min/max nodes.
5906 if (Subtarget->hasSSE2() &&
5907 (N->getValueType(0) == MVT::f32 || N->getValueType(0) == MVT::f64)) {
5908 if (Cond.getOpcode() == ISD::SETCC) {
5909 // Get the LHS/RHS of the select.
5910 SDOperand LHS = N->getOperand(1);
5911 SDOperand RHS = N->getOperand(2);
5912 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005913
Evan Cheng8ca29322006-11-10 21:43:37 +00005914 unsigned Opcode = 0;
Chris Lattner83e6c992006-10-04 06:57:07 +00005915 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
Chris Lattner1907a7b2006-10-05 04:11:26 +00005916 switch (CC) {
5917 default: break;
5918 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
5919 case ISD::SETULE:
5920 case ISD::SETLE:
5921 if (!UnsafeFPMath) break;
5922 // FALL THROUGH.
5923 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
5924 case ISD::SETLT:
Evan Cheng8ca29322006-11-10 21:43:37 +00005925 Opcode = X86ISD::FMIN;
Chris Lattner1907a7b2006-10-05 04:11:26 +00005926 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005927
Chris Lattner1907a7b2006-10-05 04:11:26 +00005928 case ISD::SETOGT: // (X > Y) ? X : Y -> max
5929 case ISD::SETUGT:
5930 case ISD::SETGT:
5931 if (!UnsafeFPMath) break;
5932 // FALL THROUGH.
5933 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
5934 case ISD::SETGE:
Evan Cheng8ca29322006-11-10 21:43:37 +00005935 Opcode = X86ISD::FMAX;
Chris Lattner1907a7b2006-10-05 04:11:26 +00005936 break;
5937 }
Chris Lattner83e6c992006-10-04 06:57:07 +00005938 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
Chris Lattner1907a7b2006-10-05 04:11:26 +00005939 switch (CC) {
5940 default: break;
5941 case ISD::SETOGT: // (X > Y) ? Y : X -> min
5942 case ISD::SETUGT:
5943 case ISD::SETGT:
5944 if (!UnsafeFPMath) break;
5945 // FALL THROUGH.
5946 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
5947 case ISD::SETGE:
Evan Cheng8ca29322006-11-10 21:43:37 +00005948 Opcode = X86ISD::FMIN;
Chris Lattner1907a7b2006-10-05 04:11:26 +00005949 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005950
Chris Lattner1907a7b2006-10-05 04:11:26 +00005951 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
5952 case ISD::SETULE:
5953 case ISD::SETLE:
5954 if (!UnsafeFPMath) break;
5955 // FALL THROUGH.
5956 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
5957 case ISD::SETLT:
Evan Cheng8ca29322006-11-10 21:43:37 +00005958 Opcode = X86ISD::FMAX;
Chris Lattner1907a7b2006-10-05 04:11:26 +00005959 break;
5960 }
Chris Lattner83e6c992006-10-04 06:57:07 +00005961 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005962
Evan Cheng8ca29322006-11-10 21:43:37 +00005963 if (Opcode)
5964 return DAG.getNode(Opcode, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00005965 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00005966
Chris Lattner83e6c992006-10-04 06:57:07 +00005967 }
5968
5969 return SDOperand();
5970}
5971
Chris Lattner149a4e52008-02-22 02:09:43 +00005972/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
5973static SDOperand PerformSTORECombine(StoreSDNode *St, SelectionDAG &DAG,
5974 const X86Subtarget *Subtarget) {
5975 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
5976 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00005977 // A preferable solution to the general problem is to figure out the right
5978 // places to insert EMMS. This qualifies as a quick hack.
Chris Lattner149a4e52008-02-22 02:09:43 +00005979 if (MVT::isVector(St->getValue().getValueType()) &&
5980 MVT::getSizeInBits(St->getValue().getValueType()) == 64 &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00005981 isa<LoadSDNode>(St->getValue()) &&
5982 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
5983 St->getChain().hasOneUse() && !St->isVolatile()) {
Dale Johannesen14e2ea92008-02-25 22:29:22 +00005984 SDNode* LdVal = St->getValue().Val;
Dale Johannesen079f2a62008-02-25 19:20:14 +00005985 LoadSDNode *Ld = 0;
5986 int TokenFactorIndex = -1;
5987 SmallVector<SDOperand, 8> Ops;
5988 SDNode* ChainVal = St->getChain().Val;
5989 // Must be a store of a load. We currently handle two cases: the load
5990 // is a direct child, and it's under an intervening TokenFactor. It is
5991 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00005992 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00005993 Ld = cast<LoadSDNode>(St->getChain());
5994 else if (St->getValue().hasOneUse() &&
5995 ChainVal->getOpcode() == ISD::TokenFactor) {
5996 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Dale Johannesen14e2ea92008-02-25 22:29:22 +00005997 if (ChainVal->getOperand(i).Val == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00005998 TokenFactorIndex = i;
5999 Ld = cast<LoadSDNode>(St->getValue());
6000 } else
6001 Ops.push_back(ChainVal->getOperand(i));
6002 }
6003 }
6004 if (Ld) {
6005 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
6006 if (Subtarget->is64Bit()) {
6007 SDOperand NewLd = DAG.getLoad(MVT::i64, Ld->getChain(),
6008 Ld->getBasePtr(), Ld->getSrcValue(),
6009 Ld->getSrcValueOffset(), Ld->isVolatile(),
6010 Ld->getAlignment());
6011 SDOperand NewChain = NewLd.getValue(1);
6012 if (TokenFactorIndex != -1) {
6013 Ops.push_back(NewLd);
6014 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
6015 Ops.size());
6016 }
6017 return DAG.getStore(NewChain, NewLd, St->getBasePtr(),
6018 St->getSrcValue(), St->getSrcValueOffset(),
6019 St->isVolatile(), St->getAlignment());
6020 }
6021
6022 // Otherwise, lower to two 32-bit copies.
6023 SDOperand LoAddr = Ld->getBasePtr();
6024 SDOperand HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
6025 DAG.getConstant(MVT::i32, 4));
6026
6027 SDOperand LoLd = DAG.getLoad(MVT::i32, Ld->getChain(), LoAddr,
6028 Ld->getSrcValue(), Ld->getSrcValueOffset(),
6029 Ld->isVolatile(), Ld->getAlignment());
6030 SDOperand HiLd = DAG.getLoad(MVT::i32, Ld->getChain(), HiAddr,
6031 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
6032 Ld->isVolatile(),
6033 MinAlign(Ld->getAlignment(), 4));
6034
6035 SDOperand NewChain = LoLd.getValue(1);
6036 if (TokenFactorIndex != -1) {
6037 Ops.push_back(LoLd);
6038 Ops.push_back(HiLd);
6039 NewChain = DAG.getNode(ISD::TokenFactor, MVT::Other, &Ops[0],
6040 Ops.size());
6041 }
6042
6043 LoAddr = St->getBasePtr();
6044 HiAddr = DAG.getNode(ISD::ADD, MVT::i32, LoAddr,
6045 DAG.getConstant(MVT::i32, 4));
6046
6047 SDOperand LoSt = DAG.getStore(NewChain, LoLd, LoAddr,
Chris Lattner149a4e52008-02-22 02:09:43 +00006048 St->getSrcValue(), St->getSrcValueOffset(),
6049 St->isVolatile(), St->getAlignment());
Dale Johannesen079f2a62008-02-25 19:20:14 +00006050 SDOperand HiSt = DAG.getStore(NewChain, HiLd, HiAddr,
6051 St->getSrcValue(), St->getSrcValueOffset()+4,
6052 St->isVolatile(),
6053 MinAlign(St->getAlignment(), 4));
6054 return DAG.getNode(ISD::TokenFactor, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00006055 }
Chris Lattner149a4e52008-02-22 02:09:43 +00006056 }
6057 return SDOperand();
6058}
6059
Chris Lattner6cf73262008-01-25 06:14:17 +00006060/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
6061/// X86ISD::FXOR nodes.
Chris Lattneraf723b92008-01-25 05:46:26 +00006062static SDOperand PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00006063 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
6064 // F[X]OR(0.0, x) -> x
6065 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00006066 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
6067 if (C->getValueAPF().isPosZero())
6068 return N->getOperand(1);
6069 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
6070 if (C->getValueAPF().isPosZero())
6071 return N->getOperand(0);
6072 return SDOperand();
6073}
6074
6075/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
6076static SDOperand PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
6077 // FAND(0.0, x) -> 0.0
6078 // FAND(x, 0.0) -> 0.0
6079 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
6080 if (C->getValueAPF().isPosZero())
6081 return N->getOperand(0);
6082 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
6083 if (C->getValueAPF().isPosZero())
6084 return N->getOperand(1);
6085 return SDOperand();
6086}
6087
Chris Lattner83e6c992006-10-04 06:57:07 +00006088
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006089SDOperand X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng206ee9d2006-07-07 08:33:52 +00006090 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00006091 SelectionDAG &DAG = DCI.DAG;
6092 switch (N->getOpcode()) {
6093 default: break;
Chris Lattneraf723b92008-01-25 05:46:26 +00006094 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, Subtarget);
6095 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattner149a4e52008-02-22 02:09:43 +00006096 case ISD::STORE:
6097 return PerformSTORECombine(cast<StoreSDNode>(N), DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00006098 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00006099 case X86ISD::FOR: return PerformFORCombine(N, DAG);
6100 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00006101 }
6102
6103 return SDOperand();
6104}
6105
Evan Cheng60c07e12006-07-05 22:17:51 +00006106//===----------------------------------------------------------------------===//
6107// X86 Inline Assembly Support
6108//===----------------------------------------------------------------------===//
6109
Chris Lattnerf4dff842006-07-11 02:54:03 +00006110/// getConstraintType - Given a constraint letter, return the type of
6111/// constraint it is for this target.
6112X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00006113X86TargetLowering::getConstraintType(const std::string &Constraint) const {
6114 if (Constraint.size() == 1) {
6115 switch (Constraint[0]) {
6116 case 'A':
Chris Lattnerfce84ac2008-03-11 19:06:29 +00006117 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00006118 case 'r':
6119 case 'R':
6120 case 'l':
6121 case 'q':
6122 case 'Q':
6123 case 'x':
6124 case 'Y':
6125 return C_RegisterClass;
6126 default:
6127 break;
6128 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00006129 }
Chris Lattner4234f572007-03-25 02:14:49 +00006130 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00006131}
6132
Dale Johannesenba2a0b92008-01-29 02:21:21 +00006133/// LowerXConstraint - try to replace an X constraint, which matches anything,
6134/// with another that has more specific requirements based on the type of the
6135/// corresponding operand.
6136void X86TargetLowering::lowerXConstraint(MVT::ValueType ConstraintVT,
6137 std::string& s) const {
6138 if (MVT::isFloatingPoint(ConstraintVT)) {
6139 if (Subtarget->hasSSE2())
6140 s = "Y";
6141 else if (Subtarget->hasSSE1())
6142 s = "x";
6143 else
6144 s = "f";
6145 } else
6146 return TargetLowering::lowerXConstraint(ConstraintVT, s);
6147}
6148
Chris Lattner48884cd2007-08-25 00:47:38 +00006149/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
6150/// vector. If it is invalid, don't add anything to Ops.
6151void X86TargetLowering::LowerAsmOperandForConstraint(SDOperand Op,
6152 char Constraint,
6153 std::vector<SDOperand>&Ops,
6154 SelectionDAG &DAG) {
6155 SDOperand Result(0, 0);
6156
Chris Lattner22aaf1d2006-10-31 20:13:11 +00006157 switch (Constraint) {
6158 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00006159 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00006160 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006161 if (C->getValue() <= 31) {
6162 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
6163 break;
6164 }
Devang Patel84f7fd22007-03-17 00:13:28 +00006165 }
Chris Lattner48884cd2007-08-25 00:47:38 +00006166 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00006167 case 'N':
6168 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner48884cd2007-08-25 00:47:38 +00006169 if (C->getValue() <= 255) {
6170 Result = DAG.getTargetConstant(C->getValue(), Op.getValueType());
6171 break;
6172 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00006173 }
Chris Lattner48884cd2007-08-25 00:47:38 +00006174 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00006175 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00006176 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00006177 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
6178 Result = DAG.getTargetConstant(CST->getValue(), Op.getValueType());
6179 break;
6180 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006181
Chris Lattnerdc43a882007-05-03 16:52:29 +00006182 // If we are in non-pic codegen mode, we allow the address of a global (with
6183 // an optional displacement) to be used with 'i'.
6184 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
6185 int64_t Offset = 0;
6186
6187 // Match either (GA) or (GA+C)
6188 if (GA) {
6189 Offset = GA->getOffset();
6190 } else if (Op.getOpcode() == ISD::ADD) {
6191 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6192 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
6193 if (C && GA) {
6194 Offset = GA->getOffset()+C->getValue();
6195 } else {
6196 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6197 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
6198 if (C && GA)
6199 Offset = GA->getOffset()+C->getValue();
6200 else
6201 C = 0, GA = 0;
6202 }
6203 }
6204
6205 if (GA) {
6206 // If addressing this global requires a load (e.g. in PIC mode), we can't
6207 // match.
6208 if (Subtarget->GVRequiresExtraLoad(GA->getGlobal(), getTargetMachine(),
6209 false))
Chris Lattner48884cd2007-08-25 00:47:38 +00006210 return;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006211
Chris Lattnerdc43a882007-05-03 16:52:29 +00006212 Op = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
6213 Offset);
Chris Lattner48884cd2007-08-25 00:47:38 +00006214 Result = Op;
6215 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00006216 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006217
Chris Lattner22aaf1d2006-10-31 20:13:11 +00006218 // Otherwise, not valid for this mode.
Chris Lattner48884cd2007-08-25 00:47:38 +00006219 return;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00006220 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00006221 }
Chris Lattner48884cd2007-08-25 00:47:38 +00006222
6223 if (Result.Val) {
6224 Ops.push_back(Result);
6225 return;
6226 }
6227 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00006228}
6229
Chris Lattner259e97c2006-01-31 19:43:35 +00006230std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00006231getRegClassForInlineAsmConstraint(const std::string &Constraint,
6232 MVT::ValueType VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00006233 if (Constraint.size() == 1) {
6234 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00006235 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00006236 default: break; // Unknown constraint letter
6237 case 'A': // EAX/EDX
6238 if (VT == MVT::i32 || VT == MVT::i64)
6239 return make_vector<unsigned>(X86::EAX, X86::EDX, 0);
6240 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00006241 case 'q': // Q_REGS (GENERAL_REGS in 64-bit mode)
6242 case 'Q': // Q_REGS
Chris Lattner80a7ecc2006-05-06 00:29:37 +00006243 if (VT == MVT::i32)
6244 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
6245 else if (VT == MVT::i16)
6246 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
6247 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00006248 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Chris Lattner03e6c702007-11-04 06:51:12 +00006249 else if (VT == MVT::i64)
6250 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
6251 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00006252 }
6253 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006254
Chris Lattner1efa40f2006-02-22 00:56:39 +00006255 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00006256}
Chris Lattnerf76d1802006-07-31 23:26:50 +00006257
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006258std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00006259X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
6260 MVT::ValueType VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00006261 // First, see if this is a constraint that directly corresponds to an LLVM
6262 // register class.
6263 if (Constraint.size() == 1) {
6264 // GCC Constraint Letters
6265 switch (Constraint[0]) {
6266 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00006267 case 'r': // GENERAL_REGS
6268 case 'R': // LEGACY_REGS
6269 case 'l': // INDEX_REGS
6270 if (VT == MVT::i64 && Subtarget->is64Bit())
6271 return std::make_pair(0U, X86::GR64RegisterClass);
6272 if (VT == MVT::i32)
6273 return std::make_pair(0U, X86::GR32RegisterClass);
6274 else if (VT == MVT::i16)
6275 return std::make_pair(0U, X86::GR16RegisterClass);
6276 else if (VT == MVT::i8)
6277 return std::make_pair(0U, X86::GR8RegisterClass);
6278 break;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00006279 case 'f': // FP Stack registers.
6280 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
6281 // value to the correct fpstack register class.
6282 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
6283 return std::make_pair(0U, X86::RFP32RegisterClass);
6284 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
6285 return std::make_pair(0U, X86::RFP64RegisterClass);
6286 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00006287 case 'y': // MMX_REGS if MMX allowed.
6288 if (!Subtarget->hasMMX()) break;
6289 return std::make_pair(0U, X86::VR64RegisterClass);
6290 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00006291 case 'Y': // SSE_REGS if SSE2 allowed
6292 if (!Subtarget->hasSSE2()) break;
6293 // FALL THROUGH.
6294 case 'x': // SSE_REGS if SSE1 allowed
6295 if (!Subtarget->hasSSE1()) break;
6296
6297 switch (VT) {
6298 default: break;
6299 // Scalar SSE types.
6300 case MVT::f32:
6301 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00006302 return std::make_pair(0U, X86::FR32RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00006303 case MVT::f64:
6304 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00006305 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00006306 // Vector types.
Chris Lattner0f65cad2007-04-09 05:49:22 +00006307 case MVT::v16i8:
6308 case MVT::v8i16:
6309 case MVT::v4i32:
6310 case MVT::v2i64:
6311 case MVT::v4f32:
6312 case MVT::v2f64:
6313 return std::make_pair(0U, X86::VR128RegisterClass);
6314 }
Chris Lattnerad043e82007-04-09 05:11:28 +00006315 break;
6316 }
6317 }
6318
Chris Lattnerf76d1802006-07-31 23:26:50 +00006319 // Use the default implementation in TargetLowering to convert the register
6320 // constraint into a member of a register class.
6321 std::pair<unsigned, const TargetRegisterClass*> Res;
6322 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00006323
6324 // Not found as a standard register?
6325 if (Res.second == 0) {
6326 // GCC calls "st(0)" just plain "st".
6327 if (StringsEqualNoCase("{st}", Constraint)) {
6328 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00006329 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00006330 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006331
Chris Lattner1a60aa72006-10-31 19:42:44 +00006332 return Res;
6333 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006334
Chris Lattnerf76d1802006-07-31 23:26:50 +00006335 // Otherwise, check to see if this is a register class of the wrong value
6336 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
6337 // turn into {ax},{dx}.
6338 if (Res.second->hasType(VT))
6339 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006340
Chris Lattnerf76d1802006-07-31 23:26:50 +00006341 // All of the single-register GCC register classes map their values onto
6342 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
6343 // really want an 8-bit or 32-bit register, map to the appropriate register
6344 // class and return the appropriate register.
6345 if (Res.second != X86::GR16RegisterClass)
6346 return Res;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006347
Chris Lattnerf76d1802006-07-31 23:26:50 +00006348 if (VT == MVT::i8) {
6349 unsigned DestReg = 0;
6350 switch (Res.first) {
6351 default: break;
6352 case X86::AX: DestReg = X86::AL; break;
6353 case X86::DX: DestReg = X86::DL; break;
6354 case X86::CX: DestReg = X86::CL; break;
6355 case X86::BX: DestReg = X86::BL; break;
6356 }
6357 if (DestReg) {
6358 Res.first = DestReg;
6359 Res.second = Res.second = X86::GR8RegisterClass;
6360 }
6361 } else if (VT == MVT::i32) {
6362 unsigned DestReg = 0;
6363 switch (Res.first) {
6364 default: break;
6365 case X86::AX: DestReg = X86::EAX; break;
6366 case X86::DX: DestReg = X86::EDX; break;
6367 case X86::CX: DestReg = X86::ECX; break;
6368 case X86::BX: DestReg = X86::EBX; break;
6369 case X86::SI: DestReg = X86::ESI; break;
6370 case X86::DI: DestReg = X86::EDI; break;
6371 case X86::BP: DestReg = X86::EBP; break;
6372 case X86::SP: DestReg = X86::ESP; break;
6373 }
6374 if (DestReg) {
6375 Res.first = DestReg;
6376 Res.second = Res.second = X86::GR32RegisterClass;
6377 }
Evan Cheng25ab6902006-09-08 06:48:29 +00006378 } else if (VT == MVT::i64) {
6379 unsigned DestReg = 0;
6380 switch (Res.first) {
6381 default: break;
6382 case X86::AX: DestReg = X86::RAX; break;
6383 case X86::DX: DestReg = X86::RDX; break;
6384 case X86::CX: DestReg = X86::RCX; break;
6385 case X86::BX: DestReg = X86::RBX; break;
6386 case X86::SI: DestReg = X86::RSI; break;
6387 case X86::DI: DestReg = X86::RDI; break;
6388 case X86::BP: DestReg = X86::RBP; break;
6389 case X86::SP: DestReg = X86::RSP; break;
6390 }
6391 if (DestReg) {
6392 Res.first = DestReg;
6393 Res.second = Res.second = X86::GR64RegisterClass;
6394 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00006395 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006396
Chris Lattnerf76d1802006-07-31 23:26:50 +00006397 return Res;
6398}