blob: d18dd6d626b73bb6b0905d556cc8d29775c524de [file] [log] [blame]
Chris Lattnerf3799972005-10-14 23:40:39 +00001//===- PPCInstrInfo.td - The PowerPC Instruction Set -------*- tablegen -*-===//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattnerf3799972005-10-14 23:40:39 +000015include "PPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Chris Lattner47f01f12005-09-08 19:50:41 +000017
Chris Lattner47f01f12005-09-08 19:50:41 +000018//===----------------------------------------------------------------------===//
Chris Lattner2eb25172005-09-09 00:39:56 +000019// PowerPC specific transformation functions and pattern fragments.
20//
21def LO16 : SDNodeXForm<imm, [{
22 // Transformation function: get the low 16 bits.
23 return getI32Imm((unsigned short)N->getValue());
24}]>;
25
26def HI16 : SDNodeXForm<imm, [{
27 // Transformation function: shift the immediate value down into the low bits.
28 return getI32Imm((unsigned)N->getValue() >> 16);
29}]>;
Chris Lattner3e63ead2005-09-08 17:33:10 +000030
Chris Lattner79d0e9f2005-09-28 23:07:13 +000031def HA16 : SDNodeXForm<imm, [{
32 // Transformation function: shift the immediate value down into the low bits.
33 signed int Val = N->getValue();
34 return getI32Imm((Val - (signed short)Val) >> 16);
35}]>;
36
37
Chris Lattner3e63ead2005-09-08 17:33:10 +000038def immSExt16 : PatLeaf<(imm), [{
39 // immSExt16 predicate - True if the immediate fits in a 16-bit sign extended
40 // field. Used by instructions like 'addi'.
41 return (int)N->getValue() == (short)N->getValue();
42}]>;
Chris Lattnerbfde0802005-09-08 17:40:49 +000043def immZExt16 : PatLeaf<(imm), [{
44 // immZExt16 predicate - True if the immediate fits in a 16-bit zero extended
45 // field. Used by instructions like 'ori'.
46 return (unsigned)N->getValue() == (unsigned short)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +000047}], LO16>;
48
Chris Lattner3e63ead2005-09-08 17:33:10 +000049def imm16Shifted : PatLeaf<(imm), [{
50 // imm16Shifted predicate - True if only bits in the top 16-bits of the
51 // immediate are set. Used by instructions like 'addis'.
52 return ((unsigned)N->getValue() & 0xFFFF0000U) == (unsigned)N->getValue();
Chris Lattner2eb25172005-09-09 00:39:56 +000053}], HI16>;
Chris Lattner3e63ead2005-09-08 17:33:10 +000054
Chris Lattnerbfde0802005-09-08 17:40:49 +000055/*
56// Example of a legalize expander: Only for PPC64.
57def : Expander<(set i64:$dst, (fp_to_sint f64:$src)),
58 [(set f64:$tmp , (FCTIDZ f64:$src)),
59 (set i32:$tmpFI, (CreateNewFrameIndex 8, 8)),
60 (store f64:$tmp, i32:$tmpFI),
61 (set i64:$dst, (load i32:$tmpFI))],
62 Subtarget_PPC64>;
63*/
Chris Lattner3e63ead2005-09-08 17:33:10 +000064
Chris Lattner47f01f12005-09-08 19:50:41 +000065//===----------------------------------------------------------------------===//
66// PowerPC Flag Definitions.
67
Chris Lattner0bdc6f12005-04-19 04:32:54 +000068class isPPC64 { bit PPC64 = 1; }
69class isVMX { bit VMX = 1; }
Chris Lattner883059f2005-04-19 05:15:18 +000070class isDOT {
71 list<Register> Defs = [CR0];
72 bit RC = 1;
73}
Chris Lattner0bdc6f12005-04-19 04:32:54 +000074
Chris Lattner47f01f12005-09-08 19:50:41 +000075
76
77//===----------------------------------------------------------------------===//
78// PowerPC Operand Definitions.
Chris Lattner7bb424f2004-08-14 23:27:29 +000079
Chris Lattner4345a4a2005-09-14 20:53:05 +000080def u5imm : Operand<i32> {
Nate Begemanc3306122004-08-21 05:56:39 +000081 let PrintMethod = "printU5ImmOperand";
82}
Chris Lattner4345a4a2005-09-14 20:53:05 +000083def u6imm : Operand<i32> {
Nate Begeman07aada82004-08-30 02:28:06 +000084 let PrintMethod = "printU6ImmOperand";
85}
Chris Lattner4345a4a2005-09-14 20:53:05 +000086def s16imm : Operand<i32> {
Nate Begemaned428532004-09-04 05:00:00 +000087 let PrintMethod = "printS16ImmOperand";
88}
Chris Lattner4345a4a2005-09-14 20:53:05 +000089def u16imm : Operand<i32> {
Chris Lattner97b2a2e2004-08-15 05:20:16 +000090 let PrintMethod = "printU16ImmOperand";
91}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000092def target : Operand<i32> {
93 let PrintMethod = "printBranchOperand";
94}
95def piclabel: Operand<i32> {
96 let PrintMethod = "printPICLabel";
97}
Nate Begemaned428532004-09-04 05:00:00 +000098def symbolHi: Operand<i32> {
99 let PrintMethod = "printSymbolHi";
100}
101def symbolLo: Operand<i32> {
102 let PrintMethod = "printSymbolLo";
103}
Nate Begemanadeb43d2005-07-20 22:42:00 +0000104def crbitm: Operand<i8> {
105 let PrintMethod = "printcrbitm";
106}
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000107
Chris Lattner47f01f12005-09-08 19:50:41 +0000108
109
110//===----------------------------------------------------------------------===//
111// PowerPC Instruction Definitions.
112
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000113// Pseudo-instructions:
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000114def PHI : Pseudo<(ops variable_ops), "; PHI">;
Chris Lattner47f01f12005-09-08 19:50:41 +0000115
Nate Begemanb816f022004-10-07 22:30:03 +0000116let isLoad = 1 in {
Chris Lattner43ef1312005-09-14 21:10:24 +0000117def ADJCALLSTACKDOWN : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKDOWN">;
118def ADJCALLSTACKUP : Pseudo<(ops u16imm:$amt), "; ADJCALLSTACKUP">;
Nate Begemanb816f022004-10-07 22:30:03 +0000119}
Chris Lattner2b544002005-08-24 23:08:16 +0000120def IMPLICIT_DEF_GPR : Pseudo<(ops GPRC:$rD), "; $rD = IMPLICIT_DEF_GPRC">;
Chris Lattner919c0322005-10-01 01:35:02 +0000121def IMPLICIT_DEF_F8 : Pseudo<(ops F8RC:$rD), "; %rD = IMPLICIT_DEF_F8">;
122def IMPLICIT_DEF_F4 : Pseudo<(ops F4RC:$rD), "; %rD = IMPLICIT_DEF_F4">;
Chris Lattner7a823bd2005-02-15 20:26:49 +0000123
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000124// SELECT_CC_* - Used to implement the SELECT_CC DAG operation. Expanded by the
125// scheduler into a branch sequence.
126let usesCustomDAGSchedInserter = 1 in { // Expanded by the scheduler.
127 def SELECT_CC_Int : Pseudo<(ops GPRC:$dst, CRRC:$cond, GPRC:$T, GPRC:$F,
128 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
Chris Lattner919c0322005-10-01 01:35:02 +0000129 def SELECT_CC_F4 : Pseudo<(ops F4RC:$dst, CRRC:$cond, F4RC:$T, F4RC:$F,
130 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
131 def SELECT_CC_F8 : Pseudo<(ops F8RC:$dst, CRRC:$cond, F8RC:$T, F8RC:$F,
Chris Lattner218a15d2005-09-02 21:18:00 +0000132 i32imm:$BROPC), "; SELECT_CC PSEUDO!">;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +0000133}
134
135
Chris Lattner47f01f12005-09-08 19:50:41 +0000136let isTerminator = 1 in {
137 let isReturn = 1 in
138 def BLR : XLForm_2_ext<19, 16, 20, 0, 0, (ops), "blr">;
139 def BCTR : XLForm_2_ext<19, 528, 20, 0, 0, (ops), "bctr">;
140}
141
Chris Lattner7a823bd2005-02-15 20:26:49 +0000142let Defs = [LR] in
143 def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukman5dfe3a92004-06-21 16:55:25 +0000144
Misha Brukmanb2edb442004-06-28 18:23:35 +0000145let isBranch = 1, isTerminator = 1 in {
Chris Lattner43ef1312005-09-14 21:10:24 +0000146 def COND_BRANCH : Pseudo<(ops CRRC:$crS, u16imm:$opc,
147 target:$true, target:$false),
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000148 "; COND_BRANCH">;
Chris Lattnera611ab72005-04-19 05:00:59 +0000149 def B : IForm<18, 0, 0, (ops target:$func), "b $func">;
150//def BA : IForm<18, 1, 0, (ops target:$func), "ba $func">;
151 def BL : IForm<18, 0, 1, (ops target:$func), "bl $func">;
152//def BLA : IForm<18, 1, 1, (ops target:$func), "bla $func">;
Chris Lattnerdd998852004-11-22 23:07:01 +0000153
Misha Brukman4ad7d1b2004-08-09 17:24:04 +0000154 // FIXME: 4*CR# needs to be added to the BI field!
155 // This will only work for CR0 as it stands now
Nate Begeman6718f112005-08-26 04:11:42 +0000156 def BLT : BForm<16, 0, 0, 12, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000157 "blt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000158 def BLE : BForm<16, 0, 0, 4, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000159 "ble $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000160 def BEQ : BForm<16, 0, 0, 12, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000161 "beq $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000162 def BGE : BForm<16, 0, 0, 4, 0, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000163 "bge $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000164 def BGT : BForm<16, 0, 0, 12, 1, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000165 "bgt $crS, $block">;
Nate Begeman6718f112005-08-26 04:11:42 +0000166 def BNE : BForm<16, 0, 0, 4, 2, (ops CRRC:$crS, target:$block),
Chris Lattnere3f1c972005-08-26 23:42:05 +0000167 "bne $crS, $block">;
Misha Brukmanb2edb442004-06-28 18:23:35 +0000168}
169
Chris Lattnerfc879282005-05-15 20:11:44 +0000170let isCall = 1,
Misha Brukman5fa2b022004-06-29 23:37:36 +0000171 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +0000172 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
173 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
Chris Lattner1f24df62005-08-22 22:32:13 +0000174 LR,CTR,
Misha Brukmanc661c302004-06-30 22:00:45 +0000175 CR0,CR1,CR5,CR6,CR7] in {
176 // Convenient aliases for call instructions
Chris Lattner45fcb8f2005-08-18 23:25:33 +0000177 def CALLpcrel : IForm<18, 0, 1, (ops target:$func, variable_ops), "bl $func">;
178 def CALLindirect : XLForm_2_ext<19, 528, 20, 0, 1,
179 (ops variable_ops), "bctrl">;
Misha Brukman5fa2b022004-06-29 23:37:36 +0000180}
181
Nate Begeman07aada82004-08-30 02:28:06 +0000182// D-Form instructions. Most instructions that perform an operation on a
183// register and an immediate are of this type.
184//
Nate Begemanb816f022004-10-07 22:30:03 +0000185let isLoad = 1 in {
Nate Begeman2497e632005-07-21 20:44:43 +0000186def LBZ : DForm_1<34, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000187 "lbz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000188def LHA : DForm_1<42, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000189 "lha $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000190def LHZ : DForm_1<40, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000191 "lhz $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000192def LMW : DForm_1<46, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000193 "lmw $rD, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000194def LWZ : DForm_1<32, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000195 "lwz $rD, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000196def LWZU : DForm_1<35, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
Misha Brukman145a5a32004-11-15 21:20:09 +0000197 "lwzu $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000198}
Chris Lattner57226fb2005-04-19 04:59:28 +0000199def ADDI : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000200 "addi $rD, $rA, $imm",
201 [(set GPRC:$rD, (add GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000202def ADDIC : DForm_2<12, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000203 "addic $rD, $rA, $imm",
204 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000205def ADDICo : DForm_2<13, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000206 "addic. $rD, $rA, $imm",
207 []>;
Nate Begeman2497e632005-07-21 20:44:43 +0000208def ADDIS : DForm_2<15, (ops GPRC:$rD, GPRC:$rA, symbolHi:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000209 "addis $rD, $rA, $imm",
210 [(set GPRC:$rD, (add GPRC:$rA, imm16Shifted:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000211def LA : DForm_2<14, (ops GPRC:$rD, GPRC:$rA, symbolLo:$sym),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000212 "la $rD, $sym($rA)",
213 []>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000214def MULLI : DForm_2< 7, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000215 "mulli $rD, $rA, $imm",
216 [(set GPRC:$rD, (mul GPRC:$rA, immSExt16:$imm))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000217def SUBFIC : DForm_2< 8, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000218 "subfic $rD, $rA, $imm",
Chris Lattnere0255742005-09-28 22:47:06 +0000219 [(set GPRC:$rD, (sub immSExt16:$imm, GPRC:$rA))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000220def LI : DForm_2_r0<14, (ops GPRC:$rD, s16imm:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000221 "li $rD, $imm",
222 [(set GPRC:$rD, immSExt16:$imm)]>;
Nate Begeman2497e632005-07-21 20:44:43 +0000223def LIS : DForm_2_r0<15, (ops GPRC:$rD, symbolHi:$imm),
Chris Lattner3e63ead2005-09-08 17:33:10 +0000224 "lis $rD, $imm",
225 [(set GPRC:$rD, imm16Shifted:$imm)]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000226let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000227def STMW : DForm_3<47, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000228 "stmw $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000229def STB : DForm_3<38, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000230 "stb $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000231def STH : DForm_3<44, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000232 "sth $rS, $disp($rA)">;
Nate Begeman2497e632005-07-21 20:44:43 +0000233def STW : DForm_3<36, (ops GPRC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000234 "stw $rS, $disp($rA)">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000235def STWU : DForm_3<37, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000236 "stwu $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000237}
Chris Lattner57226fb2005-04-19 04:59:28 +0000238def ANDIo : DForm_4<28, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000239 "andi. $dst, $src1, $src2",
240 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000241def ANDISo : DForm_4<29, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000242 "andis. $dst, $src1, $src2",
243 []>, isDOT;
Chris Lattner57226fb2005-04-19 04:59:28 +0000244def ORI : DForm_4<24, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000245 "ori $dst, $src1, $src2",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000246 [(set GPRC:$dst, (or GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000247def ORIS : DForm_4<25, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000248 "oris $dst, $src1, $src2",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000249 [(set GPRC:$dst, (or GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000250def XORI : DForm_4<26, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000251 "xori $dst, $src1, $src2",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000252 [(set GPRC:$dst, (xor GPRC:$src1, immZExt16:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000253def XORIS : DForm_4<27, (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
Chris Lattnerbfde0802005-09-08 17:40:49 +0000254 "xoris $dst, $src1, $src2",
Chris Lattner4345a4a2005-09-14 20:53:05 +0000255 [(set GPRC:$dst, (xor GPRC:$src1, imm16Shifted:$src2))]>;
Chris Lattner57226fb2005-04-19 04:59:28 +0000256def NOP : DForm_4_zero<24, (ops), "nop">;
257def CMPI : DForm_5<11, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000258 "cmpi $crD, $L, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000259def CMPWI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
Nate Begemaned428532004-09-04 05:00:00 +0000260 "cmpwi $crD, $rA, $imm">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000261def CMPDI : DForm_5_ext<11, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
262 "cmpdi $crD, $rA, $imm">, isPPC64;
263def CMPLI : DForm_6<10, (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
Nate Begemaned428532004-09-04 05:00:00 +0000264 "cmpli $dst, $size, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000265def CMPLWI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
Nate Begeman6b3dc552004-08-29 22:45:13 +0000266 "cmplwi $dst, $src1, $src2">;
Chris Lattner57226fb2005-04-19 04:59:28 +0000267def CMPLDI : DForm_6_ext<10, (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
268 "cmpldi $dst, $src1, $src2">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000269let isLoad = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000270def LFS : DForm_8<48, (ops F4RC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000271 "lfs $rD, $disp($rA)">;
Chris Lattner919c0322005-10-01 01:35:02 +0000272def LFD : DForm_8<50, (ops F8RC:$rD, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000273 "lfd $rD, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000274}
275let isStore = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000276def STFS : DForm_9<52, (ops F4RC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000277 "stfs $rS, $disp($rA)">;
Chris Lattner919c0322005-10-01 01:35:02 +0000278def STFD : DForm_9<54, (ops F8RC:$rS, symbolLo:$disp, GPRC:$rA),
Nate Begemaned428532004-09-04 05:00:00 +0000279 "stfd $rS, $disp($rA)">;
Nate Begemanb816f022004-10-07 22:30:03 +0000280}
Nate Begemaned428532004-09-04 05:00:00 +0000281
282// DS-Form instructions. Load/Store instructions available in PPC-64
283//
Nate Begemanb816f022004-10-07 22:30:03 +0000284let isLoad = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000285def LWA : DSForm_1<58, 2, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
286 "lwa $rT, $DS($rA)">, isPPC64;
287def LD : DSForm_2<58, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
288 "ld $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000289}
290let isStore = 1 in {
Chris Lattner57226fb2005-04-19 04:59:28 +0000291def STD : DSForm_2<62, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
292 "std $rT, $DS($rA)">, isPPC64;
293def STDU : DSForm_2<62, 1, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
294 "stdu $rT, $DS($rA)">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000295}
Nate Begemanc3306122004-08-21 05:56:39 +0000296
Nate Begeman07aada82004-08-30 02:28:06 +0000297// X-Form instructions. Most instructions that perform an operation on a
298// register and another register are of this type.
299//
Nate Begemanb816f022004-10-07 22:30:03 +0000300let isLoad = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000301def LBZX : XForm_1<31, 87, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000302 "lbzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000303def LHAX : XForm_1<31, 343, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000304 "lhax $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000305def LHZX : XForm_1<31, 279, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000306 "lhzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000307def LWAX : XForm_1<31, 341, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
308 "lwax $dst, $base, $index">, isPPC64;
309def LWZX : XForm_1<31, 23, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
Nate Begemanc3306122004-08-21 05:56:39 +0000310 "lwzx $dst, $base, $index">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000311def LDX : XForm_1<31, 21, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
312 "ldx $dst, $base, $index">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000313}
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000314def NAND : XForm_6<31, 476, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
315 "nand $rA, $rS, $rB",
316 [(set GPRC:$rA, (not (and GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000317def AND : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000318 "and $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000319 [(set GPRC:$rA, (and GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000320def ANDo : XForm_6<31, 28, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000321 "and. $rA, $rS, $rB",
322 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000323def ANDC : XForm_6<31, 60, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000324 "andc $rA, $rS, $rB",
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000325 [(set GPRC:$rA, (and GPRC:$rS, (not GPRC:$rB)))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000326def OR4 : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000327 "or $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000328 [(set GPRC:$rA, (or GPRC:$rS, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000329def OR8 : XForm_6<31, 444, (ops G8RC:$rA, G8RC:$rS, G8RC:$rB),
330 "or $rA, $rS, $rB",
331 [(set G8RC:$rA, (or G8RC:$rS, G8RC:$rB))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000332def NOR : XForm_6<31, 124, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
333 "nor $rA, $rS, $rB",
334 [(set GPRC:$rA, (not (or GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000335def ORo : XForm_6<31, 444, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000336 "or. $rA, $rS, $rB",
337 []>, isDOT;
Chris Lattner883059f2005-04-19 05:15:18 +0000338def ORC : XForm_6<31, 412, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000339 "orc $rA, $rS, $rB",
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000340 [(set GPRC:$rA, (or GPRC:$rS, (not GPRC:$rB)))]>;
341def EQV : XForm_6<31, 284, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
342 "eqv $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000343 [(set GPRC:$rA, (not (xor GPRC:$rS, GPRC:$rB)))]>;
Chris Lattner7cd09cf2005-09-03 00:21:51 +0000344def XOR : XForm_6<31, 316, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
345 "xor $rA, $rS, $rB",
Chris Lattnerc36d0652005-09-14 18:18:39 +0000346 [(set GPRC:$rA, (xor GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000347def SLD : XForm_6<31, 27, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000348 "sld $rA, $rS, $rB",
349 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000350def SLW : XForm_6<31, 24, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000351 "slw $rA, $rS, $rB",
Chris Lattner67ab1182005-09-29 23:34:24 +0000352 [(set GPRC:$rA, (shl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000353def SRD : XForm_6<31, 539, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000354 "srd $rA, $rS, $rB",
355 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000356def SRW : XForm_6<31, 536, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000357 "srw $rA, $rS, $rB",
Chris Lattner67ab1182005-09-29 23:34:24 +0000358 [(set GPRC:$rA, (srl GPRC:$rS, GPRC:$rB))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000359def SRAD : XForm_6<31, 794, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000360 "srad $rA, $rS, $rB",
361 []>, isPPC64;
Chris Lattner883059f2005-04-19 05:15:18 +0000362def SRAW : XForm_6<31, 792, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
Chris Lattner6159fb22005-09-02 22:35:53 +0000363 "sraw $rA, $rS, $rB",
Chris Lattner67ab1182005-09-29 23:34:24 +0000364 [(set GPRC:$rA, (sra GPRC:$rS, GPRC:$rB))]>;
Nate Begemanb816f022004-10-07 22:30:03 +0000365let isStore = 1 in {
Chris Lattnere19d0b12005-04-19 04:51:30 +0000366def STBX : XForm_8<31, 215, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000367 "stbx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000368def STHX : XForm_8<31, 407, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000369 "sthx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000370def STWX : XForm_8<31, 151, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000371 "stwx $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000372def STWUX : XForm_8<31, 183, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000373 "stwux $rS, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000374def STDX : XForm_8<31, 149, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
375 "stdx $rS, $rA, $rB">, isPPC64;
376def STDUX : XForm_8<31, 181, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
377 "stdux $rS, $rA, $rB">, isPPC64;
Nate Begemanb816f022004-10-07 22:30:03 +0000378}
Chris Lattner883059f2005-04-19 05:15:18 +0000379def SRAWI : XForm_10<31, 824, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
Chris Lattner67ab1182005-09-29 23:34:24 +0000380 "srawi $rA, $rS, $SH",
381 [(set GPRC:$rA, (sra GPRC:$rS, imm:$SH))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000382def CNTLZW : XForm_11<31, 26, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000383 "cntlzw $rA, $rS",
384 [(set GPRC:$rA, (ctlz GPRC:$rS))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000385def EXTSB : XForm_11<31, 954, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000386 "extsb $rA, $rS",
387 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i8))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000388def EXTSH : XForm_11<31, 922, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000389 "extsh $rA, $rS",
390 [(set GPRC:$rA, (sext_inreg GPRC:$rS, i16))]>;
Chris Lattner883059f2005-04-19 05:15:18 +0000391def EXTSW : XForm_11<31, 986, (ops GPRC:$rA, GPRC:$rS),
Chris Lattner6159fb22005-09-02 22:35:53 +0000392 "extsw $rA, $rS",
393 []>, isPPC64;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000394def CMP : XForm_16<31, 0, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000395 "cmp $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000396def CMPL : XForm_16<31, 32, (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000397 "cmpl $crD, $long, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000398def CMPW : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000399 "cmpw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000400def CMPD : XForm_16_ext<31, 0, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
401 "cmpd $crD, $rA, $rB">, isPPC64;
402def CMPLW : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000403 "cmplw $crD, $rA, $rB">;
Chris Lattnere19d0b12005-04-19 04:51:30 +0000404def CMPLD : XForm_16_ext<31, 32, (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
405 "cmpld $crD, $rA, $rB">, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000406//def FCMPO : XForm_17<63, 32, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
407// "fcmpo $crD, $fA, $fB">;
408def FCMPUS : XForm_17<63, 0, (ops CRRC:$crD, F4RC:$fA, F4RC:$fB),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000409 "fcmpu $crD, $fA, $fB">;
Chris Lattner919c0322005-10-01 01:35:02 +0000410def FCMPUD : XForm_17<63, 0, (ops CRRC:$crD, F8RC:$fA, F8RC:$fB),
411 "fcmpu $crD, $fA, $fB">;
412
Nate Begemanb816f022004-10-07 22:30:03 +0000413let isLoad = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000414def LFSX : XForm_25<31, 535, (ops F4RC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000415 "lfsx $dst, $base, $index">;
Chris Lattner919c0322005-10-01 01:35:02 +0000416def LFDX : XForm_25<31, 599, (ops F8RC:$dst, GPRC:$base, GPRC:$index),
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000417 "lfdx $dst, $base, $index">;
Nate Begemanb816f022004-10-07 22:30:03 +0000418}
Chris Lattner919c0322005-10-01 01:35:02 +0000419def FCFID : XForm_26<63, 846, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000420 "fcfid $frD, $frB",
421 []>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000422def FCTIDZ : XForm_26<63, 815, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000423 "fctidz $frD, $frB",
424 []>, isPPC64;
Chris Lattner919c0322005-10-01 01:35:02 +0000425def FCTIWZ : XForm_26<63, 15, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000426 "fctiwz $frD, $frB",
427 []>;
Chris Lattner919c0322005-10-01 01:35:02 +0000428def FRSP : XForm_26<63, 12, (ops F4RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000429 "frsp $frD, $frB",
Chris Lattner7cb64912005-10-14 04:55:50 +0000430 [(set F4RC:$frD, (fround F8RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000431def FSQRT : XForm_26<63, 22, (ops F8RC:$frD, F8RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000432 "fsqrt $frD, $frB",
Chris Lattner919c0322005-10-01 01:35:02 +0000433 [(set F8RC:$frD, (fsqrt F8RC:$frB))]>;
434def FSQRTS : XForm_26<59, 22, (ops F4RC:$frD, F4RC:$frB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000435 "fsqrts $frD, $frB",
Chris Lattnere0b2e632005-10-15 21:44:15 +0000436 [(set F4RC:$frD, (fsqrt F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000437
438/// FMR is split into 3 versions, one for 4/8 byte FP, and one for extending.
439def FMRS : XForm_26<63, 72, (ops F4RC:$frD, F4RC:$frB),
440 "fmr $frD, $frB",
441 []>; // (set F4RC:$frD, F4RC:$frB)
442def FMRD : XForm_26<63, 72, (ops F8RC:$frD, F8RC:$frB),
443 "fmr $frD, $frB",
444 []>; // (set F8RC:$frD, F8RC:$frB)
445def FMRSD : XForm_26<63, 72, (ops F8RC:$frD, F4RC:$frB),
446 "fmr $frD, $frB",
Chris Lattner7cb64912005-10-14 04:55:50 +0000447 [(set F8RC:$frD, (fextend F4RC:$frB))]>;
Chris Lattner919c0322005-10-01 01:35:02 +0000448
449// These are artificially split into two different forms, for 4/8 byte FP.
450def FABSS : XForm_26<63, 264, (ops F4RC:$frD, F4RC:$frB),
451 "fabs $frD, $frB",
452 [(set F4RC:$frD, (fabs F4RC:$frB))]>;
453def FABSD : XForm_26<63, 264, (ops F8RC:$frD, F8RC:$frB),
454 "fabs $frD, $frB",
455 [(set F8RC:$frD, (fabs F8RC:$frB))]>;
456def FNABSS : XForm_26<63, 136, (ops F4RC:$frD, F4RC:$frB),
457 "fnabs $frD, $frB",
458 [(set F4RC:$frD, (fneg (fabs F4RC:$frB)))]>;
459def FNABSD : XForm_26<63, 136, (ops F8RC:$frD, F8RC:$frB),
460 "fnabs $frD, $frB",
461 [(set F8RC:$frD, (fneg (fabs F8RC:$frB)))]>;
462def FNEGS : XForm_26<63, 40, (ops F4RC:$frD, F4RC:$frB),
463 "fneg $frD, $frB",
464 [(set F4RC:$frD, (fneg F4RC:$frB))]>;
465def FNEGD : XForm_26<63, 40, (ops F8RC:$frD, F8RC:$frB),
466 "fneg $frD, $frB",
467 [(set F8RC:$frD, (fneg F8RC:$frB))]>;
468
Nate Begemanadeb43d2005-07-20 22:42:00 +0000469
Nate Begemanb816f022004-10-07 22:30:03 +0000470let isStore = 1 in {
Chris Lattner919c0322005-10-01 01:35:02 +0000471def STFSX : XForm_28<31, 663, (ops F4RC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000472 "stfsx $frS, $rA, $rB">;
Chris Lattner919c0322005-10-01 01:35:02 +0000473def STFDX : XForm_28<31, 727, (ops F8RC:$frS, GPRC:$rA, GPRC:$rB),
Nate Begemanc3306122004-08-21 05:56:39 +0000474 "stfdx $frS, $rA, $rB">;
Nate Begemanb816f022004-10-07 22:30:03 +0000475}
Nate Begeman6b3dc552004-08-29 22:45:13 +0000476
Nate Begeman07aada82004-08-30 02:28:06 +0000477// XL-Form instructions. condition register logical ops.
478//
Chris Lattnere19d0b12005-04-19 04:51:30 +0000479def MCRF : XLForm_3<19, 0, (ops CRRC:$BF, CRRC:$BFA),
Nate Begeman7bfba7d2005-04-14 09:45:08 +0000480 "mcrf $BF, $BFA">;
Nate Begeman07aada82004-08-30 02:28:06 +0000481
482// XFX-Form instructions. Instructions that deal with SPRs
483//
Misha Brukmanda8d96d2004-10-23 06:05:49 +0000484// Note that although LR should be listed as `8' and CTR as `9' in the SPR
485// field, the manual lists the groups of bits as [5-9] = 0, [0-4] = 8 or 9
486// which means the SPR value needs to be multiplied by a factor of 32.
Chris Lattner5035cef2005-04-19 04:40:07 +0000487def MFCTR : XFXForm_1_ext<31, 339, 288, (ops GPRC:$rT), "mfctr $rT">;
488def MFLR : XFXForm_1_ext<31, 339, 256, (ops GPRC:$rT), "mflr $rT">;
489def MFCR : XFXForm_3<31, 19, (ops GPRC:$rT), "mfcr $rT">;
Chris Lattner28b9cc22005-08-26 22:05:54 +0000490def MTCRF : XFXForm_5<31, 144, (ops crbitm:$FXM, GPRC:$rS),
Nate Begeman7af02482005-04-12 07:04:16 +0000491 "mtcrf $FXM, $rS">;
Nate Begeman394cd132005-08-08 20:04:52 +0000492def MFOCRF : XFXForm_5a<31, 19, (ops GPRC:$rT, crbitm:$FXM),
493 "mfcr $rT, $FXM">;
Chris Lattner5035cef2005-04-19 04:40:07 +0000494def MTCTR : XFXForm_7_ext<31, 467, 288, (ops GPRC:$rS), "mtctr $rS">;
495def MTLR : XFXForm_7_ext<31, 467, 256, (ops GPRC:$rS), "mtlr $rS">;
Nate Begeman07aada82004-08-30 02:28:06 +0000496
Nate Begeman07aada82004-08-30 02:28:06 +0000497// XS-Form instructions. Just 'sradi'
498//
Chris Lattner883059f2005-04-19 05:15:18 +0000499def SRADI : XSForm_1<31, 413, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
Chris Lattner5035cef2005-04-19 04:40:07 +0000500 "sradi $rA, $rS, $SH">, isPPC64;
Nate Begeman07aada82004-08-30 02:28:06 +0000501
502// XO-Form instructions. Arithmetic instructions that can set overflow bit
503//
Nate Begeman1d9d7422005-10-18 00:28:58 +0000504def ADD4 : XOForm_1<31, 266, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000505 "add $rT, $rA, $rB",
506 [(set GPRC:$rT, (add GPRC:$rA, GPRC:$rB))]>;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000507def ADD8 : XOForm_1<31, 266, 0, (ops G8RC:$rT, G8RC:$rA, G8RC:$rB),
508 "add $rT, $rA, $rB",
509 [(set G8RC:$rT, (add G8RC:$rA, G8RC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000510def ADDC : XOForm_1<31, 10, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000511 "addc $rT, $rA, $rB",
512 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000513def ADDE : XOForm_1<31, 138, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000514 "adde $rT, $rA, $rB",
515 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000516def DIVD : XOForm_1<31, 489, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000517 "divd $rT, $rA, $rB",
518 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000519def DIVDU : XOForm_1<31, 457, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000520 "divdu $rT, $rA, $rB",
521 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000522def DIVW : XOForm_1<31, 491, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000523 "divw $rT, $rA, $rB",
524 [(set GPRC:$rT, (sdiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000525def DIVWU : XOForm_1<31, 459, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000526 "divwu $rT, $rA, $rB",
527 [(set GPRC:$rT, (udiv GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000528def MULHW : XOForm_1<31, 75, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000529 "mulhw $rT, $rA, $rB",
530 [(set GPRC:$rT, (mulhs GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000531def MULHWU : XOForm_1<31, 11, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000532 "mulhwu $rT, $rA, $rB",
533 [(set GPRC:$rT, (mulhu GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000534def MULLD : XOForm_1<31, 233, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000535 "mulld $rT, $rA, $rB",
536 []>, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000537def MULLW : XOForm_1<31, 235, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000538 "mullw $rT, $rA, $rB",
539 [(set GPRC:$rT, (mul GPRC:$rA, GPRC:$rB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000540def SUBF : XOForm_1<31, 40, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000541 "subf $rT, $rA, $rB",
542 [(set GPRC:$rT, (sub GPRC:$rB, GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000543def SUBFC : XOForm_1<31, 8, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000544 "subfc $rT, $rA, $rB",
545 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000546def SUBFE : XOForm_1<31, 136, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
Chris Lattner218a15d2005-09-02 21:18:00 +0000547 "subfe $rT, $rA, $rB",
548 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000549def ADDME : XOForm_3<31, 234, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000550 "addme $rT, $rA",
551 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000552def ADDZE : XOForm_3<31, 202, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000553 "addze $rT, $rA",
554 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000555def NEG : XOForm_3<31, 104, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000556 "neg $rT, $rA",
557 [(set GPRC:$rT, (ineg GPRC:$rA))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000558def SUBFZE : XOForm_3<31, 200, 0, (ops GPRC:$rT, GPRC:$rA),
Chris Lattnerd1cdc702005-09-08 17:01:54 +0000559 "subfze $rT, $rA",
560 []>;
Nate Begeman07aada82004-08-30 02:28:06 +0000561
562// A-Form instructions. Most of the instructions executed in the FPU are of
563// this type.
564//
Chris Lattner14522e32005-04-19 05:21:30 +0000565def FMADD : AForm_1<63, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000566 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000567 "fmadd $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000568 [(set F8RC:$FRT, (fadd (fmul F8RC:$FRA, F8RC:$FRC),
569 F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000570def FMADDS : AForm_1<59, 29,
Chris Lattner919c0322005-10-01 01:35:02 +0000571 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000572 "fmadds $FRT, $FRA, $FRC, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000573 [(set F4RC:$FRT, (fadd (fmul F4RC:$FRA, F4RC:$FRC),
574 F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000575def FMSUB : AForm_1<63, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000576 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000577 "fmsub $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000578 [(set F8RC:$FRT, (fsub (fmul F8RC:$FRA, F8RC:$FRC),
579 F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000580def FMSUBS : AForm_1<59, 28,
Chris Lattner919c0322005-10-01 01:35:02 +0000581 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000582 "fmsubs $FRT, $FRA, $FRC, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000583 [(set F4RC:$FRT, (fsub (fmul F4RC:$FRA, F4RC:$FRC),
584 F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000585def FNMADD : AForm_1<63, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000586 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000587 "fnmadd $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000588 [(set F8RC:$FRT, (fneg (fadd (fmul F8RC:$FRA, F8RC:$FRC),
589 F8RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000590def FNMADDS : AForm_1<59, 31,
Chris Lattner919c0322005-10-01 01:35:02 +0000591 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000592 "fnmadds $FRT, $FRA, $FRC, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000593 [(set F4RC:$FRT, (fneg (fadd (fmul F4RC:$FRA, F4RC:$FRC),
594 F4RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000595def FNMSUB : AForm_1<63, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000596 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000597 "fnmsub $FRT, $FRA, $FRC, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000598 [(set F8RC:$FRT, (fneg (fsub (fmul F8RC:$FRA, F8RC:$FRC),
599 F8RC:$FRB)))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000600def FNMSUBS : AForm_1<59, 30,
Chris Lattner919c0322005-10-01 01:35:02 +0000601 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRC, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000602 "fnmsubs $FRT, $FRA, $FRC, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000603 [(set F4RC:$FRT, (fneg (fsub (fmul F4RC:$FRA, F4RC:$FRC),
604 F4RC:$FRB)))]>;
Chris Lattner43f07a42005-10-02 07:07:49 +0000605// FSEL is artificially split into 4 and 8-byte forms for the result. To avoid
606// having 4 of these, force the comparison to always be an 8-byte double (code
607// should use an FMRSD if the input comparison value really wants to be a float)
Chris Lattner867940d2005-10-02 06:58:23 +0000608// and 4/8 byte forms for the result and operand type..
Chris Lattner43f07a42005-10-02 07:07:49 +0000609def FSELD : AForm_1<63, 23,
610 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRC, F8RC:$FRB),
611 "fsel $FRT, $FRA, $FRC, $FRB",
612 []>;
613def FSELS : AForm_1<63, 23,
Chris Lattner867940d2005-10-02 06:58:23 +0000614 (ops F4RC:$FRT, F8RC:$FRA, F4RC:$FRC, F4RC:$FRB),
615 "fsel $FRT, $FRA, $FRC, $FRB",
616 []>;
Chris Lattner14522e32005-04-19 05:21:30 +0000617def FADD : AForm_2<63, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000618 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000619 "fadd $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000620 [(set F8RC:$FRT, (fadd F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000621def FADDS : AForm_2<59, 21,
Chris Lattner919c0322005-10-01 01:35:02 +0000622 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000623 "fadds $FRT, $FRA, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000624 [(set F4RC:$FRT, (fadd F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000625def FDIV : AForm_2<63, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000626 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000627 "fdiv $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000628 [(set F8RC:$FRT, (fdiv F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000629def FDIVS : AForm_2<59, 18,
Chris Lattner919c0322005-10-01 01:35:02 +0000630 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000631 "fdivs $FRT, $FRA, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000632 [(set F4RC:$FRT, (fdiv F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000633def FMUL : AForm_3<63, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000634 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000635 "fmul $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000636 [(set F8RC:$FRT, (fmul F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000637def FMULS : AForm_3<59, 25,
Chris Lattner919c0322005-10-01 01:35:02 +0000638 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000639 "fmuls $FRT, $FRA, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000640 [(set F4RC:$FRT, (fmul F4RC:$FRA, F4RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000641def FSUB : AForm_2<63, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000642 (ops F8RC:$FRT, F8RC:$FRA, F8RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000643 "fsub $FRT, $FRA, $FRB",
Chris Lattner919c0322005-10-01 01:35:02 +0000644 [(set F8RC:$FRT, (fsub F8RC:$FRA, F8RC:$FRB))]>;
Chris Lattner14522e32005-04-19 05:21:30 +0000645def FSUBS : AForm_2<59, 20,
Chris Lattner919c0322005-10-01 01:35:02 +0000646 (ops F4RC:$FRT, F4RC:$FRA, F4RC:$FRB),
Chris Lattner67ab1182005-09-29 23:34:24 +0000647 "fsubs $FRT, $FRA, $FRB",
Chris Lattnerdff06f42005-10-02 07:46:28 +0000648 [(set F4RC:$FRT, (fsub F4RC:$FRA, F4RC:$FRB))]>;
Nate Begeman07aada82004-08-30 02:28:06 +0000649
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000650// M-Form instructions. rotate and mask instructions.
651//
Chris Lattner043870d2005-09-09 18:17:41 +0000652let isTwoAddress = 1, isCommutable = 1 in {
653// RLWIMI can be commuted if the rotate amount is zero.
Chris Lattner14522e32005-04-19 05:21:30 +0000654def RLWIMI : MForm_2<20,
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000655 (ops GPRC:$rA, GPRC:$rSi, GPRC:$rS, u5imm:$SH, u5imm:$MB,
656 u5imm:$ME), "rlwimi $rA, $rS, $SH, $MB, $ME">;
Nate Begeman1d9d7422005-10-18 00:28:58 +0000657def RLDIMI : MDForm_1<30, 3,
658 (ops G8RC:$rA, G8RC:$rSi, G8RC:$rS, u6imm:$SH, u6imm:$MB),
659 "rldimi $rA, $rS, $SH, $MB">, isPPC64;
Nate Begeman2d4c98d2004-10-16 20:43:38 +0000660}
Chris Lattner14522e32005-04-19 05:21:30 +0000661def RLWINM : MForm_2<21,
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000662 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
663 "rlwinm $rA, $rS, $SH, $MB, $ME">;
Chris Lattner14522e32005-04-19 05:21:30 +0000664def RLWINMo : MForm_2<21,
Nate Begeman9f833d32005-04-12 00:10:02 +0000665 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
Chris Lattner14522e32005-04-19 05:21:30 +0000666 "rlwinm. $rA, $rS, $SH, $MB, $ME">, isDOT;
667def RLWNM : MForm_2<23,
Nate Begemancd08e4c2005-04-09 20:09:12 +0000668 (ops GPRC:$rA, GPRC:$rS, GPRC:$rB, u5imm:$MB, u5imm:$ME),
669 "rlwnm $rA, $rS, $rB, $MB, $ME">;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000670
671// MD-Form instructions. 64 bit rotate instructions.
672//
Chris Lattner14522e32005-04-19 05:21:30 +0000673def RLDICL : MDForm_1<30, 0,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000674 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$MB),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000675 "rldicl $rA, $rS, $SH, $MB">, isPPC64;
Chris Lattner14522e32005-04-19 05:21:30 +0000676def RLDICR : MDForm_1<30, 1,
Nate Begeman1d9d7422005-10-18 00:28:58 +0000677 (ops G8RC:$rA, G8RC:$rS, u6imm:$SH, u6imm:$ME),
Chris Lattner0bdc6f12005-04-19 04:32:54 +0000678 "rldicr $rA, $rS, $SH, $ME">, isPPC64;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000679
Chris Lattner2eb25172005-09-09 00:39:56 +0000680//===----------------------------------------------------------------------===//
681// PowerPC Instruction Patterns
682//
683
Chris Lattner30e21a42005-09-26 22:20:16 +0000684// Arbitrary immediate support. Implement in terms of LIS/ORI.
685def : Pat<(i32 imm:$imm),
686 (ORI (LIS (HI16 imm:$imm)), (LO16 imm:$imm))>;
Chris Lattner91da8622005-09-28 17:13:15 +0000687
688// Implement the 'not' operation with the NOR instruction.
689def NOT : Pat<(not GPRC:$in),
690 (NOR GPRC:$in, GPRC:$in)>;
691
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000692// ADD an arbitrary immediate.
693def : Pat<(add GPRC:$in, imm:$imm),
694 (ADDIS (ADDI GPRC:$in, (LO16 imm:$imm)), (HA16 imm:$imm))>;
695// OR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000696def : Pat<(or GPRC:$in, imm:$imm),
697 (ORIS (ORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
Chris Lattner79d0e9f2005-09-28 23:07:13 +0000698// XOR an arbitrary immediate.
Chris Lattner2eb25172005-09-09 00:39:56 +0000699def : Pat<(xor GPRC:$in, imm:$imm),
700 (XORIS (XORI GPRC:$in, (LO16 imm:$imm)), (HI16 imm:$imm))>;
701
Chris Lattnerea874f32005-09-24 00:41:58 +0000702
Chris Lattnercfc828a2005-09-28 18:10:51 +0000703
Chris Lattnerea874f32005-09-24 00:41:58 +0000704// Same as above, but using a temporary. FIXME: implement temporaries :)
Chris Lattner4ac85b32005-09-15 21:44:00 +0000705/*
Chris Lattnerc36d0652005-09-14 18:18:39 +0000706def : Pattern<(xor GPRC:$in, imm:$imm),
707 [(set GPRC:$tmp, (XORI GPRC:$in, (LO16 imm:$imm))),
708 (XORIS GPRC:$tmp, (HI16 imm:$imm))]>;
Chris Lattner4ac85b32005-09-15 21:44:00 +0000709*/
Chris Lattnerc36d0652005-09-14 18:18:39 +0000710
711
Chris Lattner2eb25172005-09-09 00:39:56 +0000712//===----------------------------------------------------------------------===//
713// PowerPCInstrInfo Definition
714//
Chris Lattnerbe686a82004-12-16 16:31:57 +0000715def PowerPCInstrInfo : InstrInfo {
716 let PHIInst = PHI;
717
718 let TSFlagsFields = [ "VMX", "PPC64" ];
719 let TSFlagsShifts = [ 0, 1 ];
720
721 let isLittleEndianEncoding = 1;
722}
Chris Lattner2eb25172005-09-09 00:39:56 +0000723