blob: f72966808a7579e3f362aea097ca3eb4d090b9ae [file] [log] [blame]
Anton Korobeynikov52ec0432009-07-16 14:06:00 +00001//=====- SystemZOperands.td - SystemZ Operands defs ---------*- tblgen-*-=====//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the various SystemZ instruction operands.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// Instruction Pattern Stuff.
16//===----------------------------------------------------------------------===//
17
18// SystemZ specific condition code. These correspond to CondCode in
19// SystemZ.h. They must be kept in synch.
Anton Korobeynikove3562ab2009-07-16 14:19:54 +000020def SYSTEMZ_COND_O : PatLeaf<(i8 0)>;
21def SYSTEMZ_COND_H : PatLeaf<(i8 1)>;
22def SYSTEMZ_COND_NLE : PatLeaf<(i8 2)>;
23def SYSTEMZ_COND_L : PatLeaf<(i8 3)>;
24def SYSTEMZ_COND_NHE : PatLeaf<(i8 4)>;
25def SYSTEMZ_COND_LH : PatLeaf<(i8 5)>;
26def SYSTEMZ_COND_NE : PatLeaf<(i8 6)>;
27def SYSTEMZ_COND_E : PatLeaf<(i8 7)>;
28def SYSTEMZ_COND_NLH : PatLeaf<(i8 8)>;
29def SYSTEMZ_COND_HE : PatLeaf<(i8 9)>;
30def SYSTEMZ_COND_NL : PatLeaf<(i8 10)>;
31def SYSTEMZ_COND_LE : PatLeaf<(i8 11)>;
32def SYSTEMZ_COND_NH : PatLeaf<(i8 12)>;
33def SYSTEMZ_COND_NO : PatLeaf<(i8 13)>;
Anton Korobeynikov52ec0432009-07-16 14:06:00 +000034
35def LL16 : SDNodeXForm<imm, [{
36 // Transformation function: return low 16 bits.
37 return getI16Imm(N->getZExtValue() & 0x000000000000FFFFULL);
38}]>;
39
40def LH16 : SDNodeXForm<imm, [{
41 // Transformation function: return bits 16-31.
42 return getI16Imm((N->getZExtValue() & 0x00000000FFFF0000ULL) >> 16);
43}]>;
44
45def HL16 : SDNodeXForm<imm, [{
46 // Transformation function: return bits 32-47.
47 return getI16Imm((N->getZExtValue() & 0x0000FFFF00000000ULL) >> 32);
48}]>;
49
50def HH16 : SDNodeXForm<imm, [{
51 // Transformation function: return bits 48-63.
52 return getI16Imm((N->getZExtValue() & 0xFFFF000000000000ULL) >> 48);
53}]>;
54
55def LO32 : SDNodeXForm<imm, [{
56 // Transformation function: return low 32 bits.
57 return getI32Imm(N->getZExtValue() & 0x00000000FFFFFFFFULL);
58}]>;
59
60def HI32 : SDNodeXForm<imm, [{
61 // Transformation function: return bits 32-63.
62 return getI32Imm(N->getZExtValue() >> 32);
63}]>;
64
65def i32ll16 : PatLeaf<(i32 imm), [{
66 // i32ll16 predicate - true if the 32-bit immediate has only rightmost 16
67 // bits set.
68 return ((N->getZExtValue() & 0x000000000000FFFFULL) == N->getZExtValue());
69}], LL16>;
70
71def i32lh16 : PatLeaf<(i32 imm), [{
72 // i32lh16 predicate - true if the 32-bit immediate has only bits 16-31 set.
73 return ((N->getZExtValue() & 0x00000000FFFF0000ULL) == N->getZExtValue());
74}], LH16>;
75
76def i32ll16c : PatLeaf<(i32 imm), [{
77 // i32ll16c predicate - true if the 32-bit immediate has all bits 16-31 set.
78 return ((N->getZExtValue() | 0x00000000FFFF0000ULL) == N->getZExtValue());
79}], LL16>;
80
81def i32lh16c : PatLeaf<(i32 imm), [{
82 // i32lh16c predicate - true if the 32-bit immediate has all rightmost 16
83 // bits set.
84 return ((N->getZExtValue() | 0x000000000000FFFFULL) == N->getZExtValue());
85}], LH16>;
86
87def i64ll16 : PatLeaf<(i64 imm), [{
88 // i64ll16 predicate - true if the 64-bit immediate has only rightmost 16
89 // bits set.
90 return ((N->getZExtValue() & 0x000000000000FFFFULL) == N->getZExtValue());
91}], LL16>;
92
93def i64lh16 : PatLeaf<(i64 imm), [{
94 // i64lh16 predicate - true if the 64-bit immediate has only bits 16-31 set.
95 return ((N->getZExtValue() & 0x00000000FFFF0000ULL) == N->getZExtValue());
96}], LH16>;
97
98def i64hl16 : PatLeaf<(i64 imm), [{
99 // i64hl16 predicate - true if the 64-bit immediate has only bits 32-47 set.
100 return ((N->getZExtValue() & 0x0000FFFF00000000ULL) == N->getZExtValue());
101}], HL16>;
102
103def i64hh16 : PatLeaf<(i64 imm), [{
104 // i64hh16 predicate - true if the 64-bit immediate has only bits 48-63 set.
105 return ((N->getZExtValue() & 0xFFFF000000000000ULL) == N->getZExtValue());
106}], HH16>;
107
108def i64ll16c : PatLeaf<(i64 imm), [{
109 // i64ll16c predicate - true if the 64-bit immediate has only rightmost 16
110 // bits set.
111 return ((N->getZExtValue() | 0xFFFFFFFFFFFF0000ULL) == N->getZExtValue());
112}], LL16>;
113
114def i64lh16c : PatLeaf<(i64 imm), [{
115 // i64lh16c predicate - true if the 64-bit immediate has only bits 16-31 set.
116 return ((N->getZExtValue() | 0xFFFFFFFF0000FFFFULL) == N->getZExtValue());
117}], LH16>;
118
119def i64hl16c : PatLeaf<(i64 imm), [{
120 // i64hl16c predicate - true if the 64-bit immediate has only bits 32-47 set.
121 return ((N->getZExtValue() | 0xFFFF0000FFFFFFFFULL) == N->getZExtValue());
122}], HL16>;
123
124def i64hh16c : PatLeaf<(i64 imm), [{
125 // i64hh16c predicate - true if the 64-bit immediate has only bits 48-63 set.
126 return ((N->getZExtValue() | 0x0000FFFFFFFFFFFFULL) == N->getZExtValue());
127}], HH16>;
128
129def immSExt16 : PatLeaf<(imm), [{
130 // immSExt16 predicate - true if the immediate fits in a 16-bit sign extended
131 // field.
132 if (N->getValueType(0) == MVT::i64) {
133 uint64_t val = N->getZExtValue();
134 return ((int64_t)val == (int16_t)val);
135 } else if (N->getValueType(0) == MVT::i32) {
136 uint32_t val = N->getZExtValue();
137 return ((int32_t)val == (int16_t)val);
138 }
139
140 return false;
141}]>;
142
143def immSExt32 : PatLeaf<(i64 imm), [{
144 // immSExt32 predicate - true if the immediate fits in a 32-bit sign extended
145 // field.
146 uint64_t val = N->getZExtValue();
147 return ((int64_t)val == (int32_t)val);
148}]>;
149
150def i64lo32 : PatLeaf<(i64 imm), [{
151 // i64lo32 predicate - true if the 64-bit immediate has only rightmost 32
152 // bits set.
153 return ((N->getZExtValue() & 0x00000000FFFFFFFFULL) == N->getZExtValue());
154}], LO32>;
155
156def i64hi32 : PatLeaf<(i64 imm), [{
157 // i64hi32 predicate - true if the 64-bit immediate has only bits 32-63 set.
158 return ((N->getZExtValue() & 0xFFFFFFFF00000000ULL) == N->getZExtValue());
159}], HI32>;
160
161def i64lo32c : PatLeaf<(i64 imm), [{
162 // i64lo32 predicate - true if the 64-bit immediate has only rightmost 32
163 // bits set.
164 return ((N->getZExtValue() | 0xFFFFFFFF00000000ULL) == N->getZExtValue());
165}], LO32>;
166
167def i64hi32c : PatLeaf<(i64 imm), [{
168 // i64hi32 predicate - true if the 64-bit immediate has only bits 32-63 set.
169 return ((N->getZExtValue() | 0x00000000FFFFFFFFULL) == N->getZExtValue());
170}], HI32>;
171
172def i32immSExt8 : PatLeaf<(i32 imm), [{
173 // i32immSExt8 predicate - True if the 32-bit immediate fits in a 8-bit
174 // sign extended field.
175 return (int32_t)N->getZExtValue() == (int8_t)N->getZExtValue();
176}]>;
177
178def i32immSExt16 : PatLeaf<(i32 imm), [{
179 // i32immSExt16 predicate - True if the 32-bit immediate fits in a 16-bit
180 // sign extended field.
181 return (int32_t)N->getZExtValue() == (int16_t)N->getZExtValue();
182}]>;
183
184def i64immSExt32 : PatLeaf<(i64 imm), [{
185 // i64immSExt32 predicate - True if the 64-bit immediate fits in a 32-bit
186 // sign extended field.
187 return (int64_t)N->getZExtValue() == (int32_t)N->getZExtValue();
188}]>;
189
190def i64immZExt32 : PatLeaf<(i64 imm), [{
191 // i64immZExt32 predicate - True if the 64-bit immediate fits in a 32-bit
192 // zero extended field.
193 return (uint64_t)N->getZExtValue() == (uint32_t)N->getZExtValue();
194}]>;
195
196// extloads
197def extloadi32i8 : PatFrag<(ops node:$ptr), (i32 (extloadi8 node:$ptr))>;
198def extloadi32i16 : PatFrag<(ops node:$ptr), (i32 (extloadi16 node:$ptr))>;
199def extloadi64i8 : PatFrag<(ops node:$ptr), (i64 (extloadi8 node:$ptr))>;
200def extloadi64i16 : PatFrag<(ops node:$ptr), (i64 (extloadi16 node:$ptr))>;
201def extloadi64i32 : PatFrag<(ops node:$ptr), (i64 (extloadi32 node:$ptr))>;
202
203def sextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (sextloadi8 node:$ptr))>;
204def sextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (sextloadi16 node:$ptr))>;
205def sextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (sextloadi8 node:$ptr))>;
206def sextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (sextloadi16 node:$ptr))>;
207def sextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (sextloadi32 node:$ptr))>;
208
209def zextloadi32i8 : PatFrag<(ops node:$ptr), (i32 (zextloadi8 node:$ptr))>;
210def zextloadi32i16 : PatFrag<(ops node:$ptr), (i32 (zextloadi16 node:$ptr))>;
211def zextloadi64i8 : PatFrag<(ops node:$ptr), (i64 (zextloadi8 node:$ptr))>;
212def zextloadi64i16 : PatFrag<(ops node:$ptr), (i64 (zextloadi16 node:$ptr))>;
213def zextloadi64i32 : PatFrag<(ops node:$ptr), (i64 (zextloadi32 node:$ptr))>;
214
215// A couple of more descriptive operand definitions.
216// 32-bits but only 8 bits are significant.
217def i32i8imm : Operand<i32>;
218// 32-bits but only 16 bits are significant.
219def i32i16imm : Operand<i32>;
220// 64-bits but only 32 bits are significant.
221def i64i32imm : Operand<i64>;
222// Branch targets have OtherVT type.
223def brtarget : Operand<OtherVT>;
224
Anton Korobeynikov24f6ec42009-07-16 14:09:35 +0000225// Unsigned i12
Anton Korobeynikov52ec0432009-07-16 14:06:00 +0000226def u12imm : Operand<i32> {
Anton Korobeynikov24f6ec42009-07-16 14:09:35 +0000227 let PrintMethod = "printU12ImmOperand";
Anton Korobeynikov52ec0432009-07-16 14:06:00 +0000228}
Anton Korobeynikov24f6ec42009-07-16 14:09:35 +0000229def u12imm64 : Operand<i64> {
230 let PrintMethod = "printU12ImmOperand";
231}
232
Anton Korobeynikov52ec0432009-07-16 14:06:00 +0000233// Signed i16
234def s16imm : Operand<i32> {
235 let PrintMethod = "printS16ImmOperand";
236}
237def s16imm64 : Operand<i64> {
238 let PrintMethod = "printS16ImmOperand";
239}
240// Signed i20
241def s20imm : Operand<i32> {
242 let PrintMethod = "printS20ImmOperand";
243}
244def s20imm64 : Operand<i64> {
245 let PrintMethod = "printS20ImmOperand";
246}
247// Signed i32
248def s32imm : Operand<i32> {
249 let PrintMethod = "printS32ImmOperand";
250}
251def s32imm64 : Operand<i64> {
252 let PrintMethod = "printS32ImmOperand";
253}
254
Anton Korobeynikov1c2eedb2009-07-16 14:16:05 +0000255def imm_pcrel : Operand<i64> {
256 let PrintMethod = "printPCRelImmOperand";
257}
258
Anton Korobeynikov52ec0432009-07-16 14:06:00 +0000259//===----------------------------------------------------------------------===//
260// SystemZ Operand Definitions.
261//===----------------------------------------------------------------------===//
262
263// Address operands
264
265// riaddr := reg + imm
Anton Korobeynikov43e1b322009-07-16 14:15:24 +0000266def riaddr32 : Operand<i64>,
267 ComplexPattern<i64, 2, "SelectAddrRI12Only", []> {
Anton Korobeynikov52ec0432009-07-16 14:06:00 +0000268 let PrintMethod = "printRIAddrOperand";
Anton Korobeynikov43e1b322009-07-16 14:15:24 +0000269 let MIOperandInfo = (ops ADDR64:$base, u12imm:$disp);
Anton Korobeynikov52ec0432009-07-16 14:06:00 +0000270}
271
Anton Korobeynikovdb3bc872009-07-16 14:10:17 +0000272def riaddr12 : Operand<i64>,
273 ComplexPattern<i64, 2, "SelectAddrRI12", []> {
274 let PrintMethod = "printRIAddrOperand";
275 let MIOperandInfo = (ops ADDR64:$base, u12imm64:$disp);
276}
277
Anton Korobeynikov52ec0432009-07-16 14:06:00 +0000278def riaddr : Operand<i64>,
279 ComplexPattern<i64, 2, "SelectAddrRI", []> {
280 let PrintMethod = "printRIAddrOperand";
281 let MIOperandInfo = (ops ADDR64:$base, s20imm64:$disp);
282}
283
284//===----------------------------------------------------------------------===//
285
286// rriaddr := reg + reg + imm
Anton Korobeynikov24f6ec42009-07-16 14:09:35 +0000287def rriaddr12 : Operand<i64>,
288 ComplexPattern<i64, 3, "SelectAddrRRI12", [], []> {
289 let PrintMethod = "printRRIAddrOperand";
290 let MIOperandInfo = (ops ADDR64:$base, u12imm64:$disp, ADDR64:$index);
291}
Anton Korobeynikov52ec0432009-07-16 14:06:00 +0000292def rriaddr : Operand<i64>,
Anton Korobeynikov24f6ec42009-07-16 14:09:35 +0000293 ComplexPattern<i64, 3, "SelectAddrRRI20", [], []> {
Anton Korobeynikov52ec0432009-07-16 14:06:00 +0000294 let PrintMethod = "printRRIAddrOperand";
295 let MIOperandInfo = (ops ADDR64:$base, s20imm64:$disp, ADDR64:$index);
296}
297def laaddr : Operand<i64>,
298 ComplexPattern<i64, 3, "SelectLAAddr", [add, sub, or, frameindex], []> {
299 let PrintMethod = "printRRIAddrOperand";
300 let MIOperandInfo = (ops ADDR64:$base, s20imm64:$disp, ADDR64:$index);
301}