blob: 2dec8d61b5bf9834caf6f4568e47e92d731481cc [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000028#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000029#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000030#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000031#include "llvm/Intrinsics.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000032#include "llvm/ParameterAttributes.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000033#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000036using namespace llvm;
37
Chris Lattner3ee77402007-06-19 05:46:06 +000038static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
39cl::desc("enable preincrement load/store generation on PPC (experimental)"),
40 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000041
Chris Lattner331d1bc2006-11-02 01:44:04 +000042PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Evan Cheng53301922008-07-12 02:23:19 +000043 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000044
Nate Begeman405e3ec2005-10-21 00:02:42 +000045 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000046
Chris Lattnerd145a612005-09-27 22:18:25 +000047 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000048 setUseUnderscoreSetJmp(true);
49 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000050
Chris Lattner7c5a3d32005-08-16 17:14:42 +000051 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000052 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
53 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
54 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000055
Evan Chengc5484282006-10-04 00:56:09 +000056 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Duncan Sandsf9c98e62008-01-23 20:39:46 +000057 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +000058 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000059
Chris Lattnerddf89562008-01-17 19:59:44 +000060 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
61
Chris Lattner94e509c2006-11-10 23:58:45 +000062 // PowerPC has pre-inc load and store's.
63 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
65 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000066 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
67 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000068 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
70 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000071 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
72 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
73
Dale Johannesen638ccd52007-10-06 01:24:11 +000074 // Shortening conversions involving ppcf128 get expanded (2 regs -> 1 reg)
75 setConvertAction(MVT::ppcf128, MVT::f64, Expand);
76 setConvertAction(MVT::ppcf128, MVT::f32, Expand);
Dale Johannesen6eaeff22007-10-10 01:01:31 +000077 // This is used in the ppcf128->int sequence. Note it has different semantics
78 // from FP_ROUND: that rounds to nearest, this rounds to zero.
79 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +000080
Chris Lattner7c5a3d32005-08-16 17:14:42 +000081 // PowerPC has no intrinsics for these particular operations
Andrew Lenharthd497d9f2008-02-16 14:46:26 +000082 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
83
Chris Lattner7c5a3d32005-08-16 17:14:42 +000084 // PowerPC has no SREM/UREM instructions
85 setOperationAction(ISD::SREM, MVT::i32, Expand);
86 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000087 setOperationAction(ISD::SREM, MVT::i64, Expand);
88 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +000089
90 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
91 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
92 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
93 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
94 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
95 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
96 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
97 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
98 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000099
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000100 // We don't support sin/cos/sqrt/fmod/pow
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000101 setOperationAction(ISD::FSIN , MVT::f64, Expand);
102 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000103 setOperationAction(ISD::FREM , MVT::f64, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000104 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000105 setOperationAction(ISD::FSIN , MVT::f32, Expand);
106 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +0000107 setOperationAction(ISD::FREM , MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000108 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000109
Dan Gohman1a024862008-01-31 00:41:03 +0000110 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000111
112 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000113 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000114 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
115 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
116 }
117
Chris Lattner9601a862006-03-05 05:08:37 +0000118 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
119 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
120
Nate Begemand88fc032006-01-14 03:14:10 +0000121 // PowerPC does not have BSWAP, CTPOP or CTTZ
122 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000123 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
124 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000125 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
126 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
127 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000128
Nate Begeman35ef9132006-01-11 21:21:00 +0000129 // PowerPC does not have ROTR
130 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
131
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000132 // PowerPC does not have Select
133 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000134 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000135 setOperationAction(ISD::SELECT, MVT::f32, Expand);
136 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000137
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000138 // PowerPC wants to turn select_cc of FP into fsel when possible.
139 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
140 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000141
Nate Begeman750ac1b2006-02-01 07:19:44 +0000142 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000143 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000144
Nate Begeman81e80972006-03-17 01:40:33 +0000145 // PowerPC does not have BRCOND which requires SetCC
146 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000147
148 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000149
Chris Lattnerf7605322005-08-31 21:09:52 +0000150 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
151 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000152
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000153 // PowerPC does not have [U|S]INT_TO_FP
154 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
155 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
156
Chris Lattner53e88452005-12-23 05:13:35 +0000157 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
158 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000159 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
160 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000161
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000162 // We cannot sextinreg(i1). Expand to shifts.
163 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000164
Jim Laskeyabf6d172006-01-05 01:25:28 +0000165 // Support label based line numbers.
Dan Gohman7f460202008-06-30 20:59:49 +0000166 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000167 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Nicolas Geoffray616585b2007-12-21 12:19:44 +0000168
169 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
170 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
171 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
172 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
173
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000174
Nate Begeman28a6b022005-12-10 02:36:00 +0000175 // We want to legalize GlobalAddress and ConstantPool nodes into the
176 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000177 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000178 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000179 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000180 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000181 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000182 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000183 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
184 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
185
Nate Begeman1db3c922008-08-11 17:36:31 +0000186 // RET must be custom lowered, to meet ABI requirements.
Nate Begemanee625572006-01-27 21:09:22 +0000187 setOperationAction(ISD::RET , MVT::Other, Custom);
Duncan Sands36397f52007-07-27 12:58:54 +0000188
Nate Begeman1db3c922008-08-11 17:36:31 +0000189 // TRAP is legal.
190 setOperationAction(ISD::TRAP, MVT::Other, Legal);
191
Nate Begemanacc398c2006-01-25 18:21:52 +0000192 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
193 setOperationAction(ISD::VASTART , MVT::Other, Custom);
194
Nicolas Geoffray01119992007-04-03 13:59:52 +0000195 // VAARG is custom lowered with ELF 32 ABI
196 if (TM.getSubtarget<PPCSubtarget>().isELF32_ABI())
197 setOperationAction(ISD::VAARG, MVT::Other, Custom);
198 else
199 setOperationAction(ISD::VAARG, MVT::Other, Expand);
200
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000201 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000202 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
203 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000204 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000205 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000206 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
207 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000208
Mon P Wang28873102008-06-25 08:15:39 +0000209 setOperationAction(ISD::ATOMIC_LOAD_ADD , MVT::i32 , Custom);
210 setOperationAction(ISD::ATOMIC_CMP_SWAP , MVT::i32 , Custom);
Evan Cheng54fc97d2008-04-19 01:30:48 +0000211 setOperationAction(ISD::ATOMIC_SWAP , MVT::i32 , Custom);
Evan Cheng8608f2e2008-04-19 02:30:38 +0000212 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Mon P Wang28873102008-06-25 08:15:39 +0000213 setOperationAction(ISD::ATOMIC_LOAD_ADD , MVT::i64 , Custom);
214 setOperationAction(ISD::ATOMIC_CMP_SWAP , MVT::i64 , Custom);
Evan Cheng8608f2e2008-04-19 02:30:38 +0000215 setOperationAction(ISD::ATOMIC_SWAP , MVT::i64 , Custom);
216 }
Evan Cheng54fc97d2008-04-19 01:30:48 +0000217
Chris Lattner6d92cad2006-03-26 10:06:40 +0000218 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000219 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000220
Chris Lattnera7a58542006-06-16 17:34:12 +0000221 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000222 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000223 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Jim Laskeyca367b42006-12-15 14:32:57 +0000224 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000225 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000226 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Jim Laskeyca367b42006-12-15 14:32:57 +0000227 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
228
Chris Lattner7fbcef72006-03-24 07:53:47 +0000229 // FIXME: disable this lowered code. This generates 64-bit register values,
230 // and we don't model the fact that the top part is clobbered by calls. We
231 // need to flag these together so that the value isn't live across a call.
232 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
233
Nate Begemanae749a92005-10-25 23:48:36 +0000234 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
235 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
236 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000237 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000238 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000239 }
240
Chris Lattnera7a58542006-06-16 17:34:12 +0000241 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000242 // 64-bit PowerPC implementations can support i64 types directly
Nate Begeman9d2b8172005-10-18 00:56:42 +0000243 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000244 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
245 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000246 // 64-bit PowerPC wants to expand i128 shifts itself.
247 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
248 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
249 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000250 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000251 // 32-bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000252 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
253 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
254 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000255 }
Evan Chengd30bf012006-03-01 01:11:20 +0000256
Nate Begeman425a9692005-11-29 08:17:20 +0000257 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000258 // First set operation action for all vector types to expand. Then we
259 // will selectively turn on ones that can be effectively codegen'd.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000260 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
261 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
262 MVT VT = (MVT::SimpleValueType)i;
263
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000264 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000265 setOperationAction(ISD::ADD , VT, Legal);
266 setOperationAction(ISD::SUB , VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000267
Chris Lattner7ff7e672006-04-04 17:25:31 +0000268 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000269 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
270 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000271
272 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000273 setOperationAction(ISD::AND , VT, Promote);
274 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
275 setOperationAction(ISD::OR , VT, Promote);
276 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
277 setOperationAction(ISD::XOR , VT, Promote);
278 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
279 setOperationAction(ISD::LOAD , VT, Promote);
280 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
281 setOperationAction(ISD::SELECT, VT, Promote);
282 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
283 setOperationAction(ISD::STORE, VT, Promote);
284 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000285
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000286 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000287 setOperationAction(ISD::MUL , VT, Expand);
288 setOperationAction(ISD::SDIV, VT, Expand);
289 setOperationAction(ISD::SREM, VT, Expand);
290 setOperationAction(ISD::UDIV, VT, Expand);
291 setOperationAction(ISD::UREM, VT, Expand);
292 setOperationAction(ISD::FDIV, VT, Expand);
293 setOperationAction(ISD::FNEG, VT, Expand);
294 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
295 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
296 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
297 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
298 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
299 setOperationAction(ISD::UDIVREM, VT, Expand);
300 setOperationAction(ISD::SDIVREM, VT, Expand);
301 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
302 setOperationAction(ISD::FPOW, VT, Expand);
303 setOperationAction(ISD::CTPOP, VT, Expand);
304 setOperationAction(ISD::CTLZ, VT, Expand);
305 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000306 }
307
Chris Lattner7ff7e672006-04-04 17:25:31 +0000308 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
309 // with merges, splats, etc.
310 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
311
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000312 setOperationAction(ISD::AND , MVT::v4i32, Legal);
313 setOperationAction(ISD::OR , MVT::v4i32, Legal);
314 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
315 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
316 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
317 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
318
Nate Begeman425a9692005-11-29 08:17:20 +0000319 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000320 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000321 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
322 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000323
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000324 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000325 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000326 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000327 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000328
Chris Lattnerb2177b92006-03-19 06:55:52 +0000329 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
330 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000331
Chris Lattner541f91b2006-04-02 00:43:36 +0000332 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
333 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000334 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
335 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000336 }
337
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000338 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000339 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000340
Jim Laskey2ad9f172007-02-22 14:56:36 +0000341 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000342 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000343 setExceptionPointerRegister(PPC::X3);
344 setExceptionSelectorRegister(PPC::X4);
345 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000346 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000347 setExceptionPointerRegister(PPC::R3);
348 setExceptionSelectorRegister(PPC::R4);
349 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000350
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000351 // We have target-specific dag combine patterns for the following nodes:
352 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000353 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000354 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000355 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000356
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000357 // Darwin long double math library functions have $LDBL128 appended.
358 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000359 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000360 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
361 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000362 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
363 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000364 }
365
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000366 computeRegisterProperties();
367}
368
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000369/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
370/// function arguments in the caller parameter area.
371unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
372 TargetMachine &TM = getTargetMachine();
373 // Darwin passes everything on 4 byte boundary.
374 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
375 return 4;
376 // FIXME Elf TBD
377 return 4;
378}
379
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000380const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
381 switch (Opcode) {
382 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000383 case PPCISD::FSEL: return "PPCISD::FSEL";
384 case PPCISD::FCFID: return "PPCISD::FCFID";
385 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
386 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
387 case PPCISD::STFIWX: return "PPCISD::STFIWX";
388 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
389 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
390 case PPCISD::VPERM: return "PPCISD::VPERM";
391 case PPCISD::Hi: return "PPCISD::Hi";
392 case PPCISD::Lo: return "PPCISD::Lo";
393 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
394 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
395 case PPCISD::SRL: return "PPCISD::SRL";
396 case PPCISD::SRA: return "PPCISD::SRA";
397 case PPCISD::SHL: return "PPCISD::SHL";
398 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
399 case PPCISD::STD_32: return "PPCISD::STD_32";
400 case PPCISD::CALL_ELF: return "PPCISD::CALL_ELF";
401 case PPCISD::CALL_Macho: return "PPCISD::CALL_Macho";
402 case PPCISD::MTCTR: return "PPCISD::MTCTR";
403 case PPCISD::BCTRL_Macho: return "PPCISD::BCTRL_Macho";
404 case PPCISD::BCTRL_ELF: return "PPCISD::BCTRL_ELF";
405 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
406 case PPCISD::MFCR: return "PPCISD::MFCR";
407 case PPCISD::VCMP: return "PPCISD::VCMP";
408 case PPCISD::VCMPo: return "PPCISD::VCMPo";
409 case PPCISD::LBRX: return "PPCISD::LBRX";
410 case PPCISD::STBRX: return "PPCISD::STBRX";
411 case PPCISD::ATOMIC_LOAD_ADD: return "PPCISD::ATOMIC_LOAD_ADD";
412 case PPCISD::ATOMIC_CMP_SWAP: return "PPCISD::ATOMIC_CMP_SWAP";
413 case PPCISD::ATOMIC_SWAP: return "PPCISD::ATOMIC_SWAP";
414 case PPCISD::LARX: return "PPCISD::LARX";
415 case PPCISD::STCX: return "PPCISD::STCX";
416 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
417 case PPCISD::MFFS: return "PPCISD::MFFS";
418 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
419 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
420 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
421 case PPCISD::MTFSF: return "PPCISD::MTFSF";
422 case PPCISD::TAILCALL: return "PPCISD::TAILCALL";
423 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000424 }
425}
426
Scott Michel5b8f82e2008-03-10 15:42:14 +0000427
Dan Gohman475871a2008-07-27 21:46:04 +0000428MVT PPCTargetLowering::getSetCCResultType(const SDValue &) const {
Scott Michel5b8f82e2008-03-10 15:42:14 +0000429 return MVT::i32;
430}
431
432
Chris Lattner1a635d62006-04-14 06:01:58 +0000433//===----------------------------------------------------------------------===//
434// Node matching predicates, for use by the tblgen matching code.
435//===----------------------------------------------------------------------===//
436
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000437/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000438static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000439 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000440 return CFP->getValueAPF().isZero();
Evan Cheng466685d2006-10-09 20:57:25 +0000441 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000442 // Maybe this has already been legalized into the constant pool?
443 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000444 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000445 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000446 }
447 return false;
448}
449
Chris Lattnerddb739e2006-04-06 17:23:16 +0000450/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
451/// true if Op is undef or if it matches the specified value.
Dan Gohman475871a2008-07-27 21:46:04 +0000452static bool isConstantOrUndef(SDValue Op, unsigned Val) {
Chris Lattnerddb739e2006-04-06 17:23:16 +0000453 return Op.getOpcode() == ISD::UNDEF ||
454 cast<ConstantSDNode>(Op)->getValue() == Val;
455}
456
457/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
458/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000459bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
460 if (!isUnary) {
461 for (unsigned i = 0; i != 16; ++i)
462 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
463 return false;
464 } else {
465 for (unsigned i = 0; i != 8; ++i)
466 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
467 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
468 return false;
469 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000470 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000471}
472
473/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
474/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000475bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
476 if (!isUnary) {
477 for (unsigned i = 0; i != 16; i += 2)
478 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
479 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
480 return false;
481 } else {
482 for (unsigned i = 0; i != 8; i += 2)
483 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
484 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
485 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
486 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
487 return false;
488 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000489 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000490}
491
Chris Lattnercaad1632006-04-06 22:02:42 +0000492/// isVMerge - Common function, used to match vmrg* shuffles.
493///
494static bool isVMerge(SDNode *N, unsigned UnitSize,
495 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000496 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
497 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
498 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
499 "Unsupported merge size!");
500
501 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
502 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
503 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000504 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000505 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000506 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000507 return false;
508 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000509 return true;
510}
511
512/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
513/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
514bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
515 if (!isUnary)
516 return isVMerge(N, UnitSize, 8, 24);
517 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000518}
519
520/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
521/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000522bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
523 if (!isUnary)
524 return isVMerge(N, UnitSize, 0, 16);
525 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000526}
527
528
Chris Lattnerd0608e12006-04-06 18:26:28 +0000529/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
530/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000531int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000532 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
533 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000534 // Find the first non-undef value in the shuffle mask.
535 unsigned i;
536 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
537 /*search*/;
538
539 if (i == 16) return -1; // all undef.
540
541 // Otherwise, check to see if the rest of the elements are consequtively
542 // numbered from this value.
543 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
544 if (ShiftAmt < i) return -1;
545 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000546
Chris Lattnerf24380e2006-04-06 22:28:36 +0000547 if (!isUnary) {
548 // Check the rest of the elements to see if they are consequtive.
549 for (++i; i != 16; ++i)
550 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
551 return -1;
552 } else {
553 // Check the rest of the elements to see if they are consequtive.
554 for (++i; i != 16; ++i)
555 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
556 return -1;
557 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000558
559 return ShiftAmt;
560}
Chris Lattneref819f82006-03-20 06:33:01 +0000561
562/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
563/// specifies a splat of a single element that is suitable for input to
564/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000565bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
566 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
567 N->getNumOperands() == 16 &&
568 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000569
Chris Lattner88a99ef2006-03-20 06:37:44 +0000570 // This is a splat operation if each element of the permute is the same, and
571 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000572 unsigned ElementBase = 0;
Dan Gohman475871a2008-07-27 21:46:04 +0000573 SDValue Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000574 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
575 ElementBase = EltV->getValue();
576 else
577 return false; // FIXME: Handle UNDEF elements too!
578
579 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
580 return false;
581
582 // Check that they are consequtive.
583 for (unsigned i = 1; i != EltSize; ++i) {
584 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
585 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
586 return false;
587 }
588
Chris Lattner88a99ef2006-03-20 06:37:44 +0000589 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000590 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000591 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000592 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
593 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000594 for (unsigned j = 0; j != EltSize; ++j)
595 if (N->getOperand(i+j) != N->getOperand(j))
596 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000597 }
598
Chris Lattner7ff7e672006-04-04 17:25:31 +0000599 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000600}
601
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000602/// isAllNegativeZeroVector - Returns true if all elements of build_vector
603/// are -0.0.
604bool PPC::isAllNegativeZeroVector(SDNode *N) {
605 assert(N->getOpcode() == ISD::BUILD_VECTOR);
606 if (PPC::isSplatShuffleMask(N, N->getNumOperands()))
607 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000608 return CFP->getValueAPF().isNegZero();
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000609 return false;
610}
611
Chris Lattneref819f82006-03-20 06:33:01 +0000612/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
613/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000614unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
615 assert(isSplatShuffleMask(N, EltSize));
616 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000617}
618
Chris Lattnere87192a2006-04-12 17:37:20 +0000619/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000620/// by using a vspltis[bhw] instruction of the specified element size, return
621/// the constant being splatted. The ByteSize field indicates the number of
622/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000623SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
624 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000625
626 // If ByteSize of the splat is bigger than the element size of the
627 // build_vector, then we have a case where we are checking for a splat where
628 // multiple elements of the buildvector are folded together into a single
629 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
630 unsigned EltSize = 16/N->getNumOperands();
631 if (EltSize < ByteSize) {
632 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000633 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000634 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
635
636 // See if all of the elements in the buildvector agree across.
637 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
638 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
639 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000640 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000641
642
643 if (UniquedVals[i&(Multiple-1)].Val == 0)
644 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
645 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000646 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000647 }
648
649 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
650 // either constant or undef values that are identical for each chunk. See
651 // if these chunks can form into a larger vspltis*.
652
653 // Check to see if all of the leading entries are either 0 or -1. If
654 // neither, then this won't fit into the immediate field.
655 bool LeadingZero = true;
656 bool LeadingOnes = true;
657 for (unsigned i = 0; i != Multiple-1; ++i) {
658 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
659
660 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
661 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
662 }
663 // Finally, check the least significant entry.
664 if (LeadingZero) {
665 if (UniquedVals[Multiple-1].Val == 0)
666 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
667 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
668 if (Val < 16)
669 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
670 }
671 if (LeadingOnes) {
672 if (UniquedVals[Multiple-1].Val == 0)
673 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
674 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
675 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
676 return DAG.getTargetConstant(Val, MVT::i32);
677 }
678
Dan Gohman475871a2008-07-27 21:46:04 +0000679 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000680 }
681
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000682 // Check to see if this buildvec has a single non-undef value in its elements.
683 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
684 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
685 if (OpVal.Val == 0)
686 OpVal = N->getOperand(i);
687 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000688 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000689 }
690
Dan Gohman475871a2008-07-27 21:46:04 +0000691 if (OpVal.Val == 0) return SDValue(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000692
Nate Begeman98e70cc2006-03-28 04:15:58 +0000693 unsigned ValSizeInBytes = 0;
694 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000695 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
696 Value = CN->getValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +0000697 ValSizeInBytes = CN->getValueType(0).getSizeInBits()/8;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000698 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
699 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000700 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000701 ValSizeInBytes = 4;
702 }
703
704 // If the splat value is larger than the element value, then we can never do
705 // this splat. The only case that we could fit the replicated bits into our
706 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000707 if (ValSizeInBytes < ByteSize) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000708
709 // If the element value is larger than the splat value, cut it in half and
710 // check to see if the two halves are equal. Continue doing this until we
711 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
712 while (ValSizeInBytes > ByteSize) {
713 ValSizeInBytes >>= 1;
714
715 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000716 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
717 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000718 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000719 }
720
721 // Properly sign extend the value.
722 int ShAmt = (4-ByteSize)*8;
723 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
724
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000725 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000726 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000727
Chris Lattner140a58f2006-04-08 06:46:53 +0000728 // Finally, if this value fits in a 5 bit sext field, return it
729 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
730 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000731 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000732}
733
Chris Lattner1a635d62006-04-14 06:01:58 +0000734//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000735// Addressing Mode Selection
736//===----------------------------------------------------------------------===//
737
738/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
739/// or 64-bit immediate, and if the value can be accurately represented as a
740/// sign extension from a 16-bit value. If so, this returns true and the
741/// immediate.
742static bool isIntS16Immediate(SDNode *N, short &Imm) {
743 if (N->getOpcode() != ISD::Constant)
744 return false;
745
746 Imm = (short)cast<ConstantSDNode>(N)->getValue();
747 if (N->getValueType(0) == MVT::i32)
748 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
749 else
750 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
751}
Dan Gohman475871a2008-07-27 21:46:04 +0000752static bool isIntS16Immediate(SDValue Op, short &Imm) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000753 return isIntS16Immediate(Op.Val, Imm);
754}
755
756
757/// SelectAddressRegReg - Given the specified addressed, check to see if it
758/// can be represented as an indexed [r+r] operation. Returns false if it
759/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000760bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
761 SDValue &Index,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000762 SelectionDAG &DAG) {
763 short imm = 0;
764 if (N.getOpcode() == ISD::ADD) {
765 if (isIntS16Immediate(N.getOperand(1), imm))
766 return false; // r+i
767 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
768 return false; // r+i
769
770 Base = N.getOperand(0);
771 Index = N.getOperand(1);
772 return true;
773 } else if (N.getOpcode() == ISD::OR) {
774 if (isIntS16Immediate(N.getOperand(1), imm))
775 return false; // r+i can fold it if we can.
776
777 // If this is an or of disjoint bitfields, we can codegen this as an add
778 // (for better address arithmetic) if the LHS and RHS of the OR are provably
779 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000780 APInt LHSKnownZero, LHSKnownOne;
781 APInt RHSKnownZero, RHSKnownOne;
782 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000783 APInt::getAllOnesValue(N.getOperand(0)
784 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000785 LHSKnownZero, LHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000786
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000787 if (LHSKnownZero.getBoolValue()) {
788 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000789 APInt::getAllOnesValue(N.getOperand(1)
790 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000791 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000792 // If all of the bits are known zero on the LHS or RHS, the add won't
793 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000794 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000795 Base = N.getOperand(0);
796 Index = N.getOperand(1);
797 return true;
798 }
799 }
800 }
801
802 return false;
803}
804
805/// Returns true if the address N can be represented by a base register plus
806/// a signed 16-bit displacement [r+imm], and if it is not better
807/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000808bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
809 SDValue &Base, SelectionDAG &DAG){
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000810 // If this can be more profitably realized as r+r, fail.
811 if (SelectAddressRegReg(N, Disp, Base, DAG))
812 return false;
813
814 if (N.getOpcode() == ISD::ADD) {
815 short imm = 0;
816 if (isIntS16Immediate(N.getOperand(1), imm)) {
817 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
818 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
819 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
820 } else {
821 Base = N.getOperand(0);
822 }
823 return true; // [r+i]
824 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
825 // Match LOAD (ADD (X, Lo(G))).
826 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
827 && "Cannot handle constant offsets yet!");
828 Disp = N.getOperand(1).getOperand(0); // The global address.
829 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
830 Disp.getOpcode() == ISD::TargetConstantPool ||
831 Disp.getOpcode() == ISD::TargetJumpTable);
832 Base = N.getOperand(0);
833 return true; // [&g+r]
834 }
835 } else if (N.getOpcode() == ISD::OR) {
836 short imm = 0;
837 if (isIntS16Immediate(N.getOperand(1), imm)) {
838 // If this is an or of disjoint bitfields, we can codegen this as an add
839 // (for better address arithmetic) if the LHS and RHS of the OR are
840 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000841 APInt LHSKnownZero, LHSKnownOne;
842 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000843 APInt::getAllOnesValue(N.getOperand(0)
844 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000845 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000846
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000847 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000848 // If all of the bits are known zero on the LHS or RHS, the add won't
849 // carry.
850 Base = N.getOperand(0);
851 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
852 return true;
853 }
854 }
855 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
856 // Loading from a constant address.
857
858 // If this address fits entirely in a 16-bit sext immediate field, codegen
859 // this as "d, 0"
860 short Imm;
861 if (isIntS16Immediate(CN, Imm)) {
862 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
863 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
864 return true;
865 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000866
867 // Handle 32-bit sext immediates with LIS + addr mode.
868 if (CN->getValueType(0) == MVT::i32 ||
869 (int64_t)CN->getValue() == (int)CN->getValue()) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000870 int Addr = (int)CN->getValue();
871
872 // Otherwise, break this down into an LIS + disp.
Chris Lattnerbc681d62007-02-17 06:44:03 +0000873 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
874
875 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
876 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman475871a2008-07-27 21:46:04 +0000877 Base = SDValue(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000878 return true;
879 }
880 }
881
882 Disp = DAG.getTargetConstant(0, getPointerTy());
883 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
884 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
885 else
886 Base = N;
887 return true; // [r+0]
888}
889
890/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
891/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000892bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
893 SDValue &Index,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000894 SelectionDAG &DAG) {
895 // Check to see if we can easily represent this as an [r+r] address. This
896 // will fail if it thinks that the address is more profitably represented as
897 // reg+imm, e.g. where imm = 0.
898 if (SelectAddressRegReg(N, Base, Index, DAG))
899 return true;
900
901 // If the operand is an addition, always emit this as [r+r], since this is
902 // better (for code size, and execution, as the memop does the add for free)
903 // than emitting an explicit add.
904 if (N.getOpcode() == ISD::ADD) {
905 Base = N.getOperand(0);
906 Index = N.getOperand(1);
907 return true;
908 }
909
910 // Otherwise, do it the hard way, using R0 as the base register.
911 Base = DAG.getRegister(PPC::R0, N.getValueType());
912 Index = N;
913 return true;
914}
915
916/// SelectAddressRegImmShift - Returns true if the address N can be
917/// represented by a base register plus a signed 14-bit displacement
918/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000919bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
920 SDValue &Base,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000921 SelectionDAG &DAG) {
922 // If this can be more profitably realized as r+r, fail.
923 if (SelectAddressRegReg(N, Disp, Base, DAG))
924 return false;
925
926 if (N.getOpcode() == ISD::ADD) {
927 short imm = 0;
928 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
929 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
930 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
931 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
932 } else {
933 Base = N.getOperand(0);
934 }
935 return true; // [r+i]
936 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
937 // Match LOAD (ADD (X, Lo(G))).
938 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
939 && "Cannot handle constant offsets yet!");
940 Disp = N.getOperand(1).getOperand(0); // The global address.
941 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
942 Disp.getOpcode() == ISD::TargetConstantPool ||
943 Disp.getOpcode() == ISD::TargetJumpTable);
944 Base = N.getOperand(0);
945 return true; // [&g+r]
946 }
947 } else if (N.getOpcode() == ISD::OR) {
948 short imm = 0;
949 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
950 // If this is an or of disjoint bitfields, we can codegen this as an add
951 // (for better address arithmetic) if the LHS and RHS of the OR are
952 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000953 APInt LHSKnownZero, LHSKnownOne;
954 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000955 APInt::getAllOnesValue(N.getOperand(0)
956 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000957 LHSKnownZero, LHSKnownOne);
958 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000959 // If all of the bits are known zero on the LHS or RHS, the add won't
960 // carry.
961 Base = N.getOperand(0);
962 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
963 return true;
964 }
965 }
966 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000967 // Loading from a constant address. Verify low two bits are clear.
968 if ((CN->getValue() & 3) == 0) {
969 // If this address fits entirely in a 14-bit sext immediate field, codegen
970 // this as "d, 0"
971 short Imm;
972 if (isIntS16Immediate(CN, Imm)) {
973 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
974 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
975 return true;
976 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000977
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000978 // Fold the low-part of 32-bit absolute addresses into addr mode.
979 if (CN->getValueType(0) == MVT::i32 ||
980 (int64_t)CN->getValue() == (int)CN->getValue()) {
981 int Addr = (int)CN->getValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000982
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000983 // Otherwise, break this down into an LIS + disp.
984 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
985
986 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
987 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman475871a2008-07-27 21:46:04 +0000988 Base = SDValue(DAG.getTargetNode(Opc, CN->getValueType(0), Base), 0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +0000989 return true;
990 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000991 }
992 }
993
994 Disp = DAG.getTargetConstant(0, getPointerTy());
995 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
996 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
997 else
998 Base = N;
999 return true; // [r+0]
1000}
1001
1002
1003/// getPreIndexedAddressParts - returns true by value, base pointer and
1004/// offset pointer and addressing mode by reference if the node's address
1005/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001006bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1007 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001008 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001009 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001010 // Disabled by default for now.
1011 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001012
Dan Gohman475871a2008-07-27 21:46:04 +00001013 SDValue Ptr;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001014 MVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001015 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1016 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001017 VT = LD->getMemoryVT();
Chris Lattner0851b4f2006-11-15 19:55:13 +00001018
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001019 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001020 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001021 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001022 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001023 } else
1024 return false;
1025
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001026 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001027 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001028 return false;
1029
Chris Lattner0851b4f2006-11-15 19:55:13 +00001030 // TODO: Check reg+reg first.
1031
1032 // LDU/STU use reg+imm*4, others use reg+imm.
1033 if (VT != MVT::i64) {
1034 // reg + imm
1035 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1036 return false;
1037 } else {
1038 // reg + imm * 4.
1039 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1040 return false;
1041 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001042
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001043 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001044 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1045 // sext i32 to i64 when addr mode is r+i.
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001046 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001047 LD->getExtensionType() == ISD::SEXTLOAD &&
1048 isa<ConstantSDNode>(Offset))
1049 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +00001050 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001051
Chris Lattner4eab7142006-11-10 02:08:47 +00001052 AM = ISD::PRE_INC;
1053 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001054}
1055
1056//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001057// LowerOperation implementation
1058//===----------------------------------------------------------------------===//
1059
Dan Gohman475871a2008-07-27 21:46:04 +00001060SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001061 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001062 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001063 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +00001064 Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001065 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1066 SDValue Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001067
1068 const TargetMachine &TM = DAG.getTarget();
1069
Dan Gohman475871a2008-07-27 21:46:04 +00001070 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
1071 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001072
Chris Lattner1a635d62006-04-14 06:01:58 +00001073 // If this is a non-darwin platform, we don't support non-static relo models
1074 // yet.
1075 if (TM.getRelocationModel() == Reloc::Static ||
1076 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1077 // Generate non-pic code that has direct accesses to the constant pool.
1078 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001079 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001080 }
1081
Chris Lattner35d86fe2006-07-26 21:12:04 +00001082 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001083 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001084 Hi = DAG.getNode(ISD::ADD, PtrVT,
1085 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001086 }
1087
Chris Lattner059ca0f2006-06-16 21:01:35 +00001088 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001089 return Lo;
1090}
1091
Dan Gohman475871a2008-07-27 21:46:04 +00001092SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001093 MVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001094 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001095 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1096 SDValue Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +00001097
1098 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001099
Dan Gohman475871a2008-07-27 21:46:04 +00001100 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
1101 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001102
Nate Begeman37efe672006-04-22 18:53:45 +00001103 // If this is a non-darwin platform, we don't support non-static relo models
1104 // yet.
1105 if (TM.getRelocationModel() == Reloc::Static ||
1106 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1107 // Generate non-pic code that has direct accesses to the constant pool.
1108 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001109 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001110 }
1111
Chris Lattner35d86fe2006-07-26 21:12:04 +00001112 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001113 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001114 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +00001115 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001116 }
1117
Chris Lattner059ca0f2006-06-16 21:01:35 +00001118 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001119 return Lo;
1120}
1121
Dan Gohman475871a2008-07-27 21:46:04 +00001122SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001123 SelectionDAG &DAG) {
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001124 assert(0 && "TLS not implemented for PPC.");
Dan Gohman475871a2008-07-27 21:46:04 +00001125 return SDValue(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001126}
1127
Dan Gohman475871a2008-07-27 21:46:04 +00001128SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001129 SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001130 MVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001131 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1132 GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +00001133 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Evan Chengfcf5d4f2008-02-02 05:06:29 +00001134 // If it's a debug information descriptor, don't mess with it.
1135 if (DAG.isVerifiedDebugInfoDesc(Op))
1136 return GA;
Dan Gohman475871a2008-07-27 21:46:04 +00001137 SDValue Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001138
1139 const TargetMachine &TM = DAG.getTarget();
1140
Dan Gohman475871a2008-07-27 21:46:04 +00001141 SDValue Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
1142 SDValue Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001143
Chris Lattner1a635d62006-04-14 06:01:58 +00001144 // If this is a non-darwin platform, we don't support non-static relo models
1145 // yet.
1146 if (TM.getRelocationModel() == Reloc::Static ||
1147 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1148 // Generate non-pic code that has direct accesses to globals.
1149 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001150 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001151 }
1152
Chris Lattner35d86fe2006-07-26 21:12:04 +00001153 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001154 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001155 Hi = DAG.getNode(ISD::ADD, PtrVT,
1156 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001157 }
1158
Chris Lattner059ca0f2006-06-16 21:01:35 +00001159 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001160
Chris Lattner57fc62c2006-12-11 23:22:45 +00001161 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV))
Chris Lattner1a635d62006-04-14 06:01:58 +00001162 return Lo;
1163
1164 // If the global is weak or external, we have to go through the lazy
1165 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001166 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001167}
1168
Dan Gohman475871a2008-07-27 21:46:04 +00001169SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001170 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1171
1172 // If we're comparing for equality to zero, expose the fact that this is
1173 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1174 // fold the new nodes.
1175 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1176 if (C->isNullValue() && CC == ISD::SETEQ) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001177 MVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001178 SDValue Zext = Op.getOperand(0);
Duncan Sands8e4eb092008-06-08 20:54:56 +00001179 if (VT.bitsLT(MVT::i32)) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001180 VT = MVT::i32;
1181 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1182 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001183 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dan Gohman475871a2008-07-27 21:46:04 +00001184 SDValue Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1185 SDValue Scc = DAG.getNode(ISD::SRL, VT, Clz,
Chris Lattner1a635d62006-04-14 06:01:58 +00001186 DAG.getConstant(Log2b, MVT::i32));
1187 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1188 }
1189 // Leave comparisons against 0 and -1 alone for now, since they're usually
1190 // optimized. FIXME: revisit this when we can custom lower all setcc
1191 // optimizations.
1192 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001193 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001194 }
1195
1196 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001197 // by xor'ing the rhs with the lhs, which is faster than setting a
1198 // condition register, reading it back out, and masking the correct bit. The
1199 // normal approach here uses sub to do this instead of xor. Using xor exposes
1200 // the result to other bit-twiddling opportunities.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001201 MVT LHSVT = Op.getOperand(0).getValueType();
1202 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1203 MVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001204 SDValue Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001205 Op.getOperand(1));
1206 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1207 }
Dan Gohman475871a2008-07-27 21:46:04 +00001208 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001209}
1210
Dan Gohman475871a2008-07-27 21:46:04 +00001211SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001212 int VarArgsFrameIndex,
1213 int VarArgsStackOffset,
1214 unsigned VarArgsNumGPR,
1215 unsigned VarArgsNumFPR,
1216 const PPCSubtarget &Subtarget) {
1217
1218 assert(0 && "VAARG in ELF32 ABI not implemented yet!");
Dan Gohman475871a2008-07-27 21:46:04 +00001219 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001220}
1221
Dan Gohman475871a2008-07-27 21:46:04 +00001222SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001223 int VarArgsFrameIndex,
1224 int VarArgsStackOffset,
1225 unsigned VarArgsNumGPR,
1226 unsigned VarArgsNumFPR,
1227 const PPCSubtarget &Subtarget) {
1228
1229 if (Subtarget.isMachoABI()) {
1230 // vastart just stores the address of the VarArgsFrameIndex slot into the
1231 // memory location argument.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001232 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001233 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001234 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
1235 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001236 }
1237
1238 // For ELF 32 ABI we follow the layout of the va_list struct.
1239 // We suppose the given va_list is already allocated.
1240 //
1241 // typedef struct {
1242 // char gpr; /* index into the array of 8 GPRs
1243 // * stored in the register save area
1244 // * gpr=0 corresponds to r3,
1245 // * gpr=1 to r4, etc.
1246 // */
1247 // char fpr; /* index into the array of 8 FPRs
1248 // * stored in the register save area
1249 // * fpr=0 corresponds to f1,
1250 // * fpr=1 to f2, etc.
1251 // */
1252 // char *overflow_arg_area;
1253 // /* location on stack that holds
1254 // * the next overflow argument
1255 // */
1256 // char *reg_save_area;
1257 // /* where r3:r10 and f1:f8 (if saved)
1258 // * are stored
1259 // */
1260 // } va_list[1];
1261
1262
Dan Gohman475871a2008-07-27 21:46:04 +00001263 SDValue ArgGPR = DAG.getConstant(VarArgsNumGPR, MVT::i8);
1264 SDValue ArgFPR = DAG.getConstant(VarArgsNumFPR, MVT::i8);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001265
1266
Duncan Sands83ec4b62008-06-06 12:08:01 +00001267 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001268
Dan Gohman475871a2008-07-27 21:46:04 +00001269 SDValue StackOffsetFI = DAG.getFrameIndex(VarArgsStackOffset, PtrVT);
1270 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001271
Duncan Sands83ec4b62008-06-06 12:08:01 +00001272 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001273 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001274
Duncan Sands83ec4b62008-06-06 12:08:01 +00001275 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001276 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001277
1278 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001279 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001280
Dan Gohman69de1932008-02-06 22:27:42 +00001281 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001282
1283 // Store first byte : number of int regs
Dan Gohman475871a2008-07-27 21:46:04 +00001284 SDValue firstStore = DAG.getStore(Op.getOperand(0), ArgGPR,
Dan Gohman69de1932008-02-06 22:27:42 +00001285 Op.getOperand(1), SV, 0);
1286 uint64_t nextOffset = FPROffset;
Dan Gohman475871a2008-07-27 21:46:04 +00001287 SDValue nextPtr = DAG.getNode(ISD::ADD, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001288 ConstFPROffset);
1289
1290 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001291 SDValue secondStore =
Dan Gohman69de1932008-02-06 22:27:42 +00001292 DAG.getStore(firstStore, ArgFPR, nextPtr, SV, nextOffset);
1293 nextOffset += StackOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001294 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstStackOffset);
1295
1296 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001297 SDValue thirdStore =
Dan Gohman69de1932008-02-06 22:27:42 +00001298 DAG.getStore(secondStore, StackOffsetFI, nextPtr, SV, nextOffset);
1299 nextOffset += FrameOffset;
Nicolas Geoffray01119992007-04-03 13:59:52 +00001300 nextPtr = DAG.getNode(ISD::ADD, PtrVT, nextPtr, ConstFrameOffset);
1301
1302 // Store third word : arguments given in registers
Dan Gohman69de1932008-02-06 22:27:42 +00001303 return DAG.getStore(thirdStore, FR, nextPtr, SV, nextOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001304
Chris Lattner1a635d62006-04-14 06:01:58 +00001305}
1306
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001307#include "PPCGenCallingConv.inc"
1308
Chris Lattner9f0bc652007-02-25 05:34:32 +00001309/// GetFPR - Get the set of FP registers that should be allocated for arguments,
1310/// depending on which subtarget is selected.
1311static const unsigned *GetFPR(const PPCSubtarget &Subtarget) {
1312 if (Subtarget.isMachoABI()) {
1313 static const unsigned FPR[] = {
1314 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1315 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1316 };
1317 return FPR;
1318 }
1319
1320
1321 static const unsigned FPR[] = {
1322 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001323 PPC::F8
Chris Lattner9f0bc652007-02-25 05:34:32 +00001324 };
1325 return FPR;
1326}
1327
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001328/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1329/// the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00001330static unsigned CalculateStackSlotSize(SDValue Arg, SDValue Flag,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001331 bool isVarArg, unsigned PtrByteSize) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001332 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001333 ISD::ArgFlagsTy Flags = cast<ARG_FLAGSSDNode>(Flag)->getArgFlags();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001334 unsigned ArgSize =ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001335 if (Flags.isByVal())
1336 ArgSize = Flags.getByValSize();
1337 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1338
1339 return ArgSize;
1340}
1341
Dan Gohman475871a2008-07-27 21:46:04 +00001342SDValue
1343PPCTargetLowering::LowerFORMAL_ARGUMENTS(SDValue Op,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001344 SelectionDAG &DAG,
1345 int &VarArgsFrameIndex,
1346 int &VarArgsStackOffset,
1347 unsigned &VarArgsNumGPR,
1348 unsigned &VarArgsNumFPR,
1349 const PPCSubtarget &Subtarget) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001350 // TODO: add description of PPC stack frame format, or at least some docs.
1351 //
1352 MachineFunction &MF = DAG.getMachineFunction();
1353 MachineFrameInfo *MFI = MF.getFrameInfo();
Chris Lattner84bc5422007-12-31 04:13:23 +00001354 MachineRegisterInfo &RegInfo = MF.getRegInfo();
Dan Gohman475871a2008-07-27 21:46:04 +00001355 SmallVector<SDValue, 8> ArgValues;
1356 SDValue Root = Op.getOperand(0);
Dale Johannesen75092de2008-03-12 00:22:17 +00001357 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001358
Duncan Sands83ec4b62008-06-06 12:08:01 +00001359 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00001360 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001361 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001362 bool isELF32_ABI = Subtarget.isELF32_ABI();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001363 // Potential tail calls could cause overwriting of argument stack slots.
1364 unsigned CC = MF.getFunction()->getCallingConv();
1365 bool isImmutable = !(PerformTailCallOpt && (CC==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001366 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001367
Chris Lattner9f0bc652007-02-25 05:34:32 +00001368 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001369 // Area that is at least reserved in caller of this function.
1370 unsigned MinReservedArea = ArgOffset;
1371
Chris Lattnerc91a4752006-06-26 22:48:35 +00001372 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001373 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1374 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1375 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001376 static const unsigned GPR_64[] = { // 64-bit registers.
1377 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1378 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1379 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00001380
1381 static const unsigned *FPR = GetFPR(Subtarget);
1382
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001383 static const unsigned VR[] = {
1384 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1385 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1386 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001387
Owen Anderson718cb662007-09-07 04:06:50 +00001388 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00001389 const unsigned Num_FPR_Regs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00001390 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001391
1392 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1393
Chris Lattnerc91a4752006-06-26 22:48:35 +00001394 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001395
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001396 // In 32-bit non-varargs functions, the stack space for vectors is after the
1397 // stack space for non-vectors. We do not use this space unless we have
1398 // too many vectors to fit in registers, something that only occurs in
1399 // constructed examples:), but we have to walk the arglist to figure
1400 // that out...for the pathological case, compute VecArgOffset as the
1401 // start of the vector parameter area. Computing VecArgOffset is the
1402 // entire point of the following loop.
1403 // Altivec is not mentioned in the ppc32 Elf Supplement, so I'm not trying
1404 // to handle Elf here.
1405 unsigned VecArgOffset = ArgOffset;
1406 if (!isVarArg && !isPPC64) {
1407 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e;
1408 ++ArgNo) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00001409 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1410 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001411 ISD::ArgFlagsTy Flags =
1412 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001413
Duncan Sands276dcbd2008-03-21 09:14:45 +00001414 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001415 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001416 ObjSize = Flags.getByValSize();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001417 unsigned ArgSize =
1418 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1419 VecArgOffset += ArgSize;
1420 continue;
1421 }
1422
Duncan Sands83ec4b62008-06-06 12:08:01 +00001423 switch(ObjectVT.getSimpleVT()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001424 default: assert(0 && "Unhandled argument type!");
1425 case MVT::i32:
1426 case MVT::f32:
1427 VecArgOffset += isPPC64 ? 8 : 4;
1428 break;
1429 case MVT::i64: // PPC64
1430 case MVT::f64:
1431 VecArgOffset += 8;
1432 break;
1433 case MVT::v4f32:
1434 case MVT::v4i32:
1435 case MVT::v8i16:
1436 case MVT::v16i8:
1437 // Nothing to do, we're only looking at Nonvector args here.
1438 break;
1439 }
1440 }
1441 }
1442 // We've found where the vector parameter area in memory is. Skip the
1443 // first 12 parameters; these don't use that memory.
1444 VecArgOffset = ((VecArgOffset+15)/16)*16;
1445 VecArgOffset += 12*16;
1446
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001447 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001448 // entry to a function on PPC, the arguments start after the linkage area,
1449 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001450 //
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00001451 // In the ELF 32 ABI, GPRs and stack are double word align: an argument
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001452 // represented with two words (long long or double) must be copied to an
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001453 // even GPR_idx value or to an even ArgOffset value.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001454
Dan Gohman475871a2008-07-27 21:46:04 +00001455 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001456 unsigned nAltivecParamsAtEnd = 0;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001457 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001458 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001459 bool needsLoad = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001460 MVT ObjectVT = Op.getValue(ArgNo).getValueType();
1461 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001462 unsigned ArgSize = ObjSize;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001463 ISD::ArgFlagsTy Flags =
1464 cast<ARG_FLAGSSDNode>(Op.getOperand(ArgNo+3))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001465 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00001466 bool Align = Flags.isSplit();
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001467
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001468 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001469
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001470 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
1471 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1472 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
1473 if (isVarArg || isPPC64) {
1474 MinReservedArea = ((MinReservedArea+15)/16)*16;
1475 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
1476 Op.getOperand(ArgNo+3),
1477 isVarArg,
1478 PtrByteSize);
1479 } else nAltivecParamsAtEnd++;
1480 } else
1481 // Calculate min reserved area.
1482 MinReservedArea += CalculateStackSlotSize(Op.getValue(ArgNo),
1483 Op.getOperand(ArgNo+3),
1484 isVarArg,
1485 PtrByteSize);
1486
Dale Johannesen8419dd62008-03-07 20:27:40 +00001487 // FIXME alignment for ELF may not be right
1488 // FIXME the codegen can be much improved in some cases.
1489 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001490 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001491 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001492 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001493 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001494 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001495 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001496 // Objects of size 1 and 2 are right justified, everything else is
1497 // left justified. This means the memory address is adjusted forwards.
1498 if (ObjSize==1 || ObjSize==2) {
1499 CurArgOffset = CurArgOffset + (4 - ObjSize);
1500 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001501 // The value of the object is its address.
1502 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001503 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001504 ArgValues.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001505 if (ObjSize==1 || ObjSize==2) {
1506 if (GPR_idx != Num_GPR_Regs) {
1507 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1508 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001509 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1510 SDValue Store = DAG.getTruncStore(Val.getValue(1), Val, FIN,
Dale Johannesen7f96f392008-03-08 01:41:42 +00001511 NULL, 0, ObjSize==1 ? MVT::i8 : MVT::i16 );
1512 MemOps.push_back(Store);
1513 ++GPR_idx;
1514 if (isMachoABI) ArgOffset += PtrByteSize;
1515 } else {
1516 ArgOffset += PtrByteSize;
1517 }
1518 continue;
1519 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001520 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1521 // Store whatever pieces of the object are in registers
1522 // to memory. ArgVal will be address of the beginning of
1523 // the object.
1524 if (GPR_idx != Num_GPR_Regs) {
1525 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1526 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1527 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset);
Dan Gohman475871a2008-07-27 21:46:04 +00001528 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
1529 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1530 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001531 MemOps.push_back(Store);
1532 ++GPR_idx;
1533 if (isMachoABI) ArgOffset += PtrByteSize;
1534 } else {
1535 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1536 break;
1537 }
1538 }
1539 continue;
1540 }
1541
Duncan Sands83ec4b62008-06-06 12:08:01 +00001542 switch (ObjectVT.getSimpleVT()) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001543 default: assert(0 && "Unhandled argument type!");
1544 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001545 if (!isPPC64) {
1546 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001547 if (Align && isELF32_ABI) GPR_idx += (GPR_idx % 2);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001548
1549 if (GPR_idx != Num_GPR_Regs) {
1550 unsigned VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
1551 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
1552 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
1553 ++GPR_idx;
1554 } else {
1555 needsLoad = true;
1556 ArgSize = PtrByteSize;
1557 }
1558 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001559 if (needsLoad && Align && isELF32_ABI)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001560 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
1561 // All int arguments reserve stack space in Macho ABI.
1562 if (isMachoABI || needsLoad) ArgOffset += PtrByteSize;
1563 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001564 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001565 // FALLTHROUGH
Chris Lattner9f0bc652007-02-25 05:34:32 +00001566 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001567 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001568 unsigned VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
1569 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001570 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001571
1572 if (ObjectVT == MVT::i32) {
1573 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
1574 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001575 if (Flags.isSExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001576 ArgVal = DAG.getNode(ISD::AssertSext, MVT::i64, ArgVal,
1577 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001578 else if (Flags.isZExt())
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001579 ArgVal = DAG.getNode(ISD::AssertZext, MVT::i64, ArgVal,
1580 DAG.getValueType(ObjectVT));
1581
1582 ArgVal = DAG.getNode(ISD::TRUNCATE, MVT::i32, ArgVal);
1583 }
1584
Chris Lattnerc91a4752006-06-26 22:48:35 +00001585 ++GPR_idx;
1586 } else {
1587 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001588 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001589 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001590 // All int arguments reserve stack space in Macho ABI.
1591 if (isMachoABI || needsLoad) ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001592 break;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001593
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001594 case MVT::f32:
1595 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001596 // Every 4 bytes of argument space consumes one of the GPRs available for
1597 // argument passing.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001598 if (GPR_idx != Num_GPR_Regs && isMachoABI) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001599 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001600 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001601 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001602 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001603 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001604 unsigned VReg;
1605 if (ObjectVT == MVT::f32)
Chris Lattner84bc5422007-12-31 04:13:23 +00001606 VReg = RegInfo.createVirtualRegister(&PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001607 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001608 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
1609 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001610 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001611 ++FPR_idx;
1612 } else {
1613 needsLoad = true;
1614 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00001615
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001616 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00001617 if (needsLoad && Align && isELF32_ABI)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001618 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00001619 // All FP arguments reserve stack space in Macho ABI.
1620 if (isMachoABI || needsLoad) ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001621 break;
1622 case MVT::v4f32:
1623 case MVT::v4i32:
1624 case MVT::v8i16:
1625 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00001626 // Note that vector arguments in registers don't reserve stack space,
1627 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001628 if (VR_idx != Num_VR_Regs) {
Chris Lattner84bc5422007-12-31 04:13:23 +00001629 unsigned VReg = RegInfo.createVirtualRegister(&PPC::VRRCRegClass);
1630 RegInfo.addLiveIn(VR[VR_idx], VReg);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001631 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00001632 if (isVarArg) {
1633 while ((ArgOffset % 16) != 0) {
1634 ArgOffset += PtrByteSize;
1635 if (GPR_idx != Num_GPR_Regs)
1636 GPR_idx++;
1637 }
1638 ArgOffset += 16;
1639 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs);
1640 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001641 ++VR_idx;
1642 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001643 if (!isVarArg && !isPPC64) {
1644 // Vectors go after all the nonvectors.
1645 CurArgOffset = VecArgOffset;
1646 VecArgOffset += 16;
1647 } else {
1648 // Vectors are aligned.
1649 ArgOffset = ((ArgOffset+15)/16)*16;
1650 CurArgOffset = ArgOffset;
1651 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00001652 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001653 needsLoad = true;
1654 }
1655 break;
1656 }
1657
1658 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001659 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001660 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001661 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001662 CurArgOffset + (ArgSize - ObjSize),
1663 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001664 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattner9f72d1a2008-02-13 07:35:30 +00001665 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001666 }
1667
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001668 ArgValues.push_back(ArgVal);
1669 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001670
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001671 // Set the size that is at least reserved in caller of this function. Tail
1672 // call optimized function's reserved stack space needs to be aligned so that
1673 // taking the difference between two stack areas will result in an aligned
1674 // stack.
1675 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1676 // Add the Altivec parameters at the end, if needed.
1677 if (nAltivecParamsAtEnd) {
1678 MinReservedArea = ((MinReservedArea+15)/16)*16;
1679 MinReservedArea += 16*nAltivecParamsAtEnd;
1680 }
1681 MinReservedArea =
1682 std::max(MinReservedArea,
1683 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1684 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1685 getStackAlignment();
1686 unsigned AlignMask = TargetAlign-1;
1687 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1688 FI->setMinReservedArea(MinReservedArea);
1689
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001690 // If the function takes variable number of arguments, make a frame index for
1691 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001692 if (isVarArg) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001693
1694 int depth;
1695 if (isELF32_ABI) {
1696 VarArgsNumGPR = GPR_idx;
1697 VarArgsNumFPR = FPR_idx;
1698
1699 // Make room for Num_GPR_Regs, Num_FPR_Regs and for a possible frame
1700 // pointer.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001701 depth = -(Num_GPR_Regs * PtrVT.getSizeInBits()/8 +
1702 Num_FPR_Regs * MVT(MVT::f64).getSizeInBits()/8 +
1703 PtrVT.getSizeInBits()/8);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001704
Duncan Sands83ec4b62008-06-06 12:08:01 +00001705 VarArgsStackOffset = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001706 ArgOffset);
1707
1708 }
1709 else
1710 depth = ArgOffset;
1711
Duncan Sands83ec4b62008-06-06 12:08:01 +00001712 VarArgsFrameIndex = MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001713 depth);
Dan Gohman475871a2008-07-27 21:46:04 +00001714 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001715
Nicolas Geoffray01119992007-04-03 13:59:52 +00001716 // In ELF 32 ABI, the fixed integer arguments of a variadic function are
1717 // stored to the VarArgsFrameIndex on the stack.
1718 if (isELF32_ABI) {
1719 for (GPR_idx = 0; GPR_idx != VarArgsNumGPR; ++GPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001720 SDValue Val = DAG.getRegister(GPR[GPR_idx], PtrVT);
1721 SDValue Store = DAG.getStore(Root, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001722 MemOps.push_back(Store);
1723 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001724 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001725 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1726 }
1727 }
1728
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001729 // If this function is vararg, store any remaining integer argument regs
1730 // to their spots on the stack so that they may be loaded by deferencing the
1731 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001732 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001733 unsigned VReg;
1734 if (isPPC64)
Chris Lattner84bc5422007-12-31 04:13:23 +00001735 VReg = RegInfo.createVirtualRegister(&PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001736 else
Chris Lattner84bc5422007-12-31 04:13:23 +00001737 VReg = RegInfo.createVirtualRegister(&PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001738
Chris Lattner84bc5422007-12-31 04:13:23 +00001739 RegInfo.addLiveIn(GPR[GPR_idx], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001740 SDValue Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
1741 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001742 MemOps.push_back(Store);
1743 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001744 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001745 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001746 }
Nicolas Geoffray01119992007-04-03 13:59:52 +00001747
1748 // In ELF 32 ABI, the double arguments are stored to the VarArgsFrameIndex
1749 // on the stack.
1750 if (isELF32_ABI) {
1751 for (FPR_idx = 0; FPR_idx != VarArgsNumFPR; ++FPR_idx) {
Dan Gohman475871a2008-07-27 21:46:04 +00001752 SDValue Val = DAG.getRegister(FPR[FPR_idx], MVT::f64);
1753 SDValue Store = DAG.getStore(Root, Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001754 MemOps.push_back(Store);
1755 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001756 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001757 PtrVT);
1758 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1759 }
1760
1761 for (; FPR_idx != Num_FPR_Regs; ++FPR_idx) {
1762 unsigned VReg;
Chris Lattner84bc5422007-12-31 04:13:23 +00001763 VReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001764
Chris Lattner84bc5422007-12-31 04:13:23 +00001765 RegInfo.addLiveIn(FPR[FPR_idx], VReg);
Dan Gohman475871a2008-07-27 21:46:04 +00001766 SDValue Val = DAG.getCopyFromReg(Root, VReg, MVT::f64);
1767 SDValue Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001768 MemOps.push_back(Store);
1769 // Increment the address by eight for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00001770 SDValue PtrOff = DAG.getConstant(MVT(MVT::f64).getSizeInBits()/8,
Nicolas Geoffray01119992007-04-03 13:59:52 +00001771 PtrVT);
1772 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
1773 }
1774 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001775 }
1776
Dale Johannesen8419dd62008-03-07 20:27:40 +00001777 if (!MemOps.empty())
1778 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
1779
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001780 ArgValues.push_back(Root);
1781
1782 // Return the new list of results.
Duncan Sandsf9516202008-06-30 10:19:09 +00001783 return DAG.getMergeValues(Op.Val->getVTList(), &ArgValues[0],
1784 ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001785}
1786
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001787/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
1788/// linkage area.
1789static unsigned
1790CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
1791 bool isPPC64,
1792 bool isMachoABI,
1793 bool isVarArg,
1794 unsigned CC,
Dan Gohman475871a2008-07-27 21:46:04 +00001795 SDValue Call,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001796 unsigned &nAltivecParamsAtEnd) {
1797 // Count how many bytes are to be pushed on the stack, including the linkage
1798 // area, and parameter passing area. We start with 24/48 bytes, which is
1799 // prereserved space for [SP][CR][LR][3 x unused].
1800 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
1801 unsigned NumOps = (Call.getNumOperands() - 5) / 2;
1802 unsigned PtrByteSize = isPPC64 ? 8 : 4;
1803
1804 // Add up all the space actually used.
1805 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
1806 // they all go in registers, but we must reserve stack space for them for
1807 // possible use by the caller. In varargs or 64-bit calls, parameters are
1808 // assigned stack space in order, with padding so Altivec parameters are
1809 // 16-byte aligned.
1810 nAltivecParamsAtEnd = 0;
1811 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00001812 SDValue Arg = Call.getOperand(5+2*i);
1813 SDValue Flag = Call.getOperand(5+2*i+1);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001814 MVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001815 // Varargs Altivec parameters are padded to a 16 byte boundary.
1816 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
1817 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
1818 if (!isVarArg && !isPPC64) {
1819 // Non-varargs Altivec parameters go after all the non-Altivec
1820 // parameters; handle those later so we know how much padding we need.
1821 nAltivecParamsAtEnd++;
1822 continue;
1823 }
1824 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
1825 NumBytes = ((NumBytes+15)/16)*16;
1826 }
1827 NumBytes += CalculateStackSlotSize(Arg, Flag, isVarArg, PtrByteSize);
1828 }
1829
1830 // Allow for Altivec parameters at the end, if needed.
1831 if (nAltivecParamsAtEnd) {
1832 NumBytes = ((NumBytes+15)/16)*16;
1833 NumBytes += 16*nAltivecParamsAtEnd;
1834 }
1835
1836 // The prolog code of the callee may store up to 8 GPR argument registers to
1837 // the stack, allowing va_start to index over them in memory if its varargs.
1838 // Because we cannot tell if this is needed on the caller side, we have to
1839 // conservatively assume that it is needed. As such, make sure we have at
1840 // least enough stack space for the caller to store the 8 GPRs.
1841 NumBytes = std::max(NumBytes,
1842 PPCFrameInfo::getMinCallFrameSize(isPPC64, isMachoABI));
1843
1844 // Tail call needs the stack to be aligned.
1845 if (CC==CallingConv::Fast && PerformTailCallOpt) {
1846 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1847 getStackAlignment();
1848 unsigned AlignMask = TargetAlign-1;
1849 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
1850 }
1851
1852 return NumBytes;
1853}
1854
1855/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
1856/// adjusted to accomodate the arguments for the tailcall.
1857static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool IsTailCall,
1858 unsigned ParamSize) {
1859
1860 if (!IsTailCall) return 0;
1861
1862 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
1863 unsigned CallerMinReservedArea = FI->getMinReservedArea();
1864 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
1865 // Remember only if the new adjustement is bigger.
1866 if (SPDiff < FI->getTailCallSPDelta())
1867 FI->setTailCallSPDelta(SPDiff);
1868
1869 return SPDiff;
1870}
1871
1872/// IsEligibleForTailCallElimination - Check to see whether the next instruction
1873/// following the call is a return. A function is eligible if caller/callee
1874/// calling conventions match, currently only fastcc supports tail calls, and
1875/// the function CALL is immediatly followed by a RET.
1876bool
Dan Gohman475871a2008-07-27 21:46:04 +00001877PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Call,
1878 SDValue Ret,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001879 SelectionDAG& DAG) const {
1880 // Variable argument functions are not supported.
1881 if (!PerformTailCallOpt ||
1882 cast<ConstantSDNode>(Call.getOperand(2))->getValue() != 0) return false;
1883
1884 if (CheckTailCallReturnConstraints(Call, Ret)) {
1885 MachineFunction &MF = DAG.getMachineFunction();
1886 unsigned CallerCC = MF.getFunction()->getCallingConv();
1887 unsigned CalleeCC = cast<ConstantSDNode>(Call.getOperand(1))->getValue();
1888 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
1889 // Functions containing by val parameters are not supported.
1890 for (unsigned i = 0; i != ((Call.getNumOperands()-5)/2); i++) {
1891 ISD::ArgFlagsTy Flags = cast<ARG_FLAGSSDNode>(Call.getOperand(5+2*i+1))
1892 ->getArgFlags();
1893 if (Flags.isByVal()) return false;
1894 }
1895
Dan Gohman475871a2008-07-27 21:46:04 +00001896 SDValue Callee = Call.getOperand(4);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001897 // Non PIC/GOT tail calls are supported.
1898 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
1899 return true;
1900
1901 // At the moment we can only do local tail calls (in same module, hidden
1902 // or protected) if we are generating PIC.
1903 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
1904 return G->getGlobal()->hasHiddenVisibility()
1905 || G->getGlobal()->hasProtectedVisibility();
1906 }
1907 }
1908
1909 return false;
1910}
1911
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001912/// isCallCompatibleAddress - Return the immediate to use if the specified
1913/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00001914static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001915 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1916 if (!C) return 0;
1917
1918 int Addr = C->getValue();
1919 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1920 (Addr << 6 >> 6) != Addr)
1921 return 0; // Top 6 bits have to be sext of immediate.
1922
Evan Cheng33118762007-10-22 19:46:19 +00001923 return DAG.getConstant((int)C->getValue() >> 2,
1924 DAG.getTargetLoweringInfo().getPointerTy()).Val;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001925}
1926
Dan Gohman844731a2008-05-13 00:00:25 +00001927namespace {
1928
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001929struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00001930 SDValue Arg;
1931 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001932 int FrameIdx;
1933
1934 TailCallArgumentInfo() : FrameIdx(0) {}
1935};
1936
Dan Gohman844731a2008-05-13 00:00:25 +00001937}
1938
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001939/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
1940static void
1941StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001942 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001943 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dan Gohman475871a2008-07-27 21:46:04 +00001944 SmallVector<SDValue, 8> &MemOpChains) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001945 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00001946 SDValue Arg = TailCallArgs[i].Arg;
1947 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001948 int FI = TailCallArgs[i].FrameIdx;
1949 // Store relative to framepointer.
1950 MemOpChains.push_back(DAG.getStore(Chain, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001951 PseudoSourceValue::getFixedStack(FI),
1952 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001953 }
1954}
1955
1956/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
1957/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00001958static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001959 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001960 SDValue Chain,
1961 SDValue OldRetAddr,
1962 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001963 int SPDiff,
1964 bool isPPC64,
1965 bool isMachoABI) {
1966 if (SPDiff) {
1967 // Calculate the new stack slot for the return address.
1968 int SlotSize = isPPC64 ? 8 : 4;
1969 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
1970 isMachoABI);
1971 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
1972 NewRetAddrLoc);
1973 int NewFPLoc = SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
1974 isMachoABI);
1975 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc);
1976
Duncan Sands83ec4b62008-06-06 12:08:01 +00001977 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001978 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001979 Chain = DAG.getStore(Chain, OldRetAddr, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001980 PseudoSourceValue::getFixedStack(NewRetAddr), 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001981 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001982 Chain = DAG.getStore(Chain, OldFP, NewFramePtrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001983 PseudoSourceValue::getFixedStack(NewFPIdx), 0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001984 }
1985 return Chain;
1986}
1987
1988/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
1989/// the position of the argument.
1990static void
1991CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00001992 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001993 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
1994 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001995 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001996 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Duncan Sands83ec4b62008-06-06 12:08:01 +00001997 MVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001998 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001999 TailCallArgumentInfo Info;
2000 Info.Arg = Arg;
2001 Info.FrameIdxOp = FIN;
2002 Info.FrameIdx = FI;
2003 TailCallArguments.push_back(Info);
2004}
2005
2006/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2007/// stack slot. Returns the chain as result and the loaded frame pointers in
2008/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002009SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002010 int SPDiff,
Dan Gohman475871a2008-07-27 21:46:04 +00002011 SDValue Chain,
2012 SDValue &LROpOut,
2013 SDValue &FPOpOut) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002014 if (SPDiff) {
2015 // Load the LR and FP stack slot for later adjusting.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002016 MVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002017 LROpOut = getReturnAddrFrameIndex(DAG);
2018 LROpOut = DAG.getLoad(VT, Chain, LROpOut, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002019 Chain = SDValue(LROpOut.Val, 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002020 FPOpOut = getFramePointerFrameIndex(DAG);
2021 FPOpOut = DAG.getLoad(VT, Chain, FPOpOut, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00002022 Chain = SDValue(FPOpOut.Val, 1);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002023 }
2024 return Chain;
2025}
2026
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002027/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
2028/// by "Src" to address "Dst" of size "Size". Alignment information is
2029/// specified by the specific parameter attribute. The copy will be passed as
2030/// a byval function parameter.
2031/// Sometimes what we are copying is the end of a larger object, the part that
2032/// does not fit in registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002033static SDValue
2034CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002035 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
2036 unsigned Size) {
Dan Gohman475871a2008-07-27 21:46:04 +00002037 SDValue SizeNode = DAG.getConstant(Size, MVT::i32);
Dan Gohman707e0182008-04-12 04:36:06 +00002038 return DAG.getMemcpy(Chain, Dst, Src, SizeNode, Flags.getByValAlign(), false,
2039 NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002040}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002041
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002042/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2043/// tail calls.
2044static void
Dan Gohman475871a2008-07-27 21:46:04 +00002045LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2046 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002047 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002048 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002049 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002050 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002051 if (!isTailCall) {
2052 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002053 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002054 if (isPPC64)
2055 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2056 else
2057 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
2058 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2059 DAG.getConstant(ArgOffset, PtrVT));
2060 }
2061 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
2062 // Calculate and remember argument location.
2063 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2064 TailCallArguments);
2065}
2066
Dan Gohman475871a2008-07-27 21:46:04 +00002067SDValue PPCTargetLowering::LowerCALL(SDValue Op, SelectionDAG &DAG,
Dan Gohman7925ed02008-03-19 21:39:28 +00002068 const PPCSubtarget &Subtarget,
2069 TargetMachine &TM) {
Dan Gohman475871a2008-07-27 21:46:04 +00002070 SDValue Chain = Op.getOperand(0);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002071 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002072 unsigned CC = cast<ConstantSDNode>(Op.getOperand(1))->getValue();
2073 bool isTailCall = cast<ConstantSDNode>(Op.getOperand(3))->getValue() != 0 &&
2074 CC == CallingConv::Fast && PerformTailCallOpt;
Dan Gohman475871a2008-07-27 21:46:04 +00002075 SDValue Callee = Op.getOperand(4);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002076 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
2077
2078 bool isMachoABI = Subtarget.isMachoABI();
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002079 bool isELF32_ABI = Subtarget.isELF32_ABI();
Evan Cheng4360bdc2006-05-25 00:57:32 +00002080
Duncan Sands83ec4b62008-06-06 12:08:01 +00002081 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Chris Lattnerc91a4752006-06-26 22:48:35 +00002082 bool isPPC64 = PtrVT == MVT::i64;
2083 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002084
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002085 MachineFunction &MF = DAG.getMachineFunction();
2086
Chris Lattnerabde4602006-05-16 22:56:08 +00002087 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
2088 // SelectExpr to use to put the arguments in the appropriate registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002089 std::vector<SDValue> args_to_use;
Chris Lattnerabde4602006-05-16 22:56:08 +00002090
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002091 // Mark this function as potentially containing a function that contains a
2092 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2093 // and restoring the callers stack pointer in this functions epilog. This is
2094 // done because by tail calling the called function might overwrite the value
2095 // in this function's (MF) stack pointer stack slot 0(SP).
2096 if (PerformTailCallOpt && CC==CallingConv::Fast)
2097 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2098
2099 unsigned nAltivecParamsAtEnd = 0;
2100
Chris Lattnerabde4602006-05-16 22:56:08 +00002101 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002102 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002103 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002104 unsigned NumBytes =
2105 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isMachoABI, isVarArg, CC,
2106 Op, nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002107
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002108 // Calculate by how many bytes the stack has to be adjusted in case of tail
2109 // call optimization.
2110 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002111
2112 // Adjust the stack pointer for the new arguments...
2113 // These operations are automatically eliminated by the prolog/epilog pass
2114 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00002115 DAG.getConstant(NumBytes, PtrVT));
Dan Gohman475871a2008-07-27 21:46:04 +00002116 SDValue CallSeqStart = Chain;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002117
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002118 // Load the return address and frame pointer so it can be move somewhere else
2119 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002120 SDValue LROp, FPOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002121 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp);
2122
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002123 // Set up a copy of the stack pointer for use loading and storing any
2124 // arguments that may not fit in the registers available for argument
2125 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002126 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002127 if (isPPC64)
2128 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
2129 else
2130 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002131
2132 // Figure out which arguments are going to go in registers, and which in
2133 // memory. Also, if this is a vararg function, floating point operations
2134 // must be stored to our stack, and loaded into integer regs as well, if
2135 // any integer regs are available for argument passing.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002136 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, isMachoABI);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002137 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002138
Chris Lattnerc91a4752006-06-26 22:48:35 +00002139 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00002140 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2141 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2142 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002143 static const unsigned GPR_64[] = { // 64-bit registers.
2144 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2145 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2146 };
Chris Lattner9f0bc652007-02-25 05:34:32 +00002147 static const unsigned *FPR = GetFPR(Subtarget);
2148
Chris Lattner9a2a4972006-05-17 06:01:33 +00002149 static const unsigned VR[] = {
2150 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2151 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2152 };
Owen Anderson718cb662007-09-07 04:06:50 +00002153 const unsigned NumGPRs = array_lengthof(GPR_32);
Nicolas Geoffrayef3c0302007-04-03 10:27:07 +00002154 const unsigned NumFPRs = isMachoABI ? 13 : 8;
Owen Anderson718cb662007-09-07 04:06:50 +00002155 const unsigned NumVRs = array_lengthof( VR);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002156
Chris Lattnerc91a4752006-06-26 22:48:35 +00002157 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
2158
Dan Gohman475871a2008-07-27 21:46:04 +00002159 std::vector<std::pair<unsigned, SDValue> > RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002160 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2161
Dan Gohman475871a2008-07-27 21:46:04 +00002162 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00002163 for (unsigned i = 0; i != NumOps; ++i) {
Chris Lattner9f0bc652007-02-25 05:34:32 +00002164 bool inMem = false;
Dan Gohman475871a2008-07-27 21:46:04 +00002165 SDValue Arg = Op.getOperand(5+2*i);
Duncan Sands276dcbd2008-03-21 09:14:45 +00002166 ISD::ArgFlagsTy Flags =
2167 cast<ARG_FLAGSSDNode>(Op.getOperand(5+2*i+1))->getArgFlags();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002168 // See if next argument requires stack alignment in ELF
Nicolas Geoffray6ccbbd82008-04-15 08:08:50 +00002169 bool Align = Flags.isSplit();
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002170
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002171 // PtrOff will be used to store the current argument to the stack if a
2172 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00002173 SDValue PtrOff;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002174
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002175 // Stack align in ELF 32
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002176 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002177 PtrOff = DAG.getConstant(ArgOffset + ((ArgOffset/4) % 2) * PtrByteSize,
2178 StackPtr.getValueType());
2179 else
2180 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
2181
Chris Lattnerc91a4752006-06-26 22:48:35 +00002182 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
2183
2184 // On PPC64, promote integers to 64-bit values.
2185 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00002186 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
2187 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002188 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
2189 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002190
2191 // FIXME Elf untested, what are alignment rules?
Dale Johannesen8419dd62008-03-07 20:27:40 +00002192 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002193 if (Flags.isByVal()) {
2194 unsigned Size = Flags.getByValSize();
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002195 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002196 if (Size==1 || Size==2) {
2197 // Very small objects are passed right-justified.
2198 // Everything else is passed left-justified.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002199 MVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002200 if (GPR_idx != NumGPRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002201 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, PtrVT, Chain, Arg,
Dale Johannesen8419dd62008-03-07 20:27:40 +00002202 NULL, 0, VT);
2203 MemOpChains.push_back(Load.getValue(1));
2204 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2205 if (isMachoABI)
2206 ArgOffset += PtrByteSize;
2207 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00002208 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
2209 SDValue AddPtr = DAG.getNode(ISD::ADD, PtrVT, PtrOff, Const);
2210 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Dale Johannesen8419dd62008-03-07 20:27:40 +00002211 CallSeqStart.Val->getOperand(0),
2212 Flags, DAG, Size);
2213 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002214 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Dale Johannesen8419dd62008-03-07 20:27:40 +00002215 CallSeqStart.Val->getOperand(1));
2216 DAG.ReplaceAllUsesWith(CallSeqStart.Val, NewCallSeqStart.Val);
2217 Chain = CallSeqStart = NewCallSeqStart;
2218 ArgOffset += PtrByteSize;
2219 }
2220 continue;
2221 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002222 // Copy entire object into memory. There are cases where gcc-generated
2223 // code assumes it is there, even if it could be put entirely into
2224 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00002225 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002226 CallSeqStart.Val->getOperand(0),
2227 Flags, DAG, Size);
2228 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00002229 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002230 CallSeqStart.Val->getOperand(1));
2231 DAG.ReplaceAllUsesWith(CallSeqStart.Val, NewCallSeqStart.Val);
2232 Chain = CallSeqStart = NewCallSeqStart;
2233 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002234 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00002235 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
2236 SDValue AddArg = DAG.getNode(ISD::ADD, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002237 if (GPR_idx != NumGPRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002238 SDValue Load = DAG.getLoad(PtrVT, Chain, AddArg, NULL, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00002239 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002240 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2241 if (isMachoABI)
2242 ArgOffset += PtrByteSize;
2243 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00002244 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002245 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002246 }
2247 }
2248 continue;
2249 }
2250
Duncan Sands83ec4b62008-06-06 12:08:01 +00002251 switch (Arg.getValueType().getSimpleVT()) {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002252 default: assert(0 && "Unexpected ValueType for argument!");
2253 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002254 case MVT::i64:
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002255 // Double word align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002256 if (isELF32_ABI && Align) GPR_idx += (GPR_idx % 2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002257 if (GPR_idx != NumGPRs) {
2258 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002259 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002260 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2261 isPPC64, isTailCall, false, MemOpChains,
2262 TailCallArguments);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002263 inMem = true;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002264 }
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002265 if (inMem || isMachoABI) {
2266 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002267 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002268 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
2269
2270 ArgOffset += PtrByteSize;
2271 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002272 break;
2273 case MVT::f32:
2274 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00002275 if (FPR_idx != NumFPRs) {
2276 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
2277
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002278 if (isVarArg) {
Dan Gohman475871a2008-07-27 21:46:04 +00002279 SDValue Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002280 MemOpChains.push_back(Store);
2281
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002282 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00002283 if (GPR_idx != NumGPRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002284 SDValue Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002285 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002286 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2287 Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002288 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00002289 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00002290 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00002291 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Dan Gohman475871a2008-07-27 21:46:04 +00002292 SDValue Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002293 MemOpChains.push_back(Load.getValue(1));
Chris Lattner9f0bc652007-02-25 05:34:32 +00002294 if (isMachoABI) RegsToPass.push_back(std::make_pair(GPR[GPR_idx++],
2295 Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00002296 }
2297 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002298 // If we have any FPRs remaining, we may also have GPRs remaining.
2299 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
2300 // GPRs.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002301 if (isMachoABI) {
2302 if (GPR_idx != NumGPRs)
2303 ++GPR_idx;
2304 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
2305 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
2306 ++GPR_idx;
2307 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002308 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002309 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002310 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2311 isPPC64, isTailCall, false, MemOpChains,
2312 TailCallArguments);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002313 inMem = true;
Chris Lattnerabde4602006-05-16 22:56:08 +00002314 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002315 if (inMem || isMachoABI) {
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002316 // Stack align in ELF
Nicolas Geoffrayc0cb28f2008-04-13 13:40:22 +00002317 if (isELF32_ABI && Align)
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002318 ArgOffset += ((ArgOffset/4) % 2) * PtrByteSize;
Chris Lattner9f0bc652007-02-25 05:34:32 +00002319 if (isPPC64)
2320 ArgOffset += 8;
2321 else
2322 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
2323 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002324 break;
2325 case MVT::v4f32:
2326 case MVT::v4i32:
2327 case MVT::v8i16:
2328 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002329 if (isVarArg) {
2330 // These go aligned on the stack, or in the corresponding R registers
2331 // when within range. The Darwin PPC ABI doc claims they also go in
2332 // V registers; in fact gcc does this only for arguments that are
2333 // prototyped, not for those that match the ... We do it for all
2334 // arguments, seems to work.
2335 while (ArgOffset % 16 !=0) {
2336 ArgOffset += PtrByteSize;
2337 if (GPR_idx != NumGPRs)
2338 GPR_idx++;
2339 }
2340 // We could elide this store in the case where the object fits
2341 // entirely in R registers. Maybe later.
2342 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr,
2343 DAG.getConstant(ArgOffset, PtrVT));
Dan Gohman475871a2008-07-27 21:46:04 +00002344 SDValue Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002345 MemOpChains.push_back(Store);
2346 if (VR_idx != NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002347 SDValue Load = DAG.getLoad(MVT::v4f32, Store, PtrOff, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002348 MemOpChains.push_back(Load.getValue(1));
2349 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
2350 }
2351 ArgOffset += 16;
2352 for (unsigned i=0; i<16; i+=PtrByteSize) {
2353 if (GPR_idx == NumGPRs)
2354 break;
Dan Gohman475871a2008-07-27 21:46:04 +00002355 SDValue Ix = DAG.getNode(ISD::ADD, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00002356 DAG.getConstant(i, PtrVT));
Dan Gohman475871a2008-07-27 21:46:04 +00002357 SDValue Load = DAG.getLoad(PtrVT, Store, Ix, NULL, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00002358 MemOpChains.push_back(Load.getValue(1));
2359 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
2360 }
2361 break;
2362 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002363
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002364 // Non-varargs Altivec params generally go in registers, but have
2365 // stack space allocated at the end.
2366 if (VR_idx != NumVRs) {
2367 // Doesn't have GPR space allocated.
2368 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
2369 } else if (nAltivecParamsAtEnd==0) {
2370 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002371 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2372 isPPC64, isTailCall, true, MemOpChains,
2373 TailCallArguments);
Dale Johannesen75092de2008-03-12 00:22:17 +00002374 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00002375 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002376 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00002377 }
Chris Lattnerabde4602006-05-16 22:56:08 +00002378 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002379 // If all Altivec parameters fit in registers, as they usually do,
2380 // they get stack space following the non-Altivec parameters. We
2381 // don't track this here because nobody below needs it.
2382 // If there are more Altivec parameters than fit in registers emit
2383 // the stores here.
2384 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
2385 unsigned j = 0;
2386 // Offset is aligned; skip 1st 12 params which go in V registers.
2387 ArgOffset = ((ArgOffset+15)/16)*16;
2388 ArgOffset += 12*16;
2389 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002390 SDValue Arg = Op.getOperand(5+2*i);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002391 MVT ArgType = Arg.getValueType();
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002392 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
2393 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
2394 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00002395 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002396 // We are emitting Altivec params in order.
2397 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
2398 isPPC64, isTailCall, true, MemOpChains,
2399 TailCallArguments);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002400 ArgOffset += 16;
2401 }
2402 }
2403 }
2404 }
2405
Chris Lattner9a2a4972006-05-17 06:01:33 +00002406 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00002407 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2408 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00002409
Chris Lattner9a2a4972006-05-17 06:01:33 +00002410 // Build a sequence of copy-to-reg nodes chained together with token chain
2411 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00002412 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00002413 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2414 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
2415 InFlag);
2416 InFlag = Chain.getValue(1);
2417 }
Chris Lattner9f0bc652007-02-25 05:34:32 +00002418
Nicolas Geoffrayec58d9f2007-04-03 12:35:28 +00002419 // With the ELF 32 ABI, set CR6 to true if this is a vararg call.
2420 if (isVarArg && isELF32_ABI) {
Dan Gohman475871a2008-07-27 21:46:04 +00002421 SDValue SetCR(DAG.getTargetNode(PPC::CRSET, MVT::i32), 0);
Nicolas Geoffray0404cd92008-03-10 14:12:10 +00002422 Chain = DAG.getCopyToReg(Chain, PPC::CR1EQ, SetCR, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002423 InFlag = Chain.getValue(1);
2424 }
2425
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002426 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2427 // might overwrite each other in case of tail call optimization.
2428 if (isTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00002429 SmallVector<SDValue, 8> MemOpChains2;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002430 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002431 InFlag = SDValue();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002432 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2433 MemOpChains2);
2434 if (!MemOpChains2.empty())
2435 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
2436 &MemOpChains2[0], MemOpChains2.size());
2437
2438 // Store the return address to the appropriate stack slot.
2439 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2440 isPPC64, isMachoABI);
2441 }
2442
2443 // Emit callseq_end just before tailcall node.
2444 if (isTailCall) {
Dan Gohman475871a2008-07-27 21:46:04 +00002445 SmallVector<SDValue, 8> CallSeqOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002446 SDVTList CallSeqNodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
2447 CallSeqOps.push_back(Chain);
2448 CallSeqOps.push_back(DAG.getIntPtrConstant(NumBytes));
2449 CallSeqOps.push_back(DAG.getIntPtrConstant(0));
2450 if (InFlag.Val)
2451 CallSeqOps.push_back(InFlag);
2452 Chain = DAG.getNode(ISD::CALLSEQ_END, CallSeqNodeTys, &CallSeqOps[0],
2453 CallSeqOps.size());
2454 InFlag = Chain.getValue(1);
2455 }
2456
Duncan Sands83ec4b62008-06-06 12:08:01 +00002457 std::vector<MVT> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00002458 NodeTys.push_back(MVT::Other); // Returns a chain
2459 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
2460
Dan Gohman475871a2008-07-27 21:46:04 +00002461 SmallVector<SDValue, 8> Ops;
Nicolas Geoffray63f8fb12007-02-27 13:01:19 +00002462 unsigned CallOpc = isMachoABI? PPCISD::CALL_Macho : PPCISD::CALL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002463
2464 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2465 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2466 // node so that legalize doesn't hack it.
Nicolas Geoffray5a6c91a2007-12-21 12:22:29 +00002467 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2468 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
2469 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002470 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
2471 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2472 // If this is an absolute destination address, use the munged value.
Dan Gohman475871a2008-07-27 21:46:04 +00002473 Callee = SDValue(Dest, 0);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002474 else {
2475 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2476 // to do the call, we can't use PPCISD::CALL.
Dan Gohman475871a2008-07-27 21:46:04 +00002477 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Chris Lattner79e490a2006-08-11 17:18:05 +00002478 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002479 InFlag = Chain.getValue(1);
2480
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002481 // Copy the callee address into R12/X12 on darwin.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002482 if (isMachoABI) {
Chris Lattnerdc9971a2008-03-09 20:49:33 +00002483 unsigned Reg = Callee.getValueType() == MVT::i32 ? PPC::R12 : PPC::X12;
2484 Chain = DAG.getCopyToReg(Chain, Reg, Callee, InFlag);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002485 InFlag = Chain.getValue(1);
2486 }
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002487
2488 NodeTys.clear();
2489 NodeTys.push_back(MVT::Other);
2490 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002491 Ops.push_back(Chain);
Chris Lattner9f0bc652007-02-25 05:34:32 +00002492 CallOpc = isMachoABI ? PPCISD::BCTRL_Macho : PPCISD::BCTRL_ELF;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002493 Callee.Val = 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002494 // Add CTR register as callee so a bctr can be emitted later.
2495 if (isTailCall)
2496 Ops.push_back(DAG.getRegister(PPC::CTR, getPointerTy()));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002497 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00002498
Chris Lattner4a45abf2006-06-10 01:14:28 +00002499 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002500 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002501 Ops.push_back(Chain);
2502 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002503 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002504 // If this is a tail call add stack pointer delta.
2505 if (isTailCall)
2506 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
2507
Chris Lattner4a45abf2006-06-10 01:14:28 +00002508 // Add argument registers to the end of the list so that they are known live
2509 // into the call.
2510 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2511 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2512 RegsToPass[i].second.getValueType()));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002513
2514 // When performing tail call optimization the callee pops its arguments off
2515 // the stack. Account for this here so these bytes can be pushed back on in
2516 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2517 int BytesCalleePops =
2518 (CC==CallingConv::Fast && PerformTailCallOpt) ? NumBytes : 0;
2519
Chris Lattner4a45abf2006-06-10 01:14:28 +00002520 if (InFlag.Val)
2521 Ops.push_back(InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002522
2523 // Emit tail call.
2524 if (isTailCall) {
2525 assert(InFlag.Val &&
2526 "Flag must be set. Depend on flag being set in LowerRET");
2527 Chain = DAG.getNode(PPCISD::TAILCALL,
2528 Op.Val->getVTList(), &Ops[0], Ops.size());
Dan Gohman475871a2008-07-27 21:46:04 +00002529 return SDValue(Chain.Val, Op.ResNo);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002530 }
2531
Chris Lattner79e490a2006-08-11 17:18:05 +00002532 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00002533 InFlag = Chain.getValue(1);
2534
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002535 Chain = DAG.getCALLSEQ_END(Chain,
2536 DAG.getConstant(NumBytes, PtrVT),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002537 DAG.getConstant(BytesCalleePops, PtrVT),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002538 InFlag);
2539 if (Op.Val->getValueType(0) != MVT::Other)
2540 InFlag = Chain.getValue(1);
2541
Dan Gohman475871a2008-07-27 21:46:04 +00002542 SmallVector<SDValue, 16> ResultVals;
Dan Gohman7925ed02008-03-19 21:39:28 +00002543 SmallVector<CCValAssign, 16> RVLocs;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002544 unsigned CallerCC = DAG.getMachineFunction().getFunction()->getCallingConv();
2545 CCState CCInfo(CallerCC, isVarArg, TM, RVLocs);
Dan Gohman7925ed02008-03-19 21:39:28 +00002546 CCInfo.AnalyzeCallResult(Op.Val, RetCC_PPC);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002547
Dan Gohman7925ed02008-03-19 21:39:28 +00002548 // Copy all of the result registers out of their specified physreg.
2549 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2550 CCValAssign &VA = RVLocs[i];
Duncan Sands83ec4b62008-06-06 12:08:01 +00002551 MVT VT = VA.getValVT();
Dan Gohman7925ed02008-03-19 21:39:28 +00002552 assert(VA.isRegLoc() && "Can only return in registers!");
2553 Chain = DAG.getCopyFromReg(Chain, VA.getLocReg(), VT, InFlag).getValue(1);
2554 ResultVals.push_back(Chain.getValue(0));
2555 InFlag = Chain.getValue(2);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002556 }
Dan Gohman7925ed02008-03-19 21:39:28 +00002557
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002558 // If the function returns void, just return the chain.
Dan Gohman7925ed02008-03-19 21:39:28 +00002559 if (RVLocs.empty())
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002560 return Chain;
2561
2562 // Otherwise, merge everything together with a MERGE_VALUES node.
Dan Gohman7925ed02008-03-19 21:39:28 +00002563 ResultVals.push_back(Chain);
Dan Gohman475871a2008-07-27 21:46:04 +00002564 SDValue Res = DAG.getMergeValues(Op.Val->getVTList(), &ResultVals[0],
Duncan Sandsf9516202008-06-30 10:19:09 +00002565 ResultVals.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00002566 return Res.getValue(Op.ResNo);
2567}
2568
Dan Gohman475871a2008-07-27 21:46:04 +00002569SDValue PPCTargetLowering::LowerRET(SDValue Op, SelectionDAG &DAG,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002570 TargetMachine &TM) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002571 SmallVector<CCValAssign, 16> RVLocs;
2572 unsigned CC = DAG.getMachineFunction().getFunction()->getCallingConv();
Chris Lattner52387be2007-06-19 00:13:10 +00002573 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
2574 CCState CCInfo(CC, isVarArg, TM, RVLocs);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002575 CCInfo.AnalyzeReturn(Op.Val, RetCC_PPC);
2576
2577 // If this is the first return lowered for this function, add the regs to the
2578 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00002579 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002580 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00002581 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002582 }
2583
Dan Gohman475871a2008-07-27 21:46:04 +00002584 SDValue Chain = Op.getOperand(0);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002585
2586 Chain = GetPossiblePreceedingTailCall(Chain, PPCISD::TAILCALL);
2587 if (Chain.getOpcode() == PPCISD::TAILCALL) {
Dan Gohman475871a2008-07-27 21:46:04 +00002588 SDValue TailCall = Chain;
2589 SDValue TargetAddress = TailCall.getOperand(1);
2590 SDValue StackAdjustment = TailCall.getOperand(2);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002591
2592 assert(((TargetAddress.getOpcode() == ISD::Register &&
2593 cast<RegisterSDNode>(TargetAddress)->getReg() == PPC::CTR) ||
2594 TargetAddress.getOpcode() == ISD::TargetExternalSymbol ||
2595 TargetAddress.getOpcode() == ISD::TargetGlobalAddress ||
2596 isa<ConstantSDNode>(TargetAddress)) &&
2597 "Expecting an global address, external symbol, absolute value or register");
2598
2599 assert(StackAdjustment.getOpcode() == ISD::Constant &&
2600 "Expecting a const value");
2601
Dan Gohman475871a2008-07-27 21:46:04 +00002602 SmallVector<SDValue,8> Operands;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002603 Operands.push_back(Chain.getOperand(0));
2604 Operands.push_back(TargetAddress);
2605 Operands.push_back(StackAdjustment);
2606 // Copy registers used by the call. Last operand is a flag so it is not
2607 // copied.
2608 for (unsigned i=3; i < TailCall.getNumOperands()-1; i++) {
2609 Operands.push_back(Chain.getOperand(i));
2610 }
2611 return DAG.getNode(PPCISD::TC_RETURN, MVT::Other, &Operands[0],
2612 Operands.size());
2613 }
2614
Dan Gohman475871a2008-07-27 21:46:04 +00002615 SDValue Flag;
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00002616
2617 // Copy the result values into the output registers.
2618 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2619 CCValAssign &VA = RVLocs[i];
2620 assert(VA.isRegLoc() && "Can only return in registers!");
2621 Chain = DAG.getCopyToReg(Chain, VA.getLocReg(), Op.getOperand(i*2+1), Flag);
2622 Flag = Chain.getValue(1);
2623 }
2624
2625 if (Flag.Val)
2626 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain, Flag);
2627 else
Chris Lattnercaddd442007-02-26 19:44:02 +00002628 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00002629}
2630
Dan Gohman475871a2008-07-27 21:46:04 +00002631SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00002632 const PPCSubtarget &Subtarget) {
2633 // When we pop the dynamic allocation we need to restore the SP link.
2634
2635 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002636 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00002637
2638 // Construct the stack pointer operand.
2639 bool IsPPC64 = Subtarget.isPPC64();
2640 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00002641 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002642
2643 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00002644 SDValue Chain = Op.getOperand(0);
2645 SDValue SaveSP = Op.getOperand(1);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002646
2647 // Load the old link SP.
Dan Gohman475871a2008-07-27 21:46:04 +00002648 SDValue LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002649
2650 // Restore the stack pointer.
2651 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
2652
2653 // Store the old link SP.
2654 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
2655}
2656
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002657
2658
Dan Gohman475871a2008-07-27 21:46:04 +00002659SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002660PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002661 MachineFunction &MF = DAG.getMachineFunction();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002662 bool IsPPC64 = PPCSubTarget.isPPC64();
2663 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002664 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002665
2666 // Get current frame pointer save index. The users of this index will be
2667 // primarily DYNALLOC instructions.
2668 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2669 int RASI = FI->getReturnAddrSaveIndex();
2670
2671 // If the frame pointer save index hasn't been defined yet.
2672 if (!RASI) {
2673 // Find out what the fix offset of the frame pointer save area.
2674 int LROffset = PPCFrameInfo::getReturnSaveOffset(IsPPC64, isMachoABI);
2675 // Allocate the frame index for frame pointer save area.
2676 RASI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, LROffset);
2677 // Save the result.
2678 FI->setReturnAddrSaveIndex(RASI);
2679 }
2680 return DAG.getFrameIndex(RASI, PtrVT);
2681}
2682
Dan Gohman475871a2008-07-27 21:46:04 +00002683SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002684PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
2685 MachineFunction &MF = DAG.getMachineFunction();
2686 bool IsPPC64 = PPCSubTarget.isPPC64();
2687 bool isMachoABI = PPCSubTarget.isMachoABI();
Duncan Sands83ec4b62008-06-06 12:08:01 +00002688 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002689
2690 // Get current frame pointer save index. The users of this index will be
2691 // primarily DYNALLOC instructions.
2692 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2693 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002694
Jim Laskey2f616bf2006-11-16 22:43:37 +00002695 // If the frame pointer save index hasn't been defined yet.
2696 if (!FPSI) {
2697 // Find out what the fix offset of the frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002698 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64, isMachoABI);
2699
Jim Laskey2f616bf2006-11-16 22:43:37 +00002700 // Allocate the frame index for frame pointer save area.
Chris Lattner9f0bc652007-02-25 05:34:32 +00002701 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, FPOffset);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002702 // Save the result.
2703 FI->setFramePointerSaveIndex(FPSI);
2704 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002705 return DAG.getFrameIndex(FPSI, PtrVT);
2706}
Jim Laskey2f616bf2006-11-16 22:43:37 +00002707
Dan Gohman475871a2008-07-27 21:46:04 +00002708SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002709 SelectionDAG &DAG,
2710 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00002711 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00002712 SDValue Chain = Op.getOperand(0);
2713 SDValue Size = Op.getOperand(1);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002714
2715 // Get the corect type for pointers.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002716 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00002717 // Negate the size.
Dan Gohman475871a2008-07-27 21:46:04 +00002718 SDValue NegSize = DAG.getNode(ISD::SUB, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00002719 DAG.getConstant(0, PtrVT), Size);
2720 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00002721 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002722 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00002723 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Jim Laskey2f616bf2006-11-16 22:43:37 +00002724 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
2725 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
2726}
2727
Dan Gohman475871a2008-07-27 21:46:04 +00002728SDValue PPCTargetLowering::LowerAtomicLOAD_ADD(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002729 MVT VT = Op.Val->getValueType(0);
Dan Gohman475871a2008-07-27 21:46:04 +00002730 SDValue Chain = Op.getOperand(0);
2731 SDValue Ptr = Op.getOperand(1);
2732 SDValue Incr = Op.getOperand(2);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002733
Evan Cheng53301922008-07-12 02:23:19 +00002734 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00002735 SDValue Ops[] = {
Evan Cheng53301922008-07-12 02:23:19 +00002736 Chain,
2737 Ptr,
2738 Incr,
Evan Cheng54fc97d2008-04-19 01:30:48 +00002739 };
Evan Cheng53301922008-07-12 02:23:19 +00002740 return DAG.getNode(PPCISD::ATOMIC_LOAD_ADD, VTs, Ops, 3);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002741}
2742
Dan Gohman475871a2008-07-27 21:46:04 +00002743SDValue PPCTargetLowering::LowerAtomicCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002744 MVT VT = Op.Val->getValueType(0);
Dan Gohman475871a2008-07-27 21:46:04 +00002745 SDValue Chain = Op.getOperand(0);
2746 SDValue Ptr = Op.getOperand(1);
2747 SDValue NewVal = Op.getOperand(2);
2748 SDValue OldVal = Op.getOperand(3);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002749
Evan Cheng53301922008-07-12 02:23:19 +00002750 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00002751 SDValue Ops[] = {
Evan Cheng53301922008-07-12 02:23:19 +00002752 Chain,
2753 Ptr,
2754 OldVal,
2755 NewVal,
Evan Cheng54fc97d2008-04-19 01:30:48 +00002756 };
Evan Cheng53301922008-07-12 02:23:19 +00002757 return DAG.getNode(PPCISD::ATOMIC_CMP_SWAP, VTs, Ops, 4);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002758}
2759
Dan Gohman475871a2008-07-27 21:46:04 +00002760SDValue PPCTargetLowering::LowerAtomicSWAP(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002761 MVT VT = Op.Val->getValueType(0);
Dan Gohman475871a2008-07-27 21:46:04 +00002762 SDValue Chain = Op.getOperand(0);
2763 SDValue Ptr = Op.getOperand(1);
2764 SDValue NewVal = Op.getOperand(2);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002765
Evan Cheng53301922008-07-12 02:23:19 +00002766 SDVTList VTs = DAG.getVTList(VT, MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00002767 SDValue Ops[] = {
Evan Cheng53301922008-07-12 02:23:19 +00002768 Chain,
2769 Ptr,
2770 NewVal,
Evan Cheng54fc97d2008-04-19 01:30:48 +00002771 };
Evan Cheng53301922008-07-12 02:23:19 +00002772 return DAG.getNode(PPCISD::ATOMIC_SWAP, VTs, Ops, 3);
Evan Cheng54fc97d2008-04-19 01:30:48 +00002773}
Jim Laskey2f616bf2006-11-16 22:43:37 +00002774
Chris Lattner1a635d62006-04-14 06:01:58 +00002775/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
2776/// possible.
Dan Gohman475871a2008-07-27 21:46:04 +00002777SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002778 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002779 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
2780 !Op.getOperand(2).getValueType().isFloatingPoint())
Dan Gohman475871a2008-07-27 21:46:04 +00002781 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002782
2783 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
2784
2785 // Cannot handle SETEQ/SETNE.
Dan Gohman475871a2008-07-27 21:46:04 +00002786 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002787
Duncan Sands83ec4b62008-06-06 12:08:01 +00002788 MVT ResVT = Op.getValueType();
2789 MVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00002790 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2791 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002792
2793 // If the RHS of the comparison is a 0.0, we don't need to do the
2794 // subtraction at all.
2795 if (isFloatingPointZero(RHS))
2796 switch (CC) {
2797 default: break; // SETUO etc aren't handled by fsel.
2798 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002799 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002800 case ISD::SETLT:
2801 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2802 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002803 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002804 case ISD::SETGE:
2805 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2806 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2807 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
2808 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002809 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002810 case ISD::SETGT:
2811 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
2812 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002813 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002814 case ISD::SETLE:
2815 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
2816 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
2817 return DAG.getNode(PPCISD::FSEL, ResVT,
2818 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
2819 }
2820
Dan Gohman475871a2008-07-27 21:46:04 +00002821 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00002822 switch (CC) {
2823 default: break; // SETUO etc aren't handled by fsel.
2824 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00002825 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002826 case ISD::SETLT:
2827 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2828 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2829 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2830 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2831 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00002832 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002833 case ISD::SETGE:
2834 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
2835 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2836 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2837 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2838 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00002839 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00002840 case ISD::SETGT:
2841 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2842 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2843 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2844 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
2845 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00002846 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00002847 case ISD::SETLE:
2848 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
2849 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
2850 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
2851 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
2852 }
Dan Gohman475871a2008-07-27 21:46:04 +00002853 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00002854}
2855
Chris Lattner1f873002007-11-28 18:44:47 +00002856// FIXME: Split this code up when LegalizeDAGTypes lands.
Dan Gohman475871a2008-07-27 21:46:04 +00002857SDValue PPCTargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002858 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00002859 SDValue Src = Op.getOperand(0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002860 if (Src.getValueType() == MVT::f32)
2861 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002862
Dan Gohman475871a2008-07-27 21:46:04 +00002863 SDValue Tmp;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002864 switch (Op.getValueType().getSimpleVT()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00002865 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
2866 case MVT::i32:
2867 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
2868 break;
2869 case MVT::i64:
2870 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
2871 break;
2872 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00002873
Chris Lattner1a635d62006-04-14 06:01:58 +00002874 // Convert the FP value to an int value through memory.
Dan Gohman475871a2008-07-27 21:46:04 +00002875 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00002876
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002877 // Emit a store to the stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00002878 SDValue Chain = DAG.getStore(DAG.getEntryNode(), Tmp, FIPtr, NULL, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002879
2880 // Result is a load from the stack slot. If loading 4 bytes, make sure to
2881 // add in a bias.
Chris Lattner1a635d62006-04-14 06:01:58 +00002882 if (Op.getValueType() == MVT::i32)
Chris Lattner1de7c1d2007-10-15 20:14:52 +00002883 FIPtr = DAG.getNode(ISD::ADD, FIPtr.getValueType(), FIPtr,
2884 DAG.getConstant(4, FIPtr.getValueType()));
2885 return DAG.getLoad(Op.getValueType(), Chain, FIPtr, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002886}
2887
Dan Gohman475871a2008-07-27 21:46:04 +00002888SDValue PPCTargetLowering::LowerFP_ROUND_INREG(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002889 SelectionDAG &DAG) {
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002890 assert(Op.getValueType() == MVT::ppcf128);
2891 SDNode *Node = Op.Val;
2892 assert(Node->getOperand(0).getValueType() == MVT::ppcf128);
Chris Lattner26cb2862007-10-19 04:08:28 +00002893 assert(Node->getOperand(0).Val->getOpcode() == ISD::BUILD_PAIR);
Dan Gohman475871a2008-07-27 21:46:04 +00002894 SDValue Lo = Node->getOperand(0).Val->getOperand(0);
2895 SDValue Hi = Node->getOperand(0).Val->getOperand(1);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002896
2897 // This sequence changes FPSCR to do round-to-zero, adds the two halves
2898 // of the long double, and puts FPSCR back the way it was. We do not
2899 // actually model FPSCR.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002900 std::vector<MVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00002901 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
Dale Johannesen6eaeff22007-10-10 01:01:31 +00002902
2903 NodeTys.push_back(MVT::f64); // Return register
2904 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
2905 Result = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
2906 MFFSreg = Result.getValue(0);
2907 InFlag = Result.getValue(1);
2908
2909 NodeTys.clear();
2910 NodeTys.push_back(MVT::Flag); // Returns a flag
2911 Ops[0] = DAG.getConstant(31, MVT::i32);
2912 Ops[1] = InFlag;
2913 Result = DAG.getNode(PPCISD::MTFSB1, NodeTys, Ops, 2);
2914 InFlag = Result.getValue(0);
2915
2916 NodeTys.clear();
2917 NodeTys.push_back(MVT::Flag); // Returns a flag
2918 Ops[0] = DAG.getConstant(30, MVT::i32);
2919 Ops[1] = InFlag;
2920 Result = DAG.getNode(PPCISD::MTFSB0, NodeTys, Ops, 2);
2921 InFlag = Result.getValue(0);
2922
2923 NodeTys.clear();
2924 NodeTys.push_back(MVT::f64); // result of add
2925 NodeTys.push_back(MVT::Flag); // Returns a flag
2926 Ops[0] = Lo;
2927 Ops[1] = Hi;
2928 Ops[2] = InFlag;
2929 Result = DAG.getNode(PPCISD::FADDRTZ, NodeTys, Ops, 3);
2930 FPreg = Result.getValue(0);
2931 InFlag = Result.getValue(1);
2932
2933 NodeTys.clear();
2934 NodeTys.push_back(MVT::f64);
2935 Ops[0] = DAG.getConstant(1, MVT::i32);
2936 Ops[1] = MFFSreg;
2937 Ops[2] = FPreg;
2938 Ops[3] = InFlag;
2939 Result = DAG.getNode(PPCISD::MTFSF, NodeTys, Ops, 4);
2940 FPreg = Result.getValue(0);
2941
2942 // We know the low half is about to be thrown away, so just use something
2943 // convenient.
2944 return DAG.getNode(ISD::BUILD_PAIR, Lo.getValueType(), FPreg, FPreg);
2945}
2946
Dan Gohman475871a2008-07-27 21:46:04 +00002947SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dan Gohman034f60e2008-03-11 01:59:03 +00002948 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
2949 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00002950 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00002951
Chris Lattner1a635d62006-04-14 06:01:58 +00002952 if (Op.getOperand(0).getValueType() == MVT::i64) {
Dan Gohman475871a2008-07-27 21:46:04 +00002953 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
2954 SDValue FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
Chris Lattner1a635d62006-04-14 06:01:58 +00002955 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002956 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002957 return FP;
2958 }
2959
2960 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
2961 "Unhandled SINT_TO_FP type in custom expander!");
2962 // Since we only generate this in 64-bit mode, we can take advantage of
2963 // 64-bit registers. In particular, sign extend the input value into the
2964 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
2965 // then lfd it and fcfid it.
2966 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2967 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Duncan Sands83ec4b62008-06-06 12:08:01 +00002968 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00002969 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002970
Dan Gohman475871a2008-07-27 21:46:04 +00002971 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00002972 Op.getOperand(0));
2973
2974 // STD the extended value into the stack slot.
Dan Gohmana54cf172008-07-11 22:44:52 +00002975 MachineMemOperand MO(PseudoSourceValue::getFixedStack(FrameIdx),
2976 MachineMemOperand::MOStore, 0, 8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00002977 SDValue Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
Chris Lattner1a635d62006-04-14 06:01:58 +00002978 DAG.getEntryNode(), Ext64, FIdx,
Dan Gohman69de1932008-02-06 22:27:42 +00002979 DAG.getMemOperand(MO));
Chris Lattner1a635d62006-04-14 06:01:58 +00002980 // Load the value as a double.
Dan Gohman475871a2008-07-27 21:46:04 +00002981 SDValue Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002982
2983 // FCFID it and return it.
Dan Gohman475871a2008-07-27 21:46:04 +00002984 SDValue FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
Chris Lattner1a635d62006-04-14 06:01:58 +00002985 if (Op.getValueType() == MVT::f32)
Chris Lattner0bd48932008-01-17 07:00:52 +00002986 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00002987 return FP;
2988}
2989
Dan Gohman475871a2008-07-27 21:46:04 +00002990SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen5c5eb802008-01-18 19:55:37 +00002991 /*
2992 The rounding mode is in bits 30:31 of FPSR, and has the following
2993 settings:
2994 00 Round to nearest
2995 01 Round to 0
2996 10 Round to +inf
2997 11 Round to -inf
2998
2999 FLT_ROUNDS, on the other hand, expects the following:
3000 -1 Undefined
3001 0 Round to 0
3002 1 Round to nearest
3003 2 Round to +inf
3004 3 Round to -inf
3005
3006 To perform the conversion, we do:
3007 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3008 */
3009
3010 MachineFunction &MF = DAG.getMachineFunction();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003011 MVT VT = Op.getValueType();
3012 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3013 std::vector<MVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003014 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003015
3016 // Save FP Control Word to register
3017 NodeTys.push_back(MVT::f64); // return register
3018 NodeTys.push_back(MVT::Flag); // unused in this context
Dan Gohman475871a2008-07-27 21:46:04 +00003019 SDValue Chain = DAG.getNode(PPCISD::MFFS, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003020
3021 // Save FP register to stack slot
3022 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00003023 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
3024 SDValue Store = DAG.getStore(DAG.getEntryNode(), Chain,
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003025 StackSlot, NULL, 0);
3026
3027 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003028 SDValue Four = DAG.getConstant(4, PtrVT);
3029 SDValue Addr = DAG.getNode(ISD::ADD, PtrVT, StackSlot, Four);
3030 SDValue CWD = DAG.getLoad(MVT::i32, Store, Addr, NULL, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003031
3032 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003033 SDValue CWD1 =
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003034 DAG.getNode(ISD::AND, MVT::i32,
3035 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003036 SDValue CWD2 =
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003037 DAG.getNode(ISD::SRL, MVT::i32,
3038 DAG.getNode(ISD::AND, MVT::i32,
3039 DAG.getNode(ISD::XOR, MVT::i32,
3040 CWD, DAG.getConstant(3, MVT::i32)),
3041 DAG.getConstant(3, MVT::i32)),
3042 DAG.getConstant(1, MVT::i8));
3043
Dan Gohman475871a2008-07-27 21:46:04 +00003044 SDValue RetVal =
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003045 DAG.getNode(ISD::XOR, MVT::i32, CWD1, CWD2);
3046
Duncan Sands83ec4b62008-06-06 12:08:01 +00003047 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003048 ISD::TRUNCATE : ISD::ZERO_EXTEND), VT, RetVal);
3049}
3050
Dan Gohman475871a2008-07-27 21:46:04 +00003051SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003052 MVT VT = Op.getValueType();
3053 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003054 assert(Op.getNumOperands() == 3 &&
3055 VT == Op.getOperand(1).getValueType() &&
3056 "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003057
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003058 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003059 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003060 SDValue Lo = Op.getOperand(0);
3061 SDValue Hi = Op.getOperand(1);
3062 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003063 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003064
Dan Gohman475871a2008-07-27 21:46:04 +00003065 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003066 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003067 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, VT, Hi, Amt);
3068 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, VT, Lo, Tmp1);
3069 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3070 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003071 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman475871a2008-07-27 21:46:04 +00003072 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, VT, Lo, Tmp5);
3073 SDValue OutHi = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3074 SDValue OutLo = DAG.getNode(PPCISD::SHL, VT, Lo, Amt);
3075 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003076 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003077}
3078
Dan Gohman475871a2008-07-27 21:46:04 +00003079SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003080 MVT VT = Op.getValueType();
3081 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003082 assert(Op.getNumOperands() == 3 &&
3083 VT == Op.getOperand(1).getValueType() &&
3084 "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003085
Dan Gohman9ed06db2008-03-07 20:36:53 +00003086 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003087 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003088 SDValue Lo = Op.getOperand(0);
3089 SDValue Hi = Op.getOperand(1);
3090 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003091 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003092
Dan Gohman475871a2008-07-27 21:46:04 +00003093 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003094 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003095 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3096 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3097 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3098 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003099 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman475871a2008-07-27 21:46:04 +00003100 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, VT, Hi, Tmp5);
3101 SDValue OutLo = DAG.getNode(ISD::OR, VT, Tmp4, Tmp6);
3102 SDValue OutHi = DAG.getNode(PPCISD::SRL, VT, Hi, Amt);
3103 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003104 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003105}
3106
Dan Gohman475871a2008-07-27 21:46:04 +00003107SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003108 MVT VT = Op.getValueType();
3109 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003110 assert(Op.getNumOperands() == 3 &&
3111 VT == Op.getOperand(1).getValueType() &&
3112 "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003113
Dan Gohman9ed06db2008-03-07 20:36:53 +00003114 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003115 SDValue Lo = Op.getOperand(0);
3116 SDValue Hi = Op.getOperand(1);
3117 SDValue Amt = Op.getOperand(2);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003118 MVT AmtVT = Amt.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00003119
Dan Gohman475871a2008-07-27 21:46:04 +00003120 SDValue Tmp1 = DAG.getNode(ISD::SUB, AmtVT,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003121 DAG.getConstant(BitWidth, AmtVT), Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003122 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, VT, Lo, Amt);
3123 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, VT, Hi, Tmp1);
3124 SDValue Tmp4 = DAG.getNode(ISD::OR , VT, Tmp2, Tmp3);
3125 SDValue Tmp5 = DAG.getNode(ISD::ADD, AmtVT, Amt,
Dan Gohman9ed06db2008-03-07 20:36:53 +00003126 DAG.getConstant(-BitWidth, AmtVT));
Dan Gohman475871a2008-07-27 21:46:04 +00003127 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, VT, Hi, Tmp5);
3128 SDValue OutHi = DAG.getNode(PPCISD::SRA, VT, Hi, Amt);
3129 SDValue OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, AmtVT),
Chris Lattner1a635d62006-04-14 06:01:58 +00003130 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003131 SDValue OutOps[] = { OutLo, OutHi };
Duncan Sands4bdcb612008-07-02 17:40:58 +00003132 return DAG.getMergeValues(OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00003133}
3134
3135//===----------------------------------------------------------------------===//
3136// Vector related lowering.
3137//
3138
Chris Lattnerac225ca2006-04-12 19:07:14 +00003139// If this is a vector of constants or undefs, get the bits. A bit in
3140// UndefBits is set if the corresponding element of the vector is an
3141// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3142// zero. Return true if this is not an array of constants, false if it is.
3143//
Chris Lattnerac225ca2006-04-12 19:07:14 +00003144static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
3145 uint64_t UndefBits[2]) {
3146 // Start with zero'd results.
3147 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
3148
Duncan Sands83ec4b62008-06-06 12:08:01 +00003149 unsigned EltBitSize = BV->getOperand(0).getValueType().getSizeInBits();
Chris Lattnerac225ca2006-04-12 19:07:14 +00003150 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003151 SDValue OpVal = BV->getOperand(i);
Chris Lattnerac225ca2006-04-12 19:07:14 +00003152
3153 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00003154 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00003155
3156 uint64_t EltBits = 0;
3157 if (OpVal.getOpcode() == ISD::UNDEF) {
3158 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
3159 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
3160 continue;
3161 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
3162 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
3163 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
3164 assert(CN->getValueType(0) == MVT::f32 &&
3165 "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +00003166 EltBits = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattnerac225ca2006-04-12 19:07:14 +00003167 } else {
3168 // Nonconstant element.
3169 return true;
3170 }
3171
3172 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
3173 }
3174
3175 //printf("%llx %llx %llx %llx\n",
3176 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
3177 return false;
3178}
Chris Lattneref819f82006-03-20 06:33:01 +00003179
Chris Lattnerb17f1672006-04-16 01:01:29 +00003180// If this is a splat (repetition) of a value across the whole vector, return
3181// the smallest size that splats it. For example, "0x01010101010101..." is a
3182// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3183// SplatSize = 1 byte.
3184static bool isConstantSplat(const uint64_t Bits128[2],
3185 const uint64_t Undef128[2],
3186 unsigned &SplatBits, unsigned &SplatUndef,
3187 unsigned &SplatSize) {
3188
3189 // Don't let undefs prevent splats from matching. See if the top 64-bits are
3190 // the same as the lower 64-bits, ignoring undefs.
3191 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
3192 return false; // Can't be a splat if two pieces don't match.
3193
3194 uint64_t Bits64 = Bits128[0] | Bits128[1];
3195 uint64_t Undef64 = Undef128[0] & Undef128[1];
3196
3197 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
3198 // undefs.
3199 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
3200 return false; // Can't be a splat if two pieces don't match.
3201
3202 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
3203 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
3204
3205 // If the top 16-bits are different than the lower 16-bits, ignoring
3206 // undefs, we have an i32 splat.
3207 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
3208 SplatBits = Bits32;
3209 SplatUndef = Undef32;
3210 SplatSize = 4;
3211 return true;
3212 }
3213
3214 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
3215 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
3216
3217 // If the top 8-bits are different than the lower 8-bits, ignoring
3218 // undefs, we have an i16 splat.
3219 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
3220 SplatBits = Bits16;
3221 SplatUndef = Undef16;
3222 SplatSize = 2;
3223 return true;
3224 }
3225
3226 // Otherwise, we have an 8-bit splat.
3227 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
3228 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
3229 SplatSize = 1;
3230 return true;
3231}
3232
Chris Lattner4a998b92006-04-17 06:00:21 +00003233/// BuildSplatI - Build a canonical splati of Val with an element size of
3234/// SplatSize. Cast the result to VT.
Dan Gohman475871a2008-07-27 21:46:04 +00003235static SDValue BuildSplatI(int Val, unsigned SplatSize, MVT VT,
Chris Lattner4a998b92006-04-17 06:00:21 +00003236 SelectionDAG &DAG) {
3237 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003238
Duncan Sands83ec4b62008-06-06 12:08:01 +00003239 static const MVT VTys[] = { // canonical VT to use for each size.
Chris Lattner4a998b92006-04-17 06:00:21 +00003240 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
3241 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003242
Duncan Sands83ec4b62008-06-06 12:08:01 +00003243 MVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Chris Lattner70fa4932006-12-01 01:45:39 +00003244
3245 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3246 if (Val == -1)
3247 SplatSize = 1;
3248
Duncan Sands83ec4b62008-06-06 12:08:01 +00003249 MVT CanonicalVT = VTys[SplatSize-1];
Chris Lattner4a998b92006-04-17 06:00:21 +00003250
3251 // Build a canonical splat for this value.
Dan Gohman475871a2008-07-27 21:46:04 +00003252 SDValue Elt = DAG.getConstant(Val, CanonicalVT.getVectorElementType());
3253 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003254 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Dan Gohman475871a2008-07-27 21:46:04 +00003255 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
Chris Lattnere2199452006-08-11 17:38:39 +00003256 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00003257 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003258}
3259
Chris Lattnere7c768e2006-04-18 03:24:30 +00003260/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003261/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003262static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003263 SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003264 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003265 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
3266 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00003267 DAG.getConstant(IID, MVT::i32), LHS, RHS);
3268}
3269
Chris Lattnere7c768e2006-04-18 03:24:30 +00003270/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3271/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003272static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
3273 SDValue Op2, SelectionDAG &DAG,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003274 MVT DestVT = MVT::Other) {
Chris Lattnere7c768e2006-04-18 03:24:30 +00003275 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
3276 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
3277 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
3278}
3279
3280
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003281/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3282/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003283static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Duncan Sands83ec4b62008-06-06 12:08:01 +00003284 MVT VT, SelectionDAG &DAG) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003285 // Force LHS/RHS to be the right type.
3286 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
3287 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003288
Dan Gohman475871a2008-07-27 21:46:04 +00003289 SDValue Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003290 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd038e042008-07-21 10:20:31 +00003291 Ops[i] = DAG.getConstant(i+Amt, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00003292 SDValue T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003293 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003294 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
3295}
3296
Chris Lattnerf1b47082006-04-14 05:19:18 +00003297// If this is a case we can't handle, return null and let the default
3298// expansion code take care of it. If we CAN select this case, and if it
3299// selects to a single instruction, return Op. Otherwise, if we can codegen
3300// this case more efficiently than a constant pool load, lower it to the
3301// sequence of ops that should be used.
Dan Gohman475871a2008-07-27 21:46:04 +00003302SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003303 SelectionDAG &DAG) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00003304 // If this is a vector of constants or undefs, get the bits. A bit in
3305 // UndefBits is set if the corresponding element of the vector is an
3306 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
3307 // zero.
3308 uint64_t VectorBits[2];
3309 uint64_t UndefBits[2];
3310 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
Dan Gohman475871a2008-07-27 21:46:04 +00003311 return SDValue(); // Not a constant vector.
Chris Lattnerf1b47082006-04-14 05:19:18 +00003312
Chris Lattnerb17f1672006-04-16 01:01:29 +00003313 // If this is a splat (repetition) of a value across the whole vector, return
3314 // the smallest size that splats it. For example, "0x01010101010101..." is a
3315 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
3316 // SplatSize = 1 byte.
3317 unsigned SplatBits, SplatUndef, SplatSize;
3318 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
3319 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
3320
3321 // First, handle single instruction cases.
3322
3323 // All zeros?
3324 if (SplatBits == 0) {
3325 // Canonicalize all zero vectors to be v4i32.
3326 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003327 SDValue Z = DAG.getConstant(0, MVT::i32);
Chris Lattnerb17f1672006-04-16 01:01:29 +00003328 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
3329 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
3330 }
3331 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003332 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003333
3334 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3335 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00003336 if (SextVal >= -16 && SextVal <= 15)
3337 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00003338
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003339
3340 // Two instruction sequences.
3341
Chris Lattner4a998b92006-04-17 06:00:21 +00003342 // If this value is in the range [-32,30] and is even, use:
3343 // tmp = VSPLTI[bhw], result = add tmp, tmp
3344 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003345 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG);
Chris Lattner85e7ac02008-07-10 16:33:38 +00003346 Res = DAG.getNode(ISD::ADD, Res.getValueType(), Res, Res);
3347 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003348 }
Chris Lattner6876e662006-04-17 06:58:41 +00003349
3350 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3351 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3352 // for fneg/fabs.
3353 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3354 // Make -1 and vspltisw -1:
Dan Gohman475871a2008-07-27 21:46:04 +00003355 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003356
3357 // Make the VSLW intrinsic, computing 0x8000_0000.
Dan Gohman475871a2008-07-27 21:46:04 +00003358 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
Chris Lattnere7c768e2006-04-18 03:24:30 +00003359 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003360
3361 // xor by OnesV to invert it.
3362 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
3363 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
3364 }
3365
3366 // Check to see if this is a wide variety of vsplti*, binop self cases.
3367 unsigned SplatBitSize = SplatSize*8;
Lauro Ramos Venancio1baa1972007-03-27 16:33:08 +00003368 static const signed char SplatCsts[] = {
Chris Lattner6876e662006-04-17 06:58:41 +00003369 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003370 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00003371 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003372
Owen Anderson718cb662007-09-07 04:06:50 +00003373 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
Chris Lattner6876e662006-04-17 06:58:41 +00003374 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3375 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3376 int i = SplatCsts[idx];
3377
3378 // Figure out what shift amount will be used by altivec if shifted by i in
3379 // this splat size.
3380 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3381
3382 // vsplti + shl self.
3383 if (SextVal == (i << (int)TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003384 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003385 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3386 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3387 Intrinsic::ppc_altivec_vslw
3388 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003389 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3390 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003391 }
3392
3393 // vsplti + srl self.
3394 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003395 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003396 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3397 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3398 Intrinsic::ppc_altivec_vsrw
3399 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003400 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3401 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003402 }
3403
3404 // vsplti + sra self.
3405 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Dan Gohman475871a2008-07-27 21:46:04 +00003406 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00003407 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3408 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3409 Intrinsic::ppc_altivec_vsraw
3410 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003411 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3412 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003413 }
3414
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003415 // vsplti + rol self.
3416 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3417 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003418 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003419 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3420 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3421 Intrinsic::ppc_altivec_vrlw
3422 };
Chris Lattner15eb3292006-11-29 19:58:49 +00003423 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
3424 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003425 }
3426
3427 // t = vsplti c, result = vsldoi t, t, 1
3428 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003429 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003430 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
3431 }
3432 // t = vsplti c, result = vsldoi t, t, 2
3433 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003434 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003435 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
3436 }
3437 // t = vsplti c, result = vsldoi t, t, 3
3438 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
Dan Gohman475871a2008-07-27 21:46:04 +00003439 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003440 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
3441 }
Chris Lattner6876e662006-04-17 06:58:41 +00003442 }
3443
Chris Lattner6876e662006-04-17 06:58:41 +00003444 // Three instruction sequences.
3445
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003446 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3447 if (SextVal >= 0 && SextVal <= 31) {
Dan Gohman475871a2008-07-27 21:46:04 +00003448 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
3449 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003450 LHS = DAG.getNode(ISD::SUB, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003451 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003452 }
3453 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3454 if (SextVal >= -31 && SextVal <= 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003455 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
3456 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
Dale Johannesen296c1762007-10-14 01:58:32 +00003457 LHS = DAG.getNode(ISD::ADD, LHS.getValueType(), LHS, RHS);
Chris Lattner15eb3292006-11-29 19:58:49 +00003458 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003459 }
3460 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003461
Dan Gohman475871a2008-07-27 21:46:04 +00003462 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003463}
3464
Chris Lattner59138102006-04-17 05:28:54 +00003465/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3466/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003467static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
3468 SDValue RHS, SelectionDAG &DAG) {
Chris Lattner59138102006-04-17 05:28:54 +00003469 unsigned OpNum = (PFEntry >> 26) & 0x0F;
3470 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
3471 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
3472
3473 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003474 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003475 OP_VMRGHW,
3476 OP_VMRGLW,
3477 OP_VSPLTISW0,
3478 OP_VSPLTISW1,
3479 OP_VSPLTISW2,
3480 OP_VSPLTISW3,
3481 OP_VSLDOI4,
3482 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003483 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003484 };
3485
3486 if (OpNum == OP_COPY) {
3487 if (LHSID == (1*9+2)*9+3) return LHS;
3488 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3489 return RHS;
3490 }
3491
Dan Gohman475871a2008-07-27 21:46:04 +00003492 SDValue OpLHS, OpRHS;
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003493 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
3494 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
3495
Chris Lattner59138102006-04-17 05:28:54 +00003496 unsigned ShufIdxs[16];
3497 switch (OpNum) {
3498 default: assert(0 && "Unknown i32 permute!");
3499 case OP_VMRGHW:
3500 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
3501 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
3502 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
3503 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
3504 break;
3505 case OP_VMRGLW:
3506 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
3507 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
3508 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
3509 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
3510 break;
3511 case OP_VSPLTISW0:
3512 for (unsigned i = 0; i != 16; ++i)
3513 ShufIdxs[i] = (i&3)+0;
3514 break;
3515 case OP_VSPLTISW1:
3516 for (unsigned i = 0; i != 16; ++i)
3517 ShufIdxs[i] = (i&3)+4;
3518 break;
3519 case OP_VSPLTISW2:
3520 for (unsigned i = 0; i != 16; ++i)
3521 ShufIdxs[i] = (i&3)+8;
3522 break;
3523 case OP_VSPLTISW3:
3524 for (unsigned i = 0; i != 16; ++i)
3525 ShufIdxs[i] = (i&3)+12;
3526 break;
3527 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003528 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003529 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003530 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003531 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003532 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00003533 }
Dan Gohman475871a2008-07-27 21:46:04 +00003534 SDValue Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00003535 for (unsigned i = 0; i != 16; ++i)
Duncan Sandsd038e042008-07-21 10:20:31 +00003536 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i8);
Chris Lattner59138102006-04-17 05:28:54 +00003537
3538 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00003539 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00003540}
3541
Chris Lattnerf1b47082006-04-14 05:19:18 +00003542/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
3543/// is a shuffle we can handle in a single instruction, return it. Otherwise,
3544/// return the code it can be lowered into. Worst case, it can always be
3545/// lowered into a vperm.
Dan Gohman475871a2008-07-27 21:46:04 +00003546SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003547 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00003548 SDValue V1 = Op.getOperand(0);
3549 SDValue V2 = Op.getOperand(1);
3550 SDValue PermMask = Op.getOperand(2);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003551
3552 // Cases that are handled by instructions that take permute immediates
3553 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
3554 // selected by the instruction selector.
3555 if (V2.getOpcode() == ISD::UNDEF) {
3556 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
3557 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
3558 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
3559 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
3560 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
3561 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
3562 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
3563 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
3564 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
3565 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
3566 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
3567 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
3568 return Op;
3569 }
3570 }
3571
3572 // Altivec has a variety of "shuffle immediates" that take two vector inputs
3573 // and produce a fixed permutation. If any of these match, do not lower to
3574 // VPERM.
3575 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
3576 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
3577 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
3578 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
3579 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
3580 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
3581 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
3582 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
3583 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
3584 return Op;
3585
Chris Lattner59138102006-04-17 05:28:54 +00003586 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
3587 // perfect shuffle table to emit an optimal matching sequence.
3588 unsigned PFIndexes[4];
3589 bool isFourElementShuffle = true;
3590 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
3591 unsigned EltNo = 8; // Start out undef.
3592 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
3593 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
3594 continue; // Undef, ignore it.
3595
3596 unsigned ByteSource =
3597 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
3598 if ((ByteSource & 3) != j) {
3599 isFourElementShuffle = false;
3600 break;
3601 }
3602
3603 if (EltNo == 8) {
3604 EltNo = ByteSource/4;
3605 } else if (EltNo != ByteSource/4) {
3606 isFourElementShuffle = false;
3607 break;
3608 }
3609 }
3610 PFIndexes[i] = EltNo;
3611 }
3612
3613 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
3614 // perfect shuffle vector to determine if it is cost effective to do this as
3615 // discrete instructions, or whether we should use a vperm.
3616 if (isFourElementShuffle) {
3617 // Compute the index in the perfect shuffle table.
3618 unsigned PFTableIndex =
3619 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3620
3621 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3622 unsigned Cost = (PFEntry >> 30);
3623
3624 // Determining when to avoid vperm is tricky. Many things affect the cost
3625 // of vperm, particularly how many times the perm mask needs to be computed.
3626 // For example, if the perm mask can be hoisted out of a loop or is already
3627 // used (perhaps because there are multiple permutes with the same shuffle
3628 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
3629 // the loop requires an extra register.
3630 //
3631 // As a compromise, we only emit discrete instructions if the shuffle can be
3632 // generated in 3 or fewer operations. When we have loop information
3633 // available, if this block is within a loop, we should avoid using vperm
3634 // for 3-operation perms and use a constant pool load instead.
3635 if (Cost < 3)
3636 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
3637 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00003638
3639 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
3640 // vector that will get spilled to the constant pool.
3641 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
3642
3643 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
3644 // that it is in input element units, not in bytes. Convert now.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003645 MVT EltVT = V1.getValueType().getVectorElementType();
3646 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003647
Dan Gohman475871a2008-07-27 21:46:04 +00003648 SmallVector<SDValue, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00003649 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00003650 unsigned SrcElt;
3651 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
3652 SrcElt = 0;
3653 else
3654 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003655
3656 for (unsigned j = 0; j != BytesPerElement; ++j)
3657 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
3658 MVT::i8));
3659 }
3660
Dan Gohman475871a2008-07-27 21:46:04 +00003661 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
Chris Lattnere2199452006-08-11 17:38:39 +00003662 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00003663 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
3664}
3665
Chris Lattner90564f22006-04-18 17:59:36 +00003666/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
3667/// altivec comparison. If it is, return true and fill in Opc/isDot with
3668/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00003669static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00003670 bool &isDot) {
3671 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
3672 CompareOpc = -1;
3673 isDot = false;
3674 switch (IntrinsicID) {
3675 default: return false;
3676 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00003677 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
3678 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
3679 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
3680 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
3681 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
3682 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
3683 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
3684 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
3685 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
3686 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
3687 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
3688 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
3689 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
3690
3691 // Normal Comparisons.
3692 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
3693 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
3694 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
3695 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
3696 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
3697 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
3698 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
3699 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
3700 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
3701 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
3702 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
3703 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
3704 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
3705 }
Chris Lattner90564f22006-04-18 17:59:36 +00003706 return true;
3707}
3708
3709/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
3710/// lower, do it, otherwise return null.
Dan Gohman475871a2008-07-27 21:46:04 +00003711SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003712 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00003713 // If this is a lowered altivec predicate compare, CompareOpc is set to the
3714 // opcode number of the comparison.
3715 int CompareOpc;
3716 bool isDot;
3717 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00003718 return SDValue(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00003719
Chris Lattner90564f22006-04-18 17:59:36 +00003720 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00003721 if (!isDot) {
Dan Gohman475871a2008-07-27 21:46:04 +00003722 SDValue Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
Chris Lattner1a635d62006-04-14 06:01:58 +00003723 Op.getOperand(1), Op.getOperand(2),
3724 DAG.getConstant(CompareOpc, MVT::i32));
3725 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
3726 }
3727
3728 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00003729 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00003730 Op.getOperand(2), // LHS
3731 Op.getOperand(3), // RHS
3732 DAG.getConstant(CompareOpc, MVT::i32)
3733 };
Duncan Sands83ec4b62008-06-06 12:08:01 +00003734 std::vector<MVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00003735 VTs.push_back(Op.getOperand(2).getValueType());
3736 VTs.push_back(MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00003737 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00003738
3739 // Now that we have the comparison, emit a copy from the CR to a GPR.
3740 // This is flagged to the above dot comparison.
Dan Gohman475871a2008-07-27 21:46:04 +00003741 SDValue Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003742 DAG.getRegister(PPC::CR6, MVT::i32),
3743 CompNode.getValue(1));
3744
3745 // Unpack the result based on how the target uses it.
3746 unsigned BitNo; // Bit # of CR6.
3747 bool InvertBit; // Invert result?
3748 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
3749 default: // Can't happen, don't crash on invalid number though.
3750 case 0: // Return the value of the EQ bit of CR6.
3751 BitNo = 0; InvertBit = false;
3752 break;
3753 case 1: // Return the inverted value of the EQ bit of CR6.
3754 BitNo = 0; InvertBit = true;
3755 break;
3756 case 2: // Return the value of the LT bit of CR6.
3757 BitNo = 2; InvertBit = false;
3758 break;
3759 case 3: // Return the inverted value of the LT bit of CR6.
3760 BitNo = 2; InvertBit = true;
3761 break;
3762 }
3763
3764 // Shift the bit into the low position.
3765 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
3766 DAG.getConstant(8-(3-BitNo), MVT::i32));
3767 // Isolate the bit.
3768 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
3769 DAG.getConstant(1, MVT::i32));
3770
3771 // If we are supposed to, toggle the bit.
3772 if (InvertBit)
3773 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
3774 DAG.getConstant(1, MVT::i32));
3775 return Flags;
3776}
3777
Dan Gohman475871a2008-07-27 21:46:04 +00003778SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003779 SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003780 // Create a stack slot that is 16-byte aligned.
3781 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
3782 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00003783 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003784 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00003785
3786 // Store the input value into Value#0 of the stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003787 SDValue Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00003788 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003789 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00003790 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003791}
3792
Dan Gohman475871a2008-07-27 21:46:04 +00003793SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003794 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00003795 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003796
Dan Gohman475871a2008-07-27 21:46:04 +00003797 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
3798 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003799
Dan Gohman475871a2008-07-27 21:46:04 +00003800 SDValue RHSSwap = // = vrlw RHS, 16
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003801 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
3802
3803 // Shrinkify inputs to v8i16.
3804 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
3805 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
3806 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
3807
3808 // Low parts multiplied together, generating 32-bit results (we ignore the
3809 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00003810 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003811 LHS, RHS, DAG, MVT::v4i32);
3812
Dan Gohman475871a2008-07-27 21:46:04 +00003813 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003814 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
3815 // Shift the high parts up 16 bits.
3816 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
3817 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
3818 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003819 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003820
Dan Gohman475871a2008-07-27 21:46:04 +00003821 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003822
Chris Lattnercea2aa72006-04-18 04:28:57 +00003823 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
3824 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00003825 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003826 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Chris Lattner19a81522006-04-18 03:57:35 +00003827
3828 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003829 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Chris Lattner19a81522006-04-18 03:57:35 +00003830 LHS, RHS, DAG, MVT::v8i16);
3831 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
3832
3833 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00003834 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Chris Lattner19a81522006-04-18 03:57:35 +00003835 LHS, RHS, DAG, MVT::v8i16);
3836 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
3837
3838 // Merge the results together.
Dan Gohman475871a2008-07-27 21:46:04 +00003839 SDValue Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00003840 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00003841 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
3842 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00003843 }
Chris Lattner19a81522006-04-18 03:57:35 +00003844 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00003845 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00003846 } else {
3847 assert(0 && "Unknown mul to lower!");
3848 abort();
3849 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00003850}
3851
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003852/// LowerOperation - Provide custom lowering hooks for some operations.
3853///
Dan Gohman475871a2008-07-27 21:46:04 +00003854SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003855 switch (Op.getOpcode()) {
3856 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00003857 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
3858 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00003859 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00003860 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00003861 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nicolas Geoffray01119992007-04-03 13:59:52 +00003862 case ISD::VASTART:
3863 return LowerVASTART(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3864 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3865
3866 case ISD::VAARG:
3867 return LowerVAARG(Op, DAG, VarArgsFrameIndex, VarArgsStackOffset,
3868 VarArgsNumGPR, VarArgsNumFPR, PPCSubTarget);
3869
Chris Lattneref957102006-06-21 00:34:03 +00003870 case ISD::FORMAL_ARGUMENTS:
Nicolas Geoffray01119992007-04-03 13:59:52 +00003871 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex,
3872 VarArgsStackOffset, VarArgsNumGPR,
3873 VarArgsNumFPR, PPCSubTarget);
3874
Dan Gohman7925ed02008-03-19 21:39:28 +00003875 case ISD::CALL: return LowerCALL(Op, DAG, PPCSubTarget,
3876 getTargetMachine());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003877 case ISD::RET: return LowerRET(Op, DAG, getTargetMachine());
Jim Laskeyefc7e522006-12-04 22:04:42 +00003878 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00003879 case ISD::DYNAMIC_STACKALLOC:
3880 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00003881
Mon P Wang28873102008-06-25 08:15:39 +00003882 case ISD::ATOMIC_LOAD_ADD: return LowerAtomicLOAD_ADD(Op, DAG);
3883 case ISD::ATOMIC_CMP_SWAP: return LowerAtomicCMP_SWAP(Op, DAG);
Evan Cheng54fc97d2008-04-19 01:30:48 +00003884 case ISD::ATOMIC_SWAP: return LowerAtomicSWAP(Op, DAG);
Chris Lattner7c0d6642005-10-02 06:37:13 +00003885
Chris Lattner1a635d62006-04-14 06:01:58 +00003886 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3887 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
3888 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen6eaeff22007-10-10 01:01:31 +00003889 case ISD::FP_ROUND_INREG: return LowerFP_ROUND_INREG(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00003890 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003891
Chris Lattner1a635d62006-04-14 06:01:58 +00003892 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003893 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
3894 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
3895 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00003896
Chris Lattner1a635d62006-04-14 06:01:58 +00003897 // Vector-related lowering.
3898 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3899 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
3900 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
3901 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003902 case ISD::MUL: return LowerMUL(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003903
Chris Lattner3fc027d2007-12-08 06:59:59 +00003904 // Frame & Return address.
3905 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00003906 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00003907 }
Dan Gohman475871a2008-07-27 21:46:04 +00003908 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00003909}
3910
Duncan Sands126d9072008-07-04 11:47:58 +00003911SDNode *PPCTargetLowering::ReplaceNodeResults(SDNode *N, SelectionDAG &DAG) {
Chris Lattner1f873002007-11-28 18:44:47 +00003912 switch (N->getOpcode()) {
3913 default: assert(0 && "Wasn't expecting to be able to lower this!");
Duncan Sandsa7360f02008-07-19 16:26:02 +00003914 case ISD::FP_TO_SINT: {
Dan Gohman475871a2008-07-27 21:46:04 +00003915 SDValue Res = LowerFP_TO_SINT(SDValue(N, 0), DAG);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003916 // Use MERGE_VALUES to drop the chain result value and get a node with one
3917 // result. This requires turning off getMergeValues simplification, since
3918 // otherwise it will give us Res back.
3919 return DAG.getMergeValues(&Res, 1, false).Val;
3920 }
Chris Lattner1f873002007-11-28 18:44:47 +00003921 }
3922}
3923
3924
Chris Lattner1a635d62006-04-14 06:01:58 +00003925//===----------------------------------------------------------------------===//
3926// Other Lowering Code
3927//===----------------------------------------------------------------------===//
3928
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003929MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003930PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
3931 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00003932 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00003933
3934 // To "insert" these instructions we actually have to insert their
3935 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003936 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003937 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00003938 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00003939
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003940 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00003941
3942 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
3943 MI->getOpcode() == PPC::SELECT_CC_I8 ||
3944 MI->getOpcode() == PPC::SELECT_CC_F4 ||
3945 MI->getOpcode() == PPC::SELECT_CC_F8 ||
3946 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
3947
3948 // The incoming instruction knows the destination vreg to set, the
3949 // condition code register to branch on, the true/false values to
3950 // select between, and a branch opcode to use.
3951
3952 // thisMBB:
3953 // ...
3954 // TrueVal = ...
3955 // cmpTY ccX, r1, r2
3956 // bCC copy1MBB
3957 // fallthrough --> copy0MBB
3958 MachineBasicBlock *thisMBB = BB;
3959 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3960 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
3961 unsigned SelectPred = MI->getOperand(4).getImm();
3962 BuildMI(BB, TII->get(PPC::BCC))
3963 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
3964 F->insert(It, copy0MBB);
3965 F->insert(It, sinkMBB);
3966 // Update machine-CFG edges by transferring all successors of the current
3967 // block to the new block which will contain the Phi node for the select.
3968 sinkMBB->transferSuccessors(BB);
3969 // Next, add the true and fallthrough blocks as its successors.
3970 BB->addSuccessor(copy0MBB);
3971 BB->addSuccessor(sinkMBB);
3972
3973 // copy0MBB:
3974 // %FalseValue = ...
3975 // # fallthrough to sinkMBB
3976 BB = copy0MBB;
3977
3978 // Update machine-CFG edges
3979 BB->addSuccessor(sinkMBB);
3980
3981 // sinkMBB:
3982 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3983 // ...
3984 BB = sinkMBB;
3985 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
3986 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
3987 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3988 }
3989 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32 ||
3990 MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64) {
3991 bool is64bit = MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64;
3992
3993 unsigned dest = MI->getOperand(0).getReg();
3994 unsigned ptrA = MI->getOperand(1).getReg();
3995 unsigned ptrB = MI->getOperand(2).getReg();
3996 unsigned incr = MI->getOperand(3).getReg();
3997
3998 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
3999 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4000 F->insert(It, loopMBB);
4001 F->insert(It, exitMBB);
4002 exitMBB->transferSuccessors(BB);
4003
4004 MachineRegisterInfo &RegInfo = F->getRegInfo();
4005 unsigned TmpReg = RegInfo.createVirtualRegister(
4006 is64bit ? (const TargetRegisterClass *) &PPC::GPRCRegClass :
4007 (const TargetRegisterClass *) &PPC::G8RCRegClass);
4008
4009 // thisMBB:
4010 // ...
4011 // fallthrough --> loopMBB
4012 BB->addSuccessor(loopMBB);
4013
4014 // loopMBB:
4015 // l[wd]arx dest, ptr
4016 // add r0, dest, incr
4017 // st[wd]cx. r0, ptr
4018 // bne- loopMBB
4019 // fallthrough --> exitMBB
4020 BB = loopMBB;
4021 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
4022 .addReg(ptrA).addReg(ptrB);
4023 BuildMI(BB, TII->get(is64bit ? PPC::ADD4 : PPC::ADD8), TmpReg)
4024 .addReg(incr).addReg(dest);
4025 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4026 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
4027 BuildMI(BB, TII->get(PPC::BCC))
4028 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
4029 BB->addSuccessor(loopMBB);
4030 BB->addSuccessor(exitMBB);
4031
4032 // exitMBB:
4033 // ...
4034 BB = exitMBB;
4035 }
4036 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4037 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4038 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4039
4040 unsigned dest = MI->getOperand(0).getReg();
4041 unsigned ptrA = MI->getOperand(1).getReg();
4042 unsigned ptrB = MI->getOperand(2).getReg();
4043 unsigned oldval = MI->getOperand(3).getReg();
4044 unsigned newval = MI->getOperand(4).getReg();
4045
4046 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4047 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4048 F->insert(It, loopMBB);
4049 F->insert(It, exitMBB);
4050 exitMBB->transferSuccessors(BB);
4051
4052 // thisMBB:
4053 // ...
4054 // fallthrough --> loopMBB
4055 BB->addSuccessor(loopMBB);
4056
4057 // loopMBB:
4058 // l[wd]arx dest, ptr
4059 // cmp[wd] dest, oldval
4060 // bne- exitMBB
4061 // st[wd]cx. newval, ptr
4062 // bne- loopMBB
4063 // fallthrough --> exitMBB
4064 BB = loopMBB;
4065 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
4066 .addReg(ptrA).addReg(ptrB);
4067 BuildMI(BB, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
4068 .addReg(oldval).addReg(dest);
4069 BuildMI(BB, TII->get(PPC::BCC))
4070 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(exitMBB);
4071 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4072 .addReg(newval).addReg(ptrA).addReg(ptrB);
4073 BuildMI(BB, TII->get(PPC::BCC))
4074 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
4075 BB->addSuccessor(loopMBB);
4076 BB->addSuccessor(exitMBB);
4077
4078 // exitMBB:
4079 // ...
4080 BB = exitMBB;
4081 }
4082 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32 ||
4083 MI->getOpcode() == PPC::ATOMIC_SWAP_I64) {
4084 bool is64bit = MI->getOpcode() == PPC::ATOMIC_SWAP_I64;
4085
4086 unsigned dest = MI->getOperand(0).getReg();
4087 unsigned ptrA = MI->getOperand(1).getReg();
4088 unsigned ptrB = MI->getOperand(2).getReg();
4089 unsigned newval = MI->getOperand(3).getReg();
4090
4091 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4092 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4093 F->insert(It, loopMBB);
4094 F->insert(It, exitMBB);
4095 exitMBB->transferSuccessors(BB);
4096
4097 // thisMBB:
4098 // ...
4099 // fallthrough --> loopMBB
4100 BB->addSuccessor(loopMBB);
4101
4102 // loopMBB:
4103 // l[wd]arx dest, ptr
4104 // st[wd]cx. newval, ptr
4105 // bne- loopMBB
4106 // fallthrough --> exitMBB
4107 BB = loopMBB;
4108 BuildMI(BB, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
4109 .addReg(ptrA).addReg(ptrB);
4110 BuildMI(BB, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
4111 .addReg(newval).addReg(ptrA).addReg(ptrB);
4112 BuildMI(BB, TII->get(PPC::BCC))
4113 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
4114 BB->addSuccessor(loopMBB);
4115 BB->addSuccessor(exitMBB);
4116
4117 // exitMBB:
4118 // ...
4119 BB = exitMBB;
4120 }
4121 else {
4122 assert(0 && "Unexpected instr type to insert");
4123 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004124
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004125 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004126 return BB;
4127}
4128
Chris Lattner1a635d62006-04-14 06:01:58 +00004129//===----------------------------------------------------------------------===//
4130// Target Optimization Hooks
4131//===----------------------------------------------------------------------===//
4132
Dan Gohman475871a2008-07-27 21:46:04 +00004133SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004134 DAGCombinerInfo &DCI) const {
4135 TargetMachine &TM = getTargetMachine();
4136 SelectionDAG &DAG = DCI.DAG;
4137 switch (N->getOpcode()) {
4138 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00004139 case PPCISD::SHL:
4140 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4141 if (C->getValue() == 0) // 0 << V -> 0.
4142 return N->getOperand(0);
4143 }
4144 break;
4145 case PPCISD::SRL:
4146 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4147 if (C->getValue() == 0) // 0 >>u V -> 0.
4148 return N->getOperand(0);
4149 }
4150 break;
4151 case PPCISD::SRA:
4152 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
4153 if (C->getValue() == 0 || // 0 >>s V -> 0.
4154 C->isAllOnesValue()) // -1 >>s V -> -1.
4155 return N->getOperand(0);
4156 }
4157 break;
4158
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004159 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00004160 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004161 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
4162 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
4163 // We allow the src/dst to be either f32/f64, but the intermediate
4164 // type must be i64.
Dale Johannesen79217062007-10-23 23:20:14 +00004165 if (N->getOperand(0).getValueType() == MVT::i64 &&
4166 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004167 SDValue Val = N->getOperand(0).getOperand(0);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004168 if (Val.getValueType() == MVT::f32) {
4169 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
4170 DCI.AddToWorklist(Val.Val);
4171 }
4172
4173 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004174 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004175 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004176 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004177 if (N->getValueType(0) == MVT::f32) {
Chris Lattner0bd48932008-01-17 07:00:52 +00004178 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val,
4179 DAG.getIntPtrConstant(0));
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004180 DCI.AddToWorklist(Val.Val);
4181 }
4182 return Val;
4183 } else if (N->getOperand(0).getValueType() == MVT::i32) {
4184 // If the intermediate type is i32, we can avoid the load/store here
4185 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004186 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004187 }
4188 }
4189 break;
Chris Lattner51269842006-03-01 05:50:56 +00004190 case ISD::STORE:
4191 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
4192 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00004193 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00004194 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Dale Johannesen79217062007-10-23 23:20:14 +00004195 N->getOperand(1).getValueType() == MVT::i32 &&
4196 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00004197 SDValue Val = N->getOperand(1).getOperand(0);
Chris Lattner51269842006-03-01 05:50:56 +00004198 if (Val.getValueType() == MVT::f32) {
4199 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
4200 DCI.AddToWorklist(Val.Val);
4201 }
4202 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
4203 DCI.AddToWorklist(Val.Val);
4204
4205 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
4206 N->getOperand(2), N->getOperand(3));
4207 DCI.AddToWorklist(Val.Val);
4208 return Val;
4209 }
Chris Lattnerd9989382006-07-10 20:56:58 +00004210
4211 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
4212 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
4213 N->getOperand(1).Val->hasOneUse() &&
4214 (N->getOperand(1).getValueType() == MVT::i32 ||
4215 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004216 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004217 // Do an any-extend to 32-bits if this is a half-word input.
4218 if (BSwapOp.getValueType() == MVT::i16)
4219 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
4220
4221 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
4222 N->getOperand(2), N->getOperand(3),
4223 DAG.getValueType(N->getOperand(1).getValueType()));
4224 }
4225 break;
4226 case ISD::BSWAP:
4227 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00004228 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00004229 N->getOperand(0).hasOneUse() &&
4230 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00004231 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00004232 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00004233 // Create the byte-swapping load.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004234 std::vector<MVT> VTs;
Chris Lattnerd9989382006-07-10 20:56:58 +00004235 VTs.push_back(MVT::i32);
4236 VTs.push_back(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004237 SDValue MO = DAG.getMemOperand(LD->getMemOperand());
4238 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00004239 LD->getChain(), // Chain
4240 LD->getBasePtr(), // Ptr
Dan Gohman69de1932008-02-06 22:27:42 +00004241 MO, // MemOperand
Chris Lattner79e490a2006-08-11 17:18:05 +00004242 DAG.getValueType(N->getValueType(0)) // VT
4243 };
Dan Gohman475871a2008-07-27 21:46:04 +00004244 SDValue BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00004245
4246 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00004247 SDValue ResVal = BSLoad;
Chris Lattnerd9989382006-07-10 20:56:58 +00004248 if (N->getValueType(0) == MVT::i16)
4249 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
4250
4251 // First, combine the bswap away. This makes the value produced by the
4252 // load dead.
4253 DCI.CombineTo(N, ResVal);
4254
4255 // Next, combine the load away, we give it a bogus result value but a real
4256 // chain result. The result value is dead because the bswap is dead.
4257 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
4258
4259 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00004260 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00004261 }
4262
Chris Lattner51269842006-03-01 05:50:56 +00004263 break;
Chris Lattner4468c222006-03-31 06:02:07 +00004264 case PPCISD::VCMP: {
4265 // If a VCMPo node already exists with exactly the same operands as this
4266 // node, use its result instead of this node (VCMPo computes both a CR6 and
4267 // a normal output).
4268 //
4269 if (!N->getOperand(0).hasOneUse() &&
4270 !N->getOperand(1).hasOneUse() &&
4271 !N->getOperand(2).hasOneUse()) {
4272
4273 // Scan all of the users of the LHS, looking for VCMPo's that match.
4274 SDNode *VCMPoNode = 0;
4275
4276 SDNode *LHSN = N->getOperand(0).Val;
4277 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
4278 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00004279 if (UI->getOpcode() == PPCISD::VCMPo &&
4280 UI->getOperand(1) == N->getOperand(1) &&
4281 UI->getOperand(2) == N->getOperand(2) &&
4282 UI->getOperand(0) == N->getOperand(0)) {
4283 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00004284 break;
4285 }
4286
Chris Lattner00901202006-04-18 18:28:22 +00004287 // If there is no VCMPo node, or if the flag value has a single use, don't
4288 // transform this.
4289 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
4290 break;
4291
4292 // Look at the (necessarily single) use of the flag value. If it has a
4293 // chain, this transformation is more complex. Note that multiple things
4294 // could use the value result, which we should ignore.
4295 SDNode *FlagUser = 0;
4296 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
4297 FlagUser == 0; ++UI) {
4298 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00004299 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00004300 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00004301 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00004302 FlagUser = User;
4303 break;
4304 }
4305 }
4306 }
4307
4308 // If the user is a MFCR instruction, we know this is safe. Otherwise we
4309 // give up for right now.
4310 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00004311 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00004312 }
4313 break;
4314 }
Chris Lattner90564f22006-04-18 17:59:36 +00004315 case ISD::BR_CC: {
4316 // If this is a branch on an altivec predicate comparison, lower this so
4317 // that we don't have to do a MFCR: instead, branch directly on CR6. This
4318 // lowering is done pre-legalize, because the legalizer lowers the predicate
4319 // compare down to code that is difficult to reassemble.
4320 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00004321 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00004322 int CompareOpc;
4323 bool isDot;
4324
4325 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
4326 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
4327 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
4328 assert(isDot && "Can't compare against a vector result!");
4329
4330 // If this is a comparison against something other than 0/1, then we know
4331 // that the condition is never/always true.
4332 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
4333 if (Val != 0 && Val != 1) {
4334 if (CC == ISD::SETEQ) // Cond never true, remove branch.
4335 return N->getOperand(0);
4336 // Always !=, turn it into an unconditional branch.
4337 return DAG.getNode(ISD::BR, MVT::Other,
4338 N->getOperand(0), N->getOperand(4));
4339 }
4340
4341 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
4342
4343 // Create the PPCISD altivec 'dot' comparison node.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004344 std::vector<MVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00004345 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004346 LHS.getOperand(2), // LHS of compare
4347 LHS.getOperand(3), // RHS of compare
4348 DAG.getConstant(CompareOpc, MVT::i32)
4349 };
Chris Lattner90564f22006-04-18 17:59:36 +00004350 VTs.push_back(LHS.getOperand(2).getValueType());
4351 VTs.push_back(MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00004352 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00004353
4354 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004355 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00004356 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
4357 default: // Can't happen, don't crash on invalid number though.
4358 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004359 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00004360 break;
4361 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004362 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00004363 break;
4364 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004365 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00004366 break;
4367 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00004368 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00004369 break;
4370 }
4371
4372 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00004373 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00004374 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00004375 N->getOperand(4), CompNode.getValue(1));
4376 }
4377 break;
4378 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004379 }
4380
Dan Gohman475871a2008-07-27 21:46:04 +00004381 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00004382}
4383
Chris Lattner1a635d62006-04-14 06:01:58 +00004384//===----------------------------------------------------------------------===//
4385// Inline Assembly Support
4386//===----------------------------------------------------------------------===//
4387
Dan Gohman475871a2008-07-27 21:46:04 +00004388void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004389 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004390 APInt &KnownZero,
4391 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004392 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004393 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004394 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004395 switch (Op.getOpcode()) {
4396 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00004397 case PPCISD::LBRX: {
4398 // lhbrx is known to have the top bits cleared out.
4399 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
4400 KnownZero = 0xFFFF0000;
4401 break;
4402 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00004403 case ISD::INTRINSIC_WO_CHAIN: {
4404 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
4405 default: break;
4406 case Intrinsic::ppc_altivec_vcmpbfp_p:
4407 case Intrinsic::ppc_altivec_vcmpeqfp_p:
4408 case Intrinsic::ppc_altivec_vcmpequb_p:
4409 case Intrinsic::ppc_altivec_vcmpequh_p:
4410 case Intrinsic::ppc_altivec_vcmpequw_p:
4411 case Intrinsic::ppc_altivec_vcmpgefp_p:
4412 case Intrinsic::ppc_altivec_vcmpgtfp_p:
4413 case Intrinsic::ppc_altivec_vcmpgtsb_p:
4414 case Intrinsic::ppc_altivec_vcmpgtsh_p:
4415 case Intrinsic::ppc_altivec_vcmpgtsw_p:
4416 case Intrinsic::ppc_altivec_vcmpgtub_p:
4417 case Intrinsic::ppc_altivec_vcmpgtuh_p:
4418 case Intrinsic::ppc_altivec_vcmpgtuw_p:
4419 KnownZero = ~1U; // All bits but the low one are known to be zero.
4420 break;
4421 }
4422 }
4423 }
4424}
4425
4426
Chris Lattner4234f572007-03-25 02:14:49 +00004427/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004428/// constraint it is for this target.
4429PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004430PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
4431 if (Constraint.size() == 1) {
4432 switch (Constraint[0]) {
4433 default: break;
4434 case 'b':
4435 case 'r':
4436 case 'f':
4437 case 'v':
4438 case 'y':
4439 return C_RegisterClass;
4440 }
4441 }
4442 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00004443}
4444
Chris Lattner331d1bc2006-11-02 01:44:04 +00004445std::pair<unsigned, const TargetRegisterClass*>
4446PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Duncan Sands83ec4b62008-06-06 12:08:01 +00004447 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00004448 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00004449 // GCC RS6000 Constraint Letters
4450 switch (Constraint[0]) {
4451 case 'b': // R1-R31
4452 case 'r': // R0-R31
4453 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
4454 return std::make_pair(0U, PPC::G8RCRegisterClass);
4455 return std::make_pair(0U, PPC::GPRCRegisterClass);
4456 case 'f':
4457 if (VT == MVT::f32)
4458 return std::make_pair(0U, PPC::F4RCRegisterClass);
4459 else if (VT == MVT::f64)
4460 return std::make_pair(0U, PPC::F8RCRegisterClass);
4461 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00004462 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00004463 return std::make_pair(0U, PPC::VRRCRegisterClass);
4464 case 'y': // crrc
4465 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004466 }
4467 }
4468
Chris Lattner331d1bc2006-11-02 01:44:04 +00004469 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00004470}
Chris Lattner763317d2006-02-07 00:47:13 +00004471
Chris Lattner331d1bc2006-11-02 01:44:04 +00004472
Chris Lattner48884cd2007-08-25 00:47:38 +00004473/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4474/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00004475void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
4476 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00004477 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00004478 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00004479 switch (Letter) {
4480 default: break;
4481 case 'I':
4482 case 'J':
4483 case 'K':
4484 case 'L':
4485 case 'M':
4486 case 'N':
4487 case 'O':
4488 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00004489 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00004490 if (!CST) return; // Must be an immediate to match.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004491 unsigned Value = CST->getValue();
Chris Lattner763317d2006-02-07 00:47:13 +00004492 switch (Letter) {
4493 default: assert(0 && "Unknown constraint letter!");
4494 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004495 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004496 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004497 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004498 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
4499 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004500 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004501 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004502 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004503 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004504 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004505 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004506 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004507 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004508 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00004509 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004510 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004511 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004512 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00004513 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004514 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004515 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004516 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00004517 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004518 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004519 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00004520 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00004521 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00004522 break;
Chris Lattner763317d2006-02-07 00:47:13 +00004523 }
4524 break;
4525 }
4526 }
4527
Chris Lattner48884cd2007-08-25 00:47:38 +00004528 if (Result.Val) {
4529 Ops.push_back(Result);
4530 return;
4531 }
4532
Chris Lattner763317d2006-02-07 00:47:13 +00004533 // Handle standard constraint letters.
Chris Lattner48884cd2007-08-25 00:47:38 +00004534 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00004535}
Evan Chengc4c62572006-03-13 23:20:37 +00004536
Chris Lattnerc9addb72007-03-30 23:15:24 +00004537// isLegalAddressingMode - Return true if the addressing mode represented
4538// by AM is legal for this target, for a load/store of the specified type.
4539bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
4540 const Type *Ty) const {
4541 // FIXME: PPC does not allow r+i addressing modes for vectors!
4542
4543 // PPC allows a sign-extended 16-bit immediate field.
4544 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
4545 return false;
4546
4547 // No global is ever allowed as a base.
4548 if (AM.BaseGV)
4549 return false;
4550
4551 // PPC only support r+r,
4552 switch (AM.Scale) {
4553 case 0: // "r+i" or just "i", depending on HasBaseReg.
4554 break;
4555 case 1:
4556 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
4557 return false;
4558 // Otherwise we have r+r or r+i.
4559 break;
4560 case 2:
4561 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
4562 return false;
4563 // Allow 2*r as r+r.
4564 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00004565 default:
4566 // No other scales are supported.
4567 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00004568 }
4569
4570 return true;
4571}
4572
Evan Chengc4c62572006-03-13 23:20:37 +00004573/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00004574/// as the offset of the target addressing mode for load / store of the
4575/// given type.
4576bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00004577 // PPC allows a sign-extended 16-bit immediate field.
4578 return (V > -(1 << 16) && V < (1 << 16)-1);
4579}
Reid Spencer3a9ec242006-08-28 01:02:49 +00004580
4581bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00004582 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00004583}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004584
Dan Gohman475871a2008-07-27 21:46:04 +00004585SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Chris Lattner3fc027d2007-12-08 06:59:59 +00004586 // Depths > 0 not supported yet!
4587 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004588 return SDValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004589
4590 MachineFunction &MF = DAG.getMachineFunction();
4591 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004592
Chris Lattner3fc027d2007-12-08 06:59:59 +00004593 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00004594 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004595
4596 // Make sure the function really does not optimize away the store of the RA
4597 // to the stack.
4598 FuncInfo->setLRStoreRequired();
Chris Lattner3fc027d2007-12-08 06:59:59 +00004599 return DAG.getLoad(getPointerTy(), DAG.getEntryNode(), RetAddrFI, NULL, 0);
4600}
4601
Dan Gohman475871a2008-07-27 21:46:04 +00004602SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004603 // Depths > 0 not supported yet!
4604 if (cast<ConstantSDNode>(Op.getOperand(0))->getValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00004605 return SDValue();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004606
Duncan Sands83ec4b62008-06-06 12:08:01 +00004607 MVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004608 bool isPPC64 = PtrVT == MVT::i64;
4609
4610 MachineFunction &MF = DAG.getMachineFunction();
4611 MachineFrameInfo *MFI = MF.getFrameInfo();
4612 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
4613 && MFI->getStackSize();
4614
4615 if (isPPC64)
4616 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::X31 : PPC::X1,
Bill Wendlingb8a80f02007-08-30 00:59:19 +00004617 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004618 else
4619 return DAG.getCopyFromReg(DAG.getEntryNode(), is31 ? PPC::R31 : PPC::R1,
4620 MVT::i32);
4621}