Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 1 | //===-- MipsISelLowering.cpp - Mips DAG Lowering Implementation -----------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 7 | // |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 8 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 9 | // |
| 10 | // This file defines the interfaces that Mips uses to lower LLVM code into a |
| 11 | // selection DAG. |
| 12 | // |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 13 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 14 | #define DEBUG_TYPE "mips-lower" |
Reed Kotler | 8453b3f | 2013-01-24 04:24:02 +0000 | [diff] [blame] | 15 | #include <set> |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 16 | #include "MipsISelLowering.h" |
Craig Topper | 79aa341 | 2012-03-17 18:46:09 +0000 | [diff] [blame] | 17 | #include "InstPrinter/MipsInstPrinter.h" |
| 18 | #include "MCTargetDesc/MipsBaseInfo.h" |
Chandler Carruth | d04a8d4 | 2012-12-03 16:50:05 +0000 | [diff] [blame] | 19 | #include "MipsMachineFunction.h" |
| 20 | #include "MipsSubtarget.h" |
| 21 | #include "MipsTargetMachine.h" |
| 22 | #include "MipsTargetObjectFile.h" |
Akira Hatanaka | 2b861be | 2012-10-19 21:47:33 +0000 | [diff] [blame] | 23 | #include "llvm/ADT/Statistic.h" |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/CallingConvLower.h" |
| 25 | #include "llvm/CodeGen/MachineFrameInfo.h" |
| 26 | #include "llvm/CodeGen/MachineFunction.h" |
| 27 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 28 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 29 | #include "llvm/CodeGen/SelectionDAGISel.h" |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 30 | #include "llvm/CodeGen/ValueTypes.h" |
Chandler Carruth | 0b8c9a8 | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 31 | #include "llvm/IR/CallingConv.h" |
| 32 | #include "llvm/IR/DerivedTypes.h" |
Chandler Carruth | 0b8c9a8 | 2013-01-02 11:36:10 +0000 | [diff] [blame] | 33 | #include "llvm/IR/GlobalVariable.h" |
| 34 | #include "llvm/IR/Intrinsics.h" |
Akira Hatanaka | 2b861be | 2012-10-19 21:47:33 +0000 | [diff] [blame] | 35 | #include "llvm/Support/CommandLine.h" |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 36 | #include "llvm/Support/Debug.h" |
Torok Edwin | c25e758 | 2009-07-11 20:10:48 +0000 | [diff] [blame] | 37 | #include "llvm/Support/ErrorHandling.h" |
NAKAMURA Takumi | 8959393 | 2012-04-21 15:31:45 +0000 | [diff] [blame] | 38 | #include "llvm/Support/raw_ostream.h" |
| 39 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 40 | using namespace llvm; |
| 41 | |
Akira Hatanaka | 2b861be | 2012-10-19 21:47:33 +0000 | [diff] [blame] | 42 | STATISTIC(NumTailCalls, "Number of tail calls"); |
| 43 | |
| 44 | static cl::opt<bool> |
| 45 | EnableMipsTailCalls("enable-mips-tail-calls", cl::Hidden, |
| 46 | cl::desc("MIPS: Enable tail calls."), cl::init(false)); |
| 47 | |
Akira Hatanaka | 81784cb | 2012-11-21 20:21:11 +0000 | [diff] [blame] | 48 | static cl::opt<bool> |
| 49 | LargeGOT("mxgot", cl::Hidden, |
| 50 | cl::desc("MIPS: Enable GOT larger than 64k."), cl::init(false)); |
| 51 | |
Reed Kotler | ed23fa8 | 2012-12-15 00:20:05 +0000 | [diff] [blame] | 52 | static cl::opt<bool> |
| 53 | Mips16HardFloat("mips16-hard-float", cl::NotHidden, |
| 54 | cl::desc("MIPS: mips16 hard float enable."), |
| 55 | cl::init(false)); |
| 56 | |
Reed Kotler | ffbe432 | 2013-02-21 04:22:38 +0000 | [diff] [blame] | 57 | static cl::opt<bool> DontExpandCondPseudos16( |
| 58 | "mips16-dont-expand-cond-pseudo", |
| 59 | cl::init(false), |
| 60 | cl::desc("Dont expand conditional move related " |
| 61 | "pseudos for Mips 16"), |
| 62 | cl::Hidden); |
Reed Kotler | ed23fa8 | 2012-12-15 00:20:05 +0000 | [diff] [blame] | 63 | |
| 64 | |
Akira Hatanaka | fe30a9b | 2012-10-27 00:29:43 +0000 | [diff] [blame] | 65 | static const uint16_t O32IntRegs[4] = { |
| 66 | Mips::A0, Mips::A1, Mips::A2, Mips::A3 |
| 67 | }; |
| 68 | |
| 69 | static const uint16_t Mips64IntRegs[8] = { |
| 70 | Mips::A0_64, Mips::A1_64, Mips::A2_64, Mips::A3_64, |
| 71 | Mips::T0_64, Mips::T1_64, Mips::T2_64, Mips::T3_64 |
| 72 | }; |
| 73 | |
| 74 | static const uint16_t Mips64DPRegs[8] = { |
| 75 | Mips::D12_64, Mips::D13_64, Mips::D14_64, Mips::D15_64, |
| 76 | Mips::D16_64, Mips::D17_64, Mips::D18_64, Mips::D19_64 |
| 77 | }; |
| 78 | |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 79 | // If I is a shifted mask, set the size (Size) and the first bit of the |
Akira Hatanaka | dbe9a31 | 2011-08-18 20:07:42 +0000 | [diff] [blame] | 80 | // mask (Pos), and return true. |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 81 | // For example, if I is 0x003ff800, (Pos, Size) = (11, 11). |
Akira Hatanaka | 854a7db | 2011-08-19 22:59:00 +0000 | [diff] [blame] | 82 | static bool IsShiftedMask(uint64_t I, uint64_t &Pos, uint64_t &Size) { |
Akira Hatanaka | d6bc523 | 2011-12-05 21:26:34 +0000 | [diff] [blame] | 83 | if (!isShiftedMask_64(I)) |
Akira Hatanaka | 854a7db | 2011-08-19 22:59:00 +0000 | [diff] [blame] | 84 | return false; |
Akira Hatanaka | bb15e11 | 2011-08-17 02:05:42 +0000 | [diff] [blame] | 85 | |
Akira Hatanaka | d6bc523 | 2011-12-05 21:26:34 +0000 | [diff] [blame] | 86 | Size = CountPopulation_64(I); |
| 87 | Pos = CountTrailingZeros_64(I); |
Akira Hatanaka | dbe9a31 | 2011-08-18 20:07:42 +0000 | [diff] [blame] | 88 | return true; |
Akira Hatanaka | bb15e11 | 2011-08-17 02:05:42 +0000 | [diff] [blame] | 89 | } |
| 90 | |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 91 | static SDValue GetGlobalReg(SelectionDAG &DAG, EVT Ty) { |
| 92 | MipsFunctionInfo *FI = DAG.getMachineFunction().getInfo<MipsFunctionInfo>(); |
| 93 | return DAG.getRegister(FI->getGlobalBaseReg(), Ty); |
| 94 | } |
| 95 | |
Akira Hatanaka | 6b28b80 | 2012-11-21 20:26:38 +0000 | [diff] [blame] | 96 | static SDValue getTargetNode(SDValue Op, SelectionDAG &DAG, unsigned Flag) { |
| 97 | EVT Ty = Op.getValueType(); |
| 98 | |
| 99 | if (GlobalAddressSDNode *N = dyn_cast<GlobalAddressSDNode>(Op)) |
| 100 | return DAG.getTargetGlobalAddress(N->getGlobal(), Op.getDebugLoc(), Ty, 0, |
| 101 | Flag); |
| 102 | if (ExternalSymbolSDNode *N = dyn_cast<ExternalSymbolSDNode>(Op)) |
| 103 | return DAG.getTargetExternalSymbol(N->getSymbol(), Ty, Flag); |
| 104 | if (BlockAddressSDNode *N = dyn_cast<BlockAddressSDNode>(Op)) |
| 105 | return DAG.getTargetBlockAddress(N->getBlockAddress(), Ty, 0, Flag); |
| 106 | if (JumpTableSDNode *N = dyn_cast<JumpTableSDNode>(Op)) |
| 107 | return DAG.getTargetJumpTable(N->getIndex(), Ty, Flag); |
| 108 | if (ConstantPoolSDNode *N = dyn_cast<ConstantPoolSDNode>(Op)) |
| 109 | return DAG.getTargetConstantPool(N->getConstVal(), Ty, N->getAlignment(), |
| 110 | N->getOffset(), Flag); |
| 111 | |
| 112 | llvm_unreachable("Unexpected node type."); |
| 113 | return SDValue(); |
| 114 | } |
| 115 | |
| 116 | static SDValue getAddrNonPIC(SDValue Op, SelectionDAG &DAG) { |
| 117 | DebugLoc DL = Op.getDebugLoc(); |
| 118 | EVT Ty = Op.getValueType(); |
| 119 | SDValue Hi = getTargetNode(Op, DAG, MipsII::MO_ABS_HI); |
| 120 | SDValue Lo = getTargetNode(Op, DAG, MipsII::MO_ABS_LO); |
| 121 | return DAG.getNode(ISD::ADD, DL, Ty, |
| 122 | DAG.getNode(MipsISD::Hi, DL, Ty, Hi), |
| 123 | DAG.getNode(MipsISD::Lo, DL, Ty, Lo)); |
| 124 | } |
| 125 | |
| 126 | static SDValue getAddrLocal(SDValue Op, SelectionDAG &DAG, bool HasMips64) { |
| 127 | DebugLoc DL = Op.getDebugLoc(); |
| 128 | EVT Ty = Op.getValueType(); |
| 129 | unsigned GOTFlag = HasMips64 ? MipsII::MO_GOT_PAGE : MipsII::MO_GOT; |
| 130 | SDValue GOT = DAG.getNode(MipsISD::Wrapper, DL, Ty, GetGlobalReg(DAG, Ty), |
| 131 | getTargetNode(Op, DAG, GOTFlag)); |
| 132 | SDValue Load = DAG.getLoad(Ty, DL, DAG.getEntryNode(), GOT, |
| 133 | MachinePointerInfo::getGOT(), false, false, false, |
| 134 | 0); |
| 135 | unsigned LoFlag = HasMips64 ? MipsII::MO_GOT_OFST : MipsII::MO_ABS_LO; |
| 136 | SDValue Lo = DAG.getNode(MipsISD::Lo, DL, Ty, getTargetNode(Op, DAG, LoFlag)); |
| 137 | return DAG.getNode(ISD::ADD, DL, Ty, Load, Lo); |
| 138 | } |
| 139 | |
| 140 | static SDValue getAddrGlobal(SDValue Op, SelectionDAG &DAG, unsigned Flag) { |
| 141 | DebugLoc DL = Op.getDebugLoc(); |
| 142 | EVT Ty = Op.getValueType(); |
| 143 | SDValue Tgt = DAG.getNode(MipsISD::Wrapper, DL, Ty, GetGlobalReg(DAG, Ty), |
| 144 | getTargetNode(Op, DAG, Flag)); |
| 145 | return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Tgt, |
| 146 | MachinePointerInfo::getGOT(), false, false, false, 0); |
| 147 | } |
| 148 | |
| 149 | static SDValue getAddrGlobalLargeGOT(SDValue Op, SelectionDAG &DAG, |
| 150 | unsigned HiFlag, unsigned LoFlag) { |
| 151 | DebugLoc DL = Op.getDebugLoc(); |
| 152 | EVT Ty = Op.getValueType(); |
| 153 | SDValue Hi = DAG.getNode(MipsISD::Hi, DL, Ty, getTargetNode(Op, DAG, HiFlag)); |
| 154 | Hi = DAG.getNode(ISD::ADD, DL, Ty, Hi, GetGlobalReg(DAG, Ty)); |
| 155 | SDValue Wrapper = DAG.getNode(MipsISD::Wrapper, DL, Ty, Hi, |
| 156 | getTargetNode(Op, DAG, LoFlag)); |
| 157 | return DAG.getLoad(Ty, DL, DAG.getEntryNode(), Wrapper, |
| 158 | MachinePointerInfo::getGOT(), false, false, false, 0); |
| 159 | } |
| 160 | |
Chris Lattner | f014412 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 161 | const char *MipsTargetLowering::getTargetNodeName(unsigned Opcode) const { |
| 162 | switch (Opcode) { |
Akira Hatanaka | bdd2ce9 | 2011-05-23 21:13:59 +0000 | [diff] [blame] | 163 | case MipsISD::JmpLink: return "MipsISD::JmpLink"; |
Akira Hatanaka | 58d1e3f | 2012-10-19 20:59:39 +0000 | [diff] [blame] | 164 | case MipsISD::TailCall: return "MipsISD::TailCall"; |
Akira Hatanaka | bdd2ce9 | 2011-05-23 21:13:59 +0000 | [diff] [blame] | 165 | case MipsISD::Hi: return "MipsISD::Hi"; |
| 166 | case MipsISD::Lo: return "MipsISD::Lo"; |
| 167 | case MipsISD::GPRel: return "MipsISD::GPRel"; |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 168 | case MipsISD::ThreadPointer: return "MipsISD::ThreadPointer"; |
Akira Hatanaka | bdd2ce9 | 2011-05-23 21:13:59 +0000 | [diff] [blame] | 169 | case MipsISD::Ret: return "MipsISD::Ret"; |
Akira Hatanaka | 544cc21 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 170 | case MipsISD::EH_RETURN: return "MipsISD::EH_RETURN"; |
Akira Hatanaka | bdd2ce9 | 2011-05-23 21:13:59 +0000 | [diff] [blame] | 171 | case MipsISD::FPBrcond: return "MipsISD::FPBrcond"; |
| 172 | case MipsISD::FPCmp: return "MipsISD::FPCmp"; |
| 173 | case MipsISD::CMovFP_T: return "MipsISD::CMovFP_T"; |
| 174 | case MipsISD::CMovFP_F: return "MipsISD::CMovFP_F"; |
| 175 | case MipsISD::FPRound: return "MipsISD::FPRound"; |
| 176 | case MipsISD::MAdd: return "MipsISD::MAdd"; |
| 177 | case MipsISD::MAddu: return "MipsISD::MAddu"; |
| 178 | case MipsISD::MSub: return "MipsISD::MSub"; |
| 179 | case MipsISD::MSubu: return "MipsISD::MSubu"; |
| 180 | case MipsISD::DivRem: return "MipsISD::DivRem"; |
| 181 | case MipsISD::DivRemU: return "MipsISD::DivRemU"; |
| 182 | case MipsISD::BuildPairF64: return "MipsISD::BuildPairF64"; |
| 183 | case MipsISD::ExtractElementF64: return "MipsISD::ExtractElementF64"; |
Akira Hatanaka | bfcb83f | 2011-12-12 22:38:19 +0000 | [diff] [blame] | 184 | case MipsISD::Wrapper: return "MipsISD::Wrapper"; |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 185 | case MipsISD::Sync: return "MipsISD::Sync"; |
Akira Hatanaka | bb15e11 | 2011-08-17 02:05:42 +0000 | [diff] [blame] | 186 | case MipsISD::Ext: return "MipsISD::Ext"; |
| 187 | case MipsISD::Ins: return "MipsISD::Ins"; |
Akira Hatanaka | b6f1dc2 | 2012-06-02 00:03:12 +0000 | [diff] [blame] | 188 | case MipsISD::LWL: return "MipsISD::LWL"; |
| 189 | case MipsISD::LWR: return "MipsISD::LWR"; |
| 190 | case MipsISD::SWL: return "MipsISD::SWL"; |
| 191 | case MipsISD::SWR: return "MipsISD::SWR"; |
| 192 | case MipsISD::LDL: return "MipsISD::LDL"; |
| 193 | case MipsISD::LDR: return "MipsISD::LDR"; |
| 194 | case MipsISD::SDL: return "MipsISD::SDL"; |
| 195 | case MipsISD::SDR: return "MipsISD::SDR"; |
Akira Hatanaka | 6fad5e7 | 2012-09-21 23:52:47 +0000 | [diff] [blame] | 196 | case MipsISD::EXTP: return "MipsISD::EXTP"; |
| 197 | case MipsISD::EXTPDP: return "MipsISD::EXTPDP"; |
| 198 | case MipsISD::EXTR_S_H: return "MipsISD::EXTR_S_H"; |
| 199 | case MipsISD::EXTR_W: return "MipsISD::EXTR_W"; |
| 200 | case MipsISD::EXTR_R_W: return "MipsISD::EXTR_R_W"; |
| 201 | case MipsISD::EXTR_RS_W: return "MipsISD::EXTR_RS_W"; |
| 202 | case MipsISD::SHILO: return "MipsISD::SHILO"; |
| 203 | case MipsISD::MTHLIP: return "MipsISD::MTHLIP"; |
| 204 | case MipsISD::MULT: return "MipsISD::MULT"; |
| 205 | case MipsISD::MULTU: return "MipsISD::MULTU"; |
Jia Liu | b3ea880 | 2013-03-04 01:06:54 +0000 | [diff] [blame] | 206 | case MipsISD::MADD_DSP: return "MipsISD::MADD_DSP"; |
Akira Hatanaka | 6fad5e7 | 2012-09-21 23:52:47 +0000 | [diff] [blame] | 207 | case MipsISD::MADDU_DSP: return "MipsISD::MADDU_DSP"; |
| 208 | case MipsISD::MSUB_DSP: return "MipsISD::MSUB_DSP"; |
| 209 | case MipsISD::MSUBU_DSP: return "MipsISD::MSUBU_DSP"; |
Akira Hatanaka | 0f84382 | 2011-06-07 18:58:42 +0000 | [diff] [blame] | 210 | default: return NULL; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 211 | } |
| 212 | } |
| 213 | |
Reed Kotler | 8453b3f | 2013-01-24 04:24:02 +0000 | [diff] [blame] | 214 | namespace { |
Reed Kotler | d07c64d | 2013-01-26 06:58:35 +0000 | [diff] [blame] | 215 | struct ltstr { |
Reed Kotler | 8453b3f | 2013-01-24 04:24:02 +0000 | [diff] [blame] | 216 | bool operator()(const char *s1, const char *s2) const |
| 217 | { |
Reed Kotler | d07c64d | 2013-01-26 06:58:35 +0000 | [diff] [blame] | 218 | return strcmp(s1, s2) < 0; |
Reed Kotler | 8453b3f | 2013-01-24 04:24:02 +0000 | [diff] [blame] | 219 | } |
| 220 | }; |
| 221 | |
Reed Kotler | d07c64d | 2013-01-26 06:58:35 +0000 | [diff] [blame] | 222 | std::set<const char*, ltstr> noHelperNeeded; |
Reed Kotler | 8453b3f | 2013-01-24 04:24:02 +0000 | [diff] [blame] | 223 | } |
| 224 | |
Reed Kotler | bc49cf7 | 2013-01-28 02:46:49 +0000 | [diff] [blame] | 225 | void MipsTargetLowering::SetMips16LibcallName |
| 226 | (RTLIB::Libcall l, const char *Name) { |
| 227 | setLibcallName(l, Name); |
| 228 | noHelperNeeded.insert(Name); |
| 229 | } |
| 230 | |
Reed Kotler | ed23fa8 | 2012-12-15 00:20:05 +0000 | [diff] [blame] | 231 | void MipsTargetLowering::setMips16HardFloatLibCalls() { |
Reed Kotler | bc49cf7 | 2013-01-28 02:46:49 +0000 | [diff] [blame] | 232 | SetMips16LibcallName(RTLIB::ADD_F32, "__mips16_addsf3"); |
| 233 | SetMips16LibcallName(RTLIB::ADD_F64, "__mips16_adddf3"); |
| 234 | SetMips16LibcallName(RTLIB::SUB_F32, "__mips16_subsf3"); |
| 235 | SetMips16LibcallName(RTLIB::SUB_F64, "__mips16_subdf3"); |
| 236 | SetMips16LibcallName(RTLIB::MUL_F32, "__mips16_mulsf3"); |
| 237 | SetMips16LibcallName(RTLIB::MUL_F64, "__mips16_muldf3"); |
| 238 | SetMips16LibcallName(RTLIB::DIV_F32, "__mips16_divsf3"); |
| 239 | SetMips16LibcallName(RTLIB::DIV_F64, "__mips16_divdf3"); |
| 240 | SetMips16LibcallName(RTLIB::FPEXT_F32_F64, "__mips16_extendsfdf2"); |
| 241 | SetMips16LibcallName(RTLIB::FPROUND_F64_F32, "__mips16_truncdfsf2"); |
| 242 | SetMips16LibcallName(RTLIB::FPTOSINT_F32_I32, "__mips16_fix_truncsfsi"); |
| 243 | SetMips16LibcallName(RTLIB::FPTOSINT_F64_I32, "__mips16_fix_truncdfsi"); |
| 244 | SetMips16LibcallName(RTLIB::SINTTOFP_I32_F32, "__mips16_floatsisf"); |
| 245 | SetMips16LibcallName(RTLIB::SINTTOFP_I32_F64, "__mips16_floatsidf"); |
| 246 | SetMips16LibcallName(RTLIB::UINTTOFP_I32_F32, "__mips16_floatunsisf"); |
| 247 | SetMips16LibcallName(RTLIB::UINTTOFP_I32_F64, "__mips16_floatunsidf"); |
| 248 | SetMips16LibcallName(RTLIB::OEQ_F32, "__mips16_eqsf2"); |
| 249 | SetMips16LibcallName(RTLIB::OEQ_F64, "__mips16_eqdf2"); |
| 250 | SetMips16LibcallName(RTLIB::UNE_F32, "__mips16_nesf2"); |
| 251 | SetMips16LibcallName(RTLIB::UNE_F64, "__mips16_nedf2"); |
| 252 | SetMips16LibcallName(RTLIB::OGE_F32, "__mips16_gesf2"); |
| 253 | SetMips16LibcallName(RTLIB::OGE_F64, "__mips16_gedf2"); |
| 254 | SetMips16LibcallName(RTLIB::OLT_F32, "__mips16_ltsf2"); |
| 255 | SetMips16LibcallName(RTLIB::OLT_F64, "__mips16_ltdf2"); |
| 256 | SetMips16LibcallName(RTLIB::OLE_F32, "__mips16_lesf2"); |
| 257 | SetMips16LibcallName(RTLIB::OLE_F64, "__mips16_ledf2"); |
| 258 | SetMips16LibcallName(RTLIB::OGT_F32, "__mips16_gtsf2"); |
| 259 | SetMips16LibcallName(RTLIB::OGT_F64, "__mips16_gtdf2"); |
| 260 | SetMips16LibcallName(RTLIB::UO_F32, "__mips16_unordsf2"); |
| 261 | SetMips16LibcallName(RTLIB::UO_F64, "__mips16_unorddf2"); |
| 262 | SetMips16LibcallName(RTLIB::O_F32, "__mips16_unordsf2"); |
| 263 | SetMips16LibcallName(RTLIB::O_F64, "__mips16_unorddf2"); |
Reed Kotler | ed23fa8 | 2012-12-15 00:20:05 +0000 | [diff] [blame] | 264 | } |
| 265 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 266 | MipsTargetLowering:: |
Chris Lattner | f014412 | 2009-07-28 03:13:23 +0000 | [diff] [blame] | 267 | MipsTargetLowering(MipsTargetMachine &TM) |
Akira Hatanaka | 8b4198d | 2011-09-26 21:47:02 +0000 | [diff] [blame] | 268 | : TargetLowering(TM, new MipsTargetObjectFile()), |
| 269 | Subtarget(&TM.getSubtarget<MipsSubtarget>()), |
Akira Hatanaka | 2ec69fa | 2011-10-28 18:47:24 +0000 | [diff] [blame] | 270 | HasMips64(Subtarget->hasMips64()), IsN64(Subtarget->isABI_N64()), |
| 271 | IsO32(Subtarget->isABI_O32()) { |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 272 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 273 | // Mips does not have i1 type, so use i32 for |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 274 | // setcc operations results (slt, sgt, ...). |
Duncan Sands | 0322808 | 2008-11-23 15:47:28 +0000 | [diff] [blame] | 275 | setBooleanContents(ZeroOrOneBooleanContent); |
Duncan Sands | 28b77e9 | 2011-09-06 19:07:46 +0000 | [diff] [blame] | 276 | setBooleanVectorContents(ZeroOrOneBooleanContent); // FIXME: Is this correct? |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 277 | |
| 278 | // Set up the register classes |
Craig Topper | 420761a | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 279 | addRegisterClass(MVT::i32, &Mips::CPURegsRegClass); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 280 | |
Akira Hatanaka | 9593484 | 2011-09-24 01:34:44 +0000 | [diff] [blame] | 281 | if (HasMips64) |
Craig Topper | 420761a | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 282 | addRegisterClass(MVT::i64, &Mips::CPU64RegsRegClass); |
Akira Hatanaka | 9593484 | 2011-09-24 01:34:44 +0000 | [diff] [blame] | 283 | |
Akira Hatanaka | 28ee4fd | 2012-05-31 02:59:44 +0000 | [diff] [blame] | 284 | if (Subtarget->inMips16Mode()) { |
| 285 | addRegisterClass(MVT::i32, &Mips::CPU16RegsRegClass); |
Reed Kotler | ed23fa8 | 2012-12-15 00:20:05 +0000 | [diff] [blame] | 286 | if (Mips16HardFloat) |
| 287 | setMips16HardFloatLibCalls(); |
Akira Hatanaka | 28ee4fd | 2012-05-31 02:59:44 +0000 | [diff] [blame] | 288 | } |
| 289 | |
Akira Hatanaka | b430cec | 2012-09-21 23:58:31 +0000 | [diff] [blame] | 290 | if (Subtarget->hasDSP()) { |
| 291 | MVT::SimpleValueType VecTys[2] = {MVT::v2i16, MVT::v4i8}; |
| 292 | |
| 293 | for (unsigned i = 0; i < array_lengthof(VecTys); ++i) { |
| 294 | addRegisterClass(VecTys[i], &Mips::DSPRegsRegClass); |
| 295 | |
| 296 | // Expand all builtin opcodes. |
| 297 | for (unsigned Opc = 0; Opc < ISD::BUILTIN_OP_END; ++Opc) |
| 298 | setOperationAction(Opc, VecTys[i], Expand); |
| 299 | |
| 300 | setOperationAction(ISD::LOAD, VecTys[i], Legal); |
| 301 | setOperationAction(ISD::STORE, VecTys[i], Legal); |
| 302 | setOperationAction(ISD::BITCAST, VecTys[i], Legal); |
| 303 | } |
| 304 | } |
| 305 | |
Akira Hatanaka | b0e7af7 | 2012-01-04 19:29:11 +0000 | [diff] [blame] | 306 | if (!TM.Options.UseSoftFloat) { |
Craig Topper | 420761a | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 307 | addRegisterClass(MVT::f32, &Mips::FGR32RegClass); |
Akira Hatanaka | b0e7af7 | 2012-01-04 19:29:11 +0000 | [diff] [blame] | 308 | |
| 309 | // When dealing with single precision only, use libcalls |
| 310 | if (!Subtarget->isSingleFloat()) { |
| 311 | if (HasMips64) |
Craig Topper | 420761a | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 312 | addRegisterClass(MVT::f64, &Mips::FGR64RegClass); |
Akira Hatanaka | b0e7af7 | 2012-01-04 19:29:11 +0000 | [diff] [blame] | 313 | else |
Craig Topper | 420761a | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 314 | addRegisterClass(MVT::f64, &Mips::AFGR64RegClass); |
Akira Hatanaka | b0e7af7 | 2012-01-04 19:29:11 +0000 | [diff] [blame] | 315 | } |
Akira Hatanaka | 792016b | 2011-09-23 18:28:39 +0000 | [diff] [blame] | 316 | } |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 317 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 318 | // Load extented operations for i1 types must be promoted |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 319 | setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote); |
| 320 | setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote); |
| 321 | setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 322 | |
Eli Friedman | 6055a6a | 2009-07-17 04:07:24 +0000 | [diff] [blame] | 323 | // MIPS doesn't have extending float->double load/store |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 324 | setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand); |
| 325 | setTruncStoreAction(MVT::f64, MVT::f32, Expand); |
Eli Friedman | 10a3659 | 2009-07-17 02:28:12 +0000 | [diff] [blame] | 326 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 327 | // Used by legalize types to correctly generate the setcc result. |
| 328 | // Without this, every float setcc comes with a AND/OR with the result, |
| 329 | // we don't want this, since the fpcmp result goes to a flag register, |
Bruno Cardoso Lopes | 7728377 | 2008-07-31 18:31:28 +0000 | [diff] [blame] | 330 | // which is used implicitly by brcond and select operations. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 331 | AddPromotedToType(ISD::SETCC, MVT::i1, MVT::i32); |
Bruno Cardoso Lopes | 7728377 | 2008-07-31 18:31:28 +0000 | [diff] [blame] | 332 | |
Bruno Cardoso Lopes | 97c2537 | 2008-07-09 04:15:08 +0000 | [diff] [blame] | 333 | // Mips Custom Operations |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 334 | setOperationAction(ISD::GlobalAddress, MVT::i32, Custom); |
Bruno Cardoso Lopes | ca8a2aa | 2011-03-04 20:01:52 +0000 | [diff] [blame] | 335 | setOperationAction(ISD::BlockAddress, MVT::i32, Custom); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 336 | setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom); |
| 337 | setOperationAction(ISD::JumpTable, MVT::i32, Custom); |
| 338 | setOperationAction(ISD::ConstantPool, MVT::i32, Custom); |
| 339 | setOperationAction(ISD::SELECT, MVT::f32, Custom); |
| 340 | setOperationAction(ISD::SELECT, MVT::f64, Custom); |
| 341 | setOperationAction(ISD::SELECT, MVT::i32, Custom); |
Akira Hatanaka | 3fef29d | 2012-07-11 19:32:27 +0000 | [diff] [blame] | 342 | setOperationAction(ISD::SELECT_CC, MVT::f32, Custom); |
| 343 | setOperationAction(ISD::SELECT_CC, MVT::f64, Custom); |
Akira Hatanaka | 0a40c23 | 2012-03-09 23:46:03 +0000 | [diff] [blame] | 344 | setOperationAction(ISD::SETCC, MVT::f32, Custom); |
| 345 | setOperationAction(ISD::SETCC, MVT::f64, Custom); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 346 | setOperationAction(ISD::BRCOND, MVT::Other, Custom); |
Bruno Cardoso Lopes | 6059b85 | 2010-02-06 21:00:02 +0000 | [diff] [blame] | 347 | setOperationAction(ISD::VASTART, MVT::Other, Custom); |
Akira Hatanaka | d229b7b | 2012-03-10 00:03:50 +0000 | [diff] [blame] | 348 | setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom); |
| 349 | setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom); |
Reed Kotler | 8834a20 | 2012-10-29 16:16:54 +0000 | [diff] [blame] | 350 | if (Subtarget->inMips16Mode()) { |
| 351 | setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand); |
| 352 | setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Expand); |
| 353 | } |
| 354 | else { |
| 355 | setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom); |
| 356 | setOperationAction(ISD::ATOMIC_FENCE, MVT::Other, Custom); |
| 357 | } |
Akira Hatanaka | f934d15 | 2012-09-15 01:02:03 +0000 | [diff] [blame] | 358 | if (!Subtarget->inMips16Mode()) { |
| 359 | setOperationAction(ISD::LOAD, MVT::i32, Custom); |
| 360 | setOperationAction(ISD::STORE, MVT::i32, Custom); |
| 361 | } |
Akira Hatanaka | d229b7b | 2012-03-10 00:03:50 +0000 | [diff] [blame] | 362 | |
Akira Hatanaka | c12a6e6 | 2012-04-11 22:49:04 +0000 | [diff] [blame] | 363 | if (!TM.Options.NoNaNsFPMath) { |
| 364 | setOperationAction(ISD::FABS, MVT::f32, Custom); |
| 365 | setOperationAction(ISD::FABS, MVT::f64, Custom); |
| 366 | } |
| 367 | |
Akira Hatanaka | d229b7b | 2012-03-10 00:03:50 +0000 | [diff] [blame] | 368 | if (HasMips64) { |
| 369 | setOperationAction(ISD::GlobalAddress, MVT::i64, Custom); |
| 370 | setOperationAction(ISD::BlockAddress, MVT::i64, Custom); |
| 371 | setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom); |
| 372 | setOperationAction(ISD::JumpTable, MVT::i64, Custom); |
| 373 | setOperationAction(ISD::ConstantPool, MVT::i64, Custom); |
| 374 | setOperationAction(ISD::SELECT, MVT::i64, Custom); |
Akira Hatanaka | 7664f05 | 2012-06-02 00:04:42 +0000 | [diff] [blame] | 375 | setOperationAction(ISD::LOAD, MVT::i64, Custom); |
| 376 | setOperationAction(ISD::STORE, MVT::i64, Custom); |
Akira Hatanaka | d229b7b | 2012-03-10 00:03:50 +0000 | [diff] [blame] | 377 | } |
Bruno Cardoso Lopes | 6059b85 | 2010-02-06 21:00:02 +0000 | [diff] [blame] | 378 | |
Akira Hatanaka | a284acb | 2012-05-09 00:55:21 +0000 | [diff] [blame] | 379 | if (!HasMips64) { |
| 380 | setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom); |
| 381 | setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom); |
| 382 | setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom); |
| 383 | } |
| 384 | |
Akira Hatanaka | e90a3bc | 2012-11-07 19:10:58 +0000 | [diff] [blame] | 385 | setOperationAction(ISD::ADD, MVT::i32, Custom); |
| 386 | if (HasMips64) |
| 387 | setOperationAction(ISD::ADD, MVT::i64, Custom); |
| 388 | |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 389 | setOperationAction(ISD::SDIV, MVT::i32, Expand); |
| 390 | setOperationAction(ISD::SREM, MVT::i32, Expand); |
| 391 | setOperationAction(ISD::UDIV, MVT::i32, Expand); |
| 392 | setOperationAction(ISD::UREM, MVT::i32, Expand); |
Akira Hatanaka | dda4a07 | 2011-10-03 21:06:13 +0000 | [diff] [blame] | 393 | setOperationAction(ISD::SDIV, MVT::i64, Expand); |
| 394 | setOperationAction(ISD::SREM, MVT::i64, Expand); |
| 395 | setOperationAction(ISD::UDIV, MVT::i64, Expand); |
| 396 | setOperationAction(ISD::UREM, MVT::i64, Expand); |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 397 | |
Bruno Cardoso Lopes | 97c2537 | 2008-07-09 04:15:08 +0000 | [diff] [blame] | 398 | // Operations not directly supported by Mips. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 399 | setOperationAction(ISD::BR_JT, MVT::Other, Expand); |
| 400 | setOperationAction(ISD::BR_CC, MVT::Other, Expand); |
| 401 | setOperationAction(ISD::SELECT_CC, MVT::Other, Expand); |
| 402 | setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand); |
Akira Hatanaka | e1bcd6b | 2011-12-20 23:40:56 +0000 | [diff] [blame] | 403 | setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 404 | setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand); |
Akira Hatanaka | e1bcd6b | 2011-12-20 23:40:56 +0000 | [diff] [blame] | 405 | setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 406 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand); |
| 407 | setOperationAction(ISD::CTPOP, MVT::i32, Expand); |
Akira Hatanaka | 7f16274 | 2011-12-21 00:14:05 +0000 | [diff] [blame] | 408 | setOperationAction(ISD::CTPOP, MVT::i64, Expand); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 409 | setOperationAction(ISD::CTTZ, MVT::i32, Expand); |
Akira Hatanaka | 7f16274 | 2011-12-21 00:14:05 +0000 | [diff] [blame] | 410 | setOperationAction(ISD::CTTZ, MVT::i64, Expand); |
Chandler Carruth | 63974b2 | 2011-12-13 01:56:10 +0000 | [diff] [blame] | 411 | setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand); |
| 412 | setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand); |
| 413 | setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand); |
| 414 | setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 415 | setOperationAction(ISD::ROTL, MVT::i32, Expand); |
Akira Hatanaka | c7bafe9 | 2011-09-30 18:51:46 +0000 | [diff] [blame] | 416 | setOperationAction(ISD::ROTL, MVT::i64, Expand); |
Akira Hatanaka | 1d165f1 | 2012-07-31 20:54:48 +0000 | [diff] [blame] | 417 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand); |
| 418 | setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand); |
Bruno Cardoso Lopes | 908b6dd | 2010-12-09 17:32:30 +0000 | [diff] [blame] | 419 | |
Akira Hatanaka | 5663344 | 2011-09-20 23:53:09 +0000 | [diff] [blame] | 420 | if (!Subtarget->hasMips32r2()) |
Bruno Cardoso Lopes | 908b6dd | 2010-12-09 17:32:30 +0000 | [diff] [blame] | 421 | setOperationAction(ISD::ROTR, MVT::i32, Expand); |
| 422 | |
Akira Hatanaka | c7bafe9 | 2011-09-30 18:51:46 +0000 | [diff] [blame] | 423 | if (!Subtarget->hasMips64r2()) |
| 424 | setOperationAction(ISD::ROTR, MVT::i64, Expand); |
| 425 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 426 | setOperationAction(ISD::FSIN, MVT::f32, Expand); |
Bruno Cardoso Lopes | 5d6fb5d | 2011-03-04 18:54:14 +0000 | [diff] [blame] | 427 | setOperationAction(ISD::FSIN, MVT::f64, Expand); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 428 | setOperationAction(ISD::FCOS, MVT::f32, Expand); |
Bruno Cardoso Lopes | 5d6fb5d | 2011-03-04 18:54:14 +0000 | [diff] [blame] | 429 | setOperationAction(ISD::FCOS, MVT::f64, Expand); |
Evan Cheng | 8688a58 | 2013-01-29 02:32:37 +0000 | [diff] [blame] | 430 | setOperationAction(ISD::FSINCOS, MVT::f32, Expand); |
| 431 | setOperationAction(ISD::FSINCOS, MVT::f64, Expand); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 432 | setOperationAction(ISD::FPOWI, MVT::f32, Expand); |
| 433 | setOperationAction(ISD::FPOW, MVT::f32, Expand); |
Akira Hatanaka | 46da136 | 2011-05-23 22:23:58 +0000 | [diff] [blame] | 434 | setOperationAction(ISD::FPOW, MVT::f64, Expand); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 435 | setOperationAction(ISD::FLOG, MVT::f32, Expand); |
| 436 | setOperationAction(ISD::FLOG2, MVT::f32, Expand); |
| 437 | setOperationAction(ISD::FLOG10, MVT::f32, Expand); |
| 438 | setOperationAction(ISD::FEXP, MVT::f32, Expand); |
Cameron Zwarich | 3339084 | 2011-07-08 21:39:21 +0000 | [diff] [blame] | 439 | setOperationAction(ISD::FMA, MVT::f32, Expand); |
| 440 | setOperationAction(ISD::FMA, MVT::f64, Expand); |
Akira Hatanaka | 21ecc2f | 2012-03-29 18:43:11 +0000 | [diff] [blame] | 441 | setOperationAction(ISD::FREM, MVT::f32, Expand); |
| 442 | setOperationAction(ISD::FREM, MVT::f64, Expand); |
Bruno Cardoso Lopes | 97c2537 | 2008-07-09 04:15:08 +0000 | [diff] [blame] | 443 | |
Akira Hatanaka | 1cc6333 | 2012-04-11 22:59:08 +0000 | [diff] [blame] | 444 | if (!TM.Options.NoNaNsFPMath) { |
| 445 | setOperationAction(ISD::FNEG, MVT::f32, Expand); |
| 446 | setOperationAction(ISD::FNEG, MVT::f64, Expand); |
| 447 | } |
| 448 | |
Akira Hatanaka | cf0cd80 | 2011-05-26 18:59:03 +0000 | [diff] [blame] | 449 | setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand); |
Akira Hatanaka | 590baca | 2012-02-02 03:13:40 +0000 | [diff] [blame] | 450 | setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand); |
Akira Hatanaka | cf0cd80 | 2011-05-26 18:59:03 +0000 | [diff] [blame] | 451 | setOperationAction(ISD::EHSELECTION, MVT::i32, Expand); |
Akira Hatanaka | 590baca | 2012-02-02 03:13:40 +0000 | [diff] [blame] | 452 | setOperationAction(ISD::EHSELECTION, MVT::i64, Expand); |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 453 | |
Akira Hatanaka | 544cc21 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 454 | setOperationAction(ISD::EH_RETURN, MVT::Other, Custom); |
| 455 | |
Bruno Cardoso Lopes | 954dac0 | 2011-03-09 19:22:22 +0000 | [diff] [blame] | 456 | setOperationAction(ISD::VAARG, MVT::Other, Expand); |
| 457 | setOperationAction(ISD::VACOPY, MVT::Other, Expand); |
| 458 | setOperationAction(ISD::VAEND, MVT::Other, Expand); |
| 459 | |
Akira Hatanaka | b430cec | 2012-09-21 23:58:31 +0000 | [diff] [blame] | 460 | setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::i64, Custom); |
| 461 | setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i64, Custom); |
| 462 | |
Bruno Cardoso Lopes | 97c2537 | 2008-07-09 04:15:08 +0000 | [diff] [blame] | 463 | // Use the default for now |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 464 | setOperationAction(ISD::STACKSAVE, MVT::Other, Expand); |
| 465 | setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand); |
Eli Friedman | 1464846 | 2011-07-27 22:21:52 +0000 | [diff] [blame] | 466 | |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 467 | setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand); |
| 468 | setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand); |
| 469 | setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand); |
| 470 | setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand); |
Eli Friedman | 4db5aca | 2011-08-29 18:23:02 +0000 | [diff] [blame] | 471 | |
Reed Kotler | 8834a20 | 2012-10-29 16:16:54 +0000 | [diff] [blame] | 472 | if (Subtarget->inMips16Mode()) { |
| 473 | setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Expand); |
| 474 | setOperationAction(ISD::ATOMIC_SWAP, MVT::i32, Expand); |
| 475 | setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i32, Expand); |
| 476 | setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Expand); |
| 477 | setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i32, Expand); |
| 478 | setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i32, Expand); |
| 479 | setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i32, Expand); |
| 480 | setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i32, Expand); |
| 481 | setOperationAction(ISD::ATOMIC_LOAD_MIN, MVT::i32, Expand); |
| 482 | setOperationAction(ISD::ATOMIC_LOAD_MAX, MVT::i32, Expand); |
| 483 | setOperationAction(ISD::ATOMIC_LOAD_UMIN, MVT::i32, Expand); |
| 484 | setOperationAction(ISD::ATOMIC_LOAD_UMAX, MVT::i32, Expand); |
| 485 | } |
| 486 | |
Eli Friedman | 26689ac | 2011-08-03 21:06:02 +0000 | [diff] [blame] | 487 | setInsertFencesForAtomic(true); |
| 488 | |
Bruno Cardoso Lopes | 7728f7e | 2008-07-09 05:32:22 +0000 | [diff] [blame] | 489 | if (!Subtarget->hasSEInReg()) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 490 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand); |
| 491 | setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand); |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 492 | } |
| 493 | |
Akira Hatanaka | c79507a | 2011-12-21 00:20:27 +0000 | [diff] [blame] | 494 | if (!Subtarget->hasBitCount()) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 495 | setOperationAction(ISD::CTLZ, MVT::i32, Expand); |
Akira Hatanaka | c79507a | 2011-12-21 00:20:27 +0000 | [diff] [blame] | 496 | setOperationAction(ISD::CTLZ, MVT::i64, Expand); |
| 497 | } |
Bruno Cardoso Lopes | 65ad452 | 2008-08-08 06:16:31 +0000 | [diff] [blame] | 498 | |
Akira Hatanaka | c0ea043 | 2011-12-20 23:56:43 +0000 | [diff] [blame] | 499 | if (!Subtarget->hasSwap()) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 500 | setOperationAction(ISD::BSWAP, MVT::i32, Expand); |
Akira Hatanaka | c0ea043 | 2011-12-20 23:56:43 +0000 | [diff] [blame] | 501 | setOperationAction(ISD::BSWAP, MVT::i64, Expand); |
| 502 | } |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 503 | |
Akira Hatanaka | 7664f05 | 2012-06-02 00:04:42 +0000 | [diff] [blame] | 504 | if (HasMips64) { |
| 505 | setLoadExtAction(ISD::SEXTLOAD, MVT::i32, Custom); |
| 506 | setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Custom); |
| 507 | setLoadExtAction(ISD::EXTLOAD, MVT::i32, Custom); |
| 508 | setTruncStoreAction(MVT::i64, MVT::i32, Custom); |
| 509 | } |
| 510 | |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 511 | setTargetDAGCombine(ISD::ADDE); |
| 512 | setTargetDAGCombine(ISD::SUBE); |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 513 | setTargetDAGCombine(ISD::SDIVREM); |
| 514 | setTargetDAGCombine(ISD::UDIVREM); |
Akira Hatanaka | ee8c3b0 | 2012-03-08 03:26:37 +0000 | [diff] [blame] | 515 | setTargetDAGCombine(ISD::SELECT); |
Akira Hatanaka | 77b85b6 | 2011-08-17 17:45:08 +0000 | [diff] [blame] | 516 | setTargetDAGCombine(ISD::AND); |
| 517 | setTargetDAGCombine(ISD::OR); |
Akira Hatanaka | 8782707 | 2012-06-13 20:33:18 +0000 | [diff] [blame] | 518 | setTargetDAGCombine(ISD::ADD); |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 519 | |
Akira Hatanaka | 5fdf500 | 2012-03-08 01:59:33 +0000 | [diff] [blame] | 520 | setMinFunctionAlignment(HasMips64 ? 3 : 2); |
Eli Friedman | fc5d305 | 2011-05-06 20:34:06 +0000 | [diff] [blame] | 521 | |
Akira Hatanaka | 3f5b107 | 2012-02-02 03:17:04 +0000 | [diff] [blame] | 522 | setStackPointerRegisterToSaveRestore(IsN64 ? Mips::SP_64 : Mips::SP); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 523 | computeRegisterProperties(); |
Akira Hatanaka | cf0cd80 | 2011-05-26 18:59:03 +0000 | [diff] [blame] | 524 | |
Akira Hatanaka | 590baca | 2012-02-02 03:13:40 +0000 | [diff] [blame] | 525 | setExceptionPointerRegister(IsN64 ? Mips::A0_64 : Mips::A0); |
| 526 | setExceptionSelectorRegister(IsN64 ? Mips::A1_64 : Mips::A1); |
Akira Hatanaka | e193b32 | 2012-06-13 19:33:32 +0000 | [diff] [blame] | 527 | |
Jim Grosbach | 3450f80 | 2013-02-20 21:13:59 +0000 | [diff] [blame] | 528 | MaxStoresPerMemcpy = 16; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 529 | } |
| 530 | |
Evan Cheng | 376642e | 2012-12-10 23:21:26 +0000 | [diff] [blame] | 531 | bool |
| 532 | MipsTargetLowering::allowsUnalignedMemoryAccesses(EVT VT, bool *Fast) const { |
Akira Hatanaka | 511961a | 2011-08-17 18:49:18 +0000 | [diff] [blame] | 533 | MVT::SimpleValueType SVT = VT.getSimpleVT().SimpleTy; |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 534 | |
Akira Hatanaka | f934d15 | 2012-09-15 01:02:03 +0000 | [diff] [blame] | 535 | if (Subtarget->inMips16Mode()) |
| 536 | return false; |
| 537 | |
Akira Hatanaka | 44b6c71 | 2012-02-28 02:55:02 +0000 | [diff] [blame] | 538 | switch (SVT) { |
| 539 | case MVT::i64: |
| 540 | case MVT::i32: |
Evan Cheng | 376642e | 2012-12-10 23:21:26 +0000 | [diff] [blame] | 541 | if (Fast) |
| 542 | *Fast = true; |
Akira Hatanaka | 44b6c71 | 2012-02-28 02:55:02 +0000 | [diff] [blame] | 543 | return true; |
Akira Hatanaka | 44b6c71 | 2012-02-28 02:55:02 +0000 | [diff] [blame] | 544 | default: |
| 545 | return false; |
| 546 | } |
Akira Hatanaka | 5c21c9e | 2011-08-12 21:30:06 +0000 | [diff] [blame] | 547 | } |
| 548 | |
Duncan Sands | 28b77e9 | 2011-09-06 19:07:46 +0000 | [diff] [blame] | 549 | EVT MipsTargetLowering::getSetCCResultType(EVT VT) const { |
Akira Hatanaka | e13f441 | 2013-01-04 20:06:01 +0000 | [diff] [blame] | 550 | if (!VT.isVector()) |
| 551 | return MVT::i32; |
| 552 | return VT.changeVectorElementTypeToInteger(); |
Scott Michel | 5b8f82e | 2008-03-10 15:42:14 +0000 | [diff] [blame] | 553 | } |
| 554 | |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 555 | // SelectMadd - |
| 556 | // Transforms a subgraph in CurDAG if the following pattern is found: |
| 557 | // (addc multLo, Lo0), (adde multHi, Hi0), |
| 558 | // where, |
| 559 | // multHi/Lo: product of multiplication |
Bruno Cardoso Lopes | 8e826e6 | 2011-02-10 18:05:10 +0000 | [diff] [blame] | 560 | // Lo0: initial value of Lo register |
| 561 | // Hi0: initial value of Hi register |
Akira Hatanaka | 81bd78b | 2011-03-30 21:15:35 +0000 | [diff] [blame] | 562 | // Return true if pattern matching was successful. |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 563 | static bool SelectMadd(SDNode *ADDENode, SelectionDAG *CurDAG) { |
Bruno Cardoso Lopes | 8e826e6 | 2011-02-10 18:05:10 +0000 | [diff] [blame] | 564 | // ADDENode's second operand must be a flag output of an ADDC node in order |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 565 | // for the matching to be successful. |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 566 | SDNode *ADDCNode = ADDENode->getOperand(2).getNode(); |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 567 | |
| 568 | if (ADDCNode->getOpcode() != ISD::ADDC) |
| 569 | return false; |
| 570 | |
| 571 | SDValue MultHi = ADDENode->getOperand(0); |
| 572 | SDValue MultLo = ADDCNode->getOperand(0); |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 573 | SDNode *MultNode = MultHi.getNode(); |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 574 | unsigned MultOpc = MultHi.getOpcode(); |
| 575 | |
| 576 | // MultHi and MultLo must be generated by the same node, |
| 577 | if (MultLo.getNode() != MultNode) |
| 578 | return false; |
| 579 | |
| 580 | // and it must be a multiplication. |
| 581 | if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI) |
| 582 | return false; |
Bruno Cardoso Lopes | 8e826e6 | 2011-02-10 18:05:10 +0000 | [diff] [blame] | 583 | |
| 584 | // MultLo amd MultHi must be the first and second output of MultNode |
| 585 | // respectively. |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 586 | if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0) |
| 587 | return false; |
| 588 | |
Bruno Cardoso Lopes | 8e826e6 | 2011-02-10 18:05:10 +0000 | [diff] [blame] | 589 | // Transform this to a MADD only if ADDENode and ADDCNode are the only users |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 590 | // of the values of MultNode, in which case MultNode will be removed in later |
| 591 | // phases. |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 592 | // If there exist users other than ADDENode or ADDCNode, this function returns |
| 593 | // here, which will result in MultNode being mapped to a single MULT |
Bruno Cardoso Lopes | 8e826e6 | 2011-02-10 18:05:10 +0000 | [diff] [blame] | 594 | // instruction node rather than a pair of MULT and MADD instructions being |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 595 | // produced. |
| 596 | if (!MultHi.hasOneUse() || !MultLo.hasOneUse()) |
| 597 | return false; |
| 598 | |
Bruno Cardoso Lopes | 8e826e6 | 2011-02-10 18:05:10 +0000 | [diff] [blame] | 599 | SDValue Chain = CurDAG->getEntryNode(); |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 600 | DebugLoc dl = ADDENode->getDebugLoc(); |
| 601 | |
| 602 | // create MipsMAdd(u) node |
| 603 | MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MAddu : MipsISD::MAdd; |
Bruno Cardoso Lopes | 8e826e6 | 2011-02-10 18:05:10 +0000 | [diff] [blame] | 604 | |
Akira Hatanaka | 8209968 | 2011-12-19 19:52:25 +0000 | [diff] [blame] | 605 | SDValue MAdd = CurDAG->getNode(MultOpc, dl, MVT::Glue, |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 606 | MultNode->getOperand(0),// Factor 0 |
| 607 | MultNode->getOperand(1),// Factor 1 |
Bruno Cardoso Lopes | 8e826e6 | 2011-02-10 18:05:10 +0000 | [diff] [blame] | 608 | ADDCNode->getOperand(1),// Lo0 |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 609 | ADDENode->getOperand(1));// Hi0 |
| 610 | |
| 611 | // create CopyFromReg nodes |
| 612 | SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32, |
| 613 | MAdd); |
Bruno Cardoso Lopes | 8e826e6 | 2011-02-10 18:05:10 +0000 | [diff] [blame] | 614 | SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl, |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 615 | Mips::HI, MVT::i32, |
| 616 | CopyFromLo.getValue(2)); |
| 617 | |
| 618 | // replace uses of adde and addc here |
| 619 | if (!SDValue(ADDCNode, 0).use_empty()) |
| 620 | CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDCNode, 0), CopyFromLo); |
| 621 | |
| 622 | if (!SDValue(ADDENode, 0).use_empty()) |
| 623 | CurDAG->ReplaceAllUsesOfValueWith(SDValue(ADDENode, 0), CopyFromHi); |
| 624 | |
Bruno Cardoso Lopes | 8e826e6 | 2011-02-10 18:05:10 +0000 | [diff] [blame] | 625 | return true; |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 626 | } |
| 627 | |
| 628 | // SelectMsub - |
| 629 | // Transforms a subgraph in CurDAG if the following pattern is found: |
| 630 | // (addc Lo0, multLo), (sube Hi0, multHi), |
| 631 | // where, |
| 632 | // multHi/Lo: product of multiplication |
Bruno Cardoso Lopes | 8e826e6 | 2011-02-10 18:05:10 +0000 | [diff] [blame] | 633 | // Lo0: initial value of Lo register |
| 634 | // Hi0: initial value of Hi register |
Akira Hatanaka | 81bd78b | 2011-03-30 21:15:35 +0000 | [diff] [blame] | 635 | // Return true if pattern matching was successful. |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 636 | static bool SelectMsub(SDNode *SUBENode, SelectionDAG *CurDAG) { |
Bruno Cardoso Lopes | 8e826e6 | 2011-02-10 18:05:10 +0000 | [diff] [blame] | 637 | // SUBENode's second operand must be a flag output of an SUBC node in order |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 638 | // for the matching to be successful. |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 639 | SDNode *SUBCNode = SUBENode->getOperand(2).getNode(); |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 640 | |
| 641 | if (SUBCNode->getOpcode() != ISD::SUBC) |
| 642 | return false; |
| 643 | |
| 644 | SDValue MultHi = SUBENode->getOperand(1); |
| 645 | SDValue MultLo = SUBCNode->getOperand(1); |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 646 | SDNode *MultNode = MultHi.getNode(); |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 647 | unsigned MultOpc = MultHi.getOpcode(); |
| 648 | |
| 649 | // MultHi and MultLo must be generated by the same node, |
| 650 | if (MultLo.getNode() != MultNode) |
| 651 | return false; |
| 652 | |
| 653 | // and it must be a multiplication. |
| 654 | if (MultOpc != ISD::SMUL_LOHI && MultOpc != ISD::UMUL_LOHI) |
| 655 | return false; |
| 656 | |
| 657 | // MultLo amd MultHi must be the first and second output of MultNode |
| 658 | // respectively. |
| 659 | if (MultHi.getResNo() != 1 || MultLo.getResNo() != 0) |
| 660 | return false; |
| 661 | |
| 662 | // Transform this to a MSUB only if SUBENode and SUBCNode are the only users |
| 663 | // of the values of MultNode, in which case MultNode will be removed in later |
| 664 | // phases. |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 665 | // If there exist users other than SUBENode or SUBCNode, this function returns |
| 666 | // here, which will result in MultNode being mapped to a single MULT |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 667 | // instruction node rather than a pair of MULT and MSUB instructions being |
| 668 | // produced. |
| 669 | if (!MultHi.hasOneUse() || !MultLo.hasOneUse()) |
| 670 | return false; |
| 671 | |
| 672 | SDValue Chain = CurDAG->getEntryNode(); |
| 673 | DebugLoc dl = SUBENode->getDebugLoc(); |
| 674 | |
| 675 | // create MipsSub(u) node |
| 676 | MultOpc = MultOpc == ISD::UMUL_LOHI ? MipsISD::MSubu : MipsISD::MSub; |
| 677 | |
Akira Hatanaka | 8209968 | 2011-12-19 19:52:25 +0000 | [diff] [blame] | 678 | SDValue MSub = CurDAG->getNode(MultOpc, dl, MVT::Glue, |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 679 | MultNode->getOperand(0),// Factor 0 |
| 680 | MultNode->getOperand(1),// Factor 1 |
| 681 | SUBCNode->getOperand(0),// Lo0 |
| 682 | SUBENode->getOperand(0));// Hi0 |
| 683 | |
| 684 | // create CopyFromReg nodes |
| 685 | SDValue CopyFromLo = CurDAG->getCopyFromReg(Chain, dl, Mips::LO, MVT::i32, |
| 686 | MSub); |
| 687 | SDValue CopyFromHi = CurDAG->getCopyFromReg(CopyFromLo.getValue(1), dl, |
| 688 | Mips::HI, MVT::i32, |
| 689 | CopyFromLo.getValue(2)); |
| 690 | |
| 691 | // replace uses of sube and subc here |
| 692 | if (!SDValue(SUBCNode, 0).use_empty()) |
| 693 | CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBCNode, 0), CopyFromLo); |
| 694 | |
| 695 | if (!SDValue(SUBENode, 0).use_empty()) |
| 696 | CurDAG->ReplaceAllUsesOfValueWith(SDValue(SUBENode, 0), CopyFromHi); |
| 697 | |
| 698 | return true; |
| 699 | } |
| 700 | |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 701 | static SDValue PerformADDECombine(SDNode *N, SelectionDAG &DAG, |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 702 | TargetLowering::DAGCombinerInfo &DCI, |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 703 | const MipsSubtarget *Subtarget) { |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 704 | if (DCI.isBeforeLegalize()) |
| 705 | return SDValue(); |
| 706 | |
Akira Hatanaka | e184fec | 2011-11-11 04:18:21 +0000 | [diff] [blame] | 707 | if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 && |
| 708 | SelectMadd(N, &DAG)) |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 709 | return SDValue(N, 0); |
Bruno Cardoso Lopes | 8e826e6 | 2011-02-10 18:05:10 +0000 | [diff] [blame] | 710 | |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 711 | return SDValue(); |
Bruno Cardoso Lopes | 8e826e6 | 2011-02-10 18:05:10 +0000 | [diff] [blame] | 712 | } |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 713 | |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 714 | static SDValue PerformSUBECombine(SDNode *N, SelectionDAG &DAG, |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 715 | TargetLowering::DAGCombinerInfo &DCI, |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 716 | const MipsSubtarget *Subtarget) { |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 717 | if (DCI.isBeforeLegalize()) |
| 718 | return SDValue(); |
| 719 | |
Akira Hatanaka | e184fec | 2011-11-11 04:18:21 +0000 | [diff] [blame] | 720 | if (Subtarget->hasMips32() && N->getValueType(0) == MVT::i32 && |
| 721 | SelectMsub(N, &DAG)) |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 722 | return SDValue(N, 0); |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 723 | |
Bruno Cardoso Lopes | 8e826e6 | 2011-02-10 18:05:10 +0000 | [diff] [blame] | 724 | return SDValue(); |
| 725 | } |
| 726 | |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 727 | static SDValue PerformDivRemCombine(SDNode *N, SelectionDAG &DAG, |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 728 | TargetLowering::DAGCombinerInfo &DCI, |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 729 | const MipsSubtarget *Subtarget) { |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 730 | if (DCI.isBeforeLegalizeOps()) |
| 731 | return SDValue(); |
| 732 | |
Akira Hatanaka | dda4a07 | 2011-10-03 21:06:13 +0000 | [diff] [blame] | 733 | EVT Ty = N->getValueType(0); |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 734 | unsigned LO = (Ty == MVT::i32) ? Mips::LO : Mips::LO64; |
| 735 | unsigned HI = (Ty == MVT::i32) ? Mips::HI : Mips::HI64; |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 736 | unsigned opc = N->getOpcode() == ISD::SDIVREM ? MipsISD::DivRem : |
| 737 | MipsISD::DivRemU; |
| 738 | DebugLoc dl = N->getDebugLoc(); |
| 739 | |
| 740 | SDValue DivRem = DAG.getNode(opc, dl, MVT::Glue, |
| 741 | N->getOperand(0), N->getOperand(1)); |
| 742 | SDValue InChain = DAG.getEntryNode(); |
| 743 | SDValue InGlue = DivRem; |
| 744 | |
| 745 | // insert MFLO |
| 746 | if (N->hasAnyUseOfValue(0)) { |
Akira Hatanaka | dda4a07 | 2011-10-03 21:06:13 +0000 | [diff] [blame] | 747 | SDValue CopyFromLo = DAG.getCopyFromReg(InChain, dl, LO, Ty, |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 748 | InGlue); |
| 749 | DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), CopyFromLo); |
| 750 | InChain = CopyFromLo.getValue(1); |
| 751 | InGlue = CopyFromLo.getValue(2); |
| 752 | } |
| 753 | |
| 754 | // insert MFHI |
| 755 | if (N->hasAnyUseOfValue(1)) { |
| 756 | SDValue CopyFromHi = DAG.getCopyFromReg(InChain, dl, |
Akira Hatanaka | dda4a07 | 2011-10-03 21:06:13 +0000 | [diff] [blame] | 757 | HI, Ty, InGlue); |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 758 | DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), CopyFromHi); |
| 759 | } |
| 760 | |
| 761 | return SDValue(); |
| 762 | } |
| 763 | |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 764 | static Mips::CondCode FPCondCCodeToFCC(ISD::CondCode CC) { |
| 765 | switch (CC) { |
| 766 | default: llvm_unreachable("Unknown fp condition code!"); |
| 767 | case ISD::SETEQ: |
| 768 | case ISD::SETOEQ: return Mips::FCOND_OEQ; |
| 769 | case ISD::SETUNE: return Mips::FCOND_UNE; |
| 770 | case ISD::SETLT: |
| 771 | case ISD::SETOLT: return Mips::FCOND_OLT; |
| 772 | case ISD::SETGT: |
| 773 | case ISD::SETOGT: return Mips::FCOND_OGT; |
| 774 | case ISD::SETLE: |
| 775 | case ISD::SETOLE: return Mips::FCOND_OLE; |
| 776 | case ISD::SETGE: |
| 777 | case ISD::SETOGE: return Mips::FCOND_OGE; |
| 778 | case ISD::SETULT: return Mips::FCOND_ULT; |
| 779 | case ISD::SETULE: return Mips::FCOND_ULE; |
| 780 | case ISD::SETUGT: return Mips::FCOND_UGT; |
| 781 | case ISD::SETUGE: return Mips::FCOND_UGE; |
| 782 | case ISD::SETUO: return Mips::FCOND_UN; |
| 783 | case ISD::SETO: return Mips::FCOND_OR; |
| 784 | case ISD::SETNE: |
| 785 | case ISD::SETONE: return Mips::FCOND_ONE; |
| 786 | case ISD::SETUEQ: return Mips::FCOND_UEQ; |
| 787 | } |
| 788 | } |
| 789 | |
| 790 | |
| 791 | // Returns true if condition code has to be inverted. |
| 792 | static bool InvertFPCondCode(Mips::CondCode CC) { |
| 793 | if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT) |
| 794 | return false; |
| 795 | |
Akira Hatanaka | 8209968 | 2011-12-19 19:52:25 +0000 | [diff] [blame] | 796 | assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) && |
| 797 | "Illegal Condition Code"); |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 798 | |
Akira Hatanaka | 8209968 | 2011-12-19 19:52:25 +0000 | [diff] [blame] | 799 | return true; |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 800 | } |
| 801 | |
| 802 | // Creates and returns an FPCmp node from a setcc node. |
| 803 | // Returns Op if setcc is not a floating point comparison. |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 804 | static SDValue CreateFPCmp(SelectionDAG &DAG, const SDValue &Op) { |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 805 | // must be a SETCC node |
| 806 | if (Op.getOpcode() != ISD::SETCC) |
| 807 | return Op; |
| 808 | |
| 809 | SDValue LHS = Op.getOperand(0); |
| 810 | |
| 811 | if (!LHS.getValueType().isFloatingPoint()) |
| 812 | return Op; |
| 813 | |
| 814 | SDValue RHS = Op.getOperand(1); |
| 815 | DebugLoc dl = Op.getDebugLoc(); |
| 816 | |
Akira Hatanaka | 0bf3dfb | 2011-04-15 21:00:26 +0000 | [diff] [blame] | 817 | // Assume the 3rd operand is a CondCodeSDNode. Add code to check the type of |
| 818 | // node if necessary. |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 819 | ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get(); |
| 820 | |
| 821 | return DAG.getNode(MipsISD::FPCmp, dl, MVT::Glue, LHS, RHS, |
| 822 | DAG.getConstant(FPCondCCodeToFCC(CC), MVT::i32)); |
| 823 | } |
| 824 | |
| 825 | // Creates and returns a CMovFPT/F node. |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 826 | static SDValue CreateCMovFP(SelectionDAG &DAG, SDValue Cond, SDValue True, |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 827 | SDValue False, DebugLoc DL) { |
| 828 | bool invert = InvertFPCondCode((Mips::CondCode) |
| 829 | cast<ConstantSDNode>(Cond.getOperand(2)) |
| 830 | ->getSExtValue()); |
| 831 | |
| 832 | return DAG.getNode((invert ? MipsISD::CMovFP_F : MipsISD::CMovFP_T), DL, |
| 833 | True.getValueType(), True, False, Cond); |
| 834 | } |
| 835 | |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 836 | static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG, |
Akira Hatanaka | e2bdf7f | 2012-03-08 02:14:24 +0000 | [diff] [blame] | 837 | TargetLowering::DAGCombinerInfo &DCI, |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 838 | const MipsSubtarget *Subtarget) { |
Akira Hatanaka | e2bdf7f | 2012-03-08 02:14:24 +0000 | [diff] [blame] | 839 | if (DCI.isBeforeLegalizeOps()) |
| 840 | return SDValue(); |
| 841 | |
| 842 | SDValue SetCC = N->getOperand(0); |
| 843 | |
| 844 | if ((SetCC.getOpcode() != ISD::SETCC) || |
| 845 | !SetCC.getOperand(0).getValueType().isInteger()) |
| 846 | return SDValue(); |
| 847 | |
| 848 | SDValue False = N->getOperand(2); |
| 849 | EVT FalseTy = False.getValueType(); |
| 850 | |
| 851 | if (!FalseTy.isInteger()) |
| 852 | return SDValue(); |
| 853 | |
| 854 | ConstantSDNode *CN = dyn_cast<ConstantSDNode>(False); |
| 855 | |
| 856 | if (!CN || CN->getZExtValue()) |
| 857 | return SDValue(); |
| 858 | |
| 859 | const DebugLoc DL = N->getDebugLoc(); |
| 860 | ISD::CondCode CC = cast<CondCodeSDNode>(SetCC.getOperand(2))->get(); |
| 861 | SDValue True = N->getOperand(1); |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 862 | |
Akira Hatanaka | e2bdf7f | 2012-03-08 02:14:24 +0000 | [diff] [blame] | 863 | SetCC = DAG.getSetCC(DL, SetCC.getValueType(), SetCC.getOperand(0), |
| 864 | SetCC.getOperand(1), ISD::getSetCCInverse(CC, true)); |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 865 | |
Akira Hatanaka | e2bdf7f | 2012-03-08 02:14:24 +0000 | [diff] [blame] | 866 | return DAG.getNode(ISD::SELECT, DL, FalseTy, SetCC, False, True); |
| 867 | } |
| 868 | |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 869 | static SDValue PerformANDCombine(SDNode *N, SelectionDAG &DAG, |
Akira Hatanaka | 77b85b6 | 2011-08-17 17:45:08 +0000 | [diff] [blame] | 870 | TargetLowering::DAGCombinerInfo &DCI, |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 871 | const MipsSubtarget *Subtarget) { |
Akira Hatanaka | 77b85b6 | 2011-08-17 17:45:08 +0000 | [diff] [blame] | 872 | // Pattern match EXT. |
| 873 | // $dst = and ((sra or srl) $src , pos), (2**size - 1) |
| 874 | // => ext $dst, $src, size, pos |
Akira Hatanaka | 5663344 | 2011-09-20 23:53:09 +0000 | [diff] [blame] | 875 | if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2()) |
Akira Hatanaka | 77b85b6 | 2011-08-17 17:45:08 +0000 | [diff] [blame] | 876 | return SDValue(); |
| 877 | |
| 878 | SDValue ShiftRight = N->getOperand(0), Mask = N->getOperand(1); |
Akira Hatanaka | d6bc523 | 2011-12-05 21:26:34 +0000 | [diff] [blame] | 879 | unsigned ShiftRightOpc = ShiftRight.getOpcode(); |
| 880 | |
Akira Hatanaka | 77b85b6 | 2011-08-17 17:45:08 +0000 | [diff] [blame] | 881 | // Op's first operand must be a shift right. |
Akira Hatanaka | d6bc523 | 2011-12-05 21:26:34 +0000 | [diff] [blame] | 882 | if (ShiftRightOpc != ISD::SRA && ShiftRightOpc != ISD::SRL) |
Akira Hatanaka | 77b85b6 | 2011-08-17 17:45:08 +0000 | [diff] [blame] | 883 | return SDValue(); |
| 884 | |
| 885 | // The second operand of the shift must be an immediate. |
Akira Hatanaka | 77b85b6 | 2011-08-17 17:45:08 +0000 | [diff] [blame] | 886 | ConstantSDNode *CN; |
| 887 | if (!(CN = dyn_cast<ConstantSDNode>(ShiftRight.getOperand(1)))) |
| 888 | return SDValue(); |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 889 | |
Akira Hatanaka | d6bc523 | 2011-12-05 21:26:34 +0000 | [diff] [blame] | 890 | uint64_t Pos = CN->getZExtValue(); |
Akira Hatanaka | 77b85b6 | 2011-08-17 17:45:08 +0000 | [diff] [blame] | 891 | uint64_t SMPos, SMSize; |
Akira Hatanaka | d6bc523 | 2011-12-05 21:26:34 +0000 | [diff] [blame] | 892 | |
Akira Hatanaka | 77b85b6 | 2011-08-17 17:45:08 +0000 | [diff] [blame] | 893 | // Op's second operand must be a shifted mask. |
| 894 | if (!(CN = dyn_cast<ConstantSDNode>(Mask)) || |
Akira Hatanaka | 854a7db | 2011-08-19 22:59:00 +0000 | [diff] [blame] | 895 | !IsShiftedMask(CN->getZExtValue(), SMPos, SMSize)) |
Akira Hatanaka | 77b85b6 | 2011-08-17 17:45:08 +0000 | [diff] [blame] | 896 | return SDValue(); |
| 897 | |
| 898 | // Return if the shifted mask does not start at bit 0 or the sum of its size |
| 899 | // and Pos exceeds the word's size. |
Akira Hatanaka | d6bc523 | 2011-12-05 21:26:34 +0000 | [diff] [blame] | 900 | EVT ValTy = N->getValueType(0); |
| 901 | if (SMPos != 0 || Pos + SMSize > ValTy.getSizeInBits()) |
Akira Hatanaka | 77b85b6 | 2011-08-17 17:45:08 +0000 | [diff] [blame] | 902 | return SDValue(); |
| 903 | |
Akira Hatanaka | d6bc523 | 2011-12-05 21:26:34 +0000 | [diff] [blame] | 904 | return DAG.getNode(MipsISD::Ext, N->getDebugLoc(), ValTy, |
Akira Hatanaka | 8209968 | 2011-12-19 19:52:25 +0000 | [diff] [blame] | 905 | ShiftRight.getOperand(0), DAG.getConstant(Pos, MVT::i32), |
Akira Hatanaka | 667645f | 2011-08-17 22:59:46 +0000 | [diff] [blame] | 906 | DAG.getConstant(SMSize, MVT::i32)); |
Akira Hatanaka | 77b85b6 | 2011-08-17 17:45:08 +0000 | [diff] [blame] | 907 | } |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 908 | |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 909 | static SDValue PerformORCombine(SDNode *N, SelectionDAG &DAG, |
Akira Hatanaka | 77b85b6 | 2011-08-17 17:45:08 +0000 | [diff] [blame] | 910 | TargetLowering::DAGCombinerInfo &DCI, |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 911 | const MipsSubtarget *Subtarget) { |
Akira Hatanaka | 77b85b6 | 2011-08-17 17:45:08 +0000 | [diff] [blame] | 912 | // Pattern match INS. |
| 913 | // $dst = or (and $src1 , mask0), (and (shl $src, pos), mask1), |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 914 | // where mask1 = (2**size - 1) << pos, mask0 = ~mask1 |
Akira Hatanaka | 77b85b6 | 2011-08-17 17:45:08 +0000 | [diff] [blame] | 915 | // => ins $dst, $src, size, pos, $src1 |
Akira Hatanaka | 5663344 | 2011-09-20 23:53:09 +0000 | [diff] [blame] | 916 | if (DCI.isBeforeLegalizeOps() || !Subtarget->hasMips32r2()) |
Akira Hatanaka | 77b85b6 | 2011-08-17 17:45:08 +0000 | [diff] [blame] | 917 | return SDValue(); |
| 918 | |
| 919 | SDValue And0 = N->getOperand(0), And1 = N->getOperand(1); |
| 920 | uint64_t SMPos0, SMSize0, SMPos1, SMSize1; |
| 921 | ConstantSDNode *CN; |
| 922 | |
| 923 | // See if Op's first operand matches (and $src1 , mask0). |
| 924 | if (And0.getOpcode() != ISD::AND) |
| 925 | return SDValue(); |
| 926 | |
| 927 | if (!(CN = dyn_cast<ConstantSDNode>(And0.getOperand(1))) || |
Akira Hatanaka | 854a7db | 2011-08-19 22:59:00 +0000 | [diff] [blame] | 928 | !IsShiftedMask(~CN->getSExtValue(), SMPos0, SMSize0)) |
Akira Hatanaka | 77b85b6 | 2011-08-17 17:45:08 +0000 | [diff] [blame] | 929 | return SDValue(); |
| 930 | |
| 931 | // See if Op's second operand matches (and (shl $src, pos), mask1). |
| 932 | if (And1.getOpcode() != ISD::AND) |
| 933 | return SDValue(); |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 934 | |
Akira Hatanaka | 77b85b6 | 2011-08-17 17:45:08 +0000 | [diff] [blame] | 935 | if (!(CN = dyn_cast<ConstantSDNode>(And1.getOperand(1))) || |
Akira Hatanaka | 854a7db | 2011-08-19 22:59:00 +0000 | [diff] [blame] | 936 | !IsShiftedMask(CN->getZExtValue(), SMPos1, SMSize1)) |
Akira Hatanaka | 77b85b6 | 2011-08-17 17:45:08 +0000 | [diff] [blame] | 937 | return SDValue(); |
| 938 | |
| 939 | // The shift masks must have the same position and size. |
| 940 | if (SMPos0 != SMPos1 || SMSize0 != SMSize1) |
| 941 | return SDValue(); |
| 942 | |
| 943 | SDValue Shl = And1.getOperand(0); |
| 944 | if (Shl.getOpcode() != ISD::SHL) |
| 945 | return SDValue(); |
| 946 | |
| 947 | if (!(CN = dyn_cast<ConstantSDNode>(Shl.getOperand(1)))) |
| 948 | return SDValue(); |
| 949 | |
| 950 | unsigned Shamt = CN->getZExtValue(); |
| 951 | |
| 952 | // Return if the shift amount and the first bit position of mask are not the |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 953 | // same. |
Akira Hatanaka | d6bc523 | 2011-12-05 21:26:34 +0000 | [diff] [blame] | 954 | EVT ValTy = N->getValueType(0); |
| 955 | if ((Shamt != SMPos0) || (SMPos0 + SMSize0 > ValTy.getSizeInBits())) |
Akira Hatanaka | 77b85b6 | 2011-08-17 17:45:08 +0000 | [diff] [blame] | 956 | return SDValue(); |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 957 | |
Akira Hatanaka | 8209968 | 2011-12-19 19:52:25 +0000 | [diff] [blame] | 958 | return DAG.getNode(MipsISD::Ins, N->getDebugLoc(), ValTy, Shl.getOperand(0), |
Akira Hatanaka | 77b85b6 | 2011-08-17 17:45:08 +0000 | [diff] [blame] | 959 | DAG.getConstant(SMPos0, MVT::i32), |
Akira Hatanaka | 8209968 | 2011-12-19 19:52:25 +0000 | [diff] [blame] | 960 | DAG.getConstant(SMSize0, MVT::i32), And0.getOperand(0)); |
Akira Hatanaka | 77b85b6 | 2011-08-17 17:45:08 +0000 | [diff] [blame] | 961 | } |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 962 | |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 963 | static SDValue PerformADDCombine(SDNode *N, SelectionDAG &DAG, |
Akira Hatanaka | 8782707 | 2012-06-13 20:33:18 +0000 | [diff] [blame] | 964 | TargetLowering::DAGCombinerInfo &DCI, |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 965 | const MipsSubtarget *Subtarget) { |
Akira Hatanaka | 8782707 | 2012-06-13 20:33:18 +0000 | [diff] [blame] | 966 | // (add v0, (add v1, abs_lo(tjt))) => (add (add v0, v1), abs_lo(tjt)) |
| 967 | |
| 968 | if (DCI.isBeforeLegalizeOps()) |
| 969 | return SDValue(); |
| 970 | |
| 971 | SDValue Add = N->getOperand(1); |
| 972 | |
| 973 | if (Add.getOpcode() != ISD::ADD) |
| 974 | return SDValue(); |
| 975 | |
| 976 | SDValue Lo = Add.getOperand(1); |
| 977 | |
| 978 | if ((Lo.getOpcode() != MipsISD::Lo) || |
| 979 | (Lo.getOperand(0).getOpcode() != ISD::TargetJumpTable)) |
| 980 | return SDValue(); |
| 981 | |
| 982 | EVT ValTy = N->getValueType(0); |
| 983 | DebugLoc DL = N->getDebugLoc(); |
| 984 | |
| 985 | SDValue Add1 = DAG.getNode(ISD::ADD, DL, ValTy, N->getOperand(0), |
| 986 | Add.getOperand(0)); |
| 987 | return DAG.getNode(ISD::ADD, DL, ValTy, Add1, Lo); |
| 988 | } |
| 989 | |
Bruno Cardoso Lopes | 8e826e6 | 2011-02-10 18:05:10 +0000 | [diff] [blame] | 990 | SDValue MipsTargetLowering::PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 991 | const { |
| 992 | SelectionDAG &DAG = DCI.DAG; |
| 993 | unsigned opc = N->getOpcode(); |
| 994 | |
| 995 | switch (opc) { |
| 996 | default: break; |
| 997 | case ISD::ADDE: |
| 998 | return PerformADDECombine(N, DAG, DCI, Subtarget); |
| 999 | case ISD::SUBE: |
| 1000 | return PerformSUBECombine(N, DAG, DCI, Subtarget); |
Bruno Cardoso Lopes | 38b5e86 | 2011-03-04 21:03:24 +0000 | [diff] [blame] | 1001 | case ISD::SDIVREM: |
| 1002 | case ISD::UDIVREM: |
| 1003 | return PerformDivRemCombine(N, DAG, DCI, Subtarget); |
Akira Hatanaka | e2bdf7f | 2012-03-08 02:14:24 +0000 | [diff] [blame] | 1004 | case ISD::SELECT: |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 1005 | return PerformSELECTCombine(N, DAG, DCI, Subtarget); |
Akira Hatanaka | 77b85b6 | 2011-08-17 17:45:08 +0000 | [diff] [blame] | 1006 | case ISD::AND: |
| 1007 | return PerformANDCombine(N, DAG, DCI, Subtarget); |
| 1008 | case ISD::OR: |
| 1009 | return PerformORCombine(N, DAG, DCI, Subtarget); |
Akira Hatanaka | 8782707 | 2012-06-13 20:33:18 +0000 | [diff] [blame] | 1010 | case ISD::ADD: |
| 1011 | return PerformADDCombine(N, DAG, DCI, Subtarget); |
Bruno Cardoso Lopes | 8be7611 | 2011-01-18 19:29:17 +0000 | [diff] [blame] | 1012 | } |
| 1013 | |
| 1014 | return SDValue(); |
| 1015 | } |
| 1016 | |
Akira Hatanaka | b430cec | 2012-09-21 23:58:31 +0000 | [diff] [blame] | 1017 | void |
| 1018 | MipsTargetLowering::LowerOperationWrapper(SDNode *N, |
| 1019 | SmallVectorImpl<SDValue> &Results, |
| 1020 | SelectionDAG &DAG) const { |
| 1021 | SDValue Res = LowerOperation(SDValue(N, 0), DAG); |
| 1022 | |
| 1023 | for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I) |
| 1024 | Results.push_back(Res.getValue(I)); |
| 1025 | } |
| 1026 | |
| 1027 | void |
| 1028 | MipsTargetLowering::ReplaceNodeResults(SDNode *N, |
| 1029 | SmallVectorImpl<SDValue> &Results, |
| 1030 | SelectionDAG &DAG) const { |
| 1031 | SDValue Res = LowerOperation(SDValue(N, 0), DAG); |
| 1032 | |
| 1033 | for (unsigned I = 0, E = Res->getNumValues(); I != E; ++I) |
| 1034 | Results.push_back(Res.getValue(I)); |
| 1035 | } |
| 1036 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1037 | SDValue MipsTargetLowering:: |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 1038 | LowerOperation(SDValue Op, SelectionDAG &DAG) const |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1039 | { |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1040 | switch (Op.getOpcode()) |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1041 | { |
Bruno Cardoso Lopes | 7da151c | 2008-08-07 19:08:11 +0000 | [diff] [blame] | 1042 | case ISD::BRCOND: return LowerBRCOND(Op, DAG); |
Bruno Cardoso Lopes | 7da151c | 2008-08-07 19:08:11 +0000 | [diff] [blame] | 1043 | case ISD::ConstantPool: return LowerConstantPool(Op, DAG); |
Bruno Cardoso Lopes | 7da151c | 2008-08-07 19:08:11 +0000 | [diff] [blame] | 1044 | case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG); |
Bruno Cardoso Lopes | ca8a2aa | 2011-03-04 20:01:52 +0000 | [diff] [blame] | 1045 | case ISD::BlockAddress: return LowerBlockAddress(Op, DAG); |
Bruno Cardoso Lopes | 7da151c | 2008-08-07 19:08:11 +0000 | [diff] [blame] | 1046 | case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG); |
| 1047 | case ISD::JumpTable: return LowerJumpTable(Op, DAG); |
Bruno Cardoso Lopes | 7da151c | 2008-08-07 19:08:11 +0000 | [diff] [blame] | 1048 | case ISD::SELECT: return LowerSELECT(Op, DAG); |
Akira Hatanaka | 3fef29d | 2012-07-11 19:32:27 +0000 | [diff] [blame] | 1049 | case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG); |
Akira Hatanaka | 0a40c23 | 2012-03-09 23:46:03 +0000 | [diff] [blame] | 1050 | case ISD::SETCC: return LowerSETCC(Op, DAG); |
Bruno Cardoso Lopes | 6059b85 | 2010-02-06 21:00:02 +0000 | [diff] [blame] | 1051 | case ISD::VASTART: return LowerVASTART(Op, DAG); |
Akira Hatanaka | 9c3d57c | 2011-05-25 19:32:07 +0000 | [diff] [blame] | 1052 | case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG); |
Akira Hatanaka | c12a6e6 | 2012-04-11 22:49:04 +0000 | [diff] [blame] | 1053 | case ISD::FABS: return LowerFABS(Op, DAG); |
Akira Hatanaka | 2e59147 | 2011-06-02 00:24:44 +0000 | [diff] [blame] | 1054 | case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG); |
Akira Hatanaka | ba584fe | 2012-07-11 00:53:32 +0000 | [diff] [blame] | 1055 | case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG); |
Akira Hatanaka | 544cc21 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 1056 | case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG); |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 1057 | case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG); |
Eli Friedman | 1464846 | 2011-07-27 22:21:52 +0000 | [diff] [blame] | 1058 | case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op, DAG); |
Akira Hatanaka | a284acb | 2012-05-09 00:55:21 +0000 | [diff] [blame] | 1059 | case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG); |
| 1060 | case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG, true); |
| 1061 | case ISD::SRL_PARTS: return LowerShiftRightParts(Op, DAG, false); |
Akira Hatanaka | 1cd0ec0 | 2012-06-02 00:03:49 +0000 | [diff] [blame] | 1062 | case ISD::LOAD: return LowerLOAD(Op, DAG); |
| 1063 | case ISD::STORE: return LowerSTORE(Op, DAG); |
Akira Hatanaka | fd89e6f | 2012-09-27 02:05:42 +0000 | [diff] [blame] | 1064 | case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG); |
| 1065 | case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG); |
Akira Hatanaka | e90a3bc | 2012-11-07 19:10:58 +0000 | [diff] [blame] | 1066 | case ISD::ADD: return LowerADD(Op, DAG); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1067 | } |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1068 | return SDValue(); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1069 | } |
| 1070 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1071 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1072 | // Lower helper functions |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 1073 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1074 | |
| 1075 | // AddLiveIn - This helper function adds the specified physical register to the |
| 1076 | // MachineFunction as a live in value. It also creates a corresponding |
| 1077 | // virtual register for it. |
| 1078 | static unsigned |
Craig Topper | 44d2382 | 2012-02-22 05:59:10 +0000 | [diff] [blame] | 1079 | AddLiveIn(MachineFunction &MF, unsigned PReg, const TargetRegisterClass *RC) |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1080 | { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 1081 | unsigned VReg = MF.getRegInfo().createVirtualRegister(RC); |
| 1082 | MF.getRegInfo().addLiveIn(PReg, VReg); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 1083 | return VReg; |
| 1084 | } |
| 1085 | |
Bruno Cardoso Lopes | 85e31e3 | 2008-07-28 19:11:24 +0000 | [diff] [blame] | 1086 | // Get fp branch code (not opcode) from condition code. |
| 1087 | static Mips::FPBranchCode GetFPBranchCodeFromCond(Mips::CondCode CC) { |
| 1088 | if (CC >= Mips::FCOND_F && CC <= Mips::FCOND_NGT) |
| 1089 | return Mips::BRANCH_T; |
| 1090 | |
Akira Hatanaka | 8209968 | 2011-12-19 19:52:25 +0000 | [diff] [blame] | 1091 | assert((CC >= Mips::FCOND_T && CC <= Mips::FCOND_GT) && |
| 1092 | "Invalid CondCode."); |
Bruno Cardoso Lopes | 85e31e3 | 2008-07-28 19:11:24 +0000 | [diff] [blame] | 1093 | |
Akira Hatanaka | 8209968 | 2011-12-19 19:52:25 +0000 | [diff] [blame] | 1094 | return Mips::BRANCH_F; |
Bruno Cardoso Lopes | 85e31e3 | 2008-07-28 19:11:24 +0000 | [diff] [blame] | 1095 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 1096 | |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 1097 | /* |
Akira Hatanaka | 14487d4 | 2011-06-07 19:28:39 +0000 | [diff] [blame] | 1098 | static MachineBasicBlock* ExpandCondMov(MachineInstr *MI, MachineBasicBlock *BB, |
| 1099 | DebugLoc dl, |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 1100 | const MipsSubtarget *Subtarget, |
Akira Hatanaka | 14487d4 | 2011-06-07 19:28:39 +0000 | [diff] [blame] | 1101 | const TargetInstrInfo *TII, |
| 1102 | bool isFPCmp, unsigned Opc) { |
| 1103 | // There is no need to expand CMov instructions if target has |
| 1104 | // conditional moves. |
| 1105 | if (Subtarget->hasCondMov()) |
| 1106 | return BB; |
| 1107 | |
| 1108 | // To "insert" a SELECT_CC instruction, we actually have to insert the |
| 1109 | // diamond control-flow pattern. The incoming instruction knows the |
| 1110 | // destination vreg to set, the condition code register to branch on, the |
| 1111 | // true/false values to select between, and a branch opcode to use. |
| 1112 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
| 1113 | MachineFunction::iterator It = BB; |
| 1114 | ++It; |
| 1115 | |
| 1116 | // thisMBB: |
| 1117 | // ... |
| 1118 | // TrueVal = ... |
| 1119 | // setcc r1, r2, r3 |
| 1120 | // bNE r1, r0, copy1MBB |
| 1121 | // fallthrough --> copy0MBB |
| 1122 | MachineBasicBlock *thisMBB = BB; |
| 1123 | MachineFunction *F = BB->getParent(); |
| 1124 | MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 1125 | MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 1126 | F->insert(It, copy0MBB); |
| 1127 | F->insert(It, sinkMBB); |
| 1128 | |
| 1129 | // Transfer the remainder of BB and its successor edges to sinkMBB. |
| 1130 | sinkMBB->splice(sinkMBB->begin(), BB, |
| 1131 | llvm::next(MachineBasicBlock::iterator(MI)), |
| 1132 | BB->end()); |
| 1133 | sinkMBB->transferSuccessorsAndUpdatePHIs(BB); |
| 1134 | |
| 1135 | // Next, add the true and fallthrough blocks as its successors. |
| 1136 | BB->addSuccessor(copy0MBB); |
| 1137 | BB->addSuccessor(sinkMBB); |
| 1138 | |
| 1139 | // Emit the right instruction according to the type of the operands compared |
| 1140 | if (isFPCmp) |
| 1141 | BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB); |
| 1142 | else |
| 1143 | BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(2).getReg()) |
| 1144 | .addReg(Mips::ZERO).addMBB(sinkMBB); |
| 1145 | |
| 1146 | // copy0MBB: |
| 1147 | // %FalseValue = ... |
| 1148 | // # fallthrough to sinkMBB |
| 1149 | BB = copy0MBB; |
| 1150 | |
| 1151 | // Update machine-CFG edges |
| 1152 | BB->addSuccessor(sinkMBB); |
| 1153 | |
| 1154 | // sinkMBB: |
| 1155 | // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ] |
| 1156 | // ... |
| 1157 | BB = sinkMBB; |
| 1158 | |
| 1159 | if (isFPCmp) |
| 1160 | BuildMI(*BB, BB->begin(), dl, |
| 1161 | TII->get(Mips::PHI), MI->getOperand(0).getReg()) |
| 1162 | .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB) |
| 1163 | .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB); |
| 1164 | else |
| 1165 | BuildMI(*BB, BB->begin(), dl, |
| 1166 | TII->get(Mips::PHI), MI->getOperand(0).getReg()) |
| 1167 | .addReg(MI->getOperand(3).getReg()).addMBB(thisMBB) |
| 1168 | .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB); |
| 1169 | |
| 1170 | MI->eraseFromParent(); // The pseudo instruction is gone now. |
| 1171 | return BB; |
| 1172 | } |
Akira Hatanaka | 8ae330a | 2011-10-17 18:53:29 +0000 | [diff] [blame] | 1173 | */ |
Akira Hatanaka | 01f7089 | 2012-09-27 02:15:57 +0000 | [diff] [blame] | 1174 | |
| 1175 | MachineBasicBlock * |
| 1176 | MipsTargetLowering::EmitBPOSGE32(MachineInstr *MI, MachineBasicBlock *BB) const{ |
| 1177 | // $bb: |
| 1178 | // bposge32_pseudo $vr0 |
| 1179 | // => |
| 1180 | // $bb: |
| 1181 | // bposge32 $tbb |
| 1182 | // $fbb: |
| 1183 | // li $vr2, 0 |
| 1184 | // b $sink |
| 1185 | // $tbb: |
| 1186 | // li $vr1, 1 |
| 1187 | // $sink: |
| 1188 | // $vr0 = phi($vr2, $fbb, $vr1, $tbb) |
| 1189 | |
| 1190 | MachineRegisterInfo &RegInfo = BB->getParent()->getRegInfo(); |
| 1191 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 1192 | const TargetRegisterClass *RC = &Mips::CPURegsRegClass; |
| 1193 | DebugLoc DL = MI->getDebugLoc(); |
| 1194 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
| 1195 | MachineFunction::iterator It = llvm::next(MachineFunction::iterator(BB)); |
| 1196 | MachineFunction *F = BB->getParent(); |
| 1197 | MachineBasicBlock *FBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 1198 | MachineBasicBlock *TBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 1199 | MachineBasicBlock *Sink = F->CreateMachineBasicBlock(LLVM_BB); |
| 1200 | F->insert(It, FBB); |
| 1201 | F->insert(It, TBB); |
| 1202 | F->insert(It, Sink); |
| 1203 | |
| 1204 | // Transfer the remainder of BB and its successor edges to Sink. |
| 1205 | Sink->splice(Sink->begin(), BB, llvm::next(MachineBasicBlock::iterator(MI)), |
| 1206 | BB->end()); |
| 1207 | Sink->transferSuccessorsAndUpdatePHIs(BB); |
| 1208 | |
| 1209 | // Add successors. |
| 1210 | BB->addSuccessor(FBB); |
| 1211 | BB->addSuccessor(TBB); |
| 1212 | FBB->addSuccessor(Sink); |
| 1213 | TBB->addSuccessor(Sink); |
| 1214 | |
| 1215 | // Insert the real bposge32 instruction to $BB. |
| 1216 | BuildMI(BB, DL, TII->get(Mips::BPOSGE32)).addMBB(TBB); |
| 1217 | |
| 1218 | // Fill $FBB. |
| 1219 | unsigned VR2 = RegInfo.createVirtualRegister(RC); |
| 1220 | BuildMI(*FBB, FBB->end(), DL, TII->get(Mips::ADDiu), VR2) |
| 1221 | .addReg(Mips::ZERO).addImm(0); |
| 1222 | BuildMI(*FBB, FBB->end(), DL, TII->get(Mips::B)).addMBB(Sink); |
| 1223 | |
| 1224 | // Fill $TBB. |
| 1225 | unsigned VR1 = RegInfo.createVirtualRegister(RC); |
| 1226 | BuildMI(*TBB, TBB->end(), DL, TII->get(Mips::ADDiu), VR1) |
| 1227 | .addReg(Mips::ZERO).addImm(1); |
| 1228 | |
| 1229 | // Insert phi function to $Sink. |
| 1230 | BuildMI(*Sink, Sink->begin(), DL, TII->get(Mips::PHI), |
| 1231 | MI->getOperand(0).getReg()) |
| 1232 | .addReg(VR2).addMBB(FBB).addReg(VR1).addMBB(TBB); |
| 1233 | |
| 1234 | MI->eraseFromParent(); // The pseudo instruction is gone now. |
| 1235 | return Sink; |
| 1236 | } |
| 1237 | |
Reed Kotler | ffbe432 | 2013-02-21 04:22:38 +0000 | [diff] [blame] | 1238 | MachineBasicBlock *MipsTargetLowering::EmitSel16(unsigned Opc, MachineInstr *MI, |
| 1239 | MachineBasicBlock *BB) const { |
| 1240 | if (DontExpandCondPseudos16) |
| 1241 | return BB; |
| 1242 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 1243 | DebugLoc dl = MI->getDebugLoc(); |
| 1244 | // To "insert" a SELECT_CC instruction, we actually have to insert the |
| 1245 | // diamond control-flow pattern. The incoming instruction knows the |
| 1246 | // destination vreg to set, the condition code register to branch on, the |
| 1247 | // true/false values to select between, and a branch opcode to use. |
| 1248 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
| 1249 | MachineFunction::iterator It = BB; |
| 1250 | ++It; |
| 1251 | |
| 1252 | // thisMBB: |
| 1253 | // ... |
| 1254 | // TrueVal = ... |
| 1255 | // setcc r1, r2, r3 |
| 1256 | // bNE r1, r0, copy1MBB |
| 1257 | // fallthrough --> copy0MBB |
| 1258 | MachineBasicBlock *thisMBB = BB; |
| 1259 | MachineFunction *F = BB->getParent(); |
| 1260 | MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 1261 | MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 1262 | F->insert(It, copy0MBB); |
| 1263 | F->insert(It, sinkMBB); |
| 1264 | |
| 1265 | // Transfer the remainder of BB and its successor edges to sinkMBB. |
| 1266 | sinkMBB->splice(sinkMBB->begin(), BB, |
| 1267 | llvm::next(MachineBasicBlock::iterator(MI)), |
| 1268 | BB->end()); |
| 1269 | sinkMBB->transferSuccessorsAndUpdatePHIs(BB); |
| 1270 | |
| 1271 | // Next, add the true and fallthrough blocks as its successors. |
| 1272 | BB->addSuccessor(copy0MBB); |
| 1273 | BB->addSuccessor(sinkMBB); |
| 1274 | |
| 1275 | BuildMI(BB, dl, TII->get(Opc)).addReg(MI->getOperand(3).getReg()) |
| 1276 | .addMBB(sinkMBB); |
| 1277 | |
| 1278 | // copy0MBB: |
| 1279 | // %FalseValue = ... |
| 1280 | // # fallthrough to sinkMBB |
| 1281 | BB = copy0MBB; |
| 1282 | |
| 1283 | // Update machine-CFG edges |
| 1284 | BB->addSuccessor(sinkMBB); |
| 1285 | |
| 1286 | // sinkMBB: |
| 1287 | // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ] |
| 1288 | // ... |
| 1289 | BB = sinkMBB; |
| 1290 | |
| 1291 | BuildMI(*BB, BB->begin(), dl, |
| 1292 | TII->get(Mips::PHI), MI->getOperand(0).getReg()) |
| 1293 | .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB) |
| 1294 | .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB); |
| 1295 | |
| 1296 | MI->eraseFromParent(); // The pseudo instruction is gone now. |
| 1297 | return BB; |
| 1298 | } |
| 1299 | |
Reed Kotler | 50354a3 | 2013-02-23 03:09:56 +0000 | [diff] [blame] | 1300 | MachineBasicBlock *MipsTargetLowering::EmitSelT16 |
| 1301 | (unsigned Opc1, unsigned Opc2, |
| 1302 | MachineInstr *MI, MachineBasicBlock *BB) const { |
| 1303 | if (DontExpandCondPseudos16) |
| 1304 | return BB; |
| 1305 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 1306 | DebugLoc dl = MI->getDebugLoc(); |
| 1307 | // To "insert" a SELECT_CC instruction, we actually have to insert the |
| 1308 | // diamond control-flow pattern. The incoming instruction knows the |
| 1309 | // destination vreg to set, the condition code register to branch on, the |
| 1310 | // true/false values to select between, and a branch opcode to use. |
| 1311 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
| 1312 | MachineFunction::iterator It = BB; |
| 1313 | ++It; |
| 1314 | |
| 1315 | // thisMBB: |
| 1316 | // ... |
| 1317 | // TrueVal = ... |
| 1318 | // setcc r1, r2, r3 |
| 1319 | // bNE r1, r0, copy1MBB |
| 1320 | // fallthrough --> copy0MBB |
| 1321 | MachineBasicBlock *thisMBB = BB; |
| 1322 | MachineFunction *F = BB->getParent(); |
| 1323 | MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 1324 | MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 1325 | F->insert(It, copy0MBB); |
| 1326 | F->insert(It, sinkMBB); |
| 1327 | |
| 1328 | // Transfer the remainder of BB and its successor edges to sinkMBB. |
| 1329 | sinkMBB->splice(sinkMBB->begin(), BB, |
| 1330 | llvm::next(MachineBasicBlock::iterator(MI)), |
| 1331 | BB->end()); |
| 1332 | sinkMBB->transferSuccessorsAndUpdatePHIs(BB); |
| 1333 | |
| 1334 | // Next, add the true and fallthrough blocks as its successors. |
| 1335 | BB->addSuccessor(copy0MBB); |
| 1336 | BB->addSuccessor(sinkMBB); |
| 1337 | |
| 1338 | BuildMI(BB, dl, TII->get(Opc2)).addReg(MI->getOperand(3).getReg()) |
| 1339 | .addReg(MI->getOperand(4).getReg()); |
| 1340 | BuildMI(BB, dl, TII->get(Opc1)).addMBB(sinkMBB); |
| 1341 | |
| 1342 | // copy0MBB: |
| 1343 | // %FalseValue = ... |
| 1344 | // # fallthrough to sinkMBB |
| 1345 | BB = copy0MBB; |
| 1346 | |
| 1347 | // Update machine-CFG edges |
| 1348 | BB->addSuccessor(sinkMBB); |
| 1349 | |
| 1350 | // sinkMBB: |
| 1351 | // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ] |
| 1352 | // ... |
| 1353 | BB = sinkMBB; |
| 1354 | |
| 1355 | BuildMI(*BB, BB->begin(), dl, |
| 1356 | TII->get(Mips::PHI), MI->getOperand(0).getReg()) |
| 1357 | .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB) |
| 1358 | .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB); |
| 1359 | |
| 1360 | MI->eraseFromParent(); // The pseudo instruction is gone now. |
| 1361 | return BB; |
| 1362 | |
| 1363 | } |
| 1364 | |
| 1365 | |
Reed Kotler | 00ddc5a | 2013-02-22 05:59:39 +0000 | [diff] [blame] | 1366 | MachineBasicBlock *MipsTargetLowering::EmitSeliT16 |
Reed Kotler | 7617d032 | 2013-02-22 05:10:51 +0000 | [diff] [blame] | 1367 | (unsigned Opc1, unsigned Opc2, |
| 1368 | MachineInstr *MI, MachineBasicBlock *BB) const { |
| 1369 | if (DontExpandCondPseudos16) |
| 1370 | return BB; |
| 1371 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 1372 | DebugLoc dl = MI->getDebugLoc(); |
| 1373 | // To "insert" a SELECT_CC instruction, we actually have to insert the |
| 1374 | // diamond control-flow pattern. The incoming instruction knows the |
| 1375 | // destination vreg to set, the condition code register to branch on, the |
| 1376 | // true/false values to select between, and a branch opcode to use. |
| 1377 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
| 1378 | MachineFunction::iterator It = BB; |
| 1379 | ++It; |
| 1380 | |
| 1381 | // thisMBB: |
| 1382 | // ... |
| 1383 | // TrueVal = ... |
| 1384 | // setcc r1, r2, r3 |
| 1385 | // bNE r1, r0, copy1MBB |
| 1386 | // fallthrough --> copy0MBB |
| 1387 | MachineBasicBlock *thisMBB = BB; |
| 1388 | MachineFunction *F = BB->getParent(); |
| 1389 | MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 1390 | MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB); |
| 1391 | F->insert(It, copy0MBB); |
| 1392 | F->insert(It, sinkMBB); |
| 1393 | |
| 1394 | // Transfer the remainder of BB and its successor edges to sinkMBB. |
| 1395 | sinkMBB->splice(sinkMBB->begin(), BB, |
| 1396 | llvm::next(MachineBasicBlock::iterator(MI)), |
| 1397 | BB->end()); |
| 1398 | sinkMBB->transferSuccessorsAndUpdatePHIs(BB); |
| 1399 | |
| 1400 | // Next, add the true and fallthrough blocks as its successors. |
| 1401 | BB->addSuccessor(copy0MBB); |
| 1402 | BB->addSuccessor(sinkMBB); |
| 1403 | |
| 1404 | BuildMI(BB, dl, TII->get(Opc2)).addReg(MI->getOperand(3).getReg()) |
| 1405 | .addImm(MI->getOperand(4).getImm()); |
| 1406 | BuildMI(BB, dl, TII->get(Opc1)).addMBB(sinkMBB); |
| 1407 | |
| 1408 | // copy0MBB: |
| 1409 | // %FalseValue = ... |
| 1410 | // # fallthrough to sinkMBB |
| 1411 | BB = copy0MBB; |
| 1412 | |
| 1413 | // Update machine-CFG edges |
| 1414 | BB->addSuccessor(sinkMBB); |
| 1415 | |
| 1416 | // sinkMBB: |
| 1417 | // %Result = phi [ %TrueValue, thisMBB ], [ %FalseValue, copy0MBB ] |
| 1418 | // ... |
| 1419 | BB = sinkMBB; |
| 1420 | |
| 1421 | BuildMI(*BB, BB->begin(), dl, |
| 1422 | TII->get(Mips::PHI), MI->getOperand(0).getReg()) |
| 1423 | .addReg(MI->getOperand(1).getReg()).addMBB(thisMBB) |
| 1424 | .addReg(MI->getOperand(2).getReg()).addMBB(copy0MBB); |
| 1425 | |
| 1426 | MI->eraseFromParent(); // The pseudo instruction is gone now. |
| 1427 | return BB; |
| 1428 | |
| 1429 | } |
| 1430 | |
Reed Kotler | 459d35c | 2013-02-24 06:16:39 +0000 | [diff] [blame] | 1431 | |
| 1432 | MachineBasicBlock |
| 1433 | *MipsTargetLowering::EmitFEXT_T8I816_ins(unsigned BtOpc, unsigned CmpOpc, |
| 1434 | MachineInstr *MI, |
| 1435 | MachineBasicBlock *BB) const { |
Reed Kotler | de89ecd | 2013-02-25 02:25:47 +0000 | [diff] [blame] | 1436 | if (DontExpandCondPseudos16) |
| 1437 | return BB; |
Reed Kotler | 459d35c | 2013-02-24 06:16:39 +0000 | [diff] [blame] | 1438 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 1439 | unsigned regX = MI->getOperand(0).getReg(); |
| 1440 | unsigned regY = MI->getOperand(1).getReg(); |
| 1441 | MachineBasicBlock *target = MI->getOperand(2).getMBB(); |
| 1442 | BuildMI(*BB, MI, MI->getDebugLoc(), TII->get(CmpOpc)).addReg(regX).addReg(regY); |
| 1443 | BuildMI(*BB, MI, MI->getDebugLoc(), TII->get(BtOpc)).addMBB(target); |
| 1444 | MI->eraseFromParent(); // The pseudo instruction is gone now. |
| 1445 | return BB; |
| 1446 | } |
Reed Kotler | 29cb259 | 2013-02-24 23:17:51 +0000 | [diff] [blame] | 1447 | |
| 1448 | |
| 1449 | MachineBasicBlock *MipsTargetLowering::EmitFEXT_T8I8I16_ins( |
| 1450 | unsigned BtOpc, unsigned CmpiOpc, unsigned CmpiXOpc, |
| 1451 | MachineInstr *MI, MachineBasicBlock *BB) const { |
Reed Kotler | de89ecd | 2013-02-25 02:25:47 +0000 | [diff] [blame] | 1452 | if (DontExpandCondPseudos16) |
| 1453 | return BB; |
Reed Kotler | 29cb259 | 2013-02-24 23:17:51 +0000 | [diff] [blame] | 1454 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 1455 | unsigned regX = MI->getOperand(0).getReg(); |
| 1456 | int64_t imm = MI->getOperand(1).getImm(); |
| 1457 | MachineBasicBlock *target = MI->getOperand(2).getMBB(); |
| 1458 | unsigned CmpOpc; |
| 1459 | if (isUInt<8>(imm)) |
| 1460 | CmpOpc = CmpiOpc; |
| 1461 | else if (isUInt<16>(imm)) |
| 1462 | CmpOpc = CmpiXOpc; |
| 1463 | else |
| 1464 | llvm_unreachable("immediate field not usable"); |
| 1465 | BuildMI(*BB, MI, MI->getDebugLoc(), TII->get(CmpOpc)).addReg(regX).addImm(imm); |
| 1466 | BuildMI(*BB, MI, MI->getDebugLoc(), TII->get(BtOpc)).addMBB(target); |
| 1467 | MI->eraseFromParent(); // The pseudo instruction is gone now. |
| 1468 | return BB; |
| 1469 | } |
| 1470 | |
Reed Kotler | de89ecd | 2013-02-25 02:25:47 +0000 | [diff] [blame] | 1471 | |
| 1472 | static unsigned Mips16WhichOp8uOr16simm |
| 1473 | (unsigned shortOp, unsigned longOp, int64_t Imm) { |
| 1474 | if (isUInt<8>(Imm)) |
| 1475 | return shortOp; |
| 1476 | else if (isInt<16>(Imm)) |
| 1477 | return longOp; |
| 1478 | else |
| 1479 | llvm_unreachable("immediate field not usable"); |
| 1480 | } |
| 1481 | |
| 1482 | MachineBasicBlock *MipsTargetLowering::EmitFEXT_CCRX16_ins( |
| 1483 | unsigned SltOpc, |
| 1484 | MachineInstr *MI, MachineBasicBlock *BB) const { |
| 1485 | if (DontExpandCondPseudos16) |
| 1486 | return BB; |
| 1487 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 1488 | unsigned CC = MI->getOperand(0).getReg(); |
| 1489 | unsigned regX = MI->getOperand(1).getReg(); |
| 1490 | unsigned regY = MI->getOperand(2).getReg(); |
| 1491 | BuildMI(*BB, MI, MI->getDebugLoc(), |
| 1492 | TII->get(SltOpc)).addReg(regX).addReg(regY); |
| 1493 | BuildMI(*BB, MI, MI->getDebugLoc(), |
| 1494 | TII->get(Mips::MoveR3216), CC).addReg(Mips::T8); |
| 1495 | MI->eraseFromParent(); // The pseudo instruction is gone now. |
| 1496 | return BB; |
| 1497 | } |
| 1498 | MachineBasicBlock *MipsTargetLowering::EmitFEXT_CCRXI16_ins( |
| 1499 | unsigned SltiOpc, unsigned SltiXOpc, |
| 1500 | MachineInstr *MI, MachineBasicBlock *BB )const { |
| 1501 | if (DontExpandCondPseudos16) |
| 1502 | return BB; |
| 1503 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 1504 | unsigned CC = MI->getOperand(0).getReg(); |
| 1505 | unsigned regX = MI->getOperand(1).getReg(); |
| 1506 | int64_t Imm = MI->getOperand(2).getImm(); |
| 1507 | unsigned SltOpc = Mips16WhichOp8uOr16simm(SltiOpc, SltiXOpc, Imm); |
| 1508 | BuildMI(*BB, MI, MI->getDebugLoc(), |
| 1509 | TII->get(SltOpc)).addReg(regX).addImm(Imm); |
| 1510 | BuildMI(*BB, MI, MI->getDebugLoc(), |
| 1511 | TII->get(Mips::MoveR3216), CC).addReg(Mips::T8); |
| 1512 | MI->eraseFromParent(); // The pseudo instruction is gone now. |
| 1513 | return BB; |
| 1514 | |
| 1515 | } |
Bruno Cardoso Lopes | 6d399bd | 2008-07-29 19:05:28 +0000 | [diff] [blame] | 1516 | MachineBasicBlock * |
| 1517 | MipsTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI, |
Dan Gohman | af1d8ca | 2010-05-01 00:01:06 +0000 | [diff] [blame] | 1518 | MachineBasicBlock *BB) const { |
Bruno Cardoso Lopes | 6d399bd | 2008-07-29 19:05:28 +0000 | [diff] [blame] | 1519 | switch (MI->getOpcode()) { |
Reed Kotler | ffbe432 | 2013-02-21 04:22:38 +0000 | [diff] [blame] | 1520 | default: |
| 1521 | llvm_unreachable("Unexpected instr type to insert"); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1522 | case Mips::ATOMIC_LOAD_ADD_I8: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1523 | case Mips::ATOMIC_LOAD_ADD_I8_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1524 | return EmitAtomicBinaryPartword(MI, BB, 1, Mips::ADDu); |
| 1525 | case Mips::ATOMIC_LOAD_ADD_I16: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1526 | case Mips::ATOMIC_LOAD_ADD_I16_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1527 | return EmitAtomicBinaryPartword(MI, BB, 2, Mips::ADDu); |
| 1528 | case Mips::ATOMIC_LOAD_ADD_I32: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1529 | case Mips::ATOMIC_LOAD_ADD_I32_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1530 | return EmitAtomicBinary(MI, BB, 4, Mips::ADDu); |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1531 | case Mips::ATOMIC_LOAD_ADD_I64: |
| 1532 | case Mips::ATOMIC_LOAD_ADD_I64_P8: |
| 1533 | return EmitAtomicBinary(MI, BB, 8, Mips::DADDu); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1534 | |
| 1535 | case Mips::ATOMIC_LOAD_AND_I8: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1536 | case Mips::ATOMIC_LOAD_AND_I8_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1537 | return EmitAtomicBinaryPartword(MI, BB, 1, Mips::AND); |
| 1538 | case Mips::ATOMIC_LOAD_AND_I16: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1539 | case Mips::ATOMIC_LOAD_AND_I16_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1540 | return EmitAtomicBinaryPartword(MI, BB, 2, Mips::AND); |
| 1541 | case Mips::ATOMIC_LOAD_AND_I32: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1542 | case Mips::ATOMIC_LOAD_AND_I32_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1543 | return EmitAtomicBinary(MI, BB, 4, Mips::AND); |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1544 | case Mips::ATOMIC_LOAD_AND_I64: |
| 1545 | case Mips::ATOMIC_LOAD_AND_I64_P8: |
Akira Hatanaka | 7386612 | 2011-11-12 02:38:12 +0000 | [diff] [blame] | 1546 | return EmitAtomicBinary(MI, BB, 8, Mips::AND64); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1547 | |
| 1548 | case Mips::ATOMIC_LOAD_OR_I8: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1549 | case Mips::ATOMIC_LOAD_OR_I8_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1550 | return EmitAtomicBinaryPartword(MI, BB, 1, Mips::OR); |
| 1551 | case Mips::ATOMIC_LOAD_OR_I16: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1552 | case Mips::ATOMIC_LOAD_OR_I16_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1553 | return EmitAtomicBinaryPartword(MI, BB, 2, Mips::OR); |
| 1554 | case Mips::ATOMIC_LOAD_OR_I32: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1555 | case Mips::ATOMIC_LOAD_OR_I32_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1556 | return EmitAtomicBinary(MI, BB, 4, Mips::OR); |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1557 | case Mips::ATOMIC_LOAD_OR_I64: |
| 1558 | case Mips::ATOMIC_LOAD_OR_I64_P8: |
| 1559 | return EmitAtomicBinary(MI, BB, 8, Mips::OR64); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1560 | |
| 1561 | case Mips::ATOMIC_LOAD_XOR_I8: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1562 | case Mips::ATOMIC_LOAD_XOR_I8_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1563 | return EmitAtomicBinaryPartword(MI, BB, 1, Mips::XOR); |
| 1564 | case Mips::ATOMIC_LOAD_XOR_I16: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1565 | case Mips::ATOMIC_LOAD_XOR_I16_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1566 | return EmitAtomicBinaryPartword(MI, BB, 2, Mips::XOR); |
| 1567 | case Mips::ATOMIC_LOAD_XOR_I32: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1568 | case Mips::ATOMIC_LOAD_XOR_I32_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1569 | return EmitAtomicBinary(MI, BB, 4, Mips::XOR); |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1570 | case Mips::ATOMIC_LOAD_XOR_I64: |
| 1571 | case Mips::ATOMIC_LOAD_XOR_I64_P8: |
| 1572 | return EmitAtomicBinary(MI, BB, 8, Mips::XOR64); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1573 | |
| 1574 | case Mips::ATOMIC_LOAD_NAND_I8: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1575 | case Mips::ATOMIC_LOAD_NAND_I8_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1576 | return EmitAtomicBinaryPartword(MI, BB, 1, 0, true); |
| 1577 | case Mips::ATOMIC_LOAD_NAND_I16: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1578 | case Mips::ATOMIC_LOAD_NAND_I16_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1579 | return EmitAtomicBinaryPartword(MI, BB, 2, 0, true); |
| 1580 | case Mips::ATOMIC_LOAD_NAND_I32: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1581 | case Mips::ATOMIC_LOAD_NAND_I32_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1582 | return EmitAtomicBinary(MI, BB, 4, 0, true); |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1583 | case Mips::ATOMIC_LOAD_NAND_I64: |
| 1584 | case Mips::ATOMIC_LOAD_NAND_I64_P8: |
| 1585 | return EmitAtomicBinary(MI, BB, 8, 0, true); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1586 | |
| 1587 | case Mips::ATOMIC_LOAD_SUB_I8: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1588 | case Mips::ATOMIC_LOAD_SUB_I8_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1589 | return EmitAtomicBinaryPartword(MI, BB, 1, Mips::SUBu); |
| 1590 | case Mips::ATOMIC_LOAD_SUB_I16: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1591 | case Mips::ATOMIC_LOAD_SUB_I16_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1592 | return EmitAtomicBinaryPartword(MI, BB, 2, Mips::SUBu); |
| 1593 | case Mips::ATOMIC_LOAD_SUB_I32: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1594 | case Mips::ATOMIC_LOAD_SUB_I32_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1595 | return EmitAtomicBinary(MI, BB, 4, Mips::SUBu); |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1596 | case Mips::ATOMIC_LOAD_SUB_I64: |
| 1597 | case Mips::ATOMIC_LOAD_SUB_I64_P8: |
| 1598 | return EmitAtomicBinary(MI, BB, 8, Mips::DSUBu); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1599 | |
| 1600 | case Mips::ATOMIC_SWAP_I8: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1601 | case Mips::ATOMIC_SWAP_I8_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1602 | return EmitAtomicBinaryPartword(MI, BB, 1, 0); |
| 1603 | case Mips::ATOMIC_SWAP_I16: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1604 | case Mips::ATOMIC_SWAP_I16_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1605 | return EmitAtomicBinaryPartword(MI, BB, 2, 0); |
| 1606 | case Mips::ATOMIC_SWAP_I32: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1607 | case Mips::ATOMIC_SWAP_I32_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1608 | return EmitAtomicBinary(MI, BB, 4, 0); |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1609 | case Mips::ATOMIC_SWAP_I64: |
| 1610 | case Mips::ATOMIC_SWAP_I64_P8: |
| 1611 | return EmitAtomicBinary(MI, BB, 8, 0); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1612 | |
| 1613 | case Mips::ATOMIC_CMP_SWAP_I8: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1614 | case Mips::ATOMIC_CMP_SWAP_I8_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1615 | return EmitAtomicCmpSwapPartword(MI, BB, 1); |
| 1616 | case Mips::ATOMIC_CMP_SWAP_I16: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1617 | case Mips::ATOMIC_CMP_SWAP_I16_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1618 | return EmitAtomicCmpSwapPartword(MI, BB, 2); |
| 1619 | case Mips::ATOMIC_CMP_SWAP_I32: |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1620 | case Mips::ATOMIC_CMP_SWAP_I32_P8: |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1621 | return EmitAtomicCmpSwap(MI, BB, 4); |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1622 | case Mips::ATOMIC_CMP_SWAP_I64: |
| 1623 | case Mips::ATOMIC_CMP_SWAP_I64_P8: |
| 1624 | return EmitAtomicCmpSwap(MI, BB, 8); |
Akira Hatanaka | 01f7089 | 2012-09-27 02:15:57 +0000 | [diff] [blame] | 1625 | case Mips::BPOSGE32_PSEUDO: |
| 1626 | return EmitBPOSGE32(MI, BB); |
Reed Kotler | ffbe432 | 2013-02-21 04:22:38 +0000 | [diff] [blame] | 1627 | case Mips::SelBeqZ: |
| 1628 | return EmitSel16(Mips::BeqzRxImm16, MI, BB); |
| 1629 | case Mips::SelBneZ: |
| 1630 | return EmitSel16(Mips::BnezRxImm16, MI, BB); |
Reed Kotler | 7617d032 | 2013-02-22 05:10:51 +0000 | [diff] [blame] | 1631 | case Mips::SelTBteqZCmpi: |
Reed Kotler | 00ddc5a | 2013-02-22 05:59:39 +0000 | [diff] [blame] | 1632 | return EmitSeliT16(Mips::BteqzX16, Mips::CmpiRxImmX16, MI, BB); |
Reed Kotler | 7617d032 | 2013-02-22 05:10:51 +0000 | [diff] [blame] | 1633 | case Mips::SelTBteqZSlti: |
Reed Kotler | 00ddc5a | 2013-02-22 05:59:39 +0000 | [diff] [blame] | 1634 | return EmitSeliT16(Mips::BteqzX16, Mips::SltiRxImmX16, MI, BB); |
Reed Kotler | 7617d032 | 2013-02-22 05:10:51 +0000 | [diff] [blame] | 1635 | case Mips::SelTBteqZSltiu: |
Reed Kotler | 00ddc5a | 2013-02-22 05:59:39 +0000 | [diff] [blame] | 1636 | return EmitSeliT16(Mips::BteqzX16, Mips::SltiuRxImmX16, MI, BB); |
Reed Kotler | 7617d032 | 2013-02-22 05:10:51 +0000 | [diff] [blame] | 1637 | case Mips::SelTBtneZCmpi: |
Reed Kotler | 00ddc5a | 2013-02-22 05:59:39 +0000 | [diff] [blame] | 1638 | return EmitSeliT16(Mips::BtnezX16, Mips::CmpiRxImmX16, MI, BB); |
Reed Kotler | 7617d032 | 2013-02-22 05:10:51 +0000 | [diff] [blame] | 1639 | case Mips::SelTBtneZSlti: |
Reed Kotler | 00ddc5a | 2013-02-22 05:59:39 +0000 | [diff] [blame] | 1640 | return EmitSeliT16(Mips::BtnezX16, Mips::SltiRxImmX16, MI, BB); |
Reed Kotler | 7617d032 | 2013-02-22 05:10:51 +0000 | [diff] [blame] | 1641 | case Mips::SelTBtneZSltiu: |
Reed Kotler | 00ddc5a | 2013-02-22 05:59:39 +0000 | [diff] [blame] | 1642 | return EmitSeliT16(Mips::BtnezX16, Mips::SltiuRxImmX16, MI, BB); |
Reed Kotler | 50354a3 | 2013-02-23 03:09:56 +0000 | [diff] [blame] | 1643 | case Mips::SelTBteqZCmp: |
| 1644 | return EmitSelT16(Mips::BteqzX16, Mips::CmpRxRy16, MI, BB); |
| 1645 | case Mips::SelTBteqZSlt: |
| 1646 | return EmitSelT16(Mips::BteqzX16, Mips::SltRxRy16, MI, BB); |
| 1647 | case Mips::SelTBteqZSltu: |
| 1648 | return EmitSelT16(Mips::BteqzX16, Mips::SltuRxRy16, MI, BB); |
| 1649 | case Mips::SelTBtneZCmp: |
| 1650 | return EmitSelT16(Mips::BtnezX16, Mips::CmpRxRy16, MI, BB); |
| 1651 | case Mips::SelTBtneZSlt: |
| 1652 | return EmitSelT16(Mips::BtnezX16, Mips::SltRxRy16, MI, BB); |
| 1653 | case Mips::SelTBtneZSltu: |
| 1654 | return EmitSelT16(Mips::BtnezX16, Mips::SltuRxRy16, MI, BB); |
Reed Kotler | 459d35c | 2013-02-24 06:16:39 +0000 | [diff] [blame] | 1655 | case Mips::BteqzT8CmpX16: |
| 1656 | return EmitFEXT_T8I816_ins(Mips::BteqzX16, Mips::CmpRxRy16, MI, BB); |
| 1657 | case Mips::BteqzT8SltX16: |
| 1658 | return EmitFEXT_T8I816_ins(Mips::BteqzX16, Mips::SltRxRy16, MI, BB); |
| 1659 | case Mips::BteqzT8SltuX16: |
| 1660 | // TBD: figure out a way to get this or remove the instruction |
| 1661 | // altogether. |
| 1662 | return EmitFEXT_T8I816_ins(Mips::BteqzX16, Mips::SltuRxRy16, MI, BB); |
| 1663 | case Mips::BtnezT8CmpX16: |
| 1664 | return EmitFEXT_T8I816_ins(Mips::BtnezX16, Mips::CmpRxRy16, MI, BB); |
| 1665 | case Mips::BtnezT8SltX16: |
| 1666 | return EmitFEXT_T8I816_ins(Mips::BtnezX16, Mips::SltRxRy16, MI, BB); |
| 1667 | case Mips::BtnezT8SltuX16: |
| 1668 | // TBD: figure out a way to get this or remove the instruction |
| 1669 | // altogether. |
| 1670 | return EmitFEXT_T8I816_ins(Mips::BtnezX16, Mips::SltuRxRy16, MI, BB); |
Reed Kotler | 29cb259 | 2013-02-24 23:17:51 +0000 | [diff] [blame] | 1671 | case Mips::BteqzT8CmpiX16: return EmitFEXT_T8I8I16_ins( |
| 1672 | Mips::BteqzX16, Mips::CmpiRxImm16, Mips::CmpiRxImmX16, MI, BB); |
| 1673 | case Mips::BteqzT8SltiX16: return EmitFEXT_T8I8I16_ins( |
| 1674 | Mips::BteqzX16, Mips::SltiRxImm16, Mips::SltiRxImmX16, MI, BB); |
| 1675 | case Mips::BteqzT8SltiuX16: return EmitFEXT_T8I8I16_ins( |
| 1676 | Mips::BteqzX16, Mips::SltiuRxImm16, Mips::SltiuRxImmX16, MI, BB); |
| 1677 | case Mips::BtnezT8CmpiX16: return EmitFEXT_T8I8I16_ins( |
| 1678 | Mips::BtnezX16, Mips::CmpiRxImm16, Mips::CmpiRxImmX16, MI, BB); |
| 1679 | case Mips::BtnezT8SltiX16: return EmitFEXT_T8I8I16_ins( |
| 1680 | Mips::BtnezX16, Mips::SltiRxImm16, Mips::SltiRxImmX16, MI, BB); |
| 1681 | case Mips::BtnezT8SltiuX16: return EmitFEXT_T8I8I16_ins( |
| 1682 | Mips::BtnezX16, Mips::SltiuRxImm16, Mips::SltiuRxImmX16, MI, BB); |
| 1683 | break; |
Reed Kotler | de89ecd | 2013-02-25 02:25:47 +0000 | [diff] [blame] | 1684 | case Mips::SltCCRxRy16: |
| 1685 | return EmitFEXT_CCRX16_ins(Mips::SltRxRy16, MI, BB); |
| 1686 | break; |
| 1687 | case Mips::SltiCCRxImmX16: |
| 1688 | return EmitFEXT_CCRXI16_ins |
| 1689 | (Mips::SltiRxImm16, Mips::SltiRxImmX16, MI, BB); |
| 1690 | case Mips::SltiuCCRxImmX16: |
| 1691 | return EmitFEXT_CCRXI16_ins |
| 1692 | (Mips::SltiuRxImm16, Mips::SltiuRxImmX16, MI, BB); |
| 1693 | case Mips::SltuCCRxRy16: |
| 1694 | return EmitFEXT_CCRX16_ins |
| 1695 | (Mips::SltuRxRy16, MI, BB); |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 1696 | } |
Bruno Cardoso Lopes | 6d399bd | 2008-07-29 19:05:28 +0000 | [diff] [blame] | 1697 | } |
| 1698 | |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1699 | // This function also handles Mips::ATOMIC_SWAP_I32 (when BinOpcode == 0), and |
| 1700 | // Mips::ATOMIC_LOAD_NAND_I32 (when Nand == true) |
| 1701 | MachineBasicBlock * |
| 1702 | MipsTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB, |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 1703 | unsigned Size, unsigned BinOpcode, |
Akira Hatanaka | 0f84382 | 2011-06-07 18:58:42 +0000 | [diff] [blame] | 1704 | bool Nand) const { |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1705 | assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicBinary."); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1706 | |
| 1707 | MachineFunction *MF = BB->getParent(); |
| 1708 | MachineRegisterInfo &RegInfo = MF->getRegInfo(); |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1709 | const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8)); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1710 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 1711 | DebugLoc dl = MI->getDebugLoc(); |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1712 | unsigned LL, SC, AND, NOR, ZERO, BEQ; |
| 1713 | |
| 1714 | if (Size == 4) { |
| 1715 | LL = IsN64 ? Mips::LL_P8 : Mips::LL; |
| 1716 | SC = IsN64 ? Mips::SC_P8 : Mips::SC; |
| 1717 | AND = Mips::AND; |
| 1718 | NOR = Mips::NOR; |
| 1719 | ZERO = Mips::ZERO; |
| 1720 | BEQ = Mips::BEQ; |
| 1721 | } |
| 1722 | else { |
| 1723 | LL = IsN64 ? Mips::LLD_P8 : Mips::LLD; |
| 1724 | SC = IsN64 ? Mips::SCD_P8 : Mips::SCD; |
| 1725 | AND = Mips::AND64; |
| 1726 | NOR = Mips::NOR64; |
| 1727 | ZERO = Mips::ZERO_64; |
| 1728 | BEQ = Mips::BEQ64; |
| 1729 | } |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1730 | |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1731 | unsigned OldVal = MI->getOperand(0).getReg(); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1732 | unsigned Ptr = MI->getOperand(1).getReg(); |
| 1733 | unsigned Incr = MI->getOperand(2).getReg(); |
| 1734 | |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1735 | unsigned StoreVal = RegInfo.createVirtualRegister(RC); |
| 1736 | unsigned AndRes = RegInfo.createVirtualRegister(RC); |
| 1737 | unsigned Success = RegInfo.createVirtualRegister(RC); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1738 | |
| 1739 | // insert new blocks after the current block |
| 1740 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
| 1741 | MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB); |
| 1742 | MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB); |
| 1743 | MachineFunction::iterator It = BB; |
| 1744 | ++It; |
| 1745 | MF->insert(It, loopMBB); |
| 1746 | MF->insert(It, exitMBB); |
| 1747 | |
| 1748 | // Transfer the remainder of BB and its successor edges to exitMBB. |
| 1749 | exitMBB->splice(exitMBB->begin(), BB, |
| 1750 | llvm::next(MachineBasicBlock::iterator(MI)), |
| 1751 | BB->end()); |
| 1752 | exitMBB->transferSuccessorsAndUpdatePHIs(BB); |
| 1753 | |
| 1754 | // thisMBB: |
| 1755 | // ... |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1756 | // fallthrough --> loopMBB |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1757 | BB->addSuccessor(loopMBB); |
Akira Hatanaka | 81b4411 | 2011-07-19 17:09:53 +0000 | [diff] [blame] | 1758 | loopMBB->addSuccessor(loopMBB); |
| 1759 | loopMBB->addSuccessor(exitMBB); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1760 | |
| 1761 | // loopMBB: |
| 1762 | // ll oldval, 0(ptr) |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1763 | // <binop> storeval, oldval, incr |
| 1764 | // sc success, storeval, 0(ptr) |
| 1765 | // beq success, $0, loopMBB |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1766 | BB = loopMBB; |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1767 | BuildMI(BB, dl, TII->get(LL), OldVal).addReg(Ptr).addImm(0); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1768 | if (Nand) { |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1769 | // and andres, oldval, incr |
| 1770 | // nor storeval, $0, andres |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1771 | BuildMI(BB, dl, TII->get(AND), AndRes).addReg(OldVal).addReg(Incr); |
| 1772 | BuildMI(BB, dl, TII->get(NOR), StoreVal).addReg(ZERO).addReg(AndRes); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1773 | } else if (BinOpcode) { |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1774 | // <binop> storeval, oldval, incr |
| 1775 | BuildMI(BB, dl, TII->get(BinOpcode), StoreVal).addReg(OldVal).addReg(Incr); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1776 | } else { |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1777 | StoreVal = Incr; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1778 | } |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1779 | BuildMI(BB, dl, TII->get(SC), Success).addReg(StoreVal).addReg(Ptr).addImm(0); |
| 1780 | BuildMI(BB, dl, TII->get(BEQ)).addReg(Success).addReg(ZERO).addMBB(loopMBB); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1781 | |
| 1782 | MI->eraseFromParent(); // The instruction is gone now. |
| 1783 | |
Akira Hatanaka | 939ece1 | 2011-07-19 03:42:13 +0000 | [diff] [blame] | 1784 | return exitMBB; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1785 | } |
| 1786 | |
| 1787 | MachineBasicBlock * |
| 1788 | MipsTargetLowering::EmitAtomicBinaryPartword(MachineInstr *MI, |
Akira Hatanaka | 0f84382 | 2011-06-07 18:58:42 +0000 | [diff] [blame] | 1789 | MachineBasicBlock *BB, |
| 1790 | unsigned Size, unsigned BinOpcode, |
| 1791 | bool Nand) const { |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1792 | assert((Size == 1 || Size == 2) && |
| 1793 | "Unsupported size for EmitAtomicBinaryPartial."); |
| 1794 | |
| 1795 | MachineFunction *MF = BB->getParent(); |
| 1796 | MachineRegisterInfo &RegInfo = MF->getRegInfo(); |
| 1797 | const TargetRegisterClass *RC = getRegClassFor(MVT::i32); |
| 1798 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 1799 | DebugLoc dl = MI->getDebugLoc(); |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1800 | unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL; |
| 1801 | unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1802 | |
| 1803 | unsigned Dest = MI->getOperand(0).getReg(); |
| 1804 | unsigned Ptr = MI->getOperand(1).getReg(); |
| 1805 | unsigned Incr = MI->getOperand(2).getReg(); |
| 1806 | |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1807 | unsigned AlignedAddr = RegInfo.createVirtualRegister(RC); |
| 1808 | unsigned ShiftAmt = RegInfo.createVirtualRegister(RC); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1809 | unsigned Mask = RegInfo.createVirtualRegister(RC); |
| 1810 | unsigned Mask2 = RegInfo.createVirtualRegister(RC); |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1811 | unsigned NewVal = RegInfo.createVirtualRegister(RC); |
| 1812 | unsigned OldVal = RegInfo.createVirtualRegister(RC); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1813 | unsigned Incr2 = RegInfo.createVirtualRegister(RC); |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1814 | unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC); |
| 1815 | unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC); |
| 1816 | unsigned MaskUpper = RegInfo.createVirtualRegister(RC); |
| 1817 | unsigned AndRes = RegInfo.createVirtualRegister(RC); |
| 1818 | unsigned BinOpRes = RegInfo.createVirtualRegister(RC); |
Akira Hatanaka | bdd83fe | 2011-07-19 20:56:53 +0000 | [diff] [blame] | 1819 | unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC); |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1820 | unsigned StoreVal = RegInfo.createVirtualRegister(RC); |
| 1821 | unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC); |
| 1822 | unsigned SrlRes = RegInfo.createVirtualRegister(RC); |
| 1823 | unsigned SllRes = RegInfo.createVirtualRegister(RC); |
| 1824 | unsigned Success = RegInfo.createVirtualRegister(RC); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1825 | |
| 1826 | // insert new blocks after the current block |
| 1827 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
| 1828 | MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB); |
Akira Hatanaka | 939ece1 | 2011-07-19 03:42:13 +0000 | [diff] [blame] | 1829 | MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1830 | MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB); |
| 1831 | MachineFunction::iterator It = BB; |
| 1832 | ++It; |
| 1833 | MF->insert(It, loopMBB); |
Akira Hatanaka | 939ece1 | 2011-07-19 03:42:13 +0000 | [diff] [blame] | 1834 | MF->insert(It, sinkMBB); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1835 | MF->insert(It, exitMBB); |
| 1836 | |
| 1837 | // Transfer the remainder of BB and its successor edges to exitMBB. |
| 1838 | exitMBB->splice(exitMBB->begin(), BB, |
Akira Hatanaka | 8209968 | 2011-12-19 19:52:25 +0000 | [diff] [blame] | 1839 | llvm::next(MachineBasicBlock::iterator(MI)), BB->end()); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1840 | exitMBB->transferSuccessorsAndUpdatePHIs(BB); |
| 1841 | |
Akira Hatanaka | 81b4411 | 2011-07-19 17:09:53 +0000 | [diff] [blame] | 1842 | BB->addSuccessor(loopMBB); |
| 1843 | loopMBB->addSuccessor(loopMBB); |
| 1844 | loopMBB->addSuccessor(sinkMBB); |
| 1845 | sinkMBB->addSuccessor(exitMBB); |
| 1846 | |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1847 | // thisMBB: |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1848 | // addiu masklsb2,$0,-4 # 0xfffffffc |
| 1849 | // and alignedaddr,ptr,masklsb2 |
| 1850 | // andi ptrlsb2,ptr,3 |
| 1851 | // sll shiftamt,ptrlsb2,3 |
| 1852 | // ori maskupper,$0,255 # 0xff |
| 1853 | // sll mask,maskupper,shiftamt |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1854 | // nor mask2,$0,mask |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1855 | // sll incr2,incr,shiftamt |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1856 | |
| 1857 | int64_t MaskImm = (Size == 1) ? 255 : 65535; |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1858 | BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2) |
| 1859 | .addReg(Mips::ZERO).addImm(-4); |
| 1860 | BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr) |
| 1861 | .addReg(Ptr).addReg(MaskLSB2); |
| 1862 | BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3); |
| 1863 | BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3); |
| 1864 | BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper) |
| 1865 | .addReg(Mips::ZERO).addImm(MaskImm); |
Akira Hatanaka | cc7ecc7 | 2011-07-19 20:34:00 +0000 | [diff] [blame] | 1866 | BuildMI(BB, dl, TII->get(Mips::SLLV), Mask) |
| 1867 | .addReg(ShiftAmt).addReg(MaskUpper); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1868 | BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask); |
Akira Hatanaka | cc7ecc7 | 2011-07-19 20:34:00 +0000 | [diff] [blame] | 1869 | BuildMI(BB, dl, TII->get(Mips::SLLV), Incr2).addReg(ShiftAmt).addReg(Incr); |
Bruno Cardoso Lopes | cada2d0 | 2011-05-31 20:25:26 +0000 | [diff] [blame] | 1870 | |
Akira Hatanaka | 0d7d0b5 | 2011-07-18 18:52:12 +0000 | [diff] [blame] | 1871 | // atomic.load.binop |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1872 | // loopMBB: |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1873 | // ll oldval,0(alignedaddr) |
| 1874 | // binop binopres,oldval,incr2 |
| 1875 | // and newval,binopres,mask |
| 1876 | // and maskedoldval0,oldval,mask2 |
| 1877 | // or storeval,maskedoldval0,newval |
| 1878 | // sc success,storeval,0(alignedaddr) |
| 1879 | // beq success,$0,loopMBB |
| 1880 | |
Akira Hatanaka | 0d7d0b5 | 2011-07-18 18:52:12 +0000 | [diff] [blame] | 1881 | // atomic.swap |
| 1882 | // loopMBB: |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1883 | // ll oldval,0(alignedaddr) |
Akira Hatanaka | 70564a9 | 2011-07-19 18:14:26 +0000 | [diff] [blame] | 1884 | // and newval,incr2,mask |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1885 | // and maskedoldval0,oldval,mask2 |
| 1886 | // or storeval,maskedoldval0,newval |
| 1887 | // sc success,storeval,0(alignedaddr) |
| 1888 | // beq success,$0,loopMBB |
Akira Hatanaka | 0d7d0b5 | 2011-07-18 18:52:12 +0000 | [diff] [blame] | 1889 | |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1890 | BB = loopMBB; |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1891 | BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1892 | if (Nand) { |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1893 | // and andres, oldval, incr2 |
| 1894 | // nor binopres, $0, andres |
| 1895 | // and newval, binopres, mask |
| 1896 | BuildMI(BB, dl, TII->get(Mips::AND), AndRes).addReg(OldVal).addReg(Incr2); |
| 1897 | BuildMI(BB, dl, TII->get(Mips::NOR), BinOpRes) |
| 1898 | .addReg(Mips::ZERO).addReg(AndRes); |
| 1899 | BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1900 | } else if (BinOpcode) { |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1901 | // <binop> binopres, oldval, incr2 |
| 1902 | // and newval, binopres, mask |
| 1903 | BuildMI(BB, dl, TII->get(BinOpcode), BinOpRes).addReg(OldVal).addReg(Incr2); |
| 1904 | BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(BinOpRes).addReg(Mask); |
Akira Hatanaka | 70564a9 | 2011-07-19 18:14:26 +0000 | [diff] [blame] | 1905 | } else {// atomic.swap |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1906 | // and newval, incr2, mask |
Akira Hatanaka | cc7ecc7 | 2011-07-19 20:34:00 +0000 | [diff] [blame] | 1907 | BuildMI(BB, dl, TII->get(Mips::AND), NewVal).addReg(Incr2).addReg(Mask); |
Akira Hatanaka | 70564a9 | 2011-07-19 18:14:26 +0000 | [diff] [blame] | 1908 | } |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 1909 | |
Akira Hatanaka | bdd83fe | 2011-07-19 20:56:53 +0000 | [diff] [blame] | 1910 | BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0) |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1911 | .addReg(OldVal).addReg(Mask2); |
| 1912 | BuildMI(BB, dl, TII->get(Mips::OR), StoreVal) |
Akira Hatanaka | bdd83fe | 2011-07-19 20:56:53 +0000 | [diff] [blame] | 1913 | .addReg(MaskedOldVal0).addReg(NewVal); |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1914 | BuildMI(BB, dl, TII->get(SC), Success) |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1915 | .addReg(StoreVal).addReg(AlignedAddr).addImm(0); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1916 | BuildMI(BB, dl, TII->get(Mips::BEQ)) |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1917 | .addReg(Success).addReg(Mips::ZERO).addMBB(loopMBB); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1918 | |
Akira Hatanaka | 939ece1 | 2011-07-19 03:42:13 +0000 | [diff] [blame] | 1919 | // sinkMBB: |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1920 | // and maskedoldval1,oldval,mask |
| 1921 | // srl srlres,maskedoldval1,shiftamt |
| 1922 | // sll sllres,srlres,24 |
| 1923 | // sra dest,sllres,24 |
Akira Hatanaka | 939ece1 | 2011-07-19 03:42:13 +0000 | [diff] [blame] | 1924 | BB = sinkMBB; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1925 | int64_t ShiftImm = (Size == 1) ? 24 : 16; |
Akira Hatanaka | a308c67 | 2011-07-19 03:14:58 +0000 | [diff] [blame] | 1926 | |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1927 | BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1) |
| 1928 | .addReg(OldVal).addReg(Mask); |
Akira Hatanaka | cc7ecc7 | 2011-07-19 20:34:00 +0000 | [diff] [blame] | 1929 | BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes) |
| 1930 | .addReg(ShiftAmt).addReg(MaskedOldVal1); |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1931 | BuildMI(BB, dl, TII->get(Mips::SLL), SllRes) |
| 1932 | .addReg(SrlRes).addImm(ShiftImm); |
Akira Hatanaka | 939ece1 | 2011-07-19 03:42:13 +0000 | [diff] [blame] | 1933 | BuildMI(BB, dl, TII->get(Mips::SRA), Dest) |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1934 | .addReg(SllRes).addImm(ShiftImm); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1935 | |
| 1936 | MI->eraseFromParent(); // The instruction is gone now. |
| 1937 | |
Akira Hatanaka | 939ece1 | 2011-07-19 03:42:13 +0000 | [diff] [blame] | 1938 | return exitMBB; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1939 | } |
| 1940 | |
| 1941 | MachineBasicBlock * |
| 1942 | MipsTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI, |
Akira Hatanaka | 0f84382 | 2011-06-07 18:58:42 +0000 | [diff] [blame] | 1943 | MachineBasicBlock *BB, |
| 1944 | unsigned Size) const { |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1945 | assert((Size == 4 || Size == 8) && "Unsupported size for EmitAtomicCmpSwap."); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1946 | |
| 1947 | MachineFunction *MF = BB->getParent(); |
| 1948 | MachineRegisterInfo &RegInfo = MF->getRegInfo(); |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1949 | const TargetRegisterClass *RC = getRegClassFor(MVT::getIntegerVT(Size * 8)); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1950 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 1951 | DebugLoc dl = MI->getDebugLoc(); |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 1952 | unsigned LL, SC, ZERO, BNE, BEQ; |
| 1953 | |
| 1954 | if (Size == 4) { |
| 1955 | LL = IsN64 ? Mips::LL_P8 : Mips::LL; |
| 1956 | SC = IsN64 ? Mips::SC_P8 : Mips::SC; |
| 1957 | ZERO = Mips::ZERO; |
| 1958 | BNE = Mips::BNE; |
| 1959 | BEQ = Mips::BEQ; |
| 1960 | } |
| 1961 | else { |
| 1962 | LL = IsN64 ? Mips::LLD_P8 : Mips::LLD; |
| 1963 | SC = IsN64 ? Mips::SCD_P8 : Mips::SCD; |
| 1964 | ZERO = Mips::ZERO_64; |
| 1965 | BNE = Mips::BNE64; |
| 1966 | BEQ = Mips::BEQ64; |
| 1967 | } |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1968 | |
| 1969 | unsigned Dest = MI->getOperand(0).getReg(); |
| 1970 | unsigned Ptr = MI->getOperand(1).getReg(); |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1971 | unsigned OldVal = MI->getOperand(2).getReg(); |
| 1972 | unsigned NewVal = MI->getOperand(3).getReg(); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1973 | |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 1974 | unsigned Success = RegInfo.createVirtualRegister(RC); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1975 | |
| 1976 | // insert new blocks after the current block |
| 1977 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
| 1978 | MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB); |
| 1979 | MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB); |
| 1980 | MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB); |
| 1981 | MachineFunction::iterator It = BB; |
| 1982 | ++It; |
| 1983 | MF->insert(It, loop1MBB); |
| 1984 | MF->insert(It, loop2MBB); |
| 1985 | MF->insert(It, exitMBB); |
| 1986 | |
| 1987 | // Transfer the remainder of BB and its successor edges to exitMBB. |
| 1988 | exitMBB->splice(exitMBB->begin(), BB, |
Akira Hatanaka | 8209968 | 2011-12-19 19:52:25 +0000 | [diff] [blame] | 1989 | llvm::next(MachineBasicBlock::iterator(MI)), BB->end()); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1990 | exitMBB->transferSuccessorsAndUpdatePHIs(BB); |
| 1991 | |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1992 | // thisMBB: |
| 1993 | // ... |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1994 | // fallthrough --> loop1MBB |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 1995 | BB->addSuccessor(loop1MBB); |
Akira Hatanaka | 81b4411 | 2011-07-19 17:09:53 +0000 | [diff] [blame] | 1996 | loop1MBB->addSuccessor(exitMBB); |
| 1997 | loop1MBB->addSuccessor(loop2MBB); |
| 1998 | loop2MBB->addSuccessor(loop1MBB); |
| 1999 | loop2MBB->addSuccessor(exitMBB); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2000 | |
| 2001 | // loop1MBB: |
| 2002 | // ll dest, 0(ptr) |
| 2003 | // bne dest, oldval, exitMBB |
| 2004 | BB = loop1MBB; |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 2005 | BuildMI(BB, dl, TII->get(LL), Dest).addReg(Ptr).addImm(0); |
| 2006 | BuildMI(BB, dl, TII->get(BNE)) |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 2007 | .addReg(Dest).addReg(OldVal).addMBB(exitMBB); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2008 | |
| 2009 | // loop2MBB: |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 2010 | // sc success, newval, 0(ptr) |
| 2011 | // beq success, $0, loop1MBB |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2012 | BB = loop2MBB; |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 2013 | BuildMI(BB, dl, TII->get(SC), Success) |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 2014 | .addReg(NewVal).addReg(Ptr).addImm(0); |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 2015 | BuildMI(BB, dl, TII->get(BEQ)) |
| 2016 | .addReg(Success).addReg(ZERO).addMBB(loop1MBB); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2017 | |
| 2018 | MI->eraseFromParent(); // The instruction is gone now. |
| 2019 | |
Akira Hatanaka | 939ece1 | 2011-07-19 03:42:13 +0000 | [diff] [blame] | 2020 | return exitMBB; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2021 | } |
| 2022 | |
| 2023 | MachineBasicBlock * |
| 2024 | MipsTargetLowering::EmitAtomicCmpSwapPartword(MachineInstr *MI, |
Akira Hatanaka | 0f84382 | 2011-06-07 18:58:42 +0000 | [diff] [blame] | 2025 | MachineBasicBlock *BB, |
| 2026 | unsigned Size) const { |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2027 | assert((Size == 1 || Size == 2) && |
| 2028 | "Unsupported size for EmitAtomicCmpSwapPartial."); |
| 2029 | |
| 2030 | MachineFunction *MF = BB->getParent(); |
| 2031 | MachineRegisterInfo &RegInfo = MF->getRegInfo(); |
| 2032 | const TargetRegisterClass *RC = getRegClassFor(MVT::i32); |
| 2033 | const TargetInstrInfo *TII = getTargetMachine().getInstrInfo(); |
| 2034 | DebugLoc dl = MI->getDebugLoc(); |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 2035 | unsigned LL = IsN64 ? Mips::LL_P8 : Mips::LL; |
| 2036 | unsigned SC = IsN64 ? Mips::SC_P8 : Mips::SC; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2037 | |
| 2038 | unsigned Dest = MI->getOperand(0).getReg(); |
| 2039 | unsigned Ptr = MI->getOperand(1).getReg(); |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 2040 | unsigned CmpVal = MI->getOperand(2).getReg(); |
| 2041 | unsigned NewVal = MI->getOperand(3).getReg(); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2042 | |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 2043 | unsigned AlignedAddr = RegInfo.createVirtualRegister(RC); |
| 2044 | unsigned ShiftAmt = RegInfo.createVirtualRegister(RC); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2045 | unsigned Mask = RegInfo.createVirtualRegister(RC); |
| 2046 | unsigned Mask2 = RegInfo.createVirtualRegister(RC); |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 2047 | unsigned ShiftedCmpVal = RegInfo.createVirtualRegister(RC); |
| 2048 | unsigned OldVal = RegInfo.createVirtualRegister(RC); |
| 2049 | unsigned MaskedOldVal0 = RegInfo.createVirtualRegister(RC); |
| 2050 | unsigned ShiftedNewVal = RegInfo.createVirtualRegister(RC); |
| 2051 | unsigned MaskLSB2 = RegInfo.createVirtualRegister(RC); |
| 2052 | unsigned PtrLSB2 = RegInfo.createVirtualRegister(RC); |
| 2053 | unsigned MaskUpper = RegInfo.createVirtualRegister(RC); |
| 2054 | unsigned MaskedCmpVal = RegInfo.createVirtualRegister(RC); |
| 2055 | unsigned MaskedNewVal = RegInfo.createVirtualRegister(RC); |
| 2056 | unsigned MaskedOldVal1 = RegInfo.createVirtualRegister(RC); |
| 2057 | unsigned StoreVal = RegInfo.createVirtualRegister(RC); |
| 2058 | unsigned SrlRes = RegInfo.createVirtualRegister(RC); |
| 2059 | unsigned SllRes = RegInfo.createVirtualRegister(RC); |
| 2060 | unsigned Success = RegInfo.createVirtualRegister(RC); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2061 | |
| 2062 | // insert new blocks after the current block |
| 2063 | const BasicBlock *LLVM_BB = BB->getBasicBlock(); |
| 2064 | MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB); |
| 2065 | MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB); |
Akira Hatanaka | 939ece1 | 2011-07-19 03:42:13 +0000 | [diff] [blame] | 2066 | MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(LLVM_BB); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2067 | MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB); |
| 2068 | MachineFunction::iterator It = BB; |
| 2069 | ++It; |
| 2070 | MF->insert(It, loop1MBB); |
| 2071 | MF->insert(It, loop2MBB); |
Akira Hatanaka | 939ece1 | 2011-07-19 03:42:13 +0000 | [diff] [blame] | 2072 | MF->insert(It, sinkMBB); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2073 | MF->insert(It, exitMBB); |
| 2074 | |
| 2075 | // Transfer the remainder of BB and its successor edges to exitMBB. |
| 2076 | exitMBB->splice(exitMBB->begin(), BB, |
Akira Hatanaka | 8209968 | 2011-12-19 19:52:25 +0000 | [diff] [blame] | 2077 | llvm::next(MachineBasicBlock::iterator(MI)), BB->end()); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2078 | exitMBB->transferSuccessorsAndUpdatePHIs(BB); |
| 2079 | |
Akira Hatanaka | 81b4411 | 2011-07-19 17:09:53 +0000 | [diff] [blame] | 2080 | BB->addSuccessor(loop1MBB); |
| 2081 | loop1MBB->addSuccessor(sinkMBB); |
| 2082 | loop1MBB->addSuccessor(loop2MBB); |
| 2083 | loop2MBB->addSuccessor(loop1MBB); |
| 2084 | loop2MBB->addSuccessor(sinkMBB); |
| 2085 | sinkMBB->addSuccessor(exitMBB); |
| 2086 | |
Akira Hatanaka | 70564a9 | 2011-07-19 18:14:26 +0000 | [diff] [blame] | 2087 | // FIXME: computation of newval2 can be moved to loop2MBB. |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2088 | // thisMBB: |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 2089 | // addiu masklsb2,$0,-4 # 0xfffffffc |
| 2090 | // and alignedaddr,ptr,masklsb2 |
| 2091 | // andi ptrlsb2,ptr,3 |
| 2092 | // sll shiftamt,ptrlsb2,3 |
| 2093 | // ori maskupper,$0,255 # 0xff |
| 2094 | // sll mask,maskupper,shiftamt |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2095 | // nor mask2,$0,mask |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 2096 | // andi maskedcmpval,cmpval,255 |
| 2097 | // sll shiftedcmpval,maskedcmpval,shiftamt |
| 2098 | // andi maskednewval,newval,255 |
| 2099 | // sll shiftednewval,maskednewval,shiftamt |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2100 | int64_t MaskImm = (Size == 1) ? 255 : 65535; |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 2101 | BuildMI(BB, dl, TII->get(Mips::ADDiu), MaskLSB2) |
| 2102 | .addReg(Mips::ZERO).addImm(-4); |
| 2103 | BuildMI(BB, dl, TII->get(Mips::AND), AlignedAddr) |
| 2104 | .addReg(Ptr).addReg(MaskLSB2); |
| 2105 | BuildMI(BB, dl, TII->get(Mips::ANDi), PtrLSB2).addReg(Ptr).addImm(3); |
| 2106 | BuildMI(BB, dl, TII->get(Mips::SLL), ShiftAmt).addReg(PtrLSB2).addImm(3); |
| 2107 | BuildMI(BB, dl, TII->get(Mips::ORi), MaskUpper) |
| 2108 | .addReg(Mips::ZERO).addImm(MaskImm); |
Akira Hatanaka | cc7ecc7 | 2011-07-19 20:34:00 +0000 | [diff] [blame] | 2109 | BuildMI(BB, dl, TII->get(Mips::SLLV), Mask) |
| 2110 | .addReg(ShiftAmt).addReg(MaskUpper); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2111 | BuildMI(BB, dl, TII->get(Mips::NOR), Mask2).addReg(Mips::ZERO).addReg(Mask); |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 2112 | BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedCmpVal) |
| 2113 | .addReg(CmpVal).addImm(MaskImm); |
Akira Hatanaka | cc7ecc7 | 2011-07-19 20:34:00 +0000 | [diff] [blame] | 2114 | BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedCmpVal) |
| 2115 | .addReg(ShiftAmt).addReg(MaskedCmpVal); |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 2116 | BuildMI(BB, dl, TII->get(Mips::ANDi), MaskedNewVal) |
| 2117 | .addReg(NewVal).addImm(MaskImm); |
Akira Hatanaka | cc7ecc7 | 2011-07-19 20:34:00 +0000 | [diff] [blame] | 2118 | BuildMI(BB, dl, TII->get(Mips::SLLV), ShiftedNewVal) |
| 2119 | .addReg(ShiftAmt).addReg(MaskedNewVal); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2120 | |
| 2121 | // loop1MBB: |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 2122 | // ll oldval,0(alginedaddr) |
| 2123 | // and maskedoldval0,oldval,mask |
| 2124 | // bne maskedoldval0,shiftedcmpval,sinkMBB |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2125 | BB = loop1MBB; |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 2126 | BuildMI(BB, dl, TII->get(LL), OldVal).addReg(AlignedAddr).addImm(0); |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 2127 | BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal0) |
| 2128 | .addReg(OldVal).addReg(Mask); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2129 | BuildMI(BB, dl, TII->get(Mips::BNE)) |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 2130 | .addReg(MaskedOldVal0).addReg(ShiftedCmpVal).addMBB(sinkMBB); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2131 | |
| 2132 | // loop2MBB: |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 2133 | // and maskedoldval1,oldval,mask2 |
| 2134 | // or storeval,maskedoldval1,shiftednewval |
| 2135 | // sc success,storeval,0(alignedaddr) |
| 2136 | // beq success,$0,loop1MBB |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2137 | BB = loop2MBB; |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 2138 | BuildMI(BB, dl, TII->get(Mips::AND), MaskedOldVal1) |
| 2139 | .addReg(OldVal).addReg(Mask2); |
| 2140 | BuildMI(BB, dl, TII->get(Mips::OR), StoreVal) |
| 2141 | .addReg(MaskedOldVal1).addReg(ShiftedNewVal); |
Akira Hatanaka | 5906806 | 2011-11-11 04:14:30 +0000 | [diff] [blame] | 2142 | BuildMI(BB, dl, TII->get(SC), Success) |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 2143 | .addReg(StoreVal).addReg(AlignedAddr).addImm(0); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2144 | BuildMI(BB, dl, TII->get(Mips::BEQ)) |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 2145 | .addReg(Success).addReg(Mips::ZERO).addMBB(loop1MBB); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2146 | |
Akira Hatanaka | 939ece1 | 2011-07-19 03:42:13 +0000 | [diff] [blame] | 2147 | // sinkMBB: |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 2148 | // srl srlres,maskedoldval0,shiftamt |
| 2149 | // sll sllres,srlres,24 |
| 2150 | // sra dest,sllres,24 |
Akira Hatanaka | 939ece1 | 2011-07-19 03:42:13 +0000 | [diff] [blame] | 2151 | BB = sinkMBB; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2152 | int64_t ShiftImm = (Size == 1) ? 24 : 16; |
Akira Hatanaka | a308c67 | 2011-07-19 03:14:58 +0000 | [diff] [blame] | 2153 | |
Akira Hatanaka | cc7ecc7 | 2011-07-19 20:34:00 +0000 | [diff] [blame] | 2154 | BuildMI(BB, dl, TII->get(Mips::SRLV), SrlRes) |
| 2155 | .addReg(ShiftAmt).addReg(MaskedOldVal0); |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 2156 | BuildMI(BB, dl, TII->get(Mips::SLL), SllRes) |
| 2157 | .addReg(SrlRes).addImm(ShiftImm); |
Akira Hatanaka | 939ece1 | 2011-07-19 03:42:13 +0000 | [diff] [blame] | 2158 | BuildMI(BB, dl, TII->get(Mips::SRA), Dest) |
Akira Hatanaka | 4061da1 | 2011-07-19 20:11:17 +0000 | [diff] [blame] | 2159 | .addReg(SllRes).addImm(ShiftImm); |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2160 | |
| 2161 | MI->eraseFromParent(); // The instruction is gone now. |
| 2162 | |
Akira Hatanaka | 939ece1 | 2011-07-19 03:42:13 +0000 | [diff] [blame] | 2163 | return exitMBB; |
Bruno Cardoso Lopes | 4e694c9 | 2011-05-31 02:54:07 +0000 | [diff] [blame] | 2164 | } |
| 2165 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 2166 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 2167 | // Misc Lower Operation implementation |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 2168 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | d3bdf19 | 2009-05-27 17:23:44 +0000 | [diff] [blame] | 2169 | SDValue MipsTargetLowering:: |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2170 | LowerBRCOND(SDValue Op, SelectionDAG &DAG) const |
Bruno Cardoso Lopes | 85e31e3 | 2008-07-28 19:11:24 +0000 | [diff] [blame] | 2171 | { |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2172 | // The first operand is the chain, the second is the condition, the third is |
Bruno Cardoso Lopes | 85e31e3 | 2008-07-28 19:11:24 +0000 | [diff] [blame] | 2173 | // the block to branch to if the condition is true. |
| 2174 | SDValue Chain = Op.getOperand(0); |
| 2175 | SDValue Dest = Op.getOperand(2); |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 2176 | DebugLoc dl = Op.getDebugLoc(); |
Bruno Cardoso Lopes | 85e31e3 | 2008-07-28 19:11:24 +0000 | [diff] [blame] | 2177 | |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 2178 | SDValue CondRes = CreateFPCmp(DAG, Op.getOperand(1)); |
| 2179 | |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 2180 | // Return if flag is not set by a floating point comparison. |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 2181 | if (CondRes.getOpcode() != MipsISD::FPCmp) |
Bruno Cardoso Lopes | 4b877ca | 2008-07-30 17:06:13 +0000 | [diff] [blame] | 2182 | return Op; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2183 | |
Bruno Cardoso Lopes | 7728377 | 2008-07-31 18:31:28 +0000 | [diff] [blame] | 2184 | SDValue CCNode = CondRes.getOperand(2); |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 2185 | Mips::CondCode CC = |
| 2186 | (Mips::CondCode)cast<ConstantSDNode>(CCNode)->getZExtValue(); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2187 | SDValue BrCode = DAG.getConstant(GetFPBranchCodeFromCond(CC), MVT::i32); |
Bruno Cardoso Lopes | 85e31e3 | 2008-07-28 19:11:24 +0000 | [diff] [blame] | 2188 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2189 | return DAG.getNode(MipsISD::FPBrcond, dl, Op.getValueType(), Chain, BrCode, |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 2190 | Dest, CondRes); |
Bruno Cardoso Lopes | 85e31e3 | 2008-07-28 19:11:24 +0000 | [diff] [blame] | 2191 | } |
| 2192 | |
| 2193 | SDValue MipsTargetLowering:: |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2194 | LowerSELECT(SDValue Op, SelectionDAG &DAG) const |
Bruno Cardoso Lopes | 6d399bd | 2008-07-29 19:05:28 +0000 | [diff] [blame] | 2195 | { |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 2196 | SDValue Cond = CreateFPCmp(DAG, Op.getOperand(0)); |
Bruno Cardoso Lopes | 6d399bd | 2008-07-29 19:05:28 +0000 | [diff] [blame] | 2197 | |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 2198 | // Return if flag is not set by a floating point comparison. |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 2199 | if (Cond.getOpcode() != MipsISD::FPCmp) |
| 2200 | return Op; |
Bruno Cardoso Lopes | 739e441 | 2008-08-13 07:13:40 +0000 | [diff] [blame] | 2201 | |
Akira Hatanaka | 1d6b38d | 2011-03-31 18:26:17 +0000 | [diff] [blame] | 2202 | return CreateCMovFP(DAG, Cond, Op.getOperand(1), Op.getOperand(2), |
| 2203 | Op.getDebugLoc()); |
Bruno Cardoso Lopes | 6d399bd | 2008-07-29 19:05:28 +0000 | [diff] [blame] | 2204 | } |
| 2205 | |
Akira Hatanaka | 3fef29d | 2012-07-11 19:32:27 +0000 | [diff] [blame] | 2206 | SDValue MipsTargetLowering:: |
| 2207 | LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const |
| 2208 | { |
| 2209 | DebugLoc DL = Op.getDebugLoc(); |
| 2210 | EVT Ty = Op.getOperand(0).getValueType(); |
| 2211 | SDValue Cond = DAG.getNode(ISD::SETCC, DL, getSetCCResultType(Ty), |
| 2212 | Op.getOperand(0), Op.getOperand(1), |
| 2213 | Op.getOperand(4)); |
| 2214 | |
| 2215 | return DAG.getNode(ISD::SELECT, DL, Op.getValueType(), Cond, Op.getOperand(2), |
| 2216 | Op.getOperand(3)); |
| 2217 | } |
| 2218 | |
Akira Hatanaka | 0a40c23 | 2012-03-09 23:46:03 +0000 | [diff] [blame] | 2219 | SDValue MipsTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const { |
| 2220 | SDValue Cond = CreateFPCmp(DAG, Op); |
| 2221 | |
| 2222 | assert(Cond.getOpcode() == MipsISD::FPCmp && |
| 2223 | "Floating point operand expected."); |
| 2224 | |
| 2225 | SDValue True = DAG.getConstant(1, MVT::i32); |
| 2226 | SDValue False = DAG.getConstant(0, MVT::i32); |
| 2227 | |
| 2228 | return CreateCMovFP(DAG, Cond, True, False, Op.getDebugLoc()); |
| 2229 | } |
| 2230 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2231 | SDValue MipsTargetLowering::LowerGlobalAddress(SDValue Op, |
| 2232 | SelectionDAG &DAG) const { |
Dale Johannesen | de06470 | 2009-02-06 21:50:26 +0000 | [diff] [blame] | 2233 | // FIXME there isn't actually debug info here |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 2234 | DebugLoc dl = Op.getDebugLoc(); |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 2235 | const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal(); |
Bruno Cardoso Lopes | 97843cd | 2008-07-29 19:29:50 +0000 | [diff] [blame] | 2236 | |
Akira Hatanaka | a5903ac | 2011-10-11 00:55:05 +0000 | [diff] [blame] | 2237 | if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) { |
Akira Hatanaka | afc945b | 2012-09-12 23:27:55 +0000 | [diff] [blame] | 2238 | const MipsTargetObjectFile &TLOF = |
| 2239 | (const MipsTargetObjectFile&)getObjFileLowering(); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2240 | |
Chris Lattner | e3736f8 | 2009-08-13 05:41:27 +0000 | [diff] [blame] | 2241 | // %gp_rel relocation |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2242 | if (TLOF.IsGlobalInSmallSection(GV, getTargetMachine())) { |
| 2243 | SDValue GA = DAG.getTargetGlobalAddress(GV, dl, MVT::i32, 0, |
Bruno Cardoso Lopes | c517cb0 | 2009-09-01 17:27:58 +0000 | [diff] [blame] | 2244 | MipsII::MO_GPREL); |
Akira Hatanaka | d43e06d | 2012-11-21 20:30:40 +0000 | [diff] [blame] | 2245 | SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, dl, |
| 2246 | DAG.getVTList(MVT::i32), &GA, 1); |
Akira Hatanaka | e7338cd | 2012-08-22 03:18:13 +0000 | [diff] [blame] | 2247 | SDValue GPReg = DAG.getRegister(Mips::GP, MVT::i32); |
| 2248 | return DAG.getNode(ISD::ADD, dl, MVT::i32, GPReg, GPRelNode); |
Chris Lattner | e3736f8 | 2009-08-13 05:41:27 +0000 | [diff] [blame] | 2249 | } |
Akira Hatanaka | d43e06d | 2012-11-21 20:30:40 +0000 | [diff] [blame] | 2250 | |
Bruno Cardoso Lopes | 97843cd | 2008-07-29 19:29:50 +0000 | [diff] [blame] | 2251 | // %hi/%lo relocation |
Akira Hatanaka | d43e06d | 2012-11-21 20:30:40 +0000 | [diff] [blame] | 2252 | return getAddrNonPIC(Op, DAG); |
Bruno Cardoso Lopes | 97843cd | 2008-07-29 19:29:50 +0000 | [diff] [blame] | 2253 | } |
| 2254 | |
Akira Hatanaka | d43e06d | 2012-11-21 20:30:40 +0000 | [diff] [blame] | 2255 | if (GV->hasInternalLinkage() || (GV->hasLocalLinkage() && !isa<Function>(GV))) |
| 2256 | return getAddrLocal(Op, DAG, HasMips64); |
| 2257 | |
Akira Hatanaka | f09a037 | 2012-11-21 20:40:38 +0000 | [diff] [blame] | 2258 | if (LargeGOT) |
| 2259 | return getAddrGlobalLargeGOT(Op, DAG, MipsII::MO_GOT_HI16, |
| 2260 | MipsII::MO_GOT_LO16); |
| 2261 | |
Akira Hatanaka | d43e06d | 2012-11-21 20:30:40 +0000 | [diff] [blame] | 2262 | return getAddrGlobal(Op, DAG, |
| 2263 | HasMips64 ? MipsII::MO_GOT_DISP : MipsII::MO_GOT16); |
Bruno Cardoso Lopes | 97843cd | 2008-07-29 19:29:50 +0000 | [diff] [blame] | 2264 | } |
| 2265 | |
Bruno Cardoso Lopes | ca8a2aa | 2011-03-04 20:01:52 +0000 | [diff] [blame] | 2266 | SDValue MipsTargetLowering::LowerBlockAddress(SDValue Op, |
| 2267 | SelectionDAG &DAG) const { |
Akira Hatanaka | d43e06d | 2012-11-21 20:30:40 +0000 | [diff] [blame] | 2268 | if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) |
| 2269 | return getAddrNonPIC(Op, DAG); |
Akira Hatanaka | f48eb53 | 2011-04-25 17:10:45 +0000 | [diff] [blame] | 2270 | |
Akira Hatanaka | d43e06d | 2012-11-21 20:30:40 +0000 | [diff] [blame] | 2271 | return getAddrLocal(Op, DAG, HasMips64); |
Bruno Cardoso Lopes | ca8a2aa | 2011-03-04 20:01:52 +0000 | [diff] [blame] | 2272 | } |
| 2273 | |
Bruno Cardoso Lopes | 97843cd | 2008-07-29 19:29:50 +0000 | [diff] [blame] | 2274 | SDValue MipsTargetLowering:: |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2275 | LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const |
Bruno Cardoso Lopes | 97843cd | 2008-07-29 19:29:50 +0000 | [diff] [blame] | 2276 | { |
Akira Hatanaka | 3faac0a | 2011-12-14 18:26:41 +0000 | [diff] [blame] | 2277 | // If the relocation model is PIC, use the General Dynamic TLS Model or |
| 2278 | // Local Dynamic TLS model, otherwise use the Initial Exec or |
| 2279 | // Local Exec TLS Model. |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 2280 | |
| 2281 | GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op); |
| 2282 | DebugLoc dl = GA->getDebugLoc(); |
| 2283 | const GlobalValue *GV = GA->getGlobal(); |
| 2284 | EVT PtrVT = getPointerTy(); |
| 2285 | |
Hans Wennborg | fd5abd5 | 2012-05-04 09:40:39 +0000 | [diff] [blame] | 2286 | TLSModel::Model model = getTargetMachine().getTLSModel(GV); |
| 2287 | |
| 2288 | if (model == TLSModel::GeneralDynamic || model == TLSModel::LocalDynamic) { |
Hans Wennborg | 70a07c7 | 2012-06-04 14:02:08 +0000 | [diff] [blame] | 2289 | // General Dynamic and Local Dynamic TLS Model. |
| 2290 | unsigned Flag = (model == TLSModel::LocalDynamic) ? MipsII::MO_TLSLDM |
| 2291 | : MipsII::MO_TLSGD; |
| 2292 | |
Akira Hatanaka | 3faac0a | 2011-12-14 18:26:41 +0000 | [diff] [blame] | 2293 | SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, Flag); |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 2294 | SDValue Argument = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, |
| 2295 | GetGlobalReg(DAG, PtrVT), TGA); |
Akira Hatanaka | 7a7194b | 2011-12-08 21:05:38 +0000 | [diff] [blame] | 2296 | unsigned PtrSize = PtrVT.getSizeInBits(); |
| 2297 | IntegerType *PtrTy = Type::getIntNTy(*DAG.getContext(), PtrSize); |
| 2298 | |
Benjamin Kramer | 5eccf67 | 2011-12-11 12:21:34 +0000 | [diff] [blame] | 2299 | SDValue TlsGetAddr = DAG.getExternalSymbol("__tls_get_addr", PtrVT); |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 2300 | |
| 2301 | ArgListTy Args; |
| 2302 | ArgListEntry Entry; |
| 2303 | Entry.Node = Argument; |
Akira Hatanaka | ca07479 | 2011-12-08 20:34:32 +0000 | [diff] [blame] | 2304 | Entry.Ty = PtrTy; |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 2305 | Args.push_back(Entry); |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 2306 | |
Justin Holewinski | d2ea0e1 | 2012-05-25 16:35:28 +0000 | [diff] [blame] | 2307 | TargetLowering::CallLoweringInfo CLI(DAG.getEntryNode(), PtrTy, |
Evan Cheng | 4bfcd4a | 2012-02-28 18:51:51 +0000 | [diff] [blame] | 2308 | false, false, false, false, 0, CallingConv::C, |
| 2309 | /*isTailCall=*/false, /*doesNotRet=*/false, |
| 2310 | /*isReturnValueUsed=*/true, |
Akira Hatanaka | 7a7194b | 2011-12-08 21:05:38 +0000 | [diff] [blame] | 2311 | TlsGetAddr, Args, DAG, dl); |
Justin Holewinski | d2ea0e1 | 2012-05-25 16:35:28 +0000 | [diff] [blame] | 2312 | std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI); |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 2313 | |
Akira Hatanaka | 3faac0a | 2011-12-14 18:26:41 +0000 | [diff] [blame] | 2314 | SDValue Ret = CallResult.first; |
| 2315 | |
Hans Wennborg | fd5abd5 | 2012-05-04 09:40:39 +0000 | [diff] [blame] | 2316 | if (model != TLSModel::LocalDynamic) |
Akira Hatanaka | 3faac0a | 2011-12-14 18:26:41 +0000 | [diff] [blame] | 2317 | return Ret; |
| 2318 | |
| 2319 | SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, |
| 2320 | MipsII::MO_DTPREL_HI); |
| 2321 | SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi); |
| 2322 | SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, |
| 2323 | MipsII::MO_DTPREL_LO); |
| 2324 | SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo); |
| 2325 | SDValue Add = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Ret); |
| 2326 | return DAG.getNode(ISD::ADD, dl, PtrVT, Add, Lo); |
Bruno Cardoso Lopes | d979686 | 2011-05-31 02:53:58 +0000 | [diff] [blame] | 2327 | } |
Akira Hatanaka | 5f7451f | 2011-06-21 01:02:03 +0000 | [diff] [blame] | 2328 | |
| 2329 | SDValue Offset; |
Hans Wennborg | fd5abd5 | 2012-05-04 09:40:39 +0000 | [diff] [blame] | 2330 | if (model == TLSModel::InitialExec) { |
Akira Hatanaka | 5f7451f | 2011-06-21 01:02:03 +0000 | [diff] [blame] | 2331 | // Initial Exec TLS Model |
Akira Hatanaka | ca07479 | 2011-12-08 20:34:32 +0000 | [diff] [blame] | 2332 | SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, |
Akira Hatanaka | 5f7451f | 2011-06-21 01:02:03 +0000 | [diff] [blame] | 2333 | MipsII::MO_GOTTPREL); |
Akira Hatanaka | 648f00c | 2012-02-24 22:34:47 +0000 | [diff] [blame] | 2334 | TGA = DAG.getNode(MipsISD::Wrapper, dl, PtrVT, GetGlobalReg(DAG, PtrVT), |
| 2335 | TGA); |
Akira Hatanaka | ca07479 | 2011-12-08 20:34:32 +0000 | [diff] [blame] | 2336 | Offset = DAG.getLoad(PtrVT, dl, |
Akira Hatanaka | 5f7451f | 2011-06-21 01:02:03 +0000 | [diff] [blame] | 2337 | DAG.getEntryNode(), TGA, MachinePointerInfo(), |
Pete Cooper | d752e0f | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 2338 | false, false, false, 0); |
Akira Hatanaka | 5f7451f | 2011-06-21 01:02:03 +0000 | [diff] [blame] | 2339 | } else { |
| 2340 | // Local Exec TLS Model |
Hans Wennborg | fd5abd5 | 2012-05-04 09:40:39 +0000 | [diff] [blame] | 2341 | assert(model == TLSModel::LocalExec); |
Akira Hatanaka | ca07479 | 2011-12-08 20:34:32 +0000 | [diff] [blame] | 2342 | SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, |
Akira Hatanaka | 5f7451f | 2011-06-21 01:02:03 +0000 | [diff] [blame] | 2343 | MipsII::MO_TPREL_HI); |
Akira Hatanaka | ca07479 | 2011-12-08 20:34:32 +0000 | [diff] [blame] | 2344 | SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, |
Akira Hatanaka | 5f7451f | 2011-06-21 01:02:03 +0000 | [diff] [blame] | 2345 | MipsII::MO_TPREL_LO); |
Akira Hatanaka | ca07479 | 2011-12-08 20:34:32 +0000 | [diff] [blame] | 2346 | SDValue Hi = DAG.getNode(MipsISD::Hi, dl, PtrVT, TGAHi); |
| 2347 | SDValue Lo = DAG.getNode(MipsISD::Lo, dl, PtrVT, TGALo); |
| 2348 | Offset = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo); |
Akira Hatanaka | 5f7451f | 2011-06-21 01:02:03 +0000 | [diff] [blame] | 2349 | } |
| 2350 | |
| 2351 | SDValue ThreadPointer = DAG.getNode(MipsISD::ThreadPointer, dl, PtrVT); |
| 2352 | return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset); |
Bruno Cardoso Lopes | 97843cd | 2008-07-29 19:29:50 +0000 | [diff] [blame] | 2353 | } |
| 2354 | |
| 2355 | SDValue MipsTargetLowering:: |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2356 | LowerJumpTable(SDValue Op, SelectionDAG &DAG) const |
Bruno Cardoso Lopes | 753a987 | 2007-11-12 19:49:57 +0000 | [diff] [blame] | 2357 | { |
Akira Hatanaka | d43e06d | 2012-11-21 20:30:40 +0000 | [diff] [blame] | 2358 | if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) |
| 2359 | return getAddrNonPIC(Op, DAG); |
Bruno Cardoso Lopes | 753a987 | 2007-11-12 19:49:57 +0000 | [diff] [blame] | 2360 | |
Akira Hatanaka | d43e06d | 2012-11-21 20:30:40 +0000 | [diff] [blame] | 2361 | return getAddrLocal(Op, DAG, HasMips64); |
Bruno Cardoso Lopes | 753a987 | 2007-11-12 19:49:57 +0000 | [diff] [blame] | 2362 | } |
| 2363 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 2364 | SDValue MipsTargetLowering:: |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2365 | LowerConstantPool(SDValue Op, SelectionDAG &DAG) const |
Bruno Cardoso Lopes | 97c2537 | 2008-07-09 04:15:08 +0000 | [diff] [blame] | 2366 | { |
Bruno Cardoso Lopes | 92e87f2 | 2008-07-23 16:01:50 +0000 | [diff] [blame] | 2367 | // gp_rel relocation |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2368 | // FIXME: we should reference the constant pool using small data sections, |
Chris Lattner | 7a2bdde | 2011-04-15 05:18:47 +0000 | [diff] [blame] | 2369 | // but the asm printer currently doesn't support this feature without |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2370 | // hacking it. This feature should come soon so we can uncomment the |
Bruno Cardoso Lopes | f33bc43 | 2008-07-28 19:26:25 +0000 | [diff] [blame] | 2371 | // stuff below. |
Eli Friedman | e2c7408 | 2009-08-03 02:22:28 +0000 | [diff] [blame] | 2372 | //if (IsInSmallSection(C->getType())) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 2373 | // SDValue GPRelNode = DAG.getNode(MipsISD::GPRel, MVT::i32, CP); |
| 2374 | // SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(MVT::i32); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 2375 | // ResNode = DAG.getNode(ISD::ADD, MVT::i32, GOT, GPRelNode); |
Bruno Cardoso Lopes | d71cebf | 2009-11-25 12:17:58 +0000 | [diff] [blame] | 2376 | |
Akira Hatanaka | d43e06d | 2012-11-21 20:30:40 +0000 | [diff] [blame] | 2377 | if (getTargetMachine().getRelocationModel() != Reloc::PIC_ && !IsN64) |
| 2378 | return getAddrNonPIC(Op, DAG); |
Bruno Cardoso Lopes | 92e87f2 | 2008-07-23 16:01:50 +0000 | [diff] [blame] | 2379 | |
Akira Hatanaka | d43e06d | 2012-11-21 20:30:40 +0000 | [diff] [blame] | 2380 | return getAddrLocal(Op, DAG, HasMips64); |
Bruno Cardoso Lopes | 97c2537 | 2008-07-09 04:15:08 +0000 | [diff] [blame] | 2381 | } |
| 2382 | |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 2383 | SDValue MipsTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const { |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2384 | MachineFunction &MF = DAG.getMachineFunction(); |
| 2385 | MipsFunctionInfo *FuncInfo = MF.getInfo<MipsFunctionInfo>(); |
| 2386 | |
Bruno Cardoso Lopes | 6059b85 | 2010-02-06 21:00:02 +0000 | [diff] [blame] | 2387 | DebugLoc dl = Op.getDebugLoc(); |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 2388 | SDValue FI = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), |
| 2389 | getPointerTy()); |
Bruno Cardoso Lopes | 6059b85 | 2010-02-06 21:00:02 +0000 | [diff] [blame] | 2390 | |
| 2391 | // vastart just stores the address of the VarArgsFrameIndex slot into the |
| 2392 | // memory location argument. |
| 2393 | const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue(); |
Chris Lattner | 8026a9d | 2010-09-21 17:50:43 +0000 | [diff] [blame] | 2394 | return DAG.getStore(Op.getOperand(0), dl, FI, Op.getOperand(1), |
Akira Hatanaka | 8209968 | 2011-12-19 19:52:25 +0000 | [diff] [blame] | 2395 | MachinePointerInfo(SV), false, false, 0); |
Bruno Cardoso Lopes | 6059b85 | 2010-02-06 21:00:02 +0000 | [diff] [blame] | 2396 | } |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 2397 | |
Akira Hatanaka | 056c51e | 2012-04-11 22:13:04 +0000 | [diff] [blame] | 2398 | static SDValue LowerFCOPYSIGN32(SDValue Op, SelectionDAG &DAG, bool HasR2) { |
| 2399 | EVT TyX = Op.getOperand(0).getValueType(); |
| 2400 | EVT TyY = Op.getOperand(1).getValueType(); |
| 2401 | SDValue Const1 = DAG.getConstant(1, MVT::i32); |
| 2402 | SDValue Const31 = DAG.getConstant(31, MVT::i32); |
| 2403 | DebugLoc DL = Op.getDebugLoc(); |
| 2404 | SDValue Res; |
| 2405 | |
| 2406 | // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it |
| 2407 | // to i32. |
| 2408 | SDValue X = (TyX == MVT::f32) ? |
| 2409 | DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) : |
| 2410 | DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0), |
| 2411 | Const1); |
| 2412 | SDValue Y = (TyY == MVT::f32) ? |
| 2413 | DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(1)) : |
| 2414 | DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(1), |
| 2415 | Const1); |
| 2416 | |
| 2417 | if (HasR2) { |
| 2418 | // ext E, Y, 31, 1 ; extract bit31 of Y |
| 2419 | // ins X, E, 31, 1 ; insert extracted bit at bit31 of X |
| 2420 | SDValue E = DAG.getNode(MipsISD::Ext, DL, MVT::i32, Y, Const31, Const1); |
| 2421 | Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, E, Const31, Const1, X); |
| 2422 | } else { |
| 2423 | // sll SllX, X, 1 |
| 2424 | // srl SrlX, SllX, 1 |
| 2425 | // srl SrlY, Y, 31 |
| 2426 | // sll SllY, SrlX, 31 |
| 2427 | // or Or, SrlX, SllY |
| 2428 | SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1); |
| 2429 | SDValue SrlX = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1); |
| 2430 | SDValue SrlY = DAG.getNode(ISD::SRL, DL, MVT::i32, Y, Const31); |
| 2431 | SDValue SllY = DAG.getNode(ISD::SHL, DL, MVT::i32, SrlY, Const31); |
| 2432 | Res = DAG.getNode(ISD::OR, DL, MVT::i32, SrlX, SllY); |
| 2433 | } |
| 2434 | |
| 2435 | if (TyX == MVT::f32) |
| 2436 | return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Res); |
| 2437 | |
| 2438 | SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, |
| 2439 | Op.getOperand(0), DAG.getConstant(0, MVT::i32)); |
| 2440 | return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res); |
Akira Hatanaka | 9c3d57c | 2011-05-25 19:32:07 +0000 | [diff] [blame] | 2441 | } |
| 2442 | |
Akira Hatanaka | 056c51e | 2012-04-11 22:13:04 +0000 | [diff] [blame] | 2443 | static SDValue LowerFCOPYSIGN64(SDValue Op, SelectionDAG &DAG, bool HasR2) { |
| 2444 | unsigned WidthX = Op.getOperand(0).getValueSizeInBits(); |
| 2445 | unsigned WidthY = Op.getOperand(1).getValueSizeInBits(); |
| 2446 | EVT TyX = MVT::getIntegerVT(WidthX), TyY = MVT::getIntegerVT(WidthY); |
| 2447 | SDValue Const1 = DAG.getConstant(1, MVT::i32); |
| 2448 | DebugLoc DL = Op.getDebugLoc(); |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 2449 | |
Akira Hatanaka | 056c51e | 2012-04-11 22:13:04 +0000 | [diff] [blame] | 2450 | // Bitcast to integer nodes. |
| 2451 | SDValue X = DAG.getNode(ISD::BITCAST, DL, TyX, Op.getOperand(0)); |
| 2452 | SDValue Y = DAG.getNode(ISD::BITCAST, DL, TyY, Op.getOperand(1)); |
Akira Hatanaka | 9c3d57c | 2011-05-25 19:32:07 +0000 | [diff] [blame] | 2453 | |
Akira Hatanaka | 056c51e | 2012-04-11 22:13:04 +0000 | [diff] [blame] | 2454 | if (HasR2) { |
| 2455 | // ext E, Y, width(Y) - 1, 1 ; extract bit width(Y)-1 of Y |
| 2456 | // ins X, E, width(X) - 1, 1 ; insert extracted bit at bit width(X)-1 of X |
| 2457 | SDValue E = DAG.getNode(MipsISD::Ext, DL, TyY, Y, |
| 2458 | DAG.getConstant(WidthY - 1, MVT::i32), Const1); |
Akira Hatanaka | 9c3d57c | 2011-05-25 19:32:07 +0000 | [diff] [blame] | 2459 | |
Akira Hatanaka | 056c51e | 2012-04-11 22:13:04 +0000 | [diff] [blame] | 2460 | if (WidthX > WidthY) |
| 2461 | E = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, E); |
| 2462 | else if (WidthY > WidthX) |
| 2463 | E = DAG.getNode(ISD::TRUNCATE, DL, TyX, E); |
Akira Hatanaka | 9c3d57c | 2011-05-25 19:32:07 +0000 | [diff] [blame] | 2464 | |
Akira Hatanaka | 056c51e | 2012-04-11 22:13:04 +0000 | [diff] [blame] | 2465 | SDValue I = DAG.getNode(MipsISD::Ins, DL, TyX, E, |
| 2466 | DAG.getConstant(WidthX - 1, MVT::i32), Const1, X); |
| 2467 | return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), I); |
| 2468 | } |
| 2469 | |
| 2470 | // (d)sll SllX, X, 1 |
| 2471 | // (d)srl SrlX, SllX, 1 |
| 2472 | // (d)srl SrlY, Y, width(Y)-1 |
| 2473 | // (d)sll SllY, SrlX, width(Y)-1 |
| 2474 | // or Or, SrlX, SllY |
| 2475 | SDValue SllX = DAG.getNode(ISD::SHL, DL, TyX, X, Const1); |
| 2476 | SDValue SrlX = DAG.getNode(ISD::SRL, DL, TyX, SllX, Const1); |
| 2477 | SDValue SrlY = DAG.getNode(ISD::SRL, DL, TyY, Y, |
| 2478 | DAG.getConstant(WidthY - 1, MVT::i32)); |
| 2479 | |
| 2480 | if (WidthX > WidthY) |
| 2481 | SrlY = DAG.getNode(ISD::ZERO_EXTEND, DL, TyX, SrlY); |
| 2482 | else if (WidthY > WidthX) |
| 2483 | SrlY = DAG.getNode(ISD::TRUNCATE, DL, TyX, SrlY); |
| 2484 | |
| 2485 | SDValue SllY = DAG.getNode(ISD::SHL, DL, TyX, SrlY, |
| 2486 | DAG.getConstant(WidthX - 1, MVT::i32)); |
| 2487 | SDValue Or = DAG.getNode(ISD::OR, DL, TyX, SrlX, SllY); |
| 2488 | return DAG.getNode(ISD::BITCAST, DL, Op.getOperand(0).getValueType(), Or); |
Akira Hatanaka | 9c3d57c | 2011-05-25 19:32:07 +0000 | [diff] [blame] | 2489 | } |
| 2490 | |
Akira Hatanaka | 8209968 | 2011-12-19 19:52:25 +0000 | [diff] [blame] | 2491 | SDValue |
| 2492 | MipsTargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const { |
Akira Hatanaka | 056c51e | 2012-04-11 22:13:04 +0000 | [diff] [blame] | 2493 | if (Subtarget->hasMips64()) |
| 2494 | return LowerFCOPYSIGN64(Op, DAG, Subtarget->hasMips32r2()); |
Akira Hatanaka | 9c3d57c | 2011-05-25 19:32:07 +0000 | [diff] [blame] | 2495 | |
Akira Hatanaka | 056c51e | 2012-04-11 22:13:04 +0000 | [diff] [blame] | 2496 | return LowerFCOPYSIGN32(Op, DAG, Subtarget->hasMips32r2()); |
Akira Hatanaka | 9c3d57c | 2011-05-25 19:32:07 +0000 | [diff] [blame] | 2497 | } |
| 2498 | |
Akira Hatanaka | c12a6e6 | 2012-04-11 22:49:04 +0000 | [diff] [blame] | 2499 | static SDValue LowerFABS32(SDValue Op, SelectionDAG &DAG, bool HasR2) { |
| 2500 | SDValue Res, Const1 = DAG.getConstant(1, MVT::i32); |
| 2501 | DebugLoc DL = Op.getDebugLoc(); |
| 2502 | |
| 2503 | // If operand is of type f64, extract the upper 32-bit. Otherwise, bitcast it |
| 2504 | // to i32. |
| 2505 | SDValue X = (Op.getValueType() == MVT::f32) ? |
| 2506 | DAG.getNode(ISD::BITCAST, DL, MVT::i32, Op.getOperand(0)) : |
| 2507 | DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, Op.getOperand(0), |
| 2508 | Const1); |
| 2509 | |
| 2510 | // Clear MSB. |
| 2511 | if (HasR2) |
| 2512 | Res = DAG.getNode(MipsISD::Ins, DL, MVT::i32, |
| 2513 | DAG.getRegister(Mips::ZERO, MVT::i32), |
| 2514 | DAG.getConstant(31, MVT::i32), Const1, X); |
| 2515 | else { |
| 2516 | SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i32, X, Const1); |
| 2517 | Res = DAG.getNode(ISD::SRL, DL, MVT::i32, SllX, Const1); |
| 2518 | } |
| 2519 | |
| 2520 | if (Op.getValueType() == MVT::f32) |
| 2521 | return DAG.getNode(ISD::BITCAST, DL, MVT::f32, Res); |
| 2522 | |
| 2523 | SDValue LowX = DAG.getNode(MipsISD::ExtractElementF64, DL, MVT::i32, |
| 2524 | Op.getOperand(0), DAG.getConstant(0, MVT::i32)); |
| 2525 | return DAG.getNode(MipsISD::BuildPairF64, DL, MVT::f64, LowX, Res); |
| 2526 | } |
| 2527 | |
| 2528 | static SDValue LowerFABS64(SDValue Op, SelectionDAG &DAG, bool HasR2) { |
| 2529 | SDValue Res, Const1 = DAG.getConstant(1, MVT::i32); |
| 2530 | DebugLoc DL = Op.getDebugLoc(); |
| 2531 | |
| 2532 | // Bitcast to integer node. |
| 2533 | SDValue X = DAG.getNode(ISD::BITCAST, DL, MVT::i64, Op.getOperand(0)); |
| 2534 | |
| 2535 | // Clear MSB. |
| 2536 | if (HasR2) |
| 2537 | Res = DAG.getNode(MipsISD::Ins, DL, MVT::i64, |
| 2538 | DAG.getRegister(Mips::ZERO_64, MVT::i64), |
| 2539 | DAG.getConstant(63, MVT::i32), Const1, X); |
| 2540 | else { |
| 2541 | SDValue SllX = DAG.getNode(ISD::SHL, DL, MVT::i64, X, Const1); |
| 2542 | Res = DAG.getNode(ISD::SRL, DL, MVT::i64, SllX, Const1); |
| 2543 | } |
| 2544 | |
| 2545 | return DAG.getNode(ISD::BITCAST, DL, MVT::f64, Res); |
| 2546 | } |
| 2547 | |
| 2548 | SDValue |
| 2549 | MipsTargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) const { |
| 2550 | if (Subtarget->hasMips64() && (Op.getValueType() == MVT::f64)) |
| 2551 | return LowerFABS64(Op, DAG, Subtarget->hasMips32r2()); |
| 2552 | |
| 2553 | return LowerFABS32(Op, DAG, Subtarget->hasMips32r2()); |
| 2554 | } |
| 2555 | |
Akira Hatanaka | 2e59147 | 2011-06-02 00:24:44 +0000 | [diff] [blame] | 2556 | SDValue MipsTargetLowering:: |
| 2557 | LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const { |
Bruno Cardoso Lopes | e0b5cfc | 2011-06-16 00:40:02 +0000 | [diff] [blame] | 2558 | // check the depth |
| 2559 | assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) && |
Akira Hatanaka | 0f84382 | 2011-06-07 18:58:42 +0000 | [diff] [blame] | 2560 | "Frame address can only be determined for current frame."); |
Akira Hatanaka | 2e59147 | 2011-06-02 00:24:44 +0000 | [diff] [blame] | 2561 | |
| 2562 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
| 2563 | MFI->setFrameAddressIsTaken(true); |
| 2564 | EVT VT = Op.getValueType(); |
| 2565 | DebugLoc dl = Op.getDebugLoc(); |
Akira Hatanaka | 46ac439 | 2011-11-11 04:11:56 +0000 | [diff] [blame] | 2566 | SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, |
| 2567 | IsN64 ? Mips::FP_64 : Mips::FP, VT); |
Akira Hatanaka | 2e59147 | 2011-06-02 00:24:44 +0000 | [diff] [blame] | 2568 | return FrameAddr; |
| 2569 | } |
| 2570 | |
Akira Hatanaka | ba584fe | 2012-07-11 00:53:32 +0000 | [diff] [blame] | 2571 | SDValue MipsTargetLowering::LowerRETURNADDR(SDValue Op, |
| 2572 | SelectionDAG &DAG) const { |
| 2573 | // check the depth |
| 2574 | assert((cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() == 0) && |
| 2575 | "Return address can be determined only for current frame."); |
| 2576 | |
| 2577 | MachineFunction &MF = DAG.getMachineFunction(); |
| 2578 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 2579 | MVT VT = Op.getSimpleValueType(); |
Akira Hatanaka | ba584fe | 2012-07-11 00:53:32 +0000 | [diff] [blame] | 2580 | unsigned RA = IsN64 ? Mips::RA_64 : Mips::RA; |
| 2581 | MFI->setReturnAddressIsTaken(true); |
| 2582 | |
| 2583 | // Return RA, which contains the return address. Mark it an implicit live-in. |
| 2584 | unsigned Reg = MF.addLiveIn(RA, getRegClassFor(VT)); |
| 2585 | return DAG.getCopyFromReg(DAG.getEntryNode(), Op.getDebugLoc(), Reg, VT); |
| 2586 | } |
| 2587 | |
Akira Hatanaka | 544cc21 | 2013-01-30 00:26:49 +0000 | [diff] [blame] | 2588 | // An EH_RETURN is the result of lowering llvm.eh.return which in turn is |
| 2589 | // generated from __builtin_eh_return (offset, handler) |
| 2590 | // The effect of this is to adjust the stack pointer by "offset" |
| 2591 | // and then branch to "handler". |
| 2592 | SDValue MipsTargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) |
| 2593 | const { |
| 2594 | MachineFunction &MF = DAG.getMachineFunction(); |
| 2595 | MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>(); |
| 2596 | |
| 2597 | MipsFI->setCallsEhReturn(); |
| 2598 | SDValue Chain = Op.getOperand(0); |
| 2599 | SDValue Offset = Op.getOperand(1); |
| 2600 | SDValue Handler = Op.getOperand(2); |
| 2601 | DebugLoc DL = Op.getDebugLoc(); |
| 2602 | EVT Ty = IsN64 ? MVT::i64 : MVT::i32; |
| 2603 | |
| 2604 | // Store stack offset in V1, store jump target in V0. Glue CopyToReg and |
| 2605 | // EH_RETURN nodes, so that instructions are emitted back-to-back. |
| 2606 | unsigned OffsetReg = IsN64 ? Mips::V1_64 : Mips::V1; |
| 2607 | unsigned AddrReg = IsN64 ? Mips::V0_64 : Mips::V0; |
| 2608 | Chain = DAG.getCopyToReg(Chain, DL, OffsetReg, Offset, SDValue()); |
| 2609 | Chain = DAG.getCopyToReg(Chain, DL, AddrReg, Handler, Chain.getValue(1)); |
| 2610 | return DAG.getNode(MipsISD::EH_RETURN, DL, MVT::Other, Chain, |
| 2611 | DAG.getRegister(OffsetReg, Ty), |
| 2612 | DAG.getRegister(AddrReg, getPointerTy()), |
| 2613 | Chain.getValue(1)); |
| 2614 | } |
| 2615 | |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 2616 | // TODO: set SType according to the desired memory barrier behavior. |
Akira Hatanaka | 8209968 | 2011-12-19 19:52:25 +0000 | [diff] [blame] | 2617 | SDValue |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 2618 | MipsTargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const { |
Akira Hatanaka | db54826 | 2011-07-19 23:30:50 +0000 | [diff] [blame] | 2619 | unsigned SType = 0; |
| 2620 | DebugLoc dl = Op.getDebugLoc(); |
| 2621 | return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0), |
| 2622 | DAG.getConstant(SType, MVT::i32)); |
| 2623 | } |
| 2624 | |
Eli Friedman | 1464846 | 2011-07-27 22:21:52 +0000 | [diff] [blame] | 2625 | SDValue MipsTargetLowering::LowerATOMIC_FENCE(SDValue Op, |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 2626 | SelectionDAG &DAG) const { |
Eli Friedman | 1464846 | 2011-07-27 22:21:52 +0000 | [diff] [blame] | 2627 | // FIXME: Need pseudo-fence for 'singlethread' fences |
| 2628 | // FIXME: Set SType for weaker fences where supported/appropriate. |
| 2629 | unsigned SType = 0; |
| 2630 | DebugLoc dl = Op.getDebugLoc(); |
| 2631 | return DAG.getNode(MipsISD::Sync, dl, MVT::Other, Op.getOperand(0), |
| 2632 | DAG.getConstant(SType, MVT::i32)); |
| 2633 | } |
| 2634 | |
Akira Hatanaka | a284acb | 2012-05-09 00:55:21 +0000 | [diff] [blame] | 2635 | SDValue MipsTargetLowering::LowerShiftLeftParts(SDValue Op, |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 2636 | SelectionDAG &DAG) const { |
Akira Hatanaka | a284acb | 2012-05-09 00:55:21 +0000 | [diff] [blame] | 2637 | DebugLoc DL = Op.getDebugLoc(); |
| 2638 | SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1); |
| 2639 | SDValue Shamt = Op.getOperand(2); |
| 2640 | |
| 2641 | // if shamt < 32: |
| 2642 | // lo = (shl lo, shamt) |
| 2643 | // hi = (or (shl hi, shamt) (srl (srl lo, 1), ~shamt)) |
| 2644 | // else: |
| 2645 | // lo = 0 |
| 2646 | // hi = (shl lo, shamt[4:0]) |
| 2647 | SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt, |
| 2648 | DAG.getConstant(-1, MVT::i32)); |
| 2649 | SDValue ShiftRight1Lo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, |
| 2650 | DAG.getConstant(1, MVT::i32)); |
| 2651 | SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, ShiftRight1Lo, |
| 2652 | Not); |
| 2653 | SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, Shamt); |
| 2654 | SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo); |
| 2655 | SDValue ShiftLeftLo = DAG.getNode(ISD::SHL, DL, MVT::i32, Lo, Shamt); |
| 2656 | SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt, |
| 2657 | DAG.getConstant(0x20, MVT::i32)); |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 2658 | Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, |
| 2659 | DAG.getConstant(0, MVT::i32), ShiftLeftLo); |
Akira Hatanaka | a284acb | 2012-05-09 00:55:21 +0000 | [diff] [blame] | 2660 | Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftLeftLo, Or); |
| 2661 | |
| 2662 | SDValue Ops[2] = {Lo, Hi}; |
| 2663 | return DAG.getMergeValues(Ops, 2, DL); |
| 2664 | } |
| 2665 | |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 2666 | SDValue MipsTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG, |
Akira Hatanaka | a284acb | 2012-05-09 00:55:21 +0000 | [diff] [blame] | 2667 | bool IsSRA) const { |
| 2668 | DebugLoc DL = Op.getDebugLoc(); |
| 2669 | SDValue Lo = Op.getOperand(0), Hi = Op.getOperand(1); |
| 2670 | SDValue Shamt = Op.getOperand(2); |
| 2671 | |
| 2672 | // if shamt < 32: |
| 2673 | // lo = (or (shl (shl hi, 1), ~shamt) (srl lo, shamt)) |
| 2674 | // if isSRA: |
| 2675 | // hi = (sra hi, shamt) |
| 2676 | // else: |
| 2677 | // hi = (srl hi, shamt) |
| 2678 | // else: |
| 2679 | // if isSRA: |
| 2680 | // lo = (sra hi, shamt[4:0]) |
| 2681 | // hi = (sra hi, 31) |
| 2682 | // else: |
| 2683 | // lo = (srl hi, shamt[4:0]) |
| 2684 | // hi = 0 |
| 2685 | SDValue Not = DAG.getNode(ISD::XOR, DL, MVT::i32, Shamt, |
| 2686 | DAG.getConstant(-1, MVT::i32)); |
| 2687 | SDValue ShiftLeft1Hi = DAG.getNode(ISD::SHL, DL, MVT::i32, Hi, |
| 2688 | DAG.getConstant(1, MVT::i32)); |
| 2689 | SDValue ShiftLeftHi = DAG.getNode(ISD::SHL, DL, MVT::i32, ShiftLeft1Hi, Not); |
| 2690 | SDValue ShiftRightLo = DAG.getNode(ISD::SRL, DL, MVT::i32, Lo, Shamt); |
| 2691 | SDValue Or = DAG.getNode(ISD::OR, DL, MVT::i32, ShiftLeftHi, ShiftRightLo); |
| 2692 | SDValue ShiftRightHi = DAG.getNode(IsSRA ? ISD::SRA : ISD::SRL, DL, MVT::i32, |
| 2693 | Hi, Shamt); |
| 2694 | SDValue Cond = DAG.getNode(ISD::AND, DL, MVT::i32, Shamt, |
| 2695 | DAG.getConstant(0x20, MVT::i32)); |
| 2696 | SDValue Shift31 = DAG.getNode(ISD::SRA, DL, MVT::i32, Hi, |
| 2697 | DAG.getConstant(31, MVT::i32)); |
| 2698 | Lo = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, ShiftRightHi, Or); |
| 2699 | Hi = DAG.getNode(ISD::SELECT, DL, MVT::i32, Cond, |
| 2700 | IsSRA ? Shift31 : DAG.getConstant(0, MVT::i32), |
| 2701 | ShiftRightHi); |
| 2702 | |
| 2703 | SDValue Ops[2] = {Lo, Hi}; |
| 2704 | return DAG.getMergeValues(Ops, 2, DL); |
| 2705 | } |
| 2706 | |
Akira Hatanaka | 1cd0ec0 | 2012-06-02 00:03:49 +0000 | [diff] [blame] | 2707 | static SDValue CreateLoadLR(unsigned Opc, SelectionDAG &DAG, LoadSDNode *LD, |
| 2708 | SDValue Chain, SDValue Src, unsigned Offset) { |
Akira Hatanaka | 2bd7e53 | 2012-06-13 19:06:08 +0000 | [diff] [blame] | 2709 | SDValue Ptr = LD->getBasePtr(); |
Akira Hatanaka | 1cd0ec0 | 2012-06-02 00:03:49 +0000 | [diff] [blame] | 2710 | EVT VT = LD->getValueType(0), MemVT = LD->getMemoryVT(); |
Akira Hatanaka | 2bd7e53 | 2012-06-13 19:06:08 +0000 | [diff] [blame] | 2711 | EVT BasePtrVT = Ptr.getValueType(); |
Akira Hatanaka | 1cd0ec0 | 2012-06-02 00:03:49 +0000 | [diff] [blame] | 2712 | DebugLoc DL = LD->getDebugLoc(); |
| 2713 | SDVTList VTList = DAG.getVTList(VT, MVT::Other); |
| 2714 | |
| 2715 | if (Offset) |
Akira Hatanaka | 2bd7e53 | 2012-06-13 19:06:08 +0000 | [diff] [blame] | 2716 | Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr, |
Akira Hatanaka | 1cd0ec0 | 2012-06-02 00:03:49 +0000 | [diff] [blame] | 2717 | DAG.getConstant(Offset, BasePtrVT)); |
Akira Hatanaka | 1cd0ec0 | 2012-06-02 00:03:49 +0000 | [diff] [blame] | 2718 | |
| 2719 | SDValue Ops[] = { Chain, Ptr, Src }; |
| 2720 | return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT, |
| 2721 | LD->getMemOperand()); |
| 2722 | } |
| 2723 | |
| 2724 | // Expand an unaligned 32 or 64-bit integer load node. |
| 2725 | SDValue MipsTargetLowering::LowerLOAD(SDValue Op, SelectionDAG &DAG) const { |
| 2726 | LoadSDNode *LD = cast<LoadSDNode>(Op); |
| 2727 | EVT MemVT = LD->getMemoryVT(); |
| 2728 | |
| 2729 | // Return if load is aligned or if MemVT is neither i32 nor i64. |
| 2730 | if ((LD->getAlignment() >= MemVT.getSizeInBits() / 8) || |
| 2731 | ((MemVT != MVT::i32) && (MemVT != MVT::i64))) |
| 2732 | return SDValue(); |
| 2733 | |
| 2734 | bool IsLittle = Subtarget->isLittle(); |
| 2735 | EVT VT = Op.getValueType(); |
| 2736 | ISD::LoadExtType ExtType = LD->getExtensionType(); |
| 2737 | SDValue Chain = LD->getChain(), Undef = DAG.getUNDEF(VT); |
| 2738 | |
| 2739 | assert((VT == MVT::i32) || (VT == MVT::i64)); |
| 2740 | |
| 2741 | // Expand |
| 2742 | // (set dst, (i64 (load baseptr))) |
| 2743 | // to |
| 2744 | // (set tmp, (ldl (add baseptr, 7), undef)) |
| 2745 | // (set dst, (ldr baseptr, tmp)) |
| 2746 | if ((VT == MVT::i64) && (ExtType == ISD::NON_EXTLOAD)) { |
| 2747 | SDValue LDL = CreateLoadLR(MipsISD::LDL, DAG, LD, Chain, Undef, |
| 2748 | IsLittle ? 7 : 0); |
| 2749 | return CreateLoadLR(MipsISD::LDR, DAG, LD, LDL.getValue(1), LDL, |
| 2750 | IsLittle ? 0 : 7); |
| 2751 | } |
| 2752 | |
| 2753 | SDValue LWL = CreateLoadLR(MipsISD::LWL, DAG, LD, Chain, Undef, |
| 2754 | IsLittle ? 3 : 0); |
| 2755 | SDValue LWR = CreateLoadLR(MipsISD::LWR, DAG, LD, LWL.getValue(1), LWL, |
| 2756 | IsLittle ? 0 : 3); |
| 2757 | |
| 2758 | // Expand |
| 2759 | // (set dst, (i32 (load baseptr))) or |
| 2760 | // (set dst, (i64 (sextload baseptr))) or |
| 2761 | // (set dst, (i64 (extload baseptr))) |
| 2762 | // to |
| 2763 | // (set tmp, (lwl (add baseptr, 3), undef)) |
| 2764 | // (set dst, (lwr baseptr, tmp)) |
| 2765 | if ((VT == MVT::i32) || (ExtType == ISD::SEXTLOAD) || |
| 2766 | (ExtType == ISD::EXTLOAD)) |
| 2767 | return LWR; |
| 2768 | |
| 2769 | assert((VT == MVT::i64) && (ExtType == ISD::ZEXTLOAD)); |
| 2770 | |
| 2771 | // Expand |
| 2772 | // (set dst, (i64 (zextload baseptr))) |
| 2773 | // to |
| 2774 | // (set tmp0, (lwl (add baseptr, 3), undef)) |
| 2775 | // (set tmp1, (lwr baseptr, tmp0)) |
| 2776 | // (set tmp2, (shl tmp1, 32)) |
| 2777 | // (set dst, (srl tmp2, 32)) |
| 2778 | DebugLoc DL = LD->getDebugLoc(); |
| 2779 | SDValue Const32 = DAG.getConstant(32, MVT::i32); |
| 2780 | SDValue SLL = DAG.getNode(ISD::SHL, DL, MVT::i64, LWR, Const32); |
Akira Hatanaka | 94ccee2 | 2012-06-04 17:46:29 +0000 | [diff] [blame] | 2781 | SDValue SRL = DAG.getNode(ISD::SRL, DL, MVT::i64, SLL, Const32); |
| 2782 | SDValue Ops[] = { SRL, LWR.getValue(1) }; |
Akira Hatanaka | 1cd0ec0 | 2012-06-02 00:03:49 +0000 | [diff] [blame] | 2783 | return DAG.getMergeValues(Ops, 2, DL); |
| 2784 | } |
| 2785 | |
| 2786 | static SDValue CreateStoreLR(unsigned Opc, SelectionDAG &DAG, StoreSDNode *SD, |
| 2787 | SDValue Chain, unsigned Offset) { |
Akira Hatanaka | 2bd7e53 | 2012-06-13 19:06:08 +0000 | [diff] [blame] | 2788 | SDValue Ptr = SD->getBasePtr(), Value = SD->getValue(); |
| 2789 | EVT MemVT = SD->getMemoryVT(), BasePtrVT = Ptr.getValueType(); |
Akira Hatanaka | 1cd0ec0 | 2012-06-02 00:03:49 +0000 | [diff] [blame] | 2790 | DebugLoc DL = SD->getDebugLoc(); |
| 2791 | SDVTList VTList = DAG.getVTList(MVT::Other); |
| 2792 | |
| 2793 | if (Offset) |
Akira Hatanaka | 2bd7e53 | 2012-06-13 19:06:08 +0000 | [diff] [blame] | 2794 | Ptr = DAG.getNode(ISD::ADD, DL, BasePtrVT, Ptr, |
Akira Hatanaka | 1cd0ec0 | 2012-06-02 00:03:49 +0000 | [diff] [blame] | 2795 | DAG.getConstant(Offset, BasePtrVT)); |
Akira Hatanaka | 1cd0ec0 | 2012-06-02 00:03:49 +0000 | [diff] [blame] | 2796 | |
| 2797 | SDValue Ops[] = { Chain, Value, Ptr }; |
| 2798 | return DAG.getMemIntrinsicNode(Opc, DL, VTList, Ops, 3, MemVT, |
| 2799 | SD->getMemOperand()); |
| 2800 | } |
| 2801 | |
| 2802 | // Expand an unaligned 32 or 64-bit integer store node. |
| 2803 | SDValue MipsTargetLowering::LowerSTORE(SDValue Op, SelectionDAG &DAG) const { |
| 2804 | StoreSDNode *SD = cast<StoreSDNode>(Op); |
| 2805 | EVT MemVT = SD->getMemoryVT(); |
| 2806 | |
| 2807 | // Return if store is aligned or if MemVT is neither i32 nor i64. |
| 2808 | if ((SD->getAlignment() >= MemVT.getSizeInBits() / 8) || |
| 2809 | ((MemVT != MVT::i32) && (MemVT != MVT::i64))) |
| 2810 | return SDValue(); |
| 2811 | |
| 2812 | bool IsLittle = Subtarget->isLittle(); |
| 2813 | SDValue Value = SD->getValue(), Chain = SD->getChain(); |
| 2814 | EVT VT = Value.getValueType(); |
| 2815 | |
| 2816 | // Expand |
| 2817 | // (store val, baseptr) or |
| 2818 | // (truncstore val, baseptr) |
| 2819 | // to |
| 2820 | // (swl val, (add baseptr, 3)) |
| 2821 | // (swr val, baseptr) |
| 2822 | if ((VT == MVT::i32) || SD->isTruncatingStore()) { |
| 2823 | SDValue SWL = CreateStoreLR(MipsISD::SWL, DAG, SD, Chain, |
| 2824 | IsLittle ? 3 : 0); |
| 2825 | return CreateStoreLR(MipsISD::SWR, DAG, SD, SWL, IsLittle ? 0 : 3); |
| 2826 | } |
| 2827 | |
| 2828 | assert(VT == MVT::i64); |
| 2829 | |
| 2830 | // Expand |
| 2831 | // (store val, baseptr) |
| 2832 | // to |
| 2833 | // (sdl val, (add baseptr, 7)) |
| 2834 | // (sdr val, baseptr) |
| 2835 | SDValue SDL = CreateStoreLR(MipsISD::SDL, DAG, SD, Chain, IsLittle ? 7 : 0); |
| 2836 | return CreateStoreLR(MipsISD::SDR, DAG, SD, SDL, IsLittle ? 0 : 7); |
| 2837 | } |
| 2838 | |
Akira Hatanaka | fd89e6f | 2012-09-27 02:05:42 +0000 | [diff] [blame] | 2839 | // This function expands mips intrinsic nodes which have 64-bit input operands |
| 2840 | // or output values. |
| 2841 | // |
| 2842 | // out64 = intrinsic-node in64 |
| 2843 | // => |
| 2844 | // lo = copy (extract-element (in64, 0)) |
| 2845 | // hi = copy (extract-element (in64, 1)) |
| 2846 | // mips-specific-node |
| 2847 | // v0 = copy lo |
| 2848 | // v1 = copy hi |
| 2849 | // out64 = merge-values (v0, v1) |
| 2850 | // |
| 2851 | static SDValue LowerDSPIntr(SDValue Op, SelectionDAG &DAG, |
| 2852 | unsigned Opc, bool HasI64In, bool HasI64Out) { |
| 2853 | DebugLoc DL = Op.getDebugLoc(); |
| 2854 | bool HasChainIn = Op->getOperand(0).getValueType() == MVT::Other; |
| 2855 | SDValue Chain = HasChainIn ? Op->getOperand(0) : DAG.getEntryNode(); |
| 2856 | SmallVector<SDValue, 3> Ops; |
| 2857 | |
| 2858 | if (HasI64In) { |
| 2859 | SDValue InLo = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, |
| 2860 | Op->getOperand(1 + HasChainIn), |
| 2861 | DAG.getConstant(0, MVT::i32)); |
| 2862 | SDValue InHi = DAG.getNode(ISD::EXTRACT_ELEMENT, DL, MVT::i32, |
| 2863 | Op->getOperand(1 + HasChainIn), |
| 2864 | DAG.getConstant(1, MVT::i32)); |
| 2865 | |
| 2866 | Chain = DAG.getCopyToReg(Chain, DL, Mips::LO, InLo, SDValue()); |
| 2867 | Chain = DAG.getCopyToReg(Chain, DL, Mips::HI, InHi, Chain.getValue(1)); |
| 2868 | |
| 2869 | Ops.push_back(Chain); |
| 2870 | Ops.append(Op->op_begin() + HasChainIn + 2, Op->op_end()); |
| 2871 | Ops.push_back(Chain.getValue(1)); |
| 2872 | } else { |
| 2873 | Ops.push_back(Chain); |
| 2874 | Ops.append(Op->op_begin() + HasChainIn + 1, Op->op_end()); |
| 2875 | } |
| 2876 | |
| 2877 | if (!HasI64Out) |
| 2878 | return DAG.getNode(Opc, DL, Op->value_begin(), Op->getNumValues(), |
| 2879 | Ops.begin(), Ops.size()); |
| 2880 | |
| 2881 | SDValue Intr = DAG.getNode(Opc, DL, DAG.getVTList(MVT::Other, MVT::Glue), |
| 2882 | Ops.begin(), Ops.size()); |
| 2883 | SDValue OutLo = DAG.getCopyFromReg(Intr.getValue(0), DL, Mips::LO, MVT::i32, |
| 2884 | Intr.getValue(1)); |
| 2885 | SDValue OutHi = DAG.getCopyFromReg(OutLo.getValue(1), DL, Mips::HI, MVT::i32, |
| 2886 | OutLo.getValue(2)); |
| 2887 | SDValue Out = DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, OutLo, OutHi); |
| 2888 | |
| 2889 | if (!HasChainIn) |
| 2890 | return Out; |
| 2891 | |
| 2892 | SDValue Vals[] = { Out, OutHi.getValue(1) }; |
| 2893 | return DAG.getMergeValues(Vals, 2, DL); |
| 2894 | } |
| 2895 | |
| 2896 | SDValue MipsTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, |
| 2897 | SelectionDAG &DAG) const { |
| 2898 | switch (cast<ConstantSDNode>(Op->getOperand(0))->getZExtValue()) { |
| 2899 | default: |
| 2900 | return SDValue(); |
Akira Hatanaka | 2df483e | 2012-09-27 02:11:20 +0000 | [diff] [blame] | 2901 | case Intrinsic::mips_shilo: |
| 2902 | return LowerDSPIntr(Op, DAG, MipsISD::SHILO, true, true); |
| 2903 | case Intrinsic::mips_dpau_h_qbl: |
| 2904 | return LowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBL, true, true); |
| 2905 | case Intrinsic::mips_dpau_h_qbr: |
| 2906 | return LowerDSPIntr(Op, DAG, MipsISD::DPAU_H_QBR, true, true); |
| 2907 | case Intrinsic::mips_dpsu_h_qbl: |
| 2908 | return LowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBL, true, true); |
| 2909 | case Intrinsic::mips_dpsu_h_qbr: |
| 2910 | return LowerDSPIntr(Op, DAG, MipsISD::DPSU_H_QBR, true, true); |
| 2911 | case Intrinsic::mips_dpa_w_ph: |
| 2912 | return LowerDSPIntr(Op, DAG, MipsISD::DPA_W_PH, true, true); |
| 2913 | case Intrinsic::mips_dps_w_ph: |
| 2914 | return LowerDSPIntr(Op, DAG, MipsISD::DPS_W_PH, true, true); |
| 2915 | case Intrinsic::mips_dpax_w_ph: |
| 2916 | return LowerDSPIntr(Op, DAG, MipsISD::DPAX_W_PH, true, true); |
| 2917 | case Intrinsic::mips_dpsx_w_ph: |
| 2918 | return LowerDSPIntr(Op, DAG, MipsISD::DPSX_W_PH, true, true); |
| 2919 | case Intrinsic::mips_mulsa_w_ph: |
| 2920 | return LowerDSPIntr(Op, DAG, MipsISD::MULSA_W_PH, true, true); |
| 2921 | case Intrinsic::mips_mult: |
| 2922 | return LowerDSPIntr(Op, DAG, MipsISD::MULT, false, true); |
| 2923 | case Intrinsic::mips_multu: |
| 2924 | return LowerDSPIntr(Op, DAG, MipsISD::MULTU, false, true); |
| 2925 | case Intrinsic::mips_madd: |
| 2926 | return LowerDSPIntr(Op, DAG, MipsISD::MADD_DSP, true, true); |
| 2927 | case Intrinsic::mips_maddu: |
| 2928 | return LowerDSPIntr(Op, DAG, MipsISD::MADDU_DSP, true, true); |
| 2929 | case Intrinsic::mips_msub: |
| 2930 | return LowerDSPIntr(Op, DAG, MipsISD::MSUB_DSP, true, true); |
| 2931 | case Intrinsic::mips_msubu: |
| 2932 | return LowerDSPIntr(Op, DAG, MipsISD::MSUBU_DSP, true, true); |
Akira Hatanaka | fd89e6f | 2012-09-27 02:05:42 +0000 | [diff] [blame] | 2933 | } |
| 2934 | } |
| 2935 | |
| 2936 | SDValue MipsTargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op, |
| 2937 | SelectionDAG &DAG) const { |
| 2938 | switch (cast<ConstantSDNode>(Op->getOperand(1))->getZExtValue()) { |
| 2939 | default: |
| 2940 | return SDValue(); |
| 2941 | case Intrinsic::mips_extp: |
| 2942 | return LowerDSPIntr(Op, DAG, MipsISD::EXTP, true, false); |
| 2943 | case Intrinsic::mips_extpdp: |
| 2944 | return LowerDSPIntr(Op, DAG, MipsISD::EXTPDP, true, false); |
| 2945 | case Intrinsic::mips_extr_w: |
| 2946 | return LowerDSPIntr(Op, DAG, MipsISD::EXTR_W, true, false); |
| 2947 | case Intrinsic::mips_extr_r_w: |
| 2948 | return LowerDSPIntr(Op, DAG, MipsISD::EXTR_R_W, true, false); |
| 2949 | case Intrinsic::mips_extr_rs_w: |
| 2950 | return LowerDSPIntr(Op, DAG, MipsISD::EXTR_RS_W, true, false); |
| 2951 | case Intrinsic::mips_extr_s_h: |
| 2952 | return LowerDSPIntr(Op, DAG, MipsISD::EXTR_S_H, true, false); |
Akira Hatanaka | 2df483e | 2012-09-27 02:11:20 +0000 | [diff] [blame] | 2953 | case Intrinsic::mips_mthlip: |
| 2954 | return LowerDSPIntr(Op, DAG, MipsISD::MTHLIP, true, true); |
| 2955 | case Intrinsic::mips_mulsaq_s_w_ph: |
| 2956 | return LowerDSPIntr(Op, DAG, MipsISD::MULSAQ_S_W_PH, true, true); |
| 2957 | case Intrinsic::mips_maq_s_w_phl: |
| 2958 | return LowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHL, true, true); |
| 2959 | case Intrinsic::mips_maq_s_w_phr: |
| 2960 | return LowerDSPIntr(Op, DAG, MipsISD::MAQ_S_W_PHR, true, true); |
| 2961 | case Intrinsic::mips_maq_sa_w_phl: |
| 2962 | return LowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHL, true, true); |
| 2963 | case Intrinsic::mips_maq_sa_w_phr: |
| 2964 | return LowerDSPIntr(Op, DAG, MipsISD::MAQ_SA_W_PHR, true, true); |
| 2965 | case Intrinsic::mips_dpaq_s_w_ph: |
| 2966 | return LowerDSPIntr(Op, DAG, MipsISD::DPAQ_S_W_PH, true, true); |
| 2967 | case Intrinsic::mips_dpsq_s_w_ph: |
| 2968 | return LowerDSPIntr(Op, DAG, MipsISD::DPSQ_S_W_PH, true, true); |
| 2969 | case Intrinsic::mips_dpaq_sa_l_w: |
| 2970 | return LowerDSPIntr(Op, DAG, MipsISD::DPAQ_SA_L_W, true, true); |
| 2971 | case Intrinsic::mips_dpsq_sa_l_w: |
| 2972 | return LowerDSPIntr(Op, DAG, MipsISD::DPSQ_SA_L_W, true, true); |
| 2973 | case Intrinsic::mips_dpaqx_s_w_ph: |
| 2974 | return LowerDSPIntr(Op, DAG, MipsISD::DPAQX_S_W_PH, true, true); |
| 2975 | case Intrinsic::mips_dpaqx_sa_w_ph: |
| 2976 | return LowerDSPIntr(Op, DAG, MipsISD::DPAQX_SA_W_PH, true, true); |
| 2977 | case Intrinsic::mips_dpsqx_s_w_ph: |
| 2978 | return LowerDSPIntr(Op, DAG, MipsISD::DPSQX_S_W_PH, true, true); |
| 2979 | case Intrinsic::mips_dpsqx_sa_w_ph: |
| 2980 | return LowerDSPIntr(Op, DAG, MipsISD::DPSQX_SA_W_PH, true, true); |
Akira Hatanaka | fd89e6f | 2012-09-27 02:05:42 +0000 | [diff] [blame] | 2981 | } |
| 2982 | } |
| 2983 | |
Akira Hatanaka | e90a3bc | 2012-11-07 19:10:58 +0000 | [diff] [blame] | 2984 | SDValue MipsTargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const { |
| 2985 | if (Op->getOperand(0).getOpcode() != ISD::FRAMEADDR |
| 2986 | || cast<ConstantSDNode> |
| 2987 | (Op->getOperand(0).getOperand(0))->getZExtValue() != 0 |
| 2988 | || Op->getOperand(1).getOpcode() != ISD::FRAME_TO_ARGS_OFFSET) |
| 2989 | return SDValue(); |
| 2990 | |
| 2991 | // The pattern |
| 2992 | // (add (frameaddr 0), (frame_to_args_offset)) |
| 2993 | // results from lowering llvm.eh.dwarf.cfa intrinsic. Transform it to |
| 2994 | // (add FrameObject, 0) |
| 2995 | // where FrameObject is a fixed StackObject with offset 0 which points to |
| 2996 | // the old stack pointer. |
| 2997 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
| 2998 | EVT ValTy = Op->getValueType(0); |
| 2999 | int FI = MFI->CreateFixedObject(Op.getValueSizeInBits() / 8, 0, false); |
| 3000 | SDValue InArgsAddr = DAG.getFrameIndex(FI, ValTy); |
| 3001 | return DAG.getNode(ISD::ADD, Op->getDebugLoc(), ValTy, InArgsAddr, |
| 3002 | DAG.getConstant(0, ValTy)); |
| 3003 | } |
| 3004 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 3005 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3006 | // Calling Convention Implementation |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 3007 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3008 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 3009 | //===----------------------------------------------------------------------===// |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3010 | // TODO: Implement a generic logic using tblgen that can support this. |
Bruno Cardoso Lopes | b53db4f | 2009-03-19 02:12:28 +0000 | [diff] [blame] | 3011 | // Mips O32 ABI rules: |
| 3012 | // --- |
| 3013 | // i32 - Passed in A0, A1, A2, A3 and stack |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3014 | // f32 - Only passed in f32 registers if no int reg has been used yet to hold |
Bruno Cardoso Lopes | b53db4f | 2009-03-19 02:12:28 +0000 | [diff] [blame] | 3015 | // an argument. Otherwise, passed in A1, A2, A3 and stack. |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3016 | // f64 - Only passed in two aliased f32 registers if no int reg has been used |
| 3017 | // yet to hold an argument. Otherwise, use A2, A3 and stack. If A1 is |
Bruno Cardoso Lopes | b53db4f | 2009-03-19 02:12:28 +0000 | [diff] [blame] | 3018 | // not used, it must be shadowed. If only A3 is avaiable, shadow it and |
| 3019 | // go to stack. |
Akira Hatanaka | 95b8ae1 | 2011-05-19 18:06:05 +0000 | [diff] [blame] | 3020 | // |
| 3021 | // For vararg functions, all arguments are passed in A0, A1, A2, A3 and stack. |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 3022 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | b53db4f | 2009-03-19 02:12:28 +0000 | [diff] [blame] | 3023 | |
Duncan Sands | 1e96bab | 2010-11-04 10:49:57 +0000 | [diff] [blame] | 3024 | static bool CC_MipsO32(unsigned ValNo, MVT ValVT, |
Duncan Sands | 1440e8b | 2010-11-03 11:35:31 +0000 | [diff] [blame] | 3025 | MVT LocVT, CCValAssign::LocInfo LocInfo, |
Bruno Cardoso Lopes | b53db4f | 2009-03-19 02:12:28 +0000 | [diff] [blame] | 3026 | ISD::ArgFlagsTy ArgFlags, CCState &State) { |
| 3027 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3028 | static const unsigned IntRegsSize=4, FloatRegsSize=2; |
Bruno Cardoso Lopes | b53db4f | 2009-03-19 02:12:28 +0000 | [diff] [blame] | 3029 | |
Craig Topper | c5eaae4 | 2012-03-11 07:57:25 +0000 | [diff] [blame] | 3030 | static const uint16_t IntRegs[] = { |
Bruno Cardoso Lopes | b53db4f | 2009-03-19 02:12:28 +0000 | [diff] [blame] | 3031 | Mips::A0, Mips::A1, Mips::A2, Mips::A3 |
| 3032 | }; |
Craig Topper | c5eaae4 | 2012-03-11 07:57:25 +0000 | [diff] [blame] | 3033 | static const uint16_t F32Regs[] = { |
Bruno Cardoso Lopes | b53db4f | 2009-03-19 02:12:28 +0000 | [diff] [blame] | 3034 | Mips::F12, Mips::F14 |
| 3035 | }; |
Craig Topper | c5eaae4 | 2012-03-11 07:57:25 +0000 | [diff] [blame] | 3036 | static const uint16_t F64Regs[] = { |
Bruno Cardoso Lopes | b53db4f | 2009-03-19 02:12:28 +0000 | [diff] [blame] | 3037 | Mips::D6, Mips::D7 |
| 3038 | }; |
| 3039 | |
Akira Hatanaka | fe30a9b | 2012-10-27 00:29:43 +0000 | [diff] [blame] | 3040 | // Do not process byval args here. |
| 3041 | if (ArgFlags.isByVal()) |
| 3042 | return true; |
Akira Hatanaka | 4231c7e | 2011-05-24 19:18:33 +0000 | [diff] [blame] | 3043 | |
Bruno Cardoso Lopes | b37a742 | 2010-02-06 19:20:49 +0000 | [diff] [blame] | 3044 | // Promote i8 and i16 |
| 3045 | if (LocVT == MVT::i8 || LocVT == MVT::i16) { |
| 3046 | LocVT = MVT::i32; |
| 3047 | if (ArgFlags.isSExt()) |
| 3048 | LocInfo = CCValAssign::SExt; |
| 3049 | else if (ArgFlags.isZExt()) |
| 3050 | LocInfo = CCValAssign::ZExt; |
| 3051 | else |
| 3052 | LocInfo = CCValAssign::AExt; |
| 3053 | } |
| 3054 | |
Bruno Cardoso Lopes | c42fb5f | 2011-03-04 20:27:44 +0000 | [diff] [blame] | 3055 | unsigned Reg; |
| 3056 | |
Akira Hatanaka | 95b8ae1 | 2011-05-19 18:06:05 +0000 | [diff] [blame] | 3057 | // f32 and f64 are allocated in A0, A1, A2, A3 when either of the following |
| 3058 | // is true: function is vararg, argument is 3rd or higher, there is previous |
| 3059 | // argument which is not f32 or f64. |
| 3060 | bool AllocateFloatsInIntReg = State.isVarArg() || ValNo > 1 |
| 3061 | || State.getFirstUnallocated(F32Regs, FloatRegsSize) != ValNo; |
Akira Hatanaka | a1a7ba8 | 2011-05-19 20:29:48 +0000 | [diff] [blame] | 3062 | unsigned OrigAlign = ArgFlags.getOrigAlign(); |
| 3063 | bool isI64 = (ValVT == MVT::i32 && OrigAlign == 8); |
Akira Hatanaka | 95b8ae1 | 2011-05-19 18:06:05 +0000 | [diff] [blame] | 3064 | |
| 3065 | if (ValVT == MVT::i32 || (ValVT == MVT::f32 && AllocateFloatsInIntReg)) { |
Bruno Cardoso Lopes | c42fb5f | 2011-03-04 20:27:44 +0000 | [diff] [blame] | 3066 | Reg = State.AllocateReg(IntRegs, IntRegsSize); |
Akira Hatanaka | a1a7ba8 | 2011-05-19 20:29:48 +0000 | [diff] [blame] | 3067 | // If this is the first part of an i64 arg, |
| 3068 | // the allocated register must be either A0 or A2. |
| 3069 | if (isI64 && (Reg == Mips::A1 || Reg == Mips::A3)) |
| 3070 | Reg = State.AllocateReg(IntRegs, IntRegsSize); |
Bruno Cardoso Lopes | c42fb5f | 2011-03-04 20:27:44 +0000 | [diff] [blame] | 3071 | LocVT = MVT::i32; |
Akira Hatanaka | 95b8ae1 | 2011-05-19 18:06:05 +0000 | [diff] [blame] | 3072 | } else if (ValVT == MVT::f64 && AllocateFloatsInIntReg) { |
| 3073 | // Allocate int register and shadow next int register. If first |
| 3074 | // available register is Mips::A1 or Mips::A3, shadow it too. |
Bruno Cardoso Lopes | c42fb5f | 2011-03-04 20:27:44 +0000 | [diff] [blame] | 3075 | Reg = State.AllocateReg(IntRegs, IntRegsSize); |
| 3076 | if (Reg == Mips::A1 || Reg == Mips::A3) |
| 3077 | Reg = State.AllocateReg(IntRegs, IntRegsSize); |
| 3078 | State.AllocateReg(IntRegs, IntRegsSize); |
| 3079 | LocVT = MVT::i32; |
Akira Hatanaka | 95b8ae1 | 2011-05-19 18:06:05 +0000 | [diff] [blame] | 3080 | } else if (ValVT.isFloatingPoint() && !AllocateFloatsInIntReg) { |
| 3081 | // we are guaranteed to find an available float register |
| 3082 | if (ValVT == MVT::f32) { |
| 3083 | Reg = State.AllocateReg(F32Regs, FloatRegsSize); |
| 3084 | // Shadow int register |
| 3085 | State.AllocateReg(IntRegs, IntRegsSize); |
| 3086 | } else { |
| 3087 | Reg = State.AllocateReg(F64Regs, FloatRegsSize); |
| 3088 | // Shadow int registers |
| 3089 | unsigned Reg2 = State.AllocateReg(IntRegs, IntRegsSize); |
| 3090 | if (Reg2 == Mips::A1 || Reg2 == Mips::A3) |
| 3091 | State.AllocateReg(IntRegs, IntRegsSize); |
| 3092 | State.AllocateReg(IntRegs, IntRegsSize); |
| 3093 | } |
Bruno Cardoso Lopes | c42fb5f | 2011-03-04 20:27:44 +0000 | [diff] [blame] | 3094 | } else |
| 3095 | llvm_unreachable("Cannot handle this ValVT."); |
Bruno Cardoso Lopes | b37a742 | 2010-02-06 19:20:49 +0000 | [diff] [blame] | 3096 | |
Akira Hatanaka | fe30a9b | 2012-10-27 00:29:43 +0000 | [diff] [blame] | 3097 | if (!Reg) { |
| 3098 | unsigned Offset = State.AllocateStack(ValVT.getSizeInBits() >> 3, |
| 3099 | OrigAlign); |
Bruno Cardoso Lopes | c42fb5f | 2011-03-04 20:27:44 +0000 | [diff] [blame] | 3100 | State.addLoc(CCValAssign::getMem(ValNo, ValVT, Offset, LocVT, LocInfo)); |
Akira Hatanaka | fe30a9b | 2012-10-27 00:29:43 +0000 | [diff] [blame] | 3101 | } else |
Bruno Cardoso Lopes | c42fb5f | 2011-03-04 20:27:44 +0000 | [diff] [blame] | 3102 | State.addLoc(CCValAssign::getReg(ValNo, ValVT, Reg, LocVT, LocInfo)); |
Bruno Cardoso Lopes | b37a742 | 2010-02-06 19:20:49 +0000 | [diff] [blame] | 3103 | |
Akira Hatanaka | fe30a9b | 2012-10-27 00:29:43 +0000 | [diff] [blame] | 3104 | return false; |
Akira Hatanaka | 2c5d652 | 2011-11-12 02:20:46 +0000 | [diff] [blame] | 3105 | } |
| 3106 | |
| 3107 | #include "MipsGenCallingConv.inc" |
| 3108 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 3109 | //===----------------------------------------------------------------------===// |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3110 | // Call Calling Convention Implementation |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 3111 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3112 | |
Akira Hatanaka | 4231c7e | 2011-05-24 19:18:33 +0000 | [diff] [blame] | 3113 | static const unsigned O32IntRegsSize = 4; |
| 3114 | |
Akira Hatanaka | 373e3a4 | 2011-09-23 00:58:33 +0000 | [diff] [blame] | 3115 | // Return next O32 integer argument register. |
| 3116 | static unsigned getNextIntArgReg(unsigned Reg) { |
| 3117 | assert((Reg == Mips::A0) || (Reg == Mips::A2)); |
| 3118 | return (Reg == Mips::A0) ? Mips::A1 : Mips::A3; |
| 3119 | } |
| 3120 | |
Akira Hatanaka | 2b861be | 2012-10-19 21:47:33 +0000 | [diff] [blame] | 3121 | /// IsEligibleForTailCallOptimization - Check whether the call is eligible |
| 3122 | /// for tail call optimization. |
| 3123 | bool MipsTargetLowering:: |
Akira Hatanaka | 2f34d75 | 2012-10-30 20:16:31 +0000 | [diff] [blame] | 3124 | IsEligibleForTailCallOptimization(const MipsCC &MipsCCInfo, |
| 3125 | unsigned NextStackOffset, |
| 3126 | const MipsFunctionInfo& FI) const { |
Akira Hatanaka | 2b861be | 2012-10-19 21:47:33 +0000 | [diff] [blame] | 3127 | if (!EnableMipsTailCalls) |
| 3128 | return false; |
| 3129 | |
Akira Hatanaka | e7b406d | 2012-10-30 19:07:58 +0000 | [diff] [blame] | 3130 | // No tail call optimization for mips16. |
| 3131 | if (Subtarget->inMips16Mode()) |
| 3132 | return false; |
| 3133 | |
Akira Hatanaka | 2f34d75 | 2012-10-30 20:16:31 +0000 | [diff] [blame] | 3134 | // Return false if either the callee or caller has a byval argument. |
| 3135 | if (MipsCCInfo.hasByValArg() || FI.hasByvalArg()) |
Akira Hatanaka | 2b861be | 2012-10-19 21:47:33 +0000 | [diff] [blame] | 3136 | return false; |
| 3137 | |
Akira Hatanaka | 7085221 | 2012-11-07 19:04:26 +0000 | [diff] [blame] | 3138 | // Return true if the callee's argument area is no larger than the |
Akira Hatanaka | 2f34d75 | 2012-10-30 20:16:31 +0000 | [diff] [blame] | 3139 | // caller's. |
Akira Hatanaka | 7085221 | 2012-11-07 19:04:26 +0000 | [diff] [blame] | 3140 | return NextStackOffset <= FI.getIncomingArgSize(); |
Akira Hatanaka | 2b861be | 2012-10-19 21:47:33 +0000 | [diff] [blame] | 3141 | } |
| 3142 | |
Akira Hatanaka | 7d71209 | 2012-10-30 19:23:25 +0000 | [diff] [blame] | 3143 | SDValue |
| 3144 | MipsTargetLowering::passArgOnStack(SDValue StackPtr, unsigned Offset, |
| 3145 | SDValue Chain, SDValue Arg, DebugLoc DL, |
| 3146 | bool IsTailCall, SelectionDAG &DAG) const { |
| 3147 | if (!IsTailCall) { |
| 3148 | SDValue PtrOff = DAG.getNode(ISD::ADD, DL, getPointerTy(), StackPtr, |
| 3149 | DAG.getIntPtrConstant(Offset)); |
| 3150 | return DAG.getStore(Chain, DL, Arg, PtrOff, MachinePointerInfo(), false, |
| 3151 | false, 0); |
| 3152 | } |
| 3153 | |
| 3154 | MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo(); |
| 3155 | int FI = MFI->CreateFixedObject(Arg.getValueSizeInBits() / 8, Offset, false); |
| 3156 | SDValue FIN = DAG.getFrameIndex(FI, getPointerTy()); |
| 3157 | return DAG.getStore(Chain, DL, Arg, FIN, MachinePointerInfo(), |
| 3158 | /*isVolatile=*/ true, false, 0); |
| 3159 | } |
| 3160 | |
Reed Kotler | 8453b3f | 2013-01-24 04:24:02 +0000 | [diff] [blame] | 3161 | // |
| 3162 | // The Mips16 hard float is a crazy quilt inherited from gcc. I have a much |
| 3163 | // cleaner way to do all of this but it will have to wait until the traditional |
| 3164 | // gcc mechanism is completed. |
| 3165 | // |
| 3166 | // For Pic, in order for Mips16 code to call Mips32 code which according the abi |
| 3167 | // have either arguments or returned values placed in floating point registers, |
| 3168 | // we use a set of helper functions. (This includes functions which return type |
| 3169 | // complex which on Mips are returned in a pair of floating point registers). |
| 3170 | // |
| 3171 | // This is an encoding that we inherited from gcc. |
| 3172 | // In Mips traditional O32, N32 ABI, floating point numbers are passed in |
| 3173 | // floating point argument registers 1,2 only when the first and optionally |
| 3174 | // the second arguments are float (sf) or double (df). |
| 3175 | // For Mips16 we are only concerned with the situations where floating point |
| 3176 | // arguments are being passed in floating point registers by the ABI, because |
| 3177 | // Mips16 mode code cannot execute floating point instructions to load those |
| 3178 | // values and hence helper functions are needed. |
| 3179 | // The possibilities are (), (sf), (sf, sf), (sf, df), (df), (df, sf), (df, df) |
| 3180 | // the helper function suffixs for these are: |
| 3181 | // 0, 1, 5, 9, 2, 6, 10 |
| 3182 | // this suffix can then be calculated as follows: |
| 3183 | // for a given argument Arg: |
| 3184 | // Arg1x, Arg2x = 1 : Arg is sf |
| 3185 | // 2 : Arg is df |
| 3186 | // 0: Arg is neither sf or df |
| 3187 | // So this stub is the string for number Arg1x + Arg2x*4. |
| 3188 | // However not all numbers between 0 and 10 are possible, we check anyway and |
| 3189 | // assert if the impossible exists. |
| 3190 | // |
| 3191 | |
| 3192 | unsigned int MipsTargetLowering::getMips16HelperFunctionStubNumber |
| 3193 | (ArgListTy &Args) const { |
| 3194 | unsigned int resultNum = 0; |
| 3195 | if (Args.size() >= 1) { |
| 3196 | Type *t = Args[0].Ty; |
| 3197 | if (t->isFloatTy()) { |
| 3198 | resultNum = 1; |
| 3199 | } |
| 3200 | else if (t->isDoubleTy()) { |
| 3201 | resultNum = 2; |
| 3202 | } |
| 3203 | } |
| 3204 | if (resultNum) { |
| 3205 | if (Args.size() >=2) { |
| 3206 | Type *t = Args[1].Ty; |
| 3207 | if (t->isFloatTy()) { |
| 3208 | resultNum += 4; |
| 3209 | } |
| 3210 | else if (t->isDoubleTy()) { |
| 3211 | resultNum += 8; |
| 3212 | } |
| 3213 | } |
| 3214 | } |
| 3215 | return resultNum; |
| 3216 | } |
| 3217 | |
| 3218 | // |
| 3219 | // prefixs are attached to stub numbers depending on the return type . |
| 3220 | // return type: float sf_ |
| 3221 | // double df_ |
| 3222 | // single complex sc_ |
| 3223 | // double complext dc_ |
| 3224 | // others NO PREFIX |
| 3225 | // |
| 3226 | // |
| 3227 | // The full name of a helper function is__mips16_call_stub + |
| 3228 | // return type dependent prefix + stub number |
| 3229 | // |
| 3230 | // |
| 3231 | // This is something that probably should be in a different source file and |
| 3232 | // perhaps done differently but my main purpose is to not waste runtime |
| 3233 | // on something that we can enumerate in the source. Another possibility is |
| 3234 | // to have a python script to generate these mapping tables. This will do |
| 3235 | // for now. There are a whole series of helper function mapping arrays, one |
| 3236 | // for each return type class as outlined above. There there are 11 possible |
| 3237 | // entries. Ones with 0 are ones which should never be selected |
| 3238 | // |
| 3239 | // All the arrays are similar except for ones which return neither |
| 3240 | // sf, df, sc, dc, in which only care about ones which have sf or df as a |
| 3241 | // first parameter. |
| 3242 | // |
| 3243 | #define P_ "__mips16_call_stub_" |
| 3244 | #define MAX_STUB_NUMBER 10 |
| 3245 | #define T1 P "1", P "2", 0, 0, P "5", P "6", 0, 0, P "9", P "10" |
| 3246 | #define T P "0" , T1 |
| 3247 | #define P P_ |
| 3248 | static char const * vMips16Helper[MAX_STUB_NUMBER+1] = |
| 3249 | {0, T1 }; |
| 3250 | #undef P |
| 3251 | #define P P_ "sf_" |
| 3252 | static char const * sfMips16Helper[MAX_STUB_NUMBER+1] = |
| 3253 | { T }; |
| 3254 | #undef P |
| 3255 | #define P P_ "df_" |
| 3256 | static char const * dfMips16Helper[MAX_STUB_NUMBER+1] = |
| 3257 | { T }; |
| 3258 | #undef P |
| 3259 | #define P P_ "sc_" |
| 3260 | static char const * scMips16Helper[MAX_STUB_NUMBER+1] = |
| 3261 | { T }; |
| 3262 | #undef P |
| 3263 | #define P P_ "dc_" |
| 3264 | static char const * dcMips16Helper[MAX_STUB_NUMBER+1] = |
| 3265 | { T }; |
| 3266 | #undef P |
| 3267 | #undef P_ |
| 3268 | |
| 3269 | |
| 3270 | const char* MipsTargetLowering:: |
| 3271 | getMips16HelperFunction |
| 3272 | (Type* RetTy, ArgListTy &Args, bool &needHelper) const { |
Reed Kotler | 8453b3f | 2013-01-24 04:24:02 +0000 | [diff] [blame] | 3273 | const unsigned int stubNum = getMips16HelperFunctionStubNumber(Args); |
NAKAMURA Takumi | 00cdf60 | 2013-01-24 05:54:23 +0000 | [diff] [blame] | 3274 | #ifndef NDEBUG |
| 3275 | const unsigned int maxStubNum = 10; |
Reed Kotler | 8453b3f | 2013-01-24 04:24:02 +0000 | [diff] [blame] | 3276 | assert(stubNum <= maxStubNum); |
NAKAMURA Takumi | d5a336c | 2013-01-24 05:47:29 +0000 | [diff] [blame] | 3277 | const bool validStubNum[maxStubNum+1] = |
| 3278 | {true, true, true, false, false, true, true, false, false, true, true}; |
| 3279 | assert(validStubNum[stubNum]); |
| 3280 | #endif |
Reed Kotler | 8453b3f | 2013-01-24 04:24:02 +0000 | [diff] [blame] | 3281 | const char *result; |
| 3282 | if (RetTy->isFloatTy()) { |
| 3283 | result = sfMips16Helper[stubNum]; |
| 3284 | } |
| 3285 | else if (RetTy ->isDoubleTy()) { |
| 3286 | result = dfMips16Helper[stubNum]; |
| 3287 | } |
| 3288 | else if (RetTy->isStructTy()) { |
| 3289 | // check if it's complex |
| 3290 | if (RetTy->getNumContainedTypes() == 2) { |
| 3291 | if ((RetTy->getContainedType(0)->isFloatTy()) && |
| 3292 | (RetTy->getContainedType(1)->isFloatTy())) { |
| 3293 | result = scMips16Helper[stubNum]; |
| 3294 | } |
| 3295 | else if ((RetTy->getContainedType(0)->isDoubleTy()) && |
| 3296 | (RetTy->getContainedType(1)->isDoubleTy())) { |
| 3297 | result = dcMips16Helper[stubNum]; |
| 3298 | } |
NAKAMURA Takumi | b3105b9 | 2013-01-24 06:08:06 +0000 | [diff] [blame] | 3299 | else { |
| 3300 | llvm_unreachable("Uncovered condition"); |
| 3301 | } |
| 3302 | } |
| 3303 | else { |
| 3304 | llvm_unreachable("Uncovered condition"); |
Reed Kotler | 8453b3f | 2013-01-24 04:24:02 +0000 | [diff] [blame] | 3305 | } |
| 3306 | } |
| 3307 | else { |
| 3308 | if (stubNum == 0) { |
| 3309 | needHelper = false; |
| 3310 | return ""; |
| 3311 | } |
| 3312 | result = vMips16Helper[stubNum]; |
| 3313 | } |
| 3314 | needHelper = true; |
| 3315 | return result; |
| 3316 | } |
| 3317 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3318 | /// LowerCall - functions arguments are copied from virtual regs to |
Nate Begeman | 5bf4b75 | 2009-01-26 03:15:54 +0000 | [diff] [blame] | 3319 | /// (physical regs)/(stack frame), CALLSEQ_START and CALLSEQ_END are emitted. |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3320 | SDValue |
Justin Holewinski | d2ea0e1 | 2012-05-25 16:35:28 +0000 | [diff] [blame] | 3321 | MipsTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 3322 | SmallVectorImpl<SDValue> &InVals) const { |
Justin Holewinski | d2ea0e1 | 2012-05-25 16:35:28 +0000 | [diff] [blame] | 3323 | SelectionDAG &DAG = CLI.DAG; |
| 3324 | DebugLoc &dl = CLI.DL; |
| 3325 | SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs; |
| 3326 | SmallVector<SDValue, 32> &OutVals = CLI.OutVals; |
| 3327 | SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins; |
Akira Hatanaka | e2d529a | 2012-07-31 18:46:41 +0000 | [diff] [blame] | 3328 | SDValue Chain = CLI.Chain; |
Justin Holewinski | d2ea0e1 | 2012-05-25 16:35:28 +0000 | [diff] [blame] | 3329 | SDValue Callee = CLI.Callee; |
| 3330 | bool &isTailCall = CLI.IsTailCall; |
| 3331 | CallingConv::ID CallConv = CLI.CallConv; |
| 3332 | bool isVarArg = CLI.IsVarArg; |
| 3333 | |
Reed Kotler | 8453b3f | 2013-01-24 04:24:02 +0000 | [diff] [blame] | 3334 | const char* mips16HelperFunction = 0; |
| 3335 | bool needMips16Helper = false; |
| 3336 | |
| 3337 | if (Subtarget->inMips16Mode() && getTargetMachine().Options.UseSoftFloat && |
| 3338 | Mips16HardFloat) { |
| 3339 | // |
| 3340 | // currently we don't have symbols tagged with the mips16 or mips32 |
| 3341 | // qualifier so we will assume that we don't know what kind it is. |
| 3342 | // and generate the helper |
| 3343 | // |
| 3344 | bool lookupHelper = true; |
| 3345 | if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) { |
| 3346 | if (noHelperNeeded.find(S->getSymbol()) != noHelperNeeded.end()) { |
| 3347 | lookupHelper = false; |
| 3348 | } |
| 3349 | } |
| 3350 | if (lookupHelper) mips16HelperFunction = |
| 3351 | getMips16HelperFunction(CLI.RetTy, CLI.Args, needMips16Helper); |
| 3352 | |
| 3353 | } |
Bruno Cardoso Lopes | 2ab22d1 | 2007-07-11 23:16:16 +0000 | [diff] [blame] | 3354 | MachineFunction &MF = DAG.getMachineFunction(); |
Bruno Cardoso Lopes | 2ab22d1 | 2007-07-11 23:16:16 +0000 | [diff] [blame] | 3355 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
Akira Hatanaka | d37776d | 2011-05-20 21:39:54 +0000 | [diff] [blame] | 3356 | const TargetFrameLowering *TFL = MF.getTarget().getFrameLowering(); |
Bruno Cardoso Lopes | c517cb0 | 2009-09-01 17:27:58 +0000 | [diff] [blame] | 3357 | bool IsPIC = getTargetMachine().getRelocationModel() == Reloc::PIC_; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3358 | |
| 3359 | // Analyze operands of the call, assigning locations to each operand. |
| 3360 | SmallVector<CCValAssign, 16> ArgLocs; |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 3361 | CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), |
Akira Hatanaka | 8209968 | 2011-12-19 19:52:25 +0000 | [diff] [blame] | 3362 | getTargetMachine(), ArgLocs, *DAG.getContext()); |
Akira Hatanaka | ffd28a4 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 3363 | MipsCC MipsCCInfo(CallConv, IsO32, CCInfo); |
Bruno Cardoso Lopes | 2ab22d1 | 2007-07-11 23:16:16 +0000 | [diff] [blame] | 3364 | |
Akira Hatanaka | cb2eafd | 2013-03-05 22:20:28 +0000 | [diff] [blame] | 3365 | MipsCCInfo.analyzeCallOperands(Outs, isVarArg, |
| 3366 | getTargetMachine().Options.UseSoftFloat, |
| 3367 | Callee.getNode(), CLI.Args); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3368 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3369 | // Get a count of how many bytes are to be pushed on the stack. |
Akira Hatanaka | 3d21c24 | 2011-06-08 17:39:33 +0000 | [diff] [blame] | 3370 | unsigned NextStackOffset = CCInfo.getNextStackOffset(); |
Akira Hatanaka | 480eeb5 | 2012-07-26 23:27:01 +0000 | [diff] [blame] | 3371 | |
Akira Hatanaka | 2b861be | 2012-10-19 21:47:33 +0000 | [diff] [blame] | 3372 | // Check if it's really possible to do a tail call. |
| 3373 | if (isTailCall) |
Akira Hatanaka | 2f34d75 | 2012-10-30 20:16:31 +0000 | [diff] [blame] | 3374 | isTailCall = |
| 3375 | IsEligibleForTailCallOptimization(MipsCCInfo, NextStackOffset, |
| 3376 | *MF.getInfo<MipsFunctionInfo>()); |
Akira Hatanaka | 2b861be | 2012-10-19 21:47:33 +0000 | [diff] [blame] | 3377 | |
| 3378 | if (isTailCall) |
| 3379 | ++NumTailCalls; |
| 3380 | |
Akira Hatanaka | da7f5f1 | 2011-09-19 20:26:02 +0000 | [diff] [blame] | 3381 | // Chain is the output chain of the last Load/Store or CopyToReg node. |
| 3382 | // ByValChain is the output chain of the last Memcpy node created for copying |
| 3383 | // byval arguments to the stack. |
Akira Hatanaka | 2f34d75 | 2012-10-30 20:16:31 +0000 | [diff] [blame] | 3384 | unsigned StackAlignment = TFL->getStackAlignment(); |
| 3385 | NextStackOffset = RoundUpToAlignment(NextStackOffset, StackAlignment); |
Akira Hatanaka | da7f5f1 | 2011-09-19 20:26:02 +0000 | [diff] [blame] | 3386 | SDValue NextStackOffsetVal = DAG.getIntPtrConstant(NextStackOffset, true); |
Akira Hatanaka | 2b861be | 2012-10-19 21:47:33 +0000 | [diff] [blame] | 3387 | |
| 3388 | if (!isTailCall) |
| 3389 | Chain = DAG.getCALLSEQ_START(Chain, NextStackOffsetVal); |
Akira Hatanaka | e2d529a | 2012-07-31 18:46:41 +0000 | [diff] [blame] | 3390 | |
| 3391 | SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, |
| 3392 | IsN64 ? Mips::SP_64 : Mips::SP, |
| 3393 | getPointerTy()); |
Akira Hatanaka | 3d21c24 | 2011-06-08 17:39:33 +0000 | [diff] [blame] | 3394 | |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 3395 | // With EABI is it possible to have 16 args on registers. |
Akira Hatanaka | bf6a77b | 2013-01-22 20:05:56 +0000 | [diff] [blame] | 3396 | std::deque< std::pair<unsigned, SDValue> > RegsToPass; |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3397 | SmallVector<SDValue, 8> MemOpChains; |
Akira Hatanaka | fe30a9b | 2012-10-27 00:29:43 +0000 | [diff] [blame] | 3398 | MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin(); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3399 | |
| 3400 | // Walk the register/memloc assignments, inserting copies/loads. |
| 3401 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 3402 | SDValue Arg = OutVals[i]; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3403 | CCValAssign &VA = ArgLocs[i]; |
Akira Hatanaka | e42f33b | 2011-10-28 19:49:00 +0000 | [diff] [blame] | 3404 | MVT ValVT = VA.getValVT(), LocVT = VA.getLocVT(); |
Akira Hatanaka | 6df3e7b | 2011-11-12 02:34:50 +0000 | [diff] [blame] | 3405 | ISD::ArgFlagsTy Flags = Outs[i].Flags; |
| 3406 | |
| 3407 | // ByVal Arg. |
| 3408 | if (Flags.isByVal()) { |
| 3409 | assert(Flags.getByValSize() && |
| 3410 | "ByVal args of size 0 should have been ignored by front-end."); |
Akira Hatanaka | fe30a9b | 2012-10-27 00:29:43 +0000 | [diff] [blame] | 3411 | assert(ByValArg != MipsCCInfo.byval_end()); |
Akira Hatanaka | 2f34d75 | 2012-10-30 20:16:31 +0000 | [diff] [blame] | 3412 | assert(!isTailCall && |
| 3413 | "Do not tail-call optimize if there is a byval argument."); |
Akira Hatanaka | fe30a9b | 2012-10-27 00:29:43 +0000 | [diff] [blame] | 3414 | passByValArg(Chain, dl, RegsToPass, MemOpChains, StackPtr, MFI, DAG, Arg, |
| 3415 | MipsCCInfo, *ByValArg, Flags, Subtarget->isLittle()); |
| 3416 | ++ByValArg; |
Akira Hatanaka | 6df3e7b | 2011-11-12 02:34:50 +0000 | [diff] [blame] | 3417 | continue; |
| 3418 | } |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 3419 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3420 | // Promote the value if needed. |
| 3421 | switch (VA.getLocInfo()) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 3422 | default: llvm_unreachable("Unknown loc info!"); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3423 | case CCValAssign::Full: |
Akira Hatanaka | e42f33b | 2011-10-28 19:49:00 +0000 | [diff] [blame] | 3424 | if (VA.isRegLoc()) { |
| 3425 | if ((ValVT == MVT::f32 && LocVT == MVT::i32) || |
Akira Hatanaka | cb2eafd | 2013-03-05 22:20:28 +0000 | [diff] [blame] | 3426 | (ValVT == MVT::f64 && LocVT == MVT::i64) || |
| 3427 | (ValVT == MVT::i64 && LocVT == MVT::f64)) |
Akira Hatanaka | e42f33b | 2011-10-28 19:49:00 +0000 | [diff] [blame] | 3428 | Arg = DAG.getNode(ISD::BITCAST, dl, LocVT, Arg); |
| 3429 | else if (ValVT == MVT::f64 && LocVT == MVT::i32) { |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 3430 | SDValue Lo = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32, |
| 3431 | Arg, DAG.getConstant(0, MVT::i32)); |
Akira Hatanaka | 0bf3dfb | 2011-04-15 21:00:26 +0000 | [diff] [blame] | 3432 | SDValue Hi = DAG.getNode(MipsISD::ExtractElementF64, dl, MVT::i32, |
| 3433 | Arg, DAG.getConstant(1, MVT::i32)); |
Akira Hatanaka | 99a2e98 | 2011-04-15 19:52:08 +0000 | [diff] [blame] | 3434 | if (!Subtarget->isLittle()) |
| 3435 | std::swap(Lo, Hi); |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 3436 | unsigned LocRegLo = VA.getLocReg(); |
Akira Hatanaka | 373e3a4 | 2011-09-23 00:58:33 +0000 | [diff] [blame] | 3437 | unsigned LocRegHigh = getNextIntArgReg(LocRegLo); |
| 3438 | RegsToPass.push_back(std::make_pair(LocRegLo, Lo)); |
| 3439 | RegsToPass.push_back(std::make_pair(LocRegHigh, Hi)); |
Bruno Cardoso Lopes | b53db4f | 2009-03-19 02:12:28 +0000 | [diff] [blame] | 3440 | continue; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3441 | } |
Bruno Cardoso Lopes | b53db4f | 2009-03-19 02:12:28 +0000 | [diff] [blame] | 3442 | } |
| 3443 | break; |
Chris Lattner | e0b1215 | 2008-03-17 06:57:02 +0000 | [diff] [blame] | 3444 | case CCValAssign::SExt: |
Akira Hatanaka | e42f33b | 2011-10-28 19:49:00 +0000 | [diff] [blame] | 3445 | Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, LocVT, Arg); |
Chris Lattner | e0b1215 | 2008-03-17 06:57:02 +0000 | [diff] [blame] | 3446 | break; |
| 3447 | case CCValAssign::ZExt: |
Akira Hatanaka | e42f33b | 2011-10-28 19:49:00 +0000 | [diff] [blame] | 3448 | Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, LocVT, Arg); |
Chris Lattner | e0b1215 | 2008-03-17 06:57:02 +0000 | [diff] [blame] | 3449 | break; |
| 3450 | case CCValAssign::AExt: |
Akira Hatanaka | 38bdc57 | 2012-02-17 02:20:26 +0000 | [diff] [blame] | 3451 | Arg = DAG.getNode(ISD::ANY_EXTEND, dl, LocVT, Arg); |
Chris Lattner | e0b1215 | 2008-03-17 06:57:02 +0000 | [diff] [blame] | 3452 | break; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3453 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3454 | |
| 3455 | // Arguments that can be passed on register must be kept at |
Bruno Cardoso Lopes | c7db561 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 3456 | // RegsToPass vector |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3457 | if (VA.isRegLoc()) { |
| 3458 | RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg)); |
Chris Lattner | e0b1215 | 2008-03-17 06:57:02 +0000 | [diff] [blame] | 3459 | continue; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3460 | } |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3461 | |
Bruno Cardoso Lopes | b53db4f | 2009-03-19 02:12:28 +0000 | [diff] [blame] | 3462 | // Register can't get to this point... |
Chris Lattner | e0b1215 | 2008-03-17 06:57:02 +0000 | [diff] [blame] | 3463 | assert(VA.isMemLoc()); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3464 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3465 | // emit ISD::STORE whichs stores the |
Chris Lattner | e0b1215 | 2008-03-17 06:57:02 +0000 | [diff] [blame] | 3466 | // parameter value to a stack Location |
Akira Hatanaka | 2f34d75 | 2012-10-30 20:16:31 +0000 | [diff] [blame] | 3467 | MemOpChains.push_back(passArgOnStack(StackPtr, VA.getLocMemOffset(), |
| 3468 | Chain, Arg, dl, isTailCall, DAG)); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3469 | } |
| 3470 | |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 3471 | // Transform all store nodes into one single node because all store |
| 3472 | // nodes are independent of each other. |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3473 | if (!MemOpChains.empty()) |
| 3474 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3475 | &MemOpChains[0], MemOpChains.size()); |
| 3476 | |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 3477 | // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3478 | // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol |
| 3479 | // node so that legalize doesn't hack it. |
Akira Hatanaka | e42f33b | 2011-10-28 19:49:00 +0000 | [diff] [blame] | 3480 | bool IsPICCall = (IsN64 || IsPIC); // true if calls are translated to jalr $25 |
Akira Hatanaka | ed185da | 2012-12-13 03:17:29 +0000 | [diff] [blame] | 3481 | bool GlobalOrExternal = false, InternalLinkage = false; |
Akira Hatanaka | 9777e7a | 2011-04-07 19:51:44 +0000 | [diff] [blame] | 3482 | SDValue CalleeLo; |
Akira Hatanaka | f49fde2 | 2011-04-04 17:11:07 +0000 | [diff] [blame] | 3483 | |
| 3484 | if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) { |
Akira Hatanaka | d43e06d | 2012-11-21 20:30:40 +0000 | [diff] [blame] | 3485 | if (IsPICCall) { |
Akira Hatanaka | ed185da | 2012-12-13 03:17:29 +0000 | [diff] [blame] | 3486 | InternalLinkage = G->getGlobal()->hasInternalLinkage(); |
| 3487 | |
| 3488 | if (InternalLinkage) |
Akira Hatanaka | d43e06d | 2012-11-21 20:30:40 +0000 | [diff] [blame] | 3489 | Callee = getAddrLocal(Callee, DAG, HasMips64); |
Akira Hatanaka | f09a037 | 2012-11-21 20:40:38 +0000 | [diff] [blame] | 3490 | else if (LargeGOT) |
| 3491 | Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16, |
| 3492 | MipsII::MO_CALL_LO16); |
Akira Hatanaka | d43e06d | 2012-11-21 20:30:40 +0000 | [diff] [blame] | 3493 | else |
| 3494 | Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL); |
| 3495 | } else |
Akira Hatanaka | e42f33b | 2011-10-28 19:49:00 +0000 | [diff] [blame] | 3496 | Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl, getPointerTy(), 0, |
Akira Hatanaka | d43e06d | 2012-11-21 20:30:40 +0000 | [diff] [blame] | 3497 | MipsII::MO_NO_FLAG); |
Akira Hatanaka | 0dca945 | 2011-12-09 01:45:12 +0000 | [diff] [blame] | 3498 | GlobalOrExternal = true; |
Akira Hatanaka | f49fde2 | 2011-04-04 17:11:07 +0000 | [diff] [blame] | 3499 | } |
| 3500 | else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) { |
Akira Hatanaka | f09a037 | 2012-11-21 20:40:38 +0000 | [diff] [blame] | 3501 | if (!IsN64 && !IsPIC) // !N64 && static |
Akira Hatanaka | d43e06d | 2012-11-21 20:30:40 +0000 | [diff] [blame] | 3502 | Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(), |
| 3503 | MipsII::MO_NO_FLAG); |
Akira Hatanaka | f09a037 | 2012-11-21 20:40:38 +0000 | [diff] [blame] | 3504 | else if (LargeGOT) |
| 3505 | Callee = getAddrGlobalLargeGOT(Callee, DAG, MipsII::MO_CALL_HI16, |
| 3506 | MipsII::MO_CALL_LO16); |
Akira Hatanaka | 6068932 | 2013-02-22 21:10:03 +0000 | [diff] [blame] | 3507 | else // N64 || PIC |
Akira Hatanaka | d43e06d | 2012-11-21 20:30:40 +0000 | [diff] [blame] | 3508 | Callee = getAddrGlobal(Callee, DAG, MipsII::MO_GOT_CALL); |
| 3509 | |
Akira Hatanaka | 0dca945 | 2011-12-09 01:45:12 +0000 | [diff] [blame] | 3510 | GlobalOrExternal = true; |
Akira Hatanaka | f49fde2 | 2011-04-04 17:11:07 +0000 | [diff] [blame] | 3511 | } |
| 3512 | |
Akira Hatanaka | bf6a77b | 2013-01-22 20:05:56 +0000 | [diff] [blame] | 3513 | SDValue JumpTarget = Callee; |
Akira Hatanaka | e11246c | 2012-07-26 02:24:43 +0000 | [diff] [blame] | 3514 | |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 3515 | // T9 should contain the address of the callee function if |
Akira Hatanaka | 0dca945 | 2011-12-09 01:45:12 +0000 | [diff] [blame] | 3516 | // -reloction-model=pic or it is an indirect call. |
| 3517 | if (IsPICCall || !GlobalOrExternal) { |
Akira Hatanaka | e42f33b | 2011-10-28 19:49:00 +0000 | [diff] [blame] | 3518 | unsigned T9Reg = IsN64 ? Mips::T9_64 : Mips::T9; |
Reed Kotler | 8453b3f | 2013-01-24 04:24:02 +0000 | [diff] [blame] | 3519 | unsigned V0Reg = Mips::V0; |
| 3520 | if (needMips16Helper) { |
| 3521 | RegsToPass.push_front(std::make_pair(V0Reg, Callee)); |
| 3522 | JumpTarget = DAG.getExternalSymbol( |
| 3523 | mips16HelperFunction, getPointerTy()); |
| 3524 | JumpTarget = getAddrGlobal(JumpTarget, DAG, MipsII::MO_GOT); |
| 3525 | } |
| 3526 | else { |
| 3527 | RegsToPass.push_front(std::make_pair(T9Reg, Callee)); |
Akira Hatanaka | e11246c | 2012-07-26 02:24:43 +0000 | [diff] [blame] | 3528 | |
Reed Kotler | 8453b3f | 2013-01-24 04:24:02 +0000 | [diff] [blame] | 3529 | if (!Subtarget->inMips16Mode()) |
| 3530 | JumpTarget = SDValue(); |
| 3531 | } |
Akira Hatanaka | f49fde2 | 2011-04-04 17:11:07 +0000 | [diff] [blame] | 3532 | } |
Bill Wendling | 056292f | 2008-09-16 21:48:12 +0000 | [diff] [blame] | 3533 | |
Akira Hatanaka | 92d4aec | 2012-05-12 03:19:04 +0000 | [diff] [blame] | 3534 | // Insert node "GP copy globalreg" before call to function. |
Akira Hatanaka | ed185da | 2012-12-13 03:17:29 +0000 | [diff] [blame] | 3535 | // |
| 3536 | // R_MIPS_CALL* operators (emitted when non-internal functions are called |
| 3537 | // in PIC mode) allow symbols to be resolved via lazy binding. |
| 3538 | // The lazy binding stub requires GP to point to the GOT. |
| 3539 | if (IsPICCall && !InternalLinkage) { |
Akira Hatanaka | 92d4aec | 2012-05-12 03:19:04 +0000 | [diff] [blame] | 3540 | unsigned GPReg = IsN64 ? Mips::GP_64 : Mips::GP; |
| 3541 | EVT Ty = IsN64 ? MVT::i64 : MVT::i32; |
| 3542 | RegsToPass.push_back(std::make_pair(GPReg, GetGlobalReg(DAG, Ty))); |
| 3543 | } |
| 3544 | |
Akira Hatanaka | cd0f90f | 2011-05-20 02:30:51 +0000 | [diff] [blame] | 3545 | // Build a sequence of copy-to-reg nodes chained together with token |
| 3546 | // chain and flag operands which copy the outgoing args into registers. |
| 3547 | // The InFlag in necessary since all emitted instructions must be |
| 3548 | // stuck together. |
Akira Hatanaka | bf6a77b | 2013-01-22 20:05:56 +0000 | [diff] [blame] | 3549 | SDValue InFlag; |
| 3550 | |
Akira Hatanaka | cd0f90f | 2011-05-20 02:30:51 +0000 | [diff] [blame] | 3551 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) { |
| 3552 | Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first, |
| 3553 | RegsToPass[i].second, InFlag); |
| 3554 | InFlag = Chain.getValue(1); |
| 3555 | } |
| 3556 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3557 | // MipsJmpLink = #chain, #target_address, #opt_in_flags... |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3558 | // = Chain, Callee, Reg#1, Reg#2, ... |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3559 | // |
| 3560 | // Returns a chain & a flag for retval copy to use. |
Chris Lattner | f1b4eaf | 2010-12-21 02:38:05 +0000 | [diff] [blame] | 3561 | SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue); |
Akira Hatanaka | bf6a77b | 2013-01-22 20:05:56 +0000 | [diff] [blame] | 3562 | SmallVector<SDValue, 8> Ops(1, Chain); |
| 3563 | |
| 3564 | if (JumpTarget.getNode()) |
| 3565 | Ops.push_back(JumpTarget); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3566 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3567 | // Add argument registers to the end of the list so that they are |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3568 | // known live into the call. |
| 3569 | for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) |
| 3570 | Ops.push_back(DAG.getRegister(RegsToPass[i].first, |
| 3571 | RegsToPass[i].second.getValueType())); |
| 3572 | |
Akira Hatanaka | b2930b9 | 2012-03-01 22:27:29 +0000 | [diff] [blame] | 3573 | // Add a register mask operand representing the call-preserved registers. |
| 3574 | const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo(); |
| 3575 | const uint32_t *Mask = TRI->getCallPreservedMask(CallConv); |
| 3576 | assert(Mask && "Missing call preserved mask for calling convention"); |
| 3577 | Ops.push_back(DAG.getRegisterMask(Mask)); |
| 3578 | |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 3579 | if (InFlag.getNode()) |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3580 | Ops.push_back(InFlag); |
| 3581 | |
Akira Hatanaka | 2b861be | 2012-10-19 21:47:33 +0000 | [diff] [blame] | 3582 | if (isTailCall) |
| 3583 | return DAG.getNode(MipsISD::TailCall, dl, MVT::Other, &Ops[0], Ops.size()); |
| 3584 | |
Dale Johannesen | 33c960f | 2009-02-04 20:06:27 +0000 | [diff] [blame] | 3585 | Chain = DAG.getNode(MipsISD::JmpLink, dl, NodeTys, &Ops[0], Ops.size()); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3586 | InFlag = Chain.getValue(1); |
| 3587 | |
Bruno Cardoso Lopes | 3ed6f87 | 2010-01-30 18:32:07 +0000 | [diff] [blame] | 3588 | // Create the CALLSEQ_END node. |
Akira Hatanaka | 480eeb5 | 2012-07-26 23:27:01 +0000 | [diff] [blame] | 3589 | Chain = DAG.getCALLSEQ_END(Chain, NextStackOffsetVal, |
Bruno Cardoso Lopes | 3ed6f87 | 2010-01-30 18:32:07 +0000 | [diff] [blame] | 3590 | DAG.getIntPtrConstant(0, true), InFlag); |
| 3591 | InFlag = Chain.getValue(1); |
| 3592 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3593 | // Handle result values, copying them out of physregs into vregs that we |
| 3594 | // return. |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3595 | return LowerCallResult(Chain, InFlag, CallConv, isVarArg, |
Akira Hatanaka | 7433b2e | 2013-03-05 22:41:55 +0000 | [diff] [blame] | 3596 | Ins, dl, DAG, InVals, CLI.Callee.getNode(), CLI.RetTy); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3597 | } |
| 3598 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3599 | /// LowerCallResult - Lower the result values of a call into the |
| 3600 | /// appropriate copies out of appropriate physical registers. |
| 3601 | SDValue |
| 3602 | MipsTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 3603 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3604 | const SmallVectorImpl<ISD::InputArg> &Ins, |
| 3605 | DebugLoc dl, SelectionDAG &DAG, |
Akira Hatanaka | 7433b2e | 2013-03-05 22:41:55 +0000 | [diff] [blame] | 3606 | SmallVectorImpl<SDValue> &InVals, |
| 3607 | const SDNode *CallNode, |
| 3608 | const Type *RetTy) const { |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3609 | // Assign locations to each value returned by this call. |
| 3610 | SmallVector<CCValAssign, 16> RVLocs; |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 3611 | CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), |
Akira Hatanaka | 864f660 | 2012-06-14 21:10:56 +0000 | [diff] [blame] | 3612 | getTargetMachine(), RVLocs, *DAG.getContext()); |
Akira Hatanaka | 7433b2e | 2013-03-05 22:41:55 +0000 | [diff] [blame] | 3613 | MipsCC MipsCCInfo(CallConv, IsO32, CCInfo); |
Bruno Cardoso Lopes | 2ab22d1 | 2007-07-11 23:16:16 +0000 | [diff] [blame] | 3614 | |
Akira Hatanaka | 7433b2e | 2013-03-05 22:41:55 +0000 | [diff] [blame] | 3615 | MipsCCInfo.analyzeCallResult(Ins, getTargetMachine().Options.UseSoftFloat, |
| 3616 | CallNode, RetTy); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3617 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3618 | // Copy all of the result registers out of their specified physreg. |
| 3619 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
Akira Hatanaka | 7433b2e | 2013-03-05 22:41:55 +0000 | [diff] [blame] | 3620 | SDValue Val = DAG.getCopyFromReg(Chain, dl, RVLocs[i].getLocReg(), |
| 3621 | RVLocs[i].getLocVT(), InFlag); |
| 3622 | Chain = Val.getValue(1); |
| 3623 | InFlag = Val.getValue(2); |
| 3624 | |
| 3625 | if (RVLocs[i].getValVT() != RVLocs[i].getLocVT()) |
| 3626 | Val = DAG.getNode(ISD::BITCAST, dl, RVLocs[i].getValVT(), Val); |
| 3627 | |
| 3628 | InVals.push_back(Val); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3629 | } |
Bruno Cardoso Lopes | c7db561 | 2007-11-05 03:02:32 +0000 | [diff] [blame] | 3630 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3631 | return Chain; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3632 | } |
| 3633 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 3634 | //===----------------------------------------------------------------------===// |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3635 | // Formal Arguments Calling Convention Implementation |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 3636 | //===----------------------------------------------------------------------===// |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3637 | /// LowerFormalArguments - transform physical registers into virtual registers |
Bruno Cardoso Lopes | b37a742 | 2010-02-06 19:20:49 +0000 | [diff] [blame] | 3638 | /// and generate load operations for arguments places on the stack. |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3639 | SDValue |
| 3640 | MipsTargetLowering::LowerFormalArguments(SDValue Chain, |
Akira Hatanaka | 0bf3dfb | 2011-04-15 21:00:26 +0000 | [diff] [blame] | 3641 | CallingConv::ID CallConv, |
| 3642 | bool isVarArg, |
Akira Hatanaka | 8209968 | 2011-12-19 19:52:25 +0000 | [diff] [blame] | 3643 | const SmallVectorImpl<ISD::InputArg> &Ins, |
Akira Hatanaka | 0bf3dfb | 2011-04-15 21:00:26 +0000 | [diff] [blame] | 3644 | DebugLoc dl, SelectionDAG &DAG, |
| 3645 | SmallVectorImpl<SDValue> &InVals) |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 3646 | const { |
Bruno Cardoso Lopes | f7f3b50 | 2008-08-04 07:12:52 +0000 | [diff] [blame] | 3647 | MachineFunction &MF = DAG.getMachineFunction(); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3648 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
Bruno Cardoso Lopes | a2b1bb5 | 2007-08-28 05:08:16 +0000 | [diff] [blame] | 3649 | MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>(); |
Bruno Cardoso Lopes | 2ab22d1 | 2007-07-11 23:16:16 +0000 | [diff] [blame] | 3650 | |
Dan Gohman | 1e93df6 | 2010-04-17 14:41:14 +0000 | [diff] [blame] | 3651 | MipsFI->setVarArgsFrameIndex(0); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3652 | |
Bruno Cardoso Lopes | b37a742 | 2010-02-06 19:20:49 +0000 | [diff] [blame] | 3653 | // Used with vargs to acumulate store chains. |
| 3654 | std::vector<SDValue> OutChains; |
| 3655 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3656 | // Assign locations to all of the incoming arguments. |
| 3657 | SmallVector<CCValAssign, 16> ArgLocs; |
Eric Christopher | 471e422 | 2011-06-08 23:55:35 +0000 | [diff] [blame] | 3658 | CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(), |
Akira Hatanaka | 8209968 | 2011-12-19 19:52:25 +0000 | [diff] [blame] | 3659 | getTargetMachine(), ArgLocs, *DAG.getContext()); |
Akira Hatanaka | ffd28a4 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 3660 | MipsCC MipsCCInfo(CallConv, IsO32, CCInfo); |
Akira Hatanaka | 5fdee6d | 2013-03-05 22:13:04 +0000 | [diff] [blame] | 3661 | Function::const_arg_iterator FuncArg = |
| 3662 | DAG.getMachineFunction().getFunction()->arg_begin(); |
| 3663 | bool UseSoftFloat = getTargetMachine().Options.UseSoftFloat; |
Bruno Cardoso Lopes | 2ab22d1 | 2007-07-11 23:16:16 +0000 | [diff] [blame] | 3664 | |
Akira Hatanaka | 5fdee6d | 2013-03-05 22:13:04 +0000 | [diff] [blame] | 3665 | MipsCCInfo.analyzeFormalArguments(Ins, UseSoftFloat, FuncArg); |
Akira Hatanaka | b33b34a | 2012-10-30 19:37:25 +0000 | [diff] [blame] | 3666 | MipsFI->setFormalArgInfo(CCInfo.getNextStackOffset(), |
| 3667 | MipsCCInfo.hasByValArg()); |
Bruno Cardoso Lopes | b53db4f | 2009-03-19 02:12:28 +0000 | [diff] [blame] | 3668 | |
Akira Hatanaka | 4618e0b | 2012-10-27 00:44:39 +0000 | [diff] [blame] | 3669 | unsigned CurArgIdx = 0; |
Akira Hatanaka | fe30a9b | 2012-10-27 00:29:43 +0000 | [diff] [blame] | 3670 | MipsCC::byval_iterator ByValArg = MipsCCInfo.byval_begin(); |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 3671 | |
Akira Hatanaka | 4618e0b | 2012-10-27 00:44:39 +0000 | [diff] [blame] | 3672 | for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) { |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3673 | CCValAssign &VA = ArgLocs[i]; |
Akira Hatanaka | 4618e0b | 2012-10-27 00:44:39 +0000 | [diff] [blame] | 3674 | std::advance(FuncArg, Ins[i].OrigArgIndex - CurArgIdx); |
| 3675 | CurArgIdx = Ins[i].OrigArgIndex; |
Akira Hatanaka | feaa4c3 | 2011-10-28 19:55:48 +0000 | [diff] [blame] | 3676 | EVT ValVT = VA.getValVT(); |
Akira Hatanaka | 3a5257d | 2011-11-12 02:29:58 +0000 | [diff] [blame] | 3677 | ISD::ArgFlagsTy Flags = Ins[i].Flags; |
| 3678 | bool IsRegLoc = VA.isRegLoc(); |
| 3679 | |
| 3680 | if (Flags.isByVal()) { |
| 3681 | assert(Flags.getByValSize() && |
| 3682 | "ByVal args of size 0 should have been ignored by front-end."); |
Akira Hatanaka | fe30a9b | 2012-10-27 00:29:43 +0000 | [diff] [blame] | 3683 | assert(ByValArg != MipsCCInfo.byval_end()); |
| 3684 | copyByValRegs(Chain, dl, OutChains, DAG, Flags, InVals, &*FuncArg, |
| 3685 | MipsCCInfo, *ByValArg); |
| 3686 | ++ByValArg; |
Akira Hatanaka | 3a5257d | 2011-11-12 02:29:58 +0000 | [diff] [blame] | 3687 | continue; |
| 3688 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3689 | |
| 3690 | // Arguments stored on registers |
Akira Hatanaka | 3a5257d | 2011-11-12 02:29:58 +0000 | [diff] [blame] | 3691 | if (IsRegLoc) { |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3692 | EVT RegVT = VA.getLocVT(); |
Akira Hatanaka | b4d8d31 | 2011-05-24 00:23:52 +0000 | [diff] [blame] | 3693 | unsigned ArgReg = VA.getLocReg(); |
Craig Topper | 44d2382 | 2012-02-22 05:59:10 +0000 | [diff] [blame] | 3694 | const TargetRegisterClass *RC; |
Bruno Cardoso Lopes | b53db4f | 2009-03-19 02:12:28 +0000 | [diff] [blame] | 3695 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3696 | if (RegVT == MVT::i32) |
Reed Kotler | bacbf1c | 2012-12-20 06:06:35 +0000 | [diff] [blame] | 3697 | RC = Subtarget->inMips16Mode()? &Mips::CPU16RegsRegClass : |
| 3698 | &Mips::CPURegsRegClass; |
Akira Hatanaka | 9593484 | 2011-09-24 01:34:44 +0000 | [diff] [blame] | 3699 | else if (RegVT == MVT::i64) |
Craig Topper | 420761a | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 3700 | RC = &Mips::CPU64RegsRegClass; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3701 | else if (RegVT == MVT::f32) |
Craig Topper | 420761a | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 3702 | RC = &Mips::FGR32RegClass; |
Akira Hatanaka | 09dd60f | 2011-09-26 21:37:50 +0000 | [diff] [blame] | 3703 | else if (RegVT == MVT::f64) |
Craig Topper | 420761a | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 3704 | RC = HasMips64 ? &Mips::FGR64RegClass : &Mips::AFGR64RegClass; |
Akira Hatanaka | 09dd60f | 2011-09-26 21:37:50 +0000 | [diff] [blame] | 3705 | else |
Bruno Cardoso Lopes | b37a742 | 2010-02-06 19:20:49 +0000 | [diff] [blame] | 3706 | llvm_unreachable("RegVT not supported by FormalArguments Lowering"); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3707 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3708 | // Transform the arguments stored on |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3709 | // physical registers into virtual ones |
Akira Hatanaka | b4d8d31 | 2011-05-24 00:23:52 +0000 | [diff] [blame] | 3710 | unsigned Reg = AddLiveIn(DAG.getMachineFunction(), ArgReg, RC); |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3711 | SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT); |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3712 | |
| 3713 | // If this is an 8 or 16-bit value, it has been passed promoted |
| 3714 | // to 32 bits. Insert an assert[sz]ext to capture this, then |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3715 | // truncate to the right size. |
Bruno Cardoso Lopes | b53db4f | 2009-03-19 02:12:28 +0000 | [diff] [blame] | 3716 | if (VA.getLocInfo() != CCValAssign::Full) { |
Chris Lattner | d401507 | 2009-03-26 05:28:14 +0000 | [diff] [blame] | 3717 | unsigned Opcode = 0; |
Bruno Cardoso Lopes | b53db4f | 2009-03-19 02:12:28 +0000 | [diff] [blame] | 3718 | if (VA.getLocInfo() == CCValAssign::SExt) |
| 3719 | Opcode = ISD::AssertSext; |
| 3720 | else if (VA.getLocInfo() == CCValAssign::ZExt) |
| 3721 | Opcode = ISD::AssertZext; |
Chris Lattner | d401507 | 2009-03-26 05:28:14 +0000 | [diff] [blame] | 3722 | if (Opcode) |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3723 | ArgValue = DAG.getNode(Opcode, dl, RegVT, ArgValue, |
Akira Hatanaka | feaa4c3 | 2011-10-28 19:55:48 +0000 | [diff] [blame] | 3724 | DAG.getValueType(ValVT)); |
| 3725 | ArgValue = DAG.getNode(ISD::TRUNCATE, dl, ValVT, ArgValue); |
Bruno Cardoso Lopes | b53db4f | 2009-03-19 02:12:28 +0000 | [diff] [blame] | 3726 | } |
| 3727 | |
Akira Hatanaka | 5fdee6d | 2013-03-05 22:13:04 +0000 | [diff] [blame] | 3728 | // Handle floating point arguments passed in integer registers and |
| 3729 | // long double arguments passed in floating point registers. |
Akira Hatanaka | feaa4c3 | 2011-10-28 19:55:48 +0000 | [diff] [blame] | 3730 | if ((RegVT == MVT::i32 && ValVT == MVT::f32) || |
Akira Hatanaka | 5fdee6d | 2013-03-05 22:13:04 +0000 | [diff] [blame] | 3731 | (RegVT == MVT::i64 && ValVT == MVT::f64) || |
| 3732 | (RegVT == MVT::f64 && ValVT == MVT::i64)) |
Akira Hatanaka | feaa4c3 | 2011-10-28 19:55:48 +0000 | [diff] [blame] | 3733 | ArgValue = DAG.getNode(ISD::BITCAST, dl, ValVT, ArgValue); |
| 3734 | else if (IsO32 && RegVT == MVT::i32 && ValVT == MVT::f64) { |
| 3735 | unsigned Reg2 = AddLiveIn(DAG.getMachineFunction(), |
| 3736 | getNextIntArgReg(ArgReg), RC); |
| 3737 | SDValue ArgValue2 = DAG.getCopyFromReg(Chain, dl, Reg2, RegVT); |
| 3738 | if (!Subtarget->isLittle()) |
| 3739 | std::swap(ArgValue, ArgValue2); |
| 3740 | ArgValue = DAG.getNode(MipsISD::BuildPairF64, dl, MVT::f64, |
| 3741 | ArgValue, ArgValue2); |
Bruno Cardoso Lopes | b53db4f | 2009-03-19 02:12:28 +0000 | [diff] [blame] | 3742 | } |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3743 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3744 | InVals.push_back(ArgValue); |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 3745 | } else { // VA.isRegLoc() |
| 3746 | |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3747 | // sanity check |
| 3748 | assert(VA.isMemLoc()); |
Bruno Cardoso Lopes | b37a742 | 2010-02-06 19:20:49 +0000 | [diff] [blame] | 3749 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3750 | // The stack pointer offset is relative to the caller stack frame. |
Akira Hatanaka | fe30a9b | 2012-10-27 00:29:43 +0000 | [diff] [blame] | 3751 | int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8, |
Akira Hatanaka | b4d8d31 | 2011-05-24 00:23:52 +0000 | [diff] [blame] | 3752 | VA.getLocMemOffset(), true); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3753 | |
| 3754 | // Create load nodes to retrieve arguments from the stack |
Akira Hatanaka | fe30a9b | 2012-10-27 00:29:43 +0000 | [diff] [blame] | 3755 | SDValue FIN = DAG.getFrameIndex(FI, getPointerTy()); |
Akira Hatanaka | feaa4c3 | 2011-10-28 19:55:48 +0000 | [diff] [blame] | 3756 | InVals.push_back(DAG.getLoad(ValVT, dl, Chain, FIN, |
Akira Hatanaka | fe30a9b | 2012-10-27 00:29:43 +0000 | [diff] [blame] | 3757 | MachinePointerInfo::getFixedStack(FI), |
Pete Cooper | d752e0f | 2011-11-08 18:42:53 +0000 | [diff] [blame] | 3758 | false, false, false, 0)); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3759 | } |
| 3760 | } |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 3761 | |
| 3762 | // The mips ABIs for returning structs by value requires that we copy |
| 3763 | // the sret argument into $v0 for the return. Save the argument into |
| 3764 | // a virtual register so that we can access it from the return points. |
| 3765 | if (DAG.getMachineFunction().getFunction()->hasStructRetAttr()) { |
| 3766 | unsigned Reg = MipsFI->getSRetReturnReg(); |
| 3767 | if (!Reg) { |
Akira Hatanaka | 30580ce | 2012-10-19 22:11:40 +0000 | [diff] [blame] | 3768 | Reg = MF.getRegInfo(). |
| 3769 | createVirtualRegister(getRegClassFor(IsN64 ? MVT::i64 : MVT::i32)); |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 3770 | MipsFI->setSRetReturnReg(Reg); |
| 3771 | } |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3772 | SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3773 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain); |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 3774 | } |
| 3775 | |
Akira Hatanaka | fe30a9b | 2012-10-27 00:29:43 +0000 | [diff] [blame] | 3776 | if (isVarArg) |
| 3777 | writeVarArgRegs(OutChains, MipsCCInfo, Chain, dl, DAG); |
Bruno Cardoso Lopes | b37a742 | 2010-02-06 19:20:49 +0000 | [diff] [blame] | 3778 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3779 | // All stores are grouped in one node to allow the matching between |
Bruno Cardoso Lopes | b37a742 | 2010-02-06 19:20:49 +0000 | [diff] [blame] | 3780 | // the size of Ins and InVals. This only happens when on varg functions |
| 3781 | if (!OutChains.empty()) { |
| 3782 | OutChains.push_back(Chain); |
| 3783 | Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, |
| 3784 | &OutChains[0], OutChains.size()); |
| 3785 | } |
| 3786 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3787 | return Chain; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3788 | } |
| 3789 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 3790 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3791 | // Return Value Calling Convention Implementation |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 3792 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3793 | |
Akira Hatanaka | 97d9f08 | 2012-10-10 01:27:09 +0000 | [diff] [blame] | 3794 | bool |
| 3795 | MipsTargetLowering::CanLowerReturn(CallingConv::ID CallConv, |
| 3796 | MachineFunction &MF, bool isVarArg, |
| 3797 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
| 3798 | LLVMContext &Context) const { |
| 3799 | SmallVector<CCValAssign, 16> RVLocs; |
| 3800 | CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(), |
| 3801 | RVLocs, Context); |
| 3802 | return CCInfo.CheckReturn(Outs, RetCC_Mips); |
| 3803 | } |
| 3804 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3805 | SDValue |
| 3806 | MipsTargetLowering::LowerReturn(SDValue Chain, |
Sandeep Patel | 65c3c8f | 2009-09-02 08:44:58 +0000 | [diff] [blame] | 3807 | CallingConv::ID CallConv, bool isVarArg, |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3808 | const SmallVectorImpl<ISD::OutputArg> &Outs, |
Dan Gohman | c940365 | 2010-07-07 15:54:55 +0000 | [diff] [blame] | 3809 | const SmallVectorImpl<SDValue> &OutVals, |
Dan Gohman | d858e90 | 2010-04-17 15:26:15 +0000 | [diff] [blame] | 3810 | DebugLoc dl, SelectionDAG &DAG) const { |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3811 | // CCValAssign - represent the assignment of |
| 3812 | // the return value to a location |
| 3813 | SmallVector<CCValAssign, 16> RVLocs; |
Akira Hatanaka | 7433b2e | 2013-03-05 22:41:55 +0000 | [diff] [blame] | 3814 | MachineFunction &MF = DAG.getMachineFunction(); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3815 | |
| 3816 | // CCState - Info about the registers and stack slot. |
Akira Hatanaka | 7433b2e | 2013-03-05 22:41:55 +0000 | [diff] [blame] | 3817 | CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(), RVLocs, |
| 3818 | *DAG.getContext()); |
| 3819 | MipsCC MipsCCInfo(CallConv, IsO32, CCInfo); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3820 | |
Dan Gohman | 98ca4f2 | 2009-08-05 01:29:28 +0000 | [diff] [blame] | 3821 | // Analize return values. |
Akira Hatanaka | 7433b2e | 2013-03-05 22:41:55 +0000 | [diff] [blame] | 3822 | MipsCCInfo.analyzeReturn(Outs, getTargetMachine().Options.UseSoftFloat, |
| 3823 | MF.getFunction()->getReturnType()); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3824 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 3825 | SDValue Flag; |
Jakob Stoklund Olesen | d073596 | 2013-02-05 18:12:03 +0000 | [diff] [blame] | 3826 | SmallVector<SDValue, 4> RetOps(1, Chain); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3827 | |
| 3828 | // Copy the result values into the output registers. |
| 3829 | for (unsigned i = 0; i != RVLocs.size(); ++i) { |
Akira Hatanaka | 7433b2e | 2013-03-05 22:41:55 +0000 | [diff] [blame] | 3830 | SDValue Val = OutVals[i]; |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3831 | CCValAssign &VA = RVLocs[i]; |
| 3832 | assert(VA.isRegLoc() && "Can only return in registers!"); |
| 3833 | |
Akira Hatanaka | 7433b2e | 2013-03-05 22:41:55 +0000 | [diff] [blame] | 3834 | if (RVLocs[i].getValVT() != RVLocs[i].getLocVT()) |
| 3835 | Val = DAG.getNode(ISD::BITCAST, dl, RVLocs[i].getLocVT(), Val); |
| 3836 | |
| 3837 | Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Val, Flag); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3838 | |
Jakob Stoklund Olesen | d073596 | 2013-02-05 18:12:03 +0000 | [diff] [blame] | 3839 | // Guarantee that all emitted copies are stuck together with flags. |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3840 | Flag = Chain.getValue(1); |
Jakob Stoklund Olesen | d073596 | 2013-02-05 18:12:03 +0000 | [diff] [blame] | 3841 | RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT())); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3842 | } |
| 3843 | |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 3844 | // The mips ABIs for returning structs by value requires that we copy |
| 3845 | // the sret argument into $v0 for the return. We saved the argument into |
| 3846 | // a virtual register in the entry block, so now we copy the value out |
| 3847 | // and into $v0. |
Akira Hatanaka | 7433b2e | 2013-03-05 22:41:55 +0000 | [diff] [blame] | 3848 | if (MF.getFunction()->hasStructRetAttr()) { |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 3849 | MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>(); |
| 3850 | unsigned Reg = MipsFI->getSRetReturnReg(); |
| 3851 | |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3852 | if (!Reg) |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 3853 | llvm_unreachable("sret virtual register not created in the entry block"); |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 3854 | SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy()); |
Akira Hatanaka | 2ef5bd3 | 2012-10-24 02:10:54 +0000 | [diff] [blame] | 3855 | unsigned V0 = IsN64 ? Mips::V0_64 : Mips::V0; |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 3856 | |
Akira Hatanaka | 2ef5bd3 | 2012-10-24 02:10:54 +0000 | [diff] [blame] | 3857 | Chain = DAG.getCopyToReg(Chain, dl, V0, Val, Flag); |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 3858 | Flag = Chain.getValue(1); |
Jakob Stoklund Olesen | d073596 | 2013-02-05 18:12:03 +0000 | [diff] [blame] | 3859 | RetOps.push_back(DAG.getRegister(V0, getPointerTy())); |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 3860 | } |
| 3861 | |
Jakob Stoklund Olesen | d073596 | 2013-02-05 18:12:03 +0000 | [diff] [blame] | 3862 | RetOps[0] = Chain; // Update chain. |
Akira Hatanaka | 182ef6f | 2012-07-10 00:19:06 +0000 | [diff] [blame] | 3863 | |
Jakob Stoklund Olesen | d073596 | 2013-02-05 18:12:03 +0000 | [diff] [blame] | 3864 | // Add the flag if we have it. |
| 3865 | if (Flag.getNode()) |
| 3866 | RetOps.push_back(Flag); |
| 3867 | |
| 3868 | // Return on Mips is always a "jr $ra" |
| 3869 | return DAG.getNode(MipsISD::Ret, dl, MVT::Other, &RetOps[0], RetOps.size()); |
Bruno Cardoso Lopes | 972f589 | 2007-06-06 07:42:06 +0000 | [diff] [blame] | 3870 | } |
Bruno Cardoso Lopes | 84f47c5 | 2007-08-21 16:09:25 +0000 | [diff] [blame] | 3871 | |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 3872 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 84f47c5 | 2007-08-21 16:09:25 +0000 | [diff] [blame] | 3873 | // Mips Inline Assembly Support |
Akira Hatanaka | 4552c9a | 2011-04-15 21:51:11 +0000 | [diff] [blame] | 3874 | //===----------------------------------------------------------------------===// |
Bruno Cardoso Lopes | 84f47c5 | 2007-08-21 16:09:25 +0000 | [diff] [blame] | 3875 | |
| 3876 | /// getConstraintType - Given a constraint letter, return the type of |
| 3877 | /// constraint it is for this target. |
| 3878 | MipsTargetLowering::ConstraintType MipsTargetLowering:: |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3879 | getConstraintType(const std::string &Constraint) const |
Bruno Cardoso Lopes | 84f47c5 | 2007-08-21 16:09:25 +0000 | [diff] [blame] | 3880 | { |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3881 | // Mips specific constrainy |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 3882 | // GCC config/mips/constraints.md |
| 3883 | // |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3884 | // 'd' : An address register. Equivalent to r |
| 3885 | // unless generating MIPS16 code. |
| 3886 | // 'y' : Equivalent to r; retained for |
| 3887 | // backwards compatibility. |
Eric Christopher | 1d5a392 | 2012-05-07 06:25:10 +0000 | [diff] [blame] | 3888 | // 'c' : A register suitable for use in an indirect |
| 3889 | // jump. This will always be $25 for -mabicalls. |
Eric Christopher | af97f73 | 2012-05-07 06:25:19 +0000 | [diff] [blame] | 3890 | // 'l' : The lo register. 1 word storage. |
| 3891 | // 'x' : The hilo register pair. Double word storage. |
Bruno Cardoso Lopes | 84f47c5 | 2007-08-21 16:09:25 +0000 | [diff] [blame] | 3892 | if (Constraint.size() == 1) { |
Bruno Cardoso Lopes | 84f47c5 | 2007-08-21 16:09:25 +0000 | [diff] [blame] | 3893 | switch (Constraint[0]) { |
| 3894 | default : break; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3895 | case 'd': |
| 3896 | case 'y': |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 3897 | case 'f': |
Eric Christopher | 1d5a392 | 2012-05-07 06:25:10 +0000 | [diff] [blame] | 3898 | case 'c': |
Eric Christopher | 4adbefe | 2012-05-07 06:25:15 +0000 | [diff] [blame] | 3899 | case 'l': |
Eric Christopher | af97f73 | 2012-05-07 06:25:19 +0000 | [diff] [blame] | 3900 | case 'x': |
Bruno Cardoso Lopes | 84f47c5 | 2007-08-21 16:09:25 +0000 | [diff] [blame] | 3901 | return C_RegisterClass; |
Jack Carter | 0b9675d | 2013-03-04 21:33:15 +0000 | [diff] [blame] | 3902 | case 'R': |
| 3903 | return C_Memory; |
Bruno Cardoso Lopes | 84f47c5 | 2007-08-21 16:09:25 +0000 | [diff] [blame] | 3904 | } |
| 3905 | } |
| 3906 | return TargetLowering::getConstraintType(Constraint); |
| 3907 | } |
| 3908 | |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 3909 | /// Examine constraint type and operand type and determine a weight value. |
| 3910 | /// This object must already have been set up with the operand type |
| 3911 | /// and the current alternative constraint selected. |
| 3912 | TargetLowering::ConstraintWeight |
| 3913 | MipsTargetLowering::getSingleConstraintMatchWeight( |
| 3914 | AsmOperandInfo &info, const char *constraint) const { |
| 3915 | ConstraintWeight weight = CW_Invalid; |
| 3916 | Value *CallOperandVal = info.CallOperandVal; |
| 3917 | // If we don't have a value, we can't do a match, |
| 3918 | // but allow it at the lowest weight. |
| 3919 | if (CallOperandVal == NULL) |
| 3920 | return CW_Default; |
Chris Lattner | db125cf | 2011-07-18 04:54:35 +0000 | [diff] [blame] | 3921 | Type *type = CallOperandVal->getType(); |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 3922 | // Look at the constraint type. |
| 3923 | switch (*constraint) { |
| 3924 | default: |
| 3925 | weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint); |
| 3926 | break; |
Wesley Peck | bf17cfa | 2010-11-23 03:31:01 +0000 | [diff] [blame] | 3927 | case 'd': |
| 3928 | case 'y': |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 3929 | if (type->isIntegerTy()) |
| 3930 | weight = CW_Register; |
| 3931 | break; |
| 3932 | case 'f': |
| 3933 | if (type->isFloatTy()) |
| 3934 | weight = CW_Register; |
| 3935 | break; |
Eric Christopher | 1d5a392 | 2012-05-07 06:25:10 +0000 | [diff] [blame] | 3936 | case 'c': // $25 for indirect jumps |
Eric Christopher | 4adbefe | 2012-05-07 06:25:15 +0000 | [diff] [blame] | 3937 | case 'l': // lo register |
Eric Christopher | af97f73 | 2012-05-07 06:25:19 +0000 | [diff] [blame] | 3938 | case 'x': // hilo register pair |
Eric Christopher | 1d5a392 | 2012-05-07 06:25:10 +0000 | [diff] [blame] | 3939 | if (type->isIntegerTy()) |
| 3940 | weight = CW_SpecificReg; |
| 3941 | break; |
Eric Christopher | 50ab039 | 2012-05-07 03:13:32 +0000 | [diff] [blame] | 3942 | case 'I': // signed 16 bit immediate |
Eric Christopher | e5076d4 | 2012-05-07 03:13:42 +0000 | [diff] [blame] | 3943 | case 'J': // integer zero |
Eric Christopher | f49f846 | 2012-05-07 05:46:29 +0000 | [diff] [blame] | 3944 | case 'K': // unsigned 16 bit immediate |
Eric Christopher | 5ac47bb | 2012-05-07 05:46:37 +0000 | [diff] [blame] | 3945 | case 'L': // signed 32 bit immediate where lower 16 bits are 0 |
Eric Christopher | 60cfc79 | 2012-05-07 05:46:43 +0000 | [diff] [blame] | 3946 | case 'N': // immediate in the range of -65535 to -1 (inclusive) |
Eric Christopher | 1ce2034 | 2012-05-07 05:46:48 +0000 | [diff] [blame] | 3947 | case 'O': // signed 15 bit immediate (+- 16383) |
Eric Christopher | 54412a7 | 2012-05-07 06:25:02 +0000 | [diff] [blame] | 3948 | case 'P': // immediate in the range of 65535 to 1 (inclusive) |
Eric Christopher | 50ab039 | 2012-05-07 03:13:32 +0000 | [diff] [blame] | 3949 | if (isa<ConstantInt>(CallOperandVal)) |
| 3950 | weight = CW_Constant; |
| 3951 | break; |
Jack Carter | 0b9675d | 2013-03-04 21:33:15 +0000 | [diff] [blame] | 3952 | case 'R': |
| 3953 | weight = CW_Memory; |
| 3954 | break; |
John Thompson | 44ab89e | 2010-10-29 17:29:13 +0000 | [diff] [blame] | 3955 | } |
| 3956 | return weight; |
| 3957 | } |
| 3958 | |
Eric Christopher | 38d6426 | 2011-06-29 19:33:04 +0000 | [diff] [blame] | 3959 | /// Given a register class constraint, like 'r', if this corresponds directly |
| 3960 | /// to an LLVM register class, return a register of 0 and the register class |
| 3961 | /// pointer. |
Bruno Cardoso Lopes | 84f47c5 | 2007-08-21 16:09:25 +0000 | [diff] [blame] | 3962 | std::pair<unsigned, const TargetRegisterClass*> MipsTargetLowering:: |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 3963 | getRegForInlineAsmConstraint(const std::string &Constraint, EVT VT) const |
Bruno Cardoso Lopes | 84f47c5 | 2007-08-21 16:09:25 +0000 | [diff] [blame] | 3964 | { |
| 3965 | if (Constraint.size() == 1) { |
| 3966 | switch (Constraint[0]) { |
Eric Christopher | 314aff1 | 2011-06-29 19:04:31 +0000 | [diff] [blame] | 3967 | case 'd': // Address register. Same as 'r' unless generating MIPS16 code. |
| 3968 | case 'y': // Same as 'r'. Exists for compatibility. |
Bruno Cardoso Lopes | 84f47c5 | 2007-08-21 16:09:25 +0000 | [diff] [blame] | 3969 | case 'r': |
Akira Hatanaka | afc945b | 2012-09-12 23:27:55 +0000 | [diff] [blame] | 3970 | if (VT == MVT::i32 || VT == MVT::i16 || VT == MVT::i8) { |
| 3971 | if (Subtarget->inMips16Mode()) |
| 3972 | return std::make_pair(0U, &Mips::CPU16RegsRegClass); |
Craig Topper | 420761a | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 3973 | return std::make_pair(0U, &Mips::CPURegsRegClass); |
Akira Hatanaka | afc945b | 2012-09-12 23:27:55 +0000 | [diff] [blame] | 3974 | } |
Jack Carter | 10de025 | 2012-07-02 23:35:23 +0000 | [diff] [blame] | 3975 | if (VT == MVT::i64 && !HasMips64) |
| 3976 | return std::make_pair(0U, &Mips::CPURegsRegClass); |
Eric Christopher | 0ed1f76 | 2012-05-07 03:13:22 +0000 | [diff] [blame] | 3977 | if (VT == MVT::i64 && HasMips64) |
| 3978 | return std::make_pair(0U, &Mips::CPU64RegsRegClass); |
| 3979 | // This will generate an error message |
| 3980 | return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0)); |
Bruno Cardoso Lopes | 225ca9c | 2008-07-05 19:05:21 +0000 | [diff] [blame] | 3981 | case 'f': |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 3982 | if (VT == MVT::f32) |
Craig Topper | 420761a | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 3983 | return std::make_pair(0U, &Mips::FGR32RegClass); |
Akira Hatanaka | cb9dd72 | 2012-01-04 02:45:01 +0000 | [diff] [blame] | 3984 | if ((VT == MVT::f64) && (!Subtarget->isSingleFloat())) { |
| 3985 | if (Subtarget->isFP64bit()) |
Craig Topper | 420761a | 2012-04-20 07:30:17 +0000 | [diff] [blame] | 3986 | return std::make_pair(0U, &Mips::FGR64RegClass); |
| 3987 | return std::make_pair(0U, &Mips::AFGR64RegClass); |
Akira Hatanaka | cb9dd72 | 2012-01-04 02:45:01 +0000 | [diff] [blame] | 3988 | } |
Eric Christopher | 1d5a392 | 2012-05-07 06:25:10 +0000 | [diff] [blame] | 3989 | break; |
| 3990 | case 'c': // register suitable for indirect jump |
| 3991 | if (VT == MVT::i32) |
| 3992 | return std::make_pair((unsigned)Mips::T9, &Mips::CPURegsRegClass); |
| 3993 | assert(VT == MVT::i64 && "Unexpected type."); |
| 3994 | return std::make_pair((unsigned)Mips::T9_64, &Mips::CPU64RegsRegClass); |
Eric Christopher | 4adbefe | 2012-05-07 06:25:15 +0000 | [diff] [blame] | 3995 | case 'l': // register suitable for indirect jump |
| 3996 | if (VT == MVT::i32) |
| 3997 | return std::make_pair((unsigned)Mips::LO, &Mips::HILORegClass); |
| 3998 | return std::make_pair((unsigned)Mips::LO64, &Mips::HILO64RegClass); |
Eric Christopher | af97f73 | 2012-05-07 06:25:19 +0000 | [diff] [blame] | 3999 | case 'x': // register suitable for indirect jump |
| 4000 | // Fixme: Not triggering the use of both hi and low |
| 4001 | // This will generate an error message |
| 4002 | return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0)); |
Bruno Cardoso Lopes | 84f47c5 | 2007-08-21 16:09:25 +0000 | [diff] [blame] | 4003 | } |
| 4004 | } |
| 4005 | return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT); |
| 4006 | } |
| 4007 | |
Eric Christopher | 50ab039 | 2012-05-07 03:13:32 +0000 | [diff] [blame] | 4008 | /// LowerAsmOperandForConstraint - Lower the specified operand into the Ops |
| 4009 | /// vector. If it is invalid, don't add anything to Ops. |
| 4010 | void MipsTargetLowering::LowerAsmOperandForConstraint(SDValue Op, |
| 4011 | std::string &Constraint, |
| 4012 | std::vector<SDValue>&Ops, |
| 4013 | SelectionDAG &DAG) const { |
| 4014 | SDValue Result(0, 0); |
| 4015 | |
| 4016 | // Only support length 1 constraints for now. |
| 4017 | if (Constraint.length() > 1) return; |
| 4018 | |
| 4019 | char ConstraintLetter = Constraint[0]; |
| 4020 | switch (ConstraintLetter) { |
| 4021 | default: break; // This will fall through to the generic implementation |
| 4022 | case 'I': // Signed 16 bit constant |
| 4023 | // If this fails, the parent routine will give an error |
| 4024 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
| 4025 | EVT Type = Op.getValueType(); |
| 4026 | int64_t Val = C->getSExtValue(); |
| 4027 | if (isInt<16>(Val)) { |
| 4028 | Result = DAG.getTargetConstant(Val, Type); |
| 4029 | break; |
| 4030 | } |
| 4031 | } |
| 4032 | return; |
Eric Christopher | e5076d4 | 2012-05-07 03:13:42 +0000 | [diff] [blame] | 4033 | case 'J': // integer zero |
| 4034 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
| 4035 | EVT Type = Op.getValueType(); |
| 4036 | int64_t Val = C->getZExtValue(); |
| 4037 | if (Val == 0) { |
| 4038 | Result = DAG.getTargetConstant(0, Type); |
| 4039 | break; |
| 4040 | } |
| 4041 | } |
| 4042 | return; |
Eric Christopher | f49f846 | 2012-05-07 05:46:29 +0000 | [diff] [blame] | 4043 | case 'K': // unsigned 16 bit immediate |
| 4044 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
| 4045 | EVT Type = Op.getValueType(); |
| 4046 | uint64_t Val = (uint64_t)C->getZExtValue(); |
| 4047 | if (isUInt<16>(Val)) { |
| 4048 | Result = DAG.getTargetConstant(Val, Type); |
| 4049 | break; |
| 4050 | } |
| 4051 | } |
| 4052 | return; |
Eric Christopher | 5ac47bb | 2012-05-07 05:46:37 +0000 | [diff] [blame] | 4053 | case 'L': // signed 32 bit immediate where lower 16 bits are 0 |
| 4054 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
| 4055 | EVT Type = Op.getValueType(); |
| 4056 | int64_t Val = C->getSExtValue(); |
| 4057 | if ((isInt<32>(Val)) && ((Val & 0xffff) == 0)){ |
| 4058 | Result = DAG.getTargetConstant(Val, Type); |
| 4059 | break; |
| 4060 | } |
| 4061 | } |
| 4062 | return; |
Eric Christopher | 60cfc79 | 2012-05-07 05:46:43 +0000 | [diff] [blame] | 4063 | case 'N': // immediate in the range of -65535 to -1 (inclusive) |
| 4064 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
| 4065 | EVT Type = Op.getValueType(); |
| 4066 | int64_t Val = C->getSExtValue(); |
| 4067 | if ((Val >= -65535) && (Val <= -1)) { |
| 4068 | Result = DAG.getTargetConstant(Val, Type); |
| 4069 | break; |
| 4070 | } |
| 4071 | } |
| 4072 | return; |
Eric Christopher | 1ce2034 | 2012-05-07 05:46:48 +0000 | [diff] [blame] | 4073 | case 'O': // signed 15 bit immediate |
| 4074 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
| 4075 | EVT Type = Op.getValueType(); |
| 4076 | int64_t Val = C->getSExtValue(); |
| 4077 | if ((isInt<15>(Val))) { |
| 4078 | Result = DAG.getTargetConstant(Val, Type); |
| 4079 | break; |
| 4080 | } |
| 4081 | } |
| 4082 | return; |
Eric Christopher | 54412a7 | 2012-05-07 06:25:02 +0000 | [diff] [blame] | 4083 | case 'P': // immediate in the range of 1 to 65535 (inclusive) |
| 4084 | if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) { |
| 4085 | EVT Type = Op.getValueType(); |
| 4086 | int64_t Val = C->getSExtValue(); |
| 4087 | if ((Val <= 65535) && (Val >= 1)) { |
| 4088 | Result = DAG.getTargetConstant(Val, Type); |
| 4089 | break; |
| 4090 | } |
| 4091 | } |
| 4092 | return; |
Eric Christopher | 50ab039 | 2012-05-07 03:13:32 +0000 | [diff] [blame] | 4093 | } |
| 4094 | |
| 4095 | if (Result.getNode()) { |
| 4096 | Ops.push_back(Result); |
| 4097 | return; |
| 4098 | } |
| 4099 | |
| 4100 | TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG); |
| 4101 | } |
| 4102 | |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4103 | bool |
Akira Hatanaka | 94e4728 | 2012-11-17 00:25:41 +0000 | [diff] [blame] | 4104 | MipsTargetLowering::isLegalAddressingMode(const AddrMode &AM, Type *Ty) const { |
| 4105 | // No global is ever allowed as a base. |
| 4106 | if (AM.BaseGV) |
| 4107 | return false; |
| 4108 | |
| 4109 | switch (AM.Scale) { |
| 4110 | case 0: // "r+i" or just "i", depending on HasBaseReg. |
| 4111 | break; |
| 4112 | case 1: |
| 4113 | if (!AM.HasBaseReg) // allow "r+i". |
| 4114 | break; |
| 4115 | return false; // disallow "r+r" or "r+r+i". |
| 4116 | default: |
| 4117 | return false; |
| 4118 | } |
| 4119 | |
| 4120 | return true; |
| 4121 | } |
| 4122 | |
| 4123 | bool |
Dan Gohman | 6520e20 | 2008-10-18 02:06:02 +0000 | [diff] [blame] | 4124 | MipsTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const { |
| 4125 | // The Mips target isn't yet aware of offsets. |
| 4126 | return false; |
| 4127 | } |
Evan Cheng | eb2f969 | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 4128 | |
Akira Hatanaka | e193b32 | 2012-06-13 19:33:32 +0000 | [diff] [blame] | 4129 | EVT MipsTargetLowering::getOptimalMemOpType(uint64_t Size, unsigned DstAlign, |
Evan Cheng | 946a3a9 | 2012-12-12 02:34:41 +0000 | [diff] [blame] | 4130 | unsigned SrcAlign, |
| 4131 | bool IsMemset, bool ZeroMemset, |
Akira Hatanaka | e193b32 | 2012-06-13 19:33:32 +0000 | [diff] [blame] | 4132 | bool MemcpyStrSrc, |
| 4133 | MachineFunction &MF) const { |
| 4134 | if (Subtarget->hasMips64()) |
| 4135 | return MVT::i64; |
| 4136 | |
| 4137 | return MVT::i32; |
| 4138 | } |
| 4139 | |
Evan Cheng | a1eaa3c | 2009-10-28 01:43:28 +0000 | [diff] [blame] | 4140 | bool MipsTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const { |
| 4141 | if (VT != MVT::f32 && VT != MVT::f64) |
| 4142 | return false; |
Bruno Cardoso Lopes | 6b90282 | 2011-01-18 19:41:41 +0000 | [diff] [blame] | 4143 | if (Imm.isNegZero()) |
| 4144 | return false; |
Evan Cheng | eb2f969 | 2009-10-27 19:56:55 +0000 | [diff] [blame] | 4145 | return Imm.isZero(); |
| 4146 | } |
Akira Hatanaka | 6c2cf8b | 2012-02-03 04:33:00 +0000 | [diff] [blame] | 4147 | |
| 4148 | unsigned MipsTargetLowering::getJumpTableEncoding() const { |
| 4149 | if (IsN64) |
| 4150 | return MachineJumpTableInfo::EK_GPRel64BlockAddress; |
Jia Liu | bb481f8 | 2012-02-28 07:46:26 +0000 | [diff] [blame] | 4151 | |
Akira Hatanaka | 6c2cf8b | 2012-02-03 04:33:00 +0000 | [diff] [blame] | 4152 | return TargetLowering::getJumpTableEncoding(); |
| 4153 | } |
Akira Hatanaka | 7887c90 | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 4154 | |
Akira Hatanaka | 1e3e869 | 2013-03-05 22:54:59 +0000 | [diff] [blame^] | 4155 | /// This function returns true if CallSym is a long double emulation routine. |
| 4156 | static bool isF128SoftLibCall(const char *CallSym) { |
| 4157 | const char *const LibCalls[] = |
| 4158 | {"__addtf3", "__divtf3", "__eqtf2", "__extenddftf2", "__extendsftf2", |
| 4159 | "__fixtfdi", "__fixtfsi", "__fixtfti", "__fixunstfdi", "__fixunstfsi", |
| 4160 | "__fixunstfti", "__floatditf", "__floatsitf", "__floattitf", |
| 4161 | "__floatunditf", "__floatunsitf", "__floatuntitf", "__getf2", "__gttf2", |
| 4162 | "__letf2", "__lttf2", "__multf3", "__netf2", "__powitf2", "__subtf3", |
| 4163 | "__trunctfdf2", "__trunctfsf2", "__unordtf2", |
| 4164 | "ceill", "copysignl", "cosl", "exp2l", "expl", "floorl", "fmal", "fmodl", |
| 4165 | "log10l", "log2l", "logl", "nearbyintl", "powl", "rintl", "sinl", "sqrtl", |
| 4166 | "truncl"}; |
| 4167 | |
| 4168 | const char * const *End = LibCalls + array_lengthof(LibCalls); |
| 4169 | |
| 4170 | // Check that LibCalls is sorted alphabetically. |
| 4171 | #ifndef NDEBUG |
| 4172 | ltstr Comp; |
| 4173 | |
| 4174 | for (const char * const *I = LibCalls; I < End - 1; ++I) |
| 4175 | assert(Comp(*I, *(I + 1))); |
| 4176 | #endif |
| 4177 | |
| 4178 | return std::binary_search(LibCalls, End, CallSym, ltstr()); |
| 4179 | } |
| 4180 | |
| 4181 | /// This function returns true if Ty is fp128 or i128 which was originally a |
| 4182 | /// fp128. |
| 4183 | static bool originalTypeIsF128(const Type *Ty, const SDNode *CallNode) { |
| 4184 | if (Ty->isFP128Ty()) |
| 4185 | return true; |
| 4186 | |
| 4187 | const ExternalSymbolSDNode *ES = |
| 4188 | dyn_cast_or_null<const ExternalSymbolSDNode>(CallNode); |
| 4189 | |
| 4190 | // If the Ty is i128 and the function being called is a long double emulation |
| 4191 | // routine, then the original type is f128. |
| 4192 | return (ES && Ty->isIntegerTy(128) && isF128SoftLibCall(ES->getSymbol())); |
| 4193 | } |
| 4194 | |
Akira Hatanaka | ffd28a4 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 4195 | MipsTargetLowering::MipsCC::MipsCC(CallingConv::ID CC, bool IsO32_, |
| 4196 | CCState &Info) |
| 4197 | : CCInfo(Info), CallConv(CC), IsO32(IsO32_) { |
Akira Hatanaka | 7887c90 | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 4198 | // Pre-allocate reserved argument area. |
Akira Hatanaka | ffd28a4 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 4199 | CCInfo.AllocateStack(reservedArgArea(), 1); |
Akira Hatanaka | 7887c90 | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 4200 | } |
| 4201 | |
| 4202 | void MipsTargetLowering::MipsCC:: |
Akira Hatanaka | ffd28a4 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 4203 | analyzeCallOperands(const SmallVectorImpl<ISD::OutputArg> &Args, |
Akira Hatanaka | cb2eafd | 2013-03-05 22:20:28 +0000 | [diff] [blame] | 4204 | bool IsVarArg, bool IsSoftFloat, const SDNode *CallNode, |
| 4205 | std::vector<ArgListEntry> &FuncArgs) { |
Akira Hatanaka | ffd28a4 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 4206 | assert((CallConv != CallingConv::Fast || !IsVarArg) && |
| 4207 | "CallingConv::Fast shouldn't be used for vararg functions."); |
| 4208 | |
Akira Hatanaka | 7887c90 | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 4209 | unsigned NumOpnds = Args.size(); |
Akira Hatanaka | ffd28a4 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 4210 | llvm::CCAssignFn *FixedFn = fixedArgFn(), *VarFn = varArgFn(); |
Akira Hatanaka | 7887c90 | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 4211 | |
| 4212 | for (unsigned I = 0; I != NumOpnds; ++I) { |
| 4213 | MVT ArgVT = Args[I].VT; |
| 4214 | ISD::ArgFlagsTy ArgFlags = Args[I].Flags; |
| 4215 | bool R; |
| 4216 | |
| 4217 | if (ArgFlags.isByVal()) { |
| 4218 | handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags); |
| 4219 | continue; |
| 4220 | } |
| 4221 | |
Akira Hatanaka | ffd28a4 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 4222 | if (IsVarArg && !Args[I].IsFixed) |
Akira Hatanaka | 7887c90 | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 4223 | R = VarFn(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags, CCInfo); |
Akira Hatanaka | cb2eafd | 2013-03-05 22:20:28 +0000 | [diff] [blame] | 4224 | else { |
| 4225 | MVT RegVT = getRegVT(ArgVT, FuncArgs[Args[I].OrigArgIndex].Ty, CallNode, |
| 4226 | IsSoftFloat); |
| 4227 | R = FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo); |
| 4228 | } |
Akira Hatanaka | 7887c90 | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 4229 | |
| 4230 | if (R) { |
| 4231 | #ifndef NDEBUG |
| 4232 | dbgs() << "Call operand #" << I << " has unhandled type " |
| 4233 | << EVT(ArgVT).getEVTString(); |
| 4234 | #endif |
| 4235 | llvm_unreachable(0); |
| 4236 | } |
| 4237 | } |
| 4238 | } |
| 4239 | |
| 4240 | void MipsTargetLowering::MipsCC:: |
Akira Hatanaka | 5fdee6d | 2013-03-05 22:13:04 +0000 | [diff] [blame] | 4241 | analyzeFormalArguments(const SmallVectorImpl<ISD::InputArg> &Args, |
| 4242 | bool IsSoftFloat, Function::const_arg_iterator FuncArg) { |
Akira Hatanaka | 7887c90 | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 4243 | unsigned NumArgs = Args.size(); |
Akira Hatanaka | ffd28a4 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 4244 | llvm::CCAssignFn *FixedFn = fixedArgFn(); |
Akira Hatanaka | 5fdee6d | 2013-03-05 22:13:04 +0000 | [diff] [blame] | 4245 | unsigned CurArgIdx = 0; |
Akira Hatanaka | 7887c90 | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 4246 | |
| 4247 | for (unsigned I = 0; I != NumArgs; ++I) { |
| 4248 | MVT ArgVT = Args[I].VT; |
| 4249 | ISD::ArgFlagsTy ArgFlags = Args[I].Flags; |
Akira Hatanaka | 5fdee6d | 2013-03-05 22:13:04 +0000 | [diff] [blame] | 4250 | std::advance(FuncArg, Args[I].OrigArgIndex - CurArgIdx); |
| 4251 | CurArgIdx = Args[I].OrigArgIndex; |
Akira Hatanaka | 7887c90 | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 4252 | |
| 4253 | if (ArgFlags.isByVal()) { |
| 4254 | handleByValArg(I, ArgVT, ArgVT, CCValAssign::Full, ArgFlags); |
| 4255 | continue; |
| 4256 | } |
| 4257 | |
Akira Hatanaka | 5fdee6d | 2013-03-05 22:13:04 +0000 | [diff] [blame] | 4258 | MVT RegVT = getRegVT(ArgVT, FuncArg->getType(), 0, IsSoftFloat); |
| 4259 | |
| 4260 | if (!FixedFn(I, ArgVT, RegVT, CCValAssign::Full, ArgFlags, CCInfo)) |
Akira Hatanaka | 7887c90 | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 4261 | continue; |
| 4262 | |
| 4263 | #ifndef NDEBUG |
| 4264 | dbgs() << "Formal Arg #" << I << " has unhandled type " |
| 4265 | << EVT(ArgVT).getEVTString(); |
| 4266 | #endif |
| 4267 | llvm_unreachable(0); |
| 4268 | } |
| 4269 | } |
| 4270 | |
Akira Hatanaka | 7433b2e | 2013-03-05 22:41:55 +0000 | [diff] [blame] | 4271 | template<typename Ty> |
| 4272 | void MipsTargetLowering::MipsCC:: |
| 4273 | analyzeReturn(const SmallVectorImpl<Ty> &RetVals, bool IsSoftFloat, |
| 4274 | const SDNode *CallNode, const Type *RetTy) const { |
Akira Hatanaka | 1e3e869 | 2013-03-05 22:54:59 +0000 | [diff] [blame^] | 4275 | CCAssignFn *Fn; |
| 4276 | |
| 4277 | if (IsSoftFloat && originalTypeIsF128(RetTy, CallNode)) |
| 4278 | Fn = RetCC_F128Soft; |
| 4279 | else |
| 4280 | Fn = RetCC_Mips; |
| 4281 | |
Akira Hatanaka | 7433b2e | 2013-03-05 22:41:55 +0000 | [diff] [blame] | 4282 | for (unsigned I = 0, E = RetVals.size(); I < E; ++I) { |
| 4283 | MVT VT = RetVals[I].VT; |
| 4284 | ISD::ArgFlagsTy Flags = RetVals[I].Flags; |
| 4285 | MVT RegVT = this->getRegVT(VT, RetTy, CallNode, IsSoftFloat); |
| 4286 | |
Akira Hatanaka | 1e3e869 | 2013-03-05 22:54:59 +0000 | [diff] [blame^] | 4287 | if (Fn(I, VT, RegVT, CCValAssign::Full, Flags, this->CCInfo)) { |
Akira Hatanaka | 7433b2e | 2013-03-05 22:41:55 +0000 | [diff] [blame] | 4288 | #ifndef NDEBUG |
| 4289 | dbgs() << "Call result #" << I << " has unhandled type " |
| 4290 | << EVT(VT).getEVTString() << '\n'; |
| 4291 | #endif |
| 4292 | llvm_unreachable(0); |
| 4293 | } |
| 4294 | } |
| 4295 | } |
| 4296 | |
| 4297 | void MipsTargetLowering::MipsCC:: |
| 4298 | analyzeCallResult(const SmallVectorImpl<ISD::InputArg> &Ins, bool IsSoftFloat, |
| 4299 | const SDNode *CallNode, const Type *RetTy) const { |
| 4300 | analyzeReturn(Ins, IsSoftFloat, CallNode, RetTy); |
| 4301 | } |
| 4302 | |
| 4303 | void MipsTargetLowering::MipsCC:: |
| 4304 | analyzeReturn(const SmallVectorImpl<ISD::OutputArg> &Outs, bool IsSoftFloat, |
| 4305 | const Type *RetTy) const { |
| 4306 | analyzeReturn(Outs, IsSoftFloat, 0, RetTy); |
| 4307 | } |
| 4308 | |
Akira Hatanaka | 7887c90 | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 4309 | void |
| 4310 | MipsTargetLowering::MipsCC::handleByValArg(unsigned ValNo, MVT ValVT, |
| 4311 | MVT LocVT, |
| 4312 | CCValAssign::LocInfo LocInfo, |
| 4313 | ISD::ArgFlagsTy ArgFlags) { |
| 4314 | assert(ArgFlags.getByValSize() && "Byval argument's size shouldn't be 0."); |
| 4315 | |
| 4316 | struct ByValArgInfo ByVal; |
Akira Hatanaka | ffd28a4 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 4317 | unsigned RegSize = regSize(); |
Akira Hatanaka | 7887c90 | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 4318 | unsigned ByValSize = RoundUpToAlignment(ArgFlags.getByValSize(), RegSize); |
| 4319 | unsigned Align = std::min(std::max(ArgFlags.getByValAlign(), RegSize), |
| 4320 | RegSize * 2); |
| 4321 | |
Akira Hatanaka | ffd28a4 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 4322 | if (useRegsForByval()) |
Akira Hatanaka | 7887c90 | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 4323 | allocateRegs(ByVal, ByValSize, Align); |
| 4324 | |
| 4325 | // Allocate space on caller's stack. |
| 4326 | ByVal.Address = CCInfo.AllocateStack(ByValSize - RegSize * ByVal.NumRegs, |
| 4327 | Align); |
| 4328 | CCInfo.addLoc(CCValAssign::getMem(ValNo, ValVT, ByVal.Address, LocVT, |
| 4329 | LocInfo)); |
| 4330 | ByValArgs.push_back(ByVal); |
| 4331 | } |
| 4332 | |
Akira Hatanaka | ffd28a4 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 4333 | unsigned MipsTargetLowering::MipsCC::numIntArgRegs() const { |
| 4334 | return IsO32 ? array_lengthof(O32IntRegs) : array_lengthof(Mips64IntRegs); |
| 4335 | } |
| 4336 | |
| 4337 | unsigned MipsTargetLowering::MipsCC::reservedArgArea() const { |
| 4338 | return (IsO32 && (CallConv != CallingConv::Fast)) ? 16 : 0; |
| 4339 | } |
| 4340 | |
| 4341 | const uint16_t *MipsTargetLowering::MipsCC::intArgRegs() const { |
| 4342 | return IsO32 ? O32IntRegs : Mips64IntRegs; |
| 4343 | } |
| 4344 | |
| 4345 | llvm::CCAssignFn *MipsTargetLowering::MipsCC::fixedArgFn() const { |
| 4346 | if (CallConv == CallingConv::Fast) |
| 4347 | return CC_Mips_FastCC; |
| 4348 | |
| 4349 | return IsO32 ? CC_MipsO32 : CC_MipsN; |
| 4350 | } |
| 4351 | |
| 4352 | llvm::CCAssignFn *MipsTargetLowering::MipsCC::varArgFn() const { |
| 4353 | return IsO32 ? CC_MipsO32 : CC_MipsN_VarArg; |
| 4354 | } |
| 4355 | |
| 4356 | const uint16_t *MipsTargetLowering::MipsCC::shadowRegs() const { |
| 4357 | return IsO32 ? O32IntRegs : Mips64DPRegs; |
| 4358 | } |
| 4359 | |
Akira Hatanaka | 7887c90 | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 4360 | void MipsTargetLowering::MipsCC::allocateRegs(ByValArgInfo &ByVal, |
| 4361 | unsigned ByValSize, |
| 4362 | unsigned Align) { |
Akira Hatanaka | ffd28a4 | 2013-02-15 21:45:11 +0000 | [diff] [blame] | 4363 | unsigned RegSize = regSize(), NumIntArgRegs = numIntArgRegs(); |
| 4364 | const uint16_t *IntArgRegs = intArgRegs(), *ShadowRegs = shadowRegs(); |
Akira Hatanaka | 7887c90 | 2012-10-26 23:56:38 +0000 | [diff] [blame] | 4365 | assert(!(ByValSize % RegSize) && !(Align % RegSize) && |
| 4366 | "Byval argument's size and alignment should be a multiple of" |
| 4367 | "RegSize."); |
| 4368 | |
| 4369 | ByVal.FirstIdx = CCInfo.getFirstUnallocated(IntArgRegs, NumIntArgRegs); |
| 4370 | |
| 4371 | // If Align > RegSize, the first arg register must be even. |
| 4372 | if ((Align > RegSize) && (ByVal.FirstIdx % 2)) { |
| 4373 | CCInfo.AllocateReg(IntArgRegs[ByVal.FirstIdx], ShadowRegs[ByVal.FirstIdx]); |
| 4374 | ++ByVal.FirstIdx; |
| 4375 | } |
| 4376 | |
| 4377 | // Mark the registers allocated. |
| 4378 | for (unsigned I = ByVal.FirstIdx; ByValSize && (I < NumIntArgRegs); |
| 4379 | ByValSize -= RegSize, ++I, ++ByVal.NumRegs) |
| 4380 | CCInfo.AllocateReg(IntArgRegs[I], ShadowRegs[I]); |
| 4381 | } |
Akira Hatanaka | eb98ae4 | 2012-10-27 00:10:18 +0000 | [diff] [blame] | 4382 | |
Akira Hatanaka | 5fdee6d | 2013-03-05 22:13:04 +0000 | [diff] [blame] | 4383 | MVT MipsTargetLowering::MipsCC::getRegVT(MVT VT, const Type *OrigTy, |
| 4384 | const SDNode *CallNode, |
| 4385 | bool IsSoftFloat) const { |
| 4386 | if (IsSoftFloat || IsO32) |
| 4387 | return VT; |
| 4388 | |
| 4389 | // Check if the original type was fp128. |
Akira Hatanaka | 1e3e869 | 2013-03-05 22:54:59 +0000 | [diff] [blame^] | 4390 | if (originalTypeIsF128(OrigTy, CallNode)) { |
Akira Hatanaka | 5fdee6d | 2013-03-05 22:13:04 +0000 | [diff] [blame] | 4391 | assert(VT == MVT::i64); |
| 4392 | return MVT::f64; |
| 4393 | } |
| 4394 | |
| 4395 | return VT; |
| 4396 | } |
| 4397 | |
Akira Hatanaka | eb98ae4 | 2012-10-27 00:10:18 +0000 | [diff] [blame] | 4398 | void MipsTargetLowering:: |
| 4399 | copyByValRegs(SDValue Chain, DebugLoc DL, std::vector<SDValue> &OutChains, |
| 4400 | SelectionDAG &DAG, const ISD::ArgFlagsTy &Flags, |
| 4401 | SmallVectorImpl<SDValue> &InVals, const Argument *FuncArg, |
| 4402 | const MipsCC &CC, const ByValArgInfo &ByVal) const { |
| 4403 | MachineFunction &MF = DAG.getMachineFunction(); |
| 4404 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 4405 | unsigned RegAreaSize = ByVal.NumRegs * CC.regSize(); |
| 4406 | unsigned FrameObjSize = std::max(Flags.getByValSize(), RegAreaSize); |
| 4407 | int FrameObjOffset; |
| 4408 | |
| 4409 | if (RegAreaSize) |
| 4410 | FrameObjOffset = (int)CC.reservedArgArea() - |
| 4411 | (int)((CC.numIntArgRegs() - ByVal.FirstIdx) * CC.regSize()); |
| 4412 | else |
| 4413 | FrameObjOffset = ByVal.Address; |
| 4414 | |
| 4415 | // Create frame object. |
| 4416 | EVT PtrTy = getPointerTy(); |
| 4417 | int FI = MFI->CreateFixedObject(FrameObjSize, FrameObjOffset, true); |
| 4418 | SDValue FIN = DAG.getFrameIndex(FI, PtrTy); |
| 4419 | InVals.push_back(FIN); |
| 4420 | |
| 4421 | if (!ByVal.NumRegs) |
| 4422 | return; |
| 4423 | |
| 4424 | // Copy arg registers. |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 4425 | MVT RegTy = MVT::getIntegerVT(CC.regSize() * 8); |
Akira Hatanaka | eb98ae4 | 2012-10-27 00:10:18 +0000 | [diff] [blame] | 4426 | const TargetRegisterClass *RC = getRegClassFor(RegTy); |
| 4427 | |
| 4428 | for (unsigned I = 0; I < ByVal.NumRegs; ++I) { |
| 4429 | unsigned ArgReg = CC.intArgRegs()[ByVal.FirstIdx + I]; |
| 4430 | unsigned VReg = AddLiveIn(MF, ArgReg, RC); |
| 4431 | unsigned Offset = I * CC.regSize(); |
| 4432 | SDValue StorePtr = DAG.getNode(ISD::ADD, DL, PtrTy, FIN, |
| 4433 | DAG.getConstant(Offset, PtrTy)); |
| 4434 | SDValue Store = DAG.getStore(Chain, DL, DAG.getRegister(VReg, RegTy), |
| 4435 | StorePtr, MachinePointerInfo(FuncArg, Offset), |
| 4436 | false, false, 0); |
| 4437 | OutChains.push_back(Store); |
| 4438 | } |
| 4439 | } |
Akira Hatanaka | db40ede | 2012-10-27 00:16:36 +0000 | [diff] [blame] | 4440 | |
| 4441 | // Copy byVal arg to registers and stack. |
| 4442 | void MipsTargetLowering:: |
| 4443 | passByValArg(SDValue Chain, DebugLoc DL, |
Akira Hatanaka | bf6a77b | 2013-01-22 20:05:56 +0000 | [diff] [blame] | 4444 | std::deque< std::pair<unsigned, SDValue> > &RegsToPass, |
Akira Hatanaka | db40ede | 2012-10-27 00:16:36 +0000 | [diff] [blame] | 4445 | SmallVector<SDValue, 8> &MemOpChains, SDValue StackPtr, |
| 4446 | MachineFrameInfo *MFI, SelectionDAG &DAG, SDValue Arg, |
| 4447 | const MipsCC &CC, const ByValArgInfo &ByVal, |
| 4448 | const ISD::ArgFlagsTy &Flags, bool isLittle) const { |
| 4449 | unsigned ByValSize = Flags.getByValSize(); |
| 4450 | unsigned Offset = 0; // Offset in # of bytes from the beginning of struct. |
| 4451 | unsigned RegSize = CC.regSize(); |
| 4452 | unsigned Alignment = std::min(Flags.getByValAlign(), RegSize); |
| 4453 | EVT PtrTy = getPointerTy(), RegTy = MVT::getIntegerVT(RegSize * 8); |
| 4454 | |
| 4455 | if (ByVal.NumRegs) { |
| 4456 | const uint16_t *ArgRegs = CC.intArgRegs(); |
| 4457 | bool LeftoverBytes = (ByVal.NumRegs * RegSize > ByValSize); |
| 4458 | unsigned I = 0; |
| 4459 | |
| 4460 | // Copy words to registers. |
| 4461 | for (; I < ByVal.NumRegs - LeftoverBytes; ++I, Offset += RegSize) { |
| 4462 | SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg, |
| 4463 | DAG.getConstant(Offset, PtrTy)); |
| 4464 | SDValue LoadVal = DAG.getLoad(RegTy, DL, Chain, LoadPtr, |
| 4465 | MachinePointerInfo(), false, false, false, |
| 4466 | Alignment); |
| 4467 | MemOpChains.push_back(LoadVal.getValue(1)); |
| 4468 | unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I]; |
| 4469 | RegsToPass.push_back(std::make_pair(ArgReg, LoadVal)); |
| 4470 | } |
| 4471 | |
| 4472 | // Return if the struct has been fully copied. |
| 4473 | if (ByValSize == Offset) |
| 4474 | return; |
| 4475 | |
| 4476 | // Copy the remainder of the byval argument with sub-word loads and shifts. |
| 4477 | if (LeftoverBytes) { |
| 4478 | assert((ByValSize > Offset) && (ByValSize < Offset + RegSize) && |
| 4479 | "Size of the remainder should be smaller than RegSize."); |
| 4480 | SDValue Val; |
| 4481 | |
| 4482 | for (unsigned LoadSize = RegSize / 2, TotalSizeLoaded = 0; |
| 4483 | Offset < ByValSize; LoadSize /= 2) { |
| 4484 | unsigned RemSize = ByValSize - Offset; |
| 4485 | |
| 4486 | if (RemSize < LoadSize) |
| 4487 | continue; |
| 4488 | |
| 4489 | // Load subword. |
| 4490 | SDValue LoadPtr = DAG.getNode(ISD::ADD, DL, PtrTy, Arg, |
| 4491 | DAG.getConstant(Offset, PtrTy)); |
| 4492 | SDValue LoadVal = |
| 4493 | DAG.getExtLoad(ISD::ZEXTLOAD, DL, RegTy, Chain, LoadPtr, |
| 4494 | MachinePointerInfo(), MVT::getIntegerVT(LoadSize * 8), |
| 4495 | false, false, Alignment); |
| 4496 | MemOpChains.push_back(LoadVal.getValue(1)); |
| 4497 | |
| 4498 | // Shift the loaded value. |
| 4499 | unsigned Shamt; |
| 4500 | |
| 4501 | if (isLittle) |
| 4502 | Shamt = TotalSizeLoaded; |
| 4503 | else |
| 4504 | Shamt = (RegSize - (TotalSizeLoaded + LoadSize)) * 8; |
| 4505 | |
| 4506 | SDValue Shift = DAG.getNode(ISD::SHL, DL, RegTy, LoadVal, |
| 4507 | DAG.getConstant(Shamt, MVT::i32)); |
| 4508 | |
| 4509 | if (Val.getNode()) |
| 4510 | Val = DAG.getNode(ISD::OR, DL, RegTy, Val, Shift); |
| 4511 | else |
| 4512 | Val = Shift; |
| 4513 | |
| 4514 | Offset += LoadSize; |
| 4515 | TotalSizeLoaded += LoadSize; |
| 4516 | Alignment = std::min(Alignment, LoadSize); |
| 4517 | } |
| 4518 | |
| 4519 | unsigned ArgReg = ArgRegs[ByVal.FirstIdx + I]; |
| 4520 | RegsToPass.push_back(std::make_pair(ArgReg, Val)); |
| 4521 | return; |
| 4522 | } |
| 4523 | } |
| 4524 | |
| 4525 | // Copy remainder of byval arg to it with memcpy. |
| 4526 | unsigned MemCpySize = ByValSize - Offset; |
| 4527 | SDValue Src = DAG.getNode(ISD::ADD, DL, PtrTy, Arg, |
| 4528 | DAG.getConstant(Offset, PtrTy)); |
| 4529 | SDValue Dst = DAG.getNode(ISD::ADD, DL, PtrTy, StackPtr, |
| 4530 | DAG.getIntPtrConstant(ByVal.Address)); |
| 4531 | Chain = DAG.getMemcpy(Chain, DL, Dst, Src, |
| 4532 | DAG.getConstant(MemCpySize, PtrTy), Alignment, |
| 4533 | /*isVolatile=*/false, /*AlwaysInline=*/false, |
| 4534 | MachinePointerInfo(0), MachinePointerInfo(0)); |
| 4535 | MemOpChains.push_back(Chain); |
| 4536 | } |
Akira Hatanaka | f084847 | 2012-10-27 00:21:13 +0000 | [diff] [blame] | 4537 | |
| 4538 | void |
| 4539 | MipsTargetLowering::writeVarArgRegs(std::vector<SDValue> &OutChains, |
| 4540 | const MipsCC &CC, SDValue Chain, |
| 4541 | DebugLoc DL, SelectionDAG &DAG) const { |
| 4542 | unsigned NumRegs = CC.numIntArgRegs(); |
| 4543 | const uint16_t *ArgRegs = CC.intArgRegs(); |
| 4544 | const CCState &CCInfo = CC.getCCInfo(); |
| 4545 | unsigned Idx = CCInfo.getFirstUnallocated(ArgRegs, NumRegs); |
| 4546 | unsigned RegSize = CC.regSize(); |
Patrik Hagglund | a61b17c | 2012-12-13 06:34:11 +0000 | [diff] [blame] | 4547 | MVT RegTy = MVT::getIntegerVT(RegSize * 8); |
Akira Hatanaka | f084847 | 2012-10-27 00:21:13 +0000 | [diff] [blame] | 4548 | const TargetRegisterClass *RC = getRegClassFor(RegTy); |
| 4549 | MachineFunction &MF = DAG.getMachineFunction(); |
| 4550 | MachineFrameInfo *MFI = MF.getFrameInfo(); |
| 4551 | MipsFunctionInfo *MipsFI = MF.getInfo<MipsFunctionInfo>(); |
| 4552 | |
| 4553 | // Offset of the first variable argument from stack pointer. |
| 4554 | int VaArgOffset; |
| 4555 | |
| 4556 | if (NumRegs == Idx) |
| 4557 | VaArgOffset = RoundUpToAlignment(CCInfo.getNextStackOffset(), RegSize); |
| 4558 | else |
| 4559 | VaArgOffset = |
| 4560 | (int)CC.reservedArgArea() - (int)(RegSize * (NumRegs - Idx)); |
| 4561 | |
| 4562 | // Record the frame index of the first variable argument |
| 4563 | // which is a value necessary to VASTART. |
| 4564 | int FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true); |
| 4565 | MipsFI->setVarArgsFrameIndex(FI); |
| 4566 | |
| 4567 | // Copy the integer registers that have not been used for argument passing |
| 4568 | // to the argument register save area. For O32, the save area is allocated |
| 4569 | // in the caller's stack frame, while for N32/64, it is allocated in the |
| 4570 | // callee's stack frame. |
| 4571 | for (unsigned I = Idx; I < NumRegs; ++I, VaArgOffset += RegSize) { |
| 4572 | unsigned Reg = AddLiveIn(MF, ArgRegs[I], RC); |
| 4573 | SDValue ArgValue = DAG.getCopyFromReg(Chain, DL, Reg, RegTy); |
| 4574 | FI = MFI->CreateFixedObject(RegSize, VaArgOffset, true); |
| 4575 | SDValue PtrOff = DAG.getFrameIndex(FI, getPointerTy()); |
| 4576 | SDValue Store = DAG.getStore(Chain, DL, ArgValue, PtrOff, |
| 4577 | MachinePointerInfo(), false, false, 0); |
| 4578 | cast<StoreSDNode>(Store.getNode())->getMemOperand()->setValue(0); |
| 4579 | OutChains.push_back(Store); |
| 4580 | } |
| 4581 | } |