blob: a6ab0d7655037e590f3169ea54b0882d7e3bb9cb [file] [log] [blame]
Bob Wilson5bafff32009-06-22 23:27:02 +00001//===- ARMInstrNEON.td - NEON support for ARM -----------------------------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM NEON instruction set.
11//
12//===----------------------------------------------------------------------===//
13
14//===----------------------------------------------------------------------===//
15// NEON-specific DAG Nodes.
16//===----------------------------------------------------------------------===//
17
18def SDTARMVCMP : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<1, 2>]>;
Owen Andersonc24cb352010-11-08 23:21:22 +000019def SDTARMVCMPZ : SDTypeProfile<1, 1, []>;
Bob Wilson5bafff32009-06-22 23:27:02 +000020
21def NEONvceq : SDNode<"ARMISD::VCEQ", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000022def NEONvceqz : SDNode<"ARMISD::VCEQZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000023def NEONvcge : SDNode<"ARMISD::VCGE", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000024def NEONvcgez : SDNode<"ARMISD::VCGEZ", SDTARMVCMPZ>;
25def NEONvclez : SDNode<"ARMISD::VCLEZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000026def NEONvcgeu : SDNode<"ARMISD::VCGEU", SDTARMVCMP>;
27def NEONvcgt : SDNode<"ARMISD::VCGT", SDTARMVCMP>;
Owen Andersonc24cb352010-11-08 23:21:22 +000028def NEONvcgtz : SDNode<"ARMISD::VCGTZ", SDTARMVCMPZ>;
29def NEONvcltz : SDNode<"ARMISD::VCLTZ", SDTARMVCMPZ>;
Bob Wilson5bafff32009-06-22 23:27:02 +000030def NEONvcgtu : SDNode<"ARMISD::VCGTU", SDTARMVCMP>;
31def NEONvtst : SDNode<"ARMISD::VTST", SDTARMVCMP>;
32
33// Types for vector shift by immediates. The "SHX" version is for long and
34// narrow operations where the source and destination vectors have different
35// types. The "SHINS" version is for shift and insert operations.
36def SDTARMVSH : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
37 SDTCisVT<2, i32>]>;
38def SDTARMVSHX : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
39 SDTCisVT<2, i32>]>;
40def SDTARMVSHINS : SDTypeProfile<1, 3, [SDTCisInt<0>, SDTCisSameAs<0, 1>,
41 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
42
43def NEONvshl : SDNode<"ARMISD::VSHL", SDTARMVSH>;
44def NEONvshrs : SDNode<"ARMISD::VSHRs", SDTARMVSH>;
45def NEONvshru : SDNode<"ARMISD::VSHRu", SDTARMVSH>;
46def NEONvshlls : SDNode<"ARMISD::VSHLLs", SDTARMVSHX>;
47def NEONvshllu : SDNode<"ARMISD::VSHLLu", SDTARMVSHX>;
48def NEONvshlli : SDNode<"ARMISD::VSHLLi", SDTARMVSHX>;
49def NEONvshrn : SDNode<"ARMISD::VSHRN", SDTARMVSHX>;
50
51def NEONvrshrs : SDNode<"ARMISD::VRSHRs", SDTARMVSH>;
52def NEONvrshru : SDNode<"ARMISD::VRSHRu", SDTARMVSH>;
53def NEONvrshrn : SDNode<"ARMISD::VRSHRN", SDTARMVSHX>;
54
55def NEONvqshls : SDNode<"ARMISD::VQSHLs", SDTARMVSH>;
56def NEONvqshlu : SDNode<"ARMISD::VQSHLu", SDTARMVSH>;
57def NEONvqshlsu : SDNode<"ARMISD::VQSHLsu", SDTARMVSH>;
58def NEONvqshrns : SDNode<"ARMISD::VQSHRNs", SDTARMVSHX>;
59def NEONvqshrnu : SDNode<"ARMISD::VQSHRNu", SDTARMVSHX>;
60def NEONvqshrnsu : SDNode<"ARMISD::VQSHRNsu", SDTARMVSHX>;
61
62def NEONvqrshrns : SDNode<"ARMISD::VQRSHRNs", SDTARMVSHX>;
63def NEONvqrshrnu : SDNode<"ARMISD::VQRSHRNu", SDTARMVSHX>;
64def NEONvqrshrnsu : SDNode<"ARMISD::VQRSHRNsu", SDTARMVSHX>;
65
66def NEONvsli : SDNode<"ARMISD::VSLI", SDTARMVSHINS>;
67def NEONvsri : SDNode<"ARMISD::VSRI", SDTARMVSHINS>;
68
69def SDTARMVGETLN : SDTypeProfile<1, 2, [SDTCisVT<0, i32>, SDTCisInt<1>,
70 SDTCisVT<2, i32>]>;
71def NEONvgetlaneu : SDNode<"ARMISD::VGETLANEu", SDTARMVGETLN>;
72def NEONvgetlanes : SDNode<"ARMISD::VGETLANEs", SDTARMVGETLN>;
73
Bob Wilson7e3f0d22010-07-14 06:31:50 +000074def SDTARMVMOVIMM : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisVT<1, i32>]>;
75def NEONvmovImm : SDNode<"ARMISD::VMOVIMM", SDTARMVMOVIMM>;
76def NEONvmvnImm : SDNode<"ARMISD::VMVNIMM", SDTARMVMOVIMM>;
77
Owen Andersond9668172010-11-03 22:44:51 +000078def SDTARMVORRIMM : SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
79 SDTCisVT<2, i32>]>;
80def NEONvorrImm : SDNode<"ARMISD::VORRIMM", SDTARMVORRIMM>;
Owen Anderson080c0922010-11-05 19:27:46 +000081def NEONvbicImm : SDNode<"ARMISD::VBICIMM", SDTARMVORRIMM>;
Owen Andersond9668172010-11-03 22:44:51 +000082
Bob Wilsonc1d287b2009-08-14 05:13:08 +000083def NEONvdup : SDNode<"ARMISD::VDUP", SDTypeProfile<1, 1, [SDTCisVec<0>]>>;
84
Bob Wilson0ce37102009-08-14 05:08:32 +000085// VDUPLANE can produce a quad-register result from a double-register source,
86// so the result is not constrained to match the source.
87def NEONvduplane : SDNode<"ARMISD::VDUPLANE",
88 SDTypeProfile<1, 2, [SDTCisVec<0>, SDTCisVec<1>,
89 SDTCisVT<2, i32>]>>;
Bob Wilson5bafff32009-06-22 23:27:02 +000090
Bob Wilsonde95c1b82009-08-19 17:03:43 +000091def SDTARMVEXT : SDTypeProfile<1, 3, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
92 SDTCisSameAs<0, 2>, SDTCisVT<3, i32>]>;
93def NEONvext : SDNode<"ARMISD::VEXT", SDTARMVEXT>;
94
Bob Wilsond8e17572009-08-12 22:31:50 +000095def SDTARMVSHUF : SDTypeProfile<1, 1, [SDTCisVec<0>, SDTCisSameAs<0, 1>]>;
96def NEONvrev64 : SDNode<"ARMISD::VREV64", SDTARMVSHUF>;
97def NEONvrev32 : SDNode<"ARMISD::VREV32", SDTARMVSHUF>;
98def NEONvrev16 : SDNode<"ARMISD::VREV16", SDTARMVSHUF>;
99
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000100def SDTARMVSHUF2 : SDTypeProfile<2, 2, [SDTCisVec<0>, SDTCisSameAs<0, 1>,
Bob Wilson9abe19d2010-02-17 00:31:29 +0000101 SDTCisSameAs<0, 2>,
102 SDTCisSameAs<0, 3>]>;
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000103def NEONzip : SDNode<"ARMISD::VZIP", SDTARMVSHUF2>;
104def NEONuzp : SDNode<"ARMISD::VUZP", SDTARMVSHUF2>;
105def NEONtrn : SDNode<"ARMISD::VTRN", SDTARMVSHUF2>;
Anton Korobeynikov62e84f12009-08-21 12:40:50 +0000106
Bob Wilsond0b69cf2010-09-01 23:50:19 +0000107def SDTARMVMULL : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisInt<1>,
108 SDTCisSameAs<1, 2>]>;
109def NEONvmulls : SDNode<"ARMISD::VMULLs", SDTARMVMULL>;
110def NEONvmullu : SDNode<"ARMISD::VMULLu", SDTARMVMULL>;
111
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000112def SDTARMFMAX : SDTypeProfile<1, 2, [SDTCisVT<0, f32>, SDTCisSameAs<0, 1>,
113 SDTCisSameAs<0, 2>]>;
114def NEONfmax : SDNode<"ARMISD::FMAX", SDTARMFMAX>;
115def NEONfmin : SDNode<"ARMISD::FMIN", SDTARMFMAX>;
116
Bob Wilsoncba270d2010-07-13 21:16:48 +0000117def NEONimmAllZerosV: PatLeaf<(NEONvmovImm (i32 timm)), [{
118 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000119 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000120 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
121 return (EltBits == 32 && EltVal == 0);
122}]>;
123
124def NEONimmAllOnesV: PatLeaf<(NEONvmovImm (i32 timm)), [{
125 ConstantSDNode *ConstVal = cast<ConstantSDNode>(N->getOperand(0));
Daniel Dunbar425f6342010-07-31 21:08:54 +0000126 unsigned EltBits = 0;
Bob Wilsoncba270d2010-07-13 21:16:48 +0000127 uint64_t EltVal = ARM_AM::decodeNEONModImm(ConstVal->getZExtValue(), EltBits);
128 return (EltBits == 8 && EltVal == 0xff);
129}]>;
130
Bob Wilson5bafff32009-06-22 23:27:02 +0000131//===----------------------------------------------------------------------===//
132// NEON operand definitions
133//===----------------------------------------------------------------------===//
134
Bob Wilson1a913ed2010-06-11 21:34:50 +0000135def nModImm : Operand<i32> {
136 let PrintMethod = "printNEONModImmOperand";
Bob Wilson54c78ef2009-11-06 23:33:28 +0000137}
138
Bob Wilson5bafff32009-06-22 23:27:02 +0000139//===----------------------------------------------------------------------===//
140// NEON load / store instructions
141//===----------------------------------------------------------------------===//
142
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000143// Use VLDM to load a Q register as a D register pair.
144// This is a pseudo instruction that is expanded to VLDMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000145def VLDMQIA
146 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
147 IIC_fpLoad_m, "",
148 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
149def VLDMQDB
150 : PseudoVFPLdStM<(outs QPR:$dst), (ins GPR:$Rn),
Jim Grosbache6913602010-11-03 01:01:43 +0000151 IIC_fpLoad_m, "",
152 [(set QPR:$dst, (v2f64 (load GPR:$Rn)))]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000153
Bob Wilson9d4ebc02010-09-16 00:31:02 +0000154// Use VSTM to store a Q register as a D register pair.
155// This is a pseudo instruction that is expanded to VSTMD after reg alloc.
Bill Wendling73fe34a2010-11-16 01:16:36 +0000156def VSTMQIA
157 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
158 IIC_fpStore_m, "",
159 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
160def VSTMQDB
161 : PseudoVFPLdStM<(outs), (ins QPR:$src, GPR:$Rn),
Jim Grosbache6913602010-11-03 01:01:43 +0000162 IIC_fpStore_m, "",
163 [(store (v2f64 QPR:$src), GPR:$Rn)]>;
Evan Cheng69b9f982010-05-13 01:12:06 +0000164
Bob Wilsonffde0802010-09-02 16:00:54 +0000165// Classes for VLD* pseudo-instructions with multi-register operands.
166// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +0000167class VLDQPseudo<InstrItinClass itin>
168 : PseudoNLdSt<(outs QPR:$dst), (ins addrmode6:$addr), itin, "">;
169class VLDQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000170 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000171 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000172 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000173class VLDQQPseudo<InstrItinClass itin>
174 : PseudoNLdSt<(outs QQPR:$dst), (ins addrmode6:$addr), itin, "">;
175class VLDQQWBPseudo<InstrItinClass itin>
Bob Wilsonffde0802010-09-02 16:00:54 +0000176 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000177 (ins addrmode6:$addr, am6offset:$offset), itin,
Bob Wilsonffde0802010-09-02 16:00:54 +0000178 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +0000179class VLDQQQQWBPseudo<InstrItinClass itin>
Bob Wilsonf5721912010-09-03 18:16:02 +0000180 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +0000181 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilsonf5721912010-09-03 18:16:02 +0000182 "$addr.addr = $wb, $src = $dst">;
Bob Wilsonffde0802010-09-02 16:00:54 +0000183
Bob Wilson2a0e9742010-11-27 06:35:16 +0000184let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
185
Bob Wilson205a5ca2009-07-08 18:11:30 +0000186// VLD1 : Vector Load (multiple single elements)
Bob Wilson621f1952010-03-23 05:25:43 +0000187class VLD1D<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000188 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000189 (ins addrmode6:$Rn), IIC_VLD1,
190 "vld1", Dt, "\\{$Vd\\}, $Rn", "", []> {
191 let Rm = 0b1111;
192 let Inst{4} = Rn{4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000193}
Bob Wilson621f1952010-03-23 05:25:43 +0000194class VLD1Q<bits<4> op7_4, string Dt>
Owen Andersond9aa7d32010-11-02 00:05:05 +0000195 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000196 (ins addrmode6:$Rn), IIC_VLD1x2,
197 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
198 let Rm = 0b1111;
199 let Inst{5-4} = Rn{5-4};
Owen Andersond9aa7d32010-11-02 00:05:05 +0000200}
Bob Wilson205a5ca2009-07-08 18:11:30 +0000201
Owen Andersond9aa7d32010-11-02 00:05:05 +0000202def VLD1d8 : VLD1D<{0,0,0,?}, "8">;
203def VLD1d16 : VLD1D<{0,1,0,?}, "16">;
204def VLD1d32 : VLD1D<{1,0,0,?}, "32">;
205def VLD1d64 : VLD1D<{1,1,0,?}, "64">;
Bob Wilson205a5ca2009-07-08 18:11:30 +0000206
Owen Andersond9aa7d32010-11-02 00:05:05 +0000207def VLD1q8 : VLD1Q<{0,0,?,?}, "8">;
208def VLD1q16 : VLD1Q<{0,1,?,?}, "16">;
209def VLD1q32 : VLD1Q<{1,0,?,?}, "32">;
210def VLD1q64 : VLD1Q<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000211
Evan Chengd2ca8132010-10-09 01:03:04 +0000212def VLD1q8Pseudo : VLDQPseudo<IIC_VLD1x2>;
213def VLD1q16Pseudo : VLDQPseudo<IIC_VLD1x2>;
214def VLD1q32Pseudo : VLDQPseudo<IIC_VLD1x2>;
215def VLD1q64Pseudo : VLDQPseudo<IIC_VLD1x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000216
Bob Wilson99493b22010-03-20 17:59:03 +0000217// ...with address register writeback:
218class VLD1DWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000219 : NLdSt<0,0b10,0b0111,op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000220 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1u,
221 "vld1", Dt, "\\{$Vd\\}, $Rn$Rm",
222 "$Rn.addr = $wb", []> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +0000223 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000224}
Bob Wilson99493b22010-03-20 17:59:03 +0000225class VLD1QWB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000226 : NLdSt<0,0b10,0b1010,op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000227 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x2u,
228 "vld1", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
229 "$Rn.addr = $wb", []> {
230 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000231}
Bob Wilson99493b22010-03-20 17:59:03 +0000232
Owen Andersone85bd772010-11-02 00:24:52 +0000233def VLD1d8_UPD : VLD1DWB<{0,0,0,?}, "8">;
234def VLD1d16_UPD : VLD1DWB<{0,1,0,?}, "16">;
235def VLD1d32_UPD : VLD1DWB<{1,0,0,?}, "32">;
236def VLD1d64_UPD : VLD1DWB<{1,1,0,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000237
Owen Andersone85bd772010-11-02 00:24:52 +0000238def VLD1q8_UPD : VLD1QWB<{0,0,?,?}, "8">;
239def VLD1q16_UPD : VLD1QWB<{0,1,?,?}, "16">;
240def VLD1q32_UPD : VLD1QWB<{1,0,?,?}, "32">;
241def VLD1q64_UPD : VLD1QWB<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000242
Evan Chengd2ca8132010-10-09 01:03:04 +0000243def VLD1q8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
244def VLD1q16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
245def VLD1q32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
246def VLD1q64Pseudo_UPD : VLDQWBPseudo<IIC_VLD1x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000247
Bob Wilson052ba452010-03-22 18:22:06 +0000248// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +0000249class VLD1D3<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000250 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000251 (ins addrmode6:$Rn), IIC_VLD1x3, "vld1", Dt,
252 "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
253 let Rm = 0b1111;
254 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000255}
Bob Wilson99493b22010-03-20 17:59:03 +0000256class VLD1D3WB<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000257 : NLdSt<0,0b10,0b0110,op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000258 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD1x3u, "vld1", Dt,
259 "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
260 let Inst{4} = Rn{4};
Owen Andersone85bd772010-11-02 00:24:52 +0000261}
Bob Wilson052ba452010-03-22 18:22:06 +0000262
Owen Andersone85bd772010-11-02 00:24:52 +0000263def VLD1d8T : VLD1D3<{0,0,0,?}, "8">;
264def VLD1d16T : VLD1D3<{0,1,0,?}, "16">;
265def VLD1d32T : VLD1D3<{1,0,0,?}, "32">;
266def VLD1d64T : VLD1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000267
Owen Andersone85bd772010-11-02 00:24:52 +0000268def VLD1d8T_UPD : VLD1D3WB<{0,0,0,?}, "8">;
269def VLD1d16T_UPD : VLD1D3WB<{0,1,0,?}, "16">;
270def VLD1d32T_UPD : VLD1D3WB<{1,0,0,?}, "32">;
271def VLD1d64T_UPD : VLD1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +0000272
Evan Chengd2ca8132010-10-09 01:03:04 +0000273def VLD1d64TPseudo : VLDQQPseudo<IIC_VLD1x3>;
274def VLD1d64TPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x3u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000275
Bob Wilson052ba452010-03-22 18:22:06 +0000276// ...with 4 registers (some of these are only for the disassembler):
277class VLD1D4<bits<4> op7_4, string Dt>
Owen Andersone85bd772010-11-02 00:24:52 +0000278 : NLdSt<0,0b10,0b0010,op7_4,(outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000279 (ins addrmode6:$Rn), IIC_VLD1x4, "vld1", Dt,
280 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
281 let Rm = 0b1111;
282 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000283}
Bob Wilson99493b22010-03-20 17:59:03 +0000284class VLD1D4WB<bits<4> op7_4, string Dt>
285 : NLdSt<0,0b10,0b0010,op7_4,
Owen Andersone85bd772010-11-02 00:24:52 +0000286 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000287 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4, "vld1", Dt,
288 "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm", "$Rn.addr = $wb",
Owen Andersone85bd772010-11-02 00:24:52 +0000289 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000290 let Inst{5-4} = Rn{5-4};
Owen Andersone85bd772010-11-02 00:24:52 +0000291}
Johnny Chend7283d92010-02-23 20:51:23 +0000292
Owen Andersone85bd772010-11-02 00:24:52 +0000293def VLD1d8Q : VLD1D4<{0,0,?,?}, "8">;
294def VLD1d16Q : VLD1D4<{0,1,?,?}, "16">;
295def VLD1d32Q : VLD1D4<{1,0,?,?}, "32">;
296def VLD1d64Q : VLD1D4<{1,1,?,?}, "64">;
Bob Wilson99493b22010-03-20 17:59:03 +0000297
Owen Andersone85bd772010-11-02 00:24:52 +0000298def VLD1d8Q_UPD : VLD1D4WB<{0,0,?,?}, "8">;
299def VLD1d16Q_UPD : VLD1D4WB<{0,1,?,?}, "16">;
300def VLD1d32Q_UPD : VLD1D4WB<{1,0,?,?}, "32">;
301def VLD1d64Q_UPD : VLD1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +0000302
Evan Chengd2ca8132010-10-09 01:03:04 +0000303def VLD1d64QPseudo : VLDQQPseudo<IIC_VLD1x4>;
304def VLD1d64QPseudo_UPD : VLDQQWBPseudo<IIC_VLD1x4u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000305
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000306// VLD2 : Vector Load (multiple 2-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000307class VLD2D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000308 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000309 (ins addrmode6:$Rn), IIC_VLD2,
310 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn", "", []> {
311 let Rm = 0b1111;
312 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000313}
Bob Wilson95808322010-03-18 20:18:39 +0000314class VLD2Q<bits<4> op7_4, string Dt>
Bob Wilson00bf1d92010-03-20 18:14:26 +0000315 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000316 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000317 (ins addrmode6:$Rn), IIC_VLD2x2,
318 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
319 let Rm = 0b1111;
320 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000321}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000322
Owen Andersoncf667be2010-11-02 01:24:55 +0000323def VLD2d8 : VLD2D<0b1000, {0,0,?,?}, "8">;
324def VLD2d16 : VLD2D<0b1000, {0,1,?,?}, "16">;
325def VLD2d32 : VLD2D<0b1000, {1,0,?,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000326
Owen Andersoncf667be2010-11-02 01:24:55 +0000327def VLD2q8 : VLD2Q<{0,0,?,?}, "8">;
328def VLD2q16 : VLD2Q<{0,1,?,?}, "16">;
329def VLD2q32 : VLD2Q<{1,0,?,?}, "32">;
Bob Wilson3bf12ab2009-10-06 22:01:59 +0000330
Bob Wilson9d84fb32010-09-14 20:59:49 +0000331def VLD2d8Pseudo : VLDQPseudo<IIC_VLD2>;
332def VLD2d16Pseudo : VLDQPseudo<IIC_VLD2>;
333def VLD2d32Pseudo : VLDQPseudo<IIC_VLD2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000334
Evan Chengd2ca8132010-10-09 01:03:04 +0000335def VLD2q8Pseudo : VLDQQPseudo<IIC_VLD2x2>;
336def VLD2q16Pseudo : VLDQQPseudo<IIC_VLD2x2>;
337def VLD2q32Pseudo : VLDQQPseudo<IIC_VLD2x2>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000338
Bob Wilson92cb9322010-03-20 20:10:51 +0000339// ...with address register writeback:
340class VLD2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000341 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000342 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2u,
343 "vld2", Dt, "\\{$Vd, $dst2\\}, $Rn$Rm",
344 "$Rn.addr = $wb", []> {
345 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000346}
Bob Wilson92cb9322010-03-20 20:10:51 +0000347class VLD2QWB<bits<4> op7_4, string Dt>
348 : NLdSt<0, 0b10, 0b0011, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000349 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000350 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD2x2u,
351 "vld2", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
352 "$Rn.addr = $wb", []> {
353 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000354}
Bob Wilson92cb9322010-03-20 20:10:51 +0000355
Owen Andersoncf667be2010-11-02 01:24:55 +0000356def VLD2d8_UPD : VLD2DWB<0b1000, {0,0,?,?}, "8">;
357def VLD2d16_UPD : VLD2DWB<0b1000, {0,1,?,?}, "16">;
358def VLD2d32_UPD : VLD2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000359
Owen Andersoncf667be2010-11-02 01:24:55 +0000360def VLD2q8_UPD : VLD2QWB<{0,0,?,?}, "8">;
361def VLD2q16_UPD : VLD2QWB<{0,1,?,?}, "16">;
362def VLD2q32_UPD : VLD2QWB<{1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000363
Evan Chengd2ca8132010-10-09 01:03:04 +0000364def VLD2d8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
365def VLD2d16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
366def VLD2d32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000367
Evan Chengd2ca8132010-10-09 01:03:04 +0000368def VLD2q8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
369def VLD2q16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
370def VLD2q32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD2x2u>;
Bob Wilsonffde0802010-09-02 16:00:54 +0000371
Bob Wilson00bf1d92010-03-20 18:14:26 +0000372// ...with double-spaced registers (for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000373def VLD2b8 : VLD2D<0b1001, {0,0,?,?}, "8">;
374def VLD2b16 : VLD2D<0b1001, {0,1,?,?}, "16">;
375def VLD2b32 : VLD2D<0b1001, {1,0,?,?}, "32">;
376def VLD2b8_UPD : VLD2DWB<0b1001, {0,0,?,?}, "8">;
377def VLD2b16_UPD : VLD2DWB<0b1001, {0,1,?,?}, "16">;
378def VLD2b32_UPD : VLD2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chend7283d92010-02-23 20:51:23 +0000379
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000380// VLD3 : Vector Load (multiple 3-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000381class VLD3D<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersoncf667be2010-11-02 01:24:55 +0000382 : NLdSt<0, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000383 (ins addrmode6:$Rn), IIC_VLD3,
384 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn", "", []> {
385 let Rm = 0b1111;
386 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000387}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000388
Owen Andersoncf667be2010-11-02 01:24:55 +0000389def VLD3d8 : VLD3D<0b0100, {0,0,0,?}, "8">;
390def VLD3d16 : VLD3D<0b0100, {0,1,0,?}, "16">;
391def VLD3d32 : VLD3D<0b0100, {1,0,0,?}, "32">;
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000392
Bob Wilson9d84fb32010-09-14 20:59:49 +0000393def VLD3d8Pseudo : VLDQQPseudo<IIC_VLD3>;
394def VLD3d16Pseudo : VLDQQPseudo<IIC_VLD3>;
395def VLD3d32Pseudo : VLDQQPseudo<IIC_VLD3>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000396
Bob Wilson92cb9322010-03-20 20:10:51 +0000397// ...with address register writeback:
398class VLD3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
399 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000400 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000401 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD3u,
402 "vld3", Dt, "\\{$Vd, $dst2, $dst3\\}, $Rn$Rm",
403 "$Rn.addr = $wb", []> {
404 let Inst{4} = Rn{4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000405}
Bob Wilson92cb9322010-03-20 20:10:51 +0000406
Owen Andersoncf667be2010-11-02 01:24:55 +0000407def VLD3d8_UPD : VLD3DWB<0b0100, {0,0,0,?}, "8">;
408def VLD3d16_UPD : VLD3DWB<0b0100, {0,1,0,?}, "16">;
409def VLD3d32_UPD : VLD3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000410
Evan Cheng84f69e82010-10-09 01:45:34 +0000411def VLD3d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
412def VLD3d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
413def VLD3d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000414
Bob Wilson92cb9322010-03-20 20:10:51 +0000415// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000416def VLD3q8 : VLD3D<0b0101, {0,0,0,?}, "8">;
417def VLD3q16 : VLD3D<0b0101, {0,1,0,?}, "16">;
418def VLD3q32 : VLD3D<0b0101, {1,0,0,?}, "32">;
419def VLD3q8_UPD : VLD3DWB<0b0101, {0,0,0,?}, "8">;
420def VLD3q16_UPD : VLD3DWB<0b0101, {0,1,0,?}, "16">;
421def VLD3q32_UPD : VLD3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000422
Evan Cheng84f69e82010-10-09 01:45:34 +0000423def VLD3q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
424def VLD3q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
425def VLD3q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000426
Bob Wilson92cb9322010-03-20 20:10:51 +0000427// ...alternate versions to be allocated odd register numbers:
Evan Cheng84f69e82010-10-09 01:45:34 +0000428def VLD3q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
429def VLD3q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
430def VLD3q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD3u>;
Bob Wilsonff8952e2009-10-07 17:24:55 +0000431
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000432// VLD4 : Vector Load (multiple 4-element structures)
Bob Wilson00bf1d92010-03-20 18:14:26 +0000433class VLD4D<bits<4> op11_8, bits<4> op7_4, string Dt>
434 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000435 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000436 (ins addrmode6:$Rn), IIC_VLD4,
437 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn", "", []> {
438 let Rm = 0b1111;
439 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000440}
Bob Wilson4a3d35a2009-08-05 00:49:09 +0000441
Owen Andersoncf667be2010-11-02 01:24:55 +0000442def VLD4d8 : VLD4D<0b0000, {0,0,?,?}, "8">;
443def VLD4d16 : VLD4D<0b0000, {0,1,?,?}, "16">;
444def VLD4d32 : VLD4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson243fcc52009-09-01 04:26:28 +0000445
Bob Wilson9d84fb32010-09-14 20:59:49 +0000446def VLD4d8Pseudo : VLDQQPseudo<IIC_VLD4>;
447def VLD4d16Pseudo : VLDQQPseudo<IIC_VLD4>;
448def VLD4d32Pseudo : VLDQQPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000449
Bob Wilson92cb9322010-03-20 20:10:51 +0000450// ...with address register writeback:
451class VLD4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
452 : NLdSt<0, 0b10, op11_8, op7_4,
Owen Andersoncf667be2010-11-02 01:24:55 +0000453 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000454 (ins addrmode6:$Rn, am6offset:$Rm), IIC_VLD4,
455 "vld4", Dt, "\\{$Vd, $dst2, $dst3, $dst4\\}, $Rn$Rm",
456 "$Rn.addr = $wb", []> {
457 let Inst{5-4} = Rn{5-4};
Owen Andersoncf667be2010-11-02 01:24:55 +0000458}
Bob Wilson92cb9322010-03-20 20:10:51 +0000459
Owen Andersoncf667be2010-11-02 01:24:55 +0000460def VLD4d8_UPD : VLD4DWB<0b0000, {0,0,?,?}, "8">;
461def VLD4d16_UPD : VLD4DWB<0b0000, {0,1,?,?}, "16">;
462def VLD4d32_UPD : VLD4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson92cb9322010-03-20 20:10:51 +0000463
Bob Wilson9d84fb32010-09-14 20:59:49 +0000464def VLD4d8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
465def VLD4d16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
466def VLD4d32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000467
Bob Wilson92cb9322010-03-20 20:10:51 +0000468// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersoncf667be2010-11-02 01:24:55 +0000469def VLD4q8 : VLD4D<0b0001, {0,0,?,?}, "8">;
470def VLD4q16 : VLD4D<0b0001, {0,1,?,?}, "16">;
471def VLD4q32 : VLD4D<0b0001, {1,0,?,?}, "32">;
472def VLD4q8_UPD : VLD4DWB<0b0001, {0,0,?,?}, "8">;
473def VLD4q16_UPD : VLD4DWB<0b0001, {0,1,?,?}, "16">;
474def VLD4q32_UPD : VLD4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson00bf1d92010-03-20 18:14:26 +0000475
Bob Wilson9d84fb32010-09-14 20:59:49 +0000476def VLD4q8Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
477def VLD4q16Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
478def VLD4q32Pseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonf5721912010-09-03 18:16:02 +0000479
Bob Wilson92cb9322010-03-20 20:10:51 +0000480// ...alternate versions to be allocated odd register numbers:
Bob Wilson9d84fb32010-09-14 20:59:49 +0000481def VLD4q8oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
482def VLD4q16oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
483def VLD4q32oddPseudo_UPD : VLDQQQQWBPseudo<IIC_VLD4>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000484
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000485} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
486
Bob Wilson8466fa12010-09-13 23:01:35 +0000487// Classes for VLD*LN pseudo-instructions with multi-register operands.
488// These are expanded to real instructions after register allocation.
489class VLDQLNPseudo<InstrItinClass itin>
490 : PseudoNLdSt<(outs QPR:$dst),
491 (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
492 itin, "$src = $dst">;
493class VLDQLNWBPseudo<InstrItinClass itin>
494 : PseudoNLdSt<(outs QPR:$dst, GPR:$wb),
495 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
496 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
497class VLDQQLNPseudo<InstrItinClass itin>
498 : PseudoNLdSt<(outs QQPR:$dst),
499 (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
500 itin, "$src = $dst">;
501class VLDQQLNWBPseudo<InstrItinClass itin>
502 : PseudoNLdSt<(outs QQPR:$dst, GPR:$wb),
503 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
504 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
505class VLDQQQQLNPseudo<InstrItinClass itin>
506 : PseudoNLdSt<(outs QQQQPR:$dst),
507 (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
508 itin, "$src = $dst">;
509class VLDQQQQLNWBPseudo<InstrItinClass itin>
510 : PseudoNLdSt<(outs QQQQPR:$dst, GPR:$wb),
511 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
512 nohash_imm:$lane), itin, "$addr.addr = $wb, $src = $dst">;
513
Bob Wilsonb07c1712009-10-07 21:53:04 +0000514// VLD1LN : Vector Load (single element to one lane)
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000515class VLD1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
516 PatFrag LoadOp>
Owen Andersond138d702010-11-02 20:47:39 +0000517 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd),
Owen Andersonf431eda2010-11-02 23:47:29 +0000518 (ins addrmode6:$Rn, DPR:$src, nohash_imm:$lane),
519 IIC_VLD1ln, "vld1", Dt, "\\{$Vd[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000520 "$src = $Vd",
521 [(set DPR:$Vd, (vector_insert (Ty DPR:$src),
Owen Andersonf431eda2010-11-02 23:47:29 +0000522 (i32 (LoadOp addrmode6:$Rn)),
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000523 imm:$lane))]> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000524 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000525}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000526class VLD1QLNPseudo<ValueType Ty, PatFrag LoadOp> : VLDQLNPseudo<IIC_VLD1ln> {
527 let Pattern = [(set QPR:$dst, (vector_insert (Ty QPR:$src),
528 (i32 (LoadOp addrmode6:$addr)),
529 imm:$lane))];
530}
531
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000532def VLD1LNd8 : VLD1LN<0b0000, {?,?,?,0}, "8", v8i8, extloadi8> {
533 let Inst{7-5} = lane{2-0};
534}
535def VLD1LNd16 : VLD1LN<0b0100, {?,?,0,?}, "16", v4i16, extloadi16> {
536 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000537 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000538}
539def VLD1LNd32 : VLD1LN<0b1000, {?,0,?,?}, "32", v2i32, load> {
540 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000541 let Inst{5} = Rn{4};
542 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000543}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000544
545def VLD1LNq8Pseudo : VLD1QLNPseudo<v16i8, extloadi8>;
546def VLD1LNq16Pseudo : VLD1QLNPseudo<v8i16, extloadi16>;
547def VLD1LNq32Pseudo : VLD1QLNPseudo<v4i32, load>;
548
Bob Wilson746fa172010-12-10 22:13:32 +0000549def : Pat<(vector_insert (v2f32 DPR:$src),
550 (f32 (load addrmode6:$addr)), imm:$lane),
551 (VLD1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
552def : Pat<(vector_insert (v4f32 QPR:$src),
553 (f32 (load addrmode6:$addr)), imm:$lane),
554 (VLD1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
555
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000556let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
557
558// ...with address register writeback:
559class VLD1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000560 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000561 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000562 DPR:$src, nohash_imm:$lane), IIC_VLD1lnu, "vld1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000563 "\\{$Vd[$lane]\\}, $Rn$Rm",
564 "$src = $Vd, $Rn.addr = $wb", []>;
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000565
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000566def VLD1LNd8_UPD : VLD1LNWB<0b0000, {?,?,?,0}, "8"> {
567 let Inst{7-5} = lane{2-0};
568}
569def VLD1LNd16_UPD : VLD1LNWB<0b0100, {?,?,0,?}, "16"> {
570 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000571 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000572}
573def VLD1LNd32_UPD : VLD1LNWB<0b1000, {?,0,?,?}, "32"> {
574 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000575 let Inst{5} = Rn{4};
576 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000577}
Bob Wilsonb796bbb2010-11-01 22:04:05 +0000578
579def VLD1LNq8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
580def VLD1LNq16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
581def VLD1LNq32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD1lnu>;
Bob Wilson7708c222009-10-07 18:09:32 +0000582
Bob Wilson243fcc52009-09-01 04:26:28 +0000583// VLD2LN : Vector Load (single 2-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000584class VLD2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000585 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2),
Owen Andersonf431eda2010-11-02 23:47:29 +0000586 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, nohash_imm:$lane),
587 IIC_VLD2ln, "vld2", Dt, "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000588 "$src1 = $Vd, $src2 = $dst2", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000589 let Rm = 0b1111;
590 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000591}
Bob Wilson243fcc52009-09-01 04:26:28 +0000592
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000593def VLD2LNd8 : VLD2LN<0b0001, {?,?,?,?}, "8"> {
594 let Inst{7-5} = lane{2-0};
595}
596def VLD2LNd16 : VLD2LN<0b0101, {?,?,0,?}, "16"> {
597 let Inst{7-6} = lane{1-0};
598}
599def VLD2LNd32 : VLD2LN<0b1001, {?,0,0,?}, "32"> {
600 let Inst{7} = lane{0};
601}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000602
Evan Chengd2ca8132010-10-09 01:03:04 +0000603def VLD2LNd8Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
604def VLD2LNd16Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
605def VLD2LNd32Pseudo : VLDQLNPseudo<IIC_VLD2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000606
Bob Wilson41315282010-03-20 20:39:53 +0000607// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000608def VLD2LNq16 : VLD2LN<0b0101, {?,?,1,?}, "16"> {
609 let Inst{7-6} = lane{1-0};
610}
611def VLD2LNq32 : VLD2LN<0b1001, {?,1,0,?}, "32"> {
612 let Inst{7} = lane{0};
613}
Bob Wilson30aea9d2009-10-08 18:56:10 +0000614
Evan Chengd2ca8132010-10-09 01:03:04 +0000615def VLD2LNq16Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
616def VLD2LNq32Pseudo : VLDQQLNPseudo<IIC_VLD2ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000617
Bob Wilsona1023642010-03-20 20:47:18 +0000618// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000619class VLD2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000620 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000621 (ins addrmode6:$Rn, am6offset:$Rm,
Evan Chengd2ca8132010-10-09 01:03:04 +0000622 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VLD2lnu, "vld2", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000623 "\\{$Vd[$lane], $dst2[$lane]\\}, $Rn$Rm",
624 "$src1 = $Vd, $src2 = $dst2, $Rn.addr = $wb", []> {
625 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000626}
Bob Wilsona1023642010-03-20 20:47:18 +0000627
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000628def VLD2LNd8_UPD : VLD2LNWB<0b0001, {?,?,?,?}, "8"> {
629 let Inst{7-5} = lane{2-0};
630}
631def VLD2LNd16_UPD : VLD2LNWB<0b0101, {?,?,0,?}, "16"> {
632 let Inst{7-6} = lane{1-0};
633}
634def VLD2LNd32_UPD : VLD2LNWB<0b1001, {?,0,0,?}, "32"> {
635 let Inst{7} = lane{0};
636}
Bob Wilsona1023642010-03-20 20:47:18 +0000637
Evan Chengd2ca8132010-10-09 01:03:04 +0000638def VLD2LNd8Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
639def VLD2LNd16Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
640def VLD2LNd32Pseudo_UPD : VLDQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000641
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000642def VLD2LNq16_UPD : VLD2LNWB<0b0101, {?,?,1,?}, "16"> {
643 let Inst{7-6} = lane{1-0};
644}
645def VLD2LNq32_UPD : VLD2LNWB<0b1001, {?,1,0,?}, "32"> {
646 let Inst{7} = lane{0};
647}
Bob Wilsona1023642010-03-20 20:47:18 +0000648
Evan Chengd2ca8132010-10-09 01:03:04 +0000649def VLD2LNq16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
650def VLD2LNq32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000651
Bob Wilson243fcc52009-09-01 04:26:28 +0000652// VLD3LN : Vector Load (single 3-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000653class VLD3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000654 : NLdStLn<1, 0b10, op11_8, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Owen Andersonf431eda2010-11-02 23:47:29 +0000655 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3,
Evan Cheng84f69e82010-10-09 01:45:34 +0000656 nohash_imm:$lane), IIC_VLD3ln, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000657 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000658 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000659 let Rm = 0b1111;
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000660}
Bob Wilson243fcc52009-09-01 04:26:28 +0000661
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000662def VLD3LNd8 : VLD3LN<0b0010, {?,?,?,0}, "8"> {
663 let Inst{7-5} = lane{2-0};
664}
665def VLD3LNd16 : VLD3LN<0b0110, {?,?,0,0}, "16"> {
666 let Inst{7-6} = lane{1-0};
667}
668def VLD3LNd32 : VLD3LN<0b1010, {?,0,0,0}, "32"> {
669 let Inst{7} = lane{0};
670}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000671
Evan Cheng84f69e82010-10-09 01:45:34 +0000672def VLD3LNd8Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
673def VLD3LNd16Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
674def VLD3LNd32Pseudo : VLDQQLNPseudo<IIC_VLD3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000675
Bob Wilson41315282010-03-20 20:39:53 +0000676// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000677def VLD3LNq16 : VLD3LN<0b0110, {?,?,1,0}, "16"> {
678 let Inst{7-6} = lane{1-0};
679}
680def VLD3LNq32 : VLD3LN<0b1010, {?,1,0,0}, "32"> {
681 let Inst{7} = lane{0};
682}
Bob Wilson0bf7d992009-10-08 22:27:33 +0000683
Evan Cheng84f69e82010-10-09 01:45:34 +0000684def VLD3LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
685def VLD3LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD3ln>;
Bob Wilson243fcc52009-09-01 04:26:28 +0000686
Bob Wilsona1023642010-03-20 20:47:18 +0000687// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000688class VLD3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000689 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000690 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000691 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000692 DPR:$src1, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng84f69e82010-10-09 01:45:34 +0000693 IIC_VLD3lnu, "vld3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000694 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane]\\}, $Rn$Rm",
695 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $Rn.addr = $wb",
Owen Andersond138d702010-11-02 20:47:39 +0000696 []>;
Bob Wilsona1023642010-03-20 20:47:18 +0000697
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000698def VLD3LNd8_UPD : VLD3LNWB<0b0010, {?,?,?,0}, "8"> {
699 let Inst{7-5} = lane{2-0};
700}
701def VLD3LNd16_UPD : VLD3LNWB<0b0110, {?,?,0,0}, "16"> {
702 let Inst{7-6} = lane{1-0};
703}
704def VLD3LNd32_UPD : VLD3LNWB<0b1010, {?,0,0,0}, "32"> {
705 let Inst{7} = lane{0};
706}
Bob Wilsona1023642010-03-20 20:47:18 +0000707
Evan Cheng84f69e82010-10-09 01:45:34 +0000708def VLD3LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
709def VLD3LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
710def VLD3LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000711
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000712def VLD3LNq16_UPD : VLD3LNWB<0b0110, {?,?,1,0}, "16"> {
713 let Inst{7-6} = lane{1-0};
714}
715def VLD3LNq32_UPD : VLD3LNWB<0b1010, {?,1,0,0}, "32"> {
716 let Inst{7} = lane{0};
717}
Bob Wilsona1023642010-03-20 20:47:18 +0000718
Evan Cheng84f69e82010-10-09 01:45:34 +0000719def VLD3LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
720def VLD3LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000721
Bob Wilson243fcc52009-09-01 04:26:28 +0000722// VLD4LN : Vector Load (single 4-element structure to one lane)
Bob Wilson39842552010-03-22 16:43:10 +0000723class VLD4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000724 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000725 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Owen Andersonf431eda2010-11-02 23:47:29 +0000726 (ins addrmode6:$Rn, DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng10dc63f2010-10-09 04:07:58 +0000727 nohash_imm:$lane), IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000728 "\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000729 "$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000730 let Rm = 0b1111;
731 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000732}
Bob Wilson243fcc52009-09-01 04:26:28 +0000733
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000734def VLD4LNd8 : VLD4LN<0b0011, {?,?,?,?}, "8"> {
735 let Inst{7-5} = lane{2-0};
736}
737def VLD4LNd16 : VLD4LN<0b0111, {?,?,0,?}, "16"> {
738 let Inst{7-6} = lane{1-0};
739}
740def VLD4LNd32 : VLD4LN<0b1011, {?,0,?,?}, "32"> {
741 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000742 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000743}
Bob Wilson62e053e2009-10-08 22:53:57 +0000744
Evan Cheng10dc63f2010-10-09 04:07:58 +0000745def VLD4LNd8Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
746def VLD4LNd16Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
747def VLD4LNd32Pseudo : VLDQQLNPseudo<IIC_VLD4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000748
Bob Wilson41315282010-03-20 20:39:53 +0000749// ...with double-spaced registers:
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000750def VLD4LNq16 : VLD4LN<0b0111, {?,?,1,?}, "16"> {
751 let Inst{7-6} = lane{1-0};
752}
753def VLD4LNq32 : VLD4LN<0b1011, {?,1,?,?}, "32"> {
754 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000755 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000756}
Bob Wilson62e053e2009-10-08 22:53:57 +0000757
Evan Cheng10dc63f2010-10-09 04:07:58 +0000758def VLD4LNq16Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
759def VLD4LNq32Pseudo : VLDQQQQLNPseudo<IIC_VLD4ln>;
Bob Wilsonb07c1712009-10-07 21:53:04 +0000760
Bob Wilsona1023642010-03-20 20:47:18 +0000761// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +0000762class VLD4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersond138d702010-11-02 20:47:39 +0000763 : NLdStLn<1, 0b10, op11_8, op7_4,
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000764 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +0000765 (ins addrmode6:$Rn, am6offset:$Rm,
Bob Wilsona1023642010-03-20 20:47:18 +0000766 DPR:$src1, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng10dc63f2010-10-09 04:07:58 +0000767 IIC_VLD4ln, "vld4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +0000768"\\{$Vd[$lane], $dst2[$lane], $dst3[$lane], $dst4[$lane]\\}, $Rn$Rm",
769"$src1 = $Vd, $src2 = $dst2, $src3 = $dst3, $src4 = $dst4, $Rn.addr = $wb",
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000770 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +0000771 let Inst{4} = Rn{4};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000772}
Bob Wilsona1023642010-03-20 20:47:18 +0000773
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000774def VLD4LNd8_UPD : VLD4LNWB<0b0011, {?,?,?,?}, "8"> {
775 let Inst{7-5} = lane{2-0};
776}
777def VLD4LNd16_UPD : VLD4LNWB<0b0111, {?,?,0,?}, "16"> {
778 let Inst{7-6} = lane{1-0};
779}
780def VLD4LNd32_UPD : VLD4LNWB<0b1011, {?,0,?,?}, "32"> {
781 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000782 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000783}
Bob Wilsona1023642010-03-20 20:47:18 +0000784
Evan Cheng10dc63f2010-10-09 04:07:58 +0000785def VLD4LNd8Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
786def VLD4LNd16Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
787def VLD4LNd32Pseudo_UPD : VLDQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000788
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000789def VLD4LNq16_UPD : VLD4LNWB<0b0111, {?,?,1,?}, "16"> {
790 let Inst{7-6} = lane{1-0};
791}
792def VLD4LNq32_UPD : VLD4LNWB<0b1011, {?,1,?,?}, "32"> {
793 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +0000794 let Inst{5} = Rn{5};
Owen Andersonf0ea0f22010-11-02 20:40:59 +0000795}
Bob Wilsona1023642010-03-20 20:47:18 +0000796
Evan Cheng10dc63f2010-10-09 04:07:58 +0000797def VLD4LNq16Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
798def VLD4LNq32Pseudo_UPD : VLDQQQQLNWBPseudo<IIC_VLD4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +0000799
Bob Wilson2a0e9742010-11-27 06:35:16 +0000800} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
801
Bob Wilsonb07c1712009-10-07 21:53:04 +0000802// VLD1DUP : Vector Load (single element to all lanes)
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000803class VLD1DUP<bits<4> op7_4, string Dt, ValueType Ty, PatFrag LoadOp>
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000804 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd), (ins addrmode6dup:$Rn),
Bob Wilson2a0e9742010-11-27 06:35:16 +0000805 IIC_VLD1dup, "vld1", Dt, "\\{$Vd[]\\}, $Rn", "",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000806 [(set DPR:$Vd, (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$Rn)))))]> {
Bob Wilson2a0e9742010-11-27 06:35:16 +0000807 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000808 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000809}
810class VLD1QDUPPseudo<ValueType Ty, PatFrag LoadOp> : VLDQPseudo<IIC_VLD1dup> {
811 let Pattern = [(set QPR:$dst,
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000812 (Ty (NEONvdup (i32 (LoadOp addrmode6dup:$addr)))))];
Bob Wilson2a0e9742010-11-27 06:35:16 +0000813}
814
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000815def VLD1DUPd8 : VLD1DUP<{0,0,0,?}, "8", v8i8, extloadi8>;
816def VLD1DUPd16 : VLD1DUP<{0,1,0,?}, "16", v4i16, extloadi16>;
817def VLD1DUPd32 : VLD1DUP<{1,0,0,?}, "32", v2i32, load>;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000818
819def VLD1DUPq8Pseudo : VLD1QDUPPseudo<v16i8, extloadi8>;
820def VLD1DUPq16Pseudo : VLD1QDUPPseudo<v8i16, extloadi16>;
821def VLD1DUPq32Pseudo : VLD1QDUPPseudo<v4i32, load>;
822
Bob Wilson746fa172010-12-10 22:13:32 +0000823def : Pat<(v2f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
824 (VLD1DUPd32 addrmode6:$addr)>;
825def : Pat<(v4f32 (NEONvdup (f32 (load addrmode6dup:$addr)))),
826 (VLD1DUPq32Pseudo addrmode6:$addr)>;
827
Bob Wilson2a0e9742010-11-27 06:35:16 +0000828let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
829
Bob Wilson20d55152010-12-10 22:13:24 +0000830class VLD1QDUP<bits<4> op7_4, string Dt>
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000831 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000832 (ins addrmode6dup:$Rn), IIC_VLD1dup,
Bob Wilson2a0e9742010-11-27 06:35:16 +0000833 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
834 let Rm = 0b1111;
Bob Wilsonbce55772010-11-27 07:12:02 +0000835 let Inst{4} = Rn{4};
Bob Wilson2a0e9742010-11-27 06:35:16 +0000836}
837
Bob Wilson20d55152010-12-10 22:13:24 +0000838def VLD1DUPq8 : VLD1QDUP<{0,0,1,0}, "8">;
839def VLD1DUPq16 : VLD1QDUP<{0,1,1,?}, "16">;
840def VLD1DUPq32 : VLD1QDUP<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000841
842// ...with address register writeback:
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000843class VLD1DUPWB<bits<4> op7_4, string Dt>
844 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000845 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000846 "vld1", Dt, "\\{$Vd[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
847 let Inst{4} = Rn{4};
848}
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000849class VLD1QDUPWB<bits<4> op7_4, string Dt>
850 : NLdSt<1, 0b10, 0b1100, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000851 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD1dupu,
Bob Wilsonbce55772010-11-27 07:12:02 +0000852 "vld1", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
853 let Inst{4} = Rn{4};
854}
Bob Wilson2a0e9742010-11-27 06:35:16 +0000855
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000856def VLD1DUPd8_UPD : VLD1DUPWB<{0,0,0,0}, "8">;
857def VLD1DUPd16_UPD : VLD1DUPWB<{0,1,0,?}, "16">;
858def VLD1DUPd32_UPD : VLD1DUPWB<{1,0,0,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000859
Bob Wilsonf3d2f9d2010-11-28 06:51:15 +0000860def VLD1DUPq8_UPD : VLD1QDUPWB<{0,0,1,0}, "8">;
861def VLD1DUPq16_UPD : VLD1QDUPWB<{0,1,1,?}, "16">;
862def VLD1DUPq32_UPD : VLD1QDUPWB<{1,0,1,?}, "32">;
Bob Wilson2a0e9742010-11-27 06:35:16 +0000863
864def VLD1DUPq8Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
865def VLD1DUPq16Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
866def VLD1DUPq32Pseudo_UPD : VLDQWBPseudo<IIC_VLD1dupu>;
867
Bob Wilsonb07c1712009-10-07 21:53:04 +0000868// VLD2DUP : Vector Load (single 2-element structure to all lanes)
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000869class VLD2DUP<bits<4> op7_4, string Dt>
870 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000871 (ins addrmode6dup:$Rn), IIC_VLD2dup,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000872 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn", "", []> {
873 let Rm = 0b1111;
874 let Inst{4} = Rn{4};
875}
876
877def VLD2DUPd8 : VLD2DUP<{0,0,0,?}, "8">;
878def VLD2DUPd16 : VLD2DUP<{0,1,0,?}, "16">;
879def VLD2DUPd32 : VLD2DUP<{1,0,0,?}, "32">;
880
881def VLD2DUPd8Pseudo : VLDQPseudo<IIC_VLD2dup>;
882def VLD2DUPd16Pseudo : VLDQPseudo<IIC_VLD2dup>;
883def VLD2DUPd32Pseudo : VLDQPseudo<IIC_VLD2dup>;
884
885// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +0000886def VLD2DUPd8x2 : VLD2DUP<{0,0,1,?}, "8">;
887def VLD2DUPd16x2 : VLD2DUP<{0,1,1,?}, "16">;
888def VLD2DUPd32x2 : VLD2DUP<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000889
890// ...with address register writeback:
891class VLD2DUPWB<bits<4> op7_4, string Dt>
892 : NLdSt<1, 0b10, 0b1101, op7_4, (outs DPR:$Vd, DPR:$dst2, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000893 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD2dupu,
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000894 "vld2", Dt, "\\{$Vd[], $dst2[]\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
895 let Inst{4} = Rn{4};
896}
897
898def VLD2DUPd8_UPD : VLD2DUPWB<{0,0,0,0}, "8">;
899def VLD2DUPd16_UPD : VLD2DUPWB<{0,1,0,?}, "16">;
900def VLD2DUPd32_UPD : VLD2DUPWB<{1,0,0,?}, "32">;
901
Bob Wilson173fb142010-11-30 00:00:38 +0000902def VLD2DUPd8x2_UPD : VLD2DUPWB<{0,0,1,0}, "8">;
903def VLD2DUPd16x2_UPD : VLD2DUPWB<{0,1,1,?}, "16">;
904def VLD2DUPd32x2_UPD : VLD2DUPWB<{1,0,1,?}, "32">;
Bob Wilsonb1dfa7a2010-11-28 06:51:26 +0000905
906def VLD2DUPd8Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
907def VLD2DUPd16Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
908def VLD2DUPd32Pseudo_UPD : VLDQWBPseudo<IIC_VLD2dupu>;
909
Bob Wilsonb07c1712009-10-07 21:53:04 +0000910// VLD3DUP : Vector Load (single 3-element structure to all lanes)
Bob Wilson86c6d802010-11-29 19:35:29 +0000911class VLD3DUP<bits<4> op7_4, string Dt>
912 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000913 (ins addrmode6dup:$Rn), IIC_VLD3dup,
Bob Wilson86c6d802010-11-29 19:35:29 +0000914 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn", "", []> {
915 let Rm = 0b1111;
916 let Inst{4} = Rn{4};
917}
918
919def VLD3DUPd8 : VLD3DUP<{0,0,0,?}, "8">;
920def VLD3DUPd16 : VLD3DUP<{0,1,0,?}, "16">;
921def VLD3DUPd32 : VLD3DUP<{1,0,0,?}, "32">;
922
923def VLD3DUPd8Pseudo : VLDQQPseudo<IIC_VLD3dup>;
924def VLD3DUPd16Pseudo : VLDQQPseudo<IIC_VLD3dup>;
925def VLD3DUPd32Pseudo : VLDQQPseudo<IIC_VLD3dup>;
926
927// ...with double-spaced registers (not used for codegen):
Bob Wilson173fb142010-11-30 00:00:38 +0000928def VLD3DUPd8x2 : VLD3DUP<{0,0,1,?}, "8">;
929def VLD3DUPd16x2 : VLD3DUP<{0,1,1,?}, "16">;
930def VLD3DUPd32x2 : VLD3DUP<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +0000931
932// ...with address register writeback:
933class VLD3DUPWB<bits<4> op7_4, string Dt>
934 : NLdSt<1, 0b10, 0b1110, op7_4, (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000935 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD3dupu,
Bob Wilson86c6d802010-11-29 19:35:29 +0000936 "vld3", Dt, "\\{$Vd[], $dst2[], $dst3[]\\}, $Rn$Rm",
937 "$Rn.addr = $wb", []> {
938 let Inst{4} = Rn{4};
939}
940
941def VLD3DUPd8_UPD : VLD3DUPWB<{0,0,0,0}, "8">;
942def VLD3DUPd16_UPD : VLD3DUPWB<{0,1,0,?}, "16">;
943def VLD3DUPd32_UPD : VLD3DUPWB<{1,0,0,?}, "32">;
944
Bob Wilson173fb142010-11-30 00:00:38 +0000945def VLD3DUPd8x2_UPD : VLD3DUPWB<{0,0,1,0}, "8">;
946def VLD3DUPd16x2_UPD : VLD3DUPWB<{0,1,1,?}, "16">;
947def VLD3DUPd32x2_UPD : VLD3DUPWB<{1,0,1,?}, "32">;
Bob Wilson86c6d802010-11-29 19:35:29 +0000948
949def VLD3DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
950def VLD3DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
951def VLD3DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD3dupu>;
952
Bob Wilsonb07c1712009-10-07 21:53:04 +0000953// VLD4DUP : Vector Load (single 4-element structure to all lanes)
Bob Wilson6c4c9822010-11-30 00:00:35 +0000954class VLD4DUP<bits<4> op7_4, string Dt>
955 : NLdSt<1, 0b10, 0b1111, op7_4,
956 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000957 (ins addrmode6dup:$Rn), IIC_VLD4dup,
Bob Wilson6c4c9822010-11-30 00:00:35 +0000958 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn", "", []> {
959 let Rm = 0b1111;
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000960 let Inst{4} = Rn{4};
Bob Wilson6c4c9822010-11-30 00:00:35 +0000961}
962
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000963def VLD4DUPd8 : VLD4DUP<{0,0,0,?}, "8">;
964def VLD4DUPd16 : VLD4DUP<{0,1,0,?}, "16">;
965def VLD4DUPd32 : VLD4DUP<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +0000966
967def VLD4DUPd8Pseudo : VLDQQPseudo<IIC_VLD4dup>;
968def VLD4DUPd16Pseudo : VLDQQPseudo<IIC_VLD4dup>;
969def VLD4DUPd32Pseudo : VLDQQPseudo<IIC_VLD4dup>;
970
971// ...with double-spaced registers (not used for codegen):
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000972def VLD4DUPd8x2 : VLD4DUP<{0,0,1,?}, "8">;
973def VLD4DUPd16x2 : VLD4DUP<{0,1,1,?}, "16">;
974def VLD4DUPd32x2 : VLD4DUP<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +0000975
976// ...with address register writeback:
977class VLD4DUPWB<bits<4> op7_4, string Dt>
978 : NLdSt<1, 0b10, 0b1111, op7_4,
979 (outs DPR:$Vd, DPR:$dst2, DPR:$dst3, DPR:$dst4, GPR:$wb),
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000980 (ins addrmode6dup:$Rn, am6offset:$Rm), IIC_VLD4dupu,
Bob Wilson6c4c9822010-11-30 00:00:35 +0000981 "vld4", Dt, "\\{$Vd[], $dst2[], $dst3[], $dst4[]\\}, $Rn$Rm",
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000982 "$Rn.addr = $wb", []> {
983 let Inst{4} = Rn{4};
Bob Wilson6c4c9822010-11-30 00:00:35 +0000984}
985
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000986def VLD4DUPd8_UPD : VLD4DUPWB<{0,0,0,0}, "8">;
987def VLD4DUPd16_UPD : VLD4DUPWB<{0,1,0,?}, "16">;
988def VLD4DUPd32_UPD : VLD4DUPWB<{1,?,0,?}, "32"> { let Inst{6} = Rn{5}; }
989
990def VLD4DUPd8x2_UPD : VLD4DUPWB<{0,0,1,0}, "8">;
991def VLD4DUPd16x2_UPD : VLD4DUPWB<{0,1,1,?}, "16">;
992def VLD4DUPd32x2_UPD : VLD4DUPWB<{1,?,1,?}, "32"> { let Inst{6} = Rn{5}; }
Bob Wilson6c4c9822010-11-30 00:00:35 +0000993
994def VLD4DUPd8Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
995def VLD4DUPd16Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
996def VLD4DUPd32Pseudo_UPD : VLDQQWBPseudo<IIC_VLD4dupu>;
997
Evan Cheng5fd1c9b2010-05-19 06:07:03 +0000998} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Bob Wilsondbd3c0e2009-08-12 00:49:01 +0000999
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001000let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
Bob Wilson25eb5012010-03-20 20:54:36 +00001001
Bob Wilson709d5922010-08-25 23:27:42 +00001002// Classes for VST* pseudo-instructions with multi-register operands.
1003// These are expanded to real instructions after register allocation.
Bob Wilson9d84fb32010-09-14 20:59:49 +00001004class VSTQPseudo<InstrItinClass itin>
1005 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src), itin, "">;
1006class VSTQWBPseudo<InstrItinClass itin>
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001007 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001008 (ins addrmode6:$addr, am6offset:$offset, QPR:$src), itin,
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001009 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001010class VSTQQPseudo<InstrItinClass itin>
1011 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src), itin, "">;
1012class VSTQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001013 : PseudoNLdSt<(outs GPR:$wb),
Bob Wilson9d84fb32010-09-14 20:59:49 +00001014 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001015 "$addr.addr = $wb">;
Bob Wilson9d84fb32010-09-14 20:59:49 +00001016class VSTQQQQWBPseudo<InstrItinClass itin>
Bob Wilson709d5922010-08-25 23:27:42 +00001017 : PseudoNLdSt<(outs GPR:$wb),
Evan Cheng60ff8792010-10-11 22:03:18 +00001018 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src), itin,
Bob Wilson709d5922010-08-25 23:27:42 +00001019 "$addr.addr = $wb">;
1020
Bob Wilson11d98992010-03-23 06:20:33 +00001021// VST1 : Vector Store (multiple single elements)
1022class VST1D<bits<4> op7_4, string Dt>
Owen Andersonf431eda2010-11-02 23:47:29 +00001023 : NLdSt<0,0b00,0b0111,op7_4, (outs), (ins addrmode6:$Rn, DPR:$Vd),
1024 IIC_VST1, "vst1", Dt, "\\{$Vd\\}, $Rn", "", []> {
1025 let Rm = 0b1111;
1026 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001027}
Bob Wilson11d98992010-03-23 06:20:33 +00001028class VST1Q<bits<4> op7_4, string Dt>
1029 : NLdSt<0,0b00,0b1010,op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001030 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2), IIC_VST1x2,
1031 "vst1", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1032 let Rm = 0b1111;
1033 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001034}
Bob Wilson11d98992010-03-23 06:20:33 +00001035
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001036def VST1d8 : VST1D<{0,0,0,?}, "8">;
1037def VST1d16 : VST1D<{0,1,0,?}, "16">;
1038def VST1d32 : VST1D<{1,0,0,?}, "32">;
1039def VST1d64 : VST1D<{1,1,0,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001040
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001041def VST1q8 : VST1Q<{0,0,?,?}, "8">;
1042def VST1q16 : VST1Q<{0,1,?,?}, "16">;
1043def VST1q32 : VST1Q<{1,0,?,?}, "32">;
1044def VST1q64 : VST1Q<{1,1,?,?}, "64">;
Bob Wilson11d98992010-03-23 06:20:33 +00001045
Evan Cheng60ff8792010-10-11 22:03:18 +00001046def VST1q8Pseudo : VSTQPseudo<IIC_VST1x2>;
1047def VST1q16Pseudo : VSTQPseudo<IIC_VST1x2>;
1048def VST1q32Pseudo : VSTQPseudo<IIC_VST1x2>;
1049def VST1q64Pseudo : VSTQPseudo<IIC_VST1x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001050
Bob Wilson25eb5012010-03-20 20:54:36 +00001051// ...with address register writeback:
1052class VST1DWB<bits<4> op7_4, string Dt>
1053 : NLdSt<0, 0b00, 0b0111, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001054 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd), IIC_VST1u,
1055 "vst1", Dt, "\\{$Vd\\}, $Rn$Rm", "$Rn.addr = $wb", []> {
1056 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001057}
Bob Wilson25eb5012010-03-20 20:54:36 +00001058class VST1QWB<bits<4> op7_4, string Dt>
1059 : NLdSt<0, 0b00, 0b1010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001060 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1061 IIC_VST1x2u, "vst1", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1062 "$Rn.addr = $wb", []> {
1063 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001064}
Bob Wilson25eb5012010-03-20 20:54:36 +00001065
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001066def VST1d8_UPD : VST1DWB<{0,0,0,?}, "8">;
1067def VST1d16_UPD : VST1DWB<{0,1,0,?}, "16">;
1068def VST1d32_UPD : VST1DWB<{1,0,0,?}, "32">;
1069def VST1d64_UPD : VST1DWB<{1,1,0,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001070
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001071def VST1q8_UPD : VST1QWB<{0,0,?,?}, "8">;
1072def VST1q16_UPD : VST1QWB<{0,1,?,?}, "16">;
1073def VST1q32_UPD : VST1QWB<{1,0,?,?}, "32">;
1074def VST1q64_UPD : VST1QWB<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001075
Evan Cheng60ff8792010-10-11 22:03:18 +00001076def VST1q8Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1077def VST1q16Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1078def VST1q32Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
1079def VST1q64Pseudo_UPD : VSTQWBPseudo<IIC_VST1x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001080
Bob Wilson052ba452010-03-22 18:22:06 +00001081// ...with 3 registers (some of these are only for the disassembler):
Bob Wilson95808322010-03-18 20:18:39 +00001082class VST1D3<bits<4> op7_4, string Dt>
Johnny Chenf50e83f2010-02-24 02:57:20 +00001083 : NLdSt<0, 0b00, 0b0110, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001084 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3),
1085 IIC_VST1x3, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1086 let Rm = 0b1111;
1087 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001088}
Bob Wilson25eb5012010-03-20 20:54:36 +00001089class VST1D3WB<bits<4> op7_4, string Dt>
1090 : NLdSt<0, 0b00, 0b0110, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001091 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001092 DPR:$Vd, DPR:$src2, DPR:$src3),
Owen Andersonf431eda2010-11-02 23:47:29 +00001093 IIC_VST1x3u, "vst1", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1094 "$Rn.addr = $wb", []> {
1095 let Inst{4} = Rn{4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001096}
Bob Wilson052ba452010-03-22 18:22:06 +00001097
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001098def VST1d8T : VST1D3<{0,0,0,?}, "8">;
1099def VST1d16T : VST1D3<{0,1,0,?}, "16">;
1100def VST1d32T : VST1D3<{1,0,0,?}, "32">;
1101def VST1d64T : VST1D3<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001102
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001103def VST1d8T_UPD : VST1D3WB<{0,0,0,?}, "8">;
1104def VST1d16T_UPD : VST1D3WB<{0,1,0,?}, "16">;
1105def VST1d32T_UPD : VST1D3WB<{1,0,0,?}, "32">;
1106def VST1d64T_UPD : VST1D3WB<{1,1,0,?}, "64">;
Bob Wilson052ba452010-03-22 18:22:06 +00001107
Evan Cheng60ff8792010-10-11 22:03:18 +00001108def VST1d64TPseudo : VSTQQPseudo<IIC_VST1x3>;
1109def VST1d64TPseudo_UPD : VSTQQWBPseudo<IIC_VST1x3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001110
Bob Wilson052ba452010-03-22 18:22:06 +00001111// ...with 4 registers (some of these are only for the disassembler):
1112class VST1D4<bits<4> op7_4, string Dt>
1113 : NLdSt<0, 0b00, 0b0010, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001114 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1115 IIC_VST1x4, "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn", "",
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001116 []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001117 let Rm = 0b1111;
1118 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001119}
Bob Wilson25eb5012010-03-20 20:54:36 +00001120class VST1D4WB<bits<4> op7_4, string Dt>
1121 : NLdSt<0, 0b00, 0b0010, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001122 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001123 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST1x4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001124 "vst1", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1125 "$Rn.addr = $wb", []> {
1126 let Inst{5-4} = Rn{5-4};
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001127}
Bob Wilson25eb5012010-03-20 20:54:36 +00001128
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001129def VST1d8Q : VST1D4<{0,0,?,?}, "8">;
1130def VST1d16Q : VST1D4<{0,1,?,?}, "16">;
1131def VST1d32Q : VST1D4<{1,0,?,?}, "32">;
1132def VST1d64Q : VST1D4<{1,1,?,?}, "64">;
Bob Wilson25eb5012010-03-20 20:54:36 +00001133
Owen Andersoncfebe3a2010-11-02 21:06:06 +00001134def VST1d8Q_UPD : VST1D4WB<{0,0,?,?}, "8">;
1135def VST1d16Q_UPD : VST1D4WB<{0,1,?,?}, "16">;
1136def VST1d32Q_UPD : VST1D4WB<{1,0,?,?}, "32">;
1137def VST1d64Q_UPD : VST1D4WB<{1,1,?,?}, "64">;
Bob Wilson9f7d60f2009-08-12 17:04:56 +00001138
Evan Cheng60ff8792010-10-11 22:03:18 +00001139def VST1d64QPseudo : VSTQQPseudo<IIC_VST1x4>;
1140def VST1d64QPseudo_UPD : VSTQQWBPseudo<IIC_VST1x4u>;
Bob Wilson70e48b22010-08-26 05:33:30 +00001141
Bob Wilsonb36ec862009-08-06 18:47:44 +00001142// VST2 : Vector Store (multiple 2-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001143class VST2D<bits<4> op11_8, bits<4> op7_4, string Dt>
1144 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001145 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2),
1146 IIC_VST2, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn", "", []> {
1147 let Rm = 0b1111;
1148 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001149}
Bob Wilson95808322010-03-18 20:18:39 +00001150class VST2Q<bits<4> op7_4, string Dt>
Bob Wilson068b18b2010-03-20 21:15:48 +00001151 : NLdSt<0, 0b00, 0b0011, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001152 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1153 IIC_VST2x2, "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersond2f37942010-11-02 21:16:58 +00001154 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001155 let Rm = 0b1111;
1156 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001157}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001158
Owen Andersond2f37942010-11-02 21:16:58 +00001159def VST2d8 : VST2D<0b1000, {0,0,?,?}, "8">;
1160def VST2d16 : VST2D<0b1000, {0,1,?,?}, "16">;
1161def VST2d32 : VST2D<0b1000, {1,0,?,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001162
Owen Andersond2f37942010-11-02 21:16:58 +00001163def VST2q8 : VST2Q<{0,0,?,?}, "8">;
1164def VST2q16 : VST2Q<{0,1,?,?}, "16">;
1165def VST2q32 : VST2Q<{1,0,?,?}, "32">;
Bob Wilsond2855752009-10-07 18:47:39 +00001166
Evan Cheng60ff8792010-10-11 22:03:18 +00001167def VST2d8Pseudo : VSTQPseudo<IIC_VST2>;
1168def VST2d16Pseudo : VSTQPseudo<IIC_VST2>;
1169def VST2d32Pseudo : VSTQPseudo<IIC_VST2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001170
Evan Cheng60ff8792010-10-11 22:03:18 +00001171def VST2q8Pseudo : VSTQQPseudo<IIC_VST2x2>;
1172def VST2q16Pseudo : VSTQQPseudo<IIC_VST2x2>;
1173def VST2q32Pseudo : VSTQQPseudo<IIC_VST2x2>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001174
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001175// ...with address register writeback:
1176class VST2DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1177 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001178 (ins addrmode6:$Rn, am6offset:$Rm, DPR:$Vd, DPR:$src2),
1179 IIC_VST2u, "vst2", Dt, "\\{$Vd, $src2\\}, $Rn$Rm",
1180 "$Rn.addr = $wb", []> {
1181 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001182}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001183class VST2QWB<bits<4> op7_4, string Dt>
1184 : NLdSt<0, 0b00, 0b0011, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001185 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersond2f37942010-11-02 21:16:58 +00001186 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST2x2u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001187 "vst2", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1188 "$Rn.addr = $wb", []> {
1189 let Inst{5-4} = Rn{5-4};
Owen Andersond2f37942010-11-02 21:16:58 +00001190}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001191
Owen Andersond2f37942010-11-02 21:16:58 +00001192def VST2d8_UPD : VST2DWB<0b1000, {0,0,?,?}, "8">;
1193def VST2d16_UPD : VST2DWB<0b1000, {0,1,?,?}, "16">;
1194def VST2d32_UPD : VST2DWB<0b1000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001195
Owen Andersond2f37942010-11-02 21:16:58 +00001196def VST2q8_UPD : VST2QWB<{0,0,?,?}, "8">;
1197def VST2q16_UPD : VST2QWB<{0,1,?,?}, "16">;
1198def VST2q32_UPD : VST2QWB<{1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001199
Evan Cheng60ff8792010-10-11 22:03:18 +00001200def VST2d8Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1201def VST2d16Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
1202def VST2d32Pseudo_UPD : VSTQWBPseudo<IIC_VST2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001203
Evan Cheng60ff8792010-10-11 22:03:18 +00001204def VST2q8Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1205def VST2q16Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
1206def VST2q32Pseudo_UPD : VSTQQWBPseudo<IIC_VST2x2u>;
Bob Wilsone5ce4f62010-08-28 05:12:57 +00001207
Bob Wilson068b18b2010-03-20 21:15:48 +00001208// ...with double-spaced registers (for disassembly only):
Owen Andersond2f37942010-11-02 21:16:58 +00001209def VST2b8 : VST2D<0b1001, {0,0,?,?}, "8">;
1210def VST2b16 : VST2D<0b1001, {0,1,?,?}, "16">;
1211def VST2b32 : VST2D<0b1001, {1,0,?,?}, "32">;
1212def VST2b8_UPD : VST2DWB<0b1001, {0,0,?,?}, "8">;
1213def VST2b16_UPD : VST2DWB<0b1001, {0,1,?,?}, "16">;
1214def VST2b32_UPD : VST2DWB<0b1001, {1,0,?,?}, "32">;
Johnny Chenf50e83f2010-02-24 02:57:20 +00001215
Bob Wilsonb36ec862009-08-06 18:47:44 +00001216// VST3 : Vector Store (multiple 3-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001217class VST3D<bits<4> op11_8, bits<4> op7_4, string Dt>
1218 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001219 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3,
1220 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn", "", []> {
1221 let Rm = 0b1111;
1222 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001223}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001224
Owen Andersona1a45fd2010-11-02 21:47:03 +00001225def VST3d8 : VST3D<0b0100, {0,0,0,?}, "8">;
1226def VST3d16 : VST3D<0b0100, {0,1,0,?}, "16">;
1227def VST3d32 : VST3D<0b0100, {1,0,0,?}, "32">;
Bob Wilsonb36ec862009-08-06 18:47:44 +00001228
Evan Cheng60ff8792010-10-11 22:03:18 +00001229def VST3d8Pseudo : VSTQQPseudo<IIC_VST3>;
1230def VST3d16Pseudo : VSTQQPseudo<IIC_VST3>;
1231def VST3d32Pseudo : VSTQQPseudo<IIC_VST3>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001232
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001233// ...with address register writeback:
1234class VST3DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1235 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001236 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001237 DPR:$Vd, DPR:$src2, DPR:$src3), IIC_VST3u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001238 "vst3", Dt, "\\{$Vd, $src2, $src3\\}, $Rn$Rm",
1239 "$Rn.addr = $wb", []> {
1240 let Inst{4} = Rn{4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001241}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001242
Owen Andersona1a45fd2010-11-02 21:47:03 +00001243def VST3d8_UPD : VST3DWB<0b0100, {0,0,0,?}, "8">;
1244def VST3d16_UPD : VST3DWB<0b0100, {0,1,0,?}, "16">;
1245def VST3d32_UPD : VST3DWB<0b0100, {1,0,0,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001246
Evan Cheng60ff8792010-10-11 22:03:18 +00001247def VST3d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1248def VST3d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
1249def VST3d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001250
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001251// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001252def VST3q8 : VST3D<0b0101, {0,0,0,?}, "8">;
1253def VST3q16 : VST3D<0b0101, {0,1,0,?}, "16">;
1254def VST3q32 : VST3D<0b0101, {1,0,0,?}, "32">;
1255def VST3q8_UPD : VST3DWB<0b0101, {0,0,0,?}, "8">;
1256def VST3q16_UPD : VST3DWB<0b0101, {0,1,0,?}, "16">;
1257def VST3q32_UPD : VST3DWB<0b0101, {1,0,0,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001258
Evan Cheng60ff8792010-10-11 22:03:18 +00001259def VST3q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1260def VST3q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1261def VST3q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson01ba4612010-08-26 18:51:29 +00001262
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001263// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001264def VST3q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1265def VST3q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
1266def VST3q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST3u>;
Bob Wilson66a70632009-10-07 20:30:08 +00001267
Bob Wilsonb36ec862009-08-06 18:47:44 +00001268// VST4 : Vector Store (multiple 4-element structures)
Bob Wilson068b18b2010-03-20 21:15:48 +00001269class VST4D<bits<4> op11_8, bits<4> op7_4, string Dt>
1270 : NLdSt<0, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001271 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4),
1272 IIC_VST4, "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn",
Owen Andersona1a45fd2010-11-02 21:47:03 +00001273 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001274 let Rm = 0b1111;
1275 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001276}
Bob Wilsonb36ec862009-08-06 18:47:44 +00001277
Owen Andersona1a45fd2010-11-02 21:47:03 +00001278def VST4d8 : VST4D<0b0000, {0,0,?,?}, "8">;
1279def VST4d16 : VST4D<0b0000, {0,1,?,?}, "16">;
1280def VST4d32 : VST4D<0b0000, {1,0,?,?}, "32">;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001281
Evan Cheng60ff8792010-10-11 22:03:18 +00001282def VST4d8Pseudo : VSTQQPseudo<IIC_VST4>;
1283def VST4d16Pseudo : VSTQQPseudo<IIC_VST4>;
1284def VST4d32Pseudo : VSTQQPseudo<IIC_VST4>;
Bob Wilson709d5922010-08-25 23:27:42 +00001285
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001286// ...with address register writeback:
1287class VST4DWB<bits<4> op11_8, bits<4> op7_4, string Dt>
1288 : NLdSt<0, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001289 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersona1a45fd2010-11-02 21:47:03 +00001290 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4), IIC_VST4u,
Owen Andersonf431eda2010-11-02 23:47:29 +00001291 "vst4", Dt, "\\{$Vd, $src2, $src3, $src4\\}, $Rn$Rm",
1292 "$Rn.addr = $wb", []> {
1293 let Inst{5-4} = Rn{5-4};
Owen Andersona1a45fd2010-11-02 21:47:03 +00001294}
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001295
Owen Andersona1a45fd2010-11-02 21:47:03 +00001296def VST4d8_UPD : VST4DWB<0b0000, {0,0,?,?}, "8">;
1297def VST4d16_UPD : VST4DWB<0b0000, {0,1,?,?}, "16">;
1298def VST4d32_UPD : VST4DWB<0b0000, {1,0,?,?}, "32">;
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001299
Evan Cheng60ff8792010-10-11 22:03:18 +00001300def VST4d8Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1301def VST4d16Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
1302def VST4d32Pseudo_UPD : VSTQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001303
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001304// ...with double-spaced registers (non-updating versions for disassembly only):
Owen Andersona1a45fd2010-11-02 21:47:03 +00001305def VST4q8 : VST4D<0b0001, {0,0,?,?}, "8">;
1306def VST4q16 : VST4D<0b0001, {0,1,?,?}, "16">;
1307def VST4q32 : VST4D<0b0001, {1,0,?,?}, "32">;
1308def VST4q8_UPD : VST4DWB<0b0001, {0,0,?,?}, "8">;
1309def VST4q16_UPD : VST4DWB<0b0001, {0,1,?,?}, "16">;
1310def VST4q32_UPD : VST4DWB<0b0001, {1,0,?,?}, "32">;
Bob Wilson068b18b2010-03-20 21:15:48 +00001311
Evan Cheng60ff8792010-10-11 22:03:18 +00001312def VST4q8Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1313def VST4q16Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1314def VST4q32Pseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilson709d5922010-08-25 23:27:42 +00001315
Bob Wilson4f4f93f2010-03-20 21:45:18 +00001316// ...alternate versions to be allocated odd register numbers:
Evan Cheng60ff8792010-10-11 22:03:18 +00001317def VST4q8oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1318def VST4q16oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
1319def VST4q32oddPseudo_UPD : VSTQQQQWBPseudo<IIC_VST4u>;
Bob Wilsonb07c1712009-10-07 21:53:04 +00001320
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001321} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
1322
Bob Wilson8466fa12010-09-13 23:01:35 +00001323// Classes for VST*LN pseudo-instructions with multi-register operands.
1324// These are expanded to real instructions after register allocation.
1325class VSTQLNPseudo<InstrItinClass itin>
1326 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QPR:$src, nohash_imm:$lane),
1327 itin, "">;
1328class VSTQLNWBPseudo<InstrItinClass itin>
1329 : PseudoNLdSt<(outs GPR:$wb),
1330 (ins addrmode6:$addr, am6offset:$offset, QPR:$src,
1331 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1332class VSTQQLNPseudo<InstrItinClass itin>
1333 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQPR:$src, nohash_imm:$lane),
1334 itin, "">;
1335class VSTQQLNWBPseudo<InstrItinClass itin>
1336 : PseudoNLdSt<(outs GPR:$wb),
1337 (ins addrmode6:$addr, am6offset:$offset, QQPR:$src,
1338 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1339class VSTQQQQLNPseudo<InstrItinClass itin>
1340 : PseudoNLdSt<(outs), (ins addrmode6:$addr, QQQQPR:$src, nohash_imm:$lane),
1341 itin, "">;
1342class VSTQQQQLNWBPseudo<InstrItinClass itin>
1343 : PseudoNLdSt<(outs GPR:$wb),
1344 (ins addrmode6:$addr, am6offset:$offset, QQQQPR:$src,
1345 nohash_imm:$lane), itin, "$addr.addr = $wb">;
1346
Bob Wilsonb07c1712009-10-07 21:53:04 +00001347// VST1LN : Vector Store (single element from one lane)
Bob Wilsond168cef2010-11-03 16:24:53 +00001348class VST1LN<bits<4> op11_8, bits<4> op7_4, string Dt, ValueType Ty,
1349 PatFrag StoreOp, SDNode ExtractOp>
Owen Andersone95c9462010-11-02 21:54:45 +00001350 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001351 (ins addrmode6:$Rn, DPR:$Vd, nohash_imm:$lane),
Bob Wilsond168cef2010-11-03 16:24:53 +00001352 IIC_VST1ln, "vst1", Dt, "\\{$Vd[$lane]\\}, $Rn", "",
1353 [(StoreOp (ExtractOp (Ty DPR:$Vd), imm:$lane), addrmode6:$Rn)]> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001354 let Rm = 0b1111;
Owen Andersone95c9462010-11-02 21:54:45 +00001355}
Bob Wilsond168cef2010-11-03 16:24:53 +00001356class VST1QLNPseudo<ValueType Ty, PatFrag StoreOp, SDNode ExtractOp>
1357 : VSTQLNPseudo<IIC_VST1ln> {
1358 let Pattern = [(StoreOp (ExtractOp (Ty QPR:$src), imm:$lane),
1359 addrmode6:$addr)];
1360}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001361
Bob Wilsond168cef2010-11-03 16:24:53 +00001362def VST1LNd8 : VST1LN<0b0000, {?,?,?,0}, "8", v8i8, truncstorei8,
1363 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001364 let Inst{7-5} = lane{2-0};
1365}
Bob Wilsond168cef2010-11-03 16:24:53 +00001366def VST1LNd16 : VST1LN<0b0100, {?,?,0,?}, "16", v4i16, truncstorei16,
1367 NEONvgetlaneu> {
Owen Andersone95c9462010-11-02 21:54:45 +00001368 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001369 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001370}
Bob Wilsond168cef2010-11-03 16:24:53 +00001371def VST1LNd32 : VST1LN<0b1000, {?,0,?,?}, "32", v2i32, store, extractelt> {
Owen Andersone95c9462010-11-02 21:54:45 +00001372 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001373 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001374}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001375
Bob Wilsond168cef2010-11-03 16:24:53 +00001376def VST1LNq8Pseudo : VST1QLNPseudo<v16i8, truncstorei8, NEONvgetlaneu>;
1377def VST1LNq16Pseudo : VST1QLNPseudo<v8i16, truncstorei16, NEONvgetlaneu>;
1378def VST1LNq32Pseudo : VST1QLNPseudo<v4i32, store, extractelt>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001379
Bob Wilson746fa172010-12-10 22:13:32 +00001380def : Pat<(store (extractelt (v2f32 DPR:$src), imm:$lane), addrmode6:$addr),
1381 (VST1LNd32 addrmode6:$addr, DPR:$src, imm:$lane)>;
1382def : Pat<(store (extractelt (v4f32 QPR:$src), imm:$lane), addrmode6:$addr),
1383 (VST1LNq32Pseudo addrmode6:$addr, QPR:$src, imm:$lane)>;
1384
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001385let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in {
1386
1387// ...with address register writeback:
1388class VST1LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersone95c9462010-11-02 21:54:45 +00001389 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001390 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersone95c9462010-11-02 21:54:45 +00001391 DPR:$Vd, nohash_imm:$lane), IIC_VST1lnu, "vst1", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001392 "\\{$Vd[$lane]\\}, $Rn$Rm",
1393 "$Rn.addr = $wb", []>;
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001394
Owen Andersone95c9462010-11-02 21:54:45 +00001395def VST1LNd8_UPD : VST1LNWB<0b0000, {?,?,?,0}, "8"> {
1396 let Inst{7-5} = lane{2-0};
1397}
1398def VST1LNd16_UPD : VST1LNWB<0b0100, {?,?,0,?}, "16"> {
1399 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001400 let Inst{4} = Rn{5};
Owen Andersone95c9462010-11-02 21:54:45 +00001401}
1402def VST1LNd32_UPD : VST1LNWB<0b1000, {?,0,?,?}, "32"> {
1403 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001404 let Inst{5-4} = Rn{5-4};
Owen Andersone95c9462010-11-02 21:54:45 +00001405}
Bob Wilsond0c6bc22010-11-02 21:18:25 +00001406
1407def VST1LNq8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1408def VST1LNq16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
1409def VST1LNq32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST1lnu>;
Bob Wilson63c90632009-10-07 20:49:18 +00001410
Bob Wilson8a3198b2009-09-01 18:51:56 +00001411// VST2LN : Vector Store (single 2-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001412class VST2LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001413 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001414 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, nohash_imm:$lane),
1415 IIC_VST2ln, "vst2", Dt, "\\{$Vd[$lane], $src2[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001416 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001417 let Rm = 0b1111;
1418 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001419}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001420
Owen Andersonb20594f2010-11-02 22:18:18 +00001421def VST2LNd8 : VST2LN<0b0001, {?,?,?,?}, "8"> {
1422 let Inst{7-5} = lane{2-0};
1423}
1424def VST2LNd16 : VST2LN<0b0101, {?,?,0,?}, "16"> {
1425 let Inst{7-6} = lane{1-0};
1426}
1427def VST2LNd32 : VST2LN<0b1001, {?,0,0,?}, "32"> {
1428 let Inst{7} = lane{0};
1429}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001430
Evan Cheng60ff8792010-10-11 22:03:18 +00001431def VST2LNd8Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1432def VST2LNd16Pseudo : VSTQLNPseudo<IIC_VST2ln>;
1433def VST2LNd32Pseudo : VSTQLNPseudo<IIC_VST2ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001434
Bob Wilson41315282010-03-20 20:39:53 +00001435// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001436def VST2LNq16 : VST2LN<0b0101, {?,?,1,?}, "16"> {
1437 let Inst{7-6} = lane{1-0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001438 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001439}
1440def VST2LNq32 : VST2LN<0b1001, {?,1,0,?}, "32"> {
1441 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001442 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001443}
Bob Wilsonc5c6edb2009-10-08 23:38:24 +00001444
Evan Cheng60ff8792010-10-11 22:03:18 +00001445def VST2LNq16Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
1446def VST2LNq32Pseudo : VSTQQLNPseudo<IIC_VST2ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001447
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001448// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001449class VST2LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001450 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Bob Wilson226036e2010-03-20 22:13:40 +00001451 (ins addrmode6:$addr, am6offset:$offset,
Evan Cheng60ff8792010-10-11 22:03:18 +00001452 DPR:$src1, DPR:$src2, nohash_imm:$lane), IIC_VST2lnu, "vst2", Dt,
Bob Wilson226036e2010-03-20 22:13:40 +00001453 "\\{$src1[$lane], $src2[$lane]\\}, $addr$offset",
Owen Andersonb20594f2010-11-02 22:18:18 +00001454 "$addr.addr = $wb", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001455 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001456}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001457
Owen Andersonb20594f2010-11-02 22:18:18 +00001458def VST2LNd8_UPD : VST2LNWB<0b0001, {?,?,?,?}, "8"> {
1459 let Inst{7-5} = lane{2-0};
1460}
1461def VST2LNd16_UPD : VST2LNWB<0b0101, {?,?,0,?}, "16"> {
1462 let Inst{7-6} = lane{1-0};
1463}
1464def VST2LNd32_UPD : VST2LNWB<0b1001, {?,0,0,?}, "32"> {
1465 let Inst{7} = lane{0};
1466}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001467
Evan Cheng60ff8792010-10-11 22:03:18 +00001468def VST2LNd8Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1469def VST2LNd16Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
1470def VST2LNd32Pseudo_UPD : VSTQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001471
Owen Andersonb20594f2010-11-02 22:18:18 +00001472def VST2LNq16_UPD : VST2LNWB<0b0101, {?,?,1,?}, "16"> {
1473 let Inst{7-6} = lane{1-0};
1474}
1475def VST2LNq32_UPD : VST2LNWB<0b1001, {?,1,0,?}, "32"> {
1476 let Inst{7} = lane{0};
1477}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001478
Evan Cheng60ff8792010-10-11 22:03:18 +00001479def VST2LNq16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
1480def VST2LNq32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST2lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001481
Bob Wilson8a3198b2009-09-01 18:51:56 +00001482// VST3LN : Vector Store (single 3-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001483class VST3LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001484 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001485 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3,
Evan Cheng60ff8792010-10-11 22:03:18 +00001486 nohash_imm:$lane), IIC_VST3ln, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001487 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn", "", []> {
1488 let Rm = 0b1111;
Owen Andersonb20594f2010-11-02 22:18:18 +00001489}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001490
Owen Andersonb20594f2010-11-02 22:18:18 +00001491def VST3LNd8 : VST3LN<0b0010, {?,?,?,0}, "8"> {
1492 let Inst{7-5} = lane{2-0};
1493}
1494def VST3LNd16 : VST3LN<0b0110, {?,?,0,0}, "16"> {
1495 let Inst{7-6} = lane{1-0};
1496}
1497def VST3LNd32 : VST3LN<0b1010, {?,0,0,0}, "32"> {
1498 let Inst{7} = lane{0};
1499}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001500
Evan Cheng60ff8792010-10-11 22:03:18 +00001501def VST3LNd8Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1502def VST3LNd16Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
1503def VST3LNd32Pseudo : VSTQQLNPseudo<IIC_VST3ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001504
Bob Wilson41315282010-03-20 20:39:53 +00001505// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001506def VST3LNq16 : VST3LN<0b0110, {?,?,1,0}, "16"> {
1507 let Inst{7-6} = lane{1-0};
1508}
1509def VST3LNq32 : VST3LN<0b1010, {?,1,0,0}, "32"> {
1510 let Inst{7} = lane{0};
1511}
Bob Wilson8cdb2692009-10-08 23:51:31 +00001512
Evan Cheng60ff8792010-10-11 22:03:18 +00001513def VST3LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
1514def VST3LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST3ln>;
Bob Wilson8a3198b2009-09-01 18:51:56 +00001515
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001516// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001517class VST3LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001518 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001519 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001520 DPR:$Vd, DPR:$src2, DPR:$src3, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001521 IIC_VST3lnu, "vst3", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001522 "\\{$Vd[$lane], $src2[$lane], $src3[$lane]\\}, $Rn$Rm",
1523 "$Rn.addr = $wb", []>;
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001524
Owen Andersonb20594f2010-11-02 22:18:18 +00001525def VST3LNd8_UPD : VST3LNWB<0b0010, {?,?,?,0}, "8"> {
1526 let Inst{7-5} = lane{2-0};
1527}
1528def VST3LNd16_UPD : VST3LNWB<0b0110, {?,?,0,0}, "16"> {
1529 let Inst{7-6} = lane{1-0};
1530}
1531def VST3LNd32_UPD : VST3LNWB<0b1010, {?,0,0,0}, "32"> {
1532 let Inst{7} = lane{0};
1533}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001534
Evan Cheng60ff8792010-10-11 22:03:18 +00001535def VST3LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1536def VST3LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
1537def VST3LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001538
Owen Andersonb20594f2010-11-02 22:18:18 +00001539def VST3LNq16_UPD : VST3LNWB<0b0110, {?,?,1,0}, "16"> {
1540 let Inst{7-6} = lane{1-0};
1541}
1542def VST3LNq32_UPD : VST3LNWB<0b1010, {?,1,0,0}, "32"> {
1543 let Inst{7} = lane{0};
1544}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001545
Evan Cheng60ff8792010-10-11 22:03:18 +00001546def VST3LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
1547def VST3LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST3lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001548
Bob Wilson8a3198b2009-09-01 18:51:56 +00001549// VST4LN : Vector Store (single 4-element structure from one lane)
Bob Wilson39842552010-03-22 16:43:10 +00001550class VST4LN<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001551 : NLdStLn<1, 0b00, op11_8, op7_4, (outs),
Owen Andersonf431eda2010-11-02 23:47:29 +00001552 (ins addrmode6:$Rn, DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4,
Evan Cheng60ff8792010-10-11 22:03:18 +00001553 nohash_imm:$lane), IIC_VST4ln, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001554 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn",
Owen Andersonb20594f2010-11-02 22:18:18 +00001555 "", []> {
Owen Andersonf431eda2010-11-02 23:47:29 +00001556 let Rm = 0b1111;
1557 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001558}
Bob Wilson8a3198b2009-09-01 18:51:56 +00001559
Owen Andersonb20594f2010-11-02 22:18:18 +00001560def VST4LNd8 : VST4LN<0b0011, {?,?,?,?}, "8"> {
1561 let Inst{7-5} = lane{2-0};
1562}
1563def VST4LNd16 : VST4LN<0b0111, {?,?,0,?}, "16"> {
1564 let Inst{7-6} = lane{1-0};
1565}
1566def VST4LNd32 : VST4LN<0b1011, {?,0,?,?}, "32"> {
1567 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001568 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001569}
Bob Wilson56311392009-10-09 00:01:36 +00001570
Evan Cheng60ff8792010-10-11 22:03:18 +00001571def VST4LNd8Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1572def VST4LNd16Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
1573def VST4LNd32Pseudo : VSTQQLNPseudo<IIC_VST4ln>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001574
Bob Wilson41315282010-03-20 20:39:53 +00001575// ...with double-spaced registers:
Owen Andersonb20594f2010-11-02 22:18:18 +00001576def VST4LNq16 : VST4LN<0b0111, {?,?,1,?}, "16"> {
1577 let Inst{7-6} = lane{1-0};
1578}
1579def VST4LNq32 : VST4LN<0b1011, {?,1,?,?}, "32"> {
1580 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001581 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001582}
Bob Wilson56311392009-10-09 00:01:36 +00001583
Evan Cheng60ff8792010-10-11 22:03:18 +00001584def VST4LNq16Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
1585def VST4LNq32Pseudo : VSTQQQQLNPseudo<IIC_VST4ln>;
Bob Wilson56311392009-10-09 00:01:36 +00001586
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001587// ...with address register writeback:
Bob Wilson39842552010-03-22 16:43:10 +00001588class VST4LNWB<bits<4> op11_8, bits<4> op7_4, string Dt>
Owen Andersonb20594f2010-11-02 22:18:18 +00001589 : NLdStLn<1, 0b00, op11_8, op7_4, (outs GPR:$wb),
Owen Andersonf431eda2010-11-02 23:47:29 +00001590 (ins addrmode6:$Rn, am6offset:$Rm,
Owen Andersonb20594f2010-11-02 22:18:18 +00001591 DPR:$Vd, DPR:$src2, DPR:$src3, DPR:$src4, nohash_imm:$lane),
Evan Cheng60ff8792010-10-11 22:03:18 +00001592 IIC_VST4lnu, "vst4", Dt,
Owen Andersonf431eda2010-11-02 23:47:29 +00001593 "\\{$Vd[$lane], $src2[$lane], $src3[$lane], $src4[$lane]\\}, $Rn$Rm",
1594 "$Rn.addr = $wb", []> {
1595 let Inst{4} = Rn{4};
Owen Andersonb20594f2010-11-02 22:18:18 +00001596}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001597
Owen Andersonb20594f2010-11-02 22:18:18 +00001598def VST4LNd8_UPD : VST4LNWB<0b0011, {?,?,?,?}, "8"> {
1599 let Inst{7-5} = lane{2-0};
1600}
1601def VST4LNd16_UPD : VST4LNWB<0b0111, {?,?,0,?}, "16"> {
1602 let Inst{7-6} = lane{1-0};
1603}
1604def VST4LNd32_UPD : VST4LNWB<0b1011, {?,0,?,?}, "32"> {
1605 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001606 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001607}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001608
Evan Cheng60ff8792010-10-11 22:03:18 +00001609def VST4LNd8Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1610def VST4LNd16Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
1611def VST4LNd32Pseudo_UPD : VSTQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001612
Owen Andersonb20594f2010-11-02 22:18:18 +00001613def VST4LNq16_UPD : VST4LNWB<0b0111, {?,?,1,?}, "16"> {
1614 let Inst{7-6} = lane{1-0};
1615}
1616def VST4LNq32_UPD : VST4LNWB<0b1011, {?,1,?,?}, "32"> {
1617 let Inst{7} = lane{0};
Owen Andersonf431eda2010-11-02 23:47:29 +00001618 let Inst{5} = Rn{5};
Owen Andersonb20594f2010-11-02 22:18:18 +00001619}
Bob Wilsond5fadaf2010-03-20 21:57:36 +00001620
Evan Cheng60ff8792010-10-11 22:03:18 +00001621def VST4LNq16Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
1622def VST4LNq32Pseudo_UPD : VSTQQQQLNWBPseudo<IIC_VST4lnu>;
Bob Wilson8466fa12010-09-13 23:01:35 +00001623
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001624} // mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1
Bob Wilsonb36ec862009-08-06 18:47:44 +00001625
Bob Wilson205a5ca2009-07-08 18:11:30 +00001626
Bob Wilson5bafff32009-06-22 23:27:02 +00001627//===----------------------------------------------------------------------===//
1628// NEON pattern fragments
1629//===----------------------------------------------------------------------===//
1630
1631// Extract D sub-registers of Q registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001632def DSubReg_i8_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001633 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1634 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/8, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001635}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001636def DSubReg_i16_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001637 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1638 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/4, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001639}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001640def DSubReg_i32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001641 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1642 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue()/2, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001643}]>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001644def DSubReg_f64_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001645 assert(ARM::dsub_7 == ARM::dsub_0+7 && "Unexpected subreg numbering");
1646 return CurDAG->getTargetConstant(ARM::dsub_0 + N->getZExtValue(), MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001647}]>;
1648
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00001649// Extract S sub-registers of Q/D registers.
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001650def SSubReg_f32_reg : SDNodeXForm<imm, [{
Jakob Stoklund Olesen7bb31e32010-05-24 17:13:28 +00001651 assert(ARM::ssub_3 == ARM::ssub_0+3 && "Unexpected subreg numbering");
1652 return CurDAG->getTargetConstant(ARM::ssub_0 + N->getZExtValue(), MVT::i32);
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00001653}]>;
1654
Bob Wilson5bafff32009-06-22 23:27:02 +00001655// Translate lane numbers from Q registers to D subregs.
1656def SubReg_i8_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001657 return CurDAG->getTargetConstant(N->getZExtValue() & 7, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001658}]>;
1659def SubReg_i16_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001660 return CurDAG->getTargetConstant(N->getZExtValue() & 3, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001661}]>;
1662def SubReg_i32_lane : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +00001663 return CurDAG->getTargetConstant(N->getZExtValue() & 1, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001664}]>;
1665
1666//===----------------------------------------------------------------------===//
1667// Instruction Classes
1668//===----------------------------------------------------------------------===//
1669
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001670// Basic 2-register operations: single-, double- and quad-register.
Bob Wilson3a6756c2010-12-13 21:05:52 +00001671let neverHasSideEffects = 1 in
Bob Wilson5bafff32009-06-22 23:27:02 +00001672class N2VD<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001673 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1674 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001675 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1676 (ins DPR:$Vm), IIC_VUNAD, OpcodeStr, Dt,"$Vd, $Vm", "",
1677 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001678class N2VQ<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001679 bits<2> op17_16, bits<5> op11_7, bit op4, string OpcodeStr,
1680 string Dt, ValueType ResTy, ValueType OpTy, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001681 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1682 (ins QPR:$Vm), IIC_VUNAQ, OpcodeStr, Dt,"$Vd, $Vm", "",
1683 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001684
Bob Wilson69bfbd62010-02-17 22:42:54 +00001685// Basic 2-register intrinsics, both double- and quad-register.
Bob Wilson5bafff32009-06-22 23:27:02 +00001686class N2VDInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Johnny Chenfa80bec2010-03-25 20:39:04 +00001687 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001688 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001689 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001690 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
1691 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1692 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001693class N2VQInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
David Goodwin127221f2009-09-23 21:38:08 +00001694 bits<2> op17_16, bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001695 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00001696 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001697 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
1698 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1699 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001700
Bob Wilson973a0742010-08-30 20:02:30 +00001701// Narrow 2-register operations.
1702class N2VN<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1703 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1704 InstrItinClass itin, string OpcodeStr, string Dt,
1705 ValueType TyD, ValueType TyQ, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001706 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1707 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1708 [(set DPR:$Vd, (TyD (OpNode (TyQ QPR:$Vm))))]>;
Bob Wilson973a0742010-08-30 20:02:30 +00001709
Bob Wilson5bafff32009-06-22 23:27:02 +00001710// Narrow 2-register intrinsics.
1711class N2VNInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1712 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001713 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin127221f2009-09-23 21:38:08 +00001714 ValueType TyD, ValueType TyQ, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00001715 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs DPR:$Vd),
1716 (ins QPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1717 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001718
Bob Wilsonb31a11b2010-08-20 04:54:02 +00001719// Long 2-register operations (currently only used for VMOVL).
1720class N2VL<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
1721 bits<2> op17_16, bits<5> op11_7, bit op6, bit op4,
1722 InstrItinClass itin, string OpcodeStr, string Dt,
1723 ValueType TyQ, ValueType TyD, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00001724 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, op6, op4, (outs QPR:$Vd),
1725 (ins DPR:$Vm), itin, OpcodeStr, Dt, "$Vd, $Vm", "",
1726 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001727
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001728// 2-register shuffles (VTRN/VZIP/VUZP), both double- and quad-register.
Evan Chengf81bf152009-11-23 21:57:23 +00001729class N2VDShuffle<bits<2> op19_18, bits<5> op11_7, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001730 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 0, 0, (outs DPR:$Vd, DPR:$Vm),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001731 (ins DPR:$src1, DPR:$src2), IIC_VPERMD,
Owen Andersonca6945e2010-12-01 00:28:25 +00001732 OpcodeStr, Dt, "$Vd, $Vm",
1733 "$src1 = $Vd, $src2 = $Vm", []>;
David Goodwin127221f2009-09-23 21:38:08 +00001734class N2VQShuffle<bits<2> op19_18, bits<5> op11_7,
Evan Chengf81bf152009-11-23 21:57:23 +00001735 InstrItinClass itin, string OpcodeStr, string Dt>
Owen Andersonca6945e2010-12-01 00:28:25 +00001736 : N2V<0b11, 0b11, op19_18, 0b10, op11_7, 1, 0, (outs QPR:$Vd, QPR:$Vm),
1737 (ins QPR:$src1, QPR:$src2), itin, OpcodeStr, Dt, "$Vd, $Vm",
1738 "$src1 = $Vd, $src2 = $Vm", []>;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00001739
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001740// Basic 3-register operations: single-, double- and quad-register.
1741class N3VS<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Bob Wilson6dbcea12010-12-13 21:05:44 +00001742 string OpcodeStr, string Dt>
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001743 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001744 (outs DPR_VFP2:$Vd), (ins DPR_VFP2:$Vn, DPR_VFP2:$Vm), N3RegFrm,
Bob Wilson6dbcea12010-12-13 21:05:44 +00001745 IIC_VBIND, OpcodeStr, Dt, "$Vd, $Vn, $Vm", "", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001746
Bob Wilson5bafff32009-06-22 23:27:02 +00001747class N3VD<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001748 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001749 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001750 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001751 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1752 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1753 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001754 let isCommutable = Commutable;
1755}
1756// Same as N3VD but no data type.
1757class N3VDX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1758 InstrItinClass itin, string OpcodeStr,
1759 ValueType ResTy, ValueType OpTy,
1760 SDNode OpNode, bit Commutable>
1761 : N3VX<op24, op23, op21_20, op11_8, 0, op4,
Jim Grosbachefaeb412010-11-19 22:36:02 +00001762 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1763 OpcodeStr, "$Vd, $Vn, $Vm", "",
1764 [(set DPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001765 let isCommutable = Commutable;
1766}
Johnny Chen897dd0c2010-03-27 01:03:13 +00001767
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001768class N3VDSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001769 InstrItinClass itin, string OpcodeStr, string Dt,
1770 ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001771 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001772 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1773 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1774 [(set (Ty DPR:$Vd),
1775 (Ty (ShOp (Ty DPR:$Vn),
1776 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001777 let isCommutable = 0;
1778}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001779class N3VDSL16<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001780 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001781 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001782 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1783 NVMulSLFrm, IIC_VMULi16D, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1784 [(set (Ty DPR:$Vd),
1785 (Ty (ShOp (Ty DPR:$Vn),
1786 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001787 let isCommutable = 0;
1788}
1789
Bob Wilson5bafff32009-06-22 23:27:02 +00001790class N3VQ<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001791 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001792 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00001793 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001794 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1795 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1796 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Evan Chengf81bf152009-11-23 21:57:23 +00001797 let isCommutable = Commutable;
1798}
1799class N3VQX<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1800 InstrItinClass itin, string OpcodeStr,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001801 ValueType ResTy, ValueType OpTy, SDNode OpNode, bit Commutable>
Evan Chengf81bf152009-11-23 21:57:23 +00001802 : N3VX<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00001803 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1804 OpcodeStr, "$Vd, $Vn, $Vm", "",
1805 [(set QPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>{
Bob Wilson5bafff32009-06-22 23:27:02 +00001806 let isCommutable = Commutable;
1807}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001808class N3VQSL<bits<2> op21_20, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00001809 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00001810 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001811 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001812 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1813 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1814 [(set (ResTy QPR:$Vd),
1815 (ResTy (ShOp (ResTy QPR:$Vn),
1816 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001817 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001818 let isCommutable = 0;
1819}
Bob Wilson9abe19d2010-02-17 00:31:29 +00001820class N3VQSL16<bits<2> op21_20, bits<4> op11_8, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00001821 ValueType ResTy, ValueType OpTy, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001822 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001823 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1824 NVMulSLFrm, IIC_VMULi16Q, OpcodeStr, Dt,"$Vd, $Vn, $Vm[$lane]","",
1825 [(set (ResTy QPR:$Vd),
1826 (ResTy (ShOp (ResTy QPR:$Vn),
1827 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001828 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001829 let isCommutable = 0;
1830}
Bob Wilson5bafff32009-06-22 23:27:02 +00001831
1832// Basic 3-register intrinsics, both double- and quad-register.
1833class N3VDInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001834 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001835 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001836 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001837 (outs DPR:$Vd), (ins DPR:$Vn, DPR:$Vm), f, itin,
1838 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1839 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001840 let isCommutable = Commutable;
1841}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001842class N3VDIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001843 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001844 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001845 (outs DPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1846 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1847 [(set (Ty DPR:$Vd),
1848 (Ty (IntOp (Ty DPR:$Vn),
1849 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001850 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001851 let isCommutable = 0;
1852}
David Goodwin658ea602009-09-25 18:38:29 +00001853class N3VDIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001854 string OpcodeStr, string Dt, ValueType Ty, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001855 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001856 (outs DPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1857 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1858 [(set (Ty DPR:$Vd),
1859 (Ty (IntOp (Ty DPR:$Vn),
1860 (Ty (NEONvduplane (Ty DPR_8:$Vm), imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001861 let isCommutable = 0;
1862}
Owen Anderson3557d002010-10-26 20:56:57 +00001863class N3VDIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1864 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001865 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001866 : N3V<op24, op23, op21_20, op11_8, 0, op4,
1867 (outs DPR:$Vd), (ins DPR:$Vm, DPR:$Vn), f, itin,
1868 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1869 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (OpTy DPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001870 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001871}
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001872
Bob Wilson5bafff32009-06-22 23:27:02 +00001873class N3VQInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00001874 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson9abe19d2010-02-17 00:31:29 +00001875 ValueType ResTy, ValueType OpTy, Intrinsic IntOp, bit Commutable>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001876 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersond451f882010-10-21 20:21:49 +00001877 (outs QPR:$Vd), (ins QPR:$Vn, QPR:$Vm), f, itin,
1878 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
1879 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00001880 let isCommutable = Commutable;
1881}
Jim Grosbach1251e1a2010-11-18 01:39:50 +00001882class N3VQIntSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001883 string OpcodeStr, string Dt,
1884 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001885 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001886 (outs QPR:$Vd), (ins QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
1887 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1888 [(set (ResTy QPR:$Vd),
1889 (ResTy (IntOp (ResTy QPR:$Vn),
1890 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001891 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001892 let isCommutable = 0;
1893}
David Goodwin658ea602009-09-25 18:38:29 +00001894class N3VQIntSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001895 string OpcodeStr, string Dt,
1896 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001897 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001898 (outs QPR:$Vd), (ins QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
1899 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
1900 [(set (ResTy QPR:$Vd),
1901 (ResTy (IntOp (ResTy QPR:$Vn),
1902 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001903 imm:$lane)))))]> {
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001904 let isCommutable = 0;
1905}
Owen Anderson3557d002010-10-26 20:56:57 +00001906class N3VQIntSh<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1907 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00001908 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00001909 : N3V<op24, op23, op21_20, op11_8, 1, op4,
1910 (outs QPR:$Vd), (ins QPR:$Vm, QPR:$Vn), f, itin,
1911 OpcodeStr, Dt, "$Vd, $Vm, $Vn", "",
1912 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (OpTy QPR:$Vn))))]> {
Owen Andersonac922622010-10-26 21:13:59 +00001913 let isCommutable = 0;
Owen Anderson3557d002010-10-26 20:56:57 +00001914}
Bob Wilson5bafff32009-06-22 23:27:02 +00001915
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001916// Multiply-Add/Sub operations: single-, double- and quad-register.
1917class N3VSMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Bob Wilson6dbcea12010-12-13 21:05:44 +00001918 InstrItinClass itin, string OpcodeStr, string Dt>
1919 : N3V<op24, op23, op21_20, op11_8, 0, op4, (outs DPR_VFP2:$Vd),
Owen Andersonca6945e2010-12-01 00:28:25 +00001920 (ins DPR_VFP2:$src1, DPR_VFP2:$Vn, DPR_VFP2:$Vm), N3RegFrm, itin,
1921 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd", []>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00001922
Bob Wilson5bafff32009-06-22 23:27:02 +00001923class N3VDMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001924 InstrItinClass itin, string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00001925 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001926 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001927 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
1928 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1929 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
1930 (Ty (MulOp DPR:$Vn, DPR:$Vm)))))]>;
1931
David Goodwin658ea602009-09-25 18:38:29 +00001932class N3VDMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001933 string OpcodeStr, string Dt,
Evan Cheng48575f62010-12-05 22:04:16 +00001934 ValueType Ty, SDPatternOperator MulOp, SDPatternOperator ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001935 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001936 (outs DPR:$Vd),
1937 (ins DPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001938 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00001939 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1940 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001941 (Ty (ShOp (Ty DPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00001942 (Ty (MulOp DPR:$Vn,
1943 (Ty (NEONvduplane (Ty DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001944 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001945class N3VDMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001946 string OpcodeStr, string Dt,
1947 ValueType Ty, SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001948 : N3V<0, 1, op21_20, op11_8, 1, 0,
Owen Anderson18341e92010-10-22 18:54:37 +00001949 (outs DPR:$Vd),
1950 (ins DPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001951 NVMulSLFrm, itin,
Owen Anderson18341e92010-10-22 18:54:37 +00001952 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1953 [(set (Ty DPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001954 (Ty (ShOp (Ty DPR:$src1),
Owen Anderson18341e92010-10-22 18:54:37 +00001955 (Ty (MulOp DPR:$Vn,
1956 (Ty (NEONvduplane (Ty DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001957 imm:$lane)))))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001958
Bob Wilson5bafff32009-06-22 23:27:02 +00001959class N3VQMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00001960 InstrItinClass itin, string OpcodeStr, string Dt, ValueType Ty,
Evan Cheng48575f62010-12-05 22:04:16 +00001961 SDPatternOperator MulOp, SDPatternOperator OpNode>
Bob Wilson5bafff32009-06-22 23:27:02 +00001962 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson18341e92010-10-22 18:54:37 +00001963 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
1964 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
1965 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
1966 (Ty (MulOp QPR:$Vn, QPR:$Vm)))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001967class N3VQMulOpSL<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001968 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Evan Cheng48575f62010-12-05 22:04:16 +00001969 SDPatternOperator MulOp, SDPatternOperator ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001970 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001971 (outs QPR:$Vd),
1972 (ins QPR:$src1, QPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001973 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00001974 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1975 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001976 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00001977 (ResTy (MulOp QPR:$Vn,
1978 (ResTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001979 imm:$lane)))))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00001980class N3VQMulOpSL16<bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00001981 string OpcodeStr, string Dt,
1982 ValueType ResTy, ValueType OpTy,
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00001983 SDNode MulOp, SDNode ShOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00001984 : N3V<1, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00001985 (outs QPR:$Vd),
1986 (ins QPR:$src1, QPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001987 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00001988 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
1989 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001990 (ResTy (ShOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00001991 (ResTy (MulOp QPR:$Vn,
1992 (ResTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00001993 imm:$lane)))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00001994
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00001995// Neon Intrinsic-Op instructions (VABA): double- and quad-register.
1996class N3VDIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
1997 InstrItinClass itin, string OpcodeStr, string Dt,
1998 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
1999 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002000 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2001 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2002 [(set DPR:$Vd, (Ty (OpNode DPR:$src1,
2003 (Ty (IntOp (Ty DPR:$Vn), (Ty DPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002004class N3VQIntOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2005 InstrItinClass itin, string OpcodeStr, string Dt,
2006 ValueType Ty, Intrinsic IntOp, SDNode OpNode>
2007 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Anderson410aebc2010-10-25 20:52:57 +00002008 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2009 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2010 [(set QPR:$Vd, (Ty (OpNode QPR:$src1,
2011 (Ty (IntOp (Ty QPR:$Vn), (Ty QPR:$Vm))))))]>;
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002012
Bob Wilson5bafff32009-06-22 23:27:02 +00002013// Neon 3-argument intrinsics, both double- and quad-register.
2014// The destination register is also used as the first source operand register.
2015class N3VDInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002016 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002017 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002018 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002019 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2020 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2021 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$src1),
2022 (OpTy DPR:$Vn), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002023class N3VQInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002024 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002025 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002026 : N3V<op24, op23, op21_20, op11_8, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002027 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm), N3RegFrm, itin,
2028 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2029 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$src1),
2030 (OpTy QPR:$Vn), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002031
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002032// Long Multiply-Add/Sub operations.
2033class N3VLMulOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2034 InstrItinClass itin, string OpcodeStr, string Dt,
2035 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
2036 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson92205842010-10-22 19:05:25 +00002037 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2038 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2039 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2040 (TyQ (MulOp (TyD DPR:$Vn),
2041 (TyD DPR:$Vm)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002042class N3VLMulOpSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2043 InstrItinClass itin, string OpcodeStr, string Dt,
2044 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002045 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
2046 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002047 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002048 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2049 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002050 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002051 (TyQ (MulOp (TyD DPR:$Vn),
2052 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002053 imm:$lane))))))]>;
2054class N3VLMulOpSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2055 InstrItinClass itin, string OpcodeStr, string Dt,
2056 ValueType TyQ, ValueType TyD, SDNode MulOp, SDNode OpNode>
Owen Andersonca6945e2010-12-01 00:28:25 +00002057 : N3V<op24, 1, op21_20, op11_8, 1, 0, (outs QPR:$Vd),
2058 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002059 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002060 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2061 [(set QPR:$Vd,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002062 (OpNode (TyQ QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002063 (TyQ (MulOp (TyD DPR:$Vn),
2064 (TyD (NEONvduplane (TyD DPR_8:$Vm),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002065 imm:$lane))))))]>;
2066
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002067// Long Intrinsic-Op vector operations with explicit extend (VABAL).
2068class N3VLIntExtOp<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2069 InstrItinClass itin, string OpcodeStr, string Dt,
2070 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2071 SDNode OpNode>
2072 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson5258b612010-10-25 21:29:04 +00002073 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2074 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2075 [(set QPR:$Vd, (OpNode (TyQ QPR:$src1),
2076 (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2077 (TyD DPR:$Vm)))))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002078
Bob Wilson5bafff32009-06-22 23:27:02 +00002079// Neon Long 3-argument intrinsic. The destination register is
2080// a quad-register and is also used as the first source operand register.
2081class N3VLInt3<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002082 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002083 ValueType TyQ, ValueType TyD, Intrinsic IntOp>
Bob Wilson5bafff32009-06-22 23:27:02 +00002084 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Anderson9b264972010-10-22 19:35:48 +00002085 (outs QPR:$Vd), (ins QPR:$src1, DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2086 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "$src1 = $Vd",
2087 [(set QPR:$Vd,
2088 (TyQ (IntOp (TyQ QPR:$src1), (TyD DPR:$Vn), (TyD DPR:$Vm))))]>;
David Goodwin658ea602009-09-25 18:38:29 +00002089class N3VLInt3SL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002090 string OpcodeStr, string Dt,
2091 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002092 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002093 (outs QPR:$Vd),
2094 (ins QPR:$src1, DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002095 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002096 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2097 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002098 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002099 (OpTy DPR:$Vn),
2100 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002101 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002102class N3VLInt3SL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2103 InstrItinClass itin, string OpcodeStr, string Dt,
2104 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002105 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002106 (outs QPR:$Vd),
2107 (ins QPR:$src1, DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002108 NVMulSLFrm, itin,
Owen Andersonca6945e2010-12-01 00:28:25 +00002109 OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "$src1 = $Vd",
2110 [(set (ResTy QPR:$Vd),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002111 (ResTy (IntOp (ResTy QPR:$src1),
Owen Andersonca6945e2010-12-01 00:28:25 +00002112 (OpTy DPR:$Vn),
2113 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002114 imm:$lane)))))]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002115
Bob Wilson5bafff32009-06-22 23:27:02 +00002116// Narrowing 3-register intrinsics.
2117class N3VNInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002118 string OpcodeStr, string Dt, ValueType TyD, ValueType TyQ,
Bob Wilson5bafff32009-06-22 23:27:02 +00002119 Intrinsic IntOp, bit Commutable>
2120 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002121 (outs DPR:$Vd), (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINi4D,
2122 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2123 [(set DPR:$Vd, (TyD (IntOp (TyQ QPR:$Vn), (TyQ QPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002124 let isCommutable = Commutable;
2125}
2126
Bob Wilson04d6c282010-08-29 05:57:34 +00002127// Long 3-register operations.
2128class N3VL<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2129 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002130 ValueType TyQ, ValueType TyD, SDNode OpNode, bit Commutable>
2131 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002132 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2133 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2134 [(set QPR:$Vd, (TyQ (OpNode (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002135 let isCommutable = Commutable;
2136}
2137class N3VLSL<bit op24, bits<2> op21_20, bits<4> op11_8,
2138 InstrItinClass itin, string OpcodeStr, string Dt,
2139 ValueType TyQ, ValueType TyD, SDNode OpNode>
2140 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002141 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2142 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2143 [(set QPR:$Vd,
2144 (TyQ (OpNode (TyD DPR:$Vn),
2145 (TyD (NEONvduplane (TyD DPR_VFP2:$Vm),imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002146class N3VLSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2147 InstrItinClass itin, string OpcodeStr, string Dt,
2148 ValueType TyQ, ValueType TyD, SDNode OpNode>
2149 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002150 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2151 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2152 [(set QPR:$Vd,
2153 (TyQ (OpNode (TyD DPR:$Vn),
2154 (TyD (NEONvduplane (TyD DPR_8:$Vm), imm:$lane)))))]>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002155
2156// Long 3-register operations with explicitly extended operands.
2157class N3VLExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2158 InstrItinClass itin, string OpcodeStr, string Dt,
2159 ValueType TyQ, ValueType TyD, SDNode OpNode, SDNode ExtOp,
2160 bit Commutable>
Bob Wilson04d6c282010-08-29 05:57:34 +00002161 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002162 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2163 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2164 [(set QPR:$Vd, (OpNode (TyQ (ExtOp (TyD DPR:$Vn))),
2165 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Owen Andersone0e6dc32010-10-21 18:09:17 +00002166 let isCommutable = Commutable;
Bob Wilson04d6c282010-08-29 05:57:34 +00002167}
2168
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002169// Long 3-register intrinsics with explicit extend (VABDL).
2170class N3VLIntExt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2171 InstrItinClass itin, string OpcodeStr, string Dt,
2172 ValueType TyQ, ValueType TyD, Intrinsic IntOp, SDNode ExtOp,
2173 bit Commutable>
2174 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002175 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2176 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2177 [(set QPR:$Vd, (TyQ (ExtOp (TyD (IntOp (TyD DPR:$Vn),
2178 (TyD DPR:$Vm))))))]> {
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002179 let isCommutable = Commutable;
2180}
2181
Bob Wilson5bafff32009-06-22 23:27:02 +00002182// Long 3-register intrinsics.
2183class N3VLInt<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002184 InstrItinClass itin, string OpcodeStr, string Dt,
2185 ValueType TyQ, ValueType TyD, Intrinsic IntOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002186 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002187 (outs QPR:$Vd), (ins DPR:$Vn, DPR:$Vm), N3RegFrm, itin,
2188 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2189 [(set QPR:$Vd, (TyQ (IntOp (TyD DPR:$Vn), (TyD DPR:$Vm))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002190 let isCommutable = Commutable;
2191}
David Goodwin658ea602009-09-25 18:38:29 +00002192class N3VLIntSL<bit op24, bits<2> op21_20, bits<4> op11_8, InstrItinClass itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002193 string OpcodeStr, string Dt,
2194 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002195 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002196 (outs QPR:$Vd), (ins DPR:$Vn, DPR_VFP2:$Vm, nohash_imm:$lane),
2197 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2198 [(set (ResTy QPR:$Vd),
2199 (ResTy (IntOp (OpTy DPR:$Vn),
2200 (OpTy (NEONvduplane (OpTy DPR_VFP2:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002201 imm:$lane)))))]>;
Bob Wilson9abe19d2010-02-17 00:31:29 +00002202class N3VLIntSL16<bit op24, bits<2> op21_20, bits<4> op11_8,
2203 InstrItinClass itin, string OpcodeStr, string Dt,
2204 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Bob Wilson10bc69c2010-03-27 03:56:52 +00002205 : N3V<op24, 1, op21_20, op11_8, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00002206 (outs QPR:$Vd), (ins DPR:$Vn, DPR_8:$Vm, nohash_imm:$lane),
2207 NVMulSLFrm, itin, OpcodeStr, Dt, "$Vd, $Vn, $Vm[$lane]", "",
2208 [(set (ResTy QPR:$Vd),
2209 (ResTy (IntOp (OpTy DPR:$Vn),
2210 (OpTy (NEONvduplane (OpTy DPR_8:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00002211 imm:$lane)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002212
Bob Wilson04d6c282010-08-29 05:57:34 +00002213// Wide 3-register operations.
2214class N3VW<bit op24, bit op23, bits<2> op21_20, bits<4> op11_8, bit op4,
2215 string OpcodeStr, string Dt, ValueType TyQ, ValueType TyD,
2216 SDNode OpNode, SDNode ExtOp, bit Commutable>
Bob Wilson5bafff32009-06-22 23:27:02 +00002217 : N3V<op24, op23, op21_20, op11_8, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002218 (outs QPR:$Vd), (ins QPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VSUBiD,
2219 OpcodeStr, Dt, "$Vd, $Vn, $Vm", "",
2220 [(set QPR:$Vd, (OpNode (TyQ QPR:$Vn),
2221 (TyQ (ExtOp (TyD DPR:$Vm)))))]> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002222 let isCommutable = Commutable;
2223}
2224
2225// Pairwise long 2-register intrinsics, both double- and quad-register.
2226class N2VDPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002227 bits<2> op17_16, bits<5> op11_7, bit op4,
2228 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002229 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002230 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4, (outs DPR:$Vd),
2231 (ins DPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2232 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002233class N2VQPLInt<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002234 bits<2> op17_16, bits<5> op11_7, bit op4,
2235 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002236 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
Owen Andersonca6945e2010-12-01 00:28:25 +00002237 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4, (outs QPR:$Vd),
2238 (ins QPR:$Vm), IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
2239 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002240
2241// Pairwise long 2-register accumulate intrinsics,
2242// both double- and quad-register.
2243// The destination register is also used as the first source operand register.
2244class N2VDPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002245 bits<2> op17_16, bits<5> op11_7, bit op4,
2246 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002247 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2248 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 0, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002249 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vm), IIC_VPALiD,
2250 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2251 [(set DPR:$Vd, (ResTy (IntOp (ResTy DPR:$src1), (OpTy DPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002252class N2VQPLInt2<bits<2> op24_23, bits<2> op21_20, bits<2> op19_18,
Evan Chengf81bf152009-11-23 21:57:23 +00002253 bits<2> op17_16, bits<5> op11_7, bit op4,
2254 string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002255 ValueType ResTy, ValueType OpTy, Intrinsic IntOp>
2256 : N2V<op24_23, op21_20, op19_18, op17_16, op11_7, 1, op4,
Owen Andersonbc4118b2010-10-26 18:18:03 +00002257 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vm), IIC_VPALiQ,
2258 OpcodeStr, Dt, "$Vd, $Vm", "$src1 = $Vd",
2259 [(set QPR:$Vd, (ResTy (IntOp (ResTy QPR:$src1), (OpTy QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002260
2261// Shift by immediate,
2262// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002263class N2VDSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002264 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002265 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002266 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002267 (outs DPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), f, itin,
2268 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2269 [(set DPR:$Vd, (Ty (OpNode (Ty DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002270class N2VQSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002271 Format f, InstrItinClass itin, string OpcodeStr, string Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002272 ValueType Ty, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002273 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002274 (outs QPR:$Vd), (ins QPR:$Vm, i32imm:$SIMM), f, itin,
2275 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2276 [(set QPR:$Vd, (Ty (OpNode (Ty QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002277
Johnny Chen6c8648b2010-03-17 23:26:50 +00002278// Long shift by immediate.
2279class N2VLSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
2280 string OpcodeStr, string Dt,
2281 ValueType ResTy, ValueType OpTy, SDNode OpNode>
2282 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002283 (outs QPR:$Vd), (ins DPR:$Vm, i32imm:$SIMM), N2RegVShLFrm,
2284 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2285 [(set QPR:$Vd, (ResTy (OpNode (OpTy DPR:$Vm),
Johnny Chen6c8648b2010-03-17 23:26:50 +00002286 (i32 imm:$SIMM))))]>;
2287
Bob Wilson5bafff32009-06-22 23:27:02 +00002288// Narrow shift by immediate.
Bob Wilson507df402009-10-21 02:15:46 +00002289class N2VNSh<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002290 InstrItinClass itin, string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002291 ValueType ResTy, ValueType OpTy, SDNode OpNode>
Bob Wilson507df402009-10-21 02:15:46 +00002292 : N2VImm<op24, op23, op11_8, op7, op6, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002293 (outs DPR:$Vd), (ins QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, itin,
2294 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2295 [(set DPR:$Vd, (ResTy (OpNode (OpTy QPR:$Vm),
Bob Wilson5bafff32009-06-22 23:27:02 +00002296 (i32 imm:$SIMM))))]>;
2297
2298// Shift right by immediate and accumulate,
2299// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002300class N2VDShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002301 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002302 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2303 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2304 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2305 [(set DPR:$Vd, (Ty (add DPR:$src1,
2306 (Ty (ShOp DPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002307class N2VQShAdd<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002308 string OpcodeStr, string Dt, ValueType Ty, SDNode ShOp>
Owen Andersondd31ed62010-10-27 17:29:29 +00002309 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2310 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), N2RegVShRFrm, IIC_VPALiD,
2311 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2312 [(set QPR:$Vd, (Ty (add QPR:$src1,
2313 (Ty (ShOp QPR:$Vm, (i32 imm:$SIMM))))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002314
2315// Shift by immediate and insert,
2316// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002317class N2VDShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002318 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002319 : N2VImm<op24, op23, op11_8, op7, 0, op4, (outs DPR:$Vd),
2320 (ins DPR:$src1, DPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiD,
2321 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2322 [(set DPR:$Vd, (Ty (ShOp DPR:$src1, DPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002323class N2VQShIns<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002324 Format f, string OpcodeStr, string Dt, ValueType Ty,SDNode ShOp>
Owen Anderson0745c382010-10-27 17:40:08 +00002325 : N2VImm<op24, op23, op11_8, op7, 1, op4, (outs QPR:$Vd),
2326 (ins QPR:$src1, QPR:$Vm, i32imm:$SIMM), f, IIC_VSHLiQ,
2327 OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "$src1 = $Vd",
2328 [(set QPR:$Vd, (Ty (ShOp QPR:$src1, QPR:$Vm, (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002329
2330// Convert, with fractional bits immediate,
2331// both double- and quad-register.
Bob Wilson507df402009-10-21 02:15:46 +00002332class N2VCvtD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002333 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002334 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002335 : N2VImm<op24, op23, op11_8, op7, 0, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002336 (outs DPR:$Vd), (ins DPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2337 IIC_VUNAD, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2338 [(set DPR:$Vd, (ResTy (IntOp (OpTy DPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson507df402009-10-21 02:15:46 +00002339class N2VCvtQ<bit op24, bit op23, bits<4> op11_8, bit op7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002340 string OpcodeStr, string Dt, ValueType ResTy, ValueType OpTy,
Bob Wilson5bafff32009-06-22 23:27:02 +00002341 Intrinsic IntOp>
Bob Wilson507df402009-10-21 02:15:46 +00002342 : N2VImm<op24, op23, op11_8, op7, 1, op4,
Owen Anderson498ec202010-10-27 22:49:00 +00002343 (outs QPR:$Vd), (ins QPR:$Vm, neon_vcvt_imm32:$SIMM), NVCVTFrm,
2344 IIC_VUNAQ, OpcodeStr, Dt, "$Vd, $Vm, $SIMM", "",
2345 [(set QPR:$Vd, (ResTy (IntOp (OpTy QPR:$Vm), (i32 imm:$SIMM))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002346
2347//===----------------------------------------------------------------------===//
2348// Multiclasses
2349//===----------------------------------------------------------------------===//
2350
Bob Wilson916ac5b2009-10-03 04:44:16 +00002351// Abbreviations used in multiclass suffixes:
2352// Q = quarter int (8 bit) elements
2353// H = half int (16 bit) elements
2354// S = single int (32 bit) elements
2355// D = double int (64 bit) elements
2356
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002357// Neon 2-register vector operations -- for disassembly only.
2358
2359// First with only element sizes of 8, 16 and 32 bits:
Johnny Chen363ac582010-02-23 01:42:58 +00002360multiclass N2V_QHS_cmp<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2361 bits<5> op11_7, bit op4, string opc, string Dt,
Owen Andersonc24cb352010-11-08 23:21:22 +00002362 string asm, SDNode OpNode> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002363 // 64-bit vector types.
2364 def v8i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002365 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002366 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002367 [(set DPR:$Vd, (v8i8 (OpNode (v8i8 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002368 def v4i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002369 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002370 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002371 [(set DPR:$Vd, (v4i16 (OpNode (v4i16 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002372 def v2i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002373 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002374 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002375 [(set DPR:$Vd, (v2i32 (OpNode (v2i32 DPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002376 def v2f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 0, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002377 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002378 opc, "f32", asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002379 [(set DPR:$Vd, (v2f32 (OpNode (v2f32 DPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002380 let Inst{10} = 1; // overwrite F = 1
2381 }
2382
2383 // 128-bit vector types.
2384 def v16i8 : N2V<op24_23, op21_20, 0b00, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002385 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002386 opc, !strconcat(Dt, "8"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002387 [(set QPR:$Vd, (v16i8 (OpNode (v16i8 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002388 def v8i16 : N2V<op24_23, op21_20, 0b01, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002389 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002390 opc, !strconcat(Dt, "16"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002391 [(set QPR:$Vd, (v8i16 (OpNode (v8i16 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002392 def v4i32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002393 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002394 opc, !strconcat(Dt, "32"), asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002395 [(set QPR:$Vd, (v4i32 (OpNode (v4i32 QPR:$Vm))))]>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002396 def v4f32 : N2V<op24_23, op21_20, 0b10, op17_16, op11_7, 1, op4,
Owen Andersonca6945e2010-12-01 00:28:25 +00002397 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
Owen Andersonc24cb352010-11-08 23:21:22 +00002398 opc, "f32", asm, "",
Owen Andersonca6945e2010-12-01 00:28:25 +00002399 [(set QPR:$Vd, (v4f32 (OpNode (v4f32 QPR:$Vm))))]> {
Johnny Chenec5a4cd2010-02-23 00:33:12 +00002400 let Inst{10} = 1; // overwrite F = 1
2401 }
2402}
2403
Bob Wilson5bafff32009-06-22 23:27:02 +00002404// Neon 3-register vector operations.
2405
2406// First with only element sizes of 8, 16 and 32 bits:
2407multiclass N3V_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002408 InstrItinClass itinD16, InstrItinClass itinD32,
2409 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002410 string OpcodeStr, string Dt,
2411 SDNode OpNode, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002412 // 64-bit vector types.
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002413 def v8i8 : N3VD<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002414 OpcodeStr, !strconcat(Dt, "8"),
2415 v8i8, v8i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002416 def v4i16 : N3VD<op24, op23, 0b01, op11_8, op4, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002417 OpcodeStr, !strconcat(Dt, "16"),
2418 v4i16, v4i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002419 def v2i32 : N3VD<op24, op23, 0b10, op11_8, op4, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002420 OpcodeStr, !strconcat(Dt, "32"),
2421 v2i32, v2i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002422
2423 // 128-bit vector types.
David Goodwin127221f2009-09-23 21:38:08 +00002424 def v16i8 : N3VQ<op24, op23, 0b00, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002425 OpcodeStr, !strconcat(Dt, "8"),
2426 v16i8, v16i8, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002427 def v8i16 : N3VQ<op24, op23, 0b01, op11_8, op4, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002428 OpcodeStr, !strconcat(Dt, "16"),
2429 v8i16, v8i16, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002430 def v4i32 : N3VQ<op24, op23, 0b10, op11_8, op4, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002431 OpcodeStr, !strconcat(Dt, "32"),
2432 v4i32, v4i32, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002433}
2434
Evan Chengf81bf152009-11-23 21:57:23 +00002435multiclass N3VSL_HS<bits<4> op11_8, string OpcodeStr, string Dt, SDNode ShOp> {
2436 def v4i16 : N3VDSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
2437 v4i16, ShOp>;
2438 def v2i32 : N3VDSL<0b10, op11_8, IIC_VMULi32D, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002439 v2i32, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002440 def v8i16 : N3VQSL16<0b01, op11_8, OpcodeStr, !strconcat(Dt, "16"),
Evan Chengac0869d2009-11-21 06:21:52 +00002441 v8i16, v4i16, ShOp>;
Evan Chengf81bf152009-11-23 21:57:23 +00002442 def v4i32 : N3VQSL<0b10, op11_8, IIC_VMULi32Q, OpcodeStr, !strconcat(Dt,"32"),
Evan Chengac0869d2009-11-21 06:21:52 +00002443 v4i32, v2i32, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002444}
2445
Bob Wilson5bafff32009-06-22 23:27:02 +00002446// ....then also with element size 64 bits:
2447multiclass N3V_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin127221f2009-09-23 21:38:08 +00002448 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002449 string OpcodeStr, string Dt,
2450 SDNode OpNode, bit Commutable = 0>
David Goodwin127221f2009-09-23 21:38:08 +00002451 : N3V_QHS<op24, op23, op11_8, op4, itinD, itinD, itinQ, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002452 OpcodeStr, Dt, OpNode, Commutable> {
David Goodwin127221f2009-09-23 21:38:08 +00002453 def v1i64 : N3VD<op24, op23, 0b11, op11_8, op4, itinD,
Evan Chengf81bf152009-11-23 21:57:23 +00002454 OpcodeStr, !strconcat(Dt, "64"),
2455 v1i64, v1i64, OpNode, Commutable>;
David Goodwin127221f2009-09-23 21:38:08 +00002456 def v2i64 : N3VQ<op24, op23, 0b11, op11_8, op4, itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002457 OpcodeStr, !strconcat(Dt, "64"),
2458 v2i64, v2i64, OpNode, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002459}
2460
2461
Bob Wilson973a0742010-08-30 20:02:30 +00002462// Neon Narrowing 2-register vector operations,
2463// source operand element sizes of 16, 32 and 64 bits:
2464multiclass N2VN_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002465 bits<5> op11_7, bit op6, bit op4,
Bob Wilson973a0742010-08-30 20:02:30 +00002466 InstrItinClass itin, string OpcodeStr, string Dt,
2467 SDNode OpNode> {
2468 def v8i8 : N2VN<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
2469 itin, OpcodeStr, !strconcat(Dt, "16"),
2470 v8i8, v8i16, OpNode>;
2471 def v4i16 : N2VN<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
2472 itin, OpcodeStr, !strconcat(Dt, "32"),
2473 v4i16, v4i32, OpNode>;
2474 def v2i32 : N2VN<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
2475 itin, OpcodeStr, !strconcat(Dt, "64"),
2476 v2i32, v2i64, OpNode>;
2477}
2478
Bob Wilson5bafff32009-06-22 23:27:02 +00002479// Neon Narrowing 2-register vector intrinsics,
2480// source operand element sizes of 16, 32 and 64 bits:
2481multiclass N2VNInt_HSD<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002482 bits<5> op11_7, bit op6, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002483 InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson5bafff32009-06-22 23:27:02 +00002484 Intrinsic IntOp> {
2485 def v8i8 : N2VNInt<op24_23, op21_20, 0b00, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002486 itin, OpcodeStr, !strconcat(Dt, "16"),
2487 v8i8, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002488 def v4i16 : N2VNInt<op24_23, op21_20, 0b01, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002489 itin, OpcodeStr, !strconcat(Dt, "32"),
2490 v4i16, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002491 def v2i32 : N2VNInt<op24_23, op21_20, 0b10, op17_16, op11_7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002492 itin, OpcodeStr, !strconcat(Dt, "64"),
2493 v2i32, v2i64, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002494}
2495
2496
2497// Neon Lengthening 2-register vector intrinsic (currently specific to VMOVL).
2498// source operand element sizes of 16, 32 and 64 bits:
Bob Wilsonb31a11b2010-08-20 04:54:02 +00002499multiclass N2VL_QHS<bits<2> op24_23, bits<5> op11_7, bit op6, bit op4,
2500 string OpcodeStr, string Dt, SDNode OpNode> {
2501 def v8i16 : N2VL<op24_23, 0b00, 0b10, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2502 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode>;
2503 def v4i32 : N2VL<op24_23, 0b01, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2504 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2505 def v2i64 : N2VL<op24_23, 0b10, 0b00, 0b00, op11_7, op6, op4, IIC_VQUNAiD,
2506 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002507}
2508
2509
2510// Neon 3-register vector intrinsics.
2511
2512// First with only element sizes of 16 and 32 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002513multiclass N3VInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002514 InstrItinClass itinD16, InstrItinClass itinD32,
2515 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002516 string OpcodeStr, string Dt,
2517 Intrinsic IntOp, bit Commutable = 0> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002518 // 64-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002519 def v4i16 : N3VDInt<op24, op23, 0b01, op11_8, op4, f, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002520 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002521 v4i16, v4i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002522 def v2i32 : N3VDInt<op24, op23, 0b10, op11_8, op4, f, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002523 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002524 v2i32, v2i32, IntOp, Commutable>;
2525
2526 // 128-bit vector types.
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002527 def v8i16 : N3VQInt<op24, op23, 0b01, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002528 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002529 v8i16, v8i16, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002530 def v4i32 : N3VQInt<op24, op23, 0b10, op11_8, op4, f, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002531 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002532 v4i32, v4i32, IntOp, Commutable>;
2533}
Owen Anderson3557d002010-10-26 20:56:57 +00002534multiclass N3VInt_HSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2535 InstrItinClass itinD16, InstrItinClass itinD32,
2536 InstrItinClass itinQ16, InstrItinClass itinQ32,
2537 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002538 Intrinsic IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002539 // 64-bit vector types.
2540 def v4i16 : N3VDIntSh<op24, op23, 0b01, op11_8, op4, f, itinD16,
2541 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002542 v4i16, v4i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002543 def v2i32 : N3VDIntSh<op24, op23, 0b10, op11_8, op4, f, itinD32,
2544 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002545 v2i32, v2i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002546
2547 // 128-bit vector types.
2548 def v8i16 : N3VQIntSh<op24, op23, 0b01, op11_8, op4, f, itinQ16,
2549 OpcodeStr, !strconcat(Dt, "16"),
Owen Andersonac922622010-10-26 21:13:59 +00002550 v8i16, v8i16, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002551 def v4i32 : N3VQIntSh<op24, op23, 0b10, op11_8, op4, f, itinQ32,
2552 OpcodeStr, !strconcat(Dt, "32"),
Owen Andersonac922622010-10-26 21:13:59 +00002553 v4i32, v4i32, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002554}
Bob Wilson5bafff32009-06-22 23:27:02 +00002555
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002556multiclass N3VIntSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002557 InstrItinClass itinD16, InstrItinClass itinD32,
2558 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002559 string OpcodeStr, string Dt, Intrinsic IntOp> {
Evan Chengac0869d2009-11-21 06:21:52 +00002560 def v4i16 : N3VDIntSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002561 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002562 def v2i32 : N3VDIntSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002563 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002564 def v8i16 : N3VQIntSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002565 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16, IntOp>;
Evan Chengac0869d2009-11-21 06:21:52 +00002566 def v4i32 : N3VQIntSL<0b10, op11_8, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002567 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002568}
2569
Bob Wilson5bafff32009-06-22 23:27:02 +00002570// ....then also with element size of 8 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002571multiclass N3VInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002572 InstrItinClass itinD16, InstrItinClass itinD32,
2573 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002574 string OpcodeStr, string Dt,
2575 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002576 : N3VInt_HS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002577 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002578 def v8i8 : N3VDInt<op24, op23, 0b00, op11_8, op4, f, itinD16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002579 OpcodeStr, !strconcat(Dt, "8"),
2580 v8i8, v8i8, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002581 def v16i8 : N3VQInt<op24, op23, 0b00, op11_8, op4, f, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002582 OpcodeStr, !strconcat(Dt, "8"),
2583 v16i8, v16i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002584}
Owen Anderson3557d002010-10-26 20:56:57 +00002585multiclass N3VInt_QHSSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2586 InstrItinClass itinD16, InstrItinClass itinD32,
2587 InstrItinClass itinQ16, InstrItinClass itinQ32,
2588 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002589 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002590 : N3VInt_HSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002591 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002592 def v8i8 : N3VDIntSh<op24, op23, 0b00, op11_8, op4, f, itinD16,
2593 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002594 v8i8, v8i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002595 def v16i8 : N3VQIntSh<op24, op23, 0b00, op11_8, op4, f, itinQ16,
2596 OpcodeStr, !strconcat(Dt, "8"),
Owen Andersonac922622010-10-26 21:13:59 +00002597 v16i8, v16i8, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002598}
2599
Bob Wilson5bafff32009-06-22 23:27:02 +00002600
2601// ....then also with element size of 64 bits:
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002602multiclass N3VInt_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
David Goodwin658ea602009-09-25 18:38:29 +00002603 InstrItinClass itinD16, InstrItinClass itinD32,
2604 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002605 string OpcodeStr, string Dt,
2606 Intrinsic IntOp, bit Commutable = 0>
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002607 : N3VInt_QHS<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002608 OpcodeStr, Dt, IntOp, Commutable> {
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002609 def v1i64 : N3VDInt<op24, op23, 0b11, op11_8, op4, f, itinD32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002610 OpcodeStr, !strconcat(Dt, "64"),
2611 v1i64, v1i64, IntOp, Commutable>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00002612 def v2i64 : N3VQInt<op24, op23, 0b11, op11_8, op4, f, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002613 OpcodeStr, !strconcat(Dt, "64"),
2614 v2i64, v2i64, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002615}
Owen Anderson3557d002010-10-26 20:56:57 +00002616multiclass N3VInt_QHSDSh<bit op24, bit op23, bits<4> op11_8, bit op4, Format f,
2617 InstrItinClass itinD16, InstrItinClass itinD32,
2618 InstrItinClass itinQ16, InstrItinClass itinQ32,
2619 string OpcodeStr, string Dt,
Owen Andersonac922622010-10-26 21:13:59 +00002620 Intrinsic IntOp>
Owen Anderson3557d002010-10-26 20:56:57 +00002621 : N3VInt_QHSSh<op24, op23, op11_8, op4, f, itinD16, itinD32, itinQ16, itinQ32,
Owen Andersonac922622010-10-26 21:13:59 +00002622 OpcodeStr, Dt, IntOp> {
Owen Anderson3557d002010-10-26 20:56:57 +00002623 def v1i64 : N3VDIntSh<op24, op23, 0b11, op11_8, op4, f, itinD32,
2624 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002625 v1i64, v1i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002626 def v2i64 : N3VQIntSh<op24, op23, 0b11, op11_8, op4, f, itinQ32,
2627 OpcodeStr, !strconcat(Dt, "64"),
Owen Andersonac922622010-10-26 21:13:59 +00002628 v2i64, v2i64, IntOp>;
Owen Anderson3557d002010-10-26 20:56:57 +00002629}
Bob Wilson5bafff32009-06-22 23:27:02 +00002630
Bob Wilson5bafff32009-06-22 23:27:02 +00002631// Neon Narrowing 3-register vector intrinsics,
2632// source operand element sizes of 16, 32 and 64 bits:
2633multiclass N3VNInt_HSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002634 string OpcodeStr, string Dt,
2635 Intrinsic IntOp, bit Commutable = 0> {
2636 def v8i8 : N3VNInt<op24, op23, 0b00, op11_8, op4,
2637 OpcodeStr, !strconcat(Dt, "16"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002638 v8i8, v8i16, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002639 def v4i16 : N3VNInt<op24, op23, 0b01, op11_8, op4,
2640 OpcodeStr, !strconcat(Dt, "32"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002641 v4i16, v4i32, IntOp, Commutable>;
Evan Chengf81bf152009-11-23 21:57:23 +00002642 def v2i32 : N3VNInt<op24, op23, 0b10, op11_8, op4,
2643 OpcodeStr, !strconcat(Dt, "64"),
Bob Wilson5bafff32009-06-22 23:27:02 +00002644 v2i32, v2i64, IntOp, Commutable>;
2645}
2646
2647
Bob Wilson04d6c282010-08-29 05:57:34 +00002648// Neon Long 3-register vector operations.
2649
2650multiclass N3VL_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2651 InstrItinClass itin16, InstrItinClass itin32,
2652 string OpcodeStr, string Dt,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002653 SDNode OpNode, bit Commutable = 0> {
Bob Wilson04d6c282010-08-29 05:57:34 +00002654 def v8i16 : N3VL<op24, op23, 0b00, op11_8, op4, itin16,
2655 OpcodeStr, !strconcat(Dt, "8"),
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002656 v8i16, v8i8, OpNode, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002657 def v4i32 : N3VL<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002658 OpcodeStr, !strconcat(Dt, "16"),
2659 v4i32, v4i16, OpNode, Commutable>;
2660 def v2i64 : N3VL<op24, op23, 0b10, op11_8, op4, itin32,
2661 OpcodeStr, !strconcat(Dt, "32"),
2662 v2i64, v2i32, OpNode, Commutable>;
2663}
2664
2665multiclass N3VLSL_HS<bit op24, bits<4> op11_8,
2666 InstrItinClass itin, string OpcodeStr, string Dt,
2667 SDNode OpNode> {
2668 def v4i16 : N3VLSL16<op24, 0b01, op11_8, itin, OpcodeStr,
2669 !strconcat(Dt, "16"), v4i32, v4i16, OpNode>;
2670 def v2i32 : N3VLSL<op24, 0b10, op11_8, itin, OpcodeStr,
2671 !strconcat(Dt, "32"), v2i64, v2i32, OpNode>;
2672}
2673
2674multiclass N3VLExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2675 InstrItinClass itin16, InstrItinClass itin32,
2676 string OpcodeStr, string Dt,
2677 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2678 def v8i16 : N3VLExt<op24, op23, 0b00, op11_8, op4, itin16,
2679 OpcodeStr, !strconcat(Dt, "8"),
2680 v8i16, v8i8, OpNode, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002681 def v4i32 : N3VLExt<op24, op23, 0b01, op11_8, op4, itin16,
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002682 OpcodeStr, !strconcat(Dt, "16"),
2683 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2684 def v2i64 : N3VLExt<op24, op23, 0b10, op11_8, op4, itin32,
2685 OpcodeStr, !strconcat(Dt, "32"),
2686 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson04d6c282010-08-29 05:57:34 +00002687}
2688
Bob Wilson5bafff32009-06-22 23:27:02 +00002689// Neon Long 3-register vector intrinsics.
2690
2691// First with only element sizes of 16 and 32 bits:
2692multiclass N3VLInt_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002693 InstrItinClass itin16, InstrItinClass itin32,
2694 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002695 Intrinsic IntOp, bit Commutable = 0> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002696 def v4i32 : N3VLInt<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002697 OpcodeStr, !strconcat(Dt, "16"),
2698 v4i32, v4i16, IntOp, Commutable>;
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002699 def v2i64 : N3VLInt<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002700 OpcodeStr, !strconcat(Dt, "32"),
2701 v2i64, v2i32, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002702}
2703
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002704multiclass N3VLIntSL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002705 InstrItinClass itin, string OpcodeStr, string Dt,
2706 Intrinsic IntOp> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002707 def v4i16 : N3VLIntSL16<op24, 0b01, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002708 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002709 def v2i32 : N3VLIntSL<op24, 0b10, op11_8, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002710 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002711}
2712
Bob Wilson5bafff32009-06-22 23:27:02 +00002713// ....then also with element size of 8 bits:
2714multiclass N3VLInt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002715 InstrItinClass itin16, InstrItinClass itin32,
2716 string OpcodeStr, string Dt,
David Goodwin658ea602009-09-25 18:38:29 +00002717 Intrinsic IntOp, bit Commutable = 0>
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002718 : N3VLInt_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt,
Evan Chengf81bf152009-11-23 21:57:23 +00002719 IntOp, Commutable> {
Anton Korobeynikovecc64062010-04-07 18:21:10 +00002720 def v8i16 : N3VLInt<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002721 OpcodeStr, !strconcat(Dt, "8"),
2722 v8i16, v8i8, IntOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002723}
2724
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002725// ....with explicit extend (VABDL).
2726multiclass N3VLIntExt_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2727 InstrItinClass itin, string OpcodeStr, string Dt,
2728 Intrinsic IntOp, SDNode ExtOp, bit Commutable = 0> {
2729 def v8i16 : N3VLIntExt<op24, op23, 0b00, op11_8, op4, itin,
2730 OpcodeStr, !strconcat(Dt, "8"),
2731 v8i16, v8i8, IntOp, ExtOp, Commutable>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002732 def v4i32 : N3VLIntExt<op24, op23, 0b01, op11_8, op4, itin,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002733 OpcodeStr, !strconcat(Dt, "16"),
2734 v4i32, v4i16, IntOp, ExtOp, Commutable>;
2735 def v2i64 : N3VLIntExt<op24, op23, 0b10, op11_8, op4, itin,
2736 OpcodeStr, !strconcat(Dt, "32"),
2737 v2i64, v2i32, IntOp, ExtOp, Commutable>;
2738}
2739
Bob Wilson5bafff32009-06-22 23:27:02 +00002740
2741// Neon Wide 3-register vector intrinsics,
2742// source operand element sizes of 8, 16 and 32 bits:
Bob Wilson04d6c282010-08-29 05:57:34 +00002743multiclass N3VW_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2744 string OpcodeStr, string Dt,
2745 SDNode OpNode, SDNode ExtOp, bit Commutable = 0> {
2746 def v8i16 : N3VW<op24, op23, 0b00, op11_8, op4,
2747 OpcodeStr, !strconcat(Dt, "8"),
2748 v8i16, v8i8, OpNode, ExtOp, Commutable>;
2749 def v4i32 : N3VW<op24, op23, 0b01, op11_8, op4,
2750 OpcodeStr, !strconcat(Dt, "16"),
2751 v4i32, v4i16, OpNode, ExtOp, Commutable>;
2752 def v2i64 : N3VW<op24, op23, 0b10, op11_8, op4,
2753 OpcodeStr, !strconcat(Dt, "32"),
2754 v2i64, v2i32, OpNode, ExtOp, Commutable>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002755}
2756
2757
2758// Neon Multiply-Op vector operations,
2759// element sizes of 8, 16 and 32 bits:
2760multiclass N3VMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
David Goodwin658ea602009-09-25 18:38:29 +00002761 InstrItinClass itinD16, InstrItinClass itinD32,
2762 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002763 string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002764 // 64-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002765 def v8i8 : N3VDMulOp<op24, op23, 0b00, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002766 OpcodeStr, !strconcat(Dt, "8"), v8i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002767 def v4i16 : N3VDMulOp<op24, op23, 0b01, op11_8, op4, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002768 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002769 def v2i32 : N3VDMulOp<op24, op23, 0b10, op11_8, op4, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002770 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002771
2772 // 128-bit vector types.
David Goodwin658ea602009-09-25 18:38:29 +00002773 def v16i8 : N3VQMulOp<op24, op23, 0b00, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002774 OpcodeStr, !strconcat(Dt, "8"), v16i8, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002775 def v8i16 : N3VQMulOp<op24, op23, 0b01, op11_8, op4, itinQ16,
Evan Chengf81bf152009-11-23 21:57:23 +00002776 OpcodeStr, !strconcat(Dt, "16"), v8i16, mul, OpNode>;
David Goodwin658ea602009-09-25 18:38:29 +00002777 def v4i32 : N3VQMulOp<op24, op23, 0b10, op11_8, op4, itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002778 OpcodeStr, !strconcat(Dt, "32"), v4i32, mul, OpNode>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002779}
2780
Jim Grosbach1251e1a2010-11-18 01:39:50 +00002781multiclass N3VMulOpSL_HS<bits<4> op11_8,
David Goodwin658ea602009-09-25 18:38:29 +00002782 InstrItinClass itinD16, InstrItinClass itinD32,
2783 InstrItinClass itinQ16, InstrItinClass itinQ32,
Evan Chengf81bf152009-11-23 21:57:23 +00002784 string OpcodeStr, string Dt, SDNode ShOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002785 def v4i16 : N3VDMulOpSL16<0b01, op11_8, itinD16,
Evan Chengf81bf152009-11-23 21:57:23 +00002786 OpcodeStr, !strconcat(Dt, "16"), v4i16, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002787 def v2i32 : N3VDMulOpSL<0b10, op11_8, itinD32,
Evan Chengf81bf152009-11-23 21:57:23 +00002788 OpcodeStr, !strconcat(Dt, "32"), v2i32, mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002789 def v8i16 : N3VQMulOpSL16<0b01, op11_8, itinQ16,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002790 OpcodeStr, !strconcat(Dt, "16"), v8i16, v4i16,
2791 mul, ShOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002792 def v4i32 : N3VQMulOpSL<0b10, op11_8, itinQ32,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002793 OpcodeStr, !strconcat(Dt, "32"), v4i32, v2i32,
2794 mul, ShOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002795}
Bob Wilson5bafff32009-06-22 23:27:02 +00002796
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002797// Neon Intrinsic-Op vector operations,
2798// element sizes of 8, 16 and 32 bits:
2799multiclass N3VIntOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2800 InstrItinClass itinD, InstrItinClass itinQ,
2801 string OpcodeStr, string Dt, Intrinsic IntOp,
2802 SDNode OpNode> {
2803 // 64-bit vector types.
2804 def v8i8 : N3VDIntOp<op24, op23, 0b00, op11_8, op4, itinD,
2805 OpcodeStr, !strconcat(Dt, "8"), v8i8, IntOp, OpNode>;
2806 def v4i16 : N3VDIntOp<op24, op23, 0b01, op11_8, op4, itinD,
2807 OpcodeStr, !strconcat(Dt, "16"), v4i16, IntOp, OpNode>;
2808 def v2i32 : N3VDIntOp<op24, op23, 0b10, op11_8, op4, itinD,
2809 OpcodeStr, !strconcat(Dt, "32"), v2i32, IntOp, OpNode>;
2810
2811 // 128-bit vector types.
2812 def v16i8 : N3VQIntOp<op24, op23, 0b00, op11_8, op4, itinQ,
2813 OpcodeStr, !strconcat(Dt, "8"), v16i8, IntOp, OpNode>;
2814 def v8i16 : N3VQIntOp<op24, op23, 0b01, op11_8, op4, itinQ,
2815 OpcodeStr, !strconcat(Dt, "16"), v8i16, IntOp, OpNode>;
2816 def v4i32 : N3VQIntOp<op24, op23, 0b10, op11_8, op4, itinQ,
2817 OpcodeStr, !strconcat(Dt, "32"), v4i32, IntOp, OpNode>;
2818}
2819
Bob Wilson5bafff32009-06-22 23:27:02 +00002820// Neon 3-argument intrinsics,
2821// element sizes of 8, 16 and 32 bits:
2822multiclass N3VInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002823 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002824 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002825 // 64-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002826 def v8i8 : N3VDInt3<op24, op23, 0b00, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002827 OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002828 def v4i16 : N3VDInt3<op24, op23, 0b01, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002829 OpcodeStr, !strconcat(Dt, "16"), v4i16, v4i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002830 def v2i32 : N3VDInt3<op24, op23, 0b10, op11_8, op4, itinD,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002831 OpcodeStr, !strconcat(Dt, "32"), v2i32, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002832
2833 // 128-bit vector types.
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002834 def v16i8 : N3VQInt3<op24, op23, 0b00, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002835 OpcodeStr, !strconcat(Dt, "8"), v16i8, v16i8, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002836 def v8i16 : N3VQInt3<op24, op23, 0b01, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002837 OpcodeStr, !strconcat(Dt, "16"), v8i16, v8i16, IntOp>;
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00002838 def v4i32 : N3VQInt3<op24, op23, 0b10, op11_8, op4, itinQ,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002839 OpcodeStr, !strconcat(Dt, "32"), v4i32, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002840}
2841
2842
Bob Wilsond0b69cf2010-09-01 23:50:19 +00002843// Neon Long Multiply-Op vector operations,
2844// element sizes of 8, 16 and 32 bits:
2845multiclass N3VLMulOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2846 InstrItinClass itin16, InstrItinClass itin32,
2847 string OpcodeStr, string Dt, SDNode MulOp,
2848 SDNode OpNode> {
2849 def v8i16 : N3VLMulOp<op24, op23, 0b00, op11_8, op4, itin16, OpcodeStr,
2850 !strconcat(Dt, "8"), v8i16, v8i8, MulOp, OpNode>;
2851 def v4i32 : N3VLMulOp<op24, op23, 0b01, op11_8, op4, itin16, OpcodeStr,
2852 !strconcat(Dt, "16"), v4i32, v4i16, MulOp, OpNode>;
2853 def v2i64 : N3VLMulOp<op24, op23, 0b10, op11_8, op4, itin32, OpcodeStr,
2854 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2855}
2856
2857multiclass N3VLMulOpSL_HS<bit op24, bits<4> op11_8, string OpcodeStr,
2858 string Dt, SDNode MulOp, SDNode OpNode> {
2859 def v4i16 : N3VLMulOpSL16<op24, 0b01, op11_8, IIC_VMACi16D, OpcodeStr,
2860 !strconcat(Dt,"16"), v4i32, v4i16, MulOp, OpNode>;
2861 def v2i32 : N3VLMulOpSL<op24, 0b10, op11_8, IIC_VMACi32D, OpcodeStr,
2862 !strconcat(Dt, "32"), v2i64, v2i32, MulOp, OpNode>;
2863}
2864
2865
Bob Wilson5bafff32009-06-22 23:27:02 +00002866// Neon Long 3-argument intrinsics.
2867
2868// First with only element sizes of 16 and 32 bits:
2869multiclass N3VLInt3_HS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002870 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002871 string OpcodeStr, string Dt, Intrinsic IntOp> {
Anton Korobeynikov95102072010-04-07 18:21:04 +00002872 def v4i32 : N3VLInt3<op24, op23, 0b01, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002873 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, IntOp>;
Anton Korobeynikov95102072010-04-07 18:21:04 +00002874 def v2i64 : N3VLInt3<op24, op23, 0b10, op11_8, op4, itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002875 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002876}
2877
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002878multiclass N3VLInt3SL_HS<bit op24, bits<4> op11_8,
Evan Chengf81bf152009-11-23 21:57:23 +00002879 string OpcodeStr, string Dt, Intrinsic IntOp> {
David Goodwin658ea602009-09-25 18:38:29 +00002880 def v4i16 : N3VLInt3SL16<op24, 0b01, op11_8, IIC_VMACi16D,
Evan Chengf81bf152009-11-23 21:57:23 +00002881 OpcodeStr, !strconcat(Dt,"16"), v4i32, v4i16, IntOp>;
David Goodwin658ea602009-09-25 18:38:29 +00002882 def v2i32 : N3VLInt3SL<op24, 0b10, op11_8, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00002883 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, IntOp>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00002884}
2885
Bob Wilson5bafff32009-06-22 23:27:02 +00002886// ....then also with element size of 8 bits:
2887multiclass N3VLInt3_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
Anton Korobeynikov95102072010-04-07 18:21:04 +00002888 InstrItinClass itin16, InstrItinClass itin32,
Evan Chengf81bf152009-11-23 21:57:23 +00002889 string OpcodeStr, string Dt, Intrinsic IntOp>
Anton Korobeynikov95102072010-04-07 18:21:04 +00002890 : N3VLInt3_HS<op24, op23, op11_8, op4, itin16, itin32, OpcodeStr, Dt, IntOp> {
2891 def v8i16 : N3VLInt3<op24, op23, 0b00, op11_8, op4, itin16,
Evan Chengf81bf152009-11-23 21:57:23 +00002892 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002893}
2894
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00002895// ....with explicit extend (VABAL).
2896multiclass N3VLIntExtOp_QHS<bit op24, bit op23, bits<4> op11_8, bit op4,
2897 InstrItinClass itin, string OpcodeStr, string Dt,
2898 Intrinsic IntOp, SDNode ExtOp, SDNode OpNode> {
2899 def v8i16 : N3VLIntExtOp<op24, op23, 0b00, op11_8, op4, itin,
2900 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8,
2901 IntOp, ExtOp, OpNode>;
2902 def v4i32 : N3VLIntExtOp<op24, op23, 0b01, op11_8, op4, itin,
2903 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16,
2904 IntOp, ExtOp, OpNode>;
2905 def v2i64 : N3VLIntExtOp<op24, op23, 0b10, op11_8, op4, itin,
2906 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32,
2907 IntOp, ExtOp, OpNode>;
2908}
2909
Bob Wilson5bafff32009-06-22 23:27:02 +00002910
2911// Neon 2-register vector intrinsics,
2912// element sizes of 8, 16 and 32 bits:
2913multiclass N2VInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
David Goodwin127221f2009-09-23 21:38:08 +00002914 bits<5> op11_7, bit op4,
2915 InstrItinClass itinD, InstrItinClass itinQ,
Evan Chengf81bf152009-11-23 21:57:23 +00002916 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002917 // 64-bit vector types.
2918 def v8i8 : N2VDInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002919 itinD, OpcodeStr, !strconcat(Dt, "8"), v8i8, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002920 def v4i16 : N2VDInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002921 itinD, OpcodeStr, !strconcat(Dt, "16"),v4i16,v4i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002922 def v2i32 : N2VDInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002923 itinD, OpcodeStr, !strconcat(Dt, "32"),v2i32,v2i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002924
2925 // 128-bit vector types.
2926 def v16i8 : N2VQInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002927 itinQ, OpcodeStr, !strconcat(Dt, "8"), v16i8,v16i8,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002928 def v8i16 : N2VQInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002929 itinQ, OpcodeStr, !strconcat(Dt, "16"),v8i16,v8i16,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002930 def v4i32 : N2VQInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Bob Wilson9abe19d2010-02-17 00:31:29 +00002931 itinQ, OpcodeStr, !strconcat(Dt, "32"),v4i32,v4i32,IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002932}
2933
2934
2935// Neon Pairwise long 2-register intrinsics,
2936// element sizes of 8, 16 and 32 bits:
2937multiclass N2VPLInt_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2938 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002939 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002940 // 64-bit vector types.
2941 def v8i8 : N2VDPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002942 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002943 def v4i16 : N2VDPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002944 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002945 def v2i32 : N2VDPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002946 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002947
2948 // 128-bit vector types.
2949 def v16i8 : N2VQPLInt<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002950 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002951 def v8i16 : N2VQPLInt<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002952 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002953 def v4i32 : N2VQPLInt<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002954 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002955}
2956
2957
2958// Neon Pairwise long 2-register accumulate intrinsics,
2959// element sizes of 8, 16 and 32 bits:
2960multiclass N2VPLInt2_QHS<bits<2> op24_23, bits<2> op21_20, bits<2> op17_16,
2961 bits<5> op11_7, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002962 string OpcodeStr, string Dt, Intrinsic IntOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002963 // 64-bit vector types.
2964 def v8i8 : N2VDPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002965 OpcodeStr, !strconcat(Dt, "8"), v4i16, v8i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002966 def v4i16 : N2VDPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002967 OpcodeStr, !strconcat(Dt, "16"), v2i32, v4i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002968 def v2i32 : N2VDPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002969 OpcodeStr, !strconcat(Dt, "32"), v1i64, v2i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002970
2971 // 128-bit vector types.
2972 def v16i8 : N2VQPLInt2<op24_23, op21_20, 0b00, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002973 OpcodeStr, !strconcat(Dt, "8"), v8i16, v16i8, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002974 def v8i16 : N2VQPLInt2<op24_23, op21_20, 0b01, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002975 OpcodeStr, !strconcat(Dt, "16"), v4i32, v8i16, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002976 def v4i32 : N2VQPLInt2<op24_23, op21_20, 0b10, op17_16, op11_7, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00002977 OpcodeStr, !strconcat(Dt, "32"), v2i64, v4i32, IntOp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00002978}
2979
2980
2981// Neon 2-register vector shift by immediate,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002982// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00002983// element sizes of 8, 16, 32 and 64 bits:
2984multiclass N2VSh_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00002985 InstrItinClass itin, string OpcodeStr, string Dt,
2986 SDNode OpNode, Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00002987 // 64-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00002988 def v8i8 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002989 OpcodeStr, !strconcat(Dt, "8"), v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002990 let Inst{21-19} = 0b001; // imm6 = 001xxx
2991 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002992 def v4i16 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002993 OpcodeStr, !strconcat(Dt, "16"), v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002994 let Inst{21-20} = 0b01; // imm6 = 01xxxx
2995 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00002996 def v2i32 : N2VDSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00002997 OpcodeStr, !strconcat(Dt, "32"), v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00002998 let Inst{21} = 0b1; // imm6 = 1xxxxx
2999 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00003000 def v1i64 : N2VDSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003001 OpcodeStr, !strconcat(Dt, "64"), v1i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003002 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003003
3004 // 128-bit vector types.
Johnny Chen0a3dc102010-03-26 01:07:59 +00003005 def v16i8 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003006 OpcodeStr, !strconcat(Dt, "8"), v16i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003007 let Inst{21-19} = 0b001; // imm6 = 001xxx
3008 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00003009 def v8i16 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003010 OpcodeStr, !strconcat(Dt, "16"), v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003011 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3012 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00003013 def v4i32 : N2VQSh<op24, op23, op11_8, 0, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003014 OpcodeStr, !strconcat(Dt, "32"), v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003015 let Inst{21} = 0b1; // imm6 = 1xxxxx
3016 }
Johnny Chen0a3dc102010-03-26 01:07:59 +00003017 def v2i64 : N2VQSh<op24, op23, op11_8, 1, op4, f, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003018 OpcodeStr, !strconcat(Dt, "64"), v2i64, OpNode>;
Bob Wilson507df402009-10-21 02:15:46 +00003019 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003020}
3021
Bob Wilson5bafff32009-06-22 23:27:02 +00003022// Neon Shift-Accumulate vector operations,
3023// element sizes of 8, 16, 32 and 64 bits:
3024multiclass N2VShAdd_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003025 string OpcodeStr, string Dt, SDNode ShOp> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003026 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00003027 def v8i8 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003028 OpcodeStr, !strconcat(Dt, "8"), v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003029 let Inst{21-19} = 0b001; // imm6 = 001xxx
3030 }
3031 def v4i16 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003032 OpcodeStr, !strconcat(Dt, "16"), v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003033 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3034 }
3035 def v2i32 : N2VDShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003036 OpcodeStr, !strconcat(Dt, "32"), v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003037 let Inst{21} = 0b1; // imm6 = 1xxxxx
3038 }
3039 def v1i64 : N2VDShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003040 OpcodeStr, !strconcat(Dt, "64"), v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003041 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003042
3043 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00003044 def v16i8 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003045 OpcodeStr, !strconcat(Dt, "8"), v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003046 let Inst{21-19} = 0b001; // imm6 = 001xxx
3047 }
3048 def v8i16 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003049 OpcodeStr, !strconcat(Dt, "16"), v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003050 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3051 }
3052 def v4i32 : N2VQShAdd<op24, op23, op11_8, 0, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003053 OpcodeStr, !strconcat(Dt, "32"), v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003054 let Inst{21} = 0b1; // imm6 = 1xxxxx
3055 }
3056 def v2i64 : N2VQShAdd<op24, op23, op11_8, 1, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003057 OpcodeStr, !strconcat(Dt, "64"), v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003058 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003059}
3060
3061
3062// Neon Shift-Insert vector operations,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003063// with f of either N2RegVShLFrm or N2RegVShRFrm
Bob Wilson5bafff32009-06-22 23:27:02 +00003064// element sizes of 8, 16, 32 and 64 bits:
3065multiclass N2VShIns_QHSD<bit op24, bit op23, bits<4> op11_8, bit op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003066 string OpcodeStr, SDNode ShOp,
3067 Format f> {
Bob Wilson5bafff32009-06-22 23:27:02 +00003068 // 64-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00003069 def v8i8 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003070 f, OpcodeStr, "8", v8i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003071 let Inst{21-19} = 0b001; // imm6 = 001xxx
3072 }
3073 def v4i16 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003074 f, OpcodeStr, "16", v4i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003075 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3076 }
3077 def v2i32 : N2VDShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003078 f, OpcodeStr, "32", v2i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003079 let Inst{21} = 0b1; // imm6 = 1xxxxx
3080 }
3081 def v1i64 : N2VDShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003082 f, OpcodeStr, "64", v1i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003083 // imm6 = xxxxxx
Bob Wilson5bafff32009-06-22 23:27:02 +00003084
3085 // 128-bit vector types.
Bob Wilson507df402009-10-21 02:15:46 +00003086 def v16i8 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003087 f, OpcodeStr, "8", v16i8, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003088 let Inst{21-19} = 0b001; // imm6 = 001xxx
3089 }
3090 def v8i16 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003091 f, OpcodeStr, "16", v8i16, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003092 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3093 }
3094 def v4i32 : N2VQShIns<op24, op23, op11_8, 0, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003095 f, OpcodeStr, "32", v4i32, ShOp> {
Bob Wilson507df402009-10-21 02:15:46 +00003096 let Inst{21} = 0b1; // imm6 = 1xxxxx
3097 }
3098 def v2i64 : N2VQShIns<op24, op23, op11_8, 1, op4,
Johnny Chen0a3dc102010-03-26 01:07:59 +00003099 f, OpcodeStr, "64", v2i64, ShOp>;
Bob Wilson507df402009-10-21 02:15:46 +00003100 // imm6 = xxxxxx
3101}
3102
3103// Neon Shift Long operations,
3104// element sizes of 8, 16, 32 bits:
3105multiclass N2VLSh_QHS<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003106 bit op4, string OpcodeStr, string Dt, SDNode OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003107 def v8i16 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003108 OpcodeStr, !strconcat(Dt, "8"), v8i16, v8i8, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003109 let Inst{21-19} = 0b001; // imm6 = 001xxx
3110 }
3111 def v4i32 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003112 OpcodeStr, !strconcat(Dt, "16"), v4i32, v4i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003113 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3114 }
3115 def v2i64 : N2VLSh<op24, op23, op11_8, op7, op6, op4,
Evan Chengf81bf152009-11-23 21:57:23 +00003116 OpcodeStr, !strconcat(Dt, "32"), v2i64, v2i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003117 let Inst{21} = 0b1; // imm6 = 1xxxxx
3118 }
3119}
3120
3121// Neon Shift Narrow operations,
3122// element sizes of 16, 32, 64 bits:
3123multiclass N2VNSh_HSD<bit op24, bit op23, bits<4> op11_8, bit op7, bit op6,
Evan Chengf81bf152009-11-23 21:57:23 +00003124 bit op4, InstrItinClass itin, string OpcodeStr, string Dt,
Bob Wilson507df402009-10-21 02:15:46 +00003125 SDNode OpNode> {
3126 def v8i8 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003127 OpcodeStr, !strconcat(Dt, "16"), v8i8, v8i16, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003128 let Inst{21-19} = 0b001; // imm6 = 001xxx
3129 }
3130 def v4i16 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003131 OpcodeStr, !strconcat(Dt, "32"), v4i16, v4i32, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003132 let Inst{21-20} = 0b01; // imm6 = 01xxxx
3133 }
3134 def v2i32 : N2VNSh<op24, op23, op11_8, op7, op6, op4, itin,
Evan Chengf81bf152009-11-23 21:57:23 +00003135 OpcodeStr, !strconcat(Dt, "64"), v2i32, v2i64, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003136 let Inst{21} = 0b1; // imm6 = 1xxxxx
3137 }
Bob Wilson5bafff32009-06-22 23:27:02 +00003138}
3139
3140//===----------------------------------------------------------------------===//
3141// Instruction Definitions.
3142//===----------------------------------------------------------------------===//
3143
3144// Vector Add Operations.
3145
3146// VADD : Vector Add (integer and floating-point)
Evan Chengf81bf152009-11-23 21:57:23 +00003147defm VADD : N3V_QHSD<0, 0, 0b1000, 0, IIC_VBINiD, IIC_VBINiQ, "vadd", "i",
Evan Chengac0869d2009-11-21 06:21:52 +00003148 add, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003149def VADDfd : N3VD<0, 0, 0b00, 0b1101, 0, IIC_VBIND, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003150 v2f32, v2f32, fadd, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003151def VADDfq : N3VQ<0, 0, 0b00, 0b1101, 0, IIC_VBINQ, "vadd", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003152 v4f32, v4f32, fadd, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003153// VADDL : Vector Add Long (Q = D + D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003154defm VADDLs : N3VLExt_QHS<0,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3155 "vaddl", "s", add, sext, 1>;
3156defm VADDLu : N3VLExt_QHS<1,1,0b0000,0, IIC_VSHLiD, IIC_VSHLiD,
3157 "vaddl", "u", add, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003158// VADDW : Vector Add Wide (Q = Q + D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003159defm VADDWs : N3VW_QHS<0,1,0b0001,0, "vaddw", "s", add, sext, 0>;
3160defm VADDWu : N3VW_QHS<1,1,0b0001,0, "vaddw", "u", add, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003161// VHADD : Vector Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003162defm VHADDs : N3VInt_QHS<0, 0, 0b0000, 0, N3RegFrm,
3163 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3164 "vhadd", "s", int_arm_neon_vhadds, 1>;
3165defm VHADDu : N3VInt_QHS<1, 0, 0b0000, 0, N3RegFrm,
3166 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3167 "vhadd", "u", int_arm_neon_vhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003168// VRHADD : Vector Rounding Halving Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003169defm VRHADDs : N3VInt_QHS<0, 0, 0b0001, 0, N3RegFrm,
3170 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3171 "vrhadd", "s", int_arm_neon_vrhadds, 1>;
3172defm VRHADDu : N3VInt_QHS<1, 0, 0b0001, 0, N3RegFrm,
3173 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3174 "vrhadd", "u", int_arm_neon_vrhaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003175// VQADD : Vector Saturating Add
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003176defm VQADDs : N3VInt_QHSD<0, 0, 0b0000, 1, N3RegFrm,
3177 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3178 "vqadd", "s", int_arm_neon_vqadds, 1>;
3179defm VQADDu : N3VInt_QHSD<1, 0, 0b0000, 1, N3RegFrm,
3180 IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q, IIC_VBINi4Q,
3181 "vqadd", "u", int_arm_neon_vqaddu, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003182// VADDHN : Vector Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003183defm VADDHN : N3VNInt_HSD<0,1,0b0100,0, "vaddhn", "i",
3184 int_arm_neon_vaddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003185// VRADDHN : Vector Rounding Add and Narrow Returning High Half (D = Q + Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003186defm VRADDHN : N3VNInt_HSD<1,1,0b0100,0, "vraddhn", "i",
3187 int_arm_neon_vraddhn, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003188
3189// Vector Multiply Operations.
3190
3191// VMUL : Vector Multiply (integer, polynomial and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003192defm VMUL : N3V_QHS<0, 0, 0b1001, 1, IIC_VMULi16D, IIC_VMULi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003193 IIC_VMULi16Q, IIC_VMULi32Q, "vmul", "i", mul, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003194def VMULpd : N3VDInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16D, "vmul",
3195 "p8", v8i8, v8i8, int_arm_neon_vmulp, 1>;
3196def VMULpq : N3VQInt<1, 0, 0b00, 0b1001, 1, N3RegFrm, IIC_VMULi16Q, "vmul",
3197 "p8", v16i8, v16i8, int_arm_neon_vmulp, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003198def VMULfd : N3VD<1, 0, 0b00, 0b1101, 1, IIC_VFMULD, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003199 v2f32, v2f32, fmul, 1>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003200def VMULfq : N3VQ<1, 0, 0b00, 0b1101, 1, IIC_VFMULQ, "vmul", "f32",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003201 v4f32, v4f32, fmul, 1>;
3202defm VMULsl : N3VSL_HS<0b1000, "vmul", "i", mul>;
3203def VMULslfd : N3VDSL<0b10, 0b1001, IIC_VBIND, "vmul", "f32", v2f32, fmul>;
3204def VMULslfq : N3VQSL<0b10, 0b1001, IIC_VBINQ, "vmul", "f32", v4f32,
3205 v2f32, fmul>;
3206
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003207def : Pat<(v8i16 (mul (v8i16 QPR:$src1),
3208 (v8i16 (NEONvduplane (v8i16 QPR:$src2), imm:$lane)))),
3209 (v8i16 (VMULslv8i16 (v8i16 QPR:$src1),
3210 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003211 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003212 (SubReg_i16_lane imm:$lane)))>;
3213def : Pat<(v4i32 (mul (v4i32 QPR:$src1),
3214 (v4i32 (NEONvduplane (v4i32 QPR:$src2), imm:$lane)))),
3215 (v4i32 (VMULslv4i32 (v4i32 QPR:$src1),
3216 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003217 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003218 (SubReg_i32_lane imm:$lane)))>;
3219def : Pat<(v4f32 (fmul (v4f32 QPR:$src1),
3220 (v4f32 (NEONvduplane (v4f32 QPR:$src2), imm:$lane)))),
3221 (v4f32 (VMULslfq (v4f32 QPR:$src1),
3222 (v2f32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003223 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003224 (SubReg_i32_lane imm:$lane)))>;
3225
Bob Wilson5bafff32009-06-22 23:27:02 +00003226// VQDMULH : Vector Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003227defm VQDMULH : N3VInt_HS<0, 0, 0b1011, 0, N3RegFrm, IIC_VMULi16D, IIC_VMULi32D,
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003228 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003229 "vqdmulh", "s", int_arm_neon_vqdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003230defm VQDMULHsl: N3VIntSL_HS<0b1100, IIC_VMULi16D, IIC_VMULi32D,
3231 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003232 "vqdmulh", "s", int_arm_neon_vqdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003233def : Pat<(v8i16 (int_arm_neon_vqdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003234 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3235 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003236 (v8i16 (VQDMULHslv8i16 (v8i16 QPR:$src1),
3237 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003238 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003239 (SubReg_i16_lane imm:$lane)))>;
3240def : Pat<(v4i32 (int_arm_neon_vqdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003241 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3242 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003243 (v4i32 (VQDMULHslv4i32 (v4i32 QPR:$src1),
3244 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003245 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003246 (SubReg_i32_lane imm:$lane)))>;
3247
Bob Wilson5bafff32009-06-22 23:27:02 +00003248// VQRDMULH : Vector Rounding Saturating Doubling Multiply Returning High Half
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003249defm VQRDMULH : N3VInt_HS<1, 0, 0b1011, 0, N3RegFrm,
3250 IIC_VMULi16D,IIC_VMULi32D,IIC_VMULi16Q,IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003251 "vqrdmulh", "s", int_arm_neon_vqrdmulh, 1>;
David Goodwin658ea602009-09-25 18:38:29 +00003252defm VQRDMULHsl : N3VIntSL_HS<0b1101, IIC_VMULi16D, IIC_VMULi32D,
3253 IIC_VMULi16Q, IIC_VMULi32Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003254 "vqrdmulh", "s", int_arm_neon_vqrdmulh>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003255def : Pat<(v8i16 (int_arm_neon_vqrdmulh (v8i16 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003256 (v8i16 (NEONvduplane (v8i16 QPR:$src2),
3257 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003258 (v8i16 (VQRDMULHslv8i16 (v8i16 QPR:$src1),
3259 (v4i16 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003260 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003261 (SubReg_i16_lane imm:$lane)))>;
3262def : Pat<(v4i32 (int_arm_neon_vqrdmulh (v4i32 QPR:$src1),
Evan Chengac0869d2009-11-21 06:21:52 +00003263 (v4i32 (NEONvduplane (v4i32 QPR:$src2),
3264 imm:$lane)))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003265 (v4i32 (VQRDMULHslv4i32 (v4i32 QPR:$src1),
3266 (v2i32 (EXTRACT_SUBREG QPR:$src2,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003267 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003268 (SubReg_i32_lane imm:$lane)))>;
3269
Bob Wilson5bafff32009-06-22 23:27:02 +00003270// VMULL : Vector Multiply Long (integer and polynomial) (Q = D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003271defm VMULLs : N3VL_QHS<0,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3272 "vmull", "s", NEONvmulls, 1>;
3273defm VMULLu : N3VL_QHS<1,1,0b1100,0, IIC_VMULi16D, IIC_VMULi32D,
3274 "vmull", "u", NEONvmullu, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003275def VMULLp : N3VLInt<0, 1, 0b00, 0b1110, 0, IIC_VMULi16D, "vmull", "p8",
Evan Chengac0869d2009-11-21 06:21:52 +00003276 v8i16, v8i8, int_arm_neon_vmullp, 1>;
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003277defm VMULLsls : N3VLSL_HS<0, 0b1010, IIC_VMULi16D, "vmull", "s", NEONvmulls>;
3278defm VMULLslu : N3VLSL_HS<1, 0b1010, IIC_VMULi16D, "vmull", "u", NEONvmullu>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003279
Bob Wilson5bafff32009-06-22 23:27:02 +00003280// VQDMULL : Vector Saturating Doubling Multiply Long (Q = D * D)
Anton Korobeynikovecc64062010-04-07 18:21:10 +00003281defm VQDMULL : N3VLInt_HS<0,1,0b1101,0, IIC_VMULi16D, IIC_VMULi32D,
3282 "vqdmull", "s", int_arm_neon_vqdmull, 1>;
3283defm VQDMULLsl: N3VLIntSL_HS<0, 0b1011, IIC_VMULi16D,
3284 "vqdmull", "s", int_arm_neon_vqdmull>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003285
3286// Vector Multiply-Accumulate and Multiply-Subtract Operations.
3287
3288// VMLA : Vector Multiply Accumulate (integer and floating-point)
David Goodwin658ea602009-09-25 18:38:29 +00003289defm VMLA : N3VMulOp_QHS<0, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003290 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3291def VMLAfd : N3VDMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003292 v2f32, fmul_su, fadd_mlx>,
3293 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003294def VMLAfq : N3VQMulOp<0, 0, 0b00, 0b1101, 1, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003295 v4f32, fmul_su, fadd_mlx>,
3296 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003297defm VMLAsl : N3VMulOpSL_HS<0b0000, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003298 IIC_VMACi16Q, IIC_VMACi32Q, "vmla", "i", add>;
3299def VMLAslfd : N3VDMulOpSL<0b10, 0b0001, IIC_VMACD, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003300 v2f32, fmul_su, fadd_mlx>,
3301 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003302def VMLAslfq : N3VQMulOpSL<0b10, 0b0001, IIC_VMACQ, "vmla", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003303 v4f32, v2f32, fmul_su, fadd_mlx>,
3304 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003305
3306def : Pat<(v8i16 (add (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003307 (mul (v8i16 QPR:$src2),
3308 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3309 (v8i16 (VMLAslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003310 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003311 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003312 (SubReg_i16_lane imm:$lane)))>;
3313
3314def : Pat<(v4i32 (add (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003315 (mul (v4i32 QPR:$src2),
3316 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3317 (v4i32 (VMLAslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003318 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003319 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003320 (SubReg_i32_lane imm:$lane)))>;
3321
Evan Cheng48575f62010-12-05 22:04:16 +00003322def : Pat<(v4f32 (fadd_mlx (v4f32 QPR:$src1),
3323 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003324 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003325 (v4f32 (VMLAslfq (v4f32 QPR:$src1),
3326 (v4f32 QPR:$src2),
3327 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003328 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003329 (SubReg_i32_lane imm:$lane)))>,
3330 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003331
Bob Wilson5bafff32009-06-22 23:27:02 +00003332// VMLAL : Vector Multiply Accumulate Long (Q += D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003333defm VMLALs : N3VLMulOp_QHS<0,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3334 "vmlal", "s", NEONvmulls, add>;
3335defm VMLALu : N3VLMulOp_QHS<1,1,0b1000,0, IIC_VMACi16D, IIC_VMACi32D,
3336 "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003337
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003338defm VMLALsls : N3VLMulOpSL_HS<0, 0b0010, "vmlal", "s", NEONvmulls, add>;
3339defm VMLALslu : N3VLMulOpSL_HS<1, 0b0010, "vmlal", "u", NEONvmullu, add>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003340
Bob Wilson5bafff32009-06-22 23:27:02 +00003341// VQDMLAL : Vector Saturating Doubling Multiply Accumulate Long (Q += D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003342defm VQDMLAL : N3VLInt3_HS<0, 1, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003343 "vqdmlal", "s", int_arm_neon_vqdmlal>;
Evan Chengf81bf152009-11-23 21:57:23 +00003344defm VQDMLALsl: N3VLInt3SL_HS<0, 0b0011, "vqdmlal", "s", int_arm_neon_vqdmlal>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003345
Bob Wilson5bafff32009-06-22 23:27:02 +00003346// VMLS : Vector Multiply Subtract (integer and floating-point)
Bob Wilson8f07b9e2009-10-03 04:41:21 +00003347defm VMLS : N3VMulOp_QHS<1, 0, 0b1001, 0, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003348 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3349def VMLSfd : N3VDMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003350 v2f32, fmul_su, fsub_mlx>,
3351 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003352def VMLSfq : N3VQMulOp<0, 0, 0b10, 0b1101, 1, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003353 v4f32, fmul_su, fsub_mlx>,
3354 Requires<[HasNEON, UseFPVMLx]>;
David Goodwin658ea602009-09-25 18:38:29 +00003355defm VMLSsl : N3VMulOpSL_HS<0b0100, IIC_VMACi16D, IIC_VMACi32D,
Evan Chengf81bf152009-11-23 21:57:23 +00003356 IIC_VMACi16Q, IIC_VMACi32Q, "vmls", "i", sub>;
3357def VMLSslfd : N3VDMulOpSL<0b10, 0b0101, IIC_VMACD, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003358 v2f32, fmul_su, fsub_mlx>,
3359 Requires<[HasNEON, UseFPVMLx]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003360def VMLSslfq : N3VQMulOpSL<0b10, 0b0101, IIC_VMACQ, "vmls", "f32",
Evan Cheng48575f62010-12-05 22:04:16 +00003361 v4f32, v2f32, fmul_su, fsub_mlx>,
3362 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003363
3364def : Pat<(v8i16 (sub (v8i16 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003365 (mul (v8i16 QPR:$src2),
3366 (v8i16 (NEONvduplane (v8i16 QPR:$src3), imm:$lane))))),
3367 (v8i16 (VMLSslv8i16 (v8i16 QPR:$src1), (v8i16 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003368 (v4i16 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003369 (DSubReg_i16_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003370 (SubReg_i16_lane imm:$lane)))>;
3371
3372def : Pat<(v4i32 (sub (v4i32 QPR:$src1),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003373 (mul (v4i32 QPR:$src2),
3374 (v4i32 (NEONvduplane (v4i32 QPR:$src3), imm:$lane))))),
3375 (v4i32 (VMLSslv4i32 (v4i32 QPR:$src1), (v4i32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003376 (v2i32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003377 (DSubReg_i32_reg imm:$lane))),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003378 (SubReg_i32_lane imm:$lane)))>;
3379
Evan Cheng48575f62010-12-05 22:04:16 +00003380def : Pat<(v4f32 (fsub_mlx (v4f32 QPR:$src1),
3381 (fmul_su (v4f32 QPR:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00003382 (v4f32 (NEONvduplane (v4f32 QPR:$src3), imm:$lane))))),
3383 (v4f32 (VMLSslfq (v4f32 QPR:$src1), (v4f32 QPR:$src2),
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003384 (v2f32 (EXTRACT_SUBREG QPR:$src3,
Bob Wilson9abe19d2010-02-17 00:31:29 +00003385 (DSubReg_i32_reg imm:$lane))),
Evan Cheng48575f62010-12-05 22:04:16 +00003386 (SubReg_i32_lane imm:$lane)))>,
3387 Requires<[HasNEON, UseFPVMLx]>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003388
Bob Wilson5bafff32009-06-22 23:27:02 +00003389// VMLSL : Vector Multiply Subtract Long (Q -= D * D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003390defm VMLSLs : N3VLMulOp_QHS<0,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3391 "vmlsl", "s", NEONvmulls, sub>;
3392defm VMLSLu : N3VLMulOp_QHS<1,1,0b1010,0, IIC_VMACi16D, IIC_VMACi32D,
3393 "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003394
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003395defm VMLSLsls : N3VLMulOpSL_HS<0, 0b0110, "vmlsl", "s", NEONvmulls, sub>;
3396defm VMLSLslu : N3VLMulOpSL_HS<1, 0b0110, "vmlsl", "u", NEONvmullu, sub>;
Anton Korobeynikov6ca0b9e2009-09-08 15:22:32 +00003397
Bob Wilson5bafff32009-06-22 23:27:02 +00003398// VQDMLSL : Vector Saturating Doubling Multiply Subtract Long (Q -= D * D)
Anton Korobeynikov95102072010-04-07 18:21:04 +00003399defm VQDMLSL : N3VLInt3_HS<0, 1, 0b1011, 0, IIC_VMACi16D, IIC_VMACi32D,
Anton Korobeynikov0a3e2b52010-04-07 18:20:42 +00003400 "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Evan Chengf81bf152009-11-23 21:57:23 +00003401defm VQDMLSLsl: N3VLInt3SL_HS<0, 0b111, "vqdmlsl", "s", int_arm_neon_vqdmlsl>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003402
3403// Vector Subtract Operations.
3404
3405// VSUB : Vector Subtract (integer and floating-point)
Evan Chengac0869d2009-11-21 06:21:52 +00003406defm VSUB : N3V_QHSD<1, 0, 0b1000, 0, IIC_VSUBiD, IIC_VSUBiQ,
Evan Chengf81bf152009-11-23 21:57:23 +00003407 "vsub", "i", sub, 0>;
3408def VSUBfd : N3VD<0, 0, 0b10, 0b1101, 0, IIC_VBIND, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003409 v2f32, v2f32, fsub, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003410def VSUBfq : N3VQ<0, 0, 0b10, 0b1101, 0, IIC_VBINQ, "vsub", "f32",
Evan Chengac0869d2009-11-21 06:21:52 +00003411 v4f32, v4f32, fsub, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003412// VSUBL : Vector Subtract Long (Q = D - D)
Bob Wilsond0b69cf2010-09-01 23:50:19 +00003413defm VSUBLs : N3VLExt_QHS<0,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3414 "vsubl", "s", sub, sext, 0>;
3415defm VSUBLu : N3VLExt_QHS<1,1,0b0010,0, IIC_VSHLiD, IIC_VSHLiD,
3416 "vsubl", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003417// VSUBW : Vector Subtract Wide (Q = Q - D)
Bob Wilson04d6c282010-08-29 05:57:34 +00003418defm VSUBWs : N3VW_QHS<0,1,0b0011,0, "vsubw", "s", sub, sext, 0>;
3419defm VSUBWu : N3VW_QHS<1,1,0b0011,0, "vsubw", "u", sub, zext, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003420// VHSUB : Vector Halving Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003421defm VHSUBs : N3VInt_QHS<0, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003422 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003423 "vhsub", "s", int_arm_neon_vhsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003424defm VHSUBu : N3VInt_QHS<1, 0, 0b0010, 0, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003425 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003426 "vhsub", "u", int_arm_neon_vhsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003427// VQSUB : Vector Saturing Subtract
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003428defm VQSUBs : N3VInt_QHSD<0, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003429 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003430 "vqsub", "s", int_arm_neon_vqsubs, 0>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003431defm VQSUBu : N3VInt_QHSD<1, 0, 0b0010, 1, N3RegFrm,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003432 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Evan Chengf81bf152009-11-23 21:57:23 +00003433 "vqsub", "u", int_arm_neon_vqsubu, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003434// VSUBHN : Vector Subtract and Narrow Returning High Half (D = Q - Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003435defm VSUBHN : N3VNInt_HSD<0,1,0b0110,0, "vsubhn", "i",
3436 int_arm_neon_vsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003437// VRSUBHN : Vector Rounding Subtract and Narrow Returning High Half (D=Q-Q)
Evan Chengf81bf152009-11-23 21:57:23 +00003438defm VRSUBHN : N3VNInt_HSD<1,1,0b0110,0, "vrsubhn", "i",
3439 int_arm_neon_vrsubhn, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003440
3441// Vector Comparisons.
3442
3443// VCEQ : Vector Compare Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003444defm VCEQ : N3V_QHS<1, 0, 0b1000, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3445 IIC_VSUBi4Q, "vceq", "i", NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003446def VCEQfd : N3VD<0,0,0b00,0b1110,0, IIC_VBIND, "vceq", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003447 NEONvceq, 1>;
Evan Chengf81bf152009-11-23 21:57:23 +00003448def VCEQfq : N3VQ<0,0,0b00,0b1110,0, IIC_VBINQ, "vceq", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003449 NEONvceq, 1>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003450
Johnny Chen363ac582010-02-23 01:42:58 +00003451defm VCEQz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00010, 0, "vceq", "i",
Owen Andersonca6945e2010-12-01 00:28:25 +00003452 "$Vd, $Vm, #0", NEONvceqz>;
Johnny Chenec5a4cd2010-02-23 00:33:12 +00003453
Bob Wilson5bafff32009-06-22 23:27:02 +00003454// VCGE : Vector Compare Greater Than or Equal
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003455defm VCGEs : N3V_QHS<0, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3456 IIC_VSUBi4Q, "vcge", "s", NEONvcge, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003457defm VCGEu : N3V_QHS<1, 0, 0b0011, 1, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003458 IIC_VSUBi4Q, "vcge", "u", NEONvcgeu, 0>;
Johnny Chen69631b12010-03-24 21:25:07 +00003459def VCGEfd : N3VD<1,0,0b00,0b1110,0, IIC_VBIND, "vcge", "f32", v2i32, v2f32,
3460 NEONvcge, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003461def VCGEfq : N3VQ<1,0,0b00,0b1110,0, IIC_VBINQ, "vcge", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003462 NEONvcge, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003463
Johnny Chen363ac582010-02-23 01:42:58 +00003464defm VCGEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00001, 0, "vcge", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003465 "$Vd, $Vm, #0", NEONvcgez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003466defm VCLEz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00011, 0, "vcle", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003467 "$Vd, $Vm, #0", NEONvclez>;
Johnny Chen363ac582010-02-23 01:42:58 +00003468
Bob Wilson5bafff32009-06-22 23:27:02 +00003469// VCGT : Vector Compare Greater Than
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003470defm VCGTs : N3V_QHS<0, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3471 IIC_VSUBi4Q, "vcgt", "s", NEONvcgt, 0>;
3472defm VCGTu : N3V_QHS<1, 0, 0b0011, 0, IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q,
3473 IIC_VSUBi4Q, "vcgt", "u", NEONvcgtu, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003474def VCGTfd : N3VD<1,0,0b10,0b1110,0, IIC_VBIND, "vcgt", "f32", v2i32, v2f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003475 NEONvcgt, 0>;
Evan Chengf81bf152009-11-23 21:57:23 +00003476def VCGTfq : N3VQ<1,0,0b10,0b1110,0, IIC_VBINQ, "vcgt", "f32", v4i32, v4f32,
Evan Chengac0869d2009-11-21 06:21:52 +00003477 NEONvcgt, 0>;
Owen Andersonc24cb352010-11-08 23:21:22 +00003478
Johnny Chen363ac582010-02-23 01:42:58 +00003479defm VCGTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00000, 0, "vcgt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003480 "$Vd, $Vm, #0", NEONvcgtz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003481defm VCLTz : N2V_QHS_cmp<0b11, 0b11, 0b01, 0b00100, 0, "vclt", "s",
Owen Andersonca6945e2010-12-01 00:28:25 +00003482 "$Vd, $Vm, #0", NEONvcltz>;
Johnny Chen363ac582010-02-23 01:42:58 +00003483
Bob Wilson5bafff32009-06-22 23:27:02 +00003484// VACGE : Vector Absolute Compare Greater Than or Equal (aka VCAGE)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003485def VACGEd : N3VDInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacge",
3486 "f32", v2i32, v2f32, int_arm_neon_vacged, 0>;
3487def VACGEq : N3VQInt<1, 0, 0b00, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacge",
3488 "f32", v4i32, v4f32, int_arm_neon_vacgeq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003489// VACGT : Vector Absolute Compare Greater Than (aka VCAGT)
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003490def VACGTd : N3VDInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBIND, "vacgt",
3491 "f32", v2i32, v2f32, int_arm_neon_vacgtd, 0>;
3492def VACGTq : N3VQInt<1, 0, 0b10, 0b1110, 1, N3RegFrm, IIC_VBINQ, "vacgt",
3493 "f32", v4i32, v4f32, int_arm_neon_vacgtq, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003494// VTST : Vector Test Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003495defm VTST : N3V_QHS<0, 0, 0b1000, 1, IIC_VBINi4D, IIC_VBINi4D, IIC_VBINi4Q,
Bob Wilson3a4a8322010-01-17 06:35:17 +00003496 IIC_VBINi4Q, "vtst", "", NEONvtst, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003497
3498// Vector Bitwise Operations.
3499
Bob Wilsoncba270d2010-07-13 21:16:48 +00003500def vnotd : PatFrag<(ops node:$in),
3501 (xor node:$in, (bitconvert (v8i8 NEONimmAllOnesV)))>;
3502def vnotq : PatFrag<(ops node:$in),
3503 (xor node:$in, (bitconvert (v16i8 NEONimmAllOnesV)))>;
Chris Lattnerb26fdcb2010-03-28 08:08:07 +00003504
3505
Bob Wilson5bafff32009-06-22 23:27:02 +00003506// VAND : Vector Bitwise AND
Evan Chengf81bf152009-11-23 21:57:23 +00003507def VANDd : N3VDX<0, 0, 0b00, 0b0001, 1, IIC_VBINiD, "vand",
3508 v2i32, v2i32, and, 1>;
3509def VANDq : N3VQX<0, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "vand",
3510 v4i32, v4i32, and, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003511
3512// VEOR : Vector Bitwise Exclusive OR
Evan Chengf81bf152009-11-23 21:57:23 +00003513def VEORd : N3VDX<1, 0, 0b00, 0b0001, 1, IIC_VBINiD, "veor",
3514 v2i32, v2i32, xor, 1>;
3515def VEORq : N3VQX<1, 0, 0b00, 0b0001, 1, IIC_VBINiQ, "veor",
3516 v4i32, v4i32, xor, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003517
3518// VORR : Vector Bitwise OR
Evan Chengf81bf152009-11-23 21:57:23 +00003519def VORRd : N3VDX<0, 0, 0b10, 0b0001, 1, IIC_VBINiD, "vorr",
3520 v2i32, v2i32, or, 1>;
3521def VORRq : N3VQX<0, 0, 0b10, 0b0001, 1, IIC_VBINiQ, "vorr",
3522 v4i32, v4i32, or, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003523
Owen Andersond9668172010-11-03 22:44:51 +00003524def VORRiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 0, 1,
3525 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3526 IIC_VMOVImm,
3527 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3528 [(set DPR:$Vd,
3529 (v4i16 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
3530 let Inst{9} = SIMM{9};
3531}
3532
Owen Anderson080c0922010-11-05 19:27:46 +00003533def VORRiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003534 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3535 IIC_VMOVImm,
3536 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3537 [(set DPR:$Vd,
3538 (v2i32 (NEONvorrImm DPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003539 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003540}
3541
3542def VORRiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 0, 1,
3543 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3544 IIC_VMOVImm,
3545 "vorr", "i16", "$Vd, $SIMM", "$src = $Vd",
3546 [(set QPR:$Vd,
3547 (v8i16 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
3548 let Inst{9} = SIMM{9};
3549}
3550
Owen Anderson080c0922010-11-05 19:27:46 +00003551def VORRiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 0, 1,
Owen Andersond9668172010-11-03 22:44:51 +00003552 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3553 IIC_VMOVImm,
3554 "vorr", "i32", "$Vd, $SIMM", "$src = $Vd",
3555 [(set QPR:$Vd,
3556 (v4i32 (NEONvorrImm QPR:$src, timm:$SIMM)))]> {
Owen Anderson080c0922010-11-05 19:27:46 +00003557 let Inst{10-9} = SIMM{10-9};
Owen Andersond9668172010-11-03 22:44:51 +00003558}
3559
3560
Bob Wilson5bafff32009-06-22 23:27:02 +00003561// VBIC : Vector Bitwise Bit Clear (AND NOT)
Owen Andersonca6945e2010-12-01 00:28:25 +00003562def VBICd : N3VX<0, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3563 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3564 "vbic", "$Vd, $Vn, $Vm", "",
3565 [(set DPR:$Vd, (v2i32 (and DPR:$Vn,
3566 (vnotd DPR:$Vm))))]>;
3567def VBICq : N3VX<0, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3568 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3569 "vbic", "$Vd, $Vn, $Vm", "",
3570 [(set QPR:$Vd, (v4i32 (and QPR:$Vn,
3571 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003572
Owen Anderson080c0922010-11-05 19:27:46 +00003573def VBICiv4i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 0, 1, 1,
3574 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3575 IIC_VMOVImm,
3576 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3577 [(set DPR:$Vd,
3578 (v4i16 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3579 let Inst{9} = SIMM{9};
3580}
3581
3582def VBICiv2i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 0, 1, 1,
3583 (outs DPR:$Vd), (ins nModImm:$SIMM, DPR:$src),
3584 IIC_VMOVImm,
3585 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3586 [(set DPR:$Vd,
3587 (v2i32 (NEONvbicImm DPR:$src, timm:$SIMM)))]> {
3588 let Inst{10-9} = SIMM{10-9};
3589}
3590
3591def VBICiv8i16 : N1ModImm<1, 0b000, {1,0,?,1}, 0, 1, 1, 1,
3592 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3593 IIC_VMOVImm,
3594 "vbic", "i16", "$Vd, $SIMM", "$src = $Vd",
3595 [(set QPR:$Vd,
3596 (v8i16 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3597 let Inst{9} = SIMM{9};
3598}
3599
3600def VBICiv4i32 : N1ModImm<1, 0b000, {0,?,?,1}, 0, 1, 1, 1,
3601 (outs QPR:$Vd), (ins nModImm:$SIMM, QPR:$src),
3602 IIC_VMOVImm,
3603 "vbic", "i32", "$Vd, $SIMM", "$src = $Vd",
3604 [(set QPR:$Vd,
3605 (v4i32 (NEONvbicImm QPR:$src, timm:$SIMM)))]> {
3606 let Inst{10-9} = SIMM{10-9};
3607}
3608
Bob Wilson5bafff32009-06-22 23:27:02 +00003609// VORN : Vector Bitwise OR NOT
Owen Andersonca6945e2010-12-01 00:28:25 +00003610def VORNd : N3VX<0, 0, 0b11, 0b0001, 0, 1, (outs DPR:$Vd),
3611 (ins DPR:$Vn, DPR:$Vm), N3RegFrm, IIC_VBINiD,
3612 "vorn", "$Vd, $Vn, $Vm", "",
3613 [(set DPR:$Vd, (v2i32 (or DPR:$Vn,
3614 (vnotd DPR:$Vm))))]>;
3615def VORNq : N3VX<0, 0, 0b11, 0b0001, 1, 1, (outs QPR:$Vd),
3616 (ins QPR:$Vn, QPR:$Vm), N3RegFrm, IIC_VBINiQ,
3617 "vorn", "$Vd, $Vn, $Vm", "",
3618 [(set QPR:$Vd, (v4i32 (or QPR:$Vn,
3619 (vnotq QPR:$Vm))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003620
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003621// VMVN : Vector Bitwise NOT (Immediate)
3622
3623let isReMaterializable = 1 in {
Owen Andersona88ea032010-10-26 17:40:54 +00003624
Owen Andersonca6945e2010-12-01 00:28:25 +00003625def VMVNv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003626 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003627 "vmvn", "i16", "$Vd, $SIMM", "",
3628 [(set DPR:$Vd, (v4i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003629 let Inst{9} = SIMM{9};
3630}
3631
Owen Andersonca6945e2010-12-01 00:28:25 +00003632def VMVNv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003633 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003634 "vmvn", "i16", "$Vd, $SIMM", "",
3635 [(set QPR:$Vd, (v8i16 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003636 let Inst{9} = SIMM{9};
3637}
3638
Owen Andersonca6945e2010-12-01 00:28:25 +00003639def VMVNv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003640 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003641 "vmvn", "i32", "$Vd, $SIMM", "",
3642 [(set DPR:$Vd, (v2i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003643 let Inst{11-8} = SIMM{11-8};
3644}
3645
Owen Andersonca6945e2010-12-01 00:28:25 +00003646def VMVNv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003647 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00003648 "vmvn", "i32", "$Vd, $SIMM", "",
3649 [(set QPR:$Vd, (v4i32 (NEONvmvnImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00003650 let Inst{11-8} = SIMM{11-8};
3651}
Bob Wilson7e3f0d22010-07-14 06:31:50 +00003652}
3653
Bob Wilson5bafff32009-06-22 23:27:02 +00003654// VMVN : Vector Bitwise NOT
Evan Chengf81bf152009-11-23 21:57:23 +00003655def VMVNd : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003656 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VSUBiD,
3657 "vmvn", "$Vd, $Vm", "",
3658 [(set DPR:$Vd, (v2i32 (vnotd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00003659def VMVNq : N2VX<0b11, 0b11, 0b00, 0b00, 0b01011, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00003660 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VSUBiD,
3661 "vmvn", "$Vd, $Vm", "",
3662 [(set QPR:$Vd, (v4i32 (vnotq QPR:$Vm)))]>;
Bob Wilsoncba270d2010-07-13 21:16:48 +00003663def : Pat<(v2i32 (vnotd DPR:$src)), (VMVNd DPR:$src)>;
3664def : Pat<(v4i32 (vnotq QPR:$src)), (VMVNq QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003665
3666// VBSL : Vector Bitwise Select
Owen Anderson4110b432010-10-25 20:13:13 +00003667def VBSLd : N3VX<1, 0, 0b01, 0b0001, 0, 1, (outs DPR:$Vd),
3668 (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003669 N3RegFrm, IIC_VCNTiD,
Owen Anderson4110b432010-10-25 20:13:13 +00003670 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3671 [(set DPR:$Vd,
3672 (v2i32 (or (and DPR:$Vn, DPR:$src1),
3673 (and DPR:$Vm, (vnotd DPR:$src1)))))]>;
3674def VBSLq : N3VX<1, 0, 0b01, 0b0001, 1, 1, (outs QPR:$Vd),
3675 (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson2cd1a122010-03-27 04:01:23 +00003676 N3RegFrm, IIC_VCNTiQ,
Owen Anderson4110b432010-10-25 20:13:13 +00003677 "vbsl", "$Vd, $Vn, $Vm", "$src1 = $Vd",
3678 [(set QPR:$Vd,
3679 (v4i32 (or (and QPR:$Vn, QPR:$src1),
3680 (and QPR:$Vm, (vnotq QPR:$src1)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003681
3682// VBIF : Vector Bitwise Insert if False
Evan Chengf81bf152009-11-23 21:57:23 +00003683// like VBSL but with: "vbif $dst, $src3, $src1", "$src2 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003684// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003685def VBIFd : N3VX<1, 0, 0b11, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003686 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003687 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003688 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003689 [/* For disassembly only; pattern left blank */]>;
3690def VBIFq : N3VX<1, 0, 0b11, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003691 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003692 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003693 "vbif", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003694 [/* For disassembly only; pattern left blank */]>;
3695
Bob Wilson5bafff32009-06-22 23:27:02 +00003696// VBIT : Vector Bitwise Insert if True
Evan Chengf81bf152009-11-23 21:57:23 +00003697// like VBSL but with: "vbit $dst, $src2, $src1", "$src3 = $dst",
Owen Anderson31e6ed82010-10-25 20:17:22 +00003698// FIXME: This instruction's encoding MAY NOT BE correct.
Johnny Chen4814e712010-02-09 23:05:23 +00003699def VBITd : N3VX<1, 0, 0b10, 0b0001, 0, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003700 (outs DPR:$Vd), (ins DPR:$src1, DPR:$Vn, DPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003701 N3RegFrm, IIC_VBINiD,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003702 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003703 [/* For disassembly only; pattern left blank */]>;
3704def VBITq : N3VX<1, 0, 0b10, 0b0001, 1, 1,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003705 (outs QPR:$Vd), (ins QPR:$src1, QPR:$Vn, QPR:$Vm),
Bob Wilson10bc69c2010-03-27 03:56:52 +00003706 N3RegFrm, IIC_VBINiQ,
Owen Anderson31e6ed82010-10-25 20:17:22 +00003707 "vbit", "$Vd, $Vn, $Vm", "$src1 = $Vd",
Johnny Chen4814e712010-02-09 23:05:23 +00003708 [/* For disassembly only; pattern left blank */]>;
3709
3710// VBIT/VBIF are not yet implemented. The TwoAddress pass will not go looking
Bob Wilson5bafff32009-06-22 23:27:02 +00003711// for equivalent operations with different register constraints; it just
3712// inserts copies.
3713
3714// Vector Absolute Differences.
3715
3716// VABD : Vector Absolute Difference
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003717defm VABDs : N3VInt_QHS<0, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003718 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003719 "vabd", "s", int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003720defm VABDu : N3VInt_QHS<1, 0, 0b0111, 0, N3RegFrm,
Anton Korobeynikov4ac0af82010-04-07 18:20:18 +00003721 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003722 "vabd", "u", int_arm_neon_vabdu, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003723def VABDfd : N3VDInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBIND,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003724 "vabd", "f32", v2f32, v2f32, int_arm_neon_vabds, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003725def VABDfq : N3VQInt<1, 0, 0b10, 0b1101, 0, N3RegFrm, IIC_VBINQ,
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003726 "vabd", "f32", v4f32, v4f32, int_arm_neon_vabds, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003727
3728// VABDL : Vector Absolute Difference Long (Q = | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003729defm VABDLs : N3VLIntExt_QHS<0,1,0b0111,0, IIC_VSUBi4Q,
3730 "vabdl", "s", int_arm_neon_vabds, zext, 1>;
3731defm VABDLu : N3VLIntExt_QHS<1,1,0b0111,0, IIC_VSUBi4Q,
3732 "vabdl", "u", int_arm_neon_vabdu, zext, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003733
3734// VABA : Vector Absolute Difference and Accumulate
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003735defm VABAs : N3VIntOp_QHS<0,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3736 "vaba", "s", int_arm_neon_vabds, add>;
3737defm VABAu : N3VIntOp_QHS<1,0,0b0111,1, IIC_VABAD, IIC_VABAQ,
3738 "vaba", "u", int_arm_neon_vabdu, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003739
3740// VABAL : Vector Absolute Difference and Accumulate Long (Q += | D - D |)
Bob Wilsoneb0c3d32010-09-03 01:35:08 +00003741defm VABALs : N3VLIntExtOp_QHS<0,1,0b0101,0, IIC_VABAD,
3742 "vabal", "s", int_arm_neon_vabds, zext, add>;
3743defm VABALu : N3VLIntExtOp_QHS<1,1,0b0101,0, IIC_VABAD,
3744 "vabal", "u", int_arm_neon_vabdu, zext, add>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003745
3746// Vector Maximum and Minimum.
3747
3748// VMAX : Vector Maximum
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003749defm VMAXs : N3VInt_QHS<0, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003750 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003751 "vmax", "s", int_arm_neon_vmaxs, 1>;
3752defm VMAXu : N3VInt_QHS<1, 0, 0b0110, 0, N3RegFrm,
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003753 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003754 "vmax", "u", int_arm_neon_vmaxu, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003755def VMAXfd : N3VDInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBIND,
3756 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003757 v2f32, v2f32, int_arm_neon_vmaxs, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003758def VMAXfq : N3VQInt<0, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3759 "vmax", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003760 v4f32, v4f32, int_arm_neon_vmaxs, 1>;
3761
3762// VMIN : Vector Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003763defm VMINs : N3VInt_QHS<0, 0, 0b0110, 1, N3RegFrm,
3764 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3765 "vmin", "s", int_arm_neon_vmins, 1>;
3766defm VMINu : N3VInt_QHS<1, 0, 0b0110, 1, N3RegFrm,
3767 IIC_VSUBi4D, IIC_VSUBi4D, IIC_VSUBi4Q, IIC_VSUBi4Q,
3768 "vmin", "u", int_arm_neon_vminu, 1>;
3769def VMINfd : N3VDInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBIND,
3770 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003771 v2f32, v2f32, int_arm_neon_vmins, 1>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003772def VMINfq : N3VQInt<0, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VBINQ,
3773 "vmin", "f32",
Anton Korobeynikovf8b5c632010-04-07 18:20:13 +00003774 v4f32, v4f32, int_arm_neon_vmins, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003775
3776// Vector Pairwise Operations.
3777
3778// VPADD : Vector Pairwise Add
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003779def VPADDi8 : N3VDInt<0, 0, 0b00, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3780 "vpadd", "i8",
3781 v8i8, v8i8, int_arm_neon_vpadd, 0>;
3782def VPADDi16 : N3VDInt<0, 0, 0b01, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3783 "vpadd", "i16",
3784 v4i16, v4i16, int_arm_neon_vpadd, 0>;
3785def VPADDi32 : N3VDInt<0, 0, 0b10, 0b1011, 1, N3RegFrm, IIC_VSHLiD,
3786 "vpadd", "i32",
3787 v2i32, v2i32, int_arm_neon_vpadd, 0>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003788def VPADDf : N3VDInt<1, 0, 0b00, 0b1101, 0, N3RegFrm,
Evan Cheng08cec1e2010-10-11 23:41:41 +00003789 IIC_VPBIND, "vpadd", "f32",
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003790 v2f32, v2f32, int_arm_neon_vpadd, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003791
3792// VPADDL : Vector Pairwise Add Long
Evan Chengf81bf152009-11-23 21:57:23 +00003793defm VPADDLs : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00100, 0, "vpaddl", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003794 int_arm_neon_vpaddls>;
Evan Chengf81bf152009-11-23 21:57:23 +00003795defm VPADDLu : N2VPLInt_QHS<0b11, 0b11, 0b00, 0b00101, 0, "vpaddl", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003796 int_arm_neon_vpaddlu>;
3797
3798// VPADAL : Vector Pairwise Add and Accumulate Long
Evan Chengf81bf152009-11-23 21:57:23 +00003799defm VPADALs : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01100, 0, "vpadal", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00003800 int_arm_neon_vpadals>;
Evan Chengf81bf152009-11-23 21:57:23 +00003801defm VPADALu : N2VPLInt2_QHS<0b11, 0b11, 0b00, 0b01101, 0, "vpadal", "u",
Bob Wilson5bafff32009-06-22 23:27:02 +00003802 int_arm_neon_vpadalu>;
3803
3804// VPMAX : Vector Pairwise Maximum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003805def VPMAXs8 : N3VDInt<0, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003806 "s8", v8i8, v8i8, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003807def VPMAXs16 : N3VDInt<0, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003808 "s16", v4i16, v4i16, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003809def VPMAXs32 : N3VDInt<0, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003810 "s32", v2i32, v2i32, int_arm_neon_vpmaxs, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003811def VPMAXu8 : N3VDInt<1, 0, 0b00, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003812 "u8", v8i8, v8i8, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003813def VPMAXu16 : N3VDInt<1, 0, 0b01, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003814 "u16", v4i16, v4i16, int_arm_neon_vpmaxu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003815def VPMAXu32 : N3VDInt<1, 0, 0b10, 0b1010, 0, N3RegFrm, IIC_VSUBi4D, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003816 "u32", v2i32, v2i32, int_arm_neon_vpmaxu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003817def VPMAXf : N3VDInt<1, 0, 0b00, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmax",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003818 "f32", v2f32, v2f32, int_arm_neon_vpmaxs, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003819
3820// VPMIN : Vector Pairwise Minimum
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003821def VPMINs8 : N3VDInt<0, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003822 "s8", v8i8, v8i8, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003823def VPMINs16 : N3VDInt<0, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003824 "s16", v4i16, v4i16, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003825def VPMINs32 : N3VDInt<0, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003826 "s32", v2i32, v2i32, int_arm_neon_vpmins, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003827def VPMINu8 : N3VDInt<1, 0, 0b00, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003828 "u8", v8i8, v8i8, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003829def VPMINu16 : N3VDInt<1, 0, 0b01, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003830 "u16", v4i16, v4i16, int_arm_neon_vpminu, 0>;
Anton Korobeynikov1c03f242010-04-07 18:20:24 +00003831def VPMINu32 : N3VDInt<1, 0, 0b10, 0b1010, 1, N3RegFrm, IIC_VSUBi4D, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003832 "u32", v2i32, v2i32, int_arm_neon_vpminu, 0>;
Evan Cheng08cec1e2010-10-11 23:41:41 +00003833def VPMINf : N3VDInt<1, 0, 0b10, 0b1111, 0, N3RegFrm, IIC_VPBIND, "vpmin",
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003834 "f32", v2f32, v2f32, int_arm_neon_vpmins, 0>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003835
3836// Vector Reciprocal and Reciprocal Square Root Estimate and Step.
3837
3838// VRECPE : Vector Reciprocal Estimate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003839def VRECPEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003840 IIC_VUNAD, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003841 v2i32, v2i32, int_arm_neon_vrecpe>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003842def VRECPEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003843 IIC_VUNAQ, "vrecpe", "u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00003844 v4i32, v4i32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003845def VRECPEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003846 IIC_VUNAD, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003847 v2f32, v2f32, int_arm_neon_vrecpe>;
David Goodwin127221f2009-09-23 21:38:08 +00003848def VRECPEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003849 IIC_VUNAQ, "vrecpe", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00003850 v4f32, v4f32, int_arm_neon_vrecpe>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003851
3852// VRECPS : Vector Reciprocal Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003853def VRECPSfd : N3VDInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003854 IIC_VRECSD, "vrecps", "f32",
3855 v2f32, v2f32, int_arm_neon_vrecps, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003856def VRECPSfq : N3VQInt<0, 0, 0b00, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003857 IIC_VRECSQ, "vrecps", "f32",
3858 v4f32, v4f32, int_arm_neon_vrecps, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003859
3860// VRSQRTE : Vector Reciprocal Square Root Estimate
David Goodwin127221f2009-09-23 21:38:08 +00003861def VRSQRTEd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003862 IIC_VUNAD, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003863 v2i32, v2i32, int_arm_neon_vrsqrte>;
3864def VRSQRTEq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003865 IIC_VUNAQ, "vrsqrte", "u32",
David Goodwin127221f2009-09-23 21:38:08 +00003866 v4i32, v4i32, int_arm_neon_vrsqrte>;
3867def VRSQRTEfd : N2VDInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003868 IIC_VUNAD, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003869 v2f32, v2f32, int_arm_neon_vrsqrte>;
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003870def VRSQRTEfq : N2VQInt<0b11, 0b11, 0b10, 0b11, 0b01011, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00003871 IIC_VUNAQ, "vrsqrte", "f32",
David Goodwin127221f2009-09-23 21:38:08 +00003872 v4f32, v4f32, int_arm_neon_vrsqrte>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003873
3874// VRSQRTS : Vector Reciprocal Square Root Step
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003875def VRSQRTSfd : N3VDInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003876 IIC_VRECSD, "vrsqrts", "f32",
3877 v2f32, v2f32, int_arm_neon_vrsqrts, 1>;
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003878def VRSQRTSfq : N3VQInt<0, 0, 0b10, 0b1111, 1, N3RegFrm,
Evan Chengf81bf152009-11-23 21:57:23 +00003879 IIC_VRECSQ, "vrsqrts", "f32",
3880 v4f32, v4f32, int_arm_neon_vrsqrts, 1>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003881
3882// Vector Shifts.
3883
3884// VSHL : Vector Shift
Owen Anderson3557d002010-10-26 20:56:57 +00003885defm VSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003886 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003887 "vshl", "s", int_arm_neon_vshifts>;
Owen Anderson3557d002010-10-26 20:56:57 +00003888defm VSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003889 IIC_VSHLiD, IIC_VSHLiD, IIC_VSHLiQ, IIC_VSHLiQ,
Owen Andersonac922622010-10-26 21:13:59 +00003890 "vshl", "u", int_arm_neon_vshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003891// VSHL : Vector Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003892defm VSHLi : N2VSh_QHSD<0, 1, 0b0101, 1, IIC_VSHLiD, "vshl", "i", NEONvshl,
3893 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003894// VSHR : Vector Shift Right (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003895defm VSHRs : N2VSh_QHSD<0, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "s", NEONvshrs,
3896 N2RegVShRFrm>;
3897defm VSHRu : N2VSh_QHSD<1, 1, 0b0000, 1, IIC_VSHLiD, "vshr", "u", NEONvshru,
3898 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003899
3900// VSHLL : Vector Shift Left Long
Evan Chengf81bf152009-11-23 21:57:23 +00003901defm VSHLLs : N2VLSh_QHS<0, 1, 0b1010, 0, 0, 1, "vshll", "s", NEONvshlls>;
3902defm VSHLLu : N2VLSh_QHS<1, 1, 0b1010, 0, 0, 1, "vshll", "u", NEONvshllu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003903
3904// VSHLL : Vector Shift Left Long (with maximum shift count)
Bob Wilson507df402009-10-21 02:15:46 +00003905class N2VLShMax<bit op24, bit op23, bits<6> op21_16, bits<4> op11_8, bit op7,
Evan Chengf81bf152009-11-23 21:57:23 +00003906 bit op6, bit op4, string OpcodeStr, string Dt, ValueType ResTy,
Bob Wilson507df402009-10-21 02:15:46 +00003907 ValueType OpTy, SDNode OpNode>
Evan Chengf81bf152009-11-23 21:57:23 +00003908 : N2VLSh<op24, op23, op11_8, op7, op6, op4, OpcodeStr, Dt,
3909 ResTy, OpTy, OpNode> {
Bob Wilson507df402009-10-21 02:15:46 +00003910 let Inst{21-16} = op21_16;
3911}
Evan Chengf81bf152009-11-23 21:57:23 +00003912def VSHLLi8 : N2VLShMax<1, 1, 0b110010, 0b0011, 0, 0, 0, "vshll", "i8",
Bob Wilson507df402009-10-21 02:15:46 +00003913 v8i16, v8i8, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003914def VSHLLi16 : N2VLShMax<1, 1, 0b110110, 0b0011, 0, 0, 0, "vshll", "i16",
Bob Wilson507df402009-10-21 02:15:46 +00003915 v4i32, v4i16, NEONvshlli>;
Evan Chengf81bf152009-11-23 21:57:23 +00003916def VSHLLi32 : N2VLShMax<1, 1, 0b111010, 0b0011, 0, 0, 0, "vshll", "i32",
Bob Wilson507df402009-10-21 02:15:46 +00003917 v2i64, v2i32, NEONvshlli>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003918
3919// VSHRN : Vector Shift Right and Narrow
Evan Chengef0ccad2010-10-01 21:48:06 +00003920defm VSHRN : N2VNSh_HSD<0,1,0b1000,0,0,1, IIC_VSHLiD, "vshrn", "i",
Bob Wilson9abe19d2010-02-17 00:31:29 +00003921 NEONvshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003922
3923// VRSHL : Vector Rounding Shift
Owen Anderson632c2352010-10-26 21:58:41 +00003924defm VRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003925 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003926 "vrshl", "s", int_arm_neon_vrshifts>;
3927defm VRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 0, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003928 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson632c2352010-10-26 21:58:41 +00003929 "vrshl", "u", int_arm_neon_vrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003930// VRSHR : Vector Rounding Shift Right
Johnny Chen0a3dc102010-03-26 01:07:59 +00003931defm VRSHRs : N2VSh_QHSD<0,1,0b0010,1, IIC_VSHLi4D, "vrshr", "s", NEONvrshrs,
3932 N2RegVShRFrm>;
3933defm VRSHRu : N2VSh_QHSD<1,1,0b0010,1, IIC_VSHLi4D, "vrshr", "u", NEONvrshru,
3934 N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003935
3936// VRSHRN : Vector Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003937defm VRSHRN : N2VNSh_HSD<0, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vrshrn", "i",
Bob Wilson507df402009-10-21 02:15:46 +00003938 NEONvrshrn>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003939
3940// VQSHL : Vector Saturating Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003941defm VQSHLs : N3VInt_QHSDSh<0, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003942 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003943 "vqshl", "s", int_arm_neon_vqshifts>;
3944defm VQSHLu : N3VInt_QHSDSh<1, 0, 0b0100, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003945 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003946 "vqshl", "u", int_arm_neon_vqshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003947// VQSHL : Vector Saturating Shift Left (Immediate)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003948defm VQSHLsi : N2VSh_QHSD<0,1,0b0111,1, IIC_VSHLi4D, "vqshl", "s",NEONvqshls,
3949 N2RegVShLFrm>;
3950defm VQSHLui : N2VSh_QHSD<1,1,0b0111,1, IIC_VSHLi4D, "vqshl", "u",NEONvqshlu,
3951 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003952// VQSHLU : Vector Saturating Shift Left (Immediate, Unsigned)
Johnny Chen0a3dc102010-03-26 01:07:59 +00003953defm VQSHLsu : N2VSh_QHSD<1,1,0b0110,1, IIC_VSHLi4D,"vqshlu","s",NEONvqshlsu,
3954 N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003955
3956// VQSHRN : Vector Saturating Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003957defm VQSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003958 NEONvqshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003959defm VQSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 0, 1, IIC_VSHLi4D, "vqshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003960 NEONvqshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003961
3962// VQSHRUN : Vector Saturating Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003963defm VQSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 0, 1, IIC_VSHLi4D, "vqshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003964 NEONvqshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003965
3966// VQRSHL : Vector Saturating Rounding Shift
Owen Anderson86ed2322010-10-26 22:50:46 +00003967defm VQRSHLs : N3VInt_QHSDSh<0, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003968 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003969 "vqrshl", "s", int_arm_neon_vqrshifts>;
3970defm VQRSHLu : N3VInt_QHSDSh<1, 0, 0b0101, 1, N3RegVShFrm,
Johnny Chen9ee9d7d2010-03-26 23:49:07 +00003971 IIC_VSHLi4D, IIC_VSHLi4D, IIC_VSHLi4Q, IIC_VSHLi4Q,
Owen Anderson86ed2322010-10-26 22:50:46 +00003972 "vqrshl", "u", int_arm_neon_vqrshiftu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003973
3974// VQRSHRN : Vector Saturating Rounding Shift Right and Narrow
Evan Chengf81bf152009-11-23 21:57:23 +00003975defm VQRSHRNs : N2VNSh_HSD<0, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003976 NEONvqrshrns>;
Evan Chengf81bf152009-11-23 21:57:23 +00003977defm VQRSHRNu : N2VNSh_HSD<1, 1, 0b1001, 0, 1, 1, IIC_VSHLi4D, "vqrshrn", "u",
Bob Wilson507df402009-10-21 02:15:46 +00003978 NEONvqrshrnu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003979
3980// VQRSHRUN : Vector Saturating Rounding Shift Right and Narrow (Unsigned)
Evan Chengf81bf152009-11-23 21:57:23 +00003981defm VQRSHRUN : N2VNSh_HSD<1, 1, 0b1000, 0, 1, 1, IIC_VSHLi4D, "vqrshrun", "s",
Bob Wilson507df402009-10-21 02:15:46 +00003982 NEONvqrshrnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003983
3984// VSRA : Vector Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003985defm VSRAs : N2VShAdd_QHSD<0, 1, 0b0001, 1, "vsra", "s", NEONvshrs>;
3986defm VSRAu : N2VShAdd_QHSD<1, 1, 0b0001, 1, "vsra", "u", NEONvshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003987// VRSRA : Vector Rounding Shift Right and Accumulate
Evan Chengf81bf152009-11-23 21:57:23 +00003988defm VRSRAs : N2VShAdd_QHSD<0, 1, 0b0011, 1, "vrsra", "s", NEONvrshrs>;
3989defm VRSRAu : N2VShAdd_QHSD<1, 1, 0b0011, 1, "vrsra", "u", NEONvrshru>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003990
3991// VSLI : Vector Shift Left and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003992defm VSLI : N2VShIns_QHSD<1, 1, 0b0101, 1, "vsli", NEONvsli, N2RegVShLFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003993// VSRI : Vector Shift Right and Insert
Johnny Chen0a3dc102010-03-26 01:07:59 +00003994defm VSRI : N2VShIns_QHSD<1, 1, 0b0100, 1, "vsri", NEONvsri, N2RegVShRFrm>;
Bob Wilson5bafff32009-06-22 23:27:02 +00003995
3996// Vector Absolute and Saturating Absolute.
3997
3998// VABS : Vector Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00003999defm VABS : N2VInt_QHS<0b11, 0b11, 0b01, 0b00110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004000 IIC_VUNAiD, IIC_VUNAiQ, "vabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004001 int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004002def VABSfd : N2VDInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004003 IIC_VUNAD, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004004 v2f32, v2f32, int_arm_neon_vabs>;
David Goodwin127221f2009-09-23 21:38:08 +00004005def VABSfq : N2VQInt<0b11, 0b11, 0b10, 0b01, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004006 IIC_VUNAQ, "vabs", "f32",
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00004007 v4f32, v4f32, int_arm_neon_vabs>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004008
4009// VQABS : Vector Saturating Absolute Value
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004010defm VQABS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01110, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004011 IIC_VQUNAiD, IIC_VQUNAiQ, "vqabs", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004012 int_arm_neon_vqabs>;
4013
4014// Vector Negate.
4015
Bob Wilsoncba270d2010-07-13 21:16:48 +00004016def vnegd : PatFrag<(ops node:$in),
4017 (sub (bitconvert (v2i32 NEONimmAllZerosV)), node:$in)>;
4018def vnegq : PatFrag<(ops node:$in),
4019 (sub (bitconvert (v4i32 NEONimmAllZerosV)), node:$in)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004020
Evan Chengf81bf152009-11-23 21:57:23 +00004021class VNEGD<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004022 : N2V<0b11, 0b11, size, 0b01, 0b00111, 0, 0, (outs DPR:$Vd), (ins DPR:$Vm),
4023 IIC_VSHLiD, OpcodeStr, Dt, "$Vd, $Vm", "",
4024 [(set DPR:$Vd, (Ty (vnegd DPR:$Vm)))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004025class VNEGQ<bits<2> size, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004026 : N2V<0b11, 0b11, size, 0b01, 0b00111, 1, 0, (outs QPR:$Vd), (ins QPR:$Vm),
4027 IIC_VSHLiQ, OpcodeStr, Dt, "$Vd, $Vm", "",
4028 [(set QPR:$Vd, (Ty (vnegq QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004029
Chris Lattner0a00ed92010-03-28 08:39:10 +00004030// VNEG : Vector Negate (integer)
Evan Chengf81bf152009-11-23 21:57:23 +00004031def VNEGs8d : VNEGD<0b00, "vneg", "s8", v8i8>;
4032def VNEGs16d : VNEGD<0b01, "vneg", "s16", v4i16>;
4033def VNEGs32d : VNEGD<0b10, "vneg", "s32", v2i32>;
4034def VNEGs8q : VNEGQ<0b00, "vneg", "s8", v16i8>;
4035def VNEGs16q : VNEGQ<0b01, "vneg", "s16", v8i16>;
4036def VNEGs32q : VNEGQ<0b10, "vneg", "s32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004037
4038// VNEG : Vector Negate (floating-point)
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004039def VNEGfd : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004040 (outs DPR:$Vd), (ins DPR:$Vm), IIC_VUNAD,
4041 "vneg", "f32", "$Vd, $Vm", "",
4042 [(set DPR:$Vd, (v2f32 (fneg DPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004043def VNEGf32q : N2V<0b11, 0b11, 0b10, 0b01, 0b01111, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004044 (outs QPR:$Vd), (ins QPR:$Vm), IIC_VUNAQ,
4045 "vneg", "f32", "$Vd, $Vm", "",
4046 [(set QPR:$Vd, (v4f32 (fneg QPR:$Vm)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004047
Bob Wilsoncba270d2010-07-13 21:16:48 +00004048def : Pat<(v8i8 (vnegd DPR:$src)), (VNEGs8d DPR:$src)>;
4049def : Pat<(v4i16 (vnegd DPR:$src)), (VNEGs16d DPR:$src)>;
4050def : Pat<(v2i32 (vnegd DPR:$src)), (VNEGs32d DPR:$src)>;
4051def : Pat<(v16i8 (vnegq QPR:$src)), (VNEGs8q QPR:$src)>;
4052def : Pat<(v8i16 (vnegq QPR:$src)), (VNEGs16q QPR:$src)>;
4053def : Pat<(v4i32 (vnegq QPR:$src)), (VNEGs32q QPR:$src)>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004054
4055// VQNEG : Vector Saturating Negate
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004056defm VQNEG : N2VInt_QHS<0b11, 0b11, 0b00, 0b01111, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004057 IIC_VQUNAiD, IIC_VQUNAiQ, "vqneg", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004058 int_arm_neon_vqneg>;
4059
4060// Vector Bit Counting Operations.
4061
4062// VCLS : Vector Count Leading Sign Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004063defm VCLS : N2VInt_QHS<0b11, 0b11, 0b00, 0b01000, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004064 IIC_VCNTiD, IIC_VCNTiQ, "vcls", "s",
Bob Wilson5bafff32009-06-22 23:27:02 +00004065 int_arm_neon_vcls>;
4066// VCLZ : Vector Count Leading Zeros
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004067defm VCLZ : N2VInt_QHS<0b11, 0b11, 0b00, 0b01001, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004068 IIC_VCNTiD, IIC_VCNTiQ, "vclz", "i",
Bob Wilson5bafff32009-06-22 23:27:02 +00004069 int_arm_neon_vclz>;
4070// VCNT : Vector Count One Bits
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004071def VCNTd : N2VDInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004072 IIC_VCNTiD, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004073 v8i8, v8i8, int_arm_neon_vcnt>;
David Goodwin127221f2009-09-23 21:38:08 +00004074def VCNTq : N2VQInt<0b11, 0b11, 0b00, 0b00, 0b01010, 0,
Evan Chengf81bf152009-11-23 21:57:23 +00004075 IIC_VCNTiQ, "vcnt", "8",
Bob Wilson5bafff32009-06-22 23:27:02 +00004076 v16i8, v16i8, int_arm_neon_vcnt>;
4077
Johnny Chend8836042010-02-24 20:06:07 +00004078// Vector Swap -- for disassembly only.
4079def VSWPd : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 0, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004080 (outs DPR:$Vd), (ins DPR:$Vm), NoItinerary,
4081 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004082def VSWPq : N2VX<0b11, 0b11, 0b00, 0b10, 0b00000, 1, 0,
Owen Andersonca6945e2010-12-01 00:28:25 +00004083 (outs QPR:$Vd), (ins QPR:$Vm), NoItinerary,
4084 "vswp", "$Vd, $Vm", "", []>;
Johnny Chend8836042010-02-24 20:06:07 +00004085
Bob Wilson5bafff32009-06-22 23:27:02 +00004086// Vector Move Operations.
4087
4088// VMOV : Vector Move (Register)
4089
Evan Cheng020cc1b2010-05-13 00:16:46 +00004090let neverHasSideEffects = 1 in {
Jim Grosbach7b6ab402010-11-19 22:43:08 +00004091def VMOVDneon: N3VX<0, 0, 0b10, 0b0001, 0, 1, (outs DPR:$Vd), (ins DPR:$Vm),
Owen Andersonb1692692010-11-19 23:12:43 +00004092 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
4093 let Vn{4-0} = Vm{4-0};
4094}
Jim Grosbach7b6ab402010-11-19 22:43:08 +00004095def VMOVQ : N3VX<0, 0, 0b10, 0b0001, 1, 1, (outs QPR:$Vd), (ins QPR:$Vm),
Owen Andersonb1692692010-11-19 23:12:43 +00004096 N3RegFrm, IIC_VMOV, "vmov", "$Vd, $Vm", "", []> {
4097 let Vn{4-0} = Vm{4-0};
4098}
Bob Wilson5bafff32009-06-22 23:27:02 +00004099
Evan Cheng22c687b2010-05-14 02:13:41 +00004100// Pseudo vector move instructions for QQ and QQQQ registers. This should
Evan Chengb63387a2010-05-06 06:36:08 +00004101// be expanded after register allocation is completed.
4102def VMOVQQ : PseudoInst<(outs QQPR:$dst), (ins QQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004103 NoItinerary, []>;
Evan Cheng22c687b2010-05-14 02:13:41 +00004104
4105def VMOVQQQQ : PseudoInst<(outs QQQQPR:$dst), (ins QQQQPR:$src),
Jim Grosbach99594eb2010-11-18 01:38:26 +00004106 NoItinerary, []>;
Evan Cheng020cc1b2010-05-13 00:16:46 +00004107} // neverHasSideEffects
Evan Chengb63387a2010-05-06 06:36:08 +00004108
Bob Wilson5bafff32009-06-22 23:27:02 +00004109// VMOV : Vector Move (Immediate)
4110
Evan Cheng47006be2010-05-17 21:54:50 +00004111let isReMaterializable = 1 in {
Owen Andersonca6945e2010-12-01 00:28:25 +00004112def VMOVv8i8 : N1ModImm<1, 0b000, 0b1110, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004113 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004114 "vmov", "i8", "$Vd, $SIMM", "",
4115 [(set DPR:$Vd, (v8i8 (NEONvmovImm timm:$SIMM)))]>;
4116def VMOVv16i8 : N1ModImm<1, 0b000, 0b1110, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004117 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004118 "vmov", "i8", "$Vd, $SIMM", "",
4119 [(set QPR:$Vd, (v16i8 (NEONvmovImm timm:$SIMM)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004120
Owen Andersonca6945e2010-12-01 00:28:25 +00004121def VMOVv4i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004122 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004123 "vmov", "i16", "$Vd, $SIMM", "",
4124 [(set DPR:$Vd, (v4i16 (NEONvmovImm timm:$SIMM)))]> {
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004125 let Inst{9} = SIMM{9};
Owen Andersona88ea032010-10-26 17:40:54 +00004126}
4127
Owen Andersonca6945e2010-12-01 00:28:25 +00004128def VMOVv8i16 : N1ModImm<1, 0b000, {1,0,?,0}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004129 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004130 "vmov", "i16", "$Vd, $SIMM", "",
4131 [(set QPR:$Vd, (v8i16 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004132 let Inst{9} = SIMM{9};
4133}
Bob Wilson5bafff32009-06-22 23:27:02 +00004134
Owen Andersonca6945e2010-12-01 00:28:25 +00004135def VMOVv2i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 0, 0, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004136 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004137 "vmov", "i32", "$Vd, $SIMM", "",
4138 [(set DPR:$Vd, (v2i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004139 let Inst{11-8} = SIMM{11-8};
4140}
4141
Owen Andersonca6945e2010-12-01 00:28:25 +00004142def VMOVv4i32 : N1ModImm<1, 0b000, {?,?,?,?}, 0, 1, 0, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004143 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004144 "vmov", "i32", "$Vd, $SIMM", "",
4145 [(set QPR:$Vd, (v4i32 (NEONvmovImm timm:$SIMM)))]> {
Owen Andersona88ea032010-10-26 17:40:54 +00004146 let Inst{11-8} = SIMM{11-8};
4147}
Bob Wilson5bafff32009-06-22 23:27:02 +00004148
Owen Andersonca6945e2010-12-01 00:28:25 +00004149def VMOVv1i64 : N1ModImm<1, 0b000, 0b1110, 0, 0, 1, 1, (outs DPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004150 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004151 "vmov", "i64", "$Vd, $SIMM", "",
4152 [(set DPR:$Vd, (v1i64 (NEONvmovImm timm:$SIMM)))]>;
4153def VMOVv2i64 : N1ModImm<1, 0b000, 0b1110, 0, 1, 1, 1, (outs QPR:$Vd),
Bob Wilson1a913ed2010-06-11 21:34:50 +00004154 (ins nModImm:$SIMM), IIC_VMOVImm,
Owen Andersonca6945e2010-12-01 00:28:25 +00004155 "vmov", "i64", "$Vd, $SIMM", "",
4156 [(set QPR:$Vd, (v2i64 (NEONvmovImm timm:$SIMM)))]>;
Evan Cheng47006be2010-05-17 21:54:50 +00004157} // isReMaterializable
Bob Wilson5bafff32009-06-22 23:27:02 +00004158
4159// VMOV : Vector Get Lane (move scalar to ARM core register)
4160
Johnny Chen131c4a52009-11-23 17:48:17 +00004161def VGETLNs8 : NVGetLane<{1,1,1,0,0,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004162 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4163 IIC_VMOVSI, "vmov", "s8", "$R, $V[$lane]",
4164 [(set GPR:$R, (NEONvgetlanes (v8i8 DPR:$V),
4165 imm:$lane))]> {
4166 let Inst{21} = lane{2};
4167 let Inst{6-5} = lane{1-0};
4168}
Johnny Chen131c4a52009-11-23 17:48:17 +00004169def VGETLNs16 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004170 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4171 IIC_VMOVSI, "vmov", "s16", "$R, $V[$lane]",
4172 [(set GPR:$R, (NEONvgetlanes (v4i16 DPR:$V),
4173 imm:$lane))]> {
4174 let Inst{21} = lane{1};
4175 let Inst{6} = lane{0};
4176}
Johnny Chen131c4a52009-11-23 17:48:17 +00004177def VGETLNu8 : NVGetLane<{1,1,1,0,1,1,?,1}, 0b1011, {?,?},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004178 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4179 IIC_VMOVSI, "vmov", "u8", "$R, $V[$lane]",
4180 [(set GPR:$R, (NEONvgetlaneu (v8i8 DPR:$V),
4181 imm:$lane))]> {
4182 let Inst{21} = lane{2};
4183 let Inst{6-5} = lane{1-0};
4184}
Johnny Chen131c4a52009-11-23 17:48:17 +00004185def VGETLNu16 : NVGetLane<{1,1,1,0,1,0,?,1}, 0b1011, {?,1},
Owen Andersond2fbdb72010-10-27 21:28:09 +00004186 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4187 IIC_VMOVSI, "vmov", "u16", "$R, $V[$lane]",
4188 [(set GPR:$R, (NEONvgetlaneu (v4i16 DPR:$V),
4189 imm:$lane))]> {
4190 let Inst{21} = lane{1};
4191 let Inst{6} = lane{0};
4192}
Johnny Chen131c4a52009-11-23 17:48:17 +00004193def VGETLNi32 : NVGetLane<{1,1,1,0,0,0,?,1}, 0b1011, 0b00,
Owen Andersond2fbdb72010-10-27 21:28:09 +00004194 (outs GPR:$R), (ins DPR:$V, nohash_imm:$lane),
4195 IIC_VMOVSI, "vmov", "32", "$R, $V[$lane]",
4196 [(set GPR:$R, (extractelt (v2i32 DPR:$V),
4197 imm:$lane))]> {
4198 let Inst{21} = lane{0};
4199}
Bob Wilson5bafff32009-06-22 23:27:02 +00004200// def VGETLNf32: see FMRDH and FMRDL in ARMInstrVFP.td
4201def : Pat<(NEONvgetlanes (v16i8 QPR:$src), imm:$lane),
4202 (VGETLNs8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004203 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004204 (SubReg_i8_lane imm:$lane))>;
4205def : Pat<(NEONvgetlanes (v8i16 QPR:$src), imm:$lane),
4206 (VGETLNs16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004207 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004208 (SubReg_i16_lane imm:$lane))>;
4209def : Pat<(NEONvgetlaneu (v16i8 QPR:$src), imm:$lane),
4210 (VGETLNu8 (v8i8 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004211 (DSubReg_i8_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004212 (SubReg_i8_lane imm:$lane))>;
4213def : Pat<(NEONvgetlaneu (v8i16 QPR:$src), imm:$lane),
4214 (VGETLNu16 (v4i16 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004215 (DSubReg_i16_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004216 (SubReg_i16_lane imm:$lane))>;
4217def : Pat<(extractelt (v4i32 QPR:$src), imm:$lane),
4218 (VGETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004219 (DSubReg_i32_reg imm:$lane))),
Bob Wilson5bafff32009-06-22 23:27:02 +00004220 (SubReg_i32_lane imm:$lane))>;
Anton Korobeynikov2324bdc2009-08-28 23:41:26 +00004221def : Pat<(extractelt (v2f32 DPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004222 (EXTRACT_SUBREG (v2f32 (COPY_TO_REGCLASS (v2f32 DPR:$src1),DPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004223 (SSubReg_f32_reg imm:$src2))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004224def : Pat<(extractelt (v4f32 QPR:$src1), imm:$src2),
Bob Wilson9abe19d2010-02-17 00:31:29 +00004225 (EXTRACT_SUBREG (v4f32 (COPY_TO_REGCLASS (v4f32 QPR:$src1),QPR_VFP2)),
Anton Korobeynikove56f9082009-09-12 22:21:08 +00004226 (SSubReg_f32_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004227//def : Pat<(extractelt (v2i64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004228// (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004229def : Pat<(extractelt (v2f64 QPR:$src1), imm:$src2),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004230 (EXTRACT_SUBREG QPR:$src1, (DSubReg_f64_reg imm:$src2))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004231
4232
4233// VMOV : Vector Set Lane (move ARM core register to scalar)
4234
Owen Andersond2fbdb72010-10-27 21:28:09 +00004235let Constraints = "$src1 = $V" in {
4236def VSETLNi8 : NVSetLane<{1,1,1,0,0,1,?,0}, 0b1011, {?,?}, (outs DPR:$V),
4237 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4238 IIC_VMOVISL, "vmov", "8", "$V[$lane], $R",
4239 [(set DPR:$V, (vector_insert (v8i8 DPR:$src1),
4240 GPR:$R, imm:$lane))]> {
4241 let Inst{21} = lane{2};
4242 let Inst{6-5} = lane{1-0};
4243}
4244def VSETLNi16 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, {?,1}, (outs DPR:$V),
4245 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4246 IIC_VMOVISL, "vmov", "16", "$V[$lane], $R",
4247 [(set DPR:$V, (vector_insert (v4i16 DPR:$src1),
4248 GPR:$R, imm:$lane))]> {
4249 let Inst{21} = lane{1};
4250 let Inst{6} = lane{0};
4251}
4252def VSETLNi32 : NVSetLane<{1,1,1,0,0,0,?,0}, 0b1011, 0b00, (outs DPR:$V),
4253 (ins DPR:$src1, GPR:$R, nohash_imm:$lane),
4254 IIC_VMOVISL, "vmov", "32", "$V[$lane], $R",
4255 [(set DPR:$V, (insertelt (v2i32 DPR:$src1),
4256 GPR:$R, imm:$lane))]> {
4257 let Inst{21} = lane{0};
4258}
Bob Wilson5bafff32009-06-22 23:27:02 +00004259}
4260def : Pat<(vector_insert (v16i8 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004261 (v16i8 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004262 (v8i8 (VSETLNi8 (v8i8 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004263 (DSubReg_i8_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004264 GPR:$src2, (SubReg_i8_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004265 (DSubReg_i8_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004266def : Pat<(vector_insert (v8i16 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004267 (v8i16 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004268 (v4i16 (VSETLNi16 (v4i16 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004269 (DSubReg_i16_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004270 GPR:$src2, (SubReg_i16_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004271 (DSubReg_i16_reg imm:$lane)))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004272def : Pat<(insertelt (v4i32 QPR:$src1), GPR:$src2, imm:$lane),
Jim Grosbach1251e1a2010-11-18 01:39:50 +00004273 (v4i32 (INSERT_SUBREG QPR:$src1,
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004274 (v2i32 (VSETLNi32 (v2i32 (EXTRACT_SUBREG QPR:$src1,
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004275 (DSubReg_i32_reg imm:$lane))),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004276 GPR:$src2, (SubReg_i32_lane imm:$lane))),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004277 (DSubReg_i32_reg imm:$lane)))>;
4278
Anton Korobeynikovd91aafd2009-08-30 19:06:39 +00004279def : Pat<(v2f32 (insertelt DPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004280 (INSERT_SUBREG (v2f32 (COPY_TO_REGCLASS DPR:$src1, DPR_VFP2)),
4281 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004282def : Pat<(v4f32 (insertelt QPR:$src1, SPR:$src2, imm:$src3)),
Anton Korobeynikov3a639a02009-11-02 00:11:39 +00004283 (INSERT_SUBREG (v4f32 (COPY_TO_REGCLASS QPR:$src1, QPR_VFP2)),
4284 SPR:$src2, (SSubReg_f32_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004285
4286//def : Pat<(v2i64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004287// (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004288def : Pat<(v2f64 (insertelt QPR:$src1, DPR:$src2, imm:$src3)),
Anton Korobeynikov06af2ba2009-08-08 14:06:07 +00004289 (INSERT_SUBREG QPR:$src1, DPR:$src2, (DSubReg_f64_reg imm:$src3))>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004290
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004291def : Pat<(v2f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004292 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Chris Lattner77144e72010-03-15 00:52:43 +00004293def : Pat<(v2f64 (scalar_to_vector (f64 DPR:$src))),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004294 (INSERT_SUBREG (v2f64 (IMPLICIT_DEF)), DPR:$src, dsub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004295def : Pat<(v4f32 (scalar_to_vector SPR:$src)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004296 (INSERT_SUBREG (v4f32 (IMPLICIT_DEF)), SPR:$src, ssub_0)>;
Anton Korobeynikovfdf189a2009-08-27 14:38:44 +00004297
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004298def : Pat<(v8i8 (scalar_to_vector GPR:$src)),
4299 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4300def : Pat<(v4i16 (scalar_to_vector GPR:$src)),
4301 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4302def : Pat<(v2i32 (scalar_to_vector GPR:$src)),
4303 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0))>;
4304
4305def : Pat<(v16i8 (scalar_to_vector GPR:$src)),
4306 (INSERT_SUBREG (v16i8 (IMPLICIT_DEF)),
4307 (VSETLNi8 (v8i8 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004308 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004309def : Pat<(v8i16 (scalar_to_vector GPR:$src)),
4310 (INSERT_SUBREG (v8i16 (IMPLICIT_DEF)),
4311 (VSETLNi16 (v4i16 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004312 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004313def : Pat<(v4i32 (scalar_to_vector GPR:$src)),
4314 (INSERT_SUBREG (v4i32 (IMPLICIT_DEF)),
4315 (VSETLNi32 (v2i32 (IMPLICIT_DEF)), GPR:$src, (i32 0)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004316 dsub_0)>;
Anton Korobeynikovb5cdf872009-08-27 16:10:17 +00004317
Bob Wilson5bafff32009-06-22 23:27:02 +00004318// VDUP : Vector Duplicate (from ARM core register to all elements)
4319
Evan Chengf81bf152009-11-23 21:57:23 +00004320class VDUPD<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004321 : NVDup<opcod1, 0b1011, opcod3, (outs DPR:$V), (ins GPR:$R),
4322 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4323 [(set DPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004324class VDUPQ<bits<8> opcod1, bits<2> opcod3, string Dt, ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004325 : NVDup<opcod1, 0b1011, opcod3, (outs QPR:$V), (ins GPR:$R),
4326 IIC_VMOVIS, "vdup", Dt, "$V, $R",
4327 [(set QPR:$V, (Ty (NEONvdup (i32 GPR:$R))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004328
Evan Chengf81bf152009-11-23 21:57:23 +00004329def VDUP8d : VDUPD<0b11101100, 0b00, "8", v8i8>;
4330def VDUP16d : VDUPD<0b11101000, 0b01, "16", v4i16>;
4331def VDUP32d : VDUPD<0b11101000, 0b00, "32", v2i32>;
4332def VDUP8q : VDUPQ<0b11101110, 0b00, "8", v16i8>;
4333def VDUP16q : VDUPQ<0b11101010, 0b01, "16", v8i16>;
4334def VDUP32q : VDUPQ<0b11101010, 0b00, "32", v4i32>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004335
Owen Andersonca6945e2010-12-01 00:28:25 +00004336def VDUPfd : NVDup<0b11101000, 0b1011, 0b00, (outs DPR:$V), (ins GPR:$R),
4337 IIC_VMOVIS, "vdup", "32", "$V, $R",
4338 [(set DPR:$V, (v2f32 (NEONvdup
4339 (f32 (bitconvert GPR:$R)))))]>;
4340def VDUPfq : NVDup<0b11101010, 0b1011, 0b00, (outs QPR:$V), (ins GPR:$R),
4341 IIC_VMOVIS, "vdup", "32", "$V, $R",
4342 [(set QPR:$V, (v4f32 (NEONvdup
4343 (f32 (bitconvert GPR:$R)))))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004344
4345// VDUP : Vector Duplicate Lane (from scalar to all elements)
4346
Johnny Chene4614f72010-03-25 17:01:27 +00004347class VDUPLND<bits<4> op19_16, string OpcodeStr, string Dt,
4348 ValueType Ty>
Owen Andersonca6945e2010-12-01 00:28:25 +00004349 : NVDupLane<op19_16, 0, (outs DPR:$Vd), (ins DPR:$Vm, nohash_imm:$lane),
4350 IIC_VMOVD, OpcodeStr, Dt, "$Vd, $Vm[$lane]",
4351 [(set DPR:$Vd, (Ty (NEONvduplane (Ty DPR:$Vm), imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004352
Johnny Chene4614f72010-03-25 17:01:27 +00004353class VDUPLNQ<bits<4> op19_16, string OpcodeStr, string Dt,
Johnny Chenda1aea42009-11-23 21:00:43 +00004354 ValueType ResTy, ValueType OpTy>
Owen Andersonca6945e2010-12-01 00:28:25 +00004355 : NVDupLane<op19_16, 1, (outs QPR:$Vd), (ins DPR:$Vm, nohash_imm:$lane),
4356 IIC_VMOVQ, OpcodeStr, Dt, "$Vd, $Vm[$lane]",
4357 [(set QPR:$Vd, (ResTy (NEONvduplane (OpTy DPR:$Vm),
Johnny Chene4614f72010-03-25 17:01:27 +00004358 imm:$lane)))]>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004359
Bob Wilson507df402009-10-21 02:15:46 +00004360// Inst{19-16} is partially specified depending on the element size.
4361
Owen Andersonf587a932010-10-27 19:25:54 +00004362def VDUPLN8d : VDUPLND<{?,?,?,1}, "vdup", "8", v8i8> {
4363 let Inst{19-17} = lane{2-0};
4364}
4365def VDUPLN16d : VDUPLND<{?,?,1,0}, "vdup", "16", v4i16> {
4366 let Inst{19-18} = lane{1-0};
4367}
4368def VDUPLN32d : VDUPLND<{?,1,0,0}, "vdup", "32", v2i32> {
4369 let Inst{19} = lane{0};
4370}
4371def VDUPLNfd : VDUPLND<{?,1,0,0}, "vdup", "32", v2f32> {
4372 let Inst{19} = lane{0};
4373}
4374def VDUPLN8q : VDUPLNQ<{?,?,?,1}, "vdup", "8", v16i8, v8i8> {
4375 let Inst{19-17} = lane{2-0};
4376}
4377def VDUPLN16q : VDUPLNQ<{?,?,1,0}, "vdup", "16", v8i16, v4i16> {
4378 let Inst{19-18} = lane{1-0};
4379}
4380def VDUPLN32q : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4i32, v2i32> {
4381 let Inst{19} = lane{0};
4382}
4383def VDUPLNfq : VDUPLNQ<{?,1,0,0}, "vdup", "32", v4f32, v2f32> {
4384 let Inst{19} = lane{0};
4385}
Bob Wilson5bafff32009-06-22 23:27:02 +00004386
Bob Wilson0ce37102009-08-14 05:08:32 +00004387def : Pat<(v16i8 (NEONvduplane (v16i8 QPR:$src), imm:$lane)),
4388 (v16i8 (VDUPLN8q (v8i8 (EXTRACT_SUBREG QPR:$src,
4389 (DSubReg_i8_reg imm:$lane))),
4390 (SubReg_i8_lane imm:$lane)))>;
4391def : Pat<(v8i16 (NEONvduplane (v8i16 QPR:$src), imm:$lane)),
4392 (v8i16 (VDUPLN16q (v4i16 (EXTRACT_SUBREG QPR:$src,
4393 (DSubReg_i16_reg imm:$lane))),
4394 (SubReg_i16_lane imm:$lane)))>;
4395def : Pat<(v4i32 (NEONvduplane (v4i32 QPR:$src), imm:$lane)),
4396 (v4i32 (VDUPLN32q (v2i32 (EXTRACT_SUBREG QPR:$src,
4397 (DSubReg_i32_reg imm:$lane))),
4398 (SubReg_i32_lane imm:$lane)))>;
4399def : Pat<(v4f32 (NEONvduplane (v4f32 QPR:$src), imm:$lane)),
4400 (v4f32 (VDUPLNfq (v2f32 (EXTRACT_SUBREG QPR:$src,
4401 (DSubReg_i32_reg imm:$lane))),
4402 (SubReg_i32_lane imm:$lane)))>;
4403
Jim Grosbach65dc3032010-10-06 21:16:16 +00004404def VDUPfdf : PseudoNeonI<(outs DPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004405 [(set DPR:$dst, (v2f32 (NEONvdup (f32 SPR:$src))))]>;
Jim Grosbach65dc3032010-10-06 21:16:16 +00004406def VDUPfqf : PseudoNeonI<(outs QPR:$dst), (ins SPR:$src), IIC_VMOVD, "",
Johnny Chenda1aea42009-11-23 21:00:43 +00004407 [(set QPR:$dst, (v4f32 (NEONvdup (f32 SPR:$src))))]>;
Anton Korobeynikov32a1b252009-08-07 22:36:50 +00004408
Bob Wilson5bafff32009-06-22 23:27:02 +00004409// VMOVN : Vector Narrowing Move
Evan Chengcae6a122010-10-01 20:50:58 +00004410defm VMOVN : N2VN_HSD<0b11,0b11,0b10,0b00100,0,0, IIC_VMOVN,
Bob Wilson973a0742010-08-30 20:02:30 +00004411 "vmovn", "i", trunc>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004412// VQMOVN : Vector Saturating Narrowing Move
Evan Chengf81bf152009-11-23 21:57:23 +00004413defm VQMOVNs : N2VNInt_HSD<0b11,0b11,0b10,0b00101,0,0, IIC_VQUNAiD,
4414 "vqmovn", "s", int_arm_neon_vqmovns>;
4415defm VQMOVNu : N2VNInt_HSD<0b11,0b11,0b10,0b00101,1,0, IIC_VQUNAiD,
4416 "vqmovn", "u", int_arm_neon_vqmovnu>;
4417defm VQMOVNsu : N2VNInt_HSD<0b11,0b11,0b10,0b00100,1,0, IIC_VQUNAiD,
4418 "vqmovun", "s", int_arm_neon_vqmovnsu>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004419// VMOVL : Vector Lengthening Move
Bob Wilsonb31a11b2010-08-20 04:54:02 +00004420defm VMOVLs : N2VL_QHS<0b01,0b10100,0,1, "vmovl", "s", sext>;
4421defm VMOVLu : N2VL_QHS<0b11,0b10100,0,1, "vmovl", "u", zext>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004422
4423// Vector Conversions.
4424
Johnny Chen9e088762010-03-17 17:52:21 +00004425// VCVT : Vector Convert Between Floating-Point and Integers
Johnny Chen6c8648b2010-03-17 23:26:50 +00004426def VCVTf2sd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4427 v2i32, v2f32, fp_to_sint>;
4428def VCVTf2ud : N2VD<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4429 v2i32, v2f32, fp_to_uint>;
4430def VCVTs2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4431 v2f32, v2i32, sint_to_fp>;
4432def VCVTu2fd : N2VD<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4433 v2f32, v2i32, uint_to_fp>;
Johnny Chen9e088762010-03-17 17:52:21 +00004434
Johnny Chen6c8648b2010-03-17 23:26:50 +00004435def VCVTf2sq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01110, 0, "vcvt", "s32.f32",
4436 v4i32, v4f32, fp_to_sint>;
4437def VCVTf2uq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01111, 0, "vcvt", "u32.f32",
4438 v4i32, v4f32, fp_to_uint>;
4439def VCVTs2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01100, 0, "vcvt", "f32.s32",
4440 v4f32, v4i32, sint_to_fp>;
4441def VCVTu2fq : N2VQ<0b11, 0b11, 0b10, 0b11, 0b01101, 0, "vcvt", "f32.u32",
4442 v4f32, v4i32, uint_to_fp>;
Bob Wilson5bafff32009-06-22 23:27:02 +00004443
4444// VCVT : Vector Convert Between Floating-Point and Fixed-Point.
Evan Chengf81bf152009-11-23 21:57:23 +00004445def VCVTf2xsd : N2VCvtD<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004446 v2i32, v2f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004447def VCVTf2xud : N2VCvtD<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004448 v2i32, v2f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004449def VCVTxs2fd : N2VCvtD<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004450 v2f32, v2i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004451def VCVTxu2fd : N2VCvtD<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004452 v2f32, v2i32, int_arm_neon_vcvtfxu2fp>;
4453
Evan Chengf81bf152009-11-23 21:57:23 +00004454def VCVTf2xsq : N2VCvtQ<0, 1, 0b1111, 0, 1, "vcvt", "s32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004455 v4i32, v4f32, int_arm_neon_vcvtfp2fxs>;
Evan Chengf81bf152009-11-23 21:57:23 +00004456def VCVTf2xuq : N2VCvtQ<1, 1, 0b1111, 0, 1, "vcvt", "u32.f32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004457 v4i32, v4f32, int_arm_neon_vcvtfp2fxu>;
Evan Chengf81bf152009-11-23 21:57:23 +00004458def VCVTxs2fq : N2VCvtQ<0, 1, 0b1110, 0, 1, "vcvt", "f32.s32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004459 v4f32, v4i32, int_arm_neon_vcvtfxs2fp>;
Evan Chengf81bf152009-11-23 21:57:23 +00004460def VCVTxu2fq : N2VCvtQ<1, 1, 0b1110, 0, 1, "vcvt", "f32.u32",
Bob Wilson5bafff32009-06-22 23:27:02 +00004461 v4f32, v4i32, int_arm_neon_vcvtfxu2fp>;
4462
Bob Wilsond8e17572009-08-12 22:31:50 +00004463// Vector Reverse.
Bob Wilson8bb9e482009-07-26 00:39:34 +00004464
4465// VREV64 : Vector Reverse elements within 64-bit doublewords
4466
Evan Chengf81bf152009-11-23 21:57:23 +00004467class VREV64D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004468 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 0, 0, (outs DPR:$Vd),
4469 (ins DPR:$Vm), IIC_VMOVD,
4470 OpcodeStr, Dt, "$Vd, $Vm", "",
4471 [(set DPR:$Vd, (Ty (NEONvrev64 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004472class VREV64Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004473 : N2V<0b11, 0b11, op19_18, 0b00, 0b00000, 1, 0, (outs QPR:$Vd),
4474 (ins QPR:$Vm), IIC_VMOVQ,
4475 OpcodeStr, Dt, "$Vd, $Vm", "",
4476 [(set QPR:$Vd, (Ty (NEONvrev64 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004477
Evan Chengf81bf152009-11-23 21:57:23 +00004478def VREV64d8 : VREV64D<0b00, "vrev64", "8", v8i8>;
4479def VREV64d16 : VREV64D<0b01, "vrev64", "16", v4i16>;
4480def VREV64d32 : VREV64D<0b10, "vrev64", "32", v2i32>;
4481def VREV64df : VREV64D<0b10, "vrev64", "32", v2f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004482
Evan Chengf81bf152009-11-23 21:57:23 +00004483def VREV64q8 : VREV64Q<0b00, "vrev64", "8", v16i8>;
4484def VREV64q16 : VREV64Q<0b01, "vrev64", "16", v8i16>;
4485def VREV64q32 : VREV64Q<0b10, "vrev64", "32", v4i32>;
4486def VREV64qf : VREV64Q<0b10, "vrev64", "32", v4f32>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004487
4488// VREV32 : Vector Reverse elements within 32-bit words
4489
Evan Chengf81bf152009-11-23 21:57:23 +00004490class VREV32D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004491 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 0, 0, (outs DPR:$Vd),
4492 (ins DPR:$Vm), IIC_VMOVD,
4493 OpcodeStr, Dt, "$Vd, $Vm", "",
4494 [(set DPR:$Vd, (Ty (NEONvrev32 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004495class VREV32Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004496 : N2V<0b11, 0b11, op19_18, 0b00, 0b00001, 1, 0, (outs QPR:$Vd),
4497 (ins QPR:$Vm), IIC_VMOVQ,
4498 OpcodeStr, Dt, "$Vd, $Vm", "",
4499 [(set QPR:$Vd, (Ty (NEONvrev32 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004500
Evan Chengf81bf152009-11-23 21:57:23 +00004501def VREV32d8 : VREV32D<0b00, "vrev32", "8", v8i8>;
4502def VREV32d16 : VREV32D<0b01, "vrev32", "16", v4i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004503
Evan Chengf81bf152009-11-23 21:57:23 +00004504def VREV32q8 : VREV32Q<0b00, "vrev32", "8", v16i8>;
4505def VREV32q16 : VREV32Q<0b01, "vrev32", "16", v8i16>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004506
4507// VREV16 : Vector Reverse elements within 16-bit halfwords
4508
Evan Chengf81bf152009-11-23 21:57:23 +00004509class VREV16D<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004510 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 0, 0, (outs DPR:$Vd),
4511 (ins DPR:$Vm), IIC_VMOVD,
4512 OpcodeStr, Dt, "$Vd, $Vm", "",
4513 [(set DPR:$Vd, (Ty (NEONvrev16 (Ty DPR:$Vm))))]>;
Evan Chengf81bf152009-11-23 21:57:23 +00004514class VREV16Q<bits<2> op19_18, string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004515 : N2V<0b11, 0b11, op19_18, 0b00, 0b00010, 1, 0, (outs QPR:$Vd),
4516 (ins QPR:$Vm), IIC_VMOVQ,
4517 OpcodeStr, Dt, "$Vd, $Vm", "",
4518 [(set QPR:$Vd, (Ty (NEONvrev16 (Ty QPR:$Vm))))]>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004519
Evan Chengf81bf152009-11-23 21:57:23 +00004520def VREV16d8 : VREV16D<0b00, "vrev16", "8", v8i8>;
4521def VREV16q8 : VREV16Q<0b00, "vrev16", "8", v16i8>;
Bob Wilson8bb9e482009-07-26 00:39:34 +00004522
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004523// Other Vector Shuffles.
4524
4525// VEXT : Vector Extract
4526
Evan Chengf81bf152009-11-23 21:57:23 +00004527class VEXTd<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004528 : N3V<0,1,0b11,{?,?,?,?},0,0, (outs DPR:$Vd),
4529 (ins DPR:$Vn, DPR:$Vm, i32imm:$index), NVExtFrm,
4530 IIC_VEXTD, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4531 [(set DPR:$Vd, (Ty (NEONvext (Ty DPR:$Vn),
4532 (Ty DPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004533 bits<4> index;
4534 let Inst{11-8} = index{3-0};
4535}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004536
Evan Chengf81bf152009-11-23 21:57:23 +00004537class VEXTq<string OpcodeStr, string Dt, ValueType Ty>
Owen Andersonaa545242010-11-21 06:47:06 +00004538 : N3V<0,1,0b11,{?,?,?,?},1,0, (outs QPR:$Vd),
4539 (ins QPR:$Vn, QPR:$Vm, i32imm:$index), NVExtFrm,
4540 IIC_VEXTQ, OpcodeStr, Dt, "$Vd, $Vn, $Vm, $index", "",
4541 [(set QPR:$Vd, (Ty (NEONvext (Ty QPR:$Vn),
4542 (Ty QPR:$Vm), imm:$index)))]> {
Owen Anderson3eff4af2010-10-27 23:56:39 +00004543 bits<4> index;
4544 let Inst{11-8} = index{3-0};
4545}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004546
Owen Anderson7a258252010-11-03 18:16:27 +00004547def VEXTd8 : VEXTd<"vext", "8", v8i8> {
4548 let Inst{11-8} = index{3-0};
4549}
4550def VEXTd16 : VEXTd<"vext", "16", v4i16> {
4551 let Inst{11-9} = index{2-0};
4552 let Inst{8} = 0b0;
4553}
4554def VEXTd32 : VEXTd<"vext", "32", v2i32> {
4555 let Inst{11-10} = index{1-0};
4556 let Inst{9-8} = 0b00;
4557}
4558def VEXTdf : VEXTd<"vext", "32", v2f32> {
4559 let Inst{11} = index{0};
4560 let Inst{10-8} = 0b000;
4561}
Anton Korobeynikov5da894f2009-08-21 12:40:21 +00004562
Owen Anderson7a258252010-11-03 18:16:27 +00004563def VEXTq8 : VEXTq<"vext", "8", v16i8> {
4564 let Inst{11-8} = index{3-0};
4565}
4566def VEXTq16 : VEXTq<"vext", "16", v8i16> {
4567 let Inst{11-9} = index{2-0};
4568 let Inst{8} = 0b0;
4569}
4570def VEXTq32 : VEXTq<"vext", "32", v4i32> {
4571 let Inst{11-10} = index{1-0};
4572 let Inst{9-8} = 0b00;
4573}
4574def VEXTqf : VEXTq<"vext", "32", v4f32> {
4575 let Inst{11} = index{0};
4576 let Inst{10-8} = 0b000;
4577}
Bob Wilsonde95c1b82009-08-19 17:03:43 +00004578
Bob Wilson64efd902009-08-08 05:53:00 +00004579// VTRN : Vector Transpose
4580
Evan Chengf81bf152009-11-23 21:57:23 +00004581def VTRNd8 : N2VDShuffle<0b00, 0b00001, "vtrn", "8">;
4582def VTRNd16 : N2VDShuffle<0b01, 0b00001, "vtrn", "16">;
4583def VTRNd32 : N2VDShuffle<0b10, 0b00001, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004584
Evan Chengf81bf152009-11-23 21:57:23 +00004585def VTRNq8 : N2VQShuffle<0b00, 0b00001, IIC_VPERMQ, "vtrn", "8">;
4586def VTRNq16 : N2VQShuffle<0b01, 0b00001, IIC_VPERMQ, "vtrn", "16">;
4587def VTRNq32 : N2VQShuffle<0b10, 0b00001, IIC_VPERMQ, "vtrn", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004588
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004589// VUZP : Vector Unzip (Deinterleave)
4590
Evan Chengf81bf152009-11-23 21:57:23 +00004591def VUZPd8 : N2VDShuffle<0b00, 0b00010, "vuzp", "8">;
4592def VUZPd16 : N2VDShuffle<0b01, 0b00010, "vuzp", "16">;
4593def VUZPd32 : N2VDShuffle<0b10, 0b00010, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004594
Evan Chengf81bf152009-11-23 21:57:23 +00004595def VUZPq8 : N2VQShuffle<0b00, 0b00010, IIC_VPERMQ3, "vuzp", "8">;
4596def VUZPq16 : N2VQShuffle<0b01, 0b00010, IIC_VPERMQ3, "vuzp", "16">;
4597def VUZPq32 : N2VQShuffle<0b10, 0b00010, IIC_VPERMQ3, "vuzp", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004598
4599// VZIP : Vector Zip (Interleave)
4600
Evan Chengf81bf152009-11-23 21:57:23 +00004601def VZIPd8 : N2VDShuffle<0b00, 0b00011, "vzip", "8">;
4602def VZIPd16 : N2VDShuffle<0b01, 0b00011, "vzip", "16">;
4603def VZIPd32 : N2VDShuffle<0b10, 0b00011, "vzip", "32">;
Bob Wilsonb6ab51e2009-08-08 06:13:25 +00004604
Evan Chengf81bf152009-11-23 21:57:23 +00004605def VZIPq8 : N2VQShuffle<0b00, 0b00011, IIC_VPERMQ3, "vzip", "8">;
4606def VZIPq16 : N2VQShuffle<0b01, 0b00011, IIC_VPERMQ3, "vzip", "16">;
4607def VZIPq32 : N2VQShuffle<0b10, 0b00011, IIC_VPERMQ3, "vzip", "32">;
Bob Wilson64efd902009-08-08 05:53:00 +00004608
Bob Wilson114a2662009-08-12 20:51:55 +00004609// Vector Table Lookup and Table Extension.
4610
4611// VTBL : Vector Table Lookup
4612def VTBL1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004613 : N3V<1,1,0b11,0b1000,0,0, (outs DPR:$Vd),
4614 (ins DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTB1,
4615 "vtbl", "8", "$Vd, \\{$Vn\\}, $Vm", "",
4616 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbl1 DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004617let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004618def VTBL2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004619 : N3V<1,1,0b11,0b1001,0,0, (outs DPR:$Vd),
4620 (ins DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTB2,
4621 "vtbl", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004622def VTBL3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004623 : N3V<1,1,0b11,0b1010,0,0, (outs DPR:$Vd),
4624 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm), NVTBLFrm, IIC_VTB3,
4625 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm", "", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004626def VTBL4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004627 : N3V<1,1,0b11,0b1011,0,0, (outs DPR:$Vd),
4628 (ins DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004629 NVTBLFrm, IIC_VTB4,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004630 "vtbl", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm", "", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004631} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004632
Bob Wilsonbd916c52010-09-13 23:55:10 +00004633def VTBL2Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004634 : PseudoNeonI<(outs DPR:$dst), (ins QPR:$tbl, DPR:$src), IIC_VTB2, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004635def VTBL3Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004636 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB3, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004637def VTBL4Pseudo
Jim Grosbach7cd27292010-10-06 20:36:55 +00004638 : PseudoNeonI<(outs DPR:$dst), (ins QQPR:$tbl, DPR:$src), IIC_VTB4, "", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004639
Bob Wilson114a2662009-08-12 20:51:55 +00004640// VTBX : Vector Table Extension
4641def VTBX1
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004642 : N3V<1,1,0b11,0b1000,1,0, (outs DPR:$Vd),
4643 (ins DPR:$orig, DPR:$Vn, DPR:$Vm), NVTBLFrm, IIC_VTBX1,
4644 "vtbx", "8", "$Vd, \\{$Vn\\}, $Vm", "$orig = $Vd",
4645 [(set DPR:$Vd, (v8i8 (int_arm_neon_vtbx1
4646 DPR:$orig, DPR:$Vn, DPR:$Vm)))]>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004647let hasExtraSrcRegAllocReq = 1 in {
Bob Wilson114a2662009-08-12 20:51:55 +00004648def VTBX2
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004649 : N3V<1,1,0b11,0b1001,1,0, (outs DPR:$Vd),
4650 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$Vm), NVTBLFrm, IIC_VTBX2,
4651 "vtbx", "8", "$Vd, \\{$Vn, $tbl2\\}, $Vm", "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004652def VTBX3
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004653 : N3V<1,1,0b11,0b1010,1,0, (outs DPR:$Vd),
4654 (ins DPR:$orig, DPR:$Vn, DPR:$tbl2, DPR:$tbl3, DPR:$Vm),
Johnny Chen79c4d822010-03-29 01:14:22 +00004655 NVTBLFrm, IIC_VTBX3,
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004656 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3\\}, $Vm",
4657 "$orig = $Vd", []>;
Bob Wilson114a2662009-08-12 20:51:55 +00004658def VTBX4
Owen Andersoncfd0e1f2010-10-28 00:18:46 +00004659 : N3V<1,1,0b11,0b1011,1,0, (outs DPR:$Vd), (ins DPR:$orig, DPR:$Vn,
4660 DPR:$tbl2, DPR:$tbl3, DPR:$tbl4, DPR:$Vm), NVTBLFrm, IIC_VTBX4,
4661 "vtbx", "8", "$Vd, \\{$Vn, $tbl2, $tbl3, $tbl4\\}, $Vm",
4662 "$orig = $Vd", []>;
Evan Cheng0d92f5f2009-10-01 08:22:27 +00004663} // hasExtraSrcRegAllocReq = 1
Bob Wilson114a2662009-08-12 20:51:55 +00004664
Bob Wilsonbd916c52010-09-13 23:55:10 +00004665def VTBX2Pseudo
4666 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004667 IIC_VTBX2, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004668def VTBX3Pseudo
4669 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004670 IIC_VTBX3, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004671def VTBX4Pseudo
4672 : PseudoNeonI<(outs DPR:$dst), (ins DPR:$orig, QQPR:$tbl, DPR:$src),
Jim Grosbach7cd27292010-10-06 20:36:55 +00004673 IIC_VTBX4, "$orig = $dst", []>;
Bob Wilsonbd916c52010-09-13 23:55:10 +00004674
Bob Wilson5bafff32009-06-22 23:27:02 +00004675//===----------------------------------------------------------------------===//
Evan Cheng1d2426c2009-08-07 19:30:41 +00004676// NEON instructions for single-precision FP math
4677//===----------------------------------------------------------------------===//
4678
Bob Wilson1e6f5962010-12-13 21:58:05 +00004679class N2VSPat<SDNode OpNode, ValueType ResTy, ValueType OpTy, NeonI Inst>
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004680 : NEONFPPat<(ResTy (OpNode SPR:$a)),
Bob Wilson1e6f5962010-12-13 21:58:05 +00004681 (EXTRACT_SUBREG
4682 (OpTy (COPY_TO_REGCLASS
4683 (OpTy (Inst (INSERT_SUBREG
4684 (OpTy (COPY_TO_REGCLASS (OpTy (IMPLICIT_DEF)), DPR_VFP2)),
4685 SPR:$a, ssub_0))),
4686 DPR_VFP2)), ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004687
4688class N3VSPat<SDNode OpNode, NeonI Inst>
4689 : NEONFPPat<(f32 (OpNode SPR:$a, SPR:$b)),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004690 (EXTRACT_SUBREG (v2f32
4691 (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004692 SPR:$a, ssub_0),
Chris Lattnerd10a53d2010-03-08 18:51:21 +00004693 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004694 SPR:$b, ssub_0))),
4695 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004696
4697class N3VSMulOpPat<SDNode MulNode, SDNode OpNode, NeonI Inst>
4698 : NEONFPPat<(f32 (OpNode SPR:$acc, (f32 (MulNode SPR:$a, SPR:$b)))),
4699 (EXTRACT_SUBREG (Inst (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004700 SPR:$acc, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004701 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004702 SPR:$a, ssub_0),
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004703 (INSERT_SUBREG (v2f32 (IMPLICIT_DEF)),
Jakob Stoklund Olesen558661d2010-05-24 16:54:32 +00004704 SPR:$b, ssub_0)),
4705 ssub_0)>;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004706
Evan Cheng1d2426c2009-08-07 19:30:41 +00004707// These need separate instructions because they must use DPR_VFP2 register
4708// class which have SPR sub-registers.
4709
4710// Vector Add Operations used for single-precision FP
4711let neverHasSideEffects = 1 in
Bob Wilson6dbcea12010-12-13 21:05:44 +00004712def VADDfd_sfp : N3VS<0,0,0b00,0b1101,0, "vadd", "f32">;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004713def : N3VSPat<fadd, VADDfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004714
David Goodwin338268c2009-08-10 22:17:39 +00004715// Vector Sub Operations used for single-precision FP
4716let neverHasSideEffects = 1 in
Bob Wilson6dbcea12010-12-13 21:05:44 +00004717def VSUBfd_sfp : N3VS<0,0,0b10,0b1101,0, "vsub", "f32">;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004718def : N3VSPat<fsub, VSUBfd_sfp>;
David Goodwin338268c2009-08-10 22:17:39 +00004719
Evan Cheng1d2426c2009-08-07 19:30:41 +00004720// Vector Multiply Operations used for single-precision FP
4721let neverHasSideEffects = 1 in
Bob Wilson6dbcea12010-12-13 21:05:44 +00004722def VMULfd_sfp : N3VS<1,0,0b00,0b1101,1, "vmul", "f32">;
Bob Wilson3c0f96e2010-02-17 22:23:11 +00004723def : N3VSPat<fmul, VMULfd_sfp>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004724
4725// Vector Multiply-Accumulate/Subtract used for single-precision FP
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004726// vml[as].f32 can cause 4-8 cycle stalls in following ASIMD instructions, so
4727// we want to avoid them for now. e.g., alternating vmla/vadd instructions.
Evan Cheng1d2426c2009-08-07 19:30:41 +00004728
Evan Cheng48575f62010-12-05 22:04:16 +00004729let neverHasSideEffects = 1 in
Bob Wilson6dbcea12010-12-13 21:05:44 +00004730def VMLAfd_sfp : N3VSMulOp<0,0,0b00,0b1101,1, IIC_VMACD, "vmla", "f32">;
Evan Cheng48575f62010-12-05 22:04:16 +00004731def : N3VSMulOpPat<fmul, fadd, VMLAfd_sfp>,
4732 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Jim Grosbach8cd0a8c2009-10-31 22:57:36 +00004733
Evan Cheng48575f62010-12-05 22:04:16 +00004734let neverHasSideEffects = 1 in
Bob Wilson6dbcea12010-12-13 21:05:44 +00004735def VMLSfd_sfp : N3VSMulOp<0,0,0b10,0b1101,1, IIC_VMACD, "vmls", "f32">;
Evan Cheng48575f62010-12-05 22:04:16 +00004736def : N3VSMulOpPat<fmul, fsub, VMLSfd_sfp>,
4737 Requires<[HasNEON, UseNEONForFP, UseFPVMLx]>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004738
David Goodwin338268c2009-08-10 22:17:39 +00004739// Vector Absolute used for single-precision FP
Bob Wilson1e6f5962010-12-13 21:58:05 +00004740def : N2VSPat<fabs, f32, v2f32, VABSfd>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004741
David Goodwin338268c2009-08-10 22:17:39 +00004742// Vector Negate used for single-precision FP
Bob Wilson1e6f5962010-12-13 21:58:05 +00004743def : N2VSPat<fneg, f32, v2f32, VNEGfd>;
Evan Cheng1d2426c2009-08-07 19:30:41 +00004744
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004745// Vector Maximum used for single-precision FP
4746let neverHasSideEffects = 1 in
Owen Andersonca6945e2010-12-01 00:28:25 +00004747def VMAXfd_sfp : N3V<0, 0, 0b00, 0b1111, 0, 0, (outs DPR_VFP2:$Vd),
4748 (ins DPR_VFP2:$Vn, DPR_VFP2:$Vm), N3RegFrm, IIC_VBIND,
4749 "vmax", "f32", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004750def : N3VSPat<NEONfmax, VMAXfd_sfp>;
4751
4752// Vector Minimum used for single-precision FP
4753let neverHasSideEffects = 1 in
Jim Grosbachce4fadf2010-12-02 16:30:58 +00004754def VMINfd_sfp : N3V<0, 0, 0b10, 0b1111, 0, 0, (outs DPR_VFP2:$Vd),
Owen Andersonca6945e2010-12-01 00:28:25 +00004755 (ins DPR_VFP2:$Vn, DPR_VFP2:$Vm), N3RegFrm, IIC_VBIND,
4756 "vmin", "f32", "$Vd, $Vn, $Vm", "", []>;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00004757def : N3VSPat<NEONfmin, VMINfd_sfp>;
4758
David Goodwin338268c2009-08-10 22:17:39 +00004759// Vector Convert between single-precision FP and integer
Bob Wilson1e6f5962010-12-13 21:58:05 +00004760def : N2VSPat<arm_ftosi, f32, v2f32, VCVTf2sd>;
4761def : N2VSPat<arm_ftoui, f32, v2f32, VCVTf2ud>;
4762def : N2VSPat<arm_sitof, f32, v2i32, VCVTs2fd>;
4763def : N2VSPat<arm_uitof, f32, v2i32, VCVTu2fd>;
David Goodwin338268c2009-08-10 22:17:39 +00004764
Evan Cheng1d2426c2009-08-07 19:30:41 +00004765//===----------------------------------------------------------------------===//
Bob Wilson5bafff32009-06-22 23:27:02 +00004766// Non-Instruction Patterns
4767//===----------------------------------------------------------------------===//
4768
4769// bit_convert
4770def : Pat<(v1i64 (bitconvert (v2i32 DPR:$src))), (v1i64 DPR:$src)>;
4771def : Pat<(v1i64 (bitconvert (v4i16 DPR:$src))), (v1i64 DPR:$src)>;
4772def : Pat<(v1i64 (bitconvert (v8i8 DPR:$src))), (v1i64 DPR:$src)>;
4773def : Pat<(v1i64 (bitconvert (f64 DPR:$src))), (v1i64 DPR:$src)>;
4774def : Pat<(v1i64 (bitconvert (v2f32 DPR:$src))), (v1i64 DPR:$src)>;
4775def : Pat<(v2i32 (bitconvert (v1i64 DPR:$src))), (v2i32 DPR:$src)>;
4776def : Pat<(v2i32 (bitconvert (v4i16 DPR:$src))), (v2i32 DPR:$src)>;
4777def : Pat<(v2i32 (bitconvert (v8i8 DPR:$src))), (v2i32 DPR:$src)>;
4778def : Pat<(v2i32 (bitconvert (f64 DPR:$src))), (v2i32 DPR:$src)>;
4779def : Pat<(v2i32 (bitconvert (v2f32 DPR:$src))), (v2i32 DPR:$src)>;
4780def : Pat<(v4i16 (bitconvert (v1i64 DPR:$src))), (v4i16 DPR:$src)>;
4781def : Pat<(v4i16 (bitconvert (v2i32 DPR:$src))), (v4i16 DPR:$src)>;
4782def : Pat<(v4i16 (bitconvert (v8i8 DPR:$src))), (v4i16 DPR:$src)>;
4783def : Pat<(v4i16 (bitconvert (f64 DPR:$src))), (v4i16 DPR:$src)>;
4784def : Pat<(v4i16 (bitconvert (v2f32 DPR:$src))), (v4i16 DPR:$src)>;
4785def : Pat<(v8i8 (bitconvert (v1i64 DPR:$src))), (v8i8 DPR:$src)>;
4786def : Pat<(v8i8 (bitconvert (v2i32 DPR:$src))), (v8i8 DPR:$src)>;
4787def : Pat<(v8i8 (bitconvert (v4i16 DPR:$src))), (v8i8 DPR:$src)>;
4788def : Pat<(v8i8 (bitconvert (f64 DPR:$src))), (v8i8 DPR:$src)>;
4789def : Pat<(v8i8 (bitconvert (v2f32 DPR:$src))), (v8i8 DPR:$src)>;
4790def : Pat<(f64 (bitconvert (v1i64 DPR:$src))), (f64 DPR:$src)>;
4791def : Pat<(f64 (bitconvert (v2i32 DPR:$src))), (f64 DPR:$src)>;
4792def : Pat<(f64 (bitconvert (v4i16 DPR:$src))), (f64 DPR:$src)>;
4793def : Pat<(f64 (bitconvert (v8i8 DPR:$src))), (f64 DPR:$src)>;
4794def : Pat<(f64 (bitconvert (v2f32 DPR:$src))), (f64 DPR:$src)>;
4795def : Pat<(v2f32 (bitconvert (f64 DPR:$src))), (v2f32 DPR:$src)>;
4796def : Pat<(v2f32 (bitconvert (v1i64 DPR:$src))), (v2f32 DPR:$src)>;
4797def : Pat<(v2f32 (bitconvert (v2i32 DPR:$src))), (v2f32 DPR:$src)>;
4798def : Pat<(v2f32 (bitconvert (v4i16 DPR:$src))), (v2f32 DPR:$src)>;
4799def : Pat<(v2f32 (bitconvert (v8i8 DPR:$src))), (v2f32 DPR:$src)>;
4800
4801def : Pat<(v2i64 (bitconvert (v4i32 QPR:$src))), (v2i64 QPR:$src)>;
4802def : Pat<(v2i64 (bitconvert (v8i16 QPR:$src))), (v2i64 QPR:$src)>;
4803def : Pat<(v2i64 (bitconvert (v16i8 QPR:$src))), (v2i64 QPR:$src)>;
4804def : Pat<(v2i64 (bitconvert (v2f64 QPR:$src))), (v2i64 QPR:$src)>;
4805def : Pat<(v2i64 (bitconvert (v4f32 QPR:$src))), (v2i64 QPR:$src)>;
4806def : Pat<(v4i32 (bitconvert (v2i64 QPR:$src))), (v4i32 QPR:$src)>;
4807def : Pat<(v4i32 (bitconvert (v8i16 QPR:$src))), (v4i32 QPR:$src)>;
4808def : Pat<(v4i32 (bitconvert (v16i8 QPR:$src))), (v4i32 QPR:$src)>;
4809def : Pat<(v4i32 (bitconvert (v2f64 QPR:$src))), (v4i32 QPR:$src)>;
4810def : Pat<(v4i32 (bitconvert (v4f32 QPR:$src))), (v4i32 QPR:$src)>;
4811def : Pat<(v8i16 (bitconvert (v2i64 QPR:$src))), (v8i16 QPR:$src)>;
4812def : Pat<(v8i16 (bitconvert (v4i32 QPR:$src))), (v8i16 QPR:$src)>;
4813def : Pat<(v8i16 (bitconvert (v16i8 QPR:$src))), (v8i16 QPR:$src)>;
4814def : Pat<(v8i16 (bitconvert (v2f64 QPR:$src))), (v8i16 QPR:$src)>;
4815def : Pat<(v8i16 (bitconvert (v4f32 QPR:$src))), (v8i16 QPR:$src)>;
4816def : Pat<(v16i8 (bitconvert (v2i64 QPR:$src))), (v16i8 QPR:$src)>;
4817def : Pat<(v16i8 (bitconvert (v4i32 QPR:$src))), (v16i8 QPR:$src)>;
4818def : Pat<(v16i8 (bitconvert (v8i16 QPR:$src))), (v16i8 QPR:$src)>;
4819def : Pat<(v16i8 (bitconvert (v2f64 QPR:$src))), (v16i8 QPR:$src)>;
4820def : Pat<(v16i8 (bitconvert (v4f32 QPR:$src))), (v16i8 QPR:$src)>;
4821def : Pat<(v4f32 (bitconvert (v2i64 QPR:$src))), (v4f32 QPR:$src)>;
4822def : Pat<(v4f32 (bitconvert (v4i32 QPR:$src))), (v4f32 QPR:$src)>;
4823def : Pat<(v4f32 (bitconvert (v8i16 QPR:$src))), (v4f32 QPR:$src)>;
4824def : Pat<(v4f32 (bitconvert (v16i8 QPR:$src))), (v4f32 QPR:$src)>;
4825def : Pat<(v4f32 (bitconvert (v2f64 QPR:$src))), (v4f32 QPR:$src)>;
4826def : Pat<(v2f64 (bitconvert (v2i64 QPR:$src))), (v2f64 QPR:$src)>;
4827def : Pat<(v2f64 (bitconvert (v4i32 QPR:$src))), (v2f64 QPR:$src)>;
4828def : Pat<(v2f64 (bitconvert (v8i16 QPR:$src))), (v2f64 QPR:$src)>;
4829def : Pat<(v2f64 (bitconvert (v16i8 QPR:$src))), (v2f64 QPR:$src)>;
4830def : Pat<(v2f64 (bitconvert (v4f32 QPR:$src))), (v2f64 QPR:$src)>;