blob: 304613a2df55c6cfb37b541bd662092976e6e69e [file] [log] [blame]
Misha Brukmancd603132003-06-02 03:28:00 +00001//===-- X86/X86CodeEmitter.cpp - Convert X86 code to machine code ---------===//
Misha Brukman0e0a7a452005-04-21 23:38:14 +00002//
John Criswellb576c942003-10-20 19:43:21 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukman0e0a7a452005-04-21 23:38:14 +00007//
John Criswellb576c942003-10-20 19:43:21 +00008//===----------------------------------------------------------------------===//
Chris Lattner40ead952002-12-02 21:24:12 +00009//
10// This file contains the pass that transforms the X86 machine instructions into
Chris Lattnere72e4452004-11-20 23:55:15 +000011// relocatable machine code.
Chris Lattner40ead952002-12-02 21:24:12 +000012//
13//===----------------------------------------------------------------------===//
14
Chris Lattner95b2c7d2006-12-19 22:59:26 +000015#define DEBUG_TYPE "x86-emitter"
Evan Cheng25ab6902006-09-08 06:48:29 +000016#include "X86InstrInfo.h"
Evan Cheng2a3e08b2008-01-05 02:26:58 +000017#include "X86JITInfo.h"
Evan Cheng25ab6902006-09-08 06:48:29 +000018#include "X86Subtarget.h"
Chris Lattner40ead952002-12-02 21:24:12 +000019#include "X86TargetMachine.h"
Chris Lattnere72e4452004-11-20 23:55:15 +000020#include "X86Relocations.h"
Chris Lattnerea1ddab2002-12-03 06:34:06 +000021#include "X86.h"
Chris Lattner19950512009-10-27 17:01:03 +000022#include "llvm/LLVMContext.h"
Chris Lattner40ead952002-12-02 21:24:12 +000023#include "llvm/PassManager.h"
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +000024#include "llvm/CodeGen/JITCodeEmitter.h"
Chris Lattner5ae99fe2002-12-28 20:24:48 +000025#include "llvm/CodeGen/MachineFunctionPass.h"
Chris Lattner76041ce2002-12-02 21:44:34 +000026#include "llvm/CodeGen/MachineInstr.h"
Nicolas Geoffrayafe6c2b2008-02-13 18:39:37 +000027#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner655239c2003-12-20 10:20:19 +000028#include "llvm/CodeGen/Passes.h"
Chris Lattnerc01d1232003-10-20 03:42:58 +000029#include "llvm/Function.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000030#include "llvm/ADT/Statistic.h"
Daniel Dunbar7168a7d2009-08-27 08:12:55 +000031#include "llvm/MC/MCCodeEmitter.h"
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +000032#include "llvm/MC/MCExpr.h"
Daniel Dunbar7168a7d2009-08-27 08:12:55 +000033#include "llvm/MC/MCInst.h"
Evan Cheng17ed8fa2008-03-14 07:13:42 +000034#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000035#include "llvm/Support/ErrorHandling.h"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +000036#include "llvm/Support/raw_ostream.h"
Evan Cheng5e8b5552006-02-18 00:57:10 +000037#include "llvm/Target/TargetOptions.h"
Chris Lattner65b05ce2003-12-12 07:11:18 +000038using namespace llvm;
Brian Gaeked0fde302003-11-11 22:41:34 +000039
Chris Lattner95b2c7d2006-12-19 22:59:26 +000040STATISTIC(NumEmitted, "Number of machine instructions emitted");
Chris Lattner04b0b302003-06-01 23:23:50 +000041
Chris Lattner04b0b302003-06-01 23:23:50 +000042namespace {
Chris Lattnerf5af5562009-08-16 02:45:18 +000043 template<class CodeEmitter>
Nick Lewycky6726b6d2009-10-25 06:33:48 +000044 class Emitter : public MachineFunctionPass {
Chris Lattner5ae99fe2002-12-28 20:24:48 +000045 const X86InstrInfo *II;
Evan Cheng25ab6902006-09-08 06:48:29 +000046 const TargetData *TD;
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000047 X86TargetMachine &TM;
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +000048 CodeEmitter &MCE;
Evan Cheng2a3e08b2008-01-05 02:26:58 +000049 intptr_t PICBaseOffset;
Evan Cheng25ab6902006-09-08 06:48:29 +000050 bool Is64BitMode;
Evan Chengaabe38b2007-12-22 09:40:20 +000051 bool IsPIC;
Chris Lattnerea1ddab2002-12-03 06:34:06 +000052 public:
Devang Patel19974732007-05-03 01:11:54 +000053 static char ID;
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +000054 explicit Emitter(X86TargetMachine &tm, CodeEmitter &mce)
Dan Gohmanae73dc12008-09-04 17:05:41 +000055 : MachineFunctionPass(&ID), II(0), TD(0), TM(tm),
Evan Cheng2a3e08b2008-01-05 02:26:58 +000056 MCE(mce), PICBaseOffset(0), Is64BitMode(false),
Evan Chengbe8c03f2008-01-04 10:46:51 +000057 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +000058 Emitter(X86TargetMachine &tm, CodeEmitter &mce,
Evan Cheng25ab6902006-09-08 06:48:29 +000059 const X86InstrInfo &ii, const TargetData &td, bool is64)
Dan Gohmanae73dc12008-09-04 17:05:41 +000060 : MachineFunctionPass(&ID), II(&ii), TD(&td), TM(tm),
Evan Cheng2a3e08b2008-01-05 02:26:58 +000061 MCE(mce), PICBaseOffset(0), Is64BitMode(is64),
Evan Chengbe8c03f2008-01-04 10:46:51 +000062 IsPIC(TM.getRelocationModel() == Reloc::PIC_) {}
Chris Lattner40ead952002-12-02 21:24:12 +000063
Chris Lattner5ae99fe2002-12-28 20:24:48 +000064 bool runOnMachineFunction(MachineFunction &MF);
Chris Lattner76041ce2002-12-02 21:44:34 +000065
Chris Lattnerf0eb7be2002-12-15 21:13:40 +000066 virtual const char *getPassName() const {
67 return "X86 Machine Code Emitter";
68 }
69
Evan Cheng0475ab52008-01-05 00:41:47 +000070 void emitInstruction(const MachineInstr &MI,
Chris Lattner749c6f62008-01-07 07:27:27 +000071 const TargetInstrDesc *Desc);
Nicolas Geoffrayafe6c2b2008-02-13 18:39:37 +000072
73 void getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman675fb652009-07-31 23:44:16 +000074 AU.setPreservesAll();
Nicolas Geoffrayafe6c2b2008-02-13 18:39:37 +000075 AU.addRequired<MachineModuleInfo>();
76 MachineFunctionPass::getAnalysisUsage(AU);
77 }
Alkis Evlogimenos39c20052004-03-09 03:34:53 +000078
Chris Lattnerea1ddab2002-12-03 06:34:06 +000079 private:
Nate Begeman37efe672006-04-22 18:53:45 +000080 void emitPCRelativeBlockAddress(MachineBasicBlock *MBB);
Evan Chengaabe38b2007-12-22 09:40:20 +000081 void emitGlobalAddress(GlobalValue *GV, unsigned Reloc,
Dan Gohmanc9f3cc32008-10-24 01:57:54 +000082 intptr_t Disp = 0, intptr_t PCAdj = 0,
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +000083 bool Indirect = false);
Evan Cheng02aabbf2008-01-03 02:56:28 +000084 void emitExternalSymbolAddress(const char *ES, unsigned Reloc);
Dan Gohmanc9f3cc32008-10-24 01:57:54 +000085 void emitConstPoolAddress(unsigned CPI, unsigned Reloc, intptr_t Disp = 0,
Evan Cheng02aabbf2008-01-03 02:56:28 +000086 intptr_t PCAdj = 0);
Evan Chengaabe38b2007-12-22 09:40:20 +000087 void emitJumpTableAddress(unsigned JTI, unsigned Reloc,
Evan Cheng02aabbf2008-01-03 02:56:28 +000088 intptr_t PCAdj = 0);
Chris Lattner04b0b302003-06-01 23:23:50 +000089
Evan Cheng25ab6902006-09-08 06:48:29 +000090 void emitDisplacementField(const MachineOperand *RelocOp, int DispVal,
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +000091 intptr_t Adj = 0, bool IsPCRel = true);
Chris Lattner0e576292006-05-04 00:42:08 +000092
Chris Lattnerea1ddab2002-12-03 06:34:06 +000093 void emitRegModRMByte(unsigned ModRMReg, unsigned RegOpcodeField);
Evan Cheng4b299d42008-10-17 17:14:20 +000094 void emitRegModRMByte(unsigned RegOpcodeField);
Chris Lattnerea1ddab2002-12-03 06:34:06 +000095 void emitSIBByte(unsigned SS, unsigned Index, unsigned Base);
Evan Cheng25ab6902006-09-08 06:48:29 +000096 void emitConstant(uint64_t Val, unsigned Size);
Chris Lattnerea1ddab2002-12-03 06:34:06 +000097
98 void emitMemModRMByte(const MachineInstr &MI,
Evan Cheng25ab6902006-09-08 06:48:29 +000099 unsigned Op, unsigned RegOpcodeField,
Evan Chengaabe38b2007-12-22 09:40:20 +0000100 intptr_t PCAdj = 0);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000101
Dan Gohman60783302008-02-08 03:29:40 +0000102 unsigned getX86RegNum(unsigned RegNo) const;
Chris Lattner40ead952002-12-02 21:24:12 +0000103 };
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000104
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000105template<class CodeEmitter>
106 char Emitter<CodeEmitter>::ID = 0;
Chris Lattnerf5af5562009-08-16 02:45:18 +0000107} // end anonymous namespace.
Chris Lattner40ead952002-12-02 21:24:12 +0000108
Chris Lattner81b6ed72005-07-11 05:17:48 +0000109/// createX86CodeEmitterPass - Return a pass that emits the collected X86 code
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000110/// to the specified templated MachineCodeEmitter object.
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000111FunctionPass *llvm::createX86JITCodeEmitterPass(X86TargetMachine &TM,
112 JITCodeEmitter &JCE) {
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000113 return new Emitter<JITCodeEmitter>(TM, JCE);
Chris Lattner40ead952002-12-02 21:24:12 +0000114}
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000115
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000116template<class CodeEmitter>
117bool Emitter<CodeEmitter>::runOnMachineFunction(MachineFunction &MF) {
Dale Johannesen50dd1d02008-08-11 23:46:25 +0000118
Nicolas Geoffrayafe6c2b2008-02-13 18:39:37 +0000119 MCE.setModuleInfo(&getAnalysis<MachineModuleInfo>());
120
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000121 II = TM.getInstrInfo();
122 TD = TM.getTargetData();
Evan Chengbe8c03f2008-01-04 10:46:51 +0000123 Is64BitMode = TM.getSubtarget<X86Subtarget>().is64Bit();
Evan Chenga125e622008-05-20 01:56:59 +0000124 IsPIC = TM.getRelocationModel() == Reloc::PIC_;
Nicolas Geoffrayafe6c2b2008-02-13 18:39:37 +0000125
Chris Lattner43b429b2006-05-02 18:27:26 +0000126 do {
David Greenec719d5f2010-01-05 01:28:53 +0000127 DEBUG(dbgs() << "JITTing function '"
Daniel Dunbarce63ffb2009-07-25 00:23:56 +0000128 << MF.getFunction()->getName() << "'\n");
Chris Lattner43b429b2006-05-02 18:27:26 +0000129 MCE.startFunction(MF);
Chris Lattner93e5c282006-05-03 17:21:32 +0000130 for (MachineFunction::iterator MBB = MF.begin(), E = MF.end();
131 MBB != E; ++MBB) {
132 MCE.StartMachineBasicBlock(MBB);
133 for (MachineBasicBlock::const_iterator I = MBB->begin(), E = MBB->end();
Evan Cheng0475ab52008-01-05 00:41:47 +0000134 I != E; ++I) {
Chris Lattner749c6f62008-01-07 07:27:27 +0000135 const TargetInstrDesc &Desc = I->getDesc();
136 emitInstruction(*I, &Desc);
Evan Cheng0475ab52008-01-05 00:41:47 +0000137 // MOVPC32r is basically a call plus a pop instruction.
Chris Lattner749c6f62008-01-07 07:27:27 +0000138 if (Desc.getOpcode() == X86::MOVPC32r)
Evan Cheng0475ab52008-01-05 00:41:47 +0000139 emitInstruction(*I, &II->get(X86::POP32r));
140 NumEmitted++; // Keep track of the # of mi's emitted
141 }
Chris Lattner93e5c282006-05-03 17:21:32 +0000142 }
Chris Lattner43b429b2006-05-02 18:27:26 +0000143 } while (MCE.finishFunction(MF));
Chris Lattner04b0b302003-06-01 23:23:50 +0000144
Chris Lattner76041ce2002-12-02 21:44:34 +0000145 return false;
146}
147
Chris Lattnerb4432f32006-05-03 17:10:41 +0000148/// emitPCRelativeBlockAddress - This method keeps track of the information
149/// necessary to resolve the address of this block later and emits a dummy
150/// value.
Chris Lattner04b0b302003-06-01 23:23:50 +0000151///
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000152template<class CodeEmitter>
153void Emitter<CodeEmitter>::emitPCRelativeBlockAddress(MachineBasicBlock *MBB) {
Chris Lattnerb4432f32006-05-03 17:10:41 +0000154 // Remember where this reference was and where it is to so we can
155 // deal with it later.
Evan Chengf141cc42006-07-27 18:21:10 +0000156 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
157 X86::reloc_pcrel_word, MBB));
Chris Lattnerb4432f32006-05-03 17:10:41 +0000158 MCE.emitWordLE(0);
Chris Lattner04b0b302003-06-01 23:23:50 +0000159}
160
Chris Lattner04b0b302003-06-01 23:23:50 +0000161/// emitGlobalAddress - Emit the specified address to the code stream assuming
Evan Cheng25ab6902006-09-08 06:48:29 +0000162/// this is part of a "take the address of a global" instruction.
Chris Lattner04b0b302003-06-01 23:23:50 +0000163///
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000164template<class CodeEmitter>
165void Emitter<CodeEmitter>::emitGlobalAddress(GlobalValue *GV, unsigned Reloc,
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000166 intptr_t Disp /* = 0 */,
167 intptr_t PCAdj /* = 0 */,
Evan Cheng9ed2f802008-11-10 01:08:07 +0000168 bool Indirect /* = false */) {
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000169 intptr_t RelocCST = Disp;
Evan Cheng02aabbf2008-01-03 02:56:28 +0000170 if (Reloc == X86::reloc_picrel_word)
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000171 RelocCST = PICBaseOffset;
Evan Chengbe8c03f2008-01-04 10:46:51 +0000172 else if (Reloc == X86::reloc_pcrel_word)
173 RelocCST = PCAdj;
Evan Cheng9ed2f802008-11-10 01:08:07 +0000174 MachineRelocation MR = Indirect
175 ? MachineRelocation::getIndirectSymbol(MCE.getCurrentPCOffset(), Reloc,
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +0000176 GV, RelocCST, false)
Evan Chengbe8c03f2008-01-04 10:46:51 +0000177 : MachineRelocation::getGV(MCE.getCurrentPCOffset(), Reloc,
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +0000178 GV, RelocCST, false);
Evan Chengbe8c03f2008-01-04 10:46:51 +0000179 MCE.addRelocation(MR);
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000180 // The relocated value will be added to the displacement
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000181 if (Reloc == X86::reloc_absolute_dword)
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000182 MCE.emitDWordLE(Disp);
183 else
184 MCE.emitWordLE((int32_t)Disp);
Chris Lattner04b0b302003-06-01 23:23:50 +0000185}
186
Chris Lattnere72e4452004-11-20 23:55:15 +0000187/// emitExternalSymbolAddress - Arrange for the address of an external symbol to
188/// be emitted to the current location in the function, and allow it to be PC
189/// relative.
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000190template<class CodeEmitter>
191void Emitter<CodeEmitter>::emitExternalSymbolAddress(const char *ES,
192 unsigned Reloc) {
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000193 intptr_t RelocCST = (Reloc == X86::reloc_picrel_word) ? PICBaseOffset : 0;
Chris Lattner5a032de2006-05-03 20:30:20 +0000194 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
Evan Chengbe8c03f2008-01-04 10:46:51 +0000195 Reloc, ES, RelocCST));
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000196 if (Reloc == X86::reloc_absolute_dword)
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000197 MCE.emitDWordLE(0);
198 else
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000199 MCE.emitWordLE(0);
Chris Lattnere72e4452004-11-20 23:55:15 +0000200}
Chris Lattner04b0b302003-06-01 23:23:50 +0000201
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000202/// emitConstPoolAddress - Arrange for the address of an constant pool
Evan Cheng25ab6902006-09-08 06:48:29 +0000203/// to be emitted to the current location in the function, and allow it to be PC
204/// relative.
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000205template<class CodeEmitter>
206void Emitter<CodeEmitter>::emitConstPoolAddress(unsigned CPI, unsigned Reloc,
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000207 intptr_t Disp /* = 0 */,
Evan Cheng02aabbf2008-01-03 02:56:28 +0000208 intptr_t PCAdj /* = 0 */) {
Evan Chengbe8c03f2008-01-04 10:46:51 +0000209 intptr_t RelocCST = 0;
Evan Cheng02aabbf2008-01-03 02:56:28 +0000210 if (Reloc == X86::reloc_picrel_word)
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000211 RelocCST = PICBaseOffset;
Evan Chengbe8c03f2008-01-04 10:46:51 +0000212 else if (Reloc == X86::reloc_pcrel_word)
213 RelocCST = PCAdj;
Evan Cheng25ab6902006-09-08 06:48:29 +0000214 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
Evan Chengbe8c03f2008-01-04 10:46:51 +0000215 Reloc, CPI, RelocCST));
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000216 // The relocated value will be added to the displacement
Evan Chengfd00deb2006-12-05 07:29:55 +0000217 if (Reloc == X86::reloc_absolute_dword)
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000218 MCE.emitDWordLE(Disp);
219 else
220 MCE.emitWordLE((int32_t)Disp);
Evan Cheng25ab6902006-09-08 06:48:29 +0000221}
222
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000223/// emitJumpTableAddress - Arrange for the address of a jump table to
Evan Cheng25ab6902006-09-08 06:48:29 +0000224/// be emitted to the current location in the function, and allow it to be PC
225/// relative.
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000226template<class CodeEmitter>
227void Emitter<CodeEmitter>::emitJumpTableAddress(unsigned JTI, unsigned Reloc,
Evan Cheng02aabbf2008-01-03 02:56:28 +0000228 intptr_t PCAdj /* = 0 */) {
Evan Chengbe8c03f2008-01-04 10:46:51 +0000229 intptr_t RelocCST = 0;
Evan Cheng02aabbf2008-01-03 02:56:28 +0000230 if (Reloc == X86::reloc_picrel_word)
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000231 RelocCST = PICBaseOffset;
Evan Chengbe8c03f2008-01-04 10:46:51 +0000232 else if (Reloc == X86::reloc_pcrel_word)
233 RelocCST = PCAdj;
Evan Cheng25ab6902006-09-08 06:48:29 +0000234 MCE.addRelocation(MachineRelocation::getJumpTable(MCE.getCurrentPCOffset(),
Evan Chengbe8c03f2008-01-04 10:46:51 +0000235 Reloc, JTI, RelocCST));
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000236 // The relocated value will be added to the displacement
Evan Chengfd00deb2006-12-05 07:29:55 +0000237 if (Reloc == X86::reloc_absolute_dword)
Dan Gohmanc9f3cc32008-10-24 01:57:54 +0000238 MCE.emitDWordLE(0);
239 else
Evan Chengfd00deb2006-12-05 07:29:55 +0000240 MCE.emitWordLE(0);
Evan Cheng25ab6902006-09-08 06:48:29 +0000241}
242
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000243template<class CodeEmitter>
244unsigned Emitter<CodeEmitter>::getX86RegNum(unsigned RegNo) const {
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000245 return II->getRegisterInfo().getX86RegNum(RegNo);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000246}
247
248inline static unsigned char ModRMByte(unsigned Mod, unsigned RegOpcode,
249 unsigned RM) {
250 assert(Mod < 4 && RegOpcode < 8 && RM < 8 && "ModRM Fields out of range!");
251 return RM | (RegOpcode << 3) | (Mod << 6);
252}
253
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000254template<class CodeEmitter>
255void Emitter<CodeEmitter>::emitRegModRMByte(unsigned ModRMReg,
256 unsigned RegOpcodeFld){
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000257 MCE.emitByte(ModRMByte(3, RegOpcodeFld, getX86RegNum(ModRMReg)));
258}
259
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000260template<class CodeEmitter>
261void Emitter<CodeEmitter>::emitRegModRMByte(unsigned RegOpcodeFld) {
Evan Cheng4b299d42008-10-17 17:14:20 +0000262 MCE.emitByte(ModRMByte(3, RegOpcodeFld, 0));
263}
264
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000265template<class CodeEmitter>
266void Emitter<CodeEmitter>::emitSIBByte(unsigned SS,
267 unsigned Index,
268 unsigned Base) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000269 // SIB byte is in the same format as the ModRMByte...
270 MCE.emitByte(ModRMByte(SS, Index, Base));
271}
272
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000273template<class CodeEmitter>
274void Emitter<CodeEmitter>::emitConstant(uint64_t Val, unsigned Size) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000275 // Output the constant in little endian byte order...
276 for (unsigned i = 0; i != Size; ++i) {
277 MCE.emitByte(Val & 255);
278 Val >>= 8;
279 }
280}
281
Chris Lattner0e576292006-05-04 00:42:08 +0000282/// isDisp8 - Return true if this signed displacement fits in a 8-bit
283/// sign-extended field.
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000284static bool isDisp8(int Value) {
285 return Value == (signed char)Value;
286}
287
Chris Lattner8a537122009-07-10 05:27:43 +0000288static bool gvNeedsNonLazyPtr(const MachineOperand &GVOp,
289 const TargetMachine &TM) {
Chris Lattner8a537122009-07-10 05:27:43 +0000290 // For Darwin-64, simulate the linktime GOT by using the same non-lazy-pointer
Dale Johannesenec867a22008-08-12 18:23:48 +0000291 // mechanism as 32-bit mode.
Chris Lattner8a537122009-07-10 05:27:43 +0000292 if (TM.getSubtarget<X86Subtarget>().is64Bit() &&
293 !TM.getSubtarget<X86Subtarget>().isTargetDarwin())
294 return false;
295
Chris Lattner07406342009-07-10 06:07:08 +0000296 // Return true if this is a reference to a stub containing the address of the
297 // global, not the global itself.
Chris Lattner3b6b36d2009-07-10 06:29:59 +0000298 return isGlobalStubReference(GVOp.getTargetFlags());
Evan Chengbe8c03f2008-01-04 10:46:51 +0000299}
300
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000301template<class CodeEmitter>
302void Emitter<CodeEmitter>::emitDisplacementField(const MachineOperand *RelocOp,
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000303 int DispVal,
304 intptr_t Adj /* = 0 */,
305 bool IsPCRel /* = true */) {
Chris Lattner0e576292006-05-04 00:42:08 +0000306 // If this is a simple integer displacement that doesn't require a relocation,
307 // emit it now.
308 if (!RelocOp) {
309 emitConstant(DispVal, 4);
310 return;
311 }
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000312
Chris Lattner0e576292006-05-04 00:42:08 +0000313 // Otherwise, this is something that requires a relocation. Emit it as such
314 // now.
Daniel Dunbar0378b722009-09-01 22:07:06 +0000315 unsigned RelocType = Is64BitMode ?
316 (IsPCRel ? X86::reloc_pcrel_word : X86::reloc_absolute_word_sext)
317 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
Dan Gohmand735b802008-10-03 15:45:36 +0000318 if (RelocOp->isGlobal()) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 // In 64-bit static small code model, we could potentially emit absolute.
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000320 // But it's probably not beneficial. If the MCE supports using RIP directly
321 // do it, otherwise fallback to absolute (this is determined by IsPCRel).
Bill Wendling85db3a92008-02-26 10:57:23 +0000322 // 89 05 00 00 00 00 mov %eax,0(%rip) # PC-relative
323 // 89 04 25 00 00 00 00 mov %eax,0x0 # Absolute
Chris Lattner8a537122009-07-10 05:27:43 +0000324 bool Indirect = gvNeedsNonLazyPtr(*RelocOp, TM);
Daniel Dunbar0378b722009-09-01 22:07:06 +0000325 emitGlobalAddress(RelocOp->getGlobal(), RelocType, RelocOp->getOffset(),
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +0000326 Adj, Indirect);
Daniel Dunbar4e8d5fe2009-09-01 22:06:53 +0000327 } else if (RelocOp->isSymbol()) {
Daniel Dunbar0378b722009-09-01 22:07:06 +0000328 emitExternalSymbolAddress(RelocOp->getSymbolName(), RelocType);
Dan Gohmand735b802008-10-03 15:45:36 +0000329 } else if (RelocOp->isCPI()) {
Daniel Dunbar0378b722009-09-01 22:07:06 +0000330 emitConstPoolAddress(RelocOp->getIndex(), RelocType,
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000331 RelocOp->getOffset(), Adj);
Chris Lattner0e576292006-05-04 00:42:08 +0000332 } else {
Daniel Dunbar0378b722009-09-01 22:07:06 +0000333 assert(RelocOp->isJTI() && "Unexpected machine operand!");
334 emitJumpTableAddress(RelocOp->getIndex(), RelocType, Adj);
Chris Lattner0e576292006-05-04 00:42:08 +0000335 }
336}
337
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000338template<class CodeEmitter>
339void Emitter<CodeEmitter>::emitMemModRMByte(const MachineInstr &MI,
Chris Lattnerf5af5562009-08-16 02:45:18 +0000340 unsigned Op,unsigned RegOpcodeField,
341 intptr_t PCAdj) {
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000342 const MachineOperand &Op3 = MI.getOperand(Op+3);
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000343 int DispVal = 0;
Chris Lattner0e576292006-05-04 00:42:08 +0000344 const MachineOperand *DispForReloc = 0;
345
346 // Figure out what sort of displacement we have to handle here.
Dan Gohmand735b802008-10-03 15:45:36 +0000347 if (Op3.isGlobal()) {
Chris Lattner0e576292006-05-04 00:42:08 +0000348 DispForReloc = &Op3;
Daniel Dunbar4e8d5fe2009-09-01 22:06:53 +0000349 } else if (Op3.isSymbol()) {
350 DispForReloc = &Op3;
Dan Gohmand735b802008-10-03 15:45:36 +0000351 } else if (Op3.isCPI()) {
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000352 if (!MCE.earlyResolveAddresses() || Is64BitMode || IsPIC) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000353 DispForReloc = &Op3;
354 } else {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000355 DispVal += MCE.getConstantPoolEntryAddress(Op3.getIndex());
Evan Cheng25ab6902006-09-08 06:48:29 +0000356 DispVal += Op3.getOffset();
357 }
Dan Gohmand735b802008-10-03 15:45:36 +0000358 } else if (Op3.isJTI()) {
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000359 if (!MCE.earlyResolveAddresses() || Is64BitMode || IsPIC) {
Evan Cheng25ab6902006-09-08 06:48:29 +0000360 DispForReloc = &Op3;
361 } else {
Chris Lattner8aa797a2007-12-30 23:10:15 +0000362 DispVal += MCE.getJumpTableEntryAddress(Op3.getIndex());
Evan Cheng25ab6902006-09-08 06:48:29 +0000363 }
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000364 } else {
Chris Lattner0e42d812006-09-05 02:52:35 +0000365 DispVal = Op3.getImm();
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000366 }
367
Chris Lattner07306de2004-10-17 07:49:45 +0000368 const MachineOperand &Base = MI.getOperand(Op);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000369 const MachineOperand &Scale = MI.getOperand(Op+1);
370 const MachineOperand &IndexReg = MI.getOperand(Op+2);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000371
Evan Cheng140a4c42006-02-26 09:12:34 +0000372 unsigned BaseReg = Base.getReg();
Chris Lattner07306de2004-10-17 07:49:45 +0000373
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000374 // Indicate that the displacement will use an pcrel or absolute reference
375 // by default. MCEs able to resolve addresses on-the-fly use pcrel by default
376 // while others, unless explicit asked to use RIP, use absolute references.
377 bool IsPCRel = MCE.earlyResolveAddresses() ? true : false;
378
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000379 // Is a SIB byte needed?
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000380 // If no BaseReg, issue a RIP relative instruction only if the MCE can
381 // resolve addresses on-the-fly, otherwise use SIB (Intel Manual 2A, table
382 // 2-7) and absolute references.
Evan Cheng6ed34912009-05-12 00:07:35 +0000383 if ((!Is64BitMode || DispForReloc || BaseReg != 0) &&
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000384 IndexReg.getReg() == 0 &&
385 ((BaseReg == 0 && MCE.earlyResolveAddresses()) || BaseReg == X86::RIP ||
386 (BaseReg != 0 && getX86RegNum(BaseReg) != N86::ESP))) {
387 if (BaseReg == 0 || BaseReg == X86::RIP) { // Just a displacement?
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000388 // Emit special case [disp32] encoding
389 MCE.emitByte(ModRMByte(0, RegOpcodeField, 5));
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000390 emitDisplacementField(DispForReloc, DispVal, PCAdj, true);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000391 } else {
Chris Lattner07306de2004-10-17 07:49:45 +0000392 unsigned BaseRegNo = getX86RegNum(BaseReg);
Chris Lattner0e576292006-05-04 00:42:08 +0000393 if (!DispForReloc && DispVal == 0 && BaseRegNo != N86::EBP) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000394 // Emit simple indirect register encoding... [EAX] f.e.
395 MCE.emitByte(ModRMByte(0, RegOpcodeField, BaseRegNo));
Chris Lattner0e576292006-05-04 00:42:08 +0000396 } else if (!DispForReloc && isDisp8(DispVal)) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000397 // Emit the disp8 encoding... [REG+disp8]
398 MCE.emitByte(ModRMByte(1, RegOpcodeField, BaseRegNo));
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000399 emitConstant(DispVal, 1);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000400 } else {
401 // Emit the most general non-SIB encoding: [REG+disp32]
Chris Lattner20671842002-12-13 05:05:05 +0000402 MCE.emitByte(ModRMByte(2, RegOpcodeField, BaseRegNo));
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000403 emitDisplacementField(DispForReloc, DispVal, PCAdj, IsPCRel);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000404 }
405 }
406
407 } else { // We need a SIB byte, so start by outputting the ModR/M byte first
Evan Cheng25ab6902006-09-08 06:48:29 +0000408 assert(IndexReg.getReg() != X86::ESP &&
409 IndexReg.getReg() != X86::RSP && "Cannot use ESP as index reg!");
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000410
411 bool ForceDisp32 = false;
Brian Gaeke95780cc2002-12-13 07:56:18 +0000412 bool ForceDisp8 = false;
Chris Lattner07306de2004-10-17 07:49:45 +0000413 if (BaseReg == 0) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000414 // If there is no base register, we emit the special case SIB byte with
415 // MOD=0, BASE=5, to JUST get the index, scale, and displacement.
416 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
417 ForceDisp32 = true;
Chris Lattner0e576292006-05-04 00:42:08 +0000418 } else if (DispForReloc) {
419 // Emit the normal disp32 encoding.
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000420 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
421 ForceDisp32 = true;
Evan Cheng25ab6902006-09-08 06:48:29 +0000422 } else if (DispVal == 0 && getX86RegNum(BaseReg) != N86::EBP) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000423 // Emit no displacement ModR/M byte
424 MCE.emitByte(ModRMByte(0, RegOpcodeField, 4));
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000425 } else if (isDisp8(DispVal)) {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000426 // Emit the disp8 encoding...
427 MCE.emitByte(ModRMByte(1, RegOpcodeField, 4));
Brian Gaeke95780cc2002-12-13 07:56:18 +0000428 ForceDisp8 = true; // Make sure to force 8 bit disp if Base=EBP
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000429 } else {
430 // Emit the normal disp32 encoding...
431 MCE.emitByte(ModRMByte(2, RegOpcodeField, 4));
432 }
433
434 // Calculate what the SS field value should be...
435 static const unsigned SSTable[] = { ~0, 0, 1, ~0, 2, ~0, ~0, ~0, 3 };
Chris Lattner0e42d812006-09-05 02:52:35 +0000436 unsigned SS = SSTable[Scale.getImm()];
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000437
Chris Lattner07306de2004-10-17 07:49:45 +0000438 if (BaseReg == 0) {
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000439 // Handle the SIB byte for the case where there is no base, see Intel
440 // Manual 2A, table 2-7. The displacement has already been output.
Mon P Wangfd532d72008-10-31 19:13:42 +0000441 unsigned IndexRegNo;
442 if (IndexReg.getReg())
443 IndexRegNo = getX86RegNum(IndexReg.getReg());
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000444 else // Examples: [ESP+1*<noreg>+4] or [scaled idx]+disp32 (MOD=0,BASE=5)
445 IndexRegNo = 4;
Mon P Wangfd532d72008-10-31 19:13:42 +0000446 emitSIBByte(SS, IndexRegNo, 5);
Dan Gohmanf4b24e22008-11-10 22:09:58 +0000447 } else {
Chris Lattner07306de2004-10-17 07:49:45 +0000448 unsigned BaseRegNo = getX86RegNum(BaseReg);
Chris Lattner5ae99fe2002-12-28 20:24:48 +0000449 unsigned IndexRegNo;
450 if (IndexReg.getReg())
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000451 IndexRegNo = getX86RegNum(IndexReg.getReg());
Chris Lattner5ae99fe2002-12-28 20:24:48 +0000452 else
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000453 IndexRegNo = 4; // For example [ESP+1*<noreg>+4]
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000454 emitSIBByte(SS, IndexRegNo, BaseRegNo);
455 }
456
457 // Do we need to output a displacement?
Chris Lattner0e576292006-05-04 00:42:08 +0000458 if (ForceDisp8) {
459 emitConstant(DispVal, 1);
460 } else if (DispVal != 0 || ForceDisp32) {
Bruno Cardoso Lopese55fef32009-08-05 00:11:21 +0000461 emitDisplacementField(DispForReloc, DispVal, PCAdj, IsPCRel);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000462 }
463 }
464}
465
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000466template<class CodeEmitter>
Chris Lattnerf5af5562009-08-16 02:45:18 +0000467void Emitter<CodeEmitter>::emitInstruction(const MachineInstr &MI,
468 const TargetInstrDesc *Desc) {
David Greenec719d5f2010-01-05 01:28:53 +0000469 DEBUG(dbgs() << MI);
Evan Cheng17ed8fa2008-03-14 07:13:42 +0000470
Devang Patelaf0e2722009-10-06 02:19:11 +0000471 MCE.processDebugLoc(MI.getDebugLoc(), true);
Jeffrey Yasskin32360a72009-07-16 21:07:26 +0000472
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000473 unsigned Opcode = Desc->Opcode;
Chris Lattner76041ce2002-12-02 21:44:34 +0000474
Andrew Lenharthea7da502008-03-01 13:37:02 +0000475 // Emit the lock opcode prefix as needed.
Chris Lattnerf5af5562009-08-16 02:45:18 +0000476 if (Desc->TSFlags & X86II::LOCK)
477 MCE.emitByte(0xF0);
Andrew Lenharthea7da502008-03-01 13:37:02 +0000478
Duncan Sandsa4bb48a2008-10-11 19:34:24 +0000479 // Emit segment override opcode prefix as needed.
Anton Korobeynikovef93cec2008-10-11 19:09:15 +0000480 switch (Desc->TSFlags & X86II::SegOvrMask) {
481 case X86II::FS:
482 MCE.emitByte(0x64);
483 break;
484 case X86II::GS:
485 MCE.emitByte(0x65);
486 break;
Torok Edwinc23197a2009-07-14 16:55:14 +0000487 default: llvm_unreachable("Invalid segment!");
Anton Korobeynikovd21a6302008-10-12 10:30:11 +0000488 case 0: break; // No segment override!
Anton Korobeynikovef93cec2008-10-11 19:09:15 +0000489 }
490
Chris Lattner915e5e52004-02-12 17:53:22 +0000491 // Emit the repeat opcode prefix as needed.
Chris Lattnerf5af5562009-08-16 02:45:18 +0000492 if ((Desc->TSFlags & X86II::Op0Mask) == X86II::REP)
493 MCE.emitByte(0xF3);
Chris Lattner915e5e52004-02-12 17:53:22 +0000494
Nate Begemanf63be7d2005-07-06 18:59:04 +0000495 // Emit the operand size opcode prefix as needed.
Chris Lattnerf5af5562009-08-16 02:45:18 +0000496 if (Desc->TSFlags & X86II::OpSize)
497 MCE.emitByte(0x66);
Nate Begemanf63be7d2005-07-06 18:59:04 +0000498
Evan Cheng25ab6902006-09-08 06:48:29 +0000499 // Emit the address size opcode prefix as needed.
Chris Lattnerf5af5562009-08-16 02:45:18 +0000500 if (Desc->TSFlags & X86II::AdSize)
501 MCE.emitByte(0x67);
Evan Cheng25ab6902006-09-08 06:48:29 +0000502
503 bool Need0FPrefix = false;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000504 switch (Desc->TSFlags & X86II::Op0Mask) {
Evan Chengab394bd2008-04-03 08:53:17 +0000505 case X86II::TB: // Two-byte opcode prefix
506 case X86II::T8: // 0F 38
507 case X86II::TA: // 0F 3A
508 Need0FPrefix = true;
Bill Wendlingbb1ee052007-04-10 22:10:25 +0000509 break;
Eric Christopherb4dc13c2009-08-08 21:55:08 +0000510 case X86II::TF: // F2 0F 38
511 MCE.emitByte(0xF2);
512 Need0FPrefix = true;
513 break;
Evan Chengee50a1a2006-02-14 21:52:51 +0000514 case X86II::REP: break; // already handled.
515 case X86II::XS: // F3 0F
516 MCE.emitByte(0xF3);
Evan Cheng25ab6902006-09-08 06:48:29 +0000517 Need0FPrefix = true;
Evan Chengee50a1a2006-02-14 21:52:51 +0000518 break;
519 case X86II::XD: // F2 0F
520 MCE.emitByte(0xF2);
Evan Cheng25ab6902006-09-08 06:48:29 +0000521 Need0FPrefix = true;
Evan Chengee50a1a2006-02-14 21:52:51 +0000522 break;
Chris Lattner5ada8df2002-12-25 05:09:21 +0000523 case X86II::D8: case X86II::D9: case X86II::DA: case X86II::DB:
524 case X86II::DC: case X86II::DD: case X86II::DE: case X86II::DF:
Chris Lattnere831b6b2003-01-13 00:33:59 +0000525 MCE.emitByte(0xD8+
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000526 (((Desc->TSFlags & X86II::Op0Mask)-X86II::D8)
Chris Lattner8cce7cd2004-10-15 04:53:13 +0000527 >> X86II::Op0Shift));
Chris Lattner5ada8df2002-12-25 05:09:21 +0000528 break; // Two-byte opcode prefix
Torok Edwinc23197a2009-07-14 16:55:14 +0000529 default: llvm_unreachable("Invalid prefix!");
Chris Lattnere831b6b2003-01-13 00:33:59 +0000530 case 0: break; // No prefix!
Chris Lattner5ada8df2002-12-25 05:09:21 +0000531 }
Chris Lattner76041ce2002-12-02 21:44:34 +0000532
Chris Lattnerf5af5562009-08-16 02:45:18 +0000533 // Handle REX prefix.
Evan Cheng25ab6902006-09-08 06:48:29 +0000534 if (Is64BitMode) {
Chris Lattnerf5af5562009-08-16 02:45:18 +0000535 if (unsigned REX = X86InstrInfo::determineREX(MI))
Evan Cheng25ab6902006-09-08 06:48:29 +0000536 MCE.emitByte(0x40 | REX);
537 }
538
539 // 0x0F escape code must be emitted just before the opcode.
540 if (Need0FPrefix)
541 MCE.emitByte(0x0F);
542
Evan Chengab394bd2008-04-03 08:53:17 +0000543 switch (Desc->TSFlags & X86II::Op0Mask) {
Chris Lattnerf5af5562009-08-16 02:45:18 +0000544 case X86II::TF: // F2 0F 38
545 case X86II::T8: // 0F 38
Evan Chengab394bd2008-04-03 08:53:17 +0000546 MCE.emitByte(0x38);
547 break;
548 case X86II::TA: // 0F 3A
549 MCE.emitByte(0x3A);
550 break;
551 }
552
Chris Lattner0e42d812006-09-05 02:52:35 +0000553 // If this is a two-address instruction, skip one of the register operands.
Chris Lattner349c4952008-01-07 03:13:06 +0000554 unsigned NumOps = Desc->getNumOperands();
Chris Lattner0e42d812006-09-05 02:52:35 +0000555 unsigned CurOp = 0;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000556 if (NumOps > 1 && Desc->getOperandConstraint(1, TOI::TIED_TO) != -1)
Evan Cheng7e032802008-04-18 20:55:36 +0000557 ++CurOp;
558 else if (NumOps > 2 && Desc->getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
559 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
560 --NumOps;
Evan Chengfd00deb2006-12-05 07:29:55 +0000561
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000562 unsigned char BaseOpcode = II->getBaseOpcodeFor(Desc);
563 switch (Desc->TSFlags & X86II::FormMask) {
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000564 default:
565 llvm_unreachable("Unknown FormMask value in X86 MachineCodeEmitter!");
Chris Lattner5ada8df2002-12-25 05:09:21 +0000566 case X86II::Pseudo:
Evan Cheng0475ab52008-01-05 00:41:47 +0000567 // Remember the current PC offset, this is the PIC relocation
568 // base address.
Chris Lattnerdabbc982006-01-28 18:19:37 +0000569 switch (Opcode) {
570 default:
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000571 llvm_unreachable("psuedo instructions should be removed before code"
572 " emission");
Evan Chengb7664c62008-03-05 02:34:36 +0000573 break;
Chris Lattnerf5af5562009-08-16 02:45:18 +0000574 case TargetInstrInfo::INLINEASM:
Evan Chengeda60a82008-11-19 23:21:11 +0000575 // We allow inline assembler nodes with empty bodies - they can
576 // implicitly define registers, which is ok for JIT.
Chris Lattnerf5e16132009-10-12 04:22:44 +0000577 if (MI.getOperand(0).getSymbolName()[0])
578 llvm_report_error("JIT does not support inline asm!");
Evan Chengb7664c62008-03-05 02:34:36 +0000579 break;
Dan Gohman44066042008-07-01 00:05:16 +0000580 case TargetInstrInfo::DBG_LABEL:
581 case TargetInstrInfo::EH_LABEL:
Nicolas Geoffrayde782a22009-09-08 07:36:18 +0000582 case TargetInstrInfo::GC_LABEL:
Nicolas Geoffrayafe6c2b2008-02-13 18:39:37 +0000583 MCE.emitLabel(MI.getOperand(0).getImm());
584 break;
Evan Chengd1833072008-03-17 06:56:52 +0000585 case TargetInstrInfo::IMPLICIT_DEF:
Jakob Stoklund Olesen26207e52009-09-28 20:32:26 +0000586 case TargetInstrInfo::KILL:
Chris Lattnerdabbc982006-01-28 18:19:37 +0000587 case X86::FP_REG_KILL:
588 break;
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000589 case X86::MOVPC32r: {
Evan Cheng0475ab52008-01-05 00:41:47 +0000590 // This emits the "call" portion of this pseudo instruction.
591 MCE.emitByte(BaseOpcode);
Nicolas Geoffray52e724a2008-04-16 20:10:13 +0000592 emitConstant(0, X86InstrInfo::sizeOfImm(Desc));
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000593 // Remember PIC base.
Evan Cheng5788d1a2008-12-10 02:32:19 +0000594 PICBaseOffset = (intptr_t) MCE.getCurrentPCOffset();
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000595 X86JITInfo *JTI = TM.getJITInfo();
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000596 JTI->setPICBase(MCE.getCurrentPCValue());
Evan Cheng0475ab52008-01-05 00:41:47 +0000597 break;
598 }
Evan Cheng2a3e08b2008-01-05 02:26:58 +0000599 }
Evan Cheng171d09e2006-11-10 01:28:43 +0000600 CurOp = NumOps;
Chris Lattner5ada8df2002-12-25 05:09:21 +0000601 break;
Chris Lattnerf5af5562009-08-16 02:45:18 +0000602 case X86II::RawFrm: {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000603 MCE.emitByte(BaseOpcode);
Evan Cheng0475ab52008-01-05 00:41:47 +0000604
Chris Lattnerf5af5562009-08-16 02:45:18 +0000605 if (CurOp == NumOps)
606 break;
607
608 const MachineOperand &MO = MI.getOperand(CurOp++);
Bill Wendling3b32a232008-08-21 08:38:54 +0000609
David Greenec719d5f2010-01-05 01:28:53 +0000610 DEBUG(dbgs() << "RawFrm CurOp " << CurOp << "\n");
611 DEBUG(dbgs() << "isMBB " << MO.isMBB() << "\n");
612 DEBUG(dbgs() << "isGlobal " << MO.isGlobal() << "\n");
613 DEBUG(dbgs() << "isSymbol " << MO.isSymbol() << "\n");
614 DEBUG(dbgs() << "isImm " << MO.isImm() << "\n");
Bill Wendling3b32a232008-08-21 08:38:54 +0000615
Chris Lattnerf5af5562009-08-16 02:45:18 +0000616 if (MO.isMBB()) {
617 emitPCRelativeBlockAddress(MO.getMBB());
618 break;
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000619 }
Chris Lattnerf5af5562009-08-16 02:45:18 +0000620
621 if (MO.isGlobal()) {
Chris Lattnerf5af5562009-08-16 02:45:18 +0000622 emitGlobalAddress(MO.getGlobal(), X86::reloc_pcrel_word,
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +0000623 MO.getOffset(), 0);
Chris Lattnerf5af5562009-08-16 02:45:18 +0000624 break;
625 }
626
627 if (MO.isSymbol()) {
628 emitExternalSymbolAddress(MO.getSymbolName(), X86::reloc_pcrel_word);
629 break;
630 }
631
632 assert(MO.isImm() && "Unknown RawFrm operand!");
633 if (Opcode == X86::CALLpcrel32 || Opcode == X86::CALL64pcrel32) {
634 // Fix up immediate operand for pc relative calls.
635 intptr_t Imm = (intptr_t)MO.getImm();
636 Imm = Imm - MCE.getCurrentPCValue() - 4;
637 emitConstant(Imm, X86InstrInfo::sizeOfImm(Desc));
638 } else
639 emitConstant(MO.getImm(), X86InstrInfo::sizeOfImm(Desc));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000640 break;
Chris Lattnerf5af5562009-08-16 02:45:18 +0000641 }
642
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000643 case X86II::AddRegFrm: {
Chris Lattner0e42d812006-09-05 02:52:35 +0000644 MCE.emitByte(BaseOpcode + getX86RegNum(MI.getOperand(CurOp++).getReg()));
645
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000646 if (CurOp == NumOps)
647 break;
648
649 const MachineOperand &MO1 = MI.getOperand(CurOp++);
650 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
651 if (MO1.isImm()) {
652 emitConstant(MO1.getImm(), Size);
653 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000654 }
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000655
656 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
657 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
658 if (Opcode == X86::MOV64ri64i32)
659 rt = X86::reloc_absolute_word; // FIXME: add X86II flag?
660 // This should not occur on Darwin for relocatable objects.
661 if (Opcode == X86::MOV64ri)
662 rt = X86::reloc_absolute_dword; // FIXME: add X86II flag?
663 if (MO1.isGlobal()) {
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000664 bool Indirect = gvNeedsNonLazyPtr(MO1, TM);
665 emitGlobalAddress(MO1.getGlobal(), rt, MO1.getOffset(), 0,
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +0000666 Indirect);
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000667 } else if (MO1.isSymbol())
668 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
669 else if (MO1.isCPI())
670 emitConstPoolAddress(MO1.getIndex(), rt);
671 else if (MO1.isJTI())
672 emitJumpTableAddress(MO1.getIndex(), rt);
Chris Lattnere831b6b2003-01-13 00:33:59 +0000673 break;
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000674 }
Chris Lattnere831b6b2003-01-13 00:33:59 +0000675
676 case X86II::MRMDestReg: {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000677 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000678 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
679 getX86RegNum(MI.getOperand(CurOp+1).getReg()));
680 CurOp += 2;
Evan Cheng171d09e2006-11-10 01:28:43 +0000681 if (CurOp != NumOps)
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000682 emitConstant(MI.getOperand(CurOp++).getImm(),
683 X86InstrInfo::sizeOfImm(Desc));
Chris Lattner9dedbcc2003-05-06 21:31:47 +0000684 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000685 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000686 case X86II::MRMDestMem: {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000687 MCE.emitByte(BaseOpcode);
Rafael Espindolab449a682009-03-28 17:03:24 +0000688 emitMemModRMByte(MI, CurOp,
689 getX86RegNum(MI.getOperand(CurOp + X86AddrNumOperands)
690 .getReg()));
691 CurOp += X86AddrNumOperands + 1;
Evan Cheng171d09e2006-11-10 01:28:43 +0000692 if (CurOp != NumOps)
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000693 emitConstant(MI.getOperand(CurOp++).getImm(),
694 X86InstrInfo::sizeOfImm(Desc));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000695 break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000696 }
Chris Lattnere831b6b2003-01-13 00:33:59 +0000697
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000698 case X86II::MRMSrcReg:
699 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000700 emitRegModRMByte(MI.getOperand(CurOp+1).getReg(),
701 getX86RegNum(MI.getOperand(CurOp).getReg()));
702 CurOp += 2;
Evan Cheng171d09e2006-11-10 01:28:43 +0000703 if (CurOp != NumOps)
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000704 emitConstant(MI.getOperand(CurOp++).getImm(),
705 X86InstrInfo::sizeOfImm(Desc));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000706 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000707
Evan Cheng25ab6902006-09-08 06:48:29 +0000708 case X86II::MRMSrcMem: {
Rafael Espindola094fad32009-04-08 21:14:34 +0000709 // FIXME: Maybe lea should have its own form?
710 int AddrOperands;
711 if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
712 Opcode == X86::LEA16r || Opcode == X86::LEA32r)
713 AddrOperands = X86AddrNumOperands - 1; // No segment register
714 else
715 AddrOperands = X86AddrNumOperands;
716
717 intptr_t PCAdj = (CurOp + AddrOperands + 1 != NumOps) ?
Rafael Espindolab449a682009-03-28 17:03:24 +0000718 X86InstrInfo::sizeOfImm(Desc) : 0;
Evan Cheng25ab6902006-09-08 06:48:29 +0000719
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000720 MCE.emitByte(BaseOpcode);
Evan Cheng25ab6902006-09-08 06:48:29 +0000721 emitMemModRMByte(MI, CurOp+1, getX86RegNum(MI.getOperand(CurOp).getReg()),
722 PCAdj);
Rafael Espindola094fad32009-04-08 21:14:34 +0000723 CurOp += AddrOperands + 1;
Evan Cheng171d09e2006-11-10 01:28:43 +0000724 if (CurOp != NumOps)
Bruno Cardoso Lopes434dd4f2009-06-01 19:57:37 +0000725 emitConstant(MI.getOperand(CurOp++).getImm(),
726 X86InstrInfo::sizeOfImm(Desc));
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000727 break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000728 }
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000729
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000730 case X86II::MRM0r: case X86II::MRM1r:
731 case X86II::MRM2r: case X86II::MRM3r:
732 case X86II::MRM4r: case X86II::MRM5r:
Evan Cheng4b299d42008-10-17 17:14:20 +0000733 case X86II::MRM6r: case X86II::MRM7r: {
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000734 MCE.emitByte(BaseOpcode);
Evan Cheng4b299d42008-10-17 17:14:20 +0000735
Bill Wendling2265ba02009-05-28 23:40:46 +0000736 // Special handling of lfence, mfence, monitor, and mwait.
Evan Cheng4b299d42008-10-17 17:14:20 +0000737 if (Desc->getOpcode() == X86::LFENCE ||
Bill Wendling2265ba02009-05-28 23:40:46 +0000738 Desc->getOpcode() == X86::MFENCE ||
739 Desc->getOpcode() == X86::MONITOR ||
740 Desc->getOpcode() == X86::MWAIT) {
Evan Cheng4b299d42008-10-17 17:14:20 +0000741 emitRegModRMByte((Desc->TSFlags & X86II::FormMask)-X86II::MRM0r);
Bill Wendling2265ba02009-05-28 23:40:46 +0000742
743 switch (Desc->getOpcode()) {
744 default: break;
745 case X86::MONITOR:
746 MCE.emitByte(0xC8);
747 break;
748 case X86::MWAIT:
749 MCE.emitByte(0xC9);
750 break;
751 }
752 } else {
Evan Cheng4b299d42008-10-17 17:14:20 +0000753 emitRegModRMByte(MI.getOperand(CurOp++).getReg(),
754 (Desc->TSFlags & X86II::FormMask)-X86II::MRM0r);
Bill Wendling2265ba02009-05-28 23:40:46 +0000755 }
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000756
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000757 if (CurOp == NumOps)
758 break;
759
760 const MachineOperand &MO1 = MI.getOperand(CurOp++);
761 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
762 if (MO1.isImm()) {
763 emitConstant(MO1.getImm(), Size);
764 break;
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000765 }
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000766
767 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
768 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
769 if (Opcode == X86::MOV64ri32)
770 rt = X86::reloc_absolute_word_sext; // FIXME: add X86II flag?
771 if (MO1.isGlobal()) {
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000772 bool Indirect = gvNeedsNonLazyPtr(MO1, TM);
773 emitGlobalAddress(MO1.getGlobal(), rt, MO1.getOffset(), 0,
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +0000774 Indirect);
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000775 } else if (MO1.isSymbol())
776 emitExternalSymbolAddress(MO1.getSymbolName(), rt);
777 else if (MO1.isCPI())
778 emitConstPoolAddress(MO1.getIndex(), rt);
779 else if (MO1.isJTI())
780 emitJumpTableAddress(MO1.getIndex(), rt);
Chris Lattnerea1ddab2002-12-03 06:34:06 +0000781 break;
Evan Cheng4b299d42008-10-17 17:14:20 +0000782 }
Chris Lattnere831b6b2003-01-13 00:33:59 +0000783
Alkis Evlogimenos169584e2004-02-27 18:55:12 +0000784 case X86II::MRM0m: case X86II::MRM1m:
785 case X86II::MRM2m: case X86II::MRM3m:
786 case X86II::MRM4m: case X86II::MRM5m:
Evan Cheng25ab6902006-09-08 06:48:29 +0000787 case X86II::MRM6m: case X86II::MRM7m: {
Rafael Espindolab449a682009-03-28 17:03:24 +0000788 intptr_t PCAdj = (CurOp + X86AddrNumOperands != NumOps) ?
Dale Johannesen43e91b92009-05-06 19:04:30 +0000789 (MI.getOperand(CurOp+X86AddrNumOperands).isImm() ?
790 X86InstrInfo::sizeOfImm(Desc) : 4) : 0;
Evan Cheng25ab6902006-09-08 06:48:29 +0000791
Chris Lattnere831b6b2003-01-13 00:33:59 +0000792 MCE.emitByte(BaseOpcode);
Evan Cheng19f2ffc2006-12-05 04:01:03 +0000793 emitMemModRMByte(MI, CurOp, (Desc->TSFlags & X86II::FormMask)-X86II::MRM0m,
Evan Cheng25ab6902006-09-08 06:48:29 +0000794 PCAdj);
Rafael Espindolab449a682009-03-28 17:03:24 +0000795 CurOp += X86AddrNumOperands;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000796
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000797 if (CurOp == NumOps)
798 break;
799
800 const MachineOperand &MO = MI.getOperand(CurOp++);
801 unsigned Size = X86InstrInfo::sizeOfImm(Desc);
802 if (MO.isImm()) {
803 emitConstant(MO.getImm(), Size);
804 break;
Chris Lattnere831b6b2003-01-13 00:33:59 +0000805 }
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000806
807 unsigned rt = Is64BitMode ? X86::reloc_pcrel_word
808 : (IsPIC ? X86::reloc_picrel_word : X86::reloc_absolute_word);
809 if (Opcode == X86::MOV64mi32)
810 rt = X86::reloc_absolute_word_sext; // FIXME: add X86II flag?
811 if (MO.isGlobal()) {
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000812 bool Indirect = gvNeedsNonLazyPtr(MO, TM);
813 emitGlobalAddress(MO.getGlobal(), rt, MO.getOffset(), 0,
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +0000814 Indirect);
Chris Lattnerd8638ba2009-08-16 02:36:40 +0000815 } else if (MO.isSymbol())
816 emitExternalSymbolAddress(MO.getSymbolName(), rt);
817 else if (MO.isCPI())
818 emitConstPoolAddress(MO.getIndex(), rt);
819 else if (MO.isJTI())
820 emitJumpTableAddress(MO.getIndex(), rt);
Chris Lattnere831b6b2003-01-13 00:33:59 +0000821 break;
Evan Cheng25ab6902006-09-08 06:48:29 +0000822 }
Evan Cheng3c55c542006-02-01 06:13:50 +0000823
824 case X86II::MRMInitReg:
825 MCE.emitByte(BaseOpcode);
Chris Lattner0e42d812006-09-05 02:52:35 +0000826 // Duplicate register, used by things like MOV8r0 (aka xor reg,reg).
827 emitRegModRMByte(MI.getOperand(CurOp).getReg(),
828 getX86RegNum(MI.getOperand(CurOp).getReg()));
829 ++CurOp;
Evan Cheng3c55c542006-02-01 06:13:50 +0000830 break;
Chris Lattner76041ce2002-12-02 21:44:34 +0000831 }
Evan Cheng3530baf2006-09-06 20:24:14 +0000832
Evan Cheng0b213902008-03-05 02:08:03 +0000833 if (!Desc->isVariadic() && CurOp != NumOps) {
Torok Edwindac237e2009-07-08 20:53:28 +0000834#ifndef NDEBUG
David Greenec719d5f2010-01-05 01:28:53 +0000835 dbgs() << "Cannot encode all operands of: " << MI << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +0000836#endif
Torok Edwinc23197a2009-07-14 16:55:14 +0000837 llvm_unreachable(0);
Evan Cheng0b213902008-03-05 02:08:03 +0000838 }
Devang Patelaf0e2722009-10-06 02:19:11 +0000839
840 MCE.processDebugLoc(MI.getDebugLoc(), false);
Chris Lattner76041ce2002-12-02 21:44:34 +0000841}
Daniel Dunbar7168a7d2009-08-27 08:12:55 +0000842
843// Adapt the Emitter / CodeEmitter interfaces to MCCodeEmitter.
844//
845// FIXME: This is a total hack designed to allow work on llvm-mc to proceed
846// without being blocked on various cleanups needed to support a clean interface
847// to instruction encoding.
848//
849// Look away!
850
851#include "llvm/DerivedTypes.h"
852
853namespace {
854class MCSingleInstructionCodeEmitter : public MachineCodeEmitter {
855 uint8_t Data[256];
856
857public:
858 MCSingleInstructionCodeEmitter() { reset(); }
859
860 void reset() {
861 BufferBegin = Data;
862 BufferEnd = array_endof(Data);
863 CurBufferPtr = Data;
864 }
865
866 StringRef str() {
867 return StringRef(reinterpret_cast<char*>(BufferBegin),
868 CurBufferPtr - BufferBegin);
869 }
870
871 virtual void startFunction(MachineFunction &F) {}
872 virtual bool finishFunction(MachineFunction &F) { return false; }
873 virtual void emitLabel(uint64_t LabelID) {}
874 virtual void StartMachineBasicBlock(MachineBasicBlock *MBB) {}
875 virtual bool earlyResolveAddresses() const { return false; }
876 virtual void addRelocation(const MachineRelocation &MR) { }
877 virtual uintptr_t getConstantPoolEntryAddress(unsigned Index) const {
878 return 0;
879 }
880 virtual uintptr_t getJumpTableEntryAddress(unsigned Index) const {
881 return 0;
882 }
883 virtual uintptr_t getMachineBasicBlockAddress(MachineBasicBlock *MBB) const {
884 return 0;
885 }
886 virtual uintptr_t getLabelAddress(uint64_t LabelID) const {
887 return 0;
888 }
889 virtual void setModuleInfo(MachineModuleInfo* Info) {}
890};
891
892class X86MCCodeEmitter : public MCCodeEmitter {
893 X86MCCodeEmitter(const X86MCCodeEmitter &); // DO NOT IMPLEMENT
894 void operator=(const X86MCCodeEmitter &); // DO NOT IMPLEMENT
895
896private:
897 X86TargetMachine &TM;
898 llvm::Function *DummyF;
899 TargetData *DummyTD;
900 mutable llvm::MachineFunction *DummyMF;
901 llvm::MachineBasicBlock *DummyMBB;
902
903 MCSingleInstructionCodeEmitter *InstrEmitter;
904 Emitter<MachineCodeEmitter> *Emit;
905
906public:
907 X86MCCodeEmitter(X86TargetMachine &_TM) : TM(_TM) {
908 // Verily, thou shouldst avert thine eyes.
909 const llvm::FunctionType *FTy =
910 FunctionType::get(llvm::Type::getVoidTy(getGlobalContext()), false);
911 DummyF = Function::Create(FTy, GlobalValue::InternalLinkage);
912 DummyTD = new TargetData("");
Chris Lattnerb84822f2010-01-26 04:35:26 +0000913 DummyMF = new MachineFunction(DummyF, TM, 0);
Daniel Dunbar7168a7d2009-08-27 08:12:55 +0000914 DummyMBB = DummyMF->CreateMachineBasicBlock();
915
916 InstrEmitter = new MCSingleInstructionCodeEmitter();
917 Emit = new Emitter<MachineCodeEmitter>(TM, *InstrEmitter,
918 *TM.getInstrInfo(),
919 *DummyTD, false);
920 }
921 ~X86MCCodeEmitter() {
922 delete Emit;
923 delete InstrEmitter;
924 delete DummyMF;
925 delete DummyF;
926 }
927
928 bool AddRegToInstr(const MCInst &MI, MachineInstr *Instr,
929 unsigned Start) const {
930 if (Start + 1 > MI.getNumOperands())
931 return false;
932
933 const MCOperand &Op = MI.getOperand(Start);
934 if (!Op.isReg()) return false;
935
936 Instr->addOperand(MachineOperand::CreateReg(Op.getReg(), false));
937 return true;
938 }
939
940 bool AddImmToInstr(const MCInst &MI, MachineInstr *Instr,
941 unsigned Start) const {
942 if (Start + 1 > MI.getNumOperands())
943 return false;
944
945 const MCOperand &Op = MI.getOperand(Start);
946 if (Op.isImm()) {
947 Instr->addOperand(MachineOperand::CreateImm(Op.getImm()));
948 return true;
949 }
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +0000950 if (!Op.isExpr())
Daniel Dunbar7168a7d2009-08-27 08:12:55 +0000951 return false;
952
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +0000953 const MCExpr *Expr = Op.getExpr();
954 if (const MCConstantExpr *CE = dyn_cast<MCConstantExpr>(Expr)) {
955 Instr->addOperand(MachineOperand::CreateImm(CE->getValue()));
Daniel Dunbardf65eaf2009-08-30 06:17:49 +0000956 return true;
957 }
958
Daniel Dunbar7168a7d2009-08-27 08:12:55 +0000959 // FIXME: Relocation / fixup.
960 Instr->addOperand(MachineOperand::CreateImm(0));
961 return true;
962 }
963
964 bool AddLMemToInstr(const MCInst &MI, MachineInstr *Instr,
965 unsigned Start) const {
966 return (AddRegToInstr(MI, Instr, Start + 0) &&
967 AddImmToInstr(MI, Instr, Start + 1) &&
968 AddRegToInstr(MI, Instr, Start + 2) &&
969 AddImmToInstr(MI, Instr, Start + 3));
970 }
971
972 bool AddMemToInstr(const MCInst &MI, MachineInstr *Instr,
973 unsigned Start) const {
974 return (AddRegToInstr(MI, Instr, Start + 0) &&
975 AddImmToInstr(MI, Instr, Start + 1) &&
976 AddRegToInstr(MI, Instr, Start + 2) &&
977 AddImmToInstr(MI, Instr, Start + 3) &&
978 AddRegToInstr(MI, Instr, Start + 4));
979 }
980
981 void EncodeInstruction(const MCInst &MI, raw_ostream &OS) const {
982 // Don't look yet!
983
984 // Convert the MCInst to a MachineInstr so we can (ab)use the regular
985 // emitter.
986 const X86InstrInfo &II = *TM.getInstrInfo();
987 const TargetInstrDesc &Desc = II.get(MI.getOpcode());
988 MachineInstr *Instr = DummyMF->CreateMachineInstr(Desc, DebugLoc());
989 DummyMBB->push_back(Instr);
990
991 unsigned Opcode = MI.getOpcode();
992 unsigned NumOps = MI.getNumOperands();
993 unsigned CurOp = 0;
Daniel Dunbar1945e172010-02-02 21:44:10 +0000994 bool AddTied = false;
995 if (NumOps > 1 && Desc.getOperandConstraint(1, TOI::TIED_TO) != -1)
996 AddTied = true;
997 else if (NumOps > 2 &&
Daniel Dunbar7168a7d2009-08-27 08:12:55 +0000998 Desc.getOperandConstraint(NumOps-1, TOI::TIED_TO)== 0)
999 // Skip the last source operand that is tied_to the dest reg. e.g. LXADD32
1000 --NumOps;
1001
1002 bool OK = true;
1003 switch (Desc.TSFlags & X86II::FormMask) {
1004 case X86II::MRMDestReg:
1005 case X86II::MRMSrcReg:
1006 // Matching doesn't fill this in completely, we have to choose operand 0
1007 // for a tied register.
Daniel Dunbar1945e172010-02-02 21:44:10 +00001008 OK &= AddRegToInstr(MI, Instr, CurOp++);
1009 if (AddTied)
1010 OK &= AddRegToInstr(MI, Instr, CurOp++ - 1);
Daniel Dunbar7168a7d2009-08-27 08:12:55 +00001011 OK &= AddRegToInstr(MI, Instr, CurOp++);
1012 if (CurOp < NumOps)
1013 OK &= AddImmToInstr(MI, Instr, CurOp);
1014 break;
1015
1016 case X86II::RawFrm:
1017 if (CurOp < NumOps) {
1018 // Hack to make branches work.
1019 if (!(Desc.TSFlags & X86II::ImmMask) &&
Daniel Dunbar8c2eebe2009-08-31 08:08:38 +00001020 MI.getOperand(0).isExpr() &&
1021 isa<MCSymbolRefExpr>(MI.getOperand(0).getExpr()))
Daniel Dunbar7168a7d2009-08-27 08:12:55 +00001022 Instr->addOperand(MachineOperand::CreateMBB(DummyMBB));
1023 else
1024 OK &= AddImmToInstr(MI, Instr, CurOp);
1025 }
1026 break;
1027
1028 case X86II::AddRegFrm:
Daniel Dunbar1945e172010-02-02 21:44:10 +00001029 // Matching doesn't fill this in completely, we have to choose operand 0
1030 // for a tied register.
Daniel Dunbar7168a7d2009-08-27 08:12:55 +00001031 OK &= AddRegToInstr(MI, Instr, CurOp++);
Daniel Dunbar1945e172010-02-02 21:44:10 +00001032 if (AddTied)
1033 OK &= AddRegToInstr(MI, Instr, CurOp++ - 1);
Daniel Dunbar7168a7d2009-08-27 08:12:55 +00001034 if (CurOp < NumOps)
1035 OK &= AddImmToInstr(MI, Instr, CurOp);
1036 break;
1037
1038 case X86II::MRM0r: case X86II::MRM1r:
1039 case X86II::MRM2r: case X86II::MRM3r:
1040 case X86II::MRM4r: case X86II::MRM5r:
1041 case X86II::MRM6r: case X86II::MRM7r:
1042 // Matching doesn't fill this in completely, we have to choose operand 0
1043 // for a tied register.
Daniel Dunbar1945e172010-02-02 21:44:10 +00001044 OK &= AddRegToInstr(MI, Instr, CurOp++);
1045 if (AddTied)
1046 OK &= AddRegToInstr(MI, Instr, CurOp++ - 1);
Daniel Dunbar7168a7d2009-08-27 08:12:55 +00001047 if (CurOp < NumOps)
1048 OK &= AddImmToInstr(MI, Instr, CurOp);
1049 break;
1050
1051 case X86II::MRM0m: case X86II::MRM1m:
1052 case X86II::MRM2m: case X86II::MRM3m:
1053 case X86II::MRM4m: case X86II::MRM5m:
1054 case X86II::MRM6m: case X86II::MRM7m:
1055 OK &= AddMemToInstr(MI, Instr, CurOp); CurOp += 5;
1056 if (CurOp < NumOps)
1057 OK &= AddImmToInstr(MI, Instr, CurOp);
1058 break;
1059
1060 case X86II::MRMSrcMem:
Daniel Dunbar1945e172010-02-02 21:44:10 +00001061 // Matching doesn't fill this in completely, we have to choose operand 0
1062 // for a tied register.
Daniel Dunbar7168a7d2009-08-27 08:12:55 +00001063 OK &= AddRegToInstr(MI, Instr, CurOp++);
Daniel Dunbar1945e172010-02-02 21:44:10 +00001064 if (AddTied)
1065 OK &= AddRegToInstr(MI, Instr, CurOp++ - 1);
Daniel Dunbar7168a7d2009-08-27 08:12:55 +00001066 if (Opcode == X86::LEA64r || Opcode == X86::LEA64_32r ||
1067 Opcode == X86::LEA16r || Opcode == X86::LEA32r)
1068 OK &= AddLMemToInstr(MI, Instr, CurOp);
1069 else
1070 OK &= AddMemToInstr(MI, Instr, CurOp);
1071 break;
1072
1073 case X86II::MRMDestMem:
1074 OK &= AddMemToInstr(MI, Instr, CurOp); CurOp += 5;
1075 OK &= AddRegToInstr(MI, Instr, CurOp);
1076 break;
1077
1078 default:
1079 case X86II::MRMInitReg:
1080 case X86II::Pseudo:
1081 OK = false;
1082 break;
1083 }
1084
1085 if (!OK) {
David Greenec719d5f2010-01-05 01:28:53 +00001086 dbgs() << "couldn't convert inst '";
Chris Lattner5c5ce5c2009-09-03 05:39:09 +00001087 MI.dump();
David Greenec719d5f2010-01-05 01:28:53 +00001088 dbgs() << "' to machine instr:\n";
Daniel Dunbar7168a7d2009-08-27 08:12:55 +00001089 Instr->dump();
1090 }
1091
1092 InstrEmitter->reset();
1093 if (OK)
1094 Emit->emitInstruction(*Instr, &Desc);
1095 OS << InstrEmitter->str();
1096
1097 Instr->eraseFromParent();
1098 }
1099};
1100}
1101
Chris Lattner45762472010-02-03 21:24:49 +00001102#include "llvm/Support/CommandLine.h"
1103
1104static cl::opt<bool> EnableNewEncoder("enable-new-x86-encoder",
1105 cl::ReallyHidden);
1106
1107
Daniel Dunbar7168a7d2009-08-27 08:12:55 +00001108// Ok, now you can look.
Chris Lattner45762472010-02-03 21:24:49 +00001109MCCodeEmitter *llvm::createHeinousX86MCCodeEmitter(const Target &T,
Chris Lattnerce79a252010-02-03 21:14:33 +00001110 TargetMachine &TM) {
Chris Lattner45762472010-02-03 21:24:49 +00001111
1112 // FIXME: Remove the heinous one when the new one works.
1113 if (EnableNewEncoder)
1114 return createX86MCCodeEmitter(T, TM);
1115
Daniel Dunbar7168a7d2009-08-27 08:12:55 +00001116 return new X86MCCodeEmitter(static_cast<X86TargetMachine&>(TM));
1117}