blob: 8c69d2db7ad6f020d546fd5b415322fe91b955c0 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000016#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000017#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000018#include "X86ISelLowering.h"
19#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000021#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000022#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000023#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000024#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000025#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000026#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000027#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000028#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000029#include "llvm/LLVMContext.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000033#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000034#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000037#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000038#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000039#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000040#include "llvm/MC/MCSymbol.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/ADT/BitVector.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000045#include "llvm/ADT/VectorExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000046#include "llvm/Support/CommandLine.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
Bill Wendlingec041eb2010-03-12 19:20:40 +000048#include "llvm/Support/Dwarf.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000049#include "llvm/Support/ErrorHandling.h"
50#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000051#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
Bill Wendlingec041eb2010-03-12 19:20:40 +000053using namespace dwarf;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000054
Evan Chengb1712452010-01-27 06:25:16 +000055STATISTIC(NumTailCalls, "Number of tail calls");
56
Mon P Wang3c81d352008-11-23 04:37:22 +000057static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000058DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000059
Dan Gohman2f67df72009-09-03 17:18:51 +000060// Disable16Bit - 16-bit operations typically have a larger encoding than
61// corresponding 32-bit instructions, and 16-bit code is slow on some
62// processors. This is an experimental flag to disable 16-bit operations
63// (which forces them to be Legalized to 32-bit operations).
64static cl::opt<bool>
65Disable16Bit("disable-16bit", cl::Hidden,
66 cl::desc("Disable use of 16-bit instructions"));
Evan Cheng64b7bf72010-04-16 06:14:10 +000067static cl::opt<bool>
68Promote16Bit("promote-16bit", cl::Hidden,
69 cl::desc("Promote 16-bit instructions"));
Dan Gohman2f67df72009-09-03 17:18:51 +000070
Evan Cheng10e86422008-04-25 19:11:04 +000071// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000072static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000073 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000074
Chris Lattnerf0144122009-07-28 03:13:23 +000075static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
76 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
77 default: llvm_unreachable("unknown subtarget type");
78 case X86Subtarget::isDarwin:
Bill Wendling757e75b2010-03-15 19:04:37 +000079 if (TM.getSubtarget<X86Subtarget>().is64Bit())
80 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +000081 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000082 case X86Subtarget::isELF:
Anton Korobeynikov9184b252010-02-15 22:35:59 +000083 if (TM.getSubtarget<X86Subtarget>().is64Bit())
84 return new X8664_ELFTargetObjectFile(TM);
85 return new X8632_ELFTargetObjectFile(TM);
Chris Lattnerf0144122009-07-28 03:13:23 +000086 case X86Subtarget::isMingw:
87 case X86Subtarget::isCygwin:
88 case X86Subtarget::isWindows:
89 return new TargetLoweringObjectFileCOFF();
90 }
Chris Lattnerf0144122009-07-28 03:13:23 +000091}
92
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000093X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000094 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000095 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000096 X86ScalarSSEf64 = Subtarget->hasSSE2();
97 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000098 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000099
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000100 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000101 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000102
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000103 // Set up the TargetLowering object.
104
105 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +0000106 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +0000107 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +0000108 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000109 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000110
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000111 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000112 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000113 setUseUnderscoreSetJmp(false);
114 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000115 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000116 // MS runtime is weird: it exports _setjmp, but longjmp!
117 setUseUnderscoreSetJmp(true);
118 setUseUnderscoreLongJmp(false);
119 } else {
120 setUseUnderscoreSetJmp(true);
121 setUseUnderscoreLongJmp(true);
122 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000123
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000124 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000125 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman2f67df72009-09-03 17:18:51 +0000126 if (!Disable16Bit)
127 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000129 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000130 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000131
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000133
Scott Michelfdc40a02009-02-17 22:15:04 +0000134 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000136 if (!Disable16Bit)
137 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000139 if (!Disable16Bit)
140 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
142 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000143
144 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
146 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
147 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
148 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
149 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
150 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000151
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000152 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
153 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
155 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
156 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000157
Evan Cheng25ab6902006-09-08 06:48:29 +0000158 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
160 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000161 } else if (!UseSoftFloat) {
162 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000163 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000164 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000165 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000166 // We have an algorithm for SSE2, and we turn this into a 64-bit
167 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000169 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000170
171 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
172 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000173 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
174 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000175
Devang Patel6a784892009-06-05 18:48:29 +0000176 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000177 // SSE has no i16 to fp conversion, only i32
178 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000180 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000182 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
184 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000185 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000186 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000187 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
188 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000189 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000190
Dale Johannesen73328d12007-09-19 23:55:34 +0000191 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
192 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
194 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000195
Evan Cheng02568ff2006-01-30 22:13:22 +0000196 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
197 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000198 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
199 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000200
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000201 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000203 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000204 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000205 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
207 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000208 }
209
210 // Handle FP_TO_UINT by promoting the destination to a larger signed
211 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
213 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
214 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000215
Evan Cheng25ab6902006-09-08 06:48:29 +0000216 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
218 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000219 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000220 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000221 // Expand FP_TO_UINT into a select.
222 // FIXME: We would like to use a Custom expander here eventually to do
223 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000225 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000226 // With SSE3 we can use fisttpll to convert to a signed i64; without
227 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000228 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000229 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000230
Chris Lattner399610a2006-12-05 18:22:22 +0000231 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000232 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
234 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000235 }
Chris Lattner21f66852005-12-23 05:15:23 +0000236
Dan Gohmanb00ee212008-02-18 19:34:53 +0000237 // Scalar integer divide and remainder are lowered to use operations that
238 // produce two results, to match the available instructions. This exposes
239 // the two-result form to trivial CSE, which is able to combine x/y and x%y
240 // into a single instruction.
241 //
242 // Scalar integer multiply-high is also lowered to use two-result
243 // operations, to match the available instructions. However, plain multiply
244 // (low) operations are left as Legal, as there are single-result
245 // instructions for this in x86. Using the two-result multiply instructions
246 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
248 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
249 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
250 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
251 setOperationAction(ISD::SREM , MVT::i8 , Expand);
252 setOperationAction(ISD::UREM , MVT::i8 , Expand);
253 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
254 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
255 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
256 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
257 setOperationAction(ISD::SREM , MVT::i16 , Expand);
258 setOperationAction(ISD::UREM , MVT::i16 , Expand);
259 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
260 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
261 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
262 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
263 setOperationAction(ISD::SREM , MVT::i32 , Expand);
264 setOperationAction(ISD::UREM , MVT::i32 , Expand);
265 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
266 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
267 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
268 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
269 setOperationAction(ISD::SREM , MVT::i64 , Expand);
270 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000271
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
273 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
274 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
275 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000276 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
278 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
279 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
280 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
281 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
282 setOperationAction(ISD::FREM , MVT::f32 , Expand);
283 setOperationAction(ISD::FREM , MVT::f64 , Expand);
284 setOperationAction(ISD::FREM , MVT::f80 , Expand);
285 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000286
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
288 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
289 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
290 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
Dan Gohman2f67df72009-09-03 17:18:51 +0000291 if (Disable16Bit) {
292 setOperationAction(ISD::CTTZ , MVT::i16 , Expand);
293 setOperationAction(ISD::CTLZ , MVT::i16 , Expand);
294 } else {
295 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
296 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
297 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
299 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
300 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000301 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
303 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
304 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000305 }
306
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
308 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000309
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000310 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000311 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000312 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000313 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000314 if (Disable16Bit)
315 setOperationAction(ISD::SELECT , MVT::i16 , Expand);
316 else
317 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
319 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
320 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
321 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
322 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman2f67df72009-09-03 17:18:51 +0000323 if (Disable16Bit)
324 setOperationAction(ISD::SETCC , MVT::i16 , Expand);
325 else
326 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
328 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
329 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
330 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000331 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
333 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000334 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000336
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000337 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000338 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
339 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
340 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
341 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000342 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000343 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
344 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000345 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000346 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
348 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
349 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
350 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000351 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000352 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000353 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
355 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
356 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000357 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
359 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
360 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000361 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000362
Evan Chengd2cde682008-03-10 19:38:10 +0000363 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000365
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000366 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000368
Mon P Wang63307c32008-05-05 19:05:59 +0000369 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000370 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
371 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
372 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
373 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000374
Owen Anderson825b72b2009-08-11 20:47:22 +0000375 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
376 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
377 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
378 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000379
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000380 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000381 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
382 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
383 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
384 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
385 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
386 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
387 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000388 }
389
Evan Cheng3c992d22006-03-07 02:02:57 +0000390 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000391 if (!Subtarget->isTargetDarwin() &&
392 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000393 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000395 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000396
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
398 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
399 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
400 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000401 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000402 setExceptionPointerRegister(X86::RAX);
403 setExceptionSelectorRegister(X86::RDX);
404 } else {
405 setExceptionPointerRegister(X86::EAX);
406 setExceptionSelectorRegister(X86::EDX);
407 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
409 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000410
Owen Anderson825b72b2009-08-11 20:47:22 +0000411 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000412
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000414
Nate Begemanacc398c2006-01-25 18:21:52 +0000415 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::VASTART , MVT::Other, Custom);
417 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000418 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 setOperationAction(ISD::VAARG , MVT::Other, Custom);
420 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000421 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000422 setOperationAction(ISD::VAARG , MVT::Other, Expand);
423 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000424 }
Evan Chengae642192007-03-02 23:16:35 +0000425
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
427 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000428 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000430 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000432 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000434
Evan Chengc7ce29b2009-02-13 22:36:38 +0000435 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000436 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000437 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
439 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000440
Evan Cheng223547a2006-01-31 22:28:30 +0000441 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::FABS , MVT::f64, Custom);
443 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000444
445 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 setOperationAction(ISD::FNEG , MVT::f64, Custom);
447 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000448
Evan Cheng68c47cb2007-01-05 07:55:56 +0000449 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
451 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000452
Evan Chengd25e9e82006-02-02 00:28:23 +0000453 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 setOperationAction(ISD::FSIN , MVT::f64, Expand);
455 setOperationAction(ISD::FCOS , MVT::f64, Expand);
456 setOperationAction(ISD::FSIN , MVT::f32, Expand);
457 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000458
Chris Lattnera54aa942006-01-29 06:26:08 +0000459 // Expand FP immediates into loads from the stack, except for the special
460 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000461 addLegalFPImmediate(APFloat(+0.0)); // xorpd
462 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000463 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000464 // Use SSE for f32, x87 for f64.
465 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000466 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
467 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000468
469 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000471
472 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000473 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000474
Owen Anderson825b72b2009-08-11 20:47:22 +0000475 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000476
477 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000478 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
479 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000480
481 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::FSIN , MVT::f32, Expand);
483 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000484
Nate Begemane1795842008-02-14 08:57:00 +0000485 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000486 addLegalFPImmediate(APFloat(+0.0f)); // xorps
487 addLegalFPImmediate(APFloat(+0.0)); // FLD0
488 addLegalFPImmediate(APFloat(+1.0)); // FLD1
489 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
490 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
491
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000492 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
494 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000495 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000496 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000497 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000498 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000499 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
500 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000501
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
503 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
504 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
505 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000506
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000507 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000508 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
509 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000510 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000511 addLegalFPImmediate(APFloat(+0.0)); // FLD0
512 addLegalFPImmediate(APFloat(+1.0)); // FLD1
513 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
514 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000515 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
516 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
517 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
518 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000519 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000520
Dale Johannesen59a58732007-08-05 18:49:15 +0000521 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000522 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000523 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
524 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
525 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000526 {
527 bool ignored;
528 APFloat TmpFlt(+0.0);
529 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
530 &ignored);
531 addLegalFPImmediate(TmpFlt); // FLD0
532 TmpFlt.changeSign();
533 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
534 APFloat TmpFlt2(+1.0);
535 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
536 &ignored);
537 addLegalFPImmediate(TmpFlt2); // FLD1
538 TmpFlt2.changeSign();
539 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
540 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000541
Evan Chengc7ce29b2009-02-13 22:36:38 +0000542 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000543 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
544 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000545 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000546 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000547
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000548 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000549 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
550 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
551 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000552
Owen Anderson825b72b2009-08-11 20:47:22 +0000553 setOperationAction(ISD::FLOG, MVT::f80, Expand);
554 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
555 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
556 setOperationAction(ISD::FEXP, MVT::f80, Expand);
557 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000558
Mon P Wangf007a8b2008-11-06 05:31:54 +0000559 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000560 // (for widening) or expand (for scalarization). Then we will selectively
561 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000562 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
563 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
564 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
575 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
576 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
577 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
578 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
579 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
580 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
581 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
582 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
583 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
584 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
585 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
586 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
587 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
588 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
589 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
590 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
591 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
592 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
593 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
594 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
595 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
596 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
597 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
598 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
599 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
600 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
601 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
602 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
603 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
604 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
605 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
606 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
607 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
608 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
609 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
610 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
611 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000612 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000613 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
614 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
615 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
616 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
617 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
618 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
619 setTruncStoreAction((MVT::SimpleValueType)VT,
620 (MVT::SimpleValueType)InnerVT, Expand);
621 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
622 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
623 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000624 }
625
Evan Chengc7ce29b2009-02-13 22:36:38 +0000626 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
627 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000628 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
630 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
631 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
632 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
633 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000634
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
636 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
637 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
638 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000639
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
641 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
642 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
643 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000644
Owen Anderson825b72b2009-08-11 20:47:22 +0000645 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
646 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000647
Owen Anderson825b72b2009-08-11 20:47:22 +0000648 setOperationAction(ISD::AND, MVT::v8i8, Promote);
649 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
650 setOperationAction(ISD::AND, MVT::v4i16, Promote);
651 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
652 setOperationAction(ISD::AND, MVT::v2i32, Promote);
653 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
654 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000655
Owen Anderson825b72b2009-08-11 20:47:22 +0000656 setOperationAction(ISD::OR, MVT::v8i8, Promote);
657 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
658 setOperationAction(ISD::OR, MVT::v4i16, Promote);
659 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
660 setOperationAction(ISD::OR, MVT::v2i32, Promote);
661 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
662 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000663
Owen Anderson825b72b2009-08-11 20:47:22 +0000664 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
665 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
666 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
667 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
668 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
669 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
670 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000671
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
673 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
674 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
675 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
676 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
677 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
678 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
679 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
680 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000681
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
683 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
684 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
685 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
686 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000687
Owen Anderson825b72b2009-08-11 20:47:22 +0000688 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
689 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
690 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
691 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000692
Owen Anderson825b72b2009-08-11 20:47:22 +0000693 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
694 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
695 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
696 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000697
Owen Anderson825b72b2009-08-11 20:47:22 +0000698 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000699
Owen Anderson825b72b2009-08-11 20:47:22 +0000700 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
701 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
702 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
703 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
704 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
705 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
706 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000707 }
708
Evan Cheng92722532009-03-26 23:06:32 +0000709 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000710 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000711
Owen Anderson825b72b2009-08-11 20:47:22 +0000712 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
713 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
714 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
715 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
716 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
717 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
718 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
719 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
720 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
721 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
722 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
723 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000724 }
725
Evan Cheng92722532009-03-26 23:06:32 +0000726 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000727 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000728
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000729 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
730 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000731 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
732 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
733 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
734 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000735
Owen Anderson825b72b2009-08-11 20:47:22 +0000736 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
737 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
738 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
739 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
740 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
741 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
742 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
743 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
744 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
745 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
746 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
747 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
748 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
749 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
750 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
751 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000752
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
754 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
755 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
756 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000757
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
759 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
760 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
761 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
762 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000763
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000764 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
765 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
766 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
767 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
768 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
769
Evan Cheng2c3ae372006-04-12 21:21:57 +0000770 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000771 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
772 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000773 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000774 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000775 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000776 // Do not attempt to custom lower non-128-bit vectors
777 if (!VT.is128BitVector())
778 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000779 setOperationAction(ISD::BUILD_VECTOR,
780 VT.getSimpleVT().SimpleTy, Custom);
781 setOperationAction(ISD::VECTOR_SHUFFLE,
782 VT.getSimpleVT().SimpleTy, Custom);
783 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
784 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000785 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000786
Owen Anderson825b72b2009-08-11 20:47:22 +0000787 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
788 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
789 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
790 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
791 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
792 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000793
Nate Begemancdd1eec2008-02-12 22:51:28 +0000794 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000795 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
796 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000797 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000798
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000799 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
801 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000802 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000803
804 // Do not attempt to promote non-128-bit vectors
805 if (!VT.is128BitVector()) {
806 continue;
807 }
Eric Christopher4bd24c22010-03-30 01:04:59 +0000808
Owen Andersond6662ad2009-08-10 20:46:15 +0000809 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000811 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000813 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000815 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000817 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000819 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000820
Owen Anderson825b72b2009-08-11 20:47:22 +0000821 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000822
Evan Cheng2c3ae372006-04-12 21:21:57 +0000823 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000824 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
825 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
826 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
827 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000828
Owen Anderson825b72b2009-08-11 20:47:22 +0000829 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
830 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000831 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000832 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
833 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000834 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000835 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000836
Nate Begeman14d12ca2008-02-11 04:19:36 +0000837 if (Subtarget->hasSSE41()) {
838 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000839 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000840
841 // i8 and i16 vectors are custom , because the source register and source
842 // source memory operand types are not the same width. f32 vectors are
843 // custom since the immediate controlling the insert encodes additional
844 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000845 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
846 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
847 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
848 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000849
Owen Anderson825b72b2009-08-11 20:47:22 +0000850 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
851 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
852 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
853 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000854
855 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000856 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
857 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000858 }
859 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000860
Nate Begeman30a0de92008-07-17 16:51:19 +0000861 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000863 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000864
David Greene9b9838d2009-06-29 16:47:10 +0000865 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000866 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
867 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
868 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
869 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000870
Owen Anderson825b72b2009-08-11 20:47:22 +0000871 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
872 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
873 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
874 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
875 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
876 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
877 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
878 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
879 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
880 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
881 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
882 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
883 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
884 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
885 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000886
887 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000888 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
889 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
890 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
891 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
892 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
893 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
894 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
895 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
896 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
897 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
898 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
899 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
900 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
901 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000902
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
904 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
905 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
906 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
909 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
910 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
911 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
912 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
915 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
916 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
917 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
918 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
919 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000920
921#if 0
922 // Not sure we want to do this since there are no 256-bit integer
923 // operations in AVX
924
925 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
926 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000927 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
928 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000929
930 // Do not attempt to custom lower non-power-of-2 vectors
931 if (!isPowerOf2_32(VT.getVectorNumElements()))
932 continue;
933
934 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
935 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
936 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
937 }
938
939 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000940 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
941 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
Eric Christopherfd179292009-08-27 18:07:15 +0000942 }
David Greene9b9838d2009-06-29 16:47:10 +0000943#endif
944
945#if 0
946 // Not sure we want to do this since there are no 256-bit integer
947 // operations in AVX
948
949 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
950 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
952 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000953
954 if (!VT.is256BitVector()) {
955 continue;
956 }
957 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000959 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000960 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000961 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000962 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000963 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000964 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000965 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000966 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000967 }
968
Owen Anderson825b72b2009-08-11 20:47:22 +0000969 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000970#endif
971 }
972
Evan Cheng6be2c582006-04-05 23:38:46 +0000973 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000975
Bill Wendling74c37652008-12-09 22:08:41 +0000976 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000977 setOperationAction(ISD::SADDO, MVT::i32, Custom);
978 setOperationAction(ISD::SADDO, MVT::i64, Custom);
979 setOperationAction(ISD::UADDO, MVT::i32, Custom);
980 setOperationAction(ISD::UADDO, MVT::i64, Custom);
981 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
982 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
983 setOperationAction(ISD::USUBO, MVT::i32, Custom);
984 setOperationAction(ISD::USUBO, MVT::i64, Custom);
985 setOperationAction(ISD::SMULO, MVT::i32, Custom);
986 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000987
Evan Chengd54f2d52009-03-31 19:38:51 +0000988 if (!Subtarget->is64Bit()) {
989 // These libcalls are not available in 32-bit.
990 setLibcallName(RTLIB::SHL_I128, 0);
991 setLibcallName(RTLIB::SRL_I128, 0);
992 setLibcallName(RTLIB::SRA_I128, 0);
993 }
994
Evan Cheng206ee9d2006-07-07 08:33:52 +0000995 // We have target-specific dag combine patterns for the following nodes:
996 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +0000997 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Evan Chengd880b972008-05-09 21:53:03 +0000998 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000999 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001000 setTargetDAGCombine(ISD::SHL);
1001 setTargetDAGCombine(ISD::SRA);
1002 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001003 setTargetDAGCombine(ISD::OR);
Chris Lattner149a4e52008-02-22 02:09:43 +00001004 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +00001005 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng2e489c42009-12-16 00:53:11 +00001006 setTargetDAGCombine(ISD::ZERO_EXTEND);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001007 if (Subtarget->is64Bit())
1008 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001009
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001010 computeRegisterProperties();
1011
Evan Cheng87ed7162006-02-14 08:25:08 +00001012 // FIXME: These should be based on subtarget info. Plus, the values should
1013 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +00001014 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng255f20f2010-04-01 06:04:33 +00001015 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Dan Gohman87060f52008-06-30 21:00:56 +00001016 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Evan Chengfb8075d2008-02-28 00:43:03 +00001017 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001018 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001019}
1020
Scott Michel5b8f82e2008-03-10 15:42:14 +00001021
Owen Anderson825b72b2009-08-11 20:47:22 +00001022MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
1023 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +00001024}
1025
1026
Evan Cheng29286502008-01-23 23:17:41 +00001027/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1028/// the desired ByVal argument alignment.
1029static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
1030 if (MaxAlign == 16)
1031 return;
1032 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
1033 if (VTy->getBitWidth() == 128)
1034 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +00001035 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
1036 unsigned EltAlign = 0;
1037 getMaxByValAlign(ATy->getElementType(), EltAlign);
1038 if (EltAlign > MaxAlign)
1039 MaxAlign = EltAlign;
1040 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
1041 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1042 unsigned EltAlign = 0;
1043 getMaxByValAlign(STy->getElementType(i), EltAlign);
1044 if (EltAlign > MaxAlign)
1045 MaxAlign = EltAlign;
1046 if (MaxAlign == 16)
1047 break;
1048 }
1049 }
1050 return;
1051}
1052
1053/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1054/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001055/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1056/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001057unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001058 if (Subtarget->is64Bit()) {
1059 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001060 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001061 if (TyAlign > 8)
1062 return TyAlign;
1063 return 8;
1064 }
1065
Evan Cheng29286502008-01-23 23:17:41 +00001066 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001067 if (Subtarget->hasSSE1())
1068 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001069 return Align;
1070}
Chris Lattner2b02a442007-02-25 08:29:00 +00001071
Evan Chengf0df0312008-05-15 08:39:06 +00001072/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001073/// and store operations as a result of memset, memcpy, and memmove
1074/// lowering. If DstAlign is zero that means it's safe to destination
1075/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1076/// means there isn't a need to check it against alignment requirement,
1077/// probably because the source does not need to be loaded. If
1078/// 'NonScalarIntSafe' is true, that means it's safe to return a
1079/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1080/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1081/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001082/// It returns EVT::Other if the type should be determined using generic
1083/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001084EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001085X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1086 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00001087 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00001088 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001089 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001090 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1091 // linux. This is because the stack realignment code can't handle certain
1092 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001093 const Function *F = MF.getFunction();
Evan Chengf28f8bc2010-04-02 19:36:14 +00001094 if (NonScalarIntSafe &&
1095 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001096 if (Size >= 16 &&
1097 (Subtarget->isUnalignedMemAccessFast() ||
Chandler Carruthae1d41c2010-04-02 01:31:24 +00001098 ((DstAlign == 0 || DstAlign >= 16) &&
1099 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001100 Subtarget->getStackAlignment() >= 16) {
1101 if (Subtarget->hasSSE2())
1102 return MVT::v4i32;
Evan Chengf28f8bc2010-04-02 19:36:14 +00001103 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001104 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001105 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001106 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001107 Subtarget->getStackAlignment() >= 8 &&
Evan Chengc3b0c342010-04-08 07:37:57 +00001108 Subtarget->hasSSE2()) {
1109 // Do not use f64 to lower memcpy if source is string constant. It's
1110 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001111 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001112 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001113 }
Evan Chengf0df0312008-05-15 08:39:06 +00001114 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001115 return MVT::i64;
1116 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001117}
1118
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001119/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1120/// current function. The returned value is a member of the
1121/// MachineJumpTableInfo::JTEntryKind enum.
1122unsigned X86TargetLowering::getJumpTableEncoding() const {
1123 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1124 // symbol.
1125 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1126 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001127 return MachineJumpTableInfo::EK_Custom32;
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001128
1129 // Otherwise, use the normal jump table encoding heuristics.
1130 return TargetLowering::getJumpTableEncoding();
1131}
1132
Chris Lattner589c6f62010-01-26 06:28:43 +00001133/// getPICBaseSymbol - Return the X86-32 PIC base.
1134MCSymbol *
1135X86TargetLowering::getPICBaseSymbol(const MachineFunction *MF,
1136 MCContext &Ctx) const {
1137 const MCAsmInfo &MAI = *getTargetMachine().getMCAsmInfo();
Chris Lattner9b97a732010-03-30 18:10:53 +00001138 return Ctx.GetOrCreateSymbol(Twine(MAI.getPrivateGlobalPrefix())+
1139 Twine(MF->getFunctionNumber())+"$pb");
Chris Lattner589c6f62010-01-26 06:28:43 +00001140}
1141
1142
Chris Lattnerc64daab2010-01-26 05:02:42 +00001143const MCExpr *
1144X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1145 const MachineBasicBlock *MBB,
1146 unsigned uid,MCContext &Ctx) const{
1147 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1148 Subtarget->isPICStyleGOT());
1149 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1150 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001151 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1152 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001153}
1154
Evan Chengcc415862007-11-09 01:32:10 +00001155/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1156/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001157SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001158 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001159 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001160 // This doesn't have DebugLoc associated with it, but is not really the
1161 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001162 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001163 return Table;
1164}
1165
Chris Lattner589c6f62010-01-26 06:28:43 +00001166/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1167/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1168/// MCExpr.
1169const MCExpr *X86TargetLowering::
1170getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1171 MCContext &Ctx) const {
1172 // X86-64 uses RIP relative addressing based on the jump table label.
1173 if (Subtarget->isPICStyleRIPRel())
1174 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1175
1176 // Otherwise, the reference is relative to the PIC base.
1177 return MCSymbolRefExpr::Create(getPICBaseSymbol(MF, Ctx), Ctx);
1178}
1179
Bill Wendlingb4202b82009-07-01 18:50:55 +00001180/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001181unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
Dan Gohman25103a22009-08-18 00:20:06 +00001182 return F->hasFnAttr(Attribute::OptimizeForSize) ? 0 : 4;
Bill Wendling20c568f2009-06-30 22:38:32 +00001183}
1184
Chris Lattner2b02a442007-02-25 08:29:00 +00001185//===----------------------------------------------------------------------===//
1186// Return Value Calling Convention Implementation
1187//===----------------------------------------------------------------------===//
1188
Chris Lattner59ed56b2007-02-28 04:55:35 +00001189#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001190
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001191bool
1192X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv, bool isVarArg,
1193 const SmallVectorImpl<EVT> &OutTys,
1194 const SmallVectorImpl<ISD::ArgFlagsTy> &ArgsFlags,
1195 SelectionDAG &DAG) {
1196 SmallVector<CCValAssign, 16> RVLocs;
1197 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1198 RVLocs, *DAG.getContext());
1199 return CCInfo.CheckReturn(OutTys, ArgsFlags, RetCC_X86);
1200}
1201
Dan Gohman98ca4f22009-08-05 01:29:28 +00001202SDValue
1203X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001204 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001205 const SmallVectorImpl<ISD::OutputArg> &Outs,
1206 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001207
Chris Lattner9774c912007-02-27 05:28:59 +00001208 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001209 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1210 RVLocs, *DAG.getContext());
1211 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001212
Evan Chengdcea1632010-02-04 02:40:39 +00001213 // Add the regs to the liveout set for the function.
1214 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1215 for (unsigned i = 0; i != RVLocs.size(); ++i)
1216 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1217 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001218
Dan Gohman475871a2008-07-27 21:46:04 +00001219 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001220
Dan Gohman475871a2008-07-27 21:46:04 +00001221 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001222 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1223 // Operand #1 = Bytes To Pop
Dan Gohman2f67df72009-09-03 17:18:51 +00001224 RetOps.push_back(DAG.getTargetConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001225
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001226 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001227 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1228 CCValAssign &VA = RVLocs[i];
1229 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001230 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001231
Chris Lattner447ff682008-03-11 03:23:40 +00001232 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1233 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001234 if (VA.getLocReg() == X86::ST0 ||
1235 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001236 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1237 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001238 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001239 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001240 RetOps.push_back(ValToCopy);
1241 // Don't emit a copytoreg.
1242 continue;
1243 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001244
Evan Cheng242b38b2009-02-23 09:03:22 +00001245 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1246 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001247 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001248 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001249 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001250 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001251 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001252 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001253 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001254 }
1255
Dale Johannesendd64c412009-02-04 00:33:20 +00001256 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001257 Flag = Chain.getValue(1);
1258 }
Dan Gohman61a92132008-04-21 23:59:07 +00001259
1260 // The x86-64 ABI for returning structs by value requires that we copy
1261 // the sret argument into %rax for the return. We saved the argument into
1262 // a virtual register in the entry block, so now we copy the value out
1263 // and into %rax.
1264 if (Subtarget->is64Bit() &&
1265 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1266 MachineFunction &MF = DAG.getMachineFunction();
1267 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1268 unsigned Reg = FuncInfo->getSRetReturnReg();
1269 if (!Reg) {
Evan Chengdcea1632010-02-04 02:40:39 +00001270 Reg = MRI.createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001271 FuncInfo->setSRetReturnReg(Reg);
1272 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001273 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001274
Dale Johannesendd64c412009-02-04 00:33:20 +00001275 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001276 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001277
1278 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001279 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001280 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001281
Chris Lattner447ff682008-03-11 03:23:40 +00001282 RetOps[0] = Chain; // Update chain.
1283
1284 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001285 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001286 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001287
1288 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001289 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001290}
1291
Dan Gohman98ca4f22009-08-05 01:29:28 +00001292/// LowerCallResult - Lower the result values of a call into the
1293/// appropriate copies out of appropriate physical registers.
1294///
1295SDValue
1296X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001297 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001298 const SmallVectorImpl<ISD::InputArg> &Ins,
1299 DebugLoc dl, SelectionDAG &DAG,
1300 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001301
Chris Lattnere32bbf62007-02-28 07:09:55 +00001302 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001303 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001304 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001305 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001306 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001307 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001308
Chris Lattner3085e152007-02-25 08:59:22 +00001309 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001310 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001311 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001312 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001313
Torok Edwin3f142c32009-02-01 18:15:56 +00001314 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001315 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001316 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001317 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001318 }
1319
Chris Lattner8e6da152008-03-10 21:08:41 +00001320 // If this is a call to a function that returns an fp value on the floating
1321 // point stack, but where we prefer to use the value in xmm registers, copy
1322 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001323 if ((VA.getLocReg() == X86::ST0 ||
1324 VA.getLocReg() == X86::ST1) &&
1325 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001326 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001327 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001328
Evan Cheng79fb3b42009-02-20 20:43:02 +00001329 SDValue Val;
1330 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001331 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1332 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1333 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001334 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001335 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001336 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1337 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001338 } else {
1339 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001340 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001341 Val = Chain.getValue(0);
1342 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001343 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1344 } else {
1345 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1346 CopyVT, InFlag).getValue(1);
1347 Val = Chain.getValue(0);
1348 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001349 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001350
Dan Gohman37eed792009-02-04 17:28:58 +00001351 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001352 // Round the F80 the right size, which also moves to the appropriate xmm
1353 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001354 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001355 // This truncation won't change the value.
1356 DAG.getIntPtrConstant(1));
1357 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001358
Dan Gohman98ca4f22009-08-05 01:29:28 +00001359 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001360 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001361
Dan Gohman98ca4f22009-08-05 01:29:28 +00001362 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001363}
1364
1365
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001366//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001367// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001368//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001369// StdCall calling convention seems to be standard for many Windows' API
1370// routines and around. It differs from C calling convention just a little:
1371// callee should clean up the stack, not caller. Symbols should be also
1372// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001373// For info on fast calling convention see Fast Calling Convention (tail call)
1374// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001375
Dan Gohman98ca4f22009-08-05 01:29:28 +00001376/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001377/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001378static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1379 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001380 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001381
Dan Gohman98ca4f22009-08-05 01:29:28 +00001382 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001383}
1384
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001385/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001386/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001387static bool
1388ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1389 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001390 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001391
Dan Gohman98ca4f22009-08-05 01:29:28 +00001392 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001393}
1394
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001395/// IsCalleePop - Determines whether the callee is required to pop its
1396/// own arguments. Callee pop is necessary to support tail calls.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001397bool X86TargetLowering::IsCalleePop(bool IsVarArg, CallingConv::ID CallingConv){
Gordon Henriksen86737662008-01-05 16:56:59 +00001398 if (IsVarArg)
1399 return false;
1400
Dan Gohman095cc292008-09-13 01:54:27 +00001401 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001402 default:
1403 return false;
1404 case CallingConv::X86_StdCall:
1405 return !Subtarget->is64Bit();
1406 case CallingConv::X86_FastCall:
1407 return !Subtarget->is64Bit();
1408 case CallingConv::Fast:
Dan Gohman1797ed52010-02-08 20:27:50 +00001409 return GuaranteedTailCallOpt;
Chris Lattner29689432010-03-11 00:22:57 +00001410 case CallingConv::GHC:
1411 return GuaranteedTailCallOpt;
Gordon Henriksen86737662008-01-05 16:56:59 +00001412 }
1413}
1414
Dan Gohman095cc292008-09-13 01:54:27 +00001415/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1416/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001417CCAssignFn *X86TargetLowering::CCAssignFnForNode(CallingConv::ID CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001418 if (Subtarget->is64Bit()) {
Chris Lattner29689432010-03-11 00:22:57 +00001419 if (CC == CallingConv::GHC)
1420 return CC_X86_64_GHC;
1421 else if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001422 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001423 else
1424 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001425 }
1426
Gordon Henriksen86737662008-01-05 16:56:59 +00001427 if (CC == CallingConv::X86_FastCall)
1428 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001429 else if (CC == CallingConv::Fast)
1430 return CC_X86_32_FastCC;
Chris Lattner29689432010-03-11 00:22:57 +00001431 else if (CC == CallingConv::GHC)
1432 return CC_X86_32_GHC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001433 else
1434 return CC_X86_32_C;
1435}
1436
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001437/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1438/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001439/// the specific parameter attribute. The copy will be passed as a byval
1440/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001441static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001442CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001443 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1444 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001445 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001446 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00001447 /*isVolatile*/false, /*AlwaysInline=*/true,
1448 NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001449}
1450
Chris Lattner29689432010-03-11 00:22:57 +00001451/// IsTailCallConvention - Return true if the calling convention is one that
1452/// supports tail call optimization.
1453static bool IsTailCallConvention(CallingConv::ID CC) {
1454 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1455}
1456
Evan Cheng0c439eb2010-01-27 00:07:07 +00001457/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1458/// a tailcall target by changing its ABI.
1459static bool FuncIsMadeTailCallSafe(CallingConv::ID CC) {
Chris Lattner29689432010-03-11 00:22:57 +00001460 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001461}
1462
Dan Gohman98ca4f22009-08-05 01:29:28 +00001463SDValue
1464X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001465 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001466 const SmallVectorImpl<ISD::InputArg> &Ins,
1467 DebugLoc dl, SelectionDAG &DAG,
1468 const CCValAssign &VA,
1469 MachineFrameInfo *MFI,
1470 unsigned i) {
Rafael Espindola7effac52007-09-14 15:48:13 +00001471 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Evan Cheng0c439eb2010-01-27 00:07:07 +00001473 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001474 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001475 EVT ValVT;
1476
1477 // If value is passed by pointer we have address passed instead of the value
1478 // itself.
1479 if (VA.getLocInfo() == CCValAssign::Indirect)
1480 ValVT = VA.getLocVT();
1481 else
1482 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001483
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001484 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001485 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001486 // In case of tail call optimization mark all arguments mutable. Since they
1487 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001488 if (Flags.isByVal()) {
1489 int FI = MFI->CreateFixedObject(Flags.getByValSize(),
1490 VA.getLocMemOffset(), isImmutable, false);
1491 return DAG.getFrameIndex(FI, getPointerTy());
1492 } else {
1493 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
1494 VA.getLocMemOffset(), isImmutable, false);
1495 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1496 return DAG.getLoad(ValVT, dl, Chain, FIN,
David Greene67c9d422010-02-15 16:53:33 +00001497 PseudoSourceValue::getFixedStack(FI), 0,
1498 false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001499 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001500}
1501
Dan Gohman475871a2008-07-27 21:46:04 +00001502SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001503X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001504 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001505 bool isVarArg,
1506 const SmallVectorImpl<ISD::InputArg> &Ins,
1507 DebugLoc dl,
1508 SelectionDAG &DAG,
1509 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng1bc78042006-04-26 01:20:17 +00001510 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001511 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001512
Gordon Henriksen86737662008-01-05 16:56:59 +00001513 const Function* Fn = MF.getFunction();
1514 if (Fn->hasExternalLinkage() &&
1515 Subtarget->isTargetCygMing() &&
1516 Fn->getName() == "main")
1517 FuncInfo->setForceFramePointer(true);
1518
Evan Cheng1bc78042006-04-26 01:20:17 +00001519 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001520 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001521 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001522
Chris Lattner29689432010-03-11 00:22:57 +00001523 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1524 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001525
Chris Lattner638402b2007-02-28 07:00:42 +00001526 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001527 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001528 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1529 ArgLocs, *DAG.getContext());
1530 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001531
Chris Lattnerf39f7712007-02-28 05:46:49 +00001532 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001533 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001534 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1535 CCValAssign &VA = ArgLocs[i];
1536 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1537 // places.
1538 assert(VA.getValNo() != LastVal &&
1539 "Don't support value assigned to multiple locs yet");
1540 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001541
Chris Lattnerf39f7712007-02-28 05:46:49 +00001542 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001543 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001544 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001545 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001546 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001547 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001548 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001549 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001550 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001551 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001552 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001553 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001554 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001555 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1556 RC = X86::VR64RegisterClass;
1557 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001558 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001559
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001560 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001561 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001562
Chris Lattnerf39f7712007-02-28 05:46:49 +00001563 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1564 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1565 // right size.
1566 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001567 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001568 DAG.getValueType(VA.getValVT()));
1569 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001570 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001571 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001572 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001573 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001574
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001575 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001576 // Handle MMX values passed in XMM regs.
1577 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1579 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001580 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1581 } else
1582 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001583 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001584 } else {
1585 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001586 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001587 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001588
1589 // If value is passed via pointer - do a load.
1590 if (VA.getLocInfo() == CCValAssign::Indirect)
David Greene67c9d422010-02-15 16:53:33 +00001591 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0,
1592 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001593
Dan Gohman98ca4f22009-08-05 01:29:28 +00001594 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001595 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001596
Dan Gohman61a92132008-04-21 23:59:07 +00001597 // The x86-64 ABI for returning structs by value requires that we copy
1598 // the sret argument into %rax for the return. Save the argument into
1599 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001600 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001601 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1602 unsigned Reg = FuncInfo->getSRetReturnReg();
1603 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001604 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001605 FuncInfo->setSRetReturnReg(Reg);
1606 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001607 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001608 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001609 }
1610
Chris Lattnerf39f7712007-02-28 05:46:49 +00001611 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001612 // Align stack specially for tail calls.
1613 if (FuncIsMadeTailCallSafe(CallConv))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001614 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001615
Evan Cheng1bc78042006-04-26 01:20:17 +00001616 // If the function takes variable number of arguments, make a frame index for
1617 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001618 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001619 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
David Greene3f2bf852009-11-12 20:49:22 +00001620 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize, true, false);
Gordon Henriksen86737662008-01-05 16:56:59 +00001621 }
1622 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001623 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1624
1625 // FIXME: We should really autogenerate these arrays
1626 static const unsigned GPR64ArgRegsWin64[] = {
1627 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001628 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001629 static const unsigned XMMArgRegsWin64[] = {
1630 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1631 };
1632 static const unsigned GPR64ArgRegs64Bit[] = {
1633 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1634 };
1635 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001636 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1637 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1638 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001639 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1640
1641 if (IsWin64) {
1642 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1643 GPR64ArgRegs = GPR64ArgRegsWin64;
1644 XMMArgRegs = XMMArgRegsWin64;
1645 } else {
1646 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1647 GPR64ArgRegs = GPR64ArgRegs64Bit;
1648 XMMArgRegs = XMMArgRegs64Bit;
1649 }
1650 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1651 TotalNumIntRegs);
1652 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1653 TotalNumXMMRegs);
1654
Devang Patel578efa92009-06-05 21:57:13 +00001655 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001656 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001657 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001658 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001659 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001660 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001661 // Kernel mode asks for SSE to be disabled, so don't push them
1662 // on the stack.
1663 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001664
Gordon Henriksen86737662008-01-05 16:56:59 +00001665 // For X86-64, if there are vararg parameters that are passed via
1666 // registers, then we must store them to their spots on the stack so they
1667 // may be loaded by deferencing the result of va_next.
1668 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001669 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1670 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
David Greene3f2bf852009-11-12 20:49:22 +00001671 TotalNumXMMRegs * 16, 16,
1672 false);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001673
Gordon Henriksen86737662008-01-05 16:56:59 +00001674 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001675 SmallVector<SDValue, 8> MemOps;
1676 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dan Gohmand6708ea2009-08-15 01:38:56 +00001677 unsigned Offset = VarArgsGPOffset;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001678 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00001679 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
1680 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00001681 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1682 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001683 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001684 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001685 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Evan Chengff89dcb2009-10-18 18:16:27 +00001686 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
David Greene67c9d422010-02-15 16:53:33 +00001687 Offset, false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001688 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001689 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001690 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001691
Dan Gohmanface41a2009-08-16 21:24:25 +00001692 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
1693 // Now store the XMM (fp + vector) parameter registers.
1694 SmallVector<SDValue, 11> SaveXMMOps;
1695 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001696
Dan Gohmanface41a2009-08-16 21:24:25 +00001697 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
1698 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
1699 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00001700
Dan Gohmanface41a2009-08-16 21:24:25 +00001701 SaveXMMOps.push_back(DAG.getIntPtrConstant(RegSaveFrameIndex));
1702 SaveXMMOps.push_back(DAG.getIntPtrConstant(VarArgsFPOffset));
Dan Gohmand6708ea2009-08-15 01:38:56 +00001703
Dan Gohmanface41a2009-08-16 21:24:25 +00001704 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
1705 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1706 X86::VR128RegisterClass);
1707 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
1708 SaveXMMOps.push_back(Val);
1709 }
1710 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
1711 MVT::Other,
1712 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00001713 }
Dan Gohmanface41a2009-08-16 21:24:25 +00001714
1715 if (!MemOps.empty())
1716 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
1717 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001718 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001719 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001720
Gordon Henriksen86737662008-01-05 16:56:59 +00001721 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001722 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001723 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001724 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001725 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001726 // If this is an sret function, the return should pop the hidden pointer.
Chris Lattner29689432010-03-11 00:22:57 +00001727 if (!Is64Bit && !IsTailCallConvention(CallConv) && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001728 BytesToPopOnReturn = 4;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001729 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001730
Gordon Henriksen86737662008-01-05 16:56:59 +00001731 if (!Is64Bit) {
1732 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001733 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001734 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1735 }
Evan Cheng25caf632006-05-23 21:06:34 +00001736
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001737 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001738
Dan Gohman98ca4f22009-08-05 01:29:28 +00001739 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001740}
1741
Dan Gohman475871a2008-07-27 21:46:04 +00001742SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001743X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1744 SDValue StackPtr, SDValue Arg,
1745 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001746 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001747 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001748 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001749 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001750 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001751 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001752 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001753 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001754 }
Dale Johannesenace16102009-02-03 19:33:06 +00001755 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene67c9d422010-02-15 16:53:33 +00001756 PseudoSourceValue::getStack(), LocMemOffset,
1757 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00001758}
1759
Bill Wendling64e87322009-01-16 19:25:27 +00001760/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001761/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001762SDValue
1763X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00001764 SDValue &OutRetAddr, SDValue Chain,
1765 bool IsTailCall, bool Is64Bit,
1766 int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001767 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001768 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001769 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001770
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001771 // Load the "old" Return address.
David Greene67c9d422010-02-15 16:53:33 +00001772 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001773 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001774}
1775
1776/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1777/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001778static SDValue
1779EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001780 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001781 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001782 // Store the return address to the appropriate stack slot.
1783 if (!FPDiff) return Chain;
1784 // Calculate the new stack slot for the return address.
1785 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001786 int NewReturnAddrFI =
Arnold Schwaighofer92652752010-02-22 16:18:09 +00001787 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00001788 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001789 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001790 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
David Greene67c9d422010-02-15 16:53:33 +00001791 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0,
1792 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001793 return Chain;
1794}
1795
Dan Gohman98ca4f22009-08-05 01:29:28 +00001796SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00001797X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001798 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00001799 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001800 const SmallVectorImpl<ISD::OutputArg> &Outs,
1801 const SmallVectorImpl<ISD::InputArg> &Ins,
1802 DebugLoc dl, SelectionDAG &DAG,
1803 SmallVectorImpl<SDValue> &InVals) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001804 MachineFunction &MF = DAG.getMachineFunction();
1805 bool Is64Bit = Subtarget->is64Bit();
1806 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00001807 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001808
Evan Cheng5f941932010-02-05 02:21:12 +00001809 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00001810 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00001811 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
1812 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Evan Cheng022d9e12010-02-02 23:55:14 +00001813 Outs, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00001814
1815 // Sibcalls are automatically detected tailcalls which do not require
1816 // ABI changes.
Dan Gohman1797ed52010-02-08 20:27:50 +00001817 if (!GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00001818 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00001819
1820 if (isTailCall)
1821 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00001822 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00001823
Chris Lattner29689432010-03-11 00:22:57 +00001824 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1825 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001826
Chris Lattner638402b2007-02-28 07:00:42 +00001827 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001828 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001829 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1830 ArgLocs, *DAG.getContext());
1831 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001832
Chris Lattner423c5f42007-02-28 05:31:48 +00001833 // Get a count of how many bytes are to be pushed on the stack.
1834 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00001835 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00001836 // This is a sibcall. The memory operands are available in caller's
1837 // own caller's stack.
1838 NumBytes = 0;
Chris Lattner29689432010-03-11 00:22:57 +00001839 else if (GuaranteedTailCallOpt && IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00001840 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001841
Gordon Henriksen86737662008-01-05 16:56:59 +00001842 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00001843 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001844 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001845 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001846 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1847 FPDiff = NumBytesCallerPushed - NumBytes;
1848
1849 // Set the delta of movement of the returnaddr stackslot.
1850 // But only set if delta is greater than previous delta.
1851 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1852 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1853 }
1854
Evan Chengf22f9b32010-02-06 03:28:46 +00001855 if (!IsSibcall)
1856 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001857
Dan Gohman475871a2008-07-27 21:46:04 +00001858 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001859 // Load return adress for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00001860 if (isTailCall && FPDiff)
1861 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
1862 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001863
Dan Gohman475871a2008-07-27 21:46:04 +00001864 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1865 SmallVector<SDValue, 8> MemOpChains;
1866 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001867
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001868 // Walk the register/memloc assignments, inserting copies/loads. In the case
1869 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001870 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1871 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001872 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001873 SDValue Arg = Outs[i].Val;
1874 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001875 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001876
Chris Lattner423c5f42007-02-28 05:31:48 +00001877 // Promote the value if needed.
1878 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001879 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001880 case CCValAssign::Full: break;
1881 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001882 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001883 break;
1884 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001885 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001886 break;
1887 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001888 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1889 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001890 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1891 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1892 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001893 } else
1894 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1895 break;
1896 case CCValAssign::BCvt:
1897 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001898 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001899 case CCValAssign::Indirect: {
1900 // Store the argument.
1901 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00001902 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001903 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
David Greene67c9d422010-02-15 16:53:33 +00001904 PseudoSourceValue::getFixedStack(FI), 0,
1905 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001906 Arg = SpillSlot;
1907 break;
1908 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001909 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001910
Chris Lattner423c5f42007-02-28 05:31:48 +00001911 if (VA.isRegLoc()) {
1912 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
Evan Chengf22f9b32010-02-06 03:28:46 +00001913 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00001914 assert(VA.isMemLoc());
1915 if (StackPtr.getNode() == 0)
1916 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
1917 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1918 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001919 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001920 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001921
Evan Cheng32fe1032006-05-25 00:59:30 +00001922 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001923 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001924 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001925
Evan Cheng347d5f72006-04-28 21:29:37 +00001926 // Build a sequence of copy-to-reg nodes chained together with token chain
1927 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001928 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001929 // Tail call byval lowering might overwrite argument registers so in case of
1930 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001931 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001932 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001933 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001934 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001935 InFlag = Chain.getValue(1);
1936 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001937
Chris Lattner88e1fd52009-07-09 04:24:46 +00001938 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001939 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1940 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001941 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001942 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1943 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001944 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001945 InFlag);
1946 InFlag = Chain.getValue(1);
1947 } else {
1948 // If we are tail calling and generating PIC/GOT style code load the
1949 // address of the callee into ECX. The value in ecx is used as target of
1950 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1951 // for tail calls on PIC/GOT architectures. Normally we would just put the
1952 // address of GOT into ebx and then call target@PLT. But for tail calls
1953 // ebx would be restored (since ebx is callee saved) before jumping to the
1954 // target@PLT.
1955
1956 // Note: The actual moving to ECX is done further down.
1957 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1958 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1959 !G->getGlobal()->hasProtectedVisibility())
1960 Callee = LowerGlobalAddress(Callee, DAG);
1961 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001962 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001963 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001964 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001965
Gordon Henriksen86737662008-01-05 16:56:59 +00001966 if (Is64Bit && isVarArg) {
1967 // From AMD64 ABI document:
1968 // For calls that may call functions that use varargs or stdargs
1969 // (prototype-less calls or calls to functions containing ellipsis (...) in
1970 // the declaration) %al is used as hidden argument to specify the number
1971 // of SSE registers used. The contents of %al do not need to match exactly
1972 // the number of registers, but must be an ubound on the number of SSE
1973 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001974
1975 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001976 // Count the number of XMM registers allocated.
1977 static const unsigned XMMArgRegs[] = {
1978 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1979 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1980 };
1981 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001982 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001983 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001984
Dale Johannesendd64c412009-02-04 00:33:20 +00001985 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001986 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001987 InFlag = Chain.getValue(1);
1988 }
1989
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001990
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001991 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001992 if (isTailCall) {
1993 // Force all the incoming stack arguments to be loaded from the stack
1994 // before any new outgoing arguments are stored to the stack, because the
1995 // outgoing stack slots may alias the incoming argument stack slots, and
1996 // the alias isn't otherwise explicit. This is slightly more conservative
1997 // than necessary, because it means that each store effectively depends
1998 // on every argument instead of just those arguments it would clobber.
1999 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2000
Dan Gohman475871a2008-07-27 21:46:04 +00002001 SmallVector<SDValue, 8> MemOpChains2;
2002 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002003 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002004 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002005 InFlag = SDValue();
Dan Gohman1797ed52010-02-08 20:27:50 +00002006 if (GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002007 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2008 CCValAssign &VA = ArgLocs[i];
2009 if (VA.isRegLoc())
2010 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002011 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00002012 SDValue Arg = Outs[i].Val;
2013 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002014 // Create frame index.
2015 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002016 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00002017 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true, false);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002018 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002019
Duncan Sands276dcbd2008-03-21 09:14:45 +00002020 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002021 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002022 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002023 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002024 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002025 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002026 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002027
Dan Gohman98ca4f22009-08-05 01:29:28 +00002028 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2029 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002030 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002031 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002032 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002033 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002034 DAG.getStore(ArgChain, dl, Arg, FIN,
David Greene67c9d422010-02-15 16:53:33 +00002035 PseudoSourceValue::getFixedStack(FI), 0,
2036 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002037 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002038 }
2039 }
2040
2041 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002042 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002043 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002044
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002045 // Copy arguments to their registers.
2046 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002047 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002048 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002049 InFlag = Chain.getValue(1);
2050 }
Dan Gohman475871a2008-07-27 21:46:04 +00002051 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002052
Gordon Henriksen86737662008-01-05 16:56:59 +00002053 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002054 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002055 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002056 }
2057
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002058 bool WasGlobalOrExternal = false;
2059 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2060 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2061 // In the 64-bit large code model, we have to make all calls
2062 // through a register, since the call instruction's 32-bit
2063 // pc-relative offset may not be large enough to hold the whole
2064 // address.
2065 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
2066 WasGlobalOrExternal = true;
2067 // If the callee is a GlobalAddress node (quite common, every direct call
2068 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2069 // it.
2070
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002071 // We should use extra load for direct calls to dllimported functions in
2072 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002073 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002074 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002075 unsigned char OpFlags = 0;
Eric Christopherfd179292009-08-27 18:07:15 +00002076
Chris Lattner48a7d022009-07-09 05:02:21 +00002077 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2078 // external symbols most go through the PLT in PIC mode. If the symbol
2079 // has hidden or protected visibility, or if it is static or local, then
2080 // we don't need to use the PLT - we can directly call it.
2081 if (Subtarget->isTargetELF() &&
2082 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002083 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002084 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002085 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002086 (GV->isDeclaration() || GV->isWeakForLinker()) &&
2087 Subtarget->getDarwinVers() < 9) {
2088 // PC-relative references to external symbols should go through $stub,
2089 // unless we're building with the leopard linker or later, which
2090 // automatically synthesizes these stubs.
2091 OpFlags = X86II::MO_DARWIN_STUB;
2092 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002093
Chris Lattner74e726e2009-07-09 05:27:35 +00002094 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002095 G->getOffset(), OpFlags);
2096 }
Bill Wendling056292f2008-09-16 21:48:12 +00002097 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002098 WasGlobalOrExternal = true;
Chris Lattner48a7d022009-07-09 05:02:21 +00002099 unsigned char OpFlags = 0;
2100
2101 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
2102 // symbols should go through the PLT.
2103 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002104 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002105 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002106 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002107 Subtarget->getDarwinVers() < 9) {
2108 // PC-relative references to external symbols should go through $stub,
2109 // unless we're building with the leopard linker or later, which
2110 // automatically synthesizes these stubs.
2111 OpFlags = X86II::MO_DARWIN_STUB;
2112 }
Eric Christopherfd179292009-08-27 18:07:15 +00002113
Chris Lattner48a7d022009-07-09 05:02:21 +00002114 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2115 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002116 }
2117
Chris Lattnerd96d0722007-02-25 06:40:16 +00002118 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00002119 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00002120 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002121
Evan Chengf22f9b32010-02-06 03:28:46 +00002122 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002123 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2124 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002125 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002126 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002127
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002128 Ops.push_back(Chain);
2129 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002130
Dan Gohman98ca4f22009-08-05 01:29:28 +00002131 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002132 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002133
Gordon Henriksen86737662008-01-05 16:56:59 +00002134 // Add argument registers to the end of the list so that they are known live
2135 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002136 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2137 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2138 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002139
Evan Cheng586ccac2008-03-18 23:36:35 +00002140 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002141 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002142 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2143
2144 // Add an implicit use of AL for x86 vararg functions.
2145 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00002146 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002147
Gabor Greifba36cb52008-08-28 21:40:38 +00002148 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002149 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002150
Dan Gohman98ca4f22009-08-05 01:29:28 +00002151 if (isTailCall) {
2152 // If this is the first return lowered for this function, add the regs
2153 // to the liveout set for the function.
2154 if (MF.getRegInfo().liveout_empty()) {
2155 SmallVector<CCValAssign, 16> RVLocs;
2156 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2157 *DAG.getContext());
2158 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2159 for (unsigned i = 0; i != RVLocs.size(); ++i)
2160 if (RVLocs[i].isRegLoc())
2161 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2162 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002163 return DAG.getNode(X86ISD::TC_RETURN, dl,
2164 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002165 }
2166
Dale Johannesenace16102009-02-03 19:33:06 +00002167 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002168 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002169
Chris Lattner2d297092006-05-23 18:50:38 +00002170 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002171 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002172 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002173 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Chris Lattner29689432010-03-11 00:22:57 +00002174 else if (!Is64Bit && !IsTailCallConvention(CallConv) && IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002175 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002176 // pops the hidden struct pointer, so we have to push it back.
2177 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002178 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002179 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002180 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002181
Gordon Henriksenae636f82008-01-03 16:47:34 +00002182 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002183 if (!IsSibcall) {
2184 Chain = DAG.getCALLSEQ_END(Chain,
2185 DAG.getIntPtrConstant(NumBytes, true),
2186 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2187 true),
2188 InFlag);
2189 InFlag = Chain.getValue(1);
2190 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002191
Chris Lattner3085e152007-02-25 08:59:22 +00002192 // Handle result values, copying them out of physregs into vregs that we
2193 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002194 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2195 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002196}
2197
Evan Cheng25ab6902006-09-08 06:48:29 +00002198
2199//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002200// Fast Calling Convention (tail call) implementation
2201//===----------------------------------------------------------------------===//
2202
2203// Like std call, callee cleans arguments, convention except that ECX is
2204// reserved for storing the tail called function address. Only 2 registers are
2205// free for argument passing (inreg). Tail call optimization is performed
2206// provided:
2207// * tailcallopt is enabled
2208// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002209// On X86_64 architecture with GOT-style position independent code only local
2210// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002211// To keep the stack aligned according to platform abi the function
2212// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2213// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002214// If a tail called function callee has more arguments than the caller the
2215// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002216// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002217// original REtADDR, but before the saved framepointer or the spilled registers
2218// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2219// stack layout:
2220// arg1
2221// arg2
2222// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002223// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002224// move area ]
2225// (possible EBP)
2226// ESI
2227// EDI
2228// local1 ..
2229
2230/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2231/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002232unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002233 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002234 MachineFunction &MF = DAG.getMachineFunction();
2235 const TargetMachine &TM = MF.getTarget();
2236 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2237 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002238 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002239 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002240 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002241 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2242 // Number smaller than 12 so just add the difference.
2243 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2244 } else {
2245 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002246 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002247 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002248 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002249 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002250}
2251
Evan Cheng5f941932010-02-05 02:21:12 +00002252/// MatchingStackOffset - Return true if the given stack call argument is
2253/// already available in the same position (relatively) of the caller's
2254/// incoming argument stack.
2255static
2256bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2257 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2258 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002259 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2260 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002261 if (Arg.getOpcode() == ISD::CopyFromReg) {
2262 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
2263 if (!VR || TargetRegisterInfo::isPhysicalRegister(VR))
2264 return false;
2265 MachineInstr *Def = MRI->getVRegDef(VR);
2266 if (!Def)
2267 return false;
2268 if (!Flags.isByVal()) {
2269 if (!TII->isLoadFromStackSlot(Def, FI))
2270 return false;
2271 } else {
2272 unsigned Opcode = Def->getOpcode();
2273 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2274 Def->getOperand(1).isFI()) {
2275 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002276 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002277 } else
2278 return false;
2279 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002280 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2281 if (Flags.isByVal())
2282 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002283 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002284 // define @foo(%struct.X* %A) {
2285 // tail call @bar(%struct.X* byval %A)
2286 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002287 return false;
2288 SDValue Ptr = Ld->getBasePtr();
2289 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2290 if (!FINode)
2291 return false;
2292 FI = FINode->getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002293 } else
2294 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002295
Evan Cheng4cae1332010-03-05 08:38:04 +00002296 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002297 if (!MFI->isFixedObjectIndex(FI))
2298 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002299 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002300}
2301
Dan Gohman98ca4f22009-08-05 01:29:28 +00002302/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2303/// for tail call optimization. Targets which want to do tail call
2304/// optimization should implement this function.
2305bool
2306X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002307 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002308 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002309 bool isCalleeStructRet,
2310 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002311 const SmallVectorImpl<ISD::OutputArg> &Outs,
2312 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002313 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002314 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002315 CalleeCC != CallingConv::C)
2316 return false;
2317
Evan Cheng7096ae42010-01-29 06:45:59 +00002318 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002319 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002320 const Function *CallerF = DAG.getMachineFunction().getFunction();
Dan Gohman1797ed52010-02-08 20:27:50 +00002321 if (GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00002322 if (IsTailCallConvention(CalleeCC) &&
Evan Cheng843bd692010-01-31 06:44:49 +00002323 CallerF->getCallingConv() == CalleeCC)
2324 return true;
2325 return false;
2326 }
2327
Evan Chengb2c92902010-02-02 02:22:50 +00002328 // Look for obvious safe cases to perform tail call optimization that does not
2329 // requite ABI changes. This is what gcc calls sibcall.
2330
Evan Cheng2c12cb42010-03-26 16:26:03 +00002331 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2332 // emit a special epilogue.
2333 if (RegInfo->needsStackRealignment(MF))
2334 return false;
2335
Evan Cheng3c262ee2010-03-26 02:13:13 +00002336 // Do not sibcall optimize vararg calls unless the call site is not passing any
2337 // arguments.
2338 if (isVarArg && !Outs.empty())
Evan Cheng843bd692010-01-31 06:44:49 +00002339 return false;
2340
Evan Chenga375d472010-03-15 18:54:48 +00002341 // Also avoid sibcall optimization if either caller or callee uses struct
2342 // return semantics.
2343 if (isCalleeStructRet || isCallerStructRet)
2344 return false;
2345
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002346 // If the call result is in ST0 / ST1, it needs to be popped off the x87 stack.
2347 // Therefore if it's not used by the call it is not safe to optimize this into
2348 // a sibcall.
2349 bool Unused = false;
2350 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2351 if (!Ins[i].Used) {
2352 Unused = true;
2353 break;
2354 }
2355 }
2356 if (Unused) {
2357 SmallVector<CCValAssign, 16> RVLocs;
2358 CCState CCInfo(CalleeCC, false, getTargetMachine(),
2359 RVLocs, *DAG.getContext());
2360 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
2361 for (unsigned i = 0; i != RVLocs.size(); ++i) {
2362 CCValAssign &VA = RVLocs[i];
2363 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2364 return false;
2365 }
2366 }
2367
Evan Chenga6bff982010-01-30 01:22:00 +00002368 // If the callee takes no arguments then go on to check the results of the
2369 // call.
2370 if (!Outs.empty()) {
2371 // Check if stack adjustment is needed. For now, do not do this if any
2372 // argument is passed on the stack.
2373 SmallVector<CCValAssign, 16> ArgLocs;
2374 CCState CCInfo(CalleeCC, isVarArg, getTargetMachine(),
2375 ArgLocs, *DAG.getContext());
2376 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CalleeCC));
Evan Chengb2c92902010-02-02 02:22:50 +00002377 if (CCInfo.getNextStackOffset()) {
2378 MachineFunction &MF = DAG.getMachineFunction();
2379 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2380 return false;
2381 if (Subtarget->isTargetWin64())
2382 // Win64 ABI has additional complications.
2383 return false;
2384
2385 // Check if the arguments are already laid out in the right way as
2386 // the caller's fixed stack objects.
2387 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002388 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2389 const X86InstrInfo *TII =
2390 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002391 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2392 CCValAssign &VA = ArgLocs[i];
2393 EVT RegVT = VA.getLocVT();
2394 SDValue Arg = Outs[i].Val;
2395 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002396 if (VA.getLocInfo() == CCValAssign::Indirect)
2397 return false;
2398 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002399 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2400 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002401 return false;
2402 }
2403 }
2404 }
Evan Chenga6bff982010-01-30 01:22:00 +00002405 }
Evan Chengb1712452010-01-27 06:25:16 +00002406
Evan Cheng86809cc2010-02-03 03:28:02 +00002407 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002408}
2409
Dan Gohman3df24e62008-09-03 23:12:08 +00002410FastISel *
Chris Lattnered3a8062010-04-05 06:05:26 +00002411X86TargetLowering::createFastISel(MachineFunction &mf,
Evan Chengddc419c2010-01-26 19:04:47 +00002412 DenseMap<const Value *, unsigned> &vm,
2413 DenseMap<const BasicBlock*, MachineBasicBlock*> &bm,
2414 DenseMap<const AllocaInst *, int> &am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002415#ifndef NDEBUG
Dan Gohman25208642010-04-14 19:53:31 +00002416 , SmallSet<const Instruction *, 8> &cil
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002417#endif
2418 ) {
Chris Lattnered3a8062010-04-05 06:05:26 +00002419 return X86::createFastISel(mf, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002420#ifndef NDEBUG
2421 , cil
2422#endif
2423 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002424}
2425
2426
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002427//===----------------------------------------------------------------------===//
2428// Other Lowering Hooks
2429//===----------------------------------------------------------------------===//
2430
2431
Dan Gohman475871a2008-07-27 21:46:04 +00002432SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002433 MachineFunction &MF = DAG.getMachineFunction();
2434 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2435 int ReturnAddrIndex = FuncInfo->getRAIndex();
2436
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002437 if (ReturnAddrIndex == 0) {
2438 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002439 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002440 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Arnold Schwaighofer92652752010-02-22 16:18:09 +00002441 false, false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002442 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002443 }
2444
Evan Cheng25ab6902006-09-08 06:48:29 +00002445 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002446}
2447
2448
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002449bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2450 bool hasSymbolicDisplacement) {
2451 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002452 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002453 return false;
2454
2455 // If we don't have a symbolic displacement - we don't have any extra
2456 // restrictions.
2457 if (!hasSymbolicDisplacement)
2458 return true;
2459
2460 // FIXME: Some tweaks might be needed for medium code model.
2461 if (M != CodeModel::Small && M != CodeModel::Kernel)
2462 return false;
2463
2464 // For small code model we assume that latest object is 16MB before end of 31
2465 // bits boundary. We may also accept pretty large negative constants knowing
2466 // that all objects are in the positive half of address space.
2467 if (M == CodeModel::Small && Offset < 16*1024*1024)
2468 return true;
2469
2470 // For kernel code model we know that all object resist in the negative half
2471 // of 32bits address space. We may not accept negative offsets, since they may
2472 // be just off and we may accept pretty large positive ones.
2473 if (M == CodeModel::Kernel && Offset > 0)
2474 return true;
2475
2476 return false;
2477}
2478
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002479/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2480/// specific condition code, returning the condition code and the LHS/RHS of the
2481/// comparison to make.
2482static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2483 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002484 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002485 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2486 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2487 // X > -1 -> X == 0, jump !sign.
2488 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002489 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002490 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2491 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002492 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002493 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002494 // X < 1 -> X <= 0
2495 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002496 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002497 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002498 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002499
Evan Chengd9558e02006-01-06 00:43:03 +00002500 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002501 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002502 case ISD::SETEQ: return X86::COND_E;
2503 case ISD::SETGT: return X86::COND_G;
2504 case ISD::SETGE: return X86::COND_GE;
2505 case ISD::SETLT: return X86::COND_L;
2506 case ISD::SETLE: return X86::COND_LE;
2507 case ISD::SETNE: return X86::COND_NE;
2508 case ISD::SETULT: return X86::COND_B;
2509 case ISD::SETUGT: return X86::COND_A;
2510 case ISD::SETULE: return X86::COND_BE;
2511 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002512 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002513 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002514
Chris Lattner4c78e022008-12-23 23:42:27 +00002515 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002516
Chris Lattner4c78e022008-12-23 23:42:27 +00002517 // If LHS is a foldable load, but RHS is not, flip the condition.
2518 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2519 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2520 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2521 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002522 }
2523
Chris Lattner4c78e022008-12-23 23:42:27 +00002524 switch (SetCCOpcode) {
2525 default: break;
2526 case ISD::SETOLT:
2527 case ISD::SETOLE:
2528 case ISD::SETUGT:
2529 case ISD::SETUGE:
2530 std::swap(LHS, RHS);
2531 break;
2532 }
2533
2534 // On a floating point condition, the flags are set as follows:
2535 // ZF PF CF op
2536 // 0 | 0 | 0 | X > Y
2537 // 0 | 0 | 1 | X < Y
2538 // 1 | 0 | 0 | X == Y
2539 // 1 | 1 | 1 | unordered
2540 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002541 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002542 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002543 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002544 case ISD::SETOLT: // flipped
2545 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002546 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002547 case ISD::SETOLE: // flipped
2548 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002549 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002550 case ISD::SETUGT: // flipped
2551 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002552 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002553 case ISD::SETUGE: // flipped
2554 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002555 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002556 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002557 case ISD::SETNE: return X86::COND_NE;
2558 case ISD::SETUO: return X86::COND_P;
2559 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00002560 case ISD::SETOEQ:
2561 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00002562 }
Evan Chengd9558e02006-01-06 00:43:03 +00002563}
2564
Evan Cheng4a460802006-01-11 00:33:36 +00002565/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2566/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002567/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002568static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002569 switch (X86CC) {
2570 default:
2571 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002572 case X86::COND_B:
2573 case X86::COND_BE:
2574 case X86::COND_E:
2575 case X86::COND_P:
2576 case X86::COND_A:
2577 case X86::COND_AE:
2578 case X86::COND_NE:
2579 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002580 return true;
2581 }
2582}
2583
Evan Chengeb2f9692009-10-27 19:56:55 +00002584/// isFPImmLegal - Returns true if the target can instruction select the
2585/// specified FP immediate natively. If false, the legalizer will
2586/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00002587bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00002588 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
2589 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
2590 return true;
2591 }
2592 return false;
2593}
2594
Nate Begeman9008ca62009-04-27 18:41:29 +00002595/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2596/// the specified range (L, H].
2597static bool isUndefOrInRange(int Val, int Low, int Hi) {
2598 return (Val < 0) || (Val >= Low && Val < Hi);
2599}
2600
2601/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2602/// specified value.
2603static bool isUndefOrEqual(int Val, int CmpVal) {
2604 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002605 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002606 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002607}
2608
Nate Begeman9008ca62009-04-27 18:41:29 +00002609/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2610/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2611/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002612static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002613 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002614 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002615 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002616 return (Mask[0] < 2 && Mask[1] < 2);
2617 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002618}
2619
Nate Begeman9008ca62009-04-27 18:41:29 +00002620bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002621 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002622 N->getMask(M);
2623 return ::isPSHUFDMask(M, N->getValueType(0));
2624}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002625
Nate Begeman9008ca62009-04-27 18:41:29 +00002626/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2627/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002628static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002629 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002630 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002631
Nate Begeman9008ca62009-04-27 18:41:29 +00002632 // Lower quadword copied in order or undef.
2633 for (int i = 0; i != 4; ++i)
2634 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002635 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002636
Evan Cheng506d3df2006-03-29 23:07:14 +00002637 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002638 for (int i = 4; i != 8; ++i)
2639 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002640 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002641
Evan Cheng506d3df2006-03-29 23:07:14 +00002642 return true;
2643}
2644
Nate Begeman9008ca62009-04-27 18:41:29 +00002645bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002646 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002647 N->getMask(M);
2648 return ::isPSHUFHWMask(M, N->getValueType(0));
2649}
Evan Cheng506d3df2006-03-29 23:07:14 +00002650
Nate Begeman9008ca62009-04-27 18:41:29 +00002651/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2652/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002653static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002654 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002655 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002656
Rafael Espindola15684b22009-04-24 12:40:33 +00002657 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002658 for (int i = 4; i != 8; ++i)
2659 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002660 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002661
Rafael Espindola15684b22009-04-24 12:40:33 +00002662 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002663 for (int i = 0; i != 4; ++i)
2664 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002665 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002666
Rafael Espindola15684b22009-04-24 12:40:33 +00002667 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002668}
2669
Nate Begeman9008ca62009-04-27 18:41:29 +00002670bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
Eric Christopherfd179292009-08-27 18:07:15 +00002671 SmallVector<int, 8> M;
Nate Begeman9008ca62009-04-27 18:41:29 +00002672 N->getMask(M);
2673 return ::isPSHUFLWMask(M, N->getValueType(0));
2674}
2675
Nate Begemana09008b2009-10-19 02:17:23 +00002676/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
2677/// is suitable for input to PALIGNR.
2678static bool isPALIGNRMask(const SmallVectorImpl<int> &Mask, EVT VT,
2679 bool hasSSSE3) {
2680 int i, e = VT.getVectorNumElements();
2681
2682 // Do not handle v2i64 / v2f64 shuffles with palignr.
2683 if (e < 4 || !hasSSSE3)
2684 return false;
2685
2686 for (i = 0; i != e; ++i)
2687 if (Mask[i] >= 0)
2688 break;
2689
2690 // All undef, not a palignr.
2691 if (i == e)
2692 return false;
2693
2694 // Determine if it's ok to perform a palignr with only the LHS, since we
2695 // don't have access to the actual shuffle elements to see if RHS is undef.
2696 bool Unary = Mask[i] < (int)e;
2697 bool NeedsUnary = false;
2698
2699 int s = Mask[i] - i;
2700
2701 // Check the rest of the elements to see if they are consecutive.
2702 for (++i; i != e; ++i) {
2703 int m = Mask[i];
2704 if (m < 0)
2705 continue;
2706
2707 Unary = Unary && (m < (int)e);
2708 NeedsUnary = NeedsUnary || (m < s);
2709
2710 if (NeedsUnary && !Unary)
2711 return false;
2712 if (Unary && m != ((s+i) & (e-1)))
2713 return false;
2714 if (!Unary && m != (s+i))
2715 return false;
2716 }
2717 return true;
2718}
2719
2720bool X86::isPALIGNRMask(ShuffleVectorSDNode *N) {
2721 SmallVector<int, 8> M;
2722 N->getMask(M);
2723 return ::isPALIGNRMask(M, N->getValueType(0), true);
2724}
2725
Evan Cheng14aed5e2006-03-24 01:18:28 +00002726/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2727/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002728static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002729 int NumElems = VT.getVectorNumElements();
2730 if (NumElems != 2 && NumElems != 4)
2731 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002732
Nate Begeman9008ca62009-04-27 18:41:29 +00002733 int Half = NumElems / 2;
2734 for (int i = 0; i < Half; ++i)
2735 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002736 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002737 for (int i = Half; i < NumElems; ++i)
2738 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002739 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002740
Evan Cheng14aed5e2006-03-24 01:18:28 +00002741 return true;
2742}
2743
Nate Begeman9008ca62009-04-27 18:41:29 +00002744bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2745 SmallVector<int, 8> M;
2746 N->getMask(M);
2747 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002748}
2749
Evan Cheng213d2cf2007-05-17 18:45:50 +00002750/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002751/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2752/// half elements to come from vector 1 (which would equal the dest.) and
2753/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002754static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002755 int NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002756
2757 if (NumElems != 2 && NumElems != 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00002758 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002759
Nate Begeman9008ca62009-04-27 18:41:29 +00002760 int Half = NumElems / 2;
2761 for (int i = 0; i < Half; ++i)
2762 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002763 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002764 for (int i = Half; i < NumElems; ++i)
2765 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002766 return false;
2767 return true;
2768}
2769
Nate Begeman9008ca62009-04-27 18:41:29 +00002770static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2771 SmallVector<int, 8> M;
2772 N->getMask(M);
2773 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002774}
2775
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002776/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2777/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002778bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2779 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002780 return false;
2781
Evan Cheng2064a2b2006-03-28 06:50:32 +00002782 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002783 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2784 isUndefOrEqual(N->getMaskElt(1), 7) &&
2785 isUndefOrEqual(N->getMaskElt(2), 2) &&
2786 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002787}
2788
Nate Begeman0b10b912009-11-07 23:17:15 +00002789/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2790/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2791/// <2, 3, 2, 3>
2792bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2793 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2794
2795 if (NumElems != 4)
2796 return false;
2797
2798 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2799 isUndefOrEqual(N->getMaskElt(1), 3) &&
2800 isUndefOrEqual(N->getMaskElt(2), 2) &&
2801 isUndefOrEqual(N->getMaskElt(3), 3);
2802}
2803
Evan Cheng5ced1d82006-04-06 23:23:56 +00002804/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2805/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002806bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2807 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002808
Evan Cheng5ced1d82006-04-06 23:23:56 +00002809 if (NumElems != 2 && NumElems != 4)
2810 return false;
2811
Evan Chengc5cdff22006-04-07 21:53:05 +00002812 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002813 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002814 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002815
Evan Chengc5cdff22006-04-07 21:53:05 +00002816 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002817 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002818 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002819
2820 return true;
2821}
2822
Nate Begeman0b10b912009-11-07 23:17:15 +00002823/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
2824/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
2825bool X86::isMOVLHPSMask(ShuffleVectorSDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002826 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002827
Evan Cheng5ced1d82006-04-06 23:23:56 +00002828 if (NumElems != 2 && NumElems != 4)
2829 return false;
2830
Evan Chengc5cdff22006-04-07 21:53:05 +00002831 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002832 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002833 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002834
Nate Begeman9008ca62009-04-27 18:41:29 +00002835 for (unsigned i = 0; i < NumElems/2; ++i)
2836 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002837 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002838
2839 return true;
2840}
2841
Evan Cheng0038e592006-03-28 00:39:58 +00002842/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2843/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002844static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002845 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002846 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002847 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002848 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002849
Nate Begeman9008ca62009-04-27 18:41:29 +00002850 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2851 int BitI = Mask[i];
2852 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002853 if (!isUndefOrEqual(BitI, j))
2854 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002855 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002856 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002857 return false;
2858 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002859 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002860 return false;
2861 }
Evan Cheng0038e592006-03-28 00:39:58 +00002862 }
Evan Cheng0038e592006-03-28 00:39:58 +00002863 return true;
2864}
2865
Nate Begeman9008ca62009-04-27 18:41:29 +00002866bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2867 SmallVector<int, 8> M;
2868 N->getMask(M);
2869 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002870}
2871
Evan Cheng4fcb9222006-03-28 02:43:26 +00002872/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2873/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Eric Christopherfd179292009-08-27 18:07:15 +00002874static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002875 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002876 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002877 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002878 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002879
Nate Begeman9008ca62009-04-27 18:41:29 +00002880 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2881 int BitI = Mask[i];
2882 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002883 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002884 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002885 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002886 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002887 return false;
2888 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002889 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002890 return false;
2891 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002892 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002893 return true;
2894}
2895
Nate Begeman9008ca62009-04-27 18:41:29 +00002896bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2897 SmallVector<int, 8> M;
2898 N->getMask(M);
2899 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002900}
2901
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002902/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2903/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2904/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002905static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002906 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002907 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002908 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002909
Nate Begeman9008ca62009-04-27 18:41:29 +00002910 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2911 int BitI = Mask[i];
2912 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002913 if (!isUndefOrEqual(BitI, j))
2914 return false;
2915 if (!isUndefOrEqual(BitI1, j))
2916 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002917 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002918 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002919}
2920
Nate Begeman9008ca62009-04-27 18:41:29 +00002921bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2922 SmallVector<int, 8> M;
2923 N->getMask(M);
2924 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2925}
2926
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002927/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2928/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2929/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002930static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002931 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002932 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2933 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002934
Nate Begeman9008ca62009-04-27 18:41:29 +00002935 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2936 int BitI = Mask[i];
2937 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002938 if (!isUndefOrEqual(BitI, j))
2939 return false;
2940 if (!isUndefOrEqual(BitI1, j))
2941 return false;
2942 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002943 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002944}
2945
Nate Begeman9008ca62009-04-27 18:41:29 +00002946bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2947 SmallVector<int, 8> M;
2948 N->getMask(M);
2949 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2950}
2951
Evan Cheng017dcc62006-04-21 01:05:10 +00002952/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2953/// specifies a shuffle of elements that is suitable for input to MOVSS,
2954/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002955static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002956 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002957 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002958
2959 int NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00002960
Nate Begeman9008ca62009-04-27 18:41:29 +00002961 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002962 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002963
Nate Begeman9008ca62009-04-27 18:41:29 +00002964 for (int i = 1; i < NumElts; ++i)
2965 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002966 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002967
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002968 return true;
2969}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002970
Nate Begeman9008ca62009-04-27 18:41:29 +00002971bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2972 SmallVector<int, 8> M;
2973 N->getMask(M);
2974 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002975}
2976
Evan Cheng017dcc62006-04-21 01:05:10 +00002977/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2978/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002979/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002980static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002981 bool V2IsSplat = false, bool V2IsUndef = false) {
2982 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002983 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002984 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002985
Nate Begeman9008ca62009-04-27 18:41:29 +00002986 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002987 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002988
Nate Begeman9008ca62009-04-27 18:41:29 +00002989 for (int i = 1; i < NumOps; ++i)
2990 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2991 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2992 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002993 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00002994
Evan Cheng39623da2006-04-20 08:58:49 +00002995 return true;
2996}
2997
Nate Begeman9008ca62009-04-27 18:41:29 +00002998static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002999 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003000 SmallVector<int, 8> M;
3001 N->getMask(M);
3002 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00003003}
3004
Evan Chengd9539472006-04-14 21:59:03 +00003005/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3006/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003007bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
3008 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003009 return false;
3010
3011 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00003012 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003013 int Elt = N->getMaskElt(i);
3014 if (Elt >= 0 && Elt != 1)
3015 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00003016 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003017
3018 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003019 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003020 int Elt = N->getMaskElt(i);
3021 if (Elt >= 0 && Elt != 3)
3022 return false;
3023 if (Elt == 3)
3024 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003025 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003026 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00003027 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003028 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003029}
3030
3031/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3032/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003033bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
3034 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00003035 return false;
3036
3037 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00003038 for (unsigned i = 0; i < 2; ++i)
3039 if (N->getMaskElt(i) > 0)
3040 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003041
3042 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00003043 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003044 int Elt = N->getMaskElt(i);
3045 if (Elt >= 0 && Elt != 2)
3046 return false;
3047 if (Elt == 2)
3048 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00003049 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003050 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003051 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00003052}
3053
Evan Cheng0b457f02008-09-25 20:50:48 +00003054/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3055/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00003056bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
3057 int e = N->getValueType(0).getVectorNumElements() / 2;
Eric Christopherfd179292009-08-27 18:07:15 +00003058
Nate Begeman9008ca62009-04-27 18:41:29 +00003059 for (int i = 0; i < e; ++i)
3060 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003061 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003062 for (int i = 0; i < e; ++i)
3063 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003064 return false;
3065 return true;
3066}
3067
Evan Cheng63d33002006-03-22 08:01:21 +00003068/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003069/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Evan Cheng63d33002006-03-22 08:01:21 +00003070unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003071 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3072 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
3073
Evan Chengb9df0ca2006-03-22 02:53:00 +00003074 unsigned Shift = (NumOperands == 4) ? 2 : 1;
3075 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003076 for (int i = 0; i < NumOperands; ++i) {
3077 int Val = SVOp->getMaskElt(NumOperands-i-1);
3078 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00003079 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00003080 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00003081 if (i != NumOperands - 1)
3082 Mask <<= Shift;
3083 }
Evan Cheng63d33002006-03-22 08:01:21 +00003084 return Mask;
3085}
3086
Evan Cheng506d3df2006-03-29 23:07:14 +00003087/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003088/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003089unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003090 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003091 unsigned Mask = 0;
3092 // 8 nodes, but we only care about the last 4.
3093 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003094 int Val = SVOp->getMaskElt(i);
3095 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003096 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003097 if (i != 4)
3098 Mask <<= 2;
3099 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003100 return Mask;
3101}
3102
3103/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003104/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Evan Cheng506d3df2006-03-29 23:07:14 +00003105unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003106 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00003107 unsigned Mask = 0;
3108 // 8 nodes, but we only care about the first 4.
3109 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003110 int Val = SVOp->getMaskElt(i);
3111 if (Val >= 0)
3112 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003113 if (i != 0)
3114 Mask <<= 2;
3115 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003116 return Mask;
3117}
3118
Nate Begemana09008b2009-10-19 02:17:23 +00003119/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3120/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
3121unsigned X86::getShufflePALIGNRImmediate(SDNode *N) {
3122 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
3123 EVT VVT = N->getValueType(0);
3124 unsigned EltSize = VVT.getVectorElementType().getSizeInBits() >> 3;
3125 int Val = 0;
3126
3127 unsigned i, e;
3128 for (i = 0, e = VVT.getVectorNumElements(); i != e; ++i) {
3129 Val = SVOp->getMaskElt(i);
3130 if (Val >= 0)
3131 break;
3132 }
3133 return (Val - i) * EltSize;
3134}
3135
Evan Cheng37b73872009-07-30 08:33:02 +00003136/// isZeroNode - Returns true if Elt is a constant zero or a floating point
3137/// constant +0.0.
3138bool X86::isZeroNode(SDValue Elt) {
3139 return ((isa<ConstantSDNode>(Elt) &&
3140 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
3141 (isa<ConstantFPSDNode>(Elt) &&
3142 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
3143}
3144
Nate Begeman9008ca62009-04-27 18:41:29 +00003145/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
3146/// their permute mask.
3147static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
3148 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003149 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003150 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00003151 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00003152
Nate Begeman5a5ca152009-04-29 05:20:52 +00003153 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003154 int idx = SVOp->getMaskElt(i);
3155 if (idx < 0)
3156 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003157 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003158 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003159 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003160 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003161 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003162 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
3163 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00003164}
3165
Evan Cheng779ccea2007-12-07 21:30:01 +00003166/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3167/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00003168static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00003169 unsigned NumElems = VT.getVectorNumElements();
3170 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003171 int idx = Mask[i];
3172 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003173 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003174 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00003175 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003176 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003177 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003178 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003179}
3180
Evan Cheng533a0aa2006-04-19 20:35:22 +00003181/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
3182/// match movhlps. The lower half elements should come from upper half of
3183/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003184/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00003185static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
3186 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00003187 return false;
3188 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003190 return false;
3191 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003192 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003193 return false;
3194 return true;
3195}
3196
Evan Cheng5ced1d82006-04-06 23:23:56 +00003197/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00003198/// is promoted to a vector. It also returns the LoadSDNode by reference if
3199/// required.
3200static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00003201 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
3202 return false;
3203 N = N->getOperand(0).getNode();
3204 if (!ISD::isNON_EXTLoad(N))
3205 return false;
3206 if (LD)
3207 *LD = cast<LoadSDNode>(N);
3208 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003209}
3210
Evan Cheng533a0aa2006-04-19 20:35:22 +00003211/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
3212/// match movlp{s|d}. The lower half elements should come from lower half of
3213/// V1 (and in order), and the upper half elements should come from the upper
3214/// half of V2 (and in order). And since V1 will become the source of the
3215/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003216static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
3217 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00003218 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003219 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00003220 // Is V2 is a vector load, don't do this transformation. We will try to use
3221 // load folding shufps op.
3222 if (ISD::isNON_EXTLoad(V2))
3223 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003224
Nate Begeman5a5ca152009-04-29 05:20:52 +00003225 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003226
Evan Cheng533a0aa2006-04-19 20:35:22 +00003227 if (NumElems != 2 && NumElems != 4)
3228 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003229 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003230 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003231 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00003232 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003233 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00003234 return false;
3235 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003236}
3237
Evan Cheng39623da2006-04-20 08:58:49 +00003238/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
3239/// all the same.
3240static bool isSplatVector(SDNode *N) {
3241 if (N->getOpcode() != ISD::BUILD_VECTOR)
3242 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003243
Dan Gohman475871a2008-07-27 21:46:04 +00003244 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00003245 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
3246 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003247 return false;
3248 return true;
3249}
3250
Evan Cheng213d2cf2007-05-17 18:45:50 +00003251/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00003252/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00003253/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00003254static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00003255 SDValue V1 = N->getOperand(0);
3256 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003257 unsigned NumElems = N->getValueType(0).getVectorNumElements();
3258 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003259 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003260 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003261 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00003262 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
3263 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003264 if (Opc != ISD::BUILD_VECTOR ||
3265 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00003266 return false;
3267 } else if (Idx >= 0) {
3268 unsigned Opc = V1.getOpcode();
3269 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
3270 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00003271 if (Opc != ISD::BUILD_VECTOR ||
3272 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00003273 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00003274 }
3275 }
3276 return true;
3277}
3278
3279/// getZeroVector - Returns a vector of specified type with all zero elements.
3280///
Owen Andersone50ed302009-08-10 22:56:29 +00003281static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00003282 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003283 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003284
Chris Lattner8a594482007-11-25 00:24:49 +00003285 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3286 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00003287 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003288 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003289 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3290 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003291 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00003292 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
3293 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003294 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00003295 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
3296 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00003297 }
Dale Johannesenace16102009-02-03 19:33:06 +00003298 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00003299}
3300
Chris Lattner8a594482007-11-25 00:24:49 +00003301/// getOnesVector - Returns a vector of specified type with all bits set.
3302///
Owen Andersone50ed302009-08-10 22:56:29 +00003303static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003304 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00003305
Chris Lattner8a594482007-11-25 00:24:49 +00003306 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
3307 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00003308 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003309 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003310 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00003311 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00003312 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00003313 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00003314 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00003315}
3316
3317
Evan Cheng39623da2006-04-20 08:58:49 +00003318/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
3319/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00003320static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003321 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00003322 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003323
Evan Cheng39623da2006-04-20 08:58:49 +00003324 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003325 SmallVector<int, 8> MaskVec;
3326 SVOp->getMask(MaskVec);
Eric Christopherfd179292009-08-27 18:07:15 +00003327
Nate Begeman5a5ca152009-04-29 05:20:52 +00003328 for (unsigned i = 0; i != NumElems; ++i) {
3329 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003330 MaskVec[i] = NumElems;
3331 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00003332 }
Evan Cheng39623da2006-04-20 08:58:49 +00003333 }
Evan Cheng39623da2006-04-20 08:58:49 +00003334 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00003335 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
3336 SVOp->getOperand(1), &MaskVec[0]);
3337 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00003338}
3339
Evan Cheng017dcc62006-04-21 01:05:10 +00003340/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
3341/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00003342static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003343 SDValue V2) {
3344 unsigned NumElems = VT.getVectorNumElements();
3345 SmallVector<int, 8> Mask;
3346 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00003347 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003348 Mask.push_back(i);
3349 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00003350}
3351
Nate Begeman9008ca62009-04-27 18:41:29 +00003352/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003353static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003354 SDValue V2) {
3355 unsigned NumElems = VT.getVectorNumElements();
3356 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00003357 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003358 Mask.push_back(i);
3359 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00003360 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003361 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00003362}
3363
Nate Begeman9008ca62009-04-27 18:41:29 +00003364/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00003365static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00003366 SDValue V2) {
3367 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00003368 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00003369 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00003370 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003371 Mask.push_back(i + Half);
3372 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00003373 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003374 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003375}
3376
Evan Cheng0c0f83f2008-04-05 00:30:36 +00003377/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Eric Christopherfd179292009-08-27 18:07:15 +00003378static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00003379 bool HasSSE2) {
3380 if (SV->getValueType(0).getVectorNumElements() <= 4)
3381 return SDValue(SV, 0);
Eric Christopherfd179292009-08-27 18:07:15 +00003382
Owen Anderson825b72b2009-08-11 20:47:22 +00003383 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003384 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003385 DebugLoc dl = SV->getDebugLoc();
3386 SDValue V1 = SV->getOperand(0);
3387 int NumElems = VT.getVectorNumElements();
3388 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003389
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 // unpack elements to the correct location
3391 while (NumElems > 4) {
3392 if (EltNo < NumElems/2) {
3393 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3394 } else {
3395 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3396 EltNo -= NumElems/2;
3397 }
3398 NumElems >>= 1;
3399 }
Eric Christopherfd179292009-08-27 18:07:15 +00003400
Nate Begeman9008ca62009-04-27 18:41:29 +00003401 // Perform the splat.
3402 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003403 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003404 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3405 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003406}
3407
Evan Chengba05f722006-04-21 23:03:30 +00003408/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003409/// vector of zero or undef vector. This produces a shuffle where the low
3410/// element of V2 is swizzled into the zero/undef vector, landing at element
3411/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003412static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003413 bool isZero, bool HasSSE2,
3414 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003415 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003416 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003417 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3418 unsigned NumElems = VT.getVectorNumElements();
3419 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003420 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003421 // If this is the insertion idx, put the low elt of V2 here.
3422 MaskVec.push_back(i == Idx ? NumElems : i);
3423 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003424}
3425
Evan Chengf26ffe92008-05-29 08:22:04 +00003426/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3427/// a shuffle that is zero.
3428static
Nate Begeman9008ca62009-04-27 18:41:29 +00003429unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3430 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003431 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003432 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003433 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003434 int Idx = SVOp->getMaskElt(Index);
3435 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003436 ++NumZeros;
3437 continue;
3438 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003439 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003440 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003441 ++NumZeros;
3442 else
3443 break;
3444 }
3445 return NumZeros;
3446}
3447
3448/// isVectorShift - Returns true if the shuffle can be implemented as a
3449/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003450/// FIXME: split into pslldqi, psrldqi, palignr variants.
3451static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003452 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
John McCallb1fb4492010-04-07 01:49:15 +00003453 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003454
3455 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003456 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003457 if (!NumZeros) {
3458 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003459 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003460 if (!NumZeros)
3461 return false;
3462 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003463 bool SeenV1 = false;
3464 bool SeenV2 = false;
John McCallb1fb4492010-04-07 01:49:15 +00003465 for (unsigned i = NumZeros; i < NumElems; ++i) {
3466 unsigned Val = isLeft ? (i - NumZeros) : i;
3467 int Idx_ = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3468 if (Idx_ < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003469 continue;
John McCallb1fb4492010-04-07 01:49:15 +00003470 unsigned Idx = (unsigned) Idx_;
Nate Begeman9008ca62009-04-27 18:41:29 +00003471 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003472 SeenV1 = true;
3473 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003474 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003475 SeenV2 = true;
3476 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003477 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003478 return false;
3479 }
3480 if (SeenV1 && SeenV2)
3481 return false;
3482
Nate Begeman9008ca62009-04-27 18:41:29 +00003483 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003484 ShAmt = NumZeros;
3485 return true;
3486}
3487
3488
Evan Chengc78d3b42006-04-24 18:01:45 +00003489/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3490///
Dan Gohman475871a2008-07-27 21:46:04 +00003491static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003492 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003493 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003494 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003495 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003496
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003497 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003498 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003499 bool First = true;
3500 for (unsigned i = 0; i < 16; ++i) {
3501 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3502 if (ThisIsNonZero && First) {
3503 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003504 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003505 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003506 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003507 First = false;
3508 }
3509
3510 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003511 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003512 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3513 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003514 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003515 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003516 }
3517 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003518 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3519 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3520 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003521 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003522 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003523 } else
3524 ThisElt = LastElt;
3525
Gabor Greifba36cb52008-08-28 21:40:38 +00003526 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003527 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003528 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003529 }
3530 }
3531
Owen Anderson825b72b2009-08-11 20:47:22 +00003532 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003533}
3534
Bill Wendlinga348c562007-03-22 18:42:45 +00003535/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003536///
Dan Gohman475871a2008-07-27 21:46:04 +00003537static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003538 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003539 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003540 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003541 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003542
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003543 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003544 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003545 bool First = true;
3546 for (unsigned i = 0; i < 8; ++i) {
3547 bool isNonZero = (NonZeros & (1 << i)) != 0;
3548 if (isNonZero) {
3549 if (First) {
3550 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003551 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003552 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003553 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003554 First = false;
3555 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003556 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003557 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003558 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003559 }
3560 }
3561
3562 return V;
3563}
3564
Evan Chengf26ffe92008-05-29 08:22:04 +00003565/// getVShift - Return a vector logical shift node.
3566///
Owen Andersone50ed302009-08-10 22:56:29 +00003567static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003568 unsigned NumBits, SelectionDAG &DAG,
3569 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003570 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003571 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003572 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003573 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3574 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3575 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003576 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003577}
3578
Dan Gohman475871a2008-07-27 21:46:04 +00003579SDValue
Evan Chengc3630942009-12-09 21:00:30 +00003580X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
3581 SelectionDAG &DAG) {
3582
3583 // Check if the scalar load can be widened into a vector load. And if
3584 // the address is "base + cst" see if the cst can be "absorbed" into
3585 // the shuffle mask.
3586 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
3587 SDValue Ptr = LD->getBasePtr();
3588 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
3589 return SDValue();
3590 EVT PVT = LD->getValueType(0);
3591 if (PVT != MVT::i32 && PVT != MVT::f32)
3592 return SDValue();
3593
3594 int FI = -1;
3595 int64_t Offset = 0;
3596 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
3597 FI = FINode->getIndex();
3598 Offset = 0;
3599 } else if (Ptr.getOpcode() == ISD::ADD &&
3600 isa<ConstantSDNode>(Ptr.getOperand(1)) &&
3601 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
3602 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
3603 Offset = Ptr.getConstantOperandVal(1);
3604 Ptr = Ptr.getOperand(0);
3605 } else {
3606 return SDValue();
3607 }
3608
3609 SDValue Chain = LD->getChain();
3610 // Make sure the stack object alignment is at least 16.
3611 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
3612 if (DAG.InferPtrAlignment(Ptr) < 16) {
3613 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00003614 // Can't change the alignment. FIXME: It's possible to compute
3615 // the exact stack offset and reference FI + adjust offset instead.
3616 // If someone *really* cares about this. That's the way to implement it.
3617 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003618 } else {
3619 MFI->setObjectAlignment(FI, 16);
3620 }
3621 }
3622
3623 // (Offset % 16) must be multiple of 4. Then address is then
3624 // Ptr + (Offset & ~15).
3625 if (Offset < 0)
3626 return SDValue();
3627 if ((Offset % 16) & 3)
3628 return SDValue();
3629 int64_t StartOffset = Offset & ~15;
3630 if (StartOffset)
3631 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
3632 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
3633
3634 int EltNo = (Offset - StartOffset) >> 2;
3635 int Mask[4] = { EltNo, EltNo, EltNo, EltNo };
3636 EVT VT = (PVT == MVT::i32) ? MVT::v4i32 : MVT::v4f32;
David Greene67c9d422010-02-15 16:53:33 +00003637 SDValue V1 = DAG.getLoad(VT, dl, Chain, Ptr,LD->getSrcValue(),0,
3638 false, false, 0);
Evan Chengc3630942009-12-09 21:00:30 +00003639 // Canonicalize it to a v4i32 shuffle.
3640 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32, V1);
3641 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3642 DAG.getVectorShuffle(MVT::v4i32, dl, V1,
3643 DAG.getUNDEF(MVT::v4i32), &Mask[0]));
3644 }
3645
3646 return SDValue();
3647}
3648
Nate Begeman1449f292010-03-24 22:19:06 +00003649/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
3650/// vector of type 'VT', see if the elements can be replaced by a single large
3651/// load which has the same value as a build_vector whose operands are 'elts'.
3652///
3653/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
3654///
3655/// FIXME: we'd also like to handle the case where the last elements are zero
3656/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
3657/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003658static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
3659 DebugLoc &dl, SelectionDAG &DAG) {
3660 EVT EltVT = VT.getVectorElementType();
3661 unsigned NumElems = Elts.size();
3662
Nate Begemanfdea31a2010-03-24 20:49:50 +00003663 LoadSDNode *LDBase = NULL;
3664 unsigned LastLoadedElt = -1U;
Nate Begeman1449f292010-03-24 22:19:06 +00003665
3666 // For each element in the initializer, see if we've found a load or an undef.
3667 // If we don't find an initial load element, or later load elements are
3668 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003669 for (unsigned i = 0; i < NumElems; ++i) {
3670 SDValue Elt = Elts[i];
3671
3672 if (!Elt.getNode() ||
3673 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
3674 return SDValue();
3675 if (!LDBase) {
3676 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
3677 return SDValue();
3678 LDBase = cast<LoadSDNode>(Elt.getNode());
3679 LastLoadedElt = i;
3680 continue;
3681 }
3682 if (Elt.getOpcode() == ISD::UNDEF)
3683 continue;
3684
3685 LoadSDNode *LD = cast<LoadSDNode>(Elt);
3686 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
3687 return SDValue();
3688 LastLoadedElt = i;
3689 }
Nate Begeman1449f292010-03-24 22:19:06 +00003690
3691 // If we have found an entire vector of loads and undefs, then return a large
3692 // load of the entire vector width starting at the base pointer. If we found
3693 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00003694 if (LastLoadedElt == NumElems - 1) {
3695 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
3696 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3697 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3698 LDBase->isVolatile(), LDBase->isNonTemporal(), 0);
3699 return DAG.getLoad(VT, dl, LDBase->getChain(), LDBase->getBasePtr(),
3700 LDBase->getSrcValue(), LDBase->getSrcValueOffset(),
3701 LDBase->isVolatile(), LDBase->isNonTemporal(),
3702 LDBase->getAlignment());
3703 } else if (NumElems == 4 && LastLoadedElt == 1) {
3704 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
3705 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
3706 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
3707 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
3708 }
3709 return SDValue();
3710}
3711
Evan Chengc3630942009-12-09 21:00:30 +00003712SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003713X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003714 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003715 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003716 if (ISD::isBuildVectorAllZeros(Op.getNode())
3717 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003718 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3719 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3720 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003721 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003722 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003723
Gabor Greifba36cb52008-08-28 21:40:38 +00003724 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003725 return getOnesVector(Op.getValueType(), DAG, dl);
3726 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003727 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003728
Owen Andersone50ed302009-08-10 22:56:29 +00003729 EVT VT = Op.getValueType();
3730 EVT ExtVT = VT.getVectorElementType();
3731 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003732
3733 unsigned NumElems = Op.getNumOperands();
3734 unsigned NumZero = 0;
3735 unsigned NumNonZero = 0;
3736 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003737 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003738 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003739 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003740 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003741 if (Elt.getOpcode() == ISD::UNDEF)
3742 continue;
3743 Values.insert(Elt);
3744 if (Elt.getOpcode() != ISD::Constant &&
3745 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003746 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003747 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003748 NumZero++;
3749 else {
3750 NonZeros |= (1 << i);
3751 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003752 }
3753 }
3754
Dan Gohman7f321562007-06-25 16:23:39 +00003755 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003756 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003757 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003758 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003759
Chris Lattner67f453a2008-03-09 05:42:06 +00003760 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003761 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003762 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003763 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003764
Chris Lattner62098042008-03-09 01:05:04 +00003765 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3766 // the value are obviously zero, truncate the value to i32 and do the
3767 // insertion that way. Only do this if the value is non-constant or if the
3768 // value is a constant being inserted into element 0. It is cheaper to do
3769 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003771 (!IsAllConstants || Idx == 0)) {
3772 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3773 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003774 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3775 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003776
Chris Lattner62098042008-03-09 01:05:04 +00003777 // Truncate the value (which may itself be a constant) to i32, and
3778 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003779 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003780 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003781 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3782 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003783
Chris Lattner62098042008-03-09 01:05:04 +00003784 // Now we have our 32-bit value zero extended in the low element of
3785 // a vector. If Idx != 0, swizzle it into place.
3786 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003787 SmallVector<int, 4> Mask;
3788 Mask.push_back(Idx);
3789 for (unsigned i = 1; i != VecElts; ++i)
3790 Mask.push_back(i);
3791 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00003792 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00003793 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003794 }
Dale Johannesenace16102009-02-03 19:33:06 +00003795 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003796 }
3797 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003798
Chris Lattner19f79692008-03-08 22:59:52 +00003799 // If we have a constant or non-constant insertion into the low element of
3800 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3801 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003802 // depending on what the source datatype is.
3803 if (Idx == 0) {
3804 if (NumZero == 0) {
3805 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003806 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3807 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003808 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3809 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3810 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3811 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003812 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3813 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3814 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003815 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3816 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3817 Subtarget->hasSSE2(), DAG);
3818 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3819 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003820 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003821
3822 // Is it a vector logical left shift?
3823 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003824 X86::isZeroNode(Op.getOperand(0)) &&
3825 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003826 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003827 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003828 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003829 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003830 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003831 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003832
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003833 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003834 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003835
Chris Lattner19f79692008-03-08 22:59:52 +00003836 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3837 // is a non-constant being inserted into an element other than the low one,
3838 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3839 // movd/movss) to move this into the low element, then shuffle it into
3840 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003841 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003842 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003843
Evan Cheng0db9fe62006-04-25 20:13:52 +00003844 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003845 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3846 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003847 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003848 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003849 MaskVec.push_back(i == Idx ? 0 : 1);
3850 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003851 }
3852 }
3853
Chris Lattner67f453a2008-03-09 05:42:06 +00003854 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00003855 if (Values.size() == 1) {
3856 if (EVTBits == 32) {
3857 // Instead of a shuffle like this:
3858 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
3859 // Check if it's possible to issue this instead.
3860 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
3861 unsigned Idx = CountTrailingZeros_32(NonZeros);
3862 SDValue Item = Op.getOperand(Idx);
3863 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
3864 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
3865 }
Dan Gohman475871a2008-07-27 21:46:04 +00003866 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00003867 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003868
Dan Gohmana3941172007-07-24 22:55:08 +00003869 // A vector full of immediates; various special cases are already
3870 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003871 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003872 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003873
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003874 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003875 if (EVTBits == 64) {
3876 if (NumNonZero == 1) {
3877 // One half is zero or undef.
3878 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003879 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003880 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003881 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3882 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003883 }
Dan Gohman475871a2008-07-27 21:46:04 +00003884 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003885 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003886
3887 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003888 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003889 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003890 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003891 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003892 }
3893
Bill Wendling826f36f2007-03-28 00:57:11 +00003894 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003895 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003896 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003897 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003898 }
3899
3900 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003901 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003902 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003903 if (NumElems == 4 && NumZero > 0) {
3904 for (unsigned i = 0; i < 4; ++i) {
3905 bool isZero = !(NonZeros & (1 << i));
3906 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003907 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003908 else
Dale Johannesenace16102009-02-03 19:33:06 +00003909 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003910 }
3911
3912 for (unsigned i = 0; i < 2; ++i) {
3913 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3914 default: break;
3915 case 0:
3916 V[i] = V[i*2]; // Must be a zero vector.
3917 break;
3918 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003919 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003920 break;
3921 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003922 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003923 break;
3924 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003925 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003926 break;
3927 }
3928 }
3929
Nate Begeman9008ca62009-04-27 18:41:29 +00003930 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003931 bool Reverse = (NonZeros & 0x3) == 2;
3932 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003933 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003934 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3935 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003936 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3937 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003938 }
3939
Nate Begemanfdea31a2010-03-24 20:49:50 +00003940 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
3941 // Check for a build vector of consecutive loads.
3942 for (unsigned i = 0; i < NumElems; ++i)
3943 V[i] = Op.getOperand(i);
3944
3945 // Check for elements which are consecutive loads.
3946 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
3947 if (LD.getNode())
3948 return LD;
3949
3950 // For SSE 4.1, use inserts into undef.
3951 if (getSubtarget()->hasSSE41()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003952 V[0] = DAG.getUNDEF(VT);
3953 for (unsigned i = 0; i < NumElems; ++i)
3954 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3955 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3956 Op.getOperand(i), DAG.getIntPtrConstant(i));
3957 return V[0];
3958 }
Nate Begemanfdea31a2010-03-24 20:49:50 +00003959
3960 // Otherwise, expand into a number of unpckl*
Evan Cheng0db9fe62006-04-25 20:13:52 +00003961 // e.g. for v4f32
3962 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3963 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3964 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003965 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003966 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003967 NumElems >>= 1;
3968 while (NumElems != 0) {
3969 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003970 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003971 NumElems >>= 1;
3972 }
3973 return V[0];
3974 }
Dan Gohman475871a2008-07-27 21:46:04 +00003975 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003976}
3977
Mon P Wangeb38ebf2010-01-24 00:05:03 +00003978SDValue
3979X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3980 // We support concatenate two MMX registers and place them in a MMX
3981 // register. This is better than doing a stack convert.
3982 DebugLoc dl = Op.getDebugLoc();
3983 EVT ResVT = Op.getValueType();
3984 assert(Op.getNumOperands() == 2);
3985 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
3986 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
3987 int Mask[2];
3988 SDValue InVec = DAG.getNode(ISD::BIT_CONVERT,dl, MVT::v1i64, Op.getOperand(0));
3989 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3990 InVec = Op.getOperand(1);
3991 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
3992 unsigned NumElts = ResVT.getVectorNumElements();
3993 VecOp = DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
3994 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
3995 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
3996 } else {
3997 InVec = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v1i64, InVec);
3998 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
3999 Mask[0] = 0; Mask[1] = 2;
4000 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
4001 }
4002 return DAG.getNode(ISD::BIT_CONVERT, dl, ResVT, VecOp);
4003}
4004
Nate Begemanb9a47b82009-02-23 08:49:38 +00004005// v8i16 shuffles - Prefer shuffles in the following order:
4006// 1. [all] pshuflw, pshufhw, optional move
4007// 2. [ssse3] 1 x pshufb
4008// 3. [ssse3] 2 x pshufb + 1 x por
4009// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004010static
Nate Begeman9008ca62009-04-27 18:41:29 +00004011SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
4012 SelectionDAG &DAG, X86TargetLowering &TLI) {
4013 SDValue V1 = SVOp->getOperand(0);
4014 SDValue V2 = SVOp->getOperand(1);
4015 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004016 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00004017
Nate Begemanb9a47b82009-02-23 08:49:38 +00004018 // Determine if more than 1 of the words in each of the low and high quadwords
4019 // of the result come from the same quadword of one of the two inputs. Undef
4020 // mask values count as coming from any quadword, for better codegen.
4021 SmallVector<unsigned, 4> LoQuad(4);
4022 SmallVector<unsigned, 4> HiQuad(4);
4023 BitVector InputQuads(4);
4024 for (unsigned i = 0; i < 8; ++i) {
4025 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00004026 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004027 MaskVals.push_back(EltIdx);
4028 if (EltIdx < 0) {
4029 ++Quad[0];
4030 ++Quad[1];
4031 ++Quad[2];
4032 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00004033 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004034 }
4035 ++Quad[EltIdx / 4];
4036 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00004037 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004038
Nate Begemanb9a47b82009-02-23 08:49:38 +00004039 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004040 unsigned MaxQuad = 1;
4041 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004042 if (LoQuad[i] > MaxQuad) {
4043 BestLoQuad = i;
4044 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004045 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004046 }
4047
Nate Begemanb9a47b82009-02-23 08:49:38 +00004048 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00004049 MaxQuad = 1;
4050 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004051 if (HiQuad[i] > MaxQuad) {
4052 BestHiQuad = i;
4053 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00004054 }
4055 }
4056
Nate Begemanb9a47b82009-02-23 08:49:38 +00004057 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00004058 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00004059 // single pshufb instruction is necessary. If There are more than 2 input
4060 // quads, disable the next transformation since it does not help SSSE3.
4061 bool V1Used = InputQuads[0] || InputQuads[1];
4062 bool V2Used = InputQuads[2] || InputQuads[3];
4063 if (TLI.getSubtarget()->hasSSSE3()) {
4064 if (InputQuads.count() == 2 && V1Used && V2Used) {
4065 BestLoQuad = InputQuads.find_first();
4066 BestHiQuad = InputQuads.find_next(BestLoQuad);
4067 }
4068 if (InputQuads.count() > 2) {
4069 BestLoQuad = -1;
4070 BestHiQuad = -1;
4071 }
4072 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004073
Nate Begemanb9a47b82009-02-23 08:49:38 +00004074 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
4075 // the shuffle mask. If a quad is scored as -1, that means that it contains
4076 // words from all 4 input quadwords.
4077 SDValue NewV;
4078 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004079 SmallVector<int, 8> MaskV;
4080 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
4081 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Eric Christopherfd179292009-08-27 18:07:15 +00004082 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004083 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
4084 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
4085 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004086
Nate Begemanb9a47b82009-02-23 08:49:38 +00004087 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
4088 // source words for the shuffle, to aid later transformations.
4089 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00004090 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00004091 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00004092 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00004093 if (idx != (int)i)
4094 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004095 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00004096 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004097 AllWordsInNewV = false;
4098 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00004099 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00004100
Nate Begemanb9a47b82009-02-23 08:49:38 +00004101 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
4102 if (AllWordsInNewV) {
4103 for (int i = 0; i != 8; ++i) {
4104 int idx = MaskVals[i];
4105 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004106 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004107 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004108 if ((idx != i) && idx < 4)
4109 pshufhw = false;
4110 if ((idx != i) && idx > 3)
4111 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00004112 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00004113 V1 = NewV;
4114 V2Used = false;
4115 BestLoQuad = 0;
4116 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004117 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004118
Nate Begemanb9a47b82009-02-23 08:49:38 +00004119 // If we've eliminated the use of V2, and the new mask is a pshuflw or
4120 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00004121 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Eric Christopherfd179292009-08-27 18:07:15 +00004122 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00004123 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00004124 }
Evan Cheng14b32e12007-12-11 01:46:18 +00004125 }
Eric Christopherfd179292009-08-27 18:07:15 +00004126
Nate Begemanb9a47b82009-02-23 08:49:38 +00004127 // If we have SSSE3, and all words of the result are from 1 input vector,
4128 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
4129 // is present, fall back to case 4.
4130 if (TLI.getSubtarget()->hasSSSE3()) {
4131 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004132
Nate Begemanb9a47b82009-02-23 08:49:38 +00004133 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00004134 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00004135 // mask, and elements that come from V1 in the V2 mask, so that the two
4136 // results can be OR'd together.
4137 bool TwoInputs = V1Used && V2Used;
4138 for (unsigned i = 0; i != 8; ++i) {
4139 int EltIdx = MaskVals[i] * 2;
4140 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004141 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4142 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004143 continue;
4144 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004145 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
4146 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004147 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004148 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004149 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004150 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004151 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004152 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00004153 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00004154
Nate Begemanb9a47b82009-02-23 08:49:38 +00004155 // Calculate the shuffle mask for the second input, shuffle it, and
4156 // OR it with the first shuffled input.
4157 pshufbMask.clear();
4158 for (unsigned i = 0; i != 8; ++i) {
4159 int EltIdx = MaskVals[i] * 2;
4160 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004161 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
4162 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004163 continue;
4164 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004165 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
4166 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004167 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004168 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00004169 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004170 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004171 MVT::v16i8, &pshufbMask[0], 16));
4172 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
4173 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004174 }
4175
4176 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
4177 // and update MaskVals with new element order.
4178 BitVector InOrder(8);
4179 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004180 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004181 for (int i = 0; i != 4; ++i) {
4182 int idx = MaskVals[i];
4183 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004184 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004185 InOrder.set(i);
4186 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004187 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004188 InOrder.set(i);
4189 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004190 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004191 }
4192 }
4193 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004194 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00004195 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004196 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004197 }
Eric Christopherfd179292009-08-27 18:07:15 +00004198
Nate Begemanb9a47b82009-02-23 08:49:38 +00004199 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
4200 // and update MaskVals with the new element order.
4201 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004202 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00004203 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004204 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004205 for (unsigned i = 4; i != 8; ++i) {
4206 int idx = MaskVals[i];
4207 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004208 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004209 InOrder.set(i);
4210 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004211 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004212 InOrder.set(i);
4213 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004214 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004215 }
4216 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004217 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00004218 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004219 }
Eric Christopherfd179292009-08-27 18:07:15 +00004220
Nate Begemanb9a47b82009-02-23 08:49:38 +00004221 // In case BestHi & BestLo were both -1, which means each quadword has a word
4222 // from each of the four input quadwords, calculate the InOrder bitvector now
4223 // before falling through to the insert/extract cleanup.
4224 if (BestLoQuad == -1 && BestHiQuad == -1) {
4225 NewV = V1;
4226 for (int i = 0; i != 8; ++i)
4227 if (MaskVals[i] < 0 || MaskVals[i] == i)
4228 InOrder.set(i);
4229 }
Eric Christopherfd179292009-08-27 18:07:15 +00004230
Nate Begemanb9a47b82009-02-23 08:49:38 +00004231 // The other elements are put in the right place using pextrw and pinsrw.
4232 for (unsigned i = 0; i != 8; ++i) {
4233 if (InOrder[i])
4234 continue;
4235 int EltIdx = MaskVals[i];
4236 if (EltIdx < 0)
4237 continue;
4238 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00004239 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004240 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00004241 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004242 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00004243 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004244 DAG.getIntPtrConstant(i));
4245 }
4246 return NewV;
4247}
4248
4249// v16i8 shuffles - Prefer shuffles in the following order:
4250// 1. [ssse3] 1 x pshufb
4251// 2. [ssse3] 2 x pshufb + 1 x por
4252// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
4253static
Nate Begeman9008ca62009-04-27 18:41:29 +00004254SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
4255 SelectionDAG &DAG, X86TargetLowering &TLI) {
4256 SDValue V1 = SVOp->getOperand(0);
4257 SDValue V2 = SVOp->getOperand(1);
4258 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00004259 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00004260 SVOp->getMask(MaskVals);
Eric Christopherfd179292009-08-27 18:07:15 +00004261
Nate Begemanb9a47b82009-02-23 08:49:38 +00004262 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00004263 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00004264 // present, fall back to case 3.
4265 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
4266 bool V1Only = true;
4267 bool V2Only = true;
4268 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004269 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00004270 if (EltIdx < 0)
4271 continue;
4272 if (EltIdx < 16)
4273 V2Only = false;
4274 else
4275 V1Only = false;
4276 }
Eric Christopherfd179292009-08-27 18:07:15 +00004277
Nate Begemanb9a47b82009-02-23 08:49:38 +00004278 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
4279 if (TLI.getSubtarget()->hasSSSE3()) {
4280 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00004281
Nate Begemanb9a47b82009-02-23 08:49:38 +00004282 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00004283 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004284 //
4285 // Otherwise, we have elements from both input vectors, and must zero out
4286 // elements that come from V2 in the first mask, and V1 in the second mask
4287 // so that we can OR them together.
4288 bool TwoInputs = !(V1Only || V2Only);
4289 for (unsigned i = 0; i != 16; ++i) {
4290 int EltIdx = MaskVals[i];
4291 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004292 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004293 continue;
4294 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004295 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004296 }
4297 // If all the elements are from V2, assign it to V1 and return after
4298 // building the first pshufb.
4299 if (V2Only)
4300 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00004301 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00004302 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004303 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004304 if (!TwoInputs)
4305 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00004306
Nate Begemanb9a47b82009-02-23 08:49:38 +00004307 // Calculate the shuffle mask for the second input, shuffle it, and
4308 // OR it with the first shuffled input.
4309 pshufbMask.clear();
4310 for (unsigned i = 0; i != 16; ++i) {
4311 int EltIdx = MaskVals[i];
4312 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004313 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004314 continue;
4315 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004316 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004317 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004318 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00004319 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004320 MVT::v16i8, &pshufbMask[0], 16));
4321 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004322 }
Eric Christopherfd179292009-08-27 18:07:15 +00004323
Nate Begemanb9a47b82009-02-23 08:49:38 +00004324 // No SSSE3 - Calculate in place words and then fix all out of place words
4325 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
4326 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00004327 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
4328 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004329 SDValue NewV = V2Only ? V2 : V1;
4330 for (int i = 0; i != 8; ++i) {
4331 int Elt0 = MaskVals[i*2];
4332 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00004333
Nate Begemanb9a47b82009-02-23 08:49:38 +00004334 // This word of the result is all undef, skip it.
4335 if (Elt0 < 0 && Elt1 < 0)
4336 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004337
Nate Begemanb9a47b82009-02-23 08:49:38 +00004338 // This word of the result is already in the correct place, skip it.
4339 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
4340 continue;
4341 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
4342 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00004343
Nate Begemanb9a47b82009-02-23 08:49:38 +00004344 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
4345 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
4346 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00004347
4348 // If Elt0 and Elt1 are defined, are consecutive, and can be load
4349 // using a single extract together, load it and store it.
4350 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004351 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004352 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00004353 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00004354 DAG.getIntPtrConstant(i));
4355 continue;
4356 }
4357
Nate Begemanb9a47b82009-02-23 08:49:38 +00004358 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00004359 // source byte is not also odd, shift the extracted word left 8 bits
4360 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00004361 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004362 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004363 DAG.getIntPtrConstant(Elt1 / 2));
4364 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004365 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004366 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004367 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004368 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
4369 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00004370 }
4371 // If Elt0 is defined, extract it from the appropriate source. If the
4372 // source byte is not also even, shift the extracted word right 8 bits. If
4373 // Elt1 was also defined, OR the extracted values together before
4374 // inserting them in the result.
4375 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004376 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004377 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
4378 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004379 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004380 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00004381 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004382 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
4383 DAG.getConstant(0x00FF, MVT::i16));
4384 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00004385 : InsElt0;
4386 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004387 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00004388 DAG.getIntPtrConstant(i));
4389 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004390 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00004391}
4392
Evan Cheng7a831ce2007-12-15 03:00:47 +00004393/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
4394/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
4395/// done when every pair / quad of shuffle mask elements point to elements in
4396/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00004397/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
4398static
Nate Begeman9008ca62009-04-27 18:41:29 +00004399SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
4400 SelectionDAG &DAG,
4401 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00004402 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00004403 SDValue V1 = SVOp->getOperand(0);
4404 SDValue V2 = SVOp->getOperand(1);
4405 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00004406 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00004407 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00004408 EVT MaskEltVT = MaskVT.getVectorElementType();
4409 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004410 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004411 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004412 case MVT::v4f32: NewVT = MVT::v2f64; break;
4413 case MVT::v4i32: NewVT = MVT::v2i64; break;
4414 case MVT::v8i16: NewVT = MVT::v4i32; break;
4415 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004416 }
4417
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004418 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004419 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00004420 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00004421 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004422 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004423 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004424 int Scale = NumElems / NewWidth;
4425 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00004426 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004427 int StartIdx = -1;
4428 for (int j = 0; j < Scale; ++j) {
4429 int EltIdx = SVOp->getMaskElt(i+j);
4430 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00004431 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00004432 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00004433 StartIdx = EltIdx - (EltIdx % Scale);
4434 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00004435 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004436 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004437 if (StartIdx == -1)
4438 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00004439 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004440 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004441 }
4442
Dale Johannesenace16102009-02-03 19:33:06 +00004443 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
4444 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00004445 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00004446}
4447
Evan Chengd880b972008-05-09 21:53:03 +00004448/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00004449///
Owen Andersone50ed302009-08-10 22:56:29 +00004450static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00004451 SDValue SrcOp, SelectionDAG &DAG,
4452 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004453 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004454 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00004455 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00004456 LD = dyn_cast<LoadSDNode>(SrcOp);
4457 if (!LD) {
4458 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
4459 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00004460 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
4461 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00004462 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
4463 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00004464 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004465 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00004466 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00004467 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4468 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
4469 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
4470 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00004471 SrcOp.getOperand(0)
4472 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004473 }
4474 }
4475 }
4476
Dale Johannesenace16102009-02-03 19:33:06 +00004477 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
4478 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00004479 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00004480 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00004481}
4482
Evan Chengace3c172008-07-22 21:13:36 +00004483/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
4484/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00004485static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00004486LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
4487 SDValue V1 = SVOp->getOperand(0);
4488 SDValue V2 = SVOp->getOperand(1);
4489 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00004490 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00004491
Evan Chengace3c172008-07-22 21:13:36 +00004492 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00004493 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00004494 SmallVector<int, 8> Mask1(4U, -1);
4495 SmallVector<int, 8> PermMask;
4496 SVOp->getMask(PermMask);
4497
Evan Chengace3c172008-07-22 21:13:36 +00004498 unsigned NumHi = 0;
4499 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00004500 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004501 int Idx = PermMask[i];
4502 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004503 Locs[i] = std::make_pair(-1, -1);
4504 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004505 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
4506 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004507 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00004508 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004509 NumLo++;
4510 } else {
4511 Locs[i] = std::make_pair(1, NumHi);
4512 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004513 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004514 NumHi++;
4515 }
4516 }
4517 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004518
Evan Chengace3c172008-07-22 21:13:36 +00004519 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004520 // If no more than two elements come from either vector. This can be
4521 // implemented with two shuffles. First shuffle gather the elements.
4522 // The second shuffle, which takes the first shuffle as both of its
4523 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00004524 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004525
Nate Begeman9008ca62009-04-27 18:41:29 +00004526 SmallVector<int, 8> Mask2(4U, -1);
Eric Christopherfd179292009-08-27 18:07:15 +00004527
Evan Chengace3c172008-07-22 21:13:36 +00004528 for (unsigned i = 0; i != 4; ++i) {
4529 if (Locs[i].first == -1)
4530 continue;
4531 else {
4532 unsigned Idx = (i < 2) ? 0 : 4;
4533 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004534 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004535 }
4536 }
4537
Nate Begeman9008ca62009-04-27 18:41:29 +00004538 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004539 } else if (NumLo == 3 || NumHi == 3) {
4540 // Otherwise, we must have three elements from one vector, call it X, and
4541 // one element from the other, call it Y. First, use a shufps to build an
4542 // intermediate vector with the one element from Y and the element from X
4543 // that will be in the same half in the final destination (the indexes don't
4544 // matter). Then, use a shufps to build the final vector, taking the half
4545 // containing the element from Y from the intermediate, and the other half
4546 // from X.
4547 if (NumHi == 3) {
4548 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00004549 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004550 std::swap(V1, V2);
4551 }
4552
4553 // Find the element from V2.
4554 unsigned HiIndex;
4555 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004556 int Val = PermMask[HiIndex];
4557 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004558 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004559 if (Val >= 4)
4560 break;
4561 }
4562
Nate Begeman9008ca62009-04-27 18:41:29 +00004563 Mask1[0] = PermMask[HiIndex];
4564 Mask1[1] = -1;
4565 Mask1[2] = PermMask[HiIndex^1];
4566 Mask1[3] = -1;
4567 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004568
4569 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004570 Mask1[0] = PermMask[0];
4571 Mask1[1] = PermMask[1];
4572 Mask1[2] = HiIndex & 1 ? 6 : 4;
4573 Mask1[3] = HiIndex & 1 ? 4 : 6;
4574 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004575 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004576 Mask1[0] = HiIndex & 1 ? 2 : 0;
4577 Mask1[1] = HiIndex & 1 ? 0 : 2;
4578 Mask1[2] = PermMask[2];
4579 Mask1[3] = PermMask[3];
4580 if (Mask1[2] >= 0)
4581 Mask1[2] += 4;
4582 if (Mask1[3] >= 0)
4583 Mask1[3] += 4;
4584 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004585 }
Evan Chengace3c172008-07-22 21:13:36 +00004586 }
4587
4588 // Break it into (shuffle shuffle_hi, shuffle_lo).
4589 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004590 SmallVector<int,8> LoMask(4U, -1);
4591 SmallVector<int,8> HiMask(4U, -1);
4592
4593 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004594 unsigned MaskIdx = 0;
4595 unsigned LoIdx = 0;
4596 unsigned HiIdx = 2;
4597 for (unsigned i = 0; i != 4; ++i) {
4598 if (i == 2) {
4599 MaskPtr = &HiMask;
4600 MaskIdx = 1;
4601 LoIdx = 0;
4602 HiIdx = 2;
4603 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004604 int Idx = PermMask[i];
4605 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004606 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004607 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004608 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004609 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004610 LoIdx++;
4611 } else {
4612 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004613 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004614 HiIdx++;
4615 }
4616 }
4617
Nate Begeman9008ca62009-04-27 18:41:29 +00004618 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4619 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4620 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004621 for (unsigned i = 0; i != 4; ++i) {
4622 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004623 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004624 } else {
4625 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004626 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004627 }
4628 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004629 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004630}
4631
Dan Gohman475871a2008-07-27 21:46:04 +00004632SDValue
4633X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004634 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004635 SDValue V1 = Op.getOperand(0);
4636 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004637 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004638 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004639 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004640 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004641 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4642 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004643 bool V1IsSplat = false;
4644 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004645
Nate Begeman9008ca62009-04-27 18:41:29 +00004646 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004647 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004648
Nate Begeman9008ca62009-04-27 18:41:29 +00004649 // Promote splats to v4f32.
4650 if (SVOp->isSplat()) {
Eric Christopherfd179292009-08-27 18:07:15 +00004651 if (isMMX || NumElems < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00004652 return Op;
4653 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004654 }
4655
Evan Cheng7a831ce2007-12-15 03:00:47 +00004656 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4657 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004658 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004659 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004660 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004661 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004662 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004663 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004664 // FIXME: Figure out a cleaner way to do this.
4665 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004666 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004667 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004668 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004669 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4670 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4671 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004672 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004673 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004674 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4675 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004676 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004677 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004678 }
4679 }
Eric Christopherfd179292009-08-27 18:07:15 +00004680
Nate Begeman9008ca62009-04-27 18:41:29 +00004681 if (X86::isPSHUFDMask(SVOp))
4682 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004683
Evan Chengf26ffe92008-05-29 08:22:04 +00004684 // Check if this can be converted into a logical shift.
4685 bool isLeft = false;
4686 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004687 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004688 bool isShift = getSubtarget()->hasSSE2() &&
Evan Chengc3630942009-12-09 21:00:30 +00004689 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004690 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004691 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004692 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004693 EVT EltVT = VT.getVectorElementType();
4694 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004695 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004696 }
Eric Christopherfd179292009-08-27 18:07:15 +00004697
Nate Begeman9008ca62009-04-27 18:41:29 +00004698 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004699 if (V1IsUndef)
4700 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004701 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004702 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004703 if (!isMMX)
4704 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004705 }
Eric Christopherfd179292009-08-27 18:07:15 +00004706
Nate Begeman9008ca62009-04-27 18:41:29 +00004707 // FIXME: fold these into legal mask.
4708 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4709 X86::isMOVSLDUPMask(SVOp) ||
4710 X86::isMOVHLPSMask(SVOp) ||
Nate Begeman0b10b912009-11-07 23:17:15 +00004711 X86::isMOVLHPSMask(SVOp) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00004712 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004713 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004714
Nate Begeman9008ca62009-04-27 18:41:29 +00004715 if (ShouldXformToMOVHLPS(SVOp) ||
4716 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4717 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004718
Evan Chengf26ffe92008-05-29 08:22:04 +00004719 if (isShift) {
4720 // No better options. Use a vshl / vsrl.
Dan Gohman8a55ce42009-09-23 21:02:20 +00004721 EVT EltVT = VT.getVectorElementType();
4722 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004723 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004724 }
Eric Christopherfd179292009-08-27 18:07:15 +00004725
Evan Cheng9eca5e82006-10-25 21:49:50 +00004726 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004727 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4728 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004729 V1IsSplat = isSplatVector(V1.getNode());
4730 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004731
Chris Lattner8a594482007-11-25 00:24:49 +00004732 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004733 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004734 Op = CommuteVectorShuffle(SVOp, DAG);
4735 SVOp = cast<ShuffleVectorSDNode>(Op);
4736 V1 = SVOp->getOperand(0);
4737 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004738 std::swap(V1IsSplat, V2IsSplat);
4739 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004740 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004741 }
4742
Nate Begeman9008ca62009-04-27 18:41:29 +00004743 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4744 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00004745 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00004746 return V1;
4747 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4748 // the instruction selector will not match, so get a canonical MOVL with
4749 // swapped operands to undo the commute.
4750 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004751 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004752
Nate Begeman9008ca62009-04-27 18:41:29 +00004753 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4754 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4755 X86::isUNPCKLMask(SVOp) ||
4756 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004757 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004758
Evan Cheng9bbbb982006-10-25 20:48:19 +00004759 if (V2IsSplat) {
4760 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004761 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004762 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004763 SDValue NewMask = NormalizeMask(SVOp, DAG);
4764 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4765 if (NSVOp != SVOp) {
4766 if (X86::isUNPCKLMask(NSVOp, true)) {
4767 return NewMask;
4768 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4769 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004770 }
4771 }
4772 }
4773
Evan Cheng9eca5e82006-10-25 21:49:50 +00004774 if (Commuted) {
4775 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004776 // FIXME: this seems wrong.
4777 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4778 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4779 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4780 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4781 X86::isUNPCKLMask(NewSVOp) ||
4782 X86::isUNPCKHMask(NewSVOp))
4783 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004784 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004785
Nate Begemanb9a47b82009-02-23 08:49:38 +00004786 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004787
4788 // Normalize the node to match x86 shuffle ops if needed
4789 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4790 return CommuteVectorShuffle(SVOp, DAG);
4791
4792 // Check for legal shuffle and return?
4793 SmallVector<int, 16> PermMask;
4794 SVOp->getMask(PermMask);
4795 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004796 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004797
Evan Cheng14b32e12007-12-11 01:46:18 +00004798 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004799 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004800 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004801 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004802 return NewOp;
4803 }
4804
Owen Anderson825b72b2009-08-11 20:47:22 +00004805 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004806 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004807 if (NewOp.getNode())
4808 return NewOp;
4809 }
Eric Christopherfd179292009-08-27 18:07:15 +00004810
Evan Chengace3c172008-07-22 21:13:36 +00004811 // Handle all 4 wide cases with a number of shuffles except for MMX.
4812 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004813 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004814
Dan Gohman475871a2008-07-27 21:46:04 +00004815 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004816}
4817
Dan Gohman475871a2008-07-27 21:46:04 +00004818SDValue
4819X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004820 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004821 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004822 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004823 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004824 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004825 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004826 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004827 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004828 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004829 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004830 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4831 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4832 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004833 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4834 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004835 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004836 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004837 Op.getOperand(0)),
4838 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004839 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004840 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004841 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004842 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004843 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004844 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004845 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4846 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004847 // result has a single use which is a store or a bitcast to i32. And in
4848 // the case of a store, it's not worth it if the index is a constant 0,
4849 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004850 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004851 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004852 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004853 if ((User->getOpcode() != ISD::STORE ||
4854 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4855 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004856 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004857 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004858 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004859 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4860 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004861 Op.getOperand(0)),
4862 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004863 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4864 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004865 // ExtractPS works with constant index.
4866 if (isa<ConstantSDNode>(Op.getOperand(1)))
4867 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004868 }
Dan Gohman475871a2008-07-27 21:46:04 +00004869 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004870}
4871
4872
Dan Gohman475871a2008-07-27 21:46:04 +00004873SDValue
4874X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004875 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004876 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004877
Evan Cheng62a3f152008-03-24 21:52:23 +00004878 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004879 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004880 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004881 return Res;
4882 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004883
Owen Andersone50ed302009-08-10 22:56:29 +00004884 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004885 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004886 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004887 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004888 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004889 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004890 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004891 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4892 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004893 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004894 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004895 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004896 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00004897 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00004898 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004899 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00004900 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004901 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004902 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004903 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004904 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004905 if (Idx == 0)
4906 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00004907
Evan Cheng0db9fe62006-04-25 20:13:52 +00004908 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004909 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004910 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004911 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004912 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004913 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004914 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004915 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004916 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4917 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4918 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004919 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004920 if (Idx == 0)
4921 return Op;
4922
4923 // UNPCKHPD the element to the lowest double word, then movsd.
4924 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4925 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004926 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004927 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00004928 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00004929 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004930 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004931 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004932 }
4933
Dan Gohman475871a2008-07-27 21:46:04 +00004934 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004935}
4936
Dan Gohman475871a2008-07-27 21:46:04 +00004937SDValue
4938X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004939 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004940 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004941 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004942
Dan Gohman475871a2008-07-27 21:46:04 +00004943 SDValue N0 = Op.getOperand(0);
4944 SDValue N1 = Op.getOperand(1);
4945 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004946
Dan Gohman8a55ce42009-09-23 21:02:20 +00004947 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00004948 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00004949 unsigned Opc;
4950 if (VT == MVT::v8i16)
4951 Opc = X86ISD::PINSRW;
4952 else if (VT == MVT::v4i16)
4953 Opc = X86ISD::MMX_PINSRW;
4954 else if (VT == MVT::v16i8)
4955 Opc = X86ISD::PINSRB;
4956 else
4957 Opc = X86ISD::PINSRB;
4958
Nate Begeman14d12ca2008-02-11 04:19:36 +00004959 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4960 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004961 if (N1.getValueType() != MVT::i32)
4962 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4963 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004964 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004965 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004966 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004967 // Bits [7:6] of the constant are the source select. This will always be
4968 // zero here. The DAG Combiner may combine an extract_elt index into these
4969 // bits. For example (insert (extract, 3), 2) could be matched by putting
4970 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004971 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004972 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004973 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004974 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004975 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004976 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004977 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004978 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00004979 } else if (EltVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004980 // PINSR* works with constant index.
4981 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004982 }
Dan Gohman475871a2008-07-27 21:46:04 +00004983 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004984}
4985
Dan Gohman475871a2008-07-27 21:46:04 +00004986SDValue
4987X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004988 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00004989 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004990
4991 if (Subtarget->hasSSE41())
4992 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4993
Dan Gohman8a55ce42009-09-23 21:02:20 +00004994 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004995 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004996
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004997 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004998 SDValue N0 = Op.getOperand(0);
4999 SDValue N1 = Op.getOperand(1);
5000 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00005001
Dan Gohman8a55ce42009-09-23 21:02:20 +00005002 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00005003 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
5004 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00005005 if (N1.getValueType() != MVT::i32)
5006 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
5007 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005008 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00005009 return DAG.getNode(VT == MVT::v8i16 ? X86ISD::PINSRW : X86ISD::MMX_PINSRW,
5010 dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005011 }
Dan Gohman475871a2008-07-27 21:46:04 +00005012 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005013}
5014
Dan Gohman475871a2008-07-27 21:46:04 +00005015SDValue
5016X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005017 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005018 if (Op.getValueType() == MVT::v2f32)
5019 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
5020 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
5021 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00005022 Op.getOperand(0))));
5023
Owen Anderson825b72b2009-08-11 20:47:22 +00005024 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
5025 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00005026
Owen Anderson825b72b2009-08-11 20:47:22 +00005027 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
5028 EVT VT = MVT::v2i32;
5029 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00005030 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005031 case MVT::v16i8:
5032 case MVT::v8i16:
5033 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00005034 break;
5035 }
Dale Johannesenace16102009-02-03 19:33:06 +00005036 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
5037 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005038}
5039
Bill Wendling056292f2008-09-16 21:48:12 +00005040// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
5041// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
5042// one of the above mentioned nodes. It has to be wrapped because otherwise
5043// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
5044// be used to form addressing mode. These wrapped nodes will be selected
5045// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00005046SDValue
5047X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005048 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005049
Chris Lattner41621a22009-06-26 19:22:52 +00005050 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5051 // global base reg.
5052 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005053 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005054 CodeModel::Model M = getTargetMachine().getCodeModel();
5055
Chris Lattner4f066492009-07-11 20:29:19 +00005056 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005057 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005058 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005059 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005060 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005061 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005062 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005063
Evan Cheng1606e8e2009-03-13 07:51:59 +00005064 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00005065 CP->getAlignment(),
5066 CP->getOffset(), OpFlag);
5067 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00005068 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005069 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00005070 if (OpFlag) {
5071 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005072 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005073 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005074 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005075 }
5076
5077 return Result;
5078}
5079
Chris Lattner18c59872009-06-27 04:16:01 +00005080SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
5081 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00005082
Chris Lattner18c59872009-06-27 04:16:01 +00005083 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5084 // global base reg.
5085 unsigned char OpFlag = 0;
5086 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005087 CodeModel::Model M = getTargetMachine().getCodeModel();
5088
Chris Lattner4f066492009-07-11 20:29:19 +00005089 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005090 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005091 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005092 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005093 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005094 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005095 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005096
Chris Lattner18c59872009-06-27 04:16:01 +00005097 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
5098 OpFlag);
5099 DebugLoc DL = JT->getDebugLoc();
5100 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005101
Chris Lattner18c59872009-06-27 04:16:01 +00005102 // With PIC, the address is actually $g + Offset.
5103 if (OpFlag) {
5104 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5105 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005106 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005107 Result);
5108 }
Eric Christopherfd179292009-08-27 18:07:15 +00005109
Chris Lattner18c59872009-06-27 04:16:01 +00005110 return Result;
5111}
5112
5113SDValue
5114X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
5115 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00005116
Chris Lattner18c59872009-06-27 04:16:01 +00005117 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
5118 // global base reg.
5119 unsigned char OpFlag = 0;
5120 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005121 CodeModel::Model M = getTargetMachine().getCodeModel();
5122
Chris Lattner4f066492009-07-11 20:29:19 +00005123 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005124 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00005125 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00005126 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005127 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00005128 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00005129 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00005130
Chris Lattner18c59872009-06-27 04:16:01 +00005131 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00005132
Chris Lattner18c59872009-06-27 04:16:01 +00005133 DebugLoc DL = Op.getDebugLoc();
5134 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00005135
5136
Chris Lattner18c59872009-06-27 04:16:01 +00005137 // With PIC, the address is actually $g + Offset.
5138 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00005139 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00005140 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
5141 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005142 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00005143 Result);
5144 }
Eric Christopherfd179292009-08-27 18:07:15 +00005145
Chris Lattner18c59872009-06-27 04:16:01 +00005146 return Result;
5147}
5148
Dan Gohman475871a2008-07-27 21:46:04 +00005149SDValue
Dan Gohmanf705adb2009-10-30 01:28:02 +00005150X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Dan Gohman29cbade2009-11-20 23:18:13 +00005151 // Create the TargetBlockAddressAddress node.
5152 unsigned char OpFlags =
5153 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00005154 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00005155 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00005156 DebugLoc dl = Op.getDebugLoc();
5157 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
5158 /*isTarget=*/true, OpFlags);
5159
Dan Gohmanf705adb2009-10-30 01:28:02 +00005160 if (Subtarget->isPICStyleRIPRel() &&
5161 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00005162 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5163 else
5164 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00005165
Dan Gohman29cbade2009-11-20 23:18:13 +00005166 // With PIC, the address is actually $g + Offset.
5167 if (isGlobalRelativeToPICBase(OpFlags)) {
5168 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5169 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
5170 Result);
5171 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00005172
5173 return Result;
5174}
5175
5176SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00005177X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00005178 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00005179 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00005180 // Create the TargetGlobalAddress node, folding in the constant
5181 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00005182 unsigned char OpFlags =
5183 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005184 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00005185 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005186 if (OpFlags == X86II::MO_NO_FLAG &&
5187 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00005188 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00005189 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00005190 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005191 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00005192 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005193 }
Eric Christopherfd179292009-08-27 18:07:15 +00005194
Chris Lattner4f066492009-07-11 20:29:19 +00005195 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00005196 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00005197 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
5198 else
5199 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00005200
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005201 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00005202 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005203 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
5204 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00005205 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005206 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005207
Chris Lattner36c25012009-07-10 07:34:39 +00005208 // For globals that require a load from a stub to get the address, emit the
5209 // load.
5210 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00005211 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
David Greene67c9d422010-02-15 16:53:33 +00005212 PseudoSourceValue::getGOT(), 0, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005213
Dan Gohman6520e202008-10-18 02:06:02 +00005214 // If there was a non-zero offset that we didn't fold, create an explicit
5215 // addition for it.
5216 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005217 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00005218 DAG.getConstant(Offset, getPointerTy()));
5219
Evan Cheng0db9fe62006-04-25 20:13:52 +00005220 return Result;
5221}
5222
Evan Chengda43bcf2008-09-24 00:05:32 +00005223SDValue
5224X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
5225 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00005226 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005227 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00005228}
5229
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005230static SDValue
5231GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00005232 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00005233 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005234 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Owen Anderson825b72b2009-08-11 20:47:22 +00005235 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005236 DebugLoc dl = GA->getDebugLoc();
5237 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
5238 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005239 GA->getOffset(),
5240 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005241 if (InFlag) {
5242 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005243 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005244 } else {
5245 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00005246 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005247 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00005248
5249 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
5250 MFI->setHasCalls(true);
5251
Rafael Espindola15f1b662009-04-24 12:59:40 +00005252 SDValue Flag = Chain.getValue(1);
5253 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00005254}
5255
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005256// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005257static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005258LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005259 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00005260 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00005261 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
5262 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005263 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005264 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005265 InFlag = Chain.getValue(1);
5266
Chris Lattnerb903bed2009-06-26 21:20:29 +00005267 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005268}
5269
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005270// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00005271static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005272LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005273 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005274 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
5275 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005276}
5277
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005278// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
5279// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00005280static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00005281 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005282 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00005283 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005284 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00005285 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00005286 DebugLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00005287 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00005288 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00005289
5290 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
David Greene67c9d422010-02-15 16:53:33 +00005291 NULL, 0, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00005292
Chris Lattnerb903bed2009-06-26 21:20:29 +00005293 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00005294 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
5295 // initialexec.
5296 unsigned WrapperKind = X86ISD::Wrapper;
5297 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00005298 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00005299 } else if (is64Bit) {
5300 assert(model == TLSModel::InitialExec);
5301 OperandFlags = X86II::MO_GOTTPOFF;
5302 WrapperKind = X86ISD::WrapperRIP;
5303 } else {
5304 assert(model == TLSModel::InitialExec);
5305 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00005306 }
Eric Christopherfd179292009-08-27 18:07:15 +00005307
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005308 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
5309 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00005310 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00005311 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00005312 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005313
Rafael Espindola9a580232009-02-27 13:37:18 +00005314 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00005315 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
David Greene67c9d422010-02-15 16:53:33 +00005316 PseudoSourceValue::getGOT(), 0, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00005317
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005318 // The address of the thread local variable is the add of the thread
5319 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005320 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005321}
5322
Dan Gohman475871a2008-07-27 21:46:04 +00005323SDValue
5324X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005325 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00005326 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005327 assert(Subtarget->isTargetELF() &&
5328 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005329 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00005330 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00005331
Chris Lattnerb903bed2009-06-26 21:20:29 +00005332 // If GV is an alias then use the aliasee for determining
5333 // thread-localness.
5334 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
5335 GV = GA->resolveAliasedGlobal(false);
Eric Christopherfd179292009-08-27 18:07:15 +00005336
Chris Lattnerb903bed2009-06-26 21:20:29 +00005337 TLSModel::Model model = getTLSModel(GV,
5338 getTargetMachine().getRelocationModel());
Eric Christopherfd179292009-08-27 18:07:15 +00005339
Chris Lattnerb903bed2009-06-26 21:20:29 +00005340 switch (model) {
5341 case TLSModel::GeneralDynamic:
5342 case TLSModel::LocalDynamic: // not implemented
5343 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00005344 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00005345 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005346
Chris Lattnerb903bed2009-06-26 21:20:29 +00005347 case TLSModel::InitialExec:
5348 case TLSModel::LocalExec:
5349 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
5350 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00005351 }
Eric Christopherfd179292009-08-27 18:07:15 +00005352
Torok Edwinc23197a2009-07-14 16:55:14 +00005353 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00005354 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00005355}
5356
Evan Cheng0db9fe62006-04-25 20:13:52 +00005357
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005358/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00005359/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00005360SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00005361 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00005362 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005363 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005364 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005365 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00005366 SDValue ShOpLo = Op.getOperand(0);
5367 SDValue ShOpHi = Op.getOperand(1);
5368 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00005369 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00005370 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00005371 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00005372
Dan Gohman475871a2008-07-27 21:46:04 +00005373 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005374 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005375 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
5376 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005377 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005378 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
5379 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005380 }
Evan Chenge3413162006-01-09 18:33:28 +00005381
Owen Anderson825b72b2009-08-11 20:47:22 +00005382 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
5383 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00005384 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005385 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00005386
Dan Gohman475871a2008-07-27 21:46:04 +00005387 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00005388 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00005389 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
5390 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00005391
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005392 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00005393 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5394 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005395 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005396 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
5397 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00005398 }
5399
Dan Gohman475871a2008-07-27 21:46:04 +00005400 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00005401 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005402}
Evan Chenga3195e82006-01-12 22:54:21 +00005403
Dan Gohman475871a2008-07-27 21:46:04 +00005404SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00005405 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00005406
5407 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005408 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005409 return Op;
5410 }
5411 return SDValue();
5412 }
5413
Owen Anderson825b72b2009-08-11 20:47:22 +00005414 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00005415 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005416
Eli Friedman36df4992009-05-27 00:47:34 +00005417 // These are really Legal; return the operand so the caller accepts it as
5418 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005419 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00005420 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00005421 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00005422 Subtarget->is64Bit()) {
5423 return Op;
5424 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005425
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005426 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005427 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005428 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005429 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005430 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00005431 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00005432 StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005433 PseudoSourceValue::getFixedStack(SSFI), 0,
5434 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005435 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
5436}
Evan Cheng0db9fe62006-04-25 20:13:52 +00005437
Owen Andersone50ed302009-08-10 22:56:29 +00005438SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00005439 SDValue StackSlot,
5440 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005441 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00005442 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00005443 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00005444 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005445 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00005446 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00005447 else
Owen Anderson825b72b2009-08-11 20:47:22 +00005448 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005449 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Dale Johannesenace16102009-02-03 19:33:06 +00005450 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005451 Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005452
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005453 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005454 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00005455 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005456
5457 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
5458 // shouldn't be necessary except that RFP cannot be live across
5459 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005460 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005461 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005462 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00005463 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00005464 SDValue Ops[] = {
5465 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
5466 };
5467 Chain = DAG.getNode(X86ISD::FST, dl, Tys, Ops, array_lengthof(Ops));
Dale Johannesenace16102009-02-03 19:33:06 +00005468 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005469 PseudoSourceValue::getFixedStack(SSFI), 0,
5470 false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005471 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005472
Evan Cheng0db9fe62006-04-25 20:13:52 +00005473 return Result;
5474}
5475
Bill Wendling8b8a6362009-01-17 03:56:04 +00005476// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
5477SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
5478 // This algorithm is not obvious. Here it is in C code, more or less:
5479 /*
5480 double uint64_to_double( uint32_t hi, uint32_t lo ) {
5481 static const __m128i exp = { 0x4330000045300000ULL, 0 };
5482 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00005483
Bill Wendling8b8a6362009-01-17 03:56:04 +00005484 // Copy ints to xmm registers.
5485 __m128i xh = _mm_cvtsi32_si128( hi );
5486 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00005487
Bill Wendling8b8a6362009-01-17 03:56:04 +00005488 // Combine into low half of a single xmm register.
5489 __m128i x = _mm_unpacklo_epi32( xh, xl );
5490 __m128d d;
5491 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00005492
Bill Wendling8b8a6362009-01-17 03:56:04 +00005493 // Merge in appropriate exponents to give the integer bits the right
5494 // magnitude.
5495 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00005496
Bill Wendling8b8a6362009-01-17 03:56:04 +00005497 // Subtract away the biases to deal with the IEEE-754 double precision
5498 // implicit 1.
5499 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00005500
Bill Wendling8b8a6362009-01-17 03:56:04 +00005501 // All conversions up to here are exact. The correctly rounded result is
5502 // calculated using the current rounding mode using the following
5503 // horizontal add.
5504 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
5505 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
5506 // store doesn't really need to be here (except
5507 // maybe to zero the other double)
5508 return sd;
5509 }
5510 */
Dale Johannesen040225f2008-10-21 23:07:49 +00005511
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005512 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00005513 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00005514
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005515 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00005516 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00005517 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
5518 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
5519 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
5520 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005521 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005522 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005523
Bill Wendling8b8a6362009-01-17 03:56:04 +00005524 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00005525 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005526 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00005527 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005528 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00005529 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005530 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005531
Owen Anderson825b72b2009-08-11 20:47:22 +00005532 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5533 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005534 Op.getOperand(0),
5535 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005536 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5537 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00005538 Op.getOperand(0),
5539 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00005540 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
5541 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005542 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005543 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005544 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
5545 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
5546 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005547 PseudoSourceValue::getConstantPool(), 0,
David Greene67c9d422010-02-15 16:53:33 +00005548 false, false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00005549 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005550
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005551 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00005552 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00005553 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
5554 DAG.getUNDEF(MVT::v2f64), ShufMask);
5555 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
5556 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00005557 DAG.getIntPtrConstant(0));
5558}
5559
Bill Wendling8b8a6362009-01-17 03:56:04 +00005560// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
5561SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005562 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005563 // FP constant to bias correct the final result.
5564 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00005565 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005566
5567 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00005568 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
5569 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00005570 Op.getOperand(0),
5571 DAG.getIntPtrConstant(0)));
5572
Owen Anderson825b72b2009-08-11 20:47:22 +00005573 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5574 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005575 DAG.getIntPtrConstant(0));
5576
5577 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005578 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
5579 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005580 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005581 MVT::v2f64, Load)),
5582 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005583 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005584 MVT::v2f64, Bias)));
5585 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
5586 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00005587 DAG.getIntPtrConstant(0));
5588
5589 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00005590 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005591
5592 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00005593 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00005594
Owen Anderson825b72b2009-08-11 20:47:22 +00005595 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005596 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005597 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005598 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005599 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005600 }
5601
5602 // Handle final rounding.
5603 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005604}
5605
5606SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005607 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005608 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005609
Evan Chenga06ec9e2009-01-19 08:08:22 +00005610 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5611 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5612 // the optimization here.
5613 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005614 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005615
Owen Andersone50ed302009-08-10 22:56:29 +00005616 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005617 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005618 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005619 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005620 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005621
Bill Wendling8b8a6362009-01-17 03:56:04 +00005622 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005623 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005624 return LowerUINT_TO_FP_i32(Op, DAG);
5625 }
5626
Owen Anderson825b72b2009-08-11 20:47:22 +00005627 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005628
5629 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005630 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005631 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5632 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5633 getPointerTy(), StackSlot, WordOff);
5634 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
David Greene67c9d422010-02-15 16:53:33 +00005635 StackSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005636 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00005637 OffsetSlot, NULL, 0, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005639}
5640
Dan Gohman475871a2008-07-27 21:46:04 +00005641std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005642FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005643 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005644
Owen Andersone50ed302009-08-10 22:56:29 +00005645 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005646
5647 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005648 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5649 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005650 }
5651
Owen Anderson825b72b2009-08-11 20:47:22 +00005652 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5653 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005654 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005655
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005656 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005657 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005658 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005659 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005660 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005661 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005662 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005663 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005664
Evan Cheng87c89352007-10-15 20:11:21 +00005665 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5666 // stack slot.
5667 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005668 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00005669 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00005670 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00005671
Evan Cheng0db9fe62006-04-25 20:13:52 +00005672 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005673 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005674 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005675 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5676 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5677 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005678 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005679
Dan Gohman475871a2008-07-27 21:46:04 +00005680 SDValue Chain = DAG.getEntryNode();
5681 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005682 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005683 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005684 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
David Greene67c9d422010-02-15 16:53:33 +00005685 PseudoSourceValue::getFixedStack(SSFI), 0,
5686 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005687 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005688 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005689 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5690 };
Dale Johannesenace16102009-02-03 19:33:06 +00005691 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005692 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00005693 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005694 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5695 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005696
Evan Cheng0db9fe62006-04-25 20:13:52 +00005697 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005698 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005699 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005700
Chris Lattner27a6c732007-11-24 07:07:01 +00005701 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005702}
5703
Dan Gohman475871a2008-07-27 21:46:04 +00005704SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005705 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005706 if (Op.getValueType() == MVT::v2i32 &&
5707 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005708 return Op;
5709 }
5710 return SDValue();
5711 }
5712
Eli Friedman948e95a2009-05-23 09:59:16 +00005713 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005714 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005715 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5716 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005717
Chris Lattner27a6c732007-11-24 07:07:01 +00005718 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005719 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005720 FIST, StackSlot, NULL, 0, false, false, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005721}
5722
Eli Friedman948e95a2009-05-23 09:59:16 +00005723SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5724 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5725 SDValue FIST = Vals.first, StackSlot = Vals.second;
5726 assert(FIST.getNode() && "Unexpected failure");
5727
5728 // Load the result.
5729 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
David Greene67c9d422010-02-15 16:53:33 +00005730 FIST, StackSlot, NULL, 0, false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00005731}
5732
Dan Gohman475871a2008-07-27 21:46:04 +00005733SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005734 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005735 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005736 EVT VT = Op.getValueType();
5737 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005738 if (VT.isVector())
5739 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005740 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005741 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005742 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005743 CV.push_back(C);
5744 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005745 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005746 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005747 CV.push_back(C);
5748 CV.push_back(C);
5749 CV.push_back(C);
5750 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005751 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005752 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005753 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005754 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005755 PseudoSourceValue::getConstantPool(), 0,
5756 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005757 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005758}
5759
Dan Gohman475871a2008-07-27 21:46:04 +00005760SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005761 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005762 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005763 EVT VT = Op.getValueType();
5764 EVT EltVT = VT;
Duncan Sandsda9ad382009-09-06 19:29:07 +00005765 if (VT.isVector())
Duncan Sands83ec4b62008-06-06 12:08:01 +00005766 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005767 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005768 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005769 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005770 CV.push_back(C);
5771 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005772 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005773 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005774 CV.push_back(C);
5775 CV.push_back(C);
5776 CV.push_back(C);
5777 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005778 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005779 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005780 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005781 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005782 PseudoSourceValue::getConstantPool(), 0,
5783 false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005784 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005785 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005786 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5787 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005788 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005789 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005790 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005791 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005792 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005793}
5794
Dan Gohman475871a2008-07-27 21:46:04 +00005795SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005796 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005797 SDValue Op0 = Op.getOperand(0);
5798 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005799 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005800 EVT VT = Op.getValueType();
5801 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005802
5803 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005804 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005805 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005806 SrcVT = VT;
5807 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005808 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005809 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005810 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005811 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005812 }
5813
5814 // At this point the operands and the result should have the same
5815 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005816
Evan Cheng68c47cb2007-01-05 07:55:56 +00005817 // First get the sign bit of second operand.
5818 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005819 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005820 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5821 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005822 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005823 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5824 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5825 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5826 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005827 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005828 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005829 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005830 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005831 PseudoSourceValue::getConstantPool(), 0,
5832 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005833 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005834
5835 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005836 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005837 // Op0 is MVT::f32, Op1 is MVT::f64.
5838 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5839 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5840 DAG.getConstant(32, MVT::i32));
5841 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5842 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005843 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005844 }
5845
Evan Cheng73d6cf12007-01-05 21:37:56 +00005846 // Clear first operand sign bit.
5847 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005848 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005849 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5850 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005851 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005852 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5853 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5854 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5855 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005856 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005857 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005858 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005859 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
David Greene67c9d422010-02-15 16:53:33 +00005860 PseudoSourceValue::getConstantPool(), 0,
5861 false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005862 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005863
5864 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005865 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005866}
5867
Dan Gohman076aee32009-03-04 19:44:21 +00005868/// Emit nodes that will be selected as "test Op0,Op0", or something
5869/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005870SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5871 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005872 DebugLoc dl = Op.getDebugLoc();
5873
Dan Gohman31125812009-03-07 01:58:32 +00005874 // CF and OF aren't always set the way we want. Determine which
5875 // of these we need.
5876 bool NeedCF = false;
5877 bool NeedOF = false;
5878 switch (X86CC) {
5879 case X86::COND_A: case X86::COND_AE:
5880 case X86::COND_B: case X86::COND_BE:
5881 NeedCF = true;
5882 break;
5883 case X86::COND_G: case X86::COND_GE:
5884 case X86::COND_L: case X86::COND_LE:
5885 case X86::COND_O: case X86::COND_NO:
5886 NeedOF = true;
5887 break;
5888 default: break;
5889 }
5890
Dan Gohman076aee32009-03-04 19:44:21 +00005891 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005892 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5893 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5894 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005895 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005896 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005897 switch (Op.getNode()->getOpcode()) {
5898 case ISD::ADD:
5899 // Due to an isel shortcoming, be conservative if this add is likely to
5900 // be selected as part of a load-modify-store instruction. When the root
5901 // node in a match is a store, isel doesn't know how to remap non-chain
5902 // non-flag uses of other nodes in the match, such as the ADD in this
5903 // case. This leads to the ADD being left around and reselected, with
5904 // the result being two adds in the output.
5905 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5906 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5907 if (UI->getOpcode() == ISD::STORE)
5908 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005909 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005910 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5911 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005912 if (C->getAPIntValue() == 1) {
5913 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005914 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005915 break;
5916 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005917 // An add of negative one (subtract of one) will be selected as a DEC.
5918 if (C->getAPIntValue().isAllOnesValue()) {
5919 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005920 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005921 break;
5922 }
5923 }
Dan Gohman076aee32009-03-04 19:44:21 +00005924 // Otherwise use a regular EFLAGS-setting add.
5925 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005926 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005927 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005928 case ISD::AND: {
5929 // If the primary and result isn't used, don't bother using X86ISD::AND,
5930 // because a TEST instruction will be better.
5931 bool NonFlagUse = false;
5932 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Evan Cheng17751da2010-01-07 00:54:06 +00005933 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
5934 SDNode *User = *UI;
5935 unsigned UOpNo = UI.getOperandNo();
5936 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
5937 // Look pass truncate.
5938 UOpNo = User->use_begin().getOperandNo();
5939 User = *User->use_begin();
5940 }
5941 if (User->getOpcode() != ISD::BRCOND &&
5942 User->getOpcode() != ISD::SETCC &&
5943 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
Dan Gohmane220c4b2009-09-18 19:59:53 +00005944 NonFlagUse = true;
5945 break;
5946 }
Evan Cheng17751da2010-01-07 00:54:06 +00005947 }
Dan Gohmane220c4b2009-09-18 19:59:53 +00005948 if (!NonFlagUse)
5949 break;
5950 }
5951 // FALL THROUGH
Dan Gohman076aee32009-03-04 19:44:21 +00005952 case ISD::SUB:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005953 case ISD::OR:
5954 case ISD::XOR:
5955 // Due to the ISEL shortcoming noted above, be conservative if this op is
Dan Gohman076aee32009-03-04 19:44:21 +00005956 // likely to be selected as part of a load-modify-store instruction.
5957 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5958 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5959 if (UI->getOpcode() == ISD::STORE)
5960 goto default_case;
Dan Gohmane220c4b2009-09-18 19:59:53 +00005961 // Otherwise use a regular EFLAGS-setting instruction.
5962 switch (Op.getNode()->getOpcode()) {
5963 case ISD::SUB: Opcode = X86ISD::SUB; break;
5964 case ISD::OR: Opcode = X86ISD::OR; break;
5965 case ISD::XOR: Opcode = X86ISD::XOR; break;
5966 case ISD::AND: Opcode = X86ISD::AND; break;
5967 default: llvm_unreachable("unexpected operator!");
5968 }
Dan Gohman51bb4742009-03-05 21:29:28 +00005969 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005970 break;
5971 case X86ISD::ADD:
5972 case X86ISD::SUB:
5973 case X86ISD::INC:
5974 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00005975 case X86ISD::OR:
5976 case X86ISD::XOR:
5977 case X86ISD::AND:
Dan Gohman076aee32009-03-04 19:44:21 +00005978 return SDValue(Op.getNode(), 1);
5979 default:
5980 default_case:
5981 break;
5982 }
5983 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005984 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005985 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005986 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005987 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005988 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005989 DAG.ReplaceAllUsesWith(Op, New);
5990 return SDValue(New.getNode(), 1);
5991 }
5992 }
5993
5994 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Evan Chenge5b51ac2010-04-17 06:13:15 +00005995 if (Promote16Bit && Op.getValueType() == MVT::i16)
5996 Op = DAG.getNode(ISD::ANY_EXTEND, Op.getDebugLoc(), MVT::i32, Op);
Owen Anderson825b72b2009-08-11 20:47:22 +00005997 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005998 DAG.getConstant(0, Op.getValueType()));
5999}
6000
6001/// Emit nodes that will be selected as "cmp Op0,Op1", or something
6002/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00006003SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
6004 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00006005 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
6006 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00006007 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00006008
6009 DebugLoc dl = Op0.getDebugLoc();
Evan Chenge5b51ac2010-04-17 06:13:15 +00006010 if (Promote16Bit && Op0.getValueType() == MVT::i16) {
6011 Op0 = DAG.getNode(ISD::ANY_EXTEND, Op0.getDebugLoc(), MVT::i32, Op0);
6012 Op1 = DAG.getNode(ISD::ANY_EXTEND, Op1.getDebugLoc(), MVT::i32, Op1);
6013 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006014 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00006015}
6016
Evan Chengd40d03e2010-01-06 19:38:29 +00006017/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
6018/// if it's possible.
Evan Cheng2c755ba2010-02-27 07:36:59 +00006019static SDValue LowerToBT(SDValue And, ISD::CondCode CC,
Evan Cheng54de3ea2010-01-05 06:52:31 +00006020 DebugLoc dl, SelectionDAG &DAG) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00006021 SDValue Op0 = And.getOperand(0);
6022 SDValue Op1 = And.getOperand(1);
6023 if (Op0.getOpcode() == ISD::TRUNCATE)
6024 Op0 = Op0.getOperand(0);
6025 if (Op1.getOpcode() == ISD::TRUNCATE)
6026 Op1 = Op1.getOperand(0);
6027
Evan Chengd40d03e2010-01-06 19:38:29 +00006028 SDValue LHS, RHS;
Evan Cheng2c755ba2010-02-27 07:36:59 +00006029 if (Op1.getOpcode() == ISD::SHL) {
6030 if (ConstantSDNode *And10C = dyn_cast<ConstantSDNode>(Op1.getOperand(0)))
6031 if (And10C->getZExtValue() == 1) {
6032 LHS = Op0;
6033 RHS = Op1.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006034 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006035 } else if (Op0.getOpcode() == ISD::SHL) {
6036 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
6037 if (And00C->getZExtValue() == 1) {
6038 LHS = Op1;
6039 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00006040 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00006041 } else if (Op1.getOpcode() == ISD::Constant) {
6042 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
6043 SDValue AndLHS = Op0;
Evan Chengd40d03e2010-01-06 19:38:29 +00006044 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
6045 LHS = AndLHS.getOperand(0);
6046 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006047 }
Evan Chengd40d03e2010-01-06 19:38:29 +00006048 }
Evan Cheng0488db92007-09-25 01:57:46 +00006049
Evan Chengd40d03e2010-01-06 19:38:29 +00006050 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00006051 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00006052 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00006053 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00006054 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00006055 // Also promote i16 to i32 for performance / code size reason.
6056 if (LHS.getValueType() == MVT::i8 ||
6057 (Promote16Bit && LHS.getValueType() == MVT::i16))
Evan Chengd40d03e2010-01-06 19:38:29 +00006058 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00006059
Evan Chengd40d03e2010-01-06 19:38:29 +00006060 // If the operand types disagree, extend the shift amount to match. Since
6061 // BT ignores high bits (like shifts) we can use anyextend.
6062 if (LHS.getValueType() != RHS.getValueType())
6063 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00006064
Evan Chengd40d03e2010-01-06 19:38:29 +00006065 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
6066 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
6067 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6068 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00006069 }
6070
Evan Cheng54de3ea2010-01-05 06:52:31 +00006071 return SDValue();
6072}
6073
6074SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
6075 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
6076 SDValue Op0 = Op.getOperand(0);
6077 SDValue Op1 = Op.getOperand(1);
6078 DebugLoc dl = Op.getDebugLoc();
6079 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
6080
6081 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00006082 // Lower (X & (1 << N)) == 0 to BT(X, N).
6083 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
6084 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
6085 if (Op0.getOpcode() == ISD::AND &&
6086 Op0.hasOneUse() &&
6087 Op1.getOpcode() == ISD::Constant &&
6088 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
6089 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6090 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
6091 if (NewSetCC.getNode())
6092 return NewSetCC;
6093 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00006094
Evan Cheng2c755ba2010-02-27 07:36:59 +00006095 // Look for "(setcc) == / != 1" to avoid unncessary setcc.
6096 if (Op0.getOpcode() == X86ISD::SETCC &&
6097 Op1.getOpcode() == ISD::Constant &&
6098 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
6099 cast<ConstantSDNode>(Op1)->isNullValue()) &&
6100 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
6101 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
6102 bool Invert = (CC == ISD::SETNE) ^
6103 cast<ConstantSDNode>(Op1)->isNullValue();
6104 if (Invert)
6105 CCode = X86::GetOppositeBranchCondition(CCode);
6106 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6107 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
6108 }
6109
Evan Chenge5b51ac2010-04-17 06:13:15 +00006110 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00006111 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006112 if (X86CC == X86::COND_INVALID)
6113 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00006114
Dan Gohman31125812009-03-07 01:58:32 +00006115 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Evan Chengad9c0a32009-12-15 00:53:42 +00006116
6117 // Use sbb x, x to materialize carry bit into a GPR.
Evan Cheng2e489c42009-12-16 00:53:11 +00006118 if (X86CC == X86::COND_B)
Evan Chengad9c0a32009-12-15 00:53:42 +00006119 return DAG.getNode(ISD::AND, dl, MVT::i8,
6120 DAG.getNode(X86ISD::SETCC_CARRY, dl, MVT::i8,
6121 DAG.getConstant(X86CC, MVT::i8), Cond),
6122 DAG.getConstant(1, MVT::i8));
Evan Chengad9c0a32009-12-15 00:53:42 +00006123
Owen Anderson825b72b2009-08-11 20:47:22 +00006124 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6125 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006126}
6127
Dan Gohman475871a2008-07-27 21:46:04 +00006128SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
6129 SDValue Cond;
6130 SDValue Op0 = Op.getOperand(0);
6131 SDValue Op1 = Op.getOperand(1);
6132 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00006133 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00006134 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
6135 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006136 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00006137
6138 if (isFP) {
6139 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00006140 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006141 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
6142 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00006143 bool Swap = false;
6144
6145 switch (SetCCOpcode) {
6146 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006147 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00006148 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00006149 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00006150 case ISD::SETGT: Swap = true; // Fallthrough
6151 case ISD::SETLT:
6152 case ISD::SETOLT: SSECC = 1; break;
6153 case ISD::SETOGE:
6154 case ISD::SETGE: Swap = true; // Fallthrough
6155 case ISD::SETLE:
6156 case ISD::SETOLE: SSECC = 2; break;
6157 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00006158 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00006159 case ISD::SETNE: SSECC = 4; break;
6160 case ISD::SETULE: Swap = true;
6161 case ISD::SETUGE: SSECC = 5; break;
6162 case ISD::SETULT: Swap = true;
6163 case ISD::SETUGT: SSECC = 6; break;
6164 case ISD::SETO: SSECC = 7; break;
6165 }
6166 if (Swap)
6167 std::swap(Op0, Op1);
6168
Nate Begemanfb8ead02008-07-25 19:05:58 +00006169 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00006170 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00006171 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00006172 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006173 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
6174 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006175 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006176 }
6177 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00006178 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00006179 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
6180 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00006181 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00006182 }
Torok Edwinc23197a2009-07-14 16:55:14 +00006183 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00006184 }
6185 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00006186 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00006187 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006188
Nate Begeman30a0de92008-07-17 16:51:19 +00006189 // We are handling one of the integer comparisons here. Since SSE only has
6190 // GT and EQ comparisons for integer, swapping operands and multiple
6191 // operations may be required for some comparisons.
6192 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
6193 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00006194
Owen Anderson825b72b2009-08-11 20:47:22 +00006195 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00006196 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00006197 case MVT::v8i8:
6198 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
6199 case MVT::v4i16:
6200 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
6201 case MVT::v2i32:
6202 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
6203 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00006204 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006205
Nate Begeman30a0de92008-07-17 16:51:19 +00006206 switch (SetCCOpcode) {
6207 default: break;
6208 case ISD::SETNE: Invert = true;
6209 case ISD::SETEQ: Opc = EQOpc; break;
6210 case ISD::SETLT: Swap = true;
6211 case ISD::SETGT: Opc = GTOpc; break;
6212 case ISD::SETGE: Swap = true;
6213 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
6214 case ISD::SETULT: Swap = true;
6215 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
6216 case ISD::SETUGE: Swap = true;
6217 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
6218 }
6219 if (Swap)
6220 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006221
Nate Begeman30a0de92008-07-17 16:51:19 +00006222 // Since SSE has no unsigned integer comparisons, we need to flip the sign
6223 // bits of the inputs before performing those operations.
6224 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00006225 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00006226 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
6227 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00006228 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00006229 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
6230 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00006231 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
6232 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00006233 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006234
Dale Johannesenace16102009-02-03 19:33:06 +00006235 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00006236
6237 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00006238 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00006239 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00006240
Nate Begeman30a0de92008-07-17 16:51:19 +00006241 return Result;
6242}
Evan Cheng0488db92007-09-25 01:57:46 +00006243
Evan Cheng370e5342008-12-03 08:38:43 +00006244// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00006245static bool isX86LogicalCmp(SDValue Op) {
6246 unsigned Opc = Op.getNode()->getOpcode();
6247 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
6248 return true;
6249 if (Op.getResNo() == 1 &&
6250 (Opc == X86ISD::ADD ||
6251 Opc == X86ISD::SUB ||
6252 Opc == X86ISD::SMUL ||
6253 Opc == X86ISD::UMUL ||
6254 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00006255 Opc == X86ISD::DEC ||
6256 Opc == X86ISD::OR ||
6257 Opc == X86ISD::XOR ||
6258 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00006259 return true;
6260
6261 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00006262}
6263
Dan Gohman475871a2008-07-27 21:46:04 +00006264SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006265 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006266 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006267 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006268 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00006269
Dan Gohman1a492952009-10-20 16:22:37 +00006270 if (Cond.getOpcode() == ISD::SETCC) {
6271 SDValue NewCond = LowerSETCC(Cond, DAG);
6272 if (NewCond.getNode())
6273 Cond = NewCond;
6274 }
Evan Cheng734503b2006-09-11 02:19:56 +00006275
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006276 // (select (x == 0), -1, 0) -> (sign_bit (x - 1))
6277 SDValue Op1 = Op.getOperand(1);
6278 SDValue Op2 = Op.getOperand(2);
6279 if (Cond.getOpcode() == X86ISD::SETCC &&
6280 cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue() == X86::COND_E) {
6281 SDValue Cmp = Cond.getOperand(1);
6282 if (Cmp.getOpcode() == X86ISD::CMP) {
6283 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op1);
6284 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
6285 ConstantSDNode *RHSC =
6286 dyn_cast<ConstantSDNode>(Cmp.getOperand(1).getNode());
6287 if (N1C && N1C->isAllOnesValue() &&
6288 N2C && N2C->isNullValue() &&
6289 RHSC && RHSC->isNullValue()) {
6290 SDValue CmpOp0 = Cmp.getOperand(0);
Chris Lattnerda0688e2010-03-14 18:44:35 +00006291 Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006292 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
6293 return DAG.getNode(X86ISD::SETCC_CARRY, dl, Op.getValueType(),
6294 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
6295 }
6296 }
6297 }
6298
Evan Chengad9c0a32009-12-15 00:53:42 +00006299 // Look pass (and (setcc_carry (cmp ...)), 1).
6300 if (Cond.getOpcode() == ISD::AND &&
6301 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6302 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6303 if (C && C->getAPIntValue() == 1)
6304 Cond = Cond.getOperand(0);
6305 }
6306
Evan Cheng3f41d662007-10-08 22:16:29 +00006307 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6308 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006309 if (Cond.getOpcode() == X86ISD::SETCC ||
6310 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006311 CC = Cond.getOperand(0);
6312
Dan Gohman475871a2008-07-27 21:46:04 +00006313 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006314 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00006315 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006316
Evan Cheng3f41d662007-10-08 22:16:29 +00006317 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006318 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00006319 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00006320 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00006321
Chris Lattnerd1980a52009-03-12 06:52:53 +00006322 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
6323 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00006324 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006325 addTest = false;
6326 }
6327 }
6328
6329 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006330 // Look pass the truncate.
6331 if (Cond.getOpcode() == ISD::TRUNCATE)
6332 Cond = Cond.getOperand(0);
6333
6334 // We know the result of AND is compared against zero. Try to match
6335 // it to BT.
6336 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6337 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6338 if (NewSetCC.getNode()) {
6339 CC = NewSetCC.getOperand(0);
6340 Cond = NewSetCC.getOperand(1);
6341 addTest = false;
6342 }
6343 }
6344 }
6345
6346 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006347 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006348 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006349 }
6350
Evan Cheng0488db92007-09-25 01:57:46 +00006351 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
6352 // condition is true.
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00006353 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
6354 SDValue Ops[] = { Op2, Op1, CC, Cond };
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006355 return DAG.getNode(X86ISD::CMOV, dl, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00006356}
6357
Evan Cheng370e5342008-12-03 08:38:43 +00006358// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
6359// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
6360// from the AND / OR.
6361static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
6362 Opc = Op.getOpcode();
6363 if (Opc != ISD::OR && Opc != ISD::AND)
6364 return false;
6365 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6366 Op.getOperand(0).hasOneUse() &&
6367 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
6368 Op.getOperand(1).hasOneUse());
6369}
6370
Evan Cheng961d6d42009-02-02 08:19:07 +00006371// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
6372// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00006373static bool isXor1OfSetCC(SDValue Op) {
6374 if (Op.getOpcode() != ISD::XOR)
6375 return false;
6376 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
6377 if (N1C && N1C->getAPIntValue() == 1) {
6378 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
6379 Op.getOperand(0).hasOneUse();
6380 }
6381 return false;
6382}
6383
Dan Gohman475871a2008-07-27 21:46:04 +00006384SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00006385 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00006386 SDValue Chain = Op.getOperand(0);
6387 SDValue Cond = Op.getOperand(1);
6388 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006389 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00006390 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00006391
Dan Gohman1a492952009-10-20 16:22:37 +00006392 if (Cond.getOpcode() == ISD::SETCC) {
6393 SDValue NewCond = LowerSETCC(Cond, DAG);
6394 if (NewCond.getNode())
6395 Cond = NewCond;
6396 }
Chris Lattnere55484e2008-12-25 05:34:37 +00006397#if 0
6398 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00006399 else if (Cond.getOpcode() == X86ISD::ADD ||
6400 Cond.getOpcode() == X86ISD::SUB ||
6401 Cond.getOpcode() == X86ISD::SMUL ||
6402 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00006403 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00006404#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00006405
Evan Chengad9c0a32009-12-15 00:53:42 +00006406 // Look pass (and (setcc_carry (cmp ...)), 1).
6407 if (Cond.getOpcode() == ISD::AND &&
6408 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
6409 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
6410 if (C && C->getAPIntValue() == 1)
6411 Cond = Cond.getOperand(0);
6412 }
6413
Evan Cheng3f41d662007-10-08 22:16:29 +00006414 // If condition flag is set by a X86ISD::CMP, then use it as the condition
6415 // setting operand in place of the X86ISD::SETCC.
Evan Chengad9c0a32009-12-15 00:53:42 +00006416 if (Cond.getOpcode() == X86ISD::SETCC ||
6417 Cond.getOpcode() == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00006418 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006419
Dan Gohman475871a2008-07-27 21:46:04 +00006420 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00006421 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00006422 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00006423 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00006424 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00006425 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00006426 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00006427 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006428 default: break;
6429 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00006430 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00006431 // These can only come from an arithmetic instruction with overflow,
6432 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00006433 Cond = Cond.getNode()->getOperand(1);
6434 addTest = false;
6435 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006436 }
Evan Cheng0488db92007-09-25 01:57:46 +00006437 }
Evan Cheng370e5342008-12-03 08:38:43 +00006438 } else {
6439 unsigned CondOpc;
6440 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
6441 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00006442 if (CondOpc == ISD::OR) {
6443 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
6444 // two branches instead of an explicit OR instruction with a
6445 // separate test.
6446 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006447 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00006448 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006449 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006450 Chain, Dest, CC, Cmp);
6451 CC = Cond.getOperand(1).getOperand(0);
6452 Cond = Cmp;
6453 addTest = false;
6454 }
6455 } else { // ISD::AND
6456 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
6457 // two branches instead of an explicit AND instruction with a
6458 // separate test. However, we only do this if this block doesn't
6459 // have a fall-through edge, because this requires an explicit
6460 // jmp when the condition is false.
6461 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00006462 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00006463 Op.getNode()->hasOneUse()) {
6464 X86::CondCode CCode =
6465 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6466 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006467 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006468 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
6469 // Look for an unconditional branch following this conditional branch.
6470 // We need this because we need to reverse the successors in order
6471 // to implement FCMP_OEQ.
6472 if (User.getOpcode() == ISD::BR) {
6473 SDValue FalseBB = User.getOperand(1);
6474 SDValue NewBR =
6475 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
6476 assert(NewBR == User);
6477 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00006478
Dale Johannesene4d209d2009-02-03 20:21:25 +00006479 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00006480 Chain, Dest, CC, Cmp);
6481 X86::CondCode CCode =
6482 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
6483 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006484 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00006485 Cond = Cmp;
6486 addTest = false;
6487 }
6488 }
Dan Gohman279c22e2008-10-21 03:29:32 +00006489 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00006490 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
6491 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
6492 // It should be transformed during dag combiner except when the condition
6493 // is set by a arithmetics with overflow node.
6494 X86::CondCode CCode =
6495 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
6496 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00006497 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00006498 Cond = Cond.getOperand(0).getOperand(1);
6499 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00006500 }
Evan Cheng0488db92007-09-25 01:57:46 +00006501 }
6502
6503 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00006504 // Look pass the truncate.
6505 if (Cond.getOpcode() == ISD::TRUNCATE)
6506 Cond = Cond.getOperand(0);
6507
6508 // We know the result of AND is compared against zero. Try to match
6509 // it to BT.
6510 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
6511 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
6512 if (NewSetCC.getNode()) {
6513 CC = NewSetCC.getOperand(0);
6514 Cond = NewSetCC.getOperand(1);
6515 addTest = false;
6516 }
6517 }
6518 }
6519
6520 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006521 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00006522 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00006523 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00006524 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00006525 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00006526}
6527
Anton Korobeynikove060b532007-04-17 19:34:00 +00006528
6529// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
6530// Calls to _alloca is needed to probe the stack when allocating more than 4k
6531// bytes in one go. Touching the stack at 4K increments is necessary to ensure
6532// that the guard pages used by the OS virtual memory manager are allocated in
6533// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00006534SDValue
6535X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006536 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00006537 assert(Subtarget->isTargetCygMing() &&
6538 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006539 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006540
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006541 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00006542 SDValue Chain = Op.getOperand(0);
6543 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006544 // FIXME: Ensure alignment here
6545
Dan Gohman475871a2008-07-27 21:46:04 +00006546 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006547
Owen Andersone50ed302009-08-10 22:56:29 +00006548 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00006549 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006550
Dale Johannesendd64c412009-02-04 00:33:20 +00006551 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006552 Flag = Chain.getValue(1);
6553
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006554 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00006555
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00006556 Chain = DAG.getNode(X86ISD::MINGW_ALLOCA, dl, NodeTys, Chain, Flag);
6557 Flag = Chain.getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006558
Dale Johannesendd64c412009-02-04 00:33:20 +00006559 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00006560
Dan Gohman475871a2008-07-27 21:46:04 +00006561 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006562 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006563}
6564
Dan Gohman475871a2008-07-27 21:46:04 +00006565SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006566X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00006567 SDValue Chain,
6568 SDValue Dst, SDValue Src,
6569 SDValue Size, unsigned Align,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006570 bool isVolatile,
Bill Wendling6f287b22008-09-30 21:22:07 +00006571 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00006572 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006573 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006574
Bill Wendling6f287b22008-09-30 21:22:07 +00006575 // If not DWORD aligned or size is more than the threshold, call the library.
6576 // The libc version is likely to be faster for these cases. It can use the
6577 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00006578 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00006579 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006580 ConstantSize->getZExtValue() >
6581 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006582 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00006583
6584 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00006585 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00006586
Bill Wendling6158d842008-10-01 00:59:58 +00006587 if (const char *bzeroEntry = V &&
6588 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006589 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00006590 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00006591 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00006592 TargetLowering::ArgListEntry Entry;
6593 Entry.Node = Dst;
6594 Entry.Ty = IntPtrTy;
6595 Args.push_back(Entry);
6596 Entry.Node = Size;
6597 Args.push_back(Entry);
6598 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00006599 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
6600 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006601 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Bill Wendling46ada192010-03-02 01:55:18 +00006602 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00006603 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00006604 }
6605
Dan Gohman707e0182008-04-12 04:36:06 +00006606 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00006607 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00006608 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00006609
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006610 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00006611 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00006612 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00006613 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00006614 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006615 unsigned BytesLeft = 0;
6616 bool TwoRepStos = false;
6617 if (ValC) {
6618 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006619 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00006620
Evan Cheng0db9fe62006-04-25 20:13:52 +00006621 // If the value is a constant, then we can potentially use larger sets.
6622 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00006623 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006624 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006625 ValReg = X86::AX;
6626 Val = (Val << 8) | Val;
6627 break;
6628 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006629 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006630 ValReg = X86::EAX;
6631 Val = (Val << 8) | Val;
6632 Val = (Val << 16) | Val;
6633 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006634 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006635 ValReg = X86::RAX;
6636 Val = (Val << 32) | Val;
6637 }
6638 break;
6639 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006640 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006641 ValReg = X86::AL;
6642 Count = DAG.getIntPtrConstant(SizeVal);
6643 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00006644 }
6645
Owen Anderson825b72b2009-08-11 20:47:22 +00006646 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006647 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006648 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
6649 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006650 }
6651
Dale Johannesen0f502f62009-02-03 22:26:09 +00006652 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00006653 InFlag);
6654 InFlag = Chain.getValue(1);
6655 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00006656 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00006657 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006658 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006659 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00006660 }
Evan Chengc78d3b42006-04-24 18:01:45 +00006661
Scott Michelfdc40a02009-02-17 22:15:04 +00006662 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006663 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006664 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006665 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006666 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006667 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006668 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006669 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00006670
Owen Anderson825b72b2009-08-11 20:47:22 +00006671 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006672 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6673 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Chengc78d3b42006-04-24 18:01:45 +00006674
Evan Cheng0db9fe62006-04-25 20:13:52 +00006675 if (TwoRepStos) {
6676 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00006677 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00006678 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00006679 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00006680 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
6681 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006682 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006683 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006684 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006685 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006686 SDValue Ops[] = { Chain, DAG.getValueType(MVT::i8), InFlag };
6687 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, Ops, array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006688 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006689 // Handle the last 1 - 7 bytes.
6690 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006691 EVT AddrVT = Dst.getValueType();
6692 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00006693
Dale Johannesen0f502f62009-02-03 22:26:09 +00006694 Chain = DAG.getMemset(Chain, dl,
6695 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00006696 DAG.getConstant(Offset, AddrVT)),
6697 Src,
6698 DAG.getConstant(BytesLeft, SizeVT),
Mon P Wang20adc9d2010-04-04 03:10:48 +00006699 Align, isVolatile, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00006700 }
Evan Cheng11e15b32006-04-03 20:53:28 +00006701
Dan Gohman707e0182008-04-12 04:36:06 +00006702 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006703 return Chain;
6704}
Evan Cheng11e15b32006-04-03 20:53:28 +00006705
Dan Gohman475871a2008-07-27 21:46:04 +00006706SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00006707X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006708 SDValue Chain, SDValue Dst, SDValue Src,
6709 SDValue Size, unsigned Align,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006710 bool isVolatile, bool AlwaysInline,
Evan Cheng1887c1c2008-08-21 21:00:15 +00006711 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00006712 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00006713 // This requires the copy size to be a constant, preferrably
6714 // within a subtarget-specific limit.
6715 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
6716 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00006717 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006718 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006719 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00006720 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00006721
Evan Cheng1887c1c2008-08-21 21:00:15 +00006722 /// If not DWORD aligned, call the library.
6723 if ((Align & 3) != 0)
6724 return SDValue();
6725
6726 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006727 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00006728 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00006729 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006730
Duncan Sands83ec4b62008-06-06 12:08:01 +00006731 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00006732 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00006733 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00006734 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00006735
Dan Gohman475871a2008-07-27 21:46:04 +00006736 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00006737 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006738 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00006739 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006740 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006741 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Evan Chengc3b0c342010-04-08 07:37:57 +00006742 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006743 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006744 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006745 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006746 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006747 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006748 InFlag = Chain.getValue(1);
6749
Owen Anderson825b72b2009-08-11 20:47:22 +00006750 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00006751 SDValue Ops[] = { Chain, DAG.getValueType(AVT), InFlag };
6752 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, Ops,
6753 array_lengthof(Ops));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006754
Dan Gohman475871a2008-07-27 21:46:04 +00006755 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006756 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006757 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006758 // Handle the last 1 - 7 bytes.
6759 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006760 EVT DstVT = Dst.getValueType();
6761 EVT SrcVT = Src.getValueType();
6762 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006763 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006764 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006765 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006766 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006767 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006768 DAG.getConstant(BytesLeft, SizeVT),
Mon P Wang20adc9d2010-04-04 03:10:48 +00006769 Align, isVolatile, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006770 DstSV, DstSVOff + Offset,
6771 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006772 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006773
Owen Anderson825b72b2009-08-11 20:47:22 +00006774 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006775 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006776}
6777
Dan Gohman475871a2008-07-27 21:46:04 +00006778SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006779 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006780 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006781
Evan Cheng25ab6902006-09-08 06:48:29 +00006782 if (!Subtarget->is64Bit()) {
6783 // vastart just stores the address of the VarArgsFrameIndex slot into the
6784 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006785 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006786 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
6787 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006788 }
6789
6790 // __va_list_tag:
6791 // gp_offset (0 - 6 * 8)
6792 // fp_offset (48 - 48 + 8 * 16)
6793 // overflow_arg_area (point to parameters coming in memory).
6794 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006795 SmallVector<SDValue, 8> MemOps;
6796 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006797 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006798 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
David Greene67c9d422010-02-15 16:53:33 +00006799 DAG.getConstant(VarArgsGPOffset, MVT::i32),
6800 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006801 MemOps.push_back(Store);
6802
6803 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006804 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006805 FIN, DAG.getIntPtrConstant(4));
6806 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006807 DAG.getConstant(VarArgsFPOffset, MVT::i32),
David Greene67c9d422010-02-15 16:53:33 +00006808 FIN, SV, 0, false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006809 MemOps.push_back(Store);
6810
6811 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006812 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006813 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006814 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006815 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0,
6816 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006817 MemOps.push_back(Store);
6818
6819 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006820 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006821 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006822 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
David Greene67c9d422010-02-15 16:53:33 +00006823 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0,
6824 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006825 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006826 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006827 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006828}
6829
Dan Gohman475871a2008-07-27 21:46:04 +00006830SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006831 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6832 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006833 SDValue Chain = Op.getOperand(0);
6834 SDValue SrcPtr = Op.getOperand(1);
6835 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006836
Chris Lattner75361b62010-04-07 22:58:41 +00006837 report_fatal_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006838 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006839}
6840
Dan Gohman475871a2008-07-27 21:46:04 +00006841SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006842 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006843 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006844 SDValue Chain = Op.getOperand(0);
6845 SDValue DstPtr = Op.getOperand(1);
6846 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006847 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6848 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006849 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006850
Dale Johannesendd64c412009-02-04 00:33:20 +00006851 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00006852 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
6853 false, DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006854}
6855
Dan Gohman475871a2008-07-27 21:46:04 +00006856SDValue
6857X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006858 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006859 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006860 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006861 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006862 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006863 case Intrinsic::x86_sse_comieq_ss:
6864 case Intrinsic::x86_sse_comilt_ss:
6865 case Intrinsic::x86_sse_comile_ss:
6866 case Intrinsic::x86_sse_comigt_ss:
6867 case Intrinsic::x86_sse_comige_ss:
6868 case Intrinsic::x86_sse_comineq_ss:
6869 case Intrinsic::x86_sse_ucomieq_ss:
6870 case Intrinsic::x86_sse_ucomilt_ss:
6871 case Intrinsic::x86_sse_ucomile_ss:
6872 case Intrinsic::x86_sse_ucomigt_ss:
6873 case Intrinsic::x86_sse_ucomige_ss:
6874 case Intrinsic::x86_sse_ucomineq_ss:
6875 case Intrinsic::x86_sse2_comieq_sd:
6876 case Intrinsic::x86_sse2_comilt_sd:
6877 case Intrinsic::x86_sse2_comile_sd:
6878 case Intrinsic::x86_sse2_comigt_sd:
6879 case Intrinsic::x86_sse2_comige_sd:
6880 case Intrinsic::x86_sse2_comineq_sd:
6881 case Intrinsic::x86_sse2_ucomieq_sd:
6882 case Intrinsic::x86_sse2_ucomilt_sd:
6883 case Intrinsic::x86_sse2_ucomile_sd:
6884 case Intrinsic::x86_sse2_ucomigt_sd:
6885 case Intrinsic::x86_sse2_ucomige_sd:
6886 case Intrinsic::x86_sse2_ucomineq_sd: {
6887 unsigned Opc = 0;
6888 ISD::CondCode CC = ISD::SETCC_INVALID;
6889 switch (IntNo) {
6890 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006891 case Intrinsic::x86_sse_comieq_ss:
6892 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006893 Opc = X86ISD::COMI;
6894 CC = ISD::SETEQ;
6895 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006896 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006897 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006898 Opc = X86ISD::COMI;
6899 CC = ISD::SETLT;
6900 break;
6901 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006902 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006903 Opc = X86ISD::COMI;
6904 CC = ISD::SETLE;
6905 break;
6906 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006907 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006908 Opc = X86ISD::COMI;
6909 CC = ISD::SETGT;
6910 break;
6911 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006912 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006913 Opc = X86ISD::COMI;
6914 CC = ISD::SETGE;
6915 break;
6916 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006917 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006918 Opc = X86ISD::COMI;
6919 CC = ISD::SETNE;
6920 break;
6921 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006922 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006923 Opc = X86ISD::UCOMI;
6924 CC = ISD::SETEQ;
6925 break;
6926 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006927 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006928 Opc = X86ISD::UCOMI;
6929 CC = ISD::SETLT;
6930 break;
6931 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006932 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006933 Opc = X86ISD::UCOMI;
6934 CC = ISD::SETLE;
6935 break;
6936 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006937 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006938 Opc = X86ISD::UCOMI;
6939 CC = ISD::SETGT;
6940 break;
6941 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006942 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006943 Opc = X86ISD::UCOMI;
6944 CC = ISD::SETGE;
6945 break;
6946 case Intrinsic::x86_sse_ucomineq_ss:
6947 case Intrinsic::x86_sse2_ucomineq_sd:
6948 Opc = X86ISD::UCOMI;
6949 CC = ISD::SETNE;
6950 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006951 }
Evan Cheng734503b2006-09-11 02:19:56 +00006952
Dan Gohman475871a2008-07-27 21:46:04 +00006953 SDValue LHS = Op.getOperand(1);
6954 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006955 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00006956 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006957 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6958 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6959 DAG.getConstant(X86CC, MVT::i8), Cond);
6960 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006961 }
Eric Christopher71c67532009-07-29 00:28:05 +00006962 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006963 // an integer value, not just an instruction so lower it to the ptest
6964 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006965 case Intrinsic::x86_sse41_ptestz:
6966 case Intrinsic::x86_sse41_ptestc:
6967 case Intrinsic::x86_sse41_ptestnzc:{
6968 unsigned X86CC = 0;
6969 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006970 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006971 case Intrinsic::x86_sse41_ptestz:
6972 // ZF = 1
6973 X86CC = X86::COND_E;
6974 break;
6975 case Intrinsic::x86_sse41_ptestc:
6976 // CF = 1
6977 X86CC = X86::COND_B;
6978 break;
Eric Christopherfd179292009-08-27 18:07:15 +00006979 case Intrinsic::x86_sse41_ptestnzc:
Eric Christopher71c67532009-07-29 00:28:05 +00006980 // ZF and CF = 0
6981 X86CC = X86::COND_A;
6982 break;
6983 }
Eric Christopherfd179292009-08-27 18:07:15 +00006984
Eric Christopher71c67532009-07-29 00:28:05 +00006985 SDValue LHS = Op.getOperand(1);
6986 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006987 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6988 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6989 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6990 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006991 }
Evan Cheng5759f972008-05-04 09:15:50 +00006992
6993 // Fix vector shift instructions where the last operand is a non-immediate
6994 // i32 value.
6995 case Intrinsic::x86_sse2_pslli_w:
6996 case Intrinsic::x86_sse2_pslli_d:
6997 case Intrinsic::x86_sse2_pslli_q:
6998 case Intrinsic::x86_sse2_psrli_w:
6999 case Intrinsic::x86_sse2_psrli_d:
7000 case Intrinsic::x86_sse2_psrli_q:
7001 case Intrinsic::x86_sse2_psrai_w:
7002 case Intrinsic::x86_sse2_psrai_d:
7003 case Intrinsic::x86_mmx_pslli_w:
7004 case Intrinsic::x86_mmx_pslli_d:
7005 case Intrinsic::x86_mmx_pslli_q:
7006 case Intrinsic::x86_mmx_psrli_w:
7007 case Intrinsic::x86_mmx_psrli_d:
7008 case Intrinsic::x86_mmx_psrli_q:
7009 case Intrinsic::x86_mmx_psrai_w:
7010 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00007011 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00007012 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00007013 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00007014
7015 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007016 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007017 switch (IntNo) {
7018 case Intrinsic::x86_sse2_pslli_w:
7019 NewIntNo = Intrinsic::x86_sse2_psll_w;
7020 break;
7021 case Intrinsic::x86_sse2_pslli_d:
7022 NewIntNo = Intrinsic::x86_sse2_psll_d;
7023 break;
7024 case Intrinsic::x86_sse2_pslli_q:
7025 NewIntNo = Intrinsic::x86_sse2_psll_q;
7026 break;
7027 case Intrinsic::x86_sse2_psrli_w:
7028 NewIntNo = Intrinsic::x86_sse2_psrl_w;
7029 break;
7030 case Intrinsic::x86_sse2_psrli_d:
7031 NewIntNo = Intrinsic::x86_sse2_psrl_d;
7032 break;
7033 case Intrinsic::x86_sse2_psrli_q:
7034 NewIntNo = Intrinsic::x86_sse2_psrl_q;
7035 break;
7036 case Intrinsic::x86_sse2_psrai_w:
7037 NewIntNo = Intrinsic::x86_sse2_psra_w;
7038 break;
7039 case Intrinsic::x86_sse2_psrai_d:
7040 NewIntNo = Intrinsic::x86_sse2_psra_d;
7041 break;
7042 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007043 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00007044 switch (IntNo) {
7045 case Intrinsic::x86_mmx_pslli_w:
7046 NewIntNo = Intrinsic::x86_mmx_psll_w;
7047 break;
7048 case Intrinsic::x86_mmx_pslli_d:
7049 NewIntNo = Intrinsic::x86_mmx_psll_d;
7050 break;
7051 case Intrinsic::x86_mmx_pslli_q:
7052 NewIntNo = Intrinsic::x86_mmx_psll_q;
7053 break;
7054 case Intrinsic::x86_mmx_psrli_w:
7055 NewIntNo = Intrinsic::x86_mmx_psrl_w;
7056 break;
7057 case Intrinsic::x86_mmx_psrli_d:
7058 NewIntNo = Intrinsic::x86_mmx_psrl_d;
7059 break;
7060 case Intrinsic::x86_mmx_psrli_q:
7061 NewIntNo = Intrinsic::x86_mmx_psrl_q;
7062 break;
7063 case Intrinsic::x86_mmx_psrai_w:
7064 NewIntNo = Intrinsic::x86_mmx_psra_w;
7065 break;
7066 case Intrinsic::x86_mmx_psrai_d:
7067 NewIntNo = Intrinsic::x86_mmx_psra_d;
7068 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00007069 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00007070 }
7071 break;
7072 }
7073 }
Mon P Wangefa42202009-09-03 19:56:25 +00007074
7075 // The vector shift intrinsics with scalars uses 32b shift amounts but
7076 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
7077 // to be zero.
7078 SDValue ShOps[4];
7079 ShOps[0] = ShAmt;
7080 ShOps[1] = DAG.getConstant(0, MVT::i32);
7081 if (ShAmtVT == MVT::v4i32) {
7082 ShOps[2] = DAG.getUNDEF(MVT::i32);
7083 ShOps[3] = DAG.getUNDEF(MVT::i32);
7084 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 4);
7085 } else {
7086 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
7087 }
7088
Owen Andersone50ed302009-08-10 22:56:29 +00007089 EVT VT = Op.getValueType();
Mon P Wangefa42202009-09-03 19:56:25 +00007090 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007091 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007092 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00007093 Op.getOperand(1), ShAmt);
7094 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00007095 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007096}
Evan Cheng72261582005-12-20 06:22:03 +00007097
Dan Gohman475871a2008-07-27 21:46:04 +00007098SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00007099 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007100 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00007101
7102 if (Depth > 0) {
7103 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7104 SDValue Offset =
7105 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00007106 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007107 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00007108 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007109 FrameAddr, Offset),
David Greene67c9d422010-02-15 16:53:33 +00007110 NULL, 0, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00007111 }
7112
7113 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00007114 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00007115 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
David Greene67c9d422010-02-15 16:53:33 +00007116 RetAddrFI, NULL, 0, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007117}
7118
Dan Gohman475871a2008-07-27 21:46:04 +00007119SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00007120 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7121 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00007122 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007123 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00007124 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
7125 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00007126 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00007127 while (Depth--)
David Greene67c9d422010-02-15 16:53:33 +00007128 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
7129 false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00007130 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00007131}
7132
Dan Gohman475871a2008-07-27 21:46:04 +00007133SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00007134 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007135 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007136}
7137
Dan Gohman475871a2008-07-27 21:46:04 +00007138SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007139{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007140 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00007141 SDValue Chain = Op.getOperand(0);
7142 SDValue Offset = Op.getOperand(1);
7143 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007144 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007145
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007146 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
7147 getPointerTy());
7148 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007149
Dale Johannesene4d209d2009-02-03 20:21:25 +00007150 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007151 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007152 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
David Greene67c9d422010-02-15 16:53:33 +00007153 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0, false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00007154 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007155 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007156
Dale Johannesene4d209d2009-02-03 20:21:25 +00007157 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007158 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00007159 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007160}
7161
Dan Gohman475871a2008-07-27 21:46:04 +00007162SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00007163 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00007164 SDValue Root = Op.getOperand(0);
7165 SDValue Trmp = Op.getOperand(1); // trampoline
7166 SDValue FPtr = Op.getOperand(2); // nested function
7167 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007168 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007169
Dan Gohman69de1932008-02-06 22:27:42 +00007170 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007171
7172 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00007173 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00007174
7175 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00007176 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
7177 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00007178
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007179 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
7180 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00007181
7182 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
7183
7184 // Load the pointer to the nested function into R11.
7185 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00007186 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00007187 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007188 Addr, TrmpAddr, 0, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007189
Owen Anderson825b72b2009-08-11 20:47:22 +00007190 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7191 DAG.getConstant(2, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007192 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2,
7193 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007194
7195 // Load the 'nest' parameter value into R10.
7196 // R10 is specified in X86CallingConv.td
7197 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00007198 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7199 DAG.getConstant(10, MVT::i64));
7200 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007201 Addr, TrmpAddr, 10, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007202
Owen Anderson825b72b2009-08-11 20:47:22 +00007203 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7204 DAG.getConstant(12, MVT::i64));
David Greene67c9d422010-02-15 16:53:33 +00007205 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12,
7206 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00007207
7208 // Jump to the nested function.
7209 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00007210 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7211 DAG.getConstant(20, MVT::i64));
7212 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
David Greene67c9d422010-02-15 16:53:33 +00007213 Addr, TrmpAddr, 20, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007214
7215 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00007216 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
7217 DAG.getConstant(22, MVT::i64));
7218 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007219 TrmpAddr, 22, false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00007220
Dan Gohman475871a2008-07-27 21:46:04 +00007221 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007222 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007223 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007224 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00007225 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00007226 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00007227 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00007228 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007229
7230 switch (CC) {
7231 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00007232 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007233 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007234 case CallingConv::X86_StdCall: {
7235 // Pass 'nest' parameter in ECX.
7236 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007237 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007238
7239 // Check that ECX wasn't needed by an 'inreg' parameter.
7240 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00007241 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00007242
Chris Lattner58d74912008-03-12 17:45:29 +00007243 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00007244 unsigned InRegCount = 0;
7245 unsigned Idx = 1;
7246
7247 for (FunctionType::param_iterator I = FTy->param_begin(),
7248 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00007249 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00007250 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00007251 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007252
7253 if (InRegCount > 2) {
Chris Lattner75361b62010-04-07 22:58:41 +00007254 report_fatal_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00007255 }
7256 }
7257 break;
7258 }
7259 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00007260 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00007261 // Pass 'nest' parameter in EAX.
7262 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00007263 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007264 break;
7265 }
7266
Dan Gohman475871a2008-07-27 21:46:04 +00007267 SDValue OutChains[4];
7268 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00007269
Owen Anderson825b72b2009-08-11 20:47:22 +00007270 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7271 DAG.getConstant(10, MVT::i32));
7272 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007273
Chris Lattnera62fe662010-02-05 19:20:30 +00007274 // This is storing the opcode for MOV32ri.
7275 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00007276 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007277 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007278 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
David Greene67c9d422010-02-15 16:53:33 +00007279 Trmp, TrmpAddr, 0, false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007280
Owen Anderson825b72b2009-08-11 20:47:22 +00007281 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7282 DAG.getConstant(1, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007283 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1,
7284 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007285
Chris Lattnera62fe662010-02-05 19:20:30 +00007286 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00007287 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7288 DAG.getConstant(5, MVT::i32));
7289 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
David Greene67c9d422010-02-15 16:53:33 +00007290 TrmpAddr, 5, false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007291
Owen Anderson825b72b2009-08-11 20:47:22 +00007292 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
7293 DAG.getConstant(6, MVT::i32));
David Greene67c9d422010-02-15 16:53:33 +00007294 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6,
7295 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007296
Dan Gohman475871a2008-07-27 21:46:04 +00007297 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00007298 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007299 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007300 }
7301}
7302
Dan Gohman475871a2008-07-27 21:46:04 +00007303SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007304 /*
7305 The rounding mode is in bits 11:10 of FPSR, and has the following
7306 settings:
7307 00 Round to nearest
7308 01 Round to -inf
7309 10 Round to +inf
7310 11 Round to 0
7311
7312 FLT_ROUNDS, on the other hand, expects the following:
7313 -1 Undefined
7314 0 Round to 0
7315 1 Round to nearest
7316 2 Round to +inf
7317 3 Round to -inf
7318
7319 To perform the conversion, we do:
7320 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
7321 */
7322
7323 MachineFunction &MF = DAG.getMachineFunction();
7324 const TargetMachine &TM = MF.getTarget();
7325 const TargetFrameInfo &TFI = *TM.getFrameInfo();
7326 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00007327 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007328 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007329
7330 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00007331 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007332 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007333
Owen Anderson825b72b2009-08-11 20:47:22 +00007334 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00007335 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007336
7337 // Load FP Control Word from stack slot
David Greene67c9d422010-02-15 16:53:33 +00007338 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0,
7339 false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007340
7341 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00007342 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007343 DAG.getNode(ISD::SRL, dl, MVT::i16,
7344 DAG.getNode(ISD::AND, dl, MVT::i16,
7345 CWD, DAG.getConstant(0x800, MVT::i16)),
7346 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00007347 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00007348 DAG.getNode(ISD::SRL, dl, MVT::i16,
7349 DAG.getNode(ISD::AND, dl, MVT::i16,
7350 CWD, DAG.getConstant(0x400, MVT::i16)),
7351 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007352
Dan Gohman475871a2008-07-27 21:46:04 +00007353 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00007354 DAG.getNode(ISD::AND, dl, MVT::i16,
7355 DAG.getNode(ISD::ADD, dl, MVT::i16,
7356 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
7357 DAG.getConstant(1, MVT::i16)),
7358 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007359
7360
Duncan Sands83ec4b62008-06-06 12:08:01 +00007361 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007362 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007363}
7364
Dan Gohman475871a2008-07-27 21:46:04 +00007365SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007366 EVT VT = Op.getValueType();
7367 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007368 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007369 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007370
7371 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007372 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00007373 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00007374 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007375 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007376 }
Evan Cheng18efe262007-12-14 02:13:44 +00007377
Evan Cheng152804e2007-12-14 08:30:15 +00007378 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007379 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007380 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007381
7382 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007383 SDValue Ops[] = {
7384 Op,
7385 DAG.getConstant(NumBits+NumBits-1, OpVT),
7386 DAG.getConstant(X86::COND_E, MVT::i8),
7387 Op.getValue(1)
7388 };
7389 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007390
7391 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007392 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00007393
Owen Anderson825b72b2009-08-11 20:47:22 +00007394 if (VT == MVT::i8)
7395 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007396 return Op;
7397}
7398
Dan Gohman475871a2008-07-27 21:46:04 +00007399SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007400 EVT VT = Op.getValueType();
7401 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007402 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007403 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00007404
7405 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007406 if (VT == MVT::i8) {
7407 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007408 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007409 }
Evan Cheng152804e2007-12-14 08:30:15 +00007410
7411 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007412 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007413 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00007414
7415 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007416 SDValue Ops[] = {
7417 Op,
7418 DAG.getConstant(NumBits, OpVT),
7419 DAG.getConstant(X86::COND_E, MVT::i8),
7420 Op.getValue(1)
7421 };
7422 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +00007423
Owen Anderson825b72b2009-08-11 20:47:22 +00007424 if (VT == MVT::i8)
7425 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00007426 return Op;
7427}
7428
Mon P Wangaf9b9522008-12-18 21:42:19 +00007429SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007430 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00007431 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007432 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00007433
Mon P Wangaf9b9522008-12-18 21:42:19 +00007434 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
7435 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
7436 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
7437 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
7438 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
7439 //
7440 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
7441 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
7442 // return AloBlo + AloBhi + AhiBlo;
7443
7444 SDValue A = Op.getOperand(0);
7445 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007446
Dale Johannesene4d209d2009-02-03 20:21:25 +00007447 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007448 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7449 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007450 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007451 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
7452 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007453 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007454 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007455 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007456 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007457 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007458 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007459 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007460 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00007461 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007462 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007463 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7464 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007465 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00007466 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
7467 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007468 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
7469 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007470 return Res;
7471}
7472
7473
Bill Wendling74c37652008-12-09 22:08:41 +00007474SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
7475 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
7476 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00007477 // looks for this combo and may remove the "setcc" instruction if the "setcc"
7478 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00007479 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00007480 SDValue LHS = N->getOperand(0);
7481 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00007482 unsigned BaseOp = 0;
7483 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007484 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00007485
7486 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007487 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00007488 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00007489 // A subtract of one will be selected as a INC. Note that INC doesn't
7490 // set CF, so we can't do this for UADDO.
7491 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7492 if (C->getAPIntValue() == 1) {
7493 BaseOp = X86ISD::INC;
7494 Cond = X86::COND_O;
7495 break;
7496 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007497 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00007498 Cond = X86::COND_O;
7499 break;
7500 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007501 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00007502 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007503 break;
7504 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00007505 // A subtract of one will be selected as a DEC. Note that DEC doesn't
7506 // set CF, so we can't do this for USUBO.
7507 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
7508 if (C->getAPIntValue() == 1) {
7509 BaseOp = X86ISD::DEC;
7510 Cond = X86::COND_O;
7511 break;
7512 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007513 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00007514 Cond = X86::COND_O;
7515 break;
7516 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007517 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00007518 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007519 break;
7520 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007521 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00007522 Cond = X86::COND_O;
7523 break;
7524 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00007525 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00007526 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00007527 break;
7528 }
Bill Wendling3fafd932008-11-26 22:37:40 +00007529
Bill Wendling61edeb52008-12-02 01:06:39 +00007530 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00007531 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007532 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00007533
Bill Wendling61edeb52008-12-02 01:06:39 +00007534 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00007535 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00007536 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00007537
Bill Wendling61edeb52008-12-02 01:06:39 +00007538 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
7539 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00007540}
7541
Dan Gohman475871a2008-07-27 21:46:04 +00007542SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00007543 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007544 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00007545 unsigned Reg = 0;
7546 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00007547 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007548 default:
7549 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00007550 case MVT::i8: Reg = X86::AL; size = 1; break;
7551 case MVT::i16: Reg = X86::AX; size = 2; break;
7552 case MVT::i32: Reg = X86::EAX; size = 4; break;
7553 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00007554 assert(Subtarget->is64Bit() && "Node not type legal!");
7555 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00007556 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00007557 }
Dale Johannesendd64c412009-02-04 00:33:20 +00007558 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00007559 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00007560 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007561 Op.getOperand(1),
7562 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00007563 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00007564 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007565 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007566 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00007567 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00007568 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00007569 return cpOut;
7570}
7571
Duncan Sands1607f052008-12-01 11:39:25 +00007572SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00007573 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00007574 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00007575 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007576 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007577 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007578 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007579 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
7580 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00007581 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00007582 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
7583 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00007584 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00007585 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00007586 rdx.getValue(1)
7587 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00007588 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007589}
7590
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007591SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
7592 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00007593 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007594 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007595 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00007596 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00007597 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007598 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00007599 Node->getOperand(0),
7600 Node->getOperand(1), negOp,
7601 cast<AtomicSDNode>(Node)->getSrcValue(),
7602 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00007603}
7604
Evan Cheng0db9fe62006-04-25 20:13:52 +00007605/// LowerOperation - Provide custom lowering hooks for some operations.
7606///
Dan Gohman475871a2008-07-27 21:46:04 +00007607SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007608 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007609 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007610 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
7611 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007612 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00007613 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007614 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
7615 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
7616 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
7617 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
7618 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
7619 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007620 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00007621 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007622 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007623 case ISD::SHL_PARTS:
7624 case ISD::SRA_PARTS:
7625 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
7626 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007627 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007628 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00007629 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007630 case ISD::FABS: return LowerFABS(Op, DAG);
7631 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00007632 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007633 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00007634 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00007635 case ISD::SELECT: return LowerSELECT(Op, DAG);
7636 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007637 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007638 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00007639 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00007640 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007641 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00007642 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
7643 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007644 case ISD::FRAME_TO_ARGS_OFFSET:
7645 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00007646 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007647 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00007648 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00007649 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00007650 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
7651 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00007652 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00007653 case ISD::SADDO:
7654 case ISD::UADDO:
7655 case ISD::SSUBO:
7656 case ISD::USUBO:
7657 case ISD::SMULO:
7658 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00007659 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007660 }
Chris Lattner27a6c732007-11-24 07:07:01 +00007661}
7662
Duncan Sands1607f052008-12-01 11:39:25 +00007663void X86TargetLowering::
7664ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
7665 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00007666 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007667 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00007668 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00007669
7670 SDValue Chain = Node->getOperand(0);
7671 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007672 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007673 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007674 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007675 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +00007676 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +00007677 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +00007678 SDValue Result =
7679 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
7680 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +00007681 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007682 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007683 Results.push_back(Result.getValue(2));
7684}
7685
Duncan Sands126d9072008-07-04 11:47:58 +00007686/// ReplaceNodeResults - Replace a node with an illegal result type
7687/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00007688void X86TargetLowering::ReplaceNodeResults(SDNode *N,
7689 SmallVectorImpl<SDValue>&Results,
7690 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007691 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00007692 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00007693 default:
Duncan Sands1607f052008-12-01 11:39:25 +00007694 assert(false && "Do not know how to custom type legalize this operation!");
7695 return;
7696 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00007697 std::pair<SDValue,SDValue> Vals =
7698 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00007699 SDValue FIST = Vals.first, StackSlot = Vals.second;
7700 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00007701 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00007702 // Return a load from the stack slot.
David Greene67c9d422010-02-15 16:53:33 +00007703 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0,
7704 false, false, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00007705 }
7706 return;
7707 }
7708 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00007709 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00007710 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007711 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007712 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00007713 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00007714 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00007715 eax.getValue(2));
7716 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
7717 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00007718 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007719 Results.push_back(edx.getValue(1));
7720 return;
7721 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007722 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00007723 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007724 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00007725 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007726 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7727 DAG.getConstant(0, MVT::i32));
7728 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
7729 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007730 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
7731 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007732 cpInL.getValue(1));
7733 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00007734 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7735 DAG.getConstant(0, MVT::i32));
7736 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
7737 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00007738 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00007739 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007740 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00007741 swapInL.getValue(1));
7742 SDValue Ops[] = { swapInH.getValue(0),
7743 N->getOperand(1),
7744 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00007745 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007746 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00007747 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007748 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00007749 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00007750 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00007751 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00007752 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00007753 Results.push_back(cpOutH.getValue(1));
7754 return;
7755 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007756 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00007757 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
7758 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007759 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00007760 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
7761 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007762 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00007763 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
7764 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007765 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007766 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7767 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007768 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007769 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7770 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007771 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007772 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7773 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007774 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007775 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7776 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007777 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007778}
7779
Evan Cheng72261582005-12-20 06:22:03 +00007780const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7781 switch (Opcode) {
7782 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007783 case X86ISD::BSF: return "X86ISD::BSF";
7784 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007785 case X86ISD::SHLD: return "X86ISD::SHLD";
7786 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007787 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007788 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007789 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007790 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007791 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007792 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007793 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7794 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7795 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007796 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007797 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007798 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007799 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007800 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007801 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007802 case X86ISD::COMI: return "X86ISD::COMI";
7803 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007804 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +00007805 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Evan Cheng72261582005-12-20 06:22:03 +00007806 case X86ISD::CMOV: return "X86ISD::CMOV";
7807 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007808 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007809 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7810 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007811 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007812 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007813 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007814 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007815 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007816 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7817 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007818 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00007819 case X86ISD::MMX_PINSRW: return "X86ISD::MMX_PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007820 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007821 case X86ISD::FMAX: return "X86ISD::FMAX";
7822 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007823 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7824 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007825 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007826 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007827 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007828 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007829 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007830 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7831 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007832 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7833 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7834 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7835 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7836 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7837 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007838 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7839 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007840 case X86ISD::VSHL: return "X86ISD::VSHL";
7841 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007842 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7843 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7844 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7845 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7846 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7847 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7848 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7849 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7850 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7851 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007852 case X86ISD::ADD: return "X86ISD::ADD";
7853 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007854 case X86ISD::SMUL: return "X86ISD::SMUL";
7855 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007856 case X86ISD::INC: return "X86ISD::INC";
7857 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +00007858 case X86ISD::OR: return "X86ISD::OR";
7859 case X86ISD::XOR: return "X86ISD::XOR";
7860 case X86ISD::AND: return "X86ISD::AND";
Evan Cheng73f24c92009-03-30 21:36:47 +00007861 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007862 case X86ISD::PTEST: return "X86ISD::PTEST";
Dan Gohmand6708ea2009-08-15 01:38:56 +00007863 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00007864 case X86ISD::MINGW_ALLOCA: return "X86ISD::MINGW_ALLOCA";
Evan Cheng72261582005-12-20 06:22:03 +00007865 }
7866}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007867
Chris Lattnerc9addb72007-03-30 23:15:24 +00007868// isLegalAddressingMode - Return true if the addressing mode represented
7869// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007870bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007871 const Type *Ty) const {
7872 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007873 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007874
Chris Lattnerc9addb72007-03-30 23:15:24 +00007875 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007876 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007877 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007878
Chris Lattnerc9addb72007-03-30 23:15:24 +00007879 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007880 unsigned GVFlags =
7881 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007882
Chris Lattnerdfed4132009-07-10 07:38:24 +00007883 // If a reference to this global requires an extra load, we can't fold it.
7884 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007885 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007886
Chris Lattnerdfed4132009-07-10 07:38:24 +00007887 // If BaseGV requires a register for the PIC base, we cannot also have a
7888 // BaseReg specified.
7889 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007890 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007891
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007892 // If lower 4G is not available, then we must use rip-relative addressing.
7893 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7894 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007895 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007896
Chris Lattnerc9addb72007-03-30 23:15:24 +00007897 switch (AM.Scale) {
7898 case 0:
7899 case 1:
7900 case 2:
7901 case 4:
7902 case 8:
7903 // These scales always work.
7904 break;
7905 case 3:
7906 case 5:
7907 case 9:
7908 // These scales are formed with basereg+scalereg. Only accept if there is
7909 // no basereg yet.
7910 if (AM.HasBaseReg)
7911 return false;
7912 break;
7913 default: // Other stuff never works.
7914 return false;
7915 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007916
Chris Lattnerc9addb72007-03-30 23:15:24 +00007917 return true;
7918}
7919
7920
Evan Cheng2bd122c2007-10-26 01:56:11 +00007921bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007922 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +00007923 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007924 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7925 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007926 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007927 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007928 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007929}
7930
Owen Andersone50ed302009-08-10 22:56:29 +00007931bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007932 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007933 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007934 unsigned NumBits1 = VT1.getSizeInBits();
7935 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007936 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007937 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +00007938 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007939}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007940
Dan Gohman97121ba2009-04-08 00:15:30 +00007941bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007942 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +00007943 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007944}
7945
Owen Andersone50ed302009-08-10 22:56:29 +00007946bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007947 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007948 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007949}
7950
Owen Andersone50ed302009-08-10 22:56:29 +00007951bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007952 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007953 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007954}
7955
Evan Cheng60c07e12006-07-05 22:17:51 +00007956/// isShuffleMaskLegal - Targets can use this to indicate that they only
7957/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7958/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7959/// are assumed to be legal.
7960bool
Eric Christopherfd179292009-08-27 18:07:15 +00007961X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007962 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +00007963 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007964 if (VT.getSizeInBits() == 64)
Eric Christophercff6f852010-04-15 01:40:20 +00007965 return isPALIGNRMask(M, VT, Subtarget->hasSSSE3());
Nate Begeman9008ca62009-04-27 18:41:29 +00007966
Nate Begemana09008b2009-10-19 02:17:23 +00007967 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +00007968 return (VT.getVectorNumElements() == 2 ||
7969 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7970 isMOVLMask(M, VT) ||
7971 isSHUFPMask(M, VT) ||
7972 isPSHUFDMask(M, VT) ||
7973 isPSHUFHWMask(M, VT) ||
7974 isPSHUFLWMask(M, VT) ||
Nate Begemana09008b2009-10-19 02:17:23 +00007975 isPALIGNRMask(M, VT, Subtarget->hasSSSE3()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +00007976 isUNPCKLMask(M, VT) ||
7977 isUNPCKHMask(M, VT) ||
7978 isUNPCKL_v_undef_Mask(M, VT) ||
7979 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007980}
7981
Dan Gohman7d8143f2008-04-09 20:09:42 +00007982bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007983X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007984 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007985 unsigned NumElts = VT.getVectorNumElements();
7986 // FIXME: This collection of masks seems suspect.
7987 if (NumElts == 2)
7988 return true;
7989 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7990 return (isMOVLMask(Mask, VT) ||
7991 isCommutedMOVLMask(Mask, VT, true) ||
7992 isSHUFPMask(Mask, VT) ||
7993 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007994 }
7995 return false;
7996}
7997
7998//===----------------------------------------------------------------------===//
7999// X86 Scheduler Hooks
8000//===----------------------------------------------------------------------===//
8001
Mon P Wang63307c32008-05-05 19:05:59 +00008002// private utility function
8003MachineBasicBlock *
8004X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
8005 MachineBasicBlock *MBB,
8006 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008007 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008008 unsigned LoadOpc,
8009 unsigned CXchgOpc,
8010 unsigned copyOpc,
8011 unsigned notOpc,
8012 unsigned EAXreg,
8013 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008014 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008015 // For the atomic bitwise operator, we generate
8016 // thisMBB:
8017 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008018 // ld t1 = [bitinstr.addr]
8019 // op t2 = t1, [bitinstr.val]
8020 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008021 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8022 // bz newMBB
8023 // fallthrough -->nextMBB
8024 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8025 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008026 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008027 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008028
Mon P Wang63307c32008-05-05 19:05:59 +00008029 /// First build the CFG
8030 MachineFunction *F = MBB->getParent();
8031 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008032 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8033 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8034 F->insert(MBBIter, newMBB);
8035 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008036
Mon P Wang63307c32008-05-05 19:05:59 +00008037 // Move all successors to thisMBB to nextMBB
8038 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008039
Mon P Wang63307c32008-05-05 19:05:59 +00008040 // Update thisMBB to fall through to newMBB
8041 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008042
Mon P Wang63307c32008-05-05 19:05:59 +00008043 // newMBB jumps to itself and fall through to nextMBB
8044 newMBB->addSuccessor(nextMBB);
8045 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008046
Mon P Wang63307c32008-05-05 19:05:59 +00008047 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008048 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008049 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00008050 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008051 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008052 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008053 int numArgs = bInstr->getNumOperands() - 1;
8054 for (int i=0; i < numArgs; ++i)
8055 argOpers[i] = &bInstr->getOperand(i+1);
8056
8057 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008058 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8059 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008060
Dale Johannesen140be2d2008-08-19 18:47:28 +00008061 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008062 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008063 for (int i=0; i <= lastAddrIndx; ++i)
8064 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008065
Dale Johannesen140be2d2008-08-19 18:47:28 +00008066 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008067 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008068 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008069 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008070 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008071 tt = t1;
8072
Dale Johannesen140be2d2008-08-19 18:47:28 +00008073 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00008074 assert((argOpers[valArgIndx]->isReg() ||
8075 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008076 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00008077 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008078 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008079 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008080 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008081 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00008082 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008083
Dale Johannesene4d209d2009-02-03 20:21:25 +00008084 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00008085 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008086
Dale Johannesene4d209d2009-02-03 20:21:25 +00008087 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00008088 for (int i=0; i <= lastAddrIndx; ++i)
8089 (*MIB).addOperand(*argOpers[i]);
8090 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00008091 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008092 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8093 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +00008094
Dale Johannesene4d209d2009-02-03 20:21:25 +00008095 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00008096 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00008097
Mon P Wang63307c32008-05-05 19:05:59 +00008098 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008099 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008100
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008101 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008102 return nextMBB;
8103}
8104
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00008105// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00008106MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008107X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
8108 MachineBasicBlock *MBB,
8109 unsigned regOpcL,
8110 unsigned regOpcH,
8111 unsigned immOpcL,
8112 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008113 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008114 // For the atomic bitwise operator, we generate
8115 // thisMBB (instructions are in pairs, except cmpxchg8b)
8116 // ld t1,t2 = [bitinstr.addr]
8117 // newMBB:
8118 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
8119 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00008120 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008121 // mov ECX, EBX <- t5, t6
8122 // mov EAX, EDX <- t1, t2
8123 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
8124 // mov t3, t4 <- EAX, EDX
8125 // bz newMBB
8126 // result in out1, out2
8127 // fallthrough -->nextMBB
8128
8129 const TargetRegisterClass *RC = X86::GR32RegisterClass;
8130 const unsigned LoadOpc = X86::MOV32rm;
8131 const unsigned copyOpc = X86::MOV32rr;
8132 const unsigned NotOpc = X86::NOT32r;
8133 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8134 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8135 MachineFunction::iterator MBBIter = MBB;
8136 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008137
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008138 /// First build the CFG
8139 MachineFunction *F = MBB->getParent();
8140 MachineBasicBlock *thisMBB = MBB;
8141 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8142 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8143 F->insert(MBBIter, newMBB);
8144 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008145
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008146 // Move all successors to thisMBB to nextMBB
8147 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008148
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008149 // Update thisMBB to fall through to newMBB
8150 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008151
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008152 // newMBB jumps to itself and fall through to nextMBB
8153 newMBB->addSuccessor(nextMBB);
8154 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008155
Dale Johannesene4d209d2009-02-03 20:21:25 +00008156 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008157 // Insert instructions into newMBB based on incoming instruction
8158 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008159 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008160 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008161 MachineOperand& dest1Oper = bInstr->getOperand(0);
8162 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008163 MachineOperand* argOpers[2 + X86AddrNumOperands];
8164 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008165 argOpers[i] = &bInstr->getOperand(i+2);
8166
Evan Chengad5b52f2010-01-08 19:14:57 +00008167 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008168 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00008169
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008170 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008171 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008172 for (int i=0; i <= lastAddrIndx; ++i)
8173 (*MIB).addOperand(*argOpers[i]);
8174 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008175 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00008176 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00008177 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008178 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00008179 MachineOperand newOp3 = *(argOpers[3]);
8180 if (newOp3.isImm())
8181 newOp3.setImm(newOp3.getImm()+4);
8182 else
8183 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008184 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00008185 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008186
8187 // t3/4 are defined later, at the bottom of the loop
8188 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
8189 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008190 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008191 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008192 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008193 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
8194
Evan Cheng306b4ca2010-01-08 23:41:50 +00008195 // The subsequent operations should be using the destination registers of
8196 //the PHI instructions.
Scott Michelfdc40a02009-02-17 22:15:04 +00008197 if (invSrc) {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008198 t1 = F->getRegInfo().createVirtualRegister(RC);
8199 t2 = F->getRegInfo().createVirtualRegister(RC);
8200 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t1).addReg(dest1Oper.getReg());
8201 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t2).addReg(dest2Oper.getReg());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008202 } else {
Evan Cheng306b4ca2010-01-08 23:41:50 +00008203 t1 = dest1Oper.getReg();
8204 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008205 }
8206
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008207 int valArgIndx = lastAddrIndx + 1;
8208 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00008209 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008210 "invalid operand");
8211 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
8212 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008213 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008214 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008215 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008216 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00008217 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008218 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008219 (*MIB).addOperand(*argOpers[valArgIndx]);
8220 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008221 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008222 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00008223 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008224 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008225 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008226 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008227 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00008228 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +00008229 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008230 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008231
Dale Johannesene4d209d2009-02-03 20:21:25 +00008232 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008233 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008234 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008235 MIB.addReg(t2);
8236
Dale Johannesene4d209d2009-02-03 20:21:25 +00008237 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008238 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008239 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008240 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00008241
Dale Johannesene4d209d2009-02-03 20:21:25 +00008242 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008243 for (int i=0; i <= lastAddrIndx; ++i)
8244 (*MIB).addOperand(*argOpers[i]);
8245
8246 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008247 (*MIB).setMemRefs(bInstr->memoperands_begin(),
8248 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008249
Dale Johannesene4d209d2009-02-03 20:21:25 +00008250 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008251 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008252 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008253 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008254
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008255 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008256 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008257
8258 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
8259 return nextMBB;
8260}
8261
8262// private utility function
8263MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00008264X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
8265 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00008266 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00008267 // For the atomic min/max operator, we generate
8268 // thisMBB:
8269 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00008270 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00008271 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00008272 // cmp t1, t2
8273 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00008274 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00008275 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
8276 // bz newMBB
8277 // fallthrough -->nextMBB
8278 //
8279 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8280 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008281 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00008282 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00008283
Mon P Wang63307c32008-05-05 19:05:59 +00008284 /// First build the CFG
8285 MachineFunction *F = MBB->getParent();
8286 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008287 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
8288 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
8289 F->insert(MBBIter, newMBB);
8290 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008291
Dan Gohmand6708ea2009-08-15 01:38:56 +00008292 // Move all successors of thisMBB to nextMBB
Mon P Wang63307c32008-05-05 19:05:59 +00008293 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008294
Mon P Wang63307c32008-05-05 19:05:59 +00008295 // Update thisMBB to fall through to newMBB
8296 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008297
Mon P Wang63307c32008-05-05 19:05:59 +00008298 // newMBB jumps to newMBB and fall through to nextMBB
8299 newMBB->addSuccessor(nextMBB);
8300 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00008301
Dale Johannesene4d209d2009-02-03 20:21:25 +00008302 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00008303 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008304 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00008305 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00008306 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008307 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00008308 int numArgs = mInstr->getNumOperands() - 1;
8309 for (int i=0; i < numArgs; ++i)
8310 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008311
Mon P Wang63307c32008-05-05 19:05:59 +00008312 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00008313 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
8314 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00008315
Mon P Wangab3e7472008-05-05 22:56:23 +00008316 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008317 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00008318 for (int i=0; i <= lastAddrIndx; ++i)
8319 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00008320
Mon P Wang63307c32008-05-05 19:05:59 +00008321 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00008322 assert((argOpers[valArgIndx]->isReg() ||
8323 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00008324 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00008325
8326 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00008327 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00008328 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00008329 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00008330 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00008331 (*MIB).addOperand(*argOpers[valArgIndx]);
8332
Dale Johannesene4d209d2009-02-03 20:21:25 +00008333 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00008334 MIB.addReg(t1);
8335
Dale Johannesene4d209d2009-02-03 20:21:25 +00008336 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00008337 MIB.addReg(t1);
8338 MIB.addReg(t2);
8339
8340 // Generate movc
8341 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008342 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00008343 MIB.addReg(t2);
8344 MIB.addReg(t1);
8345
8346 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00008347 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00008348 for (int i=0; i <= lastAddrIndx; ++i)
8349 (*MIB).addOperand(*argOpers[i]);
8350 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00008351 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +00008352 (*MIB).setMemRefs(mInstr->memoperands_begin(),
8353 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +00008354
Dale Johannesene4d209d2009-02-03 20:21:25 +00008355 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00008356 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00008357
Mon P Wang63307c32008-05-05 19:05:59 +00008358 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008359 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00008360
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008361 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00008362 return nextMBB;
8363}
8364
Eric Christopherf83a5de2009-08-27 18:08:16 +00008365// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
8366// all of this code can be replaced with that in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +00008367MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +00008368X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +00008369 unsigned numArgs, bool memArg) const {
Eric Christopherb120ab42009-08-18 22:50:32 +00008370
8371 MachineFunction *F = BB->getParent();
8372 DebugLoc dl = MI->getDebugLoc();
8373 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8374
8375 unsigned Opc;
Evan Chengce319102009-09-19 09:51:03 +00008376 if (memArg)
8377 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
8378 else
8379 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
Eric Christopherb120ab42009-08-18 22:50:32 +00008380
8381 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(Opc));
8382
8383 for (unsigned i = 0; i < numArgs; ++i) {
8384 MachineOperand &Op = MI->getOperand(i+1);
8385
8386 if (!(Op.isReg() && Op.isImplicit()))
8387 MIB.addOperand(Op);
8388 }
8389
8390 BuildMI(BB, dl, TII->get(X86::MOVAPSrr), MI->getOperand(0).getReg())
8391 .addReg(X86::XMM0);
8392
8393 F->DeleteMachineInstr(MI);
8394
8395 return BB;
8396}
8397
8398MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +00008399X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
8400 MachineInstr *MI,
8401 MachineBasicBlock *MBB) const {
8402 // Emit code to save XMM registers to the stack. The ABI says that the
8403 // number of registers to save is given in %al, so it's theoretically
8404 // possible to do an indirect jump trick to avoid saving all of them,
8405 // however this code takes a simpler approach and just executes all
8406 // of the stores if %al is non-zero. It's less code, and it's probably
8407 // easier on the hardware branch predictor, and stores aren't all that
8408 // expensive anyway.
8409
8410 // Create the new basic blocks. One block contains all the XMM stores,
8411 // and one block is the final destination regardless of whether any
8412 // stores were performed.
8413 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
8414 MachineFunction *F = MBB->getParent();
8415 MachineFunction::iterator MBBIter = MBB;
8416 ++MBBIter;
8417 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
8418 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
8419 F->insert(MBBIter, XMMSaveMBB);
8420 F->insert(MBBIter, EndMBB);
8421
8422 // Set up the CFG.
8423 // Move any original successors of MBB to the end block.
8424 EndMBB->transferSuccessors(MBB);
8425 // The original block will now fall through to the XMM save block.
8426 MBB->addSuccessor(XMMSaveMBB);
8427 // The XMMSaveMBB will fall through to the end block.
8428 XMMSaveMBB->addSuccessor(EndMBB);
8429
8430 // Now add the instructions.
8431 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8432 DebugLoc DL = MI->getDebugLoc();
8433
8434 unsigned CountReg = MI->getOperand(0).getReg();
8435 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
8436 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
8437
8438 if (!Subtarget->isTargetWin64()) {
8439 // If %al is 0, branch around the XMM save block.
8440 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +00008441 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008442 MBB->addSuccessor(EndMBB);
8443 }
8444
8445 // In the XMM save block, save all the XMM argument registers.
8446 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
8447 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +00008448 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00008449 F->getMachineMemOperand(
8450 PseudoSourceValue::getFixedStack(RegSaveFrameIndex),
8451 MachineMemOperand::MOStore, Offset,
8452 /*Size=*/16, /*Align=*/16);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008453 BuildMI(XMMSaveMBB, DL, TII->get(X86::MOVAPSmr))
8454 .addFrameIndex(RegSaveFrameIndex)
8455 .addImm(/*Scale=*/1)
8456 .addReg(/*IndexReg=*/0)
8457 .addImm(/*Disp=*/Offset)
8458 .addReg(/*Segment=*/0)
8459 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +00008460 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008461 }
8462
8463 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8464
8465 return EndMBB;
8466}
Mon P Wang63307c32008-05-05 19:05:59 +00008467
Evan Cheng60c07e12006-07-05 22:17:51 +00008468MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +00008469X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Evan Chengce319102009-09-19 09:51:03 +00008470 MachineBasicBlock *BB,
8471 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Chris Lattner52600972009-09-02 05:57:00 +00008472 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8473 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +00008474
Chris Lattner52600972009-09-02 05:57:00 +00008475 // To "insert" a SELECT_CC instruction, we actually have to insert the
8476 // diamond control-flow pattern. The incoming instruction knows the
8477 // destination vreg to set, the condition code register to branch on, the
8478 // true/false values to select between, and a branch opcode to use.
8479 const BasicBlock *LLVM_BB = BB->getBasicBlock();
8480 MachineFunction::iterator It = BB;
8481 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008482
Chris Lattner52600972009-09-02 05:57:00 +00008483 // thisMBB:
8484 // ...
8485 // TrueVal = ...
8486 // cmpTY ccX, r1, r2
8487 // bCC copy1MBB
8488 // fallthrough --> copy0MBB
8489 MachineBasicBlock *thisMBB = BB;
8490 MachineFunction *F = BB->getParent();
8491 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
8492 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
8493 unsigned Opc =
8494 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
8495 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
8496 F->insert(It, copy0MBB);
8497 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00008498 // Update machine-CFG edges by first adding all successors of the current
Chris Lattner52600972009-09-02 05:57:00 +00008499 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00008500 // Also inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +00008501 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +00008502 E = BB->succ_end(); I != E; ++I) {
8503 EM->insert(std::make_pair(*I, sinkMBB));
8504 sinkMBB->addSuccessor(*I);
8505 }
8506 // Next, remove all successors of the current block, and add the true
8507 // and fallthrough blocks as its successors.
8508 while (!BB->succ_empty())
8509 BB->removeSuccessor(BB->succ_begin());
Chris Lattner52600972009-09-02 05:57:00 +00008510 // Add the true and fallthrough blocks as its successors.
8511 BB->addSuccessor(copy0MBB);
8512 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008513
Chris Lattner52600972009-09-02 05:57:00 +00008514 // copy0MBB:
8515 // %FalseValue = ...
8516 // # fallthrough to sinkMBB
8517 BB = copy0MBB;
Daniel Dunbara279bc32009-09-20 02:20:51 +00008518
Chris Lattner52600972009-09-02 05:57:00 +00008519 // Update machine-CFG edges
8520 BB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +00008521
Chris Lattner52600972009-09-02 05:57:00 +00008522 // sinkMBB:
8523 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
8524 // ...
8525 BB = sinkMBB;
8526 BuildMI(BB, DL, TII->get(X86::PHI), MI->getOperand(0).getReg())
8527 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
8528 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
8529
8530 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8531 return BB;
8532}
8533
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008534MachineBasicBlock *
8535X86TargetLowering::EmitLoweredMingwAlloca(MachineInstr *MI,
8536 MachineBasicBlock *BB,
8537 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
8538 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8539 DebugLoc DL = MI->getDebugLoc();
8540 MachineFunction *F = BB->getParent();
8541
8542 // The lowering is pretty easy: we're just emitting the call to _alloca. The
8543 // non-trivial part is impdef of ESP.
8544 // FIXME: The code should be tweaked as soon as we'll try to do codegen for
8545 // mingw-w64.
8546
8547 BuildMI(BB, DL, TII->get(X86::CALLpcrel32))
8548 .addExternalSymbol("_alloca")
8549 .addReg(X86::EAX, RegState::Implicit)
8550 .addReg(X86::ESP, RegState::Implicit)
8551 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
8552 .addReg(X86::ESP, RegState::Define | RegState::Implicit);
8553
8554 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
8555 return BB;
8556}
Chris Lattner52600972009-09-02 05:57:00 +00008557
8558MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00008559X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00008560 MachineBasicBlock *BB,
8561 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00008562 switch (MI->getOpcode()) {
8563 default: assert(false && "Unexpected instr type to insert");
Anton Korobeynikov043f3c22010-03-06 19:32:29 +00008564 case X86::MINGW_ALLOCA:
8565 return EmitLoweredMingwAlloca(MI, BB, EM);
Dan Gohmancbbea0f2009-08-27 00:14:12 +00008566 case X86::CMOV_GR8:
Mon P Wang9e5ecb82008-12-12 01:25:51 +00008567 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00008568 case X86::CMOV_FR32:
8569 case X86::CMOV_FR64:
8570 case X86::CMOV_V4F32:
8571 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +00008572 case X86::CMOV_V2I64:
Chris Lattner314a1132010-03-14 18:31:44 +00008573 case X86::CMOV_GR16:
8574 case X86::CMOV_GR32:
8575 case X86::CMOV_RFP32:
8576 case X86::CMOV_RFP64:
8577 case X86::CMOV_RFP80:
Evan Chengce319102009-09-19 09:51:03 +00008578 return EmitLoweredSelect(MI, BB, EM);
Evan Cheng60c07e12006-07-05 22:17:51 +00008579
Dale Johannesen849f2142007-07-03 00:53:03 +00008580 case X86::FP32_TO_INT16_IN_MEM:
8581 case X86::FP32_TO_INT32_IN_MEM:
8582 case X86::FP32_TO_INT64_IN_MEM:
8583 case X86::FP64_TO_INT16_IN_MEM:
8584 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00008585 case X86::FP64_TO_INT64_IN_MEM:
8586 case X86::FP80_TO_INT16_IN_MEM:
8587 case X86::FP80_TO_INT32_IN_MEM:
8588 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +00008589 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8590 DebugLoc DL = MI->getDebugLoc();
8591
Evan Cheng60c07e12006-07-05 22:17:51 +00008592 // Change the floating point control register to use "round towards zero"
8593 // mode when truncating to an integer value.
8594 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +00008595 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Chris Lattner52600972009-09-02 05:57:00 +00008596 addFrameReference(BuildMI(BB, DL, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008597
8598 // Load the old value of the high byte of the control word...
8599 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00008600 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Chris Lattner52600972009-09-02 05:57:00 +00008601 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00008602 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008603
8604 // Set the high part to be round to zero...
Chris Lattner52600972009-09-02 05:57:00 +00008605 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008606 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00008607
8608 // Reload the modified control word now...
Chris Lattner52600972009-09-02 05:57:00 +00008609 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008610
8611 // Restore the memory image of control word to original value
Chris Lattner52600972009-09-02 05:57:00 +00008612 addFrameReference(BuildMI(BB, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00008613 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00008614
8615 // Get the X86 opcode to use.
8616 unsigned Opc;
8617 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00008618 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00008619 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
8620 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
8621 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
8622 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
8623 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
8624 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00008625 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
8626 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
8627 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00008628 }
8629
8630 X86AddressMode AM;
8631 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00008632 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008633 AM.BaseType = X86AddressMode::RegBase;
8634 AM.Base.Reg = Op.getReg();
8635 } else {
8636 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00008637 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00008638 }
8639 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00008640 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008641 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008642 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00008643 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00008644 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008645 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00008646 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00008647 AM.GV = Op.getGlobal();
8648 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00008649 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00008650 }
Chris Lattner52600972009-09-02 05:57:00 +00008651 addFullAddress(BuildMI(BB, DL, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00008652 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00008653
8654 // Reload the original control word now.
Chris Lattner52600972009-09-02 05:57:00 +00008655 addFrameReference(BuildMI(BB, DL, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00008656
Dan Gohman8e5f2c62008-07-07 23:14:23 +00008657 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00008658 return BB;
8659 }
Dale Johannesenbfdf7f32010-03-10 22:13:47 +00008660 // DBG_VALUE. Only the frame index case is done here.
8661 case X86::DBG_VALUE: {
8662 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
8663 DebugLoc DL = MI->getDebugLoc();
8664 X86AddressMode AM;
8665 MachineFunction *F = BB->getParent();
8666 AM.BaseType = X86AddressMode::FrameIndexBase;
8667 AM.Base.FrameIndex = MI->getOperand(0).getImm();
8668 addFullAddress(BuildMI(BB, DL, TII->get(X86::DBG_VALUE)), AM).
8669 addImm(MI->getOperand(1).getImm()).
8670 addMetadata(MI->getOperand(2).getMetadata());
8671 F->DeleteMachineInstr(MI); // Remove pseudo.
8672 return BB;
8673 }
8674
Eric Christopherb120ab42009-08-18 22:50:32 +00008675 // String/text processing lowering.
8676 case X86::PCMPISTRM128REG:
8677 return EmitPCMP(MI, BB, 3, false /* in-mem */);
8678 case X86::PCMPISTRM128MEM:
8679 return EmitPCMP(MI, BB, 3, true /* in-mem */);
8680 case X86::PCMPESTRM128REG:
8681 return EmitPCMP(MI, BB, 5, false /* in mem */);
8682 case X86::PCMPESTRM128MEM:
8683 return EmitPCMP(MI, BB, 5, true /* in mem */);
8684
8685 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +00008686 case X86::ATOMAND32:
8687 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008688 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008689 X86::LCMPXCHG32, X86::MOV32rr,
8690 X86::NOT32r, X86::EAX,
8691 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008692 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00008693 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
8694 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008695 X86::LCMPXCHG32, X86::MOV32rr,
8696 X86::NOT32r, X86::EAX,
8697 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00008698 case X86::ATOMXOR32:
8699 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008700 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008701 X86::LCMPXCHG32, X86::MOV32rr,
8702 X86::NOT32r, X86::EAX,
8703 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00008704 case X86::ATOMNAND32:
8705 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008706 X86::AND32ri, X86::MOV32rm,
8707 X86::LCMPXCHG32, X86::MOV32rr,
8708 X86::NOT32r, X86::EAX,
8709 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00008710 case X86::ATOMMIN32:
8711 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
8712 case X86::ATOMMAX32:
8713 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
8714 case X86::ATOMUMIN32:
8715 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
8716 case X86::ATOMUMAX32:
8717 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00008718
8719 case X86::ATOMAND16:
8720 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8721 X86::AND16ri, X86::MOV16rm,
8722 X86::LCMPXCHG16, X86::MOV16rr,
8723 X86::NOT16r, X86::AX,
8724 X86::GR16RegisterClass);
8725 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00008726 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008727 X86::OR16ri, X86::MOV16rm,
8728 X86::LCMPXCHG16, X86::MOV16rr,
8729 X86::NOT16r, X86::AX,
8730 X86::GR16RegisterClass);
8731 case X86::ATOMXOR16:
8732 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
8733 X86::XOR16ri, X86::MOV16rm,
8734 X86::LCMPXCHG16, X86::MOV16rr,
8735 X86::NOT16r, X86::AX,
8736 X86::GR16RegisterClass);
8737 case X86::ATOMNAND16:
8738 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
8739 X86::AND16ri, X86::MOV16rm,
8740 X86::LCMPXCHG16, X86::MOV16rr,
8741 X86::NOT16r, X86::AX,
8742 X86::GR16RegisterClass, true);
8743 case X86::ATOMMIN16:
8744 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
8745 case X86::ATOMMAX16:
8746 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
8747 case X86::ATOMUMIN16:
8748 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
8749 case X86::ATOMUMAX16:
8750 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
8751
8752 case X86::ATOMAND8:
8753 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8754 X86::AND8ri, X86::MOV8rm,
8755 X86::LCMPXCHG8, X86::MOV8rr,
8756 X86::NOT8r, X86::AL,
8757 X86::GR8RegisterClass);
8758 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00008759 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00008760 X86::OR8ri, X86::MOV8rm,
8761 X86::LCMPXCHG8, X86::MOV8rr,
8762 X86::NOT8r, X86::AL,
8763 X86::GR8RegisterClass);
8764 case X86::ATOMXOR8:
8765 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
8766 X86::XOR8ri, X86::MOV8rm,
8767 X86::LCMPXCHG8, X86::MOV8rr,
8768 X86::NOT8r, X86::AL,
8769 X86::GR8RegisterClass);
8770 case X86::ATOMNAND8:
8771 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
8772 X86::AND8ri, X86::MOV8rm,
8773 X86::LCMPXCHG8, X86::MOV8rr,
8774 X86::NOT8r, X86::AL,
8775 X86::GR8RegisterClass, true);
8776 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008777 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00008778 case X86::ATOMAND64:
8779 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008780 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008781 X86::LCMPXCHG64, X86::MOV64rr,
8782 X86::NOT64r, X86::RAX,
8783 X86::GR64RegisterClass);
8784 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00008785 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
8786 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008787 X86::LCMPXCHG64, X86::MOV64rr,
8788 X86::NOT64r, X86::RAX,
8789 X86::GR64RegisterClass);
8790 case X86::ATOMXOR64:
8791 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00008792 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00008793 X86::LCMPXCHG64, X86::MOV64rr,
8794 X86::NOT64r, X86::RAX,
8795 X86::GR64RegisterClass);
8796 case X86::ATOMNAND64:
8797 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
8798 X86::AND64ri32, X86::MOV64rm,
8799 X86::LCMPXCHG64, X86::MOV64rr,
8800 X86::NOT64r, X86::RAX,
8801 X86::GR64RegisterClass, true);
8802 case X86::ATOMMIN64:
8803 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
8804 case X86::ATOMMAX64:
8805 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
8806 case X86::ATOMUMIN64:
8807 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
8808 case X86::ATOMUMAX64:
8809 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008810
8811 // This group does 64-bit operations on a 32-bit host.
8812 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008813 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008814 X86::AND32rr, X86::AND32rr,
8815 X86::AND32ri, X86::AND32ri,
8816 false);
8817 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008818 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008819 X86::OR32rr, X86::OR32rr,
8820 X86::OR32ri, X86::OR32ri,
8821 false);
8822 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008823 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008824 X86::XOR32rr, X86::XOR32rr,
8825 X86::XOR32ri, X86::XOR32ri,
8826 false);
8827 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008828 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008829 X86::AND32rr, X86::AND32rr,
8830 X86::AND32ri, X86::AND32ri,
8831 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008832 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008833 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008834 X86::ADD32rr, X86::ADC32rr,
8835 X86::ADD32ri, X86::ADC32ri,
8836 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008837 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008838 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00008839 X86::SUB32rr, X86::SBB32rr,
8840 X86::SUB32ri, X86::SBB32ri,
8841 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00008842 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00008843 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00008844 X86::MOV32rr, X86::MOV32rr,
8845 X86::MOV32ri, X86::MOV32ri,
8846 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +00008847 case X86::VASTART_SAVE_XMM_REGS:
8848 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +00008849 }
8850}
8851
8852//===----------------------------------------------------------------------===//
8853// X86 Optimization Hooks
8854//===----------------------------------------------------------------------===//
8855
Dan Gohman475871a2008-07-27 21:46:04 +00008856void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00008857 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008858 APInt &KnownZero,
8859 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00008860 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00008861 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008862 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00008863 assert((Opc >= ISD::BUILTIN_OP_END ||
8864 Opc == ISD::INTRINSIC_WO_CHAIN ||
8865 Opc == ISD::INTRINSIC_W_CHAIN ||
8866 Opc == ISD::INTRINSIC_VOID) &&
8867 "Should use MaskedValueIsZero if you don't know whether Op"
8868 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008869
Dan Gohmanf4f92f52008-02-13 23:07:24 +00008870 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008871 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00008872 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008873 case X86ISD::ADD:
8874 case X86ISD::SUB:
8875 case X86ISD::SMUL:
8876 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00008877 case X86ISD::INC:
8878 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +00008879 case X86ISD::OR:
8880 case X86ISD::XOR:
8881 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00008882 // These nodes' second result is a boolean.
8883 if (Op.getResNo() == 0)
8884 break;
8885 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008886 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00008887 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
8888 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00008889 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008890 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00008891}
Chris Lattner259e97c2006-01-31 19:43:35 +00008892
Evan Cheng206ee9d2006-07-07 08:33:52 +00008893/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00008894/// node is a GlobalAddress + offset.
8895bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +00008896 const GlobalValue* &GA,
8897 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +00008898 if (N->getOpcode() == X86ISD::Wrapper) {
8899 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008900 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00008901 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008902 return true;
8903 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00008904 }
Evan Chengad4196b2008-05-12 19:56:52 +00008905 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008906}
8907
Evan Cheng206ee9d2006-07-07 08:33:52 +00008908/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
8909/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
8910/// if the load addresses are consecutive, non-overlapping, and in the right
Nate Begemanfdea31a2010-03-24 20:49:50 +00008911/// order.
Dan Gohman475871a2008-07-27 21:46:04 +00008912static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00008913 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008914 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008915 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00008916 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
Mon P Wang1e955802009-04-03 02:43:30 +00008917
Eli Friedman7a5e5552009-06-07 06:52:44 +00008918 if (VT.getSizeInBits() != 128)
8919 return SDValue();
8920
Nate Begemanfdea31a2010-03-24 20:49:50 +00008921 SmallVector<SDValue, 16> Elts;
8922 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
8923 Elts.push_back(DAG.getShuffleScalarElt(SVN, i));
8924
8925 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00008926}
Evan Chengd880b972008-05-09 21:53:03 +00008927
Dan Gohman1bbf72b2010-03-15 23:23:03 +00008928/// PerformShuffleCombine - Detect vector gather/scatter index generation
8929/// and convert it from being a bunch of shuffles and extracts to a simple
8930/// store and scalar loads to extract the elements.
8931static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
8932 const TargetLowering &TLI) {
8933 SDValue InputVector = N->getOperand(0);
8934
8935 // Only operate on vectors of 4 elements, where the alternative shuffling
8936 // gets to be more expensive.
8937 if (InputVector.getValueType() != MVT::v4i32)
8938 return SDValue();
8939
8940 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
8941 // single use which is a sign-extend or zero-extend, and all elements are
8942 // used.
8943 SmallVector<SDNode *, 4> Uses;
8944 unsigned ExtractedElements = 0;
8945 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
8946 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
8947 if (UI.getUse().getResNo() != InputVector.getResNo())
8948 return SDValue();
8949
8950 SDNode *Extract = *UI;
8951 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
8952 return SDValue();
8953
8954 if (Extract->getValueType(0) != MVT::i32)
8955 return SDValue();
8956 if (!Extract->hasOneUse())
8957 return SDValue();
8958 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
8959 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
8960 return SDValue();
8961 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
8962 return SDValue();
8963
8964 // Record which element was extracted.
8965 ExtractedElements |=
8966 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
8967
8968 Uses.push_back(Extract);
8969 }
8970
8971 // If not all the elements were used, this may not be worthwhile.
8972 if (ExtractedElements != 15)
8973 return SDValue();
8974
8975 // Ok, we've now decided to do the transformation.
8976 DebugLoc dl = InputVector.getDebugLoc();
8977
8978 // Store the value to a temporary stack slot.
8979 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
8980 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr, NULL, 0,
8981 false, false, 0);
8982
8983 // Replace each use (extract) with a load of the appropriate element.
8984 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
8985 UE = Uses.end(); UI != UE; ++UI) {
8986 SDNode *Extract = *UI;
8987
8988 // Compute the element's address.
8989 SDValue Idx = Extract->getOperand(1);
8990 unsigned EltSize =
8991 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
8992 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
8993 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
8994
8995 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, Idx.getValueType(), OffsetVal, StackPtr);
8996
8997 // Load the scalar.
8998 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch, ScalarAddr,
8999 NULL, 0, false, false, 0);
9000
9001 // Replace the exact with the load.
9002 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
9003 }
9004
9005 // The replacement was made in place; don't return anything.
9006 return SDValue();
9007}
9008
Chris Lattner83e6c992006-10-04 06:57:07 +00009009/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009010static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00009011 const X86Subtarget *Subtarget) {
9012 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00009013 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00009014 // Get the LHS/RHS of the select.
9015 SDValue LHS = N->getOperand(1);
9016 SDValue RHS = N->getOperand(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009017
Dan Gohman670e5392009-09-21 18:03:22 +00009018 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +00009019 // instructions match the semantics of the common C idiom x<y?x:y but not
9020 // x<=y?x:y, because of how they handle negative zero (which can be
9021 // ignored in unsafe-math mode).
Chris Lattner83e6c992006-10-04 06:57:07 +00009022 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00009023 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00009024 Cond.getOpcode() == ISD::SETCC) {
9025 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009026
Chris Lattner47b4ce82009-03-11 05:48:52 +00009027 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +00009028 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +00009029 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
9030 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009031 switch (CC) {
9032 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009033 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009034 // Converting this to a min would handle NaNs incorrectly, and swapping
9035 // the operands would cause it to handle comparisons between positive
9036 // and negative zero incorrectly.
9037 if (!FiniteOnlyFPMath() &&
9038 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9039 if (!UnsafeFPMath &&
9040 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9041 break;
9042 std::swap(LHS, RHS);
9043 }
Dan Gohman670e5392009-09-21 18:03:22 +00009044 Opcode = X86ISD::FMIN;
9045 break;
9046 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009047 // Converting this to a min would handle comparisons between positive
9048 // and negative zero incorrectly.
9049 if (!UnsafeFPMath &&
9050 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
9051 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009052 Opcode = X86ISD::FMIN;
9053 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009054 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009055 // Converting this to a min would handle both negative zeros and NaNs
9056 // incorrectly, but we can swap the operands to fix both.
9057 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009058 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009059 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009060 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009061 Opcode = X86ISD::FMIN;
9062 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009063
Dan Gohman670e5392009-09-21 18:03:22 +00009064 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009065 // Converting this to a max would handle comparisons between positive
9066 // and negative zero incorrectly.
9067 if (!UnsafeFPMath &&
9068 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(LHS))
9069 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009070 Opcode = X86ISD::FMAX;
9071 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +00009072 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009073 // Converting this to a max would handle NaNs incorrectly, and swapping
9074 // the operands would cause it to handle comparisons between positive
9075 // and negative zero incorrectly.
9076 if (!FiniteOnlyFPMath() &&
9077 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))) {
9078 if (!UnsafeFPMath &&
9079 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
9080 break;
9081 std::swap(LHS, RHS);
9082 }
Dan Gohman670e5392009-09-21 18:03:22 +00009083 Opcode = X86ISD::FMAX;
9084 break;
9085 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009086 // Converting this to a max would handle both negative zeros and NaNs
9087 // incorrectly, but we can swap the operands to fix both.
9088 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009089 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009090 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009091 case ISD::SETGE:
9092 Opcode = X86ISD::FMAX;
9093 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00009094 }
Dan Gohman670e5392009-09-21 18:03:22 +00009095 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +00009096 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
9097 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +00009098 switch (CC) {
9099 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +00009100 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009101 // Converting this to a min would handle comparisons between positive
9102 // and negative zero incorrectly, and swapping the operands would
9103 // cause it to handle NaNs incorrectly.
9104 if (!UnsafeFPMath &&
9105 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
9106 if (!FiniteOnlyFPMath() &&
9107 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9108 break;
9109 std::swap(LHS, RHS);
9110 }
Dan Gohman670e5392009-09-21 18:03:22 +00009111 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +00009112 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009113 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +00009114 // Converting this to a min would handle NaNs incorrectly.
9115 if (!UnsafeFPMath &&
9116 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9117 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009118 Opcode = X86ISD::FMIN;
9119 break;
9120 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +00009121 // Converting this to a min would handle both negative zeros and NaNs
9122 // incorrectly, but we can swap the operands to fix both.
9123 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009124 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009125 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009126 case ISD::SETGE:
9127 Opcode = X86ISD::FMIN;
9128 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009129
Dan Gohman670e5392009-09-21 18:03:22 +00009130 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +00009131 // Converting this to a max would handle NaNs incorrectly.
9132 if (!FiniteOnlyFPMath() &&
9133 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9134 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009135 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +00009136 break;
Dan Gohman670e5392009-09-21 18:03:22 +00009137 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +00009138 // Converting this to a max would handle comparisons between positive
9139 // and negative zero incorrectly, and swapping the operands would
9140 // cause it to handle NaNs incorrectly.
9141 if (!UnsafeFPMath &&
9142 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
9143 if (!FiniteOnlyFPMath() &&
9144 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
9145 break;
9146 std::swap(LHS, RHS);
9147 }
Dan Gohman670e5392009-09-21 18:03:22 +00009148 Opcode = X86ISD::FMAX;
9149 break;
9150 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +00009151 // Converting this to a max would handle both negative zeros and NaNs
9152 // incorrectly, but we can swap the operands to fix both.
9153 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +00009154 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009155 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +00009156 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +00009157 Opcode = X86ISD::FMAX;
9158 break;
9159 }
Chris Lattner83e6c992006-10-04 06:57:07 +00009160 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009161
Chris Lattner47b4ce82009-03-11 05:48:52 +00009162 if (Opcode)
9163 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00009164 }
Eric Christopherfd179292009-08-27 18:07:15 +00009165
Chris Lattnerd1980a52009-03-12 06:52:53 +00009166 // If this is a select between two integer constants, try to do some
9167 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00009168 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
9169 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00009170 // Don't do this for crazy integer types.
9171 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
9172 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00009173 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009174 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +00009175
Chris Lattnercee56e72009-03-13 05:53:31 +00009176 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00009177 // Efficiently invertible.
9178 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
9179 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
9180 isa<ConstantSDNode>(Cond.getOperand(1))))) {
9181 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00009182 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009183 }
Eric Christopherfd179292009-08-27 18:07:15 +00009184
Chris Lattnerd1980a52009-03-12 06:52:53 +00009185 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009186 if (FalseC->getAPIntValue() == 0 &&
9187 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00009188 if (NeedsCondInvert) // Invert the condition if needed.
9189 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9190 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009191
Chris Lattnerd1980a52009-03-12 06:52:53 +00009192 // Zero extend the condition if needed.
9193 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009194
Chris Lattnercee56e72009-03-13 05:53:31 +00009195 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00009196 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009197 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009198 }
Eric Christopherfd179292009-08-27 18:07:15 +00009199
Chris Lattner97a29a52009-03-13 05:22:11 +00009200 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00009201 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00009202 if (NeedsCondInvert) // Invert the condition if needed.
9203 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9204 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009205
Chris Lattner97a29a52009-03-13 05:22:11 +00009206 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009207 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9208 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009209 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00009210 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00009211 }
Eric Christopherfd179292009-08-27 18:07:15 +00009212
Chris Lattnercee56e72009-03-13 05:53:31 +00009213 // Optimize cases that will turn into an LEA instruction. This requires
9214 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009215 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009216 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009217 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009218
Chris Lattnercee56e72009-03-13 05:53:31 +00009219 bool isFastMultiplier = false;
9220 if (Diff < 10) {
9221 switch ((unsigned char)Diff) {
9222 default: break;
9223 case 1: // result = add base, cond
9224 case 2: // result = lea base( , cond*2)
9225 case 3: // result = lea base(cond, cond*2)
9226 case 4: // result = lea base( , cond*4)
9227 case 5: // result = lea base(cond, cond*4)
9228 case 8: // result = lea base( , cond*8)
9229 case 9: // result = lea base(cond, cond*8)
9230 isFastMultiplier = true;
9231 break;
9232 }
9233 }
Eric Christopherfd179292009-08-27 18:07:15 +00009234
Chris Lattnercee56e72009-03-13 05:53:31 +00009235 if (isFastMultiplier) {
9236 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9237 if (NeedsCondInvert) // Invert the condition if needed.
9238 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
9239 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009240
Chris Lattnercee56e72009-03-13 05:53:31 +00009241 // Zero extend the condition if needed.
9242 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9243 Cond);
9244 // Scale the condition by the difference.
9245 if (Diff != 1)
9246 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9247 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +00009248
Chris Lattnercee56e72009-03-13 05:53:31 +00009249 // Add the base if non-zero.
9250 if (FalseC->getAPIntValue() != 0)
9251 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9252 SDValue(FalseC, 0));
9253 return Cond;
9254 }
Eric Christopherfd179292009-08-27 18:07:15 +00009255 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009256 }
9257 }
Eric Christopherfd179292009-08-27 18:07:15 +00009258
Dan Gohman475871a2008-07-27 21:46:04 +00009259 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00009260}
9261
Chris Lattnerd1980a52009-03-12 06:52:53 +00009262/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
9263static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
9264 TargetLowering::DAGCombinerInfo &DCI) {
9265 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +00009266
Chris Lattnerd1980a52009-03-12 06:52:53 +00009267 // If the flag operand isn't dead, don't touch this CMOV.
9268 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
9269 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009270
Chris Lattnerd1980a52009-03-12 06:52:53 +00009271 // If this is a select between two integer constants, try to do some
9272 // optimizations. Note that the operands are ordered the opposite of SELECT
9273 // operands.
9274 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
9275 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
9276 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
9277 // larger than FalseC (the false value).
9278 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
Eric Christopherfd179292009-08-27 18:07:15 +00009279
Chris Lattnerd1980a52009-03-12 06:52:53 +00009280 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
9281 CC = X86::GetOppositeBranchCondition(CC);
9282 std::swap(TrueC, FalseC);
9283 }
Eric Christopherfd179292009-08-27 18:07:15 +00009284
Chris Lattnerd1980a52009-03-12 06:52:53 +00009285 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00009286 // This is efficient for any integer data type (including i8/i16) and
9287 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00009288 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
9289 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009290 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9291 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009292
Chris Lattnerd1980a52009-03-12 06:52:53 +00009293 // Zero extend the condition if needed.
9294 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009295
Chris Lattnerd1980a52009-03-12 06:52:53 +00009296 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
9297 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00009298 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00009299 if (N->getNumValues() == 2) // Dead flag value?
9300 return DCI.CombineTo(N, Cond, SDValue());
9301 return Cond;
9302 }
Eric Christopherfd179292009-08-27 18:07:15 +00009303
Chris Lattnercee56e72009-03-13 05:53:31 +00009304 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
9305 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00009306 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
9307 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009308 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9309 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +00009310
Chris Lattner97a29a52009-03-13 05:22:11 +00009311 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00009312 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
9313 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00009314 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9315 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +00009316
Chris Lattner97a29a52009-03-13 05:22:11 +00009317 if (N->getNumValues() == 2) // Dead flag value?
9318 return DCI.CombineTo(N, Cond, SDValue());
9319 return Cond;
9320 }
Eric Christopherfd179292009-08-27 18:07:15 +00009321
Chris Lattnercee56e72009-03-13 05:53:31 +00009322 // Optimize cases that will turn into an LEA instruction. This requires
9323 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00009324 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00009325 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00009326 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +00009327
Chris Lattnercee56e72009-03-13 05:53:31 +00009328 bool isFastMultiplier = false;
9329 if (Diff < 10) {
9330 switch ((unsigned char)Diff) {
9331 default: break;
9332 case 1: // result = add base, cond
9333 case 2: // result = lea base( , cond*2)
9334 case 3: // result = lea base(cond, cond*2)
9335 case 4: // result = lea base( , cond*4)
9336 case 5: // result = lea base(cond, cond*4)
9337 case 8: // result = lea base( , cond*8)
9338 case 9: // result = lea base(cond, cond*8)
9339 isFastMultiplier = true;
9340 break;
9341 }
9342 }
Eric Christopherfd179292009-08-27 18:07:15 +00009343
Chris Lattnercee56e72009-03-13 05:53:31 +00009344 if (isFastMultiplier) {
9345 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
9346 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00009347 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
9348 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00009349 // Zero extend the condition if needed.
9350 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
9351 Cond);
9352 // Scale the condition by the difference.
9353 if (Diff != 1)
9354 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
9355 DAG.getConstant(Diff, Cond.getValueType()));
9356
9357 // Add the base if non-zero.
9358 if (FalseC->getAPIntValue() != 0)
9359 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
9360 SDValue(FalseC, 0));
9361 if (N->getNumValues() == 2) // Dead flag value?
9362 return DCI.CombineTo(N, Cond, SDValue());
9363 return Cond;
9364 }
Eric Christopherfd179292009-08-27 18:07:15 +00009365 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00009366 }
9367 }
9368 return SDValue();
9369}
9370
9371
Evan Cheng0b0cd912009-03-28 05:57:29 +00009372/// PerformMulCombine - Optimize a single multiply with constant into two
9373/// in order to implement it with two cheaper instructions, e.g.
9374/// LEA + SHL, LEA + LEA.
9375static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
9376 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +00009377 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
9378 return SDValue();
9379
Owen Andersone50ed302009-08-10 22:56:29 +00009380 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009381 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00009382 return SDValue();
9383
9384 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
9385 if (!C)
9386 return SDValue();
9387 uint64_t MulAmt = C->getZExtValue();
9388 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
9389 return SDValue();
9390
9391 uint64_t MulAmt1 = 0;
9392 uint64_t MulAmt2 = 0;
9393 if ((MulAmt % 9) == 0) {
9394 MulAmt1 = 9;
9395 MulAmt2 = MulAmt / 9;
9396 } else if ((MulAmt % 5) == 0) {
9397 MulAmt1 = 5;
9398 MulAmt2 = MulAmt / 5;
9399 } else if ((MulAmt % 3) == 0) {
9400 MulAmt1 = 3;
9401 MulAmt2 = MulAmt / 3;
9402 }
9403 if (MulAmt2 &&
9404 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
9405 DebugLoc DL = N->getDebugLoc();
9406
9407 if (isPowerOf2_64(MulAmt2) &&
9408 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
9409 // If second multiplifer is pow2, issue it first. We want the multiply by
9410 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
9411 // is an add.
9412 std::swap(MulAmt1, MulAmt2);
9413
9414 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +00009415 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009416 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00009417 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00009418 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009419 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00009420 DAG.getConstant(MulAmt1, VT));
9421
Eric Christopherfd179292009-08-27 18:07:15 +00009422 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +00009423 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00009424 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +00009425 else
Evan Cheng73f24c92009-03-30 21:36:47 +00009426 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00009427 DAG.getConstant(MulAmt2, VT));
9428
9429 // Do not add new nodes to DAG combiner worklist.
9430 DCI.CombineTo(N, NewMul, false);
9431 }
9432 return SDValue();
9433}
9434
Evan Chengad9c0a32009-12-15 00:53:42 +00009435static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
9436 SDValue N0 = N->getOperand(0);
9437 SDValue N1 = N->getOperand(1);
9438 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
9439 EVT VT = N0.getValueType();
9440
9441 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
9442 // since the result of setcc_c is all zero's or all ones.
9443 if (N1C && N0.getOpcode() == ISD::AND &&
9444 N0.getOperand(1).getOpcode() == ISD::Constant) {
9445 SDValue N00 = N0.getOperand(0);
9446 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
9447 ((N00.getOpcode() == ISD::ANY_EXTEND ||
9448 N00.getOpcode() == ISD::ZERO_EXTEND) &&
9449 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
9450 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
9451 APInt ShAmt = N1C->getAPIntValue();
9452 Mask = Mask.shl(ShAmt);
9453 if (Mask != 0)
9454 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
9455 N00, DAG.getConstant(Mask, VT));
9456 }
9457 }
9458
9459 return SDValue();
9460}
Evan Cheng0b0cd912009-03-28 05:57:29 +00009461
Nate Begeman740ab032009-01-26 00:52:55 +00009462/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
9463/// when possible.
9464static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
9465 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +00009466 EVT VT = N->getValueType(0);
9467 if (!VT.isVector() && VT.isInteger() &&
9468 N->getOpcode() == ISD::SHL)
9469 return PerformSHLCombine(N, DAG);
9470
Nate Begeman740ab032009-01-26 00:52:55 +00009471 // On X86 with SSE2 support, we can transform this to a vector shift if
9472 // all elements are shifted by the same amount. We can't do this in legalize
9473 // because the a constant vector is typically transformed to a constant pool
9474 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009475 if (!Subtarget->hasSSE2())
9476 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009477
Owen Anderson825b72b2009-08-11 20:47:22 +00009478 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009479 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00009480
Mon P Wang3becd092009-01-28 08:12:05 +00009481 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00009482 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00009483 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +00009484 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +00009485 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
9486 unsigned NumElts = VT.getVectorNumElements();
9487 unsigned i = 0;
9488 for (; i != NumElts; ++i) {
9489 SDValue Arg = ShAmtOp.getOperand(i);
9490 if (Arg.getOpcode() == ISD::UNDEF) continue;
9491 BaseShAmt = Arg;
9492 break;
9493 }
9494 for (; i != NumElts; ++i) {
9495 SDValue Arg = ShAmtOp.getOperand(i);
9496 if (Arg.getOpcode() == ISD::UNDEF) continue;
9497 if (Arg != BaseShAmt) {
9498 return SDValue();
9499 }
9500 }
9501 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00009502 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +00009503 SDValue InVec = ShAmtOp.getOperand(0);
9504 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
9505 unsigned NumElts = InVec.getValueType().getVectorNumElements();
9506 unsigned i = 0;
9507 for (; i != NumElts; ++i) {
9508 SDValue Arg = InVec.getOperand(i);
9509 if (Arg.getOpcode() == ISD::UNDEF) continue;
9510 BaseShAmt = Arg;
9511 break;
9512 }
9513 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
9514 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +00009515 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +00009516 if (C->getZExtValue() == SplatIdx)
9517 BaseShAmt = InVec.getOperand(1);
9518 }
9519 }
9520 if (BaseShAmt.getNode() == 0)
9521 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
9522 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00009523 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009524 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00009525
Mon P Wangefa42202009-09-03 19:56:25 +00009526 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00009527 if (EltVT.bitsGT(MVT::i32))
9528 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
9529 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +00009530 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00009531
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009532 // The shift amount is identical so we can do a vector shift.
9533 SDValue ValOp = N->getOperand(0);
9534 switch (N->getOpcode()) {
9535 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009536 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009537 break;
9538 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009539 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009540 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009541 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009542 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009543 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009544 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009545 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009546 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009547 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009548 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009549 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009550 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009551 break;
9552 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00009553 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009554 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009555 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009556 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009557 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009558 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009559 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009560 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009561 break;
9562 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00009563 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009564 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009565 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009566 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009567 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009568 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009569 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009570 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00009571 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00009572 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009573 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00009574 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00009575 break;
Nate Begeman740ab032009-01-26 00:52:55 +00009576 }
9577 return SDValue();
9578}
9579
Evan Cheng760d1942010-01-04 21:22:48 +00009580static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
9581 const X86Subtarget *Subtarget) {
9582 EVT VT = N->getValueType(0);
9583 if (VT != MVT::i64 || !Subtarget->is64Bit())
9584 return SDValue();
9585
9586 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
9587 SDValue N0 = N->getOperand(0);
9588 SDValue N1 = N->getOperand(1);
9589 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
9590 std::swap(N0, N1);
9591 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
9592 return SDValue();
9593
9594 SDValue ShAmt0 = N0.getOperand(1);
9595 if (ShAmt0.getValueType() != MVT::i8)
9596 return SDValue();
9597 SDValue ShAmt1 = N1.getOperand(1);
9598 if (ShAmt1.getValueType() != MVT::i8)
9599 return SDValue();
9600 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
9601 ShAmt0 = ShAmt0.getOperand(0);
9602 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
9603 ShAmt1 = ShAmt1.getOperand(0);
9604
9605 DebugLoc DL = N->getDebugLoc();
9606 unsigned Opc = X86ISD::SHLD;
9607 SDValue Op0 = N0.getOperand(0);
9608 SDValue Op1 = N1.getOperand(0);
9609 if (ShAmt0.getOpcode() == ISD::SUB) {
9610 Opc = X86ISD::SHRD;
9611 std::swap(Op0, Op1);
9612 std::swap(ShAmt0, ShAmt1);
9613 }
9614
9615 if (ShAmt1.getOpcode() == ISD::SUB) {
9616 SDValue Sum = ShAmt1.getOperand(0);
9617 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
9618 if (SumC->getSExtValue() == 64 &&
9619 ShAmt1.getOperand(1) == ShAmt0)
9620 return DAG.getNode(Opc, DL, VT,
9621 Op0, Op1,
9622 DAG.getNode(ISD::TRUNCATE, DL,
9623 MVT::i8, ShAmt0));
9624 }
9625 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
9626 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
9627 if (ShAmt0C &&
9628 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == 64)
9629 return DAG.getNode(Opc, DL, VT,
9630 N0.getOperand(0), N1.getOperand(0),
9631 DAG.getNode(ISD::TRUNCATE, DL,
9632 MVT::i8, ShAmt0));
9633 }
9634
9635 return SDValue();
9636}
9637
Chris Lattner149a4e52008-02-22 02:09:43 +00009638/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009639static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00009640 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00009641 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
9642 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00009643 // A preferable solution to the general problem is to figure out the right
9644 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00009645
9646 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00009647 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00009648 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00009649 if (VT.getSizeInBits() != 64)
9650 return SDValue();
9651
Devang Patel578efa92009-06-05 21:57:13 +00009652 const Function *F = DAG.getMachineFunction().getFunction();
9653 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Eric Christopherfd179292009-08-27 18:07:15 +00009654 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
Devang Patel578efa92009-06-05 21:57:13 +00009655 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00009656 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00009657 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00009658 isa<LoadSDNode>(St->getValue()) &&
9659 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
9660 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009661 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009662 LoadSDNode *Ld = 0;
9663 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00009664 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00009665 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009666 // Must be a store of a load. We currently handle two cases: the load
9667 // is a direct child, and it's under an intervening TokenFactor. It is
9668 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00009669 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00009670 Ld = cast<LoadSDNode>(St->getChain());
9671 else if (St->getValue().hasOneUse() &&
9672 ChainVal->getOpcode() == ISD::TokenFactor) {
9673 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00009674 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00009675 TokenFactorIndex = i;
9676 Ld = cast<LoadSDNode>(St->getValue());
9677 } else
9678 Ops.push_back(ChainVal->getOperand(i));
9679 }
9680 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00009681
Evan Cheng536e6672009-03-12 05:59:15 +00009682 if (!Ld || !ISD::isNormalLoad(Ld))
9683 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009684
Evan Cheng536e6672009-03-12 05:59:15 +00009685 // If this is not the MMX case, i.e. we are just turning i64 load/store
9686 // into f64 load/store, avoid the transformation if there are multiple
9687 // uses of the loaded value.
9688 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
9689 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00009690
Evan Cheng536e6672009-03-12 05:59:15 +00009691 DebugLoc LdDL = Ld->getDebugLoc();
9692 DebugLoc StDL = N->getDebugLoc();
9693 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
9694 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
9695 // pair instead.
9696 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009697 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00009698 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
9699 Ld->getBasePtr(), Ld->getSrcValue(),
9700 Ld->getSrcValueOffset(), Ld->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009701 Ld->isNonTemporal(), Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009702 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00009703 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00009704 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00009705 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00009706 Ops.size());
9707 }
Evan Cheng536e6672009-03-12 05:59:15 +00009708 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00009709 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009710 St->isVolatile(), St->isNonTemporal(),
9711 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +00009712 }
Evan Cheng536e6672009-03-12 05:59:15 +00009713
9714 // Otherwise, lower to two pairs of 32-bit loads / stores.
9715 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009716 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
9717 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009718
Owen Anderson825b72b2009-08-11 20:47:22 +00009719 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009720 Ld->getSrcValue(), Ld->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009721 Ld->isVolatile(), Ld->isNonTemporal(),
9722 Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00009723 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00009724 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
David Greene67c9d422010-02-15 16:53:33 +00009725 Ld->isVolatile(), Ld->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009726 MinAlign(Ld->getAlignment(), 4));
9727
9728 SDValue NewChain = LoLd.getValue(1);
9729 if (TokenFactorIndex != -1) {
9730 Ops.push_back(LoLd);
9731 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00009732 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00009733 Ops.size());
9734 }
9735
9736 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00009737 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
9738 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00009739
9740 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
9741 St->getSrcValue(), St->getSrcValueOffset(),
David Greene67c9d422010-02-15 16:53:33 +00009742 St->isVolatile(), St->isNonTemporal(),
9743 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +00009744 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
9745 St->getSrcValue(),
9746 St->getSrcValueOffset() + 4,
9747 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +00009748 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +00009749 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00009750 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00009751 }
Dan Gohman475871a2008-07-27 21:46:04 +00009752 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00009753}
9754
Chris Lattner6cf73262008-01-25 06:14:17 +00009755/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
9756/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009757static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00009758 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
9759 // F[X]OR(0.0, x) -> x
9760 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00009761 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9762 if (C->getValueAPF().isPosZero())
9763 return N->getOperand(1);
9764 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9765 if (C->getValueAPF().isPosZero())
9766 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00009767 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009768}
9769
9770/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00009771static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00009772 // FAND(0.0, x) -> 0.0
9773 // FAND(x, 0.0) -> 0.0
9774 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
9775 if (C->getValueAPF().isPosZero())
9776 return N->getOperand(0);
9777 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
9778 if (C->getValueAPF().isPosZero())
9779 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00009780 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00009781}
9782
Dan Gohmane5af2d32009-01-29 01:59:02 +00009783static SDValue PerformBTCombine(SDNode *N,
9784 SelectionDAG &DAG,
9785 TargetLowering::DAGCombinerInfo &DCI) {
9786 // BT ignores high bits in the bit index operand.
9787 SDValue Op1 = N->getOperand(1);
9788 if (Op1.hasOneUse()) {
9789 unsigned BitWidth = Op1.getValueSizeInBits();
9790 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
9791 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009792 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
9793 !DCI.isBeforeLegalizeOps());
Dan Gohmane5af2d32009-01-29 01:59:02 +00009794 TargetLowering &TLI = DAG.getTargetLoweringInfo();
9795 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
9796 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
9797 DCI.CommitTargetLoweringOpt(TLO);
9798 }
9799 return SDValue();
9800}
Chris Lattner83e6c992006-10-04 06:57:07 +00009801
Eli Friedman7a5e5552009-06-07 06:52:44 +00009802static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
9803 SDValue Op = N->getOperand(0);
9804 if (Op.getOpcode() == ISD::BIT_CONVERT)
9805 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00009806 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00009807 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +00009808 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +00009809 OpVT.getVectorElementType().getSizeInBits()) {
9810 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
9811 }
9812 return SDValue();
9813}
9814
Owen Anderson99177002009-06-29 18:04:45 +00009815// On X86 and X86-64, atomic operations are lowered to locked instructions.
9816// Locked instructions, in turn, have implicit fence semantics (all memory
9817// operations are flushed before issuing the locked instruction, and the
Eric Christopherfd179292009-08-27 18:07:15 +00009818// are not buffered), so we can fold away the common pattern of
Owen Anderson99177002009-06-29 18:04:45 +00009819// fence-atomic-fence.
9820static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
9821 SDValue atomic = N->getOperand(0);
9822 switch (atomic.getOpcode()) {
9823 case ISD::ATOMIC_CMP_SWAP:
9824 case ISD::ATOMIC_SWAP:
9825 case ISD::ATOMIC_LOAD_ADD:
9826 case ISD::ATOMIC_LOAD_SUB:
9827 case ISD::ATOMIC_LOAD_AND:
9828 case ISD::ATOMIC_LOAD_OR:
9829 case ISD::ATOMIC_LOAD_XOR:
9830 case ISD::ATOMIC_LOAD_NAND:
9831 case ISD::ATOMIC_LOAD_MIN:
9832 case ISD::ATOMIC_LOAD_MAX:
9833 case ISD::ATOMIC_LOAD_UMIN:
9834 case ISD::ATOMIC_LOAD_UMAX:
9835 break;
9836 default:
9837 return SDValue();
9838 }
Eric Christopherfd179292009-08-27 18:07:15 +00009839
Owen Anderson99177002009-06-29 18:04:45 +00009840 SDValue fence = atomic.getOperand(0);
9841 if (fence.getOpcode() != ISD::MEMBARRIER)
9842 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +00009843
Owen Anderson99177002009-06-29 18:04:45 +00009844 switch (atomic.getOpcode()) {
9845 case ISD::ATOMIC_CMP_SWAP:
9846 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9847 atomic.getOperand(1), atomic.getOperand(2),
9848 atomic.getOperand(3));
9849 case ISD::ATOMIC_SWAP:
9850 case ISD::ATOMIC_LOAD_ADD:
9851 case ISD::ATOMIC_LOAD_SUB:
9852 case ISD::ATOMIC_LOAD_AND:
9853 case ISD::ATOMIC_LOAD_OR:
9854 case ISD::ATOMIC_LOAD_XOR:
9855 case ISD::ATOMIC_LOAD_NAND:
9856 case ISD::ATOMIC_LOAD_MIN:
9857 case ISD::ATOMIC_LOAD_MAX:
9858 case ISD::ATOMIC_LOAD_UMIN:
9859 case ISD::ATOMIC_LOAD_UMAX:
9860 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
9861 atomic.getOperand(1), atomic.getOperand(2));
9862 default:
9863 return SDValue();
9864 }
9865}
9866
Evan Cheng2e489c42009-12-16 00:53:11 +00009867static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG) {
9868 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
9869 // (and (i32 x86isd::setcc_carry), 1)
9870 // This eliminates the zext. This transformation is necessary because
9871 // ISD::SETCC is always legalized to i8.
9872 DebugLoc dl = N->getDebugLoc();
9873 SDValue N0 = N->getOperand(0);
9874 EVT VT = N->getValueType(0);
9875 if (N0.getOpcode() == ISD::AND &&
9876 N0.hasOneUse() &&
9877 N0.getOperand(0).hasOneUse()) {
9878 SDValue N00 = N0.getOperand(0);
9879 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
9880 return SDValue();
9881 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
9882 if (!C || C->getZExtValue() != 1)
9883 return SDValue();
9884 return DAG.getNode(ISD::AND, dl, VT,
9885 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
9886 N00.getOperand(0), N00.getOperand(1)),
9887 DAG.getConstant(1, VT));
9888 }
9889
9890 return SDValue();
9891}
9892
Dan Gohman475871a2008-07-27 21:46:04 +00009893SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00009894 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00009895 SelectionDAG &DAG = DCI.DAG;
9896 switch (N->getOpcode()) {
9897 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00009898 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00009899 case ISD::EXTRACT_VECTOR_ELT:
9900 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00009901 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00009902 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00009903 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00009904 case ISD::SHL:
9905 case ISD::SRA:
9906 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng760d1942010-01-04 21:22:48 +00009907 case ISD::OR: return PerformOrCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00009908 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00009909 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00009910 case X86ISD::FOR: return PerformFORCombine(N, DAG);
9911 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00009912 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00009913 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00009914 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng2e489c42009-12-16 00:53:11 +00009915 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00009916 }
9917
Dan Gohman475871a2008-07-27 21:46:04 +00009918 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00009919}
9920
Evan Chenge5b51ac2010-04-17 06:13:15 +00009921/// isTypeDesirableForOp - Return true if the target has native support for
9922/// the specified value type and it is 'desirable' to use the type for the
9923/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
9924/// instruction encodings are longer and some i16 instructions are slow.
9925bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
9926 if (!isTypeLegal(VT))
9927 return false;
9928 if (!Promote16Bit || VT != MVT::i16)
9929 return true;
9930
9931 switch (Opc) {
9932 default:
9933 return true;
9934 case ISD::SHL:
9935 case ISD::SRA:
9936 case ISD::SRL:
9937 case ISD::SUB:
9938 case ISD::ADD:
9939 case ISD::MUL:
9940 case ISD::AND:
9941 case ISD::OR:
9942 case ISD::XOR:
9943 return false;
9944 }
9945}
9946
9947/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +00009948/// beneficial for dag combiner to promote the specified node. If true, it
9949/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +00009950bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +00009951 if (!Promote16Bit)
9952 return false;
9953
9954 EVT VT = Op.getValueType();
9955 if (VT != MVT::i16)
9956 return false;
9957
9958 bool Commute = true;
9959 switch (Op.getOpcode()) {
9960 default: return false;
Evan Chenge5b51ac2010-04-17 06:13:15 +00009961 case ISD::SHL:
9962 case ISD::SRA:
9963 case ISD::SRL: {
9964 SDValue N0 = Op.getOperand(0);
9965 // Look out for (store (shl (load), x)).
9966 if (isa<LoadSDNode>(N0) && N0.hasOneUse() &&
9967 Op.hasOneUse() && Op.getNode()->use_begin()->getOpcode() == ISD::STORE)
9968 return false;
9969 break;
9970 }
Evan Cheng64b7bf72010-04-16 06:14:10 +00009971 case ISD::SUB:
9972 Commute = false;
9973 // fallthrough
9974 case ISD::ADD:
9975 case ISD::MUL:
9976 case ISD::AND:
9977 case ISD::OR:
9978 case ISD::XOR: {
9979 SDValue N0 = Op.getOperand(0);
9980 SDValue N1 = Op.getOperand(1);
9981 if (!Commute && isa<LoadSDNode>(N1))
9982 return false;
9983 // Avoid disabling potential load folding opportunities.
9984 if ((isa<LoadSDNode>(N0) && N0.hasOneUse()) && !isa<ConstantSDNode>(N1))
9985 return false;
9986 if ((isa<LoadSDNode>(N1) && N1.hasOneUse()) && !isa<ConstantSDNode>(N0))
9987 return false;
9988 }
9989 }
9990
9991 PVT = MVT::i32;
9992 return true;
9993}
9994
Evan Cheng60c07e12006-07-05 22:17:51 +00009995//===----------------------------------------------------------------------===//
9996// X86 Inline Assembly Support
9997//===----------------------------------------------------------------------===//
9998
Chris Lattnerb8105652009-07-20 17:51:36 +00009999static bool LowerToBSwap(CallInst *CI) {
10000 // FIXME: this should verify that we are targetting a 486 or better. If not,
10001 // we will turn this bswap into something that will be lowered to logical ops
10002 // instead of emitting the bswap asm. For now, we don't support 486 or lower
10003 // so don't worry about this.
Eric Christopherfd179292009-08-27 18:07:15 +000010004
Chris Lattnerb8105652009-07-20 17:51:36 +000010005 // Verify this is a simple bswap.
10006 if (CI->getNumOperands() != 2 ||
Eric Christopher551754c2010-04-16 23:37:20 +000010007 CI->getType() != CI->getOperand(1)->getType() ||
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010008 !CI->getType()->isIntegerTy())
Chris Lattnerb8105652009-07-20 17:51:36 +000010009 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010010
Chris Lattnerb8105652009-07-20 17:51:36 +000010011 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
10012 if (!Ty || Ty->getBitWidth() % 16 != 0)
10013 return false;
Eric Christopherfd179292009-08-27 18:07:15 +000010014
Chris Lattnerb8105652009-07-20 17:51:36 +000010015 // Okay, we can do this xform, do so now.
10016 const Type *Tys[] = { Ty };
10017 Module *M = CI->getParent()->getParent()->getParent();
10018 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
Eric Christopherfd179292009-08-27 18:07:15 +000010019
Eric Christopher551754c2010-04-16 23:37:20 +000010020 Value *Op = CI->getOperand(1);
Chris Lattnerb8105652009-07-20 17:51:36 +000010021 Op = CallInst::Create(Int, Op, CI->getName(), CI);
Eric Christopherfd179292009-08-27 18:07:15 +000010022
Chris Lattnerb8105652009-07-20 17:51:36 +000010023 CI->replaceAllUsesWith(Op);
10024 CI->eraseFromParent();
10025 return true;
10026}
10027
10028bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
10029 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
10030 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
10031
10032 std::string AsmStr = IA->getAsmString();
10033
10034 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010035 SmallVector<StringRef, 4> AsmPieces;
Chris Lattnerb8105652009-07-20 17:51:36 +000010036 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
10037
10038 switch (AsmPieces.size()) {
10039 default: return false;
10040 case 1:
10041 AsmStr = AsmPieces[0];
10042 AsmPieces.clear();
10043 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
10044
10045 // bswap $0
10046 if (AsmPieces.size() == 2 &&
10047 (AsmPieces[0] == "bswap" ||
10048 AsmPieces[0] == "bswapq" ||
10049 AsmPieces[0] == "bswapl") &&
10050 (AsmPieces[1] == "$0" ||
10051 AsmPieces[1] == "${0:q}")) {
10052 // No need to check constraints, nothing other than the equivalent of
10053 // "=r,0" would be valid here.
10054 return LowerToBSwap(CI);
10055 }
10056 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010057 if (CI->getType()->isIntegerTy(16) &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010058 AsmPieces.size() == 3 &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010059 (AsmPieces[0] == "rorw" || AsmPieces[0] == "rolw") &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010060 AsmPieces[1] == "$$8," &&
10061 AsmPieces[2] == "${0:w}" &&
Dan Gohman0ef701e2010-03-04 19:58:08 +000010062 IA->getConstraintString().compare(0, 5, "=r,0,") == 0) {
10063 AsmPieces.clear();
Benjamin Kramer018cbd52010-03-12 13:54:59 +000010064 const std::string &Constraints = IA->getConstraintString();
10065 SplitString(StringRef(Constraints).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000010066 std::sort(AsmPieces.begin(), AsmPieces.end());
10067 if (AsmPieces.size() == 4 &&
10068 AsmPieces[0] == "~{cc}" &&
10069 AsmPieces[1] == "~{dirflag}" &&
10070 AsmPieces[2] == "~{flags}" &&
10071 AsmPieces[3] == "~{fpsr}") {
10072 return LowerToBSwap(CI);
10073 }
Chris Lattnerb8105652009-07-20 17:51:36 +000010074 }
10075 break;
10076 case 3:
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000010077 if (CI->getType()->isIntegerTy(64) &&
Owen Anderson1d0be152009-08-13 21:58:54 +000010078 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +000010079 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
10080 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
10081 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramerd4f19592010-01-11 18:03:24 +000010082 SmallVector<StringRef, 4> Words;
Chris Lattnerb8105652009-07-20 17:51:36 +000010083 SplitString(AsmPieces[0], Words, " \t");
10084 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
10085 Words.clear();
10086 SplitString(AsmPieces[1], Words, " \t");
10087 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
10088 Words.clear();
10089 SplitString(AsmPieces[2], Words, " \t,");
10090 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
10091 Words[2] == "%edx") {
10092 return LowerToBSwap(CI);
10093 }
10094 }
10095 }
10096 }
10097 break;
10098 }
10099 return false;
10100}
10101
10102
10103
Chris Lattnerf4dff842006-07-11 02:54:03 +000010104/// getConstraintType - Given a constraint letter, return the type of
10105/// constraint it is for this target.
10106X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000010107X86TargetLowering::getConstraintType(const std::string &Constraint) const {
10108 if (Constraint.size() == 1) {
10109 switch (Constraint[0]) {
10110 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +000010111 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010112 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +000010113 case 'r':
10114 case 'R':
10115 case 'l':
10116 case 'q':
10117 case 'Q':
10118 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000010119 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +000010120 case 'Y':
10121 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010122 case 'e':
10123 case 'Z':
10124 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000010125 default:
10126 break;
10127 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000010128 }
Chris Lattner4234f572007-03-25 02:14:49 +000010129 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000010130}
10131
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010132/// LowerXConstraint - try to replace an X constraint, which matches anything,
10133/// with another that has more specific requirements based on the type of the
10134/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000010135const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000010136LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000010137 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
10138 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000010139 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010140 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000010141 return "Y";
10142 if (Subtarget->hasSSE1())
10143 return "x";
10144 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010145
Chris Lattner5e764232008-04-26 23:02:14 +000010146 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000010147}
10148
Chris Lattner48884cd2007-08-25 00:47:38 +000010149/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
10150/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000010151void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +000010152 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +000010153 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +000010154 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000010155 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000010156 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000010157
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010158 switch (Constraint) {
10159 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000010160 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000010161 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010162 if (C->getZExtValue() <= 31) {
10163 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010164 break;
10165 }
Devang Patel84f7fd22007-03-17 00:13:28 +000010166 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010167 return;
Evan Cheng364091e2008-09-22 23:57:37 +000010168 case 'J':
10169 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010170 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000010171 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10172 break;
10173 }
10174 }
10175 return;
10176 case 'K':
10177 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000010178 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000010179 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10180 break;
10181 }
10182 }
10183 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000010184 case 'N':
10185 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000010186 if (C->getZExtValue() <= 255) {
10187 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000010188 break;
10189 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000010190 }
Chris Lattner48884cd2007-08-25 00:47:38 +000010191 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000010192 case 'e': {
10193 // 32-bit signed value
10194 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10195 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010196 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10197 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010198 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010199 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000010200 break;
10201 }
10202 // FIXME gcc accepts some relocatable values here too, but only in certain
10203 // memory models; it's complicated.
10204 }
10205 return;
10206 }
10207 case 'Z': {
10208 // 32-bit unsigned value
10209 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
10210 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +000010211 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
10212 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010213 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
10214 break;
10215 }
10216 }
10217 // FIXME gcc accepts some relocatable values here too, but only in certain
10218 // memory models; it's complicated.
10219 return;
10220 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010221 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010222 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000010223 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000010224 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000010225 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000010226 break;
10227 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010228
Chris Lattnerdc43a882007-05-03 16:52:29 +000010229 // If we are in non-pic codegen mode, we allow the address of a global (with
10230 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000010231 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010232 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000010233
Chris Lattner49921962009-05-08 18:23:14 +000010234 // Match either (GA), (GA+C), (GA+C1+C2), etc.
10235 while (1) {
10236 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
10237 Offset += GA->getOffset();
10238 break;
10239 } else if (Op.getOpcode() == ISD::ADD) {
10240 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10241 Offset += C->getZExtValue();
10242 Op = Op.getOperand(0);
10243 continue;
10244 }
10245 } else if (Op.getOpcode() == ISD::SUB) {
10246 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
10247 Offset += -C->getZExtValue();
10248 Op = Op.getOperand(0);
10249 continue;
10250 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010251 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010252
Chris Lattner49921962009-05-08 18:23:14 +000010253 // Otherwise, this isn't something we can handle, reject it.
10254 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000010255 }
Eric Christopherfd179292009-08-27 18:07:15 +000010256
Dan Gohman46510a72010-04-15 01:51:59 +000010257 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010258 // If we require an extra load to get this address, as in PIC mode, we
10259 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000010260 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
10261 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000010262 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000010263
Dale Johannesen60b3ba02009-07-21 00:12:29 +000010264 if (hasMemory)
10265 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
10266 else
10267 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000010268 Result = Op;
10269 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010270 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000010271 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010272
Gabor Greifba36cb52008-08-28 21:40:38 +000010273 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000010274 Ops.push_back(Result);
10275 return;
10276 }
Evan Chengda43bcf2008-09-24 00:05:32 +000010277 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
10278 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000010279}
10280
Chris Lattner259e97c2006-01-31 19:43:35 +000010281std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +000010282getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010283 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +000010284 if (Constraint.size() == 1) {
10285 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +000010286 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +000010287 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +000010288 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
10289 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010290 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010291 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
10292 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
10293 X86::R10D,X86::R11D,X86::R12D,
10294 X86::R13D,X86::R14D,X86::R15D,
10295 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010296 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010297 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
10298 X86::SI, X86::DI, X86::R8W,X86::R9W,
10299 X86::R10W,X86::R11W,X86::R12W,
10300 X86::R13W,X86::R14W,X86::R15W,
10301 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010302 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010303 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
10304 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
10305 X86::R10B,X86::R11B,X86::R12B,
10306 X86::R13B,X86::R14B,X86::R15B,
10307 X86::BPL, X86::SPL, 0);
10308
Owen Anderson825b72b2009-08-11 20:47:22 +000010309 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +000010310 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
10311 X86::RSI, X86::RDI, X86::R8, X86::R9,
10312 X86::R10, X86::R11, X86::R12,
10313 X86::R13, X86::R14, X86::R15,
10314 X86::RBP, X86::RSP, 0);
10315
10316 break;
10317 }
Eric Christopherfd179292009-08-27 18:07:15 +000010318 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +000010319 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010320 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010321 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010322 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +000010323 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010324 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +000010325 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010326 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +000010327 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
10328 break;
Chris Lattner259e97c2006-01-31 19:43:35 +000010329 }
10330 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010331
Chris Lattner1efa40f2006-02-22 00:56:39 +000010332 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +000010333}
Chris Lattnerf76d1802006-07-31 23:26:50 +000010334
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010335std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000010336X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000010337 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000010338 // First, see if this is a constraint that directly corresponds to an LLVM
10339 // register class.
10340 if (Constraint.size() == 1) {
10341 // GCC Constraint Letters
10342 switch (Constraint[0]) {
10343 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000010344 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000010345 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +000010346 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +000010347 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010348 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000010349 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010350 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000010351 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000010352 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000010353 case 'R': // LEGACY_REGS
10354 if (VT == MVT::i8)
10355 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
10356 if (VT == MVT::i16)
10357 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
10358 if (VT == MVT::i32 || !Subtarget->is64Bit())
10359 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
10360 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010361 case 'f': // FP Stack registers.
10362 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
10363 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000010364 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010365 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010366 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000010367 return std::make_pair(0U, X86::RFP64RegisterClass);
10368 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000010369 case 'y': // MMX_REGS if MMX allowed.
10370 if (!Subtarget->hasMMX()) break;
10371 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010372 case 'Y': // SSE_REGS if SSE2 allowed
10373 if (!Subtarget->hasSSE2()) break;
10374 // FALL THROUGH.
10375 case 'x': // SSE_REGS if SSE1 allowed
10376 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010377
Owen Anderson825b72b2009-08-11 20:47:22 +000010378 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000010379 default: break;
10380 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010381 case MVT::f32:
10382 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000010383 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000010384 case MVT::f64:
10385 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000010386 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000010387 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000010388 case MVT::v16i8:
10389 case MVT::v8i16:
10390 case MVT::v4i32:
10391 case MVT::v2i64:
10392 case MVT::v4f32:
10393 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000010394 return std::make_pair(0U, X86::VR128RegisterClass);
10395 }
Chris Lattnerad043e82007-04-09 05:11:28 +000010396 break;
10397 }
10398 }
Scott Michelfdc40a02009-02-17 22:15:04 +000010399
Chris Lattnerf76d1802006-07-31 23:26:50 +000010400 // Use the default implementation in TargetLowering to convert the register
10401 // constraint into a member of a register class.
10402 std::pair<unsigned, const TargetRegisterClass*> Res;
10403 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000010404
10405 // Not found as a standard register?
10406 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010407 // Map st(0) -> st(7) -> ST0
10408 if (Constraint.size() == 7 && Constraint[0] == '{' &&
10409 tolower(Constraint[1]) == 's' &&
10410 tolower(Constraint[2]) == 't' &&
10411 Constraint[3] == '(' &&
10412 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
10413 Constraint[5] == ')' &&
10414 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000010415
Chris Lattner56d77c72009-09-13 22:41:48 +000010416 Res.first = X86::ST0+Constraint[4]-'0';
10417 Res.second = X86::RFP80RegisterClass;
10418 return Res;
10419 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010420
Chris Lattner56d77c72009-09-13 22:41:48 +000010421 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010422 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000010423 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000010424 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010425 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000010426 }
Chris Lattner56d77c72009-09-13 22:41:48 +000010427
10428 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000010429 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000010430 Res.first = X86::EFLAGS;
10431 Res.second = X86::CCRRegisterClass;
10432 return Res;
10433 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000010434
Dale Johannesen330169f2008-11-13 21:52:36 +000010435 // 'A' means EAX + EDX.
10436 if (Constraint == "A") {
10437 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000010438 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000010439 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000010440 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000010441 return Res;
10442 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010443
Chris Lattnerf76d1802006-07-31 23:26:50 +000010444 // Otherwise, check to see if this is a register class of the wrong value
10445 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
10446 // turn into {ax},{dx}.
10447 if (Res.second->hasType(VT))
10448 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010449
Chris Lattnerf76d1802006-07-31 23:26:50 +000010450 // All of the single-register GCC register classes map their values onto
10451 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
10452 // really want an 8-bit or 32-bit register, map to the appropriate register
10453 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000010454 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000010455 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010456 unsigned DestReg = 0;
10457 switch (Res.first) {
10458 default: break;
10459 case X86::AX: DestReg = X86::AL; break;
10460 case X86::DX: DestReg = X86::DL; break;
10461 case X86::CX: DestReg = X86::CL; break;
10462 case X86::BX: DestReg = X86::BL; break;
10463 }
10464 if (DestReg) {
10465 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010466 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010467 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010468 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010469 unsigned DestReg = 0;
10470 switch (Res.first) {
10471 default: break;
10472 case X86::AX: DestReg = X86::EAX; break;
10473 case X86::DX: DestReg = X86::EDX; break;
10474 case X86::CX: DestReg = X86::ECX; break;
10475 case X86::BX: DestReg = X86::EBX; break;
10476 case X86::SI: DestReg = X86::ESI; break;
10477 case X86::DI: DestReg = X86::EDI; break;
10478 case X86::BP: DestReg = X86::EBP; break;
10479 case X86::SP: DestReg = X86::ESP; break;
10480 }
10481 if (DestReg) {
10482 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010483 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010484 }
Owen Anderson825b72b2009-08-11 20:47:22 +000010485 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000010486 unsigned DestReg = 0;
10487 switch (Res.first) {
10488 default: break;
10489 case X86::AX: DestReg = X86::RAX; break;
10490 case X86::DX: DestReg = X86::RDX; break;
10491 case X86::CX: DestReg = X86::RCX; break;
10492 case X86::BX: DestReg = X86::RBX; break;
10493 case X86::SI: DestReg = X86::RSI; break;
10494 case X86::DI: DestReg = X86::RDI; break;
10495 case X86::BP: DestReg = X86::RBP; break;
10496 case X86::SP: DestReg = X86::RSP; break;
10497 }
10498 if (DestReg) {
10499 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000010500 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000010501 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000010502 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000010503 } else if (Res.second == X86::FR32RegisterClass ||
10504 Res.second == X86::FR64RegisterClass ||
10505 Res.second == X86::VR128RegisterClass) {
10506 // Handle references to XMM physical registers that got mapped into the
10507 // wrong class. This can happen with constraints like {xmm0} where the
10508 // target independent register mapper will just pick the first match it can
10509 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000010510 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010511 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000010512 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000010513 Res.second = X86::FR64RegisterClass;
10514 else if (X86::VR128RegisterClass->hasType(VT))
10515 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000010516 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000010517
Chris Lattnerf76d1802006-07-31 23:26:50 +000010518 return Res;
10519}