Nate Begeman | 21e463b | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 1 | //===-- PPCISelDAGToDAG.cpp - PPC --pattern matching inst selector --------===// |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
Nate Begeman | 21e463b | 2005-10-16 05:39:50 +0000 | [diff] [blame] | 10 | // This file defines a pattern matching instruction selector for PowerPC, |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 11 | // converting from a legalized dag to a PPC dag. |
| 12 | // |
| 13 | //===----------------------------------------------------------------------===// |
| 14 | |
Chris Lattner | 95b2c7d | 2006-12-19 22:59:26 +0000 | [diff] [blame] | 15 | #define DEBUG_TYPE "ppc-codegen" |
Chris Lattner | 2668959 | 2005-10-14 23:51:18 +0000 | [diff] [blame] | 16 | #include "PPC.h" |
Chris Lattner | df4ed63 | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 17 | #include "PPCPredicates.h" |
Chris Lattner | 16e71f2 | 2005-10-14 23:59:06 +0000 | [diff] [blame] | 18 | #include "PPCTargetMachine.h" |
| 19 | #include "PPCISelLowering.h" |
Chris Lattner | c664418 | 2006-03-07 06:32:48 +0000 | [diff] [blame] | 20 | #include "PPCHazardRecognizers.h" |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 21 | #include "llvm/CodeGen/MachineInstrBuilder.h" |
| 22 | #include "llvm/CodeGen/MachineFunction.h" |
Dan Gohman | ad2afc2 | 2009-07-31 18:16:33 +0000 | [diff] [blame] | 23 | #include "llvm/CodeGen/MachineFunctionAnalysis.h" |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 24 | #include "llvm/CodeGen/MachineRegisterInfo.h" |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 25 | #include "llvm/CodeGen/SelectionDAG.h" |
| 26 | #include "llvm/CodeGen/SelectionDAGISel.h" |
| 27 | #include "llvm/Target/TargetOptions.h" |
Chris Lattner | 2fe76e5 | 2005-08-25 04:47:18 +0000 | [diff] [blame] | 28 | #include "llvm/Constants.h" |
Chris Lattner | 9062d9a | 2009-04-17 00:26:12 +0000 | [diff] [blame] | 29 | #include "llvm/Function.h" |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 30 | #include "llvm/GlobalValue.h" |
Chris Lattner | 420736d | 2006-03-25 06:47:10 +0000 | [diff] [blame] | 31 | #include "llvm/Intrinsics.h" |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 32 | #include "llvm/Support/Debug.h" |
| 33 | #include "llvm/Support/MathExtras.h" |
Torok Edwin | dac237e | 2009-07-08 20:53:28 +0000 | [diff] [blame] | 34 | #include "llvm/Support/ErrorHandling.h" |
| 35 | #include "llvm/Support/raw_ostream.h" |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 36 | using namespace llvm; |
| 37 | |
| 38 | namespace { |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 39 | //===--------------------------------------------------------------------===// |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 40 | /// PPCDAGToDAGISel - PPC specific code to select PPC machine |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 41 | /// instructions for SelectionDAG operations. |
| 42 | /// |
Nick Lewycky | 6726b6d | 2009-10-25 06:33:48 +0000 | [diff] [blame] | 43 | class PPCDAGToDAGISel : public SelectionDAGISel { |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 44 | PPCTargetMachine &TM; |
Dan Gohman | da8ac5f | 2008-10-03 16:55:19 +0000 | [diff] [blame] | 45 | PPCTargetLowering &PPCLowering; |
Evan Cheng | 152b7e1 | 2007-10-23 06:42:42 +0000 | [diff] [blame] | 46 | const PPCSubtarget &PPCSubTarget; |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 47 | unsigned GlobalBaseReg; |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 48 | public: |
Dan Gohman | 1002c02 | 2008-07-07 18:00:37 +0000 | [diff] [blame] | 49 | explicit PPCDAGToDAGISel(PPCTargetMachine &tm) |
Dan Gohman | 79ce276 | 2009-01-15 19:20:50 +0000 | [diff] [blame] | 50 | : SelectionDAGISel(tm), TM(tm), |
Evan Cheng | 152b7e1 | 2007-10-23 06:42:42 +0000 | [diff] [blame] | 51 | PPCLowering(*TM.getTargetLowering()), |
| 52 | PPCSubTarget(*TM.getSubtargetImpl()) {} |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 53 | |
Dan Gohman | ad2afc2 | 2009-07-31 18:16:33 +0000 | [diff] [blame] | 54 | virtual bool runOnMachineFunction(MachineFunction &MF) { |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 55 | // Make sure we re-emit a set of the global base reg if necessary |
| 56 | GlobalBaseReg = 0; |
Dan Gohman | ad2afc2 | 2009-07-31 18:16:33 +0000 | [diff] [blame] | 57 | SelectionDAGISel::runOnMachineFunction(MF); |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 58 | |
Dan Gohman | ad2afc2 | 2009-07-31 18:16:33 +0000 | [diff] [blame] | 59 | InsertVRSaveCode(MF); |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 60 | return true; |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 61 | } |
| 62 | |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 63 | /// getI32Imm - Return a target constant with the specified value, of type |
| 64 | /// i32. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 65 | inline SDValue getI32Imm(unsigned Imm) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 66 | return CurDAG->getTargetConstant(Imm, MVT::i32); |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 67 | } |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 68 | |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 69 | /// getI64Imm - Return a target constant with the specified value, of type |
| 70 | /// i64. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 71 | inline SDValue getI64Imm(uint64_t Imm) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 72 | return CurDAG->getTargetConstant(Imm, MVT::i64); |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 73 | } |
| 74 | |
| 75 | /// getSmallIPtrImm - Return a target constant of pointer type. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 76 | inline SDValue getSmallIPtrImm(unsigned Imm) { |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 77 | return CurDAG->getTargetConstant(Imm, PPCLowering.getPointerTy()); |
| 78 | } |
| 79 | |
Nate Begeman | f42f133 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 80 | /// isRunOfOnes - Returns true iff Val consists of one contiguous run of 1s |
| 81 | /// with any number of 0s on either side. The 1s are allowed to wrap from |
| 82 | /// LSB to MSB, so 0x000FFF0, 0x0000FFFF, and 0xFF0000FF are all runs. |
| 83 | /// 0x0F0F0000 is not, since all 1s are not contiguous. |
| 84 | static bool isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME); |
| 85 | |
| 86 | |
| 87 | /// isRotateAndMask - Returns true if Mask and Shift can be folded into a |
| 88 | /// rotate and mask opcode and mask operation. |
Dale Johannesen | b60d519 | 2009-11-24 01:09:07 +0000 | [diff] [blame] | 89 | static bool isRotateAndMask(SDNode *N, unsigned Mask, bool isShiftMask, |
Nate Begeman | f42f133 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 90 | unsigned &SH, unsigned &MB, unsigned &ME); |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 91 | |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 92 | /// getGlobalBaseReg - insert code into the entry mbb to materialize the PIC |
| 93 | /// base register. Return the virtual register that holds this value. |
Evan Cheng | 9ade218 | 2006-08-26 05:34:46 +0000 | [diff] [blame] | 94 | SDNode *getGlobalBaseReg(); |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 95 | |
| 96 | // Select - Convert the specified operand from a target-independent to a |
| 97 | // target-specific node if it hasn't already been changed. |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 98 | SDNode *Select(SDNode *N); |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 99 | |
Nate Begeman | 02b88a4 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 100 | SDNode *SelectBitfieldInsert(SDNode *N); |
| 101 | |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 102 | /// SelectCC - Select a comparison of the specified values with the |
| 103 | /// specified condition code, returning the CR# of the expression. |
Dale Johannesen | f5f5dce | 2009-02-06 19:16:40 +0000 | [diff] [blame] | 104 | SDValue SelectCC(SDValue LHS, SDValue RHS, ISD::CondCode CC, DebugLoc dl); |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 105 | |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 106 | /// SelectAddrImm - Returns true if the address N can be represented by |
| 107 | /// a base register plus a signed 16-bit displacement [r+imm]. |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 108 | bool SelectAddrImm(SDNode *Op, SDValue N, SDValue &Disp, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 109 | SDValue &Base) { |
Chris Lattner | fc5b1ab | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 110 | return PPCLowering.SelectAddressRegImm(N, Disp, Base, *CurDAG); |
| 111 | } |
Chris Lattner | 74531e4 | 2006-11-16 00:41:37 +0000 | [diff] [blame] | 112 | |
| 113 | /// SelectAddrImmOffs - Return true if the operand is valid for a preinc |
| 114 | /// immediate field. Because preinc imms have already been validated, just |
| 115 | /// accept it. |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 116 | bool SelectAddrImmOffs(SDNode *Op, SDValue N, SDValue &Out) const { |
Chris Lattner | 74531e4 | 2006-11-16 00:41:37 +0000 | [diff] [blame] | 117 | Out = N; |
| 118 | return true; |
| 119 | } |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 120 | |
| 121 | /// SelectAddrIdx - Given the specified addressed, check to see if it can be |
| 122 | /// represented as an indexed [r+r] operation. Returns false if it can |
| 123 | /// be represented by [r+imm], which are preferred. |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 124 | bool SelectAddrIdx(SDNode *Op, SDValue N, SDValue &Base, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 125 | SDValue &Index) { |
Chris Lattner | fc5b1ab | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 126 | return PPCLowering.SelectAddressRegReg(N, Base, Index, *CurDAG); |
| 127 | } |
Nate Begeman | f43a3ca | 2005-11-30 08:22:07 +0000 | [diff] [blame] | 128 | |
Nate Begeman | 7fd1edd | 2005-12-19 23:25:09 +0000 | [diff] [blame] | 129 | /// SelectAddrIdxOnly - Given the specified addressed, force it to be |
| 130 | /// represented as an indexed [r+r] operation. |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 131 | bool SelectAddrIdxOnly(SDNode *Op, SDValue N, SDValue &Base, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 132 | SDValue &Index) { |
Chris Lattner | fc5b1ab | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 133 | return PPCLowering.SelectAddressRegRegOnly(N, Base, Index, *CurDAG); |
| 134 | } |
Chris Lattner | 9944b76 | 2005-08-21 22:31:09 +0000 | [diff] [blame] | 135 | |
Chris Lattner | e5ba580 | 2006-03-22 05:26:03 +0000 | [diff] [blame] | 136 | /// SelectAddrImmShift - Returns true if the address N can be represented by |
| 137 | /// a base register plus a signed 14-bit displacement [r+imm*4]. Suitable |
| 138 | /// for use by STD and friends. |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 139 | bool SelectAddrImmShift(SDNode *Op, SDValue N, SDValue &Disp, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 140 | SDValue &Base) { |
Chris Lattner | fc5b1ab | 2006-11-08 02:15:41 +0000 | [diff] [blame] | 141 | return PPCLowering.SelectAddressRegImmShift(N, Disp, Base, *CurDAG); |
| 142 | } |
| 143 | |
Chris Lattner | e5d8861 | 2006-02-24 02:13:12 +0000 | [diff] [blame] | 144 | /// SelectInlineAsmMemoryOperand - Implement addressing mode selection for |
Dale Johannesen | 5cfd4dd | 2009-08-18 00:18:39 +0000 | [diff] [blame] | 145 | /// inline asm expressions. It is always correct to compute the value into |
| 146 | /// a register. The case of adding a (possibly relocatable) constant to a |
| 147 | /// register can be improved, but it is wrong to substitute Reg+Reg for |
| 148 | /// Reg in an asm, because the load or store opcode would have to change. |
| 149 | virtual bool SelectInlineAsmMemoryOperand(const SDValue &Op, |
Chris Lattner | e5d8861 | 2006-02-24 02:13:12 +0000 | [diff] [blame] | 150 | char ConstraintCode, |
Dan Gohman | f350b27 | 2008-08-23 02:25:05 +0000 | [diff] [blame] | 151 | std::vector<SDValue> &OutOps) { |
Dale Johannesen | 5cfd4dd | 2009-08-18 00:18:39 +0000 | [diff] [blame] | 152 | OutOps.push_back(Op); |
Chris Lattner | e5d8861 | 2006-02-24 02:13:12 +0000 | [diff] [blame] | 153 | return false; |
| 154 | } |
| 155 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 156 | SDValue BuildSDIVSequence(SDNode *N); |
| 157 | SDValue BuildUDIVSequence(SDNode *N); |
Chris Lattner | 047b952 | 2005-08-25 22:04:30 +0000 | [diff] [blame] | 158 | |
Dan Gohman | ad2afc2 | 2009-07-31 18:16:33 +0000 | [diff] [blame] | 159 | void InsertVRSaveCode(MachineFunction &MF); |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 160 | |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 161 | virtual const char *getPassName() const { |
| 162 | return "PowerPC DAG->DAG Pattern Instruction Selection"; |
| 163 | } |
Chris Lattner | c664418 | 2006-03-07 06:32:48 +0000 | [diff] [blame] | 164 | |
Chris Lattner | c04ba7a | 2006-05-16 23:54:25 +0000 | [diff] [blame] | 165 | /// CreateTargetHazardRecognizer - Return the hazard recognizer to use for |
| 166 | /// this target when scheduling the DAG. |
Dan Gohman | fc54c55 | 2009-01-15 22:18:12 +0000 | [diff] [blame] | 167 | virtual ScheduleHazardRecognizer *CreateTargetHazardRecognizer() { |
Chris Lattner | c664418 | 2006-03-07 06:32:48 +0000 | [diff] [blame] | 168 | // Should use subtarget info to pick the right hazard recognizer. For |
| 169 | // now, always return a PPC970 recognizer. |
Dan Gohman | 6448d91 | 2008-09-04 15:39:15 +0000 | [diff] [blame] | 170 | const TargetInstrInfo *II = TM.getInstrInfo(); |
Chris Lattner | 88d211f | 2006-03-12 09:13:49 +0000 | [diff] [blame] | 171 | assert(II && "No InstrInfo?"); |
| 172 | return new PPCHazardRecognizer970(*II); |
Chris Lattner | c664418 | 2006-03-07 06:32:48 +0000 | [diff] [blame] | 173 | } |
Chris Lattner | af16538 | 2005-09-13 22:03:06 +0000 | [diff] [blame] | 174 | |
| 175 | // Include the pieces autogenerated from the target description. |
Chris Lattner | 4c7b43b | 2005-10-14 23:37:35 +0000 | [diff] [blame] | 176 | #include "PPCGenDAGISel.inc" |
Chris Lattner | bd937b9 | 2005-10-06 18:45:51 +0000 | [diff] [blame] | 177 | |
| 178 | private: |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 179 | SDNode *SelectSETCC(SDNode *N); |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 180 | }; |
| 181 | } |
| 182 | |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 183 | /// InsertVRSaveCode - Once the entire function has been instruction selected, |
| 184 | /// all virtual registers are created and all machine instructions are built, |
| 185 | /// check to see if we need to save/restore VRSAVE. If so, do it. |
Dan Gohman | ad2afc2 | 2009-07-31 18:16:33 +0000 | [diff] [blame] | 186 | void PPCDAGToDAGISel::InsertVRSaveCode(MachineFunction &Fn) { |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 187 | // Check to see if this function uses vector registers, which means we have to |
| 188 | // save and restore the VRSAVE register and update it with the regs we use. |
| 189 | // |
Dan Gohman | f451cb8 | 2010-02-10 16:03:48 +0000 | [diff] [blame] | 190 | // In this case, there will be virtual registers of vector type created |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 191 | // by the scheduler. Detect them now. |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 192 | bool HasVectorVReg = false; |
Dan Gohman | 6f0d024 | 2008-02-10 18:45:23 +0000 | [diff] [blame] | 193 | for (unsigned i = TargetRegisterInfo::FirstVirtualRegister, |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 194 | e = RegInfo->getLastVirtReg()+1; i != e; ++i) |
| 195 | if (RegInfo->getRegClass(i) == &PPC::VRRCRegClass) { |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 196 | HasVectorVReg = true; |
| 197 | break; |
| 198 | } |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 199 | if (!HasVectorVReg) return; // nothing to do. |
| 200 | |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 201 | // If we have a vector register, we want to emit code into the entry and exit |
| 202 | // blocks to save and restore the VRSAVE register. We do this here (instead |
| 203 | // of marking all vector instructions as clobbering VRSAVE) for two reasons: |
| 204 | // |
| 205 | // 1. This (trivially) reduces the load on the register allocator, by not |
| 206 | // having to represent the live range of the VRSAVE register. |
| 207 | // 2. This (more significantly) allows us to create a temporary virtual |
| 208 | // register to hold the saved VRSAVE value, allowing this temporary to be |
| 209 | // register allocated, instead of forcing it to be spilled to the stack. |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 210 | |
| 211 | // Create two vregs - one to hold the VRSAVE register that is live-in to the |
| 212 | // function and one for the value after having bits or'd into it. |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 213 | unsigned InVRSAVE = RegInfo->createVirtualRegister(&PPC::GPRCRegClass); |
| 214 | unsigned UpdatedVRSAVE = RegInfo->createVirtualRegister(&PPC::GPRCRegClass); |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 215 | |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 216 | const TargetInstrInfo &TII = *TM.getInstrInfo(); |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 217 | MachineBasicBlock &EntryBB = *Fn.begin(); |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 218 | DebugLoc dl; |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 219 | // Emit the following code into the entry block: |
| 220 | // InVRSAVE = MFVRSAVE |
| 221 | // UpdatedVRSAVE = UPDATE_VRSAVE InVRSAVE |
| 222 | // MTVRSAVE UpdatedVRSAVE |
| 223 | MachineBasicBlock::iterator IP = EntryBB.begin(); // Insert Point |
Dale Johannesen | 536a2f1 | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 224 | BuildMI(EntryBB, IP, dl, TII.get(PPC::MFVRSAVE), InVRSAVE); |
| 225 | BuildMI(EntryBB, IP, dl, TII.get(PPC::UPDATE_VRSAVE), |
Chris Lattner | 6924430 | 2008-01-07 01:56:04 +0000 | [diff] [blame] | 226 | UpdatedVRSAVE).addReg(InVRSAVE); |
Dale Johannesen | 536a2f1 | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 227 | BuildMI(EntryBB, IP, dl, TII.get(PPC::MTVRSAVE)).addReg(UpdatedVRSAVE); |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 228 | |
| 229 | // Find all return blocks, outputting a restore in each epilog. |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 230 | for (MachineFunction::iterator BB = Fn.begin(), E = Fn.end(); BB != E; ++BB) { |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 231 | if (!BB->empty() && BB->back().getDesc().isReturn()) { |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 232 | IP = BB->end(); --IP; |
| 233 | |
| 234 | // Skip over all terminator instructions, which are part of the return |
| 235 | // sequence. |
| 236 | MachineBasicBlock::iterator I2 = IP; |
Chris Lattner | 749c6f6 | 2008-01-07 07:27:27 +0000 | [diff] [blame] | 237 | while (I2 != BB->begin() && (--I2)->getDesc().isTerminator()) |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 238 | IP = I2; |
| 239 | |
| 240 | // Emit: MTVRSAVE InVRSave |
Dale Johannesen | 536a2f1 | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 241 | BuildMI(*BB, IP, dl, TII.get(PPC::MTVRSAVE)).addReg(InVRSAVE); |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 242 | } |
Chris Lattner | 1877ec9 | 2006-03-13 21:52:10 +0000 | [diff] [blame] | 243 | } |
Chris Lattner | bd937b9 | 2005-10-06 18:45:51 +0000 | [diff] [blame] | 244 | } |
Chris Lattner | 6cd40d5 | 2005-09-03 01:17:22 +0000 | [diff] [blame] | 245 | |
Chris Lattner | 4bb1895 | 2006-03-16 18:25:23 +0000 | [diff] [blame] | 246 | |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 247 | /// getGlobalBaseReg - Output the instructions required to put the |
| 248 | /// base address to use for accessing globals into a register. |
| 249 | /// |
Evan Cheng | 9ade218 | 2006-08-26 05:34:46 +0000 | [diff] [blame] | 250 | SDNode *PPCDAGToDAGISel::getGlobalBaseReg() { |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 251 | if (!GlobalBaseReg) { |
Evan Cheng | c0f64ff | 2006-11-27 23:37:22 +0000 | [diff] [blame] | 252 | const TargetInstrInfo &TII = *TM.getInstrInfo(); |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 253 | // Insert the set of GlobalBaseReg into the first MBB of the function |
Dan Gohman | bd51c67 | 2009-08-15 02:07:36 +0000 | [diff] [blame] | 254 | MachineBasicBlock &FirstMBB = MF->front(); |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 255 | MachineBasicBlock::iterator MBBI = FirstMBB.begin(); |
Chris Lattner | c7f3ace | 2010-04-02 20:16:16 +0000 | [diff] [blame] | 256 | DebugLoc dl; |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 257 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 258 | if (PPCLowering.getPointerTy() == MVT::i32) { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 259 | GlobalBaseReg = RegInfo->createVirtualRegister(PPC::GPRCRegisterClass); |
Dale Johannesen | 536a2f1 | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 260 | BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MovePCtoLR), PPC::LR); |
| 261 | BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MFLR), GlobalBaseReg); |
Chris Lattner | d104342 | 2006-11-14 18:43:11 +0000 | [diff] [blame] | 262 | } else { |
Chris Lattner | 84bc542 | 2007-12-31 04:13:23 +0000 | [diff] [blame] | 263 | GlobalBaseReg = RegInfo->createVirtualRegister(PPC::G8RCRegisterClass); |
Dale Johannesen | 536a2f1 | 2009-02-13 02:27:39 +0000 | [diff] [blame] | 264 | BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MovePCtoLR8), PPC::LR8); |
| 265 | BuildMI(FirstMBB, MBBI, dl, TII.get(PPC::MFLR8), GlobalBaseReg); |
Chris Lattner | d104342 | 2006-11-14 18:43:11 +0000 | [diff] [blame] | 266 | } |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 267 | } |
Gabor Greif | 93c53e5 | 2008-08-31 15:37:04 +0000 | [diff] [blame] | 268 | return CurDAG->getRegister(GlobalBaseReg, |
| 269 | PPCLowering.getPointerTy()).getNode(); |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 270 | } |
| 271 | |
| 272 | /// isIntS16Immediate - This method tests to see if the node is either a 32-bit |
| 273 | /// or 64-bit immediate, and if the value can be accurately represented as a |
| 274 | /// sign extension from a 16-bit value. If so, this returns true and the |
| 275 | /// immediate. |
| 276 | static bool isIntS16Immediate(SDNode *N, short &Imm) { |
| 277 | if (N->getOpcode() != ISD::Constant) |
| 278 | return false; |
| 279 | |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 280 | Imm = (short)cast<ConstantSDNode>(N)->getZExtValue(); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 281 | if (N->getValueType(0) == MVT::i32) |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 282 | return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue(); |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 283 | else |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 284 | return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue(); |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 285 | } |
| 286 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 287 | static bool isIntS16Immediate(SDValue Op, short &Imm) { |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 288 | return isIntS16Immediate(Op.getNode(), Imm); |
Chris Lattner | 4416f1a | 2005-08-19 22:38:53 +0000 | [diff] [blame] | 289 | } |
| 290 | |
| 291 | |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 292 | /// isInt32Immediate - This method tests to see if the node is a 32-bit constant |
| 293 | /// operand. If so Imm will receive the 32-bit value. |
| 294 | static bool isInt32Immediate(SDNode *N, unsigned &Imm) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 295 | if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i32) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 296 | Imm = cast<ConstantSDNode>(N)->getZExtValue(); |
Nate Begeman | 0f3257a | 2005-08-18 05:00:13 +0000 | [diff] [blame] | 297 | return true; |
| 298 | } |
| 299 | return false; |
| 300 | } |
| 301 | |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 302 | /// isInt64Immediate - This method tests to see if the node is a 64-bit constant |
| 303 | /// operand. If so Imm will receive the 64-bit value. |
| 304 | static bool isInt64Immediate(SDNode *N, uint64_t &Imm) { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 305 | if (N->getOpcode() == ISD::Constant && N->getValueType(0) == MVT::i64) { |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 306 | Imm = cast<ConstantSDNode>(N)->getZExtValue(); |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 307 | return true; |
| 308 | } |
| 309 | return false; |
| 310 | } |
| 311 | |
| 312 | // isInt32Immediate - This method tests to see if a constant operand. |
| 313 | // If so Imm will receive the 32 bit value. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 314 | static bool isInt32Immediate(SDValue N, unsigned &Imm) { |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 315 | return isInt32Immediate(N.getNode(), Imm); |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 316 | } |
| 317 | |
| 318 | |
| 319 | // isOpcWithIntImmediate - This method tests to see if the node is a specific |
| 320 | // opcode and that it has a immediate integer right operand. |
| 321 | // If so Imm will receive the 32 bit value. |
| 322 | static bool isOpcWithIntImmediate(SDNode *N, unsigned Opc, unsigned& Imm) { |
Gabor Greif | 93c53e5 | 2008-08-31 15:37:04 +0000 | [diff] [blame] | 323 | return N->getOpcode() == Opc |
| 324 | && isInt32Immediate(N->getOperand(1).getNode(), Imm); |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 325 | } |
| 326 | |
Nate Begeman | f42f133 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 327 | bool PPCDAGToDAGISel::isRunOfOnes(unsigned Val, unsigned &MB, unsigned &ME) { |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 328 | if (isShiftedMask_32(Val)) { |
| 329 | // look for the first non-zero bit |
| 330 | MB = CountLeadingZeros_32(Val); |
| 331 | // look for the first zero bit after the run of ones |
| 332 | ME = CountLeadingZeros_32((Val - 1) ^ Val); |
| 333 | return true; |
Chris Lattner | 2fe76e5 | 2005-08-25 04:47:18 +0000 | [diff] [blame] | 334 | } else { |
| 335 | Val = ~Val; // invert mask |
| 336 | if (isShiftedMask_32(Val)) { |
| 337 | // effectively look for the first zero bit |
| 338 | ME = CountLeadingZeros_32(Val) - 1; |
| 339 | // effectively look for the first one bit after the run of zeros |
| 340 | MB = CountLeadingZeros_32((Val - 1) ^ Val) + 1; |
| 341 | return true; |
| 342 | } |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 343 | } |
| 344 | // no run present |
| 345 | return false; |
| 346 | } |
| 347 | |
Nate Begeman | f42f133 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 348 | bool PPCDAGToDAGISel::isRotateAndMask(SDNode *N, unsigned Mask, |
Dale Johannesen | b60d519 | 2009-11-24 01:09:07 +0000 | [diff] [blame] | 349 | bool isShiftMask, unsigned &SH, |
Nate Begeman | f42f133 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 350 | unsigned &MB, unsigned &ME) { |
Nate Begeman | da32c9e | 2005-10-19 00:05:37 +0000 | [diff] [blame] | 351 | // Don't even go down this path for i64, since different logic will be |
| 352 | // necessary for rldicl/rldicr/rldimi. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 353 | if (N->getValueType(0) != MVT::i32) |
Nate Begeman | da32c9e | 2005-10-19 00:05:37 +0000 | [diff] [blame] | 354 | return false; |
| 355 | |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 356 | unsigned Shift = 32; |
| 357 | unsigned Indeterminant = ~0; // bit mask marking indeterminant results |
| 358 | unsigned Opcode = N->getOpcode(); |
Chris Lattner | 1505573 | 2005-08-30 00:59:16 +0000 | [diff] [blame] | 359 | if (N->getNumOperands() != 2 || |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 360 | !isInt32Immediate(N->getOperand(1).getNode(), Shift) || (Shift > 31)) |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 361 | return false; |
| 362 | |
| 363 | if (Opcode == ISD::SHL) { |
| 364 | // apply shift left to mask if it comes first |
Dale Johannesen | b60d519 | 2009-11-24 01:09:07 +0000 | [diff] [blame] | 365 | if (isShiftMask) Mask = Mask << Shift; |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 366 | // determine which bits are made indeterminant by shift |
| 367 | Indeterminant = ~(0xFFFFFFFFu << Shift); |
Chris Lattner | 651dea7 | 2005-10-15 21:40:12 +0000 | [diff] [blame] | 368 | } else if (Opcode == ISD::SRL) { |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 369 | // apply shift right to mask if it comes first |
Dale Johannesen | b60d519 | 2009-11-24 01:09:07 +0000 | [diff] [blame] | 370 | if (isShiftMask) Mask = Mask >> Shift; |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 371 | // determine which bits are made indeterminant by shift |
| 372 | Indeterminant = ~(0xFFFFFFFFu >> Shift); |
| 373 | // adjust for the left rotate |
| 374 | Shift = 32 - Shift; |
Nate Begeman | f42f133 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 375 | } else if (Opcode == ISD::ROTL) { |
| 376 | Indeterminant = 0; |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 377 | } else { |
| 378 | return false; |
| 379 | } |
| 380 | |
| 381 | // if the mask doesn't intersect any Indeterminant bits |
| 382 | if (Mask && !(Mask & Indeterminant)) { |
Chris Lattner | 0949ed5 | 2006-05-12 16:29:37 +0000 | [diff] [blame] | 383 | SH = Shift & 31; |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 384 | // make sure the mask is still a mask (wrap arounds may not be) |
| 385 | return isRunOfOnes(Mask, MB, ME); |
| 386 | } |
| 387 | return false; |
| 388 | } |
| 389 | |
Nate Begeman | 02b88a4 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 390 | /// SelectBitfieldInsert - turn an or of two masked values into |
| 391 | /// the rotate left word immediate then mask insert (rlwimi) instruction. |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 392 | SDNode *PPCDAGToDAGISel::SelectBitfieldInsert(SDNode *N) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 393 | SDValue Op0 = N->getOperand(0); |
| 394 | SDValue Op1 = N->getOperand(1); |
Dale Johannesen | ed2eee6 | 2009-02-06 01:31:28 +0000 | [diff] [blame] | 395 | DebugLoc dl = N->getDebugLoc(); |
Nate Begeman | 02b88a4 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 396 | |
Dan Gohman | b3564aa | 2008-02-27 01:23:58 +0000 | [diff] [blame] | 397 | APInt LKZ, LKO, RKZ, RKO; |
| 398 | CurDAG->ComputeMaskedBits(Op0, APInt::getAllOnesValue(32), LKZ, LKO); |
| 399 | CurDAG->ComputeMaskedBits(Op1, APInt::getAllOnesValue(32), RKZ, RKO); |
Nate Begeman | 02b88a4 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 400 | |
Dan Gohman | b3564aa | 2008-02-27 01:23:58 +0000 | [diff] [blame] | 401 | unsigned TargetMask = LKZ.getZExtValue(); |
| 402 | unsigned InsertMask = RKZ.getZExtValue(); |
Nate Begeman | 4667f2c | 2006-05-08 17:38:32 +0000 | [diff] [blame] | 403 | |
| 404 | if ((TargetMask | InsertMask) == 0xFFFFFFFF) { |
| 405 | unsigned Op0Opc = Op0.getOpcode(); |
| 406 | unsigned Op1Opc = Op1.getOpcode(); |
| 407 | unsigned Value, SH = 0; |
| 408 | TargetMask = ~TargetMask; |
| 409 | InsertMask = ~InsertMask; |
Nate Begeman | 77f361f | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 410 | |
Nate Begeman | 4667f2c | 2006-05-08 17:38:32 +0000 | [diff] [blame] | 411 | // If the LHS has a foldable shift and the RHS does not, then swap it to the |
| 412 | // RHS so that we can fold the shift into the insert. |
Nate Begeman | 77f361f | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 413 | if (Op0Opc == ISD::AND && Op1Opc == ISD::AND) { |
| 414 | if (Op0.getOperand(0).getOpcode() == ISD::SHL || |
| 415 | Op0.getOperand(0).getOpcode() == ISD::SRL) { |
| 416 | if (Op1.getOperand(0).getOpcode() != ISD::SHL && |
| 417 | Op1.getOperand(0).getOpcode() != ISD::SRL) { |
| 418 | std::swap(Op0, Op1); |
| 419 | std::swap(Op0Opc, Op1Opc); |
Nate Begeman | 4667f2c | 2006-05-08 17:38:32 +0000 | [diff] [blame] | 420 | std::swap(TargetMask, InsertMask); |
Nate Begeman | 77f361f | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 421 | } |
Nate Begeman | 02b88a4 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 422 | } |
Nate Begeman | 4667f2c | 2006-05-08 17:38:32 +0000 | [diff] [blame] | 423 | } else if (Op0Opc == ISD::SHL || Op0Opc == ISD::SRL) { |
| 424 | if (Op1Opc == ISD::AND && Op1.getOperand(0).getOpcode() != ISD::SHL && |
| 425 | Op1.getOperand(0).getOpcode() != ISD::SRL) { |
| 426 | std::swap(Op0, Op1); |
| 427 | std::swap(Op0Opc, Op1Opc); |
| 428 | std::swap(TargetMask, InsertMask); |
| 429 | } |
Nate Begeman | 02b88a4 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 430 | } |
Nate Begeman | 77f361f | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 431 | |
| 432 | unsigned MB, ME; |
Chris Lattner | 0949ed5 | 2006-05-12 16:29:37 +0000 | [diff] [blame] | 433 | if (InsertMask && isRunOfOnes(InsertMask, MB, ME)) { |
Dale Johannesen | 5ca1246 | 2009-11-20 22:16:40 +0000 | [diff] [blame] | 434 | SDValue Tmp1, Tmp2; |
Nate Begeman | 77f361f | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 435 | |
| 436 | if ((Op1Opc == ISD::SHL || Op1Opc == ISD::SRL) && |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 437 | isInt32Immediate(Op1.getOperand(1), Value)) { |
Nate Begeman | 77f361f | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 438 | Op1 = Op1.getOperand(0); |
| 439 | SH = (Op1Opc == ISD::SHL) ? Value : 32 - Value; |
| 440 | } |
| 441 | if (Op1Opc == ISD::AND) { |
| 442 | unsigned SHOpc = Op1.getOperand(0).getOpcode(); |
| 443 | if ((SHOpc == ISD::SHL || SHOpc == ISD::SRL) && |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 444 | isInt32Immediate(Op1.getOperand(0).getOperand(1), Value)) { |
Nate Begeman | 77f361f | 2006-05-07 00:23:38 +0000 | [diff] [blame] | 445 | Op1 = Op1.getOperand(0).getOperand(0); |
| 446 | SH = (SHOpc == ISD::SHL) ? Value : 32 - Value; |
| 447 | } else { |
| 448 | Op1 = Op1.getOperand(0); |
| 449 | } |
| 450 | } |
Dale Johannesen | 5ca1246 | 2009-11-20 22:16:40 +0000 | [diff] [blame] | 451 | |
Chris Lattner | 0949ed5 | 2006-05-12 16:29:37 +0000 | [diff] [blame] | 452 | SH &= 31; |
Dale Johannesen | 5ca1246 | 2009-11-20 22:16:40 +0000 | [diff] [blame] | 453 | SDValue Ops[] = { Op0, Op1, getI32Imm(SH), getI32Imm(MB), |
Evan Cheng | 0b828e0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 454 | getI32Imm(ME) }; |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 455 | return CurDAG->getMachineNode(PPC::RLWIMI, dl, MVT::i32, Ops, 5); |
Nate Begeman | 02b88a4 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 456 | } |
Nate Begeman | 02b88a4 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 457 | } |
| 458 | return 0; |
| 459 | } |
| 460 | |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 461 | /// SelectCC - Select a comparison of the specified values with the specified |
| 462 | /// condition code, returning the CR# of the expression. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 463 | SDValue PPCDAGToDAGISel::SelectCC(SDValue LHS, SDValue RHS, |
Dale Johannesen | f5f5dce | 2009-02-06 19:16:40 +0000 | [diff] [blame] | 464 | ISD::CondCode CC, DebugLoc dl) { |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 465 | // Always select the LHS. |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 466 | unsigned Opc; |
| 467 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 468 | if (LHS.getValueType() == MVT::i32) { |
Chris Lattner | 529c233 | 2006-06-27 00:10:13 +0000 | [diff] [blame] | 469 | unsigned Imm; |
Chris Lattner | 3836dbd | 2006-09-20 04:25:47 +0000 | [diff] [blame] | 470 | if (CC == ISD::SETEQ || CC == ISD::SETNE) { |
| 471 | if (isInt32Immediate(RHS, Imm)) { |
| 472 | // SETEQ/SETNE comparison with 16-bit immediate, fold it. |
Benjamin Kramer | 34247a0 | 2010-03-29 21:13:41 +0000 | [diff] [blame] | 473 | if (isUInt<16>(Imm)) |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 474 | return SDValue(CurDAG->getMachineNode(PPC::CMPLWI, dl, MVT::i32, LHS, |
| 475 | getI32Imm(Imm & 0xFFFF)), 0); |
Chris Lattner | 3836dbd | 2006-09-20 04:25:47 +0000 | [diff] [blame] | 476 | // If this is a 16-bit signed immediate, fold it. |
Benjamin Kramer | 34247a0 | 2010-03-29 21:13:41 +0000 | [diff] [blame] | 477 | if (isInt<16>((int)Imm)) |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 478 | return SDValue(CurDAG->getMachineNode(PPC::CMPWI, dl, MVT::i32, LHS, |
| 479 | getI32Imm(Imm & 0xFFFF)), 0); |
Chris Lattner | 3836dbd | 2006-09-20 04:25:47 +0000 | [diff] [blame] | 480 | |
| 481 | // For non-equality comparisons, the default code would materialize the |
| 482 | // constant, then compare against it, like this: |
| 483 | // lis r2, 4660 |
| 484 | // ori r2, r2, 22136 |
| 485 | // cmpw cr0, r3, r2 |
| 486 | // Since we are just comparing for equality, we can emit this instead: |
| 487 | // xoris r0,r3,0x1234 |
| 488 | // cmplwi cr0,r0,0x5678 |
| 489 | // beq cr0,L6 |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 490 | SDValue Xor(CurDAG->getMachineNode(PPC::XORIS, dl, MVT::i32, LHS, |
| 491 | getI32Imm(Imm >> 16)), 0); |
| 492 | return SDValue(CurDAG->getMachineNode(PPC::CMPLWI, dl, MVT::i32, Xor, |
| 493 | getI32Imm(Imm & 0xFFFF)), 0); |
Chris Lattner | 3836dbd | 2006-09-20 04:25:47 +0000 | [diff] [blame] | 494 | } |
| 495 | Opc = PPC::CMPLW; |
| 496 | } else if (ISD::isUnsignedIntSetCC(CC)) { |
Benjamin Kramer | 34247a0 | 2010-03-29 21:13:41 +0000 | [diff] [blame] | 497 | if (isInt32Immediate(RHS, Imm) && isUInt<16>(Imm)) |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 498 | return SDValue(CurDAG->getMachineNode(PPC::CMPLWI, dl, MVT::i32, LHS, |
| 499 | getI32Imm(Imm & 0xFFFF)), 0); |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 500 | Opc = PPC::CMPLW; |
| 501 | } else { |
| 502 | short SImm; |
| 503 | if (isIntS16Immediate(RHS, SImm)) |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 504 | return SDValue(CurDAG->getMachineNode(PPC::CMPWI, dl, MVT::i32, LHS, |
| 505 | getI32Imm((int)SImm & 0xFFFF)), |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 506 | 0); |
| 507 | Opc = PPC::CMPW; |
| 508 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 509 | } else if (LHS.getValueType() == MVT::i64) { |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 510 | uint64_t Imm; |
Chris Lattner | 7117624 | 2006-09-20 04:33:27 +0000 | [diff] [blame] | 511 | if (CC == ISD::SETEQ || CC == ISD::SETNE) { |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 512 | if (isInt64Immediate(RHS.getNode(), Imm)) { |
Chris Lattner | 7117624 | 2006-09-20 04:33:27 +0000 | [diff] [blame] | 513 | // SETEQ/SETNE comparison with 16-bit immediate, fold it. |
Benjamin Kramer | 34247a0 | 2010-03-29 21:13:41 +0000 | [diff] [blame] | 514 | if (isUInt<16>(Imm)) |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 515 | return SDValue(CurDAG->getMachineNode(PPC::CMPLDI, dl, MVT::i64, LHS, |
| 516 | getI32Imm(Imm & 0xFFFF)), 0); |
Chris Lattner | 7117624 | 2006-09-20 04:33:27 +0000 | [diff] [blame] | 517 | // If this is a 16-bit signed immediate, fold it. |
Benjamin Kramer | 34247a0 | 2010-03-29 21:13:41 +0000 | [diff] [blame] | 518 | if (isInt<16>(Imm)) |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 519 | return SDValue(CurDAG->getMachineNode(PPC::CMPDI, dl, MVT::i64, LHS, |
| 520 | getI32Imm(Imm & 0xFFFF)), 0); |
Chris Lattner | 7117624 | 2006-09-20 04:33:27 +0000 | [diff] [blame] | 521 | |
| 522 | // For non-equality comparisons, the default code would materialize the |
| 523 | // constant, then compare against it, like this: |
| 524 | // lis r2, 4660 |
| 525 | // ori r2, r2, 22136 |
| 526 | // cmpd cr0, r3, r2 |
| 527 | // Since we are just comparing for equality, we can emit this instead: |
| 528 | // xoris r0,r3,0x1234 |
| 529 | // cmpldi cr0,r0,0x5678 |
| 530 | // beq cr0,L6 |
Benjamin Kramer | 34247a0 | 2010-03-29 21:13:41 +0000 | [diff] [blame] | 531 | if (isUInt<32>(Imm)) { |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 532 | SDValue Xor(CurDAG->getMachineNode(PPC::XORIS8, dl, MVT::i64, LHS, |
| 533 | getI64Imm(Imm >> 16)), 0); |
| 534 | return SDValue(CurDAG->getMachineNode(PPC::CMPLDI, dl, MVT::i64, Xor, |
| 535 | getI64Imm(Imm & 0xFFFF)), 0); |
Chris Lattner | 7117624 | 2006-09-20 04:33:27 +0000 | [diff] [blame] | 536 | } |
| 537 | } |
| 538 | Opc = PPC::CMPLD; |
| 539 | } else if (ISD::isUnsignedIntSetCC(CC)) { |
Benjamin Kramer | 34247a0 | 2010-03-29 21:13:41 +0000 | [diff] [blame] | 540 | if (isInt64Immediate(RHS.getNode(), Imm) && isUInt<16>(Imm)) |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 541 | return SDValue(CurDAG->getMachineNode(PPC::CMPLDI, dl, MVT::i64, LHS, |
| 542 | getI64Imm(Imm & 0xFFFF)), 0); |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 543 | Opc = PPC::CMPLD; |
| 544 | } else { |
| 545 | short SImm; |
| 546 | if (isIntS16Immediate(RHS, SImm)) |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 547 | return SDValue(CurDAG->getMachineNode(PPC::CMPDI, dl, MVT::i64, LHS, |
| 548 | getI64Imm(SImm & 0xFFFF)), |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 549 | 0); |
| 550 | Opc = PPC::CMPD; |
| 551 | } |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 552 | } else if (LHS.getValueType() == MVT::f32) { |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 553 | Opc = PPC::FCMPUS; |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 554 | } else { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 555 | assert(LHS.getValueType() == MVT::f64 && "Unknown vt!"); |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 556 | Opc = PPC::FCMPUD; |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 557 | } |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 558 | return SDValue(CurDAG->getMachineNode(Opc, dl, MVT::i32, LHS, RHS), 0); |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 559 | } |
| 560 | |
Chris Lattner | df4ed63 | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 561 | static PPC::Predicate getPredicateForSetCC(ISD::CondCode CC) { |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 562 | switch (CC) { |
Chris Lattner | 5d634ce | 2006-05-25 16:54:16 +0000 | [diff] [blame] | 563 | case ISD::SETUEQ: |
Dale Johannesen | 53e4e44 | 2008-11-07 22:54:33 +0000 | [diff] [blame] | 564 | case ISD::SETONE: |
| 565 | case ISD::SETOLE: |
| 566 | case ISD::SETOGE: |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 567 | llvm_unreachable("Should be lowered by legalize!"); |
| 568 | default: llvm_unreachable("Unknown condition!"); |
Dale Johannesen | 53e4e44 | 2008-11-07 22:54:33 +0000 | [diff] [blame] | 569 | case ISD::SETOEQ: |
Chris Lattner | df4ed63 | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 570 | case ISD::SETEQ: return PPC::PRED_EQ; |
Chris Lattner | 5d634ce | 2006-05-25 16:54:16 +0000 | [diff] [blame] | 571 | case ISD::SETUNE: |
Chris Lattner | df4ed63 | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 572 | case ISD::SETNE: return PPC::PRED_NE; |
Dale Johannesen | 53e4e44 | 2008-11-07 22:54:33 +0000 | [diff] [blame] | 573 | case ISD::SETOLT: |
Chris Lattner | df4ed63 | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 574 | case ISD::SETLT: return PPC::PRED_LT; |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 575 | case ISD::SETULE: |
Chris Lattner | df4ed63 | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 576 | case ISD::SETLE: return PPC::PRED_LE; |
Dale Johannesen | 53e4e44 | 2008-11-07 22:54:33 +0000 | [diff] [blame] | 577 | case ISD::SETOGT: |
Chris Lattner | df4ed63 | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 578 | case ISD::SETGT: return PPC::PRED_GT; |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 579 | case ISD::SETUGE: |
Chris Lattner | df4ed63 | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 580 | case ISD::SETGE: return PPC::PRED_GE; |
Chris Lattner | df4ed63 | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 581 | case ISD::SETO: return PPC::PRED_NU; |
| 582 | case ISD::SETUO: return PPC::PRED_UN; |
Dale Johannesen | 53e4e44 | 2008-11-07 22:54:33 +0000 | [diff] [blame] | 583 | // These two are invalid for floating point. Assume we have int. |
| 584 | case ISD::SETULT: return PPC::PRED_LT; |
| 585 | case ISD::SETUGT: return PPC::PRED_GT; |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 586 | } |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 587 | } |
| 588 | |
Chris Lattner | 64906a0 | 2005-08-25 20:08:18 +0000 | [diff] [blame] | 589 | /// getCRIdxForSetCC - Return the index of the condition register field |
| 590 | /// associated with the SetCC condition, and whether or not the field is |
| 591 | /// treated as inverted. That is, lt = 0; ge = 0 inverted. |
Chris Lattner | fe39edd | 2008-01-08 06:46:30 +0000 | [diff] [blame] | 592 | /// |
| 593 | /// If this returns with Other != -1, then the returned comparison is an or of |
| 594 | /// two simpler comparisons. In this case, Invert is guaranteed to be false. |
| 595 | static unsigned getCRIdxForSetCC(ISD::CondCode CC, bool &Invert, int &Other) { |
| 596 | Invert = false; |
| 597 | Other = -1; |
Chris Lattner | 64906a0 | 2005-08-25 20:08:18 +0000 | [diff] [blame] | 598 | switch (CC) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 599 | default: llvm_unreachable("Unknown condition!"); |
Chris Lattner | fe39edd | 2008-01-08 06:46:30 +0000 | [diff] [blame] | 600 | case ISD::SETOLT: |
| 601 | case ISD::SETLT: return 0; // Bit #0 = SETOLT |
| 602 | case ISD::SETOGT: |
| 603 | case ISD::SETGT: return 1; // Bit #1 = SETOGT |
| 604 | case ISD::SETOEQ: |
| 605 | case ISD::SETEQ: return 2; // Bit #2 = SETOEQ |
| 606 | case ISD::SETUO: return 3; // Bit #3 = SETUO |
Chris Lattner | 64906a0 | 2005-08-25 20:08:18 +0000 | [diff] [blame] | 607 | case ISD::SETUGE: |
Chris Lattner | fe39edd | 2008-01-08 06:46:30 +0000 | [diff] [blame] | 608 | case ISD::SETGE: Invert = true; return 0; // !Bit #0 = SETUGE |
Chris Lattner | 64906a0 | 2005-08-25 20:08:18 +0000 | [diff] [blame] | 609 | case ISD::SETULE: |
Chris Lattner | fe39edd | 2008-01-08 06:46:30 +0000 | [diff] [blame] | 610 | case ISD::SETLE: Invert = true; return 1; // !Bit #1 = SETULE |
Chris Lattner | 8e2a04e | 2006-05-25 18:06:16 +0000 | [diff] [blame] | 611 | case ISD::SETUNE: |
Chris Lattner | fe39edd | 2008-01-08 06:46:30 +0000 | [diff] [blame] | 612 | case ISD::SETNE: Invert = true; return 2; // !Bit #2 = SETUNE |
| 613 | case ISD::SETO: Invert = true; return 3; // !Bit #3 = SETO |
Dale Johannesen | 53e4e44 | 2008-11-07 22:54:33 +0000 | [diff] [blame] | 614 | case ISD::SETUEQ: |
| 615 | case ISD::SETOGE: |
| 616 | case ISD::SETOLE: |
| 617 | case ISD::SETONE: |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 618 | llvm_unreachable("Invalid branch code: should be expanded by legalize"); |
Dale Johannesen | 53e4e44 | 2008-11-07 22:54:33 +0000 | [diff] [blame] | 619 | // These are invalid for floating point. Assume integer. |
| 620 | case ISD::SETULT: return 0; |
| 621 | case ISD::SETUGT: return 1; |
Chris Lattner | 64906a0 | 2005-08-25 20:08:18 +0000 | [diff] [blame] | 622 | } |
| 623 | return 0; |
| 624 | } |
Chris Lattner | 9944b76 | 2005-08-21 22:31:09 +0000 | [diff] [blame] | 625 | |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 626 | SDNode *PPCDAGToDAGISel::SelectSETCC(SDNode *N) { |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 627 | DebugLoc dl = N->getDebugLoc(); |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 628 | unsigned Imm; |
| 629 | ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(2))->get(); |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 630 | if (isInt32Immediate(N->getOperand(1), Imm)) { |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 631 | // We can codegen setcc op, imm very efficiently compared to a brcond. |
| 632 | // Check for those cases here. |
| 633 | // setcc op, 0 |
| 634 | if (Imm == 0) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 635 | SDValue Op = N->getOperand(0); |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 636 | switch (CC) { |
Chris Lattner | dabb829 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 637 | default: break; |
Evan Cheng | 0b828e0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 638 | case ISD::SETEQ: { |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 639 | Op = SDValue(CurDAG->getMachineNode(PPC::CNTLZW, dl, MVT::i32, Op), 0); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 640 | SDValue Ops[] = { Op, getI32Imm(27), getI32Imm(5), getI32Imm(31) }; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 641 | return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4); |
Evan Cheng | 0b828e0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 642 | } |
Chris Lattner | dabb829 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 643 | case ISD::SETNE: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 644 | SDValue AD = |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 645 | SDValue(CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Flag, |
| 646 | Op, getI32Imm(~0U)), 0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 647 | return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, AD, Op, |
Evan Cheng | 95514ba | 2006-08-26 08:00:10 +0000 | [diff] [blame] | 648 | AD.getValue(1)); |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 649 | } |
Evan Cheng | 0b828e0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 650 | case ISD::SETLT: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 651 | SDValue Ops[] = { Op, getI32Imm(1), getI32Imm(31), getI32Imm(31) }; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 652 | return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4); |
Evan Cheng | 0b828e0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 653 | } |
Chris Lattner | dabb829 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 654 | case ISD::SETGT: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 655 | SDValue T = |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 656 | SDValue(CurDAG->getMachineNode(PPC::NEG, dl, MVT::i32, Op), 0); |
| 657 | T = SDValue(CurDAG->getMachineNode(PPC::ANDC, dl, MVT::i32, T, Op), 0); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 658 | SDValue Ops[] = { T, getI32Imm(1), getI32Imm(31), getI32Imm(31) }; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 659 | return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4); |
Chris Lattner | dabb829 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 660 | } |
| 661 | } |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 662 | } else if (Imm == ~0U) { // setcc op, -1 |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 663 | SDValue Op = N->getOperand(0); |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 664 | switch (CC) { |
Chris Lattner | dabb829 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 665 | default: break; |
| 666 | case ISD::SETEQ: |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 667 | Op = SDValue(CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Flag, |
| 668 | Op, getI32Imm(1)), 0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 669 | return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32, |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 670 | SDValue(CurDAG->getMachineNode(PPC::LI, dl, |
| 671 | MVT::i32, |
| 672 | getI32Imm(0)), 0), |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 673 | Op.getValue(1)); |
Chris Lattner | dabb829 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 674 | case ISD::SETNE: { |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 675 | Op = SDValue(CurDAG->getMachineNode(PPC::NOR, dl, MVT::i32, Op, Op), 0); |
| 676 | SDNode *AD = CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Flag, |
| 677 | Op, getI32Imm(~0U)); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 678 | return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, SDValue(AD, 0), |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 679 | Op, SDValue(AD, 1)); |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 680 | } |
Chris Lattner | dabb829 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 681 | case ISD::SETLT: { |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 682 | SDValue AD = SDValue(CurDAG->getMachineNode(PPC::ADDI, dl, MVT::i32, Op, |
| 683 | getI32Imm(1)), 0); |
| 684 | SDValue AN = SDValue(CurDAG->getMachineNode(PPC::AND, dl, MVT::i32, AD, |
| 685 | Op), 0); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 686 | SDValue Ops[] = { AN, getI32Imm(1), getI32Imm(31), getI32Imm(31) }; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 687 | return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4); |
Chris Lattner | dabb829 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 688 | } |
Evan Cheng | 0b828e0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 689 | case ISD::SETGT: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 690 | SDValue Ops[] = { Op, getI32Imm(1), getI32Imm(31), getI32Imm(31) }; |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 691 | Op = SDValue(CurDAG->getMachineNode(PPC::RLWINM, dl, MVT::i32, Ops, 4), |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 692 | 0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 693 | return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Op, |
Evan Cheng | 95514ba | 2006-08-26 08:00:10 +0000 | [diff] [blame] | 694 | getI32Imm(1)); |
Chris Lattner | dabb829 | 2005-10-21 21:17:10 +0000 | [diff] [blame] | 695 | } |
Evan Cheng | 0b828e0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 696 | } |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 697 | } |
| 698 | } |
| 699 | |
| 700 | bool Inv; |
Chris Lattner | fe39edd | 2008-01-08 06:46:30 +0000 | [diff] [blame] | 701 | int OtherCondIdx; |
| 702 | unsigned Idx = getCRIdxForSetCC(CC, Inv, OtherCondIdx); |
Dale Johannesen | f5f5dce | 2009-02-06 19:16:40 +0000 | [diff] [blame] | 703 | SDValue CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC, dl); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 704 | SDValue IntCR; |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 705 | |
| 706 | // Force the ccreg into CR7. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 707 | SDValue CR7Reg = CurDAG->getRegister(PPC::CR7, MVT::i32); |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 708 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 709 | SDValue InFlag(0, 0); // Null incoming flag value. |
Dale Johannesen | a05dca4 | 2009-02-04 23:02:30 +0000 | [diff] [blame] | 710 | CCReg = CurDAG->getCopyToReg(CurDAG->getEntryNode(), dl, CR7Reg, CCReg, |
Chris Lattner | db1cb2b | 2005-12-01 03:50:19 +0000 | [diff] [blame] | 711 | InFlag).getValue(1); |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 712 | |
Chris Lattner | fe39edd | 2008-01-08 06:46:30 +0000 | [diff] [blame] | 713 | if (PPCSubTarget.isGigaProcessor() && OtherCondIdx == -1) |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 714 | IntCR = SDValue(CurDAG->getMachineNode(PPC::MFOCRF, dl, MVT::i32, CR7Reg, |
| 715 | CCReg), 0); |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 716 | else |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 717 | IntCR = SDValue(CurDAG->getMachineNode(PPC::MFCR, dl, MVT::i32, CCReg), 0); |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 718 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 719 | SDValue Ops[] = { IntCR, getI32Imm((32-(3-Idx)) & 31), |
Evan Cheng | 0b828e0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 720 | getI32Imm(31), getI32Imm(31) }; |
Chris Lattner | fe39edd | 2008-01-08 06:46:30 +0000 | [diff] [blame] | 721 | if (OtherCondIdx == -1 && !Inv) |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 722 | return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4); |
Chris Lattner | fe39edd | 2008-01-08 06:46:30 +0000 | [diff] [blame] | 723 | |
| 724 | // Get the specified bit. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 725 | SDValue Tmp = |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 726 | SDValue(CurDAG->getMachineNode(PPC::RLWINM, dl, MVT::i32, Ops, 4), 0); |
Chris Lattner | fe39edd | 2008-01-08 06:46:30 +0000 | [diff] [blame] | 727 | if (Inv) { |
| 728 | assert(OtherCondIdx == -1 && "Can't have split plus negation"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 729 | return CurDAG->SelectNodeTo(N, PPC::XORI, MVT::i32, Tmp, getI32Imm(1)); |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 730 | } |
Chris Lattner | fe39edd | 2008-01-08 06:46:30 +0000 | [diff] [blame] | 731 | |
| 732 | // Otherwise, we have to turn an operation like SETONE -> SETOLT | SETOGT. |
| 733 | // We already got the bit for the first part of the comparison (e.g. SETULE). |
| 734 | |
| 735 | // Get the other bit of the comparison. |
| 736 | Ops[1] = getI32Imm((32-(3-OtherCondIdx)) & 31); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 737 | SDValue OtherCond = |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 738 | SDValue(CurDAG->getMachineNode(PPC::RLWINM, dl, MVT::i32, Ops, 4), 0); |
Chris Lattner | fe39edd | 2008-01-08 06:46:30 +0000 | [diff] [blame] | 739 | |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 740 | return CurDAG->SelectNodeTo(N, PPC::OR, MVT::i32, Tmp, OtherCond); |
Chris Lattner | 222adac | 2005-10-06 19:03:35 +0000 | [diff] [blame] | 741 | } |
Chris Lattner | 2b63e4c | 2005-10-06 18:56:10 +0000 | [diff] [blame] | 742 | |
Chris Lattner | 6a16f6a | 2005-10-06 19:07:45 +0000 | [diff] [blame] | 743 | |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 744 | // Select - Convert the specified operand from a target-independent to a |
| 745 | // target-specific node if it hasn't already been changed. |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 746 | SDNode *PPCDAGToDAGISel::Select(SDNode *N) { |
| 747 | DebugLoc dl = N->getDebugLoc(); |
Dan Gohman | e8be6c6 | 2008-07-17 19:10:17 +0000 | [diff] [blame] | 748 | if (N->isMachineOpcode()) |
Evan Cheng | 64a752f | 2006-08-11 09:08:15 +0000 | [diff] [blame] | 749 | return NULL; // Already selected. |
Chris Lattner | d3d2cf5 | 2005-09-29 00:59:32 +0000 | [diff] [blame] | 750 | |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 751 | switch (N->getOpcode()) { |
Chris Lattner | 19c0907 | 2005-09-07 23:45:15 +0000 | [diff] [blame] | 752 | default: break; |
Jim Laskey | 78f97f3 | 2006-12-12 13:23:43 +0000 | [diff] [blame] | 753 | |
| 754 | case ISD::Constant: { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 755 | if (N->getValueType(0) == MVT::i64) { |
Jim Laskey | 78f97f3 | 2006-12-12 13:23:43 +0000 | [diff] [blame] | 756 | // Get 64 bit value. |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 757 | int64_t Imm = cast<ConstantSDNode>(N)->getZExtValue(); |
Jim Laskey | 78f97f3 | 2006-12-12 13:23:43 +0000 | [diff] [blame] | 758 | // Assume no remaining bits. |
| 759 | unsigned Remainder = 0; |
| 760 | // Assume no shift required. |
| 761 | unsigned Shift = 0; |
| 762 | |
| 763 | // If it can't be represented as a 32 bit value. |
Benjamin Kramer | 34247a0 | 2010-03-29 21:13:41 +0000 | [diff] [blame] | 764 | if (!isInt<32>(Imm)) { |
Jim Laskey | 78f97f3 | 2006-12-12 13:23:43 +0000 | [diff] [blame] | 765 | Shift = CountTrailingZeros_64(Imm); |
| 766 | int64_t ImmSh = static_cast<uint64_t>(Imm) >> Shift; |
| 767 | |
| 768 | // If the shifted value fits 32 bits. |
Benjamin Kramer | 34247a0 | 2010-03-29 21:13:41 +0000 | [diff] [blame] | 769 | if (isInt<32>(ImmSh)) { |
Jim Laskey | 78f97f3 | 2006-12-12 13:23:43 +0000 | [diff] [blame] | 770 | // Go with the shifted value. |
| 771 | Imm = ImmSh; |
| 772 | } else { |
| 773 | // Still stuck with a 64 bit value. |
| 774 | Remainder = Imm; |
| 775 | Shift = 32; |
| 776 | Imm >>= 32; |
| 777 | } |
| 778 | } |
| 779 | |
| 780 | // Intermediate operand. |
| 781 | SDNode *Result; |
| 782 | |
| 783 | // Handle first 32 bits. |
| 784 | unsigned Lo = Imm & 0xFFFF; |
| 785 | unsigned Hi = (Imm >> 16) & 0xFFFF; |
| 786 | |
| 787 | // Simple value. |
Benjamin Kramer | 34247a0 | 2010-03-29 21:13:41 +0000 | [diff] [blame] | 788 | if (isInt<16>(Imm)) { |
Jim Laskey | 78f97f3 | 2006-12-12 13:23:43 +0000 | [diff] [blame] | 789 | // Just the Lo bits. |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 790 | Result = CurDAG->getMachineNode(PPC::LI8, dl, MVT::i64, getI32Imm(Lo)); |
Jim Laskey | 78f97f3 | 2006-12-12 13:23:43 +0000 | [diff] [blame] | 791 | } else if (Lo) { |
| 792 | // Handle the Hi bits. |
| 793 | unsigned OpC = Hi ? PPC::LIS8 : PPC::LI8; |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 794 | Result = CurDAG->getMachineNode(OpC, dl, MVT::i64, getI32Imm(Hi)); |
Jim Laskey | 78f97f3 | 2006-12-12 13:23:43 +0000 | [diff] [blame] | 795 | // And Lo bits. |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 796 | Result = CurDAG->getMachineNode(PPC::ORI8, dl, MVT::i64, |
| 797 | SDValue(Result, 0), getI32Imm(Lo)); |
Jim Laskey | 78f97f3 | 2006-12-12 13:23:43 +0000 | [diff] [blame] | 798 | } else { |
| 799 | // Just the Hi bits. |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 800 | Result = CurDAG->getMachineNode(PPC::LIS8, dl, MVT::i64, getI32Imm(Hi)); |
Jim Laskey | 78f97f3 | 2006-12-12 13:23:43 +0000 | [diff] [blame] | 801 | } |
| 802 | |
| 803 | // If no shift, we're done. |
| 804 | if (!Shift) return Result; |
| 805 | |
| 806 | // Shift for next step if the upper 32-bits were not zero. |
| 807 | if (Imm) { |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 808 | Result = CurDAG->getMachineNode(PPC::RLDICR, dl, MVT::i64, |
| 809 | SDValue(Result, 0), |
| 810 | getI32Imm(Shift), |
| 811 | getI32Imm(63 - Shift)); |
Jim Laskey | 78f97f3 | 2006-12-12 13:23:43 +0000 | [diff] [blame] | 812 | } |
| 813 | |
| 814 | // Add in the last bits as required. |
| 815 | if ((Hi = (Remainder >> 16) & 0xFFFF)) { |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 816 | Result = CurDAG->getMachineNode(PPC::ORIS8, dl, MVT::i64, |
| 817 | SDValue(Result, 0), getI32Imm(Hi)); |
Jim Laskey | 78f97f3 | 2006-12-12 13:23:43 +0000 | [diff] [blame] | 818 | } |
| 819 | if ((Lo = Remainder & 0xFFFF)) { |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 820 | Result = CurDAG->getMachineNode(PPC::ORI8, dl, MVT::i64, |
| 821 | SDValue(Result, 0), getI32Imm(Lo)); |
Jim Laskey | 78f97f3 | 2006-12-12 13:23:43 +0000 | [diff] [blame] | 822 | } |
| 823 | |
| 824 | return Result; |
| 825 | } |
| 826 | break; |
| 827 | } |
| 828 | |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 829 | case ISD::SETCC: |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 830 | return SelectSETCC(N); |
Evan Cheng | 3416721 | 2006-02-09 00:37:58 +0000 | [diff] [blame] | 831 | case PPCISD::GlobalBaseReg: |
Evan Cheng | 9ade218 | 2006-08-26 05:34:46 +0000 | [diff] [blame] | 832 | return getGlobalBaseReg(); |
Chris Lattner | 860e886 | 2005-11-17 07:30:41 +0000 | [diff] [blame] | 833 | |
Chris Lattner | e28e40a | 2005-08-25 00:45:43 +0000 | [diff] [blame] | 834 | case ISD::FrameIndex: { |
| 835 | int FI = cast<FrameIndexSDNode>(N)->getIndex(); |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 836 | SDValue TFI = CurDAG->getTargetFrameIndex(FI, N->getValueType(0)); |
| 837 | unsigned Opc = N->getValueType(0) == MVT::i32 ? PPC::ADDI : PPC::ADDI8; |
Chris Lattner | ccbe2ec | 2006-08-15 23:48:22 +0000 | [diff] [blame] | 838 | if (N->hasOneUse()) |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 839 | return CurDAG->SelectNodeTo(N, Opc, N->getValueType(0), TFI, |
Evan Cheng | 95514ba | 2006-08-26 08:00:10 +0000 | [diff] [blame] | 840 | getSmallIPtrImm(0)); |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 841 | return CurDAG->getMachineNode(Opc, dl, N->getValueType(0), TFI, |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 842 | getSmallIPtrImm(0)); |
Chris Lattner | e28e40a | 2005-08-25 00:45:43 +0000 | [diff] [blame] | 843 | } |
Chris Lattner | 6d92cad | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 844 | |
| 845 | case PPCISD::MFCR: { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 846 | SDValue InFlag = N->getOperand(1); |
Chris Lattner | 6d92cad | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 847 | // Use MFOCRF if supported. |
Evan Cheng | 152b7e1 | 2007-10-23 06:42:42 +0000 | [diff] [blame] | 848 | if (PPCSubTarget.isGigaProcessor()) |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 849 | return CurDAG->getMachineNode(PPC::MFOCRF, dl, MVT::i32, |
| 850 | N->getOperand(0), InFlag); |
Chris Lattner | 6d92cad | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 851 | else |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 852 | return CurDAG->getMachineNode(PPC::MFCR, dl, MVT::i32, InFlag); |
Chris Lattner | 6d92cad | 2006-03-26 10:06:40 +0000 | [diff] [blame] | 853 | } |
| 854 | |
Chris Lattner | 88add10 | 2005-09-28 22:50:24 +0000 | [diff] [blame] | 855 | case ISD::SDIV: { |
Nate Begeman | 405e3ec | 2005-10-21 00:02:42 +0000 | [diff] [blame] | 856 | // FIXME: since this depends on the setting of the carry flag from the srawi |
| 857 | // we should really be making notes about that for the scheduler. |
| 858 | // FIXME: It sure would be nice if we could cheaply recognize the |
| 859 | // srl/add/sra pattern the dag combiner will generate for this as |
| 860 | // sra/addze rather than having to handle sdiv ourselves. oh well. |
Chris Lattner | 8784a23 | 2005-08-25 17:50:06 +0000 | [diff] [blame] | 861 | unsigned Imm; |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 862 | if (isInt32Immediate(N->getOperand(1), Imm)) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 863 | SDValue N0 = N->getOperand(0); |
Chris Lattner | 8784a23 | 2005-08-25 17:50:06 +0000 | [diff] [blame] | 864 | if ((signed)Imm > 0 && isPowerOf2_32(Imm)) { |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 865 | SDNode *Op = |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 866 | CurDAG->getMachineNode(PPC::SRAWI, dl, MVT::i32, MVT::Flag, |
| 867 | N0, getI32Imm(Log2_32(Imm))); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 868 | return CurDAG->SelectNodeTo(N, PPC::ADDZE, MVT::i32, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 869 | SDValue(Op, 0), SDValue(Op, 1)); |
Chris Lattner | 8784a23 | 2005-08-25 17:50:06 +0000 | [diff] [blame] | 870 | } else if ((signed)Imm < 0 && isPowerOf2_32(-Imm)) { |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 871 | SDNode *Op = |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 872 | CurDAG->getMachineNode(PPC::SRAWI, dl, MVT::i32, MVT::Flag, |
| 873 | N0, getI32Imm(Log2_32(-Imm))); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 874 | SDValue PT = |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 875 | SDValue(CurDAG->getMachineNode(PPC::ADDZE, dl, MVT::i32, |
| 876 | SDValue(Op, 0), SDValue(Op, 1)), |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 877 | 0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 878 | return CurDAG->SelectNodeTo(N, PPC::NEG, MVT::i32, PT); |
Chris Lattner | 8784a23 | 2005-08-25 17:50:06 +0000 | [diff] [blame] | 879 | } |
| 880 | } |
Chris Lattner | 047b952 | 2005-08-25 22:04:30 +0000 | [diff] [blame] | 881 | |
Chris Lattner | 237733e | 2005-09-29 23:33:31 +0000 | [diff] [blame] | 882 | // Other cases are autogenerated. |
| 883 | break; |
Chris Lattner | 047b952 | 2005-08-25 22:04:30 +0000 | [diff] [blame] | 884 | } |
Chris Lattner | 4eab714 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 885 | |
| 886 | case ISD::LOAD: { |
| 887 | // Handle preincrement loads. |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 888 | LoadSDNode *LD = cast<LoadSDNode>(N); |
Owen Anderson | e50ed30 | 2009-08-10 22:56:29 +0000 | [diff] [blame] | 889 | EVT LoadedVT = LD->getMemoryVT(); |
Chris Lattner | 4eab714 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 890 | |
| 891 | // Normal loads are handled by code generated from the .td file. |
| 892 | if (LD->getAddressingMode() != ISD::PRE_INC) |
| 893 | break; |
| 894 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 895 | SDValue Offset = LD->getOffset(); |
Chris Lattner | 5b3bbc7 | 2006-11-11 04:53:30 +0000 | [diff] [blame] | 896 | if (isa<ConstantSDNode>(Offset) || |
| 897 | Offset.getOpcode() == ISD::TargetGlobalAddress) { |
Chris Lattner | 0851b4f | 2006-11-15 19:55:13 +0000 | [diff] [blame] | 898 | |
| 899 | unsigned Opcode; |
| 900 | bool isSExt = LD->getExtensionType() == ISD::SEXTLOAD; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 901 | if (LD->getValueType(0) != MVT::i64) { |
Chris Lattner | 0851b4f | 2006-11-15 19:55:13 +0000 | [diff] [blame] | 902 | // Handle PPC32 integer and normal FP loads. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 903 | assert((!isSExt || LoadedVT == MVT::i16) && "Invalid sext update load"); |
| 904 | switch (LoadedVT.getSimpleVT().SimpleTy) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 905 | default: llvm_unreachable("Invalid PPC load type!"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 906 | case MVT::f64: Opcode = PPC::LFDU; break; |
| 907 | case MVT::f32: Opcode = PPC::LFSU; break; |
| 908 | case MVT::i32: Opcode = PPC::LWZU; break; |
| 909 | case MVT::i16: Opcode = isSExt ? PPC::LHAU : PPC::LHZU; break; |
| 910 | case MVT::i1: |
| 911 | case MVT::i8: Opcode = PPC::LBZU; break; |
Chris Lattner | 0851b4f | 2006-11-15 19:55:13 +0000 | [diff] [blame] | 912 | } |
| 913 | } else { |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 914 | assert(LD->getValueType(0) == MVT::i64 && "Unknown load result type!"); |
| 915 | assert((!isSExt || LoadedVT == MVT::i16) && "Invalid sext update load"); |
| 916 | switch (LoadedVT.getSimpleVT().SimpleTy) { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 917 | default: llvm_unreachable("Invalid PPC load type!"); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 918 | case MVT::i64: Opcode = PPC::LDU; break; |
| 919 | case MVT::i32: Opcode = PPC::LWZU8; break; |
| 920 | case MVT::i16: Opcode = isSExt ? PPC::LHAU8 : PPC::LHZU8; break; |
| 921 | case MVT::i1: |
| 922 | case MVT::i8: Opcode = PPC::LBZU8; break; |
Chris Lattner | 0851b4f | 2006-11-15 19:55:13 +0000 | [diff] [blame] | 923 | } |
| 924 | } |
| 925 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 926 | SDValue Chain = LD->getChain(); |
| 927 | SDValue Base = LD->getBasePtr(); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 928 | SDValue Ops[] = { Offset, Base, Chain }; |
Chris Lattner | 4eab714 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 929 | // FIXME: PPC64 |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 930 | return CurDAG->getMachineNode(Opcode, dl, LD->getValueType(0), |
| 931 | PPCLowering.getPointerTy(), |
| 932 | MVT::Other, Ops, 3); |
Chris Lattner | 4eab714 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 933 | } else { |
Torok Edwin | c23197a | 2009-07-14 16:55:14 +0000 | [diff] [blame] | 934 | llvm_unreachable("R+R preindex loads not supported yet!"); |
Chris Lattner | 4eab714 | 2006-11-10 02:08:47 +0000 | [diff] [blame] | 935 | } |
| 936 | } |
| 937 | |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 938 | case ISD::AND: { |
Nate Begeman | f42f133 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 939 | unsigned Imm, Imm2, SH, MB, ME; |
| 940 | |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 941 | // If this is an and of a value rotated between 0 and 31 bits and then and'd |
| 942 | // with a mask, emit rlwinm |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 943 | if (isInt32Immediate(N->getOperand(1), Imm) && |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 944 | isRotateAndMask(N->getOperand(0).getNode(), Imm, false, SH, MB, ME)) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 945 | SDValue Val = N->getOperand(0).getOperand(0); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 946 | SDValue Ops[] = { Val, getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) }; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 947 | return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4); |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 948 | } |
Nate Begeman | f42f133 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 949 | // If this is just a masked value where the input is not handled above, and |
| 950 | // is not a rotate-left (handled by a pattern in the .td file), emit rlwinm |
| 951 | if (isInt32Immediate(N->getOperand(1), Imm) && |
| 952 | isRunOfOnes(Imm, MB, ME) && |
| 953 | N->getOperand(0).getOpcode() != ISD::ROTL) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 954 | SDValue Val = N->getOperand(0); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 955 | SDValue Ops[] = { Val, getI32Imm(0), getI32Imm(MB), getI32Imm(ME) }; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 956 | return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4); |
Nate Begeman | f42f133 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 957 | } |
| 958 | // AND X, 0 -> 0, not "rlwinm 32". |
| 959 | if (isInt32Immediate(N->getOperand(1), Imm) && (Imm == 0)) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 960 | ReplaceUses(SDValue(N, 0), N->getOperand(1)); |
Nate Begeman | f42f133 | 2006-09-22 05:01:56 +0000 | [diff] [blame] | 961 | return NULL; |
| 962 | } |
Nate Begeman | 50fb3c4 | 2005-12-24 01:00:15 +0000 | [diff] [blame] | 963 | // ISD::OR doesn't get all the bitfield insertion fun. |
| 964 | // (and (or x, c1), c2) where isRunOfOnes(~(c1^c2)) is a bitfield insert |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 965 | if (isInt32Immediate(N->getOperand(1), Imm) && |
Nate Begeman | 50fb3c4 | 2005-12-24 01:00:15 +0000 | [diff] [blame] | 966 | N->getOperand(0).getOpcode() == ISD::OR && |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 967 | isInt32Immediate(N->getOperand(0).getOperand(1), Imm2)) { |
Chris Lattner | c9a5ef5 | 2006-01-05 18:32:49 +0000 | [diff] [blame] | 968 | unsigned MB, ME; |
Nate Begeman | 50fb3c4 | 2005-12-24 01:00:15 +0000 | [diff] [blame] | 969 | Imm = ~(Imm^Imm2); |
| 970 | if (isRunOfOnes(Imm, MB, ME)) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 971 | SDValue Ops[] = { N->getOperand(0).getOperand(0), |
Evan Cheng | 0b828e0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 972 | N->getOperand(0).getOperand(1), |
| 973 | getI32Imm(0), getI32Imm(MB),getI32Imm(ME) }; |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 974 | return CurDAG->getMachineNode(PPC::RLWIMI, dl, MVT::i32, Ops, 5); |
Nate Begeman | 50fb3c4 | 2005-12-24 01:00:15 +0000 | [diff] [blame] | 975 | } |
| 976 | } |
Chris Lattner | 237733e | 2005-09-29 23:33:31 +0000 | [diff] [blame] | 977 | |
| 978 | // Other cases are autogenerated. |
| 979 | break; |
Nate Begeman | cffc32b | 2005-08-18 07:30:46 +0000 | [diff] [blame] | 980 | } |
Nate Begeman | 02b88a4 | 2005-08-19 00:38:14 +0000 | [diff] [blame] | 981 | case ISD::OR: |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 982 | if (N->getValueType(0) == MVT::i32) |
Chris Lattner | ccbe2ec | 2006-08-15 23:48:22 +0000 | [diff] [blame] | 983 | if (SDNode *I = SelectBitfieldInsert(N)) |
| 984 | return I; |
Chris Lattner | d3d2cf5 | 2005-09-29 00:59:32 +0000 | [diff] [blame] | 985 | |
Chris Lattner | 237733e | 2005-09-29 23:33:31 +0000 | [diff] [blame] | 986 | // Other cases are autogenerated. |
| 987 | break; |
Nate Begeman | c15ed44 | 2005-08-18 23:38:00 +0000 | [diff] [blame] | 988 | case ISD::SHL: { |
| 989 | unsigned Imm, SH, MB, ME; |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 990 | if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::AND, Imm) && |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 991 | isRotateAndMask(N, Imm, true, SH, MB, ME)) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 992 | SDValue Ops[] = { N->getOperand(0).getOperand(0), |
Evan Cheng | 0b828e0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 993 | getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) }; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 994 | return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4); |
Nate Begeman | 8d94832 | 2005-10-19 01:12:32 +0000 | [diff] [blame] | 995 | } |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 996 | |
| 997 | // Other cases are autogenerated. |
| 998 | break; |
Nate Begeman | c15ed44 | 2005-08-18 23:38:00 +0000 | [diff] [blame] | 999 | } |
| 1000 | case ISD::SRL: { |
| 1001 | unsigned Imm, SH, MB, ME; |
Gabor Greif | ba36cb5 | 2008-08-28 21:40:38 +0000 | [diff] [blame] | 1002 | if (isOpcWithIntImmediate(N->getOperand(0).getNode(), ISD::AND, Imm) && |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1003 | isRotateAndMask(N, Imm, true, SH, MB, ME)) { |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1004 | SDValue Ops[] = { N->getOperand(0).getOperand(0), |
Evan Cheng | 0b828e0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 1005 | getI32Imm(SH), getI32Imm(MB), getI32Imm(ME) }; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1006 | return CurDAG->SelectNodeTo(N, PPC::RLWINM, MVT::i32, Ops, 4); |
Nate Begeman | 8d94832 | 2005-10-19 01:12:32 +0000 | [diff] [blame] | 1007 | } |
Nate Begeman | 2d5aff7 | 2005-10-19 18:42:01 +0000 | [diff] [blame] | 1008 | |
| 1009 | // Other cases are autogenerated. |
| 1010 | break; |
Nate Begeman | c15ed44 | 2005-08-18 23:38:00 +0000 | [diff] [blame] | 1011 | } |
Chris Lattner | 13794f5 | 2005-08-26 18:46:49 +0000 | [diff] [blame] | 1012 | case ISD::SELECT_CC: { |
| 1013 | ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get(); |
| 1014 | |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 1015 | // Handle the setcc cases here. select_cc lhs, 0, 1, 0, cc |
Chris Lattner | 13794f5 | 2005-08-26 18:46:49 +0000 | [diff] [blame] | 1016 | if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N->getOperand(1))) |
| 1017 | if (ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(N->getOperand(2))) |
| 1018 | if (ConstantSDNode *N3C = dyn_cast<ConstantSDNode>(N->getOperand(3))) |
| 1019 | if (N1C->isNullValue() && N3C->isNullValue() && |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1020 | N2C->getZExtValue() == 1ULL && CC == ISD::SETNE && |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 1021 | // FIXME: Implement this optzn for PPC64. |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1022 | N->getValueType(0) == MVT::i32) { |
Evan Cheng | 7e9b26f | 2006-02-09 07:17:49 +0000 | [diff] [blame] | 1023 | SDNode *Tmp = |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 1024 | CurDAG->getMachineNode(PPC::ADDIC, dl, MVT::i32, MVT::Flag, |
| 1025 | N->getOperand(0), getI32Imm(~0U)); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1026 | return CurDAG->SelectNodeTo(N, PPC::SUBFE, MVT::i32, |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1027 | SDValue(Tmp, 0), N->getOperand(0), |
| 1028 | SDValue(Tmp, 1)); |
Chris Lattner | 13794f5 | 2005-08-26 18:46:49 +0000 | [diff] [blame] | 1029 | } |
Chris Lattner | 8a2d3ca | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 1030 | |
Dale Johannesen | f5f5dce | 2009-02-06 19:16:40 +0000 | [diff] [blame] | 1031 | SDValue CCReg = SelectCC(N->getOperand(0), N->getOperand(1), CC, dl); |
Chris Lattner | df4ed63 | 2006-11-17 22:10:59 +0000 | [diff] [blame] | 1032 | unsigned BROpc = getPredicateForSetCC(CC); |
Chris Lattner | 8a2d3ca | 2005-08-26 21:23:58 +0000 | [diff] [blame] | 1033 | |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 1034 | unsigned SelectCCOp; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1035 | if (N->getValueType(0) == MVT::i32) |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 1036 | SelectCCOp = PPC::SELECT_CC_I4; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1037 | else if (N->getValueType(0) == MVT::i64) |
Chris Lattner | c08f902 | 2006-06-27 00:04:13 +0000 | [diff] [blame] | 1038 | SelectCCOp = PPC::SELECT_CC_I8; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1039 | else if (N->getValueType(0) == MVT::f32) |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 1040 | SelectCCOp = PPC::SELECT_CC_F4; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1041 | else if (N->getValueType(0) == MVT::f64) |
Chris Lattner | 919c032 | 2005-10-01 01:35:02 +0000 | [diff] [blame] | 1042 | SelectCCOp = PPC::SELECT_CC_F8; |
Chris Lattner | 710ff32 | 2006-04-08 22:45:08 +0000 | [diff] [blame] | 1043 | else |
| 1044 | SelectCCOp = PPC::SELECT_CC_VRRC; |
| 1045 | |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1046 | SDValue Ops[] = { CCReg, N->getOperand(2), N->getOperand(3), |
Evan Cheng | 0b828e0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 1047 | getI32Imm(BROpc) }; |
| 1048 | return CurDAG->SelectNodeTo(N, SelectCCOp, N->getValueType(0), Ops, 4); |
Chris Lattner | 13794f5 | 2005-08-26 18:46:49 +0000 | [diff] [blame] | 1049 | } |
Chris Lattner | 18258c6 | 2006-11-17 22:37:34 +0000 | [diff] [blame] | 1050 | case PPCISD::COND_BRANCH: { |
Dan Gohman | cbb7ab2 | 2008-11-05 17:16:24 +0000 | [diff] [blame] | 1051 | // Op #0 is the Chain. |
Chris Lattner | 18258c6 | 2006-11-17 22:37:34 +0000 | [diff] [blame] | 1052 | // Op #1 is the PPC::PRED_* number. |
| 1053 | // Op #2 is the CR# |
| 1054 | // Op #3 is the Dest MBB |
Dan Gohman | 8be6bbe | 2008-11-05 04:14:16 +0000 | [diff] [blame] | 1055 | // Op #4 is the Flag. |
Evan Cheng | 2bda17c | 2007-06-29 01:25:06 +0000 | [diff] [blame] | 1056 | // Prevent PPC::PRED_* from being selected into LI. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1057 | SDValue Pred = |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 1058 | getI32Imm(cast<ConstantSDNode>(N->getOperand(1))->getZExtValue()); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1059 | SDValue Ops[] = { Pred, N->getOperand(2), N->getOperand(3), |
Chris Lattner | 18258c6 | 2006-11-17 22:37:34 +0000 | [diff] [blame] | 1060 | N->getOperand(0), N->getOperand(4) }; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1061 | return CurDAG->SelectNodeTo(N, PPC::BCC, MVT::Other, Ops, 5); |
Chris Lattner | 18258c6 | 2006-11-17 22:37:34 +0000 | [diff] [blame] | 1062 | } |
Nate Begeman | 81e8097 | 2006-03-17 01:40:33 +0000 | [diff] [blame] | 1063 | case ISD::BR_CC: { |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 1064 | ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get(); |
Dale Johannesen | f5f5dce | 2009-02-06 19:16:40 +0000 | [diff] [blame] | 1065 | SDValue CondCode = SelectCC(N->getOperand(2), N->getOperand(3), CC, dl); |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1066 | SDValue Ops[] = { getI32Imm(getPredicateForSetCC(CC)), CondCode, |
Evan Cheng | 0b828e0 | 2006-08-27 08:14:06 +0000 | [diff] [blame] | 1067 | N->getOperand(4), N->getOperand(0) }; |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1068 | return CurDAG->SelectNodeTo(N, PPC::BCC, MVT::Other, Ops, 4); |
Chris Lattner | 2fbb457 | 2005-08-21 18:50:37 +0000 | [diff] [blame] | 1069 | } |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1070 | case ISD::BRIND: { |
Chris Lattner | cf00631 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1071 | // FIXME: Should custom lower this. |
Dan Gohman | 475871a | 2008-07-27 21:46:04 +0000 | [diff] [blame] | 1072 | SDValue Chain = N->getOperand(0); |
| 1073 | SDValue Target = N->getOperand(1); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1074 | unsigned Opc = Target.getValueType() == MVT::i32 ? PPC::MTCTR : PPC::MTCTR8; |
Dan Gohman | 602b0c8 | 2009-09-25 18:54:59 +0000 | [diff] [blame] | 1075 | Chain = SDValue(CurDAG->getMachineNode(Opc, dl, MVT::Other, Target, |
| 1076 | Chain), 0); |
Owen Anderson | 825b72b | 2009-08-11 20:47:22 +0000 | [diff] [blame] | 1077 | return CurDAG->SelectNodeTo(N, PPC::BCTR, MVT::Other, Chain); |
Nate Begeman | 37efe67 | 2006-04-22 18:53:45 +0000 | [diff] [blame] | 1078 | } |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 1079 | } |
Chris Lattner | 25dae72 | 2005-09-03 00:53:47 +0000 | [diff] [blame] | 1080 | |
Dan Gohman | eeb3a00 | 2010-01-05 01:24:18 +0000 | [diff] [blame] | 1081 | return SelectCode(N); |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 1082 | } |
| 1083 | |
| 1084 | |
Chris Lattner | cf00631 | 2006-06-10 01:15:02 +0000 | [diff] [blame] | 1085 | |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 1086 | /// createPPCISelDag - This pass converts a legalized DAG into a |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 1087 | /// PowerPC-specific DAG, ready for instruction scheduling. |
| 1088 | /// |
Evan Cheng | c4c6257 | 2006-03-13 23:20:37 +0000 | [diff] [blame] | 1089 | FunctionPass *llvm::createPPCISelDag(PPCTargetMachine &TM) { |
Nate Begeman | 1d9d742 | 2005-10-18 00:28:58 +0000 | [diff] [blame] | 1090 | return new PPCDAGToDAGISel(TM); |
Chris Lattner | a5a91b1 | 2005-08-17 19:33:03 +0000 | [diff] [blame] | 1091 | } |
| 1092 | |