blob: 61c38ea6d868ef45e780846430d1457a755329a0 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000016#include "PPCPerfectShuffle.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000017#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000020#include "llvm/ADT/VectorExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000026#include "llvm/CodeGen/PseudoSourceValue.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000028#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +000029#include "llvm/CallingConv.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000030#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000031#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000032#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000033#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000034#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000035#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/ErrorHandling.h"
37#include "llvm/Support/raw_ostream.h"
Jay Foad8d730fb2009-05-11 19:38:09 +000038#include "llvm/DerivedTypes.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000039using namespace llvm;
40
Owen Andersone50ed302009-08-10 22:56:29 +000041static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000042 CCValAssign::LocInfo &LocInfo,
43 ISD::ArgFlagsTy &ArgFlags,
44 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000045static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, EVT &ValVT,
46 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000047 CCValAssign::LocInfo &LocInfo,
48 ISD::ArgFlagsTy &ArgFlags,
49 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000050static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, EVT &ValVT,
51 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000052 CCValAssign::LocInfo &LocInfo,
53 ISD::ArgFlagsTy &ArgFlags,
54 CCState &State);
55
Scott Michelfdc40a02009-02-17 22:15:04 +000056static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc",
Chris Lattner3ee77402007-06-19 05:46:06 +000057cl::desc("enable preincrement load/store generation on PPC (experimental)"),
58 cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000059
Chris Lattnerf0144122009-07-28 03:13:23 +000060static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
61 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000062 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000063
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000064 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000065}
66
Chris Lattner331d1bc2006-11-02 01:44:04 +000067PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000068 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Scott Michelfdc40a02009-02-17 22:15:04 +000069
Nate Begeman405e3ec2005-10-21 00:02:42 +000070 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000071
Chris Lattnerd145a612005-09-27 22:18:25 +000072 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000073 setUseUnderscoreSetJmp(true);
74 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Chris Lattner7c5a3d32005-08-16 17:14:42 +000076 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +000077 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
78 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
79 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000080
Evan Chengc5484282006-10-04 00:56:09 +000081 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000082 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
83 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000084
Owen Anderson825b72b2009-08-11 20:47:22 +000085 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000086
Chris Lattner94e509c2006-11-10 23:58:45 +000087 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000088 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
89 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
91 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
92 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
93 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
96 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
97 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000098
Dale Johannesen6eaeff22007-10-10 01:01:31 +000099 // This is used in the ppcf128->int sequence. Note it has different semantics
100 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000101 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000102
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000103 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 setOperationAction(ISD::SREM, MVT::i32, Expand);
105 setOperationAction(ISD::UREM, MVT::i32, Expand);
106 setOperationAction(ISD::SREM, MVT::i64, Expand);
107 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000108
109 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
111 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
112 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
113 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
114 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
115 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
116 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
117 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000118
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000119 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000120 setOperationAction(ISD::FSIN , MVT::f64, Expand);
121 setOperationAction(ISD::FCOS , MVT::f64, Expand);
122 setOperationAction(ISD::FREM , MVT::f64, Expand);
123 setOperationAction(ISD::FPOW , MVT::f64, Expand);
124 setOperationAction(ISD::FSIN , MVT::f32, Expand);
125 setOperationAction(ISD::FCOS , MVT::f32, Expand);
126 setOperationAction(ISD::FREM , MVT::f32, Expand);
127 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000128
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000130
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000131 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +0000132 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000133 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
134 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000135 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000136
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
138 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000139
Nate Begemand88fc032006-01-14 03:14:10 +0000140 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
142 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
143 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
144 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
145 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
146 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000147
Nate Begeman35ef9132006-01-11 21:21:00 +0000148 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
150 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000152 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000153 setOperationAction(ISD::SELECT, MVT::i32, Expand);
154 setOperationAction(ISD::SELECT, MVT::i64, Expand);
155 setOperationAction(ISD::SELECT, MVT::f32, Expand);
156 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000157
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000158 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000159 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
160 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000161
Nate Begeman750ac1b2006-02-01 07:19:44 +0000162 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000164
Nate Begeman81e80972006-03-17 01:40:33 +0000165 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000167
Owen Anderson825b72b2009-08-11 20:47:22 +0000168 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000169
Chris Lattnerf7605322005-08-31 21:09:52 +0000170 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000172
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000173 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000174 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
175 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000176
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
178 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
179 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
180 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000181
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000182 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000183 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000184
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
186 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
187 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
188 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000189
190
191 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000192 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000193 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
194 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000195 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
197 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
198 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
199 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000200 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
202 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000203
Nate Begeman1db3c922008-08-11 17:36:31 +0000204 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000206
207 // TRAMPOLINE is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000209
Nate Begemanacc398c2006-01-25 18:21:52 +0000210 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000211 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000212
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000213 // VAARG is custom lowered with the 32-bit SVR4 ABI.
214 if ( TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
215 && !TM.getSubtarget<PPCSubtarget>().isPPC64())
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 setOperationAction(ISD::VAARG, MVT::Other, Custom);
Nicolas Geoffray01119992007-04-03 13:59:52 +0000217 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000219
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000220 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000221 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
222 setOperationAction(ISD::VAEND , MVT::Other, Expand);
223 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
224 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
225 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
226 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000227
Chris Lattner6d92cad2006-03-26 10:06:40 +0000228 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000230
Dale Johannesen53e4e442008-11-07 22:54:33 +0000231 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000232 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
233 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
234 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
235 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
236 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
237 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
238 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
241 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
242 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
243 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000244
Chris Lattnera7a58542006-06-16 17:34:12 +0000245 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000246 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000247 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
248 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
249 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
250 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000251 // This is just the low 32 bits of a (signed) fp->i64 conversion.
252 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000253 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000254
Chris Lattner7fbcef72006-03-24 07:53:47 +0000255 // FIXME: disable this lowered code. This generates 64-bit register values,
256 // and we don't model the fact that the top part is clobbered by calls. We
257 // need to flag these together so that the value isn't live across a call.
Owen Anderson825b72b2009-08-11 20:47:22 +0000258 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000259 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000260 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000262 }
263
Chris Lattnera7a58542006-06-16 17:34:12 +0000264 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000265 // 64-bit PowerPC implementations can support i64 types directly
Owen Anderson825b72b2009-08-11 20:47:22 +0000266 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000267 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000269 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
271 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
272 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000273 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000274 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
276 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
277 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000278 }
Evan Chengd30bf012006-03-01 01:11:20 +0000279
Nate Begeman425a9692005-11-29 08:17:20 +0000280 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000281 // First set operation action for all vector types to expand. Then we
282 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000283 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
284 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
285 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000286
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000287 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000288 setOperationAction(ISD::ADD , VT, Legal);
289 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000290
Chris Lattner7ff7e672006-04-04 17:25:31 +0000291 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000292 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000294
295 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000296 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000298 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000300 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000302 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000304 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000306 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000308
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000309 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000310 setOperationAction(ISD::MUL , VT, Expand);
311 setOperationAction(ISD::SDIV, VT, Expand);
312 setOperationAction(ISD::SREM, VT, Expand);
313 setOperationAction(ISD::UDIV, VT, Expand);
314 setOperationAction(ISD::UREM, VT, Expand);
315 setOperationAction(ISD::FDIV, VT, Expand);
316 setOperationAction(ISD::FNEG, VT, Expand);
317 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
318 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
319 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
320 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
321 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
322 setOperationAction(ISD::UDIVREM, VT, Expand);
323 setOperationAction(ISD::SDIVREM, VT, Expand);
324 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
325 setOperationAction(ISD::FPOW, VT, Expand);
326 setOperationAction(ISD::CTPOP, VT, Expand);
327 setOperationAction(ISD::CTLZ, VT, Expand);
328 setOperationAction(ISD::CTTZ, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000329 }
330
Chris Lattner7ff7e672006-04-04 17:25:31 +0000331 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
332 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000334
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::AND , MVT::v4i32, Legal);
336 setOperationAction(ISD::OR , MVT::v4i32, Legal);
337 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
338 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
339 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
340 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000341
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
343 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
344 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
345 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000346
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
348 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
349 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
350 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000351
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
353 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000354
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
356 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
357 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
358 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000359 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000360
Owen Anderson825b72b2009-08-11 20:47:22 +0000361 setShiftAmountType(MVT::i32);
Duncan Sands03228082008-11-23 15:47:28 +0000362 setBooleanContents(ZeroOrOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000363
Jim Laskey2ad9f172007-02-22 14:56:36 +0000364 if (TM.getSubtarget<PPCSubtarget>().isPPC64()) {
Chris Lattner10da9572006-10-18 01:20:43 +0000365 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000366 setExceptionPointerRegister(PPC::X3);
367 setExceptionSelectorRegister(PPC::X4);
368 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000369 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000370 setExceptionPointerRegister(PPC::R3);
371 setExceptionSelectorRegister(PPC::R4);
372 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000373
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000374 // We have target-specific dag combine patterns for the following nodes:
375 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000376 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000377 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000378 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000379
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000380 // Darwin long double math library functions have $LDBL128 appended.
381 if (TM.getSubtarget<PPCSubtarget>().isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000382 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000383 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
384 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000385 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
386 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000387 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
388 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
389 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
390 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
391 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000392 }
393
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000394 computeRegisterProperties();
395}
396
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000397/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
398/// function arguments in the caller parameter area.
399unsigned PPCTargetLowering::getByValTypeAlignment(const Type *Ty) const {
400 TargetMachine &TM = getTargetMachine();
401 // Darwin passes everything on 4 byte boundary.
402 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
403 return 4;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000404 // FIXME SVR4 TBD
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000405 return 4;
406}
407
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000408const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
409 switch (Opcode) {
410 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000411 case PPCISD::FSEL: return "PPCISD::FSEL";
412 case PPCISD::FCFID: return "PPCISD::FCFID";
413 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
414 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
415 case PPCISD::STFIWX: return "PPCISD::STFIWX";
416 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
417 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
418 case PPCISD::VPERM: return "PPCISD::VPERM";
419 case PPCISD::Hi: return "PPCISD::Hi";
420 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000421 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000422 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
423 case PPCISD::LOAD: return "PPCISD::LOAD";
424 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000425 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
426 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
427 case PPCISD::SRL: return "PPCISD::SRL";
428 case PPCISD::SRA: return "PPCISD::SRA";
429 case PPCISD::SHL: return "PPCISD::SHL";
430 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
431 case PPCISD::STD_32: return "PPCISD::STD_32";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000432 case PPCISD::CALL_SVR4: return "PPCISD::CALL_SVR4";
433 case PPCISD::CALL_Darwin: return "PPCISD::CALL_Darwin";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000434 case PPCISD::NOP: return "PPCISD::NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000435 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +0000436 case PPCISD::BCTRL_Darwin: return "PPCISD::BCTRL_Darwin";
437 case PPCISD::BCTRL_SVR4: return "PPCISD::BCTRL_SVR4";
Evan Cheng53301922008-07-12 02:23:19 +0000438 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
439 case PPCISD::MFCR: return "PPCISD::MFCR";
440 case PPCISD::VCMP: return "PPCISD::VCMP";
441 case PPCISD::VCMPo: return "PPCISD::VCMPo";
442 case PPCISD::LBRX: return "PPCISD::LBRX";
443 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000444 case PPCISD::LARX: return "PPCISD::LARX";
445 case PPCISD::STCX: return "PPCISD::STCX";
446 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
447 case PPCISD::MFFS: return "PPCISD::MFFS";
448 case PPCISD::MTFSB0: return "PPCISD::MTFSB0";
449 case PPCISD::MTFSB1: return "PPCISD::MTFSB1";
450 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
451 case PPCISD::MTFSF: return "PPCISD::MTFSF";
Evan Cheng53301922008-07-12 02:23:19 +0000452 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000453 }
454}
455
Owen Anderson825b72b2009-08-11 20:47:22 +0000456MVT::SimpleValueType PPCTargetLowering::getSetCCResultType(EVT VT) const {
457 return MVT::i32;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000458}
459
Bill Wendlingb4202b82009-07-01 18:50:55 +0000460/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000461unsigned PPCTargetLowering::getFunctionAlignment(const Function *F) const {
462 if (getTargetMachine().getSubtarget<PPCSubtarget>().isDarwin())
463 return F->hasFnAttr(Attribute::OptimizeForSize) ? 2 : 4;
464 else
465 return 2;
466}
Scott Michel5b8f82e2008-03-10 15:42:14 +0000467
Chris Lattner1a635d62006-04-14 06:01:58 +0000468//===----------------------------------------------------------------------===//
469// Node matching predicates, for use by the tblgen matching code.
470//===----------------------------------------------------------------------===//
471
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000472/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000473static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000474 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000475 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000476 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000477 // Maybe this has already been legalized into the constant pool?
478 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000479 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000480 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000481 }
482 return false;
483}
484
Chris Lattnerddb739e2006-04-06 17:23:16 +0000485/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
486/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000487static bool isConstantOrUndef(int Op, int Val) {
488 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000489}
490
491/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
492/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000493bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000494 if (!isUnary) {
495 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000496 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000497 return false;
498 } else {
499 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000500 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
501 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000502 return false;
503 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000504 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000505}
506
507/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
508/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000509bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000510 if (!isUnary) {
511 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000512 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
513 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000514 return false;
515 } else {
516 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000517 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
518 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
519 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
520 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000521 return false;
522 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000523 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000524}
525
Chris Lattnercaad1632006-04-06 22:02:42 +0000526/// isVMerge - Common function, used to match vmrg* shuffles.
527///
Nate Begeman9008ca62009-04-27 18:41:29 +0000528static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000529 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000530 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000531 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000532 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
533 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000534
Chris Lattner116cc482006-04-06 21:11:54 +0000535 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
536 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000537 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000538 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000539 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000540 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000541 return false;
542 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000543 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000544}
545
546/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
547/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000548bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
549 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000550 if (!isUnary)
551 return isVMerge(N, UnitSize, 8, 24);
552 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000553}
554
555/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
556/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Nate Begeman9008ca62009-04-27 18:41:29 +0000557bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
558 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000559 if (!isUnary)
560 return isVMerge(N, UnitSize, 0, 16);
561 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000562}
563
564
Chris Lattnerd0608e12006-04-06 18:26:28 +0000565/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
566/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000567int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000568 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000569 "PPC only supports shuffles by bytes!");
570
571 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
572
Chris Lattnerd0608e12006-04-06 18:26:28 +0000573 // Find the first non-undef value in the shuffle mask.
574 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000575 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000576 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000577
Chris Lattnerd0608e12006-04-06 18:26:28 +0000578 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000579
Nate Begeman9008ca62009-04-27 18:41:29 +0000580 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000581 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000582 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000583 if (ShiftAmt < i) return -1;
584 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000585
Chris Lattnerf24380e2006-04-06 22:28:36 +0000586 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000587 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000588 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000589 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000590 return -1;
591 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000592 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000593 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000594 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000595 return -1;
596 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000597 return ShiftAmt;
598}
Chris Lattneref819f82006-03-20 06:33:01 +0000599
600/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
601/// specifies a splat of a single element that is suitable for input to
602/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000603bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000604 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000605 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000606
Chris Lattner88a99ef2006-03-20 06:37:44 +0000607 // This is a splat operation if each element of the permute is the same, and
608 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000609 unsigned ElementBase = N->getMaskElt(0);
610
611 // FIXME: Handle UNDEF elements too!
612 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000613 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000614
Nate Begeman9008ca62009-04-27 18:41:29 +0000615 // Check that the indices are consecutive, in the case of a multi-byte element
616 // splatted with a v16i8 mask.
617 for (unsigned i = 1; i != EltSize; ++i)
618 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000619 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000620
Chris Lattner7ff7e672006-04-04 17:25:31 +0000621 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000622 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000623 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000624 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000625 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000626 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000627 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000628}
629
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000630/// isAllNegativeZeroVector - Returns true if all elements of build_vector
631/// are -0.0.
632bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000633 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
634
635 APInt APVal, APUndef;
636 unsigned BitSize;
637 bool HasAnyUndefs;
638
Dale Johannesen1e608812009-11-13 01:45:18 +0000639 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000640 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000641 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000642
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000643 return false;
644}
645
Chris Lattneref819f82006-03-20 06:33:01 +0000646/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
647/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000648unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000649 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
650 assert(isSplatShuffleMask(SVOp, EltSize));
651 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000652}
653
Chris Lattnere87192a2006-04-12 17:37:20 +0000654/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000655/// by using a vspltis[bhw] instruction of the specified element size, return
656/// the constant being splatted. The ByteSize field indicates the number of
657/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000658SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
659 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000660
661 // If ByteSize of the splat is bigger than the element size of the
662 // build_vector, then we have a case where we are checking for a splat where
663 // multiple elements of the buildvector are folded together into a single
664 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
665 unsigned EltSize = 16/N->getNumOperands();
666 if (EltSize < ByteSize) {
667 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000668 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000669 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000670
Chris Lattner79d9a882006-04-08 07:14:26 +0000671 // See if all of the elements in the buildvector agree across.
672 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
673 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
674 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000675 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000676
Scott Michelfdc40a02009-02-17 22:15:04 +0000677
Gabor Greifba36cb52008-08-28 21:40:38 +0000678 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000679 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
680 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000681 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000682 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000683
Chris Lattner79d9a882006-04-08 07:14:26 +0000684 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
685 // either constant or undef values that are identical for each chunk. See
686 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000687
Chris Lattner79d9a882006-04-08 07:14:26 +0000688 // Check to see if all of the leading entries are either 0 or -1. If
689 // neither, then this won't fit into the immediate field.
690 bool LeadingZero = true;
691 bool LeadingOnes = true;
692 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000693 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000694
Chris Lattner79d9a882006-04-08 07:14:26 +0000695 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
696 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
697 }
698 // Finally, check the least significant entry.
699 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000700 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000701 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000702 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000703 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000704 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000705 }
706 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000707 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000709 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000710 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000712 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000713
Dan Gohman475871a2008-07-27 21:46:04 +0000714 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000715 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000716
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000717 // Check to see if this buildvec has a single non-undef value in its elements.
718 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
719 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000720 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000721 OpVal = N->getOperand(i);
722 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000723 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000724 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000725
Gabor Greifba36cb52008-08-28 21:40:38 +0000726 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000727
Eli Friedman1a8229b2009-05-24 02:03:36 +0000728 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000729 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000730 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000731 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000732 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000733 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000734 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000735 }
736
737 // If the splat value is larger than the element value, then we can never do
738 // this splat. The only case that we could fit the replicated bits into our
739 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000740 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000741
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000742 // If the element value is larger than the splat value, cut it in half and
743 // check to see if the two halves are equal. Continue doing this until we
744 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
745 while (ValSizeInBytes > ByteSize) {
746 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000747
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000748 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000749 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
750 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000751 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000752 }
753
754 // Properly sign extend the value.
755 int ShAmt = (4-ByteSize)*8;
756 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
Scott Michelfdc40a02009-02-17 22:15:04 +0000757
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000758 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000759 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000760
Chris Lattner140a58f2006-04-08 06:46:53 +0000761 // Finally, if this value fits in a 5 bit sext field, return it
762 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000763 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000764 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000765}
766
Chris Lattner1a635d62006-04-14 06:01:58 +0000767//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000768// Addressing Mode Selection
769//===----------------------------------------------------------------------===//
770
771/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
772/// or 64-bit immediate, and if the value can be accurately represented as a
773/// sign extension from a 16-bit value. If so, this returns true and the
774/// immediate.
775static bool isIntS16Immediate(SDNode *N, short &Imm) {
776 if (N->getOpcode() != ISD::Constant)
777 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000778
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000779 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000780 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000781 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000782 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000783 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000784}
Dan Gohman475871a2008-07-27 21:46:04 +0000785static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000786 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000787}
788
789
790/// SelectAddressRegReg - Given the specified addressed, check to see if it
791/// can be represented as an indexed [r+r] operation. Returns false if it
792/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000793bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
794 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000795 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000796 short imm = 0;
797 if (N.getOpcode() == ISD::ADD) {
798 if (isIntS16Immediate(N.getOperand(1), imm))
799 return false; // r+i
800 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
801 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000802
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000803 Base = N.getOperand(0);
804 Index = N.getOperand(1);
805 return true;
806 } else if (N.getOpcode() == ISD::OR) {
807 if (isIntS16Immediate(N.getOperand(1), imm))
808 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +0000809
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000810 // If this is an or of disjoint bitfields, we can codegen this as an add
811 // (for better address arithmetic) if the LHS and RHS of the OR are provably
812 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000813 APInt LHSKnownZero, LHSKnownOne;
814 APInt RHSKnownZero, RHSKnownOne;
815 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanec59b952008-02-27 21:12:32 +0000816 APInt::getAllOnesValue(N.getOperand(0)
817 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000818 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +0000819
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000820 if (LHSKnownZero.getBoolValue()) {
821 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanec59b952008-02-27 21:12:32 +0000822 APInt::getAllOnesValue(N.getOperand(1)
823 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000824 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000825 // If all of the bits are known zero on the LHS or RHS, the add won't
826 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +0000827 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000828 Base = N.getOperand(0);
829 Index = N.getOperand(1);
830 return true;
831 }
832 }
833 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000834
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000835 return false;
836}
837
838/// Returns true if the address N can be represented by a base register plus
839/// a signed 16-bit displacement [r+imm], and if it is not better
840/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +0000841bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +0000842 SDValue &Base,
843 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000844 // FIXME dl should come from parent load or store, not from address
845 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000846 // If this can be more profitably realized as r+r, fail.
847 if (SelectAddressRegReg(N, Disp, Base, DAG))
848 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000849
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000850 if (N.getOpcode() == ISD::ADD) {
851 short imm = 0;
852 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000853 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000854 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
855 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
856 } else {
857 Base = N.getOperand(0);
858 }
859 return true; // [r+i]
860 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
861 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000862 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000863 && "Cannot handle constant offsets yet!");
864 Disp = N.getOperand(1).getOperand(0); // The global address.
865 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
866 Disp.getOpcode() == ISD::TargetConstantPool ||
867 Disp.getOpcode() == ISD::TargetJumpTable);
868 Base = N.getOperand(0);
869 return true; // [&g+r]
870 }
871 } else if (N.getOpcode() == ISD::OR) {
872 short imm = 0;
873 if (isIntS16Immediate(N.getOperand(1), imm)) {
874 // If this is an or of disjoint bitfields, we can codegen this as an add
875 // (for better address arithmetic) if the LHS and RHS of the OR are
876 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000877 APInt LHSKnownZero, LHSKnownOne;
878 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000879 APInt::getAllOnesValue(N.getOperand(0)
880 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000881 LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +0000882
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000883 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000884 // If all of the bits are known zero on the LHS or RHS, the add won't
885 // carry.
886 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000887 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000888 return true;
889 }
890 }
891 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
892 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +0000893
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000894 // If this address fits entirely in a 16-bit sext immediate field, codegen
895 // this as "d, 0"
896 short Imm;
897 if (isIntS16Immediate(CN, Imm)) {
898 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
899 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
900 return true;
901 }
Chris Lattnerbc681d62007-02-17 06:44:03 +0000902
903 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000905 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
906 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000907
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000908 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000909 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000910
Owen Anderson825b72b2009-08-11 20:47:22 +0000911 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
912 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +0000913 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000914 return true;
915 }
916 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000917
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000918 Disp = DAG.getTargetConstant(0, getPointerTy());
919 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
920 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
921 else
922 Base = N;
923 return true; // [r+0]
924}
925
926/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
927/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +0000928bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
929 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000930 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000931 // Check to see if we can easily represent this as an [r+r] address. This
932 // will fail if it thinks that the address is more profitably represented as
933 // reg+imm, e.g. where imm = 0.
934 if (SelectAddressRegReg(N, Base, Index, DAG))
935 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +0000936
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000937 // If the operand is an addition, always emit this as [r+r], since this is
938 // better (for code size, and execution, as the memop does the add for free)
939 // than emitting an explicit add.
940 if (N.getOpcode() == ISD::ADD) {
941 Base = N.getOperand(0);
942 Index = N.getOperand(1);
943 return true;
944 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000945
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000946 // Otherwise, do it the hard way, using R0 as the base register.
947 Base = DAG.getRegister(PPC::R0, N.getValueType());
948 Index = N;
949 return true;
950}
951
952/// SelectAddressRegImmShift - Returns true if the address N can be
953/// represented by a base register plus a signed 14-bit displacement
954/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +0000955bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
956 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +0000957 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +0000958 // FIXME dl should come from the parent load or store, not the address
959 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000960 // If this can be more profitably realized as r+r, fail.
961 if (SelectAddressRegReg(N, Disp, Base, DAG))
962 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000963
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000964 if (N.getOpcode() == ISD::ADD) {
965 short imm = 0;
966 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000967 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000968 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
969 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
970 } else {
971 Base = N.getOperand(0);
972 }
973 return true; // [r+i]
974 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
975 // Match LOAD (ADD (X, Lo(G))).
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000976 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000977 && "Cannot handle constant offsets yet!");
978 Disp = N.getOperand(1).getOperand(0); // The global address.
979 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
980 Disp.getOpcode() == ISD::TargetConstantPool ||
981 Disp.getOpcode() == ISD::TargetJumpTable);
982 Base = N.getOperand(0);
983 return true; // [&g+r]
984 }
985 } else if (N.getOpcode() == ISD::OR) {
986 short imm = 0;
987 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
988 // If this is an or of disjoint bitfields, we can codegen this as an add
989 // (for better address arithmetic) if the LHS and RHS of the OR are
990 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000991 APInt LHSKnownZero, LHSKnownOne;
992 DAG.ComputeMaskedBits(N.getOperand(0),
Bill Wendling3e98c302008-03-24 23:16:37 +0000993 APInt::getAllOnesValue(N.getOperand(0)
994 .getValueSizeInBits()),
Dan Gohmanb3564aa2008-02-27 01:23:58 +0000995 LHSKnownZero, LHSKnownOne);
996 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000997 // If all of the bits are known zero on the LHS or RHS, the add won't
998 // carry.
999 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001000 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001001 return true;
1002 }
1003 }
1004 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001005 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001006 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001007 // If this address fits entirely in a 14-bit sext immediate field, codegen
1008 // this as "d, 0"
1009 short Imm;
1010 if (isIntS16Immediate(CN, Imm)) {
1011 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
1012 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
1013 return true;
1014 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001015
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001016 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001017 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001018 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1019 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001020
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001021 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1023 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1024 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001025 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001026 return true;
1027 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001028 }
1029 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001030
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001031 Disp = DAG.getTargetConstant(0, getPointerTy());
1032 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1033 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1034 else
1035 Base = N;
1036 return true; // [r+0]
1037}
1038
1039
1040/// getPreIndexedAddressParts - returns true by value, base pointer and
1041/// offset pointer and addressing mode by reference if the node's address
1042/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001043bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1044 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001045 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001046 SelectionDAG &DAG) const {
Chris Lattner4eab7142006-11-10 02:08:47 +00001047 // Disabled by default for now.
1048 if (!EnablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001049
Dan Gohman475871a2008-07-27 21:46:04 +00001050 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001051 EVT VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001052 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1053 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001054 VT = LD->getMemoryVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001055
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001056 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +00001057 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001058 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001059 VT = ST->getMemoryVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001060 } else
1061 return false;
1062
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001063 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001064 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001065 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001066
Chris Lattner0851b4f2006-11-15 19:55:13 +00001067 // TODO: Check reg+reg first.
Scott Michelfdc40a02009-02-17 22:15:04 +00001068
Chris Lattner0851b4f2006-11-15 19:55:13 +00001069 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001070 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001071 // reg + imm
1072 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1073 return false;
1074 } else {
1075 // reg + imm * 4.
1076 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1077 return false;
1078 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001079
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001080 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001081 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1082 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001083 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001084 LD->getExtensionType() == ISD::SEXTLOAD &&
1085 isa<ConstantSDNode>(Offset))
1086 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001087 }
1088
Chris Lattner4eab7142006-11-10 02:08:47 +00001089 AM = ISD::PRE_INC;
1090 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001091}
1092
1093//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001094// LowerOperation implementation
1095//===----------------------------------------------------------------------===//
1096
Scott Michelfdc40a02009-02-17 22:15:04 +00001097SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001098 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001099 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001100 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001101 const Constant *C = CP->getConstVal();
Dan Gohman475871a2008-07-27 21:46:04 +00001102 SDValue CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
1103 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001104 // FIXME there isn't really any debug info here
1105 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00001106
1107 const TargetMachine &TM = DAG.getTarget();
Scott Michelfdc40a02009-02-17 22:15:04 +00001108
Dale Johannesende064702009-02-06 21:50:26 +00001109 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, CPI, Zero);
1110 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, CPI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001111
Chris Lattner1a635d62006-04-14 06:01:58 +00001112 // If this is a non-darwin platform, we don't support non-static relo models
1113 // yet.
1114 if (TM.getRelocationModel() == Reloc::Static ||
1115 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1116 // Generate non-pic code that has direct accesses to the constant pool.
1117 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001118 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001119 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001120
Chris Lattner35d86fe2006-07-26 21:12:04 +00001121 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001122 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001123 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001124 DAG.getNode(PPCISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001125 DebugLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001126 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001127
Dale Johannesende064702009-02-06 21:50:26 +00001128 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001129 return Lo;
1130}
1131
Dan Gohman475871a2008-07-27 21:46:04 +00001132SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001133 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001134 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001135 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1136 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001137 // FIXME there isn't really any debug loc here
1138 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001139
Nate Begeman37efe672006-04-22 18:53:45 +00001140 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +00001141
Dale Johannesende064702009-02-06 21:50:26 +00001142 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, JTI, Zero);
1143 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, JTI, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001144
Nate Begeman37efe672006-04-22 18:53:45 +00001145 // If this is a non-darwin platform, we don't support non-static relo models
1146 // yet.
1147 if (TM.getRelocationModel() == Reloc::Static ||
1148 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1149 // Generate non-pic code that has direct accesses to the constant pool.
1150 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesende064702009-02-06 21:50:26 +00001151 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001152 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001153
Chris Lattner35d86fe2006-07-26 21:12:04 +00001154 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +00001155 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesende064702009-02-06 21:50:26 +00001156 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001157 DAG.getNode(PPCISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001158 DebugLoc(), PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +00001159 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001160
Dale Johannesende064702009-02-06 21:50:26 +00001161 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +00001162 return Lo;
1163}
1164
Scott Michelfdc40a02009-02-17 22:15:04 +00001165SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00001166 SelectionDAG &DAG) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001167 llvm_unreachable("TLS not implemented for PPC.");
Dan Gohman475871a2008-07-27 21:46:04 +00001168 return SDValue(); // Not reached
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001169}
1170
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001171SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
1172 EVT PtrVT = Op.getValueType();
1173 DebugLoc DL = Op.getDebugLoc();
1174
Dan Gohman46510a72010-04-15 01:51:59 +00001175 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00001176 SDValue TgtBA = DAG.getBlockAddress(BA, PtrVT, /*isTarget=*/true);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001177 SDValue Zero = DAG.getConstant(0, PtrVT);
1178 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, TgtBA, Zero);
1179 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, TgtBA, Zero);
1180
1181 // If this is a non-darwin platform, we don't support non-static relo models
1182 // yet.
1183 const TargetMachine &TM = DAG.getTarget();
1184 if (TM.getRelocationModel() == Reloc::Static ||
1185 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1186 // Generate non-pic code that has direct accesses to globals.
1187 // The address of the global is just (hi(&g)+lo(&g)).
1188 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1189 }
1190
1191 if (TM.getRelocationModel() == Reloc::PIC_) {
1192 // With PIC, the first instruction is actually "GR+hi(&G)".
1193 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1194 DAG.getNode(PPCISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001195 DebugLoc(), PtrVT), Hi);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001196 }
1197
1198 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1199}
1200
Scott Michelfdc40a02009-02-17 22:15:04 +00001201SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
Evan Chengee5c2b82009-01-16 22:57:32 +00001202 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001203 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001204 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001205 const GlobalValue *GV = GSDN->getGlobal();
Dan Gohman475871a2008-07-27 21:46:04 +00001206 SDValue GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
Dan Gohman475871a2008-07-27 21:46:04 +00001207 SDValue Zero = DAG.getConstant(0, PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +00001208 // FIXME there isn't really any debug info here
Dale Johannesen33c960f2009-02-04 20:06:27 +00001209 DebugLoc dl = GSDN->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001210
Chris Lattner1a635d62006-04-14 06:01:58 +00001211 const TargetMachine &TM = DAG.getTarget();
1212
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001213 // 64-bit SVR4 ABI code is always position-independent.
1214 // The actual address of the GlobalValue is stored in the TOC.
1215 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1216 return DAG.getNode(PPCISD::TOC_ENTRY, dl, MVT::i64, GA,
1217 DAG.getRegister(PPC::X2, MVT::i64));
1218 }
1219
Dale Johannesen33c960f2009-02-04 20:06:27 +00001220 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, GA, Zero);
1221 SDValue Lo = DAG.getNode(PPCISD::Lo, dl, PtrVT, GA, Zero);
Chris Lattner059ca0f2006-06-16 21:01:35 +00001222
Chris Lattner1a635d62006-04-14 06:01:58 +00001223 // If this is a non-darwin platform, we don't support non-static relo models
1224 // yet.
1225 if (TM.getRelocationModel() == Reloc::Static ||
1226 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1227 // Generate non-pic code that has direct accesses to globals.
1228 // The address of the global is just (hi(&g)+lo(&g)).
Dale Johannesen33c960f2009-02-04 20:06:27 +00001229 return DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001230 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001231
Chris Lattner35d86fe2006-07-26 21:12:04 +00001232 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001233 // With PIC, the first instruction is actually "GR+hi(&G)".
Dale Johannesen33c960f2009-02-04 20:06:27 +00001234 Hi = DAG.getNode(ISD::ADD, dl, PtrVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00001235 DAG.getNode(PPCISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001236 DebugLoc(), PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001237 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001238
Dale Johannesen33c960f2009-02-04 20:06:27 +00001239 Lo = DAG.getNode(ISD::ADD, dl, PtrVT, Hi, Lo);
Scott Michelfdc40a02009-02-17 22:15:04 +00001240
Daniel Dunbar3be03402009-08-02 22:11:08 +00001241 if (!TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM))
Chris Lattner1a635d62006-04-14 06:01:58 +00001242 return Lo;
Scott Michelfdc40a02009-02-17 22:15:04 +00001243
Chris Lattner1a635d62006-04-14 06:01:58 +00001244 // If the global is weak or external, we have to go through the lazy
1245 // resolution stub.
David Greene534502d12010-02-15 16:56:53 +00001246 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Lo, NULL, 0,
1247 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001248}
1249
Dan Gohman475871a2008-07-27 21:46:04 +00001250SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001251 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001252 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001253
Chris Lattner1a635d62006-04-14 06:01:58 +00001254 // If we're comparing for equality to zero, expose the fact that this is
1255 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1256 // fold the new nodes.
1257 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1258 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001259 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001260 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001261 if (VT.bitsLT(MVT::i32)) {
1262 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001263 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001264 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001265 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001266 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1267 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001268 DAG.getConstant(Log2b, MVT::i32));
1269 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001270 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001271 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001272 // optimized. FIXME: revisit this when we can custom lower all setcc
1273 // optimizations.
1274 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001275 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001276 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001277
Chris Lattner1a635d62006-04-14 06:01:58 +00001278 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001279 // by xor'ing the rhs with the lhs, which is faster than setting a
1280 // condition register, reading it back out, and masking the correct bit. The
1281 // normal approach here uses sub to do this instead of xor. Using xor exposes
1282 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001283 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001284 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001285 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001286 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001287 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001288 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001289 }
Dan Gohman475871a2008-07-27 21:46:04 +00001290 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001291}
1292
Dan Gohman475871a2008-07-27 21:46:04 +00001293SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohman1e93df62010-04-17 14:41:14 +00001294 const PPCSubtarget &Subtarget) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001295
Torok Edwinc23197a2009-07-14 16:55:14 +00001296 llvm_unreachable("VAARG not yet implemented for the SVR4 ABI!");
Dan Gohman475871a2008-07-27 21:46:04 +00001297 return SDValue(); // Not reached
Nicolas Geoffray01119992007-04-03 13:59:52 +00001298}
1299
Bill Wendling77959322008-09-17 00:30:57 +00001300SDValue PPCTargetLowering::LowerTRAMPOLINE(SDValue Op, SelectionDAG &DAG) {
1301 SDValue Chain = Op.getOperand(0);
1302 SDValue Trmp = Op.getOperand(1); // trampoline
1303 SDValue FPtr = Op.getOperand(2); // nested function
1304 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001305 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001306
Owen Andersone50ed302009-08-10 22:56:29 +00001307 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001308 bool isPPC64 = (PtrVT == MVT::i64);
Bill Wendling77959322008-09-17 00:30:57 +00001309 const Type *IntPtrTy =
Owen Anderson1d0be152009-08-13 21:58:54 +00001310 DAG.getTargetLoweringInfo().getTargetData()->getIntPtrType(
1311 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001312
Scott Michelfdc40a02009-02-17 22:15:04 +00001313 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001314 TargetLowering::ArgListEntry Entry;
1315
1316 Entry.Ty = IntPtrTy;
1317 Entry.Node = Trmp; Args.push_back(Entry);
1318
1319 // TrampSize == (isPPC64 ? 48 : 40);
1320 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001321 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001322 Args.push_back(Entry);
1323
1324 Entry.Node = FPtr; Args.push_back(Entry);
1325 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001326
Bill Wendling77959322008-09-17 00:30:57 +00001327 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
1328 std::pair<SDValue, SDValue> CallResult =
Owen Anderson23b9b192009-08-12 00:36:31 +00001329 LowerCallTo(Chain, Op.getValueType().getTypeForEVT(*DAG.getContext()),
Owen Andersond1474d02009-07-09 17:57:24 +00001330 false, false, false, false, 0, CallingConv::C, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001331 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001332 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001333 Args, DAG, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001334
1335 SDValue Ops[] =
1336 { CallResult.first, CallResult.second };
1337
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00001338 return DAG.getMergeValues(Ops, 2, dl);
Bill Wendling77959322008-09-17 00:30:57 +00001339}
1340
Dan Gohman475871a2008-07-27 21:46:04 +00001341SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bill Wendling77959322008-09-17 00:30:57 +00001342 const PPCSubtarget &Subtarget) {
Dan Gohman1e93df62010-04-17 14:41:14 +00001343 MachineFunction &MF = DAG.getMachineFunction();
1344 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1345
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001346 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001347
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001348 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001349 // vastart just stores the address of the VarArgsFrameIndex slot into the
1350 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001351 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001352 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001353 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene534502d12010-02-15 16:56:53 +00001354 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1355 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001356 }
1357
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001358 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001359 // We suppose the given va_list is already allocated.
1360 //
1361 // typedef struct {
1362 // char gpr; /* index into the array of 8 GPRs
1363 // * stored in the register save area
1364 // * gpr=0 corresponds to r3,
1365 // * gpr=1 to r4, etc.
1366 // */
1367 // char fpr; /* index into the array of 8 FPRs
1368 // * stored in the register save area
1369 // * fpr=0 corresponds to f1,
1370 // * fpr=1 to f2, etc.
1371 // */
1372 // char *overflow_arg_area;
1373 // /* location on stack that holds
1374 // * the next overflow argument
1375 // */
1376 // char *reg_save_area;
1377 // /* where r3:r10 and f1:f8 (if saved)
1378 // * are stored
1379 // */
1380 // } va_list[1];
1381
1382
Dan Gohman1e93df62010-04-17 14:41:14 +00001383 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1384 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001385
Nicolas Geoffray01119992007-04-03 13:59:52 +00001386
Owen Andersone50ed302009-08-10 22:56:29 +00001387 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001388
Dan Gohman1e93df62010-04-17 14:41:14 +00001389 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1390 PtrVT);
1391 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1392 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001393
Duncan Sands83ec4b62008-06-06 12:08:01 +00001394 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001395 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001396
Duncan Sands83ec4b62008-06-06 12:08:01 +00001397 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001398 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001399
1400 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001401 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001402
Dan Gohman69de1932008-02-06 22:27:42 +00001403 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001404
Nicolas Geoffray01119992007-04-03 13:59:52 +00001405 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001406 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
David Greene534502d12010-02-15 16:56:53 +00001407 Op.getOperand(1), SV, 0, MVT::i8,
1408 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001409 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001410 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001411 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001412
Nicolas Geoffray01119992007-04-03 13:59:52 +00001413 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001414 SDValue secondStore =
David Greene534502d12010-02-15 16:56:53 +00001415 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr, SV, nextOffset, MVT::i8,
1416 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001417 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001418 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001419
Nicolas Geoffray01119992007-04-03 13:59:52 +00001420 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001421 SDValue thirdStore =
David Greene534502d12010-02-15 16:56:53 +00001422 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr, SV, nextOffset,
1423 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001424 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001425 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001426
1427 // Store third word : arguments given in registers
David Greene534502d12010-02-15 16:56:53 +00001428 return DAG.getStore(thirdStore, dl, FR, nextPtr, SV, nextOffset,
1429 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001430
Chris Lattner1a635d62006-04-14 06:01:58 +00001431}
1432
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001433#include "PPCGenCallingConv.inc"
1434
Owen Andersone50ed302009-08-10 22:56:29 +00001435static bool CC_PPC_SVR4_Custom_Dummy(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001436 CCValAssign::LocInfo &LocInfo,
1437 ISD::ArgFlagsTy &ArgFlags,
1438 CCState &State) {
1439 return true;
1440}
1441
Owen Andersone50ed302009-08-10 22:56:29 +00001442static bool CC_PPC_SVR4_Custom_AlignArgRegs(unsigned &ValNo, EVT &ValVT,
1443 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001444 CCValAssign::LocInfo &LocInfo,
1445 ISD::ArgFlagsTy &ArgFlags,
1446 CCState &State) {
1447 static const unsigned ArgRegs[] = {
1448 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1449 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1450 };
1451 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1452
1453 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1454
1455 // Skip one register if the first unallocated register has an even register
1456 // number and there are still argument registers available which have not been
1457 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1458 // need to skip a register if RegNum is odd.
1459 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1460 State.AllocateReg(ArgRegs[RegNum]);
1461 }
1462
1463 // Always return false here, as this function only makes sure that the first
1464 // unallocated register has an odd register number and does not actually
1465 // allocate a register for the current argument.
1466 return false;
1467}
1468
Owen Andersone50ed302009-08-10 22:56:29 +00001469static bool CC_PPC_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, EVT &ValVT,
1470 EVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001471 CCValAssign::LocInfo &LocInfo,
1472 ISD::ArgFlagsTy &ArgFlags,
1473 CCState &State) {
1474 static const unsigned ArgRegs[] = {
1475 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1476 PPC::F8
1477 };
1478
1479 const unsigned NumArgRegs = array_lengthof(ArgRegs);
1480
1481 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1482
1483 // If there is only one Floating-point register left we need to put both f64
1484 // values of a split ppc_fp128 value on the stack.
1485 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1486 State.AllocateReg(ArgRegs[RegNum]);
1487 }
1488
1489 // Always return false here, as this function only makes sure that the two f64
1490 // values a ppc_fp128 value is split into are both passed in registers or both
1491 // passed on the stack and does not actually allocate a register for the
1492 // current argument.
1493 return false;
1494}
1495
Chris Lattner9f0bc652007-02-25 05:34:32 +00001496/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001497/// on Darwin.
1498static const unsigned *GetFPR() {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001499 static const unsigned FPR[] = {
1500 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001501 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001502 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001503
Chris Lattner9f0bc652007-02-25 05:34:32 +00001504 return FPR;
1505}
1506
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001507/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1508/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001509static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001510 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001511 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001512 if (Flags.isByVal())
1513 ArgSize = Flags.getByValSize();
1514 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1515
1516 return ArgSize;
1517}
1518
Dan Gohman475871a2008-07-27 21:46:04 +00001519SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001520PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001521 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001522 const SmallVectorImpl<ISD::InputArg>
1523 &Ins,
1524 DebugLoc dl, SelectionDAG &DAG,
1525 SmallVectorImpl<SDValue> &InVals) {
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001526 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001527 return LowerFormalArguments_SVR4(Chain, CallConv, isVarArg, Ins,
1528 dl, DAG, InVals);
1529 } else {
1530 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1531 dl, DAG, InVals);
1532 }
1533}
1534
1535SDValue
1536PPCTargetLowering::LowerFormalArguments_SVR4(
1537 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001538 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001539 const SmallVectorImpl<ISD::InputArg>
1540 &Ins,
1541 DebugLoc dl, SelectionDAG &DAG,
1542 SmallVectorImpl<SDValue> &InVals) {
1543
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001544 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001545 // +-----------------------------------+
1546 // +--> | Back chain |
1547 // | +-----------------------------------+
1548 // | | Floating-point register save area |
1549 // | +-----------------------------------+
1550 // | | General register save area |
1551 // | +-----------------------------------+
1552 // | | CR save word |
1553 // | +-----------------------------------+
1554 // | | VRSAVE save word |
1555 // | +-----------------------------------+
1556 // | | Alignment padding |
1557 // | +-----------------------------------+
1558 // | | Vector register save area |
1559 // | +-----------------------------------+
1560 // | | Local variable space |
1561 // | +-----------------------------------+
1562 // | | Parameter list area |
1563 // | +-----------------------------------+
1564 // | | LR save word |
1565 // | +-----------------------------------+
1566 // SP--> +--- | Back chain |
1567 // +-----------------------------------+
1568 //
1569 // Specifications:
1570 // System V Application Binary Interface PowerPC Processor Supplement
1571 // AltiVec Technology Programming Interface Manual
1572
1573 MachineFunction &MF = DAG.getMachineFunction();
1574 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001575 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001576
Owen Andersone50ed302009-08-10 22:56:29 +00001577 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001578 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001579 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001580 unsigned PtrByteSize = 4;
1581
1582 // Assign locations to all of the incoming arguments.
1583 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001584 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1585 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001586
1587 // Reserve space for the linkage area on the stack.
1588 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
1589
Dan Gohman98ca4f22009-08-05 01:29:28 +00001590 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001591
1592 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1593 CCValAssign &VA = ArgLocs[i];
1594
1595 // Arguments stored in registers.
1596 if (VA.isRegLoc()) {
1597 TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001598 EVT ValVT = VA.getValVT();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001599
Owen Anderson825b72b2009-08-11 20:47:22 +00001600 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001601 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001602 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001603 case MVT::i32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001604 RC = PPC::GPRCRegisterClass;
1605 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001606 case MVT::f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001607 RC = PPC::F4RCRegisterClass;
1608 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001609 case MVT::f64:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001610 RC = PPC::F8RCRegisterClass;
1611 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001612 case MVT::v16i8:
1613 case MVT::v8i16:
1614 case MVT::v4i32:
1615 case MVT::v4f32:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001616 RC = PPC::VRRCRegisterClass;
1617 break;
1618 }
1619
1620 // Transform the arguments stored in physical registers into virtual ones.
1621 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001622 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001623
Dan Gohman98ca4f22009-08-05 01:29:28 +00001624 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001625 } else {
1626 // Argument stored in memory.
1627 assert(VA.isMemLoc());
1628
1629 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1630 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
David Greene3f2bf852009-11-12 20:49:22 +00001631 isImmutable, false);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001632
1633 // Create load nodes to retrieve arguments from the stack.
1634 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
David Greene534502d12010-02-15 16:56:53 +00001635 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0,
1636 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001637 }
1638 }
1639
1640 // Assign locations to all of the incoming aggregate by value arguments.
1641 // Aggregates passed by value are stored in the local variable space of the
1642 // caller's stack frame, right above the parameter list area.
1643 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001644 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001645 ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001646
1647 // Reserve stack space for the allocations in CCInfo.
1648 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1649
Dan Gohman98ca4f22009-08-05 01:29:28 +00001650 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001651
1652 // Area that is at least reserved in the caller of this function.
1653 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
1654
1655 // Set the size that is at least reserved in caller of this function. Tail
1656 // call optimized function's reserved stack space needs to be aligned so that
1657 // taking the difference between two stack areas will result in an aligned
1658 // stack.
1659 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1660
1661 MinReservedArea =
1662 std::max(MinReservedArea,
1663 PPCFrameInfo::getMinCallFrameSize(false, false));
1664
1665 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
1666 getStackAlignment();
1667 unsigned AlignMask = TargetAlign-1;
1668 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
1669
1670 FI->setMinReservedArea(MinReservedArea);
1671
1672 SmallVector<SDValue, 8> MemOps;
1673
1674 // If the function takes variable number of arguments, make a frame index for
1675 // the start of the first vararg value... for expansion of llvm.va_start.
1676 if (isVarArg) {
1677 static const unsigned GPArgRegs[] = {
1678 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1679 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1680 };
1681 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
1682
1683 static const unsigned FPArgRegs[] = {
1684 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1685 PPC::F8
1686 };
1687 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
1688
Dan Gohman1e93df62010-04-17 14:41:14 +00001689 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
1690 NumGPArgRegs));
1691 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
1692 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001693
1694 // Make room for NumGPArgRegs and NumFPArgRegs.
1695 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00001696 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001697
Dan Gohman1e93df62010-04-17 14:41:14 +00001698 FuncInfo->setVarArgsStackOffset(
1699 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
1700 CCInfo.getNextStackOffset(),
1701 true, false));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001702
Dan Gohman1e93df62010-04-17 14:41:14 +00001703 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
1704 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001705
1706 // The fixed integer arguments of a variadic function are
1707 // stored to the VarArgsFrameIndex on the stack.
1708 unsigned GPRIndex = 0;
Dan Gohman1e93df62010-04-17 14:41:14 +00001709 for (; GPRIndex != FuncInfo->getVarArgsNumGPR(); ++GPRIndex) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001710 SDValue Val = DAG.getRegister(GPArgRegs[GPRIndex], PtrVT);
David Greene534502d12010-02-15 16:56:53 +00001711 SDValue Store = DAG.getStore(Chain, dl, Val, FIN, NULL, 0,
1712 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001713 MemOps.push_back(Store);
1714 // Increment the address by four for the next argument to store
1715 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1716 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1717 }
1718
1719 // If this function is vararg, store any remaining integer argument regs
1720 // to their spots on the stack so that they may be loaded by deferencing the
1721 // result of va_next.
1722 for (; GPRIndex != NumGPArgRegs; ++GPRIndex) {
1723 unsigned VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
1724
Dan Gohman98ca4f22009-08-05 01:29:28 +00001725 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
David Greene534502d12010-02-15 16:56:53 +00001726 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0,
1727 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001728 MemOps.push_back(Store);
1729 // Increment the address by four for the next argument to store
1730 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
1731 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1732 }
1733
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001734 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
1735 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00001736
1737 // The double arguments are stored to the VarArgsFrameIndex
1738 // on the stack.
1739 unsigned FPRIndex = 0;
Dan Gohman1e93df62010-04-17 14:41:14 +00001740 for (FPRIndex = 0; FPRIndex != FuncInfo->getVarArgsNumFPR(); ++FPRIndex) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001741 SDValue Val = DAG.getRegister(FPArgRegs[FPRIndex], MVT::f64);
David Greene534502d12010-02-15 16:56:53 +00001742 SDValue Store = DAG.getStore(Chain, dl, Val, FIN, NULL, 0,
1743 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001744 MemOps.push_back(Store);
1745 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001746 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001747 PtrVT);
1748 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1749 }
1750
1751 for (; FPRIndex != NumFPArgRegs; ++FPRIndex) {
1752 unsigned VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
1753
Owen Anderson825b72b2009-08-11 20:47:22 +00001754 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
David Greene534502d12010-02-15 16:56:53 +00001755 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0,
1756 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001757 MemOps.push_back(Store);
1758 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00001759 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00001760 PtrVT);
1761 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
1762 }
1763 }
1764
1765 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00001766 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001767 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001768
Dan Gohman98ca4f22009-08-05 01:29:28 +00001769 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001770}
1771
1772SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001773PPCTargetLowering::LowerFormalArguments_Darwin(
1774 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001775 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001776 const SmallVectorImpl<ISD::InputArg>
1777 &Ins,
1778 DebugLoc dl, SelectionDAG &DAG,
1779 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001780 // TODO: add description of PPC stack frame format, or at least some docs.
1781 //
1782 MachineFunction &MF = DAG.getMachineFunction();
1783 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001784 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001785
Owen Andersone50ed302009-08-10 22:56:29 +00001786 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001787 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001788 // Potential tail calls could cause overwriting of argument stack slots.
Dan Gohman1797ed52010-02-08 20:27:50 +00001789 bool isImmutable = !(GuaranteedTailCallOpt && (CallConv==CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001790 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001791
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001792 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001793 // Area that is at least reserved in caller of this function.
1794 unsigned MinReservedArea = ArgOffset;
1795
Chris Lattnerc91a4752006-06-26 22:48:35 +00001796 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001797 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1798 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1799 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001800 static const unsigned GPR_64[] = { // 64-bit registers.
1801 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1802 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1803 };
Scott Michelfdc40a02009-02-17 22:15:04 +00001804
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001805 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00001806
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001807 static const unsigned VR[] = {
1808 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1809 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1810 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001811
Owen Anderson718cb662007-09-07 04:06:50 +00001812 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001813 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00001814 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00001815
1816 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00001817
Chris Lattnerc91a4752006-06-26 22:48:35 +00001818 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00001819
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001820 // In 32-bit non-varargs functions, the stack space for vectors is after the
1821 // stack space for non-vectors. We do not use this space unless we have
1822 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00001823 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001824 // that out...for the pathological case, compute VecArgOffset as the
1825 // start of the vector parameter area. Computing VecArgOffset is the
1826 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001827 unsigned VecArgOffset = ArgOffset;
1828 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001829 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001830 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00001831 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001832 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001833 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001834
Duncan Sands276dcbd2008-03-21 09:14:45 +00001835 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001836 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001837 ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00001838 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001839 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1840 VecArgOffset += ArgSize;
1841 continue;
1842 }
1843
Owen Anderson825b72b2009-08-11 20:47:22 +00001844 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001845 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 case MVT::i32:
1847 case MVT::f32:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001848 VecArgOffset += isPPC64 ? 8 : 4;
1849 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001850 case MVT::i64: // PPC64
1851 case MVT::f64:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001852 VecArgOffset += 8;
1853 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001854 case MVT::v4f32:
1855 case MVT::v4i32:
1856 case MVT::v8i16:
1857 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00001858 // Nothing to do, we're only looking at Nonvector args here.
1859 break;
1860 }
1861 }
1862 }
1863 // We've found where the vector parameter area in memory is. Skip the
1864 // first 12 parameters; these don't use that memory.
1865 VecArgOffset = ((VecArgOffset+15)/16)*16;
1866 VecArgOffset += 12*16;
1867
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001868 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001869 // entry to a function on PPC, the arguments start after the linkage area,
1870 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00001871
Dan Gohman475871a2008-07-27 21:46:04 +00001872 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001873 unsigned nAltivecParamsAtEnd = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001874 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001875 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001876 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00001877 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001878 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001879 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001880 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001881
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001882 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001883
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001884 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00001885 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
1886 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001887 if (isVarArg || isPPC64) {
1888 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001889 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00001890 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001891 PtrByteSize);
1892 } else nAltivecParamsAtEnd++;
1893 } else
1894 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001895 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00001896 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001897 PtrByteSize);
1898
Dale Johannesen8419dd62008-03-07 20:27:40 +00001899 // FIXME the codegen can be much improved in some cases.
1900 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001901 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00001902 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001903 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00001904 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001905 // Objects of size 1 and 2 are right justified, everything else is
1906 // left justified. This means the memory address is adjusted forwards.
1907 if (ObjSize==1 || ObjSize==2) {
1908 CurArgOffset = CurArgOffset + (4 - ObjSize);
1909 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001910 // The value of the object is its address.
David Greene3f2bf852009-11-12 20:49:22 +00001911 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001912 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001913 InVals.push_back(FIN);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001914 if (ObjSize==1 || ObjSize==2) {
1915 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001916 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001917 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001918 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
David Greene534502d12010-02-15 16:56:53 +00001919 NULL, 0,
1920 ObjSize==1 ? MVT::i8 : MVT::i16,
1921 false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00001922 MemOps.push_back(Store);
1923 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00001924 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001925
1926 ArgOffset += PtrByteSize;
1927
Dale Johannesen7f96f392008-03-08 01:41:42 +00001928 continue;
1929 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00001930 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
1931 // Store whatever pieces of the object are in registers
1932 // to memory. ArgVal will be address of the beginning of
1933 // the object.
1934 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001935 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
David Greene3f2bf852009-11-12 20:49:22 +00001936 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001937 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001938 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
David Greene534502d12010-02-15 16:56:53 +00001939 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0,
1940 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00001941 MemOps.push_back(Store);
1942 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001943 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00001944 } else {
1945 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
1946 break;
1947 }
1948 }
1949 continue;
1950 }
1951
Owen Anderson825b72b2009-08-11 20:47:22 +00001952 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001953 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00001954 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001955 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001956 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001957 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001958 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001959 ++GPR_idx;
1960 } else {
1961 needsLoad = true;
1962 ArgSize = PtrByteSize;
1963 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001964 // All int arguments reserve stack space in the Darwin ABI.
1965 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001966 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001967 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001968 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00001969 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00001970 if (GPR_idx != Num_GPR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001971 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001972 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001973
Owen Anderson825b72b2009-08-11 20:47:22 +00001974 if (ObjectVT == MVT::i32) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001975 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00001976 // value to MVT::i64 and then truncate to the correct register size.
Duncan Sands276dcbd2008-03-21 09:14:45 +00001977 if (Flags.isSExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001978 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001979 DAG.getValueType(ObjectVT));
Duncan Sands276dcbd2008-03-21 09:14:45 +00001980 else if (Flags.isZExt())
Owen Anderson825b72b2009-08-11 20:47:22 +00001981 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001982 DAG.getValueType(ObjectVT));
1983
Owen Anderson825b72b2009-08-11 20:47:22 +00001984 ArgVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00001985 }
1986
Chris Lattnerc91a4752006-06-26 22:48:35 +00001987 ++GPR_idx;
1988 } else {
1989 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00001990 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001991 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00001992 // All int arguments reserve stack space in the Darwin ABI.
1993 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001994 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00001995
Owen Anderson825b72b2009-08-11 20:47:22 +00001996 case MVT::f32:
1997 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001998 // Every 4 bytes of argument space consumes one of the GPRs available for
1999 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002000 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002001 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002002 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002003 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002004 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002005 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002006 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002007
Owen Anderson825b72b2009-08-11 20:47:22 +00002008 if (ObjectVT == MVT::f32)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002009 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002010 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002011 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2012
Dan Gohman98ca4f22009-08-05 01:29:28 +00002013 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002014 ++FPR_idx;
2015 } else {
2016 needsLoad = true;
2017 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002018
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002019 // All FP arguments reserve stack space in the Darwin ABI.
2020 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002021 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 case MVT::v4f32:
2023 case MVT::v4i32:
2024 case MVT::v8i16:
2025 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002026 // Note that vector arguments in registers don't reserve stack space,
2027 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002028 if (VR_idx != Num_VR_Regs) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002029 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002030 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002031 if (isVarArg) {
2032 while ((ArgOffset % 16) != 0) {
2033 ArgOffset += PtrByteSize;
2034 if (GPR_idx != Num_GPR_Regs)
2035 GPR_idx++;
2036 }
2037 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002038 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002039 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002040 ++VR_idx;
2041 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002042 if (!isVarArg && !isPPC64) {
2043 // Vectors go after all the nonvectors.
2044 CurArgOffset = VecArgOffset;
2045 VecArgOffset += 16;
2046 } else {
2047 // Vectors are aligned.
2048 ArgOffset = ((ArgOffset+15)/16)*16;
2049 CurArgOffset = ArgOffset;
2050 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002051 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002052 needsLoad = true;
2053 }
2054 break;
2055 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002056
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002057 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002058 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002059 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002060 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002061 CurArgOffset + (ArgSize - ObjSize),
David Greene3f2bf852009-11-12 20:49:22 +00002062 isImmutable, false);
Dan Gohman475871a2008-07-27 21:46:04 +00002063 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
David Greene534502d12010-02-15 16:56:53 +00002064 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0,
2065 false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002066 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002067
Dan Gohman98ca4f22009-08-05 01:29:28 +00002068 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002069 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002070
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002071 // Set the size that is at least reserved in caller of this function. Tail
2072 // call optimized function's reserved stack space needs to be aligned so that
2073 // taking the difference between two stack areas will result in an aligned
2074 // stack.
2075 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2076 // Add the Altivec parameters at the end, if needed.
2077 if (nAltivecParamsAtEnd) {
2078 MinReservedArea = ((MinReservedArea+15)/16)*16;
2079 MinReservedArea += 16*nAltivecParamsAtEnd;
2080 }
2081 MinReservedArea =
2082 std::max(MinReservedArea,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002083 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002084 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2085 getStackAlignment();
2086 unsigned AlignMask = TargetAlign-1;
2087 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2088 FI->setMinReservedArea(MinReservedArea);
2089
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002090 // If the function takes variable number of arguments, make a frame index for
2091 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002092 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002093 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002094
Dan Gohman1e93df62010-04-17 14:41:14 +00002095 FuncInfo->setVarArgsFrameIndex(
2096 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
2097 Depth, true, false));
2098 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002099
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002100 // If this function is vararg, store any remaining integer argument regs
2101 // to their spots on the stack so that they may be loaded by deferencing the
2102 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002103 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002104 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002105
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002106 if (isPPC64)
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002107 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002108 else
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002109 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002110
Dan Gohman98ca4f22009-08-05 01:29:28 +00002111 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
David Greene534502d12010-02-15 16:56:53 +00002112 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0,
2113 false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002114 MemOps.push_back(Store);
2115 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002116 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002117 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002118 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002119 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002120
Dale Johannesen8419dd62008-03-07 20:27:40 +00002121 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002122 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002123 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002124
Dan Gohman98ca4f22009-08-05 01:29:28 +00002125 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002126}
2127
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002128/// CalculateParameterAndLinkageAreaSize - Get the size of the paramter plus
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002129/// linkage area for the Darwin ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002130static unsigned
2131CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2132 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002133 bool isVarArg,
2134 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002135 const SmallVectorImpl<ISD::OutputArg>
2136 &Outs,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002137 unsigned &nAltivecParamsAtEnd) {
2138 // Count how many bytes are to be pushed on the stack, including the linkage
2139 // area, and parameter passing area. We start with 24/48 bytes, which is
2140 // prereserved space for [SP][CR][LR][3 x unused].
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002141 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002142 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002143 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2144
2145 // Add up all the space actually used.
2146 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2147 // they all go in registers, but we must reserve stack space for them for
2148 // possible use by the caller. In varargs or 64-bit calls, parameters are
2149 // assigned stack space in order, with padding so Altivec parameters are
2150 // 16-byte aligned.
2151 nAltivecParamsAtEnd = 0;
2152 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002153 SDValue Arg = Outs[i].Val;
2154 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Owen Andersone50ed302009-08-10 22:56:29 +00002155 EVT ArgVT = Arg.getValueType();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002156 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002157 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2158 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002159 if (!isVarArg && !isPPC64) {
2160 // Non-varargs Altivec parameters go after all the non-Altivec
2161 // parameters; handle those later so we know how much padding we need.
2162 nAltivecParamsAtEnd++;
2163 continue;
2164 }
2165 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2166 NumBytes = ((NumBytes+15)/16)*16;
2167 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002168 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002169 }
2170
2171 // Allow for Altivec parameters at the end, if needed.
2172 if (nAltivecParamsAtEnd) {
2173 NumBytes = ((NumBytes+15)/16)*16;
2174 NumBytes += 16*nAltivecParamsAtEnd;
2175 }
2176
2177 // The prolog code of the callee may store up to 8 GPR argument registers to
2178 // the stack, allowing va_start to index over them in memory if its varargs.
2179 // Because we cannot tell if this is needed on the caller side, we have to
2180 // conservatively assume that it is needed. As such, make sure we have at
2181 // least enough stack space for the caller to store the 8 GPRs.
2182 NumBytes = std::max(NumBytes,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002183 PPCFrameInfo::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002184
2185 // Tail call needs the stack to be aligned.
Dan Gohman1797ed52010-02-08 20:27:50 +00002186 if (CC==CallingConv::Fast && GuaranteedTailCallOpt) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002187 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameInfo()->
2188 getStackAlignment();
2189 unsigned AlignMask = TargetAlign-1;
2190 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2191 }
2192
2193 return NumBytes;
2194}
2195
2196/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
2197/// adjusted to accomodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002198static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002199 unsigned ParamSize) {
2200
Dale Johannesenb60d5192009-11-24 01:09:07 +00002201 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002202
2203 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2204 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2205 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2206 // Remember only if the new adjustement is bigger.
2207 if (SPDiff < FI->getTailCallSPDelta())
2208 FI->setTailCallSPDelta(SPDiff);
2209
2210 return SPDiff;
2211}
2212
Dan Gohman98ca4f22009-08-05 01:29:28 +00002213/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2214/// for tail call optimization. Targets which want to do tail call
2215/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002216bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002217PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002218 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002219 bool isVarArg,
2220 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002221 SelectionDAG& DAG) const {
Dan Gohman1797ed52010-02-08 20:27:50 +00002222 if (!GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002223 return false;
2224
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002225 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002226 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002227 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002228
Dan Gohman98ca4f22009-08-05 01:29:28 +00002229 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002230 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002231 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2232 // Functions containing by val parameters are not supported.
2233 for (unsigned i = 0; i != Ins.size(); i++) {
2234 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2235 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002236 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002237
2238 // Non PIC/GOT tail calls are supported.
2239 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2240 return true;
2241
2242 // At the moment we can only do local tail calls (in same module, hidden
2243 // or protected) if we are generating PIC.
2244 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2245 return G->getGlobal()->hasHiddenVisibility()
2246 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002247 }
2248
2249 return false;
2250}
2251
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002252/// isCallCompatibleAddress - Return the immediate to use if the specified
2253/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002254static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002255 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2256 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002257
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002258 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002259 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
2260 (Addr << 6 >> 6) != Addr)
2261 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002262
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002263 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002264 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002265}
2266
Dan Gohman844731a2008-05-13 00:00:25 +00002267namespace {
2268
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002269struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002270 SDValue Arg;
2271 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002272 int FrameIdx;
2273
2274 TailCallArgumentInfo() : FrameIdx(0) {}
2275};
2276
Dan Gohman844731a2008-05-13 00:00:25 +00002277}
2278
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002279/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2280static void
2281StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002282 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002283 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002284 SmallVector<SDValue, 8> &MemOpChains,
2285 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002286 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002287 SDValue Arg = TailCallArgs[i].Arg;
2288 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002289 int FI = TailCallArgs[i].FrameIdx;
2290 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002291 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Evan Cheng65531552009-10-17 07:53:04 +00002292 PseudoSourceValue::getFixedStack(FI),
David Greene534502d12010-02-15 16:56:53 +00002293 0, false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002294 }
2295}
2296
2297/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2298/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002299static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002300 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002301 SDValue Chain,
2302 SDValue OldRetAddr,
2303 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002304 int SPDiff,
2305 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002306 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002307 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002308 if (SPDiff) {
2309 // Calculate the new stack slot for the return address.
2310 int SlotSize = isPPC64 ? 8 : 4;
2311 int NewRetAddrLoc = SPDiff + PPCFrameInfo::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002312 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002313 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
David Greene3f2bf852009-11-12 20:49:22 +00002314 NewRetAddrLoc,
2315 true, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002316 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002317 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002318 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
David Greene534502d12010-02-15 16:56:53 +00002319 PseudoSourceValue::getFixedStack(NewRetAddr), 0,
2320 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002321
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002322 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2323 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002324 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002325 int NewFPLoc =
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002326 SPDiff + PPCFrameInfo::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002327 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
2328 true, false);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002329 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2330 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
David Greene534502d12010-02-15 16:56:53 +00002331 PseudoSourceValue::getFixedStack(NewFPIdx), 0,
2332 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002333 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002334 }
2335 return Chain;
2336}
2337
2338/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2339/// the position of the argument.
2340static void
2341CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002342 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002343 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2344 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002345 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
David Greene3f2bf852009-11-12 20:49:22 +00002346 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true,false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002347 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002348 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002349 TailCallArgumentInfo Info;
2350 Info.Arg = Arg;
2351 Info.FrameIdxOp = FIN;
2352 Info.FrameIdx = FI;
2353 TailCallArguments.push_back(Info);
2354}
2355
2356/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2357/// stack slot. Returns the chain as result and the loaded frame pointers in
2358/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002359SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002360 int SPDiff,
2361 SDValue Chain,
2362 SDValue &LROpOut,
2363 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002364 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002365 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002366 if (SPDiff) {
2367 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002368 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002369 LROpOut = getReturnAddrFrameIndex(DAG);
David Greene534502d12010-02-15 16:56:53 +00002370 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, NULL, 0,
2371 false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002372 Chain = SDValue(LROpOut.getNode(), 1);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002373
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002374 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
2375 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002376 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002377 FPOpOut = getFramePointerFrameIndex(DAG);
David Greene534502d12010-02-15 16:56:53 +00002378 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, NULL, 0,
2379 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002380 Chain = SDValue(FPOpOut.getNode(), 1);
2381 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002382 }
2383 return Chain;
2384}
2385
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002386/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00002387/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002388/// specified by the specific parameter attribute. The copy will be passed as
2389/// a byval function parameter.
2390/// Sometimes what we are copying is the end of a larger object, the part that
2391/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00002392static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00002393CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00002394 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002395 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002396 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00002397 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +00002398 false, false, NULL, 0, NULL, 0);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00002399}
Chris Lattner9f0bc652007-02-25 05:34:32 +00002400
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002401/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
2402/// tail calls.
2403static void
Dan Gohman475871a2008-07-27 21:46:04 +00002404LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
2405 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002406 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00002407 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002408 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments,
2409 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00002410 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002411 if (!isTailCall) {
2412 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00002413 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002414 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002415 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002416 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002417 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002418 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002419 DAG.getConstant(ArgOffset, PtrVT));
2420 }
David Greene534502d12010-02-15 16:56:53 +00002421 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
2422 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002423 // Calculate and remember argument location.
2424 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
2425 TailCallArguments);
2426}
2427
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002428static
2429void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
2430 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
2431 SDValue LROp, SDValue FPOp, bool isDarwinABI,
2432 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
2433 MachineFunction &MF = DAG.getMachineFunction();
2434
2435 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
2436 // might overwrite each other in case of tail call optimization.
2437 SmallVector<SDValue, 8> MemOpChains2;
2438 // Do not flag preceeding copytoreg stuff together with the following stuff.
2439 InFlag = SDValue();
2440 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
2441 MemOpChains2, dl);
2442 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002443 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002444 &MemOpChains2[0], MemOpChains2.size());
2445
2446 // Store the return address to the appropriate stack slot.
2447 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
2448 isPPC64, isDarwinABI, dl);
2449
2450 // Emit callseq_end just before tailcall node.
2451 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2452 DAG.getIntPtrConstant(0, true), InFlag);
2453 InFlag = Chain.getValue(1);
2454}
2455
2456static
2457unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
2458 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
2459 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00002460 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002461 bool isPPC64, bool isSVR4ABI) {
Owen Andersone50ed302009-08-10 22:56:29 +00002462 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002463 NodeTys.push_back(MVT::Other); // Returns a chain
2464 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002465
2466 unsigned CallOpc = isSVR4ABI ? PPCISD::CALL_SVR4 : PPCISD::CALL_Darwin;
2467
2468 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
2469 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
2470 // node so that legalize doesn't hack it.
2471 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2472 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
2473 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
2474 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
2475 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
2476 // If this is an absolute destination address, use the munged value.
2477 Callee = SDValue(Dest, 0);
2478 else {
2479 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
2480 // to do the call, we can't use PPCISD::CALL.
2481 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002482
2483 if (isSVR4ABI && isPPC64) {
2484 // Function pointers in the 64-bit SVR4 ABI do not point to the function
2485 // entry point, but to the function descriptor (the function entry point
2486 // address is part of the function descriptor though).
2487 // The function descriptor is a three doubleword structure with the
2488 // following fields: function entry point, TOC base address and
2489 // environment pointer.
2490 // Thus for a call through a function pointer, the following actions need
2491 // to be performed:
2492 // 1. Save the TOC of the caller in the TOC save area of its stack
2493 // frame (this is done in LowerCall_Darwin()).
2494 // 2. Load the address of the function entry point from the function
2495 // descriptor.
2496 // 3. Load the TOC of the callee from the function descriptor into r2.
2497 // 4. Load the environment pointer from the function descriptor into
2498 // r11.
2499 // 5. Branch to the function entry point address.
2500 // 6. On return of the callee, the TOC of the caller needs to be
2501 // restored (this is done in FinishCall()).
2502 //
2503 // All those operations are flagged together to ensure that no other
2504 // operations can be scheduled in between. E.g. without flagging the
2505 // operations together, a TOC access in the caller could be scheduled
2506 // between the load of the callee TOC and the branch to the callee, which
2507 // results in the TOC access going through the TOC of the callee instead
2508 // of going through the TOC of the caller, which leads to incorrect code.
2509
2510 // Load the address of the function entry point from the function
2511 // descriptor.
2512 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Flag);
2513 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
2514 InFlag.getNode() ? 3 : 2);
2515 Chain = LoadFuncPtr.getValue(1);
2516 InFlag = LoadFuncPtr.getValue(2);
2517
2518 // Load environment pointer into r11.
2519 // Offset of the environment pointer within the function descriptor.
2520 SDValue PtrOff = DAG.getIntPtrConstant(16);
2521
2522 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
2523 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
2524 InFlag);
2525 Chain = LoadEnvPtr.getValue(1);
2526 InFlag = LoadEnvPtr.getValue(2);
2527
2528 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
2529 InFlag);
2530 Chain = EnvVal.getValue(0);
2531 InFlag = EnvVal.getValue(1);
2532
2533 // Load TOC of the callee into r2. We are using a target-specific load
2534 // with r2 hard coded, because the result of a target-independent load
2535 // would never go directly into r2, since r2 is a reserved register (which
2536 // prevents the register allocator from allocating it), resulting in an
2537 // additional register being allocated and an unnecessary move instruction
2538 // being generated.
2539 VTs = DAG.getVTList(MVT::Other, MVT::Flag);
2540 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
2541 Callee, InFlag);
2542 Chain = LoadTOCPtr.getValue(0);
2543 InFlag = LoadTOCPtr.getValue(1);
2544
2545 MTCTROps[0] = Chain;
2546 MTCTROps[1] = LoadFuncPtr;
2547 MTCTROps[2] = InFlag;
2548 }
2549
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002550 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
2551 2 + (InFlag.getNode() != 0));
2552 InFlag = Chain.getValue(1);
2553
2554 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00002555 NodeTys.push_back(MVT::Other);
2556 NodeTys.push_back(MVT::Flag);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002557 Ops.push_back(Chain);
2558 CallOpc = isSVR4ABI ? PPCISD::BCTRL_SVR4 : PPCISD::BCTRL_Darwin;
2559 Callee.setNode(0);
2560 // Add CTR register as callee so a bctr can be emitted later.
2561 if (isTailCall)
2562 Ops.push_back(DAG.getRegister(PPC::CTR, PtrVT));
2563 }
2564
2565 // If this is a direct call, pass the chain and the callee.
2566 if (Callee.getNode()) {
2567 Ops.push_back(Chain);
2568 Ops.push_back(Callee);
2569 }
2570 // If this is a tail call add stack pointer delta.
2571 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002572 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002573
2574 // Add argument registers to the end of the list so that they are known live
2575 // into the call.
2576 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2577 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2578 RegsToPass[i].second.getValueType()));
2579
2580 return CallOpc;
2581}
2582
Dan Gohman98ca4f22009-08-05 01:29:28 +00002583SDValue
2584PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002585 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002586 const SmallVectorImpl<ISD::InputArg> &Ins,
2587 DebugLoc dl, SelectionDAG &DAG,
2588 SmallVectorImpl<SDValue> &InVals) {
2589
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002590 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002591 CCState CCRetInfo(CallConv, isVarArg, getTargetMachine(),
2592 RVLocs, *DAG.getContext());
2593 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002594
2595 // Copy all of the result registers out of their specified physreg.
2596 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
2597 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002598 EVT VT = VA.getValVT();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002599 assert(VA.isRegLoc() && "Can only return in registers!");
2600 Chain = DAG.getCopyFromReg(Chain, dl,
2601 VA.getLocReg(), VT, InFlag).getValue(1);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002602 InVals.push_back(Chain.getValue(0));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002603 InFlag = Chain.getValue(2);
2604 }
2605
Dan Gohman98ca4f22009-08-05 01:29:28 +00002606 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002607}
2608
Dan Gohman98ca4f22009-08-05 01:29:28 +00002609SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002610PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
2611 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002612 SelectionDAG &DAG,
2613 SmallVector<std::pair<unsigned, SDValue>, 8>
2614 &RegsToPass,
2615 SDValue InFlag, SDValue Chain,
2616 SDValue &Callee,
2617 int SPDiff, unsigned NumBytes,
2618 const SmallVectorImpl<ISD::InputArg> &Ins,
2619 SmallVectorImpl<SDValue> &InVals) {
Owen Andersone50ed302009-08-10 22:56:29 +00002620 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002621 SmallVector<SDValue, 8> Ops;
2622 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
2623 isTailCall, RegsToPass, Ops, NodeTys,
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002624 PPCSubTarget.isPPC64(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002625 PPCSubTarget.isSVR4ABI());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002626
2627 // When performing tail call optimization the callee pops its arguments off
2628 // the stack. Account for this here so these bytes can be pushed back on in
2629 // PPCRegisterInfo::eliminateCallFramePseudoInstr.
2630 int BytesCalleePops =
Dan Gohman1797ed52010-02-08 20:27:50 +00002631 (CallConv==CallingConv::Fast && GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002632
2633 if (InFlag.getNode())
2634 Ops.push_back(InFlag);
2635
2636 // Emit tail call.
2637 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002638 // If this is the first return lowered for this function, add the regs
2639 // to the liveout set for the function.
2640 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
2641 SmallVector<CCValAssign, 16> RVLocs;
2642 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
2643 *DAG.getContext());
2644 CCInfo.AnalyzeCallResult(Ins, RetCC_PPC);
2645 for (unsigned i = 0; i != RVLocs.size(); ++i)
2646 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
2647 }
2648
2649 assert(((Callee.getOpcode() == ISD::Register &&
2650 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
2651 Callee.getOpcode() == ISD::TargetExternalSymbol ||
2652 Callee.getOpcode() == ISD::TargetGlobalAddress ||
2653 isa<ConstantSDNode>(Callee)) &&
2654 "Expecting an global address, external symbol, absolute value or register");
2655
Owen Anderson825b72b2009-08-11 20:47:22 +00002656 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002657 }
2658
2659 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
2660 InFlag = Chain.getValue(1);
2661
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002662 // Add a NOP immediately after the branch instruction when using the 64-bit
2663 // SVR4 ABI. At link time, if caller and callee are in a different module and
2664 // thus have a different TOC, the call will be replaced with a call to a stub
2665 // function which saves the current TOC, loads the TOC of the callee and
2666 // branches to the callee. The NOP will be replaced with a load instruction
2667 // which restores the TOC of the caller from the TOC save slot of the current
2668 // stack frame. If caller and callee belong to the same module (and have the
2669 // same TOC), the NOP will remain unchanged.
2670 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00002671 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Flag);
2672 if (CallOpc == PPCISD::BCTRL_SVR4) {
2673 // This is a call through a function pointer.
2674 // Restore the caller TOC from the save area into R2.
2675 // See PrepareCall() for more information about calls through function
2676 // pointers in the 64-bit SVR4 ABI.
2677 // We are using a target-specific load with r2 hard coded, because the
2678 // result of a target-independent load would never go directly into r2,
2679 // since r2 is a reserved register (which prevents the register allocator
2680 // from allocating it), resulting in an additional register being
2681 // allocated and an unnecessary move instruction being generated.
2682 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
2683 InFlag = Chain.getValue(1);
2684 } else {
2685 // Otherwise insert NOP.
2686 InFlag = DAG.getNode(PPCISD::NOP, dl, MVT::Flag, InFlag);
2687 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002688 }
2689
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002690 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2691 DAG.getIntPtrConstant(BytesCalleePops, true),
2692 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002693 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002694 InFlag = Chain.getValue(1);
2695
Dan Gohman98ca4f22009-08-05 01:29:28 +00002696 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2697 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002698}
2699
Dan Gohman98ca4f22009-08-05 01:29:28 +00002700SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002701PPCTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002702 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +00002703 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002704 const SmallVectorImpl<ISD::OutputArg> &Outs,
2705 const SmallVectorImpl<ISD::InputArg> &Ins,
2706 DebugLoc dl, SelectionDAG &DAG,
2707 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002708 if (isTailCall)
2709 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
2710 Ins, DAG);
2711
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002712 if (PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002713 return LowerCall_SVR4(Chain, Callee, CallConv, isVarArg,
2714 isTailCall, Outs, Ins,
2715 dl, DAG, InVals);
2716 } else {
2717 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
2718 isTailCall, Outs, Ins,
2719 dl, DAG, InVals);
2720 }
2721}
2722
2723SDValue
2724PPCTargetLowering::LowerCall_SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002725 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002726 bool isTailCall,
2727 const SmallVectorImpl<ISD::OutputArg> &Outs,
2728 const SmallVectorImpl<ISD::InputArg> &Ins,
2729 DebugLoc dl, SelectionDAG &DAG,
2730 SmallVectorImpl<SDValue> &InVals) {
2731 // See PPCTargetLowering::LowerFormalArguments_SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002732 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002733
Dan Gohman98ca4f22009-08-05 01:29:28 +00002734 assert((CallConv == CallingConv::C ||
2735 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00002736
Owen Andersone50ed302009-08-10 22:56:29 +00002737 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00002738 unsigned PtrByteSize = 4;
2739
2740 MachineFunction &MF = DAG.getMachineFunction();
2741
2742 // Mark this function as potentially containing a function that contains a
2743 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2744 // and restoring the callers stack pointer in this functions epilog. This is
2745 // done because by tail calling the called function might overwrite the value
2746 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002747 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00002748 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2749
2750 // Count how many bytes are to be pushed on the stack, including the linkage
2751 // area, parameter list area and the part of the local variable space which
2752 // contains copies of aggregates which are passed by value.
2753
2754 // Assign locations to all of the outgoing arguments.
2755 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002756 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
2757 ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002758
2759 // Reserve space for the linkage area on the stack.
2760 CCInfo.AllocateStack(PPCFrameInfo::getLinkageSize(false, false), PtrByteSize);
2761
2762 if (isVarArg) {
2763 // Handle fixed and variable vector arguments differently.
2764 // Fixed vector arguments go into registers as long as registers are
2765 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002766 unsigned NumArgs = Outs.size();
Tilmann Schellerffd02002009-07-03 06:45:56 +00002767
2768 for (unsigned i = 0; i != NumArgs; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00002769 EVT ArgVT = Outs[i].Val.getValueType();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002770 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002771 bool Result;
2772
Dan Gohman98ca4f22009-08-05 01:29:28 +00002773 if (Outs[i].IsFixed) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002774 Result = CC_PPC_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
2775 CCInfo);
2776 } else {
2777 Result = CC_PPC_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
2778 ArgFlags, CCInfo);
2779 }
2780
2781 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00002782#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00002783 errs() << "Call operand #" << i << " has unhandled type "
Owen Andersone50ed302009-08-10 22:56:29 +00002784 << ArgVT.getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00002785#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00002786 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002787 }
2788 }
2789 } else {
2790 // All arguments are treated the same.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002791 CCInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002792 }
2793
2794 // Assign locations to all of the outgoing aggregate by value arguments.
2795 SmallVector<CCValAssign, 16> ByValArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002796 CCState CCByValInfo(CallConv, isVarArg, getTargetMachine(), ByValArgLocs,
Owen Andersone922c022009-07-22 00:24:57 +00002797 *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002798
2799 // Reserve stack space for the allocations in CCInfo.
2800 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2801
Dan Gohman98ca4f22009-08-05 01:29:28 +00002802 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002803
2804 // Size of the linkage area, parameter list area and the part of the local
2805 // space variable where copies of aggregates which are passed by value are
2806 // stored.
2807 unsigned NumBytes = CCByValInfo.getNextStackOffset();
2808
2809 // Calculate by how many bytes the stack has to be adjusted in case of tail
2810 // call optimization.
2811 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
2812
2813 // Adjust the stack pointer for the new arguments...
2814 // These operations are automatically eliminated by the prolog/epilog pass
2815 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
2816 SDValue CallSeqStart = Chain;
2817
2818 // Load the return address and frame pointer so it can be moved somewhere else
2819 // later.
2820 SDValue LROp, FPOp;
2821 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
2822 dl);
2823
2824 // Set up a copy of the stack pointer for use loading and storing any
2825 // arguments that may not fit in the registers available for argument
2826 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00002827 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002828
2829 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2830 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
2831 SmallVector<SDValue, 8> MemOpChains;
2832
2833 // Walk the register/memloc assignments, inserting copies/loads.
2834 for (unsigned i = 0, j = 0, e = ArgLocs.size();
2835 i != e;
2836 ++i) {
2837 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002838 SDValue Arg = Outs[i].Val;
2839 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002840
2841 if (Flags.isByVal()) {
2842 // Argument is an aggregate which is passed by value, thus we need to
2843 // create a copy of it in the local variable space of the current stack
2844 // frame (which is the stack frame of the caller) and pass the address of
2845 // this copy to the callee.
2846 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
2847 CCValAssign &ByValVA = ByValArgLocs[j++];
2848 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
2849
2850 // Memory reserved in the local variable space of the callers stack frame.
2851 unsigned LocMemOffset = ByValVA.getLocMemOffset();
2852
2853 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2854 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2855
2856 // Create a copy of the argument in the local area of the current
2857 // stack frame.
2858 SDValue MemcpyCall =
2859 CreateCopyOfByValArgument(Arg, PtrOff,
2860 CallSeqStart.getNode()->getOperand(0),
2861 Flags, DAG, dl);
2862
2863 // This must go outside the CALLSEQ_START..END.
2864 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
2865 CallSeqStart.getNode()->getOperand(1));
2866 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
2867 NewCallSeqStart.getNode());
2868 Chain = CallSeqStart = NewCallSeqStart;
2869
2870 // Pass the address of the aggregate copy on the stack either in a
2871 // physical register or in the parameter list area of the current stack
2872 // frame to the callee.
2873 Arg = PtrOff;
2874 }
2875
2876 if (VA.isRegLoc()) {
2877 // Put argument in a physical register.
2878 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2879 } else {
2880 // Put argument in the parameter list area of the current stack frame.
2881 assert(VA.isMemLoc());
2882 unsigned LocMemOffset = VA.getLocMemOffset();
2883
2884 if (!isTailCall) {
2885 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
2886 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
2887
2888 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene534502d12010-02-15 16:56:53 +00002889 PseudoSourceValue::getStack(), LocMemOffset,
2890 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002891 } else {
2892 // Calculate and remember argument location.
2893 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
2894 TailCallArguments);
2895 }
2896 }
2897 }
2898
2899 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002900 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002901 &MemOpChains[0], MemOpChains.size());
2902
2903 // Build a sequence of copy-to-reg nodes chained together with token chain
2904 // and flag operands which copy the outgoing args into the appropriate regs.
2905 SDValue InFlag;
2906 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
2907 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
2908 RegsToPass[i].second, InFlag);
2909 InFlag = Chain.getValue(1);
2910 }
2911
2912 // Set CR6 to true if this is a vararg call.
2913 if (isVarArg) {
Dan Gohman602b0c82009-09-25 18:54:59 +00002914 SDValue SetCR(DAG.getMachineNode(PPC::CRSET, dl, MVT::i32), 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002915 Chain = DAG.getCopyToReg(Chain, dl, PPC::CR1EQ, SetCR, InFlag);
2916 InFlag = Chain.getValue(1);
2917 }
2918
Tilmann Schellerffd02002009-07-03 06:45:56 +00002919 if (isTailCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002920 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
2921 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002922 }
2923
Dan Gohman98ca4f22009-08-05 01:29:28 +00002924 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
2925 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
2926 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002927}
2928
Dan Gohman98ca4f22009-08-05 01:29:28 +00002929SDValue
2930PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002931 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002932 bool isTailCall,
2933 const SmallVectorImpl<ISD::OutputArg> &Outs,
2934 const SmallVectorImpl<ISD::InputArg> &Ins,
2935 DebugLoc dl, SelectionDAG &DAG,
2936 SmallVectorImpl<SDValue> &InVals) {
2937
2938 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00002939
Owen Andersone50ed302009-08-10 22:56:29 +00002940 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002941 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002942 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002943
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002944 MachineFunction &MF = DAG.getMachineFunction();
2945
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002946 // Mark this function as potentially containing a function that contains a
2947 // tail call. As a consequence the frame pointer will be used for dynamicalloc
2948 // and restoring the callers stack pointer in this functions epilog. This is
2949 // done because by tail calling the called function might overwrite the value
2950 // in this function's (MF) stack pointer stack slot 0(SP).
Dan Gohman1797ed52010-02-08 20:27:50 +00002951 if (GuaranteedTailCallOpt && CallConv==CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002952 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
2953
2954 unsigned nAltivecParamsAtEnd = 0;
2955
Chris Lattnerabde4602006-05-16 22:56:08 +00002956 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00002957 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002958 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002959 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00002960 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
2961 Outs,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002962 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00002963
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002964 // Calculate by how many bytes the stack has to be adjusted in case of tail
2965 // call optimization.
2966 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00002967
Dan Gohman98ca4f22009-08-05 01:29:28 +00002968 // To protect arguments on the stack from being clobbered in a tail call,
2969 // force all the loads to happen before doing any other lowering.
2970 if (isTailCall)
2971 Chain = DAG.getStackArgumentTokenFactor(Chain);
2972
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002973 // Adjust the stack pointer for the new arguments...
2974 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00002975 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00002976 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00002977
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002978 // Load the return address and frame pointer so it can be move somewhere else
2979 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00002980 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002981 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
2982 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002983
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002984 // Set up a copy of the stack pointer for use loading and storing any
2985 // arguments that may not fit in the registers available for argument
2986 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00002987 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002988 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002989 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00002990 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002991 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00002992
Chris Lattnerc8b682c2006-05-17 00:15:40 +00002993 // Figure out which arguments are going to go in registers, and which in
2994 // memory. Also, if this is a vararg function, floating point operations
2995 // must be stored to our stack, and loaded into integer regs as well, if
2996 // any integer regs are available for argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002997 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00002998 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002999
Chris Lattnerc91a4752006-06-26 22:48:35 +00003000 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00003001 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
3002 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
3003 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00003004 static const unsigned GPR_64[] = { // 64-bit registers.
3005 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3006 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3007 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003008 static const unsigned *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00003009
Chris Lattner9a2a4972006-05-17 06:01:33 +00003010 static const unsigned VR[] = {
3011 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3012 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3013 };
Owen Anderson718cb662007-09-07 04:06:50 +00003014 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003015 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003016 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00003017
Chris Lattnerc91a4752006-06-26 22:48:35 +00003018 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
3019
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003020 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003021 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3022
Dan Gohman475871a2008-07-27 21:46:04 +00003023 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00003024 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003025 SDValue Arg = Outs[i].Val;
3026 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003027
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003028 // PtrOff will be used to store the current argument to the stack if a
3029 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00003030 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00003031
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003032 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00003033
Dale Johannesen39355f92009-02-04 02:34:38 +00003034 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003035
3036 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00003037 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00003038 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3039 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00003040 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00003041 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003042
Dale Johannesen8419dd62008-03-07 20:27:40 +00003043 // FIXME memcpy is used way more than necessary. Correctness first.
Duncan Sands276dcbd2008-03-21 09:14:45 +00003044 if (Flags.isByVal()) {
3045 unsigned Size = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00003046 if (Size==1 || Size==2) {
3047 // Very small objects are passed right-justified.
3048 // Everything else is passed left-justified.
Owen Anderson825b72b2009-08-11 20:47:22 +00003049 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003050 if (GPR_idx != NumGPRs) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003051 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
David Greene534502d12010-02-15 16:56:53 +00003052 NULL, 0, VT, false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003053 MemOpChains.push_back(Load.getValue(1));
3054 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003055
3056 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003057 } else {
Dan Gohman475871a2008-07-27 21:46:04 +00003058 SDValue Const = DAG.getConstant(4 - Size, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003059 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Dan Gohman475871a2008-07-27 21:46:04 +00003060 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, AddPtr,
Scott Michelfdc40a02009-02-17 22:15:04 +00003061 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003062 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00003063 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003064 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003065 CallSeqStart.getNode()->getOperand(1));
Gabor Greif93c53e52008-08-31 15:37:04 +00003066 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3067 NewCallSeqStart.getNode());
Dale Johannesen8419dd62008-03-07 20:27:40 +00003068 Chain = CallSeqStart = NewCallSeqStart;
3069 ArgOffset += PtrByteSize;
3070 }
3071 continue;
3072 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003073 // Copy entire object into memory. There are cases where gcc-generated
3074 // code assumes it is there, even if it could be put entirely into
3075 // registers. (This is not what the doc says.)
Dan Gohman475871a2008-07-27 21:46:04 +00003076 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00003077 CallSeqStart.getNode()->getOperand(0),
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003078 Flags, DAG, dl);
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003079 // This must go outside the CALLSEQ_START..END.
Dan Gohman475871a2008-07-27 21:46:04 +00003080 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Gabor Greifba36cb52008-08-28 21:40:38 +00003081 CallSeqStart.getNode()->getOperand(1));
3082 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(), NewCallSeqStart.getNode());
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003083 Chain = CallSeqStart = NewCallSeqStart;
3084 // And copy the pieces of it that fit into registers.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003085 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00003086 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003087 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003088 if (GPR_idx != NumGPRs) {
David Greene534502d12010-02-15 16:56:53 +00003089 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg, NULL, 0,
3090 false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00003091 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003092 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003093 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003094 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00003095 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00003096 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003097 }
3098 }
3099 continue;
3100 }
3101
Owen Anderson825b72b2009-08-11 20:47:22 +00003102 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003103 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003104 case MVT::i32:
3105 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003106 if (GPR_idx != NumGPRs) {
3107 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003108 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003109 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3110 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003111 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003112 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003113 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003114 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003115 case MVT::f32:
3116 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00003117 if (FPR_idx != NumFPRs) {
3118 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3119
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003120 if (isVarArg) {
David Greene534502d12010-02-15 16:56:53 +00003121 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
3122 false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003123 MemOpChains.push_back(Store);
3124
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003125 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00003126 if (GPR_idx != NumGPRs) {
David Greene534502d12010-02-15 16:56:53 +00003127 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0,
3128 false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003129 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003130 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003131 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003132 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00003133 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00003134 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
David Greene534502d12010-02-15 16:56:53 +00003135 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff, NULL, 0,
3136 false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003137 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003138 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00003139 }
3140 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003141 // If we have any FPRs remaining, we may also have GPRs remaining.
3142 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
3143 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003144 if (GPR_idx != NumGPRs)
3145 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00003146 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003147 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
3148 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00003149 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003150 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003151 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3152 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003153 TailCallArguments, dl);
Chris Lattnerabde4602006-05-16 22:56:08 +00003154 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003155 if (isPPC64)
3156 ArgOffset += 8;
3157 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003158 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003159 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003160 case MVT::v4f32:
3161 case MVT::v4i32:
3162 case MVT::v8i16:
3163 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00003164 if (isVarArg) {
3165 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00003166 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00003167 // V registers; in fact gcc does this only for arguments that are
3168 // prototyped, not for those that match the ... We do it for all
3169 // arguments, seems to work.
3170 while (ArgOffset % 16 !=0) {
3171 ArgOffset += PtrByteSize;
3172 if (GPR_idx != NumGPRs)
3173 GPR_idx++;
3174 }
3175 // We could elide this store in the case where the object fits
3176 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00003177 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00003178 DAG.getConstant(ArgOffset, PtrVT));
David Greene534502d12010-02-15 16:56:53 +00003179 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff, NULL, 0,
3180 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003181 MemOpChains.push_back(Store);
3182 if (VR_idx != NumVRs) {
David Greene534502d12010-02-15 16:56:53 +00003183 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff, NULL, 0,
3184 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003185 MemOpChains.push_back(Load.getValue(1));
3186 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3187 }
3188 ArgOffset += 16;
3189 for (unsigned i=0; i<16; i+=PtrByteSize) {
3190 if (GPR_idx == NumGPRs)
3191 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00003192 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00003193 DAG.getConstant(i, PtrVT));
David Greene534502d12010-02-15 16:56:53 +00003194 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, NULL, 0,
3195 false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00003196 MemOpChains.push_back(Load.getValue(1));
3197 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3198 }
3199 break;
3200 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003201
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003202 // Non-varargs Altivec params generally go in registers, but have
3203 // stack space allocated at the end.
3204 if (VR_idx != NumVRs) {
3205 // Doesn't have GPR space allocated.
3206 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
3207 } else if (nAltivecParamsAtEnd==0) {
3208 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003209 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3210 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003211 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00003212 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00003213 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00003214 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00003215 }
Chris Lattnerabde4602006-05-16 22:56:08 +00003216 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003217 // If all Altivec parameters fit in registers, as they usually do,
3218 // they get stack space following the non-Altivec parameters. We
3219 // don't track this here because nobody below needs it.
3220 // If there are more Altivec parameters than fit in registers emit
3221 // the stores here.
3222 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
3223 unsigned j = 0;
3224 // Offset is aligned; skip 1st 12 params which go in V registers.
3225 ArgOffset = ((ArgOffset+15)/16)*16;
3226 ArgOffset += 12*16;
3227 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003228 SDValue Arg = Outs[i].Val;
Owen Andersone50ed302009-08-10 22:56:29 +00003229 EVT ArgType = Arg.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00003230 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
3231 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003232 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00003233 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003234 // We are emitting Altivec params in order.
3235 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3236 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003237 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00003238 ArgOffset += 16;
3239 }
3240 }
3241 }
3242 }
3243
Chris Lattner9a2a4972006-05-17 06:01:33 +00003244 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003245 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00003246 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00003247
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003248 // Check if this is an indirect call (MTCTR/BCTRL).
3249 // See PrepareCall() for more information about calls through function
3250 // pointers in the 64-bit SVR4 ABI.
3251 if (!isTailCall && isPPC64 && PPCSubTarget.isSVR4ABI() &&
3252 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3253 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3254 !isBLACompatibleAddress(Callee, DAG)) {
3255 // Load r2 into a virtual register and store it to the TOC save area.
3256 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
3257 // TOC save area offset.
3258 SDValue PtrOff = DAG.getIntPtrConstant(40);
3259 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
David Greene534502d12010-02-15 16:56:53 +00003260 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, NULL, 0,
3261 false, false, 0);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003262 }
3263
Dale Johannesenf7b73042010-03-09 20:15:42 +00003264 // On Darwin, R12 must contain the address of an indirect callee. This does
3265 // not mean the MTCTR instruction must use R12; it's easier to model this as
3266 // an extra parameter, so do that.
3267 if (!isTailCall &&
3268 !dyn_cast<GlobalAddressSDNode>(Callee) &&
3269 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
3270 !isBLACompatibleAddress(Callee, DAG))
3271 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
3272 PPC::R12), Callee));
3273
Chris Lattner9a2a4972006-05-17 06:01:33 +00003274 // Build a sequence of copy-to-reg nodes chained together with token chain
3275 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00003276 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00003277 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003278 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00003279 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00003280 InFlag = Chain.getValue(1);
3281 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003282
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003283 if (isTailCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003284 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
3285 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003286 }
3287
Dan Gohman98ca4f22009-08-05 01:29:28 +00003288 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3289 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3290 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00003291}
3292
Dan Gohman98ca4f22009-08-05 01:29:28 +00003293SDValue
3294PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003295 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003296 const SmallVectorImpl<ISD::OutputArg> &Outs,
3297 DebugLoc dl, SelectionDAG &DAG) {
3298
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003299 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003300 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
3301 RVLocs, *DAG.getContext());
3302 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00003303
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003304 // If this is the first return lowered for this function, add the regs to the
3305 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00003306 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003307 for (unsigned i = 0; i != RVLocs.size(); ++i)
Chris Lattner84bc5422007-12-31 04:13:23 +00003308 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003309 }
3310
Dan Gohman475871a2008-07-27 21:46:04 +00003311 SDValue Flag;
Scott Michelfdc40a02009-02-17 22:15:04 +00003312
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003313 // Copy the result values into the output registers.
3314 for (unsigned i = 0; i != RVLocs.size(); ++i) {
3315 CCValAssign &VA = RVLocs[i];
3316 assert(VA.isRegLoc() && "Can only return in registers!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003317 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00003318 Outs[i].Val, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003319 Flag = Chain.getValue(1);
3320 }
3321
Gabor Greifba36cb52008-08-28 21:40:38 +00003322 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003323 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00003324 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003325 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other, Chain);
Chris Lattner1a635d62006-04-14 06:01:58 +00003326}
3327
Dan Gohman475871a2008-07-27 21:46:04 +00003328SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Jim Laskeyefc7e522006-12-04 22:04:42 +00003329 const PPCSubtarget &Subtarget) {
3330 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003331 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003332
Jim Laskeyefc7e522006-12-04 22:04:42 +00003333 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003334 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00003335
3336 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003337 bool isPPC64 = Subtarget.isPPC64();
3338 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00003339 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003340
3341 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00003342 SDValue Chain = Op.getOperand(0);
3343 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003344
Jim Laskeyefc7e522006-12-04 22:04:42 +00003345 // Load the old link SP.
David Greene534502d12010-02-15 16:56:53 +00003346 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr, NULL, 0,
3347 false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003348
Jim Laskeyefc7e522006-12-04 22:04:42 +00003349 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003350 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00003351
Jim Laskeyefc7e522006-12-04 22:04:42 +00003352 // Store the old link SP.
David Greene534502d12010-02-15 16:56:53 +00003353 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, NULL, 0,
3354 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00003355}
3356
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003357
3358
Dan Gohman475871a2008-07-27 21:46:04 +00003359SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003360PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003361 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003362 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003363 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003364 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003365
3366 // Get current frame pointer save index. The users of this index will be
3367 // primarily DYNALLOC instructions.
3368 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3369 int RASI = FI->getReturnAddrSaveIndex();
3370
3371 // If the frame pointer save index hasn't been defined yet.
3372 if (!RASI) {
3373 // Find out what the fix offset of the frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003374 int LROffset = PPCFrameInfo::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003375 // Allocate the frame index for frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003376 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset,
David Greene3f2bf852009-11-12 20:49:22 +00003377 true, false);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003378 // Save the result.
3379 FI->setReturnAddrSaveIndex(RASI);
3380 }
3381 return DAG.getFrameIndex(RASI, PtrVT);
3382}
3383
Dan Gohman475871a2008-07-27 21:46:04 +00003384SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003385PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
3386 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00003387 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003388 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00003389 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003390
3391 // Get current frame pointer save index. The users of this index will be
3392 // primarily DYNALLOC instructions.
3393 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
3394 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003395
Jim Laskey2f616bf2006-11-16 22:43:37 +00003396 // If the frame pointer save index hasn't been defined yet.
3397 if (!FPSI) {
3398 // Find out what the fix offset of the frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003399 int FPOffset = PPCFrameInfo::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003400 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00003401
Jim Laskey2f616bf2006-11-16 22:43:37 +00003402 // Allocate the frame index for frame pointer save area.
Dale Johannesenb60d5192009-11-24 01:09:07 +00003403 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset,
David Greene3f2bf852009-11-12 20:49:22 +00003404 true, false);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003405 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00003406 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003407 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003408 return DAG.getFrameIndex(FPSI, PtrVT);
3409}
Jim Laskey2f616bf2006-11-16 22:43:37 +00003410
Dan Gohman475871a2008-07-27 21:46:04 +00003411SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003412 SelectionDAG &DAG,
3413 const PPCSubtarget &Subtarget) {
Jim Laskey2f616bf2006-11-16 22:43:37 +00003414 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00003415 SDValue Chain = Op.getOperand(0);
3416 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003417 DebugLoc dl = Op.getDebugLoc();
3418
Jim Laskey2f616bf2006-11-16 22:43:37 +00003419 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00003420 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00003421 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00003422 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00003423 DAG.getConstant(0, PtrVT), Size);
3424 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00003425 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003426 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00003427 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00003428 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00003429 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00003430}
3431
Chris Lattner1a635d62006-04-14 06:01:58 +00003432/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
3433/// possible.
Dan Gohman475871a2008-07-27 21:46:04 +00003434SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Chris Lattner1a635d62006-04-14 06:01:58 +00003435 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00003436 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
3437 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00003438 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003439
Chris Lattner1a635d62006-04-14 06:01:58 +00003440 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00003441
Chris Lattner1a635d62006-04-14 06:01:58 +00003442 // Cannot handle SETEQ/SETNE.
Eli Friedmanc06441e2009-05-28 04:31:08 +00003443 if (CC == ISD::SETEQ || CC == ISD::SETNE) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00003444
Owen Andersone50ed302009-08-10 22:56:29 +00003445 EVT ResVT = Op.getValueType();
3446 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003447 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
3448 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00003449 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00003450
Chris Lattner1a635d62006-04-14 06:01:58 +00003451 // If the RHS of the comparison is a 0.0, we don't need to do the
3452 // subtraction at all.
3453 if (isFloatingPointZero(RHS))
3454 switch (CC) {
3455 default: break; // SETUO etc aren't handled by fsel.
3456 case ISD::SETULT:
3457 case ISD::SETLT:
3458 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003459 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003460 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003461 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3462 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003463 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003464 case ISD::SETUGT:
3465 case ISD::SETGT:
3466 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00003467 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003468 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00003469 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
3470 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00003471 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003472 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003473 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003474
Dan Gohman475871a2008-07-27 21:46:04 +00003475 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00003476 switch (CC) {
3477 default: break; // SETUO etc aren't handled by fsel.
3478 case ISD::SETULT:
3479 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00003480 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003481 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3482 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003483 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003484 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003485 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00003486 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003487 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3488 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003489 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003490 case ISD::SETUGT:
3491 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00003492 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003493 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3494 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003495 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00003496 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00003497 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00003498 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00003499 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
3500 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Dale Johannesende064702009-02-06 21:50:26 +00003501 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00003502 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00003503 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00003504}
3505
Chris Lattner1f873002007-11-28 18:44:47 +00003506// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003507SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00003508 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003509 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00003510 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003511 if (Src.getValueType() == MVT::f32)
3512 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003513
Dan Gohman475871a2008-07-27 21:46:04 +00003514 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00003515 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003516 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003517 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00003518 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
3519 PPCISD::FCTIDZ,
Owen Anderson825b72b2009-08-11 20:47:22 +00003520 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003521 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003522 case MVT::i64:
3523 Tmp = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00003524 break;
3525 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00003526
Chris Lattner1a635d62006-04-14 06:01:58 +00003527 // Convert the FP value to an int value through memory.
Owen Anderson825b72b2009-08-11 20:47:22 +00003528 SDValue FIPtr = DAG.CreateStackTemporary(MVT::f64);
Duncan Sandsa7360f02008-07-19 16:26:02 +00003529
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003530 // Emit a store to the stack slot.
David Greene534502d12010-02-15 16:56:53 +00003531 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr, NULL, 0,
3532 false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003533
3534 // Result is a load from the stack slot. If loading 4 bytes, make sure to
3535 // add in a bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00003536 if (Op.getValueType() == MVT::i32)
Dale Johannesen33c960f2009-02-04 20:06:27 +00003537 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00003538 DAG.getConstant(4, FIPtr.getValueType()));
David Greene534502d12010-02-15 16:56:53 +00003539 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, NULL, 0,
3540 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00003541}
3542
Dan Gohman475871a2008-07-27 21:46:04 +00003543SDValue PPCTargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003544 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00003545 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00003546 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00003547 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00003548
Owen Anderson825b72b2009-08-11 20:47:22 +00003549 if (Op.getOperand(0).getValueType() == MVT::i64) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003550 SDValue Bits = DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003551 MVT::f64, Op.getOperand(0));
3552 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Bits);
3553 if (Op.getValueType() == MVT::f32)
Scott Michelfdc40a02009-02-17 22:15:04 +00003554 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003556 return FP;
3557 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003558
Owen Anderson825b72b2009-08-11 20:47:22 +00003559 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00003560 "Unhandled SINT_TO_FP type in custom expander!");
3561 // Since we only generate this in 64-bit mode, we can take advantage of
3562 // 64-bit registers. In particular, sign extend the input value into the
3563 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
3564 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003565 MachineFunction &MF = DAG.getMachineFunction();
3566 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00003567 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
Owen Andersone50ed302009-08-10 22:56:29 +00003568 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00003569 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00003570
Owen Anderson825b72b2009-08-11 20:47:22 +00003571 SDValue Ext64 = DAG.getNode(PPCISD::EXTSW_32, dl, MVT::i32,
Chris Lattner1a635d62006-04-14 06:01:58 +00003572 Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00003573
Chris Lattner1a635d62006-04-14 06:01:58 +00003574 // STD the extended value into the stack slot.
Dan Gohmanc76909a2009-09-25 20:36:54 +00003575 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +00003576 MF.getMachineMemOperand(PseudoSourceValue::getFixedStack(FrameIdx),
Dan Gohmanc76909a2009-09-25 20:36:54 +00003577 MachineMemOperand::MOStore, 0, 8, 8);
3578 SDValue Ops[] = { DAG.getEntryNode(), Ext64, FIdx };
3579 SDValue Store =
3580 DAG.getMemIntrinsicNode(PPCISD::STD_32, dl, DAG.getVTList(MVT::Other),
3581 Ops, 4, MVT::i64, MMO);
Chris Lattner1a635d62006-04-14 06:01:58 +00003582 // Load the value as a double.
David Greene534502d12010-02-15 16:56:53 +00003583 SDValue Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx, NULL, 0, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00003584
Chris Lattner1a635d62006-04-14 06:01:58 +00003585 // FCFID it and return it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003586 SDValue FP = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Ld);
3587 if (Op.getValueType() == MVT::f32)
3588 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00003589 return FP;
3590}
3591
Dan Gohman475871a2008-07-27 21:46:04 +00003592SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003593 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003594 /*
3595 The rounding mode is in bits 30:31 of FPSR, and has the following
3596 settings:
3597 00 Round to nearest
3598 01 Round to 0
3599 10 Round to +inf
3600 11 Round to -inf
3601
3602 FLT_ROUNDS, on the other hand, expects the following:
3603 -1 Undefined
3604 0 Round to 0
3605 1 Round to nearest
3606 2 Round to +inf
3607 3 Round to -inf
3608
3609 To perform the conversion, we do:
3610 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
3611 */
3612
3613 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00003614 EVT VT = Op.getValueType();
3615 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3616 std::vector<EVT> NodeTys;
Dan Gohman475871a2008-07-27 21:46:04 +00003617 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003618
3619 // Save FP Control Word to register
Owen Anderson825b72b2009-08-11 20:47:22 +00003620 NodeTys.push_back(MVT::f64); // return register
3621 NodeTys.push_back(MVT::Flag); // unused in this context
Dale Johannesen33c960f2009-02-04 20:06:27 +00003622 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003623
3624 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00003625 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00003626 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003627 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
David Greene534502d12010-02-15 16:56:53 +00003628 StackSlot, NULL, 0, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003629
3630 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00003631 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003632 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
David Greene534502d12010-02-15 16:56:53 +00003633 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, NULL, 0,
3634 false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003635
3636 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00003637 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003638 DAG.getNode(ISD::AND, dl, MVT::i32,
3639 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00003640 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00003641 DAG.getNode(ISD::SRL, dl, MVT::i32,
3642 DAG.getNode(ISD::AND, dl, MVT::i32,
3643 DAG.getNode(ISD::XOR, dl, MVT::i32,
3644 CWD, DAG.getConstant(3, MVT::i32)),
3645 DAG.getConstant(3, MVT::i32)),
3646 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003647
Dan Gohman475871a2008-07-27 21:46:04 +00003648 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00003649 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003650
Duncan Sands83ec4b62008-06-06 12:08:01 +00003651 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00003652 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00003653}
3654
Dan Gohman475871a2008-07-27 21:46:04 +00003655SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003656 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003657 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003658 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003659 assert(Op.getNumOperands() == 3 &&
3660 VT == Op.getOperand(1).getValueType() &&
3661 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003662
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00003663 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003664 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003665 SDValue Lo = Op.getOperand(0);
3666 SDValue Hi = Op.getOperand(1);
3667 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003668 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003669
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003670 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003671 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003672 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
3673 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
3674 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
3675 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003676 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003677 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
3678 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3679 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003680 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003681 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003682}
3683
Dan Gohman475871a2008-07-27 21:46:04 +00003684SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003685 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003686 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003687 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003688 assert(Op.getNumOperands() == 3 &&
3689 VT == Op.getOperand(1).getValueType() &&
3690 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003691
Dan Gohman9ed06db2008-03-07 20:36:53 +00003692 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00003693 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00003694 SDValue Lo = Op.getOperand(0);
3695 SDValue Hi = Op.getOperand(1);
3696 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003697 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003698
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003699 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003700 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003701 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3702 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3703 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3704 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003705 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003706 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
3707 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
3708 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00003709 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003710 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003711}
3712
Dan Gohman475871a2008-07-27 21:46:04 +00003713SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003714 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003715 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00003716 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00003717 assert(Op.getNumOperands() == 3 &&
3718 VT == Op.getOperand(1).getValueType() &&
3719 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00003720
Dan Gohman9ed06db2008-03-07 20:36:53 +00003721 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00003722 SDValue Lo = Op.getOperand(0);
3723 SDValue Hi = Op.getOperand(1);
3724 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00003725 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00003726
Dale Johannesenf5d97892009-02-04 01:48:28 +00003727 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003728 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00003729 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
3730 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
3731 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
3732 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003733 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00003734 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
3735 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
3736 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00003737 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00003738 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00003739 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00003740}
3741
3742//===----------------------------------------------------------------------===//
3743// Vector related lowering.
3744//
3745
Chris Lattner4a998b92006-04-17 06:00:21 +00003746/// BuildSplatI - Build a canonical splati of Val with an element size of
3747/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00003748static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00003749 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00003750 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00003751
Owen Andersone50ed302009-08-10 22:56:29 +00003752 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00003753 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00003754 };
Chris Lattner70fa4932006-12-01 01:45:39 +00003755
Owen Anderson825b72b2009-08-11 20:47:22 +00003756 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003757
Chris Lattner70fa4932006-12-01 01:45:39 +00003758 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
3759 if (Val == -1)
3760 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00003761
Owen Andersone50ed302009-08-10 22:56:29 +00003762 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00003763
Chris Lattner4a998b92006-04-17 06:00:21 +00003764 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00003765 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00003766 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003767 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00003768 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
3769 &Ops[0], Ops.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00003770 return DAG.getNode(ISD::BIT_CONVERT, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003771}
3772
Chris Lattnere7c768e2006-04-18 03:24:30 +00003773/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00003774/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003775static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00003776 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003777 EVT DestVT = MVT::Other) {
3778 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003779 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003780 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00003781}
3782
Chris Lattnere7c768e2006-04-18 03:24:30 +00003783/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
3784/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00003785static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00003786 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00003787 DebugLoc dl, EVT DestVT = MVT::Other) {
3788 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00003789 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00003791}
3792
3793
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003794/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
3795/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00003796static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00003797 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003798 // Force LHS/RHS to be the right type.
Owen Anderson825b72b2009-08-11 20:47:22 +00003799 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, LHS);
3800 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00003801
Nate Begeman9008ca62009-04-27 18:41:29 +00003802 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003803 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003804 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00003805 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Dale Johannesened2eee62009-02-06 01:31:28 +00003806 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00003807}
3808
Chris Lattnerf1b47082006-04-14 05:19:18 +00003809// If this is a case we can't handle, return null and let the default
3810// expansion code take care of it. If we CAN select this case, and if it
3811// selects to a single instruction, return Op. Otherwise, if we can codegen
3812// this case more efficiently than a constant pool load, lower it to the
3813// sequence of ops that should be used.
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003814SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00003815 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003816 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3817 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00003818
Bob Wilson24e338e2009-03-02 23:24:16 +00003819 // Check if this is a splat of a constant value.
3820 APInt APSplatBits, APSplatUndef;
3821 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00003822 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00003823 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00003824 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00003825 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00003826
Bob Wilsonf2950b02009-03-03 19:26:27 +00003827 unsigned SplatBits = APSplatBits.getZExtValue();
3828 unsigned SplatUndef = APSplatUndef.getZExtValue();
3829 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00003830
Bob Wilsonf2950b02009-03-03 19:26:27 +00003831 // First, handle single instruction cases.
3832
3833 // All zeros?
3834 if (SplatBits == 0) {
3835 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00003836 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
3837 SDValue Z = DAG.getConstant(0, MVT::i32);
3838 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003839 Op = DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003840 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003841 return Op;
3842 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00003843
Bob Wilsonf2950b02009-03-03 19:26:27 +00003844 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
3845 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
3846 (32-SplatBitSize));
3847 if (SextVal >= -16 && SextVal <= 15)
3848 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00003849
3850
Bob Wilsonf2950b02009-03-03 19:26:27 +00003851 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00003852
Bob Wilsonf2950b02009-03-03 19:26:27 +00003853 // If this value is in the range [-32,30] and is even, use:
3854 // tmp = VSPLTI[bhw], result = add tmp, tmp
3855 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003856 SDValue Res = BuildSplatI(SextVal >> 1, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003857 Res = DAG.getNode(ISD::ADD, dl, Res.getValueType(), Res, Res);
3858 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3859 }
3860
3861 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
3862 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
3863 // for fneg/fabs.
3864 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
3865 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00003866 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003867
3868 // Make the VSLW intrinsic, computing 0x8000_0000.
3869 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
3870 OnesV, DAG, dl);
3871
3872 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00003873 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003874 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3875 }
3876
3877 // Check to see if this is a wide variety of vsplti*, binop self cases.
3878 static const signed char SplatCsts[] = {
3879 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
3880 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
3881 };
3882
3883 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
3884 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
3885 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
3886 int i = SplatCsts[idx];
3887
3888 // Figure out what shift amount will be used by altivec if shifted by i in
3889 // this splat size.
3890 unsigned TypeShiftAmt = i & (SplatBitSize-1);
3891
3892 // vsplti + shl self.
3893 if (SextVal == (i << (int)TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003894 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003895 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3896 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
3897 Intrinsic::ppc_altivec_vslw
3898 };
3899 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003900 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00003901 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003902
Bob Wilsonf2950b02009-03-03 19:26:27 +00003903 // vsplti + srl self.
3904 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003905 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003906 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3907 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
3908 Intrinsic::ppc_altivec_vsrw
3909 };
3910 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Dale Johannesened2eee62009-02-06 01:31:28 +00003911 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003912 }
3913
Bob Wilsonf2950b02009-03-03 19:26:27 +00003914 // vsplti + sra self.
3915 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003916 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003917 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3918 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
3919 Intrinsic::ppc_altivec_vsraw
3920 };
3921 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3922 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00003923 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003924
Bob Wilsonf2950b02009-03-03 19:26:27 +00003925 // vsplti + rol self.
3926 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
3927 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003928 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003929 static const unsigned IIDs[] = { // Intrinsic to use for each size.
3930 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
3931 Intrinsic::ppc_altivec_vrlw
3932 };
3933 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
3934 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Res);
3935 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003936
Bob Wilsonf2950b02009-03-03 19:26:27 +00003937 // t = vsplti c, result = vsldoi t, t, 1
3938 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003939 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003940 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00003941 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003942 // t = vsplti c, result = vsldoi t, t, 2
3943 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003944 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003945 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003946 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00003947 // t = vsplti c, result = vsldoi t, t, 3
3948 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003949 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003950 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
3951 }
3952 }
3953
3954 // Three instruction sequences.
3955
3956 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
3957 if (SextVal >= 0 && SextVal <= 31) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 SDValue LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG, dl);
3959 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003960 LHS = DAG.getNode(ISD::SUB, dl, LHS.getValueType(), LHS, RHS);
3961 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
3962 }
3963 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
3964 if (SextVal >= -31 && SextVal <= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003965 SDValue LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG, dl);
3966 SDValue RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00003967 LHS = DAG.getNode(ISD::ADD, dl, LHS.getValueType(), LHS, RHS);
3968 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00003969 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003970
Dan Gohman475871a2008-07-27 21:46:04 +00003971 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00003972}
3973
Chris Lattner59138102006-04-17 05:28:54 +00003974/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
3975/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00003976static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00003977 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00003978 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00003979 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00003980 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00003981 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00003982
Chris Lattner59138102006-04-17 05:28:54 +00003983 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00003984 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00003985 OP_VMRGHW,
3986 OP_VMRGLW,
3987 OP_VSPLTISW0,
3988 OP_VSPLTISW1,
3989 OP_VSPLTISW2,
3990 OP_VSPLTISW3,
3991 OP_VSLDOI4,
3992 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00003993 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00003994 };
Scott Michelfdc40a02009-02-17 22:15:04 +00003995
Chris Lattner59138102006-04-17 05:28:54 +00003996 if (OpNum == OP_COPY) {
3997 if (LHSID == (1*9+2)*9+3) return LHS;
3998 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
3999 return RHS;
4000 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004001
Dan Gohman475871a2008-07-27 21:46:04 +00004002 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00004003 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
4004 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004005
Nate Begeman9008ca62009-04-27 18:41:29 +00004006 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00004007 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004008 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00004009 case OP_VMRGHW:
4010 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
4011 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
4012 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
4013 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
4014 break;
4015 case OP_VMRGLW:
4016 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
4017 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
4018 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
4019 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
4020 break;
4021 case OP_VSPLTISW0:
4022 for (unsigned i = 0; i != 16; ++i)
4023 ShufIdxs[i] = (i&3)+0;
4024 break;
4025 case OP_VSPLTISW1:
4026 for (unsigned i = 0; i != 16; ++i)
4027 ShufIdxs[i] = (i&3)+4;
4028 break;
4029 case OP_VSPLTISW2:
4030 for (unsigned i = 0; i != 16; ++i)
4031 ShufIdxs[i] = (i&3)+8;
4032 break;
4033 case OP_VSPLTISW3:
4034 for (unsigned i = 0; i != 16; ++i)
4035 ShufIdxs[i] = (i&3)+12;
4036 break;
4037 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00004038 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004039 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00004040 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004041 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00004042 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004043 }
Owen Andersone50ed302009-08-10 22:56:29 +00004044 EVT VT = OpLHS.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00004045 OpLHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpLHS);
4046 OpRHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OpRHS);
4047 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Nate Begeman9008ca62009-04-27 18:41:29 +00004048 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00004049}
4050
Chris Lattnerf1b47082006-04-14 05:19:18 +00004051/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
4052/// is a shuffle we can handle in a single instruction, return it. Otherwise,
4053/// return the code it can be lowered into. Worst case, it can always be
4054/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00004055SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Nate Begeman9008ca62009-04-27 18:41:29 +00004056 SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00004057 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004058 SDValue V1 = Op.getOperand(0);
4059 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004060 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00004061 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004062
Chris Lattnerf1b47082006-04-14 05:19:18 +00004063 // Cases that are handled by instructions that take permute immediates
4064 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
4065 // selected by the instruction selector.
4066 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004067 if (PPC::isSplatShuffleMask(SVOp, 1) ||
4068 PPC::isSplatShuffleMask(SVOp, 2) ||
4069 PPC::isSplatShuffleMask(SVOp, 4) ||
4070 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
4071 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
4072 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
4073 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
4074 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
4075 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
4076 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
4077 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
4078 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00004079 return Op;
4080 }
4081 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004082
Chris Lattnerf1b47082006-04-14 05:19:18 +00004083 // Altivec has a variety of "shuffle immediates" that take two vector inputs
4084 // and produce a fixed permutation. If any of these match, do not lower to
4085 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00004086 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
4087 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
4088 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
4089 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
4090 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
4091 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
4092 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
4093 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
4094 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00004095 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004096
Chris Lattner59138102006-04-17 05:28:54 +00004097 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
4098 // perfect shuffle table to emit an optimal matching sequence.
Nate Begeman9008ca62009-04-27 18:41:29 +00004099 SmallVector<int, 16> PermMask;
4100 SVOp->getMask(PermMask);
4101
Chris Lattner59138102006-04-17 05:28:54 +00004102 unsigned PFIndexes[4];
4103 bool isFourElementShuffle = true;
4104 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
4105 unsigned EltNo = 8; // Start out undef.
4106 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00004107 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00004108 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00004109
Nate Begeman9008ca62009-04-27 18:41:29 +00004110 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00004111 if ((ByteSource & 3) != j) {
4112 isFourElementShuffle = false;
4113 break;
4114 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004115
Chris Lattner59138102006-04-17 05:28:54 +00004116 if (EltNo == 8) {
4117 EltNo = ByteSource/4;
4118 } else if (EltNo != ByteSource/4) {
4119 isFourElementShuffle = false;
4120 break;
4121 }
4122 }
4123 PFIndexes[i] = EltNo;
4124 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004125
4126 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00004127 // perfect shuffle vector to determine if it is cost effective to do this as
4128 // discrete instructions, or whether we should use a vperm.
4129 if (isFourElementShuffle) {
4130 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00004131 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00004132 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00004133
Chris Lattner59138102006-04-17 05:28:54 +00004134 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
4135 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00004136
Chris Lattner59138102006-04-17 05:28:54 +00004137 // Determining when to avoid vperm is tricky. Many things affect the cost
4138 // of vperm, particularly how many times the perm mask needs to be computed.
4139 // For example, if the perm mask can be hoisted out of a loop or is already
4140 // used (perhaps because there are multiple permutes with the same shuffle
4141 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
4142 // the loop requires an extra register.
4143 //
4144 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00004145 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00004146 // available, if this block is within a loop, we should avoid using vperm
4147 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00004148 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00004149 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00004150 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004151
Chris Lattnerf1b47082006-04-14 05:19:18 +00004152 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
4153 // vector that will get spilled to the constant pool.
4154 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00004155
Chris Lattnerf1b47082006-04-14 05:19:18 +00004156 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
4157 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00004158 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004159 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00004160
Dan Gohman475871a2008-07-27 21:46:04 +00004161 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00004162 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
4163 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00004164
Chris Lattnerf1b47082006-04-14 05:19:18 +00004165 for (unsigned j = 0; j != BytesPerElement; ++j)
4166 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00004167 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00004168 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004169
Owen Anderson825b72b2009-08-11 20:47:22 +00004170 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00004171 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00004172 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00004173}
4174
Chris Lattner90564f22006-04-18 17:59:36 +00004175/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
4176/// altivec comparison. If it is, return true and fill in Opc/isDot with
4177/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00004178static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00004179 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004180 unsigned IntrinsicID =
4181 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00004182 CompareOpc = -1;
4183 isDot = false;
4184 switch (IntrinsicID) {
4185 default: return false;
4186 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00004187 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
4188 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
4189 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
4190 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
4191 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
4192 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
4193 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
4194 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
4195 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
4196 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
4197 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
4198 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
4199 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00004200
Chris Lattner1a635d62006-04-14 06:01:58 +00004201 // Normal Comparisons.
4202 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
4203 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
4204 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
4205 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
4206 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
4207 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
4208 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
4209 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
4210 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
4211 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
4212 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
4213 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
4214 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
4215 }
Chris Lattner90564f22006-04-18 17:59:36 +00004216 return true;
4217}
4218
4219/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
4220/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00004221SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Chris Lattner149add02010-03-14 22:44:11 +00004222 SelectionDAG &DAG) {
Chris Lattner90564f22006-04-18 17:59:36 +00004223 // If this is a lowered altivec predicate compare, CompareOpc is set to the
4224 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00004225 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00004226 int CompareOpc;
4227 bool isDot;
4228 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00004229 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00004230
Chris Lattner90564f22006-04-18 17:59:36 +00004231 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00004232 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004233 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00004234 Op.getOperand(1), Op.getOperand(2),
4235 DAG.getConstant(CompareOpc, MVT::i32));
Dale Johannesen3484c092009-02-05 22:07:54 +00004236 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00004237 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004238
Chris Lattner1a635d62006-04-14 06:01:58 +00004239 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00004240 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00004241 Op.getOperand(2), // LHS
4242 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00004243 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00004244 };
Owen Andersone50ed302009-08-10 22:56:29 +00004245 std::vector<EVT> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00004246 VTs.push_back(Op.getOperand(2).getValueType());
Owen Anderson825b72b2009-08-11 20:47:22 +00004247 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00004248 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00004249
Chris Lattner1a635d62006-04-14 06:01:58 +00004250 // Now that we have the comparison, emit a copy from the CR to a GPR.
4251 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00004252 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
4253 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00004254 CompNode.getValue(1));
4255
Chris Lattner1a635d62006-04-14 06:01:58 +00004256 // Unpack the result based on how the target uses it.
4257 unsigned BitNo; // Bit # of CR6.
4258 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004259 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00004260 default: // Can't happen, don't crash on invalid number though.
4261 case 0: // Return the value of the EQ bit of CR6.
4262 BitNo = 0; InvertBit = false;
4263 break;
4264 case 1: // Return the inverted value of the EQ bit of CR6.
4265 BitNo = 0; InvertBit = true;
4266 break;
4267 case 2: // Return the value of the LT bit of CR6.
4268 BitNo = 2; InvertBit = false;
4269 break;
4270 case 3: // Return the inverted value of the LT bit of CR6.
4271 BitNo = 2; InvertBit = true;
4272 break;
4273 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004274
Chris Lattner1a635d62006-04-14 06:01:58 +00004275 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00004276 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
4277 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004278 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00004279 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
4280 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00004281
Chris Lattner1a635d62006-04-14 06:01:58 +00004282 // If we are supposed to, toggle the bit.
4283 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00004284 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
4285 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00004286 return Flags;
4287}
4288
Scott Michelfdc40a02009-02-17 22:15:04 +00004289SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004290 SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004291 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00004292 // Create a stack slot that is 16-byte aligned.
4293 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00004294 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Owen Andersone50ed302009-08-10 22:56:29 +00004295 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004296 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004297
Chris Lattner1a635d62006-04-14 06:01:58 +00004298 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004299 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
David Greene534502d12010-02-15 16:56:53 +00004300 Op.getOperand(0), FIdx, NULL, 0,
4301 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004302 // Load it out.
David Greene534502d12010-02-15 16:56:53 +00004303 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, NULL, 0,
4304 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004305}
4306
Dan Gohman475871a2008-07-27 21:46:04 +00004307SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) {
Dale Johannesened2eee62009-02-06 01:31:28 +00004308 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004309 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00004310 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004311
Owen Anderson825b72b2009-08-11 20:47:22 +00004312 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
4313 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00004314
Dan Gohman475871a2008-07-27 21:46:04 +00004315 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00004316 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00004317
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004318 // Shrinkify inputs to v8i16.
Owen Anderson825b72b2009-08-11 20:47:22 +00004319 LHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, LHS);
4320 RHS = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHS);
4321 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00004322
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004323 // Low parts multiplied together, generating 32-bit results (we ignore the
4324 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00004325 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00004326 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004327
Dan Gohman475871a2008-07-27 21:46:04 +00004328 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00004329 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004330 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00004331 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00004332 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004333 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
4334 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004335 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004336
Owen Anderson825b72b2009-08-11 20:47:22 +00004337 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004338
Chris Lattnercea2aa72006-04-18 04:28:57 +00004339 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00004340 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00004341 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00004342 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004343
Chris Lattner19a81522006-04-18 03:57:35 +00004344 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004345 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004346 LHS, RHS, DAG, dl, MVT::v8i16);
4347 EvenParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004348
Chris Lattner19a81522006-04-18 03:57:35 +00004349 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00004350 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00004351 LHS, RHS, DAG, dl, MVT::v8i16);
4352 OddParts = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00004353
Chris Lattner19a81522006-04-18 03:57:35 +00004354 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00004355 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00004356 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004357 Ops[i*2 ] = 2*i+1;
4358 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00004359 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004360 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004361 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00004362 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00004363 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00004364}
4365
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004366/// LowerOperation - Provide custom lowering hooks for some operations.
4367///
Dan Gohman475871a2008-07-27 21:46:04 +00004368SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004369 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004370 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004371 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00004372 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004373 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00004374 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00004375 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00004376 case ISD::SETCC: return LowerSETCC(Op, DAG);
Bill Wendling77959322008-09-17 00:30:57 +00004377 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004378 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00004379 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00004380
4381 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00004382 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00004383
Jim Laskeyefc7e522006-12-04 22:04:42 +00004384 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00004385 case ISD::DYNAMIC_STACKALLOC:
4386 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00004387
Chris Lattner1a635d62006-04-14 06:01:58 +00004388 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004389 case ISD::FP_TO_UINT:
4390 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00004391 Op.getDebugLoc());
Chris Lattner1a635d62006-04-14 06:01:58 +00004392 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00004393 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004394
Chris Lattner1a635d62006-04-14 06:01:58 +00004395 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004396 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
4397 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
4398 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00004399
Chris Lattner1a635d62006-04-14 06:01:58 +00004400 // Vector-related lowering.
4401 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
4402 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
4403 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
4404 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00004405 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00004406
Chris Lattner3fc027d2007-12-08 06:59:59 +00004407 // Frame & Return address.
4408 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00004409 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00004410 }
Dan Gohman475871a2008-07-27 21:46:04 +00004411 return SDValue();
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00004412}
4413
Duncan Sands1607f052008-12-01 11:39:25 +00004414void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
4415 SmallVectorImpl<SDValue>&Results,
4416 SelectionDAG &DAG) {
Dale Johannesen3484c092009-02-05 22:07:54 +00004417 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00004418 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00004419 default:
Duncan Sands1607f052008-12-01 11:39:25 +00004420 assert(false && "Do not know how to custom type legalize this operation!");
4421 return;
4422 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00004423 assert(N->getValueType(0) == MVT::ppcf128);
4424 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00004425 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004426 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004427 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00004428 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004429 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00004430 DAG.getIntPtrConstant(1));
4431
4432 // This sequence changes FPSCR to do round-to-zero, adds the two halves
4433 // of the long double, and puts FPSCR back the way it was. We do not
4434 // actually model FPSCR.
Owen Andersone50ed302009-08-10 22:56:29 +00004435 std::vector<EVT> NodeTys;
Duncan Sands1607f052008-12-01 11:39:25 +00004436 SDValue Ops[4], Result, MFFSreg, InFlag, FPreg;
4437
Owen Anderson825b72b2009-08-11 20:47:22 +00004438 NodeTys.push_back(MVT::f64); // Return register
4439 NodeTys.push_back(MVT::Flag); // Returns a flag for later insns
Dale Johannesen3484c092009-02-05 22:07:54 +00004440 Result = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Duncan Sands1607f052008-12-01 11:39:25 +00004441 MFFSreg = Result.getValue(0);
4442 InFlag = Result.getValue(1);
4443
4444 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004445 NodeTys.push_back(MVT::Flag); // Returns a flag
4446 Ops[0] = DAG.getConstant(31, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004447 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004448 Result = DAG.getNode(PPCISD::MTFSB1, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004449 InFlag = Result.getValue(0);
4450
4451 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004452 NodeTys.push_back(MVT::Flag); // Returns a flag
4453 Ops[0] = DAG.getConstant(30, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004454 Ops[1] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004455 Result = DAG.getNode(PPCISD::MTFSB0, dl, NodeTys, Ops, 2);
Duncan Sands1607f052008-12-01 11:39:25 +00004456 InFlag = Result.getValue(0);
4457
4458 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004459 NodeTys.push_back(MVT::f64); // result of add
4460 NodeTys.push_back(MVT::Flag); // Returns a flag
Duncan Sands1607f052008-12-01 11:39:25 +00004461 Ops[0] = Lo;
4462 Ops[1] = Hi;
4463 Ops[2] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004464 Result = DAG.getNode(PPCISD::FADDRTZ, dl, NodeTys, Ops, 3);
Duncan Sands1607f052008-12-01 11:39:25 +00004465 FPreg = Result.getValue(0);
4466 InFlag = Result.getValue(1);
4467
4468 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00004469 NodeTys.push_back(MVT::f64);
4470 Ops[0] = DAG.getConstant(1, MVT::i32);
Duncan Sands1607f052008-12-01 11:39:25 +00004471 Ops[1] = MFFSreg;
4472 Ops[2] = FPreg;
4473 Ops[3] = InFlag;
Dale Johannesen3484c092009-02-05 22:07:54 +00004474 Result = DAG.getNode(PPCISD::MTFSF, dl, NodeTys, Ops, 4);
Duncan Sands1607f052008-12-01 11:39:25 +00004475 FPreg = Result.getValue(0);
4476
4477 // We know the low half is about to be thrown away, so just use something
4478 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00004479 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00004480 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00004481 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00004482 }
Duncan Sands1607f052008-12-01 11:39:25 +00004483 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004484 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00004485 return;
Chris Lattner1f873002007-11-28 18:44:47 +00004486 }
4487}
4488
4489
Chris Lattner1a635d62006-04-14 06:01:58 +00004490//===----------------------------------------------------------------------===//
4491// Other Lowering Code
4492//===----------------------------------------------------------------------===//
4493
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004494MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004495PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004496 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004497 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004498 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4499
4500 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4501 MachineFunction *F = BB->getParent();
4502 MachineFunction::iterator It = BB;
4503 ++It;
4504
4505 unsigned dest = MI->getOperand(0).getReg();
4506 unsigned ptrA = MI->getOperand(1).getReg();
4507 unsigned ptrB = MI->getOperand(2).getReg();
4508 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004509 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004510
4511 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4512 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4513 F->insert(It, loopMBB);
4514 F->insert(It, exitMBB);
4515 exitMBB->transferSuccessors(BB);
4516
4517 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00004518 unsigned TmpReg = (!BinOpcode) ? incr :
4519 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00004520 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4521 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004522
4523 // thisMBB:
4524 // ...
4525 // fallthrough --> loopMBB
4526 BB->addSuccessor(loopMBB);
4527
4528 // loopMBB:
4529 // l[wd]arx dest, ptr
4530 // add r0, dest, incr
4531 // st[wd]cx. r0, ptr
4532 // bne- loopMBB
4533 // fallthrough --> exitMBB
4534 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004535 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004536 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004537 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004538 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
4539 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004540 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004541 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004542 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004543 BB->addSuccessor(loopMBB);
4544 BB->addSuccessor(exitMBB);
4545
4546 // exitMBB:
4547 // ...
4548 BB = exitMBB;
4549 return BB;
4550}
4551
4552MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00004553PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00004554 MachineBasicBlock *BB,
4555 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00004556 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00004557 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00004558 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
4559 // In 64 bit mode we have to use 64 bits for addresses, even though the
4560 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
4561 // registers without caring whether they're 32 or 64, but here we're
4562 // doing actual arithmetic on the addresses.
4563 bool is64bit = PPCSubTarget.isPPC64();
4564
4565 const BasicBlock *LLVM_BB = BB->getBasicBlock();
4566 MachineFunction *F = BB->getParent();
4567 MachineFunction::iterator It = BB;
4568 ++It;
4569
4570 unsigned dest = MI->getOperand(0).getReg();
4571 unsigned ptrA = MI->getOperand(1).getReg();
4572 unsigned ptrB = MI->getOperand(2).getReg();
4573 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004574 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00004575
4576 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
4577 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4578 F->insert(It, loopMBB);
4579 F->insert(It, exitMBB);
4580 exitMBB->transferSuccessors(BB);
4581
4582 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004583 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004584 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4585 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00004586 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4587 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4588 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4589 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
4590 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4591 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4592 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4593 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4594 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
4595 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004596 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004597 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00004598 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004599
4600 // thisMBB:
4601 // ...
4602 // fallthrough --> loopMBB
4603 BB->addSuccessor(loopMBB);
4604
4605 // The 4-byte load must be aligned, while a char or short may be
4606 // anywhere in the word. Hence all this nasty bookkeeping code.
4607 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4608 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004609 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00004610 // rlwinm ptr, ptr1, 0, 0, 29
4611 // slw incr2, incr, shift
4612 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4613 // slw mask, mask2, shift
4614 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004615 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00004616 // add tmp, tmpDest, incr2
4617 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00004618 // and tmp3, tmp, mask
4619 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004620 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00004621 // bne- loopMBB
4622 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00004623 // srw dest, tmpDest, shift
Dale Johannesen97efa362008-08-28 17:53:09 +00004624
4625 if (ptrA!=PPC::R0) {
4626 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004627 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004628 .addReg(ptrA).addReg(ptrB);
4629 } else {
4630 Ptr1Reg = ptrB;
4631 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004632 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004633 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004634 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004635 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4636 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004637 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004638 .addReg(Ptr1Reg).addImm(0).addImm(61);
4639 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004640 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004641 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004642 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004643 .addReg(incr).addReg(ShiftReg);
4644 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004645 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00004646 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004647 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4648 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00004649 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004650 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004651 .addReg(Mask2Reg).addReg(ShiftReg);
4652
4653 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004654 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004655 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00004656 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004657 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004658 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004659 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00004660 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004661 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004662 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004663 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00004664 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004665 BuildMI(BB, dl, TII->get(PPC::STWCX))
Dale Johannesen97efa362008-08-28 17:53:09 +00004666 .addReg(Tmp4Reg).addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004667 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00004668 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00004669 BB->addSuccessor(loopMBB);
4670 BB->addSuccessor(exitMBB);
4671
4672 // exitMBB:
4673 // ...
4674 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004675 BuildMI(BB, dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg).addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00004676 return BB;
4677}
4678
4679MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00004680PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00004681 MachineBasicBlock *BB,
4682 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Chengc0f64ff2006-11-27 23:37:22 +00004683 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00004684
4685 // To "insert" these instructions we actually have to insert their
4686 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004687 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004688 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00004689 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00004690
Dan Gohman8e5f2c62008-07-07 23:14:23 +00004691 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00004692
4693 if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
4694 MI->getOpcode() == PPC::SELECT_CC_I8 ||
4695 MI->getOpcode() == PPC::SELECT_CC_F4 ||
4696 MI->getOpcode() == PPC::SELECT_CC_F8 ||
4697 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
4698
4699 // The incoming instruction knows the destination vreg to set, the
4700 // condition code register to branch on, the true/false values to
4701 // select between, and a branch opcode to use.
4702
4703 // thisMBB:
4704 // ...
4705 // TrueVal = ...
4706 // cmpTY ccX, r1, r2
4707 // bCC copy1MBB
4708 // fallthrough --> copy0MBB
4709 MachineBasicBlock *thisMBB = BB;
4710 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
4711 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
4712 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004713 DebugLoc dl = MI->getDebugLoc();
4714 BuildMI(BB, dl, TII->get(PPC::BCC))
Evan Cheng53301922008-07-12 02:23:19 +00004715 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
4716 F->insert(It, copy0MBB);
4717 F->insert(It, sinkMBB);
Evan Chengce319102009-09-19 09:51:03 +00004718 // Update machine-CFG edges by first adding all successors of the current
Evan Cheng53301922008-07-12 02:23:19 +00004719 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00004720 // Also inform sdisel of the edge changes.
4721 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
4722 E = BB->succ_end(); I != E; ++I) {
4723 EM->insert(std::make_pair(*I, sinkMBB));
4724 sinkMBB->addSuccessor(*I);
4725 }
4726 // Next, remove all successors of the current block, and add the true
4727 // and fallthrough blocks as its successors.
4728 while (!BB->succ_empty())
4729 BB->removeSuccessor(BB->succ_begin());
Evan Cheng53301922008-07-12 02:23:19 +00004730 // Next, add the true and fallthrough blocks as its successors.
4731 BB->addSuccessor(copy0MBB);
4732 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004733
Evan Cheng53301922008-07-12 02:23:19 +00004734 // copy0MBB:
4735 // %FalseValue = ...
4736 // # fallthrough to sinkMBB
4737 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00004738
Evan Cheng53301922008-07-12 02:23:19 +00004739 // Update machine-CFG edges
4740 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004741
Evan Cheng53301922008-07-12 02:23:19 +00004742 // sinkMBB:
4743 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
4744 // ...
4745 BB = sinkMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004746 BuildMI(BB, dl, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00004747 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
4748 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
4749 }
Dale Johannesen97efa362008-08-28 17:53:09 +00004750 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
4751 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
4752 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
4753 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004754 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
4755 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
4756 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
4757 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004758
4759 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
4760 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
4761 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
4762 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004763 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
4764 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
4765 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
4766 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004767
4768 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
4769 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
4770 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
4771 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004772 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
4773 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
4774 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
4775 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004776
4777 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
4778 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
4779 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
4780 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004781 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
4782 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
4783 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
4784 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004785
4786 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00004787 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00004788 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00004789 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004790 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00004791 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004792 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00004793 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004794
4795 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
4796 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
4797 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
4798 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00004799 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
4800 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
4801 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
4802 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00004803
Dale Johannesen0e55f062008-08-29 18:29:46 +00004804 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
4805 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
4806 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
4807 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
4808 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
4809 BB = EmitAtomicBinary(MI, BB, false, 0);
4810 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
4811 BB = EmitAtomicBinary(MI, BB, true, 0);
4812
Evan Cheng53301922008-07-12 02:23:19 +00004813 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
4814 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
4815 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
4816
4817 unsigned dest = MI->getOperand(0).getReg();
4818 unsigned ptrA = MI->getOperand(1).getReg();
4819 unsigned ptrB = MI->getOperand(2).getReg();
4820 unsigned oldval = MI->getOperand(3).getReg();
4821 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004822 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00004823
Dale Johannesen65e39732008-08-25 18:53:26 +00004824 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4825 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4826 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00004827 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004828 F->insert(It, loop1MBB);
4829 F->insert(It, loop2MBB);
4830 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00004831 F->insert(It, exitMBB);
4832 exitMBB->transferSuccessors(BB);
4833
4834 // thisMBB:
4835 // ...
4836 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004837 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004838
Dale Johannesen65e39732008-08-25 18:53:26 +00004839 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004840 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00004841 // cmp[wd] dest, oldval
4842 // bne- midMBB
4843 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00004844 // st[wd]cx. newval, ptr
4845 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00004846 // b exitBB
4847 // midMBB:
4848 // st[wd]cx. dest, ptr
4849 // exitBB:
4850 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004851 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00004852 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004853 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00004854 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004855 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004856 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4857 BB->addSuccessor(loop2MBB);
4858 BB->addSuccessor(midMBB);
4859
4860 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004861 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00004862 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004863 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00004864 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004865 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00004866 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00004867 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00004868
Dale Johannesen65e39732008-08-25 18:53:26 +00004869 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004870 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00004871 .addReg(dest).addReg(ptrA).addReg(ptrB);
4872 BB->addSuccessor(exitMBB);
4873
Evan Cheng53301922008-07-12 02:23:19 +00004874 // exitMBB:
4875 // ...
4876 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004877 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
4878 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
4879 // We must use 64-bit registers for addresses when targeting 64-bit,
4880 // since we're actually doing arithmetic on them. Other registers
4881 // can be 32-bit.
4882 bool is64bit = PPCSubTarget.isPPC64();
4883 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
4884
4885 unsigned dest = MI->getOperand(0).getReg();
4886 unsigned ptrA = MI->getOperand(1).getReg();
4887 unsigned ptrB = MI->getOperand(2).getReg();
4888 unsigned oldval = MI->getOperand(3).getReg();
4889 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00004890 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004891
4892 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
4893 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
4894 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
4895 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
4896 F->insert(It, loop1MBB);
4897 F->insert(It, loop2MBB);
4898 F->insert(It, midMBB);
4899 F->insert(It, exitMBB);
4900 exitMBB->transferSuccessors(BB);
4901
4902 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00004903 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00004904 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
4905 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004906 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
4907 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
4908 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
4909 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
4910 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
4911 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
4912 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
4913 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
4914 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
4915 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
4916 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
4917 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
4918 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
4919 unsigned Ptr1Reg;
4920 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
4921 // thisMBB:
4922 // ...
4923 // fallthrough --> loopMBB
4924 BB->addSuccessor(loop1MBB);
4925
4926 // The 4-byte load must be aligned, while a char or short may be
4927 // anywhere in the word. Hence all this nasty bookkeeping code.
4928 // add ptr1, ptrA, ptrB [copy if ptrA==0]
4929 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00004930 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004931 // rlwinm ptr, ptr1, 0, 0, 29
4932 // slw newval2, newval, shift
4933 // slw oldval2, oldval,shift
4934 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
4935 // slw mask, mask2, shift
4936 // and newval3, newval2, mask
4937 // and oldval3, oldval2, mask
4938 // loop1MBB:
4939 // lwarx tmpDest, ptr
4940 // and tmp, tmpDest, mask
4941 // cmpw tmp, oldval3
4942 // bne- midMBB
4943 // loop2MBB:
4944 // andc tmp2, tmpDest, mask
4945 // or tmp4, tmp2, newval3
4946 // stwcx. tmp4, ptr
4947 // bne- loop1MBB
4948 // b exitBB
4949 // midMBB:
4950 // stwcx. tmpDest, ptr
4951 // exitBB:
4952 // srw dest, tmpDest, shift
4953 if (ptrA!=PPC::R0) {
4954 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004955 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004956 .addReg(ptrA).addReg(ptrB);
4957 } else {
4958 Ptr1Reg = ptrB;
4959 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004960 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004961 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004962 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004963 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
4964 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004965 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004966 .addReg(Ptr1Reg).addImm(0).addImm(61);
4967 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00004968 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004969 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004970 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004971 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004972 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004973 .addReg(oldval).addReg(ShiftReg);
4974 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00004975 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004976 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00004977 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
4978 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
4979 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004980 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00004981 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004982 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004983 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004984 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004985 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004986 .addReg(OldVal2Reg).addReg(MaskReg);
4987
4988 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00004989 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004990 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004991 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
4992 .addReg(TmpDestReg).addReg(MaskReg);
4993 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004994 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00004995 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00004996 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
4997 BB->addSuccessor(loop2MBB);
4998 BB->addSuccessor(midMBB);
4999
5000 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005001 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
5002 .addReg(TmpDestReg).addReg(MaskReg);
5003 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
5004 .addReg(Tmp2Reg).addReg(NewVal3Reg);
5005 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005006 .addReg(PPC::R0).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005007 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005008 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005009 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005010 BB->addSuccessor(loop1MBB);
5011 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00005012
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005013 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005014 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005015 .addReg(PPC::R0).addReg(PtrReg);
5016 BB->addSuccessor(exitMBB);
5017
5018 // exitMBB:
5019 // ...
5020 BB = exitMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005021 BuildMI(BB, dl, TII->get(PPC::SRW),dest).addReg(TmpReg).addReg(ShiftReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005022 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005023 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00005024 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005025
Dan Gohman8e5f2c62008-07-07 23:14:23 +00005026 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005027 return BB;
5028}
5029
Chris Lattner1a635d62006-04-14 06:01:58 +00005030//===----------------------------------------------------------------------===//
5031// Target Optimization Hooks
5032//===----------------------------------------------------------------------===//
5033
Duncan Sands25cf2272008-11-24 14:53:14 +00005034SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
5035 DAGCombinerInfo &DCI) const {
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005036 TargetMachine &TM = getTargetMachine();
5037 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00005038 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005039 switch (N->getOpcode()) {
5040 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005041 case PPCISD::SHL:
5042 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005043 if (C->getZExtValue() == 0) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005044 return N->getOperand(0);
5045 }
5046 break;
5047 case PPCISD::SRL:
5048 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005049 if (C->getZExtValue() == 0) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005050 return N->getOperand(0);
5051 }
5052 break;
5053 case PPCISD::SRA:
5054 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005055 if (C->getZExtValue() == 0 || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00005056 C->isAllOnesValue()) // -1 >>s V -> -1.
5057 return N->getOperand(0);
5058 }
5059 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005060
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005061 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00005062 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005063 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
5064 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
5065 // We allow the src/dst to be either f32/f64, but the intermediate
5066 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00005067 if (N->getOperand(0).getValueType() == MVT::i64 &&
5068 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005069 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005070 if (Val.getValueType() == MVT::f32) {
5071 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005072 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005073 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005074
Owen Anderson825b72b2009-08-11 20:47:22 +00005075 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005076 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005077 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005078 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00005079 if (N->getValueType(0) == MVT::f32) {
5080 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00005081 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00005082 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005083 }
5084 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00005085 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005086 // If the intermediate type is i32, we can avoid the load/store here
5087 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005088 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005089 }
5090 }
5091 break;
Chris Lattner51269842006-03-01 05:50:56 +00005092 case ISD::STORE:
5093 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
5094 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00005095 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00005096 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005097 N->getOperand(1).getValueType() == MVT::i32 &&
5098 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00005099 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005100 if (Val.getValueType() == MVT::f32) {
5101 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005102 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005103 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005104 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00005105 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005106
Owen Anderson825b72b2009-08-11 20:47:22 +00005107 Val = DAG.getNode(PPCISD::STFIWX, dl, MVT::Other, N->getOperand(0), Val,
Chris Lattner51269842006-03-01 05:50:56 +00005108 N->getOperand(2), N->getOperand(3));
Gabor Greifba36cb52008-08-28 21:40:38 +00005109 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00005110 return Val;
5111 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005112
Chris Lattnerd9989382006-07-10 20:56:58 +00005113 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00005114 if (cast<StoreSDNode>(N)->isUnindexed() &&
5115 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00005116 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005117 (N->getOperand(1).getValueType() == MVT::i32 ||
5118 N->getOperand(1).getValueType() == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005119 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005120 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00005121 if (BSwapOp.getValueType() == MVT::i16)
5122 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00005123
Dan Gohmanc76909a2009-09-25 20:36:54 +00005124 SDValue Ops[] = {
5125 N->getOperand(0), BSwapOp, N->getOperand(2),
5126 DAG.getValueType(N->getOperand(1).getValueType())
5127 };
5128 return
5129 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
5130 Ops, array_lengthof(Ops),
5131 cast<StoreSDNode>(N)->getMemoryVT(),
5132 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005133 }
5134 break;
5135 case ISD::BSWAP:
5136 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00005137 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00005138 N->getOperand(0).hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005139 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
Dan Gohman475871a2008-07-27 21:46:04 +00005140 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00005141 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00005142 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00005143 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00005144 LD->getChain(), // Chain
5145 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00005146 DAG.getValueType(N->getValueType(0)) // VT
5147 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00005148 SDValue BSLoad =
5149 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
5150 DAG.getVTList(MVT::i32, MVT::Other), Ops, 3,
5151 LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00005152
Scott Michelfdc40a02009-02-17 22:15:04 +00005153 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00005154 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00005155 if (N->getValueType(0) == MVT::i16)
5156 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00005157
Chris Lattnerd9989382006-07-10 20:56:58 +00005158 // First, combine the bswap away. This makes the value produced by the
5159 // load dead.
5160 DCI.CombineTo(N, ResVal);
5161
5162 // Next, combine the load away, we give it a bogus result value but a real
5163 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00005164 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00005165
Chris Lattnerd9989382006-07-10 20:56:58 +00005166 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00005167 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00005168 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005169
Chris Lattner51269842006-03-01 05:50:56 +00005170 break;
Chris Lattner4468c222006-03-31 06:02:07 +00005171 case PPCISD::VCMP: {
5172 // If a VCMPo node already exists with exactly the same operands as this
5173 // node, use its result instead of this node (VCMPo computes both a CR6 and
5174 // a normal output).
5175 //
5176 if (!N->getOperand(0).hasOneUse() &&
5177 !N->getOperand(1).hasOneUse() &&
5178 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00005179
Chris Lattner4468c222006-03-31 06:02:07 +00005180 // Scan all of the users of the LHS, looking for VCMPo's that match.
5181 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005182
Gabor Greifba36cb52008-08-28 21:40:38 +00005183 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00005184 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
5185 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00005186 if (UI->getOpcode() == PPCISD::VCMPo &&
5187 UI->getOperand(1) == N->getOperand(1) &&
5188 UI->getOperand(2) == N->getOperand(2) &&
5189 UI->getOperand(0) == N->getOperand(0)) {
5190 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00005191 break;
5192 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005193
Chris Lattner00901202006-04-18 18:28:22 +00005194 // If there is no VCMPo node, or if the flag value has a single use, don't
5195 // transform this.
5196 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
5197 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005198
5199 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00005200 // chain, this transformation is more complex. Note that multiple things
5201 // could use the value result, which we should ignore.
5202 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00005203 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00005204 FlagUser == 0; ++UI) {
5205 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00005206 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00005207 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005208 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00005209 FlagUser = User;
5210 break;
5211 }
5212 }
5213 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005214
Chris Lattner00901202006-04-18 18:28:22 +00005215 // If the user is a MFCR instruction, we know this is safe. Otherwise we
5216 // give up for right now.
5217 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00005218 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00005219 }
5220 break;
5221 }
Chris Lattner90564f22006-04-18 17:59:36 +00005222 case ISD::BR_CC: {
5223 // If this is a branch on an altivec predicate comparison, lower this so
5224 // that we don't have to do a MFCR: instead, branch directly on CR6. This
5225 // lowering is done pre-legalize, because the legalizer lowers the predicate
5226 // compare down to code that is difficult to reassemble.
5227 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00005228 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00005229 int CompareOpc;
5230 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00005231
Chris Lattner90564f22006-04-18 17:59:36 +00005232 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
5233 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
5234 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
5235 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005236
Chris Lattner90564f22006-04-18 17:59:36 +00005237 // If this is a comparison against something other than 0/1, then we know
5238 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005239 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005240 if (Val != 0 && Val != 1) {
5241 if (CC == ISD::SETEQ) // Cond never true, remove branch.
5242 return N->getOperand(0);
5243 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00005244 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00005245 N->getOperand(0), N->getOperand(4));
5246 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005247
Chris Lattner90564f22006-04-18 17:59:36 +00005248 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005249
Chris Lattner90564f22006-04-18 17:59:36 +00005250 // Create the PPCISD altivec 'dot' comparison node.
Owen Andersone50ed302009-08-10 22:56:29 +00005251 std::vector<EVT> VTs;
Dan Gohman475871a2008-07-27 21:46:04 +00005252 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005253 LHS.getOperand(2), // LHS of compare
5254 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00005255 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005256 };
Chris Lattner90564f22006-04-18 17:59:36 +00005257 VTs.push_back(LHS.getOperand(2).getValueType());
Owen Anderson825b72b2009-08-11 20:47:22 +00005258 VTs.push_back(MVT::Flag);
Dale Johannesen3484c092009-02-05 22:07:54 +00005259 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005260
Chris Lattner90564f22006-04-18 17:59:36 +00005261 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005262 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005263 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00005264 default: // Can't happen, don't crash on invalid number though.
5265 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005266 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00005267 break;
5268 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005269 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00005270 break;
5271 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005272 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00005273 break;
5274 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00005275 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00005276 break;
5277 }
5278
Owen Anderson825b72b2009-08-11 20:47:22 +00005279 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
5280 DAG.getConstant(CompOpc, MVT::i32),
5281 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00005282 N->getOperand(4), CompNode.getValue(1));
5283 }
5284 break;
5285 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005286 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005287
Dan Gohman475871a2008-07-27 21:46:04 +00005288 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00005289}
5290
Chris Lattner1a635d62006-04-14 06:01:58 +00005291//===----------------------------------------------------------------------===//
5292// Inline Assembly Support
5293//===----------------------------------------------------------------------===//
5294
Dan Gohman475871a2008-07-27 21:46:04 +00005295void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00005296 const APInt &Mask,
Scott Michelfdc40a02009-02-17 22:15:04 +00005297 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005298 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00005299 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005300 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00005301 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005302 switch (Op.getOpcode()) {
5303 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00005304 case PPCISD::LBRX: {
5305 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00005306 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00005307 KnownZero = 0xFFFF0000;
5308 break;
5309 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005310 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005311 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005312 default: break;
5313 case Intrinsic::ppc_altivec_vcmpbfp_p:
5314 case Intrinsic::ppc_altivec_vcmpeqfp_p:
5315 case Intrinsic::ppc_altivec_vcmpequb_p:
5316 case Intrinsic::ppc_altivec_vcmpequh_p:
5317 case Intrinsic::ppc_altivec_vcmpequw_p:
5318 case Intrinsic::ppc_altivec_vcmpgefp_p:
5319 case Intrinsic::ppc_altivec_vcmpgtfp_p:
5320 case Intrinsic::ppc_altivec_vcmpgtsb_p:
5321 case Intrinsic::ppc_altivec_vcmpgtsh_p:
5322 case Intrinsic::ppc_altivec_vcmpgtsw_p:
5323 case Intrinsic::ppc_altivec_vcmpgtub_p:
5324 case Intrinsic::ppc_altivec_vcmpgtuh_p:
5325 case Intrinsic::ppc_altivec_vcmpgtuw_p:
5326 KnownZero = ~1U; // All bits but the low one are known to be zero.
5327 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005328 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00005329 }
5330 }
5331}
5332
5333
Chris Lattner4234f572007-03-25 02:14:49 +00005334/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005335/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00005336PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00005337PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
5338 if (Constraint.size() == 1) {
5339 switch (Constraint[0]) {
5340 default: break;
5341 case 'b':
5342 case 'r':
5343 case 'f':
5344 case 'v':
5345 case 'y':
5346 return C_RegisterClass;
5347 }
5348 }
5349 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00005350}
5351
Scott Michelfdc40a02009-02-17 22:15:04 +00005352std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00005353PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00005354 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00005355 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00005356 // GCC RS6000 Constraint Letters
5357 switch (Constraint[0]) {
5358 case 'b': // R1-R31
5359 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00005360 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Chris Lattner331d1bc2006-11-02 01:44:04 +00005361 return std::make_pair(0U, PPC::G8RCRegisterClass);
5362 return std::make_pair(0U, PPC::GPRCRegisterClass);
5363 case 'f':
Owen Anderson825b72b2009-08-11 20:47:22 +00005364 if (VT == MVT::f32)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005365 return std::make_pair(0U, PPC::F4RCRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00005366 else if (VT == MVT::f64)
Chris Lattner331d1bc2006-11-02 01:44:04 +00005367 return std::make_pair(0U, PPC::F8RCRegisterClass);
5368 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005369 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00005370 return std::make_pair(0U, PPC::VRRCRegisterClass);
5371 case 'y': // crrc
5372 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005373 }
5374 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005375
Chris Lattner331d1bc2006-11-02 01:44:04 +00005376 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00005377}
Chris Lattner763317d2006-02-07 00:47:13 +00005378
Chris Lattner331d1bc2006-11-02 01:44:04 +00005379
Chris Lattner48884cd2007-08-25 00:47:38 +00005380/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Evan Chengda43bcf2008-09-24 00:05:32 +00005381/// vector. If it is invalid, don't add anything to Ops. If hasMemory is true
5382/// it means one of the asm constraint of the inline asm instruction being
5383/// processed is 'm'.
Dan Gohman475871a2008-07-27 21:46:04 +00005384void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op, char Letter,
Evan Chengda43bcf2008-09-24 00:05:32 +00005385 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00005386 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00005387 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00005388 SDValue Result(0,0);
Chris Lattner763317d2006-02-07 00:47:13 +00005389 switch (Letter) {
5390 default: break;
5391 case 'I':
5392 case 'J':
5393 case 'K':
5394 case 'L':
5395 case 'M':
5396 case 'N':
5397 case 'O':
5398 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00005399 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00005400 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005401 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00005402 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005403 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00005404 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005405 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005406 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005407 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005408 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
5409 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005410 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005411 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005412 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005413 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005414 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005415 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005416 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005417 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005418 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00005419 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005420 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005421 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005422 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00005423 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005424 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005425 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005426 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00005427 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005428 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005429 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00005430 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00005431 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00005432 break;
Chris Lattner763317d2006-02-07 00:47:13 +00005433 }
5434 break;
5435 }
5436 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005437
Gabor Greifba36cb52008-08-28 21:40:38 +00005438 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00005439 Ops.push_back(Result);
5440 return;
5441 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005442
Chris Lattner763317d2006-02-07 00:47:13 +00005443 // Handle standard constraint letters.
Evan Chengda43bcf2008-09-24 00:05:32 +00005444 TargetLowering::LowerAsmOperandForConstraint(Op, Letter, hasMemory, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00005445}
Evan Chengc4c62572006-03-13 23:20:37 +00005446
Chris Lattnerc9addb72007-03-30 23:15:24 +00005447// isLegalAddressingMode - Return true if the addressing mode represented
5448// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00005449bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005450 const Type *Ty) const {
5451 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00005452
Chris Lattnerc9addb72007-03-30 23:15:24 +00005453 // PPC allows a sign-extended 16-bit immediate field.
5454 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
5455 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005456
Chris Lattnerc9addb72007-03-30 23:15:24 +00005457 // No global is ever allowed as a base.
5458 if (AM.BaseGV)
5459 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005460
5461 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00005462 switch (AM.Scale) {
5463 case 0: // "r+i" or just "i", depending on HasBaseReg.
5464 break;
5465 case 1:
5466 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
5467 return false;
5468 // Otherwise we have r+r or r+i.
5469 break;
5470 case 2:
5471 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
5472 return false;
5473 // Allow 2*r as r+r.
5474 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00005475 default:
5476 // No other scales are supported.
5477 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00005478 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005479
Chris Lattnerc9addb72007-03-30 23:15:24 +00005480 return true;
5481}
5482
Evan Chengc4c62572006-03-13 23:20:37 +00005483/// isLegalAddressImmediate - Return true if the integer value can be used
Evan Cheng86193912007-03-12 23:29:01 +00005484/// as the offset of the target addressing mode for load / store of the
5485/// given type.
5486bool PPCTargetLowering::isLegalAddressImmediate(int64_t V,const Type *Ty) const{
Evan Chengc4c62572006-03-13 23:20:37 +00005487 // PPC allows a sign-extended 16-bit immediate field.
5488 return (V > -(1 << 16) && V < (1 << 16)-1);
5489}
Reid Spencer3a9ec242006-08-28 01:02:49 +00005490
5491bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
Scott Michelfdc40a02009-02-17 22:15:04 +00005492 return false;
Reid Spencer3a9ec242006-08-28 01:02:49 +00005493}
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005494
Dan Gohman475871a2008-07-27 21:46:04 +00005495SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005496 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00005497 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005498 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00005499 return SDValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005500
5501 MachineFunction &MF = DAG.getMachineFunction();
5502 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Chris Lattner3fc027d2007-12-08 06:59:59 +00005503
Chris Lattner3fc027d2007-12-08 06:59:59 +00005504 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00005505 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00005506
5507 // Make sure the function really does not optimize away the store of the RA
5508 // to the stack.
5509 FuncInfo->setLRStoreRequired();
Scott Michelfdc40a02009-02-17 22:15:04 +00005510 return DAG.getLoad(getPointerTy(), dl,
David Greene534502d12010-02-15 16:56:53 +00005511 DAG.getEntryNode(), RetAddrFI, NULL, 0,
5512 false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00005513}
5514
Dan Gohman475871a2008-07-27 21:46:04 +00005515SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesena05dca42009-02-04 23:02:30 +00005516 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00005517 // Depths > 0 not supported yet!
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005518 if (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue() > 0)
Dan Gohman475871a2008-07-27 21:46:04 +00005519 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00005520
Owen Andersone50ed302009-08-10 22:56:29 +00005521 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005522 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00005523
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005524 MachineFunction &MF = DAG.getMachineFunction();
5525 MachineFrameInfo *MFI = MF.getFrameInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005526 bool is31 = (NoFramePointerElim || MFI->hasVarSizedObjects())
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005527 && MFI->getStackSize();
5528
5529 if (isPPC64)
Dale Johannesena05dca42009-02-04 23:02:30 +00005530 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::X31 : PPC::X1,
Owen Anderson825b72b2009-08-11 20:47:22 +00005531 MVT::i64);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005532 else
Dale Johannesena05dca42009-02-04 23:02:30 +00005533 return DAG.getCopyFromReg(DAG.getEntryNode(), dl, is31 ? PPC::R31 : PPC::R1,
Owen Anderson825b72b2009-08-11 20:47:22 +00005534 MVT::i32);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005535}
Dan Gohman54aeea32008-10-21 03:41:46 +00005536
5537bool
5538PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
5539 // The PowerPC target isn't yet aware of offsets.
5540 return false;
5541}
Tilmann Schellerffd02002009-07-03 06:45:56 +00005542
Evan Cheng42642d02010-04-01 20:10:42 +00005543/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00005544/// and store operations as a result of memset, memcpy, and memmove
5545/// lowering. If DstAlign is zero that means it's safe to destination
5546/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
5547/// means there isn't a need to check it against alignment requirement,
5548/// probably because the source does not need to be loaded. If
5549/// 'NonScalarIntSafe' is true, that means it's safe to return a
5550/// non-scalar-integer type, e.g. empty string source, constant, or loaded
Evan Chengc3b0c342010-04-08 07:37:57 +00005551/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
5552/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00005553/// It returns EVT::Other if the type should be determined using generic
5554/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00005555EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
5556 unsigned DstAlign, unsigned SrcAlign,
Evan Chengf28f8bc2010-04-02 19:36:14 +00005557 bool NonScalarIntSafe,
Evan Chengc3b0c342010-04-08 07:37:57 +00005558 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00005559 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00005560 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005561 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005562 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005563 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00005564 }
5565}