blob: ab3682bc9c2709903863c8591538df8c97a6c042 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===-- Alpha/AlphaCodeEmitter.cpp - Convert Alpha code to machine code ---===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Dan Gohmanf17a25c2007-07-18 16:29:46 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the pass that transforms the Alpha machine instructions
11// into relocatable machine code.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "alpha-emitter"
16#include "AlphaTargetMachine.h"
17#include "AlphaRelocations.h"
18#include "Alpha.h"
19#include "llvm/PassManager.h"
20#include "llvm/CodeGen/MachineCodeEmitter.h"
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +000021#include "llvm/CodeGen/JITCodeEmitter.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/CodeGen/MachineFunctionPass.h"
23#include "llvm/CodeGen/MachineInstr.h"
24#include "llvm/CodeGen/Passes.h"
25#include "llvm/Function.h"
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +000026#include "llvm/Support/Compiler.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000027#include "llvm/Support/Debug.h"
28using namespace llvm;
29
30namespace {
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +000031
32 class AlphaCodeEmitter {
33 MachineCodeEmitter &MCE;
34 public:
35 AlphaCodeEmitter( MachineCodeEmitter &mce) : MCE(mce) {}
36
37 /// getBinaryCodeForInstr - This function, generated by the
38 /// CodeEmitterGenerator using TableGen, produces the binary encoding for
39 /// machine instructions.
40
41 unsigned getBinaryCodeForInstr(const MachineInstr &MI);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000042
43 /// getMachineOpValue - evaluates the MachineOperand of a given MachineInstr
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +000044
45 unsigned getMachineOpValue(const MachineInstr &MI, const MachineOperand &MO);
46 };
47
48 template <class machineCodeEmitter>
49 class VISIBILITY_HIDDEN Emitter : public MachineFunctionPass,
50 public AlphaCodeEmitter
51 {
52 const AlphaInstrInfo *II;
53 TargetMachine &TM;
54 machineCodeEmitter &MCE;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000055
56 public:
57 static char ID;
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +000058 explicit Emitter(TargetMachine &tm, machineCodeEmitter &mce)
59 : MachineFunctionPass(&ID), AlphaCodeEmitter( mce),
60 II(0), TM(tm), MCE(mce) {}
61 Emitter(TargetMachine &tm, machineCodeEmitter &mce,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062 const AlphaInstrInfo& ii)
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +000063 : MachineFunctionPass(&ID), AlphaCodeEmitter( mce),
64 II(&ii), TM(tm), MCE(mce) {}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000065
66 bool runOnMachineFunction(MachineFunction &MF);
67
68 virtual const char *getPassName() const {
69 return "Alpha Machine Code Emitter";
70 }
71
72 void emitInstruction(const MachineInstr &MI);
73
Dan Gohmanf17a25c2007-07-18 16:29:46 +000074 private:
75 void emitBasicBlock(MachineBasicBlock &MBB);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000076 };
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +000077
78 template <class machineCodeEmitter>
79 char Emitter<machineCodeEmitter>::ID = 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000080}
81
82/// createAlphaCodeEmitterPass - Return a pass that emits the collected Alpha code
83/// to the specified MCE object.
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +000084
85FunctionPass *llvm::createAlphaCodeEmitterPass( AlphaTargetMachine &TM,
Dan Gohmanf17a25c2007-07-18 16:29:46 +000086 MachineCodeEmitter &MCE) {
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +000087 return new Emitter<MachineCodeEmitter>(TM, MCE);
Dan Gohmanf17a25c2007-07-18 16:29:46 +000088}
89
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +000090FunctionPass *llvm::createAlphaJITCodeEmitterPass( AlphaTargetMachine &TM,
91 JITCodeEmitter &JCE) {
92 return new Emitter<JITCodeEmitter>(TM, JCE);
93}
94
95template <class machineCodeEmitter>
96bool Emitter<machineCodeEmitter>::runOnMachineFunction(MachineFunction &MF) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000097 II = ((AlphaTargetMachine&)MF.getTarget()).getInstrInfo();
98
99 do {
100 MCE.startFunction(MF);
101 for (MachineFunction::iterator I = MF.begin(), E = MF.end(); I != E; ++I)
102 emitBasicBlock(*I);
103 } while (MCE.finishFunction(MF));
104
105 return false;
106}
107
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000108template <class machineCodeEmitter>
109void Emitter<machineCodeEmitter>::emitBasicBlock(MachineBasicBlock &MBB) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000110 MCE.StartMachineBasicBlock(&MBB);
111 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end();
112 I != E; ++I) {
Evan Cheng3ca89372008-09-02 06:51:36 +0000113 const MachineInstr &MI = *I;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000114 switch(MI.getOpcode()) {
115 default:
116 MCE.emitWordLE(getBinaryCodeForInstr(*I));
117 break;
118 case Alpha::ALTENT:
119 case Alpha::PCLABEL:
120 case Alpha::MEMLABEL:
Evan Chengb74b4b62008-03-17 06:56:52 +0000121 case TargetInstrInfo::IMPLICIT_DEF:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000122 break; //skip these
123 }
124 }
125}
126
127static unsigned getAlphaRegNumber(unsigned Reg) {
128 switch (Reg) {
129 case Alpha::R0 : case Alpha::F0 : return 0;
130 case Alpha::R1 : case Alpha::F1 : return 1;
131 case Alpha::R2 : case Alpha::F2 : return 2;
132 case Alpha::R3 : case Alpha::F3 : return 3;
133 case Alpha::R4 : case Alpha::F4 : return 4;
134 case Alpha::R5 : case Alpha::F5 : return 5;
135 case Alpha::R6 : case Alpha::F6 : return 6;
136 case Alpha::R7 : case Alpha::F7 : return 7;
137 case Alpha::R8 : case Alpha::F8 : return 8;
138 case Alpha::R9 : case Alpha::F9 : return 9;
139 case Alpha::R10 : case Alpha::F10 : return 10;
140 case Alpha::R11 : case Alpha::F11 : return 11;
141 case Alpha::R12 : case Alpha::F12 : return 12;
142 case Alpha::R13 : case Alpha::F13 : return 13;
143 case Alpha::R14 : case Alpha::F14 : return 14;
144 case Alpha::R15 : case Alpha::F15 : return 15;
145 case Alpha::R16 : case Alpha::F16 : return 16;
146 case Alpha::R17 : case Alpha::F17 : return 17;
147 case Alpha::R18 : case Alpha::F18 : return 18;
148 case Alpha::R19 : case Alpha::F19 : return 19;
149 case Alpha::R20 : case Alpha::F20 : return 20;
150 case Alpha::R21 : case Alpha::F21 : return 21;
151 case Alpha::R22 : case Alpha::F22 : return 22;
152 case Alpha::R23 : case Alpha::F23 : return 23;
153 case Alpha::R24 : case Alpha::F24 : return 24;
154 case Alpha::R25 : case Alpha::F25 : return 25;
155 case Alpha::R26 : case Alpha::F26 : return 26;
156 case Alpha::R27 : case Alpha::F27 : return 27;
157 case Alpha::R28 : case Alpha::F28 : return 28;
158 case Alpha::R29 : case Alpha::F29 : return 29;
159 case Alpha::R30 : case Alpha::F30 : return 30;
160 case Alpha::R31 : case Alpha::F31 : return 31;
161 default:
162 assert(0 && "Unhandled reg");
163 abort();
164 }
165}
166
Evan Cheng3ca89372008-09-02 06:51:36 +0000167unsigned AlphaCodeEmitter::getMachineOpValue(const MachineInstr &MI,
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000168 const MachineOperand &MO) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000169
Evan Cheng3ca89372008-09-02 06:51:36 +0000170 unsigned rv = 0; // Return value; defaults to 0 for unhandled cases
171 // or things that get fixed up later by the JIT.
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000172
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000173 if (MO.isReg()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000174 rv = getAlphaRegNumber(MO.getReg());
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000175 } else if (MO.isImm()) {
Chris Lattnera96056a2007-12-30 20:49:49 +0000176 rv = MO.getImm();
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000177 } else if (MO.isGlobal() || MO.isSymbol() || MO.isCPI()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000178 DOUT << MO << " is a relocated op for " << MI << "\n";
179 unsigned Reloc = 0;
180 int Offset = 0;
181 bool useGOT = false;
182 switch (MI.getOpcode()) {
183 case Alpha::BSR:
184 Reloc = Alpha::reloc_bsr;
185 break;
186 case Alpha::LDLr:
187 case Alpha::LDQr:
188 case Alpha::LDBUr:
189 case Alpha::LDWUr:
190 case Alpha::LDSr:
191 case Alpha::LDTr:
192 case Alpha::LDAr:
193 case Alpha::STQr:
194 case Alpha::STLr:
195 case Alpha::STWr:
196 case Alpha::STBr:
197 case Alpha::STSr:
198 case Alpha::STTr:
199 Reloc = Alpha::reloc_gprellow;
200 break;
201 case Alpha::LDAHr:
202 Reloc = Alpha::reloc_gprelhigh;
203 break;
204 case Alpha::LDQl:
205 Reloc = Alpha::reloc_literal;
206 useGOT = true;
207 break;
208 case Alpha::LDAg:
209 case Alpha::LDAHg:
210 Reloc = Alpha::reloc_gpdist;
Chris Lattnera96056a2007-12-30 20:49:49 +0000211 Offset = MI.getOperand(3).getImm();
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000212 break;
213 default:
214 assert(0 && "unknown relocatable instruction");
215 abort();
216 }
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000217 if (MO.isGlobal())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000218 MCE.addRelocation(MachineRelocation::getGV(MCE.getCurrentPCOffset(),
Chris Lattnera96056a2007-12-30 20:49:49 +0000219 Reloc, MO.getGlobal(), Offset,
Evan Chengf0123872008-01-03 02:56:28 +0000220 isa<Function>(MO.getGlobal()),
221 useGOT));
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000222 else if (MO.isSymbol())
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000223 MCE.addRelocation(MachineRelocation::getExtSym(MCE.getCurrentPCOffset(),
Chris Lattnera96056a2007-12-30 20:49:49 +0000224 Reloc, MO.getSymbolName(),
225 Offset, true));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000226 else
Chris Lattner6017d482007-12-30 23:10:15 +0000227 MCE.addRelocation(MachineRelocation::getConstPool(MCE.getCurrentPCOffset(),
228 Reloc, MO.getIndex(), Offset));
Dan Gohmanb9f4fa72008-10-03 15:45:36 +0000229 } else if (MO.isMBB()) {
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000230 MCE.addRelocation(MachineRelocation::getBB(MCE.getCurrentPCOffset(),
Chris Lattner6017d482007-12-30 23:10:15 +0000231 Alpha::reloc_bsr, MO.getMBB()));
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000232 }else {
233 cerr << "ERROR: Unknown type of MachineOperand: " << MO << "\n";
234 abort();
235 }
236
237 return rv;
238}
239
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000240#include "AlphaGenCodeEmitter.inc"
241
Bruno Cardoso Lopes1ea31ff2009-05-30 20:51:52 +0000242