blob: a4eed71e65c018c942103d59edd6b3c96b17f9fa [file] [log] [blame]
Dan Gohman3b172f12010-04-22 20:06:42 +00001//===-- FastISel.cpp - Implementation of the FastISel class ---------------===//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the implementation of the FastISel class.
11//
Dan Gohman5ec9efd2008-09-30 20:48:29 +000012// "Fast" instruction selection is designed to emit very poor code quickly.
13// Also, it is not designed to be able to do much lowering, so most illegal
Chris Lattner44d2a982008-10-13 01:59:13 +000014// types (e.g. i64 on 32-bit targets) and operations are not supported. It is
15// also not intended to be able to do much optimization, except in a few cases
16// where doing optimizations reduces overall compile time. For example, folding
17// constants into immediate fields is often done, because it's cheap and it
18// reduces the number of instructions later phases have to examine.
Dan Gohman5ec9efd2008-09-30 20:48:29 +000019//
20// "Fast" instruction selection is able to fail gracefully and transfer
21// control to the SelectionDAG selector for operations that it doesn't
Chris Lattner44d2a982008-10-13 01:59:13 +000022// support. In many cases, this allows us to avoid duplicating a lot of
Dan Gohman5ec9efd2008-09-30 20:48:29 +000023// the complicated lowering logic that SelectionDAG currently has.
24//
25// The intended use for "fast" instruction selection is "-O0" mode
26// compilation, where the quality of the generated code is irrelevant when
Chris Lattner44d2a982008-10-13 01:59:13 +000027// weighed against the speed at which the code can be generated. Also,
Dan Gohman5ec9efd2008-09-30 20:48:29 +000028// at -O0, the LLVM optimizers are not running, and this makes the
29// compile time of codegen a much higher portion of the overall compile
Chris Lattner44d2a982008-10-13 01:59:13 +000030// time. Despite its limitations, "fast" instruction selection is able to
Dan Gohman5ec9efd2008-09-30 20:48:29 +000031// handle enough code on its own to provide noticeable overall speedups
32// in -O0 compiles.
33//
34// Basic operations are supported in a target-independent way, by reading
35// the same instruction descriptions that the SelectionDAG selector reads,
36// and identifying simple arithmetic operations that can be directly selected
Chris Lattner44d2a982008-10-13 01:59:13 +000037// from simple operators. More complicated operations currently require
Dan Gohman5ec9efd2008-09-30 20:48:29 +000038// target-specific code.
39//
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000040//===----------------------------------------------------------------------===//
41
Dan Gohman33134c42008-09-25 17:05:24 +000042#include "llvm/Function.h"
43#include "llvm/GlobalVariable.h"
Dan Gohman6f2766d2008-08-19 22:31:46 +000044#include "llvm/Instructions.h"
Dan Gohman33134c42008-09-25 17:05:24 +000045#include "llvm/IntrinsicInst.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000046#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000047#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000048#include "llvm/CodeGen/MachineInstrBuilder.h"
Dan Gohman33134c42008-09-25 17:05:24 +000049#include "llvm/CodeGen/MachineModuleInfo.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000050#include "llvm/CodeGen/MachineRegisterInfo.h"
Devang Patel83489bb2009-01-13 00:35:13 +000051#include "llvm/Analysis/DebugInfo.h"
Dan Gohman7fbcc982010-07-01 03:49:38 +000052#include "llvm/Analysis/Loads.h"
Evan Cheng83785c82008-08-20 22:45:34 +000053#include "llvm/Target/TargetData.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000054#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng83785c82008-08-20 22:45:34 +000055#include "llvm/Target/TargetLowering.h"
Dan Gohmanbb466332008-08-20 21:05:57 +000056#include "llvm/Target/TargetMachine.h"
Dan Gohmanba5be5c2010-04-20 15:00:41 +000057#include "llvm/Support/ErrorHandling.h"
Dan Gohmanb0cf29c2008-08-13 20:19:35 +000058using namespace llvm;
59
Dan Gohman84023e02010-07-10 09:00:22 +000060/// startNewBlock - Set the current block to which generated machine
61/// instructions will be appended, and clear the local CSE map.
62///
63void FastISel::startNewBlock() {
64 LocalValueMap.clear();
65
66 // Start out as null, meaining no local-value instructions have
67 // been emitted.
68 LastLocalValue = 0;
69
70 // Advance the last local value past any EH_LABEL instructions.
71 MachineBasicBlock::iterator
72 I = FuncInfo.MBB->begin(), E = FuncInfo.MBB->end();
73 while (I != E && I->getOpcode() == TargetOpcode::EH_LABEL) {
74 LastLocalValue = I;
75 ++I;
76 }
77}
78
Dan Gohmana6cb6412010-05-11 23:54:07 +000079bool FastISel::hasTrivialKill(const Value *V) const {
Dan Gohman7f0d6952010-05-14 22:53:18 +000080 // Don't consider constants or arguments to have trivial kills.
Dan Gohmana6cb6412010-05-11 23:54:07 +000081 const Instruction *I = dyn_cast<Instruction>(V);
Dan Gohman7f0d6952010-05-14 22:53:18 +000082 if (!I)
83 return false;
84
85 // No-op casts are trivially coalesced by fast-isel.
86 if (const CastInst *Cast = dyn_cast<CastInst>(I))
87 if (Cast->isNoopCast(TD.getIntPtrType(Cast->getContext())) &&
88 !hasTrivialKill(Cast->getOperand(0)))
89 return false;
90
91 // Only instructions with a single use in the same basic block are considered
92 // to have trivial kills.
93 return I->hasOneUse() &&
94 !(I->getOpcode() == Instruction::BitCast ||
95 I->getOpcode() == Instruction::PtrToInt ||
96 I->getOpcode() == Instruction::IntToPtr) &&
Gabor Greif96f1d8e2010-07-22 13:36:47 +000097 cast<Instruction>(*I->use_begin())->getParent() == I->getParent();
Dan Gohmana6cb6412010-05-11 23:54:07 +000098}
99
Dan Gohman46510a72010-04-15 01:51:59 +0000100unsigned FastISel::getRegForValue(const Value *V) {
Owen Andersone50ed302009-08-10 22:56:29 +0000101 EVT RealVT = TLI.getValueType(V->getType(), /*AllowUnknown=*/true);
Dan Gohman4fd55282009-04-07 20:40:11 +0000102 // Don't handle non-simple values in FastISel.
103 if (!RealVT.isSimple())
104 return 0;
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000105
106 // Ignore illegal types. We must do this before looking up the value
107 // in ValueMap because Arguments are given virtual registers regardless
108 // of whether FastISel can handle them.
Owen Anderson825b72b2009-08-11 20:47:22 +0000109 MVT VT = RealVT.getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000110 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000111 // Promote MVT::i1 to a legal type though, because it's common and easy.
112 if (VT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +0000113 VT = TLI.getTypeToTransformTo(V->getContext(), VT).getSimpleVT();
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000114 else
115 return 0;
116 }
117
Dan Gohman104e4ce2008-09-03 23:32:19 +0000118 // Look up the value to see if we already have a register for it. We
119 // cache values defined by Instructions across blocks, and other values
120 // only locally. This is because Instructions already have the SSA
Dan Gohman5c9cf192010-01-12 04:30:26 +0000121 // def-dominates-use requirement enforced.
Dan Gohmana4160c32010-07-07 16:29:44 +0000122 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
Dan Gohman84023e02010-07-10 09:00:22 +0000123 if (I != FuncInfo.ValueMap.end()) {
124 unsigned Reg = I->second;
125 return Reg;
126 }
Dan Gohman104e4ce2008-09-03 23:32:19 +0000127 unsigned Reg = LocalValueMap[V];
128 if (Reg != 0)
129 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000130
Dan Gohman97c94b82010-05-06 00:02:14 +0000131 // In bottom-up mode, just create the virtual register which will be used
132 // to hold the value. It will be materialized later.
Dan Gohman84023e02010-07-10 09:00:22 +0000133 if (isa<Instruction>(V) &&
134 (!isa<AllocaInst>(V) ||
135 !FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(V))))
136 return FuncInfo.InitializeRegForValue(V);
Dan Gohman97c94b82010-05-06 00:02:14 +0000137
Dan Gohmana10b8492010-07-14 01:07:44 +0000138 SavePoint SaveInsertPt = enterLocalValueArea();
Dan Gohman84023e02010-07-10 09:00:22 +0000139
140 // Materialize the value in a register. Emit any instructions in the
141 // local value area.
142 Reg = materializeRegForValue(V, VT);
143
144 leaveLocalValueArea(SaveInsertPt);
145
146 return Reg;
Dan Gohman1fdc6142010-05-03 23:36:34 +0000147}
148
Eric Christopher44a2c342010-08-17 01:30:33 +0000149/// materializeRegForValue - Helper for getRegForValue. This function is
Dan Gohman1fdc6142010-05-03 23:36:34 +0000150/// called when the value isn't already available in a register and must
151/// be materialized with new instructions.
152unsigned FastISel::materializeRegForValue(const Value *V, MVT VT) {
153 unsigned Reg = 0;
154
Dan Gohman46510a72010-04-15 01:51:59 +0000155 if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000156 if (CI->getValue().getActiveBits() <= 64)
157 Reg = FastEmit_i(VT, VT, ISD::Constant, CI->getZExtValue());
Dan Gohman0586d912008-09-10 20:11:02 +0000158 } else if (isa<AllocaInst>(V)) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000159 Reg = TargetMaterializeAlloca(cast<AllocaInst>(V));
Dan Gohman205d9252008-08-28 21:19:07 +0000160 } else if (isa<ConstantPointerNull>(V)) {
Dan Gohman1e9e8c32008-10-07 22:03:27 +0000161 // Translate this as an integer zero so that it can be
162 // local-CSE'd with actual integer zeros.
Owen Anderson1d0be152009-08-13 21:58:54 +0000163 Reg =
164 getRegForValue(Constant::getNullValue(TD.getIntPtrType(V->getContext())));
Dan Gohman46510a72010-04-15 01:51:59 +0000165 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman4183e312010-04-13 17:07:06 +0000166 // Try to emit the constant directly.
Dan Gohman104e4ce2008-09-03 23:32:19 +0000167 Reg = FastEmit_f(VT, VT, ISD::ConstantFP, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000168
169 if (!Reg) {
Dan Gohman4183e312010-04-13 17:07:06 +0000170 // Try to emit the constant by using an integer constant with a cast.
Dan Gohmanad368ac2008-08-27 18:10:19 +0000171 const APFloat &Flt = CF->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000172 EVT IntVT = TLI.getPointerTy();
Dan Gohmanad368ac2008-08-27 18:10:19 +0000173
174 uint64_t x[2];
175 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000176 bool isExact;
177 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
178 APFloat::rmTowardZero, &isExact);
179 if (isExact) {
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000180 APInt IntVal(IntBitWidth, 2, x);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000181
Owen Andersone922c022009-07-22 00:24:57 +0000182 unsigned IntegerReg =
Owen Andersoneed707b2009-07-24 23:12:02 +0000183 getRegForValue(ConstantInt::get(V->getContext(), IntVal));
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000184 if (IntegerReg != 0)
Dan Gohmana6cb6412010-05-11 23:54:07 +0000185 Reg = FastEmit_r(IntVT.getSimpleVT(), VT, ISD::SINT_TO_FP,
186 IntegerReg, /*Kill=*/false);
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000187 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000188 }
Dan Gohman46510a72010-04-15 01:51:59 +0000189 } else if (const Operator *Op = dyn_cast<Operator>(V)) {
Dan Gohman20d4be12010-07-01 02:58:57 +0000190 if (!SelectOperator(Op, Op->getOpcode()))
191 if (!isa<Instruction>(Op) ||
192 !TargetSelectInstruction(cast<Instruction>(Op)))
193 return 0;
Dan Gohman37db6cd2010-06-21 14:17:46 +0000194 Reg = lookUpRegForValue(Op);
Dan Gohman205d9252008-08-28 21:19:07 +0000195 } else if (isa<UndefValue>(V)) {
Dan Gohman104e4ce2008-09-03 23:32:19 +0000196 Reg = createResultReg(TLI.getRegClassFor(VT));
Dan Gohman84023e02010-07-10 09:00:22 +0000197 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL,
198 TII.get(TargetOpcode::IMPLICIT_DEF), Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000199 }
Owen Andersond5d81a42008-09-03 17:51:57 +0000200
Dan Gohmandceffe62008-09-25 01:28:51 +0000201 // If target-independent code couldn't handle the value, give target-specific
202 // code a try.
Owen Anderson6e607452008-09-05 23:36:01 +0000203 if (!Reg && isa<Constant>(V))
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000204 Reg = TargetMaterializeConstant(cast<Constant>(V));
Owen Anderson6e607452008-09-05 23:36:01 +0000205
Dan Gohman2ff7fd12008-09-19 22:16:54 +0000206 // Don't cache constant materializations in the general ValueMap.
207 // To do so would require tracking what uses they dominate.
Dan Gohman84023e02010-07-10 09:00:22 +0000208 if (Reg != 0) {
Dan Gohmandceffe62008-09-25 01:28:51 +0000209 LocalValueMap[V] = Reg;
Dan Gohman84023e02010-07-10 09:00:22 +0000210 LastLocalValue = MRI.getVRegDef(Reg);
211 }
Dan Gohman104e4ce2008-09-03 23:32:19 +0000212 return Reg;
Dan Gohmanad368ac2008-08-27 18:10:19 +0000213}
214
Dan Gohman46510a72010-04-15 01:51:59 +0000215unsigned FastISel::lookUpRegForValue(const Value *V) {
Evan Cheng59fbc802008-09-09 01:26:59 +0000216 // Look up the value to see if we already have a register for it. We
217 // cache values defined by Instructions across blocks, and other values
218 // only locally. This is because Instructions already have the SSA
Dan Gohman1fdc6142010-05-03 23:36:34 +0000219 // def-dominates-use requirement enforced.
Dan Gohmana4160c32010-07-07 16:29:44 +0000220 DenseMap<const Value *, unsigned>::iterator I = FuncInfo.ValueMap.find(V);
221 if (I != FuncInfo.ValueMap.end())
Dan Gohman3193a682010-06-21 14:21:47 +0000222 return I->second;
Evan Cheng59fbc802008-09-09 01:26:59 +0000223 return LocalValueMap[V];
224}
225
Owen Andersoncc54e762008-08-30 00:38:46 +0000226/// UpdateValueMap - Update the value map to include the new mapping for this
227/// instruction, or insert an extra copy to get the result in a previous
228/// determined register.
229/// NOTE: This is only necessary because we might select a block that uses
230/// a value before we select the block that defines the value. It might be
231/// possible to fix this by selecting blocks in reverse postorder.
Dan Gohman46510a72010-04-15 01:51:59 +0000232unsigned FastISel::UpdateValueMap(const Value *I, unsigned Reg) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000233 if (!isa<Instruction>(I)) {
234 LocalValueMap[I] = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000235 return Reg;
Dan Gohman40b189e2008-09-05 18:18:20 +0000236 }
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000237
Dan Gohmana4160c32010-07-07 16:29:44 +0000238 unsigned &AssignedReg = FuncInfo.ValueMap[I];
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000239 if (AssignedReg == 0)
Dan Gohman84023e02010-07-10 09:00:22 +0000240 // Use the new register.
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000241 AssignedReg = Reg;
Chris Lattner36e39462009-04-12 07:46:30 +0000242 else if (Reg != AssignedReg) {
Dan Gohman84023e02010-07-10 09:00:22 +0000243 // Arrange for uses of AssignedReg to be replaced by uses of Reg.
244 FuncInfo.RegFixups[AssignedReg] = Reg;
245
246 AssignedReg = Reg;
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000247 }
Dan Gohman84023e02010-07-10 09:00:22 +0000248
Chris Lattnerc5040ab2009-04-12 07:45:01 +0000249 return AssignedReg;
Owen Andersoncc54e762008-08-30 00:38:46 +0000250}
251
Dan Gohmana6cb6412010-05-11 23:54:07 +0000252std::pair<unsigned, bool> FastISel::getRegForGEPIndex(const Value *Idx) {
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000253 unsigned IdxN = getRegForValue(Idx);
254 if (IdxN == 0)
255 // Unhandled operand. Halt "fast" selection and bail.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000256 return std::pair<unsigned, bool>(0, false);
257
258 bool IdxNIsKill = hasTrivialKill(Idx);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000259
260 // If the index is smaller or larger than intptr_t, truncate or extend it.
Owen Anderson766b5ef2009-08-11 21:59:30 +0000261 MVT PtrVT = TLI.getPointerTy();
Owen Andersone50ed302009-08-10 22:56:29 +0000262 EVT IdxVT = EVT::getEVT(Idx->getType(), /*HandleUnknown=*/false);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000263 if (IdxVT.bitsLT(PtrVT)) {
264 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::SIGN_EXTEND,
265 IdxN, IdxNIsKill);
266 IdxNIsKill = true;
267 }
268 else if (IdxVT.bitsGT(PtrVT)) {
269 IdxN = FastEmit_r(IdxVT.getSimpleVT(), PtrVT, ISD::TRUNCATE,
270 IdxN, IdxNIsKill);
271 IdxNIsKill = true;
272 }
273 return std::pair<unsigned, bool>(IdxN, IdxNIsKill);
Dan Gohmanc8a1a3c2008-12-08 07:57:47 +0000274}
275
Dan Gohman84023e02010-07-10 09:00:22 +0000276void FastISel::recomputeInsertPt() {
277 if (getLastLocalValue()) {
278 FuncInfo.InsertPt = getLastLocalValue();
Dan Gohmanc6e59b72010-07-19 22:48:56 +0000279 FuncInfo.MBB = FuncInfo.InsertPt->getParent();
Dan Gohman84023e02010-07-10 09:00:22 +0000280 ++FuncInfo.InsertPt;
281 } else
282 FuncInfo.InsertPt = FuncInfo.MBB->getFirstNonPHI();
283
284 // Now skip past any EH_LABELs, which must remain at the beginning.
285 while (FuncInfo.InsertPt != FuncInfo.MBB->end() &&
286 FuncInfo.InsertPt->getOpcode() == TargetOpcode::EH_LABEL)
287 ++FuncInfo.InsertPt;
288}
289
Dan Gohmana10b8492010-07-14 01:07:44 +0000290FastISel::SavePoint FastISel::enterLocalValueArea() {
Dan Gohman84023e02010-07-10 09:00:22 +0000291 MachineBasicBlock::iterator OldInsertPt = FuncInfo.InsertPt;
Dan Gohman163f78e2010-07-14 22:01:31 +0000292 DebugLoc OldDL = DL;
Dan Gohman84023e02010-07-10 09:00:22 +0000293 recomputeInsertPt();
Dan Gohmana10b8492010-07-14 01:07:44 +0000294 DL = DebugLoc();
Dan Gohman163f78e2010-07-14 22:01:31 +0000295 SavePoint SP = { OldInsertPt, OldDL };
Dan Gohmana10b8492010-07-14 01:07:44 +0000296 return SP;
Dan Gohman84023e02010-07-10 09:00:22 +0000297}
298
Dan Gohmana10b8492010-07-14 01:07:44 +0000299void FastISel::leaveLocalValueArea(SavePoint OldInsertPt) {
Dan Gohman84023e02010-07-10 09:00:22 +0000300 if (FuncInfo.InsertPt != FuncInfo.MBB->begin())
301 LastLocalValue = llvm::prior(FuncInfo.InsertPt);
302
303 // Restore the previous insert position.
Dan Gohmana10b8492010-07-14 01:07:44 +0000304 FuncInfo.InsertPt = OldInsertPt.InsertPt;
305 DL = OldInsertPt.DL;
Dan Gohman84023e02010-07-10 09:00:22 +0000306}
307
Dan Gohmanbdedd442008-08-20 00:11:48 +0000308/// SelectBinaryOp - Select and emit code for a binary operator instruction,
309/// which has an opcode which directly corresponds to the given ISD opcode.
310///
Dan Gohman46510a72010-04-15 01:51:59 +0000311bool FastISel::SelectBinaryOp(const User *I, unsigned ISDOpcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000312 EVT VT = EVT::getEVT(I->getType(), /*HandleUnknown=*/true);
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 if (VT == MVT::Other || !VT.isSimple())
Dan Gohmanbdedd442008-08-20 00:11:48 +0000314 // Unhandled type. Halt "fast" selection and bail.
315 return false;
Dan Gohman638c6832008-09-05 18:44:22 +0000316
Dan Gohmanb71fea22008-08-26 20:52:40 +0000317 // We only handle legal types. For example, on x86-32 the instruction
318 // selector contains all of the 64-bit instructions from x86-64,
319 // under the assumption that i64 won't be used if the target doesn't
320 // support it.
Dan Gohman638c6832008-09-05 18:44:22 +0000321 if (!TLI.isTypeLegal(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 // MVT::i1 is special. Allow AND, OR, or XOR because they
Dan Gohman638c6832008-09-05 18:44:22 +0000323 // don't require additional zeroing, which makes them easy.
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 if (VT == MVT::i1 &&
Dan Gohman5dd9c2e2008-09-25 17:22:52 +0000325 (ISDOpcode == ISD::AND || ISDOpcode == ISD::OR ||
326 ISDOpcode == ISD::XOR))
Owen Anderson23b9b192009-08-12 00:36:31 +0000327 VT = TLI.getTypeToTransformTo(I->getContext(), VT);
Dan Gohman638c6832008-09-05 18:44:22 +0000328 else
329 return false;
330 }
Dan Gohmanbdedd442008-08-20 00:11:48 +0000331
Dan Gohman3df24e62008-09-03 23:12:08 +0000332 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000333 if (Op0 == 0)
334 // Unhandled operand. Halt "fast" selection and bail.
335 return false;
336
Dan Gohmana6cb6412010-05-11 23:54:07 +0000337 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
338
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000339 // Check if the second operand is a constant and handle it appropriately.
340 if (ConstantInt *CI = dyn_cast<ConstantInt>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000341 unsigned ResultReg = FastEmit_ri(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000342 ISDOpcode, Op0, Op0IsKill,
343 CI->getZExtValue());
Dan Gohmanad368ac2008-08-27 18:10:19 +0000344 if (ResultReg != 0) {
345 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000346 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000347 return true;
348 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000349 }
350
Dan Gohman10df0fa2008-08-27 01:09:54 +0000351 // Check if the second operand is a constant float.
352 if (ConstantFP *CF = dyn_cast<ConstantFP>(I->getOperand(1))) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000353 unsigned ResultReg = FastEmit_rf(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000354 ISDOpcode, Op0, Op0IsKill, CF);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000355 if (ResultReg != 0) {
356 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000357 UpdateValueMap(I, ResultReg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000358 return true;
359 }
Dan Gohman10df0fa2008-08-27 01:09:54 +0000360 }
361
Dan Gohman3df24e62008-09-03 23:12:08 +0000362 unsigned Op1 = getRegForValue(I->getOperand(1));
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000363 if (Op1 == 0)
364 // Unhandled operand. Halt "fast" selection and bail.
365 return false;
366
Dan Gohmana6cb6412010-05-11 23:54:07 +0000367 bool Op1IsKill = hasTrivialKill(I->getOperand(1));
368
Dan Gohmanad368ac2008-08-27 18:10:19 +0000369 // Now we have both operands in registers. Emit the instruction.
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000370 unsigned ResultReg = FastEmit_rr(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000371 ISDOpcode,
372 Op0, Op0IsKill,
373 Op1, Op1IsKill);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000374 if (ResultReg == 0)
375 // Target-specific code wasn't able to find a machine opcode for
376 // the given ISD opcode and type. Halt "fast" selection and bail.
377 return false;
378
Dan Gohman8014e862008-08-20 00:23:20 +0000379 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000380 UpdateValueMap(I, ResultReg);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000381 return true;
382}
383
Dan Gohman46510a72010-04-15 01:51:59 +0000384bool FastISel::SelectGetElementPtr(const User *I) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000385 unsigned N = getRegForValue(I->getOperand(0));
Evan Cheng83785c82008-08-20 22:45:34 +0000386 if (N == 0)
387 // Unhandled operand. Halt "fast" selection and bail.
388 return false;
389
Dan Gohmana6cb6412010-05-11 23:54:07 +0000390 bool NIsKill = hasTrivialKill(I->getOperand(0));
391
Evan Cheng83785c82008-08-20 22:45:34 +0000392 const Type *Ty = I->getOperand(0)->getType();
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 MVT VT = TLI.getPointerTy();
Dan Gohman46510a72010-04-15 01:51:59 +0000394 for (GetElementPtrInst::const_op_iterator OI = I->op_begin()+1,
395 E = I->op_end(); OI != E; ++OI) {
396 const Value *Idx = *OI;
Evan Cheng83785c82008-08-20 22:45:34 +0000397 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
398 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
399 if (Field) {
400 // N = N + Offset
401 uint64_t Offs = TD.getStructLayout(StTy)->getElementOffset(Field);
402 // FIXME: This can be optimized by combining the add with a
403 // subsequent one.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000404 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000405 if (N == 0)
406 // Unhandled operand. Halt "fast" selection and bail.
407 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000408 NIsKill = true;
Evan Cheng83785c82008-08-20 22:45:34 +0000409 }
410 Ty = StTy->getElementType(Field);
411 } else {
412 Ty = cast<SequentialType>(Ty)->getElementType();
413
414 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +0000415 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +0000416 if (CI->isZero()) continue;
Evan Cheng83785c82008-08-20 22:45:34 +0000417 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +0000418 TD.getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Dan Gohmana6cb6412010-05-11 23:54:07 +0000419 N = FastEmit_ri_(VT, ISD::ADD, N, NIsKill, Offs, VT);
Evan Cheng83785c82008-08-20 22:45:34 +0000420 if (N == 0)
421 // Unhandled operand. Halt "fast" selection and bail.
422 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000423 NIsKill = true;
Evan Cheng83785c82008-08-20 22:45:34 +0000424 continue;
425 }
426
427 // N = N + Idx * ElementSize;
Duncan Sands777d2302009-05-09 07:06:46 +0000428 uint64_t ElementSize = TD.getTypeAllocSize(Ty);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000429 std::pair<unsigned, bool> Pair = getRegForGEPIndex(Idx);
430 unsigned IdxN = Pair.first;
431 bool IdxNIsKill = Pair.second;
Evan Cheng83785c82008-08-20 22:45:34 +0000432 if (IdxN == 0)
433 // Unhandled operand. Halt "fast" selection and bail.
434 return false;
435
Dan Gohman80bc6e22008-08-26 20:57:08 +0000436 if (ElementSize != 1) {
Dan Gohmana6cb6412010-05-11 23:54:07 +0000437 IdxN = FastEmit_ri_(VT, ISD::MUL, IdxN, IdxNIsKill, ElementSize, VT);
Dan Gohman80bc6e22008-08-26 20:57:08 +0000438 if (IdxN == 0)
439 // Unhandled operand. Halt "fast" selection and bail.
440 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000441 IdxNIsKill = true;
Dan Gohman80bc6e22008-08-26 20:57:08 +0000442 }
Dan Gohmana6cb6412010-05-11 23:54:07 +0000443 N = FastEmit_rr(VT, VT, ISD::ADD, N, NIsKill, IdxN, IdxNIsKill);
Evan Cheng83785c82008-08-20 22:45:34 +0000444 if (N == 0)
445 // Unhandled operand. Halt "fast" selection and bail.
446 return false;
447 }
448 }
449
450 // We successfully emitted code for the given LLVM Instruction.
Dan Gohman3df24e62008-09-03 23:12:08 +0000451 UpdateValueMap(I, N);
Evan Cheng83785c82008-08-20 22:45:34 +0000452 return true;
Dan Gohmanbdedd442008-08-20 00:11:48 +0000453}
454
Dan Gohman46510a72010-04-15 01:51:59 +0000455bool FastISel::SelectCall(const User *I) {
456 const Function *F = cast<CallInst>(I)->getCalledFunction();
Dan Gohman33134c42008-09-25 17:05:24 +0000457 if (!F) return false;
458
Dan Gohman4183e312010-04-13 17:07:06 +0000459 // Handle selected intrinsic function calls.
Dan Gohman33134c42008-09-25 17:05:24 +0000460 unsigned IID = F->getIntrinsicID();
461 switch (IID) {
462 default: break;
Bill Wendling92c1e122009-02-13 02:16:35 +0000463 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +0000464 const DbgDeclareInst *DI = cast<DbgDeclareInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +0000465 if (!DIVariable(DI->getVariable()).Verify() ||
Dan Gohmana4160c32010-07-07 16:29:44 +0000466 !FuncInfo.MF->getMMI().hasDebugInfo())
Devang Patel7e1e31f2009-07-02 22:43:26 +0000467 return true;
468
Dan Gohman46510a72010-04-15 01:51:59 +0000469 const Value *Address = DI->getAddress();
Dale Johannesendc918562010-02-06 02:26:02 +0000470 if (!Address)
471 return true;
Dale Johannesen343b42e2010-04-07 01:15:14 +0000472 if (isa<UndefValue>(Address))
473 return true;
Dan Gohman46510a72010-04-15 01:51:59 +0000474 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
Devang Patel7e1e31f2009-07-02 22:43:26 +0000475 // Don't handle byval struct arguments or VLAs, for example.
Dan Gohman9c3d5e42010-07-16 17:54:27 +0000476 if (!AI)
Devang Patel54fc4d62010-04-28 19:27:33 +0000477 // Building the map above is target independent. Generating DBG_VALUE
478 // inline is target dependent; do this now.
479 (void)TargetSelectInstruction(cast<Instruction>(I));
Dan Gohman33134c42008-09-25 17:05:24 +0000480 return true;
Bill Wendling92c1e122009-02-13 02:16:35 +0000481 }
Dale Johannesen45df7612010-02-26 20:01:55 +0000482 case Intrinsic::dbg_value: {
Dale Johannesen343b42e2010-04-07 01:15:14 +0000483 // This form of DBG_VALUE is target-independent.
Dan Gohman46510a72010-04-15 01:51:59 +0000484 const DbgValueInst *DI = cast<DbgValueInst>(I);
Dale Johannesen45df7612010-02-26 20:01:55 +0000485 const TargetInstrDesc &II = TII.get(TargetOpcode::DBG_VALUE);
Dan Gohman46510a72010-04-15 01:51:59 +0000486 const Value *V = DI->getValue();
Dale Johannesen45df7612010-02-26 20:01:55 +0000487 if (!V) {
488 // Currently the optimizer can produce this; insert an undef to
489 // help debugging. Probably the optimizer should not do this.
Dan Gohman84023e02010-07-10 09:00:22 +0000490 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
491 .addReg(0U).addImm(DI->getOffset())
492 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000493 } else if (const ConstantInt *CI = dyn_cast<ConstantInt>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000494 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
495 .addImm(CI->getZExtValue()).addImm(DI->getOffset())
496 .addMetadata(DI->getVariable());
Dan Gohman46510a72010-04-15 01:51:59 +0000497 } else if (const ConstantFP *CF = dyn_cast<ConstantFP>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000498 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
499 .addFPImm(CF).addImm(DI->getOffset())
500 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000501 } else if (unsigned Reg = lookUpRegForValue(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +0000502 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
503 .addReg(Reg, RegState::Debug).addImm(DI->getOffset())
504 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000505 } else {
506 // We can't yet handle anything else here because it would require
507 // generating code, thus altering codegen because of debug info.
508 // Insert an undef so we can see what we dropped.
Dan Gohman84023e02010-07-10 09:00:22 +0000509 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
510 .addReg(0U).addImm(DI->getOffset())
511 .addMetadata(DI->getVariable());
Dale Johannesen45df7612010-02-26 20:01:55 +0000512 }
513 return true;
514 }
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000515 case Intrinsic::eh_exception: {
Owen Andersone50ed302009-08-10 22:56:29 +0000516 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000517 switch (TLI.getOperationAction(ISD::EXCEPTIONADDR, VT)) {
518 default: break;
519 case TargetLowering::Expand: {
Dan Gohman84023e02010-07-10 09:00:22 +0000520 assert(FuncInfo.MBB->isLandingPad() &&
521 "Call to eh.exception not in landing pad!");
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000522 unsigned Reg = TLI.getExceptionAddressRegister();
523 const TargetRegisterClass *RC = TLI.getRegClassFor(VT);
524 unsigned ResultReg = createResultReg(RC);
Jakob Stoklund Olesen5127f792010-07-11 03:31:00 +0000525 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
526 ResultReg).addReg(Reg);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000527 UpdateValueMap(I, ResultReg);
528 return true;
529 }
530 }
531 break;
532 }
Duncan Sandsb01bbdc2009-10-14 16:11:37 +0000533 case Intrinsic::eh_selector: {
Owen Andersone50ed302009-08-10 22:56:29 +0000534 EVT VT = TLI.getValueType(I->getType());
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000535 switch (TLI.getOperationAction(ISD::EHSELECTION, VT)) {
536 default: break;
537 case TargetLowering::Expand: {
Dan Gohman84023e02010-07-10 09:00:22 +0000538 if (FuncInfo.MBB->isLandingPad())
539 AddCatchInfo(*cast<CallInst>(I), &FuncInfo.MF->getMMI(), FuncInfo.MBB);
Chris Lattnered3a8062010-04-05 06:05:26 +0000540 else {
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000541#ifndef NDEBUG
Dan Gohmana4160c32010-07-07 16:29:44 +0000542 FuncInfo.CatchInfoLost.insert(cast<CallInst>(I));
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000543#endif
Chris Lattnered3a8062010-04-05 06:05:26 +0000544 // FIXME: Mark exception selector register as live in. Hack for PR1508.
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000545 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +0000546 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000547 }
Chris Lattnered3a8062010-04-05 06:05:26 +0000548
549 unsigned Reg = TLI.getExceptionSelectorRegister();
550 EVT SrcVT = TLI.getPointerTy();
551 const TargetRegisterClass *RC = TLI.getRegClassFor(SrcVT);
552 unsigned ResultReg = createResultReg(RC);
Jakob Stoklund Olesen5127f792010-07-11 03:31:00 +0000553 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
554 ResultReg).addReg(Reg);
Chris Lattnered3a8062010-04-05 06:05:26 +0000555
Dan Gohmana6cb6412010-05-11 23:54:07 +0000556 bool ResultRegIsKill = hasTrivialKill(I);
557
Chris Lattnered3a8062010-04-05 06:05:26 +0000558 // Cast the register to the type of the selector.
559 if (SrcVT.bitsGT(MVT::i32))
560 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32, ISD::TRUNCATE,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000561 ResultReg, ResultRegIsKill);
Chris Lattnered3a8062010-04-05 06:05:26 +0000562 else if (SrcVT.bitsLT(MVT::i32))
563 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), MVT::i32,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000564 ISD::SIGN_EXTEND, ResultReg, ResultRegIsKill);
Chris Lattnered3a8062010-04-05 06:05:26 +0000565 if (ResultReg == 0)
566 // Unhandled operand. Halt "fast" selection and bail.
567 return false;
568
569 UpdateValueMap(I, ResultReg);
570
Dan Gohmandd5b58a2008-10-14 23:54:11 +0000571 return true;
572 }
573 }
574 break;
575 }
Dan Gohman33134c42008-09-25 17:05:24 +0000576 }
Dan Gohman4183e312010-04-13 17:07:06 +0000577
578 // An arbitrary call. Bail.
Dan Gohman33134c42008-09-25 17:05:24 +0000579 return false;
580}
581
Dan Gohman46510a72010-04-15 01:51:59 +0000582bool FastISel::SelectCast(const User *I, unsigned Opcode) {
Owen Andersone50ed302009-08-10 22:56:29 +0000583 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
584 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000585
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
587 DstVT == MVT::Other || !DstVT.isSimple())
Owen Andersond0533c92008-08-26 23:46:32 +0000588 // Unhandled type. Halt "fast" selection and bail.
589 return false;
590
Dan Gohman474d3b32009-03-13 23:53:06 +0000591 // Check if the destination type is legal. Or as a special case,
592 // it may be i1 if we're doing a truncate because that's
593 // easy and somewhat common.
594 if (!TLI.isTypeLegal(DstVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000595 if (DstVT != MVT::i1 || Opcode != ISD::TRUNCATE)
Dan Gohman91b6f972008-10-03 01:28:47 +0000596 // Unhandled type. Halt "fast" selection and bail.
597 return false;
Dan Gohman474d3b32009-03-13 23:53:06 +0000598
599 // Check if the source operand is legal. Or as a special case,
600 // it may be i1 if we're doing zero-extension because that's
601 // easy and somewhat common.
602 if (!TLI.isTypeLegal(SrcVT))
Owen Anderson825b72b2009-08-11 20:47:22 +0000603 if (SrcVT != MVT::i1 || Opcode != ISD::ZERO_EXTEND)
Dan Gohman474d3b32009-03-13 23:53:06 +0000604 // Unhandled type. Halt "fast" selection and bail.
605 return false;
606
Dan Gohman3df24e62008-09-03 23:12:08 +0000607 unsigned InputReg = getRegForValue(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000608 if (!InputReg)
609 // Unhandled operand. Halt "fast" selection and bail.
610 return false;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000611
Dan Gohmana6cb6412010-05-11 23:54:07 +0000612 bool InputRegIsKill = hasTrivialKill(I->getOperand(0));
613
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000614 // If the operand is i1, arrange for the high bits in the register to be zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 if (SrcVT == MVT::i1) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000616 SrcVT = TLI.getTypeToTransformTo(I->getContext(), SrcVT);
Dan Gohmana6cb6412010-05-11 23:54:07 +0000617 InputReg = FastEmitZExtFromI1(SrcVT.getSimpleVT(), InputReg, InputRegIsKill);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000618 if (!InputReg)
619 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000620 InputRegIsKill = true;
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000621 }
Dan Gohman474d3b32009-03-13 23:53:06 +0000622 // If the result is i1, truncate to the target's type for i1 first.
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 if (DstVT == MVT::i1)
Owen Anderson23b9b192009-08-12 00:36:31 +0000624 DstVT = TLI.getTypeToTransformTo(I->getContext(), DstVT);
Dan Gohman14ea1ec2009-03-13 20:42:20 +0000625
Owen Andersond0533c92008-08-26 23:46:32 +0000626 unsigned ResultReg = FastEmit_r(SrcVT.getSimpleVT(),
627 DstVT.getSimpleVT(),
628 Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000629 InputReg, InputRegIsKill);
Owen Andersond0533c92008-08-26 23:46:32 +0000630 if (!ResultReg)
631 return false;
632
Dan Gohman3df24e62008-09-03 23:12:08 +0000633 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000634 return true;
635}
636
Dan Gohman46510a72010-04-15 01:51:59 +0000637bool FastISel::SelectBitCast(const User *I) {
Dan Gohmanad368ac2008-08-27 18:10:19 +0000638 // If the bitcast doesn't change the type, just use the operand value.
639 if (I->getType() == I->getOperand(0)->getType()) {
Dan Gohman3df24e62008-09-03 23:12:08 +0000640 unsigned Reg = getRegForValue(I->getOperand(0));
Dan Gohmana318dab2008-08-27 20:41:38 +0000641 if (Reg == 0)
642 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000643 UpdateValueMap(I, Reg);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000644 return true;
645 }
646
647 // Bitcasts of other values become reg-reg copies or BIT_CONVERT operators.
Owen Andersone50ed302009-08-10 22:56:29 +0000648 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
649 EVT DstVT = TLI.getValueType(I->getType());
Owen Andersond0533c92008-08-26 23:46:32 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 if (SrcVT == MVT::Other || !SrcVT.isSimple() ||
652 DstVT == MVT::Other || !DstVT.isSimple() ||
Owen Andersond0533c92008-08-26 23:46:32 +0000653 !TLI.isTypeLegal(SrcVT) || !TLI.isTypeLegal(DstVT))
654 // Unhandled type. Halt "fast" selection and bail.
655 return false;
656
Dan Gohman3df24e62008-09-03 23:12:08 +0000657 unsigned Op0 = getRegForValue(I->getOperand(0));
Dan Gohmanad368ac2008-08-27 18:10:19 +0000658 if (Op0 == 0)
659 // Unhandled operand. Halt "fast" selection and bail.
Owen Andersond0533c92008-08-26 23:46:32 +0000660 return false;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000661
662 bool Op0IsKill = hasTrivialKill(I->getOperand(0));
Owen Andersond0533c92008-08-26 23:46:32 +0000663
Dan Gohmanad368ac2008-08-27 18:10:19 +0000664 // First, try to perform the bitcast by inserting a reg-reg copy.
665 unsigned ResultReg = 0;
666 if (SrcVT.getSimpleVT() == DstVT.getSimpleVT()) {
667 TargetRegisterClass* SrcClass = TLI.getRegClassFor(SrcVT);
668 TargetRegisterClass* DstClass = TLI.getRegClassFor(DstVT);
Jakob Stoklund Olesene7917bb2010-07-11 05:16:54 +0000669 // Don't attempt a cross-class copy. It will likely fail.
670 if (SrcClass == DstClass) {
671 ResultReg = createResultReg(DstClass);
672 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
673 ResultReg).addReg(Op0);
674 }
Dan Gohmanad368ac2008-08-27 18:10:19 +0000675 }
676
677 // If the reg-reg copy failed, select a BIT_CONVERT opcode.
678 if (!ResultReg)
679 ResultReg = FastEmit_r(SrcVT.getSimpleVT(), DstVT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000680 ISD::BIT_CONVERT, Op0, Op0IsKill);
Dan Gohmanad368ac2008-08-27 18:10:19 +0000681
682 if (!ResultReg)
Owen Andersond0533c92008-08-26 23:46:32 +0000683 return false;
684
Dan Gohman3df24e62008-09-03 23:12:08 +0000685 UpdateValueMap(I, ResultReg);
Owen Andersond0533c92008-08-26 23:46:32 +0000686 return true;
687}
688
Dan Gohman3df24e62008-09-03 23:12:08 +0000689bool
Dan Gohman46510a72010-04-15 01:51:59 +0000690FastISel::SelectInstruction(const Instruction *I) {
Dan Gohmane8c92dd2010-04-23 15:29:50 +0000691 // Just before the terminator instruction, insert instructions to
692 // feed PHI nodes in successor blocks.
693 if (isa<TerminatorInst>(I))
694 if (!HandlePHINodesInSuccessorBlocks(I->getParent()))
695 return false;
696
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000697 DL = I->getDebugLoc();
698
Dan Gohman6e3ff372009-12-05 01:27:58 +0000699 // First, try doing target-independent selection.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000700 if (SelectOperator(I, I->getOpcode())) {
701 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000702 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000703 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000704
705 // Next, try calling the target to attempt to handle the instruction.
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000706 if (TargetSelectInstruction(I)) {
707 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000708 return true;
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000709 }
Dan Gohman6e3ff372009-12-05 01:27:58 +0000710
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000711 DL = DebugLoc();
Dan Gohman6e3ff372009-12-05 01:27:58 +0000712 return false;
Dan Gohman40b189e2008-09-05 18:18:20 +0000713}
714
Dan Gohmand98d6202008-10-02 22:15:21 +0000715/// FastEmitBranch - Emit an unconditional branch to the given block,
716/// unless it is the immediate (fall-through) successor, and update
717/// the CFG.
718void
Stuart Hastings3bf91252010-06-17 22:43:56 +0000719FastISel::FastEmitBranch(MachineBasicBlock *MSucc, DebugLoc DL) {
Dan Gohman84023e02010-07-10 09:00:22 +0000720 if (FuncInfo.MBB->isLayoutSuccessor(MSucc)) {
Dan Gohmand98d6202008-10-02 22:15:21 +0000721 // The unconditional fall-through case, which needs no instructions.
722 } else {
723 // The unconditional branch case.
Dan Gohman84023e02010-07-10 09:00:22 +0000724 TII.InsertBranch(*FuncInfo.MBB, MSucc, NULL,
725 SmallVector<MachineOperand, 0>(), DL);
Dan Gohmand98d6202008-10-02 22:15:21 +0000726 }
Dan Gohman84023e02010-07-10 09:00:22 +0000727 FuncInfo.MBB->addSuccessor(MSucc);
Dan Gohmand98d6202008-10-02 22:15:21 +0000728}
729
Dan Gohman3d45a852009-09-03 22:53:57 +0000730/// SelectFNeg - Emit an FNeg operation.
731///
732bool
Dan Gohman46510a72010-04-15 01:51:59 +0000733FastISel::SelectFNeg(const User *I) {
Dan Gohman3d45a852009-09-03 22:53:57 +0000734 unsigned OpReg = getRegForValue(BinaryOperator::getFNegArgument(I));
735 if (OpReg == 0) return false;
736
Dan Gohmana6cb6412010-05-11 23:54:07 +0000737 bool OpRegIsKill = hasTrivialKill(I);
738
Dan Gohman4a215a12009-09-11 00:36:43 +0000739 // If the target has ISD::FNEG, use it.
740 EVT VT = TLI.getValueType(I->getType());
741 unsigned ResultReg = FastEmit_r(VT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000742 ISD::FNEG, OpReg, OpRegIsKill);
Dan Gohman4a215a12009-09-11 00:36:43 +0000743 if (ResultReg != 0) {
744 UpdateValueMap(I, ResultReg);
745 return true;
746 }
747
Dan Gohman5e5abb72009-09-11 00:34:46 +0000748 // Bitcast the value to integer, twiddle the sign bit with xor,
749 // and then bitcast it back to floating-point.
Dan Gohman3d45a852009-09-03 22:53:57 +0000750 if (VT.getSizeInBits() > 64) return false;
Dan Gohman5e5abb72009-09-11 00:34:46 +0000751 EVT IntVT = EVT::getIntegerVT(I->getContext(), VT.getSizeInBits());
752 if (!TLI.isTypeLegal(IntVT))
753 return false;
754
755 unsigned IntReg = FastEmit_r(VT.getSimpleVT(), IntVT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000756 ISD::BIT_CONVERT, OpReg, OpRegIsKill);
Dan Gohman5e5abb72009-09-11 00:34:46 +0000757 if (IntReg == 0)
758 return false;
759
Dan Gohmana6cb6412010-05-11 23:54:07 +0000760 unsigned IntResultReg = FastEmit_ri_(IntVT.getSimpleVT(), ISD::XOR,
761 IntReg, /*Kill=*/true,
Dan Gohman5e5abb72009-09-11 00:34:46 +0000762 UINT64_C(1) << (VT.getSizeInBits()-1),
763 IntVT.getSimpleVT());
764 if (IntResultReg == 0)
765 return false;
766
767 ResultReg = FastEmit_r(IntVT.getSimpleVT(), VT.getSimpleVT(),
Dan Gohmana6cb6412010-05-11 23:54:07 +0000768 ISD::BIT_CONVERT, IntResultReg, /*Kill=*/true);
Dan Gohman3d45a852009-09-03 22:53:57 +0000769 if (ResultReg == 0)
770 return false;
771
772 UpdateValueMap(I, ResultReg);
773 return true;
774}
775
Dan Gohman40b189e2008-09-05 18:18:20 +0000776bool
Dan Gohman46510a72010-04-15 01:51:59 +0000777FastISel::SelectOperator(const User *I, unsigned Opcode) {
Dan Gohman40b189e2008-09-05 18:18:20 +0000778 switch (Opcode) {
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000779 case Instruction::Add:
780 return SelectBinaryOp(I, ISD::ADD);
781 case Instruction::FAdd:
782 return SelectBinaryOp(I, ISD::FADD);
783 case Instruction::Sub:
784 return SelectBinaryOp(I, ISD::SUB);
785 case Instruction::FSub:
Dan Gohman3d45a852009-09-03 22:53:57 +0000786 // FNeg is currently represented in LLVM IR as a special case of FSub.
787 if (BinaryOperator::isFNeg(I))
788 return SelectFNeg(I);
Dan Gohmanae3a0be2009-06-04 22:49:04 +0000789 return SelectBinaryOp(I, ISD::FSUB);
790 case Instruction::Mul:
791 return SelectBinaryOp(I, ISD::MUL);
792 case Instruction::FMul:
793 return SelectBinaryOp(I, ISD::FMUL);
Dan Gohman3df24e62008-09-03 23:12:08 +0000794 case Instruction::SDiv:
795 return SelectBinaryOp(I, ISD::SDIV);
796 case Instruction::UDiv:
797 return SelectBinaryOp(I, ISD::UDIV);
798 case Instruction::FDiv:
799 return SelectBinaryOp(I, ISD::FDIV);
800 case Instruction::SRem:
801 return SelectBinaryOp(I, ISD::SREM);
802 case Instruction::URem:
803 return SelectBinaryOp(I, ISD::UREM);
804 case Instruction::FRem:
805 return SelectBinaryOp(I, ISD::FREM);
806 case Instruction::Shl:
807 return SelectBinaryOp(I, ISD::SHL);
808 case Instruction::LShr:
809 return SelectBinaryOp(I, ISD::SRL);
810 case Instruction::AShr:
811 return SelectBinaryOp(I, ISD::SRA);
812 case Instruction::And:
813 return SelectBinaryOp(I, ISD::AND);
814 case Instruction::Or:
815 return SelectBinaryOp(I, ISD::OR);
816 case Instruction::Xor:
817 return SelectBinaryOp(I, ISD::XOR);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000818
Dan Gohman3df24e62008-09-03 23:12:08 +0000819 case Instruction::GetElementPtr:
820 return SelectGetElementPtr(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000821
Dan Gohman3df24e62008-09-03 23:12:08 +0000822 case Instruction::Br: {
Dan Gohman46510a72010-04-15 01:51:59 +0000823 const BranchInst *BI = cast<BranchInst>(I);
Dan Gohmanbdedd442008-08-20 00:11:48 +0000824
Dan Gohman3df24e62008-09-03 23:12:08 +0000825 if (BI->isUnconditional()) {
Dan Gohman46510a72010-04-15 01:51:59 +0000826 const BasicBlock *LLVMSucc = BI->getSuccessor(0);
Dan Gohmana4160c32010-07-07 16:29:44 +0000827 MachineBasicBlock *MSucc = FuncInfo.MBBMap[LLVMSucc];
Stuart Hastings3bf91252010-06-17 22:43:56 +0000828 FastEmitBranch(MSucc, BI->getDebugLoc());
Dan Gohman3df24e62008-09-03 23:12:08 +0000829 return true;
Owen Anderson9d5b4162008-08-27 00:31:01 +0000830 }
Dan Gohman3df24e62008-09-03 23:12:08 +0000831
832 // Conditional branches are not handed yet.
833 // Halt "fast" selection and bail.
834 return false;
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000835 }
836
Dan Gohman087c8502008-09-05 01:08:41 +0000837 case Instruction::Unreachable:
838 // Nothing to emit.
839 return true;
840
Dan Gohman0586d912008-09-10 20:11:02 +0000841 case Instruction::Alloca:
842 // FunctionLowering has the static-sized case covered.
Dan Gohmana4160c32010-07-07 16:29:44 +0000843 if (FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(I)))
Dan Gohman0586d912008-09-10 20:11:02 +0000844 return true;
845
846 // Dynamic-sized alloca is not handled yet.
847 return false;
Dan Gohman3df24e62008-09-03 23:12:08 +0000848
Dan Gohman33134c42008-09-25 17:05:24 +0000849 case Instruction::Call:
850 return SelectCall(I);
851
Dan Gohman3df24e62008-09-03 23:12:08 +0000852 case Instruction::BitCast:
853 return SelectBitCast(I);
854
855 case Instruction::FPToSI:
856 return SelectCast(I, ISD::FP_TO_SINT);
857 case Instruction::ZExt:
858 return SelectCast(I, ISD::ZERO_EXTEND);
859 case Instruction::SExt:
860 return SelectCast(I, ISD::SIGN_EXTEND);
861 case Instruction::Trunc:
862 return SelectCast(I, ISD::TRUNCATE);
863 case Instruction::SIToFP:
864 return SelectCast(I, ISD::SINT_TO_FP);
865
866 case Instruction::IntToPtr: // Deliberate fall-through.
867 case Instruction::PtrToInt: {
Owen Andersone50ed302009-08-10 22:56:29 +0000868 EVT SrcVT = TLI.getValueType(I->getOperand(0)->getType());
869 EVT DstVT = TLI.getValueType(I->getType());
Dan Gohman3df24e62008-09-03 23:12:08 +0000870 if (DstVT.bitsGT(SrcVT))
871 return SelectCast(I, ISD::ZERO_EXTEND);
872 if (DstVT.bitsLT(SrcVT))
873 return SelectCast(I, ISD::TRUNCATE);
874 unsigned Reg = getRegForValue(I->getOperand(0));
875 if (Reg == 0) return false;
876 UpdateValueMap(I, Reg);
877 return true;
878 }
Dan Gohmand57dd5f2008-09-23 21:53:34 +0000879
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000880 case Instruction::PHI:
881 llvm_unreachable("FastISel shouldn't visit PHI nodes!");
882
Dan Gohman3df24e62008-09-03 23:12:08 +0000883 default:
884 // Unhandled instruction. Halt "fast" selection and bail.
885 return false;
886 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000887}
888
Dan Gohmana4160c32010-07-07 16:29:44 +0000889FastISel::FastISel(FunctionLoweringInfo &funcInfo)
Dan Gohman84023e02010-07-10 09:00:22 +0000890 : FuncInfo(funcInfo),
Dan Gohmana4160c32010-07-07 16:29:44 +0000891 MRI(FuncInfo.MF->getRegInfo()),
892 MFI(*FuncInfo.MF->getFrameInfo()),
893 MCP(*FuncInfo.MF->getConstantPool()),
894 TM(FuncInfo.MF->getTarget()),
Dan Gohman22bb3112008-08-22 00:20:26 +0000895 TD(*TM.getTargetData()),
896 TII(*TM.getInstrInfo()),
Dan Gohmana7a0ed72010-05-05 23:58:35 +0000897 TLI(*TM.getTargetLowering()),
Dan Gohman84023e02010-07-10 09:00:22 +0000898 TRI(*TM.getRegisterInfo()) {
Dan Gohmanbb466332008-08-20 21:05:57 +0000899}
900
Dan Gohmane285a742008-08-14 21:51:29 +0000901FastISel::~FastISel() {}
902
Owen Anderson825b72b2009-08-11 20:47:22 +0000903unsigned FastISel::FastEmit_(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000904 unsigned) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000905 return 0;
906}
907
Owen Anderson825b72b2009-08-11 20:47:22 +0000908unsigned FastISel::FastEmit_r(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000909 unsigned,
910 unsigned /*Op0*/, bool /*Op0IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000911 return 0;
912}
913
Owen Anderson825b72b2009-08-11 20:47:22 +0000914unsigned FastISel::FastEmit_rr(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000915 unsigned,
916 unsigned /*Op0*/, bool /*Op0IsKill*/,
917 unsigned /*Op1*/, bool /*Op1IsKill*/) {
Dan Gohmanb0cf29c2008-08-13 20:19:35 +0000918 return 0;
919}
920
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000921unsigned FastISel::FastEmit_i(MVT, MVT, unsigned, uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000922 return 0;
923}
924
Owen Anderson825b72b2009-08-11 20:47:22 +0000925unsigned FastISel::FastEmit_f(MVT, MVT,
Dan Gohman46510a72010-04-15 01:51:59 +0000926 unsigned, const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000927 return 0;
928}
929
Owen Anderson825b72b2009-08-11 20:47:22 +0000930unsigned FastISel::FastEmit_ri(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000931 unsigned,
932 unsigned /*Op0*/, bool /*Op0IsKill*/,
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000933 uint64_t /*Imm*/) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000934 return 0;
935}
936
Owen Anderson825b72b2009-08-11 20:47:22 +0000937unsigned FastISel::FastEmit_rf(MVT, MVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000938 unsigned,
939 unsigned /*Op0*/, bool /*Op0IsKill*/,
Dan Gohman46510a72010-04-15 01:51:59 +0000940 const ConstantFP * /*FPImm*/) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000941 return 0;
942}
943
Owen Anderson825b72b2009-08-11 20:47:22 +0000944unsigned FastISel::FastEmit_rri(MVT, MVT,
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000945 unsigned,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000946 unsigned /*Op0*/, bool /*Op0IsKill*/,
947 unsigned /*Op1*/, bool /*Op1IsKill*/,
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000948 uint64_t /*Imm*/) {
Evan Cheng83785c82008-08-20 22:45:34 +0000949 return 0;
950}
951
952/// FastEmit_ri_ - This method is a wrapper of FastEmit_ri. It first tries
953/// to emit an instruction with an immediate operand using FastEmit_ri.
954/// If that fails, it materializes the immediate into a register and try
955/// FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000956unsigned FastISel::FastEmit_ri_(MVT VT, unsigned Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000957 unsigned Op0, bool Op0IsKill,
958 uint64_t Imm, MVT ImmType) {
Evan Cheng83785c82008-08-20 22:45:34 +0000959 // First check if immediate type is legal. If not, we can't use the ri form.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000960 unsigned ResultReg = FastEmit_ri(VT, VT, Opcode, Op0, Op0IsKill, Imm);
Evan Cheng83785c82008-08-20 22:45:34 +0000961 if (ResultReg != 0)
962 return ResultReg;
Owen Anderson0f84e4e2008-08-25 23:58:18 +0000963 unsigned MaterialReg = FastEmit_i(ImmType, ImmType, ISD::Constant, Imm);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000964 if (MaterialReg == 0)
965 return 0;
Dan Gohmana6cb6412010-05-11 23:54:07 +0000966 return FastEmit_rr(VT, VT, Opcode,
967 Op0, Op0IsKill,
968 MaterialReg, /*Kill=*/true);
Dan Gohmand5fe57d2008-08-21 01:41:07 +0000969}
970
Dan Gohman10df0fa2008-08-27 01:09:54 +0000971/// FastEmit_rf_ - This method is a wrapper of FastEmit_ri. It first tries
972/// to emit an instruction with a floating-point immediate operand using
973/// FastEmit_rf. If that fails, it materializes the immediate into a register
974/// and try FastEmit_rr instead.
Dan Gohman7c3ecb62010-01-05 22:26:32 +0000975unsigned FastISel::FastEmit_rf_(MVT VT, unsigned Opcode,
Dan Gohmana6cb6412010-05-11 23:54:07 +0000976 unsigned Op0, bool Op0IsKill,
977 const ConstantFP *FPImm, MVT ImmType) {
Dan Gohman10df0fa2008-08-27 01:09:54 +0000978 // First check if immediate type is legal. If not, we can't use the rf form.
Dan Gohmana6cb6412010-05-11 23:54:07 +0000979 unsigned ResultReg = FastEmit_rf(VT, VT, Opcode, Op0, Op0IsKill, FPImm);
Dan Gohman10df0fa2008-08-27 01:09:54 +0000980 if (ResultReg != 0)
981 return ResultReg;
982
983 // Materialize the constant in a register.
984 unsigned MaterialReg = FastEmit_f(ImmType, ImmType, ISD::ConstantFP, FPImm);
985 if (MaterialReg == 0) {
Dan Gohman96a99992008-08-27 18:01:42 +0000986 // If the target doesn't have a way to directly enter a floating-point
987 // value into a register, use an alternate approach.
988 // TODO: The current approach only supports floating-point constants
989 // that can be constructed by conversion from integer values. This should
990 // be replaced by code that creates a load from a constant-pool entry,
991 // which will require some target-specific work.
Dan Gohman10df0fa2008-08-27 01:09:54 +0000992 const APFloat &Flt = FPImm->getValueAPF();
Owen Andersone50ed302009-08-10 22:56:29 +0000993 EVT IntVT = TLI.getPointerTy();
Dan Gohman10df0fa2008-08-27 01:09:54 +0000994
995 uint64_t x[2];
996 uint32_t IntBitWidth = IntVT.getSizeInBits();
Dale Johannesen23a98552008-10-09 23:00:39 +0000997 bool isExact;
998 (void) Flt.convertToInteger(x, IntBitWidth, /*isSigned=*/true,
999 APFloat::rmTowardZero, &isExact);
1000 if (!isExact)
Dan Gohman10df0fa2008-08-27 01:09:54 +00001001 return 0;
1002 APInt IntVal(IntBitWidth, 2, x);
1003
1004 unsigned IntegerReg = FastEmit_i(IntVT.getSimpleVT(), IntVT.getSimpleVT(),
1005 ISD::Constant, IntVal.getZExtValue());
1006 if (IntegerReg == 0)
1007 return 0;
1008 MaterialReg = FastEmit_r(IntVT.getSimpleVT(), VT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001009 ISD::SINT_TO_FP, IntegerReg, /*Kill=*/true);
Dan Gohman10df0fa2008-08-27 01:09:54 +00001010 if (MaterialReg == 0)
1011 return 0;
1012 }
Dan Gohmana6cb6412010-05-11 23:54:07 +00001013 return FastEmit_rr(VT, VT, Opcode,
1014 Op0, Op0IsKill,
1015 MaterialReg, /*Kill=*/true);
Dan Gohman10df0fa2008-08-27 01:09:54 +00001016}
1017
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001018unsigned FastISel::createResultReg(const TargetRegisterClass* RC) {
1019 return MRI.createVirtualRegister(RC);
Evan Cheng83785c82008-08-20 22:45:34 +00001020}
1021
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001022unsigned FastISel::FastEmitInst_(unsigned MachineInstOpcode,
Dan Gohman77ad7962008-08-20 18:09:38 +00001023 const TargetRegisterClass* RC) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001024 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +00001025 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001026
Dan Gohman84023e02010-07-10 09:00:22 +00001027 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001028 return ResultReg;
1029}
1030
1031unsigned FastISel::FastEmitInst_r(unsigned MachineInstOpcode,
1032 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001033 unsigned Op0, bool Op0IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001034 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +00001035 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001036
Evan Cheng5960e4e2008-09-08 08:38:20 +00001037 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001038 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
1039 .addReg(Op0, Op0IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001040 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001041 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
1042 .addReg(Op0, Op0IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001043 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1044 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001045 }
1046
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001047 return ResultReg;
1048}
1049
1050unsigned FastISel::FastEmitInst_rr(unsigned MachineInstOpcode,
1051 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001052 unsigned Op0, bool Op0IsKill,
1053 unsigned Op1, bool Op1IsKill) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001054 unsigned ResultReg = createResultReg(RC);
Dan Gohmanbb466332008-08-20 21:05:57 +00001055 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001056
Evan Cheng5960e4e2008-09-08 08:38:20 +00001057 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001058 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001059 .addReg(Op0, Op0IsKill * RegState::Kill)
1060 .addReg(Op1, Op1IsKill * RegState::Kill);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001061 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001062 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001063 .addReg(Op0, Op0IsKill * RegState::Kill)
1064 .addReg(Op1, Op1IsKill * RegState::Kill);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001065 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1066 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001067 }
Dan Gohmanb0cf29c2008-08-13 20:19:35 +00001068 return ResultReg;
1069}
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001070
1071unsigned FastISel::FastEmitInst_ri(unsigned MachineInstOpcode,
1072 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001073 unsigned Op0, bool Op0IsKill,
1074 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001075 unsigned ResultReg = createResultReg(RC);
1076 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1077
Evan Cheng5960e4e2008-09-08 08:38:20 +00001078 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001079 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001080 .addReg(Op0, Op0IsKill * RegState::Kill)
1081 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001082 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001083 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001084 .addReg(Op0, Op0IsKill * RegState::Kill)
1085 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001086 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1087 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001088 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001089 return ResultReg;
1090}
1091
Dan Gohman10df0fa2008-08-27 01:09:54 +00001092unsigned FastISel::FastEmitInst_rf(unsigned MachineInstOpcode,
1093 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001094 unsigned Op0, bool Op0IsKill,
1095 const ConstantFP *FPImm) {
Dan Gohman10df0fa2008-08-27 01:09:54 +00001096 unsigned ResultReg = createResultReg(RC);
1097 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1098
Evan Cheng5960e4e2008-09-08 08:38:20 +00001099 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001100 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001101 .addReg(Op0, Op0IsKill * RegState::Kill)
1102 .addFPImm(FPImm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001103 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001104 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001105 .addReg(Op0, Op0IsKill * RegState::Kill)
1106 .addFPImm(FPImm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001107 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1108 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001109 }
Dan Gohman10df0fa2008-08-27 01:09:54 +00001110 return ResultReg;
1111}
1112
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001113unsigned FastISel::FastEmitInst_rri(unsigned MachineInstOpcode,
1114 const TargetRegisterClass *RC,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001115 unsigned Op0, bool Op0IsKill,
1116 unsigned Op1, bool Op1IsKill,
1117 uint64_t Imm) {
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001118 unsigned ResultReg = createResultReg(RC);
1119 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1120
Evan Cheng5960e4e2008-09-08 08:38:20 +00001121 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001122 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001123 .addReg(Op0, Op0IsKill * RegState::Kill)
1124 .addReg(Op1, Op1IsKill * RegState::Kill)
1125 .addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001126 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001127 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II)
Dan Gohmana6cb6412010-05-11 23:54:07 +00001128 .addReg(Op0, Op0IsKill * RegState::Kill)
1129 .addReg(Op1, Op1IsKill * RegState::Kill)
1130 .addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001131 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1132 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001133 }
Dan Gohmand5fe57d2008-08-21 01:41:07 +00001134 return ResultReg;
1135}
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001136
1137unsigned FastISel::FastEmitInst_i(unsigned MachineInstOpcode,
1138 const TargetRegisterClass *RC,
1139 uint64_t Imm) {
1140 unsigned ResultReg = createResultReg(RC);
1141 const TargetInstrDesc &II = TII.get(MachineInstOpcode);
1142
Evan Cheng5960e4e2008-09-08 08:38:20 +00001143 if (II.getNumDefs() >= 1)
Dan Gohman84023e02010-07-10 09:00:22 +00001144 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II, ResultReg).addImm(Imm);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001145 else {
Dan Gohman84023e02010-07-10 09:00:22 +00001146 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, II).addImm(Imm);
Jakob Stoklund Olesene797e0c2010-07-11 03:31:05 +00001147 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt, DL, TII.get(TargetOpcode::COPY),
1148 ResultReg).addReg(II.ImplicitDefs[0]);
Evan Cheng5960e4e2008-09-08 08:38:20 +00001149 }
Owen Anderson6d0c25e2008-08-25 20:20:32 +00001150 return ResultReg;
Evan Chengb41aec52008-08-25 22:20:39 +00001151}
Owen Anderson8970f002008-08-27 22:30:02 +00001152
Owen Anderson825b72b2009-08-11 20:47:22 +00001153unsigned FastISel::FastEmitInst_extractsubreg(MVT RetVT,
Dan Gohmana6cb6412010-05-11 23:54:07 +00001154 unsigned Op0, bool Op0IsKill,
1155 uint32_t Idx) {
Evan Cheng536ab132009-01-22 09:10:11 +00001156 unsigned ResultReg = createResultReg(TLI.getRegClassFor(RetVT));
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001157 assert(TargetRegisterInfo::isVirtualRegister(Op0) &&
1158 "Cannot yet extract from physregs");
Dan Gohman84023e02010-07-10 09:00:22 +00001159 BuildMI(*FuncInfo.MBB, FuncInfo.InsertPt,
1160 DL, TII.get(TargetOpcode::COPY), ResultReg)
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +00001161 .addReg(Op0, getKillRegState(Op0IsKill), Idx);
Owen Anderson8970f002008-08-27 22:30:02 +00001162 return ResultReg;
1163}
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001164
1165/// FastEmitZExtFromI1 - Emit MachineInstrs to compute the value of Op
1166/// with all but the least significant bit set to zero.
Dan Gohmana6cb6412010-05-11 23:54:07 +00001167unsigned FastISel::FastEmitZExtFromI1(MVT VT, unsigned Op0, bool Op0IsKill) {
1168 return FastEmit_ri(VT, VT, ISD::AND, Op0, Op0IsKill, 1);
Dan Gohman14ea1ec2009-03-13 20:42:20 +00001169}
Dan Gohmanf81eca02010-04-22 20:46:50 +00001170
1171/// HandlePHINodesInSuccessorBlocks - Handle PHI nodes in successor blocks.
1172/// Emit code to ensure constants are copied into registers when needed.
1173/// Remember the virtual registers that need to be added to the Machine PHI
1174/// nodes as input. We cannot just directly add them, because expansion
1175/// might result in multiple MBB's for one BB. As such, the start of the
1176/// BB might correspond to a different MBB than the end.
1177bool FastISel::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
1178 const TerminatorInst *TI = LLVMBB->getTerminator();
1179
1180 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
Dan Gohmana4160c32010-07-07 16:29:44 +00001181 unsigned OrigNumPHINodesToUpdate = FuncInfo.PHINodesToUpdate.size();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001182
1183 // Check successor nodes' PHI nodes that expect a constant to be available
1184 // from this block.
1185 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
1186 const BasicBlock *SuccBB = TI->getSuccessor(succ);
1187 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmana4160c32010-07-07 16:29:44 +00001188 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Dan Gohmanf81eca02010-04-22 20:46:50 +00001189
1190 // If this terminator has multiple identical successors (common for
1191 // switches), only handle each succ once.
1192 if (!SuccsHandled.insert(SuccMBB)) continue;
1193
1194 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
1195
1196 // At this point we know that there is a 1-1 correspondence between LLVM PHI
1197 // nodes and Machine PHI nodes, but the incoming operands have not been
1198 // emitted yet.
1199 for (BasicBlock::const_iterator I = SuccBB->begin();
1200 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanfb95f892010-05-07 01:10:20 +00001201
Dan Gohmanf81eca02010-04-22 20:46:50 +00001202 // Ignore dead phi's.
1203 if (PN->use_empty()) continue;
1204
1205 // Only handle legal types. Two interesting things to note here. First,
1206 // by bailing out early, we may leave behind some dead instructions,
1207 // since SelectionDAG's HandlePHINodesInSuccessorBlocks will insert its
1208 // own moves. Second, this check is necessary becuase FastISel doesn't
Dan Gohman89496d02010-07-02 00:10:16 +00001209 // use CreateRegs to create registers, so it always creates
Dan Gohmanf81eca02010-04-22 20:46:50 +00001210 // exactly one register for each non-void instruction.
1211 EVT VT = TLI.getValueType(PN->getType(), /*AllowUnknown=*/true);
1212 if (VT == MVT::Other || !TLI.isTypeLegal(VT)) {
1213 // Promote MVT::i1.
1214 if (VT == MVT::i1)
1215 VT = TLI.getTypeToTransformTo(LLVMBB->getContext(), VT);
1216 else {
Dan Gohmana4160c32010-07-07 16:29:44 +00001217 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001218 return false;
1219 }
1220 }
1221
1222 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
1223
Dan Gohmanfb95f892010-05-07 01:10:20 +00001224 // Set the DebugLoc for the copy. Prefer the location of the operand
1225 // if there is one; use the location of the PHI otherwise.
1226 DL = PN->getDebugLoc();
1227 if (const Instruction *Inst = dyn_cast<Instruction>(PHIOp))
1228 DL = Inst->getDebugLoc();
1229
Dan Gohmanf81eca02010-04-22 20:46:50 +00001230 unsigned Reg = getRegForValue(PHIOp);
1231 if (Reg == 0) {
Dan Gohmana4160c32010-07-07 16:29:44 +00001232 FuncInfo.PHINodesToUpdate.resize(OrigNumPHINodesToUpdate);
Dan Gohmanf81eca02010-04-22 20:46:50 +00001233 return false;
1234 }
Dan Gohmana4160c32010-07-07 16:29:44 +00001235 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg));
Dan Gohmanfb95f892010-05-07 01:10:20 +00001236 DL = DebugLoc();
Dan Gohmanf81eca02010-04-22 20:46:50 +00001237 }
1238 }
1239
1240 return true;
1241}