blob: 0aaa311c0c4f8d2518938764f99b8130985b4646 [file] [log] [blame]
Dan Gohmanf17a25c2007-07-18 16:29:46 +00001//===- ARMInstrInfo.cpp - ARM Instruction Information -----------*- C++ -*-===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner081ce942007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Dan Gohmanf17a25c2007-07-18 16:29:46 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file contains the ARM implementation of the TargetInstrInfo class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "ARMInstrInfo.h"
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMGenInstrInfo.inc"
18#include "ARMMachineFunctionInfo.h"
Owen Anderson1636de92007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000020#include "llvm/CodeGen/LiveVariables.h"
Owen Anderson6690c7f2008-01-04 23:57:37 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
Dan Gohmanf17a25c2007-07-18 16:29:46 +000022#include "llvm/CodeGen/MachineInstrBuilder.h"
23#include "llvm/CodeGen/MachineJumpTableInfo.h"
24#include "llvm/Target/TargetAsmInfo.h"
25#include "llvm/Support/CommandLine.h"
26using namespace llvm;
27
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000028ARMInstrInfo::ARMInstrInfo(const ARMSubtarget &STI)
Anton Korobeynikovcbce7922009-06-27 12:16:40 +000029 : ARMBaseInstrInfo(STI), RI(*this, STI) {
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +000030}
Dan Gohmanf17a25c2007-07-18 16:29:46 +000031
David Goodwin41afec22009-07-08 16:09:28 +000032unsigned ARMInstrInfo::
33getUnindexedOpcode(unsigned Opc) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000034 switch (Opc) {
35 default: break;
36 case ARM::LDR_PRE:
37 case ARM::LDR_POST:
38 return ARM::LDR;
39 case ARM::LDRH_PRE:
40 case ARM::LDRH_POST:
41 return ARM::LDRH;
42 case ARM::LDRB_PRE:
43 case ARM::LDRB_POST:
44 return ARM::LDRB;
45 case ARM::LDRSH_PRE:
46 case ARM::LDRSH_POST:
47 return ARM::LDRSH;
48 case ARM::LDRSB_PRE:
49 case ARM::LDRSB_POST:
50 return ARM::LDRSB;
51 case ARM::STR_PRE:
52 case ARM::STR_POST:
53 return ARM::STR;
54 case ARM::STRH_PRE:
55 case ARM::STRH_POST:
56 return ARM::STRH;
57 case ARM::STRB_PRE:
58 case ARM::STRB_POST:
59 return ARM::STRB;
60 }
David Goodwin41afec22009-07-08 16:09:28 +000061
Dan Gohmanf17a25c2007-07-18 16:29:46 +000062 return 0;
63}
64
David Goodwin41afec22009-07-08 16:09:28 +000065unsigned ARMInstrInfo::
66getOpcode(ARMII::Op Op) const {
67 switch (Op) {
68 case ARMII::ADDri: return ARM::ADDri;
69 case ARMII::ADDrs: return ARM::ADDrs;
70 case ARMII::ADDrr: return ARM::ADDrr;
71 case ARMII::B: return ARM::B;
72 case ARMII::Bcc: return ARM::Bcc;
73 case ARMII::BR_JTr: return ARM::BR_JTr;
74 case ARMII::BR_JTm: return ARM::BR_JTm;
75 case ARMII::BR_JTadd: return ARM::BR_JTadd;
76 case ARMII::FCPYS: return ARM::FCPYS;
77 case ARMII::FCPYD: return ARM::FCPYD;
78 case ARMII::FLDD: return ARM::FLDD;
79 case ARMII::FLDS: return ARM::FLDS;
80 case ARMII::FSTD: return ARM::FSTD;
81 case ARMII::FSTS: return ARM::FSTS;
82 case ARMII::LDR: return ARM::LDR;
83 case ARMII::MOVr: return ARM::MOVr;
84 case ARMII::STR: return ARM::STR;
85 case ARMII::SUBri: return ARM::SUBri;
86 case ARMII::SUBrs: return ARM::SUBrs;
87 case ARMII::SUBrr: return ARM::SUBrr;
88 case ARMII::VMOVD: return ARM::VMOVD;
89 case ARMII::VMOVQ: return ARM::VMOVQ;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000090 default:
Dan Gohmanf17a25c2007-07-18 16:29:46 +000091 break;
92 }
Dan Gohmanf17a25c2007-07-18 16:29:46 +000093
David Goodwin41afec22009-07-08 16:09:28 +000094 return 0;
Dan Gohmanf17a25c2007-07-18 16:29:46 +000095}
96
David Goodwin41afec22009-07-08 16:09:28 +000097bool ARMInstrInfo::
98BlockHasNoFallThrough(const MachineBasicBlock &MBB) const {
Dan Gohmanf17a25c2007-07-18 16:29:46 +000099 if (MBB.empty()) return false;
Anton Korobeynikov65d16ea2009-06-26 21:28:53 +0000100
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000101 switch (MBB.back().getOpcode()) {
102 case ARM::BX_RET: // Return.
103 case ARM::LDM_RET:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000104 case ARM::B:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000105 case ARM::BR_JTr: // Jumptable branch.
106 case ARM::BR_JTm: // Jumptable branch through mem.
107 case ARM::BR_JTadd: // Jumptable branch add to pc.
108 return true;
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000109 default:
Dan Gohmanf17a25c2007-07-18 16:29:46 +0000110 break;
Evan Chenge4428082008-12-10 21:54:21 +0000111 }
David Goodwinaca520d2009-07-02 22:18:33 +0000112
113 return false;
114}
David Goodwin41afec22009-07-08 16:09:28 +0000115
116void ARMInstrInfo::
117reMaterialize(MachineBasicBlock &MBB,
118 MachineBasicBlock::iterator I,
119 unsigned DestReg,
120 const MachineInstr *Orig) const {
121 DebugLoc dl = Orig->getDebugLoc();
122 if (Orig->getOpcode() == ARM::MOVi2pieces) {
123 RI.emitLoadConstPool(MBB, I, this, dl,
124 DestReg,
125 Orig->getOperand(1).getImm(),
126 (ARMCC::CondCodes)Orig->getOperand(2).getImm(),
127 Orig->getOperand(3).getReg());
128 return;
129 }
130
131 MachineInstr *MI = MBB.getParent()->CloneMachineInstr(Orig);
132 MI->getOperand(0).setReg(DestReg);
133 MBB.insert(I, MI);
134}