blob: 297dd31676236ebc1ed8b2349071cd71c3c534a2 [file] [log] [blame]
Chris Lattner47877052006-09-04 04:16:09 +00001//===-- LLVMTargetMachine.cpp - Implement the LLVMTargetMachine class -----===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner47877052006-09-04 04:16:09 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LLVMTargetMachine class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetMachine.h"
15#include "llvm/PassManager.h"
16#include "llvm/Pass.h"
Chris Lattner31442f92007-03-31 00:24:43 +000017#include "llvm/Assembly/PrintModulePass.h"
Daniel Dunbar78945782009-08-13 23:48:47 +000018#include "llvm/CodeGen/AsmPrinter.h"
Chris Lattner47877052006-09-04 04:16:09 +000019#include "llvm/CodeGen/Passes.h"
Gordon Henriksen5a29c9e2008-08-17 12:56:54 +000020#include "llvm/CodeGen/GCStrategy.h"
Dan Gohmanad2afc22009-07-31 18:16:33 +000021#include "llvm/CodeGen/MachineFunctionAnalysis.h"
Chris Lattner47877052006-09-04 04:16:09 +000022#include "llvm/Target/TargetOptions.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000023#include "llvm/MC/MCAsmInfo.h"
Daniel Dunbar6d823cd2009-07-15 23:48:37 +000024#include "llvm/Target/TargetRegistry.h"
Chris Lattner47877052006-09-04 04:16:09 +000025#include "llvm/Transforms/Scalar.h"
Chris Lattner31442f92007-03-31 00:24:43 +000026#include "llvm/Support/CommandLine.h"
David Greene71847812009-07-14 20:18:05 +000027#include "llvm/Support/FormattedStream.h"
Chris Lattner47877052006-09-04 04:16:09 +000028using namespace llvm;
29
Dan Gohman2c4bf112008-09-25 01:14:49 +000030namespace llvm {
31 bool EnableFastISel;
32}
33
Eric Christopher522c01a2009-11-04 19:57:50 +000034static cl::opt<bool> DisablePostRA("disable-post-ra", cl::Hidden,
35 cl::desc("Disable Post Regalloc"));
36static cl::opt<bool> DisableBranchFold("disable-branch-fold", cl::Hidden,
37 cl::desc("Disable branch folding"));
Bob Wilson15acadd2009-11-26 00:32:21 +000038static cl::opt<bool> DisableTailDuplicate("disable-tail-duplicate", cl::Hidden,
39 cl::desc("Disable tail duplication"));
Eric Christopher522c01a2009-11-04 19:57:50 +000040static cl::opt<bool> DisableCodePlace("disable-code-place", cl::Hidden,
41 cl::desc("Disable code placement"));
42static cl::opt<bool> DisableSSC("disable-ssc", cl::Hidden,
43 cl::desc("Disable Stack Slot Coloring"));
44static cl::opt<bool> DisableMachineLICM("disable-machine-licm", cl::Hidden,
45 cl::desc("Disable Machine LICM"));
46static cl::opt<bool> DisableMachineSink("disable-machine-sink", cl::Hidden,
47 cl::desc("Disable Machine Sinking"));
48static cl::opt<bool> DisableLSR("disable-lsr", cl::Hidden,
49 cl::desc("Disable Loop Strength Reduction Pass"));
50static cl::opt<bool> DisableCGP("disable-cgp", cl::Hidden,
51 cl::desc("Disable Codegen Prepare"));
Chris Lattner85ef2542007-06-19 05:47:49 +000052static cl::opt<bool> PrintLSR("print-lsr-output", cl::Hidden,
53 cl::desc("Print LLVM IR produced by the loop-reduce pass"));
54static cl::opt<bool> PrintISelInput("print-isel-input", cl::Hidden,
55 cl::desc("Print LLVM IR input to isel pass"));
Evan Cheng8bd60352007-07-20 21:56:13 +000056static cl::opt<bool> PrintEmittedAsm("print-emitted-asm", cl::Hidden,
57 cl::desc("Dump emitter generated instructions as assembly"));
Gordon Henriksen93f96d02008-01-07 01:33:09 +000058static cl::opt<bool> PrintGCInfo("print-gc", cl::Hidden,
59 cl::desc("Dump garbage collector data"));
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +000060static cl::opt<bool> VerifyMachineCode("verify-machineinstrs", cl::Hidden,
61 cl::desc("Verify generated machine code"),
62 cl::init(getenv("LLVM_VERIFY_MACHINEINSTRS")!=NULL));
Chris Lattner85ef2542007-06-19 05:47:49 +000063
Dan Gohmandc756852008-10-01 20:39:19 +000064// Enable or disable FastISel. Both options are needed, because
65// FastISel is enabled by default with -fast, and we wish to be
Dan Gohmane29fea42009-08-26 15:57:57 +000066// able to enable or disable fast-isel independently from -O0.
Dan Gohmaneb0d6ab2008-10-07 23:00:56 +000067static cl::opt<cl::boolOrDefault>
Dan Gohmandc756852008-10-01 20:39:19 +000068EnableFastISelOption("fast-isel", cl::Hidden,
Dan Gohmane29fea42009-08-26 15:57:57 +000069 cl::desc("Enable the \"fast\" instruction selector"));
Dan Gohman2c4bf112008-09-25 01:14:49 +000070
Dan Gohman2e7e9482009-11-20 02:03:44 +000071// Enable or disable an experimental optimization to split GEPs
72// and run a special GVN pass which does not examine loads, in
73// an effort to factor out redundancy implicit in complex GEPs.
74static cl::opt<bool> EnableSplitGEPGVN("split-gep-gvn", cl::Hidden,
75 cl::desc("Split GEPs and run no-load GVN"));
Chris Lattnera7ac47c2009-08-12 07:22:17 +000076
Evan Cheng79fc6f42009-12-04 09:42:45 +000077static cl::opt<bool> PreAllocTailDup("pre-regalloc-taildup", cl::Hidden,
78 cl::desc("Pre-register allocation tail duplication"));
79
Chris Lattnera7ac47c2009-08-12 07:22:17 +000080LLVMTargetMachine::LLVMTargetMachine(const Target &T,
81 const std::string &TargetTriple)
82 : TargetMachine(T) {
83 AsmInfo = T.createAsmInfo(TargetTriple);
84}
85
86
87
Bill Wendling04523ea2007-02-08 01:36:53 +000088FileModel::Model
Dan Gohmanbfae8312008-03-11 22:29:46 +000089LLVMTargetMachine::addPassesToEmitFile(PassManagerBase &PM,
David Greene71847812009-07-14 20:18:05 +000090 formatted_raw_ostream &Out,
Bill Wendling04523ea2007-02-08 01:36:53 +000091 CodeGenFileType FileType,
Bill Wendling98a366d2009-04-29 23:29:43 +000092 CodeGenOpt::Level OptLevel) {
Dan Gohman02dae4b2008-09-25 00:37:07 +000093 // Add common CodeGen passes.
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +000094 if (addCommonCodeGenPasses(PM, OptLevel))
Bill Wendling04523ea2007-02-08 01:36:53 +000095 return FileModel::Error;
96
Chris Lattner47877052006-09-04 04:16:09 +000097 switch (FileType) {
Bill Wendling04523ea2007-02-08 01:36:53 +000098 default:
99 break;
100 case TargetMachine::AssemblyFile:
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000101 if (addAssemblyEmitter(PM, OptLevel, getAsmVerbosityDefault(), Out))
Bill Wendling04523ea2007-02-08 01:36:53 +0000102 return FileModel::Error;
103 return FileModel::AsmFile;
104 case TargetMachine::ObjectFile:
105 if (getMachOWriterInfo())
106 return FileModel::MachOFile;
107 else if (getELFWriterInfo())
108 return FileModel::ElfFile;
Chris Lattner47877052006-09-04 04:16:09 +0000109 }
Bill Wendling04523ea2007-02-08 01:36:53 +0000110
111 return FileModel::Error;
112}
Dan Gohman02dae4b2008-09-25 00:37:07 +0000113
Daniel Dunbar5d77cad2009-07-15 23:34:19 +0000114bool LLVMTargetMachine::addAssemblyEmitter(PassManagerBase &PM,
115 CodeGenOpt::Level OptLevel,
116 bool Verbose,
117 formatted_raw_ostream &Out) {
Daniel Dunbar67d894e2009-08-13 19:38:51 +0000118 FunctionPass *Printer =
Chris Lattneraf76e592009-08-22 20:48:53 +0000119 getTarget().createAsmPrinter(Out, *this, getMCAsmInfo(), Verbose);
Daniel Dunbar5d77cad2009-07-15 23:34:19 +0000120 if (!Printer)
Daniel Dunbar36129db2009-07-15 23:54:01 +0000121 return true;
122
Daniel Dunbar5d77cad2009-07-15 23:34:19 +0000123 PM.add(Printer);
124 return false;
125}
126
Bill Wendling04523ea2007-02-08 01:36:53 +0000127/// addPassesToEmitFileFinish - If the passes to emit the specified file had to
128/// be split up (e.g., to add an object writer pass), this method can be used to
129/// finish up adding passes to emit the file, if necessary.
Dan Gohmanbfae8312008-03-11 22:29:46 +0000130bool LLVMTargetMachine::addPassesToEmitFileFinish(PassManagerBase &PM,
Bill Wendling04523ea2007-02-08 01:36:53 +0000131 MachineCodeEmitter *MCE,
Bill Wendling98a366d2009-04-29 23:29:43 +0000132 CodeGenOpt::Level OptLevel) {
Bill Wendling04523ea2007-02-08 01:36:53 +0000133 if (MCE)
Daniel Dunbarcfe9a602009-07-15 22:33:19 +0000134 addSimpleCodeEmitter(PM, OptLevel, *MCE);
135 if (PrintEmittedAsm)
136 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Dan Gohman02dae4b2008-09-25 00:37:07 +0000137
Gordon Henriksen5eca0752008-08-17 18:44:35 +0000138 PM.add(createGCInfoDeleter());
Bill Wendling04523ea2007-02-08 01:36:53 +0000139
Chris Lattner47877052006-09-04 04:16:09 +0000140 return false; // success!
141}
142
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000143/// addPassesToEmitFileFinish - If the passes to emit the specified file had to
144/// be split up (e.g., to add an object writer pass), this method can be used to
145/// finish up adding passes to emit the file, if necessary.
146bool LLVMTargetMachine::addPassesToEmitFileFinish(PassManagerBase &PM,
147 JITCodeEmitter *JCE,
148 CodeGenOpt::Level OptLevel) {
149 if (JCE)
Daniel Dunbarcfe9a602009-07-15 22:33:19 +0000150 addSimpleCodeEmitter(PM, OptLevel, *JCE);
151 if (PrintEmittedAsm)
152 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000153
154 PM.add(createGCInfoDeleter());
155
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000156 return false; // success!
157}
158
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000159/// addPassesToEmitFileFinish - If the passes to emit the specified file had to
160/// be split up (e.g., to add an object writer pass), this method can be used to
161/// finish up adding passes to emit the file, if necessary.
162bool LLVMTargetMachine::addPassesToEmitFileFinish(PassManagerBase &PM,
163 ObjectCodeEmitter *OCE,
164 CodeGenOpt::Level OptLevel) {
165 if (OCE)
Daniel Dunbarcfe9a602009-07-15 22:33:19 +0000166 addSimpleCodeEmitter(PM, OptLevel, *OCE);
167 if (PrintEmittedAsm)
168 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000169
170 PM.add(createGCInfoDeleter());
171
Bruno Cardoso Lopesac57e6e2009-07-06 05:09:34 +0000172 return false; // success!
173}
174
Chris Lattner47877052006-09-04 04:16:09 +0000175/// addPassesToEmitMachineCode - Add passes to the specified pass manager to
176/// get machine code emitted. This uses a MachineCodeEmitter object to handle
177/// actually outputting the machine code and resolving things like the address
178/// of functions. This method should returns true if machine code emission is
179/// not supported.
180///
Dan Gohmanbfae8312008-03-11 22:29:46 +0000181bool LLVMTargetMachine::addPassesToEmitMachineCode(PassManagerBase &PM,
Chris Lattner47877052006-09-04 04:16:09 +0000182 MachineCodeEmitter &MCE,
Bill Wendling98a366d2009-04-29 23:29:43 +0000183 CodeGenOpt::Level OptLevel) {
Dan Gohman02dae4b2008-09-25 00:37:07 +0000184 // Add common CodeGen passes.
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000185 if (addCommonCodeGenPasses(PM, OptLevel))
Dan Gohman02dae4b2008-09-25 00:37:07 +0000186 return true;
187
Daniel Dunbarcfe9a602009-07-15 22:33:19 +0000188 addCodeEmitter(PM, OptLevel, MCE);
189 if (PrintEmittedAsm)
190 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Dan Gohman02dae4b2008-09-25 00:37:07 +0000191
192 PM.add(createGCInfoDeleter());
193
Dan Gohman02dae4b2008-09-25 00:37:07 +0000194 return false; // success!
195}
196
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000197/// addPassesToEmitMachineCode - Add passes to the specified pass manager to
198/// get machine code emitted. This uses a MachineCodeEmitter object to handle
199/// actually outputting the machine code and resolving things like the address
200/// of functions. This method should returns true if machine code emission is
201/// not supported.
202///
203bool LLVMTargetMachine::addPassesToEmitMachineCode(PassManagerBase &PM,
204 JITCodeEmitter &JCE,
205 CodeGenOpt::Level OptLevel) {
206 // Add common CodeGen passes.
207 if (addCommonCodeGenPasses(PM, OptLevel))
208 return true;
209
Daniel Dunbarcfe9a602009-07-15 22:33:19 +0000210 addCodeEmitter(PM, OptLevel, JCE);
211 if (PrintEmittedAsm)
212 addAssemblyEmitter(PM, OptLevel, true, ferrs());
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000213
214 PM.add(createGCInfoDeleter());
215
Bruno Cardoso Lopesa3f99f92009-05-30 20:51:52 +0000216 return false; // success!
217}
218
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000219static void printAndVerify(PassManagerBase &PM,
Dan Gohman499a9372009-10-31 20:17:39 +0000220 const char *Banner,
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000221 bool allowDoubleDefs = false) {
222 if (PrintMachineCode)
Dan Gohman499a9372009-10-31 20:17:39 +0000223 PM.add(createMachineFunctionPrinterPass(errs(), Banner));
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000224
225 if (VerifyMachineCode)
226 PM.add(createMachineVerifierPass(allowDoubleDefs));
227}
228
Bill Wendling98a366d2009-04-29 23:29:43 +0000229/// addCommonCodeGenPasses - Add standard LLVM codegen passes used for both
230/// emitting to assembly files or machine code output.
Dan Gohman02dae4b2008-09-25 00:37:07 +0000231///
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000232bool LLVMTargetMachine::addCommonCodeGenPasses(PassManagerBase &PM,
Bill Wendling98a366d2009-04-29 23:29:43 +0000233 CodeGenOpt::Level OptLevel) {
Chris Lattner47877052006-09-04 04:16:09 +0000234 // Standard LLVM-Level Passes.
Dan Gohman02dae4b2008-09-25 00:37:07 +0000235
Dan Gohman2e7e9482009-11-20 02:03:44 +0000236 // Optionally, tun split-GEPs and no-load GVN.
237 if (EnableSplitGEPGVN) {
238 PM.add(createGEPSplitterPass());
239 PM.add(createGVNPass(/*NoPRE=*/false, /*NoLoads=*/true));
240 }
241
Chris Lattner47877052006-09-04 04:16:09 +0000242 // Run loop strength reduction before anything else.
Eric Christopher522c01a2009-11-04 19:57:50 +0000243 if (OptLevel != CodeGenOpt::None && !DisableLSR) {
Chris Lattnerc8d288f2007-03-31 04:18:03 +0000244 PM.add(createLoopStrengthReducePass(getTargetLowering()));
245 if (PrintLSR)
Daniel Dunbar3b0da262008-10-22 03:25:22 +0000246 PM.add(createPrintFunctionPass("\n\n*** Code after LSR ***\n", &errs()));
Chris Lattnerc8d288f2007-03-31 04:18:03 +0000247 }
Dan Gohman02dae4b2008-09-25 00:37:07 +0000248
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000249 // Turn exception handling constructs into something the code generators can
250 // handle.
Chris Lattneraf76e592009-08-22 20:48:53 +0000251 switch (getMCAsmInfo()->getExceptionHandlingType())
Jim Grosbach1b747ad2009-08-11 00:09:57 +0000252 {
Jim Grosbach1b747ad2009-08-11 00:09:57 +0000253 case ExceptionHandling::SjLj:
Jim Grosbach8b818d72009-08-17 16:41:22 +0000254 // SjLj piggy-backs on dwarf for this bit. The cleanups done apply to both
Bill Wendling8bedf972009-10-29 00:37:35 +0000255 PM.add(createDwarfEHPass(getTargetLowering(), OptLevel==CodeGenOpt::None));
Jim Grosbach8b818d72009-08-17 16:41:22 +0000256 PM.add(createSjLjEHPass(getTargetLowering()));
257 break;
Jim Grosbach1b747ad2009-08-11 00:09:57 +0000258 case ExceptionHandling::Dwarf:
Bill Wendling8bedf972009-10-29 00:37:35 +0000259 PM.add(createDwarfEHPass(getTargetLowering(), OptLevel==CodeGenOpt::None));
Jim Grosbach1b747ad2009-08-11 00:09:57 +0000260 break;
261 case ExceptionHandling::None:
262 PM.add(createLowerInvokePass(getTargetLowering()));
263 break;
264 }
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000265
266 PM.add(createGCLoweringPass());
Dan Gohman02dae4b2008-09-25 00:37:07 +0000267
Chris Lattner47877052006-09-04 04:16:09 +0000268 // Make sure that no unreachable blocks are instruction selected.
269 PM.add(createUnreachableBlockEliminationPass());
Bill Wendling04523ea2007-02-08 01:36:53 +0000270
Eric Christopher522c01a2009-11-04 19:57:50 +0000271 if (OptLevel != CodeGenOpt::None && !DisableCGP)
Chris Lattnerc8d288f2007-03-31 04:18:03 +0000272 PM.add(createCodeGenPreparePass(getTargetLowering()));
273
Bill Wendlinge9e6bdf2008-11-13 01:02:14 +0000274 PM.add(createStackProtectorPass(getTargetLowering()));
Bill Wendling2b58ce52008-11-04 02:10:20 +0000275
Chris Lattnerc8d288f2007-03-31 04:18:03 +0000276 if (PrintISelInput)
Daniel Dunbarf4db3a52008-10-21 23:33:38 +0000277 PM.add(createPrintFunctionPass("\n\n"
278 "*** Final LLVM Code input to ISel ***\n",
Daniel Dunbar3b0da262008-10-22 03:25:22 +0000279 &errs()));
Chris Lattnerc8d288f2007-03-31 04:18:03 +0000280
Dan Gohman02dae4b2008-09-25 00:37:07 +0000281 // Standard Lower-Level Passes.
282
Dan Gohmanad2afc22009-07-31 18:16:33 +0000283 // Set up a MachineFunction for the rest of CodeGen to work on.
284 PM.add(new MachineFunctionAnalysis(*this, OptLevel));
285
Dan Gohmandc756852008-10-01 20:39:19 +0000286 // Enable FastISel with -fast, but allow that to be overridden.
Dan Gohmaneb0d6ab2008-10-07 23:00:56 +0000287 if (EnableFastISelOption == cl::BOU_TRUE ||
Bill Wendling98a366d2009-04-29 23:29:43 +0000288 (OptLevel == CodeGenOpt::None && EnableFastISelOption != cl::BOU_FALSE))
Dan Gohmandc756852008-10-01 20:39:19 +0000289 EnableFastISel = true;
290
Chris Lattner47877052006-09-04 04:16:09 +0000291 // Ask the target for an isel.
Bill Wendlingbe8cc2a2009-04-29 00:15:41 +0000292 if (addInstSelector(PM, OptLevel))
Chris Lattner47877052006-09-04 04:16:09 +0000293 return true;
Bill Wendling04523ea2007-02-08 01:36:53 +0000294
Chris Lattner47877052006-09-04 04:16:09 +0000295 // Print the instruction selected machine code...
Dan Gohman499a9372009-10-31 20:17:39 +0000296 printAndVerify(PM, "After Instruction Selection",
297 /* allowDoubleDefs= */ true);
Bill Wendling0f940c92007-12-07 21:42:31 +0000298
Bill Wendling98a366d2009-04-29 23:29:43 +0000299 if (OptLevel != CodeGenOpt::None) {
Eric Christopher522c01a2009-11-04 19:57:50 +0000300 if (!DisableMachineLICM)
301 PM.add(createMachineLICMPass());
302 if (!DisableMachineSink)
303 PM.add(createMachineSinkingPass());
Dan Gohman499a9372009-10-31 20:17:39 +0000304 printAndVerify(PM, "After MachineLICM and MachineSinking",
305 /* allowDoubleDefs= */ true);
Evan Cheng8f0d99e2009-02-09 08:45:39 +0000306 }
Bill Wendling0f940c92007-12-07 21:42:31 +0000307
Evan Cheng79fc6f42009-12-04 09:42:45 +0000308 // Pre-ra tail duplication.
309 if (OptLevel != CodeGenOpt::None &&
310 !DisableTailDuplicate && PreAllocTailDup) {
311 PM.add(createTailDuplicatePass(true));
312 printAndVerify(PM, "After Pre-RegAlloc TailDuplicate");
313 }
314
Anton Korobeynikovb013f502008-04-23 18:26:03 +0000315 // Run pre-ra passes.
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000316 if (addPreRegAlloc(PM, OptLevel))
Dan Gohman499a9372009-10-31 20:17:39 +0000317 printAndVerify(PM, "After PreRegAlloc passes",
318 /* allowDoubleDefs= */ true);
Anton Korobeynikovb013f502008-04-23 18:26:03 +0000319
Evan Cheng3f32d652008-06-04 09:18:41 +0000320 // Perform register allocation.
Chris Lattner47877052006-09-04 04:16:09 +0000321 PM.add(createRegisterAllocator());
Dan Gohman499a9372009-10-31 20:17:39 +0000322 printAndVerify(PM, "After Register Allocation");
Evan Cheng3f32d652008-06-04 09:18:41 +0000323
324 // Perform stack slot coloring.
Eric Christopher522c01a2009-11-04 19:57:50 +0000325 if (OptLevel != CodeGenOpt::None && !DisableSSC) {
Evan Cheng6248fa42009-08-05 07:26:17 +0000326 // FIXME: Re-enable coloring with register when it's capable of adding
327 // kill markers.
328 PM.add(createStackSlotColoringPass(false));
Dan Gohman499a9372009-10-31 20:17:39 +0000329 printAndVerify(PM, "After StackSlotColoring");
330 }
Dan Gohman02dae4b2008-09-25 00:37:07 +0000331
Evan Cheng3f32d652008-06-04 09:18:41 +0000332 // Run post-ra passes.
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000333 if (addPostRegAlloc(PM, OptLevel))
Dan Gohman499a9372009-10-31 20:17:39 +0000334 printAndVerify(PM, "After PostRegAlloc passes");
Dan Gohman02dae4b2008-09-25 00:37:07 +0000335
Christopher Lambada779f2007-07-27 07:36:14 +0000336 PM.add(createLowerSubregsPass());
Dan Gohman499a9372009-10-31 20:17:39 +0000337 printAndVerify(PM, "After LowerSubregs");
Bill Wendling04523ea2007-02-08 01:36:53 +0000338
Chris Lattner47877052006-09-04 04:16:09 +0000339 // Insert prolog/epilog code. Eliminate abstract frame index references...
340 PM.add(createPrologEpilogCodeInserter());
Dan Gohman499a9372009-10-31 20:17:39 +0000341 printAndVerify(PM, "After PrologEpilogCodeInserter");
Dan Gohman02dae4b2008-09-25 00:37:07 +0000342
Evan Cheng629adde2009-09-30 08:49:50 +0000343 // Run pre-sched2 passes.
344 if (addPreSched2(PM, OptLevel))
Dan Gohman499a9372009-10-31 20:17:39 +0000345 printAndVerify(PM, "After PreSched2 passes");
Evan Cheng629adde2009-09-30 08:49:50 +0000346
Dale Johannesene7e7d0d2007-07-13 17:13:54 +0000347 // Second pass scheduler.
Eric Christopher522c01a2009-11-04 19:57:50 +0000348 if (OptLevel != CodeGenOpt::None && !DisablePostRA) {
Evan Chengfa163542009-10-16 21:06:15 +0000349 PM.add(createPostRAScheduler(OptLevel));
Dan Gohman499a9372009-10-31 20:17:39 +0000350 printAndVerify(PM, "After PostRAScheduler");
Dan Gohman5ce09732008-11-20 19:54:21 +0000351 }
352
Dan Gohman23b0d492008-12-18 01:36:42 +0000353 // Branch folding must be run after regalloc and prolog/epilog insertion.
Eric Christopher522c01a2009-11-04 19:57:50 +0000354 if (OptLevel != CodeGenOpt::None && !DisableBranchFold) {
Bob Wilsona5971032009-10-28 20:46:46 +0000355 PM.add(createBranchFoldingPass(getEnableTailMergeDefault()));
Dan Gohman499a9372009-10-31 20:17:39 +0000356 printAndVerify(PM, "After BranchFolding");
Jakob Stoklund Olesen48872e02009-05-16 00:33:53 +0000357 }
Dan Gohman23b0d492008-12-18 01:36:42 +0000358
Bob Wilson15acadd2009-11-26 00:32:21 +0000359 // Tail duplication.
360 if (OptLevel != CodeGenOpt::None && !DisableTailDuplicate) {
Evan Cheng79fc6f42009-12-04 09:42:45 +0000361 PM.add(createTailDuplicatePass(false));
Bob Wilson2d521e52009-11-26 21:38:41 +0000362 printAndVerify(PM, "After TailDuplicate");
Bob Wilson15acadd2009-11-26 00:32:21 +0000363 }
364
Gordon Henriksen93f96d02008-01-07 01:33:09 +0000365 PM.add(createGCMachineCodeAnalysisPass());
Dan Gohman02dae4b2008-09-25 00:37:07 +0000366
Gordon Henriksen93f96d02008-01-07 01:33:09 +0000367 if (PrintGCInfo)
Chris Lattnercf143a42009-08-23 03:13:20 +0000368 PM.add(createGCInfoPrinter(errs()));
Bill Wendling04523ea2007-02-08 01:36:53 +0000369
Eric Christopher522c01a2009-11-04 19:57:50 +0000370 if (OptLevel != CodeGenOpt::None && !DisableCodePlace) {
Dan Gohman499a9372009-10-31 20:17:39 +0000371 PM.add(createCodePlacementOptPass());
372 printAndVerify(PM, "After CodePlacementOpt");
373 }
374
Evan Cheng517e2552009-11-05 01:16:59 +0000375 if (addPreEmitPass(PM, OptLevel))
376 printAndVerify(PM, "After PreEmit passes");
377
Dan Gohman02dae4b2008-09-25 00:37:07 +0000378 return false;
Chris Lattner47877052006-09-04 04:16:09 +0000379}