blob: c76bf700ce6533e73b0128c5ad2d4a48481a8959 [file] [log] [blame]
Misha Brukman8c02c1c2004-07-27 23:29:16 +00001//===- PowerPCInstrInfo.td - The PowerPC Instruction Set -----*- tablegen -*-=//
Misha Brukman5dfe3a92004-06-21 16:55:25 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by the LLVM research group and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000010// This file describes the subset of the 32-bit PowerPC instruction set, as used
11// by the PowerPC instruction selector.
Misha Brukman5dfe3a92004-06-21 16:55:25 +000012//
13//===----------------------------------------------------------------------===//
14
Misha Brukman28791dd2004-08-02 16:54:54 +000015include "PowerPCInstrFormats.td"
Misha Brukman5dfe3a92004-06-21 16:55:25 +000016
Misha Brukman5dfe3a92004-06-21 16:55:25 +000017let isTerminator = 1, isReturn = 1 in
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000018 def BLR : XLForm_2_ext<19, 16, 20, 31, 1, 0, 0, (ops), "blr">;
Chris Lattner7bb424f2004-08-14 23:27:29 +000019
Nate Begemanc3306122004-08-21 05:56:39 +000020def u5imm : Operand<i8> {
21 let PrintMethod = "printU5ImmOperand";
22}
Nate Begeman07aada82004-08-30 02:28:06 +000023def u6imm : Operand<i8> {
24 let PrintMethod = "printU6ImmOperand";
25}
Nate Begemaned428532004-09-04 05:00:00 +000026def s16imm : Operand<i16> {
27 let PrintMethod = "printS16ImmOperand";
28}
Chris Lattner97b2a2e2004-08-15 05:20:16 +000029def u16imm : Operand<i16> {
30 let PrintMethod = "printU16ImmOperand";
31}
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000032def target : Operand<i32> {
33 let PrintMethod = "printBranchOperand";
34}
35def piclabel: Operand<i32> {
36 let PrintMethod = "printPICLabel";
37}
Nate Begemaned428532004-09-04 05:00:00 +000038def symbolHi: Operand<i32> {
39 let PrintMethod = "printSymbolHi";
40}
41def symbolLo: Operand<i32> {
42 let PrintMethod = "printSymbolLo";
43}
Chris Lattner97b2a2e2004-08-15 05:20:16 +000044
Misha Brukman5dfe3a92004-06-21 16:55:25 +000045// Pseudo-instructions:
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000046def PHI : Pseudo<(ops), "; PHI">;
47def ADJCALLSTACKDOWN : Pseudo<(ops), "; ADJCALLSTACKDOWN">;
48def ADJCALLSTACKUP : Pseudo<(ops), "; ADJCALLSTACKUP">;
49def IMPLICIT_DEF : Pseudo<(ops), "; IMPLICIT_DEF">;
50def MovePCtoLR : Pseudo<(ops piclabel:$label), "bl $label">;
Misha Brukman5dfe3a92004-06-21 16:55:25 +000051
Misha Brukmanb2edb442004-06-28 18:23:35 +000052let isBranch = 1, isTerminator = 1 in {
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000053 def COND_BRANCH : Pseudo<(ops), "; COND_BRANCH">;
54 def B : IForm<18, 0, 0, 0, 0, (ops target:$func), "b $func">;
Misha Brukman4ad7d1b2004-08-09 17:24:04 +000055 // FIXME: 4*CR# needs to be added to the BI field!
56 // This will only work for CR0 as it stands now
Nate Begemaned428532004-09-04 05:00:00 +000057 def BLT : BForm_ext<16, 0, 0, 12, 0, 0, 0, (ops CRRC:$crS, target:$block),
58 "blt $block">;
59 def BLE : BForm_ext<16, 0, 0, 4, 1, 0, 0, (ops CRRC:$crS, target:$block),
60 "ble $block">;
61 def BEQ : BForm_ext<16, 0, 0, 12, 2, 0, 0, (ops CRRC:$crS, target:$block),
62 "beq $block">;
63 def BGE : BForm_ext<16, 0, 0, 4, 0, 0, 0, (ops CRRC:$crS, target:$block),
64 "bge $block">;
65 def BGT : BForm_ext<16, 0, 0, 12, 1, 0, 0, (ops CRRC:$crS, target:$block),
66 "bgt $block">;
67 def BNE : BForm_ext<16, 0, 0, 4, 2, 0, 0, (ops CRRC:$crS, target:$block),
68 "bne $block">;
Misha Brukmanb2edb442004-06-28 18:23:35 +000069}
70
Misha Brukman5fa2b022004-06-29 23:37:36 +000071let isBranch = 1, isTerminator = 1, isCall = 1,
72 // All calls clobber the non-callee saved registers...
Misha Brukmanc661c302004-06-30 22:00:45 +000073 Defs = [R0,R2,R3,R4,R5,R6,R7,R8,R9,R10,R11,R12,
74 F0,F1,F2,F3,F4,F5,F6,F7,F8,F9,F10,F11,F12,F13,
75 LR,XER,CTR,
76 CR0,CR1,CR5,CR6,CR7] in {
77 // Convenient aliases for call instructions
Nate Begemanb7a8f2c2004-09-02 08:13:00 +000078 def CALLpcrel : IForm<18, 0, 1, 0, 0, (ops target:$func), "bl $func">;
79 def CALLindirect : XLForm_2_ext<19, 528, 20, 31, 1, 0, 0, (ops), "bctrl">;
Misha Brukman5fa2b022004-06-29 23:37:36 +000080}
81
Nate Begeman07aada82004-08-30 02:28:06 +000082// D-Form instructions. Most instructions that perform an operation on a
83// register and an immediate are of this type.
84//
Nate Begemaned428532004-09-04 05:00:00 +000085def LBZ : DForm_1<35, 0, 0, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
86 "lbz $rD, $disp($rA)">;
87def LHA : DForm_1<42, 0, 0, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
88 "lha $rD, $disp($rA)">;
89def LHZ : DForm_1<40, 0, 0, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
90 "lhz $rD, $disp($rA)">;
91def LMW : DForm_1<46, 0, 0, (ops GPRC:$rD, s16imm:$disp, GPRC:$rA),
92 "lmw $rD, $disp($rA)">;
93def LWZ : DForm_1<32, 0, 0, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
94 "lwz $rD, $disp($rA)">;
95def ADDI : DForm_2<14, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
96 "addi $rD, $rA, $imm">;
97def ADDIC : DForm_2<12, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
98 "addic $rD, $rA, $imm">;
99def ADDICo : DForm_2<13, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
100 "addic. $rD, $rA, $imm">;
101def ADDIS : DForm_2<15, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
102 "addis $rD, $rA, $imm">;
103def LA : DForm_2<14, 0, 0, (ops GPRC:$rD, symbolLo:$sym, GPRC:$rA),
104 "la $rD, $sym($rA)">;
105def LOADHiAddr : DForm_2<15, 0, 0, (ops GPRC:$rD, GPRC:$rA, symbolHi:$sym),
106 "addis $rD, $rA, $sym">;
107def MULLI : DForm_2< 7, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
108 "mulli $rD, $rA, $imm">;
109def SUBFIC : DForm_2< 8, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
110 "subfic $rD, $rA, $imm">;
111def SUBI : DForm_2<14, 0, 0, (ops GPRC:$rD, GPRC:$rA, s16imm:$imm),
112 "subi $rD, $rA, $imm">;
113def LI : DForm_2_r0<14, 0, 0, (ops GPRC:$rD, s16imm:$imm),
114 "li $rD, $imm">;
115def LIS : DForm_2_r0<15, 0, 0, (ops GPRC:$rD, s16imm:$imm),
116 "lis $rD, $imm">;
117def STMW : DForm_3<47, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
118 "stmw $rS, $disp($rA)">;
119def STB : DForm_3<38, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
120 "stb $rS, $disp($rA)">;
121def STBU : DForm_3<39, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
122 "stbu $rS, $disp($rA)">;
123def STH : DForm_3<44, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
124 "sth $rS, $disp($rA)">;
125def STHU : DForm_3<45, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
126 "sthu $rS, $disp($rA)">;
127def STW : DForm_3<36, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
128 "stw $rS, $disp($rA)">;
129def STWU : DForm_3<37, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
130 "stwu $rS, $disp($rA)">;
Nate Begeman6b3dc552004-08-29 22:45:13 +0000131def ANDIo : DForm_4<28, 0, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000132 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
133 "andi. $dst, $src1, $src2">;
134def ORI : DForm_4<24, 0, 0,
135 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
136 "ori $dst, $src1, $src2">;
137def ORIS : DForm_4<25, 0, 0,
138 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
139 "oris $dst, $src1, $src2">;
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000140def XORI : DForm_4<26, 0, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000141 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
142 "xori $dst, $src1, $src2">;
Chris Lattner97b2a2e2004-08-15 05:20:16 +0000143def XORIS : DForm_4<27, 0, 0,
Nate Begeman07aada82004-08-30 02:28:06 +0000144 (ops GPRC:$dst, GPRC:$src1, u16imm:$src2),
145 "xoris $dst, $src1, $src2">;
Nate Begemaned428532004-09-04 05:00:00 +0000146def NOP : DForm_4_zero<24, 0, 0, (ops), "nop">;
147def CMPI : DForm_5<11, 0, 0, (ops CRRC:$crD, i1imm:$L, GPRC:$rA, s16imm:$imm),
148 "cmpi $crD, $L, $rA, $imm">;
149def CMPWI : DForm_5_ext<11, 0, 0, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
150 "cmpwi $crD, $rA, $imm">;
151def CMPDI : DForm_5_ext<11, 1, 0, (ops CRRC:$crD, GPRC:$rA, s16imm:$imm),
152 "cmpdi $crD, $rA, $imm">;
Nate Begeman07aada82004-08-30 02:28:06 +0000153def CMPLI : DForm_6<10, 0, 0,
Nate Begemaned428532004-09-04 05:00:00 +0000154 (ops CRRC:$dst, i1imm:$size, GPRC:$src1, u16imm:$src2),
155 "cmpli $dst, $size, $src1, $src2">;
Nate Begeman6b3dc552004-08-29 22:45:13 +0000156def CMPLWI : DForm_6_ext<10, 0, 0,
157 (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
158 "cmplwi $dst, $src1, $src2">;
159def CMPLDI : DForm_6_ext<10, 1, 0,
160 (ops CRRC:$dst, GPRC:$src1, u16imm:$src2),
161 "cmpldi $dst, $src1, $src2">;
Nate Begemaned428532004-09-04 05:00:00 +0000162def LFS : DForm_8<48, 0, 0, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
163 "lfs $rD, $disp($rA)">;
164def LFD : DForm_8<50, 0, 0, (ops GPRC:$rD, symbolLo:$disp, GPRC:$rA),
165 "lfd $rD, $disp($rA)">;
166def STFS : DForm_9<52, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
167 "stfs $rS, $disp($rA)">;
168def STFD : DForm_9<54, 0, 0, (ops GPRC:$rS, s16imm:$disp, GPRC:$rA),
169 "stfd $rS, $disp($rA)">;
170
171
172// DS-Form instructions. Load/Store instructions available in PPC-64
173//
174def LWA : DSForm_1<58, 2, 1, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
175 "lwa $rT, $DS($rA)">;
176def LD : DSForm_2<58, 0, 1, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
177 "ld $rT, $DS($rA)">;
178def STD : DSForm_2<62, 0, 1, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
179 "std $rT, $DS($rA)">;
180def STDU : DSForm_2<62, 1, 1, 0, (ops GPRC:$rT, s16imm:$DS, GPRC:$rA),
181 "stdu $rT, $DS($rA)">;
Nate Begemanc3306122004-08-21 05:56:39 +0000182
Nate Begeman07aada82004-08-30 02:28:06 +0000183// X-Form instructions. Most instructions that perform an operation on a
184// register and another register are of this type.
185//
Nate Begemanc3306122004-08-21 05:56:39 +0000186def LBZX : XForm_1<31, 87, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
187 "lbzx $dst, $base, $index">;
188def LHAX : XForm_1<31, 343, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
189 "lhax $dst, $base, $index">;
190def LHZX : XForm_1<31, 279, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
191 "lhzx $dst, $base, $index">;
192def LWAX : XForm_1<31, 341, 1, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
193 "lwax $dst, $base, $index">;
194def LWZX : XForm_1<31, 23, 0, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
195 "lwzx $dst, $base, $index">;
196def LDX : XForm_1<31, 21, 1, 0, (ops GPRC:$dst, GPRC:$base, GPRC:$index),
197 "ldx $dst, $base, $index">;
198def MFCR : XForm_5<31, 19, 0, 0, (ops GPRC:$dst), "mfcr $dst">;
199def AND : XForm_6<31, 28, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
200 "and $rA, $rS, $rB">;
201def ANDC : XForm_6<31, 60, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
202 "andc $rA, $rS, $rB">;
203def EQV : XForm_6<31, 284, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
204 "eqv $rA, $rS, $rB">;
205def NAND : XForm_6<31, 476, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
206 "nand $rA, $rS, $rB">;
207def NOR : XForm_6<31, 124, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
208 "nor $rA, $rS, $rB">;
209def OR : XForm_6<31, 444, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
210 "or $rA, $rS, $rB">;
211def ORo : XForm_6<31, 444, 1, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
212 "or. $rA, $rS, $rB">;
213def ORC : XForm_6<31, 412, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
214 "orc $rA, $rS, $rB">;
215def SLD : XForm_6<31, 27, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
216 "sld $rA, $rS, $rB">;
217def SLW : XForm_6<31, 24, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
218 "slw $rA, $rS, $rB">;
219def SRD : XForm_6<31, 539, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
220 "srd $rA, $rS, $rB">;
221def SRW : XForm_6<31, 536, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
222 "srw $rA, $rS, $rB">;
223def SRAD : XForm_6<31, 794, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
224 "srad $rA, $rS, $rB">;
225def SRAW : XForm_6<31, 792, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
226 "sraw $rA, $rS, $rB">;
227def XOR : XForm_6<31, 316, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, GPRC:$rB),
228 "xor $rA, $rS, $rB">;
229def STBX : XForm_8<31, 215, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
230 "stbx $rS, $rA, $rB">;
231def STHX : XForm_8<31, 407, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
232 "sthx $rS, $rA, $rB">;
233def STWX : XForm_8<31, 151, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
234 "stwx $rS, $rA, $rB">;
235def STWUX : XForm_8<31, 183, 0, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
236 "stwux $rS, $rA, $rB">;
237def STDX : XForm_8<31, 149, 1, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
238 "stdx $rS, $rA, $rB">;
239def STDUX : XForm_8<31, 181, 1, 0, (ops GPRC:$rS, GPRC:$rA, GPRC:$rB),
240 "stdux $rS, $rA, $rB">;
241def SRAWI : XForm_10<31, 824, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS, u5imm:$SH),
242 "srawi $rA, $rS, $SH">;
243def CNTLZW : XForm_11<31, 26, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS),
244 "cntlzw $rA, $rS">;
245def EXTSB : XForm_11<31, 954, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS),
246 "extsb $rA, $rS">;
247def EXTSH : XForm_11<31, 922, 0, 0, 0, (ops GPRC:$rA, GPRC:$rS),
248 "extsh $rA, $rS">;
Nate Begemand332fd52004-08-29 22:02:43 +0000249def EXTSW : XForm_11<31, 986, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS),
250 "extsw $rA, $rS">;
Nate Begemanb7a8f2c2004-09-02 08:13:00 +0000251def CMP : XForm_16<31, 0, 0, 0,
252 (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
253 "cmp $crD, $long, $rA, $rB">;
254def CMPL : XForm_16<31, 32, 0, 0,
255 (ops CRRC:$crD, i1imm:$long, GPRC:$rA, GPRC:$rB),
256 "cmpl $crD, $long, $rA, $rB">;
257def CMPW : XForm_16_ext<31, 0, 0, 0,
258 (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
259 "cmpw $crD, $rA, $rB">;
260def CMPD : XForm_16_ext<31, 0, 1, 0,
261 (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
262 "cmpd $crD, $rA, $rB">;
263def CMPLW : XForm_16_ext<31, 32, 0, 0,
264 (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
265 "cmplw $crD, $rA, $rB">;
266def CMPLD : XForm_16_ext<31, 32, 1, 0,
267 (ops CRRC:$crD, GPRC:$rA, GPRC:$rB),
268 "cmpld $crD, $rA, $rB">;
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000269def FCMPU : XForm_17<63, 0, 0, 0, (ops CRRC:$crD, FPRC:$fA, FPRC:$fB),
270 "fcmpu $crD, $fA, $fB">;
271def LFSX : XForm_25<31, 535, 0, 0, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
272 "lfsx $dst, $base, $index">;
273def LFDX : XForm_25<31, 599, 0, 0, (ops FPRC:$dst, GPRC:$base, GPRC:$index),
274 "lfdx $dst, $base, $index">;
Nate Begemand332fd52004-08-29 22:02:43 +0000275def FCFID : XForm_26<63, 846, 0, 1, 0, (ops FPRC:$frD, FPRC:$frB),
276 "fcfid $frD, $frB">;
277def FCTIDZ : XForm_26<63, 815, 0, 1, 0, (ops FPRC:$frD, FPRC:$frB),
278 "fctidz $frD, $frB">;
279def FCTIWZ : XForm_26<63, 15, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
280 "fctiwz $frD, $frB">;
Nate Begemanc3306122004-08-21 05:56:39 +0000281def FMR : XForm_26<63, 72, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
282 "fmr $frD, $frB">;
283def FNEG : XForm_26<63, 80, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
284 "fneg $frD, $frB">;
285def FRSP : XForm_26<63, 12, 0, 0, 0, (ops FPRC:$frD, FPRC:$frB),
286 "frsp $frD, $frB">;
Nate Begemanc3306122004-08-21 05:56:39 +0000287def STFSX : XForm_28<31, 663, 0, 0, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
288 "stfsx $frS, $rA, $rB">;
289def STFDX : XForm_28<31, 727, 0, 0, (ops FPRC:$frS, GPRC:$rA, GPRC:$rB),
290 "stfdx $frS, $rA, $rB">;
Nate Begeman6b3dc552004-08-29 22:45:13 +0000291
Nate Begeman07aada82004-08-30 02:28:06 +0000292// XL-Form instructions. condition register logical ops.
293//
Nate Begemanc3306122004-08-21 05:56:39 +0000294def CRAND : XLForm_1<19, 257, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
295 "crand $D, $A, $B">;
296def CRANDC : XLForm_1<19, 129, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
297 "crandc $D, $A, $B">;
298def CRNOR : XLForm_1<19, 33, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
299 "crnor $D, $A, $B">;
300def CROR : XLForm_1<19, 449, 0, 0, (ops u5imm:$D, u5imm:$A, u5imm:$B),
301 "cror $D, $A, $B">;
Nate Begeman07aada82004-08-30 02:28:06 +0000302
303// XFX-Form instructions. Instructions that deal with SPRs
304//
305def MFCTR : XFXForm_1_ext<31, 399, 9, 0, 0, (ops GPRC:$rT), "mfctr $rT">;
306def MFLR : XFXForm_1_ext<31, 399, 8, 0, 0, (ops GPRC:$rT), "mflr $rT">;
307def MTCTR : XFXForm_7_ext<31, 467, 9, 0, 0, (ops GPRC:$rS), "mtctr $rS">;
308def MTLR : XFXForm_7_ext<31, 467, 8, 0, 0, (ops GPRC:$rS), "mtlr $rS">;
309
310
311// XS-Form instructions. Just 'sradi'
312//
313def SRADI : XSForm_1<31, 413, 0, 1, 0, (ops GPRC:$rA, GPRC:$rS, u6imm:$SH),
314 "sradi $rA, $rS, $SH">;
315
316// XO-Form instructions. Arithmetic instructions that can set overflow bit
317//
318def ADD : XOForm_1<31, 266, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
319 "add $rT, $rA, $rB">;
320def ADDC : XOForm_1<31, 10, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
321 "addc $rT, $rA, $rB">;
322def ADDE : XOForm_1<31, 138, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
323 "adde $rT, $rA, $rB">;
Nate Begeman20136a22004-09-06 18:46:59 +0000324def DIVD : XOForm_1<31, 489, 0, 0, 1, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
325 "divd $rT, $rA, $rB">;
326def DIVDU : XOForm_1<31, 457, 0, 0, 1, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
327 "divdu $rT, $rA, $rB">;
Nate Begeman07aada82004-08-30 02:28:06 +0000328def DIVW : XOForm_1<31, 491, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
329 "divw $rT, $rA, $rB">;
330def DIVWU : XOForm_1<31, 459, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
331 "divwu $rT, $rA, $rB">;
332def MULHWU : XOForm_1<31, 11, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
333 "mulhwu $rT, $rA, $rB">;
334def MULLD : XOForm_1<31, 233, 0, 0, 1, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
335 "mulld $rT, $rA, $rB">;
336def MULLW : XOForm_1<31, 235, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
337 "mullw $rT, $rA, $rB">;
338def SUBF : XOForm_1<31, 40, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
339 "subf $rT, $rA, $rB">;
340def SUBFC : XOForm_1<31, 8, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
341 "subfc $rT, $rA, $rB">;
342def SUBFE : XOForm_1<31, 136, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
343 "subfe $rT, $rA, $rB">;
344def SUB : XOForm_1r<31, 40, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
345 "sub $rT, $rA, $rB">;
346def SUBC : XOForm_1r<31, 8, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA, GPRC:$rB),
347 "subc $rT, $rA, $rB">;
348def ADDZE : XOForm_3<31, 202, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA),
349 "addze $rT, $rA">;
350def NEG : XOForm_3<31, 104, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA),
351 "neg $rT, $rA">;
352def SUBFZE : XOForm_3<31, 200, 0, 0, 0, 0, (ops GPRC:$rT, GPRC:$rA),
353 "subfze $rT, $rA">;
354
355// A-Form instructions. Most of the instructions executed in the FPU are of
356// this type.
357//
358def FMADD : AForm_1<63, 29, 0, 0, 0,
359 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
360 "fmadd $FRT, $FRA, $FRC, $FRB">;
361def FSEL : AForm_1<63, 23, 0, 0, 0,
362 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRC, FPRC:$FRB),
363 "fsel $FRT, $FRA, $FRC, $FRB">;
364def FADD : AForm_2<63, 21, 0, 0, 0,
365 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
366 "fadd $FRT, $FRA, $FRB">;
367def FADDS : AForm_2<59, 21, 0, 0, 0,
368 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
369 "fadds $FRT, $FRA, $FRB">;
370def FDIV : AForm_2<63, 18, 0, 0, 0,
371 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
372 "fdiv $FRT, $FRA, $FRB">;
373def FDIVS : AForm_2<59, 18, 0, 0, 0,
374 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
375 "fdivs $FRT, $FRA, $FRB">;
376def FMUL : AForm_3<63, 25, 0, 0, 0,
377 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
378 "fmul $FRT, $FRA, $FRB">;
379def FMULS : AForm_3<59, 25, 0, 0, 0,
380 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
381 "fmuls $FRT, $FRA, $FRB">;
382def FSUB : AForm_2<63, 20, 0, 0, 0,
383 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
384 "fsub $FRT, $FRA, $FRB">;
385def FSUBS : AForm_2<59, 20, 0, 0, 0,
386 (ops FPRC:$FRT, FPRC:$FRA, FPRC:$FRB),
387 "fsubs $FRT, $FRA, $FRB">;
388
Nate Begemancc8bd9c2004-08-31 02:28:08 +0000389// M-Form instructions. rotate and mask instructions.
390//
391def RLWIMI : MForm_2<20, 0, 0, 0,
392 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
393 "rlwimi $rA, $rS, $SH, $MB, $ME">;
394def RLWINM : MForm_2<21, 0, 0, 0,
395 (ops GPRC:$rA, GPRC:$rS, u5imm:$SH, u5imm:$MB, u5imm:$ME),
396 "rlwinm $rA, $rS, $SH, $MB, $ME">;
397
398
399// MD-Form instructions. 64 bit rotate instructions.
400//
401def RLDICL : MDForm_1<30, 0, 0, 1, 0,
402 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$MB),
403 "rldicl $rA, $rS, $SH, $MB">;
404def RLDICR : MDForm_1<30, 1, 0, 1, 0,
405 (ops GPRC:$rA, GPRC:$rS, u6imm:$SH, u6imm:$ME),
406 "rldicr $rA, $rS, $SH, $ME">;
407
408