blob: af202e2743cd0e1a332c55a9bc56de3c5e90390e [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file was developed by Chris Lattner and is distributed under
6// the University of Illinois Open Source License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000015#include "PPCMachineFunctionInfo.h"
Chris Lattnerdf4ed632006-11-17 22:10:59 +000016#include "PPCPredicates.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000017#include "PPCTargetMachine.h"
Chris Lattner59138102006-04-17 05:28:54 +000018#include "PPCPerfectShuffle.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000019#include "llvm/ADT/VectorExtras.h"
Evan Chengc4c62572006-03-13 23:20:37 +000020#include "llvm/Analysis/ScalarEvolutionExpressions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000024#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner7b738342005-09-13 19:33:40 +000025#include "llvm/CodeGen/SSARegMap.h"
Chris Lattner0b1e4e52005-08-26 17:36:52 +000026#include "llvm/Constants.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000027#include "llvm/Function.h"
Chris Lattner6d92cad2006-03-26 10:06:40 +000028#include "llvm/Intrinsics.h"
Nate Begeman750ac1b2006-02-01 07:19:44 +000029#include "llvm/Support/MathExtras.h"
Evan Chengd2ee2182006-02-18 00:08:58 +000030#include "llvm/Target/TargetOptions.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000031#include "llvm/Support/CommandLine.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000032using namespace llvm;
33
Chris Lattner4eab7142006-11-10 02:08:47 +000034static cl::opt<bool> EnablePPCPreinc("enable-ppc-preinc");
35
Chris Lattner331d1bc2006-11-02 01:44:04 +000036PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
37 : TargetLowering(TM), PPCSubTarget(*TM.getSubtargetImpl()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000038
39 // Fold away setcc operations if possible.
40 setSetCCIsExpensive();
Nate Begeman405e3ec2005-10-21 00:02:42 +000041 setPow2DivIsCheap();
Chris Lattner7c5a3d32005-08-16 17:14:42 +000042
Chris Lattnerd145a612005-09-27 22:18:25 +000043 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000044 setUseUnderscoreSetJmp(true);
45 setUseUnderscoreLongJmp(true);
Chris Lattnerd145a612005-09-27 22:18:25 +000046
Chris Lattner7c5a3d32005-08-16 17:14:42 +000047 // Set up the register classes.
Nate Begeman1d9d7422005-10-18 00:28:58 +000048 addRegisterClass(MVT::i32, PPC::GPRCRegisterClass);
49 addRegisterClass(MVT::f32, PPC::F4RCRegisterClass);
50 addRegisterClass(MVT::f64, PPC::F8RCRegisterClass);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000051
Evan Chengc5484282006-10-04 00:56:09 +000052 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
53 setLoadXAction(ISD::SEXTLOAD, MVT::i1, Expand);
54 setLoadXAction(ISD::SEXTLOAD, MVT::i8, Expand);
55
Evan Cheng8b2794a2006-10-13 21:14:26 +000056 // PowerPC does not have truncstore for i1.
57 setStoreXAction(MVT::i1, Promote);
58
Chris Lattner94e509c2006-11-10 23:58:45 +000059 // PowerPC has pre-inc load and store's.
60 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
61 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
62 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000063 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
64 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
Chris Lattner94e509c2006-11-10 23:58:45 +000065 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
66 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
67 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000068 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
69 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
70
Chris Lattnera54aa942006-01-29 06:26:08 +000071 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
72 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
73
Chris Lattner7c5a3d32005-08-16 17:14:42 +000074 // PowerPC has no intrinsics for these particular operations
75 setOperationAction(ISD::MEMMOVE, MVT::Other, Expand);
76 setOperationAction(ISD::MEMSET, MVT::Other, Expand);
77 setOperationAction(ISD::MEMCPY, MVT::Other, Expand);
78
Chris Lattner7c5a3d32005-08-16 17:14:42 +000079 // PowerPC has no SREM/UREM instructions
80 setOperationAction(ISD::SREM, MVT::i32, Expand);
81 setOperationAction(ISD::UREM, MVT::i32, Expand);
Chris Lattner563ecfb2006-06-27 18:18:41 +000082 setOperationAction(ISD::SREM, MVT::i64, Expand);
83 setOperationAction(ISD::UREM, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000084
85 // We don't support sin/cos/sqrt/fmod
86 setOperationAction(ISD::FSIN , MVT::f64, Expand);
87 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000088 setOperationAction(ISD::FREM , MVT::f64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000089 setOperationAction(ISD::FSIN , MVT::f32, Expand);
90 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattner615c2d02005-09-28 22:29:58 +000091 setOperationAction(ISD::FREM , MVT::f32, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +000092
93 // If we're enabling GP optimizations, use hardware square root
Chris Lattner1e9de3e2005-09-02 18:33:05 +000094 if (!TM.getSubtarget<PPCSubtarget>().hasFSQRT()) {
Chris Lattner7c5a3d32005-08-16 17:14:42 +000095 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
96 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
97 }
98
Chris Lattner9601a862006-03-05 05:08:37 +000099 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
100 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
101
Nate Begemand88fc032006-01-14 03:14:10 +0000102 // PowerPC does not have BSWAP, CTPOP or CTTZ
103 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000104 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
105 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000106 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
107 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
108 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000109
Nate Begeman35ef9132006-01-11 21:21:00 +0000110 // PowerPC does not have ROTR
111 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
112
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000113 // PowerPC does not have Select
114 setOperationAction(ISD::SELECT, MVT::i32, Expand);
Chris Lattnerf89437d2006-06-27 20:14:52 +0000115 setOperationAction(ISD::SELECT, MVT::i64, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000116 setOperationAction(ISD::SELECT, MVT::f32, Expand);
117 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Chris Lattnere4bc9ea2005-08-26 00:52:45 +0000118
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000119 // PowerPC wants to turn select_cc of FP into fsel when possible.
120 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
121 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000122
Nate Begeman750ac1b2006-02-01 07:19:44 +0000123 // PowerPC wants to optimize integer setcc a bit
Nate Begeman44775902006-01-31 08:17:29 +0000124 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Chris Lattnereb9b62e2005-08-31 19:09:57 +0000125
Nate Begeman81e80972006-03-17 01:40:33 +0000126 // PowerPC does not have BRCOND which requires SetCC
127 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000128
129 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000130
Chris Lattnerf7605322005-08-31 21:09:52 +0000131 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
132 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000133
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000134 // PowerPC does not have [U|S]INT_TO_FP
135 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
136 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
137
Chris Lattner53e88452005-12-23 05:13:35 +0000138 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Expand);
139 setOperationAction(ISD::BIT_CONVERT, MVT::i32, Expand);
Chris Lattner5f9faea2006-06-27 18:40:08 +0000140 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Expand);
141 setOperationAction(ISD::BIT_CONVERT, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000142
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000143 // We cannot sextinreg(i1). Expand to shifts.
144 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
145
146
Jim Laskeyabf6d172006-01-05 01:25:28 +0000147 // Support label based line numbers.
Chris Lattnerf73bae12005-11-29 06:16:21 +0000148 setOperationAction(ISD::LOCATION, MVT::Other, Expand);
Jim Laskeye0bce712006-01-05 01:47:43 +0000149 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Jim Laskeyabf6d172006-01-05 01:25:28 +0000150 // FIXME - use subtarget debug flags
Jim Laskeye0bce712006-01-05 01:47:43 +0000151 if (!TM.getSubtarget<PPCSubtarget>().isDarwin())
Jim Laskeyabf6d172006-01-05 01:25:28 +0000152 setOperationAction(ISD::DEBUG_LABEL, MVT::Other, Expand);
Chris Lattnere6ec9f22005-09-10 00:21:06 +0000153
Nate Begeman28a6b022005-12-10 02:36:00 +0000154 // We want to legalize GlobalAddress and ConstantPool nodes into the
155 // appropriate instructions to materialize the address.
Chris Lattner3eef4e32005-11-17 18:26:56 +0000156 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
Nate Begeman28a6b022005-12-10 02:36:00 +0000157 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
Nate Begeman37efe672006-04-22 18:53:45 +0000158 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000159 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
160 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
161 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
162
Nate Begemanee625572006-01-27 21:09:22 +0000163 // RET must be custom lowered, to meet ABI requirements
164 setOperationAction(ISD::RET , MVT::Other, Custom);
165
Nate Begemanacc398c2006-01-25 18:21:52 +0000166 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
167 setOperationAction(ISD::VASTART , MVT::Other, Custom);
168
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000169 // Use the default implementation.
Nate Begemanacc398c2006-01-25 18:21:52 +0000170 setOperationAction(ISD::VAARG , MVT::Other, Expand);
171 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
172 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000173 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
Jim Laskeyefc7e522006-12-04 22:04:42 +0000174 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
Jim Laskey2f616bf2006-11-16 22:43:37 +0000175 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
176 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000177
Chris Lattner6d92cad2006-03-26 10:06:40 +0000178 // We want to custom lower some of our intrinsics.
Chris Lattner48b61a72006-03-28 00:40:33 +0000179 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Chris Lattner6d92cad2006-03-26 10:06:40 +0000180
Chris Lattnera7a58542006-06-16 17:34:12 +0000181 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000182 // They also have instructions for converting between i64 and fp.
Nate Begemanc09eeec2005-09-06 22:03:27 +0000183 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
184 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
Chris Lattner85c671b2006-12-07 01:24:16 +0000185 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
186
Chris Lattner7fbcef72006-03-24 07:53:47 +0000187 // FIXME: disable this lowered code. This generates 64-bit register values,
188 // and we don't model the fact that the top part is clobbered by calls. We
189 // need to flag these together so that the value isn't live across a call.
190 //setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
191
Nate Begemanae749a92005-10-25 23:48:36 +0000192 // To take advantage of the above i64 FP_TO_SINT, promote i32 FP_TO_UINT
193 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Promote);
194 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000195 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Nate Begemanae749a92005-10-25 23:48:36 +0000196 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000197 }
198
Chris Lattnera7a58542006-06-16 17:34:12 +0000199 if (TM.getSubtarget<PPCSubtarget>().use64BitRegs()) {
Nate Begeman9d2b8172005-10-18 00:56:42 +0000200 // 64 bit PowerPC implementations can support i64 types directly
201 addRegisterClass(MVT::i64, PPC::G8RCRegisterClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000202 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
203 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000204 } else {
205 // 32 bit PowerPC wants to expand i64 shifts itself.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +0000206 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
207 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
208 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000209 }
Evan Chengd30bf012006-03-01 01:11:20 +0000210
Nate Begeman425a9692005-11-29 08:17:20 +0000211 if (TM.getSubtarget<PPCSubtarget>().hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000212 // First set operation action for all vector types to expand. Then we
213 // will selectively turn on ones that can be effectively codegen'd.
214 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
215 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000216 // add/sub are legal for all supported vector VT's.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000217 setOperationAction(ISD::ADD , (MVT::ValueType)VT, Legal);
218 setOperationAction(ISD::SUB , (MVT::ValueType)VT, Legal);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000219
Chris Lattner7ff7e672006-04-04 17:25:31 +0000220 // We promote all shuffles to v16i8.
221 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, Promote);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000222 AddPromotedToType (ISD::VECTOR_SHUFFLE, (MVT::ValueType)VT, MVT::v16i8);
223
224 // We promote all non-typed operations to v4i32.
225 setOperationAction(ISD::AND , (MVT::ValueType)VT, Promote);
226 AddPromotedToType (ISD::AND , (MVT::ValueType)VT, MVT::v4i32);
227 setOperationAction(ISD::OR , (MVT::ValueType)VT, Promote);
228 AddPromotedToType (ISD::OR , (MVT::ValueType)VT, MVT::v4i32);
229 setOperationAction(ISD::XOR , (MVT::ValueType)VT, Promote);
230 AddPromotedToType (ISD::XOR , (MVT::ValueType)VT, MVT::v4i32);
231 setOperationAction(ISD::LOAD , (MVT::ValueType)VT, Promote);
232 AddPromotedToType (ISD::LOAD , (MVT::ValueType)VT, MVT::v4i32);
233 setOperationAction(ISD::SELECT, (MVT::ValueType)VT, Promote);
234 AddPromotedToType (ISD::SELECT, (MVT::ValueType)VT, MVT::v4i32);
235 setOperationAction(ISD::STORE, (MVT::ValueType)VT, Promote);
236 AddPromotedToType (ISD::STORE, (MVT::ValueType)VT, MVT::v4i32);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000237
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000238 // No other operations are legal.
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000239 setOperationAction(ISD::MUL , (MVT::ValueType)VT, Expand);
240 setOperationAction(ISD::SDIV, (MVT::ValueType)VT, Expand);
241 setOperationAction(ISD::SREM, (MVT::ValueType)VT, Expand);
242 setOperationAction(ISD::UDIV, (MVT::ValueType)VT, Expand);
243 setOperationAction(ISD::UREM, (MVT::ValueType)VT, Expand);
Chris Lattner2ef5e892006-05-24 00:15:25 +0000244 setOperationAction(ISD::FDIV, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000245 setOperationAction(ISD::EXTRACT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
246 setOperationAction(ISD::INSERT_VECTOR_ELT, (MVT::ValueType)VT, Expand);
247 setOperationAction(ISD::BUILD_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattner01cae072006-04-03 23:55:43 +0000248
249 setOperationAction(ISD::SCALAR_TO_VECTOR, (MVT::ValueType)VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000250 }
251
Chris Lattner7ff7e672006-04-04 17:25:31 +0000252 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
253 // with merges, splats, etc.
254 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
255
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000256 setOperationAction(ISD::AND , MVT::v4i32, Legal);
257 setOperationAction(ISD::OR , MVT::v4i32, Legal);
258 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
259 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
260 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
261 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
262
Nate Begeman425a9692005-11-29 08:17:20 +0000263 addRegisterClass(MVT::v4f32, PPC::VRRCRegisterClass);
Nate Begeman7fd1edd2005-12-19 23:25:09 +0000264 addRegisterClass(MVT::v4i32, PPC::VRRCRegisterClass);
Chris Lattner8d052bc2006-03-25 07:39:07 +0000265 addRegisterClass(MVT::v8i16, PPC::VRRCRegisterClass);
266 addRegisterClass(MVT::v16i8, PPC::VRRCRegisterClass);
Chris Lattnerec4a0c72006-01-29 06:32:58 +0000267
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000268 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Chris Lattnere7c768e2006-04-18 03:24:30 +0000269 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
Chris Lattner72dd9bd2006-04-18 03:43:48 +0000270 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
Chris Lattner19a81522006-04-18 03:57:35 +0000271 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000272
Chris Lattnerb2177b92006-03-19 06:55:52 +0000273 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
274 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000275
Chris Lattner541f91b2006-04-02 00:43:36 +0000276 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
277 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
Chris Lattner64b3a082006-03-24 07:48:08 +0000278 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
279 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Nate Begeman425a9692005-11-29 08:17:20 +0000280 }
281
Chris Lattnerc08f9022006-06-27 00:04:13 +0000282 setSetCCResultType(MVT::i32);
Chris Lattner7b0c58c2006-06-27 17:34:57 +0000283 setShiftAmountType(MVT::i32);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000284 setSetCCResultContents(ZeroOrOneSetCCResult);
Chris Lattner10da9572006-10-18 01:20:43 +0000285
286 if (TM.getSubtarget<PPCSubtarget>().isPPC64())
287 setStackPointerRegisterToSaveRestore(PPC::X1);
288 else
289 setStackPointerRegisterToSaveRestore(PPC::R1);
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000290
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000291 // We have target-specific dag combine patterns for the following nodes:
292 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000293 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000294 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000295 setTargetDAGCombine(ISD::BSWAP);
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000296
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000297 computeRegisterProperties();
298}
299
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000300const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
301 switch (Opcode) {
302 default: return 0;
303 case PPCISD::FSEL: return "PPCISD::FSEL";
304 case PPCISD::FCFID: return "PPCISD::FCFID";
305 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
306 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Chris Lattner51269842006-03-01 05:50:56 +0000307 case PPCISD::STFIWX: return "PPCISD::STFIWX";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000308 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
309 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000310 case PPCISD::VPERM: return "PPCISD::VPERM";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000311 case PPCISD::Hi: return "PPCISD::Hi";
312 case PPCISD::Lo: return "PPCISD::Lo";
Jim Laskey2060a822006-12-11 18:45:56 +0000313 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000314 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
315 case PPCISD::SRL: return "PPCISD::SRL";
316 case PPCISD::SRA: return "PPCISD::SRA";
317 case PPCISD::SHL: return "PPCISD::SHL";
Chris Lattnerecfe55e2006-03-22 05:30:33 +0000318 case PPCISD::EXTSW_32: return "PPCISD::EXTSW_32";
319 case PPCISD::STD_32: return "PPCISD::STD_32";
Chris Lattnere00ebf02006-01-28 07:33:03 +0000320 case PPCISD::CALL: return "PPCISD::CALL";
Chris Lattnerc703a8f2006-05-17 19:00:46 +0000321 case PPCISD::MTCTR: return "PPCISD::MTCTR";
322 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000323 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000324 case PPCISD::MFCR: return "PPCISD::MFCR";
Chris Lattnera17b1552006-03-31 05:13:27 +0000325 case PPCISD::VCMP: return "PPCISD::VCMP";
Chris Lattner6d92cad2006-03-26 10:06:40 +0000326 case PPCISD::VCMPo: return "PPCISD::VCMPo";
Chris Lattnerd9989382006-07-10 20:56:58 +0000327 case PPCISD::LBRX: return "PPCISD::LBRX";
328 case PPCISD::STBRX: return "PPCISD::STBRX";
Chris Lattnerf70f8d92006-04-18 18:05:58 +0000329 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000330 }
331}
332
Chris Lattner1a635d62006-04-14 06:01:58 +0000333//===----------------------------------------------------------------------===//
334// Node matching predicates, for use by the tblgen matching code.
335//===----------------------------------------------------------------------===//
336
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000337/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
338static bool isFloatingPointZero(SDOperand Op) {
339 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
340 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
Evan Cheng466685d2006-10-09 20:57:25 +0000341 else if (ISD::isEXTLoad(Op.Val) || ISD::isNON_EXTLoad(Op.Val)) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000342 // Maybe this has already been legalized into the constant pool?
343 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Evan Chengc356a572006-09-12 21:04:05 +0000344 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000345 return CFP->isExactlyValue(-0.0) || CFP->isExactlyValue(0.0);
346 }
347 return false;
348}
349
Chris Lattnerddb739e2006-04-06 17:23:16 +0000350/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
351/// true if Op is undef or if it matches the specified value.
352static bool isConstantOrUndef(SDOperand Op, unsigned Val) {
353 return Op.getOpcode() == ISD::UNDEF ||
354 cast<ConstantSDNode>(Op)->getValue() == Val;
355}
356
357/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
358/// VPKUHUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000359bool PPC::isVPKUHUMShuffleMask(SDNode *N, bool isUnary) {
360 if (!isUnary) {
361 for (unsigned i = 0; i != 16; ++i)
362 if (!isConstantOrUndef(N->getOperand(i), i*2+1))
363 return false;
364 } else {
365 for (unsigned i = 0; i != 8; ++i)
366 if (!isConstantOrUndef(N->getOperand(i), i*2+1) ||
367 !isConstantOrUndef(N->getOperand(i+8), i*2+1))
368 return false;
369 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000370 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000371}
372
373/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
374/// VPKUWUM instruction.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000375bool PPC::isVPKUWUMShuffleMask(SDNode *N, bool isUnary) {
376 if (!isUnary) {
377 for (unsigned i = 0; i != 16; i += 2)
378 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
379 !isConstantOrUndef(N->getOperand(i+1), i*2+3))
380 return false;
381 } else {
382 for (unsigned i = 0; i != 8; i += 2)
383 if (!isConstantOrUndef(N->getOperand(i ), i*2+2) ||
384 !isConstantOrUndef(N->getOperand(i+1), i*2+3) ||
385 !isConstantOrUndef(N->getOperand(i+8), i*2+2) ||
386 !isConstantOrUndef(N->getOperand(i+9), i*2+3))
387 return false;
388 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000389 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000390}
391
Chris Lattnercaad1632006-04-06 22:02:42 +0000392/// isVMerge - Common function, used to match vmrg* shuffles.
393///
394static bool isVMerge(SDNode *N, unsigned UnitSize,
395 unsigned LHSStart, unsigned RHSStart) {
Chris Lattner116cc482006-04-06 21:11:54 +0000396 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
397 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
398 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
399 "Unsupported merge size!");
400
401 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
402 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
403 if (!isConstantOrUndef(N->getOperand(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000404 LHSStart+j+i*UnitSize) ||
Chris Lattner116cc482006-04-06 21:11:54 +0000405 !isConstantOrUndef(N->getOperand(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000406 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000407 return false;
408 }
Chris Lattnercaad1632006-04-06 22:02:42 +0000409 return true;
410}
411
412/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
413/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
414bool PPC::isVMRGLShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
415 if (!isUnary)
416 return isVMerge(N, UnitSize, 8, 24);
417 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000418}
419
420/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
421/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Chris Lattnercaad1632006-04-06 22:02:42 +0000422bool PPC::isVMRGHShuffleMask(SDNode *N, unsigned UnitSize, bool isUnary) {
423 if (!isUnary)
424 return isVMerge(N, UnitSize, 0, 16);
425 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000426}
427
428
Chris Lattnerd0608e12006-04-06 18:26:28 +0000429/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
430/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000431int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Chris Lattner116cc482006-04-06 21:11:54 +0000432 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
433 N->getNumOperands() == 16 && "PPC only supports shuffles by bytes!");
Chris Lattnerd0608e12006-04-06 18:26:28 +0000434 // Find the first non-undef value in the shuffle mask.
435 unsigned i;
436 for (i = 0; i != 16 && N->getOperand(i).getOpcode() == ISD::UNDEF; ++i)
437 /*search*/;
438
439 if (i == 16) return -1; // all undef.
440
441 // Otherwise, check to see if the rest of the elements are consequtively
442 // numbered from this value.
443 unsigned ShiftAmt = cast<ConstantSDNode>(N->getOperand(i))->getValue();
444 if (ShiftAmt < i) return -1;
445 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000446
Chris Lattnerf24380e2006-04-06 22:28:36 +0000447 if (!isUnary) {
448 // Check the rest of the elements to see if they are consequtive.
449 for (++i; i != 16; ++i)
450 if (!isConstantOrUndef(N->getOperand(i), ShiftAmt+i))
451 return -1;
452 } else {
453 // Check the rest of the elements to see if they are consequtive.
454 for (++i; i != 16; ++i)
455 if (!isConstantOrUndef(N->getOperand(i), (ShiftAmt+i) & 15))
456 return -1;
457 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000458
459 return ShiftAmt;
460}
Chris Lattneref819f82006-03-20 06:33:01 +0000461
462/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
463/// specifies a splat of a single element that is suitable for input to
464/// VSPLTB/VSPLTH/VSPLTW.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000465bool PPC::isSplatShuffleMask(SDNode *N, unsigned EltSize) {
466 assert(N->getOpcode() == ISD::BUILD_VECTOR &&
467 N->getNumOperands() == 16 &&
468 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Chris Lattnerdd4d2d02006-03-20 06:51:10 +0000469
Chris Lattner88a99ef2006-03-20 06:37:44 +0000470 // This is a splat operation if each element of the permute is the same, and
471 // if the value doesn't reference the second vector.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000472 unsigned ElementBase = 0;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000473 SDOperand Elt = N->getOperand(0);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000474 if (ConstantSDNode *EltV = dyn_cast<ConstantSDNode>(Elt))
475 ElementBase = EltV->getValue();
476 else
477 return false; // FIXME: Handle UNDEF elements too!
478
479 if (cast<ConstantSDNode>(Elt)->getValue() >= 16)
480 return false;
481
482 // Check that they are consequtive.
483 for (unsigned i = 1; i != EltSize; ++i) {
484 if (!isa<ConstantSDNode>(N->getOperand(i)) ||
485 cast<ConstantSDNode>(N->getOperand(i))->getValue() != i+ElementBase)
486 return false;
487 }
488
Chris Lattner88a99ef2006-03-20 06:37:44 +0000489 assert(isa<ConstantSDNode>(Elt) && "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000490 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Chris Lattnerb097aa92006-04-14 23:19:08 +0000491 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000492 assert(isa<ConstantSDNode>(N->getOperand(i)) &&
493 "Invalid VECTOR_SHUFFLE mask!");
Chris Lattner7ff7e672006-04-04 17:25:31 +0000494 for (unsigned j = 0; j != EltSize; ++j)
495 if (N->getOperand(i+j) != N->getOperand(j))
496 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000497 }
498
Chris Lattner7ff7e672006-04-04 17:25:31 +0000499 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000500}
501
502/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
503/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000504unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
505 assert(isSplatShuffleMask(N, EltSize));
506 return cast<ConstantSDNode>(N->getOperand(0))->getValue() / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000507}
508
Chris Lattnere87192a2006-04-12 17:37:20 +0000509/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000510/// by using a vspltis[bhw] instruction of the specified element size, return
511/// the constant being splatted. The ByteSize field indicates the number of
512/// bytes of each element [124] -> [bhw].
Chris Lattnere87192a2006-04-12 17:37:20 +0000513SDOperand PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000514 SDOperand OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000515
516 // If ByteSize of the splat is bigger than the element size of the
517 // build_vector, then we have a case where we are checking for a splat where
518 // multiple elements of the buildvector are folded together into a single
519 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
520 unsigned EltSize = 16/N->getNumOperands();
521 if (EltSize < ByteSize) {
522 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
523 SDOperand UniquedVals[4];
524 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
525
526 // See if all of the elements in the buildvector agree across.
527 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
528 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
529 // If the element isn't a constant, bail fully out.
530 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDOperand();
531
532
533 if (UniquedVals[i&(Multiple-1)].Val == 0)
534 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
535 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
536 return SDOperand(); // no match.
537 }
538
539 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
540 // either constant or undef values that are identical for each chunk. See
541 // if these chunks can form into a larger vspltis*.
542
543 // Check to see if all of the leading entries are either 0 or -1. If
544 // neither, then this won't fit into the immediate field.
545 bool LeadingZero = true;
546 bool LeadingOnes = true;
547 for (unsigned i = 0; i != Multiple-1; ++i) {
548 if (UniquedVals[i].Val == 0) continue; // Must have been undefs.
549
550 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
551 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
552 }
553 // Finally, check the least significant entry.
554 if (LeadingZero) {
555 if (UniquedVals[Multiple-1].Val == 0)
556 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
557 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getValue();
558 if (Val < 16)
559 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
560 }
561 if (LeadingOnes) {
562 if (UniquedVals[Multiple-1].Val == 0)
563 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
564 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSignExtended();
565 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
566 return DAG.getTargetConstant(Val, MVT::i32);
567 }
568
569 return SDOperand();
570 }
571
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000572 // Check to see if this buildvec has a single non-undef value in its elements.
573 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
574 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
575 if (OpVal.Val == 0)
576 OpVal = N->getOperand(i);
577 else if (OpVal != N->getOperand(i))
Chris Lattner140a58f2006-04-08 06:46:53 +0000578 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000579 }
580
Chris Lattner140a58f2006-04-08 06:46:53 +0000581 if (OpVal.Val == 0) return SDOperand(); // All UNDEF: use implicit def.
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000582
Nate Begeman98e70cc2006-03-28 04:15:58 +0000583 unsigned ValSizeInBytes = 0;
584 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000585 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
586 Value = CN->getValue();
587 ValSizeInBytes = MVT::getSizeInBits(CN->getValueType(0))/8;
588 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
589 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
590 Value = FloatToBits(CN->getValue());
591 ValSizeInBytes = 4;
592 }
593
594 // If the splat value is larger than the element value, then we can never do
595 // this splat. The only case that we could fit the replicated bits into our
596 // immediate field for would be zero, and we prefer to use vxor for it.
Chris Lattner140a58f2006-04-08 06:46:53 +0000597 if (ValSizeInBytes < ByteSize) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000598
599 // If the element value is larger than the splat value, cut it in half and
600 // check to see if the two halves are equal. Continue doing this until we
601 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
602 while (ValSizeInBytes > ByteSize) {
603 ValSizeInBytes >>= 1;
604
605 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000606 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
607 (Value & ((1 << (8*ValSizeInBytes))-1)))
Chris Lattner140a58f2006-04-08 06:46:53 +0000608 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000609 }
610
611 // Properly sign extend the value.
612 int ShAmt = (4-ByteSize)*8;
613 int MaskVal = ((int)Value << ShAmt) >> ShAmt;
614
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000615 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Chris Lattner140a58f2006-04-08 06:46:53 +0000616 if (MaskVal == 0) return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000617
Chris Lattner140a58f2006-04-08 06:46:53 +0000618 // Finally, if this value fits in a 5 bit sext field, return it
619 if (((MaskVal << (32-5)) >> (32-5)) == MaskVal)
620 return DAG.getTargetConstant(MaskVal, MVT::i32);
621 return SDOperand();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000622}
623
Chris Lattner1a635d62006-04-14 06:01:58 +0000624//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000625// Addressing Mode Selection
626//===----------------------------------------------------------------------===//
627
628/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
629/// or 64-bit immediate, and if the value can be accurately represented as a
630/// sign extension from a 16-bit value. If so, this returns true and the
631/// immediate.
632static bool isIntS16Immediate(SDNode *N, short &Imm) {
633 if (N->getOpcode() != ISD::Constant)
634 return false;
635
636 Imm = (short)cast<ConstantSDNode>(N)->getValue();
637 if (N->getValueType(0) == MVT::i32)
638 return Imm == (int32_t)cast<ConstantSDNode>(N)->getValue();
639 else
640 return Imm == (int64_t)cast<ConstantSDNode>(N)->getValue();
641}
642static bool isIntS16Immediate(SDOperand Op, short &Imm) {
643 return isIntS16Immediate(Op.Val, Imm);
644}
645
646
647/// SelectAddressRegReg - Given the specified addressed, check to see if it
648/// can be represented as an indexed [r+r] operation. Returns false if it
649/// can be more efficiently represented with [r+imm].
650bool PPCTargetLowering::SelectAddressRegReg(SDOperand N, SDOperand &Base,
651 SDOperand &Index,
652 SelectionDAG &DAG) {
653 short imm = 0;
654 if (N.getOpcode() == ISD::ADD) {
655 if (isIntS16Immediate(N.getOperand(1), imm))
656 return false; // r+i
657 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
658 return false; // r+i
659
660 Base = N.getOperand(0);
661 Index = N.getOperand(1);
662 return true;
663 } else if (N.getOpcode() == ISD::OR) {
664 if (isIntS16Immediate(N.getOperand(1), imm))
665 return false; // r+i can fold it if we can.
666
667 // If this is an or of disjoint bitfields, we can codegen this as an add
668 // (for better address arithmetic) if the LHS and RHS of the OR are provably
669 // disjoint.
670 uint64_t LHSKnownZero, LHSKnownOne;
671 uint64_t RHSKnownZero, RHSKnownOne;
672 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
673
674 if (LHSKnownZero) {
675 ComputeMaskedBits(N.getOperand(1), ~0U, RHSKnownZero, RHSKnownOne);
676 // If all of the bits are known zero on the LHS or RHS, the add won't
677 // carry.
678 if ((LHSKnownZero | RHSKnownZero) == ~0U) {
679 Base = N.getOperand(0);
680 Index = N.getOperand(1);
681 return true;
682 }
683 }
684 }
685
686 return false;
687}
688
689/// Returns true if the address N can be represented by a base register plus
690/// a signed 16-bit displacement [r+imm], and if it is not better
691/// represented as reg+reg.
692bool PPCTargetLowering::SelectAddressRegImm(SDOperand N, SDOperand &Disp,
693 SDOperand &Base, SelectionDAG &DAG){
694 // If this can be more profitably realized as r+r, fail.
695 if (SelectAddressRegReg(N, Disp, Base, DAG))
696 return false;
697
698 if (N.getOpcode() == ISD::ADD) {
699 short imm = 0;
700 if (isIntS16Immediate(N.getOperand(1), imm)) {
701 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
702 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
703 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
704 } else {
705 Base = N.getOperand(0);
706 }
707 return true; // [r+i]
708 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
709 // Match LOAD (ADD (X, Lo(G))).
710 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
711 && "Cannot handle constant offsets yet!");
712 Disp = N.getOperand(1).getOperand(0); // The global address.
713 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
714 Disp.getOpcode() == ISD::TargetConstantPool ||
715 Disp.getOpcode() == ISD::TargetJumpTable);
716 Base = N.getOperand(0);
717 return true; // [&g+r]
718 }
719 } else if (N.getOpcode() == ISD::OR) {
720 short imm = 0;
721 if (isIntS16Immediate(N.getOperand(1), imm)) {
722 // If this is an or of disjoint bitfields, we can codegen this as an add
723 // (for better address arithmetic) if the LHS and RHS of the OR are
724 // provably disjoint.
725 uint64_t LHSKnownZero, LHSKnownOne;
726 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
727 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
728 // If all of the bits are known zero on the LHS or RHS, the add won't
729 // carry.
730 Base = N.getOperand(0);
731 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
732 return true;
733 }
734 }
735 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
736 // Loading from a constant address.
737
738 // If this address fits entirely in a 16-bit sext immediate field, codegen
739 // this as "d, 0"
740 short Imm;
741 if (isIntS16Immediate(CN, Imm)) {
742 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
743 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
744 return true;
745 }
746
747 // FIXME: Handle small sext constant offsets in PPC64 mode also!
748 if (CN->getValueType(0) == MVT::i32) {
749 int Addr = (int)CN->getValue();
750
751 // Otherwise, break this down into an LIS + disp.
752 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
753 Base = DAG.getConstant(Addr - (signed short)Addr, MVT::i32);
754 return true;
755 }
756 }
757
758 Disp = DAG.getTargetConstant(0, getPointerTy());
759 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
760 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
761 else
762 Base = N;
763 return true; // [r+0]
764}
765
766/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
767/// represented as an indexed [r+r] operation.
768bool PPCTargetLowering::SelectAddressRegRegOnly(SDOperand N, SDOperand &Base,
769 SDOperand &Index,
770 SelectionDAG &DAG) {
771 // Check to see if we can easily represent this as an [r+r] address. This
772 // will fail if it thinks that the address is more profitably represented as
773 // reg+imm, e.g. where imm = 0.
774 if (SelectAddressRegReg(N, Base, Index, DAG))
775 return true;
776
777 // If the operand is an addition, always emit this as [r+r], since this is
778 // better (for code size, and execution, as the memop does the add for free)
779 // than emitting an explicit add.
780 if (N.getOpcode() == ISD::ADD) {
781 Base = N.getOperand(0);
782 Index = N.getOperand(1);
783 return true;
784 }
785
786 // Otherwise, do it the hard way, using R0 as the base register.
787 Base = DAG.getRegister(PPC::R0, N.getValueType());
788 Index = N;
789 return true;
790}
791
792/// SelectAddressRegImmShift - Returns true if the address N can be
793/// represented by a base register plus a signed 14-bit displacement
794/// [r+imm*4]. Suitable for use by STD and friends.
795bool PPCTargetLowering::SelectAddressRegImmShift(SDOperand N, SDOperand &Disp,
796 SDOperand &Base,
797 SelectionDAG &DAG) {
798 // If this can be more profitably realized as r+r, fail.
799 if (SelectAddressRegReg(N, Disp, Base, DAG))
800 return false;
801
802 if (N.getOpcode() == ISD::ADD) {
803 short imm = 0;
804 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
805 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
806 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
807 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
808 } else {
809 Base = N.getOperand(0);
810 }
811 return true; // [r+i]
812 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
813 // Match LOAD (ADD (X, Lo(G))).
814 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getValue()
815 && "Cannot handle constant offsets yet!");
816 Disp = N.getOperand(1).getOperand(0); // The global address.
817 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
818 Disp.getOpcode() == ISD::TargetConstantPool ||
819 Disp.getOpcode() == ISD::TargetJumpTable);
820 Base = N.getOperand(0);
821 return true; // [&g+r]
822 }
823 } else if (N.getOpcode() == ISD::OR) {
824 short imm = 0;
825 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
826 // If this is an or of disjoint bitfields, we can codegen this as an add
827 // (for better address arithmetic) if the LHS and RHS of the OR are
828 // provably disjoint.
829 uint64_t LHSKnownZero, LHSKnownOne;
830 ComputeMaskedBits(N.getOperand(0), ~0U, LHSKnownZero, LHSKnownOne);
831 if ((LHSKnownZero|~(unsigned)imm) == ~0U) {
832 // If all of the bits are known zero on the LHS or RHS, the add won't
833 // carry.
834 Base = N.getOperand(0);
835 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
836 return true;
837 }
838 }
839 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
840 // Loading from a constant address.
841
842 // If this address fits entirely in a 14-bit sext immediate field, codegen
843 // this as "d, 0"
844 short Imm;
845 if (isIntS16Immediate(CN, Imm)) {
846 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
847 Base = DAG.getRegister(PPC::R0, CN->getValueType(0));
848 return true;
849 }
850
851 // FIXME: Handle small sext constant offsets in PPC64 mode also!
852 if (CN->getValueType(0) == MVT::i32) {
853 int Addr = (int)CN->getValue();
854
855 // Otherwise, break this down into an LIS + disp.
856 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
857 Base = DAG.getConstant(Addr - (signed short)Addr, MVT::i32);
858 return true;
859 }
860 }
861
862 Disp = DAG.getTargetConstant(0, getPointerTy());
863 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
864 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
865 else
866 Base = N;
867 return true; // [r+0]
868}
869
870
871/// getPreIndexedAddressParts - returns true by value, base pointer and
872/// offset pointer and addressing mode by reference if the node's address
873/// can be legally represented as pre-indexed load / store address.
874bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDOperand &Base,
875 SDOperand &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +0000876 ISD::MemIndexedMode &AM,
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000877 SelectionDAG &DAG) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000878 // Disabled by default for now.
879 if (!EnablePPCPreinc) return false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000880
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000881 SDOperand Ptr;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000882 MVT::ValueType VT;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000883 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
884 Ptr = LD->getBasePtr();
Chris Lattner0851b4f2006-11-15 19:55:13 +0000885 VT = LD->getLoadedVT();
886
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000887 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner4eab7142006-11-10 02:08:47 +0000888 ST = ST;
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000889 Ptr = ST->getBasePtr();
890 VT = ST->getStoredVT();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000891 } else
892 return false;
893
Chris Lattner2fe4bf42006-11-14 01:38:31 +0000894 // PowerPC doesn't have preinc load/store instructions for vectors.
895 if (MVT::isVector(VT))
896 return false;
897
Chris Lattner0851b4f2006-11-15 19:55:13 +0000898 // TODO: Check reg+reg first.
899
900 // LDU/STU use reg+imm*4, others use reg+imm.
901 if (VT != MVT::i64) {
902 // reg + imm
903 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
904 return false;
905 } else {
906 // reg + imm * 4.
907 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
908 return false;
909 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000910
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000911 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +0000912 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
913 // sext i32 to i64 when addr mode is r+i.
Chris Lattnerf6edf4d2006-11-11 00:08:42 +0000914 if (LD->getValueType(0) == MVT::i64 && LD->getLoadedVT() == MVT::i32 &&
915 LD->getExtensionType() == ISD::SEXTLOAD &&
916 isa<ConstantSDNode>(Offset))
917 return false;
Chris Lattner0851b4f2006-11-15 19:55:13 +0000918 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000919
Chris Lattner4eab7142006-11-10 02:08:47 +0000920 AM = ISD::PRE_INC;
921 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000922}
923
924//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +0000925// LowerOperation implementation
926//===----------------------------------------------------------------------===//
927
928static SDOperand LowerConstantPool(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000929 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000930 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Evan Chengc356a572006-09-12 21:04:05 +0000931 Constant *C = CP->getConstVal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000932 SDOperand CPI = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment());
933 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000934
935 const TargetMachine &TM = DAG.getTarget();
936
Chris Lattner059ca0f2006-06-16 21:01:35 +0000937 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, CPI, Zero);
938 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, CPI, Zero);
939
Chris Lattner1a635d62006-04-14 06:01:58 +0000940 // If this is a non-darwin platform, we don't support non-static relo models
941 // yet.
942 if (TM.getRelocationModel() == Reloc::Static ||
943 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
944 // Generate non-pic code that has direct accesses to the constant pool.
945 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000946 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000947 }
948
Chris Lattner35d86fe2006-07-26 21:12:04 +0000949 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +0000950 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000951 Hi = DAG.getNode(ISD::ADD, PtrVT,
952 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +0000953 }
954
Chris Lattner059ca0f2006-06-16 21:01:35 +0000955 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +0000956 return Lo;
957}
958
Nate Begeman37efe672006-04-22 18:53:45 +0000959static SDOperand LowerJumpTable(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000960 MVT::ValueType PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +0000961 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Chris Lattner059ca0f2006-06-16 21:01:35 +0000962 SDOperand JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
963 SDOperand Zero = DAG.getConstant(0, PtrVT);
Nate Begeman37efe672006-04-22 18:53:45 +0000964
965 const TargetMachine &TM = DAG.getTarget();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000966
967 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, JTI, Zero);
968 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, JTI, Zero);
969
Nate Begeman37efe672006-04-22 18:53:45 +0000970 // If this is a non-darwin platform, we don't support non-static relo models
971 // yet.
972 if (TM.getRelocationModel() == Reloc::Static ||
973 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
974 // Generate non-pic code that has direct accesses to the constant pool.
975 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +0000976 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000977 }
978
Chris Lattner35d86fe2006-07-26 21:12:04 +0000979 if (TM.getRelocationModel() == Reloc::PIC_) {
Nate Begeman37efe672006-04-22 18:53:45 +0000980 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +0000981 Hi = DAG.getNode(ISD::ADD, PtrVT,
Chris Lattner0d72a202006-07-28 16:45:47 +0000982 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Nate Begeman37efe672006-04-22 18:53:45 +0000983 }
984
Chris Lattner059ca0f2006-06-16 21:01:35 +0000985 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Nate Begeman37efe672006-04-22 18:53:45 +0000986 return Lo;
987}
988
Chris Lattner1a635d62006-04-14 06:01:58 +0000989static SDOperand LowerGlobalAddress(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner059ca0f2006-06-16 21:01:35 +0000990 MVT::ValueType PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +0000991 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
992 GlobalValue *GV = GSDN->getGlobal();
Chris Lattner059ca0f2006-06-16 21:01:35 +0000993 SDOperand GA = DAG.getTargetGlobalAddress(GV, PtrVT, GSDN->getOffset());
994 SDOperand Zero = DAG.getConstant(0, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +0000995
996 const TargetMachine &TM = DAG.getTarget();
997
Chris Lattner059ca0f2006-06-16 21:01:35 +0000998 SDOperand Hi = DAG.getNode(PPCISD::Hi, PtrVT, GA, Zero);
999 SDOperand Lo = DAG.getNode(PPCISD::Lo, PtrVT, GA, Zero);
1000
Chris Lattner1a635d62006-04-14 06:01:58 +00001001 // If this is a non-darwin platform, we don't support non-static relo models
1002 // yet.
1003 if (TM.getRelocationModel() == Reloc::Static ||
1004 !TM.getSubtarget<PPCSubtarget>().isDarwin()) {
1005 // Generate non-pic code that has direct accesses to globals.
1006 // The address of the global is just (hi(&g)+lo(&g)).
Chris Lattner059ca0f2006-06-16 21:01:35 +00001007 return DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001008 }
1009
Chris Lattner35d86fe2006-07-26 21:12:04 +00001010 if (TM.getRelocationModel() == Reloc::PIC_) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001011 // With PIC, the first instruction is actually "GR+hi(&G)".
Chris Lattner059ca0f2006-06-16 21:01:35 +00001012 Hi = DAG.getNode(ISD::ADD, PtrVT,
1013 DAG.getNode(PPCISD::GlobalBaseReg, PtrVT), Hi);
Chris Lattner1a635d62006-04-14 06:01:58 +00001014 }
1015
Chris Lattner059ca0f2006-06-16 21:01:35 +00001016 Lo = DAG.getNode(ISD::ADD, PtrVT, Hi, Lo);
Chris Lattner1a635d62006-04-14 06:01:58 +00001017
1018 if (!GV->hasWeakLinkage() && !GV->hasLinkOnceLinkage() &&
1019 (!GV->isExternal() || GV->hasNotBeenReadFromBytecode()))
1020 return Lo;
1021
1022 // If the global is weak or external, we have to go through the lazy
1023 // resolution stub.
Evan Cheng466685d2006-10-09 20:57:25 +00001024 return DAG.getLoad(PtrVT, DAG.getEntryNode(), Lo, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001025}
1026
1027static SDOperand LowerSETCC(SDOperand Op, SelectionDAG &DAG) {
1028 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
1029
1030 // If we're comparing for equality to zero, expose the fact that this is
1031 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1032 // fold the new nodes.
1033 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1034 if (C->isNullValue() && CC == ISD::SETEQ) {
1035 MVT::ValueType VT = Op.getOperand(0).getValueType();
1036 SDOperand Zext = Op.getOperand(0);
1037 if (VT < MVT::i32) {
1038 VT = MVT::i32;
1039 Zext = DAG.getNode(ISD::ZERO_EXTEND, VT, Op.getOperand(0));
1040 }
1041 unsigned Log2b = Log2_32(MVT::getSizeInBits(VT));
1042 SDOperand Clz = DAG.getNode(ISD::CTLZ, VT, Zext);
1043 SDOperand Scc = DAG.getNode(ISD::SRL, VT, Clz,
1044 DAG.getConstant(Log2b, MVT::i32));
1045 return DAG.getNode(ISD::TRUNCATE, MVT::i32, Scc);
1046 }
1047 // Leave comparisons against 0 and -1 alone for now, since they're usually
1048 // optimized. FIXME: revisit this when we can custom lower all setcc
1049 // optimizations.
1050 if (C->isAllOnesValue() || C->isNullValue())
1051 return SDOperand();
1052 }
1053
1054 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001055 // by xor'ing the rhs with the lhs, which is faster than setting a
1056 // condition register, reading it back out, and masking the correct bit. The
1057 // normal approach here uses sub to do this instead of xor. Using xor exposes
1058 // the result to other bit-twiddling opportunities.
Chris Lattner1a635d62006-04-14 06:01:58 +00001059 MVT::ValueType LHSVT = Op.getOperand(0).getValueType();
1060 if (MVT::isInteger(LHSVT) && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
1061 MVT::ValueType VT = Op.getValueType();
Chris Lattnerac011bc2006-11-14 05:28:08 +00001062 SDOperand Sub = DAG.getNode(ISD::XOR, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001063 Op.getOperand(1));
1064 return DAG.getSetCC(VT, Sub, DAG.getConstant(0, LHSVT), CC);
1065 }
1066 return SDOperand();
1067}
1068
1069static SDOperand LowerVASTART(SDOperand Op, SelectionDAG &DAG,
1070 unsigned VarArgsFrameIndex) {
1071 // vastart just stores the address of the VarArgsFrameIndex slot into the
1072 // memory location argument.
Chris Lattner0d72a202006-07-28 16:45:47 +00001073 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1074 SDOperand FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001075 SrcValueSDNode *SV = cast<SrcValueSDNode>(Op.getOperand(2));
1076 return DAG.getStore(Op.getOperand(0), FR, Op.getOperand(1), SV->getValue(),
1077 SV->getOffset());
Chris Lattner1a635d62006-04-14 06:01:58 +00001078}
1079
Chris Lattnerc91a4752006-06-26 22:48:35 +00001080static SDOperand LowerFORMAL_ARGUMENTS(SDOperand Op, SelectionDAG &DAG,
1081 int &VarArgsFrameIndex) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001082 // TODO: add description of PPC stack frame format, or at least some docs.
1083 //
1084 MachineFunction &MF = DAG.getMachineFunction();
1085 MachineFrameInfo *MFI = MF.getFrameInfo();
1086 SSARegMap *RegMap = MF.getSSARegMap();
Chris Lattner79e490a2006-08-11 17:18:05 +00001087 SmallVector<SDOperand, 8> ArgValues;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001088 SDOperand Root = Op.getOperand(0);
1089
Jim Laskey2f616bf2006-11-16 22:43:37 +00001090 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1091 bool isPPC64 = PtrVT == MVT::i64;
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001092 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001093
1094 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001095
1096 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001097 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1098 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1099 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001100 static const unsigned GPR_64[] = { // 64-bit registers.
1101 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1102 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1103 };
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001104 static const unsigned FPR[] = {
1105 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1106 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1107 };
1108 static const unsigned VR[] = {
1109 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1110 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1111 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001112
Jim Laskey2f616bf2006-11-16 22:43:37 +00001113 const unsigned Num_GPR_Regs = sizeof(GPR_32)/sizeof(GPR_32[0]);
1114 const unsigned Num_FPR_Regs = sizeof(FPR)/sizeof(FPR[0]);
1115 const unsigned Num_VR_Regs = sizeof( VR)/sizeof( VR[0]);
1116
1117 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
1118
Chris Lattnerc91a4752006-06-26 22:48:35 +00001119 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001120
1121 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00001122 // entry to a function on PPC, the arguments start after the linkage area,
1123 // although the first ones are often in registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001124 for (unsigned ArgNo = 0, e = Op.Val->getNumValues()-1; ArgNo != e; ++ArgNo) {
1125 SDOperand ArgVal;
1126 bool needsLoad = false;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001127 MVT::ValueType ObjectVT = Op.getValue(ArgNo).getValueType();
1128 unsigned ObjSize = MVT::getSizeInBits(ObjectVT)/8;
Jim Laskey619965d2006-11-29 13:37:09 +00001129 unsigned ArgSize = ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001130
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001131 unsigned CurArgOffset = ArgOffset;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001132 switch (ObjectVT) {
1133 default: assert(0 && "Unhandled argument type!");
1134 case MVT::i32:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001135 // All int arguments reserve stack space.
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001136 ArgOffset += PtrByteSize;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001137
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001138 if (GPR_idx != Num_GPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001139 unsigned VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1140 MF.addLiveIn(GPR[GPR_idx], VReg);
1141 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i32);
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001142 ++GPR_idx;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001143 } else {
1144 needsLoad = true;
Jim Laskey619965d2006-11-29 13:37:09 +00001145 ArgSize = PtrByteSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001146 }
1147 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001148 case MVT::i64: // PPC64
1149 // All int arguments reserve stack space.
1150 ArgOffset += 8;
1151
1152 if (GPR_idx != Num_GPR_Regs) {
1153 unsigned VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
1154 MF.addLiveIn(GPR[GPR_idx], VReg);
1155 ArgVal = DAG.getCopyFromReg(Root, VReg, MVT::i64);
1156 ++GPR_idx;
1157 } else {
1158 needsLoad = true;
1159 }
1160 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001161 case MVT::f32:
1162 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001163 // All FP arguments reserve stack space.
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001164 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001165
1166 // Every 4 bytes of argument space consumes one of the GPRs available for
1167 // argument passing.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001168 if (GPR_idx != Num_GPR_Regs) {
1169 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001170 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001171 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001172 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001173 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001174 unsigned VReg;
1175 if (ObjectVT == MVT::f32)
1176 VReg = RegMap->createVirtualRegister(&PPC::F4RCRegClass);
1177 else
1178 VReg = RegMap->createVirtualRegister(&PPC::F8RCRegClass);
1179 MF.addLiveIn(FPR[FPR_idx], VReg);
1180 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001181 ++FPR_idx;
1182 } else {
1183 needsLoad = true;
1184 }
1185 break;
1186 case MVT::v4f32:
1187 case MVT::v4i32:
1188 case MVT::v8i16:
1189 case MVT::v16i8:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00001190 // Note that vector arguments in registers don't reserve stack space.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001191 if (VR_idx != Num_VR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001192 unsigned VReg = RegMap->createVirtualRegister(&PPC::VRRCRegClass);
1193 MF.addLiveIn(VR[VR_idx], VReg);
1194 ArgVal = DAG.getCopyFromReg(Root, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001195 ++VR_idx;
1196 } else {
1197 // This should be simple, but requires getting 16-byte aligned stack
1198 // values.
1199 assert(0 && "Loading VR argument not implemented yet!");
1200 needsLoad = true;
1201 }
1202 break;
1203 }
1204
1205 // We need to load the argument to a virtual register if we determined above
1206 // that we ran out of physical registers of the appropriate type
1207 if (needsLoad) {
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001208 // If the argument is actually used, emit a load from the right stack
1209 // slot.
1210 if (!Op.Val->hasNUsesOfValue(0, ArgNo)) {
Jim Laskey619965d2006-11-29 13:37:09 +00001211 int FI = MFI->CreateFixedObject(ObjSize,
1212 CurArgOffset + (ArgSize - ObjSize));
Chris Lattnerc91a4752006-06-26 22:48:35 +00001213 SDOperand FIN = DAG.getFrameIndex(FI, PtrVT);
Evan Cheng466685d2006-10-09 20:57:25 +00001214 ArgVal = DAG.getLoad(ObjectVT, Root, FIN, NULL, 0);
Chris Lattnerb375b5e2006-05-16 18:54:32 +00001215 } else {
1216 // Don't emit a dead load.
1217 ArgVal = DAG.getNode(ISD::UNDEF, ObjectVT);
1218 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001219 }
1220
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001221 ArgValues.push_back(ArgVal);
1222 }
1223
1224 // If the function takes variable number of arguments, make a frame index for
1225 // the start of the first vararg value... for expansion of llvm.va_start.
1226 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
1227 if (isVarArg) {
Chris Lattnerc91a4752006-06-26 22:48:35 +00001228 VarArgsFrameIndex = MFI->CreateFixedObject(MVT::getSizeInBits(PtrVT)/8,
1229 ArgOffset);
1230 SDOperand FIN = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001231 // If this function is vararg, store any remaining integer argument regs
1232 // to their spots on the stack so that they may be loaded by deferencing the
1233 // result of va_next.
Chris Lattnere2199452006-08-11 17:38:39 +00001234 SmallVector<SDOperand, 8> MemOps;
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00001235 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00001236 unsigned VReg;
1237 if (isPPC64)
1238 VReg = RegMap->createVirtualRegister(&PPC::G8RCRegClass);
1239 else
1240 VReg = RegMap->createVirtualRegister(&PPC::GPRCRegClass);
1241
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001242 MF.addLiveIn(GPR[GPR_idx], VReg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00001243 SDOperand Val = DAG.getCopyFromReg(Root, VReg, PtrVT);
Evan Cheng8b2794a2006-10-13 21:14:26 +00001244 SDOperand Store = DAG.getStore(Val.getValue(1), Val, FIN, NULL, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001245 MemOps.push_back(Store);
1246 // Increment the address by four for the next argument to store
Chris Lattnerc91a4752006-06-26 22:48:35 +00001247 SDOperand PtrOff = DAG.getConstant(MVT::getSizeInBits(PtrVT)/8, PtrVT);
1248 FIN = DAG.getNode(ISD::ADD, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001249 }
1250 if (!MemOps.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001251 Root = DAG.getNode(ISD::TokenFactor, MVT::Other,&MemOps[0],MemOps.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001252 }
1253
1254 ArgValues.push_back(Root);
1255
1256 // Return the new list of results.
1257 std::vector<MVT::ValueType> RetVT(Op.Val->value_begin(),
1258 Op.Val->value_end());
Chris Lattner79e490a2006-08-11 17:18:05 +00001259 return DAG.getNode(ISD::MERGE_VALUES, RetVT, &ArgValues[0], ArgValues.size());
Chris Lattner8ab5fe52006-05-16 18:18:50 +00001260}
1261
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001262/// isCallCompatibleAddress - Return the immediate to use if the specified
1263/// 32-bit value is representable in the immediate field of a BxA instruction.
1264static SDNode *isBLACompatibleAddress(SDOperand Op, SelectionDAG &DAG) {
1265 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
1266 if (!C) return 0;
1267
1268 int Addr = C->getValue();
1269 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
1270 (Addr << 6 >> 6) != Addr)
1271 return 0; // Top 6 bits have to be sext of immediate.
1272
1273 return DAG.getConstant((int)C->getValue() >> 2, MVT::i32).Val;
1274}
1275
Chris Lattnerabde4602006-05-16 22:56:08 +00001276static SDOperand LowerCALL(SDOperand Op, SelectionDAG &DAG) {
1277 SDOperand Chain = Op.getOperand(0);
Chris Lattnerabde4602006-05-16 22:56:08 +00001278 bool isVarArg = cast<ConstantSDNode>(Op.getOperand(2))->getValue() != 0;
Chris Lattnerabde4602006-05-16 22:56:08 +00001279 SDOperand Callee = Op.getOperand(4);
Evan Cheng4360bdc2006-05-25 00:57:32 +00001280 unsigned NumOps = (Op.getNumOperands() - 5) / 2;
1281
Chris Lattnerc91a4752006-06-26 22:48:35 +00001282 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1283 bool isPPC64 = PtrVT == MVT::i64;
1284 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001285
Chris Lattnerabde4602006-05-16 22:56:08 +00001286 // args_to_use will accumulate outgoing args for the PPCISD::CALL case in
1287 // SelectExpr to use to put the arguments in the appropriate registers.
1288 std::vector<SDOperand> args_to_use;
1289
1290 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00001291 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001292 // prereserved space for [SP][CR][LR][3 x unused].
Jim Laskey2f616bf2006-11-16 22:43:37 +00001293 unsigned NumBytes = PPCFrameInfo::getLinkageSize(isPPC64);
Chris Lattnerabde4602006-05-16 22:56:08 +00001294
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001295 // Add up all the space actually used.
Jim Laskeye9bd7b22006-11-28 14:53:52 +00001296 for (unsigned i = 0; i != NumOps; ++i) {
1297 unsigned ArgSize =MVT::getSizeInBits(Op.getOperand(5+2*i).getValueType())/8;
1298 ArgSize = std::max(ArgSize, PtrByteSize);
1299 NumBytes += ArgSize;
1300 }
Chris Lattnerc04ba7a2006-05-16 23:54:25 +00001301
Chris Lattner7b053502006-05-30 21:21:04 +00001302 // The prolog code of the callee may store up to 8 GPR argument registers to
1303 // the stack, allowing va_start to index over them in memory if its varargs.
1304 // Because we cannot tell if this is needed on the caller side, we have to
1305 // conservatively assume that it is needed. As such, make sure we have at
1306 // least enough stack space for the caller to store the 8 GPRs.
Jim Laskey2f616bf2006-11-16 22:43:37 +00001307 NumBytes = std::max(NumBytes, PPCFrameInfo::getMinCallFrameSize(isPPC64));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001308
1309 // Adjust the stack pointer for the new arguments...
1310 // These operations are automatically eliminated by the prolog/epilog pass
1311 Chain = DAG.getCALLSEQ_START(Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001312 DAG.getConstant(NumBytes, PtrVT));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001313
1314 // Set up a copy of the stack pointer for use loading and storing any
1315 // arguments that may not fit in the registers available for argument
1316 // passing.
Chris Lattnerc91a4752006-06-26 22:48:35 +00001317 SDOperand StackPtr;
1318 if (isPPC64)
1319 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
1320 else
1321 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001322
1323 // Figure out which arguments are going to go in registers, and which in
1324 // memory. Also, if this is a vararg function, floating point operations
1325 // must be stored to our stack, and loaded into integer regs as well, if
1326 // any integer regs are available for argument passing.
Jim Laskey2f616bf2006-11-16 22:43:37 +00001327 unsigned ArgOffset = PPCFrameInfo::getLinkageSize(isPPC64);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001328 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Jim Laskey2f616bf2006-11-16 22:43:37 +00001329
Chris Lattnerc91a4752006-06-26 22:48:35 +00001330 static const unsigned GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001331 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1332 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1333 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001334 static const unsigned GPR_64[] = { // 64-bit registers.
1335 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
1336 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
1337 };
Chris Lattner9a2a4972006-05-17 06:01:33 +00001338 static const unsigned FPR[] = {
1339 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1340 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
1341 };
1342 static const unsigned VR[] = {
1343 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
1344 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
1345 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00001346 const unsigned NumGPRs = sizeof(GPR_32)/sizeof(GPR_32[0]);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001347 const unsigned NumFPRs = sizeof(FPR)/sizeof(FPR[0]);
1348 const unsigned NumVRs = sizeof( VR)/sizeof( VR[0]);
1349
Chris Lattnerc91a4752006-06-26 22:48:35 +00001350 const unsigned *GPR = isPPC64 ? GPR_64 : GPR_32;
1351
Chris Lattner9a2a4972006-05-17 06:01:33 +00001352 std::vector<std::pair<unsigned, SDOperand> > RegsToPass;
Chris Lattnere2199452006-08-11 17:38:39 +00001353 SmallVector<SDOperand, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00001354 for (unsigned i = 0; i != NumOps; ++i) {
1355 SDOperand Arg = Op.getOperand(5+2*i);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001356
1357 // PtrOff will be used to store the current argument to the stack if a
1358 // register cannot be found for it.
1359 SDOperand PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001360 PtrOff = DAG.getNode(ISD::ADD, PtrVT, StackPtr, PtrOff);
1361
1362 // On PPC64, promote integers to 64-bit values.
1363 if (isPPC64 && Arg.getValueType() == MVT::i32) {
1364 unsigned ExtOp = ISD::ZERO_EXTEND;
1365 if (cast<ConstantSDNode>(Op.getOperand(5+2*i+1))->getValue())
1366 ExtOp = ISD::SIGN_EXTEND;
1367 Arg = DAG.getNode(ExtOp, MVT::i64, Arg);
1368 }
1369
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001370 switch (Arg.getValueType()) {
1371 default: assert(0 && "Unexpected ValueType for argument!");
1372 case MVT::i32:
Chris Lattnerc91a4752006-06-26 22:48:35 +00001373 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00001374 if (GPR_idx != NumGPRs) {
1375 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001376 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001377 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001378 }
Chris Lattnerc91a4752006-06-26 22:48:35 +00001379 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001380 break;
1381 case MVT::f32:
1382 case MVT::f64:
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001383 if (isVarArg && isPPC64) {
1384 // Float varargs need to be promoted to double.
1385 if (Arg.getValueType() == MVT::f32)
1386 Arg = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Arg);
1387 }
1388
Chris Lattner9a2a4972006-05-17 06:01:33 +00001389 if (FPR_idx != NumFPRs) {
1390 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
1391
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001392 if (isVarArg) {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001393 SDOperand Store = DAG.getStore(Chain, Arg, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001394 MemOpChains.push_back(Store);
1395
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001396 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00001397 if (GPR_idx != NumGPRs) {
Evan Cheng466685d2006-10-09 20:57:25 +00001398 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001399 MemOpChains.push_back(Load.getValue(1));
1400 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001401 }
Jim Laskeyfbb74e62006-12-01 16:30:47 +00001402 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001403 SDOperand ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Chris Lattnerc91a4752006-06-26 22:48:35 +00001404 PtrOff = DAG.getNode(ISD::ADD, PtrVT, PtrOff, ConstFour);
Evan Cheng466685d2006-10-09 20:57:25 +00001405 SDOperand Load = DAG.getLoad(PtrVT, Store, PtrOff, NULL, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001406 MemOpChains.push_back(Load.getValue(1));
1407 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00001408 }
1409 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001410 // If we have any FPRs remaining, we may also have GPRs remaining.
1411 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
1412 // GPRs.
Chris Lattner9a2a4972006-05-17 06:01:33 +00001413 if (GPR_idx != NumGPRs)
1414 ++GPR_idx;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001415 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64)
Chris Lattner9a2a4972006-05-17 06:01:33 +00001416 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00001417 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001418 } else {
Evan Cheng8b2794a2006-10-13 21:14:26 +00001419 MemOpChains.push_back(DAG.getStore(Chain, Arg, PtrOff, NULL, 0));
Chris Lattnerabde4602006-05-16 22:56:08 +00001420 }
Chris Lattnerc91a4752006-06-26 22:48:35 +00001421 if (isPPC64)
1422 ArgOffset += 8;
1423 else
1424 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001425 break;
1426 case MVT::v4f32:
1427 case MVT::v4i32:
1428 case MVT::v8i16:
1429 case MVT::v16i8:
1430 assert(!isVarArg && "Don't support passing vectors to varargs yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001431 assert(VR_idx != NumVRs &&
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001432 "Don't support passing more than 12 vector args yet!");
Chris Lattner9a2a4972006-05-17 06:01:33 +00001433 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00001434 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00001435 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001436 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001437 if (!MemOpChains.empty())
Chris Lattnere2199452006-08-11 17:38:39 +00001438 Chain = DAG.getNode(ISD::TokenFactor, MVT::Other,
1439 &MemOpChains[0], MemOpChains.size());
Chris Lattnerabde4602006-05-16 22:56:08 +00001440
Chris Lattner9a2a4972006-05-17 06:01:33 +00001441 // Build a sequence of copy-to-reg nodes chained together with token chain
1442 // and flag operands which copy the outgoing args into the appropriate regs.
1443 SDOperand InFlag;
1444 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
1445 Chain = DAG.getCopyToReg(Chain, RegsToPass[i].first, RegsToPass[i].second,
1446 InFlag);
1447 InFlag = Chain.getValue(1);
1448 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001449
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001450 std::vector<MVT::ValueType> NodeTys;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001451 NodeTys.push_back(MVT::Other); // Returns a chain
1452 NodeTys.push_back(MVT::Flag); // Returns a flag for retval copy to use.
1453
Chris Lattner79e490a2006-08-11 17:18:05 +00001454 SmallVector<SDOperand, 8> Ops;
Chris Lattner4a45abf2006-06-10 01:14:28 +00001455 unsigned CallOpc = PPCISD::CALL;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001456
1457 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1458 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1459 // node so that legalize doesn't hack it.
Chris Lattnerabde4602006-05-16 22:56:08 +00001460 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Chris Lattner9a2a4972006-05-17 06:01:33 +00001461 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), Callee.getValueType());
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001462 else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee))
1463 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType());
1464 else if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG))
1465 // If this is an absolute destination address, use the munged value.
1466 Callee = SDOperand(Dest, 0);
1467 else {
1468 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
1469 // to do the call, we can't use PPCISD::CALL.
Chris Lattner79e490a2006-08-11 17:18:05 +00001470 SDOperand MTCTROps[] = {Chain, Callee, InFlag};
1471 Chain = DAG.getNode(PPCISD::MTCTR, NodeTys, MTCTROps, 2+(InFlag.Val!=0));
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001472 InFlag = Chain.getValue(1);
1473
1474 // Copy the callee address into R12 on darwin.
1475 Chain = DAG.getCopyToReg(Chain, PPC::R12, Callee, InFlag);
1476 InFlag = Chain.getValue(1);
1477
1478 NodeTys.clear();
1479 NodeTys.push_back(MVT::Other);
1480 NodeTys.push_back(MVT::Flag);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001481 Ops.push_back(Chain);
Chris Lattner4a45abf2006-06-10 01:14:28 +00001482 CallOpc = PPCISD::BCTRL;
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001483 Callee.Val = 0;
1484 }
Chris Lattner9a2a4972006-05-17 06:01:33 +00001485
Chris Lattner4a45abf2006-06-10 01:14:28 +00001486 // If this is a direct call, pass the chain and the callee.
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001487 if (Callee.Val) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001488 Ops.push_back(Chain);
1489 Ops.push_back(Callee);
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001490 }
Chris Lattnerabde4602006-05-16 22:56:08 +00001491
Chris Lattner4a45abf2006-06-10 01:14:28 +00001492 // Add argument registers to the end of the list so that they are known live
1493 // into the call.
1494 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1495 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1496 RegsToPass[i].second.getValueType()));
1497
1498 if (InFlag.Val)
1499 Ops.push_back(InFlag);
Chris Lattner79e490a2006-08-11 17:18:05 +00001500 Chain = DAG.getNode(CallOpc, NodeTys, &Ops[0], Ops.size());
Chris Lattner4a45abf2006-06-10 01:14:28 +00001501 InFlag = Chain.getValue(1);
1502
Chris Lattner79e490a2006-08-11 17:18:05 +00001503 SDOperand ResultVals[3];
1504 unsigned NumResults = 0;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001505 NodeTys.clear();
1506
1507 // If the call has results, copy the values out of the ret val registers.
1508 switch (Op.Val->getValueType(0)) {
1509 default: assert(0 && "Unexpected ret value!");
1510 case MVT::Other: break;
1511 case MVT::i32:
1512 if (Op.Val->getValueType(1) == MVT::i32) {
1513 Chain = DAG.getCopyFromReg(Chain, PPC::R4, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001514 ResultVals[0] = Chain.getValue(0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00001515 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32,
1516 Chain.getValue(2)).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001517 ResultVals[1] = Chain.getValue(0);
1518 NumResults = 2;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001519 NodeTys.push_back(MVT::i32);
1520 } else {
1521 Chain = DAG.getCopyFromReg(Chain, PPC::R3, MVT::i32, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001522 ResultVals[0] = Chain.getValue(0);
1523 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001524 }
1525 NodeTys.push_back(MVT::i32);
1526 break;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001527 case MVT::i64:
1528 Chain = DAG.getCopyFromReg(Chain, PPC::X3, MVT::i64, InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001529 ResultVals[0] = Chain.getValue(0);
1530 NumResults = 1;
Chris Lattnerc91a4752006-06-26 22:48:35 +00001531 NodeTys.push_back(MVT::i64);
1532 break;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001533 case MVT::f32:
1534 case MVT::f64:
1535 Chain = DAG.getCopyFromReg(Chain, PPC::F1, Op.Val->getValueType(0),
1536 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001537 ResultVals[0] = Chain.getValue(0);
1538 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001539 NodeTys.push_back(Op.Val->getValueType(0));
1540 break;
1541 case MVT::v4f32:
1542 case MVT::v4i32:
1543 case MVT::v8i16:
1544 case MVT::v16i8:
1545 Chain = DAG.getCopyFromReg(Chain, PPC::V2, Op.Val->getValueType(0),
1546 InFlag).getValue(1);
Chris Lattner79e490a2006-08-11 17:18:05 +00001547 ResultVals[0] = Chain.getValue(0);
1548 NumResults = 1;
Chris Lattner9a2a4972006-05-17 06:01:33 +00001549 NodeTys.push_back(Op.Val->getValueType(0));
1550 break;
1551 }
1552
Chris Lattnerabde4602006-05-16 22:56:08 +00001553 Chain = DAG.getNode(ISD::CALLSEQ_END, MVT::Other, Chain,
Chris Lattnerc91a4752006-06-26 22:48:35 +00001554 DAG.getConstant(NumBytes, PtrVT));
Chris Lattner9a2a4972006-05-17 06:01:33 +00001555 NodeTys.push_back(MVT::Other);
Chris Lattnerabde4602006-05-16 22:56:08 +00001556
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001557 // If the function returns void, just return the chain.
Chris Lattnerf6e190f2006-08-12 07:20:05 +00001558 if (NumResults == 0)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00001559 return Chain;
1560
1561 // Otherwise, merge everything together with a MERGE_VALUES node.
Chris Lattner79e490a2006-08-11 17:18:05 +00001562 ResultVals[NumResults++] = Chain;
1563 SDOperand Res = DAG.getNode(ISD::MERGE_VALUES, NodeTys,
1564 ResultVals, NumResults);
Chris Lattnerabde4602006-05-16 22:56:08 +00001565 return Res.getValue(Op.ResNo);
1566}
1567
Chris Lattner1a635d62006-04-14 06:01:58 +00001568static SDOperand LowerRET(SDOperand Op, SelectionDAG &DAG) {
1569 SDOperand Copy;
1570 switch(Op.getNumOperands()) {
1571 default:
1572 assert(0 && "Do not know how to return this many arguments!");
1573 abort();
1574 case 1:
1575 return SDOperand(); // ret void is legal
Evan Cheng6848be12006-05-26 23:10:12 +00001576 case 3: {
Chris Lattner1a635d62006-04-14 06:01:58 +00001577 MVT::ValueType ArgVT = Op.getOperand(1).getValueType();
1578 unsigned ArgReg;
Chris Lattneref957102006-06-21 00:34:03 +00001579 if (ArgVT == MVT::i32) {
Chris Lattner1a635d62006-04-14 06:01:58 +00001580 ArgReg = PPC::R3;
Chris Lattneref957102006-06-21 00:34:03 +00001581 } else if (ArgVT == MVT::i64) {
1582 ArgReg = PPC::X3;
Chris Lattner325f0a12006-08-11 16:47:32 +00001583 } else if (MVT::isVector(ArgVT)) {
Chris Lattneref957102006-06-21 00:34:03 +00001584 ArgReg = PPC::V2;
Chris Lattner325f0a12006-08-11 16:47:32 +00001585 } else {
1586 assert(MVT::isFloatingPoint(ArgVT));
1587 ArgReg = PPC::F1;
Chris Lattner1a635d62006-04-14 06:01:58 +00001588 }
1589
1590 Copy = DAG.getCopyToReg(Op.getOperand(0), ArgReg, Op.getOperand(1),
1591 SDOperand());
1592
1593 // If we haven't noted the R3/F1 are live out, do so now.
1594 if (DAG.getMachineFunction().liveout_empty())
1595 DAG.getMachineFunction().addLiveOut(ArgReg);
1596 break;
1597 }
Evan Cheng6848be12006-05-26 23:10:12 +00001598 case 5:
1599 Copy = DAG.getCopyToReg(Op.getOperand(0), PPC::R3, Op.getOperand(3),
Chris Lattner1a635d62006-04-14 06:01:58 +00001600 SDOperand());
1601 Copy = DAG.getCopyToReg(Copy, PPC::R4, Op.getOperand(1),Copy.getValue(1));
1602 // If we haven't noted the R3+R4 are live out, do so now.
1603 if (DAG.getMachineFunction().liveout_empty()) {
1604 DAG.getMachineFunction().addLiveOut(PPC::R3);
1605 DAG.getMachineFunction().addLiveOut(PPC::R4);
1606 }
1607 break;
1608 }
1609 return DAG.getNode(PPCISD::RET_FLAG, MVT::Other, Copy, Copy.getValue(1));
1610}
1611
Jim Laskeyefc7e522006-12-04 22:04:42 +00001612static SDOperand LowerSTACKRESTORE(SDOperand Op, SelectionDAG &DAG,
1613 const PPCSubtarget &Subtarget) {
1614 // When we pop the dynamic allocation we need to restore the SP link.
1615
1616 // Get the corect type for pointers.
1617 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1618
1619 // Construct the stack pointer operand.
1620 bool IsPPC64 = Subtarget.isPPC64();
1621 unsigned SP = IsPPC64 ? PPC::X1 : PPC::R1;
1622 SDOperand StackPtr = DAG.getRegister(SP, PtrVT);
1623
1624 // Get the operands for the STACKRESTORE.
1625 SDOperand Chain = Op.getOperand(0);
1626 SDOperand SaveSP = Op.getOperand(1);
1627
1628 // Load the old link SP.
1629 SDOperand LoadLinkSP = DAG.getLoad(PtrVT, Chain, StackPtr, NULL, 0);
1630
1631 // Restore the stack pointer.
1632 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), SP, SaveSP);
1633
1634 // Store the old link SP.
1635 return DAG.getStore(Chain, LoadLinkSP, StackPtr, NULL, 0);
1636}
1637
Jim Laskey2f616bf2006-11-16 22:43:37 +00001638static SDOperand LowerDYNAMIC_STACKALLOC(SDOperand Op, SelectionDAG &DAG,
1639 const PPCSubtarget &Subtarget) {
1640 MachineFunction &MF = DAG.getMachineFunction();
1641 bool IsPPC64 = Subtarget.isPPC64();
1642
1643 // Get current frame pointer save index. The users of this index will be
1644 // primarily DYNALLOC instructions.
1645 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1646 int FPSI = FI->getFramePointerSaveIndex();
1647
1648 // If the frame pointer save index hasn't been defined yet.
1649 if (!FPSI) {
1650 // Find out what the fix offset of the frame pointer save area.
1651 int Offset = PPCFrameInfo::getFramePointerSaveOffset(IsPPC64);
1652 // Allocate the frame index for frame pointer save area.
1653 FPSI = MF.getFrameInfo()->CreateFixedObject(IsPPC64? 8 : 4, Offset);
1654 // Save the result.
1655 FI->setFramePointerSaveIndex(FPSI);
1656 }
1657
1658 // Get the inputs.
1659 SDOperand Chain = Op.getOperand(0);
1660 SDOperand Size = Op.getOperand(1);
1661
1662 // Get the corect type for pointers.
1663 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1664 // Negate the size.
1665 SDOperand NegSize = DAG.getNode(ISD::SUB, PtrVT,
1666 DAG.getConstant(0, PtrVT), Size);
1667 // Construct a node for the frame pointer save index.
1668 SDOperand FPSIdx = DAG.getFrameIndex(FPSI, PtrVT);
1669 // Build a DYNALLOC node.
1670 SDOperand Ops[3] = { Chain, NegSize, FPSIdx };
1671 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
1672 return DAG.getNode(PPCISD::DYNALLOC, VTs, Ops, 3);
1673}
1674
1675
Chris Lattner1a635d62006-04-14 06:01:58 +00001676/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
1677/// possible.
1678static SDOperand LowerSELECT_CC(SDOperand Op, SelectionDAG &DAG) {
1679 // Not FP? Not a fsel.
1680 if (!MVT::isFloatingPoint(Op.getOperand(0).getValueType()) ||
1681 !MVT::isFloatingPoint(Op.getOperand(2).getValueType()))
1682 return SDOperand();
1683
1684 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
1685
1686 // Cannot handle SETEQ/SETNE.
1687 if (CC == ISD::SETEQ || CC == ISD::SETNE) return SDOperand();
1688
1689 MVT::ValueType ResVT = Op.getValueType();
1690 MVT::ValueType CmpVT = Op.getOperand(0).getValueType();
1691 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
1692 SDOperand TV = Op.getOperand(2), FV = Op.getOperand(3);
1693
1694 // If the RHS of the comparison is a 0.0, we don't need to do the
1695 // subtraction at all.
1696 if (isFloatingPointZero(RHS))
1697 switch (CC) {
1698 default: break; // SETUO etc aren't handled by fsel.
1699 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001700 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001701 case ISD::SETLT:
1702 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1703 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001704 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001705 case ISD::SETGE:
1706 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1707 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1708 return DAG.getNode(PPCISD::FSEL, ResVT, LHS, TV, FV);
1709 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001710 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001711 case ISD::SETGT:
1712 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
1713 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001714 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001715 case ISD::SETLE:
1716 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
1717 LHS = DAG.getNode(ISD::FP_EXTEND, MVT::f64, LHS);
1718 return DAG.getNode(PPCISD::FSEL, ResVT,
1719 DAG.getNode(ISD::FNEG, MVT::f64, LHS), TV, FV);
1720 }
1721
1722 SDOperand Cmp;
1723 switch (CC) {
1724 default: break; // SETUO etc aren't handled by fsel.
1725 case ISD::SETULT:
Chris Lattner57340122006-05-24 00:06:44 +00001726 case ISD::SETOLT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001727 case ISD::SETLT:
1728 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1729 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1730 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1731 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1732 case ISD::SETUGE:
Chris Lattner57340122006-05-24 00:06:44 +00001733 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001734 case ISD::SETGE:
1735 Cmp = DAG.getNode(ISD::FSUB, CmpVT, LHS, RHS);
1736 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1737 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1738 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1739 case ISD::SETUGT:
Chris Lattner57340122006-05-24 00:06:44 +00001740 case ISD::SETOGT:
Chris Lattner1a635d62006-04-14 06:01:58 +00001741 case ISD::SETGT:
1742 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1743 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1744 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1745 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, FV, TV);
1746 case ISD::SETULE:
Chris Lattner57340122006-05-24 00:06:44 +00001747 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00001748 case ISD::SETLE:
1749 Cmp = DAG.getNode(ISD::FSUB, CmpVT, RHS, LHS);
1750 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
1751 Cmp = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Cmp);
1752 return DAG.getNode(PPCISD::FSEL, ResVT, Cmp, TV, FV);
1753 }
1754 return SDOperand();
1755}
1756
1757static SDOperand LowerFP_TO_SINT(SDOperand Op, SelectionDAG &DAG) {
1758 assert(MVT::isFloatingPoint(Op.getOperand(0).getValueType()));
1759 SDOperand Src = Op.getOperand(0);
1760 if (Src.getValueType() == MVT::f32)
1761 Src = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Src);
1762
1763 SDOperand Tmp;
1764 switch (Op.getValueType()) {
1765 default: assert(0 && "Unhandled FP_TO_SINT type in custom expander!");
1766 case MVT::i32:
1767 Tmp = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Src);
1768 break;
1769 case MVT::i64:
1770 Tmp = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Src);
1771 break;
1772 }
1773
1774 // Convert the FP value to an int value through memory.
1775 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::i64, Tmp);
1776 if (Op.getValueType() == MVT::i32)
1777 Bits = DAG.getNode(ISD::TRUNCATE, MVT::i32, Bits);
1778 return Bits;
1779}
1780
1781static SDOperand LowerSINT_TO_FP(SDOperand Op, SelectionDAG &DAG) {
1782 if (Op.getOperand(0).getValueType() == MVT::i64) {
1783 SDOperand Bits = DAG.getNode(ISD::BIT_CONVERT, MVT::f64, Op.getOperand(0));
1784 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Bits);
1785 if (Op.getValueType() == MVT::f32)
1786 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1787 return FP;
1788 }
1789
1790 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
1791 "Unhandled SINT_TO_FP type in custom expander!");
1792 // Since we only generate this in 64-bit mode, we can take advantage of
1793 // 64-bit registers. In particular, sign extend the input value into the
1794 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
1795 // then lfd it and fcfid it.
1796 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
1797 int FrameIdx = FrameInfo->CreateStackObject(8, 8);
Chris Lattner0d72a202006-07-28 16:45:47 +00001798 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1799 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00001800
1801 SDOperand Ext64 = DAG.getNode(PPCISD::EXTSW_32, MVT::i32,
1802 Op.getOperand(0));
1803
1804 // STD the extended value into the stack slot.
1805 SDOperand Store = DAG.getNode(PPCISD::STD_32, MVT::Other,
1806 DAG.getEntryNode(), Ext64, FIdx,
1807 DAG.getSrcValue(NULL));
1808 // Load the value as a double.
Evan Cheng466685d2006-10-09 20:57:25 +00001809 SDOperand Ld = DAG.getLoad(MVT::f64, Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00001810
1811 // FCFID it and return it.
1812 SDOperand FP = DAG.getNode(PPCISD::FCFID, MVT::f64, Ld);
1813 if (Op.getValueType() == MVT::f32)
1814 FP = DAG.getNode(ISD::FP_ROUND, MVT::f32, FP);
1815 return FP;
1816}
1817
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001818static SDOperand LowerSHL_PARTS(SDOperand Op, SelectionDAG &DAG) {
1819 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00001820 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SHL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001821
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001822 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00001823 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001824 SDOperand Lo = Op.getOperand(0);
1825 SDOperand Hi = Op.getOperand(1);
1826 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001827
1828 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1829 DAG.getConstant(32, MVT::i32), Amt);
1830 SDOperand Tmp2 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Amt);
1831 SDOperand Tmp3 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Tmp1);
1832 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1833 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1834 DAG.getConstant(-32U, MVT::i32));
1835 SDOperand Tmp6 = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Tmp5);
1836 SDOperand OutHi = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1837 SDOperand OutLo = DAG.getNode(PPCISD::SHL, MVT::i32, Lo, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001838 SDOperand OutOps[] = { OutLo, OutHi };
1839 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1840 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001841}
1842
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001843static SDOperand LowerSRL_PARTS(SDOperand Op, SelectionDAG &DAG) {
1844 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
1845 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRL!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001846
1847 // Otherwise, expand into a bunch of logical ops. Note that these ops
1848 // depend on the PPC behavior for oversized shift amounts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001849 SDOperand Lo = Op.getOperand(0);
1850 SDOperand Hi = Op.getOperand(1);
1851 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001852
1853 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1854 DAG.getConstant(32, MVT::i32), Amt);
1855 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1856 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1857 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1858 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1859 DAG.getConstant(-32U, MVT::i32));
1860 SDOperand Tmp6 = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Tmp5);
1861 SDOperand OutLo = DAG.getNode(ISD::OR, MVT::i32, Tmp4, Tmp6);
1862 SDOperand OutHi = DAG.getNode(PPCISD::SRL, MVT::i32, Hi, Amt);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001863 SDOperand OutOps[] = { OutLo, OutHi };
1864 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1865 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001866}
1867
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001868static SDOperand LowerSRA_PARTS(SDOperand Op, SelectionDAG &DAG) {
1869 assert(Op.getNumOperands() == 3 && Op.getValueType() == MVT::i32 &&
Chris Lattner1a635d62006-04-14 06:01:58 +00001870 Op.getOperand(1).getValueType() == MVT::i32 && "Unexpected SRA!");
Chris Lattner1a635d62006-04-14 06:01:58 +00001871
1872 // Otherwise, expand into a bunch of logical ops, followed by a select_cc.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001873 SDOperand Lo = Op.getOperand(0);
1874 SDOperand Hi = Op.getOperand(1);
1875 SDOperand Amt = Op.getOperand(2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001876
1877 SDOperand Tmp1 = DAG.getNode(ISD::SUB, MVT::i32,
1878 DAG.getConstant(32, MVT::i32), Amt);
1879 SDOperand Tmp2 = DAG.getNode(PPCISD::SRL, MVT::i32, Lo, Amt);
1880 SDOperand Tmp3 = DAG.getNode(PPCISD::SHL, MVT::i32, Hi, Tmp1);
1881 SDOperand Tmp4 = DAG.getNode(ISD::OR , MVT::i32, Tmp2, Tmp3);
1882 SDOperand Tmp5 = DAG.getNode(ISD::ADD, MVT::i32, Amt,
1883 DAG.getConstant(-32U, MVT::i32));
1884 SDOperand Tmp6 = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Tmp5);
1885 SDOperand OutHi = DAG.getNode(PPCISD::SRA, MVT::i32, Hi, Amt);
1886 SDOperand OutLo = DAG.getSelectCC(Tmp5, DAG.getConstant(0, MVT::i32),
1887 Tmp4, Tmp6, ISD::SETLE);
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00001888 SDOperand OutOps[] = { OutLo, OutHi };
1889 return DAG.getNode(ISD::MERGE_VALUES, DAG.getVTList(MVT::i32, MVT::i32),
1890 OutOps, 2);
Chris Lattner1a635d62006-04-14 06:01:58 +00001891}
1892
1893//===----------------------------------------------------------------------===//
1894// Vector related lowering.
1895//
1896
Chris Lattnerac225ca2006-04-12 19:07:14 +00001897// If this is a vector of constants or undefs, get the bits. A bit in
1898// UndefBits is set if the corresponding element of the vector is an
1899// ISD::UNDEF value. For undefs, the corresponding VectorBits values are
1900// zero. Return true if this is not an array of constants, false if it is.
1901//
Chris Lattnerac225ca2006-04-12 19:07:14 +00001902static bool GetConstantBuildVectorBits(SDNode *BV, uint64_t VectorBits[2],
1903 uint64_t UndefBits[2]) {
1904 // Start with zero'd results.
1905 VectorBits[0] = VectorBits[1] = UndefBits[0] = UndefBits[1] = 0;
1906
1907 unsigned EltBitSize = MVT::getSizeInBits(BV->getOperand(0).getValueType());
1908 for (unsigned i = 0, e = BV->getNumOperands(); i != e; ++i) {
1909 SDOperand OpVal = BV->getOperand(i);
1910
1911 unsigned PartNo = i >= e/2; // In the upper 128 bits?
Chris Lattnerb17f1672006-04-16 01:01:29 +00001912 unsigned SlotNo = e/2 - (i & (e/2-1))-1; // Which subpiece of the uint64_t.
Chris Lattnerac225ca2006-04-12 19:07:14 +00001913
1914 uint64_t EltBits = 0;
1915 if (OpVal.getOpcode() == ISD::UNDEF) {
1916 uint64_t EltUndefBits = ~0U >> (32-EltBitSize);
1917 UndefBits[PartNo] |= EltUndefBits << (SlotNo*EltBitSize);
1918 continue;
1919 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
1920 EltBits = CN->getValue() & (~0U >> (32-EltBitSize));
1921 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
1922 assert(CN->getValueType(0) == MVT::f32 &&
1923 "Only one legal FP vector type!");
1924 EltBits = FloatToBits(CN->getValue());
1925 } else {
1926 // Nonconstant element.
1927 return true;
1928 }
1929
1930 VectorBits[PartNo] |= EltBits << (SlotNo*EltBitSize);
1931 }
1932
1933 //printf("%llx %llx %llx %llx\n",
1934 // VectorBits[0], VectorBits[1], UndefBits[0], UndefBits[1]);
1935 return false;
1936}
Chris Lattneref819f82006-03-20 06:33:01 +00001937
Chris Lattnerb17f1672006-04-16 01:01:29 +00001938// If this is a splat (repetition) of a value across the whole vector, return
1939// the smallest size that splats it. For example, "0x01010101010101..." is a
1940// splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
1941// SplatSize = 1 byte.
1942static bool isConstantSplat(const uint64_t Bits128[2],
1943 const uint64_t Undef128[2],
1944 unsigned &SplatBits, unsigned &SplatUndef,
1945 unsigned &SplatSize) {
1946
1947 // Don't let undefs prevent splats from matching. See if the top 64-bits are
1948 // the same as the lower 64-bits, ignoring undefs.
1949 if ((Bits128[0] & ~Undef128[1]) != (Bits128[1] & ~Undef128[0]))
1950 return false; // Can't be a splat if two pieces don't match.
1951
1952 uint64_t Bits64 = Bits128[0] | Bits128[1];
1953 uint64_t Undef64 = Undef128[0] & Undef128[1];
1954
1955 // Check that the top 32-bits are the same as the lower 32-bits, ignoring
1956 // undefs.
1957 if ((Bits64 & (~Undef64 >> 32)) != ((Bits64 >> 32) & ~Undef64))
1958 return false; // Can't be a splat if two pieces don't match.
1959
1960 uint32_t Bits32 = uint32_t(Bits64) | uint32_t(Bits64 >> 32);
1961 uint32_t Undef32 = uint32_t(Undef64) & uint32_t(Undef64 >> 32);
1962
1963 // If the top 16-bits are different than the lower 16-bits, ignoring
1964 // undefs, we have an i32 splat.
1965 if ((Bits32 & (~Undef32 >> 16)) != ((Bits32 >> 16) & ~Undef32)) {
1966 SplatBits = Bits32;
1967 SplatUndef = Undef32;
1968 SplatSize = 4;
1969 return true;
1970 }
1971
1972 uint16_t Bits16 = uint16_t(Bits32) | uint16_t(Bits32 >> 16);
1973 uint16_t Undef16 = uint16_t(Undef32) & uint16_t(Undef32 >> 16);
1974
1975 // If the top 8-bits are different than the lower 8-bits, ignoring
1976 // undefs, we have an i16 splat.
1977 if ((Bits16 & (uint16_t(~Undef16) >> 8)) != ((Bits16 >> 8) & ~Undef16)) {
1978 SplatBits = Bits16;
1979 SplatUndef = Undef16;
1980 SplatSize = 2;
1981 return true;
1982 }
1983
1984 // Otherwise, we have an 8-bit splat.
1985 SplatBits = uint8_t(Bits16) | uint8_t(Bits16 >> 8);
1986 SplatUndef = uint8_t(Undef16) & uint8_t(Undef16 >> 8);
1987 SplatSize = 1;
1988 return true;
1989}
1990
Chris Lattner4a998b92006-04-17 06:00:21 +00001991/// BuildSplatI - Build a canonical splati of Val with an element size of
1992/// SplatSize. Cast the result to VT.
1993static SDOperand BuildSplatI(int Val, unsigned SplatSize, MVT::ValueType VT,
1994 SelectionDAG &DAG) {
1995 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00001996
Chris Lattner4a998b92006-04-17 06:00:21 +00001997 static const MVT::ValueType VTys[] = { // canonical VT to use for each size.
1998 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
1999 };
Chris Lattner70fa4932006-12-01 01:45:39 +00002000
2001 MVT::ValueType ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
2002
2003 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
2004 if (Val == -1)
2005 SplatSize = 1;
2006
Chris Lattner4a998b92006-04-17 06:00:21 +00002007 MVT::ValueType CanonicalVT = VTys[SplatSize-1];
2008
2009 // Build a canonical splat for this value.
2010 SDOperand Elt = DAG.getConstant(Val, MVT::getVectorBaseType(CanonicalVT));
Chris Lattnere2199452006-08-11 17:38:39 +00002011 SmallVector<SDOperand, 8> Ops;
2012 Ops.assign(MVT::getVectorNumElements(CanonicalVT), Elt);
2013 SDOperand Res = DAG.getNode(ISD::BUILD_VECTOR, CanonicalVT,
2014 &Ops[0], Ops.size());
Chris Lattner70fa4932006-12-01 01:45:39 +00002015 return DAG.getNode(ISD::BIT_CONVERT, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00002016}
2017
Chris Lattnere7c768e2006-04-18 03:24:30 +00002018/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00002019/// specified intrinsic ID.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002020static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand LHS, SDOperand RHS,
2021 SelectionDAG &DAG,
2022 MVT::ValueType DestVT = MVT::Other) {
2023 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
2024 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
Chris Lattner6876e662006-04-17 06:58:41 +00002025 DAG.getConstant(IID, MVT::i32), LHS, RHS);
2026}
2027
Chris Lattnere7c768e2006-04-18 03:24:30 +00002028/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
2029/// specified intrinsic ID.
2030static SDOperand BuildIntrinsicOp(unsigned IID, SDOperand Op0, SDOperand Op1,
2031 SDOperand Op2, SelectionDAG &DAG,
2032 MVT::ValueType DestVT = MVT::Other) {
2033 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
2034 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DestVT,
2035 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
2036}
2037
2038
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002039/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
2040/// amount. The result has the specified value type.
2041static SDOperand BuildVSLDOI(SDOperand LHS, SDOperand RHS, unsigned Amt,
2042 MVT::ValueType VT, SelectionDAG &DAG) {
2043 // Force LHS/RHS to be the right type.
2044 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, LHS);
2045 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, RHS);
2046
Chris Lattnere2199452006-08-11 17:38:39 +00002047 SDOperand Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002048 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002049 Ops[i] = DAG.getConstant(i+Amt, MVT::i32);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002050 SDOperand T = DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, LHS, RHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002051 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops,16));
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002052 return DAG.getNode(ISD::BIT_CONVERT, VT, T);
2053}
2054
Chris Lattnerf1b47082006-04-14 05:19:18 +00002055// If this is a case we can't handle, return null and let the default
2056// expansion code take care of it. If we CAN select this case, and if it
2057// selects to a single instruction, return Op. Otherwise, if we can codegen
2058// this case more efficiently than a constant pool load, lower it to the
2059// sequence of ops that should be used.
2060static SDOperand LowerBUILD_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2061 // If this is a vector of constants or undefs, get the bits. A bit in
2062 // UndefBits is set if the corresponding element of the vector is an
2063 // ISD::UNDEF value. For undefs, the corresponding VectorBits values are
2064 // zero.
2065 uint64_t VectorBits[2];
2066 uint64_t UndefBits[2];
2067 if (GetConstantBuildVectorBits(Op.Val, VectorBits, UndefBits))
2068 return SDOperand(); // Not a constant vector.
2069
Chris Lattnerb17f1672006-04-16 01:01:29 +00002070 // If this is a splat (repetition) of a value across the whole vector, return
2071 // the smallest size that splats it. For example, "0x01010101010101..." is a
2072 // splat of 0x01, 0x0101, and 0x01010101. We return SplatBits = 0x01 and
2073 // SplatSize = 1 byte.
2074 unsigned SplatBits, SplatUndef, SplatSize;
2075 if (isConstantSplat(VectorBits, UndefBits, SplatBits, SplatUndef, SplatSize)){
2076 bool HasAnyUndefs = (UndefBits[0] | UndefBits[1]) != 0;
2077
2078 // First, handle single instruction cases.
2079
2080 // All zeros?
2081 if (SplatBits == 0) {
2082 // Canonicalize all zero vectors to be v4i32.
2083 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
2084 SDOperand Z = DAG.getConstant(0, MVT::i32);
2085 Z = DAG.getNode(ISD::BUILD_VECTOR, MVT::v4i32, Z, Z, Z, Z);
2086 Op = DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Z);
2087 }
2088 return Op;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002089 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002090
2091 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
2092 int32_t SextVal= int32_t(SplatBits << (32-8*SplatSize)) >> (32-8*SplatSize);
Chris Lattner4a998b92006-04-17 06:00:21 +00002093 if (SextVal >= -16 && SextVal <= 15)
2094 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG);
Chris Lattnerb17f1672006-04-16 01:01:29 +00002095
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002096
2097 // Two instruction sequences.
2098
Chris Lattner4a998b92006-04-17 06:00:21 +00002099 // If this value is in the range [-32,30] and is even, use:
2100 // tmp = VSPLTI[bhw], result = add tmp, tmp
2101 if (SextVal >= -32 && SextVal <= 30 && (SextVal & 1) == 0) {
2102 Op = BuildSplatI(SextVal >> 1, SplatSize, Op.getValueType(), DAG);
2103 return DAG.getNode(ISD::ADD, Op.getValueType(), Op, Op);
2104 }
Chris Lattner6876e662006-04-17 06:58:41 +00002105
2106 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
2107 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
2108 // for fneg/fabs.
2109 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
2110 // Make -1 and vspltisw -1:
2111 SDOperand OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG);
2112
2113 // Make the VSLW intrinsic, computing 0x8000_0000.
Chris Lattnere7c768e2006-04-18 03:24:30 +00002114 SDOperand Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
2115 OnesV, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002116
2117 // xor by OnesV to invert it.
2118 Res = DAG.getNode(ISD::XOR, MVT::v4i32, Res, OnesV);
2119 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
2120 }
2121
2122 // Check to see if this is a wide variety of vsplti*, binop self cases.
2123 unsigned SplatBitSize = SplatSize*8;
2124 static const char SplatCsts[] = {
2125 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002126 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
Chris Lattner6876e662006-04-17 06:58:41 +00002127 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002128
Chris Lattner6876e662006-04-17 06:58:41 +00002129 for (unsigned idx = 0; idx < sizeof(SplatCsts)/sizeof(SplatCsts[0]); ++idx){
2130 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
2131 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
2132 int i = SplatCsts[idx];
2133
2134 // Figure out what shift amount will be used by altivec if shifted by i in
2135 // this splat size.
2136 unsigned TypeShiftAmt = i & (SplatBitSize-1);
2137
2138 // vsplti + shl self.
2139 if (SextVal == (i << (int)TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002140 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002141 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2142 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
2143 Intrinsic::ppc_altivec_vslw
2144 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002145 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2146 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002147 }
2148
2149 // vsplti + srl self.
2150 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002151 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002152 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2153 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
2154 Intrinsic::ppc_altivec_vsrw
2155 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002156 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2157 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002158 }
2159
2160 // vsplti + sra self.
2161 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002162 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattner6876e662006-04-17 06:58:41 +00002163 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2164 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
2165 Intrinsic::ppc_altivec_vsraw
2166 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002167 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2168 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00002169 }
2170
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002171 // vsplti + rol self.
2172 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
2173 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002174 SDOperand Res = BuildSplatI(i, SplatSize, MVT::Other, DAG);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002175 static const unsigned IIDs[] = { // Intrinsic to use for each size.
2176 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
2177 Intrinsic::ppc_altivec_vrlw
2178 };
Chris Lattner15eb3292006-11-29 19:58:49 +00002179 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG);
2180 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Res);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002181 }
2182
2183 // t = vsplti c, result = vsldoi t, t, 1
2184 if (SextVal == ((i << 8) | (i >> (TypeShiftAmt-8)))) {
2185 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2186 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG);
2187 }
2188 // t = vsplti c, result = vsldoi t, t, 2
2189 if (SextVal == ((i << 16) | (i >> (TypeShiftAmt-16)))) {
2190 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2191 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG);
2192 }
2193 // t = vsplti c, result = vsldoi t, t, 3
2194 if (SextVal == ((i << 24) | (i >> (TypeShiftAmt-24)))) {
2195 SDOperand T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG);
2196 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG);
2197 }
Chris Lattner6876e662006-04-17 06:58:41 +00002198 }
2199
Chris Lattner6876e662006-04-17 06:58:41 +00002200 // Three instruction sequences.
2201
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002202 // Odd, in range [17,31]: (vsplti C)-(vsplti -16).
2203 if (SextVal >= 0 && SextVal <= 31) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002204 SDOperand LHS = BuildSplatI(SextVal-16, SplatSize, MVT::Other, DAG);
2205 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
2206 LHS = DAG.getNode(ISD::SUB, Op.getValueType(), LHS, RHS);
2207 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00002208 }
2209 // Odd, in range [-31,-17]: (vsplti C)+(vsplti -16).
2210 if (SextVal >= -31 && SextVal <= 0) {
Chris Lattner15eb3292006-11-29 19:58:49 +00002211 SDOperand LHS = BuildSplatI(SextVal+16, SplatSize, MVT::Other, DAG);
2212 SDOperand RHS = BuildSplatI(-16, SplatSize, MVT::Other, DAG);
2213 LHS = DAG.getNode(ISD::ADD, Op.getValueType(), LHS, RHS);
2214 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), LHS);
Chris Lattnerf1b47082006-04-14 05:19:18 +00002215 }
2216 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00002217
Chris Lattnerf1b47082006-04-14 05:19:18 +00002218 return SDOperand();
2219}
2220
Chris Lattner59138102006-04-17 05:28:54 +00002221/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2222/// the specified operations to build the shuffle.
2223static SDOperand GeneratePerfectShuffle(unsigned PFEntry, SDOperand LHS,
2224 SDOperand RHS, SelectionDAG &DAG) {
2225 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2226 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2227 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2228
2229 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00002230 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00002231 OP_VMRGHW,
2232 OP_VMRGLW,
2233 OP_VSPLTISW0,
2234 OP_VSPLTISW1,
2235 OP_VSPLTISW2,
2236 OP_VSPLTISW3,
2237 OP_VSLDOI4,
2238 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00002239 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00002240 };
2241
2242 if (OpNum == OP_COPY) {
2243 if (LHSID == (1*9+2)*9+3) return LHS;
2244 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2245 return RHS;
2246 }
2247
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002248 SDOperand OpLHS, OpRHS;
2249 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG);
2250 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG);
2251
Chris Lattner59138102006-04-17 05:28:54 +00002252 unsigned ShufIdxs[16];
2253 switch (OpNum) {
2254 default: assert(0 && "Unknown i32 permute!");
2255 case OP_VMRGHW:
2256 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
2257 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
2258 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
2259 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
2260 break;
2261 case OP_VMRGLW:
2262 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
2263 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
2264 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
2265 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
2266 break;
2267 case OP_VSPLTISW0:
2268 for (unsigned i = 0; i != 16; ++i)
2269 ShufIdxs[i] = (i&3)+0;
2270 break;
2271 case OP_VSPLTISW1:
2272 for (unsigned i = 0; i != 16; ++i)
2273 ShufIdxs[i] = (i&3)+4;
2274 break;
2275 case OP_VSPLTISW2:
2276 for (unsigned i = 0; i != 16; ++i)
2277 ShufIdxs[i] = (i&3)+8;
2278 break;
2279 case OP_VSPLTISW3:
2280 for (unsigned i = 0; i != 16; ++i)
2281 ShufIdxs[i] = (i&3)+12;
2282 break;
2283 case OP_VSLDOI4:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002284 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002285 case OP_VSLDOI8:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002286 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002287 case OP_VSLDOI12:
Chris Lattnerbdd558c2006-04-17 17:55:10 +00002288 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG);
Chris Lattner59138102006-04-17 05:28:54 +00002289 }
Chris Lattnere2199452006-08-11 17:38:39 +00002290 SDOperand Ops[16];
Chris Lattner59138102006-04-17 05:28:54 +00002291 for (unsigned i = 0; i != 16; ++i)
Chris Lattnere2199452006-08-11 17:38:39 +00002292 Ops[i] = DAG.getConstant(ShufIdxs[i], MVT::i32);
Chris Lattner59138102006-04-17 05:28:54 +00002293
2294 return DAG.getNode(ISD::VECTOR_SHUFFLE, OpLHS.getValueType(), OpLHS, OpRHS,
Chris Lattnere2199452006-08-11 17:38:39 +00002295 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner59138102006-04-17 05:28:54 +00002296}
2297
Chris Lattnerf1b47082006-04-14 05:19:18 +00002298/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
2299/// is a shuffle we can handle in a single instruction, return it. Otherwise,
2300/// return the code it can be lowered into. Worst case, it can always be
2301/// lowered into a vperm.
2302static SDOperand LowerVECTOR_SHUFFLE(SDOperand Op, SelectionDAG &DAG) {
2303 SDOperand V1 = Op.getOperand(0);
2304 SDOperand V2 = Op.getOperand(1);
2305 SDOperand PermMask = Op.getOperand(2);
2306
2307 // Cases that are handled by instructions that take permute immediates
2308 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
2309 // selected by the instruction selector.
2310 if (V2.getOpcode() == ISD::UNDEF) {
2311 if (PPC::isSplatShuffleMask(PermMask.Val, 1) ||
2312 PPC::isSplatShuffleMask(PermMask.Val, 2) ||
2313 PPC::isSplatShuffleMask(PermMask.Val, 4) ||
2314 PPC::isVPKUWUMShuffleMask(PermMask.Val, true) ||
2315 PPC::isVPKUHUMShuffleMask(PermMask.Val, true) ||
2316 PPC::isVSLDOIShuffleMask(PermMask.Val, true) != -1 ||
2317 PPC::isVMRGLShuffleMask(PermMask.Val, 1, true) ||
2318 PPC::isVMRGLShuffleMask(PermMask.Val, 2, true) ||
2319 PPC::isVMRGLShuffleMask(PermMask.Val, 4, true) ||
2320 PPC::isVMRGHShuffleMask(PermMask.Val, 1, true) ||
2321 PPC::isVMRGHShuffleMask(PermMask.Val, 2, true) ||
2322 PPC::isVMRGHShuffleMask(PermMask.Val, 4, true)) {
2323 return Op;
2324 }
2325 }
2326
2327 // Altivec has a variety of "shuffle immediates" that take two vector inputs
2328 // and produce a fixed permutation. If any of these match, do not lower to
2329 // VPERM.
2330 if (PPC::isVPKUWUMShuffleMask(PermMask.Val, false) ||
2331 PPC::isVPKUHUMShuffleMask(PermMask.Val, false) ||
2332 PPC::isVSLDOIShuffleMask(PermMask.Val, false) != -1 ||
2333 PPC::isVMRGLShuffleMask(PermMask.Val, 1, false) ||
2334 PPC::isVMRGLShuffleMask(PermMask.Val, 2, false) ||
2335 PPC::isVMRGLShuffleMask(PermMask.Val, 4, false) ||
2336 PPC::isVMRGHShuffleMask(PermMask.Val, 1, false) ||
2337 PPC::isVMRGHShuffleMask(PermMask.Val, 2, false) ||
2338 PPC::isVMRGHShuffleMask(PermMask.Val, 4, false))
2339 return Op;
2340
Chris Lattner59138102006-04-17 05:28:54 +00002341 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
2342 // perfect shuffle table to emit an optimal matching sequence.
2343 unsigned PFIndexes[4];
2344 bool isFourElementShuffle = true;
2345 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
2346 unsigned EltNo = 8; // Start out undef.
2347 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
2348 if (PermMask.getOperand(i*4+j).getOpcode() == ISD::UNDEF)
2349 continue; // Undef, ignore it.
2350
2351 unsigned ByteSource =
2352 cast<ConstantSDNode>(PermMask.getOperand(i*4+j))->getValue();
2353 if ((ByteSource & 3) != j) {
2354 isFourElementShuffle = false;
2355 break;
2356 }
2357
2358 if (EltNo == 8) {
2359 EltNo = ByteSource/4;
2360 } else if (EltNo != ByteSource/4) {
2361 isFourElementShuffle = false;
2362 break;
2363 }
2364 }
2365 PFIndexes[i] = EltNo;
2366 }
2367
2368 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
2369 // perfect shuffle vector to determine if it is cost effective to do this as
2370 // discrete instructions, or whether we should use a vperm.
2371 if (isFourElementShuffle) {
2372 // Compute the index in the perfect shuffle table.
2373 unsigned PFTableIndex =
2374 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2375
2376 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2377 unsigned Cost = (PFEntry >> 30);
2378
2379 // Determining when to avoid vperm is tricky. Many things affect the cost
2380 // of vperm, particularly how many times the perm mask needs to be computed.
2381 // For example, if the perm mask can be hoisted out of a loop or is already
2382 // used (perhaps because there are multiple permutes with the same shuffle
2383 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
2384 // the loop requires an extra register.
2385 //
2386 // As a compromise, we only emit discrete instructions if the shuffle can be
2387 // generated in 3 or fewer operations. When we have loop information
2388 // available, if this block is within a loop, we should avoid using vperm
2389 // for 3-operation perms and use a constant pool load instead.
2390 if (Cost < 3)
2391 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG);
2392 }
Chris Lattnerf1b47082006-04-14 05:19:18 +00002393
2394 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
2395 // vector that will get spilled to the constant pool.
2396 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
2397
2398 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
2399 // that it is in input element units, not in bytes. Convert now.
2400 MVT::ValueType EltVT = MVT::getVectorBaseType(V1.getValueType());
2401 unsigned BytesPerElement = MVT::getSizeInBits(EltVT)/8;
2402
Chris Lattnere2199452006-08-11 17:38:39 +00002403 SmallVector<SDOperand, 16> ResultMask;
Chris Lattnerf1b47082006-04-14 05:19:18 +00002404 for (unsigned i = 0, e = PermMask.getNumOperands(); i != e; ++i) {
Chris Lattner730b4562006-04-15 23:48:05 +00002405 unsigned SrcElt;
2406 if (PermMask.getOperand(i).getOpcode() == ISD::UNDEF)
2407 SrcElt = 0;
2408 else
2409 SrcElt = cast<ConstantSDNode>(PermMask.getOperand(i))->getValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00002410
2411 for (unsigned j = 0; j != BytesPerElement; ++j)
2412 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
2413 MVT::i8));
2414 }
2415
Chris Lattnere2199452006-08-11 17:38:39 +00002416 SDOperand VPermMask = DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8,
2417 &ResultMask[0], ResultMask.size());
Chris Lattnerf1b47082006-04-14 05:19:18 +00002418 return DAG.getNode(PPCISD::VPERM, V1.getValueType(), V1, V2, VPermMask);
2419}
2420
Chris Lattner90564f22006-04-18 17:59:36 +00002421/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
2422/// altivec comparison. If it is, return true and fill in Opc/isDot with
2423/// information about the intrinsic.
2424static bool getAltivecCompareInfo(SDOperand Intrin, int &CompareOpc,
2425 bool &isDot) {
2426 unsigned IntrinsicID = cast<ConstantSDNode>(Intrin.getOperand(0))->getValue();
2427 CompareOpc = -1;
2428 isDot = false;
2429 switch (IntrinsicID) {
2430 default: return false;
2431 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00002432 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
2433 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
2434 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
2435 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
2436 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
2437 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
2438 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
2439 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
2440 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
2441 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
2442 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
2443 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
2444 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
2445
2446 // Normal Comparisons.
2447 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
2448 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
2449 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
2450 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
2451 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
2452 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
2453 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
2454 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
2455 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
2456 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
2457 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
2458 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
2459 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
2460 }
Chris Lattner90564f22006-04-18 17:59:36 +00002461 return true;
2462}
2463
2464/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
2465/// lower, do it, otherwise return null.
2466static SDOperand LowerINTRINSIC_WO_CHAIN(SDOperand Op, SelectionDAG &DAG) {
2467 // If this is a lowered altivec predicate compare, CompareOpc is set to the
2468 // opcode number of the comparison.
2469 int CompareOpc;
2470 bool isDot;
2471 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
2472 return SDOperand(); // Don't custom lower most intrinsics.
Chris Lattner1a635d62006-04-14 06:01:58 +00002473
Chris Lattner90564f22006-04-18 17:59:36 +00002474 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00002475 if (!isDot) {
2476 SDOperand Tmp = DAG.getNode(PPCISD::VCMP, Op.getOperand(2).getValueType(),
2477 Op.getOperand(1), Op.getOperand(2),
2478 DAG.getConstant(CompareOpc, MVT::i32));
2479 return DAG.getNode(ISD::BIT_CONVERT, Op.getValueType(), Tmp);
2480 }
2481
2482 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner79e490a2006-08-11 17:18:05 +00002483 SDOperand Ops[] = {
2484 Op.getOperand(2), // LHS
2485 Op.getOperand(3), // RHS
2486 DAG.getConstant(CompareOpc, MVT::i32)
2487 };
Chris Lattner1a635d62006-04-14 06:01:58 +00002488 std::vector<MVT::ValueType> VTs;
Chris Lattner1a635d62006-04-14 06:01:58 +00002489 VTs.push_back(Op.getOperand(2).getValueType());
2490 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002491 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner1a635d62006-04-14 06:01:58 +00002492
2493 // Now that we have the comparison, emit a copy from the CR to a GPR.
2494 // This is flagged to the above dot comparison.
2495 SDOperand Flags = DAG.getNode(PPCISD::MFCR, MVT::i32,
2496 DAG.getRegister(PPC::CR6, MVT::i32),
2497 CompNode.getValue(1));
2498
2499 // Unpack the result based on how the target uses it.
2500 unsigned BitNo; // Bit # of CR6.
2501 bool InvertBit; // Invert result?
2502 switch (cast<ConstantSDNode>(Op.getOperand(1))->getValue()) {
2503 default: // Can't happen, don't crash on invalid number though.
2504 case 0: // Return the value of the EQ bit of CR6.
2505 BitNo = 0; InvertBit = false;
2506 break;
2507 case 1: // Return the inverted value of the EQ bit of CR6.
2508 BitNo = 0; InvertBit = true;
2509 break;
2510 case 2: // Return the value of the LT bit of CR6.
2511 BitNo = 2; InvertBit = false;
2512 break;
2513 case 3: // Return the inverted value of the LT bit of CR6.
2514 BitNo = 2; InvertBit = true;
2515 break;
2516 }
2517
2518 // Shift the bit into the low position.
2519 Flags = DAG.getNode(ISD::SRL, MVT::i32, Flags,
2520 DAG.getConstant(8-(3-BitNo), MVT::i32));
2521 // Isolate the bit.
2522 Flags = DAG.getNode(ISD::AND, MVT::i32, Flags,
2523 DAG.getConstant(1, MVT::i32));
2524
2525 // If we are supposed to, toggle the bit.
2526 if (InvertBit)
2527 Flags = DAG.getNode(ISD::XOR, MVT::i32, Flags,
2528 DAG.getConstant(1, MVT::i32));
2529 return Flags;
2530}
2531
2532static SDOperand LowerSCALAR_TO_VECTOR(SDOperand Op, SelectionDAG &DAG) {
2533 // Create a stack slot that is 16-byte aligned.
2534 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
2535 int FrameIdx = FrameInfo->CreateStackObject(16, 16);
Chris Lattner0d72a202006-07-28 16:45:47 +00002536 MVT::ValueType PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2537 SDOperand FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Chris Lattner1a635d62006-04-14 06:01:58 +00002538
2539 // Store the input value into Value#0 of the stack slot.
Evan Cheng786225a2006-10-05 23:01:46 +00002540 SDOperand Store = DAG.getStore(DAG.getEntryNode(),
Evan Cheng8b2794a2006-10-13 21:14:26 +00002541 Op.getOperand(0), FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002542 // Load it out.
Evan Cheng466685d2006-10-09 20:57:25 +00002543 return DAG.getLoad(Op.getValueType(), Store, FIdx, NULL, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00002544}
2545
Chris Lattnere7c768e2006-04-18 03:24:30 +00002546static SDOperand LowerMUL(SDOperand Op, SelectionDAG &DAG) {
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002547 if (Op.getValueType() == MVT::v4i32) {
2548 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2549
2550 SDOperand Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG);
2551 SDOperand Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG); // +16 as shift amt.
2552
2553 SDOperand RHSSwap = // = vrlw RHS, 16
2554 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG);
2555
2556 // Shrinkify inputs to v8i16.
2557 LHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, LHS);
2558 RHS = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHS);
2559 RHSSwap = DAG.getNode(ISD::BIT_CONVERT, MVT::v8i16, RHSSwap);
2560
2561 // Low parts multiplied together, generating 32-bit results (we ignore the
2562 // top parts).
2563 SDOperand LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
2564 LHS, RHS, DAG, MVT::v4i32);
2565
2566 SDOperand HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
2567 LHS, RHSSwap, Zero, DAG, MVT::v4i32);
2568 // Shift the high parts up 16 bits.
2569 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd, Neg16, DAG);
2570 return DAG.getNode(ISD::ADD, MVT::v4i32, LoProd, HiProd);
2571 } else if (Op.getValueType() == MVT::v8i16) {
2572 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2573
Chris Lattnercea2aa72006-04-18 04:28:57 +00002574 SDOperand Zero = BuildSplatI(0, 1, MVT::v8i16, DAG);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002575
Chris Lattnercea2aa72006-04-18 04:28:57 +00002576 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
2577 LHS, RHS, Zero, DAG);
Chris Lattner19a81522006-04-18 03:57:35 +00002578 } else if (Op.getValueType() == MVT::v16i8) {
2579 SDOperand LHS = Op.getOperand(0), RHS = Op.getOperand(1);
2580
2581 // Multiply the even 8-bit parts, producing 16-bit sums.
2582 SDOperand EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
2583 LHS, RHS, DAG, MVT::v8i16);
2584 EvenParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, EvenParts);
2585
2586 // Multiply the odd 8-bit parts, producing 16-bit sums.
2587 SDOperand OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
2588 LHS, RHS, DAG, MVT::v8i16);
2589 OddParts = DAG.getNode(ISD::BIT_CONVERT, MVT::v16i8, OddParts);
2590
2591 // Merge the results together.
Chris Lattnere2199452006-08-11 17:38:39 +00002592 SDOperand Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00002593 for (unsigned i = 0; i != 8; ++i) {
Chris Lattnere2199452006-08-11 17:38:39 +00002594 Ops[i*2 ] = DAG.getConstant(2*i+1, MVT::i8);
2595 Ops[i*2+1] = DAG.getConstant(2*i+1+16, MVT::i8);
Chris Lattner19a81522006-04-18 03:57:35 +00002596 }
Chris Lattner19a81522006-04-18 03:57:35 +00002597 return DAG.getNode(ISD::VECTOR_SHUFFLE, MVT::v16i8, EvenParts, OddParts,
Chris Lattnere2199452006-08-11 17:38:39 +00002598 DAG.getNode(ISD::BUILD_VECTOR, MVT::v16i8, Ops, 16));
Chris Lattner72dd9bd2006-04-18 03:43:48 +00002599 } else {
2600 assert(0 && "Unknown mul to lower!");
2601 abort();
2602 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00002603}
2604
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002605/// LowerOperation - Provide custom lowering hooks for some operations.
2606///
Nate Begeman21e463b2005-10-16 05:39:50 +00002607SDOperand PPCTargetLowering::LowerOperation(SDOperand Op, SelectionDAG &DAG) {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002608 switch (Op.getOpcode()) {
2609 default: assert(0 && "Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00002610 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
2611 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00002612 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002613 case ISD::SETCC: return LowerSETCC(Op, DAG);
2614 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Chris Lattneref957102006-06-21 00:34:03 +00002615 case ISD::FORMAL_ARGUMENTS:
Chris Lattnerc91a4752006-06-26 22:48:35 +00002616 return LowerFORMAL_ARGUMENTS(Op, DAG, VarArgsFrameIndex);
Chris Lattnerabde4602006-05-16 22:56:08 +00002617 case ISD::CALL: return LowerCALL(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00002618 case ISD::RET: return LowerRET(Op, DAG);
Jim Laskeyefc7e522006-12-04 22:04:42 +00002619 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002620 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG,
2621 PPCSubTarget);
Chris Lattner7c0d6642005-10-02 06:37:13 +00002622
Chris Lattner1a635d62006-04-14 06:01:58 +00002623 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
2624 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
2625 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002626
Chris Lattner1a635d62006-04-14 06:01:58 +00002627 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00002628 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
2629 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
2630 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002631
Chris Lattner1a635d62006-04-14 06:01:58 +00002632 // Vector-related lowering.
2633 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2634 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2635 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
2636 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00002637 case ISD::MUL: return LowerMUL(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00002638 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00002639 return SDOperand();
2640}
2641
Chris Lattner1a635d62006-04-14 06:01:58 +00002642//===----------------------------------------------------------------------===//
2643// Other Lowering Code
2644//===----------------------------------------------------------------------===//
2645
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002646MachineBasicBlock *
Nate Begeman21e463b2005-10-16 05:39:50 +00002647PPCTargetLowering::InsertAtEndOfBasicBlock(MachineInstr *MI,
2648 MachineBasicBlock *BB) {
Evan Chengc0f64ff2006-11-27 23:37:22 +00002649 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Chris Lattnerc08f9022006-06-27 00:04:13 +00002650 assert((MI->getOpcode() == PPC::SELECT_CC_I4 ||
2651 MI->getOpcode() == PPC::SELECT_CC_I8 ||
Chris Lattner919c0322005-10-01 01:35:02 +00002652 MI->getOpcode() == PPC::SELECT_CC_F4 ||
Chris Lattner710ff322006-04-08 22:45:08 +00002653 MI->getOpcode() == PPC::SELECT_CC_F8 ||
2654 MI->getOpcode() == PPC::SELECT_CC_VRRC) &&
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002655 "Unexpected instr type to insert");
2656
2657 // To "insert" a SELECT_CC instruction, we actually have to insert the diamond
2658 // control-flow pattern. The incoming instruction knows the destination vreg
2659 // to set, the condition code register to branch on, the true/false values to
2660 // select between, and a branch opcode to use.
2661 const BasicBlock *LLVM_BB = BB->getBasicBlock();
2662 ilist<MachineBasicBlock>::iterator It = BB;
2663 ++It;
2664
2665 // thisMBB:
2666 // ...
2667 // TrueVal = ...
2668 // cmpTY ccX, r1, r2
2669 // bCC copy1MBB
2670 // fallthrough --> copy0MBB
2671 MachineBasicBlock *thisMBB = BB;
2672 MachineBasicBlock *copy0MBB = new MachineBasicBlock(LLVM_BB);
2673 MachineBasicBlock *sinkMBB = new MachineBasicBlock(LLVM_BB);
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002674 unsigned SelectPred = MI->getOperand(4).getImm();
Evan Chengc0f64ff2006-11-27 23:37:22 +00002675 BuildMI(BB, TII->get(PPC::BCC))
Chris Lattner18258c62006-11-17 22:37:34 +00002676 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002677 MachineFunction *F = BB->getParent();
2678 F->getBasicBlockList().insert(It, copy0MBB);
2679 F->getBasicBlockList().insert(It, sinkMBB);
Nate Begemanf15485a2006-03-27 01:32:24 +00002680 // Update machine-CFG edges by first adding all successors of the current
2681 // block to the new block which will contain the Phi node for the select.
2682 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2683 e = BB->succ_end(); i != e; ++i)
2684 sinkMBB->addSuccessor(*i);
2685 // Next, remove all successors of the current block, and add the true
2686 // and fallthrough blocks as its successors.
2687 while(!BB->succ_empty())
2688 BB->removeSuccessor(BB->succ_begin());
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002689 BB->addSuccessor(copy0MBB);
2690 BB->addSuccessor(sinkMBB);
2691
2692 // copy0MBB:
2693 // %FalseValue = ...
2694 // # fallthrough to sinkMBB
2695 BB = copy0MBB;
2696
2697 // Update machine-CFG edges
2698 BB->addSuccessor(sinkMBB);
2699
2700 // sinkMBB:
2701 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2702 // ...
2703 BB = sinkMBB;
Evan Chengc0f64ff2006-11-27 23:37:22 +00002704 BuildMI(BB, TII->get(PPC::PHI), MI->getOperand(0).getReg())
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00002705 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
2706 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2707
2708 delete MI; // The pseudo instruction is gone now.
2709 return BB;
2710}
2711
Chris Lattner1a635d62006-04-14 06:01:58 +00002712//===----------------------------------------------------------------------===//
2713// Target Optimization Hooks
2714//===----------------------------------------------------------------------===//
2715
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002716SDOperand PPCTargetLowering::PerformDAGCombine(SDNode *N,
2717 DAGCombinerInfo &DCI) const {
2718 TargetMachine &TM = getTargetMachine();
2719 SelectionDAG &DAG = DCI.DAG;
2720 switch (N->getOpcode()) {
2721 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00002722 case PPCISD::SHL:
2723 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2724 if (C->getValue() == 0) // 0 << V -> 0.
2725 return N->getOperand(0);
2726 }
2727 break;
2728 case PPCISD::SRL:
2729 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2730 if (C->getValue() == 0) // 0 >>u V -> 0.
2731 return N->getOperand(0);
2732 }
2733 break;
2734 case PPCISD::SRA:
2735 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
2736 if (C->getValue() == 0 || // 0 >>s V -> 0.
2737 C->isAllOnesValue()) // -1 >>s V -> -1.
2738 return N->getOperand(0);
2739 }
2740 break;
2741
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002742 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00002743 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002744 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
2745 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
2746 // We allow the src/dst to be either f32/f64, but the intermediate
2747 // type must be i64.
2748 if (N->getOperand(0).getValueType() == MVT::i64) {
2749 SDOperand Val = N->getOperand(0).getOperand(0);
2750 if (Val.getValueType() == MVT::f32) {
2751 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2752 DCI.AddToWorklist(Val.Val);
2753 }
2754
2755 Val = DAG.getNode(PPCISD::FCTIDZ, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002756 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002757 Val = DAG.getNode(PPCISD::FCFID, MVT::f64, Val);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002758 DCI.AddToWorklist(Val.Val);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00002759 if (N->getValueType(0) == MVT::f32) {
2760 Val = DAG.getNode(ISD::FP_ROUND, MVT::f32, Val);
2761 DCI.AddToWorklist(Val.Val);
2762 }
2763 return Val;
2764 } else if (N->getOperand(0).getValueType() == MVT::i32) {
2765 // If the intermediate type is i32, we can avoid the load/store here
2766 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002767 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002768 }
2769 }
2770 break;
Chris Lattner51269842006-03-01 05:50:56 +00002771 case ISD::STORE:
2772 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
2773 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
2774 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
2775 N->getOperand(1).getValueType() == MVT::i32) {
2776 SDOperand Val = N->getOperand(1).getOperand(0);
2777 if (Val.getValueType() == MVT::f32) {
2778 Val = DAG.getNode(ISD::FP_EXTEND, MVT::f64, Val);
2779 DCI.AddToWorklist(Val.Val);
2780 }
2781 Val = DAG.getNode(PPCISD::FCTIWZ, MVT::f64, Val);
2782 DCI.AddToWorklist(Val.Val);
2783
2784 Val = DAG.getNode(PPCISD::STFIWX, MVT::Other, N->getOperand(0), Val,
2785 N->getOperand(2), N->getOperand(3));
2786 DCI.AddToWorklist(Val.Val);
2787 return Val;
2788 }
Chris Lattnerd9989382006-07-10 20:56:58 +00002789
2790 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
2791 if (N->getOperand(1).getOpcode() == ISD::BSWAP &&
2792 N->getOperand(1).Val->hasOneUse() &&
2793 (N->getOperand(1).getValueType() == MVT::i32 ||
2794 N->getOperand(1).getValueType() == MVT::i16)) {
2795 SDOperand BSwapOp = N->getOperand(1).getOperand(0);
2796 // Do an any-extend to 32-bits if this is a half-word input.
2797 if (BSwapOp.getValueType() == MVT::i16)
2798 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, MVT::i32, BSwapOp);
2799
2800 return DAG.getNode(PPCISD::STBRX, MVT::Other, N->getOperand(0), BSwapOp,
2801 N->getOperand(2), N->getOperand(3),
2802 DAG.getValueType(N->getOperand(1).getValueType()));
2803 }
2804 break;
2805 case ISD::BSWAP:
2806 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Evan Cheng466685d2006-10-09 20:57:25 +00002807 if (ISD::isNON_EXTLoad(N->getOperand(0).Val) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00002808 N->getOperand(0).hasOneUse() &&
2809 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16)) {
2810 SDOperand Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00002811 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00002812 // Create the byte-swapping load.
2813 std::vector<MVT::ValueType> VTs;
2814 VTs.push_back(MVT::i32);
2815 VTs.push_back(MVT::Other);
Evan Cheng466685d2006-10-09 20:57:25 +00002816 SDOperand SV = DAG.getSrcValue(LD->getSrcValue(), LD->getSrcValueOffset());
Chris Lattner79e490a2006-08-11 17:18:05 +00002817 SDOperand Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00002818 LD->getChain(), // Chain
2819 LD->getBasePtr(), // Ptr
2820 SV, // SrcValue
Chris Lattner79e490a2006-08-11 17:18:05 +00002821 DAG.getValueType(N->getValueType(0)) // VT
2822 };
2823 SDOperand BSLoad = DAG.getNode(PPCISD::LBRX, VTs, Ops, 4);
Chris Lattnerd9989382006-07-10 20:56:58 +00002824
2825 // If this is an i16 load, insert the truncate.
2826 SDOperand ResVal = BSLoad;
2827 if (N->getValueType(0) == MVT::i16)
2828 ResVal = DAG.getNode(ISD::TRUNCATE, MVT::i16, BSLoad);
2829
2830 // First, combine the bswap away. This makes the value produced by the
2831 // load dead.
2832 DCI.CombineTo(N, ResVal);
2833
2834 // Next, combine the load away, we give it a bogus result value but a real
2835 // chain result. The result value is dead because the bswap is dead.
2836 DCI.CombineTo(Load.Val, ResVal, BSLoad.getValue(1));
2837
2838 // Return N so it doesn't get rechecked!
2839 return SDOperand(N, 0);
2840 }
2841
Chris Lattner51269842006-03-01 05:50:56 +00002842 break;
Chris Lattner4468c222006-03-31 06:02:07 +00002843 case PPCISD::VCMP: {
2844 // If a VCMPo node already exists with exactly the same operands as this
2845 // node, use its result instead of this node (VCMPo computes both a CR6 and
2846 // a normal output).
2847 //
2848 if (!N->getOperand(0).hasOneUse() &&
2849 !N->getOperand(1).hasOneUse() &&
2850 !N->getOperand(2).hasOneUse()) {
2851
2852 // Scan all of the users of the LHS, looking for VCMPo's that match.
2853 SDNode *VCMPoNode = 0;
2854
2855 SDNode *LHSN = N->getOperand(0).Val;
2856 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
2857 UI != E; ++UI)
2858 if ((*UI)->getOpcode() == PPCISD::VCMPo &&
2859 (*UI)->getOperand(1) == N->getOperand(1) &&
2860 (*UI)->getOperand(2) == N->getOperand(2) &&
2861 (*UI)->getOperand(0) == N->getOperand(0)) {
2862 VCMPoNode = *UI;
2863 break;
2864 }
2865
Chris Lattner00901202006-04-18 18:28:22 +00002866 // If there is no VCMPo node, or if the flag value has a single use, don't
2867 // transform this.
2868 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
2869 break;
2870
2871 // Look at the (necessarily single) use of the flag value. If it has a
2872 // chain, this transformation is more complex. Note that multiple things
2873 // could use the value result, which we should ignore.
2874 SDNode *FlagUser = 0;
2875 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
2876 FlagUser == 0; ++UI) {
2877 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
2878 SDNode *User = *UI;
2879 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
2880 if (User->getOperand(i) == SDOperand(VCMPoNode, 1)) {
2881 FlagUser = User;
2882 break;
2883 }
2884 }
2885 }
2886
2887 // If the user is a MFCR instruction, we know this is safe. Otherwise we
2888 // give up for right now.
2889 if (FlagUser->getOpcode() == PPCISD::MFCR)
Chris Lattner4468c222006-03-31 06:02:07 +00002890 return SDOperand(VCMPoNode, 0);
2891 }
2892 break;
2893 }
Chris Lattner90564f22006-04-18 17:59:36 +00002894 case ISD::BR_CC: {
2895 // If this is a branch on an altivec predicate comparison, lower this so
2896 // that we don't have to do a MFCR: instead, branch directly on CR6. This
2897 // lowering is done pre-legalize, because the legalizer lowers the predicate
2898 // compare down to code that is difficult to reassemble.
2899 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
2900 SDOperand LHS = N->getOperand(2), RHS = N->getOperand(3);
2901 int CompareOpc;
2902 bool isDot;
2903
2904 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
2905 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
2906 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
2907 assert(isDot && "Can't compare against a vector result!");
2908
2909 // If this is a comparison against something other than 0/1, then we know
2910 // that the condition is never/always true.
2911 unsigned Val = cast<ConstantSDNode>(RHS)->getValue();
2912 if (Val != 0 && Val != 1) {
2913 if (CC == ISD::SETEQ) // Cond never true, remove branch.
2914 return N->getOperand(0);
2915 // Always !=, turn it into an unconditional branch.
2916 return DAG.getNode(ISD::BR, MVT::Other,
2917 N->getOperand(0), N->getOperand(4));
2918 }
2919
2920 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
2921
2922 // Create the PPCISD altivec 'dot' comparison node.
Chris Lattner90564f22006-04-18 17:59:36 +00002923 std::vector<MVT::ValueType> VTs;
Chris Lattner79e490a2006-08-11 17:18:05 +00002924 SDOperand Ops[] = {
2925 LHS.getOperand(2), // LHS of compare
2926 LHS.getOperand(3), // RHS of compare
2927 DAG.getConstant(CompareOpc, MVT::i32)
2928 };
Chris Lattner90564f22006-04-18 17:59:36 +00002929 VTs.push_back(LHS.getOperand(2).getValueType());
2930 VTs.push_back(MVT::Flag);
Chris Lattner79e490a2006-08-11 17:18:05 +00002931 SDOperand CompNode = DAG.getNode(PPCISD::VCMPo, VTs, Ops, 3);
Chris Lattner90564f22006-04-18 17:59:36 +00002932
2933 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002934 PPC::Predicate CompOpc;
Chris Lattner90564f22006-04-18 17:59:36 +00002935 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getValue()) {
2936 default: // Can't happen, don't crash on invalid number though.
2937 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002938 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00002939 break;
2940 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002941 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00002942 break;
2943 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002944 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00002945 break;
2946 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00002947 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00002948 break;
2949 }
2950
2951 return DAG.getNode(PPCISD::COND_BRANCH, MVT::Other, N->getOperand(0),
Chris Lattner90564f22006-04-18 17:59:36 +00002952 DAG.getConstant(CompOpc, MVT::i32),
Chris Lattner18258c62006-11-17 22:37:34 +00002953 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00002954 N->getOperand(4), CompNode.getValue(1));
2955 }
2956 break;
2957 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00002958 }
2959
2960 return SDOperand();
2961}
2962
Chris Lattner1a635d62006-04-14 06:01:58 +00002963//===----------------------------------------------------------------------===//
2964// Inline Assembly Support
2965//===----------------------------------------------------------------------===//
2966
Chris Lattnerbbe77de2006-04-02 06:26:07 +00002967void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDOperand Op,
2968 uint64_t Mask,
2969 uint64_t &KnownZero,
2970 uint64_t &KnownOne,
2971 unsigned Depth) const {
2972 KnownZero = 0;
2973 KnownOne = 0;
2974 switch (Op.getOpcode()) {
2975 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00002976 case PPCISD::LBRX: {
2977 // lhbrx is known to have the top bits cleared out.
2978 if (cast<VTSDNode>(Op.getOperand(3))->getVT() == MVT::i16)
2979 KnownZero = 0xFFFF0000;
2980 break;
2981 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00002982 case ISD::INTRINSIC_WO_CHAIN: {
2983 switch (cast<ConstantSDNode>(Op.getOperand(0))->getValue()) {
2984 default: break;
2985 case Intrinsic::ppc_altivec_vcmpbfp_p:
2986 case Intrinsic::ppc_altivec_vcmpeqfp_p:
2987 case Intrinsic::ppc_altivec_vcmpequb_p:
2988 case Intrinsic::ppc_altivec_vcmpequh_p:
2989 case Intrinsic::ppc_altivec_vcmpequw_p:
2990 case Intrinsic::ppc_altivec_vcmpgefp_p:
2991 case Intrinsic::ppc_altivec_vcmpgtfp_p:
2992 case Intrinsic::ppc_altivec_vcmpgtsb_p:
2993 case Intrinsic::ppc_altivec_vcmpgtsh_p:
2994 case Intrinsic::ppc_altivec_vcmpgtsw_p:
2995 case Intrinsic::ppc_altivec_vcmpgtub_p:
2996 case Intrinsic::ppc_altivec_vcmpgtuh_p:
2997 case Intrinsic::ppc_altivec_vcmpgtuw_p:
2998 KnownZero = ~1U; // All bits but the low one are known to be zero.
2999 break;
3000 }
3001 }
3002 }
3003}
3004
3005
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00003006/// getConstraintType - Given a constraint letter, return the type of
3007/// constraint it is for this target.
3008PPCTargetLowering::ConstraintType
3009PPCTargetLowering::getConstraintType(char ConstraintLetter) const {
3010 switch (ConstraintLetter) {
3011 default: break;
3012 case 'b':
3013 case 'r':
3014 case 'f':
3015 case 'v':
3016 case 'y':
3017 return C_RegisterClass;
3018 }
3019 return TargetLowering::getConstraintType(ConstraintLetter);
3020}
3021
Chris Lattner331d1bc2006-11-02 01:44:04 +00003022std::pair<unsigned, const TargetRegisterClass*>
3023PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
3024 MVT::ValueType VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00003025 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00003026 // GCC RS6000 Constraint Letters
3027 switch (Constraint[0]) {
3028 case 'b': // R1-R31
3029 case 'r': // R0-R31
3030 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
3031 return std::make_pair(0U, PPC::G8RCRegisterClass);
3032 return std::make_pair(0U, PPC::GPRCRegisterClass);
3033 case 'f':
3034 if (VT == MVT::f32)
3035 return std::make_pair(0U, PPC::F4RCRegisterClass);
3036 else if (VT == MVT::f64)
3037 return std::make_pair(0U, PPC::F8RCRegisterClass);
3038 break;
Chris Lattnerddc787d2006-01-31 19:20:21 +00003039 case 'v':
Chris Lattner331d1bc2006-11-02 01:44:04 +00003040 return std::make_pair(0U, PPC::VRRCRegisterClass);
3041 case 'y': // crrc
3042 return std::make_pair(0U, PPC::CRRCRegisterClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003043 }
3044 }
3045
Chris Lattner331d1bc2006-11-02 01:44:04 +00003046 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00003047}
Chris Lattner763317d2006-02-07 00:47:13 +00003048
Chris Lattner331d1bc2006-11-02 01:44:04 +00003049
Chris Lattner763317d2006-02-07 00:47:13 +00003050// isOperandValidForConstraint
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003051SDOperand PPCTargetLowering::
3052isOperandValidForConstraint(SDOperand Op, char Letter, SelectionDAG &DAG) {
Chris Lattner763317d2006-02-07 00:47:13 +00003053 switch (Letter) {
3054 default: break;
3055 case 'I':
3056 case 'J':
3057 case 'K':
3058 case 'L':
3059 case 'M':
3060 case 'N':
3061 case 'O':
3062 case 'P': {
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003063 if (!isa<ConstantSDNode>(Op)) return SDOperand(0,0);// Must be an immediate.
Chris Lattner763317d2006-02-07 00:47:13 +00003064 unsigned Value = cast<ConstantSDNode>(Op)->getValue();
3065 switch (Letter) {
3066 default: assert(0 && "Unknown constraint letter!");
3067 case 'I': // "I" is a signed 16-bit constant.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003068 if ((short)Value == (int)Value) return Op;
3069 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003070 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
3071 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003072 if ((short)Value == 0) return Op;
3073 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003074 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003075 if ((Value >> 16) == 0) return Op;
3076 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003077 case 'M': // "M" is a constant that is greater than 31.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003078 if (Value > 31) return Op;
3079 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003080 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003081 if ((int)Value > 0 && isPowerOf2_32(Value)) return Op;
3082 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003083 case 'O': // "O" is the constant zero.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003084 if (Value == 0) return Op;
3085 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003086 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003087 if ((short)-Value == (int)-Value) return Op;
3088 break;
Chris Lattner763317d2006-02-07 00:47:13 +00003089 }
3090 break;
3091 }
3092 }
3093
3094 // Handle standard constraint letters.
Chris Lattnerdba1aee2006-10-31 19:40:43 +00003095 return TargetLowering::isOperandValidForConstraint(Op, Letter, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00003096}
Evan Chengc4c62572006-03-13 23:20:37 +00003097
3098/// isLegalAddressImmediate - Return true if the integer value can be used
3099/// as the offset of the target addressing mode.
3100bool PPCTargetLowering::isLegalAddressImmediate(int64_t V) const {
3101 // PPC allows a sign-extended 16-bit immediate field.
3102 return (V > -(1 << 16) && V < (1 << 16)-1);
3103}
Reid Spencer3a9ec242006-08-28 01:02:49 +00003104
3105bool PPCTargetLowering::isLegalAddressImmediate(llvm::GlobalValue* GV) const {
3106 return TargetLowering::isLegalAddressImmediate(GV);
3107}