blob: 8418bb12b99c352a0af2bebf5143f263838a1952 [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
Evan Chengb1712452010-01-27 06:25:16 +000015#define DEBUG_TYPE "x86-isel"
Craig Topper1bf724b2012-02-19 07:15:48 +000016#include "X86ISelLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000018#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000019#include "X86TargetMachine.h"
Chris Lattner8c6ed052009-09-16 01:46:41 +000020#include "X86TargetObjectFile.h"
David Greene583b68f2011-02-17 19:18:59 +000021#include "Utils/X86ShuffleDecode.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000022#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000023#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000024#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000025#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000026#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000027#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000028#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000029#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000030#include "llvm/LLVMContext.h"
Evan Cheng55d42002011-01-08 01:24:27 +000031#include "llvm/CodeGen/IntrinsicLowering.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000032#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000033#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner5e1df8d2010-01-25 23:38:14 +000035#include "llvm/CodeGen/MachineJumpTableInfo.h"
Evan Chenga844bde2008-02-02 04:07:54 +000036#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000038#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000039#include "llvm/MC/MCContext.h"
Daniel Dunbar4e815f82010-03-15 23:51:06 +000040#include "llvm/MC/MCExpr.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000041#include "llvm/MC/MCSymbol.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000042#include "llvm/ADT/SmallSet.h"
Evan Chengb1712452010-01-27 06:25:16 +000043#include "llvm/ADT/Statistic.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000044#include "llvm/ADT/StringExtras.h"
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000045#include "llvm/ADT/VariadicFunction.h"
Evan Cheng485fafc2011-03-21 01:19:09 +000046#include "llvm/Support/CallSite.h"
Chris Lattnerc64daab2010-01-26 05:02:42 +000047#include "llvm/Support/Debug.h"
48#include "llvm/Support/ErrorHandling.h"
49#include "llvm/Support/MathExtras.h"
Rafael Espindola151ab3e2011-08-30 19:47:04 +000050#include "llvm/Target/TargetOptions.h"
Benjamin Kramer9c683542012-01-30 15:16:21 +000051#include <bitset>
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000052using namespace llvm;
53
Evan Chengb1712452010-01-27 06:25:16 +000054STATISTIC(NumTailCalls, "Number of tail calls");
55
Evan Cheng10e86422008-04-25 19:11:04 +000056// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000057static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000058 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000059
David Greenea5f26012011-02-07 19:36:54 +000060/// Generate a DAG to grab 128-bits from a vector > 128 bits. This
61/// sets things up to match to an AVX VEXTRACTF128 instruction or a
David Greene74a579d2011-02-10 16:57:36 +000062/// simple subregister reference. Idx is an index in the 128 bits we
63/// want. It need not be aligned to a 128-bit bounday. That makes
64/// lowering EXTRACT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +000065static SDValue Extract128BitVector(SDValue Vec,
66 SDValue Idx,
67 SelectionDAG &DAG,
68 DebugLoc dl) {
69 EVT VT = Vec.getValueType();
70 assert(VT.getSizeInBits() == 256 && "Unexpected vector size!");
David Greenea5f26012011-02-07 19:36:54 +000071 EVT ElVT = VT.getVectorElementType();
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +000072 int Factor = VT.getSizeInBits()/128;
73 EVT ResultVT = EVT::getVectorVT(*DAG.getContext(), ElVT,
74 VT.getVectorNumElements()/Factor);
David Greenea5f26012011-02-07 19:36:54 +000075
76 // Extract from UNDEF is UNDEF.
77 if (Vec.getOpcode() == ISD::UNDEF)
78 return DAG.getNode(ISD::UNDEF, dl, ResultVT);
79
80 if (isa<ConstantSDNode>(Idx)) {
81 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
82
83 // Extract the relevant 128 bits. Generate an EXTRACT_SUBVECTOR
84 // we can match to VEXTRACTF128.
85 unsigned ElemsPerChunk = 128 / ElVT.getSizeInBits();
86
87 // This is the index of the first element of the 128-bit chunk
88 // we want.
89 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits()) / 128)
90 * ElemsPerChunk);
91
92 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +000093 SDValue Result = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, ResultVT, Vec,
94 VecIdx);
95
96 return Result;
97 }
98
99 return SDValue();
100}
101
102/// Generate a DAG to put 128-bits into a vector > 128 bits. This
103/// sets things up to match to an AVX VINSERTF128 instruction or a
David Greene6b381262011-02-09 15:32:06 +0000104/// simple superregister reference. Idx is an index in the 128 bits
105/// we want. It need not be aligned to a 128-bit bounday. That makes
106/// lowering INSERT_VECTOR_ELT operations easier.
David Greenea5f26012011-02-07 19:36:54 +0000107static SDValue Insert128BitVector(SDValue Result,
108 SDValue Vec,
109 SDValue Idx,
110 SelectionDAG &DAG,
111 DebugLoc dl) {
112 if (isa<ConstantSDNode>(Idx)) {
113 EVT VT = Vec.getValueType();
114 assert(VT.getSizeInBits() == 128 && "Unexpected vector size!");
115
116 EVT ElVT = VT.getVectorElementType();
David Greenea5f26012011-02-07 19:36:54 +0000117 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
David Greenea5f26012011-02-07 19:36:54 +0000118 EVT ResultVT = Result.getValueType();
119
120 // Insert the relevant 128 bits.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000121 unsigned ElemsPerChunk = 128/ElVT.getSizeInBits();
David Greenea5f26012011-02-07 19:36:54 +0000122
123 // This is the index of the first element of the 128-bit chunk
124 // we want.
Bruno Cardoso Lopes67727ca2011-07-21 01:55:27 +0000125 unsigned NormalizedIdxVal = (((IdxVal * ElVT.getSizeInBits())/128)
David Greenea5f26012011-02-07 19:36:54 +0000126 * ElemsPerChunk);
127
128 SDValue VecIdx = DAG.getConstant(NormalizedIdxVal, MVT::i32);
David Greenea5f26012011-02-07 19:36:54 +0000129 Result = DAG.getNode(ISD::INSERT_SUBVECTOR, dl, ResultVT, Result, Vec,
130 VecIdx);
131 return Result;
132 }
133
134 return SDValue();
135}
136
Chris Lattnerf0144122009-07-28 03:13:23 +0000137static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
Evan Cheng2bffee22011-02-01 01:14:13 +0000138 const X86Subtarget *Subtarget = &TM.getSubtarget<X86Subtarget>();
139 bool is64Bit = Subtarget->is64Bit();
NAKAMURA Takumi27635382011-02-05 15:10:54 +0000140
Evan Cheng2bffee22011-02-01 01:14:13 +0000141 if (Subtarget->isTargetEnvMacho()) {
Chris Lattnere019ec12010-12-19 20:07:10 +0000142 if (is64Bit)
143 return new X8664_MachoTargetObjectFile();
Anton Korobeynikov293d5922010-02-21 20:28:15 +0000144 return new TargetLoweringObjectFileMachO();
Michael J. Spencerec38de22010-10-10 22:04:20 +0000145 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000146
Evan Cheng203576a2011-07-20 19:50:42 +0000147 if (Subtarget->isTargetELF())
148 return new TargetLoweringObjectFileELF();
Evan Cheng2bffee22011-02-01 01:14:13 +0000149 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
Chris Lattnere019ec12010-12-19 20:07:10 +0000150 return new TargetLoweringObjectFileCOFF();
Eric Christopher62f35a22010-07-05 19:26:33 +0000151 llvm_unreachable("unknown subtarget type");
Chris Lattnerf0144122009-07-28 03:13:23 +0000152}
153
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +0000154X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000155 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +0000156 Subtarget = &TM.getSubtarget<X86Subtarget>();
Craig Topper1accb7e2012-01-10 06:54:16 +0000157 X86ScalarSSEf64 = Subtarget->hasSSE2();
158 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +0000159 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000160
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000161 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +0000162 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000163
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000164 // Set up the TargetLowering object.
Chris Lattnera34b3cf2010-12-19 20:03:11 +0000165 static MVT IntVTs[] = { MVT::i8, MVT::i16, MVT::i32, MVT::i64 };
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000166
167 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Duncan Sands03228082008-11-23 15:47:28 +0000168 setBooleanContents(ZeroOrOneBooleanContent);
Duncan Sands28b77e92011-09-06 19:07:46 +0000169 // X86-SSE is even stranger. It uses -1 or 0 for vector masks.
170 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Eric Christopher471e4222011-06-08 23:55:35 +0000171
Eric Christopherde5e1012011-03-11 01:05:58 +0000172 // For 64-bit since we have so many registers use the ILP scheduler, for
173 // 32-bit code use the register pressure specific scheduling.
Andrew Trick922d3142012-02-01 23:20:51 +0000174 // For 32 bit Atom, use Hybrid (register pressure + latency) scheduling.
Eric Christopherde5e1012011-03-11 01:05:58 +0000175 if (Subtarget->is64Bit())
176 setSchedulingPreference(Sched::ILP);
Andrew Trick922d3142012-02-01 23:20:51 +0000177 else if (Subtarget->isAtom())
178 setSchedulingPreference(Sched::Hybrid);
Eric Christopherde5e1012011-03-11 01:05:58 +0000179 else
180 setSchedulingPreference(Sched::RegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +0000181 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +0000182
Michael J. Spencer92bf38c2010-10-10 23:11:06 +0000183 if (Subtarget->isTargetWindows() && !Subtarget->isTargetCygMing()) {
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000184 // Setup Windows compiler runtime calls.
185 setLibcallName(RTLIB::SDIV_I64, "_alldiv");
Michael J. Spencer335b8062010-10-11 05:29:15 +0000186 setLibcallName(RTLIB::UDIV_I64, "_aulldiv");
Julien Lerougef2960822011-07-08 21:40:25 +0000187 setLibcallName(RTLIB::SREM_I64, "_allrem");
188 setLibcallName(RTLIB::UREM_I64, "_aullrem");
189 setLibcallName(RTLIB::MUL_I64, "_allmul");
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000190 setLibcallCallingConv(RTLIB::SDIV_I64, CallingConv::X86_StdCall);
Michael J. Spencer335b8062010-10-11 05:29:15 +0000191 setLibcallCallingConv(RTLIB::UDIV_I64, CallingConv::X86_StdCall);
Julien Lerougef2960822011-07-08 21:40:25 +0000192 setLibcallCallingConv(RTLIB::SREM_I64, CallingConv::X86_StdCall);
193 setLibcallCallingConv(RTLIB::UREM_I64, CallingConv::X86_StdCall);
194 setLibcallCallingConv(RTLIB::MUL_I64, CallingConv::X86_StdCall);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000195
196 // The _ftol2 runtime function has an unusual calling conv, which
197 // is modeled by a special pseudo-instruction.
198 setLibcallName(RTLIB::FPTOUINT_F64_I64, 0);
199 setLibcallName(RTLIB::FPTOUINT_F32_I64, 0);
200 setLibcallName(RTLIB::FPTOUINT_F64_I32, 0);
201 setLibcallName(RTLIB::FPTOUINT_F32_I32, 0);
Michael J. Spencer1802a9f2010-10-10 22:04:34 +0000202 }
203
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000204 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +0000205 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000206 setUseUnderscoreSetJmp(false);
207 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +0000208 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000209 // MS runtime is weird: it exports _setjmp, but longjmp!
210 setUseUnderscoreSetJmp(true);
211 setUseUnderscoreLongJmp(false);
212 } else {
213 setUseUnderscoreSetJmp(true);
214 setUseUnderscoreLongJmp(true);
215 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000217 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
Dan Gohman71edb242010-04-30 18:30:26 +0000219 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000221 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000223
Owen Anderson825b72b2009-08-11 20:47:22 +0000224 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000225
Scott Michelfdc40a02009-02-17 22:15:04 +0000226 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000228 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
Dan Gohman71edb242010-04-30 18:30:26 +0000230 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000231 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
232 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000233
234 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000235 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
236 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
237 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
238 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
239 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
240 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000241
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000242 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
243 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
245 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
246 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000247
Evan Cheng25ab6902006-09-08 06:48:29 +0000248 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000249 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
Bill Wendling397ae212012-01-05 02:13:20 +0000250 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000251 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000252 // We have an algorithm for SSE2->double, and we turn this into a
253 // 64-bit FILD followed by conditional FADD for other targets.
254 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Eli Friedman948e95a2009-05-23 09:59:16 +0000255 // We have an algorithm for SSE2, and we turn this into a 64-bit
256 // FILD for other targets.
Dale Johannesen8d908eb2010-05-15 18:51:12 +0000257 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000258 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000259
260 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
261 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000262 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
263 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000264
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000265 if (!TM.Options.UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000266 // SSE has no i16 to fp conversion, only i32
267 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000269 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000271 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
273 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000274 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000275 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000276 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
277 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000278 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000279
Dale Johannesen73328d12007-09-19 23:55:34 +0000280 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
281 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
283 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000284
Evan Cheng02568ff2006-01-30 22:13:22 +0000285 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
286 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000287 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
288 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000289
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000290 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000292 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000294 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
296 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000297 }
298
299 // Handle FP_TO_UINT by promoting the destination to a larger signed
300 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000301 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
302 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
303 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000304
Evan Cheng25ab6902006-09-08 06:48:29 +0000305 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000306 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
307 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000308 } else if (!TM.Options.UseSoftFloat) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +0000309 // Since AVX is a superset of SSE3, only check for SSE here.
310 if (Subtarget->hasSSE1() && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000311 // Expand FP_TO_UINT into a select.
312 // FIXME: We would like to use a Custom expander here eventually to do
313 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000315 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000316 // With SSE3 we can use fisttpll to convert to a signed i64; without
317 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000319 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000320
Michael J. Spencer1a2d0612012-02-24 19:01:22 +0000321 if (isTargetFTOL()) {
322 // Use the _ftol2 runtime function, which has a pseudo-instruction
323 // to handle its weird calling convention.
324 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Custom);
325 }
326
Chris Lattner399610a2006-12-05 18:22:22 +0000327 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Michael J. Spencerec38de22010-10-10 22:04:20 +0000328 if (!X86ScalarSSEf64) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000329 setOperationAction(ISD::BITCAST , MVT::f32 , Expand);
330 setOperationAction(ISD::BITCAST , MVT::i32 , Expand);
Dale Johannesene39859a2010-05-21 18:40:15 +0000331 if (Subtarget->is64Bit()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000332 setOperationAction(ISD::BITCAST , MVT::f64 , Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000333 // Without SSE, i64->f64 goes through memory.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000334 setOperationAction(ISD::BITCAST , MVT::i64 , Expand);
Dale Johannesen7d07b482010-05-21 00:52:33 +0000335 }
Chris Lattnerf3597a12006-12-05 18:45:06 +0000336 }
Chris Lattner21f66852005-12-23 05:15:23 +0000337
Dan Gohmanb00ee212008-02-18 19:34:53 +0000338 // Scalar integer divide and remainder are lowered to use operations that
339 // produce two results, to match the available instructions. This exposes
340 // the two-result form to trivial CSE, which is able to combine x/y and x%y
341 // into a single instruction.
342 //
343 // Scalar integer multiply-high is also lowered to use two-result
344 // operations, to match the available instructions. However, plain multiply
345 // (low) operations are left as Legal, as there are single-result
346 // instructions for this in x86. Using the two-result multiply instructions
347 // when both high and low results are needed must be arranged by dagcombine.
Chris Lattnere019ec12010-12-19 20:07:10 +0000348 for (unsigned i = 0, e = 4; i != e; ++i) {
349 MVT VT = IntVTs[i];
350 setOperationAction(ISD::MULHS, VT, Expand);
351 setOperationAction(ISD::MULHU, VT, Expand);
352 setOperationAction(ISD::SDIV, VT, Expand);
353 setOperationAction(ISD::UDIV, VT, Expand);
354 setOperationAction(ISD::SREM, VT, Expand);
355 setOperationAction(ISD::UREM, VT, Expand);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000356
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +0000357 // Add/Sub overflow ops with MVT::Glues are lowered to EFLAGS dependences.
Chris Lattnerd8ff7ec2010-12-20 01:03:27 +0000358 setOperationAction(ISD::ADDC, VT, Custom);
359 setOperationAction(ISD::ADDE, VT, Custom);
360 setOperationAction(ISD::SUBC, VT, Custom);
361 setOperationAction(ISD::SUBE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000362 }
Dan Gohmana37c9f72007-09-25 18:23:27 +0000363
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
365 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
366 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
367 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000368 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
370 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
371 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
372 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
373 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
374 setOperationAction(ISD::FREM , MVT::f32 , Expand);
375 setOperationAction(ISD::FREM , MVT::f64 , Expand);
376 setOperationAction(ISD::FREM , MVT::f80 , Expand);
377 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000378
Chandler Carruth77821022011-12-24 12:12:34 +0000379 // Promote the i8 variants and force them on up to i32 which has a shorter
380 // encoding.
381 setOperationAction(ISD::CTTZ , MVT::i8 , Promote);
382 AddPromotedToType (ISD::CTTZ , MVT::i8 , MVT::i32);
383 setOperationAction(ISD::CTTZ_ZERO_UNDEF , MVT::i8 , Promote);
384 AddPromotedToType (ISD::CTTZ_ZERO_UNDEF , MVT::i8 , MVT::i32);
Craig Topper909652f2011-10-14 03:21:46 +0000385 if (Subtarget->hasBMI()) {
Chandler Carruthd873a4b2011-12-24 11:11:38 +0000386 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i16 , Expand);
387 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32 , Expand);
388 if (Subtarget->is64Bit())
389 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper909652f2011-10-14 03:21:46 +0000390 } else {
Craig Topper909652f2011-10-14 03:21:46 +0000391 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
392 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
393 if (Subtarget->is64Bit())
394 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
395 }
Craig Topper37f21672011-10-11 06:44:02 +0000396
397 if (Subtarget->hasLZCNT()) {
Chandler Carruth77821022011-12-24 12:12:34 +0000398 // When promoting the i8 variants, force them to i32 for a shorter
399 // encoding.
Craig Topper37f21672011-10-11 06:44:02 +0000400 setOperationAction(ISD::CTLZ , MVT::i8 , Promote);
Chandler Carruth77821022011-12-24 12:12:34 +0000401 AddPromotedToType (ISD::CTLZ , MVT::i8 , MVT::i32);
402 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Promote);
403 AddPromotedToType (ISD::CTLZ_ZERO_UNDEF, MVT::i8 , MVT::i32);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000404 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Expand);
405 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Expand);
406 if (Subtarget->is64Bit())
407 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Craig Topper37f21672011-10-11 06:44:02 +0000408 } else {
409 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
410 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
411 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000412 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i8 , Custom);
413 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i16 , Custom);
414 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32 , Custom);
415 if (Subtarget->is64Bit()) {
Craig Topper37f21672011-10-11 06:44:02 +0000416 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Chandler Carruthacc068e2011-12-24 10:55:54 +0000417 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Custom);
418 }
Evan Cheng25ab6902006-09-08 06:48:29 +0000419 }
420
Benjamin Kramer1292c222010-12-04 20:32:23 +0000421 if (Subtarget->hasPOPCNT()) {
422 setOperationAction(ISD::CTPOP , MVT::i8 , Promote);
423 } else {
424 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
425 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
426 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
427 if (Subtarget->is64Bit())
428 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
429 }
430
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
432 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000433
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000434 // These should be promoted to a larger select which is supported.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000435 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000436 // X86 wants to expand cmov itself.
Dan Gohmancbbea0f2009-08-27 00:14:12 +0000437 setOperationAction(ISD::SELECT , MVT::i8 , Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000438 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000439 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
440 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
441 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
442 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
443 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
Dan Gohman71edb242010-04-30 18:30:26 +0000444 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
446 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
447 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
448 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000449 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000450 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
Andrew Trickf6c39412011-03-23 23:11:02 +0000451 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000452 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000454
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000455 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
457 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
458 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
459 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000460 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000461 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
462 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000463 setOperationAction(ISD::BlockAddress , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000464 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
466 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
467 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
468 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Dan Gohmanf705adb2009-10-30 01:28:02 +0000469 setOperationAction(ISD::BlockAddress , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000470 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000471 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000472 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
473 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
474 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000475 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000476 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
477 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
478 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000479 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000480
Craig Topper1accb7e2012-01-10 06:54:16 +0000481 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000482 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000483
Eric Christopher9a9d2752010-07-22 02:48:34 +0000484 setOperationAction(ISD::MEMBARRIER , MVT::Other, Custom);
Eli Friedman14648462011-07-27 22:21:52 +0000485 setOperationAction(ISD::ATOMIC_FENCE , MVT::Other, Custom);
Michael J. Spencerec38de22010-10-10 22:04:20 +0000486
Jim Grosbachf1ab49e2010-06-23 16:25:07 +0000487 // On X86 and X86-64, atomic operations are lowered to locked instructions.
488 // Locked instructions, in turn, have implicit fence semantics (all memory
489 // operations are flushed before issuing the locked instruction, and they
490 // are not buffered), so we can fold away the common pattern of
491 // fence-atomic-fence.
492 setShouldFoldAtomicFences(true);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000493
Mon P Wang63307c32008-05-05 19:05:59 +0000494 // Expand certain atomics
Chris Lattnere019ec12010-12-19 20:07:10 +0000495 for (unsigned i = 0, e = 4; i != e; ++i) {
496 MVT VT = IntVTs[i];
497 setOperationAction(ISD::ATOMIC_CMP_SWAP, VT, Custom);
498 setOperationAction(ISD::ATOMIC_LOAD_SUB, VT, Custom);
Eli Friedman327236c2011-08-24 20:50:09 +0000499 setOperationAction(ISD::ATOMIC_STORE, VT, Custom);
Chris Lattnere019ec12010-12-19 20:07:10 +0000500 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +0000501
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000502 if (!Subtarget->is64Bit()) {
Eli Friedmanf8f90f02011-08-24 22:33:28 +0000503 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000504 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
505 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
506 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
507 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
508 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
509 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
510 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000511 }
512
Eli Friedman43f51ae2011-08-26 21:21:21 +0000513 if (Subtarget->hasCmpxchg16b()) {
514 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i128, Custom);
515 }
516
Evan Cheng3c992d22006-03-07 02:02:57 +0000517 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000518 if (!Subtarget->isTargetDarwin() &&
519 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000520 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000521 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000522 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000523
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
525 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
526 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
527 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000528 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000529 setExceptionPointerRegister(X86::RAX);
530 setExceptionSelectorRegister(X86::RDX);
531 } else {
532 setExceptionPointerRegister(X86::EAX);
533 setExceptionSelectorRegister(X86::EDX);
534 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000535 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
536 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000537
Duncan Sands4a544a72011-09-06 13:37:06 +0000538 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
539 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000540
Owen Anderson825b72b2009-08-11 20:47:22 +0000541 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000542
Nate Begemanacc398c2006-01-25 18:21:52 +0000543 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 setOperationAction(ISD::VASTART , MVT::Other, Custom);
545 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000546 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000547 setOperationAction(ISD::VAARG , MVT::Other, Custom);
548 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000549 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000550 setOperationAction(ISD::VAARG , MVT::Other, Expand);
551 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000552 }
Evan Chengae642192007-03-02 23:16:35 +0000553
Owen Anderson825b72b2009-08-11 20:47:22 +0000554 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
555 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Eric Christopherc967ad82011-08-31 04:17:21 +0000556
557 if (Subtarget->isTargetCOFF() && !Subtarget->isTargetEnvMacho())
558 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
559 MVT::i64 : MVT::i32, Custom);
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000560 else if (TM.Options.EnableSegmentedStacks)
Eric Christopherc967ad82011-08-31 04:17:21 +0000561 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
562 MVT::i64 : MVT::i32, Custom);
563 else
564 setOperationAction(ISD::DYNAMIC_STACKALLOC, Subtarget->is64Bit() ?
565 MVT::i64 : MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000566
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000567 if (!TM.Options.UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000568 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000569 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000570 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
571 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000572
Evan Cheng223547a2006-01-31 22:28:30 +0000573 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000574 setOperationAction(ISD::FABS , MVT::f64, Custom);
575 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000576
577 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000578 setOperationAction(ISD::FNEG , MVT::f64, Custom);
579 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000580
Evan Cheng68c47cb2007-01-05 07:55:56 +0000581 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000582 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
583 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000584
Stuart Hastings4fd0dee2011-06-01 04:39:42 +0000585 // Lower this to FGETSIGNx86 plus an AND.
586 setOperationAction(ISD::FGETSIGN, MVT::i64, Custom);
587 setOperationAction(ISD::FGETSIGN, MVT::i32, Custom);
588
Evan Chengd25e9e82006-02-02 00:28:23 +0000589 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000590 setOperationAction(ISD::FSIN , MVT::f64, Expand);
591 setOperationAction(ISD::FCOS , MVT::f64, Expand);
592 setOperationAction(ISD::FSIN , MVT::f32, Expand);
593 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000594
Chris Lattnera54aa942006-01-29 06:26:08 +0000595 // Expand FP immediates into loads from the stack, except for the special
596 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000597 addLegalFPImmediate(APFloat(+0.0)); // xorpd
598 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000599 } else if (!TM.Options.UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000600 // Use SSE for f32, x87 for f64.
601 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000602 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
603 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000604
605 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000606 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000607
608 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000609 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000610
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000612
613 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000614 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
615 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000616
617 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000618 setOperationAction(ISD::FSIN , MVT::f32, Expand);
619 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000620
Nate Begemane1795842008-02-14 08:57:00 +0000621 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000622 addLegalFPImmediate(APFloat(+0.0f)); // xorps
623 addLegalFPImmediate(APFloat(+0.0)); // FLD0
624 addLegalFPImmediate(APFloat(+1.0)); // FLD1
625 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
626 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
627
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000628 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000629 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
630 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000631 }
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000632 } else if (!TM.Options.UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000633 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000634 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000635 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
636 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000637
Owen Anderson825b72b2009-08-11 20:47:22 +0000638 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
639 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
640 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
641 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000642
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000643 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
645 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000646 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000647 addLegalFPImmediate(APFloat(+0.0)); // FLD0
648 addLegalFPImmediate(APFloat(+1.0)); // FLD1
649 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
650 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000651 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
652 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
653 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
654 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000655 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000656
Cameron Zwarich33390842011-07-08 21:39:21 +0000657 // We don't support FMA.
658 setOperationAction(ISD::FMA, MVT::f64, Expand);
659 setOperationAction(ISD::FMA, MVT::f32, Expand);
660
Dale Johannesen59a58732007-08-05 18:49:15 +0000661 // Long double always uses X87.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000662 if (!TM.Options.UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
664 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
665 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000666 {
Benjamin Kramer98383962010-12-04 14:22:24 +0000667 APFloat TmpFlt = APFloat::getZero(APFloat::x87DoubleExtended);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000668 addLegalFPImmediate(TmpFlt); // FLD0
669 TmpFlt.changeSign();
670 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
Benjamin Kramer98383962010-12-04 14:22:24 +0000671
672 bool ignored;
Evan Chengc7ce29b2009-02-13 22:36:38 +0000673 APFloat TmpFlt2(+1.0);
674 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
675 &ignored);
676 addLegalFPImmediate(TmpFlt2); // FLD1
677 TmpFlt2.changeSign();
678 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
679 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000680
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000681 if (!TM.Options.UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000682 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
683 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000684 }
Cameron Zwarich33390842011-07-08 21:39:21 +0000685
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000686 setOperationAction(ISD::FFLOOR, MVT::f80, Expand);
687 setOperationAction(ISD::FCEIL, MVT::f80, Expand);
688 setOperationAction(ISD::FTRUNC, MVT::f80, Expand);
689 setOperationAction(ISD::FRINT, MVT::f80, Expand);
690 setOperationAction(ISD::FNEARBYINT, MVT::f80, Expand);
Cameron Zwarich33390842011-07-08 21:39:21 +0000691 setOperationAction(ISD::FMA, MVT::f80, Expand);
Dale Johannesen2f429012007-09-26 21:10:55 +0000692 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000693
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000694 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000695 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
696 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
697 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000698
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 setOperationAction(ISD::FLOG, MVT::f80, Expand);
700 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
701 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
702 setOperationAction(ISD::FEXP, MVT::f80, Expand);
703 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000704
Mon P Wangf007a8b2008-11-06 05:31:54 +0000705 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000706 // (for widening) or expand (for scalarization). Then we will selectively
707 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000708 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
709 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
710 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
711 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
712 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
713 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
714 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
715 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
716 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
717 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
718 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
719 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
720 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
721 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
722 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
723 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
724 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000725 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
David Greenecfe33c42011-01-26 19:13:22 +0000726 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
727 setOperationAction(ISD::INSERT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000728 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
729 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
730 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
731 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
732 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
733 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
734 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
735 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
736 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
737 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
738 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
739 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
740 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
741 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000742 setOperationAction(ISD::CTTZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000743 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000744 setOperationAction(ISD::CTLZ_ZERO_UNDEF, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
746 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
747 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
748 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
749 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
750 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
Duncan Sands28b77e92011-09-06 19:07:46 +0000751 setOperationAction(ISD::SETCC, (MVT::SimpleValueType)VT, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000752 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
753 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
754 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
755 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
756 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
757 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
758 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
759 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
760 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Dan Gohman87862e72009-12-11 21:31:27 +0000761 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000762 setOperationAction(ISD::TRUNCATE, (MVT::SimpleValueType)VT, Expand);
763 setOperationAction(ISD::SIGN_EXTEND, (MVT::SimpleValueType)VT, Expand);
764 setOperationAction(ISD::ZERO_EXTEND, (MVT::SimpleValueType)VT, Expand);
765 setOperationAction(ISD::ANY_EXTEND, (MVT::SimpleValueType)VT, Expand);
Nadav Rotemaec58612011-09-13 19:17:42 +0000766 setOperationAction(ISD::VSELECT, (MVT::SimpleValueType)VT, Expand);
Dan Gohman2e141d72009-12-14 23:40:38 +0000767 for (unsigned InnerVT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
768 InnerVT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++InnerVT)
769 setTruncStoreAction((MVT::SimpleValueType)VT,
770 (MVT::SimpleValueType)InnerVT, Expand);
771 setLoadExtAction(ISD::SEXTLOAD, (MVT::SimpleValueType)VT, Expand);
772 setLoadExtAction(ISD::ZEXTLOAD, (MVT::SimpleValueType)VT, Expand);
773 setLoadExtAction(ISD::EXTLOAD, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000774 }
775
Evan Chengc7ce29b2009-02-13 22:36:38 +0000776 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
777 // with -msoft-float, disable use of MMX as well.
Nick Lewycky8a8d4792011-12-02 22:16:29 +0000778 if (!TM.Options.UseSoftFloat && Subtarget->hasMMX()) {
Dale Johannesene93d99c2010-10-20 21:32:10 +0000779 addRegisterClass(MVT::x86mmx, X86::VR64RegisterClass);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000780 // No operations on x86mmx supported, everything uses intrinsics.
Evan Cheng470a6ad2006-02-22 02:26:30 +0000781 }
782
Dale Johannesen0488fb62010-09-30 23:57:10 +0000783 // MMX-sized vectors (other than x86mmx) are expected to be expanded
784 // into smaller operations.
785 setOperationAction(ISD::MULHS, MVT::v8i8, Expand);
786 setOperationAction(ISD::MULHS, MVT::v4i16, Expand);
787 setOperationAction(ISD::MULHS, MVT::v2i32, Expand);
788 setOperationAction(ISD::MULHS, MVT::v1i64, Expand);
789 setOperationAction(ISD::AND, MVT::v8i8, Expand);
790 setOperationAction(ISD::AND, MVT::v4i16, Expand);
791 setOperationAction(ISD::AND, MVT::v2i32, Expand);
792 setOperationAction(ISD::AND, MVT::v1i64, Expand);
793 setOperationAction(ISD::OR, MVT::v8i8, Expand);
794 setOperationAction(ISD::OR, MVT::v4i16, Expand);
795 setOperationAction(ISD::OR, MVT::v2i32, Expand);
796 setOperationAction(ISD::OR, MVT::v1i64, Expand);
797 setOperationAction(ISD::XOR, MVT::v8i8, Expand);
798 setOperationAction(ISD::XOR, MVT::v4i16, Expand);
799 setOperationAction(ISD::XOR, MVT::v2i32, Expand);
800 setOperationAction(ISD::XOR, MVT::v1i64, Expand);
801 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Expand);
802 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Expand);
803 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2i32, Expand);
804 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Expand);
805 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v1i64, Expand);
806 setOperationAction(ISD::SELECT, MVT::v8i8, Expand);
807 setOperationAction(ISD::SELECT, MVT::v4i16, Expand);
808 setOperationAction(ISD::SELECT, MVT::v2i32, Expand);
809 setOperationAction(ISD::SELECT, MVT::v1i64, Expand);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000810 setOperationAction(ISD::BITCAST, MVT::v8i8, Expand);
811 setOperationAction(ISD::BITCAST, MVT::v4i16, Expand);
812 setOperationAction(ISD::BITCAST, MVT::v2i32, Expand);
813 setOperationAction(ISD::BITCAST, MVT::v1i64, Expand);
Dale Johannesen0488fb62010-09-30 23:57:10 +0000814
Craig Topper1accb7e2012-01-10 06:54:16 +0000815 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000816 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000817
Owen Anderson825b72b2009-08-11 20:47:22 +0000818 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
819 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
820 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
821 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
822 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
823 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
824 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
825 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
826 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
827 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
828 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000829 setOperationAction(ISD::SETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000830 }
831
Craig Topper1accb7e2012-01-10 06:54:16 +0000832 if (!TM.Options.UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000833 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000834
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000835 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
836 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000837 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
838 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
839 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
840 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000841
Owen Anderson825b72b2009-08-11 20:47:22 +0000842 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
843 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
844 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
845 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
846 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
847 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
848 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
849 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
850 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
851 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
852 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
853 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
854 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
855 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
856 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
857 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000858
Nadav Rotem354efd82011-09-18 14:57:03 +0000859 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Duncan Sands28b77e92011-09-06 19:07:46 +0000860 setOperationAction(ISD::SETCC, MVT::v16i8, Custom);
861 setOperationAction(ISD::SETCC, MVT::v8i16, Custom);
862 setOperationAction(ISD::SETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000863
Owen Anderson825b72b2009-08-11 20:47:22 +0000864 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
865 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
866 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
867 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
868 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000869
Mon P Wangeb38ebf2010-01-24 00:05:03 +0000870 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2f64, Custom);
871 setOperationAction(ISD::CONCAT_VECTORS, MVT::v2i64, Custom);
872 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i8, Custom);
873 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i16, Custom);
874 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i32, Custom);
875
Evan Cheng2c3ae372006-04-12 21:21:57 +0000876 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000877 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
878 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000879 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000880 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000881 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000882 // Do not attempt to custom lower non-128-bit vectors
883 if (!VT.is128BitVector())
884 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000885 setOperationAction(ISD::BUILD_VECTOR,
886 VT.getSimpleVT().SimpleTy, Custom);
887 setOperationAction(ISD::VECTOR_SHUFFLE,
888 VT.getSimpleVT().SimpleTy, Custom);
889 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
890 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000891 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000892
Owen Anderson825b72b2009-08-11 20:47:22 +0000893 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
894 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
895 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
896 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
897 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
898 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000899
Nate Begemancdd1eec2008-02-12 22:51:28 +0000900 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000901 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
902 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000903 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000904
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000905 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
907 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000908 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000909
910 // Do not attempt to promote non-128-bit vectors
Chris Lattner32b4b5a2010-07-05 05:53:14 +0000911 if (!VT.is128BitVector())
David Greene9b9838d2009-06-29 16:47:10 +0000912 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +0000913
Owen Andersond6662ad2009-08-10 20:46:15 +0000914 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000916 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000918 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000919 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000920 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000921 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000922 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000924 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000925
Owen Anderson825b72b2009-08-11 20:47:22 +0000926 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000927
Evan Cheng2c3ae372006-04-12 21:21:57 +0000928 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
930 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
931 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
932 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000933
Owen Anderson825b72b2009-08-11 20:47:22 +0000934 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
935 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000936 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000937
Craig Topperd0a31172012-01-10 06:37:29 +0000938 if (Subtarget->hasSSE41()) {
Benjamin Kramerb6533972011-12-09 15:44:03 +0000939 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
940 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
941 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
942 setOperationAction(ISD::FRINT, MVT::f32, Legal);
943 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
944 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
945 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
946 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
947 setOperationAction(ISD::FRINT, MVT::f64, Legal);
948 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
949
Nate Begeman14d12ca2008-02-11 04:19:36 +0000950 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000951 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000952
Nadav Rotemfbad25e2011-09-11 15:02:23 +0000953 setOperationAction(ISD::VSELECT, MVT::v2f64, Legal);
954 setOperationAction(ISD::VSELECT, MVT::v2i64, Legal);
955 setOperationAction(ISD::VSELECT, MVT::v16i8, Legal);
956 setOperationAction(ISD::VSELECT, MVT::v4i32, Legal);
957 setOperationAction(ISD::VSELECT, MVT::v4f32, Legal);
Nadav Rotemffe3e7d2011-09-08 08:11:19 +0000958
Nate Begeman14d12ca2008-02-11 04:19:36 +0000959 // i8 and i16 vectors are custom , because the source register and source
960 // source memory operand types are not the same width. f32 vectors are
961 // custom since the immediate controlling the insert encodes additional
962 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000963 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
964 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
965 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
966 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000967
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
969 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
970 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
971 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000972
Pete Coopera77214a2011-11-14 19:38:42 +0000973 // FIXME: these should be Legal but thats only for the case where
Chad Rosier30450e82011-12-22 22:35:21 +0000974 // the index is constant. For now custom expand to deal with that.
Nate Begeman14d12ca2008-02-11 04:19:36 +0000975 if (Subtarget->is64Bit()) {
Pete Coopera77214a2011-11-14 19:38:42 +0000976 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
977 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000978 }
979 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000980
Craig Topper1accb7e2012-01-10 06:54:16 +0000981 if (Subtarget->hasSSE2()) {
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +0000982 setOperationAction(ISD::SRL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000983 setOperationAction(ISD::SRL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000984
Nadav Rotem43012222011-05-11 08:12:09 +0000985 setOperationAction(ISD::SHL, MVT::v8i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000986 setOperationAction(ISD::SHL, MVT::v16i8, Custom);
Nadav Rotem43012222011-05-11 08:12:09 +0000987
Nadav Rotem43012222011-05-11 08:12:09 +0000988 setOperationAction(ISD::SRA, MVT::v8i16, Custom);
Eli Friedmanf6aa6b12011-11-01 21:18:39 +0000989 setOperationAction(ISD::SRA, MVT::v16i8, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +0000990
991 if (Subtarget->hasAVX2()) {
992 setOperationAction(ISD::SRL, MVT::v2i64, Legal);
993 setOperationAction(ISD::SRL, MVT::v4i32, Legal);
994
995 setOperationAction(ISD::SHL, MVT::v2i64, Legal);
996 setOperationAction(ISD::SHL, MVT::v4i32, Legal);
997
998 setOperationAction(ISD::SRA, MVT::v4i32, Legal);
999 } else {
1000 setOperationAction(ISD::SRL, MVT::v2i64, Custom);
1001 setOperationAction(ISD::SRL, MVT::v4i32, Custom);
1002
1003 setOperationAction(ISD::SHL, MVT::v2i64, Custom);
1004 setOperationAction(ISD::SHL, MVT::v4i32, Custom);
1005
1006 setOperationAction(ISD::SRA, MVT::v4i32, Custom);
1007 }
Nadav Rotem43012222011-05-11 08:12:09 +00001008 }
1009
Craig Topperd0a31172012-01-10 06:37:29 +00001010 if (Subtarget->hasSSE42())
Duncan Sands28b77e92011-09-06 19:07:46 +00001011 setOperationAction(ISD::SETCC, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +00001012
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001013 if (!TM.Options.UseSoftFloat && Subtarget->hasAVX()) {
Bruno Cardoso Lopesdbd4fe22011-07-21 02:24:08 +00001014 addRegisterClass(MVT::v32i8, X86::VR256RegisterClass);
1015 addRegisterClass(MVT::v16i16, X86::VR256RegisterClass);
1016 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
1017 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
1018 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
1019 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +00001020
Owen Anderson825b72b2009-08-11 20:47:22 +00001021 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +00001022 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
1023 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
David Greene54d8eba2011-01-27 22:38:56 +00001024
Owen Anderson825b72b2009-08-11 20:47:22 +00001025 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
1026 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
1027 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
1028 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
1029 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
1030 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001031
Owen Anderson825b72b2009-08-11 20:47:22 +00001032 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
1033 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
1034 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
1035 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
1036 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
1037 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001038
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001039 setOperationAction(ISD::FP_TO_SINT, MVT::v8i32, Legal);
1040 setOperationAction(ISD::SINT_TO_FP, MVT::v8i32, Legal);
Bruno Cardoso Lopes55244ce2011-08-01 21:54:09 +00001041 setOperationAction(ISD::FP_ROUND, MVT::v4f32, Legal);
Bruno Cardoso Lopes2e64ae42011-07-28 01:26:39 +00001042
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00001043 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4f64, Custom);
1044 setOperationAction(ISD::CONCAT_VECTORS, MVT::v4i64, Custom);
1045 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8f32, Custom);
1046 setOperationAction(ISD::CONCAT_VECTORS, MVT::v8i32, Custom);
1047 setOperationAction(ISD::CONCAT_VECTORS, MVT::v32i8, Custom);
1048 setOperationAction(ISD::CONCAT_VECTORS, MVT::v16i16, Custom);
1049
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001050 setOperationAction(ISD::SRL, MVT::v16i16, Custom);
1051 setOperationAction(ISD::SRL, MVT::v32i8, Custom);
1052
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001053 setOperationAction(ISD::SHL, MVT::v16i16, Custom);
1054 setOperationAction(ISD::SHL, MVT::v32i8, Custom);
1055
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001056 setOperationAction(ISD::SRA, MVT::v16i16, Custom);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001057 setOperationAction(ISD::SRA, MVT::v32i8, Custom);
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +00001058
Duncan Sands28b77e92011-09-06 19:07:46 +00001059 setOperationAction(ISD::SETCC, MVT::v32i8, Custom);
1060 setOperationAction(ISD::SETCC, MVT::v16i16, Custom);
1061 setOperationAction(ISD::SETCC, MVT::v8i32, Custom);
1062 setOperationAction(ISD::SETCC, MVT::v4i64, Custom);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00001063
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +00001064 setOperationAction(ISD::SELECT, MVT::v4f64, Custom);
1065 setOperationAction(ISD::SELECT, MVT::v4i64, Custom);
1066 setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
1067
Craig Topperaaa643c2011-11-09 07:28:55 +00001068 setOperationAction(ISD::VSELECT, MVT::v4f64, Legal);
1069 setOperationAction(ISD::VSELECT, MVT::v4i64, Legal);
1070 setOperationAction(ISD::VSELECT, MVT::v8i32, Legal);
1071 setOperationAction(ISD::VSELECT, MVT::v8f32, Legal);
Nadav Rotem8ffad562011-09-09 20:29:17 +00001072
Craig Topperaaa643c2011-11-09 07:28:55 +00001073 if (Subtarget->hasAVX2()) {
1074 setOperationAction(ISD::ADD, MVT::v4i64, Legal);
1075 setOperationAction(ISD::ADD, MVT::v8i32, Legal);
1076 setOperationAction(ISD::ADD, MVT::v16i16, Legal);
1077 setOperationAction(ISD::ADD, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001078
Craig Topperaaa643c2011-11-09 07:28:55 +00001079 setOperationAction(ISD::SUB, MVT::v4i64, Legal);
1080 setOperationAction(ISD::SUB, MVT::v8i32, Legal);
1081 setOperationAction(ISD::SUB, MVT::v16i16, Legal);
1082 setOperationAction(ISD::SUB, MVT::v32i8, Legal);
Craig Topper13894fa2011-08-24 06:14:18 +00001083
Craig Topperaaa643c2011-11-09 07:28:55 +00001084 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1085 setOperationAction(ISD::MUL, MVT::v8i32, Legal);
1086 setOperationAction(ISD::MUL, MVT::v16i16, Legal);
Craig Topper46154eb2011-11-11 07:39:23 +00001087 // Don't lower v32i8 because there is no 128-bit byte mul
Nadav Rotembb539bf2011-11-09 13:21:28 +00001088
1089 setOperationAction(ISD::VSELECT, MVT::v32i8, Legal);
Craig Topper7be5dfd2011-11-12 09:58:49 +00001090
1091 setOperationAction(ISD::SRL, MVT::v4i64, Legal);
1092 setOperationAction(ISD::SRL, MVT::v8i32, Legal);
1093
1094 setOperationAction(ISD::SHL, MVT::v4i64, Legal);
1095 setOperationAction(ISD::SHL, MVT::v8i32, Legal);
1096
1097 setOperationAction(ISD::SRA, MVT::v8i32, Legal);
Craig Topperaaa643c2011-11-09 07:28:55 +00001098 } else {
1099 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
1100 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
1101 setOperationAction(ISD::ADD, MVT::v16i16, Custom);
1102 setOperationAction(ISD::ADD, MVT::v32i8, Custom);
1103
1104 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
1105 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
1106 setOperationAction(ISD::SUB, MVT::v16i16, Custom);
1107 setOperationAction(ISD::SUB, MVT::v32i8, Custom);
1108
1109 setOperationAction(ISD::MUL, MVT::v4i64, Custom);
1110 setOperationAction(ISD::MUL, MVT::v8i32, Custom);
1111 setOperationAction(ISD::MUL, MVT::v16i16, Custom);
1112 // Don't lower v32i8 because there is no 128-bit byte mul
Craig Topper7be5dfd2011-11-12 09:58:49 +00001113
1114 setOperationAction(ISD::SRL, MVT::v4i64, Custom);
1115 setOperationAction(ISD::SRL, MVT::v8i32, Custom);
1116
1117 setOperationAction(ISD::SHL, MVT::v4i64, Custom);
1118 setOperationAction(ISD::SHL, MVT::v8i32, Custom);
1119
1120 setOperationAction(ISD::SRA, MVT::v8i32, Custom);
Craig Topperaaa643c2011-11-09 07:28:55 +00001121 }
Craig Topper13894fa2011-08-24 06:14:18 +00001122
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001123 // Custom lower several nodes for 256-bit types.
David Greene54d8eba2011-01-27 22:38:56 +00001124 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001125 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
1126 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1127 EVT VT = SVT;
1128
1129 // Extract subvector is special because the value type
1130 // (result) is 128-bit but the source is 256-bit wide.
1131 if (VT.is128BitVector())
1132 setOperationAction(ISD::EXTRACT_SUBVECTOR, SVT, Custom);
1133
1134 // Do not attempt to custom lower other non-256-bit vectors
1135 if (!VT.is256BitVector())
David Greene9b9838d2009-06-29 16:47:10 +00001136 continue;
David Greene54d8eba2011-01-27 22:38:56 +00001137
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001138 setOperationAction(ISD::BUILD_VECTOR, SVT, Custom);
1139 setOperationAction(ISD::VECTOR_SHUFFLE, SVT, Custom);
1140 setOperationAction(ISD::INSERT_VECTOR_ELT, SVT, Custom);
1141 setOperationAction(ISD::EXTRACT_VECTOR_ELT, SVT, Custom);
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00001142 setOperationAction(ISD::SCALAR_TO_VECTOR, SVT, Custom);
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001143 setOperationAction(ISD::INSERT_SUBVECTOR, SVT, Custom);
David Greene9b9838d2009-06-29 16:47:10 +00001144 }
1145
David Greene54d8eba2011-01-27 22:38:56 +00001146 // Promote v32i8, v16i16, v8i32 select, and, or, xor to v4i64.
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001147 for (unsigned i = (unsigned)MVT::v32i8; i != (unsigned)MVT::v4i64; ++i) {
1148 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
1149 EVT VT = SVT;
David Greene54d8eba2011-01-27 22:38:56 +00001150
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001151 // Do not attempt to promote non-256-bit vectors
1152 if (!VT.is256BitVector())
David Greene54d8eba2011-01-27 22:38:56 +00001153 continue;
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00001154
1155 setOperationAction(ISD::AND, SVT, Promote);
1156 AddPromotedToType (ISD::AND, SVT, MVT::v4i64);
1157 setOperationAction(ISD::OR, SVT, Promote);
1158 AddPromotedToType (ISD::OR, SVT, MVT::v4i64);
1159 setOperationAction(ISD::XOR, SVT, Promote);
1160 AddPromotedToType (ISD::XOR, SVT, MVT::v4i64);
1161 setOperationAction(ISD::LOAD, SVT, Promote);
1162 AddPromotedToType (ISD::LOAD, SVT, MVT::v4i64);
1163 setOperationAction(ISD::SELECT, SVT, Promote);
1164 AddPromotedToType (ISD::SELECT, SVT, MVT::v4i64);
David Greene54d8eba2011-01-27 22:38:56 +00001165 }
David Greene9b9838d2009-06-29 16:47:10 +00001166 }
1167
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001168 // SIGN_EXTEND_INREGs are evaluated by the extend type. Handle the expansion
1169 // of this type with custom code.
1170 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
1171 VT != (unsigned)MVT::LAST_VECTOR_VALUETYPE; VT++) {
Chad Rosier30450e82011-12-22 22:35:21 +00001172 setOperationAction(ISD::SIGN_EXTEND_INREG, (MVT::SimpleValueType)VT,
1173 Custom);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +00001174 }
1175
Evan Cheng6be2c582006-04-05 23:38:46 +00001176 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +00001178
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001179
Eli Friedman962f5492010-06-02 19:35:46 +00001180 // Only custom-lower 64-bit SADDO and friends on 64-bit because we don't
1181 // handle type legalization for these operations here.
Dan Gohman71c62a22010-06-02 19:13:40 +00001182 //
Eli Friedman962f5492010-06-02 19:35:46 +00001183 // FIXME: We really should do custom legalization for addition and
1184 // subtraction on x86-32 once PR3203 is fixed. We really can't do much better
1185 // than generic legalization for 64-bit multiplication-with-overflow, though.
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001186 for (unsigned i = 0, e = 3+Subtarget->is64Bit(); i != e; ++i) {
1187 // Add/Sub/Mul with overflow operations are custom lowered.
1188 MVT VT = IntVTs[i];
1189 setOperationAction(ISD::SADDO, VT, Custom);
1190 setOperationAction(ISD::UADDO, VT, Custom);
1191 setOperationAction(ISD::SSUBO, VT, Custom);
1192 setOperationAction(ISD::USUBO, VT, Custom);
1193 setOperationAction(ISD::SMULO, VT, Custom);
1194 setOperationAction(ISD::UMULO, VT, Custom);
Eli Friedmana993f0a2010-06-02 00:27:18 +00001195 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00001196
Chris Lattnera34b3cf2010-12-19 20:03:11 +00001197 // There are no 8-bit 3-address imul/mul instructions
1198 setOperationAction(ISD::SMULO, MVT::i8, Expand);
1199 setOperationAction(ISD::UMULO, MVT::i8, Expand);
Bill Wendling41ea7e72008-11-24 19:21:46 +00001200
Evan Chengd54f2d52009-03-31 19:38:51 +00001201 if (!Subtarget->is64Bit()) {
1202 // These libcalls are not available in 32-bit.
1203 setLibcallName(RTLIB::SHL_I128, 0);
1204 setLibcallName(RTLIB::SRL_I128, 0);
1205 setLibcallName(RTLIB::SRA_I128, 0);
1206 }
1207
Evan Cheng206ee9d2006-07-07 08:33:52 +00001208 // We have target-specific dag combine patterns for the following nodes:
1209 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Dan Gohman1bbf72b2010-03-15 23:23:03 +00001210 setTargetDAGCombine(ISD::EXTRACT_VECTOR_ELT);
Duncan Sands6bcd2192011-09-17 16:49:39 +00001211 setTargetDAGCombine(ISD::VSELECT);
Chris Lattner83e6c992006-10-04 06:57:07 +00001212 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +00001213 setTargetDAGCombine(ISD::SHL);
1214 setTargetDAGCombine(ISD::SRA);
1215 setTargetDAGCombine(ISD::SRL);
Evan Cheng760d1942010-01-04 21:22:48 +00001216 setTargetDAGCombine(ISD::OR);
Nate Begemanb65c1752010-12-17 22:55:37 +00001217 setTargetDAGCombine(ISD::AND);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001218 setTargetDAGCombine(ISD::ADD);
Duncan Sands17470be2011-09-22 20:15:48 +00001219 setTargetDAGCombine(ISD::FADD);
1220 setTargetDAGCombine(ISD::FSUB);
Benjamin Kramer7d6fe132010-12-21 21:41:44 +00001221 setTargetDAGCombine(ISD::SUB);
Nadav Rotem91e43fd2011-09-18 10:39:32 +00001222 setTargetDAGCombine(ISD::LOAD);
Chris Lattner149a4e52008-02-22 02:09:43 +00001223 setTargetDAGCombine(ISD::STORE);
Evan Cheng2e489c42009-12-16 00:53:11 +00001224 setTargetDAGCombine(ISD::ZERO_EXTEND);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +00001225 setTargetDAGCombine(ISD::SIGN_EXTEND);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +00001226 setTargetDAGCombine(ISD::TRUNCATE);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +00001227 setTargetDAGCombine(ISD::SINT_TO_FP);
Evan Cheng0b0cd912009-03-28 05:57:29 +00001228 if (Subtarget->is64Bit())
1229 setTargetDAGCombine(ISD::MUL);
Craig Topperb4c94572011-10-21 06:55:01 +00001230 if (Subtarget->hasBMI())
1231 setTargetDAGCombine(ISD::XOR);
Evan Cheng206ee9d2006-07-07 08:33:52 +00001232
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001233 computeRegisterProperties();
1234
Evan Cheng05219282011-01-06 06:52:41 +00001235 // On Darwin, -Os means optimize for size without hurting performance,
1236 // do not reduce the limit.
Dan Gohman87060f52008-06-30 21:00:56 +00001237 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001238 maxStoresPerMemsetOptSize = Subtarget->isTargetDarwin() ? 16 : 8;
Evan Cheng255f20f2010-04-01 06:04:33 +00001239 maxStoresPerMemcpy = 8; // For @llvm.memcpy -> sequence of stores
Evan Cheng05219282011-01-06 06:52:41 +00001240 maxStoresPerMemcpyOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
1241 maxStoresPerMemmove = 8; // For @llvm.memmove -> sequence of stores
1242 maxStoresPerMemmoveOptSize = Subtarget->isTargetDarwin() ? 8 : 4;
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001243 setPrefLoopAlignment(4); // 2^4 bytes.
Evan Cheng6ebf7bc2009-05-13 21:42:09 +00001244 benefitFromCodePlacementOpt = true;
Eli Friedmanfc5d3052011-05-06 20:34:06 +00001245
Jakob Stoklund Olesen8c741b82011-12-06 01:26:19 +00001246 setPrefFunctionAlignment(4); // 2^4 bytes.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001247}
1248
Scott Michel5b8f82e2008-03-10 15:42:14 +00001249
Duncan Sands28b77e92011-09-06 19:07:46 +00001250EVT X86TargetLowering::getSetCCResultType(EVT VT) const {
1251 if (!VT.isVector()) return MVT::i8;
1252 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +00001253}
1254
1255
Evan Cheng29286502008-01-23 23:17:41 +00001256/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
1257/// the desired ByVal argument alignment.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001258static void getMaxByValAlign(Type *Ty, unsigned &MaxAlign) {
Evan Cheng29286502008-01-23 23:17:41 +00001259 if (MaxAlign == 16)
1260 return;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001261 if (VectorType *VTy = dyn_cast<VectorType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001262 if (VTy->getBitWidth() == 128)
1263 MaxAlign = 16;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001264 } else if (ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001265 unsigned EltAlign = 0;
1266 getMaxByValAlign(ATy->getElementType(), EltAlign);
1267 if (EltAlign > MaxAlign)
1268 MaxAlign = EltAlign;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001269 } else if (StructType *STy = dyn_cast<StructType>(Ty)) {
Evan Cheng29286502008-01-23 23:17:41 +00001270 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
1271 unsigned EltAlign = 0;
1272 getMaxByValAlign(STy->getElementType(i), EltAlign);
1273 if (EltAlign > MaxAlign)
1274 MaxAlign = EltAlign;
1275 if (MaxAlign == 16)
1276 break;
1277 }
1278 }
1279 return;
1280}
1281
1282/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
1283/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +00001284/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1285/// are at 4-byte boundaries.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001286unsigned X86TargetLowering::getByValTypeAlignment(Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001287 if (Subtarget->is64Bit()) {
1288 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001289 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001290 if (TyAlign > 8)
1291 return TyAlign;
1292 return 8;
1293 }
1294
Evan Cheng29286502008-01-23 23:17:41 +00001295 unsigned Align = 4;
Craig Topper1accb7e2012-01-10 06:54:16 +00001296 if (Subtarget->hasSSE1())
Dale Johannesen0c191872008-02-08 19:48:20 +00001297 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001298 return Align;
1299}
Chris Lattner2b02a442007-02-25 08:29:00 +00001300
Evan Chengf0df0312008-05-15 08:39:06 +00001301/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengc3b0c342010-04-08 07:37:57 +00001302/// and store operations as a result of memset, memcpy, and memmove
1303/// lowering. If DstAlign is zero that means it's safe to destination
1304/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
1305/// means there isn't a need to check it against alignment requirement,
1306/// probably because the source does not need to be loaded. If
Lang Hames15701f82011-10-26 23:50:43 +00001307/// 'IsZeroVal' is true, that means it's safe to return a
Evan Chengc3b0c342010-04-08 07:37:57 +00001308/// non-scalar-integer type, e.g. empty string source, constant, or loaded
1309/// from memory. 'MemcpyStrSrc' indicates whether the memcpy source is
1310/// constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001311/// It returns EVT::Other if the type should be determined using generic
1312/// target-independent logic.
Owen Andersone50ed302009-08-10 22:56:29 +00001313EVT
Evan Cheng255f20f2010-04-01 06:04:33 +00001314X86TargetLowering::getOptimalMemOpType(uint64_t Size,
1315 unsigned DstAlign, unsigned SrcAlign,
Lang Hames15701f82011-10-26 23:50:43 +00001316 bool IsZeroVal,
Evan Chengc3b0c342010-04-08 07:37:57 +00001317 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00001318 MachineFunction &MF) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001319 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1320 // linux. This is because the stack realignment code can't handle certain
1321 // cases like PR2962. This should be removed when PR2962 is fixed.
Dan Gohman37f32ee2010-04-16 20:11:05 +00001322 const Function *F = MF.getFunction();
Lang Hames15701f82011-10-26 23:50:43 +00001323 if (IsZeroVal &&
Evan Chenga5e13622011-01-07 19:35:30 +00001324 !F->hasFnAttr(Attribute::NoImplicitFloat)) {
Evan Cheng255f20f2010-04-01 06:04:33 +00001325 if (Size >= 16 &&
Evan Chenga5e13622011-01-07 19:35:30 +00001326 (Subtarget->isUnalignedMemAccessFast() ||
1327 ((DstAlign == 0 || DstAlign >= 16) &&
1328 (SrcAlign == 0 || SrcAlign >= 16))) &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001329 Subtarget->getStackAlignment() >= 16) {
Craig Topper562659f2012-01-13 08:32:21 +00001330 if (Subtarget->getStackAlignment() >= 32) {
1331 if (Subtarget->hasAVX2())
1332 return MVT::v8i32;
1333 if (Subtarget->hasAVX())
1334 return MVT::v8f32;
1335 }
Craig Topper1accb7e2012-01-10 06:54:16 +00001336 if (Subtarget->hasSSE2())
Evan Cheng255f20f2010-04-01 06:04:33 +00001337 return MVT::v4i32;
Craig Topper1accb7e2012-01-10 06:54:16 +00001338 if (Subtarget->hasSSE1())
Evan Cheng255f20f2010-04-01 06:04:33 +00001339 return MVT::v4f32;
Evan Chengc3b0c342010-04-08 07:37:57 +00001340 } else if (!MemcpyStrSrc && Size >= 8 &&
Evan Cheng3ea97552010-04-01 20:27:45 +00001341 !Subtarget->is64Bit() &&
Evan Cheng255f20f2010-04-01 06:04:33 +00001342 Subtarget->getStackAlignment() >= 8 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001343 Subtarget->hasSSE2()) {
Evan Chengc3b0c342010-04-08 07:37:57 +00001344 // Do not use f64 to lower memcpy if source is string constant. It's
1345 // better to use i32 to avoid the loads.
Evan Cheng255f20f2010-04-01 06:04:33 +00001346 return MVT::f64;
Evan Chengc3b0c342010-04-08 07:37:57 +00001347 }
Chris Lattner4002a1b2008-10-28 05:49:35 +00001348 }
Evan Chengf0df0312008-05-15 08:39:06 +00001349 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001350 return MVT::i64;
1351 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001352}
1353
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001354/// getJumpTableEncoding - Return the entry encoding for a jump table in the
1355/// current function. The returned value is a member of the
1356/// MachineJumpTableInfo::JTEntryKind enum.
1357unsigned X86TargetLowering::getJumpTableEncoding() const {
1358 // In GOT pic mode, each entry in the jump table is emitted as a @GOTOFF
1359 // symbol.
1360 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1361 Subtarget->isPICStyleGOT())
Chris Lattnerc64daab2010-01-26 05:02:42 +00001362 return MachineJumpTableInfo::EK_Custom32;
Michael J. Spencerec38de22010-10-10 22:04:20 +00001363
Chris Lattner5e1df8d2010-01-25 23:38:14 +00001364 // Otherwise, use the normal jump table encoding heuristics.
1365 return TargetLowering::getJumpTableEncoding();
1366}
1367
Chris Lattnerc64daab2010-01-26 05:02:42 +00001368const MCExpr *
1369X86TargetLowering::LowerCustomJumpTableEntry(const MachineJumpTableInfo *MJTI,
1370 const MachineBasicBlock *MBB,
1371 unsigned uid,MCContext &Ctx) const{
1372 assert(getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
1373 Subtarget->isPICStyleGOT());
1374 // In 32-bit ELF systems, our jump table entries are formed with @GOTOFF
1375 // entries.
Daniel Dunbar4e815f82010-03-15 23:51:06 +00001376 return MCSymbolRefExpr::Create(MBB->getSymbol(),
1377 MCSymbolRefExpr::VK_GOTOFF, Ctx);
Chris Lattnerc64daab2010-01-26 05:02:42 +00001378}
1379
Evan Chengcc415862007-11-09 01:32:10 +00001380/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1381/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001382SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Chris Lattner589c6f62010-01-26 06:28:43 +00001383 SelectionDAG &DAG) const {
Chris Lattnere4df7562009-07-09 03:15:51 +00001384 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001385 // This doesn't have DebugLoc associated with it, but is not really the
1386 // same as a Register.
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00001387 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc(), getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001388 return Table;
1389}
1390
Chris Lattner589c6f62010-01-26 06:28:43 +00001391/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
1392/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
1393/// MCExpr.
1394const MCExpr *X86TargetLowering::
1395getPICJumpTableRelocBaseExpr(const MachineFunction *MF, unsigned JTI,
1396 MCContext &Ctx) const {
1397 // X86-64 uses RIP relative addressing based on the jump table label.
1398 if (Subtarget->isPICStyleRIPRel())
1399 return TargetLowering::getPICJumpTableRelocBaseExpr(MF, JTI, Ctx);
1400
1401 // Otherwise, the reference is relative to the PIC base.
Chris Lattner142b5312010-11-14 22:48:15 +00001402 return MCSymbolRefExpr::Create(MF->getPICBaseSymbol(), Ctx);
Chris Lattner589c6f62010-01-26 06:28:43 +00001403}
1404
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001405// FIXME: Why this routine is here? Move to RegInfo!
Evan Chengdee81012010-07-26 21:50:05 +00001406std::pair<const TargetRegisterClass*, uint8_t>
1407X86TargetLowering::findRepresentativeClass(EVT VT) const{
1408 const TargetRegisterClass *RRC = 0;
1409 uint8_t Cost = 1;
1410 switch (VT.getSimpleVT().SimpleTy) {
1411 default:
1412 return TargetLowering::findRepresentativeClass(VT);
1413 case MVT::i8: case MVT::i16: case MVT::i32: case MVT::i64:
1414 RRC = (Subtarget->is64Bit()
1415 ? X86::GR64RegisterClass : X86::GR32RegisterClass);
1416 break;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001417 case MVT::x86mmx:
Evan Chengdee81012010-07-26 21:50:05 +00001418 RRC = X86::VR64RegisterClass;
1419 break;
1420 case MVT::f32: case MVT::f64:
1421 case MVT::v16i8: case MVT::v8i16: case MVT::v4i32: case MVT::v2i64:
1422 case MVT::v4f32: case MVT::v2f64:
1423 case MVT::v32i8: case MVT::v8i32: case MVT::v4i64: case MVT::v8f32:
1424 case MVT::v4f64:
1425 RRC = X86::VR128RegisterClass;
1426 break;
1427 }
1428 return std::make_pair(RRC, Cost);
1429}
1430
Eric Christopherf7a0c7b2010-07-06 05:18:56 +00001431bool X86TargetLowering::getStackCookieLocation(unsigned &AddressSpace,
1432 unsigned &Offset) const {
1433 if (!Subtarget->isTargetLinux())
1434 return false;
1435
1436 if (Subtarget->is64Bit()) {
1437 // %fs:0x28, unless we're using a Kernel code model, in which case it's %gs:
1438 Offset = 0x28;
1439 if (getTargetMachine().getCodeModel() == CodeModel::Kernel)
1440 AddressSpace = 256;
1441 else
1442 AddressSpace = 257;
1443 } else {
1444 // %gs:0x14 on i386
1445 Offset = 0x14;
1446 AddressSpace = 256;
1447 }
1448 return true;
1449}
1450
1451
Chris Lattner2b02a442007-02-25 08:29:00 +00001452//===----------------------------------------------------------------------===//
1453// Return Value Calling Convention Implementation
1454//===----------------------------------------------------------------------===//
1455
Chris Lattner59ed56b2007-02-28 04:55:35 +00001456#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001457
Michael J. Spencerec38de22010-10-10 22:04:20 +00001458bool
Eric Christopher471e4222011-06-08 23:55:35 +00001459X86TargetLowering::CanLowerReturn(CallingConv::ID CallConv,
1460 MachineFunction &MF, bool isVarArg,
Dan Gohman84023e02010-07-10 09:00:22 +00001461 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001462 LLVMContext &Context) const {
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001463 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001464 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohmanc9af33c2010-07-06 22:19:37 +00001465 RVLocs, Context);
Dan Gohman84023e02010-07-10 09:00:22 +00001466 return CCInfo.CheckReturn(Outs, RetCC_X86);
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00001467}
1468
Dan Gohman98ca4f22009-08-05 01:29:28 +00001469SDValue
1470X86TargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001471 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001472 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00001473 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00001474 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001475 MachineFunction &MF = DAG.getMachineFunction();
1476 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001477
Chris Lattner9774c912007-02-27 05:28:59 +00001478 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001479 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001480 RVLocs, *DAG.getContext());
1481 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001482
Evan Chengdcea1632010-02-04 02:40:39 +00001483 // Add the regs to the liveout set for the function.
1484 MachineRegisterInfo &MRI = DAG.getMachineFunction().getRegInfo();
1485 for (unsigned i = 0; i != RVLocs.size(); ++i)
1486 if (RVLocs[i].isRegLoc() && !MRI.isLiveOut(RVLocs[i].getLocReg()))
1487 MRI.addLiveOut(RVLocs[i].getLocReg());
Scott Michelfdc40a02009-02-17 22:15:04 +00001488
Dan Gohman475871a2008-07-27 21:46:04 +00001489 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001490
Dan Gohman475871a2008-07-27 21:46:04 +00001491 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001492 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1493 // Operand #1 = Bytes To Pop
Dan Gohman1e93df62010-04-17 14:41:14 +00001494 RetOps.push_back(DAG.getTargetConstant(FuncInfo->getBytesToPopOnReturn(),
1495 MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001496
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001497 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001498 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1499 CCValAssign &VA = RVLocs[i];
1500 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohmanc9403652010-07-07 15:54:55 +00001501 SDValue ValToCopy = OutVals[i];
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001502 EVT ValVT = ValToCopy.getValueType();
1503
Dale Johannesenc4510512010-09-24 19:05:48 +00001504 // If this is x86-64, and we disabled SSE, we can't return FP values,
1505 // or SSE or MMX vectors.
1506 if ((ValVT == MVT::f32 || ValVT == MVT::f64 ||
1507 VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001508 (Subtarget->is64Bit() && !Subtarget->hasSSE1())) {
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001509 report_fatal_error("SSE register return with SSE disabled");
1510 }
1511 // Likewise we can't return F64 values with SSE1 only. gcc does so, but
1512 // llvm-gcc has never done it right and no one has noticed, so this
1513 // should be OK for now.
1514 if (ValVT == MVT::f64 &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001515 (Subtarget->is64Bit() && !Subtarget->hasSSE2()))
Dale Johannesenc76d23f2010-07-23 00:30:35 +00001516 report_fatal_error("SSE2 register return with SSE2 disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001517
Chris Lattner447ff682008-03-11 03:23:40 +00001518 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1519 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001520 if (VA.getLocReg() == X86::ST0 ||
1521 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001522 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1523 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001524 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001525 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001526 RetOps.push_back(ValToCopy);
1527 // Don't emit a copytoreg.
1528 continue;
1529 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001530
Evan Cheng242b38b2009-02-23 09:03:22 +00001531 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1532 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001533 if (Subtarget->is64Bit()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001534 if (ValVT == MVT::x86mmx) {
Chris Lattner97a2a562010-08-26 05:24:29 +00001535 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001536 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::i64, ValToCopy);
Eric Christopher90eb4022010-07-22 00:26:08 +00001537 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
1538 ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001539 // If we don't have SSE2 available, convert to v4f32 so the generated
1540 // register is legal.
Craig Topper1accb7e2012-01-10 06:54:16 +00001541 if (!Subtarget->hasSSE2())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001542 ValToCopy = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32,ValToCopy);
Chris Lattner97a2a562010-08-26 05:24:29 +00001543 }
Evan Cheng242b38b2009-02-23 09:03:22 +00001544 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001545 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00001546
Dale Johannesendd64c412009-02-04 00:33:20 +00001547 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001548 Flag = Chain.getValue(1);
1549 }
Dan Gohman61a92132008-04-21 23:59:07 +00001550
1551 // The x86-64 ABI for returning structs by value requires that we copy
1552 // the sret argument into %rax for the return. We saved the argument into
1553 // a virtual register in the entry block, so now we copy the value out
1554 // and into %rax.
1555 if (Subtarget->is64Bit() &&
1556 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1557 MachineFunction &MF = DAG.getMachineFunction();
1558 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1559 unsigned Reg = FuncInfo->getSRetReturnReg();
Michael J. Spencerec38de22010-10-10 22:04:20 +00001560 assert(Reg &&
Zhongxing Xuc2798a12010-05-26 08:10:02 +00001561 "SRetReturnReg should have been set in LowerFormalArguments().");
Dale Johannesendd64c412009-02-04 00:33:20 +00001562 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001563
Dale Johannesendd64c412009-02-04 00:33:20 +00001564 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001565 Flag = Chain.getValue(1);
Dan Gohman00326812009-10-12 16:36:12 +00001566
1567 // RAX now acts like a return value.
Evan Chengdcea1632010-02-04 02:40:39 +00001568 MRI.addLiveOut(X86::RAX);
Dan Gohman61a92132008-04-21 23:59:07 +00001569 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001570
Chris Lattner447ff682008-03-11 03:23:40 +00001571 RetOps[0] = Chain; // Update chain.
1572
1573 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001574 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001575 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001576
1577 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001578 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001579}
1580
Evan Chengbf010eb2012-04-10 01:51:00 +00001581bool X86TargetLowering::isUsedByReturnOnly(SDNode *N, SDValue &Chain) const {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001582 if (N->getNumValues() != 1)
1583 return false;
1584 if (!N->hasNUsesOfValue(1, 0))
1585 return false;
1586
Evan Chengbf010eb2012-04-10 01:51:00 +00001587 SDValue TCChain = Chain;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001588 SDNode *Copy = *N->use_begin();
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001589 if (Copy->getOpcode() == ISD::CopyToReg) {
1590 // If the copy has a glue operand, we conservatively assume it isn't safe to
1591 // perform a tail call.
1592 if (Copy->getOperand(Copy->getNumOperands()-1).getValueType() == MVT::Glue)
1593 return false;
Evan Chengbf010eb2012-04-10 01:51:00 +00001594 TCChain = Copy->getOperand(0);
Chad Rosierc8d7eea2012-03-05 19:27:12 +00001595 } else if (Copy->getOpcode() != ISD::FP_EXTEND)
Chad Rosier74bab7f2012-03-02 02:50:46 +00001596 return false;
1597
Evan Cheng1bf891a2010-12-01 22:59:46 +00001598 bool HasRet = false;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001599 for (SDNode::use_iterator UI = Copy->use_begin(), UE = Copy->use_end();
Evan Cheng1bf891a2010-12-01 22:59:46 +00001600 UI != UE; ++UI) {
Evan Cheng3d2125c2010-11-30 23:55:39 +00001601 if (UI->getOpcode() != X86ISD::RET_FLAG)
1602 return false;
Evan Cheng1bf891a2010-12-01 22:59:46 +00001603 HasRet = true;
1604 }
Evan Cheng3d2125c2010-11-30 23:55:39 +00001605
Evan Chengbf010eb2012-04-10 01:51:00 +00001606 if (!HasRet)
1607 return false;
1608
1609 Chain = TCChain;
1610 return true;
Evan Cheng3d2125c2010-11-30 23:55:39 +00001611}
1612
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001613EVT
1614X86TargetLowering::getTypeForExtArgOrReturn(LLVMContext &Context, EVT VT,
Cameron Zwarich44579682011-03-17 14:21:56 +00001615 ISD::NodeType ExtendKind) const {
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001616 MVT ReturnMVT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001617 // TODO: Is this also valid on 32-bit?
1618 if (Subtarget->is64Bit() && VT == MVT::i1 && ExtendKind == ISD::ZERO_EXTEND)
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001619 ReturnMVT = MVT::i8;
1620 else
1621 ReturnMVT = MVT::i32;
1622
1623 EVT MinVT = getRegisterType(Context, ReturnMVT);
1624 return VT.bitsLT(MinVT) ? MinVT : VT;
Cameron Zwarichebe81732011-03-16 22:20:18 +00001625}
1626
Dan Gohman98ca4f22009-08-05 01:29:28 +00001627/// LowerCallResult - Lower the result values of a call into the
1628/// appropriate copies out of appropriate physical registers.
1629///
1630SDValue
1631X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001632 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001633 const SmallVectorImpl<ISD::InputArg> &Ins,
1634 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001635 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001636
Chris Lattnere32bbf62007-02-28 07:09:55 +00001637 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001638 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001639 bool Is64Bit = Subtarget->is64Bit();
Eric Christopher471e4222011-06-08 23:55:35 +00001640 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
1641 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001642 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001643
Chris Lattner3085e152007-02-25 08:59:22 +00001644 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001645 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001646 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001647 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001648
Torok Edwin3f142c32009-02-01 18:15:56 +00001649 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001650 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00001651 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Chris Lattner75361b62010-04-07 22:58:41 +00001652 report_fatal_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001653 }
1654
Evan Cheng79fb3b42009-02-20 20:43:02 +00001655 SDValue Val;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001656
1657 // If this is a call to a function that returns an fp value on the floating
1658 // point stack, we must guarantee the the value is popped from the stack, so
1659 // a CopyFromReg is not good enough - the copy instruction may be eliminated
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001660 // if the return value is not used. We use the FpPOP_RETVAL instruction
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001661 // instead.
1662 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1) {
1663 // If we prefer to use the value in xmm registers, copy it out as f80 and
1664 // use a truncate to move it from fp stack reg to xmm reg.
1665 if (isScalarFPTypeInSSEReg(VA.getValVT())) CopyVT = MVT::f80;
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001666 SDValue Ops[] = { Chain, InFlag };
Jakob Stoklund Olesen9bbe4d62011-06-28 18:32:28 +00001667 Chain = SDValue(DAG.getMachineNode(X86::FpPOP_RETVAL, dl, CopyVT,
1668 MVT::Other, MVT::Glue, Ops, 2), 1);
Jakob Stoklund Olesend737fca2010-07-10 04:04:25 +00001669 Val = Chain.getValue(0);
1670
1671 // Round the f80 to the right size, which also moves it to the appropriate
1672 // xmm register.
1673 if (CopyVT != VA.getValVT())
1674 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
1675 // This truncation won't change the value.
1676 DAG.getIntPtrConstant(1));
Evan Cheng79fb3b42009-02-20 20:43:02 +00001677 } else {
1678 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1679 CopyVT, InFlag).getValue(1);
1680 Val = Chain.getValue(0);
1681 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001682 InFlag = Chain.getValue(2);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001683 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001684 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001685
Dan Gohman98ca4f22009-08-05 01:29:28 +00001686 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001687}
1688
1689
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001690//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001691// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001692//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001693// StdCall calling convention seems to be standard for many Windows' API
1694// routines and around. It differs from C calling convention just a little:
1695// callee should clean up the stack, not caller. Symbols should be also
1696// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001697// For info on fast calling convention see Fast Calling Convention (tail call)
1698// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001699
Dan Gohman98ca4f22009-08-05 01:29:28 +00001700/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001701/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001702static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1703 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001704 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001705
Dan Gohman98ca4f22009-08-05 01:29:28 +00001706 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001707}
1708
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001709/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001710/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001711static bool
1712ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1713 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001714 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001715
Dan Gohman98ca4f22009-08-05 01:29:28 +00001716 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001717}
1718
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001719/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1720/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001721/// the specific parameter attribute. The copy will be passed as a byval
1722/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001723static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001724CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001725 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1726 DebugLoc dl) {
Chris Lattnere72f2022010-09-21 05:40:29 +00001727 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Michael J. Spencerec38de22010-10-10 22:04:20 +00001728
Dale Johannesendd64c412009-02-04 00:33:20 +00001729 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Stuart Hastings03d58262011-03-10 00:25:53 +00001730 /*isVolatile*/false, /*AlwaysInline=*/true,
Chris Lattnerfc448ff2010-09-21 18:51:21 +00001731 MachinePointerInfo(), MachinePointerInfo());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001732}
1733
Chris Lattner29689432010-03-11 00:22:57 +00001734/// IsTailCallConvention - Return true if the calling convention is one that
1735/// supports tail call optimization.
1736static bool IsTailCallConvention(CallingConv::ID CC) {
1737 return (CC == CallingConv::Fast || CC == CallingConv::GHC);
1738}
1739
Evan Cheng485fafc2011-03-21 01:19:09 +00001740bool X86TargetLowering::mayBeEmittedAsTailCall(CallInst *CI) const {
Nick Lewycky22de16d2012-01-19 00:34:10 +00001741 if (!CI->isTailCall() || getTargetMachine().Options.DisableTailCalls)
Evan Cheng485fafc2011-03-21 01:19:09 +00001742 return false;
1743
1744 CallSite CS(CI);
1745 CallingConv::ID CalleeCC = CS.getCallingConv();
1746 if (!IsTailCallConvention(CalleeCC) && CalleeCC != CallingConv::C)
1747 return false;
1748
1749 return true;
1750}
1751
Evan Cheng0c439eb2010-01-27 00:07:07 +00001752/// FuncIsMadeTailCallSafe - Return true if the function is being made into
1753/// a tailcall target by changing its ABI.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001754static bool FuncIsMadeTailCallSafe(CallingConv::ID CC,
1755 bool GuaranteedTailCallOpt) {
Chris Lattner29689432010-03-11 00:22:57 +00001756 return GuaranteedTailCallOpt && IsTailCallConvention(CC);
Evan Cheng0c439eb2010-01-27 00:07:07 +00001757}
1758
Dan Gohman98ca4f22009-08-05 01:29:28 +00001759SDValue
1760X86TargetLowering::LowerMemArgument(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001761 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 const SmallVectorImpl<ISD::InputArg> &Ins,
1763 DebugLoc dl, SelectionDAG &DAG,
1764 const CCValAssign &VA,
1765 MachineFrameInfo *MFI,
Dan Gohmand858e902010-04-17 15:26:15 +00001766 unsigned i) const {
Rafael Espindola7effac52007-09-14 15:48:13 +00001767 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001768 ISD::ArgFlagsTy Flags = Ins[i].Flags;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001769 bool AlwaysUseMutable = FuncIsMadeTailCallSafe(CallConv,
1770 getTargetMachine().Options.GuaranteedTailCallOpt);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001771 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001772 EVT ValVT;
1773
1774 // If value is passed by pointer we have address passed instead of the value
1775 // itself.
1776 if (VA.getLocInfo() == CCValAssign::Indirect)
1777 ValVT = VA.getLocVT();
1778 else
1779 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001780
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001781 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001782 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001783 // In case of tail call optimization mark all arguments mutable. Since they
1784 // could be overwritten by lowering of arguments in case of a tail call.
Evan Cheng90567c32010-02-02 23:58:13 +00001785 if (Flags.isByVal()) {
Evan Chengee2e0e32011-03-30 23:44:13 +00001786 unsigned Bytes = Flags.getByValSize();
1787 if (Bytes == 0) Bytes = 1; // Don't create zero-sized stack objects.
1788 int FI = MFI->CreateFixedObject(Bytes, VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001789 return DAG.getFrameIndex(FI, getPointerTy());
1790 } else {
1791 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00001792 VA.getLocMemOffset(), isImmutable);
Evan Cheng90567c32010-02-02 23:58:13 +00001793 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
1794 return DAG.getLoad(ValVT, dl, Chain, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00001795 MachinePointerInfo::getFixedStack(FI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001796 false, false, false, 0);
Evan Cheng90567c32010-02-02 23:58:13 +00001797 }
Rafael Espindola7effac52007-09-14 15:48:13 +00001798}
1799
Dan Gohman475871a2008-07-27 21:46:04 +00001800SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001801X86TargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001802 CallingConv::ID CallConv,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001803 bool isVarArg,
1804 const SmallVectorImpl<ISD::InputArg> &Ins,
1805 DebugLoc dl,
1806 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001807 SmallVectorImpl<SDValue> &InVals)
1808 const {
Evan Cheng1bc78042006-04-26 01:20:17 +00001809 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001810 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001811
Gordon Henriksen86737662008-01-05 16:56:59 +00001812 const Function* Fn = MF.getFunction();
1813 if (Fn->hasExternalLinkage() &&
1814 Subtarget->isTargetCygMing() &&
1815 Fn->getName() == "main")
1816 FuncInfo->setForceFramePointer(true);
1817
Evan Cheng1bc78042006-04-26 01:20:17 +00001818 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001819 bool Is64Bit = Subtarget->is64Bit();
Eli Friedman9a2478a2012-01-20 00:05:46 +00001820 bool IsWindows = Subtarget->isTargetWindows();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001821 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001822
Chris Lattner29689432010-03-11 00:22:57 +00001823 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
1824 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001825
Chris Lattner638402b2007-02-28 07:00:42 +00001826 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001827 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001828 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00001829 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00001830
1831 // Allocate shadow area for Win64
1832 if (IsWin64) {
1833 CCInfo.AllocateStack(32, 8);
1834 }
1835
Duncan Sands45907662010-10-31 13:21:44 +00001836 CCInfo.AnalyzeFormalArguments(Ins, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001837
Chris Lattnerf39f7712007-02-28 05:46:49 +00001838 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001839 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001840 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1841 CCValAssign &VA = ArgLocs[i];
1842 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1843 // places.
1844 assert(VA.getValNo() != LastVal &&
1845 "Don't support value assigned to multiple locs yet");
Duncan Sands17001ce2011-10-18 12:44:00 +00001846 (void)LastVal;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001847 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001848
Chris Lattnerf39f7712007-02-28 05:46:49 +00001849 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001850 EVT RegVT = VA.getLocVT();
Craig Topper44d23822012-02-22 05:59:10 +00001851 const TargetRegisterClass *RC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001852 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001853 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001854 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001855 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001856 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001857 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001858 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001859 RC = X86::FR64RegisterClass;
Bruno Cardoso Lopesac098352010-08-05 23:35:51 +00001860 else if (RegVT.isVector() && RegVT.getSizeInBits() == 256)
1861 RC = X86::VR256RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001862 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001863 RC = X86::VR128RegisterClass;
Dale Johannesen0488fb62010-09-30 23:57:10 +00001864 else if (RegVT == MVT::x86mmx)
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001865 RC = X86::VR64RegisterClass;
1866 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001867 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001868
Devang Patel68e6bee2011-02-21 23:21:26 +00001869 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001870 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001871
Chris Lattnerf39f7712007-02-28 05:46:49 +00001872 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1873 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1874 // right size.
1875 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001876 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001877 DAG.getValueType(VA.getValVT()));
1878 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001879 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001880 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001881 else if (VA.getLocInfo() == CCValAssign::BCvt)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001882 ArgValue = DAG.getNode(ISD::BITCAST, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001883
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001884 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001885 // Handle MMX values passed in XMM regs.
1886 if (RegVT.isVector()) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00001887 ArgValue = DAG.getNode(X86ISD::MOVDQ2Q, dl, VA.getValVT(),
1888 ArgValue);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001889 } else
1890 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001891 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001892 } else {
1893 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001894 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001895 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001896
1897 // If value is passed via pointer - do a load.
1898 if (VA.getLocInfo() == CCValAssign::Indirect)
Chris Lattner51abfe42010-09-21 06:02:19 +00001899 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001900 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001901
Dan Gohman98ca4f22009-08-05 01:29:28 +00001902 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001903 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001904
Dan Gohman61a92132008-04-21 23:59:07 +00001905 // The x86-64 ABI for returning structs by value requires that we copy
1906 // the sret argument into %rax for the return. Save the argument into
1907 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001908 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001909 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1910 unsigned Reg = FuncInfo->getSRetReturnReg();
1911 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001912 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001913 FuncInfo->setSRetReturnReg(Reg);
1914 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001915 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001916 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001917 }
1918
Chris Lattnerf39f7712007-02-28 05:46:49 +00001919 unsigned StackSize = CCInfo.getNextStackOffset();
Evan Cheng0c439eb2010-01-27 00:07:07 +00001920 // Align stack specially for tail calls.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001921 if (FuncIsMadeTailCallSafe(CallConv,
1922 MF.getTarget().Options.GuaranteedTailCallOpt))
Gordon Henriksenae636f82008-01-03 16:47:34 +00001923 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001924
Evan Cheng1bc78042006-04-26 01:20:17 +00001925 // If the function takes variable number of arguments, make a frame index for
1926 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001927 if (isVarArg) {
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001928 if (Is64Bit || (CallConv != CallingConv::X86_FastCall &&
1929 CallConv != CallingConv::X86_ThisCall)) {
Jakob Stoklund Olesenb2eeed72010-07-29 17:42:27 +00001930 FuncInfo->setVarArgsFrameIndex(MFI->CreateFixedObject(1, StackSize,true));
Gordon Henriksen86737662008-01-05 16:56:59 +00001931 }
1932 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001933 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1934
1935 // FIXME: We should really autogenerate these arrays
Craig Topperc5eaae42012-03-11 07:57:25 +00001936 static const uint16_t GPR64ArgRegsWin64[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001937 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001938 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001939 static const uint16_t GPR64ArgRegs64Bit[] = {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001940 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1941 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001942 static const uint16_t XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001943 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1944 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1945 };
Craig Topperc5eaae42012-03-11 07:57:25 +00001946 const uint16_t *GPR64ArgRegs;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001947 unsigned NumXMMRegs = 0;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001948
1949 if (IsWin64) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001950 // The XMM registers which might contain var arg parameters are shadowed
1951 // in their paired GPR. So we only need to save the GPR to their home
1952 // slots.
1953 TotalNumIntRegs = 4;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001954 GPR64ArgRegs = GPR64ArgRegsWin64;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001955 } else {
1956 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1957 GPR64ArgRegs = GPR64ArgRegs64Bit;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001958
Chad Rosier30450e82011-12-22 22:35:21 +00001959 NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs64Bit,
1960 TotalNumXMMRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001961 }
1962 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1963 TotalNumIntRegs);
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001964
Devang Patel578efa92009-06-05 21:57:13 +00001965 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Craig Topper1accb7e2012-01-10 06:54:16 +00001966 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001967 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001968 assert(!(NumXMMRegs && MF.getTarget().Options.UseSoftFloat &&
1969 NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001970 "SSE register cannot be used when SSE is disabled!");
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001971 if (MF.getTarget().Options.UseSoftFloat || NoImplicitFloatOps ||
Craig Topper1accb7e2012-01-10 06:54:16 +00001972 !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001973 // Kernel mode asks for SSE to be disabled, so don't push them
1974 // on the stack.
1975 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001976
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001977 if (IsWin64) {
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001978 const TargetFrameLowering &TFI = *getTargetMachine().getFrameLowering();
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001979 // Get to the caller-allocated home save location. Add 8 to account
1980 // for the return address.
1981 int HomeOffset = TFI.getOffsetOfLocalArea() + 8;
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001982 FuncInfo->setRegSaveFrameIndex(
Cameron Esfahaniec37b002010-10-08 19:24:18 +00001983 MFI->CreateFixedObject(1, NumIntRegs * 8 + HomeOffset, false));
NAKAMURA Takumi3ca99432011-03-09 11:33:15 +00001984 // Fixup to set vararg frame on shadow area (4 x i64).
1985 if (NumIntRegs < 4)
1986 FuncInfo->setVarArgsFrameIndex(FuncInfo->getRegSaveFrameIndex());
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001987 } else {
1988 // For X86-64, if there are vararg parameters that are passed via
Chad Rosier30450e82011-12-22 22:35:21 +00001989 // registers, then we must store them to their spots on the stack so
1990 // they may be loaded by deferencing the result of va_next.
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001991 FuncInfo->setVarArgsGPOffset(NumIntRegs * 8);
1992 FuncInfo->setVarArgsFPOffset(TotalNumIntRegs * 8 + NumXMMRegs * 16);
1993 FuncInfo->setRegSaveFrameIndex(
1994 MFI->CreateStackObject(TotalNumIntRegs * 8 + TotalNumXMMRegs * 16, 16,
Dan Gohman1e93df62010-04-17 14:41:14 +00001995 false));
Anton Korobeynikove7beda12010-10-03 22:52:07 +00001996 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001997
Gordon Henriksen86737662008-01-05 16:56:59 +00001998 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001999 SmallVector<SDValue, 8> MemOps;
Dan Gohman1e93df62010-04-17 14:41:14 +00002000 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
2001 getPointerTy());
2002 unsigned Offset = FuncInfo->getVarArgsGPOffset();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002003 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Dan Gohmand6708ea2009-08-15 01:38:56 +00002004 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
2005 DAG.getIntPtrConstant(Offset));
Bob Wilson998e1252009-04-20 18:36:57 +00002006 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002007 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002008 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00002009 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00002010 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002011 MachinePointerInfo::getFixedStack(
2012 FuncInfo->getRegSaveFrameIndex(), Offset),
2013 false, false, 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00002014 MemOps.push_back(Store);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002015 Offset += 8;
Gordon Henriksen86737662008-01-05 16:56:59 +00002016 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002017
Dan Gohmanface41a2009-08-16 21:24:25 +00002018 if (TotalNumXMMRegs != 0 && NumXMMRegs != TotalNumXMMRegs) {
2019 // Now store the XMM (fp + vector) parameter registers.
2020 SmallVector<SDValue, 11> SaveXMMOps;
2021 SaveXMMOps.push_back(Chain);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002022
Devang Patel68e6bee2011-02-21 23:21:26 +00002023 unsigned AL = MF.addLiveIn(X86::AL, X86::GR8RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002024 SDValue ALVal = DAG.getCopyFromReg(DAG.getEntryNode(), dl, AL, MVT::i8);
2025 SaveXMMOps.push_back(ALVal);
Dan Gohmand6708ea2009-08-15 01:38:56 +00002026
Dan Gohman1e93df62010-04-17 14:41:14 +00002027 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2028 FuncInfo->getRegSaveFrameIndex()));
2029 SaveXMMOps.push_back(DAG.getIntPtrConstant(
2030 FuncInfo->getVarArgsFPOffset()));
Dan Gohmand6708ea2009-08-15 01:38:56 +00002031
Dan Gohmanface41a2009-08-16 21:24:25 +00002032 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Anton Korobeynikove7beda12010-10-03 22:52:07 +00002033 unsigned VReg = MF.addLiveIn(XMMArgRegs64Bit[NumXMMRegs],
Devang Patel68e6bee2011-02-21 23:21:26 +00002034 X86::VR128RegisterClass);
Dan Gohmanface41a2009-08-16 21:24:25 +00002035 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
2036 SaveXMMOps.push_back(Val);
2037 }
2038 MemOps.push_back(DAG.getNode(X86ISD::VASTART_SAVE_XMM_REGS, dl,
2039 MVT::Other,
2040 &SaveXMMOps[0], SaveXMMOps.size()));
Gordon Henriksen86737662008-01-05 16:56:59 +00002041 }
Dan Gohmanface41a2009-08-16 21:24:25 +00002042
2043 if (!MemOps.empty())
2044 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
2045 &MemOps[0], MemOps.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002046 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002047 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002048
Gordon Henriksen86737662008-01-05 16:56:59 +00002049 // Some CCs need callee pop.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002050 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2051 MF.getTarget().Options.GuaranteedTailCallOpt)) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002052 FuncInfo->setBytesToPopOnReturn(StackSize); // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002053 } else {
Dan Gohman1e93df62010-04-17 14:41:14 +00002054 FuncInfo->setBytesToPopOnReturn(0); // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00002055 // If this is an sret function, the return should pop the hidden pointer.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002056 if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2057 ArgsAreStructReturn(Ins))
Dan Gohman1e93df62010-04-17 14:41:14 +00002058 FuncInfo->setBytesToPopOnReturn(4);
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002059 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002060
Gordon Henriksen86737662008-01-05 16:56:59 +00002061 if (!Is64Bit) {
Dan Gohman1e93df62010-04-17 14:41:14 +00002062 // RegSaveFrameIndex is X86-64 only.
2063 FuncInfo->setRegSaveFrameIndex(0xAAAAAAA);
Anton Korobeynikovded05e32010-05-16 09:08:45 +00002064 if (CallConv == CallingConv::X86_FastCall ||
2065 CallConv == CallingConv::X86_ThisCall)
Dan Gohman1e93df62010-04-17 14:41:14 +00002066 // fastcc functions can't have varargs.
2067 FuncInfo->setVarArgsFrameIndex(0xAAAAAAA);
Gordon Henriksen86737662008-01-05 16:56:59 +00002068 }
Evan Cheng25caf632006-05-23 21:06:34 +00002069
Rafael Espindola76927d752011-08-30 19:39:58 +00002070 FuncInfo->setArgumentStackSize(StackSize);
2071
Dan Gohman98ca4f22009-08-05 01:29:28 +00002072 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002073}
2074
Dan Gohman475871a2008-07-27 21:46:04 +00002075SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00002076X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
2077 SDValue StackPtr, SDValue Arg,
2078 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00002079 const CCValAssign &VA,
Dan Gohmand858e902010-04-17 15:26:15 +00002080 ISD::ArgFlagsTy Flags) const {
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002081 unsigned LocMemOffset = VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00002082 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00002083 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002084 if (Flags.isByVal())
Dale Johannesendd64c412009-02-04 00:33:20 +00002085 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Chris Lattnerfc448ff2010-09-21 18:51:21 +00002086
2087 return DAG.getStore(Chain, dl, Arg, PtrOff,
2088 MachinePointerInfo::getStack(LocMemOffset),
David Greene67c9d422010-02-15 16:53:33 +00002089 false, false, 0);
Evan Chengdffbd832008-01-10 00:09:10 +00002090}
2091
Bill Wendling64e87322009-01-16 19:25:27 +00002092/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002093/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00002094SDValue
2095X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Evan Chengddc419c2010-01-26 19:04:47 +00002096 SDValue &OutRetAddr, SDValue Chain,
2097 bool IsTailCall, bool Is64Bit,
Dan Gohmand858e902010-04-17 15:26:15 +00002098 int FPDiff, DebugLoc dl) const {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002099 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00002100 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002101 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00002102
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002103 // Load the "old" Return address.
Chris Lattner51abfe42010-09-21 06:02:19 +00002104 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002105 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00002106 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002107}
2108
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002109/// EmitTailCallStoreRetAddr - Emit a store of the return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002110/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00002111static SDValue
2112EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002113 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00002114 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002115 // Store the return address to the appropriate stack slot.
2116 if (!FPDiff) return Chain;
2117 // Calculate the new stack slot for the return address.
2118 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00002119 int NewReturnAddrFI =
Evan Chenged2ae132010-07-03 00:40:23 +00002120 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize, false);
Owen Anderson825b72b2009-08-11 20:47:22 +00002121 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002122 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002123 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00002124 MachinePointerInfo::getFixedStack(NewReturnAddrFI),
David Greene67c9d422010-02-15 16:53:33 +00002125 false, false, 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002126 return Chain;
2127}
2128
Dan Gohman98ca4f22009-08-05 01:29:28 +00002129SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +00002130X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002131 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00002132 bool doesNotRet, bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002133 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002134 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002135 const SmallVectorImpl<ISD::InputArg> &Ins,
2136 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002137 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002138 MachineFunction &MF = DAG.getMachineFunction();
2139 bool Is64Bit = Subtarget->is64Bit();
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002140 bool IsWin64 = Subtarget->isTargetWin64();
Eli Friedman9a2478a2012-01-20 00:05:46 +00002141 bool IsWindows = Subtarget->isTargetWindows();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002142 bool IsStructRet = CallIsStructReturn(Outs);
Evan Cheng5f941932010-02-05 02:21:12 +00002143 bool IsSibcall = false;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002144
Nick Lewycky22de16d2012-01-19 00:34:10 +00002145 if (MF.getTarget().Options.DisableTailCalls)
2146 isTailCall = false;
2147
Evan Cheng5f941932010-02-05 02:21:12 +00002148 if (isTailCall) {
Evan Cheng0c439eb2010-01-27 00:07:07 +00002149 // Check if it's really possible to do a tail call.
Evan Chenga375d472010-03-15 18:54:48 +00002150 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv,
2151 isVarArg, IsStructRet, MF.getFunction()->hasStructRetAttr(),
Dan Gohmanc9403652010-07-07 15:54:55 +00002152 Outs, OutVals, Ins, DAG);
Evan Chengf22f9b32010-02-06 03:28:46 +00002153
2154 // Sibcalls are automatically detected tailcalls which do not require
2155 // ABI changes.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002156 if (!MF.getTarget().Options.GuaranteedTailCallOpt && isTailCall)
Evan Cheng5f941932010-02-05 02:21:12 +00002157 IsSibcall = true;
Evan Chengf22f9b32010-02-06 03:28:46 +00002158
2159 if (isTailCall)
2160 ++NumTailCalls;
Evan Cheng5f941932010-02-05 02:21:12 +00002161 }
Evan Cheng0c439eb2010-01-27 00:07:07 +00002162
Chris Lattner29689432010-03-11 00:22:57 +00002163 assert(!(isVarArg && IsTailCallConvention(CallConv)) &&
2164 "Var args not supported with calling convention fastcc or ghc");
Gordon Henriksenae636f82008-01-03 16:47:34 +00002165
Chris Lattner638402b2007-02-28 07:00:42 +00002166 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00002167 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002168 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00002169 ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002170
2171 // Allocate shadow area for Win64
2172 if (IsWin64) {
2173 CCInfo.AllocateStack(32, 8);
2174 }
2175
Duncan Sands45907662010-10-31 13:21:44 +00002176 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00002177
Chris Lattner423c5f42007-02-28 05:31:48 +00002178 // Get a count of how many bytes are to be pushed on the stack.
2179 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chengf22f9b32010-02-06 03:28:46 +00002180 if (IsSibcall)
Evan Chengb2c92902010-02-02 02:22:50 +00002181 // This is a sibcall. The memory operands are available in caller's
2182 // own caller's stack.
2183 NumBytes = 0;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002184 else if (getTargetMachine().Options.GuaranteedTailCallOpt &&
2185 IsTailCallConvention(CallConv))
Evan Chengf22f9b32010-02-06 03:28:46 +00002186 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002187
Gordon Henriksen86737662008-01-05 16:56:59 +00002188 int FPDiff = 0;
Evan Chengf22f9b32010-02-06 03:28:46 +00002189 if (isTailCall && !IsSibcall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002190 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00002191 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00002192 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
2193 FPDiff = NumBytesCallerPushed - NumBytes;
2194
2195 // Set the delta of movement of the returnaddr stackslot.
2196 // But only set if delta is greater than previous delta.
2197 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
2198 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
2199 }
2200
Evan Chengf22f9b32010-02-06 03:28:46 +00002201 if (!IsSibcall)
2202 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002203
Dan Gohman475871a2008-07-27 21:46:04 +00002204 SDValue RetAddrFrIdx;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002205 // Load return address for tail calls.
Evan Chengf22f9b32010-02-06 03:28:46 +00002206 if (isTailCall && FPDiff)
2207 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall,
2208 Is64Bit, FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002209
Dan Gohman475871a2008-07-27 21:46:04 +00002210 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
2211 SmallVector<SDValue, 8> MemOpChains;
2212 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00002213
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002214 // Walk the register/memloc assignments, inserting copies/loads. In the case
2215 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00002216 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2217 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00002218 EVT RegVT = VA.getLocVT();
Dan Gohmanc9403652010-07-07 15:54:55 +00002219 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002220 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00002221 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00002222
Chris Lattner423c5f42007-02-28 05:31:48 +00002223 // Promote the value if needed.
2224 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002225 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00002226 case CCValAssign::Full: break;
2227 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002228 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002229 break;
2230 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002231 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002232 break;
2233 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002234 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
2235 // Special case: passing MMX values in XMM registers.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002236 Arg = DAG.getNode(ISD::BITCAST, dl, MVT::i64, Arg);
Owen Anderson825b72b2009-08-11 20:47:22 +00002237 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
2238 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00002239 } else
2240 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
2241 break;
2242 case CCValAssign::BCvt:
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002243 Arg = DAG.getNode(ISD::BITCAST, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00002244 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002245 case CCValAssign::Indirect: {
2246 // Store the argument.
2247 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
Evan Chengff89dcb2009-10-18 18:16:27 +00002248 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002249 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00002250 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002251 false, false, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00002252 Arg = SpillSlot;
2253 break;
2254 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00002255 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002256
Chris Lattner423c5f42007-02-28 05:31:48 +00002257 if (VA.isRegLoc()) {
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002258 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
2259 if (isVarArg && IsWin64) {
2260 // Win64 ABI requires argument XMM reg to be copied to the corresponding
2261 // shadow reg if callee is a varargs function.
2262 unsigned ShadowReg = 0;
2263 switch (VA.getLocReg()) {
2264 case X86::XMM0: ShadowReg = X86::RCX; break;
2265 case X86::XMM1: ShadowReg = X86::RDX; break;
2266 case X86::XMM2: ShadowReg = X86::R8; break;
2267 case X86::XMM3: ShadowReg = X86::R9; break;
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002268 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002269 if (ShadowReg)
2270 RegsToPass.push_back(std::make_pair(ShadowReg, Arg));
Anton Korobeynikovc52bedb2010-08-27 14:43:06 +00002271 }
Evan Chengf22f9b32010-02-06 03:28:46 +00002272 } else if (!IsSibcall && (!isTailCall || isByVal)) {
Evan Cheng5f941932010-02-05 02:21:12 +00002273 assert(VA.isMemLoc());
2274 if (StackPtr.getNode() == 0)
2275 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
2276 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
2277 dl, DAG, VA, Flags));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002278 }
Stuart Hastings2aa0f232011-05-26 04:09:49 +00002279 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002280
Evan Cheng32fe1032006-05-25 00:59:30 +00002281 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002282 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00002283 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002284
Evan Cheng347d5f72006-04-28 21:29:37 +00002285 // Build a sequence of copy-to-reg nodes chained together with token chain
2286 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00002287 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002288 // Tail call byval lowering might overwrite argument registers so in case of
2289 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002290 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002291 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002292 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002293 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002294 InFlag = Chain.getValue(1);
2295 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002296
Chris Lattner88e1fd52009-07-09 04:24:46 +00002297 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002298 // ELF / PIC requires GOT in the EBX register before function calls via PLT
2299 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002300 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002301 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
2302 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00002303 DebugLoc(), getPointerTy()),
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002304 InFlag);
2305 InFlag = Chain.getValue(1);
2306 } else {
2307 // If we are tail calling and generating PIC/GOT style code load the
2308 // address of the callee into ECX. The value in ecx is used as target of
2309 // the tail jump. This is done to circumvent the ebx/callee-saved problem
2310 // for tail calls on PIC/GOT architectures. Normally we would just put the
2311 // address of GOT into ebx and then call target@PLT. But for tail calls
2312 // ebx would be restored (since ebx is callee saved) before jumping to the
2313 // target@PLT.
2314
2315 // Note: The actual moving to ECX is done further down.
2316 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
2317 if (G && !G->getGlobal()->hasHiddenVisibility() &&
2318 !G->getGlobal()->hasProtectedVisibility())
2319 Callee = LowerGlobalAddress(Callee, DAG);
2320 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00002321 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00002322 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00002323 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00002324
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002325 if (Is64Bit && isVarArg && !IsWin64) {
Gordon Henriksen86737662008-01-05 16:56:59 +00002326 // From AMD64 ABI document:
2327 // For calls that may call functions that use varargs or stdargs
2328 // (prototype-less calls or calls to functions containing ellipsis (...) in
2329 // the declaration) %al is used as hidden argument to specify the number
2330 // of SSE registers used. The contents of %al do not need to match exactly
2331 // the number of registers, but must be an ubound on the number of SSE
2332 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00002333
Gordon Henriksen86737662008-01-05 16:56:59 +00002334 // Count the number of XMM registers allocated.
Craig Topperc5eaae42012-03-11 07:57:25 +00002335 static const uint16_t XMMArgRegs[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00002336 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
2337 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
2338 };
2339 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Craig Topper1accb7e2012-01-10 06:54:16 +00002340 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00002341 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00002342
Dale Johannesendd64c412009-02-04 00:33:20 +00002343 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00002344 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002345 InFlag = Chain.getValue(1);
2346 }
2347
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00002348
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002349 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002350 if (isTailCall) {
2351 // Force all the incoming stack arguments to be loaded from the stack
2352 // before any new outgoing arguments are stored to the stack, because the
2353 // outgoing stack slots may alias the incoming argument stack slots, and
2354 // the alias isn't otherwise explicit. This is slightly more conservative
2355 // than necessary, because it means that each store effectively depends
2356 // on every argument instead of just those arguments it would clobber.
2357 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
2358
Dan Gohman475871a2008-07-27 21:46:04 +00002359 SmallVector<SDValue, 8> MemOpChains2;
2360 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00002361 int FI = 0;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002362 // Do not flag preceding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00002363 InFlag = SDValue();
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002364 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Chengb2c92902010-02-02 02:22:50 +00002365 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2366 CCValAssign &VA = ArgLocs[i];
2367 if (VA.isRegLoc())
2368 continue;
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002369 assert(VA.isMemLoc());
Dan Gohmanc9403652010-07-07 15:54:55 +00002370 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00002371 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00002372 // Create frame index.
2373 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002374 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002375 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002376 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00002377
Duncan Sands276dcbd2008-03-21 09:14:45 +00002378 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002379 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00002380 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00002381 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00002382 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00002383 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00002384 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002385
Dan Gohman98ca4f22009-08-05 01:29:28 +00002386 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
2387 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00002388 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00002389 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00002390 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00002391 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002392 DAG.getStore(ArgChain, dl, Arg, FIN,
Chris Lattnere8639032010-09-21 06:22:23 +00002393 MachinePointerInfo::getFixedStack(FI),
David Greene67c9d422010-02-15 16:53:33 +00002394 false, false, 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002395 }
Gordon Henriksen86737662008-01-05 16:56:59 +00002396 }
2397 }
2398
2399 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00002400 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00002401 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002402
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002403 // Copy arguments to their registers.
2404 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00002405 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00002406 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002407 InFlag = Chain.getValue(1);
2408 }
Dan Gohman475871a2008-07-27 21:46:04 +00002409 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002410
Gordon Henriksen86737662008-01-05 16:56:59 +00002411 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00002412 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00002413 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00002414 }
2415
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002416 if (getTargetMachine().getCodeModel() == CodeModel::Large) {
2417 assert(Is64Bit && "Large code model is only legal in 64-bit mode.");
2418 // In the 64-bit large code model, we have to make all calls
2419 // through a register, since the call instruction's 32-bit
2420 // pc-relative offset may not be large enough to hold the whole
2421 // address.
2422 } else if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002423 // If the callee is a GlobalAddress node (quite common, every direct call
2424 // is) turn it into a TargetGlobalAddress node so that legalize doesn't hack
2425 // it.
2426
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00002427 // We should use extra load for direct calls to dllimported functions in
2428 // non-JIT mode.
Dan Gohman46510a72010-04-15 01:51:59 +00002429 const GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00002430 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002431 unsigned char OpFlags = 0;
John McCall3a3465b2011-06-15 20:36:13 +00002432 bool ExtraLoad = false;
2433 unsigned WrapperKind = ISD::DELETED_NODE;
Eric Christopherfd179292009-08-27 18:07:15 +00002434
Chris Lattner48a7d022009-07-09 05:02:21 +00002435 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
2436 // external symbols most go through the PLT in PIC mode. If the symbol
2437 // has hidden or protected visibility, or if it is static or local, then
2438 // we don't need to use the PLT - we can directly call it.
2439 if (Subtarget->isTargetELF() &&
2440 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00002441 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002442 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00002443 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner80945782010-09-27 06:34:01 +00002444 (GV->isDeclaration() || GV->isWeakForLinker()) &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002445 (!Subtarget->getTargetTriple().isMacOSX() ||
2446 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattner74e726e2009-07-09 05:27:35 +00002447 // PC-relative references to external symbols should go through $stub,
2448 // unless we're building with the leopard linker or later, which
2449 // automatically synthesizes these stubs.
2450 OpFlags = X86II::MO_DARWIN_STUB;
John McCall3a3465b2011-06-15 20:36:13 +00002451 } else if (Subtarget->isPICStyleRIPRel() &&
2452 isa<Function>(GV) &&
2453 cast<Function>(GV)->hasFnAttr(Attribute::NonLazyBind)) {
2454 // If the function is marked as non-lazy, generate an indirect call
2455 // which loads from the GOT directly. This avoids runtime overhead
2456 // at the cost of eager binding (and one extra byte of encoding).
2457 OpFlags = X86II::MO_GOTPCREL;
2458 WrapperKind = X86ISD::WrapperRIP;
2459 ExtraLoad = true;
Chris Lattner74e726e2009-07-09 05:27:35 +00002460 }
Chris Lattner48a7d022009-07-09 05:02:21 +00002461
Devang Patel0d881da2010-07-06 22:08:15 +00002462 Callee = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00002463 G->getOffset(), OpFlags);
John McCall3a3465b2011-06-15 20:36:13 +00002464
2465 // Add a wrapper if needed.
2466 if (WrapperKind != ISD::DELETED_NODE)
2467 Callee = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Callee);
2468 // Add extra indirection if needed.
2469 if (ExtraLoad)
2470 Callee = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Callee,
2471 MachinePointerInfo::getGOT(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002472 false, false, false, 0);
Chris Lattner48a7d022009-07-09 05:02:21 +00002473 }
Bill Wendling056292f2008-09-16 21:48:12 +00002474 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00002475 unsigned char OpFlags = 0;
2476
Evan Cheng1bf891a2010-12-01 22:59:46 +00002477 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to
2478 // external symbols should go through the PLT.
2479 if (Subtarget->isTargetELF() &&
2480 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
2481 OpFlags = X86II::MO_PLT;
2482 } else if (Subtarget->isPICStyleStubAny() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00002483 (!Subtarget->getTargetTriple().isMacOSX() ||
2484 Subtarget->getTargetTriple().isMacOSXVersionLT(10, 5))) {
Evan Cheng1bf891a2010-12-01 22:59:46 +00002485 // PC-relative references to external symbols should go through $stub,
2486 // unless we're building with the leopard linker or later, which
2487 // automatically synthesizes these stubs.
2488 OpFlags = X86II::MO_DARWIN_STUB;
Chris Lattner74e726e2009-07-09 05:27:35 +00002489 }
Eric Christopherfd179292009-08-27 18:07:15 +00002490
Chris Lattner48a7d022009-07-09 05:02:21 +00002491 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
2492 OpFlags);
Jeffrey Yasskind1ba06b2009-11-16 22:41:33 +00002493 }
2494
Chris Lattnerd96d0722007-02-25 06:40:16 +00002495 // Returns a chain & a flag for retval copy to use.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00002496 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Dan Gohman475871a2008-07-27 21:46:04 +00002497 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00002498
Evan Chengf22f9b32010-02-06 03:28:46 +00002499 if (!IsSibcall && isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002500 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
2501 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00002502 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00002503 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002504
Nate Begeman4c5dcf52006-02-17 00:03:04 +00002505 Ops.push_back(Chain);
2506 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00002507
Dan Gohman98ca4f22009-08-05 01:29:28 +00002508 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00002509 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00002510
Gordon Henriksen86737662008-01-05 16:56:59 +00002511 // Add argument registers to the end of the list so that they are known live
2512 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00002513 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
2514 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
2515 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00002516
Evan Cheng586ccac2008-03-18 23:36:35 +00002517 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002518 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00002519 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
2520
Anton Korobeynikov3a1e54a2010-08-17 21:06:07 +00002521 // Add an implicit use of AL for non-Windows x86 64-bit vararg functions.
NAKAMURA Takumifb840c92011-02-05 15:11:13 +00002522 if (Is64Bit && isVarArg && !IsWin64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002523 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00002524
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +00002525 // Add a register mask operand representing the call-preserved registers.
2526 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
2527 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
2528 assert(Mask && "Missing call preserved mask for calling convention");
2529 Ops.push_back(DAG.getRegisterMask(Mask));
Jakob Stoklund Olesenc38c4562012-01-18 23:52:22 +00002530
Gabor Greifba36cb52008-08-28 21:40:38 +00002531 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00002532 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00002533
Dan Gohman98ca4f22009-08-05 01:29:28 +00002534 if (isTailCall) {
Dale Johannesen88004c22010-06-05 00:30:45 +00002535 // We used to do:
2536 //// If this is the first return lowered for this function, add the regs
2537 //// to the liveout set for the function.
2538 // This isn't right, although it's probably harmless on x86; liveouts
2539 // should be computed from returns not tail calls. Consider a void
2540 // function making a tail call to a function returning int.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002541 return DAG.getNode(X86ISD::TC_RETURN, dl,
2542 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002543 }
2544
Dale Johannesenace16102009-02-03 19:33:06 +00002545 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002546 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002547
Chris Lattner2d297092006-05-23 18:50:38 +00002548 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002549 unsigned NumBytesForCalleeToPush;
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002550 if (X86::isCalleePop(CallConv, Is64Bit, isVarArg,
2551 getTargetMachine().Options.GuaranteedTailCallOpt))
Gordon Henriksen86737662008-01-05 16:56:59 +00002552 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Eli Friedman9a2478a2012-01-20 00:05:46 +00002553 else if (!Is64Bit && !IsTailCallConvention(CallConv) && !IsWindows &&
2554 IsStructRet)
Dan Gohmanf451cb82010-02-10 16:03:48 +00002555 // If this is a call to a struct-return function, the callee
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002556 // pops the hidden struct pointer, so we have to push it back.
2557 // This is common for Darwin/X86, Linux & Mingw32 targets.
Eli Friedman9a2478a2012-01-20 00:05:46 +00002558 // For MSVC Win32 targets, the caller pops the hidden struct pointer.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002559 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002560 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002561 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002562
Gordon Henriksenae636f82008-01-03 16:47:34 +00002563 // Returns a flag for retval copy to use.
Evan Chengf22f9b32010-02-06 03:28:46 +00002564 if (!IsSibcall) {
2565 Chain = DAG.getCALLSEQ_END(Chain,
2566 DAG.getIntPtrConstant(NumBytes, true),
2567 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2568 true),
2569 InFlag);
2570 InFlag = Chain.getValue(1);
2571 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002572
Chris Lattner3085e152007-02-25 08:59:22 +00002573 // Handle result values, copying them out of physregs into vregs that we
2574 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002575 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2576 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002577}
2578
Evan Cheng25ab6902006-09-08 06:48:29 +00002579
2580//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002581// Fast Calling Convention (tail call) implementation
2582//===----------------------------------------------------------------------===//
2583
2584// Like std call, callee cleans arguments, convention except that ECX is
2585// reserved for storing the tail called function address. Only 2 registers are
2586// free for argument passing (inreg). Tail call optimization is performed
2587// provided:
2588// * tailcallopt is enabled
2589// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002590// On X86_64 architecture with GOT-style position independent code only local
2591// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002592// To keep the stack aligned according to platform abi the function
2593// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2594// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002595// If a tail called function callee has more arguments than the caller the
2596// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002597// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002598// original REtADDR, but before the saved framepointer or the spilled registers
2599// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2600// stack layout:
2601// arg1
2602// arg2
2603// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002604// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002605// move area ]
2606// (possible EBP)
2607// ESI
2608// EDI
2609// local1 ..
2610
2611/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2612/// for a 16 byte align requirement.
Dan Gohmand858e902010-04-17 15:26:15 +00002613unsigned
2614X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
2615 SelectionDAG& DAG) const {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002616 MachineFunction &MF = DAG.getMachineFunction();
2617 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002618 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002619 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002620 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002621 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002622 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002623 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2624 // Number smaller than 12 so just add the difference.
2625 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2626 } else {
2627 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002628 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002629 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002630 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002631 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002632}
2633
Evan Cheng5f941932010-02-05 02:21:12 +00002634/// MatchingStackOffset - Return true if the given stack call argument is
2635/// already available in the same position (relatively) of the caller's
2636/// incoming argument stack.
2637static
2638bool MatchingStackOffset(SDValue Arg, unsigned Offset, ISD::ArgFlagsTy Flags,
2639 MachineFrameInfo *MFI, const MachineRegisterInfo *MRI,
2640 const X86InstrInfo *TII) {
Evan Cheng4cae1332010-03-05 08:38:04 +00002641 unsigned Bytes = Arg.getValueType().getSizeInBits() / 8;
2642 int FI = INT_MAX;
Evan Cheng5f941932010-02-05 02:21:12 +00002643 if (Arg.getOpcode() == ISD::CopyFromReg) {
2644 unsigned VR = cast<RegisterSDNode>(Arg.getOperand(1))->getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +00002645 if (!TargetRegisterInfo::isVirtualRegister(VR))
Evan Cheng5f941932010-02-05 02:21:12 +00002646 return false;
2647 MachineInstr *Def = MRI->getVRegDef(VR);
2648 if (!Def)
2649 return false;
2650 if (!Flags.isByVal()) {
2651 if (!TII->isLoadFromStackSlot(Def, FI))
2652 return false;
2653 } else {
2654 unsigned Opcode = Def->getOpcode();
2655 if ((Opcode == X86::LEA32r || Opcode == X86::LEA64r) &&
2656 Def->getOperand(1).isFI()) {
2657 FI = Def->getOperand(1).getIndex();
Evan Cheng4cae1332010-03-05 08:38:04 +00002658 Bytes = Flags.getByValSize();
Evan Cheng5f941932010-02-05 02:21:12 +00002659 } else
2660 return false;
2661 }
Evan Cheng4cae1332010-03-05 08:38:04 +00002662 } else if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(Arg)) {
2663 if (Flags.isByVal())
2664 // ByVal argument is passed in as a pointer but it's now being
Evan Cheng10718492010-03-05 19:55:55 +00002665 // dereferenced. e.g.
Evan Cheng4cae1332010-03-05 08:38:04 +00002666 // define @foo(%struct.X* %A) {
2667 // tail call @bar(%struct.X* byval %A)
2668 // }
Evan Cheng5f941932010-02-05 02:21:12 +00002669 return false;
2670 SDValue Ptr = Ld->getBasePtr();
2671 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr);
2672 if (!FINode)
2673 return false;
2674 FI = FINode->getIndex();
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002675 } else if (Arg.getOpcode() == ISD::FrameIndex && Flags.isByVal()) {
Chad Rosier14d71aa2011-06-25 18:51:28 +00002676 FrameIndexSDNode *FINode = cast<FrameIndexSDNode>(Arg);
Chad Rosierdf78fcd2011-06-25 02:04:56 +00002677 FI = FINode->getIndex();
2678 Bytes = Flags.getByValSize();
Evan Cheng4cae1332010-03-05 08:38:04 +00002679 } else
2680 return false;
Evan Cheng5f941932010-02-05 02:21:12 +00002681
Evan Cheng4cae1332010-03-05 08:38:04 +00002682 assert(FI != INT_MAX);
Evan Cheng5f941932010-02-05 02:21:12 +00002683 if (!MFI->isFixedObjectIndex(FI))
2684 return false;
Evan Cheng4cae1332010-03-05 08:38:04 +00002685 return Offset == MFI->getObjectOffset(FI) && Bytes == MFI->getObjectSize(FI);
Evan Cheng5f941932010-02-05 02:21:12 +00002686}
2687
Dan Gohman98ca4f22009-08-05 01:29:28 +00002688/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2689/// for tail call optimization. Targets which want to do tail call
2690/// optimization should implement this function.
2691bool
2692X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002693 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002694 bool isVarArg,
Evan Chenga375d472010-03-15 18:54:48 +00002695 bool isCalleeStructRet,
2696 bool isCallerStructRet,
Evan Chengb1712452010-01-27 06:25:16 +00002697 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002698 const SmallVectorImpl<SDValue> &OutVals,
Evan Chengb1712452010-01-27 06:25:16 +00002699 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002700 SelectionDAG& DAG) const {
Chris Lattner29689432010-03-11 00:22:57 +00002701 if (!IsTailCallConvention(CalleeCC) &&
Evan Chengb1712452010-01-27 06:25:16 +00002702 CalleeCC != CallingConv::C)
2703 return false;
2704
Evan Cheng7096ae42010-01-29 06:45:59 +00002705 // If -tailcallopt is specified, make fastcc functions tail-callable.
Evan Cheng2c12cb42010-03-26 16:26:03 +00002706 const MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng7096ae42010-01-29 06:45:59 +00002707 const Function *CallerF = DAG.getMachineFunction().getFunction();
Evan Cheng13617962010-04-30 01:12:32 +00002708 CallingConv::ID CallerCC = CallerF->getCallingConv();
2709 bool CCMatch = CallerCC == CalleeCC;
2710
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002711 if (getTargetMachine().Options.GuaranteedTailCallOpt) {
Evan Cheng13617962010-04-30 01:12:32 +00002712 if (IsTailCallConvention(CalleeCC) && CCMatch)
Evan Cheng843bd692010-01-31 06:44:49 +00002713 return true;
2714 return false;
2715 }
2716
Dale Johannesen2f05cc02010-05-28 23:24:28 +00002717 // Look for obvious safe cases to perform tail call optimization that do not
2718 // require ABI changes. This is what gcc calls sibcall.
Evan Chengb2c92902010-02-02 02:22:50 +00002719
Evan Cheng2c12cb42010-03-26 16:26:03 +00002720 // Can't do sibcall if stack needs to be dynamically re-aligned. PEI needs to
2721 // emit a special epilogue.
2722 if (RegInfo->needsStackRealignment(MF))
2723 return false;
2724
Evan Chenga375d472010-03-15 18:54:48 +00002725 // Also avoid sibcall optimization if either caller or callee uses struct
2726 // return semantics.
2727 if (isCalleeStructRet || isCallerStructRet)
2728 return false;
2729
Chad Rosier2416da32011-06-24 21:15:36 +00002730 // An stdcall caller is expected to clean up its arguments; the callee
2731 // isn't going to do that.
2732 if (!CCMatch && CallerCC==CallingConv::X86_StdCall)
2733 return false;
2734
Chad Rosier871f6642011-05-18 19:59:50 +00002735 // Do not sibcall optimize vararg calls unless all arguments are passed via
Chad Rosiera1660892011-05-20 00:59:28 +00002736 // registers.
Chad Rosier871f6642011-05-18 19:59:50 +00002737 if (isVarArg && !Outs.empty()) {
Chad Rosiera1660892011-05-20 00:59:28 +00002738
2739 // Optimizing for varargs on Win64 is unlikely to be safe without
2740 // additional testing.
2741 if (Subtarget->isTargetWin64())
2742 return false;
2743
Chad Rosier871f6642011-05-18 19:59:50 +00002744 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002745 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2746 getTargetMachine(), ArgLocs, *DAG.getContext());
Chad Rosier871f6642011-05-18 19:59:50 +00002747
Chad Rosier871f6642011-05-18 19:59:50 +00002748 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
2749 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i)
2750 if (!ArgLocs[i].isRegLoc())
2751 return false;
2752 }
2753
Chad Rosier30450e82011-12-22 22:35:21 +00002754 // If the call result is in ST0 / ST1, it needs to be popped off the x87
2755 // stack. Therefore, if it's not used by the call it is not safe to optimize
2756 // this into a sibcall.
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002757 bool Unused = false;
2758 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
2759 if (!Ins[i].Used) {
2760 Unused = true;
2761 break;
2762 }
2763 }
2764 if (Unused) {
2765 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002766 CCState CCInfo(CalleeCC, false, DAG.getMachineFunction(),
2767 getTargetMachine(), RVLocs, *DAG.getContext());
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002768 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Evan Cheng13617962010-04-30 01:12:32 +00002769 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
Evan Chengf5b9d6c2010-03-20 02:58:15 +00002770 CCValAssign &VA = RVLocs[i];
2771 if (VA.getLocReg() == X86::ST0 || VA.getLocReg() == X86::ST1)
2772 return false;
2773 }
2774 }
2775
Evan Cheng13617962010-04-30 01:12:32 +00002776 // If the calling conventions do not match, then we'd better make sure the
2777 // results are returned in the same way as what the caller expects.
2778 if (!CCMatch) {
2779 SmallVector<CCValAssign, 16> RVLocs1;
Eric Christopher471e4222011-06-08 23:55:35 +00002780 CCState CCInfo1(CalleeCC, false, DAG.getMachineFunction(),
2781 getTargetMachine(), RVLocs1, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002782 CCInfo1.AnalyzeCallResult(Ins, RetCC_X86);
2783
2784 SmallVector<CCValAssign, 16> RVLocs2;
Eric Christopher471e4222011-06-08 23:55:35 +00002785 CCState CCInfo2(CallerCC, false, DAG.getMachineFunction(),
2786 getTargetMachine(), RVLocs2, *DAG.getContext());
Evan Cheng13617962010-04-30 01:12:32 +00002787 CCInfo2.AnalyzeCallResult(Ins, RetCC_X86);
2788
2789 if (RVLocs1.size() != RVLocs2.size())
2790 return false;
2791 for (unsigned i = 0, e = RVLocs1.size(); i != e; ++i) {
2792 if (RVLocs1[i].isRegLoc() != RVLocs2[i].isRegLoc())
2793 return false;
2794 if (RVLocs1[i].getLocInfo() != RVLocs2[i].getLocInfo())
2795 return false;
2796 if (RVLocs1[i].isRegLoc()) {
2797 if (RVLocs1[i].getLocReg() != RVLocs2[i].getLocReg())
2798 return false;
2799 } else {
2800 if (RVLocs1[i].getLocMemOffset() != RVLocs2[i].getLocMemOffset())
2801 return false;
2802 }
2803 }
2804 }
2805
Evan Chenga6bff982010-01-30 01:22:00 +00002806 // If the callee takes no arguments then go on to check the results of the
2807 // call.
2808 if (!Outs.empty()) {
2809 // Check if stack adjustment is needed. For now, do not do this if any
2810 // argument is passed on the stack.
2811 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002812 CCState CCInfo(CalleeCC, isVarArg, DAG.getMachineFunction(),
2813 getTargetMachine(), ArgLocs, *DAG.getContext());
NAKAMURA Takumi3f4be4f2011-02-05 15:11:32 +00002814
2815 // Allocate shadow area for Win64
2816 if (Subtarget->isTargetWin64()) {
2817 CCInfo.AllocateStack(32, 8);
2818 }
2819
Duncan Sands45907662010-10-31 13:21:44 +00002820 CCInfo.AnalyzeCallOperands(Outs, CC_X86);
Stuart Hastings6db2c2f2011-05-17 16:59:46 +00002821 if (CCInfo.getNextStackOffset()) {
Evan Chengb2c92902010-02-02 02:22:50 +00002822 MachineFunction &MF = DAG.getMachineFunction();
2823 if (MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn())
2824 return false;
Evan Chengb2c92902010-02-02 02:22:50 +00002825
2826 // Check if the arguments are already laid out in the right way as
2827 // the caller's fixed stack objects.
2828 MachineFrameInfo *MFI = MF.getFrameInfo();
Evan Cheng5f941932010-02-05 02:21:12 +00002829 const MachineRegisterInfo *MRI = &MF.getRegInfo();
2830 const X86InstrInfo *TII =
2831 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
Evan Chengb2c92902010-02-02 02:22:50 +00002832 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2833 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00002834 SDValue Arg = OutVals[i];
Evan Chengb2c92902010-02-02 02:22:50 +00002835 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Evan Chengb2c92902010-02-02 02:22:50 +00002836 if (VA.getLocInfo() == CCValAssign::Indirect)
2837 return false;
2838 if (!VA.isRegLoc()) {
Evan Cheng5f941932010-02-05 02:21:12 +00002839 if (!MatchingStackOffset(Arg, VA.getLocMemOffset(), Flags,
2840 MFI, MRI, TII))
Evan Chengb2c92902010-02-02 02:22:50 +00002841 return false;
2842 }
2843 }
2844 }
Evan Cheng9c044672010-05-29 01:35:22 +00002845
2846 // If the tailcall address may be in a register, then make sure it's
2847 // possible to register allocate for it. In 32-bit, the call address can
2848 // only target EAX, EDX, or ECX since the tail call must be scheduled after
Evan Chengdedd9742010-07-14 06:44:01 +00002849 // callee-saved registers are restored. These happen to be the same
2850 // registers used to pass 'inreg' arguments so watch out for those.
2851 if (!Subtarget->is64Bit() &&
2852 !isa<GlobalAddressSDNode>(Callee) &&
Evan Cheng9c044672010-05-29 01:35:22 +00002853 !isa<ExternalSymbolSDNode>(Callee)) {
Evan Cheng9c044672010-05-29 01:35:22 +00002854 unsigned NumInRegs = 0;
2855 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2856 CCValAssign &VA = ArgLocs[i];
Evan Chengdedd9742010-07-14 06:44:01 +00002857 if (!VA.isRegLoc())
2858 continue;
2859 unsigned Reg = VA.getLocReg();
2860 switch (Reg) {
2861 default: break;
2862 case X86::EAX: case X86::EDX: case X86::ECX:
2863 if (++NumInRegs == 3)
Evan Cheng9c044672010-05-29 01:35:22 +00002864 return false;
Evan Chengdedd9742010-07-14 06:44:01 +00002865 break;
Evan Cheng9c044672010-05-29 01:35:22 +00002866 }
2867 }
2868 }
Evan Chenga6bff982010-01-30 01:22:00 +00002869 }
Evan Chengb1712452010-01-27 06:25:16 +00002870
Evan Cheng86809cc2010-02-03 03:28:02 +00002871 return true;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002872}
2873
Dan Gohman3df24e62008-09-03 23:12:08 +00002874FastISel *
Dan Gohmana4160c32010-07-07 16:29:44 +00002875X86TargetLowering::createFastISel(FunctionLoweringInfo &funcInfo) const {
2876 return X86::createFastISel(funcInfo);
Dan Gohmand9f3c482008-08-19 21:32:53 +00002877}
2878
2879
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002880//===----------------------------------------------------------------------===//
2881// Other Lowering Hooks
2882//===----------------------------------------------------------------------===//
2883
Bruno Cardoso Lopese654b562010-09-01 00:51:36 +00002884static bool MayFoldLoad(SDValue Op) {
2885 return Op.hasOneUse() && ISD::isNormalLoad(Op.getNode());
2886}
2887
2888static bool MayFoldIntoStore(SDValue Op) {
2889 return Op.hasOneUse() && ISD::isNormalStore(*Op.getNode()->use_begin());
2890}
2891
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002892static bool isTargetShuffle(unsigned Opcode) {
2893 switch(Opcode) {
2894 default: return false;
2895 case X86ISD::PSHUFD:
2896 case X86ISD::PSHUFHW:
2897 case X86ISD::PSHUFLW:
Craig Topperb3982da2011-12-31 23:50:21 +00002898 case X86ISD::SHUFP:
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002899 case X86ISD::PALIGN:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002900 case X86ISD::MOVLHPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002901 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002902 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002903 case X86ISD::MOVLPS:
2904 case X86ISD::MOVLPD:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002905 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002906 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002907 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002908 case X86ISD::MOVSS:
2909 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002910 case X86ISD::UNPCKL:
2911 case X86ISD::UNPCKH:
Craig Topper316cd2a2011-11-30 06:25:25 +00002912 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +00002913 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002914 return true;
2915 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002916}
2917
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002918static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002919 SDValue V1, SelectionDAG &DAG) {
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002920 switch(Opc) {
2921 default: llvm_unreachable("Unknown x86 shuffle node");
2922 case X86ISD::MOVSHDUP:
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00002923 case X86ISD::MOVSLDUP:
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00002924 case X86ISD::MOVDDUP:
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002925 return DAG.getNode(Opc, dl, VT, V1);
2926 }
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00002927}
2928
2929static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002930 SDValue V1, unsigned TargetMask,
2931 SelectionDAG &DAG) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002932 switch(Opc) {
2933 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002934 case X86ISD::PSHUFD:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002935 case X86ISD::PSHUFHW:
2936 case X86ISD::PSHUFLW:
Craig Topper316cd2a2011-11-30 06:25:25 +00002937 case X86ISD::VPERMILP:
Craig Topper8325c112012-04-16 00:41:45 +00002938 case X86ISD::VPERMI:
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002939 return DAG.getNode(Opc, dl, VT, V1, DAG.getConstant(TargetMask, MVT::i8));
2940 }
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00002941}
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002942
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002943static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
Craig Topper3d092db2012-03-21 02:14:01 +00002944 SDValue V1, SDValue V2, unsigned TargetMask,
2945 SelectionDAG &DAG) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002946 switch(Opc) {
2947 default: llvm_unreachable("Unknown x86 shuffle node");
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00002948 case X86ISD::PALIGN:
Craig Topperb3982da2011-12-31 23:50:21 +00002949 case X86ISD::SHUFP:
Craig Topperec24e612011-11-30 07:47:51 +00002950 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002951 return DAG.getNode(Opc, dl, VT, V1, V2,
2952 DAG.getConstant(TargetMask, MVT::i8));
2953 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002954}
2955
2956static SDValue getTargetShuffleNode(unsigned Opc, DebugLoc dl, EVT VT,
2957 SDValue V1, SDValue V2, SelectionDAG &DAG) {
2958 switch(Opc) {
2959 default: llvm_unreachable("Unknown x86 shuffle node");
2960 case X86ISD::MOVLHPS:
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00002961 case X86ISD::MOVLHPD:
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00002962 case X86ISD::MOVHLPS:
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00002963 case X86ISD::MOVLPS:
2964 case X86ISD::MOVLPD:
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00002965 case X86ISD::MOVSS:
2966 case X86ISD::MOVSD:
Craig Topper34671b82011-12-06 08:21:25 +00002967 case X86ISD::UNPCKL:
2968 case X86ISD::UNPCKH:
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002969 return DAG.getNode(Opc, dl, VT, V1, V2);
2970 }
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00002971}
2972
Dan Gohmand858e902010-04-17 15:26:15 +00002973SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) const {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002974 MachineFunction &MF = DAG.getMachineFunction();
2975 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2976 int ReturnAddrIndex = FuncInfo->getRAIndex();
2977
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002978 if (ReturnAddrIndex == 0) {
2979 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002980 uint64_t SlotSize = TD->getPointerSize();
David Greene3f2bf852009-11-12 20:49:22 +00002981 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002982 false);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002983 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002984 }
2985
Evan Cheng25ab6902006-09-08 06:48:29 +00002986 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002987}
2988
2989
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002990bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2991 bool hasSymbolicDisplacement) {
2992 // Offset should fit into 32 bit immediate field.
Benjamin Kramer34247a02010-03-29 21:13:41 +00002993 if (!isInt<32>(Offset))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002994 return false;
2995
2996 // If we don't have a symbolic displacement - we don't have any extra
2997 // restrictions.
2998 if (!hasSymbolicDisplacement)
2999 return true;
3000
3001 // FIXME: Some tweaks might be needed for medium code model.
3002 if (M != CodeModel::Small && M != CodeModel::Kernel)
3003 return false;
3004
3005 // For small code model we assume that latest object is 16MB before end of 31
3006 // bits boundary. We may also accept pretty large negative constants knowing
3007 // that all objects are in the positive half of address space.
3008 if (M == CodeModel::Small && Offset < 16*1024*1024)
3009 return true;
3010
3011 // For kernel code model we know that all object resist in the negative half
3012 // of 32bits address space. We may not accept negative offsets, since they may
3013 // be just off and we may accept pretty large positive ones.
3014 if (M == CodeModel::Kernel && Offset > 0)
3015 return true;
3016
3017 return false;
3018}
3019
Evan Chengef41ff62011-06-23 17:54:54 +00003020/// isCalleePop - Determines whether the callee is required to pop its
3021/// own arguments. Callee pop is necessary to support tail calls.
3022bool X86::isCalleePop(CallingConv::ID CallingConv,
3023 bool is64Bit, bool IsVarArg, bool TailCallOpt) {
3024 if (IsVarArg)
3025 return false;
3026
3027 switch (CallingConv) {
3028 default:
3029 return false;
3030 case CallingConv::X86_StdCall:
3031 return !is64Bit;
3032 case CallingConv::X86_FastCall:
3033 return !is64Bit;
3034 case CallingConv::X86_ThisCall:
3035 return !is64Bit;
3036 case CallingConv::Fast:
3037 return TailCallOpt;
3038 case CallingConv::GHC:
3039 return TailCallOpt;
3040 }
3041}
3042
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003043/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
3044/// specific condition code, returning the condition code and the LHS/RHS of the
3045/// comparison to make.
3046static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
3047 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00003048 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003049 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3050 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
3051 // X > -1 -> X == 0, jump !sign.
3052 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003053 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003054 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
3055 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003056 return X86::COND_S;
Andrew Trickf6c39412011-03-23 23:11:02 +00003057 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00003058 // X < 1 -> X <= 0
3059 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003060 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00003061 }
Chris Lattnerf9570512006-09-13 03:22:10 +00003062 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00003063
Evan Chengd9558e02006-01-06 00:43:03 +00003064 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003065 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003066 case ISD::SETEQ: return X86::COND_E;
3067 case ISD::SETGT: return X86::COND_G;
3068 case ISD::SETGE: return X86::COND_GE;
3069 case ISD::SETLT: return X86::COND_L;
3070 case ISD::SETLE: return X86::COND_LE;
3071 case ISD::SETNE: return X86::COND_NE;
3072 case ISD::SETULT: return X86::COND_B;
3073 case ISD::SETUGT: return X86::COND_A;
3074 case ISD::SETULE: return X86::COND_BE;
3075 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00003076 }
Chris Lattner4c78e022008-12-23 23:42:27 +00003077 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003078
Chris Lattner4c78e022008-12-23 23:42:27 +00003079 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00003080
Chris Lattner4c78e022008-12-23 23:42:27 +00003081 // If LHS is a foldable load, but RHS is not, flip the condition.
Rafael Espindolaf297c932011-02-03 03:58:05 +00003082 if (ISD::isNON_EXTLoad(LHS.getNode()) &&
3083 !ISD::isNON_EXTLoad(RHS.getNode())) {
Chris Lattner4c78e022008-12-23 23:42:27 +00003084 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
3085 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00003086 }
3087
Chris Lattner4c78e022008-12-23 23:42:27 +00003088 switch (SetCCOpcode) {
3089 default: break;
3090 case ISD::SETOLT:
3091 case ISD::SETOLE:
3092 case ISD::SETUGT:
3093 case ISD::SETUGE:
3094 std::swap(LHS, RHS);
3095 break;
3096 }
3097
3098 // On a floating point condition, the flags are set as follows:
3099 // ZF PF CF op
3100 // 0 | 0 | 0 | X > Y
3101 // 0 | 0 | 1 | X < Y
3102 // 1 | 0 | 0 | X == Y
3103 // 1 | 1 | 1 | unordered
3104 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003105 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00003106 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003107 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00003108 case ISD::SETOLT: // flipped
3109 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003110 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00003111 case ISD::SETOLE: // flipped
3112 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003113 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003114 case ISD::SETUGT: // flipped
3115 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003116 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00003117 case ISD::SETUGE: // flipped
3118 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003119 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00003120 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00003121 case ISD::SETNE: return X86::COND_NE;
3122 case ISD::SETUO: return X86::COND_P;
3123 case ISD::SETO: return X86::COND_NP;
Dan Gohman1a492952009-10-20 16:22:37 +00003124 case ISD::SETOEQ:
3125 case ISD::SETUNE: return X86::COND_INVALID;
Chris Lattner4c78e022008-12-23 23:42:27 +00003126 }
Evan Chengd9558e02006-01-06 00:43:03 +00003127}
3128
Evan Cheng4a460802006-01-11 00:33:36 +00003129/// hasFPCMov - is there a floating point cmov for the specific X86 condition
3130/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00003131/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00003132static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00003133 switch (X86CC) {
3134 default:
3135 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00003136 case X86::COND_B:
3137 case X86::COND_BE:
3138 case X86::COND_E:
3139 case X86::COND_P:
3140 case X86::COND_A:
3141 case X86::COND_AE:
3142 case X86::COND_NE:
3143 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00003144 return true;
3145 }
3146}
3147
Evan Chengeb2f9692009-10-27 19:56:55 +00003148/// isFPImmLegal - Returns true if the target can instruction select the
3149/// specified FP immediate natively. If false, the legalizer will
3150/// materialize the FP immediate as a load from a constant pool.
Evan Chenga1eaa3c2009-10-28 01:43:28 +00003151bool X86TargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
Evan Chengeb2f9692009-10-27 19:56:55 +00003152 for (unsigned i = 0, e = LegalFPImmediates.size(); i != e; ++i) {
3153 if (Imm.bitwiseIsEqual(LegalFPImmediates[i]))
3154 return true;
3155 }
3156 return false;
3157}
3158
Nate Begeman9008ca62009-04-27 18:41:29 +00003159/// isUndefOrInRange - Return true if Val is undef or if its value falls within
3160/// the specified range (L, H].
3161static bool isUndefOrInRange(int Val, int Low, int Hi) {
3162 return (Val < 0) || (Val >= Low && Val < Hi);
3163}
3164
3165/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
3166/// specified value.
3167static bool isUndefOrEqual(int Val, int CmpVal) {
3168 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003169 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003170 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00003171}
3172
Bruno Cardoso Lopes4002d7e2011-08-12 21:54:42 +00003173/// isSequentialOrUndefInRange - Return true if every element in Mask, begining
3174/// from position Pos and ending in Pos+Size, falls within the specified
3175/// sequential range (L, L+Pos]. or is undef.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003176static bool isSequentialOrUndefInRange(ArrayRef<int> Mask,
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003177 int Pos, int Size, int Low) {
3178 for (int i = Pos, e = Pos+Size; i != e; ++i, ++Low)
3179 if (!isUndefOrEqual(Mask[i], Low))
3180 return false;
3181 return true;
3182}
3183
Nate Begeman9008ca62009-04-27 18:41:29 +00003184/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
3185/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
3186/// the second operand.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003187static bool isPSHUFDMask(ArrayRef<int> Mask, EVT VT) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00003188 if (VT == MVT::v4f32 || VT == MVT::v4i32 )
Nate Begeman9008ca62009-04-27 18:41:29 +00003189 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00003190 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00003191 return (Mask[0] < 2 && Mask[1] < 2);
3192 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003193}
3194
Nate Begeman9008ca62009-04-27 18:41:29 +00003195/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
3196/// is suitable for input to PSHUFHW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003197static bool isPSHUFHWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003198 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00003199 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003200
Nate Begeman9008ca62009-04-27 18:41:29 +00003201 // Lower quadword copied in order or undef.
Craig Topperc612d792012-01-02 09:17:37 +00003202 if (!isSequentialOrUndefInRange(Mask, 0, 4, 0))
3203 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003204
Evan Cheng506d3df2006-03-29 23:07:14 +00003205 // Upper quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003206 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003207 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00003208 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003209
Evan Cheng506d3df2006-03-29 23:07:14 +00003210 return true;
3211}
3212
Nate Begeman9008ca62009-04-27 18:41:29 +00003213/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
3214/// is suitable for input to PSHUFLW.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003215static bool isPSHUFLWMask(ArrayRef<int> Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003216 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00003217 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003218
Rafael Espindola15684b22009-04-24 12:40:33 +00003219 // Upper quadword copied in order.
Craig Topperc612d792012-01-02 09:17:37 +00003220 if (!isSequentialOrUndefInRange(Mask, 4, 4, 4))
3221 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003222
Rafael Espindola15684b22009-04-24 12:40:33 +00003223 // Lower quadword shuffled.
Craig Topperc612d792012-01-02 09:17:37 +00003224 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003225 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00003226 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003227
Rafael Espindola15684b22009-04-24 12:40:33 +00003228 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003229}
3230
Nate Begemana09008b2009-10-19 02:17:23 +00003231/// isPALIGNRMask - Return true if the node specifies a shuffle of elements that
3232/// is suitable for input to PALIGNR.
Craig Topper0e2037b2012-01-20 05:53:00 +00003233static bool isPALIGNRMask(ArrayRef<int> Mask, EVT VT,
3234 const X86Subtarget *Subtarget) {
3235 if ((VT.getSizeInBits() == 128 && !Subtarget->hasSSSE3()) ||
3236 (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2()))
Bruno Cardoso Lopes9065d4b2011-07-29 01:30:59 +00003237 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003238
Craig Topper0e2037b2012-01-20 05:53:00 +00003239 unsigned NumElts = VT.getVectorNumElements();
3240 unsigned NumLanes = VT.getSizeInBits()/128;
3241 unsigned NumLaneElts = NumElts/NumLanes;
3242
3243 // Do not handle 64-bit element shuffles with palignr.
3244 if (NumLaneElts == 2)
Nate Begemana09008b2009-10-19 02:17:23 +00003245 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003246
Craig Topper0e2037b2012-01-20 05:53:00 +00003247 for (unsigned l = 0; l != NumElts; l+=NumLaneElts) {
3248 unsigned i;
3249 for (i = 0; i != NumLaneElts; ++i) {
3250 if (Mask[i+l] >= 0)
3251 break;
3252 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00003253
Craig Topper0e2037b2012-01-20 05:53:00 +00003254 // Lane is all undef, go to next lane
3255 if (i == NumLaneElts)
3256 continue;
Nate Begemana09008b2009-10-19 02:17:23 +00003257
Craig Topper0e2037b2012-01-20 05:53:00 +00003258 int Start = Mask[i+l];
Nate Begemana09008b2009-10-19 02:17:23 +00003259
Craig Topper0e2037b2012-01-20 05:53:00 +00003260 // Make sure its in this lane in one of the sources
3261 if (!isUndefOrInRange(Start, l, l+NumLaneElts) &&
3262 !isUndefOrInRange(Start, l+NumElts, l+NumElts+NumLaneElts))
Nate Begemana09008b2009-10-19 02:17:23 +00003263 return false;
Craig Topper0e2037b2012-01-20 05:53:00 +00003264
3265 // If not lane 0, then we must match lane 0
3266 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Start, Mask[i]+l))
3267 return false;
3268
3269 // Correct second source to be contiguous with first source
3270 if (Start >= (int)NumElts)
3271 Start -= NumElts - NumLaneElts;
3272
3273 // Make sure we're shifting in the right direction.
3274 if (Start <= (int)(i+l))
3275 return false;
3276
3277 Start -= i;
3278
3279 // Check the rest of the elements to see if they are consecutive.
3280 for (++i; i != NumLaneElts; ++i) {
3281 int Idx = Mask[i+l];
3282
3283 // Make sure its in this lane
3284 if (!isUndefOrInRange(Idx, l, l+NumLaneElts) &&
3285 !isUndefOrInRange(Idx, l+NumElts, l+NumElts+NumLaneElts))
3286 return false;
3287
3288 // If not lane 0, then we must match lane 0
3289 if (l != 0 && Mask[i] >= 0 && !isUndefOrEqual(Idx, Mask[i]+l))
3290 return false;
3291
3292 if (Idx >= (int)NumElts)
3293 Idx -= NumElts - NumLaneElts;
3294
3295 if (!isUndefOrEqual(Idx, Start+i))
3296 return false;
3297
3298 }
Nate Begemana09008b2009-10-19 02:17:23 +00003299 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003300
Nate Begemana09008b2009-10-19 02:17:23 +00003301 return true;
3302}
3303
Craig Topper1a7700a2012-01-19 08:19:12 +00003304/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
3305/// the two vector operands have swapped position.
3306static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask,
3307 unsigned NumElems) {
3308 for (unsigned i = 0; i != NumElems; ++i) {
3309 int idx = Mask[i];
3310 if (idx < 0)
3311 continue;
3312 else if (idx < (int)NumElems)
3313 Mask[i] = idx + NumElems;
3314 else
3315 Mask[i] = idx - NumElems;
3316 }
3317}
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003318
Craig Topper1a7700a2012-01-19 08:19:12 +00003319/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
3320/// specifies a shuffle of elements that is suitable for input to 128/256-bit
3321/// SHUFPS and SHUFPD. If Commuted is true, then it checks for sources to be
3322/// reverse of what x86 shuffles want.
3323static bool isSHUFPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX,
3324 bool Commuted = false) {
3325 if (!HasAVX && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003326 return false;
3327
Craig Topper1a7700a2012-01-19 08:19:12 +00003328 unsigned NumElems = VT.getVectorNumElements();
3329 unsigned NumLanes = VT.getSizeInBits()/128;
3330 unsigned NumLaneElems = NumElems/NumLanes;
3331
3332 if (NumLaneElems != 2 && NumLaneElems != 4)
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003333 return false;
3334
3335 // VSHUFPSY divides the resulting vector into 4 chunks.
3336 // The sources are also splitted into 4 chunks, and each destination
3337 // chunk must come from a different source chunk.
3338 //
3339 // SRC1 => X7 X6 X5 X4 X3 X2 X1 X0
3340 // SRC2 => Y7 Y6 Y5 Y4 Y3 Y2 Y1 Y9
3341 //
3342 // DST => Y7..Y4, Y7..Y4, X7..X4, X7..X4,
3343 // Y3..Y0, Y3..Y0, X3..X0, X3..X0
3344 //
Craig Topper9d7025b2011-11-27 21:41:12 +00003345 // VSHUFPDY divides the resulting vector into 4 chunks.
3346 // The sources are also splitted into 4 chunks, and each destination
3347 // chunk must come from a different source chunk.
3348 //
3349 // SRC1 => X3 X2 X1 X0
3350 // SRC2 => Y3 Y2 Y1 Y0
3351 //
3352 // DST => Y3..Y2, X3..X2, Y1..Y0, X1..X0
3353 //
Craig Topper1a7700a2012-01-19 08:19:12 +00003354 unsigned HalfLaneElems = NumLaneElems/2;
3355 for (unsigned l = 0; l != NumElems; l += NumLaneElems) {
3356 for (unsigned i = 0; i != NumLaneElems; ++i) {
3357 int Idx = Mask[i+l];
3358 unsigned RngStart = l + ((Commuted == (i<HalfLaneElems)) ? NumElems : 0);
3359 if (!isUndefOrInRange(Idx, RngStart, RngStart+NumLaneElems))
3360 return false;
3361 // For VSHUFPSY, the mask of the second half must be the same as the
3362 // first but with the appropriate offsets. This works in the same way as
3363 // VPERMILPS works with masks.
3364 if (NumElems != 8 || l == 0 || Mask[i] < 0)
3365 continue;
3366 if (!isUndefOrEqual(Idx, Mask[i]+l))
3367 return false;
Craig Topper1ff73d72011-12-06 04:59:07 +00003368 }
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00003369 }
3370
3371 return true;
3372}
3373
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003374/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
3375/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003376static bool isMOVHLPSMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003377 unsigned NumElems = VT.getVectorNumElements();
3378
3379 if (VT.getSizeInBits() != 128)
3380 return false;
3381
3382 if (NumElems != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00003383 return false;
3384
Evan Cheng2064a2b2006-03-28 06:50:32 +00003385 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Craig Topperdd637ae2012-02-19 05:41:45 +00003386 return isUndefOrEqual(Mask[0], 6) &&
3387 isUndefOrEqual(Mask[1], 7) &&
3388 isUndefOrEqual(Mask[2], 2) &&
3389 isUndefOrEqual(Mask[3], 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00003390}
3391
Nate Begeman0b10b912009-11-07 23:17:15 +00003392/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
3393/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
3394/// <2, 3, 2, 3>
Craig Topperdd637ae2012-02-19 05:41:45 +00003395static bool isMOVHLPS_v_undef_Mask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes61260052011-07-29 02:05:28 +00003396 unsigned NumElems = VT.getVectorNumElements();
3397
3398 if (VT.getSizeInBits() != 128)
3399 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003400
Nate Begeman0b10b912009-11-07 23:17:15 +00003401 if (NumElems != 4)
3402 return false;
Michael J. Spencerec38de22010-10-10 22:04:20 +00003403
Craig Topperdd637ae2012-02-19 05:41:45 +00003404 return isUndefOrEqual(Mask[0], 2) &&
3405 isUndefOrEqual(Mask[1], 3) &&
3406 isUndefOrEqual(Mask[2], 2) &&
3407 isUndefOrEqual(Mask[3], 3);
Nate Begeman0b10b912009-11-07 23:17:15 +00003408}
3409
Evan Cheng5ced1d82006-04-06 23:23:56 +00003410/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
3411/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Craig Topperdd637ae2012-02-19 05:41:45 +00003412static bool isMOVLPMask(ArrayRef<int> Mask, EVT VT) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003413 if (VT.getSizeInBits() != 128)
3414 return false;
3415
Craig Topperdd637ae2012-02-19 05:41:45 +00003416 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003417
Evan Cheng5ced1d82006-04-06 23:23:56 +00003418 if (NumElems != 2 && NumElems != 4)
3419 return false;
3420
Craig Topperdd637ae2012-02-19 05:41:45 +00003421 for (unsigned i = 0; i != NumElems/2; ++i)
3422 if (!isUndefOrEqual(Mask[i], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003423 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003424
Craig Topperdd637ae2012-02-19 05:41:45 +00003425 for (unsigned i = NumElems/2; i != NumElems; ++i)
3426 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003427 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003428
3429 return true;
3430}
3431
Nate Begeman0b10b912009-11-07 23:17:15 +00003432/// isMOVLHPSMask - Return true if the specified VECTOR_SHUFFLE operand
3433/// specifies a shuffle of elements that is suitable for input to MOVLHPS.
Craig Topperdd637ae2012-02-19 05:41:45 +00003434static bool isMOVLHPSMask(ArrayRef<int> Mask, EVT VT) {
3435 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00003436
David Greenea20244d2011-03-02 17:23:43 +00003437 if ((NumElems != 2 && NumElems != 4)
Craig Topperdd637ae2012-02-19 05:41:45 +00003438 || VT.getSizeInBits() > 128)
Evan Cheng5ced1d82006-04-06 23:23:56 +00003439 return false;
3440
Craig Topperdd637ae2012-02-19 05:41:45 +00003441 for (unsigned i = 0; i != NumElems/2; ++i)
3442 if (!isUndefOrEqual(Mask[i], i))
Evan Chengc5cdff22006-04-07 21:53:05 +00003443 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003444
Craig Topperdd637ae2012-02-19 05:41:45 +00003445 for (unsigned i = 0; i != NumElems/2; ++i)
3446 if (!isUndefOrEqual(Mask[i + NumElems/2], i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00003447 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00003448
3449 return true;
3450}
3451
Evan Cheng0038e592006-03-28 00:39:58 +00003452/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
3453/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003454static bool isUNPCKLMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003455 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003456 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003457
3458 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3459 "Unsupported vector type for unpckh");
3460
Craig Topper6347e862011-11-21 06:57:39 +00003461 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003462 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng0038e592006-03-28 00:39:58 +00003463 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003464
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003465 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3466 // independently on 128-bit lanes.
3467 unsigned NumLanes = VT.getSizeInBits()/128;
3468 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003469
Craig Topper94438ba2011-12-16 08:06:31 +00003470 for (unsigned l = 0; l != NumLanes; ++l) {
3471 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3472 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003473 i += 2, ++j) {
3474 int BitI = Mask[i];
3475 int BitI1 = Mask[i+1];
3476 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003477 return false;
David Greenea20244d2011-03-02 17:23:43 +00003478 if (V2IsSplat) {
3479 if (!isUndefOrEqual(BitI1, NumElts))
3480 return false;
3481 } else {
3482 if (!isUndefOrEqual(BitI1, j + NumElts))
3483 return false;
3484 }
Evan Cheng39623da2006-04-20 08:58:49 +00003485 }
Evan Cheng0038e592006-03-28 00:39:58 +00003486 }
David Greenea20244d2011-03-02 17:23:43 +00003487
Evan Cheng0038e592006-03-28 00:39:58 +00003488 return true;
3489}
3490
Evan Cheng4fcb9222006-03-28 02:43:26 +00003491/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
3492/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003493static bool isUNPCKHMask(ArrayRef<int> Mask, EVT VT,
Craig Topper6347e862011-11-21 06:57:39 +00003494 bool HasAVX2, bool V2IsSplat = false) {
Craig Topper94438ba2011-12-16 08:06:31 +00003495 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003496
3497 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3498 "Unsupported vector type for unpckh");
3499
Craig Topper6347e862011-11-21 06:57:39 +00003500 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
Craig Topper6fa583d2011-11-21 08:26:50 +00003501 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng4fcb9222006-03-28 02:43:26 +00003502 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003503
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003504 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3505 // independently on 128-bit lanes.
3506 unsigned NumLanes = VT.getSizeInBits()/128;
3507 unsigned NumLaneElts = NumElts/NumLanes;
3508
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003509 for (unsigned l = 0; l != NumLanes; ++l) {
Craig Topper94438ba2011-12-16 08:06:31 +00003510 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3511 i != (l+1)*NumLaneElts; i += 2, ++j) {
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003512 int BitI = Mask[i];
3513 int BitI1 = Mask[i+1];
3514 if (!isUndefOrEqual(BitI, j))
Evan Cheng39623da2006-04-20 08:58:49 +00003515 return false;
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003516 if (V2IsSplat) {
3517 if (isUndefOrEqual(BitI1, NumElts))
3518 return false;
3519 } else {
3520 if (!isUndefOrEqual(BitI1, j+NumElts))
3521 return false;
3522 }
Evan Cheng39623da2006-04-20 08:58:49 +00003523 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003524 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00003525 return true;
3526}
3527
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003528/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
3529/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
3530/// <0, 0, 1, 1>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003531static bool isUNPCKL_v_undef_Mask(ArrayRef<int> Mask, EVT VT,
Craig Topper94438ba2011-12-16 08:06:31 +00003532 bool HasAVX2) {
3533 unsigned NumElts = VT.getVectorNumElements();
3534
3535 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3536 "Unsupported vector type for unpckh");
3537
3538 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3539 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003540 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003541
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003542 // For 256-bit i64/f64, use MOVDDUPY instead, so reject the matching pattern
3543 // FIXME: Need a better way to get rid of this, there's no latency difference
3544 // between UNPCKLPD and MOVDDUP, the later should always be checked first and
3545 // the former later. We should also remove the "_undef" special mask.
Craig Topper94438ba2011-12-16 08:06:31 +00003546 if (NumElts == 4 && VT.getSizeInBits() == 256)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003547 return false;
3548
Bruno Cardoso Lopes4ea49682011-07-26 22:03:40 +00003549 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3550 // independently on 128-bit lanes.
Craig Topper94438ba2011-12-16 08:06:31 +00003551 unsigned NumLanes = VT.getSizeInBits()/128;
3552 unsigned NumLaneElts = NumElts/NumLanes;
David Greenea20244d2011-03-02 17:23:43 +00003553
Craig Topper94438ba2011-12-16 08:06:31 +00003554 for (unsigned l = 0; l != NumLanes; ++l) {
3555 for (unsigned i = l*NumLaneElts, j = l*NumLaneElts;
3556 i != (l+1)*NumLaneElts;
David Greenea20244d2011-03-02 17:23:43 +00003557 i += 2, ++j) {
3558 int BitI = Mask[i];
3559 int BitI1 = Mask[i+1];
3560
3561 if (!isUndefOrEqual(BitI, j))
3562 return false;
3563 if (!isUndefOrEqual(BitI1, j))
3564 return false;
3565 }
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003566 }
David Greenea20244d2011-03-02 17:23:43 +00003567
Rafael Espindola15684b22009-04-24 12:40:33 +00003568 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003569}
3570
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003571/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
3572/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
3573/// <2, 2, 3, 3>
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003574static bool isUNPCKH_v_undef_Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX2) {
Craig Topper94438ba2011-12-16 08:06:31 +00003575 unsigned NumElts = VT.getVectorNumElements();
3576
3577 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3578 "Unsupported vector type for unpckh");
3579
3580 if (VT.getSizeInBits() == 256 && NumElts != 4 && NumElts != 8 &&
3581 (!HasAVX2 || (NumElts != 16 && NumElts != 32)))
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003582 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003583
Craig Topper94438ba2011-12-16 08:06:31 +00003584 // Handle 128 and 256-bit vector lengths. AVX defines UNPCK* to operate
3585 // independently on 128-bit lanes.
3586 unsigned NumLanes = VT.getSizeInBits()/128;
3587 unsigned NumLaneElts = NumElts/NumLanes;
3588
3589 for (unsigned l = 0; l != NumLanes; ++l) {
3590 for (unsigned i = l*NumLaneElts, j = (l*NumLaneElts)+NumLaneElts/2;
3591 i != (l+1)*NumLaneElts; i += 2, ++j) {
3592 int BitI = Mask[i];
3593 int BitI1 = Mask[i+1];
3594 if (!isUndefOrEqual(BitI, j))
3595 return false;
3596 if (!isUndefOrEqual(BitI1, j))
3597 return false;
3598 }
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003599 }
Rafael Espindola15684b22009-04-24 12:40:33 +00003600 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00003601}
3602
Evan Cheng017dcc62006-04-21 01:05:10 +00003603/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
3604/// specifies a shuffle of elements that is suitable for input to MOVSS,
3605/// MOVSD, and MOVD, i.e. setting the lowest element.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003606static bool isMOVLMask(ArrayRef<int> Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00003607 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003608 return false;
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00003609 if (VT.getSizeInBits() == 256)
3610 return false;
Eli Friedman10415532009-06-06 06:05:10 +00003611
Craig Topperc612d792012-01-02 09:17:37 +00003612 unsigned NumElts = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00003613
Nate Begeman9008ca62009-04-27 18:41:29 +00003614 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003615 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003616
Craig Topperc612d792012-01-02 09:17:37 +00003617 for (unsigned i = 1; i != NumElts; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003618 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003619 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003620
Evan Chengd6d1cbd2006-04-11 00:19:04 +00003621 return true;
3622}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00003623
Craig Topper70b883b2011-11-28 10:14:51 +00003624/// isVPERM2X128Mask - Match 256-bit shuffles where the elements are considered
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003625/// as permutations between 128-bit chunks or halves. As an example: this
3626/// shuffle bellow:
3627/// vector_shuffle <4, 5, 6, 7, 12, 13, 14, 15>
3628/// The first half comes from the second half of V1 and the second half from the
3629/// the second half of V2.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003630static bool isVPERM2X128Mask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003631 if (!HasAVX || VT.getSizeInBits() != 256)
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003632 return false;
3633
3634 // The shuffle result is divided into half A and half B. In total the two
3635 // sources have 4 halves, namely: C, D, E, F. The final values of A and
3636 // B must come from C, D, E or F.
Craig Topperc612d792012-01-02 09:17:37 +00003637 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003638 bool MatchA = false, MatchB = false;
3639
3640 // Check if A comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003641 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003642 if (isSequentialOrUndefInRange(Mask, 0, HalfSize, Half*HalfSize)) {
3643 MatchA = true;
3644 break;
3645 }
3646 }
3647
3648 // Check if B comes from one of C, D, E, F.
Craig Topperc612d792012-01-02 09:17:37 +00003649 for (unsigned Half = 0; Half != 4; ++Half) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003650 if (isSequentialOrUndefInRange(Mask, HalfSize, HalfSize, Half*HalfSize)) {
3651 MatchB = true;
3652 break;
3653 }
3654 }
3655
3656 return MatchA && MatchB;
3657}
3658
Craig Topper70b883b2011-11-28 10:14:51 +00003659/// getShuffleVPERM2X128Immediate - Return the appropriate immediate to shuffle
3660/// the specified VECTOR_MASK mask with VPERM2F128/VPERM2I128 instructions.
Craig Topperd93e4c32011-12-11 19:12:35 +00003661static unsigned getShuffleVPERM2X128Immediate(ShuffleVectorSDNode *SVOp) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003662 EVT VT = SVOp->getValueType(0);
3663
Craig Topperc612d792012-01-02 09:17:37 +00003664 unsigned HalfSize = VT.getVectorNumElements()/2;
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003665
Craig Topperc612d792012-01-02 09:17:37 +00003666 unsigned FstHalf = 0, SndHalf = 0;
3667 for (unsigned i = 0; i < HalfSize; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003668 if (SVOp->getMaskElt(i) > 0) {
3669 FstHalf = SVOp->getMaskElt(i)/HalfSize;
3670 break;
3671 }
3672 }
Craig Topperc612d792012-01-02 09:17:37 +00003673 for (unsigned i = HalfSize; i < HalfSize*2; ++i) {
Bruno Cardoso Lopes53cae132011-08-12 21:48:26 +00003674 if (SVOp->getMaskElt(i) > 0) {
3675 SndHalf = SVOp->getMaskElt(i)/HalfSize;
3676 break;
3677 }
3678 }
3679
3680 return (FstHalf | (SndHalf << 4));
3681}
3682
Craig Topper70b883b2011-11-28 10:14:51 +00003683/// isVPERMILPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003684/// specifies a shuffle of elements that is suitable for input to VPERMILPD*.
3685/// Note that VPERMIL mask matching is different depending whether theunderlying
3686/// type is 32 or 64. In the VPERMILPS the high half of the mask should point
3687/// to the same elements of the low, but to the higher half of the source.
3688/// In VPERMILPD the two lanes could be shuffled independently of each other
Craig Topperdbd98a42012-02-07 06:28:42 +00003689/// with the same restriction that lanes can't be crossed. Also handles PSHUFDY.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003690static bool isVPERMILPMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topper70b883b2011-11-28 10:14:51 +00003691 if (!HasAVX)
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003692 return false;
3693
Craig Topperc612d792012-01-02 09:17:37 +00003694 unsigned NumElts = VT.getVectorNumElements();
Craig Topper70b883b2011-11-28 10:14:51 +00003695 // Only match 256-bit with 32/64-bit types
3696 if (VT.getSizeInBits() != 256 || (NumElts != 4 && NumElts != 8))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003697 return false;
3698
Craig Topperc612d792012-01-02 09:17:37 +00003699 unsigned NumLanes = VT.getSizeInBits()/128;
3700 unsigned LaneSize = NumElts/NumLanes;
Craig Topper1a7700a2012-01-19 08:19:12 +00003701 for (unsigned l = 0; l != NumElts; l += LaneSize) {
Craig Topperc612d792012-01-02 09:17:37 +00003702 for (unsigned i = 0; i != LaneSize; ++i) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003703 if (!isUndefOrInRange(Mask[i+l], l, l+LaneSize))
Craig Topper70b883b2011-11-28 10:14:51 +00003704 return false;
Craig Topper1a7700a2012-01-19 08:19:12 +00003705 if (NumElts != 8 || l == 0)
Craig Topper70b883b2011-11-28 10:14:51 +00003706 continue;
3707 // VPERMILPS handling
3708 if (Mask[i] < 0)
3709 continue;
Craig Topper1a7700a2012-01-19 08:19:12 +00003710 if (!isUndefOrEqual(Mask[i+l], Mask[i]+l))
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00003711 return false;
3712 }
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00003713 }
3714
3715 return true;
3716}
3717
Craig Topper5aaffa82012-02-19 02:53:47 +00003718/// isCommutedMOVLMask - Returns true if the shuffle mask is except the reverse
Evan Cheng017dcc62006-04-21 01:05:10 +00003719/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00003720/// element of vector 2 and the other elements to come from vector 1 in order.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003721static bool isCommutedMOVLMask(ArrayRef<int> Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003722 bool V2IsSplat = false, bool V2IsUndef = false) {
Craig Topperc612d792012-01-02 09:17:37 +00003723 unsigned NumOps = VT.getVectorNumElements();
Craig Topper97327dc2012-03-18 22:50:10 +00003724 if (VT.getSizeInBits() == 256)
3725 return false;
Chris Lattner5a88b832007-02-25 07:10:00 +00003726 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00003727 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003728
Nate Begeman9008ca62009-04-27 18:41:29 +00003729 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00003730 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003731
Craig Topperc612d792012-01-02 09:17:37 +00003732 for (unsigned i = 1; i != NumOps; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003733 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
3734 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
3735 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00003736 return false;
Eric Christopherfd179292009-08-27 18:07:15 +00003737
Evan Cheng39623da2006-04-20 08:58:49 +00003738 return true;
3739}
3740
Evan Chengd9539472006-04-14 21:59:03 +00003741/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3742/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003743/// Masks to match: <1, 1, 3, 3> or <1, 1, 3, 3, 5, 5, 7, 7>
Craig Topperdd637ae2012-02-19 05:41:45 +00003744static bool isMOVSHDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003745 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003746 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003747 return false;
3748
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003749 unsigned NumElems = VT.getVectorNumElements();
3750
3751 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3752 (VT.getSizeInBits() == 256 && NumElems != 8))
3753 return false;
3754
3755 // "i+1" is the value the indexed mask element must have
Craig Topperdd637ae2012-02-19 05:41:45 +00003756 for (unsigned i = 0; i != NumElems; i += 2)
3757 if (!isUndefOrEqual(Mask[i], i+1) ||
3758 !isUndefOrEqual(Mask[i+1], i+1))
Nate Begeman9008ca62009-04-27 18:41:29 +00003759 return false;
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003760
3761 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003762}
3763
3764/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
3765/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003766/// Masks to match: <0, 0, 2, 2> or <0, 0, 2, 2, 4, 4, 6, 6>
Craig Topperdd637ae2012-02-19 05:41:45 +00003767static bool isMOVSLDUPMask(ArrayRef<int> Mask, EVT VT,
Craig Topper5aaffa82012-02-19 02:53:47 +00003768 const X86Subtarget *Subtarget) {
Craig Topperd0a31172012-01-10 06:37:29 +00003769 if (!Subtarget->hasSSE3())
Evan Chengd9539472006-04-14 21:59:03 +00003770 return false;
3771
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003772 unsigned NumElems = VT.getVectorNumElements();
3773
3774 if ((VT.getSizeInBits() == 128 && NumElems != 4) ||
3775 (VT.getSizeInBits() == 256 && NumElems != 8))
3776 return false;
3777
3778 // "i" is the value the indexed mask element must have
Craig Topperc612d792012-01-02 09:17:37 +00003779 for (unsigned i = 0; i != NumElems; i += 2)
Craig Topperdd637ae2012-02-19 05:41:45 +00003780 if (!isUndefOrEqual(Mask[i], i) ||
3781 !isUndefOrEqual(Mask[i+1], i))
Nate Begeman9008ca62009-04-27 18:41:29 +00003782 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00003783
Bruno Cardoso Lopes9123c6f2011-07-26 02:39:28 +00003784 return true;
Evan Chengd9539472006-04-14 21:59:03 +00003785}
3786
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003787/// isMOVDDUPYMask - Return true if the specified VECTOR_SHUFFLE operand
3788/// specifies a shuffle of elements that is suitable for input to 256-bit
3789/// version of MOVDDUP.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00003790static bool isMOVDDUPYMask(ArrayRef<int> Mask, EVT VT, bool HasAVX) {
Craig Topperc612d792012-01-02 09:17:37 +00003791 unsigned NumElts = VT.getVectorNumElements();
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003792
Craig Topperbeabc6c2011-12-05 06:56:46 +00003793 if (!HasAVX || VT.getSizeInBits() != 256 || NumElts != 4)
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003794 return false;
3795
Craig Topperc612d792012-01-02 09:17:37 +00003796 for (unsigned i = 0; i != NumElts/2; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003797 if (!isUndefOrEqual(Mask[i], 0))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003798 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003799 for (unsigned i = NumElts/2; i != NumElts; ++i)
Craig Topperbeabc6c2011-12-05 06:56:46 +00003800 if (!isUndefOrEqual(Mask[i], NumElts/2))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00003801 return false;
3802 return true;
3803}
3804
Evan Cheng0b457f02008-09-25 20:50:48 +00003805/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003806/// specifies a shuffle of elements that is suitable for input to 128-bit
3807/// version of MOVDDUP.
Craig Topperdd637ae2012-02-19 05:41:45 +00003808static bool isMOVDDUPMask(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes06ef9232011-08-25 21:40:34 +00003809 if (VT.getSizeInBits() != 128)
3810 return false;
3811
Craig Topperc612d792012-01-02 09:17:37 +00003812 unsigned e = VT.getVectorNumElements() / 2;
3813 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003814 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003815 return false;
Craig Topperc612d792012-01-02 09:17:37 +00003816 for (unsigned i = 0; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00003817 if (!isUndefOrEqual(Mask[e+i], i))
Evan Cheng0b457f02008-09-25 20:50:48 +00003818 return false;
3819 return true;
3820}
3821
David Greenec38a03e2011-02-03 15:50:00 +00003822/// isVEXTRACTF128Index - Return true if the specified
3823/// EXTRACT_SUBVECTOR operand specifies a vector extract that is
3824/// suitable for input to VEXTRACTF128.
3825bool X86::isVEXTRACTF128Index(SDNode *N) {
3826 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3827 return false;
3828
3829 // The index should be aligned on a 128-bit boundary.
3830 uint64_t Index =
3831 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3832
3833 unsigned VL = N->getValueType(0).getVectorNumElements();
3834 unsigned VBits = N->getValueType(0).getSizeInBits();
3835 unsigned ElSize = VBits / VL;
3836 bool Result = (Index * ElSize) % 128 == 0;
3837
3838 return Result;
3839}
3840
David Greeneccacdc12011-02-04 16:08:29 +00003841/// isVINSERTF128Index - Return true if the specified INSERT_SUBVECTOR
3842/// operand specifies a subvector insert that is suitable for input to
3843/// VINSERTF128.
3844bool X86::isVINSERTF128Index(SDNode *N) {
3845 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3846 return false;
3847
3848 // The index should be aligned on a 128-bit boundary.
3849 uint64_t Index =
3850 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
3851
3852 unsigned VL = N->getValueType(0).getVectorNumElements();
3853 unsigned VBits = N->getValueType(0).getSizeInBits();
3854 unsigned ElSize = VBits / VL;
3855 bool Result = (Index * ElSize) % 128 == 0;
3856
3857 return Result;
3858}
3859
Evan Cheng63d33002006-03-22 08:01:21 +00003860/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003861/// the specified VECTOR_SHUFFLE mask with PSHUF* and SHUFP* instructions.
Craig Topper1a7700a2012-01-19 08:19:12 +00003862/// Handles 128-bit and 256-bit.
Craig Topper5aaffa82012-02-19 02:53:47 +00003863static unsigned getShuffleSHUFImmediate(ShuffleVectorSDNode *N) {
Craig Topper1a7700a2012-01-19 08:19:12 +00003864 EVT VT = N->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003865
Craig Topper1a7700a2012-01-19 08:19:12 +00003866 assert((VT.is128BitVector() || VT.is256BitVector()) &&
3867 "Unsupported vector type for PSHUF/SHUFP");
3868
3869 // Handle 128 and 256-bit vector lengths. AVX defines PSHUF/SHUFP to operate
3870 // independently on 128-bit lanes.
3871 unsigned NumElts = VT.getVectorNumElements();
3872 unsigned NumLanes = VT.getSizeInBits()/128;
3873 unsigned NumLaneElts = NumElts/NumLanes;
3874
3875 assert((NumLaneElts == 2 || NumLaneElts == 4) &&
3876 "Only supports 2 or 4 elements per lane");
3877
3878 unsigned Shift = (NumLaneElts == 4) ? 1 : 0;
Evan Chengb9df0ca2006-03-22 02:53:00 +00003879 unsigned Mask = 0;
Craig Topper1a7700a2012-01-19 08:19:12 +00003880 for (unsigned i = 0; i != NumElts; ++i) {
3881 int Elt = N->getMaskElt(i);
3882 if (Elt < 0) continue;
3883 Elt %= NumLaneElts;
3884 unsigned ShAmt = i << Shift;
3885 if (ShAmt >= 8) ShAmt -= 8;
3886 Mask |= Elt << ShAmt;
Evan Cheng36b27f32006-03-28 23:41:33 +00003887 }
Craig Topper1a7700a2012-01-19 08:19:12 +00003888
Evan Cheng63d33002006-03-22 08:01:21 +00003889 return Mask;
3890}
3891
Evan Cheng506d3df2006-03-29 23:07:14 +00003892/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003893/// the specified VECTOR_SHUFFLE mask with the PSHUFHW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003894static unsigned getShufflePSHUFHWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003895 unsigned Mask = 0;
3896 // 8 nodes, but we only care about the last 4.
3897 for (unsigned i = 7; i >= 4; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003898 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003899 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00003900 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00003901 if (i != 4)
3902 Mask <<= 2;
3903 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003904 return Mask;
3905}
3906
3907/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
Nate Begemana09008b2009-10-19 02:17:23 +00003908/// the specified VECTOR_SHUFFLE mask with the PSHUFLW instruction.
Craig Topperdd637ae2012-02-19 05:41:45 +00003909static unsigned getShufflePSHUFLWImmediate(ShuffleVectorSDNode *N) {
Evan Cheng506d3df2006-03-29 23:07:14 +00003910 unsigned Mask = 0;
3911 // 8 nodes, but we only care about the first 4.
3912 for (int i = 3; i >= 0; --i) {
Craig Topperdd637ae2012-02-19 05:41:45 +00003913 int Val = N->getMaskElt(i);
Nate Begeman9008ca62009-04-27 18:41:29 +00003914 if (Val >= 0)
3915 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00003916 if (i != 0)
3917 Mask <<= 2;
3918 }
Evan Cheng506d3df2006-03-29 23:07:14 +00003919 return Mask;
3920}
3921
Nate Begemana09008b2009-10-19 02:17:23 +00003922/// getShufflePALIGNRImmediate - Return the appropriate immediate to shuffle
3923/// the specified VECTOR_SHUFFLE mask with the PALIGNR instruction.
Craig Topperd93e4c32011-12-11 19:12:35 +00003924static unsigned getShufflePALIGNRImmediate(ShuffleVectorSDNode *SVOp) {
3925 EVT VT = SVOp->getValueType(0);
3926 unsigned EltSize = VT.getVectorElementType().getSizeInBits() >> 3;
Nate Begemana09008b2009-10-19 02:17:23 +00003927
Craig Topper0e2037b2012-01-20 05:53:00 +00003928 unsigned NumElts = VT.getVectorNumElements();
3929 unsigned NumLanes = VT.getSizeInBits()/128;
3930 unsigned NumLaneElts = NumElts/NumLanes;
3931
3932 int Val = 0;
3933 unsigned i;
3934 for (i = 0; i != NumElts; ++i) {
Nate Begemana09008b2009-10-19 02:17:23 +00003935 Val = SVOp->getMaskElt(i);
3936 if (Val >= 0)
3937 break;
3938 }
Craig Topper0e2037b2012-01-20 05:53:00 +00003939 if (Val >= (int)NumElts)
3940 Val -= NumElts - NumLaneElts;
3941
Eli Friedman63f8dde2011-07-25 21:36:45 +00003942 assert(Val - i > 0 && "PALIGNR imm should be positive");
Nate Begemana09008b2009-10-19 02:17:23 +00003943 return (Val - i) * EltSize;
3944}
3945
David Greenec38a03e2011-02-03 15:50:00 +00003946/// getExtractVEXTRACTF128Immediate - Return the appropriate immediate
3947/// to extract the specified EXTRACT_SUBVECTOR index with VEXTRACTF128
3948/// instructions.
3949unsigned X86::getExtractVEXTRACTF128Immediate(SDNode *N) {
3950 if (!isa<ConstantSDNode>(N->getOperand(1).getNode()))
3951 llvm_unreachable("Illegal extract subvector for VEXTRACTF128");
3952
3953 uint64_t Index =
3954 cast<ConstantSDNode>(N->getOperand(1).getNode())->getZExtValue();
3955
3956 EVT VecVT = N->getOperand(0).getValueType();
3957 EVT ElVT = VecVT.getVectorElementType();
3958
3959 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greenec38a03e2011-02-03 15:50:00 +00003960 return Index / NumElemsPerChunk;
3961}
3962
David Greeneccacdc12011-02-04 16:08:29 +00003963/// getInsertVINSERTF128Immediate - Return the appropriate immediate
3964/// to insert at the specified INSERT_SUBVECTOR index with VINSERTF128
3965/// instructions.
3966unsigned X86::getInsertVINSERTF128Immediate(SDNode *N) {
3967 if (!isa<ConstantSDNode>(N->getOperand(2).getNode()))
3968 llvm_unreachable("Illegal insert subvector for VINSERTF128");
3969
3970 uint64_t Index =
NAKAMURA Takumi27635382011-02-05 15:10:54 +00003971 cast<ConstantSDNode>(N->getOperand(2).getNode())->getZExtValue();
David Greeneccacdc12011-02-04 16:08:29 +00003972
3973 EVT VecVT = N->getValueType(0);
3974 EVT ElVT = VecVT.getVectorElementType();
3975
3976 unsigned NumElemsPerChunk = 128 / ElVT.getSizeInBits();
David Greeneccacdc12011-02-04 16:08:29 +00003977 return Index / NumElemsPerChunk;
3978}
3979
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003980/// getShuffleCLImmediate - Return the appropriate immediate to shuffle
3981/// the specified VECTOR_SHUFFLE mask with VPERMQ and VPERMPD instructions.
3982/// Handles 256-bit.
3983static unsigned getShuffleCLImmediate(ShuffleVectorSDNode *N) {
3984 EVT VT = N->getValueType(0);
3985
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003986 unsigned NumElts = VT.getVectorNumElements();
3987
Craig Topper095c5282012-04-15 23:48:57 +00003988 assert((VT.is256BitVector() && NumElts == 4) &&
3989 "Unsupported vector type for VPERMQ/VPERMPD");
3990
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003991 unsigned Mask = 0;
3992 for (unsigned i = 0; i != NumElts; ++i) {
3993 int Elt = N->getMaskElt(i);
Craig Topper095c5282012-04-15 23:48:57 +00003994 if (Elt < 0)
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00003995 continue;
3996 Mask |= Elt << (i*2);
3997 }
3998
3999 return Mask;
4000}
Evan Cheng37b73872009-07-30 08:33:02 +00004001/// isZeroNode - Returns true if Elt is a constant zero or a floating point
4002/// constant +0.0.
4003bool X86::isZeroNode(SDValue Elt) {
4004 return ((isa<ConstantSDNode>(Elt) &&
Dan Gohmane368b462010-06-18 14:22:04 +00004005 cast<ConstantSDNode>(Elt)->isNullValue()) ||
Evan Cheng37b73872009-07-30 08:33:02 +00004006 (isa<ConstantFPSDNode>(Elt) &&
4007 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
4008}
4009
Nate Begeman9008ca62009-04-27 18:41:29 +00004010/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
4011/// their permute mask.
4012static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
4013 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004014 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004015 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00004016 SmallVector<int, 8> MaskVec;
Eric Christopherfd179292009-08-27 18:07:15 +00004017
Nate Begeman5a5ca152009-04-29 05:20:52 +00004018 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004019 int idx = SVOp->getMaskElt(i);
4020 if (idx < 0)
4021 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004022 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00004023 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004024 else
Nate Begeman9008ca62009-04-27 18:41:29 +00004025 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004026 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004027 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
4028 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00004029}
4030
Evan Cheng533a0aa2006-04-19 20:35:22 +00004031/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
4032/// match movhlps. The lower half elements should come from upper half of
4033/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004034/// half of V2 (and in order).
Craig Topperdd637ae2012-02-19 05:41:45 +00004035static bool ShouldXformToMOVHLPS(ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004036 if (VT.getSizeInBits() != 128)
4037 return false;
4038 if (VT.getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00004039 return false;
4040 for (unsigned i = 0, e = 2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004041 if (!isUndefOrEqual(Mask[i], i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004042 return false;
4043 for (unsigned i = 2; i != 4; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004044 if (!isUndefOrEqual(Mask[i], i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004045 return false;
4046 return true;
4047}
4048
Evan Cheng5ced1d82006-04-06 23:23:56 +00004049/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00004050/// is promoted to a vector. It also returns the LoadSDNode by reference if
4051/// required.
4052static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00004053 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
4054 return false;
4055 N = N->getOperand(0).getNode();
4056 if (!ISD::isNON_EXTLoad(N))
4057 return false;
4058 if (LD)
4059 *LD = cast<LoadSDNode>(N);
4060 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004061}
4062
Dan Gohman65fd6562011-11-03 21:49:52 +00004063// Test whether the given value is a vector value which will be legalized
4064// into a load.
4065static bool WillBeConstantPoolLoad(SDNode *N) {
4066 if (N->getOpcode() != ISD::BUILD_VECTOR)
4067 return false;
4068
4069 // Check for any non-constant elements.
4070 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i)
4071 switch (N->getOperand(i).getNode()->getOpcode()) {
4072 case ISD::UNDEF:
4073 case ISD::ConstantFP:
4074 case ISD::Constant:
4075 break;
4076 default:
4077 return false;
4078 }
4079
4080 // Vectors of all-zeros and all-ones are materialized with special
4081 // instructions rather than being loaded.
4082 return !ISD::isBuildVectorAllZeros(N) &&
4083 !ISD::isBuildVectorAllOnes(N);
4084}
4085
Evan Cheng533a0aa2006-04-19 20:35:22 +00004086/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
4087/// match movlp{s|d}. The lower half elements should come from lower half of
4088/// V1 (and in order), and the upper half elements should come from the upper
4089/// half of V2 (and in order). And since V1 will become the source of the
4090/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004091static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
Craig Topperdd637ae2012-02-19 05:41:45 +00004092 ArrayRef<int> Mask, EVT VT) {
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004093 if (VT.getSizeInBits() != 128)
4094 return false;
4095
Evan Cheng466685d2006-10-09 20:57:25 +00004096 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004097 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00004098 // Is V2 is a vector load, don't do this transformation. We will try to use
4099 // load folding shufps op.
Dan Gohman65fd6562011-11-03 21:49:52 +00004100 if (ISD::isNON_EXTLoad(V2) || WillBeConstantPoolLoad(V2))
Evan Cheng23425f52006-10-09 21:39:25 +00004101 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004102
Bruno Cardoso Lopes59353b42011-08-11 18:59:13 +00004103 unsigned NumElems = VT.getVectorNumElements();
Eric Christopherfd179292009-08-27 18:07:15 +00004104
Evan Cheng533a0aa2006-04-19 20:35:22 +00004105 if (NumElems != 2 && NumElems != 4)
4106 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004107 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004108 if (!isUndefOrEqual(Mask[i], i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004109 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00004110 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topperdd637ae2012-02-19 05:41:45 +00004111 if (!isUndefOrEqual(Mask[i], i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00004112 return false;
4113 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004114}
4115
Evan Cheng39623da2006-04-20 08:58:49 +00004116/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
4117/// all the same.
4118static bool isSplatVector(SDNode *N) {
4119 if (N->getOpcode() != ISD::BUILD_VECTOR)
4120 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00004121
Dan Gohman475871a2008-07-27 21:46:04 +00004122 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00004123 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
4124 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00004125 return false;
4126 return true;
4127}
4128
Evan Cheng213d2cf2007-05-17 18:45:50 +00004129/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Eric Christopherfd179292009-08-27 18:07:15 +00004130/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00004131/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00004132static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00004133 SDValue V1 = N->getOperand(0);
4134 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004135 unsigned NumElems = N->getValueType(0).getVectorNumElements();
4136 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004137 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00004138 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004139 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00004140 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
4141 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004142 if (Opc != ISD::BUILD_VECTOR ||
4143 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00004144 return false;
4145 } else if (Idx >= 0) {
4146 unsigned Opc = V1.getOpcode();
4147 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
4148 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00004149 if (Opc != ISD::BUILD_VECTOR ||
4150 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00004151 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00004152 }
4153 }
4154 return true;
4155}
4156
4157/// getZeroVector - Returns a vector of specified type with all zero elements.
4158///
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004159static SDValue getZeroVector(EVT VT, const X86Subtarget *Subtarget,
Craig Topper12216172012-01-13 08:12:35 +00004160 SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004161 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004162
Dale Johannesen0488fb62010-09-30 23:57:10 +00004163 // Always build SSE zero vectors as <4 x i32> bitcasted
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004164 // to their dest type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00004165 SDValue Vec;
Dale Johannesen0488fb62010-09-30 23:57:10 +00004166 if (VT.getSizeInBits() == 128) { // SSE
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004167 if (Subtarget->hasSSE2()) { // SSE2
Bruno Cardoso Lopes8c05a852010-08-12 02:06:36 +00004168 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4169 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4170 } else { // SSE1
4171 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4172 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
4173 }
4174 } else if (VT.getSizeInBits() == 256) { // AVX
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004175 if (Subtarget->hasAVX2()) { // AVX2
Craig Topper12216172012-01-13 08:12:35 +00004176 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
4177 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4178 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4179 } else {
4180 // 256-bit logic and arithmetic instructions in AVX are all
4181 // floating-point, no support for integer ops. Emit fp zeroed vectors.
4182 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
4183 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4184 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8f32, Ops, 8);
4185 }
Evan Chengf0df0312008-05-15 08:39:06 +00004186 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004187 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004188}
4189
Chris Lattner8a594482007-11-25 00:24:49 +00004190/// getOnesVector - Returns a vector of specified type with all bits set.
Craig Topper745a86b2011-11-19 22:34:59 +00004191/// Always build ones vectors as <4 x i32> or <8 x i32>. For 256-bit types with
4192/// no AVX2 supprt, use two <4 x i32> inserted in a <8 x i32> appropriately.
4193/// Then bitcast to their original type, ensuring they get CSE'd.
4194static SDValue getOnesVector(EVT VT, bool HasAVX2, SelectionDAG &DAG,
4195 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004196 assert(VT.isVector() && "Expected a vector type");
Bruno Cardoso Lopes5bc37dd2011-07-15 22:24:33 +00004197 assert((VT.is128BitVector() || VT.is256BitVector())
4198 && "Expected a 128-bit or 256-bit vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00004199
Owen Anderson825b72b2009-08-11 20:47:22 +00004200 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Craig Topper745a86b2011-11-19 22:34:59 +00004201 SDValue Vec;
4202 if (VT.getSizeInBits() == 256) {
4203 if (HasAVX2) { // AVX2
4204 SDValue Ops[] = { Cst, Cst, Cst, Cst, Cst, Cst, Cst, Cst };
4205 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32, Ops, 8);
4206 } else { // AVX
4207 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
4208 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, MVT::v8i32),
4209 Vec, DAG.getConstant(0, MVT::i32), DAG, dl);
4210 Vec = Insert128BitVector(InsV, Vec,
4211 DAG.getConstant(4 /* NumElems/2 */, MVT::i32), DAG, dl);
4212 }
4213 } else {
4214 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +00004215 }
4216
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004217 return DAG.getNode(ISD::BITCAST, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00004218}
4219
Evan Cheng39623da2006-04-20 08:58:49 +00004220/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
4221/// that point to V2 points to its first element.
Craig Topper39a9e482012-02-11 06:24:48 +00004222static void NormalizeMask(SmallVectorImpl<int> &Mask, unsigned NumElems) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00004223 for (unsigned i = 0; i != NumElems; ++i) {
Craig Topper39a9e482012-02-11 06:24:48 +00004224 if (Mask[i] > (int)NumElems) {
4225 Mask[i] = NumElems;
Evan Cheng39623da2006-04-20 08:58:49 +00004226 }
Evan Cheng39623da2006-04-20 08:58:49 +00004227 }
Evan Cheng39623da2006-04-20 08:58:49 +00004228}
4229
Evan Cheng017dcc62006-04-21 01:05:10 +00004230/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
4231/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00004232static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004233 SDValue V2) {
4234 unsigned NumElems = VT.getVectorNumElements();
4235 SmallVector<int, 8> Mask;
4236 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00004237 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004238 Mask.push_back(i);
4239 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00004240}
4241
Nate Begeman9008ca62009-04-27 18:41:29 +00004242/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004243static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004244 SDValue V2) {
4245 unsigned NumElems = VT.getVectorNumElements();
4246 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00004247 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004248 Mask.push_back(i);
4249 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00004250 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004251 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00004252}
4253
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004254/// getUnpackh - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00004255static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00004256 SDValue V2) {
4257 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00004258 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00004259 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00004260 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004261 Mask.push_back(i + Half);
4262 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00004263 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004264 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00004265}
4266
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004267// PromoteSplati8i16 - All i16 and i8 vector types can't be used directly by
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004268// a generic shuffle instruction because the target has no such instructions.
4269// Generate shuffles which repeat i16 and i8 several times until they can be
4270// represented by v4f32 and then be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004271static SDValue PromoteSplati8i16(SDValue V, SelectionDAG &DAG, int &EltNo) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004272 EVT VT = V.getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004273 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004274 DebugLoc dl = V.getDebugLoc();
Rafael Espindola15684b22009-04-24 12:40:33 +00004275
Nate Begeman9008ca62009-04-27 18:41:29 +00004276 while (NumElems > 4) {
4277 if (EltNo < NumElems/2) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004278 V = getUnpackl(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004279 } else {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004280 V = getUnpackh(DAG, dl, VT, V, V);
Nate Begeman9008ca62009-04-27 18:41:29 +00004281 EltNo -= NumElems/2;
4282 }
4283 NumElems >>= 1;
4284 }
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004285 return V;
4286}
Eric Christopherfd179292009-08-27 18:07:15 +00004287
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004288/// getLegalSplat - Generate a legal splat with supported x86 shuffles
4289static SDValue getLegalSplat(SelectionDAG &DAG, SDValue V, int EltNo) {
4290 EVT VT = V.getValueType();
4291 DebugLoc dl = V.getDebugLoc();
4292 assert((VT.getSizeInBits() == 128 || VT.getSizeInBits() == 256)
4293 && "Vector size not supported");
4294
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004295 if (VT.getSizeInBits() == 128) {
4296 V = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004297 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004298 V = DAG.getVectorShuffle(MVT::v4f32, dl, V, DAG.getUNDEF(MVT::v4f32),
4299 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004300 } else {
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004301 // To use VPERMILPS to splat scalars, the second half of indicies must
4302 // refer to the higher part, which is a duplication of the lower one,
4303 // because VPERMILPS can only handle in-lane permutations.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004304 int SplatMask[8] = { EltNo, EltNo, EltNo, EltNo,
4305 EltNo+4, EltNo+4, EltNo+4, EltNo+4 };
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004306
4307 V = DAG.getNode(ISD::BITCAST, dl, MVT::v8f32, V);
4308 V = DAG.getVectorShuffle(MVT::v8f32, dl, V, DAG.getUNDEF(MVT::v8f32),
4309 &SplatMask[0]);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004310 }
4311
4312 return DAG.getNode(ISD::BITCAST, dl, VT, V);
4313}
4314
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004315/// PromoteSplat - Splat is promoted to target supported vector shuffles.
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004316static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG) {
4317 EVT SrcVT = SV->getValueType(0);
4318 SDValue V1 = SV->getOperand(0);
4319 DebugLoc dl = SV->getDebugLoc();
4320
4321 int EltNo = SV->getSplatIndex();
4322 int NumElems = SrcVT.getVectorNumElements();
4323 unsigned Size = SrcVT.getSizeInBits();
4324
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004325 assert(((Size == 128 && NumElems > 4) || Size == 256) &&
4326 "Unknown how to promote splat for type");
4327
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004328 // Extract the 128-bit part containing the splat element and update
4329 // the splat element index when it refers to the higher register.
4330 if (Size == 256) {
Nadav Rotemd2070b02012-01-12 15:31:55 +00004331 unsigned Idx = (EltNo >= NumElems/2) ? NumElems/2 : 0;
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004332 V1 = Extract128BitVector(V1, DAG.getConstant(Idx, MVT::i32), DAG, dl);
4333 if (Idx > 0)
4334 EltNo -= NumElems/2;
4335 }
4336
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00004337 // All i16 and i8 vector types can't be used directly by a generic shuffle
4338 // instruction because the target has no such instruction. Generate shuffles
4339 // which repeat i16 and i8 several times until they fit in i32, and then can
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004340 // be manipulated by target suported shuffles.
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004341 EVT EltVT = SrcVT.getVectorElementType();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004342 if (EltVT == MVT::i8 || EltVT == MVT::i16)
Bruno Cardoso Lopes5f1d8ab2011-08-11 02:49:44 +00004343 V1 = PromoteSplati8i16(V1, DAG, EltNo);
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004344
4345 // Recreate the 256-bit vector and place the same 128-bit vector
4346 // into the low and high part. This is necessary because we want
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00004347 // to use VPERM* to shuffle the vectors
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00004348 if (Size == 256) {
4349 SDValue InsV = Insert128BitVector(DAG.getUNDEF(SrcVT), V1,
4350 DAG.getConstant(0, MVT::i32), DAG, dl);
4351 V1 = Insert128BitVector(InsV, V1,
4352 DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
4353 }
4354
4355 return getLegalSplat(DAG, V1, EltNo);
Evan Chengc575ca22006-04-17 20:43:08 +00004356}
4357
Evan Chengba05f722006-04-21 23:03:30 +00004358/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00004359/// vector of zero or undef vector. This produces a shuffle where the low
4360/// element of V2 is swizzled into the zero/undef vector, landing at element
4361/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00004362static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Craig Topper12216172012-01-13 08:12:35 +00004363 bool IsZero,
4364 const X86Subtarget *Subtarget,
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004365 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004366 EVT VT = V2.getValueType();
Craig Topper12216172012-01-13 08:12:35 +00004367 SDValue V1 = IsZero
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004368 ? getZeroVector(VT, Subtarget, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
Nate Begeman9008ca62009-04-27 18:41:29 +00004369 unsigned NumElems = VT.getVectorNumElements();
4370 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00004371 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00004372 // If this is the insertion idx, put the low elt of V2 here.
4373 MaskVec.push_back(i == Idx ? NumElems : i);
4374 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00004375}
4376
Craig Toppera1ffc682012-03-20 06:42:26 +00004377/// getTargetShuffleMask - Calculates the shuffle mask corresponding to the
4378/// target specific opcode. Returns true if the Mask could be calculated.
Craig Topper89f4e662012-03-20 07:17:59 +00004379/// Sets IsUnary to true if only uses one source.
Craig Toppera1ffc682012-03-20 06:42:26 +00004380static bool getTargetShuffleMask(SDNode *N, EVT VT,
Craig Topper89f4e662012-03-20 07:17:59 +00004381 SmallVectorImpl<int> &Mask, bool &IsUnary) {
Craig Toppera1ffc682012-03-20 06:42:26 +00004382 unsigned NumElems = VT.getVectorNumElements();
4383 SDValue ImmN;
4384
Craig Topper89f4e662012-03-20 07:17:59 +00004385 IsUnary = false;
Craig Toppera1ffc682012-03-20 06:42:26 +00004386 switch(N->getOpcode()) {
4387 case X86ISD::SHUFP:
4388 ImmN = N->getOperand(N->getNumOperands()-1);
4389 DecodeSHUFPMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4390 break;
4391 case X86ISD::UNPCKH:
4392 DecodeUNPCKHMask(VT, Mask);
4393 break;
4394 case X86ISD::UNPCKL:
4395 DecodeUNPCKLMask(VT, Mask);
4396 break;
4397 case X86ISD::MOVHLPS:
4398 DecodeMOVHLPSMask(NumElems, Mask);
4399 break;
4400 case X86ISD::MOVLHPS:
4401 DecodeMOVLHPSMask(NumElems, Mask);
4402 break;
4403 case X86ISD::PSHUFD:
4404 case X86ISD::VPERMILP:
4405 ImmN = N->getOperand(N->getNumOperands()-1);
4406 DecodePSHUFMask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004407 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004408 break;
4409 case X86ISD::PSHUFHW:
4410 ImmN = N->getOperand(N->getNumOperands()-1);
4411 DecodePSHUFHWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004412 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004413 break;
4414 case X86ISD::PSHUFLW:
4415 ImmN = N->getOperand(N->getNumOperands()-1);
4416 DecodePSHUFLWMask(cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
Craig Topper89f4e662012-03-20 07:17:59 +00004417 IsUnary = true;
Craig Toppera1ffc682012-03-20 06:42:26 +00004418 break;
4419 case X86ISD::MOVSS:
4420 case X86ISD::MOVSD: {
4421 // The index 0 always comes from the first element of the second source,
4422 // this is why MOVSS and MOVSD are used in the first place. The other
4423 // elements come from the other positions of the first source vector
4424 Mask.push_back(NumElems);
4425 for (unsigned i = 1; i != NumElems; ++i) {
4426 Mask.push_back(i);
4427 }
4428 break;
4429 }
4430 case X86ISD::VPERM2X128:
4431 ImmN = N->getOperand(N->getNumOperands()-1);
4432 DecodeVPERM2X128Mask(VT, cast<ConstantSDNode>(ImmN)->getZExtValue(), Mask);
4433 break;
4434 case X86ISD::MOVDDUP:
4435 case X86ISD::MOVLHPD:
4436 case X86ISD::MOVLPD:
4437 case X86ISD::MOVLPS:
4438 case X86ISD::MOVSHDUP:
4439 case X86ISD::MOVSLDUP:
4440 case X86ISD::PALIGN:
4441 // Not yet implemented
4442 return false;
4443 default: llvm_unreachable("unknown target shuffle node");
4444 }
4445
4446 return true;
4447}
4448
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004449/// getShuffleScalarElt - Returns the scalar element that will make up the ith
4450/// element of the result of the vector shuffle.
Craig Topper3d092db2012-03-21 02:14:01 +00004451static SDValue getShuffleScalarElt(SDNode *N, unsigned Index, SelectionDAG &DAG,
Benjamin Kramer050db522011-03-26 12:38:19 +00004452 unsigned Depth) {
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004453 if (Depth == 6)
4454 return SDValue(); // Limit search depth.
4455
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004456 SDValue V = SDValue(N, 0);
4457 EVT VT = V.getValueType();
4458 unsigned Opcode = V.getOpcode();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004459
4460 // Recurse into ISD::VECTOR_SHUFFLE node to find scalars.
4461 if (const ShuffleVectorSDNode *SV = dyn_cast<ShuffleVectorSDNode>(N)) {
Craig Topper3d092db2012-03-21 02:14:01 +00004462 int Elt = SV->getMaskElt(Index);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004463
Craig Topper3d092db2012-03-21 02:14:01 +00004464 if (Elt < 0)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004465 return DAG.getUNDEF(VT.getVectorElementType());
4466
Craig Topperd156dc12012-02-06 07:17:51 +00004467 unsigned NumElems = VT.getVectorNumElements();
Craig Topper3d092db2012-03-21 02:14:01 +00004468 SDValue NewV = (Elt < (int)NumElems) ? SV->getOperand(0)
4469 : SV->getOperand(1);
4470 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG, Depth+1);
Evan Chengf26ffe92008-05-29 08:22:04 +00004471 }
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004472
4473 // Recurse into target specific vector shuffles to find scalars.
4474 if (isTargetShuffle(Opcode)) {
Craig Topperd156dc12012-02-06 07:17:51 +00004475 unsigned NumElems = VT.getVectorNumElements();
Craig Toppera1ffc682012-03-20 06:42:26 +00004476 SmallVector<int, 16> ShuffleMask;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004477 SDValue ImmN;
Craig Topper89f4e662012-03-20 07:17:59 +00004478 bool IsUnary;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004479
Craig Topper89f4e662012-03-20 07:17:59 +00004480 if (!getTargetShuffleMask(N, VT, ShuffleMask, IsUnary))
Craig Toppera1ffc682012-03-20 06:42:26 +00004481 return SDValue();
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004482
Craig Topper3d092db2012-03-21 02:14:01 +00004483 int Elt = ShuffleMask[Index];
4484 if (Elt < 0)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004485 return DAG.getUNDEF(VT.getVectorElementType());
4486
Craig Topper3d092db2012-03-21 02:14:01 +00004487 SDValue NewV = (Elt < (int)NumElems) ? N->getOperand(0)
Craig Topperd156dc12012-02-06 07:17:51 +00004488 : N->getOperand(1);
Craig Topper3d092db2012-03-21 02:14:01 +00004489 return getShuffleScalarElt(NewV.getNode(), Elt % NumElems, DAG,
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00004490 Depth+1);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004491 }
4492
4493 // Actual nodes that may contain scalar elements
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004494 if (Opcode == ISD::BITCAST) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004495 V = V.getOperand(0);
4496 EVT SrcVT = V.getValueType();
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004497 unsigned NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004498
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00004499 if (!SrcVT.isVector() || SrcVT.getVectorNumElements() != NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004500 return SDValue();
4501 }
4502
4503 if (V.getOpcode() == ISD::SCALAR_TO_VECTOR)
4504 return (Index == 0) ? V.getOperand(0)
Craig Topper3d092db2012-03-21 02:14:01 +00004505 : DAG.getUNDEF(VT.getVectorElementType());
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004506
4507 if (V.getOpcode() == ISD::BUILD_VECTOR)
4508 return V.getOperand(Index);
4509
4510 return SDValue();
4511}
4512
4513/// getNumOfConsecutiveZeros - Return the number of elements of a vector
4514/// shuffle operation which come from a consecutively from a zero. The
Chris Lattner7a2bdde2011-04-15 05:18:47 +00004515/// search can start in two different directions, from left or right.
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004516static
Craig Topper3d092db2012-03-21 02:14:01 +00004517unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, unsigned NumElems,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004518 bool ZerosFromLeft, SelectionDAG &DAG) {
Craig Topper3d092db2012-03-21 02:14:01 +00004519 unsigned i;
4520 for (i = 0; i != NumElems; ++i) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004521 unsigned Index = ZerosFromLeft ? i : NumElems-i-1;
Craig Topper3d092db2012-03-21 02:14:01 +00004522 SDValue Elt = getShuffleScalarElt(SVOp, Index, DAG, 0);
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004523 if (!(Elt.getNode() &&
4524 (Elt.getOpcode() == ISD::UNDEF || X86::isZeroNode(Elt))))
4525 break;
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004526 }
4527
4528 return i;
4529}
4530
Craig Topper3d092db2012-03-21 02:14:01 +00004531/// isShuffleMaskConsecutive - Check if the shuffle mask indicies [MaskI, MaskE)
4532/// correspond consecutively to elements from one of the vector operands,
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004533/// starting from its index OpIdx. Also tell OpNum which source vector operand.
4534static
Craig Topper3d092db2012-03-21 02:14:01 +00004535bool isShuffleMaskConsecutive(ShuffleVectorSDNode *SVOp,
4536 unsigned MaskI, unsigned MaskE, unsigned OpIdx,
4537 unsigned NumElems, unsigned &OpNum) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004538 bool SeenV1 = false;
4539 bool SeenV2 = false;
4540
Craig Topper3d092db2012-03-21 02:14:01 +00004541 for (unsigned i = MaskI; i != MaskE; ++i, ++OpIdx) {
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004542 int Idx = SVOp->getMaskElt(i);
4543 // Ignore undef indicies
4544 if (Idx < 0)
4545 continue;
4546
Craig Topper3d092db2012-03-21 02:14:01 +00004547 if (Idx < (int)NumElems)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004548 SeenV1 = true;
4549 else
4550 SeenV2 = true;
4551
4552 // Only accept consecutive elements from the same vector
4553 if ((Idx % NumElems != OpIdx) || (SeenV1 && SeenV2))
4554 return false;
4555 }
4556
4557 OpNum = SeenV1 ? 0 : 1;
4558 return true;
4559}
4560
4561/// isVectorShiftRight - Returns true if the shuffle can be implemented as a
4562/// logical left shift of a vector.
4563static bool isVectorShiftRight(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4564 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4565 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4566 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4567 false /* check zeros from right */, DAG);
4568 unsigned OpSrc;
4569
4570 if (!NumZeros)
4571 return false;
4572
4573 // Considering the elements in the mask that are not consecutive zeros,
4574 // check if they consecutively come from only one of the source vectors.
4575 //
4576 // V1 = {X, A, B, C} 0
4577 // \ \ \ /
4578 // vector_shuffle V1, V2 <1, 2, 3, X>
4579 //
4580 if (!isShuffleMaskConsecutive(SVOp,
4581 0, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004582 NumElems-NumZeros, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004583 NumZeros, // Where to start looking in the src vector
4584 NumElems, // Number of elements in vector
4585 OpSrc)) // Which source operand ?
4586 return false;
4587
4588 isLeft = false;
4589 ShAmt = NumZeros;
4590 ShVal = SVOp->getOperand(OpSrc);
4591 return true;
4592}
4593
4594/// isVectorShiftLeft - Returns true if the shuffle can be implemented as a
4595/// logical left shift of a vector.
4596static bool isVectorShiftLeft(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
4597 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
4598 unsigned NumElems = SVOp->getValueType(0).getVectorNumElements();
4599 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems,
4600 true /* check zeros from left */, DAG);
4601 unsigned OpSrc;
4602
4603 if (!NumZeros)
4604 return false;
4605
4606 // Considering the elements in the mask that are not consecutive zeros,
4607 // check if they consecutively come from only one of the source vectors.
4608 //
4609 // 0 { A, B, X, X } = V2
4610 // / \ / /
4611 // vector_shuffle V1, V2 <X, X, 4, 5>
4612 //
4613 if (!isShuffleMaskConsecutive(SVOp,
4614 NumZeros, // Mask Start Index
Craig Topper3d092db2012-03-21 02:14:01 +00004615 NumElems, // Mask End Index(exclusive)
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004616 0, // Where to start looking in the src vector
4617 NumElems, // Number of elements in vector
4618 OpSrc)) // Which source operand ?
4619 return false;
4620
4621 isLeft = true;
4622 ShAmt = NumZeros;
4623 ShVal = SVOp->getOperand(OpSrc);
4624 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004625}
4626
4627/// isVectorShift - Returns true if the shuffle can be implemented as a
4628/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00004629static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00004630 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004631 // Although the logic below support any bitwidth size, there are no
4632 // shift instructions which handle more than 128-bit vectors.
4633 if (SVOp->getValueType(0).getSizeInBits() > 128)
4634 return false;
4635
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004636 if (isVectorShiftLeft(SVOp, DAG, isLeft, ShVal, ShAmt) ||
4637 isVectorShiftRight(SVOp, DAG, isLeft, ShVal, ShAmt))
4638 return true;
Evan Chengf26ffe92008-05-29 08:22:04 +00004639
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +00004640 return false;
Evan Chengf26ffe92008-05-29 08:22:04 +00004641}
4642
Evan Chengc78d3b42006-04-24 18:01:45 +00004643/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
4644///
Dan Gohman475871a2008-07-27 21:46:04 +00004645static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00004646 unsigned NumNonZero, unsigned NumZero,
Dan Gohmand858e902010-04-17 15:26:15 +00004647 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004648 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004649 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004650 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00004651 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004652
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004653 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004654 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004655 bool First = true;
4656 for (unsigned i = 0; i < 16; ++i) {
4657 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
4658 if (ThisIsNonZero && First) {
4659 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004660 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004661 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004662 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004663 First = false;
4664 }
4665
4666 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00004667 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004668 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
4669 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004670 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004671 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00004672 }
4673 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004674 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
4675 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
4676 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00004677 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00004678 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00004679 } else
4680 ThisElt = LastElt;
4681
Gabor Greifba36cb52008-08-28 21:40:38 +00004682 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00004683 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00004684 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00004685 }
4686 }
4687
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004688 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00004689}
4690
Bill Wendlinga348c562007-03-22 18:42:45 +00004691/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00004692///
Dan Gohman475871a2008-07-27 21:46:04 +00004693static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Dan Gohmand858e902010-04-17 15:26:15 +00004694 unsigned NumNonZero, unsigned NumZero,
4695 SelectionDAG &DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004696 const X86Subtarget* Subtarget,
Dan Gohmand858e902010-04-17 15:26:15 +00004697 const TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00004698 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00004699 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00004700
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004701 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004702 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00004703 bool First = true;
4704 for (unsigned i = 0; i < 8; ++i) {
4705 bool isNonZero = (NonZeros & (1 << i)) != 0;
4706 if (isNonZero) {
4707 if (First) {
4708 if (NumZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00004709 V = getZeroVector(MVT::v8i16, Subtarget, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00004710 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004711 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00004712 First = false;
4713 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004714 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004715 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00004716 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00004717 }
4718 }
4719
4720 return V;
4721}
4722
Evan Chengf26ffe92008-05-29 08:22:04 +00004723/// getVShift - Return a vector logical shift node.
4724///
Owen Andersone50ed302009-08-10 22:56:29 +00004725static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00004726 unsigned NumBits, SelectionDAG &DAG,
4727 const TargetLowering &TLI, DebugLoc dl) {
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00004728 assert(VT.getSizeInBits() == 128 && "Unknown type for VShift");
Dale Johannesen0488fb62010-09-30 23:57:10 +00004729 EVT ShVT = MVT::v2i64;
Craig Toppered2e13d2012-01-22 19:15:14 +00004730 unsigned Opc = isLeft ? X86ISD::VSHLDQ : X86ISD::VSRLDQ;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004731 SrcOp = DAG.getNode(ISD::BITCAST, dl, ShVT, SrcOp);
4732 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004733 DAG.getNode(Opc, dl, ShVT, SrcOp,
Owen Anderson95771af2011-02-25 21:41:48 +00004734 DAG.getConstant(NumBits,
4735 TLI.getShiftAmountTy(SrcOp.getValueType()))));
Evan Chengf26ffe92008-05-29 08:22:04 +00004736}
4737
Dan Gohman475871a2008-07-27 21:46:04 +00004738SDValue
Evan Chengc3630942009-12-09 21:00:30 +00004739X86TargetLowering::LowerAsSplatVectorLoad(SDValue SrcOp, EVT VT, DebugLoc dl,
Dan Gohmand858e902010-04-17 15:26:15 +00004740 SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00004741
Evan Chengc3630942009-12-09 21:00:30 +00004742 // Check if the scalar load can be widened into a vector load. And if
4743 // the address is "base + cst" see if the cst can be "absorbed" into
4744 // the shuffle mask.
4745 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(SrcOp)) {
4746 SDValue Ptr = LD->getBasePtr();
4747 if (!ISD::isNormalLoad(LD) || LD->isVolatile())
4748 return SDValue();
4749 EVT PVT = LD->getValueType(0);
4750 if (PVT != MVT::i32 && PVT != MVT::f32)
4751 return SDValue();
4752
4753 int FI = -1;
4754 int64_t Offset = 0;
4755 if (FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(Ptr)) {
4756 FI = FINode->getIndex();
4757 Offset = 0;
Chris Lattner0a9481f2011-02-13 22:25:43 +00004758 } else if (DAG.isBaseWithConstantOffset(Ptr) &&
Evan Chengc3630942009-12-09 21:00:30 +00004759 isa<FrameIndexSDNode>(Ptr.getOperand(0))) {
4760 FI = cast<FrameIndexSDNode>(Ptr.getOperand(0))->getIndex();
4761 Offset = Ptr.getConstantOperandVal(1);
4762 Ptr = Ptr.getOperand(0);
4763 } else {
4764 return SDValue();
4765 }
4766
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004767 // FIXME: 256-bit vector instructions don't require a strict alignment,
4768 // improve this code to support it better.
4769 unsigned RequiredAlign = VT.getSizeInBits()/8;
Evan Chengc3630942009-12-09 21:00:30 +00004770 SDValue Chain = LD->getChain();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004771 // Make sure the stack object alignment is at least 16 or 32.
Evan Chengc3630942009-12-09 21:00:30 +00004772 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004773 if (DAG.InferPtrAlignment(Ptr) < RequiredAlign) {
Evan Chengc3630942009-12-09 21:00:30 +00004774 if (MFI->isFixedObjectIndex(FI)) {
Eric Christophere9625cf2010-01-23 06:02:43 +00004775 // Can't change the alignment. FIXME: It's possible to compute
4776 // the exact stack offset and reference FI + adjust offset instead.
4777 // If someone *really* cares about this. That's the way to implement it.
4778 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00004779 } else {
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004780 MFI->setObjectAlignment(FI, RequiredAlign);
Evan Chengc3630942009-12-09 21:00:30 +00004781 }
4782 }
4783
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004784 // (Offset % 16 or 32) must be multiple of 4. Then address is then
Evan Chengc3630942009-12-09 21:00:30 +00004785 // Ptr + (Offset & ~15).
4786 if (Offset < 0)
4787 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004788 if ((Offset % RequiredAlign) & 3)
Evan Chengc3630942009-12-09 21:00:30 +00004789 return SDValue();
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004790 int64_t StartOffset = Offset & ~(RequiredAlign-1);
Evan Chengc3630942009-12-09 21:00:30 +00004791 if (StartOffset)
4792 Ptr = DAG.getNode(ISD::ADD, Ptr.getDebugLoc(), Ptr.getValueType(),
4793 Ptr,DAG.getConstant(StartOffset, Ptr.getValueType()));
4794
4795 int EltNo = (Offset - StartOffset) >> 2;
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004796 int NumElems = VT.getVectorNumElements();
4797
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004798 EVT NVT = EVT::getVectorVT(*DAG.getContext(), PVT, NumElems);
4799 SDValue V1 = DAG.getLoad(NVT, dl, Chain, Ptr,
Chris Lattner51abfe42010-09-21 06:02:19 +00004800 LD->getPointerInfo().getWithOffset(StartOffset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004801 false, false, false, 0);
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004802
Bruno Cardoso Lopesac5f13f2011-08-02 16:06:18 +00004803 SmallVector<int, 8> Mask;
4804 for (int i = 0; i < NumElems; ++i)
4805 Mask.push_back(EltNo);
4806
Craig Toppercc3000632012-01-30 07:50:31 +00004807 return DAG.getVectorShuffle(NVT, dl, V1, DAG.getUNDEF(NVT), &Mask[0]);
Evan Chengc3630942009-12-09 21:00:30 +00004808 }
4809
4810 return SDValue();
4811}
4812
Michael J. Spencerec38de22010-10-10 22:04:20 +00004813/// EltsFromConsecutiveLoads - Given the initializing elements 'Elts' of a
4814/// vector of type 'VT', see if the elements can be replaced by a single large
Nate Begeman1449f292010-03-24 22:19:06 +00004815/// load which has the same value as a build_vector whose operands are 'elts'.
4816///
4817/// Example: <load i32 *a, load i32 *a+4, undef, undef> -> zextload a
Michael J. Spencerec38de22010-10-10 22:04:20 +00004818///
Nate Begeman1449f292010-03-24 22:19:06 +00004819/// FIXME: we'd also like to handle the case where the last elements are zero
4820/// rather than undef via VZEXT_LOAD, but we do not detect that case today.
4821/// There's even a handy isZeroNode for that purpose.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004822static SDValue EltsFromConsecutiveLoads(EVT VT, SmallVectorImpl<SDValue> &Elts,
Chris Lattner88641552010-09-22 00:34:38 +00004823 DebugLoc &DL, SelectionDAG &DAG) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004824 EVT EltVT = VT.getVectorElementType();
4825 unsigned NumElems = Elts.size();
Michael J. Spencerec38de22010-10-10 22:04:20 +00004826
Nate Begemanfdea31a2010-03-24 20:49:50 +00004827 LoadSDNode *LDBase = NULL;
4828 unsigned LastLoadedElt = -1U;
Michael J. Spencerec38de22010-10-10 22:04:20 +00004829
Nate Begeman1449f292010-03-24 22:19:06 +00004830 // For each element in the initializer, see if we've found a load or an undef.
Michael J. Spencerec38de22010-10-10 22:04:20 +00004831 // If we don't find an initial load element, or later load elements are
Nate Begeman1449f292010-03-24 22:19:06 +00004832 // non-consecutive, bail out.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004833 for (unsigned i = 0; i < NumElems; ++i) {
4834 SDValue Elt = Elts[i];
Michael J. Spencerec38de22010-10-10 22:04:20 +00004835
Nate Begemanfdea31a2010-03-24 20:49:50 +00004836 if (!Elt.getNode() ||
4837 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
4838 return SDValue();
4839 if (!LDBase) {
4840 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
4841 return SDValue();
4842 LDBase = cast<LoadSDNode>(Elt.getNode());
4843 LastLoadedElt = i;
4844 continue;
4845 }
4846 if (Elt.getOpcode() == ISD::UNDEF)
4847 continue;
4848
4849 LoadSDNode *LD = cast<LoadSDNode>(Elt);
4850 if (!DAG.isConsecutiveLoad(LD, LDBase, EltVT.getSizeInBits()/8, i))
4851 return SDValue();
4852 LastLoadedElt = i;
4853 }
Nate Begeman1449f292010-03-24 22:19:06 +00004854
4855 // If we have found an entire vector of loads and undefs, then return a large
4856 // load of the entire vector width starting at the base pointer. If we found
4857 // consecutive loads for the low half, generate a vzext_load node.
Nate Begemanfdea31a2010-03-24 20:49:50 +00004858 if (LastLoadedElt == NumElems - 1) {
4859 if (DAG.InferPtrAlignment(LDBase->getBasePtr()) >= 16)
Chris Lattner88641552010-09-22 00:34:38 +00004860 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004861 LDBase->getPointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004862 LDBase->isVolatile(), LDBase->isNonTemporal(),
4863 LDBase->isInvariant(), 0);
Chris Lattner88641552010-09-22 00:34:38 +00004864 return DAG.getLoad(VT, DL, LDBase->getChain(), LDBase->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +00004865 LDBase->getPointerInfo(),
Nate Begemanfdea31a2010-03-24 20:49:50 +00004866 LDBase->isVolatile(), LDBase->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004867 LDBase->isInvariant(), LDBase->getAlignment());
Eli Friedman61cc47e2011-07-26 21:02:58 +00004868 } else if (NumElems == 4 && LastLoadedElt == 1 &&
4869 DAG.getTargetLoweringInfo().isTypeLegal(MVT::v2i64)) {
Nate Begemanfdea31a2010-03-24 20:49:50 +00004870 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
4871 SDValue Ops[] = { LDBase->getChain(), LDBase->getBasePtr() };
Eli Friedman322ea082011-09-14 23:42:45 +00004872 SDValue ResNode =
4873 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, DL, Tys, Ops, 2, MVT::i64,
4874 LDBase->getPointerInfo(),
4875 LDBase->getAlignment(),
4876 false/*isVolatile*/, true/*ReadMem*/,
4877 false/*WriteMem*/);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004878 return DAG.getNode(ISD::BITCAST, DL, VT, ResNode);
Nate Begemanfdea31a2010-03-24 20:49:50 +00004879 }
4880 return SDValue();
4881}
4882
Nadav Rotem9d68b062012-04-08 12:54:54 +00004883/// LowerVectorBroadcast - Attempt to use the vbroadcast instruction
4884/// to generate a splat value for the following cases:
4885/// 1. A splat BUILD_VECTOR which uses a single scalar load, or a constant.
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004886/// 2. A splat shuffle which uses a scalar_to_vector node which comes from
Nadav Rotem9d68b062012-04-08 12:54:54 +00004887/// a scalar load, or a constant.
4888/// The VBROADCAST node is returned when a pattern is found,
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004889/// or SDValue() otherwise.
Nadav Rotem154819d2012-04-09 07:45:58 +00004890SDValue
4891X86TargetLowering::LowerVectorBroadcast(SDValue &Op, SelectionDAG &DAG) const {
Craig Toppera9376332012-01-10 08:23:59 +00004892 if (!Subtarget->hasAVX())
4893 return SDValue();
4894
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004895 EVT VT = Op.getValueType();
Nadav Rotem154819d2012-04-09 07:45:58 +00004896 DebugLoc dl = Op.getDebugLoc();
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004897
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004898 SDValue Ld;
Nadav Rotem9d68b062012-04-08 12:54:54 +00004899 bool ConstSplatVal;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004900
Nadav Rotem9d68b062012-04-08 12:54:54 +00004901 switch (Op.getOpcode()) {
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004902 default:
4903 // Unknown pattern found.
4904 return SDValue();
4905
4906 case ISD::BUILD_VECTOR: {
4907 // The BUILD_VECTOR node must be a splat.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004908 if (!isSplatVector(Op.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004909 return SDValue();
4910
Nadav Rotem9d68b062012-04-08 12:54:54 +00004911 Ld = Op.getOperand(0);
4912 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
4913 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004914
4915 // The suspected load node has several users. Make sure that all
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004916 // of its users are from the BUILD_VECTOR node.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004917 // Constants may have multiple users.
4918 if (!ConstSplatVal && !Ld->hasNUsesOfValue(VT.getVectorNumElements(), 0))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004919 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004920 break;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004921 }
4922
4923 case ISD::VECTOR_SHUFFLE: {
4924 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
4925
4926 // Shuffles must have a splat mask where the first element is
4927 // broadcasted.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004928 if ((!SVOp->isSplat()) || SVOp->getMaskElt(0) != 0)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004929 return SDValue();
4930
4931 SDValue Sc = Op.getOperand(0);
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004932 if (Sc.getOpcode() != ISD::SCALAR_TO_VECTOR)
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004933 return SDValue();
4934
4935 Ld = Sc.getOperand(0);
Nadav Rotem9d68b062012-04-08 12:54:54 +00004936 ConstSplatVal = (Ld.getOpcode() == ISD::Constant ||
Nadav Rotem154819d2012-04-09 07:45:58 +00004937 Ld.getOpcode() == ISD::ConstantFP);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004938
4939 // The scalar_to_vector node and the suspected
4940 // load node must have exactly one user.
Nadav Rotem9d68b062012-04-08 12:54:54 +00004941 // Constants may have multiple users.
4942 if (!ConstSplatVal && (!Sc.hasOneUse() || !Ld.hasOneUse()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004943 return SDValue();
4944 break;
4945 }
4946 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004947
Nadav Rotem9d68b062012-04-08 12:54:54 +00004948 bool Is256 = VT.getSizeInBits() == 256;
4949 bool Is128 = VT.getSizeInBits() == 128;
4950
4951 // Handle the broadcasting a single constant scalar from the constant pool
4952 // into a vector. On Sandybridge it is still better to load a constant vector
4953 // from the constant pool and not to broadcast it from a scalar.
4954 if (ConstSplatVal && Subtarget->hasAVX2()) {
4955 EVT CVT = Ld.getValueType();
4956 assert(!CVT.isVector() && "Must not broadcast a vector type");
4957 unsigned ScalarSize = CVT.getSizeInBits();
4958
4959 if ((Is256 && (ScalarSize == 32 || ScalarSize == 64)) ||
4960 (Is128 && (ScalarSize == 32))) {
4961
Nadav Rotem9d68b062012-04-08 12:54:54 +00004962 const Constant *C = 0;
4963 if (ConstantSDNode *CI = dyn_cast<ConstantSDNode>(Ld))
4964 C = CI->getConstantIntValue();
4965 else if (ConstantFPSDNode *CF = dyn_cast<ConstantFPSDNode>(Ld))
4966 C = CF->getConstantFPValue();
4967
4968 assert(C && "Invalid constant type");
4969
Nadav Rotem154819d2012-04-09 07:45:58 +00004970 SDValue CP = DAG.getConstantPool(C, getPointerTy());
Nadav Rotem9d68b062012-04-08 12:54:54 +00004971 unsigned Alignment = cast<ConstantPoolSDNode>(CP)->getAlignment();
Nadav Rotem154819d2012-04-09 07:45:58 +00004972 Ld = DAG.getLoad(CVT, dl, DAG.getEntryNode(), CP,
Nadav Rotem9d68b062012-04-08 12:54:54 +00004973 MachinePointerInfo::getConstantPool(),
4974 false, false, false, Alignment);
4975
Nadav Rotem9d68b062012-04-08 12:54:54 +00004976 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
4977 }
4978 }
4979
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004980 // The scalar source must be a normal load.
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004981 if (!ISD::isNormalLoad(Ld.getNode()))
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004982 return SDValue();
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00004983
Craig Toppera1902a12012-02-01 06:51:58 +00004984 // Reject loads that have uses of the chain result
4985 if (Ld->hasAnyUseOfValue(1))
4986 return SDValue();
4987
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004988 unsigned ScalarSize = Ld.getValueType().getSizeInBits();
4989
4990 // VBroadcast to YMM
4991 if (Is256 && (ScalarSize == 32 || ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004992 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004993
4994 // VBroadcast to XMM
4995 if (Is128 && (ScalarSize == 32))
Nadav Rotem9d68b062012-04-08 12:54:54 +00004996 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Nadav Rotemf8c10e52011-11-15 22:50:37 +00004997
Craig Toppera9376332012-01-10 08:23:59 +00004998 // The integer check is needed for the 64-bit into 128-bit so it doesn't match
4999 // double since there is vbroadcastsd xmm
5000 if (Subtarget->hasAVX2() && Ld.getValueType().isInteger()) {
5001 // VBroadcast to YMM
5002 if (Is256 && (ScalarSize == 8 || ScalarSize == 16))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005003 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005004
5005 // VBroadcast to XMM
5006 if (Is128 && (ScalarSize == 8 || ScalarSize == 16 || ScalarSize == 64))
Nadav Rotem9d68b062012-04-08 12:54:54 +00005007 return DAG.getNode(X86ISD::VBROADCAST, dl, VT, Ld);
Craig Toppera9376332012-01-10 08:23:59 +00005008 }
Nadav Rotemcbbe33f2011-11-18 02:49:55 +00005009
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005010 // Unsupported broadcast.
5011 return SDValue();
5012}
5013
Evan Chengc3630942009-12-09 21:00:30 +00005014SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00005015X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005016 DebugLoc dl = Op.getDebugLoc();
David Greenea5f26012011-02-07 19:36:54 +00005017
David Greenef125a292011-02-08 19:04:41 +00005018 EVT VT = Op.getValueType();
5019 EVT ExtVT = VT.getVectorElementType();
David Greenef125a292011-02-08 19:04:41 +00005020 unsigned NumElems = Op.getNumOperands();
5021
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005022 // Vectors containing all zeros can be matched by pxor and xorps later
5023 if (ISD::isBuildVectorAllZeros(Op.getNode())) {
5024 // Canonicalize this to <4 x i32> to 1) ensure the zero vectors are CSE'd
5025 // and 2) ensure that i64 scalars are eliminated on x86-32 hosts.
Craig Topper07a27622012-01-22 03:07:48 +00005026 if (VT == MVT::v4i32 || VT == MVT::v8i32)
Chris Lattner8a594482007-11-25 00:24:49 +00005027 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005028
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005029 return getZeroVector(VT, Subtarget, DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00005030 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005031
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005032 // Vectors containing all ones can be matched by pcmpeqd on 128-bit width
Craig Topper745a86b2011-11-19 22:34:59 +00005033 // vectors or broken into v4i32 operations on 256-bit vectors. AVX2 can use
5034 // vpcmpeqd on 256-bit vectors.
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005035 if (ISD::isBuildVectorAllOnes(Op.getNode())) {
Craig Topper07a27622012-01-22 03:07:48 +00005036 if (VT == MVT::v4i32 || (VT == MVT::v8i32 && Subtarget->hasAVX2()))
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005037 return Op;
5038
Craig Topper07a27622012-01-22 03:07:48 +00005039 return getOnesVector(VT, Subtarget->hasAVX2(), DAG, dl);
Bruno Cardoso Lopes531f19f2011-08-01 19:51:53 +00005040 }
5041
Nadav Rotem154819d2012-04-09 07:45:58 +00005042 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00005043 if (Broadcast.getNode())
5044 return Broadcast;
Nadav Rotemf8c10e52011-11-15 22:50:37 +00005045
Owen Andersone50ed302009-08-10 22:56:29 +00005046 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005047
Evan Cheng0db9fe62006-04-25 20:13:52 +00005048 unsigned NumZero = 0;
5049 unsigned NumNonZero = 0;
5050 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005051 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005052 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005053 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00005054 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00005055 if (Elt.getOpcode() == ISD::UNDEF)
5056 continue;
5057 Values.insert(Elt);
5058 if (Elt.getOpcode() != ISD::Constant &&
5059 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005060 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00005061 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00005062 NumZero++;
5063 else {
5064 NonZeros |= (1 << i);
5065 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005066 }
5067 }
5068
Chris Lattner97a2a562010-08-26 05:24:29 +00005069 // All undef vector. Return an UNDEF. All zero vectors were handled above.
5070 if (NumNonZero == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00005071 return DAG.getUNDEF(VT);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005072
Chris Lattner67f453a2008-03-09 05:42:06 +00005073 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00005074 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00005075 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00005076 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00005077
Chris Lattner62098042008-03-09 01:05:04 +00005078 // If this is an insertion of an i64 value on x86-32, and if the top bits of
5079 // the value are obviously zero, truncate the value to i32 and do the
5080 // insertion that way. Only do this if the value is non-constant or if the
5081 // value is a constant being inserted into element 0. It is cheaper to do
5082 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00005083 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00005084 (!IsAllConstants || Idx == 0)) {
5085 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
Dale Johannesen0488fb62010-09-30 23:57:10 +00005086 // Handle SSE only.
5087 assert(VT == MVT::v2i64 && "Expected an SSE value type!");
5088 EVT VecVT = MVT::v4i32;
5089 unsigned VecElts = 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00005090
Chris Lattner62098042008-03-09 01:05:04 +00005091 // Truncate the value (which may itself be a constant) to i32, and
5092 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00005093 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00005094 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Craig Topper12216172012-01-13 08:12:35 +00005095 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005096
Chris Lattner62098042008-03-09 01:05:04 +00005097 // Now we have our 32-bit value zero extended in the low element of
5098 // a vector. If Idx != 0, swizzle it into place.
5099 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005100 SmallVector<int, 4> Mask;
5101 Mask.push_back(Idx);
5102 for (unsigned i = 1; i != VecElts; ++i)
5103 Mask.push_back(i);
5104 Item = DAG.getVectorShuffle(VecVT, dl, Item,
Eric Christopherfd179292009-08-27 18:07:15 +00005105 DAG.getUNDEF(Item.getValueType()),
Nate Begeman9008ca62009-04-27 18:41:29 +00005106 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00005107 }
Craig Topper07a27622012-01-22 03:07:48 +00005108 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Chris Lattner62098042008-03-09 01:05:04 +00005109 }
5110 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005111
Chris Lattner19f79692008-03-08 22:59:52 +00005112 // If we have a constant or non-constant insertion into the low element of
5113 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
5114 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00005115 // depending on what the source datatype is.
5116 if (Idx == 0) {
Craig Topperd62c16e2011-12-29 03:20:51 +00005117 if (NumZero == 0)
Eli Friedman10415532009-06-06 06:05:10 +00005118 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Craig Topperd62c16e2011-12-29 03:20:51 +00005119
5120 if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
Owen Anderson825b72b2009-08-11 20:47:22 +00005121 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005122 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005123 SDValue ZeroVec = getZeroVector(VT, Subtarget, DAG, dl);
Nadav Rotem394a1f52012-01-11 14:07:51 +00005124 return DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, ZeroVec,
5125 Item, DAG.getIntPtrConstant(0));
Elena Demikhovsky021c0a22011-12-28 08:14:01 +00005126 }
Craig Topperd62c16e2011-12-29 03:20:51 +00005127 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Eli Friedman10415532009-06-06 06:05:10 +00005128 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
5129 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
Craig Topper12216172012-01-13 08:12:35 +00005130 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topperd62c16e2011-12-29 03:20:51 +00005131 }
5132
5133 if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005134 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
Craig Topper3224e6b2011-12-29 03:09:33 +00005135 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32, Item);
Craig Topper19ec2a92011-12-29 03:34:54 +00005136 if (VT.getSizeInBits() == 256) {
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005137 SDValue ZeroVec = getZeroVector(MVT::v8i32, Subtarget, DAG, dl);
Craig Topper19ec2a92011-12-29 03:34:54 +00005138 Item = Insert128BitVector(ZeroVec, Item, DAG.getConstant(0, MVT::i32),
5139 DAG, dl);
5140 } else {
5141 assert(VT.getSizeInBits() == 128 && "Expected an SSE value type!");
Craig Topper12216172012-01-13 08:12:35 +00005142 Item = getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget, DAG);
Craig Topper19ec2a92011-12-29 03:34:54 +00005143 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005144 return DAG.getNode(ISD::BITCAST, dl, VT, Item);
Eli Friedman10415532009-06-06 06:05:10 +00005145 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005146 }
Evan Chengf26ffe92008-05-29 08:22:04 +00005147
5148 // Is it a vector logical left shift?
5149 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00005150 X86::isZeroNode(Op.getOperand(0)) &&
5151 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005152 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00005153 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00005154 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00005155 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00005156 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00005157 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005158
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005159 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00005160 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005161
Chris Lattner19f79692008-03-08 22:59:52 +00005162 // Otherwise, if this is a vector with i32 or f32 elements, and the element
5163 // is a non-constant being inserted into an element other than the low one,
5164 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
5165 // movd/movss) to move this into the low element, then shuffle it into
5166 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005167 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00005168 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00005169
Evan Cheng0db9fe62006-04-25 20:13:52 +00005170 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Craig Topper12216172012-01-13 08:12:35 +00005171 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0, Subtarget, DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00005172 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005173 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00005174 MaskVec.push_back(i == Idx ? 0 : 1);
5175 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005176 }
5177 }
5178
Chris Lattner67f453a2008-03-09 05:42:06 +00005179 // Splat is obviously ok. Let legalizer expand it to a shuffle.
Evan Chengc3630942009-12-09 21:00:30 +00005180 if (Values.size() == 1) {
5181 if (EVTBits == 32) {
5182 // Instead of a shuffle like this:
5183 // shuffle (scalar_to_vector (load (ptr + 4))), undef, <0, 0, 0, 0>
5184 // Check if it's possible to issue this instead.
5185 // shuffle (vload ptr)), undef, <1, 1, 1, 1>
5186 unsigned Idx = CountTrailingZeros_32(NonZeros);
5187 SDValue Item = Op.getOperand(Idx);
5188 if (Op.getNode()->isOnlyUserOf(Item.getNode()))
5189 return LowerAsSplatVectorLoad(Item, VT, dl, DAG);
5190 }
Dan Gohman475871a2008-07-27 21:46:04 +00005191 return SDValue();
Evan Chengc3630942009-12-09 21:00:30 +00005192 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005193
Dan Gohmana3941172007-07-24 22:55:08 +00005194 // A vector full of immediates; various special cases are already
5195 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00005196 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00005197 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00005198
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005199 // For AVX-length vectors, build the individual 128-bit pieces and use
5200 // shuffles to put them in place.
Craig Topperfa5b70e2012-02-03 06:32:21 +00005201 if (VT.getSizeInBits() == 256) {
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005202 SmallVector<SDValue, 32> V;
Craig Topperfa5b70e2012-02-03 06:32:21 +00005203 for (unsigned i = 0; i != NumElems; ++i)
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005204 V.push_back(Op.getOperand(i));
5205
5206 EVT HVT = EVT::getVectorVT(*DAG.getContext(), ExtVT, NumElems/2);
5207
5208 // Build both the lower and upper subvector.
5209 SDValue Lower = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[0], NumElems/2);
5210 SDValue Upper = DAG.getNode(ISD::BUILD_VECTOR, dl, HVT, &V[NumElems / 2],
5211 NumElems/2);
5212
5213 // Recreate the wider vector with the lower and upper part.
Bruno Cardoso Lopes15d03fb2011-07-28 01:26:53 +00005214 SDValue Vec = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Lower,
5215 DAG.getConstant(0, MVT::i32), DAG, dl);
5216 return Insert128BitVector(Vec, Upper, DAG.getConstant(NumElems/2, MVT::i32),
Bruno Cardoso Lopes6683efb2011-07-22 00:15:07 +00005217 DAG, dl);
5218 }
5219
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00005220 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005221 if (EVTBits == 64) {
5222 if (NumNonZero == 1) {
5223 // One half is zero or undef.
5224 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00005225 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00005226 Op.getOperand(Idx));
Craig Topper12216172012-01-13 08:12:35 +00005227 return getShuffleVectorZeroOrUndef(V2, Idx, true, Subtarget, DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00005228 }
Dan Gohman475871a2008-07-27 21:46:04 +00005229 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00005230 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005231
5232 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00005233 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005234 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005235 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005236 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005237 }
5238
Bill Wendling826f36f2007-03-28 00:57:11 +00005239 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005240 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005241 Subtarget, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00005242 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005243 }
5244
5245 // If element VT is == 32 bits, turn it into a number of shuffles.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005246 SmallVector<SDValue, 8> V(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005247 if (NumElems == 4 && NumZero > 0) {
5248 for (unsigned i = 0; i < 4; ++i) {
5249 bool isZero = !(NonZeros & (1 << i));
5250 if (isZero)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00005251 V[i] = getZeroVector(VT, Subtarget, DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005252 else
Dale Johannesenace16102009-02-03 19:33:06 +00005253 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005254 }
5255
5256 for (unsigned i = 0; i < 2; ++i) {
5257 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
5258 default: break;
5259 case 0:
5260 V[i] = V[i*2]; // Must be a zero vector.
5261 break;
5262 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00005263 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005264 break;
5265 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00005266 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005267 break;
5268 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00005269 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005270 break;
5271 }
5272 }
5273
Benjamin Kramer9c683542012-01-30 15:16:21 +00005274 bool Reverse1 = (NonZeros & 0x3) == 2;
5275 bool Reverse2 = ((NonZeros & (0x3 << 2)) >> 2) == 2;
5276 int MaskVec[] = {
5277 Reverse1 ? 1 : 0,
5278 Reverse1 ? 0 : 1,
Benjamin Kramer630ecf02012-01-30 20:01:35 +00005279 static_cast<int>(Reverse2 ? NumElems+1 : NumElems),
5280 static_cast<int>(Reverse2 ? NumElems : NumElems+1)
Benjamin Kramer9c683542012-01-30 15:16:21 +00005281 };
Nate Begeman9008ca62009-04-27 18:41:29 +00005282 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005283 }
5284
Nate Begemanfdea31a2010-03-24 20:49:50 +00005285 if (Values.size() > 1 && VT.getSizeInBits() == 128) {
5286 // Check for a build vector of consecutive loads.
5287 for (unsigned i = 0; i < NumElems; ++i)
5288 V[i] = Op.getOperand(i);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005289
Nate Begemanfdea31a2010-03-24 20:49:50 +00005290 // Check for elements which are consecutive loads.
5291 SDValue LD = EltsFromConsecutiveLoads(VT, V, dl, DAG);
5292 if (LD.getNode())
5293 return LD;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005294
5295 // For SSE 4.1, use insertps to put the high elements into the low element.
Craig Topperd0a31172012-01-10 06:37:29 +00005296 if (getSubtarget()->hasSSE41()) {
Chris Lattner24faf612010-08-28 17:59:08 +00005297 SDValue Result;
5298 if (Op.getOperand(0).getOpcode() != ISD::UNDEF)
5299 Result = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(0));
5300 else
5301 Result = DAG.getUNDEF(VT);
Michael J. Spencerec38de22010-10-10 22:04:20 +00005302
Chris Lattner24faf612010-08-28 17:59:08 +00005303 for (unsigned i = 1; i < NumElems; ++i) {
5304 if (Op.getOperand(i).getOpcode() == ISD::UNDEF) continue;
5305 Result = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Result,
Nate Begeman9008ca62009-04-27 18:41:29 +00005306 Op.getOperand(i), DAG.getIntPtrConstant(i));
Chris Lattner24faf612010-08-28 17:59:08 +00005307 }
5308 return Result;
Nate Begeman9008ca62009-04-27 18:41:29 +00005309 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00005310
Chris Lattner6e80e442010-08-28 17:15:43 +00005311 // Otherwise, expand into a number of unpckl*, start by extending each of
5312 // our (non-undef) elements to the full vector width with the element in the
5313 // bottom slot of the vector (which generates no code for SSE).
5314 for (unsigned i = 0; i < NumElems; ++i) {
5315 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
5316 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
5317 else
5318 V[i] = DAG.getUNDEF(VT);
5319 }
5320
5321 // Next, we iteratively mix elements, e.g. for v4f32:
Evan Cheng0db9fe62006-04-25 20:13:52 +00005322 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
5323 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
5324 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Chris Lattner6e80e442010-08-28 17:15:43 +00005325 unsigned EltStride = NumElems >> 1;
5326 while (EltStride != 0) {
Chris Lattner3ddcc432010-08-28 17:28:30 +00005327 for (unsigned i = 0; i < EltStride; ++i) {
5328 // If V[i+EltStride] is undef and this is the first round of mixing,
5329 // then it is safe to just drop this shuffle: V[i] is already in the
5330 // right place, the one element (since it's the first round) being
5331 // inserted as undef can be dropped. This isn't safe for successive
5332 // rounds because they will permute elements within both vectors.
5333 if (V[i+EltStride].getOpcode() == ISD::UNDEF &&
5334 EltStride == NumElems/2)
5335 continue;
Michael J. Spencerec38de22010-10-10 22:04:20 +00005336
Chris Lattner6e80e442010-08-28 17:15:43 +00005337 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + EltStride]);
Chris Lattner3ddcc432010-08-28 17:28:30 +00005338 }
Chris Lattner6e80e442010-08-28 17:15:43 +00005339 EltStride >>= 1;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005340 }
5341 return V[0];
5342 }
Dan Gohman475871a2008-07-27 21:46:04 +00005343 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005344}
5345
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005346// LowerMMXCONCAT_VECTORS - We support concatenate two MMX registers and place
5347// them in a MMX register. This is better than doing a stack convert.
5348static SDValue LowerMMXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005349 DebugLoc dl = Op.getDebugLoc();
5350 EVT ResVT = Op.getValueType();
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005351
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005352 assert(ResVT == MVT::v2i64 || ResVT == MVT::v4i32 ||
5353 ResVT == MVT::v8i16 || ResVT == MVT::v16i8);
5354 int Mask[2];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005355 SDValue InVec = DAG.getNode(ISD::BITCAST,dl, MVT::v1i64, Op.getOperand(0));
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005356 SDValue VecOp = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5357 InVec = Op.getOperand(1);
5358 if (InVec.getOpcode() == ISD::SCALAR_TO_VECTOR) {
5359 unsigned NumElts = ResVT.getVectorNumElements();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005360 VecOp = DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005361 VecOp = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, ResVT, VecOp,
5362 InVec.getOperand(0), DAG.getIntPtrConstant(NumElts/2+1));
5363 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005364 InVec = DAG.getNode(ISD::BITCAST, dl, MVT::v1i64, InVec);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005365 SDValue VecOp2 = DAG.getNode(X86ISD::MOVQ2DQ, dl, MVT::v2i64, InVec);
5366 Mask[0] = 0; Mask[1] = 2;
5367 VecOp = DAG.getVectorShuffle(MVT::v2i64, dl, VecOp, VecOp2, Mask);
5368 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005369 return DAG.getNode(ISD::BITCAST, dl, ResVT, VecOp);
Mon P Wangeb38ebf2010-01-24 00:05:03 +00005370}
5371
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005372// LowerAVXCONCAT_VECTORS - 256-bit AVX can use the vinsertf128 instruction
5373// to create 256-bit vectors from two other 128-bit ones.
5374static SDValue LowerAVXCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
5375 DebugLoc dl = Op.getDebugLoc();
5376 EVT ResVT = Op.getValueType();
5377
5378 assert(ResVT.getSizeInBits() == 256 && "Value type must be 256-bit wide");
5379
5380 SDValue V1 = Op.getOperand(0);
5381 SDValue V2 = Op.getOperand(1);
5382 unsigned NumElems = ResVT.getVectorNumElements();
5383
5384 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, ResVT), V1,
5385 DAG.getConstant(0, MVT::i32), DAG, dl);
5386 return Insert128BitVector(V, V2, DAG.getConstant(NumElems/2, MVT::i32),
5387 DAG, dl);
5388}
5389
5390SDValue
5391X86TargetLowering::LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes8af24512011-08-01 21:54:02 +00005392 EVT ResVT = Op.getValueType();
5393
5394 assert(Op.getNumOperands() == 2);
5395 assert((ResVT.getSizeInBits() == 128 || ResVT.getSizeInBits() == 256) &&
5396 "Unsupported CONCAT_VECTORS for value type");
5397
5398 // We support concatenate two MMX registers and place them in a MMX register.
5399 // This is better than doing a stack convert.
5400 if (ResVT.is128BitVector())
5401 return LowerMMXCONCAT_VECTORS(Op, DAG);
5402
5403 // 256-bit AVX can use the vinsertf128 instruction to create 256-bit vectors
5404 // from two other 128-bit ones.
5405 return LowerAVXCONCAT_VECTORS(Op, DAG);
5406}
5407
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005408// Try to lower a shuffle node into a simple blend instruction.
5409static SDValue LowerVECTOR_SHUFFLEtoBlend(SDValue Op,
5410 const X86Subtarget *Subtarget,
Nadav Rotem91794872012-04-11 11:05:21 +00005411 SelectionDAG &DAG) {
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005412 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
5413 SDValue V1 = SVOp->getOperand(0);
5414 SDValue V2 = SVOp->getOperand(1);
5415 DebugLoc dl = SVOp->getDebugLoc();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005416 EVT VT = Op.getValueType();
5417 EVT InVT = V1.getValueType();
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005418 int MaskSize = VT.getVectorNumElements();
5419 int InSize = InVT.getVectorNumElements();
5420
Nadav Roteme6113782012-04-11 06:40:27 +00005421 if (!Subtarget->hasSSE41())
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005422 return SDValue();
5423
5424 if (MaskSize != InSize)
5425 return SDValue();
5426
Nadav Roteme6113782012-04-11 06:40:27 +00005427 int ISDNo = 0;
5428 MVT OpTy;
5429
5430 switch (VT.getSimpleVT().SimpleTy) {
5431 default: return SDValue();
5432 case MVT::v8i16:
5433 ISDNo = X86ISD::BLENDPW;
5434 OpTy = MVT::v8i16;
5435 break;
5436 case MVT::v4i32:
5437 case MVT::v4f32:
5438 ISDNo = X86ISD::BLENDPS;
5439 OpTy = MVT::v4f32;
5440 break;
5441 case MVT::v2i64:
5442 case MVT::v2f64:
5443 ISDNo = X86ISD::BLENDPD;
5444 OpTy = MVT::v2f64;
5445 break;
5446 case MVT::v8i32:
5447 case MVT::v8f32:
5448 if (!Subtarget->hasAVX())
5449 return SDValue();
5450 ISDNo = X86ISD::BLENDPS;
5451 OpTy = MVT::v8f32;
5452 break;
5453 case MVT::v4i64:
5454 case MVT::v4f64:
5455 if (!Subtarget->hasAVX())
5456 return SDValue();
5457 ISDNo = X86ISD::BLENDPD;
5458 OpTy = MVT::v4f64;
5459 break;
5460 case MVT::v16i16:
5461 if (!Subtarget->hasAVX2())
5462 return SDValue();
5463 ISDNo = X86ISD::BLENDPW;
5464 OpTy = MVT::v16i16;
5465 break;
5466 }
5467 assert(ISDNo && "Invalid Op Number");
5468
5469 unsigned MaskVals = 0;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005470
5471 for (int i = 0; i < MaskSize; ++i) {
5472 int EltIdx = SVOp->getMaskElt(i);
5473 if (EltIdx == i || EltIdx == -1)
Nadav Roteme6113782012-04-11 06:40:27 +00005474 MaskVals |= (1<<i);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005475 else if (EltIdx == (i + MaskSize))
Nadav Roteme6113782012-04-11 06:40:27 +00005476 continue; // Bit is set to zero;
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005477 else return SDValue();
5478 }
5479
Nadav Roteme6113782012-04-11 06:40:27 +00005480 V1 = DAG.getNode(ISD::BITCAST, dl, OpTy, V1);
5481 V2 = DAG.getNode(ISD::BITCAST, dl, OpTy, V2);
5482 SDValue Ret = DAG.getNode(ISDNo, dl, OpTy, V1, V2,
5483 DAG.getConstant(MaskVals, MVT::i32));
5484 return DAG.getNode(ISD::BITCAST, dl, VT, Ret);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00005485}
5486
Nate Begemanb9a47b82009-02-23 08:49:38 +00005487// v8i16 shuffles - Prefer shuffles in the following order:
5488// 1. [all] pshuflw, pshufhw, optional move
5489// 2. [ssse3] 1 x pshufb
5490// 3. [ssse3] 2 x pshufb + 1 x por
5491// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Bruno Cardoso Lopesbf8154a2010-08-21 01:32:18 +00005492SDValue
5493X86TargetLowering::LowerVECTOR_SHUFFLEv8i16(SDValue Op,
5494 SelectionDAG &DAG) const {
5495 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Nate Begeman9008ca62009-04-27 18:41:29 +00005496 SDValue V1 = SVOp->getOperand(0);
5497 SDValue V2 = SVOp->getOperand(1);
5498 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00005499 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00005500
Nate Begemanb9a47b82009-02-23 08:49:38 +00005501 // Determine if more than 1 of the words in each of the low and high quadwords
5502 // of the result come from the same quadword of one of the two inputs. Undef
5503 // mask values count as coming from any quadword, for better codegen.
Benjamin Kramer003fad92011-10-15 13:28:31 +00005504 unsigned LoQuad[] = { 0, 0, 0, 0 };
5505 unsigned HiQuad[] = { 0, 0, 0, 0 };
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005506 std::bitset<4> InputQuads;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005507 for (unsigned i = 0; i < 8; ++i) {
Benjamin Kramer003fad92011-10-15 13:28:31 +00005508 unsigned *Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00005509 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005510 MaskVals.push_back(EltIdx);
5511 if (EltIdx < 0) {
5512 ++Quad[0];
5513 ++Quad[1];
5514 ++Quad[2];
5515 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00005516 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005517 }
5518 ++Quad[EltIdx / 4];
5519 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00005520 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005521
Nate Begemanb9a47b82009-02-23 08:49:38 +00005522 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005523 unsigned MaxQuad = 1;
5524 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005525 if (LoQuad[i] > MaxQuad) {
5526 BestLoQuad = i;
5527 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005528 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005529 }
5530
Nate Begemanb9a47b82009-02-23 08:49:38 +00005531 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00005532 MaxQuad = 1;
5533 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005534 if (HiQuad[i] > MaxQuad) {
5535 BestHiQuad = i;
5536 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00005537 }
5538 }
5539
Nate Begemanb9a47b82009-02-23 08:49:38 +00005540 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
Eric Christopherfd179292009-08-27 18:07:15 +00005541 // of the two input vectors, shuffle them into one input vector so only a
Nate Begemanb9a47b82009-02-23 08:49:38 +00005542 // single pshufb instruction is necessary. If There are more than 2 input
5543 // quads, disable the next transformation since it does not help SSSE3.
5544 bool V1Used = InputQuads[0] || InputQuads[1];
5545 bool V2Used = InputQuads[2] || InputQuads[3];
Craig Topperd0a31172012-01-10 06:37:29 +00005546 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005547 if (InputQuads.count() == 2 && V1Used && V2Used) {
Benjamin Kramer699ddcb2012-02-06 12:06:18 +00005548 BestLoQuad = InputQuads[0] ? 0 : 1;
5549 BestHiQuad = InputQuads[2] ? 2 : 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005550 }
5551 if (InputQuads.count() > 2) {
5552 BestLoQuad = -1;
5553 BestHiQuad = -1;
5554 }
5555 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005556
Nate Begemanb9a47b82009-02-23 08:49:38 +00005557 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
5558 // the shuffle mask. If a quad is scored as -1, that means that it contains
5559 // words from all 4 input quadwords.
5560 SDValue NewV;
5561 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005562 int MaskV[] = {
5563 BestLoQuad < 0 ? 0 : BestLoQuad,
5564 BestHiQuad < 0 ? 1 : BestHiQuad
5565 };
Eric Christopherfd179292009-08-27 18:07:15 +00005566 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005567 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V1),
5568 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64, V2), &MaskV[0]);
5569 NewV = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005570
Nate Begemanb9a47b82009-02-23 08:49:38 +00005571 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
5572 // source words for the shuffle, to aid later transformations.
5573 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00005574 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00005575 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005576 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00005577 if (idx != (int)i)
5578 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005579 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00005580 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005581 AllWordsInNewV = false;
5582 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00005583 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00005584
Nate Begemanb9a47b82009-02-23 08:49:38 +00005585 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
5586 if (AllWordsInNewV) {
5587 for (int i = 0; i != 8; ++i) {
5588 int idx = MaskVals[i];
5589 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005590 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005591 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005592 if ((idx != i) && idx < 4)
5593 pshufhw = false;
5594 if ((idx != i) && idx > 3)
5595 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00005596 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005597 V1 = NewV;
5598 V2Used = false;
5599 BestLoQuad = 0;
5600 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005601 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005602
Nate Begemanb9a47b82009-02-23 08:49:38 +00005603 // If we've eliminated the use of V2, and the new mask is a pshuflw or
5604 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00005605 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005606 unsigned Opc = pshufhw ? X86ISD::PSHUFHW : X86ISD::PSHUFLW;
5607 unsigned TargetMask = 0;
5608 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
Owen Anderson825b72b2009-08-11 20:47:22 +00005609 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Craig Topperdd637ae2012-02-19 05:41:45 +00005610 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
5611 TargetMask = pshufhw ? getShufflePSHUFHWImmediate(SVOp):
5612 getShufflePSHUFLWImmediate(SVOp);
Bruno Cardoso Lopes3efc0772010-08-23 20:41:02 +00005613 V1 = NewV.getOperand(0);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005614 return getTargetShuffleNode(Opc, dl, MVT::v8i16, V1, TargetMask, DAG);
Evan Cheng14b32e12007-12-11 01:46:18 +00005615 }
Evan Cheng14b32e12007-12-11 01:46:18 +00005616 }
Eric Christopherfd179292009-08-27 18:07:15 +00005617
Nate Begemanb9a47b82009-02-23 08:49:38 +00005618 // If we have SSSE3, and all words of the result are from 1 input vector,
5619 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
5620 // is present, fall back to case 4.
Craig Topperd0a31172012-01-10 06:37:29 +00005621 if (Subtarget->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005622 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005623
Nate Begemanb9a47b82009-02-23 08:49:38 +00005624 // If we have elements from both input vectors, set the high bit of the
Eric Christopherfd179292009-08-27 18:07:15 +00005625 // shuffle mask element to zero out elements that come from V2 in the V1
Nate Begemanb9a47b82009-02-23 08:49:38 +00005626 // mask, and elements that come from V1 in the V2 mask, so that the two
5627 // results can be OR'd together.
5628 bool TwoInputs = V1Used && V2Used;
5629 for (unsigned i = 0; i != 8; ++i) {
5630 int EltIdx = MaskVals[i] * 2;
5631 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005632 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5633 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005634 continue;
5635 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005636 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
5637 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005638 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005639 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005640 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005641 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005642 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005643 if (!TwoInputs)
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005644 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Eric Christopherfd179292009-08-27 18:07:15 +00005645
Nate Begemanb9a47b82009-02-23 08:49:38 +00005646 // Calculate the shuffle mask for the second input, shuffle it, and
5647 // OR it with the first shuffled input.
5648 pshufbMask.clear();
5649 for (unsigned i = 0; i != 8; ++i) {
5650 int EltIdx = MaskVals[i] * 2;
5651 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005652 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
5653 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005654 continue;
5655 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005656 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
5657 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005658 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005659 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, V2);
Eric Christopherfd179292009-08-27 18:07:15 +00005660 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005661 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005662 MVT::v16i8, &pshufbMask[0], 16));
5663 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005664 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005665 }
5666
5667 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
5668 // and update MaskVals with new element order.
Benjamin Kramer9c683542012-01-30 15:16:21 +00005669 std::bitset<8> InOrder;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005670 if (BestLoQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005671 int MaskV[] = { -1, -1, -1, -1, 4, 5, 6, 7 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005672 for (int i = 0; i != 4; ++i) {
5673 int idx = MaskVals[i];
5674 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005675 InOrder.set(i);
5676 } else if ((idx / 4) == BestLoQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005677 MaskV[i] = idx & 3;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005678 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005679 }
5680 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005681 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005682 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005683
Craig Topperdd637ae2012-02-19 05:41:45 +00005684 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5685 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005686 NewV = getTargetShuffleNode(X86ISD::PSHUFLW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005687 NewV.getOperand(0),
5688 getShufflePSHUFLWImmediate(SVOp), DAG);
5689 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005690 }
Eric Christopherfd179292009-08-27 18:07:15 +00005691
Nate Begemanb9a47b82009-02-23 08:49:38 +00005692 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
5693 // and update MaskVals with the new element order.
5694 if (BestHiQuad >= 0) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005695 int MaskV[] = { 0, 1, 2, 3, -1, -1, -1, -1 };
Nate Begemanb9a47b82009-02-23 08:49:38 +00005696 for (unsigned i = 4; i != 8; ++i) {
5697 int idx = MaskVals[i];
5698 if (idx < 0) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005699 InOrder.set(i);
5700 } else if ((idx / 4) == BestHiQuad) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00005701 MaskV[i] = (idx & 3) + 4;
Nate Begemanb9a47b82009-02-23 08:49:38 +00005702 InOrder.set(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005703 }
5704 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005705 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00005706 &MaskV[0]);
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005707
Craig Topperdd637ae2012-02-19 05:41:45 +00005708 if (NewV.getOpcode() == ISD::VECTOR_SHUFFLE && Subtarget->hasSSSE3()) {
5709 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(NewV.getNode());
Bruno Cardoso Lopes8878e212010-08-24 01:16:15 +00005710 NewV = getTargetShuffleNode(X86ISD::PSHUFHW, dl, MVT::v8i16,
Craig Topperdd637ae2012-02-19 05:41:45 +00005711 NewV.getOperand(0),
5712 getShufflePSHUFHWImmediate(SVOp), DAG);
5713 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00005714 }
Eric Christopherfd179292009-08-27 18:07:15 +00005715
Nate Begemanb9a47b82009-02-23 08:49:38 +00005716 // In case BestHi & BestLo were both -1, which means each quadword has a word
5717 // from each of the four input quadwords, calculate the InOrder bitvector now
5718 // before falling through to the insert/extract cleanup.
5719 if (BestLoQuad == -1 && BestHiQuad == -1) {
5720 NewV = V1;
5721 for (int i = 0; i != 8; ++i)
5722 if (MaskVals[i] < 0 || MaskVals[i] == i)
5723 InOrder.set(i);
5724 }
Eric Christopherfd179292009-08-27 18:07:15 +00005725
Nate Begemanb9a47b82009-02-23 08:49:38 +00005726 // The other elements are put in the right place using pextrw and pinsrw.
5727 for (unsigned i = 0; i != 8; ++i) {
5728 if (InOrder[i])
5729 continue;
5730 int EltIdx = MaskVals[i];
5731 if (EltIdx < 0)
5732 continue;
5733 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00005734 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005735 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00005736 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005737 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00005738 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005739 DAG.getIntPtrConstant(i));
5740 }
5741 return NewV;
5742}
5743
5744// v16i8 shuffles - Prefer shuffles in the following order:
5745// 1. [ssse3] 1 x pshufb
5746// 2. [ssse3] 2 x pshufb + 1 x por
5747// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
5748static
Nate Begeman9008ca62009-04-27 18:41:29 +00005749SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
Dan Gohmand858e902010-04-17 15:26:15 +00005750 SelectionDAG &DAG,
5751 const X86TargetLowering &TLI) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005752 SDValue V1 = SVOp->getOperand(0);
5753 SDValue V2 = SVOp->getOperand(1);
5754 DebugLoc dl = SVOp->getDebugLoc();
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005755 ArrayRef<int> MaskVals = SVOp->getMask();
Eric Christopherfd179292009-08-27 18:07:15 +00005756
Nate Begemanb9a47b82009-02-23 08:49:38 +00005757 // If we have SSSE3, case 1 is generated when all result bytes come from
Eric Christopherfd179292009-08-27 18:07:15 +00005758 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
Nate Begemanb9a47b82009-02-23 08:49:38 +00005759 // present, fall back to case 3.
5760 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
5761 bool V1Only = true;
5762 bool V2Only = true;
5763 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005764 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00005765 if (EltIdx < 0)
5766 continue;
5767 if (EltIdx < 16)
5768 V2Only = false;
5769 else
5770 V1Only = false;
5771 }
Eric Christopherfd179292009-08-27 18:07:15 +00005772
Nate Begemanb9a47b82009-02-23 08:49:38 +00005773 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
Craig Topperd0a31172012-01-10 06:37:29 +00005774 if (TLI.getSubtarget()->hasSSSE3()) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00005775 SmallVector<SDValue,16> pshufbMask;
Eric Christopherfd179292009-08-27 18:07:15 +00005776
Nate Begemanb9a47b82009-02-23 08:49:38 +00005777 // If all result elements are from one input vector, then only translate
Eric Christopherfd179292009-08-27 18:07:15 +00005778 // undef mask values to 0x80 (zero out result) in the pshufb mask.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005779 //
5780 // Otherwise, we have elements from both input vectors, and must zero out
5781 // elements that come from V2 in the first mask, and V1 in the second mask
5782 // so that we can OR them together.
5783 bool TwoInputs = !(V1Only || V2Only);
5784 for (unsigned i = 0; i != 16; ++i) {
5785 int EltIdx = MaskVals[i];
5786 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005787 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005788 continue;
5789 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005790 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005791 }
5792 // If all the elements are from V2, assign it to V1 and return after
5793 // building the first pshufb.
5794 if (V2Only)
5795 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00005796 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00005797 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005798 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005799 if (!TwoInputs)
5800 return V1;
Eric Christopherfd179292009-08-27 18:07:15 +00005801
Nate Begemanb9a47b82009-02-23 08:49:38 +00005802 // Calculate the shuffle mask for the second input, shuffle it, and
5803 // OR it with the first shuffled input.
5804 pshufbMask.clear();
5805 for (unsigned i = 0; i != 16; ++i) {
5806 int EltIdx = MaskVals[i];
5807 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005808 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005809 continue;
5810 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005811 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005812 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005813 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00005814 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005815 MVT::v16i8, &pshufbMask[0], 16));
5816 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005817 }
Eric Christopherfd179292009-08-27 18:07:15 +00005818
Nate Begemanb9a47b82009-02-23 08:49:38 +00005819 // No SSSE3 - Calculate in place words and then fix all out of place words
5820 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
5821 // the 16 different words that comprise the two doublequadword input vectors.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005822 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V1);
5823 V2 = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00005824 SDValue NewV = V2Only ? V2 : V1;
5825 for (int i = 0; i != 8; ++i) {
5826 int Elt0 = MaskVals[i*2];
5827 int Elt1 = MaskVals[i*2+1];
Eric Christopherfd179292009-08-27 18:07:15 +00005828
Nate Begemanb9a47b82009-02-23 08:49:38 +00005829 // This word of the result is all undef, skip it.
5830 if (Elt0 < 0 && Elt1 < 0)
5831 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005832
Nate Begemanb9a47b82009-02-23 08:49:38 +00005833 // This word of the result is already in the correct place, skip it.
5834 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
5835 continue;
5836 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
5837 continue;
Eric Christopherfd179292009-08-27 18:07:15 +00005838
Nate Begemanb9a47b82009-02-23 08:49:38 +00005839 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
5840 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
5841 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00005842
5843 // If Elt0 and Elt1 are defined, are consecutive, and can be load
5844 // using a single extract together, load it and store it.
5845 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005846 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005847 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00005848 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00005849 DAG.getIntPtrConstant(i));
5850 continue;
5851 }
5852
Nate Begemanb9a47b82009-02-23 08:49:38 +00005853 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00005854 // source byte is not also odd, shift the extracted word left 8 bits
5855 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00005856 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005857 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005858 DAG.getIntPtrConstant(Elt1 / 2));
5859 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005860 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Owen Anderson95771af2011-02-25 21:41:48 +00005861 DAG.getConstant(8,
5862 TLI.getShiftAmountTy(InsElt.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005863 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005864 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
5865 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00005866 }
5867 // If Elt0 is defined, extract it from the appropriate source. If the
5868 // source byte is not also even, shift the extracted word right 8 bits. If
5869 // Elt1 was also defined, OR the extracted values together before
5870 // inserting them in the result.
5871 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005872 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005873 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
5874 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005875 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Owen Anderson95771af2011-02-25 21:41:48 +00005876 DAG.getConstant(8,
5877 TLI.getShiftAmountTy(InsElt0.getValueType())));
Mon P Wang6b3ef692009-03-11 18:47:57 +00005878 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00005879 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
5880 DAG.getConstant(0x00FF, MVT::i16));
5881 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00005882 : InsElt0;
5883 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005884 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00005885 DAG.getIntPtrConstant(i));
5886 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005887 return DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00005888}
5889
Evan Cheng7a831ce2007-12-15 03:00:47 +00005890/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005891/// ones, or rewriting v4i32 / v4f32 as 2 wide ones if possible. This can be
Evan Cheng7a831ce2007-12-15 03:00:47 +00005892/// done when every pair / quad of shuffle mask elements point to elements in
5893/// the right sequence. e.g.
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005894/// vector_shuffle X, Y, <2, 3, | 10, 11, | 0, 1, | 14, 15>
Evan Cheng14b32e12007-12-11 01:46:18 +00005895static
Nate Begeman9008ca62009-04-27 18:41:29 +00005896SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00005897 SelectionDAG &DAG, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00005898 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00005899 SDValue V1 = SVOp->getOperand(0);
5900 SDValue V2 = SVOp->getOperand(1);
5901 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00005902 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Bruno Cardoso Lopes0a7dd4f2010-09-08 18:12:31 +00005903 EVT NewVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00005904 switch (VT.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +00005905 default: llvm_unreachable("Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005906 case MVT::v4f32: NewVT = MVT::v2f64; break;
5907 case MVT::v4i32: NewVT = MVT::v2i64; break;
5908 case MVT::v8i16: NewVT = MVT::v4i32; break;
5909 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00005910 }
5911
Nate Begeman9008ca62009-04-27 18:41:29 +00005912 int Scale = NumElems / NewWidth;
5913 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00005914 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005915 int StartIdx = -1;
5916 for (int j = 0; j < Scale; ++j) {
5917 int EltIdx = SVOp->getMaskElt(i+j);
5918 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00005919 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00005920 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00005921 StartIdx = EltIdx - (EltIdx % Scale);
5922 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00005923 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00005924 }
Nate Begeman9008ca62009-04-27 18:41:29 +00005925 if (StartIdx == -1)
5926 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00005927 else
Nate Begeman9008ca62009-04-27 18:41:29 +00005928 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005929 }
5930
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005931 V1 = DAG.getNode(ISD::BITCAST, dl, NewVT, V1);
5932 V2 = DAG.getNode(ISD::BITCAST, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00005933 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00005934}
5935
Evan Chengd880b972008-05-09 21:53:03 +00005936/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00005937///
Owen Andersone50ed302009-08-10 22:56:29 +00005938static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00005939 SDValue SrcOp, SelectionDAG &DAG,
5940 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005941 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005942 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00005943 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00005944 LD = dyn_cast<LoadSDNode>(SrcOp);
5945 if (!LD) {
5946 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
5947 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00005948 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
Duncan Sandscdfad362010-11-03 12:17:33 +00005949 if ((ExtVT != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00005950 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005951 SrcOp.getOperand(0).getOpcode() == ISD::BITCAST &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00005952 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00005953 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00005954 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005955 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005956 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
5957 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
5958 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00005959 SrcOp.getOperand(0)
5960 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005961 }
5962 }
5963 }
5964
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005965 return DAG.getNode(ISD::BITCAST, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00005966 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005967 DAG.getNode(ISD::BITCAST, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00005968 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00005969}
5970
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00005971/// LowerVECTOR_SHUFFLE_256 - Handle all 256-bit wide vectors shuffles
5972/// which could not be matched by any known target speficic shuffle
5973static SDValue
5974LowerVECTOR_SHUFFLE_256(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Craig Topper8f35c132012-01-20 09:29:03 +00005975 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopes3b865982011-08-16 18:21:54 +00005976
Craig Topper8f35c132012-01-20 09:29:03 +00005977 unsigned NumElems = VT.getVectorNumElements();
5978 unsigned NumLaneElems = NumElems / 2;
5979
Craig Topper8f35c132012-01-20 09:29:03 +00005980 DebugLoc dl = SVOp->getDebugLoc();
5981 MVT EltVT = VT.getVectorElementType().getSimpleVT();
Craig Topper9a2b6e12012-04-06 07:45:23 +00005982 EVT NVT = MVT::getVectorVT(EltVT, NumLaneElems);
5983 SDValue Shufs[2];
Craig Topper8f35c132012-01-20 09:29:03 +00005984
Craig Topper9a2b6e12012-04-06 07:45:23 +00005985 SmallVector<int, 16> Mask;
Craig Topper8f35c132012-01-20 09:29:03 +00005986 for (unsigned l = 0; l < 2; ++l) {
Craig Topper9a2b6e12012-04-06 07:45:23 +00005987 // Build a shuffle mask for the output, discovering on the fly which
5988 // input vectors to use as shuffle operands (recorded in InputUsed).
5989 // If building a suitable shuffle vector proves too hard, then bail
5990 // out with useBuildVector set.
Benjamin Kramer9e5512a2012-04-06 13:33:52 +00005991 int InputUsed[2] = { -1, -1 }; // Not yet discovered.
Craig Topper9a2b6e12012-04-06 07:45:23 +00005992 unsigned LaneStart = l * NumLaneElems;
5993 for (unsigned i = 0; i != NumLaneElems; ++i) {
5994 // The mask element. This indexes into the input.
5995 int Idx = SVOp->getMaskElt(i+LaneStart);
5996 if (Idx < 0) {
5997 // the mask element does not index into any input vector.
5998 Mask.push_back(-1);
5999 continue;
6000 }
Craig Topper8f35c132012-01-20 09:29:03 +00006001
Craig Topper9a2b6e12012-04-06 07:45:23 +00006002 // The input vector this mask element indexes into.
6003 int Input = Idx / NumLaneElems;
Craig Topper8f35c132012-01-20 09:29:03 +00006004
Craig Topper9a2b6e12012-04-06 07:45:23 +00006005 // Turn the index into an offset from the start of the input vector.
6006 Idx -= Input * NumLaneElems;
6007
6008 // Find or create a shuffle vector operand to hold this input.
6009 unsigned OpNo;
6010 for (OpNo = 0; OpNo < array_lengthof(InputUsed); ++OpNo) {
6011 if (InputUsed[OpNo] == Input)
6012 // This input vector is already an operand.
6013 break;
6014 if (InputUsed[OpNo] < 0) {
6015 // Create a new operand for this input vector.
6016 InputUsed[OpNo] = Input;
6017 break;
6018 }
6019 }
6020
6021 if (OpNo >= array_lengthof(InputUsed)) {
6022 // More than two input vectors used! Give up.
6023 return SDValue();
6024 }
6025
6026 // Add the mask index for the new shuffle vector.
6027 Mask.push_back(Idx + OpNo * NumLaneElems);
6028 }
6029
6030 if (InputUsed[0] < 0) {
6031 // No input vectors were used! The result is undefined.
6032 Shufs[l] = DAG.getUNDEF(NVT);
6033 } else {
6034 SDValue Op0 = Extract128BitVector(SVOp->getOperand(InputUsed[0] / 2),
6035 DAG.getConstant((InputUsed[0] % 2) * NumLaneElems, MVT::i32),
6036 DAG, dl);
6037 // If only one input was used, use an undefined vector for the other.
6038 SDValue Op1 = (InputUsed[1] < 0) ? DAG.getUNDEF(NVT) :
6039 Extract128BitVector(SVOp->getOperand(InputUsed[1] / 2),
6040 DAG.getConstant((InputUsed[1] % 2) * NumLaneElems, MVT::i32),
6041 DAG, dl);
6042 // At least one input vector was used. Create a new shuffle vector.
6043 Shufs[l] = DAG.getVectorShuffle(NVT, dl, Op0, Op1, &Mask[0]);
6044 }
6045
6046 Mask.clear();
6047 }
Craig Topper8f35c132012-01-20 09:29:03 +00006048
6049 // Concatenate the result back
Craig Topper9a2b6e12012-04-06 07:45:23 +00006050 SDValue V = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT), Shufs[0],
Craig Topper8f35c132012-01-20 09:29:03 +00006051 DAG.getConstant(0, MVT::i32), DAG, dl);
Craig Topper9a2b6e12012-04-06 07:45:23 +00006052 return Insert128BitVector(V, Shufs[1],DAG.getConstant(NumLaneElems, MVT::i32),
Craig Topper8f35c132012-01-20 09:29:03 +00006053 DAG, dl);
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006054}
6055
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006056/// LowerVECTOR_SHUFFLE_128v4 - Handle all 128-bit wide vectors with
6057/// 4 elements, and match them with several different shuffle types.
Dan Gohman475871a2008-07-27 21:46:04 +00006058static SDValue
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006059LowerVECTOR_SHUFFLE_128v4(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006060 SDValue V1 = SVOp->getOperand(0);
6061 SDValue V2 = SVOp->getOperand(1);
6062 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006063 EVT VT = SVOp->getValueType(0);
Eric Christopherfd179292009-08-27 18:07:15 +00006064
Bruno Cardoso Lopes589b8972011-07-22 00:14:53 +00006065 assert(VT.getSizeInBits() == 128 && "Unsupported vector size");
6066
Benjamin Kramer9c683542012-01-30 15:16:21 +00006067 std::pair<int, int> Locs[4];
6068 int Mask1[] = { -1, -1, -1, -1 };
Benjamin Kramered4c8c62012-01-15 13:16:05 +00006069 SmallVector<int, 8> PermMask(SVOp->getMask().begin(), SVOp->getMask().end());
Nate Begeman9008ca62009-04-27 18:41:29 +00006070
Evan Chengace3c172008-07-22 21:13:36 +00006071 unsigned NumHi = 0;
6072 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00006073 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006074 int Idx = PermMask[i];
6075 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006076 Locs[i] = std::make_pair(-1, -1);
6077 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006078 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
6079 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006080 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00006081 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006082 NumLo++;
6083 } else {
6084 Locs[i] = std::make_pair(1, NumHi);
6085 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00006086 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006087 NumHi++;
6088 }
6089 }
6090 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006091
Evan Chengace3c172008-07-22 21:13:36 +00006092 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006093 // If no more than two elements come from either vector. This can be
6094 // implemented with two shuffles. First shuffle gather the elements.
6095 // The second shuffle, which takes the first shuffle as both of its
6096 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00006097 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006098
Benjamin Kramer9c683542012-01-30 15:16:21 +00006099 int Mask2[] = { -1, -1, -1, -1 };
Eric Christopherfd179292009-08-27 18:07:15 +00006100
Benjamin Kramer9c683542012-01-30 15:16:21 +00006101 for (unsigned i = 0; i != 4; ++i)
6102 if (Locs[i].first != -1) {
Evan Chengace3c172008-07-22 21:13:36 +00006103 unsigned Idx = (i < 2) ? 0 : 4;
6104 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006105 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006106 }
Evan Chengace3c172008-07-22 21:13:36 +00006107
Nate Begeman9008ca62009-04-27 18:41:29 +00006108 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006109 } else if (NumLo == 3 || NumHi == 3) {
6110 // Otherwise, we must have three elements from one vector, call it X, and
6111 // one element from the other, call it Y. First, use a shufps to build an
6112 // intermediate vector with the one element from Y and the element from X
6113 // that will be in the same half in the final destination (the indexes don't
6114 // matter). Then, use a shufps to build the final vector, taking the half
6115 // containing the element from Y from the intermediate, and the other half
6116 // from X.
6117 if (NumHi == 3) {
6118 // Normalize it so the 3 elements come from V1.
Craig Topperbeabc6c2011-12-05 06:56:46 +00006119 CommuteVectorShuffleMask(PermMask, 4);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006120 std::swap(V1, V2);
6121 }
6122
6123 // Find the element from V2.
6124 unsigned HiIndex;
6125 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006126 int Val = PermMask[HiIndex];
6127 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006128 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006129 if (Val >= 4)
6130 break;
6131 }
6132
Nate Begeman9008ca62009-04-27 18:41:29 +00006133 Mask1[0] = PermMask[HiIndex];
6134 Mask1[1] = -1;
6135 Mask1[2] = PermMask[HiIndex^1];
6136 Mask1[3] = -1;
6137 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006138
6139 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006140 Mask1[0] = PermMask[0];
6141 Mask1[1] = PermMask[1];
6142 Mask1[2] = HiIndex & 1 ? 6 : 4;
6143 Mask1[3] = HiIndex & 1 ? 4 : 6;
6144 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006145 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00006146 Mask1[0] = HiIndex & 1 ? 2 : 0;
6147 Mask1[1] = HiIndex & 1 ? 0 : 2;
6148 Mask1[2] = PermMask[2];
6149 Mask1[3] = PermMask[3];
6150 if (Mask1[2] >= 0)
6151 Mask1[2] += 4;
6152 if (Mask1[3] >= 0)
6153 Mask1[3] += 4;
6154 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00006155 }
Evan Chengace3c172008-07-22 21:13:36 +00006156 }
6157
6158 // Break it into (shuffle shuffle_hi, shuffle_lo).
Benjamin Kramer9c683542012-01-30 15:16:21 +00006159 int LoMask[] = { -1, -1, -1, -1 };
6160 int HiMask[] = { -1, -1, -1, -1 };
Nate Begeman9008ca62009-04-27 18:41:29 +00006161
Benjamin Kramer9c683542012-01-30 15:16:21 +00006162 int *MaskPtr = LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00006163 unsigned MaskIdx = 0;
6164 unsigned LoIdx = 0;
6165 unsigned HiIdx = 2;
6166 for (unsigned i = 0; i != 4; ++i) {
6167 if (i == 2) {
Benjamin Kramer9c683542012-01-30 15:16:21 +00006168 MaskPtr = HiMask;
Evan Chengace3c172008-07-22 21:13:36 +00006169 MaskIdx = 1;
6170 LoIdx = 0;
6171 HiIdx = 2;
6172 }
Nate Begeman9008ca62009-04-27 18:41:29 +00006173 int Idx = PermMask[i];
6174 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00006175 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00006176 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00006177 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006178 MaskPtr[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006179 LoIdx++;
6180 } else {
6181 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006182 MaskPtr[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00006183 HiIdx++;
6184 }
6185 }
6186
Nate Begeman9008ca62009-04-27 18:41:29 +00006187 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
6188 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
Benjamin Kramer9c683542012-01-30 15:16:21 +00006189 int MaskOps[] = { -1, -1, -1, -1 };
6190 for (unsigned i = 0; i != 4; ++i)
6191 if (Locs[i].first != -1)
6192 MaskOps[i] = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00006193 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00006194}
6195
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006196static bool MayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006197 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006198 V = V.getOperand(0);
6199 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6200 V = V.getOperand(0);
Evan Cheng7bc389b2011-11-08 00:31:58 +00006201 if (V.hasOneUse() && V.getOpcode() == ISD::BUILD_VECTOR &&
6202 V.getNumOperands() == 2 && V.getOperand(1).getOpcode() == ISD::UNDEF)
6203 // BUILD_VECTOR (load), undef
6204 V = V.getOperand(0);
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006205 if (MayFoldLoad(V))
6206 return true;
6207 return false;
6208}
6209
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006210// FIXME: the version above should always be used. Since there's
6211// a bug where several vector shuffles can't be folded because the
6212// DAG is not updated during lowering and a node claims to have two
6213// uses while it only has one, use this version, and let isel match
6214// another instruction if the load really happens to have more than
6215// one use. Remove this version after this bug get fixed.
Evan Cheng835580f2010-10-07 20:50:20 +00006216// rdar://8434668, PR8156
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006217static bool RelaxedMayFoldVectorLoad(SDValue V) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006218 if (V.hasOneUse() && V.getOpcode() == ISD::BITCAST)
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006219 V = V.getOperand(0);
6220 if (V.hasOneUse() && V.getOpcode() == ISD::SCALAR_TO_VECTOR)
6221 V = V.getOperand(0);
6222 if (ISD::isNormalLoad(V.getNode()))
6223 return true;
6224 return false;
6225}
6226
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006227static
Evan Cheng835580f2010-10-07 20:50:20 +00006228SDValue getMOVDDup(SDValue &Op, DebugLoc &dl, SDValue V1, SelectionDAG &DAG) {
6229 EVT VT = Op.getValueType();
6230
6231 // Canonizalize to v2f64.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006232 V1 = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, V1);
6233 return DAG.getNode(ISD::BITCAST, dl, VT,
Evan Cheng835580f2010-10-07 20:50:20 +00006234 getTargetShuffleNode(X86ISD::MOVDDUP, dl, MVT::v2f64,
6235 V1, DAG));
6236}
6237
6238static
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006239SDValue getMOVLowToHigh(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG,
Craig Topper1accb7e2012-01-10 06:54:16 +00006240 bool HasSSE2) {
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006241 SDValue V1 = Op.getOperand(0);
6242 SDValue V2 = Op.getOperand(1);
6243 EVT VT = Op.getValueType();
6244
6245 assert(VT != MVT::v2i64 && "unsupported shuffle type");
6246
Craig Topper1accb7e2012-01-10 06:54:16 +00006247 if (HasSSE2 && VT == MVT::v2f64)
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006248 return getTargetShuffleNode(X86ISD::MOVLHPD, dl, VT, V1, V2, DAG);
6249
Evan Cheng0899f5c2011-08-31 02:05:24 +00006250 // v4f32 or v4i32: canonizalized to v4f32 (which is legal for SSE1)
6251 return DAG.getNode(ISD::BITCAST, dl, VT,
6252 getTargetShuffleNode(X86ISD::MOVLHPS, dl, MVT::v4f32,
6253 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V1),
6254 DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, V2), DAG));
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006255}
6256
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006257static
6258SDValue getMOVHighToLow(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG) {
6259 SDValue V1 = Op.getOperand(0);
6260 SDValue V2 = Op.getOperand(1);
6261 EVT VT = Op.getValueType();
6262
6263 assert((VT == MVT::v4i32 || VT == MVT::v4f32) &&
6264 "unsupported shuffle type");
6265
6266 if (V2.getOpcode() == ISD::UNDEF)
6267 V2 = V1;
6268
6269 // v4i32 or v4f32
6270 return getTargetShuffleNode(X86ISD::MOVHLPS, dl, VT, V1, V2, DAG);
6271}
6272
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006273static
Craig Topper1accb7e2012-01-10 06:54:16 +00006274SDValue getMOVLP(SDValue &Op, DebugLoc &dl, SelectionDAG &DAG, bool HasSSE2) {
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006275 SDValue V1 = Op.getOperand(0);
6276 SDValue V2 = Op.getOperand(1);
6277 EVT VT = Op.getValueType();
6278 unsigned NumElems = VT.getVectorNumElements();
6279
6280 // Use MOVLPS and MOVLPD in case V1 or V2 are loads. During isel, the second
6281 // operand of these instructions is only memory, so check if there's a
6282 // potencial load folding here, otherwise use SHUFPS or MOVSD to match the
6283 // same masks.
6284 bool CanFoldLoad = false;
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006285
Bruno Cardoso Lopesd00bfe12010-09-02 02:35:51 +00006286 // Trivial case, when V2 comes from a load.
Bruno Cardoso Lopes2a446062010-09-03 20:20:02 +00006287 if (MayFoldVectorLoad(V2))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006288 CanFoldLoad = true;
6289
6290 // When V1 is a load, it can be folded later into a store in isel, example:
6291 // (store (v4f32 (X86Movlps (load addr:$src1), VR128:$src2)), addr:$src1)
6292 // turns into:
6293 // (MOVLPSmr addr:$src1, VR128:$src2)
6294 // So, recognize this potential and also use MOVLPS or MOVLPD
Evan Cheng7bc389b2011-11-08 00:31:58 +00006295 else if (MayFoldVectorLoad(V1) && MayFoldIntoStore(Op))
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006296 CanFoldLoad = true;
6297
Dan Gohman65fd6562011-11-03 21:49:52 +00006298 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006299 if (CanFoldLoad) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006300 if (HasSSE2 && NumElems == 2)
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006301 return getTargetShuffleNode(X86ISD::MOVLPD, dl, VT, V1, V2, DAG);
6302
6303 if (NumElems == 4)
Dan Gohman65fd6562011-11-03 21:49:52 +00006304 // If we don't care about the second element, procede to use movss.
6305 if (SVOp->getMaskElt(1) != -1)
6306 return getTargetShuffleNode(X86ISD::MOVLPS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006307 }
6308
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006309 // movl and movlp will both match v2i64, but v2i64 is never matched by
6310 // movl earlier because we make it strict to avoid messing with the movlp load
6311 // folding logic (see the code above getMOVLP call). Match it here then,
6312 // this is horrible, but will stay like this until we move all shuffle
6313 // matching to x86 specific nodes. Note that for the 1st condition all
6314 // types are matched with movsd.
Craig Topper1accb7e2012-01-10 06:54:16 +00006315 if (HasSSE2) {
Bruno Cardoso Lopes5ca0d142011-09-14 02:36:14 +00006316 // FIXME: isMOVLMask should be checked and matched before getMOVLP,
6317 // as to remove this logic from here, as much as possible
Craig Topper5aaffa82012-02-19 02:53:47 +00006318 if (NumElems == 2 || !isMOVLMask(SVOp->getMask(), VT))
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006319 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006320 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopes57d6a5e2011-08-31 03:04:20 +00006321 }
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006322
6323 assert(VT != MVT::v4i32 && "unsupported shuffle type");
6324
6325 // Invert the operand order and use SHUFPS to match it.
Craig Topperb3982da2011-12-31 23:50:21 +00006326 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V2, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006327 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +00006328}
6329
Nadav Rotem154819d2012-04-09 07:45:58 +00006330SDValue
6331X86TargetLowering::NormalizeVectorShuffle(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006332 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
6333 EVT VT = Op.getValueType();
6334 DebugLoc dl = Op.getDebugLoc();
6335 SDValue V1 = Op.getOperand(0);
6336 SDValue V2 = Op.getOperand(1);
6337
6338 if (isZeroShuffle(SVOp))
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +00006339 return getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006340
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006341 // Handle splat operations
6342 if (SVOp->isSplat()) {
Bruno Cardoso Lopes9283b662011-07-21 01:55:42 +00006343 unsigned NumElem = VT.getVectorNumElements();
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006344 int Size = VT.getSizeInBits();
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006345
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006346 // Use vbroadcast whenever the splat comes from a foldable load
Nadav Rotem154819d2012-04-09 07:45:58 +00006347 SDValue Broadcast = LowerVectorBroadcast(Op, DAG);
Nadav Rotem9d68b062012-04-08 12:54:54 +00006348 if (Broadcast.getNode())
6349 return Broadcast;
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +00006350
Bruno Cardoso Lopes6a32adc2011-07-25 23:05:25 +00006351 // Handle splats by matching through known shuffle masks
Bruno Cardoso Lopesd8b7dd52011-08-23 22:06:37 +00006352 if ((Size == 128 && NumElem <= 4) ||
6353 (Size == 256 && NumElem < 8))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006354 return SDValue();
6355
Bruno Cardoso Lopes8a5b2622011-08-17 02:29:13 +00006356 // All remaning splats are promoted to target supported vector shuffles.
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006357 return PromoteSplat(SVOp, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006358 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006359
6360 // If the shuffle can be profitably rewritten as a narrower shuffle, then
6361 // do it!
6362 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
6363 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6364 if (NewOp.getNode())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006365 return DAG.getNode(ISD::BITCAST, dl, VT, NewOp);
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006366 } else if ((VT == MVT::v4i32 ||
Craig Topper1accb7e2012-01-10 06:54:16 +00006367 (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006368 // FIXME: Figure out a cleaner way to do this.
6369 // Try to make use of movq to zero out the top part.
6370 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
6371 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
6372 if (NewOp.getNode()) {
Craig Topper5aaffa82012-02-19 02:53:47 +00006373 EVT NewVT = NewOp.getValueType();
6374 if (isCommutedMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(),
6375 NewVT, true, false))
6376 return getVZextMovL(VT, NewVT, NewOp.getOperand(0),
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006377 DAG, Subtarget, dl);
6378 }
6379 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
6380 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, dl);
Craig Topper5aaffa82012-02-19 02:53:47 +00006381 if (NewOp.getNode()) {
6382 EVT NewVT = NewOp.getValueType();
6383 if (isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)->getMask(), NewVT))
6384 return getVZextMovL(VT, NewVT, NewOp.getOperand(1),
6385 DAG, Subtarget, dl);
6386 }
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006387 }
6388 }
6389 return SDValue();
6390}
6391
Dan Gohman475871a2008-07-27 21:46:04 +00006392SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006393X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00006394 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00006395 SDValue V1 = Op.getOperand(0);
6396 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00006397 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006398 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00006399 unsigned NumElems = VT.getVectorNumElements();
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006400 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006401 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00006402 bool V1IsSplat = false;
6403 bool V2IsSplat = false;
Craig Topper1accb7e2012-01-10 06:54:16 +00006404 bool HasSSE2 = Subtarget->hasSSE2();
Craig Topperbeabc6c2011-12-05 06:56:46 +00006405 bool HasAVX = Subtarget->hasAVX();
Craig Topper6347e862011-11-21 06:57:39 +00006406 bool HasAVX2 = Subtarget->hasAVX2();
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006407 MachineFunction &MF = DAG.getMachineFunction();
6408 bool OptForSize = MF.getFunction()->hasFnAttr(Attribute::OptimizeForSize);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006409
Craig Topper3426a3e2011-11-14 06:46:21 +00006410 assert(VT.getSizeInBits() != 64 && "Can't lower MMX shuffles");
Bruno Cardoso Lopes58277b12010-09-07 18:41:45 +00006411
Elena Demikhovsky16db7102012-01-12 20:33:10 +00006412 if (V1IsUndef && V2IsUndef)
6413 return DAG.getUNDEF(VT);
6414
6415 assert(!V1IsUndef && "Op 1 of shuffle should not be undef");
Craig Topper38034c52011-11-26 22:55:48 +00006416
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006417 // Vector shuffle lowering takes 3 steps:
6418 //
6419 // 1) Normalize the input vectors. Here splats, zeroed vectors, profitable
6420 // narrowing and commutation of operands should be handled.
6421 // 2) Matching of shuffles with known shuffle masks to x86 target specific
6422 // shuffle nodes.
6423 // 3) Rewriting of unmatched masks into new generic shuffle operations,
6424 // so the shuffle can be broken into other shuffles and the legalizer can
6425 // try the lowering again.
6426 //
Craig Topper3426a3e2011-11-14 06:46:21 +00006427 // The general idea is that no vector_shuffle operation should be left to
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006428 // be matched during isel, all of them must be converted to a target specific
6429 // node here.
Bruno Cardoso Lopes0d1340b2010-09-07 20:20:27 +00006430
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006431 // Normalize the input vectors. Here splats, zeroed vectors, profitable
6432 // narrowing and commutation of operands should be handled. The actual code
6433 // doesn't include all of those, work in progress...
Nadav Rotem154819d2012-04-09 07:45:58 +00006434 SDValue NewOp = NormalizeVectorShuffle(Op, DAG);
Bruno Cardoso Lopes90462b42010-09-07 21:03:14 +00006435 if (NewOp.getNode())
6436 return NewOp;
Eric Christopherfd179292009-08-27 18:07:15 +00006437
Craig Topper5aaffa82012-02-19 02:53:47 +00006438 SmallVector<int, 8> M(SVOp->getMask().begin(), SVOp->getMask().end());
6439
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006440 // NOTE: isPSHUFDMask can also match both masks below (unpckl_undef and
6441 // unpckh_undef). Only use pshufd if speed is more important than size.
Craig Topper5aaffa82012-02-19 02:53:47 +00006442 if (OptForSize && isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006443 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper5aaffa82012-02-19 02:53:47 +00006444 if (OptForSize && isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006445 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes3722f002010-09-02 05:23:12 +00006446
Craig Topperdd637ae2012-02-19 05:41:45 +00006447 if (isMOVDDUPMask(M, VT) && Subtarget->hasSSE3() &&
Bruno Cardoso Lopes0c4b9ff2011-09-15 18:27:36 +00006448 V2IsUndef && RelaxedMayFoldVectorLoad(V1))
Evan Cheng835580f2010-10-07 20:50:20 +00006449 return getMOVDDup(Op, dl, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006450
Craig Topperdd637ae2012-02-19 05:41:45 +00006451 if (isMOVHLPS_v_undef_Mask(M, VT))
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006452 return getMOVHighToLow(Op, dl, DAG);
6453
6454 // Use to match splats
Craig Topper5aaffa82012-02-19 02:53:47 +00006455 if (HasSSE2 && isUNPCKHMask(M, VT, HasAVX2) && V2IsUndef &&
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006456 (VT == MVT::v2f64 || VT == MVT::v2i64))
Craig Topper34671b82011-12-06 08:21:25 +00006457 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes1485cc22010-09-08 17:43:25 +00006458
Craig Topper5aaffa82012-02-19 02:53:47 +00006459 if (isPSHUFDMask(M, VT)) {
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006460 // The actual implementation will match the mask in the if above and then
6461 // during isel it can match several different instructions, not only pshufd
6462 // as its name says, sad but true, emulate the behavior for now...
Craig Topperdd637ae2012-02-19 05:41:45 +00006463 if (isMOVDDUPMask(M, VT) && ((VT == MVT::v4f32 || VT == MVT::v2i64)))
6464 return getTargetShuffleNode(X86ISD::MOVLHPS, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006465
Craig Topper5aaffa82012-02-19 02:53:47 +00006466 unsigned TargetMask = getShuffleSHUFImmediate(SVOp);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006467
Craig Topperdbd98a42012-02-07 06:28:42 +00006468 if (HasAVX && (VT == MVT::v4f32 || VT == MVT::v2f64))
6469 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1, TargetMask, DAG);
6470
Craig Topper1accb7e2012-01-10 06:54:16 +00006471 if (HasSSE2 && (VT == MVT::v4f32 || VT == MVT::v4i32))
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006472 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1, TargetMask, DAG);
6473
Craig Topperb3982da2011-12-31 23:50:21 +00006474 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V1,
Bruno Cardoso Lopes07b7f672011-08-25 02:58:26 +00006475 TargetMask, DAG);
Bruno Cardoso Lopes7338bbd2010-08-25 02:35:37 +00006476 }
Eric Christopherfd179292009-08-27 18:07:15 +00006477
Evan Chengf26ffe92008-05-29 08:22:04 +00006478 // Check if this can be converted into a logical shift.
6479 bool isLeft = false;
6480 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00006481 SDValue ShVal;
Craig Topper1accb7e2012-01-10 06:54:16 +00006482 bool isShift = HasSSE2 && isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00006483 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00006484 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00006485 // v_set0 + movlhps or movhlps, etc.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006486 EVT EltVT = VT.getVectorElementType();
6487 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006488 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006489 }
Eric Christopherfd179292009-08-27 18:07:15 +00006490
Craig Topper5aaffa82012-02-19 02:53:47 +00006491 if (isMOVLMask(M, VT)) {
Gabor Greifba36cb52008-08-28 21:40:38 +00006492 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00006493 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Craig Topperdd637ae2012-02-19 05:41:45 +00006494 if (!isMOVLPMask(M, VT)) {
Craig Topper1accb7e2012-01-10 06:54:16 +00006495 if (HasSSE2 && (VT == MVT::v2i64 || VT == MVT::v2f64))
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006496 return getTargetShuffleNode(X86ISD::MOVSD, dl, VT, V1, V2, DAG);
6497
Bruno Cardoso Lopes4783a3e2010-09-01 22:59:03 +00006498 if (VT == MVT::v4i32 || VT == MVT::v4f32)
Bruno Cardoso Lopes20a07f42010-08-31 02:26:40 +00006499 return getTargetShuffleNode(X86ISD::MOVSS, dl, VT, V1, V2, DAG);
6500 }
Evan Cheng7e2ff772008-05-08 00:57:18 +00006501 }
Eric Christopherfd179292009-08-27 18:07:15 +00006502
Nate Begeman9008ca62009-04-27 18:41:29 +00006503 // FIXME: fold these into legal mask.
Craig Topperdd637ae2012-02-19 05:41:45 +00006504 if (isMOVLHPSMask(M, VT) && !isUNPCKLMask(M, VT, HasAVX2))
Craig Topper1accb7e2012-01-10 06:54:16 +00006505 return getMOVLowToHigh(Op, dl, DAG, HasSSE2);
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +00006506
Craig Topperdd637ae2012-02-19 05:41:45 +00006507 if (isMOVHLPSMask(M, VT))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006508 return getMOVHighToLow(Op, dl, DAG);
Bruno Cardoso Lopes7ff30bb2010-08-31 21:38:49 +00006509
Craig Topperdd637ae2012-02-19 05:41:45 +00006510 if (V2IsUndef && isMOVSHDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006511 return getTargetShuffleNode(X86ISD::MOVSHDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes5023ef22010-08-31 22:22:11 +00006512
Craig Topperdd637ae2012-02-19 05:41:45 +00006513 if (V2IsUndef && isMOVSLDUPMask(M, VT, Subtarget))
Dale Johannesen0488fb62010-09-30 23:57:10 +00006514 return getTargetShuffleNode(X86ISD::MOVSLDUP, dl, VT, V1, DAG);
Bruno Cardoso Lopes013bb3d2010-08-31 22:35:05 +00006515
Craig Topperdd637ae2012-02-19 05:41:45 +00006516 if (isMOVLPMask(M, VT))
Craig Topper1accb7e2012-01-10 06:54:16 +00006517 return getMOVLP(Op, dl, DAG, HasSSE2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006518
Craig Topperdd637ae2012-02-19 05:41:45 +00006519 if (ShouldXformToMOVHLPS(M, VT) ||
6520 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), M, VT))
Nate Begeman9008ca62009-04-27 18:41:29 +00006521 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006522
Evan Chengf26ffe92008-05-29 08:22:04 +00006523 if (isShift) {
Craig Toppered2e13d2012-01-22 19:15:14 +00006524 // No better options. Use a vshldq / vsrldq.
Dan Gohman8a55ce42009-09-23 21:02:20 +00006525 EVT EltVT = VT.getVectorElementType();
6526 ShAmt *= EltVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00006527 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00006528 }
Eric Christopherfd179292009-08-27 18:07:15 +00006529
Evan Cheng9eca5e82006-10-25 21:49:50 +00006530 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00006531 // FIXME: This should also accept a bitcast of a splat? Be careful, not
6532 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00006533 V1IsSplat = isSplatVector(V1.getNode());
6534 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00006535
Chris Lattner8a594482007-11-25 00:24:49 +00006536 // Canonicalize the splat or undef, if present, to be on the RHS.
Craig Topper39a9e482012-02-11 06:24:48 +00006537 if (!V2IsUndef && V1IsSplat && !V2IsSplat) {
6538 CommuteVectorShuffleMask(M, NumElems);
6539 std::swap(V1, V2);
Evan Cheng9bbbb982006-10-25 20:48:19 +00006540 std::swap(V1IsSplat, V2IsSplat);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006541 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00006542 }
6543
Craig Topperbeabc6c2011-12-05 06:56:46 +00006544 if (isCommutedMOVLMask(M, VT, V2IsSplat, V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00006545 // Shuffling low element of v1 into undef, just return v1.
Eric Christopherfd179292009-08-27 18:07:15 +00006546 if (V2IsUndef)
Nate Begeman9008ca62009-04-27 18:41:29 +00006547 return V1;
6548 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
6549 // the instruction selector will not match, so get a canonical MOVL with
6550 // swapped operands to undo the commute.
6551 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00006552 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006553
Craig Topperbeabc6c2011-12-05 06:56:46 +00006554 if (isUNPCKLMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006555 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006556
Craig Topperbeabc6c2011-12-05 06:56:46 +00006557 if (isUNPCKHMask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006558 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Chenge1113032006-10-04 18:33:38 +00006559
Evan Cheng9bbbb982006-10-25 20:48:19 +00006560 if (V2IsSplat) {
6561 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006562 // element then try to match unpck{h|l} again. If match, return a
Craig Topper39a9e482012-02-11 06:24:48 +00006563 // new vector_shuffle with the corrected mask.p
6564 SmallVector<int, 8> NewMask(M.begin(), M.end());
6565 NormalizeMask(NewMask, NumElems);
6566 if (isUNPCKLMask(NewMask, VT, HasAVX2, true)) {
6567 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
6568 } else if (isUNPCKHMask(NewMask, VT, HasAVX2, true)) {
6569 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006570 }
6571 }
6572
Evan Cheng9eca5e82006-10-25 21:49:50 +00006573 if (Commuted) {
6574 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00006575 // FIXME: this seems wrong.
Craig Topper39a9e482012-02-11 06:24:48 +00006576 CommuteVectorShuffleMask(M, NumElems);
6577 std::swap(V1, V2);
6578 std::swap(V1IsSplat, V2IsSplat);
6579 Commuted = false;
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006580
Craig Topper39a9e482012-02-11 06:24:48 +00006581 if (isUNPCKLMask(M, VT, HasAVX2))
6582 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V2, DAG);
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +00006583
Craig Topper39a9e482012-02-11 06:24:48 +00006584 if (isUNPCKHMask(M, VT, HasAVX2))
6585 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V2, DAG);
Evan Cheng9eca5e82006-10-25 21:49:50 +00006586 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006587
Nate Begeman9008ca62009-04-27 18:41:29 +00006588 // Normalize the node to match x86 shuffle ops if needed
Craig Topper1a7700a2012-01-19 08:19:12 +00006589 if (!V2IsUndef && (isSHUFPMask(M, VT, HasAVX, /* Commuted */ true)))
Nate Begeman9008ca62009-04-27 18:41:29 +00006590 return CommuteVectorShuffle(SVOp, DAG);
6591
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006592 // The checks below are all present in isShuffleMaskLegal, but they are
6593 // inlined here right now to enable us to directly emit target specific
6594 // nodes, and remove one by one until they don't return Op anymore.
Bruno Cardoso Lopes7256e222010-09-03 23:24:06 +00006595
Craig Topper0e2037b2012-01-20 05:53:00 +00006596 if (isPALIGNRMask(M, VT, Subtarget))
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006597 return getTargetShuffleNode(X86ISD::PALIGN, dl, VT, V1, V2,
Craig Topperd93e4c32011-12-11 19:12:35 +00006598 getShufflePALIGNRImmediate(SVOp),
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +00006599 DAG);
6600
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006601 if (ShuffleVectorSDNode::isSplatMask(&M[0], VT) &&
6602 SVOp->getSplatIndex() == 0 && V2IsUndef) {
Craig Topperbeabc6c2011-12-05 06:56:46 +00006603 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Craig Topper34671b82011-12-06 08:21:25 +00006604 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesc800c0d2010-09-04 02:02:14 +00006605 }
6606
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006607 if (isPSHUFHWMask(M, VT))
6608 return getTargetShuffleNode(X86ISD::PSHUFHW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006609 getShufflePSHUFHWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006610 DAG);
6611
6612 if (isPSHUFLWMask(M, VT))
6613 return getTargetShuffleNode(X86ISD::PSHUFLW, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006614 getShufflePSHUFLWImmediate(SVOp),
Bruno Cardoso Lopesbbfc3102010-09-04 01:36:45 +00006615 DAG);
6616
Craig Topper1a7700a2012-01-19 08:19:12 +00006617 if (isSHUFPMask(M, VT, HasAVX))
Craig Topperb3982da2011-12-31 23:50:21 +00006618 return getTargetShuffleNode(X86ISD::SHUFP, dl, VT, V1, V2,
Craig Topper5aaffa82012-02-19 02:53:47 +00006619 getShuffleSHUFImmediate(SVOp), DAG);
Bruno Cardoso Lopes4c827f52010-09-04 01:22:57 +00006620
Craig Topper94438ba2011-12-16 08:06:31 +00006621 if (isUNPCKL_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006622 return getTargetShuffleNode(X86ISD::UNPCKL, dl, VT, V1, V1, DAG);
Craig Topper94438ba2011-12-16 08:06:31 +00006623 if (isUNPCKH_v_undef_Mask(M, VT, HasAVX2))
Craig Topper34671b82011-12-06 08:21:25 +00006624 return getTargetShuffleNode(X86ISD::UNPCKH, dl, VT, V1, V1, DAG);
Bruno Cardoso Lopesa22c8452010-09-04 00:39:43 +00006625
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006626 //===--------------------------------------------------------------------===//
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006627 // Generate target specific nodes for 128 or 256-bit shuffles only
6628 // supported in the AVX instruction set.
6629 //
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006630
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006631 // Handle VMOVDDUPY permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006632 if (V2IsUndef && isMOVDDUPYMask(M, VT, HasAVX))
Bruno Cardoso Lopes6292ece2011-08-25 21:40:37 +00006633 return getTargetShuffleNode(X86ISD::MOVDDUP, dl, VT, V1, DAG);
6634
Craig Topper70b883b2011-11-28 10:14:51 +00006635 // Handle VPERMILPS/D* permutations
Craig Topperdbd98a42012-02-07 06:28:42 +00006636 if (isVPERMILPMask(M, VT, HasAVX)) {
6637 if (HasAVX2 && VT == MVT::v8i32)
6638 return getTargetShuffleNode(X86ISD::PSHUFD, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006639 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topper316cd2a2011-11-30 06:25:25 +00006640 return getTargetShuffleNode(X86ISD::VPERMILP, dl, VT, V1,
Craig Topper5aaffa82012-02-19 02:53:47 +00006641 getShuffleSHUFImmediate(SVOp), DAG);
Craig Topperdbd98a42012-02-07 06:28:42 +00006642 }
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006643
Craig Topper70b883b2011-11-28 10:14:51 +00006644 // Handle VPERM2F128/VPERM2I128 permutations
Craig Topperbeabc6c2011-12-05 06:56:46 +00006645 if (isVPERM2X128Mask(M, VT, HasAVX))
Craig Topperec24e612011-11-30 07:47:51 +00006646 return getTargetShuffleNode(X86ISD::VPERM2X128, dl, VT, V1,
Craig Topper70b883b2011-11-28 10:14:51 +00006647 V2, getShuffleVPERM2X128Immediate(SVOp), DAG);
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006648
Nadav Rotem91794872012-04-11 11:05:21 +00006649 SDValue BlendOp = LowerVECTOR_SHUFFLEtoBlend(Op, Subtarget, DAG);
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006650 if (BlendOp.getNode())
6651 return BlendOp;
Craig Topper095c5282012-04-15 23:48:57 +00006652
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006653 if (V2IsUndef && HasAVX2 && (VT == MVT::v8i32 || VT == MVT::v8f32)) {
Craig Topper095c5282012-04-15 23:48:57 +00006654 SmallVector<SDValue, 8> permclMask;
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006655 for (unsigned i = 0; i != 8; ++i) {
Craig Topper095c5282012-04-15 23:48:57 +00006656 permclMask.push_back(DAG.getConstant((M[i]>=0) ? M[i] : 0, MVT::i32));
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006657 }
Craig Topper92040742012-04-16 06:43:40 +00006658 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v8i32,
6659 &permclMask[0], 8);
6660 // Bitcast is for VPERMPS since mask is v8i32 but node takes v8f32
Craig Topper8325c112012-04-16 00:41:45 +00006661 return DAG.getNode(X86ISD::VPERMV, dl, VT,
Craig Topper92040742012-04-16 06:43:40 +00006662 DAG.getNode(ISD::BITCAST, dl, VT, Mask), V1);
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006663 }
Craig Topper095c5282012-04-15 23:48:57 +00006664
Craig Topper8325c112012-04-16 00:41:45 +00006665 if (V2IsUndef && HasAVX2 && (VT == MVT::v4i64 || VT == MVT::v4f64))
6666 return getTargetShuffleNode(X86ISD::VPERMI, dl, VT, V1,
Elena Demikhovsky73c504a2012-04-15 11:18:59 +00006667 getShuffleCLImmediate(SVOp), DAG);
6668
Nadav Roteme80aa7c2012-04-09 08:33:21 +00006669
Bruno Cardoso Lopescea34e42011-07-27 00:56:34 +00006670 //===--------------------------------------------------------------------===//
6671 // Since no target specific shuffle was selected for this generic one,
6672 // lower it into other known shuffles. FIXME: this isn't true yet, but
6673 // this is the plan.
6674 //
Bruno Cardoso Lopes65b74e12011-07-21 01:55:47 +00006675
Bruno Cardoso Lopes9b4ad122011-07-27 00:56:37 +00006676 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
6677 if (VT == MVT::v8i16) {
6678 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(Op, DAG);
6679 if (NewOp.getNode())
6680 return NewOp;
6681 }
6682
6683 if (VT == MVT::v16i8) {
6684 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
6685 if (NewOp.getNode())
6686 return NewOp;
6687 }
6688
6689 // Handle all 128-bit wide vectors with 4 elements, and match them with
6690 // several different shuffle types.
6691 if (NumElems == 4 && VT.getSizeInBits() == 128)
6692 return LowerVECTOR_SHUFFLE_128v4(SVOp, DAG);
6693
Bruno Cardoso Lopesd0888342011-07-22 00:14:56 +00006694 // Handle general 256-bit shuffles
6695 if (VT.is256BitVector())
6696 return LowerVECTOR_SHUFFLE_256(SVOp, DAG);
6697
Dan Gohman475871a2008-07-27 21:46:04 +00006698 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006699}
6700
Dan Gohman475871a2008-07-27 21:46:04 +00006701SDValue
6702X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00006703 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006704 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006705 DebugLoc dl = Op.getDebugLoc();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006706
6707 if (Op.getOperand(0).getValueType().getSizeInBits() != 128)
6708 return SDValue();
6709
Duncan Sands83ec4b62008-06-06 12:08:01 +00006710 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00006711 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006712 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006713 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006714 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006715 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006716 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00006717 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
6718 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
6719 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006720 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6721 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006722 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006723 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00006724 Op.getOperand(0)),
6725 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00006726 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006727 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006728 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00006729 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006730 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00006731 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00006732 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
6733 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006734 // result has a single use which is a store or a bitcast to i32. And in
6735 // the case of a store, it's not worth it if the index is a constant 0,
6736 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00006737 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00006738 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00006739 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00006740 if ((User->getOpcode() != ISD::STORE ||
6741 (isa<ConstantSDNode>(Op.getOperand(1)) &&
6742 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006743 (User->getOpcode() != ISD::BITCAST ||
Owen Anderson825b72b2009-08-11 20:47:22 +00006744 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00006745 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00006746 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006747 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00006748 Op.getOperand(0)),
6749 Op.getOperand(1));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006750 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, Extract);
Pete Coopera77214a2011-11-14 19:38:42 +00006751 } else if (VT == MVT::i32 || VT == MVT::i64) {
6752 // ExtractPS/pextrq works with constant index.
Mon P Wangf0fcdd82009-01-15 21:10:20 +00006753 if (isa<ConstantSDNode>(Op.getOperand(1)))
6754 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006755 }
Dan Gohman475871a2008-07-27 21:46:04 +00006756 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006757}
6758
6759
Dan Gohman475871a2008-07-27 21:46:04 +00006760SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006761X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op,
6762 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006763 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00006764 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006765
David Greene74a579d2011-02-10 16:57:36 +00006766 SDValue Vec = Op.getOperand(0);
6767 EVT VecVT = Vec.getValueType();
6768
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006769 // If this is a 256-bit vector result, first extract the 128-bit vector and
6770 // then extract the element from the 128-bit vector.
6771 if (VecVT.getSizeInBits() == 256) {
David Greene74a579d2011-02-10 16:57:36 +00006772 DebugLoc dl = Op.getNode()->getDebugLoc();
6773 unsigned NumElems = VecVT.getVectorNumElements();
6774 SDValue Idx = Op.getOperand(1);
David Greene74a579d2011-02-10 16:57:36 +00006775 unsigned IdxVal = cast<ConstantSDNode>(Idx)->getZExtValue();
6776
6777 // Get the 128-bit vector.
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006778 bool Upper = IdxVal >= NumElems/2;
6779 Vec = Extract128BitVector(Vec,
6780 DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32), DAG, dl);
David Greene74a579d2011-02-10 16:57:36 +00006781
David Greene74a579d2011-02-10 16:57:36 +00006782 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, Op.getValueType(), Vec,
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006783 Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : Idx);
David Greene74a579d2011-02-10 16:57:36 +00006784 }
6785
6786 assert(Vec.getValueSizeInBits() <= 128 && "Unexpected vector length");
6787
Craig Topperd0a31172012-01-10 06:37:29 +00006788 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006789 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00006790 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00006791 return Res;
6792 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00006793
Owen Andersone50ed302009-08-10 22:56:29 +00006794 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006795 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006796 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00006797 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00006798 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006799 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00006800 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00006801 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
6802 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006803 DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006804 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00006805 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006806 // Transform it so it match pextrw which produces a 32-bit result.
Ken Dyck70d0ef12009-12-17 15:31:52 +00006807 EVT EltVT = MVT::i32;
Dan Gohman8a55ce42009-09-23 21:02:20 +00006808 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EltVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006809 Op.getOperand(0), Op.getOperand(1));
Dan Gohman8a55ce42009-09-23 21:02:20 +00006810 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EltVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00006811 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00006812 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00006813 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006814 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006815 if (Idx == 0)
6816 return Op;
Eric Christopherfd179292009-08-27 18:07:15 +00006817
Evan Cheng0db9fe62006-04-25 20:13:52 +00006818 // SHUFPS the element to the lowest double word, then movss.
Jeffrey Yasskina44defe2011-07-27 06:22:51 +00006819 int Mask[4] = { static_cast<int>(Idx), -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006820 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006821 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006822 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006823 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006824 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00006825 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006826 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
6827 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
6828 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006829 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006830 if (Idx == 0)
6831 return Op;
6832
6833 // UNPCKHPD the element to the lowest double word, then movsd.
6834 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
6835 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00006836 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00006837 EVT VVT = Op.getOperand(0).getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +00006838 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
Nate Begeman9008ca62009-04-27 18:41:29 +00006839 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00006840 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00006841 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006842 }
6843
Dan Gohman475871a2008-07-27 21:46:04 +00006844 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006845}
6846
Dan Gohman475871a2008-07-27 21:46:04 +00006847SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006848X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op,
6849 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006850 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006851 EVT EltVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006852 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006853
Dan Gohman475871a2008-07-27 21:46:04 +00006854 SDValue N0 = Op.getOperand(0);
6855 SDValue N1 = Op.getOperand(1);
6856 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00006857
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006858 if (VT.getSizeInBits() == 256)
6859 return SDValue();
6860
Dan Gohman8a55ce42009-09-23 21:02:20 +00006861 if ((EltVT.getSizeInBits() == 8 || EltVT.getSizeInBits() == 16) &&
Dan Gohmanef521f12008-08-14 22:53:18 +00006862 isa<ConstantSDNode>(N2)) {
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006863 unsigned Opc;
6864 if (VT == MVT::v8i16)
6865 Opc = X86ISD::PINSRW;
Chris Lattner8f2b4cc2010-02-23 02:07:48 +00006866 else if (VT == MVT::v16i8)
6867 Opc = X86ISD::PINSRB;
6868 else
6869 Opc = X86ISD::PINSRB;
6870
Nate Begeman14d12ca2008-02-11 04:19:36 +00006871 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
6872 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006873 if (N1.getValueType() != MVT::i32)
6874 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6875 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006876 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00006877 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Dan Gohman8a55ce42009-09-23 21:02:20 +00006878 } else if (EltVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00006879 // Bits [7:6] of the constant are the source select. This will always be
6880 // zero here. The DAG Combiner may combine an extract_elt index into these
6881 // bits. For example (insert (extract, 3), 2) could be matched by putting
6882 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00006883 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00006884 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00006885 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00006886 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006887 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00006888 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00006889 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00006890 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Pete Coopera77214a2011-11-14 19:38:42 +00006891 } else if ((EltVT == MVT::i32 || EltVT == MVT::i64) &&
6892 isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00006893 // PINSR* works with constant index.
6894 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00006895 }
Dan Gohman475871a2008-07-27 21:46:04 +00006896 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006897}
6898
Dan Gohman475871a2008-07-27 21:46:04 +00006899SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006900X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00006901 EVT VT = Op.getValueType();
Dan Gohman8a55ce42009-09-23 21:02:20 +00006902 EVT EltVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00006903
David Greene6b381262011-02-09 15:32:06 +00006904 DebugLoc dl = Op.getDebugLoc();
6905 SDValue N0 = Op.getOperand(0);
6906 SDValue N1 = Op.getOperand(1);
6907 SDValue N2 = Op.getOperand(2);
6908
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006909 // If this is a 256-bit vector result, first extract the 128-bit vector,
6910 // insert the element into the extracted half and then place it back.
6911 if (VT.getSizeInBits() == 256) {
David Greene6b381262011-02-09 15:32:06 +00006912 if (!isa<ConstantSDNode>(N2))
6913 return SDValue();
6914
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006915 // Get the desired 128-bit vector half.
David Greene6b381262011-02-09 15:32:06 +00006916 unsigned NumElems = VT.getVectorNumElements();
6917 unsigned IdxVal = cast<ConstantSDNode>(N2)->getZExtValue();
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006918 bool Upper = IdxVal >= NumElems/2;
6919 SDValue Ins128Idx = DAG.getConstant(Upper ? NumElems/2 : 0, MVT::i32);
6920 SDValue V = Extract128BitVector(N0, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006921
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006922 // Insert the element into the desired half.
6923 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, V.getValueType(), V,
6924 N1, Upper ? DAG.getConstant(IdxVal-NumElems/2, MVT::i32) : N2);
David Greene6b381262011-02-09 15:32:06 +00006925
Bruno Cardoso Lopes0b0a09f2011-07-29 01:31:02 +00006926 // Insert the changed part back to the 256-bit vector
6927 return Insert128BitVector(N0, V, Ins128Idx, DAG, dl);
David Greene6b381262011-02-09 15:32:06 +00006928 }
6929
Craig Topperd0a31172012-01-10 06:37:29 +00006930 if (Subtarget->hasSSE41())
Nate Begeman14d12ca2008-02-11 04:19:36 +00006931 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
6932
Dan Gohman8a55ce42009-09-23 21:02:20 +00006933 if (EltVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00006934 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00006935
Dan Gohman8a55ce42009-09-23 21:02:20 +00006936 if (EltVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00006937 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
6938 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00006939 if (N1.getValueType() != MVT::i32)
6940 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
6941 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006942 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesen0488fb62010-09-30 23:57:10 +00006943 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006944 }
Dan Gohman475871a2008-07-27 21:46:04 +00006945 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006946}
6947
Dan Gohman475871a2008-07-27 21:46:04 +00006948SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00006949X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) const {
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006950 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006951 DebugLoc dl = Op.getDebugLoc();
David Greene2fcdfb42011-02-10 23:11:29 +00006952 EVT OpVT = Op.getValueType();
6953
Bruno Cardoso Lopes233fa392011-07-25 23:05:16 +00006954 // If this is a 256-bit vector result, first insert into a 128-bit
6955 // vector and then insert into the 256-bit vector.
6956 if (OpVT.getSizeInBits() > 128) {
6957 // Insert into a 128-bit vector.
6958 EVT VT128 = EVT::getVectorVT(*Context,
6959 OpVT.getVectorElementType(),
6960 OpVT.getVectorNumElements() / 2);
6961
6962 Op = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT128, Op.getOperand(0));
6963
6964 // Insert the 128-bit vector.
6965 return Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, OpVT), Op,
6966 DAG.getConstant(0, MVT::i32),
6967 DAG, dl);
6968 }
6969
Chris Lattnerf172ecd2010-07-04 23:07:25 +00006970 if (Op.getValueType() == MVT::v1i64 &&
6971 Op.getOperand(0).getValueType() == MVT::i64)
Owen Anderson825b72b2009-08-11 20:47:22 +00006972 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00006973
Owen Anderson825b72b2009-08-11 20:47:22 +00006974 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
Dale Johannesen0488fb62010-09-30 23:57:10 +00006975 assert(Op.getValueType().getSimpleVT().getSizeInBits() == 128 &&
6976 "Expected an SSE type!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006977 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(),
Dale Johannesen0488fb62010-09-30 23:57:10 +00006978 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00006979}
6980
David Greene91585092011-01-26 15:38:49 +00006981// Lower a node with an EXTRACT_SUBVECTOR opcode. This may result in
6982// a simple subregister reference or explicit instructions to grab
6983// upper bits of a vector.
6984SDValue
6985X86TargetLowering::LowerEXTRACT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
6986 if (Subtarget->hasAVX()) {
David Greenea5f26012011-02-07 19:36:54 +00006987 DebugLoc dl = Op.getNode()->getDebugLoc();
6988 SDValue Vec = Op.getNode()->getOperand(0);
6989 SDValue Idx = Op.getNode()->getOperand(1);
6990
6991 if (Op.getNode()->getValueType(0).getSizeInBits() == 128
6992 && Vec.getNode()->getValueType(0).getSizeInBits() == 256) {
6993 return Extract128BitVector(Vec, Idx, DAG, dl);
6994 }
David Greene91585092011-01-26 15:38:49 +00006995 }
6996 return SDValue();
6997}
6998
David Greenecfe33c42011-01-26 19:13:22 +00006999// Lower a node with an INSERT_SUBVECTOR opcode. This may result in a
7000// simple superregister reference or explicit instructions to insert
7001// the upper bits of a vector.
7002SDValue
7003X86TargetLowering::LowerINSERT_SUBVECTOR(SDValue Op, SelectionDAG &DAG) const {
7004 if (Subtarget->hasAVX()) {
7005 DebugLoc dl = Op.getNode()->getDebugLoc();
7006 SDValue Vec = Op.getNode()->getOperand(0);
7007 SDValue SubVec = Op.getNode()->getOperand(1);
7008 SDValue Idx = Op.getNode()->getOperand(2);
7009
7010 if (Op.getNode()->getValueType(0).getSizeInBits() == 256
7011 && SubVec.getNode()->getValueType(0).getSizeInBits() == 128) {
David Greenea5f26012011-02-07 19:36:54 +00007012 return Insert128BitVector(Vec, SubVec, Idx, DAG, dl);
David Greenecfe33c42011-01-26 19:13:22 +00007013 }
7014 }
7015 return SDValue();
7016}
7017
Bill Wendling056292f2008-09-16 21:48:12 +00007018// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
7019// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
7020// one of the above mentioned nodes. It has to be wrapped because otherwise
7021// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
7022// be used to form addressing mode. These wrapped nodes will be selected
7023// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00007024SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007025X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007026 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007027
Chris Lattner41621a22009-06-26 19:22:52 +00007028 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7029 // global base reg.
7030 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007031 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007032 CodeModel::Model M = getTargetMachine().getCodeModel();
7033
Chris Lattner4f066492009-07-11 20:29:19 +00007034 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007035 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007036 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007037 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007038 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007039 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007040 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007041
Evan Cheng1606e8e2009-03-13 07:51:59 +00007042 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00007043 CP->getAlignment(),
7044 CP->getOffset(), OpFlag);
7045 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00007046 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007047 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00007048 if (OpFlag) {
7049 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00007050 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007051 DebugLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007052 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007053 }
7054
7055 return Result;
7056}
7057
Dan Gohmand858e902010-04-17 15:26:15 +00007058SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007059 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Eric Christopherfd179292009-08-27 18:07:15 +00007060
Chris Lattner18c59872009-06-27 04:16:01 +00007061 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7062 // global base reg.
7063 unsigned char OpFlag = 0;
7064 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007065 CodeModel::Model M = getTargetMachine().getCodeModel();
7066
Chris Lattner4f066492009-07-11 20:29:19 +00007067 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007068 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00007069 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00007070 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007071 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00007072 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00007073 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Eric Christopherfd179292009-08-27 18:07:15 +00007074
Chris Lattner18c59872009-06-27 04:16:01 +00007075 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
7076 OpFlag);
7077 DebugLoc DL = JT->getDebugLoc();
7078 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007079
Chris Lattner18c59872009-06-27 04:16:01 +00007080 // With PIC, the address is actually $g + Offset.
Chris Lattner1e61e692010-11-15 02:46:57 +00007081 if (OpFlag)
Chris Lattner18c59872009-06-27 04:16:01 +00007082 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7083 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007084 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007085 Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007086
Chris Lattner18c59872009-06-27 04:16:01 +00007087 return Result;
7088}
7089
7090SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007091X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner18c59872009-06-27 04:16:01 +00007092 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
Eric Christopherfd179292009-08-27 18:07:15 +00007093
Chris Lattner18c59872009-06-27 04:16:01 +00007094 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7095 // global base reg.
7096 unsigned char OpFlag = 0;
7097 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007098 CodeModel::Model M = getTargetMachine().getCodeModel();
7099
Chris Lattner4f066492009-07-11 20:29:19 +00007100 if (Subtarget->isPICStyleRIPRel() &&
Eli Friedman586272d2011-08-11 01:48:05 +00007101 (M == CodeModel::Small || M == CodeModel::Kernel)) {
7102 if (Subtarget->isTargetDarwin() || Subtarget->isTargetELF())
7103 OpFlag = X86II::MO_GOTPCREL;
Chris Lattnere4df7562009-07-09 03:15:51 +00007104 WrapperKind = X86ISD::WrapperRIP;
Eli Friedman586272d2011-08-11 01:48:05 +00007105 } else if (Subtarget->isPICStyleGOT()) {
7106 OpFlag = X86II::MO_GOT;
7107 } else if (Subtarget->isPICStyleStubPIC()) {
7108 OpFlag = X86II::MO_DARWIN_NONLAZY_PIC_BASE;
7109 } else if (Subtarget->isPICStyleStubNoDynamic()) {
7110 OpFlag = X86II::MO_DARWIN_NONLAZY;
7111 }
Eric Christopherfd179292009-08-27 18:07:15 +00007112
Chris Lattner18c59872009-06-27 04:16:01 +00007113 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
Eric Christopherfd179292009-08-27 18:07:15 +00007114
Chris Lattner18c59872009-06-27 04:16:01 +00007115 DebugLoc DL = Op.getDebugLoc();
7116 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Eric Christopherfd179292009-08-27 18:07:15 +00007117
7118
Chris Lattner18c59872009-06-27 04:16:01 +00007119 // With PIC, the address is actually $g + Offset.
7120 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00007121 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00007122 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7123 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007124 DebugLoc(), getPointerTy()),
Chris Lattner18c59872009-06-27 04:16:01 +00007125 Result);
7126 }
Eric Christopherfd179292009-08-27 18:07:15 +00007127
Eli Friedman586272d2011-08-11 01:48:05 +00007128 // For symbols that require a load from a stub to get the address, emit the
7129 // load.
7130 if (isGlobalStubReference(OpFlag))
7131 Result = DAG.getLoad(getPointerTy(), DL, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007132 MachinePointerInfo::getGOT(), false, false, false, 0);
Eli Friedman586272d2011-08-11 01:48:05 +00007133
Chris Lattner18c59872009-06-27 04:16:01 +00007134 return Result;
7135}
7136
Dan Gohman475871a2008-07-27 21:46:04 +00007137SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007138X86TargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman29cbade2009-11-20 23:18:13 +00007139 // Create the TargetBlockAddressAddress node.
7140 unsigned char OpFlags =
7141 Subtarget->ClassifyBlockAddressReference();
Dan Gohmanf705adb2009-10-30 01:28:02 +00007142 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman46510a72010-04-15 01:51:59 +00007143 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Dan Gohman29cbade2009-11-20 23:18:13 +00007144 DebugLoc dl = Op.getDebugLoc();
7145 SDValue Result = DAG.getBlockAddress(BA, getPointerTy(),
7146 /*isTarget=*/true, OpFlags);
7147
Dan Gohmanf705adb2009-10-30 01:28:02 +00007148 if (Subtarget->isPICStyleRIPRel() &&
7149 (M == CodeModel::Small || M == CodeModel::Kernel))
Dan Gohman29cbade2009-11-20 23:18:13 +00007150 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7151 else
7152 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohmanf705adb2009-10-30 01:28:02 +00007153
Dan Gohman29cbade2009-11-20 23:18:13 +00007154 // With PIC, the address is actually $g + Offset.
7155 if (isGlobalRelativeToPICBase(OpFlags)) {
7156 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7157 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
7158 Result);
7159 }
Dan Gohmanf705adb2009-10-30 01:28:02 +00007160
7161 return Result;
7162}
7163
7164SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00007165X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00007166 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00007167 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00007168 // Create the TargetGlobalAddress node, folding in the constant
7169 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00007170 unsigned char OpFlags =
7171 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007172 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00007173 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007174 if (OpFlags == X86II::MO_NO_FLAG &&
7175 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00007176 // A direct static reference to a global.
Devang Patel0d881da2010-07-06 22:08:15 +00007177 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00007178 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007179 } else {
Devang Patel0d881da2010-07-06 22:08:15 +00007180 Result = DAG.getTargetGlobalAddress(GV, dl, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007181 }
Eric Christopherfd179292009-08-27 18:07:15 +00007182
Chris Lattner4f066492009-07-11 20:29:19 +00007183 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007184 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00007185 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
7186 else
7187 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00007188
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007189 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00007190 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007191 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
7192 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00007193 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007194 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007195
Chris Lattner36c25012009-07-10 07:34:39 +00007196 // For globals that require a load from a stub to get the address, emit the
7197 // load.
7198 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00007199 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007200 MachinePointerInfo::getGOT(), false, false, false, 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007201
Dan Gohman6520e202008-10-18 02:06:02 +00007202 // If there was a non-zero offset that we didn't fold, create an explicit
7203 // addition for it.
7204 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007205 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00007206 DAG.getConstant(Offset, getPointerTy()));
7207
Evan Cheng0db9fe62006-04-25 20:13:52 +00007208 return Result;
7209}
7210
Evan Chengda43bcf2008-09-24 00:05:32 +00007211SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007212X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) const {
Evan Chengda43bcf2008-09-24 00:05:32 +00007213 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007214 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007215 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00007216}
7217
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007218static SDValue
7219GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00007220 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00007221 unsigned char OperandFlags) {
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007222 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007223 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007224 DebugLoc dl = GA->getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007225 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007226 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007227 GA->getOffset(),
7228 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007229 if (InFlag) {
7230 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007231 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007232 } else {
7233 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00007234 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007235 }
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007236
7237 // TLSADDR will be codegen'ed as call. Inform MFI that function has calls.
Bill Wendlingb92187a2010-05-14 21:14:32 +00007238 MFI->setAdjustsStack(true);
Anton Korobeynikov817a4642009-12-11 19:39:55 +00007239
Rafael Espindola15f1b662009-04-24 12:59:40 +00007240 SDValue Flag = Chain.getValue(1);
7241 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00007242}
7243
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007244// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007245static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007246LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007247 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00007248 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00007249 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
7250 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007251 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +00007252 DebugLoc(), PtrVT), InFlag);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007253 InFlag = Chain.getValue(1);
7254
Chris Lattnerb903bed2009-06-26 21:20:29 +00007255 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007256}
7257
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007258// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00007259static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007260LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007261 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007262 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
7263 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007264}
7265
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007266// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
7267// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00007268static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00007269 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00007270 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00007271 DebugLoc dl = GA->getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +00007272
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007273 // Get the Thread Pointer, which is %gs:0 (32-bit) or %fs:0 (64-bit).
7274 Value *Ptr = Constant::getNullValue(Type::getInt8PtrTy(*DAG.getContext(),
7275 is64Bit ? 257 : 256));
Rafael Espindola094fad32009-04-08 21:14:34 +00007276
Michael J. Spencerec38de22010-10-10 22:04:20 +00007277 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Chris Lattnerf93b90c2010-09-22 04:39:11 +00007278 DAG.getIntPtrConstant(0),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007279 MachinePointerInfo(Ptr),
7280 false, false, false, 0);
Rafael Espindola094fad32009-04-08 21:14:34 +00007281
Chris Lattnerb903bed2009-06-26 21:20:29 +00007282 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00007283 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
7284 // initialexec.
7285 unsigned WrapperKind = X86ISD::Wrapper;
7286 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00007287 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00007288 } else if (is64Bit) {
7289 assert(model == TLSModel::InitialExec);
7290 OperandFlags = X86II::MO_GOTTPOFF;
7291 WrapperKind = X86ISD::WrapperRIP;
7292 } else {
7293 assert(model == TLSModel::InitialExec);
7294 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00007295 }
Eric Christopherfd179292009-08-27 18:07:15 +00007296
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007297 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
7298 // exec)
Michael J. Spencerec38de22010-10-10 22:04:20 +00007299 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
Devang Patel0d881da2010-07-06 22:08:15 +00007300 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00007301 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00007302 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007303
Rafael Espindola9a580232009-02-27 13:37:18 +00007304 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00007305 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Pete Cooperd752e0f2011-11-08 18:42:53 +00007306 MachinePointerInfo::getGOT(), false, false, false, 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00007307
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007308 // The address of the thread local variable is the add of the thread
7309 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00007310 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007311}
7312
Dan Gohman475871a2008-07-27 21:46:04 +00007313SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00007314X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) const {
Michael J. Spencerec38de22010-10-10 22:04:20 +00007315
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007316 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00007317 const GlobalValue *GV = GA->getGlobal();
Eric Christopherfd179292009-08-27 18:07:15 +00007318
Eric Christopher30ef0e52010-06-03 04:07:48 +00007319 if (Subtarget->isTargetELF()) {
7320 // TODO: implement the "local dynamic" model
7321 // TODO: implement the "initial exec"model for pic executables
Michael J. Spencerec38de22010-10-10 22:04:20 +00007322
Eric Christopher30ef0e52010-06-03 04:07:48 +00007323 // If GV is an alias then use the aliasee for determining
7324 // thread-localness.
7325 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7326 GV = GA->resolveAliasedGlobal(false);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007327
Chandler Carruth34797132012-04-08 17:20:55 +00007328 TLSModel::Model model = getTargetMachine().getTLSModel(GV);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007329
Eric Christopher30ef0e52010-06-03 04:07:48 +00007330 switch (model) {
7331 case TLSModel::GeneralDynamic:
7332 case TLSModel::LocalDynamic: // not implemented
7333 if (Subtarget->is64Bit())
7334 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
7335 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
Michael J. Spencerec38de22010-10-10 22:04:20 +00007336
Eric Christopher30ef0e52010-06-03 04:07:48 +00007337 case TLSModel::InitialExec:
7338 case TLSModel::LocalExec:
7339 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
7340 Subtarget->is64Bit());
7341 }
7342 } else if (Subtarget->isTargetDarwin()) {
7343 // Darwin only has one model of TLS. Lower to that.
7344 unsigned char OpFlag = 0;
7345 unsigned WrapperKind = Subtarget->isPICStyleRIPRel() ?
7346 X86ISD::WrapperRIP : X86ISD::Wrapper;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007347
Eric Christopher30ef0e52010-06-03 04:07:48 +00007348 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
7349 // global base reg.
7350 bool PIC32 = (getTargetMachine().getRelocationModel() == Reloc::PIC_) &&
7351 !Subtarget->is64Bit();
7352 if (PIC32)
7353 OpFlag = X86II::MO_TLVP_PIC_BASE;
7354 else
7355 OpFlag = X86II::MO_TLVP;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007356 DebugLoc DL = Op.getDebugLoc();
Devang Patel0d881da2010-07-06 22:08:15 +00007357 SDValue Result = DAG.getTargetGlobalAddress(GA->getGlobal(), DL,
Eric Christopherd8c05362010-12-09 06:25:53 +00007358 GA->getValueType(0),
Eric Christopher30ef0e52010-06-03 04:07:48 +00007359 GA->getOffset(), OpFlag);
Eric Christopher30ef0e52010-06-03 04:07:48 +00007360 SDValue Offset = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007361
Eric Christopher30ef0e52010-06-03 04:07:48 +00007362 // With PIC32, the address is actually $g + Offset.
7363 if (PIC32)
7364 Offset = DAG.getNode(ISD::ADD, DL, getPointerTy(),
7365 DAG.getNode(X86ISD::GlobalBaseReg,
7366 DebugLoc(), getPointerTy()),
7367 Offset);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007368
Eric Christopher30ef0e52010-06-03 04:07:48 +00007369 // Lowering the machine isd will make sure everything is in the right
7370 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007371 SDValue Chain = DAG.getEntryNode();
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007372 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Eric Christopherd8c05362010-12-09 06:25:53 +00007373 SDValue Args[] = { Chain, Offset };
7374 Chain = DAG.getNode(X86ISD::TLSCALL, DL, NodeTys, Args, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007375
Eric Christopher30ef0e52010-06-03 04:07:48 +00007376 // TLSCALL will be codegen'ed as call. Inform MFI that function has calls.
7377 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
7378 MFI->setAdjustsStack(true);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00007379
Eric Christopher30ef0e52010-06-03 04:07:48 +00007380 // And our return value (tls address) is in the standard call return value
7381 // location.
Eric Christopherd8c05362010-12-09 06:25:53 +00007382 unsigned Reg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
Evan Chengfd230df2011-10-19 22:22:54 +00007383 return DAG.getCopyFromReg(Chain, DL, Reg, getPointerTy(),
7384 Chain.getValue(1));
Anton Korobeynikovd4a19b62012-02-11 17:26:53 +00007385 } else if (Subtarget->isTargetWindows()) {
7386 // Just use the implicit TLS architecture
7387 // Need to generate someting similar to:
7388 // mov rdx, qword [gs:abs 58H]; Load pointer to ThreadLocalStorage
7389 // ; from TEB
7390 // mov ecx, dword [rel _tls_index]: Load index (from C runtime)
7391 // mov rcx, qword [rdx+rcx*8]
7392 // mov eax, .tls$:tlsvar
7393 // [rax+rcx] contains the address
7394 // Windows 64bit: gs:0x58
7395 // Windows 32bit: fs:__tls_array
7396
7397 // If GV is an alias then use the aliasee for determining
7398 // thread-localness.
7399 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
7400 GV = GA->resolveAliasedGlobal(false);
7401 DebugLoc dl = GA->getDebugLoc();
7402 SDValue Chain = DAG.getEntryNode();
7403
7404 // Get the Thread Pointer, which is %fs:__tls_array (32-bit) or
7405 // %gs:0x58 (64-bit).
7406 Value *Ptr = Constant::getNullValue(Subtarget->is64Bit()
7407 ? Type::getInt8PtrTy(*DAG.getContext(),
7408 256)
7409 : Type::getInt32PtrTy(*DAG.getContext(),
7410 257));
7411
7412 SDValue ThreadPointer = DAG.getLoad(getPointerTy(), dl, Chain,
7413 Subtarget->is64Bit()
7414 ? DAG.getIntPtrConstant(0x58)
7415 : DAG.getExternalSymbol("_tls_array",
7416 getPointerTy()),
7417 MachinePointerInfo(Ptr),
7418 false, false, false, 0);
7419
7420 // Load the _tls_index variable
7421 SDValue IDX = DAG.getExternalSymbol("_tls_index", getPointerTy());
7422 if (Subtarget->is64Bit())
7423 IDX = DAG.getExtLoad(ISD::ZEXTLOAD, dl, getPointerTy(), Chain,
7424 IDX, MachinePointerInfo(), MVT::i32,
7425 false, false, 0);
7426 else
7427 IDX = DAG.getLoad(getPointerTy(), dl, Chain, IDX, MachinePointerInfo(),
7428 false, false, false, 0);
7429
7430 SDValue Scale = DAG.getConstant(Log2_64_Ceil(TD->getPointerSize()),
7431 getPointerTy());
7432 IDX = DAG.getNode(ISD::SHL, dl, getPointerTy(), IDX, Scale);
7433
7434 SDValue res = DAG.getNode(ISD::ADD, dl, getPointerTy(), ThreadPointer, IDX);
7435 res = DAG.getLoad(getPointerTy(), dl, Chain, res, MachinePointerInfo(),
7436 false, false, false, 0);
7437
7438 // Get the offset of start of .tls section
7439 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), dl,
7440 GA->getValueType(0),
7441 GA->getOffset(), X86II::MO_SECREL);
7442 SDValue Offset = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), TGA);
7443
7444 // The address of the thread local variable is the add of the thread
7445 // pointer with the offset of the variable.
7446 return DAG.getNode(ISD::ADD, dl, getPointerTy(), res, Offset);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00007447 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007448
David Blaikie4d6ccb52012-01-20 21:51:11 +00007449 llvm_unreachable("TLS not implemented for this target.");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007450}
7451
Evan Cheng0db9fe62006-04-25 20:13:52 +00007452
Chad Rosierb90d2a92012-01-03 23:19:12 +00007453/// LowerShiftParts - Lower SRA_PARTS and friends, which return two i32 values
7454/// and take a 2 x i32 value to shift plus a shift amount.
7455SDValue X86TargetLowering::LowerShiftParts(SDValue Op, SelectionDAG &DAG) const{
Dan Gohman4c1fa612008-03-03 22:22:09 +00007456 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00007457 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007458 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007459 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007460 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00007461 SDValue ShOpLo = Op.getOperand(0);
7462 SDValue ShOpHi = Op.getOperand(1);
7463 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00007464 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00007465 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00007466 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00007467
Dan Gohman475871a2008-07-27 21:46:04 +00007468 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007469 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007470 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
7471 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007472 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007473 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
7474 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007475 }
Evan Chenge3413162006-01-09 18:33:28 +00007476
Owen Anderson825b72b2009-08-11 20:47:22 +00007477 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
7478 DAG.getConstant(VTBits, MVT::i8));
Chris Lattnerccfea352010-02-22 00:28:59 +00007479 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00007480 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00007481
Dan Gohman475871a2008-07-27 21:46:04 +00007482 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00007483 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00007484 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
7485 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00007486
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007487 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00007488 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7489 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007490 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007491 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
7492 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00007493 }
7494
Dan Gohman475871a2008-07-27 21:46:04 +00007495 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00007496 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007497}
Evan Chenga3195e82006-01-12 22:54:21 +00007498
Dan Gohmand858e902010-04-17 15:26:15 +00007499SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op,
7500 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00007501 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00007502
Dale Johannesen0488fb62010-09-30 23:57:10 +00007503 if (SrcVT.isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007504 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007505
Owen Anderson825b72b2009-08-11 20:47:22 +00007506 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00007507 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007508
Eli Friedman36df4992009-05-27 00:47:34 +00007509 // These are really Legal; return the operand so the caller accepts it as
7510 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007511 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00007512 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00007513 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00007514 Subtarget->is64Bit()) {
7515 return Op;
7516 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007517
Bruno Cardoso Lopesa511b8e2011-08-09 17:39:01 +00007518 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00007519 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00007520 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00007521 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007522 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00007523 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00007524 StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007525 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007526 false, false, 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00007527 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
7528}
Evan Cheng0db9fe62006-04-25 20:13:52 +00007529
Owen Andersone50ed302009-08-10 22:56:29 +00007530SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Michael J. Spencerec38de22010-10-10 22:04:20 +00007531 SDValue StackSlot,
Dan Gohmand858e902010-04-17 15:26:15 +00007532 SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007533 // Build the FILD
Chris Lattner492a43e2010-09-22 01:28:21 +00007534 DebugLoc DL = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00007535 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00007536 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007537 if (useSSE)
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00007538 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Glue);
Chris Lattner5a88b832007-02-25 07:10:00 +00007539 else
Owen Anderson825b72b2009-08-11 20:47:22 +00007540 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007541
Chris Lattner492a43e2010-09-22 01:28:21 +00007542 unsigned ByteSize = SrcVT.getSizeInBits()/8;
Michael J. Spencerec38de22010-10-10 22:04:20 +00007543
Stuart Hastings84be9582011-06-02 15:57:11 +00007544 FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(StackSlot);
7545 MachineMemOperand *MMO;
7546 if (FI) {
7547 int SSFI = FI->getIndex();
7548 MMO =
7549 DAG.getMachineFunction()
7550 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7551 MachineMemOperand::MOLoad, ByteSize, ByteSize);
7552 } else {
7553 MMO = cast<LoadSDNode>(StackSlot)->getMemOperand();
7554 StackSlot = StackSlot.getOperand(1);
7555 }
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007556 SDValue Ops[] = { Chain, StackSlot, DAG.getValueType(SrcVT) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007557 SDValue Result = DAG.getMemIntrinsicNode(useSSE ? X86ISD::FILD_FLAG :
7558 X86ISD::FILD, DL,
7559 Tys, Ops, array_lengthof(Ops),
7560 SrcVT, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007561
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007562 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00007563 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00007564 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007565
7566 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
7567 // shouldn't be necessary except that RFP cannot be live across
7568 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007569 MachineFunction &MF = DAG.getMachineFunction();
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007570 unsigned SSFISize = Op.getValueType().getSizeInBits()/8;
7571 int SSFI = MF.getFrameInfo()->CreateStackObject(SSFISize, SSFISize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007572 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00007573 Tys = DAG.getVTList(MVT::Other);
Benjamin Kramer7f1a5602009-12-29 16:57:26 +00007574 SDValue Ops[] = {
7575 Chain, Result, StackSlot, DAG.getValueType(Op.getValueType()), InFlag
7576 };
Chris Lattner492a43e2010-09-22 01:28:21 +00007577 MachineMemOperand *MMO =
7578 DAG.getMachineFunction()
7579 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
Bob Wilsoneafca4e2010-09-22 17:35:14 +00007580 MachineMemOperand::MOStore, SSFISize, SSFISize);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007581
Chris Lattner492a43e2010-09-22 01:28:21 +00007582 Chain = DAG.getMemIntrinsicNode(X86ISD::FST, DL, Tys,
7583 Ops, array_lengthof(Ops),
7584 Op.getValueType(), MMO);
7585 Result = DAG.getLoad(Op.getValueType(), DL, Chain, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007586 MachinePointerInfo::getFixedStack(SSFI),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007587 false, false, false, 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007588 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007589
Evan Cheng0db9fe62006-04-25 20:13:52 +00007590 return Result;
7591}
7592
Bill Wendling8b8a6362009-01-17 03:56:04 +00007593// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007594SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op,
7595 SelectionDAG &DAG) const {
Bill Wendling397ae212012-01-05 02:13:20 +00007596 // This algorithm is not obvious. Here it is what we're trying to output:
Bill Wendling8b8a6362009-01-17 03:56:04 +00007597 /*
Bill Wendling397ae212012-01-05 02:13:20 +00007598 movq %rax, %xmm0
7599 punpckldq (c0), %xmm0 // c0: (uint4){ 0x43300000U, 0x45300000U, 0U, 0U }
7600 subpd (c1), %xmm0 // c1: (double2){ 0x1.0p52, 0x1.0p52 * 0x1.0p32 }
7601 #ifdef __SSE3__
7602 haddpd %xmm0, %xmm0
7603 #else
7604 pshufd $0x4e, %xmm0, %xmm1
7605 addpd %xmm1, %xmm0
7606 #endif
Bill Wendling8b8a6362009-01-17 03:56:04 +00007607 */
Dale Johannesen040225f2008-10-21 23:07:49 +00007608
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007609 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00007610 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00007611
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007612 // Build some magic constants.
Chris Lattner7302d802012-02-06 21:56:39 +00007613 const uint32_t CV0[] = { 0x43300000, 0x45300000, 0, 0 };
7614 Constant *C0 = ConstantDataVector::get(*Context, CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007615 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007616
Chris Lattner97484792012-01-25 09:56:22 +00007617 SmallVector<Constant*,2> CV1;
7618 CV1.push_back(
Chris Lattner4ca829e2012-01-25 06:02:56 +00007619 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Chris Lattner97484792012-01-25 09:56:22 +00007620 CV1.push_back(
7621 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
7622 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007623 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007624
Bill Wendling397ae212012-01-05 02:13:20 +00007625 // Load the 64-bit value into an XMM register.
7626 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64,
7627 Op.getOperand(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007628 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Chris Lattnere8639032010-09-21 06:22:23 +00007629 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007630 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007631 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32,
7632 DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, XR1),
7633 CLod0);
7634
Owen Anderson825b72b2009-08-11 20:47:22 +00007635 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Chris Lattnere8639032010-09-21 06:22:23 +00007636 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007637 false, false, false, 16);
Bill Wendling397ae212012-01-05 02:13:20 +00007638 SDValue XR2F = DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Unpck1);
Owen Anderson825b72b2009-08-11 20:47:22 +00007639 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling397ae212012-01-05 02:13:20 +00007640 SDValue Result;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007641
Craig Topperd0a31172012-01-10 06:37:29 +00007642 if (Subtarget->hasSSE3()) {
Bill Wendling397ae212012-01-05 02:13:20 +00007643 // FIXME: The 'haddpd' instruction may be slower than 'movhlps + addsd'.
7644 Result = DAG.getNode(X86ISD::FHADD, dl, MVT::v2f64, Sub, Sub);
7645 } else {
7646 SDValue S2F = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, Sub);
7647 SDValue Shuffle = getTargetShuffleNode(X86ISD::PSHUFD, dl, MVT::v4i32,
7648 S2F, 0x4E, DAG);
7649 Result = DAG.getNode(ISD::FADD, dl, MVT::v2f64,
7650 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Shuffle),
7651 Sub);
7652 }
7653
7654 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Result,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00007655 DAG.getIntPtrConstant(0));
7656}
7657
Bill Wendling8b8a6362009-01-17 03:56:04 +00007658// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
Dan Gohmand858e902010-04-17 15:26:15 +00007659SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op,
7660 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007661 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007662 // FP constant to bias correct the final result.
7663 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00007664 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007665
7666 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00007667 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
Eli Friedman6cdc1f42011-08-02 18:38:35 +00007668 Op.getOperand(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007669
Eli Friedmanf3704762011-08-29 21:15:46 +00007670 // Zero out the upper parts of the register.
Craig Topper12216172012-01-13 08:12:35 +00007671 Load = getShuffleVectorZeroOrUndef(Load, 0, true, Subtarget, DAG);
Eli Friedmanf3704762011-08-29 21:15:46 +00007672
Owen Anderson825b72b2009-08-11 20:47:22 +00007673 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007674 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007675 DAG.getIntPtrConstant(0));
7676
7677 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007678 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007679 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007680 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007681 MVT::v2f64, Load)),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007682 DAG.getNode(ISD::BITCAST, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00007683 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00007684 MVT::v2f64, Bias)));
7685 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007686 DAG.getNode(ISD::BITCAST, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00007687 DAG.getIntPtrConstant(0));
7688
7689 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00007690 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00007691
7692 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00007693 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00007694
Owen Anderson825b72b2009-08-11 20:47:22 +00007695 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007696 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00007697 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00007698 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007699 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00007700 }
7701
7702 // Handle final rounding.
7703 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00007704}
7705
Dan Gohmand858e902010-04-17 15:26:15 +00007706SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op,
7707 SelectionDAG &DAG) const {
Evan Chenga06ec9e2009-01-19 08:08:22 +00007708 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007709 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00007710
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007711 // Since UINT_TO_FP is legal (it's marked custom), dag combiner won't
Evan Chenga06ec9e2009-01-19 08:08:22 +00007712 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
7713 // the optimization here.
7714 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00007715 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00007716
Owen Andersone50ed302009-08-10 22:56:29 +00007717 EVT SrcVT = N0.getValueType();
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007718 EVT DstVT = Op.getValueType();
7719 if (SrcVT == MVT::i64 && DstVT == MVT::f64 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007720 return LowerUINT_TO_FP_i64(Op, DAG);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007721 else if (SrcVT == MVT::i32 && X86ScalarSSEf64)
Bill Wendling8b8a6362009-01-17 03:56:04 +00007722 return LowerUINT_TO_FP_i32(Op, DAG);
Bill Wendlingf6c07472012-01-10 19:41:30 +00007723 else if (Subtarget->is64Bit() &&
7724 SrcVT == MVT::i64 && DstVT == MVT::f32)
Bill Wendling397ae212012-01-05 02:13:20 +00007725 return SDValue();
Eli Friedman948e95a2009-05-23 09:59:16 +00007726
7727 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00007728 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007729 if (SrcVT == MVT::i32) {
7730 SDValue WordOff = DAG.getConstant(4, getPointerTy());
7731 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
7732 getPointerTy(), StackSlot, WordOff);
7733 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007734 StackSlot, MachinePointerInfo(),
7735 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007736 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007737 OffsetSlot, MachinePointerInfo(),
7738 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007739 SDValue Fild = BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
7740 return Fild;
7741 }
7742
7743 assert(SrcVT == MVT::i64 && "Unexpected type in UINT_TO_FP");
7744 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendlingf6c07472012-01-10 19:41:30 +00007745 StackSlot, MachinePointerInfo(),
Chris Lattner8026a9d2010-09-21 17:50:43 +00007746 false, false, 0);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007747 // For i64 source, we need to add the appropriate power of 2 if the input
7748 // was negative. This is the same as the optimization in
7749 // DAGTypeLegalizer::ExpandIntOp_UNIT_TO_FP, and for it to be safe here,
7750 // we must be careful to do the computation in x87 extended precision, not
7751 // in SSE. (The generic code can't know it's OK to do this, or how to.)
Chris Lattner492a43e2010-09-22 01:28:21 +00007752 int SSFI = cast<FrameIndexSDNode>(StackSlot)->getIndex();
7753 MachineMemOperand *MMO =
7754 DAG.getMachineFunction()
7755 .getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7756 MachineMemOperand::MOLoad, 8, 8);
Michael J. Spencerec38de22010-10-10 22:04:20 +00007757
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007758 SDVTList Tys = DAG.getVTList(MVT::f80, MVT::Other);
7759 SDValue Ops[] = { Store, StackSlot, DAG.getValueType(MVT::i64) };
Chris Lattner492a43e2010-09-22 01:28:21 +00007760 SDValue Fild = DAG.getMemIntrinsicNode(X86ISD::FILD, dl, Tys, Ops, 3,
7761 MVT::i64, MMO);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007762
7763 APInt FF(32, 0x5F800000ULL);
7764
7765 // Check whether the sign bit is set.
7766 SDValue SignSet = DAG.getSetCC(dl, getSetCCResultType(MVT::i64),
7767 Op.getOperand(0), DAG.getConstant(0, MVT::i64),
7768 ISD::SETLT);
7769
7770 // Build a 64 bit pair (0, FF) in the constant pool, with FF in the lo bits.
7771 SDValue FudgePtr = DAG.getConstantPool(
7772 ConstantInt::get(*DAG.getContext(), FF.zext(64)),
7773 getPointerTy());
7774
7775 // Get a pointer to FF if the sign bit was set, or to 0 otherwise.
7776 SDValue Zero = DAG.getIntPtrConstant(0);
7777 SDValue Four = DAG.getIntPtrConstant(4);
7778 SDValue Offset = DAG.getNode(ISD::SELECT, dl, Zero.getValueType(), SignSet,
7779 Zero, Four);
7780 FudgePtr = DAG.getNode(ISD::ADD, dl, getPointerTy(), FudgePtr, Offset);
7781
7782 // Load the value out, extending it from f32 to f80.
7783 // FIXME: Avoid the extend by constructing the right constant pool?
Stuart Hastingsa9011292011-02-16 16:23:55 +00007784 SDValue Fudge = DAG.getExtLoad(ISD::EXTLOAD, dl, MVT::f80, DAG.getEntryNode(),
Chris Lattnere8639032010-09-21 06:22:23 +00007785 FudgePtr, MachinePointerInfo::getConstantPool(),
7786 MVT::f32, false, false, 4);
Dale Johannesen8d908eb2010-05-15 18:51:12 +00007787 // Extend everything to 80 bits to force it to be done on x87.
7788 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::f80, Fild, Fudge);
7789 return DAG.getNode(ISD::FP_ROUND, dl, DstVT, Add, DAG.getIntPtrConstant(0));
Bill Wendling8b8a6362009-01-17 03:56:04 +00007790}
7791
Dan Gohman475871a2008-07-27 21:46:04 +00007792std::pair<SDValue,SDValue> X86TargetLowering::
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007793FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned, bool IsReplace) const {
Chris Lattner07290932010-09-22 01:05:16 +00007794 DebugLoc DL = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00007795
Owen Andersone50ed302009-08-10 22:56:29 +00007796 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00007797
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007798 if (!IsSigned && !isIntegerTypeFTOL(DstTy)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007799 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
7800 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00007801 }
7802
Owen Anderson825b72b2009-08-11 20:47:22 +00007803 assert(DstTy.getSimpleVT() <= MVT::i64 &&
7804 DstTy.getSimpleVT() >= MVT::i16 &&
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007805 "Unknown FP_TO_INT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00007806
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007807 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00007808 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00007809 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007810 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00007811 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007812 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00007813 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00007814 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00007815
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007816 // We lower FP->int64 either into FISTP64 followed by a load from a temporary
7817 // stack slot, or into the FTOL runtime function.
Evan Cheng87c89352007-10-15 20:11:21 +00007818 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00007819 unsigned MemSize = DstTy.getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00007820 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Dan Gohman475871a2008-07-27 21:46:04 +00007821 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eric Christopherfd179292009-08-27 18:07:15 +00007822
Evan Cheng0db9fe62006-04-25 20:13:52 +00007823 unsigned Opc;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007824 if (!IsSigned && isIntegerTypeFTOL(DstTy))
7825 Opc = X86ISD::WIN_FTOL;
7826 else
7827 switch (DstTy.getSimpleVT().SimpleTy) {
7828 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
7829 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
7830 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
7831 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
7832 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007833
Dan Gohman475871a2008-07-27 21:46:04 +00007834 SDValue Chain = DAG.getEntryNode();
7835 SDValue Value = Op.getOperand(0);
Chris Lattner492a43e2010-09-22 01:28:21 +00007836 EVT TheVT = Op.getOperand(0).getValueType();
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007837 // FIXME This causes a redundant load/store if the SSE-class value is already
7838 // in memory, such as if it is on the callstack.
Chris Lattner492a43e2010-09-22 01:28:21 +00007839 if (isScalarFPTypeInSSEReg(TheVT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007840 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Chris Lattner07290932010-09-22 01:05:16 +00007841 Chain = DAG.getStore(Chain, DL, Value, StackSlot,
Chris Lattnere8639032010-09-21 06:22:23 +00007842 MachinePointerInfo::getFixedStack(SSFI),
David Greene67c9d422010-02-15 16:53:33 +00007843 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007844 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00007845 SDValue Ops[] = {
Chris Lattner492a43e2010-09-22 01:28:21 +00007846 Chain, StackSlot, DAG.getValueType(TheVT)
Chris Lattner5a88b832007-02-25 07:10:00 +00007847 };
Michael J. Spencerec38de22010-10-10 22:04:20 +00007848
Chris Lattner492a43e2010-09-22 01:28:21 +00007849 MachineMemOperand *MMO =
7850 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7851 MachineMemOperand::MOLoad, MemSize, MemSize);
7852 Value = DAG.getMemIntrinsicNode(X86ISD::FLD, DL, Tys, Ops, 3,
7853 DstTy, MMO);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007854 Chain = Value.getValue(1);
David Greene3f2bf852009-11-12 20:49:22 +00007855 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize, false);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007856 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
7857 }
Michael J. Spencerec38de22010-10-10 22:04:20 +00007858
Chris Lattner07290932010-09-22 01:05:16 +00007859 MachineMemOperand *MMO =
7860 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
7861 MachineMemOperand::MOStore, MemSize, MemSize);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007862
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007863 if (Opc != X86ISD::WIN_FTOL) {
7864 // Build the FP_TO_INT*_IN_MEM
7865 SDValue Ops[] = { Chain, Value, StackSlot };
7866 SDValue FIST = DAG.getMemIntrinsicNode(Opc, DL, DAG.getVTList(MVT::Other),
7867 Ops, 3, DstTy, MMO);
7868 return std::make_pair(FIST, StackSlot);
7869 } else {
7870 SDValue ftol = DAG.getNode(X86ISD::WIN_FTOL, DL,
7871 DAG.getVTList(MVT::Other, MVT::Glue),
7872 Chain, Value);
7873 SDValue eax = DAG.getCopyFromReg(ftol, DL, X86::EAX,
7874 MVT::i32, ftol.getValue(1));
7875 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), DL, X86::EDX,
7876 MVT::i32, eax.getValue(2));
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007877 SDValue Ops[] = { eax, edx };
7878 SDValue pair = IsReplace
7879 ? DAG.getNode(ISD::BUILD_PAIR, DL, MVT::i64, Ops, 2)
7880 : DAG.getMergeValues(Ops, 2, DL);
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007881 return std::make_pair(pair, SDValue());
7882 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007883}
7884
Dan Gohmand858e902010-04-17 15:26:15 +00007885SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op,
7886 SelectionDAG &DAG) const {
Dale Johannesen0488fb62010-09-30 23:57:10 +00007887 if (Op.getValueType().isVector())
Eli Friedman23ef1052009-06-06 03:57:58 +00007888 return SDValue();
Eli Friedman23ef1052009-06-06 03:57:58 +00007889
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007890 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7891 /*IsSigned=*/ true, /*IsReplace=*/ false);
Dan Gohman475871a2008-07-27 21:46:04 +00007892 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00007893 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
7894 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00007895
Michael J. Spencer1a2d0612012-02-24 19:01:22 +00007896 if (StackSlot.getNode())
7897 // Load the result.
7898 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7899 FIST, StackSlot, MachinePointerInfo(),
7900 false, false, false, 0);
7901 else
7902 // The node is the result.
7903 return FIST;
Chris Lattner27a6c732007-11-24 07:07:01 +00007904}
7905
Dan Gohmand858e902010-04-17 15:26:15 +00007906SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op,
7907 SelectionDAG &DAG) const {
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007908 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG,
7909 /*IsSigned=*/ false, /*IsReplace=*/ false);
Eli Friedman948e95a2009-05-23 09:59:16 +00007910 SDValue FIST = Vals.first, StackSlot = Vals.second;
7911 assert(FIST.getNode() && "Unexpected failure");
7912
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +00007913 if (StackSlot.getNode())
7914 // Load the result.
7915 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
7916 FIST, StackSlot, MachinePointerInfo(),
7917 false, false, false, 0);
7918 else
7919 // The node is the result.
7920 return FIST;
Eli Friedman948e95a2009-05-23 09:59:16 +00007921}
7922
Dan Gohmand858e902010-04-17 15:26:15 +00007923SDValue X86TargetLowering::LowerFABS(SDValue Op,
7924 SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007925 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007926 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007927 EVT VT = Op.getValueType();
7928 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007929 if (VT.isVector())
7930 EltVT = VT.getVectorElementType();
Chris Lattner4ca829e2012-01-25 06:02:56 +00007931 Constant *C;
Owen Anderson825b72b2009-08-11 20:47:22 +00007932 if (EltVT == MVT::f64) {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007933 C = ConstantVector::getSplat(2,
7934 ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007935 } else {
Chris Lattner4ca829e2012-01-25 06:02:56 +00007936 C = ConstantVector::getSplat(4,
7937 ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
Evan Cheng0db9fe62006-04-25 20:13:52 +00007938 }
Evan Cheng1606e8e2009-03-13 07:51:59 +00007939 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007940 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007941 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007942 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007943 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00007944}
7945
Dan Gohmand858e902010-04-17 15:26:15 +00007946SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007947 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007948 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007949 EVT VT = Op.getValueType();
7950 EVT EltVT = VT;
Chad Rosiera860b182011-12-15 01:02:25 +00007951 unsigned NumElts = VT == MVT::f64 ? 2 : 4;
7952 if (VT.isVector()) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007953 EltVT = VT.getVectorElementType();
Chad Rosiera860b182011-12-15 01:02:25 +00007954 NumElts = VT.getVectorNumElements();
7955 }
Chris Lattner4ca829e2012-01-25 06:02:56 +00007956 Constant *C;
7957 if (EltVT == MVT::f64)
7958 C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
7959 else
7960 C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
7961 C = ConstantVector::getSplat(NumElts, C);
Evan Cheng1606e8e2009-03-13 07:51:59 +00007962 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00007963 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00007964 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007965 false, false, false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00007966 if (VT.isVector()) {
Chad Rosiera860b182011-12-15 01:02:25 +00007967 MVT XORVT = VT.getSizeInBits() == 128 ? MVT::v2i64 : MVT::v4i64;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007968 return DAG.getNode(ISD::BITCAST, dl, VT,
Chad Rosiera860b182011-12-15 01:02:25 +00007969 DAG.getNode(ISD::XOR, dl, XORVT,
7970 DAG.getNode(ISD::BITCAST, dl, XORVT,
Dale Johannesenace16102009-02-03 19:33:06 +00007971 Op.getOperand(0)),
Chad Rosiera860b182011-12-15 01:02:25 +00007972 DAG.getNode(ISD::BITCAST, dl, XORVT, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00007973 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00007974 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00007975 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007976}
7977
Dan Gohmand858e902010-04-17 15:26:15 +00007978SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) const {
Owen Andersona90b3dc2009-07-15 21:51:10 +00007979 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00007980 SDValue Op0 = Op.getOperand(0);
7981 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007982 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00007983 EVT VT = Op.getValueType();
7984 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00007985
7986 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007987 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007988 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00007989 SrcVT = VT;
7990 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007991 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00007992 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00007993 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007994 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00007995 }
7996
7997 // At this point the operands and the result should have the same
7998 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00007999
Evan Cheng68c47cb2007-01-05 07:55:56 +00008000 // First get the sign bit of second operand.
Chad Rosier01d426e2011-12-15 01:16:09 +00008001 SmallVector<Constant*,4> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00008002 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008003 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
8004 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008005 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008006 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
8007 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8008 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8009 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008010 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008011 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008012 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008013 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008014 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008015 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008016 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008017
8018 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00008019 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008020 // Op0 is MVT::f32, Op1 is MVT::f64.
8021 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
8022 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
8023 DAG.getConstant(32, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00008024 SignBit = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, SignBit);
Owen Anderson825b72b2009-08-11 20:47:22 +00008025 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00008026 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00008027 }
8028
Evan Cheng73d6cf12007-01-05 21:37:56 +00008029 // Clear first operand sign bit.
8030 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00008031 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008032 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
8033 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008034 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00008035 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
8036 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8037 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
8038 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00008039 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00008040 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00008041 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008042 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +00008043 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00008044 false, false, false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00008045 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00008046
8047 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00008048 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00008049}
8050
Stuart Hastings4fd0dee2011-06-01 04:39:42 +00008051SDValue X86TargetLowering::LowerFGETSIGN(SDValue Op, SelectionDAG &DAG) const {
8052 SDValue N0 = Op.getOperand(0);
8053 DebugLoc dl = Op.getDebugLoc();
8054 EVT VT = Op.getValueType();
8055
8056 // Lower ISD::FGETSIGN to (AND (X86ISD::FGETSIGNx86 ...) 1).
8057 SDValue xFGETSIGN = DAG.getNode(X86ISD::FGETSIGNx86, dl, VT, N0,
8058 DAG.getConstant(1, VT));
8059 return DAG.getNode(ISD::AND, dl, VT, xFGETSIGN, DAG.getConstant(1, VT));
8060}
8061
Dan Gohman076aee32009-03-04 19:44:21 +00008062/// Emit nodes that will be selected as "test Op0,Op0", or something
8063/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008064SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008065 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008066 DebugLoc dl = Op.getDebugLoc();
8067
Dan Gohman31125812009-03-07 01:58:32 +00008068 // CF and OF aren't always set the way we want. Determine which
8069 // of these we need.
8070 bool NeedCF = false;
8071 bool NeedOF = false;
8072 switch (X86CC) {
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008073 default: break;
Dan Gohman31125812009-03-07 01:58:32 +00008074 case X86::COND_A: case X86::COND_AE:
8075 case X86::COND_B: case X86::COND_BE:
8076 NeedCF = true;
8077 break;
8078 case X86::COND_G: case X86::COND_GE:
8079 case X86::COND_L: case X86::COND_LE:
8080 case X86::COND_O: case X86::COND_NO:
8081 NeedOF = true;
8082 break;
Dan Gohman31125812009-03-07 01:58:32 +00008083 }
8084
Dan Gohman076aee32009-03-04 19:44:21 +00008085 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00008086 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
8087 // we prove that the arithmetic won't overflow, we can't use OF or CF.
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008088 if (Op.getResNo() != 0 || NeedOF || NeedCF)
8089 // Emit a CMP with 0, which is the TEST pattern.
8090 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8091 DAG.getConstant(0, Op.getValueType()));
8092
8093 unsigned Opcode = 0;
8094 unsigned NumOperands = 0;
8095 switch (Op.getNode()->getOpcode()) {
8096 case ISD::ADD:
8097 // Due to an isel shortcoming, be conservative if this add is likely to be
8098 // selected as part of a load-modify-store instruction. When the root node
8099 // in a match is a store, isel doesn't know how to remap non-chain non-flag
8100 // uses of other nodes in the match, such as the ADD in this case. This
8101 // leads to the ADD being left around and reselected, with the result being
8102 // two adds in the output. Alas, even if none our users are stores, that
8103 // doesn't prove we're O.K. Ergo, if we have any parents that aren't
8104 // CopyToReg or SETCC, eschew INC/DEC. A better fix seems to require
8105 // climbing the DAG back to the root, and it doesn't seem to be worth the
8106 // effort.
8107 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
Pete Cooper2d496892011-11-15 21:57:53 +00008108 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8109 if (UI->getOpcode() != ISD::CopyToReg &&
8110 UI->getOpcode() != ISD::SETCC &&
8111 UI->getOpcode() != ISD::STORE)
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008112 goto default_case;
8113
8114 if (ConstantSDNode *C =
8115 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
8116 // An add of one will be selected as an INC.
8117 if (C->getAPIntValue() == 1) {
8118 Opcode = X86ISD::INC;
8119 NumOperands = 1;
8120 break;
Dan Gohmane220c4b2009-09-18 19:59:53 +00008121 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008122
8123 // An add of negative one (subtract of one) will be selected as a DEC.
8124 if (C->getAPIntValue().isAllOnesValue()) {
8125 Opcode = X86ISD::DEC;
8126 NumOperands = 1;
8127 break;
8128 }
Dan Gohman076aee32009-03-04 19:44:21 +00008129 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008130
8131 // Otherwise use a regular EFLAGS-setting add.
8132 Opcode = X86ISD::ADD;
8133 NumOperands = 2;
8134 break;
8135 case ISD::AND: {
8136 // If the primary and result isn't used, don't bother using X86ISD::AND,
8137 // because a TEST instruction will be better.
8138 bool NonFlagUse = false;
8139 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8140 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
8141 SDNode *User = *UI;
8142 unsigned UOpNo = UI.getOperandNo();
8143 if (User->getOpcode() == ISD::TRUNCATE && User->hasOneUse()) {
8144 // Look pass truncate.
8145 UOpNo = User->use_begin().getOperandNo();
8146 User = *User->use_begin();
8147 }
8148
8149 if (User->getOpcode() != ISD::BRCOND &&
8150 User->getOpcode() != ISD::SETCC &&
8151 (User->getOpcode() != ISD::SELECT || UOpNo != 0)) {
8152 NonFlagUse = true;
8153 break;
8154 }
Dan Gohman076aee32009-03-04 19:44:21 +00008155 }
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008156
8157 if (!NonFlagUse)
8158 break;
8159 }
8160 // FALL THROUGH
8161 case ISD::SUB:
8162 case ISD::OR:
8163 case ISD::XOR:
8164 // Due to the ISEL shortcoming noted above, be conservative if this op is
8165 // likely to be selected as part of a load-modify-store instruction.
8166 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
8167 UE = Op.getNode()->use_end(); UI != UE; ++UI)
8168 if (UI->getOpcode() == ISD::STORE)
8169 goto default_case;
8170
8171 // Otherwise use a regular EFLAGS-setting instruction.
8172 switch (Op.getNode()->getOpcode()) {
8173 default: llvm_unreachable("unexpected operator!");
8174 case ISD::SUB: Opcode = X86ISD::SUB; break;
8175 case ISD::OR: Opcode = X86ISD::OR; break;
8176 case ISD::XOR: Opcode = X86ISD::XOR; break;
8177 case ISD::AND: Opcode = X86ISD::AND; break;
8178 }
8179
8180 NumOperands = 2;
8181 break;
8182 case X86ISD::ADD:
8183 case X86ISD::SUB:
8184 case X86ISD::INC:
8185 case X86ISD::DEC:
8186 case X86ISD::OR:
8187 case X86ISD::XOR:
8188 case X86ISD::AND:
8189 return SDValue(Op.getNode(), 1);
8190 default:
8191 default_case:
8192 break;
Dan Gohman076aee32009-03-04 19:44:21 +00008193 }
8194
Bill Wendlingc25ccf82010-06-28 21:08:32 +00008195 if (Opcode == 0)
8196 // Emit a CMP with 0, which is the TEST pattern.
8197 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
8198 DAG.getConstant(0, Op.getValueType()));
8199
8200 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
8201 SmallVector<SDValue, 4> Ops;
8202 for (unsigned i = 0; i != NumOperands; ++i)
8203 Ops.push_back(Op.getOperand(i));
8204
8205 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
8206 DAG.ReplaceAllUsesWith(Op, New);
8207 return SDValue(New.getNode(), 1);
Dan Gohman076aee32009-03-04 19:44:21 +00008208}
8209
8210/// Emit nodes that will be selected as "cmp Op0,Op1", or something
8211/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00008212SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
Evan Cheng552f09a2010-04-26 19:06:11 +00008213 SelectionDAG &DAG) const {
Dan Gohman076aee32009-03-04 19:44:21 +00008214 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
8215 if (C->getAPIntValue() == 0)
Evan Cheng552f09a2010-04-26 19:06:11 +00008216 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00008217
8218 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00008219 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00008220}
8221
Evan Chengd40d03e2010-01-06 19:38:29 +00008222/// LowerToBT - Result of 'and' is compared against zero. Turn it into a BT node
8223/// if it's possible.
Evan Cheng5528e7b2010-04-21 01:47:12 +00008224SDValue X86TargetLowering::LowerToBT(SDValue And, ISD::CondCode CC,
8225 DebugLoc dl, SelectionDAG &DAG) const {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008226 SDValue Op0 = And.getOperand(0);
8227 SDValue Op1 = And.getOperand(1);
8228 if (Op0.getOpcode() == ISD::TRUNCATE)
8229 Op0 = Op0.getOperand(0);
8230 if (Op1.getOpcode() == ISD::TRUNCATE)
8231 Op1 = Op1.getOperand(0);
8232
Evan Chengd40d03e2010-01-06 19:38:29 +00008233 SDValue LHS, RHS;
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008234 if (Op1.getOpcode() == ISD::SHL)
8235 std::swap(Op0, Op1);
8236 if (Op0.getOpcode() == ISD::SHL) {
Evan Cheng2c755ba2010-02-27 07:36:59 +00008237 if (ConstantSDNode *And00C = dyn_cast<ConstantSDNode>(Op0.getOperand(0)))
8238 if (And00C->getZExtValue() == 1) {
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008239 // If we looked past a truncate, check that it's only truncating away
8240 // known zeros.
8241 unsigned BitWidth = Op0.getValueSizeInBits();
8242 unsigned AndBitWidth = And.getValueSizeInBits();
8243 if (BitWidth > AndBitWidth) {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00008244 APInt Zeros, Ones;
8245 DAG.ComputeMaskedBits(Op0, Zeros, Ones);
Dan Gohman6b13cbc2010-06-24 02:07:59 +00008246 if (Zeros.countLeadingOnes() < BitWidth - AndBitWidth)
8247 return SDValue();
8248 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008249 LHS = Op1;
8250 RHS = Op0.getOperand(1);
Evan Chengd40d03e2010-01-06 19:38:29 +00008251 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008252 } else if (Op1.getOpcode() == ISD::Constant) {
8253 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op1);
Benjamin Kramerf238f502011-11-23 13:54:17 +00008254 uint64_t AndRHSVal = AndRHS->getZExtValue();
Evan Cheng2c755ba2010-02-27 07:36:59 +00008255 SDValue AndLHS = Op0;
Benjamin Kramerf238f502011-11-23 13:54:17 +00008256
8257 if (AndRHSVal == 1 && AndLHS.getOpcode() == ISD::SRL) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008258 LHS = AndLHS.getOperand(0);
8259 RHS = AndLHS.getOperand(1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008260 }
Benjamin Kramerf238f502011-11-23 13:54:17 +00008261
8262 // Use BT if the immediate can't be encoded in a TEST instruction.
8263 if (!isUInt<32>(AndRHSVal) && isPowerOf2_64(AndRHSVal)) {
8264 LHS = AndLHS;
8265 RHS = DAG.getConstant(Log2_64_Ceil(AndRHSVal), LHS.getValueType());
8266 }
Evan Chengd40d03e2010-01-06 19:38:29 +00008267 }
Evan Cheng0488db92007-09-25 01:57:46 +00008268
Evan Chengd40d03e2010-01-06 19:38:29 +00008269 if (LHS.getNode()) {
Evan Chenge5b51ac2010-04-17 06:13:15 +00008270 // If LHS is i8, promote it to i32 with any_extend. There is no i8 BT
Evan Chengd40d03e2010-01-06 19:38:29 +00008271 // instruction. Since the shift amount is in-range-or-undefined, we know
Evan Chenge5b51ac2010-04-17 06:13:15 +00008272 // that doing a bittest on the i32 value is ok. We extend to i32 because
Evan Chengd40d03e2010-01-06 19:38:29 +00008273 // the encoding for the i16 version is larger than the i32 version.
Evan Chenge5b51ac2010-04-17 06:13:15 +00008274 // Also promote i16 to i32 for performance / code size reason.
8275 if (LHS.getValueType() == MVT::i8 ||
Evan Cheng2bce5f4b2010-04-28 08:30:49 +00008276 LHS.getValueType() == MVT::i16)
Evan Chengd40d03e2010-01-06 19:38:29 +00008277 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00008278
Evan Chengd40d03e2010-01-06 19:38:29 +00008279 // If the operand types disagree, extend the shift amount to match. Since
8280 // BT ignores high bits (like shifts) we can use anyextend.
8281 if (LHS.getValueType() != RHS.getValueType())
8282 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008283
Evan Chengd40d03e2010-01-06 19:38:29 +00008284 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
8285 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
8286 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8287 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00008288 }
8289
Evan Cheng54de3ea2010-01-05 06:52:31 +00008290 return SDValue();
8291}
8292
Dan Gohmand858e902010-04-17 15:26:15 +00008293SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Duncan Sands28b77e92011-09-06 19:07:46 +00008294
8295 if (Op.getValueType().isVector()) return LowerVSETCC(Op, DAG);
8296
Evan Cheng54de3ea2010-01-05 06:52:31 +00008297 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
8298 SDValue Op0 = Op.getOperand(0);
8299 SDValue Op1 = Op.getOperand(1);
8300 DebugLoc dl = Op.getDebugLoc();
8301 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
8302
8303 // Optimize to BT if possible.
Evan Chengd40d03e2010-01-06 19:38:29 +00008304 // Lower (X & (1 << N)) == 0 to BT(X, N).
8305 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
8306 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Andrew Trickf6c39412011-03-23 23:11:02 +00008307 if (Op0.getOpcode() == ISD::AND && Op0.hasOneUse() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008308 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane368b462010-06-18 14:22:04 +00008309 cast<ConstantSDNode>(Op1)->isNullValue() &&
Evan Chengd40d03e2010-01-06 19:38:29 +00008310 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
8311 SDValue NewSetCC = LowerToBT(Op0, CC, dl, DAG);
8312 if (NewSetCC.getNode())
8313 return NewSetCC;
8314 }
Evan Cheng54de3ea2010-01-05 06:52:31 +00008315
Chris Lattner481eebc2010-12-19 21:23:48 +00008316 // Look for X == 0, X == 1, X != 0, or X != 1. We can simplify some forms of
8317 // these.
8318 if (Op1.getOpcode() == ISD::Constant &&
Andrew Trickf6c39412011-03-23 23:11:02 +00008319 (cast<ConstantSDNode>(Op1)->getZExtValue() == 1 ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00008320 cast<ConstantSDNode>(Op1)->isNullValue()) &&
8321 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008322
Chris Lattner481eebc2010-12-19 21:23:48 +00008323 // If the input is a setcc, then reuse the input setcc or use a new one with
8324 // the inverted condition.
8325 if (Op0.getOpcode() == X86ISD::SETCC) {
8326 X86::CondCode CCode = (X86::CondCode)Op0.getConstantOperandVal(0);
8327 bool Invert = (CC == ISD::SETNE) ^
8328 cast<ConstantSDNode>(Op1)->isNullValue();
8329 if (!Invert) return Op0;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008330
Evan Cheng2c755ba2010-02-27 07:36:59 +00008331 CCode = X86::GetOppositeBranchCondition(CCode);
Chris Lattner481eebc2010-12-19 21:23:48 +00008332 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
8333 DAG.getConstant(CCode, MVT::i8), Op0.getOperand(1));
8334 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00008335 }
8336
Evan Chenge5b51ac2010-04-17 06:13:15 +00008337 bool isFP = Op1.getValueType().isFloatingPoint();
Chris Lattnere55484e2008-12-25 05:34:37 +00008338 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00008339 if (X86CC == X86::COND_INVALID)
8340 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008341
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008342 SDValue EFLAGS = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00008343 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
Chris Lattnerc19d1c32010-12-19 22:08:31 +00008344 DAG.getConstant(X86CC, MVT::i8), EFLAGS);
Evan Cheng0488db92007-09-25 01:57:46 +00008345}
8346
Craig Topper89af15e2011-09-18 08:03:58 +00008347// Lower256IntVSETCC - Break a VSETCC 256-bit integer VSETCC into two new 128
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008348// ones, and then concatenate the result back.
Craig Topper89af15e2011-09-18 08:03:58 +00008349static SDValue Lower256IntVSETCC(SDValue Op, SelectionDAG &DAG) {
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008350 EVT VT = Op.getValueType();
8351
Duncan Sands28b77e92011-09-06 19:07:46 +00008352 assert(VT.getSizeInBits() == 256 && Op.getOpcode() == ISD::SETCC &&
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008353 "Unsupported value type for operation");
8354
8355 int NumElems = VT.getVectorNumElements();
8356 DebugLoc dl = Op.getDebugLoc();
8357 SDValue CC = Op.getOperand(2);
8358 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
8359 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
8360
8361 // Extract the LHS vectors
8362 SDValue LHS = Op.getOperand(0);
8363 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
8364 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
8365
8366 // Extract the RHS vectors
8367 SDValue RHS = Op.getOperand(1);
8368 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
8369 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
8370
8371 // Issue the operation on the smaller types and concatenate the result back
8372 MVT EltVT = VT.getVectorElementType().getSimpleVT();
8373 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
8374 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
8375 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1, CC),
8376 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2, CC));
8377}
8378
8379
Dan Gohmand858e902010-04-17 15:26:15 +00008380SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008381 SDValue Cond;
8382 SDValue Op0 = Op.getOperand(0);
8383 SDValue Op1 = Op.getOperand(1);
8384 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00008385 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00008386 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
8387 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008388 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00008389
8390 if (isFP) {
8391 unsigned SSECC = 8;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008392 EVT EltVT = Op0.getValueType().getVectorElementType();
Duncan Sands5b8a1db2012-02-05 14:20:11 +00008393 assert(EltVT == MVT::f32 || EltVT == MVT::f64); (void)EltVT;
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008394
Nate Begeman30a0de92008-07-17 16:51:19 +00008395 bool Swap = false;
8396
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008397 // SSE Condition code mapping:
8398 // 0 - EQ
8399 // 1 - LT
8400 // 2 - LE
8401 // 3 - UNORD
8402 // 4 - NEQ
8403 // 5 - NLT
8404 // 6 - NLE
8405 // 7 - ORD
Nate Begeman30a0de92008-07-17 16:51:19 +00008406 switch (SetCCOpcode) {
8407 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008408 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00008409 case ISD::SETEQ: SSECC = 0; break;
Bruno Cardoso Lopes8e03a822011-09-12 19:30:40 +00008410 case ISD::SETOGT:
8411 case ISD::SETGT: Swap = true; // Fallthrough
Bruno Cardoso Lopes457d53d2011-09-12 21:24:07 +00008412 case ISD::SETLT:
8413 case ISD::SETOLT: SSECC = 1; break;
8414 case ISD::SETOGE:
8415 case ISD::SETGE: Swap = true; // Fallthrough
Nate Begeman30a0de92008-07-17 16:51:19 +00008416 case ISD::SETLE:
8417 case ISD::SETOLE: SSECC = 2; break;
8418 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00008419 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00008420 case ISD::SETNE: SSECC = 4; break;
8421 case ISD::SETULE: Swap = true;
8422 case ISD::SETUGE: SSECC = 5; break;
8423 case ISD::SETULT: Swap = true;
8424 case ISD::SETUGT: SSECC = 6; break;
8425 case ISD::SETO: SSECC = 7; break;
8426 }
8427 if (Swap)
8428 std::swap(Op0, Op1);
8429
Nate Begemanfb8ead02008-07-25 19:05:58 +00008430 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00008431 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00008432 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00008433 SDValue UNORD, EQ;
Craig Topper1906d322012-01-22 23:36:02 +00008434 UNORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8435 DAG.getConstant(3, MVT::i8));
8436 EQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8437 DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008438 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Craig Topper0a150352011-11-09 08:06:13 +00008439 } else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00008440 SDValue ORD, NEQ;
Craig Topper1906d322012-01-22 23:36:02 +00008441 ORD = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8442 DAG.getConstant(7, MVT::i8));
8443 NEQ = DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8444 DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00008445 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00008446 }
Torok Edwinc23197a2009-07-14 16:55:14 +00008447 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00008448 }
8449 // Handle all other FP comparisons here.
Craig Topper1906d322012-01-22 23:36:02 +00008450 return DAG.getNode(X86ISD::CMPP, dl, VT, Op0, Op1,
8451 DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00008452 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008453
Bruno Cardoso Lopes2ac81112011-08-22 20:31:04 +00008454 // Break 256-bit integer vector compare into smaller ones.
Craig Topper0a150352011-11-09 08:06:13 +00008455 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper89af15e2011-09-18 08:03:58 +00008456 return Lower256IntVSETCC(Op, DAG);
Bruno Cardoso Lopes0f0e0a02011-08-09 00:46:57 +00008457
Nate Begeman30a0de92008-07-17 16:51:19 +00008458 // We are handling one of the integer comparisons here. Since SSE only has
8459 // GT and EQ comparisons for integer, swapping operands and multiple
8460 // operations may be required for some comparisons.
Craig Topper67609fd2012-01-22 22:42:16 +00008461 unsigned Opc = 0;
Nate Begeman30a0de92008-07-17 16:51:19 +00008462 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00008463
Nate Begeman30a0de92008-07-17 16:51:19 +00008464 switch (SetCCOpcode) {
8465 default: break;
8466 case ISD::SETNE: Invert = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008467 case ISD::SETEQ: Opc = X86ISD::PCMPEQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008468 case ISD::SETLT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008469 case ISD::SETGT: Opc = X86ISD::PCMPGT; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008470 case ISD::SETGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008471 case ISD::SETLE: Opc = X86ISD::PCMPGT; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008472 case ISD::SETULT: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008473 case ISD::SETUGT: Opc = X86ISD::PCMPGT; FlipSigns = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008474 case ISD::SETUGE: Swap = true;
Craig Topper67609fd2012-01-22 22:42:16 +00008475 case ISD::SETULE: Opc = X86ISD::PCMPGT; FlipSigns = true; Invert = true; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00008476 }
8477 if (Swap)
8478 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00008479
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008480 // Check that the operation in question is available (most are plain SSE2,
8481 // but PCMPGTQ and PCMPEQQ have different requirements).
Craig Topper67609fd2012-01-22 22:42:16 +00008482 if (Opc == X86ISD::PCMPGT && VT == MVT::v2i64 && !Subtarget->hasSSE42())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008483 return SDValue();
Craig Topper67609fd2012-01-22 22:42:16 +00008484 if (Opc == X86ISD::PCMPEQ && VT == MVT::v2i64 && !Subtarget->hasSSE41())
Eli Friedman7d3e2b72011-09-28 21:00:25 +00008485 return SDValue();
8486
Nate Begeman30a0de92008-07-17 16:51:19 +00008487 // Since SSE has no unsigned integer comparisons, we need to flip the sign
8488 // bits of the inputs before performing those operations.
8489 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00008490 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00008491 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
8492 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00008493 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00008494 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
8495 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00008496 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
8497 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00008498 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008499
Dale Johannesenace16102009-02-03 19:33:06 +00008500 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00008501
8502 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00008503 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00008504 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00008505
Nate Begeman30a0de92008-07-17 16:51:19 +00008506 return Result;
8507}
Evan Cheng0488db92007-09-25 01:57:46 +00008508
Evan Cheng370e5342008-12-03 08:38:43 +00008509// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00008510static bool isX86LogicalCmp(SDValue Op) {
8511 unsigned Opc = Op.getNode()->getOpcode();
8512 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
8513 return true;
8514 if (Op.getResNo() == 1 &&
8515 (Opc == X86ISD::ADD ||
8516 Opc == X86ISD::SUB ||
Chris Lattner5b856542010-12-20 00:59:46 +00008517 Opc == X86ISD::ADC ||
8518 Opc == X86ISD::SBB ||
Dan Gohman076aee32009-03-04 19:44:21 +00008519 Opc == X86ISD::SMUL ||
8520 Opc == X86ISD::UMUL ||
8521 Opc == X86ISD::INC ||
Dan Gohmane220c4b2009-09-18 19:59:53 +00008522 Opc == X86ISD::DEC ||
8523 Opc == X86ISD::OR ||
8524 Opc == X86ISD::XOR ||
8525 Opc == X86ISD::AND))
Dan Gohman076aee32009-03-04 19:44:21 +00008526 return true;
8527
Chris Lattner9637d5b2010-12-05 07:49:54 +00008528 if (Op.getResNo() == 2 && Opc == X86ISD::UMUL)
8529 return true;
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008530
Dan Gohman076aee32009-03-04 19:44:21 +00008531 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00008532}
8533
Chris Lattnera2b56002010-12-05 01:23:24 +00008534static bool isZero(SDValue V) {
8535 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8536 return C && C->isNullValue();
8537}
8538
Chris Lattner96908b12010-12-05 02:00:51 +00008539static bool isAllOnes(SDValue V) {
8540 ConstantSDNode *C = dyn_cast<ConstantSDNode>(V);
8541 return C && C->isAllOnesValue();
8542}
8543
Dan Gohmand858e902010-04-17 15:26:15 +00008544SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008545 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008546 SDValue Cond = Op.getOperand(0);
Chris Lattnera2b56002010-12-05 01:23:24 +00008547 SDValue Op1 = Op.getOperand(1);
8548 SDValue Op2 = Op.getOperand(2);
8549 DebugLoc DL = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008550 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00008551
Dan Gohman1a492952009-10-20 16:22:37 +00008552 if (Cond.getOpcode() == ISD::SETCC) {
8553 SDValue NewCond = LowerSETCC(Cond, DAG);
8554 if (NewCond.getNode())
8555 Cond = NewCond;
8556 }
Evan Cheng734503b2006-09-11 02:19:56 +00008557
Chris Lattnera2b56002010-12-05 01:23:24 +00008558 // (select (x == 0), -1, y) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008559 // (select (x == 0), y, -1) -> ~(sign_bit (x - 1)) | y
Chris Lattnera2b56002010-12-05 01:23:24 +00008560 // (select (x != 0), y, -1) -> (sign_bit (x - 1)) | y
Chris Lattner96908b12010-12-05 02:00:51 +00008561 // (select (x != 0), -1, y) -> ~(sign_bit (x - 1)) | y
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008562 if (Cond.getOpcode() == X86ISD::SETCC &&
Chris Lattner96908b12010-12-05 02:00:51 +00008563 Cond.getOperand(1).getOpcode() == X86ISD::CMP &&
8564 isZero(Cond.getOperand(1).getOperand(1))) {
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008565 SDValue Cmp = Cond.getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008566
Chris Lattnera2b56002010-12-05 01:23:24 +00008567 unsigned CondCode =cast<ConstantSDNode>(Cond.getOperand(0))->getZExtValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008568
8569 if ((isAllOnes(Op1) || isAllOnes(Op2)) &&
Chris Lattner96908b12010-12-05 02:00:51 +00008570 (CondCode == X86::COND_E || CondCode == X86::COND_NE)) {
8571 SDValue Y = isAllOnes(Op2) ? Op1 : Op2;
Chris Lattnera2b56002010-12-05 01:23:24 +00008572
8573 SDValue CmpOp0 = Cmp.getOperand(0);
8574 Cmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32,
8575 CmpOp0, DAG.getConstant(1, CmpOp0.getValueType()));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008576
Chris Lattner96908b12010-12-05 02:00:51 +00008577 SDValue Res = // Res = 0 or -1.
Chris Lattnera2b56002010-12-05 01:23:24 +00008578 DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8579 DAG.getConstant(X86::COND_B, MVT::i8), Cmp);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008580
Chris Lattner96908b12010-12-05 02:00:51 +00008581 if (isAllOnes(Op1) != (CondCode == X86::COND_E))
8582 Res = DAG.getNOT(DL, Res, Res.getValueType());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +00008583
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008584 ConstantSDNode *N2C = dyn_cast<ConstantSDNode>(Op2);
Chris Lattnera2b56002010-12-05 01:23:24 +00008585 if (N2C == 0 || !N2C->isNullValue())
8586 Res = DAG.getNode(ISD::OR, DL, Res.getValueType(), Res, Y);
8587 return Res;
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008588 }
8589 }
8590
Chris Lattnera2b56002010-12-05 01:23:24 +00008591 // Look past (and (setcc_carry (cmp ...)), 1).
Evan Chengad9c0a32009-12-15 00:53:42 +00008592 if (Cond.getOpcode() == ISD::AND &&
8593 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8594 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008595 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008596 Cond = Cond.getOperand(0);
8597 }
8598
Evan Cheng3f41d662007-10-08 22:16:29 +00008599 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8600 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008601 unsigned CondOpcode = Cond.getOpcode();
8602 if (CondOpcode == X86ISD::SETCC ||
8603 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008604 CC = Cond.getOperand(0);
8605
Dan Gohman475871a2008-07-27 21:46:04 +00008606 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008607 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00008608 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00008609
Evan Cheng3f41d662007-10-08 22:16:29 +00008610 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00008611 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00008612 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00008613 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00008614
Chris Lattnerd1980a52009-03-12 06:52:53 +00008615 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
8616 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00008617 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008618 addTest = false;
8619 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008620 } else if (CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8621 CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8622 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8623 Cond.getOperand(0).getValueType() != MVT::i8)) {
8624 SDValue LHS = Cond.getOperand(0);
8625 SDValue RHS = Cond.getOperand(1);
8626 unsigned X86Opcode;
8627 unsigned X86Cond;
8628 SDVTList VTs;
8629 switch (CondOpcode) {
8630 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8631 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8632 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8633 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8634 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8635 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8636 default: llvm_unreachable("unexpected overflowing operator");
8637 }
8638 if (CondOpcode == ISD::UMULO)
8639 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8640 MVT::i32);
8641 else
8642 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8643
8644 SDValue X86Op = DAG.getNode(X86Opcode, DL, VTs, LHS, RHS);
8645
8646 if (CondOpcode == ISD::UMULO)
8647 Cond = X86Op.getValue(2);
8648 else
8649 Cond = X86Op.getValue(1);
8650
8651 CC = DAG.getConstant(X86Cond, MVT::i8);
8652 addTest = false;
Evan Cheng0488db92007-09-25 01:57:46 +00008653 }
8654
8655 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008656 // Look pass the truncate.
8657 if (Cond.getOpcode() == ISD::TRUNCATE)
8658 Cond = Cond.getOperand(0);
8659
8660 // We know the result of AND is compared against zero. Try to match
8661 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008662 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Chris Lattnera2b56002010-12-05 01:23:24 +00008663 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, DL, DAG);
Evan Chengd40d03e2010-01-06 19:38:29 +00008664 if (NewSetCC.getNode()) {
8665 CC = NewSetCC.getOperand(0);
8666 Cond = NewSetCC.getOperand(1);
8667 addTest = false;
8668 }
8669 }
8670 }
8671
8672 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008673 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008674 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008675 }
8676
Benjamin Kramere915ff32010-12-22 23:09:28 +00008677 // a < b ? -1 : 0 -> RES = ~setcc_carry
8678 // a < b ? 0 : -1 -> RES = setcc_carry
8679 // a >= b ? -1 : 0 -> RES = setcc_carry
8680 // a >= b ? 0 : -1 -> RES = ~setcc_carry
8681 if (Cond.getOpcode() == X86ISD::CMP) {
8682 unsigned CondCode = cast<ConstantSDNode>(CC)->getZExtValue();
8683
8684 if ((CondCode == X86::COND_AE || CondCode == X86::COND_B) &&
8685 (isAllOnes(Op1) || isAllOnes(Op2)) && (isZero(Op1) || isZero(Op2))) {
8686 SDValue Res = DAG.getNode(X86ISD::SETCC_CARRY, DL, Op.getValueType(),
8687 DAG.getConstant(X86::COND_B, MVT::i8), Cond);
8688 if (isAllOnes(Op1) != (CondCode == X86::COND_B))
8689 return DAG.getNOT(DL, Res, Res.getValueType());
8690 return Res;
8691 }
8692 }
8693
Evan Cheng0488db92007-09-25 01:57:46 +00008694 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
8695 // condition is true.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00008696 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Glue);
Evan Cheng8c7ecaf2010-01-26 02:00:44 +00008697 SDValue Ops[] = { Op2, Op1, CC, Cond };
Chris Lattnera2b56002010-12-05 01:23:24 +00008698 return DAG.getNode(X86ISD::CMOV, DL, VTs, Ops, array_lengthof(Ops));
Evan Cheng0488db92007-09-25 01:57:46 +00008699}
8700
Evan Cheng370e5342008-12-03 08:38:43 +00008701// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
8702// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
8703// from the AND / OR.
8704static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
8705 Opc = Op.getOpcode();
8706 if (Opc != ISD::OR && Opc != ISD::AND)
8707 return false;
8708 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8709 Op.getOperand(0).hasOneUse() &&
8710 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
8711 Op.getOperand(1).hasOneUse());
8712}
8713
Evan Cheng961d6d42009-02-02 08:19:07 +00008714// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
8715// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00008716static bool isXor1OfSetCC(SDValue Op) {
8717 if (Op.getOpcode() != ISD::XOR)
8718 return false;
8719 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
8720 if (N1C && N1C->getAPIntValue() == 1) {
8721 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
8722 Op.getOperand(0).hasOneUse();
8723 }
8724 return false;
8725}
8726
Dan Gohmand858e902010-04-17 15:26:15 +00008727SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng734503b2006-09-11 02:19:56 +00008728 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00008729 SDValue Chain = Op.getOperand(0);
8730 SDValue Cond = Op.getOperand(1);
8731 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00008732 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008733 SDValue CC;
Dan Gohman65fd6562011-11-03 21:49:52 +00008734 bool Inverted = false;
Evan Cheng734503b2006-09-11 02:19:56 +00008735
Dan Gohman1a492952009-10-20 16:22:37 +00008736 if (Cond.getOpcode() == ISD::SETCC) {
Dan Gohman65fd6562011-11-03 21:49:52 +00008737 // Check for setcc([su]{add,sub,mul}o == 0).
8738 if (cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETEQ &&
8739 isa<ConstantSDNode>(Cond.getOperand(1)) &&
8740 cast<ConstantSDNode>(Cond.getOperand(1))->isNullValue() &&
8741 Cond.getOperand(0).getResNo() == 1 &&
8742 (Cond.getOperand(0).getOpcode() == ISD::SADDO ||
8743 Cond.getOperand(0).getOpcode() == ISD::UADDO ||
8744 Cond.getOperand(0).getOpcode() == ISD::SSUBO ||
8745 Cond.getOperand(0).getOpcode() == ISD::USUBO ||
8746 Cond.getOperand(0).getOpcode() == ISD::SMULO ||
8747 Cond.getOperand(0).getOpcode() == ISD::UMULO)) {
8748 Inverted = true;
8749 Cond = Cond.getOperand(0);
8750 } else {
8751 SDValue NewCond = LowerSETCC(Cond, DAG);
8752 if (NewCond.getNode())
8753 Cond = NewCond;
8754 }
Dan Gohman1a492952009-10-20 16:22:37 +00008755 }
Chris Lattnere55484e2008-12-25 05:34:37 +00008756#if 0
8757 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00008758 else if (Cond.getOpcode() == X86ISD::ADD ||
8759 Cond.getOpcode() == X86ISD::SUB ||
8760 Cond.getOpcode() == X86ISD::SMUL ||
8761 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00008762 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00008763#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00008764
Evan Chengad9c0a32009-12-15 00:53:42 +00008765 // Look pass (and (setcc_carry (cmp ...)), 1).
8766 if (Cond.getOpcode() == ISD::AND &&
8767 Cond.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY) {
8768 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Cond.getOperand(1));
Michael J. Spencerec38de22010-10-10 22:04:20 +00008769 if (C && C->getAPIntValue() == 1)
Evan Chengad9c0a32009-12-15 00:53:42 +00008770 Cond = Cond.getOperand(0);
8771 }
8772
Evan Cheng3f41d662007-10-08 22:16:29 +00008773 // If condition flag is set by a X86ISD::CMP, then use it as the condition
8774 // setting operand in place of the X86ISD::SETCC.
Dan Gohman65fd6562011-11-03 21:49:52 +00008775 unsigned CondOpcode = Cond.getOpcode();
8776 if (CondOpcode == X86ISD::SETCC ||
8777 CondOpcode == X86ISD::SETCC_CARRY) {
Evan Cheng734503b2006-09-11 02:19:56 +00008778 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00008779
Dan Gohman475871a2008-07-27 21:46:04 +00008780 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00008781 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00008782 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00008783 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00008784 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00008785 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00008786 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00008787 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008788 default: break;
8789 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00008790 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00008791 // These can only come from an arithmetic instruction with overflow,
8792 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00008793 Cond = Cond.getNode()->getOperand(1);
8794 addTest = false;
8795 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00008796 }
Evan Cheng0488db92007-09-25 01:57:46 +00008797 }
Dan Gohman65fd6562011-11-03 21:49:52 +00008798 }
8799 CondOpcode = Cond.getOpcode();
8800 if (CondOpcode == ISD::UADDO || CondOpcode == ISD::SADDO ||
8801 CondOpcode == ISD::USUBO || CondOpcode == ISD::SSUBO ||
8802 ((CondOpcode == ISD::UMULO || CondOpcode == ISD::SMULO) &&
8803 Cond.getOperand(0).getValueType() != MVT::i8)) {
8804 SDValue LHS = Cond.getOperand(0);
8805 SDValue RHS = Cond.getOperand(1);
8806 unsigned X86Opcode;
8807 unsigned X86Cond;
8808 SDVTList VTs;
8809 switch (CondOpcode) {
8810 case ISD::UADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_B; break;
8811 case ISD::SADDO: X86Opcode = X86ISD::ADD; X86Cond = X86::COND_O; break;
8812 case ISD::USUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_B; break;
8813 case ISD::SSUBO: X86Opcode = X86ISD::SUB; X86Cond = X86::COND_O; break;
8814 case ISD::UMULO: X86Opcode = X86ISD::UMUL; X86Cond = X86::COND_O; break;
8815 case ISD::SMULO: X86Opcode = X86ISD::SMUL; X86Cond = X86::COND_O; break;
8816 default: llvm_unreachable("unexpected overflowing operator");
8817 }
8818 if (Inverted)
8819 X86Cond = X86::GetOppositeBranchCondition((X86::CondCode)X86Cond);
8820 if (CondOpcode == ISD::UMULO)
8821 VTs = DAG.getVTList(LHS.getValueType(), LHS.getValueType(),
8822 MVT::i32);
8823 else
8824 VTs = DAG.getVTList(LHS.getValueType(), MVT::i32);
8825
8826 SDValue X86Op = DAG.getNode(X86Opcode, dl, VTs, LHS, RHS);
8827
8828 if (CondOpcode == ISD::UMULO)
8829 Cond = X86Op.getValue(2);
8830 else
8831 Cond = X86Op.getValue(1);
8832
8833 CC = DAG.getConstant(X86Cond, MVT::i8);
8834 addTest = false;
Evan Cheng370e5342008-12-03 08:38:43 +00008835 } else {
8836 unsigned CondOpc;
8837 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
8838 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00008839 if (CondOpc == ISD::OR) {
8840 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
8841 // two branches instead of an explicit OR instruction with a
8842 // separate test.
8843 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008844 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00008845 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00008846 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008847 Chain, Dest, CC, Cmp);
8848 CC = Cond.getOperand(1).getOperand(0);
8849 Cond = Cmp;
8850 addTest = false;
8851 }
8852 } else { // ISD::AND
8853 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
8854 // two branches instead of an explicit AND instruction with a
8855 // separate test. However, we only do this if this block doesn't
8856 // have a fall-through edge, because this requires an explicit
8857 // jmp when the condition is false.
8858 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00008859 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00008860 Op.getNode()->hasOneUse()) {
8861 X86::CondCode CCode =
8862 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8863 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008864 CC = DAG.getConstant(CCode, MVT::i8);
Dan Gohman027657d2010-06-18 15:30:29 +00008865 SDNode *User = *Op.getNode()->use_begin();
Evan Cheng370e5342008-12-03 08:38:43 +00008866 // Look for an unconditional branch following this conditional branch.
8867 // We need this because we need to reverse the successors in order
8868 // to implement FCMP_OEQ.
Dan Gohman027657d2010-06-18 15:30:29 +00008869 if (User->getOpcode() == ISD::BR) {
8870 SDValue FalseBB = User->getOperand(1);
8871 SDNode *NewBR =
8872 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
Evan Cheng370e5342008-12-03 08:38:43 +00008873 assert(NewBR == User);
Nick Lewycky2a3ee5e2010-06-20 20:27:42 +00008874 (void)NewBR;
Evan Cheng370e5342008-12-03 08:38:43 +00008875 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00008876
Dale Johannesene4d209d2009-02-03 20:21:25 +00008877 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00008878 Chain, Dest, CC, Cmp);
8879 X86::CondCode CCode =
8880 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
8881 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008882 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00008883 Cond = Cmp;
8884 addTest = false;
8885 }
8886 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008887 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00008888 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
8889 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
8890 // It should be transformed during dag combiner except when the condition
8891 // is set by a arithmetics with overflow node.
8892 X86::CondCode CCode =
8893 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
8894 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00008895 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00008896 Cond = Cond.getOperand(0).getOperand(1);
8897 addTest = false;
Dan Gohman65fd6562011-11-03 21:49:52 +00008898 } else if (Cond.getOpcode() == ISD::SETCC &&
8899 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETOEQ) {
8900 // For FCMP_OEQ, we can emit
8901 // two branches instead of an explicit AND instruction with a
8902 // separate test. However, we only do this if this block doesn't
8903 // have a fall-through edge, because this requires an explicit
8904 // jmp when the condition is false.
8905 if (Op.getNode()->hasOneUse()) {
8906 SDNode *User = *Op.getNode()->use_begin();
8907 // Look for an unconditional branch following this conditional branch.
8908 // We need this because we need to reverse the successors in order
8909 // to implement FCMP_OEQ.
8910 if (User->getOpcode() == ISD::BR) {
8911 SDValue FalseBB = User->getOperand(1);
8912 SDNode *NewBR =
8913 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8914 assert(NewBR == User);
8915 (void)NewBR;
8916 Dest = FalseBB;
8917
8918 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8919 Cond.getOperand(0), Cond.getOperand(1));
8920 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8921 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8922 Chain, Dest, CC, Cmp);
8923 CC = DAG.getConstant(X86::COND_P, MVT::i8);
8924 Cond = Cmp;
8925 addTest = false;
8926 }
8927 }
8928 } else if (Cond.getOpcode() == ISD::SETCC &&
8929 cast<CondCodeSDNode>(Cond.getOperand(2))->get() == ISD::SETUNE) {
8930 // For FCMP_UNE, we can emit
8931 // two branches instead of an explicit AND instruction with a
8932 // separate test. However, we only do this if this block doesn't
8933 // have a fall-through edge, because this requires an explicit
8934 // jmp when the condition is false.
8935 if (Op.getNode()->hasOneUse()) {
8936 SDNode *User = *Op.getNode()->use_begin();
8937 // Look for an unconditional branch following this conditional branch.
8938 // We need this because we need to reverse the successors in order
8939 // to implement FCMP_UNE.
8940 if (User->getOpcode() == ISD::BR) {
8941 SDValue FalseBB = User->getOperand(1);
8942 SDNode *NewBR =
8943 DAG.UpdateNodeOperands(User, User->getOperand(0), Dest);
8944 assert(NewBR == User);
8945 (void)NewBR;
8946
8947 SDValue Cmp = DAG.getNode(X86ISD::CMP, dl, MVT::i32,
8948 Cond.getOperand(0), Cond.getOperand(1));
8949 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
8950 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
8951 Chain, Dest, CC, Cmp);
8952 CC = DAG.getConstant(X86::COND_NP, MVT::i8);
8953 Cond = Cmp;
8954 addTest = false;
8955 Dest = FalseBB;
8956 }
8957 }
Dan Gohman279c22e2008-10-21 03:29:32 +00008958 }
Evan Cheng0488db92007-09-25 01:57:46 +00008959 }
8960
8961 if (addTest) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008962 // Look pass the truncate.
8963 if (Cond.getOpcode() == ISD::TRUNCATE)
8964 Cond = Cond.getOperand(0);
8965
8966 // We know the result of AND is compared against zero. Try to match
8967 // it to BT.
Michael J. Spencerec38de22010-10-10 22:04:20 +00008968 if (Cond.getOpcode() == ISD::AND && Cond.hasOneUse()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00008969 SDValue NewSetCC = LowerToBT(Cond, ISD::SETNE, dl, DAG);
8970 if (NewSetCC.getNode()) {
8971 CC = NewSetCC.getOperand(0);
8972 Cond = NewSetCC.getOperand(1);
8973 addTest = false;
8974 }
8975 }
8976 }
8977
8978 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008979 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Evan Cheng552f09a2010-04-26 19:06:11 +00008980 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00008981 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00008982 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00008983 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00008984}
8985
Anton Korobeynikove060b532007-04-17 19:34:00 +00008986
8987// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
8988// Calls to _alloca is needed to probe the stack when allocating more than 4k
8989// bytes in one go. Touching the stack at 4K increments is necessary to ensure
8990// that the guard pages used by the OS virtual memory manager are allocated in
8991// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00008992SDValue
8993X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00008994 SelectionDAG &DAG) const {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008995 assert((Subtarget->isTargetCygMing() || Subtarget->isTargetWindows() ||
Nick Lewycky8a8d4792011-12-02 22:16:29 +00008996 getTargetMachine().Options.EnableSegmentedStacks) &&
Rafael Espindola151ab3e2011-08-30 19:47:04 +00008997 "This should be used only on Windows targets or when segmented stacks "
Rafael Espindola96428ce2011-09-06 18:43:08 +00008998 "are being used");
8999 assert(!Subtarget->isTargetEnvMacho() && "Not implemented");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009000 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009001
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009002 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00009003 SDValue Chain = Op.getOperand(0);
9004 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009005 // FIXME: Ensure alignment here
9006
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009007 bool Is64Bit = Subtarget->is64Bit();
9008 EVT SPTy = Is64Bit ? MVT::i64 : MVT::i32;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009009
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009010 if (getTargetMachine().Options.EnableSegmentedStacks) {
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009011 MachineFunction &MF = DAG.getMachineFunction();
9012 MachineRegisterInfo &MRI = MF.getRegInfo();
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009013
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009014 if (Is64Bit) {
9015 // The 64 bit implementation of segmented stacks needs to clobber both r10
Rafael Espindola96428ce2011-09-06 18:43:08 +00009016 // r11. This makes it impossible to use it along with nested parameters.
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009017 const Function *F = MF.getFunction();
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009018
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009019 for (Function::const_arg_iterator I = F->arg_begin(), E = F->arg_end();
9020 I != E; I++)
9021 if (I->hasNestAttr())
9022 report_fatal_error("Cannot use segmented stacks with functions that "
9023 "have nested arguments.");
9024 }
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00009025
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009026 const TargetRegisterClass *AddrRegClass =
9027 getRegClassFor(Subtarget->is64Bit() ? MVT::i64:MVT::i32);
9028 unsigned Vreg = MRI.createVirtualRegister(AddrRegClass);
9029 Chain = DAG.getCopyToReg(Chain, dl, Vreg, Size);
9030 SDValue Value = DAG.getNode(X86ISD::SEG_ALLOCA, dl, SPTy, Chain,
9031 DAG.getRegister(Vreg, SPTy));
9032 SDValue Ops1[2] = { Value, Chain };
9033 return DAG.getMergeValues(Ops1, 2, dl);
9034 } else {
9035 SDValue Flag;
9036 unsigned Reg = (Subtarget->is64Bit() ? X86::RAX : X86::EAX);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009037
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009038 Chain = DAG.getCopyToReg(Chain, dl, Reg, Size, Flag);
9039 Flag = Chain.getValue(1);
9040 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Glue);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00009041
Rafael Espindola151ab3e2011-08-30 19:47:04 +00009042 Chain = DAG.getNode(X86ISD::WIN_ALLOCA, dl, NodeTys, Chain, Flag);
9043 Flag = Chain.getValue(1);
9044
9045 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
9046
9047 SDValue Ops1[2] = { Chain.getValue(0), Chain };
9048 return DAG.getMergeValues(Ops1, 2, dl);
9049 }
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00009050}
9051
Dan Gohmand858e902010-04-17 15:26:15 +00009052SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00009053 MachineFunction &MF = DAG.getMachineFunction();
9054 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
9055
Dan Gohman69de1932008-02-06 22:27:42 +00009056 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner8026a9d2010-09-21 17:50:43 +00009057 DebugLoc DL = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00009058
Anton Korobeynikove7beda12010-10-03 22:52:07 +00009059 if (!Subtarget->is64Bit() || Subtarget->isTargetWin64()) {
Evan Cheng25ab6902006-09-08 06:48:29 +00009060 // vastart just stores the address of the VarArgsFrameIndex slot into the
9061 // memory location argument.
Dan Gohman1e93df62010-04-17 14:41:14 +00009062 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9063 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009064 return DAG.getStore(Op.getOperand(0), DL, FR, Op.getOperand(1),
9065 MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009066 }
9067
9068 // __va_list_tag:
9069 // gp_offset (0 - 6 * 8)
9070 // fp_offset (48 - 48 + 8 * 16)
9071 // overflow_arg_area (point to parameters coming in memory).
9072 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00009073 SmallVector<SDValue, 8> MemOps;
9074 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00009075 // Store gp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009076 SDValue Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009077 DAG.getConstant(FuncInfo->getVarArgsGPOffset(),
9078 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009079 FIN, MachinePointerInfo(SV), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009080 MemOps.push_back(Store);
9081
9082 // Store fp_offset
Chris Lattner8026a9d2010-09-21 17:50:43 +00009083 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009084 FIN, DAG.getIntPtrConstant(4));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009085 Store = DAG.getStore(Op.getOperand(0), DL,
Dan Gohman1e93df62010-04-17 14:41:14 +00009086 DAG.getConstant(FuncInfo->getVarArgsFPOffset(),
9087 MVT::i32),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009088 FIN, MachinePointerInfo(SV, 4), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009089 MemOps.push_back(Store);
9090
9091 // Store ptr to overflow_arg_area
Chris Lattner8026a9d2010-09-21 17:50:43 +00009092 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009093 FIN, DAG.getIntPtrConstant(4));
Dan Gohman1e93df62010-04-17 14:41:14 +00009094 SDValue OVFIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
9095 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009096 Store = DAG.getStore(Op.getOperand(0), DL, OVFIN, FIN,
9097 MachinePointerInfo(SV, 8),
David Greene67c9d422010-02-15 16:53:33 +00009098 false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009099 MemOps.push_back(Store);
9100
9101 // Store ptr to reg_save_area.
Chris Lattner8026a9d2010-09-21 17:50:43 +00009102 FIN = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009103 FIN, DAG.getIntPtrConstant(8));
Dan Gohman1e93df62010-04-17 14:41:14 +00009104 SDValue RSFIN = DAG.getFrameIndex(FuncInfo->getRegSaveFrameIndex(),
9105 getPointerTy());
Chris Lattner8026a9d2010-09-21 17:50:43 +00009106 Store = DAG.getStore(Op.getOperand(0), DL, RSFIN, FIN,
9107 MachinePointerInfo(SV, 16), false, false, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00009108 MemOps.push_back(Store);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009109 return DAG.getNode(ISD::TokenFactor, DL, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00009110 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00009111}
9112
Dan Gohmand858e902010-04-17 15:26:15 +00009113SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) const {
Dan Gohman320afb82010-10-12 18:00:49 +00009114 assert(Subtarget->is64Bit() &&
9115 "LowerVAARG only handles 64-bit va_arg!");
9116 assert((Subtarget->isTargetLinux() ||
9117 Subtarget->isTargetDarwin()) &&
9118 "Unhandled target in LowerVAARG");
9119 assert(Op.getNode()->getNumOperands() == 4);
9120 SDValue Chain = Op.getOperand(0);
9121 SDValue SrcPtr = Op.getOperand(1);
9122 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
9123 unsigned Align = Op.getConstantOperandVal(3);
9124 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9018e832008-05-10 01:26:14 +00009125
Dan Gohman320afb82010-10-12 18:00:49 +00009126 EVT ArgVT = Op.getNode()->getValueType(0);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009127 Type *ArgTy = ArgVT.getTypeForEVT(*DAG.getContext());
Dan Gohman320afb82010-10-12 18:00:49 +00009128 uint32_t ArgSize = getTargetData()->getTypeAllocSize(ArgTy);
9129 uint8_t ArgMode;
9130
9131 // Decide which area this value should be read from.
9132 // TODO: Implement the AMD64 ABI in its entirety. This simple
9133 // selection mechanism works only for the basic types.
9134 if (ArgVT == MVT::f80) {
9135 llvm_unreachable("va_arg for f80 not yet implemented");
9136 } else if (ArgVT.isFloatingPoint() && ArgSize <= 16 /*bytes*/) {
9137 ArgMode = 2; // Argument passed in XMM register. Use fp_offset.
9138 } else if (ArgVT.isInteger() && ArgSize <= 32 /*bytes*/) {
9139 ArgMode = 1; // Argument passed in GPR64 register(s). Use gp_offset.
9140 } else {
9141 llvm_unreachable("Unhandled argument type in LowerVAARG");
9142 }
9143
9144 if (ArgMode == 2) {
9145 // Sanity Check: Make sure using fp_offset makes sense.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00009146 assert(!getTargetMachine().Options.UseSoftFloat &&
Eric Christopher52b45052010-10-12 19:44:17 +00009147 !(DAG.getMachineFunction()
9148 .getFunction()->hasFnAttr(Attribute::NoImplicitFloat)) &&
Craig Topper1accb7e2012-01-10 06:54:16 +00009149 Subtarget->hasSSE1());
Dan Gohman320afb82010-10-12 18:00:49 +00009150 }
9151
9152 // Insert VAARG_64 node into the DAG
9153 // VAARG_64 returns two values: Variable Argument Address, Chain
9154 SmallVector<SDValue, 11> InstOps;
9155 InstOps.push_back(Chain);
9156 InstOps.push_back(SrcPtr);
9157 InstOps.push_back(DAG.getConstant(ArgSize, MVT::i32));
9158 InstOps.push_back(DAG.getConstant(ArgMode, MVT::i8));
9159 InstOps.push_back(DAG.getConstant(Align, MVT::i32));
9160 SDVTList VTs = DAG.getVTList(getPointerTy(), MVT::Other);
9161 SDValue VAARG = DAG.getMemIntrinsicNode(X86ISD::VAARG_64, dl,
9162 VTs, &InstOps[0], InstOps.size(),
9163 MVT::i64,
9164 MachinePointerInfo(SV),
9165 /*Align=*/0,
9166 /*Volatile=*/false,
9167 /*ReadMem=*/true,
9168 /*WriteMem=*/true);
9169 Chain = VAARG.getValue(1);
9170
9171 // Load the next argument and return it
9172 return DAG.getLoad(ArgVT, dl,
9173 Chain,
9174 VAARG,
9175 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009176 false, false, false, 0);
Dan Gohman9018e832008-05-10 01:26:14 +00009177}
9178
Dan Gohmand858e902010-04-17 15:26:15 +00009179SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) const {
Evan Chengae642192007-03-02 23:16:35 +00009180 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00009181 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00009182 SDValue Chain = Op.getOperand(0);
9183 SDValue DstPtr = Op.getOperand(1);
9184 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00009185 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
9186 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Chris Lattnere72f2022010-09-21 05:40:29 +00009187 DebugLoc DL = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00009188
Chris Lattnere72f2022010-09-21 05:40:29 +00009189 return DAG.getMemcpy(Chain, DL, DstPtr, SrcPtr,
Mon P Wang20adc9d2010-04-04 03:10:48 +00009190 DAG.getIntPtrConstant(24), 8, /*isVolatile*/false,
Michael J. Spencerec38de22010-10-10 22:04:20 +00009191 false,
Chris Lattnere72f2022010-09-21 05:40:29 +00009192 MachinePointerInfo(DstSV), MachinePointerInfo(SrcSV));
Evan Chengae642192007-03-02 23:16:35 +00009193}
9194
Craig Topper80e46362012-01-23 06:16:53 +00009195// getTargetVShiftNOde - Handle vector element shifts where the shift amount
9196// may or may not be a constant. Takes immediate version of shift as input.
9197static SDValue getTargetVShiftNode(unsigned Opc, DebugLoc dl, EVT VT,
9198 SDValue SrcOp, SDValue ShAmt,
9199 SelectionDAG &DAG) {
9200 assert(ShAmt.getValueType() == MVT::i32 && "ShAmt is not i32");
9201
9202 if (isa<ConstantSDNode>(ShAmt)) {
9203 switch (Opc) {
9204 default: llvm_unreachable("Unknown target vector shift node");
9205 case X86ISD::VSHLI:
9206 case X86ISD::VSRLI:
9207 case X86ISD::VSRAI:
9208 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9209 }
9210 }
9211
9212 // Change opcode to non-immediate version
9213 switch (Opc) {
9214 default: llvm_unreachable("Unknown target vector shift node");
9215 case X86ISD::VSHLI: Opc = X86ISD::VSHL; break;
9216 case X86ISD::VSRLI: Opc = X86ISD::VSRL; break;
9217 case X86ISD::VSRAI: Opc = X86ISD::VSRA; break;
9218 }
9219
9220 // Need to build a vector containing shift amount
9221 // Shift amount is 32-bits, but SSE instructions read 64-bit, so fill with 0
9222 SDValue ShOps[4];
9223 ShOps[0] = ShAmt;
9224 ShOps[1] = DAG.getConstant(0, MVT::i32);
9225 ShOps[2] = DAG.getUNDEF(MVT::i32);
9226 ShOps[3] = DAG.getUNDEF(MVT::i32);
9227 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, &ShOps[0], 4);
9228 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
9229 return DAG.getNode(Opc, dl, VT, SrcOp, ShAmt);
9230}
9231
Dan Gohman475871a2008-07-27 21:46:04 +00009232SDValue
Dan Gohmand858e902010-04-17 15:26:15 +00009233X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009234 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00009235 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00009236 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00009237 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00009238 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00009239 case Intrinsic::x86_sse_comieq_ss:
9240 case Intrinsic::x86_sse_comilt_ss:
9241 case Intrinsic::x86_sse_comile_ss:
9242 case Intrinsic::x86_sse_comigt_ss:
9243 case Intrinsic::x86_sse_comige_ss:
9244 case Intrinsic::x86_sse_comineq_ss:
9245 case Intrinsic::x86_sse_ucomieq_ss:
9246 case Intrinsic::x86_sse_ucomilt_ss:
9247 case Intrinsic::x86_sse_ucomile_ss:
9248 case Intrinsic::x86_sse_ucomigt_ss:
9249 case Intrinsic::x86_sse_ucomige_ss:
9250 case Intrinsic::x86_sse_ucomineq_ss:
9251 case Intrinsic::x86_sse2_comieq_sd:
9252 case Intrinsic::x86_sse2_comilt_sd:
9253 case Intrinsic::x86_sse2_comile_sd:
9254 case Intrinsic::x86_sse2_comigt_sd:
9255 case Intrinsic::x86_sse2_comige_sd:
9256 case Intrinsic::x86_sse2_comineq_sd:
9257 case Intrinsic::x86_sse2_ucomieq_sd:
9258 case Intrinsic::x86_sse2_ucomilt_sd:
9259 case Intrinsic::x86_sse2_ucomile_sd:
9260 case Intrinsic::x86_sse2_ucomigt_sd:
9261 case Intrinsic::x86_sse2_ucomige_sd:
9262 case Intrinsic::x86_sse2_ucomineq_sd: {
9263 unsigned Opc = 0;
9264 ISD::CondCode CC = ISD::SETCC_INVALID;
9265 switch (IntNo) {
Craig Topper86c7c582012-01-30 01:10:15 +00009266 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009267 case Intrinsic::x86_sse_comieq_ss:
9268 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009269 Opc = X86ISD::COMI;
9270 CC = ISD::SETEQ;
9271 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009272 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009273 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009274 Opc = X86ISD::COMI;
9275 CC = ISD::SETLT;
9276 break;
9277 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009278 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009279 Opc = X86ISD::COMI;
9280 CC = ISD::SETLE;
9281 break;
9282 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009283 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009284 Opc = X86ISD::COMI;
9285 CC = ISD::SETGT;
9286 break;
9287 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009288 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009289 Opc = X86ISD::COMI;
9290 CC = ISD::SETGE;
9291 break;
9292 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009293 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009294 Opc = X86ISD::COMI;
9295 CC = ISD::SETNE;
9296 break;
9297 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009298 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009299 Opc = X86ISD::UCOMI;
9300 CC = ISD::SETEQ;
9301 break;
9302 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009303 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009304 Opc = X86ISD::UCOMI;
9305 CC = ISD::SETLT;
9306 break;
9307 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009308 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009309 Opc = X86ISD::UCOMI;
9310 CC = ISD::SETLE;
9311 break;
9312 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009313 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009314 Opc = X86ISD::UCOMI;
9315 CC = ISD::SETGT;
9316 break;
9317 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00009318 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00009319 Opc = X86ISD::UCOMI;
9320 CC = ISD::SETGE;
9321 break;
9322 case Intrinsic::x86_sse_ucomineq_ss:
9323 case Intrinsic::x86_sse2_ucomineq_sd:
9324 Opc = X86ISD::UCOMI;
9325 CC = ISD::SETNE;
9326 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00009327 }
Evan Cheng734503b2006-09-11 02:19:56 +00009328
Dan Gohman475871a2008-07-27 21:46:04 +00009329 SDValue LHS = Op.getOperand(1);
9330 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00009331 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Dan Gohman1a492952009-10-20 16:22:37 +00009332 assert(X86CC != X86::COND_INVALID && "Unexpected illegal condition!");
Owen Anderson825b72b2009-08-11 20:47:22 +00009333 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
9334 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
9335 DAG.getConstant(X86CC, MVT::i8), Cond);
9336 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00009337 }
Craig Topper86c7c582012-01-30 01:10:15 +00009338 // XOP comparison intrinsics
9339 case Intrinsic::x86_xop_vpcomltb:
9340 case Intrinsic::x86_xop_vpcomltw:
9341 case Intrinsic::x86_xop_vpcomltd:
9342 case Intrinsic::x86_xop_vpcomltq:
9343 case Intrinsic::x86_xop_vpcomltub:
9344 case Intrinsic::x86_xop_vpcomltuw:
9345 case Intrinsic::x86_xop_vpcomltud:
9346 case Intrinsic::x86_xop_vpcomltuq:
9347 case Intrinsic::x86_xop_vpcomleb:
9348 case Intrinsic::x86_xop_vpcomlew:
9349 case Intrinsic::x86_xop_vpcomled:
9350 case Intrinsic::x86_xop_vpcomleq:
9351 case Intrinsic::x86_xop_vpcomleub:
9352 case Intrinsic::x86_xop_vpcomleuw:
9353 case Intrinsic::x86_xop_vpcomleud:
9354 case Intrinsic::x86_xop_vpcomleuq:
9355 case Intrinsic::x86_xop_vpcomgtb:
9356 case Intrinsic::x86_xop_vpcomgtw:
9357 case Intrinsic::x86_xop_vpcomgtd:
9358 case Intrinsic::x86_xop_vpcomgtq:
9359 case Intrinsic::x86_xop_vpcomgtub:
9360 case Intrinsic::x86_xop_vpcomgtuw:
9361 case Intrinsic::x86_xop_vpcomgtud:
9362 case Intrinsic::x86_xop_vpcomgtuq:
9363 case Intrinsic::x86_xop_vpcomgeb:
9364 case Intrinsic::x86_xop_vpcomgew:
9365 case Intrinsic::x86_xop_vpcomged:
9366 case Intrinsic::x86_xop_vpcomgeq:
9367 case Intrinsic::x86_xop_vpcomgeub:
9368 case Intrinsic::x86_xop_vpcomgeuw:
9369 case Intrinsic::x86_xop_vpcomgeud:
9370 case Intrinsic::x86_xop_vpcomgeuq:
9371 case Intrinsic::x86_xop_vpcomeqb:
9372 case Intrinsic::x86_xop_vpcomeqw:
9373 case Intrinsic::x86_xop_vpcomeqd:
9374 case Intrinsic::x86_xop_vpcomeqq:
9375 case Intrinsic::x86_xop_vpcomequb:
9376 case Intrinsic::x86_xop_vpcomequw:
9377 case Intrinsic::x86_xop_vpcomequd:
9378 case Intrinsic::x86_xop_vpcomequq:
9379 case Intrinsic::x86_xop_vpcomneb:
9380 case Intrinsic::x86_xop_vpcomnew:
9381 case Intrinsic::x86_xop_vpcomned:
9382 case Intrinsic::x86_xop_vpcomneq:
9383 case Intrinsic::x86_xop_vpcomneub:
9384 case Intrinsic::x86_xop_vpcomneuw:
9385 case Intrinsic::x86_xop_vpcomneud:
9386 case Intrinsic::x86_xop_vpcomneuq:
9387 case Intrinsic::x86_xop_vpcomfalseb:
9388 case Intrinsic::x86_xop_vpcomfalsew:
9389 case Intrinsic::x86_xop_vpcomfalsed:
9390 case Intrinsic::x86_xop_vpcomfalseq:
9391 case Intrinsic::x86_xop_vpcomfalseub:
9392 case Intrinsic::x86_xop_vpcomfalseuw:
9393 case Intrinsic::x86_xop_vpcomfalseud:
9394 case Intrinsic::x86_xop_vpcomfalseuq:
9395 case Intrinsic::x86_xop_vpcomtrueb:
9396 case Intrinsic::x86_xop_vpcomtruew:
9397 case Intrinsic::x86_xop_vpcomtrued:
9398 case Intrinsic::x86_xop_vpcomtrueq:
9399 case Intrinsic::x86_xop_vpcomtrueub:
9400 case Intrinsic::x86_xop_vpcomtrueuw:
9401 case Intrinsic::x86_xop_vpcomtrueud:
9402 case Intrinsic::x86_xop_vpcomtrueuq: {
9403 unsigned CC = 0;
9404 unsigned Opc = 0;
9405
9406 switch (IntNo) {
9407 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
9408 case Intrinsic::x86_xop_vpcomltb:
9409 case Intrinsic::x86_xop_vpcomltw:
9410 case Intrinsic::x86_xop_vpcomltd:
9411 case Intrinsic::x86_xop_vpcomltq:
9412 CC = 0;
9413 Opc = X86ISD::VPCOM;
9414 break;
9415 case Intrinsic::x86_xop_vpcomltub:
9416 case Intrinsic::x86_xop_vpcomltuw:
9417 case Intrinsic::x86_xop_vpcomltud:
9418 case Intrinsic::x86_xop_vpcomltuq:
9419 CC = 0;
9420 Opc = X86ISD::VPCOMU;
9421 break;
9422 case Intrinsic::x86_xop_vpcomleb:
9423 case Intrinsic::x86_xop_vpcomlew:
9424 case Intrinsic::x86_xop_vpcomled:
9425 case Intrinsic::x86_xop_vpcomleq:
9426 CC = 1;
9427 Opc = X86ISD::VPCOM;
9428 break;
9429 case Intrinsic::x86_xop_vpcomleub:
9430 case Intrinsic::x86_xop_vpcomleuw:
9431 case Intrinsic::x86_xop_vpcomleud:
9432 case Intrinsic::x86_xop_vpcomleuq:
9433 CC = 1;
9434 Opc = X86ISD::VPCOMU;
9435 break;
9436 case Intrinsic::x86_xop_vpcomgtb:
9437 case Intrinsic::x86_xop_vpcomgtw:
9438 case Intrinsic::x86_xop_vpcomgtd:
9439 case Intrinsic::x86_xop_vpcomgtq:
9440 CC = 2;
9441 Opc = X86ISD::VPCOM;
9442 break;
9443 case Intrinsic::x86_xop_vpcomgtub:
9444 case Intrinsic::x86_xop_vpcomgtuw:
9445 case Intrinsic::x86_xop_vpcomgtud:
9446 case Intrinsic::x86_xop_vpcomgtuq:
9447 CC = 2;
9448 Opc = X86ISD::VPCOMU;
9449 break;
9450 case Intrinsic::x86_xop_vpcomgeb:
9451 case Intrinsic::x86_xop_vpcomgew:
9452 case Intrinsic::x86_xop_vpcomged:
9453 case Intrinsic::x86_xop_vpcomgeq:
9454 CC = 3;
9455 Opc = X86ISD::VPCOM;
9456 break;
9457 case Intrinsic::x86_xop_vpcomgeub:
9458 case Intrinsic::x86_xop_vpcomgeuw:
9459 case Intrinsic::x86_xop_vpcomgeud:
9460 case Intrinsic::x86_xop_vpcomgeuq:
9461 CC = 3;
9462 Opc = X86ISD::VPCOMU;
9463 break;
9464 case Intrinsic::x86_xop_vpcomeqb:
9465 case Intrinsic::x86_xop_vpcomeqw:
9466 case Intrinsic::x86_xop_vpcomeqd:
9467 case Intrinsic::x86_xop_vpcomeqq:
9468 CC = 4;
9469 Opc = X86ISD::VPCOM;
9470 break;
9471 case Intrinsic::x86_xop_vpcomequb:
9472 case Intrinsic::x86_xop_vpcomequw:
9473 case Intrinsic::x86_xop_vpcomequd:
9474 case Intrinsic::x86_xop_vpcomequq:
9475 CC = 4;
9476 Opc = X86ISD::VPCOMU;
9477 break;
9478 case Intrinsic::x86_xop_vpcomneb:
9479 case Intrinsic::x86_xop_vpcomnew:
9480 case Intrinsic::x86_xop_vpcomned:
9481 case Intrinsic::x86_xop_vpcomneq:
9482 CC = 5;
9483 Opc = X86ISD::VPCOM;
9484 break;
9485 case Intrinsic::x86_xop_vpcomneub:
9486 case Intrinsic::x86_xop_vpcomneuw:
9487 case Intrinsic::x86_xop_vpcomneud:
9488 case Intrinsic::x86_xop_vpcomneuq:
9489 CC = 5;
9490 Opc = X86ISD::VPCOMU;
9491 break;
9492 case Intrinsic::x86_xop_vpcomfalseb:
9493 case Intrinsic::x86_xop_vpcomfalsew:
9494 case Intrinsic::x86_xop_vpcomfalsed:
9495 case Intrinsic::x86_xop_vpcomfalseq:
9496 CC = 6;
9497 Opc = X86ISD::VPCOM;
9498 break;
9499 case Intrinsic::x86_xop_vpcomfalseub:
9500 case Intrinsic::x86_xop_vpcomfalseuw:
9501 case Intrinsic::x86_xop_vpcomfalseud:
9502 case Intrinsic::x86_xop_vpcomfalseuq:
9503 CC = 6;
9504 Opc = X86ISD::VPCOMU;
9505 break;
9506 case Intrinsic::x86_xop_vpcomtrueb:
9507 case Intrinsic::x86_xop_vpcomtruew:
9508 case Intrinsic::x86_xop_vpcomtrued:
9509 case Intrinsic::x86_xop_vpcomtrueq:
9510 CC = 7;
9511 Opc = X86ISD::VPCOM;
9512 break;
9513 case Intrinsic::x86_xop_vpcomtrueub:
9514 case Intrinsic::x86_xop_vpcomtrueuw:
9515 case Intrinsic::x86_xop_vpcomtrueud:
9516 case Intrinsic::x86_xop_vpcomtrueuq:
9517 CC = 7;
9518 Opc = X86ISD::VPCOMU;
9519 break;
9520 }
9521
9522 SDValue LHS = Op.getOperand(1);
9523 SDValue RHS = Op.getOperand(2);
9524 return DAG.getNode(Opc, dl, Op.getValueType(), LHS, RHS,
9525 DAG.getConstant(CC, MVT::i8));
9526 }
9527
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009528 // Arithmetic intrinsics.
Craig Topper5b209e82012-02-05 03:14:49 +00009529 case Intrinsic::x86_sse2_pmulu_dq:
9530 case Intrinsic::x86_avx2_pmulu_dq:
9531 return DAG.getNode(X86ISD::PMULUDQ, dl, Op.getValueType(),
9532 Op.getOperand(1), Op.getOperand(2));
Duncan Sands04aa4ae2011-09-23 16:10:22 +00009533 case Intrinsic::x86_sse3_hadd_ps:
9534 case Intrinsic::x86_sse3_hadd_pd:
9535 case Intrinsic::x86_avx_hadd_ps_256:
9536 case Intrinsic::x86_avx_hadd_pd_256:
9537 return DAG.getNode(X86ISD::FHADD, dl, Op.getValueType(),
9538 Op.getOperand(1), Op.getOperand(2));
9539 case Intrinsic::x86_sse3_hsub_ps:
9540 case Intrinsic::x86_sse3_hsub_pd:
9541 case Intrinsic::x86_avx_hsub_ps_256:
9542 case Intrinsic::x86_avx_hsub_pd_256:
9543 return DAG.getNode(X86ISD::FHSUB, dl, Op.getValueType(),
9544 Op.getOperand(1), Op.getOperand(2));
Craig Topper4bb3f342012-01-25 05:37:32 +00009545 case Intrinsic::x86_ssse3_phadd_w_128:
9546 case Intrinsic::x86_ssse3_phadd_d_128:
9547 case Intrinsic::x86_avx2_phadd_w:
9548 case Intrinsic::x86_avx2_phadd_d:
9549 return DAG.getNode(X86ISD::HADD, dl, Op.getValueType(),
9550 Op.getOperand(1), Op.getOperand(2));
9551 case Intrinsic::x86_ssse3_phsub_w_128:
9552 case Intrinsic::x86_ssse3_phsub_d_128:
9553 case Intrinsic::x86_avx2_phsub_w:
9554 case Intrinsic::x86_avx2_phsub_d:
9555 return DAG.getNode(X86ISD::HSUB, dl, Op.getValueType(),
9556 Op.getOperand(1), Op.getOperand(2));
Craig Topper98fc7292011-11-19 17:46:46 +00009557 case Intrinsic::x86_avx2_psllv_d:
9558 case Intrinsic::x86_avx2_psllv_q:
9559 case Intrinsic::x86_avx2_psllv_d_256:
9560 case Intrinsic::x86_avx2_psllv_q_256:
9561 return DAG.getNode(ISD::SHL, dl, Op.getValueType(),
9562 Op.getOperand(1), Op.getOperand(2));
9563 case Intrinsic::x86_avx2_psrlv_d:
9564 case Intrinsic::x86_avx2_psrlv_q:
9565 case Intrinsic::x86_avx2_psrlv_d_256:
9566 case Intrinsic::x86_avx2_psrlv_q_256:
9567 return DAG.getNode(ISD::SRL, dl, Op.getValueType(),
9568 Op.getOperand(1), Op.getOperand(2));
9569 case Intrinsic::x86_avx2_psrav_d:
9570 case Intrinsic::x86_avx2_psrav_d_256:
9571 return DAG.getNode(ISD::SRA, dl, Op.getValueType(),
9572 Op.getOperand(1), Op.getOperand(2));
Craig Topper969ba282012-01-25 06:43:11 +00009573 case Intrinsic::x86_ssse3_pshuf_b_128:
9574 case Intrinsic::x86_avx2_pshuf_b:
9575 return DAG.getNode(X86ISD::PSHUFB, dl, Op.getValueType(),
9576 Op.getOperand(1), Op.getOperand(2));
9577 case Intrinsic::x86_ssse3_psign_b_128:
9578 case Intrinsic::x86_ssse3_psign_w_128:
9579 case Intrinsic::x86_ssse3_psign_d_128:
9580 case Intrinsic::x86_avx2_psign_b:
9581 case Intrinsic::x86_avx2_psign_w:
9582 case Intrinsic::x86_avx2_psign_d:
9583 return DAG.getNode(X86ISD::PSIGN, dl, Op.getValueType(),
9584 Op.getOperand(1), Op.getOperand(2));
Craig Toppere566cd02012-01-26 07:18:03 +00009585 case Intrinsic::x86_sse41_insertps:
9586 return DAG.getNode(X86ISD::INSERTPS, dl, Op.getValueType(),
9587 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
9588 case Intrinsic::x86_avx_vperm2f128_ps_256:
9589 case Intrinsic::x86_avx_vperm2f128_pd_256:
9590 case Intrinsic::x86_avx_vperm2f128_si_256:
9591 case Intrinsic::x86_avx2_vperm2i128:
9592 return DAG.getNode(X86ISD::VPERM2X128, dl, Op.getValueType(),
9593 Op.getOperand(1), Op.getOperand(2), Op.getOperand(3));
Craig Topper5a313bb2012-02-08 06:36:57 +00009594 case Intrinsic::x86_avx_vpermil_ps:
9595 case Intrinsic::x86_avx_vpermil_pd:
9596 case Intrinsic::x86_avx_vpermil_ps_256:
9597 case Intrinsic::x86_avx_vpermil_pd_256:
9598 return DAG.getNode(X86ISD::VPERMILP, dl, Op.getValueType(),
9599 Op.getOperand(1), Op.getOperand(2));
Craig Topperffa6c402012-04-16 07:13:00 +00009600 case Intrinsic::x86_avx2_permd:
9601 case Intrinsic::x86_avx2_permps:
9602 // Operands intentionally swapped. Mask is last operand to intrinsic,
9603 // but second operand for node/intruction.
9604 return DAG.getNode(X86ISD::VPERMV, dl, Op.getValueType(),
9605 Op.getOperand(2), Op.getOperand(1));
Craig Topper98fc7292011-11-19 17:46:46 +00009606
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009607 // ptest and testp intrinsics. The intrinsic these come from are designed to
9608 // return an integer value, not just an instruction so lower it to the ptest
9609 // or testp pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00009610 case Intrinsic::x86_sse41_ptestz:
9611 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009612 case Intrinsic::x86_sse41_ptestnzc:
9613 case Intrinsic::x86_avx_ptestz_256:
9614 case Intrinsic::x86_avx_ptestc_256:
9615 case Intrinsic::x86_avx_ptestnzc_256:
9616 case Intrinsic::x86_avx_vtestz_ps:
9617 case Intrinsic::x86_avx_vtestc_ps:
9618 case Intrinsic::x86_avx_vtestnzc_ps:
9619 case Intrinsic::x86_avx_vtestz_pd:
9620 case Intrinsic::x86_avx_vtestc_pd:
9621 case Intrinsic::x86_avx_vtestnzc_pd:
9622 case Intrinsic::x86_avx_vtestz_ps_256:
9623 case Intrinsic::x86_avx_vtestc_ps_256:
9624 case Intrinsic::x86_avx_vtestnzc_ps_256:
9625 case Intrinsic::x86_avx_vtestz_pd_256:
9626 case Intrinsic::x86_avx_vtestc_pd_256:
9627 case Intrinsic::x86_avx_vtestnzc_pd_256: {
9628 bool IsTestPacked = false;
Eric Christopher71c67532009-07-29 00:28:05 +00009629 unsigned X86CC = 0;
9630 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00009631 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009632 case Intrinsic::x86_avx_vtestz_ps:
9633 case Intrinsic::x86_avx_vtestz_pd:
9634 case Intrinsic::x86_avx_vtestz_ps_256:
9635 case Intrinsic::x86_avx_vtestz_pd_256:
9636 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009637 case Intrinsic::x86_sse41_ptestz:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009638 case Intrinsic::x86_avx_ptestz_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009639 // ZF = 1
9640 X86CC = X86::COND_E;
9641 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009642 case Intrinsic::x86_avx_vtestc_ps:
9643 case Intrinsic::x86_avx_vtestc_pd:
9644 case Intrinsic::x86_avx_vtestc_ps_256:
9645 case Intrinsic::x86_avx_vtestc_pd_256:
9646 IsTestPacked = true; // Fallthrough
Eric Christopher71c67532009-07-29 00:28:05 +00009647 case Intrinsic::x86_sse41_ptestc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009648 case Intrinsic::x86_avx_ptestc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009649 // CF = 1
9650 X86CC = X86::COND_B;
9651 break;
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009652 case Intrinsic::x86_avx_vtestnzc_ps:
9653 case Intrinsic::x86_avx_vtestnzc_pd:
9654 case Intrinsic::x86_avx_vtestnzc_ps_256:
9655 case Intrinsic::x86_avx_vtestnzc_pd_256:
9656 IsTestPacked = true; // Fallthrough
Eric Christopherfd179292009-08-27 18:07:15 +00009657 case Intrinsic::x86_sse41_ptestnzc:
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009658 case Intrinsic::x86_avx_ptestnzc_256:
Eric Christopher71c67532009-07-29 00:28:05 +00009659 // ZF and CF = 0
9660 X86CC = X86::COND_A;
9661 break;
9662 }
Eric Christopherfd179292009-08-27 18:07:15 +00009663
Eric Christopher71c67532009-07-29 00:28:05 +00009664 SDValue LHS = Op.getOperand(1);
9665 SDValue RHS = Op.getOperand(2);
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +00009666 unsigned TestOpc = IsTestPacked ? X86ISD::TESTP : X86ISD::PTEST;
9667 SDValue Test = DAG.getNode(TestOpc, dl, MVT::i32, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00009668 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
9669 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
9670 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00009671 }
Evan Cheng5759f972008-05-04 09:15:50 +00009672
Craig Topper80e46362012-01-23 06:16:53 +00009673 // SSE/AVX shift intrinsics
9674 case Intrinsic::x86_sse2_psll_w:
9675 case Intrinsic::x86_sse2_psll_d:
9676 case Intrinsic::x86_sse2_psll_q:
9677 case Intrinsic::x86_avx2_psll_w:
9678 case Intrinsic::x86_avx2_psll_d:
9679 case Intrinsic::x86_avx2_psll_q:
9680 return DAG.getNode(X86ISD::VSHL, dl, Op.getValueType(),
9681 Op.getOperand(1), Op.getOperand(2));
9682 case Intrinsic::x86_sse2_psrl_w:
9683 case Intrinsic::x86_sse2_psrl_d:
9684 case Intrinsic::x86_sse2_psrl_q:
9685 case Intrinsic::x86_avx2_psrl_w:
9686 case Intrinsic::x86_avx2_psrl_d:
9687 case Intrinsic::x86_avx2_psrl_q:
9688 return DAG.getNode(X86ISD::VSRL, dl, Op.getValueType(),
9689 Op.getOperand(1), Op.getOperand(2));
9690 case Intrinsic::x86_sse2_psra_w:
9691 case Intrinsic::x86_sse2_psra_d:
9692 case Intrinsic::x86_avx2_psra_w:
9693 case Intrinsic::x86_avx2_psra_d:
9694 return DAG.getNode(X86ISD::VSRA, dl, Op.getValueType(),
9695 Op.getOperand(1), Op.getOperand(2));
Evan Cheng5759f972008-05-04 09:15:50 +00009696 case Intrinsic::x86_sse2_pslli_w:
9697 case Intrinsic::x86_sse2_pslli_d:
9698 case Intrinsic::x86_sse2_pslli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009699 case Intrinsic::x86_avx2_pslli_w:
9700 case Intrinsic::x86_avx2_pslli_d:
9701 case Intrinsic::x86_avx2_pslli_q:
9702 return getTargetVShiftNode(X86ISD::VSHLI, dl, Op.getValueType(),
9703 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009704 case Intrinsic::x86_sse2_psrli_w:
9705 case Intrinsic::x86_sse2_psrli_d:
9706 case Intrinsic::x86_sse2_psrli_q:
Craig Topper80e46362012-01-23 06:16:53 +00009707 case Intrinsic::x86_avx2_psrli_w:
9708 case Intrinsic::x86_avx2_psrli_d:
9709 case Intrinsic::x86_avx2_psrli_q:
9710 return getTargetVShiftNode(X86ISD::VSRLI, dl, Op.getValueType(),
9711 Op.getOperand(1), Op.getOperand(2), DAG);
Evan Cheng5759f972008-05-04 09:15:50 +00009712 case Intrinsic::x86_sse2_psrai_w:
9713 case Intrinsic::x86_sse2_psrai_d:
Craig Topper80e46362012-01-23 06:16:53 +00009714 case Intrinsic::x86_avx2_psrai_w:
9715 case Intrinsic::x86_avx2_psrai_d:
9716 return getTargetVShiftNode(X86ISD::VSRAI, dl, Op.getValueType(),
9717 Op.getOperand(1), Op.getOperand(2), DAG);
9718 // Fix vector shift instructions where the last operand is a non-immediate
9719 // i32 value.
Evan Cheng5759f972008-05-04 09:15:50 +00009720 case Intrinsic::x86_mmx_pslli_w:
9721 case Intrinsic::x86_mmx_pslli_d:
9722 case Intrinsic::x86_mmx_pslli_q:
9723 case Intrinsic::x86_mmx_psrli_w:
9724 case Intrinsic::x86_mmx_psrli_d:
9725 case Intrinsic::x86_mmx_psrli_q:
9726 case Intrinsic::x86_mmx_psrai_w:
9727 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00009728 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00009729 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00009730 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00009731
9732 unsigned NewIntNo = 0;
Evan Cheng5759f972008-05-04 09:15:50 +00009733 switch (IntNo) {
Craig Topper80e46362012-01-23 06:16:53 +00009734 case Intrinsic::x86_mmx_pslli_w:
9735 NewIntNo = Intrinsic::x86_mmx_psll_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009736 break;
Craig Topper80e46362012-01-23 06:16:53 +00009737 case Intrinsic::x86_mmx_pslli_d:
9738 NewIntNo = Intrinsic::x86_mmx_psll_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009739 break;
Craig Topper80e46362012-01-23 06:16:53 +00009740 case Intrinsic::x86_mmx_pslli_q:
9741 NewIntNo = Intrinsic::x86_mmx_psll_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009742 break;
Craig Topper80e46362012-01-23 06:16:53 +00009743 case Intrinsic::x86_mmx_psrli_w:
9744 NewIntNo = Intrinsic::x86_mmx_psrl_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009745 break;
Craig Topper80e46362012-01-23 06:16:53 +00009746 case Intrinsic::x86_mmx_psrli_d:
9747 NewIntNo = Intrinsic::x86_mmx_psrl_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009748 break;
Craig Topper80e46362012-01-23 06:16:53 +00009749 case Intrinsic::x86_mmx_psrli_q:
9750 NewIntNo = Intrinsic::x86_mmx_psrl_q;
Evan Cheng5759f972008-05-04 09:15:50 +00009751 break;
Craig Topper80e46362012-01-23 06:16:53 +00009752 case Intrinsic::x86_mmx_psrai_w:
9753 NewIntNo = Intrinsic::x86_mmx_psra_w;
Evan Cheng5759f972008-05-04 09:15:50 +00009754 break;
Craig Topper80e46362012-01-23 06:16:53 +00009755 case Intrinsic::x86_mmx_psrai_d:
9756 NewIntNo = Intrinsic::x86_mmx_psra_d;
Evan Cheng5759f972008-05-04 09:15:50 +00009757 break;
Craig Topper80e46362012-01-23 06:16:53 +00009758 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00009759 }
Mon P Wangefa42202009-09-03 19:56:25 +00009760
9761 // The vector shift intrinsics with scalars uses 32b shift amounts but
9762 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
9763 // to be zero.
Craig Topper80e46362012-01-23 06:16:53 +00009764 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, ShAmt,
9765 DAG.getConstant(0, MVT::i32));
Dale Johannesen0488fb62010-09-30 23:57:10 +00009766// FIXME this must be lowered to get rid of the invalid type.
Mon P Wangefa42202009-09-03 19:56:25 +00009767
Owen Andersone50ed302009-08-10 22:56:29 +00009768 EVT VT = Op.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00009769 ShAmt = DAG.getNode(ISD::BITCAST, dl, VT, ShAmt);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009770 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00009771 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00009772 Op.getOperand(1), ShAmt);
9773 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00009774 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00009775}
Evan Cheng72261582005-12-20 06:22:03 +00009776
Dan Gohmand858e902010-04-17 15:26:15 +00009777SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op,
9778 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00009779 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9780 MFI->setReturnAddressIsTaken(true);
9781
Bill Wendling64e87322009-01-16 19:25:27 +00009782 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009783 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00009784
9785 if (Depth > 0) {
9786 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
9787 SDValue Offset =
9788 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00009789 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00009790 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00009791 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00009792 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009793 MachinePointerInfo(), false, false, false, 0);
Bill Wendling64e87322009-01-16 19:25:27 +00009794 }
9795
9796 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00009797 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00009798 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009799 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00009800}
9801
Dan Gohmand858e902010-04-17 15:26:15 +00009802SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng184793f2008-09-27 01:56:22 +00009803 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
9804 MFI->setFrameAddressIsTaken(true);
Evan Cheng2457f2c2010-05-22 01:47:14 +00009805
Owen Andersone50ed302009-08-10 22:56:29 +00009806 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009807 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00009808 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
9809 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00009810 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00009811 while (Depth--)
Chris Lattner51abfe42010-09-21 06:02:19 +00009812 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr,
9813 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00009814 false, false, false, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00009815 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00009816}
9817
Dan Gohman475871a2008-07-27 21:46:04 +00009818SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00009819 SelectionDAG &DAG) const {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009820 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009821}
9822
Dan Gohmand858e902010-04-17 15:26:15 +00009823SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG) const {
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009824 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00009825 SDValue Chain = Op.getOperand(0);
9826 SDValue Offset = Op.getOperand(1);
9827 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009828 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009829
Dan Gohmand8816272010-08-11 18:14:00 +00009830 SDValue Frame = DAG.getCopyFromReg(DAG.getEntryNode(), dl,
9831 Subtarget->is64Bit() ? X86::RBP : X86::EBP,
9832 getPointerTy());
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009833 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009834
Dan Gohmand8816272010-08-11 18:14:00 +00009835 SDValue StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), Frame,
9836 DAG.getIntPtrConstant(TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00009837 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
Chris Lattner8026a9d2010-09-21 17:50:43 +00009838 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, MachinePointerInfo(),
9839 false, false, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00009840 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009841 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009842
Dale Johannesene4d209d2009-02-03 20:21:25 +00009843 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009844 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00009845 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00009846}
9847
Duncan Sands4a544a72011-09-06 13:37:06 +00009848SDValue X86TargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
9849 SelectionDAG &DAG) const {
9850 return Op.getOperand(0);
9851}
9852
9853SDValue X86TargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
9854 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00009855 SDValue Root = Op.getOperand(0);
9856 SDValue Trmp = Op.getOperand(1); // trampoline
9857 SDValue FPtr = Op.getOperand(2); // nested function
9858 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00009859 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009860
Dan Gohman69de1932008-02-06 22:27:42 +00009861 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009862
9863 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00009864 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00009865
9866 // Large code-model.
Chris Lattnera62fe662010-02-05 19:20:30 +00009867 const unsigned char JMP64r = 0xFF; // 64-bit jmp through register opcode.
9868 const unsigned char MOV64ri = 0xB8; // X86::MOV64ri opcode.
Duncan Sands339e14f2008-01-16 22:55:25 +00009869
Evan Cheng0e6a0522011-07-18 20:57:22 +00009870 const unsigned char N86R10 = X86_MC::getX86RegNum(X86::R10);
9871 const unsigned char N86R11 = X86_MC::getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00009872
9873 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
9874
9875 // Load the pointer to the nested function into R11.
9876 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00009877 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00009878 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009879 Addr, MachinePointerInfo(TrmpAddr),
9880 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009881
Owen Anderson825b72b2009-08-11 20:47:22 +00009882 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9883 DAG.getConstant(2, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009884 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr,
9885 MachinePointerInfo(TrmpAddr, 2),
David Greene67c9d422010-02-15 16:53:33 +00009886 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009887
9888 // Load the 'nest' parameter value into R10.
9889 // R10 is specified in X86CallingConv.td
9890 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00009891 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9892 DAG.getConstant(10, MVT::i64));
9893 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009894 Addr, MachinePointerInfo(TrmpAddr, 10),
9895 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009896
Owen Anderson825b72b2009-08-11 20:47:22 +00009897 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9898 DAG.getConstant(12, MVT::i64));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009899 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr,
9900 MachinePointerInfo(TrmpAddr, 12),
David Greene67c9d422010-02-15 16:53:33 +00009901 false, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00009902
9903 // Jump to the nested function.
9904 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00009905 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9906 DAG.getConstant(20, MVT::i64));
9907 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009908 Addr, MachinePointerInfo(TrmpAddr, 20),
9909 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009910
9911 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00009912 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
9913 DAG.getConstant(22, MVT::i64));
9914 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009915 MachinePointerInfo(TrmpAddr, 22),
9916 false, false, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00009917
Duncan Sands4a544a72011-09-06 13:37:06 +00009918 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009919 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00009920 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00009921 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00009922 CallingConv::ID CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00009923 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009924
9925 switch (CC) {
9926 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00009927 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009928 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009929 case CallingConv::X86_StdCall: {
9930 // Pass 'nest' parameter in ECX.
9931 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009932 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009933
9934 // Check that ECX wasn't needed by an 'inreg' parameter.
Chris Lattnerdb125cf2011-07-18 04:54:35 +00009935 FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00009936 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00009937
Chris Lattner58d74912008-03-12 17:45:29 +00009938 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00009939 unsigned InRegCount = 0;
9940 unsigned Idx = 1;
9941
9942 for (FunctionType::param_iterator I = FTy->param_begin(),
9943 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00009944 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00009945 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00009946 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009947
9948 if (InRegCount > 2) {
Eric Christopher90eb4022010-07-22 00:26:08 +00009949 report_fatal_error("Nest register in use - reduce number of inreg"
9950 " parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00009951 }
9952 }
9953 break;
9954 }
9955 case CallingConv::X86_FastCall:
Anton Korobeynikovded05e32010-05-16 09:08:45 +00009956 case CallingConv::X86_ThisCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00009957 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00009958 // Pass 'nest' parameter in EAX.
9959 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00009960 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009961 break;
9962 }
9963
Dan Gohman475871a2008-07-27 21:46:04 +00009964 SDValue OutChains[4];
9965 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00009966
Owen Anderson825b72b2009-08-11 20:47:22 +00009967 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9968 DAG.getConstant(10, MVT::i32));
9969 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009970
Chris Lattnera62fe662010-02-05 19:20:30 +00009971 // This is storing the opcode for MOV32ri.
9972 const unsigned char MOV32ri = 0xB8; // X86::MOV32ri's opcode byte.
Evan Cheng0e6a0522011-07-18 20:57:22 +00009973 const unsigned char N86Reg = X86_MC::getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00009974 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00009975 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Chris Lattner8026a9d2010-09-21 17:50:43 +00009976 Trmp, MachinePointerInfo(TrmpAddr),
9977 false, false, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009978
Owen Anderson825b72b2009-08-11 20:47:22 +00009979 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9980 DAG.getConstant(1, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009981 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr,
9982 MachinePointerInfo(TrmpAddr, 1),
David Greene67c9d422010-02-15 16:53:33 +00009983 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009984
Chris Lattnera62fe662010-02-05 19:20:30 +00009985 const unsigned char JMP = 0xE9; // jmp <32bit dst> opcode.
Owen Anderson825b72b2009-08-11 20:47:22 +00009986 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9987 DAG.getConstant(5, MVT::i32));
9988 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Chris Lattner8026a9d2010-09-21 17:50:43 +00009989 MachinePointerInfo(TrmpAddr, 5),
9990 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009991
Owen Anderson825b72b2009-08-11 20:47:22 +00009992 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
9993 DAG.getConstant(6, MVT::i32));
Chris Lattner8026a9d2010-09-21 17:50:43 +00009994 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr,
9995 MachinePointerInfo(TrmpAddr, 6),
David Greene67c9d422010-02-15 16:53:33 +00009996 false, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009997
Duncan Sands4a544a72011-09-06 13:37:06 +00009998 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4);
Duncan Sandsb116fac2007-07-27 20:02:49 +00009999 }
10000}
10001
Dan Gohmand858e902010-04-17 15:26:15 +000010002SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op,
10003 SelectionDAG &DAG) const {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010004 /*
10005 The rounding mode is in bits 11:10 of FPSR, and has the following
10006 settings:
10007 00 Round to nearest
10008 01 Round to -inf
10009 10 Round to +inf
10010 11 Round to 0
10011
10012 FLT_ROUNDS, on the other hand, expects the following:
10013 -1 Undefined
10014 0 Round to 0
10015 1 Round to nearest
10016 2 Round to +inf
10017 3 Round to -inf
10018
10019 To perform the conversion, we do:
10020 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
10021 */
10022
10023 MachineFunction &MF = DAG.getMachineFunction();
10024 const TargetMachine &TM = MF.getTarget();
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000010025 const TargetFrameLowering &TFI = *TM.getFrameLowering();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010026 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +000010027 EVT VT = Op.getValueType();
Chris Lattner2156b792010-09-22 01:11:26 +000010028 DebugLoc DL = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010029
10030 // Save FP Control Word to stack slot
David Greene3f2bf852009-11-12 20:49:22 +000010031 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment, false);
Dan Gohman475871a2008-07-27 21:46:04 +000010032 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010033
Michael J. Spencerec38de22010-10-10 22:04:20 +000010034
Chris Lattner2156b792010-09-22 01:11:26 +000010035 MachineMemOperand *MMO =
10036 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(SSFI),
10037 MachineMemOperand::MOStore, 2, 2);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010038
Chris Lattner2156b792010-09-22 01:11:26 +000010039 SDValue Ops[] = { DAG.getEntryNode(), StackSlot };
10040 SDValue Chain = DAG.getMemIntrinsicNode(X86ISD::FNSTCW16m, DL,
10041 DAG.getVTList(MVT::Other),
10042 Ops, 2, MVT::i16, MMO);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010043
10044 // Load FP Control Word from stack slot
Chris Lattner2156b792010-09-22 01:11:26 +000010045 SDValue CWD = DAG.getLoad(MVT::i16, DL, Chain, StackSlot,
Pete Cooperd752e0f2011-11-08 18:42:53 +000010046 MachinePointerInfo(), false, false, false, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010047
10048 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +000010049 SDValue CWD1 =
Chris Lattner2156b792010-09-22 01:11:26 +000010050 DAG.getNode(ISD::SRL, DL, MVT::i16,
10051 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010052 CWD, DAG.getConstant(0x800, MVT::i16)),
10053 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +000010054 SDValue CWD2 =
Chris Lattner2156b792010-09-22 01:11:26 +000010055 DAG.getNode(ISD::SRL, DL, MVT::i16,
10056 DAG.getNode(ISD::AND, DL, MVT::i16,
Owen Anderson825b72b2009-08-11 20:47:22 +000010057 CWD, DAG.getConstant(0x400, MVT::i16)),
10058 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010059
Dan Gohman475871a2008-07-27 21:46:04 +000010060 SDValue RetVal =
Chris Lattner2156b792010-09-22 01:11:26 +000010061 DAG.getNode(ISD::AND, DL, MVT::i16,
10062 DAG.getNode(ISD::ADD, DL, MVT::i16,
10063 DAG.getNode(ISD::OR, DL, MVT::i16, CWD1, CWD2),
Owen Anderson825b72b2009-08-11 20:47:22 +000010064 DAG.getConstant(1, MVT::i16)),
10065 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010066
10067
Duncan Sands83ec4b62008-06-06 12:08:01 +000010068 return DAG.getNode((VT.getSizeInBits() < 16 ?
Chris Lattner2156b792010-09-22 01:11:26 +000010069 ISD::TRUNCATE : ISD::ZERO_EXTEND), DL, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000010070}
10071
Dan Gohmand858e902010-04-17 15:26:15 +000010072SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010073 EVT VT = Op.getValueType();
10074 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +000010075 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010076 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010077
10078 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000010079 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +000010080 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +000010081 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +000010082 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010083 }
Evan Cheng18efe262007-12-14 02:13:44 +000010084
Evan Cheng152804e2007-12-14 08:30:15 +000010085 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010086 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010087 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010088
10089 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010090 SDValue Ops[] = {
10091 Op,
10092 DAG.getConstant(NumBits+NumBits-1, OpVT),
10093 DAG.getConstant(X86::COND_E, MVT::i8),
10094 Op.getValue(1)
10095 };
10096 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, Ops, array_lengthof(Ops));
Evan Cheng152804e2007-12-14 08:30:15 +000010097
10098 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +000010099 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +000010100
Owen Anderson825b72b2009-08-11 20:47:22 +000010101 if (VT == MVT::i8)
10102 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +000010103 return Op;
10104}
10105
Chandler Carruthacc068e2011-12-24 10:55:54 +000010106SDValue X86TargetLowering::LowerCTLZ_ZERO_UNDEF(SDValue Op,
10107 SelectionDAG &DAG) const {
10108 EVT VT = Op.getValueType();
10109 EVT OpVT = VT;
10110 unsigned NumBits = VT.getSizeInBits();
10111 DebugLoc dl = Op.getDebugLoc();
10112
10113 Op = Op.getOperand(0);
10114 if (VT == MVT::i8) {
10115 // Zero extend to i32 since there is not an i8 bsr.
10116 OpVT = MVT::i32;
10117 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
10118 }
10119
10120 // Issue a bsr (scan bits in reverse).
10121 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
10122 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
10123
10124 // And xor with NumBits-1.
10125 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
10126
10127 if (VT == MVT::i8)
10128 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
10129 return Op;
10130}
10131
Dan Gohmand858e902010-04-17 15:26:15 +000010132SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010133 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +000010134 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010135 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +000010136 Op = Op.getOperand(0);
Evan Cheng152804e2007-12-14 08:30:15 +000010137
10138 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Chandler Carruth77821022011-12-24 12:12:34 +000010139 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010140 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +000010141
10142 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010143 SDValue Ops[] = {
10144 Op,
Chandler Carruth77821022011-12-24 12:12:34 +000010145 DAG.getConstant(NumBits, VT),
Benjamin Kramer7f1a5602009-12-29 16:57:26 +000010146 DAG.getConstant(X86::COND_E, MVT::i8),
10147 Op.getValue(1)
10148 };
Chandler Carruth77821022011-12-24 12:12:34 +000010149 return DAG.getNode(X86ISD::CMOV, dl, VT, Ops, array_lengthof(Ops));
Evan Cheng18efe262007-12-14 02:13:44 +000010150}
10151
Craig Topper13894fa2011-08-24 06:14:18 +000010152// Lower256IntArith - Break a 256-bit integer operation into two new 128-bit
10153// ones, and then concatenate the result back.
10154static SDValue Lower256IntArith(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +000010155 EVT VT = Op.getValueType();
Craig Topper13894fa2011-08-24 06:14:18 +000010156
10157 assert(VT.getSizeInBits() == 256 && VT.isInteger() &&
10158 "Unsupported value type for operation");
10159
10160 int NumElems = VT.getVectorNumElements();
10161 DebugLoc dl = Op.getDebugLoc();
10162 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10163 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
10164
10165 // Extract the LHS vectors
10166 SDValue LHS = Op.getOperand(0);
10167 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10168 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
10169
10170 // Extract the RHS vectors
10171 SDValue RHS = Op.getOperand(1);
10172 SDValue RHS1 = Extract128BitVector(RHS, Idx0, DAG, dl);
10173 SDValue RHS2 = Extract128BitVector(RHS, Idx1, DAG, dl);
10174
10175 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10176 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10177
10178 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT,
10179 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, RHS1),
10180 DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, RHS2));
10181}
10182
10183SDValue X86TargetLowering::LowerADD(SDValue Op, SelectionDAG &DAG) const {
10184 assert(Op.getValueType().getSizeInBits() == 256 &&
10185 Op.getValueType().isInteger() &&
10186 "Only handle AVX 256-bit vector integer operation");
10187 return Lower256IntArith(Op, DAG);
10188}
10189
10190SDValue X86TargetLowering::LowerSUB(SDValue Op, SelectionDAG &DAG) const {
10191 assert(Op.getValueType().getSizeInBits() == 256 &&
10192 Op.getValueType().isInteger() &&
10193 "Only handle AVX 256-bit vector integer operation");
10194 return Lower256IntArith(Op, DAG);
10195}
10196
10197SDValue X86TargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
10198 EVT VT = Op.getValueType();
10199
10200 // Decompose 256-bit ops into smaller 128-bit ops.
Craig Topperaaa643c2011-11-09 07:28:55 +000010201 if (VT.getSizeInBits() == 256 && !Subtarget->hasAVX2())
Craig Topper13894fa2011-08-24 06:14:18 +000010202 return Lower256IntArith(Op, DAG);
10203
Craig Topper5b209e82012-02-05 03:14:49 +000010204 assert((VT == MVT::v2i64 || VT == MVT::v4i64) &&
10205 "Only know how to lower V2I64/V4I64 multiply");
10206
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010207 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +000010208
Craig Topper5b209e82012-02-05 03:14:49 +000010209 // Ahi = psrlqi(a, 32);
10210 // Bhi = psrlqi(b, 32);
10211 //
10212 // AloBlo = pmuludq(a, b);
10213 // AloBhi = pmuludq(a, Bhi);
10214 // AhiBlo = pmuludq(Ahi, b);
10215
10216 // AloBhi = psllqi(AloBhi, 32);
10217 // AhiBlo = psllqi(AhiBlo, 32);
10218 // return AloBlo + AloBhi + AhiBlo;
10219
Craig Topperaaa643c2011-11-09 07:28:55 +000010220 SDValue A = Op.getOperand(0);
10221 SDValue B = Op.getOperand(1);
10222
Craig Topper5b209e82012-02-05 03:14:49 +000010223 SDValue ShAmt = DAG.getConstant(32, MVT::i32);
Craig Topperaaa643c2011-11-09 07:28:55 +000010224
Craig Topper5b209e82012-02-05 03:14:49 +000010225 SDValue Ahi = DAG.getNode(X86ISD::VSRLI, dl, VT, A, ShAmt);
10226 SDValue Bhi = DAG.getNode(X86ISD::VSRLI, dl, VT, B, ShAmt);
Craig Topperaaa643c2011-11-09 07:28:55 +000010227
Craig Topper5b209e82012-02-05 03:14:49 +000010228 // Bit cast to 32-bit vectors for MULUDQ
10229 EVT MulVT = (VT == MVT::v2i64) ? MVT::v4i32 : MVT::v8i32;
10230 A = DAG.getNode(ISD::BITCAST, dl, MulVT, A);
10231 B = DAG.getNode(ISD::BITCAST, dl, MulVT, B);
10232 Ahi = DAG.getNode(ISD::BITCAST, dl, MulVT, Ahi);
10233 Bhi = DAG.getNode(ISD::BITCAST, dl, MulVT, Bhi);
Craig Topperaaa643c2011-11-09 07:28:55 +000010234
Craig Topper5b209e82012-02-05 03:14:49 +000010235 SDValue AloBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, B);
10236 SDValue AloBhi = DAG.getNode(X86ISD::PMULUDQ, dl, VT, A, Bhi);
10237 SDValue AhiBlo = DAG.getNode(X86ISD::PMULUDQ, dl, VT, Ahi, B);
Craig Topperaaa643c2011-11-09 07:28:55 +000010238
Craig Topper5b209e82012-02-05 03:14:49 +000010239 AloBhi = DAG.getNode(X86ISD::VSHLI, dl, VT, AloBhi, ShAmt);
10240 AhiBlo = DAG.getNode(X86ISD::VSHLI, dl, VT, AhiBlo, ShAmt);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010241
Dale Johannesene4d209d2009-02-03 20:21:25 +000010242 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
Craig Topper5b209e82012-02-05 03:14:49 +000010243 return DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +000010244}
10245
Nadav Rotem43012222011-05-11 08:12:09 +000010246SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) const {
10247
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010248 EVT VT = Op.getValueType();
10249 DebugLoc dl = Op.getDebugLoc();
10250 SDValue R = Op.getOperand(0);
Nadav Rotem43012222011-05-11 08:12:09 +000010251 SDValue Amt = Op.getOperand(1);
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010252 LLVMContext *Context = DAG.getContext();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010253
Craig Topper1accb7e2012-01-10 06:54:16 +000010254 if (!Subtarget->hasSSE2())
Bruno Cardoso Lopes328a9d42011-08-08 21:31:08 +000010255 return SDValue();
10256
Nadav Rotem43012222011-05-11 08:12:09 +000010257 // Optimize shl/srl/sra with constant shift amount.
10258 if (isSplatVector(Amt.getNode())) {
10259 SDValue SclrAmt = Amt->getOperand(0);
10260 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(SclrAmt)) {
10261 uint64_t ShiftAmt = C->getZExtValue();
10262
Craig Toppered2e13d2012-01-22 19:15:14 +000010263 if (VT == MVT::v2i64 || VT == MVT::v4i32 || VT == MVT::v8i16 ||
10264 (Subtarget->hasAVX2() &&
10265 (VT == MVT::v4i64 || VT == MVT::v8i32 || VT == MVT::v16i16))) {
10266 if (Op.getOpcode() == ISD::SHL)
10267 return DAG.getNode(X86ISD::VSHLI, dl, VT, R,
10268 DAG.getConstant(ShiftAmt, MVT::i32));
10269 if (Op.getOpcode() == ISD::SRL)
10270 return DAG.getNode(X86ISD::VSRLI, dl, VT, R,
10271 DAG.getConstant(ShiftAmt, MVT::i32));
10272 if (Op.getOpcode() == ISD::SRA && VT != MVT::v2i64 && VT != MVT::v4i64)
10273 return DAG.getNode(X86ISD::VSRAI, dl, VT, R,
10274 DAG.getConstant(ShiftAmt, MVT::i32));
Benjamin Kramerdade3c12011-10-30 17:31:21 +000010275 }
10276
Craig Toppered2e13d2012-01-22 19:15:14 +000010277 if (VT == MVT::v16i8) {
10278 if (Op.getOpcode() == ISD::SHL) {
10279 // Make a large shift.
10280 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, R,
10281 DAG.getConstant(ShiftAmt, MVT::i32));
10282 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
10283 // Zero out the rightmost bits.
10284 SmallVector<SDValue, 16> V(16,
10285 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10286 MVT::i8));
10287 return DAG.getNode(ISD::AND, dl, VT, SHL,
10288 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010289 }
Craig Toppered2e13d2012-01-22 19:15:14 +000010290 if (Op.getOpcode() == ISD::SRL) {
10291 // Make a large shift.
10292 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v8i16, R,
10293 DAG.getConstant(ShiftAmt, MVT::i32));
10294 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
10295 // Zero out the leftmost bits.
10296 SmallVector<SDValue, 16> V(16,
10297 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10298 MVT::i8));
10299 return DAG.getNode(ISD::AND, dl, VT, SRL,
10300 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16));
10301 }
10302 if (Op.getOpcode() == ISD::SRA) {
10303 if (ShiftAmt == 7) {
10304 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010305 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010306 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Toppered2e13d2012-01-22 19:15:14 +000010307 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010308
Craig Toppered2e13d2012-01-22 19:15:14 +000010309 // R s>> a === ((R u>> a) ^ m) - m
10310 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10311 SmallVector<SDValue, 16> V(16, DAG.getConstant(128 >> ShiftAmt,
10312 MVT::i8));
10313 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 16);
10314 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10315 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10316 return Res;
10317 }
Eli Friedmanf6aa6b12011-11-01 21:18:39 +000010318 }
Craig Topper46154eb2011-11-11 07:39:23 +000010319
Craig Topper0d86d462011-11-20 00:12:05 +000010320 if (Subtarget->hasAVX2() && VT == MVT::v32i8) {
10321 if (Op.getOpcode() == ISD::SHL) {
10322 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010323 SDValue SHL = DAG.getNode(X86ISD::VSHLI, dl, MVT::v16i16, R,
10324 DAG.getConstant(ShiftAmt, MVT::i32));
10325 SHL = DAG.getNode(ISD::BITCAST, dl, VT, SHL);
Craig Topper0d86d462011-11-20 00:12:05 +000010326 // Zero out the rightmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010327 SmallVector<SDValue, 32> V(32,
10328 DAG.getConstant(uint8_t(-1U << ShiftAmt),
10329 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010330 return DAG.getNode(ISD::AND, dl, VT, SHL,
10331 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
Craig Topper46154eb2011-11-11 07:39:23 +000010332 }
Craig Topper0d86d462011-11-20 00:12:05 +000010333 if (Op.getOpcode() == ISD::SRL) {
10334 // Make a large shift.
Craig Toppered2e13d2012-01-22 19:15:14 +000010335 SDValue SRL = DAG.getNode(X86ISD::VSRLI, dl, MVT::v16i16, R,
10336 DAG.getConstant(ShiftAmt, MVT::i32));
10337 SRL = DAG.getNode(ISD::BITCAST, dl, VT, SRL);
Craig Topper0d86d462011-11-20 00:12:05 +000010338 // Zero out the leftmost bits.
Craig Toppered2e13d2012-01-22 19:15:14 +000010339 SmallVector<SDValue, 32> V(32,
10340 DAG.getConstant(uint8_t(-1U) >> ShiftAmt,
10341 MVT::i8));
Craig Topper0d86d462011-11-20 00:12:05 +000010342 return DAG.getNode(ISD::AND, dl, VT, SRL,
10343 DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32));
10344 }
10345 if (Op.getOpcode() == ISD::SRA) {
10346 if (ShiftAmt == 7) {
10347 // R s>> 7 === R s< 0
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000010348 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Craig Topper67609fd2012-01-22 22:42:16 +000010349 return DAG.getNode(X86ISD::PCMPGT, dl, VT, Zeros, R);
Craig Topper0d86d462011-11-20 00:12:05 +000010350 }
10351
10352 // R s>> a === ((R u>> a) ^ m) - m
10353 SDValue Res = DAG.getNode(ISD::SRL, dl, VT, R, Amt);
10354 SmallVector<SDValue, 32> V(32, DAG.getConstant(128 >> ShiftAmt,
10355 MVT::i8));
10356 SDValue Mask = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &V[0], 32);
10357 Res = DAG.getNode(ISD::XOR, dl, VT, Res, Mask);
10358 Res = DAG.getNode(ISD::SUB, dl, VT, Res, Mask);
10359 return Res;
10360 }
10361 }
Nadav Rotem43012222011-05-11 08:12:09 +000010362 }
10363 }
10364
10365 // Lower SHL with variable shift amount.
Nadav Rotem43012222011-05-11 08:12:09 +000010366 if (VT == MVT::v4i32 && Op->getOpcode() == ISD::SHL) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010367 Op = DAG.getNode(X86ISD::VSHLI, dl, VT, Op.getOperand(1),
10368 DAG.getConstant(23, MVT::i32));
Nate Begeman51409212010-07-28 00:21:48 +000010369
Chris Lattner7302d802012-02-06 21:56:39 +000010370 const uint32_t CV[] = { 0x3f800000U, 0x3f800000U, 0x3f800000U, 0x3f800000U};
10371 Constant *C = ConstantDataVector::get(*Context, CV);
Nate Begeman51409212010-07-28 00:21:48 +000010372 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
10373 SDValue Addend = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Chris Lattnere8639032010-09-21 06:22:23 +000010374 MachinePointerInfo::getConstantPool(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000010375 false, false, false, 16);
Nate Begeman51409212010-07-28 00:21:48 +000010376
10377 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Addend);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010378 Op = DAG.getNode(ISD::BITCAST, dl, MVT::v4f32, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010379 Op = DAG.getNode(ISD::FP_TO_SINT, dl, VT, Op);
10380 return DAG.getNode(ISD::MUL, dl, VT, Op, R);
10381 }
Nadav Rotem43012222011-05-11 08:12:09 +000010382 if (VT == MVT::v16i8 && Op->getOpcode() == ISD::SHL) {
Craig Topper8b5a6b62012-01-17 08:23:44 +000010383 assert(Subtarget->hasSSE2() && "Need SSE2 for pslli/pcmpeq.");
Lang Hames8b99c1e2011-12-17 01:08:46 +000010384
Nate Begeman51409212010-07-28 00:21:48 +000010385 // a = a << 5;
Craig Toppered2e13d2012-01-22 19:15:14 +000010386 Op = DAG.getNode(X86ISD::VSHLI, dl, MVT::v8i16, Op.getOperand(1),
10387 DAG.getConstant(5, MVT::i32));
10388 Op = DAG.getNode(ISD::BITCAST, dl, VT, Op);
Nate Begeman51409212010-07-28 00:21:48 +000010389
Lang Hames8b99c1e2011-12-17 01:08:46 +000010390 // Turn 'a' into a mask suitable for VSELECT
10391 SDValue VSelM = DAG.getConstant(0x80, VT);
10392 SDValue OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010393 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Nate Begeman51409212010-07-28 00:21:48 +000010394
Lang Hames8b99c1e2011-12-17 01:08:46 +000010395 SDValue CM1 = DAG.getConstant(0x0f, VT);
10396 SDValue CM2 = DAG.getConstant(0x3f, VT);
Nate Begeman51409212010-07-28 00:21:48 +000010397
Lang Hames8b99c1e2011-12-17 01:08:46 +000010398 // r = VSELECT(r, psllw(r & (char16)15, 4), a);
10399 SDValue M = DAG.getNode(ISD::AND, dl, VT, R, CM1);
Craig Toppered2e13d2012-01-22 19:15:14 +000010400 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10401 DAG.getConstant(4, MVT::i32), DAG);
10402 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010403 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10404
Nate Begeman51409212010-07-28 00:21:48 +000010405 // a += a
10406 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010407 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010408 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010409
Lang Hames8b99c1e2011-12-17 01:08:46 +000010410 // r = VSELECT(r, psllw(r & (char16)63, 2), a);
10411 M = DAG.getNode(ISD::AND, dl, VT, R, CM2);
Craig Toppered2e13d2012-01-22 19:15:14 +000010412 M = getTargetVShiftNode(X86ISD::VSHLI, dl, MVT::v8i16, M,
10413 DAG.getConstant(2, MVT::i32), DAG);
10414 M = DAG.getNode(ISD::BITCAST, dl, VT, M);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010415 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel, M, R);
10416
Nate Begeman51409212010-07-28 00:21:48 +000010417 // a += a
10418 Op = DAG.getNode(ISD::ADD, dl, VT, Op, Op);
Lang Hames8b99c1e2011-12-17 01:08:46 +000010419 OpVSel = DAG.getNode(ISD::AND, dl, VT, VSelM, Op);
Craig Topper67609fd2012-01-22 22:42:16 +000010420 OpVSel = DAG.getNode(X86ISD::PCMPEQ, dl, VT, OpVSel, VSelM);
Michael J. Spencerec38de22010-10-10 22:04:20 +000010421
Lang Hames8b99c1e2011-12-17 01:08:46 +000010422 // return VSELECT(r, r+r, a);
10423 R = DAG.getNode(ISD::VSELECT, dl, VT, OpVSel,
Lang Hamesa0a25132011-12-15 18:57:27 +000010424 DAG.getNode(ISD::ADD, dl, VT, R, R), R);
Nate Begeman51409212010-07-28 00:21:48 +000010425 return R;
10426 }
Craig Topper46154eb2011-11-11 07:39:23 +000010427
10428 // Decompose 256-bit shifts into smaller 128-bit shifts.
10429 if (VT.getSizeInBits() == 256) {
Craig Toppered2e13d2012-01-22 19:15:14 +000010430 unsigned NumElems = VT.getVectorNumElements();
Craig Topper46154eb2011-11-11 07:39:23 +000010431 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10432 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
10433
10434 // Extract the two vectors
10435 SDValue V1 = Extract128BitVector(R, DAG.getConstant(0, MVT::i32), DAG, dl);
10436 SDValue V2 = Extract128BitVector(R, DAG.getConstant(NumElems/2, MVT::i32),
10437 DAG, dl);
10438
10439 // Recreate the shift amount vectors
10440 SDValue Amt1, Amt2;
10441 if (Amt.getOpcode() == ISD::BUILD_VECTOR) {
10442 // Constant shift amount
10443 SmallVector<SDValue, 4> Amt1Csts;
10444 SmallVector<SDValue, 4> Amt2Csts;
Craig Toppered2e13d2012-01-22 19:15:14 +000010445 for (unsigned i = 0; i != NumElems/2; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010446 Amt1Csts.push_back(Amt->getOperand(i));
Craig Toppered2e13d2012-01-22 19:15:14 +000010447 for (unsigned i = NumElems/2; i != NumElems; ++i)
Craig Topper46154eb2011-11-11 07:39:23 +000010448 Amt2Csts.push_back(Amt->getOperand(i));
10449
10450 Amt1 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10451 &Amt1Csts[0], NumElems/2);
10452 Amt2 = DAG.getNode(ISD::BUILD_VECTOR, dl, NewVT,
10453 &Amt2Csts[0], NumElems/2);
10454 } else {
10455 // Variable shift amount
10456 Amt1 = Extract128BitVector(Amt, DAG.getConstant(0, MVT::i32), DAG, dl);
10457 Amt2 = Extract128BitVector(Amt, DAG.getConstant(NumElems/2, MVT::i32),
10458 DAG, dl);
10459 }
10460
10461 // Issue new vector shifts for the smaller types
10462 V1 = DAG.getNode(Op.getOpcode(), dl, NewVT, V1, Amt1);
10463 V2 = DAG.getNode(Op.getOpcode(), dl, NewVT, V2, Amt2);
10464
10465 // Concatenate the result back
10466 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, V1, V2);
10467 }
10468
Nate Begeman51409212010-07-28 00:21:48 +000010469 return SDValue();
Nate Begemanbdcb5af2010-07-27 22:37:06 +000010470}
Mon P Wangaf9b9522008-12-18 21:42:19 +000010471
Dan Gohmand858e902010-04-17 15:26:15 +000010472SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) const {
Bill Wendling74c37652008-12-09 22:08:41 +000010473 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
10474 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +000010475 // looks for this combo and may remove the "setcc" instruction if the "setcc"
10476 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +000010477 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +000010478 SDValue LHS = N->getOperand(0);
10479 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +000010480 unsigned BaseOp = 0;
10481 unsigned Cond = 0;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010482 DebugLoc DL = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +000010483 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010484 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +000010485 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +000010486 // A subtract of one will be selected as a INC. Note that INC doesn't
10487 // set CF, so we can't do this for UADDO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010488 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10489 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010490 BaseOp = X86ISD::INC;
10491 Cond = X86::COND_O;
10492 break;
10493 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010494 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +000010495 Cond = X86::COND_O;
10496 break;
10497 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010498 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +000010499 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010500 break;
10501 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +000010502 // A subtract of one will be selected as a DEC. Note that DEC doesn't
10503 // set CF, so we can't do this for USUBO.
Benjamin Kramerc175a4b2011-03-08 15:20:20 +000010504 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(RHS))
10505 if (C->isOne()) {
Dan Gohman076aee32009-03-04 19:44:21 +000010506 BaseOp = X86ISD::DEC;
10507 Cond = X86::COND_O;
10508 break;
10509 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010510 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +000010511 Cond = X86::COND_O;
10512 break;
10513 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +000010514 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +000010515 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +000010516 break;
10517 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +000010518 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +000010519 Cond = X86::COND_O;
10520 break;
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010521 case ISD::UMULO: { // i64, i8 = umulo lhs, rhs --> i64, i64, i32 umul lhs,rhs
10522 SDVTList VTs = DAG.getVTList(N->getValueType(0), N->getValueType(0),
10523 MVT::i32);
10524 SDValue Sum = DAG.getNode(X86ISD::UMUL, DL, VTs, LHS, RHS);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010525
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010526 SDValue SetCC =
10527 DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
10528 DAG.getConstant(X86::COND_O, MVT::i32),
10529 SDValue(Sum.getNode(), 2));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010530
Dan Gohman6e5fda22011-07-22 18:45:15 +000010531 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010532 }
Bill Wendling74c37652008-12-09 22:08:41 +000010533 }
Bill Wendling3fafd932008-11-26 22:37:40 +000010534
Bill Wendling61edeb52008-12-02 01:06:39 +000010535 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +000010536 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010537 SDValue Sum = DAG.getNode(BaseOp, DL, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +000010538
Bill Wendling61edeb52008-12-02 01:06:39 +000010539 SDValue SetCC =
Chris Lattnerb20e0b12010-12-05 07:30:36 +000010540 DAG.getNode(X86ISD::SETCC, DL, N->getValueType(1),
10541 DAG.getConstant(Cond, MVT::i32),
10542 SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +000010543
Dan Gohman6e5fda22011-07-22 18:45:15 +000010544 return DAG.getNode(ISD::MERGE_VALUES, DL, N->getVTList(), Sum, SetCC);
Bill Wendling41ea7e72008-11-24 19:21:46 +000010545}
10546
Chad Rosier30450e82011-12-22 22:35:21 +000010547SDValue X86TargetLowering::LowerSIGN_EXTEND_INREG(SDValue Op,
10548 SelectionDAG &DAG) const {
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010549 DebugLoc dl = Op.getDebugLoc();
Craig Toppera124f942011-11-21 01:12:36 +000010550 EVT ExtraVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
10551 EVT VT = Op.getValueType();
10552
Craig Toppered2e13d2012-01-22 19:15:14 +000010553 if (!Subtarget->hasSSE2() || !VT.isVector())
10554 return SDValue();
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010555
Craig Toppered2e13d2012-01-22 19:15:14 +000010556 unsigned BitsDiff = VT.getScalarType().getSizeInBits() -
10557 ExtraVT.getScalarType().getSizeInBits();
10558 SDValue ShAmt = DAG.getConstant(BitsDiff, MVT::i32);
10559
10560 switch (VT.getSimpleVT().SimpleTy) {
10561 default: return SDValue();
10562 case MVT::v8i32:
10563 case MVT::v16i16:
10564 if (!Subtarget->hasAVX())
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010565 return SDValue();
Craig Toppered2e13d2012-01-22 19:15:14 +000010566 if (!Subtarget->hasAVX2()) {
10567 // needs to be split
10568 int NumElems = VT.getVectorNumElements();
10569 SDValue Idx0 = DAG.getConstant(0, MVT::i32);
10570 SDValue Idx1 = DAG.getConstant(NumElems/2, MVT::i32);
Craig Toppera124f942011-11-21 01:12:36 +000010571
Craig Toppered2e13d2012-01-22 19:15:14 +000010572 // Extract the LHS vectors
10573 SDValue LHS = Op.getOperand(0);
10574 SDValue LHS1 = Extract128BitVector(LHS, Idx0, DAG, dl);
10575 SDValue LHS2 = Extract128BitVector(LHS, Idx1, DAG, dl);
Craig Toppera124f942011-11-21 01:12:36 +000010576
Craig Toppered2e13d2012-01-22 19:15:14 +000010577 MVT EltVT = VT.getVectorElementType().getSimpleVT();
10578 EVT NewVT = MVT::getVectorVT(EltVT, NumElems/2);
Craig Toppera124f942011-11-21 01:12:36 +000010579
Craig Toppered2e13d2012-01-22 19:15:14 +000010580 EVT ExtraEltVT = ExtraVT.getVectorElementType();
10581 int ExtraNumElems = ExtraVT.getVectorNumElements();
10582 ExtraVT = EVT::getVectorVT(*DAG.getContext(), ExtraEltVT,
10583 ExtraNumElems/2);
10584 SDValue Extra = DAG.getValueType(ExtraVT);
Craig Toppera124f942011-11-21 01:12:36 +000010585
Craig Toppered2e13d2012-01-22 19:15:14 +000010586 LHS1 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS1, Extra);
10587 LHS2 = DAG.getNode(Op.getOpcode(), dl, NewVT, LHS2, Extra);
Craig Toppera124f942011-11-21 01:12:36 +000010588
Craig Toppered2e13d2012-01-22 19:15:14 +000010589 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, LHS1, LHS2);;
10590 }
10591 // fall through
10592 case MVT::v4i32:
10593 case MVT::v8i16: {
10594 SDValue Tmp1 = getTargetVShiftNode(X86ISD::VSHLI, dl, VT,
10595 Op.getOperand(0), ShAmt, DAG);
10596 return getTargetVShiftNode(X86ISD::VSRAI, dl, VT, Tmp1, ShAmt, DAG);
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010597 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010598 }
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010599}
10600
10601
Eric Christopher9a9d2752010-07-22 02:48:34 +000010602SDValue X86TargetLowering::LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG) const{
10603 DebugLoc dl = Op.getDebugLoc();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010604
Eric Christopher77ed1352011-07-08 00:04:56 +000010605 // Go ahead and emit the fence on x86-64 even if we asked for no-sse2.
10606 // There isn't any reason to disable it if the target processor supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010607 if (!Subtarget->hasSSE2() && !Subtarget->is64Bit()) {
Eric Christopherc0b2a202010-08-14 21:51:50 +000010608 SDValue Chain = Op.getOperand(0);
Eric Christopher77ed1352011-07-08 00:04:56 +000010609 SDValue Zero = DAG.getConstant(0, MVT::i32);
Eric Christopherc0b2a202010-08-14 21:51:50 +000010610 SDValue Ops[] = {
10611 DAG.getRegister(X86::ESP, MVT::i32), // Base
10612 DAG.getTargetConstant(1, MVT::i8), // Scale
10613 DAG.getRegister(0, MVT::i32), // Index
10614 DAG.getTargetConstant(0, MVT::i32), // Disp
10615 DAG.getRegister(0, MVT::i32), // Segment.
10616 Zero,
10617 Chain
10618 };
Michael J. Spencerec38de22010-10-10 22:04:20 +000010619 SDNode *Res =
Eric Christopherc0b2a202010-08-14 21:51:50 +000010620 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10621 array_lengthof(Ops));
10622 return SDValue(Res, 0);
Eric Christopherb6729dc2010-08-04 23:03:04 +000010623 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000010624
Eric Christopher9a9d2752010-07-22 02:48:34 +000010625 unsigned isDev = cast<ConstantSDNode>(Op.getOperand(5))->getZExtValue();
Chris Lattner132929a2010-08-14 17:26:09 +000010626 if (!isDev)
Eric Christopher9a9d2752010-07-22 02:48:34 +000010627 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010628
Chris Lattner132929a2010-08-14 17:26:09 +000010629 unsigned Op1 = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
10630 unsigned Op2 = cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue();
10631 unsigned Op3 = cast<ConstantSDNode>(Op.getOperand(3))->getZExtValue();
10632 unsigned Op4 = cast<ConstantSDNode>(Op.getOperand(4))->getZExtValue();
Michael J. Spencerec38de22010-10-10 22:04:20 +000010633
Chris Lattner132929a2010-08-14 17:26:09 +000010634 // def : Pat<(membarrier (i8 0), (i8 0), (i8 0), (i8 1), (i8 1)), (SFENCE)>;
10635 if (!Op1 && !Op2 && !Op3 && Op4)
10636 return DAG.getNode(X86ISD::SFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010637
Chris Lattner132929a2010-08-14 17:26:09 +000010638 // def : Pat<(membarrier (i8 1), (i8 0), (i8 0), (i8 0), (i8 1)), (LFENCE)>;
10639 if (Op1 && !Op2 && !Op3 && !Op4)
10640 return DAG.getNode(X86ISD::LFENCE, dl, MVT::Other, Op.getOperand(0));
Michael J. Spencerec38de22010-10-10 22:04:20 +000010641
10642 // def : Pat<(membarrier (i8 imm), (i8 imm), (i8 imm), (i8 imm), (i8 1)),
Chris Lattner132929a2010-08-14 17:26:09 +000010643 // (MFENCE)>;
10644 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
Eric Christopher9a9d2752010-07-22 02:48:34 +000010645}
10646
Eli Friedman14648462011-07-27 22:21:52 +000010647SDValue X86TargetLowering::LowerATOMIC_FENCE(SDValue Op,
10648 SelectionDAG &DAG) const {
10649 DebugLoc dl = Op.getDebugLoc();
10650 AtomicOrdering FenceOrdering = static_cast<AtomicOrdering>(
10651 cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue());
10652 SynchronizationScope FenceScope = static_cast<SynchronizationScope>(
10653 cast<ConstantSDNode>(Op.getOperand(2))->getZExtValue());
10654
10655 // The only fence that needs an instruction is a sequentially-consistent
10656 // cross-thread fence.
10657 if (FenceOrdering == SequentiallyConsistent && FenceScope == CrossThread) {
10658 // Use mfence if we have SSE2 or we're on x86-64 (even if we asked for
10659 // no-sse2). There isn't any reason to disable it if the target processor
10660 // supports it.
Craig Topper1accb7e2012-01-10 06:54:16 +000010661 if (Subtarget->hasSSE2() || Subtarget->is64Bit())
Eli Friedman14648462011-07-27 22:21:52 +000010662 return DAG.getNode(X86ISD::MFENCE, dl, MVT::Other, Op.getOperand(0));
10663
10664 SDValue Chain = Op.getOperand(0);
10665 SDValue Zero = DAG.getConstant(0, MVT::i32);
10666 SDValue Ops[] = {
10667 DAG.getRegister(X86::ESP, MVT::i32), // Base
10668 DAG.getTargetConstant(1, MVT::i8), // Scale
10669 DAG.getRegister(0, MVT::i32), // Index
10670 DAG.getTargetConstant(0, MVT::i32), // Disp
10671 DAG.getRegister(0, MVT::i32), // Segment.
10672 Zero,
10673 Chain
10674 };
10675 SDNode *Res =
10676 DAG.getMachineNode(X86::OR32mrLocked, dl, MVT::Other, Ops,
10677 array_lengthof(Ops));
10678 return SDValue(Res, 0);
10679 }
10680
10681 // MEMBARRIER is a compiler barrier; it codegens to a no-op.
10682 return DAG.getNode(X86ISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
10683}
10684
10685
Dan Gohmand858e902010-04-17 15:26:15 +000010686SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +000010687 EVT T = Op.getValueType();
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010688 DebugLoc DL = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +000010689 unsigned Reg = 0;
10690 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +000010691 switch(T.getSimpleVT().SimpleTy) {
Craig Topperabb94d02012-02-05 03:43:23 +000010692 default: llvm_unreachable("Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +000010693 case MVT::i8: Reg = X86::AL; size = 1; break;
10694 case MVT::i16: Reg = X86::AX; size = 2; break;
10695 case MVT::i32: Reg = X86::EAX; size = 4; break;
10696 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +000010697 assert(Subtarget->is64Bit() && "Node not type legal!");
10698 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +000010699 break;
Bill Wendling61edeb52008-12-02 01:06:39 +000010700 }
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010701 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), DL, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +000010702 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +000010703 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010704 Op.getOperand(1),
10705 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +000010706 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +000010707 cpIn.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010708 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010709 MachineMemOperand *MMO = cast<AtomicSDNode>(Op)->getMemOperand();
10710 SDValue Result = DAG.getMemIntrinsicNode(X86ISD::LCMPXCHG_DAG, DL, Tys,
10711 Ops, 5, T, MMO);
Scott Michelfdc40a02009-02-17 22:15:04 +000010712 SDValue cpOut =
Chris Lattner93c4a5b2010-09-21 23:59:42 +000010713 DAG.getCopyFromReg(Result.getValue(0), DL, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +000010714 return cpOut;
10715}
10716
Duncan Sands1607f052008-12-01 11:39:25 +000010717SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +000010718 SelectionDAG &DAG) const {
Duncan Sands1607f052008-12-01 11:39:25 +000010719 assert(Subtarget->is64Bit() && "Result not type legalized?");
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010720 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010721 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +000010722 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010723 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010724 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
10725 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +000010726 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +000010727 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
10728 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +000010729 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +000010730 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +000010731 rdx.getValue(1)
10732 };
Dale Johannesene4d209d2009-02-03 20:21:25 +000010733 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000010734}
10735
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010736SDValue X86TargetLowering::LowerBITCAST(SDValue Op,
Dale Johannesen7d07b482010-05-21 00:52:33 +000010737 SelectionDAG &DAG) const {
10738 EVT SrcVT = Op.getOperand(0).getValueType();
10739 EVT DstVT = Op.getValueType();
Craig Topper1accb7e2012-01-10 06:54:16 +000010740 assert(Subtarget->is64Bit() && !Subtarget->hasSSE2() &&
Chris Lattner2a786eb2010-12-19 20:19:20 +000010741 Subtarget->hasMMX() && "Unexpected custom BITCAST");
Michael J. Spencerec38de22010-10-10 22:04:20 +000010742 assert((DstVT == MVT::i64 ||
Dale Johannesen7d07b482010-05-21 00:52:33 +000010743 (DstVT.isVector() && DstVT.getSizeInBits()==64)) &&
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010744 "Unexpected custom BITCAST");
Dale Johannesen7d07b482010-05-21 00:52:33 +000010745 // i64 <=> MMX conversions are Legal.
10746 if (SrcVT==MVT::i64 && DstVT.isVector())
10747 return Op;
10748 if (DstVT==MVT::i64 && SrcVT.isVector())
10749 return Op;
Dale Johannesene39859a2010-05-21 18:40:15 +000010750 // MMX <=> MMX conversions are Legal.
10751 if (SrcVT.isVector() && DstVT.isVector())
10752 return Op;
Dale Johannesen7d07b482010-05-21 00:52:33 +000010753 // All other conversions need to be expanded.
10754 return SDValue();
10755}
Chris Lattner5b856542010-12-20 00:59:46 +000010756
Dan Gohmand858e902010-04-17 15:26:15 +000010757SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010758 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +000010759 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000010760 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010761 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +000010762 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +000010763 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010764 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +000010765 Node->getOperand(0),
10766 Node->getOperand(1), negOp,
10767 cast<AtomicSDNode>(Node)->getSrcValue(),
Eli Friedman55ba8162011-07-29 03:05:32 +000010768 cast<AtomicSDNode>(Node)->getAlignment(),
10769 cast<AtomicSDNode>(Node)->getOrdering(),
10770 cast<AtomicSDNode>(Node)->getSynchScope());
Mon P Wang63307c32008-05-05 19:05:59 +000010771}
10772
Eli Friedman327236c2011-08-24 20:50:09 +000010773static SDValue LowerATOMIC_STORE(SDValue Op, SelectionDAG &DAG) {
10774 SDNode *Node = Op.getNode();
10775 DebugLoc dl = Node->getDebugLoc();
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010776 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
Eli Friedman327236c2011-08-24 20:50:09 +000010777
10778 // Convert seq_cst store -> xchg
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010779 // Convert wide store -> swap (-> cmpxchg8b/cmpxchg16b)
10780 // FIXME: On 32-bit, store -> fist or movq would be more efficient
10781 // (The only way to get a 16-byte store is cmpxchg16b)
10782 // FIXME: 16-byte ATOMIC_SWAP isn't actually hooked up at the moment.
10783 if (cast<AtomicSDNode>(Node)->getOrdering() == SequentiallyConsistent ||
10784 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Eli Friedman4317fe12011-08-24 21:17:30 +000010785 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_SWAP, dl,
10786 cast<AtomicSDNode>(Node)->getMemoryVT(),
10787 Node->getOperand(0),
10788 Node->getOperand(1), Node->getOperand(2),
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010789 cast<AtomicSDNode>(Node)->getMemOperand(),
Eli Friedman4317fe12011-08-24 21:17:30 +000010790 cast<AtomicSDNode>(Node)->getOrdering(),
10791 cast<AtomicSDNode>(Node)->getSynchScope());
Eli Friedman327236c2011-08-24 20:50:09 +000010792 return Swap.getValue(1);
10793 }
10794 // Other atomic stores have a simple pattern.
10795 return Op;
10796}
10797
Chris Lattner5b856542010-12-20 00:59:46 +000010798static SDValue LowerADDC_ADDE_SUBC_SUBE(SDValue Op, SelectionDAG &DAG) {
10799 EVT VT = Op.getNode()->getValueType(0);
10800
10801 // Let legalize expand this if it isn't a legal type yet.
10802 if (!DAG.getTargetLoweringInfo().isTypeLegal(VT))
10803 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010804
Chris Lattner5b856542010-12-20 00:59:46 +000010805 SDVTList VTs = DAG.getVTList(VT, MVT::i32);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010806
Chris Lattner5b856542010-12-20 00:59:46 +000010807 unsigned Opc;
10808 bool ExtraOp = false;
10809 switch (Op.getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000010810 default: llvm_unreachable("Invalid code");
Chris Lattner5b856542010-12-20 00:59:46 +000010811 case ISD::ADDC: Opc = X86ISD::ADD; break;
10812 case ISD::ADDE: Opc = X86ISD::ADC; ExtraOp = true; break;
10813 case ISD::SUBC: Opc = X86ISD::SUB; break;
10814 case ISD::SUBE: Opc = X86ISD::SBB; ExtraOp = true; break;
10815 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000010816
Chris Lattner5b856542010-12-20 00:59:46 +000010817 if (!ExtraOp)
10818 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10819 Op.getOperand(1));
10820 return DAG.getNode(Opc, Op->getDebugLoc(), VTs, Op.getOperand(0),
10821 Op.getOperand(1), Op.getOperand(2));
10822}
10823
Evan Cheng0db9fe62006-04-25 20:13:52 +000010824/// LowerOperation - Provide custom lowering hooks for some operations.
10825///
Dan Gohmand858e902010-04-17 15:26:15 +000010826SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Evan Cheng0db9fe62006-04-25 20:13:52 +000010827 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000010828 default: llvm_unreachable("Should not custom lower this!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010829 case ISD::SIGN_EXTEND_INREG: return LowerSIGN_EXTEND_INREG(Op,DAG);
Eric Christopher9a9d2752010-07-22 02:48:34 +000010830 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op,DAG);
Eli Friedman14648462011-07-27 22:21:52 +000010831 case ISD::ATOMIC_FENCE: return LowerATOMIC_FENCE(Op,DAG);
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010832 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
10833 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Eli Friedman327236c2011-08-24 20:50:09 +000010834 case ISD::ATOMIC_STORE: return LowerATOMIC_STORE(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010835 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
Mon P Wangeb38ebf2010-01-24 00:05:03 +000010836 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010837 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
10838 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
10839 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
David Greene91585092011-01-26 15:38:49 +000010840 case ISD::EXTRACT_SUBVECTOR: return LowerEXTRACT_SUBVECTOR(Op, DAG);
David Greenecfe33c42011-01-26 19:13:22 +000010841 case ISD::INSERT_SUBVECTOR: return LowerINSERT_SUBVECTOR(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010842 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
10843 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
10844 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000010845 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +000010846 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Dan Gohmanf705adb2009-10-30 01:28:02 +000010847 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010848 case ISD::SHL_PARTS:
10849 case ISD::SRA_PARTS:
Nadav Rotem43012222011-05-11 08:12:09 +000010850 case ISD::SRL_PARTS: return LowerShiftParts(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010851 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +000010852 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010853 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +000010854 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010855 case ISD::FABS: return LowerFABS(Op, DAG);
10856 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +000010857 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Stuart Hastings4fd0dee2011-06-01 04:39:42 +000010858 case ISD::FGETSIGN: return LowerFGETSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +000010859 case ISD::SETCC: return LowerSETCC(Op, DAG);
10860 case ISD::SELECT: return LowerSELECT(Op, DAG);
10861 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010862 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010863 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +000010864 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +000010865 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010866 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +000010867 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
10868 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010869 case ISD::FRAME_TO_ARGS_OFFSET:
10870 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +000010871 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +000010872 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +000010873 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
10874 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +000010875 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010876 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
Chandler Carruthacc068e2011-12-24 10:55:54 +000010877 case ISD::CTLZ_ZERO_UNDEF: return LowerCTLZ_ZERO_UNDEF(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +000010878 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010879 case ISD::MUL: return LowerMUL(Op, DAG);
Nadav Rotem43012222011-05-11 08:12:09 +000010880 case ISD::SRA:
10881 case ISD::SRL:
10882 case ISD::SHL: return LowerShift(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +000010883 case ISD::SADDO:
10884 case ISD::UADDO:
10885 case ISD::SSUBO:
10886 case ISD::USUBO:
10887 case ISD::SMULO:
10888 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +000010889 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000010890 case ISD::BITCAST: return LowerBITCAST(Op, DAG);
Chris Lattner5b856542010-12-20 00:59:46 +000010891 case ISD::ADDC:
10892 case ISD::ADDE:
10893 case ISD::SUBC:
10894 case ISD::SUBE: return LowerADDC_ADDE_SUBC_SUBE(Op, DAG);
Craig Topper13894fa2011-08-24 06:14:18 +000010895 case ISD::ADD: return LowerADD(Op, DAG);
10896 case ISD::SUB: return LowerSUB(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +000010897 }
Chris Lattner27a6c732007-11-24 07:07:01 +000010898}
10899
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010900static void ReplaceATOMIC_LOAD(SDNode *Node,
10901 SmallVectorImpl<SDValue> &Results,
10902 SelectionDAG &DAG) {
10903 DebugLoc dl = Node->getDebugLoc();
10904 EVT VT = cast<AtomicSDNode>(Node)->getMemoryVT();
10905
10906 // Convert wide load -> cmpxchg8b/cmpxchg16b
10907 // FIXME: On 32-bit, load -> fild or movq would be more efficient
10908 // (The only way to get a 16-byte load is cmpxchg16b)
10909 // FIXME: 16-byte ATOMIC_CMP_SWAP isn't actually hooked up at the moment.
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010910 SDValue Zero = DAG.getConstant(0, VT);
10911 SDValue Swap = DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, dl, VT,
Eli Friedmanf8f90f02011-08-24 22:33:28 +000010912 Node->getOperand(0),
10913 Node->getOperand(1), Zero, Zero,
10914 cast<AtomicSDNode>(Node)->getMemOperand(),
10915 cast<AtomicSDNode>(Node)->getOrdering(),
10916 cast<AtomicSDNode>(Node)->getSynchScope());
10917 Results.push_back(Swap.getValue(0));
10918 Results.push_back(Swap.getValue(1));
10919}
10920
Duncan Sands1607f052008-12-01 11:39:25 +000010921void X86TargetLowering::
10922ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010923 SelectionDAG &DAG, unsigned NewOp) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010924 DebugLoc dl = Node->getDebugLoc();
Duncan Sands17001ce2011-10-18 12:44:00 +000010925 assert (Node->getValueType(0) == MVT::i64 &&
10926 "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +000010927
10928 SDValue Chain = Node->getOperand(0);
10929 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010930 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010931 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +000010932 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010933 Node->getOperand(2), DAG.getIntPtrConstant(1));
Dan Gohmanc76909a2009-09-25 20:36:54 +000010934 SDValue Ops[] = { Chain, In1, In2L, In2H };
Owen Anderson825b72b2009-08-11 20:47:22 +000010935 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dan Gohmanc76909a2009-09-25 20:36:54 +000010936 SDValue Result =
10937 DAG.getMemIntrinsicNode(NewOp, dl, Tys, Ops, 4, MVT::i64,
10938 cast<MemSDNode>(Node)->getMemOperand());
Duncan Sands1607f052008-12-01 11:39:25 +000010939 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +000010940 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010941 Results.push_back(Result.getValue(2));
10942}
10943
Duncan Sands126d9072008-07-04 11:47:58 +000010944/// ReplaceNodeResults - Replace a node with an illegal result type
10945/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +000010946void X86TargetLowering::ReplaceNodeResults(SDNode *N,
10947 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +000010948 SelectionDAG &DAG) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +000010949 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +000010950 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +000010951 default:
Craig Topperabb94d02012-02-05 03:43:23 +000010952 llvm_unreachable("Do not know how to custom type legalize this operation!");
Nadav Rotemd0f3ef82011-07-14 11:11:14 +000010953 case ISD::SIGN_EXTEND_INREG:
Chris Lattner5b856542010-12-20 00:59:46 +000010954 case ISD::ADDC:
10955 case ISD::ADDE:
10956 case ISD::SUBC:
10957 case ISD::SUBE:
10958 // We don't want to expand or promote these.
10959 return;
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010960 case ISD::FP_TO_SINT:
10961 case ISD::FP_TO_UINT: {
10962 bool IsSigned = N->getOpcode() == ISD::FP_TO_SINT;
10963
10964 if (!IsSigned && !isIntegerTypeFTOL(SDValue(N, 0).getValueType()))
10965 return;
10966
Eli Friedman948e95a2009-05-23 09:59:16 +000010967 std::pair<SDValue,SDValue> Vals =
NAKAMURA Takumi9a68fdc2012-02-25 03:37:25 +000010968 FP_TO_INTHelper(SDValue(N, 0), DAG, IsSigned, /*IsReplace=*/ true);
Duncan Sands1607f052008-12-01 11:39:25 +000010969 SDValue FIST = Vals.first, StackSlot = Vals.second;
10970 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +000010971 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +000010972 // Return a load from the stack slot.
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000010973 if (StackSlot.getNode() != 0)
10974 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot,
10975 MachinePointerInfo(),
10976 false, false, false, 0));
10977 else
10978 Results.push_back(FIST);
Duncan Sands1607f052008-12-01 11:39:25 +000010979 }
10980 return;
10981 }
10982 case ISD::READCYCLECOUNTER: {
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000010983 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Duncan Sands1607f052008-12-01 11:39:25 +000010984 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +000010985 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +000010986 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +000010987 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +000010988 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +000010989 eax.getValue(2));
10990 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
10991 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +000010992 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000010993 Results.push_back(edx.getValue(1));
10994 return;
10995 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000010996 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +000010997 EVT T = N->getValueType(0);
Benjamin Kramer2753ae32011-08-27 17:36:14 +000010998 assert((T == MVT::i64 || T == MVT::i128) && "can only expand cmpxchg pair");
Eli Friedman43f51ae2011-08-26 21:21:21 +000010999 bool Regs64bit = T == MVT::i128;
11000 EVT HalfT = Regs64bit ? MVT::i64 : MVT::i32;
Duncan Sands1607f052008-12-01 11:39:25 +000011001 SDValue cpInL, cpInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011002 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11003 DAG.getConstant(0, HalfT));
11004 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(2),
11005 DAG.getConstant(1, HalfT));
11006 cpInL = DAG.getCopyToReg(N->getOperand(0), dl,
11007 Regs64bit ? X86::RAX : X86::EAX,
11008 cpInL, SDValue());
11009 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl,
11010 Regs64bit ? X86::RDX : X86::EDX,
11011 cpInH, cpInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011012 SDValue swapInL, swapInH;
Eli Friedman43f51ae2011-08-26 21:21:21 +000011013 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11014 DAG.getConstant(0, HalfT));
11015 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, HalfT, N->getOperand(3),
11016 DAG.getConstant(1, HalfT));
11017 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl,
11018 Regs64bit ? X86::RBX : X86::EBX,
11019 swapInL, cpInH.getValue(1));
11020 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl,
11021 Regs64bit ? X86::RCX : X86::ECX,
11022 swapInH, swapInL.getValue(1));
Duncan Sands1607f052008-12-01 11:39:25 +000011023 SDValue Ops[] = { swapInH.getValue(0),
11024 N->getOperand(1),
11025 swapInH.getValue(1) };
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +000011026 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Glue);
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011027 MachineMemOperand *MMO = cast<AtomicSDNode>(N)->getMemOperand();
Eli Friedman43f51ae2011-08-26 21:21:21 +000011028 unsigned Opcode = Regs64bit ? X86ISD::LCMPXCHG16_DAG :
11029 X86ISD::LCMPXCHG8_DAG;
11030 SDValue Result = DAG.getMemIntrinsicNode(Opcode, dl, Tys,
Andrew Trick1a2cf3b2010-10-11 19:02:04 +000011031 Ops, 3, T, MMO);
Eli Friedman43f51ae2011-08-26 21:21:21 +000011032 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl,
11033 Regs64bit ? X86::RAX : X86::EAX,
11034 HalfT, Result.getValue(1));
11035 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl,
11036 Regs64bit ? X86::RDX : X86::EDX,
11037 HalfT, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +000011038 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Eli Friedman43f51ae2011-08-26 21:21:21 +000011039 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, T, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +000011040 Results.push_back(cpOutH.getValue(1));
11041 return;
11042 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011043 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +000011044 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
11045 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011046 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +000011047 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
11048 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011049 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +000011050 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
11051 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011052 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +000011053 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
11054 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011055 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +000011056 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
11057 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011058 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +000011059 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
11060 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +000011061 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +000011062 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
11063 return;
Eli Friedmanf8f90f02011-08-24 22:33:28 +000011064 case ISD::ATOMIC_LOAD:
11065 ReplaceATOMIC_LOAD(N, Results, DAG);
Chris Lattner27a6c732007-11-24 07:07:01 +000011066 }
Evan Cheng0db9fe62006-04-25 20:13:52 +000011067}
11068
Evan Cheng72261582005-12-20 06:22:03 +000011069const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
11070 switch (Opcode) {
11071 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +000011072 case X86ISD::BSF: return "X86ISD::BSF";
11073 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +000011074 case X86ISD::SHLD: return "X86ISD::SHLD";
11075 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +000011076 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011077 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +000011078 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +000011079 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +000011080 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +000011081 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +000011082 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
11083 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
11084 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +000011085 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +000011086 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +000011087 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +000011088 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +000011089 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +000011090 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +000011091 case X86ISD::COMI: return "X86ISD::COMI";
11092 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +000011093 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Chengad9c0a32009-12-15 00:53:42 +000011094 case X86ISD::SETCC_CARRY: return "X86ISD::SETCC_CARRY";
Stuart Hastings865f0932011-06-03 23:53:54 +000011095 case X86ISD::FSETCCsd: return "X86ISD::FSETCCsd";
11096 case X86ISD::FSETCCss: return "X86ISD::FSETCCss";
Evan Cheng72261582005-12-20 06:22:03 +000011097 case X86ISD::CMOV: return "X86ISD::CMOV";
11098 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +000011099 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +000011100 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
11101 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +000011102 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +000011103 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +000011104 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011105 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +000011106 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +000011107 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
11108 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +000011109 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +000011110 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000011111 case X86ISD::ANDNP: return "X86ISD::ANDNP";
Craig Topper31133842011-11-19 07:33:10 +000011112 case X86ISD::PSIGN: return "X86ISD::PSIGN";
Craig Toppere6a62772011-11-13 17:31:07 +000011113 case X86ISD::BLENDV: return "X86ISD::BLENDV";
Nadav Roteme6113782012-04-11 06:40:27 +000011114 case X86ISD::BLENDPW: return "X86ISD::BLENDPW";
11115 case X86ISD::BLENDPS: return "X86ISD::BLENDPS";
11116 case X86ISD::BLENDPD: return "X86ISD::BLENDPD";
Craig Topperfe033152011-12-06 09:31:36 +000011117 case X86ISD::HADD: return "X86ISD::HADD";
11118 case X86ISD::HSUB: return "X86ISD::HSUB";
Craig Toppere6a62772011-11-13 17:31:07 +000011119 case X86ISD::FHADD: return "X86ISD::FHADD";
11120 case X86ISD::FHSUB: return "X86ISD::FHSUB";
Evan Cheng8ca29322006-11-10 21:43:37 +000011121 case X86ISD::FMAX: return "X86ISD::FMAX";
11122 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +000011123 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
11124 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000011125 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Eric Christopher30ef0e52010-06-03 04:07:48 +000011126 case X86ISD::TLSCALL: return "X86ISD::TLSCALL";
Anton Korobeynikov2365f512007-07-14 14:06:15 +000011127 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000011128 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +000011129 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +000011130 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
11131 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011132 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
11133 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
11134 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
11135 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
11136 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
11137 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +000011138 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
11139 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Craig Toppered2e13d2012-01-22 19:15:14 +000011140 case X86ISD::VSHLDQ: return "X86ISD::VSHLDQ";
11141 case X86ISD::VSRLDQ: return "X86ISD::VSRLDQ";
Evan Chengf26ffe92008-05-29 08:22:04 +000011142 case X86ISD::VSHL: return "X86ISD::VSHL";
11143 case X86ISD::VSRL: return "X86ISD::VSRL";
Craig Toppered2e13d2012-01-22 19:15:14 +000011144 case X86ISD::VSRA: return "X86ISD::VSRA";
11145 case X86ISD::VSHLI: return "X86ISD::VSHLI";
11146 case X86ISD::VSRLI: return "X86ISD::VSRLI";
11147 case X86ISD::VSRAI: return "X86ISD::VSRAI";
Craig Topper1906d322012-01-22 23:36:02 +000011148 case X86ISD::CMPP: return "X86ISD::CMPP";
Craig Topper67609fd2012-01-22 22:42:16 +000011149 case X86ISD::PCMPEQ: return "X86ISD::PCMPEQ";
11150 case X86ISD::PCMPGT: return "X86ISD::PCMPGT";
Bill Wendlingab55ebd2008-12-12 00:56:36 +000011151 case X86ISD::ADD: return "X86ISD::ADD";
11152 case X86ISD::SUB: return "X86ISD::SUB";
Chris Lattner5b856542010-12-20 00:59:46 +000011153 case X86ISD::ADC: return "X86ISD::ADC";
11154 case X86ISD::SBB: return "X86ISD::SBB";
Bill Wendlingd350e022008-12-12 21:15:41 +000011155 case X86ISD::SMUL: return "X86ISD::SMUL";
11156 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +000011157 case X86ISD::INC: return "X86ISD::INC";
11158 case X86ISD::DEC: return "X86ISD::DEC";
Dan Gohmane220c4b2009-09-18 19:59:53 +000011159 case X86ISD::OR: return "X86ISD::OR";
11160 case X86ISD::XOR: return "X86ISD::XOR";
11161 case X86ISD::AND: return "X86ISD::AND";
Craig Topper54a11172011-10-14 07:06:56 +000011162 case X86ISD::ANDN: return "X86ISD::ANDN";
Craig Toppere6a62772011-11-13 17:31:07 +000011163 case X86ISD::BLSI: return "X86ISD::BLSI";
11164 case X86ISD::BLSMSK: return "X86ISD::BLSMSK";
11165 case X86ISD::BLSR: return "X86ISD::BLSR";
Evan Cheng73f24c92009-03-30 21:36:47 +000011166 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +000011167 case X86ISD::PTEST: return "X86ISD::PTEST";
Bruno Cardoso Lopes045573c2010-08-10 23:25:42 +000011168 case X86ISD::TESTP: return "X86ISD::TESTP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011169 case X86ISD::PALIGN: return "X86ISD::PALIGN";
11170 case X86ISD::PSHUFD: return "X86ISD::PSHUFD";
11171 case X86ISD::PSHUFHW: return "X86ISD::PSHUFHW";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011172 case X86ISD::PSHUFLW: return "X86ISD::PSHUFLW";
Craig Topperb3982da2011-12-31 23:50:21 +000011173 case X86ISD::SHUFP: return "X86ISD::SHUFP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011174 case X86ISD::MOVLHPS: return "X86ISD::MOVLHPS";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011175 case X86ISD::MOVLHPD: return "X86ISD::MOVLHPD";
Bruno Cardoso Lopesf2db5b42010-08-31 21:15:21 +000011176 case X86ISD::MOVHLPS: return "X86ISD::MOVHLPS";
Bruno Cardoso Lopes56098f52010-09-01 05:08:25 +000011177 case X86ISD::MOVLPS: return "X86ISD::MOVLPS";
11178 case X86ISD::MOVLPD: return "X86ISD::MOVLPD";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011179 case X86ISD::MOVDDUP: return "X86ISD::MOVDDUP";
11180 case X86ISD::MOVSHDUP: return "X86ISD::MOVSHDUP";
11181 case X86ISD::MOVSLDUP: return "X86ISD::MOVSLDUP";
Bruno Cardoso Lopes3157ef12010-08-20 22:55:05 +000011182 case X86ISD::MOVSD: return "X86ISD::MOVSD";
11183 case X86ISD::MOVSS: return "X86ISD::MOVSS";
Craig Topper34671b82011-12-06 08:21:25 +000011184 case X86ISD::UNPCKL: return "X86ISD::UNPCKL";
11185 case X86ISD::UNPCKH: return "X86ISD::UNPCKH";
Bruno Cardoso Lopes0e6d2302011-08-17 02:29:19 +000011186 case X86ISD::VBROADCAST: return "X86ISD::VBROADCAST";
Craig Topper316cd2a2011-11-30 06:25:25 +000011187 case X86ISD::VPERMILP: return "X86ISD::VPERMILP";
Craig Topperec24e612011-11-30 07:47:51 +000011188 case X86ISD::VPERM2X128: return "X86ISD::VPERM2X128";
Craig Topper8325c112012-04-16 00:41:45 +000011189 case X86ISD::VPERMV: return "X86ISD::VPERMV";
11190 case X86ISD::VPERMI: return "X86ISD::VPERMI";
Craig Topper5b209e82012-02-05 03:14:49 +000011191 case X86ISD::PMULUDQ: return "X86ISD::PMULUDQ";
Dan Gohmand6708ea2009-08-15 01:38:56 +000011192 case X86ISD::VASTART_SAVE_XMM_REGS: return "X86ISD::VASTART_SAVE_XMM_REGS";
Dan Gohman320afb82010-10-12 18:00:49 +000011193 case X86ISD::VAARG_64: return "X86ISD::VAARG_64";
Michael J. Spencere9c253e2010-10-21 01:41:01 +000011194 case X86ISD::WIN_ALLOCA: return "X86ISD::WIN_ALLOCA";
Eli Friedman14648462011-07-27 22:21:52 +000011195 case X86ISD::MEMBARRIER: return "X86ISD::MEMBARRIER";
Rafael Espindolad07b7ec2011-08-30 19:43:21 +000011196 case X86ISD::SEG_ALLOCA: return "X86ISD::SEG_ALLOCA";
Michael J. Spencer1a2d0612012-02-24 19:01:22 +000011197 case X86ISD::WIN_FTOL: return "X86ISD::WIN_FTOL";
Evan Cheng72261582005-12-20 06:22:03 +000011198 }
11199}
Evan Cheng3a03ebb2005-12-21 23:05:39 +000011200
Chris Lattnerc9addb72007-03-30 23:15:24 +000011201// isLegalAddressingMode - Return true if the addressing mode represented
11202// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +000011203bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011204 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +000011205 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011206 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman92b651f2010-08-24 15:55:12 +000011207 Reloc::Model R = getTargetMachine().getRelocationModel();
Scott Michelfdc40a02009-02-17 22:15:04 +000011208
Chris Lattnerc9addb72007-03-30 23:15:24 +000011209 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011210 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011211 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +000011212
Chris Lattnerc9addb72007-03-30 23:15:24 +000011213 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +000011214 unsigned GVFlags =
11215 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011216
Chris Lattnerdfed4132009-07-10 07:38:24 +000011217 // If a reference to this global requires an extra load, we can't fold it.
11218 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +000011219 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011220
Chris Lattnerdfed4132009-07-10 07:38:24 +000011221 // If BaseGV requires a register for the PIC base, we cannot also have a
11222 // BaseReg specified.
11223 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +000011224 return false;
Evan Cheng52787842007-08-01 23:46:47 +000011225
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011226 // If lower 4G is not available, then we must use rip-relative addressing.
Dan Gohman92b651f2010-08-24 15:55:12 +000011227 if ((M != CodeModel::Small || R != Reloc::Static) &&
11228 Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
Anton Korobeynikovb5e01722009-08-05 23:01:26 +000011229 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +000011230 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011231
Chris Lattnerc9addb72007-03-30 23:15:24 +000011232 switch (AM.Scale) {
11233 case 0:
11234 case 1:
11235 case 2:
11236 case 4:
11237 case 8:
11238 // These scales always work.
11239 break;
11240 case 3:
11241 case 5:
11242 case 9:
11243 // These scales are formed with basereg+scalereg. Only accept if there is
11244 // no basereg yet.
11245 if (AM.HasBaseReg)
11246 return false;
11247 break;
11248 default: // Other stuff never works.
11249 return false;
11250 }
Scott Michelfdc40a02009-02-17 22:15:04 +000011251
Chris Lattnerc9addb72007-03-30 23:15:24 +000011252 return true;
11253}
11254
11255
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011256bool X86TargetLowering::isTruncateFree(Type *Ty1, Type *Ty2) const {
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011257 if (!Ty1->isIntegerTy() || !Ty2->isIntegerTy())
Evan Cheng2bd122c2007-10-26 01:56:11 +000011258 return false;
Evan Chenge127a732007-10-29 07:57:50 +000011259 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
11260 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011261 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +000011262 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011263 return true;
Evan Cheng2bd122c2007-10-26 01:56:11 +000011264}
11265
Owen Andersone50ed302009-08-10 22:56:29 +000011266bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +000011267 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011268 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +000011269 unsigned NumBits1 = VT1.getSizeInBits();
11270 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +000011271 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011272 return false;
Dan Gohman377fbc02010-02-25 03:04:36 +000011273 return true;
Evan Cheng3c3ddb32007-10-29 19:58:20 +000011274}
Evan Cheng2bd122c2007-10-26 01:56:11 +000011275
Chris Lattnerdb125cf2011-07-18 04:54:35 +000011276bool X86TargetLowering::isZExtFree(Type *Ty1, Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011277 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000011278 return Ty1->isIntegerTy(32) && Ty2->isIntegerTy(64) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011279}
11280
Owen Andersone50ed302009-08-10 22:56:29 +000011281bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +000011282 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +000011283 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +000011284}
11285
Owen Andersone50ed302009-08-10 22:56:29 +000011286bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +000011287 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +000011288 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +000011289}
11290
Evan Cheng60c07e12006-07-05 22:17:51 +000011291/// isShuffleMaskLegal - Targets can use this to indicate that they only
11292/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
11293/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
11294/// are assumed to be legal.
11295bool
Eric Christopherfd179292009-08-27 18:07:15 +000011296X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +000011297 EVT VT) const {
Eric Christophercff6f852010-04-15 01:40:20 +000011298 // Very little shuffling can be done for 64-bit vectors right now.
Nate Begeman9008ca62009-04-27 18:41:29 +000011299 if (VT.getSizeInBits() == 64)
Craig Topper1dc0fbc2011-12-05 07:27:14 +000011300 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +000011301
Nate Begemana09008b2009-10-19 02:17:23 +000011302 // FIXME: pshufb, blends, shifts.
Nate Begeman9008ca62009-04-27 18:41:29 +000011303 return (VT.getVectorNumElements() == 2 ||
11304 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
11305 isMOVLMask(M, VT) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011306 isSHUFPMask(M, VT, Subtarget->hasAVX()) ||
Nate Begeman9008ca62009-04-27 18:41:29 +000011307 isPSHUFDMask(M, VT) ||
11308 isPSHUFHWMask(M, VT) ||
11309 isPSHUFLWMask(M, VT) ||
Craig Topper0e2037b2012-01-20 05:53:00 +000011310 isPALIGNRMask(M, VT, Subtarget) ||
Craig Topper6347e862011-11-21 06:57:39 +000011311 isUNPCKLMask(M, VT, Subtarget->hasAVX2()) ||
11312 isUNPCKHMask(M, VT, Subtarget->hasAVX2()) ||
Craig Topper94438ba2011-12-16 08:06:31 +000011313 isUNPCKL_v_undef_Mask(M, VT, Subtarget->hasAVX2()) ||
11314 isUNPCKH_v_undef_Mask(M, VT, Subtarget->hasAVX2()));
Evan Cheng60c07e12006-07-05 22:17:51 +000011315}
11316
Dan Gohman7d8143f2008-04-09 20:09:42 +000011317bool
Nate Begeman5a5ca152009-04-29 05:20:52 +000011318X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +000011319 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +000011320 unsigned NumElts = VT.getVectorNumElements();
11321 // FIXME: This collection of masks seems suspect.
11322 if (NumElts == 2)
11323 return true;
11324 if (NumElts == 4 && VT.getSizeInBits() == 128) {
11325 return (isMOVLMask(Mask, VT) ||
11326 isCommutedMOVLMask(Mask, VT, true) ||
Craig Topper1a7700a2012-01-19 08:19:12 +000011327 isSHUFPMask(Mask, VT, Subtarget->hasAVX()) ||
11328 isSHUFPMask(Mask, VT, Subtarget->hasAVX(), /* Commuted */ true));
Evan Cheng60c07e12006-07-05 22:17:51 +000011329 }
11330 return false;
11331}
11332
11333//===----------------------------------------------------------------------===//
11334// X86 Scheduler Hooks
11335//===----------------------------------------------------------------------===//
11336
Mon P Wang63307c32008-05-05 19:05:59 +000011337// private utility function
11338MachineBasicBlock *
11339X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
11340 MachineBasicBlock *MBB,
11341 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011342 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011343 unsigned LoadOpc,
11344 unsigned CXchgOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +000011345 unsigned notOpc,
11346 unsigned EAXreg,
Craig Topper44d23822012-02-22 05:59:10 +000011347 const TargetRegisterClass *RC,
Richard Smith42fc29e2012-04-13 22:47:00 +000011348 bool Invert) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011349 // For the atomic bitwise operator, we generate
11350 // thisMBB:
11351 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011352 // ld t1 = [bitinstr.addr]
11353 // op t2 = t1, [bitinstr.val]
Richard Smith42fc29e2012-04-13 22:47:00 +000011354 // not t3 = t2 (if Invert)
Mon P Wangab3e7472008-05-05 22:56:23 +000011355 // mov EAX = t1
Richard Smith42fc29e2012-04-13 22:47:00 +000011356 // lcs dest = [bitinstr.addr], t3 [EAX is implicit]
Mon P Wang63307c32008-05-05 19:05:59 +000011357 // bz newMBB
11358 // fallthrough -->nextMBB
11359 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11360 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011361 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011362 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011363
Mon P Wang63307c32008-05-05 19:05:59 +000011364 /// First build the CFG
11365 MachineFunction *F = MBB->getParent();
11366 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011367 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11368 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11369 F->insert(MBBIter, newMBB);
11370 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011371
Dan Gohman14152b42010-07-06 20:24:04 +000011372 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11373 nextMBB->splice(nextMBB->begin(), thisMBB,
11374 llvm::next(MachineBasicBlock::iterator(bInstr)),
11375 thisMBB->end());
11376 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011377
Mon P Wang63307c32008-05-05 19:05:59 +000011378 // Update thisMBB to fall through to newMBB
11379 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011380
Mon P Wang63307c32008-05-05 19:05:59 +000011381 // newMBB jumps to itself and fall through to nextMBB
11382 newMBB->addSuccessor(nextMBB);
11383 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011384
Mon P Wang63307c32008-05-05 19:05:59 +000011385 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011386 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011387 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +000011388 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011389 MachineOperand& destOper = bInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011390 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011391 int numArgs = bInstr->getNumOperands() - 1;
11392 for (int i=0; i < numArgs; ++i)
11393 argOpers[i] = &bInstr->getOperand(i+1);
11394
11395 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011396 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011397 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011398
Dale Johannesen140be2d2008-08-19 18:47:28 +000011399 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011400 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011401 for (int i=0; i <= lastAddrIndx; ++i)
11402 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011403
Dale Johannesen140be2d2008-08-19 18:47:28 +000011404 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +000011405 assert((argOpers[valArgIndx]->isReg() ||
11406 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011407 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +000011408 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011409 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011410 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011411 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Richard Smith42fc29e2012-04-13 22:47:00 +000011412 MIB.addReg(t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011413 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000011414
Richard Smith42fc29e2012-04-13 22:47:00 +000011415 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11416 if (Invert) {
11417 MIB = BuildMI(newMBB, dl, TII->get(notOpc), t3).addReg(t2);
11418 }
11419 else
11420 t3 = t2;
11421
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011422 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), EAXreg);
Richard Smith2c651fe2012-04-16 18:43:53 +000011423 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011424
Dale Johannesene4d209d2009-02-03 20:21:25 +000011425 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +000011426 for (int i=0; i <= lastAddrIndx; ++i)
11427 (*MIB).addOperand(*argOpers[i]);
Richard Smith42fc29e2012-04-13 22:47:00 +000011428 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011429 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011430 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11431 bInstr->memoperands_end());
Mon P Wangf5952662008-07-17 04:54:06 +000011432
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011433 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +000011434 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +000011435
Mon P Wang63307c32008-05-05 19:05:59 +000011436 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011437 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011438
Dan Gohman14152b42010-07-06 20:24:04 +000011439 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011440 return nextMBB;
11441}
11442
Dale Johannesen1b54c7f2008-10-03 19:41:08 +000011443// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +000011444MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011445X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
11446 MachineBasicBlock *MBB,
11447 unsigned regOpcL,
11448 unsigned regOpcH,
11449 unsigned immOpcL,
11450 unsigned immOpcH,
Richard Smith42fc29e2012-04-13 22:47:00 +000011451 bool Invert) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011452 // For the atomic bitwise operator, we generate
11453 // thisMBB (instructions are in pairs, except cmpxchg8b)
11454 // ld t1,t2 = [bitinstr.addr]
11455 // newMBB:
11456 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
11457 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +000011458 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Richard Smith42fc29e2012-04-13 22:47:00 +000011459 // neg t7, t8 < t5, t6 (if Invert)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011460 // mov ECX, EBX <- t5, t6
11461 // mov EAX, EDX <- t1, t2
11462 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
11463 // mov t3, t4 <- EAX, EDX
11464 // bz newMBB
11465 // result in out1, out2
11466 // fallthrough -->nextMBB
11467
11468 const TargetRegisterClass *RC = X86::GR32RegisterClass;
11469 const unsigned LoadOpc = X86::MOV32rm;
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011470 const unsigned NotOpc = X86::NOT32r;
11471 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11472 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11473 MachineFunction::iterator MBBIter = MBB;
11474 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011475
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011476 /// First build the CFG
11477 MachineFunction *F = MBB->getParent();
11478 MachineBasicBlock *thisMBB = MBB;
11479 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11480 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11481 F->insert(MBBIter, newMBB);
11482 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011483
Dan Gohman14152b42010-07-06 20:24:04 +000011484 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11485 nextMBB->splice(nextMBB->begin(), thisMBB,
11486 llvm::next(MachineBasicBlock::iterator(bInstr)),
11487 thisMBB->end());
11488 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011489
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011490 // Update thisMBB to fall through to newMBB
11491 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011492
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011493 // newMBB jumps to itself and fall through to nextMBB
11494 newMBB->addSuccessor(nextMBB);
11495 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011496
Dale Johannesene4d209d2009-02-03 20:21:25 +000011497 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011498 // Insert instructions into newMBB based on incoming instruction
11499 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011500 assert(bInstr->getNumOperands() < X86::AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011501 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011502 MachineOperand& dest1Oper = bInstr->getOperand(0);
11503 MachineOperand& dest2Oper = bInstr->getOperand(1);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011504 MachineOperand* argOpers[2 + X86::AddrNumOperands];
11505 for (int i=0; i < 2 + X86::AddrNumOperands; ++i) {
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011506 argOpers[i] = &bInstr->getOperand(i+2);
11507
Dan Gohman71ea4e52010-05-14 21:01:44 +000011508 // We use some of the operands multiple times, so conservatively just
11509 // clear any kill flags that might be present.
11510 if (argOpers[i]->isReg() && argOpers[i]->isUse())
11511 argOpers[i]->setIsKill(false);
11512 }
11513
Evan Chengad5b52f2010-01-08 19:14:57 +000011514 // x86 address has 5 operands: base, index, scale, displacement, and segment.
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011515 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +000011516
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011517 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011518 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011519 for (int i=0; i <= lastAddrIndx; ++i)
11520 (*MIB).addOperand(*argOpers[i]);
11521 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011522 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +000011523 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +000011524 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011525 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +000011526 MachineOperand newOp3 = *(argOpers[3]);
11527 if (newOp3.isImm())
11528 newOp3.setImm(newOp3.getImm()+4);
11529 else
11530 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011531 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +000011532 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011533
11534 // t3/4 are defined later, at the bottom of the loop
11535 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
11536 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011537 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011538 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011539 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011540 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
11541
Evan Cheng306b4ca2010-01-08 23:41:50 +000011542 // The subsequent operations should be using the destination registers of
Richard Smith42fc29e2012-04-13 22:47:00 +000011543 // the PHI instructions.
11544 t1 = dest1Oper.getReg();
11545 t2 = dest2Oper.getReg();
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011546
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011547 int valArgIndx = lastAddrIndx + 1;
11548 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +000011549 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011550 "invalid operand");
11551 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
11552 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011553 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011554 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011555 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011556 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +000011557 if (regOpcL != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011558 MIB.addReg(t1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011559 (*MIB).addOperand(*argOpers[valArgIndx]);
11560 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011561 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011562 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +000011563 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011564 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +000011565 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011566 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011567 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +000011568 if (regOpcH != X86::MOV32rr)
Evan Cheng306b4ca2010-01-08 23:41:50 +000011569 MIB.addReg(t2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011570 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011571
Richard Smith42fc29e2012-04-13 22:47:00 +000011572 unsigned t7, t8;
11573 if (Invert) {
11574 t7 = F->getRegInfo().createVirtualRegister(RC);
11575 t8 = F->getRegInfo().createVirtualRegister(RC);
11576 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t7).addReg(t5);
11577 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), t8).addReg(t6);
11578 } else {
11579 t7 = t5;
11580 t8 = t6;
11581 }
11582
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011583 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011584 MIB.addReg(t1);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011585 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011586 MIB.addReg(t2);
11587
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011588 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EBX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011589 MIB.addReg(t7);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011590 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::ECX);
Richard Smith42fc29e2012-04-13 22:47:00 +000011591 MIB.addReg(t8);
Scott Michelfdc40a02009-02-17 22:15:04 +000011592
Dale Johannesene4d209d2009-02-03 20:21:25 +000011593 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011594 for (int i=0; i <= lastAddrIndx; ++i)
11595 (*MIB).addOperand(*argOpers[i]);
11596
11597 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011598 (*MIB).setMemRefs(bInstr->memoperands_begin(),
11599 bInstr->memoperands_end());
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011600
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011601 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011602 MIB.addReg(X86::EAX);
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011603 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011604 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011605
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011606 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011607 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011608
Dan Gohman14152b42010-07-06 20:24:04 +000011609 bInstr->eraseFromParent(); // The pseudo instruction is gone now.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000011610 return nextMBB;
11611}
11612
11613// private utility function
11614MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +000011615X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
11616 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +000011617 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +000011618 // For the atomic min/max operator, we generate
11619 // thisMBB:
11620 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +000011621 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +000011622 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +000011623 // cmp t1, t2
11624 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +000011625 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +000011626 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
11627 // bz newMBB
11628 // fallthrough -->nextMBB
11629 //
11630 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11631 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011632 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +000011633 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +000011634
Mon P Wang63307c32008-05-05 19:05:59 +000011635 /// First build the CFG
11636 MachineFunction *F = MBB->getParent();
11637 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +000011638 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
11639 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
11640 F->insert(MBBIter, newMBB);
11641 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011642
Dan Gohman14152b42010-07-06 20:24:04 +000011643 // Transfer the remainder of thisMBB and its successor edges to nextMBB.
11644 nextMBB->splice(nextMBB->begin(), thisMBB,
11645 llvm::next(MachineBasicBlock::iterator(mInstr)),
11646 thisMBB->end());
11647 nextMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011648
Mon P Wang63307c32008-05-05 19:05:59 +000011649 // Update thisMBB to fall through to newMBB
11650 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011651
Mon P Wang63307c32008-05-05 19:05:59 +000011652 // newMBB jumps to newMBB and fall through to nextMBB
11653 newMBB->addSuccessor(nextMBB);
11654 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +000011655
Dale Johannesene4d209d2009-02-03 20:21:25 +000011656 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +000011657 // Insert instructions into newMBB based on incoming instruction
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011658 assert(mInstr->getNumOperands() < X86::AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +000011659 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +000011660 MachineOperand& destOper = mInstr->getOperand(0);
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011661 MachineOperand* argOpers[2 + X86::AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +000011662 int numArgs = mInstr->getNumOperands() - 1;
11663 for (int i=0; i < numArgs; ++i)
11664 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +000011665
Mon P Wang63307c32008-05-05 19:05:59 +000011666 // x86 address has 4 operands: base, index, scale, and displacement
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000011667 int lastAddrIndx = X86::AddrNumOperands - 1; // [0,3]
Rafael Espindolaa82dfca2009-03-27 15:26:30 +000011668 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +000011669
Mon P Wangab3e7472008-05-05 22:56:23 +000011670 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011671 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +000011672 for (int i=0; i <= lastAddrIndx; ++i)
11673 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +000011674
Mon P Wang63307c32008-05-05 19:05:59 +000011675 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +000011676 assert((argOpers[valArgIndx]->isReg() ||
11677 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +000011678 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +000011679
11680 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +000011681 if (argOpers[valArgIndx]->isReg())
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011682 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +000011683 else
Dale Johannesene4d209d2009-02-03 20:21:25 +000011684 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +000011685 (*MIB).addOperand(*argOpers[valArgIndx]);
11686
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011687 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +000011688 MIB.addReg(t1);
11689
Dale Johannesene4d209d2009-02-03 20:21:25 +000011690 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +000011691 MIB.addReg(t1);
11692 MIB.addReg(t2);
11693
11694 // Generate movc
11695 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +000011696 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +000011697 MIB.addReg(t2);
11698 MIB.addReg(t1);
11699
11700 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +000011701 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +000011702 for (int i=0; i <= lastAddrIndx; ++i)
11703 (*MIB).addOperand(*argOpers[i]);
11704 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +000011705 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
Dan Gohmanc76909a2009-09-25 20:36:54 +000011706 (*MIB).setMemRefs(mInstr->memoperands_begin(),
11707 mInstr->memoperands_end());
Scott Michelfdc40a02009-02-17 22:15:04 +000011708
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000011709 MIB = BuildMI(newMBB, dl, TII->get(TargetOpcode::COPY), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +000011710 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +000011711
Mon P Wang63307c32008-05-05 19:05:59 +000011712 // insert branch
Chris Lattnerbd13fb62010-02-11 19:25:55 +000011713 BuildMI(newMBB, dl, TII->get(X86::JNE_4)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +000011714
Dan Gohman14152b42010-07-06 20:24:04 +000011715 mInstr->eraseFromParent(); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +000011716 return nextMBB;
11717}
11718
Eric Christopherf83a5de2009-08-27 18:08:16 +000011719// FIXME: When we get size specific XMM0 registers, i.e. XMM0_V16I8
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011720// or XMM0_V32I8 in AVX all of this code can be replaced with that
11721// in the .td file.
Dan Gohmand6708ea2009-08-15 01:38:56 +000011722MachineBasicBlock *
Eric Christopherb120ab42009-08-18 22:50:32 +000011723X86TargetLowering::EmitPCMP(MachineInstr *MI, MachineBasicBlock *BB,
Daniel Dunbara279bc32009-09-20 02:20:51 +000011724 unsigned numArgs, bool memArg) const {
Craig Topperd0a31172012-01-10 06:37:29 +000011725 assert(Subtarget->hasSSE42() &&
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011726 "Target must have SSE4.2 or AVX features enabled");
11727
Eric Christopherb120ab42009-08-18 22:50:32 +000011728 DebugLoc dl = MI->getDebugLoc();
11729 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Eric Christopherb120ab42009-08-18 22:50:32 +000011730 unsigned Opc;
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000011731 if (!Subtarget->hasAVX()) {
11732 if (memArg)
11733 Opc = numArgs == 3 ? X86::PCMPISTRM128rm : X86::PCMPESTRM128rm;
11734 else
11735 Opc = numArgs == 3 ? X86::PCMPISTRM128rr : X86::PCMPESTRM128rr;
11736 } else {
11737 if (memArg)
11738 Opc = numArgs == 3 ? X86::VPCMPISTRM128rm : X86::VPCMPESTRM128rm;
11739 else
11740 Opc = numArgs == 3 ? X86::VPCMPISTRM128rr : X86::VPCMPESTRM128rr;
11741 }
Eric Christopherb120ab42009-08-18 22:50:32 +000011742
Eric Christopher41c902f2010-11-30 08:20:21 +000011743 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(Opc));
Eric Christopherb120ab42009-08-18 22:50:32 +000011744 for (unsigned i = 0; i < numArgs; ++i) {
11745 MachineOperand &Op = MI->getOperand(i+1);
Eric Christopherb120ab42009-08-18 22:50:32 +000011746 if (!(Op.isReg() && Op.isImplicit()))
11747 MIB.addOperand(Op);
11748 }
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000011749 BuildMI(*BB, MI, dl,
11750 TII->get(Subtarget->hasAVX() ? X86::VMOVAPSrr : X86::MOVAPSrr),
11751 MI->getOperand(0).getReg())
Eric Christopherb120ab42009-08-18 22:50:32 +000011752 .addReg(X86::XMM0);
11753
Dan Gohman14152b42010-07-06 20:24:04 +000011754 MI->eraseFromParent();
Eric Christopherb120ab42009-08-18 22:50:32 +000011755 return BB;
11756}
11757
11758MachineBasicBlock *
Eric Christopher228232b2010-11-30 07:20:12 +000011759X86TargetLowering::EmitMonitor(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011760 DebugLoc dl = MI->getDebugLoc();
11761 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011762
Eric Christopher228232b2010-11-30 07:20:12 +000011763 // Address into RAX/EAX, other two args into ECX, EDX.
11764 unsigned MemOpc = Subtarget->is64Bit() ? X86::LEA64r : X86::LEA32r;
11765 unsigned MemReg = Subtarget->is64Bit() ? X86::RAX : X86::EAX;
11766 MachineInstrBuilder MIB = BuildMI(*BB, MI, dl, TII->get(MemOpc), MemReg);
11767 for (int i = 0; i < X86::AddrNumOperands; ++i)
Eric Christopher82be2202010-11-30 08:10:28 +000011768 MIB.addOperand(MI->getOperand(i));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011769
Eric Christopher228232b2010-11-30 07:20:12 +000011770 unsigned ValOps = X86::AddrNumOperands;
11771 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11772 .addReg(MI->getOperand(ValOps).getReg());
11773 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EDX)
11774 .addReg(MI->getOperand(ValOps+1).getReg());
11775
11776 // The instruction doesn't actually take any operands though.
11777 BuildMI(*BB, MI, dl, TII->get(X86::MONITORrrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011778
Eric Christopher228232b2010-11-30 07:20:12 +000011779 MI->eraseFromParent(); // The pseudo is gone now.
11780 return BB;
11781}
11782
11783MachineBasicBlock *
11784X86TargetLowering::EmitMwait(MachineInstr *MI, MachineBasicBlock *BB) const {
Eric Christopher228232b2010-11-30 07:20:12 +000011785 DebugLoc dl = MI->getDebugLoc();
11786 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011787
Eric Christopher228232b2010-11-30 07:20:12 +000011788 // First arg in ECX, the second in EAX.
11789 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::ECX)
11790 .addReg(MI->getOperand(0).getReg());
11791 BuildMI(*BB, MI, dl, TII->get(TargetOpcode::COPY), X86::EAX)
11792 .addReg(MI->getOperand(1).getReg());
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011793
Eric Christopher228232b2010-11-30 07:20:12 +000011794 // The instruction doesn't actually take any operands though.
11795 BuildMI(*BB, MI, dl, TII->get(X86::MWAITrr));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000011796
Eric Christopher228232b2010-11-30 07:20:12 +000011797 MI->eraseFromParent(); // The pseudo is gone now.
11798 return BB;
11799}
11800
11801MachineBasicBlock *
Dan Gohman320afb82010-10-12 18:00:49 +000011802X86TargetLowering::EmitVAARG64WithCustomInserter(
11803 MachineInstr *MI,
11804 MachineBasicBlock *MBB) const {
11805 // Emit va_arg instruction on X86-64.
11806
11807 // Operands to this pseudo-instruction:
11808 // 0 ) Output : destination address (reg)
11809 // 1-5) Input : va_list address (addr, i64mem)
11810 // 6 ) ArgSize : Size (in bytes) of vararg type
11811 // 7 ) ArgMode : 0=overflow only, 1=use gp_offset, 2=use fp_offset
11812 // 8 ) Align : Alignment of type
11813 // 9 ) EFLAGS (implicit-def)
11814
11815 assert(MI->getNumOperands() == 10 && "VAARG_64 should have 10 operands!");
11816 assert(X86::AddrNumOperands == 5 && "VAARG_64 assumes 5 address operands");
11817
11818 unsigned DestReg = MI->getOperand(0).getReg();
11819 MachineOperand &Base = MI->getOperand(1);
11820 MachineOperand &Scale = MI->getOperand(2);
11821 MachineOperand &Index = MI->getOperand(3);
11822 MachineOperand &Disp = MI->getOperand(4);
11823 MachineOperand &Segment = MI->getOperand(5);
11824 unsigned ArgSize = MI->getOperand(6).getImm();
11825 unsigned ArgMode = MI->getOperand(7).getImm();
11826 unsigned Align = MI->getOperand(8).getImm();
11827
11828 // Memory Reference
11829 assert(MI->hasOneMemOperand() && "Expected VAARG_64 to have one memoperand");
11830 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
11831 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
11832
11833 // Machine Information
11834 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
11835 MachineRegisterInfo &MRI = MBB->getParent()->getRegInfo();
11836 const TargetRegisterClass *AddrRegClass = getRegClassFor(MVT::i64);
11837 const TargetRegisterClass *OffsetRegClass = getRegClassFor(MVT::i32);
11838 DebugLoc DL = MI->getDebugLoc();
11839
11840 // struct va_list {
11841 // i32 gp_offset
11842 // i32 fp_offset
11843 // i64 overflow_area (address)
11844 // i64 reg_save_area (address)
11845 // }
11846 // sizeof(va_list) = 24
11847 // alignment(va_list) = 8
11848
11849 unsigned TotalNumIntRegs = 6;
11850 unsigned TotalNumXMMRegs = 8;
11851 bool UseGPOffset = (ArgMode == 1);
11852 bool UseFPOffset = (ArgMode == 2);
11853 unsigned MaxOffset = TotalNumIntRegs * 8 +
11854 (UseFPOffset ? TotalNumXMMRegs * 16 : 0);
11855
11856 /* Align ArgSize to a multiple of 8 */
11857 unsigned ArgSizeA8 = (ArgSize + 7) & ~7;
11858 bool NeedsAlign = (Align > 8);
11859
11860 MachineBasicBlock *thisMBB = MBB;
11861 MachineBasicBlock *overflowMBB;
11862 MachineBasicBlock *offsetMBB;
11863 MachineBasicBlock *endMBB;
11864
11865 unsigned OffsetDestReg = 0; // Argument address computed by offsetMBB
11866 unsigned OverflowDestReg = 0; // Argument address computed by overflowMBB
11867 unsigned OffsetReg = 0;
11868
11869 if (!UseGPOffset && !UseFPOffset) {
11870 // If we only pull from the overflow region, we don't create a branch.
11871 // We don't need to alter control flow.
11872 OffsetDestReg = 0; // unused
11873 OverflowDestReg = DestReg;
11874
11875 offsetMBB = NULL;
11876 overflowMBB = thisMBB;
11877 endMBB = thisMBB;
11878 } else {
11879 // First emit code to check if gp_offset (or fp_offset) is below the bound.
11880 // If so, pull the argument from reg_save_area. (branch to offsetMBB)
11881 // If not, pull from overflow_area. (branch to overflowMBB)
11882 //
11883 // thisMBB
11884 // | .
11885 // | .
11886 // offsetMBB overflowMBB
11887 // | .
11888 // | .
11889 // endMBB
11890
11891 // Registers for the PHI in endMBB
11892 OffsetDestReg = MRI.createVirtualRegister(AddrRegClass);
11893 OverflowDestReg = MRI.createVirtualRegister(AddrRegClass);
11894
11895 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
11896 MachineFunction *MF = MBB->getParent();
11897 overflowMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11898 offsetMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11899 endMBB = MF->CreateMachineBasicBlock(LLVM_BB);
11900
11901 MachineFunction::iterator MBBIter = MBB;
11902 ++MBBIter;
11903
11904 // Insert the new basic blocks
11905 MF->insert(MBBIter, offsetMBB);
11906 MF->insert(MBBIter, overflowMBB);
11907 MF->insert(MBBIter, endMBB);
11908
11909 // Transfer the remainder of MBB and its successor edges to endMBB.
11910 endMBB->splice(endMBB->begin(), thisMBB,
11911 llvm::next(MachineBasicBlock::iterator(MI)),
11912 thisMBB->end());
11913 endMBB->transferSuccessorsAndUpdatePHIs(thisMBB);
11914
11915 // Make offsetMBB and overflowMBB successors of thisMBB
11916 thisMBB->addSuccessor(offsetMBB);
11917 thisMBB->addSuccessor(overflowMBB);
11918
11919 // endMBB is a successor of both offsetMBB and overflowMBB
11920 offsetMBB->addSuccessor(endMBB);
11921 overflowMBB->addSuccessor(endMBB);
11922
11923 // Load the offset value into a register
11924 OffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11925 BuildMI(thisMBB, DL, TII->get(X86::MOV32rm), OffsetReg)
11926 .addOperand(Base)
11927 .addOperand(Scale)
11928 .addOperand(Index)
11929 .addDisp(Disp, UseFPOffset ? 4 : 0)
11930 .addOperand(Segment)
11931 .setMemRefs(MMOBegin, MMOEnd);
11932
11933 // Check if there is enough room left to pull this argument.
11934 BuildMI(thisMBB, DL, TII->get(X86::CMP32ri))
11935 .addReg(OffsetReg)
11936 .addImm(MaxOffset + 8 - ArgSizeA8);
11937
11938 // Branch to "overflowMBB" if offset >= max
11939 // Fall through to "offsetMBB" otherwise
11940 BuildMI(thisMBB, DL, TII->get(X86::GetCondBranchFromCond(X86::COND_AE)))
11941 .addMBB(overflowMBB);
11942 }
11943
11944 // In offsetMBB, emit code to use the reg_save_area.
11945 if (offsetMBB) {
11946 assert(OffsetReg != 0);
11947
11948 // Read the reg_save_area address.
11949 unsigned RegSaveReg = MRI.createVirtualRegister(AddrRegClass);
11950 BuildMI(offsetMBB, DL, TII->get(X86::MOV64rm), RegSaveReg)
11951 .addOperand(Base)
11952 .addOperand(Scale)
11953 .addOperand(Index)
11954 .addDisp(Disp, 16)
11955 .addOperand(Segment)
11956 .setMemRefs(MMOBegin, MMOEnd);
11957
11958 // Zero-extend the offset
11959 unsigned OffsetReg64 = MRI.createVirtualRegister(AddrRegClass);
11960 BuildMI(offsetMBB, DL, TII->get(X86::SUBREG_TO_REG), OffsetReg64)
11961 .addImm(0)
11962 .addReg(OffsetReg)
11963 .addImm(X86::sub_32bit);
11964
11965 // Add the offset to the reg_save_area to get the final address.
11966 BuildMI(offsetMBB, DL, TII->get(X86::ADD64rr), OffsetDestReg)
11967 .addReg(OffsetReg64)
11968 .addReg(RegSaveReg);
11969
11970 // Compute the offset for the next argument
11971 unsigned NextOffsetReg = MRI.createVirtualRegister(OffsetRegClass);
11972 BuildMI(offsetMBB, DL, TII->get(X86::ADD32ri), NextOffsetReg)
11973 .addReg(OffsetReg)
11974 .addImm(UseFPOffset ? 16 : 8);
11975
11976 // Store it back into the va_list.
11977 BuildMI(offsetMBB, DL, TII->get(X86::MOV32mr))
11978 .addOperand(Base)
11979 .addOperand(Scale)
11980 .addOperand(Index)
11981 .addDisp(Disp, UseFPOffset ? 4 : 0)
11982 .addOperand(Segment)
11983 .addReg(NextOffsetReg)
11984 .setMemRefs(MMOBegin, MMOEnd);
11985
11986 // Jump to endMBB
11987 BuildMI(offsetMBB, DL, TII->get(X86::JMP_4))
11988 .addMBB(endMBB);
11989 }
11990
11991 //
11992 // Emit code to use overflow area
11993 //
11994
11995 // Load the overflow_area address into a register.
11996 unsigned OverflowAddrReg = MRI.createVirtualRegister(AddrRegClass);
11997 BuildMI(overflowMBB, DL, TII->get(X86::MOV64rm), OverflowAddrReg)
11998 .addOperand(Base)
11999 .addOperand(Scale)
12000 .addOperand(Index)
12001 .addDisp(Disp, 8)
12002 .addOperand(Segment)
12003 .setMemRefs(MMOBegin, MMOEnd);
12004
12005 // If we need to align it, do so. Otherwise, just copy the address
12006 // to OverflowDestReg.
12007 if (NeedsAlign) {
12008 // Align the overflow address
12009 assert((Align & (Align-1)) == 0 && "Alignment must be a power of 2");
12010 unsigned TmpReg = MRI.createVirtualRegister(AddrRegClass);
12011
12012 // aligned_addr = (addr + (align-1)) & ~(align-1)
12013 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), TmpReg)
12014 .addReg(OverflowAddrReg)
12015 .addImm(Align-1);
12016
12017 BuildMI(overflowMBB, DL, TII->get(X86::AND64ri32), OverflowDestReg)
12018 .addReg(TmpReg)
12019 .addImm(~(uint64_t)(Align-1));
12020 } else {
12021 BuildMI(overflowMBB, DL, TII->get(TargetOpcode::COPY), OverflowDestReg)
12022 .addReg(OverflowAddrReg);
12023 }
12024
12025 // Compute the next overflow address after this argument.
12026 // (the overflow address should be kept 8-byte aligned)
12027 unsigned NextAddrReg = MRI.createVirtualRegister(AddrRegClass);
12028 BuildMI(overflowMBB, DL, TII->get(X86::ADD64ri32), NextAddrReg)
12029 .addReg(OverflowDestReg)
12030 .addImm(ArgSizeA8);
12031
12032 // Store the new overflow address.
12033 BuildMI(overflowMBB, DL, TII->get(X86::MOV64mr))
12034 .addOperand(Base)
12035 .addOperand(Scale)
12036 .addOperand(Index)
12037 .addDisp(Disp, 8)
12038 .addOperand(Segment)
12039 .addReg(NextAddrReg)
12040 .setMemRefs(MMOBegin, MMOEnd);
12041
12042 // If we branched, emit the PHI to the front of endMBB.
12043 if (offsetMBB) {
12044 BuildMI(*endMBB, endMBB->begin(), DL,
12045 TII->get(X86::PHI), DestReg)
12046 .addReg(OffsetDestReg).addMBB(offsetMBB)
12047 .addReg(OverflowDestReg).addMBB(overflowMBB);
12048 }
12049
12050 // Erase the pseudo instruction
12051 MI->eraseFromParent();
12052
12053 return endMBB;
12054}
12055
12056MachineBasicBlock *
Dan Gohmand6708ea2009-08-15 01:38:56 +000012057X86TargetLowering::EmitVAStartSaveXMMRegsWithCustomInserter(
12058 MachineInstr *MI,
12059 MachineBasicBlock *MBB) const {
12060 // Emit code to save XMM registers to the stack. The ABI says that the
12061 // number of registers to save is given in %al, so it's theoretically
12062 // possible to do an indirect jump trick to avoid saving all of them,
12063 // however this code takes a simpler approach and just executes all
12064 // of the stores if %al is non-zero. It's less code, and it's probably
12065 // easier on the hardware branch predictor, and stores aren't all that
12066 // expensive anyway.
12067
12068 // Create the new basic blocks. One block contains all the XMM stores,
12069 // and one block is the final destination regardless of whether any
12070 // stores were performed.
12071 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
12072 MachineFunction *F = MBB->getParent();
12073 MachineFunction::iterator MBBIter = MBB;
12074 ++MBBIter;
12075 MachineBasicBlock *XMMSaveMBB = F->CreateMachineBasicBlock(LLVM_BB);
12076 MachineBasicBlock *EndMBB = F->CreateMachineBasicBlock(LLVM_BB);
12077 F->insert(MBBIter, XMMSaveMBB);
12078 F->insert(MBBIter, EndMBB);
12079
Dan Gohman14152b42010-07-06 20:24:04 +000012080 // Transfer the remainder of MBB and its successor edges to EndMBB.
12081 EndMBB->splice(EndMBB->begin(), MBB,
12082 llvm::next(MachineBasicBlock::iterator(MI)),
12083 MBB->end());
12084 EndMBB->transferSuccessorsAndUpdatePHIs(MBB);
12085
Dan Gohmand6708ea2009-08-15 01:38:56 +000012086 // The original block will now fall through to the XMM save block.
12087 MBB->addSuccessor(XMMSaveMBB);
12088 // The XMMSaveMBB will fall through to the end block.
12089 XMMSaveMBB->addSuccessor(EndMBB);
12090
12091 // Now add the instructions.
12092 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12093 DebugLoc DL = MI->getDebugLoc();
12094
12095 unsigned CountReg = MI->getOperand(0).getReg();
12096 int64_t RegSaveFrameIndex = MI->getOperand(1).getImm();
12097 int64_t VarArgsFPOffset = MI->getOperand(2).getImm();
12098
12099 if (!Subtarget->isTargetWin64()) {
12100 // If %al is 0, branch around the XMM save block.
12101 BuildMI(MBB, DL, TII->get(X86::TEST8rr)).addReg(CountReg).addReg(CountReg);
Chris Lattnerbd13fb62010-02-11 19:25:55 +000012102 BuildMI(MBB, DL, TII->get(X86::JE_4)).addMBB(EndMBB);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012103 MBB->addSuccessor(EndMBB);
12104 }
12105
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012106 unsigned MOVOpc = Subtarget->hasAVX() ? X86::VMOVAPSmr : X86::MOVAPSmr;
Dan Gohmand6708ea2009-08-15 01:38:56 +000012107 // In the XMM save block, save all the XMM argument registers.
12108 for (int i = 3, e = MI->getNumOperands(); i != e; ++i) {
12109 int64_t Offset = (i - 3) * 16 + VarArgsFPOffset;
Dan Gohmanc76909a2009-09-25 20:36:54 +000012110 MachineMemOperand *MMO =
Evan Chengff89dcb2009-10-18 18:16:27 +000012111 F->getMachineMemOperand(
Chris Lattnere8639032010-09-21 06:22:23 +000012112 MachinePointerInfo::getFixedStack(RegSaveFrameIndex, Offset),
Chris Lattner59db5492010-09-21 04:39:43 +000012113 MachineMemOperand::MOStore,
Evan Chengff89dcb2009-10-18 18:16:27 +000012114 /*Size=*/16, /*Align=*/16);
Bruno Cardoso Lopes5affa512011-08-31 03:04:09 +000012115 BuildMI(XMMSaveMBB, DL, TII->get(MOVOpc))
Dan Gohmand6708ea2009-08-15 01:38:56 +000012116 .addFrameIndex(RegSaveFrameIndex)
12117 .addImm(/*Scale=*/1)
12118 .addReg(/*IndexReg=*/0)
12119 .addImm(/*Disp=*/Offset)
12120 .addReg(/*Segment=*/0)
12121 .addReg(MI->getOperand(i).getReg())
Dan Gohmanc76909a2009-09-25 20:36:54 +000012122 .addMemOperand(MMO);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012123 }
12124
Dan Gohman14152b42010-07-06 20:24:04 +000012125 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohmand6708ea2009-08-15 01:38:56 +000012126
12127 return EndMBB;
12128}
Mon P Wang63307c32008-05-05 19:05:59 +000012129
Lang Hames6e3f7e42012-02-03 01:13:49 +000012130// The EFLAGS operand of SelectItr might be missing a kill marker
12131// because there were multiple uses of EFLAGS, and ISel didn't know
12132// which to mark. Figure out whether SelectItr should have had a
12133// kill marker, and set it if it should. Returns the correct kill
12134// marker value.
12135static bool checkAndUpdateEFLAGSKill(MachineBasicBlock::iterator SelectItr,
12136 MachineBasicBlock* BB,
12137 const TargetRegisterInfo* TRI) {
12138 // Scan forward through BB for a use/def of EFLAGS.
12139 MachineBasicBlock::iterator miI(llvm::next(SelectItr));
12140 for (MachineBasicBlock::iterator miE = BB->end(); miI != miE; ++miI) {
Lang Hames50a36f72012-02-02 07:48:37 +000012141 const MachineInstr& mi = *miI;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012142 if (mi.readsRegister(X86::EFLAGS))
Lang Hames50a36f72012-02-02 07:48:37 +000012143 return false;
Lang Hames6e3f7e42012-02-03 01:13:49 +000012144 if (mi.definesRegister(X86::EFLAGS))
12145 break; // Should have kill-flag - update below.
12146 }
12147
12148 // If we hit the end of the block, check whether EFLAGS is live into a
12149 // successor.
12150 if (miI == BB->end()) {
12151 for (MachineBasicBlock::succ_iterator sItr = BB->succ_begin(),
12152 sEnd = BB->succ_end();
12153 sItr != sEnd; ++sItr) {
12154 MachineBasicBlock* succ = *sItr;
12155 if (succ->isLiveIn(X86::EFLAGS))
12156 return false;
Lang Hames50a36f72012-02-02 07:48:37 +000012157 }
12158 }
12159
Lang Hames6e3f7e42012-02-03 01:13:49 +000012160 // We found a def, or hit the end of the basic block and EFLAGS wasn't live
12161 // out. SelectMI should have a kill flag on EFLAGS.
12162 SelectItr->addRegisterKilled(X86::EFLAGS, TRI);
Lang Hames50a36f72012-02-02 07:48:37 +000012163 return true;
12164}
12165
Evan Cheng60c07e12006-07-05 22:17:51 +000012166MachineBasicBlock *
Chris Lattner52600972009-09-02 05:57:00 +000012167X86TargetLowering::EmitLoweredSelect(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012168 MachineBasicBlock *BB) const {
Chris Lattner52600972009-09-02 05:57:00 +000012169 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12170 DebugLoc DL = MI->getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +000012171
Chris Lattner52600972009-09-02 05:57:00 +000012172 // To "insert" a SELECT_CC instruction, we actually have to insert the
12173 // diamond control-flow pattern. The incoming instruction knows the
12174 // destination vreg to set, the condition code register to branch on, the
12175 // true/false values to select between, and a branch opcode to use.
12176 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12177 MachineFunction::iterator It = BB;
12178 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +000012179
Chris Lattner52600972009-09-02 05:57:00 +000012180 // thisMBB:
12181 // ...
12182 // TrueVal = ...
12183 // cmpTY ccX, r1, r2
12184 // bCC copy1MBB
12185 // fallthrough --> copy0MBB
12186 MachineBasicBlock *thisMBB = BB;
12187 MachineFunction *F = BB->getParent();
12188 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
12189 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Chris Lattner52600972009-09-02 05:57:00 +000012190 F->insert(It, copy0MBB);
12191 F->insert(It, sinkMBB);
Bill Wendling730c07e2010-06-25 20:48:10 +000012192
Bill Wendling730c07e2010-06-25 20:48:10 +000012193 // If the EFLAGS register isn't dead in the terminator, then claim that it's
12194 // live into the sink and copy blocks.
Lang Hames6e3f7e42012-02-03 01:13:49 +000012195 const TargetRegisterInfo* TRI = getTargetMachine().getRegisterInfo();
12196 if (!MI->killsRegister(X86::EFLAGS) &&
12197 !checkAndUpdateEFLAGSKill(MI, BB, TRI)) {
12198 copy0MBB->addLiveIn(X86::EFLAGS);
12199 sinkMBB->addLiveIn(X86::EFLAGS);
Bill Wendling730c07e2010-06-25 20:48:10 +000012200 }
12201
Dan Gohman14152b42010-07-06 20:24:04 +000012202 // Transfer the remainder of BB and its successor edges to sinkMBB.
12203 sinkMBB->splice(sinkMBB->begin(), BB,
12204 llvm::next(MachineBasicBlock::iterator(MI)),
12205 BB->end());
12206 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
12207
12208 // Add the true and fallthrough blocks as its successors.
12209 BB->addSuccessor(copy0MBB);
12210 BB->addSuccessor(sinkMBB);
12211
12212 // Create the conditional branch instruction.
12213 unsigned Opc =
12214 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
12215 BuildMI(BB, DL, TII->get(Opc)).addMBB(sinkMBB);
12216
Chris Lattner52600972009-09-02 05:57:00 +000012217 // copy0MBB:
12218 // %FalseValue = ...
12219 // # fallthrough to sinkMBB
Dan Gohman3335a222010-04-30 20:14:26 +000012220 copy0MBB->addSuccessor(sinkMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +000012221
Chris Lattner52600972009-09-02 05:57:00 +000012222 // sinkMBB:
12223 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
12224 // ...
Dan Gohman14152b42010-07-06 20:24:04 +000012225 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
12226 TII->get(X86::PHI), MI->getOperand(0).getReg())
Chris Lattner52600972009-09-02 05:57:00 +000012227 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
12228 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
12229
Dan Gohman14152b42010-07-06 20:24:04 +000012230 MI->eraseFromParent(); // The pseudo instruction is gone now.
Dan Gohman3335a222010-04-30 20:14:26 +000012231 return sinkMBB;
Chris Lattner52600972009-09-02 05:57:00 +000012232}
12233
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012234MachineBasicBlock *
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012235X86TargetLowering::EmitLoweredSegAlloca(MachineInstr *MI, MachineBasicBlock *BB,
12236 bool Is64Bit) const {
12237 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12238 DebugLoc DL = MI->getDebugLoc();
12239 MachineFunction *MF = BB->getParent();
12240 const BasicBlock *LLVM_BB = BB->getBasicBlock();
12241
Nick Lewycky8a8d4792011-12-02 22:16:29 +000012242 assert(getTargetMachine().Options.EnableSegmentedStacks);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012243
12244 unsigned TlsReg = Is64Bit ? X86::FS : X86::GS;
12245 unsigned TlsOffset = Is64Bit ? 0x70 : 0x30;
12246
12247 // BB:
12248 // ... [Till the alloca]
12249 // If stacklet is not large enough, jump to mallocMBB
12250 //
12251 // bumpMBB:
12252 // Allocate by subtracting from RSP
12253 // Jump to continueMBB
12254 //
12255 // mallocMBB:
12256 // Allocate by call to runtime
12257 //
12258 // continueMBB:
12259 // ...
12260 // [rest of original BB]
12261 //
12262
12263 MachineBasicBlock *mallocMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12264 MachineBasicBlock *bumpMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12265 MachineBasicBlock *continueMBB = MF->CreateMachineBasicBlock(LLVM_BB);
12266
12267 MachineRegisterInfo &MRI = MF->getRegInfo();
12268 const TargetRegisterClass *AddrRegClass =
12269 getRegClassFor(Is64Bit ? MVT::i64:MVT::i32);
12270
12271 unsigned mallocPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12272 bumpSPPtrVReg = MRI.createVirtualRegister(AddrRegClass),
12273 tmpSPVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola66bf7432011-10-26 21:16:41 +000012274 SPLimitVReg = MRI.createVirtualRegister(AddrRegClass),
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012275 sizeVReg = MI->getOperand(1).getReg(),
12276 physSPReg = Is64Bit ? X86::RSP : X86::ESP;
12277
12278 MachineFunction::iterator MBBIter = BB;
12279 ++MBBIter;
12280
12281 MF->insert(MBBIter, bumpMBB);
12282 MF->insert(MBBIter, mallocMBB);
12283 MF->insert(MBBIter, continueMBB);
12284
12285 continueMBB->splice(continueMBB->begin(), BB, llvm::next
12286 (MachineBasicBlock::iterator(MI)), BB->end());
12287 continueMBB->transferSuccessorsAndUpdatePHIs(BB);
12288
12289 // Add code to the main basic block to check if the stack limit has been hit,
12290 // and if so, jump to mallocMBB otherwise to bumpMBB.
12291 BuildMI(BB, DL, TII->get(TargetOpcode::COPY), tmpSPVReg).addReg(physSPReg);
Rafael Espindola66bf7432011-10-26 21:16:41 +000012292 BuildMI(BB, DL, TII->get(Is64Bit ? X86::SUB64rr:X86::SUB32rr), SPLimitVReg)
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012293 .addReg(tmpSPVReg).addReg(sizeVReg);
12294 BuildMI(BB, DL, TII->get(Is64Bit ? X86::CMP64mr:X86::CMP32mr))
Rafael Espindola014f7a32012-01-11 18:14:03 +000012295 .addReg(0).addImm(1).addReg(0).addImm(TlsOffset).addReg(TlsReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012296 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012297 BuildMI(BB, DL, TII->get(X86::JG_4)).addMBB(mallocMBB);
12298
12299 // bumpMBB simply decreases the stack pointer, since we know the current
12300 // stacklet has enough space.
12301 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), physSPReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012302 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012303 BuildMI(bumpMBB, DL, TII->get(TargetOpcode::COPY), bumpSPPtrVReg)
Rafael Espindola66bf7432011-10-26 21:16:41 +000012304 .addReg(SPLimitVReg);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012305 BuildMI(bumpMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12306
12307 // Calls into a routine in libgcc to allocate more space from the heap.
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012308 const uint32_t *RegMask =
12309 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012310 if (Is64Bit) {
12311 BuildMI(mallocMBB, DL, TII->get(X86::MOV64rr), X86::RDI)
12312 .addReg(sizeVReg);
12313 BuildMI(mallocMBB, DL, TII->get(X86::CALL64pcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012314 .addExternalSymbol("__morestack_allocate_stack_space").addReg(X86::RDI)
12315 .addRegMask(RegMask)
12316 .addReg(X86::RAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012317 } else {
12318 BuildMI(mallocMBB, DL, TII->get(X86::SUB32ri), physSPReg).addReg(physSPReg)
12319 .addImm(12);
12320 BuildMI(mallocMBB, DL, TII->get(X86::PUSH32r)).addReg(sizeVReg);
12321 BuildMI(mallocMBB, DL, TII->get(X86::CALLpcrel32))
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012322 .addExternalSymbol("__morestack_allocate_stack_space")
12323 .addRegMask(RegMask)
12324 .addReg(X86::EAX, RegState::ImplicitDefine);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012325 }
12326
12327 if (!Is64Bit)
12328 BuildMI(mallocMBB, DL, TII->get(X86::ADD32ri), physSPReg).addReg(physSPReg)
12329 .addImm(16);
12330
12331 BuildMI(mallocMBB, DL, TII->get(TargetOpcode::COPY), mallocPtrVReg)
12332 .addReg(Is64Bit ? X86::RAX : X86::EAX);
12333 BuildMI(mallocMBB, DL, TII->get(X86::JMP_4)).addMBB(continueMBB);
12334
12335 // Set up the CFG correctly.
12336 BB->addSuccessor(bumpMBB);
12337 BB->addSuccessor(mallocMBB);
12338 mallocMBB->addSuccessor(continueMBB);
12339 bumpMBB->addSuccessor(continueMBB);
12340
12341 // Take care of the PHI nodes.
12342 BuildMI(*continueMBB, continueMBB->begin(), DL, TII->get(X86::PHI),
12343 MI->getOperand(0).getReg())
12344 .addReg(mallocPtrVReg).addMBB(mallocMBB)
12345 .addReg(bumpSPPtrVReg).addMBB(bumpMBB);
12346
12347 // Delete the original pseudo instruction.
12348 MI->eraseFromParent();
12349
12350 // And we're done.
12351 return continueMBB;
12352}
12353
12354MachineBasicBlock *
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012355X86TargetLowering::EmitLoweredWinAlloca(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012356 MachineBasicBlock *BB) const {
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012357 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12358 DebugLoc DL = MI->getDebugLoc();
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012359
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012360 assert(!Subtarget->isTargetEnvMacho());
12361
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012362 // The lowering is pretty easy: we're just emitting the call to _alloca. The
12363 // non-trivial part is impdef of ESP.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012364
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012365 if (Subtarget->isTargetWin64()) {
12366 if (Subtarget->isTargetCygMing()) {
12367 // ___chkstk(Mingw64):
12368 // Clobbers R10, R11, RAX and EFLAGS.
12369 // Updates RSP.
12370 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12371 .addExternalSymbol("___chkstk")
12372 .addReg(X86::RAX, RegState::Implicit)
12373 .addReg(X86::RSP, RegState::Implicit)
12374 .addReg(X86::RAX, RegState::Define | RegState::Implicit)
12375 .addReg(X86::RSP, RegState::Define | RegState::Implicit)
12376 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12377 } else {
12378 // __chkstk(MSVCRT): does not update stack pointer.
12379 // Clobbers R10, R11 and EFLAGS.
12380 // FIXME: RAX(allocated size) might be reused and not killed.
12381 BuildMI(*BB, MI, DL, TII->get(X86::W64ALLOCA))
12382 .addExternalSymbol("__chkstk")
12383 .addReg(X86::RAX, RegState::Implicit)
12384 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12385 // RAX has the offset to subtracted from RSP.
12386 BuildMI(*BB, MI, DL, TII->get(X86::SUB64rr), X86::RSP)
12387 .addReg(X86::RSP)
12388 .addReg(X86::RAX);
12389 }
12390 } else {
12391 const char *StackProbeSymbol =
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012392 Subtarget->isTargetWindows() ? "_chkstk" : "_alloca";
12393
NAKAMURA Takumia2e07622011-03-24 07:07:00 +000012394 BuildMI(*BB, MI, DL, TII->get(X86::CALLpcrel32))
12395 .addExternalSymbol(StackProbeSymbol)
12396 .addReg(X86::EAX, RegState::Implicit)
12397 .addReg(X86::ESP, RegState::Implicit)
12398 .addReg(X86::EAX, RegState::Define | RegState::Implicit)
12399 .addReg(X86::ESP, RegState::Define | RegState::Implicit)
12400 .addReg(X86::EFLAGS, RegState::Define | RegState::Implicit);
12401 }
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012402
Dan Gohman14152b42010-07-06 20:24:04 +000012403 MI->eraseFromParent(); // The pseudo instruction is gone now.
Anton Korobeynikov043f3c22010-03-06 19:32:29 +000012404 return BB;
12405}
Chris Lattner52600972009-09-02 05:57:00 +000012406
12407MachineBasicBlock *
Eric Christopher30ef0e52010-06-03 04:07:48 +000012408X86TargetLowering::EmitLoweredTLSCall(MachineInstr *MI,
12409 MachineBasicBlock *BB) const {
12410 // This is pretty easy. We're taking the value that we received from
12411 // our load from the relocation, sticking it in either RDI (x86-64)
12412 // or EAX and doing an indirect call. The return value will then
12413 // be in the normal return register.
Michael J. Spencerec38de22010-10-10 22:04:20 +000012414 const X86InstrInfo *TII
Eric Christopher54415362010-06-08 22:04:25 +000012415 = static_cast<const X86InstrInfo*>(getTargetMachine().getInstrInfo());
Eric Christopher30ef0e52010-06-03 04:07:48 +000012416 DebugLoc DL = MI->getDebugLoc();
12417 MachineFunction *F = BB->getParent();
Eric Christopher722d3152010-09-27 06:01:51 +000012418
12419 assert(Subtarget->isTargetDarwin() && "Darwin only instr emitted?");
Eric Christopher54415362010-06-08 22:04:25 +000012420 assert(MI->getOperand(3).isGlobal() && "This should be a global");
Michael J. Spencerec38de22010-10-10 22:04:20 +000012421
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012422 // Get a register mask for the lowered call.
12423 // FIXME: The 32-bit calls have non-standard calling conventions. Use a
12424 // proper register mask.
12425 const uint32_t *RegMask =
12426 getTargetMachine().getRegisterInfo()->getCallPreservedMask(CallingConv::C);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012427 if (Subtarget->is64Bit()) {
Dan Gohman14152b42010-07-06 20:24:04 +000012428 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12429 TII->get(X86::MOV64rm), X86::RDI)
Eric Christopher54415362010-06-08 22:04:25 +000012430 .addReg(X86::RIP)
12431 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012432 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012433 MI->getOperand(3).getTargetFlags())
12434 .addReg(0);
Eric Christopher722d3152010-09-27 06:01:51 +000012435 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL64m));
Chris Lattner599b5312010-07-08 23:46:44 +000012436 addDirectMem(MIB, X86::RDI);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012437 MIB.addReg(X86::RAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher61025492010-06-15 23:08:42 +000012438 } else if (getTargetMachine().getRelocationModel() != Reloc::PIC_) {
Dan Gohman14152b42010-07-06 20:24:04 +000012439 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12440 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher61025492010-06-15 23:08:42 +000012441 .addReg(0)
12442 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012443 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher61025492010-06-15 23:08:42 +000012444 MI->getOperand(3).getTargetFlags())
12445 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012446 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012447 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012448 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012449 } else {
Dan Gohman14152b42010-07-06 20:24:04 +000012450 MachineInstrBuilder MIB = BuildMI(*BB, MI, DL,
12451 TII->get(X86::MOV32rm), X86::EAX)
Eric Christopher54415362010-06-08 22:04:25 +000012452 .addReg(TII->getGlobalBaseReg(F))
12453 .addImm(0).addReg(0)
Michael J. Spencerec38de22010-10-10 22:04:20 +000012454 .addGlobalAddress(MI->getOperand(3).getGlobal(), 0,
Eric Christopher54415362010-06-08 22:04:25 +000012455 MI->getOperand(3).getTargetFlags())
12456 .addReg(0);
Dan Gohman14152b42010-07-06 20:24:04 +000012457 MIB = BuildMI(*BB, MI, DL, TII->get(X86::CALL32m));
Chris Lattner599b5312010-07-08 23:46:44 +000012458 addDirectMem(MIB, X86::EAX);
Jakob Stoklund Olesen8bcde2a2012-02-16 00:02:50 +000012459 MIB.addReg(X86::EAX, RegState::ImplicitDefine).addRegMask(RegMask);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012460 }
Michael J. Spencerec38de22010-10-10 22:04:20 +000012461
Dan Gohman14152b42010-07-06 20:24:04 +000012462 MI->eraseFromParent(); // The pseudo instruction is gone now.
Eric Christopher30ef0e52010-06-03 04:07:48 +000012463 return BB;
12464}
12465
12466MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +000012467X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012468 MachineBasicBlock *BB) const {
Evan Cheng60c07e12006-07-05 22:17:51 +000012469 switch (MI->getOpcode()) {
Craig Topperabb94d02012-02-05 03:43:23 +000012470 default: llvm_unreachable("Unexpected instr type to insert");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012471 case X86::TAILJMPd64:
12472 case X86::TAILJMPr64:
12473 case X86::TAILJMPm64:
Craig Topper6d1263a2012-02-05 05:38:58 +000012474 llvm_unreachable("TAILJMP64 would not be touched here.");
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012475 case X86::TCRETURNdi64:
12476 case X86::TCRETURNri64:
12477 case X86::TCRETURNmi64:
NAKAMURA Takumi7754f852011-01-26 02:04:09 +000012478 return BB;
Michael J. Spencere9c253e2010-10-21 01:41:01 +000012479 case X86::WIN_ALLOCA:
12480 return EmitLoweredWinAlloca(MI, BB);
Rafael Espindola151ab3e2011-08-30 19:47:04 +000012481 case X86::SEG_ALLOCA_32:
12482 return EmitLoweredSegAlloca(MI, BB, false);
12483 case X86::SEG_ALLOCA_64:
12484 return EmitLoweredSegAlloca(MI, BB, true);
Eric Christopher30ef0e52010-06-03 04:07:48 +000012485 case X86::TLSCall_32:
12486 case X86::TLSCall_64:
12487 return EmitLoweredTLSCall(MI, BB);
Dan Gohmancbbea0f2009-08-27 00:14:12 +000012488 case X86::CMOV_GR8:
Evan Cheng60c07e12006-07-05 22:17:51 +000012489 case X86::CMOV_FR32:
12490 case X86::CMOV_FR64:
12491 case X86::CMOV_V4F32:
12492 case X86::CMOV_V2F64:
Chris Lattner52600972009-09-02 05:57:00 +000012493 case X86::CMOV_V2I64:
Bruno Cardoso Lopesd40aa242011-08-09 23:27:13 +000012494 case X86::CMOV_V8F32:
12495 case X86::CMOV_V4F64:
12496 case X86::CMOV_V4I64:
Chris Lattner314a1132010-03-14 18:31:44 +000012497 case X86::CMOV_GR16:
12498 case X86::CMOV_GR32:
12499 case X86::CMOV_RFP32:
12500 case X86::CMOV_RFP64:
12501 case X86::CMOV_RFP80:
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +000012502 return EmitLoweredSelect(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012503
Dale Johannesen849f2142007-07-03 00:53:03 +000012504 case X86::FP32_TO_INT16_IN_MEM:
12505 case X86::FP32_TO_INT32_IN_MEM:
12506 case X86::FP32_TO_INT64_IN_MEM:
12507 case X86::FP64_TO_INT16_IN_MEM:
12508 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +000012509 case X86::FP64_TO_INT64_IN_MEM:
12510 case X86::FP80_TO_INT16_IN_MEM:
12511 case X86::FP80_TO_INT32_IN_MEM:
12512 case X86::FP80_TO_INT64_IN_MEM: {
Chris Lattner52600972009-09-02 05:57:00 +000012513 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
12514 DebugLoc DL = MI->getDebugLoc();
12515
Evan Cheng60c07e12006-07-05 22:17:51 +000012516 // Change the floating point control register to use "round towards zero"
12517 // mode when truncating to an integer value.
12518 MachineFunction *F = BB->getParent();
David Greene3f2bf852009-11-12 20:49:22 +000012519 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2, false);
Dan Gohman14152b42010-07-06 20:24:04 +000012520 addFrameReference(BuildMI(*BB, MI, DL,
12521 TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012522
12523 // Load the old value of the high byte of the control word...
12524 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +000012525 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Dan Gohman14152b42010-07-06 20:24:04 +000012526 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +000012527 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012528
12529 // Set the high part to be round to zero...
Dan Gohman14152b42010-07-06 20:24:04 +000012530 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012531 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +000012532
12533 // Reload the modified control word now...
Dan Gohman14152b42010-07-06 20:24:04 +000012534 addFrameReference(BuildMI(*BB, MI, DL,
12535 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012536
12537 // Restore the memory image of control word to original value
Dan Gohman14152b42010-07-06 20:24:04 +000012538 addFrameReference(BuildMI(*BB, MI, DL, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +000012539 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +000012540
12541 // Get the X86 opcode to use.
12542 unsigned Opc;
12543 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +000012544 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +000012545 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
12546 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
12547 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
12548 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
12549 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
12550 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +000012551 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
12552 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
12553 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +000012554 }
12555
12556 X86AddressMode AM;
12557 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +000012558 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012559 AM.BaseType = X86AddressMode::RegBase;
12560 AM.Base.Reg = Op.getReg();
12561 } else {
12562 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +000012563 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +000012564 }
12565 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +000012566 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012567 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012568 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +000012569 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +000012570 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012571 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +000012572 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +000012573 AM.GV = Op.getGlobal();
12574 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +000012575 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +000012576 }
Dan Gohman14152b42010-07-06 20:24:04 +000012577 addFullAddress(BuildMI(*BB, MI, DL, TII->get(Opc)), AM)
Chris Lattnerac0ed5d2010-07-08 22:41:28 +000012578 .addReg(MI->getOperand(X86::AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +000012579
12580 // Reload the original control word now.
Dan Gohman14152b42010-07-06 20:24:04 +000012581 addFrameReference(BuildMI(*BB, MI, DL,
12582 TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +000012583
Dan Gohman14152b42010-07-06 20:24:04 +000012584 MI->eraseFromParent(); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +000012585 return BB;
12586 }
Eric Christopherb120ab42009-08-18 22:50:32 +000012587 // String/text processing lowering.
12588 case X86::PCMPISTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012589 case X86::VPCMPISTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012590 return EmitPCMP(MI, BB, 3, false /* in-mem */);
12591 case X86::PCMPISTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012592 case X86::VPCMPISTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012593 return EmitPCMP(MI, BB, 3, true /* in-mem */);
12594 case X86::PCMPESTRM128REG:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012595 case X86::VPCMPESTRM128REG:
Eric Christopherb120ab42009-08-18 22:50:32 +000012596 return EmitPCMP(MI, BB, 5, false /* in mem */);
12597 case X86::PCMPESTRM128MEM:
Bruno Cardoso Lopes98f98562010-07-30 19:54:33 +000012598 case X86::VPCMPESTRM128MEM:
Eric Christopherb120ab42009-08-18 22:50:32 +000012599 return EmitPCMP(MI, BB, 5, true /* in mem */);
12600
Eric Christopher228232b2010-11-30 07:20:12 +000012601 // Thread synchronization.
12602 case X86::MONITOR:
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000012603 return EmitMonitor(MI, BB);
Eric Christopher228232b2010-11-30 07:20:12 +000012604 case X86::MWAIT:
12605 return EmitMwait(MI, BB);
12606
Eric Christopherb120ab42009-08-18 22:50:32 +000012607 // Atomic Lowering.
Mon P Wang63307c32008-05-05 19:05:59 +000012608 case X86::ATOMAND32:
12609 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012610 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012611 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012612 X86::NOT32r, X86::EAX,
12613 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012614 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +000012615 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
12616 X86::OR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012617 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012618 X86::NOT32r, X86::EAX,
12619 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +000012620 case X86::ATOMXOR32:
12621 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012622 X86::XOR32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012623 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012624 X86::NOT32r, X86::EAX,
12625 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +000012626 case X86::ATOMNAND32:
12627 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012628 X86::AND32ri, X86::MOV32rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012629 X86::LCMPXCHG32,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012630 X86::NOT32r, X86::EAX,
12631 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +000012632 case X86::ATOMMIN32:
12633 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
12634 case X86::ATOMMAX32:
12635 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
12636 case X86::ATOMUMIN32:
12637 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
12638 case X86::ATOMUMAX32:
12639 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +000012640
12641 case X86::ATOMAND16:
12642 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12643 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012644 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012645 X86::NOT16r, X86::AX,
12646 X86::GR16RegisterClass);
12647 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +000012648 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012649 X86::OR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012650 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012651 X86::NOT16r, X86::AX,
12652 X86::GR16RegisterClass);
12653 case X86::ATOMXOR16:
12654 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
12655 X86::XOR16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012656 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012657 X86::NOT16r, X86::AX,
12658 X86::GR16RegisterClass);
12659 case X86::ATOMNAND16:
12660 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
12661 X86::AND16ri, X86::MOV16rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012662 X86::LCMPXCHG16,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012663 X86::NOT16r, X86::AX,
12664 X86::GR16RegisterClass, true);
12665 case X86::ATOMMIN16:
12666 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
12667 case X86::ATOMMAX16:
12668 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
12669 case X86::ATOMUMIN16:
12670 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
12671 case X86::ATOMUMAX16:
12672 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
12673
12674 case X86::ATOMAND8:
12675 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12676 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012677 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012678 X86::NOT8r, X86::AL,
12679 X86::GR8RegisterClass);
12680 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +000012681 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012682 X86::OR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012683 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012684 X86::NOT8r, X86::AL,
12685 X86::GR8RegisterClass);
12686 case X86::ATOMXOR8:
12687 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
12688 X86::XOR8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012689 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012690 X86::NOT8r, X86::AL,
12691 X86::GR8RegisterClass);
12692 case X86::ATOMNAND8:
12693 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
12694 X86::AND8ri, X86::MOV8rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012695 X86::LCMPXCHG8,
Dale Johannesen140be2d2008-08-19 18:47:28 +000012696 X86::NOT8r, X86::AL,
12697 X86::GR8RegisterClass, true);
12698 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012699 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +000012700 case X86::ATOMAND64:
12701 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012702 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012703 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012704 X86::NOT64r, X86::RAX,
12705 X86::GR64RegisterClass);
12706 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +000012707 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
12708 X86::OR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012709 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012710 X86::NOT64r, X86::RAX,
12711 X86::GR64RegisterClass);
12712 case X86::ATOMXOR64:
12713 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +000012714 X86::XOR64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012715 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012716 X86::NOT64r, X86::RAX,
12717 X86::GR64RegisterClass);
12718 case X86::ATOMNAND64:
12719 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
12720 X86::AND64ri32, X86::MOV64rm,
Jakob Stoklund Olesenb5378ea2010-07-14 23:50:27 +000012721 X86::LCMPXCHG64,
Dale Johannesena99e3842008-08-20 00:48:50 +000012722 X86::NOT64r, X86::RAX,
12723 X86::GR64RegisterClass, true);
12724 case X86::ATOMMIN64:
12725 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
12726 case X86::ATOMMAX64:
12727 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
12728 case X86::ATOMUMIN64:
12729 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
12730 case X86::ATOMUMAX64:
12731 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012732
12733 // This group does 64-bit operations on a 32-bit host.
12734 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012735 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012736 X86::AND32rr, X86::AND32rr,
12737 X86::AND32ri, X86::AND32ri,
12738 false);
12739 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012740 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012741 X86::OR32rr, X86::OR32rr,
12742 X86::OR32ri, X86::OR32ri,
12743 false);
12744 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012745 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012746 X86::XOR32rr, X86::XOR32rr,
12747 X86::XOR32ri, X86::XOR32ri,
12748 false);
12749 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012750 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012751 X86::AND32rr, X86::AND32rr,
12752 X86::AND32ri, X86::AND32ri,
12753 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012754 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012755 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012756 X86::ADD32rr, X86::ADC32rr,
12757 X86::ADD32ri, X86::ADC32ri,
12758 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012759 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012760 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +000012761 X86::SUB32rr, X86::SBB32rr,
12762 X86::SUB32ri, X86::SBB32ri,
12763 false);
Dale Johannesen880ae362008-10-03 22:25:52 +000012764 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +000012765 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +000012766 X86::MOV32rr, X86::MOV32rr,
12767 X86::MOV32ri, X86::MOV32ri,
12768 false);
Dan Gohmand6708ea2009-08-15 01:38:56 +000012769 case X86::VASTART_SAVE_XMM_REGS:
12770 return EmitVAStartSaveXMMRegsWithCustomInserter(MI, BB);
Dan Gohman320afb82010-10-12 18:00:49 +000012771
12772 case X86::VAARG_64:
12773 return EmitVAARG64WithCustomInserter(MI, BB);
Evan Cheng60c07e12006-07-05 22:17:51 +000012774 }
12775}
12776
12777//===----------------------------------------------------------------------===//
12778// X86 Optimization Hooks
12779//===----------------------------------------------------------------------===//
12780
Dan Gohman475871a2008-07-27 21:46:04 +000012781void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +000012782 APInt &KnownZero,
12783 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +000012784 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +000012785 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012786 unsigned BitWidth = KnownZero.getBitWidth();
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012787 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +000012788 assert((Opc >= ISD::BUILTIN_OP_END ||
12789 Opc == ISD::INTRINSIC_WO_CHAIN ||
12790 Opc == ISD::INTRINSIC_W_CHAIN ||
12791 Opc == ISD::INTRINSIC_VOID) &&
12792 "Should use MaskedValueIsZero if you don't know whether Op"
12793 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012794
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012795 KnownZero = KnownOne = APInt(BitWidth, 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012796 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +000012797 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012798 case X86ISD::ADD:
12799 case X86ISD::SUB:
Chris Lattner5b856542010-12-20 00:59:46 +000012800 case X86ISD::ADC:
12801 case X86ISD::SBB:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012802 case X86ISD::SMUL:
12803 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +000012804 case X86ISD::INC:
12805 case X86ISD::DEC:
Dan Gohmane220c4b2009-09-18 19:59:53 +000012806 case X86ISD::OR:
12807 case X86ISD::XOR:
12808 case X86ISD::AND:
Evan Cheng97d0e0e2009-02-02 09:15:04 +000012809 // These nodes' second result is a boolean.
12810 if (Op.getResNo() == 0)
12811 break;
12812 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000012813 case X86ISD::SETCC:
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012814 KnownZero |= APInt::getHighBitsSet(BitWidth, BitWidth - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +000012815 break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012816 case ISD::INTRINSIC_WO_CHAIN: {
12817 unsigned IntId = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
12818 unsigned NumLoBits = 0;
12819 switch (IntId) {
12820 default: break;
12821 case Intrinsic::x86_sse_movmsk_ps:
12822 case Intrinsic::x86_avx_movmsk_ps_256:
12823 case Intrinsic::x86_sse2_movmsk_pd:
12824 case Intrinsic::x86_avx_movmsk_pd_256:
12825 case Intrinsic::x86_mmx_pmovmskb:
Craig Topper3738ccd2011-12-27 06:27:23 +000012826 case Intrinsic::x86_sse2_pmovmskb_128:
12827 case Intrinsic::x86_avx2_pmovmskb: {
Evan Cheng7c1780c2011-10-07 17:21:44 +000012828 // High bits of movmskp{s|d}, pmovmskb are known zero.
12829 switch (IntId) {
Craig Topperabb94d02012-02-05 03:43:23 +000012830 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng7c1780c2011-10-07 17:21:44 +000012831 case Intrinsic::x86_sse_movmsk_ps: NumLoBits = 4; break;
12832 case Intrinsic::x86_avx_movmsk_ps_256: NumLoBits = 8; break;
12833 case Intrinsic::x86_sse2_movmsk_pd: NumLoBits = 2; break;
12834 case Intrinsic::x86_avx_movmsk_pd_256: NumLoBits = 4; break;
12835 case Intrinsic::x86_mmx_pmovmskb: NumLoBits = 8; break;
12836 case Intrinsic::x86_sse2_pmovmskb_128: NumLoBits = 16; break;
Craig Topper3738ccd2011-12-27 06:27:23 +000012837 case Intrinsic::x86_avx2_pmovmskb: NumLoBits = 32; break;
Evan Cheng7c1780c2011-10-07 17:21:44 +000012838 }
Rafael Espindola26c8dcc2012-04-04 12:51:34 +000012839 KnownZero = APInt::getHighBitsSet(BitWidth, BitWidth - NumLoBits);
Evan Cheng7c1780c2011-10-07 17:21:44 +000012840 break;
12841 }
12842 }
12843 break;
12844 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012845 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +000012846}
Chris Lattner259e97c2006-01-31 19:43:35 +000012847
Owen Andersonbc146b02010-09-21 20:42:50 +000012848unsigned X86TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
12849 unsigned Depth) const {
12850 // SETCC_CARRY sets the dest to ~0 for true or 0 for false.
12851 if (Op.getOpcode() == X86ISD::SETCC_CARRY)
12852 return Op.getValueType().getScalarType().getSizeInBits();
Michael J. Spencerec38de22010-10-10 22:04:20 +000012853
Owen Andersonbc146b02010-09-21 20:42:50 +000012854 // Fallback case.
12855 return 1;
12856}
12857
Evan Cheng206ee9d2006-07-07 08:33:52 +000012858/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +000012859/// node is a GlobalAddress + offset.
12860bool X86TargetLowering::isGAPlusOffset(SDNode *N,
Dan Gohman46510a72010-04-15 01:51:59 +000012861 const GlobalValue* &GA,
12862 int64_t &Offset) const {
Evan Chengad4196b2008-05-12 19:56:52 +000012863 if (N->getOpcode() == X86ISD::Wrapper) {
12864 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +000012865 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +000012866 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +000012867 return true;
12868 }
Evan Cheng206ee9d2006-07-07 08:33:52 +000012869 }
Evan Chengad4196b2008-05-12 19:56:52 +000012870 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +000012871}
12872
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012873/// isShuffleHigh128VectorInsertLow - Checks whether the shuffle node is the
12874/// same as extracting the high 128-bit part of 256-bit vector and then
12875/// inserting the result into the low part of a new 256-bit vector
12876static bool isShuffleHigh128VectorInsertLow(ShuffleVectorSDNode *SVOp) {
12877 EVT VT = SVOp->getValueType(0);
12878 int NumElems = VT.getVectorNumElements();
12879
12880 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12881 for (int i = 0, j = NumElems/2; i < NumElems/2; ++i, ++j)
12882 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12883 SVOp->getMaskElt(j) >= 0)
12884 return false;
12885
12886 return true;
12887}
12888
12889/// isShuffleLow128VectorInsertHigh - Checks whether the shuffle node is the
12890/// same as extracting the low 128-bit part of 256-bit vector and then
12891/// inserting the result into the high part of a new 256-bit vector
12892static bool isShuffleLow128VectorInsertHigh(ShuffleVectorSDNode *SVOp) {
12893 EVT VT = SVOp->getValueType(0);
12894 int NumElems = VT.getVectorNumElements();
12895
12896 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12897 for (int i = NumElems/2, j = 0; i < NumElems; ++i, ++j)
12898 if (!isUndefOrEqual(SVOp->getMaskElt(i), j) ||
12899 SVOp->getMaskElt(j) >= 0)
12900 return false;
12901
12902 return true;
12903}
12904
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012905/// PerformShuffleCombine256 - Performs shuffle combines for 256-bit vectors.
12906static SDValue PerformShuffleCombine256(SDNode *N, SelectionDAG &DAG,
Craig Topper12216172012-01-13 08:12:35 +000012907 TargetLowering::DAGCombinerInfo &DCI,
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012908 const X86Subtarget* Subtarget) {
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012909 DebugLoc dl = N->getDebugLoc();
12910 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
12911 SDValue V1 = SVOp->getOperand(0);
12912 SDValue V2 = SVOp->getOperand(1);
12913 EVT VT = SVOp->getValueType(0);
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012914 int NumElems = VT.getVectorNumElements();
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012915
12916 if (V1.getOpcode() == ISD::CONCAT_VECTORS &&
12917 V2.getOpcode() == ISD::CONCAT_VECTORS) {
12918 //
12919 // 0,0,0,...
Benjamin Kramer558cc5a2011-07-22 01:02:57 +000012920 // |
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012921 // V UNDEF BUILD_VECTOR UNDEF
12922 // \ / \ /
12923 // CONCAT_VECTOR CONCAT_VECTOR
12924 // \ /
12925 // \ /
12926 // RESULT: V + zero extended
12927 //
12928 if (V2.getOperand(0).getOpcode() != ISD::BUILD_VECTOR ||
12929 V2.getOperand(1).getOpcode() != ISD::UNDEF ||
12930 V1.getOperand(1).getOpcode() != ISD::UNDEF)
12931 return SDValue();
12932
12933 if (!ISD::isBuildVectorAllZeros(V2.getOperand(0).getNode()))
12934 return SDValue();
12935
12936 // To match the shuffle mask, the first half of the mask should
12937 // be exactly the first vector, and all the rest a splat with the
12938 // first element of the second one.
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012939 for (int i = 0; i < NumElems/2; ++i)
12940 if (!isUndefOrEqual(SVOp->getMaskElt(i), i) ||
12941 !isUndefOrEqual(SVOp->getMaskElt(i+NumElems/2), NumElems))
12942 return SDValue();
12943
Chad Rosier3d1161e2012-01-03 21:05:52 +000012944 // If V1 is coming from a vector load then just fold to a VZEXT_LOAD.
12945 if (LoadSDNode *Ld = dyn_cast<LoadSDNode>(V1.getOperand(0))) {
12946 SDVTList Tys = DAG.getVTList(MVT::v4i64, MVT::Other);
12947 SDValue Ops[] = { Ld->getChain(), Ld->getBasePtr() };
12948 SDValue ResNode =
12949 DAG.getMemIntrinsicNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2,
12950 Ld->getMemoryVT(),
12951 Ld->getPointerInfo(),
12952 Ld->getAlignment(),
12953 false/*isVolatile*/, true/*ReadMem*/,
12954 false/*WriteMem*/);
12955 return DAG.getNode(ISD::BITCAST, dl, VT, ResNode);
12956 }
12957
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012958 // Emit a zeroed vector and insert the desired subvector on its
12959 // first half.
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000012960 SDValue Zeros = getZeroVector(VT, Subtarget, DAG, dl);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012961 SDValue InsV = Insert128BitVector(Zeros, V1.getOperand(0),
12962 DAG.getConstant(0, MVT::i32), DAG, dl);
12963 return DCI.CombineTo(N, InsV);
12964 }
12965
Bruno Cardoso Lopesef8d6992011-08-11 21:50:44 +000012966 //===--------------------------------------------------------------------===//
12967 // Combine some shuffles into subvector extracts and inserts:
12968 //
12969
12970 // vector_shuffle <4, 5, 6, 7, u, u, u, u> or <2, 3, u, u>
12971 if (isShuffleHigh128VectorInsertLow(SVOp)) {
12972 SDValue V = Extract128BitVector(V1, DAG.getConstant(NumElems/2, MVT::i32),
12973 DAG, dl);
12974 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12975 V, DAG.getConstant(0, MVT::i32), DAG, dl);
12976 return DCI.CombineTo(N, InsV);
12977 }
12978
12979 // vector_shuffle <u, u, u, u, 0, 1, 2, 3> or <u, u, 0, 1>
12980 if (isShuffleLow128VectorInsertHigh(SVOp)) {
12981 SDValue V = Extract128BitVector(V1, DAG.getConstant(0, MVT::i32), DAG, dl);
12982 SDValue InsV = Insert128BitVector(DAG.getNode(ISD::UNDEF, dl, VT),
12983 V, DAG.getConstant(NumElems/2, MVT::i32), DAG, dl);
12984 return DCI.CombineTo(N, InsV);
12985 }
12986
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000012987 return SDValue();
12988}
12989
12990/// PerformShuffleCombine - Performs several different shuffle combines.
Dan Gohman475871a2008-07-27 21:46:04 +000012991static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000012992 TargetLowering::DAGCombinerInfo &DCI,
12993 const X86Subtarget *Subtarget) {
Dale Johannesene4d209d2009-02-03 20:21:25 +000012994 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +000012995 EVT VT = N->getValueType(0);
Mon P Wang1e955802009-04-03 02:43:30 +000012996
Mon P Wanga0fd0d52010-12-19 23:55:53 +000012997 // Don't create instructions with illegal types after legalize types has run.
12998 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
12999 if (!DCI.isBeforeLegalize() && !TLI.isTypeLegal(VT.getVectorElementType()))
13000 return SDValue();
13001
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000013002 // Combine 256-bit vector shuffles. This is only profitable when in AVX mode
13003 if (Subtarget->hasAVX() && VT.getSizeInBits() == 256 &&
13004 N->getOpcode() == ISD::VECTOR_SHUFFLE)
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000013005 return PerformShuffleCombine256(N, DAG, DCI, Subtarget);
Bruno Cardoso Lopes74dad552011-07-22 00:15:00 +000013006
13007 // Only handle 128 wide vector from here on.
13008 if (VT.getSizeInBits() != 128)
13009 return SDValue();
13010
13011 // Combine a vector_shuffle that is equal to build_vector load1, load2, load3,
13012 // load4, <0, 1, 2, 3> into a 128-bit load if the load addresses are
13013 // consecutive, non-overlapping, and in the right order.
Nate Begemanfdea31a2010-03-24 20:49:50 +000013014 SmallVector<SDValue, 16> Elts;
13015 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i)
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000013016 Elts.push_back(getShuffleScalarElt(N, i, DAG, 0));
Bruno Cardoso Lopes27f12792010-08-28 02:46:39 +000013017
Nate Begemanfdea31a2010-03-24 20:49:50 +000013018 return EltsFromConsecutiveLoads(VT, Elts, dl, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +000013019}
Evan Chengd880b972008-05-09 21:53:03 +000013020
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013021
13022/// PerformTruncateCombine - Converts truncate operation to
13023/// a sequence of vector shuffle operations.
13024/// It is possible when we truncate 256-bit vector to 128-bit vector
13025
13026SDValue X86TargetLowering::PerformTruncateCombine(SDNode *N, SelectionDAG &DAG,
13027 DAGCombinerInfo &DCI) const {
13028 if (!DCI.isBeforeLegalizeOps())
13029 return SDValue();
13030
13031 if (!Subtarget->hasAVX()) return SDValue();
13032
13033 EVT VT = N->getValueType(0);
13034 SDValue Op = N->getOperand(0);
13035 EVT OpVT = Op.getValueType();
13036 DebugLoc dl = N->getDebugLoc();
13037
13038 if ((VT == MVT::v4i32) && (OpVT == MVT::v4i64)) {
13039
13040 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13041 DAG.getIntPtrConstant(0));
13042
13043 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v2i64, Op,
13044 DAG.getIntPtrConstant(2));
13045
13046 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13047 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13048
13049 // PSHUFD
Elena Demikhovsky73252572012-02-01 10:33:05 +000013050 int ShufMask1[] = {0, 2, 0, 0};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013051
13052 OpLo = DAG.getVectorShuffle(VT, dl, OpLo, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013053 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013054 OpHi = DAG.getVectorShuffle(VT, dl, OpHi, DAG.getUNDEF(VT),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013055 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013056
13057 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000013058 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013059
Elena Demikhovsky73252572012-02-01 10:33:05 +000013060 return DAG.getVectorShuffle(VT, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013061 }
13062 if ((VT == MVT::v8i16) && (OpVT == MVT::v8i32)) {
13063
13064 SDValue OpLo = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
13065 DAG.getIntPtrConstant(0));
13066
13067 SDValue OpHi = DAG.getNode(ISD::EXTRACT_SUBVECTOR, dl, MVT::v4i32, Op,
13068 DAG.getIntPtrConstant(4));
13069
13070 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLo);
13071 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpHi);
13072
13073 // PSHUFB
Elena Demikhovsky73252572012-02-01 10:33:05 +000013074 int ShufMask1[] = {0, 1, 4, 5, 8, 9, 12, 13,
13075 -1, -1, -1, -1, -1, -1, -1, -1};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013076
13077 OpLo = DAG.getVectorShuffle(MVT::v16i8, dl, OpLo,
13078 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013079 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013080 OpHi = DAG.getVectorShuffle(MVT::v16i8, dl, OpHi,
13081 DAG.getUNDEF(MVT::v16i8),
Elena Demikhovsky73252572012-02-01 10:33:05 +000013082 ShufMask1);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013083
13084 OpLo = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpLo);
13085 OpHi = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, OpHi);
13086
13087 // MOVLHPS
Elena Demikhovsky73252572012-02-01 10:33:05 +000013088 int ShufMask2[] = {0, 1, 4, 5};
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013089
Elena Demikhovsky73252572012-02-01 10:33:05 +000013090 SDValue res = DAG.getVectorShuffle(MVT::v4i32, dl, OpLo, OpHi, ShufMask2);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013091 return DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, res);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000013092 }
13093
13094 return SDValue();
13095}
13096
Craig Topper89f4e662012-03-20 07:17:59 +000013097/// XFormVExtractWithShuffleIntoLoad - Check if a vector extract from a target
13098/// specific shuffle of a load can be folded into a single element load.
13099/// Similar handling for VECTOR_SHUFFLE is performed by DAGCombiner, but
13100/// shuffles have been customed lowered so we need to handle those here.
13101static SDValue XFormVExtractWithShuffleIntoLoad(SDNode *N, SelectionDAG &DAG,
13102 TargetLowering::DAGCombinerInfo &DCI) {
13103 if (DCI.isBeforeLegalizeOps())
13104 return SDValue();
13105
13106 SDValue InVec = N->getOperand(0);
13107 SDValue EltNo = N->getOperand(1);
13108
13109 if (!isa<ConstantSDNode>(EltNo))
13110 return SDValue();
13111
13112 EVT VT = InVec.getValueType();
13113
13114 bool HasShuffleIntoBitcast = false;
13115 if (InVec.getOpcode() == ISD::BITCAST) {
13116 // Don't duplicate a load with other uses.
13117 if (!InVec.hasOneUse())
13118 return SDValue();
13119 EVT BCVT = InVec.getOperand(0).getValueType();
13120 if (BCVT.getVectorNumElements() != VT.getVectorNumElements())
13121 return SDValue();
13122 InVec = InVec.getOperand(0);
13123 HasShuffleIntoBitcast = true;
13124 }
13125
13126 if (!isTargetShuffle(InVec.getOpcode()))
13127 return SDValue();
13128
13129 // Don't duplicate a load with other uses.
13130 if (!InVec.hasOneUse())
13131 return SDValue();
13132
13133 SmallVector<int, 16> ShuffleMask;
13134 bool UnaryShuffle;
13135 if (!getTargetShuffleMask(InVec.getNode(), VT, ShuffleMask, UnaryShuffle))
13136 return SDValue();
13137
13138 // Select the input vector, guarding against out of range extract vector.
13139 unsigned NumElems = VT.getVectorNumElements();
13140 int Elt = cast<ConstantSDNode>(EltNo)->getZExtValue();
13141 int Idx = (Elt > (int)NumElems) ? -1 : ShuffleMask[Elt];
13142 SDValue LdNode = (Idx < (int)NumElems) ? InVec.getOperand(0)
13143 : InVec.getOperand(1);
13144
13145 // If inputs to shuffle are the same for both ops, then allow 2 uses
13146 unsigned AllowedUses = InVec.getOperand(0) == InVec.getOperand(1) ? 2 : 1;
13147
13148 if (LdNode.getOpcode() == ISD::BITCAST) {
13149 // Don't duplicate a load with other uses.
13150 if (!LdNode.getNode()->hasNUsesOfValue(AllowedUses, 0))
13151 return SDValue();
13152
13153 AllowedUses = 1; // only allow 1 load use if we have a bitcast
13154 LdNode = LdNode.getOperand(0);
13155 }
13156
13157 if (!ISD::isNormalLoad(LdNode.getNode()))
13158 return SDValue();
13159
13160 LoadSDNode *LN0 = cast<LoadSDNode>(LdNode);
13161
13162 if (!LN0 ||!LN0->hasNUsesOfValue(AllowedUses, 0) || LN0->isVolatile())
13163 return SDValue();
13164
13165 if (HasShuffleIntoBitcast) {
13166 // If there's a bitcast before the shuffle, check if the load type and
13167 // alignment is valid.
13168 unsigned Align = LN0->getAlignment();
13169 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13170 unsigned NewAlign = TLI.getTargetData()->
13171 getABITypeAlignment(VT.getTypeForEVT(*DAG.getContext()));
13172
13173 if (NewAlign > Align || !TLI.isOperationLegalOrCustom(ISD::LOAD, VT))
13174 return SDValue();
13175 }
13176
13177 // All checks match so transform back to vector_shuffle so that DAG combiner
13178 // can finish the job
13179 DebugLoc dl = N->getDebugLoc();
13180
13181 // Create shuffle node taking into account the case that its a unary shuffle
13182 SDValue Shuffle = (UnaryShuffle) ? DAG.getUNDEF(VT) : InVec.getOperand(1);
13183 Shuffle = DAG.getVectorShuffle(InVec.getValueType(), dl,
13184 InVec.getOperand(0), Shuffle,
13185 &ShuffleMask[0]);
13186 Shuffle = DAG.getNode(ISD::BITCAST, dl, VT, Shuffle);
13187 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, N->getValueType(0), Shuffle,
13188 EltNo);
13189}
13190
Bruno Cardoso Lopesb3e06692010-09-03 19:55:05 +000013191/// PerformEXTRACT_VECTOR_ELTCombine - Detect vector gather/scatter index
13192/// generation and convert it from being a bunch of shuffles and extracts
13193/// to a simple store and scalar loads to extract the elements.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013194static SDValue PerformEXTRACT_VECTOR_ELTCombine(SDNode *N, SelectionDAG &DAG,
Craig Topper89f4e662012-03-20 07:17:59 +000013195 TargetLowering::DAGCombinerInfo &DCI) {
13196 SDValue NewOp = XFormVExtractWithShuffleIntoLoad(N, DAG, DCI);
13197 if (NewOp.getNode())
13198 return NewOp;
13199
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013200 SDValue InputVector = N->getOperand(0);
13201
13202 // Only operate on vectors of 4 elements, where the alternative shuffling
13203 // gets to be more expensive.
13204 if (InputVector.getValueType() != MVT::v4i32)
13205 return SDValue();
13206
13207 // Check whether every use of InputVector is an EXTRACT_VECTOR_ELT with a
13208 // single use which is a sign-extend or zero-extend, and all elements are
13209 // used.
13210 SmallVector<SDNode *, 4> Uses;
13211 unsigned ExtractedElements = 0;
13212 for (SDNode::use_iterator UI = InputVector.getNode()->use_begin(),
13213 UE = InputVector.getNode()->use_end(); UI != UE; ++UI) {
13214 if (UI.getUse().getResNo() != InputVector.getResNo())
13215 return SDValue();
13216
13217 SDNode *Extract = *UI;
13218 if (Extract->getOpcode() != ISD::EXTRACT_VECTOR_ELT)
13219 return SDValue();
13220
13221 if (Extract->getValueType(0) != MVT::i32)
13222 return SDValue();
13223 if (!Extract->hasOneUse())
13224 return SDValue();
13225 if (Extract->use_begin()->getOpcode() != ISD::SIGN_EXTEND &&
13226 Extract->use_begin()->getOpcode() != ISD::ZERO_EXTEND)
13227 return SDValue();
13228 if (!isa<ConstantSDNode>(Extract->getOperand(1)))
13229 return SDValue();
13230
13231 // Record which element was extracted.
13232 ExtractedElements |=
13233 1 << cast<ConstantSDNode>(Extract->getOperand(1))->getZExtValue();
13234
13235 Uses.push_back(Extract);
13236 }
13237
13238 // If not all the elements were used, this may not be worthwhile.
13239 if (ExtractedElements != 15)
13240 return SDValue();
13241
13242 // Ok, we've now decided to do the transformation.
13243 DebugLoc dl = InputVector.getDebugLoc();
13244
13245 // Store the value to a temporary stack slot.
13246 SDValue StackPtr = DAG.CreateStackTemporary(InputVector.getValueType());
Chris Lattner8026a9d2010-09-21 17:50:43 +000013247 SDValue Ch = DAG.getStore(DAG.getEntryNode(), dl, InputVector, StackPtr,
13248 MachinePointerInfo(), false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013249
13250 // Replace each use (extract) with a load of the appropriate element.
13251 for (SmallVectorImpl<SDNode *>::iterator UI = Uses.begin(),
13252 UE = Uses.end(); UI != UE; ++UI) {
13253 SDNode *Extract = *UI;
13254
Nadav Rotem86694292011-05-17 08:31:57 +000013255 // cOMpute the element's address.
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013256 SDValue Idx = Extract->getOperand(1);
13257 unsigned EltSize =
13258 InputVector.getValueType().getVectorElementType().getSizeInBits()/8;
13259 uint64_t Offset = EltSize * cast<ConstantSDNode>(Idx)->getZExtValue();
Craig Topper89f4e662012-03-20 07:17:59 +000013260 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013261 SDValue OffsetVal = DAG.getConstant(Offset, TLI.getPointerTy());
13262
Nadav Rotem86694292011-05-17 08:31:57 +000013263 SDValue ScalarAddr = DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
Chris Lattner51abfe42010-09-21 06:02:19 +000013264 StackPtr, OffsetVal);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013265
13266 // Load the scalar.
Eric Christopher90eb4022010-07-22 00:26:08 +000013267 SDValue LoadScalar = DAG.getLoad(Extract->getValueType(0), dl, Ch,
Chris Lattner51abfe42010-09-21 06:02:19 +000013268 ScalarAddr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000013269 false, false, false, 0);
Dan Gohman1bbf72b2010-03-15 23:23:03 +000013270
13271 // Replace the exact with the load.
13272 DAG.ReplaceAllUsesOfValueWith(SDValue(Extract, 0), LoadScalar);
13273 }
13274
13275 // The replacement was made in place; don't return anything.
13276 return SDValue();
13277}
13278
Duncan Sands6bcd2192011-09-17 16:49:39 +000013279/// PerformSELECTCombine - Do target-specific dag combines on SELECT and VSELECT
13280/// nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000013281static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Nadav Rotemcc616562012-01-15 19:27:55 +000013282 TargetLowering::DAGCombinerInfo &DCI,
Chris Lattner47b4ce82009-03-11 05:48:52 +000013283 const X86Subtarget *Subtarget) {
Craig Topper89f4e662012-03-20 07:17:59 +000013284
13285
Chris Lattner47b4ce82009-03-11 05:48:52 +000013286 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +000013287 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +000013288 // Get the LHS/RHS of the select.
13289 SDValue LHS = N->getOperand(1);
13290 SDValue RHS = N->getOperand(2);
Bruno Cardoso Lopes149f29f2011-09-20 22:34:45 +000013291 EVT VT = LHS.getValueType();
Eric Christopherfd179292009-08-27 18:07:15 +000013292
Dan Gohman670e5392009-09-21 18:03:22 +000013293 // If we have SSE[12] support, try to form min/max nodes. SSE min/max
Dan Gohman8ce05da2010-02-22 04:03:39 +000013294 // instructions match the semantics of the common C idiom x<y?x:y but not
13295 // x<=y?x:y, because of how they handle negative zero (which can be
13296 // ignored in unsafe-math mode).
Benjamin Kramer2c2ccbf2011-09-22 03:27:22 +000013297 if (Cond.getOpcode() == ISD::SETCC && VT.isFloatingPoint() &&
13298 VT != MVT::f80 && DAG.getTargetLoweringInfo().isTypeLegal(VT) &&
Craig Topper1accb7e2012-01-10 06:54:16 +000013299 (Subtarget->hasSSE2() ||
13300 (Subtarget->hasSSE1() && VT.getScalarType() == MVT::f32))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013301 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013302
Chris Lattner47b4ce82009-03-11 05:48:52 +000013303 unsigned Opcode = 0;
Dan Gohman670e5392009-09-21 18:03:22 +000013304 // Check for x CC y ? x : y.
Dan Gohmane8326932010-02-24 06:52:40 +000013305 if (DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13306 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013307 switch (CC) {
13308 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013309 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013310 // Converting this to a min would handle NaNs incorrectly, and swapping
13311 // the operands would cause it to handle comparisons between positive
13312 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013313 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013314 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013315 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13316 break;
13317 std::swap(LHS, RHS);
13318 }
Dan Gohman670e5392009-09-21 18:03:22 +000013319 Opcode = X86ISD::FMIN;
13320 break;
13321 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013322 // Converting this to a min would handle comparisons between positive
13323 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013324 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013325 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
13326 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013327 Opcode = X86ISD::FMIN;
13328 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013329 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013330 // Converting this to a min would handle both negative zeros and NaNs
13331 // incorrectly, but we can swap the operands to fix both.
13332 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013333 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013334 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013335 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013336 Opcode = X86ISD::FMIN;
13337 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013338
Dan Gohman670e5392009-09-21 18:03:22 +000013339 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013340 // Converting this to a max would handle comparisons between positive
13341 // and negative zero incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013342 if (!DAG.getTarget().Options.UnsafeFPMath &&
Evan Chengdd5663c2011-08-04 18:38:15 +000013343 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013344 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013345 Opcode = X86ISD::FMAX;
13346 break;
Chris Lattner47b4ce82009-03-11 05:48:52 +000013347 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013348 // Converting this to a max would handle NaNs incorrectly, and swapping
13349 // the operands would cause it to handle comparisons between positive
13350 // and negative zero incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013351 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)) {
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013352 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013353 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
13354 break;
13355 std::swap(LHS, RHS);
13356 }
Dan Gohman670e5392009-09-21 18:03:22 +000013357 Opcode = X86ISD::FMAX;
13358 break;
13359 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013360 // Converting this to a max would handle both negative zeros and NaNs
13361 // incorrectly, but we can swap the operands to fix both.
13362 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013363 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013364 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013365 case ISD::SETGE:
13366 Opcode = X86ISD::FMAX;
13367 break;
Chris Lattner83e6c992006-10-04 06:57:07 +000013368 }
Dan Gohman670e5392009-09-21 18:03:22 +000013369 // Check for x CC y ? y : x -- a min/max with reversed arms.
Dan Gohmane8326932010-02-24 06:52:40 +000013370 } else if (DAG.isEqualTo(LHS, Cond.getOperand(1)) &&
13371 DAG.isEqualTo(RHS, Cond.getOperand(0))) {
Chris Lattner47b4ce82009-03-11 05:48:52 +000013372 switch (CC) {
13373 default: break;
Dan Gohman670e5392009-09-21 18:03:22 +000013374 case ISD::SETOGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013375 // Converting this to a min would handle comparisons between positive
13376 // and negative zero incorrectly, and swapping the operands would
13377 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013378 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013379 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS))) {
Evan Cheng60108e92010-07-15 22:07:12 +000013380 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013381 break;
13382 std::swap(LHS, RHS);
13383 }
Dan Gohman670e5392009-09-21 18:03:22 +000013384 Opcode = X86ISD::FMIN;
Dan Gohman8d44b282009-09-03 20:34:31 +000013385 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013386 case ISD::SETUGT:
Dan Gohmane8326932010-02-24 06:52:40 +000013387 // Converting this to a min would handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013388 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013389 (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS)))
13390 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013391 Opcode = X86ISD::FMIN;
13392 break;
13393 case ISD::SETUGE:
Dan Gohmane8326932010-02-24 06:52:40 +000013394 // Converting this to a min would handle both negative zeros and NaNs
13395 // incorrectly, but we can swap the operands to fix both.
13396 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013397 case ISD::SETOGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013398 case ISD::SETGT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013399 case ISD::SETGE:
13400 Opcode = X86ISD::FMIN;
13401 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013402
Dan Gohman670e5392009-09-21 18:03:22 +000013403 case ISD::SETULT:
Dan Gohmane8326932010-02-24 06:52:40 +000013404 // Converting this to a max would handle NaNs incorrectly.
Evan Cheng60108e92010-07-15 22:07:12 +000013405 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013406 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013407 Opcode = X86ISD::FMAX;
Dan Gohman8d44b282009-09-03 20:34:31 +000013408 break;
Dan Gohman670e5392009-09-21 18:03:22 +000013409 case ISD::SETOLE:
Dan Gohmane8326932010-02-24 06:52:40 +000013410 // Converting this to a max would handle comparisons between positive
13411 // and negative zero incorrectly, and swapping the operands would
13412 // cause it to handle NaNs incorrectly.
Nick Lewycky8a8d4792011-12-02 22:16:29 +000013413 if (!DAG.getTarget().Options.UnsafeFPMath &&
Dan Gohmane8326932010-02-24 06:52:40 +000013414 !DAG.isKnownNeverZero(LHS) && !DAG.isKnownNeverZero(RHS)) {
Evan Cheng60108e92010-07-15 22:07:12 +000013415 if (!DAG.isKnownNeverNaN(LHS) || !DAG.isKnownNeverNaN(RHS))
Dan Gohmane8326932010-02-24 06:52:40 +000013416 break;
13417 std::swap(LHS, RHS);
13418 }
Dan Gohman670e5392009-09-21 18:03:22 +000013419 Opcode = X86ISD::FMAX;
13420 break;
13421 case ISD::SETULE:
Dan Gohmane8326932010-02-24 06:52:40 +000013422 // Converting this to a max would handle both negative zeros and NaNs
13423 // incorrectly, but we can swap the operands to fix both.
13424 std::swap(LHS, RHS);
Dan Gohman670e5392009-09-21 18:03:22 +000013425 case ISD::SETOLT:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013426 case ISD::SETLT:
Dan Gohman670e5392009-09-21 18:03:22 +000013427 case ISD::SETLE:
Chris Lattner47b4ce82009-03-11 05:48:52 +000013428 Opcode = X86ISD::FMAX;
13429 break;
13430 }
Chris Lattner83e6c992006-10-04 06:57:07 +000013431 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000013432
Chris Lattner47b4ce82009-03-11 05:48:52 +000013433 if (Opcode)
13434 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +000013435 }
Eric Christopherfd179292009-08-27 18:07:15 +000013436
Chris Lattnerd1980a52009-03-12 06:52:53 +000013437 // If this is a select between two integer constants, try to do some
13438 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +000013439 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
13440 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +000013441 // Don't do this for crazy integer types.
13442 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
13443 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +000013444 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013445 bool NeedsCondInvert = false;
Eric Christopherfd179292009-08-27 18:07:15 +000013446
Chris Lattnercee56e72009-03-13 05:53:31 +000013447 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +000013448 // Efficiently invertible.
13449 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
13450 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
13451 isa<ConstantSDNode>(Cond.getOperand(1))))) {
13452 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +000013453 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +000013454 }
Eric Christopherfd179292009-08-27 18:07:15 +000013455
Chris Lattnerd1980a52009-03-12 06:52:53 +000013456 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013457 if (FalseC->getAPIntValue() == 0 &&
13458 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013459 if (NeedsCondInvert) // Invert the condition if needed.
13460 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13461 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013462
Chris Lattnerd1980a52009-03-12 06:52:53 +000013463 // Zero extend the condition if needed.
13464 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013465
Chris Lattnercee56e72009-03-13 05:53:31 +000013466 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +000013467 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013468 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013469 }
Eric Christopherfd179292009-08-27 18:07:15 +000013470
Chris Lattner97a29a52009-03-13 05:22:11 +000013471 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +000013472 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +000013473 if (NeedsCondInvert) // Invert the condition if needed.
13474 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13475 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013476
Chris Lattner97a29a52009-03-13 05:22:11 +000013477 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013478 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13479 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013480 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +000013481 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +000013482 }
Eric Christopherfd179292009-08-27 18:07:15 +000013483
Chris Lattnercee56e72009-03-13 05:53:31 +000013484 // Optimize cases that will turn into an LEA instruction. This requires
13485 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013486 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013487 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013488 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013489
Chris Lattnercee56e72009-03-13 05:53:31 +000013490 bool isFastMultiplier = false;
13491 if (Diff < 10) {
13492 switch ((unsigned char)Diff) {
13493 default: break;
13494 case 1: // result = add base, cond
13495 case 2: // result = lea base( , cond*2)
13496 case 3: // result = lea base(cond, cond*2)
13497 case 4: // result = lea base( , cond*4)
13498 case 5: // result = lea base(cond, cond*4)
13499 case 8: // result = lea base( , cond*8)
13500 case 9: // result = lea base(cond, cond*8)
13501 isFastMultiplier = true;
13502 break;
13503 }
13504 }
Eric Christopherfd179292009-08-27 18:07:15 +000013505
Chris Lattnercee56e72009-03-13 05:53:31 +000013506 if (isFastMultiplier) {
13507 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
13508 if (NeedsCondInvert) // Invert the condition if needed.
13509 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
13510 DAG.getConstant(1, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013511
Chris Lattnercee56e72009-03-13 05:53:31 +000013512 // Zero extend the condition if needed.
13513 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13514 Cond);
13515 // Scale the condition by the difference.
13516 if (Diff != 1)
13517 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13518 DAG.getConstant(Diff, Cond.getValueType()));
Eric Christopherfd179292009-08-27 18:07:15 +000013519
Chris Lattnercee56e72009-03-13 05:53:31 +000013520 // Add the base if non-zero.
13521 if (FalseC->getAPIntValue() != 0)
13522 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13523 SDValue(FalseC, 0));
13524 return Cond;
13525 }
Eric Christopherfd179292009-08-27 18:07:15 +000013526 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013527 }
13528 }
Eric Christopherfd179292009-08-27 18:07:15 +000013529
Evan Cheng56f582d2012-01-04 01:41:39 +000013530 // Canonicalize max and min:
13531 // (x > y) ? x : y -> (x >= y) ? x : y
13532 // (x < y) ? x : y -> (x <= y) ? x : y
13533 // This allows use of COND_S / COND_NS (see TranslateX86CC) which eliminates
13534 // the need for an extra compare
13535 // against zero. e.g.
13536 // (x - y) > 0 : (x - y) ? 0 -> (x - y) >= 0 : (x - y) ? 0
13537 // subl %esi, %edi
13538 // testl %edi, %edi
13539 // movl $0, %eax
13540 // cmovgl %edi, %eax
13541 // =>
13542 // xorl %eax, %eax
13543 // subl %esi, $edi
13544 // cmovsl %eax, %edi
13545 if (N->getOpcode() == ISD::SELECT && Cond.getOpcode() == ISD::SETCC &&
13546 DAG.isEqualTo(LHS, Cond.getOperand(0)) &&
13547 DAG.isEqualTo(RHS, Cond.getOperand(1))) {
13548 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
13549 switch (CC) {
13550 default: break;
13551 case ISD::SETLT:
13552 case ISD::SETGT: {
13553 ISD::CondCode NewCC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGE;
13554 Cond = DAG.getSetCC(Cond.getDebugLoc(), Cond.getValueType(),
13555 Cond.getOperand(0), Cond.getOperand(1), NewCC);
13556 return DAG.getNode(ISD::SELECT, DL, VT, Cond, LHS, RHS);
13557 }
13558 }
13559 }
13560
Nadav Rotemcc616562012-01-15 19:27:55 +000013561 // If we know that this node is legal then we know that it is going to be
13562 // matched by one of the SSE/AVX BLEND instructions. These instructions only
13563 // depend on the highest bit in each word. Try to use SimplifyDemandedBits
13564 // to simplify previous instructions.
13565 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
13566 if (N->getOpcode() == ISD::VSELECT && DCI.isBeforeLegalizeOps() &&
13567 !DCI.isBeforeLegalize() &&
13568 TLI.isOperationLegal(ISD::VSELECT, VT)) {
13569 unsigned BitWidth = Cond.getValueType().getScalarType().getSizeInBits();
13570 assert(BitWidth >= 8 && BitWidth <= 64 && "Invalid mask size");
13571 APInt DemandedMask = APInt::getHighBitsSet(BitWidth, 1);
13572
13573 APInt KnownZero, KnownOne;
13574 TargetLowering::TargetLoweringOpt TLO(DAG, DCI.isBeforeLegalize(),
13575 DCI.isBeforeLegalizeOps());
13576 if (TLO.ShrinkDemandedConstant(Cond, DemandedMask) ||
13577 TLI.SimplifyDemandedBits(Cond, DemandedMask, KnownZero, KnownOne, TLO))
13578 DCI.CommitTargetLoweringOpt(TLO);
13579 }
13580
Dan Gohman475871a2008-07-27 21:46:04 +000013581 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +000013582}
13583
Chris Lattnerd1980a52009-03-12 06:52:53 +000013584/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
13585static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
13586 TargetLowering::DAGCombinerInfo &DCI) {
13587 DebugLoc DL = N->getDebugLoc();
Eric Christopherfd179292009-08-27 18:07:15 +000013588
Chris Lattnerd1980a52009-03-12 06:52:53 +000013589 // If the flag operand isn't dead, don't touch this CMOV.
13590 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
13591 return SDValue();
Eric Christopherfd179292009-08-27 18:07:15 +000013592
Evan Chengb5a55d92011-05-24 01:48:22 +000013593 SDValue FalseOp = N->getOperand(0);
13594 SDValue TrueOp = N->getOperand(1);
13595 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
13596 SDValue Cond = N->getOperand(3);
13597 if (CC == X86::COND_E || CC == X86::COND_NE) {
13598 switch (Cond.getOpcode()) {
13599 default: break;
13600 case X86ISD::BSR:
13601 case X86ISD::BSF:
13602 // If operand of BSR / BSF are proven never zero, then ZF cannot be set.
13603 if (DAG.isKnownNeverZero(Cond.getOperand(0)))
13604 return (CC == X86::COND_E) ? FalseOp : TrueOp;
13605 }
13606 }
13607
Chris Lattnerd1980a52009-03-12 06:52:53 +000013608 // If this is a select between two integer constants, try to do some
13609 // optimizations. Note that the operands are ordered the opposite of SELECT
13610 // operands.
Evan Chengb5a55d92011-05-24 01:48:22 +000013611 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(TrueOp)) {
13612 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(FalseOp)) {
Chris Lattnerd1980a52009-03-12 06:52:53 +000013613 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
13614 // larger than FalseC (the false value).
Chris Lattnerd1980a52009-03-12 06:52:53 +000013615 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
13616 CC = X86::GetOppositeBranchCondition(CC);
13617 std::swap(TrueC, FalseC);
13618 }
Eric Christopherfd179292009-08-27 18:07:15 +000013619
Chris Lattnerd1980a52009-03-12 06:52:53 +000013620 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +000013621 // This is efficient for any integer data type (including i8/i16) and
13622 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +000013623 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013624 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13625 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013626
Chris Lattnerd1980a52009-03-12 06:52:53 +000013627 // Zero extend the condition if needed.
13628 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013629
Chris Lattnerd1980a52009-03-12 06:52:53 +000013630 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
13631 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +000013632 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +000013633 if (N->getNumValues() == 2) // Dead flag value?
13634 return DCI.CombineTo(N, Cond, SDValue());
13635 return Cond;
13636 }
Eric Christopherfd179292009-08-27 18:07:15 +000013637
Chris Lattnercee56e72009-03-13 05:53:31 +000013638 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
13639 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +000013640 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000013641 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13642 DAG.getConstant(CC, MVT::i8), Cond);
Eric Christopherfd179292009-08-27 18:07:15 +000013643
Chris Lattner97a29a52009-03-13 05:22:11 +000013644 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +000013645 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
13646 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +000013647 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13648 SDValue(FalseC, 0));
Eric Christopherfd179292009-08-27 18:07:15 +000013649
Chris Lattner97a29a52009-03-13 05:22:11 +000013650 if (N->getNumValues() == 2) // Dead flag value?
13651 return DCI.CombineTo(N, Cond, SDValue());
13652 return Cond;
13653 }
Eric Christopherfd179292009-08-27 18:07:15 +000013654
Chris Lattnercee56e72009-03-13 05:53:31 +000013655 // Optimize cases that will turn into an LEA instruction. This requires
13656 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +000013657 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +000013658 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013659 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Eric Christopherfd179292009-08-27 18:07:15 +000013660
Chris Lattnercee56e72009-03-13 05:53:31 +000013661 bool isFastMultiplier = false;
13662 if (Diff < 10) {
13663 switch ((unsigned char)Diff) {
13664 default: break;
13665 case 1: // result = add base, cond
13666 case 2: // result = lea base( , cond*2)
13667 case 3: // result = lea base(cond, cond*2)
13668 case 4: // result = lea base( , cond*4)
13669 case 5: // result = lea base(cond, cond*4)
13670 case 8: // result = lea base( , cond*8)
13671 case 9: // result = lea base(cond, cond*8)
13672 isFastMultiplier = true;
13673 break;
13674 }
13675 }
Eric Christopherfd179292009-08-27 18:07:15 +000013676
Chris Lattnercee56e72009-03-13 05:53:31 +000013677 if (isFastMultiplier) {
13678 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
Owen Anderson825b72b2009-08-11 20:47:22 +000013679 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
13680 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +000013681 // Zero extend the condition if needed.
13682 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
13683 Cond);
13684 // Scale the condition by the difference.
13685 if (Diff != 1)
13686 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
13687 DAG.getConstant(Diff, Cond.getValueType()));
13688
13689 // Add the base if non-zero.
13690 if (FalseC->getAPIntValue() != 0)
13691 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
13692 SDValue(FalseC, 0));
13693 if (N->getNumValues() == 2) // Dead flag value?
13694 return DCI.CombineTo(N, Cond, SDValue());
13695 return Cond;
13696 }
Eric Christopherfd179292009-08-27 18:07:15 +000013697 }
Chris Lattnerd1980a52009-03-12 06:52:53 +000013698 }
13699 }
13700 return SDValue();
13701}
13702
13703
Evan Cheng0b0cd912009-03-28 05:57:29 +000013704/// PerformMulCombine - Optimize a single multiply with constant into two
13705/// in order to implement it with two cheaper instructions, e.g.
13706/// LEA + SHL, LEA + LEA.
13707static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
13708 TargetLowering::DAGCombinerInfo &DCI) {
Evan Cheng0b0cd912009-03-28 05:57:29 +000013709 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
13710 return SDValue();
13711
Owen Andersone50ed302009-08-10 22:56:29 +000013712 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +000013713 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +000013714 return SDValue();
13715
13716 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
13717 if (!C)
13718 return SDValue();
13719 uint64_t MulAmt = C->getZExtValue();
13720 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
13721 return SDValue();
13722
13723 uint64_t MulAmt1 = 0;
13724 uint64_t MulAmt2 = 0;
13725 if ((MulAmt % 9) == 0) {
13726 MulAmt1 = 9;
13727 MulAmt2 = MulAmt / 9;
13728 } else if ((MulAmt % 5) == 0) {
13729 MulAmt1 = 5;
13730 MulAmt2 = MulAmt / 5;
13731 } else if ((MulAmt % 3) == 0) {
13732 MulAmt1 = 3;
13733 MulAmt2 = MulAmt / 3;
13734 }
13735 if (MulAmt2 &&
13736 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
13737 DebugLoc DL = N->getDebugLoc();
13738
13739 if (isPowerOf2_64(MulAmt2) &&
13740 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
13741 // If second multiplifer is pow2, issue it first. We want the multiply by
13742 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
13743 // is an add.
13744 std::swap(MulAmt1, MulAmt2);
13745
13746 SDValue NewMul;
Eric Christopherfd179292009-08-27 18:07:15 +000013747 if (isPowerOf2_64(MulAmt1))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013748 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +000013749 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +000013750 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013751 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +000013752 DAG.getConstant(MulAmt1, VT));
13753
Eric Christopherfd179292009-08-27 18:07:15 +000013754 if (isPowerOf2_64(MulAmt2))
Evan Cheng0b0cd912009-03-28 05:57:29 +000013755 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +000013756 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Eric Christopherfd179292009-08-27 18:07:15 +000013757 else
Evan Cheng73f24c92009-03-30 21:36:47 +000013758 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +000013759 DAG.getConstant(MulAmt2, VT));
13760
13761 // Do not add new nodes to DAG combiner worklist.
13762 DCI.CombineTo(N, NewMul, false);
13763 }
13764 return SDValue();
13765}
13766
Evan Chengad9c0a32009-12-15 00:53:42 +000013767static SDValue PerformSHLCombine(SDNode *N, SelectionDAG &DAG) {
13768 SDValue N0 = N->getOperand(0);
13769 SDValue N1 = N->getOperand(1);
13770 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1);
13771 EVT VT = N0.getValueType();
13772
13773 // fold (shl (and (setcc_c), c1), c2) -> (and setcc_c, (c1 << c2))
13774 // since the result of setcc_c is all zero's or all ones.
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013775 if (VT.isInteger() && !VT.isVector() &&
13776 N1C && N0.getOpcode() == ISD::AND &&
Evan Chengad9c0a32009-12-15 00:53:42 +000013777 N0.getOperand(1).getOpcode() == ISD::Constant) {
13778 SDValue N00 = N0.getOperand(0);
13779 if (N00.getOpcode() == X86ISD::SETCC_CARRY ||
13780 ((N00.getOpcode() == ISD::ANY_EXTEND ||
13781 N00.getOpcode() == ISD::ZERO_EXTEND) &&
13782 N00.getOperand(0).getOpcode() == X86ISD::SETCC_CARRY)) {
13783 APInt Mask = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
13784 APInt ShAmt = N1C->getAPIntValue();
13785 Mask = Mask.shl(ShAmt);
13786 if (Mask != 0)
13787 return DAG.getNode(ISD::AND, N->getDebugLoc(), VT,
13788 N00, DAG.getConstant(Mask, VT));
13789 }
13790 }
13791
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013792
13793 // Hardware support for vector shifts is sparse which makes us scalarize the
13794 // vector operations in many cases. Also, on sandybridge ADD is faster than
13795 // shl.
13796 // (shl V, 1) -> add V,V
13797 if (isSplatVector(N1.getNode())) {
13798 assert(N0.getValueType().isVector() && "Invalid vector shift type");
13799 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1->getOperand(0));
13800 // We shift all of the values by one. In many cases we do not have
13801 // hardware support for this operation. This is better expressed as an ADD
13802 // of two values.
13803 if (N1C && (1 == N1C->getZExtValue())) {
13804 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, N0, N0);
13805 }
13806 }
13807
Evan Chengad9c0a32009-12-15 00:53:42 +000013808 return SDValue();
13809}
Evan Cheng0b0cd912009-03-28 05:57:29 +000013810
Nate Begeman740ab032009-01-26 00:52:55 +000013811/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
13812/// when possible.
13813static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
Mon P Wang845b1892012-02-01 22:15:20 +000013814 TargetLowering::DAGCombinerInfo &DCI,
Nate Begeman740ab032009-01-26 00:52:55 +000013815 const X86Subtarget *Subtarget) {
Evan Chengad9c0a32009-12-15 00:53:42 +000013816 EVT VT = N->getValueType(0);
Nadav Rotemfb0dfbb2011-10-30 13:24:22 +000013817 if (N->getOpcode() == ISD::SHL) {
13818 SDValue V = PerformSHLCombine(N, DAG);
13819 if (V.getNode()) return V;
13820 }
Evan Chengad9c0a32009-12-15 00:53:42 +000013821
Nate Begeman740ab032009-01-26 00:52:55 +000013822 // On X86 with SSE2 support, we can transform this to a vector shift if
13823 // all elements are shifted by the same amount. We can't do this in legalize
13824 // because the a constant vector is typically transformed to a constant pool
13825 // so we have no knowledge of the shift amount.
Craig Topper1accb7e2012-01-10 06:54:16 +000013826 if (!Subtarget->hasSSE2())
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013827 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013828
Craig Topper7be5dfd2011-11-12 09:58:49 +000013829 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16 &&
13830 (!Subtarget->hasAVX2() ||
13831 (VT != MVT::v4i64 && VT != MVT::v8i32 && VT != MVT::v16i16)))
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013832 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +000013833
Mon P Wang3becd092009-01-28 08:12:05 +000013834 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +000013835 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +000013836 DebugLoc DL = N->getDebugLoc();
Mon P Wangefa42202009-09-03 19:56:25 +000013837 SDValue BaseShAmt = SDValue();
Mon P Wang3becd092009-01-28 08:12:05 +000013838 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
13839 unsigned NumElts = VT.getVectorNumElements();
13840 unsigned i = 0;
13841 for (; i != NumElts; ++i) {
13842 SDValue Arg = ShAmtOp.getOperand(i);
13843 if (Arg.getOpcode() == ISD::UNDEF) continue;
13844 BaseShAmt = Arg;
13845 break;
13846 }
Craig Topper37c26772012-01-17 04:44:50 +000013847 // Handle the case where the build_vector is all undef
13848 // FIXME: Should DAG allow this?
13849 if (i == NumElts)
13850 return SDValue();
13851
Mon P Wang3becd092009-01-28 08:12:05 +000013852 for (; i != NumElts; ++i) {
13853 SDValue Arg = ShAmtOp.getOperand(i);
13854 if (Arg.getOpcode() == ISD::UNDEF) continue;
13855 if (Arg != BaseShAmt) {
13856 return SDValue();
13857 }
13858 }
13859 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +000013860 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
Mon P Wangefa42202009-09-03 19:56:25 +000013861 SDValue InVec = ShAmtOp.getOperand(0);
13862 if (InVec.getOpcode() == ISD::BUILD_VECTOR) {
13863 unsigned NumElts = InVec.getValueType().getVectorNumElements();
13864 unsigned i = 0;
13865 for (; i != NumElts; ++i) {
13866 SDValue Arg = InVec.getOperand(i);
13867 if (Arg.getOpcode() == ISD::UNDEF) continue;
13868 BaseShAmt = Arg;
13869 break;
13870 }
13871 } else if (InVec.getOpcode() == ISD::INSERT_VECTOR_ELT) {
13872 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(InVec.getOperand(2))) {
Evan Chengae3ecf92010-02-16 21:09:44 +000013873 unsigned SplatIdx= cast<ShuffleVectorSDNode>(ShAmtOp)->getSplatIndex();
Mon P Wangefa42202009-09-03 19:56:25 +000013874 if (C->getZExtValue() == SplatIdx)
13875 BaseShAmt = InVec.getOperand(1);
13876 }
13877 }
Mon P Wang845b1892012-02-01 22:15:20 +000013878 if (BaseShAmt.getNode() == 0) {
13879 // Don't create instructions with illegal types after legalize
13880 // types has run.
13881 if (!DAG.getTargetLoweringInfo().isTypeLegal(EltVT) &&
13882 !DCI.isBeforeLegalize())
13883 return SDValue();
13884
Mon P Wangefa42202009-09-03 19:56:25 +000013885 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
13886 DAG.getIntPtrConstant(0));
Mon P Wang845b1892012-02-01 22:15:20 +000013887 }
Mon P Wang3becd092009-01-28 08:12:05 +000013888 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013889 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +000013890
Mon P Wangefa42202009-09-03 19:56:25 +000013891 // The shift amount is an i32.
Owen Anderson825b72b2009-08-11 20:47:22 +000013892 if (EltVT.bitsGT(MVT::i32))
13893 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
13894 else if (EltVT.bitsLT(MVT::i32))
Mon P Wangefa42202009-09-03 19:56:25 +000013895 BaseShAmt = DAG.getNode(ISD::ZERO_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +000013896
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013897 // The shift amount is identical so we can do a vector shift.
13898 SDValue ValOp = N->getOperand(0);
13899 switch (N->getOpcode()) {
13900 default:
Torok Edwinc23197a2009-07-14 16:55:14 +000013901 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013902 case ISD::SHL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013903 switch (VT.getSimpleVT().SimpleTy) {
13904 default: return SDValue();
13905 case MVT::v2i64:
13906 case MVT::v4i32:
13907 case MVT::v8i16:
13908 case MVT::v4i64:
13909 case MVT::v8i32:
13910 case MVT::v16i16:
13911 return getTargetVShiftNode(X86ISD::VSHLI, DL, VT, ValOp, BaseShAmt, DAG);
13912 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013913 case ISD::SRA:
Craig Toppered2e13d2012-01-22 19:15:14 +000013914 switch (VT.getSimpleVT().SimpleTy) {
13915 default: return SDValue();
13916 case MVT::v4i32:
13917 case MVT::v8i16:
13918 case MVT::v8i32:
13919 case MVT::v16i16:
13920 return getTargetVShiftNode(X86ISD::VSRAI, DL, VT, ValOp, BaseShAmt, DAG);
13921 }
Nate Begemanc2fd67f2009-01-26 03:15:31 +000013922 case ISD::SRL:
Craig Toppered2e13d2012-01-22 19:15:14 +000013923 switch (VT.getSimpleVT().SimpleTy) {
13924 default: return SDValue();
13925 case MVT::v2i64:
13926 case MVT::v4i32:
13927 case MVT::v8i16:
13928 case MVT::v4i64:
13929 case MVT::v8i32:
13930 case MVT::v16i16:
13931 return getTargetVShiftNode(X86ISD::VSRLI, DL, VT, ValOp, BaseShAmt, DAG);
13932 }
Nate Begeman740ab032009-01-26 00:52:55 +000013933 }
Nate Begeman740ab032009-01-26 00:52:55 +000013934}
13935
Nate Begemanb65c1752010-12-17 22:55:37 +000013936
Stuart Hastings865f0932011-06-03 23:53:54 +000013937// CMPEQCombine - Recognize the distinctive (AND (setcc ...) (setcc ..))
13938// where both setccs reference the same FP CMP, and rewrite for CMPEQSS
13939// and friends. Likewise for OR -> CMPNEQSS.
13940static SDValue CMPEQCombine(SDNode *N, SelectionDAG &DAG,
13941 TargetLowering::DAGCombinerInfo &DCI,
13942 const X86Subtarget *Subtarget) {
13943 unsigned opcode;
13944
13945 // SSE1 supports CMP{eq|ne}SS, and SSE2 added CMP{eq|ne}SD, but
13946 // we're requiring SSE2 for both.
Craig Topper1accb7e2012-01-10 06:54:16 +000013947 if (Subtarget->hasSSE2() && isAndOrOfSetCCs(SDValue(N, 0U), opcode)) {
Stuart Hastings865f0932011-06-03 23:53:54 +000013948 SDValue N0 = N->getOperand(0);
13949 SDValue N1 = N->getOperand(1);
13950 SDValue CMP0 = N0->getOperand(1);
13951 SDValue CMP1 = N1->getOperand(1);
13952 DebugLoc DL = N->getDebugLoc();
13953
13954 // The SETCCs should both refer to the same CMP.
13955 if (CMP0.getOpcode() != X86ISD::CMP || CMP0 != CMP1)
13956 return SDValue();
13957
13958 SDValue CMP00 = CMP0->getOperand(0);
13959 SDValue CMP01 = CMP0->getOperand(1);
13960 EVT VT = CMP00.getValueType();
13961
13962 if (VT == MVT::f32 || VT == MVT::f64) {
13963 bool ExpectingFlags = false;
13964 // Check for any users that want flags:
13965 for (SDNode::use_iterator UI = N->use_begin(),
13966 UE = N->use_end();
13967 !ExpectingFlags && UI != UE; ++UI)
13968 switch (UI->getOpcode()) {
13969 default:
13970 case ISD::BR_CC:
13971 case ISD::BRCOND:
13972 case ISD::SELECT:
13973 ExpectingFlags = true;
13974 break;
13975 case ISD::CopyToReg:
13976 case ISD::SIGN_EXTEND:
13977 case ISD::ZERO_EXTEND:
13978 case ISD::ANY_EXTEND:
13979 break;
13980 }
13981
13982 if (!ExpectingFlags) {
13983 enum X86::CondCode cc0 = (enum X86::CondCode)N0.getConstantOperandVal(0);
13984 enum X86::CondCode cc1 = (enum X86::CondCode)N1.getConstantOperandVal(0);
13985
13986 if (cc1 == X86::COND_E || cc1 == X86::COND_NE) {
13987 X86::CondCode tmp = cc0;
13988 cc0 = cc1;
13989 cc1 = tmp;
13990 }
13991
13992 if ((cc0 == X86::COND_E && cc1 == X86::COND_NP) ||
13993 (cc0 == X86::COND_NE && cc1 == X86::COND_P)) {
13994 bool is64BitFP = (CMP00.getValueType() == MVT::f64);
13995 X86ISD::NodeType NTOperator = is64BitFP ?
13996 X86ISD::FSETCCsd : X86ISD::FSETCCss;
13997 // FIXME: need symbolic constants for these magic numbers.
13998 // See X86ATTInstPrinter.cpp:printSSECC().
13999 unsigned x86cc = (cc0 == X86::COND_E) ? 0 : 4;
14000 SDValue OnesOrZeroesF = DAG.getNode(NTOperator, DL, MVT::f32, CMP00, CMP01,
14001 DAG.getConstant(x86cc, MVT::i8));
14002 SDValue OnesOrZeroesI = DAG.getNode(ISD::BITCAST, DL, MVT::i32,
14003 OnesOrZeroesF);
14004 SDValue ANDed = DAG.getNode(ISD::AND, DL, MVT::i32, OnesOrZeroesI,
14005 DAG.getConstant(1, MVT::i32));
14006 SDValue OneBitOfTruth = DAG.getNode(ISD::TRUNCATE, DL, MVT::i8, ANDed);
14007 return OneBitOfTruth;
14008 }
14009 }
14010 }
14011 }
14012 return SDValue();
14013}
14014
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014015/// CanFoldXORWithAllOnes - Test whether the XOR operand is a AllOnes vector
14016/// so it can be folded inside ANDNP.
14017static bool CanFoldXORWithAllOnes(const SDNode *N) {
14018 EVT VT = N->getValueType(0);
14019
14020 // Match direct AllOnes for 128 and 256-bit vectors
14021 if (ISD::isBuildVectorAllOnes(N))
14022 return true;
14023
14024 // Look through a bit convert.
14025 if (N->getOpcode() == ISD::BITCAST)
14026 N = N->getOperand(0).getNode();
14027
14028 // Sometimes the operand may come from a insert_subvector building a 256-bit
14029 // allones vector
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014030 if (VT.getSizeInBits() == 256 &&
Bill Wendling456a9252011-08-04 00:32:58 +000014031 N->getOpcode() == ISD::INSERT_SUBVECTOR) {
14032 SDValue V1 = N->getOperand(0);
14033 SDValue V2 = N->getOperand(1);
14034
14035 if (V1.getOpcode() == ISD::INSERT_SUBVECTOR &&
14036 V1.getOperand(0).getOpcode() == ISD::UNDEF &&
14037 ISD::isBuildVectorAllOnes(V1.getOperand(1).getNode()) &&
14038 ISD::isBuildVectorAllOnes(V2.getNode()))
14039 return true;
14040 }
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014041
14042 return false;
14043}
14044
Nate Begemanb65c1752010-12-17 22:55:37 +000014045static SDValue PerformAndCombine(SDNode *N, SelectionDAG &DAG,
14046 TargetLowering::DAGCombinerInfo &DCI,
14047 const X86Subtarget *Subtarget) {
14048 if (DCI.isBeforeLegalizeOps())
14049 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014050
Stuart Hastings865f0932011-06-03 23:53:54 +000014051 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14052 if (R.getNode())
14053 return R;
14054
Craig Topper54a11172011-10-14 07:06:56 +000014055 EVT VT = N->getValueType(0);
14056
Craig Topperb4c94572011-10-21 06:55:01 +000014057 // Create ANDN, BLSI, and BLSR instructions
14058 // BLSI is X & (-X)
14059 // BLSR is X & (X-1)
Craig Topper54a11172011-10-14 07:06:56 +000014060 if (Subtarget->hasBMI() && (VT == MVT::i32 || VT == MVT::i64)) {
14061 SDValue N0 = N->getOperand(0);
14062 SDValue N1 = N->getOperand(1);
14063 DebugLoc DL = N->getDebugLoc();
14064
14065 // Check LHS for not
14066 if (N0.getOpcode() == ISD::XOR && isAllOnes(N0.getOperand(1)))
14067 return DAG.getNode(X86ISD::ANDN, DL, VT, N0.getOperand(0), N1);
14068 // Check RHS for not
14069 if (N1.getOpcode() == ISD::XOR && isAllOnes(N1.getOperand(1)))
14070 return DAG.getNode(X86ISD::ANDN, DL, VT, N1.getOperand(0), N0);
14071
Craig Topperb4c94572011-10-21 06:55:01 +000014072 // Check LHS for neg
14073 if (N0.getOpcode() == ISD::SUB && N0.getOperand(1) == N1 &&
14074 isZero(N0.getOperand(0)))
14075 return DAG.getNode(X86ISD::BLSI, DL, VT, N1);
14076
14077 // Check RHS for neg
14078 if (N1.getOpcode() == ISD::SUB && N1.getOperand(1) == N0 &&
14079 isZero(N1.getOperand(0)))
14080 return DAG.getNode(X86ISD::BLSI, DL, VT, N0);
14081
14082 // Check LHS for X-1
14083 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14084 isAllOnes(N0.getOperand(1)))
14085 return DAG.getNode(X86ISD::BLSR, DL, VT, N1);
14086
14087 // Check RHS for X-1
14088 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14089 isAllOnes(N1.getOperand(1)))
14090 return DAG.getNode(X86ISD::BLSR, DL, VT, N0);
14091
Craig Topper54a11172011-10-14 07:06:56 +000014092 return SDValue();
14093 }
14094
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014095 // Want to form ANDNP nodes:
14096 // 1) In the hopes of then easily combining them with OR and AND nodes
14097 // to form PBLEND/PSIGN.
14098 // 2) To match ANDN packed intrinsics
Bruno Cardoso Lopes466b0222011-07-13 21:36:51 +000014099 if (VT != MVT::v2i64 && VT != MVT::v4i64)
Nate Begemanb65c1752010-12-17 22:55:37 +000014100 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014101
Nate Begemanb65c1752010-12-17 22:55:37 +000014102 SDValue N0 = N->getOperand(0);
14103 SDValue N1 = N->getOperand(1);
14104 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014105
Nate Begemanb65c1752010-12-17 22:55:37 +000014106 // Check LHS for vnot
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014107 if (N0.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014108 //ISD::isBuildVectorAllOnes(N0.getOperand(1).getNode()))
14109 CanFoldXORWithAllOnes(N0.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014110 return DAG.getNode(X86ISD::ANDNP, DL, VT, N0.getOperand(0), N1);
Nate Begemanb65c1752010-12-17 22:55:37 +000014111
14112 // Check RHS for vnot
14113 if (N1.getOpcode() == ISD::XOR &&
Bruno Cardoso Lopes863bd9d2011-07-25 23:05:32 +000014114 //ISD::isBuildVectorAllOnes(N1.getOperand(1).getNode()))
14115 CanFoldXORWithAllOnes(N1.getOperand(1).getNode()))
Bruno Cardoso Lopesc1af4772011-07-13 21:36:47 +000014116 return DAG.getNode(X86ISD::ANDNP, DL, VT, N1.getOperand(0), N0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014117
Nate Begemanb65c1752010-12-17 22:55:37 +000014118 return SDValue();
14119}
14120
Evan Cheng760d1942010-01-04 21:22:48 +000014121static SDValue PerformOrCombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng8b1190a2010-04-28 01:18:01 +000014122 TargetLowering::DAGCombinerInfo &DCI,
Evan Cheng760d1942010-01-04 21:22:48 +000014123 const X86Subtarget *Subtarget) {
Evan Cheng39cfeec2010-04-28 02:25:18 +000014124 if (DCI.isBeforeLegalizeOps())
Evan Cheng8b1190a2010-04-28 01:18:01 +000014125 return SDValue();
14126
Stuart Hastings865f0932011-06-03 23:53:54 +000014127 SDValue R = CMPEQCombine(N, DAG, DCI, Subtarget);
14128 if (R.getNode())
14129 return R;
14130
Evan Cheng760d1942010-01-04 21:22:48 +000014131 EVT VT = N->getValueType(0);
Evan Cheng760d1942010-01-04 21:22:48 +000014132
Evan Cheng760d1942010-01-04 21:22:48 +000014133 SDValue N0 = N->getOperand(0);
14134 SDValue N1 = N->getOperand(1);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014135
Nate Begemanb65c1752010-12-17 22:55:37 +000014136 // look for psign/blend
Craig Topper1666cb62011-11-19 07:07:26 +000014137 if (VT == MVT::v2i64 || VT == MVT::v4i64) {
Craig Topperd0a31172012-01-10 06:37:29 +000014138 if (!Subtarget->hasSSSE3() ||
Craig Topper1666cb62011-11-19 07:07:26 +000014139 (VT == MVT::v4i64 && !Subtarget->hasAVX2()))
14140 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014141
Craig Topper1666cb62011-11-19 07:07:26 +000014142 // Canonicalize pandn to RHS
14143 if (N0.getOpcode() == X86ISD::ANDNP)
14144 std::swap(N0, N1);
Lang Hames9ffaa6a2012-01-10 22:53:20 +000014145 // or (and (m, y), (pandn m, x))
Craig Topper1666cb62011-11-19 07:07:26 +000014146 if (N0.getOpcode() == ISD::AND && N1.getOpcode() == X86ISD::ANDNP) {
14147 SDValue Mask = N1.getOperand(0);
14148 SDValue X = N1.getOperand(1);
14149 SDValue Y;
14150 if (N0.getOperand(0) == Mask)
14151 Y = N0.getOperand(1);
14152 if (N0.getOperand(1) == Mask)
14153 Y = N0.getOperand(0);
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014154
Craig Topper1666cb62011-11-19 07:07:26 +000014155 // Check to see if the mask appeared in both the AND and ANDNP and
14156 if (!Y.getNode())
14157 return SDValue();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014158
Craig Topper1666cb62011-11-19 07:07:26 +000014159 // Validate that X, Y, and Mask are BIT_CONVERTS, and see through them.
Craig Topper1666cb62011-11-19 07:07:26 +000014160 // Look through mask bitcast.
Nadav Rotem4ac90812012-04-01 19:31:22 +000014161 if (Mask.getOpcode() == ISD::BITCAST)
14162 Mask = Mask.getOperand(0);
14163 if (X.getOpcode() == ISD::BITCAST)
14164 X = X.getOperand(0);
14165 if (Y.getOpcode() == ISD::BITCAST)
14166 Y = Y.getOperand(0);
14167
Craig Topper1666cb62011-11-19 07:07:26 +000014168 EVT MaskVT = Mask.getValueType();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014169
Craig Toppered2e13d2012-01-22 19:15:14 +000014170 // Validate that the Mask operand is a vector sra node.
Craig Topper1666cb62011-11-19 07:07:26 +000014171 // FIXME: what to do for bytes, since there is a psignb/pblendvb, but
14172 // there is no psrai.b
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014173 if (Mask.getOpcode() != X86ISD::VSRAI)
Craig Toppered2e13d2012-01-22 19:15:14 +000014174 return SDValue();
Craig Topper1666cb62011-11-19 07:07:26 +000014175
14176 // Check that the SRA is all signbits.
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014177 SDValue SraC = Mask.getOperand(1);
Craig Topper1666cb62011-11-19 07:07:26 +000014178 unsigned SraAmt = cast<ConstantSDNode>(SraC)->getZExtValue();
14179 unsigned EltBits = MaskVT.getVectorElementType().getSizeInBits();
14180 if ((SraAmt + 1) != EltBits)
14181 return SDValue();
14182
14183 DebugLoc DL = N->getDebugLoc();
14184
14185 // Now we know we at least have a plendvb with the mask val. See if
14186 // we can form a psignb/w/d.
14187 // psign = x.type == y.type == mask.type && y = sub(0, x);
Craig Topper1666cb62011-11-19 07:07:26 +000014188 if (Y.getOpcode() == ISD::SUB && Y.getOperand(1) == X &&
14189 ISD::isBuildVectorAllZeros(Y.getOperand(0).getNode()) &&
Craig Toppered2e13d2012-01-22 19:15:14 +000014190 X.getValueType() == MaskVT && Y.getValueType() == MaskVT) {
14191 assert((EltBits == 8 || EltBits == 16 || EltBits == 32) &&
14192 "Unsupported VT for PSIGN");
Craig Topper7fb8b0c2012-01-23 06:46:22 +000014193 Mask = DAG.getNode(X86ISD::PSIGN, DL, MaskVT, X, Mask.getOperand(0));
Craig Toppered2e13d2012-01-22 19:15:14 +000014194 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Craig Topper1666cb62011-11-19 07:07:26 +000014195 }
14196 // PBLENDVB only available on SSE 4.1
Craig Topperd0a31172012-01-10 06:37:29 +000014197 if (!Subtarget->hasSSE41())
Craig Topper1666cb62011-11-19 07:07:26 +000014198 return SDValue();
14199
14200 EVT BlendVT = (VT == MVT::v4i64) ? MVT::v32i8 : MVT::v16i8;
14201
14202 X = DAG.getNode(ISD::BITCAST, DL, BlendVT, X);
14203 Y = DAG.getNode(ISD::BITCAST, DL, BlendVT, Y);
14204 Mask = DAG.getNode(ISD::BITCAST, DL, BlendVT, Mask);
Nadav Rotem18197d72011-11-30 10:13:37 +000014205 Mask = DAG.getNode(ISD::VSELECT, DL, BlendVT, Mask, Y, X);
Craig Topper1666cb62011-11-19 07:07:26 +000014206 return DAG.getNode(ISD::BITCAST, DL, VT, Mask);
Nate Begemanb65c1752010-12-17 22:55:37 +000014207 }
14208 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014209
Craig Topper1666cb62011-11-19 07:07:26 +000014210 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
14211 return SDValue();
14212
Nate Begemanb65c1752010-12-17 22:55:37 +000014213 // fold (or (x << c) | (y >> (64 - c))) ==> (shld64 x, y, c)
Evan Cheng760d1942010-01-04 21:22:48 +000014214 if (N0.getOpcode() == ISD::SRL && N1.getOpcode() == ISD::SHL)
14215 std::swap(N0, N1);
14216 if (N0.getOpcode() != ISD::SHL || N1.getOpcode() != ISD::SRL)
14217 return SDValue();
Evan Cheng8b1190a2010-04-28 01:18:01 +000014218 if (!N0.hasOneUse() || !N1.hasOneUse())
14219 return SDValue();
Evan Cheng760d1942010-01-04 21:22:48 +000014220
14221 SDValue ShAmt0 = N0.getOperand(1);
14222 if (ShAmt0.getValueType() != MVT::i8)
14223 return SDValue();
14224 SDValue ShAmt1 = N1.getOperand(1);
14225 if (ShAmt1.getValueType() != MVT::i8)
14226 return SDValue();
14227 if (ShAmt0.getOpcode() == ISD::TRUNCATE)
14228 ShAmt0 = ShAmt0.getOperand(0);
14229 if (ShAmt1.getOpcode() == ISD::TRUNCATE)
14230 ShAmt1 = ShAmt1.getOperand(0);
14231
14232 DebugLoc DL = N->getDebugLoc();
14233 unsigned Opc = X86ISD::SHLD;
14234 SDValue Op0 = N0.getOperand(0);
14235 SDValue Op1 = N1.getOperand(0);
14236 if (ShAmt0.getOpcode() == ISD::SUB) {
14237 Opc = X86ISD::SHRD;
14238 std::swap(Op0, Op1);
14239 std::swap(ShAmt0, ShAmt1);
14240 }
14241
Evan Cheng8b1190a2010-04-28 01:18:01 +000014242 unsigned Bits = VT.getSizeInBits();
Evan Cheng760d1942010-01-04 21:22:48 +000014243 if (ShAmt1.getOpcode() == ISD::SUB) {
14244 SDValue Sum = ShAmt1.getOperand(0);
14245 if (ConstantSDNode *SumC = dyn_cast<ConstantSDNode>(Sum)) {
Dan Gohman4e39e9d2010-06-24 14:30:44 +000014246 SDValue ShAmt1Op1 = ShAmt1.getOperand(1);
14247 if (ShAmt1Op1.getNode()->getOpcode() == ISD::TRUNCATE)
14248 ShAmt1Op1 = ShAmt1Op1.getOperand(0);
14249 if (SumC->getSExtValue() == Bits && ShAmt1Op1 == ShAmt0)
Evan Cheng760d1942010-01-04 21:22:48 +000014250 return DAG.getNode(Opc, DL, VT,
14251 Op0, Op1,
14252 DAG.getNode(ISD::TRUNCATE, DL,
14253 MVT::i8, ShAmt0));
14254 }
14255 } else if (ConstantSDNode *ShAmt1C = dyn_cast<ConstantSDNode>(ShAmt1)) {
14256 ConstantSDNode *ShAmt0C = dyn_cast<ConstantSDNode>(ShAmt0);
14257 if (ShAmt0C &&
Evan Cheng8b1190a2010-04-28 01:18:01 +000014258 ShAmt0C->getSExtValue() + ShAmt1C->getSExtValue() == Bits)
Evan Cheng760d1942010-01-04 21:22:48 +000014259 return DAG.getNode(Opc, DL, VT,
14260 N0.getOperand(0), N1.getOperand(0),
14261 DAG.getNode(ISD::TRUNCATE, DL,
14262 MVT::i8, ShAmt0));
14263 }
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014264
Evan Cheng760d1942010-01-04 21:22:48 +000014265 return SDValue();
14266}
14267
Craig Topper3738ccd2011-12-27 06:27:23 +000014268// PerformXorCombine - Attempts to turn XOR nodes into BLSMSK nodes
Craig Topperb4c94572011-10-21 06:55:01 +000014269static SDValue PerformXorCombine(SDNode *N, SelectionDAG &DAG,
14270 TargetLowering::DAGCombinerInfo &DCI,
14271 const X86Subtarget *Subtarget) {
14272 if (DCI.isBeforeLegalizeOps())
14273 return SDValue();
14274
14275 EVT VT = N->getValueType(0);
14276
14277 if (VT != MVT::i32 && VT != MVT::i64)
14278 return SDValue();
14279
Craig Topper3738ccd2011-12-27 06:27:23 +000014280 assert(Subtarget->hasBMI() && "Creating BLSMSK requires BMI instructions");
14281
Craig Topperb4c94572011-10-21 06:55:01 +000014282 // Create BLSMSK instructions by finding X ^ (X-1)
14283 SDValue N0 = N->getOperand(0);
14284 SDValue N1 = N->getOperand(1);
14285 DebugLoc DL = N->getDebugLoc();
14286
14287 if (N0.getOpcode() == ISD::ADD && N0.getOperand(0) == N1 &&
14288 isAllOnes(N0.getOperand(1)))
14289 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N1);
14290
14291 if (N1.getOpcode() == ISD::ADD && N1.getOperand(0) == N0 &&
14292 isAllOnes(N1.getOperand(1)))
14293 return DAG.getNode(X86ISD::BLSMSK, DL, VT, N0);
14294
14295 return SDValue();
14296}
14297
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014298/// PerformLOADCombine - Do target-specific dag combines on LOAD nodes.
14299static SDValue PerformLOADCombine(SDNode *N, SelectionDAG &DAG,
14300 const X86Subtarget *Subtarget) {
14301 LoadSDNode *Ld = cast<LoadSDNode>(N);
14302 EVT RegVT = Ld->getValueType(0);
14303 EVT MemVT = Ld->getMemoryVT();
14304 DebugLoc dl = Ld->getDebugLoc();
14305 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14306
14307 ISD::LoadExtType Ext = Ld->getExtensionType();
14308
Nadav Rotemca6f2962011-09-18 19:00:23 +000014309 // If this is a vector EXT Load then attempt to optimize it using a
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014310 // shuffle. We need SSE4 for the shuffles.
14311 // TODO: It is possible to support ZExt by zeroing the undef values
14312 // during the shuffle phase or after the shuffle.
Eli Friedmanda813f42011-12-28 21:24:44 +000014313 if (RegVT.isVector() && RegVT.isInteger() &&
14314 Ext == ISD::EXTLOAD && Subtarget->hasSSE41()) {
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014315 assert(MemVT != RegVT && "Cannot extend to the same type");
14316 assert(MemVT.isVector() && "Must load a vector from memory");
14317
14318 unsigned NumElems = RegVT.getVectorNumElements();
14319 unsigned RegSz = RegVT.getSizeInBits();
14320 unsigned MemSz = MemVT.getSizeInBits();
14321 assert(RegSz > MemSz && "Register size must be greater than the mem size");
Nadav Rotemca6f2962011-09-18 19:00:23 +000014322 // All sizes must be a power of two
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014323 if (!isPowerOf2_32(RegSz * MemSz * NumElems)) return SDValue();
14324
14325 // Attempt to load the original value using a single load op.
14326 // Find a scalar type which is equal to the loaded word size.
14327 MVT SclrLoadTy = MVT::i8;
14328 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14329 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14330 MVT Tp = (MVT::SimpleValueType)tp;
14331 if (TLI.isTypeLegal(Tp) && Tp.getSizeInBits() == MemSz) {
14332 SclrLoadTy = Tp;
14333 break;
14334 }
14335 }
14336
14337 // Proceed if a load word is found.
14338 if (SclrLoadTy.getSizeInBits() != MemSz) return SDValue();
14339
14340 EVT LoadUnitVecVT = EVT::getVectorVT(*DAG.getContext(), SclrLoadTy,
14341 RegSz/SclrLoadTy.getSizeInBits());
14342
14343 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(), MemVT.getScalarType(),
14344 RegSz/MemVT.getScalarType().getSizeInBits());
14345 // Can't shuffle using an illegal type.
14346 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14347
14348 // Perform a single load.
14349 SDValue ScalarLoad = DAG.getLoad(SclrLoadTy, dl, Ld->getChain(),
14350 Ld->getBasePtr(),
14351 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014352 Ld->isNonTemporal(), Ld->isInvariant(),
14353 Ld->getAlignment());
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014354
14355 // Insert the word loaded into a vector.
14356 SDValue ScalarInVector = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
14357 LoadUnitVecVT, ScalarLoad);
14358
14359 // Bitcast the loaded value to a vector of the original element type, in
14360 // the size of the target vector type.
Chad Rosierb90d2a92012-01-03 23:19:12 +000014361 SDValue SlicedVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT,
14362 ScalarInVector);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014363 unsigned SizeRatio = RegSz/MemSz;
14364
14365 // Redistribute the loaded elements into the different locations.
14366 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14367 for (unsigned i = 0; i < NumElems; i++) ShuffleVec[i*SizeRatio] = i;
14368
14369 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, SlicedVec,
14370 DAG.getUNDEF(SlicedVec.getValueType()),
14371 ShuffleVec.data());
14372
14373 // Bitcast to the requested type.
14374 Shuff = DAG.getNode(ISD::BITCAST, dl, RegVT, Shuff);
14375 // Replace the original load with the new sequence
14376 // and return the new chain.
14377 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 0), Shuff);
14378 return SDValue(ScalarLoad.getNode(), 1);
14379 }
14380
14381 return SDValue();
14382}
14383
Chris Lattner149a4e52008-02-22 02:09:43 +000014384/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014385static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +000014386 const X86Subtarget *Subtarget) {
Nadav Rotem614061b2011-08-10 19:30:14 +000014387 StoreSDNode *St = cast<StoreSDNode>(N);
14388 EVT VT = St->getValue().getValueType();
14389 EVT StVT = St->getMemoryVT();
14390 DebugLoc dl = St->getDebugLoc();
Nadav Rotem5e742a32011-08-11 16:41:21 +000014391 SDValue StoredVal = St->getOperand(1);
14392 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14393
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014394 // If we are saving a concatenation of two XMM registers, perform two stores.
Nadav Rotem6236f7f2011-08-11 17:05:47 +000014395 // This is better in Sandy Bridge cause one 256-bit mem op is done via two
14396 // 128-bit ones. If in the future the cost becomes only one memory access the
14397 // first version would be better.
Nadav Rotem5e742a32011-08-11 16:41:21 +000014398 if (VT.getSizeInBits() == 256 &&
14399 StoredVal.getNode()->getOpcode() == ISD::CONCAT_VECTORS &&
14400 StoredVal.getNumOperands() == 2) {
14401
14402 SDValue Value0 = StoredVal.getOperand(0);
14403 SDValue Value1 = StoredVal.getOperand(1);
14404
14405 SDValue Stride = DAG.getConstant(16, TLI.getPointerTy());
14406 SDValue Ptr0 = St->getBasePtr();
14407 SDValue Ptr1 = DAG.getNode(ISD::ADD, dl, Ptr0.getValueType(), Ptr0, Stride);
14408
14409 SDValue Ch0 = DAG.getStore(St->getChain(), dl, Value0, Ptr0,
14410 St->getPointerInfo(), St->isVolatile(),
14411 St->isNonTemporal(), St->getAlignment());
14412 SDValue Ch1 = DAG.getStore(St->getChain(), dl, Value1, Ptr1,
14413 St->getPointerInfo(), St->isVolatile(),
14414 St->isNonTemporal(), St->getAlignment());
14415 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Ch0, Ch1);
14416 }
Nadav Rotem614061b2011-08-10 19:30:14 +000014417
14418 // Optimize trunc store (of multiple scalars) to shuffle and store.
14419 // First, pack all of the elements in one place. Next, store to memory
14420 // in fewer chunks.
14421 if (St->isTruncatingStore() && VT.isVector()) {
14422 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
14423 unsigned NumElems = VT.getVectorNumElements();
14424 assert(StVT != VT && "Cannot truncate to the same type");
14425 unsigned FromSz = VT.getVectorElementType().getSizeInBits();
14426 unsigned ToSz = StVT.getVectorElementType().getSizeInBits();
14427
14428 // From, To sizes and ElemCount must be pow of two
14429 if (!isPowerOf2_32(NumElems * FromSz * ToSz)) return SDValue();
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014430 // We are going to use the original vector elt for storing.
Nadav Rotem64ac73b2011-09-21 17:14:40 +000014431 // Accumulated smaller vector elements must be a multiple of the store size.
Nadav Rotem9c6cdf42011-09-21 08:45:10 +000014432 if (0 != (NumElems * FromSz) % ToSz) return SDValue();
Nadav Rotem91e43fd2011-09-18 10:39:32 +000014433
Nadav Rotem614061b2011-08-10 19:30:14 +000014434 unsigned SizeRatio = FromSz / ToSz;
14435
14436 assert(SizeRatio * NumElems * ToSz == VT.getSizeInBits());
14437
14438 // Create a type on which we perform the shuffle
14439 EVT WideVecVT = EVT::getVectorVT(*DAG.getContext(),
14440 StVT.getScalarType(), NumElems*SizeRatio);
14441
14442 assert(WideVecVT.getSizeInBits() == VT.getSizeInBits());
14443
14444 SDValue WideVec = DAG.getNode(ISD::BITCAST, dl, WideVecVT, St->getValue());
14445 SmallVector<int, 8> ShuffleVec(NumElems * SizeRatio, -1);
14446 for (unsigned i = 0; i < NumElems; i++ ) ShuffleVec[i] = i * SizeRatio;
14447
14448 // Can't shuffle using an illegal type
14449 if (!TLI.isTypeLegal(WideVecVT)) return SDValue();
14450
14451 SDValue Shuff = DAG.getVectorShuffle(WideVecVT, dl, WideVec,
14452 DAG.getUNDEF(WideVec.getValueType()),
14453 ShuffleVec.data());
14454 // At this point all of the data is stored at the bottom of the
14455 // register. We now need to save it to mem.
14456
14457 // Find the largest store unit
14458 MVT StoreType = MVT::i8;
14459 for (unsigned tp = MVT::FIRST_INTEGER_VALUETYPE;
14460 tp < MVT::LAST_INTEGER_VALUETYPE; ++tp) {
14461 MVT Tp = (MVT::SimpleValueType)tp;
14462 if (TLI.isTypeLegal(Tp) && StoreType.getSizeInBits() < NumElems * ToSz)
14463 StoreType = Tp;
14464 }
14465
14466 // Bitcast the original vector into a vector of store-size units
14467 EVT StoreVecVT = EVT::getVectorVT(*DAG.getContext(),
14468 StoreType, VT.getSizeInBits()/EVT(StoreType).getSizeInBits());
14469 assert(StoreVecVT.getSizeInBits() == VT.getSizeInBits());
14470 SDValue ShuffWide = DAG.getNode(ISD::BITCAST, dl, StoreVecVT, Shuff);
14471 SmallVector<SDValue, 8> Chains;
14472 SDValue Increment = DAG.getConstant(StoreType.getSizeInBits()/8,
14473 TLI.getPointerTy());
14474 SDValue Ptr = St->getBasePtr();
14475
14476 // Perform one or more big stores into memory.
14477 for (unsigned i = 0; i < (ToSz*NumElems)/StoreType.getSizeInBits() ; i++) {
14478 SDValue SubVec = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl,
14479 StoreType, ShuffWide,
14480 DAG.getIntPtrConstant(i));
14481 SDValue Ch = DAG.getStore(St->getChain(), dl, SubVec, Ptr,
14482 St->getPointerInfo(), St->isVolatile(),
14483 St->isNonTemporal(), St->getAlignment());
14484 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
14485 Chains.push_back(Ch);
14486 }
14487
14488 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0],
14489 Chains.size());
14490 }
14491
14492
Chris Lattner149a4e52008-02-22 02:09:43 +000014493 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
14494 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +000014495 // A preferable solution to the general problem is to figure out the right
14496 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +000014497
14498 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng536e6672009-03-12 05:59:15 +000014499 if (VT.getSizeInBits() != 64)
14500 return SDValue();
14501
Devang Patel578efa92009-06-05 21:57:13 +000014502 const Function *F = DAG.getMachineFunction().getFunction();
14503 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
Nick Lewycky8a8d4792011-12-02 22:16:29 +000014504 bool F64IsLegal = !DAG.getTarget().Options.UseSoftFloat && !NoImplicitFloatOps
Craig Topper1accb7e2012-01-10 06:54:16 +000014505 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +000014506 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +000014507 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +000014508 isa<LoadSDNode>(St->getValue()) &&
14509 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
14510 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014511 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014512 LoadSDNode *Ld = 0;
14513 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +000014514 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +000014515 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014516 // Must be a store of a load. We currently handle two cases: the load
14517 // is a direct child, and it's under an intervening TokenFactor. It is
14518 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +000014519 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +000014520 Ld = cast<LoadSDNode>(St->getChain());
14521 else if (St->getValue().hasOneUse() &&
14522 ChainVal->getOpcode() == ISD::TokenFactor) {
Chad Rosierc2348d52012-02-01 18:45:51 +000014523 for (unsigned i = 0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +000014524 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +000014525 TokenFactorIndex = i;
14526 Ld = cast<LoadSDNode>(St->getValue());
14527 } else
14528 Ops.push_back(ChainVal->getOperand(i));
14529 }
14530 }
Dale Johannesen079f2a62008-02-25 19:20:14 +000014531
Evan Cheng536e6672009-03-12 05:59:15 +000014532 if (!Ld || !ISD::isNormalLoad(Ld))
14533 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014534
Evan Cheng536e6672009-03-12 05:59:15 +000014535 // If this is not the MMX case, i.e. we are just turning i64 load/store
14536 // into f64 load/store, avoid the transformation if there are multiple
14537 // uses of the loaded value.
14538 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
14539 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +000014540
Evan Cheng536e6672009-03-12 05:59:15 +000014541 DebugLoc LdDL = Ld->getDebugLoc();
14542 DebugLoc StDL = N->getDebugLoc();
14543 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
14544 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
14545 // pair instead.
14546 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +000014547 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Chris Lattner51abfe42010-09-21 06:02:19 +000014548 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(), Ld->getBasePtr(),
14549 Ld->getPointerInfo(), Ld->isVolatile(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014550 Ld->isNonTemporal(), Ld->isInvariant(),
14551 Ld->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014552 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +000014553 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +000014554 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +000014555 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +000014556 Ops.size());
14557 }
Evan Cheng536e6672009-03-12 05:59:15 +000014558 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner51abfe42010-09-21 06:02:19 +000014559 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014560 St->isVolatile(), St->isNonTemporal(),
14561 St->getAlignment());
Chris Lattner149a4e52008-02-22 02:09:43 +000014562 }
Evan Cheng536e6672009-03-12 05:59:15 +000014563
14564 // Otherwise, lower to two pairs of 32-bit loads / stores.
14565 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014566 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
14567 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014568
Owen Anderson825b72b2009-08-11 20:47:22 +000014569 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014570 Ld->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014571 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014572 Ld->isInvariant(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +000014573 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Chris Lattner51abfe42010-09-21 06:02:19 +000014574 Ld->getPointerInfo().getWithOffset(4),
David Greene67c9d422010-02-15 16:53:33 +000014575 Ld->isVolatile(), Ld->isNonTemporal(),
Pete Cooperd752e0f2011-11-08 18:42:53 +000014576 Ld->isInvariant(),
Evan Cheng536e6672009-03-12 05:59:15 +000014577 MinAlign(Ld->getAlignment(), 4));
14578
14579 SDValue NewChain = LoLd.getValue(1);
14580 if (TokenFactorIndex != -1) {
14581 Ops.push_back(LoLd);
14582 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +000014583 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +000014584 Ops.size());
14585 }
14586
14587 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +000014588 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
14589 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +000014590
14591 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014592 St->getPointerInfo(),
David Greene67c9d422010-02-15 16:53:33 +000014593 St->isVolatile(), St->isNonTemporal(),
14594 St->getAlignment());
Evan Cheng536e6672009-03-12 05:59:15 +000014595 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
Chris Lattner8026a9d2010-09-21 17:50:43 +000014596 St->getPointerInfo().getWithOffset(4),
Evan Cheng536e6672009-03-12 05:59:15 +000014597 St->isVolatile(),
David Greene67c9d422010-02-15 16:53:33 +000014598 St->isNonTemporal(),
Evan Cheng536e6672009-03-12 05:59:15 +000014599 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +000014600 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +000014601 }
Dan Gohman475871a2008-07-27 21:46:04 +000014602 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +000014603}
14604
Duncan Sands17470be2011-09-22 20:15:48 +000014605/// isHorizontalBinOp - Return 'true' if this vector operation is "horizontal"
14606/// and return the operands for the horizontal operation in LHS and RHS. A
14607/// horizontal operation performs the binary operation on successive elements
14608/// of its first operand, then on successive elements of its second operand,
14609/// returning the resulting values in a vector. For example, if
14610/// A = < float a0, float a1, float a2, float a3 >
14611/// and
14612/// B = < float b0, float b1, float b2, float b3 >
14613/// then the result of doing a horizontal operation on A and B is
14614/// A horizontal-op B = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >.
14615/// In short, LHS and RHS are inspected to see if LHS op RHS is of the form
14616/// A horizontal-op B, for some already available A and B, and if so then LHS is
14617/// set to A, RHS to B, and the routine returns 'true'.
14618/// Note that the binary operation should have the property that if one of the
14619/// operands is UNDEF then the result is UNDEF.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014620static bool isHorizontalBinOp(SDValue &LHS, SDValue &RHS, bool IsCommutative) {
Duncan Sands17470be2011-09-22 20:15:48 +000014621 // Look for the following pattern: if
14622 // A = < float a0, float a1, float a2, float a3 >
14623 // B = < float b0, float b1, float b2, float b3 >
14624 // and
14625 // LHS = VECTOR_SHUFFLE A, B, <0, 2, 4, 6>
14626 // RHS = VECTOR_SHUFFLE A, B, <1, 3, 5, 7>
14627 // then LHS op RHS = < a0 op a1, a2 op a3, b0 op b1, b2 op b3 >
14628 // which is A horizontal-op B.
14629
14630 // At least one of the operands should be a vector shuffle.
14631 if (LHS.getOpcode() != ISD::VECTOR_SHUFFLE &&
14632 RHS.getOpcode() != ISD::VECTOR_SHUFFLE)
14633 return false;
14634
14635 EVT VT = LHS.getValueType();
Craig Topperf8363302011-12-02 08:18:41 +000014636
14637 assert((VT.is128BitVector() || VT.is256BitVector()) &&
14638 "Unsupported vector type for horizontal add/sub");
14639
14640 // Handle 128 and 256-bit vector lengths. AVX defines horizontal add/sub to
14641 // operate independently on 128-bit lanes.
Craig Topperb72039c2011-11-30 09:10:50 +000014642 unsigned NumElts = VT.getVectorNumElements();
14643 unsigned NumLanes = VT.getSizeInBits()/128;
14644 unsigned NumLaneElts = NumElts / NumLanes;
Craig Topperf8363302011-12-02 08:18:41 +000014645 assert((NumLaneElts % 2 == 0) &&
14646 "Vector type should have an even number of elements in each lane");
14647 unsigned HalfLaneElts = NumLaneElts/2;
Duncan Sands17470be2011-09-22 20:15:48 +000014648
14649 // View LHS in the form
14650 // LHS = VECTOR_SHUFFLE A, B, LMask
14651 // If LHS is not a shuffle then pretend it is the shuffle
14652 // LHS = VECTOR_SHUFFLE LHS, undef, <0, 1, ..., N-1>
14653 // NOTE: in what follows a default initialized SDValue represents an UNDEF of
14654 // type VT.
14655 SDValue A, B;
Craig Topperb72039c2011-11-30 09:10:50 +000014656 SmallVector<int, 16> LMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014657 if (LHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14658 if (LHS.getOperand(0).getOpcode() != ISD::UNDEF)
14659 A = LHS.getOperand(0);
14660 if (LHS.getOperand(1).getOpcode() != ISD::UNDEF)
14661 B = LHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014662 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(LHS.getNode())->getMask();
14663 std::copy(Mask.begin(), Mask.end(), LMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014664 } else {
14665 if (LHS.getOpcode() != ISD::UNDEF)
14666 A = LHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014667 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014668 LMask[i] = i;
14669 }
14670
14671 // Likewise, view RHS in the form
14672 // RHS = VECTOR_SHUFFLE C, D, RMask
14673 SDValue C, D;
Craig Topperb72039c2011-11-30 09:10:50 +000014674 SmallVector<int, 16> RMask(NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014675 if (RHS.getOpcode() == ISD::VECTOR_SHUFFLE) {
14676 if (RHS.getOperand(0).getOpcode() != ISD::UNDEF)
14677 C = RHS.getOperand(0);
14678 if (RHS.getOperand(1).getOpcode() != ISD::UNDEF)
14679 D = RHS.getOperand(1);
Benjamin Kramered4c8c62012-01-15 13:16:05 +000014680 ArrayRef<int> Mask = cast<ShuffleVectorSDNode>(RHS.getNode())->getMask();
14681 std::copy(Mask.begin(), Mask.end(), RMask.begin());
Duncan Sands17470be2011-09-22 20:15:48 +000014682 } else {
14683 if (RHS.getOpcode() != ISD::UNDEF)
14684 C = RHS;
Craig Topperb72039c2011-11-30 09:10:50 +000014685 for (unsigned i = 0; i != NumElts; ++i)
Duncan Sands17470be2011-09-22 20:15:48 +000014686 RMask[i] = i;
14687 }
14688
14689 // Check that the shuffles are both shuffling the same vectors.
14690 if (!(A == C && B == D) && !(A == D && B == C))
14691 return false;
14692
14693 // If everything is UNDEF then bail out: it would be better to fold to UNDEF.
14694 if (!A.getNode() && !B.getNode())
14695 return false;
14696
14697 // If A and B occur in reverse order in RHS, then "swap" them (which means
14698 // rewriting the mask).
14699 if (A != C)
Craig Topperbeabc6c2011-12-05 06:56:46 +000014700 CommuteVectorShuffleMask(RMask, NumElts);
Duncan Sands17470be2011-09-22 20:15:48 +000014701
14702 // At this point LHS and RHS are equivalent to
14703 // LHS = VECTOR_SHUFFLE A, B, LMask
14704 // RHS = VECTOR_SHUFFLE A, B, RMask
14705 // Check that the masks correspond to performing a horizontal operation.
Craig Topperf8363302011-12-02 08:18:41 +000014706 for (unsigned i = 0; i != NumElts; ++i) {
Craig Topperbeabc6c2011-12-05 06:56:46 +000014707 int LIdx = LMask[i], RIdx = RMask[i];
Duncan Sands17470be2011-09-22 20:15:48 +000014708
Craig Topperf8363302011-12-02 08:18:41 +000014709 // Ignore any UNDEF components.
Craig Topperbeabc6c2011-12-05 06:56:46 +000014710 if (LIdx < 0 || RIdx < 0 ||
14711 (!A.getNode() && (LIdx < (int)NumElts || RIdx < (int)NumElts)) ||
14712 (!B.getNode() && (LIdx >= (int)NumElts || RIdx >= (int)NumElts)))
Craig Topperf8363302011-12-02 08:18:41 +000014713 continue;
Duncan Sands17470be2011-09-22 20:15:48 +000014714
Craig Topperf8363302011-12-02 08:18:41 +000014715 // Check that successive elements are being operated on. If not, this is
14716 // not a horizontal operation.
14717 unsigned Src = (i/HalfLaneElts) % 2; // each lane is split between srcs
14718 unsigned LaneStart = (i/NumLaneElts) * NumLaneElts;
Craig Topperbeabc6c2011-12-05 06:56:46 +000014719 int Index = 2*(i%HalfLaneElts) + NumElts*Src + LaneStart;
Craig Topperf8363302011-12-02 08:18:41 +000014720 if (!(LIdx == Index && RIdx == Index + 1) &&
Craig Topperbeabc6c2011-12-05 06:56:46 +000014721 !(IsCommutative && LIdx == Index + 1 && RIdx == Index))
Craig Topperf8363302011-12-02 08:18:41 +000014722 return false;
Duncan Sands17470be2011-09-22 20:15:48 +000014723 }
14724
14725 LHS = A.getNode() ? A : B; // If A is 'UNDEF', use B for it.
14726 RHS = B.getNode() ? B : A; // If B is 'UNDEF', use A for it.
14727 return true;
14728}
14729
14730/// PerformFADDCombine - Do target-specific dag combines on floating point adds.
14731static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG,
14732 const X86Subtarget *Subtarget) {
14733 EVT VT = N->getValueType(0);
14734 SDValue LHS = N->getOperand(0);
14735 SDValue RHS = N->getOperand(1);
14736
14737 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014738 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014739 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014740 isHorizontalBinOp(LHS, RHS, true))
14741 return DAG.getNode(X86ISD::FHADD, N->getDebugLoc(), VT, LHS, RHS);
14742 return SDValue();
14743}
14744
14745/// PerformFSUBCombine - Do target-specific dag combines on floating point subs.
14746static SDValue PerformFSUBCombine(SDNode *N, SelectionDAG &DAG,
14747 const X86Subtarget *Subtarget) {
14748 EVT VT = N->getValueType(0);
14749 SDValue LHS = N->getOperand(0);
14750 SDValue RHS = N->getOperand(1);
14751
14752 // Try to synthesize horizontal subs from subs of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000014753 if (((Subtarget->hasSSE3() && (VT == MVT::v4f32 || VT == MVT::v2f64)) ||
Craig Topper138a5c62011-12-02 07:16:01 +000014754 (Subtarget->hasAVX() && (VT == MVT::v8f32 || VT == MVT::v4f64))) &&
Duncan Sands17470be2011-09-22 20:15:48 +000014755 isHorizontalBinOp(LHS, RHS, false))
14756 return DAG.getNode(X86ISD::FHSUB, N->getDebugLoc(), VT, LHS, RHS);
14757 return SDValue();
14758}
14759
Chris Lattner6cf73262008-01-25 06:14:17 +000014760/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
14761/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014762static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +000014763 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
14764 // F[X]OR(0.0, x) -> x
14765 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +000014766 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14767 if (C->getValueAPF().isPosZero())
14768 return N->getOperand(1);
14769 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14770 if (C->getValueAPF().isPosZero())
14771 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +000014772 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014773}
14774
14775/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +000014776static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +000014777 // FAND(0.0, x) -> 0.0
14778 // FAND(x, 0.0) -> 0.0
14779 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
14780 if (C->getValueAPF().isPosZero())
14781 return N->getOperand(0);
14782 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
14783 if (C->getValueAPF().isPosZero())
14784 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +000014785 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +000014786}
14787
Dan Gohmane5af2d32009-01-29 01:59:02 +000014788static SDValue PerformBTCombine(SDNode *N,
14789 SelectionDAG &DAG,
14790 TargetLowering::DAGCombinerInfo &DCI) {
14791 // BT ignores high bits in the bit index operand.
14792 SDValue Op1 = N->getOperand(1);
14793 if (Op1.hasOneUse()) {
14794 unsigned BitWidth = Op1.getValueSizeInBits();
14795 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
14796 APInt KnownZero, KnownOne;
Evan Chenge5b51ac2010-04-17 06:13:15 +000014797 TargetLowering::TargetLoweringOpt TLO(DAG, !DCI.isBeforeLegalize(),
14798 !DCI.isBeforeLegalizeOps());
Dan Gohmand858e902010-04-17 15:26:15 +000014799 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmane5af2d32009-01-29 01:59:02 +000014800 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
14801 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
14802 DCI.CommitTargetLoweringOpt(TLO);
14803 }
14804 return SDValue();
14805}
Chris Lattner83e6c992006-10-04 06:57:07 +000014806
Eli Friedman7a5e5552009-06-07 06:52:44 +000014807static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
14808 SDValue Op = N->getOperand(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014809 if (Op.getOpcode() == ISD::BITCAST)
Eli Friedman7a5e5552009-06-07 06:52:44 +000014810 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +000014811 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +000014812 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
Eric Christopherfd179292009-08-27 18:07:15 +000014813 VT.getVectorElementType().getSizeInBits() ==
Eli Friedman7a5e5552009-06-07 06:52:44 +000014814 OpVT.getVectorElementType().getSizeInBits()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +000014815 return DAG.getNode(ISD::BITCAST, N->getDebugLoc(), VT, Op);
Eli Friedman7a5e5552009-06-07 06:52:44 +000014816 }
14817 return SDValue();
14818}
14819
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014820static SDValue PerformSExtCombine(SDNode *N, SelectionDAG &DAG,
14821 TargetLowering::DAGCombinerInfo &DCI,
14822 const X86Subtarget *Subtarget) {
14823 if (!DCI.isBeforeLegalizeOps())
14824 return SDValue();
14825
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014826 if (!Subtarget->hasAVX())
14827 return SDValue();
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014828
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014829 // Optimize vectors in AVX mode
14830 // Sign extend v8i16 to v8i32 and
14831 // v4i32 to v4i64
14832 //
14833 // Divide input vector into two parts
14834 // for v4i32 the shuffle mask will be { 0, 1, -1, -1} {2, 3, -1, -1}
14835 // use vpmovsx instruction to extend v4i32 -> v2i64; v8i16 -> v4i32
14836 // concat the vectors to original VT
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014837
14838 EVT VT = N->getValueType(0);
14839 SDValue Op = N->getOperand(0);
14840 EVT OpVT = Op.getValueType();
14841 DebugLoc dl = N->getDebugLoc();
14842
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014843 if ((VT == MVT::v4i64 && OpVT == MVT::v4i32) ||
14844 (VT == MVT::v8i32 && OpVT == MVT::v8i16)) {
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014845
14846 unsigned NumElems = OpVT.getVectorNumElements();
14847 SmallVector<int,8> ShufMask1(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014848 for (unsigned i = 0; i < NumElems/2; i++) ShufMask1[i] = i;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014849
14850 SDValue OpLo = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014851 ShufMask1.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014852
14853 SmallVector<int,8> ShufMask2(NumElems, -1);
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014854 for (unsigned i = 0; i < NumElems/2; i++) ShufMask2[i] = i + NumElems/2;
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014855
14856 SDValue OpHi = DAG.getVectorShuffle(OpVT, dl, Op, DAG.getUNDEF(OpVT),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014857 ShufMask2.data());
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014858
14859 EVT HalfVT = EVT::getVectorVT(*DAG.getContext(), VT.getScalarType(),
Elena Demikhovskyf6020402012-02-08 08:37:26 +000014860 VT.getVectorNumElements()/2);
14861
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000014862 OpLo = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpLo);
14863 OpHi = DAG.getNode(X86ISD::VSEXT_MOVL, dl, HalfVT, OpHi);
14864
14865 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14866 }
14867 return SDValue();
14868}
14869
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014870static SDValue PerformZExtCombine(SDNode *N, SelectionDAG &DAG,
14871 const X86Subtarget *Subtarget) {
Evan Cheng2e489c42009-12-16 00:53:11 +000014872 // (i32 zext (and (i8 x86isd::setcc_carry), 1)) ->
14873 // (and (i32 x86isd::setcc_carry), 1)
14874 // This eliminates the zext. This transformation is necessary because
14875 // ISD::SETCC is always legalized to i8.
14876 DebugLoc dl = N->getDebugLoc();
14877 SDValue N0 = N->getOperand(0);
14878 EVT VT = N->getValueType(0);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014879 EVT OpVT = N0.getValueType();
14880
Evan Cheng2e489c42009-12-16 00:53:11 +000014881 if (N0.getOpcode() == ISD::AND &&
14882 N0.hasOneUse() &&
14883 N0.getOperand(0).hasOneUse()) {
14884 SDValue N00 = N0.getOperand(0);
14885 if (N00.getOpcode() != X86ISD::SETCC_CARRY)
14886 return SDValue();
14887 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N0.getOperand(1));
14888 if (!C || C->getZExtValue() != 1)
14889 return SDValue();
14890 return DAG.getNode(ISD::AND, dl, VT,
14891 DAG.getNode(X86ISD::SETCC_CARRY, dl, VT,
14892 N00.getOperand(0), N00.getOperand(1)),
14893 DAG.getConstant(1, VT));
14894 }
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014895 // Optimize vectors in AVX mode:
14896 //
14897 // v8i16 -> v8i32
14898 // Use vpunpcklwd for 4 lower elements v8i16 -> v4i32.
14899 // Use vpunpckhwd for 4 upper elements v8i16 -> v4i32.
14900 // Concat upper and lower parts.
14901 //
14902 // v4i32 -> v4i64
14903 // Use vpunpckldq for 4 lower elements v4i32 -> v2i64.
14904 // Use vpunpckhdq for 4 upper elements v4i32 -> v2i64.
14905 // Concat upper and lower parts.
14906 //
14907 if (Subtarget->hasAVX()) {
14908
14909 if (((VT == MVT::v8i32) && (OpVT == MVT::v8i16)) ||
14910 ((VT == MVT::v4i64) && (OpVT == MVT::v4i32))) {
14911
Elena Demikhovsky0f1ead42012-02-02 09:20:18 +000014912 SDValue ZeroVec = getZeroVector(OpVT, Subtarget, DAG, dl);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000014913 SDValue OpLo = getTargetShuffleNode(X86ISD::UNPCKL, dl, OpVT, N0, ZeroVec, DAG);
14914 SDValue OpHi = getTargetShuffleNode(X86ISD::UNPCKH, dl, OpVT, N0, ZeroVec, DAG);
14915
14916 EVT HVT = EVT::getVectorVT(*DAG.getContext(), VT.getVectorElementType(),
14917 VT.getVectorNumElements()/2);
14918
14919 OpLo = DAG.getNode(ISD::BITCAST, dl, HVT, OpLo);
14920 OpHi = DAG.getNode(ISD::BITCAST, dl, HVT, OpHi);
14921
14922 return DAG.getNode(ISD::CONCAT_VECTORS, dl, VT, OpLo, OpHi);
14923 }
14924 }
14925
Evan Cheng2e489c42009-12-16 00:53:11 +000014926
14927 return SDValue();
14928}
14929
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014930// Optimize RES = X86ISD::SETCC CONDCODE, EFLAG_INPUT
14931static SDValue PerformSETCCCombine(SDNode *N, SelectionDAG &DAG) {
14932 unsigned X86CC = N->getConstantOperandVal(0);
14933 SDValue EFLAG = N->getOperand(1);
14934 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014935
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014936 // Materialize "setb reg" as "sbb reg,reg", since it can be extended without
14937 // a zext and produces an all-ones bit which is more useful than 0/1 in some
14938 // cases.
14939 if (X86CC == X86::COND_B)
14940 return DAG.getNode(ISD::AND, DL, MVT::i8,
14941 DAG.getNode(X86ISD::SETCC_CARRY, DL, MVT::i8,
14942 DAG.getConstant(X86CC, MVT::i8), EFLAG),
14943 DAG.getConstant(1, MVT::i8));
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014944
Chris Lattnerc19d1c32010-12-19 22:08:31 +000014945 return SDValue();
14946}
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000014947
Benjamin Kramer1396c402011-06-18 11:09:41 +000014948static SDValue PerformSINT_TO_FPCombine(SDNode *N, SelectionDAG &DAG,
14949 const X86TargetLowering *XTLI) {
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014950 SDValue Op0 = N->getOperand(0);
14951 // Transform (SINT_TO_FP (i64 ...)) into an x87 operation if we have
14952 // a 32-bit target where SSE doesn't support i64->FP operations.
14953 if (Op0.getOpcode() == ISD::LOAD) {
14954 LoadSDNode *Ld = cast<LoadSDNode>(Op0.getNode());
14955 EVT VT = Ld->getValueType(0);
14956 if (!Ld->isVolatile() && !N->getValueType(0).isVector() &&
14957 ISD::isNON_EXTLoad(Op0.getNode()) && Op0.hasOneUse() &&
14958 !XTLI->getSubtarget()->is64Bit() &&
14959 !DAG.getTargetLoweringInfo().isTypeLegal(VT)) {
Benjamin Kramer1396c402011-06-18 11:09:41 +000014960 SDValue FILDChain = XTLI->BuildFILD(SDValue(N, 0), Ld->getValueType(0),
14961 Ld->getChain(), Op0, DAG);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000014962 DAG.ReplaceAllUsesOfValueWith(Op0.getValue(1), FILDChain.getValue(1));
14963 return FILDChain;
14964 }
14965 }
14966 return SDValue();
14967}
14968
Chris Lattner23a01992010-12-20 01:37:09 +000014969// Optimize RES, EFLAGS = X86ISD::ADC LHS, RHS, EFLAGS
14970static SDValue PerformADCCombine(SDNode *N, SelectionDAG &DAG,
14971 X86TargetLowering::DAGCombinerInfo &DCI) {
14972 // If the LHS and RHS of the ADC node are zero, then it can't overflow and
14973 // the result is either zero or one (depending on the input carry bit).
14974 // Strength reduce this down to a "set on carry" aka SETCC_CARRY&1.
14975 if (X86::isZeroNode(N->getOperand(0)) &&
14976 X86::isZeroNode(N->getOperand(1)) &&
14977 // We don't have a good way to replace an EFLAGS use, so only do this when
14978 // dead right now.
14979 SDValue(N, 1).use_empty()) {
14980 DebugLoc DL = N->getDebugLoc();
14981 EVT VT = N->getValueType(0);
14982 SDValue CarryOut = DAG.getConstant(0, N->getValueType(1));
14983 SDValue Res1 = DAG.getNode(ISD::AND, DL, VT,
14984 DAG.getNode(X86ISD::SETCC_CARRY, DL, VT,
14985 DAG.getConstant(X86::COND_B,MVT::i8),
14986 N->getOperand(2)),
14987 DAG.getConstant(1, VT));
14988 return DCI.CombineTo(N, Res1, CarryOut);
14989 }
14990
14991 return SDValue();
14992}
14993
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014994// fold (add Y, (sete X, 0)) -> adc 0, Y
14995// (add Y, (setne X, 0)) -> sbb -1, Y
14996// (sub (sete X, 0), Y) -> sbb 0, Y
14997// (sub (setne X, 0), Y) -> adc -1, Y
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000014998static SDValue OptimizeConditionalInDecrement(SDNode *N, SelectionDAG &DAG) {
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000014999 DebugLoc DL = N->getDebugLoc();
NAKAMURA Takumie5fffe92011-01-26 02:03:37 +000015000
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015001 // Look through ZExts.
15002 SDValue Ext = N->getOperand(N->getOpcode() == ISD::SUB ? 1 : 0);
15003 if (Ext.getOpcode() != ISD::ZERO_EXTEND || !Ext.hasOneUse())
15004 return SDValue();
15005
15006 SDValue SetCC = Ext.getOperand(0);
15007 if (SetCC.getOpcode() != X86ISD::SETCC || !SetCC.hasOneUse())
15008 return SDValue();
15009
15010 X86::CondCode CC = (X86::CondCode)SetCC.getConstantOperandVal(0);
15011 if (CC != X86::COND_E && CC != X86::COND_NE)
15012 return SDValue();
15013
15014 SDValue Cmp = SetCC.getOperand(1);
15015 if (Cmp.getOpcode() != X86ISD::CMP || !Cmp.hasOneUse() ||
Chris Lattner9cd3da42011-01-16 02:56:53 +000015016 !X86::isZeroNode(Cmp.getOperand(1)) ||
15017 !Cmp.getOperand(0).getValueType().isInteger())
Benjamin Kramer7d6fe132010-12-21 21:41:44 +000015018 return SDValue();
15019
15020 SDValue CmpOp0 = Cmp.getOperand(0);
15021 SDValue NewCmp = DAG.getNode(X86ISD::CMP, DL, MVT::i32, CmpOp0,
15022 DAG.getConstant(1, CmpOp0.getValueType()));
15023
15024 SDValue OtherVal = N->getOperand(N->getOpcode() == ISD::SUB ? 0 : 1);
15025 if (CC == X86::COND_NE)
15026 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::ADC : X86ISD::SBB,
15027 DL, OtherVal.getValueType(), OtherVal,
15028 DAG.getConstant(-1ULL, OtherVal.getValueType()), NewCmp);
15029 return DAG.getNode(N->getOpcode() == ISD::SUB ? X86ISD::SBB : X86ISD::ADC,
15030 DL, OtherVal.getValueType(), OtherVal,
15031 DAG.getConstant(0, OtherVal.getValueType()), NewCmp);
15032}
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015033
Craig Topper54f952a2011-11-19 09:02:40 +000015034/// PerformADDCombine - Do target-specific dag combines on integer adds.
15035static SDValue PerformAddCombine(SDNode *N, SelectionDAG &DAG,
15036 const X86Subtarget *Subtarget) {
15037 EVT VT = N->getValueType(0);
15038 SDValue Op0 = N->getOperand(0);
15039 SDValue Op1 = N->getOperand(1);
15040
15041 // Try to synthesize horizontal adds from adds of shuffles.
Craig Topperd0a31172012-01-10 06:37:29 +000015042 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Toppere6cf4a02012-01-13 05:04:25 +000015043 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
Craig Topper54f952a2011-11-19 09:02:40 +000015044 isHorizontalBinOp(Op0, Op1, true))
15045 return DAG.getNode(X86ISD::HADD, N->getDebugLoc(), VT, Op0, Op1);
15046
15047 return OptimizeConditionalInDecrement(N, DAG);
15048}
15049
15050static SDValue PerformSubCombine(SDNode *N, SelectionDAG &DAG,
15051 const X86Subtarget *Subtarget) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015052 SDValue Op0 = N->getOperand(0);
15053 SDValue Op1 = N->getOperand(1);
15054
15055 // X86 can't encode an immediate LHS of a sub. See if we can push the
15056 // negation into a preceding instruction.
15057 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op0)) {
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015058 // If the RHS of the sub is a XOR with one use and a constant, invert the
15059 // immediate. Then add one to the LHS of the sub so we can turn
15060 // X-Y -> X+~Y+1, saving one register.
15061 if (Op1->hasOneUse() && Op1.getOpcode() == ISD::XOR &&
15062 isa<ConstantSDNode>(Op1.getOperand(1))) {
Nick Lewycky726ebd62011-08-23 19:01:24 +000015063 APInt XorC = cast<ConstantSDNode>(Op1.getOperand(1))->getAPIntValue();
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015064 EVT VT = Op0.getValueType();
15065 SDValue NewXor = DAG.getNode(ISD::XOR, Op1.getDebugLoc(), VT,
15066 Op1.getOperand(0),
15067 DAG.getConstant(~XorC, VT));
15068 return DAG.getNode(ISD::ADD, N->getDebugLoc(), VT, NewXor,
Nick Lewycky726ebd62011-08-23 19:01:24 +000015069 DAG.getConstant(C->getAPIntValue()+1, VT));
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015070 }
15071 }
15072
Craig Topper54f952a2011-11-19 09:02:40 +000015073 // Try to synthesize horizontal adds from adds of shuffles.
15074 EVT VT = N->getValueType(0);
Craig Topperd0a31172012-01-10 06:37:29 +000015075 if (((Subtarget->hasSSSE3() && (VT == MVT::v8i16 || VT == MVT::v4i32)) ||
Craig Topperb72039c2011-11-30 09:10:50 +000015076 (Subtarget->hasAVX2() && (VT == MVT::v16i16 || VT == MVT::v8i32))) &&
15077 isHorizontalBinOp(Op0, Op1, true))
Craig Topper54f952a2011-11-19 09:02:40 +000015078 return DAG.getNode(X86ISD::HSUB, N->getDebugLoc(), VT, Op0, Op1);
15079
Benjamin Kramer162ee5c2011-07-26 22:42:13 +000015080 return OptimizeConditionalInDecrement(N, DAG);
15081}
15082
Dan Gohman475871a2008-07-27 21:46:04 +000015083SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +000015084 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +000015085 SelectionDAG &DAG = DCI.DAG;
15086 switch (N->getOpcode()) {
15087 default: break;
Dan Gohman1bbf72b2010-03-15 23:23:03 +000015088 case ISD::EXTRACT_VECTOR_ELT:
Craig Topper89f4e662012-03-20 07:17:59 +000015089 return PerformEXTRACT_VECTOR_ELTCombine(N, DAG, DCI);
Duncan Sands6bcd2192011-09-17 16:49:39 +000015090 case ISD::VSELECT:
Nadav Rotemcc616562012-01-15 19:27:55 +000015091 case ISD::SELECT: return PerformSELECTCombine(N, DAG, DCI, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +000015092 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Craig Topper54f952a2011-11-19 09:02:40 +000015093 case ISD::ADD: return PerformAddCombine(N, DAG, Subtarget);
15094 case ISD::SUB: return PerformSubCombine(N, DAG, Subtarget);
Chris Lattner23a01992010-12-20 01:37:09 +000015095 case X86ISD::ADC: return PerformADCCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +000015096 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +000015097 case ISD::SHL:
15098 case ISD::SRA:
Mon P Wang845b1892012-02-01 22:15:20 +000015099 case ISD::SRL: return PerformShiftCombine(N, DAG, DCI, Subtarget);
Nate Begemanb65c1752010-12-17 22:55:37 +000015100 case ISD::AND: return PerformAndCombine(N, DAG, DCI, Subtarget);
Evan Cheng8b1190a2010-04-28 01:18:01 +000015101 case ISD::OR: return PerformOrCombine(N, DAG, DCI, Subtarget);
Craig Topperb4c94572011-10-21 06:55:01 +000015102 case ISD::XOR: return PerformXorCombine(N, DAG, DCI, Subtarget);
Nadav Rotem91e43fd2011-09-18 10:39:32 +000015103 case ISD::LOAD: return PerformLOADCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +000015104 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Stuart Hastingsf99a4b82011-06-06 23:15:58 +000015105 case ISD::SINT_TO_FP: return PerformSINT_TO_FPCombine(N, DAG, this);
Duncan Sands17470be2011-09-22 20:15:48 +000015106 case ISD::FADD: return PerformFADDCombine(N, DAG, Subtarget);
15107 case ISD::FSUB: return PerformFSUBCombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +000015108 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +000015109 case X86ISD::FOR: return PerformFORCombine(N, DAG);
15110 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +000015111 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +000015112 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Elena Demikhovsky28d7e712012-01-24 13:54:13 +000015113 case ISD::ZERO_EXTEND: return PerformZExtCombine(N, DAG, Subtarget);
Elena Demikhovskydcabc7b2012-02-02 09:10:43 +000015114 case ISD::SIGN_EXTEND: return PerformSExtCombine(N, DAG, DCI, Subtarget);
Elena Demikhovsky3ae98152012-02-01 07:56:44 +000015115 case ISD::TRUNCATE: return PerformTruncateCombine(N, DAG, DCI);
Chris Lattnerc19d1c32010-12-19 22:08:31 +000015116 case X86ISD::SETCC: return PerformSETCCCombine(N, DAG);
Craig Topperb3982da2011-12-31 23:50:21 +000015117 case X86ISD::SHUFP: // Handle all target specific shuffles
Bruno Cardoso Lopesaace0f22010-09-04 02:36:07 +000015118 case X86ISD::PALIGN:
Craig Topper34671b82011-12-06 08:21:25 +000015119 case X86ISD::UNPCKH:
15120 case X86ISD::UNPCKL:
Bruno Cardoso Lopese8f279c2010-09-03 22:09:41 +000015121 case X86ISD::MOVHLPS:
15122 case X86ISD::MOVLHPS:
15123 case X86ISD::PSHUFD:
15124 case X86ISD::PSHUFHW:
15125 case X86ISD::PSHUFLW:
15126 case X86ISD::MOVSS:
15127 case X86ISD::MOVSD:
Craig Topper316cd2a2011-11-30 06:25:25 +000015128 case X86ISD::VPERMILP:
Craig Topperec24e612011-11-30 07:47:51 +000015129 case X86ISD::VPERM2X128:
Bruno Cardoso Lopes50b37c72011-08-15 21:45:54 +000015130 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, DCI,Subtarget);
Evan Cheng206ee9d2006-07-07 08:33:52 +000015131 }
15132
Dan Gohman475871a2008-07-27 21:46:04 +000015133 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +000015134}
15135
Evan Chenge5b51ac2010-04-17 06:13:15 +000015136/// isTypeDesirableForOp - Return true if the target has native support for
15137/// the specified value type and it is 'desirable' to use the type for the
15138/// given node type. e.g. On x86 i16 is legal, but undesirable since i16
15139/// instruction encodings are longer and some i16 instructions are slow.
15140bool X86TargetLowering::isTypeDesirableForOp(unsigned Opc, EVT VT) const {
15141 if (!isTypeLegal(VT))
15142 return false;
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015143 if (VT != MVT::i16)
Evan Chenge5b51ac2010-04-17 06:13:15 +000015144 return true;
15145
15146 switch (Opc) {
15147 default:
15148 return true;
Evan Cheng4c26e932010-04-19 19:29:22 +000015149 case ISD::LOAD:
15150 case ISD::SIGN_EXTEND:
15151 case ISD::ZERO_EXTEND:
15152 case ISD::ANY_EXTEND:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015153 case ISD::SHL:
Evan Chenge5b51ac2010-04-17 06:13:15 +000015154 case ISD::SRL:
15155 case ISD::SUB:
15156 case ISD::ADD:
15157 case ISD::MUL:
15158 case ISD::AND:
15159 case ISD::OR:
15160 case ISD::XOR:
15161 return false;
15162 }
15163}
15164
15165/// IsDesirableToPromoteOp - This method query the target whether it is
Evan Cheng64b7bf72010-04-16 06:14:10 +000015166/// beneficial for dag combiner to promote the specified node. If true, it
15167/// should return the desired promotion type by reference.
Evan Chenge5b51ac2010-04-17 06:13:15 +000015168bool X86TargetLowering::IsDesirableToPromoteOp(SDValue Op, EVT &PVT) const {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015169 EVT VT = Op.getValueType();
15170 if (VT != MVT::i16)
15171 return false;
15172
Evan Cheng4c26e932010-04-19 19:29:22 +000015173 bool Promote = false;
15174 bool Commute = false;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015175 switch (Op.getOpcode()) {
Evan Cheng4c26e932010-04-19 19:29:22 +000015176 default: break;
15177 case ISD::LOAD: {
15178 LoadSDNode *LD = cast<LoadSDNode>(Op);
15179 // If the non-extending load has a single use and it's not live out, then it
15180 // might be folded.
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015181 if (LD->getExtensionType() == ISD::NON_EXTLOAD /*&&
15182 Op.hasOneUse()*/) {
15183 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
15184 UE = Op.getNode()->use_end(); UI != UE; ++UI) {
15185 // The only case where we'd want to promote LOAD (rather then it being
15186 // promoted as an operand is when it's only use is liveout.
15187 if (UI->getOpcode() != ISD::CopyToReg)
15188 return false;
15189 }
15190 }
Evan Cheng4c26e932010-04-19 19:29:22 +000015191 Promote = true;
15192 break;
15193 }
15194 case ISD::SIGN_EXTEND:
15195 case ISD::ZERO_EXTEND:
15196 case ISD::ANY_EXTEND:
15197 Promote = true;
15198 break;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015199 case ISD::SHL:
Evan Cheng2bce5f4b2010-04-28 08:30:49 +000015200 case ISD::SRL: {
Evan Chenge5b51ac2010-04-17 06:13:15 +000015201 SDValue N0 = Op.getOperand(0);
15202 // Look out for (store (shl (load), x)).
Evan Chengc82c20b2010-04-24 04:44:57 +000015203 if (MayFoldLoad(N0) && MayFoldIntoStore(Op))
Evan Chenge5b51ac2010-04-17 06:13:15 +000015204 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015205 Promote = true;
Evan Chenge5b51ac2010-04-17 06:13:15 +000015206 break;
15207 }
Evan Cheng64b7bf72010-04-16 06:14:10 +000015208 case ISD::ADD:
15209 case ISD::MUL:
15210 case ISD::AND:
15211 case ISD::OR:
Evan Cheng4c26e932010-04-19 19:29:22 +000015212 case ISD::XOR:
15213 Commute = true;
15214 // fallthrough
15215 case ISD::SUB: {
Evan Cheng64b7bf72010-04-16 06:14:10 +000015216 SDValue N0 = Op.getOperand(0);
15217 SDValue N1 = Op.getOperand(1);
Evan Chengc82c20b2010-04-24 04:44:57 +000015218 if (!Commute && MayFoldLoad(N1))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015219 return false;
15220 // Avoid disabling potential load folding opportunities.
Evan Chengc82c20b2010-04-24 04:44:57 +000015221 if (MayFoldLoad(N0) && (!isa<ConstantSDNode>(N1) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015222 return false;
Evan Chengc82c20b2010-04-24 04:44:57 +000015223 if (MayFoldLoad(N1) && (!isa<ConstantSDNode>(N0) || MayFoldIntoStore(Op)))
Evan Cheng64b7bf72010-04-16 06:14:10 +000015224 return false;
Evan Cheng4c26e932010-04-19 19:29:22 +000015225 Promote = true;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015226 }
15227 }
15228
15229 PVT = MVT::i32;
Evan Cheng4c26e932010-04-19 19:29:22 +000015230 return Promote;
Evan Cheng64b7bf72010-04-16 06:14:10 +000015231}
15232
Evan Cheng60c07e12006-07-05 22:17:51 +000015233//===----------------------------------------------------------------------===//
15234// X86 Inline Assembly Support
15235//===----------------------------------------------------------------------===//
15236
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015237namespace {
15238 // Helper to match a string separated by whitespace.
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015239 bool matchAsmImpl(StringRef s, ArrayRef<const StringRef *> args) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015240 s = s.substr(s.find_first_not_of(" \t")); // Skip leading whitespace.
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015241
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015242 for (unsigned i = 0, e = args.size(); i != e; ++i) {
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015243 StringRef piece(*args[i]);
15244 if (!s.startswith(piece)) // Check if the piece matches.
15245 return false;
15246
15247 s = s.substr(piece.size());
15248 StringRef::size_type pos = s.find_first_not_of(" \t");
15249 if (pos == 0) // We matched a prefix.
15250 return false;
15251
15252 s = s.substr(pos);
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015253 }
15254
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015255 return s.empty();
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015256 }
Benjamin Kramer0581ed72011-12-18 20:51:31 +000015257 const VariadicFunction1<bool, StringRef, StringRef, matchAsmImpl> matchAsm={};
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015258}
15259
Chris Lattnerb8105652009-07-20 17:51:36 +000015260bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
15261 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
Chris Lattnerb8105652009-07-20 17:51:36 +000015262
15263 std::string AsmStr = IA->getAsmString();
15264
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015265 IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
15266 if (!Ty || Ty->getBitWidth() % 16 != 0)
15267 return false;
15268
Chris Lattnerb8105652009-07-20 17:51:36 +000015269 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
Benjamin Kramerd4f19592010-01-11 18:03:24 +000015270 SmallVector<StringRef, 4> AsmPieces;
Peter Collingbourne98361182010-11-13 19:54:23 +000015271 SplitString(AsmStr, AsmPieces, ";\n");
Chris Lattnerb8105652009-07-20 17:51:36 +000015272
15273 switch (AsmPieces.size()) {
15274 default: return false;
15275 case 1:
Chris Lattner7a2bdde2011-04-15 05:18:47 +000015276 // FIXME: this should verify that we are targeting a 486 or better. If not,
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015277 // we will turn this bswap into something that will be lowered to logical
15278 // ops instead of emitting the bswap asm. For now, we don't support 486 or
15279 // lower so don't worry about this.
Chris Lattnerb8105652009-07-20 17:51:36 +000015280 // bswap $0
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015281 if (matchAsm(AsmPieces[0], "bswap", "$0") ||
15282 matchAsm(AsmPieces[0], "bswapl", "$0") ||
15283 matchAsm(AsmPieces[0], "bswapq", "$0") ||
15284 matchAsm(AsmPieces[0], "bswap", "${0:q}") ||
15285 matchAsm(AsmPieces[0], "bswapl", "${0:q}") ||
15286 matchAsm(AsmPieces[0], "bswapq", "${0:q}")) {
Chris Lattnerb8105652009-07-20 17:51:36 +000015287 // No need to check constraints, nothing other than the equivalent of
15288 // "=r,0" would be valid here.
Evan Cheng55d42002011-01-08 01:24:27 +000015289 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015290 }
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015291
Chris Lattnerb8105652009-07-20 17:51:36 +000015292 // rorw $$8, ${0:w} --> llvm.bswap.i16
Duncan Sandsb0bc6c32010-02-15 16:12:20 +000015293 if (CI->getType()->isIntegerTy(16) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015294 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015295 (matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") ||
15296 matchAsm(AsmPieces[0], "rolw", "$$8,", "${0:w}"))) {
Dan Gohman0ef701e2010-03-04 19:58:08 +000015297 AsmPieces.clear();
Evan Cheng55d42002011-01-08 01:24:27 +000015298 const std::string &ConstraintsStr = IA->getConstraintString();
15299 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
Dan Gohman0ef701e2010-03-04 19:58:08 +000015300 std::sort(AsmPieces.begin(), AsmPieces.end());
15301 if (AsmPieces.size() == 4 &&
15302 AsmPieces[0] == "~{cc}" &&
15303 AsmPieces[1] == "~{dirflag}" &&
15304 AsmPieces[2] == "~{flags}" &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015305 AsmPieces[3] == "~{fpsr}")
15306 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015307 }
15308 break;
15309 case 3:
Peter Collingbourne948cf022010-11-13 19:54:30 +000015310 if (CI->getType()->isIntegerTy(32) &&
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015311 IA->getConstraintString().compare(0, 5, "=r,0,") == 0 &&
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015312 matchAsm(AsmPieces[0], "rorw", "$$8,", "${0:w}") &&
15313 matchAsm(AsmPieces[1], "rorl", "$$16,", "$0") &&
15314 matchAsm(AsmPieces[2], "rorw", "$$8,", "${0:w}")) {
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015315 AsmPieces.clear();
15316 const std::string &ConstraintsStr = IA->getConstraintString();
15317 SplitString(StringRef(ConstraintsStr).substr(5), AsmPieces, ",");
15318 std::sort(AsmPieces.begin(), AsmPieces.end());
15319 if (AsmPieces.size() == 4 &&
15320 AsmPieces[0] == "~{cc}" &&
15321 AsmPieces[1] == "~{dirflag}" &&
15322 AsmPieces[2] == "~{flags}" &&
15323 AsmPieces[3] == "~{fpsr}")
15324 return IntrinsicLowering::LowerToByteSwap(CI);
Peter Collingbourne948cf022010-11-13 19:54:30 +000015325 }
Evan Cheng55d42002011-01-08 01:24:27 +000015326
15327 if (CI->getType()->isIntegerTy(64)) {
15328 InlineAsm::ConstraintInfoVector Constraints = IA->ParseConstraints();
15329 if (Constraints.size() >= 2 &&
15330 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
15331 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
15332 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
Benjamin Kramer2ea4cdb2011-12-18 19:59:20 +000015333 if (matchAsm(AsmPieces[0], "bswap", "%eax") &&
15334 matchAsm(AsmPieces[1], "bswap", "%edx") &&
15335 matchAsm(AsmPieces[2], "xchgl", "%eax,", "%edx"))
Benjamin Kramere6cddb72011-12-17 14:36:05 +000015336 return IntrinsicLowering::LowerToByteSwap(CI);
Chris Lattnerb8105652009-07-20 17:51:36 +000015337 }
15338 }
15339 break;
15340 }
15341 return false;
15342}
15343
15344
15345
Chris Lattnerf4dff842006-07-11 02:54:03 +000015346/// getConstraintType - Given a constraint letter, return the type of
15347/// constraint it is for this target.
15348X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +000015349X86TargetLowering::getConstraintType(const std::string &Constraint) const {
15350 if (Constraint.size() == 1) {
15351 switch (Constraint[0]) {
Chris Lattner4234f572007-03-25 02:14:49 +000015352 case 'R':
Chris Lattner4234f572007-03-25 02:14:49 +000015353 case 'q':
15354 case 'Q':
John Thompson44ab89e2010-10-29 17:29:13 +000015355 case 'f':
15356 case 't':
15357 case 'u':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +000015358 case 'y':
John Thompson44ab89e2010-10-29 17:29:13 +000015359 case 'x':
Chris Lattner4234f572007-03-25 02:14:49 +000015360 case 'Y':
Eric Christopher31b5f002011-07-07 22:29:07 +000015361 case 'l':
Chris Lattner4234f572007-03-25 02:14:49 +000015362 return C_RegisterClass;
John Thompson44ab89e2010-10-29 17:29:13 +000015363 case 'a':
15364 case 'b':
15365 case 'c':
15366 case 'd':
15367 case 'S':
15368 case 'D':
15369 case 'A':
15370 return C_Register;
15371 case 'I':
15372 case 'J':
15373 case 'K':
15374 case 'L':
15375 case 'M':
15376 case 'N':
15377 case 'G':
15378 case 'C':
Dale Johannesen78e3e522009-02-12 20:58:09 +000015379 case 'e':
15380 case 'Z':
15381 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +000015382 default:
15383 break;
15384 }
Chris Lattnerf4dff842006-07-11 02:54:03 +000015385 }
Chris Lattner4234f572007-03-25 02:14:49 +000015386 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +000015387}
15388
John Thompson44ab89e2010-10-29 17:29:13 +000015389/// Examine constraint type and operand type and determine a weight value.
John Thompsoneac6e1d2010-09-13 18:15:37 +000015390/// This object must already have been set up with the operand type
15391/// and the current alternative constraint selected.
John Thompson44ab89e2010-10-29 17:29:13 +000015392TargetLowering::ConstraintWeight
15393 X86TargetLowering::getSingleConstraintMatchWeight(
John Thompsoneac6e1d2010-09-13 18:15:37 +000015394 AsmOperandInfo &info, const char *constraint) const {
John Thompson44ab89e2010-10-29 17:29:13 +000015395 ConstraintWeight weight = CW_Invalid;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015396 Value *CallOperandVal = info.CallOperandVal;
15397 // If we don't have a value, we can't do a match,
15398 // but allow it at the lowest weight.
15399 if (CallOperandVal == NULL)
John Thompson44ab89e2010-10-29 17:29:13 +000015400 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +000015401 Type *type = CallOperandVal->getType();
John Thompsoneac6e1d2010-09-13 18:15:37 +000015402 // Look at the constraint type.
15403 switch (*constraint) {
15404 default:
John Thompson44ab89e2010-10-29 17:29:13 +000015405 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
15406 case 'R':
15407 case 'q':
15408 case 'Q':
15409 case 'a':
15410 case 'b':
15411 case 'c':
15412 case 'd':
15413 case 'S':
15414 case 'D':
15415 case 'A':
15416 if (CallOperandVal->getType()->isIntegerTy())
15417 weight = CW_SpecificReg;
15418 break;
15419 case 'f':
15420 case 't':
15421 case 'u':
15422 if (type->isFloatingPointTy())
15423 weight = CW_SpecificReg;
15424 break;
15425 case 'y':
Chris Lattner2a786eb2010-12-19 20:19:20 +000015426 if (type->isX86_MMXTy() && Subtarget->hasMMX())
John Thompson44ab89e2010-10-29 17:29:13 +000015427 weight = CW_SpecificReg;
15428 break;
15429 case 'x':
15430 case 'Y':
Craig Topper1accb7e2012-01-10 06:54:16 +000015431 if (((type->getPrimitiveSizeInBits() == 128) && Subtarget->hasSSE1()) ||
Eric Christopher55487552012-01-07 01:02:09 +000015432 ((type->getPrimitiveSizeInBits() == 256) && Subtarget->hasAVX()))
John Thompson44ab89e2010-10-29 17:29:13 +000015433 weight = CW_Register;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015434 break;
15435 case 'I':
15436 if (ConstantInt *C = dyn_cast<ConstantInt>(info.CallOperandVal)) {
15437 if (C->getZExtValue() <= 31)
John Thompson44ab89e2010-10-29 17:29:13 +000015438 weight = CW_Constant;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015439 }
15440 break;
John Thompson44ab89e2010-10-29 17:29:13 +000015441 case 'J':
15442 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15443 if (C->getZExtValue() <= 63)
15444 weight = CW_Constant;
15445 }
15446 break;
15447 case 'K':
15448 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15449 if ((C->getSExtValue() >= -0x80) && (C->getSExtValue() <= 0x7f))
15450 weight = CW_Constant;
15451 }
15452 break;
15453 case 'L':
15454 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15455 if ((C->getZExtValue() == 0xff) || (C->getZExtValue() == 0xffff))
15456 weight = CW_Constant;
15457 }
15458 break;
15459 case 'M':
15460 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15461 if (C->getZExtValue() <= 3)
15462 weight = CW_Constant;
15463 }
15464 break;
15465 case 'N':
15466 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15467 if (C->getZExtValue() <= 0xff)
15468 weight = CW_Constant;
15469 }
15470 break;
15471 case 'G':
15472 case 'C':
15473 if (dyn_cast<ConstantFP>(CallOperandVal)) {
15474 weight = CW_Constant;
15475 }
15476 break;
15477 case 'e':
15478 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15479 if ((C->getSExtValue() >= -0x80000000LL) &&
15480 (C->getSExtValue() <= 0x7fffffffLL))
15481 weight = CW_Constant;
15482 }
15483 break;
15484 case 'Z':
15485 if (ConstantInt *C = dyn_cast<ConstantInt>(CallOperandVal)) {
15486 if (C->getZExtValue() <= 0xffffffff)
15487 weight = CW_Constant;
15488 }
15489 break;
John Thompsoneac6e1d2010-09-13 18:15:37 +000015490 }
15491 return weight;
15492}
15493
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015494/// LowerXConstraint - try to replace an X constraint, which matches anything,
15495/// with another that has more specific requirements based on the type of the
15496/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +000015497const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +000015498LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +000015499 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
15500 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +000015501 if (ConstraintVT.isFloatingPoint()) {
Craig Topper1accb7e2012-01-10 06:54:16 +000015502 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +000015503 return "Y";
Craig Topper1accb7e2012-01-10 06:54:16 +000015504 if (Subtarget->hasSSE1())
Chris Lattner5e764232008-04-26 23:02:14 +000015505 return "x";
15506 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015507
Chris Lattner5e764232008-04-26 23:02:14 +000015508 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +000015509}
15510
Chris Lattner48884cd2007-08-25 00:47:38 +000015511/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
15512/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +000015513void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +000015514 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +000015515 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +000015516 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +000015517 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +000015518
Eric Christopher100c8332011-06-02 23:16:42 +000015519 // Only support length 1 constraints for now.
15520 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +000015521
Eric Christopher100c8332011-06-02 23:16:42 +000015522 char ConstraintLetter = Constraint[0];
15523 switch (ConstraintLetter) {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015524 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +000015525 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +000015526 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015527 if (C->getZExtValue() <= 31) {
15528 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015529 break;
15530 }
Devang Patel84f7fd22007-03-17 00:13:28 +000015531 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015532 return;
Evan Cheng364091e2008-09-22 23:57:37 +000015533 case 'J':
15534 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015535 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +000015536 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15537 break;
15538 }
15539 }
15540 return;
15541 case 'K':
15542 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +000015543 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +000015544 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15545 break;
15546 }
15547 }
15548 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +000015549 case 'N':
15550 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +000015551 if (C->getZExtValue() <= 255) {
15552 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +000015553 break;
15554 }
Chris Lattner188b9fe2007-03-25 01:57:35 +000015555 }
Chris Lattner48884cd2007-08-25 00:47:38 +000015556 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +000015557 case 'e': {
15558 // 32-bit signed value
15559 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015560 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15561 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015562 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015563 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +000015564 break;
15565 }
15566 // FIXME gcc accepts some relocatable values here too, but only in certain
15567 // memory models; it's complicated.
15568 }
15569 return;
15570 }
15571 case 'Z': {
15572 // 32-bit unsigned value
15573 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohman7720cb32010-06-18 14:01:07 +000015574 if (ConstantInt::isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
15575 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015576 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
15577 break;
15578 }
15579 }
15580 // FIXME gcc accepts some relocatable values here too, but only in certain
15581 // memory models; it's complicated.
15582 return;
15583 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015584 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015585 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +000015586 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +000015587 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +000015588 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +000015589 break;
15590 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015591
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015592 // In any sort of PIC mode addresses need to be computed at runtime by
15593 // adding in a register or some sort of table lookup. These can't
15594 // be used as immediates.
Dale Johannesene2b448c2010-07-06 23:27:00 +000015595 if (Subtarget->isPICStyleGOT() || Subtarget->isPICStyleStubPIC())
Dale Johannesene5ff9ef2010-06-24 20:14:51 +000015596 return;
15597
Chris Lattnerdc43a882007-05-03 16:52:29 +000015598 // If we are in non-pic codegen mode, we allow the address of a global (with
15599 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +000015600 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015601 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +000015602
Chris Lattner49921962009-05-08 18:23:14 +000015603 // Match either (GA), (GA+C), (GA+C1+C2), etc.
15604 while (1) {
15605 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
15606 Offset += GA->getOffset();
15607 break;
15608 } else if (Op.getOpcode() == ISD::ADD) {
15609 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15610 Offset += C->getZExtValue();
15611 Op = Op.getOperand(0);
15612 continue;
15613 }
15614 } else if (Op.getOpcode() == ISD::SUB) {
15615 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
15616 Offset += -C->getZExtValue();
15617 Op = Op.getOperand(0);
15618 continue;
15619 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015620 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015621
Chris Lattner49921962009-05-08 18:23:14 +000015622 // Otherwise, this isn't something we can handle, reject it.
15623 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +000015624 }
Eric Christopherfd179292009-08-27 18:07:15 +000015625
Dan Gohman46510a72010-04-15 01:51:59 +000015626 const GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015627 // If we require an extra load to get this address, as in PIC mode, we
15628 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +000015629 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
15630 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +000015631 return;
Scott Michelfdc40a02009-02-17 22:15:04 +000015632
Devang Patel0d881da2010-07-06 22:08:15 +000015633 Result = DAG.getTargetGlobalAddress(GV, Op.getDebugLoc(),
15634 GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +000015635 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015636 }
Chris Lattnerdc43a882007-05-03 16:52:29 +000015637 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015638
Gabor Greifba36cb52008-08-28 21:40:38 +000015639 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +000015640 Ops.push_back(Result);
15641 return;
15642 }
Dale Johannesen1784d162010-06-25 21:55:36 +000015643 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +000015644}
15645
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015646std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +000015647X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +000015648 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +000015649 // First, see if this is a constraint that directly corresponds to an LLVM
15650 // register class.
15651 if (Constraint.size() == 1) {
15652 // GCC Constraint Letters
15653 switch (Constraint[0]) {
15654 default: break;
Eric Christopherd176af82011-06-29 17:23:50 +000015655 // TODO: Slight differences here in allocation order and leaving
15656 // RIP in the class. Do they matter any more here than they do
15657 // in the normal allocation?
15658 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
15659 if (Subtarget->is64Bit()) {
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015660 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015661 return std::make_pair(0U, X86::GR32RegisterClass);
15662 else if (VT == MVT::i16)
15663 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015664 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015665 return std::make_pair(0U, X86::GR8RegisterClass);
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015666 else if (VT == MVT::i64 || VT == MVT::f64)
Eric Christopherd176af82011-06-29 17:23:50 +000015667 return std::make_pair(0U, X86::GR64RegisterClass);
15668 break;
15669 }
15670 // 32-bit fallthrough
15671 case 'Q': // Q_REGS
Nick Lewycky9bf45d02011-07-08 00:19:27 +000015672 if (VT == MVT::i32 || VT == MVT::f32)
Eric Christopherd176af82011-06-29 17:23:50 +000015673 return std::make_pair(0U, X86::GR32_ABCDRegisterClass);
15674 else if (VT == MVT::i16)
15675 return std::make_pair(0U, X86::GR16_ABCDRegisterClass);
Eric Christopher5427ede2011-07-14 20:13:52 +000015676 else if (VT == MVT::i8 || VT == MVT::i1)
Eric Christopherd176af82011-06-29 17:23:50 +000015677 return std::make_pair(0U, X86::GR8_ABCD_LRegisterClass);
15678 else if (VT == MVT::i64)
15679 return std::make_pair(0U, X86::GR64_ABCDRegisterClass);
15680 break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015681 case 'r': // GENERAL_REGS
Chris Lattner0f65cad2007-04-09 05:49:22 +000015682 case 'l': // INDEX_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015683 if (VT == MVT::i8 || VT == MVT::i1)
Chris Lattner0f65cad2007-04-09 05:49:22 +000015684 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015685 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +000015686 return std::make_pair(0U, X86::GR16RegisterClass);
Eric Christopher2bbecd82011-05-19 21:33:47 +000015687 if (VT == MVT::i32 || VT == MVT::f32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +000015688 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +000015689 return std::make_pair(0U, X86::GR64RegisterClass);
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015690 case 'R': // LEGACY_REGS
Eric Christopher5427ede2011-07-14 20:13:52 +000015691 if (VT == MVT::i8 || VT == MVT::i1)
Dale Johannesen5f3663e2009-10-07 22:47:20 +000015692 return std::make_pair(0U, X86::GR8_NOREXRegisterClass);
15693 if (VT == MVT::i16)
15694 return std::make_pair(0U, X86::GR16_NOREXRegisterClass);
15695 if (VT == MVT::i32 || !Subtarget->is64Bit())
15696 return std::make_pair(0U, X86::GR32_NOREXRegisterClass);
15697 return std::make_pair(0U, X86::GR64_NOREXRegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015698 case 'f': // FP Stack registers.
15699 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
15700 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +000015701 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015702 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015703 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +000015704 return std::make_pair(0U, X86::RFP64RegisterClass);
15705 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +000015706 case 'y': // MMX_REGS if MMX allowed.
15707 if (!Subtarget->hasMMX()) break;
15708 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015709 case 'Y': // SSE_REGS if SSE2 allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015710 if (!Subtarget->hasSSE2()) break;
Chris Lattner0f65cad2007-04-09 05:49:22 +000015711 // FALL THROUGH.
Eric Christopher55487552012-01-07 01:02:09 +000015712 case 'x': // SSE_REGS if SSE1 allowed or AVX_REGS if AVX allowed
Craig Topper1accb7e2012-01-10 06:54:16 +000015713 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +000015714
Owen Anderson825b72b2009-08-11 20:47:22 +000015715 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +000015716 default: break;
15717 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015718 case MVT::f32:
15719 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +000015720 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +000015721 case MVT::f64:
15722 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +000015723 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +000015724 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +000015725 case MVT::v16i8:
15726 case MVT::v8i16:
15727 case MVT::v4i32:
15728 case MVT::v2i64:
15729 case MVT::v4f32:
15730 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +000015731 return std::make_pair(0U, X86::VR128RegisterClass);
Eric Christopher55487552012-01-07 01:02:09 +000015732 // AVX types.
15733 case MVT::v32i8:
15734 case MVT::v16i16:
15735 case MVT::v8i32:
15736 case MVT::v4i64:
15737 case MVT::v8f32:
15738 case MVT::v4f64:
15739 return std::make_pair(0U, X86::VR256RegisterClass);
15740
Chris Lattner0f65cad2007-04-09 05:49:22 +000015741 }
Chris Lattnerad043e82007-04-09 05:11:28 +000015742 break;
15743 }
15744 }
Scott Michelfdc40a02009-02-17 22:15:04 +000015745
Chris Lattnerf76d1802006-07-31 23:26:50 +000015746 // Use the default implementation in TargetLowering to convert the register
15747 // constraint into a member of a register class.
15748 std::pair<unsigned, const TargetRegisterClass*> Res;
15749 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +000015750
15751 // Not found as a standard register?
15752 if (Res.second == 0) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015753 // Map st(0) -> st(7) -> ST0
15754 if (Constraint.size() == 7 && Constraint[0] == '{' &&
15755 tolower(Constraint[1]) == 's' &&
15756 tolower(Constraint[2]) == 't' &&
15757 Constraint[3] == '(' &&
15758 (Constraint[4] >= '0' && Constraint[4] <= '7') &&
15759 Constraint[5] == ')' &&
15760 Constraint[6] == '}') {
Daniel Dunbara279bc32009-09-20 02:20:51 +000015761
Chris Lattner56d77c72009-09-13 22:41:48 +000015762 Res.first = X86::ST0+Constraint[4]-'0';
15763 Res.second = X86::RFP80RegisterClass;
15764 return Res;
15765 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015766
Chris Lattner56d77c72009-09-13 22:41:48 +000015767 // GCC allows "st(0)" to be called just plain "st".
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015768 if (StringRef("{st}").equals_lower(Constraint)) {
Chris Lattner1a60aa72006-10-31 19:42:44 +000015769 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +000015770 Res.second = X86::RFP80RegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015771 return Res;
Chris Lattner1a60aa72006-10-31 19:42:44 +000015772 }
Chris Lattner56d77c72009-09-13 22:41:48 +000015773
15774 // flags -> EFLAGS
Benjamin Kramer05872ea2009-11-12 20:36:59 +000015775 if (StringRef("{flags}").equals_lower(Constraint)) {
Chris Lattner56d77c72009-09-13 22:41:48 +000015776 Res.first = X86::EFLAGS;
15777 Res.second = X86::CCRRegisterClass;
15778 return Res;
15779 }
Daniel Dunbara279bc32009-09-20 02:20:51 +000015780
Dale Johannesen330169f2008-11-13 21:52:36 +000015781 // 'A' means EAX + EDX.
15782 if (Constraint == "A") {
15783 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +000015784 Res.second = X86::GR32_ADRegisterClass;
Chris Lattner56d77c72009-09-13 22:41:48 +000015785 return Res;
Dale Johannesen330169f2008-11-13 21:52:36 +000015786 }
Chris Lattner1a60aa72006-10-31 19:42:44 +000015787 return Res;
15788 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015789
Chris Lattnerf76d1802006-07-31 23:26:50 +000015790 // Otherwise, check to see if this is a register class of the wrong value
15791 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
15792 // turn into {ax},{dx}.
15793 if (Res.second->hasType(VT))
15794 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015795
Chris Lattnerf76d1802006-07-31 23:26:50 +000015796 // All of the single-register GCC register classes map their values onto
15797 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
15798 // really want an 8-bit or 32-bit register, map to the appropriate register
15799 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +000015800 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +000015801 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015802 unsigned DestReg = 0;
15803 switch (Res.first) {
15804 default: break;
15805 case X86::AX: DestReg = X86::AL; break;
15806 case X86::DX: DestReg = X86::DL; break;
15807 case X86::CX: DestReg = X86::CL; break;
15808 case X86::BX: DestReg = X86::BL; break;
15809 }
15810 if (DestReg) {
15811 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015812 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015813 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015814 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015815 unsigned DestReg = 0;
15816 switch (Res.first) {
15817 default: break;
15818 case X86::AX: DestReg = X86::EAX; break;
15819 case X86::DX: DestReg = X86::EDX; break;
15820 case X86::CX: DestReg = X86::ECX; break;
15821 case X86::BX: DestReg = X86::EBX; break;
15822 case X86::SI: DestReg = X86::ESI; break;
15823 case X86::DI: DestReg = X86::EDI; break;
15824 case X86::BP: DestReg = X86::EBP; break;
15825 case X86::SP: DestReg = X86::ESP; break;
15826 }
15827 if (DestReg) {
15828 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015829 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015830 }
Owen Anderson825b72b2009-08-11 20:47:22 +000015831 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +000015832 unsigned DestReg = 0;
15833 switch (Res.first) {
15834 default: break;
15835 case X86::AX: DestReg = X86::RAX; break;
15836 case X86::DX: DestReg = X86::RDX; break;
15837 case X86::CX: DestReg = X86::RCX; break;
15838 case X86::BX: DestReg = X86::RBX; break;
15839 case X86::SI: DestReg = X86::RSI; break;
15840 case X86::DI: DestReg = X86::RDI; break;
15841 case X86::BP: DestReg = X86::RBP; break;
15842 case X86::SP: DestReg = X86::RSP; break;
15843 }
15844 if (DestReg) {
15845 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +000015846 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +000015847 }
Chris Lattnerf76d1802006-07-31 23:26:50 +000015848 }
Chris Lattner6ba50a92008-08-26 06:19:02 +000015849 } else if (Res.second == X86::FR32RegisterClass ||
15850 Res.second == X86::FR64RegisterClass ||
15851 Res.second == X86::VR128RegisterClass) {
15852 // Handle references to XMM physical registers that got mapped into the
15853 // wrong class. This can happen with constraints like {xmm0} where the
15854 // target independent register mapper will just pick the first match it can
15855 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +000015856 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015857 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +000015858 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +000015859 Res.second = X86::FR64RegisterClass;
15860 else if (X86::VR128RegisterClass->hasType(VT))
15861 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +000015862 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +000015863
Chris Lattnerf76d1802006-07-31 23:26:50 +000015864 return Res;
15865}