blob: 8bdad5a4ff3546faf075962ca1f1e7040b42dce5 [file] [log] [blame]
Jim Grosbach7842a742012-02-17 17:35:10 +00001//===-- LiveRangeEdit.cpp - Basic tools for editing a register live range -===//
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// The LiveRangeEdit class represents changes done to a virtual register when it
11// is spilled or split.
12//===----------------------------------------------------------------------===//
13
Jakob Stoklund Olesencf610d02011-03-29 17:47:02 +000014#define DEBUG_TYPE "regalloc"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000015#include "VirtRegMap.h"
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +000016#include "llvm/ADT/SetVector.h"
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +000017#include "llvm/ADT/Statistic.h"
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +000018#include "llvm/CodeGen/CalcSpillWeights.h"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Pete Cooper789d5d82012-04-02 22:44:18 +000020#include "llvm/CodeGen/LiveRangeEdit.h"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000021#include "llvm/CodeGen/MachineRegisterInfo.h"
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000022#include "llvm/Target/TargetInstrInfo.h"
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +000023#include "llvm/Support/Debug.h"
24#include "llvm/Support/raw_ostream.h"
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000025
26using namespace llvm;
27
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +000028STATISTIC(NumDCEDeleted, "Number of instructions deleted by DCE");
29STATISTIC(NumDCEFoldedLoads, "Number of single use loads folded after DCE");
30STATISTIC(NumFracRanges, "Number of live ranges fractured by DCE");
31
David Blaikie2d24e2a2011-12-20 02:50:00 +000032void LiveRangeEdit::Delegate::anchor() { }
33
Pete Cooper8a06af92012-04-02 22:22:53 +000034LiveInterval &LiveRangeEdit::createFrom(unsigned OldReg) {
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +000035 unsigned VReg = MRI.createVirtualRegister(MRI.getRegClass(OldReg));
Pete Cooper2e267ae2012-04-03 00:28:46 +000036 if (VRM) {
37 VRM->grow();
38 VRM->setIsSplitFromReg(VReg, VRM->getOriginal(OldReg));
39 }
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +000040 LiveInterval &LI = LIS.getOrCreateInterval(VReg);
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000041 NewRegs.push_back(&LI);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +000042 return LI;
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000043}
44
Jakob Stoklund Olesen3b7d9172011-04-20 22:14:20 +000045bool LiveRangeEdit::checkRematerializable(VNInfo *VNI,
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000046 const MachineInstr *DefMI,
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000047 AliasAnalysis *aa) {
48 assert(DefMI && "Missing instruction");
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000049 ScannedRemattable = true;
Pete Cooper8a06af92012-04-02 22:22:53 +000050 if (!TII.isTriviallyReMaterializable(DefMI, aa))
Jakob Stoklund Olesen3b7d9172011-04-20 22:14:20 +000051 return false;
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000052 Remattable.insert(VNI);
Jakob Stoklund Olesen3b7d9172011-04-20 22:14:20 +000053 return true;
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000054}
55
Pete Cooper8a06af92012-04-02 22:22:53 +000056void LiveRangeEdit::scanRemattable(AliasAnalysis *aa) {
Jakob Stoklund Olesen20942dc2012-05-19 05:25:46 +000057 for (LiveInterval::vni_iterator I = getParent().vni_begin(),
58 E = getParent().vni_end(); I != E; ++I) {
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000059 VNInfo *VNI = *I;
60 if (VNI->isUnused())
61 continue;
Pete Cooper8a06af92012-04-02 22:22:53 +000062 MachineInstr *DefMI = LIS.getInstructionFromIndex(VNI->def);
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000063 if (!DefMI)
64 continue;
Pete Cooper8a06af92012-04-02 22:22:53 +000065 checkRematerializable(VNI, DefMI, aa);
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000066 }
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000067 ScannedRemattable = true;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000068}
69
Pete Cooper8a06af92012-04-02 22:22:53 +000070bool LiveRangeEdit::anyRematerializable(AliasAnalysis *aa) {
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000071 if (!ScannedRemattable)
Pete Cooper8a06af92012-04-02 22:22:53 +000072 scanRemattable(aa);
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +000073 return !Remattable.empty();
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +000074}
75
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000076/// allUsesAvailableAt - Return true if all registers used by OrigMI at
77/// OrigIdx are also available with the same value at UseIdx.
78bool LiveRangeEdit::allUsesAvailableAt(const MachineInstr *OrigMI,
79 SlotIndex OrigIdx,
Pete Cooper8a06af92012-04-02 22:22:53 +000080 SlotIndex UseIdx) {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +000081 OrigIdx = OrigIdx.getRegSlot(true);
82 UseIdx = UseIdx.getRegSlot(true);
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000083 for (unsigned i = 0, e = OrigMI->getNumOperands(); i != e; ++i) {
84 const MachineOperand &MO = OrigMI->getOperand(i);
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +000085 if (!MO.isReg() || !MO.getReg() || MO.isDef())
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000086 continue;
87 // Reserved registers are OK.
Pete Cooper8a06af92012-04-02 22:22:53 +000088 if (MO.isUndef() || !LIS.hasInterval(MO.getReg()))
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000089 continue;
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000090
Pete Cooper8a06af92012-04-02 22:22:53 +000091 LiveInterval &li = LIS.getInterval(MO.getReg());
Jakob Stoklund Olesena17768f2010-10-14 23:49:52 +000092 const VNInfo *OVNI = li.getVNInfoAt(OrigIdx);
93 if (!OVNI)
94 continue;
95 if (OVNI != li.getVNInfoAt(UseIdx))
96 return false;
97 }
98 return true;
99}
100
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000101bool LiveRangeEdit::canRematerializeAt(Remat &RM,
102 SlotIndex UseIdx,
Pete Cooper8a06af92012-04-02 22:22:53 +0000103 bool cheapAsAMove) {
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000104 assert(ScannedRemattable && "Call anyRematerializable first");
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000105
106 // Use scanRemattable info.
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000107 if (!Remattable.count(RM.ParentVNI))
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000108 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000109
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000110 // No defining instruction provided.
111 SlotIndex DefIdx;
112 if (RM.OrigMI)
Pete Cooper8a06af92012-04-02 22:22:53 +0000113 DefIdx = LIS.getInstructionIndex(RM.OrigMI);
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000114 else {
115 DefIdx = RM.ParentVNI->def;
Pete Cooper8a06af92012-04-02 22:22:53 +0000116 RM.OrigMI = LIS.getInstructionFromIndex(DefIdx);
Jakob Stoklund Olesen2ef661b2011-03-29 03:12:02 +0000117 assert(RM.OrigMI && "No defining instruction for remattable value");
118 }
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000119
120 // If only cheap remats were requested, bail out early.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000121 if (cheapAsAMove && !RM.OrigMI->isAsCheapAsAMove())
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000122 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000123
124 // Verify that all used registers are available with the same values.
Pete Cooper8a06af92012-04-02 22:22:53 +0000125 if (!allUsesAvailableAt(RM.OrigMI, DefIdx, UseIdx))
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000126 return false;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000127
Jakob Stoklund Olesenb80e9732010-11-10 01:05:12 +0000128 return true;
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000129}
130
131SlotIndex LiveRangeEdit::rematerializeAt(MachineBasicBlock &MBB,
132 MachineBasicBlock::iterator MI,
133 unsigned DestReg,
134 const Remat &RM,
Jakob Stoklund Olesenbb30dd42011-05-02 05:29:58 +0000135 const TargetRegisterInfo &tri,
136 bool Late) {
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000137 assert(RM.OrigMI && "Invalid remat");
Pete Cooper8a06af92012-04-02 22:22:53 +0000138 TII.reMaterialize(MBB, MI, DestReg, 0, RM.OrigMI, tri);
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000139 Rematted.insert(RM.ParentVNI);
Pete Cooper8a06af92012-04-02 22:22:53 +0000140 return LIS.getSlotIndexes()->insertMachineInstrInMaps(--MI, Late)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000141 .getRegSlot();
Jakob Stoklund Olesen080c3162010-10-20 22:00:51 +0000142}
143
Pete Cooper8a06af92012-04-02 22:22:53 +0000144void LiveRangeEdit::eraseVirtReg(unsigned Reg) {
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000145 if (TheDelegate && TheDelegate->LRE_CanEraseVirtReg(Reg))
Jakob Stoklund Olesen7792e982011-03-13 01:23:11 +0000146 LIS.removeInterval(Reg);
147}
148
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000149bool LiveRangeEdit::foldAsLoad(LiveInterval *LI,
Pete Cooper8a06af92012-04-02 22:22:53 +0000150 SmallVectorImpl<MachineInstr*> &Dead) {
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000151 MachineInstr *DefMI = 0, *UseMI = 0;
152
153 // Check that there is a single def and a single use.
154 for (MachineRegisterInfo::reg_nodbg_iterator I = MRI.reg_nodbg_begin(LI->reg),
155 E = MRI.reg_nodbg_end(); I != E; ++I) {
156 MachineOperand &MO = I.getOperand();
157 MachineInstr *MI = MO.getParent();
158 if (MO.isDef()) {
159 if (DefMI && DefMI != MI)
160 return false;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000161 if (!MI->canFoldAsLoad())
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000162 return false;
163 DefMI = MI;
164 } else if (!MO.isUndef()) {
165 if (UseMI && UseMI != MI)
166 return false;
167 // FIXME: Targets don't know how to fold subreg uses.
168 if (MO.getSubReg())
169 return false;
170 UseMI = MI;
171 }
172 }
173 if (!DefMI || !UseMI)
174 return false;
175
176 DEBUG(dbgs() << "Try to fold single def: " << *DefMI
177 << " into single use: " << *UseMI);
178
179 SmallVector<unsigned, 8> Ops;
180 if (UseMI->readsWritesVirtualRegister(LI->reg, &Ops).second)
181 return false;
182
183 MachineInstr *FoldMI = TII.foldMemoryOperand(UseMI, Ops, DefMI);
184 if (!FoldMI)
185 return false;
186 DEBUG(dbgs() << " folded: " << *FoldMI);
187 LIS.ReplaceMachineInstrInMaps(UseMI, FoldMI);
188 UseMI->eraseFromParent();
189 DefMI->addRegisterDead(LI->reg, 0);
190 Dead.push_back(DefMI);
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +0000191 ++NumDCEFoldedLoads;
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000192 return true;
193}
194
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000195void LiveRangeEdit::eliminateDeadDefs(SmallVectorImpl<MachineInstr*> &Dead,
Pete Cooper4777ebb2011-12-12 22:16:27 +0000196 ArrayRef<unsigned> RegsBeingSpilled) {
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000197 SetVector<LiveInterval*,
198 SmallVector<LiveInterval*, 8>,
199 SmallPtrSet<LiveInterval*, 8> > ToShrink;
200
201 for (;;) {
202 // Erase all dead defs.
203 while (!Dead.empty()) {
204 MachineInstr *MI = Dead.pop_back_val();
205 assert(MI->allDefsAreDead() && "Def isn't really dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000206 SlotIndex Idx = LIS.getInstructionIndex(MI).getRegSlot();
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000207
208 // Never delete inline asm.
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000209 if (MI->isInlineAsm()) {
210 DEBUG(dbgs() << "Won't delete: " << Idx << '\t' << *MI);
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000211 continue;
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000212 }
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000213
214 // Use the same criteria as DeadMachineInstructionElim.
215 bool SawStore = false;
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000216 if (!MI->isSafeToMove(&TII, 0, SawStore)) {
217 DEBUG(dbgs() << "Can't delete: " << Idx << '\t' << *MI);
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000218 continue;
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000219 }
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000220
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000221 DEBUG(dbgs() << "Deleting dead def " << Idx << '\t' << *MI);
222
223 // Check for live intervals that may shrink
224 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
225 MOE = MI->operands_end(); MOI != MOE; ++MOI) {
226 if (!MOI->isReg())
227 continue;
228 unsigned Reg = MOI->getReg();
229 if (!TargetRegisterInfo::isVirtualRegister(Reg))
230 continue;
231 LiveInterval &LI = LIS.getInterval(Reg);
Jakob Stoklund Olesencc5c4292011-03-16 22:56:13 +0000232
Jakob Stoklund Olesen1edc3cf2011-04-11 15:00:39 +0000233 // Shrink read registers, unless it is likely to be expensive and
234 // unlikely to change anything. We typically don't want to shrink the
235 // PIC base register that has lots of uses everywhere.
236 // Always shrink COPY uses that probably come from live range splitting.
237 if (MI->readsVirtualRegister(Reg) &&
238 (MI->isCopy() || MOI->isDef() || MRI.hasOneNonDBGUse(Reg) ||
239 LI.killedAt(Idx)))
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000240 ToShrink.insert(&LI);
Jakob Stoklund Olesencc5c4292011-03-16 22:56:13 +0000241
242 // Remove defined value.
243 if (MOI->isDef()) {
244 if (VNInfo *VNI = LI.getVNInfoAt(Idx)) {
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000245 if (TheDelegate)
246 TheDelegate->LRE_WillShrinkVirtReg(LI.reg);
Jakob Stoklund Olesencc5c4292011-03-16 22:56:13 +0000247 LI.removeValNo(VNI);
248 if (LI.empty()) {
249 ToShrink.remove(&LI);
Pete Cooper8a06af92012-04-02 22:22:53 +0000250 eraseVirtReg(Reg);
Jakob Stoklund Olesencc5c4292011-03-16 22:56:13 +0000251 }
252 }
253 }
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000254 }
255
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000256 if (TheDelegate)
257 TheDelegate->LRE_WillEraseInstruction(MI);
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000258 LIS.RemoveMachineInstrFromMaps(MI);
259 MI->eraseFromParent();
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +0000260 ++NumDCEDeleted;
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000261 }
262
263 if (ToShrink.empty())
264 break;
265
266 // Shrink just one live interval. Then delete new dead defs.
Jakob Stoklund Olesen1d5b8452011-03-16 22:56:16 +0000267 LiveInterval *LI = ToShrink.back();
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000268 ToShrink.pop_back();
Pete Cooper8a06af92012-04-02 22:22:53 +0000269 if (foldAsLoad(LI, Dead))
Jakob Stoklund Olesen35200192011-04-05 20:20:26 +0000270 continue;
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000271 if (TheDelegate)
272 TheDelegate->LRE_WillShrinkVirtReg(LI->reg);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000273 if (!LIS.shrinkToUses(LI, &Dead))
274 continue;
Pete Cooper4777ebb2011-12-12 22:16:27 +0000275
276 // Don't create new intervals for a register being spilled.
277 // The new intervals would have to be spilled anyway so its not worth it.
278 // Also they currently aren't spilled so creating them and not spilling
279 // them results in incorrect code.
280 bool BeingSpilled = false;
281 for (unsigned i = 0, e = RegsBeingSpilled.size(); i != e; ++i) {
282 if (LI->reg == RegsBeingSpilled[i]) {
283 BeingSpilled = true;
284 break;
285 }
286 }
287
288 if (BeingSpilled) continue;
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000289
290 // LI may have been separated, create new intervals.
291 LI->RenumberValues(LIS);
292 ConnectedVNInfoEqClasses ConEQ(LIS);
293 unsigned NumComp = ConEQ.Classify(LI);
294 if (NumComp <= 1)
295 continue;
Jakob Stoklund Olesene9bd4ea2011-05-05 17:22:53 +0000296 ++NumFracRanges;
Pete Cooper2e267ae2012-04-03 00:28:46 +0000297 bool IsOriginal = VRM && VRM->getOriginal(LI->reg) == LI->reg;
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000298 DEBUG(dbgs() << NumComp << " components: " << *LI << '\n');
299 SmallVector<LiveInterval*, 8> Dups(1, LI);
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000300 for (unsigned i = 1; i != NumComp; ++i) {
Pete Cooper8a06af92012-04-02 22:22:53 +0000301 Dups.push_back(&createFrom(LI->reg));
Jakob Stoklund Olesen9693d4c2011-07-05 15:38:41 +0000302 // If LI is an original interval that hasn't been split yet, make the new
303 // intervals their own originals instead of referring to LI. The original
304 // interval must contain all the split products, and LI doesn't.
305 if (IsOriginal)
Pete Cooper8a06af92012-04-02 22:22:53 +0000306 VRM->setIsSplitFromReg(Dups.back()->reg, 0);
Jakob Stoklund Olesenc696c8b2012-05-18 22:10:15 +0000307 if (TheDelegate)
308 TheDelegate->LRE_DidCloneVirtReg(Dups.back()->reg, LI->reg);
Jakob Stoklund Olesenf22ca3f2011-03-30 02:52:39 +0000309 }
Jakob Stoklund Olesen1edc3cf2011-04-11 15:00:39 +0000310 ConEQ.Distribute(&Dups[0], MRI);
Jakob Stoklund Olesen58817992011-03-08 22:46:11 +0000311 }
312}
313
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +0000314void LiveRangeEdit::calculateRegClassAndHint(MachineFunction &MF,
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +0000315 const MachineLoopInfo &Loops) {
316 VirtRegAuxInfo VRAI(MF, LIS, Loops);
317 for (iterator I = begin(), E = end(); I != E; ++I) {
318 LiveInterval &LI = **I;
Jakob Stoklund Olesen6d1fd0b2011-08-09 16:46:27 +0000319 if (MRI.recomputeRegClass(LI.reg, MF.getTarget()))
320 DEBUG(dbgs() << "Inflated " << PrintReg(LI.reg) << " to "
321 << MRI.getRegClass(LI.reg)->getName() << '\n');
Jakob Stoklund Olesen6094bd82011-03-29 21:20:19 +0000322 VRAI.CalculateWeightAndHint(LI);
323 }
324}