Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 1 | //===- ARMInstrThumb.td - Thumb support for ARM ---------------------------===// |
| 2 | // |
| 3 | // The LLVM Compiler Infrastructure |
| 4 | // |
Chris Lattner | 4ee451d | 2007-12-29 20:36:04 +0000 | [diff] [blame] | 5 | // This file is distributed under the University of Illinois Open Source |
| 6 | // License. See LICENSE.TXT for details. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 7 | // |
| 8 | //===----------------------------------------------------------------------===// |
| 9 | // |
| 10 | // This file describes the Thumb instruction set. |
| 11 | // |
| 12 | //===----------------------------------------------------------------------===// |
| 13 | |
| 14 | //===----------------------------------------------------------------------===// |
| 15 | // Thumb specific DAG Nodes. |
| 16 | // |
| 17 | |
| 18 | def ARMtcall : SDNode<"ARMISD::tCALL", SDT_ARMcall, |
| 19 | [SDNPHasChain, SDNPOptInFlag, SDNPOutFlag]>; |
| 20 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 21 | def imm_neg_XFORM : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 22 | return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 23 | }]>; |
| 24 | def imm_comp_XFORM : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 25 | return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 26 | }]>; |
| 27 | |
| 28 | |
| 29 | /// imm0_7 predicate - True if the 32-bit immediate is in the range [0,7]. |
| 30 | def imm0_7 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 31 | return (uint32_t)N->getZExtValue() < 8; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 32 | }]>; |
| 33 | def imm0_7_neg : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 34 | return (uint32_t)-N->getZExtValue() < 8; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 35 | }], imm_neg_XFORM>; |
| 36 | |
| 37 | def imm0_255 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 38 | return (uint32_t)N->getZExtValue() < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 39 | }]>; |
| 40 | def imm0_255_comp : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 41 | return ~((uint32_t)N->getZExtValue()) < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 42 | }]>; |
| 43 | |
| 44 | def imm8_255 : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 45 | return (uint32_t)N->getZExtValue() >= 8 && (uint32_t)N->getZExtValue() < 256; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 46 | }]>; |
| 47 | def imm8_255_neg : PatLeaf<(i32 imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 48 | unsigned Val = -N->getZExtValue(); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 49 | return Val >= 8 && Val < 256; |
| 50 | }], imm_neg_XFORM>; |
| 51 | |
| 52 | // Break imm's up into two pieces: an immediate + a left shift. |
| 53 | // This uses thumb_immshifted to match and thumb_immshifted_val and |
| 54 | // thumb_immshifted_shamt to get the val/shift pieces. |
| 55 | def thumb_immshifted : PatLeaf<(imm), [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 56 | return ARM_AM::isThumbImmShiftedVal((unsigned)N->getZExtValue()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 57 | }]>; |
| 58 | |
| 59 | def thumb_immshifted_val : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 60 | unsigned V = ARM_AM::getThumbImmNonShiftedVal((unsigned)N->getZExtValue()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 61 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 62 | }]>; |
| 63 | |
| 64 | def thumb_immshifted_shamt : SDNodeXForm<imm, [{ |
Dan Gohman | f5aeb1a | 2008-09-12 16:56:44 +0000 | [diff] [blame] | 65 | unsigned V = ARM_AM::getThumbImmValShift((unsigned)N->getZExtValue()); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 66 | return CurDAG->getTargetConstant(V, MVT::i32); |
| 67 | }]>; |
| 68 | |
| 69 | // Define Thumb specific addressing modes. |
| 70 | |
| 71 | // t_addrmode_rr := reg + reg |
| 72 | // |
| 73 | def t_addrmode_rr : Operand<i32>, |
| 74 | ComplexPattern<i32, 2, "SelectThumbAddrModeRR", []> { |
| 75 | let PrintMethod = "printThumbAddrModeRROperand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 76 | let MIOperandInfo = (ops tGPR:$base, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 77 | } |
| 78 | |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 79 | // t_addrmode_s4 := reg + reg |
| 80 | // reg + imm5 * 4 |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 81 | // |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 82 | def t_addrmode_s4 : Operand<i32>, |
| 83 | ComplexPattern<i32, 3, "SelectThumbAddrModeS4", []> { |
| 84 | let PrintMethod = "printThumbAddrModeS4Operand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 85 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 86 | } |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 87 | |
| 88 | // t_addrmode_s2 := reg + reg |
| 89 | // reg + imm5 * 2 |
| 90 | // |
| 91 | def t_addrmode_s2 : Operand<i32>, |
| 92 | ComplexPattern<i32, 3, "SelectThumbAddrModeS2", []> { |
| 93 | let PrintMethod = "printThumbAddrModeS2Operand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 94 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 95 | } |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 96 | |
| 97 | // t_addrmode_s1 := reg + reg |
| 98 | // reg + imm5 |
| 99 | // |
| 100 | def t_addrmode_s1 : Operand<i32>, |
| 101 | ComplexPattern<i32, 3, "SelectThumbAddrModeS1", []> { |
| 102 | let PrintMethod = "printThumbAddrModeS1Operand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 103 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm, tGPR:$offsreg); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 104 | } |
| 105 | |
| 106 | // t_addrmode_sp := sp + imm8 * 4 |
| 107 | // |
| 108 | def t_addrmode_sp : Operand<i32>, |
| 109 | ComplexPattern<i32, 2, "SelectThumbAddrModeSP", []> { |
| 110 | let PrintMethod = "printThumbAddrModeSPOperand"; |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 111 | let MIOperandInfo = (ops tGPR:$base, i32imm:$offsimm); |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 112 | } |
| 113 | |
| 114 | //===----------------------------------------------------------------------===// |
| 115 | // Miscellaneous Instructions. |
| 116 | // |
| 117 | |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 118 | let Defs = [SP], Uses = [SP] in { |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 119 | def tADJCALLSTACKUP : |
Bill Wendling | 0f8d9c0 | 2007-11-13 00:44:25 +0000 | [diff] [blame] | 120 | PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2), |
| 121 | "@ tADJCALLSTACKUP $amt1", |
David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 122 | [(ARMcallseq_end imm:$amt1, imm:$amt2)]>, Requires<[IsThumb1Only]>; |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 123 | |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 124 | def tADJCALLSTACKDOWN : |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 125 | PseudoInst<(outs), (ins i32imm:$amt), |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 126 | "@ tADJCALLSTACKDOWN $amt", |
David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 127 | [(ARMcallseq_start imm:$amt)]>, Requires<[IsThumb1Only]>; |
Evan Cheng | 071a279 | 2007-09-11 19:55:27 +0000 | [diff] [blame] | 128 | } |
Evan Cheng | 44bec52 | 2007-05-15 01:29:07 +0000 | [diff] [blame] | 129 | |
Evan Cheng | eaa91b0 | 2007-06-19 01:26:51 +0000 | [diff] [blame] | 130 | let isNotDuplicable = 1 in |
Evan Cheng | a09b9ca | 2009-06-24 23:47:58 +0000 | [diff] [blame] | 131 | def tPICADD : T1It<(outs tGPR:$dst), (ins tGPR:$lhs, pclabel:$cp), |
Evan Cheng | c60e76d | 2007-01-30 20:37:08 +0000 | [diff] [blame] | 132 | "$cp:\n\tadd $dst, pc", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 133 | [(set tGPR:$dst, (ARMpic_add tGPR:$lhs, imm:$cp))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 134 | |
Evan Cheng | 7dcf4a8 | 2009-06-25 01:05:06 +0000 | [diff] [blame] | 135 | // PC relative add. |
| 136 | def tADDrPCi : T1I<(outs tGPR:$dst), (ins i32imm:$rhs), |
| 137 | "add $dst, pc, $rhs * 4", []>; |
| 138 | |
| 139 | // ADD rd, sp, #imm8 |
| 140 | // FIXME: hard code sp? |
| 141 | def tADDrSPi : T1I<(outs tGPR:$dst), (ins GPR:$sp, i32imm:$rhs), |
| 142 | "add $dst, $sp, $rhs * 4 @ addrspi", []>; |
| 143 | |
| 144 | // ADD sp, sp, #imm7 |
| 145 | // FIXME: hard code sp? |
| 146 | def tADDspi : T1It<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), |
| 147 | "add $dst, $rhs * 4", []>; |
| 148 | |
| 149 | // FIXME: Make use of the following? |
| 150 | // ADD rm, sp, rm |
| 151 | // ADD sp, rm |
| 152 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 153 | //===----------------------------------------------------------------------===// |
| 154 | // Control Flow Instructions. |
| 155 | // |
| 156 | |
Evan Cheng | 9d945f7 | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 157 | let isReturn = 1, isTerminator = 1 in { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 158 | def tBX_RET : TI<(outs), (ins), "bx lr", [(ARMretflag)]>; |
Evan Cheng | 9d945f7 | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 159 | // Alternative return instruction used by vararg functions. |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 160 | def tBX_RET_vararg : TI<(outs), (ins tGPR:$target), "bx $target", []>; |
Evan Cheng | 9d945f7 | 2007-02-01 01:49:46 +0000 | [diff] [blame] | 161 | } |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 162 | |
| 163 | // FIXME: remove when we have a way to marking a MI with these properties. |
Evan Cheng | 325474e | 2008-01-07 23:56:57 +0000 | [diff] [blame] | 164 | let isReturn = 1, isTerminator = 1 in |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 165 | def tPOP_RET : T1I<(outs reglist:$dst1, variable_ops), (ins), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 166 | "pop $dst1", []>; |
| 167 | |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 168 | let isCall = 1, |
Evan Cheng | 756da12 | 2009-07-22 06:46:53 +0000 | [diff] [blame] | 169 | Defs = [R0, R1, R2, R3, R12, LR, |
| 170 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 171 | D16, D17, D18, D19, D20, D21, D22, D23, |
Evan Cheng | 0531d04 | 2009-07-29 20:10:36 +0000 | [diff] [blame] | 172 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR] in { |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 173 | def tBL : T1Ix2<(outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 174 | "bl ${func:call}", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame^] | 175 | [(ARMtcall tglobaladdr:$func)]>, |
| 176 | Requires<[IsThumb1Only, IsNotDarwin]>; |
| 177 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 178 | // ARMv5T and above |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 179 | def tBLXi : T1Ix2<(outs), (ins i32imm:$func, variable_ops), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 180 | "blx ${func:call}", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame^] | 181 | [(ARMcall tglobaladdr:$func)]>, |
| 182 | Requires<[IsThumb1Only, HasV5T, IsNotDarwin]>; |
| 183 | |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 184 | def tBLXr : T1I<(outs), (ins tGPR:$func, variable_ops), |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 185 | "blx $func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame^] | 186 | [(ARMtcall tGPR:$func)]>, |
| 187 | Requires<[IsThumb1Only, HasV5T, IsNotDarwin]>; |
| 188 | |
Lauro Ramos Venancio | b8a93a4 | 2007-03-27 16:19:21 +0000 | [diff] [blame] | 189 | // ARMv4T |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 190 | def tBX : T1Ix2<(outs), (ins tGPR:$func, variable_ops), |
Evan Cheng | f6bc4ae | 2009-07-14 01:49:27 +0000 | [diff] [blame] | 191 | "mov lr, pc\n\tbx $func", |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame^] | 192 | [(ARMcall_nolink tGPR:$func)]>, |
| 193 | Requires<[IsThumb1Only, IsNotDarwin]>; |
| 194 | } |
| 195 | |
| 196 | // On Darwin R9 is call-clobbered. |
| 197 | let isCall = 1, |
| 198 | Defs = [R0, R1, R2, R3, R9, R12, LR, |
| 199 | D0, D1, D2, D3, D4, D5, D6, D7, |
| 200 | D16, D17, D18, D19, D20, D21, D22, D23, |
| 201 | D24, D25, D26, D27, D28, D29, D30, D31, CPSR] in { |
| 202 | def tBLr9 : T1Ix2<(outs), (ins i32imm:$func, variable_ops), |
| 203 | "bl ${func:call}", |
| 204 | [(ARMtcall tglobaladdr:$func)]>, |
| 205 | Requires<[IsThumb1Only, IsDarwin]>; |
| 206 | |
| 207 | // ARMv5T and above |
| 208 | def tBLXi_r9 : T1Ix2<(outs), (ins i32imm:$func, variable_ops), |
| 209 | "blx ${func:call}", |
| 210 | [(ARMcall tglobaladdr:$func)]>, |
| 211 | Requires<[IsThumb1Only, HasV5T, IsDarwin]>; |
| 212 | |
| 213 | def tBLXr_r9 : T1I<(outs), (ins tGPR:$func, variable_ops), |
| 214 | "blx $func", |
| 215 | [(ARMtcall tGPR:$func)]>, |
| 216 | Requires<[IsThumb1Only, HasV5T, IsDarwin]>; |
| 217 | |
| 218 | // ARMv4T |
| 219 | def tBXr9 : T1Ix2<(outs), (ins tGPR:$func, variable_ops), |
| 220 | "mov lr, pc\n\tbx $func", |
| 221 | [(ARMcall_nolink tGPR:$func)]>, |
| 222 | Requires<[IsThumb1Only, IsDarwin]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 223 | } |
| 224 | |
Evan Cheng | ffbacca | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 225 | let isBranch = 1, isTerminator = 1 in { |
Evan Cheng | 3f8602c | 2007-05-16 21:53:43 +0000 | [diff] [blame] | 226 | let isBarrier = 1 in { |
| 227 | let isPredicable = 1 in |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 228 | def tB : T1I<(outs), (ins brtarget:$target), "b $target", |
| 229 | [(br bb:$target)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 230 | |
Evan Cheng | 225dfe9 | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 231 | // Far jump |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 232 | def tBfar : T1Ix2<(outs), (ins brtarget:$target), |
| 233 | "bl $target\t@ far jump",[]>; |
Evan Cheng | 225dfe9 | 2007-01-30 01:13:37 +0000 | [diff] [blame] | 234 | |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 235 | def tBR_JTr : T1JTI<(outs), |
| 236 | (ins tGPR:$target, jtblock_operand:$jt, i32imm:$id), |
Evan Cheng | e7c329b | 2009-07-28 20:53:24 +0000 | [diff] [blame] | 237 | "mov pc, $target\n\t.align\t2\n$jt", |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 238 | [(ARMbrjt tGPR:$target, tjumptable:$jt, imm:$id)]>; |
Evan Cheng | 3f8602c | 2007-05-16 21:53:43 +0000 | [diff] [blame] | 239 | } |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 240 | } |
| 241 | |
Evan Cheng | c85e832 | 2007-07-05 07:13:32 +0000 | [diff] [blame] | 242 | // FIXME: should be able to write a pattern for ARMBrcond, but can't use |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 243 | // a two-value operand where a dag node expects two operands. :( |
Evan Cheng | ffbacca | 2007-07-21 00:34:19 +0000 | [diff] [blame] | 244 | let isBranch = 1, isTerminator = 1 in |
David Goodwin | 5e47a9a | 2009-06-30 18:04:13 +0000 | [diff] [blame] | 245 | def tBcc : T1I<(outs), (ins brtarget:$target, pred:$cc), "b$cc $target", |
Evan Cheng | 64d80e3 | 2007-07-19 01:14:50 +0000 | [diff] [blame] | 246 | [/*(ARMbrcond bb:$target, imm:$cc)*/]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 247 | |
| 248 | //===----------------------------------------------------------------------===// |
| 249 | // Load Store Instructions. |
| 250 | // |
| 251 | |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 252 | let canFoldAsLoad = 1 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 253 | def tLDR : T1pI4<(outs tGPR:$dst), (ins t_addrmode_s4:$addr), |
| 254 | "ldr", " $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 255 | [(set tGPR:$dst, (load t_addrmode_s4:$addr))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 256 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 257 | def tLDRB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_s1:$addr), |
| 258 | "ldrb", " $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 259 | [(set tGPR:$dst, (zextloadi8 t_addrmode_s1:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 260 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 261 | def tLDRH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_s2:$addr), |
| 262 | "ldrh", " $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 263 | [(set tGPR:$dst, (zextloadi16 t_addrmode_s2:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 264 | |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 265 | let AddedComplexity = 10 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 266 | def tLDRSB : T1pI1<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), |
| 267 | "ldrsb", " $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 268 | [(set tGPR:$dst, (sextloadi8 t_addrmode_rr:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 269 | |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 270 | let AddedComplexity = 10 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 271 | def tLDRSH : T1pI2<(outs tGPR:$dst), (ins t_addrmode_rr:$addr), |
| 272 | "ldrsh", " $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 273 | [(set tGPR:$dst, (sextloadi16 t_addrmode_rr:$addr))]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 274 | |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 275 | let canFoldAsLoad = 1 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 276 | def tLDRspi : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), |
| 277 | "ldr", " $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 278 | [(set tGPR:$dst, (load t_addrmode_sp:$addr))]>; |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 279 | |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 280 | // Special instruction for restore. It cannot clobber condition register |
| 281 | // when it's expanded by eliminateCallFramePseudoInstr(). |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 282 | let canFoldAsLoad = 1, mayLoad = 1 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 283 | def tRestore : T1pIs<(outs tGPR:$dst), (ins t_addrmode_sp:$addr), |
| 284 | "ldr", " $dst, $addr", []>; |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 285 | |
Evan Cheng | 012f2d9 | 2007-01-24 08:53:17 +0000 | [diff] [blame] | 286 | // Load tconstpool |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 287 | let canFoldAsLoad = 1 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 288 | def tLDRpci : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), |
| 289 | "ldr", " $dst, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 290 | [(set tGPR:$dst, (load (ARMWrapper tconstpool:$addr)))]>; |
Evan Cheng | fa775d0 | 2007-03-19 07:20:03 +0000 | [diff] [blame] | 291 | |
| 292 | // Special LDR for loads from non-pc-relative constpools. |
Dan Gohman | 15511cf | 2008-12-03 18:15:48 +0000 | [diff] [blame] | 293 | let canFoldAsLoad = 1, mayLoad = 1, isReMaterializable = 1 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 294 | def tLDRcp : T1pIs<(outs tGPR:$dst), (ins i32imm:$addr), |
| 295 | "ldr", " $dst, $addr", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 296 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 297 | def tSTR : T1pI4<(outs), (ins tGPR:$src, t_addrmode_s4:$addr), |
| 298 | "str", " $src, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 299 | [(store tGPR:$src, t_addrmode_s4:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 300 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 301 | def tSTRB : T1pI1<(outs), (ins tGPR:$src, t_addrmode_s1:$addr), |
| 302 | "strb", " $src, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 303 | [(truncstorei8 tGPR:$src, t_addrmode_s1:$addr)]>; |
Evan Cheng | c38f2bc | 2007-01-23 22:59:13 +0000 | [diff] [blame] | 304 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 305 | def tSTRH : T1pI2<(outs), (ins tGPR:$src, t_addrmode_s2:$addr), |
| 306 | "strh", " $src, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 307 | [(truncstorei16 tGPR:$src, t_addrmode_s2:$addr)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 308 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 309 | def tSTRspi : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), |
| 310 | "str", " $src, $addr", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 311 | [(store tGPR:$src, t_addrmode_sp:$addr)]>; |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 312 | |
Chris Lattner | 2e48a70 | 2008-01-06 08:36:04 +0000 | [diff] [blame] | 313 | let mayStore = 1 in { |
Evan Cheng | 8e59ea9 | 2007-02-07 00:06:56 +0000 | [diff] [blame] | 314 | // Special instruction for spill. It cannot clobber condition register |
| 315 | // when it's expanded by eliminateCallFramePseudoInstr(). |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 316 | def tSpill : T1pIs<(outs), (ins tGPR:$src, t_addrmode_sp:$addr), |
| 317 | "str", " $src, $addr", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 318 | } |
| 319 | |
| 320 | //===----------------------------------------------------------------------===// |
| 321 | // Load / store multiple Instructions. |
| 322 | // |
| 323 | |
| 324 | // TODO: A7-44: LDMIA - load multiple |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 325 | // TODO: Allow these to be predicated |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 326 | |
Chris Lattner | 9b37aaf | 2008-01-10 05:12:37 +0000 | [diff] [blame] | 327 | let mayLoad = 1 in |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 328 | def tPOP : T1I<(outs reglist:$dst1, variable_ops), (ins), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 329 | "pop $dst1", []>; |
| 330 | |
Chris Lattner | 2e48a70 | 2008-01-06 08:36:04 +0000 | [diff] [blame] | 331 | let mayStore = 1 in |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 332 | def tPUSH : T1I<(outs), (ins reglist:$src1, variable_ops), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 333 | "push $src1", []>; |
| 334 | |
| 335 | //===----------------------------------------------------------------------===// |
| 336 | // Arithmetic Instructions. |
| 337 | // |
| 338 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 339 | // Add with carry register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 340 | let isCommutable = 1, Uses = [CPSR] in |
| 341 | def tADC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 342 | "adc", " $dst, $rhs", |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 343 | [(set tGPR:$dst, (adde tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | 53d7dba | 2007-01-27 00:07:15 +0000 | [diff] [blame] | 344 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 345 | // Add immediate |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 346 | def tADDi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 347 | "add", " $dst, $lhs, $rhs", |
| 348 | [(set tGPR:$dst, (add tGPR:$lhs, imm0_7:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 349 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 350 | def tADDi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 351 | "add", " $dst, $rhs", |
| 352 | [(set tGPR:$dst, (add tGPR:$lhs, imm8_255:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 353 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 354 | // Add register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 355 | let isCommutable = 1 in |
| 356 | def tADDrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 357 | "add", " $dst, $lhs, $rhs", |
| 358 | [(set tGPR:$dst, (add tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 359 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 360 | let neverHasSideEffects = 1 in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 361 | def tADDhirr : T1pIt<(outs tGPR:$dst), (ins GPR:$lhs, GPR:$rhs), |
| 362 | "add", " $dst, $rhs @ addhirr", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 363 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 364 | // And register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 365 | let isCommutable = 1 in |
| 366 | def tAND : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 367 | "and", " $dst, $rhs", |
| 368 | [(set tGPR:$dst, (and tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 369 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 370 | // ASR immediate |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 371 | def tASRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 372 | "asr", " $dst, $lhs, $rhs", |
| 373 | [(set tGPR:$dst, (sra tGPR:$lhs, (i32 imm:$rhs)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 374 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 375 | // ASR register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 376 | def tASRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 377 | "asr", " $dst, $rhs", |
| 378 | [(set tGPR:$dst, (sra tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 379 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 380 | // BIC register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 381 | def tBIC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 382 | "bic", " $dst, $rhs", |
| 383 | [(set tGPR:$dst, (and tGPR:$lhs, (not tGPR:$rhs)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 384 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 385 | // CMN register |
| 386 | let Defs = [CPSR] in { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 387 | def tCMN : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), |
| 388 | "cmn", " $lhs, $rhs", |
| 389 | [(ARMcmp tGPR:$lhs, (ineg tGPR:$rhs))]>; |
| 390 | def tCMNZ : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), |
| 391 | "cmn", " $lhs, $rhs", |
| 392 | [(ARMcmpZ tGPR:$lhs, (ineg tGPR:$rhs))]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 393 | } |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 394 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 395 | // CMP immediate |
| 396 | let Defs = [CPSR] in { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 397 | def tCMPi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), |
| 398 | "cmp", " $lhs, $rhs", |
| 399 | [(ARMcmp tGPR:$lhs, imm0_255:$rhs)]>; |
| 400 | def tCMPZi8 : T1pI<(outs), (ins tGPR:$lhs, i32imm:$rhs), |
| 401 | "cmp", " $lhs, $rhs", |
| 402 | [(ARMcmpZ tGPR:$lhs, imm0_255:$rhs)]>; |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 403 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 404 | } |
| 405 | |
| 406 | // CMP register |
| 407 | let Defs = [CPSR] in { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 408 | def tCMPr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), |
| 409 | "cmp", " $lhs, $rhs", |
| 410 | [(ARMcmp tGPR:$lhs, tGPR:$rhs)]>; |
| 411 | def tCMPZr : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), |
| 412 | "cmp", " $lhs, $rhs", |
| 413 | [(ARMcmpZ tGPR:$lhs, tGPR:$rhs)]>; |
| 414 | |
| 415 | // TODO: Make use of the followings cmp hi regs |
| 416 | def tCMPhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), |
| 417 | "cmp", " $lhs, $rhs", []>; |
| 418 | def tCMPZhir : T1pI<(outs), (ins GPR:$lhs, GPR:$rhs), |
| 419 | "cmp", " $lhs, $rhs", []>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 420 | } |
Lauro Ramos Venancio | 9996663 | 2007-04-02 01:30:03 +0000 | [diff] [blame] | 421 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 422 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 423 | // XOR register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 424 | let isCommutable = 1 in |
| 425 | def tEOR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 426 | "eor", " $dst, $rhs", |
| 427 | [(set tGPR:$dst, (xor tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 428 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 429 | // LSL immediate |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 430 | def tLSLri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 431 | "lsl", " $dst, $lhs, $rhs", |
| 432 | [(set tGPR:$dst, (shl tGPR:$lhs, (i32 imm:$rhs)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 433 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 434 | // LSL register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 435 | def tLSLrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 436 | "lsl", " $dst, $rhs", |
| 437 | [(set tGPR:$dst, (shl tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 438 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 439 | // LSR immediate |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 440 | def tLSRri : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 441 | "lsr", " $dst, $lhs, $rhs", |
| 442 | [(set tGPR:$dst, (srl tGPR:$lhs, (i32 imm:$rhs)))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 443 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 444 | // LSR register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 445 | def tLSRrr : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 446 | "lsr", " $dst, $rhs", |
| 447 | [(set tGPR:$dst, (srl tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 448 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 449 | // move register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 450 | def tMOVi8 : T1sI<(outs tGPR:$dst), (ins i32imm:$src), |
| 451 | "mov", " $dst, $src", |
| 452 | [(set tGPR:$dst, imm0_255:$src)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 453 | |
| 454 | // TODO: A7-73: MOV(2) - mov setting flag. |
| 455 | |
| 456 | |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 457 | let neverHasSideEffects = 1 in { |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 458 | // FIXME: Make this predicable. |
Evan Cheng | 09c39fc | 2009-06-23 19:38:13 +0000 | [diff] [blame] | 459 | def tMOVr : T1I<(outs tGPR:$dst), (ins tGPR:$src), |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 460 | "mov $dst, $src", []>; |
| 461 | let Defs = [CPSR] in |
| 462 | def tMOVSr : T1I<(outs tGPR:$dst), (ins tGPR:$src), |
| 463 | "movs $dst, $src", []>; |
| 464 | |
| 465 | // FIXME: Make these predicable. |
Evan Cheng | d833606 | 2009-07-26 23:59:01 +0000 | [diff] [blame] | 466 | def tMOVgpr2tgpr : T1I<(outs tGPR:$dst), (ins GPR:$src), |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 467 | "mov $dst, $src\t@ hir2lor", []>; |
Evan Cheng | d833606 | 2009-07-26 23:59:01 +0000 | [diff] [blame] | 468 | def tMOVtgpr2gpr : T1I<(outs GPR:$dst), (ins tGPR:$src), |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 469 | "mov $dst, $src\t@ lor2hir", []>; |
Evan Cheng | d833606 | 2009-07-26 23:59:01 +0000 | [diff] [blame] | 470 | def tMOVgpr2gpr : T1I<(outs GPR:$dst), (ins GPR:$src), |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 471 | "mov $dst, $src\t@ hir2hir", []>; |
Evan Cheng | cd799b9 | 2009-06-12 20:46:18 +0000 | [diff] [blame] | 472 | } // neverHasSideEffects |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 473 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 474 | // multiply register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 475 | let isCommutable = 1 in |
| 476 | def tMUL : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 477 | "mul", " $dst, $rhs", |
| 478 | [(set tGPR:$dst, (mul tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 479 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 480 | // move inverse register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 481 | def tMVN : T1sI<(outs tGPR:$dst), (ins tGPR:$src), |
| 482 | "mvn", " $dst, $src", |
| 483 | [(set tGPR:$dst, (not tGPR:$src))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 484 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 485 | // bitwise or register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 486 | let isCommutable = 1 in |
| 487 | def tORR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 488 | "orr", " $dst, $rhs", |
| 489 | [(set tGPR:$dst, (or tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 490 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 491 | // swaps |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 492 | def tREV : T1pI<(outs tGPR:$dst), (ins tGPR:$src), |
| 493 | "rev", " $dst, $src", |
| 494 | [(set tGPR:$dst, (bswap tGPR:$src))]>, |
David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 495 | Requires<[IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 496 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 497 | def tREV16 : T1pI<(outs tGPR:$dst), (ins tGPR:$src), |
| 498 | "rev16", " $dst, $src", |
| 499 | [(set tGPR:$dst, |
| 500 | (or (and (srl tGPR:$src, (i32 8)), 0xFF), |
| 501 | (or (and (shl tGPR:$src, (i32 8)), 0xFF00), |
| 502 | (or (and (srl tGPR:$src, (i32 8)), 0xFF0000), |
| 503 | (and (shl tGPR:$src, (i32 8)), 0xFF000000)))))]>, |
David Goodwin | f1daf7d | 2009-07-08 23:10:31 +0000 | [diff] [blame] | 504 | Requires<[IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 505 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 506 | def tREVSH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), |
| 507 | "revsh", " $dst, $src", |
| 508 | [(set tGPR:$dst, |
| 509 | (sext_inreg |
| 510 | (or (srl (and tGPR:$src, 0xFFFF), (i32 8)), |
| 511 | (shl tGPR:$src, (i32 8))), i16))]>, |
| 512 | Requires<[IsThumb1Only, HasV6]>; |
| 513 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 514 | // rotate right register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 515 | def tROR : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 516 | "ror", " $dst, $rhs", |
| 517 | [(set tGPR:$dst, (rotr tGPR:$lhs, tGPR:$rhs))]>; |
| 518 | |
| 519 | // negate register |
| 520 | def tRSB : T1sI<(outs tGPR:$dst), (ins tGPR:$src), |
| 521 | "rsb", " $dst, $src, #0", |
| 522 | [(set tGPR:$dst, (ineg tGPR:$src))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 523 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 524 | // Subtract with carry register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 525 | let Uses = [CPSR] in |
| 526 | def tSBC : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 527 | "sbc", " $dst, $rhs", |
| 528 | [(set tGPR:$dst, (sube tGPR:$lhs, tGPR:$rhs))]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 529 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 530 | // Subtract immediate |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 531 | def tSUBi3 : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 532 | "sub", " $dst, $lhs, $rhs", |
| 533 | [(set tGPR:$dst, (add tGPR:$lhs, imm0_7_neg:$rhs))]>; |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 534 | |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 535 | def tSUBi8 : T1sIt<(outs tGPR:$dst), (ins tGPR:$lhs, i32imm:$rhs), |
| 536 | "sub", " $dst, $rhs", |
| 537 | [(set tGPR:$dst, (add tGPR:$lhs, imm8_255_neg:$rhs))]>; |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 538 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 539 | // subtract register |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 540 | def tSUBrr : T1sI<(outs tGPR:$dst), (ins tGPR:$lhs, tGPR:$rhs), |
| 541 | "sub", " $dst, $lhs, $rhs", |
| 542 | [(set tGPR:$dst, (sub tGPR:$lhs, tGPR:$rhs))]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 543 | |
| 544 | // TODO: A7-96: STMIA - store multiple. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 545 | |
Evan Cheng | a6e4322 | 2009-07-17 05:43:12 +0000 | [diff] [blame] | 546 | def tSUBspi : T1It<(outs GPR:$dst), (ins GPR:$lhs, i32imm:$rhs), |
Evan Cheng | 3fdadfc | 2007-01-26 21:33:19 +0000 | [diff] [blame] | 547 | "sub $dst, $rhs * 4", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 548 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 549 | // sign-extend byte |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 550 | def tSXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), |
| 551 | "sxtb", " $dst, $src", |
| 552 | [(set tGPR:$dst, (sext_inreg tGPR:$src, i8))]>, |
| 553 | Requires<[IsThumb1Only, HasV6]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 554 | |
| 555 | // sign-extend short |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 556 | def tSXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), |
| 557 | "sxth", " $dst, $src", |
| 558 | [(set tGPR:$dst, (sext_inreg tGPR:$src, i16))]>, |
| 559 | Requires<[IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 560 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 561 | // test |
Evan Cheng | e864b74 | 2009-06-26 00:19:07 +0000 | [diff] [blame] | 562 | let isCommutable = 1, Defs = [CPSR] in |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 563 | def tTST : T1pI<(outs), (ins tGPR:$lhs, tGPR:$rhs), |
| 564 | "tst", " $lhs, $rhs", |
| 565 | [(ARMcmpZ (and tGPR:$lhs, tGPR:$rhs), 0)]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 566 | |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 567 | // zero-extend byte |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 568 | def tUXTB : T1pI<(outs tGPR:$dst), (ins tGPR:$src), |
| 569 | "uxtb", " $dst, $src", |
| 570 | [(set tGPR:$dst, (and tGPR:$src, 0xFF))]>, |
| 571 | Requires<[IsThumb1Only, HasV6]>; |
David Goodwin | c9ee118 | 2009-06-25 22:49:55 +0000 | [diff] [blame] | 572 | |
| 573 | // zero-extend short |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 574 | def tUXTH : T1pI<(outs tGPR:$dst), (ins tGPR:$src), |
| 575 | "uxth", " $dst, $src", |
| 576 | [(set tGPR:$dst, (and tGPR:$src, 0xFFFF))]>, |
| 577 | Requires<[IsThumb1Only, HasV6]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 578 | |
| 579 | |
| 580 | // Conditional move tMOVCCr - Used to implement the Thumb SELECT_CC DAG operation. |
| 581 | // Expanded by the scheduler into a branch sequence. |
Evan Cheng | 446c428 | 2009-07-11 06:43:01 +0000 | [diff] [blame] | 582 | // FIXME: Add actual movcc in IT blocks for Thumb2. |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 583 | let usesCustomDAGSchedInserter = 1 in // Expanded by the scheduler. |
| 584 | def tMOVCCr : |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 585 | PseudoInst<(outs tGPR:$dst), (ins tGPR:$false, tGPR:$true, pred:$cc), |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 586 | "@ tMOVCCr $cc", |
Jim Grosbach | 30eae3c | 2009-04-07 20:34:09 +0000 | [diff] [blame] | 587 | [/*(set tGPR:$dst, (ARMcmov tGPR:$false, tGPR:$true, imm:$cc))*/]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 588 | |
| 589 | // tLEApcrel - Load a pc-relative address into a register without offending the |
| 590 | // assembler. |
Evan Cheng | 81c102b | 2009-07-23 18:26:03 +0000 | [diff] [blame] | 591 | def tLEApcrel : T1I<(outs tGPR:$dst), (ins i32imm:$label), |
| 592 | "adr $dst, #$label", []>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 593 | |
Evan Cheng | 81c102b | 2009-07-23 18:26:03 +0000 | [diff] [blame] | 594 | def tLEApcrelJT : T1I<(outs tGPR:$dst), (ins i32imm:$label, i32imm:$id), |
| 595 | "adr $dst, #${label}_${id:no_hash}", []>; |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 596 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 597 | //===----------------------------------------------------------------------===// |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 598 | // TLS Instructions |
| 599 | // |
| 600 | |
| 601 | // __aeabi_read_tp preserves the registers r1-r3. |
| 602 | let isCall = 1, |
| 603 | Defs = [R0, LR] in { |
David Goodwin | 334c264 | 2009-07-08 16:09:28 +0000 | [diff] [blame] | 604 | def tTPsoft : T1Ix2<(outs), (ins), |
Lauro Ramos Venancio | 64f4fa5 | 2007-04-27 13:54:47 +0000 | [diff] [blame] | 605 | "bl __aeabi_read_tp", |
| 606 | [(set R0, ARMthread_pointer)]>; |
| 607 | } |
| 608 | |
| 609 | //===----------------------------------------------------------------------===// |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 610 | // Non-Instruction Patterns |
| 611 | // |
| 612 | |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 613 | // Add with carry |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 614 | def : T1Pat<(addc tGPR:$lhs, imm0_7:$rhs), |
| 615 | (tADDi3 tGPR:$lhs, imm0_7:$rhs)>; |
| 616 | def : T1Pat<(addc tGPR:$lhs, imm8_255:$rhs), |
| 617 | (tADDi3 tGPR:$lhs, imm8_255:$rhs)>; |
| 618 | def : T1Pat<(addc tGPR:$lhs, tGPR:$rhs), |
| 619 | (tADDrr tGPR:$lhs, tGPR:$rhs)>; |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 620 | |
| 621 | // Subtract with carry |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 622 | def : T1Pat<(addc tGPR:$lhs, imm0_7_neg:$rhs), |
| 623 | (tSUBi3 tGPR:$lhs, imm0_7_neg:$rhs)>; |
| 624 | def : T1Pat<(addc tGPR:$lhs, imm8_255_neg:$rhs), |
| 625 | (tSUBi8 tGPR:$lhs, imm8_255_neg:$rhs)>; |
| 626 | def : T1Pat<(subc tGPR:$lhs, tGPR:$rhs), |
| 627 | (tSUBrr tGPR:$lhs, tGPR:$rhs)>; |
Evan Cheng | 892837a | 2009-07-10 02:09:04 +0000 | [diff] [blame] | 628 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 629 | // ConstantPool, GlobalAddress |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 630 | def : T1Pat<(ARMWrapper tglobaladdr :$dst), (tLEApcrel tglobaladdr :$dst)>; |
| 631 | def : T1Pat<(ARMWrapper tconstpool :$dst), (tLEApcrel tconstpool :$dst)>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 632 | |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 633 | // JumpTable |
David Goodwin | c9d138f | 2009-07-27 19:59:26 +0000 | [diff] [blame] | 634 | def : T1Pat<(ARMWrapperJT tjumptable:$dst, imm:$id), |
| 635 | (tLEApcrelJT tjumptable:$dst, imm:$id)>; |
Evan Cheng | d85ac4d | 2007-01-27 02:29:45 +0000 | [diff] [blame] | 636 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 637 | // Direct calls |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame^] | 638 | def : T1Pat<(ARMtcall texternalsym:$func), (tBL texternalsym:$func)>, |
| 639 | Requires<[IsThumb1Only, IsNotDarwin]>; |
| 640 | def : T1Pat<(ARMtcall texternalsym:$func), (tBLr9 texternalsym:$func)>, |
| 641 | Requires<[IsThumb1Only, IsDarwin]>; |
| 642 | |
| 643 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi texternalsym:$func)>, |
| 644 | Requires<[IsThumb1Only, HasV5T, IsNotDarwin]>; |
| 645 | def : Tv5Pat<(ARMcall texternalsym:$func), (tBLXi_r9 texternalsym:$func)>, |
| 646 | Requires<[IsThumb1Only, HasV5T, IsDarwin]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 647 | |
| 648 | // Indirect calls to ARM routines |
Evan Cheng | 20a2a0a | 2009-07-29 21:26:42 +0000 | [diff] [blame^] | 649 | def : Tv5Pat<(ARMcall tGPR:$dst), (tBLXr tGPR:$dst)>, |
| 650 | Requires<[IsThumb1Only, HasV5T, IsNotDarwin]>; |
| 651 | def : Tv5Pat<(ARMcall tGPR:$dst), (tBLXr_r9 tGPR:$dst)>, |
| 652 | Requires<[IsThumb1Only, HasV5T, IsDarwin]>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 653 | |
| 654 | // zextload i1 -> zextload i8 |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 655 | def : T1Pat<(zextloadi1 t_addrmode_s1:$addr), |
| 656 | (tLDRB t_addrmode_s1:$addr)>; |
Jim Grosbach | 0ede14f | 2009-03-27 23:06:27 +0000 | [diff] [blame] | 657 | |
Evan Cheng | b60c02e | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 658 | // extload -> zextload |
Evan Cheng | f3c21b8 | 2009-06-30 02:15:48 +0000 | [diff] [blame] | 659 | def : T1Pat<(extloadi1 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>; |
| 660 | def : T1Pat<(extloadi8 t_addrmode_s1:$addr), (tLDRB t_addrmode_s1:$addr)>; |
| 661 | def : T1Pat<(extloadi16 t_addrmode_s2:$addr), (tLDRH t_addrmode_s2:$addr)>; |
Evan Cheng | b60c02e | 2007-01-26 19:13:16 +0000 | [diff] [blame] | 662 | |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 663 | // If it's possible to use [r,r] address mode for sextload, select to |
| 664 | // ldr{b|h} + sxt{b|h} instead. |
Evan Cheng | 3ecadc8 | 2009-07-21 18:15:26 +0000 | [diff] [blame] | 665 | def : T1Pat<(sextloadi8 t_addrmode_s1:$addr), |
| 666 | (tSXTB (tLDRB t_addrmode_s1:$addr))>; |
| 667 | def : T1Pat<(sextloadi16 t_addrmode_s2:$addr), |
| 668 | (tSXTH (tLDRH t_addrmode_s2:$addr))>; |
Evan Cheng | 2f297df | 2009-07-11 07:08:13 +0000 | [diff] [blame] | 669 | |
| 670 | |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 671 | // Large immediate handling. |
| 672 | |
| 673 | // Two piece imms. |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 674 | def : T1Pat<(i32 thumb_immshifted:$src), |
| 675 | (tLSLri (tMOVi8 (thumb_immshifted_val imm:$src)), |
| 676 | (thumb_immshifted_shamt imm:$src))>; |
Evan Cheng | a8e2989 | 2007-01-19 07:51:42 +0000 | [diff] [blame] | 677 | |
Evan Cheng | 9cb9e67 | 2009-06-27 02:26:13 +0000 | [diff] [blame] | 678 | def : T1Pat<(i32 imm0_255_comp:$src), |
| 679 | (tMVN (tMOVi8 (imm_comp_XFORM imm:$src)))>; |