blob: b6c81f6910aaf30686cef4daa9b095e0b0b816ea [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000028#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000029#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000030#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000031#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000032#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineBasicBlock.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineFunction.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000040#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000041#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/ADT/VectorExtras.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000043#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000044#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000045#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000046#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000047using namespace llvm;
48
Owen Andersone50ed302009-08-10 22:56:29 +000049static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000053static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000054 CCValAssign::LocInfo &LocInfo,
55 ISD::ArgFlagsTy &ArgFlags,
56 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000057static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000058 CCValAssign::LocInfo &LocInfo,
59 ISD::ArgFlagsTy &ArgFlags,
60 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000061static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000062 CCValAssign::LocInfo &LocInfo,
63 ISD::ArgFlagsTy &ArgFlags,
64 CCState &State);
65
Owen Andersone50ed302009-08-10 22:56:29 +000066void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
67 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000068 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000069 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000070 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
71 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000072
Owen Anderson70671842009-08-10 20:18:46 +000073 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000074 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000075 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000076 }
77
Owen Andersone50ed302009-08-10 22:56:29 +000078 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000079 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000080 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000081 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000082 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000083 if (ElemTy != MVT::i32) {
84 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
85 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
86 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
87 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
88 }
Owen Anderson70671842009-08-10 20:18:46 +000089 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
90 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Owen Anderson70671842009-08-10 20:18:46 +000091 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000092 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +000093 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +000094 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
95 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
96 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000097 }
98
99 // Promote all bit-wise operations.
100 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000101 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000102 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
103 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000104 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000105 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000106 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000107 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000108 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000109 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000110 }
Bob Wilson16330762009-09-16 00:17:28 +0000111
112 // Neon does not support vector divide/remainder operations.
113 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
114 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
115 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
116 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
117 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
118 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000119}
120
Owen Andersone50ed302009-08-10 22:56:29 +0000121void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000122 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000124}
125
Owen Andersone50ed302009-08-10 22:56:29 +0000126void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000127 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000129}
130
Chris Lattnerf0144122009-07-28 03:13:23 +0000131static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
132 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000133 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000134
Chris Lattner80ec2792009-08-02 00:34:36 +0000135 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000136}
137
Evan Chenga8e29892007-01-19 07:51:42 +0000138ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000139 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000140 Subtarget = &TM.getSubtarget<ARMSubtarget>();
141
Evan Chengb1df8f22007-04-27 08:15:43 +0000142 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000143 // Uses VFP for Thumb libfuncs if available.
144 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
145 // Single-precision floating-point arithmetic.
146 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
147 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
148 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
149 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000150
Evan Chengb1df8f22007-04-27 08:15:43 +0000151 // Double-precision floating-point arithmetic.
152 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
153 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
154 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
155 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000156
Evan Chengb1df8f22007-04-27 08:15:43 +0000157 // Single-precision comparisons.
158 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
159 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
160 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
161 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
162 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
163 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
164 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
165 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000166
Evan Chengb1df8f22007-04-27 08:15:43 +0000167 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
168 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
169 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
170 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
171 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
172 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
173 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
174 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000175
Evan Chengb1df8f22007-04-27 08:15:43 +0000176 // Double-precision comparisons.
177 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
178 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
179 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
180 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
181 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
182 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
183 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
184 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000185
Evan Chengb1df8f22007-04-27 08:15:43 +0000186 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Evan Chengb1df8f22007-04-27 08:15:43 +0000195 // Floating-point to integer conversions.
196 // i64 conversions are done via library routines even when generating VFP
197 // instructions, so use the same ones.
198 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
199 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
200 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
201 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000202
Evan Chengb1df8f22007-04-27 08:15:43 +0000203 // Conversions between floating types.
204 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
205 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
206
207 // Integer to floating-point conversions.
208 // i64 conversions are done via library routines even when generating VFP
209 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000210 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
211 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000212 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
213 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
214 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
215 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
216 }
Evan Chenga8e29892007-01-19 07:51:42 +0000217 }
218
Bob Wilson2f954612009-05-22 17:38:41 +0000219 // These libcalls are not available in 32-bit.
220 setLibcallName(RTLIB::SHL_I128, 0);
221 setLibcallName(RTLIB::SRL_I128, 0);
222 setLibcallName(RTLIB::SRA_I128, 0);
223
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000224 // Libcalls should use the AAPCS base standard ABI, even if hard float
225 // is in effect, as per the ARM RTABI specification, section 4.1.2.
226 if (Subtarget->isAAPCS_ABI()) {
227 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
228 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
229 CallingConv::ARM_AAPCS);
230 }
231 }
232
David Goodwinf1daf7d2009-07-08 23:10:31 +0000233 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000235 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000237 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
239 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000240
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000242 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000243
244 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 addDRTypeForNEON(MVT::v2f32);
246 addDRTypeForNEON(MVT::v8i8);
247 addDRTypeForNEON(MVT::v4i16);
248 addDRTypeForNEON(MVT::v2i32);
249 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000250
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 addQRTypeForNEON(MVT::v4f32);
252 addQRTypeForNEON(MVT::v2f64);
253 addQRTypeForNEON(MVT::v16i8);
254 addQRTypeForNEON(MVT::v8i16);
255 addQRTypeForNEON(MVT::v4i32);
256 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000257
Bob Wilson74dc72e2009-09-15 23:55:57 +0000258 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
259 // neither Neon nor VFP support any arithmetic operations on it.
260 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
261 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
262 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
263 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
264 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
265 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
266 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
267 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
268 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
269 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
270 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
271 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
272 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
273 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
274 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
275 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
276 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
277 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
278 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
279 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
280 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
281 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
282 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
283 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
284
Bob Wilson642b3292009-09-16 00:32:15 +0000285 // Neon does not support some operations on v1i64 and v2i64 types.
286 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
287 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
288 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
289 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
290
Bob Wilson5bafff32009-06-22 23:27:02 +0000291 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
292 setTargetDAGCombine(ISD::SHL);
293 setTargetDAGCombine(ISD::SRL);
294 setTargetDAGCombine(ISD::SRA);
295 setTargetDAGCombine(ISD::SIGN_EXTEND);
296 setTargetDAGCombine(ISD::ZERO_EXTEND);
297 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000298 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000299 }
300
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000301 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000302
303 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000305
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000306 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000308
Evan Chenga8e29892007-01-19 07:51:42 +0000309 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000310 if (!Subtarget->isThumb1Only()) {
311 for (unsigned im = (unsigned)ISD::PRE_INC;
312 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setIndexedLoadAction(im, MVT::i1, Legal);
314 setIndexedLoadAction(im, MVT::i8, Legal);
315 setIndexedLoadAction(im, MVT::i16, Legal);
316 setIndexedLoadAction(im, MVT::i32, Legal);
317 setIndexedStoreAction(im, MVT::i1, Legal);
318 setIndexedStoreAction(im, MVT::i8, Legal);
319 setIndexedStoreAction(im, MVT::i16, Legal);
320 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000321 }
Evan Chenga8e29892007-01-19 07:51:42 +0000322 }
323
324 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000325 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::MUL, MVT::i64, Expand);
327 setOperationAction(ISD::MULHU, MVT::i32, Expand);
328 setOperationAction(ISD::MULHS, MVT::i32, Expand);
329 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
330 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000331 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::MUL, MVT::i64, Expand);
333 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000334 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000336 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000337 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000338 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000339 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SRL, MVT::i64, Custom);
341 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000342
343 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000345 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000347 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000349
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000350 // Only ARMv6 has BSWAP.
351 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000353
Evan Chenga8e29892007-01-19 07:51:42 +0000354 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::SDIV, MVT::i32, Expand);
356 setOperationAction(ISD::UDIV, MVT::i32, Expand);
357 setOperationAction(ISD::SREM, MVT::i32, Expand);
358 setOperationAction(ISD::UREM, MVT::i32, Expand);
359 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
360 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
363 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
364 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
365 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000366 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000367
Evan Chenga8e29892007-01-19 07:51:42 +0000368 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::VASTART, MVT::Other, Custom);
370 setOperationAction(ISD::VAARG, MVT::Other, Expand);
371 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
372 setOperationAction(ISD::VAEND, MVT::Other, Expand);
373 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
374 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000375 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
376 // FIXME: Shouldn't need this, since no register is used, but the legalizer
377 // doesn't yet know how to not do that for SjLj.
378 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000379 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000381 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach3728e962009-12-10 00:11:09 +0000383 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000384
Evan Chengd27c9fc2009-07-03 01:43:10 +0000385 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
387 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000388 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000390
David Goodwinf1daf7d2009-07-08 23:10:31 +0000391 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000392 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
393 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000395
396 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::SETCC, MVT::i32, Expand);
400 setOperationAction(ISD::SETCC, MVT::f32, Expand);
401 setOperationAction(ISD::SETCC, MVT::f64, Expand);
402 setOperationAction(ISD::SELECT, MVT::i32, Expand);
403 setOperationAction(ISD::SELECT, MVT::f32, Expand);
404 setOperationAction(ISD::SELECT, MVT::f64, Expand);
405 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
406 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
407 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000408
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
410 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
411 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
412 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
413 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000414
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000415 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::FSIN, MVT::f64, Expand);
417 setOperationAction(ISD::FSIN, MVT::f32, Expand);
418 setOperationAction(ISD::FCOS, MVT::f32, Expand);
419 setOperationAction(ISD::FCOS, MVT::f64, Expand);
420 setOperationAction(ISD::FREM, MVT::f64, Expand);
421 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000422 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
424 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000425 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::FPOW, MVT::f64, Expand);
427 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000428
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000429 // Various VFP goodness
430 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000431 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
432 if (Subtarget->hasVFP2()) {
433 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
434 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
435 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
436 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
437 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000438 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000439 if (!Subtarget->hasFP16()) {
440 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
441 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000442 }
Evan Cheng110cf482008-04-01 01:50:16 +0000443 }
Evan Chenga8e29892007-01-19 07:51:42 +0000444
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000445 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000446 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000447 setTargetDAGCombine(ISD::ADD);
448 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000449
Evan Chenga8e29892007-01-19 07:51:42 +0000450 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000451 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000452
Evan Chengbc9b7542009-08-15 07:59:10 +0000453 // FIXME: If-converter should use instruction latency to determine
454 // profitability rather than relying on fixed limits.
455 if (Subtarget->getCPUString() == "generic") {
456 // Generic (and overly aggressive) if-conversion limits.
457 setIfCvtBlockSizeLimit(10);
458 setIfCvtDupBlockSizeLimit(2);
Jim Grosbach35075a72010-03-24 16:15:14 +0000459 } else if (Subtarget->hasV7Ops()) {
Jim Grosbachfceabef2010-03-24 00:03:13 +0000460 setIfCvtBlockSizeLimit(3);
461 setIfCvtDupBlockSizeLimit(1);
Evan Chengbc9b7542009-08-15 07:59:10 +0000462 } else if (Subtarget->hasV6Ops()) {
463 setIfCvtBlockSizeLimit(2);
464 setIfCvtDupBlockSizeLimit(1);
465 } else {
466 setIfCvtBlockSizeLimit(3);
467 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000468 }
469
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000470 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000471 // Do not enable CodePlacementOpt for now: it currently runs after the
472 // ARMConstantIslandPass and messes up branch relaxation and placement
473 // of constant islands.
474 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000475}
476
Evan Chenga8e29892007-01-19 07:51:42 +0000477const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
478 switch (Opcode) {
479 default: return 0;
480 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000481 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
482 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000483 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000484 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
485 case ARMISD::tCALL: return "ARMISD::tCALL";
486 case ARMISD::BRCOND: return "ARMISD::BRCOND";
487 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000488 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000489 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
490 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
491 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000492 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000493 case ARMISD::CMPFP: return "ARMISD::CMPFP";
494 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
495 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
496 case ARMISD::CMOV: return "ARMISD::CMOV";
497 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000498
Jim Grosbach3482c802010-01-18 19:58:49 +0000499 case ARMISD::RBIT: return "ARMISD::RBIT";
500
Bob Wilson76a312b2010-03-19 22:51:32 +0000501 case ARMISD::FTOSI: return "ARMISD::FTOSI";
502 case ARMISD::FTOUI: return "ARMISD::FTOUI";
503 case ARMISD::SITOF: return "ARMISD::SITOF";
504 case ARMISD::UITOF: return "ARMISD::UITOF";
505
Evan Chenga8e29892007-01-19 07:51:42 +0000506 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
507 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
508 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000509
Jim Grosbache5165492009-11-09 00:11:35 +0000510 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
511 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000512
Evan Chengc5942082009-10-28 06:55:03 +0000513 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
514 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
515
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000516 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000517
Evan Cheng86198642009-08-07 00:34:42 +0000518 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
519
Jim Grosbach3728e962009-12-10 00:11:09 +0000520 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
521 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
522
Bob Wilson5bafff32009-06-22 23:27:02 +0000523 case ARMISD::VCEQ: return "ARMISD::VCEQ";
524 case ARMISD::VCGE: return "ARMISD::VCGE";
525 case ARMISD::VCGEU: return "ARMISD::VCGEU";
526 case ARMISD::VCGT: return "ARMISD::VCGT";
527 case ARMISD::VCGTU: return "ARMISD::VCGTU";
528 case ARMISD::VTST: return "ARMISD::VTST";
529
530 case ARMISD::VSHL: return "ARMISD::VSHL";
531 case ARMISD::VSHRs: return "ARMISD::VSHRs";
532 case ARMISD::VSHRu: return "ARMISD::VSHRu";
533 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
534 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
535 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
536 case ARMISD::VSHRN: return "ARMISD::VSHRN";
537 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
538 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
539 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
540 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
541 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
542 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
543 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
544 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
545 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
546 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
547 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
548 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
549 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
550 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000551 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000552 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000553 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000554 case ARMISD::VREV64: return "ARMISD::VREV64";
555 case ARMISD::VREV32: return "ARMISD::VREV32";
556 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000557 case ARMISD::VZIP: return "ARMISD::VZIP";
558 case ARMISD::VUZP: return "ARMISD::VUZP";
559 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000560 case ARMISD::FMAX: return "ARMISD::FMAX";
561 case ARMISD::FMIN: return "ARMISD::FMIN";
Evan Chenga8e29892007-01-19 07:51:42 +0000562 }
563}
564
Bill Wendlingb4202b82009-07-01 18:50:55 +0000565/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000566unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000567 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000568}
569
Evan Chenga8e29892007-01-19 07:51:42 +0000570//===----------------------------------------------------------------------===//
571// Lowering Code
572//===----------------------------------------------------------------------===//
573
Evan Chenga8e29892007-01-19 07:51:42 +0000574/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
575static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
576 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000577 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000578 case ISD::SETNE: return ARMCC::NE;
579 case ISD::SETEQ: return ARMCC::EQ;
580 case ISD::SETGT: return ARMCC::GT;
581 case ISD::SETGE: return ARMCC::GE;
582 case ISD::SETLT: return ARMCC::LT;
583 case ISD::SETLE: return ARMCC::LE;
584 case ISD::SETUGT: return ARMCC::HI;
585 case ISD::SETUGE: return ARMCC::HS;
586 case ISD::SETULT: return ARMCC::LO;
587 case ISD::SETULE: return ARMCC::LS;
588 }
589}
590
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000591/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
592static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000593 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000594 CondCode2 = ARMCC::AL;
595 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000596 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000597 case ISD::SETEQ:
598 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
599 case ISD::SETGT:
600 case ISD::SETOGT: CondCode = ARMCC::GT; break;
601 case ISD::SETGE:
602 case ISD::SETOGE: CondCode = ARMCC::GE; break;
603 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000604 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000605 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
606 case ISD::SETO: CondCode = ARMCC::VC; break;
607 case ISD::SETUO: CondCode = ARMCC::VS; break;
608 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
609 case ISD::SETUGT: CondCode = ARMCC::HI; break;
610 case ISD::SETUGE: CondCode = ARMCC::PL; break;
611 case ISD::SETLT:
612 case ISD::SETULT: CondCode = ARMCC::LT; break;
613 case ISD::SETLE:
614 case ISD::SETULE: CondCode = ARMCC::LE; break;
615 case ISD::SETNE:
616 case ISD::SETUNE: CondCode = ARMCC::NE; break;
617 }
Evan Chenga8e29892007-01-19 07:51:42 +0000618}
619
Bob Wilson1f595bb2009-04-17 19:07:39 +0000620//===----------------------------------------------------------------------===//
621// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000622//===----------------------------------------------------------------------===//
623
624#include "ARMGenCallingConv.inc"
625
626// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000627static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000628 CCValAssign::LocInfo &LocInfo,
629 CCState &State, bool CanFail) {
630 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
631
632 // Try to get the first register.
633 if (unsigned Reg = State.AllocateReg(RegList, 4))
634 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
635 else {
636 // For the 2nd half of a v2f64, do not fail.
637 if (CanFail)
638 return false;
639
640 // Put the whole thing on the stack.
641 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
642 State.AllocateStack(8, 4),
643 LocVT, LocInfo));
644 return true;
645 }
646
647 // Try to get the second register.
648 if (unsigned Reg = State.AllocateReg(RegList, 4))
649 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
650 else
651 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
652 State.AllocateStack(4, 4),
653 LocVT, LocInfo));
654 return true;
655}
656
Owen Andersone50ed302009-08-10 22:56:29 +0000657static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000658 CCValAssign::LocInfo &LocInfo,
659 ISD::ArgFlagsTy &ArgFlags,
660 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000661 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
662 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000664 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
665 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000666 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000667}
668
669// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000670static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000671 CCValAssign::LocInfo &LocInfo,
672 CCState &State, bool CanFail) {
673 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
674 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
675
676 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
677 if (Reg == 0) {
678 // For the 2nd half of a v2f64, do not just fail.
679 if (CanFail)
680 return false;
681
682 // Put the whole thing on the stack.
683 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
684 State.AllocateStack(8, 8),
685 LocVT, LocInfo));
686 return true;
687 }
688
689 unsigned i;
690 for (i = 0; i < 2; ++i)
691 if (HiRegList[i] == Reg)
692 break;
693
694 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
695 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
696 LocVT, LocInfo));
697 return true;
698}
699
Owen Andersone50ed302009-08-10 22:56:29 +0000700static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000701 CCValAssign::LocInfo &LocInfo,
702 ISD::ArgFlagsTy &ArgFlags,
703 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000704 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
705 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000707 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
708 return false;
709 return true; // we handled it
710}
711
Owen Andersone50ed302009-08-10 22:56:29 +0000712static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000713 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000714 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
715 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
716
Bob Wilsone65586b2009-04-17 20:40:45 +0000717 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
718 if (Reg == 0)
719 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000720
Bob Wilsone65586b2009-04-17 20:40:45 +0000721 unsigned i;
722 for (i = 0; i < 2; ++i)
723 if (HiRegList[i] == Reg)
724 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000725
Bob Wilson5bafff32009-06-22 23:27:02 +0000726 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000727 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000728 LocVT, LocInfo));
729 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000730}
731
Owen Andersone50ed302009-08-10 22:56:29 +0000732static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000733 CCValAssign::LocInfo &LocInfo,
734 ISD::ArgFlagsTy &ArgFlags,
735 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000736 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
737 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000738 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000739 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000740 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000741}
742
Owen Andersone50ed302009-08-10 22:56:29 +0000743static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000744 CCValAssign::LocInfo &LocInfo,
745 ISD::ArgFlagsTy &ArgFlags,
746 CCState &State) {
747 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
748 State);
749}
750
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000751/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
752/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000753CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000754 bool Return,
755 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000756 switch (CC) {
757 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000758 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000759 case CallingConv::C:
760 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000761 // Use target triple & subtarget features to do actual dispatch.
762 if (Subtarget->isAAPCS_ABI()) {
763 if (Subtarget->hasVFP2() &&
764 FloatABIType == FloatABI::Hard && !isVarArg)
765 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
766 else
767 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
768 } else
769 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000770 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000771 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000772 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000773 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000774 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000775 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000776 }
777}
778
Dan Gohman98ca4f22009-08-05 01:29:28 +0000779/// LowerCallResult - Lower the result values of a call into the
780/// appropriate copies out of appropriate physical registers.
781SDValue
782ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000783 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000784 const SmallVectorImpl<ISD::InputArg> &Ins,
785 DebugLoc dl, SelectionDAG &DAG,
786 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000787
Bob Wilson1f595bb2009-04-17 19:07:39 +0000788 // Assign locations to each value returned by this call.
789 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000790 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000791 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000792 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000793 CCAssignFnForNode(CallConv, /* Return*/ true,
794 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000795
796 // Copy all of the result registers out of their specified physreg.
797 for (unsigned i = 0; i != RVLocs.size(); ++i) {
798 CCValAssign VA = RVLocs[i];
799
Bob Wilson80915242009-04-25 00:33:20 +0000800 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000801 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000802 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000804 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000805 Chain = Lo.getValue(1);
806 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000807 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000809 InFlag);
810 Chain = Hi.getValue(1);
811 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000812 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 if (VA.getLocVT() == MVT::v2f64) {
815 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
816 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
817 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000818
819 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000821 Chain = Lo.getValue(1);
822 InFlag = Lo.getValue(2);
823 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000824 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000825 Chain = Hi.getValue(1);
826 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000827 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
829 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000830 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000831 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000832 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
833 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000834 Chain = Val.getValue(1);
835 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000836 }
Bob Wilson80915242009-04-25 00:33:20 +0000837
838 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000839 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000840 case CCValAssign::Full: break;
841 case CCValAssign::BCvt:
842 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
843 break;
844 }
845
Dan Gohman98ca4f22009-08-05 01:29:28 +0000846 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000847 }
848
Dan Gohman98ca4f22009-08-05 01:29:28 +0000849 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000850}
851
852/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
853/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000854/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000855/// a byval function parameter.
856/// Sometimes what we are copying is the end of a larger object, the part that
857/// does not fit in registers.
858static SDValue
859CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
860 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
861 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000863 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wange754d3f2010-04-02 18:43:02 +0000864 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000865}
866
Bob Wilsondee46d72009-04-17 20:35:10 +0000867/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000868SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000869ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
870 SDValue StackPtr, SDValue Arg,
871 DebugLoc dl, SelectionDAG &DAG,
872 const CCValAssign &VA,
873 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000874 unsigned LocMemOffset = VA.getLocMemOffset();
875 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
876 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
877 if (Flags.isByVal()) {
878 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
879 }
880 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +0000881 PseudoSourceValue::getStack(), LocMemOffset,
882 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000883}
884
Dan Gohman98ca4f22009-08-05 01:29:28 +0000885void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000886 SDValue Chain, SDValue &Arg,
887 RegsToPassVector &RegsToPass,
888 CCValAssign &VA, CCValAssign &NextVA,
889 SDValue &StackPtr,
890 SmallVector<SDValue, 8> &MemOpChains,
891 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000892
Jim Grosbache5165492009-11-09 00:11:35 +0000893 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000894 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000895 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
896
897 if (NextVA.isRegLoc())
898 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
899 else {
900 assert(NextVA.isMemLoc());
901 if (StackPtr.getNode() == 0)
902 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
903
Dan Gohman98ca4f22009-08-05 01:29:28 +0000904 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
905 dl, DAG, NextVA,
906 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000907 }
908}
909
Dan Gohman98ca4f22009-08-05 01:29:28 +0000910/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000911/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
912/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000913SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000914ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000915 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000916 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000917 const SmallVectorImpl<ISD::OutputArg> &Outs,
918 const SmallVectorImpl<ISD::InputArg> &Ins,
919 DebugLoc dl, SelectionDAG &DAG,
920 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng0c439eb2010-01-27 00:07:07 +0000921 // ARM target does not yet support tail call optimization.
922 isTailCall = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000923
Bob Wilson1f595bb2009-04-17 19:07:39 +0000924 // Analyze operands of the call, assigning locations to each operand.
925 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000926 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
927 *DAG.getContext());
928 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000929 CCAssignFnForNode(CallConv, /* Return*/ false,
930 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000931
Bob Wilson1f595bb2009-04-17 19:07:39 +0000932 // Get a count of how many bytes are to be pushed on the stack.
933 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000934
935 // Adjust the stack pointer for the new arguments...
936 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000937 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000938
Jim Grosbachf9a4b762010-02-24 01:43:03 +0000939 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000940
Bob Wilson5bafff32009-06-22 23:27:02 +0000941 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000942 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000943
Bob Wilson1f595bb2009-04-17 19:07:39 +0000944 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000945 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000946 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
947 i != e;
948 ++i, ++realArgIdx) {
949 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000950 SDValue Arg = Outs[realArgIdx].Val;
951 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000952
Bob Wilson1f595bb2009-04-17 19:07:39 +0000953 // Promote the value if needed.
954 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000955 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000956 case CCValAssign::Full: break;
957 case CCValAssign::SExt:
958 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
959 break;
960 case CCValAssign::ZExt:
961 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
962 break;
963 case CCValAssign::AExt:
964 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
965 break;
966 case CCValAssign::BCvt:
967 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
968 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000969 }
970
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000971 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000972 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 if (VA.getLocVT() == MVT::v2f64) {
974 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
975 DAG.getConstant(0, MVT::i32));
976 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
977 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000978
Dan Gohman98ca4f22009-08-05 01:29:28 +0000979 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000980 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
981
982 VA = ArgLocs[++i]; // skip ahead to next loc
983 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000984 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000985 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
986 } else {
987 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +0000988
Dan Gohman98ca4f22009-08-05 01:29:28 +0000989 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
990 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000991 }
992 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000993 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000994 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000995 }
996 } else if (VA.isRegLoc()) {
997 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
998 } else {
999 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001000
Dan Gohman98ca4f22009-08-05 01:29:28 +00001001 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1002 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001003 }
Evan Chenga8e29892007-01-19 07:51:42 +00001004 }
1005
1006 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001007 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001008 &MemOpChains[0], MemOpChains.size());
1009
1010 // Build a sequence of copy-to-reg nodes chained together with token chain
1011 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001012 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +00001013 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001014 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001015 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +00001016 InFlag = Chain.getValue(1);
1017 }
1018
Bill Wendling056292f2008-09-16 21:48:12 +00001019 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1020 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1021 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001022 bool isDirect = false;
1023 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001024 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001025 MachineFunction &MF = DAG.getMachineFunction();
1026 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chenga8e29892007-01-19 07:51:42 +00001027 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1028 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001029 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001030 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001031 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001032 getTargetMachine().getRelocationModel() != Reloc::Static;
1033 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001034 // ARM call to a local ARM function is predicable.
1035 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +00001036 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001037 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001038 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001039 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001040 ARMPCLabelIndex,
1041 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001042 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001043 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001044 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001045 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001046 PseudoSourceValue::getConstantPool(), 0,
1047 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001048 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001049 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001050 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001051 } else
1052 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001053 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001054 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001055 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001056 getTargetMachine().getRelocationModel() != Reloc::Static;
1057 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001058 // tBX takes a register source operand.
1059 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001060 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001061 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001062 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001063 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001064 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001065 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001066 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001067 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001068 PseudoSourceValue::getConstantPool(), 0,
1069 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001070 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001071 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001072 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001073 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001074 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001075 }
1076
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001077 // FIXME: handle tail calls differently.
1078 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001079 if (Subtarget->isThumb()) {
1080 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001081 CallOpc = ARMISD::CALL_NOLINK;
1082 else
1083 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1084 } else {
1085 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001086 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1087 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001088 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001089 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001090 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001091 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001092 InFlag = Chain.getValue(1);
1093 }
1094
Dan Gohman475871a2008-07-27 21:46:04 +00001095 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001096 Ops.push_back(Chain);
1097 Ops.push_back(Callee);
1098
1099 // Add argument registers to the end of the list so that they are known live
1100 // into the call.
1101 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1102 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1103 RegsToPass[i].second.getValueType()));
1104
Gabor Greifba36cb52008-08-28 21:40:38 +00001105 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001106 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001107 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001108 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001109 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001110 InFlag = Chain.getValue(1);
1111
Chris Lattnere563bbc2008-10-11 22:08:30 +00001112 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1113 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001114 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001115 InFlag = Chain.getValue(1);
1116
Bob Wilson1f595bb2009-04-17 19:07:39 +00001117 // Handle result values, copying them out of physregs into vregs that we
1118 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001119 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1120 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001121}
1122
Dan Gohman98ca4f22009-08-05 01:29:28 +00001123SDValue
1124ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001125 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001126 const SmallVectorImpl<ISD::OutputArg> &Outs,
1127 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001128
Bob Wilsondee46d72009-04-17 20:35:10 +00001129 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001130 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001131
Bob Wilsondee46d72009-04-17 20:35:10 +00001132 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001133 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1134 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001135
Dan Gohman98ca4f22009-08-05 01:29:28 +00001136 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001137 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1138 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001139
1140 // If this is the first return lowered for this function, add
1141 // the regs to the liveout set for the function.
1142 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1143 for (unsigned i = 0; i != RVLocs.size(); ++i)
1144 if (RVLocs[i].isRegLoc())
1145 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001146 }
1147
Bob Wilson1f595bb2009-04-17 19:07:39 +00001148 SDValue Flag;
1149
1150 // Copy the result values into the output registers.
1151 for (unsigned i = 0, realRVLocIdx = 0;
1152 i != RVLocs.size();
1153 ++i, ++realRVLocIdx) {
1154 CCValAssign &VA = RVLocs[i];
1155 assert(VA.isRegLoc() && "Can only return in registers!");
1156
Dan Gohman98ca4f22009-08-05 01:29:28 +00001157 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001158
1159 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001160 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001161 case CCValAssign::Full: break;
1162 case CCValAssign::BCvt:
1163 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1164 break;
1165 }
1166
Bob Wilson1f595bb2009-04-17 19:07:39 +00001167 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001168 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001169 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001170 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1171 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001172 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001173 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001174
1175 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1176 Flag = Chain.getValue(1);
1177 VA = RVLocs[++i]; // skip ahead to next loc
1178 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1179 HalfGPRs.getValue(1), Flag);
1180 Flag = Chain.getValue(1);
1181 VA = RVLocs[++i]; // skip ahead to next loc
1182
1183 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001184 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1185 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001186 }
1187 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1188 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001189 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001190 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001191 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001192 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001193 VA = RVLocs[++i]; // skip ahead to next loc
1194 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1195 Flag);
1196 } else
1197 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1198
Bob Wilsondee46d72009-04-17 20:35:10 +00001199 // Guarantee that all emitted copies are
1200 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001201 Flag = Chain.getValue(1);
1202 }
1203
1204 SDValue result;
1205 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001206 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001207 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001208 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001209
1210 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001211}
1212
Bob Wilsonb62d2572009-11-03 00:02:05 +00001213// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1214// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1215// one of the above mentioned nodes. It has to be wrapped because otherwise
1216// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1217// be used to form addressing mode. These wrapped nodes will be selected
1218// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001219static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001220 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001221 // FIXME there is no actual debug info here
1222 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001223 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001224 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001225 if (CP->isMachineConstantPoolEntry())
1226 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1227 CP->getAlignment());
1228 else
1229 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1230 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001231 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001232}
1233
Bob Wilsonddb16df2009-10-30 05:45:42 +00001234SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001235 MachineFunction &MF = DAG.getMachineFunction();
1236 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1237 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001238 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001239 EVT PtrVT = getPointerTy();
Bob Wilsonddb16df2009-10-30 05:45:42 +00001240 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001241 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1242 SDValue CPAddr;
1243 if (RelocM == Reloc::Static) {
1244 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1245 } else {
1246 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001247 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001248 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1249 ARMCP::CPBlockAddress,
1250 PCAdj);
1251 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1252 }
1253 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1254 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001255 PseudoSourceValue::getConstantPool(), 0,
1256 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001257 if (RelocM == Reloc::Static)
1258 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001259 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001260 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001261}
1262
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001263// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001264SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001265ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1266 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001267 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001268 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001269 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001270 MachineFunction &MF = DAG.getMachineFunction();
1271 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1272 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001273 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001274 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001275 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001276 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001277 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001278 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001279 PseudoSourceValue::getConstantPool(), 0,
1280 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001281 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001282
Evan Chenge7e0d622009-11-06 22:24:13 +00001283 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001284 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001285
1286 // call __tls_get_addr.
1287 ArgListTy Args;
1288 ArgListEntry Entry;
1289 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001290 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001291 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001292 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001293 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001294 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1295 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001296 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001297 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001298 return CallResult.first;
1299}
1300
1301// Lower ISD::GlobalTLSAddress using the "initial exec" or
1302// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001303SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001304ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001305 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001306 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001307 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001308 SDValue Offset;
1309 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001310 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001311 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001312 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001313
Chris Lattner4fb63d02009-07-15 04:12:33 +00001314 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001315 MachineFunction &MF = DAG.getMachineFunction();
1316 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1317 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1318 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001319 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1320 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001321 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001322 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001323 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001324 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001325 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001326 PseudoSourceValue::getConstantPool(), 0,
1327 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001328 Chain = Offset.getValue(1);
1329
Evan Chenge7e0d622009-11-06 22:24:13 +00001330 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001331 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001332
Evan Cheng9eda6892009-10-31 03:39:36 +00001333 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001334 PseudoSourceValue::getConstantPool(), 0,
1335 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001336 } else {
1337 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001338 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001339 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001340 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001341 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001342 PseudoSourceValue::getConstantPool(), 0,
1343 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001344 }
1345
1346 // The address of the thread local variable is the add of the thread
1347 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001348 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001349}
1350
Dan Gohman475871a2008-07-27 21:46:04 +00001351SDValue
1352ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001353 // TODO: implement the "local dynamic" model
1354 assert(Subtarget->isTargetELF() &&
1355 "TLS not implemented for non-ELF targets");
1356 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1357 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1358 // otherwise use the "Local Exec" TLS Model
1359 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1360 return LowerToTLSGeneralDynamicModel(GA, DAG);
1361 else
1362 return LowerToTLSExecModels(GA, DAG);
1363}
1364
Dan Gohman475871a2008-07-27 21:46:04 +00001365SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001366 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001367 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001368 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001369 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1370 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1371 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001372 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001373 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001374 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001375 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001376 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001377 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001378 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001379 PseudoSourceValue::getConstantPool(), 0,
1380 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001381 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001382 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001383 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001384 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001385 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001386 PseudoSourceValue::getGOT(), 0,
1387 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001388 return Result;
1389 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001390 // If we have T2 ops, we can materialize the address directly via movt/movw
1391 // pair. This is always cheaper.
1392 if (Subtarget->useMovt()) {
1393 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1394 DAG.getTargetGlobalAddress(GV, PtrVT));
1395 } else {
1396 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1397 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1398 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001399 PseudoSourceValue::getConstantPool(), 0,
1400 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001401 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001402 }
1403}
1404
Dan Gohman475871a2008-07-27 21:46:04 +00001405SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001406 SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001407 MachineFunction &MF = DAG.getMachineFunction();
1408 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1409 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001410 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001411 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001412 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1413 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001414 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001415 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001416 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001417 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001418 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001419 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1420 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001421 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001422 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001423 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001424 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001425
Evan Cheng9eda6892009-10-31 03:39:36 +00001426 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001427 PseudoSourceValue::getConstantPool(), 0,
1428 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001429 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001430
1431 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001432 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001433 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001434 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001435
Evan Cheng63476a82009-09-03 07:04:02 +00001436 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001437 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001438 PseudoSourceValue::getGOT(), 0,
1439 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001440
1441 return Result;
1442}
1443
Dan Gohman475871a2008-07-27 21:46:04 +00001444SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001445 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001446 assert(Subtarget->isTargetELF() &&
1447 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001448 MachineFunction &MF = DAG.getMachineFunction();
1449 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1450 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001451 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001452 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001453 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001454 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1455 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001456 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001457 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001458 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001459 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001460 PseudoSourceValue::getConstantPool(), 0,
1461 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001462 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001463 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001464}
1465
Jim Grosbach0e0da732009-05-12 23:59:14 +00001466SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001467ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
1468 const ARMSubtarget *Subtarget) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001469 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001470 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001471 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001472 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001473 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001474 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001475 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1476 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001477 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001478 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001479 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1480 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001481 EVT PtrVT = getPointerTy();
1482 DebugLoc dl = Op.getDebugLoc();
1483 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1484 SDValue CPAddr;
1485 unsigned PCAdj = (RelocM != Reloc::PIC_)
1486 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001487 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001488 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1489 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001490 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001491 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001492 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001493 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001494 PseudoSourceValue::getConstantPool(), 0,
1495 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001496 SDValue Chain = Result.getValue(1);
1497
1498 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001499 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001500 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1501 }
1502 return Result;
1503 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001504 case Intrinsic::eh_sjlj_setjmp:
Jim Grosbacha87ded22010-02-08 23:22:00 +00001505 SDValue Val = Subtarget->isThumb() ?
1506 DAG.getCopyFromReg(DAG.getEntryNode(), dl, ARM::SP, MVT::i32) :
1507 DAG.getConstant(0, MVT::i32);
1508 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1),
1509 Val);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001510 }
1511}
1512
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001513static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
1514 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001515 DebugLoc dl = Op.getDebugLoc();
1516 SDValue Op5 = Op.getOperand(5);
1517 SDValue Res;
1518 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
1519 if (isDeviceBarrier) {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001520 if (Subtarget->hasV7Ops())
1521 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0));
1522 else
1523 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0),
1524 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001525 } else {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001526 if (Subtarget->hasV7Ops())
1527 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
1528 else
1529 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
1530 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001531 }
1532 return Res;
1533}
1534
Dan Gohman475871a2008-07-27 21:46:04 +00001535static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001536 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001537 // vastart just stores the address of the VarArgsFrameIndex slot into the
1538 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001539 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001540 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001541 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001542 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001543 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1544 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001545}
1546
Dan Gohman475871a2008-07-27 21:46:04 +00001547SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001548ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1549 SDNode *Node = Op.getNode();
1550 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001551 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001552 SDValue Chain = Op.getOperand(0);
1553 SDValue Size = Op.getOperand(1);
1554 SDValue Align = Op.getOperand(2);
1555
1556 // Chain the dynamic stack allocation so that it doesn't modify the stack
1557 // pointer when other instructions are using the stack.
1558 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1559
1560 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1561 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1562 if (AlignVal > StackAlign)
1563 // Do this now since selection pass cannot introduce new target
1564 // independent node.
1565 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1566
1567 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1568 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1569 // do even more horrible hack later.
1570 MachineFunction &MF = DAG.getMachineFunction();
1571 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1572 if (AFI->isThumb1OnlyFunction()) {
1573 bool Negate = true;
1574 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1575 if (C) {
1576 uint32_t Val = C->getZExtValue();
1577 if (Val <= 508 && ((Val & 3) == 0))
1578 Negate = false;
1579 }
1580 if (Negate)
1581 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1582 }
1583
Owen Anderson825b72b2009-08-11 20:47:22 +00001584 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001585 SDValue Ops1[] = { Chain, Size, Align };
1586 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1587 Chain = Res.getValue(1);
1588 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1589 DAG.getIntPtrConstant(0, true), SDValue());
1590 SDValue Ops2[] = { Res, Chain };
1591 return DAG.getMergeValues(Ops2, 2, dl);
1592}
1593
1594SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001595ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1596 SDValue &Root, SelectionDAG &DAG,
1597 DebugLoc dl) {
1598 MachineFunction &MF = DAG.getMachineFunction();
1599 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1600
1601 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001602 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001603 RC = ARM::tGPRRegisterClass;
1604 else
1605 RC = ARM::GPRRegisterClass;
1606
1607 // Transform the arguments stored in physical registers into virtual ones.
1608 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001609 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001610
1611 SDValue ArgValue2;
1612 if (NextVA.isMemLoc()) {
1613 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1614 MachineFrameInfo *MFI = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00001615 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset(),
1616 true, false);
Bob Wilson5bafff32009-06-22 23:27:02 +00001617
1618 // Create load node to retrieve arguments from the stack.
1619 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001620 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001621 PseudoSourceValue::getFixedStack(FI), 0,
1622 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001623 } else {
1624 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001625 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001626 }
1627
Jim Grosbache5165492009-11-09 00:11:35 +00001628 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001629}
1630
1631SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001632ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001633 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001634 const SmallVectorImpl<ISD::InputArg>
1635 &Ins,
1636 DebugLoc dl, SelectionDAG &DAG,
1637 SmallVectorImpl<SDValue> &InVals) {
1638
Bob Wilson1f595bb2009-04-17 19:07:39 +00001639 MachineFunction &MF = DAG.getMachineFunction();
1640 MachineFrameInfo *MFI = MF.getFrameInfo();
1641
Bob Wilson1f595bb2009-04-17 19:07:39 +00001642 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1643
1644 // Assign locations to all of the incoming arguments.
1645 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001646 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1647 *DAG.getContext());
1648 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001649 CCAssignFnForNode(CallConv, /* Return*/ false,
1650 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001651
1652 SmallVector<SDValue, 16> ArgValues;
1653
1654 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1655 CCValAssign &VA = ArgLocs[i];
1656
Bob Wilsondee46d72009-04-17 20:35:10 +00001657 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001658 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001659 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001660
Bob Wilson5bafff32009-06-22 23:27:02 +00001661 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001662 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001663 // f64 and vector types are split up into multiple registers or
1664 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001665 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001666
Owen Anderson825b72b2009-08-11 20:47:22 +00001667 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001668 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001669 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001670 VA = ArgLocs[++i]; // skip ahead to next loc
1671 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001672 Chain, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001673 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1674 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001675 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001676 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001677 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1678 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001679 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001680
Bob Wilson5bafff32009-06-22 23:27:02 +00001681 } else {
1682 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001683
Owen Anderson825b72b2009-08-11 20:47:22 +00001684 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001685 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001686 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001687 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001688 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001689 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001690 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001691 RC = (AFI->isThumb1OnlyFunction() ?
1692 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001693 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001694 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001695
1696 // Transform the arguments in physical registers into virtual ones.
1697 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001698 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001699 }
1700
1701 // If this is an 8 or 16-bit value, it is really passed promoted
1702 // to 32 bits. Insert an assert[sz]ext to capture this, then
1703 // truncate to the right size.
1704 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001705 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001706 case CCValAssign::Full: break;
1707 case CCValAssign::BCvt:
1708 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1709 break;
1710 case CCValAssign::SExt:
1711 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1712 DAG.getValueType(VA.getValVT()));
1713 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1714 break;
1715 case CCValAssign::ZExt:
1716 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1717 DAG.getValueType(VA.getValVT()));
1718 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1719 break;
1720 }
1721
Dan Gohman98ca4f22009-08-05 01:29:28 +00001722 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001723
1724 } else { // VA.isRegLoc()
1725
1726 // sanity check
1727 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001728 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001729
1730 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001731 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
1732 true, false);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001733
Bob Wilsondee46d72009-04-17 20:35:10 +00001734 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001735 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001736 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001737 PseudoSourceValue::getFixedStack(FI), 0,
1738 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001739 }
1740 }
1741
1742 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001743 if (isVarArg) {
1744 static const unsigned GPRArgRegs[] = {
1745 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1746 };
1747
Bob Wilsondee46d72009-04-17 20:35:10 +00001748 unsigned NumGPRs = CCInfo.getFirstUnallocated
1749 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001750
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001751 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1752 unsigned VARegSize = (4 - NumGPRs) * 4;
1753 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00001754 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001755 if (VARegSaveSize) {
1756 // If this function is vararg, store any remaining integer argument regs
1757 // to their spots on the stack so that they may be loaded by deferencing
1758 // the result of va_next.
1759 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001760 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
David Greene3f2bf852009-11-12 20:49:22 +00001761 VARegSaveSize - VARegSize,
1762 true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001763 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001764
Dan Gohman475871a2008-07-27 21:46:04 +00001765 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001766 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001767 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001768 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001769 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001770 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001771 RC = ARM::GPRRegisterClass;
1772
Bob Wilson998e1252009-04-20 18:36:57 +00001773 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001774 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Evan Cheng9eda6892009-10-31 03:39:36 +00001775 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001776 PseudoSourceValue::getFixedStack(VarArgsFrameIndex), 0,
1777 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001778 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001779 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001780 DAG.getConstant(4, getPointerTy()));
1781 }
1782 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001783 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001784 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001785 } else
1786 // This will point to the next argument passed via stack.
David Greene3f2bf852009-11-12 20:49:22 +00001787 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset, true, false);
Evan Chenga8e29892007-01-19 07:51:42 +00001788 }
1789
Dan Gohman98ca4f22009-08-05 01:29:28 +00001790 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001791}
1792
1793/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001794static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001795 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001796 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001797 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001798 // Maybe this has already been legalized into the constant pool?
1799 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001800 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001801 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1802 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001803 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001804 }
1805 }
1806 return false;
1807}
1808
Evan Chenga8e29892007-01-19 07:51:42 +00001809/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1810/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00001811SDValue
1812ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
1813 SDValue &ARMCC, SelectionDAG &DAG, DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001814 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001815 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00001816 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001817 // Constant does not fit, try adjusting it by one?
1818 switch (CC) {
1819 default: break;
1820 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001821 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001822 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001823 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001824 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001825 }
1826 break;
1827 case ISD::SETULT:
1828 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001829 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001830 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001831 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001832 }
1833 break;
1834 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001835 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001836 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001837 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001838 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001839 }
1840 break;
1841 case ISD::SETULE:
1842 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001843 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001844 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001845 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001846 }
1847 break;
1848 }
1849 }
1850 }
1851
1852 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001853 ARMISD::NodeType CompareType;
1854 switch (CondCode) {
1855 default:
1856 CompareType = ARMISD::CMP;
1857 break;
1858 case ARMCC::EQ:
1859 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001860 // Uses only Z Flag
1861 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001862 break;
1863 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001864 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1865 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001866}
1867
1868/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001869static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001870 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001871 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001872 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001873 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001874 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001875 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1876 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001877}
1878
Evan Cheng06b53c02009-11-12 07:13:11 +00001879SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001880 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001881 SDValue LHS = Op.getOperand(0);
1882 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001883 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001884 SDValue TrueVal = Op.getOperand(2);
1885 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001886 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001887
Owen Anderson825b72b2009-08-11 20:47:22 +00001888 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001889 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001890 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001891 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00001892 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001893 }
1894
1895 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001896 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00001897
Owen Anderson825b72b2009-08-11 20:47:22 +00001898 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1899 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001900 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1901 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001902 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001903 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001904 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001905 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001906 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001907 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001908 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001909 }
1910 return Result;
1911}
1912
Evan Cheng06b53c02009-11-12 07:13:11 +00001913SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00001914 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001915 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001916 SDValue LHS = Op.getOperand(2);
1917 SDValue RHS = Op.getOperand(3);
1918 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001919 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001920
Owen Anderson825b72b2009-08-11 20:47:22 +00001921 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001922 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001923 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001924 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001925 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001926 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001927 }
1928
Owen Anderson825b72b2009-08-11 20:47:22 +00001929 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001930 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001931 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001932
Dale Johannesende064702009-02-06 21:50:26 +00001933 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001934 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1935 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1936 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001937 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001938 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001939 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001940 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001941 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001942 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001943 }
1944 return Res;
1945}
1946
Dan Gohman475871a2008-07-27 21:46:04 +00001947SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1948 SDValue Chain = Op.getOperand(0);
1949 SDValue Table = Op.getOperand(1);
1950 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001951 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001952
Owen Andersone50ed302009-08-10 22:56:29 +00001953 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001954 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1955 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001956 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001957 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001958 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001959 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1960 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001961 if (Subtarget->isThumb2()) {
1962 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1963 // which does another jump to the destination. This also makes it easier
1964 // to translate it to TBB / TBH later.
1965 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001966 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001967 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001968 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001969 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00001970 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00001971 PseudoSourceValue::getJumpTable(), 0,
1972 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001973 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001974 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001975 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001976 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00001977 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00001978 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001979 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001980 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001981 }
Evan Chenga8e29892007-01-19 07:51:42 +00001982}
1983
Bob Wilson76a312b2010-03-19 22:51:32 +00001984static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
1985 DebugLoc dl = Op.getDebugLoc();
1986 unsigned Opc;
1987
1988 switch (Op.getOpcode()) {
1989 default:
1990 assert(0 && "Invalid opcode!");
1991 case ISD::FP_TO_SINT:
1992 Opc = ARMISD::FTOSI;
1993 break;
1994 case ISD::FP_TO_UINT:
1995 Opc = ARMISD::FTOUI;
1996 break;
1997 }
1998 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1999 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2000}
2001
2002static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2003 EVT VT = Op.getValueType();
2004 DebugLoc dl = Op.getDebugLoc();
2005 unsigned Opc;
2006
2007 switch (Op.getOpcode()) {
2008 default:
2009 assert(0 && "Invalid opcode!");
2010 case ISD::SINT_TO_FP:
2011 Opc = ARMISD::SITOF;
2012 break;
2013 case ISD::UINT_TO_FP:
2014 Opc = ARMISD::UITOF;
2015 break;
2016 }
2017
2018 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2019 return DAG.getNode(Opc, dl, VT, Op);
2020}
2021
Dan Gohman475871a2008-07-27 21:46:04 +00002022static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002023 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002024 SDValue Tmp0 = Op.getOperand(0);
2025 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002026 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002027 EVT VT = Op.getValueType();
2028 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002029 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
2030 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002031 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
2032 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002033 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002034}
2035
Jim Grosbach0e0da732009-05-12 23:59:14 +00002036SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
2037 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2038 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00002039 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002040 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2041 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002042 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002043 ? ARM::R7 : ARM::R11;
2044 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2045 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002046 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2047 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002048 return FrameAddr;
2049}
2050
Dan Gohman475871a2008-07-27 21:46:04 +00002051SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00002052ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00002053 SDValue Chain,
2054 SDValue Dst, SDValue Src,
2055 SDValue Size, unsigned Align,
Mon P Wange754d3f2010-04-02 18:43:02 +00002056 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00002057 const Value *DstSV, uint64_t DstSVOff,
2058 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00002059 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00002060 // This requires 4-byte alignment.
2061 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00002062 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002063 // This requires the copy size to be a constant, preferrably
2064 // within a subtarget-specific limit.
2065 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
2066 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00002067 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002068 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002069 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00002070 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002071
2072 unsigned BytesLeft = SizeVal & 3;
2073 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002074 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00002075 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002076 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00002077 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00002078 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00002079 SDValue TFOps[MAX_LOADS_IN_LDM];
2080 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00002081 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002082
Evan Cheng4102eb52007-10-22 22:11:27 +00002083 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
2084 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002085 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00002086 while (EmittedNumMemOps < NumMemOps) {
2087 for (i = 0;
2088 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002089 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002090 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2091 DAG.getConstant(SrcOff, MVT::i32)),
Mon P Wange754d3f2010-04-02 18:43:02 +00002092 SrcSV, SrcSVOff + SrcOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002093 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002094 SrcOff += VTSize;
2095 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002096 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002097
Evan Cheng4102eb52007-10-22 22:11:27 +00002098 for (i = 0;
2099 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002100 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
David Greene1b58cab2010-02-15 16:55:24 +00002101 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2102 DAG.getConstant(DstOff, MVT::i32)),
Mon P Wange754d3f2010-04-02 18:43:02 +00002103 DstSV, DstSVOff + DstOff, false, false, 0);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002104 DstOff += VTSize;
2105 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002106 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002107
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002108 EmittedNumMemOps += i;
2109 }
2110
Bob Wilson2dc4f542009-03-20 22:42:55 +00002111 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002112 return Chain;
2113
2114 // Issue loads / stores for the trailing (1 - 3) bytes.
2115 unsigned BytesLeftSave = BytesLeft;
2116 i = 0;
2117 while (BytesLeft) {
2118 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002119 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002120 VTSize = 2;
2121 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002122 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002123 VTSize = 1;
2124 }
2125
Dale Johannesen0f502f62009-02-03 22:26:09 +00002126 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002127 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2128 DAG.getConstant(SrcOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002129 SrcSV, SrcSVOff + SrcOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002130 TFOps[i] = Loads[i].getValue(1);
2131 ++i;
2132 SrcOff += VTSize;
2133 BytesLeft -= VTSize;
2134 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002135 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002136
2137 i = 0;
2138 BytesLeft = BytesLeftSave;
2139 while (BytesLeft) {
2140 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002141 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002142 VTSize = 2;
2143 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002144 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002145 VTSize = 1;
2146 }
2147
Dale Johannesen0f502f62009-02-03 22:26:09 +00002148 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002149 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2150 DAG.getConstant(DstOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002151 DstSV, DstSVOff + DstOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002152 ++i;
2153 DstOff += VTSize;
2154 BytesLeft -= VTSize;
2155 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002156 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002157}
2158
Duncan Sands1607f052008-12-01 11:39:25 +00002159static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002160 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00002161 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002162 if (N->getValueType(0) == MVT::f64) {
Jim Grosbache5165492009-11-09 00:11:35 +00002163 // Turn i64->f64 into VMOVDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002164 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2165 DAG.getConstant(0, MVT::i32));
2166 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2167 DAG.getConstant(1, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00002168 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002169 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002170
Jim Grosbache5165492009-11-09 00:11:35 +00002171 // Turn f64->i64 into VMOVRRD.
2172 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002173 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002174
Chris Lattner27a6c732007-11-24 07:07:01 +00002175 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002176 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002177}
2178
Bob Wilson5bafff32009-06-22 23:27:02 +00002179/// getZeroVector - Returns a vector of specified type with all zero elements.
2180///
Owen Andersone50ed302009-08-10 22:56:29 +00002181static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002182 assert(VT.isVector() && "Expected a vector type");
2183
2184 // Zero vectors are used to represent vector negation and in those cases
2185 // will be implemented with the NEON VNEG instruction. However, VNEG does
2186 // not support i64 elements, so sometimes the zero vectors will need to be
2187 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002188 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002189 // to their dest type. This ensures they get CSE'd.
2190 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002191 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2192 SmallVector<SDValue, 8> Ops;
2193 MVT TVT;
2194
2195 if (VT.getSizeInBits() == 64) {
2196 Ops.assign(8, Cst); TVT = MVT::v8i8;
2197 } else {
2198 Ops.assign(16, Cst); TVT = MVT::v16i8;
2199 }
2200 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002201
2202 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2203}
2204
2205/// getOnesVector - Returns a vector of specified type with all bits set.
2206///
Owen Andersone50ed302009-08-10 22:56:29 +00002207static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002208 assert(VT.isVector() && "Expected a vector type");
2209
Bob Wilson929ffa22009-10-30 20:13:25 +00002210 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002211 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002212 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002213 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2214 SmallVector<SDValue, 8> Ops;
2215 MVT TVT;
2216
2217 if (VT.getSizeInBits() == 64) {
2218 Ops.assign(8, Cst); TVT = MVT::v8i8;
2219 } else {
2220 Ops.assign(16, Cst); TVT = MVT::v16i8;
2221 }
2222 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002223
2224 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2225}
2226
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002227/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2228/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002229SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002230 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2231 EVT VT = Op.getValueType();
2232 unsigned VTBits = VT.getSizeInBits();
2233 DebugLoc dl = Op.getDebugLoc();
2234 SDValue ShOpLo = Op.getOperand(0);
2235 SDValue ShOpHi = Op.getOperand(1);
2236 SDValue ShAmt = Op.getOperand(2);
2237 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002238 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002239
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002240 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2241
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002242 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2243 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2244 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2245 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2246 DAG.getConstant(VTBits, MVT::i32));
2247 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2248 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002249 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002250
2251 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2252 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002253 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002254 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002255 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2256 CCR, Cmp);
2257
2258 SDValue Ops[2] = { Lo, Hi };
2259 return DAG.getMergeValues(Ops, 2, dl);
2260}
2261
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002262/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2263/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002264SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002265 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2266 EVT VT = Op.getValueType();
2267 unsigned VTBits = VT.getSizeInBits();
2268 DebugLoc dl = Op.getDebugLoc();
2269 SDValue ShOpLo = Op.getOperand(0);
2270 SDValue ShOpHi = Op.getOperand(1);
2271 SDValue ShAmt = Op.getOperand(2);
2272 SDValue ARMCC;
2273
2274 assert(Op.getOpcode() == ISD::SHL_PARTS);
2275 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2276 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2277 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2278 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2279 DAG.getConstant(VTBits, MVT::i32));
2280 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2281 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2282
2283 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2284 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2285 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002286 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002287 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2288 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2289 CCR, Cmp);
2290
2291 SDValue Ops[2] = { Lo, Hi };
2292 return DAG.getMergeValues(Ops, 2, dl);
2293}
2294
Jim Grosbach3482c802010-01-18 19:58:49 +00002295static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2296 const ARMSubtarget *ST) {
2297 EVT VT = N->getValueType(0);
2298 DebugLoc dl = N->getDebugLoc();
2299
2300 if (!ST->hasV6T2Ops())
2301 return SDValue();
2302
2303 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2304 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2305}
2306
Bob Wilson5bafff32009-06-22 23:27:02 +00002307static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2308 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002309 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002310 DebugLoc dl = N->getDebugLoc();
2311
2312 // Lower vector shifts on NEON to use VSHL.
2313 if (VT.isVector()) {
2314 assert(ST->hasNEON() && "unexpected vector shift");
2315
2316 // Left shifts translate directly to the vshiftu intrinsic.
2317 if (N->getOpcode() == ISD::SHL)
2318 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002319 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002320 N->getOperand(0), N->getOperand(1));
2321
2322 assert((N->getOpcode() == ISD::SRA ||
2323 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2324
2325 // NEON uses the same intrinsics for both left and right shifts. For
2326 // right shifts, the shift amounts are negative, so negate the vector of
2327 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002328 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002329 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2330 getZeroVector(ShiftVT, DAG, dl),
2331 N->getOperand(1));
2332 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2333 Intrinsic::arm_neon_vshifts :
2334 Intrinsic::arm_neon_vshiftu);
2335 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002336 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002337 N->getOperand(0), NegatedCount);
2338 }
2339
Eli Friedmance392eb2009-08-22 03:13:10 +00002340 // We can get here for a node like i32 = ISD::SHL i32, i64
2341 if (VT != MVT::i64)
2342 return SDValue();
2343
2344 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002345 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002346
Chris Lattner27a6c732007-11-24 07:07:01 +00002347 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2348 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002349 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002350 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002351
Chris Lattner27a6c732007-11-24 07:07:01 +00002352 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002353 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002354
Chris Lattner27a6c732007-11-24 07:07:01 +00002355 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002356 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2357 DAG.getConstant(0, MVT::i32));
2358 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2359 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002360
Chris Lattner27a6c732007-11-24 07:07:01 +00002361 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2362 // captures the result into a carry flag.
2363 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002364 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002365
Chris Lattner27a6c732007-11-24 07:07:01 +00002366 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002367 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002368
Chris Lattner27a6c732007-11-24 07:07:01 +00002369 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002370 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002371}
2372
Bob Wilson5bafff32009-06-22 23:27:02 +00002373static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2374 SDValue TmpOp0, TmpOp1;
2375 bool Invert = false;
2376 bool Swap = false;
2377 unsigned Opc = 0;
2378
2379 SDValue Op0 = Op.getOperand(0);
2380 SDValue Op1 = Op.getOperand(1);
2381 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002382 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002383 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2384 DebugLoc dl = Op.getDebugLoc();
2385
2386 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2387 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002388 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002389 case ISD::SETUNE:
2390 case ISD::SETNE: Invert = true; // Fallthrough
2391 case ISD::SETOEQ:
2392 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2393 case ISD::SETOLT:
2394 case ISD::SETLT: Swap = true; // Fallthrough
2395 case ISD::SETOGT:
2396 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2397 case ISD::SETOLE:
2398 case ISD::SETLE: Swap = true; // Fallthrough
2399 case ISD::SETOGE:
2400 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2401 case ISD::SETUGE: Swap = true; // Fallthrough
2402 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2403 case ISD::SETUGT: Swap = true; // Fallthrough
2404 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2405 case ISD::SETUEQ: Invert = true; // Fallthrough
2406 case ISD::SETONE:
2407 // Expand this to (OLT | OGT).
2408 TmpOp0 = Op0;
2409 TmpOp1 = Op1;
2410 Opc = ISD::OR;
2411 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2412 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2413 break;
2414 case ISD::SETUO: Invert = true; // Fallthrough
2415 case ISD::SETO:
2416 // Expand this to (OLT | OGE).
2417 TmpOp0 = Op0;
2418 TmpOp1 = Op1;
2419 Opc = ISD::OR;
2420 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2421 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2422 break;
2423 }
2424 } else {
2425 // Integer comparisons.
2426 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002427 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002428 case ISD::SETNE: Invert = true;
2429 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2430 case ISD::SETLT: Swap = true;
2431 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2432 case ISD::SETLE: Swap = true;
2433 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2434 case ISD::SETULT: Swap = true;
2435 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2436 case ISD::SETULE: Swap = true;
2437 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2438 }
2439
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002440 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002441 if (Opc == ARMISD::VCEQ) {
2442
2443 SDValue AndOp;
2444 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2445 AndOp = Op0;
2446 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2447 AndOp = Op1;
2448
2449 // Ignore bitconvert.
2450 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2451 AndOp = AndOp.getOperand(0);
2452
2453 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2454 Opc = ARMISD::VTST;
2455 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2456 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2457 Invert = !Invert;
2458 }
2459 }
2460 }
2461
2462 if (Swap)
2463 std::swap(Op0, Op1);
2464
2465 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2466
2467 if (Invert)
2468 Result = DAG.getNOT(dl, Result, VT);
2469
2470 return Result;
2471}
2472
2473/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2474/// VMOV instruction, and if so, return the constant being splatted.
2475static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2476 unsigned SplatBitSize, SelectionDAG &DAG) {
2477 switch (SplatBitSize) {
2478 case 8:
2479 // Any 1-byte value is OK.
2480 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002481 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002482
2483 case 16:
2484 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2485 if ((SplatBits & ~0xff) == 0 ||
2486 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002487 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002488 break;
2489
2490 case 32:
2491 // NEON's 32-bit VMOV supports splat values where:
2492 // * only one byte is nonzero, or
2493 // * the least significant byte is 0xff and the second byte is nonzero, or
2494 // * the least significant 2 bytes are 0xff and the third is nonzero.
2495 if ((SplatBits & ~0xff) == 0 ||
2496 (SplatBits & ~0xff00) == 0 ||
2497 (SplatBits & ~0xff0000) == 0 ||
2498 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002499 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002500
2501 if ((SplatBits & ~0xffff) == 0 &&
2502 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002503 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002504
2505 if ((SplatBits & ~0xffffff) == 0 &&
2506 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002507 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002508
2509 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2510 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2511 // VMOV.I32. A (very) minor optimization would be to replicate the value
2512 // and fall through here to test for a valid 64-bit splat. But, then the
2513 // caller would also need to check and handle the change in size.
2514 break;
2515
2516 case 64: {
2517 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2518 uint64_t BitMask = 0xff;
2519 uint64_t Val = 0;
2520 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2521 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2522 Val |= BitMask;
2523 else if ((SplatBits & BitMask) != 0)
2524 return SDValue();
2525 BitMask <<= 8;
2526 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002527 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002528 }
2529
2530 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002531 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002532 break;
2533 }
2534
2535 return SDValue();
2536}
2537
2538/// getVMOVImm - If this is a build_vector of constants which can be
2539/// formed by using a VMOV instruction of the specified element size,
2540/// return the constant being splatted. The ByteSize field indicates the
2541/// number of bytes of each element [1248].
2542SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2543 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2544 APInt SplatBits, SplatUndef;
2545 unsigned SplatBitSize;
2546 bool HasAnyUndefs;
2547 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2548 HasAnyUndefs, ByteSize * 8))
2549 return SDValue();
2550
2551 if (SplatBitSize > ByteSize * 8)
2552 return SDValue();
2553
2554 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2555 SplatBitSize, DAG);
2556}
2557
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002558static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2559 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002560 unsigned NumElts = VT.getVectorNumElements();
2561 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002562 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002563
2564 // If this is a VEXT shuffle, the immediate value is the index of the first
2565 // element. The other shuffle indices must be the successive elements after
2566 // the first one.
2567 unsigned ExpectedElt = Imm;
2568 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002569 // Increment the expected index. If it wraps around, it may still be
2570 // a VEXT but the source vectors must be swapped.
2571 ExpectedElt += 1;
2572 if (ExpectedElt == NumElts * 2) {
2573 ExpectedElt = 0;
2574 ReverseVEXT = true;
2575 }
2576
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002577 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002578 return false;
2579 }
2580
2581 // Adjust the index value if the source operands will be swapped.
2582 if (ReverseVEXT)
2583 Imm -= NumElts;
2584
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002585 return true;
2586}
2587
Bob Wilson8bb9e482009-07-26 00:39:34 +00002588/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2589/// instruction with the specified blocksize. (The order of the elements
2590/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002591static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2592 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002593 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2594 "Only possible block sizes for VREV are: 16, 32, 64");
2595
Bob Wilson8bb9e482009-07-26 00:39:34 +00002596 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00002597 if (EltSz == 64)
2598 return false;
2599
2600 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002601 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002602
2603 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2604 return false;
2605
2606 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002607 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002608 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2609 return false;
2610 }
2611
2612 return true;
2613}
2614
Bob Wilsonc692cb72009-08-21 20:54:19 +00002615static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2616 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002617 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2618 if (EltSz == 64)
2619 return false;
2620
Bob Wilsonc692cb72009-08-21 20:54:19 +00002621 unsigned NumElts = VT.getVectorNumElements();
2622 WhichResult = (M[0] == 0 ? 0 : 1);
2623 for (unsigned i = 0; i < NumElts; i += 2) {
2624 if ((unsigned) M[i] != i + WhichResult ||
2625 (unsigned) M[i+1] != i + NumElts + WhichResult)
2626 return false;
2627 }
2628 return true;
2629}
2630
Bob Wilson324f4f12009-12-03 06:40:55 +00002631/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
2632/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2633/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
2634static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2635 unsigned &WhichResult) {
2636 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2637 if (EltSz == 64)
2638 return false;
2639
2640 unsigned NumElts = VT.getVectorNumElements();
2641 WhichResult = (M[0] == 0 ? 0 : 1);
2642 for (unsigned i = 0; i < NumElts; i += 2) {
2643 if ((unsigned) M[i] != i + WhichResult ||
2644 (unsigned) M[i+1] != i + WhichResult)
2645 return false;
2646 }
2647 return true;
2648}
2649
Bob Wilsonc692cb72009-08-21 20:54:19 +00002650static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2651 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002652 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2653 if (EltSz == 64)
2654 return false;
2655
Bob Wilsonc692cb72009-08-21 20:54:19 +00002656 unsigned NumElts = VT.getVectorNumElements();
2657 WhichResult = (M[0] == 0 ? 0 : 1);
2658 for (unsigned i = 0; i != NumElts; ++i) {
2659 if ((unsigned) M[i] != 2 * i + WhichResult)
2660 return false;
2661 }
2662
2663 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002664 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002665 return false;
2666
2667 return true;
2668}
2669
Bob Wilson324f4f12009-12-03 06:40:55 +00002670/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
2671/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2672/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
2673static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2674 unsigned &WhichResult) {
2675 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2676 if (EltSz == 64)
2677 return false;
2678
2679 unsigned Half = VT.getVectorNumElements() / 2;
2680 WhichResult = (M[0] == 0 ? 0 : 1);
2681 for (unsigned j = 0; j != 2; ++j) {
2682 unsigned Idx = WhichResult;
2683 for (unsigned i = 0; i != Half; ++i) {
2684 if ((unsigned) M[i + j * Half] != Idx)
2685 return false;
2686 Idx += 2;
2687 }
2688 }
2689
2690 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2691 if (VT.is64BitVector() && EltSz == 32)
2692 return false;
2693
2694 return true;
2695}
2696
Bob Wilsonc692cb72009-08-21 20:54:19 +00002697static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2698 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002699 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2700 if (EltSz == 64)
2701 return false;
2702
Bob Wilsonc692cb72009-08-21 20:54:19 +00002703 unsigned NumElts = VT.getVectorNumElements();
2704 WhichResult = (M[0] == 0 ? 0 : 1);
2705 unsigned Idx = WhichResult * NumElts / 2;
2706 for (unsigned i = 0; i != NumElts; i += 2) {
2707 if ((unsigned) M[i] != Idx ||
2708 (unsigned) M[i+1] != Idx + NumElts)
2709 return false;
2710 Idx += 1;
2711 }
2712
2713 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002714 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002715 return false;
2716
2717 return true;
2718}
2719
Bob Wilson324f4f12009-12-03 06:40:55 +00002720/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
2721/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2722/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
2723static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2724 unsigned &WhichResult) {
2725 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2726 if (EltSz == 64)
2727 return false;
2728
2729 unsigned NumElts = VT.getVectorNumElements();
2730 WhichResult = (M[0] == 0 ? 0 : 1);
2731 unsigned Idx = WhichResult * NumElts / 2;
2732 for (unsigned i = 0; i != NumElts; i += 2) {
2733 if ((unsigned) M[i] != Idx ||
2734 (unsigned) M[i+1] != Idx)
2735 return false;
2736 Idx += 1;
2737 }
2738
2739 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2740 if (VT.is64BitVector() && EltSz == 32)
2741 return false;
2742
2743 return true;
2744}
2745
2746
Owen Andersone50ed302009-08-10 22:56:29 +00002747static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002748 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002749 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002750 if (ConstVal->isNullValue())
2751 return getZeroVector(VT, DAG, dl);
2752 if (ConstVal->isAllOnesValue())
2753 return getOnesVector(VT, DAG, dl);
2754
Owen Andersone50ed302009-08-10 22:56:29 +00002755 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002756 if (VT.is64BitVector()) {
2757 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002758 case 8: CanonicalVT = MVT::v8i8; break;
2759 case 16: CanonicalVT = MVT::v4i16; break;
2760 case 32: CanonicalVT = MVT::v2i32; break;
2761 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002762 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002763 }
2764 } else {
2765 assert(VT.is128BitVector() && "unknown splat vector size");
2766 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002767 case 8: CanonicalVT = MVT::v16i8; break;
2768 case 16: CanonicalVT = MVT::v8i16; break;
2769 case 32: CanonicalVT = MVT::v4i32; break;
2770 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002771 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002772 }
2773 }
2774
2775 // Build a canonical splat for this value.
2776 SmallVector<SDValue, 8> Ops;
2777 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2778 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2779 Ops.size());
2780 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2781}
2782
2783// If this is a case we can't handle, return null and let the default
2784// expansion code take care of it.
2785static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002786 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002787 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002788 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002789
2790 APInt SplatBits, SplatUndef;
2791 unsigned SplatBitSize;
2792 bool HasAnyUndefs;
2793 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002794 if (SplatBitSize <= 64) {
2795 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2796 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2797 if (Val.getNode())
2798 return BuildSplat(Val, VT, DAG, dl);
2799 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002800 }
2801
2802 // If there are only 2 elements in a 128-bit vector, insert them into an
2803 // undef vector. This handles the common case for 128-bit vector argument
2804 // passing, where the insertions should be translated to subreg accesses
2805 // with no real instructions.
2806 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2807 SDValue Val = DAG.getUNDEF(VT);
2808 SDValue Op0 = Op.getOperand(0);
2809 SDValue Op1 = Op.getOperand(1);
2810 if (Op0.getOpcode() != ISD::UNDEF)
2811 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2812 DAG.getIntPtrConstant(0));
2813 if (Op1.getOpcode() != ISD::UNDEF)
2814 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2815 DAG.getIntPtrConstant(1));
2816 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002817 }
2818
2819 return SDValue();
2820}
2821
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002822/// isShuffleMaskLegal - Targets can use this to indicate that they only
2823/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2824/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2825/// are assumed to be legal.
2826bool
2827ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2828 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002829 if (VT.getVectorNumElements() == 4 &&
2830 (VT.is128BitVector() || VT.is64BitVector())) {
2831 unsigned PFIndexes[4];
2832 for (unsigned i = 0; i != 4; ++i) {
2833 if (M[i] < 0)
2834 PFIndexes[i] = 8;
2835 else
2836 PFIndexes[i] = M[i];
2837 }
2838
2839 // Compute the index in the perfect shuffle table.
2840 unsigned PFTableIndex =
2841 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2842 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2843 unsigned Cost = (PFEntry >> 30);
2844
2845 if (Cost <= 4)
2846 return true;
2847 }
2848
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002849 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002850 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002851
2852 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2853 isVREVMask(M, VT, 64) ||
2854 isVREVMask(M, VT, 32) ||
2855 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002856 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2857 isVTRNMask(M, VT, WhichResult) ||
2858 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00002859 isVZIPMask(M, VT, WhichResult) ||
2860 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
2861 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
2862 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002863}
2864
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002865/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2866/// the specified operations to build the shuffle.
2867static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2868 SDValue RHS, SelectionDAG &DAG,
2869 DebugLoc dl) {
2870 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2871 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2872 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2873
2874 enum {
2875 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2876 OP_VREV,
2877 OP_VDUP0,
2878 OP_VDUP1,
2879 OP_VDUP2,
2880 OP_VDUP3,
2881 OP_VEXT1,
2882 OP_VEXT2,
2883 OP_VEXT3,
2884 OP_VUZPL, // VUZP, left result
2885 OP_VUZPR, // VUZP, right result
2886 OP_VZIPL, // VZIP, left result
2887 OP_VZIPR, // VZIP, right result
2888 OP_VTRNL, // VTRN, left result
2889 OP_VTRNR // VTRN, right result
2890 };
2891
2892 if (OpNum == OP_COPY) {
2893 if (LHSID == (1*9+2)*9+3) return LHS;
2894 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2895 return RHS;
2896 }
2897
2898 SDValue OpLHS, OpRHS;
2899 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2900 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2901 EVT VT = OpLHS.getValueType();
2902
2903 switch (OpNum) {
2904 default: llvm_unreachable("Unknown shuffle opcode!");
2905 case OP_VREV:
2906 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2907 case OP_VDUP0:
2908 case OP_VDUP1:
2909 case OP_VDUP2:
2910 case OP_VDUP3:
2911 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002912 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002913 case OP_VEXT1:
2914 case OP_VEXT2:
2915 case OP_VEXT3:
2916 return DAG.getNode(ARMISD::VEXT, dl, VT,
2917 OpLHS, OpRHS,
2918 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
2919 case OP_VUZPL:
2920 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002921 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002922 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
2923 case OP_VZIPL:
2924 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002925 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002926 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
2927 case OP_VTRNL:
2928 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002929 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2930 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002931 }
2932}
2933
Bob Wilson5bafff32009-06-22 23:27:02 +00002934static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002935 SDValue V1 = Op.getOperand(0);
2936 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00002937 DebugLoc dl = Op.getDebugLoc();
2938 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002939 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002940 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00002941
Bob Wilson28865062009-08-13 02:13:04 +00002942 // Convert shuffles that are directly supported on NEON to target-specific
2943 // DAG nodes, instead of keeping them as shuffles and matching them again
2944 // during code selection. This is more efficient and avoids the possibility
2945 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00002946 // FIXME: floating-point vectors should be canonicalized to integer vectors
2947 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002948 SVN->getMask(ShuffleMask);
2949
2950 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00002951 int Lane = SVN->getSplatIndex();
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00002952 // If this is undef splat, generate it via "just" vdup, if possible.
2953 if (Lane == -1) Lane = 0;
2954
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002955 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
2956 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002957 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002958 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002959 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00002960 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002961
2962 bool ReverseVEXT;
2963 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002964 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002965 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002966 std::swap(V1, V2);
2967 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002968 DAG.getConstant(Imm, MVT::i32));
2969 }
2970
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002971 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002972 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002973 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002974 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002975 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002976 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
2977
Bob Wilsonc692cb72009-08-21 20:54:19 +00002978 // Check for Neon shuffles that modify both input vectors in place.
2979 // If both results are used, i.e., if there are two shuffles with the same
2980 // source operands and with masks corresponding to both results of one of
2981 // these operations, DAG memoization will ensure that a single node is
2982 // used for both shuffles.
2983 unsigned WhichResult;
2984 if (isVTRNMask(ShuffleMask, VT, WhichResult))
2985 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2986 V1, V2).getValue(WhichResult);
2987 if (isVUZPMask(ShuffleMask, VT, WhichResult))
2988 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
2989 V1, V2).getValue(WhichResult);
2990 if (isVZIPMask(ShuffleMask, VT, WhichResult))
2991 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
2992 V1, V2).getValue(WhichResult);
2993
Bob Wilson324f4f12009-12-03 06:40:55 +00002994 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
2995 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2996 V1, V1).getValue(WhichResult);
2997 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
2998 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
2999 V1, V1).getValue(WhichResult);
3000 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3001 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3002 V1, V1).getValue(WhichResult);
3003
Bob Wilsonc692cb72009-08-21 20:54:19 +00003004 // If the shuffle is not directly supported and it has 4 elements, use
3005 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003006 if (VT.getVectorNumElements() == 4 &&
3007 (VT.is128BitVector() || VT.is64BitVector())) {
3008 unsigned PFIndexes[4];
3009 for (unsigned i = 0; i != 4; ++i) {
3010 if (ShuffleMask[i] < 0)
3011 PFIndexes[i] = 8;
3012 else
3013 PFIndexes[i] = ShuffleMask[i];
3014 }
3015
3016 // Compute the index in the perfect shuffle table.
3017 unsigned PFTableIndex =
3018 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3019
3020 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3021 unsigned Cost = (PFEntry >> 30);
3022
3023 if (Cost <= 4)
3024 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3025 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003026
Bob Wilson22cac0d2009-08-14 05:16:33 +00003027 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003028}
3029
Bob Wilson5bafff32009-06-22 23:27:02 +00003030static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003031 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003032 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003033 SDValue Vec = Op.getOperand(0);
3034 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003035 assert(VT == MVT::i32 &&
3036 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3037 "unexpected type for custom-lowering vector extract");
3038 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003039}
3040
Bob Wilsona6d65862009-08-03 20:36:38 +00003041static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3042 // The only time a CONCAT_VECTORS operation can have legal types is when
3043 // two 64-bit vectors are concatenated to a 128-bit vector.
3044 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3045 "unexpected CONCAT_VECTORS");
3046 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003047 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003048 SDValue Op0 = Op.getOperand(0);
3049 SDValue Op1 = Op.getOperand(1);
3050 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003051 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3052 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003053 DAG.getIntPtrConstant(0));
3054 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003055 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3056 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003057 DAG.getIntPtrConstant(1));
3058 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003059}
3060
Dan Gohman475871a2008-07-27 21:46:04 +00003061SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003062 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003063 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003064 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003065 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003066 case ISD::GlobalAddress:
3067 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3068 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003069 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003070 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3071 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003072 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003073 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003074 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003075 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003076 case ISD::SINT_TO_FP:
3077 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3078 case ISD::FP_TO_SINT:
3079 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003080 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003081 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003082 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003083 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003084 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3085 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003086 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003087 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003088 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003089 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003090 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003091 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003092 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003093 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003094 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3095 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3096 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003097 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003098 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003099 }
Dan Gohman475871a2008-07-27 21:46:04 +00003100 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003101}
3102
Duncan Sands1607f052008-12-01 11:39:25 +00003103/// ReplaceNodeResults - Replace the results of node with an illegal result
3104/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003105void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3106 SmallVectorImpl<SDValue>&Results,
3107 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00003108 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003109 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003110 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00003111 return;
3112 case ISD::BIT_CONVERT:
3113 Results.push_back(ExpandBIT_CONVERT(N, DAG));
3114 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00003115 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00003116 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00003117 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003118 if (Res.getNode())
3119 Results.push_back(Res);
3120 return;
3121 }
Chris Lattner27a6c732007-11-24 07:07:01 +00003122 }
3123}
Chris Lattner27a6c732007-11-24 07:07:01 +00003124
Evan Chenga8e29892007-01-19 07:51:42 +00003125//===----------------------------------------------------------------------===//
3126// ARM Scheduler Hooks
3127//===----------------------------------------------------------------------===//
3128
3129MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003130ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3131 MachineBasicBlock *BB,
3132 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003133 unsigned dest = MI->getOperand(0).getReg();
3134 unsigned ptr = MI->getOperand(1).getReg();
3135 unsigned oldval = MI->getOperand(2).getReg();
3136 unsigned newval = MI->getOperand(3).getReg();
3137 unsigned scratch = BB->getParent()->getRegInfo()
3138 .createVirtualRegister(ARM::GPRRegisterClass);
3139 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3140 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003141 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003142
3143 unsigned ldrOpc, strOpc;
3144 switch (Size) {
3145 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003146 case 1:
3147 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3148 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3149 break;
3150 case 2:
3151 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3152 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3153 break;
3154 case 4:
3155 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3156 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3157 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003158 }
3159
3160 MachineFunction *MF = BB->getParent();
3161 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3162 MachineFunction::iterator It = BB;
3163 ++It; // insert the new blocks after the current block
3164
3165 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3166 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3167 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3168 MF->insert(It, loop1MBB);
3169 MF->insert(It, loop2MBB);
3170 MF->insert(It, exitMBB);
3171 exitMBB->transferSuccessors(BB);
3172
3173 // thisMBB:
3174 // ...
3175 // fallthrough --> loop1MBB
3176 BB->addSuccessor(loop1MBB);
3177
3178 // loop1MBB:
3179 // ldrex dest, [ptr]
3180 // cmp dest, oldval
3181 // bne exitMBB
3182 BB = loop1MBB;
3183 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003184 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003185 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003186 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3187 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003188 BB->addSuccessor(loop2MBB);
3189 BB->addSuccessor(exitMBB);
3190
3191 // loop2MBB:
3192 // strex scratch, newval, [ptr]
3193 // cmp scratch, #0
3194 // bne loop1MBB
3195 BB = loop2MBB;
3196 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3197 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003198 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003199 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003200 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3201 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003202 BB->addSuccessor(loop1MBB);
3203 BB->addSuccessor(exitMBB);
3204
3205 // exitMBB:
3206 // ...
3207 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003208
3209 MF->DeleteMachineInstr(MI); // The instruction is gone now.
3210
Jim Grosbach5278eb82009-12-11 01:42:04 +00003211 return BB;
3212}
3213
3214MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003215ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3216 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003217 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3218 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3219
3220 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003221 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003222 MachineFunction::iterator It = BB;
3223 ++It;
3224
3225 unsigned dest = MI->getOperand(0).getReg();
3226 unsigned ptr = MI->getOperand(1).getReg();
3227 unsigned incr = MI->getOperand(2).getReg();
3228 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003229
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003230 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003231 unsigned ldrOpc, strOpc;
3232 switch (Size) {
3233 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003234 case 1:
3235 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003236 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003237 break;
3238 case 2:
3239 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3240 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3241 break;
3242 case 4:
3243 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3244 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3245 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003246 }
3247
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003248 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3249 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3250 MF->insert(It, loopMBB);
3251 MF->insert(It, exitMBB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003252 exitMBB->transferSuccessors(BB);
3253
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003254 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003255 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3256 unsigned scratch2 = (!BinOpcode) ? incr :
3257 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3258
3259 // thisMBB:
3260 // ...
3261 // fallthrough --> loopMBB
3262 BB->addSuccessor(loopMBB);
3263
3264 // loopMBB:
3265 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003266 // <binop> scratch2, dest, incr
3267 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003268 // cmp scratch, #0
3269 // bne- loopMBB
3270 // fallthrough --> exitMBB
3271 BB = loopMBB;
3272 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003273 if (BinOpcode) {
3274 // operand order needs to go the other way for NAND
3275 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3276 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3277 addReg(incr).addReg(dest)).addReg(0);
3278 else
3279 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3280 addReg(dest).addReg(incr)).addReg(0);
3281 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003282
3283 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3284 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003285 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003286 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003287 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3288 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003289
3290 BB->addSuccessor(loopMBB);
3291 BB->addSuccessor(exitMBB);
3292
3293 // exitMBB:
3294 // ...
3295 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003296
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003297 MF->DeleteMachineInstr(MI); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003298
Jim Grosbachc3c23542009-12-14 04:22:04 +00003299 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003300}
3301
3302MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003303ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00003304 MachineBasicBlock *BB,
3305 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003306 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003307 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003308 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003309 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003310 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003311 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003312 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003313
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003314 case ARM::ATOMIC_LOAD_ADD_I8:
3315 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3316 case ARM::ATOMIC_LOAD_ADD_I16:
3317 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3318 case ARM::ATOMIC_LOAD_ADD_I32:
3319 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003320
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003321 case ARM::ATOMIC_LOAD_AND_I8:
3322 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3323 case ARM::ATOMIC_LOAD_AND_I16:
3324 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3325 case ARM::ATOMIC_LOAD_AND_I32:
3326 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003327
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003328 case ARM::ATOMIC_LOAD_OR_I8:
3329 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3330 case ARM::ATOMIC_LOAD_OR_I16:
3331 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3332 case ARM::ATOMIC_LOAD_OR_I32:
3333 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003334
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003335 case ARM::ATOMIC_LOAD_XOR_I8:
3336 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3337 case ARM::ATOMIC_LOAD_XOR_I16:
3338 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3339 case ARM::ATOMIC_LOAD_XOR_I32:
3340 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003341
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003342 case ARM::ATOMIC_LOAD_NAND_I8:
3343 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3344 case ARM::ATOMIC_LOAD_NAND_I16:
3345 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3346 case ARM::ATOMIC_LOAD_NAND_I32:
3347 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003348
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003349 case ARM::ATOMIC_LOAD_SUB_I8:
3350 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3351 case ARM::ATOMIC_LOAD_SUB_I16:
3352 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3353 case ARM::ATOMIC_LOAD_SUB_I32:
3354 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003355
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003356 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3357 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3358 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003359
3360 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3361 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3362 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003363
Evan Cheng007ea272009-08-12 05:17:19 +00003364 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003365 // To "insert" a SELECT_CC instruction, we actually have to insert the
3366 // diamond control-flow pattern. The incoming instruction knows the
3367 // destination vreg to set, the condition code register to branch on, the
3368 // true/false values to select between, and a branch opcode to use.
3369 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003370 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003371 ++It;
3372
3373 // thisMBB:
3374 // ...
3375 // TrueVal = ...
3376 // cmpTY ccX, r1, r2
3377 // bCC copy1MBB
3378 // fallthrough --> copy0MBB
3379 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003380 MachineFunction *F = BB->getParent();
3381 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3382 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00003383 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00003384 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003385 F->insert(It, copy0MBB);
3386 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00003387 // Update machine-CFG edges by first adding all successors of the current
3388 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00003389 // Also inform sdisel of the edge changes.
3390 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
3391 E = BB->succ_end(); I != E; ++I) {
3392 EM->insert(std::make_pair(*I, sinkMBB));
3393 sinkMBB->addSuccessor(*I);
3394 }
Evan Chenga8e29892007-01-19 07:51:42 +00003395 // Next, remove all successors of the current block, and add the true
3396 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00003397 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00003398 BB->removeSuccessor(BB->succ_begin());
3399 BB->addSuccessor(copy0MBB);
3400 BB->addSuccessor(sinkMBB);
3401
3402 // copy0MBB:
3403 // %FalseValue = ...
3404 // # fallthrough to sinkMBB
3405 BB = copy0MBB;
3406
3407 // Update machine-CFG edges
3408 BB->addSuccessor(sinkMBB);
3409
3410 // sinkMBB:
3411 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3412 // ...
3413 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00003414 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003415 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3416 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3417
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003418 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003419 return BB;
3420 }
Evan Cheng86198642009-08-07 00:34:42 +00003421
3422 case ARM::tANDsp:
3423 case ARM::tADDspr_:
3424 case ARM::tSUBspi_:
3425 case ARM::t2SUBrSPi_:
3426 case ARM::t2SUBrSPi12_:
3427 case ARM::t2SUBrSPs_: {
3428 MachineFunction *MF = BB->getParent();
3429 unsigned DstReg = MI->getOperand(0).getReg();
3430 unsigned SrcReg = MI->getOperand(1).getReg();
3431 bool DstIsDead = MI->getOperand(0).isDead();
3432 bool SrcIsKill = MI->getOperand(1).isKill();
3433
3434 if (SrcReg != ARM::SP) {
3435 // Copy the source to SP from virtual register.
3436 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3437 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3438 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
3439 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
3440 .addReg(SrcReg, getKillRegState(SrcIsKill));
3441 }
3442
3443 unsigned OpOpc = 0;
3444 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3445 switch (MI->getOpcode()) {
3446 default:
3447 llvm_unreachable("Unexpected pseudo instruction!");
3448 case ARM::tANDsp:
3449 OpOpc = ARM::tAND;
3450 NeedPred = true;
3451 break;
3452 case ARM::tADDspr_:
3453 OpOpc = ARM::tADDspr;
3454 break;
3455 case ARM::tSUBspi_:
3456 OpOpc = ARM::tSUBspi;
3457 break;
3458 case ARM::t2SUBrSPi_:
3459 OpOpc = ARM::t2SUBrSPi;
3460 NeedPred = true; NeedCC = true;
3461 break;
3462 case ARM::t2SUBrSPi12_:
3463 OpOpc = ARM::t2SUBrSPi12;
3464 NeedPred = true;
3465 break;
3466 case ARM::t2SUBrSPs_:
3467 OpOpc = ARM::t2SUBrSPs;
3468 NeedPred = true; NeedCC = true; NeedOp3 = true;
3469 break;
3470 }
3471 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3472 if (OpOpc == ARM::tAND)
3473 AddDefaultT1CC(MIB);
3474 MIB.addReg(ARM::SP);
3475 MIB.addOperand(MI->getOperand(2));
3476 if (NeedOp3)
3477 MIB.addOperand(MI->getOperand(3));
3478 if (NeedPred)
3479 AddDefaultPred(MIB);
3480 if (NeedCC)
3481 AddDefaultCC(MIB);
3482
3483 // Copy the result from SP to virtual register.
3484 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3485 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3486 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3487 BuildMI(BB, dl, TII->get(CopyOpc))
3488 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3489 .addReg(ARM::SP);
3490 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3491 return BB;
3492 }
Evan Chenga8e29892007-01-19 07:51:42 +00003493 }
3494}
3495
3496//===----------------------------------------------------------------------===//
3497// ARM Optimization Hooks
3498//===----------------------------------------------------------------------===//
3499
Chris Lattnerd1980a52009-03-12 06:52:53 +00003500static
3501SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3502 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003503 SelectionDAG &DAG = DCI.DAG;
3504 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003505 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003506 unsigned Opc = N->getOpcode();
3507 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3508 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3509 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3510 ISD::CondCode CC = ISD::SETCC_INVALID;
3511
3512 if (isSlctCC) {
3513 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3514 } else {
3515 SDValue CCOp = Slct.getOperand(0);
3516 if (CCOp.getOpcode() == ISD::SETCC)
3517 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3518 }
3519
3520 bool DoXform = false;
3521 bool InvCC = false;
3522 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3523 "Bad input!");
3524
3525 if (LHS.getOpcode() == ISD::Constant &&
3526 cast<ConstantSDNode>(LHS)->isNullValue()) {
3527 DoXform = true;
3528 } else if (CC != ISD::SETCC_INVALID &&
3529 RHS.getOpcode() == ISD::Constant &&
3530 cast<ConstantSDNode>(RHS)->isNullValue()) {
3531 std::swap(LHS, RHS);
3532 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003533 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003534 Op0.getOperand(0).getValueType();
3535 bool isInt = OpVT.isInteger();
3536 CC = ISD::getSetCCInverse(CC, isInt);
3537
3538 if (!TLI.isCondCodeLegal(CC, OpVT))
3539 return SDValue(); // Inverse operator isn't legal.
3540
3541 DoXform = true;
3542 InvCC = true;
3543 }
3544
3545 if (DoXform) {
3546 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3547 if (isSlctCC)
3548 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3549 Slct.getOperand(0), Slct.getOperand(1), CC);
3550 SDValue CCOp = Slct.getOperand(0);
3551 if (InvCC)
3552 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3553 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3554 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3555 CCOp, OtherOp, Result);
3556 }
3557 return SDValue();
3558}
3559
3560/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3561static SDValue PerformADDCombine(SDNode *N,
3562 TargetLowering::DAGCombinerInfo &DCI) {
3563 // added by evan in r37685 with no testcase.
3564 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003565
Chris Lattnerd1980a52009-03-12 06:52:53 +00003566 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3567 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3568 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3569 if (Result.getNode()) return Result;
3570 }
3571 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3572 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3573 if (Result.getNode()) return Result;
3574 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003575
Chris Lattnerd1980a52009-03-12 06:52:53 +00003576 return SDValue();
3577}
3578
3579/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3580static SDValue PerformSUBCombine(SDNode *N,
3581 TargetLowering::DAGCombinerInfo &DCI) {
3582 // added by evan in r37685 with no testcase.
3583 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003584
Chris Lattnerd1980a52009-03-12 06:52:53 +00003585 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3586 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3587 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3588 if (Result.getNode()) return Result;
3589 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003590
Chris Lattnerd1980a52009-03-12 06:52:53 +00003591 return SDValue();
3592}
3593
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00003594/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
3595/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00003596static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003597 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003598 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003599 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00003600 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003601 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003602 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003603}
3604
Bob Wilson5bafff32009-06-22 23:27:02 +00003605/// getVShiftImm - Check if this is a valid build_vector for the immediate
3606/// operand of a vector shift operation, where all the elements of the
3607/// build_vector must have the same constant integer value.
3608static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3609 // Ignore bit_converts.
3610 while (Op.getOpcode() == ISD::BIT_CONVERT)
3611 Op = Op.getOperand(0);
3612 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3613 APInt SplatBits, SplatUndef;
3614 unsigned SplatBitSize;
3615 bool HasAnyUndefs;
3616 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3617 HasAnyUndefs, ElementBits) ||
3618 SplatBitSize > ElementBits)
3619 return false;
3620 Cnt = SplatBits.getSExtValue();
3621 return true;
3622}
3623
3624/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3625/// operand of a vector shift left operation. That value must be in the range:
3626/// 0 <= Value < ElementBits for a left shift; or
3627/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003628static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003629 assert(VT.isVector() && "vector shift count is not a vector type");
3630 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3631 if (! getVShiftImm(Op, ElementBits, Cnt))
3632 return false;
3633 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3634}
3635
3636/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3637/// operand of a vector shift right operation. For a shift opcode, the value
3638/// is positive, but for an intrinsic the value count must be negative. The
3639/// absolute value must be in the range:
3640/// 1 <= |Value| <= ElementBits for a right shift; or
3641/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003642static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003643 int64_t &Cnt) {
3644 assert(VT.isVector() && "vector shift count is not a vector type");
3645 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3646 if (! getVShiftImm(Op, ElementBits, Cnt))
3647 return false;
3648 if (isIntrinsic)
3649 Cnt = -Cnt;
3650 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3651}
3652
3653/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3654static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3655 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3656 switch (IntNo) {
3657 default:
3658 // Don't do anything for most intrinsics.
3659 break;
3660
3661 // Vector shifts: check for immediate versions and lower them.
3662 // Note: This is done during DAG combining instead of DAG legalizing because
3663 // the build_vectors for 64-bit vector element shift counts are generally
3664 // not legal, and it is hard to see their values after they get legalized to
3665 // loads from a constant pool.
3666 case Intrinsic::arm_neon_vshifts:
3667 case Intrinsic::arm_neon_vshiftu:
3668 case Intrinsic::arm_neon_vshiftls:
3669 case Intrinsic::arm_neon_vshiftlu:
3670 case Intrinsic::arm_neon_vshiftn:
3671 case Intrinsic::arm_neon_vrshifts:
3672 case Intrinsic::arm_neon_vrshiftu:
3673 case Intrinsic::arm_neon_vrshiftn:
3674 case Intrinsic::arm_neon_vqshifts:
3675 case Intrinsic::arm_neon_vqshiftu:
3676 case Intrinsic::arm_neon_vqshiftsu:
3677 case Intrinsic::arm_neon_vqshiftns:
3678 case Intrinsic::arm_neon_vqshiftnu:
3679 case Intrinsic::arm_neon_vqshiftnsu:
3680 case Intrinsic::arm_neon_vqrshiftns:
3681 case Intrinsic::arm_neon_vqrshiftnu:
3682 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003683 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003684 int64_t Cnt;
3685 unsigned VShiftOpc = 0;
3686
3687 switch (IntNo) {
3688 case Intrinsic::arm_neon_vshifts:
3689 case Intrinsic::arm_neon_vshiftu:
3690 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3691 VShiftOpc = ARMISD::VSHL;
3692 break;
3693 }
3694 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3695 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3696 ARMISD::VSHRs : ARMISD::VSHRu);
3697 break;
3698 }
3699 return SDValue();
3700
3701 case Intrinsic::arm_neon_vshiftls:
3702 case Intrinsic::arm_neon_vshiftlu:
3703 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3704 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003705 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003706
3707 case Intrinsic::arm_neon_vrshifts:
3708 case Intrinsic::arm_neon_vrshiftu:
3709 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3710 break;
3711 return SDValue();
3712
3713 case Intrinsic::arm_neon_vqshifts:
3714 case Intrinsic::arm_neon_vqshiftu:
3715 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3716 break;
3717 return SDValue();
3718
3719 case Intrinsic::arm_neon_vqshiftsu:
3720 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3721 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003722 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003723
3724 case Intrinsic::arm_neon_vshiftn:
3725 case Intrinsic::arm_neon_vrshiftn:
3726 case Intrinsic::arm_neon_vqshiftns:
3727 case Intrinsic::arm_neon_vqshiftnu:
3728 case Intrinsic::arm_neon_vqshiftnsu:
3729 case Intrinsic::arm_neon_vqrshiftns:
3730 case Intrinsic::arm_neon_vqrshiftnu:
3731 case Intrinsic::arm_neon_vqrshiftnsu:
3732 // Narrowing shifts require an immediate right shift.
3733 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3734 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003735 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003736
3737 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003738 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003739 }
3740
3741 switch (IntNo) {
3742 case Intrinsic::arm_neon_vshifts:
3743 case Intrinsic::arm_neon_vshiftu:
3744 // Opcode already set above.
3745 break;
3746 case Intrinsic::arm_neon_vshiftls:
3747 case Intrinsic::arm_neon_vshiftlu:
3748 if (Cnt == VT.getVectorElementType().getSizeInBits())
3749 VShiftOpc = ARMISD::VSHLLi;
3750 else
3751 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3752 ARMISD::VSHLLs : ARMISD::VSHLLu);
3753 break;
3754 case Intrinsic::arm_neon_vshiftn:
3755 VShiftOpc = ARMISD::VSHRN; break;
3756 case Intrinsic::arm_neon_vrshifts:
3757 VShiftOpc = ARMISD::VRSHRs; break;
3758 case Intrinsic::arm_neon_vrshiftu:
3759 VShiftOpc = ARMISD::VRSHRu; break;
3760 case Intrinsic::arm_neon_vrshiftn:
3761 VShiftOpc = ARMISD::VRSHRN; break;
3762 case Intrinsic::arm_neon_vqshifts:
3763 VShiftOpc = ARMISD::VQSHLs; break;
3764 case Intrinsic::arm_neon_vqshiftu:
3765 VShiftOpc = ARMISD::VQSHLu; break;
3766 case Intrinsic::arm_neon_vqshiftsu:
3767 VShiftOpc = ARMISD::VQSHLsu; break;
3768 case Intrinsic::arm_neon_vqshiftns:
3769 VShiftOpc = ARMISD::VQSHRNs; break;
3770 case Intrinsic::arm_neon_vqshiftnu:
3771 VShiftOpc = ARMISD::VQSHRNu; break;
3772 case Intrinsic::arm_neon_vqshiftnsu:
3773 VShiftOpc = ARMISD::VQSHRNsu; break;
3774 case Intrinsic::arm_neon_vqrshiftns:
3775 VShiftOpc = ARMISD::VQRSHRNs; break;
3776 case Intrinsic::arm_neon_vqrshiftnu:
3777 VShiftOpc = ARMISD::VQRSHRNu; break;
3778 case Intrinsic::arm_neon_vqrshiftnsu:
3779 VShiftOpc = ARMISD::VQRSHRNsu; break;
3780 }
3781
3782 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003783 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003784 }
3785
3786 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003787 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003788 int64_t Cnt;
3789 unsigned VShiftOpc = 0;
3790
3791 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3792 VShiftOpc = ARMISD::VSLI;
3793 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3794 VShiftOpc = ARMISD::VSRI;
3795 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003796 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003797 }
3798
3799 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3800 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003801 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003802 }
3803
3804 case Intrinsic::arm_neon_vqrshifts:
3805 case Intrinsic::arm_neon_vqrshiftu:
3806 // No immediate versions of these to check for.
3807 break;
3808 }
3809
3810 return SDValue();
3811}
3812
3813/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3814/// lowers them. As with the vector shift intrinsics, this is done during DAG
3815/// combining instead of DAG legalizing because the build_vectors for 64-bit
3816/// vector element shift counts are generally not legal, and it is hard to see
3817/// their values after they get legalized to loads from a constant pool.
3818static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3819 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003820 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003821
3822 // Nothing to be done for scalar shifts.
3823 if (! VT.isVector())
3824 return SDValue();
3825
3826 assert(ST->hasNEON() && "unexpected vector shift");
3827 int64_t Cnt;
3828
3829 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003830 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003831
3832 case ISD::SHL:
3833 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3834 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003835 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003836 break;
3837
3838 case ISD::SRA:
3839 case ISD::SRL:
3840 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3841 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3842 ARMISD::VSHRs : ARMISD::VSHRu);
3843 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003844 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003845 }
3846 }
3847 return SDValue();
3848}
3849
3850/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3851/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3852static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3853 const ARMSubtarget *ST) {
3854 SDValue N0 = N->getOperand(0);
3855
3856 // Check for sign- and zero-extensions of vector extract operations of 8-
3857 // and 16-bit vector elements. NEON supports these directly. They are
3858 // handled during DAG combining because type legalization will promote them
3859 // to 32-bit types and it is messy to recognize the operations after that.
3860 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3861 SDValue Vec = N0.getOperand(0);
3862 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003863 EVT VT = N->getValueType(0);
3864 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003865 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3866
Owen Anderson825b72b2009-08-11 20:47:22 +00003867 if (VT == MVT::i32 &&
3868 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003869 TLI.isTypeLegal(Vec.getValueType())) {
3870
3871 unsigned Opc = 0;
3872 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003873 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003874 case ISD::SIGN_EXTEND:
3875 Opc = ARMISD::VGETLANEs;
3876 break;
3877 case ISD::ZERO_EXTEND:
3878 case ISD::ANY_EXTEND:
3879 Opc = ARMISD::VGETLANEu;
3880 break;
3881 }
3882 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3883 }
3884 }
3885
3886 return SDValue();
3887}
3888
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003889/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
3890/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
3891static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
3892 const ARMSubtarget *ST) {
3893 // If the target supports NEON, try to use vmax/vmin instructions for f32
3894 // selects like "x < y ? x : y". Unless the FiniteOnlyFPMath option is set,
3895 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
3896 // a NaN; only do the transformation when it matches that behavior.
3897
3898 // For now only do this when using NEON for FP operations; if using VFP, it
3899 // is not obvious that the benefit outweighs the cost of switching to the
3900 // NEON pipeline.
3901 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
3902 N->getValueType(0) != MVT::f32)
3903 return SDValue();
3904
3905 SDValue CondLHS = N->getOperand(0);
3906 SDValue CondRHS = N->getOperand(1);
3907 SDValue LHS = N->getOperand(2);
3908 SDValue RHS = N->getOperand(3);
3909 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
3910
3911 unsigned Opcode = 0;
3912 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00003913 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003914 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00003915 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003916 IsReversed = true ; // x CC y ? y : x
3917 } else {
3918 return SDValue();
3919 }
3920
Bob Wilsone742bb52010-02-24 22:15:53 +00003921 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003922 switch (CC) {
3923 default: break;
3924 case ISD::SETOLT:
3925 case ISD::SETOLE:
3926 case ISD::SETLT:
3927 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003928 case ISD::SETULT:
3929 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00003930 // If LHS is NaN, an ordered comparison will be false and the result will
3931 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
3932 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
3933 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
3934 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
3935 break;
3936 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
3937 // will return -0, so vmin can only be used for unsafe math or if one of
3938 // the operands is known to be nonzero.
3939 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
3940 !UnsafeFPMath &&
3941 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
3942 break;
3943 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003944 break;
3945
3946 case ISD::SETOGT:
3947 case ISD::SETOGE:
3948 case ISD::SETGT:
3949 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003950 case ISD::SETUGT:
3951 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00003952 // If LHS is NaN, an ordered comparison will be false and the result will
3953 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
3954 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
3955 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
3956 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
3957 break;
3958 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
3959 // will return +0, so vmax can only be used for unsafe math or if one of
3960 // the operands is known to be nonzero.
3961 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
3962 !UnsafeFPMath &&
3963 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
3964 break;
3965 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003966 break;
3967 }
3968
3969 if (!Opcode)
3970 return SDValue();
3971 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
3972}
3973
Dan Gohman475871a2008-07-27 21:46:04 +00003974SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003975 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003976 switch (N->getOpcode()) {
3977 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003978 case ISD::ADD: return PerformADDCombine(N, DCI);
3979 case ISD::SUB: return PerformSUBCombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00003980 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003981 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003982 case ISD::SHL:
3983 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003984 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003985 case ISD::SIGN_EXTEND:
3986 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003987 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
3988 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003989 }
Dan Gohman475871a2008-07-27 21:46:04 +00003990 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003991}
3992
Bill Wendlingaf566342009-08-15 21:21:19 +00003993bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
3994 if (!Subtarget->hasV6Ops())
3995 // Pre-v6 does not support unaligned mem access.
3996 return false;
Anton Korobeynikov90cfc132010-01-30 14:08:12 +00003997 else {
3998 // v6+ may or may not support unaligned mem access depending on the system
3999 // configuration.
4000 // FIXME: This is pretty conservative. Should we provide cmdline option to
4001 // control the behaviour?
Bill Wendlingaf566342009-08-15 21:21:19 +00004002 if (!Subtarget->isTargetDarwin())
4003 return false;
4004 }
4005
4006 switch (VT.getSimpleVT().SimpleTy) {
4007 default:
4008 return false;
4009 case MVT::i8:
4010 case MVT::i16:
4011 case MVT::i32:
4012 return true;
4013 // FIXME: VLD1 etc with standard alignment is legal.
4014 }
4015}
4016
Evan Chenge6c835f2009-08-14 20:09:37 +00004017static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4018 if (V < 0)
4019 return false;
4020
4021 unsigned Scale = 1;
4022 switch (VT.getSimpleVT().SimpleTy) {
4023 default: return false;
4024 case MVT::i1:
4025 case MVT::i8:
4026 // Scale == 1;
4027 break;
4028 case MVT::i16:
4029 // Scale == 2;
4030 Scale = 2;
4031 break;
4032 case MVT::i32:
4033 // Scale == 4;
4034 Scale = 4;
4035 break;
4036 }
4037
4038 if ((V & (Scale - 1)) != 0)
4039 return false;
4040 V /= Scale;
4041 return V == (V & ((1LL << 5) - 1));
4042}
4043
4044static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4045 const ARMSubtarget *Subtarget) {
4046 bool isNeg = false;
4047 if (V < 0) {
4048 isNeg = true;
4049 V = - V;
4050 }
4051
4052 switch (VT.getSimpleVT().SimpleTy) {
4053 default: return false;
4054 case MVT::i1:
4055 case MVT::i8:
4056 case MVT::i16:
4057 case MVT::i32:
4058 // + imm12 or - imm8
4059 if (isNeg)
4060 return V == (V & ((1LL << 8) - 1));
4061 return V == (V & ((1LL << 12) - 1));
4062 case MVT::f32:
4063 case MVT::f64:
4064 // Same as ARM mode. FIXME: NEON?
4065 if (!Subtarget->hasVFP2())
4066 return false;
4067 if ((V & 3) != 0)
4068 return false;
4069 V >>= 2;
4070 return V == (V & ((1LL << 8) - 1));
4071 }
4072}
4073
Evan Chengb01fad62007-03-12 23:30:29 +00004074/// isLegalAddressImmediate - Return true if the integer value can be used
4075/// as the offset of the target addressing mode for load / store of the
4076/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004077static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004078 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004079 if (V == 0)
4080 return true;
4081
Evan Cheng65011532009-03-09 19:15:00 +00004082 if (!VT.isSimple())
4083 return false;
4084
Evan Chenge6c835f2009-08-14 20:09:37 +00004085 if (Subtarget->isThumb1Only())
4086 return isLegalT1AddressImmediate(V, VT);
4087 else if (Subtarget->isThumb2())
4088 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004089
Evan Chenge6c835f2009-08-14 20:09:37 +00004090 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004091 if (V < 0)
4092 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004093 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004094 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004095 case MVT::i1:
4096 case MVT::i8:
4097 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004098 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004099 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004100 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004101 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004102 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004103 case MVT::f32:
4104 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004105 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004106 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004107 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004108 return false;
4109 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004110 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004111 }
Evan Chenga8e29892007-01-19 07:51:42 +00004112}
4113
Evan Chenge6c835f2009-08-14 20:09:37 +00004114bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4115 EVT VT) const {
4116 int Scale = AM.Scale;
4117 if (Scale < 0)
4118 return false;
4119
4120 switch (VT.getSimpleVT().SimpleTy) {
4121 default: return false;
4122 case MVT::i1:
4123 case MVT::i8:
4124 case MVT::i16:
4125 case MVT::i32:
4126 if (Scale == 1)
4127 return true;
4128 // r + r << imm
4129 Scale = Scale & ~1;
4130 return Scale == 2 || Scale == 4 || Scale == 8;
4131 case MVT::i64:
4132 // r + r
4133 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4134 return true;
4135 return false;
4136 case MVT::isVoid:
4137 // Note, we allow "void" uses (basically, uses that aren't loads or
4138 // stores), because arm allows folding a scale into many arithmetic
4139 // operations. This should be made more precise and revisited later.
4140
4141 // Allow r << imm, but the imm has to be a multiple of two.
4142 if (Scale & 1) return false;
4143 return isPowerOf2_32(Scale);
4144 }
4145}
4146
Chris Lattner37caf8c2007-04-09 23:33:39 +00004147/// isLegalAddressingMode - Return true if the addressing mode represented
4148/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004149bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004150 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004151 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004152 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004153 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004154
Chris Lattner37caf8c2007-04-09 23:33:39 +00004155 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004156 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004157 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004158
Chris Lattner37caf8c2007-04-09 23:33:39 +00004159 switch (AM.Scale) {
4160 case 0: // no scale reg, must be "r+i" or "r", or "i".
4161 break;
4162 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004163 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004164 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004165 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004166 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004167 // ARM doesn't support any R+R*scale+imm addr modes.
4168 if (AM.BaseOffs)
4169 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004170
Bob Wilson2c7dab12009-04-08 17:55:28 +00004171 if (!VT.isSimple())
4172 return false;
4173
Evan Chenge6c835f2009-08-14 20:09:37 +00004174 if (Subtarget->isThumb2())
4175 return isLegalT2ScaledAddressingMode(AM, VT);
4176
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004177 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004178 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004179 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004180 case MVT::i1:
4181 case MVT::i8:
4182 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004183 if (Scale < 0) Scale = -Scale;
4184 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004185 return true;
4186 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004187 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004188 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004189 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004190 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004191 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004192 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004193 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004194
Owen Anderson825b72b2009-08-11 20:47:22 +00004195 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004196 // Note, we allow "void" uses (basically, uses that aren't loads or
4197 // stores), because arm allows folding a scale into many arithmetic
4198 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004199
Chris Lattner37caf8c2007-04-09 23:33:39 +00004200 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004201 if (Scale & 1) return false;
4202 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004203 }
4204 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004205 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004206 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004207}
4208
Evan Cheng77e47512009-11-11 19:05:52 +00004209/// isLegalICmpImmediate - Return true if the specified immediate is legal
4210/// icmp immediate, that is the target has icmp instructions which can compare
4211/// a register against the immediate without having to materialize the
4212/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004213bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004214 if (!Subtarget->isThumb())
4215 return ARM_AM::getSOImmVal(Imm) != -1;
4216 if (Subtarget->isThumb2())
4217 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004218 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004219}
4220
Owen Andersone50ed302009-08-10 22:56:29 +00004221static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004222 bool isSEXTLoad, SDValue &Base,
4223 SDValue &Offset, bool &isInc,
4224 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004225 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4226 return false;
4227
Owen Anderson825b72b2009-08-11 20:47:22 +00004228 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004229 // AddressingMode 3
4230 Base = Ptr->getOperand(0);
4231 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004232 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004233 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004234 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004235 isInc = false;
4236 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4237 return true;
4238 }
4239 }
4240 isInc = (Ptr->getOpcode() == ISD::ADD);
4241 Offset = Ptr->getOperand(1);
4242 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004243 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004244 // AddressingMode 2
4245 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004246 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004247 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004248 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004249 isInc = false;
4250 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4251 Base = Ptr->getOperand(0);
4252 return true;
4253 }
4254 }
4255
4256 if (Ptr->getOpcode() == ISD::ADD) {
4257 isInc = true;
4258 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4259 if (ShOpcVal != ARM_AM::no_shift) {
4260 Base = Ptr->getOperand(1);
4261 Offset = Ptr->getOperand(0);
4262 } else {
4263 Base = Ptr->getOperand(0);
4264 Offset = Ptr->getOperand(1);
4265 }
4266 return true;
4267 }
4268
4269 isInc = (Ptr->getOpcode() == ISD::ADD);
4270 Base = Ptr->getOperand(0);
4271 Offset = Ptr->getOperand(1);
4272 return true;
4273 }
4274
Jim Grosbache5165492009-11-09 00:11:35 +00004275 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004276 return false;
4277}
4278
Owen Andersone50ed302009-08-10 22:56:29 +00004279static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004280 bool isSEXTLoad, SDValue &Base,
4281 SDValue &Offset, bool &isInc,
4282 SelectionDAG &DAG) {
4283 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4284 return false;
4285
4286 Base = Ptr->getOperand(0);
4287 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4288 int RHSC = (int)RHS->getZExtValue();
4289 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4290 assert(Ptr->getOpcode() == ISD::ADD);
4291 isInc = false;
4292 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4293 return true;
4294 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4295 isInc = Ptr->getOpcode() == ISD::ADD;
4296 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4297 return true;
4298 }
4299 }
4300
4301 return false;
4302}
4303
Evan Chenga8e29892007-01-19 07:51:42 +00004304/// getPreIndexedAddressParts - returns true by value, base pointer and
4305/// offset pointer and addressing mode by reference if the node's address
4306/// can be legally represented as pre-indexed load / store address.
4307bool
Dan Gohman475871a2008-07-27 21:46:04 +00004308ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4309 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004310 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004311 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004312 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004313 return false;
4314
Owen Andersone50ed302009-08-10 22:56:29 +00004315 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004316 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004317 bool isSEXTLoad = false;
4318 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4319 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004320 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004321 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4322 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4323 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004324 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004325 } else
4326 return false;
4327
4328 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004329 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004330 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004331 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4332 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004333 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004334 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004335 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004336 if (!isLegal)
4337 return false;
4338
4339 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4340 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004341}
4342
4343/// getPostIndexedAddressParts - returns true by value, base pointer and
4344/// offset pointer and addressing mode by reference if this node can be
4345/// combined with a load / store to form a post-indexed load / store.
4346bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004347 SDValue &Base,
4348 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004349 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004350 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004351 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004352 return false;
4353
Owen Andersone50ed302009-08-10 22:56:29 +00004354 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004355 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004356 bool isSEXTLoad = false;
4357 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004358 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004359 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4360 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004361 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004362 } else
4363 return false;
4364
4365 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004366 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004367 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004368 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004369 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004370 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004371 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4372 isInc, DAG);
4373 if (!isLegal)
4374 return false;
4375
4376 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4377 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004378}
4379
Dan Gohman475871a2008-07-27 21:46:04 +00004380void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004381 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004382 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004383 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004384 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004385 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004386 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004387 switch (Op.getOpcode()) {
4388 default: break;
4389 case ARMISD::CMOV: {
4390 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004391 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004392 if (KnownZero == 0 && KnownOne == 0) return;
4393
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004394 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004395 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4396 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004397 KnownZero &= KnownZeroRHS;
4398 KnownOne &= KnownOneRHS;
4399 return;
4400 }
4401 }
4402}
4403
4404//===----------------------------------------------------------------------===//
4405// ARM Inline Assembly Support
4406//===----------------------------------------------------------------------===//
4407
4408/// getConstraintType - Given a constraint letter, return the type of
4409/// constraint it is for this target.
4410ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004411ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4412 if (Constraint.size() == 1) {
4413 switch (Constraint[0]) {
4414 default: break;
4415 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004416 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004417 }
Evan Chenga8e29892007-01-19 07:51:42 +00004418 }
Chris Lattner4234f572007-03-25 02:14:49 +00004419 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004420}
4421
Bob Wilson2dc4f542009-03-20 22:42:55 +00004422std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004423ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004424 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004425 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004426 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00004427 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004428 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004429 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004430 return std::make_pair(0U, ARM::tGPRRegisterClass);
4431 else
4432 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004433 case 'r':
4434 return std::make_pair(0U, ARM::GPRRegisterClass);
4435 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004436 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004437 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004438 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004439 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00004440 if (VT.getSizeInBits() == 128)
4441 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004442 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004443 }
4444 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00004445 if (StringRef("{cc}").equals_lower(Constraint))
4446 return std::make_pair(0U, ARM::CCRRegisterClass);
4447
Evan Chenga8e29892007-01-19 07:51:42 +00004448 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4449}
4450
4451std::vector<unsigned> ARMTargetLowering::
4452getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004453 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004454 if (Constraint.size() != 1)
4455 return std::vector<unsigned>();
4456
4457 switch (Constraint[0]) { // GCC ARM Constraint Letters
4458 default: break;
4459 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004460 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4461 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4462 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004463 case 'r':
4464 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4465 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4466 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
4467 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004468 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004469 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004470 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
4471 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
4472 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
4473 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
4474 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
4475 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
4476 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
4477 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00004478 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004479 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
4480 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
4481 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
4482 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00004483 if (VT.getSizeInBits() == 128)
4484 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
4485 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004486 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004487 }
4488
4489 return std::vector<unsigned>();
4490}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004491
4492/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4493/// vector. If it is invalid, don't add anything to Ops.
4494void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
4495 char Constraint,
4496 bool hasMemory,
4497 std::vector<SDValue>&Ops,
4498 SelectionDAG &DAG) const {
4499 SDValue Result(0, 0);
4500
4501 switch (Constraint) {
4502 default: break;
4503 case 'I': case 'J': case 'K': case 'L':
4504 case 'M': case 'N': case 'O':
4505 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
4506 if (!C)
4507 return;
4508
4509 int64_t CVal64 = C->getSExtValue();
4510 int CVal = (int) CVal64;
4511 // None of these constraints allow values larger than 32 bits. Check
4512 // that the value fits in an int.
4513 if (CVal != CVal64)
4514 return;
4515
4516 switch (Constraint) {
4517 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004518 if (Subtarget->isThumb1Only()) {
4519 // This must be a constant between 0 and 255, for ADD
4520 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004521 if (CVal >= 0 && CVal <= 255)
4522 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004523 } else if (Subtarget->isThumb2()) {
4524 // A constant that can be used as an immediate value in a
4525 // data-processing instruction.
4526 if (ARM_AM::getT2SOImmVal(CVal) != -1)
4527 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004528 } else {
4529 // A constant that can be used as an immediate value in a
4530 // data-processing instruction.
4531 if (ARM_AM::getSOImmVal(CVal) != -1)
4532 break;
4533 }
4534 return;
4535
4536 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004537 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004538 // This must be a constant between -255 and -1, for negated ADD
4539 // immediates. This can be used in GCC with an "n" modifier that
4540 // prints the negated value, for use with SUB instructions. It is
4541 // not useful otherwise but is implemented for compatibility.
4542 if (CVal >= -255 && CVal <= -1)
4543 break;
4544 } else {
4545 // This must be a constant between -4095 and 4095. It is not clear
4546 // what this constraint is intended for. Implemented for
4547 // compatibility with GCC.
4548 if (CVal >= -4095 && CVal <= 4095)
4549 break;
4550 }
4551 return;
4552
4553 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004554 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004555 // A 32-bit value where only one byte has a nonzero value. Exclude
4556 // zero to match GCC. This constraint is used by GCC internally for
4557 // constants that can be loaded with a move/shift combination.
4558 // It is not useful otherwise but is implemented for compatibility.
4559 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
4560 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004561 } else if (Subtarget->isThumb2()) {
4562 // A constant whose bitwise inverse can be used as an immediate
4563 // value in a data-processing instruction. This can be used in GCC
4564 // with a "B" modifier that prints the inverted value, for use with
4565 // BIC and MVN instructions. It is not useful otherwise but is
4566 // implemented for compatibility.
4567 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
4568 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004569 } else {
4570 // A constant whose bitwise inverse can be used as an immediate
4571 // value in a data-processing instruction. This can be used in GCC
4572 // with a "B" modifier that prints the inverted value, for use with
4573 // BIC and MVN instructions. It is not useful otherwise but is
4574 // implemented for compatibility.
4575 if (ARM_AM::getSOImmVal(~CVal) != -1)
4576 break;
4577 }
4578 return;
4579
4580 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004581 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004582 // This must be a constant between -7 and 7,
4583 // for 3-operand ADD/SUB immediate instructions.
4584 if (CVal >= -7 && CVal < 7)
4585 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004586 } else if (Subtarget->isThumb2()) {
4587 // A constant whose negation can be used as an immediate value in a
4588 // data-processing instruction. This can be used in GCC with an "n"
4589 // modifier that prints the negated value, for use with SUB
4590 // instructions. It is not useful otherwise but is implemented for
4591 // compatibility.
4592 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
4593 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004594 } else {
4595 // A constant whose negation can be used as an immediate value in a
4596 // data-processing instruction. This can be used in GCC with an "n"
4597 // modifier that prints the negated value, for use with SUB
4598 // instructions. It is not useful otherwise but is implemented for
4599 // compatibility.
4600 if (ARM_AM::getSOImmVal(-CVal) != -1)
4601 break;
4602 }
4603 return;
4604
4605 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004606 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004607 // This must be a multiple of 4 between 0 and 1020, for
4608 // ADD sp + immediate.
4609 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
4610 break;
4611 } else {
4612 // A power of two or a constant between 0 and 32. This is used in
4613 // GCC for the shift amount on shifted register operands, but it is
4614 // useful in general for any shift amounts.
4615 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
4616 break;
4617 }
4618 return;
4619
4620 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004621 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004622 // This must be a constant between 0 and 31, for shift amounts.
4623 if (CVal >= 0 && CVal <= 31)
4624 break;
4625 }
4626 return;
4627
4628 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004629 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004630 // This must be a multiple of 4 between -508 and 508, for
4631 // ADD/SUB sp = sp + immediate.
4632 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
4633 break;
4634 }
4635 return;
4636 }
4637 Result = DAG.getTargetConstant(CVal, Op.getValueType());
4638 break;
4639 }
4640
4641 if (Result.getNode()) {
4642 Ops.push_back(Result);
4643 return;
4644 }
4645 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
4646 Ops, DAG);
4647}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00004648
4649bool
4650ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4651 // The ARM target isn't yet aware of offsets.
4652 return false;
4653}
Evan Cheng39382422009-10-28 01:44:26 +00004654
4655int ARM::getVFPf32Imm(const APFloat &FPImm) {
4656 APInt Imm = FPImm.bitcastToAPInt();
4657 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
4658 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
4659 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
4660
4661 // We can handle 4 bits of mantissa.
4662 // mantissa = (16+UInt(e:f:g:h))/16.
4663 if (Mantissa & 0x7ffff)
4664 return -1;
4665 Mantissa >>= 19;
4666 if ((Mantissa & 0xf) != Mantissa)
4667 return -1;
4668
4669 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4670 if (Exp < -3 || Exp > 4)
4671 return -1;
4672 Exp = ((Exp+3) & 0x7) ^ 4;
4673
4674 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4675}
4676
4677int ARM::getVFPf64Imm(const APFloat &FPImm) {
4678 APInt Imm = FPImm.bitcastToAPInt();
4679 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
4680 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
4681 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
4682
4683 // We can handle 4 bits of mantissa.
4684 // mantissa = (16+UInt(e:f:g:h))/16.
4685 if (Mantissa & 0xffffffffffffLL)
4686 return -1;
4687 Mantissa >>= 48;
4688 if ((Mantissa & 0xf) != Mantissa)
4689 return -1;
4690
4691 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4692 if (Exp < -3 || Exp > 4)
4693 return -1;
4694 Exp = ((Exp+3) & 0x7) ^ 4;
4695
4696 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4697}
4698
4699/// isFPImmLegal - Returns true if the target can instruction select the
4700/// specified FP immediate natively. If false, the legalizer will
4701/// materialize the FP immediate as a load from a constant pool.
4702bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
4703 if (!Subtarget->hasVFP3())
4704 return false;
4705 if (VT == MVT::f32)
4706 return ARM::getVFPf32Imm(Imm) != -1;
4707 if (VT == MVT::f64)
4708 return ARM::getVFPf64Imm(Imm) != -1;
4709 return false;
4710}