blob: 77fb0c3cdbd0abb29ef1e655aa356487672b8745 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +000020#include "ARMPerfectShuffle.h"
Evan Chenga8e29892007-01-19 07:51:42 +000021#include "ARMRegisterInfo.h"
22#include "ARMSubtarget.h"
23#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000024#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000025#include "llvm/CallingConv.h"
26#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000027#include "llvm/Function.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000028#include "llvm/GlobalValue.h"
Evan Cheng27707472007-03-16 08:43:56 +000029#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000030#include "llvm/Intrinsics.h"
Benjamin Kramer174101e2009-10-20 11:44:38 +000031#include "llvm/Type.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000032#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000033#include "llvm/CodeGen/MachineBasicBlock.h"
34#include "llvm/CodeGen/MachineFrameInfo.h"
35#include "llvm/CodeGen/MachineFunction.h"
36#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000037#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000038#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/CodeGen/SelectionDAG.h"
Bill Wendling94a1c632010-03-09 02:46:12 +000040#include "llvm/MC/MCSectionMachO.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000041#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042#include "llvm/ADT/VectorExtras.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000043#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000044#include "llvm/Support/MathExtras.h"
Jim Grosbache801dc42009-12-12 01:40:06 +000045#include "llvm/Support/raw_ostream.h"
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +000046#include <sstream>
Evan Chenga8e29892007-01-19 07:51:42 +000047using namespace llvm;
48
Owen Andersone50ed302009-08-10 22:56:29 +000049static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000050 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000053static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000054 CCValAssign::LocInfo &LocInfo,
55 ISD::ArgFlagsTy &ArgFlags,
56 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000057static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000058 CCValAssign::LocInfo &LocInfo,
59 ISD::ArgFlagsTy &ArgFlags,
60 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000061static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000062 CCValAssign::LocInfo &LocInfo,
63 ISD::ArgFlagsTy &ArgFlags,
64 CCState &State);
65
Owen Andersone50ed302009-08-10 22:56:29 +000066void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
67 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000068 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000069 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000070 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
71 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000072
Owen Anderson70671842009-08-10 20:18:46 +000073 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000074 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000075 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000076 }
77
Owen Andersone50ed302009-08-10 22:56:29 +000078 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000079 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000080 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000081 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000082 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
Bob Wilson0696fdf2009-09-16 20:20:44 +000083 if (ElemTy != MVT::i32) {
84 setOperationAction(ISD::SINT_TO_FP, VT.getSimpleVT(), Expand);
85 setOperationAction(ISD::UINT_TO_FP, VT.getSimpleVT(), Expand);
86 setOperationAction(ISD::FP_TO_SINT, VT.getSimpleVT(), Expand);
87 setOperationAction(ISD::FP_TO_UINT, VT.getSimpleVT(), Expand);
88 }
Owen Anderson70671842009-08-10 20:18:46 +000089 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
90 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
Owen Anderson70671842009-08-10 20:18:46 +000091 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Anton Korobeynikov8e6c2b92009-08-21 12:40:35 +000092 setOperationAction(ISD::EXTRACT_SUBVECTOR, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +000093 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +000094 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
95 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
96 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000097 }
98
99 // Promote all bit-wise operations.
100 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +0000101 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +0000102 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
103 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000104 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000105 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000106 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +0000107 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +0000108 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +0000109 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +0000110 }
Bob Wilson16330762009-09-16 00:17:28 +0000111
112 // Neon does not support vector divide/remainder operations.
113 setOperationAction(ISD::SDIV, VT.getSimpleVT(), Expand);
114 setOperationAction(ISD::UDIV, VT.getSimpleVT(), Expand);
115 setOperationAction(ISD::FDIV, VT.getSimpleVT(), Expand);
116 setOperationAction(ISD::SREM, VT.getSimpleVT(), Expand);
117 setOperationAction(ISD::UREM, VT.getSimpleVT(), Expand);
118 setOperationAction(ISD::FREM, VT.getSimpleVT(), Expand);
Bob Wilson5bafff32009-06-22 23:27:02 +0000119}
120
Owen Andersone50ed302009-08-10 22:56:29 +0000121void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000122 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000124}
125
Owen Andersone50ed302009-08-10 22:56:29 +0000126void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000127 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000129}
130
Chris Lattnerf0144122009-07-28 03:13:23 +0000131static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
132 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +0000133 return new TargetLoweringObjectFileMachO();
Bill Wendling94a1c632010-03-09 02:46:12 +0000134
Chris Lattner80ec2792009-08-02 00:34:36 +0000135 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000136}
137
Evan Chenga8e29892007-01-19 07:51:42 +0000138ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Evan Chenge7e0d622009-11-06 22:24:13 +0000139 : TargetLowering(TM, createTLOF(TM)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000140 Subtarget = &TM.getSubtarget<ARMSubtarget>();
141
Evan Chengb1df8f22007-04-27 08:15:43 +0000142 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000143 // Uses VFP for Thumb libfuncs if available.
144 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
145 // Single-precision floating-point arithmetic.
146 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
147 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
148 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
149 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000150
Evan Chengb1df8f22007-04-27 08:15:43 +0000151 // Double-precision floating-point arithmetic.
152 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
153 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
154 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
155 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000156
Evan Chengb1df8f22007-04-27 08:15:43 +0000157 // Single-precision comparisons.
158 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
159 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
160 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
161 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
162 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
163 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
164 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
165 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000166
Evan Chengb1df8f22007-04-27 08:15:43 +0000167 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
168 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
169 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
170 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
171 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
172 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
173 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
174 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000175
Evan Chengb1df8f22007-04-27 08:15:43 +0000176 // Double-precision comparisons.
177 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
178 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
179 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
180 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
181 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
182 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
183 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
184 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000185
Evan Chengb1df8f22007-04-27 08:15:43 +0000186 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
187 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
188 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
189 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
190 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
191 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
192 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
193 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000194
Evan Chengb1df8f22007-04-27 08:15:43 +0000195 // Floating-point to integer conversions.
196 // i64 conversions are done via library routines even when generating VFP
197 // instructions, so use the same ones.
198 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
199 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
200 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
201 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000202
Evan Chengb1df8f22007-04-27 08:15:43 +0000203 // Conversions between floating types.
204 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
205 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
206
207 // Integer to floating-point conversions.
208 // i64 conversions are done via library routines even when generating VFP
209 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000210 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
211 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000212 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
213 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
214 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
215 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
216 }
Evan Chenga8e29892007-01-19 07:51:42 +0000217 }
218
Bob Wilson2f954612009-05-22 17:38:41 +0000219 // These libcalls are not available in 32-bit.
220 setLibcallName(RTLIB::SHL_I128, 0);
221 setLibcallName(RTLIB::SRL_I128, 0);
222 setLibcallName(RTLIB::SRA_I128, 0);
223
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000224 // Libcalls should use the AAPCS base standard ABI, even if hard float
225 // is in effect, as per the ARM RTABI specification, section 4.1.2.
226 if (Subtarget->isAAPCS_ABI()) {
227 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
228 setLibcallCallingConv(static_cast<RTLIB::Libcall>(i),
229 CallingConv::ARM_AAPCS);
230 }
231 }
232
David Goodwinf1daf7d2009-07-08 23:10:31 +0000233 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000234 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000235 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000236 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000237 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000238 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
239 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000240
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000242 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000243
244 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 addDRTypeForNEON(MVT::v2f32);
246 addDRTypeForNEON(MVT::v8i8);
247 addDRTypeForNEON(MVT::v4i16);
248 addDRTypeForNEON(MVT::v2i32);
249 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000250
Owen Anderson825b72b2009-08-11 20:47:22 +0000251 addQRTypeForNEON(MVT::v4f32);
252 addQRTypeForNEON(MVT::v2f64);
253 addQRTypeForNEON(MVT::v16i8);
254 addQRTypeForNEON(MVT::v8i16);
255 addQRTypeForNEON(MVT::v4i32);
256 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000257
Bob Wilson74dc72e2009-09-15 23:55:57 +0000258 // v2f64 is legal so that QR subregs can be extracted as f64 elements, but
259 // neither Neon nor VFP support any arithmetic operations on it.
260 setOperationAction(ISD::FADD, MVT::v2f64, Expand);
261 setOperationAction(ISD::FSUB, MVT::v2f64, Expand);
262 setOperationAction(ISD::FMUL, MVT::v2f64, Expand);
263 setOperationAction(ISD::FDIV, MVT::v2f64, Expand);
264 setOperationAction(ISD::FREM, MVT::v2f64, Expand);
265 setOperationAction(ISD::FCOPYSIGN, MVT::v2f64, Expand);
266 setOperationAction(ISD::VSETCC, MVT::v2f64, Expand);
267 setOperationAction(ISD::FNEG, MVT::v2f64, Expand);
268 setOperationAction(ISD::FABS, MVT::v2f64, Expand);
269 setOperationAction(ISD::FSQRT, MVT::v2f64, Expand);
270 setOperationAction(ISD::FSIN, MVT::v2f64, Expand);
271 setOperationAction(ISD::FCOS, MVT::v2f64, Expand);
272 setOperationAction(ISD::FPOWI, MVT::v2f64, Expand);
273 setOperationAction(ISD::FPOW, MVT::v2f64, Expand);
274 setOperationAction(ISD::FLOG, MVT::v2f64, Expand);
275 setOperationAction(ISD::FLOG2, MVT::v2f64, Expand);
276 setOperationAction(ISD::FLOG10, MVT::v2f64, Expand);
277 setOperationAction(ISD::FEXP, MVT::v2f64, Expand);
278 setOperationAction(ISD::FEXP2, MVT::v2f64, Expand);
279 setOperationAction(ISD::FCEIL, MVT::v2f64, Expand);
280 setOperationAction(ISD::FTRUNC, MVT::v2f64, Expand);
281 setOperationAction(ISD::FRINT, MVT::v2f64, Expand);
282 setOperationAction(ISD::FNEARBYINT, MVT::v2f64, Expand);
283 setOperationAction(ISD::FFLOOR, MVT::v2f64, Expand);
284
Bob Wilson642b3292009-09-16 00:32:15 +0000285 // Neon does not support some operations on v1i64 and v2i64 types.
286 setOperationAction(ISD::MUL, MVT::v1i64, Expand);
287 setOperationAction(ISD::MUL, MVT::v2i64, Expand);
288 setOperationAction(ISD::VSETCC, MVT::v1i64, Expand);
289 setOperationAction(ISD::VSETCC, MVT::v2i64, Expand);
290
Bob Wilson5bafff32009-06-22 23:27:02 +0000291 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
292 setTargetDAGCombine(ISD::SHL);
293 setTargetDAGCombine(ISD::SRL);
294 setTargetDAGCombine(ISD::SRA);
295 setTargetDAGCombine(ISD::SIGN_EXTEND);
296 setTargetDAGCombine(ISD::ZERO_EXTEND);
297 setTargetDAGCombine(ISD::ANY_EXTEND);
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000298 setTargetDAGCombine(ISD::SELECT_CC);
Bob Wilson5bafff32009-06-22 23:27:02 +0000299 }
300
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000301 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000302
303 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000304 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000305
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000306 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000308
Evan Chenga8e29892007-01-19 07:51:42 +0000309 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000310 if (!Subtarget->isThumb1Only()) {
311 for (unsigned im = (unsigned)ISD::PRE_INC;
312 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setIndexedLoadAction(im, MVT::i1, Legal);
314 setIndexedLoadAction(im, MVT::i8, Legal);
315 setIndexedLoadAction(im, MVT::i16, Legal);
316 setIndexedLoadAction(im, MVT::i32, Legal);
317 setIndexedStoreAction(im, MVT::i1, Legal);
318 setIndexedStoreAction(im, MVT::i8, Legal);
319 setIndexedStoreAction(im, MVT::i16, Legal);
320 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000321 }
Evan Chenga8e29892007-01-19 07:51:42 +0000322 }
323
324 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000325 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::MUL, MVT::i64, Expand);
327 setOperationAction(ISD::MULHU, MVT::i32, Expand);
328 setOperationAction(ISD::MULHS, MVT::i32, Expand);
329 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
330 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000331 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000332 setOperationAction(ISD::MUL, MVT::i64, Expand);
333 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000334 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000336 }
Jim Grosbachc2b879f2009-10-31 19:38:01 +0000337 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
Jim Grosbachb4a976c2009-10-31 21:00:56 +0000338 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +0000339 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SRL, MVT::i64, Custom);
341 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000342
343 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000344 setOperationAction(ISD::ROTL, MVT::i32, Expand);
Jim Grosbach3482c802010-01-18 19:58:49 +0000345 setOperationAction(ISD::CTTZ, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000346 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000347 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000348 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000349
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000350 // Only ARMv6 has BSWAP.
351 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000352 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000353
Evan Chenga8e29892007-01-19 07:51:42 +0000354 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000355 setOperationAction(ISD::SDIV, MVT::i32, Expand);
356 setOperationAction(ISD::UDIV, MVT::i32, Expand);
357 setOperationAction(ISD::SREM, MVT::i32, Expand);
358 setOperationAction(ISD::UREM, MVT::i32, Expand);
359 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
360 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000361
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
363 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
364 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
365 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilsonddb16df2009-10-30 05:45:42 +0000366 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000367
Evan Chenga8e29892007-01-19 07:51:42 +0000368 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::VASTART, MVT::Other, Custom);
370 setOperationAction(ISD::VAARG, MVT::Other, Expand);
371 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
372 setOperationAction(ISD::VAEND, MVT::Other, Expand);
373 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
374 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000375 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
376 // FIXME: Shouldn't need this, since no register is used, but the legalizer
377 // doesn't yet know how to not do that for SjLj.
378 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000379 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000381 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Jim Grosbach3728e962009-12-10 00:11:09 +0000383 setOperationAction(ISD::MEMBARRIER, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000384
Evan Chengd27c9fc2009-07-03 01:43:10 +0000385 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
387 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000388 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000390
David Goodwinf1daf7d2009-07-08 23:10:31 +0000391 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +0000392 // Turn f64->i64 into VMOVRRD, i64 -> f64 to VMOVDRR
393 // iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000395
396 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000398
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 setOperationAction(ISD::SETCC, MVT::i32, Expand);
400 setOperationAction(ISD::SETCC, MVT::f32, Expand);
401 setOperationAction(ISD::SETCC, MVT::f64, Expand);
402 setOperationAction(ISD::SELECT, MVT::i32, Expand);
403 setOperationAction(ISD::SELECT, MVT::f32, Expand);
404 setOperationAction(ISD::SELECT, MVT::f64, Expand);
405 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
406 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
407 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000408
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
410 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
411 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
412 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
413 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000414
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000415 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000416 setOperationAction(ISD::FSIN, MVT::f64, Expand);
417 setOperationAction(ISD::FSIN, MVT::f32, Expand);
418 setOperationAction(ISD::FCOS, MVT::f32, Expand);
419 setOperationAction(ISD::FCOS, MVT::f64, Expand);
420 setOperationAction(ISD::FREM, MVT::f64, Expand);
421 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000422 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000423 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
424 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000425 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000426 setOperationAction(ISD::FPOW, MVT::f64, Expand);
427 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000428
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000429 // Various VFP goodness
430 if (!UseSoftFloat && !Subtarget->isThumb1Only()) {
Bob Wilson76a312b2010-03-19 22:51:32 +0000431 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
432 if (Subtarget->hasVFP2()) {
433 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
434 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
435 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
436 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
437 }
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000438 // Special handling for half-precision FP.
Anton Korobeynikovf0d50072010-03-18 22:35:37 +0000439 if (!Subtarget->hasFP16()) {
440 setOperationAction(ISD::FP16_TO_FP32, MVT::f32, Expand);
441 setOperationAction(ISD::FP32_TO_FP16, MVT::i32, Expand);
Anton Korobeynikovbec3dd22010-03-14 18:42:31 +0000442 }
Evan Cheng110cf482008-04-01 01:50:16 +0000443 }
Evan Chenga8e29892007-01-19 07:51:42 +0000444
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000445 // We have target-specific dag combine patterns for the following nodes:
Jim Grosbache5165492009-11-09 00:11:35 +0000446 // ARMISD::VMOVRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000447 setTargetDAGCombine(ISD::ADD);
448 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000449
Evan Chenga8e29892007-01-19 07:51:42 +0000450 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000451 setSchedulingPreference(SchedulingForRegPressure);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000452
Evan Chengbc9b7542009-08-15 07:59:10 +0000453 // FIXME: If-converter should use instruction latency to determine
454 // profitability rather than relying on fixed limits.
455 if (Subtarget->getCPUString() == "generic") {
456 // Generic (and overly aggressive) if-conversion limits.
457 setIfCvtBlockSizeLimit(10);
458 setIfCvtDupBlockSizeLimit(2);
Jim Grosbach35075a72010-03-24 16:15:14 +0000459 } else if (Subtarget->hasV7Ops()) {
Jim Grosbachfceabef2010-03-24 00:03:13 +0000460 setIfCvtBlockSizeLimit(3);
461 setIfCvtDupBlockSizeLimit(1);
Evan Chengbc9b7542009-08-15 07:59:10 +0000462 } else if (Subtarget->hasV6Ops()) {
463 setIfCvtBlockSizeLimit(2);
464 setIfCvtDupBlockSizeLimit(1);
465 } else {
466 setIfCvtBlockSizeLimit(3);
467 setIfCvtDupBlockSizeLimit(2);
Evan Cheng8557c2b2009-06-19 01:51:50 +0000468 }
469
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000470 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000471 // Do not enable CodePlacementOpt for now: it currently runs after the
472 // ARMConstantIslandPass and messes up branch relaxation and placement
473 // of constant islands.
474 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000475}
476
Evan Chenga8e29892007-01-19 07:51:42 +0000477const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
478 switch (Opcode) {
479 default: return 0;
480 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000481 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
482 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000483 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000484 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
485 case ARMISD::tCALL: return "ARMISD::tCALL";
486 case ARMISD::BRCOND: return "ARMISD::BRCOND";
487 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000488 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000489 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
490 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
491 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000492 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000493 case ARMISD::CMPFP: return "ARMISD::CMPFP";
494 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
495 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
496 case ARMISD::CMOV: return "ARMISD::CMOV";
497 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000498
Jim Grosbach3482c802010-01-18 19:58:49 +0000499 case ARMISD::RBIT: return "ARMISD::RBIT";
500
Bob Wilson76a312b2010-03-19 22:51:32 +0000501 case ARMISD::FTOSI: return "ARMISD::FTOSI";
502 case ARMISD::FTOUI: return "ARMISD::FTOUI";
503 case ARMISD::SITOF: return "ARMISD::SITOF";
504 case ARMISD::UITOF: return "ARMISD::UITOF";
505
Evan Chenga8e29892007-01-19 07:51:42 +0000506 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
507 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
508 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000509
Jim Grosbache5165492009-11-09 00:11:35 +0000510 case ARMISD::VMOVRRD: return "ARMISD::VMOVRRD";
511 case ARMISD::VMOVDRR: return "ARMISD::VMOVDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000512
Evan Chengc5942082009-10-28 06:55:03 +0000513 case ARMISD::EH_SJLJ_SETJMP: return "ARMISD::EH_SJLJ_SETJMP";
514 case ARMISD::EH_SJLJ_LONGJMP:return "ARMISD::EH_SJLJ_LONGJMP";
515
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000516 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000517
Evan Cheng86198642009-08-07 00:34:42 +0000518 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
519
Jim Grosbach3728e962009-12-10 00:11:09 +0000520 case ARMISD::MEMBARRIER: return "ARMISD::MEMBARRIER";
521 case ARMISD::SYNCBARRIER: return "ARMISD::SYNCBARRIER";
522
Bob Wilson5bafff32009-06-22 23:27:02 +0000523 case ARMISD::VCEQ: return "ARMISD::VCEQ";
524 case ARMISD::VCGE: return "ARMISD::VCGE";
525 case ARMISD::VCGEU: return "ARMISD::VCGEU";
526 case ARMISD::VCGT: return "ARMISD::VCGT";
527 case ARMISD::VCGTU: return "ARMISD::VCGTU";
528 case ARMISD::VTST: return "ARMISD::VTST";
529
530 case ARMISD::VSHL: return "ARMISD::VSHL";
531 case ARMISD::VSHRs: return "ARMISD::VSHRs";
532 case ARMISD::VSHRu: return "ARMISD::VSHRu";
533 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
534 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
535 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
536 case ARMISD::VSHRN: return "ARMISD::VSHRN";
537 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
538 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
539 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
540 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
541 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
542 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
543 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
544 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
545 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
546 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
547 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
548 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
549 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
550 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000551 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000552 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsonde95c1b82009-08-19 17:03:43 +0000553 case ARMISD::VEXT: return "ARMISD::VEXT";
Bob Wilsond8e17572009-08-12 22:31:50 +0000554 case ARMISD::VREV64: return "ARMISD::VREV64";
555 case ARMISD::VREV32: return "ARMISD::VREV32";
556 case ARMISD::VREV16: return "ARMISD::VREV16";
Anton Korobeynikov051cfd62009-08-21 12:41:42 +0000557 case ARMISD::VZIP: return "ARMISD::VZIP";
558 case ARMISD::VUZP: return "ARMISD::VUZP";
559 case ARMISD::VTRN: return "ARMISD::VTRN";
Bob Wilson9f6c4c12010-02-18 06:05:53 +0000560 case ARMISD::FMAX: return "ARMISD::FMAX";
561 case ARMISD::FMIN: return "ARMISD::FMIN";
Evan Chenga8e29892007-01-19 07:51:42 +0000562 }
563}
564
Bill Wendlingb4202b82009-07-01 18:50:55 +0000565/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000566unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
Evan Cheng048e36f2009-10-02 06:57:25 +0000567 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 0 : 1;
Bill Wendling20c568f2009-06-30 22:38:32 +0000568}
569
Evan Chenga8e29892007-01-19 07:51:42 +0000570//===----------------------------------------------------------------------===//
571// Lowering Code
572//===----------------------------------------------------------------------===//
573
Evan Chenga8e29892007-01-19 07:51:42 +0000574/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
575static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
576 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000577 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000578 case ISD::SETNE: return ARMCC::NE;
579 case ISD::SETEQ: return ARMCC::EQ;
580 case ISD::SETGT: return ARMCC::GT;
581 case ISD::SETGE: return ARMCC::GE;
582 case ISD::SETLT: return ARMCC::LT;
583 case ISD::SETLE: return ARMCC::LE;
584 case ISD::SETUGT: return ARMCC::HI;
585 case ISD::SETUGE: return ARMCC::HS;
586 case ISD::SETULT: return ARMCC::LO;
587 case ISD::SETULE: return ARMCC::LS;
588 }
589}
590
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000591/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC.
592static void FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
Evan Chenga8e29892007-01-19 07:51:42 +0000593 ARMCC::CondCodes &CondCode2) {
Evan Chenga8e29892007-01-19 07:51:42 +0000594 CondCode2 = ARMCC::AL;
595 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000596 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000597 case ISD::SETEQ:
598 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
599 case ISD::SETGT:
600 case ISD::SETOGT: CondCode = ARMCC::GT; break;
601 case ISD::SETGE:
602 case ISD::SETOGE: CondCode = ARMCC::GE; break;
603 case ISD::SETOLT: CondCode = ARMCC::MI; break;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +0000604 case ISD::SETOLE: CondCode = ARMCC::LS; break;
Evan Chenga8e29892007-01-19 07:51:42 +0000605 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
606 case ISD::SETO: CondCode = ARMCC::VC; break;
607 case ISD::SETUO: CondCode = ARMCC::VS; break;
608 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
609 case ISD::SETUGT: CondCode = ARMCC::HI; break;
610 case ISD::SETUGE: CondCode = ARMCC::PL; break;
611 case ISD::SETLT:
612 case ISD::SETULT: CondCode = ARMCC::LT; break;
613 case ISD::SETLE:
614 case ISD::SETULE: CondCode = ARMCC::LE; break;
615 case ISD::SETNE:
616 case ISD::SETUNE: CondCode = ARMCC::NE; break;
617 }
Evan Chenga8e29892007-01-19 07:51:42 +0000618}
619
Bob Wilson1f595bb2009-04-17 19:07:39 +0000620//===----------------------------------------------------------------------===//
621// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000622//===----------------------------------------------------------------------===//
623
624#include "ARMGenCallingConv.inc"
625
626// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000627static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000628 CCValAssign::LocInfo &LocInfo,
629 CCState &State, bool CanFail) {
630 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
631
632 // Try to get the first register.
633 if (unsigned Reg = State.AllocateReg(RegList, 4))
634 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
635 else {
636 // For the 2nd half of a v2f64, do not fail.
637 if (CanFail)
638 return false;
639
640 // Put the whole thing on the stack.
641 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
642 State.AllocateStack(8, 4),
643 LocVT, LocInfo));
644 return true;
645 }
646
647 // Try to get the second register.
648 if (unsigned Reg = State.AllocateReg(RegList, 4))
649 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
650 else
651 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
652 State.AllocateStack(4, 4),
653 LocVT, LocInfo));
654 return true;
655}
656
Owen Andersone50ed302009-08-10 22:56:29 +0000657static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000658 CCValAssign::LocInfo &LocInfo,
659 ISD::ArgFlagsTy &ArgFlags,
660 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000661 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
662 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000664 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
665 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000666 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000667}
668
669// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000670static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000671 CCValAssign::LocInfo &LocInfo,
672 CCState &State, bool CanFail) {
673 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
674 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
675
676 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
677 if (Reg == 0) {
678 // For the 2nd half of a v2f64, do not just fail.
679 if (CanFail)
680 return false;
681
682 // Put the whole thing on the stack.
683 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
684 State.AllocateStack(8, 8),
685 LocVT, LocInfo));
686 return true;
687 }
688
689 unsigned i;
690 for (i = 0; i < 2; ++i)
691 if (HiRegList[i] == Reg)
692 break;
693
694 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
695 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
696 LocVT, LocInfo));
697 return true;
698}
699
Owen Andersone50ed302009-08-10 22:56:29 +0000700static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000701 CCValAssign::LocInfo &LocInfo,
702 ISD::ArgFlagsTy &ArgFlags,
703 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000704 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
705 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000707 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
708 return false;
709 return true; // we handled it
710}
711
Owen Andersone50ed302009-08-10 22:56:29 +0000712static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000713 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000714 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
715 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
716
Bob Wilsone65586b2009-04-17 20:40:45 +0000717 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
718 if (Reg == 0)
719 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000720
Bob Wilsone65586b2009-04-17 20:40:45 +0000721 unsigned i;
722 for (i = 0; i < 2; ++i)
723 if (HiRegList[i] == Reg)
724 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000725
Bob Wilson5bafff32009-06-22 23:27:02 +0000726 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000727 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000728 LocVT, LocInfo));
729 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000730}
731
Owen Andersone50ed302009-08-10 22:56:29 +0000732static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000733 CCValAssign::LocInfo &LocInfo,
734 ISD::ArgFlagsTy &ArgFlags,
735 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000736 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
737 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000738 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000739 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000740 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000741}
742
Owen Andersone50ed302009-08-10 22:56:29 +0000743static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000744 CCValAssign::LocInfo &LocInfo,
745 ISD::ArgFlagsTy &ArgFlags,
746 CCState &State) {
747 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
748 State);
749}
750
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000751/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
752/// given CallingConvention value.
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000753CCAssignFn *ARMTargetLowering::CCAssignFnForNode(CallingConv::ID CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000754 bool Return,
755 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000756 switch (CC) {
757 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000758 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000759 case CallingConv::C:
760 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000761 // Use target triple & subtarget features to do actual dispatch.
762 if (Subtarget->isAAPCS_ABI()) {
763 if (Subtarget->hasVFP2() &&
764 FloatABIType == FloatABI::Hard && !isVarArg)
765 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
766 else
767 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
768 } else
769 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000770 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000771 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000772 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000773 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000774 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000775 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000776 }
777}
778
Dan Gohman98ca4f22009-08-05 01:29:28 +0000779/// LowerCallResult - Lower the result values of a call into the
780/// appropriate copies out of appropriate physical registers.
781SDValue
782ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000783 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000784 const SmallVectorImpl<ISD::InputArg> &Ins,
785 DebugLoc dl, SelectionDAG &DAG,
786 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000787
Bob Wilson1f595bb2009-04-17 19:07:39 +0000788 // Assign locations to each value returned by this call.
789 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000790 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000791 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000792 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000793 CCAssignFnForNode(CallConv, /* Return*/ true,
794 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000795
796 // Copy all of the result registers out of their specified physreg.
797 for (unsigned i = 0; i != RVLocs.size(); ++i) {
798 CCValAssign VA = RVLocs[i];
799
Bob Wilson80915242009-04-25 00:33:20 +0000800 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000801 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000802 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000803 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000804 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000805 Chain = Lo.getValue(1);
806 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000807 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000809 InFlag);
810 Chain = Hi.getValue(1);
811 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000812 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000813
Owen Anderson825b72b2009-08-11 20:47:22 +0000814 if (VA.getLocVT() == MVT::v2f64) {
815 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
816 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
817 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000818
819 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000820 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000821 Chain = Lo.getValue(1);
822 InFlag = Lo.getValue(2);
823 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000824 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000825 Chain = Hi.getValue(1);
826 InFlag = Hi.getValue(2);
Jim Grosbache5165492009-11-09 00:11:35 +0000827 Val = DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Owen Anderson825b72b2009-08-11 20:47:22 +0000828 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
829 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000830 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000831 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000832 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
833 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000834 Chain = Val.getValue(1);
835 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000836 }
Bob Wilson80915242009-04-25 00:33:20 +0000837
838 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000839 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000840 case CCValAssign::Full: break;
841 case CCValAssign::BCvt:
842 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
843 break;
844 }
845
Dan Gohman98ca4f22009-08-05 01:29:28 +0000846 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000847 }
848
Dan Gohman98ca4f22009-08-05 01:29:28 +0000849 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000850}
851
852/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
853/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000854/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000855/// a byval function parameter.
856/// Sometimes what we are copying is the end of a larger object, the part that
857/// does not fit in registers.
858static SDValue
859CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
860 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
861 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000862 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000863 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Mon P Wang20adc9d2010-04-04 03:10:48 +0000864 /*isVolatile=*/false, /*AlwaysInline=*/false,
865 NULL, 0, NULL, 0);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000866}
867
Bob Wilsondee46d72009-04-17 20:35:10 +0000868/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000869SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000870ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
871 SDValue StackPtr, SDValue Arg,
872 DebugLoc dl, SelectionDAG &DAG,
873 const CCValAssign &VA,
874 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000875 unsigned LocMemOffset = VA.getLocMemOffset();
876 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
877 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
878 if (Flags.isByVal()) {
879 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
880 }
881 return DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene1b58cab2010-02-15 16:55:24 +0000882 PseudoSourceValue::getStack(), LocMemOffset,
883 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +0000884}
885
Dan Gohman98ca4f22009-08-05 01:29:28 +0000886void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000887 SDValue Chain, SDValue &Arg,
888 RegsToPassVector &RegsToPass,
889 CCValAssign &VA, CCValAssign &NextVA,
890 SDValue &StackPtr,
891 SmallVector<SDValue, 8> &MemOpChains,
892 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000893
Jim Grosbache5165492009-11-09 00:11:35 +0000894 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000895 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000896 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
897
898 if (NextVA.isRegLoc())
899 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
900 else {
901 assert(NextVA.isMemLoc());
902 if (StackPtr.getNode() == 0)
903 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
904
Dan Gohman98ca4f22009-08-05 01:29:28 +0000905 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
906 dl, DAG, NextVA,
907 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000908 }
909}
910
Dan Gohman98ca4f22009-08-05 01:29:28 +0000911/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000912/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
913/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000914SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000915ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000916 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000917 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000918 const SmallVectorImpl<ISD::OutputArg> &Outs,
919 const SmallVectorImpl<ISD::InputArg> &Ins,
920 DebugLoc dl, SelectionDAG &DAG,
921 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng0c439eb2010-01-27 00:07:07 +0000922 // ARM target does not yet support tail call optimization.
923 isTailCall = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000924
Bob Wilson1f595bb2009-04-17 19:07:39 +0000925 // Analyze operands of the call, assigning locations to each operand.
926 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000927 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
928 *DAG.getContext());
929 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000930 CCAssignFnForNode(CallConv, /* Return*/ false,
931 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000932
Bob Wilson1f595bb2009-04-17 19:07:39 +0000933 // Get a count of how many bytes are to be pushed on the stack.
934 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000935
936 // Adjust the stack pointer for the new arguments...
937 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000938 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000939
Jim Grosbachf9a4b762010-02-24 01:43:03 +0000940 SDValue StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +0000941
Bob Wilson5bafff32009-06-22 23:27:02 +0000942 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000943 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000944
Bob Wilson1f595bb2009-04-17 19:07:39 +0000945 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000946 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000947 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
948 i != e;
949 ++i, ++realArgIdx) {
950 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000951 SDValue Arg = Outs[realArgIdx].Val;
952 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000953
Bob Wilson1f595bb2009-04-17 19:07:39 +0000954 // Promote the value if needed.
955 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000956 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000957 case CCValAssign::Full: break;
958 case CCValAssign::SExt:
959 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
960 break;
961 case CCValAssign::ZExt:
962 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
963 break;
964 case CCValAssign::AExt:
965 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
966 break;
967 case CCValAssign::BCvt:
968 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
969 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000970 }
971
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000972 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000973 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000974 if (VA.getLocVT() == MVT::v2f64) {
975 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
976 DAG.getConstant(0, MVT::i32));
977 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
978 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000979
Dan Gohman98ca4f22009-08-05 01:29:28 +0000980 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000981 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
982
983 VA = ArgLocs[++i]; // skip ahead to next loc
984 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000985 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000986 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
987 } else {
988 assert(VA.isMemLoc());
Bob Wilson5bafff32009-06-22 23:27:02 +0000989
Dan Gohman98ca4f22009-08-05 01:29:28 +0000990 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
991 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000992 }
993 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000994 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000995 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000996 }
997 } else if (VA.isRegLoc()) {
998 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
999 } else {
1000 assert(VA.isMemLoc());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001001
Dan Gohman98ca4f22009-08-05 01:29:28 +00001002 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1003 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001004 }
Evan Chenga8e29892007-01-19 07:51:42 +00001005 }
1006
1007 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001008 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +00001009 &MemOpChains[0], MemOpChains.size());
1010
1011 // Build a sequence of copy-to-reg nodes chained together with token chain
1012 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00001013 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +00001014 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001015 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001016 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +00001017 InFlag = Chain.getValue(1);
1018 }
1019
Bill Wendling056292f2008-09-16 21:48:12 +00001020 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
1021 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
1022 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +00001023 bool isDirect = false;
1024 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +00001025 bool isLocalARMFunc = false;
Evan Chenge7e0d622009-11-06 22:24:13 +00001026 MachineFunction &MF = DAG.getMachineFunction();
1027 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
Evan Chenga8e29892007-01-19 07:51:42 +00001028 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
1029 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +00001030 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +00001031 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +00001032 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +00001033 getTargetMachine().getRelocationModel() != Reloc::Static;
1034 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +00001035 // ARM call to a local ARM function is predicable.
1036 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +00001037 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +00001038 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001039 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001040 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001041 ARMPCLabelIndex,
1042 ARMCP::CPValue, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001043 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001044 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001045 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001046 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001047 PseudoSourceValue::getConstantPool(), 0,
1048 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001049 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001050 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001051 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001052 } else
1053 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +00001054 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001055 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +00001056 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +00001057 getTargetMachine().getRelocationModel() != Reloc::Static;
1058 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +00001059 // tBX takes a register source operand.
1060 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001061 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001062 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Anderson1d0be152009-08-13 21:58:54 +00001063 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
Evan Chenge4e4ed32009-08-28 23:18:09 +00001064 Sym, ARMPCLabelIndex, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001065 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001066 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001067 Callee = DAG.getLoad(getPointerTy(), dl,
Evan Cheng9eda6892009-10-31 03:39:36 +00001068 DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001069 PseudoSourceValue::getConstantPool(), 0,
1070 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001071 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001072 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001073 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +00001074 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001075 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001076 }
1077
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001078 // FIXME: handle tail calls differently.
1079 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001080 if (Subtarget->isThumb()) {
1081 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001082 CallOpc = ARMISD::CALL_NOLINK;
1083 else
1084 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1085 } else {
1086 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001087 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1088 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001089 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001090 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001091 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001092 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001093 InFlag = Chain.getValue(1);
1094 }
1095
Dan Gohman475871a2008-07-27 21:46:04 +00001096 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001097 Ops.push_back(Chain);
1098 Ops.push_back(Callee);
1099
1100 // Add argument registers to the end of the list so that they are known live
1101 // into the call.
1102 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1103 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1104 RegsToPass[i].second.getValueType()));
1105
Gabor Greifba36cb52008-08-28 21:40:38 +00001106 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001107 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001108 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001109 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001110 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001111 InFlag = Chain.getValue(1);
1112
Chris Lattnere563bbc2008-10-11 22:08:30 +00001113 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1114 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001115 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001116 InFlag = Chain.getValue(1);
1117
Bob Wilson1f595bb2009-04-17 19:07:39 +00001118 // Handle result values, copying them out of physregs into vregs that we
1119 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001120 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1121 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001122}
1123
Dan Gohman98ca4f22009-08-05 01:29:28 +00001124SDValue
1125ARMTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001126 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001127 const SmallVectorImpl<ISD::OutputArg> &Outs,
1128 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001129
Bob Wilsondee46d72009-04-17 20:35:10 +00001130 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001131 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001132
Bob Wilsondee46d72009-04-17 20:35:10 +00001133 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001134 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1135 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001136
Dan Gohman98ca4f22009-08-05 01:29:28 +00001137 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001138 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1139 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001140
1141 // If this is the first return lowered for this function, add
1142 // the regs to the liveout set for the function.
1143 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1144 for (unsigned i = 0; i != RVLocs.size(); ++i)
1145 if (RVLocs[i].isRegLoc())
1146 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001147 }
1148
Bob Wilson1f595bb2009-04-17 19:07:39 +00001149 SDValue Flag;
1150
1151 // Copy the result values into the output registers.
1152 for (unsigned i = 0, realRVLocIdx = 0;
1153 i != RVLocs.size();
1154 ++i, ++realRVLocIdx) {
1155 CCValAssign &VA = RVLocs[i];
1156 assert(VA.isRegLoc() && "Can only return in registers!");
1157
Dan Gohman98ca4f22009-08-05 01:29:28 +00001158 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001159
1160 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001161 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001162 case CCValAssign::Full: break;
1163 case CCValAssign::BCvt:
1164 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1165 break;
1166 }
1167
Bob Wilson1f595bb2009-04-17 19:07:39 +00001168 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001169 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001170 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001171 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1172 DAG.getConstant(0, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00001173 SDValue HalfGPRs = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001174 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001175
1176 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1177 Flag = Chain.getValue(1);
1178 VA = RVLocs[++i]; // skip ahead to next loc
1179 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1180 HalfGPRs.getValue(1), Flag);
1181 Flag = Chain.getValue(1);
1182 VA = RVLocs[++i]; // skip ahead to next loc
1183
1184 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001185 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1186 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001187 }
1188 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1189 // available.
Jim Grosbache5165492009-11-09 00:11:35 +00001190 SDValue fmrrd = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001191 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001192 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001193 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001194 VA = RVLocs[++i]; // skip ahead to next loc
1195 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1196 Flag);
1197 } else
1198 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1199
Bob Wilsondee46d72009-04-17 20:35:10 +00001200 // Guarantee that all emitted copies are
1201 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001202 Flag = Chain.getValue(1);
1203 }
1204
1205 SDValue result;
1206 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001207 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001208 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001209 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001210
1211 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001212}
1213
Bob Wilsonb62d2572009-11-03 00:02:05 +00001214// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
1215// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
1216// one of the above mentioned nodes. It has to be wrapped because otherwise
1217// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1218// be used to form addressing mode. These wrapped nodes will be selected
1219// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001220static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001221 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001222 // FIXME there is no actual debug info here
1223 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001224 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001225 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001226 if (CP->isMachineConstantPoolEntry())
1227 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1228 CP->getAlignment());
1229 else
1230 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1231 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001232 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001233}
1234
Bob Wilsonddb16df2009-10-30 05:45:42 +00001235SDValue ARMTargetLowering::LowerBlockAddress(SDValue Op, SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001236 MachineFunction &MF = DAG.getMachineFunction();
1237 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1238 unsigned ARMPCLabelIndex = 0;
Bob Wilsonddb16df2009-10-30 05:45:42 +00001239 DebugLoc DL = Op.getDebugLoc();
Bob Wilson907eebd2009-11-02 20:59:23 +00001240 EVT PtrVT = getPointerTy();
Bob Wilsonddb16df2009-10-30 05:45:42 +00001241 BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Bob Wilson907eebd2009-11-02 20:59:23 +00001242 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1243 SDValue CPAddr;
1244 if (RelocM == Reloc::Static) {
1245 CPAddr = DAG.getTargetConstantPool(BA, PtrVT, 4);
1246 } else {
1247 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001248 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Bob Wilson907eebd2009-11-02 20:59:23 +00001249 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(BA, ARMPCLabelIndex,
1250 ARMCP::CPBlockAddress,
1251 PCAdj);
1252 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
1253 }
1254 CPAddr = DAG.getNode(ARMISD::Wrapper, DL, PtrVT, CPAddr);
1255 SDValue Result = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001256 PseudoSourceValue::getConstantPool(), 0,
1257 false, false, 0);
Bob Wilson907eebd2009-11-02 20:59:23 +00001258 if (RelocM == Reloc::Static)
1259 return Result;
Evan Chenge7e0d622009-11-06 22:24:13 +00001260 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Bob Wilson907eebd2009-11-02 20:59:23 +00001261 return DAG.getNode(ARMISD::PIC_ADD, DL, PtrVT, Result, PICLabel);
Bob Wilsonddb16df2009-10-30 05:45:42 +00001262}
1263
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001264// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001265SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001266ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1267 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001268 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001269 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001270 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
Evan Chenge7e0d622009-11-06 22:24:13 +00001271 MachineFunction &MF = DAG.getMachineFunction();
1272 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1273 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001274 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001275 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001276 ARMCP::CPValue, PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001277 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001278 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Evan Cheng9eda6892009-10-31 03:39:36 +00001279 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument,
David Greene1b58cab2010-02-15 16:55:24 +00001280 PseudoSourceValue::getConstantPool(), 0,
1281 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001282 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001283
Evan Chenge7e0d622009-11-06 22:24:13 +00001284 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001285 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001286
1287 // call __tls_get_addr.
1288 ArgListTy Args;
1289 ArgListEntry Entry;
1290 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001291 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001292 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001293 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001294 std::pair<SDValue, SDValue> CallResult =
Evan Cheng59bc0602009-08-14 19:11:20 +00001295 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()),
1296 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001297 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Bill Wendling46ada192010-03-02 01:55:18 +00001298 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001299 return CallResult.first;
1300}
1301
1302// Lower ISD::GlobalTLSAddress using the "initial exec" or
1303// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001304SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001305ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001306 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001307 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001308 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001309 SDValue Offset;
1310 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001311 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001312 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001313 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001314
Chris Lattner4fb63d02009-07-15 04:12:33 +00001315 if (GV->isDeclaration()) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001316 MachineFunction &MF = DAG.getMachineFunction();
1317 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1318 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
1319 // Initial exec model.
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001320 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1321 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001322 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex,
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001323 ARMCP::CPValue, PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001324 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001325 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001326 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001327 PseudoSourceValue::getConstantPool(), 0,
1328 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001329 Chain = Offset.getValue(1);
1330
Evan Chenge7e0d622009-11-06 22:24:13 +00001331 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001332 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001333
Evan Cheng9eda6892009-10-31 03:39:36 +00001334 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001335 PseudoSourceValue::getConstantPool(), 0,
1336 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001337 } else {
1338 // local exec model
Evan Chenge4e4ed32009-08-28 23:18:09 +00001339 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001340 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001341 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Evan Cheng9eda6892009-10-31 03:39:36 +00001342 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset,
David Greene1b58cab2010-02-15 16:55:24 +00001343 PseudoSourceValue::getConstantPool(), 0,
1344 false, false, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001345 }
1346
1347 // The address of the thread local variable is the add of the thread
1348 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001349 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001350}
1351
Dan Gohman475871a2008-07-27 21:46:04 +00001352SDValue
1353ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001354 // TODO: implement the "local dynamic" model
1355 assert(Subtarget->isTargetELF() &&
1356 "TLS not implemented for non-ELF targets");
1357 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1358 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1359 // otherwise use the "Local Exec" TLS Model
1360 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1361 return LowerToTLSGeneralDynamicModel(GA, DAG);
1362 else
1363 return LowerToTLSExecModels(GA, DAG);
1364}
1365
Dan Gohman475871a2008-07-27 21:46:04 +00001366SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001367 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001368 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001369 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001370 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1371 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1372 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001373 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001374 ARMConstantPoolValue *CPV =
Evan Chenge4e4ed32009-08-28 23:18:09 +00001375 new ARMConstantPoolValue(GV, UseGOTOFF ? "GOTOFF" : "GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001376 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001377 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001378 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001379 CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001380 PseudoSourceValue::getConstantPool(), 0,
1381 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001382 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001383 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001384 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001385 if (!UseGOTOFF)
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001386 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001387 PseudoSourceValue::getGOT(), 0,
1388 false, false, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001389 return Result;
1390 } else {
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001391 // If we have T2 ops, we can materialize the address directly via movt/movw
1392 // pair. This is always cheaper.
1393 if (Subtarget->useMovt()) {
1394 return DAG.getNode(ARMISD::Wrapper, dl, PtrVT,
1395 DAG.getTargetGlobalAddress(GV, PtrVT));
1396 } else {
1397 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
1398 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
1399 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001400 PseudoSourceValue::getConstantPool(), 0,
1401 false, false, 0);
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00001402 }
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001403 }
1404}
1405
Dan Gohman475871a2008-07-27 21:46:04 +00001406SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001407 SelectionDAG &DAG) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001408 MachineFunction &MF = DAG.getMachineFunction();
1409 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1410 unsigned ARMPCLabelIndex = 0;
Owen Andersone50ed302009-08-10 22:56:29 +00001411 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001412 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001413 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1414 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Dan Gohman475871a2008-07-27 21:46:04 +00001415 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001416 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001417 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001418 else {
Evan Chenge7e0d622009-11-06 22:24:13 +00001419 ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Evan Chenge4e4ed32009-08-28 23:18:09 +00001420 unsigned PCAdj = (RelocM != Reloc::PIC_) ? 0 : (Subtarget->isThumb()?4:8);
1421 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001422 new ARMConstantPoolValue(GV, ARMPCLabelIndex, ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001423 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001424 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001425 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001426
Evan Cheng9eda6892009-10-31 03:39:36 +00001427 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001428 PseudoSourceValue::getConstantPool(), 0,
1429 false, false, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001430 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001431
1432 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001433 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001434 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001435 }
Evan Chenge4e4ed32009-08-28 23:18:09 +00001436
Evan Cheng63476a82009-09-03 07:04:02 +00001437 if (Subtarget->GVIsIndirectSymbol(GV, RelocM))
Evan Cheng9eda6892009-10-31 03:39:36 +00001438 Result = DAG.getLoad(PtrVT, dl, Chain, Result,
David Greene1b58cab2010-02-15 16:55:24 +00001439 PseudoSourceValue::getGOT(), 0,
1440 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001441
1442 return Result;
1443}
1444
Dan Gohman475871a2008-07-27 21:46:04 +00001445SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001446 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001447 assert(Subtarget->isTargetELF() &&
1448 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Evan Chenge7e0d622009-11-06 22:24:13 +00001449 MachineFunction &MF = DAG.getMachineFunction();
1450 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1451 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Owen Andersone50ed302009-08-10 22:56:29 +00001452 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001453 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001454 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001455 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1456 "_GLOBAL_OFFSET_TABLE_",
Evan Chenge4e4ed32009-08-28 23:18:09 +00001457 ARMPCLabelIndex, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001458 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001459 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Anton Korobeynikov249fb332009-10-07 00:06:35 +00001460 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001461 PseudoSourceValue::getConstantPool(), 0,
1462 false, false, 0);
Evan Chenge7e0d622009-11-06 22:24:13 +00001463 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001464 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001465}
1466
Jim Grosbach0e0da732009-05-12 23:59:14 +00001467SDValue
Jim Grosbacha87ded22010-02-08 23:22:00 +00001468ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG,
1469 const ARMSubtarget *Subtarget) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001470 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001471 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001472 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001473 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001474 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001475 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001476 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1477 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001478 case Intrinsic::eh_sjlj_lsda: {
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001479 MachineFunction &MF = DAG.getMachineFunction();
Evan Chenge7e0d622009-11-06 22:24:13 +00001480 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1481 unsigned ARMPCLabelIndex = AFI->createConstPoolEntryUId();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001482 EVT PtrVT = getPointerTy();
1483 DebugLoc dl = Op.getDebugLoc();
1484 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1485 SDValue CPAddr;
1486 unsigned PCAdj = (RelocM != Reloc::PIC_)
1487 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001488 ARMConstantPoolValue *CPV =
Jim Grosbach3fb2b1e2009-09-01 01:57:56 +00001489 new ARMConstantPoolValue(MF.getFunction(), ARMPCLabelIndex,
1490 ARMCP::CPLSDA, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001491 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001492 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001493 SDValue Result =
Evan Cheng9eda6892009-10-31 03:39:36 +00001494 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr,
David Greene1b58cab2010-02-15 16:55:24 +00001495 PseudoSourceValue::getConstantPool(), 0,
1496 false, false, 0);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001497 SDValue Chain = Result.getValue(1);
1498
1499 if (RelocM == Reloc::PIC_) {
Evan Chenge7e0d622009-11-06 22:24:13 +00001500 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001501 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1502 }
1503 return Result;
1504 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001505 case Intrinsic::eh_sjlj_setjmp:
Jim Grosbacha87ded22010-02-08 23:22:00 +00001506 SDValue Val = Subtarget->isThumb() ?
1507 DAG.getCopyFromReg(DAG.getEntryNode(), dl, ARM::SP, MVT::i32) :
1508 DAG.getConstant(0, MVT::i32);
1509 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1),
1510 Val);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001511 }
1512}
1513
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001514static SDValue LowerMEMBARRIER(SDValue Op, SelectionDAG &DAG,
1515 const ARMSubtarget *Subtarget) {
Jim Grosbach3728e962009-12-10 00:11:09 +00001516 DebugLoc dl = Op.getDebugLoc();
1517 SDValue Op5 = Op.getOperand(5);
1518 SDValue Res;
1519 unsigned isDeviceBarrier = cast<ConstantSDNode>(Op5)->getZExtValue();
1520 if (isDeviceBarrier) {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001521 if (Subtarget->hasV7Ops())
1522 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0));
1523 else
1524 Res = DAG.getNode(ARMISD::SYNCBARRIER, dl, MVT::Other, Op.getOperand(0),
1525 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001526 } else {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00001527 if (Subtarget->hasV7Ops())
1528 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0));
1529 else
1530 Res = DAG.getNode(ARMISD::MEMBARRIER, dl, MVT::Other, Op.getOperand(0),
1531 DAG.getConstant(0, MVT::i32));
Jim Grosbach3728e962009-12-10 00:11:09 +00001532 }
1533 return Res;
1534}
1535
Dan Gohman475871a2008-07-27 21:46:04 +00001536static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001537 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001538 // vastart just stores the address of the VarArgsFrameIndex slot into the
1539 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001540 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001541 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001542 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001543 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
David Greene1b58cab2010-02-15 16:55:24 +00001544 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0,
1545 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001546}
1547
Dan Gohman475871a2008-07-27 21:46:04 +00001548SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001549ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1550 SDNode *Node = Op.getNode();
1551 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001552 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001553 SDValue Chain = Op.getOperand(0);
1554 SDValue Size = Op.getOperand(1);
1555 SDValue Align = Op.getOperand(2);
1556
1557 // Chain the dynamic stack allocation so that it doesn't modify the stack
1558 // pointer when other instructions are using the stack.
1559 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1560
1561 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1562 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1563 if (AlignVal > StackAlign)
1564 // Do this now since selection pass cannot introduce new target
1565 // independent node.
1566 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1567
1568 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1569 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1570 // do even more horrible hack later.
1571 MachineFunction &MF = DAG.getMachineFunction();
1572 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1573 if (AFI->isThumb1OnlyFunction()) {
1574 bool Negate = true;
1575 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1576 if (C) {
1577 uint32_t Val = C->getZExtValue();
1578 if (Val <= 508 && ((Val & 3) == 0))
1579 Negate = false;
1580 }
1581 if (Negate)
1582 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1583 }
1584
Owen Anderson825b72b2009-08-11 20:47:22 +00001585 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001586 SDValue Ops1[] = { Chain, Size, Align };
1587 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1588 Chain = Res.getValue(1);
1589 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1590 DAG.getIntPtrConstant(0, true), SDValue());
1591 SDValue Ops2[] = { Res, Chain };
1592 return DAG.getMergeValues(Ops2, 2, dl);
1593}
1594
1595SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001596ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1597 SDValue &Root, SelectionDAG &DAG,
1598 DebugLoc dl) {
1599 MachineFunction &MF = DAG.getMachineFunction();
1600 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1601
1602 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001603 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001604 RC = ARM::tGPRRegisterClass;
1605 else
1606 RC = ARM::GPRRegisterClass;
1607
1608 // Transform the arguments stored in physical registers into virtual ones.
1609 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001610 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001611
1612 SDValue ArgValue2;
1613 if (NextVA.isMemLoc()) {
1614 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1615 MachineFrameInfo *MFI = MF.getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00001616 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset(),
1617 true, false);
Bob Wilson5bafff32009-06-22 23:27:02 +00001618
1619 // Create load node to retrieve arguments from the stack.
1620 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001621 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001622 PseudoSourceValue::getFixedStack(FI), 0,
1623 false, false, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001624 } else {
1625 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001626 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001627 }
1628
Jim Grosbache5165492009-11-09 00:11:35 +00001629 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001630}
1631
1632SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001633ARMTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001634 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001635 const SmallVectorImpl<ISD::InputArg>
1636 &Ins,
1637 DebugLoc dl, SelectionDAG &DAG,
1638 SmallVectorImpl<SDValue> &InVals) {
1639
Bob Wilson1f595bb2009-04-17 19:07:39 +00001640 MachineFunction &MF = DAG.getMachineFunction();
1641 MachineFrameInfo *MFI = MF.getFrameInfo();
1642
Bob Wilson1f595bb2009-04-17 19:07:39 +00001643 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1644
1645 // Assign locations to all of the incoming arguments.
1646 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001647 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1648 *DAG.getContext());
1649 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001650 CCAssignFnForNode(CallConv, /* Return*/ false,
1651 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001652
1653 SmallVector<SDValue, 16> ArgValues;
1654
1655 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1656 CCValAssign &VA = ArgLocs[i];
1657
Bob Wilsondee46d72009-04-17 20:35:10 +00001658 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001659 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001660 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001661
Bob Wilson5bafff32009-06-22 23:27:02 +00001662 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001663 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001664 // f64 and vector types are split up into multiple registers or
1665 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001666 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001667
Owen Anderson825b72b2009-08-11 20:47:22 +00001668 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001669 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001670 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001671 VA = ArgLocs[++i]; // skip ahead to next loc
1672 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001673 Chain, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001674 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1675 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001676 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001677 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001678 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1679 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001680 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001681
Bob Wilson5bafff32009-06-22 23:27:02 +00001682 } else {
1683 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001684
Owen Anderson825b72b2009-08-11 20:47:22 +00001685 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001686 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001687 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001688 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001689 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001690 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001691 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001692 RC = (AFI->isThumb1OnlyFunction() ?
1693 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001694 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001695 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001696
1697 // Transform the arguments in physical registers into virtual ones.
1698 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001699 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001700 }
1701
1702 // If this is an 8 or 16-bit value, it is really passed promoted
1703 // to 32 bits. Insert an assert[sz]ext to capture this, then
1704 // truncate to the right size.
1705 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001706 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001707 case CCValAssign::Full: break;
1708 case CCValAssign::BCvt:
1709 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1710 break;
1711 case CCValAssign::SExt:
1712 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1713 DAG.getValueType(VA.getValVT()));
1714 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1715 break;
1716 case CCValAssign::ZExt:
1717 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1718 DAG.getValueType(VA.getValVT()));
1719 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1720 break;
1721 }
1722
Dan Gohman98ca4f22009-08-05 01:29:28 +00001723 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001724
1725 } else { // VA.isRegLoc()
1726
1727 // sanity check
1728 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001729 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001730
1731 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
David Greene3f2bf852009-11-12 20:49:22 +00001732 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
1733 true, false);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001734
Bob Wilsondee46d72009-04-17 20:35:10 +00001735 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001736 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Evan Cheng9eda6892009-10-31 03:39:36 +00001737 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001738 PseudoSourceValue::getFixedStack(FI), 0,
1739 false, false, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001740 }
1741 }
1742
1743 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001744 if (isVarArg) {
1745 static const unsigned GPRArgRegs[] = {
1746 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1747 };
1748
Bob Wilsondee46d72009-04-17 20:35:10 +00001749 unsigned NumGPRs = CCInfo.getFirstUnallocated
1750 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001751
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001752 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1753 unsigned VARegSize = (4 - NumGPRs) * 4;
1754 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Rafael Espindolac1382b72009-10-30 14:33:14 +00001755 unsigned ArgOffset = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +00001756 if (VARegSaveSize) {
1757 // If this function is vararg, store any remaining integer argument regs
1758 // to their spots on the stack so that they may be loaded by deferencing
1759 // the result of va_next.
1760 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001761 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
David Greene3f2bf852009-11-12 20:49:22 +00001762 VARegSaveSize - VARegSize,
1763 true, false);
Dan Gohman475871a2008-07-27 21:46:04 +00001764 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001765
Dan Gohman475871a2008-07-27 21:46:04 +00001766 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001767 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001768 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001769 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001770 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001771 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001772 RC = ARM::GPRRegisterClass;
1773
Bob Wilson998e1252009-04-20 18:36:57 +00001774 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001775 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Evan Cheng9eda6892009-10-31 03:39:36 +00001776 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
David Greene1b58cab2010-02-15 16:55:24 +00001777 PseudoSourceValue::getFixedStack(VarArgsFrameIndex), 0,
1778 false, false, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001779 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001780 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001781 DAG.getConstant(4, getPointerTy()));
1782 }
1783 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001784 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001785 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001786 } else
1787 // This will point to the next argument passed via stack.
David Greene3f2bf852009-11-12 20:49:22 +00001788 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset, true, false);
Evan Chenga8e29892007-01-19 07:51:42 +00001789 }
1790
Dan Gohman98ca4f22009-08-05 01:29:28 +00001791 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001792}
1793
1794/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001795static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001796 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001797 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001798 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001799 // Maybe this has already been legalized into the constant pool?
1800 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001801 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001802 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1803 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001804 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001805 }
1806 }
1807 return false;
1808}
1809
Evan Chenga8e29892007-01-19 07:51:42 +00001810/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1811/// the given operands.
Evan Cheng06b53c02009-11-12 07:13:11 +00001812SDValue
1813ARMTargetLowering::getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
1814 SDValue &ARMCC, SelectionDAG &DAG, DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001815 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001816 unsigned C = RHSC->getZExtValue();
Evan Cheng06b53c02009-11-12 07:13:11 +00001817 if (!isLegalICmpImmediate(C)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001818 // Constant does not fit, try adjusting it by one?
1819 switch (CC) {
1820 default: break;
1821 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001822 case ISD::SETGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001823 if (isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001824 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001825 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001826 }
1827 break;
1828 case ISD::SETULT:
1829 case ISD::SETUGE:
Evan Cheng06b53c02009-11-12 07:13:11 +00001830 if (C > 0 && isLegalICmpImmediate(C-1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001831 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001832 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001833 }
1834 break;
1835 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001836 case ISD::SETGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001837 if (isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001838 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001839 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001840 }
1841 break;
1842 case ISD::SETULE:
1843 case ISD::SETUGT:
Evan Cheng06b53c02009-11-12 07:13:11 +00001844 if (C < 0xffffffff && isLegalICmpImmediate(C+1)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001845 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001846 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001847 }
1848 break;
1849 }
1850 }
1851 }
1852
1853 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001854 ARMISD::NodeType CompareType;
1855 switch (CondCode) {
1856 default:
1857 CompareType = ARMISD::CMP;
1858 break;
1859 case ARMCC::EQ:
1860 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001861 // Uses only Z Flag
1862 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001863 break;
1864 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001865 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1866 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001867}
1868
1869/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001870static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001871 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001872 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001873 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001874 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001875 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001876 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1877 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001878}
1879
Evan Cheng06b53c02009-11-12 07:13:11 +00001880SDValue ARMTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001881 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001882 SDValue LHS = Op.getOperand(0);
1883 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001884 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001885 SDValue TrueVal = Op.getOperand(2);
1886 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001887 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001888
Owen Anderson825b72b2009-08-11 20:47:22 +00001889 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001890 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001891 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001892 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Dale Johannesende064702009-02-06 21:50:26 +00001893 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001894 }
1895
1896 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001897 FPCCToARMCC(CC, CondCode, CondCode2);
Evan Chenga8e29892007-01-19 07:51:42 +00001898
Owen Anderson825b72b2009-08-11 20:47:22 +00001899 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1900 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001901 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1902 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001903 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001904 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001905 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001906 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001907 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001908 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001909 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001910 }
1911 return Result;
1912}
1913
Evan Cheng06b53c02009-11-12 07:13:11 +00001914SDValue ARMTargetLowering::LowerBR_CC(SDValue Op, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00001915 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001916 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001917 SDValue LHS = Op.getOperand(2);
1918 SDValue RHS = Op.getOperand(3);
1919 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001920 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001921
Owen Anderson825b72b2009-08-11 20:47:22 +00001922 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001923 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001924 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Evan Cheng06b53c02009-11-12 07:13:11 +00001925 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001926 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001927 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001928 }
1929
Owen Anderson825b72b2009-08-11 20:47:22 +00001930 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001931 ARMCC::CondCodes CondCode, CondCode2;
Bob Wilsoncd3b9a42009-09-09 23:14:54 +00001932 FPCCToARMCC(CC, CondCode, CondCode2);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001933
Dale Johannesende064702009-02-06 21:50:26 +00001934 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001935 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1936 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1937 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001938 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001939 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001940 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001941 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001942 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001943 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001944 }
1945 return Res;
1946}
1947
Dan Gohman475871a2008-07-27 21:46:04 +00001948SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1949 SDValue Chain = Op.getOperand(0);
1950 SDValue Table = Op.getOperand(1);
1951 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001952 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001953
Owen Andersone50ed302009-08-10 22:56:29 +00001954 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001955 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1956 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001957 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001958 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001959 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001960 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1961 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001962 if (Subtarget->isThumb2()) {
1963 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1964 // which does another jump to the destination. This also makes it easier
1965 // to translate it to TBB / TBH later.
1966 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001967 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001968 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001969 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001970 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Evan Cheng9eda6892009-10-31 03:39:36 +00001971 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00001972 PseudoSourceValue::getJumpTable(), 0,
1973 false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001974 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001975 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001976 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001977 } else {
Evan Cheng9eda6892009-10-31 03:39:36 +00001978 Addr = DAG.getLoad(PTy, dl, Chain, Addr,
David Greene1b58cab2010-02-15 16:55:24 +00001979 PseudoSourceValue::getJumpTable(), 0, false, false, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001980 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001981 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001982 }
Evan Chenga8e29892007-01-19 07:51:42 +00001983}
1984
Bob Wilson76a312b2010-03-19 22:51:32 +00001985static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
1986 DebugLoc dl = Op.getDebugLoc();
1987 unsigned Opc;
1988
1989 switch (Op.getOpcode()) {
1990 default:
1991 assert(0 && "Invalid opcode!");
1992 case ISD::FP_TO_SINT:
1993 Opc = ARMISD::FTOSI;
1994 break;
1995 case ISD::FP_TO_UINT:
1996 Opc = ARMISD::FTOUI;
1997 break;
1998 }
1999 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
2000 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
2001}
2002
2003static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
2004 EVT VT = Op.getValueType();
2005 DebugLoc dl = Op.getDebugLoc();
2006 unsigned Opc;
2007
2008 switch (Op.getOpcode()) {
2009 default:
2010 assert(0 && "Invalid opcode!");
2011 case ISD::SINT_TO_FP:
2012 Opc = ARMISD::SITOF;
2013 break;
2014 case ISD::UINT_TO_FP:
2015 Opc = ARMISD::UITOF;
2016 break;
2017 }
2018
2019 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
2020 return DAG.getNode(Opc, dl, VT, Op);
2021}
2022
Dan Gohman475871a2008-07-27 21:46:04 +00002023static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002024 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00002025 SDValue Tmp0 = Op.getOperand(0);
2026 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00002027 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002028 EVT VT = Op.getValueType();
2029 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00002030 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
2031 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00002032 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
2033 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00002034 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00002035}
2036
Jim Grosbach0e0da732009-05-12 23:59:14 +00002037SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
2038 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
2039 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00002040 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00002041 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
2042 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00002043 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00002044 ? ARM::R7 : ARM::R11;
2045 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
2046 while (Depth--)
David Greene1b58cab2010-02-15 16:55:24 +00002047 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0,
2048 false, false, 0);
Jim Grosbach0e0da732009-05-12 23:59:14 +00002049 return FrameAddr;
2050}
2051
Dan Gohman475871a2008-07-27 21:46:04 +00002052SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00002053ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00002054 SDValue Chain,
2055 SDValue Dst, SDValue Src,
2056 SDValue Size, unsigned Align,
Mon P Wang20adc9d2010-04-04 03:10:48 +00002057 bool isVolatile, bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00002058 const Value *DstSV, uint64_t DstSVOff,
2059 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00002060 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00002061 // This requires 4-byte alignment.
2062 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00002063 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002064 // This requires the copy size to be a constant, preferrably
2065 // within a subtarget-specific limit.
2066 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
2067 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00002068 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002069 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002070 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00002071 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00002072
2073 unsigned BytesLeft = SizeVal & 3;
2074 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002075 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00002076 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002077 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00002078 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00002079 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00002080 SDValue TFOps[MAX_LOADS_IN_LDM];
2081 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00002082 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002083
Evan Cheng4102eb52007-10-22 22:11:27 +00002084 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
2085 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002086 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00002087 while (EmittedNumMemOps < NumMemOps) {
2088 for (i = 0;
2089 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002090 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002091 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2092 DAG.getConstant(SrcOff, MVT::i32)),
Mon P Wang20adc9d2010-04-04 03:10:48 +00002093 SrcSV, SrcSVOff + SrcOff, isVolatile, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002094 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002095 SrcOff += VTSize;
2096 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002097 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002098
Evan Cheng4102eb52007-10-22 22:11:27 +00002099 for (i = 0;
2100 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00002101 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
David Greene1b58cab2010-02-15 16:55:24 +00002102 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2103 DAG.getConstant(DstOff, MVT::i32)),
Mon P Wang20adc9d2010-04-04 03:10:48 +00002104 DstSV, DstSVOff + DstOff, isVolatile, false, 0);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002105 DstOff += VTSize;
2106 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002107 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002108
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002109 EmittedNumMemOps += i;
2110 }
2111
Bob Wilson2dc4f542009-03-20 22:42:55 +00002112 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00002113 return Chain;
2114
2115 // Issue loads / stores for the trailing (1 - 3) bytes.
2116 unsigned BytesLeftSave = BytesLeft;
2117 i = 0;
2118 while (BytesLeft) {
2119 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002120 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002121 VTSize = 2;
2122 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002123 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002124 VTSize = 1;
2125 }
2126
Dale Johannesen0f502f62009-02-03 22:26:09 +00002127 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002128 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2129 DAG.getConstant(SrcOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002130 SrcSV, SrcSVOff + SrcOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002131 TFOps[i] = Loads[i].getValue(1);
2132 ++i;
2133 SrcOff += VTSize;
2134 BytesLeft -= VTSize;
2135 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002136 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002137
2138 i = 0;
2139 BytesLeft = BytesLeftSave;
2140 while (BytesLeft) {
2141 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002142 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002143 VTSize = 2;
2144 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002145 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002146 VTSize = 1;
2147 }
2148
Dale Johannesen0f502f62009-02-03 22:26:09 +00002149 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002150 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2151 DAG.getConstant(DstOff, MVT::i32)),
David Greene1b58cab2010-02-15 16:55:24 +00002152 DstSV, DstSVOff + DstOff, false, false, 0);
Evan Cheng4102eb52007-10-22 22:11:27 +00002153 ++i;
2154 DstOff += VTSize;
2155 BytesLeft -= VTSize;
2156 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002157 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002158}
2159
Duncan Sands1607f052008-12-01 11:39:25 +00002160static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002161 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00002162 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002163 if (N->getValueType(0) == MVT::f64) {
Jim Grosbache5165492009-11-09 00:11:35 +00002164 // Turn i64->f64 into VMOVDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002165 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2166 DAG.getConstant(0, MVT::i32));
2167 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2168 DAG.getConstant(1, MVT::i32));
Jim Grosbache5165492009-11-09 00:11:35 +00002169 return DAG.getNode(ARMISD::VMOVDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002170 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002171
Jim Grosbache5165492009-11-09 00:11:35 +00002172 // Turn f64->i64 into VMOVRRD.
2173 SDValue Cvt = DAG.getNode(ARMISD::VMOVRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002174 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002175
Chris Lattner27a6c732007-11-24 07:07:01 +00002176 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002177 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002178}
2179
Bob Wilson5bafff32009-06-22 23:27:02 +00002180/// getZeroVector - Returns a vector of specified type with all zero elements.
2181///
Owen Andersone50ed302009-08-10 22:56:29 +00002182static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002183 assert(VT.isVector() && "Expected a vector type");
2184
2185 // Zero vectors are used to represent vector negation and in those cases
2186 // will be implemented with the NEON VNEG instruction. However, VNEG does
2187 // not support i64 elements, so sometimes the zero vectors will need to be
2188 // explicitly constructed. For those cases, and potentially other uses in
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002189 // the future, always build zero vectors as <16 x i8> or <8 x i8> bitcasted
Bob Wilson5bafff32009-06-22 23:27:02 +00002190 // to their dest type. This ensures they get CSE'd.
2191 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002192 SDValue Cst = DAG.getTargetConstant(0, MVT::i8);
2193 SmallVector<SDValue, 8> Ops;
2194 MVT TVT;
2195
2196 if (VT.getSizeInBits() == 64) {
2197 Ops.assign(8, Cst); TVT = MVT::v8i8;
2198 } else {
2199 Ops.assign(16, Cst); TVT = MVT::v16i8;
2200 }
2201 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002202
2203 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2204}
2205
2206/// getOnesVector - Returns a vector of specified type with all bits set.
2207///
Owen Andersone50ed302009-08-10 22:56:29 +00002208static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002209 assert(VT.isVector() && "Expected a vector type");
2210
Bob Wilson929ffa22009-10-30 20:13:25 +00002211 // Always build ones vectors as <16 x i8> or <8 x i8> bitcasted to their
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002212 // dest type. This ensures they get CSE'd.
Bob Wilson5bafff32009-06-22 23:27:02 +00002213 SDValue Vec;
Anton Korobeynikov2ba62ef2009-09-08 22:51:43 +00002214 SDValue Cst = DAG.getTargetConstant(0xFF, MVT::i8);
2215 SmallVector<SDValue, 8> Ops;
2216 MVT TVT;
2217
2218 if (VT.getSizeInBits() == 64) {
2219 Ops.assign(8, Cst); TVT = MVT::v8i8;
2220 } else {
2221 Ops.assign(16, Cst); TVT = MVT::v16i8;
2222 }
2223 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, TVT, &Ops[0], Ops.size());
Bob Wilson5bafff32009-06-22 23:27:02 +00002224
2225 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2226}
2227
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002228/// LowerShiftRightParts - Lower SRA_PARTS, which returns two
2229/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002230SDValue ARMTargetLowering::LowerShiftRightParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002231 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2232 EVT VT = Op.getValueType();
2233 unsigned VTBits = VT.getSizeInBits();
2234 DebugLoc dl = Op.getDebugLoc();
2235 SDValue ShOpLo = Op.getOperand(0);
2236 SDValue ShOpHi = Op.getOperand(1);
2237 SDValue ShAmt = Op.getOperand(2);
2238 SDValue ARMCC;
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002239 unsigned Opc = (Op.getOpcode() == ISD::SRA_PARTS) ? ISD::SRA : ISD::SRL;
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002240
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002241 assert(Op.getOpcode() == ISD::SRA_PARTS || Op.getOpcode() == ISD::SRL_PARTS);
2242
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002243 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2244 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2245 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, ShAmt);
2246 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2247 DAG.getConstant(VTBits, MVT::i32));
2248 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, RevShAmt);
2249 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002250 SDValue TrueVal = DAG.getNode(Opc, dl, VT, ShOpHi, ExtraShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002251
2252 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2253 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002254 ARMCC, DAG, dl);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00002255 SDValue Hi = DAG.getNode(Opc, dl, VT, ShOpHi, ShAmt);
Jim Grosbachb4a976c2009-10-31 21:00:56 +00002256 SDValue Lo = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC,
2257 CCR, Cmp);
2258
2259 SDValue Ops[2] = { Lo, Hi };
2260 return DAG.getMergeValues(Ops, 2, dl);
2261}
2262
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002263/// LowerShiftLeftParts - Lower SHL_PARTS, which returns two
2264/// i32 values and take a 2 x i32 value to shift plus a shift amount.
Evan Cheng06b53c02009-11-12 07:13:11 +00002265SDValue ARMTargetLowering::LowerShiftLeftParts(SDValue Op, SelectionDAG &DAG) {
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002266 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
2267 EVT VT = Op.getValueType();
2268 unsigned VTBits = VT.getSizeInBits();
2269 DebugLoc dl = Op.getDebugLoc();
2270 SDValue ShOpLo = Op.getOperand(0);
2271 SDValue ShOpHi = Op.getOperand(1);
2272 SDValue ShAmt = Op.getOperand(2);
2273 SDValue ARMCC;
2274
2275 assert(Op.getOpcode() == ISD::SHL_PARTS);
2276 SDValue RevShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32,
2277 DAG.getConstant(VTBits, MVT::i32), ShAmt);
2278 SDValue Tmp1 = DAG.getNode(ISD::SRL, dl, VT, ShOpLo, RevShAmt);
2279 SDValue ExtraShAmt = DAG.getNode(ISD::SUB, dl, MVT::i32, ShAmt,
2280 DAG.getConstant(VTBits, MVT::i32));
2281 SDValue Tmp2 = DAG.getNode(ISD::SHL, dl, VT, ShOpHi, ShAmt);
2282 SDValue Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ExtraShAmt);
2283
2284 SDValue FalseVal = DAG.getNode(ISD::OR, dl, VT, Tmp1, Tmp2);
2285 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
2286 SDValue Cmp = getARMCmp(ExtraShAmt, DAG.getConstant(0, MVT::i32), ISD::SETGE,
Evan Cheng06b53c02009-11-12 07:13:11 +00002287 ARMCC, DAG, dl);
Jim Grosbachc2b879f2009-10-31 19:38:01 +00002288 SDValue Lo = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
2289 SDValue Hi = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, Tmp3, ARMCC,
2290 CCR, Cmp);
2291
2292 SDValue Ops[2] = { Lo, Hi };
2293 return DAG.getMergeValues(Ops, 2, dl);
2294}
2295
Jim Grosbach3482c802010-01-18 19:58:49 +00002296static SDValue LowerCTTZ(SDNode *N, SelectionDAG &DAG,
2297 const ARMSubtarget *ST) {
2298 EVT VT = N->getValueType(0);
2299 DebugLoc dl = N->getDebugLoc();
2300
2301 if (!ST->hasV6T2Ops())
2302 return SDValue();
2303
2304 SDValue rbit = DAG.getNode(ARMISD::RBIT, dl, VT, N->getOperand(0));
2305 return DAG.getNode(ISD::CTLZ, dl, VT, rbit);
2306}
2307
Bob Wilson5bafff32009-06-22 23:27:02 +00002308static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2309 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002310 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002311 DebugLoc dl = N->getDebugLoc();
2312
2313 // Lower vector shifts on NEON to use VSHL.
2314 if (VT.isVector()) {
2315 assert(ST->hasNEON() && "unexpected vector shift");
2316
2317 // Left shifts translate directly to the vshiftu intrinsic.
2318 if (N->getOpcode() == ISD::SHL)
2319 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002320 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002321 N->getOperand(0), N->getOperand(1));
2322
2323 assert((N->getOpcode() == ISD::SRA ||
2324 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2325
2326 // NEON uses the same intrinsics for both left and right shifts. For
2327 // right shifts, the shift amounts are negative, so negate the vector of
2328 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002329 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002330 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2331 getZeroVector(ShiftVT, DAG, dl),
2332 N->getOperand(1));
2333 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2334 Intrinsic::arm_neon_vshifts :
2335 Intrinsic::arm_neon_vshiftu);
2336 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002337 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002338 N->getOperand(0), NegatedCount);
2339 }
2340
Eli Friedmance392eb2009-08-22 03:13:10 +00002341 // We can get here for a node like i32 = ISD::SHL i32, i64
2342 if (VT != MVT::i64)
2343 return SDValue();
2344
2345 assert((N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002346 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002347
Chris Lattner27a6c732007-11-24 07:07:01 +00002348 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2349 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002350 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002351 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002352
Chris Lattner27a6c732007-11-24 07:07:01 +00002353 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002354 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002355
Chris Lattner27a6c732007-11-24 07:07:01 +00002356 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002357 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2358 DAG.getConstant(0, MVT::i32));
2359 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2360 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002361
Chris Lattner27a6c732007-11-24 07:07:01 +00002362 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2363 // captures the result into a carry flag.
2364 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002365 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002366
Chris Lattner27a6c732007-11-24 07:07:01 +00002367 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002368 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002369
Chris Lattner27a6c732007-11-24 07:07:01 +00002370 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002371 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002372}
2373
Bob Wilson5bafff32009-06-22 23:27:02 +00002374static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2375 SDValue TmpOp0, TmpOp1;
2376 bool Invert = false;
2377 bool Swap = false;
2378 unsigned Opc = 0;
2379
2380 SDValue Op0 = Op.getOperand(0);
2381 SDValue Op1 = Op.getOperand(1);
2382 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002383 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002384 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2385 DebugLoc dl = Op.getDebugLoc();
2386
2387 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2388 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002389 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002390 case ISD::SETUNE:
2391 case ISD::SETNE: Invert = true; // Fallthrough
2392 case ISD::SETOEQ:
2393 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2394 case ISD::SETOLT:
2395 case ISD::SETLT: Swap = true; // Fallthrough
2396 case ISD::SETOGT:
2397 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2398 case ISD::SETOLE:
2399 case ISD::SETLE: Swap = true; // Fallthrough
2400 case ISD::SETOGE:
2401 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2402 case ISD::SETUGE: Swap = true; // Fallthrough
2403 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2404 case ISD::SETUGT: Swap = true; // Fallthrough
2405 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2406 case ISD::SETUEQ: Invert = true; // Fallthrough
2407 case ISD::SETONE:
2408 // Expand this to (OLT | OGT).
2409 TmpOp0 = Op0;
2410 TmpOp1 = Op1;
2411 Opc = ISD::OR;
2412 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2413 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2414 break;
2415 case ISD::SETUO: Invert = true; // Fallthrough
2416 case ISD::SETO:
2417 // Expand this to (OLT | OGE).
2418 TmpOp0 = Op0;
2419 TmpOp1 = Op1;
2420 Opc = ISD::OR;
2421 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2422 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2423 break;
2424 }
2425 } else {
2426 // Integer comparisons.
2427 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002428 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002429 case ISD::SETNE: Invert = true;
2430 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2431 case ISD::SETLT: Swap = true;
2432 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2433 case ISD::SETLE: Swap = true;
2434 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2435 case ISD::SETULT: Swap = true;
2436 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2437 case ISD::SETULE: Swap = true;
2438 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2439 }
2440
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002441 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002442 if (Opc == ARMISD::VCEQ) {
2443
2444 SDValue AndOp;
2445 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2446 AndOp = Op0;
2447 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2448 AndOp = Op1;
2449
2450 // Ignore bitconvert.
2451 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2452 AndOp = AndOp.getOperand(0);
2453
2454 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2455 Opc = ARMISD::VTST;
2456 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2457 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2458 Invert = !Invert;
2459 }
2460 }
2461 }
2462
2463 if (Swap)
2464 std::swap(Op0, Op1);
2465
2466 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2467
2468 if (Invert)
2469 Result = DAG.getNOT(dl, Result, VT);
2470
2471 return Result;
2472}
2473
2474/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2475/// VMOV instruction, and if so, return the constant being splatted.
2476static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2477 unsigned SplatBitSize, SelectionDAG &DAG) {
2478 switch (SplatBitSize) {
2479 case 8:
2480 // Any 1-byte value is OK.
2481 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002482 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002483
2484 case 16:
2485 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2486 if ((SplatBits & ~0xff) == 0 ||
2487 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002488 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002489 break;
2490
2491 case 32:
2492 // NEON's 32-bit VMOV supports splat values where:
2493 // * only one byte is nonzero, or
2494 // * the least significant byte is 0xff and the second byte is nonzero, or
2495 // * the least significant 2 bytes are 0xff and the third is nonzero.
2496 if ((SplatBits & ~0xff) == 0 ||
2497 (SplatBits & ~0xff00) == 0 ||
2498 (SplatBits & ~0xff0000) == 0 ||
2499 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002500 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002501
2502 if ((SplatBits & ~0xffff) == 0 &&
2503 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002504 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002505
2506 if ((SplatBits & ~0xffffff) == 0 &&
2507 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002508 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002509
2510 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2511 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2512 // VMOV.I32. A (very) minor optimization would be to replicate the value
2513 // and fall through here to test for a valid 64-bit splat. But, then the
2514 // caller would also need to check and handle the change in size.
2515 break;
2516
2517 case 64: {
2518 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2519 uint64_t BitMask = 0xff;
2520 uint64_t Val = 0;
2521 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2522 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2523 Val |= BitMask;
2524 else if ((SplatBits & BitMask) != 0)
2525 return SDValue();
2526 BitMask <<= 8;
2527 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002528 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002529 }
2530
2531 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002532 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002533 break;
2534 }
2535
2536 return SDValue();
2537}
2538
2539/// getVMOVImm - If this is a build_vector of constants which can be
2540/// formed by using a VMOV instruction of the specified element size,
2541/// return the constant being splatted. The ByteSize field indicates the
2542/// number of bytes of each element [1248].
2543SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2544 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2545 APInt SplatBits, SplatUndef;
2546 unsigned SplatBitSize;
2547 bool HasAnyUndefs;
2548 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2549 HasAnyUndefs, ByteSize * 8))
2550 return SDValue();
2551
2552 if (SplatBitSize > ByteSize * 8)
2553 return SDValue();
2554
2555 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2556 SplatBitSize, DAG);
2557}
2558
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002559static bool isVEXTMask(const SmallVectorImpl<int> &M, EVT VT,
2560 bool &ReverseVEXT, unsigned &Imm) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002561 unsigned NumElts = VT.getVectorNumElements();
2562 ReverseVEXT = false;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002563 Imm = M[0];
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002564
2565 // If this is a VEXT shuffle, the immediate value is the index of the first
2566 // element. The other shuffle indices must be the successive elements after
2567 // the first one.
2568 unsigned ExpectedElt = Imm;
2569 for (unsigned i = 1; i < NumElts; ++i) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002570 // Increment the expected index. If it wraps around, it may still be
2571 // a VEXT but the source vectors must be swapped.
2572 ExpectedElt += 1;
2573 if (ExpectedElt == NumElts * 2) {
2574 ExpectedElt = 0;
2575 ReverseVEXT = true;
2576 }
2577
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002578 if (ExpectedElt != static_cast<unsigned>(M[i]))
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002579 return false;
2580 }
2581
2582 // Adjust the index value if the source operands will be swapped.
2583 if (ReverseVEXT)
2584 Imm -= NumElts;
2585
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002586 return true;
2587}
2588
Bob Wilson8bb9e482009-07-26 00:39:34 +00002589/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2590/// instruction with the specified blocksize. (The order of the elements
2591/// within each block of the vector is reversed.)
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002592static bool isVREVMask(const SmallVectorImpl<int> &M, EVT VT,
2593 unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002594 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2595 "Only possible block sizes for VREV are: 16, 32, 64");
2596
Bob Wilson8bb9e482009-07-26 00:39:34 +00002597 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
Bob Wilson20d10812009-10-21 21:36:27 +00002598 if (EltSz == 64)
2599 return false;
2600
2601 unsigned NumElts = VT.getVectorNumElements();
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002602 unsigned BlockElts = M[0] + 1;
Bob Wilson8bb9e482009-07-26 00:39:34 +00002603
2604 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2605 return false;
2606
2607 for (unsigned i = 0; i < NumElts; ++i) {
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002608 if ((unsigned) M[i] !=
Bob Wilson8bb9e482009-07-26 00:39:34 +00002609 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2610 return false;
2611 }
2612
2613 return true;
2614}
2615
Bob Wilsonc692cb72009-08-21 20:54:19 +00002616static bool isVTRNMask(const SmallVectorImpl<int> &M, EVT VT,
2617 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002618 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2619 if (EltSz == 64)
2620 return false;
2621
Bob Wilsonc692cb72009-08-21 20:54:19 +00002622 unsigned NumElts = VT.getVectorNumElements();
2623 WhichResult = (M[0] == 0 ? 0 : 1);
2624 for (unsigned i = 0; i < NumElts; i += 2) {
2625 if ((unsigned) M[i] != i + WhichResult ||
2626 (unsigned) M[i+1] != i + NumElts + WhichResult)
2627 return false;
2628 }
2629 return true;
2630}
2631
Bob Wilson324f4f12009-12-03 06:40:55 +00002632/// isVTRN_v_undef_Mask - Special case of isVTRNMask for canonical form of
2633/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2634/// Mask is e.g., <0, 0, 2, 2> instead of <0, 4, 2, 6>.
2635static bool isVTRN_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2636 unsigned &WhichResult) {
2637 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2638 if (EltSz == 64)
2639 return false;
2640
2641 unsigned NumElts = VT.getVectorNumElements();
2642 WhichResult = (M[0] == 0 ? 0 : 1);
2643 for (unsigned i = 0; i < NumElts; i += 2) {
2644 if ((unsigned) M[i] != i + WhichResult ||
2645 (unsigned) M[i+1] != i + WhichResult)
2646 return false;
2647 }
2648 return true;
2649}
2650
Bob Wilsonc692cb72009-08-21 20:54:19 +00002651static bool isVUZPMask(const SmallVectorImpl<int> &M, EVT VT,
2652 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002653 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2654 if (EltSz == 64)
2655 return false;
2656
Bob Wilsonc692cb72009-08-21 20:54:19 +00002657 unsigned NumElts = VT.getVectorNumElements();
2658 WhichResult = (M[0] == 0 ? 0 : 1);
2659 for (unsigned i = 0; i != NumElts; ++i) {
2660 if ((unsigned) M[i] != 2 * i + WhichResult)
2661 return false;
2662 }
2663
2664 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002665 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002666 return false;
2667
2668 return true;
2669}
2670
Bob Wilson324f4f12009-12-03 06:40:55 +00002671/// isVUZP_v_undef_Mask - Special case of isVUZPMask for canonical form of
2672/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2673/// Mask is e.g., <0, 2, 0, 2> instead of <0, 2, 4, 6>,
2674static bool isVUZP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2675 unsigned &WhichResult) {
2676 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2677 if (EltSz == 64)
2678 return false;
2679
2680 unsigned Half = VT.getVectorNumElements() / 2;
2681 WhichResult = (M[0] == 0 ? 0 : 1);
2682 for (unsigned j = 0; j != 2; ++j) {
2683 unsigned Idx = WhichResult;
2684 for (unsigned i = 0; i != Half; ++i) {
2685 if ((unsigned) M[i + j * Half] != Idx)
2686 return false;
2687 Idx += 2;
2688 }
2689 }
2690
2691 // VUZP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2692 if (VT.is64BitVector() && EltSz == 32)
2693 return false;
2694
2695 return true;
2696}
2697
Bob Wilsonc692cb72009-08-21 20:54:19 +00002698static bool isVZIPMask(const SmallVectorImpl<int> &M, EVT VT,
2699 unsigned &WhichResult) {
Bob Wilson20d10812009-10-21 21:36:27 +00002700 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2701 if (EltSz == 64)
2702 return false;
2703
Bob Wilsonc692cb72009-08-21 20:54:19 +00002704 unsigned NumElts = VT.getVectorNumElements();
2705 WhichResult = (M[0] == 0 ? 0 : 1);
2706 unsigned Idx = WhichResult * NumElts / 2;
2707 for (unsigned i = 0; i != NumElts; i += 2) {
2708 if ((unsigned) M[i] != Idx ||
2709 (unsigned) M[i+1] != Idx + NumElts)
2710 return false;
2711 Idx += 1;
2712 }
2713
2714 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
Bob Wilson20d10812009-10-21 21:36:27 +00002715 if (VT.is64BitVector() && EltSz == 32)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002716 return false;
2717
2718 return true;
2719}
2720
Bob Wilson324f4f12009-12-03 06:40:55 +00002721/// isVZIP_v_undef_Mask - Special case of isVZIPMask for canonical form of
2722/// "vector_shuffle v, v", i.e., "vector_shuffle v, undef".
2723/// Mask is e.g., <0, 0, 1, 1> instead of <0, 4, 1, 5>.
2724static bool isVZIP_v_undef_Mask(const SmallVectorImpl<int> &M, EVT VT,
2725 unsigned &WhichResult) {
2726 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2727 if (EltSz == 64)
2728 return false;
2729
2730 unsigned NumElts = VT.getVectorNumElements();
2731 WhichResult = (M[0] == 0 ? 0 : 1);
2732 unsigned Idx = WhichResult * NumElts / 2;
2733 for (unsigned i = 0; i != NumElts; i += 2) {
2734 if ((unsigned) M[i] != Idx ||
2735 (unsigned) M[i+1] != Idx)
2736 return false;
2737 Idx += 1;
2738 }
2739
2740 // VZIP.32 for 64-bit vectors is a pseudo-instruction alias for VTRN.32.
2741 if (VT.is64BitVector() && EltSz == 32)
2742 return false;
2743
2744 return true;
2745}
2746
2747
Owen Andersone50ed302009-08-10 22:56:29 +00002748static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002749 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002750 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002751 if (ConstVal->isNullValue())
2752 return getZeroVector(VT, DAG, dl);
2753 if (ConstVal->isAllOnesValue())
2754 return getOnesVector(VT, DAG, dl);
2755
Owen Andersone50ed302009-08-10 22:56:29 +00002756 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002757 if (VT.is64BitVector()) {
2758 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002759 case 8: CanonicalVT = MVT::v8i8; break;
2760 case 16: CanonicalVT = MVT::v4i16; break;
2761 case 32: CanonicalVT = MVT::v2i32; break;
2762 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002763 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002764 }
2765 } else {
2766 assert(VT.is128BitVector() && "unknown splat vector size");
2767 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002768 case 8: CanonicalVT = MVT::v16i8; break;
2769 case 16: CanonicalVT = MVT::v8i16; break;
2770 case 32: CanonicalVT = MVT::v4i32; break;
2771 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002772 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002773 }
2774 }
2775
2776 // Build a canonical splat for this value.
2777 SmallVector<SDValue, 8> Ops;
2778 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2779 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2780 Ops.size());
2781 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2782}
2783
2784// If this is a case we can't handle, return null and let the default
2785// expansion code take care of it.
2786static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002787 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002788 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002789 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002790
2791 APInt SplatBits, SplatUndef;
2792 unsigned SplatBitSize;
2793 bool HasAnyUndefs;
2794 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
Anton Korobeynikov71624cc2009-08-29 00:08:18 +00002795 if (SplatBitSize <= 64) {
2796 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2797 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2798 if (Val.getNode())
2799 return BuildSplat(Val, VT, DAG, dl);
2800 }
Bob Wilsoncf661e22009-07-30 00:31:25 +00002801 }
2802
2803 // If there are only 2 elements in a 128-bit vector, insert them into an
2804 // undef vector. This handles the common case for 128-bit vector argument
2805 // passing, where the insertions should be translated to subreg accesses
2806 // with no real instructions.
2807 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2808 SDValue Val = DAG.getUNDEF(VT);
2809 SDValue Op0 = Op.getOperand(0);
2810 SDValue Op1 = Op.getOperand(1);
2811 if (Op0.getOpcode() != ISD::UNDEF)
2812 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2813 DAG.getIntPtrConstant(0));
2814 if (Op1.getOpcode() != ISD::UNDEF)
2815 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2816 DAG.getIntPtrConstant(1));
2817 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002818 }
2819
2820 return SDValue();
2821}
2822
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002823/// isShuffleMaskLegal - Targets can use this to indicate that they only
2824/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
2825/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
2826/// are assumed to be legal.
2827bool
2828ARMTargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
2829 EVT VT) const {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002830 if (VT.getVectorNumElements() == 4 &&
2831 (VT.is128BitVector() || VT.is64BitVector())) {
2832 unsigned PFIndexes[4];
2833 for (unsigned i = 0; i != 4; ++i) {
2834 if (M[i] < 0)
2835 PFIndexes[i] = 8;
2836 else
2837 PFIndexes[i] = M[i];
2838 }
2839
2840 // Compute the index in the perfect shuffle table.
2841 unsigned PFTableIndex =
2842 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
2843 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
2844 unsigned Cost = (PFEntry >> 30);
2845
2846 if (Cost <= 4)
2847 return true;
2848 }
2849
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002850 bool ReverseVEXT;
Bob Wilsonc692cb72009-08-21 20:54:19 +00002851 unsigned Imm, WhichResult;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002852
2853 return (ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
2854 isVREVMask(M, VT, 64) ||
2855 isVREVMask(M, VT, 32) ||
2856 isVREVMask(M, VT, 16) ||
Bob Wilsonc692cb72009-08-21 20:54:19 +00002857 isVEXTMask(M, VT, ReverseVEXT, Imm) ||
2858 isVTRNMask(M, VT, WhichResult) ||
2859 isVUZPMask(M, VT, WhichResult) ||
Bob Wilson324f4f12009-12-03 06:40:55 +00002860 isVZIPMask(M, VT, WhichResult) ||
2861 isVTRN_v_undef_Mask(M, VT, WhichResult) ||
2862 isVUZP_v_undef_Mask(M, VT, WhichResult) ||
2863 isVZIP_v_undef_Mask(M, VT, WhichResult));
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002864}
2865
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002866/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
2867/// the specified operations to build the shuffle.
2868static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
2869 SDValue RHS, SelectionDAG &DAG,
2870 DebugLoc dl) {
2871 unsigned OpNum = (PFEntry >> 26) & 0x0F;
2872 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
2873 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
2874
2875 enum {
2876 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
2877 OP_VREV,
2878 OP_VDUP0,
2879 OP_VDUP1,
2880 OP_VDUP2,
2881 OP_VDUP3,
2882 OP_VEXT1,
2883 OP_VEXT2,
2884 OP_VEXT3,
2885 OP_VUZPL, // VUZP, left result
2886 OP_VUZPR, // VUZP, right result
2887 OP_VZIPL, // VZIP, left result
2888 OP_VZIPR, // VZIP, right result
2889 OP_VTRNL, // VTRN, left result
2890 OP_VTRNR // VTRN, right result
2891 };
2892
2893 if (OpNum == OP_COPY) {
2894 if (LHSID == (1*9+2)*9+3) return LHS;
2895 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
2896 return RHS;
2897 }
2898
2899 SDValue OpLHS, OpRHS;
2900 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
2901 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
2902 EVT VT = OpLHS.getValueType();
2903
2904 switch (OpNum) {
2905 default: llvm_unreachable("Unknown shuffle opcode!");
2906 case OP_VREV:
2907 return DAG.getNode(ARMISD::VREV64, dl, VT, OpLHS);
2908 case OP_VDUP0:
2909 case OP_VDUP1:
2910 case OP_VDUP2:
2911 case OP_VDUP3:
2912 return DAG.getNode(ARMISD::VDUPLANE, dl, VT,
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002913 OpLHS, DAG.getConstant(OpNum-OP_VDUP0, MVT::i32));
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002914 case OP_VEXT1:
2915 case OP_VEXT2:
2916 case OP_VEXT3:
2917 return DAG.getNode(ARMISD::VEXT, dl, VT,
2918 OpLHS, OpRHS,
2919 DAG.getConstant(OpNum-OP_VEXT1+1, MVT::i32));
2920 case OP_VUZPL:
2921 case OP_VUZPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002922 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002923 OpLHS, OpRHS).getValue(OpNum-OP_VUZPL);
2924 case OP_VZIPL:
2925 case OP_VZIPR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002926 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002927 OpLHS, OpRHS).getValue(OpNum-OP_VZIPL);
2928 case OP_VTRNL:
2929 case OP_VTRNR:
Anton Korobeynikov051cfd62009-08-21 12:41:42 +00002930 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2931 OpLHS, OpRHS).getValue(OpNum-OP_VTRNL);
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002932 }
2933}
2934
Bob Wilson5bafff32009-06-22 23:27:02 +00002935static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002936 SDValue V1 = Op.getOperand(0);
2937 SDValue V2 = Op.getOperand(1);
Bob Wilsond8e17572009-08-12 22:31:50 +00002938 DebugLoc dl = Op.getDebugLoc();
2939 EVT VT = Op.getValueType();
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002940 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002941 SmallVector<int, 8> ShuffleMask;
Bob Wilsond8e17572009-08-12 22:31:50 +00002942
Bob Wilson28865062009-08-13 02:13:04 +00002943 // Convert shuffles that are directly supported on NEON to target-specific
2944 // DAG nodes, instead of keeping them as shuffles and matching them again
2945 // during code selection. This is more efficient and avoids the possibility
2946 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00002947 // FIXME: floating-point vectors should be canonicalized to integer vectors
2948 // of the same time so that they get CSEd properly.
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002949 SVN->getMask(ShuffleMask);
2950
2951 if (ShuffleVectorSDNode::isSplatMask(&ShuffleMask[0], VT)) {
Bob Wilson0ce37102009-08-14 05:08:32 +00002952 int Lane = SVN->getSplatIndex();
Anton Korobeynikov2ae0eec2009-11-02 00:12:06 +00002953 // If this is undef splat, generate it via "just" vdup, if possible.
2954 if (Lane == -1) Lane = 0;
2955
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002956 if (Lane == 0 && V1.getOpcode() == ISD::SCALAR_TO_VECTOR) {
2957 return DAG.getNode(ARMISD::VDUP, dl, VT, V1.getOperand(0));
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002958 }
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002959 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, V1,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002960 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00002961 }
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002962
2963 bool ReverseVEXT;
2964 unsigned Imm;
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002965 if (isVEXTMask(ShuffleMask, VT, ReverseVEXT, Imm)) {
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002966 if (ReverseVEXT)
Bob Wilsonc692cb72009-08-21 20:54:19 +00002967 std::swap(V1, V2);
2968 return DAG.getNode(ARMISD::VEXT, dl, VT, V1, V2,
Bob Wilsonde95c1b82009-08-19 17:03:43 +00002969 DAG.getConstant(Imm, MVT::i32));
2970 }
2971
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002972 if (isVREVMask(ShuffleMask, VT, 64))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002973 return DAG.getNode(ARMISD::VREV64, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002974 if (isVREVMask(ShuffleMask, VT, 32))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002975 return DAG.getNode(ARMISD::VREV32, dl, VT, V1);
Anton Korobeynikovd0ac2342009-08-21 12:40:07 +00002976 if (isVREVMask(ShuffleMask, VT, 16))
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00002977 return DAG.getNode(ARMISD::VREV16, dl, VT, V1);
2978
Bob Wilsonc692cb72009-08-21 20:54:19 +00002979 // Check for Neon shuffles that modify both input vectors in place.
2980 // If both results are used, i.e., if there are two shuffles with the same
2981 // source operands and with masks corresponding to both results of one of
2982 // these operations, DAG memoization will ensure that a single node is
2983 // used for both shuffles.
2984 unsigned WhichResult;
2985 if (isVTRNMask(ShuffleMask, VT, WhichResult))
2986 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2987 V1, V2).getValue(WhichResult);
2988 if (isVUZPMask(ShuffleMask, VT, WhichResult))
2989 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
2990 V1, V2).getValue(WhichResult);
2991 if (isVZIPMask(ShuffleMask, VT, WhichResult))
2992 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
2993 V1, V2).getValue(WhichResult);
2994
Bob Wilson324f4f12009-12-03 06:40:55 +00002995 if (isVTRN_v_undef_Mask(ShuffleMask, VT, WhichResult))
2996 return DAG.getNode(ARMISD::VTRN, dl, DAG.getVTList(VT, VT),
2997 V1, V1).getValue(WhichResult);
2998 if (isVUZP_v_undef_Mask(ShuffleMask, VT, WhichResult))
2999 return DAG.getNode(ARMISD::VUZP, dl, DAG.getVTList(VT, VT),
3000 V1, V1).getValue(WhichResult);
3001 if (isVZIP_v_undef_Mask(ShuffleMask, VT, WhichResult))
3002 return DAG.getNode(ARMISD::VZIP, dl, DAG.getVTList(VT, VT),
3003 V1, V1).getValue(WhichResult);
3004
Bob Wilsonc692cb72009-08-21 20:54:19 +00003005 // If the shuffle is not directly supported and it has 4 elements, use
3006 // the PerfectShuffle-generated table to synthesize it from other shuffles.
Anton Korobeynikov1c8e5812009-08-21 12:41:24 +00003007 if (VT.getVectorNumElements() == 4 &&
3008 (VT.is128BitVector() || VT.is64BitVector())) {
3009 unsigned PFIndexes[4];
3010 for (unsigned i = 0; i != 4; ++i) {
3011 if (ShuffleMask[i] < 0)
3012 PFIndexes[i] = 8;
3013 else
3014 PFIndexes[i] = ShuffleMask[i];
3015 }
3016
3017 // Compute the index in the perfect shuffle table.
3018 unsigned PFTableIndex =
3019 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
3020
3021 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
3022 unsigned Cost = (PFEntry >> 30);
3023
3024 if (Cost <= 4)
3025 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
3026 }
Bob Wilsond8e17572009-08-12 22:31:50 +00003027
Bob Wilson22cac0d2009-08-14 05:16:33 +00003028 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00003029}
3030
Bob Wilson5bafff32009-06-22 23:27:02 +00003031static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003032 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003033 DebugLoc dl = Op.getDebugLoc();
Bob Wilson5bafff32009-06-22 23:27:02 +00003034 SDValue Vec = Op.getOperand(0);
3035 SDValue Lane = Op.getOperand(1);
Bob Wilson934f98b2009-10-15 23:12:05 +00003036 assert(VT == MVT::i32 &&
3037 Vec.getValueType().getVectorElementType().getSizeInBits() < 32 &&
3038 "unexpected type for custom-lowering vector extract");
3039 return DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
Bob Wilson5bafff32009-06-22 23:27:02 +00003040}
3041
Bob Wilsona6d65862009-08-03 20:36:38 +00003042static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
3043 // The only time a CONCAT_VECTORS operation can have legal types is when
3044 // two 64-bit vectors are concatenated to a 128-bit vector.
3045 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
3046 "unexpected CONCAT_VECTORS");
3047 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00003048 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00003049 SDValue Op0 = Op.getOperand(0);
3050 SDValue Op1 = Op.getOperand(1);
3051 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003052 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3053 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00003054 DAG.getIntPtrConstant(0));
3055 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00003056 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
3057 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00003058 DAG.getIntPtrConstant(1));
3059 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00003060}
3061
Dan Gohman475871a2008-07-27 21:46:04 +00003062SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003063 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003064 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00003065 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilsonddb16df2009-10-30 05:45:42 +00003066 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003067 case ISD::GlobalAddress:
3068 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
3069 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003070 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Cheng06b53c02009-11-12 07:13:11 +00003071 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
3072 case ISD::BR_CC: return LowerBR_CC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003073 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00003074 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003075 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003076 case ISD::MEMBARRIER: return LowerMEMBARRIER(Op, DAG, Subtarget);
Bob Wilson76a312b2010-03-19 22:51:32 +00003077 case ISD::SINT_TO_FP:
3078 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
3079 case ISD::FP_TO_SINT:
3080 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003081 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00003082 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003083 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00003084 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Jim Grosbacha87ded22010-02-08 23:22:00 +00003085 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG,
3086 Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003087 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003088 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00003089 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00003090 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
Evan Cheng06b53c02009-11-12 07:13:11 +00003091 case ISD::SHL_PARTS: return LowerShiftLeftParts(Op, DAG);
Jim Grosbachbcf2f2c2009-10-31 21:42:19 +00003092 case ISD::SRL_PARTS:
Evan Cheng06b53c02009-11-12 07:13:11 +00003093 case ISD::SRA_PARTS: return LowerShiftRightParts(Op, DAG);
Jim Grosbach3482c802010-01-18 19:58:49 +00003094 case ISD::CTTZ: return LowerCTTZ(Op.getNode(), DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003095 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
3096 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
3097 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003098 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00003099 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00003100 }
Dan Gohman475871a2008-07-27 21:46:04 +00003101 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003102}
3103
Duncan Sands1607f052008-12-01 11:39:25 +00003104/// ReplaceNodeResults - Replace the results of node with an illegal result
3105/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00003106void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
3107 SmallVectorImpl<SDValue>&Results,
3108 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00003109 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00003110 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003111 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00003112 return;
3113 case ISD::BIT_CONVERT:
3114 Results.push_back(ExpandBIT_CONVERT(N, DAG));
3115 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00003116 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00003117 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00003118 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00003119 if (Res.getNode())
3120 Results.push_back(Res);
3121 return;
3122 }
Chris Lattner27a6c732007-11-24 07:07:01 +00003123 }
3124}
Chris Lattner27a6c732007-11-24 07:07:01 +00003125
Evan Chenga8e29892007-01-19 07:51:42 +00003126//===----------------------------------------------------------------------===//
3127// ARM Scheduler Hooks
3128//===----------------------------------------------------------------------===//
3129
3130MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003131ARMTargetLowering::EmitAtomicCmpSwap(MachineInstr *MI,
3132 MachineBasicBlock *BB,
3133 unsigned Size) const {
Jim Grosbach5278eb82009-12-11 01:42:04 +00003134 unsigned dest = MI->getOperand(0).getReg();
3135 unsigned ptr = MI->getOperand(1).getReg();
3136 unsigned oldval = MI->getOperand(2).getReg();
3137 unsigned newval = MI->getOperand(3).getReg();
3138 unsigned scratch = BB->getParent()->getRegInfo()
3139 .createVirtualRegister(ARM::GPRRegisterClass);
3140 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3141 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003142 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbach5278eb82009-12-11 01:42:04 +00003143
3144 unsigned ldrOpc, strOpc;
3145 switch (Size) {
3146 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003147 case 1:
3148 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
3149 strOpc = isThumb2 ? ARM::t2LDREXB : ARM::STREXB;
3150 break;
3151 case 2:
3152 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3153 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3154 break;
3155 case 4:
3156 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3157 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3158 break;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003159 }
3160
3161 MachineFunction *MF = BB->getParent();
3162 const BasicBlock *LLVM_BB = BB->getBasicBlock();
3163 MachineFunction::iterator It = BB;
3164 ++It; // insert the new blocks after the current block
3165
3166 MachineBasicBlock *loop1MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3167 MachineBasicBlock *loop2MBB = MF->CreateMachineBasicBlock(LLVM_BB);
3168 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3169 MF->insert(It, loop1MBB);
3170 MF->insert(It, loop2MBB);
3171 MF->insert(It, exitMBB);
3172 exitMBB->transferSuccessors(BB);
3173
3174 // thisMBB:
3175 // ...
3176 // fallthrough --> loop1MBB
3177 BB->addSuccessor(loop1MBB);
3178
3179 // loop1MBB:
3180 // ldrex dest, [ptr]
3181 // cmp dest, oldval
3182 // bne exitMBB
3183 BB = loop1MBB;
3184 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003185 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPrr : ARM::CMPrr))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003186 .addReg(dest).addReg(oldval));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003187 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3188 .addMBB(exitMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003189 BB->addSuccessor(loop2MBB);
3190 BB->addSuccessor(exitMBB);
3191
3192 // loop2MBB:
3193 // strex scratch, newval, [ptr]
3194 // cmp scratch, #0
3195 // bne loop1MBB
3196 BB = loop2MBB;
3197 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(newval)
3198 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003199 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbach5278eb82009-12-11 01:42:04 +00003200 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003201 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3202 .addMBB(loop1MBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003203 BB->addSuccessor(loop1MBB);
3204 BB->addSuccessor(exitMBB);
3205
3206 // exitMBB:
3207 // ...
3208 BB = exitMBB;
Jim Grosbach5efaed32010-01-15 00:18:34 +00003209
3210 MF->DeleteMachineInstr(MI); // The instruction is gone now.
3211
Jim Grosbach5278eb82009-12-11 01:42:04 +00003212 return BB;
3213}
3214
3215MachineBasicBlock *
Jim Grosbache801dc42009-12-12 01:40:06 +00003216ARMTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
3217 unsigned Size, unsigned BinOpcode) const {
Jim Grosbachc3c23542009-12-14 04:22:04 +00003218 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
3219 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
3220
3221 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003222 MachineFunction *MF = BB->getParent();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003223 MachineFunction::iterator It = BB;
3224 ++It;
3225
3226 unsigned dest = MI->getOperand(0).getReg();
3227 unsigned ptr = MI->getOperand(1).getReg();
3228 unsigned incr = MI->getOperand(2).getReg();
3229 DebugLoc dl = MI->getDebugLoc();
Rafael Espindolafda60d32009-12-18 16:59:39 +00003230
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003231 bool isThumb2 = Subtarget->isThumb2();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003232 unsigned ldrOpc, strOpc;
3233 switch (Size) {
3234 default: llvm_unreachable("unsupported size for AtomicCmpSwap!");
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003235 case 1:
3236 ldrOpc = isThumb2 ? ARM::t2LDREXB : ARM::LDREXB;
Jakob Stoklund Olesen15913c92010-01-13 19:54:39 +00003237 strOpc = isThumb2 ? ARM::t2STREXB : ARM::STREXB;
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003238 break;
3239 case 2:
3240 ldrOpc = isThumb2 ? ARM::t2LDREXH : ARM::LDREXH;
3241 strOpc = isThumb2 ? ARM::t2STREXH : ARM::STREXH;
3242 break;
3243 case 4:
3244 ldrOpc = isThumb2 ? ARM::t2LDREX : ARM::LDREX;
3245 strOpc = isThumb2 ? ARM::t2STREX : ARM::STREX;
3246 break;
Jim Grosbachc3c23542009-12-14 04:22:04 +00003247 }
3248
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003249 MachineBasicBlock *loopMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3250 MachineBasicBlock *exitMBB = MF->CreateMachineBasicBlock(LLVM_BB);
3251 MF->insert(It, loopMBB);
3252 MF->insert(It, exitMBB);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003253 exitMBB->transferSuccessors(BB);
3254
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003255 MachineRegisterInfo &RegInfo = MF->getRegInfo();
Jim Grosbachc3c23542009-12-14 04:22:04 +00003256 unsigned scratch = RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3257 unsigned scratch2 = (!BinOpcode) ? incr :
3258 RegInfo.createVirtualRegister(ARM::GPRRegisterClass);
3259
3260 // thisMBB:
3261 // ...
3262 // fallthrough --> loopMBB
3263 BB->addSuccessor(loopMBB);
3264
3265 // loopMBB:
3266 // ldrex dest, ptr
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003267 // <binop> scratch2, dest, incr
3268 // strex scratch, scratch2, ptr
Jim Grosbachc3c23542009-12-14 04:22:04 +00003269 // cmp scratch, #0
3270 // bne- loopMBB
3271 // fallthrough --> exitMBB
3272 BB = loopMBB;
3273 AddDefaultPred(BuildMI(BB, dl, TII->get(ldrOpc), dest).addReg(ptr));
Jim Grosbachc67b5562009-12-15 00:12:35 +00003274 if (BinOpcode) {
3275 // operand order needs to go the other way for NAND
3276 if (BinOpcode == ARM::BICrr || BinOpcode == ARM::t2BICrr)
3277 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3278 addReg(incr).addReg(dest)).addReg(0);
3279 else
3280 AddDefaultPred(BuildMI(BB, dl, TII->get(BinOpcode), scratch2).
3281 addReg(dest).addReg(incr)).addReg(0);
3282 }
Jim Grosbachc3c23542009-12-14 04:22:04 +00003283
3284 AddDefaultPred(BuildMI(BB, dl, TII->get(strOpc), scratch).addReg(scratch2)
3285 .addReg(ptr));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003286 AddDefaultPred(BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2CMPri : ARM::CMPri))
Jim Grosbachc3c23542009-12-14 04:22:04 +00003287 .addReg(scratch).addImm(0));
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003288 BuildMI(BB, dl, TII->get(isThumb2 ? ARM::t2Bcc : ARM::Bcc))
3289 .addMBB(loopMBB).addImm(ARMCC::NE).addReg(ARM::CPSR);
Jim Grosbachc3c23542009-12-14 04:22:04 +00003290
3291 BB->addSuccessor(loopMBB);
3292 BB->addSuccessor(exitMBB);
3293
3294 // exitMBB:
3295 // ...
3296 BB = exitMBB;
Evan Cheng102ebf12009-12-21 19:53:39 +00003297
Jim Grosbach867bbbf2010-01-15 00:22:18 +00003298 MF->DeleteMachineInstr(MI); // The instruction is gone now.
Evan Cheng102ebf12009-12-21 19:53:39 +00003299
Jim Grosbachc3c23542009-12-14 04:22:04 +00003300 return BB;
Jim Grosbache801dc42009-12-12 01:40:06 +00003301}
3302
3303MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00003304ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +00003305 MachineBasicBlock *BB,
3306 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003307 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00003308 DebugLoc dl = MI->getDebugLoc();
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003309 bool isThumb2 = Subtarget->isThumb2();
Evan Chenga8e29892007-01-19 07:51:42 +00003310 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00003311 default:
Jim Grosbach5278eb82009-12-11 01:42:04 +00003312 MI->dump();
Evan Cheng86198642009-08-07 00:34:42 +00003313 llvm_unreachable("Unexpected instr type to insert");
Jim Grosbach5278eb82009-12-11 01:42:04 +00003314
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003315 case ARM::ATOMIC_LOAD_ADD_I8:
3316 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3317 case ARM::ATOMIC_LOAD_ADD_I16:
3318 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
3319 case ARM::ATOMIC_LOAD_ADD_I32:
3320 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ADDrr : ARM::ADDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003321
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003322 case ARM::ATOMIC_LOAD_AND_I8:
3323 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3324 case ARM::ATOMIC_LOAD_AND_I16:
3325 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
3326 case ARM::ATOMIC_LOAD_AND_I32:
3327 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ANDrr : ARM::ANDrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003328
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003329 case ARM::ATOMIC_LOAD_OR_I8:
3330 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3331 case ARM::ATOMIC_LOAD_OR_I16:
3332 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
3333 case ARM::ATOMIC_LOAD_OR_I32:
3334 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2ORRrr : ARM::ORRrr);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003335
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003336 case ARM::ATOMIC_LOAD_XOR_I8:
3337 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3338 case ARM::ATOMIC_LOAD_XOR_I16:
3339 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
3340 case ARM::ATOMIC_LOAD_XOR_I32:
3341 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2EORrr : ARM::EORrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003342
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003343 case ARM::ATOMIC_LOAD_NAND_I8:
3344 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3345 case ARM::ATOMIC_LOAD_NAND_I16:
3346 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
3347 case ARM::ATOMIC_LOAD_NAND_I32:
3348 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2BICrr : ARM::BICrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003349
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003350 case ARM::ATOMIC_LOAD_SUB_I8:
3351 return EmitAtomicBinary(MI, BB, 1, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3352 case ARM::ATOMIC_LOAD_SUB_I16:
3353 return EmitAtomicBinary(MI, BB, 2, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
3354 case ARM::ATOMIC_LOAD_SUB_I32:
3355 return EmitAtomicBinary(MI, BB, 4, isThumb2 ? ARM::t2SUBrr : ARM::SUBrr);
Jim Grosbache801dc42009-12-12 01:40:06 +00003356
Jim Grosbacha36c8f22009-12-14 20:14:59 +00003357 case ARM::ATOMIC_SWAP_I8: return EmitAtomicBinary(MI, BB, 1, 0);
3358 case ARM::ATOMIC_SWAP_I16: return EmitAtomicBinary(MI, BB, 2, 0);
3359 case ARM::ATOMIC_SWAP_I32: return EmitAtomicBinary(MI, BB, 4, 0);
Jim Grosbache801dc42009-12-12 01:40:06 +00003360
3361 case ARM::ATOMIC_CMP_SWAP_I8: return EmitAtomicCmpSwap(MI, BB, 1);
3362 case ARM::ATOMIC_CMP_SWAP_I16: return EmitAtomicCmpSwap(MI, BB, 2);
3363 case ARM::ATOMIC_CMP_SWAP_I32: return EmitAtomicCmpSwap(MI, BB, 4);
Jim Grosbach5278eb82009-12-11 01:42:04 +00003364
Evan Cheng007ea272009-08-12 05:17:19 +00003365 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00003366 // To "insert" a SELECT_CC instruction, we actually have to insert the
3367 // diamond control-flow pattern. The incoming instruction knows the
3368 // destination vreg to set, the condition code register to branch on, the
3369 // true/false values to select between, and a branch opcode to use.
3370 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003371 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00003372 ++It;
3373
3374 // thisMBB:
3375 // ...
3376 // TrueVal = ...
3377 // cmpTY ccX, r1, r2
3378 // bCC copy1MBB
3379 // fallthrough --> copy0MBB
3380 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003381 MachineFunction *F = BB->getParent();
3382 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
3383 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00003384 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00003385 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003386 F->insert(It, copy0MBB);
3387 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00003388 // Update machine-CFG edges by first adding all successors of the current
3389 // block to the new block which will contain the Phi node for the select.
Evan Chengce319102009-09-19 09:51:03 +00003390 // Also inform sdisel of the edge changes.
3391 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
3392 E = BB->succ_end(); I != E; ++I) {
3393 EM->insert(std::make_pair(*I, sinkMBB));
3394 sinkMBB->addSuccessor(*I);
3395 }
Evan Chenga8e29892007-01-19 07:51:42 +00003396 // Next, remove all successors of the current block, and add the true
3397 // and fallthrough blocks as its successors.
Evan Chengce319102009-09-19 09:51:03 +00003398 while (!BB->succ_empty())
Evan Chenga8e29892007-01-19 07:51:42 +00003399 BB->removeSuccessor(BB->succ_begin());
3400 BB->addSuccessor(copy0MBB);
3401 BB->addSuccessor(sinkMBB);
3402
3403 // copy0MBB:
3404 // %FalseValue = ...
3405 // # fallthrough to sinkMBB
3406 BB = copy0MBB;
3407
3408 // Update machine-CFG edges
3409 BB->addSuccessor(sinkMBB);
3410
3411 // sinkMBB:
3412 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
3413 // ...
3414 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00003415 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00003416 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
3417 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
3418
Dan Gohman8e5f2c62008-07-07 23:14:23 +00003419 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00003420 return BB;
3421 }
Evan Cheng86198642009-08-07 00:34:42 +00003422
3423 case ARM::tANDsp:
3424 case ARM::tADDspr_:
3425 case ARM::tSUBspi_:
3426 case ARM::t2SUBrSPi_:
3427 case ARM::t2SUBrSPi12_:
3428 case ARM::t2SUBrSPs_: {
3429 MachineFunction *MF = BB->getParent();
3430 unsigned DstReg = MI->getOperand(0).getReg();
3431 unsigned SrcReg = MI->getOperand(1).getReg();
3432 bool DstIsDead = MI->getOperand(0).isDead();
3433 bool SrcIsKill = MI->getOperand(1).isKill();
3434
3435 if (SrcReg != ARM::SP) {
3436 // Copy the source to SP from virtual register.
3437 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
3438 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3439 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
3440 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
3441 .addReg(SrcReg, getKillRegState(SrcIsKill));
3442 }
3443
3444 unsigned OpOpc = 0;
3445 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
3446 switch (MI->getOpcode()) {
3447 default:
3448 llvm_unreachable("Unexpected pseudo instruction!");
3449 case ARM::tANDsp:
3450 OpOpc = ARM::tAND;
3451 NeedPred = true;
3452 break;
3453 case ARM::tADDspr_:
3454 OpOpc = ARM::tADDspr;
3455 break;
3456 case ARM::tSUBspi_:
3457 OpOpc = ARM::tSUBspi;
3458 break;
3459 case ARM::t2SUBrSPi_:
3460 OpOpc = ARM::t2SUBrSPi;
3461 NeedPred = true; NeedCC = true;
3462 break;
3463 case ARM::t2SUBrSPi12_:
3464 OpOpc = ARM::t2SUBrSPi12;
3465 NeedPred = true;
3466 break;
3467 case ARM::t2SUBrSPs_:
3468 OpOpc = ARM::t2SUBrSPs;
3469 NeedPred = true; NeedCC = true; NeedOp3 = true;
3470 break;
3471 }
3472 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
3473 if (OpOpc == ARM::tAND)
3474 AddDefaultT1CC(MIB);
3475 MIB.addReg(ARM::SP);
3476 MIB.addOperand(MI->getOperand(2));
3477 if (NeedOp3)
3478 MIB.addOperand(MI->getOperand(3));
3479 if (NeedPred)
3480 AddDefaultPred(MIB);
3481 if (NeedCC)
3482 AddDefaultCC(MIB);
3483
3484 // Copy the result from SP to virtual register.
3485 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
3486 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
3487 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
3488 BuildMI(BB, dl, TII->get(CopyOpc))
3489 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
3490 .addReg(ARM::SP);
3491 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
3492 return BB;
3493 }
Evan Chenga8e29892007-01-19 07:51:42 +00003494 }
3495}
3496
3497//===----------------------------------------------------------------------===//
3498// ARM Optimization Hooks
3499//===----------------------------------------------------------------------===//
3500
Chris Lattnerd1980a52009-03-12 06:52:53 +00003501static
3502SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
3503 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00003504 SelectionDAG &DAG = DCI.DAG;
3505 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00003506 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00003507 unsigned Opc = N->getOpcode();
3508 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
3509 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
3510 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
3511 ISD::CondCode CC = ISD::SETCC_INVALID;
3512
3513 if (isSlctCC) {
3514 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
3515 } else {
3516 SDValue CCOp = Slct.getOperand(0);
3517 if (CCOp.getOpcode() == ISD::SETCC)
3518 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
3519 }
3520
3521 bool DoXform = false;
3522 bool InvCC = false;
3523 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
3524 "Bad input!");
3525
3526 if (LHS.getOpcode() == ISD::Constant &&
3527 cast<ConstantSDNode>(LHS)->isNullValue()) {
3528 DoXform = true;
3529 } else if (CC != ISD::SETCC_INVALID &&
3530 RHS.getOpcode() == ISD::Constant &&
3531 cast<ConstantSDNode>(RHS)->isNullValue()) {
3532 std::swap(LHS, RHS);
3533 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00003534 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00003535 Op0.getOperand(0).getValueType();
3536 bool isInt = OpVT.isInteger();
3537 CC = ISD::getSetCCInverse(CC, isInt);
3538
3539 if (!TLI.isCondCodeLegal(CC, OpVT))
3540 return SDValue(); // Inverse operator isn't legal.
3541
3542 DoXform = true;
3543 InvCC = true;
3544 }
3545
3546 if (DoXform) {
3547 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
3548 if (isSlctCC)
3549 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
3550 Slct.getOperand(0), Slct.getOperand(1), CC);
3551 SDValue CCOp = Slct.getOperand(0);
3552 if (InvCC)
3553 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
3554 CCOp.getOperand(0), CCOp.getOperand(1), CC);
3555 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
3556 CCOp, OtherOp, Result);
3557 }
3558 return SDValue();
3559}
3560
3561/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
3562static SDValue PerformADDCombine(SDNode *N,
3563 TargetLowering::DAGCombinerInfo &DCI) {
3564 // added by evan in r37685 with no testcase.
3565 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003566
Chris Lattnerd1980a52009-03-12 06:52:53 +00003567 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
3568 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
3569 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
3570 if (Result.getNode()) return Result;
3571 }
3572 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3573 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3574 if (Result.getNode()) return Result;
3575 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003576
Chris Lattnerd1980a52009-03-12 06:52:53 +00003577 return SDValue();
3578}
3579
3580/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
3581static SDValue PerformSUBCombine(SDNode *N,
3582 TargetLowering::DAGCombinerInfo &DCI) {
3583 // added by evan in r37685 with no testcase.
3584 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00003585
Chris Lattnerd1980a52009-03-12 06:52:53 +00003586 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
3587 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
3588 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
3589 if (Result.getNode()) return Result;
3590 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00003591
Chris Lattnerd1980a52009-03-12 06:52:53 +00003592 return SDValue();
3593}
3594
Bob Wilsoncb9a6aa2010-01-19 22:56:26 +00003595/// PerformVMOVRRDCombine - Target-specific dag combine xforms for
3596/// ARMISD::VMOVRRD.
Jim Grosbache5165492009-11-09 00:11:35 +00003597static SDValue PerformVMOVRRDCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003598 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003599 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00003600 SDValue InDouble = N->getOperand(0);
Jim Grosbache5165492009-11-09 00:11:35 +00003601 if (InDouble.getOpcode() == ARMISD::VMOVDRR)
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003602 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00003603 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003604}
3605
Bob Wilson5bafff32009-06-22 23:27:02 +00003606/// getVShiftImm - Check if this is a valid build_vector for the immediate
3607/// operand of a vector shift operation, where all the elements of the
3608/// build_vector must have the same constant integer value.
3609static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
3610 // Ignore bit_converts.
3611 while (Op.getOpcode() == ISD::BIT_CONVERT)
3612 Op = Op.getOperand(0);
3613 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
3614 APInt SplatBits, SplatUndef;
3615 unsigned SplatBitSize;
3616 bool HasAnyUndefs;
3617 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
3618 HasAnyUndefs, ElementBits) ||
3619 SplatBitSize > ElementBits)
3620 return false;
3621 Cnt = SplatBits.getSExtValue();
3622 return true;
3623}
3624
3625/// isVShiftLImm - Check if this is a valid build_vector for the immediate
3626/// operand of a vector shift left operation. That value must be in the range:
3627/// 0 <= Value < ElementBits for a left shift; or
3628/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003629static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00003630 assert(VT.isVector() && "vector shift count is not a vector type");
3631 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3632 if (! getVShiftImm(Op, ElementBits, Cnt))
3633 return false;
3634 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
3635}
3636
3637/// isVShiftRImm - Check if this is a valid build_vector for the immediate
3638/// operand of a vector shift right operation. For a shift opcode, the value
3639/// is positive, but for an intrinsic the value count must be negative. The
3640/// absolute value must be in the range:
3641/// 1 <= |Value| <= ElementBits for a right shift; or
3642/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00003643static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00003644 int64_t &Cnt) {
3645 assert(VT.isVector() && "vector shift count is not a vector type");
3646 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
3647 if (! getVShiftImm(Op, ElementBits, Cnt))
3648 return false;
3649 if (isIntrinsic)
3650 Cnt = -Cnt;
3651 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
3652}
3653
3654/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
3655static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
3656 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
3657 switch (IntNo) {
3658 default:
3659 // Don't do anything for most intrinsics.
3660 break;
3661
3662 // Vector shifts: check for immediate versions and lower them.
3663 // Note: This is done during DAG combining instead of DAG legalizing because
3664 // the build_vectors for 64-bit vector element shift counts are generally
3665 // not legal, and it is hard to see their values after they get legalized to
3666 // loads from a constant pool.
3667 case Intrinsic::arm_neon_vshifts:
3668 case Intrinsic::arm_neon_vshiftu:
3669 case Intrinsic::arm_neon_vshiftls:
3670 case Intrinsic::arm_neon_vshiftlu:
3671 case Intrinsic::arm_neon_vshiftn:
3672 case Intrinsic::arm_neon_vrshifts:
3673 case Intrinsic::arm_neon_vrshiftu:
3674 case Intrinsic::arm_neon_vrshiftn:
3675 case Intrinsic::arm_neon_vqshifts:
3676 case Intrinsic::arm_neon_vqshiftu:
3677 case Intrinsic::arm_neon_vqshiftsu:
3678 case Intrinsic::arm_neon_vqshiftns:
3679 case Intrinsic::arm_neon_vqshiftnu:
3680 case Intrinsic::arm_neon_vqshiftnsu:
3681 case Intrinsic::arm_neon_vqrshiftns:
3682 case Intrinsic::arm_neon_vqrshiftnu:
3683 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00003684 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003685 int64_t Cnt;
3686 unsigned VShiftOpc = 0;
3687
3688 switch (IntNo) {
3689 case Intrinsic::arm_neon_vshifts:
3690 case Intrinsic::arm_neon_vshiftu:
3691 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
3692 VShiftOpc = ARMISD::VSHL;
3693 break;
3694 }
3695 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
3696 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
3697 ARMISD::VSHRs : ARMISD::VSHRu);
3698 break;
3699 }
3700 return SDValue();
3701
3702 case Intrinsic::arm_neon_vshiftls:
3703 case Intrinsic::arm_neon_vshiftlu:
3704 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
3705 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003706 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003707
3708 case Intrinsic::arm_neon_vrshifts:
3709 case Intrinsic::arm_neon_vrshiftu:
3710 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
3711 break;
3712 return SDValue();
3713
3714 case Intrinsic::arm_neon_vqshifts:
3715 case Intrinsic::arm_neon_vqshiftu:
3716 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3717 break;
3718 return SDValue();
3719
3720 case Intrinsic::arm_neon_vqshiftsu:
3721 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
3722 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003723 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003724
3725 case Intrinsic::arm_neon_vshiftn:
3726 case Intrinsic::arm_neon_vrshiftn:
3727 case Intrinsic::arm_neon_vqshiftns:
3728 case Intrinsic::arm_neon_vqshiftnu:
3729 case Intrinsic::arm_neon_vqshiftnsu:
3730 case Intrinsic::arm_neon_vqrshiftns:
3731 case Intrinsic::arm_neon_vqrshiftnu:
3732 case Intrinsic::arm_neon_vqrshiftnsu:
3733 // Narrowing shifts require an immediate right shift.
3734 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
3735 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00003736 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003737
3738 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00003739 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00003740 }
3741
3742 switch (IntNo) {
3743 case Intrinsic::arm_neon_vshifts:
3744 case Intrinsic::arm_neon_vshiftu:
3745 // Opcode already set above.
3746 break;
3747 case Intrinsic::arm_neon_vshiftls:
3748 case Intrinsic::arm_neon_vshiftlu:
3749 if (Cnt == VT.getVectorElementType().getSizeInBits())
3750 VShiftOpc = ARMISD::VSHLLi;
3751 else
3752 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
3753 ARMISD::VSHLLs : ARMISD::VSHLLu);
3754 break;
3755 case Intrinsic::arm_neon_vshiftn:
3756 VShiftOpc = ARMISD::VSHRN; break;
3757 case Intrinsic::arm_neon_vrshifts:
3758 VShiftOpc = ARMISD::VRSHRs; break;
3759 case Intrinsic::arm_neon_vrshiftu:
3760 VShiftOpc = ARMISD::VRSHRu; break;
3761 case Intrinsic::arm_neon_vrshiftn:
3762 VShiftOpc = ARMISD::VRSHRN; break;
3763 case Intrinsic::arm_neon_vqshifts:
3764 VShiftOpc = ARMISD::VQSHLs; break;
3765 case Intrinsic::arm_neon_vqshiftu:
3766 VShiftOpc = ARMISD::VQSHLu; break;
3767 case Intrinsic::arm_neon_vqshiftsu:
3768 VShiftOpc = ARMISD::VQSHLsu; break;
3769 case Intrinsic::arm_neon_vqshiftns:
3770 VShiftOpc = ARMISD::VQSHRNs; break;
3771 case Intrinsic::arm_neon_vqshiftnu:
3772 VShiftOpc = ARMISD::VQSHRNu; break;
3773 case Intrinsic::arm_neon_vqshiftnsu:
3774 VShiftOpc = ARMISD::VQSHRNsu; break;
3775 case Intrinsic::arm_neon_vqrshiftns:
3776 VShiftOpc = ARMISD::VQRSHRNs; break;
3777 case Intrinsic::arm_neon_vqrshiftnu:
3778 VShiftOpc = ARMISD::VQRSHRNu; break;
3779 case Intrinsic::arm_neon_vqrshiftnsu:
3780 VShiftOpc = ARMISD::VQRSHRNsu; break;
3781 }
3782
3783 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003784 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003785 }
3786
3787 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00003788 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003789 int64_t Cnt;
3790 unsigned VShiftOpc = 0;
3791
3792 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3793 VShiftOpc = ARMISD::VSLI;
3794 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3795 VShiftOpc = ARMISD::VSRI;
3796 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003797 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003798 }
3799
3800 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3801 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003802 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003803 }
3804
3805 case Intrinsic::arm_neon_vqrshifts:
3806 case Intrinsic::arm_neon_vqrshiftu:
3807 // No immediate versions of these to check for.
3808 break;
3809 }
3810
3811 return SDValue();
3812}
3813
3814/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3815/// lowers them. As with the vector shift intrinsics, this is done during DAG
3816/// combining instead of DAG legalizing because the build_vectors for 64-bit
3817/// vector element shift counts are generally not legal, and it is hard to see
3818/// their values after they get legalized to loads from a constant pool.
3819static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3820 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003821 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003822
3823 // Nothing to be done for scalar shifts.
3824 if (! VT.isVector())
3825 return SDValue();
3826
3827 assert(ST->hasNEON() && "unexpected vector shift");
3828 int64_t Cnt;
3829
3830 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003831 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003832
3833 case ISD::SHL:
3834 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3835 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003836 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003837 break;
3838
3839 case ISD::SRA:
3840 case ISD::SRL:
3841 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3842 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3843 ARMISD::VSHRs : ARMISD::VSHRu);
3844 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003845 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003846 }
3847 }
3848 return SDValue();
3849}
3850
3851/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3852/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3853static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3854 const ARMSubtarget *ST) {
3855 SDValue N0 = N->getOperand(0);
3856
3857 // Check for sign- and zero-extensions of vector extract operations of 8-
3858 // and 16-bit vector elements. NEON supports these directly. They are
3859 // handled during DAG combining because type legalization will promote them
3860 // to 32-bit types and it is messy to recognize the operations after that.
3861 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3862 SDValue Vec = N0.getOperand(0);
3863 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003864 EVT VT = N->getValueType(0);
3865 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003866 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3867
Owen Anderson825b72b2009-08-11 20:47:22 +00003868 if (VT == MVT::i32 &&
3869 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003870 TLI.isTypeLegal(Vec.getValueType())) {
3871
3872 unsigned Opc = 0;
3873 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003874 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003875 case ISD::SIGN_EXTEND:
3876 Opc = ARMISD::VGETLANEs;
3877 break;
3878 case ISD::ZERO_EXTEND:
3879 case ISD::ANY_EXTEND:
3880 Opc = ARMISD::VGETLANEu;
3881 break;
3882 }
3883 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3884 }
3885 }
3886
3887 return SDValue();
3888}
3889
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003890/// PerformSELECT_CCCombine - Target-specific DAG combining for ISD::SELECT_CC
3891/// to match f32 max/min patterns to use NEON vmax/vmin instructions.
3892static SDValue PerformSELECT_CCCombine(SDNode *N, SelectionDAG &DAG,
3893 const ARMSubtarget *ST) {
3894 // If the target supports NEON, try to use vmax/vmin instructions for f32
3895 // selects like "x < y ? x : y". Unless the FiniteOnlyFPMath option is set,
3896 // be careful about NaNs: NEON's vmax/vmin return NaN if either operand is
3897 // a NaN; only do the transformation when it matches that behavior.
3898
3899 // For now only do this when using NEON for FP operations; if using VFP, it
3900 // is not obvious that the benefit outweighs the cost of switching to the
3901 // NEON pipeline.
3902 if (!ST->hasNEON() || !ST->useNEONForSinglePrecisionFP() ||
3903 N->getValueType(0) != MVT::f32)
3904 return SDValue();
3905
3906 SDValue CondLHS = N->getOperand(0);
3907 SDValue CondRHS = N->getOperand(1);
3908 SDValue LHS = N->getOperand(2);
3909 SDValue RHS = N->getOperand(3);
3910 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(4))->get();
3911
3912 unsigned Opcode = 0;
3913 bool IsReversed;
Bob Wilsone742bb52010-02-24 22:15:53 +00003914 if (DAG.isEqualTo(LHS, CondLHS) && DAG.isEqualTo(RHS, CondRHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003915 IsReversed = false; // x CC y ? x : y
Bob Wilsone742bb52010-02-24 22:15:53 +00003916 } else if (DAG.isEqualTo(LHS, CondRHS) && DAG.isEqualTo(RHS, CondLHS)) {
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003917 IsReversed = true ; // x CC y ? y : x
3918 } else {
3919 return SDValue();
3920 }
3921
Bob Wilsone742bb52010-02-24 22:15:53 +00003922 bool IsUnordered;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003923 switch (CC) {
3924 default: break;
3925 case ISD::SETOLT:
3926 case ISD::SETOLE:
3927 case ISD::SETLT:
3928 case ISD::SETLE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003929 case ISD::SETULT:
3930 case ISD::SETULE:
Bob Wilsone742bb52010-02-24 22:15:53 +00003931 // If LHS is NaN, an ordered comparison will be false and the result will
3932 // be the RHS, but vmin(NaN, RHS) = NaN. Avoid this by checking that LHS
3933 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
3934 IsUnordered = (CC == ISD::SETULT || CC == ISD::SETULE);
3935 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
3936 break;
3937 // For less-than-or-equal comparisons, "+0 <= -0" will be true but vmin
3938 // will return -0, so vmin can only be used for unsafe math or if one of
3939 // the operands is known to be nonzero.
3940 if ((CC == ISD::SETLE || CC == ISD::SETOLE || CC == ISD::SETULE) &&
3941 !UnsafeFPMath &&
3942 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
3943 break;
3944 Opcode = IsReversed ? ARMISD::FMAX : ARMISD::FMIN;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003945 break;
3946
3947 case ISD::SETOGT:
3948 case ISD::SETOGE:
3949 case ISD::SETGT:
3950 case ISD::SETGE:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003951 case ISD::SETUGT:
3952 case ISD::SETUGE:
Bob Wilsone742bb52010-02-24 22:15:53 +00003953 // If LHS is NaN, an ordered comparison will be false and the result will
3954 // be the RHS, but vmax(NaN, RHS) = NaN. Avoid this by checking that LHS
3955 // != NaN. Likewise, for unordered comparisons, check for RHS != NaN.
3956 IsUnordered = (CC == ISD::SETUGT || CC == ISD::SETUGE);
3957 if (!DAG.isKnownNeverNaN(IsUnordered ? RHS : LHS))
3958 break;
3959 // For greater-than-or-equal comparisons, "-0 >= +0" will be true but vmax
3960 // will return +0, so vmax can only be used for unsafe math or if one of
3961 // the operands is known to be nonzero.
3962 if ((CC == ISD::SETGE || CC == ISD::SETOGE || CC == ISD::SETUGE) &&
3963 !UnsafeFPMath &&
3964 !(DAG.isKnownNeverZero(LHS) || DAG.isKnownNeverZero(RHS)))
3965 break;
3966 Opcode = IsReversed ? ARMISD::FMIN : ARMISD::FMAX;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003967 break;
3968 }
3969
3970 if (!Opcode)
3971 return SDValue();
3972 return DAG.getNode(Opcode, N->getDebugLoc(), N->getValueType(0), LHS, RHS);
3973}
3974
Dan Gohman475871a2008-07-27 21:46:04 +00003975SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003976 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003977 switch (N->getOpcode()) {
3978 default: break;
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003979 case ISD::ADD: return PerformADDCombine(N, DCI);
3980 case ISD::SUB: return PerformSUBCombine(N, DCI);
Jim Grosbache5165492009-11-09 00:11:35 +00003981 case ARMISD::VMOVRRD: return PerformVMOVRRDCombine(N, DCI);
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003982 case ISD::INTRINSIC_WO_CHAIN: return PerformIntrinsicCombine(N, DCI.DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00003983 case ISD::SHL:
3984 case ISD::SRA:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003985 case ISD::SRL: return PerformShiftCombine(N, DCI.DAG, Subtarget);
Bob Wilson5bafff32009-06-22 23:27:02 +00003986 case ISD::SIGN_EXTEND:
3987 case ISD::ZERO_EXTEND:
Bob Wilson9f6c4c12010-02-18 06:05:53 +00003988 case ISD::ANY_EXTEND: return PerformExtendCombine(N, DCI.DAG, Subtarget);
3989 case ISD::SELECT_CC: return PerformSELECT_CCCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003990 }
Dan Gohman475871a2008-07-27 21:46:04 +00003991 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003992}
3993
Bill Wendlingaf566342009-08-15 21:21:19 +00003994bool ARMTargetLowering::allowsUnalignedMemoryAccesses(EVT VT) const {
3995 if (!Subtarget->hasV6Ops())
3996 // Pre-v6 does not support unaligned mem access.
3997 return false;
Anton Korobeynikov90cfc132010-01-30 14:08:12 +00003998 else {
3999 // v6+ may or may not support unaligned mem access depending on the system
4000 // configuration.
4001 // FIXME: This is pretty conservative. Should we provide cmdline option to
4002 // control the behaviour?
Bill Wendlingaf566342009-08-15 21:21:19 +00004003 if (!Subtarget->isTargetDarwin())
4004 return false;
4005 }
4006
4007 switch (VT.getSimpleVT().SimpleTy) {
4008 default:
4009 return false;
4010 case MVT::i8:
4011 case MVT::i16:
4012 case MVT::i32:
4013 return true;
4014 // FIXME: VLD1 etc with standard alignment is legal.
4015 }
4016}
4017
Evan Chenge6c835f2009-08-14 20:09:37 +00004018static bool isLegalT1AddressImmediate(int64_t V, EVT VT) {
4019 if (V < 0)
4020 return false;
4021
4022 unsigned Scale = 1;
4023 switch (VT.getSimpleVT().SimpleTy) {
4024 default: return false;
4025 case MVT::i1:
4026 case MVT::i8:
4027 // Scale == 1;
4028 break;
4029 case MVT::i16:
4030 // Scale == 2;
4031 Scale = 2;
4032 break;
4033 case MVT::i32:
4034 // Scale == 4;
4035 Scale = 4;
4036 break;
4037 }
4038
4039 if ((V & (Scale - 1)) != 0)
4040 return false;
4041 V /= Scale;
4042 return V == (V & ((1LL << 5) - 1));
4043}
4044
4045static bool isLegalT2AddressImmediate(int64_t V, EVT VT,
4046 const ARMSubtarget *Subtarget) {
4047 bool isNeg = false;
4048 if (V < 0) {
4049 isNeg = true;
4050 V = - V;
4051 }
4052
4053 switch (VT.getSimpleVT().SimpleTy) {
4054 default: return false;
4055 case MVT::i1:
4056 case MVT::i8:
4057 case MVT::i16:
4058 case MVT::i32:
4059 // + imm12 or - imm8
4060 if (isNeg)
4061 return V == (V & ((1LL << 8) - 1));
4062 return V == (V & ((1LL << 12) - 1));
4063 case MVT::f32:
4064 case MVT::f64:
4065 // Same as ARM mode. FIXME: NEON?
4066 if (!Subtarget->hasVFP2())
4067 return false;
4068 if ((V & 3) != 0)
4069 return false;
4070 V >>= 2;
4071 return V == (V & ((1LL << 8) - 1));
4072 }
4073}
4074
Evan Chengb01fad62007-03-12 23:30:29 +00004075/// isLegalAddressImmediate - Return true if the integer value can be used
4076/// as the offset of the target addressing mode for load / store of the
4077/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00004078static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004079 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00004080 if (V == 0)
4081 return true;
4082
Evan Cheng65011532009-03-09 19:15:00 +00004083 if (!VT.isSimple())
4084 return false;
4085
Evan Chenge6c835f2009-08-14 20:09:37 +00004086 if (Subtarget->isThumb1Only())
4087 return isLegalT1AddressImmediate(V, VT);
4088 else if (Subtarget->isThumb2())
4089 return isLegalT2AddressImmediate(V, VT, Subtarget);
Evan Chengb01fad62007-03-12 23:30:29 +00004090
Evan Chenge6c835f2009-08-14 20:09:37 +00004091 // ARM mode.
Evan Chengb01fad62007-03-12 23:30:29 +00004092 if (V < 0)
4093 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00004094 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00004095 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004096 case MVT::i1:
4097 case MVT::i8:
4098 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00004099 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004100 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004101 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00004102 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004103 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004104 case MVT::f32:
4105 case MVT::f64:
Evan Chenge6c835f2009-08-14 20:09:37 +00004106 if (!Subtarget->hasVFP2()) // FIXME: NEON?
Evan Chengb01fad62007-03-12 23:30:29 +00004107 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00004108 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00004109 return false;
4110 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00004111 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00004112 }
Evan Chenga8e29892007-01-19 07:51:42 +00004113}
4114
Evan Chenge6c835f2009-08-14 20:09:37 +00004115bool ARMTargetLowering::isLegalT2ScaledAddressingMode(const AddrMode &AM,
4116 EVT VT) const {
4117 int Scale = AM.Scale;
4118 if (Scale < 0)
4119 return false;
4120
4121 switch (VT.getSimpleVT().SimpleTy) {
4122 default: return false;
4123 case MVT::i1:
4124 case MVT::i8:
4125 case MVT::i16:
4126 case MVT::i32:
4127 if (Scale == 1)
4128 return true;
4129 // r + r << imm
4130 Scale = Scale & ~1;
4131 return Scale == 2 || Scale == 4 || Scale == 8;
4132 case MVT::i64:
4133 // r + r
4134 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
4135 return true;
4136 return false;
4137 case MVT::isVoid:
4138 // Note, we allow "void" uses (basically, uses that aren't loads or
4139 // stores), because arm allows folding a scale into many arithmetic
4140 // operations. This should be made more precise and revisited later.
4141
4142 // Allow r << imm, but the imm has to be a multiple of two.
4143 if (Scale & 1) return false;
4144 return isPowerOf2_32(Scale);
4145 }
4146}
4147
Chris Lattner37caf8c2007-04-09 23:33:39 +00004148/// isLegalAddressingMode - Return true if the addressing mode represented
4149/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004150bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00004151 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004152 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00004153 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00004154 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004155
Chris Lattner37caf8c2007-04-09 23:33:39 +00004156 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004157 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004158 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004159
Chris Lattner37caf8c2007-04-09 23:33:39 +00004160 switch (AM.Scale) {
4161 case 0: // no scale reg, must be "r+i" or "r", or "i".
4162 break;
4163 case 1:
Evan Chenge6c835f2009-08-14 20:09:37 +00004164 if (Subtarget->isThumb1Only())
Chris Lattner37caf8c2007-04-09 23:33:39 +00004165 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004166 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00004167 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00004168 // ARM doesn't support any R+R*scale+imm addr modes.
4169 if (AM.BaseOffs)
4170 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004171
Bob Wilson2c7dab12009-04-08 17:55:28 +00004172 if (!VT.isSimple())
4173 return false;
4174
Evan Chenge6c835f2009-08-14 20:09:37 +00004175 if (Subtarget->isThumb2())
4176 return isLegalT2ScaledAddressingMode(AM, VT);
4177
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004178 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00004179 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00004180 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00004181 case MVT::i1:
4182 case MVT::i8:
4183 case MVT::i32:
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004184 if (Scale < 0) Scale = -Scale;
4185 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004186 return true;
4187 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00004188 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00004189 case MVT::i16:
Evan Chenge6c835f2009-08-14 20:09:37 +00004190 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004191 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00004192 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00004193 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00004194 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00004195
Owen Anderson825b72b2009-08-11 20:47:22 +00004196 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00004197 // Note, we allow "void" uses (basically, uses that aren't loads or
4198 // stores), because arm allows folding a scale into many arithmetic
4199 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00004200
Chris Lattner37caf8c2007-04-09 23:33:39 +00004201 // Allow r << imm, but the imm has to be a multiple of two.
Evan Chenge6c835f2009-08-14 20:09:37 +00004202 if (Scale & 1) return false;
4203 return isPowerOf2_32(Scale);
Chris Lattner37caf8c2007-04-09 23:33:39 +00004204 }
4205 break;
Evan Chengb01fad62007-03-12 23:30:29 +00004206 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00004207 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00004208}
4209
Evan Cheng77e47512009-11-11 19:05:52 +00004210/// isLegalICmpImmediate - Return true if the specified immediate is legal
4211/// icmp immediate, that is the target has icmp instructions which can compare
4212/// a register against the immediate without having to materialize the
4213/// immediate into a register.
Evan Cheng06b53c02009-11-12 07:13:11 +00004214bool ARMTargetLowering::isLegalICmpImmediate(int64_t Imm) const {
Evan Cheng77e47512009-11-11 19:05:52 +00004215 if (!Subtarget->isThumb())
4216 return ARM_AM::getSOImmVal(Imm) != -1;
4217 if (Subtarget->isThumb2())
4218 return ARM_AM::getT2SOImmVal(Imm) != -1;
Evan Cheng06b53c02009-11-12 07:13:11 +00004219 return Imm >= 0 && Imm <= 255;
Evan Cheng77e47512009-11-11 19:05:52 +00004220}
4221
Owen Andersone50ed302009-08-10 22:56:29 +00004222static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004223 bool isSEXTLoad, SDValue &Base,
4224 SDValue &Offset, bool &isInc,
4225 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00004226 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4227 return false;
4228
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00004230 // AddressingMode 3
4231 Base = Ptr->getOperand(0);
4232 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004233 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004234 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004235 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004236 isInc = false;
4237 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4238 return true;
4239 }
4240 }
4241 isInc = (Ptr->getOpcode() == ISD::ADD);
4242 Offset = Ptr->getOperand(1);
4243 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00004244 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00004245 // AddressingMode 2
4246 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004247 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00004248 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004249 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00004250 isInc = false;
4251 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4252 Base = Ptr->getOperand(0);
4253 return true;
4254 }
4255 }
4256
4257 if (Ptr->getOpcode() == ISD::ADD) {
4258 isInc = true;
4259 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
4260 if (ShOpcVal != ARM_AM::no_shift) {
4261 Base = Ptr->getOperand(1);
4262 Offset = Ptr->getOperand(0);
4263 } else {
4264 Base = Ptr->getOperand(0);
4265 Offset = Ptr->getOperand(1);
4266 }
4267 return true;
4268 }
4269
4270 isInc = (Ptr->getOpcode() == ISD::ADD);
4271 Base = Ptr->getOperand(0);
4272 Offset = Ptr->getOperand(1);
4273 return true;
4274 }
4275
Jim Grosbache5165492009-11-09 00:11:35 +00004276 // FIXME: Use VLDM / VSTM to emulate indexed FP load / store.
Evan Chenga8e29892007-01-19 07:51:42 +00004277 return false;
4278}
4279
Owen Andersone50ed302009-08-10 22:56:29 +00004280static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00004281 bool isSEXTLoad, SDValue &Base,
4282 SDValue &Offset, bool &isInc,
4283 SelectionDAG &DAG) {
4284 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
4285 return false;
4286
4287 Base = Ptr->getOperand(0);
4288 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
4289 int RHSC = (int)RHS->getZExtValue();
4290 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
4291 assert(Ptr->getOpcode() == ISD::ADD);
4292 isInc = false;
4293 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
4294 return true;
4295 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
4296 isInc = Ptr->getOpcode() == ISD::ADD;
4297 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
4298 return true;
4299 }
4300 }
4301
4302 return false;
4303}
4304
Evan Chenga8e29892007-01-19 07:51:42 +00004305/// getPreIndexedAddressParts - returns true by value, base pointer and
4306/// offset pointer and addressing mode by reference if the node's address
4307/// can be legally represented as pre-indexed load / store address.
4308bool
Dan Gohman475871a2008-07-27 21:46:04 +00004309ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
4310 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004311 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004312 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004313 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004314 return false;
4315
Owen Andersone50ed302009-08-10 22:56:29 +00004316 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004317 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004318 bool isSEXTLoad = false;
4319 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
4320 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004321 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004322 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4323 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
4324 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004325 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004326 } else
4327 return false;
4328
4329 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004330 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004331 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004332 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
4333 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004334 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004335 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00004336 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00004337 if (!isLegal)
4338 return false;
4339
4340 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
4341 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004342}
4343
4344/// getPostIndexedAddressParts - returns true by value, base pointer and
4345/// offset pointer and addressing mode by reference if this node can be
4346/// combined with a load / store to form a post-indexed load / store.
4347bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00004348 SDValue &Base,
4349 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004350 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00004351 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00004352 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00004353 return false;
4354
Owen Andersone50ed302009-08-10 22:56:29 +00004355 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00004356 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00004357 bool isSEXTLoad = false;
4358 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004359 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004360 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
4361 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00004362 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00004363 } else
4364 return false;
4365
4366 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00004367 bool isLegal = false;
Evan Chenge6c835f2009-08-14 20:09:37 +00004368 if (Subtarget->isThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00004369 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00004370 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00004371 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00004372 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
4373 isInc, DAG);
4374 if (!isLegal)
4375 return false;
4376
4377 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
4378 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00004379}
4380
Dan Gohman475871a2008-07-27 21:46:04 +00004381void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00004382 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00004383 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004384 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00004385 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00004386 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004387 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004388 switch (Op.getOpcode()) {
4389 default: break;
4390 case ARMISD::CMOV: {
4391 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00004392 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004393 if (KnownZero == 0 && KnownOne == 0) return;
4394
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00004395 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00004396 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
4397 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00004398 KnownZero &= KnownZeroRHS;
4399 KnownOne &= KnownOneRHS;
4400 return;
4401 }
4402 }
4403}
4404
4405//===----------------------------------------------------------------------===//
4406// ARM Inline Assembly Support
4407//===----------------------------------------------------------------------===//
4408
4409/// getConstraintType - Given a constraint letter, return the type of
4410/// constraint it is for this target.
4411ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00004412ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
4413 if (Constraint.size() == 1) {
4414 switch (Constraint[0]) {
4415 default: break;
4416 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004417 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00004418 }
Evan Chenga8e29892007-01-19 07:51:42 +00004419 }
Chris Lattner4234f572007-03-25 02:14:49 +00004420 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00004421}
4422
Bob Wilson2dc4f542009-03-20 22:42:55 +00004423std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00004424ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004425 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004426 if (Constraint.size() == 1) {
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004427 // GCC ARM Constraint Letters
Evan Chenga8e29892007-01-19 07:51:42 +00004428 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004429 case 'l':
Jakob Stoklund Olesen09bf0032010-01-14 18:19:56 +00004430 if (Subtarget->isThumb())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004431 return std::make_pair(0U, ARM::tGPRRegisterClass);
4432 else
4433 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004434 case 'r':
4435 return std::make_pair(0U, ARM::GPRRegisterClass);
4436 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004437 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004438 return std::make_pair(0U, ARM::SPRRegisterClass);
Bob Wilson5afffae2009-12-18 01:03:29 +00004439 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004440 return std::make_pair(0U, ARM::DPRRegisterClass);
Evan Chengd831cda2009-12-08 23:06:22 +00004441 if (VT.getSizeInBits() == 128)
4442 return std::make_pair(0U, ARM::QPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004443 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004444 }
4445 }
Bob Wilson33cc5cb2010-03-15 23:09:18 +00004446 if (StringRef("{cc}").equals_lower(Constraint))
4447 return std::make_pair(0U, ARM::CCRRegisterClass);
4448
Evan Chenga8e29892007-01-19 07:51:42 +00004449 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
4450}
4451
4452std::vector<unsigned> ARMTargetLowering::
4453getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00004454 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00004455 if (Constraint.size() != 1)
4456 return std::vector<unsigned>();
4457
4458 switch (Constraint[0]) { // GCC ARM Constraint Letters
4459 default: break;
4460 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00004461 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4462 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4463 0);
Evan Chenga8e29892007-01-19 07:51:42 +00004464 case 'r':
4465 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
4466 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
4467 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
4468 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004469 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00004470 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004471 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
4472 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
4473 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
4474 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
4475 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
4476 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
4477 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
4478 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Bob Wilson5afffae2009-12-18 01:03:29 +00004479 if (VT.getSizeInBits() == 64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004480 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
4481 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
4482 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
4483 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
Evan Chengd831cda2009-12-08 23:06:22 +00004484 if (VT.getSizeInBits() == 128)
4485 return make_vector<unsigned>(ARM::Q0, ARM::Q1, ARM::Q2, ARM::Q3,
4486 ARM::Q4, ARM::Q5, ARM::Q6, ARM::Q7, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00004487 break;
Evan Chenga8e29892007-01-19 07:51:42 +00004488 }
4489
4490 return std::vector<unsigned>();
4491}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004492
4493/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
4494/// vector. If it is invalid, don't add anything to Ops.
4495void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
4496 char Constraint,
4497 bool hasMemory,
4498 std::vector<SDValue>&Ops,
4499 SelectionDAG &DAG) const {
4500 SDValue Result(0, 0);
4501
4502 switch (Constraint) {
4503 default: break;
4504 case 'I': case 'J': case 'K': case 'L':
4505 case 'M': case 'N': case 'O':
4506 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
4507 if (!C)
4508 return;
4509
4510 int64_t CVal64 = C->getSExtValue();
4511 int CVal = (int) CVal64;
4512 // None of these constraints allow values larger than 32 bits. Check
4513 // that the value fits in an int.
4514 if (CVal != CVal64)
4515 return;
4516
4517 switch (Constraint) {
4518 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004519 if (Subtarget->isThumb1Only()) {
4520 // This must be a constant between 0 and 255, for ADD
4521 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004522 if (CVal >= 0 && CVal <= 255)
4523 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004524 } else if (Subtarget->isThumb2()) {
4525 // A constant that can be used as an immediate value in a
4526 // data-processing instruction.
4527 if (ARM_AM::getT2SOImmVal(CVal) != -1)
4528 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004529 } else {
4530 // A constant that can be used as an immediate value in a
4531 // data-processing instruction.
4532 if (ARM_AM::getSOImmVal(CVal) != -1)
4533 break;
4534 }
4535 return;
4536
4537 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004538 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004539 // This must be a constant between -255 and -1, for negated ADD
4540 // immediates. This can be used in GCC with an "n" modifier that
4541 // prints the negated value, for use with SUB instructions. It is
4542 // not useful otherwise but is implemented for compatibility.
4543 if (CVal >= -255 && CVal <= -1)
4544 break;
4545 } else {
4546 // This must be a constant between -4095 and 4095. It is not clear
4547 // what this constraint is intended for. Implemented for
4548 // compatibility with GCC.
4549 if (CVal >= -4095 && CVal <= 4095)
4550 break;
4551 }
4552 return;
4553
4554 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004555 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004556 // A 32-bit value where only one byte has a nonzero value. Exclude
4557 // zero to match GCC. This constraint is used by GCC internally for
4558 // constants that can be loaded with a move/shift combination.
4559 // It is not useful otherwise but is implemented for compatibility.
4560 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
4561 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004562 } else if (Subtarget->isThumb2()) {
4563 // A constant whose bitwise inverse can be used as an immediate
4564 // value in a data-processing instruction. This can be used in GCC
4565 // with a "B" modifier that prints the inverted value, for use with
4566 // BIC and MVN instructions. It is not useful otherwise but is
4567 // implemented for compatibility.
4568 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
4569 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004570 } else {
4571 // A constant whose bitwise inverse can be used as an immediate
4572 // value in a data-processing instruction. This can be used in GCC
4573 // with a "B" modifier that prints the inverted value, for use with
4574 // BIC and MVN instructions. It is not useful otherwise but is
4575 // implemented for compatibility.
4576 if (ARM_AM::getSOImmVal(~CVal) != -1)
4577 break;
4578 }
4579 return;
4580
4581 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004582 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004583 // This must be a constant between -7 and 7,
4584 // for 3-operand ADD/SUB immediate instructions.
4585 if (CVal >= -7 && CVal < 7)
4586 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00004587 } else if (Subtarget->isThumb2()) {
4588 // A constant whose negation can be used as an immediate value in a
4589 // data-processing instruction. This can be used in GCC with an "n"
4590 // modifier that prints the negated value, for use with SUB
4591 // instructions. It is not useful otherwise but is implemented for
4592 // compatibility.
4593 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
4594 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004595 } else {
4596 // A constant whose negation can be used as an immediate value in a
4597 // data-processing instruction. This can be used in GCC with an "n"
4598 // modifier that prints the negated value, for use with SUB
4599 // instructions. It is not useful otherwise but is implemented for
4600 // compatibility.
4601 if (ARM_AM::getSOImmVal(-CVal) != -1)
4602 break;
4603 }
4604 return;
4605
4606 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004607 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004608 // This must be a multiple of 4 between 0 and 1020, for
4609 // ADD sp + immediate.
4610 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
4611 break;
4612 } else {
4613 // A power of two or a constant between 0 and 32. This is used in
4614 // GCC for the shift amount on shifted register operands, but it is
4615 // useful in general for any shift amounts.
4616 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
4617 break;
4618 }
4619 return;
4620
4621 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004622 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004623 // This must be a constant between 0 and 31, for shift amounts.
4624 if (CVal >= 0 && CVal <= 31)
4625 break;
4626 }
4627 return;
4628
4629 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00004630 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00004631 // This must be a multiple of 4 between -508 and 508, for
4632 // ADD/SUB sp = sp + immediate.
4633 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
4634 break;
4635 }
4636 return;
4637 }
4638 Result = DAG.getTargetConstant(CVal, Op.getValueType());
4639 break;
4640 }
4641
4642 if (Result.getNode()) {
4643 Ops.push_back(Result);
4644 return;
4645 }
4646 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
4647 Ops, DAG);
4648}
Anton Korobeynikov48e19352009-09-23 19:04:09 +00004649
4650bool
4651ARMTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
4652 // The ARM target isn't yet aware of offsets.
4653 return false;
4654}
Evan Cheng39382422009-10-28 01:44:26 +00004655
4656int ARM::getVFPf32Imm(const APFloat &FPImm) {
4657 APInt Imm = FPImm.bitcastToAPInt();
4658 uint32_t Sign = Imm.lshr(31).getZExtValue() & 1;
4659 int32_t Exp = (Imm.lshr(23).getSExtValue() & 0xff) - 127; // -126 to 127
4660 int64_t Mantissa = Imm.getZExtValue() & 0x7fffff; // 23 bits
4661
4662 // We can handle 4 bits of mantissa.
4663 // mantissa = (16+UInt(e:f:g:h))/16.
4664 if (Mantissa & 0x7ffff)
4665 return -1;
4666 Mantissa >>= 19;
4667 if ((Mantissa & 0xf) != Mantissa)
4668 return -1;
4669
4670 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4671 if (Exp < -3 || Exp > 4)
4672 return -1;
4673 Exp = ((Exp+3) & 0x7) ^ 4;
4674
4675 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4676}
4677
4678int ARM::getVFPf64Imm(const APFloat &FPImm) {
4679 APInt Imm = FPImm.bitcastToAPInt();
4680 uint64_t Sign = Imm.lshr(63).getZExtValue() & 1;
4681 int64_t Exp = (Imm.lshr(52).getSExtValue() & 0x7ff) - 1023; // -1022 to 1023
4682 uint64_t Mantissa = Imm.getZExtValue() & 0xfffffffffffffLL;
4683
4684 // We can handle 4 bits of mantissa.
4685 // mantissa = (16+UInt(e:f:g:h))/16.
4686 if (Mantissa & 0xffffffffffffLL)
4687 return -1;
4688 Mantissa >>= 48;
4689 if ((Mantissa & 0xf) != Mantissa)
4690 return -1;
4691
4692 // We can handle 3 bits of exponent: exp == UInt(NOT(b):c:d)-3
4693 if (Exp < -3 || Exp > 4)
4694 return -1;
4695 Exp = ((Exp+3) & 0x7) ^ 4;
4696
4697 return ((int)Sign << 7) | (Exp << 4) | Mantissa;
4698}
4699
4700/// isFPImmLegal - Returns true if the target can instruction select the
4701/// specified FP immediate natively. If false, the legalizer will
4702/// materialize the FP immediate as a load from a constant pool.
4703bool ARMTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
4704 if (!Subtarget->hasVFP3())
4705 return false;
4706 if (VT == MVT::f32)
4707 return ARM::getVFPf32Imm(Imm) != -1;
4708 if (VT == MVT::f64)
4709 return ARM::getVFPf64Imm(Imm) != -1;
4710 return false;
4711}