blob: 44a80d3362d1a05276a68a34317d026e27a549b4 [file] [log] [blame]
Chris Lattner310968c2005-01-07 07:44:53 +00001//===-- TargetLowering.cpp - Implement the TargetLowering class -----------===//
Misha Brukmanf976c852005-04-21 22:55:34 +00002//
Chris Lattner310968c2005-01-07 07:44:53 +00003// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Misha Brukmanf976c852005-04-21 22:55:34 +00007//
Chris Lattner310968c2005-01-07 07:44:53 +00008//===----------------------------------------------------------------------===//
9//
10// This implements the TargetLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "llvm/Target/TargetLowering.h"
Chris Lattneraf76e592009-08-22 20:48:53 +000015#include "llvm/MC/MCAsmInfo.h"
Chris Lattnerbeeb93e2010-01-26 05:58:28 +000016#include "llvm/MC/MCExpr.h"
Owen Anderson07000c62006-05-12 06:33:49 +000017#include "llvm/Target/TargetData.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000018#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattner310968c2005-01-07 07:44:53 +000019#include "llvm/Target/TargetMachine.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000020#include "llvm/Target/TargetRegisterInfo.h"
Dan Gohman707e0182008-04-12 04:36:06 +000021#include "llvm/GlobalVariable.h"
Chris Lattnerdc879292006-03-31 00:28:56 +000022#include "llvm/DerivedTypes.h"
Evan Chengad4196b2008-05-12 19:56:52 +000023#include "llvm/CodeGen/MachineFrameInfo.h"
Chris Lattner071c62f2010-01-25 23:26:13 +000024#include "llvm/CodeGen/MachineJumpTableInfo.h"
Chris Lattner589c6f62010-01-26 06:28:43 +000025#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner310968c2005-01-07 07:44:53 +000026#include "llvm/CodeGen/SelectionDAG.h"
Owen Anderson718cb662007-09-07 04:06:50 +000027#include "llvm/ADT/STLExtras.h"
Torok Edwinc25e7582009-07-11 20:10:48 +000028#include "llvm/Support/ErrorHandling.h"
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +000029#include "llvm/Support/MathExtras.h"
Chris Lattner310968c2005-01-07 07:44:53 +000030using namespace llvm;
31
Rafael Espindola9a580232009-02-27 13:37:18 +000032namespace llvm {
33TLSModel::Model getTLSModel(const GlobalValue *GV, Reloc::Model reloc) {
34 bool isLocal = GV->hasLocalLinkage();
35 bool isDeclaration = GV->isDeclaration();
36 // FIXME: what should we do for protected and internal visibility?
37 // For variables, is internal different from hidden?
38 bool isHidden = GV->hasHiddenVisibility();
39
40 if (reloc == Reloc::PIC_) {
41 if (isLocal || isHidden)
42 return TLSModel::LocalDynamic;
43 else
44 return TLSModel::GeneralDynamic;
45 } else {
46 if (!isDeclaration || isHidden)
47 return TLSModel::LocalExec;
48 else
49 return TLSModel::InitialExec;
50 }
51}
52}
53
Evan Cheng56966222007-01-12 02:11:51 +000054/// InitLibcallNames - Set default libcall names.
55///
Evan Cheng79cca502007-01-12 22:51:10 +000056static void InitLibcallNames(const char **Names) {
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000057 Names[RTLIB::SHL_I16] = "__ashlhi3";
Evan Cheng56966222007-01-12 02:11:51 +000058 Names[RTLIB::SHL_I32] = "__ashlsi3";
59 Names[RTLIB::SHL_I64] = "__ashldi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000060 Names[RTLIB::SHL_I128] = "__ashlti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000061 Names[RTLIB::SRL_I16] = "__lshrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000062 Names[RTLIB::SRL_I32] = "__lshrsi3";
63 Names[RTLIB::SRL_I64] = "__lshrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000064 Names[RTLIB::SRL_I128] = "__lshrti3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000065 Names[RTLIB::SRA_I16] = "__ashrhi3";
Evan Cheng56966222007-01-12 02:11:51 +000066 Names[RTLIB::SRA_I32] = "__ashrsi3";
67 Names[RTLIB::SRA_I64] = "__ashrdi3";
Duncan Sandsdddc6292008-07-11 16:52:29 +000068 Names[RTLIB::SRA_I128] = "__ashrti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000069 Names[RTLIB::MUL_I8] = "__mulqi3";
Anton Korobeynikovc31642f2009-05-03 13:14:08 +000070 Names[RTLIB::MUL_I16] = "__mulhi3";
Evan Cheng56966222007-01-12 02:11:51 +000071 Names[RTLIB::MUL_I32] = "__mulsi3";
72 Names[RTLIB::MUL_I64] = "__muldi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000073 Names[RTLIB::MUL_I128] = "__multi3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000074 Names[RTLIB::SDIV_I8] = "__divqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000075 Names[RTLIB::SDIV_I16] = "__divhi3";
Evan Cheng56966222007-01-12 02:11:51 +000076 Names[RTLIB::SDIV_I32] = "__divsi3";
77 Names[RTLIB::SDIV_I64] = "__divdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000078 Names[RTLIB::SDIV_I128] = "__divti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000079 Names[RTLIB::UDIV_I8] = "__udivqi3";
Anton Korobeynikovfb3f84f2009-05-08 18:50:54 +000080 Names[RTLIB::UDIV_I16] = "__udivhi3";
Evan Cheng56966222007-01-12 02:11:51 +000081 Names[RTLIB::UDIV_I32] = "__udivsi3";
82 Names[RTLIB::UDIV_I64] = "__udivdi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000083 Names[RTLIB::UDIV_I128] = "__udivti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000084 Names[RTLIB::SREM_I8] = "__modqi3";
Anton Korobeynikov813090c2009-05-03 13:18:16 +000085 Names[RTLIB::SREM_I16] = "__modhi3";
Evan Cheng56966222007-01-12 02:11:51 +000086 Names[RTLIB::SREM_I32] = "__modsi3";
87 Names[RTLIB::SREM_I64] = "__moddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000088 Names[RTLIB::SREM_I128] = "__modti3";
Anton Korobeynikov8983da72009-11-07 17:14:39 +000089 Names[RTLIB::UREM_I8] = "__umodqi3";
Anton Korobeynikov9fe9c8e2009-05-03 13:19:57 +000090 Names[RTLIB::UREM_I16] = "__umodhi3";
Evan Cheng56966222007-01-12 02:11:51 +000091 Names[RTLIB::UREM_I32] = "__umodsi3";
92 Names[RTLIB::UREM_I64] = "__umoddi3";
Duncan Sands5ac319a2008-07-10 15:35:05 +000093 Names[RTLIB::UREM_I128] = "__umodti3";
Evan Cheng56966222007-01-12 02:11:51 +000094 Names[RTLIB::NEG_I32] = "__negsi2";
95 Names[RTLIB::NEG_I64] = "__negdi2";
96 Names[RTLIB::ADD_F32] = "__addsf3";
97 Names[RTLIB::ADD_F64] = "__adddf3";
Duncan Sands007f9842008-01-10 10:28:30 +000098 Names[RTLIB::ADD_F80] = "__addxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +000099 Names[RTLIB::ADD_PPCF128] = "__gcc_qadd";
Evan Cheng56966222007-01-12 02:11:51 +0000100 Names[RTLIB::SUB_F32] = "__subsf3";
101 Names[RTLIB::SUB_F64] = "__subdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000102 Names[RTLIB::SUB_F80] = "__subxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000103 Names[RTLIB::SUB_PPCF128] = "__gcc_qsub";
Evan Cheng56966222007-01-12 02:11:51 +0000104 Names[RTLIB::MUL_F32] = "__mulsf3";
105 Names[RTLIB::MUL_F64] = "__muldf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000106 Names[RTLIB::MUL_F80] = "__mulxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000107 Names[RTLIB::MUL_PPCF128] = "__gcc_qmul";
Evan Cheng56966222007-01-12 02:11:51 +0000108 Names[RTLIB::DIV_F32] = "__divsf3";
109 Names[RTLIB::DIV_F64] = "__divdf3";
Duncan Sands007f9842008-01-10 10:28:30 +0000110 Names[RTLIB::DIV_F80] = "__divxf3";
Dale Johannesen161e8972007-10-05 20:04:43 +0000111 Names[RTLIB::DIV_PPCF128] = "__gcc_qdiv";
Evan Cheng56966222007-01-12 02:11:51 +0000112 Names[RTLIB::REM_F32] = "fmodf";
113 Names[RTLIB::REM_F64] = "fmod";
Duncan Sands007f9842008-01-10 10:28:30 +0000114 Names[RTLIB::REM_F80] = "fmodl";
Dale Johannesen161e8972007-10-05 20:04:43 +0000115 Names[RTLIB::REM_PPCF128] = "fmodl";
Evan Cheng56966222007-01-12 02:11:51 +0000116 Names[RTLIB::POWI_F32] = "__powisf2";
117 Names[RTLIB::POWI_F64] = "__powidf2";
Dale Johannesen161e8972007-10-05 20:04:43 +0000118 Names[RTLIB::POWI_F80] = "__powixf2";
119 Names[RTLIB::POWI_PPCF128] = "__powitf2";
Evan Cheng56966222007-01-12 02:11:51 +0000120 Names[RTLIB::SQRT_F32] = "sqrtf";
121 Names[RTLIB::SQRT_F64] = "sqrt";
Dale Johannesen161e8972007-10-05 20:04:43 +0000122 Names[RTLIB::SQRT_F80] = "sqrtl";
123 Names[RTLIB::SQRT_PPCF128] = "sqrtl";
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000124 Names[RTLIB::LOG_F32] = "logf";
125 Names[RTLIB::LOG_F64] = "log";
126 Names[RTLIB::LOG_F80] = "logl";
127 Names[RTLIB::LOG_PPCF128] = "logl";
128 Names[RTLIB::LOG2_F32] = "log2f";
129 Names[RTLIB::LOG2_F64] = "log2";
130 Names[RTLIB::LOG2_F80] = "log2l";
131 Names[RTLIB::LOG2_PPCF128] = "log2l";
132 Names[RTLIB::LOG10_F32] = "log10f";
133 Names[RTLIB::LOG10_F64] = "log10";
134 Names[RTLIB::LOG10_F80] = "log10l";
135 Names[RTLIB::LOG10_PPCF128] = "log10l";
136 Names[RTLIB::EXP_F32] = "expf";
137 Names[RTLIB::EXP_F64] = "exp";
138 Names[RTLIB::EXP_F80] = "expl";
139 Names[RTLIB::EXP_PPCF128] = "expl";
140 Names[RTLIB::EXP2_F32] = "exp2f";
141 Names[RTLIB::EXP2_F64] = "exp2";
142 Names[RTLIB::EXP2_F80] = "exp2l";
143 Names[RTLIB::EXP2_PPCF128] = "exp2l";
Evan Cheng56966222007-01-12 02:11:51 +0000144 Names[RTLIB::SIN_F32] = "sinf";
145 Names[RTLIB::SIN_F64] = "sin";
Duncan Sands007f9842008-01-10 10:28:30 +0000146 Names[RTLIB::SIN_F80] = "sinl";
147 Names[RTLIB::SIN_PPCF128] = "sinl";
Evan Cheng56966222007-01-12 02:11:51 +0000148 Names[RTLIB::COS_F32] = "cosf";
149 Names[RTLIB::COS_F64] = "cos";
Duncan Sands007f9842008-01-10 10:28:30 +0000150 Names[RTLIB::COS_F80] = "cosl";
151 Names[RTLIB::COS_PPCF128] = "cosl";
Dan Gohmane54be102007-10-11 23:09:10 +0000152 Names[RTLIB::POW_F32] = "powf";
153 Names[RTLIB::POW_F64] = "pow";
154 Names[RTLIB::POW_F80] = "powl";
155 Names[RTLIB::POW_PPCF128] = "powl";
Dan Gohman2bb1e3e2008-08-21 18:38:14 +0000156 Names[RTLIB::CEIL_F32] = "ceilf";
157 Names[RTLIB::CEIL_F64] = "ceil";
158 Names[RTLIB::CEIL_F80] = "ceill";
159 Names[RTLIB::CEIL_PPCF128] = "ceill";
160 Names[RTLIB::TRUNC_F32] = "truncf";
161 Names[RTLIB::TRUNC_F64] = "trunc";
162 Names[RTLIB::TRUNC_F80] = "truncl";
163 Names[RTLIB::TRUNC_PPCF128] = "truncl";
164 Names[RTLIB::RINT_F32] = "rintf";
165 Names[RTLIB::RINT_F64] = "rint";
166 Names[RTLIB::RINT_F80] = "rintl";
167 Names[RTLIB::RINT_PPCF128] = "rintl";
168 Names[RTLIB::NEARBYINT_F32] = "nearbyintf";
169 Names[RTLIB::NEARBYINT_F64] = "nearbyint";
170 Names[RTLIB::NEARBYINT_F80] = "nearbyintl";
171 Names[RTLIB::NEARBYINT_PPCF128] = "nearbyintl";
172 Names[RTLIB::FLOOR_F32] = "floorf";
173 Names[RTLIB::FLOOR_F64] = "floor";
174 Names[RTLIB::FLOOR_F80] = "floorl";
175 Names[RTLIB::FLOOR_PPCF128] = "floorl";
Duncan Sandsd2c817e2010-03-14 21:08:40 +0000176 Names[RTLIB::COPYSIGN_F32] = "copysignf";
177 Names[RTLIB::COPYSIGN_F64] = "copysign";
178 Names[RTLIB::COPYSIGN_F80] = "copysignl";
179 Names[RTLIB::COPYSIGN_PPCF128] = "copysignl";
Evan Cheng56966222007-01-12 02:11:51 +0000180 Names[RTLIB::FPEXT_F32_F64] = "__extendsfdf2";
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000181 Names[RTLIB::FPEXT_F16_F32] = "__gnu_h2f_ieee";
182 Names[RTLIB::FPROUND_F32_F16] = "__gnu_f2h_ieee";
Evan Cheng56966222007-01-12 02:11:51 +0000183 Names[RTLIB::FPROUND_F64_F32] = "__truncdfsf2";
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000184 Names[RTLIB::FPROUND_F80_F32] = "__truncxfsf2";
185 Names[RTLIB::FPROUND_PPCF128_F32] = "__trunctfsf2";
186 Names[RTLIB::FPROUND_F80_F64] = "__truncxfdf2";
187 Names[RTLIB::FPROUND_PPCF128_F64] = "__trunctfdf2";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000188 Names[RTLIB::FPTOSINT_F32_I8] = "__fixsfqi";
189 Names[RTLIB::FPTOSINT_F32_I16] = "__fixsfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000190 Names[RTLIB::FPTOSINT_F32_I32] = "__fixsfsi";
191 Names[RTLIB::FPTOSINT_F32_I64] = "__fixsfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000192 Names[RTLIB::FPTOSINT_F32_I128] = "__fixsfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000193 Names[RTLIB::FPTOSINT_F64_I8] = "__fixdfqi";
194 Names[RTLIB::FPTOSINT_F64_I16] = "__fixdfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000195 Names[RTLIB::FPTOSINT_F64_I32] = "__fixdfsi";
196 Names[RTLIB::FPTOSINT_F64_I64] = "__fixdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000197 Names[RTLIB::FPTOSINT_F64_I128] = "__fixdfti";
Duncan Sandsbe1ad4d2008-07-10 15:33:02 +0000198 Names[RTLIB::FPTOSINT_F80_I32] = "__fixxfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000199 Names[RTLIB::FPTOSINT_F80_I64] = "__fixxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000200 Names[RTLIB::FPTOSINT_F80_I128] = "__fixxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000201 Names[RTLIB::FPTOSINT_PPCF128_I32] = "__fixtfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000202 Names[RTLIB::FPTOSINT_PPCF128_I64] = "__fixtfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000203 Names[RTLIB::FPTOSINT_PPCF128_I128] = "__fixtfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000204 Names[RTLIB::FPTOUINT_F32_I8] = "__fixunssfqi";
205 Names[RTLIB::FPTOUINT_F32_I16] = "__fixunssfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000206 Names[RTLIB::FPTOUINT_F32_I32] = "__fixunssfsi";
207 Names[RTLIB::FPTOUINT_F32_I64] = "__fixunssfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000208 Names[RTLIB::FPTOUINT_F32_I128] = "__fixunssfti";
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000209 Names[RTLIB::FPTOUINT_F64_I8] = "__fixunsdfqi";
210 Names[RTLIB::FPTOUINT_F64_I16] = "__fixunsdfhi";
Evan Cheng56966222007-01-12 02:11:51 +0000211 Names[RTLIB::FPTOUINT_F64_I32] = "__fixunsdfsi";
212 Names[RTLIB::FPTOUINT_F64_I64] = "__fixunsdfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000213 Names[RTLIB::FPTOUINT_F64_I128] = "__fixunsdfti";
Dale Johannesen161e8972007-10-05 20:04:43 +0000214 Names[RTLIB::FPTOUINT_F80_I32] = "__fixunsxfsi";
215 Names[RTLIB::FPTOUINT_F80_I64] = "__fixunsxfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000216 Names[RTLIB::FPTOUINT_F80_I128] = "__fixunsxfti";
Duncan Sands041cde22008-06-25 20:24:48 +0000217 Names[RTLIB::FPTOUINT_PPCF128_I32] = "__fixunstfsi";
Dale Johannesen161e8972007-10-05 20:04:43 +0000218 Names[RTLIB::FPTOUINT_PPCF128_I64] = "__fixunstfdi";
Dan Gohmana2e94852008-03-10 23:03:31 +0000219 Names[RTLIB::FPTOUINT_PPCF128_I128] = "__fixunstfti";
Evan Cheng56966222007-01-12 02:11:51 +0000220 Names[RTLIB::SINTTOFP_I32_F32] = "__floatsisf";
221 Names[RTLIB::SINTTOFP_I32_F64] = "__floatsidf";
Duncan Sands9bed0f52008-07-11 16:57:02 +0000222 Names[RTLIB::SINTTOFP_I32_F80] = "__floatsixf";
223 Names[RTLIB::SINTTOFP_I32_PPCF128] = "__floatsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000224 Names[RTLIB::SINTTOFP_I64_F32] = "__floatdisf";
225 Names[RTLIB::SINTTOFP_I64_F64] = "__floatdidf";
Dale Johannesen161e8972007-10-05 20:04:43 +0000226 Names[RTLIB::SINTTOFP_I64_F80] = "__floatdixf";
227 Names[RTLIB::SINTTOFP_I64_PPCF128] = "__floatditf";
Dan Gohmand91446d2008-03-05 01:08:17 +0000228 Names[RTLIB::SINTTOFP_I128_F32] = "__floattisf";
229 Names[RTLIB::SINTTOFP_I128_F64] = "__floattidf";
230 Names[RTLIB::SINTTOFP_I128_F80] = "__floattixf";
231 Names[RTLIB::SINTTOFP_I128_PPCF128] = "__floattitf";
Evan Cheng56966222007-01-12 02:11:51 +0000232 Names[RTLIB::UINTTOFP_I32_F32] = "__floatunsisf";
233 Names[RTLIB::UINTTOFP_I32_F64] = "__floatunsidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000234 Names[RTLIB::UINTTOFP_I32_F80] = "__floatunsixf";
235 Names[RTLIB::UINTTOFP_I32_PPCF128] = "__floatunsitf";
Evan Cheng56966222007-01-12 02:11:51 +0000236 Names[RTLIB::UINTTOFP_I64_F32] = "__floatundisf";
237 Names[RTLIB::UINTTOFP_I64_F64] = "__floatundidf";
Duncan Sandsac6cece2008-07-11 17:00:14 +0000238 Names[RTLIB::UINTTOFP_I64_F80] = "__floatundixf";
239 Names[RTLIB::UINTTOFP_I64_PPCF128] = "__floatunditf";
240 Names[RTLIB::UINTTOFP_I128_F32] = "__floatuntisf";
241 Names[RTLIB::UINTTOFP_I128_F64] = "__floatuntidf";
242 Names[RTLIB::UINTTOFP_I128_F80] = "__floatuntixf";
243 Names[RTLIB::UINTTOFP_I128_PPCF128] = "__floatuntitf";
Evan Cheng56966222007-01-12 02:11:51 +0000244 Names[RTLIB::OEQ_F32] = "__eqsf2";
245 Names[RTLIB::OEQ_F64] = "__eqdf2";
246 Names[RTLIB::UNE_F32] = "__nesf2";
247 Names[RTLIB::UNE_F64] = "__nedf2";
248 Names[RTLIB::OGE_F32] = "__gesf2";
249 Names[RTLIB::OGE_F64] = "__gedf2";
250 Names[RTLIB::OLT_F32] = "__ltsf2";
251 Names[RTLIB::OLT_F64] = "__ltdf2";
252 Names[RTLIB::OLE_F32] = "__lesf2";
253 Names[RTLIB::OLE_F64] = "__ledf2";
254 Names[RTLIB::OGT_F32] = "__gtsf2";
255 Names[RTLIB::OGT_F64] = "__gtdf2";
256 Names[RTLIB::UO_F32] = "__unordsf2";
257 Names[RTLIB::UO_F64] = "__unorddf2";
Evan Chengd385fd62007-01-31 09:29:11 +0000258 Names[RTLIB::O_F32] = "__unordsf2";
259 Names[RTLIB::O_F64] = "__unorddf2";
Sanjiv Guptaa114baa2009-07-30 09:12:56 +0000260 Names[RTLIB::MEMCPY] = "memcpy";
261 Names[RTLIB::MEMMOVE] = "memmove";
262 Names[RTLIB::MEMSET] = "memset";
Duncan Sandsb0f1e172009-05-22 20:36:31 +0000263 Names[RTLIB::UNWIND_RESUME] = "_Unwind_Resume";
Evan Chengd385fd62007-01-31 09:29:11 +0000264}
265
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000266/// InitLibcallCallingConvs - Set default libcall CallingConvs.
267///
268static void InitLibcallCallingConvs(CallingConv::ID *CCs) {
269 for (int i = 0; i < RTLIB::UNKNOWN_LIBCALL; ++i) {
270 CCs[i] = CallingConv::C;
271 }
272}
273
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000274/// getFPEXT - Return the FPEXT_*_* value for the given types, or
275/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000276RTLIB::Libcall RTLIB::getFPEXT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000277 if (OpVT == MVT::f32) {
278 if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000279 return FPEXT_F32_F64;
280 }
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000281
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000282 return UNKNOWN_LIBCALL;
283}
284
285/// getFPROUND - Return the FPROUND_*_* value for the given types, or
286/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000287RTLIB::Libcall RTLIB::getFPROUND(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000288 if (RetVT == MVT::f32) {
289 if (OpVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000290 return FPROUND_F64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000291 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000292 return FPROUND_F80_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000294 return FPROUND_PPCF128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000295 } else if (RetVT == MVT::f64) {
296 if (OpVT == MVT::f80)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000297 return FPROUND_F80_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 if (OpVT == MVT::ppcf128)
Bruno Cardoso Lopese36bfe62008-08-07 19:01:24 +0000299 return FPROUND_PPCF128_F64;
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000300 }
Anton Korobeynikov927411b2010-03-14 18:42:24 +0000301
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000302 return UNKNOWN_LIBCALL;
303}
304
305/// getFPTOSINT - Return the FPTOSINT_*_* value for the given types, or
306/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000307RTLIB::Libcall RTLIB::getFPTOSINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 if (OpVT == MVT::f32) {
309 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000310 return FPTOSINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000311 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000312 return FPTOSINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000314 return FPTOSINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000315 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000316 return FPTOSINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000317 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000318 return FPTOSINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 } else if (OpVT == MVT::f64) {
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000320 if (RetVT == MVT::i8)
321 return FPTOSINT_F64_I8;
322 if (RetVT == MVT::i16)
323 return FPTOSINT_F64_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000325 return FPTOSINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000327 return FPTOSINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000329 return FPTOSINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 } else if (OpVT == MVT::f80) {
331 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000332 return FPTOSINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000334 return FPTOSINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000336 return FPTOSINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000337 } else if (OpVT == MVT::ppcf128) {
338 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000339 return FPTOSINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000341 return FPTOSINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000342 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000343 return FPTOSINT_PPCF128_I128;
344 }
345 return UNKNOWN_LIBCALL;
346}
347
348/// getFPTOUINT - Return the FPTOUINT_*_* value for the given types, or
349/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000350RTLIB::Libcall RTLIB::getFPTOUINT(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 if (OpVT == MVT::f32) {
352 if (RetVT == MVT::i8)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000353 return FPTOUINT_F32_I8;
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 if (RetVT == MVT::i16)
Sanjiv Gupta8aa207e2009-06-16 09:03:58 +0000355 return FPTOUINT_F32_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000357 return FPTOUINT_F32_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000358 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000359 return FPTOUINT_F32_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000361 return FPTOUINT_F32_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 } else if (OpVT == MVT::f64) {
Anton Korobeynikovde0118c2010-03-26 21:32:14 +0000363 if (RetVT == MVT::i8)
364 return FPTOUINT_F64_I8;
365 if (RetVT == MVT::i16)
366 return FPTOUINT_F64_I16;
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000368 return FPTOUINT_F64_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000370 return FPTOUINT_F64_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000372 return FPTOUINT_F64_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000373 } else if (OpVT == MVT::f80) {
374 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000375 return FPTOUINT_F80_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000377 return FPTOUINT_F80_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000379 return FPTOUINT_F80_I128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 } else if (OpVT == MVT::ppcf128) {
381 if (RetVT == MVT::i32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000382 return FPTOUINT_PPCF128_I32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000383 if (RetVT == MVT::i64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000384 return FPTOUINT_PPCF128_I64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 if (RetVT == MVT::i128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000386 return FPTOUINT_PPCF128_I128;
387 }
388 return UNKNOWN_LIBCALL;
389}
390
391/// getSINTTOFP - Return the SINTTOFP_*_* value for the given types, or
392/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000393RTLIB::Libcall RTLIB::getSINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 if (OpVT == MVT::i32) {
395 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000396 return SINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000398 return SINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000400 return SINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000402 return SINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000403 } else if (OpVT == MVT::i64) {
404 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000405 return SINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000406 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000407 return SINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000408 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000409 return SINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000410 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000411 return SINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 } else if (OpVT == MVT::i128) {
413 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000414 return SINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000415 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000416 return SINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000418 return SINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000419 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000420 return SINTTOFP_I128_PPCF128;
421 }
422 return UNKNOWN_LIBCALL;
423}
424
425/// getUINTTOFP - Return the UINTTOFP_*_* value for the given types, or
426/// UNKNOWN_LIBCALL if there is none.
Owen Andersone50ed302009-08-10 22:56:29 +0000427RTLIB::Libcall RTLIB::getUINTTOFP(EVT OpVT, EVT RetVT) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000428 if (OpVT == MVT::i32) {
429 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000430 return UINTTOFP_I32_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000431 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000432 return UINTTOFP_I32_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000434 return UINTTOFP_I32_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000435 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000436 return UINTTOFP_I32_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000437 } else if (OpVT == MVT::i64) {
438 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000439 return UINTTOFP_I64_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000441 return UINTTOFP_I64_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000443 return UINTTOFP_I64_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000444 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000445 return UINTTOFP_I64_PPCF128;
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 } else if (OpVT == MVT::i128) {
447 if (RetVT == MVT::f32)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000448 return UINTTOFP_I128_F32;
Owen Anderson825b72b2009-08-11 20:47:22 +0000449 else if (RetVT == MVT::f64)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000450 return UINTTOFP_I128_F64;
Owen Anderson825b72b2009-08-11 20:47:22 +0000451 else if (RetVT == MVT::f80)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000452 return UINTTOFP_I128_F80;
Owen Anderson825b72b2009-08-11 20:47:22 +0000453 else if (RetVT == MVT::ppcf128)
Duncan Sandsb2ff8852008-07-17 02:36:29 +0000454 return UINTTOFP_I128_PPCF128;
455 }
456 return UNKNOWN_LIBCALL;
457}
458
Evan Chengd385fd62007-01-31 09:29:11 +0000459/// InitCmpLibcallCCs - Set default comparison libcall CC.
460///
461static void InitCmpLibcallCCs(ISD::CondCode *CCs) {
462 memset(CCs, ISD::SETCC_INVALID, sizeof(ISD::CondCode)*RTLIB::UNKNOWN_LIBCALL);
463 CCs[RTLIB::OEQ_F32] = ISD::SETEQ;
464 CCs[RTLIB::OEQ_F64] = ISD::SETEQ;
465 CCs[RTLIB::UNE_F32] = ISD::SETNE;
466 CCs[RTLIB::UNE_F64] = ISD::SETNE;
467 CCs[RTLIB::OGE_F32] = ISD::SETGE;
468 CCs[RTLIB::OGE_F64] = ISD::SETGE;
469 CCs[RTLIB::OLT_F32] = ISD::SETLT;
470 CCs[RTLIB::OLT_F64] = ISD::SETLT;
471 CCs[RTLIB::OLE_F32] = ISD::SETLE;
472 CCs[RTLIB::OLE_F64] = ISD::SETLE;
473 CCs[RTLIB::OGT_F32] = ISD::SETGT;
474 CCs[RTLIB::OGT_F64] = ISD::SETGT;
475 CCs[RTLIB::UO_F32] = ISD::SETNE;
476 CCs[RTLIB::UO_F64] = ISD::SETNE;
477 CCs[RTLIB::O_F32] = ISD::SETEQ;
478 CCs[RTLIB::O_F64] = ISD::SETEQ;
Evan Cheng56966222007-01-12 02:11:51 +0000479}
480
Chris Lattnerf0144122009-07-28 03:13:23 +0000481/// NOTE: The constructor takes ownership of TLOF.
Dan Gohmanf0757b02010-04-21 01:34:56 +0000482TargetLowering::TargetLowering(const TargetMachine &tm,
483 const TargetLoweringObjectFile *tlof)
Chris Lattnerf0144122009-07-28 03:13:23 +0000484 : TM(tm), TD(TM.getTargetData()), TLOF(*tlof) {
Chris Lattnercba82f92005-01-16 07:28:11 +0000485 // All operations default to being supported.
486 memset(OpActions, 0, sizeof(OpActions));
Evan Cheng03294662008-10-14 21:26:46 +0000487 memset(LoadExtActions, 0, sizeof(LoadExtActions));
Chris Lattnerddf89562008-01-17 19:59:44 +0000488 memset(TruncStoreActions, 0, sizeof(TruncStoreActions));
Chris Lattnerc9133f92008-01-18 19:36:20 +0000489 memset(IndexedModeActions, 0, sizeof(IndexedModeActions));
Evan Cheng7f042682008-10-15 02:05:31 +0000490 memset(CondCodeActions, 0, sizeof(CondCodeActions));
Dan Gohman93f81e22007-07-09 20:49:44 +0000491
Chris Lattner1a3048b2007-12-22 20:47:56 +0000492 // Set default actions for various operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000493 for (unsigned VT = 0; VT != (unsigned)MVT::LAST_VALUETYPE; ++VT) {
Chris Lattner1a3048b2007-12-22 20:47:56 +0000494 // Default all indexed load / store to expand.
Evan Cheng5ff839f2006-11-09 18:56:43 +0000495 for (unsigned IM = (unsigned)ISD::PRE_INC;
496 IM != (unsigned)ISD::LAST_INDEXED_MODE; ++IM) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000497 setIndexedLoadAction(IM, (MVT::SimpleValueType)VT, Expand);
498 setIndexedStoreAction(IM, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000499 }
Chris Lattner1a3048b2007-12-22 20:47:56 +0000500
501 // These operations default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000502 setOperationAction(ISD::FGETSIGN, (MVT::SimpleValueType)VT, Expand);
503 setOperationAction(ISD::CONCAT_VECTORS, (MVT::SimpleValueType)VT, Expand);
Evan Cheng5ff839f2006-11-09 18:56:43 +0000504 }
Evan Chengd2cde682008-03-10 19:38:10 +0000505
506 // Most targets ignore the @llvm.prefetch intrinsic.
Owen Anderson825b72b2009-08-11 20:47:22 +0000507 setOperationAction(ISD::PREFETCH, MVT::Other, Expand);
Nate Begemane1795842008-02-14 08:57:00 +0000508
509 // ConstantFP nodes default to expand. Targets can either change this to
Evan Chengeb2f9692009-10-27 19:56:55 +0000510 // Legal, in which case all fp constants are legal, or use isFPImmLegal()
Nate Begemane1795842008-02-14 08:57:00 +0000511 // to optimize expansions for certain constants.
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::ConstantFP, MVT::f32, Expand);
513 setOperationAction(ISD::ConstantFP, MVT::f64, Expand);
514 setOperationAction(ISD::ConstantFP, MVT::f80, Expand);
Chris Lattner310968c2005-01-07 07:44:53 +0000515
Dale Johannesen0bb41602008-09-22 21:57:32 +0000516 // These library functions default to expand.
Owen Anderson825b72b2009-08-11 20:47:22 +0000517 setOperationAction(ISD::FLOG , MVT::f64, Expand);
518 setOperationAction(ISD::FLOG2, MVT::f64, Expand);
519 setOperationAction(ISD::FLOG10,MVT::f64, Expand);
520 setOperationAction(ISD::FEXP , MVT::f64, Expand);
521 setOperationAction(ISD::FEXP2, MVT::f64, Expand);
522 setOperationAction(ISD::FLOG , MVT::f32, Expand);
523 setOperationAction(ISD::FLOG2, MVT::f32, Expand);
524 setOperationAction(ISD::FLOG10,MVT::f32, Expand);
525 setOperationAction(ISD::FEXP , MVT::f32, Expand);
526 setOperationAction(ISD::FEXP2, MVT::f32, Expand);
Dale Johannesen0bb41602008-09-22 21:57:32 +0000527
Chris Lattner41bab0b2008-01-15 21:58:08 +0000528 // Default ISD::TRAP to expand (which turns it into abort).
Owen Anderson825b72b2009-08-11 20:47:22 +0000529 setOperationAction(ISD::TRAP, MVT::Other, Expand);
Chris Lattner41bab0b2008-01-15 21:58:08 +0000530
Owen Andersona69571c2006-05-03 01:29:57 +0000531 IsLittleEndian = TD->isLittleEndian();
Owen Anderson1d0be152009-08-13 21:58:54 +0000532 ShiftAmountTy = PointerTy = MVT::getIntegerVT(8*TD->getPointerSize());
Owen Anderson825b72b2009-08-11 20:47:22 +0000533 memset(RegClassForVT, 0,MVT::LAST_VALUETYPE*sizeof(TargetRegisterClass*));
Owen Anderson718cb662007-09-07 04:06:50 +0000534 memset(TargetDAGCombineArray, 0, array_lengthof(TargetDAGCombineArray));
Evan Chenga03a5dc2006-02-14 08:38:30 +0000535 maxStoresPerMemset = maxStoresPerMemcpy = maxStoresPerMemmove = 8;
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000536 benefitFromCodePlacementOpt = false;
Anton Korobeynikovd27a2582006-12-10 23:12:42 +0000537 UseUnderscoreSetJmp = false;
538 UseUnderscoreLongJmp = false;
Chris Lattner66180392007-02-25 01:28:05 +0000539 SelectIsExpensive = false;
Nate Begeman405e3ec2005-10-21 00:02:42 +0000540 IntDivIsCheap = false;
541 Pow2DivIsCheap = false;
Chris Lattneree4a7652006-01-25 18:57:15 +0000542 StackPointerRegisterToSaveRestore = 0;
Jim Laskey9bb3c932007-02-22 18:04:49 +0000543 ExceptionPointerRegister = 0;
544 ExceptionSelectorRegister = 0;
Duncan Sands03228082008-11-23 15:47:28 +0000545 BooleanContents = UndefinedBooleanContent;
Evan Cheng211ffa12010-05-19 20:19:50 +0000546 SchedPreferenceInfo = Sched::Latency;
Chris Lattner7acf5f32006-09-05 17:39:15 +0000547 JumpBufSize = 0;
Duraid Madina0c9e0ff2006-09-04 07:44:11 +0000548 JumpBufAlignment = 0;
Evan Chengd60483e2007-05-16 23:45:53 +0000549 IfCvtBlockSizeLimit = 2;
Evan Chengfb8075d2008-02-28 00:43:03 +0000550 IfCvtDupBlockSizeLimit = 0;
551 PrefLoopAlignment = 0;
Evan Cheng56966222007-01-12 02:11:51 +0000552
553 InitLibcallNames(LibcallRoutineNames);
Evan Chengd385fd62007-01-31 09:29:11 +0000554 InitCmpLibcallCCs(CmpLibcallCCs);
Anton Korobeynikov72977a42009-08-14 20:10:52 +0000555 InitLibcallCallingConvs(LibcallCallingConvs);
Chris Lattner310968c2005-01-07 07:44:53 +0000556}
557
Chris Lattnerf0144122009-07-28 03:13:23 +0000558TargetLowering::~TargetLowering() {
559 delete &TLOF;
560}
Chris Lattnercba82f92005-01-16 07:28:11 +0000561
Mon P Wangf7ea6c32010-02-10 23:37:45 +0000562/// canOpTrap - Returns true if the operation can trap for the value type.
563/// VT must be a legal type.
564bool TargetLowering::canOpTrap(unsigned Op, EVT VT) const {
565 assert(isTypeLegal(VT));
566 switch (Op) {
567 default:
568 return false;
569 case ISD::FDIV:
570 case ISD::FREM:
571 case ISD::SDIV:
572 case ISD::UDIV:
573 case ISD::SREM:
574 case ISD::UREM:
575 return true;
576 }
577}
578
579
Owen Anderson23b9b192009-08-12 00:36:31 +0000580static unsigned getVectorTypeBreakdownMVT(MVT VT, MVT &IntermediateVT,
581 unsigned &NumIntermediates,
582 EVT &RegisterVT,
583 TargetLowering* TLI) {
584 // Figure out the right, legal destination reg to copy into.
585 unsigned NumElts = VT.getVectorNumElements();
586 MVT EltTy = VT.getVectorElementType();
587
588 unsigned NumVectorRegs = 1;
589
590 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
591 // could break down into LHS/RHS like LegalizeDAG does.
592 if (!isPowerOf2_32(NumElts)) {
593 NumVectorRegs = NumElts;
594 NumElts = 1;
595 }
596
597 // Divide the input until we get to a supported size. This will always
598 // end with a scalar if the target doesn't support vectors.
599 while (NumElts > 1 && !TLI->isTypeLegal(MVT::getVectorVT(EltTy, NumElts))) {
600 NumElts >>= 1;
601 NumVectorRegs <<= 1;
602 }
603
604 NumIntermediates = NumVectorRegs;
605
606 MVT NewVT = MVT::getVectorVT(EltTy, NumElts);
607 if (!TLI->isTypeLegal(NewVT))
608 NewVT = EltTy;
609 IntermediateVT = NewVT;
610
611 EVT DestVT = TLI->getRegisterType(NewVT);
612 RegisterVT = DestVT;
613 if (EVT(DestVT).bitsLT(NewVT)) {
614 // Value is expanded, e.g. i64 -> i16.
615 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
616 } else {
617 // Otherwise, promotion or legal types use the same number of registers as
618 // the vector decimated to the appropriate level.
619 return NumVectorRegs;
620 }
621
622 return 1;
623}
624
Chris Lattner310968c2005-01-07 07:44:53 +0000625/// computeRegisterProperties - Once all of the register classes are added,
626/// this allows us to compute derived properties we expose.
627void TargetLowering::computeRegisterProperties() {
Owen Anderson825b72b2009-08-11 20:47:22 +0000628 assert(MVT::LAST_VALUETYPE <= MVT::MAX_ALLOWED_VALUETYPE &&
Chris Lattnerbb97d812005-01-16 01:10:58 +0000629 "Too many value types for ValueTypeActions to hold!");
630
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000631 // Everything defaults to needing one register.
Owen Anderson825b72b2009-08-11 20:47:22 +0000632 for (unsigned i = 0; i != MVT::LAST_VALUETYPE; ++i) {
Dan Gohmanb9f10192007-06-21 14:42:22 +0000633 NumRegistersForVT[i] = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000634 RegisterTypeForVT[i] = TransformToType[i] = (MVT::SimpleValueType)i;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000635 }
636 // ...except isVoid, which doesn't need any registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000637 NumRegistersForVT[MVT::isVoid] = 0;
Misha Brukmanf976c852005-04-21 22:55:34 +0000638
Chris Lattner310968c2005-01-07 07:44:53 +0000639 // Find the largest integer register class.
Owen Anderson825b72b2009-08-11 20:47:22 +0000640 unsigned LargestIntReg = MVT::LAST_INTEGER_VALUETYPE;
Chris Lattner310968c2005-01-07 07:44:53 +0000641 for (; RegClassForVT[LargestIntReg] == 0; --LargestIntReg)
Owen Anderson825b72b2009-08-11 20:47:22 +0000642 assert(LargestIntReg != MVT::i1 && "No integer registers defined!");
Chris Lattner310968c2005-01-07 07:44:53 +0000643
644 // Every integer value type larger than this largest register takes twice as
645 // many registers to represent as the previous ValueType.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000646 for (unsigned ExpandedReg = LargestIntReg + 1; ; ++ExpandedReg) {
Dan Gohman8a55ce42009-09-23 21:02:20 +0000647 EVT ExpandedVT = (MVT::SimpleValueType)ExpandedReg;
648 if (!ExpandedVT.isInteger())
Duncan Sands83ec4b62008-06-06 12:08:01 +0000649 break;
Dan Gohmanb9f10192007-06-21 14:42:22 +0000650 NumRegistersForVT[ExpandedReg] = 2*NumRegistersForVT[ExpandedReg-1];
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 RegisterTypeForVT[ExpandedReg] = (MVT::SimpleValueType)LargestIntReg;
652 TransformToType[ExpandedReg] = (MVT::SimpleValueType)(ExpandedReg - 1);
Dan Gohman8a55ce42009-09-23 21:02:20 +0000653 ValueTypeActions.setTypeAction(ExpandedVT, Expand);
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000654 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000655
656 // Inspect all of the ValueType's smaller than the largest integer
657 // register to see which ones need promotion.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000658 unsigned LegalIntReg = LargestIntReg;
659 for (unsigned IntReg = LargestIntReg - 1;
Owen Anderson825b72b2009-08-11 20:47:22 +0000660 IntReg >= (unsigned)MVT::i1; --IntReg) {
661 EVT IVT = (MVT::SimpleValueType)IntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000662 if (isTypeLegal(IVT)) {
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000663 LegalIntReg = IntReg;
664 } else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000665 RegisterTypeForVT[IntReg] = TransformToType[IntReg] =
Owen Anderson825b72b2009-08-11 20:47:22 +0000666 (MVT::SimpleValueType)LegalIntReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000667 ValueTypeActions.setTypeAction(IVT, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000668 }
669 }
670
Dale Johannesen161e8972007-10-05 20:04:43 +0000671 // ppcf128 type is really two f64's.
Owen Anderson825b72b2009-08-11 20:47:22 +0000672 if (!isTypeLegal(MVT::ppcf128)) {
673 NumRegistersForVT[MVT::ppcf128] = 2*NumRegistersForVT[MVT::f64];
674 RegisterTypeForVT[MVT::ppcf128] = MVT::f64;
675 TransformToType[MVT::ppcf128] = MVT::f64;
676 ValueTypeActions.setTypeAction(MVT::ppcf128, Expand);
Dale Johannesen161e8972007-10-05 20:04:43 +0000677 }
678
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000679 // Decide how to handle f64. If the target does not have native f64 support,
680 // expand it to i64 and we will be generating soft float library calls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000681 if (!isTypeLegal(MVT::f64)) {
682 NumRegistersForVT[MVT::f64] = NumRegistersForVT[MVT::i64];
683 RegisterTypeForVT[MVT::f64] = RegisterTypeForVT[MVT::i64];
684 TransformToType[MVT::f64] = MVT::i64;
685 ValueTypeActions.setTypeAction(MVT::f64, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000686 }
687
688 // Decide how to handle f32. If the target does not have native support for
689 // f32, promote it to f64 if it is legal. Otherwise, expand it to i32.
Owen Anderson825b72b2009-08-11 20:47:22 +0000690 if (!isTypeLegal(MVT::f32)) {
691 if (isTypeLegal(MVT::f64)) {
692 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::f64];
693 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::f64];
694 TransformToType[MVT::f32] = MVT::f64;
695 ValueTypeActions.setTypeAction(MVT::f32, Promote);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000696 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000697 NumRegistersForVT[MVT::f32] = NumRegistersForVT[MVT::i32];
698 RegisterTypeForVT[MVT::f32] = RegisterTypeForVT[MVT::i32];
699 TransformToType[MVT::f32] = MVT::i32;
700 ValueTypeActions.setTypeAction(MVT::f32, Expand);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000701 }
Evan Cheng1a8f1fe2006-12-09 02:42:38 +0000702 }
Nate Begeman4ef3b812005-11-22 01:29:36 +0000703
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000704 // Loop over all of the vector value types to see which need transformations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000705 for (unsigned i = MVT::FIRST_VECTOR_VALUETYPE;
706 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000707 MVT VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000708 if (!isTypeLegal(VT)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000709 MVT IntermediateVT;
710 EVT RegisterVT;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000711 unsigned NumIntermediates;
712 NumRegistersForVT[i] =
Owen Anderson23b9b192009-08-12 00:36:31 +0000713 getVectorTypeBreakdownMVT(VT, IntermediateVT, NumIntermediates,
714 RegisterVT, this);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000715 RegisterTypeForVT[i] = RegisterVT;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000716
717 // Determine if there is a legal wider type.
718 bool IsLegalWiderType = false;
Owen Andersone50ed302009-08-10 22:56:29 +0000719 EVT EltVT = VT.getVectorElementType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000720 unsigned NElts = VT.getVectorNumElements();
Owen Anderson825b72b2009-08-11 20:47:22 +0000721 for (unsigned nVT = i+1; nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
722 EVT SVT = (MVT::SimpleValueType)nVT;
Dale Johannesen76090172010-04-20 22:34:09 +0000723 if (isTypeSynthesizable(SVT) && SVT.getVectorElementType() == EltVT &&
Mon P Wang6fb474b2010-01-24 00:24:43 +0000724 SVT.getVectorNumElements() > NElts && NElts != 1) {
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000725 TransformToType[i] = SVT;
726 ValueTypeActions.setTypeAction(VT, Promote);
727 IsLegalWiderType = true;
728 break;
729 }
730 }
731 if (!IsLegalWiderType) {
Owen Andersone50ed302009-08-10 22:56:29 +0000732 EVT NVT = VT.getPow2VectorType();
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000733 if (NVT == VT) {
734 // Type is already a power of 2. The default action is to split.
Owen Anderson825b72b2009-08-11 20:47:22 +0000735 TransformToType[i] = MVT::Other;
Mon P Wang87c8a8f2008-12-18 20:03:17 +0000736 ValueTypeActions.setTypeAction(VT, Expand);
737 } else {
738 TransformToType[i] = NVT;
739 ValueTypeActions.setTypeAction(VT, Promote);
740 }
741 }
Dan Gohman7f321562007-06-25 16:23:39 +0000742 }
Chris Lattner3a5935842006-03-16 19:50:01 +0000743 }
Chris Lattnerbb97d812005-01-16 01:10:58 +0000744}
Chris Lattnercba82f92005-01-16 07:28:11 +0000745
Evan Cheng72261582005-12-20 06:22:03 +0000746const char *TargetLowering::getTargetNodeName(unsigned Opcode) const {
747 return NULL;
748}
Evan Cheng3a03ebb2005-12-21 23:05:39 +0000749
Scott Michel5b8f82e2008-03-10 15:42:14 +0000750
Owen Anderson825b72b2009-08-11 20:47:22 +0000751MVT::SimpleValueType TargetLowering::getSetCCResultType(EVT VT) const {
Owen Anderson1d0be152009-08-13 21:58:54 +0000752 return PointerTy.SimpleTy;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000753}
754
Sanjiv Gupta8f17a362009-12-28 02:40:33 +0000755MVT::SimpleValueType TargetLowering::getCmpLibcallReturnType() const {
756 return MVT::i32; // return the default value
757}
758
Dan Gohman7f321562007-06-25 16:23:39 +0000759/// getVectorTypeBreakdown - Vector types are broken down into some number of
Owen Anderson825b72b2009-08-11 20:47:22 +0000760/// legal first class types. For example, MVT::v8f32 maps to 2 MVT::v4f32
761/// with Altivec or SSE1, or 8 promoted MVT::f64 values with the X86 FP stack.
762/// Similarly, MVT::v2i64 turns into 4 MVT::i32 values with both PPC and X86.
Chris Lattnerdc879292006-03-31 00:28:56 +0000763///
Dan Gohman7f321562007-06-25 16:23:39 +0000764/// This method returns the number of registers needed, and the VT for each
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000765/// register. It also returns the VT and quantity of the intermediate values
766/// before they are promoted/expanded.
Chris Lattnerdc879292006-03-31 00:28:56 +0000767///
Owen Anderson23b9b192009-08-12 00:36:31 +0000768unsigned TargetLowering::getVectorTypeBreakdown(LLVMContext &Context, EVT VT,
Owen Andersone50ed302009-08-10 22:56:29 +0000769 EVT &IntermediateVT,
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000770 unsigned &NumIntermediates,
Owen Anderson23b9b192009-08-12 00:36:31 +0000771 EVT &RegisterVT) const {
Chris Lattnerdc879292006-03-31 00:28:56 +0000772 // Figure out the right, legal destination reg to copy into.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000773 unsigned NumElts = VT.getVectorNumElements();
Owen Andersone50ed302009-08-10 22:56:29 +0000774 EVT EltTy = VT.getVectorElementType();
Chris Lattnerdc879292006-03-31 00:28:56 +0000775
776 unsigned NumVectorRegs = 1;
777
Nate Begemand73ab882007-11-27 19:28:48 +0000778 // FIXME: We don't support non-power-of-2-sized vectors for now. Ideally we
779 // could break down into LHS/RHS like LegalizeDAG does.
780 if (!isPowerOf2_32(NumElts)) {
781 NumVectorRegs = NumElts;
782 NumElts = 1;
783 }
784
Chris Lattnerdc879292006-03-31 00:28:56 +0000785 // Divide the input until we get to a supported size. This will always
786 // end with a scalar if the target doesn't support vectors.
Owen Anderson23b9b192009-08-12 00:36:31 +0000787 while (NumElts > 1 && !isTypeLegal(
788 EVT::getVectorVT(Context, EltTy, NumElts))) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000789 NumElts >>= 1;
790 NumVectorRegs <<= 1;
791 }
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000792
793 NumIntermediates = NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000794
Owen Anderson23b9b192009-08-12 00:36:31 +0000795 EVT NewVT = EVT::getVectorVT(Context, EltTy, NumElts);
Dan Gohman7f321562007-06-25 16:23:39 +0000796 if (!isTypeLegal(NewVT))
797 NewVT = EltTy;
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000798 IntermediateVT = NewVT;
Chris Lattnerdc879292006-03-31 00:28:56 +0000799
Owen Anderson23b9b192009-08-12 00:36:31 +0000800 EVT DestVT = getRegisterType(Context, NewVT);
Dan Gohmanb6f5b002007-06-28 23:29:44 +0000801 RegisterVT = DestVT;
Duncan Sands8e4eb092008-06-08 20:54:56 +0000802 if (DestVT.bitsLT(NewVT)) {
Chris Lattnerdc879292006-03-31 00:28:56 +0000803 // Value is expanded, e.g. i64 -> i16.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000804 return NumVectorRegs*(NewVT.getSizeInBits()/DestVT.getSizeInBits());
Chris Lattnerdc879292006-03-31 00:28:56 +0000805 } else {
806 // Otherwise, promotion or legal types use the same number of registers as
807 // the vector decimated to the appropriate level.
Chris Lattner79227e22006-03-31 00:46:36 +0000808 return NumVectorRegs;
Chris Lattnerdc879292006-03-31 00:28:56 +0000809 }
810
Evan Chenge9b3da12006-05-17 18:10:06 +0000811 return 1;
Chris Lattnerdc879292006-03-31 00:28:56 +0000812}
813
Evan Cheng3ae05432008-01-24 00:22:01 +0000814/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000815/// function arguments in the caller parameter area. This is the actual
816/// alignment, not its logarithm.
Evan Cheng3ae05432008-01-24 00:22:01 +0000817unsigned TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000818 return TD->getCallFrameTypeAlignment(Ty);
Evan Cheng3ae05432008-01-24 00:22:01 +0000819}
820
Chris Lattner071c62f2010-01-25 23:26:13 +0000821/// getJumpTableEncoding - Return the entry encoding for a jump table in the
822/// current function. The returned value is a member of the
823/// MachineJumpTableInfo::JTEntryKind enum.
824unsigned TargetLowering::getJumpTableEncoding() const {
825 // In non-pic modes, just use the address of a block.
826 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
827 return MachineJumpTableInfo::EK_BlockAddress;
828
829 // In PIC mode, if the target supports a GPRel32 directive, use it.
830 if (getTargetMachine().getMCAsmInfo()->getGPRel32Directive() != 0)
831 return MachineJumpTableInfo::EK_GPRel32BlockAddress;
832
833 // Otherwise, use a label difference.
834 return MachineJumpTableInfo::EK_LabelDifference32;
835}
836
Dan Gohman475871a2008-07-27 21:46:04 +0000837SDValue TargetLowering::getPICJumpTableRelocBase(SDValue Table,
838 SelectionDAG &DAG) const {
Chris Lattnerf1214cb2010-01-26 06:53:37 +0000839 // If our PIC model is GP relative, use the global offset table as the base.
840 if (getJumpTableEncoding() == MachineJumpTableInfo::EK_GPRel32BlockAddress)
Dale Johannesenb300d2a2009-02-07 00:55:49 +0000841 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +0000842 return Table;
843}
844
Chris Lattner13e97a22010-01-26 05:30:30 +0000845/// getPICJumpTableRelocBaseExpr - This returns the relocation base for the
846/// given PIC jumptable, the same as getPICJumpTableRelocBase, but as an
847/// MCExpr.
848const MCExpr *
Chris Lattner589c6f62010-01-26 06:28:43 +0000849TargetLowering::getPICJumpTableRelocBaseExpr(const MachineFunction *MF,
850 unsigned JTI,MCContext &Ctx) const{
Chris Lattnerbeeb93e2010-01-26 05:58:28 +0000851 // The normal PIC reloc base is the label at the start of the jump table.
Chris Lattner589c6f62010-01-26 06:28:43 +0000852 return MCSymbolRefExpr::Create(MF->getJTISymbol(JTI, Ctx), Ctx);
Chris Lattner13e97a22010-01-26 05:30:30 +0000853}
854
Dan Gohman6520e202008-10-18 02:06:02 +0000855bool
856TargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
857 // Assume that everything is safe in static mode.
858 if (getTargetMachine().getRelocationModel() == Reloc::Static)
859 return true;
860
861 // In dynamic-no-pic mode, assume that known defined values are safe.
862 if (getTargetMachine().getRelocationModel() == Reloc::DynamicNoPIC &&
863 GA &&
864 !GA->getGlobal()->isDeclaration() &&
Duncan Sands667d4b82009-03-07 15:45:40 +0000865 !GA->getGlobal()->isWeakForLinker())
Dan Gohman6520e202008-10-18 02:06:02 +0000866 return true;
867
868 // Otherwise assume nothing is safe.
869 return false;
870}
871
Chris Lattnereb8146b2006-02-04 02:13:02 +0000872//===----------------------------------------------------------------------===//
873// Optimization Methods
874//===----------------------------------------------------------------------===//
875
Nate Begeman368e18d2006-02-16 21:11:51 +0000876/// ShrinkDemandedConstant - Check to see if the specified operand of the
877/// specified instruction is a constant integer. If so, check to see if there
878/// are any bits set in the constant that are not demanded. If so, shrink the
879/// constant and return true.
Dan Gohman475871a2008-07-27 21:46:04 +0000880bool TargetLowering::TargetLoweringOpt::ShrinkDemandedConstant(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000881 const APInt &Demanded) {
Dale Johannesende064702009-02-06 21:50:26 +0000882 DebugLoc dl = Op.getDebugLoc();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000883
Chris Lattnerec665152006-02-26 23:36:02 +0000884 // FIXME: ISD::SELECT, ISD::SELECT_CC
Dan Gohmane5af2d32009-01-29 01:59:02 +0000885 switch (Op.getOpcode()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000886 default: break;
Nate Begeman368e18d2006-02-16 21:11:51 +0000887 case ISD::XOR:
Bill Wendling36ae6c12009-03-04 00:18:06 +0000888 case ISD::AND:
889 case ISD::OR: {
890 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
891 if (!C) return false;
892
893 if (Op.getOpcode() == ISD::XOR &&
894 (C->getAPIntValue() | (~Demanded)).isAllOnesValue())
895 return false;
896
897 // if we can expand it to have all bits set, do it
898 if (C->getAPIntValue().intersects(~Demanded)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000899 EVT VT = Op.getValueType();
Bill Wendling36ae6c12009-03-04 00:18:06 +0000900 SDValue New = DAG.getNode(Op.getOpcode(), dl, VT, Op.getOperand(0),
901 DAG.getConstant(Demanded &
902 C->getAPIntValue(),
903 VT));
904 return CombineTo(Op, New);
905 }
906
Nate Begemande996292006-02-03 22:24:05 +0000907 break;
908 }
Bill Wendling36ae6c12009-03-04 00:18:06 +0000909 }
910
Nate Begemande996292006-02-03 22:24:05 +0000911 return false;
912}
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000913
Dan Gohman97121ba2009-04-08 00:15:30 +0000914/// ShrinkDemandedOp - Convert x+y to (VT)((SmallVT)x+(SmallVT)y) if the
915/// casts are free. This uses isZExtFree and ZERO_EXTEND for the widening
916/// cast, but it could be generalized for targets with other types of
917/// implicit widening casts.
918bool
919TargetLowering::TargetLoweringOpt::ShrinkDemandedOp(SDValue Op,
920 unsigned BitWidth,
921 const APInt &Demanded,
922 DebugLoc dl) {
923 assert(Op.getNumOperands() == 2 &&
924 "ShrinkDemandedOp only supports binary operators!");
925 assert(Op.getNode()->getNumValues() == 1 &&
926 "ShrinkDemandedOp only supports nodes with one result!");
927
928 // Don't do this if the node has another user, which may require the
929 // full value.
930 if (!Op.getNode()->hasOneUse())
931 return false;
932
933 // Search for the smallest integer type with free casts to and from
934 // Op's type. For expedience, just check power-of-2 integer types.
935 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
936 unsigned SmallVTBits = BitWidth - Demanded.countLeadingZeros();
937 if (!isPowerOf2_32(SmallVTBits))
938 SmallVTBits = NextPowerOf2(SmallVTBits);
939 for (; SmallVTBits < BitWidth; SmallVTBits = NextPowerOf2(SmallVTBits)) {
Owen Anderson23b9b192009-08-12 00:36:31 +0000940 EVT SmallVT = EVT::getIntegerVT(*DAG.getContext(), SmallVTBits);
Dan Gohman97121ba2009-04-08 00:15:30 +0000941 if (TLI.isTruncateFree(Op.getValueType(), SmallVT) &&
942 TLI.isZExtFree(SmallVT, Op.getValueType())) {
943 // We found a type with free casts.
944 SDValue X = DAG.getNode(Op.getOpcode(), dl, SmallVT,
945 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
946 Op.getNode()->getOperand(0)),
947 DAG.getNode(ISD::TRUNCATE, dl, SmallVT,
948 Op.getNode()->getOperand(1)));
949 SDValue Z = DAG.getNode(ISD::ZERO_EXTEND, dl, Op.getValueType(), X);
950 return CombineTo(Op, Z);
951 }
952 }
953 return false;
954}
955
Nate Begeman368e18d2006-02-16 21:11:51 +0000956/// SimplifyDemandedBits - Look at Op. At this point, we know that only the
957/// DemandedMask bits of the result of Op are ever used downstream. If we can
958/// use this information to simplify Op, create a new simplified DAG node and
959/// return true, returning the original and new nodes in Old and New. Otherwise,
960/// analyze the expression and return a mask of KnownOne and KnownZero bits for
961/// the expression (used to simplify the caller). The KnownZero/One bits may
962/// only be accurate for those bits in the DemandedMask.
Dan Gohman475871a2008-07-27 21:46:04 +0000963bool TargetLowering::SimplifyDemandedBits(SDValue Op,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000964 const APInt &DemandedMask,
965 APInt &KnownZero,
966 APInt &KnownOne,
Nate Begeman368e18d2006-02-16 21:11:51 +0000967 TargetLoweringOpt &TLO,
968 unsigned Depth) const {
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000969 unsigned BitWidth = DemandedMask.getBitWidth();
Dan Gohman87862e72009-12-11 21:31:27 +0000970 assert(Op.getValueType().getScalarType().getSizeInBits() == BitWidth &&
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000971 "Mask size mismatches value type size!");
972 APInt NewMask = DemandedMask;
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000973 DebugLoc dl = Op.getDebugLoc();
Chris Lattner3fc5b012007-05-17 18:19:23 +0000974
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000975 // Don't know anything.
976 KnownZero = KnownOne = APInt(BitWidth, 0);
977
Nate Begeman368e18d2006-02-16 21:11:51 +0000978 // Other users may use these bits.
Gabor Greifba36cb52008-08-28 21:40:38 +0000979 if (!Op.getNode()->hasOneUse()) {
Nate Begeman368e18d2006-02-16 21:11:51 +0000980 if (Depth != 0) {
981 // If not at the root, Just compute the KnownZero/KnownOne bits to
982 // simplify things downstream.
Dan Gohmanea859be2007-06-22 14:59:07 +0000983 TLO.DAG.ComputeMaskedBits(Op, DemandedMask, KnownZero, KnownOne, Depth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000984 return false;
985 }
986 // If this is the root being simplified, allow it to have multiple uses,
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000987 // just set the NewMask to all bits.
988 NewMask = APInt::getAllOnesValue(BitWidth);
Nate Begeman368e18d2006-02-16 21:11:51 +0000989 } else if (DemandedMask == 0) {
990 // Not demanding any bits from Op.
991 if (Op.getOpcode() != ISD::UNDEF)
Dale Johannesene8d72302009-02-06 23:05:02 +0000992 return TLO.CombineTo(Op, TLO.DAG.getUNDEF(Op.getValueType()));
Nate Begeman368e18d2006-02-16 21:11:51 +0000993 return false;
994 } else if (Depth == 6) { // Limit search depth.
995 return false;
996 }
997
Dan Gohman7b8d4a92008-02-27 00:25:32 +0000998 APInt KnownZero2, KnownOne2, KnownZeroOut, KnownOneOut;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +0000999 switch (Op.getOpcode()) {
1000 case ISD::Constant:
Nate Begeman368e18d2006-02-16 21:11:51 +00001001 // We know all of the bits for a constant!
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001002 KnownOne = cast<ConstantSDNode>(Op)->getAPIntValue() & NewMask;
1003 KnownZero = ~KnownOne & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001004 return false; // Don't fall through, will infinitely loop.
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001005 case ISD::AND:
Chris Lattner81cd3552006-02-27 00:36:27 +00001006 // If the RHS is a constant, check to see if the LHS would be zero without
1007 // using the bits from the RHS. Below, we use knowledge about the RHS to
1008 // simplify the LHS, here we're using information from the LHS to simplify
1009 // the RHS.
1010 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001011 APInt LHSZero, LHSOne;
1012 TLO.DAG.ComputeMaskedBits(Op.getOperand(0), NewMask,
Dan Gohmanea859be2007-06-22 14:59:07 +00001013 LHSZero, LHSOne, Depth+1);
Chris Lattner81cd3552006-02-27 00:36:27 +00001014 // If the LHS already has zeros where RHSC does, this and is dead.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001015 if ((LHSZero & NewMask) == (~RHSC->getAPIntValue() & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +00001016 return TLO.CombineTo(Op, Op.getOperand(0));
1017 // If any of the set bits in the RHS are known zero on the LHS, shrink
1018 // the constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001019 if (TLO.ShrinkDemandedConstant(Op, ~LHSZero & NewMask))
Chris Lattner81cd3552006-02-27 00:36:27 +00001020 return true;
1021 }
1022
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001023 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001024 KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001025 return true;
Nate Begeman368e18d2006-02-16 21:11:51 +00001026 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001027 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownZero & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001028 KnownZero2, KnownOne2, TLO, Depth+1))
1029 return true;
1030 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1031
1032 // If all of the demanded bits are known one on one side, return the other.
1033 // These bits cannot contribute to the result of the 'and'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001034 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001035 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001036 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001037 return TLO.CombineTo(Op, Op.getOperand(1));
1038 // If all of the demanded bits in the inputs are known zeros, return zero.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001039 if ((NewMask & (KnownZero|KnownZero2)) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001040 return TLO.CombineTo(Op, TLO.DAG.getConstant(0, Op.getValueType()));
1041 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001042 if (TLO.ShrinkDemandedConstant(Op, ~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001043 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001044 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001045 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001046 return true;
1047
Nate Begeman368e18d2006-02-16 21:11:51 +00001048 // Output known-1 bits are only known if set in both the LHS & RHS.
1049 KnownOne &= KnownOne2;
1050 // Output known-0 are known to be clear if zero in either the LHS | RHS.
1051 KnownZero |= KnownZero2;
1052 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001053 case ISD::OR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001054 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001055 KnownOne, TLO, Depth+1))
1056 return true;
1057 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001058 if (SimplifyDemandedBits(Op.getOperand(0), ~KnownOne & NewMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001059 KnownZero2, KnownOne2, TLO, Depth+1))
1060 return true;
1061 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1062
1063 // If all of the demanded bits are known zero on one side, return the other.
1064 // These bits cannot contribute to the result of the 'or'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001065 if ((NewMask & ~KnownOne2 & KnownZero) == (~KnownOne2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001066 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001067 if ((NewMask & ~KnownOne & KnownZero2) == (~KnownOne & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001068 return TLO.CombineTo(Op, Op.getOperand(1));
1069 // If all of the potentially set bits on one side are known to be set on
1070 // the other side, just use the 'other' side.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001071 if ((NewMask & ~KnownZero & KnownOne2) == (~KnownZero & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001072 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001073 if ((NewMask & ~KnownZero2 & KnownOne) == (~KnownZero2 & NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001074 return TLO.CombineTo(Op, Op.getOperand(1));
1075 // If the RHS is a constant, see if we can simplify it.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001076 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001077 return true;
Dan Gohman97121ba2009-04-08 00:15:30 +00001078 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001079 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001080 return true;
1081
Nate Begeman368e18d2006-02-16 21:11:51 +00001082 // Output known-0 bits are only known if clear in both the LHS & RHS.
1083 KnownZero &= KnownZero2;
1084 // Output known-1 are known to be set if set in either the LHS | RHS.
1085 KnownOne |= KnownOne2;
1086 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001087 case ISD::XOR:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001088 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001089 KnownOne, TLO, Depth+1))
1090 return true;
1091 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001092 if (SimplifyDemandedBits(Op.getOperand(0), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001093 KnownOne2, TLO, Depth+1))
1094 return true;
1095 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1096
1097 // If all of the demanded bits are known zero on one side, return the other.
1098 // These bits cannot contribute to the result of the 'xor'.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001099 if ((KnownZero & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001100 return TLO.CombineTo(Op, Op.getOperand(0));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001101 if ((KnownZero2 & NewMask) == NewMask)
Nate Begeman368e18d2006-02-16 21:11:51 +00001102 return TLO.CombineTo(Op, Op.getOperand(1));
Dan Gohman97121ba2009-04-08 00:15:30 +00001103 // If the operation can be done in a smaller type, do so.
Evan Chengd40d03e2010-01-06 19:38:29 +00001104 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001105 return true;
1106
Chris Lattner3687c1a2006-11-27 21:50:02 +00001107 // If all of the unknown bits are known to be zero on one side or the other
1108 // (but not both) turn this into an *inclusive* or.
1109 // e.g. (A & C1)^(B & C2) -> (A & C1)|(B & C2) iff C1&C2 == 0
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001110 if ((NewMask & ~KnownZero & ~KnownZero2) == 0)
Dale Johannesende064702009-02-06 21:50:26 +00001111 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::OR, dl, Op.getValueType(),
Chris Lattner3687c1a2006-11-27 21:50:02 +00001112 Op.getOperand(0),
1113 Op.getOperand(1)));
Nate Begeman368e18d2006-02-16 21:11:51 +00001114
1115 // Output known-0 bits are known if clear or set in both the LHS & RHS.
1116 KnownZeroOut = (KnownZero & KnownZero2) | (KnownOne & KnownOne2);
1117 // Output known-1 are known to be set if set in only one of the LHS, RHS.
1118 KnownOneOut = (KnownZero & KnownOne2) | (KnownOne & KnownZero2);
1119
Nate Begeman368e18d2006-02-16 21:11:51 +00001120 // If all of the demanded bits on one side are known, and all of the set
1121 // bits on that side are also known to be set on the other side, turn this
1122 // into an AND, as we know the bits will be cleared.
1123 // e.g. (X | C1) ^ C2 --> (X | C1) & ~C2 iff (C1&C2) == C2
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001124 if ((NewMask & (KnownZero|KnownOne)) == NewMask) { // all known
Nate Begeman368e18d2006-02-16 21:11:51 +00001125 if ((KnownOne & KnownOne2) == KnownOne) {
Owen Andersone50ed302009-08-10 22:56:29 +00001126 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001127 SDValue ANDC = TLO.DAG.getConstant(~KnownOne & NewMask, VT);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001128 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::AND, dl, VT,
1129 Op.getOperand(0), ANDC));
Nate Begeman368e18d2006-02-16 21:11:51 +00001130 }
1131 }
1132
1133 // If the RHS is a constant, see if we can simplify it.
Torok Edwin4fea2e92008-04-06 21:23:02 +00001134 // for XOR, we prefer to force bits to 1 if they will make a -1.
1135 // if we can't force bits, try to shrink constant
1136 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1137 APInt Expanded = C->getAPIntValue() | (~NewMask);
1138 // if we can expand it to have all bits set, do it
1139 if (Expanded.isAllOnesValue()) {
1140 if (Expanded != C->getAPIntValue()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001141 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001142 SDValue New = TLO.DAG.getNode(Op.getOpcode(), dl,VT, Op.getOperand(0),
Torok Edwin4fea2e92008-04-06 21:23:02 +00001143 TLO.DAG.getConstant(Expanded, VT));
1144 return TLO.CombineTo(Op, New);
1145 }
1146 // if it already has all the bits set, nothing to change
1147 // but don't shrink either!
1148 } else if (TLO.ShrinkDemandedConstant(Op, NewMask)) {
1149 return true;
1150 }
1151 }
1152
Nate Begeman368e18d2006-02-16 21:11:51 +00001153 KnownZero = KnownZeroOut;
1154 KnownOne = KnownOneOut;
1155 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001156 case ISD::SELECT:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001157 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero,
Nate Begeman368e18d2006-02-16 21:11:51 +00001158 KnownOne, TLO, Depth+1))
1159 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001160 if (SimplifyDemandedBits(Op.getOperand(1), NewMask, KnownZero2,
Nate Begeman368e18d2006-02-16 21:11:51 +00001161 KnownOne2, TLO, Depth+1))
1162 return true;
1163 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1164 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1165
1166 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001167 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Nate Begeman368e18d2006-02-16 21:11:51 +00001168 return true;
1169
1170 // Only known if known in both the LHS and RHS.
1171 KnownOne &= KnownOne2;
1172 KnownZero &= KnownZero2;
1173 break;
Chris Lattnerec665152006-02-26 23:36:02 +00001174 case ISD::SELECT_CC:
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001175 if (SimplifyDemandedBits(Op.getOperand(3), NewMask, KnownZero,
Chris Lattnerec665152006-02-26 23:36:02 +00001176 KnownOne, TLO, Depth+1))
1177 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001178 if (SimplifyDemandedBits(Op.getOperand(2), NewMask, KnownZero2,
Chris Lattnerec665152006-02-26 23:36:02 +00001179 KnownOne2, TLO, Depth+1))
1180 return true;
1181 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1182 assert((KnownZero2 & KnownOne2) == 0 && "Bits known to be one AND zero?");
1183
1184 // If the operands are constants, see if we can simplify them.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001185 if (TLO.ShrinkDemandedConstant(Op, NewMask))
Chris Lattnerec665152006-02-26 23:36:02 +00001186 return true;
1187
1188 // Only known if known in both the LHS and RHS.
1189 KnownOne &= KnownOne2;
1190 KnownZero &= KnownZero2;
1191 break;
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001192 case ISD::SHL:
Nate Begeman368e18d2006-02-16 21:11:51 +00001193 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001194 unsigned ShAmt = SA->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00001195 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001196
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001197 // If the shift count is an invalid immediate, don't do anything.
1198 if (ShAmt >= BitWidth)
1199 break;
1200
Chris Lattner895c4ab2007-04-17 21:14:16 +00001201 // If this is ((X >>u C1) << ShAmt), see if we can simplify this into a
1202 // single shift. We can do this if the bottom bits (which are shifted
1203 // out) are never demanded.
1204 if (InOp.getOpcode() == ISD::SRL &&
1205 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001206 if (ShAmt && (NewMask & APInt::getLowBitsSet(BitWidth, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001207 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001208 unsigned Opc = ISD::SHL;
1209 int Diff = ShAmt-C1;
1210 if (Diff < 0) {
1211 Diff = -Diff;
1212 Opc = ISD::SRL;
1213 }
1214
Dan Gohman475871a2008-07-27 21:46:04 +00001215 SDValue NewSA =
Chris Lattner4e7e6cd2007-05-30 16:30:06 +00001216 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00001217 EVT VT = Op.getValueType();
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001218 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001219 InOp.getOperand(0), NewSA));
1220 }
1221 }
1222
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001223 if (SimplifyDemandedBits(Op.getOperand(0), NewMask.lshr(ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001224 KnownZero, KnownOne, TLO, Depth+1))
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001225 return true;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001226 KnownZero <<= SA->getZExtValue();
1227 KnownOne <<= SA->getZExtValue();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001228 // low bits known zero.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001229 KnownZero |= APInt::getLowBitsSet(BitWidth, SA->getZExtValue());
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001230 }
1231 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001232 case ISD::SRL:
1233 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001234 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001235 unsigned ShAmt = SA->getZExtValue();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001236 unsigned VTSize = VT.getSizeInBits();
Dan Gohman475871a2008-07-27 21:46:04 +00001237 SDValue InOp = Op.getOperand(0);
Chris Lattner895c4ab2007-04-17 21:14:16 +00001238
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001239 // If the shift count is an invalid immediate, don't do anything.
1240 if (ShAmt >= BitWidth)
1241 break;
1242
Chris Lattner895c4ab2007-04-17 21:14:16 +00001243 // If this is ((X << C1) >>u ShAmt), see if we can simplify this into a
1244 // single shift. We can do this if the top bits (which are shifted out)
1245 // are never demanded.
1246 if (InOp.getOpcode() == ISD::SHL &&
1247 isa<ConstantSDNode>(InOp.getOperand(1))) {
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001248 if (ShAmt && (NewMask & APInt::getHighBitsSet(VTSize, ShAmt)) == 0) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001249 unsigned C1= cast<ConstantSDNode>(InOp.getOperand(1))->getZExtValue();
Chris Lattner895c4ab2007-04-17 21:14:16 +00001250 unsigned Opc = ISD::SRL;
1251 int Diff = ShAmt-C1;
1252 if (Diff < 0) {
1253 Diff = -Diff;
1254 Opc = ISD::SHL;
1255 }
1256
Dan Gohman475871a2008-07-27 21:46:04 +00001257 SDValue NewSA =
Chris Lattner8c7d2d52007-04-17 22:53:02 +00001258 TLO.DAG.getConstant(Diff, Op.getOperand(1).getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001259 return TLO.CombineTo(Op, TLO.DAG.getNode(Opc, dl, VT,
Chris Lattner895c4ab2007-04-17 21:14:16 +00001260 InOp.getOperand(0), NewSA));
1261 }
1262 }
Nate Begeman368e18d2006-02-16 21:11:51 +00001263
1264 // Compute the new bits that are at the top now.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001265 if (SimplifyDemandedBits(InOp, (NewMask << ShAmt),
Nate Begeman368e18d2006-02-16 21:11:51 +00001266 KnownZero, KnownOne, TLO, Depth+1))
1267 return true;
1268 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001269 KnownZero = KnownZero.lshr(ShAmt);
1270 KnownOne = KnownOne.lshr(ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001271
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001272 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
Chris Lattnerc4fa6032006-06-13 16:52:37 +00001273 KnownZero |= HighBits; // High bits known zero.
Nate Begeman368e18d2006-02-16 21:11:51 +00001274 }
1275 break;
1276 case ISD::SRA:
Dan Gohmane5af2d32009-01-29 01:59:02 +00001277 // If this is an arithmetic shift right and only the low-bit is set, we can
1278 // always convert this into a logical shr, even if the shift amount is
1279 // variable. The low bit of the shift cannot be an input sign bit unless
1280 // the shift amount is >= the size of the datatype, which is undefined.
1281 if (DemandedMask == 1)
Evan Chenge5b51ac2010-04-17 06:13:15 +00001282 return TLO.CombineTo(Op,
1283 TLO.DAG.getNode(ISD::SRL, dl, Op.getValueType(),
1284 Op.getOperand(0), Op.getOperand(1)));
Dan Gohmane5af2d32009-01-29 01:59:02 +00001285
Nate Begeman368e18d2006-02-16 21:11:51 +00001286 if (ConstantSDNode *SA = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001287 EVT VT = Op.getValueType();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001288 unsigned ShAmt = SA->getZExtValue();
Nate Begeman368e18d2006-02-16 21:11:51 +00001289
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001290 // If the shift count is an invalid immediate, don't do anything.
1291 if (ShAmt >= BitWidth)
1292 break;
1293
1294 APInt InDemandedMask = (NewMask << ShAmt);
Chris Lattner1b737132006-05-08 17:22:53 +00001295
1296 // If any of the demanded bits are produced by the sign extension, we also
1297 // demand the input sign bit.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001298 APInt HighBits = APInt::getHighBitsSet(BitWidth, ShAmt);
1299 if (HighBits.intersects(NewMask))
Dan Gohman87862e72009-12-11 21:31:27 +00001300 InDemandedMask |= APInt::getSignBit(VT.getScalarType().getSizeInBits());
Chris Lattner1b737132006-05-08 17:22:53 +00001301
1302 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedMask,
Nate Begeman368e18d2006-02-16 21:11:51 +00001303 KnownZero, KnownOne, TLO, Depth+1))
1304 return true;
1305 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001306 KnownZero = KnownZero.lshr(ShAmt);
1307 KnownOne = KnownOne.lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001308
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001309 // Handle the sign bit, adjusted to where it is now in the mask.
1310 APInt SignBit = APInt::getSignBit(BitWidth).lshr(ShAmt);
Nate Begeman368e18d2006-02-16 21:11:51 +00001311
1312 // If the input sign bit is known to be zero, or if none of the top bits
1313 // are demanded, turn this into an unsigned shift right.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001314 if (KnownZero.intersects(SignBit) || (HighBits & ~NewMask) == HighBits) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001315 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl, VT,
1316 Op.getOperand(0),
Nate Begeman368e18d2006-02-16 21:11:51 +00001317 Op.getOperand(1)));
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001318 } else if (KnownOne.intersects(SignBit)) { // New bits are known one.
Nate Begeman368e18d2006-02-16 21:11:51 +00001319 KnownOne |= HighBits;
1320 }
1321 }
1322 break;
1323 case ISD::SIGN_EXTEND_INREG: {
Owen Andersone50ed302009-08-10 22:56:29 +00001324 EVT EVT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Nate Begeman368e18d2006-02-16 21:11:51 +00001325
Chris Lattnerec665152006-02-26 23:36:02 +00001326 // Sign extension. Compute the demanded bits in the result that are not
Nate Begeman368e18d2006-02-16 21:11:51 +00001327 // present in the input.
Dan Gohmand1996362010-01-09 02:13:55 +00001328 APInt NewBits =
1329 APInt::getHighBitsSet(BitWidth,
1330 BitWidth - EVT.getScalarType().getSizeInBits()) &
1331 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001332
Chris Lattnerec665152006-02-26 23:36:02 +00001333 // If none of the extended bits are demanded, eliminate the sextinreg.
1334 if (NewBits == 0)
1335 return TLO.CombineTo(Op, Op.getOperand(0));
1336
Dan Gohmand1996362010-01-09 02:13:55 +00001337 APInt InSignBit = APInt::getSignBit(EVT.getScalarType().getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001338 InSignBit.zext(BitWidth);
Dan Gohmand1996362010-01-09 02:13:55 +00001339 APInt InputDemandedBits =
1340 APInt::getLowBitsSet(BitWidth,
1341 EVT.getScalarType().getSizeInBits()) &
1342 NewMask;
Nate Begeman368e18d2006-02-16 21:11:51 +00001343
Chris Lattnerec665152006-02-26 23:36:02 +00001344 // Since the sign extended bits are demanded, we know that the sign
Nate Begeman368e18d2006-02-16 21:11:51 +00001345 // bit is demanded.
Chris Lattnerec665152006-02-26 23:36:02 +00001346 InputDemandedBits |= InSignBit;
Nate Begeman368e18d2006-02-16 21:11:51 +00001347
1348 if (SimplifyDemandedBits(Op.getOperand(0), InputDemandedBits,
1349 KnownZero, KnownOne, TLO, Depth+1))
1350 return true;
1351 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
1352
1353 // If the sign bit of the input is known set or clear, then we know the
1354 // top bits of the result.
1355
Chris Lattnerec665152006-02-26 23:36:02 +00001356 // If the input sign bit is known zero, convert this into a zero extension.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001357 if (KnownZero.intersects(InSignBit))
Chris Lattnerec665152006-02-26 23:36:02 +00001358 return TLO.CombineTo(Op,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001359 TLO.DAG.getZeroExtendInReg(Op.getOperand(0),dl,EVT));
Chris Lattnerec665152006-02-26 23:36:02 +00001360
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001361 if (KnownOne.intersects(InSignBit)) { // Input sign bit known set
Nate Begeman368e18d2006-02-16 21:11:51 +00001362 KnownOne |= NewBits;
1363 KnownZero &= ~NewBits;
Chris Lattnerec665152006-02-26 23:36:02 +00001364 } else { // Input sign bit unknown
Nate Begeman368e18d2006-02-16 21:11:51 +00001365 KnownZero &= ~NewBits;
1366 KnownOne &= ~NewBits;
1367 }
1368 break;
1369 }
Chris Lattnerec665152006-02-26 23:36:02 +00001370 case ISD::ZERO_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001371 unsigned OperandBitWidth =
1372 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001373 APInt InMask = NewMask;
1374 InMask.trunc(OperandBitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001375
1376 // If none of the top bits are demanded, convert this into an any_extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001377 APInt NewBits =
1378 APInt::getHighBitsSet(BitWidth, BitWidth - OperandBitWidth) & NewMask;
1379 if (!NewBits.intersects(NewMask))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001380 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001381 Op.getValueType(),
1382 Op.getOperand(0)));
1383
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001384 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001385 KnownZero, KnownOne, TLO, Depth+1))
1386 return true;
1387 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001388 KnownZero.zext(BitWidth);
1389 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001390 KnownZero |= NewBits;
1391 break;
1392 }
1393 case ISD::SIGN_EXTEND: {
Owen Andersone50ed302009-08-10 22:56:29 +00001394 EVT InVT = Op.getOperand(0).getValueType();
Dan Gohmand1996362010-01-09 02:13:55 +00001395 unsigned InBits = InVT.getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001396 APInt InMask = APInt::getLowBitsSet(BitWidth, InBits);
Dan Gohman97360282008-03-11 21:29:43 +00001397 APInt InSignBit = APInt::getBitsSet(BitWidth, InBits - 1, InBits);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001398 APInt NewBits = ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001399
1400 // If none of the top bits are demanded, convert this into an any_extend.
1401 if (NewBits == 0)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001402 return TLO.CombineTo(Op,TLO.DAG.getNode(ISD::ANY_EXTEND, dl,
1403 Op.getValueType(),
1404 Op.getOperand(0)));
Chris Lattnerec665152006-02-26 23:36:02 +00001405
1406 // Since some of the sign extended bits are demanded, we know that the sign
1407 // bit is demanded.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001408 APInt InDemandedBits = InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001409 InDemandedBits |= InSignBit;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001410 InDemandedBits.trunc(InBits);
Chris Lattnerec665152006-02-26 23:36:02 +00001411
1412 if (SimplifyDemandedBits(Op.getOperand(0), InDemandedBits, KnownZero,
1413 KnownOne, TLO, Depth+1))
1414 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001415 KnownZero.zext(BitWidth);
1416 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001417
1418 // If the sign bit is known zero, convert this to a zero extend.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001419 if (KnownZero.intersects(InSignBit))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001420 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::ZERO_EXTEND, dl,
Chris Lattnerec665152006-02-26 23:36:02 +00001421 Op.getValueType(),
1422 Op.getOperand(0)));
1423
1424 // If the sign bit is known one, the top bits match.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001425 if (KnownOne.intersects(InSignBit)) {
Chris Lattnerec665152006-02-26 23:36:02 +00001426 KnownOne |= NewBits;
1427 KnownZero &= ~NewBits;
1428 } else { // Otherwise, top bits aren't known.
1429 KnownOne &= ~NewBits;
1430 KnownZero &= ~NewBits;
1431 }
1432 break;
1433 }
1434 case ISD::ANY_EXTEND: {
Dan Gohmand1996362010-01-09 02:13:55 +00001435 unsigned OperandBitWidth =
1436 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001437 APInt InMask = NewMask;
1438 InMask.trunc(OperandBitWidth);
1439 if (SimplifyDemandedBits(Op.getOperand(0), InMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001440 KnownZero, KnownOne, TLO, Depth+1))
1441 return true;
1442 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001443 KnownZero.zext(BitWidth);
1444 KnownOne.zext(BitWidth);
Chris Lattnerec665152006-02-26 23:36:02 +00001445 break;
1446 }
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001447 case ISD::TRUNCATE: {
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001448 // Simplify the input, using demanded bit information, and compute the known
1449 // zero/one bits live out.
Dan Gohman042919c2010-03-01 17:59:21 +00001450 unsigned OperandBitWidth =
1451 Op.getOperand(0).getValueType().getScalarType().getSizeInBits();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001452 APInt TruncMask = NewMask;
Dan Gohman042919c2010-03-01 17:59:21 +00001453 TruncMask.zext(OperandBitWidth);
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001454 if (SimplifyDemandedBits(Op.getOperand(0), TruncMask,
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001455 KnownZero, KnownOne, TLO, Depth+1))
1456 return true;
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001457 KnownZero.trunc(BitWidth);
1458 KnownOne.trunc(BitWidth);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001459
1460 // If the input is only used by this truncate, see if we can shrink it based
1461 // on the known demanded bits.
Gabor Greifba36cb52008-08-28 21:40:38 +00001462 if (Op.getOperand(0).getNode()->hasOneUse()) {
Dan Gohman475871a2008-07-27 21:46:04 +00001463 SDValue In = Op.getOperand(0);
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001464 switch (In.getOpcode()) {
1465 default: break;
1466 case ISD::SRL:
1467 // Shrink SRL by a constant if none of the high bits shifted in are
1468 // demanded.
Evan Chenge5b51ac2010-04-17 06:13:15 +00001469 if (TLO.LegalTypes() &&
1470 !isTypeDesirableForOp(ISD::SRL, Op.getValueType()))
1471 // Do not turn (vt1 truncate (vt2 srl)) into (vt1 srl) if vt1 is
1472 // undesirable.
1473 break;
1474 ConstantSDNode *ShAmt = dyn_cast<ConstantSDNode>(In.getOperand(1));
1475 if (!ShAmt)
1476 break;
1477 APInt HighBits = APInt::getHighBitsSet(OperandBitWidth,
1478 OperandBitWidth - BitWidth);
1479 HighBits = HighBits.lshr(ShAmt->getZExtValue());
1480 HighBits.trunc(BitWidth);
1481
1482 if (ShAmt->getZExtValue() < BitWidth && !(HighBits & NewMask)) {
1483 // None of the shifted in bits are needed. Add a truncate of the
1484 // shift input, then shift it.
1485 SDValue NewTrunc = TLO.DAG.getNode(ISD::TRUNCATE, dl,
1486 Op.getValueType(),
1487 In.getOperand(0));
1488 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SRL, dl,
1489 Op.getValueType(),
1490 NewTrunc,
1491 In.getOperand(1)));
Chris Lattnerc93dfda2006-05-06 00:11:52 +00001492 }
1493 break;
1494 }
1495 }
1496
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001497 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Chris Lattnerfe8babf2006-05-05 22:32:12 +00001498 break;
1499 }
Chris Lattnerec665152006-02-26 23:36:02 +00001500 case ISD::AssertZext: {
Owen Andersone50ed302009-08-10 22:56:29 +00001501 EVT VT = cast<VTSDNode>(Op.getOperand(1))->getVT();
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001502 APInt InMask = APInt::getLowBitsSet(BitWidth,
Duncan Sands83ec4b62008-06-06 12:08:01 +00001503 VT.getSizeInBits());
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001504 if (SimplifyDemandedBits(Op.getOperand(0), InMask & NewMask,
Chris Lattnerec665152006-02-26 23:36:02 +00001505 KnownZero, KnownOne, TLO, Depth+1))
1506 return true;
1507 assert((KnownZero & KnownOne) == 0 && "Bits known to be one AND zero?");
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001508 KnownZero |= ~InMask & NewMask;
Chris Lattnerec665152006-02-26 23:36:02 +00001509 break;
1510 }
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001511 case ISD::BIT_CONVERT:
1512#if 0
1513 // If this is an FP->Int bitcast and if the sign bit is the only thing that
1514 // is demanded, turn this into a FGETSIGN.
Owen Andersone50ed302009-08-10 22:56:29 +00001515 if (NewMask == EVT::getIntegerVTSignBit(Op.getValueType()) &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001516 MVT::isFloatingPoint(Op.getOperand(0).getValueType()) &&
1517 !MVT::isVector(Op.getOperand(0).getValueType())) {
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001518 // Only do this xform if FGETSIGN is valid or if before legalize.
1519 if (!TLO.AfterLegalize ||
1520 isOperationLegal(ISD::FGETSIGN, Op.getValueType())) {
1521 // Make a FGETSIGN + SHL to move the sign bit into the appropriate
1522 // place. We expect the SHL to be eliminated by other optimizations.
Dan Gohman475871a2008-07-27 21:46:04 +00001523 SDValue Sign = TLO.DAG.getNode(ISD::FGETSIGN, Op.getValueType(),
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001524 Op.getOperand(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00001525 unsigned ShVal = Op.getValueType().getSizeInBits()-1;
Dan Gohman475871a2008-07-27 21:46:04 +00001526 SDValue ShAmt = TLO.DAG.getConstant(ShVal, getShiftAmountTy());
Chris Lattner2ceb2cf2007-12-22 21:35:38 +00001527 return TLO.CombineTo(Op, TLO.DAG.getNode(ISD::SHL, Op.getValueType(),
1528 Sign, ShAmt));
1529 }
1530 }
1531#endif
1532 break;
Dan Gohman97121ba2009-04-08 00:15:30 +00001533 case ISD::ADD:
1534 case ISD::MUL:
1535 case ISD::SUB: {
1536 // Add, Sub, and Mul don't demand any bits in positions beyond that
1537 // of the highest bit demanded of them.
1538 APInt LoMask = APInt::getLowBitsSet(BitWidth,
1539 BitWidth - NewMask.countLeadingZeros());
1540 if (SimplifyDemandedBits(Op.getOperand(0), LoMask, KnownZero2,
1541 KnownOne2, TLO, Depth+1))
1542 return true;
1543 if (SimplifyDemandedBits(Op.getOperand(1), LoMask, KnownZero2,
1544 KnownOne2, TLO, Depth+1))
1545 return true;
1546 // See if the operation should be performed at a smaller bit width.
Evan Chengd40d03e2010-01-06 19:38:29 +00001547 if (TLO.ShrinkOps && TLO.ShrinkDemandedOp(Op, BitWidth, NewMask, dl))
Dan Gohman97121ba2009-04-08 00:15:30 +00001548 return true;
1549 }
1550 // FALL THROUGH
Dan Gohman54eed372008-05-06 00:53:29 +00001551 default:
Chris Lattner1482b5f2006-04-02 06:15:09 +00001552 // Just use ComputeMaskedBits to compute output bits.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001553 TLO.DAG.ComputeMaskedBits(Op, NewMask, KnownZero, KnownOne, Depth);
Chris Lattnera6bc5a42006-02-27 01:00:42 +00001554 break;
Nate Begeman368e18d2006-02-16 21:11:51 +00001555 }
Chris Lattnerec665152006-02-26 23:36:02 +00001556
1557 // If we know the value of all of the demanded bits, return this as a
1558 // constant.
Dan Gohman7b8d4a92008-02-27 00:25:32 +00001559 if ((NewMask & (KnownZero|KnownOne)) == NewMask)
Chris Lattnerec665152006-02-26 23:36:02 +00001560 return TLO.CombineTo(Op, TLO.DAG.getConstant(KnownOne, Op.getValueType()));
1561
Nate Begeman368e18d2006-02-16 21:11:51 +00001562 return false;
1563}
1564
Nate Begeman368e18d2006-02-16 21:11:51 +00001565/// computeMaskedBitsForTargetNode - Determine which of the bits specified
1566/// in Mask are known to be either zero or one and return them in the
1567/// KnownZero/KnownOne bitsets.
Dan Gohman475871a2008-07-27 21:46:04 +00001568void TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00001569 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00001570 APInt &KnownZero,
1571 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00001572 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00001573 unsigned Depth) const {
Chris Lattner1b5232a2006-04-02 06:19:46 +00001574 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1575 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1576 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1577 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
Chris Lattnerc6fd6cd2006-01-30 04:09:27 +00001578 "Should use MaskedValueIsZero if you don't know whether Op"
1579 " is a target node!");
Dan Gohman977a76f2008-02-13 22:28:48 +00001580 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Cheng3a03ebb2005-12-21 23:05:39 +00001581}
Chris Lattner4ccb0702006-01-26 20:37:03 +00001582
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001583/// ComputeNumSignBitsForTargetNode - This method can be implemented by
1584/// targets that want to expose additional information about sign bits to the
1585/// DAG Combiner.
Dan Gohman475871a2008-07-27 21:46:04 +00001586unsigned TargetLowering::ComputeNumSignBitsForTargetNode(SDValue Op,
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001587 unsigned Depth) const {
1588 assert((Op.getOpcode() >= ISD::BUILTIN_OP_END ||
1589 Op.getOpcode() == ISD::INTRINSIC_WO_CHAIN ||
1590 Op.getOpcode() == ISD::INTRINSIC_W_CHAIN ||
1591 Op.getOpcode() == ISD::INTRINSIC_VOID) &&
1592 "Should use ComputeNumSignBits if you don't know whether Op"
1593 " is a target node!");
1594 return 1;
1595}
1596
Dan Gohman97d11632009-02-15 23:59:32 +00001597/// ValueHasExactlyOneBitSet - Test if the given value is known to have exactly
1598/// one bit set. This differs from ComputeMaskedBits in that it doesn't need to
1599/// determine which bit is set.
1600///
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001601static bool ValueHasExactlyOneBitSet(SDValue Val, const SelectionDAG &DAG) {
Dan Gohman97d11632009-02-15 23:59:32 +00001602 // A left-shift of a constant one will have exactly one bit set, because
1603 // shifting the bit off the end is undefined.
1604 if (Val.getOpcode() == ISD::SHL)
1605 if (ConstantSDNode *C =
1606 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1607 if (C->getAPIntValue() == 1)
1608 return true;
Dan Gohmane5af2d32009-01-29 01:59:02 +00001609
Dan Gohman97d11632009-02-15 23:59:32 +00001610 // Similarly, a right-shift of a constant sign-bit will have exactly
1611 // one bit set.
1612 if (Val.getOpcode() == ISD::SRL)
1613 if (ConstantSDNode *C =
1614 dyn_cast<ConstantSDNode>(Val.getNode()->getOperand(0)))
1615 if (C->getAPIntValue().isSignBit())
1616 return true;
1617
1618 // More could be done here, though the above checks are enough
1619 // to handle some common cases.
1620
1621 // Fall back to ComputeMaskedBits to catch other known cases.
Owen Andersone50ed302009-08-10 22:56:29 +00001622 EVT OpVT = Val.getValueType();
Dan Gohman5b870af2010-03-02 02:14:38 +00001623 unsigned BitWidth = OpVT.getScalarType().getSizeInBits();
Dan Gohmane5af2d32009-01-29 01:59:02 +00001624 APInt Mask = APInt::getAllOnesValue(BitWidth);
1625 APInt KnownZero, KnownOne;
1626 DAG.ComputeMaskedBits(Val, Mask, KnownZero, KnownOne);
Dale Johannesen85b0ede2009-02-11 19:19:41 +00001627 return (KnownZero.countPopulation() == BitWidth - 1) &&
1628 (KnownOne.countPopulation() == 1);
Dan Gohmane5af2d32009-01-29 01:59:02 +00001629}
Chris Lattner5c3e21d2006-05-06 09:27:13 +00001630
Evan Chengfa1eb272007-02-08 22:13:59 +00001631/// SimplifySetCC - Try to simplify a setcc built with the specified operands
Dan Gohman475871a2008-07-27 21:46:04 +00001632/// and cc. If it is unable to simplify it, return a null SDValue.
1633SDValue
Owen Andersone50ed302009-08-10 22:56:29 +00001634TargetLowering::SimplifySetCC(EVT VT, SDValue N0, SDValue N1,
Evan Chengfa1eb272007-02-08 22:13:59 +00001635 ISD::CondCode Cond, bool foldBooleans,
Dale Johannesenff97d4f2009-02-03 00:47:48 +00001636 DAGCombinerInfo &DCI, DebugLoc dl) const {
Evan Chengfa1eb272007-02-08 22:13:59 +00001637 SelectionDAG &DAG = DCI.DAG;
Owen Anderson23b9b192009-08-12 00:36:31 +00001638 LLVMContext &Context = *DAG.getContext();
Evan Chengfa1eb272007-02-08 22:13:59 +00001639
1640 // These setcc operations always fold.
1641 switch (Cond) {
1642 default: break;
1643 case ISD::SETFALSE:
1644 case ISD::SETFALSE2: return DAG.getConstant(0, VT);
1645 case ISD::SETTRUE:
1646 case ISD::SETTRUE2: return DAG.getConstant(1, VT);
1647 }
1648
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001649 if (isa<ConstantSDNode>(N0.getNode())) {
1650 // Ensure that the constant occurs on the RHS, and fold constant
1651 // comparisons.
1652 return DAG.getSetCC(dl, VT, N1, N0, ISD::getSetCCSwappedOperands(Cond));
1653 }
1654
Gabor Greifba36cb52008-08-28 21:40:38 +00001655 if (ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(N1.getNode())) {
Dan Gohman6c6cd1c2008-03-03 22:22:56 +00001656 const APInt &C1 = N1C->getAPIntValue();
Dale Johannesen89217a62008-11-07 01:28:02 +00001657
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001658 // If the LHS is '(srl (ctlz x), 5)', the RHS is 0/1, and this is an
1659 // equality comparison, then we're just comparing whether X itself is
1660 // zero.
1661 if (N0.getOpcode() == ISD::SRL && (C1 == 0 || C1 == 1) &&
1662 N0.getOperand(0).getOpcode() == ISD::CTLZ &&
1663 N0.getOperand(1).getOpcode() == ISD::Constant) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001664 const APInt &ShAmt
1665 = cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001666 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
1667 ShAmt == Log2_32(N0.getValueType().getSizeInBits())) {
1668 if ((C1 == 0) == (Cond == ISD::SETEQ)) {
1669 // (srl (ctlz x), 5) == 0 -> X != 0
1670 // (srl (ctlz x), 5) != 1 -> X != 0
1671 Cond = ISD::SETNE;
1672 } else {
1673 // (srl (ctlz x), 5) != 0 -> X == 0
1674 // (srl (ctlz x), 5) == 1 -> X == 0
1675 Cond = ISD::SETEQ;
1676 }
1677 SDValue Zero = DAG.getConstant(0, N0.getValueType());
1678 return DAG.getSetCC(dl, VT, N0.getOperand(0).getOperand(0),
1679 Zero, Cond);
1680 }
1681 }
1682
1683 // If the LHS is '(and load, const)', the RHS is 0,
1684 // the test is for equality or unsigned, and all 1 bits of the const are
1685 // in the same partial word, see if we can shorten the load.
1686 if (DCI.isBeforeLegalize() &&
1687 N0.getOpcode() == ISD::AND && C1 == 0 &&
1688 N0.getNode()->hasOneUse() &&
1689 isa<LoadSDNode>(N0.getOperand(0)) &&
1690 N0.getOperand(0).getNode()->hasOneUse() &&
1691 isa<ConstantSDNode>(N0.getOperand(1))) {
1692 LoadSDNode *Lod = cast<LoadSDNode>(N0.getOperand(0));
Evan Cheng347a9cb2010-01-07 20:58:44 +00001693 APInt bestMask;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001694 unsigned bestWidth = 0, bestOffset = 0;
Evan Cheng347a9cb2010-01-07 20:58:44 +00001695 if (!Lod->isVolatile() && Lod->isUnindexed()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001696 unsigned origWidth = N0.getValueType().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001697 unsigned maskWidth = origWidth;
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001698 // We can narrow (e.g.) 16-bit extending loads on 32-bit target to
1699 // 8 bits, but have to be careful...
1700 if (Lod->getExtensionType() != ISD::NON_EXTLOAD)
1701 origWidth = Lod->getMemoryVT().getSizeInBits();
Evan Cheng347a9cb2010-01-07 20:58:44 +00001702 const APInt &Mask =
1703 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001704 for (unsigned width = origWidth / 2; width>=8; width /= 2) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001705 APInt newMask = APInt::getLowBitsSet(maskWidth, width);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001706 for (unsigned offset=0; offset<origWidth/width; offset++) {
1707 if ((newMask & Mask) == Mask) {
1708 if (!TD->isLittleEndian())
1709 bestOffset = (origWidth/width - offset - 1) * (width/8);
1710 else
1711 bestOffset = (uint64_t)offset * (width/8);
Evan Cheng347a9cb2010-01-07 20:58:44 +00001712 bestMask = Mask.lshr(offset * (width/8) * 8);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001713 bestWidth = width;
1714 break;
Dale Johannesen89217a62008-11-07 01:28:02 +00001715 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001716 newMask = newMask << width;
Dale Johannesen89217a62008-11-07 01:28:02 +00001717 }
1718 }
1719 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001720 if (bestWidth) {
Owen Anderson23b9b192009-08-12 00:36:31 +00001721 EVT newVT = EVT::getIntegerVT(Context, bestWidth);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001722 if (newVT.isRound()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001723 EVT PtrType = Lod->getOperand(1).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001724 SDValue Ptr = Lod->getBasePtr();
1725 if (bestOffset != 0)
1726 Ptr = DAG.getNode(ISD::ADD, dl, PtrType, Lod->getBasePtr(),
1727 DAG.getConstant(bestOffset, PtrType));
1728 unsigned NewAlign = MinAlign(Lod->getAlignment(), bestOffset);
1729 SDValue NewLoad = DAG.getLoad(newVT, dl, Lod->getChain(), Ptr,
1730 Lod->getSrcValue(),
1731 Lod->getSrcValueOffset() + bestOffset,
David Greene1e559442010-02-15 17:00:31 +00001732 false, false, NewAlign);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001733 return DAG.getSetCC(dl, VT,
1734 DAG.getNode(ISD::AND, dl, newVT, NewLoad,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001735 DAG.getConstant(bestMask.trunc(bestWidth),
1736 newVT)),
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001737 DAG.getConstant(0LL, newVT), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00001738 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001739 }
1740 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001741
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001742 // If the LHS is a ZERO_EXTEND, perform the comparison on the input.
1743 if (N0.getOpcode() == ISD::ZERO_EXTEND) {
1744 unsigned InSize = N0.getOperand(0).getValueType().getSizeInBits();
1745
1746 // If the comparison constant has bits in the upper part, the
1747 // zero-extended value could never match.
1748 if (C1.intersects(APInt::getHighBitsSet(C1.getBitWidth(),
1749 C1.getBitWidth() - InSize))) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001750 switch (Cond) {
Evan Chengfa1eb272007-02-08 22:13:59 +00001751 case ISD::SETUGT:
1752 case ISD::SETUGE:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001753 case ISD::SETEQ: return DAG.getConstant(0, VT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001754 case ISD::SETULT:
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001755 case ISD::SETULE:
1756 case ISD::SETNE: return DAG.getConstant(1, VT);
1757 case ISD::SETGT:
1758 case ISD::SETGE:
1759 // True if the sign bit of C1 is set.
1760 return DAG.getConstant(C1.isNegative(), VT);
1761 case ISD::SETLT:
1762 case ISD::SETLE:
1763 // True if the sign bit of C1 isn't set.
1764 return DAG.getConstant(C1.isNonNegative(), VT);
1765 default:
Jakob Stoklund Olesen78d12642009-07-24 18:22:59 +00001766 break;
1767 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001768 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001769
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001770 // Otherwise, we can perform the comparison with the low bits.
1771 switch (Cond) {
1772 case ISD::SETEQ:
1773 case ISD::SETNE:
1774 case ISD::SETUGT:
1775 case ISD::SETUGE:
1776 case ISD::SETULT:
1777 case ISD::SETULE: {
Owen Andersone50ed302009-08-10 22:56:29 +00001778 EVT newVT = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001779 if (DCI.isBeforeLegalizeOps() ||
1780 (isOperationLegal(ISD::SETCC, newVT) &&
1781 getCondCodeAction(Cond, newVT)==Legal))
1782 return DAG.getSetCC(dl, VT, N0.getOperand(0),
1783 DAG.getConstant(APInt(C1).trunc(InSize), newVT),
1784 Cond);
1785 break;
1786 }
1787 default:
1788 break; // todo, be more careful with signed comparisons
1789 }
1790 } else if (N0.getOpcode() == ISD::SIGN_EXTEND_INREG &&
Evan Cheng2c755ba2010-02-27 07:36:59 +00001791 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001792 EVT ExtSrcTy = cast<VTSDNode>(N0.getOperand(1))->getVT();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001793 unsigned ExtSrcTyBits = ExtSrcTy.getSizeInBits();
Owen Andersone50ed302009-08-10 22:56:29 +00001794 EVT ExtDstTy = N0.getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001795 unsigned ExtDstTyBits = ExtDstTy.getSizeInBits();
1796
1797 // If the extended part has any inconsistent bits, it cannot ever
1798 // compare equal. In other words, they have to be all ones or all
1799 // zeros.
1800 APInt ExtBits =
1801 APInt::getHighBitsSet(ExtDstTyBits, ExtDstTyBits - ExtSrcTyBits);
1802 if ((C1 & ExtBits) != 0 && (C1 & ExtBits) != ExtBits)
1803 return DAG.getConstant(Cond == ISD::SETNE, VT);
1804
1805 SDValue ZextOp;
Owen Andersone50ed302009-08-10 22:56:29 +00001806 EVT Op0Ty = N0.getOperand(0).getValueType();
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001807 if (Op0Ty == ExtSrcTy) {
1808 ZextOp = N0.getOperand(0);
1809 } else {
1810 APInt Imm = APInt::getLowBitsSet(ExtDstTyBits, ExtSrcTyBits);
1811 ZextOp = DAG.getNode(ISD::AND, dl, Op0Ty, N0.getOperand(0),
1812 DAG.getConstant(Imm, Op0Ty));
1813 }
1814 if (!DCI.isCalledByLegalizer())
1815 DCI.AddToWorklist(ZextOp.getNode());
1816 // Otherwise, make this a use of a zext.
1817 return DAG.getSetCC(dl, VT, ZextOp,
1818 DAG.getConstant(C1 & APInt::getLowBitsSet(
1819 ExtDstTyBits,
1820 ExtSrcTyBits),
1821 ExtDstTy),
1822 Cond);
1823 } else if ((N1C->isNullValue() || N1C->getAPIntValue() == 1) &&
1824 (Cond == ISD::SETEQ || Cond == ISD::SETNE)) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001825 // SETCC (SETCC), [0|1], [EQ|NE] -> SETCC
Evan Cheng2c755ba2010-02-27 07:36:59 +00001826 if (N0.getOpcode() == ISD::SETCC &&
1827 isTypeLegal(VT) && VT.bitsLE(N0.getValueType())) {
Evan Cheng347a9cb2010-01-07 20:58:44 +00001828 bool TrueWhenTrue = (Cond == ISD::SETEQ) ^ (N1C->getAPIntValue() != 1);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001829 if (TrueWhenTrue)
Evan Cheng2c755ba2010-02-27 07:36:59 +00001830 return DAG.getNode(ISD::TRUNCATE, dl, VT, N0);
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001831 // Invert the condition.
1832 ISD::CondCode CC = cast<CondCodeSDNode>(N0.getOperand(2))->get();
1833 CC = ISD::getSetCCInverse(CC,
1834 N0.getOperand(0).getValueType().isInteger());
1835 return DAG.getSetCC(dl, VT, N0.getOperand(0), N0.getOperand(1), CC);
Evan Chengfa1eb272007-02-08 22:13:59 +00001836 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001837
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001838 if ((N0.getOpcode() == ISD::XOR ||
Evan Cheng2c755ba2010-02-27 07:36:59 +00001839 (N0.getOpcode() == ISD::AND &&
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001840 N0.getOperand(0).getOpcode() == ISD::XOR &&
1841 N0.getOperand(1) == N0.getOperand(0).getOperand(1))) &&
1842 isa<ConstantSDNode>(N0.getOperand(1)) &&
1843 cast<ConstantSDNode>(N0.getOperand(1))->getAPIntValue() == 1) {
1844 // If this is (X^1) == 0/1, swap the RHS and eliminate the xor. We
1845 // can only do this if the top bits are known zero.
1846 unsigned BitWidth = N0.getValueSizeInBits();
1847 if (DAG.MaskedValueIsZero(N0,
1848 APInt::getHighBitsSet(BitWidth,
1849 BitWidth-1))) {
1850 // Okay, get the un-inverted input value.
1851 SDValue Val;
1852 if (N0.getOpcode() == ISD::XOR)
1853 Val = N0.getOperand(0);
1854 else {
1855 assert(N0.getOpcode() == ISD::AND &&
1856 N0.getOperand(0).getOpcode() == ISD::XOR);
1857 // ((X^1)&1)^1 -> X & 1
1858 Val = DAG.getNode(ISD::AND, dl, N0.getValueType(),
1859 N0.getOperand(0).getOperand(0),
1860 N0.getOperand(1));
1861 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001862
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001863 return DAG.getSetCC(dl, VT, Val, N1,
1864 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1865 }
Evan Cheng2c755ba2010-02-27 07:36:59 +00001866 } else if (N1C->getAPIntValue() == 1 &&
1867 (VT == MVT::i1 ||
1868 getBooleanContents() == ZeroOrOneBooleanContent)) {
1869 SDValue Op0 = N0;
1870 if (Op0.getOpcode() == ISD::TRUNCATE)
1871 Op0 = Op0.getOperand(0);
1872
1873 if ((Op0.getOpcode() == ISD::XOR) &&
1874 Op0.getOperand(0).getOpcode() == ISD::SETCC &&
1875 Op0.getOperand(1).getOpcode() == ISD::SETCC) {
1876 // (xor (setcc), (setcc)) == / != 1 -> (setcc) != / == (setcc)
1877 Cond = (Cond == ISD::SETEQ) ? ISD::SETNE : ISD::SETEQ;
1878 return DAG.getSetCC(dl, VT, Op0.getOperand(0), Op0.getOperand(1),
1879 Cond);
1880 } else if (Op0.getOpcode() == ISD::AND &&
1881 isa<ConstantSDNode>(Op0.getOperand(1)) &&
1882 cast<ConstantSDNode>(Op0.getOperand(1))->getAPIntValue() == 1) {
1883 // If this is (X&1) == / != 1, normalize it to (X&1) != / == 0.
Anton Korobeynikov17458a72010-05-01 12:52:34 +00001884 if (Op0.getValueType().bitsGT(VT))
Evan Cheng2c755ba2010-02-27 07:36:59 +00001885 Op0 = DAG.getNode(ISD::AND, dl, VT,
1886 DAG.getNode(ISD::TRUNCATE, dl, VT, Op0.getOperand(0)),
1887 DAG.getConstant(1, VT));
Anton Korobeynikov17458a72010-05-01 12:52:34 +00001888 else if (Op0.getValueType().bitsLT(VT))
1889 Op0 = DAG.getNode(ISD::AND, dl, VT,
1890 DAG.getNode(ISD::ANY_EXTEND, dl, VT, Op0.getOperand(0)),
1891 DAG.getConstant(1, VT));
1892
Evan Cheng2c755ba2010-02-27 07:36:59 +00001893 return DAG.getSetCC(dl, VT, Op0,
1894 DAG.getConstant(0, Op0.getValueType()),
1895 Cond == ISD::SETEQ ? ISD::SETNE : ISD::SETEQ);
1896 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001897 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001898 }
1899
1900 APInt MinVal, MaxVal;
1901 unsigned OperandBitSize = N1C->getValueType(0).getSizeInBits();
1902 if (ISD::isSignedIntSetCC(Cond)) {
1903 MinVal = APInt::getSignedMinValue(OperandBitSize);
1904 MaxVal = APInt::getSignedMaxValue(OperandBitSize);
1905 } else {
1906 MinVal = APInt::getMinValue(OperandBitSize);
1907 MaxVal = APInt::getMaxValue(OperandBitSize);
1908 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001909
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001910 // Canonicalize GE/LE comparisons to use GT/LT comparisons.
1911 if (Cond == ISD::SETGE || Cond == ISD::SETUGE) {
1912 if (C1 == MinVal) return DAG.getConstant(1, VT); // X >= MIN --> true
1913 // X >= C0 --> X > (C0-1)
1914 return DAG.getSetCC(dl, VT, N0,
1915 DAG.getConstant(C1-1, N1.getValueType()),
1916 (Cond == ISD::SETGE) ? ISD::SETGT : ISD::SETUGT);
1917 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001918
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001919 if (Cond == ISD::SETLE || Cond == ISD::SETULE) {
1920 if (C1 == MaxVal) return DAG.getConstant(1, VT); // X <= MAX --> true
1921 // X <= C0 --> X < (C0+1)
1922 return DAG.getSetCC(dl, VT, N0,
1923 DAG.getConstant(C1+1, N1.getValueType()),
1924 (Cond == ISD::SETLE) ? ISD::SETLT : ISD::SETULT);
1925 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001926
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001927 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal)
1928 return DAG.getConstant(0, VT); // X < MIN --> false
1929 if ((Cond == ISD::SETGE || Cond == ISD::SETUGE) && C1 == MinVal)
1930 return DAG.getConstant(1, VT); // X >= MIN --> true
1931 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal)
1932 return DAG.getConstant(0, VT); // X > MAX --> false
1933 if ((Cond == ISD::SETLE || Cond == ISD::SETULE) && C1 == MaxVal)
1934 return DAG.getConstant(1, VT); // X <= MAX --> true
Evan Chengfa1eb272007-02-08 22:13:59 +00001935
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001936 // Canonicalize setgt X, Min --> setne X, Min
1937 if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MinVal)
1938 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
1939 // Canonicalize setlt X, Max --> setne X, Max
1940 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MaxVal)
1941 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETNE);
Evan Chengfa1eb272007-02-08 22:13:59 +00001942
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001943 // If we have setult X, 1, turn it into seteq X, 0
1944 if ((Cond == ISD::SETLT || Cond == ISD::SETULT) && C1 == MinVal+1)
1945 return DAG.getSetCC(dl, VT, N0,
1946 DAG.getConstant(MinVal, N0.getValueType()),
1947 ISD::SETEQ);
1948 // If we have setugt X, Max-1, turn it into seteq X, Max
1949 else if ((Cond == ISD::SETGT || Cond == ISD::SETUGT) && C1 == MaxVal-1)
1950 return DAG.getSetCC(dl, VT, N0,
1951 DAG.getConstant(MaxVal, N0.getValueType()),
1952 ISD::SETEQ);
Evan Chengfa1eb272007-02-08 22:13:59 +00001953
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001954 // If we have "setcc X, C0", check to see if we can shrink the immediate
1955 // by changing cc.
Evan Chengfa1eb272007-02-08 22:13:59 +00001956
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001957 // SETUGT X, SINTMAX -> SETLT X, 0
1958 if (Cond == ISD::SETUGT &&
1959 C1 == APInt::getSignedMaxValue(OperandBitSize))
1960 return DAG.getSetCC(dl, VT, N0,
1961 DAG.getConstant(0, N1.getValueType()),
1962 ISD::SETLT);
Evan Chengfa1eb272007-02-08 22:13:59 +00001963
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001964 // SETULT X, SINTMIN -> SETGT X, -1
1965 if (Cond == ISD::SETULT &&
1966 C1 == APInt::getSignedMinValue(OperandBitSize)) {
1967 SDValue ConstMinusOne =
1968 DAG.getConstant(APInt::getAllOnesValue(OperandBitSize),
1969 N1.getValueType());
1970 return DAG.getSetCC(dl, VT, N0, ConstMinusOne, ISD::SETGT);
1971 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001972
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001973 // Fold bit comparisons when we can.
1974 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Evan Chengd40d03e2010-01-06 19:38:29 +00001975 (VT == N0.getValueType() ||
1976 (isTypeLegal(VT) && VT.bitsLE(N0.getValueType()))) &&
1977 N0.getOpcode() == ISD::AND)
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001978 if (ConstantSDNode *AndRHS =
1979 dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
Owen Andersone50ed302009-08-10 22:56:29 +00001980 EVT ShiftTy = DCI.isBeforeLegalize() ?
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001981 getPointerTy() : getShiftAmountTy();
1982 if (Cond == ISD::SETNE && C1 == 0) {// (X & 8) != 0 --> (X & 8) >> 3
1983 // Perform the xform if the AND RHS is a single bit.
Evan Cheng347a9cb2010-01-07 20:58:44 +00001984 if (AndRHS->getAPIntValue().isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001985 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1986 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
Evan Cheng347a9cb2010-01-07 20:58:44 +00001987 DAG.getConstant(AndRHS->getAPIntValue().logBase2(), ShiftTy)));
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001988 }
Evan Cheng347a9cb2010-01-07 20:58:44 +00001989 } else if (Cond == ISD::SETEQ && C1 == AndRHS->getAPIntValue()) {
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001990 // (X & 8) == 8 --> (X & 8) >> 3
1991 // Perform the xform if C1 is a single bit.
1992 if (C1.isPowerOf2()) {
Evan Chengd40d03e2010-01-06 19:38:29 +00001993 return DAG.getNode(ISD::TRUNCATE, dl, VT,
1994 DAG.getNode(ISD::SRL, dl, N0.getValueType(), N0,
1995 DAG.getConstant(C1.logBase2(), ShiftTy)));
Evan Chengfa1eb272007-02-08 22:13:59 +00001996 }
1997 }
Eli Friedmanb101b0b2009-07-26 23:47:17 +00001998 }
Evan Chengfa1eb272007-02-08 22:13:59 +00001999 }
2000
Gabor Greifba36cb52008-08-28 21:40:38 +00002001 if (isa<ConstantFPSDNode>(N0.getNode())) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002002 // Constant fold or commute setcc.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002003 SDValue O = DAG.FoldSetCC(VT, N0, N1, Cond, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00002004 if (O.getNode()) return O;
2005 } else if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N1.getNode())) {
Chris Lattner63079f02007-12-29 08:37:08 +00002006 // If the RHS of an FP comparison is a constant, simplify it away in
2007 // some cases.
2008 if (CFP->getValueAPF().isNaN()) {
2009 // If an operand is known to be a nan, we can fold it.
2010 switch (ISD::getUnorderedFlavor(Cond)) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002011 default: llvm_unreachable("Unknown flavor!");
Chris Lattner63079f02007-12-29 08:37:08 +00002012 case 0: // Known false.
2013 return DAG.getConstant(0, VT);
2014 case 1: // Known true.
2015 return DAG.getConstant(1, VT);
Chris Lattner1c3e1e22007-12-30 21:21:10 +00002016 case 2: // Undefined.
Dale Johannesene8d72302009-02-06 23:05:02 +00002017 return DAG.getUNDEF(VT);
Chris Lattner63079f02007-12-29 08:37:08 +00002018 }
2019 }
2020
2021 // Otherwise, we know the RHS is not a NaN. Simplify the node to drop the
2022 // constant if knowing that the operand is non-nan is enough. We prefer to
2023 // have SETO(x,x) instead of SETO(x, 0.0) because this avoids having to
2024 // materialize 0.0.
2025 if (Cond == ISD::SETO || Cond == ISD::SETUO)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002026 return DAG.getSetCC(dl, VT, N0, N0, Cond);
Dan Gohman11eab022009-09-26 15:24:17 +00002027
2028 // If the condition is not legal, see if we can find an equivalent one
2029 // which is legal.
2030 if (!isCondCodeLegal(Cond, N0.getValueType())) {
2031 // If the comparison was an awkward floating-point == or != and one of
2032 // the comparison operands is infinity or negative infinity, convert the
2033 // condition to a less-awkward <= or >=.
2034 if (CFP->getValueAPF().isInfinity()) {
2035 if (CFP->getValueAPF().isNegative()) {
2036 if (Cond == ISD::SETOEQ &&
2037 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
2038 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLE);
2039 if (Cond == ISD::SETUEQ &&
2040 isCondCodeLegal(ISD::SETOLE, N0.getValueType()))
2041 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULE);
2042 if (Cond == ISD::SETUNE &&
2043 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2044 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGT);
2045 if (Cond == ISD::SETONE &&
2046 isCondCodeLegal(ISD::SETUGT, N0.getValueType()))
2047 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGT);
2048 } else {
2049 if (Cond == ISD::SETOEQ &&
2050 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2051 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOGE);
2052 if (Cond == ISD::SETUEQ &&
2053 isCondCodeLegal(ISD::SETOGE, N0.getValueType()))
2054 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETUGE);
2055 if (Cond == ISD::SETUNE &&
2056 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2057 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETULT);
2058 if (Cond == ISD::SETONE &&
2059 isCondCodeLegal(ISD::SETULT, N0.getValueType()))
2060 return DAG.getSetCC(dl, VT, N0, N1, ISD::SETOLT);
2061 }
2062 }
2063 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002064 }
2065
2066 if (N0 == N1) {
2067 // We can always fold X == X for integer setcc's.
Duncan Sands83ec4b62008-06-06 12:08:01 +00002068 if (N0.getValueType().isInteger())
Evan Chengfa1eb272007-02-08 22:13:59 +00002069 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2070 unsigned UOF = ISD::getUnorderedFlavor(Cond);
2071 if (UOF == 2) // FP operators that are undefined on NaNs.
2072 return DAG.getConstant(ISD::isTrueWhenEqual(Cond), VT);
2073 if (UOF == unsigned(ISD::isTrueWhenEqual(Cond)))
2074 return DAG.getConstant(UOF, VT);
2075 // Otherwise, we can't fold it. However, we can simplify it to SETUO/SETO
2076 // if it is not already.
2077 ISD::CondCode NewCond = UOF == 0 ? ISD::SETO : ISD::SETUO;
2078 if (NewCond != Cond)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002079 return DAG.getSetCC(dl, VT, N0, N1, NewCond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002080 }
2081
2082 if ((Cond == ISD::SETEQ || Cond == ISD::SETNE) &&
Duncan Sands83ec4b62008-06-06 12:08:01 +00002083 N0.getValueType().isInteger()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002084 if (N0.getOpcode() == ISD::ADD || N0.getOpcode() == ISD::SUB ||
2085 N0.getOpcode() == ISD::XOR) {
2086 // Simplify (X+Y) == (X+Z) --> Y == Z
2087 if (N0.getOpcode() == N1.getOpcode()) {
2088 if (N0.getOperand(0) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002089 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(1), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002090 if (N0.getOperand(1) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002091 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002092 if (DAG.isCommutativeBinOp(N0.getOpcode())) {
2093 // If X op Y == Y op X, try other combinations.
2094 if (N0.getOperand(0) == N1.getOperand(1))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002095 return DAG.getSetCC(dl, VT, N0.getOperand(1), N1.getOperand(0),
2096 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002097 if (N0.getOperand(1) == N1.getOperand(0))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002098 return DAG.getSetCC(dl, VT, N0.getOperand(0), N1.getOperand(1),
2099 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002100 }
2101 }
2102
2103 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(N1)) {
2104 if (ConstantSDNode *LHSR = dyn_cast<ConstantSDNode>(N0.getOperand(1))) {
2105 // Turn (X+C1) == C2 --> X == C2-C1
Gabor Greifba36cb52008-08-28 21:40:38 +00002106 if (N0.getOpcode() == ISD::ADD && N0.getNode()->hasOneUse()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002107 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002108 DAG.getConstant(RHSC->getAPIntValue()-
2109 LHSR->getAPIntValue(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002110 N0.getValueType()), Cond);
2111 }
2112
2113 // Turn (X^C1) == C2 into X == C1^C2 iff X&~C1 = 0.
2114 if (N0.getOpcode() == ISD::XOR)
2115 // If we know that all of the inverted bits are zero, don't bother
2116 // performing the inversion.
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002117 if (DAG.MaskedValueIsZero(N0.getOperand(0), ~LHSR->getAPIntValue()))
2118 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002119 DAG.getSetCC(dl, VT, N0.getOperand(0),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002120 DAG.getConstant(LHSR->getAPIntValue() ^
2121 RHSC->getAPIntValue(),
2122 N0.getValueType()),
2123 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002124 }
2125
2126 // Turn (C1-X) == C2 --> X == C1-C2
2127 if (ConstantSDNode *SUBC = dyn_cast<ConstantSDNode>(N0.getOperand(0))) {
Gabor Greifba36cb52008-08-28 21:40:38 +00002128 if (N0.getOpcode() == ISD::SUB && N0.getNode()->hasOneUse()) {
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002129 return
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002130 DAG.getSetCC(dl, VT, N0.getOperand(1),
Dan Gohman2e68b6f2008-02-25 21:11:39 +00002131 DAG.getConstant(SUBC->getAPIntValue() -
2132 RHSC->getAPIntValue(),
2133 N0.getValueType()),
2134 Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002135 }
2136 }
2137 }
2138
2139 // Simplify (X+Z) == X --> Z == 0
2140 if (N0.getOperand(0) == N1)
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002141 return DAG.getSetCC(dl, VT, N0.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002142 DAG.getConstant(0, N0.getValueType()), Cond);
2143 if (N0.getOperand(1) == N1) {
2144 if (DAG.isCommutativeBinOp(N0.getOpcode()))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002145 return DAG.getSetCC(dl, VT, N0.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002146 DAG.getConstant(0, N0.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002147 else if (N0.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002148 assert(N0.getOpcode() == ISD::SUB && "Unexpected operation!");
2149 // (Z-X) == X --> Z == X<<1
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002150 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(),
Evan Chengfa1eb272007-02-08 22:13:59 +00002151 N1,
2152 DAG.getConstant(1, getShiftAmountTy()));
2153 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002154 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002155 return DAG.getSetCC(dl, VT, N0.getOperand(0), SH, Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002156 }
2157 }
2158 }
2159
2160 if (N1.getOpcode() == ISD::ADD || N1.getOpcode() == ISD::SUB ||
2161 N1.getOpcode() == ISD::XOR) {
2162 // Simplify X == (X+Z) --> Z == 0
2163 if (N1.getOperand(0) == N0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002164 return DAG.getSetCC(dl, VT, N1.getOperand(1),
Evan Chengfa1eb272007-02-08 22:13:59 +00002165 DAG.getConstant(0, N1.getValueType()), Cond);
2166 } else if (N1.getOperand(1) == N0) {
2167 if (DAG.isCommutativeBinOp(N1.getOpcode())) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002168 return DAG.getSetCC(dl, VT, N1.getOperand(0),
Evan Chengfa1eb272007-02-08 22:13:59 +00002169 DAG.getConstant(0, N1.getValueType()), Cond);
Gabor Greifba36cb52008-08-28 21:40:38 +00002170 } else if (N1.getNode()->hasOneUse()) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002171 assert(N1.getOpcode() == ISD::SUB && "Unexpected operation!");
2172 // X == (Z-X) --> X<<1 == Z
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002173 SDValue SH = DAG.getNode(ISD::SHL, dl, N1.getValueType(), N0,
Evan Chengfa1eb272007-02-08 22:13:59 +00002174 DAG.getConstant(1, getShiftAmountTy()));
2175 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002176 DCI.AddToWorklist(SH.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002177 return DAG.getSetCC(dl, VT, SH, N1.getOperand(0), Cond);
Evan Chengfa1eb272007-02-08 22:13:59 +00002178 }
2179 }
2180 }
Dan Gohmane5af2d32009-01-29 01:59:02 +00002181
Dan Gohman2c65c3d2009-01-29 16:18:12 +00002182 // Simplify x&y == y to x&y != 0 if y has exactly one bit set.
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002183 // Note that where y is variable and is known to have at most
2184 // one bit set (for example, if it is z&1) we cannot do this;
2185 // the expressions are not equivalent when y==0.
Dan Gohmane5af2d32009-01-29 01:59:02 +00002186 if (N0.getOpcode() == ISD::AND)
2187 if (N0.getOperand(0) == N1 || N0.getOperand(1) == N1) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002188 if (ValueHasExactlyOneBitSet(N1, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002189 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2190 SDValue Zero = DAG.getConstant(0, N1.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002191 return DAG.getSetCC(dl, VT, N0, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002192 }
2193 }
2194 if (N1.getOpcode() == ISD::AND)
2195 if (N1.getOperand(0) == N0 || N1.getOperand(1) == N0) {
Dale Johannesen85b0ede2009-02-11 19:19:41 +00002196 if (ValueHasExactlyOneBitSet(N0, DAG)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00002197 Cond = ISD::getSetCCInverse(Cond, /*isInteger=*/true);
2198 SDValue Zero = DAG.getConstant(0, N0.getValueType());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002199 return DAG.getSetCC(dl, VT, N1, Zero, Cond);
Dan Gohmane5af2d32009-01-29 01:59:02 +00002200 }
2201 }
Evan Chengfa1eb272007-02-08 22:13:59 +00002202 }
2203
2204 // Fold away ALL boolean setcc's.
Dan Gohman475871a2008-07-27 21:46:04 +00002205 SDValue Temp;
Owen Anderson825b72b2009-08-11 20:47:22 +00002206 if (N0.getValueType() == MVT::i1 && foldBooleans) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002207 switch (Cond) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002208 default: llvm_unreachable("Unknown integer setcc!");
Bob Wilson4c245462009-01-22 17:39:32 +00002209 case ISD::SETEQ: // X == Y -> ~(X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002210 Temp = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
2211 N0 = DAG.getNOT(dl, Temp, MVT::i1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002212 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002213 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002214 break;
2215 case ISD::SETNE: // X != Y --> (X^Y)
Owen Anderson825b72b2009-08-11 20:47:22 +00002216 N0 = DAG.getNode(ISD::XOR, dl, MVT::i1, N0, N1);
Evan Chengfa1eb272007-02-08 22:13:59 +00002217 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002218 case ISD::SETGT: // X >s Y --> X == 0 & Y == 1 --> ~X & Y
2219 case ISD::SETULT: // X <u Y --> X == 0 & Y == 1 --> ~X & Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002220 Temp = DAG.getNOT(dl, N0, MVT::i1);
2221 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002222 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002223 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002224 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002225 case ISD::SETLT: // X <s Y --> X == 1 & Y == 0 --> ~Y & X
2226 case ISD::SETUGT: // X >u Y --> X == 1 & Y == 0 --> ~Y & X
Owen Anderson825b72b2009-08-11 20:47:22 +00002227 Temp = DAG.getNOT(dl, N1, MVT::i1);
2228 N0 = DAG.getNode(ISD::AND, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002229 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002230 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002231 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002232 case ISD::SETULE: // X <=u Y --> X == 0 | Y == 1 --> ~X | Y
2233 case ISD::SETGE: // X >=s Y --> X == 0 | Y == 1 --> ~X | Y
Owen Anderson825b72b2009-08-11 20:47:22 +00002234 Temp = DAG.getNOT(dl, N0, MVT::i1);
2235 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N1, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002236 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002237 DCI.AddToWorklist(Temp.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002238 break;
Bob Wilson4c245462009-01-22 17:39:32 +00002239 case ISD::SETUGE: // X >=u Y --> X == 1 | Y == 0 --> ~Y | X
2240 case ISD::SETLE: // X <=s Y --> X == 1 | Y == 0 --> ~Y | X
Owen Anderson825b72b2009-08-11 20:47:22 +00002241 Temp = DAG.getNOT(dl, N1, MVT::i1);
2242 N0 = DAG.getNode(ISD::OR, dl, MVT::i1, N0, Temp);
Evan Chengfa1eb272007-02-08 22:13:59 +00002243 break;
2244 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002245 if (VT != MVT::i1) {
Evan Chengfa1eb272007-02-08 22:13:59 +00002246 if (!DCI.isCalledByLegalizer())
Gabor Greifba36cb52008-08-28 21:40:38 +00002247 DCI.AddToWorklist(N0.getNode());
Evan Chengfa1eb272007-02-08 22:13:59 +00002248 // FIXME: If running after legalize, we probably can't do this.
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002249 N0 = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, N0);
Evan Chengfa1eb272007-02-08 22:13:59 +00002250 }
2251 return N0;
2252 }
2253
2254 // Could not fold it.
Dan Gohman475871a2008-07-27 21:46:04 +00002255 return SDValue();
Evan Chengfa1eb272007-02-08 22:13:59 +00002256}
2257
Evan Chengad4196b2008-05-12 19:56:52 +00002258/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
2259/// node is a GlobalAddress + offset.
Dan Gohman46510a72010-04-15 01:51:59 +00002260bool TargetLowering::isGAPlusOffset(SDNode *N, const GlobalValue* &GA,
Evan Chengad4196b2008-05-12 19:56:52 +00002261 int64_t &Offset) const {
2262 if (isa<GlobalAddressSDNode>(N)) {
Dan Gohman9ea3f562008-06-09 22:05:52 +00002263 GlobalAddressSDNode *GASD = cast<GlobalAddressSDNode>(N);
2264 GA = GASD->getGlobal();
2265 Offset += GASD->getOffset();
Evan Chengad4196b2008-05-12 19:56:52 +00002266 return true;
2267 }
2268
2269 if (N->getOpcode() == ISD::ADD) {
Dan Gohman475871a2008-07-27 21:46:04 +00002270 SDValue N1 = N->getOperand(0);
2271 SDValue N2 = N->getOperand(1);
Gabor Greifba36cb52008-08-28 21:40:38 +00002272 if (isGAPlusOffset(N1.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002273 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N2);
2274 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002275 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002276 return true;
2277 }
Gabor Greifba36cb52008-08-28 21:40:38 +00002278 } else if (isGAPlusOffset(N2.getNode(), GA, Offset)) {
Evan Chengad4196b2008-05-12 19:56:52 +00002279 ConstantSDNode *V = dyn_cast<ConstantSDNode>(N1);
2280 if (V) {
Dan Gohman7810bfe2008-09-26 21:54:37 +00002281 Offset += V->getSExtValue();
Evan Chengad4196b2008-05-12 19:56:52 +00002282 return true;
2283 }
2284 }
2285 }
2286 return false;
2287}
2288
2289
Dan Gohman475871a2008-07-27 21:46:04 +00002290SDValue TargetLowering::
Chris Lattner00ffed02006-03-01 04:52:55 +00002291PerformDAGCombine(SDNode *N, DAGCombinerInfo &DCI) const {
2292 // Default implementation: no optimization.
Dan Gohman475871a2008-07-27 21:46:04 +00002293 return SDValue();
Chris Lattner00ffed02006-03-01 04:52:55 +00002294}
2295
Chris Lattnereb8146b2006-02-04 02:13:02 +00002296//===----------------------------------------------------------------------===//
2297// Inline Assembler Implementation Methods
2298//===----------------------------------------------------------------------===//
2299
Chris Lattner4376fea2008-04-27 00:09:47 +00002300
Chris Lattnereb8146b2006-02-04 02:13:02 +00002301TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00002302TargetLowering::getConstraintType(const std::string &Constraint) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002303 // FIXME: lots more standard ones to handle.
Chris Lattner4234f572007-03-25 02:14:49 +00002304 if (Constraint.size() == 1) {
2305 switch (Constraint[0]) {
2306 default: break;
2307 case 'r': return C_RegisterClass;
2308 case 'm': // memory
2309 case 'o': // offsetable
2310 case 'V': // not offsetable
2311 return C_Memory;
2312 case 'i': // Simple Integer or Relocatable Constant
2313 case 'n': // Simple Integer
2314 case 's': // Relocatable Constant
Chris Lattnerc13dd1c2007-03-25 04:35:41 +00002315 case 'X': // Allow ANY value.
Chris Lattner4234f572007-03-25 02:14:49 +00002316 case 'I': // Target registers.
2317 case 'J':
2318 case 'K':
2319 case 'L':
2320 case 'M':
2321 case 'N':
2322 case 'O':
2323 case 'P':
2324 return C_Other;
2325 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002326 }
Chris Lattner065421f2007-03-25 02:18:14 +00002327
2328 if (Constraint.size() > 1 && Constraint[0] == '{' &&
2329 Constraint[Constraint.size()-1] == '}')
2330 return C_Register;
Chris Lattner4234f572007-03-25 02:14:49 +00002331 return C_Unknown;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002332}
2333
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002334/// LowerXConstraint - try to replace an X constraint, which matches anything,
2335/// with another that has more specific requirements based on the type of the
2336/// corresponding operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002337const char *TargetLowering::LowerXConstraint(EVT ConstraintVT) const{
Duncan Sands83ec4b62008-06-06 12:08:01 +00002338 if (ConstraintVT.isInteger())
Chris Lattner5e764232008-04-26 23:02:14 +00002339 return "r";
Duncan Sands83ec4b62008-06-06 12:08:01 +00002340 if (ConstraintVT.isFloatingPoint())
Chris Lattner5e764232008-04-26 23:02:14 +00002341 return "f"; // works for many targets
2342 return 0;
Dale Johannesenba2a0b92008-01-29 02:21:21 +00002343}
2344
Chris Lattner48884cd2007-08-25 00:47:38 +00002345/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
2346/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00002347void TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00002348 char ConstraintLetter,
Evan Chengda43bcf2008-09-24 00:05:32 +00002349 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00002350 std::vector<SDValue> &Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00002351 SelectionDAG &DAG) const {
Chris Lattnereb8146b2006-02-04 02:13:02 +00002352 switch (ConstraintLetter) {
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002353 default: break;
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002354 case 'X': // Allows any operand; labels (basic block) use this.
2355 if (Op.getOpcode() == ISD::BasicBlock) {
2356 Ops.push_back(Op);
2357 return;
2358 }
2359 // fall through
Chris Lattnereb8146b2006-02-04 02:13:02 +00002360 case 'i': // Simple Integer or Relocatable Constant
2361 case 'n': // Simple Integer
Dale Johanneseneb57ea72007-11-05 21:20:28 +00002362 case 's': { // Relocatable Constant
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002363 // These operands are interested in values of the form (GV+C), where C may
2364 // be folded in as an offset of GV, or it may be explicitly added. Also, it
2365 // is possible and fine if either GV or C are missing.
2366 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2367 GlobalAddressSDNode *GA = dyn_cast<GlobalAddressSDNode>(Op);
2368
2369 // If we have "(add GV, C)", pull out GV/C
2370 if (Op.getOpcode() == ISD::ADD) {
2371 C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
2372 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(0));
2373 if (C == 0 || GA == 0) {
2374 C = dyn_cast<ConstantSDNode>(Op.getOperand(0));
2375 GA = dyn_cast<GlobalAddressSDNode>(Op.getOperand(1));
2376 }
2377 if (C == 0 || GA == 0)
2378 C = 0, GA = 0;
2379 }
2380
2381 // If we find a valid operand, map to the TargetXXX version so that the
2382 // value itself doesn't get selected.
2383 if (GA) { // Either &GV or &GV+C
2384 if (ConstraintLetter != 'n') {
2385 int64_t Offs = GA->getOffset();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002386 if (C) Offs += C->getZExtValue();
Chris Lattner48884cd2007-08-25 00:47:38 +00002387 Ops.push_back(DAG.getTargetGlobalAddress(GA->getGlobal(),
2388 Op.getValueType(), Offs));
2389 return;
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002390 }
2391 }
2392 if (C) { // just C, no GV.
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002393 // Simple constants are not allowed for 's'.
Chris Lattner48884cd2007-08-25 00:47:38 +00002394 if (ConstraintLetter != 's') {
Dale Johannesen78e3e522009-02-12 20:58:09 +00002395 // gcc prints these as sign extended. Sign extend value to 64 bits
2396 // now; without this it would get ZExt'd later in
2397 // ScheduleDAGSDNodes::EmitNode, which is very generic.
2398 Ops.push_back(DAG.getTargetConstant(C->getAPIntValue().getSExtValue(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002399 MVT::i64));
Chris Lattner48884cd2007-08-25 00:47:38 +00002400 return;
2401 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002402 }
Chris Lattner9ff6ee82007-02-17 06:00:35 +00002403 break;
Chris Lattnereb8146b2006-02-04 02:13:02 +00002404 }
Chris Lattner75c7d2b2007-05-03 16:54:34 +00002405 }
Chris Lattnereb8146b2006-02-04 02:13:02 +00002406}
2407
Chris Lattner4ccb0702006-01-26 20:37:03 +00002408std::vector<unsigned> TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00002409getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002410 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002411 return std::vector<unsigned>();
2412}
2413
2414
2415std::pair<unsigned, const TargetRegisterClass*> TargetLowering::
Chris Lattner4217ca8dc2006-02-21 23:11:00 +00002416getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00002417 EVT VT) const {
Chris Lattner1efa40f2006-02-22 00:56:39 +00002418 if (Constraint[0] != '{')
Douglas Gregor7d9663c2010-05-11 06:17:44 +00002419 return std::make_pair(0u, static_cast<TargetRegisterClass*>(0));
Chris Lattnera55079a2006-02-01 01:29:47 +00002420 assert(*(Constraint.end()-1) == '}' && "Not a brace enclosed constraint?");
2421
2422 // Remove the braces from around the name.
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002423 StringRef RegName(Constraint.data()+1, Constraint.size()-2);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002424
2425 // Figure out which register class contains this reg.
Dan Gohman6f0d0242008-02-10 18:45:23 +00002426 const TargetRegisterInfo *RI = TM.getRegisterInfo();
2427 for (TargetRegisterInfo::regclass_iterator RCI = RI->regclass_begin(),
Chris Lattner1efa40f2006-02-22 00:56:39 +00002428 E = RI->regclass_end(); RCI != E; ++RCI) {
2429 const TargetRegisterClass *RC = *RCI;
Chris Lattnerb3befd42006-02-22 23:00:51 +00002430
Dan Gohmanf451cb82010-02-10 16:03:48 +00002431 // If none of the value types for this register class are valid, we
Chris Lattnerb3befd42006-02-22 23:00:51 +00002432 // can't use it. For example, 64-bit reg classes on 32-bit targets.
2433 bool isLegal = false;
2434 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
2435 I != E; ++I) {
2436 if (isTypeLegal(*I)) {
2437 isLegal = true;
2438 break;
2439 }
2440 }
2441
2442 if (!isLegal) continue;
2443
Chris Lattner1efa40f2006-02-22 00:56:39 +00002444 for (TargetRegisterClass::iterator I = RC->begin(), E = RC->end();
2445 I != E; ++I) {
Benjamin Kramer05872ea2009-11-12 20:36:59 +00002446 if (RegName.equals_lower(RI->getName(*I)))
Chris Lattner1efa40f2006-02-22 00:56:39 +00002447 return std::make_pair(*I, RC);
Chris Lattner1efa40f2006-02-22 00:56:39 +00002448 }
Chris Lattner4ccb0702006-01-26 20:37:03 +00002449 }
Chris Lattnera55079a2006-02-01 01:29:47 +00002450
Douglas Gregor7d9663c2010-05-11 06:17:44 +00002451 return std::make_pair(0u, static_cast<const TargetRegisterClass*>(0));
Chris Lattner4ccb0702006-01-26 20:37:03 +00002452}
Evan Cheng30b37b52006-03-13 23:18:16 +00002453
2454//===----------------------------------------------------------------------===//
Chris Lattner4376fea2008-04-27 00:09:47 +00002455// Constraint Selection.
2456
Chris Lattner6bdcda32008-10-17 16:47:46 +00002457/// isMatchingInputConstraint - Return true of this is an input operand that is
2458/// a matching constraint like "4".
2459bool TargetLowering::AsmOperandInfo::isMatchingInputConstraint() const {
Chris Lattner58f15c42008-10-17 16:21:11 +00002460 assert(!ConstraintCode.empty() && "No known constraint!");
2461 return isdigit(ConstraintCode[0]);
2462}
2463
2464/// getMatchedOperand - If this is an input matching constraint, this method
2465/// returns the output operand it matches.
2466unsigned TargetLowering::AsmOperandInfo::getMatchedOperand() const {
2467 assert(!ConstraintCode.empty() && "No known constraint!");
2468 return atoi(ConstraintCode.c_str());
2469}
2470
2471
Chris Lattner4376fea2008-04-27 00:09:47 +00002472/// getConstraintGenerality - Return an integer indicating how general CT
2473/// is.
2474static unsigned getConstraintGenerality(TargetLowering::ConstraintType CT) {
2475 switch (CT) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002476 default: llvm_unreachable("Unknown constraint type!");
Chris Lattner4376fea2008-04-27 00:09:47 +00002477 case TargetLowering::C_Other:
2478 case TargetLowering::C_Unknown:
2479 return 0;
2480 case TargetLowering::C_Register:
2481 return 1;
2482 case TargetLowering::C_RegisterClass:
2483 return 2;
2484 case TargetLowering::C_Memory:
2485 return 3;
2486 }
2487}
2488
2489/// ChooseConstraint - If there are multiple different constraints that we
2490/// could pick for this operand (e.g. "imr") try to pick the 'best' one.
Chris Lattner24e1a9d2008-04-27 01:49:46 +00002491/// This is somewhat tricky: constraints fall into four classes:
Chris Lattner4376fea2008-04-27 00:09:47 +00002492/// Other -> immediates and magic values
2493/// Register -> one specific register
2494/// RegisterClass -> a group of regs
2495/// Memory -> memory
2496/// Ideally, we would pick the most specific constraint possible: if we have
2497/// something that fits into a register, we would pick it. The problem here
2498/// is that if we have something that could either be in a register or in
2499/// memory that use of the register could cause selection of *other*
2500/// operands to fail: they might only succeed if we pick memory. Because of
2501/// this the heuristic we use is:
2502///
2503/// 1) If there is an 'other' constraint, and if the operand is valid for
2504/// that constraint, use it. This makes us take advantage of 'i'
2505/// constraints when available.
2506/// 2) Otherwise, pick the most general constraint present. This prefers
2507/// 'm' over 'r', for example.
2508///
2509static void ChooseConstraint(TargetLowering::AsmOperandInfo &OpInfo,
Evan Chengda43bcf2008-09-24 00:05:32 +00002510 bool hasMemory, const TargetLowering &TLI,
Dan Gohman475871a2008-07-27 21:46:04 +00002511 SDValue Op, SelectionDAG *DAG) {
Chris Lattner4376fea2008-04-27 00:09:47 +00002512 assert(OpInfo.Codes.size() > 1 && "Doesn't have multiple constraint options");
2513 unsigned BestIdx = 0;
2514 TargetLowering::ConstraintType BestType = TargetLowering::C_Unknown;
2515 int BestGenerality = -1;
2516
2517 // Loop over the options, keeping track of the most general one.
2518 for (unsigned i = 0, e = OpInfo.Codes.size(); i != e; ++i) {
2519 TargetLowering::ConstraintType CType =
2520 TLI.getConstraintType(OpInfo.Codes[i]);
2521
Chris Lattner5a096902008-04-27 00:37:18 +00002522 // If this is an 'other' constraint, see if the operand is valid for it.
2523 // For example, on X86 we might have an 'rI' constraint. If the operand
2524 // is an integer in the range [0..31] we want to use I (saving a load
2525 // of a register), otherwise we must use 'r'.
Gabor Greifba36cb52008-08-28 21:40:38 +00002526 if (CType == TargetLowering::C_Other && Op.getNode()) {
Chris Lattner5a096902008-04-27 00:37:18 +00002527 assert(OpInfo.Codes[i].size() == 1 &&
2528 "Unhandled multi-letter 'other' constraint");
Dan Gohman475871a2008-07-27 21:46:04 +00002529 std::vector<SDValue> ResultOps;
Evan Chengda43bcf2008-09-24 00:05:32 +00002530 TLI.LowerAsmOperandForConstraint(Op, OpInfo.Codes[i][0], hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002531 ResultOps, *DAG);
2532 if (!ResultOps.empty()) {
2533 BestType = CType;
2534 BestIdx = i;
2535 break;
2536 }
2537 }
2538
Chris Lattner4376fea2008-04-27 00:09:47 +00002539 // This constraint letter is more general than the previous one, use it.
2540 int Generality = getConstraintGenerality(CType);
2541 if (Generality > BestGenerality) {
2542 BestType = CType;
2543 BestIdx = i;
2544 BestGenerality = Generality;
2545 }
2546 }
2547
2548 OpInfo.ConstraintCode = OpInfo.Codes[BestIdx];
2549 OpInfo.ConstraintType = BestType;
2550}
2551
2552/// ComputeConstraintToUse - Determines the constraint code and constraint
2553/// type to use for the specific AsmOperandInfo, setting
2554/// OpInfo.ConstraintCode and OpInfo.ConstraintType.
Chris Lattner5a096902008-04-27 00:37:18 +00002555void TargetLowering::ComputeConstraintToUse(AsmOperandInfo &OpInfo,
Dan Gohman475871a2008-07-27 21:46:04 +00002556 SDValue Op,
Evan Chengda43bcf2008-09-24 00:05:32 +00002557 bool hasMemory,
Chris Lattner5a096902008-04-27 00:37:18 +00002558 SelectionDAG *DAG) const {
Chris Lattner4376fea2008-04-27 00:09:47 +00002559 assert(!OpInfo.Codes.empty() && "Must have at least one constraint");
2560
2561 // Single-letter constraints ('r') are very common.
2562 if (OpInfo.Codes.size() == 1) {
2563 OpInfo.ConstraintCode = OpInfo.Codes[0];
2564 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2565 } else {
Evan Chengda43bcf2008-09-24 00:05:32 +00002566 ChooseConstraint(OpInfo, hasMemory, *this, Op, DAG);
Chris Lattner4376fea2008-04-27 00:09:47 +00002567 }
2568
2569 // 'X' matches anything.
2570 if (OpInfo.ConstraintCode == "X" && OpInfo.CallOperandVal) {
2571 // Labels and constants are handled elsewhere ('X' is the only thing
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002572 // that matches labels). For Functions, the type here is the type of
Dale Johannesen5339c552009-07-20 23:27:39 +00002573 // the result, which is not what we want to look at; leave them alone.
2574 Value *v = OpInfo.CallOperandVal;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002575 if (isa<BasicBlock>(v) || isa<ConstantInt>(v) || isa<Function>(v)) {
2576 OpInfo.CallOperandVal = v;
Chris Lattner4376fea2008-04-27 00:09:47 +00002577 return;
Dale Johannesen8ea5ec62009-07-07 23:26:33 +00002578 }
Chris Lattner4376fea2008-04-27 00:09:47 +00002579
2580 // Otherwise, try to resolve it to something we know about by looking at
2581 // the actual operand type.
2582 if (const char *Repl = LowerXConstraint(OpInfo.ConstraintVT)) {
2583 OpInfo.ConstraintCode = Repl;
2584 OpInfo.ConstraintType = getConstraintType(OpInfo.ConstraintCode);
2585 }
2586 }
2587}
2588
2589//===----------------------------------------------------------------------===//
Evan Cheng30b37b52006-03-13 23:18:16 +00002590// Loop Strength Reduction hooks
2591//===----------------------------------------------------------------------===//
2592
Chris Lattner1436bb62007-03-30 23:14:50 +00002593/// isLegalAddressingMode - Return true if the addressing mode represented
2594/// by AM is legal for this target, for a load/store of the specified type.
2595bool TargetLowering::isLegalAddressingMode(const AddrMode &AM,
2596 const Type *Ty) const {
2597 // The default implementation of this implements a conservative RISCy, r+r and
2598 // r+i addr mode.
2599
2600 // Allows a sign-extended 16-bit immediate field.
2601 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
2602 return false;
2603
2604 // No global is ever allowed as a base.
2605 if (AM.BaseGV)
2606 return false;
2607
2608 // Only support r+r,
2609 switch (AM.Scale) {
2610 case 0: // "r+i" or just "i", depending on HasBaseReg.
2611 break;
2612 case 1:
2613 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
2614 return false;
2615 // Otherwise we have r+r or r+i.
2616 break;
2617 case 2:
2618 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
2619 return false;
2620 // Allow 2*r as r+r.
2621 break;
2622 }
2623
2624 return true;
2625}
2626
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002627/// BuildSDIVSequence - Given an ISD::SDIV node expressing a divide by constant,
2628/// return a DAG expression to select that will generate the same value by
2629/// multiplying by a magic number. See:
2630/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002631SDValue TargetLowering::BuildSDIV(SDNode *N, SelectionDAG &DAG,
2632 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002633 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002634 DebugLoc dl= N->getDebugLoc();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002635
2636 // Check to see if we can do this.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002637 // FIXME: We should be more aggressive here.
2638 if (!isTypeLegal(VT))
2639 return SDValue();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002640
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002641 APInt d = cast<ConstantSDNode>(N->getOperand(1))->getAPIntValue();
Jay Foad4e5ea552009-04-30 10:15:35 +00002642 APInt::ms magics = d.magic();
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002643
2644 // Multiply the numerator (operand 0) by the magic value
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002645 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002646 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002647 if (isOperationLegalOrCustom(ISD::MULHS, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002648 Q = DAG.getNode(ISD::MULHS, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002649 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002650 else if (isOperationLegalOrCustom(ISD::SMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002651 Q = SDValue(DAG.getNode(ISD::SMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002652 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002653 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002654 else
Dan Gohman475871a2008-07-27 21:46:04 +00002655 return SDValue(); // No mulhs or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002656 // If d > 0 and m < 0, add the numerator
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002657 if (d.isStrictlyPositive() && magics.m.isNegative()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002658 Q = DAG.getNode(ISD::ADD, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002659 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002660 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002661 }
2662 // If d < 0 and m > 0, subtract the numerator.
Eli Friedmanfc69cb42008-11-30 06:35:39 +00002663 if (d.isNegative() && magics.m.isStrictlyPositive()) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002664 Q = DAG.getNode(ISD::SUB, dl, VT, Q, N->getOperand(0));
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002665 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002666 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002667 }
2668 // Shift right algebraic if shift value is nonzero
2669 if (magics.s > 0) {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002670 Q = DAG.getNode(ISD::SRA, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002671 DAG.getConstant(magics.s, getShiftAmountTy()));
2672 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002673 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002674 }
2675 // Extract the sign bit and add it to the quotient
Dan Gohman475871a2008-07-27 21:46:04 +00002676 SDValue T =
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002677 DAG.getNode(ISD::SRL, dl, VT, Q, DAG.getConstant(VT.getSizeInBits()-1,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002678 getShiftAmountTy()));
2679 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002680 Created->push_back(T.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002681 return DAG.getNode(ISD::ADD, dl, VT, Q, T);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002682}
2683
2684/// BuildUDIVSequence - Given an ISD::UDIV node expressing a divide by constant,
2685/// return a DAG expression to select that will generate the same value by
2686/// multiplying by a magic number. See:
2687/// <http://the.wall.riscom.net/books/proc/ppc/cwg/code2.html>
Dan Gohman475871a2008-07-27 21:46:04 +00002688SDValue TargetLowering::BuildUDIV(SDNode *N, SelectionDAG &DAG,
2689 std::vector<SDNode*>* Created) const {
Owen Andersone50ed302009-08-10 22:56:29 +00002690 EVT VT = N->getValueType(0);
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002691 DebugLoc dl = N->getDebugLoc();
Eli Friedman201c9772008-11-30 06:02:26 +00002692
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002693 // Check to see if we can do this.
Eli Friedman201c9772008-11-30 06:02:26 +00002694 // FIXME: We should be more aggressive here.
2695 if (!isTypeLegal(VT))
2696 return SDValue();
2697
2698 // FIXME: We should use a narrower constant when the upper
2699 // bits are known to be zero.
2700 ConstantSDNode *N1C = cast<ConstantSDNode>(N->getOperand(1));
Jay Foad4e5ea552009-04-30 10:15:35 +00002701 APInt::mu magics = N1C->getAPIntValue().magicu();
Eli Friedman201c9772008-11-30 06:02:26 +00002702
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002703 // Multiply the numerator (operand 0) by the magic value
Eli Friedman201c9772008-11-30 06:02:26 +00002704 // FIXME: We should support doing a MUL in a wider type
Dan Gohman475871a2008-07-27 21:46:04 +00002705 SDValue Q;
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002706 if (isOperationLegalOrCustom(ISD::MULHU, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002707 Q = DAG.getNode(ISD::MULHU, dl, VT, N->getOperand(0),
Dan Gohman525178c2007-10-08 18:33:35 +00002708 DAG.getConstant(magics.m, VT));
Dan Gohmanf560ffa2009-01-28 17:46:25 +00002709 else if (isOperationLegalOrCustom(ISD::UMUL_LOHI, VT))
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002710 Q = SDValue(DAG.getNode(ISD::UMUL_LOHI, dl, DAG.getVTList(VT, VT),
Dan Gohman525178c2007-10-08 18:33:35 +00002711 N->getOperand(0),
Gabor Greifba36cb52008-08-28 21:40:38 +00002712 DAG.getConstant(magics.m, VT)).getNode(), 1);
Dan Gohman525178c2007-10-08 18:33:35 +00002713 else
Dan Gohman475871a2008-07-27 21:46:04 +00002714 return SDValue(); // No mulhu or equvialent
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002715 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002716 Created->push_back(Q.getNode());
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002717
2718 if (magics.a == 0) {
Eli Friedman201c9772008-11-30 06:02:26 +00002719 assert(magics.s < N1C->getAPIntValue().getBitWidth() &&
2720 "We shouldn't generate an undefined shift!");
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002721 return DAG.getNode(ISD::SRL, dl, VT, Q,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002722 DAG.getConstant(magics.s, getShiftAmountTy()));
2723 } else {
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002724 SDValue NPQ = DAG.getNode(ISD::SUB, dl, VT, N->getOperand(0), Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002725 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002726 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002727 NPQ = DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002728 DAG.getConstant(1, getShiftAmountTy()));
2729 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002730 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002731 NPQ = DAG.getNode(ISD::ADD, dl, VT, NPQ, Q);
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002732 if (Created)
Gabor Greifba36cb52008-08-28 21:40:38 +00002733 Created->push_back(NPQ.getNode());
Dale Johannesenff97d4f2009-02-03 00:47:48 +00002734 return DAG.getNode(ISD::SRL, dl, VT, NPQ,
Andrew Lenharthdae9cbe2006-05-16 17:42:15 +00002735 DAG.getConstant(magics.s-1, getShiftAmountTy()));
2736 }
2737}