blob: 27226f1e63642d1ecf178efc1aa62d0354b46fa7 [file] [log] [blame]
Evan Chengc6fe3332010-03-02 02:38:24 +00001//===-- MachineCSE.cpp - Machine Common Subexpression Elimination Pass ----===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This pass performs global common subexpression elimination on machine
Evan Chengc5bbba12010-03-02 19:02:27 +000011// instructions using a scoped hash table based value numbering scheme. It
Evan Chengc6fe3332010-03-02 02:38:24 +000012// must be run while the machine function is still in SSA form.
13//
14//===----------------------------------------------------------------------===//
15
16#define DEBUG_TYPE "machine-cse"
17#include "llvm/CodeGen/Passes.h"
18#include "llvm/CodeGen/MachineDominators.h"
19#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng6ba95542010-03-03 02:48:20 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Evan Chenga5f32cb2010-03-04 21:18:08 +000021#include "llvm/Analysis/AliasAnalysis.h"
Evan Cheng6ba95542010-03-03 02:48:20 +000022#include "llvm/Target/TargetInstrInfo.h"
Evan Cheng31156982010-04-21 00:21:07 +000023#include "llvm/ADT/DenseMap.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000024#include "llvm/ADT/ScopedHashTable.h"
Evan Cheng189c1ec2010-10-29 23:36:03 +000025#include "llvm/ADT/SmallSet.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000026#include "llvm/ADT/Statistic.h"
27#include "llvm/Support/Debug.h"
Cameron Zwarich53eeba52011-01-03 04:07:46 +000028#include "llvm/Support/RecyclingAllocator.h"
Evan Chengc6fe3332010-03-02 02:38:24 +000029using namespace llvm;
30
Evan Cheng16b48b82010-03-03 21:20:05 +000031STATISTIC(NumCoalesces, "Number of copies coalesced");
32STATISTIC(NumCSEs, "Number of common subexpression eliminated");
Evan Cheng189c1ec2010-10-29 23:36:03 +000033STATISTIC(NumPhysCSEs,
34 "Number of physreg referencing common subexpr eliminated");
Evan Cheng97b5beb2012-01-10 02:02:58 +000035STATISTIC(NumCrossBBCSEs,
36 "Number of cross-MBB physreg referencing CS eliminated");
Evan Chenga63cde22010-12-15 22:16:21 +000037STATISTIC(NumCommutes, "Number of copies coalesced after commuting");
Bob Wilson38441732010-06-03 18:28:31 +000038
Evan Chengc6fe3332010-03-02 02:38:24 +000039namespace {
40 class MachineCSE : public MachineFunctionPass {
Evan Cheng6ba95542010-03-03 02:48:20 +000041 const TargetInstrInfo *TII;
Evan Chengb3958e82010-03-04 01:33:55 +000042 const TargetRegisterInfo *TRI;
Evan Chenga5f32cb2010-03-04 21:18:08 +000043 AliasAnalysis *AA;
Evan Cheng31f94c72010-03-09 03:21:12 +000044 MachineDominatorTree *DT;
45 MachineRegisterInfo *MRI;
Evan Chengc6fe3332010-03-02 02:38:24 +000046 public:
47 static char ID; // Pass identification
Owen Anderson081c34b2010-10-19 17:21:58 +000048 MachineCSE() : MachineFunctionPass(ID), LookAheadLimit(5), CurrVN(0) {
49 initializeMachineCSEPass(*PassRegistry::getPassRegistry());
50 }
Evan Chengc6fe3332010-03-02 02:38:24 +000051
52 virtual bool runOnMachineFunction(MachineFunction &MF);
Andrew Trick1df91b02012-02-08 21:22:43 +000053
Evan Chengc6fe3332010-03-02 02:38:24 +000054 virtual void getAnalysisUsage(AnalysisUsage &AU) const {
55 AU.setPreservesCFG();
56 MachineFunctionPass::getAnalysisUsage(AU);
Evan Chenga5f32cb2010-03-04 21:18:08 +000057 AU.addRequired<AliasAnalysis>();
Evan Cheng65424162010-08-17 20:57:42 +000058 AU.addPreservedID(MachineLoopInfoID);
Evan Chengc6fe3332010-03-02 02:38:24 +000059 AU.addRequired<MachineDominatorTree>();
60 AU.addPreserved<MachineDominatorTree>();
61 }
62
Evan Chengc2b768f2010-09-17 21:59:42 +000063 virtual void releaseMemory() {
64 ScopeMap.clear();
65 Exps.clear();
Lang Hamesc2e08db2012-02-17 00:27:16 +000066 AllocatableRegs.clear();
67 ReservedRegs.clear();
Evan Chengc2b768f2010-09-17 21:59:42 +000068 }
69
Evan Chengc6fe3332010-03-02 02:38:24 +000070 private:
Evan Cheng835810b2010-05-21 21:22:19 +000071 const unsigned LookAheadLimit;
Cameron Zwarich53eeba52011-01-03 04:07:46 +000072 typedef RecyclingAllocator<BumpPtrAllocator,
73 ScopedHashTableVal<MachineInstr*, unsigned> > AllocatorTy;
74 typedef ScopedHashTable<MachineInstr*, unsigned,
75 MachineInstrExpressionTrait, AllocatorTy> ScopedHTType;
76 typedef ScopedHTType::ScopeTy ScopeType;
Evan Cheng31156982010-04-21 00:21:07 +000077 DenseMap<MachineBasicBlock*, ScopeType*> ScopeMap;
Cameron Zwarich53eeba52011-01-03 04:07:46 +000078 ScopedHTType VNT;
Evan Cheng16b48b82010-03-03 21:20:05 +000079 SmallVector<MachineInstr*, 64> Exps;
Evan Cheng31156982010-04-21 00:21:07 +000080 unsigned CurrVN;
Lang Hamesc2e08db2012-02-17 00:27:16 +000081 BitVector AllocatableRegs;
82 BitVector ReservedRegs;
Evan Cheng16b48b82010-03-03 21:20:05 +000083
Evan Chenga5f32cb2010-03-04 21:18:08 +000084 bool PerformTrivialCoalescing(MachineInstr *MI, MachineBasicBlock *MBB);
Evan Chengb3958e82010-03-04 01:33:55 +000085 bool isPhysDefTriviallyDead(unsigned Reg,
86 MachineBasicBlock::const_iterator I,
Evan Cheng835810b2010-05-21 21:22:19 +000087 MachineBasicBlock::const_iterator E) const ;
Evan Cheng189c1ec2010-10-29 23:36:03 +000088 bool hasLivePhysRegDefUses(const MachineInstr *MI,
89 const MachineBasicBlock *MBB,
Evan Cheng97b5beb2012-01-10 02:02:58 +000090 SmallSet<unsigned,8> &PhysRefs,
91 SmallVector<unsigned,2> &PhysDefs) const;
Evan Cheng189c1ec2010-10-29 23:36:03 +000092 bool PhysRegDefsReach(MachineInstr *CSMI, MachineInstr *MI,
Evan Cheng97b5beb2012-01-10 02:02:58 +000093 SmallSet<unsigned,8> &PhysRefs,
Evan Chengf96703e2012-01-11 00:38:11 +000094 SmallVector<unsigned,2> &PhysDefs,
Evan Cheng97b5beb2012-01-10 02:02:58 +000095 bool &NonLocal) const;
Evan Chenga5f32cb2010-03-04 21:18:08 +000096 bool isCSECandidate(MachineInstr *MI);
Evan Cheng2938a002010-03-10 02:12:03 +000097 bool isProfitableToCSE(unsigned CSReg, unsigned Reg,
98 MachineInstr *CSMI, MachineInstr *MI);
Evan Cheng31156982010-04-21 00:21:07 +000099 void EnterScope(MachineBasicBlock *MBB);
100 void ExitScope(MachineBasicBlock *MBB);
101 bool ProcessBlock(MachineBasicBlock *MBB);
102 void ExitScopeIfDone(MachineDomTreeNode *Node,
103 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren,
104 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> &ParentMap);
105 bool PerformCSE(MachineDomTreeNode *Node);
Evan Chengc6fe3332010-03-02 02:38:24 +0000106 };
107} // end anonymous namespace
108
109char MachineCSE::ID = 0;
Andrew Trick1dd8c852012-02-08 21:23:13 +0000110char &llvm::MachineCSEID = MachineCSE::ID;
Owen Anderson2ab36d32010-10-12 19:48:12 +0000111INITIALIZE_PASS_BEGIN(MachineCSE, "machine-cse",
112 "Machine Common Subexpression Elimination", false, false)
113INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
114INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
115INITIALIZE_PASS_END(MachineCSE, "machine-cse",
Owen Andersonce665bd2010-10-07 22:25:06 +0000116 "Machine Common Subexpression Elimination", false, false)
Evan Chengc6fe3332010-03-02 02:38:24 +0000117
Evan Cheng6ba95542010-03-03 02:48:20 +0000118bool MachineCSE::PerformTrivialCoalescing(MachineInstr *MI,
119 MachineBasicBlock *MBB) {
120 bool Changed = false;
121 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
122 MachineOperand &MO = MI->getOperand(i);
Evan Cheng16b48b82010-03-03 21:20:05 +0000123 if (!MO.isReg() || !MO.isUse())
124 continue;
125 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000126 if (!TargetRegisterInfo::isVirtualRegister(Reg))
Evan Cheng16b48b82010-03-03 21:20:05 +0000127 continue;
Evan Chengf437f732010-09-17 21:56:26 +0000128 if (!MRI->hasOneNonDBGUse(Reg))
Evan Cheng16b48b82010-03-03 21:20:05 +0000129 // Only coalesce single use copies. This ensure the copy will be
130 // deleted.
131 continue;
132 MachineInstr *DefMI = MRI->getVRegDef(Reg);
133 if (DefMI->getParent() != MBB)
134 continue;
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000135 if (!DefMI->isCopy())
136 continue;
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000137 unsigned SrcReg = DefMI->getOperand(1).getReg();
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000138 if (!TargetRegisterInfo::isVirtualRegister(SrcReg))
139 continue;
140 if (DefMI->getOperand(0).getSubReg() || DefMI->getOperand(1).getSubReg())
141 continue;
Jakob Stoklund Olesenbf4699c2010-10-06 23:54:39 +0000142 if (!MRI->constrainRegClass(SrcReg, MRI->getRegClass(Reg)))
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000143 continue;
144 DEBUG(dbgs() << "Coalescing: " << *DefMI);
Jakob Stoklund Olesenbf4699c2010-10-06 23:54:39 +0000145 DEBUG(dbgs() << "*** to: " << *MI);
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000146 MO.setReg(SrcReg);
147 MRI->clearKillFlags(SrcReg);
Jakob Stoklund Olesen0bc25f42010-07-08 16:40:22 +0000148 DefMI->eraseFromParent();
149 ++NumCoalesces;
150 Changed = true;
Evan Cheng6ba95542010-03-03 02:48:20 +0000151 }
152
153 return Changed;
154}
155
Evan Cheng835810b2010-05-21 21:22:19 +0000156bool
157MachineCSE::isPhysDefTriviallyDead(unsigned Reg,
158 MachineBasicBlock::const_iterator I,
159 MachineBasicBlock::const_iterator E) const {
Eric Christophere81d0102010-05-21 23:40:03 +0000160 unsigned LookAheadLeft = LookAheadLimit;
Evan Cheng112e5e72010-03-23 20:33:48 +0000161 while (LookAheadLeft) {
Evan Cheng22504252010-03-24 01:50:28 +0000162 // Skip over dbg_value's.
163 while (I != E && I->isDebugValue())
164 ++I;
165
Evan Chengb3958e82010-03-04 01:33:55 +0000166 if (I == E)
167 // Reached end of block, register is obviously dead.
168 return true;
169
Evan Chengb3958e82010-03-04 01:33:55 +0000170 bool SeenDef = false;
171 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
172 const MachineOperand &MO = I->getOperand(i);
Jakob Stoklund Olesen2129a0f2012-02-28 02:08:50 +0000173 if (MO.isRegMask() && MO.clobbersPhysReg(Reg))
174 SeenDef = true;
Evan Chengb3958e82010-03-04 01:33:55 +0000175 if (!MO.isReg() || !MO.getReg())
176 continue;
177 if (!TRI->regsOverlap(MO.getReg(), Reg))
178 continue;
179 if (MO.isUse())
Evan Cheng835810b2010-05-21 21:22:19 +0000180 // Found a use!
Evan Chengb3958e82010-03-04 01:33:55 +0000181 return false;
182 SeenDef = true;
183 }
184 if (SeenDef)
Andrew Trick1df91b02012-02-08 21:22:43 +0000185 // See a def of Reg (or an alias) before encountering any use, it's
Evan Chengb3958e82010-03-04 01:33:55 +0000186 // trivially dead.
187 return true;
Evan Cheng112e5e72010-03-23 20:33:48 +0000188
189 --LookAheadLeft;
Evan Chengb3958e82010-03-04 01:33:55 +0000190 ++I;
191 }
192 return false;
193}
194
Evan Cheng189c1ec2010-10-29 23:36:03 +0000195/// hasLivePhysRegDefUses - Return true if the specified instruction read/write
Evan Cheng835810b2010-05-21 21:22:19 +0000196/// physical registers (except for dead defs of physical registers). It also
Evan Cheng2b4e7272010-06-04 23:28:13 +0000197/// returns the physical register def by reference if it's the only one and the
198/// instruction does not uses a physical register.
Evan Cheng189c1ec2010-10-29 23:36:03 +0000199bool MachineCSE::hasLivePhysRegDefUses(const MachineInstr *MI,
200 const MachineBasicBlock *MBB,
Evan Cheng97b5beb2012-01-10 02:02:58 +0000201 SmallSet<unsigned,8> &PhysRefs,
202 SmallVector<unsigned,2> &PhysDefs) const{
Evan Cheng189c1ec2010-10-29 23:36:03 +0000203 MachineBasicBlock::const_iterator I = MI; I = llvm::next(I);
Evan Cheng6ba95542010-03-03 02:48:20 +0000204 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng835810b2010-05-21 21:22:19 +0000205 const MachineOperand &MO = MI->getOperand(i);
Evan Cheng6ba95542010-03-03 02:48:20 +0000206 if (!MO.isReg())
207 continue;
208 unsigned Reg = MO.getReg();
209 if (!Reg)
210 continue;
Evan Cheng835810b2010-05-21 21:22:19 +0000211 if (TargetRegisterInfo::isVirtualRegister(Reg))
212 continue;
Evan Cheng189c1ec2010-10-29 23:36:03 +0000213 // If the def is dead, it's ok. But the def may not marked "dead". That's
Evan Cheng835810b2010-05-21 21:22:19 +0000214 // common since this pass is run before livevariables. We can scan
215 // forward a few instructions and check if it is obviously dead.
Evan Cheng189c1ec2010-10-29 23:36:03 +0000216 if (MO.isDef() &&
217 (MO.isDead() || isPhysDefTriviallyDead(Reg, I, MBB->end())))
218 continue;
219 PhysRefs.insert(Reg);
Evan Cheng97b5beb2012-01-10 02:02:58 +0000220 if (MO.isDef())
221 PhysDefs.push_back(Reg);
Evan Cheng189c1ec2010-10-29 23:36:03 +0000222 for (const unsigned *Alias = TRI->getAliasSet(Reg); *Alias; ++Alias)
223 PhysRefs.insert(*Alias);
Evan Chengb3958e82010-03-04 01:33:55 +0000224 }
225
Evan Cheng189c1ec2010-10-29 23:36:03 +0000226 return !PhysRefs.empty();
Evan Chengc6fe3332010-03-02 02:38:24 +0000227}
228
Evan Cheng189c1ec2010-10-29 23:36:03 +0000229bool MachineCSE::PhysRegDefsReach(MachineInstr *CSMI, MachineInstr *MI,
Evan Cheng97b5beb2012-01-10 02:02:58 +0000230 SmallSet<unsigned,8> &PhysRefs,
Evan Chengf96703e2012-01-11 00:38:11 +0000231 SmallVector<unsigned,2> &PhysDefs,
Evan Cheng97b5beb2012-01-10 02:02:58 +0000232 bool &NonLocal) const {
Eli Friedman5e926ac2011-05-06 05:23:07 +0000233 // For now conservatively returns false if the common subexpression is
Evan Cheng97b5beb2012-01-10 02:02:58 +0000234 // not in the same basic block as the given instruction. The only exception
235 // is if the common subexpression is in the sole predecessor block.
236 const MachineBasicBlock *MBB = MI->getParent();
237 const MachineBasicBlock *CSMBB = CSMI->getParent();
238
239 bool CrossMBB = false;
240 if (CSMBB != MBB) {
Evan Chengf96703e2012-01-11 00:38:11 +0000241 if (MBB->pred_size() != 1 || *MBB->pred_begin() != CSMBB)
Evan Cheng97b5beb2012-01-10 02:02:58 +0000242 return false;
Evan Chengf96703e2012-01-11 00:38:11 +0000243
244 for (unsigned i = 0, e = PhysDefs.size(); i != e; ++i) {
Lang Hamesc2e08db2012-02-17 00:27:16 +0000245 if (AllocatableRegs.test(PhysDefs[i]) || ReservedRegs.test(PhysDefs[i]))
246 // Avoid extending live range of physical registers if they are
247 //allocatable or reserved.
Evan Chengf96703e2012-01-11 00:38:11 +0000248 return false;
249 }
250 CrossMBB = true;
Evan Cheng97b5beb2012-01-10 02:02:58 +0000251 }
Eli Friedman5e926ac2011-05-06 05:23:07 +0000252 MachineBasicBlock::const_iterator I = CSMI; I = llvm::next(I);
253 MachineBasicBlock::const_iterator E = MI;
Evan Cheng97b5beb2012-01-10 02:02:58 +0000254 MachineBasicBlock::const_iterator EE = CSMBB->end();
Evan Cheng835810b2010-05-21 21:22:19 +0000255 unsigned LookAheadLeft = LookAheadLimit;
256 while (LookAheadLeft) {
Eli Friedman5e926ac2011-05-06 05:23:07 +0000257 // Skip over dbg_value's.
Evan Cheng97b5beb2012-01-10 02:02:58 +0000258 while (I != E && I != EE && I->isDebugValue())
Evan Cheng835810b2010-05-21 21:22:19 +0000259 ++I;
Eli Friedman5e926ac2011-05-06 05:23:07 +0000260
Evan Cheng97b5beb2012-01-10 02:02:58 +0000261 if (I == EE) {
262 assert(CrossMBB && "Reaching end-of-MBB without finding MI?");
Duncan Sands5b8a1db2012-02-05 14:20:11 +0000263 (void)CrossMBB;
Evan Cheng97b5beb2012-01-10 02:02:58 +0000264 CrossMBB = false;
265 NonLocal = true;
266 I = MBB->begin();
267 EE = MBB->end();
268 continue;
269 }
270
Eli Friedman5e926ac2011-05-06 05:23:07 +0000271 if (I == E)
272 return true;
273
274 for (unsigned i = 0, e = I->getNumOperands(); i != e; ++i) {
275 const MachineOperand &MO = I->getOperand(i);
Jakob Stoklund Olesen2129a0f2012-02-28 02:08:50 +0000276 // RegMasks go on instructions like calls that clobber lots of physregs.
277 // Don't attempt to CSE across such an instruction.
278 if (MO.isRegMask())
279 return false;
Eli Friedman5e926ac2011-05-06 05:23:07 +0000280 if (!MO.isReg() || !MO.isDef())
281 continue;
282 unsigned MOReg = MO.getReg();
283 if (TargetRegisterInfo::isVirtualRegister(MOReg))
284 continue;
285 if (PhysRefs.count(MOReg))
286 return false;
Evan Cheng189c1ec2010-10-29 23:36:03 +0000287 }
Eli Friedman5e926ac2011-05-06 05:23:07 +0000288
289 --LookAheadLeft;
290 ++I;
Evan Cheng835810b2010-05-21 21:22:19 +0000291 }
292
293 return false;
294}
295
Evan Chenga5f32cb2010-03-04 21:18:08 +0000296bool MachineCSE::isCSECandidate(MachineInstr *MI) {
Evan Cheng51960182010-03-08 23:49:12 +0000297 if (MI->isLabel() || MI->isPHI() || MI->isImplicitDef() ||
Dale Johannesene68ea062010-03-11 02:10:24 +0000298 MI->isKill() || MI->isInlineAsm() || MI->isDebugValue())
Evan Cheng51960182010-03-08 23:49:12 +0000299 return false;
300
Evan Cheng2938a002010-03-10 02:12:03 +0000301 // Ignore copies.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000302 if (MI->isCopyLike())
Evan Chenga5f32cb2010-03-04 21:18:08 +0000303 return false;
304
305 // Ignore stuff that we obviously can't move.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000306 if (MI->mayStore() || MI->isCall() || MI->isTerminator() ||
Evan Chengc36b7062011-01-07 23:50:32 +0000307 MI->hasUnmodeledSideEffects())
Evan Chenga5f32cb2010-03-04 21:18:08 +0000308 return false;
309
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000310 if (MI->mayLoad()) {
Evan Chenga5f32cb2010-03-04 21:18:08 +0000311 // Okay, this instruction does a load. As a refinement, we allow the target
312 // to decide whether the loaded value is actually a constant. If so, we can
313 // actually use it as a load.
314 if (!MI->isInvariantLoad(AA))
315 // FIXME: we should be able to hoist loads with no other side effects if
316 // there are no other instructions which can change memory in this loop.
317 // This is a trivial form of alias analysis.
318 return false;
319 }
320 return true;
321}
322
Evan Cheng31f94c72010-03-09 03:21:12 +0000323/// isProfitableToCSE - Return true if it's profitable to eliminate MI with a
324/// common expression that defines Reg.
Evan Cheng2938a002010-03-10 02:12:03 +0000325bool MachineCSE::isProfitableToCSE(unsigned CSReg, unsigned Reg,
326 MachineInstr *CSMI, MachineInstr *MI) {
327 // FIXME: Heuristics that works around the lack the live range splitting.
328
Chris Lattner622a11b2011-01-10 07:51:31 +0000329 // Heuristics #1: Don't CSE "cheap" computation if the def is not local or in
330 // an immediate predecessor. We don't want to increase register pressure and
331 // end up causing other computation to be spilled.
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000332 if (MI->isAsCheapAsAMove()) {
Evan Cheng2938a002010-03-10 02:12:03 +0000333 MachineBasicBlock *CSBB = CSMI->getParent();
334 MachineBasicBlock *BB = MI->getParent();
Chris Lattner622a11b2011-01-10 07:51:31 +0000335 if (CSBB != BB && !CSBB->isSuccessor(BB))
Evan Cheng2938a002010-03-10 02:12:03 +0000336 return false;
337 }
338
339 // Heuristics #2: If the expression doesn't not use a vr and the only use
340 // of the redundant computation are copies, do not cse.
341 bool HasVRegUse = false;
342 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
343 const MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000344 if (MO.isReg() && MO.isUse() &&
Evan Cheng2938a002010-03-10 02:12:03 +0000345 TargetRegisterInfo::isVirtualRegister(MO.getReg())) {
346 HasVRegUse = true;
347 break;
348 }
349 }
350 if (!HasVRegUse) {
351 bool HasNonCopyUse = false;
352 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(Reg),
353 E = MRI->use_nodbg_end(); I != E; ++I) {
354 MachineInstr *Use = &*I;
355 // Ignore copies.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000356 if (!Use->isCopyLike()) {
Evan Cheng2938a002010-03-10 02:12:03 +0000357 HasNonCopyUse = true;
358 break;
359 }
360 }
361 if (!HasNonCopyUse)
362 return false;
363 }
364
365 // Heuristics #3: If the common subexpression is used by PHIs, do not reuse
366 // it unless the defined value is already used in the BB of the new use.
Evan Cheng31f94c72010-03-09 03:21:12 +0000367 bool HasPHI = false;
368 SmallPtrSet<MachineBasicBlock*, 4> CSBBs;
Evan Cheng2938a002010-03-10 02:12:03 +0000369 for (MachineRegisterInfo::use_nodbg_iterator I = MRI->use_nodbg_begin(CSReg),
Evan Cheng31f94c72010-03-09 03:21:12 +0000370 E = MRI->use_nodbg_end(); I != E; ++I) {
371 MachineInstr *Use = &*I;
372 HasPHI |= Use->isPHI();
373 CSBBs.insert(Use->getParent());
374 }
375
376 if (!HasPHI)
377 return true;
378 return CSBBs.count(MI->getParent());
379}
380
Evan Cheng31156982010-04-21 00:21:07 +0000381void MachineCSE::EnterScope(MachineBasicBlock *MBB) {
382 DEBUG(dbgs() << "Entering: " << MBB->getName() << '\n');
383 ScopeType *Scope = new ScopeType(VNT);
384 ScopeMap[MBB] = Scope;
385}
386
387void MachineCSE::ExitScope(MachineBasicBlock *MBB) {
388 DEBUG(dbgs() << "Exiting: " << MBB->getName() << '\n');
389 DenseMap<MachineBasicBlock*, ScopeType*>::iterator SI = ScopeMap.find(MBB);
390 assert(SI != ScopeMap.end());
391 ScopeMap.erase(SI);
392 delete SI->second;
393}
394
395bool MachineCSE::ProcessBlock(MachineBasicBlock *MBB) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000396 bool Changed = false;
397
Evan Cheng31f94c72010-03-09 03:21:12 +0000398 SmallVector<std::pair<unsigned, unsigned>, 8> CSEPairs;
Evan Cheng16b48b82010-03-03 21:20:05 +0000399 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end(); I != E; ) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000400 MachineInstr *MI = &*I;
Evan Cheng16b48b82010-03-03 21:20:05 +0000401 ++I;
Evan Chenga5f32cb2010-03-04 21:18:08 +0000402
403 if (!isCSECandidate(MI))
Evan Cheng6ba95542010-03-03 02:48:20 +0000404 continue;
Evan Cheng6ba95542010-03-03 02:48:20 +0000405
406 bool FoundCSE = VNT.count(MI);
407 if (!FoundCSE) {
408 // Look for trivial copy coalescing opportunities.
Evan Chengdb8771a2010-04-02 02:21:24 +0000409 if (PerformTrivialCoalescing(MI, MBB)) {
Evan Chengcfea9852011-04-11 18:47:20 +0000410 Changed = true;
411
Evan Chengdb8771a2010-04-02 02:21:24 +0000412 // After coalescing MI itself may become a copy.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000413 if (MI->isCopyLike())
Evan Chengdb8771a2010-04-02 02:21:24 +0000414 continue;
Evan Cheng6ba95542010-03-03 02:48:20 +0000415 FoundCSE = VNT.count(MI);
Evan Chengdb8771a2010-04-02 02:21:24 +0000416 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000417 }
Evan Chenga63cde22010-12-15 22:16:21 +0000418
419 // Commute commutable instructions.
420 bool Commuted = false;
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000421 if (!FoundCSE && MI->isCommutable()) {
Evan Chenga63cde22010-12-15 22:16:21 +0000422 MachineInstr *NewMI = TII->commuteInstruction(MI);
423 if (NewMI) {
424 Commuted = true;
425 FoundCSE = VNT.count(NewMI);
Evan Chengcfea9852011-04-11 18:47:20 +0000426 if (NewMI != MI) {
Evan Chenga63cde22010-12-15 22:16:21 +0000427 // New instruction. It doesn't need to be kept.
428 NewMI->eraseFromParent();
Evan Chengcfea9852011-04-11 18:47:20 +0000429 Changed = true;
430 } else if (!FoundCSE)
Evan Chenga63cde22010-12-15 22:16:21 +0000431 // MI was changed but it didn't help, commute it back!
432 (void)TII->commuteInstruction(MI);
433 }
434 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000435
Evan Cheng189c1ec2010-10-29 23:36:03 +0000436 // If the instruction defines physical registers and the values *may* be
Evan Cheng67bda722010-03-03 23:59:08 +0000437 // used, then it's not safe to replace it with a common subexpression.
Evan Cheng189c1ec2010-10-29 23:36:03 +0000438 // It's also not safe if the instruction uses physical registers.
Evan Cheng97b5beb2012-01-10 02:02:58 +0000439 bool CrossMBBPhysDef = false;
Evan Cheng189c1ec2010-10-29 23:36:03 +0000440 SmallSet<unsigned,8> PhysRefs;
Evan Cheng97b5beb2012-01-10 02:02:58 +0000441 SmallVector<unsigned, 2> PhysDefs;
442 if (FoundCSE && hasLivePhysRegDefUses(MI, MBB, PhysRefs, PhysDefs)) {
Evan Cheng67bda722010-03-03 23:59:08 +0000443 FoundCSE = false;
444
Evan Cheng97b5beb2012-01-10 02:02:58 +0000445 // ... Unless the CS is local or is in the sole predecessor block
446 // and it also defines the physical register which is not clobbered
447 // in between and the physical register uses were not clobbered.
Evan Cheng189c1ec2010-10-29 23:36:03 +0000448 unsigned CSVN = VNT.lookup(MI);
449 MachineInstr *CSMI = Exps[CSVN];
Evan Chengf96703e2012-01-11 00:38:11 +0000450 if (PhysRegDefsReach(CSMI, MI, PhysRefs, PhysDefs, CrossMBBPhysDef))
Evan Cheng189c1ec2010-10-29 23:36:03 +0000451 FoundCSE = true;
Evan Cheng835810b2010-05-21 21:22:19 +0000452 }
453
Evan Cheng16b48b82010-03-03 21:20:05 +0000454 if (!FoundCSE) {
455 VNT.insert(MI, CurrVN++);
456 Exps.push_back(MI);
457 continue;
458 }
459
460 // Found a common subexpression, eliminate it.
461 unsigned CSVN = VNT.lookup(MI);
462 MachineInstr *CSMI = Exps[CSVN];
463 DEBUG(dbgs() << "Examining: " << *MI);
464 DEBUG(dbgs() << "*** Found a common subexpression: " << *CSMI);
Evan Cheng31f94c72010-03-09 03:21:12 +0000465
466 // Check if it's profitable to perform this CSE.
467 bool DoCSE = true;
Evan Cheng16b48b82010-03-03 21:20:05 +0000468 unsigned NumDefs = MI->getDesc().getNumDefs();
469 for (unsigned i = 0, e = MI->getNumOperands(); NumDefs && i != e; ++i) {
470 MachineOperand &MO = MI->getOperand(i);
471 if (!MO.isReg() || !MO.isDef())
472 continue;
473 unsigned OldReg = MO.getReg();
474 unsigned NewReg = CSMI->getOperand(i).getReg();
Evan Cheng6cc1aea2010-03-06 01:14:19 +0000475 if (OldReg == NewReg)
476 continue;
Bill Wendlingf6fb7ed2011-10-12 23:03:40 +0000477
Evan Cheng6cc1aea2010-03-06 01:14:19 +0000478 assert(TargetRegisterInfo::isVirtualRegister(OldReg) &&
Evan Cheng16b48b82010-03-03 21:20:05 +0000479 TargetRegisterInfo::isVirtualRegister(NewReg) &&
480 "Do not CSE physical register defs!");
Bill Wendlingf6fb7ed2011-10-12 23:03:40 +0000481
Evan Cheng2938a002010-03-10 02:12:03 +0000482 if (!isProfitableToCSE(NewReg, OldReg, CSMI, MI)) {
Evan Cheng31f94c72010-03-09 03:21:12 +0000483 DoCSE = false;
484 break;
485 }
Bill Wendlingf6fb7ed2011-10-12 23:03:40 +0000486
487 // Don't perform CSE if the result of the old instruction cannot exist
488 // within the register class of the new instruction.
489 const TargetRegisterClass *OldRC = MRI->getRegClass(OldReg);
490 if (!MRI->constrainRegClass(NewReg, OldRC)) {
491 DoCSE = false;
492 break;
493 }
494
Evan Cheng31f94c72010-03-09 03:21:12 +0000495 CSEPairs.push_back(std::make_pair(OldReg, NewReg));
Evan Cheng16b48b82010-03-03 21:20:05 +0000496 --NumDefs;
497 }
Evan Cheng31f94c72010-03-09 03:21:12 +0000498
499 // Actually perform the elimination.
500 if (DoCSE) {
Dan Gohman49b45892010-05-13 19:24:00 +0000501 for (unsigned i = 0, e = CSEPairs.size(); i != e; ++i) {
Evan Cheng31f94c72010-03-09 03:21:12 +0000502 MRI->replaceRegWith(CSEPairs[i].first, CSEPairs[i].second);
Dan Gohman49b45892010-05-13 19:24:00 +0000503 MRI->clearKillFlags(CSEPairs[i].second);
504 }
Evan Cheng97b5beb2012-01-10 02:02:58 +0000505
506 if (CrossMBBPhysDef) {
507 // Add physical register defs now coming in from a predecessor to MBB
508 // livein list.
509 while (!PhysDefs.empty()) {
510 unsigned LiveIn = PhysDefs.pop_back_val();
511 if (!MBB->isLiveIn(LiveIn))
512 MBB->addLiveIn(LiveIn);
513 }
514 ++NumCrossBBCSEs;
515 }
516
Evan Cheng31f94c72010-03-09 03:21:12 +0000517 MI->eraseFromParent();
518 ++NumCSEs;
Evan Cheng189c1ec2010-10-29 23:36:03 +0000519 if (!PhysRefs.empty())
Evan Cheng2b4e7272010-06-04 23:28:13 +0000520 ++NumPhysCSEs;
Evan Chenga63cde22010-12-15 22:16:21 +0000521 if (Commuted)
522 ++NumCommutes;
Evan Chengcfea9852011-04-11 18:47:20 +0000523 Changed = true;
Evan Cheng31f94c72010-03-09 03:21:12 +0000524 } else {
525 DEBUG(dbgs() << "*** Not profitable, avoid CSE!\n");
526 VNT.insert(MI, CurrVN++);
527 Exps.push_back(MI);
528 }
529 CSEPairs.clear();
Evan Cheng6ba95542010-03-03 02:48:20 +0000530 }
531
Evan Cheng31156982010-04-21 00:21:07 +0000532 return Changed;
533}
534
535/// ExitScopeIfDone - Destroy scope for the MBB that corresponds to the given
536/// dominator tree node if its a leaf or all of its children are done. Walk
537/// up the dominator tree to destroy ancestors which are now done.
538void
539MachineCSE::ExitScopeIfDone(MachineDomTreeNode *Node,
540 DenseMap<MachineDomTreeNode*, unsigned> &OpenChildren,
541 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> &ParentMap) {
542 if (OpenChildren[Node])
543 return;
544
545 // Pop scope.
546 ExitScope(Node->getBlock());
547
548 // Now traverse upwards to pop ancestors whose offsprings are all done.
549 while (MachineDomTreeNode *Parent = ParentMap[Node]) {
550 unsigned Left = --OpenChildren[Parent];
551 if (Left != 0)
552 break;
553 ExitScope(Parent->getBlock());
554 Node = Parent;
555 }
556}
557
558bool MachineCSE::PerformCSE(MachineDomTreeNode *Node) {
559 SmallVector<MachineDomTreeNode*, 32> Scopes;
560 SmallVector<MachineDomTreeNode*, 8> WorkList;
561 DenseMap<MachineDomTreeNode*, MachineDomTreeNode*> ParentMap;
562 DenseMap<MachineDomTreeNode*, unsigned> OpenChildren;
563
Evan Chengc2b768f2010-09-17 21:59:42 +0000564 CurrVN = 0;
565
Evan Cheng31156982010-04-21 00:21:07 +0000566 // Perform a DFS walk to determine the order of visit.
567 WorkList.push_back(Node);
568 do {
569 Node = WorkList.pop_back_val();
570 Scopes.push_back(Node);
571 const std::vector<MachineDomTreeNode*> &Children = Node->getChildren();
572 unsigned NumChildren = Children.size();
573 OpenChildren[Node] = NumChildren;
574 for (unsigned i = 0; i != NumChildren; ++i) {
575 MachineDomTreeNode *Child = Children[i];
576 ParentMap[Child] = Node;
577 WorkList.push_back(Child);
578 }
579 } while (!WorkList.empty());
580
581 // Now perform CSE.
582 bool Changed = false;
583 for (unsigned i = 0, e = Scopes.size(); i != e; ++i) {
584 MachineDomTreeNode *Node = Scopes[i];
585 MachineBasicBlock *MBB = Node->getBlock();
586 EnterScope(MBB);
587 Changed |= ProcessBlock(MBB);
588 // If it's a leaf node, it's done. Traverse upwards to pop ancestors.
589 ExitScopeIfDone(Node, OpenChildren, ParentMap);
590 }
Evan Cheng6ba95542010-03-03 02:48:20 +0000591
592 return Changed;
593}
594
Evan Chengc6fe3332010-03-02 02:38:24 +0000595bool MachineCSE::runOnMachineFunction(MachineFunction &MF) {
Evan Cheng6ba95542010-03-03 02:48:20 +0000596 TII = MF.getTarget().getInstrInfo();
Evan Chengb3958e82010-03-04 01:33:55 +0000597 TRI = MF.getTarget().getRegisterInfo();
Evan Cheng6ba95542010-03-03 02:48:20 +0000598 MRI = &MF.getRegInfo();
Evan Chenga5f32cb2010-03-04 21:18:08 +0000599 AA = &getAnalysis<AliasAnalysis>();
Evan Cheng31f94c72010-03-09 03:21:12 +0000600 DT = &getAnalysis<MachineDominatorTree>();
Lang Hamesc2e08db2012-02-17 00:27:16 +0000601 AllocatableRegs = TRI->getAllocatableSet(MF);
602 ReservedRegs = TRI->getReservedRegs(MF);
Evan Cheng31156982010-04-21 00:21:07 +0000603 return PerformCSE(DT->getRootNode());
Evan Chengc6fe3332010-03-02 02:38:24 +0000604}