blob: b0cc397f5cc7d1563827fbe1b0013029e14f86a9 [file] [log] [blame]
Jia Liu31d157a2012-02-18 12:03:15 +00001//===-- ARMInstrThumb2.td - Thumb2 support for ARM ---------*- tablegen -*-===//
Anton Korobeynikovd4022c32009-05-29 23:41:08 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the Thumb2 instruction set.
11//
12//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +000013
Evan Cheng06e16582009-07-10 01:54:42 +000014// IT block predicate field
Jim Grosbach89df9962011-08-26 21:43:41 +000015def it_pred_asmoperand : AsmOperandClass {
16 let Name = "ITCondCode";
17 let ParserMethod = "parseITCondCode";
18}
Evan Cheng06e16582009-07-10 01:54:42 +000019def it_pred : Operand<i32> {
Johnny Chen9d3acaa2010-03-02 17:57:15 +000020 let PrintMethod = "printMandatoryPredicateOperand";
Jim Grosbach89df9962011-08-26 21:43:41 +000021 let ParserMatchClass = it_pred_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000022}
23
24// IT block condition mask
Jim Grosbach89df9962011-08-26 21:43:41 +000025def it_mask_asmoperand : AsmOperandClass { let Name = "ITMask"; }
Evan Cheng06e16582009-07-10 01:54:42 +000026def it_mask : Operand<i32> {
27 let PrintMethod = "printThumbITMask";
Jim Grosbach89df9962011-08-26 21:43:41 +000028 let ParserMatchClass = it_mask_asmoperand;
Evan Cheng06e16582009-07-10 01:54:42 +000029}
30
Owen Anderson0afa0092011-09-26 21:06:22 +000031// t2_shift_imm: An integer that encodes a shift amount and the type of shift
32// (asr or lsl). The 6-bit immediate encodes as:
33// {5} 0 ==> lsl
34// 1 asr
35// {4-0} imm5 shift amount.
36// asr #32 not allowed
37def t2_shift_imm : Operand<i32> {
38 let PrintMethod = "printShiftImmOperand";
39 let ParserMatchClass = ShifterImmAsmOperand;
40 let DecoderMethod = "DecodeT2ShifterImmOperand";
41}
42
Anton Korobeynikov52237112009-06-17 18:13:58 +000043// Shifted operands. No register controlled shifts for Thumb2.
44// Note: We do not support rrx shifted operands yet.
45def t2_so_reg : Operand<i32>, // reg imm
Evan Cheng9cb9e672009-06-27 02:26:13 +000046 ComplexPattern<i32, 2, "SelectT2ShifterOperandReg",
Anton Korobeynikov52237112009-06-17 18:13:58 +000047 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +000048 let EncoderMethod = "getT2SORegOpValue";
Evan Cheng9cb9e672009-06-27 02:26:13 +000049 let PrintMethod = "printT2SOOperand";
Owen Anderson2c9f8352011-08-22 23:10:16 +000050 let DecoderMethod = "DecodeSORegImmOperand";
Jim Grosbach72335d52011-08-31 18:23:08 +000051 let ParserMatchClass = ShiftedImmAsmOperand;
52 let MIOperandInfo = (ops rGPR, i32imm);
Anton Korobeynikov52237112009-06-17 18:13:58 +000053}
54
Evan Chengf49810c2009-06-23 17:48:47 +000055// t2_so_imm_not_XFORM - Return the complement of a t2_so_imm value
56def t2_so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000057 return CurDAG->getTargetConstant(~((uint32_t)N->getZExtValue()), MVT::i32);
Anton Korobeynikov52237112009-06-17 18:13:58 +000058}]>;
59
Evan Chengf49810c2009-06-23 17:48:47 +000060// t2_so_imm_neg_XFORM - Return the negation of a t2_so_imm value
61def t2_so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +000062 return CurDAG->getTargetConstant(-((int)N->getZExtValue()), MVT::i32);
Evan Chengf49810c2009-06-23 17:48:47 +000063}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +000064
Evan Chengf49810c2009-06-23 17:48:47 +000065// t2_so_imm - Match a 32-bit immediate operand, which is an
66// 8-bit immediate rotated by an arbitrary number of bits, or an 8-bit
Bob Wilson09989942011-02-07 17:43:06 +000067// immediate splatted into multiple bytes of the word.
Jim Grosbach9588c102011-11-12 00:58:43 +000068def t2_so_imm_asmoperand : ImmAsmOperand { let Name = "T2SOImm"; }
Eli Friedmanc573e2c2011-04-29 22:48:03 +000069def t2_so_imm : Operand<i32>, ImmLeaf<i32, [{
70 return ARM_AM::getT2SOImmVal(Imm) != -1;
71 }]> {
Jim Grosbach6b8f1e32011-06-27 23:54:06 +000072 let ParserMatchClass = t2_so_imm_asmoperand;
Chris Lattner2ac19022010-11-15 05:19:05 +000073 let EncoderMethod = "getT2SOImmOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +000074 let DecoderMethod = "DecodeT2SOImm";
Owen Anderson5de6d842010-11-12 21:12:40 +000075}
Anton Korobeynikov52237112009-06-17 18:13:58 +000076
Jim Grosbach64171712010-02-16 21:07:46 +000077// t2_so_imm_not - Match an immediate that is a complement
Evan Chengf49810c2009-06-23 17:48:47 +000078// of a t2_so_imm.
Jim Grosbach89a63372011-10-28 22:36:30 +000079// Note: this pattern doesn't require an encoder method and such, as it's
80// only used on aliases (Pat<> and InstAlias<>). The actual encoding
81// is handled by the destination instructions, which use t2_so_imm.
82def t2_so_imm_not_asmoperand : AsmOperandClass { let Name = "T2SOImmNot"; }
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +000083def t2_so_imm_not : Operand<i32>, PatLeaf<(imm), [{
Evan Chenge7cbe412009-07-08 21:03:57 +000084 return ARM_AM::getT2SOImmVal(~((uint32_t)N->getZExtValue())) != -1;
Jim Grosbach89a63372011-10-28 22:36:30 +000085}], t2_so_imm_not_XFORM> {
86 let ParserMatchClass = t2_so_imm_not_asmoperand;
87}
Evan Chengf49810c2009-06-23 17:48:47 +000088
89// t2_so_imm_neg - Match an immediate that is a negation of a t2_so_imm.
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +000090def t2_so_imm_neg_asmoperand : AsmOperandClass { let Name = "T2SOImmNeg"; }
91def t2_so_imm_neg : Operand<i32>, PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +000092 return ARM_AM::getT2SOImmVal(-((uint32_t)N->getZExtValue())) != -1;
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +000093}], t2_so_imm_neg_XFORM> {
94 let ParserMatchClass = t2_so_imm_neg_asmoperand;
95}
Evan Chengf49810c2009-06-23 17:48:47 +000096
97/// imm0_4095 predicate - True if the 32-bit immediate is in the range [0.4095].
Evan Cheng86198642009-08-07 00:34:42 +000098def imm0_4095 : Operand<i32>,
Eric Christopher8f232d32011-04-28 05:49:04 +000099 ImmLeaf<i32, [{
100 return Imm >= 0 && Imm < 4096;
Evan Chengf49810c2009-06-23 17:48:47 +0000101}]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000102
Jim Grosbach64171712010-02-16 21:07:46 +0000103def imm0_4095_neg : PatLeaf<(i32 imm), [{
104 return (uint32_t)(-N->getZExtValue()) < 4096;
105}], imm_neg_XFORM>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000106
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000107def imm0_255_neg : PatLeaf<(i32 imm), [{
108 return (uint32_t)(-N->getZExtValue()) < 255;
Jim Grosbach64171712010-02-16 21:07:46 +0000109}], imm_neg_XFORM>;
Evan Chengfa2ea1a2009-08-04 01:41:15 +0000110
Jim Grosbach502e0aa2010-07-14 17:45:16 +0000111def imm0_255_not : PatLeaf<(i32 imm), [{
112 return (uint32_t)(~N->getZExtValue()) < 255;
113}], imm_comp_XFORM>;
114
Andrew Trickd49ffe82011-04-29 14:18:15 +0000115def lo5AllOne : PatLeaf<(i32 imm), [{
116 // Returns true if all low 5-bits are 1.
117 return (((uint32_t)N->getZExtValue()) & 0x1FUL) == 0x1FUL;
118}]>;
119
Evan Cheng055b0312009-06-29 07:51:04 +0000120// Define Thumb2 specific addressing modes.
121
122// t2addrmode_imm12 := reg + imm12
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000123def t2addrmode_imm12_asmoperand : AsmOperandClass {let Name="MemUImm12Offset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000124def t2addrmode_imm12 : Operand<i32>,
125 ComplexPattern<i32, 2, "SelectT2AddrModeImm12", []> {
Jim Grosbach458f2dc2010-10-25 20:00:01 +0000126 let PrintMethod = "printAddrModeImm12Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000127 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000128 let DecoderMethod = "DecodeT2AddrModeImm12";
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000129 let ParserMatchClass = t2addrmode_imm12_asmoperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000130 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
131}
132
Owen Andersonc9bd4962011-03-18 17:42:55 +0000133// t2ldrlabel := imm12
134def t2ldrlabel : Operand<i32> {
135 let EncoderMethod = "getAddrModeImm12OpValue";
Owen Andersone1368722011-09-21 23:44:46 +0000136 let PrintMethod = "printT2LdrLabelOperand";
Owen Andersonc9bd4962011-03-18 17:42:55 +0000137}
138
Jim Grosbach0b4c6732012-01-18 22:46:46 +0000139def t2ldr_pcrel_imm12_asmoperand : AsmOperandClass {let Name = "MemPCRelImm12";}
140def t2ldr_pcrel_imm12 : Operand<i32> {
141 let ParserMatchClass = t2ldr_pcrel_imm12_asmoperand;
142 // used for assembler pseudo instruction and maps to t2ldrlabel, so
143 // doesn't need encoder or print methods of its own.
144}
Owen Andersonc9bd4962011-03-18 17:42:55 +0000145
Owen Andersona838a252010-12-14 00:36:49 +0000146// ADR instruction labels.
147def t2adrlabel : Operand<i32> {
148 let EncoderMethod = "getT2AdrLabelOpValue";
149}
150
151
Jim Grosbachf0eee6e2011-09-07 23:39:14 +0000152// t2addrmode_posimm8 := reg + imm8
153def MemPosImm8OffsetAsmOperand : AsmOperandClass {let Name="MemPosImm8Offset";}
154def t2addrmode_posimm8 : Operand<i32> {
155 let PrintMethod = "printT2AddrModeImm8Operand";
156 let EncoderMethod = "getT2AddrModeImm8OpValue";
157 let DecoderMethod = "DecodeT2AddrModeImm8";
158 let ParserMatchClass = MemPosImm8OffsetAsmOperand;
159 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
160}
161
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000162// t2addrmode_negimm8 := reg - imm8
163def MemNegImm8OffsetAsmOperand : AsmOperandClass {let Name="MemNegImm8Offset";}
164def t2addrmode_negimm8 : Operand<i32>,
165 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
166 let PrintMethod = "printT2AddrModeImm8Operand";
167 let EncoderMethod = "getT2AddrModeImm8OpValue";
168 let DecoderMethod = "DecodeT2AddrModeImm8";
169 let ParserMatchClass = MemNegImm8OffsetAsmOperand;
170 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
171}
172
Johnny Chen0635fc52010-03-04 17:40:44 +0000173// t2addrmode_imm8 := reg +/- imm8
Jim Grosbach7ce05792011-08-03 23:50:40 +0000174def MemImm8OffsetAsmOperand : AsmOperandClass { let Name = "MemImm8Offset"; }
Evan Cheng055b0312009-06-29 07:51:04 +0000175def t2addrmode_imm8 : Operand<i32>,
176 ComplexPattern<i32, 2, "SelectT2AddrModeImm8", []> {
177 let PrintMethod = "printT2AddrModeImm8Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000178 let EncoderMethod = "getT2AddrModeImm8OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000179 let DecoderMethod = "DecodeT2AddrModeImm8";
Jim Grosbach7ce05792011-08-03 23:50:40 +0000180 let ParserMatchClass = MemImm8OffsetAsmOperand;
Evan Cheng055b0312009-06-29 07:51:04 +0000181 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
182}
183
Evan Cheng6d94f112009-07-03 00:06:39 +0000184def t2am_imm8_offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000185 ComplexPattern<i32, 1, "SelectT2AddrModeImm8Offset",
186 [], [SDNPWantRoot]> {
Evan Chenge88d5ce2009-07-02 07:28:31 +0000187 let PrintMethod = "printT2AddrModeImm8OffsetOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000188 let EncoderMethod = "getT2AddrModeImm8OffsetOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000189 let DecoderMethod = "DecodeT2Imm8";
Evan Chenge88d5ce2009-07-02 07:28:31 +0000190}
191
Evan Cheng5c874172009-07-09 22:21:59 +0000192// t2addrmode_imm8s4 := reg +/- (imm8 << 2)
Jim Grosbacha77295d2011-09-08 22:07:06 +0000193def MemImm8s4OffsetAsmOperand : AsmOperandClass {let Name = "MemImm8s4Offset";}
Chris Lattner979b0612010-09-05 22:51:11 +0000194def t2addrmode_imm8s4 : Operand<i32> {
Evan Cheng5c874172009-07-09 22:21:59 +0000195 let PrintMethod = "printT2AddrModeImm8s4Operand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000196 let EncoderMethod = "getT2AddrModeImm8s4OpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000197 let DecoderMethod = "DecodeT2AddrModeImm8s4";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000198 let ParserMatchClass = MemImm8s4OffsetAsmOperand;
David Goodwin6647cea2009-06-30 22:50:01 +0000199 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
200}
201
Jim Grosbacha77295d2011-09-08 22:07:06 +0000202def t2am_imm8s4_offset_asmoperand : AsmOperandClass { let Name = "Imm8s4"; }
Johnny Chenae1757b2010-03-11 01:13:36 +0000203def t2am_imm8s4_offset : Operand<i32> {
204 let PrintMethod = "printT2AddrModeImm8s4OffsetOperand";
Jim Grosbacha77295d2011-09-08 22:07:06 +0000205 let EncoderMethod = "getT2Imm8s4OpValue";
Owen Anderson14c903a2011-08-04 23:18:05 +0000206 let DecoderMethod = "DecodeT2Imm8S4";
Johnny Chenae1757b2010-03-11 01:13:36 +0000207}
208
Jim Grosbachb6aed502011-09-09 18:37:27 +0000209// t2addrmode_imm0_1020s4 := reg + (imm8 << 2)
210def MemImm0_1020s4OffsetAsmOperand : AsmOperandClass {
211 let Name = "MemImm0_1020s4Offset";
212}
213def t2addrmode_imm0_1020s4 : Operand<i32> {
214 let PrintMethod = "printT2AddrModeImm0_1020s4Operand";
215 let EncoderMethod = "getT2AddrModeImm0_1020s4OpValue";
216 let DecoderMethod = "DecodeT2AddrModeImm0_1020s4";
217 let ParserMatchClass = MemImm0_1020s4OffsetAsmOperand;
218 let MIOperandInfo = (ops GPRnopc:$base, i32imm:$offsimm);
219}
220
Evan Chengcba962d2009-07-09 20:40:44 +0000221// t2addrmode_so_reg := reg + (reg << imm2)
Jim Grosbachab899c12011-09-07 23:10:15 +0000222def t2addrmode_so_reg_asmoperand : AsmOperandClass {let Name="T2MemRegOffset";}
Evan Cheng055b0312009-06-29 07:51:04 +0000223def t2addrmode_so_reg : Operand<i32>,
224 ComplexPattern<i32, 3, "SelectT2AddrModeSoReg", []> {
225 let PrintMethod = "printT2AddrModeSoRegOperand";
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000226 let EncoderMethod = "getT2AddrModeSORegOpValue";
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000227 let DecoderMethod = "DecodeT2AddrModeSOReg";
Jim Grosbachab899c12011-09-07 23:10:15 +0000228 let ParserMatchClass = t2addrmode_so_reg_asmoperand;
Jim Grosbach6ccfc502010-07-30 02:41:01 +0000229 let MIOperandInfo = (ops GPR:$base, rGPR:$offsreg, i32imm:$offsimm);
Evan Cheng055b0312009-06-29 07:51:04 +0000230}
231
Jim Grosbach7f739be2011-09-19 22:21:13 +0000232// Addresses for the TBB/TBH instructions.
233def addrmode_tbb_asmoperand : AsmOperandClass { let Name = "MemTBB"; }
234def addrmode_tbb : Operand<i32> {
235 let PrintMethod = "printAddrModeTBB";
236 let ParserMatchClass = addrmode_tbb_asmoperand;
237 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
238}
239def addrmode_tbh_asmoperand : AsmOperandClass { let Name = "MemTBH"; }
240def addrmode_tbh : Operand<i32> {
241 let PrintMethod = "printAddrModeTBH";
242 let ParserMatchClass = addrmode_tbh_asmoperand;
243 let MIOperandInfo = (ops GPR:$Rn, rGPR:$Rm);
244}
245
Anton Korobeynikov52237112009-06-17 18:13:58 +0000246//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +0000247// Multiclass helpers...
Anton Korobeynikov52237112009-06-17 18:13:58 +0000248//
249
Owen Andersona99e7782010-11-15 18:45:17 +0000250
251class T2OneRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000252 string opc, string asm, list<dag> pattern>
253 : T2I<oops, iops, itin, opc, asm, pattern> {
254 bits<4> Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000255 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000256
Jim Grosbach86386922010-12-08 22:10:43 +0000257 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000258 let Inst{26} = imm{11};
259 let Inst{14-12} = imm{10-8};
260 let Inst{7-0} = imm{7-0};
261}
262
Owen Andersonbb6315d2010-11-15 19:58:36 +0000263
Owen Andersona99e7782010-11-15 18:45:17 +0000264class T2sOneRegImm<dag oops, dag iops, InstrItinClass itin,
265 string opc, string asm, list<dag> pattern>
266 : T2sI<oops, iops, itin, opc, asm, pattern> {
267 bits<4> Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000268 bits<4> Rn;
269 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000270
Jim Grosbach86386922010-12-08 22:10:43 +0000271 let Inst{11-8} = Rd;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000272 let Inst{26} = imm{11};
273 let Inst{14-12} = imm{10-8};
274 let Inst{7-0} = imm{7-0};
275}
276
Owen Andersonbb6315d2010-11-15 19:58:36 +0000277class T2OneRegCmpImm<dag oops, dag iops, InstrItinClass itin,
278 string opc, string asm, list<dag> pattern>
279 : T2I<oops, iops, itin, opc, asm, pattern> {
280 bits<4> Rn;
281 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000282
Jim Grosbach86386922010-12-08 22:10:43 +0000283 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000284 let Inst{26} = imm{11};
285 let Inst{14-12} = imm{10-8};
286 let Inst{7-0} = imm{7-0};
287}
288
289
Owen Andersona99e7782010-11-15 18:45:17 +0000290class T2OneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
291 string opc, string asm, list<dag> pattern>
292 : T2I<oops, iops, itin, opc, asm, pattern> {
293 bits<4> Rd;
294 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000295
Jim Grosbach86386922010-12-08 22:10:43 +0000296 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000297 let Inst{3-0} = ShiftedRm{3-0};
298 let Inst{5-4} = ShiftedRm{6-5};
299 let Inst{14-12} = ShiftedRm{11-9};
300 let Inst{7-6} = ShiftedRm{8-7};
301}
302
303class T2sOneRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
304 string opc, string asm, list<dag> pattern>
Owen Andersonbdf71442010-12-07 20:50:15 +0000305 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000306 bits<4> Rd;
307 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000308
Jim Grosbach86386922010-12-08 22:10:43 +0000309 let Inst{11-8} = Rd;
Owen Andersona99e7782010-11-15 18:45:17 +0000310 let Inst{3-0} = ShiftedRm{3-0};
311 let Inst{5-4} = ShiftedRm{6-5};
312 let Inst{14-12} = ShiftedRm{11-9};
313 let Inst{7-6} = ShiftedRm{8-7};
314}
315
Owen Andersonbb6315d2010-11-15 19:58:36 +0000316class T2OneRegCmpShiftedReg<dag oops, dag iops, InstrItinClass itin,
317 string opc, string asm, list<dag> pattern>
318 : T2I<oops, iops, itin, opc, asm, pattern> {
319 bits<4> Rn;
320 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000321
Jim Grosbach86386922010-12-08 22:10:43 +0000322 let Inst{19-16} = Rn;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000323 let Inst{3-0} = ShiftedRm{3-0};
324 let Inst{5-4} = ShiftedRm{6-5};
325 let Inst{14-12} = ShiftedRm{11-9};
326 let Inst{7-6} = ShiftedRm{8-7};
327}
328
Owen Andersona99e7782010-11-15 18:45:17 +0000329class T2TwoReg<dag oops, dag iops, InstrItinClass itin,
330 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000331 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000332 bits<4> Rd;
333 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000334
Jim Grosbach86386922010-12-08 22:10:43 +0000335 let Inst{11-8} = Rd;
336 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000337}
338
339class T2sTwoReg<dag oops, dag iops, InstrItinClass itin,
340 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000341 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Andersona99e7782010-11-15 18:45:17 +0000342 bits<4> Rd;
343 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000344
Jim Grosbach86386922010-12-08 22:10:43 +0000345 let Inst{11-8} = Rd;
346 let Inst{3-0} = Rm;
Owen Andersona99e7782010-11-15 18:45:17 +0000347}
348
Owen Andersonbb6315d2010-11-15 19:58:36 +0000349class T2TwoRegCmp<dag oops, dag iops, InstrItinClass itin,
350 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000351 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Andersonbb6315d2010-11-15 19:58:36 +0000352 bits<4> Rn;
353 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000354
Jim Grosbach86386922010-12-08 22:10:43 +0000355 let Inst{19-16} = Rn;
356 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000357}
358
Owen Andersona99e7782010-11-15 18:45:17 +0000359
360class T2TwoRegImm<dag oops, dag iops, InstrItinClass itin,
361 string opc, string asm, list<dag> pattern>
362 : T2I<oops, iops, itin, opc, asm, pattern> {
363 bits<4> Rd;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000364 bits<4> Rn;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000365 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000366
Jim Grosbach86386922010-12-08 22:10:43 +0000367 let Inst{11-8} = Rd;
Jim Grosbach20e0fa62010-12-08 23:24:29 +0000368 let Inst{19-16} = Rn;
369 let Inst{26} = imm{11};
370 let Inst{14-12} = imm{10-8};
371 let Inst{7-0} = imm{7-0};
Owen Andersona99e7782010-11-15 18:45:17 +0000372}
373
Owen Anderson83da6cd2010-11-14 05:37:38 +0000374class T2sTwoRegImm<dag oops, dag iops, InstrItinClass itin,
Owen Anderson5de6d842010-11-12 21:12:40 +0000375 string opc, string asm, list<dag> pattern>
376 : T2sI<oops, iops, itin, opc, asm, pattern> {
377 bits<4> Rd;
378 bits<4> Rn;
379 bits<12> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000380
Jim Grosbach86386922010-12-08 22:10:43 +0000381 let Inst{11-8} = Rd;
382 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000383 let Inst{26} = imm{11};
384 let Inst{14-12} = imm{10-8};
385 let Inst{7-0} = imm{7-0};
386}
387
Owen Andersonbb6315d2010-11-15 19:58:36 +0000388class T2TwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
389 string opc, string asm, list<dag> pattern>
390 : T2I<oops, iops, itin, opc, asm, pattern> {
391 bits<4> Rd;
392 bits<4> Rm;
393 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000394
Jim Grosbach86386922010-12-08 22:10:43 +0000395 let Inst{11-8} = Rd;
396 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000397 let Inst{14-12} = imm{4-2};
398 let Inst{7-6} = imm{1-0};
399}
400
401class T2sTwoRegShiftImm<dag oops, dag iops, InstrItinClass itin,
402 string opc, string asm, list<dag> pattern>
403 : T2sI<oops, iops, itin, opc, asm, pattern> {
404 bits<4> Rd;
405 bits<4> Rm;
406 bits<5> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000407
Jim Grosbach86386922010-12-08 22:10:43 +0000408 let Inst{11-8} = Rd;
409 let Inst{3-0} = Rm;
Owen Andersonbb6315d2010-11-15 19:58:36 +0000410 let Inst{14-12} = imm{4-2};
411 let Inst{7-6} = imm{1-0};
412}
413
Owen Anderson5de6d842010-11-12 21:12:40 +0000414class T2ThreeReg<dag oops, dag iops, InstrItinClass itin,
415 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000416 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000417 bits<4> Rd;
418 bits<4> Rn;
419 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000420
Jim Grosbach86386922010-12-08 22:10:43 +0000421 let Inst{11-8} = Rd;
422 let Inst{19-16} = Rn;
423 let Inst{3-0} = Rm;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000424}
425
426class T2sThreeReg<dag oops, dag iops, InstrItinClass itin,
427 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000428 : T2sI<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5de6d842010-11-12 21:12:40 +0000429 bits<4> Rd;
430 bits<4> Rn;
431 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000432
Jim Grosbach86386922010-12-08 22:10:43 +0000433 let Inst{11-8} = Rd;
434 let Inst{19-16} = Rn;
435 let Inst{3-0} = Rm;
Owen Anderson5de6d842010-11-12 21:12:40 +0000436}
437
438class T2TwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
439 string opc, string asm, list<dag> pattern>
Owen Anderson83da6cd2010-11-14 05:37:38 +0000440 : T2I<oops, iops, itin, opc, asm, pattern> {
441 bits<4> Rd;
442 bits<4> Rn;
443 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000444
Jim Grosbach86386922010-12-08 22:10:43 +0000445 let Inst{11-8} = Rd;
446 let Inst{19-16} = Rn;
Owen Anderson83da6cd2010-11-14 05:37:38 +0000447 let Inst{3-0} = ShiftedRm{3-0};
448 let Inst{5-4} = ShiftedRm{6-5};
449 let Inst{14-12} = ShiftedRm{11-9};
450 let Inst{7-6} = ShiftedRm{8-7};
451}
452
453class T2sTwoRegShiftedReg<dag oops, dag iops, InstrItinClass itin,
454 string opc, string asm, list<dag> pattern>
Owen Anderson5de6d842010-11-12 21:12:40 +0000455 : T2sI<oops, iops, itin, opc, asm, pattern> {
456 bits<4> Rd;
457 bits<4> Rn;
458 bits<12> ShiftedRm;
Jim Grosbach7a088642010-11-19 17:11:02 +0000459
Jim Grosbach86386922010-12-08 22:10:43 +0000460 let Inst{11-8} = Rd;
461 let Inst{19-16} = Rn;
Owen Anderson5de6d842010-11-12 21:12:40 +0000462 let Inst{3-0} = ShiftedRm{3-0};
463 let Inst{5-4} = ShiftedRm{6-5};
464 let Inst{14-12} = ShiftedRm{11-9};
465 let Inst{7-6} = ShiftedRm{8-7};
466}
467
Owen Anderson35141a92010-11-18 01:08:42 +0000468class T2FourReg<dag oops, dag iops, InstrItinClass itin,
469 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +0000470 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson35141a92010-11-18 01:08:42 +0000471 bits<4> Rd;
472 bits<4> Rn;
473 bits<4> Rm;
474 bits<4> Ra;
Jim Grosbach7a088642010-11-19 17:11:02 +0000475
Jim Grosbach86386922010-12-08 22:10:43 +0000476 let Inst{19-16} = Rn;
477 let Inst{15-12} = Ra;
478 let Inst{11-8} = Rd;
479 let Inst{3-0} = Rm;
Owen Anderson35141a92010-11-18 01:08:42 +0000480}
481
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000482class T2MulLong<bits<3> opc22_20, bits<4> opc7_4,
483 dag oops, dag iops, InstrItinClass itin,
484 string opc, string asm, list<dag> pattern>
Jim Grosbach52082042010-12-08 22:29:28 +0000485 : T2I<oops, iops, itin, opc, asm, pattern> {
486 bits<4> RdLo;
487 bits<4> RdHi;
488 bits<4> Rn;
489 bits<4> Rm;
490
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000491 let Inst{31-23} = 0b111110111;
492 let Inst{22-20} = opc22_20;
Jim Grosbach52082042010-12-08 22:29:28 +0000493 let Inst{19-16} = Rn;
494 let Inst{15-12} = RdLo;
495 let Inst{11-8} = RdHi;
Jim Grosbach7c6d85a2010-12-08 22:38:41 +0000496 let Inst{7-4} = opc7_4;
Jim Grosbach52082042010-12-08 22:29:28 +0000497 let Inst{3-0} = Rm;
498}
499
Owen Anderson35141a92010-11-18 01:08:42 +0000500
Evan Chenga67efd12009-06-23 19:39:13 +0000501/// T2I_bin_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
Bob Wilson4876bdb2010-05-25 04:43:08 +0000502/// binary operation that produces a value. These are predicable and can be
Evan Cheng0aa1d8c2009-06-25 02:08:06 +0000503/// changed to modify CPSR.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000504multiclass T2I_bin_irs<bits<4> opcod, string opc,
505 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000506 PatFrag opnode, string baseOpc, bit Commutable = 0,
507 string wide = ""> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000508 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000509 def ri : T2sTwoRegImm<
510 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), iii,
511 opc, "\t$Rd, $Rn, $imm",
512 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000513 let Inst{31-27} = 0b11110;
514 let Inst{25} = 0;
515 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000516 let Inst{15} = 0;
517 }
Evan Chenga67efd12009-06-23 19:39:13 +0000518 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000519 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), iir,
520 opc, !strconcat(wide, "\t$Rd, $Rn, $Rm"),
521 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000522 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000523 let Inst{31-27} = 0b11101;
524 let Inst{26-25} = 0b01;
525 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000526 let Inst{14-12} = 0b000; // imm3
527 let Inst{7-6} = 0b00; // imm2
528 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000529 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000530 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000531 def rs : T2sTwoRegShiftedReg<
532 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm), iis,
533 opc, !strconcat(wide, "\t$Rd, $Rn, $ShiftedRm"),
534 [(set rGPR:$Rd, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000535 let Inst{31-27} = 0b11101;
536 let Inst{26-25} = 0b01;
537 let Inst{24-21} = opcod;
Bill Wendling4822bce2010-08-30 01:47:35 +0000538 }
Jim Grosbachadf73662011-06-28 00:19:13 +0000539 // Assembly aliases for optional destination operand when it's the same
540 // as the source operand.
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000541 def : t2InstAlias<!strconcat(opc, "${s}${p} $Rdn, $imm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000542 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
543 t2_so_imm:$imm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000544 cc_out:$s)>;
545 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $Rm"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000546 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
547 rGPR:$Rm, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000548 cc_out:$s)>;
549 def : t2InstAlias<!strconcat(opc, "${s}${p}", wide, " $Rdn, $shift"),
Jim Grosbachadf73662011-06-28 00:19:13 +0000550 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
551 t2_so_reg:$shift, pred:$p,
Jim Grosbacha33b31b2011-08-22 18:04:24 +0000552 cc_out:$s)>;
Bill Wendling4822bce2010-08-30 01:47:35 +0000553}
554
David Goodwin1f096272009-07-27 23:34:12 +0000555/// T2I_bin_w_irs - Same as T2I_bin_irs except these operations need
Jim Grosbachadf73662011-06-28 00:19:13 +0000556// the ".w" suffix to indicate that they are wide.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000557multiclass T2I_bin_w_irs<bits<4> opcod, string opc,
558 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachadf73662011-06-28 00:19:13 +0000559 PatFrag opnode, string baseOpc, bit Commutable = 0> :
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000560 T2I_bin_irs<opcod, opc, iii, iir, iis, opnode, baseOpc, Commutable, ".w"> {
Jim Grosbach9e931f62012-02-24 19:06:05 +0000561 // Assembler aliases w/ the ".w" suffix.
562 def : t2InstAlias<!strconcat(opc, "${s}${p}.w", " $Rd, $Rn, $imm"),
563 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rd, rGPR:$Rn,
564 t2_so_imm:$imm, pred:$p,
565 cc_out:$s)>;
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000566 // Assembler aliases w/o the ".w" suffix.
567 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
568 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
569 rGPR:$Rm, pred:$p,
570 cc_out:$s)>;
571 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $shift"),
572 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rd, rGPR:$Rn,
573 t2_so_reg:$shift, pred:$p,
574 cc_out:$s)>;
575
576 // and with the optional destination operand, too.
Jim Grosbach9e931f62012-02-24 19:06:05 +0000577 def : t2InstAlias<!strconcat(opc, "${s}${p}.ri", " $Rdn, $imm"),
578 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
579 t2_so_imm:$imm, pred:$p,
580 cc_out:$s)>;
Jim Grosbach5c1ac552011-09-02 18:41:35 +0000581 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
582 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
583 rGPR:$Rm, pred:$p,
584 cc_out:$s)>;
585 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $shift"),
586 (!cast<Instruction>(!strconcat(baseOpc, "rs")) rGPR:$Rdn, rGPR:$Rdn,
587 t2_so_reg:$shift, pred:$p,
588 cc_out:$s)>;
589}
Bill Wendling1f7bf0e2010-08-29 03:55:31 +0000590
Evan Cheng1e249e32009-06-25 20:59:23 +0000591/// T2I_rbin_is - Same as T2I_bin_irs except the order of operands are
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000592/// reversed. The 'rr' form is only defined for the disassembler; for codegen
593/// it is equivalent to the T2I_bin_irs counterpart.
594multiclass T2I_rbin_irs<bits<4> opcod, string opc, PatFrag opnode> {
Evan Chengf49810c2009-06-23 17:48:47 +0000595 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000596 def ri : T2sTwoRegImm<
597 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm), IIC_iALUi,
598 opc, ".w\t$Rd, $Rn, $imm",
599 [(set rGPR:$Rd, (opnode t2_so_imm:$imm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000600 let Inst{31-27} = 0b11110;
601 let Inst{25} = 0;
602 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000603 let Inst{15} = 0;
604 }
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000605 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000606 def rr : T2sThreeReg<
607 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
608 opc, "\t$Rd, $Rn, $Rm",
Bob Wilson136e4912010-08-14 03:18:29 +0000609 [/* For disassembly only; pattern left blank */]> {
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000610 let Inst{31-27} = 0b11101;
611 let Inst{26-25} = 0b01;
612 let Inst{24-21} = opcod;
Bob Wilson20d8e4e2010-08-13 23:24:25 +0000613 let Inst{14-12} = 0b000; // imm3
614 let Inst{7-6} = 0b00; // imm2
615 let Inst{5-4} = 0b00; // type
616 }
Evan Chengf49810c2009-06-23 17:48:47 +0000617 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000618 def rs : T2sTwoRegShiftedReg<
619 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
620 IIC_iALUsir, opc, "\t$Rd, $Rn, $ShiftedRm",
621 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm, rGPR:$Rn))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000622 let Inst{31-27} = 0b11101;
623 let Inst{26-25} = 0b01;
624 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000625 }
Evan Chengf49810c2009-06-23 17:48:47 +0000626}
627
Evan Chenga67efd12009-06-23 19:39:13 +0000628/// T2I_bin_s_irs - Similar to T2I_bin_irs except it sets the 's' bit so the
Anton Korobeynikov52237112009-06-17 18:13:58 +0000629/// instruction modifies the CPSR register.
Andrew Trick3be654f2011-09-21 02:20:46 +0000630///
631/// These opcodes will be converted to the real non-S opcodes by
632/// AdjustInstrPostInstrSelection after giving then an optional CPSR operand.
Andrew Trick90b7b122011-10-18 19:18:52 +0000633let hasPostISelHook = 1, Defs = [CPSR] in {
634multiclass T2I_bin_s_irs<InstrItinClass iii, InstrItinClass iir,
635 InstrItinClass iis, PatFrag opnode,
636 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000637 // shifted imm
Andrew Trick90b7b122011-10-18 19:18:52 +0000638 def ri : t2PseudoInst<(outs rGPR:$Rd),
639 (ins GPRnopc:$Rn, t2_so_imm:$imm, pred:$p),
640 4, iii,
641 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
642 t2_so_imm:$imm))]>;
Evan Chenga67efd12009-06-23 19:39:13 +0000643 // register
Andrew Trick90b7b122011-10-18 19:18:52 +0000644 def rr : t2PseudoInst<(outs rGPR:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm, pred:$p),
645 4, iir,
646 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
647 rGPR:$Rm))]> {
648 let isCommutable = Commutable;
649 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000650 // shifted register
Andrew Trick90b7b122011-10-18 19:18:52 +0000651 def rs : t2PseudoInst<(outs rGPR:$Rd),
652 (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm, pred:$p),
653 4, iis,
654 [(set rGPR:$Rd, CPSR, (opnode GPRnopc:$Rn,
655 t2_so_reg:$ShiftedRm))]>;
656}
657}
658
659/// T2I_rbin_s_is - Same as T2I_bin_s_irs, except selection DAG
660/// operands are reversed.
661let hasPostISelHook = 1, Defs = [CPSR] in {
662multiclass T2I_rbin_s_is<PatFrag opnode> {
663 // shifted imm
664 def ri : t2PseudoInst<(outs rGPR:$Rd),
665 (ins GPRnopc:$Rn, t2_so_imm:$imm, pred:$p),
666 4, IIC_iALUi,
667 [(set rGPR:$Rd, CPSR, (opnode t2_so_imm:$imm,
668 GPRnopc:$Rn))]>;
669 // shifted register
670 def rs : t2PseudoInst<(outs rGPR:$Rd),
671 (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm, pred:$p),
672 4, IIC_iALUsi,
673 [(set rGPR:$Rd, CPSR, (opnode t2_so_reg:$ShiftedRm,
674 GPRnopc:$Rn))]>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000675}
676}
677
Evan Chenga67efd12009-06-23 19:39:13 +0000678/// T2I_bin_ii12rs - Defines a set of (op reg, {so_imm|imm0_4095|r|so_reg})
679/// patterns for a binary operation that produces a value.
Johnny Chend68e1192009-12-15 17:24:14 +0000680multiclass T2I_bin_ii12rs<bits<3> op23_21, string opc, PatFrag opnode,
681 bit Commutable = 0> {
Evan Chengf49810c2009-06-23 17:48:47 +0000682 // shifted imm
Jim Grosbach663e3392010-08-30 19:49:58 +0000683 // The register-immediate version is re-materializable. This is useful
684 // in particular for taking the address of a local.
685 let isReMaterializable = 1 in {
Owen Anderson83da6cd2010-11-14 05:37:38 +0000686 def ri : T2sTwoRegImm<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000687 (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_imm:$imm), IIC_iALUi,
688 opc, ".w\t$Rd, $Rn, $imm",
689 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000690 let Inst{31-27} = 0b11110;
691 let Inst{25} = 0;
692 let Inst{24} = 1;
693 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000694 let Inst{15} = 0;
695 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000696 }
Evan Chengf49810c2009-06-23 17:48:47 +0000697 // 12-bit imm
Jim Grosbach07e9b262010-12-08 23:04:16 +0000698 def ri12 : T2I<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000699 (outs GPRnopc:$Rd), (ins GPR:$Rn, imm0_4095:$imm), IIC_iALUi,
Owen Anderson83da6cd2010-11-14 05:37:38 +0000700 !strconcat(opc, "w"), "\t$Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000701 [(set GPRnopc:$Rd, (opnode GPR:$Rn, imm0_4095:$imm))]> {
Jim Grosbach07e9b262010-12-08 23:04:16 +0000702 bits<4> Rd;
703 bits<4> Rn;
704 bits<12> imm;
Johnny Chend68e1192009-12-15 17:24:14 +0000705 let Inst{31-27} = 0b11110;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000706 let Inst{26} = imm{11};
707 let Inst{25-24} = 0b10;
Johnny Chend68e1192009-12-15 17:24:14 +0000708 let Inst{23-21} = op23_21;
709 let Inst{20} = 0; // The S bit.
Jim Grosbach07e9b262010-12-08 23:04:16 +0000710 let Inst{19-16} = Rn;
Johnny Chend68e1192009-12-15 17:24:14 +0000711 let Inst{15} = 0;
Jim Grosbach07e9b262010-12-08 23:04:16 +0000712 let Inst{14-12} = imm{10-8};
713 let Inst{11-8} = Rd;
714 let Inst{7-0} = imm{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +0000715 }
Evan Chenga67efd12009-06-23 19:39:13 +0000716 // register
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000717 def rr : T2sThreeReg<(outs GPRnopc:$Rd), (ins GPRnopc:$Rn, rGPR:$Rm),
718 IIC_iALUr, opc, ".w\t$Rd, $Rn, $Rm",
719 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, rGPR:$Rm))]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000720 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000721 let Inst{31-27} = 0b11101;
722 let Inst{26-25} = 0b01;
723 let Inst{24} = 1;
724 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000725 let Inst{14-12} = 0b000; // imm3
726 let Inst{7-6} = 0b00; // imm2
727 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000728 }
Evan Chengf49810c2009-06-23 17:48:47 +0000729 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000730 def rs : T2sTwoRegShiftedReg<
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000731 (outs GPRnopc:$Rd), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson83da6cd2010-11-14 05:37:38 +0000732 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +0000733 [(set GPRnopc:$Rd, (opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000734 let Inst{31-27} = 0b11101;
Johnny Chend68e1192009-12-15 17:24:14 +0000735 let Inst{26-25} = 0b01;
Johnny Chend248ffb2010-01-08 17:41:33 +0000736 let Inst{24} = 1;
Johnny Chend68e1192009-12-15 17:24:14 +0000737 let Inst{23-21} = op23_21;
Johnny Chend68e1192009-12-15 17:24:14 +0000738 }
Evan Chengf49810c2009-06-23 17:48:47 +0000739}
740
Jim Grosbach6935efc2009-11-24 00:20:27 +0000741/// T2I_adde_sube_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000742/// for a binary operation that produces a value and use the carry
Jim Grosbach6935efc2009-11-24 00:20:27 +0000743/// bit. It's not predicable.
Evan Cheng342e3162011-08-30 01:34:54 +0000744let Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach80dc1162010-02-16 21:23:02 +0000745multiclass T2I_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
746 bit Commutable = 0> {
Anton Korobeynikov52237112009-06-17 18:13:58 +0000747 // shifted imm
Owen Anderson83da6cd2010-11-14 05:37:38 +0000748 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000749 IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
Evan Cheng342e3162011-08-30 01:34:54 +0000750 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_imm:$imm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000751 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000752 let Inst{31-27} = 0b11110;
753 let Inst{25} = 0;
754 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000755 let Inst{15} = 0;
756 }
Evan Chenga67efd12009-06-23 19:39:13 +0000757 // register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000758 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUr,
Owen Anderson5de6d842010-11-12 21:12:40 +0000759 opc, ".w\t$Rd, $Rn, $Rm",
Evan Cheng342e3162011-08-30 01:34:54 +0000760 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, rGPR:$Rm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000761 Requires<[IsThumb2]> {
Evan Cheng8de898a2009-06-26 00:19:44 +0000762 let isCommutable = Commutable;
Johnny Chend68e1192009-12-15 17:24:14 +0000763 let Inst{31-27} = 0b11101;
764 let Inst{26-25} = 0b01;
765 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000766 let Inst{14-12} = 0b000; // imm3
767 let Inst{7-6} = 0b00; // imm2
768 let Inst{5-4} = 0b00; // type
Evan Cheng8de898a2009-06-26 00:19:44 +0000769 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000770 // shifted register
Owen Anderson83da6cd2010-11-14 05:37:38 +0000771 def rs : T2sTwoRegShiftedReg<
Jim Grosbach7a088642010-11-19 17:11:02 +0000772 (outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
Owen Anderson5de6d842010-11-12 21:12:40 +0000773 IIC_iALUsi, opc, ".w\t$Rd, $Rn, $ShiftedRm",
Evan Cheng342e3162011-08-30 01:34:54 +0000774 [(set rGPR:$Rd, CPSR, (opnode rGPR:$Rn, t2_so_reg:$ShiftedRm, CPSR))]>,
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000775 Requires<[IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000776 let Inst{31-27} = 0b11101;
777 let Inst{26-25} = 0b01;
778 let Inst{24-21} = opcod;
Johnny Chend68e1192009-12-15 17:24:14 +0000779 }
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000780}
Andrew Trick1c3af772011-04-23 03:55:32 +0000781}
Jim Grosbach39be8fc2010-02-16 20:42:29 +0000782
Evan Chenga67efd12009-06-23 19:39:13 +0000783/// T2I_sh_ir - Defines a set of (op reg, {so_imm|r}) patterns for a shift /
784// rotate operation that produces a value.
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000785multiclass T2I_sh_ir<bits<2> opcod, string opc, Operand ty, PatFrag opnode,
786 string baseOpc> {
Evan Chenga67efd12009-06-23 19:39:13 +0000787 // 5-bit imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000788 def ri : T2sTwoRegShiftImm<
Owen Anderson6d746312011-08-08 20:42:17 +0000789 (outs rGPR:$Rd), (ins rGPR:$Rm, ty:$imm), IIC_iMOVsi,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000790 opc, ".w\t$Rd, $Rm, $imm",
Jim Grosbach70939ee2011-08-17 21:51:27 +0000791 [(set rGPR:$Rd, (opnode rGPR:$Rm, (i32 ty:$imm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000792 let Inst{31-27} = 0b11101;
793 let Inst{26-21} = 0b010010;
794 let Inst{19-16} = 0b1111; // Rn
795 let Inst{5-4} = opcod;
796 }
Evan Chenga67efd12009-06-23 19:39:13 +0000797 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000798 def rr : T2sThreeReg<
799 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMOVsr,
800 opc, ".w\t$Rd, $Rn, $Rm",
801 [(set rGPR:$Rd, (opnode rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000802 let Inst{31-27} = 0b11111;
803 let Inst{26-23} = 0b0100;
804 let Inst{22-21} = opcod;
805 let Inst{15-12} = 0b1111;
806 let Inst{7-4} = 0b0000;
807 }
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000808
809 // Optional destination register
810 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $imm"),
811 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
812 ty:$imm, pred:$p,
813 cc_out:$s)>;
814 def : t2InstAlias<!strconcat(opc, "${s}${p}", ".w $Rdn, $Rm"),
815 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
816 rGPR:$Rm, pred:$p,
817 cc_out:$s)>;
818
819 // Assembler aliases w/o the ".w" suffix.
820 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $imm"),
821 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rd, rGPR:$Rn,
822 ty:$imm, pred:$p,
Jim Grosbachef88a922011-09-06 21:44:58 +0000823 cc_out:$s)>;
Jim Grosbach5f25fb02011-09-02 21:28:54 +0000824 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rd, $Rn, $Rm"),
825 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rd, rGPR:$Rn,
826 rGPR:$Rm, pred:$p,
827 cc_out:$s)>;
828
829 // and with the optional destination operand, too.
830 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $imm"),
831 (!cast<Instruction>(!strconcat(baseOpc, "ri")) rGPR:$Rdn, rGPR:$Rdn,
832 ty:$imm, pred:$p,
833 cc_out:$s)>;
834 def : t2InstAlias<!strconcat(opc, "${s}${p}", " $Rdn, $Rm"),
835 (!cast<Instruction>(!strconcat(baseOpc, "rr")) rGPR:$Rdn, rGPR:$Rdn,
836 rGPR:$Rm, pred:$p,
837 cc_out:$s)>;
Evan Chenga67efd12009-06-23 19:39:13 +0000838}
Evan Chengf49810c2009-06-23 17:48:47 +0000839
Johnny Chend68e1192009-12-15 17:24:14 +0000840/// T2I_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Chenga67efd12009-06-23 19:39:13 +0000841/// patterns. Similar to T2I_bin_irs except the instruction does not produce
Evan Chengf49810c2009-06-23 17:48:47 +0000842/// a explicit result, only implicitly set CPSR.
Evan Cheng5d42c562010-09-29 00:49:25 +0000843multiclass T2I_cmp_irs<bits<4> opcod, string opc,
844 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
Jim Grosbachef88a922011-09-06 21:44:58 +0000845 PatFrag opnode, string baseOpc> {
846let isCompare = 1, Defs = [CPSR] in {
Evan Chengf49810c2009-06-23 17:48:47 +0000847 // shifted imm
Owen Andersonbb6315d2010-11-15 19:58:36 +0000848 def ri : T2OneRegCmpImm<
Jim Grosbachef88a922011-09-06 21:44:58 +0000849 (outs), (ins GPRnopc:$Rn, t2_so_imm:$imm), iii,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000850 opc, ".w\t$Rn, $imm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000851 [(opnode GPRnopc:$Rn, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000852 let Inst{31-27} = 0b11110;
853 let Inst{25} = 0;
854 let Inst{24-21} = opcod;
855 let Inst{20} = 1; // The S bit.
856 let Inst{15} = 0;
857 let Inst{11-8} = 0b1111; // Rd
858 }
Evan Chenga67efd12009-06-23 19:39:13 +0000859 // register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000860 def rr : T2TwoRegCmp<
Jim Grosbachef88a922011-09-06 21:44:58 +0000861 (outs), (ins GPRnopc:$Rn, rGPR:$Rm), iir,
Owen Andersone732cb02011-08-23 17:37:32 +0000862 opc, ".w\t$Rn, $Rm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000863 [(opnode GPRnopc:$Rn, rGPR:$Rm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000864 let Inst{31-27} = 0b11101;
865 let Inst{26-25} = 0b01;
866 let Inst{24-21} = opcod;
867 let Inst{20} = 1; // The S bit.
868 let Inst{14-12} = 0b000; // imm3
869 let Inst{11-8} = 0b1111; // Rd
870 let Inst{7-6} = 0b00; // imm2
871 let Inst{5-4} = 0b00; // type
872 }
Evan Chengf49810c2009-06-23 17:48:47 +0000873 // shifted register
Owen Andersonbb6315d2010-11-15 19:58:36 +0000874 def rs : T2OneRegCmpShiftedReg<
Jim Grosbachef88a922011-09-06 21:44:58 +0000875 (outs), (ins GPRnopc:$Rn, t2_so_reg:$ShiftedRm), iis,
Owen Andersonbb6315d2010-11-15 19:58:36 +0000876 opc, ".w\t$Rn, $ShiftedRm",
Jim Grosbachef88a922011-09-06 21:44:58 +0000877 [(opnode GPRnopc:$Rn, t2_so_reg:$ShiftedRm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000878 let Inst{31-27} = 0b11101;
879 let Inst{26-25} = 0b01;
880 let Inst{24-21} = opcod;
881 let Inst{20} = 1; // The S bit.
882 let Inst{11-8} = 0b1111; // Rd
883 }
Anton Korobeynikov52237112009-06-17 18:13:58 +0000884}
Jim Grosbachef88a922011-09-06 21:44:58 +0000885
886 // Assembler aliases w/o the ".w" suffix.
887 // No alias here for 'rr' version as not all instantiations of this
888 // multiclass want one (CMP in particular, does not).
889 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $imm"),
890 (!cast<Instruction>(!strconcat(baseOpc, "ri")) GPRnopc:$Rn,
891 t2_so_imm:$imm, pred:$p)>;
892 def : t2InstAlias<!strconcat(opc, "${p}", " $Rn, $shift"),
893 (!cast<Instruction>(!strconcat(baseOpc, "rs")) GPRnopc:$Rn,
894 t2_so_reg:$shift,
895 pred:$p)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +0000896}
897
Evan Chengf3c21b82009-06-30 02:15:48 +0000898/// T2I_ld - Defines a set of (op r, {imm12|imm8|so_reg}) load patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000899multiclass T2I_ld<bit signed, bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000900 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
901 PatFrag opnode> {
902 def i12 : T2Ii12<(outs target:$Rt), (ins t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000903 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000904 [(set target:$Rt, (opnode t2addrmode_imm12:$addr))]> {
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000905 bits<4> Rt;
906 bits<17> addr;
907 let Inst{31-25} = 0b1111100;
Johnny Chend68e1192009-12-15 17:24:14 +0000908 let Inst{24} = signed;
909 let Inst{23} = 1;
910 let Inst{22-21} = opcod;
911 let Inst{20} = 1; // load
Owen Anderson80dd3e02010-11-30 22:45:47 +0000912 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000913 let Inst{15-12} = Rt;
Owen Anderson80dd3e02010-11-30 22:45:47 +0000914 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000915 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000916 def i8 : T2Ii8 <(outs target:$Rt), (ins t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000917 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000918 [(set target:$Rt, (opnode t2addrmode_negimm8:$addr))]> {
919 bits<4> Rt;
920 bits<13> addr;
Johnny Chend68e1192009-12-15 17:24:14 +0000921 let Inst{31-27} = 0b11111;
922 let Inst{26-25} = 0b00;
923 let Inst{24} = signed;
924 let Inst{23} = 0;
925 let Inst{22-21} = opcod;
926 let Inst{20} = 1; // load
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000927 let Inst{19-16} = addr{12-9}; // Rn
928 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +0000929 let Inst{11} = 1;
930 // Offset: index==TRUE, wback==FALSE
931 let Inst{10} = 1; // The P bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000932 let Inst{9} = addr{8}; // U
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000933 let Inst{8} = 0; // The W bit.
Owen Anderson75579f72010-11-29 22:44:32 +0000934 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000935 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000936 def s : T2Iso <(outs target:$Rt), (ins t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +0000937 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000938 [(set target:$Rt, (opnode t2addrmode_so_reg:$addr))]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000939 let Inst{31-27} = 0b11111;
940 let Inst{26-25} = 0b00;
941 let Inst{24} = signed;
942 let Inst{23} = 0;
943 let Inst{22-21} = opcod;
944 let Inst{20} = 1; // load
945 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000946
Owen Anderson75579f72010-11-29 22:44:32 +0000947 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000948 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000949
Owen Anderson75579f72010-11-29 22:44:32 +0000950 bits<10> addr;
951 let Inst{19-16} = addr{9-6}; // Rn
952 let Inst{3-0} = addr{5-2}; // Rm
953 let Inst{5-4} = addr{1-0}; // imm
Owen Anderson8d7d2e12011-08-09 20:55:18 +0000954
955 let DecoderMethod = "DecodeT2LoadShift";
Johnny Chend68e1192009-12-15 17:24:14 +0000956 }
Evan Chengbc7deb02010-11-03 05:14:24 +0000957
Jim Grosbach5aa53682012-01-18 22:04:42 +0000958 // pci variant is very similar to i12, but supports negative offsets
959 // from the PC.
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000960 def pci : T2Ipc <(outs target:$Rt), (ins t2ldrlabel:$addr), iii,
Owen Anderson971b83b2011-02-08 22:39:40 +0000961 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000962 [(set target:$Rt, (opnode (ARMWrapper tconstpool:$addr)))]> {
Owen Anderson971b83b2011-02-08 22:39:40 +0000963 let isReMaterializable = 1;
964 let Inst{31-27} = 0b11111;
965 let Inst{26-25} = 0b00;
966 let Inst{24} = signed;
967 let Inst{23} = ?; // add = (U == '1')
968 let Inst{22-21} = opcod;
969 let Inst{20} = 1; // load
970 let Inst{19-16} = 0b1111; // Rn
971 bits<4> Rt;
972 bits<12> addr;
973 let Inst{15-12} = Rt{3-0};
974 let Inst{11-0} = addr{11-0};
975 }
Evan Chengf3c21b82009-06-30 02:15:48 +0000976}
977
David Goodwin73b8f162009-06-30 22:11:34 +0000978/// T2I_st - Defines a set of (op r, {imm12|imm8|so_reg}) store patterns.
Evan Cheng0e55fd62010-09-30 01:08:25 +0000979multiclass T2I_st<bits<2> opcod, string opc,
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000980 InstrItinClass iii, InstrItinClass iis, RegisterClass target,
981 PatFrag opnode> {
982 def i12 : T2Ii12<(outs), (ins target:$Rt, t2addrmode_imm12:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +0000983 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +0000984 [(opnode target:$Rt, t2addrmode_imm12:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +0000985 let Inst{31-27} = 0b11111;
986 let Inst{26-23} = 0b0001;
987 let Inst{22-21} = opcod;
988 let Inst{20} = 0; // !load
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000989
Owen Anderson75579f72010-11-29 22:44:32 +0000990 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +0000991 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +0000992
Owen Anderson80dd3e02010-11-30 22:45:47 +0000993 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +0000994 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +0000995 let Inst{19-16} = addr{16-13}; // Rn
996 let Inst{23} = addr{12}; // U
997 let Inst{11-0} = addr{11-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +0000998 }
Jim Grosbacha8307dd2011-09-07 20:58:57 +0000999 def i8 : T2Ii8 <(outs), (ins target:$Rt, t2addrmode_negimm8:$addr), iii,
Owen Anderson75579f72010-11-29 22:44:32 +00001000 opc, "\t$Rt, $addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001001 [(opnode target:$Rt, t2addrmode_negimm8:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001002 let Inst{31-27} = 0b11111;
1003 let Inst{26-23} = 0b0000;
1004 let Inst{22-21} = opcod;
1005 let Inst{20} = 0; // !load
1006 let Inst{11} = 1;
1007 // Offset: index==TRUE, wback==FALSE
1008 let Inst{10} = 1; // The P bit.
1009 let Inst{8} = 0; // The W bit.
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001010
Owen Anderson75579f72010-11-29 22:44:32 +00001011 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00001012 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001013
Owen Anderson75579f72010-11-29 22:44:32 +00001014 bits<13> addr;
1015 let Inst{19-16} = addr{12-9}; // Rn
1016 let Inst{9} = addr{8}; // U
1017 let Inst{7-0} = addr{7-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001018 }
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001019 def s : T2Iso <(outs), (ins target:$Rt, t2addrmode_so_reg:$addr), iis,
Owen Anderson75579f72010-11-29 22:44:32 +00001020 opc, ".w\t$Rt, $addr",
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001021 [(opnode target:$Rt, t2addrmode_so_reg:$addr)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001022 let Inst{31-27} = 0b11111;
1023 let Inst{26-23} = 0b0000;
1024 let Inst{22-21} = opcod;
1025 let Inst{20} = 0; // !load
1026 let Inst{11-6} = 0b000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001027
Owen Anderson75579f72010-11-29 22:44:32 +00001028 bits<4> Rt;
Jim Grosbach86386922010-12-08 22:10:43 +00001029 let Inst{15-12} = Rt;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001030
Owen Anderson75579f72010-11-29 22:44:32 +00001031 bits<10> addr;
1032 let Inst{19-16} = addr{9-6}; // Rn
1033 let Inst{3-0} = addr{5-2}; // Rm
1034 let Inst{5-4} = addr{1-0}; // imm
Johnny Chend68e1192009-12-15 17:24:14 +00001035 }
David Goodwin73b8f162009-06-30 22:11:34 +00001036}
1037
Evan Cheng0e55fd62010-09-30 01:08:25 +00001038/// T2I_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001039/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001040class T2I_ext_rrot<bits<3> opcod, string opc, PatFrag opnode>
1041 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1042 opc, ".w\t$Rd, $Rm$rot",
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00001043 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
1044 Requires<[IsThumb2]> {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001045 let Inst{31-27} = 0b11111;
1046 let Inst{26-23} = 0b0100;
1047 let Inst{22-20} = opcod;
1048 let Inst{19-16} = 0b1111; // Rn
1049 let Inst{15-12} = 0b1111;
1050 let Inst{7} = 1;
Jim Grosbach7a088642010-11-19 17:11:02 +00001051
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001052 bits<2> rot;
1053 let Inst{5-4} = rot{1-0}; // rotate
Evan Chengd27c9fc2009-07-03 01:43:10 +00001054}
1055
Eli Friedman761fa7a2010-06-24 18:20:04 +00001056// UXTB16 - Requres T2ExtractPack, does not need the .w qualifier.
Jim Grosbach70327412011-07-27 17:48:13 +00001057class T2I_ext_rrot_uxtb16<bits<3> opcod, string opc, PatFrag opnode>
Owen Andersone732cb02011-08-23 17:37:32 +00001058 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot),
1059 IIC_iEXTr, opc, "\t$Rd, $Rm$rot",
1060 [(set rGPR:$Rd, (opnode (rotr rGPR:$Rm, rot_imm:$rot)))]>,
Jim Grosbach70327412011-07-27 17:48:13 +00001061 Requires<[HasT2ExtractPack, IsThumb2]> {
1062 bits<2> rot;
1063 let Inst{31-27} = 0b11111;
1064 let Inst{26-23} = 0b0100;
1065 let Inst{22-20} = opcod;
1066 let Inst{19-16} = 0b1111; // Rn
1067 let Inst{15-12} = 0b1111;
1068 let Inst{7} = 1;
1069 let Inst{5-4} = rot;
Johnny Chen267124c2010-03-04 22:24:41 +00001070}
1071
Eli Friedman761fa7a2010-06-24 18:20:04 +00001072// SXTB16 - Requres T2ExtractPack, does not need the .w qualifier, no pattern
1073// supported yet.
Jim Grosbach70327412011-07-27 17:48:13 +00001074class T2I_ext_rrot_sxtb16<bits<3> opcod, string opc>
1075 : T2TwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm, rot_imm:$rot), IIC_iEXTr,
1076 opc, "\t$Rd, $Rm$rot", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00001077 Requires<[IsThumb2, HasT2ExtractPack]> {
Jim Grosbach70327412011-07-27 17:48:13 +00001078 bits<2> rot;
1079 let Inst{31-27} = 0b11111;
1080 let Inst{26-23} = 0b0100;
1081 let Inst{22-20} = opcod;
1082 let Inst{19-16} = 0b1111; // Rn
1083 let Inst{15-12} = 0b1111;
1084 let Inst{7} = 1;
1085 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001086}
1087
Evan Cheng0e55fd62010-09-30 01:08:25 +00001088/// T2I_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chengd27c9fc2009-07-03 01:43:10 +00001089/// register and one whose operand is a register rotated by 8/16/24.
Jim Grosbach70327412011-07-27 17:48:13 +00001090class T2I_exta_rrot<bits<3> opcod, string opc, PatFrag opnode>
1091 : T2ThreeReg<(outs rGPR:$Rd),
1092 (ins rGPR:$Rn, rGPR:$Rm, rot_imm:$rot),
1093 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot",
1094 [(set rGPR:$Rd, (opnode rGPR:$Rn, (rotr rGPR:$Rm,rot_imm:$rot)))]>,
1095 Requires<[HasT2ExtractPack, IsThumb2]> {
1096 bits<2> rot;
1097 let Inst{31-27} = 0b11111;
1098 let Inst{26-23} = 0b0100;
1099 let Inst{22-20} = opcod;
1100 let Inst{15-12} = 0b1111;
1101 let Inst{7} = 1;
1102 let Inst{5-4} = rot;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001103}
1104
Jim Grosbach70327412011-07-27 17:48:13 +00001105class T2I_exta_rrot_np<bits<3> opcod, string opc>
1106 : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm,rot_imm:$rot),
1107 IIC_iEXTAsr, opc, "\t$Rd, $Rn, $Rm$rot", []> {
1108 bits<2> rot;
1109 let Inst{31-27} = 0b11111;
1110 let Inst{26-23} = 0b0100;
1111 let Inst{22-20} = opcod;
1112 let Inst{15-12} = 0b1111;
1113 let Inst{7} = 1;
1114 let Inst{5-4} = rot;
Johnny Chen93042d12010-03-02 18:14:57 +00001115}
1116
Anton Korobeynikov52237112009-06-17 18:13:58 +00001117//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001118// Instructions
1119//===----------------------------------------------------------------------===//
1120
1121//===----------------------------------------------------------------------===//
Evan Chenga09b9ca2009-06-24 23:47:58 +00001122// Miscellaneous Instructions.
1123//
1124
Owen Andersonda663f72010-11-15 21:30:39 +00001125class T2PCOneRegImm<dag oops, dag iops, InstrItinClass itin,
1126 string asm, list<dag> pattern>
1127 : T2XI<oops, iops, itin, asm, pattern> {
1128 bits<4> Rd;
1129 bits<12> label;
Jim Grosbach7a088642010-11-19 17:11:02 +00001130
Jim Grosbach86386922010-12-08 22:10:43 +00001131 let Inst{11-8} = Rd;
Owen Andersonda663f72010-11-15 21:30:39 +00001132 let Inst{26} = label{11};
1133 let Inst{14-12} = label{10-8};
1134 let Inst{7-0} = label{7-0};
1135}
1136
Evan Chenga09b9ca2009-06-24 23:47:58 +00001137// LEApcrel - Load a pc-relative address into a register without offending the
1138// assembler.
Owen Andersona838a252010-12-14 00:36:49 +00001139def t2ADR : T2PCOneRegImm<(outs rGPR:$Rd),
1140 (ins t2adrlabel:$addr, pred:$p),
Owen Anderson08fef882011-09-09 22:24:36 +00001141 IIC_iALUi, "adr{$p}.w\t$Rd, $addr", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001142 let Inst{31-27} = 0b11110;
1143 let Inst{25-24} = 0b10;
1144 // Inst{23:21} = '11' (add = FALSE) or '00' (add = TRUE)
1145 let Inst{22} = 0;
1146 let Inst{20} = 0;
1147 let Inst{19-16} = 0b1111; // Rn
1148 let Inst{15} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00001149
Owen Andersona838a252010-12-14 00:36:49 +00001150 bits<4> Rd;
1151 bits<13> addr;
1152 let Inst{11-8} = Rd;
1153 let Inst{23} = addr{12};
1154 let Inst{21} = addr{12};
1155 let Inst{26} = addr{11};
1156 let Inst{14-12} = addr{10-8};
1157 let Inst{7-0} = addr{7-0};
Owen Anderson08fef882011-09-09 22:24:36 +00001158
1159 let DecoderMethod = "DecodeT2Adr";
Owen Anderson6b8719f2010-12-13 22:51:08 +00001160}
Owen Andersona838a252010-12-14 00:36:49 +00001161
1162let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001163def t2LEApcrel : t2PseudoInst<(outs rGPR:$Rd), (ins i32imm:$label, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001164 4, IIC_iALUi, []>;
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001165def t2LEApcrelJT : t2PseudoInst<(outs rGPR:$Rd),
1166 (ins i32imm:$label, nohash_imm:$id, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00001167 4, IIC_iALUi,
Jim Grosbach41b1d4e2010-12-15 18:48:45 +00001168 []>;
Evan Chenga09b9ca2009-06-24 23:47:58 +00001169
Jim Grosbach60fc2ed2010-12-08 23:30:19 +00001170
Evan Chenga09b9ca2009-06-24 23:47:58 +00001171//===----------------------------------------------------------------------===//
Evan Cheng9cb9e672009-06-27 02:26:13 +00001172// Load / store Instructions.
1173//
1174
Evan Cheng055b0312009-06-29 07:51:04 +00001175// Load
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00001176let canFoldAsLoad = 1, isReMaterializable = 1 in
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001177defm t2LDR : T2I_ld<0, 0b10, "ldr", IIC_iLoad_i, IIC_iLoad_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001178 UnOpFrag<(load node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001179
Evan Chengf3c21b82009-06-30 02:15:48 +00001180// Loads with zero extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001181defm t2LDRH : T2I_ld<0, 0b01, "ldrh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001182 rGPR, UnOpFrag<(zextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001183defm t2LDRB : T2I_ld<0, 0b00, "ldrb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001184 rGPR, UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001185
Evan Chengf3c21b82009-06-30 02:15:48 +00001186// Loads with sign extension
Evan Cheng7e2fe912010-10-28 06:47:08 +00001187defm t2LDRSH : T2I_ld<1, 0b01, "ldrsh", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001188 rGPR, UnOpFrag<(sextloadi16 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001189defm t2LDRSB : T2I_ld<1, 0b00, "ldrsb", IIC_iLoad_bh_i, IIC_iLoad_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001190 rGPR, UnOpFrag<(sextloadi8 node:$Src)>>;
Evan Cheng055b0312009-06-29 07:51:04 +00001191
Owen Anderson9d63d902010-12-01 19:18:46 +00001192let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1 in {
Evan Chengf3c21b82009-06-30 02:15:48 +00001193// Load doubleword
Owen Anderson9d63d902010-12-01 19:18:46 +00001194def t2LDRDi8 : T2Ii8s4<1, 0, 1, (outs rGPR:$Rt, rGPR:$Rt2),
Evan Chenge298ab22009-09-27 09:46:04 +00001195 (ins t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001196 IIC_iLoad_d_i, "ldrd", "\t$Rt, $Rt2, $addr", "", []>;
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001197} // mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1
Evan Chengf3c21b82009-06-30 02:15:48 +00001198
1199// zextload i1 -> zextload i8
1200def : T2Pat<(zextloadi1 t2addrmode_imm12:$addr),
1201 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001202def : T2Pat<(zextloadi1 t2addrmode_negimm8:$addr),
1203 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001204def : T2Pat<(zextloadi1 t2addrmode_so_reg:$addr),
1205 (t2LDRBs t2addrmode_so_reg:$addr)>;
1206def : T2Pat<(zextloadi1 (ARMWrapper tconstpool:$addr)),
1207 (t2LDRBpci tconstpool:$addr)>;
1208
1209// extload -> zextload
1210// FIXME: Reduce the number of patterns by legalizing extload to zextload
1211// earlier?
1212def : T2Pat<(extloadi1 t2addrmode_imm12:$addr),
1213 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001214def : T2Pat<(extloadi1 t2addrmode_negimm8:$addr),
1215 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001216def : T2Pat<(extloadi1 t2addrmode_so_reg:$addr),
1217 (t2LDRBs t2addrmode_so_reg:$addr)>;
1218def : T2Pat<(extloadi1 (ARMWrapper tconstpool:$addr)),
1219 (t2LDRBpci tconstpool:$addr)>;
1220
1221def : T2Pat<(extloadi8 t2addrmode_imm12:$addr),
1222 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001223def : T2Pat<(extloadi8 t2addrmode_negimm8:$addr),
1224 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001225def : T2Pat<(extloadi8 t2addrmode_so_reg:$addr),
1226 (t2LDRBs t2addrmode_so_reg:$addr)>;
1227def : T2Pat<(extloadi8 (ARMWrapper tconstpool:$addr)),
1228 (t2LDRBpci tconstpool:$addr)>;
1229
1230def : T2Pat<(extloadi16 t2addrmode_imm12:$addr),
1231 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001232def : T2Pat<(extloadi16 t2addrmode_negimm8:$addr),
1233 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Evan Chengf3c21b82009-06-30 02:15:48 +00001234def : T2Pat<(extloadi16 t2addrmode_so_reg:$addr),
1235 (t2LDRHs t2addrmode_so_reg:$addr)>;
1236def : T2Pat<(extloadi16 (ARMWrapper tconstpool:$addr)),
1237 (t2LDRHpci tconstpool:$addr)>;
Evan Cheng055b0312009-06-29 07:51:04 +00001238
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001239// FIXME: The destination register of the loads and stores can't be PC, but
1240// can be SP. We need another regclass (similar to rGPR) to represent
1241// that. Not a pressing issue since these are selected manually,
1242// not via pattern.
1243
Evan Chenge88d5ce2009-07-02 07:28:31 +00001244// Indexed loads
Owen Anderson6af50f72010-11-30 00:14:31 +00001245
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001246let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbacheeec0252011-09-08 00:39:19 +00001247def t2LDR_PRE : T2Ipreldst<0, 0b10, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001248 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001249 AddrModeT2_i8, IndexModePre, IIC_iLoad_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001250 "ldr", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1251 []> {
1252 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1253}
Evan Chenge88d5ce2009-07-02 07:28:31 +00001254
Jim Grosbacheeec0252011-09-08 00:39:19 +00001255def t2LDR_POST : T2Ipostldst<0, 0b10, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001256 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1257 AddrModeT2_i8, IndexModePost, IIC_iLoad_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001258 "ldr", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001259
Jim Grosbacheeec0252011-09-08 00:39:19 +00001260def t2LDRB_PRE : T2Ipreldst<0, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001261 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001262 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001263 "ldrb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1264 []> {
1265 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1266}
1267def t2LDRB_POST : T2Ipostldst<0, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001268 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1269 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001270 "ldrb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001271
Jim Grosbacheeec0252011-09-08 00:39:19 +00001272def t2LDRH_PRE : T2Ipreldst<0, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Chenge88d5ce2009-07-02 07:28:31 +00001273 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001274 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001275 "ldrh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1276 []> {
1277 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1278}
1279def t2LDRH_POST : T2Ipostldst<0, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001280 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1281 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001282 "ldrh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Chenge88d5ce2009-07-02 07:28:31 +00001283
Jim Grosbacheeec0252011-09-08 00:39:19 +00001284def t2LDRSB_PRE : T2Ipreldst<1, 0b00, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001285 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001286 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001287 "ldrsb", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1288 []> {
1289 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1290}
1291def t2LDRSB_POST : T2Ipostldst<1, 0b00, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001292 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1293 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001294 "ldrsb", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Evan Cheng4fbb9962009-07-02 23:16:11 +00001295
Jim Grosbacheeec0252011-09-08 00:39:19 +00001296def t2LDRSH_PRE : T2Ipreldst<1, 0b01, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
Evan Cheng4fbb9962009-07-02 23:16:11 +00001297 (ins t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001298 AddrModeT2_i8, IndexModePre, IIC_iLoad_bh_iu,
Jim Grosbacheeec0252011-09-08 00:39:19 +00001299 "ldrsh", "\t$Rt, $addr!", "$addr.base = $Rn_wb",
1300 []> {
1301 let AsmMatchConverter = "cvtLdWriteBackRegT2AddrModeImm8";
1302}
1303def t2LDRSH_POST : T2Ipostldst<1, 0b01, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
Jim Grosbache64fb282011-09-08 01:01:32 +00001304 (ins addr_offset_none:$Rn, t2am_imm8_offset:$offset),
1305 AddrModeT2_i8, IndexModePost, IIC_iLoad_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001306 "ldrsh", "\t$Rt, $Rn$offset", "$Rn = $Rn_wb", []>;
Jim Grosbach7a088642010-11-19 17:11:02 +00001307} // mayLoad = 1, neverHasSideEffects = 1
Evan Cheng4fbb9962009-07-02 23:16:11 +00001308
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001309// LDRT, LDRBT, LDRHT, LDRSBT, LDRSHT all have offset mode (PUW=0b110).
Johnny Chene54a3ef2010-03-03 18:45:36 +00001310// Ref: A8.6.57 LDR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001311class T2IldT<bit signed, bits<2> type, string opc, InstrItinClass ii>
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001312 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_posimm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001313 "\t$Rt, $addr", []> {
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001314 bits<4> Rt;
1315 bits<13> addr;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001316 let Inst{31-27} = 0b11111;
1317 let Inst{26-25} = 0b00;
1318 let Inst{24} = signed;
1319 let Inst{23} = 0;
1320 let Inst{22-21} = type;
1321 let Inst{20} = 1; // load
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001322 let Inst{19-16} = addr{12-9};
1323 let Inst{15-12} = Rt;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001324 let Inst{11} = 1;
1325 let Inst{10-8} = 0b110; // PUW.
Jim Grosbachf0eee6e2011-09-07 23:39:14 +00001326 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001327}
1328
Evan Cheng0e55fd62010-09-30 01:08:25 +00001329def t2LDRT : T2IldT<0, 0b10, "ldrt", IIC_iLoad_i>;
1330def t2LDRBT : T2IldT<0, 0b00, "ldrbt", IIC_iLoad_bh_i>;
1331def t2LDRHT : T2IldT<0, 0b01, "ldrht", IIC_iLoad_bh_i>;
1332def t2LDRSBT : T2IldT<1, 0b00, "ldrsbt", IIC_iLoad_bh_i>;
1333def t2LDRSHT : T2IldT<1, 0b01, "ldrsht", IIC_iLoad_bh_i>;
Johnny Chene54a3ef2010-03-03 18:45:36 +00001334
David Goodwin73b8f162009-06-30 22:11:34 +00001335// Store
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001336defm t2STR :T2I_st<0b10,"str", IIC_iStore_i, IIC_iStore_si, GPR,
Evan Cheng0e55fd62010-09-30 01:08:25 +00001337 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001338defm t2STRB:T2I_st<0b00,"strb", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001339 rGPR, BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001340defm t2STRH:T2I_st<0b01,"strh", IIC_iStore_bh_i, IIC_iStore_bh_si,
Owen Anderson9fe72bc2011-08-11 20:40:40 +00001341 rGPR, BinOpFrag<(truncstorei16 node:$LHS, node:$RHS)>>;
David Goodwin73b8f162009-06-30 22:11:34 +00001342
David Goodwin6647cea2009-06-30 22:50:01 +00001343// Store doubleword
Cameron Zwarichd5751372011-10-16 06:38:06 +00001344let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1 in
Johnny Chend68e1192009-12-15 17:24:14 +00001345def t2STRDi8 : T2Ii8s4<1, 0, 0, (outs),
Owen Anderson9d63d902010-12-01 19:18:46 +00001346 (ins GPR:$Rt, GPR:$Rt2, t2addrmode_imm8s4:$addr),
Jim Grosbacha77295d2011-09-08 22:07:06 +00001347 IIC_iStore_d_r, "strd", "\t$Rt, $Rt2, $addr", "", []>;
David Goodwin6647cea2009-06-30 22:50:01 +00001348
Evan Cheng6d94f112009-07-03 00:06:39 +00001349// Indexed stores
Cameron Zwarichdaada342011-10-16 06:38:10 +00001350
1351let mayStore = 1, neverHasSideEffects = 1 in {
Jim Grosbacheeec0252011-09-08 00:39:19 +00001352def t2STR_PRE : T2Ipreldst<0, 0b10, 0, 1, (outs GPRnopc:$Rn_wb),
Jim Grosbachb0659872011-12-13 21:10:25 +00001353 (ins GPRnopc:$Rt, t2addrmode_imm8:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001354 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001355 "str", "\t$Rt, $addr!",
1356 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1357 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1358}
1359def t2STRH_PRE : T2Ipreldst<0, 0b01, 0, 1, (outs GPRnopc:$Rn_wb),
1360 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1361 AddrModeT2_i8, IndexModePre, IIC_iStore_iu,
1362 "strh", "\t$Rt, $addr!",
1363 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1364 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1365}
1366
1367def t2STRB_PRE : T2Ipreldst<0, 0b00, 0, 1, (outs GPRnopc:$Rn_wb),
1368 (ins rGPR:$Rt, t2addrmode_imm8:$addr),
1369 AddrModeT2_i8, IndexModePre, IIC_iStore_bh_iu,
1370 "strb", "\t$Rt, $addr!",
1371 "$addr.base = $Rn_wb,@earlyclobber $Rn_wb", []> {
1372 let AsmMatchConverter = "cvtStWriteBackRegT2AddrModeImm8";
1373}
Eli Friedman0851a292011-10-18 03:17:34 +00001374} // mayStore = 1, neverHasSideEffects = 1
Evan Cheng6d94f112009-07-03 00:06:39 +00001375
Jim Grosbacheeec0252011-09-08 00:39:19 +00001376def t2STR_POST : T2Ipostldst<0, 0b10, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbachb0659872011-12-13 21:10:25 +00001377 (ins GPRnopc:$Rt, addr_offset_none:$Rn,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001378 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001379 AddrModeT2_i8, IndexModePost, IIC_iStore_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001380 "str", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001381 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1382 [(set GPRnopc:$Rn_wb,
Jim Grosbachb0659872011-12-13 21:10:25 +00001383 (post_store GPRnopc:$Rt, addr_offset_none:$Rn,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001384 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001385
Jim Grosbacheeec0252011-09-08 00:39:19 +00001386def t2STRH_POST : T2Ipostldst<0, 0b01, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001387 (ins rGPR:$Rt, addr_offset_none:$Rn,
1388 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001389 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001390 "strh", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001391 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1392 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001393 (post_truncsti16 rGPR:$Rt, addr_offset_none:$Rn,
1394 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001395
Jim Grosbacheeec0252011-09-08 00:39:19 +00001396def t2STRB_POST : T2Ipostldst<0, 0b00, 0, 0, (outs GPRnopc:$Rn_wb),
Jim Grosbach947a24c2011-09-16 21:09:00 +00001397 (ins rGPR:$Rt, addr_offset_none:$Rn,
1398 t2am_imm8_offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001399 AddrModeT2_i8, IndexModePost, IIC_iStore_bh_iu,
Owen Anderson0781c1f2011-09-23 21:26:40 +00001400 "strb", "\t$Rt, $Rn$offset",
Jim Grosbacheeec0252011-09-08 00:39:19 +00001401 "$Rn = $Rn_wb,@earlyclobber $Rn_wb",
1402 [(set GPRnopc:$Rn_wb,
Jim Grosbach947a24c2011-09-16 21:09:00 +00001403 (post_truncsti8 rGPR:$Rt, addr_offset_none:$Rn,
1404 t2am_imm8_offset:$offset))]>;
Evan Cheng6d94f112009-07-03 00:06:39 +00001405
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001406// Pseudo-instructions for pattern matching the pre-indexed stores. We can't
1407// put the patterns on the instruction definitions directly as ISel wants
1408// the address base and offset to be separate operands, not a single
1409// complex operand like we represent the instructions themselves. The
1410// pseudos map between the two.
1411let usesCustomInserter = 1,
1412 Constraints = "$Rn = $Rn_wb,@earlyclobber $Rn_wb" in {
1413def t2STR_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1414 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1415 4, IIC_iStore_ru,
1416 [(set GPRnopc:$Rn_wb,
1417 (pre_store rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1418def t2STRB_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1419 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1420 4, IIC_iStore_ru,
1421 [(set GPRnopc:$Rn_wb,
1422 (pre_truncsti8 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1423def t2STRH_preidx: t2PseudoInst<(outs GPRnopc:$Rn_wb),
1424 (ins rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset, pred:$p),
1425 4, IIC_iStore_ru,
1426 [(set GPRnopc:$Rn_wb,
1427 (pre_truncsti16 rGPR:$Rt, GPRnopc:$Rn, t2am_imm8_offset:$offset))]>;
1428}
Jim Grosbachee2c2a42011-09-16 21:55:56 +00001429
Johnny Chene54a3ef2010-03-03 18:45:36 +00001430// STRT, STRBT, STRHT all have offset mode (PUW=0b110) and are for disassembly
1431// only.
1432// Ref: A8.6.193 STR (immediate, Thumb) Encoding T4
Evan Cheng0e55fd62010-09-30 01:08:25 +00001433class T2IstT<bits<2> type, string opc, InstrItinClass ii>
Johnny Chen471d73d2011-04-13 21:04:32 +00001434 : T2Ii8<(outs rGPR:$Rt), (ins t2addrmode_imm8:$addr), ii, opc,
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001435 "\t$Rt, $addr", []> {
Johnny Chene54a3ef2010-03-03 18:45:36 +00001436 let Inst{31-27} = 0b11111;
1437 let Inst{26-25} = 0b00;
1438 let Inst{24} = 0; // not signed
1439 let Inst{23} = 0;
1440 let Inst{22-21} = type;
1441 let Inst{20} = 0; // store
1442 let Inst{11} = 1;
1443 let Inst{10-8} = 0b110; // PUW
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001444
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001445 bits<4> Rt;
1446 bits<13> addr;
Jim Grosbach86386922010-12-08 22:10:43 +00001447 let Inst{15-12} = Rt;
Owen Andersoneb05a8d2010-11-30 18:38:28 +00001448 let Inst{19-16} = addr{12-9};
1449 let Inst{7-0} = addr{7-0};
Johnny Chene54a3ef2010-03-03 18:45:36 +00001450}
1451
Evan Cheng0e55fd62010-09-30 01:08:25 +00001452def t2STRT : T2IstT<0b10, "strt", IIC_iStore_i>;
1453def t2STRBT : T2IstT<0b00, "strbt", IIC_iStore_bh_i>;
1454def t2STRHT : T2IstT<0b01, "strht", IIC_iStore_bh_i>;
David Goodwind1fa1202009-07-01 00:01:13 +00001455
Johnny Chenae1757b2010-03-11 01:13:36 +00001456// ldrd / strd pre / post variants
1457// For disassembly only.
1458
Jim Grosbacha77295d2011-09-08 22:07:06 +00001459def t2LDRD_PRE : T2Ii8s4<1, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1460 (ins t2addrmode_imm8s4:$addr), IIC_iLoad_d_ru,
1461 "ldrd", "\t$Rt, $Rt2, $addr!", "$addr.base = $wb", []> {
1462 let AsmMatchConverter = "cvtT2LdrdPre";
1463 let DecoderMethod = "DecodeT2LDRDPreInstruction";
1464}
Johnny Chenae1757b2010-03-11 01:13:36 +00001465
Jim Grosbacha77295d2011-09-08 22:07:06 +00001466def t2LDRD_POST : T2Ii8s4post<0, 1, 1, (outs rGPR:$Rt, rGPR:$Rt2, GPR:$wb),
1467 (ins addr_offset_none:$addr, t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001468 IIC_iLoad_d_ru, "ldrd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001469 "$addr.base = $wb", []>;
Johnny Chenae1757b2010-03-11 01:13:36 +00001470
Jim Grosbacha77295d2011-09-08 22:07:06 +00001471def t2STRD_PRE : T2Ii8s4<1, 1, 0, (outs GPR:$wb),
1472 (ins rGPR:$Rt, rGPR:$Rt2, t2addrmode_imm8s4:$addr),
1473 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr!",
1474 "$addr.base = $wb", []> {
1475 let AsmMatchConverter = "cvtT2StrdPre";
1476 let DecoderMethod = "DecodeT2STRDPreInstruction";
1477}
Johnny Chenae1757b2010-03-11 01:13:36 +00001478
Jim Grosbacha77295d2011-09-08 22:07:06 +00001479def t2STRD_POST : T2Ii8s4post<0, 1, 0, (outs GPR:$wb),
1480 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr,
1481 t2am_imm8s4_offset:$imm),
Owen Anderson7782a582011-09-13 20:46:26 +00001482 IIC_iStore_d_ru, "strd", "\t$Rt, $Rt2, $addr$imm",
Jim Grosbacha77295d2011-09-08 22:07:06 +00001483 "$addr.base = $wb", []>;
Evan Cheng2889cce2009-07-03 00:18:36 +00001484
Johnny Chen0635fc52010-03-04 17:40:44 +00001485// T2Ipl (Preload Data/Instruction) signals the memory system of possible future
Jim Grosbacha5813282011-10-26 22:22:01 +00001486// data/instruction access.
Evan Chengdfed19f2010-11-03 06:34:55 +00001487// instr_write is inverted for Thumb mode: (prefetch 3) -> (preload 0),
1488// (prefetch 1) -> (preload 2), (prefetch 2) -> (preload 1).
Evan Cheng416941d2010-11-04 05:19:35 +00001489multiclass T2Ipl<bits<1> write, bits<1> instr, string opc> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001490
Evan Chengdfed19f2010-11-03 06:34:55 +00001491 def i12 : T2Ii12<(outs), (ins t2addrmode_imm12:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001492 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001493 [(ARMPreload t2addrmode_imm12:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001494 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001495 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001496 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001497 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001498 let Inst{20} = 1;
1499 let Inst{15-12} = 0b1111;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001500
Owen Anderson80dd3e02010-11-30 22:45:47 +00001501 bits<17> addr;
Johnny Chenf9ce2cb2011-04-12 18:48:00 +00001502 let addr{12} = 1; // add = TRUE
Owen Anderson80dd3e02010-11-30 22:45:47 +00001503 let Inst{19-16} = addr{16-13}; // Rn
1504 let Inst{23} = addr{12}; // U
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001505 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chen0635fc52010-03-04 17:40:44 +00001506 }
1507
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001508 def i8 : T2Ii8<(outs), (ins t2addrmode_negimm8:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001509 "\t$addr",
Jim Grosbacha8307dd2011-09-07 20:58:57 +00001510 [(ARMPreload t2addrmode_negimm8:$addr, (i32 write), (i32 instr))]> {
Johnny Chen0635fc52010-03-04 17:40:44 +00001511 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001512 let Inst{24} = instr;
Johnny Chen0635fc52010-03-04 17:40:44 +00001513 let Inst{23} = 0; // U = 0
1514 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001515 let Inst{21} = write;
Johnny Chen0635fc52010-03-04 17:40:44 +00001516 let Inst{20} = 1;
1517 let Inst{15-12} = 0b1111;
1518 let Inst{11-8} = 0b1100;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001519
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001520 bits<13> addr;
1521 let Inst{19-16} = addr{12-9}; // Rn
1522 let Inst{7-0} = addr{7-0}; // imm8
Johnny Chen0635fc52010-03-04 17:40:44 +00001523 }
1524
Evan Chengdfed19f2010-11-03 06:34:55 +00001525 def s : T2Iso<(outs), (ins t2addrmode_so_reg:$addr), IIC_Preload, opc,
Evan Chengbc7deb02010-11-03 05:14:24 +00001526 "\t$addr",
Evan Cheng416941d2010-11-04 05:19:35 +00001527 [(ARMPreload t2addrmode_so_reg:$addr, (i32 write), (i32 instr))]> {
Evan Chengbc7deb02010-11-03 05:14:24 +00001528 let Inst{31-25} = 0b1111100;
Evan Cheng416941d2010-11-04 05:19:35 +00001529 let Inst{24} = instr;
Evan Chengbc7deb02010-11-03 05:14:24 +00001530 let Inst{23} = 0; // add = TRUE for T1
1531 let Inst{22} = 0;
Evan Cheng416941d2010-11-04 05:19:35 +00001532 let Inst{21} = write;
Evan Chengbc7deb02010-11-03 05:14:24 +00001533 let Inst{20} = 1;
1534 let Inst{15-12} = 0b1111;
1535 let Inst{11-6} = 0000000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00001536
Owen Anderson0e1bcdf2010-11-30 19:19:31 +00001537 bits<10> addr;
1538 let Inst{19-16} = addr{9-6}; // Rn
1539 let Inst{3-0} = addr{5-2}; // Rm
1540 let Inst{5-4} = addr{1-0}; // imm2
Owen Anderson8d7d2e12011-08-09 20:55:18 +00001541
1542 let DecoderMethod = "DecodeT2LoadShift";
Evan Chengbc7deb02010-11-03 05:14:24 +00001543 }
Jim Grosbacha5813282011-10-26 22:22:01 +00001544 // FIXME: We should have a separate 'pci' variant here. As-is we represent
1545 // it via the i12 variant, which it's related to, but that means we can
1546 // represent negative immediates, which aren't legal for anything except
1547 // the 'pci' case (Rn == 15).
Johnny Chen0635fc52010-03-04 17:40:44 +00001548}
1549
Evan Cheng416941d2010-11-04 05:19:35 +00001550defm t2PLD : T2Ipl<0, 0, "pld">, Requires<[IsThumb2]>;
1551defm t2PLDW : T2Ipl<1, 0, "pldw">, Requires<[IsThumb2,HasV7,HasMP]>;
1552defm t2PLI : T2Ipl<0, 1, "pli">, Requires<[IsThumb2,HasV7]>;
Johnny Chen0635fc52010-03-04 17:40:44 +00001553
Evan Cheng2889cce2009-07-03 00:18:36 +00001554//===----------------------------------------------------------------------===//
1555// Load / store multiple Instructions.
1556//
1557
Owen Andersoncd00dc62011-09-12 21:28:46 +00001558multiclass thumb2_ld_mult<string asm, InstrItinClass itin,
Bill Wendling6c470b82010-11-13 09:09:38 +00001559 InstrItinClass itin_upd, bit L_bit> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001560 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001561 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001562 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001563 bits<4> Rn;
1564 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001565
Bill Wendling6c470b82010-11-13 09:09:38 +00001566 let Inst{31-27} = 0b11101;
1567 let Inst{26-25} = 0b00;
1568 let Inst{24-23} = 0b01; // Increment After
1569 let Inst{22} = 0;
1570 let Inst{21} = 0; // No writeback
1571 let Inst{20} = L_bit;
1572 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001573 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001574 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001575 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001576 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachffa5a762011-09-07 16:22:42 +00001577 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001578 bits<4> Rn;
1579 bits<16> regs;
Jim Grosbach7a088642010-11-19 17:11:02 +00001580
Bill Wendling6c470b82010-11-13 09:09:38 +00001581 let Inst{31-27} = 0b11101;
1582 let Inst{26-25} = 0b00;
1583 let Inst{24-23} = 0b01; // Increment After
1584 let Inst{22} = 0;
1585 let Inst{21} = 1; // Writeback
1586 let Inst{20} = L_bit;
1587 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001588 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001589 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001590 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001591 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001592 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001593 bits<4> Rn;
1594 bits<16> regs;
1595
1596 let Inst{31-27} = 0b11101;
1597 let Inst{26-25} = 0b00;
1598 let Inst{24-23} = 0b10; // Decrement Before
1599 let Inst{22} = 0;
1600 let Inst{21} = 0; // No writeback
1601 let Inst{20} = L_bit;
1602 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001603 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001604 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001605 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001606 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
Jim Grosbachcfbb3a72011-09-07 18:39:47 +00001607 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001608 bits<4> Rn;
1609 bits<16> regs;
1610
1611 let Inst{31-27} = 0b11101;
1612 let Inst{26-25} = 0b00;
1613 let Inst{24-23} = 0b10; // Decrement Before
1614 let Inst{22} = 0;
1615 let Inst{21} = 1; // Writeback
1616 let Inst{20} = L_bit;
1617 let Inst{19-16} = Rn;
Jim Grosbachf8e74f82011-10-24 17:16:24 +00001618 let Inst{15-0} = regs;
Bill Wendling6c470b82010-11-13 09:09:38 +00001619 }
1620}
1621
Bill Wendlingc93989a2010-11-13 11:20:05 +00001622let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001623
1624let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001625defm t2LDM : thumb2_ld_mult<"ldm", IIC_iLoad_m, IIC_iLoad_mu, 1>;
1626
1627multiclass thumb2_st_mult<string asm, InstrItinClass itin,
1628 InstrItinClass itin_upd, bit L_bit> {
1629 def IA :
1630 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1631 itin, !strconcat(asm, "${p}.w\t$Rn, $regs"), []> {
1632 bits<4> Rn;
1633 bits<16> regs;
1634
1635 let Inst{31-27} = 0b11101;
1636 let Inst{26-25} = 0b00;
1637 let Inst{24-23} = 0b01; // Increment After
1638 let Inst{22} = 0;
1639 let Inst{21} = 0; // No writeback
1640 let Inst{20} = L_bit;
1641 let Inst{19-16} = Rn;
1642 let Inst{15} = 0;
1643 let Inst{14} = regs{14};
1644 let Inst{13} = 0;
1645 let Inst{12-0} = regs{12-0};
1646 }
1647 def IA_UPD :
1648 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1649 itin_upd, !strconcat(asm, "${p}.w\t$Rn!, $regs"), "$Rn = $wb", []> {
1650 bits<4> Rn;
1651 bits<16> regs;
1652
1653 let Inst{31-27} = 0b11101;
1654 let Inst{26-25} = 0b00;
1655 let Inst{24-23} = 0b01; // Increment After
1656 let Inst{22} = 0;
1657 let Inst{21} = 1; // Writeback
1658 let Inst{20} = L_bit;
1659 let Inst{19-16} = Rn;
1660 let Inst{15} = 0;
1661 let Inst{14} = regs{14};
1662 let Inst{13} = 0;
1663 let Inst{12-0} = regs{12-0};
1664 }
1665 def DB :
1666 T2XI<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1667 itin, !strconcat(asm, "db${p}\t$Rn, $regs"), []> {
1668 bits<4> Rn;
1669 bits<16> regs;
1670
1671 let Inst{31-27} = 0b11101;
1672 let Inst{26-25} = 0b00;
1673 let Inst{24-23} = 0b10; // Decrement Before
1674 let Inst{22} = 0;
1675 let Inst{21} = 0; // No writeback
1676 let Inst{20} = L_bit;
1677 let Inst{19-16} = Rn;
1678 let Inst{15} = 0;
1679 let Inst{14} = regs{14};
1680 let Inst{13} = 0;
1681 let Inst{12-0} = regs{12-0};
1682 }
1683 def DB_UPD :
1684 T2XIt<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1685 itin_upd, !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1686 bits<4> Rn;
1687 bits<16> regs;
1688
1689 let Inst{31-27} = 0b11101;
1690 let Inst{26-25} = 0b00;
1691 let Inst{24-23} = 0b10; // Decrement Before
1692 let Inst{22} = 0;
1693 let Inst{21} = 1; // Writeback
1694 let Inst{20} = L_bit;
1695 let Inst{19-16} = Rn;
1696 let Inst{15} = 0;
1697 let Inst{14} = regs{14};
1698 let Inst{13} = 0;
1699 let Inst{12-0} = regs{12-0};
1700 }
1701}
1702
Bill Wendlingddc918b2010-11-13 10:57:02 +00001703
1704let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
Owen Andersoncd00dc62011-09-12 21:28:46 +00001705defm t2STM : thumb2_st_mult<"stm", IIC_iStore_m, IIC_iStore_mu, 0>;
Bill Wendlingddc918b2010-11-13 10:57:02 +00001706
1707} // neverHasSideEffects
1708
Bob Wilson815baeb2010-03-13 01:08:20 +00001709
Evan Cheng9cb9e672009-06-27 02:26:13 +00001710//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001711// Move Instructions.
1712//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001713
Evan Chengf49810c2009-06-23 17:48:47 +00001714let neverHasSideEffects = 1 in
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001715def t2MOVr : T2sTwoReg<(outs GPRnopc:$Rd), (ins GPR:$Rm), IIC_iMOVr,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001716 "mov", ".w\t$Rd, $Rm", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00001717 let Inst{31-27} = 0b11101;
1718 let Inst{26-25} = 0b01;
1719 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001720 let Inst{19-16} = 0b1111; // Rn
1721 let Inst{14-12} = 0b000;
1722 let Inst{7-4} = 0b0000;
1723}
Jim Grosbach9858a482011-10-18 17:09:35 +00001724def : t2InstAlias<"mov${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1725 pred:$p, zero_reg)>;
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001726def : t2InstAlias<"movs${p}.w $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1727 pred:$p, CPSR)>;
1728def : t2InstAlias<"movs${p} $Rd, $Rm", (t2MOVr GPRnopc:$Rd, GPR:$Rm,
1729 pred:$p, CPSR)>;
Evan Chengf49810c2009-06-23 17:48:47 +00001730
Evan Cheng5adb66a2009-09-28 09:14:39 +00001731// AddedComplexity to ensure isel tries t2MOVi before t2MOVi16.
Evan Chengc4af4632010-11-17 20:13:28 +00001732let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1,
1733 AddedComplexity = 1 in
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001734def t2MOVi : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), IIC_iMOVi,
1735 "mov", ".w\t$Rd, $imm",
1736 [(set rGPR:$Rd, t2_so_imm:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001737 let Inst{31-27} = 0b11110;
1738 let Inst{25} = 0;
1739 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00001740 let Inst{19-16} = 0b1111; // Rn
1741 let Inst{15} = 0;
1742}
David Goodwin83b35932009-06-26 16:10:07 +00001743
Jim Grosbach1ad60c22011-09-10 00:15:36 +00001744// cc_out is handled as part of the explicit mnemonic in the parser for 'mov'.
1745// Use aliases to get that to play nice here.
1746def : t2InstAlias<"movs${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1747 pred:$p, CPSR)>;
1748def : t2InstAlias<"movs${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1749 pred:$p, CPSR)>;
1750
1751def : t2InstAlias<"mov${p}.w $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1752 pred:$p, zero_reg)>;
1753def : t2InstAlias<"mov${p} $Rd, $imm", (t2MOVi rGPR:$Rd, t2_so_imm:$imm,
1754 pred:$p, zero_reg)>;
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00001755
Evan Chengc4af4632010-11-17 20:13:28 +00001756let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00001757def t2MOVi16 : T2I<(outs rGPR:$Rd), (ins imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001758 "movw", "\t$Rd, $imm",
1759 [(set rGPR:$Rd, imm0_65535:$imm)]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001760 let Inst{31-27} = 0b11110;
1761 let Inst{25} = 1;
1762 let Inst{24-21} = 0b0010;
1763 let Inst{20} = 0; // The S bit.
1764 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001765
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001766 bits<4> Rd;
1767 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001768
Jim Grosbach86386922010-12-08 22:10:43 +00001769 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001770 let Inst{19-16} = imm{15-12};
1771 let Inst{26} = imm{11};
1772 let Inst{14-12} = imm{10-8};
1773 let Inst{7-0} = imm{7-0};
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001774 let DecoderMethod = "DecodeT2MOVTWInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00001775}
Evan Chengf49810c2009-06-23 17:48:47 +00001776
Evan Cheng53519f02011-01-21 18:55:51 +00001777def t2MOVi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001778 (ins i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1779
1780let Constraints = "$src = $Rd" in {
Evan Cheng75972122011-01-13 07:58:56 +00001781def t2MOVTi16 : T2I<(outs rGPR:$Rd),
Jim Grosbachffa32252011-07-19 19:13:28 +00001782 (ins rGPR:$src, imm0_65535_expr:$imm), IIC_iMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001783 "movt", "\t$Rd, $imm",
1784 [(set rGPR:$Rd,
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001785 (or (and rGPR:$src, 0xffff), lo16AllZero:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00001786 let Inst{31-27} = 0b11110;
1787 let Inst{25} = 1;
1788 let Inst{24-21} = 0b0110;
1789 let Inst{20} = 0; // The S bit.
1790 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00001791
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001792 bits<4> Rd;
1793 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001794
Jim Grosbach86386922010-12-08 22:10:43 +00001795 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00001796 let Inst{19-16} = imm{15-12};
1797 let Inst{26} = imm{11};
1798 let Inst{14-12} = imm{10-8};
1799 let Inst{7-0} = imm{7-0};
Kevin Enderby9e5887b2011-10-04 22:44:48 +00001800 let DecoderMethod = "DecodeT2MOVTWInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00001801}
Anton Korobeynikov52237112009-06-17 18:13:58 +00001802
Evan Cheng53519f02011-01-21 18:55:51 +00001803def t2MOVTi16_ga_pcrel : PseudoInst<(outs rGPR:$Rd),
Evan Cheng5de5d4b2011-01-17 08:03:18 +00001804 (ins rGPR:$src, i32imm:$addr, pclabel:$id), IIC_iMOVi, []>;
1805} // Constraints
1806
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001807def : T2Pat<(or rGPR:$src, 0xffff0000), (t2MOVTi16 rGPR:$src, 0xffff)>;
Evan Cheng20956592009-10-21 08:15:52 +00001808
Anton Korobeynikov52237112009-06-17 18:13:58 +00001809//===----------------------------------------------------------------------===//
Evan Chengd27c9fc2009-07-03 01:43:10 +00001810// Extend Instructions.
1811//
1812
1813// Sign extenders
1814
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001815def t2SXTB : T2I_ext_rrot<0b100, "sxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001816 UnOpFrag<(sext_inreg node:$Src, i8)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001817def t2SXTH : T2I_ext_rrot<0b000, "sxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001818 UnOpFrag<(sext_inreg node:$Src, i16)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001819def t2SXTB16 : T2I_ext_rrot_sxtb16<0b010, "sxtb16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001820
Jim Grosbach70327412011-07-27 17:48:13 +00001821def t2SXTAB : T2I_exta_rrot<0b100, "sxtab",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001822 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001823def t2SXTAH : T2I_exta_rrot<0b000, "sxtah",
Evan Chengd27c9fc2009-07-03 01:43:10 +00001824 BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001825def t2SXTAB16 : T2I_exta_rrot_np<0b010, "sxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001826
Evan Chengd27c9fc2009-07-03 01:43:10 +00001827// Zero extenders
1828
1829let AddedComplexity = 16 in {
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001830def t2UXTB : T2I_ext_rrot<0b101, "uxtb",
Johnny Chend68e1192009-12-15 17:24:14 +00001831 UnOpFrag<(and node:$Src, 0x000000FF)>>;
Jim Grosbachc5a8c862011-07-27 16:47:19 +00001832def t2UXTH : T2I_ext_rrot<0b001, "uxth",
Johnny Chend68e1192009-12-15 17:24:14 +00001833 UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001834def t2UXTB16 : T2I_ext_rrot_uxtb16<0b011, "uxtb16",
Johnny Chend68e1192009-12-15 17:24:14 +00001835 UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001836
Jim Grosbach79464942010-07-28 23:17:45 +00001837// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1838// The transformation should probably be done as a combiner action
1839// instead so we can include a check for masking back in the upper
1840// eight bits of the source into the lower eight bits of the result.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001841//def : T2Pat<(and (shl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001842// (t2UXTB16 rGPR:$Src, 3)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001843// Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001844def : T2Pat<(and (srl rGPR:$Src, (i32 8)), 0xFF00FF),
Jim Grosbach70327412011-07-27 17:48:13 +00001845 (t2UXTB16 rGPR:$Src, 1)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00001846 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001847
Jim Grosbach70327412011-07-27 17:48:13 +00001848def t2UXTAB : T2I_exta_rrot<0b101, "uxtab",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001849 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001850def t2UXTAH : T2I_exta_rrot<0b001, "uxtah",
Jim Grosbach6935efc2009-11-24 00:20:27 +00001851 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Jim Grosbach70327412011-07-27 17:48:13 +00001852def t2UXTAB16 : T2I_exta_rrot_np<0b011, "uxtab16">;
Evan Chengd27c9fc2009-07-03 01:43:10 +00001853}
1854
1855//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001856// Arithmetic Instructions.
1857//
Anton Korobeynikov52237112009-06-17 18:13:58 +00001858
Johnny Chend68e1192009-12-15 17:24:14 +00001859defm t2ADD : T2I_bin_ii12rs<0b000, "add",
1860 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
1861defm t2SUB : T2I_bin_ii12rs<0b101, "sub",
1862 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001863
Evan Chengf49810c2009-06-23 17:48:47 +00001864// ADD and SUB with 's' bit set. No 12-bit immediate (T4) variants.
Andrew Trick3be654f2011-09-21 02:20:46 +00001865//
1866// Currently, t2ADDS/t2SUBS are pseudo opcodes that exist only in the
1867// selection DAG. They are "lowered" to real t2ADD/t2SUB opcodes by
1868// AdjustInstrPostInstrSelection where we determine whether or not to
1869// set the "s" bit based on CPSR liveness.
1870//
1871// FIXME: Eliminate t2ADDS/t2SUBS pseudo opcodes after adding tablegen
1872// support for an optional CPSR definition that corresponds to the DAG
1873// node's second value. We can then eliminate the implicit def of CPSR.
Andrew Trick90b7b122011-10-18 19:18:52 +00001874defm t2ADDS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001875 BinOpFrag<(ARMaddc node:$LHS, node:$RHS)>, 1>;
Andrew Trick90b7b122011-10-18 19:18:52 +00001876defm t2SUBS : T2I_bin_s_irs <IIC_iALUi, IIC_iALUr, IIC_iALUsi,
Evan Cheng342e3162011-08-30 01:34:54 +00001877 BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001878
Andrew Trick83a80312011-09-20 18:22:31 +00001879let hasPostISelHook = 1 in {
Johnny Chend68e1192009-12-15 17:24:14 +00001880defm t2ADC : T2I_adde_sube_irs<0b1010, "adc",
Evan Cheng342e3162011-08-30 01:34:54 +00001881 BinOpWithFlagFrag<(ARMadde node:$LHS, node:$RHS, node:$FLAG)>, 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00001882defm t2SBC : T2I_adde_sube_irs<0b1011, "sbc",
Evan Cheng342e3162011-08-30 01:34:54 +00001883 BinOpWithFlagFrag<(ARMsube node:$LHS, node:$RHS, node:$FLAG)>>;
Andrew Trick83a80312011-09-20 18:22:31 +00001884}
Evan Chengf49810c2009-06-23 17:48:47 +00001885
David Goodwin752aa7d2009-07-27 16:39:05 +00001886// RSB
Bob Wilson20d8e4e2010-08-13 23:24:25 +00001887defm t2RSB : T2I_rbin_irs <0b1110, "rsb",
Johnny Chend68e1192009-12-15 17:24:14 +00001888 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Cheng4a517082011-09-06 18:52:20 +00001889
1890// FIXME: Eliminate them if we can write def : Pat patterns which defines
1891// CPSR and the implicit def of CPSR is not needed.
Andrew Trick90b7b122011-10-18 19:18:52 +00001892defm t2RSBS : T2I_rbin_s_is <BinOpFrag<(ARMsubc node:$LHS, node:$RHS)>>;
Evan Chengf49810c2009-06-23 17:48:47 +00001893
1894// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001895// The assume-no-carry-in form uses the negation of the input since add/sub
1896// assume opposite meanings of the carry flag (i.e., carry == !borrow).
1897// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
1898// details.
1899// The AddedComplexity preferences the first variant over the others since
1900// it can be shrunk to a 16-bit wide encoding, while the others cannot.
Evan Chengfa2ea1a2009-08-04 01:41:15 +00001901let AddedComplexity = 1 in
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001902def : T2Pat<(add GPR:$src, imm0_255_neg:$imm),
1903 (t2SUBri GPR:$src, imm0_255_neg:$imm)>;
1904def : T2Pat<(add GPR:$src, t2_so_imm_neg:$imm),
1905 (t2SUBri GPR:$src, t2_so_imm_neg:$imm)>;
1906def : T2Pat<(add GPR:$src, imm0_4095_neg:$imm),
1907 (t2SUBri12 GPR:$src, imm0_4095_neg:$imm)>;
1908let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001909def : T2Pat<(ARMaddc rGPR:$src, imm0_255_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001910 (t2SUBSri rGPR:$src, imm0_255_neg:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001911def : T2Pat<(ARMaddc rGPR:$src, t2_so_imm_neg:$imm),
Jim Grosbach6ccfc502010-07-30 02:41:01 +00001912 (t2SUBSri rGPR:$src, t2_so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00001913// The with-carry-in form matches bitwise not instead of the negation.
1914// Effectively, the inverse interpretation of the carry flag already accounts
1915// for part of the negation.
1916let AddedComplexity = 1 in
Evan Cheng342e3162011-08-30 01:34:54 +00001917def : T2Pat<(ARMadde rGPR:$src, imm0_255_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001918 (t2SBCri rGPR:$src, imm0_255_not:$imm)>;
Evan Cheng342e3162011-08-30 01:34:54 +00001919def : T2Pat<(ARMadde rGPR:$src, t2_so_imm_not:$imm, CPSR),
Andrew Trick1c3af772011-04-23 03:55:32 +00001920 (t2SBCri rGPR:$src, t2_so_imm_not:$imm)>;
Anton Korobeynikov52237112009-06-17 18:13:58 +00001921
Johnny Chen93042d12010-03-02 18:14:57 +00001922// Select Bytes -- for disassembly only
1923
Owen Andersonc7373f82010-11-30 20:00:01 +00001924def t2SEL : T2ThreeReg<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00001925 NoItinerary, "sel", "\t$Rd, $Rn, $Rm", []>,
1926 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00001927 let Inst{31-27} = 0b11111;
1928 let Inst{26-24} = 0b010;
1929 let Inst{23} = 0b1;
1930 let Inst{22-20} = 0b010;
1931 let Inst{15-12} = 0b1111;
1932 let Inst{7} = 0b1;
1933 let Inst{6-4} = 0b000;
1934}
1935
Johnny Chenadc77332010-02-26 22:04:29 +00001936// A6.3.13, A6.3.14, A6.3.15 Parallel addition and subtraction (signed/unsigned)
1937// And Miscellaneous operations -- for disassembly only
Nate Begeman692433b2010-07-29 17:56:55 +00001938class T2I_pam<bits<3> op22_20, bits<4> op7_4, string opc,
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001939 list<dag> pat = [/* For disassembly only; pattern left blank */],
1940 dag iops = (ins rGPR:$Rn, rGPR:$Rm),
1941 string asm = "\t$Rd, $Rn, $Rm">
Jim Grosbacha7603982011-07-01 21:12:19 +00001942 : T2I<(outs rGPR:$Rd), iops, NoItinerary, opc, asm, pat>,
1943 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00001944 let Inst{31-27} = 0b11111;
1945 let Inst{26-23} = 0b0101;
1946 let Inst{22-20} = op22_20;
1947 let Inst{15-12} = 0b1111;
1948 let Inst{7-4} = op7_4;
Jim Grosbach7a088642010-11-19 17:11:02 +00001949
Owen Anderson46c478e2010-11-17 19:57:38 +00001950 bits<4> Rd;
1951 bits<4> Rn;
1952 bits<4> Rm;
Jim Grosbach7a088642010-11-19 17:11:02 +00001953
Jim Grosbach86386922010-12-08 22:10:43 +00001954 let Inst{11-8} = Rd;
1955 let Inst{19-16} = Rn;
1956 let Inst{3-0} = Rm;
Johnny Chenadc77332010-02-26 22:04:29 +00001957}
1958
1959// Saturating add/subtract -- for disassembly only
1960
Nate Begeman692433b2010-07-29 17:56:55 +00001961def t2QADD : T2I_pam<0b000, 0b1000, "qadd",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001962 [(set rGPR:$Rd, (int_arm_qadd rGPR:$Rn, rGPR:$Rm))],
1963 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001964def t2QADD16 : T2I_pam<0b001, 0b0001, "qadd16">;
1965def t2QADD8 : T2I_pam<0b000, 0b0001, "qadd8">;
1966def t2QASX : T2I_pam<0b010, 0b0001, "qasx">;
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001967def t2QDADD : T2I_pam<0b000, 0b1001, "qdadd", [],
1968 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
1969def t2QDSUB : T2I_pam<0b000, 0b1011, "qdsub", [],
1970 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001971def t2QSAX : T2I_pam<0b110, 0b0001, "qsax">;
Nate Begeman692433b2010-07-29 17:56:55 +00001972def t2QSUB : T2I_pam<0b000, 0b1010, "qsub",
Bruno Cardoso Lopes03016002011-01-21 14:07:40 +00001973 [(set rGPR:$Rd, (int_arm_qsub rGPR:$Rn, rGPR:$Rm))],
1974 (ins rGPR:$Rm, rGPR:$Rn), "\t$Rd, $Rm, $Rn">;
Johnny Chenadc77332010-02-26 22:04:29 +00001975def t2QSUB16 : T2I_pam<0b101, 0b0001, "qsub16">;
1976def t2QSUB8 : T2I_pam<0b100, 0b0001, "qsub8">;
1977def t2UQADD16 : T2I_pam<0b001, 0b0101, "uqadd16">;
1978def t2UQADD8 : T2I_pam<0b000, 0b0101, "uqadd8">;
1979def t2UQASX : T2I_pam<0b010, 0b0101, "uqasx">;
1980def t2UQSAX : T2I_pam<0b110, 0b0101, "uqsax">;
1981def t2UQSUB16 : T2I_pam<0b101, 0b0101, "uqsub16">;
1982def t2UQSUB8 : T2I_pam<0b100, 0b0101, "uqsub8">;
1983
1984// Signed/Unsigned add/subtract -- for disassembly only
1985
1986def t2SASX : T2I_pam<0b010, 0b0000, "sasx">;
1987def t2SADD16 : T2I_pam<0b001, 0b0000, "sadd16">;
1988def t2SADD8 : T2I_pam<0b000, 0b0000, "sadd8">;
1989def t2SSAX : T2I_pam<0b110, 0b0000, "ssax">;
1990def t2SSUB16 : T2I_pam<0b101, 0b0000, "ssub16">;
1991def t2SSUB8 : T2I_pam<0b100, 0b0000, "ssub8">;
1992def t2UASX : T2I_pam<0b010, 0b0100, "uasx">;
1993def t2UADD16 : T2I_pam<0b001, 0b0100, "uadd16">;
1994def t2UADD8 : T2I_pam<0b000, 0b0100, "uadd8">;
1995def t2USAX : T2I_pam<0b110, 0b0100, "usax">;
1996def t2USUB16 : T2I_pam<0b101, 0b0100, "usub16">;
1997def t2USUB8 : T2I_pam<0b100, 0b0100, "usub8">;
1998
1999// Signed/Unsigned halving add/subtract -- for disassembly only
2000
2001def t2SHASX : T2I_pam<0b010, 0b0010, "shasx">;
2002def t2SHADD16 : T2I_pam<0b001, 0b0010, "shadd16">;
2003def t2SHADD8 : T2I_pam<0b000, 0b0010, "shadd8">;
2004def t2SHSAX : T2I_pam<0b110, 0b0010, "shsax">;
2005def t2SHSUB16 : T2I_pam<0b101, 0b0010, "shsub16">;
2006def t2SHSUB8 : T2I_pam<0b100, 0b0010, "shsub8">;
2007def t2UHASX : T2I_pam<0b010, 0b0110, "uhasx">;
2008def t2UHADD16 : T2I_pam<0b001, 0b0110, "uhadd16">;
2009def t2UHADD8 : T2I_pam<0b000, 0b0110, "uhadd8">;
2010def t2UHSAX : T2I_pam<0b110, 0b0110, "uhsax">;
2011def t2UHSUB16 : T2I_pam<0b101, 0b0110, "uhsub16">;
2012def t2UHSUB8 : T2I_pam<0b100, 0b0110, "uhsub8">;
2013
Owen Anderson821752e2010-11-18 20:32:18 +00002014// Helper class for disassembly only
2015// A6.3.16 & A6.3.17
2016// T2Imac - Thumb2 multiply [accumulate, and absolute difference] instructions.
2017class T2ThreeReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
2018 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
2019 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
2020 let Inst{31-27} = 0b11111;
2021 let Inst{26-24} = 0b011;
2022 let Inst{23} = long;
2023 let Inst{22-20} = op22_20;
2024 let Inst{7-4} = op7_4;
2025}
2026
2027class T2FourReg_mac<bit long, bits<3> op22_20, bits<4> op7_4, dag oops,
2028 dag iops, InstrItinClass itin, string opc, string asm, list<dag> pattern>
2029 : T2FourReg<oops, iops, itin, opc, asm, pattern> {
2030 let Inst{31-27} = 0b11111;
2031 let Inst{26-24} = 0b011;
2032 let Inst{23} = long;
2033 let Inst{22-20} = op22_20;
2034 let Inst{7-4} = op7_4;
2035}
2036
Jim Grosbach8c989842011-09-20 00:26:34 +00002037// Unsigned Sum of Absolute Differences [and Accumulate].
Owen Anderson821752e2010-11-18 20:32:18 +00002038def t2USAD8 : T2ThreeReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
2039 (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002040 NoItinerary, "usad8", "\t$Rd, $Rn, $Rm", []>,
2041 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002042 let Inst{15-12} = 0b1111;
2043}
Owen Anderson821752e2010-11-18 20:32:18 +00002044def t2USADA8 : T2FourReg_mac<0, 0b111, 0b0000, (outs rGPR:$Rd),
Jim Grosbach7a088642010-11-19 17:11:02 +00002045 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), NoItinerary,
Jim Grosbacha7603982011-07-01 21:12:19 +00002046 "usada8", "\t$Rd, $Rn, $Rm, $Ra", []>,
2047 Requires<[IsThumb2, HasThumb2DSP]>;
Johnny Chenadc77332010-02-26 22:04:29 +00002048
Jim Grosbach8c989842011-09-20 00:26:34 +00002049// Signed/Unsigned saturate.
Owen Anderson46c478e2010-11-17 19:57:38 +00002050class T2SatI<dag oops, dag iops, InstrItinClass itin,
2051 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002052 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson46c478e2010-11-17 19:57:38 +00002053 bits<4> Rd;
2054 bits<4> Rn;
2055 bits<5> sat_imm;
2056 bits<7> sh;
Jim Grosbach7a088642010-11-19 17:11:02 +00002057
Jim Grosbach86386922010-12-08 22:10:43 +00002058 let Inst{11-8} = Rd;
2059 let Inst{19-16} = Rn;
Jim Grosbach580f4a92011-07-25 22:20:28 +00002060 let Inst{4-0} = sat_imm;
2061 let Inst{21} = sh{5};
Owen Anderson46c478e2010-11-17 19:57:38 +00002062 let Inst{14-12} = sh{4-2};
2063 let Inst{7-6} = sh{1-0};
2064}
2065
Owen Andersonc7373f82010-11-30 20:00:01 +00002066def t2SSAT: T2SatI<
Owen Anderson0afa0092011-09-26 21:06:22 +00002067 (outs rGPR:$Rd),
2068 (ins imm1_32:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
Jim Grosbach8c989842011-09-20 00:26:34 +00002069 NoItinerary, "ssat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002070 let Inst{31-27} = 0b11110;
2071 let Inst{25-22} = 0b1100;
2072 let Inst{20} = 0;
2073 let Inst{15} = 0;
Owen Anderson061c3c42011-09-19 20:00:02 +00002074 let Inst{5} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002075}
2076
Owen Andersonc7373f82010-11-30 20:00:01 +00002077def t2SSAT16: T2SatI<
Jim Grosbachf4943352011-07-25 23:09:14 +00002078 (outs rGPR:$Rd), (ins imm1_16:$sat_imm, rGPR:$Rn), NoItinerary,
Jim Grosbach8c989842011-09-20 00:26:34 +00002079 "ssat16", "\t$Rd, $sat_imm, $Rn", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002080 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002081 let Inst{31-27} = 0b11110;
2082 let Inst{25-22} = 0b1100;
2083 let Inst{20} = 0;
2084 let Inst{15} = 0;
2085 let Inst{21} = 1; // sh = '1'
2086 let Inst{14-12} = 0b000; // imm3 = '000'
2087 let Inst{7-6} = 0b00; // imm2 = '00'
Owen Anderson8a28bdc2011-09-16 22:17:02 +00002088 let Inst{5-4} = 0b00;
Johnny Chenadc77332010-02-26 22:04:29 +00002089}
2090
Owen Andersonc7373f82010-11-30 20:00:01 +00002091def t2USAT: T2SatI<
Owen Anderson0afa0092011-09-26 21:06:22 +00002092 (outs rGPR:$Rd),
2093 (ins imm0_31:$sat_imm, rGPR:$Rn, t2_shift_imm:$sh),
Jim Grosbach8c989842011-09-20 00:26:34 +00002094 NoItinerary, "usat", "\t$Rd, $sat_imm, $Rn$sh", []> {
Johnny Chenadc77332010-02-26 22:04:29 +00002095 let Inst{31-27} = 0b11110;
2096 let Inst{25-22} = 0b1110;
2097 let Inst{20} = 0;
2098 let Inst{15} = 0;
Johnny Chenadc77332010-02-26 22:04:29 +00002099}
2100
Jim Grosbachb105b992011-09-16 18:32:30 +00002101def t2USAT16: T2SatI<(outs rGPR:$Rd), (ins imm0_15:$sat_imm, rGPR:$Rn),
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00002102 NoItinerary,
Jim Grosbach8c989842011-09-20 00:26:34 +00002103 "usat16", "\t$Rd, $sat_imm, $Rn", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002104 Requires<[IsThumb2, HasThumb2DSP]> {
Owen Anderson4a713572011-09-23 21:57:50 +00002105 let Inst{31-22} = 0b1111001110;
Johnny Chenadc77332010-02-26 22:04:29 +00002106 let Inst{20} = 0;
2107 let Inst{15} = 0;
2108 let Inst{21} = 1; // sh = '1'
2109 let Inst{14-12} = 0b000; // imm3 = '000'
2110 let Inst{7-6} = 0b00; // imm2 = '00'
Owen Anderson4a713572011-09-23 21:57:50 +00002111 let Inst{5-4} = 0b00;
Johnny Chenadc77332010-02-26 22:04:29 +00002112}
Anton Korobeynikov52237112009-06-17 18:13:58 +00002113
Bob Wilson38aa2872010-08-13 21:48:10 +00002114def : T2Pat<(int_arm_ssat GPR:$a, imm:$pos), (t2SSAT imm:$pos, GPR:$a, 0)>;
2115def : T2Pat<(int_arm_usat GPR:$a, imm:$pos), (t2USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002116
Evan Chengf49810c2009-06-23 17:48:47 +00002117//===----------------------------------------------------------------------===//
Evan Chenga67efd12009-06-23 19:39:13 +00002118// Shift and rotate Instructions.
2119//
2120
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002121defm t2LSL : T2I_sh_ir<0b00, "lsl", imm0_31,
2122 BinOpFrag<(shl node:$LHS, node:$RHS)>, "t2LSL">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002123defm t2LSR : T2I_sh_ir<0b01, "lsr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002124 BinOpFrag<(srl node:$LHS, node:$RHS)>, "t2LSR">;
Jim Grosbachd2990102011-09-02 18:43:25 +00002125defm t2ASR : T2I_sh_ir<0b10, "asr", imm_sr,
Jim Grosbach5f25fb02011-09-02 21:28:54 +00002126 BinOpFrag<(sra node:$LHS, node:$RHS)>, "t2ASR">;
2127defm t2ROR : T2I_sh_ir<0b11, "ror", imm0_31,
2128 BinOpFrag<(rotr node:$LHS, node:$RHS)>, "t2ROR">;
Evan Chenga67efd12009-06-23 19:39:13 +00002129
Andrew Trickd49ffe82011-04-29 14:18:15 +00002130// (rotr x, (and y, 0x...1f)) ==> (ROR x, y)
2131def : Pat<(rotr rGPR:$lhs, (and rGPR:$rhs, lo5AllOne)),
2132 (t2RORrr rGPR:$lhs, rGPR:$rhs)>;
2133
David Goodwinca01a8d2009-09-01 18:32:09 +00002134let Uses = [CPSR] in {
Owen Anderson46c478e2010-11-17 19:57:38 +00002135def t2RRX : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2136 "rrx", "\t$Rd, $Rm",
2137 [(set rGPR:$Rd, (ARMrrx rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002138 let Inst{31-27} = 0b11101;
2139 let Inst{26-25} = 0b01;
2140 let Inst{24-21} = 0b0010;
Johnny Chend68e1192009-12-15 17:24:14 +00002141 let Inst{19-16} = 0b1111; // Rn
2142 let Inst{14-12} = 0b000;
2143 let Inst{7-4} = 0b0011;
2144}
David Goodwinca01a8d2009-09-01 18:32:09 +00002145}
Evan Chenga67efd12009-06-23 19:39:13 +00002146
Daniel Dunbar8d66b782011-01-10 15:26:39 +00002147let isCodeGenOnly = 1, Defs = [CPSR] in {
Owen Andersonbb6315d2010-11-15 19:58:36 +00002148def t2MOVsrl_flag : T2TwoRegShiftImm<
2149 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2150 "lsrs", ".w\t$Rd, $Rm, #1",
2151 [(set rGPR:$Rd, (ARMsrl_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002152 let Inst{31-27} = 0b11101;
2153 let Inst{26-25} = 0b01;
2154 let Inst{24-21} = 0b0010;
2155 let Inst{20} = 1; // The S bit.
2156 let Inst{19-16} = 0b1111; // Rn
2157 let Inst{5-4} = 0b01; // Shift type.
2158 // Shift amount = Inst{14-12:7-6} = 1.
2159 let Inst{14-12} = 0b000;
2160 let Inst{7-6} = 0b01;
2161}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002162def t2MOVsra_flag : T2TwoRegShiftImm<
2163 (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iMOVsi,
2164 "asrs", ".w\t$Rd, $Rm, #1",
2165 [(set rGPR:$Rd, (ARMsra_flag rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002166 let Inst{31-27} = 0b11101;
2167 let Inst{26-25} = 0b01;
2168 let Inst{24-21} = 0b0010;
2169 let Inst{20} = 1; // The S bit.
2170 let Inst{19-16} = 0b1111; // Rn
2171 let Inst{5-4} = 0b10; // Shift type.
2172 // Shift amount = Inst{14-12:7-6} = 1.
2173 let Inst{14-12} = 0b000;
2174 let Inst{7-6} = 0b01;
2175}
David Goodwin3583df72009-07-28 17:06:49 +00002176}
2177
Evan Chenga67efd12009-06-23 19:39:13 +00002178//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002179// Bitwise Instructions.
2180//
Anton Korobeynikov52237112009-06-17 18:13:58 +00002181
Johnny Chend68e1192009-12-15 17:24:14 +00002182defm t2AND : T2I_bin_w_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002183 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002184 BinOpFrag<(and node:$LHS, node:$RHS)>, "t2AND", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002185defm t2ORR : T2I_bin_w_irs<0b0010, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002186 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002187 BinOpFrag<(or node:$LHS, node:$RHS)>, "t2ORR", 1>;
Johnny Chend68e1192009-12-15 17:24:14 +00002188defm t2EOR : T2I_bin_w_irs<0b0100, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002189 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002190 BinOpFrag<(xor node:$LHS, node:$RHS)>, "t2EOR", 1>;
Evan Chengf49810c2009-06-23 17:48:47 +00002191
Johnny Chend68e1192009-12-15 17:24:14 +00002192defm t2BIC : T2I_bin_w_irs<0b0001, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002193 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002194 BinOpFrag<(and node:$LHS, (not node:$RHS))>,
2195 "t2BIC">;
Evan Chengf49810c2009-06-23 17:48:47 +00002196
Owen Anderson2f7aed32010-11-17 22:16:31 +00002197class T2BitFI<dag oops, dag iops, InstrItinClass itin,
2198 string opc, string asm, list<dag> pattern>
Jim Grosbach7a088642010-11-19 17:11:02 +00002199 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson2f7aed32010-11-17 22:16:31 +00002200 bits<4> Rd;
2201 bits<5> msb;
2202 bits<5> lsb;
Jim Grosbach7a088642010-11-19 17:11:02 +00002203
Jim Grosbach86386922010-12-08 22:10:43 +00002204 let Inst{11-8} = Rd;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002205 let Inst{4-0} = msb{4-0};
2206 let Inst{14-12} = lsb{4-2};
2207 let Inst{7-6} = lsb{1-0};
2208}
2209
2210class T2TwoRegBitFI<dag oops, dag iops, InstrItinClass itin,
2211 string opc, string asm, list<dag> pattern>
2212 : T2BitFI<oops, iops, itin, opc, asm, pattern> {
2213 bits<4> Rn;
Jim Grosbach7a088642010-11-19 17:11:02 +00002214
Jim Grosbach86386922010-12-08 22:10:43 +00002215 let Inst{19-16} = Rn;
Owen Anderson2f7aed32010-11-17 22:16:31 +00002216}
2217
2218let Constraints = "$src = $Rd" in
2219def t2BFC : T2BitFI<(outs rGPR:$Rd), (ins rGPR:$src, bf_inv_mask_imm:$imm),
2220 IIC_iUNAsi, "bfc", "\t$Rd, $imm",
2221 [(set rGPR:$Rd, (and rGPR:$src, bf_inv_mask_imm:$imm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002222 let Inst{31-27} = 0b11110;
Johnny Chen3a961222011-04-15 22:52:15 +00002223 let Inst{26} = 0; // should be 0.
Johnny Chend68e1192009-12-15 17:24:14 +00002224 let Inst{25} = 1;
2225 let Inst{24-20} = 0b10110;
2226 let Inst{19-16} = 0b1111; // Rn
2227 let Inst{15} = 0;
Johnny Chen3a961222011-04-15 22:52:15 +00002228 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002229
Owen Anderson2f7aed32010-11-17 22:16:31 +00002230 bits<10> imm;
2231 let msb{4-0} = imm{9-5};
2232 let lsb{4-0} = imm{4-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002233}
Evan Chengf49810c2009-06-23 17:48:47 +00002234
Owen Anderson2f7aed32010-11-17 22:16:31 +00002235def t2SBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002236 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002237 IIC_iUNAsi, "sbfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002238 let Inst{31-27} = 0b11110;
2239 let Inst{25} = 1;
2240 let Inst{24-20} = 0b10100;
2241 let Inst{15} = 0;
2242}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002243
Owen Anderson2f7aed32010-11-17 22:16:31 +00002244def t2UBFX: T2TwoRegBitFI<
Jim Grosbachfb8989e2011-07-27 21:09:25 +00002245 (outs rGPR:$Rd), (ins rGPR:$Rn, imm0_31:$lsb, imm1_32:$msb),
Owen Anderson2f7aed32010-11-17 22:16:31 +00002246 IIC_iUNAsi, "ubfx", "\t$Rd, $Rn, $lsb, $msb", []> {
Johnny Chend68e1192009-12-15 17:24:14 +00002247 let Inst{31-27} = 0b11110;
2248 let Inst{25} = 1;
2249 let Inst{24-20} = 0b11100;
2250 let Inst{15} = 0;
2251}
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002252
Johnny Chen9474d552010-02-02 19:31:58 +00002253// A8.6.18 BFI - Bitfield insert (Encoding T1)
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002254let Constraints = "$src = $Rd" in {
2255 def t2BFI : T2TwoRegBitFI<(outs rGPR:$Rd),
2256 (ins rGPR:$src, rGPR:$Rn, bf_inv_mask_imm:$imm),
2257 IIC_iBITi, "bfi", "\t$Rd, $Rn, $imm",
2258 [(set rGPR:$Rd, (ARMbfi rGPR:$src, rGPR:$Rn,
2259 bf_inv_mask_imm:$imm))]> {
2260 let Inst{31-27} = 0b11110;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002261 let Inst{26} = 0; // should be 0.
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002262 let Inst{25} = 1;
2263 let Inst{24-20} = 0b10110;
2264 let Inst{15} = 0;
Johnny Chen188ce9c2011-04-15 00:35:08 +00002265 let Inst{5} = 0; // should be 0.
Jim Grosbach7a088642010-11-19 17:11:02 +00002266
Bruno Cardoso Lopesa461d422011-01-18 20:45:56 +00002267 bits<10> imm;
2268 let msb{4-0} = imm{9-5};
2269 let lsb{4-0} = imm{4-0};
2270 }
Johnny Chen9474d552010-02-02 19:31:58 +00002271}
Evan Chengf49810c2009-06-23 17:48:47 +00002272
Evan Cheng7e1bf302010-09-29 00:27:46 +00002273defm t2ORN : T2I_bin_irs<0b0011, "orn",
2274 IIC_iBITi, IIC_iBITr, IIC_iBITsi,
Jim Grosbachadf73662011-06-28 00:19:13 +00002275 BinOpFrag<(or node:$LHS, (not node:$RHS))>,
2276 "t2ORN", 0, "">;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002277
Jim Grosbachd32872f2011-09-14 21:24:41 +00002278/// T2I_un_irs - Defines a set of (op reg, {so_imm|r|so_reg}) patterns for a
2279/// unary operation that produces a value. These are predicable and can be
2280/// changed to modify CPSR.
2281multiclass T2I_un_irs<bits<4> opcod, string opc,
2282 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
2283 PatFrag opnode, bit Cheap = 0, bit ReMat = 0> {
2284 // shifted imm
2285 def i : T2sOneRegImm<(outs rGPR:$Rd), (ins t2_so_imm:$imm), iii,
2286 opc, "\t$Rd, $imm",
2287 [(set rGPR:$Rd, (opnode t2_so_imm:$imm))]> {
2288 let isAsCheapAsAMove = Cheap;
2289 let isReMaterializable = ReMat;
2290 let Inst{31-27} = 0b11110;
2291 let Inst{25} = 0;
2292 let Inst{24-21} = opcod;
2293 let Inst{19-16} = 0b1111; // Rn
2294 let Inst{15} = 0;
2295 }
2296 // register
2297 def r : T2sTwoReg<(outs rGPR:$Rd), (ins rGPR:$Rm), iir,
2298 opc, ".w\t$Rd, $Rm",
2299 [(set rGPR:$Rd, (opnode rGPR:$Rm))]> {
2300 let Inst{31-27} = 0b11101;
2301 let Inst{26-25} = 0b01;
2302 let Inst{24-21} = opcod;
2303 let Inst{19-16} = 0b1111; // Rn
2304 let Inst{14-12} = 0b000; // imm3
2305 let Inst{7-6} = 0b00; // imm2
2306 let Inst{5-4} = 0b00; // type
2307 }
2308 // shifted register
2309 def s : T2sOneRegShiftedReg<(outs rGPR:$Rd), (ins t2_so_reg:$ShiftedRm), iis,
2310 opc, ".w\t$Rd, $ShiftedRm",
2311 [(set rGPR:$Rd, (opnode t2_so_reg:$ShiftedRm))]> {
2312 let Inst{31-27} = 0b11101;
2313 let Inst{26-25} = 0b01;
2314 let Inst{24-21} = opcod;
2315 let Inst{19-16} = 0b1111; // Rn
2316 }
2317}
2318
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002319// Prefer over of t2EORri ra, rb, -1 because mvn has 16-bit version
2320let AddedComplexity = 1 in
Evan Cheng5d42c562010-09-29 00:49:25 +00002321defm t2MVN : T2I_un_irs <0b0011, "mvn",
Evan Cheng3881cb72010-09-29 22:42:35 +00002322 IIC_iMVNi, IIC_iMVNr, IIC_iMVNsi,
Evan Cheng5d42c562010-09-29 00:49:25 +00002323 UnOpFrag<(not node:$Src)>, 1, 1>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002324
Jim Grosbachf084a5e2010-07-20 16:07:04 +00002325let AddedComplexity = 1 in
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002326def : T2Pat<(and rGPR:$src, t2_so_imm_not:$imm),
2327 (t2BICri rGPR:$src, t2_so_imm_not:$imm)>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002328
Evan Cheng25f7cfc2009-08-01 06:13:52 +00002329// FIXME: Disable this pattern on Darwin to workaround an assembler bug.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002330def : T2Pat<(or rGPR:$src, t2_so_imm_not:$imm),
2331 (t2ORNri rGPR:$src, t2_so_imm_not:$imm)>,
Evan Chengea253b92009-08-12 01:56:42 +00002332 Requires<[IsThumb2]>;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002333
2334def : T2Pat<(t2_so_imm_not:$src),
2335 (t2MVNi t2_so_imm_not:$src)>;
2336
Evan Chengf49810c2009-06-23 17:48:47 +00002337//===----------------------------------------------------------------------===//
2338// Multiply Instructions.
2339//
Evan Cheng8de898a2009-06-26 00:19:44 +00002340let isCommutable = 1 in
Owen Anderson35141a92010-11-18 01:08:42 +00002341def t2MUL: T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2342 "mul", "\t$Rd, $Rn, $Rm",
2343 [(set rGPR:$Rd, (mul rGPR:$Rn, rGPR:$Rm))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002344 let Inst{31-27} = 0b11111;
2345 let Inst{26-23} = 0b0110;
2346 let Inst{22-20} = 0b000;
2347 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2348 let Inst{7-4} = 0b0000; // Multiply
2349}
Evan Chengf49810c2009-06-23 17:48:47 +00002350
Owen Anderson35141a92010-11-18 01:08:42 +00002351def t2MLA: T2FourReg<
2352 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2353 "mla", "\t$Rd, $Rn, $Rm, $Ra",
2354 [(set rGPR:$Rd, (add (mul rGPR:$Rn, rGPR:$Rm), rGPR:$Ra))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002355 let Inst{31-27} = 0b11111;
2356 let Inst{26-23} = 0b0110;
2357 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002358 let Inst{7-4} = 0b0000; // Multiply
2359}
Evan Chengf49810c2009-06-23 17:48:47 +00002360
Owen Anderson35141a92010-11-18 01:08:42 +00002361def t2MLS: T2FourReg<
2362 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2363 "mls", "\t$Rd, $Rn, $Rm, $Ra",
2364 [(set rGPR:$Rd, (sub rGPR:$Ra, (mul rGPR:$Rn, rGPR:$Rm)))]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002365 let Inst{31-27} = 0b11111;
2366 let Inst{26-23} = 0b0110;
2367 let Inst{22-20} = 0b000;
Johnny Chend68e1192009-12-15 17:24:14 +00002368 let Inst{7-4} = 0b0001; // Multiply and Subtract
2369}
Evan Chengf49810c2009-06-23 17:48:47 +00002370
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002371// Extra precision multiplies with low / high results
2372let neverHasSideEffects = 1 in {
2373let isCommutable = 1 in {
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002374def t2SMULL : T2MulLong<0b000, 0b0000,
Owen Anderson796c3652011-08-22 23:16:48 +00002375 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002376 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Owen Anderson796c3652011-08-22 23:16:48 +00002377 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002378
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002379def t2UMULL : T2MulLong<0b010, 0b0000,
Jim Grosbach52082042010-12-08 22:29:28 +00002380 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002381 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002382 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Johnny Chend68e1192009-12-15 17:24:14 +00002383} // isCommutable
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002384
2385// Multiply + accumulate
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002386def t2SMLAL : T2MulLong<0b100, 0b0000,
2387 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002388 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002389 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002390
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002391def t2UMLAL : T2MulLong<0b110, 0b0000,
2392 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002393 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002394 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002395
Jim Grosbach7c6d85a2010-12-08 22:38:41 +00002396def t2UMAAL : T2MulLong<0b110, 0b0110,
2397 (outs rGPR:$RdLo, rGPR:$RdHi),
Owen Anderson35141a92010-11-18 01:08:42 +00002398 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64,
Jim Grosbacha7603982011-07-01 21:12:19 +00002399 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2400 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002401} // neverHasSideEffects
2402
Johnny Chen93042d12010-03-02 18:14:57 +00002403// Rounding variants of the below included for disassembly only
2404
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002405// Most significant word multiply
Owen Anderson821752e2010-11-18 20:32:18 +00002406def t2SMMUL : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
2407 "smmul", "\t$Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002408 [(set rGPR:$Rd, (mulhs rGPR:$Rn, rGPR:$Rm))]>,
2409 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002410 let Inst{31-27} = 0b11111;
2411 let Inst{26-23} = 0b0110;
2412 let Inst{22-20} = 0b101;
2413 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2414 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2415}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002416
Owen Anderson821752e2010-11-18 20:32:18 +00002417def t2SMMULR : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002418 "smmulr", "\t$Rd, $Rn, $Rm", []>,
2419 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002420 let Inst{31-27} = 0b11111;
2421 let Inst{26-23} = 0b0110;
2422 let Inst{22-20} = 0b101;
2423 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2424 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2425}
2426
Owen Anderson821752e2010-11-18 20:32:18 +00002427def t2SMMLA : T2FourReg<
2428 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2429 "smmla", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002430 [(set rGPR:$Rd, (add (mulhs rGPR:$Rm, rGPR:$Rn), rGPR:$Ra))]>,
2431 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002432 let Inst{31-27} = 0b11111;
2433 let Inst{26-23} = 0b0110;
2434 let Inst{22-20} = 0b101;
Johnny Chend68e1192009-12-15 17:24:14 +00002435 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2436}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002437
Owen Anderson821752e2010-11-18 20:32:18 +00002438def t2SMMLAR: T2FourReg<
2439 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002440 "smmlar", "\t$Rd, $Rn, $Rm, $Ra", []>,
2441 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002442 let Inst{31-27} = 0b11111;
2443 let Inst{26-23} = 0b0110;
2444 let Inst{22-20} = 0b101;
Johnny Chen93042d12010-03-02 18:14:57 +00002445 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2446}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002447
Owen Anderson821752e2010-11-18 20:32:18 +00002448def t2SMMLS: T2FourReg<
2449 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
2450 "smmls", "\t$Rd, $Rn, $Rm, $Ra",
Jim Grosbacha7603982011-07-01 21:12:19 +00002451 [(set rGPR:$Rd, (sub rGPR:$Ra, (mulhs rGPR:$Rn, rGPR:$Rm)))]>,
2452 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002453 let Inst{31-27} = 0b11111;
2454 let Inst{26-23} = 0b0110;
2455 let Inst{22-20} = 0b110;
Johnny Chend68e1192009-12-15 17:24:14 +00002456 let Inst{7-4} = 0b0000; // No Rounding (Inst{4} = 0)
2457}
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002458
Owen Anderson821752e2010-11-18 20:32:18 +00002459def t2SMMLSR:T2FourReg<
2460 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32,
Jim Grosbacha7603982011-07-01 21:12:19 +00002461 "smmlsr", "\t$Rd, $Rn, $Rm, $Ra", []>,
2462 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chen93042d12010-03-02 18:14:57 +00002463 let Inst{31-27} = 0b11111;
2464 let Inst{26-23} = 0b0110;
2465 let Inst{22-20} = 0b110;
Johnny Chen93042d12010-03-02 18:14:57 +00002466 let Inst{7-4} = 0b0001; // Rounding (Inst{4} = 1)
2467}
2468
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002469multiclass T2I_smul<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002470 def BB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2471 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2472 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002473 (sext_inreg rGPR:$Rm, i16)))]>,
2474 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002475 let Inst{31-27} = 0b11111;
2476 let Inst{26-23} = 0b0110;
2477 let Inst{22-20} = 0b001;
2478 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2479 let Inst{7-6} = 0b00;
2480 let Inst{5-4} = 0b00;
2481 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002482
Owen Anderson821752e2010-11-18 20:32:18 +00002483 def BT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2484 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2485 [(set rGPR:$Rd, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002486 (sra rGPR:$Rm, (i32 16))))]>,
2487 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002488 let Inst{31-27} = 0b11111;
2489 let Inst{26-23} = 0b0110;
2490 let Inst{22-20} = 0b001;
2491 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2492 let Inst{7-6} = 0b00;
2493 let Inst{5-4} = 0b01;
2494 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002495
Owen Anderson821752e2010-11-18 20:32:18 +00002496 def TB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2497 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2498 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002499 (sext_inreg rGPR:$Rm, i16)))]>,
2500 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002501 let Inst{31-27} = 0b11111;
2502 let Inst{26-23} = 0b0110;
2503 let Inst{22-20} = 0b001;
2504 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2505 let Inst{7-6} = 0b00;
2506 let Inst{5-4} = 0b10;
2507 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002508
Owen Anderson821752e2010-11-18 20:32:18 +00002509 def TT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2510 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2511 [(set rGPR:$Rd, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002512 (sra rGPR:$Rm, (i32 16))))]>,
2513 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002514 let Inst{31-27} = 0b11111;
2515 let Inst{26-23} = 0b0110;
2516 let Inst{22-20} = 0b001;
2517 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2518 let Inst{7-6} = 0b00;
2519 let Inst{5-4} = 0b11;
2520 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002521
Owen Anderson821752e2010-11-18 20:32:18 +00002522 def WB : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2523 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2524 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002525 (sext_inreg rGPR:$Rm, i16)), (i32 16)))]>,
2526 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002527 let Inst{31-27} = 0b11111;
2528 let Inst{26-23} = 0b0110;
2529 let Inst{22-20} = 0b011;
2530 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2531 let Inst{7-6} = 0b00;
2532 let Inst{5-4} = 0b00;
2533 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002534
Owen Anderson821752e2010-11-18 20:32:18 +00002535 def WT : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iMUL16,
2536 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2537 [(set rGPR:$Rd, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002538 (sra rGPR:$Rm, (i32 16))), (i32 16)))]>,
2539 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002540 let Inst{31-27} = 0b11111;
2541 let Inst{26-23} = 0b0110;
2542 let Inst{22-20} = 0b011;
2543 let Inst{15-12} = 0b1111; // Ra = 0b1111 (no accumulate)
2544 let Inst{7-6} = 0b00;
2545 let Inst{5-4} = 0b01;
2546 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002547}
2548
2549
2550multiclass T2I_smla<string opc, PatFrag opnode> {
Owen Anderson821752e2010-11-18 20:32:18 +00002551 def BB : T2FourReg<
2552 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2553 !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2554 [(set rGPR:$Rd, (add rGPR:$Ra,
2555 (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002556 (sext_inreg rGPR:$Rm, i16))))]>,
2557 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002558 let Inst{31-27} = 0b11111;
2559 let Inst{26-23} = 0b0110;
2560 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002561 let Inst{7-6} = 0b00;
2562 let Inst{5-4} = 0b00;
2563 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002564
Owen Anderson821752e2010-11-18 20:32:18 +00002565 def BT : T2FourReg<
2566 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2567 !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2568 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sext_inreg rGPR:$Rn, i16),
Jim Grosbacha7603982011-07-01 21:12:19 +00002569 (sra rGPR:$Rm, (i32 16)))))]>,
2570 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002571 let Inst{31-27} = 0b11111;
2572 let Inst{26-23} = 0b0110;
2573 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002574 let Inst{7-6} = 0b00;
2575 let Inst{5-4} = 0b01;
2576 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002577
Owen Anderson821752e2010-11-18 20:32:18 +00002578 def TB : T2FourReg<
2579 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2580 !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2581 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002582 (sext_inreg rGPR:$Rm, i16))))]>,
2583 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002584 let Inst{31-27} = 0b11111;
2585 let Inst{26-23} = 0b0110;
2586 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002587 let Inst{7-6} = 0b00;
2588 let Inst{5-4} = 0b10;
2589 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002590
Owen Anderson821752e2010-11-18 20:32:18 +00002591 def TT : T2FourReg<
2592 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2593 !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2594 [(set rGPR:$Rd, (add rGPR:$Ra, (opnode (sra rGPR:$Rn, (i32 16)),
Jim Grosbacha7603982011-07-01 21:12:19 +00002595 (sra rGPR:$Rm, (i32 16)))))]>,
2596 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002597 let Inst{31-27} = 0b11111;
2598 let Inst{26-23} = 0b0110;
2599 let Inst{22-20} = 0b001;
Johnny Chend68e1192009-12-15 17:24:14 +00002600 let Inst{7-6} = 0b00;
2601 let Inst{5-4} = 0b11;
2602 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002603
Owen Anderson821752e2010-11-18 20:32:18 +00002604 def WB : T2FourReg<
2605 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2606 !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2607 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002608 (sext_inreg rGPR:$Rm, i16)), (i32 16))))]>,
2609 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002610 let Inst{31-27} = 0b11111;
2611 let Inst{26-23} = 0b0110;
2612 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002613 let Inst{7-6} = 0b00;
2614 let Inst{5-4} = 0b00;
2615 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002616
Owen Anderson821752e2010-11-18 20:32:18 +00002617 def WT : T2FourReg<
2618 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC16,
2619 !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2620 [(set rGPR:$Rd, (add rGPR:$Ra, (sra (opnode rGPR:$Rn,
Jim Grosbacha7603982011-07-01 21:12:19 +00002621 (sra rGPR:$Rm, (i32 16))), (i32 16))))]>,
2622 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002623 let Inst{31-27} = 0b11111;
2624 let Inst{26-23} = 0b0110;
2625 let Inst{22-20} = 0b011;
Johnny Chend68e1192009-12-15 17:24:14 +00002626 let Inst{7-6} = 0b00;
2627 let Inst{5-4} = 0b01;
2628 }
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002629}
2630
2631defm t2SMUL : T2I_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2632defm t2SMLA : T2I_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2633
Jim Grosbacheeca7582011-09-15 23:45:50 +00002634// Halfword multiple accumulate long: SMLAL<x><y>
Owen Anderson821752e2010-11-18 20:32:18 +00002635def t2SMLALBB : T2FourReg_mac<1, 0b100, 0b1000, (outs rGPR:$Ra,rGPR:$Rd),
2636 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002637 [/* For disassembly only; pattern left blank */]>,
2638 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002639def t2SMLALBT : T2FourReg_mac<1, 0b100, 0b1001, (outs rGPR:$Ra,rGPR:$Rd),
2640 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlalbt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002641 [/* For disassembly only; pattern left blank */]>,
2642 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002643def t2SMLALTB : T2FourReg_mac<1, 0b100, 0b1010, (outs rGPR:$Ra,rGPR:$Rd),
2644 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltb", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002645 [/* For disassembly only; pattern left blank */]>,
2646 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002647def t2SMLALTT : T2FourReg_mac<1, 0b100, 0b1011, (outs rGPR:$Ra,rGPR:$Rd),
2648 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaltt", "\t$Ra, $Rd, $Rn, $Rm",
Jim Grosbacha7603982011-07-01 21:12:19 +00002649 [/* For disassembly only; pattern left blank */]>,
2650 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00002651
Johnny Chenadc77332010-02-26 22:04:29 +00002652// Dual halfword multiple: SMUAD, SMUSD, SMLAD, SMLSD, SMLALD, SMLSLD
Owen Anderson821752e2010-11-18 20:32:18 +00002653def t2SMUAD: T2ThreeReg_mac<
2654 0, 0b010, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002655 IIC_iMAC32, "smuad", "\t$Rd, $Rn, $Rm", []>,
2656 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002657 let Inst{15-12} = 0b1111;
2658}
Owen Anderson821752e2010-11-18 20:32:18 +00002659def t2SMUADX:T2ThreeReg_mac<
2660 0, 0b010, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002661 IIC_iMAC32, "smuadx", "\t$Rd, $Rn, $Rm", []>,
2662 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002663 let Inst{15-12} = 0b1111;
2664}
Owen Anderson821752e2010-11-18 20:32:18 +00002665def t2SMUSD: T2ThreeReg_mac<
2666 0, 0b100, 0b0000, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002667 IIC_iMAC32, "smusd", "\t$Rd, $Rn, $Rm", []>,
2668 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002669 let Inst{15-12} = 0b1111;
2670}
Owen Anderson821752e2010-11-18 20:32:18 +00002671def t2SMUSDX:T2ThreeReg_mac<
2672 0, 0b100, 0b0001, (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
Jim Grosbacha7603982011-07-01 21:12:19 +00002673 IIC_iMAC32, "smusdx", "\t$Rd, $Rn, $Rm", []>,
2674 Requires<[IsThumb2, HasThumb2DSP]> {
Johnny Chenadc77332010-02-26 22:04:29 +00002675 let Inst{15-12} = 0b1111;
2676}
Owen Andersonc6788c82011-08-22 23:31:45 +00002677def t2SMLAD : T2FourReg_mac<
Owen Anderson821752e2010-11-18 20:32:18 +00002678 0, 0b010, 0b0000, (outs rGPR:$Rd),
2679 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlad",
Jim Grosbacha7603982011-07-01 21:12:19 +00002680 "\t$Rd, $Rn, $Rm, $Ra", []>,
2681 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002682def t2SMLADX : T2FourReg_mac<
2683 0, 0b010, 0b0001, (outs rGPR:$Rd),
2684 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smladx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002685 "\t$Rd, $Rn, $Rm, $Ra", []>,
2686 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002687def t2SMLSD : T2FourReg_mac<0, 0b100, 0b0000, (outs rGPR:$Rd),
2688 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsd",
Jim Grosbacha7603982011-07-01 21:12:19 +00002689 "\t$Rd, $Rn, $Rm, $Ra", []>,
2690 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002691def t2SMLSDX : T2FourReg_mac<0, 0b100, 0b0001, (outs rGPR:$Rd),
2692 (ins rGPR:$Rn, rGPR:$Rm, rGPR:$Ra), IIC_iMAC32, "smlsdx",
Jim Grosbacha7603982011-07-01 21:12:19 +00002693 "\t$Rd, $Rn, $Rm, $Ra", []>,
2694 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002695def t2SMLALD : T2FourReg_mac<1, 0b100, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002696 (ins rGPR:$Rn, rGPR:$Rm), IIC_iMAC64, "smlald",
2697 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002698 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002699def t2SMLALDX : T2FourReg_mac<1, 0b100, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach231948f2011-09-16 16:58:03 +00002700 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlaldx",
2701 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002702 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002703def t2SMLSLD : T2FourReg_mac<1, 0b101, 0b1100, (outs rGPR:$Ra,rGPR:$Rd),
Jim Grosbach7ff24722011-09-16 17:10:44 +00002704 (ins rGPR:$Rn,rGPR:$Rm), IIC_iMAC64, "smlsld",
2705 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002706 Requires<[IsThumb2, HasThumb2DSP]>;
Owen Anderson821752e2010-11-18 20:32:18 +00002707def t2SMLSLDX : T2FourReg_mac<1, 0b101, 0b1101, (outs rGPR:$Ra,rGPR:$Rd),
2708 (ins rGPR:$Rm,rGPR:$Rn), IIC_iMAC64, "smlsldx",
Jim Grosbach7ff24722011-09-16 17:10:44 +00002709 "\t$Ra, $Rd, $Rn, $Rm", []>,
Jim Grosbacha7603982011-07-01 21:12:19 +00002710 Requires<[IsThumb2, HasThumb2DSP]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002711
2712//===----------------------------------------------------------------------===//
Evan Cheng734f63b2011-06-21 19:00:54 +00002713// Division Instructions.
2714// Signed and unsigned division on v7-M
2715//
2716def t2SDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2717 "sdiv", "\t$Rd, $Rn, $Rm",
2718 [(set rGPR:$Rd, (sdiv rGPR:$Rn, rGPR:$Rm))]>,
2719 Requires<[HasDivide, IsThumb2]> {
2720 let Inst{31-27} = 0b11111;
2721 let Inst{26-21} = 0b011100;
2722 let Inst{20} = 0b1;
2723 let Inst{15-12} = 0b1111;
2724 let Inst{7-4} = 0b1111;
2725}
2726
2727def t2UDIV : T2ThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm), IIC_iALUi,
2728 "udiv", "\t$Rd, $Rn, $Rm",
2729 [(set rGPR:$Rd, (udiv rGPR:$Rn, rGPR:$Rm))]>,
2730 Requires<[HasDivide, IsThumb2]> {
2731 let Inst{31-27} = 0b11111;
2732 let Inst{26-21} = 0b011101;
2733 let Inst{20} = 0b1;
2734 let Inst{15-12} = 0b1111;
2735 let Inst{7-4} = 0b1111;
2736}
2737
2738//===----------------------------------------------------------------------===//
Evan Chengf49810c2009-06-23 17:48:47 +00002739// Misc. Arithmetic Instructions.
2740//
2741
Jim Grosbach80dc1162010-02-16 21:23:02 +00002742class T2I_misc<bits<2> op1, bits<2> op2, dag oops, dag iops,
2743 InstrItinClass itin, string opc, string asm, list<dag> pattern>
Owen Anderson612fb5b2010-11-18 21:15:19 +00002744 : T2ThreeReg<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002745 let Inst{31-27} = 0b11111;
2746 let Inst{26-22} = 0b01010;
2747 let Inst{21-20} = op1;
2748 let Inst{15-12} = 0b1111;
2749 let Inst{7-6} = 0b10;
2750 let Inst{5-4} = op2;
Jim Grosbach86386922010-12-08 22:10:43 +00002751 let Rn{3-0} = Rm;
Johnny Chend68e1192009-12-15 17:24:14 +00002752}
Evan Chengf49810c2009-06-23 17:48:47 +00002753
Owen Anderson612fb5b2010-11-18 21:15:19 +00002754def t2CLZ : T2I_misc<0b11, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2755 "clz", "\t$Rd, $Rm", [(set rGPR:$Rd, (ctlz rGPR:$Rm))]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002756
Owen Anderson612fb5b2010-11-18 21:15:19 +00002757def t2RBIT : T2I_misc<0b01, 0b10, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2758 "rbit", "\t$Rd, $Rm",
2759 [(set rGPR:$Rd, (ARMrbit rGPR:$Rm))]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002760
Owen Anderson612fb5b2010-11-18 21:15:19 +00002761def t2REV : T2I_misc<0b01, 0b00, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2762 "rev", ".w\t$Rd, $Rm", [(set rGPR:$Rd, (bswap rGPR:$Rm))]>;
Johnny Chend68e1192009-12-15 17:24:14 +00002763
Owen Anderson612fb5b2010-11-18 21:15:19 +00002764def t2REV16 : T2I_misc<0b01, 0b01, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2765 "rev16", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002766 [(set rGPR:$Rd, (rotr (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng6d6c55b2011-06-17 20:47:21 +00002767
Owen Anderson612fb5b2010-11-18 21:15:19 +00002768def t2REVSH : T2I_misc<0b01, 0b11, (outs rGPR:$Rd), (ins rGPR:$Rm), IIC_iUNAr,
2769 "revsh", ".w\t$Rd, $Rm",
Evan Cheng9568e5c2011-06-21 06:01:08 +00002770 [(set rGPR:$Rd, (sra (bswap rGPR:$Rm), (i32 16)))]>;
Evan Cheng3f30af32011-03-18 21:52:42 +00002771
Evan Chengf60ceac2011-06-15 17:17:48 +00002772def : T2Pat<(or (sra (shl rGPR:$Rm, (i32 24)), (i32 16)),
Evan Cheng9568e5c2011-06-21 06:01:08 +00002773 (and (srl rGPR:$Rm, (i32 8)), 0xFF)),
Evan Chengf60ceac2011-06-15 17:17:48 +00002774 (t2REVSH rGPR:$Rm)>;
2775
Owen Anderson612fb5b2010-11-18 21:15:19 +00002776def t2PKHBT : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002777 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_lsl_amt:$sh),
2778 IIC_iBITsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002779 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002780 (and (shl rGPR:$Rm, pkh_lsl_amt:$sh),
Jim Grosbachb1dc3932010-05-05 20:44:35 +00002781 0xFFFF0000)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002782 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002783 let Inst{31-27} = 0b11101;
2784 let Inst{26-25} = 0b01;
2785 let Inst{24-20} = 0b01100;
2786 let Inst{5} = 0; // BT form
2787 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002788
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002789 bits<5> sh;
2790 let Inst{14-12} = sh{4-2};
2791 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002792}
Evan Cheng40289b02009-07-07 05:35:52 +00002793
2794// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002795def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (and rGPR:$src2, 0xFFFF0000)),
2796 (t2PKHBT rGPR:$src1, rGPR:$src2, 0)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002797 Requires<[HasT2ExtractPack, IsThumb2]>;
Bob Wilsonf955f292010-08-17 17:23:19 +00002798def : T2Pat<(or (and rGPR:$src1, 0xFFFF), (shl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002799 (t2PKHBT rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002800 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Cheng40289b02009-07-07 05:35:52 +00002801
Bob Wilsondc66eda2010-08-16 22:26:55 +00002802// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2803// will match the pattern below.
Owen Anderson612fb5b2010-11-18 21:15:19 +00002804def t2PKHTB : T2ThreeReg<
Jim Grosbach0b692472011-09-14 23:16:41 +00002805 (outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm, pkh_asr_amt:$sh),
2806 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
Owen Anderson612fb5b2010-11-18 21:15:19 +00002807 [(set rGPR:$Rd, (or (and rGPR:$Rn, 0xFFFF0000),
Jim Grosbach1769a3d2011-07-20 20:49:03 +00002808 (and (sra rGPR:$Rm, pkh_asr_amt:$sh),
Bob Wilsonf955f292010-08-17 17:23:19 +00002809 0xFFFF)))]>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002810 Requires<[HasT2ExtractPack, IsThumb2]> {
Johnny Chend68e1192009-12-15 17:24:14 +00002811 let Inst{31-27} = 0b11101;
2812 let Inst{26-25} = 0b01;
2813 let Inst{24-20} = 0b01100;
2814 let Inst{5} = 1; // TB form
2815 let Inst{4} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002816
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002817 bits<5> sh;
2818 let Inst{14-12} = sh{4-2};
2819 let Inst{7-6} = sh{1-0};
Johnny Chend68e1192009-12-15 17:24:14 +00002820}
Evan Cheng40289b02009-07-07 05:35:52 +00002821
2822// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2823// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002824def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000), (srl rGPR:$src2, imm16_31:$sh)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002825 (t2PKHTB rGPR:$src1, rGPR:$src2, imm16_31:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002826 Requires<[HasT2ExtractPack, IsThumb2]>;
Jim Grosbach6ccfc502010-07-30 02:41:01 +00002827def : T2Pat<(or (and rGPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002828 (and (srl rGPR:$src2, imm1_15:$sh), 0xFFFF)),
Jim Grosbacha0472dc2011-07-20 20:32:09 +00002829 (t2PKHTB rGPR:$src1, rGPR:$src2, imm1_15:$sh)>,
Jim Grosbach9729d2e2010-11-01 15:59:52 +00002830 Requires<[HasT2ExtractPack, IsThumb2]>;
Evan Chengf49810c2009-06-23 17:48:47 +00002831
2832//===----------------------------------------------------------------------===//
2833// Comparison Instructions...
2834//
Johnny Chend68e1192009-12-15 17:24:14 +00002835defm t2CMP : T2I_cmp_irs<0b1101, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002836 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002837 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>, "t2CMP">;
Jim Grosbach97a884d2010-12-07 20:41:06 +00002838
Jim Grosbachef88a922011-09-06 21:44:58 +00002839def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_imm:$imm),
2840 (t2CMPri GPRnopc:$lhs, t2_so_imm:$imm)>;
2841def : T2Pat<(ARMcmpZ GPRnopc:$lhs, rGPR:$rhs),
2842 (t2CMPrr GPRnopc:$lhs, rGPR:$rhs)>;
2843def : T2Pat<(ARMcmpZ GPRnopc:$lhs, t2_so_reg:$rhs),
2844 (t2CMPrs GPRnopc:$lhs, t2_so_reg:$rhs)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002845
Dan Gohman4b7dff92010-08-26 15:50:25 +00002846//FIXME: Disable CMN, as CCodes are backwards from compare expectations
2847// Compare-to-zero still works out, just not the relationals
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002848//defm t2CMN : T2I_cmp_irs<0b1000, "cmn",
2849// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002850defm t2CMNz : T2I_cmp_irs<0b1000, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002851 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002852 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>,
2853 "t2CMNz">;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002854
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002855//def : T2Pat<(ARMcmp GPR:$src, t2_so_imm_neg:$imm),
2856// (t2CMNri GPR:$src, t2_so_imm_neg:$imm)>;
Dan Gohman4b7dff92010-08-26 15:50:25 +00002857
Jim Grosbachef88a922011-09-06 21:44:58 +00002858def : T2Pat<(ARMcmpZ GPRnopc:$src, t2_so_imm_neg:$imm),
2859 (t2CMNzri GPRnopc:$src, t2_so_imm_neg:$imm)>;
Evan Chengf49810c2009-06-23 17:48:47 +00002860
Johnny Chend68e1192009-12-15 17:24:14 +00002861defm t2TST : T2I_cmp_irs<0b0000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002862 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002863 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>,
2864 "t2TST">;
Johnny Chend68e1192009-12-15 17:24:14 +00002865defm t2TEQ : T2I_cmp_irs<0b0100, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002866 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsi,
Jim Grosbachef88a922011-09-06 21:44:58 +00002867 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>,
2868 "t2TEQ">;
Evan Chengf49810c2009-06-23 17:48:47 +00002869
Evan Chenge253c952009-07-07 20:39:03 +00002870// Conditional moves
2871// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00002872// a two-value operand where a dag node expects two operands. :(
Evan Cheng63f35442010-11-13 02:25:14 +00002873let neverHasSideEffects = 1 in {
Jim Grosbachefeedce2011-07-01 17:14:11 +00002874def t2MOVCCr : t2PseudoInst<(outs rGPR:$Rd),
2875 (ins rGPR:$false, rGPR:$Rm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002876 4, IIC_iCMOVr,
Owen Anderson8ee97792010-11-18 21:46:31 +00002877 [/*(set rGPR:$Rd, (ARMcmov rGPR:$false, rGPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002878 RegConstraint<"$false = $Rd">;
2879
2880let isMoveImm = 1 in
2881def t2MOVCCi : t2PseudoInst<(outs rGPR:$Rd),
2882 (ins rGPR:$false, t2_so_imm:$imm, pred:$p),
Owen Anderson16884412011-07-13 23:22:26 +00002883 4, IIC_iCMOVi,
Jim Grosbachefeedce2011-07-01 17:14:11 +00002884[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
2885 RegConstraint<"$false = $Rd">;
Evan Chenge253c952009-07-07 20:39:03 +00002886
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002887// FIXME: Pseudo-ize these. For now, just mark codegen only.
2888let isCodeGenOnly = 1 in {
Evan Chengc4af4632010-11-17 20:13:28 +00002889let isMoveImm = 1 in
Jim Grosbachffa32252011-07-19 19:13:28 +00002890def t2MOVCCi16 : T2I<(outs rGPR:$Rd), (ins rGPR:$false, imm0_65535_expr:$imm),
Evan Cheng875a6ac2010-11-12 22:42:47 +00002891 IIC_iCMOVi,
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002892 "movw", "\t$Rd, $imm", []>,
2893 RegConstraint<"$false = $Rd"> {
Jim Grosbacha4257162010-10-07 00:53:56 +00002894 let Inst{31-27} = 0b11110;
2895 let Inst{25} = 1;
2896 let Inst{24-21} = 0b0010;
2897 let Inst{20} = 0; // The S bit.
2898 let Inst{15} = 0;
Jim Grosbach7a088642010-11-19 17:11:02 +00002899
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002900 bits<4> Rd;
2901 bits<16> imm;
Jim Grosbach7a088642010-11-19 17:11:02 +00002902
Jim Grosbach86386922010-12-08 22:10:43 +00002903 let Inst{11-8} = Rd;
Owen Andersonc56dcbf2010-11-16 00:29:56 +00002904 let Inst{19-16} = imm{15-12};
2905 let Inst{26} = imm{11};
2906 let Inst{14-12} = imm{10-8};
2907 let Inst{7-0} = imm{7-0};
Jim Grosbacha4257162010-10-07 00:53:56 +00002908}
2909
Evan Chengc4af4632010-11-17 20:13:28 +00002910let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00002911def t2MOVCCi32imm : PseudoInst<(outs rGPR:$dst),
2912 (ins rGPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00002913 IIC_iCMOVix2, []>, RegConstraint<"$false = $dst">;
Evan Cheng63f35442010-11-13 02:25:14 +00002914
Evan Chengc4af4632010-11-17 20:13:28 +00002915let isMoveImm = 1 in
Owen Anderson8ee97792010-11-18 21:46:31 +00002916def t2MVNCCi : T2OneRegImm<(outs rGPR:$Rd), (ins rGPR:$false, t2_so_imm:$imm),
Jim Grosbach9c5edc02011-10-26 17:28:15 +00002917 IIC_iCMOVi, "mvn", "\t$Rd, $imm",
Owen Anderson8ee97792010-11-18 21:46:31 +00002918[/*(set rGPR:$Rd,(ARMcmov rGPR:$false,t2_so_imm_not:$imm,
Evan Cheng875a6ac2010-11-12 22:42:47 +00002919 imm:$cc, CCR:$ccr))*/]>,
Owen Anderson8ee97792010-11-18 21:46:31 +00002920 RegConstraint<"$false = $Rd"> {
Evan Cheng875a6ac2010-11-12 22:42:47 +00002921 let Inst{31-27} = 0b11110;
2922 let Inst{25} = 0;
2923 let Inst{24-21} = 0b0011;
2924 let Inst{20} = 0; // The S bit.
2925 let Inst{19-16} = 0b1111; // Rn
2926 let Inst{15} = 0;
2927}
2928
Johnny Chend68e1192009-12-15 17:24:14 +00002929class T2I_movcc_sh<bits<2> opcod, dag oops, dag iops, InstrItinClass itin,
2930 string opc, string asm, list<dag> pattern>
Owen Andersonbb6315d2010-11-15 19:58:36 +00002931 : T2TwoRegShiftImm<oops, iops, itin, opc, asm, pattern> {
Johnny Chend68e1192009-12-15 17:24:14 +00002932 let Inst{31-27} = 0b11101;
2933 let Inst{26-25} = 0b01;
2934 let Inst{24-21} = 0b0010;
2935 let Inst{20} = 0; // The S bit.
2936 let Inst{19-16} = 0b1111; // Rn
2937 let Inst{5-4} = opcod; // Shift type.
2938}
Owen Andersonbb6315d2010-11-15 19:58:36 +00002939def t2MOVCClsl : T2I_movcc_sh<0b00, (outs rGPR:$Rd),
2940 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2941 IIC_iCMOVsi, "lsl", ".w\t$Rd, $Rm, $imm", []>,
2942 RegConstraint<"$false = $Rd">;
2943def t2MOVCClsr : T2I_movcc_sh<0b01, (outs rGPR:$Rd),
2944 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2945 IIC_iCMOVsi, "lsr", ".w\t$Rd, $Rm, $imm", []>,
2946 RegConstraint<"$false = $Rd">;
2947def t2MOVCCasr : T2I_movcc_sh<0b10, (outs rGPR:$Rd),
2948 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2949 IIC_iCMOVsi, "asr", ".w\t$Rd, $Rm, $imm", []>,
2950 RegConstraint<"$false = $Rd">;
2951def t2MOVCCror : T2I_movcc_sh<0b11, (outs rGPR:$Rd),
2952 (ins rGPR:$false, rGPR:$Rm, i32imm:$imm),
2953 IIC_iCMOVsi, "ror", ".w\t$Rd, $Rm, $imm", []>,
2954 RegConstraint<"$false = $Rd">;
Evan Chengc892aeb2012-02-23 01:19:06 +00002955
2956multiclass T2I_bincc_irs<bits<4> opcod, string opc,
2957 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis> {
2958 // shifted imm
2959 def ri : T2sTwoRegImm<(outs rGPR:$Rd), (ins rGPR:$Rn, t2_so_imm:$imm),
2960 iii, opc, ".w\t$Rd, $Rn, $imm", []>,
2961 RegConstraint<"$Rn = $Rd"> {
2962 let Inst{31-27} = 0b11110;
2963 let Inst{25} = 0;
2964 let Inst{24-21} = opcod;
2965 let Inst{15} = 0;
2966 }
2967 // register
2968 def rr : T2sThreeReg<(outs rGPR:$Rd), (ins rGPR:$Rn, rGPR:$Rm),
2969 iir, opc, ".w\t$Rd, $Rn, $Rm", []>,
2970 RegConstraint<"$Rn = $Rd"> {
2971 let Inst{31-27} = 0b11101;
2972 let Inst{26-25} = 0b01;
2973 let Inst{24-21} = opcod;
2974 let Inst{14-12} = 0b000; // imm3
2975 let Inst{7-6} = 0b00; // imm2
2976 let Inst{5-4} = 0b00; // type
2977 }
2978 // shifted register
2979 def rs : T2sTwoRegShiftedReg<(outs rGPR:$Rd),
2980 (ins rGPR:$Rn, t2_so_reg:$ShiftedRm),
2981 iis, opc, ".w\t$Rd, $Rn, $ShiftedRm", []>,
2982 RegConstraint<"$Rn = $Rd"> {
2983 let Inst{31-27} = 0b11101;
2984 let Inst{26-25} = 0b01;
2985 let Inst{24-21} = opcod;
2986 }
2987} // T2I_bincc_irs
2988
2989defm t2ANDCC : T2I_bincc_irs<0b0000, "and", IIC_iBITi, IIC_iBITr, IIC_iBITsi>;
2990defm t2ORRCC : T2I_bincc_irs<0b0010, "orr", IIC_iBITi, IIC_iBITr, IIC_iBITsi>;
2991defm t2EORCC : T2I_bincc_irs<0b0100, "eor", IIC_iBITi, IIC_iBITr, IIC_iBITsi>;
2992
Jim Grosbach6b8f1e32011-06-27 23:54:06 +00002993} // isCodeGenOnly = 1
Jim Grosbachefeedce2011-07-01 17:14:11 +00002994} // neverHasSideEffects
Evan Cheng13f8b362009-08-01 01:43:45 +00002995
David Goodwin5e47a9a2009-06-30 18:04:13 +00002996//===----------------------------------------------------------------------===//
Jim Grosbachc219e4d2009-12-14 18:56:47 +00002997// Atomic operations intrinsics
2998//
2999
3000// memory barriers protect the atomic sequences
3001let hasSideEffects = 1 in {
Bob Wilsonf74a4292010-10-30 00:54:37 +00003002def t2DMB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
3003 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3004 Requires<[IsThumb, HasDB]> {
3005 bits<4> opt;
3006 let Inst{31-4} = 0xf3bf8f5;
3007 let Inst{3-0} = opt;
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003008}
3009}
3010
Bob Wilsonf74a4292010-10-30 00:54:37 +00003011def t2DSB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
Jim Grosbachaa833e52011-09-06 22:53:27 +00003012 "dsb", "\t$opt", []>,
Bob Wilsonf74a4292010-10-30 00:54:37 +00003013 Requires<[IsThumb, HasDB]> {
3014 bits<4> opt;
3015 let Inst{31-4} = 0xf3bf8f4;
3016 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00003017}
3018
Jim Grosbachaa833e52011-09-06 22:53:27 +00003019def t2ISB : AInoP<(outs), (ins memb_opt:$opt), ThumbFrm, NoItinerary,
3020 "isb", "\t$opt",
Jim Grosbach218affc2011-09-06 23:09:19 +00003021 []>, Requires<[IsThumb2, HasDB]> {
Jim Grosbachaa833e52011-09-06 22:53:27 +00003022 bits<4> opt;
Bob Wilsonf74a4292010-10-30 00:54:37 +00003023 let Inst{31-4} = 0xf3bf8f6;
Jim Grosbachaa833e52011-09-06 22:53:27 +00003024 let Inst{3-0} = opt;
Johnny Chena4339822010-03-03 00:16:28 +00003025}
3026
Owen Anderson16884412011-07-13 23:22:26 +00003027class T2I_ldrex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00003028 InstrItinClass itin, string opc, string asm, string cstr,
3029 list<dag> pattern, bits<4> rt2 = 0b1111>
3030 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
3031 let Inst{31-27} = 0b11101;
3032 let Inst{26-20} = 0b0001101;
3033 let Inst{11-8} = rt2;
3034 let Inst{7-6} = 0b01;
3035 let Inst{5-4} = opcod;
3036 let Inst{3-0} = 0b1111;
Jim Grosbach7a088642010-11-19 17:11:02 +00003037
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003038 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00003039 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003040 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00003041 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00003042}
Owen Anderson16884412011-07-13 23:22:26 +00003043class T2I_strex<bits<2> opcod, dag oops, dag iops, AddrMode am, int sz,
Johnny Chend68e1192009-12-15 17:24:14 +00003044 InstrItinClass itin, string opc, string asm, string cstr,
3045 list<dag> pattern, bits<4> rt2 = 0b1111>
3046 : Thumb2I<oops, iops, am, sz, itin, opc, asm, cstr, pattern> {
3047 let Inst{31-27} = 0b11101;
3048 let Inst{26-20} = 0b0001100;
3049 let Inst{11-8} = rt2;
3050 let Inst{7-6} = 0b01;
3051 let Inst{5-4} = opcod;
Jim Grosbach7a088642010-11-19 17:11:02 +00003052
Owen Anderson91a7c592010-11-19 00:28:38 +00003053 bits<4> Rd;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003054 bits<4> addr;
Owen Anderson91a7c592010-11-19 00:28:38 +00003055 bits<4> Rt;
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003056 let Inst{3-0} = Rd;
3057 let Inst{19-16} = addr;
Jim Grosbach86386922010-12-08 22:10:43 +00003058 let Inst{15-12} = Rt;
Johnny Chend68e1192009-12-15 17:24:14 +00003059}
3060
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003061let mayLoad = 1 in {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003062def t2LDREXB : T2I_ldrex<0b00, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003063 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003064 "ldrexb", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003065def t2LDREXH : T2I_ldrex<0b01, (outs rGPR:$Rt), (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003066 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003067 "ldrexh", "\t$Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003068def t2LDREX : Thumb2I<(outs rGPR:$Rt), (ins t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003069 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003070 "ldrex", "\t$Rt, $addr", "", []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003071 bits<4> Rt;
3072 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003073 let Inst{31-27} = 0b11101;
3074 let Inst{26-20} = 0b0000101;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003075 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003076 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003077 let Inst{11-8} = 0b1111;
3078 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003079}
Bruno Cardoso Lopesa0112d02011-05-28 04:07:29 +00003080let hasExtraDefRegAllocReq = 1 in
3081def t2LDREXD : T2I_ldrex<0b11, (outs rGPR:$Rt, rGPR:$Rt2),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003082 (ins addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003083 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003084 "ldrexd", "\t$Rt, $Rt2, $addr", "",
Owen Anderson91a7c592010-11-19 00:28:38 +00003085 [], {?, ?, ?, ?}> {
3086 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003087 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003088}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003089}
3090
Owen Anderson91a7c592010-11-19 00:28:38 +00003091let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003092def t2STREXB : T2I_strex<0b00, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003093 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003094 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003095 "strexb", "\t$Rd, $Rt, $addr", "", []>;
3096def t2STREXH : T2I_strex<0b01, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003097 (ins rGPR:$Rt, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003098 AddrModeNone, 4, NoItinerary,
Jim Grosbachf921c0fe2011-06-13 22:54:22 +00003099 "strexh", "\t$Rd, $Rt, $addr", "", []>;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003100def t2STREX : Thumb2I<(outs rGPR:$Rd), (ins rGPR:$Rt,
3101 t2addrmode_imm0_1020s4:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003102 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003103 "strex", "\t$Rd, $Rt, $addr", "",
3104 []> {
Jim Grosbachb6aed502011-09-09 18:37:27 +00003105 bits<4> Rd;
3106 bits<4> Rt;
3107 bits<12> addr;
Johnny Chend68e1192009-12-15 17:24:14 +00003108 let Inst{31-27} = 0b11101;
3109 let Inst{26-20} = 0b0000100;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003110 let Inst{19-16} = addr{11-8};
Owen Anderson808c7d12010-12-10 21:52:38 +00003111 let Inst{15-12} = Rt;
Jim Grosbachb6aed502011-09-09 18:37:27 +00003112 let Inst{11-8} = Rd;
3113 let Inst{7-0} = addr{7-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003114}
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00003115let hasExtraSrcRegAllocReq = 1 in
Owen Anderson91a7c592010-11-19 00:28:38 +00003116def t2STREXD : T2I_strex<0b11, (outs rGPR:$Rd),
Jim Grosbachb6aed502011-09-09 18:37:27 +00003117 (ins rGPR:$Rt, rGPR:$Rt2, addr_offset_none:$addr),
Owen Anderson16884412011-07-13 23:22:26 +00003118 AddrModeNone, 4, NoItinerary,
Bruno Cardoso Lopes505f3cd2011-03-24 21:04:58 +00003119 "strexd", "\t$Rd, $Rt, $Rt2, $addr", "", [],
Owen Anderson91a7c592010-11-19 00:28:38 +00003120 {?, ?, ?, ?}> {
3121 bits<4> Rt2;
Jim Grosbach86386922010-12-08 22:10:43 +00003122 let Inst{11-8} = Rt2;
Owen Anderson91a7c592010-11-19 00:28:38 +00003123}
Anton Korobeynikov2c6d0f22012-01-23 22:57:52 +00003124}
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003125
Jim Grosbachad2dad92011-09-06 20:27:04 +00003126def t2CLREX : T2I<(outs), (ins), NoItinerary, "clrex", "", []>,
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003127 Requires<[IsThumb2, HasV7]> {
3128 let Inst{31-16} = 0xf3bf;
Johnny Chen10a77e12010-03-02 22:11:06 +00003129 let Inst{15-14} = 0b10;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003130 let Inst{13} = 0;
Johnny Chen10a77e12010-03-02 22:11:06 +00003131 let Inst{12} = 0;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003132 let Inst{11-8} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003133 let Inst{7-4} = 0b0010;
Bruno Cardoso Lopese47f3752011-01-20 19:18:32 +00003134 let Inst{3-0} = 0b1111;
Johnny Chen10a77e12010-03-02 22:11:06 +00003135}
3136
Jim Grosbachc219e4d2009-12-14 18:56:47 +00003137//===----------------------------------------------------------------------===//
Jim Grosbach5aa16842009-08-11 19:42:21 +00003138// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003139// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbach5aa16842009-08-11 19:42:21 +00003140// address and save #0 in R0 for the non-longjmp case.
3141// Since by its nature we may be coming from some other function to get
3142// here, and we're using the stack frame for the containing function to
3143// save/restore registers, we can't keep anything live in regs across
3144// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003145// when we get here from a longjmp(). We force everything out of registers
Jim Grosbach5aa16842009-08-11 19:42:21 +00003146// except for our own input by listing the relevant registers in Defs. By
3147// doing so, we also cause the prologue/epilogue code to actively preserve
3148// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbach0798edd2010-05-27 23:49:24 +00003149// $val is a scratch register for our use.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003150let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003151 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR,
Jakob Stoklund Olesenece8b732012-01-13 22:55:42 +00003152 Q0, Q1, Q2, Q3, Q8, Q9, Q10, Q11, Q12, Q13, Q14, Q15],
Bill Wendling13a71212011-10-17 22:26:23 +00003153 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
3154 usesCustomInserter = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003155 def t2Int_eh_sjlj_setjmp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003156 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003157 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003158 Requires<[IsThumb2, HasVFP2]>;
Jim Grosbach5aa16842009-08-11 19:42:21 +00003159}
3160
Bob Wilsonec80e262010-04-09 20:41:18 +00003161let Defs =
Andrew Tricka1099f12011-06-07 00:08:49 +00003162 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, CPSR ],
Bill Wendling13a71212011-10-17 22:26:23 +00003163 hasSideEffects = 1, isBarrier = 1, isCodeGenOnly = 1,
3164 usesCustomInserter = 1 in {
Jim Grosbach9f134b52010-08-26 17:02:47 +00003165 def t2Int_eh_sjlj_setjmp_nofp : Thumb2XI<(outs), (ins tGPR:$src, tGPR:$val),
Owen Anderson16884412011-07-13 23:22:26 +00003166 AddrModeNone, 0, NoItinerary, "", "",
Jim Grosbach9f134b52010-08-26 17:02:47 +00003167 [(set R0, (ARMeh_sjlj_setjmp tGPR:$src, tGPR:$val))]>,
Bob Wilsonec80e262010-04-09 20:41:18 +00003168 Requires<[IsThumb2, NoVFP]>;
3169}
Jim Grosbach5aa16842009-08-11 19:42:21 +00003170
3171
3172//===----------------------------------------------------------------------===//
David Goodwin5e47a9a2009-06-30 18:04:13 +00003173// Control-Flow Instructions
3174//
3175
Evan Chengc50a1cb2009-07-09 22:58:39 +00003176// FIXME: remove when we have a way to marking a MI with these properties.
Evan Chengc50a1cb2009-07-09 22:58:39 +00003177// FIXME: Should pc be an implicit operand like PICADD, etc?
Evan Cheng0d92f5f2009-10-01 08:22:27 +00003178let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
Chris Lattner39ee0362010-10-31 19:10:56 +00003179 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003180def t2LDMIA_RET: t2PseudoExpand<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Jim Grosbach16f99242011-06-30 18:25:42 +00003181 reglist:$regs, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003182 4, IIC_iLoad_mBr, [],
Jim Grosbach53e3fc42011-07-08 17:40:42 +00003183 (t2LDMIA_UPD GPR:$wb, GPR:$Rn, pred:$p, reglist:$regs)>,
Jim Grosbach16f99242011-06-30 18:25:42 +00003184 RegConstraint<"$Rn = $wb">;
Evan Chengc50a1cb2009-07-09 22:58:39 +00003185
David Goodwin5e47a9a2009-06-30 18:04:13 +00003186let isBranch = 1, isTerminator = 1, isBarrier = 1 in {
3187let isPredicable = 1 in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003188def t2B : T2I<(outs), (ins uncondbrtarget:$target), IIC_Br,
3189 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003190 [(br bb:$target)]> {
3191 let Inst{31-27} = 0b11110;
3192 let Inst{15-14} = 0b10;
3193 let Inst{12} = 1;
Owen Anderson05bf5952010-11-29 18:54:38 +00003194
3195 bits<20> target;
3196 let Inst{26} = target{19};
3197 let Inst{11} = target{18};
3198 let Inst{13} = target{17};
3199 let Inst{21-16} = target{16-11};
3200 let Inst{10-0} = target{10-0};
Johnny Chend68e1192009-12-15 17:24:14 +00003201}
David Goodwin5e47a9a2009-06-30 18:04:13 +00003202
Jim Grosbacha0bb2532010-11-29 22:40:58 +00003203let isNotDuplicable = 1, isIndirectBranch = 1 in {
Jim Grosbachd4811102010-12-15 19:03:16 +00003204def t2BR_JT : t2PseudoInst<(outs),
Jim Grosbach5ca66692010-11-29 22:37:40 +00003205 (ins GPR:$target, GPR:$index, i32imm:$jt, i32imm:$id),
Owen Anderson16884412011-07-13 23:22:26 +00003206 0, IIC_Br,
Jim Grosbach5ca66692010-11-29 22:37:40 +00003207 [(ARMbr2jt GPR:$target, GPR:$index, tjumptable:$jt, imm:$id)]>;
Evan Cheng5657c012009-07-29 02:18:14 +00003208
Evan Cheng25f7cfc2009-08-01 06:13:52 +00003209// FIXME: Add a non-pc based case that can be predicated.
Jim Grosbachd4811102010-12-15 19:03:16 +00003210def t2TBB_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003211 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003212
Jim Grosbachd4811102010-12-15 19:03:16 +00003213def t2TBH_JT : t2PseudoInst<(outs),
Jim Grosbachbc80e942011-09-19 20:31:59 +00003214 (ins GPR:$index, i32imm:$jt, i32imm:$id), 0, IIC_Br, []>;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003215
Jim Grosbach7f739be2011-09-19 22:21:13 +00003216def t2TBB : T2I<(outs), (ins addrmode_tbb:$addr), IIC_Br,
3217 "tbb", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003218 bits<4> Rn;
3219 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003220 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003221 let Inst{19-16} = Rn;
3222 let Inst{15-5} = 0b11110000000;
3223 let Inst{4} = 0; // B form
3224 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003225
3226 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chend68e1192009-12-15 17:24:14 +00003227}
Evan Cheng5657c012009-07-29 02:18:14 +00003228
Jim Grosbach7f739be2011-09-19 22:21:13 +00003229def t2TBH : T2I<(outs), (ins addrmode_tbh:$addr), IIC_Br,
3230 "tbh", "\t$addr", []> {
Jim Grosbach5ca66692010-11-29 22:37:40 +00003231 bits<4> Rn;
3232 bits<4> Rm;
Jim Grosbachf0db2612010-12-17 18:42:56 +00003233 let Inst{31-20} = 0b111010001101;
Jim Grosbach5ca66692010-11-29 22:37:40 +00003234 let Inst{19-16} = Rn;
3235 let Inst{15-5} = 0b11110000000;
3236 let Inst{4} = 1; // H form
3237 let Inst{3-0} = Rm;
Jim Grosbach7f739be2011-09-19 22:21:13 +00003238
3239 let DecoderMethod = "DecodeThumbTableBranch";
Johnny Chen93042d12010-03-02 18:14:57 +00003240}
Evan Cheng5657c012009-07-29 02:18:14 +00003241} // isNotDuplicable, isIndirectBranch
3242
David Goodwinc9a59b52009-06-30 19:50:22 +00003243} // isBranch, isTerminator, isBarrier
David Goodwin5e47a9a2009-06-30 18:04:13 +00003244
3245// FIXME: should be able to write a pattern for ARMBrcond, but can't use
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003246// a two-value operand where a dag node expects ", "two operands. :(
David Goodwin5e47a9a2009-06-30 18:04:13 +00003247let isBranch = 1, isTerminator = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00003248def t2Bcc : T2I<(outs), (ins brtarget:$target), IIC_Br,
Evan Cheng699beba2009-10-27 00:08:59 +00003249 "b", ".w\t$target",
Johnny Chend68e1192009-12-15 17:24:14 +00003250 [/*(ARMbrcond bb:$target, imm:$cc)*/]> {
3251 let Inst{31-27} = 0b11110;
3252 let Inst{15-14} = 0b10;
3253 let Inst{12} = 0;
Jim Grosbach00f25fa2010-12-14 20:46:39 +00003254
Owen Andersonfb20d892010-12-09 00:27:41 +00003255 bits<4> p;
3256 let Inst{25-22} = p;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003257
Owen Andersonfb20d892010-12-09 00:27:41 +00003258 bits<21> target;
3259 let Inst{26} = target{20};
3260 let Inst{11} = target{19};
3261 let Inst{13} = target{18};
3262 let Inst{21-16} = target{17-12};
3263 let Inst{10-0} = target{11-1};
Owen Anderson8d7d2e12011-08-09 20:55:18 +00003264
3265 let DecoderMethod = "DecodeThumb2BCCInstruction";
Johnny Chend68e1192009-12-15 17:24:14 +00003266}
Evan Chengf49810c2009-06-23 17:48:47 +00003267
Evan Chengafff9412011-12-20 18:26:50 +00003268// Tail calls. The IOS version of thumb tail calls uses a t2 branch, so
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003269// it goes here.
3270let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
Evan Chengafff9412011-12-20 18:26:50 +00003271 // IOS version.
Jakob Stoklund Olesenc54f6342012-02-24 01:19:29 +00003272 let Uses = [SP] in
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003273 def tTAILJMPd: tPseudoExpand<(outs),
3274 (ins uncondbrtarget:$dst, pred:$p, variable_ops),
Owen Anderson16884412011-07-13 23:22:26 +00003275 4, IIC_Br, [],
Owen Anderson51f6a7a2011-09-09 21:48:23 +00003276 (t2B uncondbrtarget:$dst, pred:$p)>,
Evan Chengafff9412011-12-20 18:26:50 +00003277 Requires<[IsThumb2, IsIOS]>;
Jim Grosbachaf7f2d62011-07-08 20:32:21 +00003278}
Evan Cheng06e16582009-07-10 01:54:42 +00003279
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00003280let isCall = 1,
3281 // On non-IOS platforms R9 is callee-saved.
3282 Defs = [LR], Uses = [SP] in {
3283 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
3284 // return stack predictor.
3285 def t2BMOVPCB_CALL : tPseudoInst<(outs),
3286 (ins t_bltarget:$func, variable_ops),
3287 6, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
3288 Requires<[IsThumb, IsNotIOS]>;
3289}
3290
3291let isCall = 1,
3292 // On IOS R9 is call-clobbered.
3293 // R7 is marked as a use to prevent frame-pointer assignments from being
3294 // moved above / below calls.
3295 Defs = [LR], Uses = [R7, SP] in {
3296 // mov lr, pc; b if callee is marked noreturn to avoid confusing the
3297 // return stack predictor.
3298 def t2BMOVPCBr9_CALL : tPseudoInst<(outs),
3299 (ins t_bltarget:$func, variable_ops),
3300 6, IIC_Br, [(ARMcall_nolink tglobaladdr:$func)]>,
3301 Requires<[IsThumb, IsIOS]>;
3302}
3303
3304// Direct calls
3305def : T2Pat<(ARMcall_nolink texternalsym:$func),
3306 (t2BMOVPCB_CALL texternalsym:$func)>,
3307 Requires<[IsThumb, IsNotIOS]>;
3308def : T2Pat<(ARMcall_nolink texternalsym:$func),
3309 (t2BMOVPCBr9_CALL texternalsym:$func)>,
3310 Requires<[IsThumb, IsIOS]>;
3311
Evan Cheng06e16582009-07-10 01:54:42 +00003312// IT block
Evan Cheng86050dc2010-06-18 23:09:54 +00003313let Defs = [ITSTATE] in
Evan Cheng06e16582009-07-10 01:54:42 +00003314def t2IT : Thumb2XI<(outs), (ins it_pred:$cc, it_mask:$mask),
Owen Anderson16884412011-07-13 23:22:26 +00003315 AddrModeNone, 2, IIC_iALUx,
Johnny Chend68e1192009-12-15 17:24:14 +00003316 "it$mask\t$cc", "", []> {
3317 // 16-bit instruction.
Johnny Chenbbc71b22009-12-16 02:32:54 +00003318 let Inst{31-16} = 0x0000;
Johnny Chend68e1192009-12-15 17:24:14 +00003319 let Inst{15-8} = 0b10111111;
Owen Anderson05bf5952010-11-29 18:54:38 +00003320
3321 bits<4> cc;
3322 bits<4> mask;
Jim Grosbach86386922010-12-08 22:10:43 +00003323 let Inst{7-4} = cc;
3324 let Inst{3-0} = mask;
Owen Andersoneaca9282011-08-30 22:58:27 +00003325
3326 let DecoderMethod = "DecodeIT";
Johnny Chend68e1192009-12-15 17:24:14 +00003327}
Evan Cheng06e16582009-07-10 01:54:42 +00003328
Johnny Chence6275f2010-02-25 19:05:29 +00003329// Branch and Exchange Jazelle -- for disassembly only
3330// Rm = Inst{19-16}
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003331def t2BXJ : T2I<(outs), (ins rGPR:$func), NoItinerary, "bxj", "\t$func", []> {
3332 bits<4> func;
Johnny Chence6275f2010-02-25 19:05:29 +00003333 let Inst{31-27} = 0b11110;
3334 let Inst{26} = 0;
3335 let Inst{25-20} = 0b111100;
Jim Grosbach86386922010-12-08 22:10:43 +00003336 let Inst{19-16} = func;
Jim Grosbach6c3e11e2011-09-02 23:43:09 +00003337 let Inst{15-0} = 0b1000111100000000;
Johnny Chence6275f2010-02-25 19:05:29 +00003338}
3339
Jim Grosbach11cca7a2011-08-18 17:51:36 +00003340// Compare and branch on zero / non-zero
3341let isBranch = 1, isTerminator = 1 in {
3342 def tCBZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3343 "cbz\t$Rn, $target", []>,
3344 T1Misc<{0,0,?,1,?,?,?}>,
3345 Requires<[IsThumb2]> {
3346 // A8.6.27
3347 bits<6> target;
3348 bits<3> Rn;
3349 let Inst{9} = target{5};
3350 let Inst{7-3} = target{4-0};
3351 let Inst{2-0} = Rn;
3352 }
3353
3354 def tCBNZ : T1I<(outs), (ins tGPR:$Rn, t_cbtarget:$target), IIC_Br,
3355 "cbnz\t$Rn, $target", []>,
3356 T1Misc<{1,0,?,1,?,?,?}>,
3357 Requires<[IsThumb2]> {
3358 // A8.6.27
3359 bits<6> target;
3360 bits<3> Rn;
3361 let Inst{9} = target{5};
3362 let Inst{7-3} = target{4-0};
3363 let Inst{2-0} = Rn;
3364 }
3365}
3366
3367
Jim Grosbach32f36892011-09-19 23:38:34 +00003368// Change Processor State is a system instruction.
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003369// FIXME: Since the asm parser has currently no clean way to handle optional
3370// operands, create 3 versions of the same instruction. Once there's a clean
3371// framework to represent optional operands, change this behavior.
3372class t2CPS<dag iops, string asm_op> : T2XI<(outs), iops, NoItinerary,
Jim Grosbach32f36892011-09-19 23:38:34 +00003373 !strconcat("cps", asm_op), []> {
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003374 bits<2> imod;
3375 bits<3> iflags;
3376 bits<5> mode;
3377 bit M;
3378
Johnny Chen93042d12010-03-02 18:14:57 +00003379 let Inst{31-27} = 0b11110;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003380 let Inst{26} = 0;
Johnny Chen93042d12010-03-02 18:14:57 +00003381 let Inst{25-20} = 0b111010;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003382 let Inst{19-16} = 0b1111;
Johnny Chen93042d12010-03-02 18:14:57 +00003383 let Inst{15-14} = 0b10;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003384 let Inst{12} = 0;
3385 let Inst{10-9} = imod;
3386 let Inst{8} = M;
3387 let Inst{7-5} = iflags;
3388 let Inst{4-0} = mode;
Owen Anderson6153a032011-08-23 17:45:18 +00003389 let DecoderMethod = "DecodeT2CPSInstruction";
Johnny Chen93042d12010-03-02 18:14:57 +00003390}
3391
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003392let M = 1 in
3393 def t2CPS3p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags, i32imm:$mode),
3394 "$imod.w\t$iflags, $mode">;
3395let mode = 0, M = 0 in
3396 def t2CPS2p : t2CPS<(ins imod_op:$imod, iflags_op:$iflags),
3397 "$imod.w\t$iflags">;
3398let imod = 0, iflags = 0, M = 1 in
Jim Grosbach0efe2132011-09-19 23:58:31 +00003399 def t2CPS1p : t2CPS<(ins imm0_31:$mode), "\t$mode">;
Bruno Cardoso Lopesa2b6e412011-02-14 13:09:44 +00003400
Johnny Chen0f7866e2010-03-03 02:09:43 +00003401// A6.3.4 Branches and miscellaneous control
3402// Table A6-14 Change Processor State, and hint instructions
Johnny Chen0f7866e2010-03-03 02:09:43 +00003403class T2I_hint<bits<8> op7_0, string opc, string asm>
Jim Grosbach32f36892011-09-19 23:38:34 +00003404 : T2I<(outs), (ins), NoItinerary, opc, asm, []> {
Johnny Chen0f7866e2010-03-03 02:09:43 +00003405 let Inst{31-20} = 0xf3a;
Bruno Cardoso Lopes1b10d5b2011-01-26 13:28:14 +00003406 let Inst{19-16} = 0b1111;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003407 let Inst{15-14} = 0b10;
3408 let Inst{12} = 0;
3409 let Inst{10-8} = 0b000;
3410 let Inst{7-0} = op7_0;
3411}
3412
3413def t2NOP : T2I_hint<0b00000000, "nop", ".w">;
3414def t2YIELD : T2I_hint<0b00000001, "yield", ".w">;
3415def t2WFE : T2I_hint<0b00000010, "wfe", ".w">;
3416def t2WFI : T2I_hint<0b00000011, "wfi", ".w">;
3417def t2SEV : T2I_hint<0b00000100, "sev", ".w">;
3418
Jim Grosbach6f9f8842011-07-13 22:59:38 +00003419def t2DBG : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "dbg", "\t$opt", []> {
Owen Andersonc7373f82010-11-30 20:00:01 +00003420 bits<4> opt;
Jim Grosbach77951902011-09-06 22:06:40 +00003421 let Inst{31-20} = 0b111100111010;
3422 let Inst{19-16} = 0b1111;
3423 let Inst{15-8} = 0b10000000;
3424 let Inst{7-4} = 0b1111;
Jim Grosbach86386922010-12-08 22:10:43 +00003425 let Inst{3-0} = opt;
Johnny Chen0f7866e2010-03-03 02:09:43 +00003426}
3427
Jim Grosbach32f36892011-09-19 23:38:34 +00003428// Secure Monitor Call is a system instruction.
Johnny Chen6341c5a2010-02-25 20:25:24 +00003429// Option = Inst{19-16}
Jim Grosbach32f36892011-09-19 23:38:34 +00003430def t2SMC : T2I<(outs), (ins imm0_15:$opt), NoItinerary, "smc", "\t$opt", []> {
Johnny Chen6341c5a2010-02-25 20:25:24 +00003431 let Inst{31-27} = 0b11110;
3432 let Inst{26-20} = 0b1111111;
3433 let Inst{15-12} = 0b1000;
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003434
Owen Andersond18a9c92010-11-29 19:22:08 +00003435 bits<4> opt;
Jim Grosbach86386922010-12-08 22:10:43 +00003436 let Inst{19-16} = opt;
Owen Andersond18a9c92010-11-29 19:22:08 +00003437}
3438
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003439class T2SRS<bits<2> Op, bit W, dag oops, dag iops, InstrItinClass itin,
3440 string opc, string asm, list<dag> pattern>
Owen Andersond18a9c92010-11-29 19:22:08 +00003441 : T2I<oops, iops, itin, opc, asm, pattern> {
3442 bits<5> mode;
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003443 let Inst{31-25} = 0b1110100;
3444 let Inst{24-23} = Op;
3445 let Inst{22} = 0;
3446 let Inst{21} = W;
3447 let Inst{20-16} = 0b01101;
3448 let Inst{15-5} = 0b11000000000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003449 let Inst{4-0} = mode{4-0};
Johnny Chen6341c5a2010-02-25 20:25:24 +00003450}
3451
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003452// Store Return State is a system instruction.
3453def t2SRSDB_UPD : T2SRS<0b00, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3454 "srsdb", "\tsp!, $mode", []>;
3455def t2SRSDB : T2SRS<0b00, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3456 "srsdb","\tsp, $mode", []>;
3457def t2SRSIA_UPD : T2SRS<0b11, 1, (outs), (ins imm0_31:$mode), NoItinerary,
3458 "srsia","\tsp!, $mode", []>;
3459def t2SRSIA : T2SRS<0b11, 0, (outs), (ins imm0_31:$mode), NoItinerary,
3460 "srsia","\tsp, $mode", []>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003461
Jim Grosbach05ec8f72011-09-16 18:25:22 +00003462// Return From Exception is a system instruction.
Owen Anderson5404c2b2010-11-29 20:38:48 +00003463class T2RFE<bits<12> op31_20, dag oops, dag iops, InstrItinClass itin,
Owen Andersond18a9c92010-11-29 19:22:08 +00003464 string opc, string asm, list<dag> pattern>
3465 : T2I<oops, iops, itin, opc, asm, pattern> {
Owen Anderson5404c2b2010-11-29 20:38:48 +00003466 let Inst{31-20} = op31_20{11-0};
Jim Grosbach7721e7f2010-12-02 23:05:38 +00003467
Owen Andersond18a9c92010-11-29 19:22:08 +00003468 bits<4> Rn;
Jim Grosbach86386922010-12-08 22:10:43 +00003469 let Inst{19-16} = Rn;
Johnny Chenec51a622011-04-12 21:41:51 +00003470 let Inst{15-0} = 0xc000;
Owen Andersond18a9c92010-11-29 19:22:08 +00003471}
3472
Owen Anderson5404c2b2010-11-29 20:38:48 +00003473def t2RFEDBW : T2RFE<0b111010000011,
Johnny Chenec51a622011-04-12 21:41:51 +00003474 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003475 [/* For disassembly only; pattern left blank */]>;
3476def t2RFEDB : T2RFE<0b111010000001,
Johnny Chenec51a622011-04-12 21:41:51 +00003477 (outs), (ins GPR:$Rn), NoItinerary, "rfedb", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003478 [/* For disassembly only; pattern left blank */]>;
3479def t2RFEIAW : T2RFE<0b111010011011,
Johnny Chenec51a622011-04-12 21:41:51 +00003480 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn!",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003481 [/* For disassembly only; pattern left blank */]>;
3482def t2RFEIA : T2RFE<0b111010011001,
Johnny Chenec51a622011-04-12 21:41:51 +00003483 (outs), (ins GPR:$Rn), NoItinerary, "rfeia", "\t$Rn",
Owen Anderson5404c2b2010-11-29 20:38:48 +00003484 [/* For disassembly only; pattern left blank */]>;
Johnny Chen6341c5a2010-02-25 20:25:24 +00003485
Evan Chengf49810c2009-06-23 17:48:47 +00003486//===----------------------------------------------------------------------===//
3487// Non-Instruction Patterns
3488//
3489
Evan Cheng5adb66a2009-09-28 09:14:39 +00003490// 32-bit immediate using movw + movt.
Evan Cheng5be39222010-09-24 22:03:46 +00003491// This is a single pseudo instruction to make it re-materializable.
3492// FIXME: Remove this when we can do generalized remat.
Evan Chengfc8475b2011-01-19 02:16:49 +00003493let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach3c38f962010-10-06 22:01:26 +00003494def t2MOVi32imm : PseudoInst<(outs rGPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Jim Grosbach99594eb2010-11-18 01:38:26 +00003495 [(set rGPR:$dst, (i32 imm:$src))]>,
Jim Grosbach3c38f962010-10-06 22:01:26 +00003496 Requires<[IsThumb, HasV6T2]>;
Evan Chengb9803a82009-11-06 23:52:48 +00003497
Evan Cheng53519f02011-01-21 18:55:51 +00003498// Pseudo instruction that combines movw + movt + add pc (if pic).
Evan Cheng9fe20092011-01-20 08:34:58 +00003499// It also makes it possible to rematerialize the instructions.
3500// FIXME: Remove this when we can do generalized remat and when machine licm
3501// can properly the instructions.
Evan Cheng53519f02011-01-21 18:55:51 +00003502let isReMaterializable = 1 in {
3503def t2MOV_ga_pcrel : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3504 IIC_iMOVix2addpc,
Evan Cheng9fe20092011-01-20 08:34:58 +00003505 [(set rGPR:$dst, (ARMWrapperPIC tglobaladdr:$addr))]>,
3506 Requires<[IsThumb2, UseMovt]>;
Evan Cheng5de5d4b2011-01-17 08:03:18 +00003507
Evan Cheng53519f02011-01-21 18:55:51 +00003508def t2MOV_ga_dyn : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr),
3509 IIC_iMOVix2,
3510 [(set rGPR:$dst, (ARMWrapperDYN tglobaladdr:$addr))]>,
3511 Requires<[IsThumb2, UseMovt]>;
3512}
3513
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003514// ConstantPool, GlobalAddress, and JumpTable
3515def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2LEApcrel tglobaladdr :$dst)>,
3516 Requires<[IsThumb2, DontUseMovt]>;
3517def : T2Pat<(ARMWrapper tconstpool :$dst), (t2LEApcrel tconstpool :$dst)>;
3518def : T2Pat<(ARMWrapper tglobaladdr :$dst), (t2MOVi32imm tglobaladdr :$dst)>,
3519 Requires<[IsThumb2, UseMovt]>;
3520
3521def : T2Pat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3522 (t2LEApcrelJT tjumptable:$dst, imm:$id)>;
3523
Evan Chengb9803a82009-11-06 23:52:48 +00003524// Pseudo instruction that combines ldr from constpool and add pc. This should
3525// be expanded into two instructions late to allow if-conversion and
3526// scheduling.
Dan Gohmanbc9d98b2010-02-27 23:47:46 +00003527let canFoldAsLoad = 1, isReMaterializable = 1 in
Evan Cheng9fe20092011-01-20 08:34:58 +00003528def t2LDRpci_pic : PseudoInst<(outs rGPR:$dst), (ins i32imm:$addr, pclabel:$cp),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003529 IIC_iLoadiALU,
Evan Cheng9fe20092011-01-20 08:34:58 +00003530 [(set rGPR:$dst, (ARMpic_add (load (ARMWrapper tconstpool:$addr)),
Evan Chengb9803a82009-11-06 23:52:48 +00003531 imm:$cp))]>,
3532 Requires<[IsThumb2]>;
Bill Wendlingef2c86f2011-10-10 22:59:55 +00003533
Andrew Trick7f5f0da2011-10-18 18:40:53 +00003534// Pseudo isntruction that combines movs + predicated rsbmi
Bill Wendlingef2c86f2011-10-10 22:59:55 +00003535// to implement integer ABS
3536let usesCustomInserter = 1, Defs = [CPSR] in {
3537def t2ABS : PseudoInst<(outs rGPR:$dst), (ins rGPR:$src),
3538 NoItinerary, []>, Requires<[IsThumb2]>;
3539}
3540
Owen Anderson8a83f712011-09-07 21:10:42 +00003541//===----------------------------------------------------------------------===//
3542// Coprocessor load/store -- for disassembly only
3543//
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003544class T2CI<bits<4> op31_28, dag oops, dag iops, string opc, string asm>
Owen Anderson8a83f712011-09-07 21:10:42 +00003545 : T2I<oops, iops, NoItinerary, opc, asm, []> {
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003546 let Inst{31-28} = op31_28;
Owen Anderson8a83f712011-09-07 21:10:42 +00003547 let Inst{27-25} = 0b110;
3548}
3549
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003550multiclass t2LdStCop<bits<4> op31_28, bit load, bit Dbit, string asm> {
3551 def _OFFSET : T2CI<op31_28,
3552 (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
3553 asm, "\t$cop, $CRd, $addr"> {
3554 bits<13> addr;
3555 bits<4> cop;
3556 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003557 let Inst{24} = 1; // P = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003558 let Inst{23} = addr{8};
3559 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003560 let Inst{21} = 0; // W = 0
Owen Anderson8a83f712011-09-07 21:10:42 +00003561 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003562 let Inst{19-16} = addr{12-9};
3563 let Inst{15-12} = CRd;
3564 let Inst{11-8} = cop;
3565 let Inst{7-0} = addr{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003566 let DecoderMethod = "DecodeCopMemInstruction";
3567 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003568 def _PRE : T2CI<op31_28,
3569 (outs), (ins p_imm:$cop, c_imm:$CRd, addrmode5:$addr),
3570 asm, "\t$cop, $CRd, $addr!"> {
3571 bits<13> addr;
3572 bits<4> cop;
3573 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003574 let Inst{24} = 1; // P = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003575 let Inst{23} = addr{8};
3576 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003577 let Inst{21} = 1; // W = 1
Owen Anderson8a83f712011-09-07 21:10:42 +00003578 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003579 let Inst{19-16} = addr{12-9};
3580 let Inst{15-12} = CRd;
3581 let Inst{11-8} = cop;
3582 let Inst{7-0} = addr{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003583 let DecoderMethod = "DecodeCopMemInstruction";
3584 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003585 def _POST: T2CI<op31_28,
3586 (outs), (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
3587 postidx_imm8s4:$offset),
3588 asm, "\t$cop, $CRd, $addr, $offset"> {
3589 bits<9> offset;
3590 bits<4> addr;
3591 bits<4> cop;
3592 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003593 let Inst{24} = 0; // P = 0
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003594 let Inst{23} = offset{8};
3595 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003596 let Inst{21} = 1; // W = 1
Owen Anderson8a83f712011-09-07 21:10:42 +00003597 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003598 let Inst{19-16} = addr;
3599 let Inst{15-12} = CRd;
3600 let Inst{11-8} = cop;
3601 let Inst{7-0} = offset{7-0};
Owen Anderson8a83f712011-09-07 21:10:42 +00003602 let DecoderMethod = "DecodeCopMemInstruction";
3603 }
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003604 def _OPTION : T2CI<op31_28, (outs),
3605 (ins p_imm:$cop, c_imm:$CRd, addr_offset_none:$addr,
3606 coproc_option_imm:$option),
3607 asm, "\t$cop, $CRd, $addr, $option"> {
3608 bits<8> option;
3609 bits<4> addr;
3610 bits<4> cop;
3611 bits<4> CRd;
Owen Anderson8a83f712011-09-07 21:10:42 +00003612 let Inst{24} = 0; // P = 0
3613 let Inst{23} = 1; // U = 1
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003614 let Inst{22} = Dbit;
Owen Anderson8a83f712011-09-07 21:10:42 +00003615 let Inst{21} = 0; // W = 0
Owen Anderson8a83f712011-09-07 21:10:42 +00003616 let Inst{20} = load;
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003617 let Inst{19-16} = addr;
3618 let Inst{15-12} = CRd;
3619 let Inst{11-8} = cop;
3620 let Inst{7-0} = option;
Owen Anderson8a83f712011-09-07 21:10:42 +00003621 let DecoderMethod = "DecodeCopMemInstruction";
3622 }
3623}
3624
Jim Grosbachc66e7af2011-10-12 20:54:17 +00003625defm t2LDC : t2LdStCop<0b1110, 1, 0, "ldc">;
3626defm t2LDCL : t2LdStCop<0b1110, 1, 1, "ldcl">;
3627defm t2STC : t2LdStCop<0b1110, 0, 0, "stc">;
3628defm t2STCL : t2LdStCop<0b1110, 0, 1, "stcl">;
3629defm t2LDC2 : t2LdStCop<0b1111, 1, 0, "ldc2">;
3630defm t2LDC2L : t2LdStCop<0b1111, 1, 1, "ldc2l">;
3631defm t2STC2 : t2LdStCop<0b1111, 0, 0, "stc2">;
3632defm t2STC2L : t2LdStCop<0b1111, 0, 1, "stc2l">;
Owen Anderson8a83f712011-09-07 21:10:42 +00003633
Johnny Chen23336552010-02-25 18:46:43 +00003634
3635//===----------------------------------------------------------------------===//
3636// Move between special register and ARM core register -- for disassembly only
3637//
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003638// Move to ARM core register from Special Register
James Molloyacad68d2011-09-28 14:21:38 +00003639
3640// A/R class MRS.
3641//
3642// A/R class can only move from CPSR or SPSR.
3643def t2MRS_AR : T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, apsr", []>,
3644 Requires<[IsThumb2,IsARClass]> {
Owen Anderson00a035f2010-11-29 19:29:15 +00003645 bits<4> Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003646 let Inst{31-12} = 0b11110011111011111000;
Jim Grosbach86386922010-12-08 22:10:43 +00003647 let Inst{11-8} = Rd;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003648 let Inst{7-0} = 0b0000;
Owen Anderson00a035f2010-11-29 19:29:15 +00003649}
3650
James Molloyacad68d2011-09-28 14:21:38 +00003651def : t2InstAlias<"mrs${p} $Rd, cpsr", (t2MRS_AR GPR:$Rd, pred:$p)>;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003652
James Molloyacad68d2011-09-28 14:21:38 +00003653def t2MRSsys_AR: T2I<(outs GPR:$Rd), (ins), NoItinerary, "mrs", "\t$Rd, spsr", []>,
3654 Requires<[IsThumb2,IsARClass]> {
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003655 bits<4> Rd;
3656 let Inst{31-12} = 0b11110011111111111000;
3657 let Inst{11-8} = Rd;
3658 let Inst{7-0} = 0b0000;
3659}
Johnny Chen23336552010-02-25 18:46:43 +00003660
James Molloyacad68d2011-09-28 14:21:38 +00003661// M class MRS.
3662//
3663// This MRS has a mask field in bits 7-0 and can take more values than
3664// the A/R class (a full msr_mask).
3665def t2MRS_M : T2I<(outs rGPR:$Rd), (ins msr_mask:$mask), NoItinerary,
3666 "mrs", "\t$Rd, $mask", []>,
3667 Requires<[IsThumb2,IsMClass]> {
3668 bits<4> Rd;
3669 bits<8> mask;
3670 let Inst{31-12} = 0b11110011111011111000;
3671 let Inst{11-8} = Rd;
3672 let Inst{19-16} = 0b1111;
3673 let Inst{7-0} = mask;
3674}
3675
3676
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003677// Move from ARM core register to Special Register
3678//
James Molloyacad68d2011-09-28 14:21:38 +00003679// A/R class MSR.
3680//
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003681// No need to have both system and application versions, the encodings are the
3682// same and the assembly parser has no way to distinguish between them. The mask
3683// operand contains the special register (R Bit) in bit 4 and bits 3-0 contains
3684// the mask with the fields to be accessed in the special register.
James Molloyacad68d2011-09-28 14:21:38 +00003685def t2MSR_AR : T2I<(outs), (ins msr_mask:$mask, rGPR:$Rn),
3686 NoItinerary, "msr", "\t$mask, $Rn", []>,
3687 Requires<[IsThumb2,IsARClass]> {
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003688 bits<5> mask;
Owen Anderson00a035f2010-11-29 19:29:15 +00003689 bits<4> Rn;
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003690 let Inst{31-21} = 0b11110011100;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003691 let Inst{20} = mask{4}; // R Bit
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003692 let Inst{19-16} = Rn;
3693 let Inst{15-12} = 0b1000;
Bruno Cardoso Lopes584bf7b2011-02-18 19:45:59 +00003694 let Inst{11-8} = mask{3-0};
Jim Grosbachbf841cf2011-09-14 20:03:46 +00003695 let Inst{7-0} = 0;
Owen Anderson00a035f2010-11-29 19:29:15 +00003696}
3697
James Molloyacad68d2011-09-28 14:21:38 +00003698// M class MSR.
3699//
3700// Move from ARM core register to Special Register
3701def t2MSR_M : T2I<(outs), (ins msr_mask:$SYSm, rGPR:$Rn),
3702 NoItinerary, "msr", "\t$SYSm, $Rn", []>,
3703 Requires<[IsThumb2,IsMClass]> {
3704 bits<8> SYSm;
3705 bits<4> Rn;
3706 let Inst{31-21} = 0b11110011100;
3707 let Inst{20} = 0b0;
3708 let Inst{19-16} = Rn;
3709 let Inst{15-12} = 0b1000;
3710 let Inst{7-0} = SYSm;
3711}
3712
3713
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003714//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003715// Move between coprocessor and ARM core register
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003716//
3717
Jim Grosbache35c5e02011-07-13 21:35:10 +00003718class t2MovRCopro<bits<4> Op, string opc, bit direction, dag oops, dag iops,
3719 list<dag> pattern>
3720 : T2Cop<Op, oops, iops,
Jim Grosbach0d8dae22011-07-13 21:17:59 +00003721 !strconcat(opc, "\t$cop, $opc1, $Rt, $CRn, $CRm, $opc2"),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003722 pattern> {
3723 let Inst{27-24} = 0b1110;
3724 let Inst{20} = direction;
3725 let Inst{4} = 1;
3726
3727 bits<4> Rt;
3728 bits<4> cop;
3729 bits<3> opc1;
3730 bits<3> opc2;
3731 bits<4> CRm;
3732 bits<4> CRn;
3733
3734 let Inst{15-12} = Rt;
3735 let Inst{11-8} = cop;
3736 let Inst{23-21} = opc1;
3737 let Inst{7-5} = opc2;
3738 let Inst{3-0} = CRm;
3739 let Inst{19-16} = CRn;
3740}
3741
Jim Grosbache35c5e02011-07-13 21:35:10 +00003742class t2MovRRCopro<bits<4> Op, string opc, bit direction,
3743 list<dag> pattern = []>
3744 : T2Cop<Op, (outs),
Jim Grosbachc8ae39e2011-07-14 21:26:42 +00003745 (ins p_imm:$cop, imm0_15:$opc1, GPR:$Rt, GPR:$Rt2, c_imm:$CRm),
Jim Grosbache35c5e02011-07-13 21:35:10 +00003746 !strconcat(opc, "\t$cop, $opc1, $Rt, $Rt2, $CRm"), pattern> {
3747 let Inst{27-24} = 0b1100;
3748 let Inst{23-21} = 0b010;
3749 let Inst{20} = direction;
3750
3751 bits<4> Rt;
3752 bits<4> Rt2;
3753 bits<4> cop;
3754 bits<4> opc1;
3755 bits<4> CRm;
3756
3757 let Inst{15-12} = Rt;
3758 let Inst{19-16} = Rt2;
3759 let Inst{11-8} = cop;
3760 let Inst{7-4} = opc1;
3761 let Inst{3-0} = CRm;
3762}
3763
3764/* from ARM core register to coprocessor */
3765def t2MCR : t2MovRCopro<0b1110, "mcr", 0,
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003766 (outs),
Jim Grosbache540c742011-07-14 21:19:17 +00003767 (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3768 c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003769 [(int_arm_mcr imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3770 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00003771def : t2InstAlias<"mcr $cop, $opc1, $Rt, $CRn, $CRm",
3772 (t2MCR p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3773 c_imm:$CRm, 0)>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003774def t2MCR2 : t2MovRCopro<0b1111, "mcr2", 0,
Jim Grosbache540c742011-07-14 21:19:17 +00003775 (outs), (ins p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3776 c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003777 [(int_arm_mcr2 imm:$cop, imm:$opc1, GPR:$Rt, imm:$CRn,
3778 imm:$CRm, imm:$opc2)]>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00003779def : t2InstAlias<"mcr2 $cop, $opc1, $Rt, $CRn, $CRm",
3780 (t2MCR2 p_imm:$cop, imm0_7:$opc1, GPR:$Rt, c_imm:$CRn,
3781 c_imm:$CRm, 0)>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003782
3783/* from coprocessor to ARM core register */
3784def t2MRC : t2MovRCopro<0b1110, "mrc", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003785 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3786 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00003787def : t2InstAlias<"mrc $cop, $opc1, $Rt, $CRn, $CRm",
3788 (t2MRC GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3789 c_imm:$CRm, 0)>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003790
3791def t2MRC2 : t2MovRCopro<0b1111, "mrc2", 1,
Jim Grosbachccfd9312011-07-19 20:35:35 +00003792 (outs GPR:$Rt), (ins p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3793 c_imm:$CRm, imm0_7:$opc2), []>;
Jim Grosbach213d2e72012-03-16 00:45:58 +00003794def : t2InstAlias<"mrc2 $cop, $opc1, $Rt, $CRn, $CRm",
3795 (t2MRC2 GPR:$Rt, p_imm:$cop, imm0_7:$opc1, c_imm:$CRn,
3796 c_imm:$CRm, 0)>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003797
Jim Grosbache35c5e02011-07-13 21:35:10 +00003798def : T2v6Pat<(int_arm_mrc imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
3799 (t2MRC imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3800
3801def : T2v6Pat<(int_arm_mrc2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2),
Bruno Cardoso Lopes54ad87a2011-05-03 17:29:22 +00003802 (t2MRC2 imm:$cop, imm:$opc1, imm:$CRn, imm:$CRm, imm:$opc2)>;
3803
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003804
Jim Grosbache35c5e02011-07-13 21:35:10 +00003805/* from ARM core register to coprocessor */
3806def t2MCRR : t2MovRRCopro<0b1110, "mcrr", 0,
3807 [(int_arm_mcrr imm:$cop, imm:$opc1, GPR:$Rt, GPR:$Rt2,
3808 imm:$CRm)]>;
3809def t2MCRR2 : t2MovRRCopro<0b1111, "mcrr2", 0,
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003810 [(int_arm_mcrr2 imm:$cop, imm:$opc1, GPR:$Rt,
3811 GPR:$Rt2, imm:$CRm)]>;
Jim Grosbache35c5e02011-07-13 21:35:10 +00003812/* from coprocessor to ARM core register */
3813def t2MRRC : t2MovRRCopro<0b1110, "mrrc", 1>;
3814
3815def t2MRRC2 : t2MovRRCopro<0b1111, "mrrc2", 1>;
Bruno Cardoso Lopes6b3a9992011-01-20 16:58:48 +00003816
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003817//===----------------------------------------------------------------------===//
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003818// Other Coprocessor Instructions.
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003819//
3820
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003821def tCDP : T2Cop<0b1110, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003822 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Jim Grosbach9bb098a2011-07-13 21:14:23 +00003823 "cdp\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
3824 [(int_arm_cdp imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3825 imm:$CRm, imm:$opc2)]> {
3826 let Inst{27-24} = 0b1110;
3827
3828 bits<4> opc1;
3829 bits<4> CRn;
3830 bits<4> CRd;
3831 bits<4> cop;
3832 bits<3> opc2;
3833 bits<4> CRm;
3834
3835 let Inst{3-0} = CRm;
3836 let Inst{4} = 0;
3837 let Inst{7-5} = opc2;
3838 let Inst{11-8} = cop;
3839 let Inst{15-12} = CRd;
3840 let Inst{19-16} = CRn;
3841 let Inst{23-20} = opc1;
3842}
3843
Jim Grosbach1cbb0c12011-07-13 22:06:11 +00003844def t2CDP2 : T2Cop<0b1111, (outs), (ins p_imm:$cop, imm0_15:$opc1,
Jim Grosbach83ab0702011-07-13 22:01:08 +00003845 c_imm:$CRd, c_imm:$CRn, c_imm:$CRm, imm0_7:$opc2),
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003846 "cdp2\t$cop, $opc1, $CRd, $CRn, $CRm, $opc2",
Bruno Cardoso Lopes0a69ba32011-05-03 17:29:29 +00003847 [(int_arm_cdp2 imm:$cop, imm:$opc1, imm:$CRd, imm:$CRn,
3848 imm:$CRm, imm:$opc2)]> {
Bruno Cardoso Lopes8dd37f72011-01-20 18:32:09 +00003849 let Inst{27-24} = 0b1110;
3850
3851 bits<4> opc1;
3852 bits<4> CRn;
3853 bits<4> CRd;
3854 bits<4> cop;
3855 bits<3> opc2;
3856 bits<4> CRm;
3857
3858 let Inst{3-0} = CRm;
3859 let Inst{4} = 0;
3860 let Inst{7-5} = opc2;
3861 let Inst{11-8} = cop;
3862 let Inst{15-12} = CRd;
3863 let Inst{19-16} = CRn;
3864 let Inst{23-20} = opc1;
3865}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003866
3867
3868
3869//===----------------------------------------------------------------------===//
3870// Non-Instruction Patterns
3871//
3872
3873// SXT/UXT with no rotate
Jim Grosbach70327412011-07-27 17:48:13 +00003874let AddedComplexity = 16 in {
3875def : T2Pat<(and rGPR:$Rm, 0x000000FF), (t2UXTB rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003876 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003877def : T2Pat<(and rGPR:$Rm, 0x0000FFFF), (t2UXTH rGPR:$Rm, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003878 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003879def : T2Pat<(and rGPR:$Rm, 0x00FF00FF), (t2UXTB16 rGPR:$Rm, 0)>,
3880 Requires<[HasT2ExtractPack, IsThumb2]>;
3881def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0x00FF)),
3882 (t2UXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3883 Requires<[HasT2ExtractPack, IsThumb2]>;
3884def : T2Pat<(add rGPR:$Rn, (and rGPR:$Rm, 0xFFFF)),
3885 (t2UXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3886 Requires<[HasT2ExtractPack, IsThumb2]>;
3887}
Jim Grosbachc5a8c862011-07-27 16:47:19 +00003888
Jim Grosbach70327412011-07-27 17:48:13 +00003889def : T2Pat<(sext_inreg rGPR:$Src, i8), (t2SXTB rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003890 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003891def : T2Pat<(sext_inreg rGPR:$Src, i16), (t2SXTH rGPR:$Src, 0)>,
Eli Friedman2cb1dfa2011-08-08 19:49:37 +00003892 Requires<[IsThumb2]>;
Jim Grosbach70327412011-07-27 17:48:13 +00003893def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i8)),
3894 (t2SXTAB rGPR:$Rn, rGPR:$Rm, 0)>,
3895 Requires<[HasT2ExtractPack, IsThumb2]>;
3896def : T2Pat<(add rGPR:$Rn, (sext_inreg rGPR:$Rm, i16)),
3897 (t2SXTAH rGPR:$Rn, rGPR:$Rm, 0)>,
3898 Requires<[HasT2ExtractPack, IsThumb2]>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003899
3900// Atomic load/store patterns
3901def : T2Pat<(atomic_load_8 t2addrmode_imm12:$addr),
3902 (t2LDRBi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003903def : T2Pat<(atomic_load_8 t2addrmode_negimm8:$addr),
3904 (t2LDRBi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003905def : T2Pat<(atomic_load_8 t2addrmode_so_reg:$addr),
3906 (t2LDRBs t2addrmode_so_reg:$addr)>;
3907def : T2Pat<(atomic_load_16 t2addrmode_imm12:$addr),
3908 (t2LDRHi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003909def : T2Pat<(atomic_load_16 t2addrmode_negimm8:$addr),
3910 (t2LDRHi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003911def : T2Pat<(atomic_load_16 t2addrmode_so_reg:$addr),
3912 (t2LDRHs t2addrmode_so_reg:$addr)>;
3913def : T2Pat<(atomic_load_32 t2addrmode_imm12:$addr),
3914 (t2LDRi12 t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003915def : T2Pat<(atomic_load_32 t2addrmode_negimm8:$addr),
3916 (t2LDRi8 t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003917def : T2Pat<(atomic_load_32 t2addrmode_so_reg:$addr),
3918 (t2LDRs t2addrmode_so_reg:$addr)>;
3919def : T2Pat<(atomic_store_8 t2addrmode_imm12:$addr, GPR:$val),
3920 (t2STRBi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003921def : T2Pat<(atomic_store_8 t2addrmode_negimm8:$addr, GPR:$val),
3922 (t2STRBi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003923def : T2Pat<(atomic_store_8 t2addrmode_so_reg:$addr, GPR:$val),
3924 (t2STRBs GPR:$val, t2addrmode_so_reg:$addr)>;
3925def : T2Pat<(atomic_store_16 t2addrmode_imm12:$addr, GPR:$val),
3926 (t2STRHi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003927def : T2Pat<(atomic_store_16 t2addrmode_negimm8:$addr, GPR:$val),
3928 (t2STRHi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003929def : T2Pat<(atomic_store_16 t2addrmode_so_reg:$addr, GPR:$val),
3930 (t2STRHs GPR:$val, t2addrmode_so_reg:$addr)>;
3931def : T2Pat<(atomic_store_32 t2addrmode_imm12:$addr, GPR:$val),
3932 (t2STRi12 GPR:$val, t2addrmode_imm12:$addr)>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00003933def : T2Pat<(atomic_store_32 t2addrmode_negimm8:$addr, GPR:$val),
3934 (t2STRi8 GPR:$val, t2addrmode_negimm8:$addr)>;
Eli Friedman069e2ed2011-08-26 02:59:24 +00003935def : T2Pat<(atomic_store_32 t2addrmode_so_reg:$addr, GPR:$val),
3936 (t2STRs GPR:$val, t2addrmode_so_reg:$addr)>;
Jim Grosbach72335d52011-08-31 18:23:08 +00003937
3938
3939//===----------------------------------------------------------------------===//
3940// Assembler aliases
3941//
3942
3943// Aliases for ADC without the ".w" optional width specifier.
3944def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $Rm",
3945 (t2ADCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3946def : t2InstAlias<"adc${s}${p} $Rd, $Rn, $ShiftedRm",
3947 (t2ADCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3948 pred:$p, cc_out:$s)>;
3949
3950// Aliases for SBC without the ".w" optional width specifier.
3951def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $Rm",
3952 (t2SBCrr rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3953def : t2InstAlias<"sbc${s}${p} $Rd, $Rn, $ShiftedRm",
3954 (t2SBCrs rGPR:$Rd, rGPR:$Rn, t2_so_reg:$ShiftedRm,
3955 pred:$p, cc_out:$s)>;
3956
Jim Grosbachf0851e52011-09-02 18:14:46 +00003957// Aliases for ADD without the ".w" optional width specifier.
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003958def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003959 (t2ADDri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbach20ed2e72011-09-01 00:28:52 +00003960def : t2InstAlias<"add${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003961 (t2ADDri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
Jim Grosbachf0851e52011-09-02 18:14:46 +00003962def : t2InstAlias<"add${s}${p} $Rd, $Rn, $Rm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003963 (t2ADDrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbachf0851e52011-09-02 18:14:46 +00003964def : t2InstAlias<"add${s}${p} $Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003965 (t2ADDrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
Jim Grosbachf0851e52011-09-02 18:14:46 +00003966 pred:$p, cc_out:$s)>;
Jim Grosbach5d0492c2011-10-28 16:57:07 +00003967// ... and with the destination and source register combined.
3968def : t2InstAlias<"add${s}${p} $Rdn, $imm",
3969 (t2ADDri GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3970def : t2InstAlias<"add${p} $Rdn, $imm",
3971 (t2ADDri12 GPRnopc:$Rdn, GPRnopc:$Rdn, imm0_4095:$imm, pred:$p)>;
3972def : t2InstAlias<"add${s}${p} $Rdn, $Rm",
3973 (t2ADDrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3974def : t2InstAlias<"add${s}${p} $Rdn, $ShiftedRm",
3975 (t2ADDrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm,
3976 pred:$p, cc_out:$s)>;
Jim Grosbachef88a922011-09-06 21:44:58 +00003977
Jim Grosbachf67e8552011-09-16 22:58:42 +00003978// Aliases for SUB without the ".w" optional width specifier.
3979def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003980 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003981def : t2InstAlias<"sub${p} $Rd, $Rn, $imm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003982 (t2SUBri12 GPRnopc:$Rd, GPR:$Rn, imm0_4095:$imm, pred:$p)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003983def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $Rm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003984 (t2SUBrr GPRnopc:$Rd, GPRnopc:$Rn, rGPR:$Rm, pred:$p, cc_out:$s)>;
Jim Grosbachf67e8552011-09-16 22:58:42 +00003985def : t2InstAlias<"sub${s}${p} $Rd, $Rn, $ShiftedRm",
Jim Grosbachb95ed6e2011-10-03 20:51:59 +00003986 (t2SUBrs GPRnopc:$Rd, GPRnopc:$Rn, t2_so_reg:$ShiftedRm,
Jim Grosbachf67e8552011-09-16 22:58:42 +00003987 pred:$p, cc_out:$s)>;
Jim Grosbach5d0492c2011-10-28 16:57:07 +00003988// ... and with the destination and source register combined.
3989def : t2InstAlias<"sub${s}${p} $Rdn, $imm",
3990 (t2SUBri GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
3991def : t2InstAlias<"sub${p} $Rdn, $imm",
3992 (t2SUBri12 GPRnopc:$Rdn, GPRnopc:$Rdn, imm0_4095:$imm, pred:$p)>;
3993def : t2InstAlias<"sub${s}${p} $Rdn, $Rm",
3994 (t2SUBrr GPRnopc:$Rdn, GPRnopc:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
3995def : t2InstAlias<"sub${s}${p} $Rdn, $ShiftedRm",
3996 (t2SUBrs GPRnopc:$Rdn, GPRnopc:$Rdn, t2_so_reg:$ShiftedRm,
3997 pred:$p, cc_out:$s)>;
3998
Jim Grosbachf67e8552011-09-16 22:58:42 +00003999
Jim Grosbachef88a922011-09-06 21:44:58 +00004000// Alias for compares without the ".w" optional width specifier.
4001def : t2InstAlias<"cmn${p} $Rn, $Rm",
4002 (t2CMNzrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
4003def : t2InstAlias<"teq${p} $Rn, $Rm",
4004 (t2TEQrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
4005def : t2InstAlias<"tst${p} $Rn, $Rm",
4006 (t2TSTrr GPRnopc:$Rn, rGPR:$Rm, pred:$p)>;
4007
Jim Grosbach06c1a512011-09-06 22:14:58 +00004008// Memory barriers
4009def : InstAlias<"dmb", (t2DMB 0xf)>, Requires<[IsThumb2, HasDB]>;
4010def : InstAlias<"dsb", (t2DSB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbachaa833e52011-09-06 22:53:27 +00004011def : InstAlias<"isb", (t2ISB 0xf)>, Requires<[IsThumb2, HasDB]>;
Jim Grosbacha8307dd2011-09-07 20:58:57 +00004012
Jim Grosbach0811fe12011-09-09 19:42:40 +00004013// Alias for LDR, LDRB, LDRH, LDRSB, and LDRSH without the ".w" optional
4014// width specifier.
Jim Grosbach8bb5a862011-09-07 21:41:25 +00004015def : t2InstAlias<"ldr${p} $Rt, $addr",
4016 (t2LDRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4017def : t2InstAlias<"ldrb${p} $Rt, $addr",
4018 (t2LDRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4019def : t2InstAlias<"ldrh${p} $Rt, $addr",
4020 (t2LDRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00004021def : t2InstAlias<"ldrsb${p} $Rt, $addr",
4022 (t2LDRSBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4023def : t2InstAlias<"ldrsh${p} $Rt, $addr",
4024 (t2LDRSHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4025
Jim Grosbachab899c12011-09-07 23:10:15 +00004026def : t2InstAlias<"ldr${p} $Rt, $addr",
4027 (t2LDRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4028def : t2InstAlias<"ldrb${p} $Rt, $addr",
4029 (t2LDRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4030def : t2InstAlias<"ldrh${p} $Rt, $addr",
4031 (t2LDRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach0811fe12011-09-09 19:42:40 +00004032def : t2InstAlias<"ldrsb${p} $Rt, $addr",
4033 (t2LDRSBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4034def : t2InstAlias<"ldrsh${p} $Rt, $addr",
4035 (t2LDRSHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbachd32872f2011-09-14 21:24:41 +00004036
Jim Grosbacha5813282011-10-26 22:22:01 +00004037def : t2InstAlias<"ldr${p} $Rt, $addr",
4038 (t2LDRpci GPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4039def : t2InstAlias<"ldrb${p} $Rt, $addr",
4040 (t2LDRBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4041def : t2InstAlias<"ldrh${p} $Rt, $addr",
4042 (t2LDRHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4043def : t2InstAlias<"ldrsb${p} $Rt, $addr",
4044 (t2LDRSBpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4045def : t2InstAlias<"ldrsh${p} $Rt, $addr",
4046 (t2LDRSHpci rGPR:$Rt, t2ldrlabel:$addr, pred:$p)>;
4047
Jim Grosbach036a67d2011-10-27 17:16:55 +00004048// Alias for MVN with(out) the ".w" optional width specifier.
4049def : t2InstAlias<"mvn${s}${p}.w $Rd, $imm",
4050 (t2MVNi rGPR:$Rd, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
Jim Grosbachd32872f2011-09-14 21:24:41 +00004051def : t2InstAlias<"mvn${s}${p} $Rd, $Rm",
4052 (t2MVNr rGPR:$Rd, rGPR:$Rm, pred:$p, cc_out:$s)>;
4053def : t2InstAlias<"mvn${s}${p} $Rd, $ShiftedRm",
4054 (t2MVNs rGPR:$Rd, t2_so_reg:$ShiftedRm, pred:$p, cc_out:$s)>;
Jim Grosbach0b692472011-09-14 23:16:41 +00004055
4056// PKHBT/PKHTB with default shift amount. PKHTB is equivalent to PKHBT when the
4057// shift amount is zero (i.e., unspecified).
4058def : InstAlias<"pkhbt${p} $Rd, $Rn, $Rm",
4059 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
4060 Requires<[HasT2ExtractPack, IsThumb2]>;
4061def : InstAlias<"pkhtb${p} $Rd, $Rn, $Rm",
4062 (t2PKHBT rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>,
4063 Requires<[HasT2ExtractPack, IsThumb2]>;
4064
Jim Grosbach57b21e42011-09-15 15:55:04 +00004065// PUSH/POP aliases for STM/LDM
4066def : t2InstAlias<"push${p}.w $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
4067def : t2InstAlias<"push${p} $regs", (t2STMDB_UPD SP, pred:$p, reglist:$regs)>;
4068def : t2InstAlias<"pop${p}.w $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
4069def : t2InstAlias<"pop${p} $regs", (t2LDMIA_UPD SP, pred:$p, reglist:$regs)>;
4070
Jim Grosbach8524bca2011-12-07 18:32:28 +00004071// STMIA/STMIA_UPD aliases w/o the optional .w suffix
4072def : t2InstAlias<"stm${p} $Rn, $regs",
4073 (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
4074def : t2InstAlias<"stm${p} $Rn!, $regs",
4075 (t2STMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
4076
4077// LDMIA/LDMIA_UPD aliases w/o the optional .w suffix
4078def : t2InstAlias<"ldm${p} $Rn, $regs",
4079 (t2LDMIA GPR:$Rn, pred:$p, reglist:$regs)>;
4080def : t2InstAlias<"ldm${p} $Rn!, $regs",
4081 (t2LDMIA_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
4082
Jim Grosbach3c5d6e42011-11-09 23:44:23 +00004083// STMDB/STMDB_UPD aliases w/ the optional .w suffix
4084def : t2InstAlias<"stmdb${p}.w $Rn, $regs",
4085 (t2STMDB GPR:$Rn, pred:$p, reglist:$regs)>;
4086def : t2InstAlias<"stmdb${p}.w $Rn!, $regs",
4087 (t2STMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
4088
Jim Grosbach88484c02011-10-27 17:33:59 +00004089// LDMDB/LDMDB_UPD aliases w/ the optional .w suffix
4090def : t2InstAlias<"ldmdb${p}.w $Rn, $regs",
4091 (t2LDMDB GPR:$Rn, pred:$p, reglist:$regs)>;
4092def : t2InstAlias<"ldmdb${p}.w $Rn!, $regs",
4093 (t2LDMDB_UPD GPR:$Rn, pred:$p, reglist:$regs)>;
4094
Jim Grosbach689b86e2011-09-15 19:46:13 +00004095// Alias for REV/REV16/REVSH without the ".w" optional width specifier.
Jim Grosbach1b69a122011-09-15 18:13:30 +00004096def : t2InstAlias<"rev${p} $Rd, $Rm", (t2REV rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach689b86e2011-09-15 19:46:13 +00004097def : t2InstAlias<"rev16${p} $Rd, $Rm", (t2REV16 rGPR:$Rd, rGPR:$Rm, pred:$p)>;
4098def : t2InstAlias<"revsh${p} $Rd, $Rm", (t2REVSH rGPR:$Rd, rGPR:$Rm, pred:$p)>;
Jim Grosbach191d33f2011-09-15 20:54:14 +00004099
4100
4101// Alias for RSB without the ".w" optional width specifier, and with optional
4102// implied destination register.
4103def : t2InstAlias<"rsb${s}${p} $Rd, $Rn, $imm",
4104 (t2RSBri rGPR:$Rd, rGPR:$Rn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4105def : t2InstAlias<"rsb${s}${p} $Rdn, $imm",
4106 (t2RSBri rGPR:$Rdn, rGPR:$Rdn, t2_so_imm:$imm, pred:$p, cc_out:$s)>;
4107def : t2InstAlias<"rsb${s}${p} $Rdn, $Rm",
4108 (t2RSBrr rGPR:$Rdn, rGPR:$Rdn, rGPR:$Rm, pred:$p, cc_out:$s)>;
4109def : t2InstAlias<"rsb${s}${p} $Rdn, $ShiftedRm",
4110 (t2RSBrs rGPR:$Rdn, rGPR:$Rdn, t2_so_reg:$ShiftedRm, pred:$p,
4111 cc_out:$s)>;
Jim Grosbachb105b992011-09-16 18:32:30 +00004112
4113// SSAT/USAT optional shift operand.
4114def : t2InstAlias<"ssat${p} $Rd, $sat_imm, $Rn",
4115 (t2SSAT rGPR:$Rd, imm1_32:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
4116def : t2InstAlias<"usat${p} $Rd, $sat_imm, $Rn",
4117 (t2USAT rGPR:$Rd, imm0_31:$sat_imm, rGPR:$Rn, 0, pred:$p)>;
4118
Jim Grosbach8213c962011-09-16 20:50:13 +00004119// STM w/o the .w suffix.
4120def : t2InstAlias<"stm${p} $Rn, $regs",
4121 (t2STMIA GPR:$Rn, pred:$p, reglist:$regs)>;
Jim Grosbach642caea2011-09-16 21:06:12 +00004122
4123// Alias for STR, STRB, and STRH without the ".w" optional
4124// width specifier.
4125def : t2InstAlias<"str${p} $Rt, $addr",
4126 (t2STRi12 GPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4127def : t2InstAlias<"strb${p} $Rt, $addr",
4128 (t2STRBi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4129def : t2InstAlias<"strh${p} $Rt, $addr",
4130 (t2STRHi12 rGPR:$Rt, t2addrmode_imm12:$addr, pred:$p)>;
4131
4132def : t2InstAlias<"str${p} $Rt, $addr",
4133 (t2STRs GPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4134def : t2InstAlias<"strb${p} $Rt, $addr",
4135 (t2STRBs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
4136def : t2InstAlias<"strh${p} $Rt, $addr",
4137 (t2STRHs rGPR:$Rt, t2addrmode_so_reg:$addr, pred:$p)>;
Jim Grosbach8a8d28b2011-09-19 17:56:37 +00004138
4139// Extend instruction optional rotate operand.
4140def : t2InstAlias<"sxtab${p} $Rd, $Rn, $Rm",
4141 (t2SXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4142def : t2InstAlias<"sxtah${p} $Rd, $Rn, $Rm",
4143 (t2SXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4144def : t2InstAlias<"sxtab16${p} $Rd, $Rn, $Rm",
4145 (t2SXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004146
Jim Grosbach326efe52011-09-19 20:29:33 +00004147def : t2InstAlias<"sxtb${p} $Rd, $Rm",
4148 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4149def : t2InstAlias<"sxtb16${p} $Rd, $Rm",
4150 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4151def : t2InstAlias<"sxth${p} $Rd, $Rm",
4152 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004153def : t2InstAlias<"sxtb${p}.w $Rd, $Rm",
4154 (t2SXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4155def : t2InstAlias<"sxth${p}.w $Rd, $Rm",
4156 (t2SXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
Jim Grosbach326efe52011-09-19 20:29:33 +00004157
Jim Grosbach50f1c372011-09-20 00:46:54 +00004158def : t2InstAlias<"uxtab${p} $Rd, $Rn, $Rm",
4159 (t2UXTAB rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4160def : t2InstAlias<"uxtah${p} $Rd, $Rn, $Rm",
4161 (t2UXTAH rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4162def : t2InstAlias<"uxtab16${p} $Rd, $Rn, $Rm",
4163 (t2UXTAB16 rGPR:$Rd, rGPR:$Rn, rGPR:$Rm, 0, pred:$p)>;
4164def : t2InstAlias<"uxtb${p} $Rd, $Rm",
4165 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4166def : t2InstAlias<"uxtb16${p} $Rd, $Rm",
4167 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4168def : t2InstAlias<"uxth${p} $Rd, $Rm",
4169 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4170
Jim Grosbach25ddc2b2011-09-27 22:18:54 +00004171def : t2InstAlias<"uxtb${p}.w $Rd, $Rm",
4172 (t2UXTB rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4173def : t2InstAlias<"uxth${p}.w $Rd, $Rm",
4174 (t2UXTH rGPR:$Rd, rGPR:$Rm, 0, pred:$p)>;
4175
Jim Grosbach326efe52011-09-19 20:29:33 +00004176// Extend instruction w/o the ".w" optional width specifier.
Jim Grosbach50f1c372011-09-20 00:46:54 +00004177def : t2InstAlias<"uxtb${p} $Rd, $Rm$rot",
4178 (t2UXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4179def : t2InstAlias<"uxtb16${p} $Rd, $Rm$rot",
4180 (t2UXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4181def : t2InstAlias<"uxth${p} $Rd, $Rm$rot",
4182 (t2UXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4183
Jim Grosbach326efe52011-09-19 20:29:33 +00004184def : t2InstAlias<"sxtb${p} $Rd, $Rm$rot",
4185 (t2SXTB rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4186def : t2InstAlias<"sxtb16${p} $Rd, $Rm$rot",
4187 (t2SXTB16 rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
4188def : t2InstAlias<"sxth${p} $Rd, $Rm$rot",
4189 (t2SXTH rGPR:$Rd, rGPR:$Rm, rot_imm:$rot, pred:$p)>;
Jim Grosbach89a63372011-10-28 22:36:30 +00004190
4191
4192// "mov Rd, t2_so_imm_not" can be handled via "mvn" in assembly, just like
4193// for isel.
4194def : t2InstAlias<"mov${p} $Rd, $imm",
4195 (t2MVNi rGPR:$Rd, t2_so_imm_not:$imm, pred:$p, zero_reg)>;
Jim Grosbach46777082011-12-14 17:56:51 +00004196def : t2InstAlias<"mvn${p} $Rd, $imm",
4197 (t2MOVi rGPR:$Rd, t2_so_imm_not:$imm, pred:$p, zero_reg)>;
Jim Grosbach840bf7e2011-12-09 22:02:17 +00004198// Same for AND <--> BIC
4199def : t2InstAlias<"bic${s}${p} $Rd, $Rn, $imm",
4200 (t2ANDri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
4201 pred:$p, cc_out:$s)>;
4202def : t2InstAlias<"bic${s}${p} $Rdn, $imm",
4203 (t2ANDri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
4204 pred:$p, cc_out:$s)>;
4205def : t2InstAlias<"and${s}${p} $Rd, $Rn, $imm",
4206 (t2BICri rGPR:$Rd, rGPR:$Rn, so_imm_not:$imm,
4207 pred:$p, cc_out:$s)>;
4208def : t2InstAlias<"and${s}${p} $Rdn, $imm",
4209 (t2BICri rGPR:$Rdn, rGPR:$Rdn, so_imm_not:$imm,
4210 pred:$p, cc_out:$s)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00004211// Likewise, "add Rd, t2_so_imm_neg" -> sub
Jim Grosbach3bc8a3d2011-12-08 00:31:07 +00004212def : t2InstAlias<"add${s}${p} $Rd, $Rn, $imm",
4213 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rn, t2_so_imm_neg:$imm,
4214 pred:$p, cc_out:$s)>;
4215def : t2InstAlias<"add${s}${p} $Rd, $imm",
4216 (t2SUBri GPRnopc:$Rd, GPRnopc:$Rd, t2_so_imm_neg:$imm,
4217 pred:$p, cc_out:$s)>;
Jim Grosbach8d11c632011-12-14 17:30:24 +00004218// Same for CMP <--> CMN via t2_so_imm_neg
4219def : t2InstAlias<"cmp${p} $Rd, $imm",
4220 (t2CMNzri rGPR:$Rd, t2_so_imm_neg:$imm, pred:$p)>;
4221def : t2InstAlias<"cmn${p} $Rd, $imm",
4222 (t2CMPri rGPR:$Rd, t2_so_imm_neg:$imm, pred:$p)>;
Jim Grosbach7f1ec952011-11-15 19:55:16 +00004223
4224
4225// Wide 'mul' encoding can be specified with only two operands.
4226def : t2InstAlias<"mul${p} $Rn, $Rm",
Jim Grosbachcf9814d2011-12-06 05:03:45 +00004227 (t2MUL rGPR:$Rn, rGPR:$Rm, rGPR:$Rn, pred:$p)>;
Jim Grosbache91e7bc2011-12-13 20:23:22 +00004228
4229// "neg" is and alias for "rsb rd, rn, #0"
4230def : t2InstAlias<"neg${s}${p} $Rd, $Rm",
4231 (t2RSBri rGPR:$Rd, rGPR:$Rm, 0, pred:$p, cc_out:$s)>;
Jim Grosbach863d2af2011-12-13 22:45:11 +00004232
4233// MOV so_reg assembler pseudos. InstAlias isn't expressive enough for
4234// these, unfortunately.
4235def t2MOVsi: t2AsmPseudo<"mov${p} $Rd, $shift",
4236 (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>;
4237def t2MOVSsi: t2AsmPseudo<"movs${p} $Rd, $shift",
4238 (ins rGPR:$Rd, t2_so_reg:$shift, pred:$p)>;
Jim Grosbachb6744db2011-12-15 23:52:17 +00004239
Jim Grosbach2cc5cda2011-12-21 20:54:00 +00004240def t2MOVsr: t2AsmPseudo<"mov${p} $Rd, $shift",
4241 (ins rGPR:$Rd, so_reg_reg:$shift, pred:$p)>;
4242def t2MOVSsr: t2AsmPseudo<"movs${p} $Rd, $shift",
4243 (ins rGPR:$Rd, so_reg_reg:$shift, pred:$p)>;
4244
Jim Grosbachb6744db2011-12-15 23:52:17 +00004245// ADR w/o the .w suffix
4246def : t2InstAlias<"adr${p} $Rd, $addr",
4247 (t2ADR rGPR:$Rd, t2adrlabel:$addr, pred:$p)>;
Jim Grosbach0b4c6732012-01-18 22:46:46 +00004248
4249// LDR(literal) w/ alternate [pc, #imm] syntax.
4250def t2LDRpcrel : t2AsmPseudo<"ldr${p} $Rt, $addr",
4251 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4252def t2LDRBpcrel : t2AsmPseudo<"ldrb${p} $Rt, $addr",
4253 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4254def t2LDRHpcrel : t2AsmPseudo<"ldrh${p} $Rt, $addr",
4255 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4256def t2LDRSBpcrel : t2AsmPseudo<"ldrsb${p} $Rt, $addr",
4257 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4258def t2LDRSHpcrel : t2AsmPseudo<"ldrsh${p} $Rt, $addr",
4259 (ins GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4260 // Version w/ the .w suffix.
4261def : t2InstAlias<"ldr${p}.w $Rt, $addr",
4262 (t2LDRpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4263def : t2InstAlias<"ldrb${p}.w $Rt, $addr",
4264 (t2LDRBpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4265def : t2InstAlias<"ldrh${p}.w $Rt, $addr",
4266 (t2LDRHpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4267def : t2InstAlias<"ldrsb${p}.w $Rt, $addr",
4268 (t2LDRSBpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
4269def : t2InstAlias<"ldrsh${p}.w $Rt, $addr",
4270 (t2LDRSHpcrel GPRnopc:$Rt, t2ldr_pcrel_imm12:$addr, pred:$p)>;
Jim Grosbach12a88632012-01-21 00:07:56 +00004271
4272def : t2InstAlias<"add${p} $Rd, pc, $imm",
4273 (t2ADR rGPR:$Rd, imm0_4095:$imm, pred:$p)>;