blob: 5095e087aa15c052abdacc21fc4c2d17bcf09a8d [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
18#define DEBUG_TYPE "liveintervals"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Misha Brukman08a6c762004-09-03 18:25:53 +000020#include "VirtRegMap.h"
Chris Lattner015959e2004-05-01 21:24:39 +000021#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000022#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000023#include "llvm/CodeGen/LiveVariables.h"
24#include "llvm/CodeGen/MachineFrameInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000025#include "llvm/CodeGen/MachineInstr.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000026#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Cheng22f07ff2007-12-11 02:09:15 +000027#include "llvm/CodeGen/MachineLoopInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000028#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000029#include "llvm/CodeGen/Passes.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000030#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000031#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000032#include "llvm/Target/TargetInstrInfo.h"
33#include "llvm/Target/TargetMachine.h"
Owen Anderson95dad832008-10-07 20:22:28 +000034#include "llvm/Target/TargetOptions.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000035#include "llvm/Support/CommandLine.h"
36#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000037#include "llvm/Support/ErrorHandling.h"
38#include "llvm/Support/raw_ostream.h"
Evan Cheng2578ba22009-07-01 01:59:31 +000039#include "llvm/ADT/DepthFirstIterator.h"
40#include "llvm/ADT/SmallSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000041#include "llvm/ADT/Statistic.h"
42#include "llvm/ADT/STLExtras.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000043#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000044#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000045#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000046using namespace llvm;
47
Dan Gohman844731a2008-05-13 00:00:25 +000048// Hidden options for help debugging.
49static cl::opt<bool> DisableReMat("disable-rematerialization",
50 cl::init(false), cl::Hidden);
Evan Cheng81a03822007-11-17 00:40:40 +000051
Dan Gohman844731a2008-05-13 00:00:25 +000052static cl::opt<bool> SplitAtBB("split-intervals-at-bb",
53 cl::init(true), cl::Hidden);
54static cl::opt<int> SplitLimit("split-limit",
55 cl::init(-1), cl::Hidden);
Evan Chengbc165e42007-08-16 07:24:22 +000056
Dan Gohman4c8f8702008-07-25 15:08:37 +000057static cl::opt<bool> EnableAggressiveRemat("aggressive-remat", cl::Hidden);
58
Owen Andersonae339ba2008-08-19 00:17:30 +000059static cl::opt<bool> EnableFastSpilling("fast-spill",
60 cl::init(false), cl::Hidden);
61
Chris Lattnercd3245a2006-12-19 22:41:21 +000062STATISTIC(numIntervals, "Number of original intervals");
Evan Cheng0cbb1162007-11-29 01:06:25 +000063STATISTIC(numFolds , "Number of loads/stores folded into instructions");
64STATISTIC(numSplits , "Number of intervals split");
Chris Lattnercd3245a2006-12-19 22:41:21 +000065
Devang Patel19974732007-05-03 01:11:54 +000066char LiveIntervals::ID = 0;
Dan Gohman844731a2008-05-13 00:00:25 +000067static RegisterPass<LiveIntervals> X("liveintervals", "Live Interval Analysis");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000068
Chris Lattnerf7da2c72006-08-24 22:43:55 +000069void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000070 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000071 AU.addRequired<AliasAnalysis>();
72 AU.addPreserved<AliasAnalysis>();
David Greene25133302007-06-08 17:18:56 +000073 AU.addPreserved<LiveVariables>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000074 AU.addRequired<LiveVariables>();
Bill Wendling67d65bb2008-01-04 20:54:55 +000075 AU.addPreservedID(MachineLoopInfoID);
76 AU.addPreservedID(MachineDominatorsID);
Owen Anderson95dad832008-10-07 20:22:28 +000077
78 if (!StrongPHIElim) {
79 AU.addPreservedID(PHIEliminationID);
80 AU.addRequiredID(PHIEliminationID);
81 }
82
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000083 AU.addRequiredID(TwoAddressInstructionPassID);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000084 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000085}
86
Chris Lattnerf7da2c72006-08-24 22:43:55 +000087void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000088 // Free the live intervals themselves.
Owen Anderson20e28392008-08-13 22:08:30 +000089 for (DenseMap<unsigned, LiveInterval*>::iterator I = r2iMap_.begin(),
Owen Anderson03857b22008-08-13 21:49:13 +000090 E = r2iMap_.end(); I != E; ++I)
91 delete I->second;
92
Evan Cheng3f32d652008-06-04 09:18:41 +000093 MBB2IdxMap.clear();
Evan Cheng4ca980e2007-10-17 02:10:22 +000094 Idx2MBBMap.clear();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000095 mi2iMap_.clear();
96 i2miMap_.clear();
97 r2iMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000098 terminatorGaps.clear();
99
Evan Chengdd199d22007-09-06 01:07:24 +0000100 // Release VNInfo memroy regions after all VNInfo objects are dtor'd.
101 VNInfoAllocator.Reset();
Evan Cheng1ed99222008-07-19 00:37:25 +0000102 while (!ClonedMIs.empty()) {
103 MachineInstr *MI = ClonedMIs.back();
104 ClonedMIs.pop_back();
105 mf_->DeleteMachineInstr(MI);
106 }
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000107}
108
Evan Cheng6ade93b2009-08-05 03:53:14 +0000109static bool CanTurnIntoImplicitDef(MachineInstr *MI, unsigned Reg,
110 const TargetInstrInfo *tii_) {
111 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
112 if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
113 Reg == SrcReg)
114 return true;
115
116 if ((MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
117 MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG) &&
118 MI->getOperand(2).getReg() == Reg)
119 return true;
120 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG &&
121 MI->getOperand(1).getReg() == Reg)
122 return true;
123 return false;
124}
125
Evan Cheng2578ba22009-07-01 01:59:31 +0000126/// processImplicitDefs - Process IMPLICIT_DEF instructions and make sure
127/// there is one implicit_def for each use. Add isUndef marker to
128/// implicit_def defs and their uses.
129void LiveIntervals::processImplicitDefs() {
130 SmallSet<unsigned, 8> ImpDefRegs;
131 SmallVector<MachineInstr*, 8> ImpDefMIs;
132 MachineBasicBlock *Entry = mf_->begin();
133 SmallPtrSet<MachineBasicBlock*,16> Visited;
134 for (df_ext_iterator<MachineBasicBlock*, SmallPtrSet<MachineBasicBlock*,16> >
135 DFI = df_ext_begin(Entry, Visited), E = df_ext_end(Entry, Visited);
136 DFI != E; ++DFI) {
137 MachineBasicBlock *MBB = *DFI;
138 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
139 I != E; ) {
140 MachineInstr *MI = &*I;
141 ++I;
142 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
143 unsigned Reg = MI->getOperand(0).getReg();
Evan Cheng2578ba22009-07-01 01:59:31 +0000144 ImpDefRegs.insert(Reg);
145 ImpDefMIs.push_back(MI);
146 continue;
147 }
Evan Cheng459a7c62009-07-01 08:19:36 +0000148
149 bool ChangedToImpDef = false;
150 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
Evan Cheng2578ba22009-07-01 01:59:31 +0000151 MachineOperand& MO = MI->getOperand(i);
Evan Cheng6ade93b2009-08-05 03:53:14 +0000152 if (!MO.isReg() || !MO.isUse() || MO.isUndef())
Evan Cheng2578ba22009-07-01 01:59:31 +0000153 continue;
154 unsigned Reg = MO.getReg();
155 if (!Reg)
156 continue;
157 if (!ImpDefRegs.count(Reg))
158 continue;
Evan Cheng459a7c62009-07-01 08:19:36 +0000159 // Use is a copy, just turn it into an implicit_def.
Evan Cheng6ade93b2009-08-05 03:53:14 +0000160 if (CanTurnIntoImplicitDef(MI, Reg, tii_)) {
Evan Cheng459a7c62009-07-01 08:19:36 +0000161 bool isKill = MO.isKill();
162 MI->setDesc(tii_->get(TargetInstrInfo::IMPLICIT_DEF));
163 for (int j = MI->getNumOperands() - 1, ee = 0; j > ee; --j)
164 MI->RemoveOperand(j);
165 if (isKill)
166 ImpDefRegs.erase(Reg);
167 ChangedToImpDef = true;
168 break;
169 }
170
Evan Cheng2578ba22009-07-01 01:59:31 +0000171 MO.setIsUndef();
Evan Cheng6ade93b2009-08-05 03:53:14 +0000172 if (MO.isKill() || MI->isRegTiedToDefOperand(i)) {
173 // Make sure other uses of
174 for (unsigned j = i+1; j != e; ++j) {
175 MachineOperand &MOJ = MI->getOperand(j);
176 if (MOJ.isReg() && MOJ.isUse() && MOJ.getReg() == Reg)
177 MOJ.setIsUndef();
178 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000179 ImpDefRegs.erase(Reg);
Evan Cheng6ade93b2009-08-05 03:53:14 +0000180 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000181 }
182
Evan Cheng459a7c62009-07-01 08:19:36 +0000183 if (ChangedToImpDef) {
184 // Backtrack to process this new implicit_def.
185 --I;
186 } else {
187 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
188 MachineOperand& MO = MI->getOperand(i);
189 if (!MO.isReg() || !MO.isDef())
190 continue;
191 ImpDefRegs.erase(MO.getReg());
192 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000193 }
194 }
195
196 // Any outstanding liveout implicit_def's?
197 for (unsigned i = 0, e = ImpDefMIs.size(); i != e; ++i) {
198 MachineInstr *MI = ImpDefMIs[i];
199 unsigned Reg = MI->getOperand(0).getReg();
Evan Chengd129d732009-07-17 19:43:40 +0000200 if (TargetRegisterInfo::isPhysicalRegister(Reg) ||
201 !ImpDefRegs.count(Reg)) {
202 // Delete all "local" implicit_def's. That include those which define
203 // physical registers since they cannot be liveout.
204 MI->eraseFromParent();
Evan Cheng2578ba22009-07-01 01:59:31 +0000205 continue;
Evan Chengd129d732009-07-17 19:43:40 +0000206 }
Evan Cheng459a7c62009-07-01 08:19:36 +0000207
208 // If there are multiple defs of the same register and at least one
209 // is not an implicit_def, do not insert implicit_def's before the
210 // uses.
211 bool Skip = false;
212 for (MachineRegisterInfo::def_iterator DI = mri_->def_begin(Reg),
213 DE = mri_->def_end(); DI != DE; ++DI) {
214 if (DI->getOpcode() != TargetInstrInfo::IMPLICIT_DEF) {
215 Skip = true;
216 break;
Evan Cheng2578ba22009-07-01 01:59:31 +0000217 }
Evan Cheng459a7c62009-07-01 08:19:36 +0000218 }
219 if (Skip)
220 continue;
221
Evan Chengd129d732009-07-17 19:43:40 +0000222 // The only implicit_def which we want to keep are those that are live
223 // out of its block.
224 MI->eraseFromParent();
225
Evan Cheng459a7c62009-07-01 08:19:36 +0000226 for (MachineRegisterInfo::use_iterator UI = mri_->use_begin(Reg),
227 UE = mri_->use_end(); UI != UE; ) {
228 MachineOperand &RMO = UI.getOperand();
229 MachineInstr *RMI = &*UI;
230 ++UI;
Evan Cheng2578ba22009-07-01 01:59:31 +0000231 MachineBasicBlock *RMBB = RMI->getParent();
Evan Cheng459a7c62009-07-01 08:19:36 +0000232 if (RMBB == MBB)
Evan Cheng2578ba22009-07-01 01:59:31 +0000233 continue;
Evan Chengd129d732009-07-17 19:43:40 +0000234
235 // Turn a copy use into an implicit_def.
236 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
237 if (tii_->isMoveInstr(*RMI, SrcReg, DstReg, SrcSubReg, DstSubReg) &&
238 Reg == SrcReg) {
239 RMI->setDesc(tii_->get(TargetInstrInfo::IMPLICIT_DEF));
240 for (int j = RMI->getNumOperands() - 1, ee = 0; j > ee; --j)
241 RMI->RemoveOperand(j);
242 continue;
243 }
244
Evan Cheng2578ba22009-07-01 01:59:31 +0000245 const TargetRegisterClass* RC = mri_->getRegClass(Reg);
246 unsigned NewVReg = mri_->createVirtualRegister(RC);
Evan Cheng2578ba22009-07-01 01:59:31 +0000247 RMO.setReg(NewVReg);
248 RMO.setIsUndef();
249 RMO.setIsKill();
250 }
Evan Cheng2578ba22009-07-01 01:59:31 +0000251 }
252 ImpDefRegs.clear();
253 ImpDefMIs.clear();
254 }
255}
256
Lang Hames86511252009-09-04 20:41:11 +0000257
Owen Anderson80b3ce62008-05-28 20:54:50 +0000258void LiveIntervals::computeNumbering() {
259 Index2MiMap OldI2MI = i2miMap_;
Owen Anderson7fbad272008-07-23 21:37:49 +0000260 std::vector<IdxMBBPair> OldI2MBB = Idx2MBBMap;
Owen Anderson80b3ce62008-05-28 20:54:50 +0000261
262 Idx2MBBMap.clear();
263 MBB2IdxMap.clear();
264 mi2iMap_.clear();
265 i2miMap_.clear();
Lang Hamesffd13262009-07-09 03:57:02 +0000266 terminatorGaps.clear();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000267
Owen Andersona1566f22008-07-22 22:46:49 +0000268 FunctionSize = 0;
269
Chris Lattner428b92e2006-09-15 03:57:23 +0000270 // Number MachineInstrs and MachineBasicBlocks.
271 // Initialize MBB indexes to a sentinal.
Lang Hames86511252009-09-04 20:41:11 +0000272 MBB2IdxMap.resize(mf_->getNumBlockIDs(),
273 std::make_pair(MachineInstrIndex(),MachineInstrIndex()));
Chris Lattner428b92e2006-09-15 03:57:23 +0000274
Lang Hames86511252009-09-04 20:41:11 +0000275 MachineInstrIndex MIIndex;
Chris Lattner428b92e2006-09-15 03:57:23 +0000276 for (MachineFunction::iterator MBB = mf_->begin(), E = mf_->end();
277 MBB != E; ++MBB) {
Lang Hames86511252009-09-04 20:41:11 +0000278 MachineInstrIndex StartIdx = MIIndex;
Evan Cheng0c9f92e2007-02-13 01:30:55 +0000279
Owen Anderson7fbad272008-07-23 21:37:49 +0000280 // Insert an empty slot at the beginning of each block.
Lang Hames86511252009-09-04 20:41:11 +0000281 MIIndex = MIIndex.nextIndex();
Owen Anderson7fbad272008-07-23 21:37:49 +0000282 i2miMap_.push_back(0);
283
Chris Lattner428b92e2006-09-15 03:57:23 +0000284 for (MachineBasicBlock::iterator I = MBB->begin(), E = MBB->end();
285 I != E; ++I) {
Lang Hamesffd13262009-07-09 03:57:02 +0000286
287 if (I == MBB->getFirstTerminator()) {
288 // Leave a gap for before terminators, this is where we will point
289 // PHI kills.
Lang Hames86511252009-09-04 20:41:11 +0000290 MachineInstrIndex tGap(true, MIIndex);
Lang Hamesffd13262009-07-09 03:57:02 +0000291 bool inserted =
Lang Hames86511252009-09-04 20:41:11 +0000292 terminatorGaps.insert(std::make_pair(&*MBB, tGap)).second;
Lang Hamesffd13262009-07-09 03:57:02 +0000293 assert(inserted &&
294 "Multiple 'first' terminators encountered during numbering.");
Duncan Sands413a15e2009-07-10 20:07:07 +0000295 inserted = inserted; // Avoid compiler warning if assertions turned off.
Lang Hamesffd13262009-07-09 03:57:02 +0000296 i2miMap_.push_back(0);
297
Lang Hames86511252009-09-04 20:41:11 +0000298 MIIndex = MIIndex.nextIndex();
Lang Hamesffd13262009-07-09 03:57:02 +0000299 }
300
Chris Lattner428b92e2006-09-15 03:57:23 +0000301 bool inserted = mi2iMap_.insert(std::make_pair(I, MIIndex)).second;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000302 assert(inserted && "multiple MachineInstr -> index mappings");
Devang Patel59500c82008-11-21 20:00:59 +0000303 inserted = true;
Chris Lattner428b92e2006-09-15 03:57:23 +0000304 i2miMap_.push_back(I);
Lang Hames86511252009-09-04 20:41:11 +0000305 MIIndex = MIIndex.nextIndex();
Owen Andersona1566f22008-07-22 22:46:49 +0000306 FunctionSize++;
Owen Anderson7fbad272008-07-23 21:37:49 +0000307
Evan Cheng4ed43292008-10-18 05:21:37 +0000308 // Insert max(1, numdefs) empty slots after every instruction.
Evan Cheng99fe34b2008-10-18 05:18:55 +0000309 unsigned Slots = I->getDesc().getNumDefs();
310 if (Slots == 0)
311 Slots = 1;
Lang Hames86511252009-09-04 20:41:11 +0000312 while (Slots--) {
313 MIIndex = MIIndex.nextIndex();
Evan Cheng99fe34b2008-10-18 05:18:55 +0000314 i2miMap_.push_back(0);
Lang Hames86511252009-09-04 20:41:11 +0000315 }
316
Owen Anderson35578012008-06-16 07:10:49 +0000317 }
Lang Hamesffd13262009-07-09 03:57:02 +0000318
319 if (MBB->getFirstTerminator() == MBB->end()) {
320 // Leave a gap for before terminators, this is where we will point
321 // PHI kills.
Lang Hames86511252009-09-04 20:41:11 +0000322 MachineInstrIndex tGap(true, MIIndex);
Lang Hamesffd13262009-07-09 03:57:02 +0000323 bool inserted =
Lang Hames86511252009-09-04 20:41:11 +0000324 terminatorGaps.insert(std::make_pair(&*MBB, tGap)).second;
Lang Hamesffd13262009-07-09 03:57:02 +0000325 assert(inserted &&
326 "Multiple 'first' terminators encountered during numbering.");
Duncan Sands413a15e2009-07-10 20:07:07 +0000327 inserted = inserted; // Avoid compiler warning if assertions turned off.
Lang Hamesffd13262009-07-09 03:57:02 +0000328 i2miMap_.push_back(0);
329
Lang Hames86511252009-09-04 20:41:11 +0000330 MIIndex = MIIndex.nextIndex();
Lang Hamesffd13262009-07-09 03:57:02 +0000331 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000332
Owen Anderson1fbb4542008-06-16 16:58:24 +0000333 // Set the MBB2IdxMap entry for this MBB.
Lang Hames86511252009-09-04 20:41:11 +0000334 MBB2IdxMap[MBB->getNumber()] = std::make_pair(StartIdx, MIIndex.prevSlot());
Owen Anderson1fbb4542008-06-16 16:58:24 +0000335 Idx2MBBMap.push_back(std::make_pair(StartIdx, MBB));
Chris Lattner428b92e2006-09-15 03:57:23 +0000336 }
Lang Hamesffd13262009-07-09 03:57:02 +0000337
Evan Cheng4ca980e2007-10-17 02:10:22 +0000338 std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare());
Owen Anderson80b3ce62008-05-28 20:54:50 +0000339
340 if (!OldI2MI.empty())
Owen Anderson788d0412008-08-06 18:35:45 +0000341 for (iterator OI = begin(), OE = end(); OI != OE; ++OI) {
Owen Anderson03857b22008-08-13 21:49:13 +0000342 for (LiveInterval::iterator LI = OI->second->begin(),
343 LE = OI->second->end(); LI != LE; ++LI) {
Owen Anderson4b5b2092008-05-29 18:15:49 +0000344
Owen Anderson7eec0c22008-05-29 23:01:22 +0000345 // Remap the start index of the live range to the corresponding new
346 // number, or our best guess at what it _should_ correspond to if the
347 // original instruction has been erased. This is either the following
348 // instruction or its predecessor.
Lang Hames86511252009-09-04 20:41:11 +0000349 unsigned index = LI->start.getVecIndex();
350 MachineInstrIndex::Slot offset = LI->start.getSlot();
351 if (LI->start.isLoad()) {
Owen Anderson7fbad272008-07-23 21:37:49 +0000352 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000353 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->start);
Owen Anderson7fbad272008-07-23 21:37:49 +0000354 // Take the pair containing the index
355 std::vector<IdxMBBPair>::const_iterator J =
Owen Andersona0c032f2008-07-29 21:15:44 +0000356 (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000357
Owen Anderson7fbad272008-07-23 21:37:49 +0000358 LI->start = getMBBStartIdx(J->second);
359 } else {
Lang Hames86511252009-09-04 20:41:11 +0000360 LI->start = MachineInstrIndex(
361 MachineInstrIndex(mi2iMap_[OldI2MI[index]]),
362 (MachineInstrIndex::Slot)offset);
Owen Anderson7eec0c22008-05-29 23:01:22 +0000363 }
364
365 // Remap the ending index in the same way that we remapped the start,
366 // except for the final step where we always map to the immediately
367 // following instruction.
Lang Hames86511252009-09-04 20:41:11 +0000368 index = (LI->end.prevSlot()).getVecIndex();
369 offset = LI->end.getSlot();
370 if (LI->end.isLoad()) {
Owen Anderson9382b932008-07-30 00:22:56 +0000371 // VReg dies at end of block.
Owen Anderson7fbad272008-07-23 21:37:49 +0000372 std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000373 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), LI->end);
Owen Anderson9382b932008-07-30 00:22:56 +0000374 --I;
Owen Anderson7fbad272008-07-23 21:37:49 +0000375
Lang Hames86511252009-09-04 20:41:11 +0000376 LI->end = getMBBEndIdx(I->second).nextSlot();
Owen Anderson4b5b2092008-05-29 18:15:49 +0000377 } else {
Owen Andersond7dcbec2008-07-25 19:50:48 +0000378 unsigned idx = index;
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000379 while (index < OldI2MI.size() && !OldI2MI[index]) ++index;
380
381 if (index != OldI2MI.size())
Lang Hames86511252009-09-04 20:41:11 +0000382 LI->end =
383 MachineInstrIndex(mi2iMap_[OldI2MI[index]],
384 (idx == index ? offset : MachineInstrIndex::LOAD));
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000385 else
Lang Hames86511252009-09-04 20:41:11 +0000386 LI->end =
387 MachineInstrIndex(MachineInstrIndex::NUM * i2miMap_.size());
Owen Anderson4b5b2092008-05-29 18:15:49 +0000388 }
Owen Anderson788d0412008-08-06 18:35:45 +0000389 }
390
Owen Anderson03857b22008-08-13 21:49:13 +0000391 for (LiveInterval::vni_iterator VNI = OI->second->vni_begin(),
392 VNE = OI->second->vni_end(); VNI != VNE; ++VNI) {
Owen Anderson788d0412008-08-06 18:35:45 +0000393 VNInfo* vni = *VNI;
Owen Anderson745825f42008-05-28 22:40:08 +0000394
Owen Anderson7eec0c22008-05-29 23:01:22 +0000395 // Remap the VNInfo def index, which works the same as the
Owen Anderson788d0412008-08-06 18:35:45 +0000396 // start indices above. VN's with special sentinel defs
397 // don't need to be remapped.
Lang Hames857c4e02009-06-17 21:01:20 +0000398 if (vni->isDefAccurate() && !vni->isUnused()) {
Lang Hames86511252009-09-04 20:41:11 +0000399 unsigned index = vni->def.getVecIndex();
400 MachineInstrIndex::Slot offset = vni->def.getSlot();
401 if (vni->def.isLoad()) {
Owen Anderson91292392008-07-30 17:42:47 +0000402 std::vector<IdxMBBPair>::const_iterator I =
Owen Anderson0a7615a2008-07-25 23:06:59 +0000403 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->def);
Owen Anderson91292392008-07-30 17:42:47 +0000404 // Take the pair containing the index
405 std::vector<IdxMBBPair>::const_iterator J =
Owen Andersona0c032f2008-07-29 21:15:44 +0000406 (I == OldI2MBB.end() && OldI2MBB.size()>0) ? (I-1): I;
Owen Anderson7eec0c22008-05-29 23:01:22 +0000407
Owen Anderson91292392008-07-30 17:42:47 +0000408 vni->def = getMBBStartIdx(J->second);
409 } else {
Lang Hames86511252009-09-04 20:41:11 +0000410 vni->def = MachineInstrIndex(mi2iMap_[OldI2MI[index]], offset);
Owen Anderson91292392008-07-30 17:42:47 +0000411 }
Owen Anderson7eec0c22008-05-29 23:01:22 +0000412 }
Owen Anderson745825f42008-05-28 22:40:08 +0000413
Owen Anderson7eec0c22008-05-29 23:01:22 +0000414 // Remap the VNInfo kill indices, which works the same as
415 // the end indices above.
Owen Anderson4b5b2092008-05-29 18:15:49 +0000416 for (size_t i = 0; i < vni->kills.size(); ++i) {
Lang Hames86511252009-09-04 20:41:11 +0000417 unsigned index = vni->kills[i].prevSlot().getVecIndex();
418 MachineInstrIndex::Slot offset = vni->kills[i].getSlot();
Lang Hamesffd13262009-07-09 03:57:02 +0000419
Lang Hames86511252009-09-04 20:41:11 +0000420 if (vni->kills[i].isLoad()) {
Lang Hamesffd13262009-07-09 03:57:02 +0000421 assert("Value killed at a load slot.");
422 /*std::vector<IdxMBBPair>::const_iterator I =
Owen Andersond7dcbec2008-07-25 19:50:48 +0000423 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->kills[i]);
Owen Anderson9382b932008-07-30 00:22:56 +0000424 --I;
Owen Anderson7fbad272008-07-23 21:37:49 +0000425
Lang Hamesffd13262009-07-09 03:57:02 +0000426 vni->kills[i] = getMBBEndIdx(I->second);*/
Owen Anderson7fbad272008-07-23 21:37:49 +0000427 } else {
Lang Hames86511252009-09-04 20:41:11 +0000428 if (vni->kills[i].isPHIIndex()) {
Lang Hamesffd13262009-07-09 03:57:02 +0000429 std::vector<IdxMBBPair>::const_iterator I =
Lang Hames86511252009-09-04 20:41:11 +0000430 std::lower_bound(OldI2MBB.begin(), OldI2MBB.end(), vni->kills[i]);
Lang Hamesffd13262009-07-09 03:57:02 +0000431 --I;
Lang Hames86511252009-09-04 20:41:11 +0000432 vni->kills[i] = terminatorGaps[I->second];
Lang Hamesffd13262009-07-09 03:57:02 +0000433 } else {
434 assert(OldI2MI[index] != 0 &&
435 "Kill refers to instruction not present in index maps.");
Lang Hames86511252009-09-04 20:41:11 +0000436 vni->kills[i] = MachineInstrIndex(mi2iMap_[OldI2MI[index]], offset);
Lang Hamesffd13262009-07-09 03:57:02 +0000437 }
438
439 /*
Owen Andersond7dcbec2008-07-25 19:50:48 +0000440 unsigned idx = index;
Owen Anderson8d0cc0a2008-07-25 21:07:13 +0000441 while (index < OldI2MI.size() && !OldI2MI[index]) ++index;
442
443 if (index != OldI2MI.size())
444 vni->kills[i] = mi2iMap_[OldI2MI[index]] +
445 (idx == index ? offset : 0);
446 else
447 vni->kills[i] = InstrSlots::NUM * i2miMap_.size();
Lang Hamesffd13262009-07-09 03:57:02 +0000448 */
Owen Anderson7eec0c22008-05-29 23:01:22 +0000449 }
Owen Anderson4b5b2092008-05-29 18:15:49 +0000450 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000451 }
Owen Anderson788d0412008-08-06 18:35:45 +0000452 }
Owen Anderson80b3ce62008-05-28 20:54:50 +0000453}
Alkis Evlogimenosd6e40a62004-01-14 10:44:29 +0000454
Lang Hamesf41538d2009-06-02 16:53:25 +0000455void LiveIntervals::scaleNumbering(int factor) {
456 // Need to
457 // * scale MBB begin and end points
458 // * scale all ranges.
459 // * Update VNI structures.
460 // * Scale instruction numberings
461
462 // Scale the MBB indices.
463 Idx2MBBMap.clear();
464 for (MachineFunction::iterator MBB = mf_->begin(), MBBE = mf_->end();
465 MBB != MBBE; ++MBB) {
Lang Hames86511252009-09-04 20:41:11 +0000466 std::pair<MachineInstrIndex, MachineInstrIndex> &mbbIndices = MBB2IdxMap[MBB->getNumber()];
467 mbbIndices.first = mbbIndices.first.scale(factor);
468 mbbIndices.second = mbbIndices.second.scale(factor);
Lang Hamesf41538d2009-06-02 16:53:25 +0000469 Idx2MBBMap.push_back(std::make_pair(mbbIndices.first, MBB));
470 }
471 std::sort(Idx2MBBMap.begin(), Idx2MBBMap.end(), Idx2MBBCompare());
472
Lang Hamesffd13262009-07-09 03:57:02 +0000473 // Scale terminator gaps.
Lang Hames86511252009-09-04 20:41:11 +0000474 for (DenseMap<MachineBasicBlock*, MachineInstrIndex>::iterator
Lang Hamesffd13262009-07-09 03:57:02 +0000475 TGI = terminatorGaps.begin(), TGE = terminatorGaps.end();
476 TGI != TGE; ++TGI) {
Lang Hames86511252009-09-04 20:41:11 +0000477 terminatorGaps[TGI->first] = TGI->second.scale(factor);
Lang Hamesffd13262009-07-09 03:57:02 +0000478 }
479
Lang Hamesf41538d2009-06-02 16:53:25 +0000480 // Scale the intervals.
481 for (iterator LI = begin(), LE = end(); LI != LE; ++LI) {
482 LI->second->scaleNumbering(factor);
483 }
484
485 // Scale MachineInstrs.
486 Mi2IndexMap oldmi2iMap = mi2iMap_;
Lang Hames86511252009-09-04 20:41:11 +0000487 MachineInstrIndex highestSlot;
Lang Hamesf41538d2009-06-02 16:53:25 +0000488 for (Mi2IndexMap::iterator MI = oldmi2iMap.begin(), ME = oldmi2iMap.end();
489 MI != ME; ++MI) {
Lang Hames86511252009-09-04 20:41:11 +0000490 MachineInstrIndex newSlot = MI->second.scale(factor);
Lang Hamesf41538d2009-06-02 16:53:25 +0000491 mi2iMap_[MI->first] = newSlot;
492 highestSlot = std::max(highestSlot, newSlot);
493 }
494
Lang Hames86511252009-09-04 20:41:11 +0000495 unsigned highestVIndex = highestSlot.getVecIndex();
Lang Hamesf41538d2009-06-02 16:53:25 +0000496 i2miMap_.clear();
Lang Hames86511252009-09-04 20:41:11 +0000497 i2miMap_.resize(highestVIndex + 1);
Lang Hamesf41538d2009-06-02 16:53:25 +0000498 for (Mi2IndexMap::iterator MI = mi2iMap_.begin(), ME = mi2iMap_.end();
499 MI != ME; ++MI) {
Lang Hames86511252009-09-04 20:41:11 +0000500 i2miMap_[MI->second.getVecIndex()] = const_cast<MachineInstr *>(MI->first);
Lang Hamesf41538d2009-06-02 16:53:25 +0000501 }
502
503}
504
505
Owen Anderson80b3ce62008-05-28 20:54:50 +0000506/// runOnMachineFunction - Register allocate the whole function
507///
508bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
509 mf_ = &fn;
510 mri_ = &mf_->getRegInfo();
511 tm_ = &fn.getTarget();
512 tri_ = tm_->getRegisterInfo();
513 tii_ = tm_->getInstrInfo();
Dan Gohman6d69ba82008-07-25 00:02:30 +0000514 aa_ = &getAnalysis<AliasAnalysis>();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000515 lv_ = &getAnalysis<LiveVariables>();
516 allocatableRegs_ = tri_->getAllocatableSet(fn);
517
Evan Cheng2578ba22009-07-01 01:59:31 +0000518 processImplicitDefs();
Owen Anderson80b3ce62008-05-28 20:54:50 +0000519 computeNumbering();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000520 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000521
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000522 numIntervals += getNumIntervals();
523
Chris Lattner70ca3582004-09-30 15:59:17 +0000524 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000525 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000526}
527
Chris Lattner70ca3582004-09-30 15:59:17 +0000528/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000529void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000530 OS << "********** INTERVALS **********\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000531 for (const_iterator I = begin(), E = end(); I != E; ++I) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000532 I->second->print(OS, tri_);
533 OS << "\n";
Chris Lattner8e7a7092005-07-27 23:03:38 +0000534 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000535
Chris Lattner705e07f2009-08-23 03:41:05 +0000536 OS << "********** MACHINEINSTRS **********\n";
537
Chris Lattner3380d5c2009-07-21 21:12:58 +0000538 for (MachineFunction::iterator mbbi = mf_->begin(), mbbe = mf_->end();
539 mbbi != mbbe; ++mbbi) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000540 OS << ((Value*)mbbi->getBasicBlock())->getName() << ":\n";
Chris Lattner3380d5c2009-07-21 21:12:58 +0000541 for (MachineBasicBlock::iterator mii = mbbi->begin(),
542 mie = mbbi->end(); mii != mie; ++mii) {
Chris Lattner705e07f2009-08-23 03:41:05 +0000543 OS << getInstructionIndex(mii) << '\t' << *mii;
Chris Lattner3380d5c2009-07-21 21:12:58 +0000544 }
545 }
Chris Lattner70ca3582004-09-30 15:59:17 +0000546}
547
Evan Chengc92da382007-11-03 07:20:12 +0000548/// conflictsWithPhysRegDef - Returns true if the specified register
549/// is defined during the duration of the specified interval.
550bool LiveIntervals::conflictsWithPhysRegDef(const LiveInterval &li,
551 VirtRegMap &vrm, unsigned reg) {
552 for (LiveInterval::Ranges::const_iterator
553 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames86511252009-09-04 20:41:11 +0000554 for (MachineInstrIndex index = getBaseIndex(I->start),
555 end = getBaseIndex(I->end.prevSlot()).nextIndex(); index != end;
556 index = index.nextIndex()) {
Evan Chengc92da382007-11-03 07:20:12 +0000557 // skip deleted instructions
558 while (index != end && !getInstructionFromIndex(index))
Lang Hames86511252009-09-04 20:41:11 +0000559 index = index.nextIndex();
Evan Chengc92da382007-11-03 07:20:12 +0000560 if (index == end) break;
561
562 MachineInstr *MI = getInstructionFromIndex(index);
Evan Cheng04ee5a12009-01-20 19:12:24 +0000563 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
564 if (tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Cheng5d446262007-11-15 08:13:29 +0000565 if (SrcReg == li.reg || DstReg == li.reg)
566 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000567 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
568 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +0000569 if (!mop.isReg())
Evan Chengc92da382007-11-03 07:20:12 +0000570 continue;
571 unsigned PhysReg = mop.getReg();
Evan Cheng5d446262007-11-15 08:13:29 +0000572 if (PhysReg == 0 || PhysReg == li.reg)
Evan Chengc92da382007-11-03 07:20:12 +0000573 continue;
Dan Gohman6f0d0242008-02-10 18:45:23 +0000574 if (TargetRegisterInfo::isVirtualRegister(PhysReg)) {
Evan Cheng5d446262007-11-15 08:13:29 +0000575 if (!vrm.hasPhys(PhysReg))
576 continue;
Evan Chengc92da382007-11-03 07:20:12 +0000577 PhysReg = vrm.getPhys(PhysReg);
Evan Cheng5d446262007-11-15 08:13:29 +0000578 }
Dan Gohman6f0d0242008-02-10 18:45:23 +0000579 if (PhysReg && tri_->regsOverlap(PhysReg, reg))
Evan Chengc92da382007-11-03 07:20:12 +0000580 return true;
581 }
582 }
583 }
584
585 return false;
586}
587
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000588/// conflictsWithPhysRegRef - Similar to conflictsWithPhysRegRef except
589/// it can check use as well.
590bool LiveIntervals::conflictsWithPhysRegRef(LiveInterval &li,
591 unsigned Reg, bool CheckUse,
592 SmallPtrSet<MachineInstr*,32> &JoinedCopies) {
593 for (LiveInterval::Ranges::const_iterator
594 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Lang Hames86511252009-09-04 20:41:11 +0000595 for (MachineInstrIndex index = getBaseIndex(I->start),
596 end = getBaseIndex(I->end.prevSlot()).nextIndex(); index != end;
597 index = index.nextIndex()) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000598 // Skip deleted instructions.
599 MachineInstr *MI = 0;
600 while (index != end) {
601 MI = getInstructionFromIndex(index);
602 if (MI)
603 break;
Lang Hames86511252009-09-04 20:41:11 +0000604 index = index.nextIndex();
Evan Cheng8f90b6e2009-01-07 02:08:57 +0000605 }
606 if (index == end) break;
607
608 if (JoinedCopies.count(MI))
609 continue;
610 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
611 MachineOperand& MO = MI->getOperand(i);
612 if (!MO.isReg())
613 continue;
614 if (MO.isUse() && !CheckUse)
615 continue;
616 unsigned PhysReg = MO.getReg();
617 if (PhysReg == 0 || TargetRegisterInfo::isVirtualRegister(PhysReg))
618 continue;
619 if (tri_->isSubRegister(Reg, PhysReg))
620 return true;
621 }
622 }
623 }
624
625 return false;
626}
627
628
Evan Cheng549f27d32007-08-13 23:45:17 +0000629void LiveIntervals::printRegName(unsigned reg) const {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000630 if (TargetRegisterInfo::isPhysicalRegister(reg))
Daniel Dunbar3f0e8302009-07-24 09:53:24 +0000631 errs() << tri_->getName(reg);
Evan Cheng549f27d32007-08-13 23:45:17 +0000632 else
Daniel Dunbar3f0e8302009-07-24 09:53:24 +0000633 errs() << "%reg" << reg;
Evan Cheng549f27d32007-08-13 23:45:17 +0000634}
635
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000636void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000637 MachineBasicBlock::iterator mi,
Lang Hames86511252009-09-04 20:41:11 +0000638 MachineInstrIndex MIIdx,
639 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000640 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000641 LiveInterval &interval) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000642 DEBUG({
643 errs() << "\t\tregister: ";
644 printRegName(interval.reg);
645 });
Evan Cheng419852c2008-04-03 16:39:43 +0000646
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000647 // Virtual registers may be defined multiple times (due to phi
648 // elimination and 2-addr elimination). Much of what we do only has to be
649 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000650 // time we see a vreg.
Evan Chengd129d732009-07-17 19:43:40 +0000651 LiveVariables::VarInfo& vi = lv_->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000652 if (interval.empty()) {
653 // Get the Idx of the defining instructions.
Lang Hames86511252009-09-04 20:41:11 +0000654 MachineInstrIndex defIndex = getDefIndex(MIIdx);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000655 // Earlyclobbers move back one.
656 if (MO.isEarlyClobber())
657 defIndex = getUseIndex(MIIdx);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000658 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000659 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000660 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000661 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000662 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000663 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000664 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000665 CopyMI = mi;
Evan Cheng5379f412008-12-19 20:58:01 +0000666 // Earlyclobbers move back one.
Lang Hames857c4e02009-06-17 21:01:20 +0000667 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000668
669 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000670
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000671 // Loop over all of the blocks that the vreg is defined in. There are
672 // two cases we have to handle here. The most common case is a vreg
673 // whose lifetime is contained within a basic block. In this case there
674 // will be a single kill, in MBB, which comes after the definition.
675 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
676 // FIXME: what about dead vars?
Lang Hames86511252009-09-04 20:41:11 +0000677 MachineInstrIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000678 if (vi.Kills[0] != mi)
Lang Hames86511252009-09-04 20:41:11 +0000679 killIdx = getUseIndex(getInstructionIndex(vi.Kills[0])).nextSlot();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000680 else
Lang Hames86511252009-09-04 20:41:11 +0000681 killIdx = defIndex.nextSlot();
Chris Lattner6097d132004-07-19 02:15:56 +0000682
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000683 // If the kill happens after the definition, we have an intra-block
684 // live range.
685 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000686 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000687 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000688 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000689 interval.addRange(LR);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000690 DEBUG(errs() << " +" << LR << "\n");
Lang Hames86511252009-09-04 20:41:11 +0000691 ValNo->addKill(killIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000692 return;
693 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000694 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000695
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000696 // The other case we handle is when a virtual register lives to the end
697 // of the defining block, potentially live across some blocks, then is
698 // live into some number of blocks, but gets killed. Start by adding a
699 // range that goes from this definition to the end of the defining block.
Lang Hames86511252009-09-04 20:41:11 +0000700 LiveRange NewLR(defIndex, getMBBEndIdx(mbb).nextSlot(), ValNo);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000701 DEBUG(errs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000702 interval.addRange(NewLR);
703
704 // Iterate over all of the blocks that the variable is completely
705 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
706 // live interval.
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000707 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
708 E = vi.AliveBlocks.end(); I != E; ++I) {
709 LiveRange LR(getMBBStartIdx(*I),
Lang Hames86511252009-09-04 20:41:11 +0000710 getMBBEndIdx(*I).nextSlot(), // MBB ends at -1.
Dan Gohman4a829ec2008-11-13 16:31:27 +0000711 ValNo);
712 interval.addRange(LR);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000713 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000714 }
715
716 // Finally, this virtual register is live from the start of any killing
717 // block to the 'use' slot of the killing instruction.
718 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
719 MachineInstr *Kill = vi.Kills[i];
Evan Cheng21731112009-09-12 02:01:07 +0000720 MachineInstrIndex killIdx =
721 getUseIndex(getInstructionIndex(Kill)).nextSlot();
Chris Lattner428b92e2006-09-15 03:57:23 +0000722 LiveRange LR(getMBBStartIdx(Kill->getParent()),
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000723 killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000724 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000725 ValNo->addKill(killIdx);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000726 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000727 }
728
729 } else {
730 // If this is the second time we see a virtual register definition, it
731 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000732 // the result of two address elimination, then the vreg is one of the
733 // def-and-use register operand.
Bob Wilsond9df5012009-04-09 17:16:43 +0000734 if (mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000735 // If this is a two-address definition, then we have already processed
736 // the live range. The only problem is that we didn't realize there
737 // are actually two values in the live interval. Because of this we
738 // need to take the LiveRegion that defines this register and split it
739 // into two values.
Evan Chenga07cec92008-01-10 08:22:10 +0000740 assert(interval.containsOneValue());
Lang Hames86511252009-09-04 20:41:11 +0000741 MachineInstrIndex DefIndex = getDefIndex(interval.getValNumInfo(0)->def);
742 MachineInstrIndex RedefIndex = getDefIndex(MIIdx);
Evan Chengfb112882009-03-23 08:01:15 +0000743 if (MO.isEarlyClobber())
744 RedefIndex = getUseIndex(MIIdx);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000745
Lang Hames86511252009-09-04 20:41:11 +0000746 const LiveRange *OldLR = interval.getLiveRangeContaining(RedefIndex.prevSlot());
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000747 VNInfo *OldValNo = OldLR->valno;
Evan Cheng4f8ff162007-08-11 00:59:19 +0000748
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000749 // Delete the initial value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000750 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000751 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000752
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000753 // Two-address vregs should always only be redefined once. This means
754 // that at this point, there should be exactly one value number in it.
755 assert(interval.containsOneValue() && "Unexpected 2-addr liveint!");
756
Chris Lattner91725b72006-08-31 05:54:43 +0000757 // The new value number (#1) is defined by the instruction we claimed
758 // defined value #0.
Lang Hames52c1afc2009-08-10 23:43:28 +0000759 VNInfo *ValNo = interval.getNextValue(OldValNo->def, OldValNo->getCopy(),
Lang Hames857c4e02009-06-17 21:01:20 +0000760 false, // update at *
Evan Chengc8d044e2008-02-15 18:24:29 +0000761 VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000762 ValNo->setFlags(OldValNo->getFlags()); // * <- updating here
763
Chris Lattner91725b72006-08-31 05:54:43 +0000764 // Value#0 is now defined by the 2-addr instruction.
Evan Chengc8d044e2008-02-15 18:24:29 +0000765 OldValNo->def = RedefIndex;
Lang Hames52c1afc2009-08-10 23:43:28 +0000766 OldValNo->setCopy(0);
Evan Chengfb112882009-03-23 08:01:15 +0000767 if (MO.isEarlyClobber())
Lang Hames857c4e02009-06-17 21:01:20 +0000768 OldValNo->setHasRedefByEC(true);
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000769
770 // Add the new live interval which replaces the range for the input copy.
771 LiveRange LR(DefIndex, RedefIndex, ValNo);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000772 DEBUG(errs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000773 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000774 ValNo->addKill(RedefIndex);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000775
776 // If this redefinition is dead, we need to add a dummy unit live
777 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000778 if (MO.isDead())
Evan Cheng21731112009-09-12 02:01:07 +0000779 interval.addRange(LiveRange(RedefIndex,
780 RedefIndex.nextSlot(), OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000781
Bill Wendling8e6179f2009-08-22 20:18:03 +0000782 DEBUG({
783 errs() << " RESULT: ";
784 interval.print(errs(), tri_);
785 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000786 } else {
787 // Otherwise, this must be because of phi elimination. If this is the
788 // first redefinition of the vreg that we have seen, go back and change
789 // the live range in the PHI block to be a different value number.
790 if (interval.containsOneValue()) {
791 assert(vi.Kills.size() == 1 &&
792 "PHI elimination vreg should have one kill, the PHI itself!");
793
794 // Remove the old range that we now know has an incorrect number.
Evan Chengf3bb2e62007-09-05 21:46:51 +0000795 VNInfo *VNI = interval.getValNumInfo(0);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000796 MachineInstr *Killer = vi.Kills[0];
Lang Hames86511252009-09-04 20:41:11 +0000797 MachineInstrIndex Start = getMBBStartIdx(Killer->getParent());
Evan Cheng21731112009-09-12 02:01:07 +0000798 MachineInstrIndex End =
799 getUseIndex(getInstructionIndex(Killer)).nextSlot();
Bill Wendling8e6179f2009-08-22 20:18:03 +0000800 DEBUG({
801 errs() << " Removing [" << Start << "," << End << "] from: ";
802 interval.print(errs(), tri_);
803 errs() << "\n";
804 });
Lang Hamesffd13262009-07-09 03:57:02 +0000805 interval.removeRange(Start, End);
806 assert(interval.ranges.size() == 1 &&
807 "newly discovered PHI interval has >1 ranges.");
Lang Hames86511252009-09-04 20:41:11 +0000808 MachineBasicBlock *killMBB = getMBBFromIndex(interval.endIndex());
809 VNI->addKill(terminatorGaps[killMBB]);
Lang Hames857c4e02009-06-17 21:01:20 +0000810 VNI->setHasPHIKill(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000811 DEBUG({
812 errs() << " RESULT: ";
813 interval.print(errs(), tri_);
814 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000815
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000816 // Replace the interval with one of a NEW value number. Note that this
817 // value number isn't actually defined by an instruction, weird huh? :)
Lang Hames10382fb2009-06-19 02:17:53 +0000818 LiveRange LR(Start, End,
Lang Hames86511252009-09-04 20:41:11 +0000819 interval.getNextValue(MachineInstrIndex(mbb->getNumber()),
820 0, false, VNInfoAllocator));
Lang Hames857c4e02009-06-17 21:01:20 +0000821 LR.valno->setIsPHIDef(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000822 DEBUG(errs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000823 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000824 LR.valno->addKill(End);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000825 DEBUG({
826 errs() << " RESULT: ";
827 interval.print(errs(), tri_);
828 });
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000829 }
830
831 // In the case of PHI elimination, each variable definition is only
832 // live until the end of the block. We've already taken care of the
833 // rest of the live range.
Lang Hames86511252009-09-04 20:41:11 +0000834 MachineInstrIndex defIndex = getDefIndex(MIIdx);
Evan Chengfb112882009-03-23 08:01:15 +0000835 if (MO.isEarlyClobber())
836 defIndex = getUseIndex(MIIdx);
Chris Lattner91725b72006-08-31 05:54:43 +0000837
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000838 VNInfo *ValNo;
Evan Chengc8d044e2008-02-15 18:24:29 +0000839 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000840 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000841 if (mi->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000842 mi->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000843 mi->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000844 tii_->isMoveInstr(*mi, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000845 CopyMI = mi;
Lang Hames857c4e02009-06-17 21:01:20 +0000846 ValNo = interval.getNextValue(defIndex, CopyMI, true, VNInfoAllocator);
Chris Lattner91725b72006-08-31 05:54:43 +0000847
Lang Hames86511252009-09-04 20:41:11 +0000848 MachineInstrIndex killIndex = getMBBEndIdx(mbb).nextSlot();
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000849 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000850 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000851 ValNo->addKill(terminatorGaps[mbb]);
Lang Hames857c4e02009-06-17 21:01:20 +0000852 ValNo->setHasPHIKill(true);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000853 DEBUG(errs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000854 }
855 }
856
Bill Wendling8e6179f2009-08-22 20:18:03 +0000857 DEBUG(errs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000858}
859
Chris Lattnerf35fef72004-07-23 21:24:19 +0000860void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000861 MachineBasicBlock::iterator mi,
Lang Hames86511252009-09-04 20:41:11 +0000862 MachineInstrIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000863 MachineOperand& MO,
Chris Lattner91725b72006-08-31 05:54:43 +0000864 LiveInterval &interval,
Evan Chengc8d044e2008-02-15 18:24:29 +0000865 MachineInstr *CopyMI) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000866 // A physical register cannot be live across basic block, so its
867 // lifetime must end somewhere in its defining basic block.
Bill Wendling8e6179f2009-08-22 20:18:03 +0000868 DEBUG({
869 errs() << "\t\tregister: ";
870 printRegName(interval.reg);
871 });
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000872
Lang Hames86511252009-09-04 20:41:11 +0000873 MachineInstrIndex baseIndex = MIIdx;
874 MachineInstrIndex start = getDefIndex(baseIndex);
Dale Johannesen86b49f82008-09-24 01:07:17 +0000875 // Earlyclobbers move back one.
876 if (MO.isEarlyClobber())
877 start = getUseIndex(MIIdx);
Lang Hames86511252009-09-04 20:41:11 +0000878 MachineInstrIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000879
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000880 // If it is not used after definition, it is considered dead at
881 // the instruction defining it. Hence its interval is:
882 // [defSlot(def), defSlot(def)+1)
Owen Anderson6b098de2008-06-25 23:39:39 +0000883 if (MO.isDead()) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000884 DEBUG(errs() << " dead");
Lang Hames86511252009-09-04 20:41:11 +0000885 end = start.nextSlot();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000886 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000887 }
888
889 // If it is not dead on definition, it must be killed by a
890 // subsequent instruction. Hence its interval is:
891 // [defSlot(def), useSlot(kill)+1)
Lang Hames86511252009-09-04 20:41:11 +0000892 baseIndex = baseIndex.nextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000893 while (++mi != MBB->end()) {
Lang Hames86511252009-09-04 20:41:11 +0000894 while (baseIndex.getVecIndex() < i2miMap_.size() &&
Owen Anderson7fbad272008-07-23 21:37:49 +0000895 getInstructionFromIndex(baseIndex) == 0)
Lang Hames86511252009-09-04 20:41:11 +0000896 baseIndex = baseIndex.nextIndex();
Evan Cheng6130f662008-03-05 00:59:57 +0000897 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000898 DEBUG(errs() << " killed");
Lang Hames86511252009-09-04 20:41:11 +0000899 end = getUseIndex(baseIndex).nextSlot();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000900 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000901 } else {
902 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg, false, tri_);
903 if (DefIdx != -1) {
904 if (mi->isRegTiedToUseOperand(DefIdx)) {
905 // Two-address instruction.
906 end = getDefIndex(baseIndex);
907 if (mi->getOperand(DefIdx).isEarlyClobber())
908 end = getUseIndex(baseIndex);
909 } else {
910 // Another instruction redefines the register before it is ever read.
911 // Then the register is essentially dead at the instruction that defines
912 // it. Hence its interval is:
913 // [defSlot(def), defSlot(def)+1)
Bill Wendling8e6179f2009-08-22 20:18:03 +0000914 DEBUG(errs() << " dead");
Lang Hames86511252009-09-04 20:41:11 +0000915 end = start.nextSlot();
Evan Chengc45288e2009-04-27 20:42:46 +0000916 }
917 goto exit;
918 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000919 }
Owen Anderson7fbad272008-07-23 21:37:49 +0000920
Lang Hames86511252009-09-04 20:41:11 +0000921 baseIndex = baseIndex.nextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000922 }
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000923
924 // The only case we should have a dead physreg here without a killing or
925 // instruction where we know it's dead is if it is live-in to the function
Evan Chengd521bc92009-04-27 17:36:47 +0000926 // and never used. Another possible case is the implicit use of the
927 // physical register has been deleted by two-address pass.
Lang Hames86511252009-09-04 20:41:11 +0000928 end = start.nextSlot();
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000929
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000930exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000931 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000932
Evan Cheng24a3cc42007-04-25 07:30:23 +0000933 // Already exists? Extend old live interval.
934 LiveInterval::iterator OldLR = interval.FindLiveRangeContaining(start);
Evan Cheng5379f412008-12-19 20:58:01 +0000935 bool Extend = OldLR != interval.end();
936 VNInfo *ValNo = Extend
Lang Hames857c4e02009-06-17 21:01:20 +0000937 ? OldLR->valno : interval.getNextValue(start, CopyMI, true, VNInfoAllocator);
Evan Cheng5379f412008-12-19 20:58:01 +0000938 if (MO.isEarlyClobber() && Extend)
Lang Hames857c4e02009-06-17 21:01:20 +0000939 ValNo->setHasRedefByEC(true);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000940 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000941 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +0000942 LR.valno->addKill(end);
Bill Wendling8e6179f2009-08-22 20:18:03 +0000943 DEBUG(errs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000944}
945
Chris Lattnerf35fef72004-07-23 21:24:19 +0000946void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
947 MachineBasicBlock::iterator MI,
Lang Hames86511252009-09-04 20:41:11 +0000948 MachineInstrIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000949 MachineOperand& MO,
950 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000951 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000952 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000953 getOrCreateInterval(MO.getReg()));
954 else if (allocatableRegs_[MO.getReg()]) {
Evan Chengc8d044e2008-02-15 18:24:29 +0000955 MachineInstr *CopyMI = NULL;
Evan Cheng04ee5a12009-01-20 19:12:24 +0000956 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Evan Chengc8d044e2008-02-15 18:24:29 +0000957 if (MI->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG ||
Evan Cheng7e073ba2008-04-09 20:57:25 +0000958 MI->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
Dan Gohman97121ba2009-04-08 00:15:30 +0000959 MI->getOpcode() == TargetInstrInfo::SUBREG_TO_REG ||
Evan Cheng04ee5a12009-01-20 19:12:24 +0000960 tii_->isMoveInstr(*MI, SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +0000961 CopyMI = MI;
Evan Chengc45288e2009-04-27 20:42:46 +0000962 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000963 getOrCreateInterval(MO.getReg()), CopyMI);
Evan Cheng24a3cc42007-04-25 07:30:23 +0000964 // Def of a register also defines its sub-registers.
Owen Anderson6b098de2008-06-25 23:39:39 +0000965 for (const unsigned* AS = tri_->getSubRegisters(MO.getReg()); *AS; ++AS)
Evan Cheng6130f662008-03-05 00:59:57 +0000966 // If MI also modifies the sub-register explicitly, avoid processing it
967 // more than once. Do not pass in TRI here so it checks for exact match.
968 if (!MI->modifiesRegister(*AS))
Evan Chengc45288e2009-04-27 20:42:46 +0000969 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Owen Anderson6b098de2008-06-25 23:39:39 +0000970 getOrCreateInterval(*AS), 0);
Chris Lattnerf35fef72004-07-23 21:24:19 +0000971 }
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000972}
973
Evan Chengb371f452007-02-19 21:49:54 +0000974void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames86511252009-09-04 20:41:11 +0000975 MachineInstrIndex MIIdx,
Evan Cheng24a3cc42007-04-25 07:30:23 +0000976 LiveInterval &interval, bool isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000977 DEBUG({
978 errs() << "\t\tlivein register: ";
979 printRegName(interval.reg);
980 });
Evan Chengb371f452007-02-19 21:49:54 +0000981
982 // Look for kills, if it reaches a def before it's killed, then it shouldn't
983 // be considered a livein.
984 MachineBasicBlock::iterator mi = MBB->begin();
Lang Hames86511252009-09-04 20:41:11 +0000985 MachineInstrIndex baseIndex = MIIdx;
986 MachineInstrIndex start = baseIndex;
987 while (baseIndex.getVecIndex() < i2miMap_.size() &&
Owen Anderson99500ae2008-09-15 22:00:38 +0000988 getInstructionFromIndex(baseIndex) == 0)
Lang Hames86511252009-09-04 20:41:11 +0000989 baseIndex = baseIndex.nextIndex();
990 MachineInstrIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000991 bool SeenDefUse = false;
Owen Anderson99500ae2008-09-15 22:00:38 +0000992
Evan Chengb371f452007-02-19 21:49:54 +0000993 while (mi != MBB->end()) {
Evan Cheng6130f662008-03-05 00:59:57 +0000994 if (mi->killsRegister(interval.reg, tri_)) {
Bill Wendling8e6179f2009-08-22 20:18:03 +0000995 DEBUG(errs() << " killed");
Lang Hames86511252009-09-04 20:41:11 +0000996 end = getUseIndex(baseIndex).nextSlot();
Evan Cheng0076c612009-03-05 03:34:26 +0000997 SeenDefUse = true;
Lang Hamesd21c3162009-06-18 22:01:47 +0000998 break;
Evan Cheng6130f662008-03-05 00:59:57 +0000999 } else if (mi->modifiesRegister(interval.reg, tri_)) {
Evan Chengb371f452007-02-19 21:49:54 +00001000 // Another instruction redefines the register before it is ever read.
1001 // Then the register is essentially dead at the instruction that defines
1002 // it. Hence its interval is:
1003 // [defSlot(def), defSlot(def)+1)
Bill Wendling8e6179f2009-08-22 20:18:03 +00001004 DEBUG(errs() << " dead");
Lang Hames86511252009-09-04 20:41:11 +00001005 end = getDefIndex(start).nextSlot();
Evan Cheng0076c612009-03-05 03:34:26 +00001006 SeenDefUse = true;
Lang Hamesd21c3162009-06-18 22:01:47 +00001007 break;
Evan Chengb371f452007-02-19 21:49:54 +00001008 }
1009
Lang Hames86511252009-09-04 20:41:11 +00001010 baseIndex = baseIndex.nextIndex();
Evan Chengb371f452007-02-19 21:49:54 +00001011 ++mi;
Evan Cheng0076c612009-03-05 03:34:26 +00001012 if (mi != MBB->end()) {
Lang Hames86511252009-09-04 20:41:11 +00001013 while (baseIndex.getVecIndex() < i2miMap_.size() &&
Evan Cheng0076c612009-03-05 03:34:26 +00001014 getInstructionFromIndex(baseIndex) == 0)
Lang Hames86511252009-09-04 20:41:11 +00001015 baseIndex = baseIndex.nextIndex();
Evan Cheng0076c612009-03-05 03:34:26 +00001016 }
Evan Chengb371f452007-02-19 21:49:54 +00001017 }
1018
Evan Cheng75611fb2007-06-27 01:16:36 +00001019 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +00001020 if (!SeenDefUse) {
Evan Cheng292da942007-06-27 18:47:28 +00001021 if (isAlias) {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001022 DEBUG(errs() << " dead");
Lang Hames86511252009-09-04 20:41:11 +00001023 end = getDefIndex(MIIdx).nextSlot();
Evan Cheng292da942007-06-27 18:47:28 +00001024 } else {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001025 DEBUG(errs() << " live through");
Evan Cheng292da942007-06-27 18:47:28 +00001026 end = baseIndex;
1027 }
Evan Cheng24a3cc42007-04-25 07:30:23 +00001028 }
1029
Lang Hames10382fb2009-06-19 02:17:53 +00001030 VNInfo *vni =
Lang Hames86511252009-09-04 20:41:11 +00001031 interval.getNextValue(MachineInstrIndex(MBB->getNumber()),
1032 0, false, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +00001033 vni->setIsPHIDef(true);
1034 LiveRange LR(start, end, vni);
1035
Jim Laskey9b25b8c2007-02-21 22:41:17 +00001036 interval.addRange(LR);
Lang Hames86511252009-09-04 20:41:11 +00001037 LR.valno->addKill(end);
Bill Wendling8e6179f2009-08-22 20:18:03 +00001038 DEBUG(errs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +00001039}
1040
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001041/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +00001042/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +00001043/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001044/// which a variable is live
Dale Johannesen91aac102008-09-17 21:13:11 +00001045void LiveIntervals::computeIntervals() {
Daniel Dunbarce63ffb2009-07-25 00:23:56 +00001046 DEBUG(errs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +00001047 << "********** Function: "
1048 << ((Value*)mf_->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +00001049
1050 SmallVector<unsigned, 8> UndefUses;
Chris Lattner428b92e2006-09-15 03:57:23 +00001051 for (MachineFunction::iterator MBBI = mf_->begin(), E = mf_->end();
1052 MBBI != E; ++MBBI) {
1053 MachineBasicBlock *MBB = MBBI;
Owen Anderson134eb732008-09-21 20:43:24 +00001054 // Track the index of the current machine instr.
Lang Hames86511252009-09-04 20:41:11 +00001055 MachineInstrIndex MIIndex = getMBBStartIdx(MBB);
Daniel Dunbarce63ffb2009-07-25 00:23:56 +00001056 DEBUG(errs() << ((Value*)MBB->getBasicBlock())->getName() << ":\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +00001057
Chris Lattner428b92e2006-09-15 03:57:23 +00001058 MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
Evan Cheng0c9f92e2007-02-13 01:30:55 +00001059
Dan Gohmancb406c22007-10-03 19:26:29 +00001060 // Create intervals for live-ins to this BB first.
1061 for (MachineBasicBlock::const_livein_iterator LI = MBB->livein_begin(),
1062 LE = MBB->livein_end(); LI != LE; ++LI) {
1063 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
1064 // Multiple live-ins can alias the same register.
Dan Gohman6f0d0242008-02-10 18:45:23 +00001065 for (const unsigned* AS = tri_->getSubRegisters(*LI); *AS; ++AS)
Dan Gohmancb406c22007-10-03 19:26:29 +00001066 if (!hasInterval(*AS))
1067 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*AS),
1068 true);
Chris Lattnerdffb2e82006-09-04 18:27:40 +00001069 }
1070
Owen Anderson99500ae2008-09-15 22:00:38 +00001071 // Skip over empty initial indices.
Lang Hames86511252009-09-04 20:41:11 +00001072 while (MIIndex.getVecIndex() < i2miMap_.size() &&
Owen Anderson99500ae2008-09-15 22:00:38 +00001073 getInstructionFromIndex(MIIndex) == 0)
Lang Hames86511252009-09-04 20:41:11 +00001074 MIIndex = MIIndex.nextIndex();
Owen Anderson99500ae2008-09-15 22:00:38 +00001075
Chris Lattner428b92e2006-09-15 03:57:23 +00001076 for (; MI != miEnd; ++MI) {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001077 DEBUG(errs() << MIIndex << "\t" << *MI);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001078
Evan Cheng438f7bc2006-11-10 08:43:01 +00001079 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +00001080 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
1081 MachineOperand &MO = MI->getOperand(i);
Evan Chengd129d732009-07-17 19:43:40 +00001082 if (!MO.isReg() || !MO.getReg())
1083 continue;
1084
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001085 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +00001086 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +00001087 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +00001088 else if (MO.isUndef())
1089 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001090 }
Evan Cheng99fe34b2008-10-18 05:18:55 +00001091
1092 // Skip over the empty slots after each instruction.
1093 unsigned Slots = MI->getDesc().getNumDefs();
1094 if (Slots == 0)
1095 Slots = 1;
Lang Hames86511252009-09-04 20:41:11 +00001096
1097 while (Slots--)
1098 MIIndex = MIIndex.nextIndex();
Owen Anderson7fbad272008-07-23 21:37:49 +00001099
1100 // Skip over empty indices.
Lang Hames86511252009-09-04 20:41:11 +00001101 while (MIIndex.getVecIndex() < i2miMap_.size() &&
Owen Anderson7fbad272008-07-23 21:37:49 +00001102 getInstructionFromIndex(MIIndex) == 0)
Lang Hames86511252009-09-04 20:41:11 +00001103 MIIndex = MIIndex.nextIndex();
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001104 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +00001105 }
Evan Chengd129d732009-07-17 19:43:40 +00001106
1107 // Create empty intervals for registers defined by implicit_def's (except
1108 // for those implicit_def that define values which are liveout of their
1109 // blocks.
1110 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
1111 unsigned UndefReg = UndefUses[i];
1112 (void)getOrCreateInterval(UndefReg);
1113 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00001114}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +00001115
Lang Hames86511252009-09-04 20:41:11 +00001116bool LiveIntervals::findLiveInMBBs(
1117 MachineInstrIndex Start, MachineInstrIndex End,
Evan Chenga5bfc972007-10-17 06:53:44 +00001118 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
Evan Cheng4ca980e2007-10-17 02:10:22 +00001119 std::vector<IdxMBBPair>::const_iterator I =
Evan Chengd0e32c52008-10-29 05:06:14 +00001120 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start);
Evan Cheng4ca980e2007-10-17 02:10:22 +00001121
1122 bool ResVal = false;
1123 while (I != Idx2MBBMap.end()) {
Dan Gohman2ad82452008-11-26 05:50:31 +00001124 if (I->first >= End)
Evan Cheng4ca980e2007-10-17 02:10:22 +00001125 break;
1126 MBBs.push_back(I->second);
1127 ResVal = true;
1128 ++I;
1129 }
1130 return ResVal;
1131}
1132
Lang Hames86511252009-09-04 20:41:11 +00001133bool LiveIntervals::findReachableMBBs(
1134 MachineInstrIndex Start, MachineInstrIndex End,
Evan Chengd0e32c52008-10-29 05:06:14 +00001135 SmallVectorImpl<MachineBasicBlock*> &MBBs) const {
1136 std::vector<IdxMBBPair>::const_iterator I =
1137 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), Start);
1138
1139 bool ResVal = false;
1140 while (I != Idx2MBBMap.end()) {
1141 if (I->first > End)
1142 break;
1143 MachineBasicBlock *MBB = I->second;
1144 if (getMBBEndIdx(MBB) > End)
1145 break;
1146 for (MachineBasicBlock::succ_iterator SI = MBB->succ_begin(),
1147 SE = MBB->succ_end(); SI != SE; ++SI)
1148 MBBs.push_back(*SI);
1149 ResVal = true;
1150 ++I;
1151 }
1152 return ResVal;
1153}
1154
Owen Anderson03857b22008-08-13 21:49:13 +00001155LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001156 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +00001157 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +00001158}
Evan Chengf2fbca62007-11-12 06:35:08 +00001159
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001160/// dupInterval - Duplicate a live interval. The caller is responsible for
1161/// managing the allocated memory.
1162LiveInterval* LiveIntervals::dupInterval(LiveInterval *li) {
1163 LiveInterval *NewLI = createInterval(li->reg);
Evan Cheng90f95f82009-06-14 20:22:55 +00001164 NewLI->Copy(*li, mri_, getVNInfoAllocator());
Evan Cheng0a1fcce2009-02-08 11:04:35 +00001165 return NewLI;
1166}
1167
Evan Chengc8d044e2008-02-15 18:24:29 +00001168/// getVNInfoSourceReg - Helper function that parses the specified VNInfo
1169/// copy field and returns the source register that defines it.
1170unsigned LiveIntervals::getVNInfoSourceReg(const VNInfo *VNI) const {
Lang Hames52c1afc2009-08-10 23:43:28 +00001171 if (!VNI->getCopy())
Evan Chengc8d044e2008-02-15 18:24:29 +00001172 return 0;
1173
Lang Hames52c1afc2009-08-10 23:43:28 +00001174 if (VNI->getCopy()->getOpcode() == TargetInstrInfo::EXTRACT_SUBREG) {
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001175 // If it's extracting out of a physical register, return the sub-register.
Lang Hames52c1afc2009-08-10 23:43:28 +00001176 unsigned Reg = VNI->getCopy()->getOperand(1).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001177 if (TargetRegisterInfo::isPhysicalRegister(Reg))
Lang Hames52c1afc2009-08-10 23:43:28 +00001178 Reg = tri_->getSubReg(Reg, VNI->getCopy()->getOperand(2).getImm());
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001179 return Reg;
Lang Hames52c1afc2009-08-10 23:43:28 +00001180 } else if (VNI->getCopy()->getOpcode() == TargetInstrInfo::INSERT_SUBREG ||
1181 VNI->getCopy()->getOpcode() == TargetInstrInfo::SUBREG_TO_REG)
1182 return VNI->getCopy()->getOperand(2).getReg();
Evan Cheng8f90b6e2009-01-07 02:08:57 +00001183
Evan Cheng04ee5a12009-01-20 19:12:24 +00001184 unsigned SrcReg, DstReg, SrcSubReg, DstSubReg;
Lang Hames52c1afc2009-08-10 23:43:28 +00001185 if (tii_->isMoveInstr(*VNI->getCopy(), SrcReg, DstReg, SrcSubReg, DstSubReg))
Evan Chengc8d044e2008-02-15 18:24:29 +00001186 return SrcReg;
Torok Edwinc23197a2009-07-14 16:55:14 +00001187 llvm_unreachable("Unrecognized copy instruction!");
Evan Chengc8d044e2008-02-15 18:24:29 +00001188 return 0;
1189}
Evan Chengf2fbca62007-11-12 06:35:08 +00001190
1191//===----------------------------------------------------------------------===//
1192// Register allocator hooks.
1193//
1194
Evan Chengd70dbb52008-02-22 09:24:50 +00001195/// getReMatImplicitUse - If the remat definition MI has one (for now, we only
1196/// allow one) virtual register operand, then its uses are implicitly using
1197/// the register. Returns the virtual register.
1198unsigned LiveIntervals::getReMatImplicitUse(const LiveInterval &li,
1199 MachineInstr *MI) const {
1200 unsigned RegOp = 0;
1201 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1202 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001203 if (!MO.isReg() || !MO.isUse())
Evan Chengd70dbb52008-02-22 09:24:50 +00001204 continue;
1205 unsigned Reg = MO.getReg();
1206 if (Reg == 0 || Reg == li.reg)
1207 continue;
Chris Lattner1873d0c2009-06-27 04:06:41 +00001208
1209 if (TargetRegisterInfo::isPhysicalRegister(Reg) &&
1210 !allocatableRegs_[Reg])
1211 continue;
Evan Chengd70dbb52008-02-22 09:24:50 +00001212 // FIXME: For now, only remat MI with at most one register operand.
1213 assert(!RegOp &&
1214 "Can't rematerialize instruction with multiple register operand!");
1215 RegOp = MO.getReg();
Dan Gohman6d69ba82008-07-25 00:02:30 +00001216#ifndef NDEBUG
Evan Chengd70dbb52008-02-22 09:24:50 +00001217 break;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001218#endif
Evan Chengd70dbb52008-02-22 09:24:50 +00001219 }
1220 return RegOp;
1221}
1222
1223/// isValNoAvailableAt - Return true if the val# of the specified interval
1224/// which reaches the given instruction also reaches the specified use index.
1225bool LiveIntervals::isValNoAvailableAt(const LiveInterval &li, MachineInstr *MI,
Lang Hames86511252009-09-04 20:41:11 +00001226 MachineInstrIndex UseIdx) const {
1227 MachineInstrIndex Index = getInstructionIndex(MI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001228 VNInfo *ValNo = li.FindLiveRangeContaining(Index)->valno;
1229 LiveInterval::const_iterator UI = li.FindLiveRangeContaining(UseIdx);
1230 return UI != li.end() && UI->valno == ValNo;
1231}
1232
Evan Chengf2fbca62007-11-12 06:35:08 +00001233/// isReMaterializable - Returns true if the definition MI of the specified
1234/// val# of the specified interval is re-materializable.
1235bool LiveIntervals::isReMaterializable(const LiveInterval &li,
Evan Cheng5ef3a042007-12-06 00:01:56 +00001236 const VNInfo *ValNo, MachineInstr *MI,
Evan Chengdc377862008-09-30 15:44:16 +00001237 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Cheng5ef3a042007-12-06 00:01:56 +00001238 bool &isLoad) {
Evan Chengf2fbca62007-11-12 06:35:08 +00001239 if (DisableReMat)
1240 return false;
1241
Evan Cheng20ccded2008-03-15 00:19:36 +00001242 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF)
Evan Chengd70dbb52008-02-22 09:24:50 +00001243 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +00001244
1245 int FrameIdx = 0;
1246 if (tii_->isLoadFromStackSlot(MI, FrameIdx) &&
Evan Cheng249ded32008-02-23 03:38:34 +00001247 mf_->getFrameInfo()->isImmutableObjectIndex(FrameIdx))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001248 // FIXME: Let target specific isReallyTriviallyReMaterializable determines
1249 // this but remember this is not safe to fold into a two-address
1250 // instruction.
Evan Cheng249ded32008-02-23 03:38:34 +00001251 // This is a load from fixed stack slot. It can be rematerialized.
Evan Chengdd3465e2008-02-23 01:44:27 +00001252 return true;
Evan Chengdd3465e2008-02-23 01:44:27 +00001253
Dan Gohman6d69ba82008-07-25 00:02:30 +00001254 // If the target-specific rules don't identify an instruction as
1255 // being trivially rematerializable, use some target-independent
1256 // rules.
1257 if (!MI->getDesc().isRematerializable() ||
1258 !tii_->isTriviallyReMaterializable(MI)) {
Dan Gohman4c8f8702008-07-25 15:08:37 +00001259 if (!EnableAggressiveRemat)
1260 return false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001261
Dan Gohman0471a792008-07-28 18:43:51 +00001262 // If the instruction accesses memory but the memoperands have been lost,
Dan Gohman6d69ba82008-07-25 00:02:30 +00001263 // we can't analyze it.
1264 const TargetInstrDesc &TID = MI->getDesc();
1265 if ((TID.mayLoad() || TID.mayStore()) && MI->memoperands_empty())
1266 return false;
1267
1268 // Avoid instructions obviously unsafe for remat.
1269 if (TID.hasUnmodeledSideEffects() || TID.isNotDuplicable())
1270 return false;
1271
1272 // If the instruction accesses memory and the memory could be non-constant,
1273 // assume the instruction is not rematerializable.
Evan Chengdc377862008-09-30 15:44:16 +00001274 for (std::list<MachineMemOperand>::const_iterator
1275 I = MI->memoperands_begin(), E = MI->memoperands_end(); I != E; ++I){
Dan Gohman6d69ba82008-07-25 00:02:30 +00001276 const MachineMemOperand &MMO = *I;
1277 if (MMO.isVolatile() || MMO.isStore())
1278 return false;
1279 const Value *V = MMO.getValue();
1280 if (!V)
1281 return false;
1282 if (const PseudoSourceValue *PSV = dyn_cast<PseudoSourceValue>(V)) {
1283 if (!PSV->isConstant(mf_->getFrameInfo()))
Evan Chengd70dbb52008-02-22 09:24:50 +00001284 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001285 } else if (!aa_->pointsToConstantMemory(V))
1286 return false;
1287 }
1288
1289 // If any of the registers accessed are non-constant, conservatively assume
1290 // the instruction is not rematerializable.
1291 unsigned ImpUse = 0;
1292 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1293 const MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001294 if (MO.isReg()) {
Dan Gohman6d69ba82008-07-25 00:02:30 +00001295 unsigned Reg = MO.getReg();
1296 if (Reg == 0)
1297 continue;
1298 if (TargetRegisterInfo::isPhysicalRegister(Reg))
1299 return false;
1300
1301 // Only allow one def, and that in the first operand.
1302 if (MO.isDef() != (i == 0))
1303 return false;
1304
1305 // Only allow constant-valued registers.
1306 bool IsLiveIn = mri_->isLiveIn(Reg);
1307 MachineRegisterInfo::def_iterator I = mri_->def_begin(Reg),
1308 E = mri_->def_end();
1309
Dan Gohmanc93ced5b2008-12-08 04:53:23 +00001310 // For the def, it should be the only def of that register.
Dan Gohman6d69ba82008-07-25 00:02:30 +00001311 if (MO.isDef() && (next(I) != E || IsLiveIn))
1312 return false;
1313
1314 if (MO.isUse()) {
1315 // Only allow one use other register use, as that's all the
1316 // remat mechanisms support currently.
1317 if (Reg != li.reg) {
1318 if (ImpUse == 0)
1319 ImpUse = Reg;
1320 else if (Reg != ImpUse)
1321 return false;
1322 }
Dan Gohmanc93ced5b2008-12-08 04:53:23 +00001323 // For the use, there should be only one associated def.
Dan Gohman6d69ba82008-07-25 00:02:30 +00001324 if (I != E && (next(I) != E || IsLiveIn))
1325 return false;
1326 }
Evan Chengd70dbb52008-02-22 09:24:50 +00001327 }
1328 }
Evan Cheng5ef3a042007-12-06 00:01:56 +00001329 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001330
Dan Gohman6d69ba82008-07-25 00:02:30 +00001331 unsigned ImpUse = getReMatImplicitUse(li, MI);
1332 if (ImpUse) {
1333 const LiveInterval &ImpLi = getInterval(ImpUse);
1334 for (MachineRegisterInfo::use_iterator ri = mri_->use_begin(li.reg),
1335 re = mri_->use_end(); ri != re; ++ri) {
1336 MachineInstr *UseMI = &*ri;
Lang Hames86511252009-09-04 20:41:11 +00001337 MachineInstrIndex UseIdx = getInstructionIndex(UseMI);
Dan Gohman6d69ba82008-07-25 00:02:30 +00001338 if (li.FindLiveRangeContaining(UseIdx)->valno != ValNo)
1339 continue;
1340 if (!isValNoAvailableAt(ImpLi, MI, UseIdx))
1341 return false;
1342 }
Evan Chengdc377862008-09-30 15:44:16 +00001343
1344 // If a register operand of the re-materialized instruction is going to
1345 // be spilled next, then it's not legal to re-materialize this instruction.
1346 for (unsigned i = 0, e = SpillIs.size(); i != e; ++i)
1347 if (ImpUse == SpillIs[i]->reg)
1348 return false;
Dan Gohman6d69ba82008-07-25 00:02:30 +00001349 }
1350 return true;
Evan Cheng5ef3a042007-12-06 00:01:56 +00001351}
1352
Evan Cheng06587492008-10-24 02:05:00 +00001353/// isReMaterializable - Returns true if the definition MI of the specified
1354/// val# of the specified interval is re-materializable.
1355bool LiveIntervals::isReMaterializable(const LiveInterval &li,
1356 const VNInfo *ValNo, MachineInstr *MI) {
1357 SmallVector<LiveInterval*, 4> Dummy1;
1358 bool Dummy2;
1359 return isReMaterializable(li, ValNo, MI, Dummy1, Dummy2);
1360}
1361
Evan Cheng5ef3a042007-12-06 00:01:56 +00001362/// isReMaterializable - Returns true if every definition of MI of every
1363/// val# of the specified interval is re-materializable.
Evan Chengdc377862008-09-30 15:44:16 +00001364bool LiveIntervals::isReMaterializable(const LiveInterval &li,
1365 SmallVectorImpl<LiveInterval*> &SpillIs,
1366 bool &isLoad) {
Evan Cheng5ef3a042007-12-06 00:01:56 +00001367 isLoad = false;
1368 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
1369 i != e; ++i) {
1370 const VNInfo *VNI = *i;
Lang Hames857c4e02009-06-17 21:01:20 +00001371 if (VNI->isUnused())
Evan Cheng5ef3a042007-12-06 00:01:56 +00001372 continue; // Dead val#.
1373 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00001374 if (!VNI->isDefAccurate())
Evan Cheng5ef3a042007-12-06 00:01:56 +00001375 return false;
Lang Hames857c4e02009-06-17 21:01:20 +00001376 MachineInstr *ReMatDefMI = getInstructionFromIndex(VNI->def);
Evan Cheng5ef3a042007-12-06 00:01:56 +00001377 bool DefIsLoad = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001378 if (!ReMatDefMI ||
Evan Chengdc377862008-09-30 15:44:16 +00001379 !isReMaterializable(li, VNI, ReMatDefMI, SpillIs, DefIsLoad))
Evan Cheng5ef3a042007-12-06 00:01:56 +00001380 return false;
1381 isLoad |= DefIsLoad;
Evan Chengf2fbca62007-11-12 06:35:08 +00001382 }
1383 return true;
1384}
1385
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001386/// FilterFoldedOps - Filter out two-address use operands. Return
1387/// true if it finds any issue with the operands that ought to prevent
1388/// folding.
1389static bool FilterFoldedOps(MachineInstr *MI,
1390 SmallVector<unsigned, 2> &Ops,
1391 unsigned &MRInfo,
1392 SmallVector<unsigned, 2> &FoldOps) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001393 MRInfo = 0;
Evan Chengaee4af62007-12-02 08:30:39 +00001394 for (unsigned i = 0, e = Ops.size(); i != e; ++i) {
1395 unsigned OpIdx = Ops[i];
Evan Chengd70dbb52008-02-22 09:24:50 +00001396 MachineOperand &MO = MI->getOperand(OpIdx);
Evan Chengaee4af62007-12-02 08:30:39 +00001397 // FIXME: fold subreg use.
Evan Chengd70dbb52008-02-22 09:24:50 +00001398 if (MO.getSubReg())
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001399 return true;
Evan Chengd70dbb52008-02-22 09:24:50 +00001400 if (MO.isDef())
Evan Chengaee4af62007-12-02 08:30:39 +00001401 MRInfo |= (unsigned)VirtRegMap::isMod;
1402 else {
1403 // Filter out two-address use operand(s).
Evan Chenga24752f2009-03-19 20:30:06 +00001404 if (MI->isRegTiedToDefOperand(OpIdx)) {
Evan Chengaee4af62007-12-02 08:30:39 +00001405 MRInfo = VirtRegMap::isModRef;
1406 continue;
1407 }
1408 MRInfo |= (unsigned)VirtRegMap::isRef;
1409 }
1410 FoldOps.push_back(OpIdx);
Evan Chenge62f97c2007-12-01 02:07:52 +00001411 }
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001412 return false;
1413}
1414
1415
1416/// tryFoldMemoryOperand - Attempts to fold either a spill / restore from
1417/// slot / to reg or any rematerialized load into ith operand of specified
1418/// MI. If it is successul, MI is updated with the newly created MI and
1419/// returns true.
1420bool LiveIntervals::tryFoldMemoryOperand(MachineInstr* &MI,
1421 VirtRegMap &vrm, MachineInstr *DefMI,
Lang Hames86511252009-09-04 20:41:11 +00001422 MachineInstrIndex InstrIdx,
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001423 SmallVector<unsigned, 2> &Ops,
1424 bool isSS, int Slot, unsigned Reg) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001425 // If it is an implicit def instruction, just delete it.
Evan Cheng20ccded2008-03-15 00:19:36 +00001426 if (MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF) {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001427 RemoveMachineInstrFromMaps(MI);
1428 vrm.RemoveMachineInstrFromMaps(MI);
1429 MI->eraseFromParent();
1430 ++numFolds;
1431 return true;
1432 }
1433
1434 // Filter the list of operand indexes that are to be folded. Abort if
1435 // any operand will prevent folding.
1436 unsigned MRInfo = 0;
1437 SmallVector<unsigned, 2> FoldOps;
1438 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1439 return false;
Evan Chenge62f97c2007-12-01 02:07:52 +00001440
Evan Cheng427f4c12008-03-31 23:19:51 +00001441 // The only time it's safe to fold into a two address instruction is when
1442 // it's folding reload and spill from / into a spill stack slot.
1443 if (DefMI && (MRInfo & VirtRegMap::isMod))
Evan Cheng249ded32008-02-23 03:38:34 +00001444 return false;
1445
Evan Chengf2f8c2a2008-02-08 22:05:27 +00001446 MachineInstr *fmi = isSS ? tii_->foldMemoryOperand(*mf_, MI, FoldOps, Slot)
1447 : tii_->foldMemoryOperand(*mf_, MI, FoldOps, DefMI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001448 if (fmi) {
Evan Chengd3653122008-02-27 03:04:06 +00001449 // Remember this instruction uses the spill slot.
1450 if (isSS) vrm.addSpillSlotUse(Slot, fmi);
1451
Evan Chengf2fbca62007-11-12 06:35:08 +00001452 // Attempt to fold the memory reference into the instruction. If
1453 // we can do this, we don't need to insert spill code.
Evan Chengf2fbca62007-11-12 06:35:08 +00001454 MachineBasicBlock &MBB = *MI->getParent();
Evan Cheng84802932008-01-10 08:24:38 +00001455 if (isSS && !mf_->getFrameInfo()->isImmutableObjectIndex(Slot))
Evan Chengaee4af62007-12-02 08:30:39 +00001456 vrm.virtFolded(Reg, MI, fmi, (VirtRegMap::ModRef)MRInfo);
Evan Cheng81a03822007-11-17 00:40:40 +00001457 vrm.transferSpillPts(MI, fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001458 vrm.transferRestorePts(MI, fmi);
Evan Chengc1f53c72008-03-11 21:34:46 +00001459 vrm.transferEmergencySpills(MI, fmi);
Evan Chengf2fbca62007-11-12 06:35:08 +00001460 mi2iMap_.erase(MI);
Lang Hames86511252009-09-04 20:41:11 +00001461 i2miMap_[InstrIdx.getVecIndex()] = fmi;
Evan Chengcddbb832007-11-30 21:23:43 +00001462 mi2iMap_[fmi] = InstrIdx;
Evan Chengf2fbca62007-11-12 06:35:08 +00001463 MI = MBB.insert(MBB.erase(MI), fmi);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001464 ++numFolds;
Evan Chengf2fbca62007-11-12 06:35:08 +00001465 return true;
1466 }
1467 return false;
1468}
1469
Evan Cheng018f9b02007-12-05 03:22:34 +00001470/// canFoldMemoryOperand - Returns true if the specified load / store
1471/// folding is possible.
1472bool LiveIntervals::canFoldMemoryOperand(MachineInstr *MI,
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001473 SmallVector<unsigned, 2> &Ops,
Evan Cheng3c75ba82008-04-01 21:37:32 +00001474 bool ReMat) const {
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001475 // Filter the list of operand indexes that are to be folded. Abort if
1476 // any operand will prevent folding.
1477 unsigned MRInfo = 0;
Evan Cheng018f9b02007-12-05 03:22:34 +00001478 SmallVector<unsigned, 2> FoldOps;
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001479 if (FilterFoldedOps(MI, Ops, MRInfo, FoldOps))
1480 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001481
Evan Cheng3c75ba82008-04-01 21:37:32 +00001482 // It's only legal to remat for a use, not a def.
1483 if (ReMat && (MRInfo & VirtRegMap::isMod))
Evan Cheng79a0c1e2008-02-25 08:50:41 +00001484 return false;
Evan Cheng018f9b02007-12-05 03:22:34 +00001485
Evan Chengd70dbb52008-02-22 09:24:50 +00001486 return tii_->canFoldMemoryOperand(MI, FoldOps);
1487}
1488
Evan Cheng81a03822007-11-17 00:40:40 +00001489bool LiveIntervals::intervalIsInOneMBB(const LiveInterval &li) const {
1490 SmallPtrSet<MachineBasicBlock*, 4> MBBs;
1491 for (LiveInterval::Ranges::const_iterator
1492 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
1493 std::vector<IdxMBBPair>::const_iterator II =
1494 std::lower_bound(Idx2MBBMap.begin(), Idx2MBBMap.end(), I->start);
1495 if (II == Idx2MBBMap.end())
1496 continue;
1497 if (I->end > II->first) // crossing a MBB.
1498 return false;
1499 MBBs.insert(II->second);
1500 if (MBBs.size() > 1)
1501 return false;
1502 }
1503 return true;
1504}
1505
Evan Chengd70dbb52008-02-22 09:24:50 +00001506/// rewriteImplicitOps - Rewrite implicit use operands of MI (i.e. uses of
1507/// interval on to-be re-materialized operands of MI) with new register.
1508void LiveIntervals::rewriteImplicitOps(const LiveInterval &li,
1509 MachineInstr *MI, unsigned NewVReg,
1510 VirtRegMap &vrm) {
1511 // There is an implicit use. That means one of the other operand is
1512 // being remat'ed and the remat'ed instruction has li.reg as an
1513 // use operand. Make sure we rewrite that as well.
1514 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
1515 MachineOperand &MO = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001516 if (!MO.isReg())
Evan Chengd70dbb52008-02-22 09:24:50 +00001517 continue;
1518 unsigned Reg = MO.getReg();
1519 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
1520 continue;
1521 if (!vrm.isReMaterialized(Reg))
1522 continue;
1523 MachineInstr *ReMatMI = vrm.getReMaterializedMI(Reg);
Evan Cheng6130f662008-03-05 00:59:57 +00001524 MachineOperand *UseMO = ReMatMI->findRegisterUseOperand(li.reg);
1525 if (UseMO)
1526 UseMO->setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001527 }
1528}
1529
Evan Chengf2fbca62007-11-12 06:35:08 +00001530/// rewriteInstructionForSpills, rewriteInstructionsForSpills - Helper functions
1531/// for addIntervalsForSpills to rewrite uses / defs for the given live range.
Evan Cheng018f9b02007-12-05 03:22:34 +00001532bool LiveIntervals::
Evan Chengd70dbb52008-02-22 09:24:50 +00001533rewriteInstructionForSpills(const LiveInterval &li, const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001534 bool TrySplit, MachineInstrIndex index, MachineInstrIndex end,
1535 MachineInstr *MI,
Evan Cheng81a03822007-11-17 00:40:40 +00001536 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001537 unsigned Slot, int LdSlot,
1538 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001539 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001540 const TargetRegisterClass* rc,
1541 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001542 const MachineLoopInfo *loopInfo,
Evan Cheng313d4b82008-02-23 00:33:04 +00001543 unsigned &NewVReg, unsigned ImpUse, bool &HasDef, bool &HasUse,
Owen Anderson28998312008-08-13 22:28:50 +00001544 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001545 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001546 bool CanFold = false;
Evan Chengf2fbca62007-11-12 06:35:08 +00001547 RestartInstruction:
1548 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
1549 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00001550 if (!mop.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001551 continue;
1552 unsigned Reg = mop.getReg();
1553 unsigned RegI = Reg;
Dan Gohman6f0d0242008-02-10 18:45:23 +00001554 if (Reg == 0 || TargetRegisterInfo::isPhysicalRegister(Reg))
Evan Chengf2fbca62007-11-12 06:35:08 +00001555 continue;
Evan Chengf2fbca62007-11-12 06:35:08 +00001556 if (Reg != li.reg)
1557 continue;
1558
1559 bool TryFold = !DefIsReMat;
Evan Chengcb3c3302007-11-29 23:02:50 +00001560 bool FoldSS = true; // Default behavior unless it's a remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001561 int FoldSlot = Slot;
1562 if (DefIsReMat) {
1563 // If this is the rematerializable definition MI itself and
1564 // all of its uses are rematerialized, simply delete it.
Evan Cheng81a03822007-11-17 00:40:40 +00001565 if (MI == ReMatOrigDefMI && CanDelete) {
Bill Wendling8e6179f2009-08-22 20:18:03 +00001566 DEBUG(errs() << "\t\t\t\tErasing re-materlizable def: "
1567 << MI << '\n');
Evan Chengf2fbca62007-11-12 06:35:08 +00001568 RemoveMachineInstrFromMaps(MI);
Evan Chengcada2452007-11-28 01:28:46 +00001569 vrm.RemoveMachineInstrFromMaps(MI);
Evan Chengf2fbca62007-11-12 06:35:08 +00001570 MI->eraseFromParent();
1571 break;
1572 }
1573
1574 // If def for this use can't be rematerialized, then try folding.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001575 // If def is rematerializable and it's a load, also try folding.
Evan Chengcb3c3302007-11-29 23:02:50 +00001576 TryFold = !ReMatDefMI || (ReMatDefMI && (MI == ReMatOrigDefMI || isLoad));
Evan Chengf2fbca62007-11-12 06:35:08 +00001577 if (isLoad) {
1578 // Try fold loads (from stack slot, constant pool, etc.) into uses.
1579 FoldSS = isLoadSS;
1580 FoldSlot = LdSlot;
1581 }
1582 }
1583
Evan Chengf2fbca62007-11-12 06:35:08 +00001584 // Scan all of the operands of this instruction rewriting operands
1585 // to use NewVReg instead of li.reg as appropriate. We do this for
1586 // two reasons:
1587 //
1588 // 1. If the instr reads the same spilled vreg multiple times, we
1589 // want to reuse the NewVReg.
1590 // 2. If the instr is a two-addr instruction, we are required to
1591 // keep the src/dst regs pinned.
1592 //
1593 // Keep track of whether we replace a use and/or def so that we can
1594 // create the spill interval with the appropriate range.
Evan Chengcddbb832007-11-30 21:23:43 +00001595
Evan Cheng81a03822007-11-17 00:40:40 +00001596 HasUse = mop.isUse();
1597 HasDef = mop.isDef();
Evan Chengaee4af62007-12-02 08:30:39 +00001598 SmallVector<unsigned, 2> Ops;
1599 Ops.push_back(i);
Evan Chengf2fbca62007-11-12 06:35:08 +00001600 for (unsigned j = i+1, e = MI->getNumOperands(); j != e; ++j) {
Evan Chengaee4af62007-12-02 08:30:39 +00001601 const MachineOperand &MOj = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00001602 if (!MOj.isReg())
Evan Chengf2fbca62007-11-12 06:35:08 +00001603 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00001604 unsigned RegJ = MOj.getReg();
Dan Gohman6f0d0242008-02-10 18:45:23 +00001605 if (RegJ == 0 || TargetRegisterInfo::isPhysicalRegister(RegJ))
Evan Chengf2fbca62007-11-12 06:35:08 +00001606 continue;
1607 if (RegJ == RegI) {
Evan Chengaee4af62007-12-02 08:30:39 +00001608 Ops.push_back(j);
Evan Chengd129d732009-07-17 19:43:40 +00001609 if (!MOj.isUndef()) {
1610 HasUse |= MOj.isUse();
1611 HasDef |= MOj.isDef();
1612 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001613 }
1614 }
1615
David Greene26b86a02008-10-27 17:38:59 +00001616 // Create a new virtual register for the spill interval.
1617 // Create the new register now so we can map the fold instruction
1618 // to the new register so when it is unfolded we get the correct
1619 // answer.
1620 bool CreatedNewVReg = false;
1621 if (NewVReg == 0) {
1622 NewVReg = mri_->createVirtualRegister(rc);
1623 vrm.grow();
1624 CreatedNewVReg = true;
1625 }
1626
Evan Cheng9c3c2212008-06-06 07:54:39 +00001627 if (!TryFold)
1628 CanFold = false;
1629 else {
Evan Cheng018f9b02007-12-05 03:22:34 +00001630 // Do not fold load / store here if we are splitting. We'll find an
1631 // optimal point to insert a load / store later.
1632 if (!TrySplit) {
1633 if (tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
David Greene26b86a02008-10-27 17:38:59 +00001634 Ops, FoldSS, FoldSlot, NewVReg)) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001635 // Folding the load/store can completely change the instruction in
1636 // unpredictable ways, rescan it from the beginning.
David Greene26b86a02008-10-27 17:38:59 +00001637
1638 if (FoldSS) {
1639 // We need to give the new vreg the same stack slot as the
1640 // spilled interval.
1641 vrm.assignVirt2StackSlot(NewVReg, FoldSlot);
1642 }
1643
Evan Cheng018f9b02007-12-05 03:22:34 +00001644 HasUse = false;
1645 HasDef = false;
1646 CanFold = false;
Evan Chengc781a242009-05-03 18:32:42 +00001647 if (isNotInMIMap(MI))
Evan Cheng7e073ba2008-04-09 20:57:25 +00001648 break;
Evan Cheng018f9b02007-12-05 03:22:34 +00001649 goto RestartInstruction;
1650 }
1651 } else {
Evan Cheng9c3c2212008-06-06 07:54:39 +00001652 // We'll try to fold it later if it's profitable.
Evan Cheng3c75ba82008-04-01 21:37:32 +00001653 CanFold = canFoldMemoryOperand(MI, Ops, DefIsReMat);
Evan Cheng018f9b02007-12-05 03:22:34 +00001654 }
Evan Cheng9c3c2212008-06-06 07:54:39 +00001655 }
Evan Chengcddbb832007-11-30 21:23:43 +00001656
Evan Chengcddbb832007-11-30 21:23:43 +00001657 mop.setReg(NewVReg);
Evan Chengd70dbb52008-02-22 09:24:50 +00001658 if (mop.isImplicit())
1659 rewriteImplicitOps(li, MI, NewVReg, vrm);
Evan Chengcddbb832007-11-30 21:23:43 +00001660
1661 // Reuse NewVReg for other reads.
Evan Chengd70dbb52008-02-22 09:24:50 +00001662 for (unsigned j = 0, e = Ops.size(); j != e; ++j) {
1663 MachineOperand &mopj = MI->getOperand(Ops[j]);
1664 mopj.setReg(NewVReg);
1665 if (mopj.isImplicit())
1666 rewriteImplicitOps(li, MI, NewVReg, vrm);
1667 }
Evan Chengcddbb832007-11-30 21:23:43 +00001668
Evan Cheng81a03822007-11-17 00:40:40 +00001669 if (CreatedNewVReg) {
1670 if (DefIsReMat) {
Evan Cheng37844532009-07-16 09:20:10 +00001671 vrm.setVirtIsReMaterialized(NewVReg, ReMatDefMI);
Evan Chengd70dbb52008-02-22 09:24:50 +00001672 if (ReMatIds[VNI->id] == VirtRegMap::MAX_STACK_SLOT) {
Evan Cheng81a03822007-11-17 00:40:40 +00001673 // Each valnum may have its own remat id.
Evan Chengd70dbb52008-02-22 09:24:50 +00001674 ReMatIds[VNI->id] = vrm.assignVirtReMatId(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001675 } else {
Evan Chengd70dbb52008-02-22 09:24:50 +00001676 vrm.assignVirtReMatId(NewVReg, ReMatIds[VNI->id]);
Evan Cheng81a03822007-11-17 00:40:40 +00001677 }
1678 if (!CanDelete || (HasUse && HasDef)) {
1679 // If this is a two-addr instruction then its use operands are
1680 // rematerializable but its def is not. It should be assigned a
1681 // stack slot.
1682 vrm.assignVirt2StackSlot(NewVReg, Slot);
1683 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001684 } else {
Evan Chengf2fbca62007-11-12 06:35:08 +00001685 vrm.assignVirt2StackSlot(NewVReg, Slot);
1686 }
Evan Chengcb3c3302007-11-29 23:02:50 +00001687 } else if (HasUse && HasDef &&
1688 vrm.getStackSlot(NewVReg) == VirtRegMap::NO_STACK_SLOT) {
1689 // If this interval hasn't been assigned a stack slot (because earlier
1690 // def is a deleted remat def), do it now.
1691 assert(Slot != VirtRegMap::NO_STACK_SLOT);
1692 vrm.assignVirt2StackSlot(NewVReg, Slot);
Evan Chengf2fbca62007-11-12 06:35:08 +00001693 }
1694
Evan Cheng313d4b82008-02-23 00:33:04 +00001695 // Re-matting an instruction with virtual register use. Add the
1696 // register as an implicit use on the use MI.
1697 if (DefIsReMat && ImpUse)
1698 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
1699
Evan Cheng5b69eba2009-04-21 22:46:52 +00001700 // Create a new register interval for this spill / remat.
Evan Chengf2fbca62007-11-12 06:35:08 +00001701 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng81a03822007-11-17 00:40:40 +00001702 if (CreatedNewVReg) {
1703 NewLIs.push_back(&nI);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001704 MBBVRegsMap.insert(std::make_pair(MI->getParent()->getNumber(), NewVReg));
Evan Cheng81a03822007-11-17 00:40:40 +00001705 if (TrySplit)
1706 vrm.setIsSplitFromReg(NewVReg, li.reg);
1707 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001708
1709 if (HasUse) {
Evan Cheng81a03822007-11-17 00:40:40 +00001710 if (CreatedNewVReg) {
Lang Hames86511252009-09-04 20:41:11 +00001711 LiveRange LR(getLoadIndex(index), getUseIndex(index).nextSlot(),
1712 nI.getNextValue(MachineInstrIndex(), 0, false,
1713 VNInfoAllocator));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001714 DEBUG(errs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001715 nI.addRange(LR);
1716 } else {
1717 // Extend the split live interval to this def / use.
Lang Hames86511252009-09-04 20:41:11 +00001718 MachineInstrIndex End = getUseIndex(index).nextSlot();
Evan Cheng81a03822007-11-17 00:40:40 +00001719 LiveRange LR(nI.ranges[nI.ranges.size()-1].end, End,
1720 nI.getValNumInfo(nI.getNumValNums()-1));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001721 DEBUG(errs() << " +" << LR);
Evan Cheng81a03822007-11-17 00:40:40 +00001722 nI.addRange(LR);
1723 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001724 }
1725 if (HasDef) {
1726 LiveRange LR(getDefIndex(index), getStoreIndex(index),
Lang Hames86511252009-09-04 20:41:11 +00001727 nI.getNextValue(MachineInstrIndex(), 0, false,
1728 VNInfoAllocator));
Bill Wendling8e6179f2009-08-22 20:18:03 +00001729 DEBUG(errs() << " +" << LR);
Evan Chengf2fbca62007-11-12 06:35:08 +00001730 nI.addRange(LR);
1731 }
Evan Cheng81a03822007-11-17 00:40:40 +00001732
Bill Wendling8e6179f2009-08-22 20:18:03 +00001733 DEBUG({
1734 errs() << "\t\t\t\tAdded new interval: ";
1735 nI.print(errs(), tri_);
1736 errs() << '\n';
1737 });
Evan Chengf2fbca62007-11-12 06:35:08 +00001738 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001739 return CanFold;
Evan Chengf2fbca62007-11-12 06:35:08 +00001740}
Evan Cheng81a03822007-11-17 00:40:40 +00001741bool LiveIntervals::anyKillInMBBAfterIdx(const LiveInterval &li,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001742 const VNInfo *VNI,
Lang Hames86511252009-09-04 20:41:11 +00001743 MachineBasicBlock *MBB,
1744 MachineInstrIndex Idx) const {
1745 MachineInstrIndex End = getMBBEndIdx(MBB);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001746 for (unsigned j = 0, ee = VNI->kills.size(); j != ee; ++j) {
Lang Hames86511252009-09-04 20:41:11 +00001747 if (VNI->kills[j].isPHIIndex())
Lang Hamesffd13262009-07-09 03:57:02 +00001748 continue;
1749
Lang Hames86511252009-09-04 20:41:11 +00001750 MachineInstrIndex KillIdx = VNI->kills[j];
Evan Cheng0cbb1162007-11-29 01:06:25 +00001751 if (KillIdx > Idx && KillIdx < End)
1752 return true;
Evan Cheng81a03822007-11-17 00:40:40 +00001753 }
1754 return false;
1755}
1756
Evan Cheng063284c2008-02-21 00:34:19 +00001757/// RewriteInfo - Keep track of machine instrs that will be rewritten
1758/// during spilling.
Dan Gohman844731a2008-05-13 00:00:25 +00001759namespace {
1760 struct RewriteInfo {
Lang Hames86511252009-09-04 20:41:11 +00001761 MachineInstrIndex Index;
Dan Gohman844731a2008-05-13 00:00:25 +00001762 MachineInstr *MI;
1763 bool HasUse;
1764 bool HasDef;
Lang Hames86511252009-09-04 20:41:11 +00001765 RewriteInfo(MachineInstrIndex i, MachineInstr *mi, bool u, bool d)
Dan Gohman844731a2008-05-13 00:00:25 +00001766 : Index(i), MI(mi), HasUse(u), HasDef(d) {}
1767 };
Evan Cheng063284c2008-02-21 00:34:19 +00001768
Dan Gohman844731a2008-05-13 00:00:25 +00001769 struct RewriteInfoCompare {
1770 bool operator()(const RewriteInfo &LHS, const RewriteInfo &RHS) const {
1771 return LHS.Index < RHS.Index;
1772 }
1773 };
1774}
Evan Cheng063284c2008-02-21 00:34:19 +00001775
Evan Chengf2fbca62007-11-12 06:35:08 +00001776void LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00001777rewriteInstructionsForSpills(const LiveInterval &li, bool TrySplit,
Evan Chengf2fbca62007-11-12 06:35:08 +00001778 LiveInterval::Ranges::const_iterator &I,
Evan Cheng81a03822007-11-17 00:40:40 +00001779 MachineInstr *ReMatOrigDefMI, MachineInstr *ReMatDefMI,
Evan Chengf2fbca62007-11-12 06:35:08 +00001780 unsigned Slot, int LdSlot,
1781 bool isLoad, bool isLoadSS, bool DefIsReMat, bool CanDelete,
Evan Chengd70dbb52008-02-22 09:24:50 +00001782 VirtRegMap &vrm,
Evan Chengf2fbca62007-11-12 06:35:08 +00001783 const TargetRegisterClass* rc,
1784 SmallVector<int, 4> &ReMatIds,
Evan Cheng22f07ff2007-12-11 02:09:15 +00001785 const MachineLoopInfo *loopInfo,
Evan Cheng81a03822007-11-17 00:40:40 +00001786 BitVector &SpillMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001787 DenseMap<unsigned, std::vector<SRInfo> > &SpillIdxes,
Evan Cheng0cbb1162007-11-29 01:06:25 +00001788 BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001789 DenseMap<unsigned, std::vector<SRInfo> > &RestoreIdxes,
1790 DenseMap<unsigned,unsigned> &MBBVRegsMap,
Evan Chengc781a242009-05-03 18:32:42 +00001791 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001792 bool AllCanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00001793 unsigned NewVReg = 0;
Lang Hames86511252009-09-04 20:41:11 +00001794 MachineInstrIndex start = getBaseIndex(I->start);
1795 MachineInstrIndex end = getBaseIndex(I->end.prevSlot()).nextIndex();
Evan Chengf2fbca62007-11-12 06:35:08 +00001796
Evan Cheng063284c2008-02-21 00:34:19 +00001797 // First collect all the def / use in this live range that will be rewritten.
Evan Cheng7e073ba2008-04-09 20:57:25 +00001798 // Make sure they are sorted according to instruction index.
Evan Cheng063284c2008-02-21 00:34:19 +00001799 std::vector<RewriteInfo> RewriteMIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00001800 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
1801 re = mri_->reg_end(); ri != re; ) {
Evan Cheng419852c2008-04-03 16:39:43 +00001802 MachineInstr *MI = &*ri;
Evan Cheng063284c2008-02-21 00:34:19 +00001803 MachineOperand &O = ri.getOperand();
1804 ++ri;
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001805 assert(!O.isImplicit() && "Spilling register that's used as implicit use?");
Lang Hames86511252009-09-04 20:41:11 +00001806 MachineInstrIndex index = getInstructionIndex(MI);
Evan Cheng063284c2008-02-21 00:34:19 +00001807 if (index < start || index >= end)
1808 continue;
Evan Chengd129d732009-07-17 19:43:40 +00001809
1810 if (O.isUndef())
Evan Cheng79a796c2008-07-12 01:56:02 +00001811 // Must be defined by an implicit def. It should not be spilled. Note,
1812 // this is for correctness reason. e.g.
1813 // 8 %reg1024<def> = IMPLICIT_DEF
1814 // 12 %reg1024<def> = INSERT_SUBREG %reg1024<kill>, %reg1025, 2
1815 // The live range [12, 14) are not part of the r1024 live interval since
1816 // it's defined by an implicit def. It will not conflicts with live
1817 // interval of r1025. Now suppose both registers are spilled, you can
Evan Chengb9890ae2008-07-12 02:22:07 +00001818 // easily see a situation where both registers are reloaded before
Evan Cheng79a796c2008-07-12 01:56:02 +00001819 // the INSERT_SUBREG and both target registers that would overlap.
1820 continue;
Evan Cheng063284c2008-02-21 00:34:19 +00001821 RewriteMIs.push_back(RewriteInfo(index, MI, O.isUse(), O.isDef()));
1822 }
1823 std::sort(RewriteMIs.begin(), RewriteMIs.end(), RewriteInfoCompare());
1824
Evan Cheng313d4b82008-02-23 00:33:04 +00001825 unsigned ImpUse = DefIsReMat ? getReMatImplicitUse(li, ReMatDefMI) : 0;
Evan Cheng063284c2008-02-21 00:34:19 +00001826 // Now rewrite the defs and uses.
1827 for (unsigned i = 0, e = RewriteMIs.size(); i != e; ) {
1828 RewriteInfo &rwi = RewriteMIs[i];
1829 ++i;
Lang Hames86511252009-09-04 20:41:11 +00001830 MachineInstrIndex index = rwi.Index;
Evan Cheng063284c2008-02-21 00:34:19 +00001831 bool MIHasUse = rwi.HasUse;
1832 bool MIHasDef = rwi.HasDef;
1833 MachineInstr *MI = rwi.MI;
1834 // If MI def and/or use the same register multiple times, then there
1835 // are multiple entries.
Evan Cheng313d4b82008-02-23 00:33:04 +00001836 unsigned NumUses = MIHasUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001837 while (i != e && RewriteMIs[i].MI == MI) {
1838 assert(RewriteMIs[i].Index == index);
Evan Cheng313d4b82008-02-23 00:33:04 +00001839 bool isUse = RewriteMIs[i].HasUse;
1840 if (isUse) ++NumUses;
1841 MIHasUse |= isUse;
Evan Cheng063284c2008-02-21 00:34:19 +00001842 MIHasDef |= RewriteMIs[i].HasDef;
1843 ++i;
1844 }
Evan Cheng81a03822007-11-17 00:40:40 +00001845 MachineBasicBlock *MBB = MI->getParent();
Evan Cheng313d4b82008-02-23 00:33:04 +00001846
Evan Cheng0a891ed2008-05-23 23:00:04 +00001847 if (ImpUse && MI != ReMatDefMI) {
Evan Cheng313d4b82008-02-23 00:33:04 +00001848 // Re-matting an instruction with virtual register use. Update the
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001849 // register interval's spill weight to HUGE_VALF to prevent it from
1850 // being spilled.
Evan Cheng313d4b82008-02-23 00:33:04 +00001851 LiveInterval &ImpLi = getInterval(ImpUse);
Evan Cheng24d2f8a2008-03-31 07:53:30 +00001852 ImpLi.weight = HUGE_VALF;
Evan Cheng313d4b82008-02-23 00:33:04 +00001853 }
1854
Evan Cheng063284c2008-02-21 00:34:19 +00001855 unsigned MBBId = MBB->getNumber();
Evan Cheng018f9b02007-12-05 03:22:34 +00001856 unsigned ThisVReg = 0;
Evan Cheng70306f82007-12-03 09:58:48 +00001857 if (TrySplit) {
Owen Anderson28998312008-08-13 22:28:50 +00001858 DenseMap<unsigned,unsigned>::iterator NVI = MBBVRegsMap.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001859 if (NVI != MBBVRegsMap.end()) {
Evan Cheng018f9b02007-12-05 03:22:34 +00001860 ThisVReg = NVI->second;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001861 // One common case:
1862 // x = use
1863 // ...
1864 // ...
1865 // def = ...
1866 // = use
1867 // It's better to start a new interval to avoid artifically
1868 // extend the new interval.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001869 if (MIHasDef && !MIHasUse) {
1870 MBBVRegsMap.erase(MBB->getNumber());
Evan Cheng018f9b02007-12-05 03:22:34 +00001871 ThisVReg = 0;
Evan Cheng1953d0c2007-11-29 10:12:14 +00001872 }
1873 }
Evan Chengcada2452007-11-28 01:28:46 +00001874 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001875
1876 bool IsNew = ThisVReg == 0;
1877 if (IsNew) {
1878 // This ends the previous live interval. If all of its def / use
1879 // can be folded, give it a low spill weight.
1880 if (NewVReg && TrySplit && AllCanFold) {
1881 LiveInterval &nI = getOrCreateInterval(NewVReg);
1882 nI.weight /= 10.0F;
1883 }
1884 AllCanFold = true;
1885 }
1886 NewVReg = ThisVReg;
1887
Evan Cheng81a03822007-11-17 00:40:40 +00001888 bool HasDef = false;
1889 bool HasUse = false;
Evan Chengd70dbb52008-02-22 09:24:50 +00001890 bool CanFold = rewriteInstructionForSpills(li, I->valno, TrySplit,
Evan Cheng9c3c2212008-06-06 07:54:39 +00001891 index, end, MI, ReMatOrigDefMI, ReMatDefMI,
1892 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
1893 CanDelete, vrm, rc, ReMatIds, loopInfo, NewVReg,
Evan Chengc781a242009-05-03 18:32:42 +00001894 ImpUse, HasDef, HasUse, MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00001895 if (!HasDef && !HasUse)
1896 continue;
1897
Evan Cheng018f9b02007-12-05 03:22:34 +00001898 AllCanFold &= CanFold;
1899
Evan Cheng81a03822007-11-17 00:40:40 +00001900 // Update weight of spill interval.
1901 LiveInterval &nI = getOrCreateInterval(NewVReg);
Evan Cheng70306f82007-12-03 09:58:48 +00001902 if (!TrySplit) {
Evan Cheng81a03822007-11-17 00:40:40 +00001903 // The spill weight is now infinity as it cannot be spilled again.
1904 nI.weight = HUGE_VALF;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001905 continue;
Evan Cheng81a03822007-11-17 00:40:40 +00001906 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001907
1908 // Keep track of the last def and first use in each MBB.
Evan Cheng0cbb1162007-11-29 01:06:25 +00001909 if (HasDef) {
1910 if (MI != ReMatOrigDefMI || !CanDelete) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001911 bool HasKill = false;
1912 if (!HasUse)
1913 HasKill = anyKillInMBBAfterIdx(li, I->valno, MBB, getDefIndex(index));
1914 else {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001915 // If this is a two-address code, then this index starts a new VNInfo.
Lang Hames86511252009-09-04 20:41:11 +00001916 const VNInfo *VNI = li.findDefinedVNInfoForRegInt(getDefIndex(index));
Evan Cheng0cbb1162007-11-29 01:06:25 +00001917 if (VNI)
1918 HasKill = anyKillInMBBAfterIdx(li, VNI, MBB, getDefIndex(index));
1919 }
Owen Anderson28998312008-08-13 22:28:50 +00001920 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Chenge3110d02007-12-01 04:42:39 +00001921 SpillIdxes.find(MBBId);
Evan Cheng0cbb1162007-11-29 01:06:25 +00001922 if (!HasKill) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001923 if (SII == SpillIdxes.end()) {
1924 std::vector<SRInfo> S;
1925 S.push_back(SRInfo(index, NewVReg, true));
1926 SpillIdxes.insert(std::make_pair(MBBId, S));
1927 } else if (SII->second.back().vreg != NewVReg) {
1928 SII->second.push_back(SRInfo(index, NewVReg, true));
Lang Hames86511252009-09-04 20:41:11 +00001929 } else if (index > SII->second.back().index) {
Evan Cheng0cbb1162007-11-29 01:06:25 +00001930 // If there is an earlier def and this is a two-address
1931 // instruction, then it's not possible to fold the store (which
1932 // would also fold the load).
Evan Cheng1953d0c2007-11-29 10:12:14 +00001933 SRInfo &Info = SII->second.back();
1934 Info.index = index;
1935 Info.canFold = !HasUse;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001936 }
1937 SpillMBBs.set(MBBId);
Evan Chenge3110d02007-12-01 04:42:39 +00001938 } else if (SII != SpillIdxes.end() &&
1939 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001940 index > SII->second.back().index) {
Evan Chenge3110d02007-12-01 04:42:39 +00001941 // There is an earlier def that's not killed (must be two-address).
1942 // The spill is no longer needed.
1943 SII->second.pop_back();
1944 if (SII->second.empty()) {
1945 SpillIdxes.erase(MBBId);
1946 SpillMBBs.reset(MBBId);
1947 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001948 }
1949 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001950 }
1951
1952 if (HasUse) {
Owen Anderson28998312008-08-13 22:28:50 +00001953 DenseMap<unsigned, std::vector<SRInfo> >::iterator SII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001954 SpillIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001955 if (SII != SpillIdxes.end() &&
1956 SII->second.back().vreg == NewVReg &&
Lang Hames86511252009-09-04 20:41:11 +00001957 index > SII->second.back().index)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001958 // Use(s) following the last def, it's not safe to fold the spill.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001959 SII->second.back().canFold = false;
Owen Anderson28998312008-08-13 22:28:50 +00001960 DenseMap<unsigned, std::vector<SRInfo> >::iterator RII =
Evan Cheng0cbb1162007-11-29 01:06:25 +00001961 RestoreIdxes.find(MBBId);
Evan Cheng1953d0c2007-11-29 10:12:14 +00001962 if (RII != RestoreIdxes.end() && RII->second.back().vreg == NewVReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00001963 // If we are splitting live intervals, only fold if it's the first
1964 // use and there isn't another use later in the MBB.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001965 RII->second.back().canFold = false;
Evan Cheng0cbb1162007-11-29 01:06:25 +00001966 else if (IsNew) {
1967 // Only need a reload if there isn't an earlier def / use.
Evan Cheng1953d0c2007-11-29 10:12:14 +00001968 if (RII == RestoreIdxes.end()) {
1969 std::vector<SRInfo> Infos;
1970 Infos.push_back(SRInfo(index, NewVReg, true));
1971 RestoreIdxes.insert(std::make_pair(MBBId, Infos));
1972 } else {
1973 RII->second.push_back(SRInfo(index, NewVReg, true));
1974 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00001975 RestoreMBBs.set(MBBId);
1976 }
1977 }
1978
1979 // Update spill weight.
Evan Cheng22f07ff2007-12-11 02:09:15 +00001980 unsigned loopDepth = loopInfo->getLoopDepth(MBB);
Evan Chengc3417602008-06-21 06:45:54 +00001981 nI.weight += getSpillWeight(HasDef, HasUse, loopDepth);
Evan Chengf2fbca62007-11-12 06:35:08 +00001982 }
Evan Cheng018f9b02007-12-05 03:22:34 +00001983
1984 if (NewVReg && TrySplit && AllCanFold) {
1985 // If all of its def / use can be folded, give it a low spill weight.
1986 LiveInterval &nI = getOrCreateInterval(NewVReg);
1987 nI.weight /= 10.0F;
1988 }
Evan Chengf2fbca62007-11-12 06:35:08 +00001989}
1990
Lang Hames86511252009-09-04 20:41:11 +00001991bool LiveIntervals::alsoFoldARestore(int Id, MachineInstrIndex index,
1992 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00001993 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00001994 if (!RestoreMBBs[Id])
1995 return false;
1996 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
1997 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
1998 if (Restores[i].index == index &&
1999 Restores[i].vreg == vr &&
2000 Restores[i].canFold)
2001 return true;
2002 return false;
2003}
2004
Lang Hames86511252009-09-04 20:41:11 +00002005void LiveIntervals::eraseRestoreInfo(int Id, MachineInstrIndex index,
2006 unsigned vr, BitVector &RestoreMBBs,
Owen Anderson28998312008-08-13 22:28:50 +00002007 DenseMap<unsigned,std::vector<SRInfo> > &RestoreIdxes) {
Evan Cheng1953d0c2007-11-29 10:12:14 +00002008 if (!RestoreMBBs[Id])
2009 return;
2010 std::vector<SRInfo> &Restores = RestoreIdxes[Id];
2011 for (unsigned i = 0, e = Restores.size(); i != e; ++i)
2012 if (Restores[i].index == index && Restores[i].vreg)
Lang Hames86511252009-09-04 20:41:11 +00002013 Restores[i].index = MachineInstrIndex();
Evan Cheng1953d0c2007-11-29 10:12:14 +00002014}
Evan Cheng81a03822007-11-17 00:40:40 +00002015
Evan Cheng4cce6b42008-04-11 17:53:36 +00002016/// handleSpilledImpDefs - Remove IMPLICIT_DEF instructions which are being
2017/// spilled and create empty intervals for their uses.
2018void
2019LiveIntervals::handleSpilledImpDefs(const LiveInterval &li, VirtRegMap &vrm,
2020 const TargetRegisterClass* rc,
2021 std::vector<LiveInterval*> &NewLIs) {
Evan Cheng419852c2008-04-03 16:39:43 +00002022 for (MachineRegisterInfo::reg_iterator ri = mri_->reg_begin(li.reg),
2023 re = mri_->reg_end(); ri != re; ) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00002024 MachineOperand &O = ri.getOperand();
Evan Cheng419852c2008-04-03 16:39:43 +00002025 MachineInstr *MI = &*ri;
2026 ++ri;
Evan Cheng4cce6b42008-04-11 17:53:36 +00002027 if (O.isDef()) {
2028 assert(MI->getOpcode() == TargetInstrInfo::IMPLICIT_DEF &&
2029 "Register def was not rewritten?");
2030 RemoveMachineInstrFromMaps(MI);
2031 vrm.RemoveMachineInstrFromMaps(MI);
2032 MI->eraseFromParent();
2033 } else {
2034 // This must be an use of an implicit_def so it's not part of the live
2035 // interval. Create a new empty live interval for it.
2036 // FIXME: Can we simply erase some of the instructions? e.g. Stores?
2037 unsigned NewVReg = mri_->createVirtualRegister(rc);
2038 vrm.grow();
2039 vrm.setIsImplicitlyDefined(NewVReg);
2040 NewLIs.push_back(&getOrCreateInterval(NewVReg));
2041 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
2042 MachineOperand &MO = MI->getOperand(i);
Evan Cheng4784f1f2009-06-30 08:49:04 +00002043 if (MO.isReg() && MO.getReg() == li.reg) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00002044 MO.setReg(NewVReg);
Evan Cheng4784f1f2009-06-30 08:49:04 +00002045 MO.setIsUndef();
Evan Cheng4784f1f2009-06-30 08:49:04 +00002046 }
Evan Cheng4cce6b42008-04-11 17:53:36 +00002047 }
2048 }
Evan Cheng419852c2008-04-03 16:39:43 +00002049 }
2050}
2051
Evan Chengf2fbca62007-11-12 06:35:08 +00002052std::vector<LiveInterval*> LiveIntervals::
Owen Andersond6664312008-08-18 18:05:32 +00002053addIntervalsForSpillsFast(const LiveInterval &li,
2054 const MachineLoopInfo *loopInfo,
Evan Chengc781a242009-05-03 18:32:42 +00002055 VirtRegMap &vrm) {
Owen Anderson17197312008-08-18 23:41:04 +00002056 unsigned slot = vrm.assignVirt2StackSlot(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00002057
2058 std::vector<LiveInterval*> added;
2059
2060 assert(li.weight != HUGE_VALF &&
2061 "attempt to spill already spilled interval!");
2062
Bill Wendling8e6179f2009-08-22 20:18:03 +00002063 DEBUG({
2064 errs() << "\t\t\t\tadding intervals for spills for interval: ";
2065 li.dump();
2066 errs() << '\n';
2067 });
Owen Andersond6664312008-08-18 18:05:32 +00002068
2069 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
2070
Owen Andersona41e47a2008-08-19 22:12:11 +00002071 MachineRegisterInfo::reg_iterator RI = mri_->reg_begin(li.reg);
2072 while (RI != mri_->reg_end()) {
2073 MachineInstr* MI = &*RI;
2074
2075 SmallVector<unsigned, 2> Indices;
2076 bool HasUse = false;
2077 bool HasDef = false;
2078
2079 for (unsigned i = 0; i != MI->getNumOperands(); ++i) {
2080 MachineOperand& mop = MI->getOperand(i);
Dan Gohmand735b802008-10-03 15:45:36 +00002081 if (!mop.isReg() || mop.getReg() != li.reg) continue;
Owen Andersona41e47a2008-08-19 22:12:11 +00002082
2083 HasUse |= MI->getOperand(i).isUse();
2084 HasDef |= MI->getOperand(i).isDef();
2085
2086 Indices.push_back(i);
2087 }
2088
2089 if (!tryFoldMemoryOperand(MI, vrm, NULL, getInstructionIndex(MI),
2090 Indices, true, slot, li.reg)) {
2091 unsigned NewVReg = mri_->createVirtualRegister(rc);
Owen Anderson9a032932008-08-18 21:20:32 +00002092 vrm.grow();
Owen Anderson17197312008-08-18 23:41:04 +00002093 vrm.assignVirt2StackSlot(NewVReg, slot);
2094
Owen Andersona41e47a2008-08-19 22:12:11 +00002095 // create a new register for this spill
2096 LiveInterval &nI = getOrCreateInterval(NewVReg);
Owen Andersond6664312008-08-18 18:05:32 +00002097
Owen Andersona41e47a2008-08-19 22:12:11 +00002098 // the spill weight is now infinity as it
2099 // cannot be spilled again
2100 nI.weight = HUGE_VALF;
2101
2102 // Rewrite register operands to use the new vreg.
2103 for (SmallVectorImpl<unsigned>::iterator I = Indices.begin(),
2104 E = Indices.end(); I != E; ++I) {
2105 MI->getOperand(*I).setReg(NewVReg);
2106
2107 if (MI->getOperand(*I).isUse())
2108 MI->getOperand(*I).setIsKill(true);
2109 }
2110
2111 // Fill in the new live interval.
Lang Hames86511252009-09-04 20:41:11 +00002112 MachineInstrIndex index = getInstructionIndex(MI);
Owen Andersona41e47a2008-08-19 22:12:11 +00002113 if (HasUse) {
2114 LiveRange LR(getLoadIndex(index), getUseIndex(index),
Lang Hames86511252009-09-04 20:41:11 +00002115 nI.getNextValue(MachineInstrIndex(), 0, false,
2116 getVNInfoAllocator()));
Bill Wendling8e6179f2009-08-22 20:18:03 +00002117 DEBUG(errs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00002118 nI.addRange(LR);
2119 vrm.addRestorePoint(NewVReg, MI);
2120 }
2121 if (HasDef) {
2122 LiveRange LR(getDefIndex(index), getStoreIndex(index),
Lang Hames86511252009-09-04 20:41:11 +00002123 nI.getNextValue(MachineInstrIndex(), 0, false,
2124 getVNInfoAllocator()));
Bill Wendling8e6179f2009-08-22 20:18:03 +00002125 DEBUG(errs() << " +" << LR);
Owen Andersona41e47a2008-08-19 22:12:11 +00002126 nI.addRange(LR);
2127 vrm.addSpillPoint(NewVReg, true, MI);
2128 }
2129
Owen Anderson17197312008-08-18 23:41:04 +00002130 added.push_back(&nI);
Owen Anderson8dc2cbe2008-08-18 18:38:12 +00002131
Bill Wendling8e6179f2009-08-22 20:18:03 +00002132 DEBUG({
2133 errs() << "\t\t\t\tadded new interval: ";
2134 nI.dump();
2135 errs() << '\n';
2136 });
Owen Andersona41e47a2008-08-19 22:12:11 +00002137 }
Owen Anderson9a032932008-08-18 21:20:32 +00002138
Owen Anderson9a032932008-08-18 21:20:32 +00002139
Owen Andersona41e47a2008-08-19 22:12:11 +00002140 RI = mri_->reg_begin(li.reg);
Owen Andersond6664312008-08-18 18:05:32 +00002141 }
Owen Andersond6664312008-08-18 18:05:32 +00002142
2143 return added;
2144}
2145
2146std::vector<LiveInterval*> LiveIntervals::
Evan Cheng81a03822007-11-17 00:40:40 +00002147addIntervalsForSpills(const LiveInterval &li,
Evan Chengdc377862008-09-30 15:44:16 +00002148 SmallVectorImpl<LiveInterval*> &SpillIs,
Evan Chengc781a242009-05-03 18:32:42 +00002149 const MachineLoopInfo *loopInfo, VirtRegMap &vrm) {
Owen Andersonae339ba2008-08-19 00:17:30 +00002150
2151 if (EnableFastSpilling)
Evan Chengc781a242009-05-03 18:32:42 +00002152 return addIntervalsForSpillsFast(li, loopInfo, vrm);
Owen Andersonae339ba2008-08-19 00:17:30 +00002153
Evan Chengf2fbca62007-11-12 06:35:08 +00002154 assert(li.weight != HUGE_VALF &&
2155 "attempt to spill already spilled interval!");
2156
Bill Wendling8e6179f2009-08-22 20:18:03 +00002157 DEBUG({
2158 errs() << "\t\t\t\tadding intervals for spills for interval: ";
2159 li.print(errs(), tri_);
2160 errs() << '\n';
2161 });
Evan Chengf2fbca62007-11-12 06:35:08 +00002162
Evan Cheng72eeb942008-12-05 17:00:16 +00002163 // Each bit specify whether a spill is required in the MBB.
Evan Cheng81a03822007-11-17 00:40:40 +00002164 BitVector SpillMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00002165 DenseMap<unsigned, std::vector<SRInfo> > SpillIdxes;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002166 BitVector RestoreMBBs(mf_->getNumBlockIDs());
Owen Anderson28998312008-08-13 22:28:50 +00002167 DenseMap<unsigned, std::vector<SRInfo> > RestoreIdxes;
2168 DenseMap<unsigned,unsigned> MBBVRegsMap;
Evan Chengf2fbca62007-11-12 06:35:08 +00002169 std::vector<LiveInterval*> NewLIs;
Evan Chengd70dbb52008-02-22 09:24:50 +00002170 const TargetRegisterClass* rc = mri_->getRegClass(li.reg);
Evan Chengf2fbca62007-11-12 06:35:08 +00002171
2172 unsigned NumValNums = li.getNumValNums();
2173 SmallVector<MachineInstr*, 4> ReMatDefs;
2174 ReMatDefs.resize(NumValNums, NULL);
2175 SmallVector<MachineInstr*, 4> ReMatOrigDefs;
2176 ReMatOrigDefs.resize(NumValNums, NULL);
2177 SmallVector<int, 4> ReMatIds;
2178 ReMatIds.resize(NumValNums, VirtRegMap::MAX_STACK_SLOT);
2179 BitVector ReMatDelete(NumValNums);
2180 unsigned Slot = VirtRegMap::MAX_STACK_SLOT;
2181
Evan Cheng81a03822007-11-17 00:40:40 +00002182 // Spilling a split live interval. It cannot be split any further. Also,
2183 // it's also guaranteed to be a single val# / range interval.
2184 if (vrm.getPreSplitReg(li.reg)) {
2185 vrm.setIsSplitFromReg(li.reg, 0);
Evan Chengd120ffd2007-12-05 10:24:35 +00002186 // Unset the split kill marker on the last use.
Lang Hames86511252009-09-04 20:41:11 +00002187 MachineInstrIndex KillIdx = vrm.getKillPoint(li.reg);
2188 if (KillIdx != MachineInstrIndex()) {
Evan Chengd120ffd2007-12-05 10:24:35 +00002189 MachineInstr *KillMI = getInstructionFromIndex(KillIdx);
2190 assert(KillMI && "Last use disappeared?");
2191 int KillOp = KillMI->findRegisterUseOperandIdx(li.reg, true);
2192 assert(KillOp != -1 && "Last use disappeared?");
Chris Lattnerf7382302007-12-30 21:56:09 +00002193 KillMI->getOperand(KillOp).setIsKill(false);
Evan Chengd120ffd2007-12-05 10:24:35 +00002194 }
Evan Chengadf85902007-12-05 09:51:10 +00002195 vrm.removeKillPoint(li.reg);
Evan Cheng81a03822007-11-17 00:40:40 +00002196 bool DefIsReMat = vrm.isReMaterialized(li.reg);
2197 Slot = vrm.getStackSlot(li.reg);
2198 assert(Slot != VirtRegMap::MAX_STACK_SLOT);
2199 MachineInstr *ReMatDefMI = DefIsReMat ?
2200 vrm.getReMaterializedMI(li.reg) : NULL;
2201 int LdSlot = 0;
2202 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
2203 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00002204 (DefIsReMat && (ReMatDefMI->getDesc().canFoldAsLoad()));
Evan Cheng81a03822007-11-17 00:40:40 +00002205 bool IsFirstRange = true;
2206 for (LiveInterval::Ranges::const_iterator
2207 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
2208 // If this is a split live interval with multiple ranges, it means there
2209 // are two-address instructions that re-defined the value. Only the
2210 // first def can be rematerialized!
2211 if (IsFirstRange) {
Evan Chengcb3c3302007-11-29 23:02:50 +00002212 // Note ReMatOrigDefMI has already been deleted.
Evan Cheng81a03822007-11-17 00:40:40 +00002213 rewriteInstructionsForSpills(li, false, I, NULL, ReMatDefMI,
2214 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00002215 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002216 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00002217 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00002218 } else {
2219 rewriteInstructionsForSpills(li, false, I, NULL, 0,
2220 Slot, 0, false, false, false,
Evan Chengd70dbb52008-02-22 09:24:50 +00002221 false, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002222 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00002223 MBBVRegsMap, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00002224 }
2225 IsFirstRange = false;
2226 }
Evan Cheng419852c2008-04-03 16:39:43 +00002227
Evan Cheng4cce6b42008-04-11 17:53:36 +00002228 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng81a03822007-11-17 00:40:40 +00002229 return NewLIs;
2230 }
2231
2232 bool TrySplit = SplitAtBB && !intervalIsInOneMBB(li);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002233 if (SplitLimit != -1 && (int)numSplits >= SplitLimit)
2234 TrySplit = false;
2235 if (TrySplit)
2236 ++numSplits;
Evan Chengf2fbca62007-11-12 06:35:08 +00002237 bool NeedStackSlot = false;
2238 for (LiveInterval::const_vni_iterator i = li.vni_begin(), e = li.vni_end();
2239 i != e; ++i) {
2240 const VNInfo *VNI = *i;
2241 unsigned VN = VNI->id;
Lang Hames857c4e02009-06-17 21:01:20 +00002242 if (VNI->isUnused())
Evan Chengf2fbca62007-11-12 06:35:08 +00002243 continue; // Dead val#.
2244 // Is the def for the val# rematerializable?
Lang Hames857c4e02009-06-17 21:01:20 +00002245 MachineInstr *ReMatDefMI = VNI->isDefAccurate()
2246 ? getInstructionFromIndex(VNI->def) : 0;
Evan Cheng5ef3a042007-12-06 00:01:56 +00002247 bool dummy;
Evan Chengdc377862008-09-30 15:44:16 +00002248 if (ReMatDefMI && isReMaterializable(li, VNI, ReMatDefMI, SpillIs, dummy)) {
Evan Chengf2fbca62007-11-12 06:35:08 +00002249 // Remember how to remat the def of this val#.
Evan Cheng81a03822007-11-17 00:40:40 +00002250 ReMatOrigDefs[VN] = ReMatDefMI;
Dan Gohman2c3f7ae2008-07-17 23:49:46 +00002251 // Original def may be modified so we have to make a copy here.
Evan Cheng1ed99222008-07-19 00:37:25 +00002252 MachineInstr *Clone = mf_->CloneMachineInstr(ReMatDefMI);
2253 ClonedMIs.push_back(Clone);
2254 ReMatDefs[VN] = Clone;
Evan Chengf2fbca62007-11-12 06:35:08 +00002255
2256 bool CanDelete = true;
Lang Hames857c4e02009-06-17 21:01:20 +00002257 if (VNI->hasPHIKill()) {
Evan Chengc3fc7d92007-11-29 09:49:23 +00002258 // A kill is a phi node, not all of its uses can be rematerialized.
Evan Chengf2fbca62007-11-12 06:35:08 +00002259 // It must not be deleted.
Evan Chengc3fc7d92007-11-29 09:49:23 +00002260 CanDelete = false;
2261 // Need a stack slot if there is any live range where uses cannot be
2262 // rematerialized.
2263 NeedStackSlot = true;
Evan Chengf2fbca62007-11-12 06:35:08 +00002264 }
Evan Chengf2fbca62007-11-12 06:35:08 +00002265 if (CanDelete)
2266 ReMatDelete.set(VN);
2267 } else {
2268 // Need a stack slot if there is any live range where uses cannot be
2269 // rematerialized.
2270 NeedStackSlot = true;
2271 }
2272 }
2273
2274 // One stack slot per live interval.
Owen Andersonb98bbb72009-03-26 18:53:38 +00002275 if (NeedStackSlot && vrm.getPreSplitReg(li.reg) == 0) {
2276 if (vrm.getStackSlot(li.reg) == VirtRegMap::NO_STACK_SLOT)
2277 Slot = vrm.assignVirt2StackSlot(li.reg);
2278
2279 // This case only occurs when the prealloc splitter has already assigned
2280 // a stack slot to this vreg.
2281 else
2282 Slot = vrm.getStackSlot(li.reg);
2283 }
Evan Chengf2fbca62007-11-12 06:35:08 +00002284
2285 // Create new intervals and rewrite defs and uses.
2286 for (LiveInterval::Ranges::const_iterator
2287 I = li.ranges.begin(), E = li.ranges.end(); I != E; ++I) {
Evan Cheng81a03822007-11-17 00:40:40 +00002288 MachineInstr *ReMatDefMI = ReMatDefs[I->valno->id];
2289 MachineInstr *ReMatOrigDefMI = ReMatOrigDefs[I->valno->id];
2290 bool DefIsReMat = ReMatDefMI != NULL;
Evan Chengf2fbca62007-11-12 06:35:08 +00002291 bool CanDelete = ReMatDelete[I->valno->id];
2292 int LdSlot = 0;
Evan Cheng81a03822007-11-17 00:40:40 +00002293 bool isLoadSS = DefIsReMat && tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
Evan Chengf2fbca62007-11-12 06:35:08 +00002294 bool isLoad = isLoadSS ||
Dan Gohman15511cf2008-12-03 18:15:48 +00002295 (DefIsReMat && ReMatDefMI->getDesc().canFoldAsLoad());
Evan Cheng81a03822007-11-17 00:40:40 +00002296 rewriteInstructionsForSpills(li, TrySplit, I, ReMatOrigDefMI, ReMatDefMI,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002297 Slot, LdSlot, isLoad, isLoadSS, DefIsReMat,
Evan Chengd70dbb52008-02-22 09:24:50 +00002298 CanDelete, vrm, rc, ReMatIds, loopInfo,
Evan Cheng0cbb1162007-11-29 01:06:25 +00002299 SpillMBBs, SpillIdxes, RestoreMBBs, RestoreIdxes,
Evan Chengc781a242009-05-03 18:32:42 +00002300 MBBVRegsMap, NewLIs);
Evan Chengf2fbca62007-11-12 06:35:08 +00002301 }
2302
Evan Cheng0cbb1162007-11-29 01:06:25 +00002303 // Insert spills / restores if we are splitting.
Evan Cheng419852c2008-04-03 16:39:43 +00002304 if (!TrySplit) {
Evan Cheng4cce6b42008-04-11 17:53:36 +00002305 handleSpilledImpDefs(li, vrm, rc, NewLIs);
Evan Cheng1953d0c2007-11-29 10:12:14 +00002306 return NewLIs;
Evan Cheng419852c2008-04-03 16:39:43 +00002307 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002308
Evan Chengb50bb8c2007-12-05 08:16:32 +00002309 SmallPtrSet<LiveInterval*, 4> AddedKill;
Evan Chengaee4af62007-12-02 08:30:39 +00002310 SmallVector<unsigned, 2> Ops;
Evan Cheng1953d0c2007-11-29 10:12:14 +00002311 if (NeedStackSlot) {
2312 int Id = SpillMBBs.find_first();
2313 while (Id != -1) {
2314 std::vector<SRInfo> &spills = SpillIdxes[Id];
2315 for (unsigned i = 0, e = spills.size(); i != e; ++i) {
Lang Hames86511252009-09-04 20:41:11 +00002316 MachineInstrIndex index = spills[i].index;
Evan Cheng1953d0c2007-11-29 10:12:14 +00002317 unsigned VReg = spills[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00002318 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002319 bool isReMat = vrm.isReMaterialized(VReg);
2320 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00002321 bool CanFold = false;
2322 bool FoundUse = false;
2323 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00002324 if (spills[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00002325 CanFold = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002326 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
2327 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00002328 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng0cbb1162007-11-29 01:06:25 +00002329 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002330
2331 Ops.push_back(j);
2332 if (MO.isDef())
Evan Chengcddbb832007-11-30 21:23:43 +00002333 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002334 if (isReMat ||
2335 (!FoundUse && !alsoFoldARestore(Id, index, VReg,
2336 RestoreMBBs, RestoreIdxes))) {
2337 // MI has two-address uses of the same register. If the use
2338 // isn't the first and only use in the BB, then we can't fold
2339 // it. FIXME: Move this to rewriteInstructionsForSpills.
2340 CanFold = false;
Evan Chengcddbb832007-11-30 21:23:43 +00002341 break;
2342 }
Evan Chengaee4af62007-12-02 08:30:39 +00002343 FoundUse = true;
Evan Cheng0cbb1162007-11-29 01:06:25 +00002344 }
2345 }
2346 // Fold the store into the def if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00002347 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00002348 if (CanFold && !Ops.empty()) {
2349 if (tryFoldMemoryOperand(MI, vrm, NULL, index, Ops, true, Slot,VReg)){
Evan Chengcddbb832007-11-30 21:23:43 +00002350 Folded = true;
Sebastian Redl48fe6352009-03-19 23:26:52 +00002351 if (FoundUse) {
Evan Chengaee4af62007-12-02 08:30:39 +00002352 // Also folded uses, do not issue a load.
2353 eraseRestoreInfo(Id, index, VReg, RestoreMBBs, RestoreIdxes);
Evan Cheng21731112009-09-12 02:01:07 +00002354 nI.removeRange(getLoadIndex(index),getUseIndex(index).nextSlot());
Evan Chengf38d14f2007-12-05 09:05:34 +00002355 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002356 nI.removeRange(getDefIndex(index), getStoreIndex(index));
Evan Chengcddbb832007-11-30 21:23:43 +00002357 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002358 }
2359
Evan Cheng7e073ba2008-04-09 20:57:25 +00002360 // Otherwise tell the spiller to issue a spill.
Evan Chengb50bb8c2007-12-05 08:16:32 +00002361 if (!Folded) {
2362 LiveRange *LR = &nI.ranges[nI.ranges.size()-1];
2363 bool isKill = LR->end == getStoreIndex(index);
Evan Chengb0a6f622008-05-20 08:10:37 +00002364 if (!MI->registerDefIsDead(nI.reg))
2365 // No need to spill a dead def.
2366 vrm.addSpillPoint(VReg, isKill, MI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002367 if (isKill)
2368 AddedKill.insert(&nI);
2369 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002370 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002371 Id = SpillMBBs.find_next(Id);
Evan Cheng0cbb1162007-11-29 01:06:25 +00002372 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002373 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002374
Evan Cheng1953d0c2007-11-29 10:12:14 +00002375 int Id = RestoreMBBs.find_first();
2376 while (Id != -1) {
2377 std::vector<SRInfo> &restores = RestoreIdxes[Id];
2378 for (unsigned i = 0, e = restores.size(); i != e; ++i) {
Lang Hames86511252009-09-04 20:41:11 +00002379 MachineInstrIndex index = restores[i].index;
2380 if (index == MachineInstrIndex())
Evan Cheng1953d0c2007-11-29 10:12:14 +00002381 continue;
2382 unsigned VReg = restores[i].vreg;
Evan Cheng597d10d2007-12-04 00:32:23 +00002383 LiveInterval &nI = getOrCreateInterval(VReg);
Evan Cheng9c3c2212008-06-06 07:54:39 +00002384 bool isReMat = vrm.isReMaterialized(VReg);
Evan Cheng81a03822007-11-17 00:40:40 +00002385 MachineInstr *MI = getInstructionFromIndex(index);
Evan Chengaee4af62007-12-02 08:30:39 +00002386 bool CanFold = false;
2387 Ops.clear();
Evan Chengcddbb832007-11-30 21:23:43 +00002388 if (restores[i].canFold) {
Evan Chengaee4af62007-12-02 08:30:39 +00002389 CanFold = true;
Evan Cheng81a03822007-11-17 00:40:40 +00002390 for (unsigned j = 0, ee = MI->getNumOperands(); j != ee; ++j) {
2391 MachineOperand &MO = MI->getOperand(j);
Dan Gohmand735b802008-10-03 15:45:36 +00002392 if (!MO.isReg() || MO.getReg() != VReg)
Evan Cheng81a03822007-11-17 00:40:40 +00002393 continue;
Evan Chengaee4af62007-12-02 08:30:39 +00002394
Evan Cheng0cbb1162007-11-29 01:06:25 +00002395 if (MO.isDef()) {
Evan Chengaee4af62007-12-02 08:30:39 +00002396 // If this restore were to be folded, it would have been folded
2397 // already.
2398 CanFold = false;
Evan Cheng81a03822007-11-17 00:40:40 +00002399 break;
2400 }
Evan Chengaee4af62007-12-02 08:30:39 +00002401 Ops.push_back(j);
Evan Cheng81a03822007-11-17 00:40:40 +00002402 }
2403 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002404
2405 // Fold the load into the use if possible.
Evan Chengcddbb832007-11-30 21:23:43 +00002406 bool Folded = false;
Evan Chengaee4af62007-12-02 08:30:39 +00002407 if (CanFold && !Ops.empty()) {
Evan Cheng9c3c2212008-06-06 07:54:39 +00002408 if (!isReMat)
Evan Chengaee4af62007-12-02 08:30:39 +00002409 Folded = tryFoldMemoryOperand(MI, vrm, NULL,index,Ops,true,Slot,VReg);
2410 else {
Evan Cheng0cbb1162007-11-29 01:06:25 +00002411 MachineInstr *ReMatDefMI = vrm.getReMaterializedMI(VReg);
2412 int LdSlot = 0;
2413 bool isLoadSS = tii_->isLoadFromStackSlot(ReMatDefMI, LdSlot);
2414 // If the rematerializable def is a load, also try to fold it.
Dan Gohman15511cf2008-12-03 18:15:48 +00002415 if (isLoadSS || ReMatDefMI->getDesc().canFoldAsLoad())
Evan Chengaee4af62007-12-02 08:30:39 +00002416 Folded = tryFoldMemoryOperand(MI, vrm, ReMatDefMI, index,
2417 Ops, isLoadSS, LdSlot, VReg);
Evan Cheng650d7f32008-12-05 17:41:31 +00002418 if (!Folded) {
2419 unsigned ImpUse = getReMatImplicitUse(li, ReMatDefMI);
2420 if (ImpUse) {
2421 // Re-matting an instruction with virtual register use. Add the
2422 // register as an implicit use on the use MI and update the register
2423 // interval's spill weight to HUGE_VALF to prevent it from being
2424 // spilled.
2425 LiveInterval &ImpLi = getInterval(ImpUse);
2426 ImpLi.weight = HUGE_VALF;
2427 MI->addOperand(MachineOperand::CreateReg(ImpUse, false, true));
2428 }
Evan Chengd70dbb52008-02-22 09:24:50 +00002429 }
Evan Chengaee4af62007-12-02 08:30:39 +00002430 }
Evan Cheng0cbb1162007-11-29 01:06:25 +00002431 }
2432 // If folding is not possible / failed, then tell the spiller to issue a
2433 // load / rematerialization for us.
Evan Cheng597d10d2007-12-04 00:32:23 +00002434 if (Folded)
Lang Hames86511252009-09-04 20:41:11 +00002435 nI.removeRange(getLoadIndex(index), getUseIndex(index).nextSlot());
Evan Chengb50bb8c2007-12-05 08:16:32 +00002436 else
Evan Cheng0cbb1162007-11-29 01:06:25 +00002437 vrm.addRestorePoint(VReg, MI);
Evan Cheng81a03822007-11-17 00:40:40 +00002438 }
Evan Cheng1953d0c2007-11-29 10:12:14 +00002439 Id = RestoreMBBs.find_next(Id);
Evan Cheng81a03822007-11-17 00:40:40 +00002440 }
2441
Evan Chengb50bb8c2007-12-05 08:16:32 +00002442 // Finalize intervals: add kills, finalize spill weights, and filter out
2443 // dead intervals.
Evan Cheng597d10d2007-12-04 00:32:23 +00002444 std::vector<LiveInterval*> RetNewLIs;
2445 for (unsigned i = 0, e = NewLIs.size(); i != e; ++i) {
2446 LiveInterval *LI = NewLIs[i];
2447 if (!LI->empty()) {
Owen Anderson496bac52008-07-23 19:47:27 +00002448 LI->weight /= InstrSlots::NUM * getApproximateInstructionCount(*LI);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002449 if (!AddedKill.count(LI)) {
2450 LiveRange *LR = &LI->ranges[LI->ranges.size()-1];
Lang Hames86511252009-09-04 20:41:11 +00002451 MachineInstrIndex LastUseIdx = getBaseIndex(LR->end);
Evan Chengd120ffd2007-12-05 10:24:35 +00002452 MachineInstr *LastUse = getInstructionFromIndex(LastUseIdx);
Evan Cheng6130f662008-03-05 00:59:57 +00002453 int UseIdx = LastUse->findRegisterUseOperandIdx(LI->reg, false);
Evan Chengb50bb8c2007-12-05 08:16:32 +00002454 assert(UseIdx != -1);
Evan Chenga24752f2009-03-19 20:30:06 +00002455 if (!LastUse->isRegTiedToDefOperand(UseIdx)) {
Evan Chengb50bb8c2007-12-05 08:16:32 +00002456 LastUse->getOperand(UseIdx).setIsKill();
Evan Chengd120ffd2007-12-05 10:24:35 +00002457 vrm.addKillPoint(LI->reg, LastUseIdx);
Evan Chengadf85902007-12-05 09:51:10 +00002458 }
Evan Chengb50bb8c2007-12-05 08:16:32 +00002459 }
Evan Cheng597d10d2007-12-04 00:32:23 +00002460 RetNewLIs.push_back(LI);
2461 }
2462 }
Evan Cheng81a03822007-11-17 00:40:40 +00002463
Evan Cheng4cce6b42008-04-11 17:53:36 +00002464 handleSpilledImpDefs(li, vrm, rc, RetNewLIs);
Evan Cheng597d10d2007-12-04 00:32:23 +00002465 return RetNewLIs;
Evan Chengf2fbca62007-11-12 06:35:08 +00002466}
Evan Cheng676dd7c2008-03-11 07:19:34 +00002467
2468/// hasAllocatableSuperReg - Return true if the specified physical register has
2469/// any super register that's allocatable.
2470bool LiveIntervals::hasAllocatableSuperReg(unsigned Reg) const {
2471 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS)
2472 if (allocatableRegs_[*AS] && hasInterval(*AS))
2473 return true;
2474 return false;
2475}
2476
2477/// getRepresentativeReg - Find the largest super register of the specified
2478/// physical register.
2479unsigned LiveIntervals::getRepresentativeReg(unsigned Reg) const {
2480 // Find the largest super-register that is allocatable.
2481 unsigned BestReg = Reg;
2482 for (const unsigned* AS = tri_->getSuperRegisters(Reg); *AS; ++AS) {
2483 unsigned SuperReg = *AS;
2484 if (!hasAllocatableSuperReg(SuperReg) && hasInterval(SuperReg)) {
2485 BestReg = SuperReg;
2486 break;
2487 }
2488 }
2489 return BestReg;
2490}
2491
2492/// getNumConflictsWithPhysReg - Return the number of uses and defs of the
2493/// specified interval that conflicts with the specified physical register.
2494unsigned LiveIntervals::getNumConflictsWithPhysReg(const LiveInterval &li,
2495 unsigned PhysReg) const {
2496 unsigned NumConflicts = 0;
2497 const LiveInterval &pli = getInterval(getRepresentativeReg(PhysReg));
2498 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2499 E = mri_->reg_end(); I != E; ++I) {
2500 MachineOperand &O = I.getOperand();
2501 MachineInstr *MI = O.getParent();
Lang Hames86511252009-09-04 20:41:11 +00002502 MachineInstrIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00002503 if (pli.liveAt(Index))
2504 ++NumConflicts;
2505 }
2506 return NumConflicts;
2507}
2508
2509/// spillPhysRegAroundRegDefsUses - Spill the specified physical register
Evan Cheng2824a652009-03-23 18:24:37 +00002510/// around all defs and uses of the specified interval. Return true if it
2511/// was able to cut its interval.
2512bool LiveIntervals::spillPhysRegAroundRegDefsUses(const LiveInterval &li,
Evan Cheng676dd7c2008-03-11 07:19:34 +00002513 unsigned PhysReg, VirtRegMap &vrm) {
2514 unsigned SpillReg = getRepresentativeReg(PhysReg);
2515
2516 for (const unsigned *AS = tri_->getAliasSet(PhysReg); *AS; ++AS)
2517 // If there are registers which alias PhysReg, but which are not a
2518 // sub-register of the chosen representative super register. Assert
2519 // since we can't handle it yet.
Dan Gohman70f2f652009-04-13 15:22:29 +00002520 assert(*AS == SpillReg || !allocatableRegs_[*AS] || !hasInterval(*AS) ||
Evan Cheng676dd7c2008-03-11 07:19:34 +00002521 tri_->isSuperRegister(*AS, SpillReg));
2522
Evan Cheng2824a652009-03-23 18:24:37 +00002523 bool Cut = false;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002524 LiveInterval &pli = getInterval(SpillReg);
2525 SmallPtrSet<MachineInstr*, 8> SeenMIs;
2526 for (MachineRegisterInfo::reg_iterator I = mri_->reg_begin(li.reg),
2527 E = mri_->reg_end(); I != E; ++I) {
2528 MachineOperand &O = I.getOperand();
2529 MachineInstr *MI = O.getParent();
2530 if (SeenMIs.count(MI))
2531 continue;
2532 SeenMIs.insert(MI);
Lang Hames86511252009-09-04 20:41:11 +00002533 MachineInstrIndex Index = getInstructionIndex(MI);
Evan Cheng676dd7c2008-03-11 07:19:34 +00002534 if (pli.liveAt(Index)) {
2535 vrm.addEmergencySpill(SpillReg, MI);
Lang Hames86511252009-09-04 20:41:11 +00002536 MachineInstrIndex StartIdx = getLoadIndex(Index);
2537 MachineInstrIndex EndIdx = getStoreIndex(Index).nextSlot();
Evan Cheng2824a652009-03-23 18:24:37 +00002538 if (pli.isInOneLiveRange(StartIdx, EndIdx)) {
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002539 pli.removeRange(StartIdx, EndIdx);
Evan Cheng2824a652009-03-23 18:24:37 +00002540 Cut = true;
2541 } else {
Torok Edwin7d696d82009-07-11 13:10:19 +00002542 std::string msg;
2543 raw_string_ostream Msg(msg);
2544 Msg << "Ran out of registers during register allocation!";
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002545 if (MI->getOpcode() == TargetInstrInfo::INLINEASM) {
Torok Edwin7d696d82009-07-11 13:10:19 +00002546 Msg << "\nPlease check your inline asm statement for invalid "
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002547 << "constraints:\n";
Torok Edwin7d696d82009-07-11 13:10:19 +00002548 MI->print(Msg, tm_);
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002549 }
Torok Edwin7d696d82009-07-11 13:10:19 +00002550 llvm_report_error(Msg.str());
Evan Cheng5a3c6a82009-01-29 02:20:59 +00002551 }
Evan Cheng676dd7c2008-03-11 07:19:34 +00002552 for (const unsigned* AS = tri_->getSubRegisters(SpillReg); *AS; ++AS) {
2553 if (!hasInterval(*AS))
2554 continue;
2555 LiveInterval &spli = getInterval(*AS);
2556 if (spli.liveAt(Index))
Evan Cheng21731112009-09-12 02:01:07 +00002557 spli.removeRange(getLoadIndex(Index),
2558 getStoreIndex(Index).nextSlot());
Evan Cheng676dd7c2008-03-11 07:19:34 +00002559 }
2560 }
2561 }
Evan Cheng2824a652009-03-23 18:24:37 +00002562 return Cut;
Evan Cheng676dd7c2008-03-11 07:19:34 +00002563}
Owen Andersonc4dc1322008-06-05 17:15:43 +00002564
2565LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +00002566 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +00002567 LiveInterval& Interval = getOrCreateInterval(reg);
2568 VNInfo* VN = Interval.getNextValue(
Lang Hames86511252009-09-04 20:41:11 +00002569 MachineInstrIndex(getInstructionIndex(startInst), MachineInstrIndex::DEF),
2570 startInst, true, getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +00002571 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +00002572 VN->kills.push_back(terminatorGaps[startInst->getParent()]);
2573 LiveRange LR(
2574 MachineInstrIndex(getInstructionIndex(startInst), MachineInstrIndex::DEF),
2575 getMBBEndIdx(startInst->getParent()).nextSlot(), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +00002576 Interval.addRange(LR);
2577
2578 return LR;
2579}
David Greeneb5257662009-08-03 21:55:09 +00002580