blob: 8dc44f546aafbd5e21d3c06d7d7a89891b9dfa52 [file] [log] [blame]
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001//===-- RegAllocFast.cpp - A fast register allocator for debug code -------===//
2//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This register allocator allocates registers to a basic block at a time,
11// attempting to keep values in registers and reusing registers as appropriate.
12//
13//===----------------------------------------------------------------------===//
14
15#define DEBUG_TYPE "regalloc"
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000016#include "llvm/CodeGen/Passes.h"
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000017#include "llvm/ADT/DenseMap.h"
18#include "llvm/ADT/IndexedMap.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000019#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000020#include "llvm/ADT/SmallSet.h"
21#include "llvm/ADT/SmallVector.h"
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +000022#include "llvm/ADT/SparseSet.h"
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000023#include "llvm/ADT/Statistic.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000024#include "llvm/CodeGen/MachineFrameInfo.h"
25#include "llvm/CodeGen/MachineFunctionPass.h"
26#include "llvm/CodeGen/MachineInstr.h"
27#include "llvm/CodeGen/MachineInstrBuilder.h"
28#include "llvm/CodeGen/MachineRegisterInfo.h"
29#include "llvm/CodeGen/RegAllocRegistry.h"
30#include "llvm/CodeGen/RegisterClassInfo.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000031#include "llvm/IR/BasicBlock.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000032#include "llvm/Support/CommandLine.h"
33#include "llvm/Support/Debug.h"
34#include "llvm/Support/ErrorHandling.h"
35#include "llvm/Support/raw_ostream.h"
36#include "llvm/Target/TargetInstrInfo.h"
37#include "llvm/Target/TargetMachine.h"
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000038#include <algorithm>
39using namespace llvm;
40
41STATISTIC(NumStores, "Number of stores added");
42STATISTIC(NumLoads , "Number of loads added");
Jakob Stoklund Olesen8a65c512010-05-14 21:55:50 +000043STATISTIC(NumCopies, "Number of copies coalesced");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000044
45static RegisterRegAlloc
46 fastRegAlloc("fast", "fast register allocator", createFastRegisterAllocator);
47
48namespace {
49 class RAFast : public MachineFunctionPass {
50 public:
51 static char ID;
Owen Anderson90c579d2010-08-06 18:33:48 +000052 RAFast() : MachineFunctionPass(ID), StackSlotForVirtReg(-1),
Andrew Trick8dd26252012-02-10 04:10:36 +000053 isBulkSpilling(false) {}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000054 private:
55 const TargetMachine *TM;
56 MachineFunction *MF;
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +000057 MachineRegisterInfo *MRI;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000058 const TargetRegisterInfo *TRI;
59 const TargetInstrInfo *TII;
Jakob Stoklund Olesen5d20c312011-06-02 18:35:30 +000060 RegisterClassInfo RegClassInfo;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000061
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +000062 // Basic block currently being allocated.
63 MachineBasicBlock *MBB;
64
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000065 // StackSlotForVirtReg - Maps virtual regs to the frame index where these
66 // values are spilled.
67 IndexedMap<int, VirtReg2IndexFunctor> StackSlotForVirtReg;
68
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000069 // Everything we know about a live virtual register.
70 struct LiveReg {
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +000071 MachineInstr *LastUse; // Last instr to use reg.
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +000072 unsigned VirtReg; // Virtual register number.
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +000073 unsigned PhysReg; // Currently held here.
74 unsigned short LastOpNum; // OpNum on LastUse.
75 bool Dirty; // Register needs spill.
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000076
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +000077 explicit LiveReg(unsigned v)
78 : LastUse(0), VirtReg(v), PhysReg(0), LastOpNum(0), Dirty(false) {}
79
Andrew Trickc0ccb8b2012-04-20 20:05:28 +000080 unsigned getSparseSetIndex() const {
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +000081 return TargetRegisterInfo::virtReg2Index(VirtReg);
82 }
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000083 };
84
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +000085 typedef SparseSet<LiveReg> LiveRegMap;
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000086
87 // LiveVirtRegs - This map contains entries for each virtual register
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000088 // that is currently available in a physical register.
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +000089 LiveRegMap LiveVirtRegs;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000090
Devang Patel72d9b0e2011-06-21 22:36:03 +000091 DenseMap<unsigned, SmallVector<MachineInstr *, 4> > LiveDbgValueMap;
Devang Patel459a36b2010-08-04 18:42:02 +000092
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +000093 // RegState - Track the state of a physical register.
94 enum RegState {
95 // A disabled register is not available for allocation, but an alias may
96 // be in use. A register can only be moved out of the disabled state if
97 // all aliases are disabled.
98 regDisabled,
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +000099
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000100 // A free register is not currently in use and can be allocated
101 // immediately without checking aliases.
102 regFree,
103
Evan Chengd8a16242011-04-22 01:40:20 +0000104 // A reserved register has been assigned explicitly (e.g., setting up a
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000105 // call parameter), and it remains reserved until it is used.
106 regReserved
107
108 // A register state may also be a virtual register number, indication that
109 // the physical register is currently allocated to a virtual register. In
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000110 // that case, LiveVirtRegs contains the inverse mapping.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000111 };
112
113 // PhysRegState - One of the RegState enums, or a virtreg.
114 std::vector<unsigned> PhysRegState;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000115
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000116 // Set of register units.
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +0000117 typedef SparseSet<unsigned> UsedInInstrSet;
118
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000119 // Set of register units that are used in the current instruction, and so
120 // cannot be allocated.
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +0000121 UsedInInstrSet UsedInInstr;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000122
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000123 // Mark a physreg as used in this instruction.
124 void markRegUsedInInstr(unsigned PhysReg) {
125 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units)
126 UsedInInstr.insert(*Units);
127 }
128
129 // Check if a physreg or any of its aliases are used in this instruction.
130 bool isRegUsedInInstr(unsigned PhysReg) const {
131 for (MCRegUnitIterator Units(PhysReg, TRI); Units.isValid(); ++Units)
132 if (UsedInInstr.count(*Units))
133 return true;
134 return false;
135 }
136
Jim Grosbach07cb6892010-09-01 19:16:29 +0000137 // SkippedInstrs - Descriptors of instructions whose clobber list was
138 // ignored because all registers were spilled. It is still necessary to
139 // mark all the clobbered registers as used by the function.
Evan Chenge837dea2011-06-28 19:10:37 +0000140 SmallPtrSet<const MCInstrDesc*, 4> SkippedInstrs;
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +0000141
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000142 // isBulkSpilling - This flag is set when LiveRegMap will be cleared
143 // completely after spilling all live registers. LiveRegMap entries should
144 // not be erased.
145 bool isBulkSpilling;
Jakob Stoklund Olesen7d4f2592010-05-14 00:02:20 +0000146
Stephen Hines36b56882014-04-23 16:57:46 -0700147 enum : unsigned {
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000148 spillClean = 1,
149 spillDirty = 100,
150 spillImpossible = ~0u
151 };
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000152 public:
Stephen Hines36b56882014-04-23 16:57:46 -0700153 const char *getPassName() const override {
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000154 return "Fast Register Allocator";
155 }
156
Stephen Hines36b56882014-04-23 16:57:46 -0700157 void getAnalysisUsage(AnalysisUsage &AU) const override {
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000158 AU.setPreservesCFG();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000159 MachineFunctionPass::getAnalysisUsage(AU);
160 }
161
162 private:
Stephen Hines36b56882014-04-23 16:57:46 -0700163 bool runOnMachineFunction(MachineFunction &Fn) override;
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000164 void AllocateBasicBlock();
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000165 void handleThroughOperands(MachineInstr *MI,
166 SmallVectorImpl<unsigned> &VirtDead);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000167 int getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC);
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000168 bool isLastUseOfLocalReg(MachineOperand&);
169
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000170 void addKillFlag(const LiveReg&);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000171 void killVirtReg(LiveRegMap::iterator);
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000172 void killVirtReg(unsigned VirtReg);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000173 void spillVirtReg(MachineBasicBlock::iterator MI, LiveRegMap::iterator);
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000174 void spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000175
176 void usePhysReg(MachineOperand&);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000177 void definePhysReg(MachineInstr *MI, unsigned PhysReg, RegState NewState);
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000178 unsigned calcSpillCost(unsigned PhysReg) const;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000179 void assignVirtToPhysReg(LiveReg&, unsigned PhysReg);
180 LiveRegMap::iterator findLiveVirtReg(unsigned VirtReg) {
181 return LiveVirtRegs.find(TargetRegisterInfo::virtReg2Index(VirtReg));
182 }
183 LiveRegMap::const_iterator findLiveVirtReg(unsigned VirtReg) const {
184 return LiveVirtRegs.find(TargetRegisterInfo::virtReg2Index(VirtReg));
185 }
186 LiveRegMap::iterator assignVirtToPhysReg(unsigned VReg, unsigned PhysReg);
187 LiveRegMap::iterator allocVirtReg(MachineInstr *MI, LiveRegMap::iterator,
188 unsigned Hint);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000189 LiveRegMap::iterator defineVirtReg(MachineInstr *MI, unsigned OpNum,
190 unsigned VirtReg, unsigned Hint);
191 LiveRegMap::iterator reloadVirtReg(MachineInstr *MI, unsigned OpNum,
192 unsigned VirtReg, unsigned Hint);
Akira Hatanakabab24212012-10-31 00:56:01 +0000193 void spillAll(MachineBasicBlock::iterator MI);
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000194 bool setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000195 };
196 char RAFast::ID = 0;
197}
198
199/// getStackSpaceFor - This allocates space for the specified virtual register
200/// to be held on the stack.
201int RAFast::getStackSpaceFor(unsigned VirtReg, const TargetRegisterClass *RC) {
202 // Find the location Reg would belong...
203 int SS = StackSlotForVirtReg[VirtReg];
204 if (SS != -1)
205 return SS; // Already has space allocated?
206
207 // Allocate a new stack object for this spill location...
208 int FrameIdx = MF->getFrameInfo()->CreateSpillStackObject(RC->getSize(),
209 RC->getAlignment());
210
211 // Assign the slot.
212 StackSlotForVirtReg[VirtReg] = FrameIdx;
213 return FrameIdx;
214}
215
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000216/// isLastUseOfLocalReg - Return true if MO is the only remaining reference to
217/// its virtual register, and it is guaranteed to be a block-local register.
218///
219bool RAFast::isLastUseOfLocalReg(MachineOperand &MO) {
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000220 // If the register has ever been spilled or reloaded, we conservatively assume
221 // it is a global register used in multiple blocks.
222 if (StackSlotForVirtReg[MO.getReg()] != -1)
223 return false;
224
225 // Check that the use/def chain has exactly one operand - MO.
Jakob Stoklund Olesen4e696622012-08-08 23:44:01 +0000226 MachineRegisterInfo::reg_nodbg_iterator I = MRI->reg_nodbg_begin(MO.getReg());
Stephen Hines36b56882014-04-23 16:57:46 -0700227 if (&*I != &MO)
Jakob Stoklund Olesen4e696622012-08-08 23:44:01 +0000228 return false;
229 return ++I == MRI->reg_nodbg_end();
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000230}
231
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000232/// addKillFlag - Set kill flags on last use of a virtual register.
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000233void RAFast::addKillFlag(const LiveReg &LR) {
234 if (!LR.LastUse) return;
235 MachineOperand &MO = LR.LastUse->getOperand(LR.LastOpNum);
Jakob Stoklund Olesend32e7352010-05-19 21:36:05 +0000236 if (MO.isUse() && !LR.LastUse->isRegTiedToDefOperand(LR.LastOpNum)) {
237 if (MO.getReg() == LR.PhysReg)
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000238 MO.setIsKill();
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000239 else
240 LR.LastUse->addRegisterKilled(LR.PhysReg, TRI, true);
241 }
Jakob Stoklund Olesen804291e2010-05-12 18:46:03 +0000242}
243
244/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000245void RAFast::killVirtReg(LiveRegMap::iterator LRI) {
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000246 addKillFlag(*LRI);
Jakob Stoklund Olesen91ba63d2012-02-22 16:50:46 +0000247 assert(PhysRegState[LRI->PhysReg] == LRI->VirtReg &&
248 "Broken RegState mapping");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000249 PhysRegState[LRI->PhysReg] = regFree;
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000250 // Erase from LiveVirtRegs unless we're spilling in bulk.
251 if (!isBulkSpilling)
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000252 LiveVirtRegs.erase(LRI);
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000253}
254
255/// killVirtReg - Mark virtreg as no longer available.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000256void RAFast::killVirtReg(unsigned VirtReg) {
257 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
258 "killVirtReg needs a virtual register");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000259 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000260 if (LRI != LiveVirtRegs.end())
261 killVirtReg(LRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000262}
263
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000264/// spillVirtReg - This method spills the value specified by VirtReg into the
Eli Friedman24a11822010-08-21 20:19:51 +0000265/// corresponding stack slot if needed.
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000266void RAFast::spillVirtReg(MachineBasicBlock::iterator MI, unsigned VirtReg) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000267 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
268 "Spilling a physical register is illegal!");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000269 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000270 assert(LRI != LiveVirtRegs.end() && "Spilling unmapped virtual register");
271 spillVirtReg(MI, LRI);
Jakob Stoklund Olesen7d4f2592010-05-14 00:02:20 +0000272}
273
274/// spillVirtReg - Do the actual work of spilling.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000275void RAFast::spillVirtReg(MachineBasicBlock::iterator MI,
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000276 LiveRegMap::iterator LRI) {
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000277 LiveReg &LR = *LRI;
278 assert(PhysRegState[LR.PhysReg] == LRI->VirtReg && "Broken RegState mapping");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000279
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000280 if (LR.Dirty) {
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000281 // If this physreg is used by the instruction, we want to kill it on the
282 // instruction, not on the spill.
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000283 bool SpillKill = LR.LastUse != MI;
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000284 LR.Dirty = false;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000285 DEBUG(dbgs() << "Spilling " << PrintReg(LRI->VirtReg, TRI)
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000286 << " in " << PrintReg(LR.PhysReg, TRI));
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000287 const TargetRegisterClass *RC = MRI->getRegClass(LRI->VirtReg);
288 int FI = getStackSpaceFor(LRI->VirtReg, RC);
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000289 DEBUG(dbgs() << " to stack slot #" << FI << "\n");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000290 TII->storeRegToStackSlot(*MBB, MI, LR.PhysReg, SpillKill, FI, RC, TRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000291 ++NumStores; // Update statistics
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000292
Jim Grosbach07cb6892010-09-01 19:16:29 +0000293 // If this register is used by DBG_VALUE then insert new DBG_VALUE to
Devang Patel459a36b2010-08-04 18:42:02 +0000294 // identify spilled location as the place to find corresponding variable's
295 // value.
Craig Toppera0ec3f92013-07-14 04:42:23 +0000296 SmallVectorImpl<MachineInstr *> &LRIDbgValues =
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000297 LiveDbgValueMap[LRI->VirtReg];
Devang Patel72d9b0e2011-06-21 22:36:03 +0000298 for (unsigned li = 0, le = LRIDbgValues.size(); li != le; ++li) {
299 MachineInstr *DBG = LRIDbgValues[li];
David Blaikie6d9dbd52013-06-16 20:34:15 +0000300 const MDNode *MDPtr = DBG->getOperand(2).getMetadata();
Adrian Prantl818833f2013-09-16 23:29:03 +0000301 bool IsIndirect = DBG->isIndirectDebugValue();
Adrian Prantl43ae5e82013-07-10 16:56:52 +0000302 uint64_t Offset = IsIndirect ? DBG->getOperand(1).getImm() : 0;
Devang Patel31defcf2010-08-06 00:26:18 +0000303 DebugLoc DL;
304 if (MI == MBB->end()) {
305 // If MI is at basic block end then use last instruction's location.
306 MachineBasicBlock::iterator EI = MI;
307 DL = (--EI)->getDebugLoc();
David Blaikie6d9dbd52013-06-16 20:34:15 +0000308 } else
Devang Patel31defcf2010-08-06 00:26:18 +0000309 DL = MI->getDebugLoc();
David Blaikie6d9dbd52013-06-16 20:34:15 +0000310 MachineBasicBlock *MBB = DBG->getParent();
311 MachineInstr *NewDV =
312 BuildMI(*MBB, MI, DL, TII->get(TargetOpcode::DBG_VALUE))
313 .addFrameIndex(FI).addImm(Offset).addMetadata(MDPtr);
314 (void)NewDV;
315 DEBUG(dbgs() << "Inserting debug info due to spill:" << "\n" << *NewDV);
Devang Patel459a36b2010-08-04 18:42:02 +0000316 }
Jakob Stoklund Olesen91ba63d2012-02-22 16:50:46 +0000317 // Now this register is spilled there is should not be any DBG_VALUE
318 // pointing to this register because they are all pointing to spilled value
319 // now.
Devang Patel6f373a82011-06-21 23:02:36 +0000320 LRIDbgValues.clear();
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000321 if (SpillKill)
Jakob Stoklund Olesen210e2af2010-05-11 23:24:47 +0000322 LR.LastUse = 0; // Don't kill register again
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000323 }
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000324 killVirtReg(LRI);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000325}
326
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000327/// spillAll - Spill all dirty virtregs without killing them.
Akira Hatanakabab24212012-10-31 00:56:01 +0000328void RAFast::spillAll(MachineBasicBlock::iterator MI) {
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000329 if (LiveVirtRegs.empty()) return;
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000330 isBulkSpilling = true;
Jakob Stoklund Olesen29979852010-05-17 20:01:22 +0000331 // The LiveRegMap is keyed by an unsigned (the virtreg number), so the order
332 // of spilling here is deterministic, if arbitrary.
333 for (LiveRegMap::iterator i = LiveVirtRegs.begin(), e = LiveVirtRegs.end();
334 i != e; ++i)
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000335 spillVirtReg(MI, i);
336 LiveVirtRegs.clear();
337 isBulkSpilling = false;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000338}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000339
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000340/// usePhysReg - Handle the direct use of a physical register.
341/// Check that the register is not used by a virtreg.
342/// Kill the physreg, marking it free.
343/// This may add implicit kills to MO->getParent() and invalidate MO.
344void RAFast::usePhysReg(MachineOperand &MO) {
345 unsigned PhysReg = MO.getReg();
346 assert(TargetRegisterInfo::isPhysicalRegister(PhysReg) &&
347 "Bad usePhysReg operand");
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000348 markRegUsedInInstr(PhysReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000349 switch (PhysRegState[PhysReg]) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000350 case regDisabled:
351 break;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000352 case regReserved:
353 PhysRegState[PhysReg] = regFree;
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000354 // Fall through
355 case regFree:
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000356 MO.setIsKill();
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000357 return;
358 default:
Eric Christopherf299da82010-12-08 21:35:09 +0000359 // The physreg was allocated to a virtual register. That means the value we
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000360 // wanted has been clobbered.
361 llvm_unreachable("Instruction uses an allocated register");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000362 }
363
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000364 // Maybe a superregister is reserved?
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000365 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
366 unsigned Alias = *AI;
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000367 switch (PhysRegState[Alias]) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000368 case regDisabled:
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000369 break;
370 case regReserved:
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000371 assert(TRI->isSuperRegister(PhysReg, Alias) &&
372 "Instruction is not using a subregister of a reserved register");
373 // Leave the superregister in the working set.
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000374 PhysRegState[Alias] = regFree;
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000375 MO.getParent()->addRegisterKilled(Alias, TRI, true);
376 return;
377 case regFree:
378 if (TRI->isSuperRegister(PhysReg, Alias)) {
379 // Leave the superregister in the working set.
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000380 MO.getParent()->addRegisterKilled(Alias, TRI, true);
381 return;
382 }
383 // Some other alias was in the working set - clear it.
384 PhysRegState[Alias] = regDisabled;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000385 break;
386 default:
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000387 llvm_unreachable("Instruction uses an alias of an allocated register");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000388 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000389 }
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000390
391 // All aliases are disabled, bring register into working set.
392 PhysRegState[PhysReg] = regFree;
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000393 MO.setIsKill();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000394}
395
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000396/// definePhysReg - Mark PhysReg as reserved or free after spilling any
397/// virtregs. This is very similar to defineVirtReg except the physreg is
398/// reserved instead of allocated.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000399void RAFast::definePhysReg(MachineInstr *MI, unsigned PhysReg,
400 RegState NewState) {
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000401 markRegUsedInInstr(PhysReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000402 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
403 case regDisabled:
404 break;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000405 default:
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000406 spillVirtReg(MI, VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000407 // Fall through.
408 case regFree:
409 case regReserved:
410 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000411 return;
412 }
413
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000414 // This is a disabled register, disable all aliases.
415 PhysRegState[PhysReg] = NewState;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000416 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
417 unsigned Alias = *AI;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000418 switch (unsigned VirtReg = PhysRegState[Alias]) {
419 case regDisabled:
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000420 break;
421 default:
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +0000422 spillVirtReg(MI, VirtReg);
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000423 // Fall through.
424 case regFree:
425 case regReserved:
426 PhysRegState[Alias] = regDisabled;
427 if (TRI->isSuperRegister(PhysReg, Alias))
428 return;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000429 break;
430 }
431 }
432}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000433
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000434
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000435// calcSpillCost - Return the cost of spilling clearing out PhysReg and
436// aliases so it is free for allocation.
437// Returns 0 when PhysReg is free or disabled with all aliases disabled - it
438// can be allocated directly.
439// Returns spillImpossible when PhysReg or an alias can't be spilled.
440unsigned RAFast::calcSpillCost(unsigned PhysReg) const {
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000441 if (isRegUsedInInstr(PhysReg)) {
Jakob Stoklund Olesen27ce3b92011-06-28 17:24:32 +0000442 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is already used in instr.\n");
Jakob Stoklund Olesenb8acb7b2010-05-17 21:02:08 +0000443 return spillImpossible;
Eric Christopher0b756342011-04-12 22:17:44 +0000444 }
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000445 switch (unsigned VirtReg = PhysRegState[PhysReg]) {
446 case regDisabled:
447 break;
448 case regFree:
449 return 0;
450 case regReserved:
Jakob Stoklund Olesen27ce3b92011-06-28 17:24:32 +0000451 DEBUG(dbgs() << PrintReg(VirtReg, TRI) << " corresponding "
452 << PrintReg(PhysReg, TRI) << " is reserved already.\n");
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000453 return spillImpossible;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000454 default: {
455 LiveRegMap::const_iterator I = findLiveVirtReg(VirtReg);
456 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
457 return I->Dirty ? spillDirty : spillClean;
458 }
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000459 }
460
Eric Christopherbbfc3b32011-04-12 00:48:08 +0000461 // This is a disabled register, add up cost of aliases.
Jakob Stoklund Olesen27ce3b92011-06-28 17:24:32 +0000462 DEBUG(dbgs() << PrintReg(PhysReg, TRI) << " is disabled.\n");
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000463 unsigned Cost = 0;
Jakob Stoklund Olesen396618b2012-06-01 23:28:30 +0000464 for (MCRegAliasIterator AI(PhysReg, TRI, false); AI.isValid(); ++AI) {
465 unsigned Alias = *AI;
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000466 switch (unsigned VirtReg = PhysRegState[Alias]) {
467 case regDisabled:
468 break;
469 case regFree:
470 ++Cost;
471 break;
472 case regReserved:
473 return spillImpossible;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000474 default: {
475 LiveRegMap::const_iterator I = findLiveVirtReg(VirtReg);
476 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
477 Cost += I->Dirty ? spillDirty : spillClean;
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000478 break;
479 }
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000480 }
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000481 }
482 return Cost;
483}
484
485
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000486/// assignVirtToPhysReg - This method updates local state so that we know
487/// that PhysReg is the proper container for VirtReg now. The physical
488/// register must not be used for anything else when this is called.
489///
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000490void RAFast::assignVirtToPhysReg(LiveReg &LR, unsigned PhysReg) {
491 DEBUG(dbgs() << "Assigning " << PrintReg(LR.VirtReg, TRI) << " to "
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000492 << PrintReg(PhysReg, TRI) << "\n");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000493 PhysRegState[PhysReg] = LR.VirtReg;
494 assert(!LR.PhysReg && "Already assigned a physreg");
495 LR.PhysReg = PhysReg;
496}
497
498RAFast::LiveRegMap::iterator
499RAFast::assignVirtToPhysReg(unsigned VirtReg, unsigned PhysReg) {
500 LiveRegMap::iterator LRI = findLiveVirtReg(VirtReg);
501 assert(LRI != LiveVirtRegs.end() && "VirtReg disappeared");
502 assignVirtToPhysReg(*LRI, PhysReg);
503 return LRI;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000504}
505
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000506/// allocVirtReg - Allocate a physical register for VirtReg.
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000507RAFast::LiveRegMap::iterator RAFast::allocVirtReg(MachineInstr *MI,
508 LiveRegMap::iterator LRI,
509 unsigned Hint) {
510 const unsigned VirtReg = LRI->VirtReg;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000511
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000512 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
513 "Can only allocate virtual registers");
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000514
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000515 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000516
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000517 // Ignore invalid hints.
518 if (Hint && (!TargetRegisterInfo::isPhysicalRegister(Hint) ||
Jakob Stoklund Olesen14d1dd92012-10-15 22:41:03 +0000519 !RC->contains(Hint) || !MRI->isAllocatable(Hint)))
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000520 Hint = 0;
521
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000522 // Take hint when possible.
523 if (Hint) {
Jakob Stoklund Olesen5e5ed442011-06-13 03:26:46 +0000524 // Ignore the hint if we would have to spill a dirty register.
525 unsigned Cost = calcSpillCost(Hint);
526 if (Cost < spillDirty) {
527 if (Cost)
528 definePhysReg(MI, Hint, regFree);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000529 // definePhysReg may kill virtual registers and modify LiveVirtRegs.
530 // That invalidates LRI, so run a new lookup for VirtReg.
531 return assignVirtToPhysReg(VirtReg, Hint);
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000532 }
533 }
534
Jakob Stoklund Olesen39b5c0c2012-11-29 03:34:17 +0000535 ArrayRef<MCPhysReg> AO = RegClassInfo.getOrder(RC);
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000536
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000537 // First try to find a completely free register.
Jakob Stoklund Olesen39b5c0c2012-11-29 03:34:17 +0000538 for (ArrayRef<MCPhysReg>::iterator I = AO.begin(), E = AO.end(); I != E; ++I){
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000539 unsigned PhysReg = *I;
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000540 if (PhysRegState[PhysReg] == regFree && !isRegUsedInInstr(PhysReg)) {
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000541 assignVirtToPhysReg(*LRI, PhysReg);
542 return LRI;
543 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000544 }
545
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000546 DEBUG(dbgs() << "Allocating " << PrintReg(VirtReg) << " from "
547 << RC->getName() << "\n");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000548
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000549 unsigned BestReg = 0, BestCost = spillImpossible;
Jakob Stoklund Olesen39b5c0c2012-11-29 03:34:17 +0000550 for (ArrayRef<MCPhysReg>::iterator I = AO.begin(), E = AO.end(); I != E; ++I){
Jakob Stoklund Olesen548643c2010-05-17 15:30:32 +0000551 unsigned Cost = calcSpillCost(*I);
Jakob Stoklund Olesen27ce3b92011-06-28 17:24:32 +0000552 DEBUG(dbgs() << "\tRegister: " << PrintReg(*I, TRI) << "\n");
Eric Christopher0b756342011-04-12 22:17:44 +0000553 DEBUG(dbgs() << "\tCost: " << Cost << "\n");
554 DEBUG(dbgs() << "\tBestCost: " << BestCost << "\n");
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000555 // Cost is 0 when all aliases are already disabled.
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000556 if (Cost == 0) {
557 assignVirtToPhysReg(*LRI, *I);
558 return LRI;
559 }
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000560 if (Cost < BestCost)
561 BestReg = *I, BestCost = Cost;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000562 }
563
564 if (BestReg) {
Jakob Stoklund Olesenf3ea06b2010-05-17 15:30:37 +0000565 definePhysReg(MI, BestReg, regFree);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000566 // definePhysReg may kill virtual registers and modify LiveVirtRegs.
567 // That invalidates LRI, so run a new lookup for VirtReg.
568 return assignVirtToPhysReg(VirtReg, BestReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000569 }
570
Jakob Stoklund Olesen9d812a22011-07-02 07:17:37 +0000571 // Nothing we can do. Report an error and keep going with a bad allocation.
Benjamin Kramer87855d32013-10-05 19:33:37 +0000572 if (MI->isInlineAsm())
573 MI->emitError("inline assembly requires more registers than available");
574 else
575 MI->emitError("ran out of registers during register allocation");
Jakob Stoklund Olesen9d812a22011-07-02 07:17:37 +0000576 definePhysReg(MI, *AO.begin(), regFree);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000577 return assignVirtToPhysReg(VirtReg, *AO.begin());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000578}
579
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000580/// defineVirtReg - Allocate a register for VirtReg and mark it as dirty.
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000581RAFast::LiveRegMap::iterator
582RAFast::defineVirtReg(MachineInstr *MI, unsigned OpNum,
583 unsigned VirtReg, unsigned Hint) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000584 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
585 "Not a virtual register");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000586 LiveRegMap::iterator LRI;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000587 bool New;
Stephen Hines36b56882014-04-23 16:57:46 -0700588 std::tie(LRI, New) = LiveVirtRegs.insert(LiveReg(VirtReg));
Jakob Stoklund Olesen0c9e4f52010-05-17 04:50:57 +0000589 if (New) {
590 // If there is no hint, peek at the only use of this register.
591 if ((!Hint || !TargetRegisterInfo::isPhysicalRegister(Hint)) &&
592 MRI->hasOneNonDBGUse(VirtReg)) {
Stephen Hines36b56882014-04-23 16:57:46 -0700593 const MachineInstr &UseMI = *MRI->use_instr_nodbg_begin(VirtReg);
Jakob Stoklund Olesen0c9e4f52010-05-17 04:50:57 +0000594 // It's a copy, use the destination register as a hint.
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +0000595 if (UseMI.isCopyLike())
596 Hint = UseMI.getOperand(0).getReg();
Jakob Stoklund Olesen0c9e4f52010-05-17 04:50:57 +0000597 }
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000598 LRI = allocVirtReg(MI, LRI, Hint);
599 } else if (LRI->LastUse) {
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000600 // Redefining a live register - kill at the last use, unless it is this
601 // instruction defining VirtReg multiple times.
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000602 if (LRI->LastUse != MI || LRI->LastUse->getOperand(LRI->LastOpNum).isUse())
603 addKillFlag(*LRI);
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000604 }
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000605 assert(LRI->PhysReg && "Register not assigned");
606 LRI->LastUse = MI;
607 LRI->LastOpNum = OpNum;
608 LRI->Dirty = true;
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000609 markRegUsedInInstr(LRI->PhysReg);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000610 return LRI;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000611}
612
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000613/// reloadVirtReg - Make sure VirtReg is available in a physreg and return it.
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000614RAFast::LiveRegMap::iterator
615RAFast::reloadVirtReg(MachineInstr *MI, unsigned OpNum,
616 unsigned VirtReg, unsigned Hint) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000617 assert(TargetRegisterInfo::isVirtualRegister(VirtReg) &&
618 "Not a virtual register");
Jakob Stoklund Olesen844db9c2010-05-17 02:49:15 +0000619 LiveRegMap::iterator LRI;
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000620 bool New;
Stephen Hines36b56882014-04-23 16:57:46 -0700621 std::tie(LRI, New) = LiveVirtRegs.insert(LiveReg(VirtReg));
Jakob Stoklund Olesenac3e5292010-05-17 03:26:06 +0000622 MachineOperand &MO = MI->getOperand(OpNum);
Jakob Stoklund Olesen01dcbf82010-05-17 02:07:29 +0000623 if (New) {
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000624 LRI = allocVirtReg(MI, LRI, Hint);
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000625 const TargetRegisterClass *RC = MRI->getRegClass(VirtReg);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000626 int FrameIndex = getStackSpaceFor(VirtReg, RC);
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000627 DEBUG(dbgs() << "Reloading " << PrintReg(VirtReg, TRI) << " into "
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000628 << PrintReg(LRI->PhysReg, TRI) << "\n");
629 TII->loadRegFromStackSlot(*MBB, MI, LRI->PhysReg, FrameIndex, RC, TRI);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000630 ++NumLoads;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000631 } else if (LRI->Dirty) {
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000632 if (isLastUseOfLocalReg(MO)) {
633 DEBUG(dbgs() << "Killing last use: " << MO << "\n");
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000634 if (MO.isUse())
635 MO.setIsKill();
636 else
637 MO.setIsDead();
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000638 } else if (MO.isKill()) {
639 DEBUG(dbgs() << "Clearing dubious kill: " << MO << "\n");
640 MO.setIsKill(false);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000641 } else if (MO.isDead()) {
642 DEBUG(dbgs() << "Clearing dubious dead: " << MO << "\n");
643 MO.setIsDead(false);
Jakob Stoklund Olesen1e03ff42010-05-15 06:09:08 +0000644 }
Jakob Stoklund Olesenac3e5292010-05-17 03:26:06 +0000645 } else if (MO.isKill()) {
646 // We must remove kill flags from uses of reloaded registers because the
647 // register would be killed immediately, and there might be a second use:
648 // %foo = OR %x<kill>, %x
649 // This would cause a second reload of %x into a different register.
650 DEBUG(dbgs() << "Clearing clean kill: " << MO << "\n");
651 MO.setIsKill(false);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000652 } else if (MO.isDead()) {
653 DEBUG(dbgs() << "Clearing clean dead: " << MO << "\n");
654 MO.setIsDead(false);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000655 }
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000656 assert(LRI->PhysReg && "Register not assigned");
657 LRI->LastUse = MI;
658 LRI->LastOpNum = OpNum;
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000659 markRegUsedInInstr(LRI->PhysReg);
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000660 return LRI;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000661}
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000662
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000663// setPhysReg - Change operand OpNum in MI the refer the PhysReg, considering
664// subregs. This may invalidate any operand pointers.
665// Return true if the operand kills its register.
666bool RAFast::setPhysReg(MachineInstr *MI, unsigned OpNum, unsigned PhysReg) {
667 MachineOperand &MO = MI->getOperand(OpNum);
Jakob Stoklund Olesen6565a702012-05-14 21:30:58 +0000668 bool Dead = MO.isDead();
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000669 if (!MO.getSubReg()) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000670 MO.setReg(PhysReg);
Jakob Stoklund Olesen6565a702012-05-14 21:30:58 +0000671 return MO.isKill() || Dead;
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000672 }
673
674 // Handle subregister index.
675 MO.setReg(PhysReg ? TRI->getSubReg(PhysReg, MO.getSubReg()) : 0);
676 MO.setSubReg(0);
Jakob Stoklund Olesend32e7352010-05-19 21:36:05 +0000677
678 // A kill flag implies killing the full register. Add corresponding super
679 // register kill.
680 if (MO.isKill()) {
681 MI->addRegisterKilled(PhysReg, TRI, true);
Jakob Stoklund Olesen41e14012010-05-17 02:49:21 +0000682 return true;
683 }
Jakob Stoklund Olesen4d108292012-05-14 21:10:25 +0000684
685 // A <def,read-undef> of a sub-register requires an implicit def of the full
686 // register.
687 if (MO.isDef() && MO.isUndef())
688 MI->addRegisterDefined(PhysReg, TRI);
689
Jakob Stoklund Olesen6565a702012-05-14 21:30:58 +0000690 return Dead;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000691}
692
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000693// Handle special instruction operand like early clobbers and tied ops when
694// there are additional physreg defines.
695void RAFast::handleThroughOperands(MachineInstr *MI,
696 SmallVectorImpl<unsigned> &VirtDead) {
697 DEBUG(dbgs() << "Scanning for through registers:");
698 SmallSet<unsigned, 8> ThroughRegs;
699 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
700 MachineOperand &MO = MI->getOperand(i);
701 if (!MO.isReg()) continue;
702 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000703 if (!TargetRegisterInfo::isVirtualRegister(Reg))
704 continue;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000705 if (MO.isEarlyClobber() || MI->isRegTiedToDefOperand(i) ||
706 (MO.getSubReg() && MI->readsVirtualRegister(Reg))) {
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000707 if (ThroughRegs.insert(Reg))
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000708 DEBUG(dbgs() << ' ' << PrintReg(Reg));
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000709 }
710 }
711
712 // If any physreg defines collide with preallocated through registers,
713 // we must spill and reallocate.
714 DEBUG(dbgs() << "\nChecking for physdef collisions.\n");
715 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
716 MachineOperand &MO = MI->getOperand(i);
717 if (!MO.isReg() || !MO.isDef()) continue;
718 unsigned Reg = MO.getReg();
719 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000720 markRegUsedInInstr(Reg);
Jakob Stoklund Olesen8c70ea42012-06-01 22:38:17 +0000721 for (MCRegAliasIterator AI(Reg, TRI, true); AI.isValid(); ++AI) {
Jakob Stoklund Olesen8c70ea42012-06-01 22:38:17 +0000722 if (ThroughRegs.count(PhysRegState[*AI]))
723 definePhysReg(MI, *AI, regFree);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000724 }
725 }
726
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000727 SmallVector<unsigned, 8> PartialDefs;
Rafael Espindola254a1322011-11-22 06:27:18 +0000728 DEBUG(dbgs() << "Allocating tied uses.\n");
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000729 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
730 MachineOperand &MO = MI->getOperand(i);
731 if (!MO.isReg()) continue;
732 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000733 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000734 if (MO.isUse()) {
735 unsigned DefIdx = 0;
736 if (!MI->isRegTiedToDefOperand(i, &DefIdx)) continue;
737 DEBUG(dbgs() << "Operand " << i << "("<< MO << ") is tied to operand "
738 << DefIdx << ".\n");
739 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, 0);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000740 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000741 setPhysReg(MI, i, PhysReg);
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000742 // Note: we don't update the def operand yet. That would cause the normal
743 // def-scan to attempt spilling.
744 } else if (MO.getSubReg() && MI->readsVirtualRegister(Reg)) {
745 DEBUG(dbgs() << "Partial redefine: " << MO << "\n");
746 // Reload the register, but don't assign to the operand just yet.
747 // That would confuse the later phys-def processing pass.
748 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, 0);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000749 PartialDefs.push_back(LRI->PhysReg);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000750 }
751 }
752
Rafael Espindola254a1322011-11-22 06:27:18 +0000753 DEBUG(dbgs() << "Allocating early clobbers.\n");
754 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
755 MachineOperand &MO = MI->getOperand(i);
756 if (!MO.isReg()) continue;
757 unsigned Reg = MO.getReg();
758 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
759 if (!MO.isEarlyClobber())
760 continue;
761 // Note: defineVirtReg may invalidate MO.
762 LiveRegMap::iterator LRI = defineVirtReg(MI, i, Reg, 0);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000763 unsigned PhysReg = LRI->PhysReg;
Rafael Espindola254a1322011-11-22 06:27:18 +0000764 if (setPhysReg(MI, i, PhysReg))
765 VirtDead.push_back(Reg);
766 }
767
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000768 // Restore UsedInInstr to a state usable for allocating normal virtual uses.
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +0000769 UsedInInstr.clear();
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000770 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
771 MachineOperand &MO = MI->getOperand(i);
772 if (!MO.isReg() || (MO.isDef() && !MO.isEarlyClobber())) continue;
773 unsigned Reg = MO.getReg();
774 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen27ce3b92011-06-28 17:24:32 +0000775 DEBUG(dbgs() << "\tSetting " << PrintReg(Reg, TRI)
776 << " as used in instr\n");
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000777 markRegUsedInInstr(Reg);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000778 }
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000779
780 // Also mark PartialDefs as used to avoid reallocation.
781 for (unsigned i = 0, e = PartialDefs.size(); i != e; ++i)
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000782 markRegUsedInInstr(PartialDefs[i]);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000783}
784
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000785void RAFast::AllocateBasicBlock() {
786 DEBUG(dbgs() << "\nAllocating " << *MBB);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000787
788 PhysRegState.assign(TRI->getNumRegs(), regDisabled);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000789 assert(LiveVirtRegs.empty() && "Mapping not cleared from last block?");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000790
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000791 MachineBasicBlock::iterator MII = MBB->begin();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000792
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000793 // Add live-in registers as live.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000794 for (MachineBasicBlock::livein_iterator I = MBB->livein_begin(),
795 E = MBB->livein_end(); I != E; ++I)
Jakob Stoklund Olesen14d1dd92012-10-15 22:41:03 +0000796 if (MRI->isAllocatable(*I))
Jakob Stoklund Olesen9d4b51b2010-08-31 19:54:25 +0000797 definePhysReg(MII, *I, regReserved);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000798
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000799 SmallVector<unsigned, 8> VirtDead;
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000800 SmallVector<MachineInstr*, 32> Coalesced;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000801
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000802 // Otherwise, sequentially allocate each instruction in the MBB.
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +0000803 while (MII != MBB->end()) {
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000804 MachineInstr *MI = MII++;
Evan Chenge837dea2011-06-28 19:10:37 +0000805 const MCInstrDesc &MCID = MI->getDesc();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000806 DEBUG({
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000807 dbgs() << "\n>> " << *MI << "Regs:";
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000808 for (unsigned Reg = 1, E = TRI->getNumRegs(); Reg != E; ++Reg) {
809 if (PhysRegState[Reg] == regDisabled) continue;
810 dbgs() << " " << TRI->getName(Reg);
811 switch(PhysRegState[Reg]) {
812 case regFree:
813 break;
814 case regReserved:
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +0000815 dbgs() << "*";
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000816 break;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000817 default: {
Jakob Stoklund Olesen43142682011-01-09 03:05:53 +0000818 dbgs() << '=' << PrintReg(PhysRegState[Reg]);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000819 LiveRegMap::iterator I = findLiveVirtReg(PhysRegState[Reg]);
820 assert(I != LiveVirtRegs.end() && "Missing VirtReg entry");
821 if (I->Dirty)
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000822 dbgs() << "*";
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000823 assert(I->PhysReg == Reg && "Bad inverse map");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000824 break;
825 }
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000826 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000827 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000828 dbgs() << '\n';
Jakob Stoklund Olesen76b4d5a2010-05-11 23:24:45 +0000829 // Check that LiveVirtRegs is the inverse.
830 for (LiveRegMap::iterator i = LiveVirtRegs.begin(),
831 e = LiveVirtRegs.end(); i != e; ++i) {
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000832 assert(TargetRegisterInfo::isVirtualRegister(i->VirtReg) &&
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000833 "Bad map key");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000834 assert(TargetRegisterInfo::isPhysicalRegister(i->PhysReg) &&
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000835 "Bad map value");
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000836 assert(PhysRegState[i->PhysReg] == i->VirtReg && "Bad inverse map");
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000837 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000838 });
839
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000840 // Debug values are not allowed to change codegen in any way.
841 if (MI->isDebugValue()) {
Devang Patel58b81762010-07-19 23:25:39 +0000842 bool ScanDbgValue = true;
843 while (ScanDbgValue) {
844 ScanDbgValue = false;
845 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
846 MachineOperand &MO = MI->getOperand(i);
847 if (!MO.isReg()) continue;
848 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000849 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000850 LiveRegMap::iterator LRI = findLiveVirtReg(Reg);
Devang Patel58b81762010-07-19 23:25:39 +0000851 if (LRI != LiveVirtRegs.end())
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000852 setPhysReg(MI, i, LRI->PhysReg);
Devang Patel7a029b62010-07-09 21:48:31 +0000853 else {
Devang Patel58b81762010-07-19 23:25:39 +0000854 int SS = StackSlotForVirtReg[Reg];
Devang Patel4bafda92010-09-10 20:32:09 +0000855 if (SS == -1) {
Jim Grosbach07cb6892010-09-01 19:16:29 +0000856 // We can't allocate a physreg for a DebugValue, sorry!
Devang Patel4bafda92010-09-10 20:32:09 +0000857 DEBUG(dbgs() << "Unable to allocate vreg used by DBG_VALUE");
Jim Grosbach07cb6892010-09-01 19:16:29 +0000858 MO.setReg(0);
Devang Patel4bafda92010-09-10 20:32:09 +0000859 }
Devang Patel58b81762010-07-19 23:25:39 +0000860 else {
861 // Modify DBG_VALUE now that the value is in a spill slot.
Adrian Prantl818833f2013-09-16 23:29:03 +0000862 bool IsIndirect = MI->isIndirectDebugValue();
Adrian Prantl43ae5e82013-07-10 16:56:52 +0000863 uint64_t Offset = IsIndirect ? MI->getOperand(1).getImm() : 0;
Jim Grosbach07cb6892010-09-01 19:16:29 +0000864 const MDNode *MDPtr =
Devang Patel58b81762010-07-19 23:25:39 +0000865 MI->getOperand(MI->getNumOperands()-1).getMetadata();
866 DebugLoc DL = MI->getDebugLoc();
David Blaikie6d9dbd52013-06-16 20:34:15 +0000867 MachineBasicBlock *MBB = MI->getParent();
868 MachineInstr *NewDV = BuildMI(*MBB, MBB->erase(MI), DL,
869 TII->get(TargetOpcode::DBG_VALUE))
870 .addFrameIndex(SS).addImm(Offset).addMetadata(MDPtr);
871 DEBUG(dbgs() << "Modifying debug info due to spill:"
872 << "\t" << *NewDV);
873 // Scan NewDV operands from the beginning.
874 MI = NewDV;
875 ScanDbgValue = true;
876 break;
Devang Patel58b81762010-07-19 23:25:39 +0000877 }
Devang Patel7a029b62010-07-09 21:48:31 +0000878 }
Devang Pateld2df64f2011-11-15 21:03:58 +0000879 LiveDbgValueMap[Reg].push_back(MI);
Devang Patel7a029b62010-07-09 21:48:31 +0000880 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000881 }
882 // Next instruction.
883 continue;
884 }
885
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000886 // If this is a copy, we may be able to coalesce.
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000887 unsigned CopySrc = 0, CopyDst = 0, CopySrcSub = 0, CopyDstSub = 0;
Jakob Stoklund Olesen273f7e42010-07-03 00:04:37 +0000888 if (MI->isCopy()) {
889 CopyDst = MI->getOperand(0).getReg();
890 CopySrc = MI->getOperand(1).getReg();
891 CopyDstSub = MI->getOperand(0).getSubReg();
892 CopySrcSub = MI->getOperand(1).getSubReg();
Jakob Stoklund Olesen04c528a2010-07-16 04:45:42 +0000893 }
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +0000894
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000895 // Track registers used by instruction.
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +0000896 UsedInInstr.clear();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000897
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000898 // First scan.
899 // Mark physreg uses and early clobbers as used.
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000900 // Find the end of the virtreg operands
901 unsigned VirtOpEnd = 0;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000902 bool hasTiedOps = false;
903 bool hasEarlyClobbers = false;
904 bool hasPartialRedefs = false;
905 bool hasPhysDefs = false;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000906 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
907 MachineOperand &MO = MI->getOperand(i);
Chad Rosier7979b242012-11-06 22:52:42 +0000908 // Make sure MRI knows about registers clobbered by regmasks.
909 if (MO.isRegMask()) {
910 MRI->addPhysRegsUsedFromRegMask(MO.getRegMask());
911 continue;
912 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000913 if (!MO.isReg()) continue;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000914 unsigned Reg = MO.getReg();
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000915 if (!Reg) continue;
916 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
917 VirtOpEnd = i+1;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000918 if (MO.isUse()) {
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000919 hasTiedOps = hasTiedOps ||
Evan Chenge837dea2011-06-28 19:10:37 +0000920 MCID.getOperandConstraint(i, MCOI::TIED_TO) != -1;
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000921 } else {
922 if (MO.isEarlyClobber())
923 hasEarlyClobbers = true;
924 if (MO.getSubReg() && MI->readsVirtualRegister(Reg))
925 hasPartialRedefs = true;
926 }
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000927 continue;
928 }
Jakob Stoklund Olesen14d1dd92012-10-15 22:41:03 +0000929 if (!MRI->isAllocatable(Reg)) continue;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000930 if (MO.isUse()) {
Jakob Stoklund Olesen4ed10822010-05-14 18:03:25 +0000931 usePhysReg(MO);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000932 } else if (MO.isEarlyClobber()) {
Jakob Stoklund Olesen75ac4d92010-06-15 16:20:57 +0000933 definePhysReg(MI, Reg, (MO.isImplicit() || MO.isDead()) ?
934 regFree : regReserved);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000935 hasEarlyClobbers = true;
936 } else
937 hasPhysDefs = true;
938 }
939
940 // The instruction may have virtual register operands that must be allocated
941 // the same register at use-time and def-time: early clobbers and tied
942 // operands. If there are also physical defs, these registers must avoid
943 // both physical defs and uses, making them more constrained than normal
944 // operands.
Jim Grosbach07cb6892010-09-01 19:16:29 +0000945 // Similarly, if there are multiple defs and tied operands, we must make
946 // sure the same register is allocated to uses and defs.
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000947 // We didn't detect inline asm tied operands above, so just make this extra
948 // pass for all inline asm.
Jakob Stoklund Olesend1303d22010-06-29 19:15:30 +0000949 if (MI->isInlineAsm() || hasEarlyClobbers || hasPartialRedefs ||
Evan Chenge837dea2011-06-28 19:10:37 +0000950 (hasTiedOps && (hasPhysDefs || MCID.getNumDefs() > 1))) {
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000951 handleThroughOperands(MI, VirtDead);
952 // Don't attempt coalescing when we have funny stuff going on.
953 CopyDst = 0;
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +0000954 // Pretend we have early clobbers so the use operands get marked below.
955 // This is not necessary for the common case of a single tied use.
956 hasEarlyClobbers = true;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +0000957 }
958
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000959 // Second scan.
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000960 // Allocate virtreg uses.
Jakob Stoklund Olesene97dda42010-05-14 21:55:52 +0000961 for (unsigned i = 0; i != VirtOpEnd; ++i) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000962 MachineOperand &MO = MI->getOperand(i);
963 if (!MO.isReg()) continue;
964 unsigned Reg = MO.getReg();
Jakob Stoklund Olesenc9df0252011-01-10 02:58:51 +0000965 if (!TargetRegisterInfo::isVirtualRegister(Reg)) continue;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000966 if (MO.isUse()) {
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000967 LiveRegMap::iterator LRI = reloadVirtReg(MI, i, Reg, CopyDst);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +0000968 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +0000969 CopySrc = (CopySrc == Reg || CopySrc == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +0000970 if (setPhysReg(MI, i, PhysReg))
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +0000971 killVirtReg(LRI);
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000972 }
973 }
974
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +0000975 for (UsedInInstrSet::iterator
976 I = UsedInInstr.begin(), E = UsedInInstr.end(); I != E; ++I)
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000977 MRI->setRegUnitUsed(*I);
Jakob Stoklund Olesen82b07dc2010-05-11 20:30:28 +0000978
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +0000979 // Track registers defined by instruction - early clobbers and tied uses at
980 // this point.
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +0000981 UsedInInstr.clear();
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000982 if (hasEarlyClobbers) {
983 for (unsigned i = 0, e = MI->getNumOperands(); i != e; ++i) {
984 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +0000985 if (!MO.isReg()) continue;
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000986 unsigned Reg = MO.getReg();
987 if (!Reg || !TargetRegisterInfo::isPhysicalRegister(Reg)) continue;
Jakob Stoklund Olesen4bd94f72010-07-29 00:52:19 +0000988 // Look for physreg defs and tied uses.
989 if (!MO.isDef() && !MI->isRegTiedToDefOperand(i)) continue;
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +0000990 markRegUsedInInstr(Reg);
Jakob Stoklund Olesend843b392010-06-28 18:34:34 +0000991 }
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +0000992 }
993
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +0000994 unsigned DefOpEnd = MI->getNumOperands();
Evan Cheng5a96b3d2011-12-07 07:15:52 +0000995 if (MI->isCall()) {
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +0000996 // Spill all virtregs before a call. This serves two purposes: 1. If an
Jim Grosbach07cb6892010-09-01 19:16:29 +0000997 // exception is thrown, the landing pad is going to expect to find
998 // registers in their spill slots, and 2. we don't have to wade through
999 // all the <imp-def> operands on the call instruction.
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +00001000 DefOpEnd = VirtOpEnd;
1001 DEBUG(dbgs() << " Spilling remaining registers before call.\n");
1002 spillAll(MI);
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +00001003
1004 // The imp-defs are skipped below, but we still need to mark those
1005 // registers as used by the function.
Evan Chenge837dea2011-06-28 19:10:37 +00001006 SkippedInstrs.insert(&MCID);
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +00001007 }
1008
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +00001009 // Third scan.
1010 // Allocate defs and collect dead defs.
Jakob Stoklund Olesen4b6bbe82010-05-17 02:49:18 +00001011 for (unsigned i = 0; i != DefOpEnd; ++i) {
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +00001012 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen75ac4d92010-06-15 16:20:57 +00001013 if (!MO.isReg() || !MO.isDef() || !MO.getReg() || MO.isEarlyClobber())
1014 continue;
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +00001015 unsigned Reg = MO.getReg();
1016
1017 if (TargetRegisterInfo::isPhysicalRegister(Reg)) {
Jakob Stoklund Olesen14d1dd92012-10-15 22:41:03 +00001018 if (!MRI->isAllocatable(Reg)) continue;
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +00001019 definePhysReg(MI, Reg, (MO.isImplicit() || MO.isDead()) ?
1020 regFree : regReserved);
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001021 continue;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001022 }
Jakob Stoklund Olesen646dd7c2010-05-17 03:26:09 +00001023 LiveRegMap::iterator LRI = defineVirtReg(MI, i, Reg, CopySrc);
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +00001024 unsigned PhysReg = LRI->PhysReg;
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +00001025 if (setPhysReg(MI, i, PhysReg)) {
1026 VirtDead.push_back(Reg);
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001027 CopyDst = 0; // cancel coalescing;
1028 } else
1029 CopyDst = (CopyDst == Reg || CopyDst == PhysReg) ? PhysReg : 0;
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001030 }
1031
Jakob Stoklund Olesen0eeb05c2010-05-18 21:10:50 +00001032 // Kill dead defs after the scan to ensure that multiple defs of the same
1033 // register are allocated identically. We didn't need to do this for uses
1034 // because we are crerating our own kill flags, and they are always at the
1035 // last use.
1036 for (unsigned i = 0, e = VirtDead.size(); i != e; ++i)
1037 killVirtReg(VirtDead[i]);
1038 VirtDead.clear();
1039
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +00001040 for (UsedInInstrSet::iterator
1041 I = UsedInInstr.begin(), E = UsedInInstr.end(); I != E; ++I)
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +00001042 MRI->setRegUnitUsed(*I);
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +00001043
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001044 if (CopyDst && CopyDst == CopySrc && CopyDstSub == CopySrcSub) {
1045 DEBUG(dbgs() << "-- coalescing: " << *MI);
1046 Coalesced.push_back(MI);
1047 } else {
1048 DEBUG(dbgs() << "<< " << *MI);
1049 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001050 }
1051
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001052 // Spill all physical registers holding virtual registers now.
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +00001053 DEBUG(dbgs() << "Spilling live registers at end of block.\n");
1054 spillAll(MBB->getFirstTerminator());
Jakob Stoklund Olesenbbf33b32010-05-11 18:54:45 +00001055
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001056 // Erase all the coalesced copies. We are delaying it until now because
Jakob Stoklund Olesene6aba832010-05-17 02:07:32 +00001057 // LiveVirtRegs might refer to the instrs.
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001058 for (unsigned i = 0, e = Coalesced.size(); i != e; ++i)
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +00001059 MBB->erase(Coalesced[i]);
Jakob Stoklund Olesen8a65c512010-05-14 21:55:50 +00001060 NumCopies += Coalesced.size();
Jakob Stoklund Olesen7ff82e12010-05-14 04:30:51 +00001061
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +00001062 DEBUG(MBB->dump());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001063}
1064
1065/// runOnMachineFunction - Register allocate the whole function
1066///
1067bool RAFast::runOnMachineFunction(MachineFunction &Fn) {
Jakob Stoklund Olesenc9c4dac2010-05-13 20:43:17 +00001068 DEBUG(dbgs() << "********** FAST REGISTER ALLOCATION **********\n"
David Blaikie986d76d2012-08-22 17:18:53 +00001069 << "********** Function: " << Fn.getName() << '\n');
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001070 MF = &Fn;
Jakob Stoklund Olesen4bf4baf2010-05-13 00:19:43 +00001071 MRI = &MF->getRegInfo();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001072 TM = &Fn.getTarget();
1073 TRI = TM->getRegisterInfo();
1074 TII = TM->getInstrInfo();
Chad Rosier18bb0542012-11-28 00:21:29 +00001075 MRI->freezeReservedRegs(Fn);
Jakob Stoklund Olesen5d20c312011-06-02 18:35:30 +00001076 RegClassInfo.runOnMachineFunction(Fn);
Jakob Stoklund Olesend7ea7d52012-10-17 01:37:59 +00001077 UsedInInstr.clear();
Jakob Stoklund Olesen601158a2013-02-21 19:35:21 +00001078 UsedInInstr.setUniverse(TRI->getNumRegUnits());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001079
Andrew Trick8dd26252012-02-10 04:10:36 +00001080 assert(!MRI->isSSA() && "regalloc requires leaving SSA");
1081
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001082 // initialize the virtual->physical register map to have a 'null'
1083 // mapping for all virtual registers
Jakob Stoklund Olesen42e9c962011-01-09 21:58:20 +00001084 StackSlotForVirtReg.resize(MRI->getNumVirtRegs());
Jakob Stoklund Olesena2407432012-02-22 01:02:37 +00001085 LiveVirtRegs.setUniverse(MRI->getNumVirtRegs());
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001086
1087 // Loop over all of the basic blocks, eliminating virtual register references
Jakob Stoklund Olesen6fb69d82010-05-17 02:07:22 +00001088 for (MachineFunction::iterator MBBi = Fn.begin(), MBBe = Fn.end();
1089 MBBi != MBBe; ++MBBi) {
1090 MBB = &*MBBi;
1091 AllocateBasicBlock();
1092 }
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001093
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +00001094 // Add the clobber lists for all the instructions we skipped earlier.
Evan Chenge837dea2011-06-28 19:10:37 +00001095 for (SmallPtrSet<const MCInstrDesc*, 4>::const_iterator
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +00001096 I = SkippedInstrs.begin(), E = SkippedInstrs.end(); I != E; ++I)
Craig Topperfac25982012-03-08 08:22:45 +00001097 if (const uint16_t *Defs = (*I)->getImplicitDefs())
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +00001098 while (*Defs)
1099 MRI->setPhysRegUsed(*Defs++);
1100
Andrew Trick19273ae2012-02-21 04:51:23 +00001101 // All machine operands and other references to virtual registers have been
1102 // replaced. Remove the virtual registers.
1103 MRI->clearVirtRegs();
1104
Jakob Stoklund Olesen6de07172010-06-04 18:08:29 +00001105 SkippedInstrs.clear();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001106 StackSlotForVirtReg.clear();
Devang Patel459a36b2010-08-04 18:42:02 +00001107 LiveDbgValueMap.clear();
Jakob Stoklund Olesen00207232010-04-21 18:02:42 +00001108 return true;
1109}
1110
1111FunctionPass *llvm::createFastRegisterAllocator() {
1112 return new RAFast();
1113}