blob: e8f4f43dc3d98cc6e0b277c2f0fc81e2c0dc6fed [file] [log] [blame]
Arnold Schwaighofer92226dd2007-10-12 21:53:12 +00001//===-- X86ISelLowering.cpp - X86 DAG Lowering Implementation -------------===//
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that X86 uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "X86.h"
Evan Cheng0cc39452006-01-16 21:21:29 +000016#include "X86InstrBuilder.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000017#include "X86ISelLowering.h"
18#include "X86TargetMachine.h"
19#include "llvm/CallingConv.h"
Evan Cheng223547a2006-01-31 22:28:30 +000020#include "llvm/Constants.h"
Evan Cheng347d5f72006-04-28 21:29:37 +000021#include "llvm/DerivedTypes.h"
Chris Lattnerb903bed2009-06-26 21:20:29 +000022#include "llvm/GlobalAlias.h"
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +000023#include "llvm/GlobalVariable.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000024#include "llvm/Function.h"
Chris Lattnerb8105652009-07-20 17:51:36 +000025#include "llvm/Instructions.h"
Evan Cheng6be2c582006-04-05 23:38:46 +000026#include "llvm/Intrinsics.h"
Owen Andersona90b3dc2009-07-15 21:51:10 +000027#include "llvm/LLVMContext.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000028#include "llvm/ADT/BitVector.h"
Evan Cheng30b37b52006-03-13 23:18:16 +000029#include "llvm/ADT/VectorExtras.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000030#include "llvm/CodeGen/MachineFrameInfo.h"
Evan Cheng4a460802006-01-11 00:33:36 +000031#include "llvm/CodeGen/MachineFunction.h"
32#include "llvm/CodeGen/MachineInstrBuilder.h"
Evan Chenga844bde2008-02-02 04:07:54 +000033#include "llvm/CodeGen/MachineModuleInfo.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000034#include "llvm/CodeGen/MachineRegisterInfo.h"
Dan Gohman69de1932008-02-06 22:27:42 +000035#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chengef6ffb12006-01-31 03:14:29 +000036#include "llvm/Support/MathExtras.h"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +000037#include "llvm/Support/Debug.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000038#include "llvm/Support/ErrorHandling.h"
Chris Lattnerf0144122009-07-28 03:13:23 +000039#include "llvm/Target/TargetLoweringObjectFile.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000040#include "llvm/Target/TargetOptions.h"
Evan Cheng14b32e12007-12-11 01:46:18 +000041#include "llvm/ADT/SmallSet.h"
Chris Lattner1a60aa72006-10-31 19:42:44 +000042#include "llvm/ADT/StringExtras.h"
Mon P Wang3c81d352008-11-23 04:37:22 +000043#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000044#include "llvm/Support/raw_ostream.h"
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000045using namespace llvm;
46
Mon P Wang3c81d352008-11-23 04:37:22 +000047static cl::opt<bool>
Mon P Wang9f22a4a2008-11-24 02:10:43 +000048DisableMMX("disable-mmx", cl::Hidden, cl::desc("Disable use of MMX"));
Mon P Wang3c81d352008-11-23 04:37:22 +000049
Evan Cheng10e86422008-04-25 19:11:04 +000050// Forward declarations.
Owen Andersone50ed302009-08-10 22:56:29 +000051static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +000052 SDValue V2);
Evan Cheng10e86422008-04-25 19:11:04 +000053
Chris Lattnerf0144122009-07-28 03:13:23 +000054static TargetLoweringObjectFile *createTLOF(X86TargetMachine &TM) {
55 switch (TM.getSubtarget<X86Subtarget>().TargetType) {
56 default: llvm_unreachable("unknown subtarget type");
57 case X86Subtarget::isDarwin:
Chris Lattnerf26e03b2009-07-31 17:42:42 +000058 return new TargetLoweringObjectFileMachO();
Chris Lattnerf0144122009-07-28 03:13:23 +000059 case X86Subtarget::isELF:
60 return new TargetLoweringObjectFileELF();
61 case X86Subtarget::isMingw:
62 case X86Subtarget::isCygwin:
63 case X86Subtarget::isWindows:
64 return new TargetLoweringObjectFileCOFF();
65 }
66
67}
68
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +000069X86TargetLowering::X86TargetLowering(X86TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000070 : TargetLowering(TM, createTLOF(TM)) {
Evan Cheng559806f2006-01-27 08:10:46 +000071 Subtarget = &TM.getSubtarget<X86Subtarget>();
Dale Johannesenf1fc3a82007-09-23 14:52:20 +000072 X86ScalarSSEf64 = Subtarget->hasSSE2();
73 X86ScalarSSEf32 = Subtarget->hasSSE1();
Evan Cheng25ab6902006-09-08 06:48:29 +000074 X86StackPtr = Subtarget->is64Bit() ? X86::RSP : X86::ESP;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000075
Anton Korobeynikov2365f512007-07-14 14:06:15 +000076 RegInfo = TM.getRegisterInfo();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +000077 TD = getTargetData();
Anton Korobeynikov2365f512007-07-14 14:06:15 +000078
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +000079 // Set up the TargetLowering object.
80
81 // X86 is weird, it always uses i8 for shift amounts and setcc results.
Owen Anderson825b72b2009-08-11 20:47:22 +000082 setShiftAmountType(MVT::i8);
Duncan Sands03228082008-11-23 15:47:28 +000083 setBooleanContents(ZeroOrOneBooleanContent);
Evan Cheng0b2afbd2006-01-25 09:15:17 +000084 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng25ab6902006-09-08 06:48:29 +000085 setStackPointerRegisterToSaveRestore(X86StackPtr);
Evan Cheng714554d2006-03-16 21:47:42 +000086
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000087 if (Subtarget->isTargetDarwin()) {
Evan Chengdf57fa02006-03-17 20:31:41 +000088 // Darwin should use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000089 setUseUnderscoreSetJmp(false);
90 setUseUnderscoreLongJmp(false);
Anton Korobeynikov317848f2007-01-03 11:43:14 +000091 } else if (Subtarget->isTargetMingw()) {
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000092 // MS runtime is weird: it exports _setjmp, but longjmp!
93 setUseUnderscoreSetJmp(true);
94 setUseUnderscoreLongJmp(false);
95 } else {
96 setUseUnderscoreSetJmp(true);
97 setUseUnderscoreLongJmp(true);
98 }
Scott Michelfdc40a02009-02-17 22:15:04 +000099
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000100 // Set up the register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000101 addRegisterClass(MVT::i8, X86::GR8RegisterClass);
102 addRegisterClass(MVT::i16, X86::GR16RegisterClass);
103 addRegisterClass(MVT::i32, X86::GR32RegisterClass);
Evan Cheng25ab6902006-09-08 06:48:29 +0000104 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 addRegisterClass(MVT::i64, X86::GR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000106
Owen Anderson825b72b2009-08-11 20:47:22 +0000107 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Evan Chengc5484282006-10-04 00:56:09 +0000108
Scott Michelfdc40a02009-02-17 22:15:04 +0000109 // We don't accept any truncstore of integer registers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setTruncStoreAction(MVT::i64, MVT::i32, Expand);
111 setTruncStoreAction(MVT::i64, MVT::i16, Expand);
112 setTruncStoreAction(MVT::i64, MVT::i8 , Expand);
113 setTruncStoreAction(MVT::i32, MVT::i16, Expand);
114 setTruncStoreAction(MVT::i32, MVT::i8 , Expand);
115 setTruncStoreAction(MVT::i16, MVT::i8, Expand);
Evan Cheng7f042682008-10-15 02:05:31 +0000116
117 // SETOEQ and SETUNE require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setCondCodeAction(ISD::SETOEQ, MVT::f32, Expand);
119 setCondCodeAction(ISD::SETOEQ, MVT::f64, Expand);
120 setCondCodeAction(ISD::SETOEQ, MVT::f80, Expand);
121 setCondCodeAction(ISD::SETUNE, MVT::f32, Expand);
122 setCondCodeAction(ISD::SETUNE, MVT::f64, Expand);
123 setCondCodeAction(ISD::SETUNE, MVT::f80, Expand);
Chris Lattnerddf89562008-01-17 19:59:44 +0000124
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000125 // Promote all UINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have this
126 // operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000127 setOperationAction(ISD::UINT_TO_FP , MVT::i1 , Promote);
128 setOperationAction(ISD::UINT_TO_FP , MVT::i8 , Promote);
129 setOperationAction(ISD::UINT_TO_FP , MVT::i16 , Promote);
Evan Cheng6892f282006-01-17 02:32:49 +0000130
Evan Cheng25ab6902006-09-08 06:48:29 +0000131 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Promote);
133 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Expand);
Eli Friedman948e95a2009-05-23 09:59:16 +0000134 } else if (!UseSoftFloat) {
135 if (X86ScalarSSEf64) {
Dale Johannesen1c15bf52008-10-21 20:50:01 +0000136 // We have an impenetrably clever algorithm for ui64->double only.
Owen Anderson825b72b2009-08-11 20:47:22 +0000137 setOperationAction(ISD::UINT_TO_FP , MVT::i64 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000138 }
Eli Friedman948e95a2009-05-23 09:59:16 +0000139 // We have an algorithm for SSE2, and we turn this into a 64-bit
140 // FILD for other targets.
Owen Anderson825b72b2009-08-11 20:47:22 +0000141 setOperationAction(ISD::UINT_TO_FP , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000142 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000143
144 // Promote i1/i8 SINT_TO_FP to larger SINT_TO_FP's, as X86 doesn't have
145 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000146 setOperationAction(ISD::SINT_TO_FP , MVT::i1 , Promote);
147 setOperationAction(ISD::SINT_TO_FP , MVT::i8 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000148
Devang Patel6a784892009-06-05 18:48:29 +0000149 if (!UseSoftFloat) {
Bill Wendling105be5a2009-03-13 08:41:47 +0000150 // SSE has no i16 to fp conversion, only i32
151 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
Bill Wendling105be5a2009-03-13 08:41:47 +0000153 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000154 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000155 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000156 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Custom);
157 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Custom);
Bill Wendling105be5a2009-03-13 08:41:47 +0000158 }
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000159 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 setOperationAction(ISD::SINT_TO_FP , MVT::i16 , Promote);
161 setOperationAction(ISD::SINT_TO_FP , MVT::i32 , Promote);
Evan Cheng5298bcc2006-02-17 07:01:52 +0000162 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000163
Dale Johannesen73328d12007-09-19 23:55:34 +0000164 // In 32-bit mode these are custom lowered. In 64-bit mode F32 and F64
165 // are Legal, f80 is custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000166 setOperationAction(ISD::FP_TO_SINT , MVT::i64 , Custom);
167 setOperationAction(ISD::SINT_TO_FP , MVT::i64 , Custom);
Evan Cheng6dab0532006-01-30 08:02:57 +0000168
Evan Cheng02568ff2006-01-30 22:13:22 +0000169 // Promote i1/i8 FP_TO_SINT to larger FP_TO_SINTS's, as X86 doesn't have
170 // this operation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000171 setOperationAction(ISD::FP_TO_SINT , MVT::i1 , Promote);
172 setOperationAction(ISD::FP_TO_SINT , MVT::i8 , Promote);
Evan Cheng02568ff2006-01-30 22:13:22 +0000173
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000174 if (X86ScalarSSEf32) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000175 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Promote);
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +0000176 // f32 and f64 cases are Legal, f80 case is not
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Evan Cheng02568ff2006-01-30 22:13:22 +0000178 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000179 setOperationAction(ISD::FP_TO_SINT , MVT::i16 , Custom);
180 setOperationAction(ISD::FP_TO_SINT , MVT::i32 , Custom);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000181 }
182
183 // Handle FP_TO_UINT by promoting the destination to a larger signed
184 // conversion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000185 setOperationAction(ISD::FP_TO_UINT , MVT::i1 , Promote);
186 setOperationAction(ISD::FP_TO_UINT , MVT::i8 , Promote);
187 setOperationAction(ISD::FP_TO_UINT , MVT::i16 , Promote);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000188
Evan Cheng25ab6902006-09-08 06:48:29 +0000189 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::FP_TO_UINT , MVT::i64 , Expand);
191 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Promote);
Eli Friedman948e95a2009-05-23 09:59:16 +0000192 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000193 if (X86ScalarSSEf32 && !Subtarget->hasSSE3())
Evan Cheng25ab6902006-09-08 06:48:29 +0000194 // Expand FP_TO_UINT into a select.
195 // FIXME: We would like to use a Custom expander here eventually to do
196 // the optimal thing for SSE vs. the default expansion in the legalizer.
Owen Anderson825b72b2009-08-11 20:47:22 +0000197 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000198 else
Eli Friedman948e95a2009-05-23 09:59:16 +0000199 // With SSE3 we can use fisttpll to convert to a signed i64; without
200 // SSE, we're stuck with a fistpll.
Owen Anderson825b72b2009-08-11 20:47:22 +0000201 setOperationAction(ISD::FP_TO_UINT , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000202 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000203
Chris Lattner399610a2006-12-05 18:22:22 +0000204 // TODO: when we have SSE, these could be more efficient, by using movd/movq.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000205 if (!X86ScalarSSEf64) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000206 setOperationAction(ISD::BIT_CONVERT , MVT::f32 , Expand);
207 setOperationAction(ISD::BIT_CONVERT , MVT::i32 , Expand);
Chris Lattnerf3597a12006-12-05 18:45:06 +0000208 }
Chris Lattner21f66852005-12-23 05:15:23 +0000209
Dan Gohmanb00ee212008-02-18 19:34:53 +0000210 // Scalar integer divide and remainder are lowered to use operations that
211 // produce two results, to match the available instructions. This exposes
212 // the two-result form to trivial CSE, which is able to combine x/y and x%y
213 // into a single instruction.
214 //
215 // Scalar integer multiply-high is also lowered to use two-result
216 // operations, to match the available instructions. However, plain multiply
217 // (low) operations are left as Legal, as there are single-result
218 // instructions for this in x86. Using the two-result multiply instructions
219 // when both high and low results are needed must be arranged by dagcombine.
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::MULHS , MVT::i8 , Expand);
221 setOperationAction(ISD::MULHU , MVT::i8 , Expand);
222 setOperationAction(ISD::SDIV , MVT::i8 , Expand);
223 setOperationAction(ISD::UDIV , MVT::i8 , Expand);
224 setOperationAction(ISD::SREM , MVT::i8 , Expand);
225 setOperationAction(ISD::UREM , MVT::i8 , Expand);
226 setOperationAction(ISD::MULHS , MVT::i16 , Expand);
227 setOperationAction(ISD::MULHU , MVT::i16 , Expand);
228 setOperationAction(ISD::SDIV , MVT::i16 , Expand);
229 setOperationAction(ISD::UDIV , MVT::i16 , Expand);
230 setOperationAction(ISD::SREM , MVT::i16 , Expand);
231 setOperationAction(ISD::UREM , MVT::i16 , Expand);
232 setOperationAction(ISD::MULHS , MVT::i32 , Expand);
233 setOperationAction(ISD::MULHU , MVT::i32 , Expand);
234 setOperationAction(ISD::SDIV , MVT::i32 , Expand);
235 setOperationAction(ISD::UDIV , MVT::i32 , Expand);
236 setOperationAction(ISD::SREM , MVT::i32 , Expand);
237 setOperationAction(ISD::UREM , MVT::i32 , Expand);
238 setOperationAction(ISD::MULHS , MVT::i64 , Expand);
239 setOperationAction(ISD::MULHU , MVT::i64 , Expand);
240 setOperationAction(ISD::SDIV , MVT::i64 , Expand);
241 setOperationAction(ISD::UDIV , MVT::i64 , Expand);
242 setOperationAction(ISD::SREM , MVT::i64 , Expand);
243 setOperationAction(ISD::UREM , MVT::i64 , Expand);
Dan Gohmana37c9f72007-09-25 18:23:27 +0000244
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::BR_JT , MVT::Other, Expand);
246 setOperationAction(ISD::BRCOND , MVT::Other, Custom);
247 setOperationAction(ISD::BR_CC , MVT::Other, Expand);
248 setOperationAction(ISD::SELECT_CC , MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000249 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i32, Legal);
251 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16 , Legal);
252 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8 , Legal);
253 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1 , Expand);
254 setOperationAction(ISD::FP_ROUND_INREG , MVT::f32 , Expand);
255 setOperationAction(ISD::FREM , MVT::f32 , Expand);
256 setOperationAction(ISD::FREM , MVT::f64 , Expand);
257 setOperationAction(ISD::FREM , MVT::f80 , Expand);
258 setOperationAction(ISD::FLT_ROUNDS_ , MVT::i32 , Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000259
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setOperationAction(ISD::CTPOP , MVT::i8 , Expand);
261 setOperationAction(ISD::CTTZ , MVT::i8 , Custom);
262 setOperationAction(ISD::CTLZ , MVT::i8 , Custom);
263 setOperationAction(ISD::CTPOP , MVT::i16 , Expand);
264 setOperationAction(ISD::CTTZ , MVT::i16 , Custom);
265 setOperationAction(ISD::CTLZ , MVT::i16 , Custom);
266 setOperationAction(ISD::CTPOP , MVT::i32 , Expand);
267 setOperationAction(ISD::CTTZ , MVT::i32 , Custom);
268 setOperationAction(ISD::CTLZ , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000269 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000270 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
271 setOperationAction(ISD::CTTZ , MVT::i64 , Custom);
272 setOperationAction(ISD::CTLZ , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000273 }
274
Owen Anderson825b72b2009-08-11 20:47:22 +0000275 setOperationAction(ISD::READCYCLECOUNTER , MVT::i64 , Custom);
276 setOperationAction(ISD::BSWAP , MVT::i16 , Expand);
Nate Begeman35ef9132006-01-11 21:21:00 +0000277
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000278 // These should be promoted to a larger select which is supported.
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::SELECT , MVT::i1 , Promote);
280 setOperationAction(ISD::SELECT , MVT::i8 , Promote);
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000281 // X86 wants to expand cmov itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000282 setOperationAction(ISD::SELECT , MVT::i16 , Custom);
283 setOperationAction(ISD::SELECT , MVT::i32 , Custom);
284 setOperationAction(ISD::SELECT , MVT::f32 , Custom);
285 setOperationAction(ISD::SELECT , MVT::f64 , Custom);
286 setOperationAction(ISD::SELECT , MVT::f80 , Custom);
287 setOperationAction(ISD::SETCC , MVT::i8 , Custom);
288 setOperationAction(ISD::SETCC , MVT::i16 , Custom);
289 setOperationAction(ISD::SETCC , MVT::i32 , Custom);
290 setOperationAction(ISD::SETCC , MVT::f32 , Custom);
291 setOperationAction(ISD::SETCC , MVT::f64 , Custom);
292 setOperationAction(ISD::SETCC , MVT::f80 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000293 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000294 setOperationAction(ISD::SELECT , MVT::i64 , Custom);
295 setOperationAction(ISD::SETCC , MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000296 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000297 setOperationAction(ISD::EH_RETURN , MVT::Other, Custom);
Anton Korobeynikov2365f512007-07-14 14:06:15 +0000298
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000299 // Darwin ABI issue.
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::ConstantPool , MVT::i32 , Custom);
301 setOperationAction(ISD::JumpTable , MVT::i32 , Custom);
302 setOperationAction(ISD::GlobalAddress , MVT::i32 , Custom);
303 setOperationAction(ISD::GlobalTLSAddress, MVT::i32 , Custom);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +0000304 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000305 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
306 setOperationAction(ISD::ExternalSymbol , MVT::i32 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000307 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000308 setOperationAction(ISD::ConstantPool , MVT::i64 , Custom);
309 setOperationAction(ISD::JumpTable , MVT::i64 , Custom);
310 setOperationAction(ISD::GlobalAddress , MVT::i64 , Custom);
311 setOperationAction(ISD::ExternalSymbol, MVT::i64 , Custom);
Evan Cheng25ab6902006-09-08 06:48:29 +0000312 }
Nate Begeman4c5dcf52006-02-17 00:03:04 +0000313 // 64-bit addm sub, shl, sra, srl (iff 32-bit x86)
Owen Anderson825b72b2009-08-11 20:47:22 +0000314 setOperationAction(ISD::SHL_PARTS , MVT::i32 , Custom);
315 setOperationAction(ISD::SRA_PARTS , MVT::i32 , Custom);
316 setOperationAction(ISD::SRL_PARTS , MVT::i32 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000317 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000318 setOperationAction(ISD::SHL_PARTS , MVT::i64 , Custom);
319 setOperationAction(ISD::SRA_PARTS , MVT::i64 , Custom);
320 setOperationAction(ISD::SRL_PARTS , MVT::i64 , Custom);
Dan Gohman4c1fa612008-03-03 22:22:09 +0000321 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000322
Evan Chengd2cde682008-03-10 19:38:10 +0000323 if (Subtarget->hasSSE1())
Owen Anderson825b72b2009-08-11 20:47:22 +0000324 setOperationAction(ISD::PREFETCH , MVT::Other, Legal);
Evan Cheng27b7db52008-03-08 00:58:38 +0000325
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000326 if (!Subtarget->hasSSE2())
Owen Anderson825b72b2009-08-11 20:47:22 +0000327 setOperationAction(ISD::MEMBARRIER , MVT::Other, Expand);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000328
Mon P Wang63307c32008-05-05 19:05:59 +0000329 // Expand certain atomics
Owen Anderson825b72b2009-08-11 20:47:22 +0000330 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i8, Custom);
331 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i16, Custom);
332 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i32, Custom);
333 setOperationAction(ISD::ATOMIC_CMP_SWAP, MVT::i64, Custom);
Bill Wendling5bf1b4e2008-08-20 00:28:16 +0000334
Owen Anderson825b72b2009-08-11 20:47:22 +0000335 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i8, Custom);
336 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i16, Custom);
337 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i32, Custom);
338 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
Andrew Lenharthd497d9f2008-02-16 14:46:26 +0000339
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000340 if (!Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000341 setOperationAction(ISD::ATOMIC_LOAD_ADD, MVT::i64, Custom);
342 setOperationAction(ISD::ATOMIC_LOAD_SUB, MVT::i64, Custom);
343 setOperationAction(ISD::ATOMIC_LOAD_AND, MVT::i64, Custom);
344 setOperationAction(ISD::ATOMIC_LOAD_OR, MVT::i64, Custom);
345 setOperationAction(ISD::ATOMIC_LOAD_XOR, MVT::i64, Custom);
346 setOperationAction(ISD::ATOMIC_LOAD_NAND, MVT::i64, Custom);
347 setOperationAction(ISD::ATOMIC_SWAP, MVT::i64, Custom);
Dale Johannesen48c1bc22008-10-02 18:53:47 +0000348 }
349
Dan Gohman7f460202008-06-30 20:59:49 +0000350 // Use the default ISD::DBG_STOPPOINT, ISD::DECLARE expansion.
Owen Anderson825b72b2009-08-11 20:47:22 +0000351 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
Evan Cheng3c992d22006-03-07 02:02:57 +0000352 // FIXME - use subtarget debug flags
Anton Korobeynikovab4022f2006-10-31 08:31:24 +0000353 if (!Subtarget->isTargetDarwin() &&
354 !Subtarget->isTargetELF() &&
Dan Gohman44066042008-07-01 00:05:16 +0000355 !Subtarget->isTargetCygMing()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000356 setOperationAction(ISD::DBG_LABEL, MVT::Other, Expand);
357 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Dan Gohman44066042008-07-01 00:05:16 +0000358 }
Chris Lattnerf73bae12005-11-29 06:16:21 +0000359
Owen Anderson825b72b2009-08-11 20:47:22 +0000360 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
361 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
362 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
363 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000364 if (Subtarget->is64Bit()) {
Anton Korobeynikovce3b4652007-05-02 19:53:33 +0000365 setExceptionPointerRegister(X86::RAX);
366 setExceptionSelectorRegister(X86::RDX);
367 } else {
368 setExceptionPointerRegister(X86::EAX);
369 setExceptionSelectorRegister(X86::EDX);
370 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000371 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i32, Custom);
372 setOperationAction(ISD::FRAME_TO_ARGS_OFFSET, MVT::i64, Custom);
Anton Korobeynikov260a6b82008-09-08 21:12:11 +0000373
Owen Anderson825b72b2009-08-11 20:47:22 +0000374 setOperationAction(ISD::TRAMPOLINE, MVT::Other, Custom);
Duncan Sandsb116fac2007-07-27 20:02:49 +0000375
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Anton Korobeynikov66fac792008-01-15 07:02:33 +0000377
Nate Begemanacc398c2006-01-25 18:21:52 +0000378 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000379 setOperationAction(ISD::VASTART , MVT::Other, Custom);
380 setOperationAction(ISD::VAEND , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000381 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 setOperationAction(ISD::VAARG , MVT::Other, Custom);
383 setOperationAction(ISD::VACOPY , MVT::Other, Custom);
Dan Gohman9018e832008-05-10 01:26:14 +0000384 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000385 setOperationAction(ISD::VAARG , MVT::Other, Expand);
386 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
Dan Gohman9018e832008-05-10 01:26:14 +0000387 }
Evan Chengae642192007-03-02 23:16:35 +0000388
Owen Anderson825b72b2009-08-11 20:47:22 +0000389 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
390 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Evan Cheng25ab6902006-09-08 06:48:29 +0000391 if (Subtarget->is64Bit())
Owen Anderson825b72b2009-08-11 20:47:22 +0000392 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000393 if (Subtarget->isTargetCygMing())
Owen Anderson825b72b2009-08-11 20:47:22 +0000394 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +0000395 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000396 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000397
Evan Chengc7ce29b2009-02-13 22:36:38 +0000398 if (!UseSoftFloat && X86ScalarSSEf64) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000399 // f32 and f64 use SSE.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000400 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
402 addRegisterClass(MVT::f64, X86::FR64RegisterClass);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000403
Evan Cheng223547a2006-01-31 22:28:30 +0000404 // Use ANDPD to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000405 setOperationAction(ISD::FABS , MVT::f64, Custom);
406 setOperationAction(ISD::FABS , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000407
408 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000409 setOperationAction(ISD::FNEG , MVT::f64, Custom);
410 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Evan Cheng223547a2006-01-31 22:28:30 +0000411
Evan Cheng68c47cb2007-01-05 07:55:56 +0000412 // Use ANDPD and ORPD to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000413 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
414 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng68c47cb2007-01-05 07:55:56 +0000415
Evan Chengd25e9e82006-02-02 00:28:23 +0000416 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 setOperationAction(ISD::FSIN , MVT::f64, Expand);
418 setOperationAction(ISD::FCOS , MVT::f64, Expand);
419 setOperationAction(ISD::FSIN , MVT::f32, Expand);
420 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000421
Chris Lattnera54aa942006-01-29 06:26:08 +0000422 // Expand FP immediates into loads from the stack, except for the special
423 // cases we handle.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000424 addLegalFPImmediate(APFloat(+0.0)); // xorpd
425 addLegalFPImmediate(APFloat(+0.0f)); // xorps
Evan Chengc7ce29b2009-02-13 22:36:38 +0000426 } else if (!UseSoftFloat && X86ScalarSSEf32) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000427 // Use SSE for f32, x87 for f64.
428 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 addRegisterClass(MVT::f32, X86::FR32RegisterClass);
430 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000431
432 // Use ANDPS to simulate FABS.
Owen Anderson825b72b2009-08-11 20:47:22 +0000433 setOperationAction(ISD::FABS , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000434
435 // Use XORP to simulate FNEG.
Owen Anderson825b72b2009-08-11 20:47:22 +0000436 setOperationAction(ISD::FNEG , MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000437
Owen Anderson825b72b2009-08-11 20:47:22 +0000438 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000439
440 // Use ANDPS and ORPS to simulate FCOPYSIGN.
Owen Anderson825b72b2009-08-11 20:47:22 +0000441 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
442 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000443
444 // We don't support sin/cos/fmod
Owen Anderson825b72b2009-08-11 20:47:22 +0000445 setOperationAction(ISD::FSIN , MVT::f32, Expand);
446 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000447
Nate Begemane1795842008-02-14 08:57:00 +0000448 // Special cases we handle for FP constants.
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000449 addLegalFPImmediate(APFloat(+0.0f)); // xorps
450 addLegalFPImmediate(APFloat(+0.0)); // FLD0
451 addLegalFPImmediate(APFloat(+1.0)); // FLD1
452 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
453 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
454
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000455 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000456 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
457 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000458 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000459 } else if (!UseSoftFloat) {
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000460 // f32 and f64 in x87.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000461 // Set up the FP register classes.
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 addRegisterClass(MVT::f64, X86::RFP64RegisterClass);
463 addRegisterClass(MVT::f32, X86::RFP32RegisterClass);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000464
Owen Anderson825b72b2009-08-11 20:47:22 +0000465 setOperationAction(ISD::UNDEF, MVT::f64, Expand);
466 setOperationAction(ISD::UNDEF, MVT::f32, Expand);
467 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
468 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Dale Johannesen5411a392007-08-09 01:04:01 +0000469
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000470 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000471 setOperationAction(ISD::FSIN , MVT::f64 , Expand);
472 setOperationAction(ISD::FCOS , MVT::f64 , Expand);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000473 }
Dale Johannesenf04afdb2007-08-30 00:23:21 +0000474 addLegalFPImmediate(APFloat(+0.0)); // FLD0
475 addLegalFPImmediate(APFloat(+1.0)); // FLD1
476 addLegalFPImmediate(APFloat(-0.0)); // FLD0/FCHS
477 addLegalFPImmediate(APFloat(-1.0)); // FLD1/FCHS
Dale Johannesenf1fc3a82007-09-23 14:52:20 +0000478 addLegalFPImmediate(APFloat(+0.0f)); // FLD0
479 addLegalFPImmediate(APFloat(+1.0f)); // FLD1
480 addLegalFPImmediate(APFloat(-0.0f)); // FLD0/FCHS
481 addLegalFPImmediate(APFloat(-1.0f)); // FLD1/FCHS
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000482 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000483
Dale Johannesen59a58732007-08-05 18:49:15 +0000484 // Long double always uses X87.
Evan Cheng92722532009-03-26 23:06:32 +0000485 if (!UseSoftFloat) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000486 addRegisterClass(MVT::f80, X86::RFP80RegisterClass);
487 setOperationAction(ISD::UNDEF, MVT::f80, Expand);
488 setOperationAction(ISD::FCOPYSIGN, MVT::f80, Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000489 {
490 bool ignored;
491 APFloat TmpFlt(+0.0);
492 TmpFlt.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
493 &ignored);
494 addLegalFPImmediate(TmpFlt); // FLD0
495 TmpFlt.changeSign();
496 addLegalFPImmediate(TmpFlt); // FLD0/FCHS
497 APFloat TmpFlt2(+1.0);
498 TmpFlt2.convert(APFloat::x87DoubleExtended, APFloat::rmNearestTiesToEven,
499 &ignored);
500 addLegalFPImmediate(TmpFlt2); // FLD1
501 TmpFlt2.changeSign();
502 addLegalFPImmediate(TmpFlt2); // FLD1/FCHS
503 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000504
Evan Chengc7ce29b2009-02-13 22:36:38 +0000505 if (!UnsafeFPMath) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000506 setOperationAction(ISD::FSIN , MVT::f80 , Expand);
507 setOperationAction(ISD::FCOS , MVT::f80 , Expand);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000508 }
Dale Johannesen2f429012007-09-26 21:10:55 +0000509 }
Dale Johannesen59a58732007-08-05 18:49:15 +0000510
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000511 // Always use a library call for pow.
Owen Anderson825b72b2009-08-11 20:47:22 +0000512 setOperationAction(ISD::FPOW , MVT::f32 , Expand);
513 setOperationAction(ISD::FPOW , MVT::f64 , Expand);
514 setOperationAction(ISD::FPOW , MVT::f80 , Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000515
Owen Anderson825b72b2009-08-11 20:47:22 +0000516 setOperationAction(ISD::FLOG, MVT::f80, Expand);
517 setOperationAction(ISD::FLOG2, MVT::f80, Expand);
518 setOperationAction(ISD::FLOG10, MVT::f80, Expand);
519 setOperationAction(ISD::FEXP, MVT::f80, Expand);
520 setOperationAction(ISD::FEXP2, MVT::f80, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000521
Mon P Wangf007a8b2008-11-06 05:31:54 +0000522 // First set operation action for all vector types to either promote
Mon P Wang0c397192008-10-30 08:01:45 +0000523 // (for widening) or expand (for scalarization). Then we will selectively
524 // turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000525 for (unsigned VT = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
526 VT <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++VT) {
527 setOperationAction(ISD::ADD , (MVT::SimpleValueType)VT, Expand);
528 setOperationAction(ISD::SUB , (MVT::SimpleValueType)VT, Expand);
529 setOperationAction(ISD::FADD, (MVT::SimpleValueType)VT, Expand);
530 setOperationAction(ISD::FNEG, (MVT::SimpleValueType)VT, Expand);
531 setOperationAction(ISD::FSUB, (MVT::SimpleValueType)VT, Expand);
532 setOperationAction(ISD::MUL , (MVT::SimpleValueType)VT, Expand);
533 setOperationAction(ISD::FMUL, (MVT::SimpleValueType)VT, Expand);
534 setOperationAction(ISD::SDIV, (MVT::SimpleValueType)VT, Expand);
535 setOperationAction(ISD::UDIV, (MVT::SimpleValueType)VT, Expand);
536 setOperationAction(ISD::FDIV, (MVT::SimpleValueType)VT, Expand);
537 setOperationAction(ISD::SREM, (MVT::SimpleValueType)VT, Expand);
538 setOperationAction(ISD::UREM, (MVT::SimpleValueType)VT, Expand);
539 setOperationAction(ISD::LOAD, (MVT::SimpleValueType)VT, Expand);
540 setOperationAction(ISD::VECTOR_SHUFFLE, (MVT::SimpleValueType)VT, Expand);
541 setOperationAction(ISD::EXTRACT_VECTOR_ELT,(MVT::SimpleValueType)VT,Expand);
542 setOperationAction(ISD::EXTRACT_SUBVECTOR,(MVT::SimpleValueType)VT,Expand);
543 setOperationAction(ISD::INSERT_VECTOR_ELT,(MVT::SimpleValueType)VT, Expand);
544 setOperationAction(ISD::FABS, (MVT::SimpleValueType)VT, Expand);
545 setOperationAction(ISD::FSIN, (MVT::SimpleValueType)VT, Expand);
546 setOperationAction(ISD::FCOS, (MVT::SimpleValueType)VT, Expand);
547 setOperationAction(ISD::FREM, (MVT::SimpleValueType)VT, Expand);
548 setOperationAction(ISD::FPOWI, (MVT::SimpleValueType)VT, Expand);
549 setOperationAction(ISD::FSQRT, (MVT::SimpleValueType)VT, Expand);
550 setOperationAction(ISD::FCOPYSIGN, (MVT::SimpleValueType)VT, Expand);
551 setOperationAction(ISD::SMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
552 setOperationAction(ISD::UMUL_LOHI, (MVT::SimpleValueType)VT, Expand);
553 setOperationAction(ISD::SDIVREM, (MVT::SimpleValueType)VT, Expand);
554 setOperationAction(ISD::UDIVREM, (MVT::SimpleValueType)VT, Expand);
555 setOperationAction(ISD::FPOW, (MVT::SimpleValueType)VT, Expand);
556 setOperationAction(ISD::CTPOP, (MVT::SimpleValueType)VT, Expand);
557 setOperationAction(ISD::CTTZ, (MVT::SimpleValueType)VT, Expand);
558 setOperationAction(ISD::CTLZ, (MVT::SimpleValueType)VT, Expand);
559 setOperationAction(ISD::SHL, (MVT::SimpleValueType)VT, Expand);
560 setOperationAction(ISD::SRA, (MVT::SimpleValueType)VT, Expand);
561 setOperationAction(ISD::SRL, (MVT::SimpleValueType)VT, Expand);
562 setOperationAction(ISD::ROTL, (MVT::SimpleValueType)VT, Expand);
563 setOperationAction(ISD::ROTR, (MVT::SimpleValueType)VT, Expand);
564 setOperationAction(ISD::BSWAP, (MVT::SimpleValueType)VT, Expand);
565 setOperationAction(ISD::VSETCC, (MVT::SimpleValueType)VT, Expand);
566 setOperationAction(ISD::FLOG, (MVT::SimpleValueType)VT, Expand);
567 setOperationAction(ISD::FLOG2, (MVT::SimpleValueType)VT, Expand);
568 setOperationAction(ISD::FLOG10, (MVT::SimpleValueType)VT, Expand);
569 setOperationAction(ISD::FEXP, (MVT::SimpleValueType)VT, Expand);
570 setOperationAction(ISD::FEXP2, (MVT::SimpleValueType)VT, Expand);
571 setOperationAction(ISD::FP_TO_UINT, (MVT::SimpleValueType)VT, Expand);
572 setOperationAction(ISD::FP_TO_SINT, (MVT::SimpleValueType)VT, Expand);
573 setOperationAction(ISD::UINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
574 setOperationAction(ISD::SINT_TO_FP, (MVT::SimpleValueType)VT, Expand);
Evan Chengd30bf012006-03-01 01:11:20 +0000575 }
576
Evan Chengc7ce29b2009-02-13 22:36:38 +0000577 // FIXME: In order to prevent SSE instructions being expanded to MMX ones
578 // with -msoft-float, disable use of MMX as well.
Evan Cheng92722532009-03-26 23:06:32 +0000579 if (!UseSoftFloat && !DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000580 addRegisterClass(MVT::v8i8, X86::VR64RegisterClass);
581 addRegisterClass(MVT::v4i16, X86::VR64RegisterClass);
582 addRegisterClass(MVT::v2i32, X86::VR64RegisterClass);
583 addRegisterClass(MVT::v2f32, X86::VR64RegisterClass);
584 addRegisterClass(MVT::v1i64, X86::VR64RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000585
Owen Anderson825b72b2009-08-11 20:47:22 +0000586 setOperationAction(ISD::ADD, MVT::v8i8, Legal);
587 setOperationAction(ISD::ADD, MVT::v4i16, Legal);
588 setOperationAction(ISD::ADD, MVT::v2i32, Legal);
589 setOperationAction(ISD::ADD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000590
Owen Anderson825b72b2009-08-11 20:47:22 +0000591 setOperationAction(ISD::SUB, MVT::v8i8, Legal);
592 setOperationAction(ISD::SUB, MVT::v4i16, Legal);
593 setOperationAction(ISD::SUB, MVT::v2i32, Legal);
594 setOperationAction(ISD::SUB, MVT::v1i64, Legal);
Bill Wendlingc1fb0472007-03-10 09:57:05 +0000595
Owen Anderson825b72b2009-08-11 20:47:22 +0000596 setOperationAction(ISD::MULHS, MVT::v4i16, Legal);
597 setOperationAction(ISD::MUL, MVT::v4i16, Legal);
Bill Wendling74027e92007-03-15 21:24:36 +0000598
Owen Anderson825b72b2009-08-11 20:47:22 +0000599 setOperationAction(ISD::AND, MVT::v8i8, Promote);
600 AddPromotedToType (ISD::AND, MVT::v8i8, MVT::v1i64);
601 setOperationAction(ISD::AND, MVT::v4i16, Promote);
602 AddPromotedToType (ISD::AND, MVT::v4i16, MVT::v1i64);
603 setOperationAction(ISD::AND, MVT::v2i32, Promote);
604 AddPromotedToType (ISD::AND, MVT::v2i32, MVT::v1i64);
605 setOperationAction(ISD::AND, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000606
Owen Anderson825b72b2009-08-11 20:47:22 +0000607 setOperationAction(ISD::OR, MVT::v8i8, Promote);
608 AddPromotedToType (ISD::OR, MVT::v8i8, MVT::v1i64);
609 setOperationAction(ISD::OR, MVT::v4i16, Promote);
610 AddPromotedToType (ISD::OR, MVT::v4i16, MVT::v1i64);
611 setOperationAction(ISD::OR, MVT::v2i32, Promote);
612 AddPromotedToType (ISD::OR, MVT::v2i32, MVT::v1i64);
613 setOperationAction(ISD::OR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000614
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 setOperationAction(ISD::XOR, MVT::v8i8, Promote);
616 AddPromotedToType (ISD::XOR, MVT::v8i8, MVT::v1i64);
617 setOperationAction(ISD::XOR, MVT::v4i16, Promote);
618 AddPromotedToType (ISD::XOR, MVT::v4i16, MVT::v1i64);
619 setOperationAction(ISD::XOR, MVT::v2i32, Promote);
620 AddPromotedToType (ISD::XOR, MVT::v2i32, MVT::v1i64);
621 setOperationAction(ISD::XOR, MVT::v1i64, Legal);
Bill Wendling1b7a81d2007-03-16 09:44:46 +0000622
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 setOperationAction(ISD::LOAD, MVT::v8i8, Promote);
624 AddPromotedToType (ISD::LOAD, MVT::v8i8, MVT::v1i64);
625 setOperationAction(ISD::LOAD, MVT::v4i16, Promote);
626 AddPromotedToType (ISD::LOAD, MVT::v4i16, MVT::v1i64);
627 setOperationAction(ISD::LOAD, MVT::v2i32, Promote);
628 AddPromotedToType (ISD::LOAD, MVT::v2i32, MVT::v1i64);
629 setOperationAction(ISD::LOAD, MVT::v2f32, Promote);
630 AddPromotedToType (ISD::LOAD, MVT::v2f32, MVT::v1i64);
631 setOperationAction(ISD::LOAD, MVT::v1i64, Legal);
Bill Wendling2f88dcd2007-03-08 22:09:11 +0000632
Owen Anderson825b72b2009-08-11 20:47:22 +0000633 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i8, Custom);
634 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i16, Custom);
635 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i32, Custom);
636 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f32, Custom);
637 setOperationAction(ISD::BUILD_VECTOR, MVT::v1i64, Custom);
Bill Wendlinga348c562007-03-22 18:42:45 +0000638
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8i8, Custom);
640 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i16, Custom);
641 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i32, Custom);
642 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v1i64, Custom);
Bill Wendling826f36f2007-03-28 00:57:11 +0000643
Owen Anderson825b72b2009-08-11 20:47:22 +0000644 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v2f32, Custom);
645 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i8, Custom);
646 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i16, Custom);
647 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v1i64, Custom);
Bill Wendling3180e202008-07-20 02:32:23 +0000648
Owen Anderson825b72b2009-08-11 20:47:22 +0000649 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i16, Custom);
Mon P Wang9e5ecb82008-12-12 01:25:51 +0000650
Owen Anderson825b72b2009-08-11 20:47:22 +0000651 setTruncStoreAction(MVT::v8i16, MVT::v8i8, Expand);
652 setOperationAction(ISD::TRUNCATE, MVT::v8i8, Expand);
653 setOperationAction(ISD::SELECT, MVT::v8i8, Promote);
654 setOperationAction(ISD::SELECT, MVT::v4i16, Promote);
655 setOperationAction(ISD::SELECT, MVT::v2i32, Promote);
656 setOperationAction(ISD::SELECT, MVT::v1i64, Custom);
657 setOperationAction(ISD::VSETCC, MVT::v8i8, Custom);
658 setOperationAction(ISD::VSETCC, MVT::v4i16, Custom);
659 setOperationAction(ISD::VSETCC, MVT::v2i32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000660 }
661
Evan Cheng92722532009-03-26 23:06:32 +0000662 if (!UseSoftFloat && Subtarget->hasSSE1()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000663 addRegisterClass(MVT::v4f32, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000664
Owen Anderson825b72b2009-08-11 20:47:22 +0000665 setOperationAction(ISD::FADD, MVT::v4f32, Legal);
666 setOperationAction(ISD::FSUB, MVT::v4f32, Legal);
667 setOperationAction(ISD::FMUL, MVT::v4f32, Legal);
668 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
669 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
670 setOperationAction(ISD::FNEG, MVT::v4f32, Custom);
671 setOperationAction(ISD::LOAD, MVT::v4f32, Legal);
672 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
673 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f32, Custom);
674 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
675 setOperationAction(ISD::SELECT, MVT::v4f32, Custom);
676 setOperationAction(ISD::VSETCC, MVT::v4f32, Custom);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000677 }
678
Evan Cheng92722532009-03-26 23:06:32 +0000679 if (!UseSoftFloat && Subtarget->hasSSE2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000680 addRegisterClass(MVT::v2f64, X86::VR128RegisterClass);
Evan Chengc7ce29b2009-02-13 22:36:38 +0000681
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000682 // FIXME: Unfortunately -soft-float and -no-implicit-float means XMM
683 // registers cannot be used even for integer operations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000684 addRegisterClass(MVT::v16i8, X86::VR128RegisterClass);
685 addRegisterClass(MVT::v8i16, X86::VR128RegisterClass);
686 addRegisterClass(MVT::v4i32, X86::VR128RegisterClass);
687 addRegisterClass(MVT::v2i64, X86::VR128RegisterClass);
Evan Cheng470a6ad2006-02-22 02:26:30 +0000688
Owen Anderson825b72b2009-08-11 20:47:22 +0000689 setOperationAction(ISD::ADD, MVT::v16i8, Legal);
690 setOperationAction(ISD::ADD, MVT::v8i16, Legal);
691 setOperationAction(ISD::ADD, MVT::v4i32, Legal);
692 setOperationAction(ISD::ADD, MVT::v2i64, Legal);
693 setOperationAction(ISD::MUL, MVT::v2i64, Custom);
694 setOperationAction(ISD::SUB, MVT::v16i8, Legal);
695 setOperationAction(ISD::SUB, MVT::v8i16, Legal);
696 setOperationAction(ISD::SUB, MVT::v4i32, Legal);
697 setOperationAction(ISD::SUB, MVT::v2i64, Legal);
698 setOperationAction(ISD::MUL, MVT::v8i16, Legal);
699 setOperationAction(ISD::FADD, MVT::v2f64, Legal);
700 setOperationAction(ISD::FSUB, MVT::v2f64, Legal);
701 setOperationAction(ISD::FMUL, MVT::v2f64, Legal);
702 setOperationAction(ISD::FDIV, MVT::v2f64, Legal);
703 setOperationAction(ISD::FSQRT, MVT::v2f64, Legal);
704 setOperationAction(ISD::FNEG, MVT::v2f64, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000705
Owen Anderson825b72b2009-08-11 20:47:22 +0000706 setOperationAction(ISD::VSETCC, MVT::v2f64, Custom);
707 setOperationAction(ISD::VSETCC, MVT::v16i8, Custom);
708 setOperationAction(ISD::VSETCC, MVT::v8i16, Custom);
709 setOperationAction(ISD::VSETCC, MVT::v4i32, Custom);
Nate Begemanc2616e42008-05-12 20:34:32 +0000710
Owen Anderson825b72b2009-08-11 20:47:22 +0000711 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i8, Custom);
712 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v8i16, Custom);
713 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
714 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
715 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Evan Chengf7c378e2006-04-10 07:23:14 +0000716
Evan Cheng2c3ae372006-04-12 21:21:57 +0000717 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
Owen Anderson825b72b2009-08-11 20:47:22 +0000718 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; ++i) {
719 EVT VT = (MVT::SimpleValueType)i;
Nate Begeman844e0f92007-12-11 01:41:33 +0000720 // Do not attempt to custom lower non-power-of-2 vectors
Duncan Sands83ec4b62008-06-06 12:08:01 +0000721 if (!isPowerOf2_32(VT.getVectorNumElements()))
Nate Begeman844e0f92007-12-11 01:41:33 +0000722 continue;
David Greene9b9838d2009-06-29 16:47:10 +0000723 // Do not attempt to custom lower non-128-bit vectors
724 if (!VT.is128BitVector())
725 continue;
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 setOperationAction(ISD::BUILD_VECTOR,
727 VT.getSimpleVT().SimpleTy, Custom);
728 setOperationAction(ISD::VECTOR_SHUFFLE,
729 VT.getSimpleVT().SimpleTy, Custom);
730 setOperationAction(ISD::EXTRACT_VECTOR_ELT,
731 VT.getSimpleVT().SimpleTy, Custom);
Evan Cheng2c3ae372006-04-12 21:21:57 +0000732 }
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000733
Owen Anderson825b72b2009-08-11 20:47:22 +0000734 setOperationAction(ISD::BUILD_VECTOR, MVT::v2f64, Custom);
735 setOperationAction(ISD::BUILD_VECTOR, MVT::v2i64, Custom);
736 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2f64, Custom);
737 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v2i64, Custom);
738 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2f64, Custom);
739 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2f64, Custom);
Bill Wendlingf9abd7e2009-03-11 22:30:01 +0000740
Nate Begemancdd1eec2008-02-12 22:51:28 +0000741 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000742 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Custom);
743 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Custom);
Nate Begemancdd1eec2008-02-12 22:51:28 +0000744 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000745
Anton Korobeynikov12c49af2006-11-21 00:01:06 +0000746 // Promote v16i8, v8i16, v4i32 load, select, and, or, xor to v2i64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v2i64; i++) {
748 MVT::SimpleValueType SVT = (MVT::SimpleValueType)i;
Owen Andersone50ed302009-08-10 22:56:29 +0000749 EVT VT = SVT;
David Greene9b9838d2009-06-29 16:47:10 +0000750
751 // Do not attempt to promote non-128-bit vectors
752 if (!VT.is128BitVector()) {
753 continue;
754 }
Owen Andersond6662ad2009-08-10 20:46:15 +0000755 setOperationAction(ISD::AND, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000756 AddPromotedToType (ISD::AND, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000757 setOperationAction(ISD::OR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000758 AddPromotedToType (ISD::OR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000759 setOperationAction(ISD::XOR, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 AddPromotedToType (ISD::XOR, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000761 setOperationAction(ISD::LOAD, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000762 AddPromotedToType (ISD::LOAD, SVT, MVT::v2i64);
Owen Andersond6662ad2009-08-10 20:46:15 +0000763 setOperationAction(ISD::SELECT, SVT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 AddPromotedToType (ISD::SELECT, SVT, MVT::v2i64);
Evan Chengf7c378e2006-04-10 07:23:14 +0000765 }
Evan Cheng2c3ae372006-04-12 21:21:57 +0000766
Owen Anderson825b72b2009-08-11 20:47:22 +0000767 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Chris Lattnerd43d00c2008-01-24 08:07:48 +0000768
Evan Cheng2c3ae372006-04-12 21:21:57 +0000769 // Custom lower v2i64 and v2f64 selects.
Owen Anderson825b72b2009-08-11 20:47:22 +0000770 setOperationAction(ISD::LOAD, MVT::v2f64, Legal);
771 setOperationAction(ISD::LOAD, MVT::v2i64, Legal);
772 setOperationAction(ISD::SELECT, MVT::v2f64, Custom);
773 setOperationAction(ISD::SELECT, MVT::v2i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000774
Owen Anderson825b72b2009-08-11 20:47:22 +0000775 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
776 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
Eli Friedman23ef1052009-06-06 03:57:58 +0000777 if (!DisableMMX && Subtarget->hasMMX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000778 setOperationAction(ISD::FP_TO_SINT, MVT::v2i32, Custom);
779 setOperationAction(ISD::SINT_TO_FP, MVT::v2i32, Custom);
Eli Friedman23ef1052009-06-06 03:57:58 +0000780 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000781 }
Evan Chengc7ce29b2009-02-13 22:36:38 +0000782
Nate Begeman14d12ca2008-02-11 04:19:36 +0000783 if (Subtarget->hasSSE41()) {
784 // FIXME: Do we need to handle scalar-to-vector here?
Owen Anderson825b72b2009-08-11 20:47:22 +0000785 setOperationAction(ISD::MUL, MVT::v4i32, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000786
787 // i8 and i16 vectors are custom , because the source register and source
788 // source memory operand types are not the same width. f32 vectors are
789 // custom since the immediate controlling the insert encodes additional
790 // information.
Owen Anderson825b72b2009-08-11 20:47:22 +0000791 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i8, Custom);
792 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i16, Custom);
793 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i32, Custom);
794 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000795
Owen Anderson825b72b2009-08-11 20:47:22 +0000796 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v16i8, Custom);
797 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8i16, Custom);
798 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i32, Custom);
799 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f32, Custom);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000800
801 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000802 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v2i64, Legal);
803 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v2i64, Legal);
Nate Begeman14d12ca2008-02-11 04:19:36 +0000804 }
805 }
Evan Cheng470a6ad2006-02-22 02:26:30 +0000806
Nate Begeman30a0de92008-07-17 16:51:19 +0000807 if (Subtarget->hasSSE42()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000808 setOperationAction(ISD::VSETCC, MVT::v2i64, Custom);
Nate Begeman30a0de92008-07-17 16:51:19 +0000809 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000810
David Greene9b9838d2009-06-29 16:47:10 +0000811 if (!UseSoftFloat && Subtarget->hasAVX()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000812 addRegisterClass(MVT::v8f32, X86::VR256RegisterClass);
813 addRegisterClass(MVT::v4f64, X86::VR256RegisterClass);
814 addRegisterClass(MVT::v8i32, X86::VR256RegisterClass);
815 addRegisterClass(MVT::v4i64, X86::VR256RegisterClass);
David Greened94c1012009-06-29 22:50:51 +0000816
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 setOperationAction(ISD::LOAD, MVT::v8f32, Legal);
818 setOperationAction(ISD::LOAD, MVT::v8i32, Legal);
819 setOperationAction(ISD::LOAD, MVT::v4f64, Legal);
820 setOperationAction(ISD::LOAD, MVT::v4i64, Legal);
821 setOperationAction(ISD::FADD, MVT::v8f32, Legal);
822 setOperationAction(ISD::FSUB, MVT::v8f32, Legal);
823 setOperationAction(ISD::FMUL, MVT::v8f32, Legal);
824 setOperationAction(ISD::FDIV, MVT::v8f32, Legal);
825 setOperationAction(ISD::FSQRT, MVT::v8f32, Legal);
826 setOperationAction(ISD::FNEG, MVT::v8f32, Custom);
827 //setOperationAction(ISD::BUILD_VECTOR, MVT::v8f32, Custom);
828 //setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v8f32, Custom);
829 //setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v8f32, Custom);
830 //setOperationAction(ISD::SELECT, MVT::v8f32, Custom);
831 //setOperationAction(ISD::VSETCC, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000832
833 // Operations to consider commented out -v16i16 v32i8
Owen Anderson825b72b2009-08-11 20:47:22 +0000834 //setOperationAction(ISD::ADD, MVT::v16i16, Legal);
835 setOperationAction(ISD::ADD, MVT::v8i32, Custom);
836 setOperationAction(ISD::ADD, MVT::v4i64, Custom);
837 //setOperationAction(ISD::SUB, MVT::v32i8, Legal);
838 //setOperationAction(ISD::SUB, MVT::v16i16, Legal);
839 setOperationAction(ISD::SUB, MVT::v8i32, Custom);
840 setOperationAction(ISD::SUB, MVT::v4i64, Custom);
841 //setOperationAction(ISD::MUL, MVT::v16i16, Legal);
842 setOperationAction(ISD::FADD, MVT::v4f64, Legal);
843 setOperationAction(ISD::FSUB, MVT::v4f64, Legal);
844 setOperationAction(ISD::FMUL, MVT::v4f64, Legal);
845 setOperationAction(ISD::FDIV, MVT::v4f64, Legal);
846 setOperationAction(ISD::FSQRT, MVT::v4f64, Legal);
847 setOperationAction(ISD::FNEG, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000848
Owen Anderson825b72b2009-08-11 20:47:22 +0000849 setOperationAction(ISD::VSETCC, MVT::v4f64, Custom);
850 // setOperationAction(ISD::VSETCC, MVT::v32i8, Custom);
851 // setOperationAction(ISD::VSETCC, MVT::v16i16, Custom);
852 setOperationAction(ISD::VSETCC, MVT::v8i32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000853
Owen Anderson825b72b2009-08-11 20:47:22 +0000854 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v32i8, Custom);
855 // setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v16i16, Custom);
856 // setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v16i16, Custom);
857 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8i32, Custom);
858 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v8f32, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000859
Owen Anderson825b72b2009-08-11 20:47:22 +0000860 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f64, Custom);
861 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i64, Custom);
862 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4f64, Custom);
863 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v4i64, Custom);
864 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4f64, Custom);
865 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4f64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000866
867#if 0
868 // Not sure we want to do this since there are no 256-bit integer
869 // operations in AVX
870
871 // Custom lower build_vector, vector_shuffle, and extract_vector_elt.
872 // This includes 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000873 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; ++i) {
874 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000875
876 // Do not attempt to custom lower non-power-of-2 vectors
877 if (!isPowerOf2_32(VT.getVectorNumElements()))
878 continue;
879
880 setOperationAction(ISD::BUILD_VECTOR, VT, Custom);
881 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Custom);
882 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Custom);
883 }
884
885 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000886 setOperationAction(ISD::INSERT_VECTOR_ELT, MVT::v4i64, Custom);
887 setOperationAction(ISD::EXTRACT_VECTOR_ELT, MVT::v4i64, Custom);
David Greene9b9838d2009-06-29 16:47:10 +0000888 }
889#endif
890
891#if 0
892 // Not sure we want to do this since there are no 256-bit integer
893 // operations in AVX
894
895 // Promote v32i8, v16i16, v8i32 load, select, and, or, xor to v4i64.
896 // Including 256-bit vectors
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 for (unsigned i = (unsigned)MVT::v16i8; i != (unsigned)MVT::v4i64; i++) {
898 EVT VT = (MVT::SimpleValueType)i;
David Greene9b9838d2009-06-29 16:47:10 +0000899
900 if (!VT.is256BitVector()) {
901 continue;
902 }
903 setOperationAction(ISD::AND, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 AddPromotedToType (ISD::AND, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000905 setOperationAction(ISD::OR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000906 AddPromotedToType (ISD::OR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000907 setOperationAction(ISD::XOR, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000908 AddPromotedToType (ISD::XOR, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000909 setOperationAction(ISD::LOAD, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 AddPromotedToType (ISD::LOAD, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000911 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000912 AddPromotedToType (ISD::SELECT, VT, MVT::v4i64);
David Greene9b9838d2009-06-29 16:47:10 +0000913 }
914
Owen Anderson825b72b2009-08-11 20:47:22 +0000915 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
David Greene9b9838d2009-06-29 16:47:10 +0000916#endif
917 }
918
Evan Cheng6be2c582006-04-05 23:38:46 +0000919 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000920 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Evan Cheng6be2c582006-04-05 23:38:46 +0000921
Bill Wendling74c37652008-12-09 22:08:41 +0000922 // Add/Sub/Mul with overflow operations are custom lowered.
Owen Anderson825b72b2009-08-11 20:47:22 +0000923 setOperationAction(ISD::SADDO, MVT::i32, Custom);
924 setOperationAction(ISD::SADDO, MVT::i64, Custom);
925 setOperationAction(ISD::UADDO, MVT::i32, Custom);
926 setOperationAction(ISD::UADDO, MVT::i64, Custom);
927 setOperationAction(ISD::SSUBO, MVT::i32, Custom);
928 setOperationAction(ISD::SSUBO, MVT::i64, Custom);
929 setOperationAction(ISD::USUBO, MVT::i32, Custom);
930 setOperationAction(ISD::USUBO, MVT::i64, Custom);
931 setOperationAction(ISD::SMULO, MVT::i32, Custom);
932 setOperationAction(ISD::SMULO, MVT::i64, Custom);
Bill Wendling41ea7e72008-11-24 19:21:46 +0000933
Evan Chengd54f2d52009-03-31 19:38:51 +0000934 if (!Subtarget->is64Bit()) {
935 // These libcalls are not available in 32-bit.
936 setLibcallName(RTLIB::SHL_I128, 0);
937 setLibcallName(RTLIB::SRL_I128, 0);
938 setLibcallName(RTLIB::SRA_I128, 0);
939 }
940
Evan Cheng206ee9d2006-07-07 08:33:52 +0000941 // We have target-specific dag combine patterns for the following nodes:
942 setTargetDAGCombine(ISD::VECTOR_SHUFFLE);
Evan Chengd880b972008-05-09 21:53:03 +0000943 setTargetDAGCombine(ISD::BUILD_VECTOR);
Chris Lattner83e6c992006-10-04 06:57:07 +0000944 setTargetDAGCombine(ISD::SELECT);
Nate Begeman740ab032009-01-26 00:52:55 +0000945 setTargetDAGCombine(ISD::SHL);
946 setTargetDAGCombine(ISD::SRA);
947 setTargetDAGCombine(ISD::SRL);
Chris Lattner149a4e52008-02-22 02:09:43 +0000948 setTargetDAGCombine(ISD::STORE);
Owen Anderson99177002009-06-29 18:04:45 +0000949 setTargetDAGCombine(ISD::MEMBARRIER);
Evan Cheng0b0cd912009-03-28 05:57:29 +0000950 if (Subtarget->is64Bit())
951 setTargetDAGCombine(ISD::MUL);
Evan Cheng206ee9d2006-07-07 08:33:52 +0000952
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000953 computeRegisterProperties();
954
Evan Cheng87ed7162006-02-14 08:25:08 +0000955 // FIXME: These should be based on subtarget info. Plus, the values should
956 // be smaller when we are in optimizing for size mode.
Dan Gohman87060f52008-06-30 21:00:56 +0000957 maxStoresPerMemset = 16; // For @llvm.memset -> sequence of stores
958 maxStoresPerMemcpy = 16; // For @llvm.memcpy -> sequence of stores
959 maxStoresPerMemmove = 3; // For @llvm.memmove -> sequence of stores
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000960 allowUnalignedMemoryAccesses = true; // x86 supports it!
Evan Chengfb8075d2008-02-28 00:43:03 +0000961 setPrefLoopAlignment(16);
Evan Cheng6ebf7bc2009-05-13 21:42:09 +0000962 benefitFromCodePlacementOpt = true;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +0000963}
964
Scott Michel5b8f82e2008-03-10 15:42:14 +0000965
Owen Anderson825b72b2009-08-11 20:47:22 +0000966MVT::SimpleValueType X86TargetLowering::getSetCCResultType(EVT VT) const {
967 return MVT::i8;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000968}
969
970
Evan Cheng29286502008-01-23 23:17:41 +0000971/// getMaxByValAlign - Helper for getByValTypeAlignment to determine
972/// the desired ByVal argument alignment.
973static void getMaxByValAlign(const Type *Ty, unsigned &MaxAlign) {
974 if (MaxAlign == 16)
975 return;
976 if (const VectorType *VTy = dyn_cast<VectorType>(Ty)) {
977 if (VTy->getBitWidth() == 128)
978 MaxAlign = 16;
Evan Cheng29286502008-01-23 23:17:41 +0000979 } else if (const ArrayType *ATy = dyn_cast<ArrayType>(Ty)) {
980 unsigned EltAlign = 0;
981 getMaxByValAlign(ATy->getElementType(), EltAlign);
982 if (EltAlign > MaxAlign)
983 MaxAlign = EltAlign;
984 } else if (const StructType *STy = dyn_cast<StructType>(Ty)) {
985 for (unsigned i = 0, e = STy->getNumElements(); i != e; ++i) {
986 unsigned EltAlign = 0;
987 getMaxByValAlign(STy->getElementType(i), EltAlign);
988 if (EltAlign > MaxAlign)
989 MaxAlign = EltAlign;
990 if (MaxAlign == 16)
991 break;
992 }
993 }
994 return;
995}
996
997/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
998/// function arguments in the caller parameter area. For X86, aggregates
Dale Johannesen0c191872008-02-08 19:48:20 +0000999/// that contain SSE vectors are placed at 16-byte boundaries while the rest
1000/// are at 4-byte boundaries.
Evan Cheng29286502008-01-23 23:17:41 +00001001unsigned X86TargetLowering::getByValTypeAlignment(const Type *Ty) const {
Evan Cheng1887c1c2008-08-21 21:00:15 +00001002 if (Subtarget->is64Bit()) {
1003 // Max of 8 and alignment of type.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00001004 unsigned TyAlign = TD->getABITypeAlignment(Ty);
Evan Cheng1887c1c2008-08-21 21:00:15 +00001005 if (TyAlign > 8)
1006 return TyAlign;
1007 return 8;
1008 }
1009
Evan Cheng29286502008-01-23 23:17:41 +00001010 unsigned Align = 4;
Dale Johannesen0c191872008-02-08 19:48:20 +00001011 if (Subtarget->hasSSE1())
1012 getMaxByValAlign(Ty, Align);
Evan Cheng29286502008-01-23 23:17:41 +00001013 return Align;
1014}
Chris Lattner2b02a442007-02-25 08:29:00 +00001015
Evan Chengf0df0312008-05-15 08:39:06 +00001016/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Cheng0ef8de32008-05-15 22:13:02 +00001017/// and store operations as a result of memset, memcpy, and memmove
Owen Anderson825b72b2009-08-11 20:47:22 +00001018/// lowering. It returns MVT::iAny if SelectionDAG should be responsible for
Evan Chengf0df0312008-05-15 08:39:06 +00001019/// determining it.
Owen Andersone50ed302009-08-10 22:56:29 +00001020EVT
Evan Chengf0df0312008-05-15 08:39:06 +00001021X86TargetLowering::getOptimalMemOpType(uint64_t Size, unsigned Align,
Devang Patel578efa92009-06-05 21:57:13 +00001022 bool isSrcConst, bool isSrcStr,
1023 SelectionDAG &DAG) const {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001024 // FIXME: This turns off use of xmm stores for memset/memcpy on targets like
1025 // linux. This is because the stack realignment code can't handle certain
1026 // cases like PR2962. This should be removed when PR2962 is fixed.
Devang Patel578efa92009-06-05 21:57:13 +00001027 const Function *F = DAG.getMachineFunction().getFunction();
1028 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
1029 if (!NoImplicitFloatOps && Subtarget->getStackAlignment() >= 16) {
Chris Lattner4002a1b2008-10-28 05:49:35 +00001030 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE2() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001031 return MVT::v4i32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001032 if ((isSrcConst || isSrcStr) && Subtarget->hasSSE1() && Size >= 16)
Owen Anderson825b72b2009-08-11 20:47:22 +00001033 return MVT::v4f32;
Chris Lattner4002a1b2008-10-28 05:49:35 +00001034 }
Evan Chengf0df0312008-05-15 08:39:06 +00001035 if (Subtarget->is64Bit() && Size >= 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00001036 return MVT::i64;
1037 return MVT::i32;
Evan Chengf0df0312008-05-15 08:39:06 +00001038}
1039
Evan Chengcc415862007-11-09 01:32:10 +00001040/// getPICJumpTableRelocaBase - Returns relocation base for the given PIC
1041/// jumptable.
Dan Gohman475871a2008-07-27 21:46:04 +00001042SDValue X86TargetLowering::getPICJumpTableRelocBase(SDValue Table,
Evan Chengcc415862007-11-09 01:32:10 +00001043 SelectionDAG &DAG) const {
1044 if (usesGlobalOffsetTable())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001045 return DAG.getGLOBAL_OFFSET_TABLE(getPointerTy());
Chris Lattnere4df7562009-07-09 03:15:51 +00001046 if (!Subtarget->is64Bit())
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001047 // This doesn't have DebugLoc associated with it, but is not really the
1048 // same as a Register.
1049 return DAG.getNode(X86ISD::GlobalBaseReg, DebugLoc::getUnknownLoc(),
1050 getPointerTy());
Evan Chengcc415862007-11-09 01:32:10 +00001051 return Table;
1052}
1053
Bill Wendlingb4202b82009-07-01 18:50:55 +00001054/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +00001055unsigned X86TargetLowering::getFunctionAlignment(const Function *F) const {
1056 return F->hasFnAttr(Attribute::OptimizeForSize) ? 1 : 4;
1057}
1058
Chris Lattner2b02a442007-02-25 08:29:00 +00001059//===----------------------------------------------------------------------===//
1060// Return Value Calling Convention Implementation
1061//===----------------------------------------------------------------------===//
1062
Chris Lattner59ed56b2007-02-28 04:55:35 +00001063#include "X86GenCallingConv.inc"
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001064
Dan Gohman98ca4f22009-08-05 01:29:28 +00001065SDValue
1066X86TargetLowering::LowerReturn(SDValue Chain,
1067 unsigned CallConv, bool isVarArg,
1068 const SmallVectorImpl<ISD::OutputArg> &Outs,
1069 DebugLoc dl, SelectionDAG &DAG) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001070
Chris Lattner9774c912007-02-27 05:28:59 +00001071 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001072 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1073 RVLocs, *DAG.getContext());
1074 CCInfo.AnalyzeReturn(Outs, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001075
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001076 // If this is the first return lowered for this function, add the regs to the
1077 // liveout set for the function.
Chris Lattner84bc5422007-12-31 04:13:23 +00001078 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
Chris Lattner9774c912007-02-27 05:28:59 +00001079 for (unsigned i = 0; i != RVLocs.size(); ++i)
1080 if (RVLocs[i].isRegLoc())
Chris Lattner84bc5422007-12-31 04:13:23 +00001081 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001082 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001083
Dan Gohman475871a2008-07-27 21:46:04 +00001084 SDValue Flag;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001085
Dan Gohman475871a2008-07-27 21:46:04 +00001086 SmallVector<SDValue, 6> RetOps;
Chris Lattner447ff682008-03-11 03:23:40 +00001087 RetOps.push_back(Chain); // Operand #0 = Chain (updated below)
1088 // Operand #1 = Bytes To Pop
Owen Anderson825b72b2009-08-11 20:47:22 +00001089 RetOps.push_back(DAG.getConstant(getBytesToPopOnReturn(), MVT::i16));
Scott Michelfdc40a02009-02-17 22:15:04 +00001090
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001091 // Copy the result values into the output registers.
Chris Lattner8e6da152008-03-10 21:08:41 +00001092 for (unsigned i = 0; i != RVLocs.size(); ++i) {
1093 CCValAssign &VA = RVLocs[i];
1094 assert(VA.isRegLoc() && "Can only return in registers!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00001095 SDValue ValToCopy = Outs[i].Val;
Scott Michelfdc40a02009-02-17 22:15:04 +00001096
Chris Lattner447ff682008-03-11 03:23:40 +00001097 // Returns in ST0/ST1 are handled specially: these are pushed as operands to
1098 // the RET instruction and handled by the FP Stackifier.
Dan Gohman37eed792009-02-04 17:28:58 +00001099 if (VA.getLocReg() == X86::ST0 ||
1100 VA.getLocReg() == X86::ST1) {
Chris Lattner447ff682008-03-11 03:23:40 +00001101 // If this is a copy from an xmm register to ST(0), use an FPExtend to
1102 // change the value to the FP stack register class.
Dan Gohman37eed792009-02-04 17:28:58 +00001103 if (isScalarFPTypeInSSEReg(VA.getValVT()))
Owen Anderson825b72b2009-08-11 20:47:22 +00001104 ValToCopy = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f80, ValToCopy);
Chris Lattner447ff682008-03-11 03:23:40 +00001105 RetOps.push_back(ValToCopy);
1106 // Don't emit a copytoreg.
1107 continue;
1108 }
Dale Johannesena68f9012008-06-24 22:01:44 +00001109
Evan Cheng242b38b2009-02-23 09:03:22 +00001110 // 64-bit vector (MMX) values are returned in XMM0 / XMM1 except for v1i64
1111 // which is returned in RAX / RDX.
Evan Cheng6140a8b2009-02-22 08:05:12 +00001112 if (Subtarget->is64Bit()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001113 EVT ValVT = ValToCopy.getValueType();
Evan Cheng242b38b2009-02-23 09:03:22 +00001114 if (ValVT.isVector() && ValVT.getSizeInBits() == 64) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001115 ValToCopy = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001116 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1)
Owen Anderson825b72b2009-08-11 20:47:22 +00001117 ValToCopy = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, ValToCopy);
Evan Cheng242b38b2009-02-23 09:03:22 +00001118 }
Evan Cheng6140a8b2009-02-22 08:05:12 +00001119 }
1120
Dale Johannesendd64c412009-02-04 00:33:20 +00001121 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), ValToCopy, Flag);
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001122 Flag = Chain.getValue(1);
1123 }
Dan Gohman61a92132008-04-21 23:59:07 +00001124
1125 // The x86-64 ABI for returning structs by value requires that we copy
1126 // the sret argument into %rax for the return. We saved the argument into
1127 // a virtual register in the entry block, so now we copy the value out
1128 // and into %rax.
1129 if (Subtarget->is64Bit() &&
1130 DAG.getMachineFunction().getFunction()->hasStructRetAttr()) {
1131 MachineFunction &MF = DAG.getMachineFunction();
1132 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1133 unsigned Reg = FuncInfo->getSRetReturnReg();
1134 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001135 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001136 FuncInfo->setSRetReturnReg(Reg);
1137 }
Dale Johannesendd64c412009-02-04 00:33:20 +00001138 SDValue Val = DAG.getCopyFromReg(Chain, dl, Reg, getPointerTy());
Dan Gohman61a92132008-04-21 23:59:07 +00001139
Dale Johannesendd64c412009-02-04 00:33:20 +00001140 Chain = DAG.getCopyToReg(Chain, dl, X86::RAX, Val, Flag);
Dan Gohman61a92132008-04-21 23:59:07 +00001141 Flag = Chain.getValue(1);
1142 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001143
Chris Lattner447ff682008-03-11 03:23:40 +00001144 RetOps[0] = Chain; // Update chain.
1145
1146 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00001147 if (Flag.getNode())
Chris Lattner447ff682008-03-11 03:23:40 +00001148 RetOps.push_back(Flag);
Scott Michelfdc40a02009-02-17 22:15:04 +00001149
1150 return DAG.getNode(X86ISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001151 MVT::Other, &RetOps[0], RetOps.size());
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001152}
1153
Dan Gohman98ca4f22009-08-05 01:29:28 +00001154/// LowerCallResult - Lower the result values of a call into the
1155/// appropriate copies out of appropriate physical registers.
1156///
1157SDValue
1158X86TargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
1159 unsigned CallConv, bool isVarArg,
1160 const SmallVectorImpl<ISD::InputArg> &Ins,
1161 DebugLoc dl, SelectionDAG &DAG,
1162 SmallVectorImpl<SDValue> &InVals) {
Chris Lattner2a9bdd72007-02-25 09:12:39 +00001163
Chris Lattnere32bbf62007-02-28 07:09:55 +00001164 // Assign locations to each value returned by this call.
Chris Lattner9774c912007-02-27 05:28:59 +00001165 SmallVector<CCValAssign, 16> RVLocs;
Torok Edwin3f142c32009-02-01 18:15:56 +00001166 bool Is64Bit = Subtarget->is64Bit();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001167 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +00001168 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001169 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
Scott Michelfdc40a02009-02-17 22:15:04 +00001170
Chris Lattner3085e152007-02-25 08:59:22 +00001171 // Copy all of the result registers out of their specified physreg.
Chris Lattner8e6da152008-03-10 21:08:41 +00001172 for (unsigned i = 0; i != RVLocs.size(); ++i) {
Dan Gohman37eed792009-02-04 17:28:58 +00001173 CCValAssign &VA = RVLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001174 EVT CopyVT = VA.getValVT();
Scott Michelfdc40a02009-02-17 22:15:04 +00001175
Torok Edwin3f142c32009-02-01 18:15:56 +00001176 // If this is x86-64, and we disabled SSE, we can't return FP values
Owen Anderson825b72b2009-08-11 20:47:22 +00001177 if ((CopyVT == MVT::f32 || CopyVT == MVT::f64) &&
Dan Gohman98ca4f22009-08-05 01:29:28 +00001178 ((Is64Bit || Ins[i].Flags.isInReg()) && !Subtarget->hasSSE1())) {
Torok Edwin804e0fe2009-07-08 19:04:27 +00001179 llvm_report_error("SSE register return with SSE disabled");
Torok Edwin3f142c32009-02-01 18:15:56 +00001180 }
1181
Chris Lattner8e6da152008-03-10 21:08:41 +00001182 // If this is a call to a function that returns an fp value on the floating
1183 // point stack, but where we prefer to use the value in xmm registers, copy
1184 // it out as F80 and use a truncate to move it from fp stack reg to xmm reg.
Dan Gohman37eed792009-02-04 17:28:58 +00001185 if ((VA.getLocReg() == X86::ST0 ||
1186 VA.getLocReg() == X86::ST1) &&
1187 isScalarFPTypeInSSEReg(VA.getValVT())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001188 CopyVT = MVT::f80;
Chris Lattner3085e152007-02-25 08:59:22 +00001189 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001190
Evan Cheng79fb3b42009-02-20 20:43:02 +00001191 SDValue Val;
1192 if (Is64Bit && CopyVT.isVector() && CopyVT.getSizeInBits() == 64) {
Evan Cheng242b38b2009-02-23 09:03:22 +00001193 // For x86-64, MMX values are returned in XMM0 / XMM1 except for v1i64.
1194 if (VA.getLocReg() == X86::XMM0 || VA.getLocReg() == X86::XMM1) {
1195 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001196 MVT::v2i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001197 Val = Chain.getValue(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001198 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1199 Val, DAG.getConstant(0, MVT::i64));
Evan Cheng242b38b2009-02-23 09:03:22 +00001200 } else {
1201 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001202 MVT::i64, InFlag).getValue(1);
Evan Cheng242b38b2009-02-23 09:03:22 +00001203 Val = Chain.getValue(0);
1204 }
Evan Cheng79fb3b42009-02-20 20:43:02 +00001205 Val = DAG.getNode(ISD::BIT_CONVERT, dl, CopyVT, Val);
1206 } else {
1207 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
1208 CopyVT, InFlag).getValue(1);
1209 Val = Chain.getValue(0);
1210 }
Chris Lattner8e6da152008-03-10 21:08:41 +00001211 InFlag = Chain.getValue(2);
Chris Lattner112dedc2007-12-29 06:41:28 +00001212
Dan Gohman37eed792009-02-04 17:28:58 +00001213 if (CopyVT != VA.getValVT()) {
Chris Lattner8e6da152008-03-10 21:08:41 +00001214 // Round the F80 the right size, which also moves to the appropriate xmm
1215 // register.
Dan Gohman37eed792009-02-04 17:28:58 +00001216 Val = DAG.getNode(ISD::FP_ROUND, dl, VA.getValVT(), Val,
Chris Lattner8e6da152008-03-10 21:08:41 +00001217 // This truncation won't change the value.
1218 DAG.getIntPtrConstant(1));
1219 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001220
Dan Gohman98ca4f22009-08-05 01:29:28 +00001221 InVals.push_back(Val);
Chris Lattner3085e152007-02-25 08:59:22 +00001222 }
Duncan Sands4bdcb612008-07-02 17:40:58 +00001223
Dan Gohman98ca4f22009-08-05 01:29:28 +00001224 return Chain;
Chris Lattner2b02a442007-02-25 08:29:00 +00001225}
1226
1227
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001228//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001229// C & StdCall & Fast Calling Convention implementation
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001230//===----------------------------------------------------------------------===//
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001231// StdCall calling convention seems to be standard for many Windows' API
1232// routines and around. It differs from C calling convention just a little:
1233// callee should clean up the stack, not caller. Symbols should be also
1234// decorated in some fancy way :) It doesn't support any vector arguments.
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001235// For info on fast calling convention see Fast Calling Convention (tail call)
1236// implementation LowerX86_32FastCCCallTo.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001237
Dan Gohman98ca4f22009-08-05 01:29:28 +00001238/// CallIsStructReturn - Determines whether a call uses struct return
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001239/// semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001240static bool CallIsStructReturn(const SmallVectorImpl<ISD::OutputArg> &Outs) {
1241 if (Outs.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001242 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001243
Dan Gohman98ca4f22009-08-05 01:29:28 +00001244 return Outs[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001245}
1246
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001247/// ArgsAreStructReturn - Determines whether a function uses struct
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001248/// return semantics.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001249static bool
1250ArgsAreStructReturn(const SmallVectorImpl<ISD::InputArg> &Ins) {
1251 if (Ins.empty())
Gordon Henriksen86737662008-01-05 16:56:59 +00001252 return false;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001253
Dan Gohman98ca4f22009-08-05 01:29:28 +00001254 return Ins[0].Flags.isSRet();
Gordon Henriksen86737662008-01-05 16:56:59 +00001255}
1256
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001257/// IsCalleePop - Determines whether the callee is required to pop its
1258/// own arguments. Callee pop is necessary to support tail calls.
Dan Gohman095cc292008-09-13 01:54:27 +00001259bool X86TargetLowering::IsCalleePop(bool IsVarArg, unsigned CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001260 if (IsVarArg)
1261 return false;
1262
Dan Gohman095cc292008-09-13 01:54:27 +00001263 switch (CallingConv) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001264 default:
1265 return false;
1266 case CallingConv::X86_StdCall:
1267 return !Subtarget->is64Bit();
1268 case CallingConv::X86_FastCall:
1269 return !Subtarget->is64Bit();
1270 case CallingConv::Fast:
1271 return PerformTailCallOpt;
1272 }
1273}
1274
Dan Gohman095cc292008-09-13 01:54:27 +00001275/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
1276/// given CallingConvention value.
1277CCAssignFn *X86TargetLowering::CCAssignFnForNode(unsigned CC) const {
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001278 if (Subtarget->is64Bit()) {
Anton Korobeynikov1a979d92008-03-22 20:57:27 +00001279 if (Subtarget->isTargetWin64())
Anton Korobeynikov8f88cb02008-03-22 20:37:30 +00001280 return CC_X86_Win64_C;
Evan Chenge9ac9e62008-09-07 09:07:23 +00001281 else
1282 return CC_X86_64_C;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00001283 }
1284
Gordon Henriksen86737662008-01-05 16:56:59 +00001285 if (CC == CallingConv::X86_FastCall)
1286 return CC_X86_32_FastCall;
Evan Chengb188dd92008-09-10 18:25:29 +00001287 else if (CC == CallingConv::Fast)
1288 return CC_X86_32_FastCC;
Gordon Henriksen86737662008-01-05 16:56:59 +00001289 else
1290 return CC_X86_32_C;
1291}
1292
Dan Gohman98ca4f22009-08-05 01:29:28 +00001293/// NameDecorationForCallConv - Selects the appropriate decoration to
1294/// apply to a MachineFunction containing a given calling convention.
Gordon Henriksen86737662008-01-05 16:56:59 +00001295NameDecorationStyle
Dan Gohman98ca4f22009-08-05 01:29:28 +00001296X86TargetLowering::NameDecorationForCallConv(unsigned CallConv) {
1297 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001298 return FastCall;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001299 else if (CallConv == CallingConv::X86_StdCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001300 return StdCall;
1301 return None;
1302}
1303
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001304
Arnold Schwaighofer16a3e522008-02-26 17:50:59 +00001305/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
1306/// by "Src" to address "Dst" with size and alignment information specified by
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001307/// the specific parameter attribute. The copy will be passed as a byval
1308/// function parameter.
Scott Michelfdc40a02009-02-17 22:15:04 +00001309static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00001310CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001311 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
1312 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001313 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesendd64c412009-02-04 00:33:20 +00001314 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001315 /*AlwaysInline=*/true, NULL, 0, NULL, 0);
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001316}
1317
Dan Gohman98ca4f22009-08-05 01:29:28 +00001318SDValue
1319X86TargetLowering::LowerMemArgument(SDValue Chain,
1320 unsigned CallConv,
1321 const SmallVectorImpl<ISD::InputArg> &Ins,
1322 DebugLoc dl, SelectionDAG &DAG,
1323 const CCValAssign &VA,
1324 MachineFrameInfo *MFI,
1325 unsigned i) {
1326
Rafael Espindola7effac52007-09-14 15:48:13 +00001327 // Create the nodes corresponding to a load from this parameter slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001328 ISD::ArgFlagsTy Flags = Ins[i].Flags;
1329 bool AlwaysUseMutable = (CallConv==CallingConv::Fast) && PerformTailCallOpt;
Duncan Sands276dcbd2008-03-21 09:14:45 +00001330 bool isImmutable = !AlwaysUseMutable && !Flags.isByVal();
Anton Korobeynikov22472762009-08-14 18:19:10 +00001331 EVT ValVT;
1332
1333 // If value is passed by pointer we have address passed instead of the value
1334 // itself.
1335 if (VA.getLocInfo() == CCValAssign::Indirect)
1336 ValVT = VA.getLocVT();
1337 else
1338 ValVT = VA.getValVT();
Evan Chenge70bb592008-01-10 02:24:25 +00001339
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001340 // FIXME: For now, all byval parameter objects are marked mutable. This can be
Scott Michelfdc40a02009-02-17 22:15:04 +00001341 // changed with more analysis.
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001342 // In case of tail call optimization mark all arguments mutable. Since they
1343 // could be overwritten by lowering of arguments in case of a tail call.
Anton Korobeynikov22472762009-08-14 18:19:10 +00001344 int FI = MFI->CreateFixedObject(ValVT.getSizeInBits()/8,
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001345 VA.getLocMemOffset(), isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00001346 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Duncan Sands276dcbd2008-03-21 09:14:45 +00001347 if (Flags.isByVal())
Rafael Espindola7effac52007-09-14 15:48:13 +00001348 return FIN;
Anton Korobeynikov22472762009-08-14 18:19:10 +00001349 return DAG.getLoad(ValVT, dl, Chain, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001350 PseudoSourceValue::getFixedStack(FI), 0);
Rafael Espindola7effac52007-09-14 15:48:13 +00001351}
1352
Dan Gohman475871a2008-07-27 21:46:04 +00001353SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001354X86TargetLowering::LowerFormalArguments(SDValue Chain,
1355 unsigned CallConv,
1356 bool isVarArg,
1357 const SmallVectorImpl<ISD::InputArg> &Ins,
1358 DebugLoc dl,
1359 SelectionDAG &DAG,
1360 SmallVectorImpl<SDValue> &InVals) {
1361
Evan Cheng1bc78042006-04-26 01:20:17 +00001362 MachineFunction &MF = DAG.getMachineFunction();
Gordon Henriksen86737662008-01-05 16:56:59 +00001363 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00001364
Gordon Henriksen86737662008-01-05 16:56:59 +00001365 const Function* Fn = MF.getFunction();
1366 if (Fn->hasExternalLinkage() &&
1367 Subtarget->isTargetCygMing() &&
1368 Fn->getName() == "main")
1369 FuncInfo->setForceFramePointer(true);
1370
1371 // Decorate the function name.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001372 FuncInfo->setDecorationStyle(NameDecorationForCallConv(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001373
Evan Cheng1bc78042006-04-26 01:20:17 +00001374 MachineFrameInfo *MFI = MF.getFrameInfo();
Gordon Henriksen86737662008-01-05 16:56:59 +00001375 bool Is64Bit = Subtarget->is64Bit();
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001376 bool IsWin64 = Subtarget->isTargetWin64();
Gordon Henriksenae636f82008-01-03 16:47:34 +00001377
Dan Gohman98ca4f22009-08-05 01:29:28 +00001378 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001379 "Var args not supported with calling convention fastcc");
1380
Chris Lattner638402b2007-02-28 07:00:42 +00001381 // Assign locations to all of the incoming arguments.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001382 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001383 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1384 ArgLocs, *DAG.getContext());
1385 CCInfo.AnalyzeFormalArguments(Ins, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001386
Chris Lattnerf39f7712007-02-28 05:46:49 +00001387 unsigned LastVal = ~0U;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001388 SDValue ArgValue;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001389 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1390 CCValAssign &VA = ArgLocs[i];
1391 // TODO: If an arg is passed in two places (e.g. reg and stack), skip later
1392 // places.
1393 assert(VA.getValNo() != LastVal &&
1394 "Don't support value assigned to multiple locs yet");
1395 LastVal = VA.getValNo();
Scott Michelfdc40a02009-02-17 22:15:04 +00001396
Chris Lattnerf39f7712007-02-28 05:46:49 +00001397 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001398 EVT RegVT = VA.getLocVT();
Devang Patel8a84e442009-01-05 17:31:22 +00001399 TargetRegisterClass *RC = NULL;
Owen Anderson825b72b2009-08-11 20:47:22 +00001400 if (RegVT == MVT::i32)
Chris Lattnerf39f7712007-02-28 05:46:49 +00001401 RC = X86::GR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001402 else if (Is64Bit && RegVT == MVT::i64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001403 RC = X86::GR64RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001404 else if (RegVT == MVT::f32)
Gordon Henriksen86737662008-01-05 16:56:59 +00001405 RC = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001406 else if (RegVT == MVT::f64)
Gordon Henriksen86737662008-01-05 16:56:59 +00001407 RC = X86::FR64RegisterClass;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001408 else if (RegVT.isVector() && RegVT.getSizeInBits() == 128)
Evan Chengee472b12008-04-25 07:56:45 +00001409 RC = X86::VR128RegisterClass;
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001410 else if (RegVT.isVector() && RegVT.getSizeInBits() == 64)
1411 RC = X86::VR64RegisterClass;
1412 else
Torok Edwinc23197a2009-07-14 16:55:14 +00001413 llvm_unreachable("Unknown argument type!");
Gordon Henriksenae636f82008-01-03 16:47:34 +00001414
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001415 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001416 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001417
Chris Lattnerf39f7712007-02-28 05:46:49 +00001418 // If this is an 8 or 16-bit value, it is really passed promoted to 32
1419 // bits. Insert an assert[sz]ext to capture this, then truncate to the
1420 // right size.
1421 if (VA.getLocInfo() == CCValAssign::SExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001422 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001423 DAG.getValueType(VA.getValVT()));
1424 else if (VA.getLocInfo() == CCValAssign::ZExt)
Dale Johannesenace16102009-02-03 19:33:06 +00001425 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
Chris Lattnerf39f7712007-02-28 05:46:49 +00001426 DAG.getValueType(VA.getValVT()));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001427 else if (VA.getLocInfo() == CCValAssign::BCvt)
Anton Korobeynikov6dde14b2009-08-03 08:14:14 +00001428 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
Scott Michelfdc40a02009-02-17 22:15:04 +00001429
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001430 if (VA.isExtInLoc()) {
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001431 // Handle MMX values passed in XMM regs.
1432 if (RegVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001433 ArgValue = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i64,
1434 ArgValue, DAG.getConstant(0, MVT::i64));
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001435 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1436 } else
1437 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
Evan Cheng44c0fd12008-04-25 20:13:28 +00001438 }
Chris Lattnerf39f7712007-02-28 05:46:49 +00001439 } else {
1440 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001441 ArgValue = LowerMemArgument(Chain, CallConv, Ins, dl, DAG, VA, MFI, i);
Evan Cheng1bc78042006-04-26 01:20:17 +00001442 }
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001443
1444 // If value is passed via pointer - do a load.
1445 if (VA.getLocInfo() == CCValAssign::Indirect)
Dan Gohman98ca4f22009-08-05 01:29:28 +00001446 ArgValue = DAG.getLoad(VA.getValVT(), dl, Chain, ArgValue, NULL, 0);
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001447
Dan Gohman98ca4f22009-08-05 01:29:28 +00001448 InVals.push_back(ArgValue);
Evan Cheng1bc78042006-04-26 01:20:17 +00001449 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001450
Dan Gohman61a92132008-04-21 23:59:07 +00001451 // The x86-64 ABI for returning structs by value requires that we copy
1452 // the sret argument into %rax for the return. Save the argument into
1453 // a virtual register so that we can access it from the return points.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001454 if (Is64Bit && MF.getFunction()->hasStructRetAttr()) {
Dan Gohman61a92132008-04-21 23:59:07 +00001455 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
1456 unsigned Reg = FuncInfo->getSRetReturnReg();
1457 if (!Reg) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001458 Reg = MF.getRegInfo().createVirtualRegister(getRegClassFor(MVT::i64));
Dan Gohman61a92132008-04-21 23:59:07 +00001459 FuncInfo->setSRetReturnReg(Reg);
1460 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001461 SDValue Copy = DAG.getCopyToReg(DAG.getEntryNode(), dl, Reg, InVals[0]);
Owen Anderson825b72b2009-08-11 20:47:22 +00001462 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, Copy, Chain);
Dan Gohman61a92132008-04-21 23:59:07 +00001463 }
1464
Chris Lattnerf39f7712007-02-28 05:46:49 +00001465 unsigned StackSize = CCInfo.getNextStackOffset();
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001466 // align stack specially for tail calls
Dan Gohman98ca4f22009-08-05 01:29:28 +00001467 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Gordon Henriksenae636f82008-01-03 16:47:34 +00001468 StackSize = GetAlignedArgumentStackSize(StackSize, DAG);
Evan Cheng25caf632006-05-23 21:06:34 +00001469
Evan Cheng1bc78042006-04-26 01:20:17 +00001470 // If the function takes variable number of arguments, make a frame index for
1471 // the start of the first vararg value... for expansion of llvm.va_start.
Gordon Henriksenae636f82008-01-03 16:47:34 +00001472 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001473 if (Is64Bit || CallConv != CallingConv::X86_FastCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001474 VarArgsFrameIndex = MFI->CreateFixedObject(1, StackSize);
1475 }
1476 if (Is64Bit) {
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001477 unsigned TotalNumIntRegs = 0, TotalNumXMMRegs = 0;
1478
1479 // FIXME: We should really autogenerate these arrays
1480 static const unsigned GPR64ArgRegsWin64[] = {
1481 X86::RCX, X86::RDX, X86::R8, X86::R9
Gordon Henriksen86737662008-01-05 16:56:59 +00001482 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001483 static const unsigned XMMArgRegsWin64[] = {
1484 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3
1485 };
1486 static const unsigned GPR64ArgRegs64Bit[] = {
1487 X86::RDI, X86::RSI, X86::RDX, X86::RCX, X86::R8, X86::R9
1488 };
1489 static const unsigned XMMArgRegs64Bit[] = {
Gordon Henriksen86737662008-01-05 16:56:59 +00001490 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1491 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1492 };
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001493 const unsigned *GPR64ArgRegs, *XMMArgRegs;
1494
1495 if (IsWin64) {
1496 TotalNumIntRegs = 4; TotalNumXMMRegs = 4;
1497 GPR64ArgRegs = GPR64ArgRegsWin64;
1498 XMMArgRegs = XMMArgRegsWin64;
1499 } else {
1500 TotalNumIntRegs = 6; TotalNumXMMRegs = 8;
1501 GPR64ArgRegs = GPR64ArgRegs64Bit;
1502 XMMArgRegs = XMMArgRegs64Bit;
1503 }
1504 unsigned NumIntRegs = CCInfo.getFirstUnallocated(GPR64ArgRegs,
1505 TotalNumIntRegs);
1506 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs,
1507 TotalNumXMMRegs);
1508
Devang Patel578efa92009-06-05 21:57:13 +00001509 bool NoImplicitFloatOps = Fn->hasFnAttr(Attribute::NoImplicitFloat);
Evan Chengc7ce29b2009-02-13 22:36:38 +00001510 assert(!(NumXMMRegs && !Subtarget->hasSSE1()) &&
Torok Edwin3f142c32009-02-01 18:15:56 +00001511 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001512 assert(!(NumXMMRegs && UseSoftFloat && NoImplicitFloatOps) &&
Evan Chengc7ce29b2009-02-13 22:36:38 +00001513 "SSE register cannot be used when SSE is disabled!");
Devang Patel578efa92009-06-05 21:57:13 +00001514 if (UseSoftFloat || NoImplicitFloatOps || !Subtarget->hasSSE1())
Torok Edwin3f142c32009-02-01 18:15:56 +00001515 // Kernel mode asks for SSE to be disabled, so don't push them
1516 // on the stack.
1517 TotalNumXMMRegs = 0;
Bill Wendlingf9abd7e2009-03-11 22:30:01 +00001518
Gordon Henriksen86737662008-01-05 16:56:59 +00001519 // For X86-64, if there are vararg parameters that are passed via
1520 // registers, then we must store them to their spots on the stack so they
1521 // may be loaded by deferencing the result of va_next.
1522 VarArgsGPOffset = NumIntRegs * 8;
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001523 VarArgsFPOffset = TotalNumIntRegs * 8 + NumXMMRegs * 16;
1524 RegSaveFrameIndex = MFI->CreateStackObject(TotalNumIntRegs * 8 +
1525 TotalNumXMMRegs * 16, 16);
1526
Gordon Henriksen86737662008-01-05 16:56:59 +00001527 // Store the integer parameter registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001528 SmallVector<SDValue, 8> MemOps;
1529 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001530 SDValue FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001531 DAG.getIntPtrConstant(VarArgsGPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001532 for (; NumIntRegs != TotalNumIntRegs; ++NumIntRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001533 unsigned VReg = MF.addLiveIn(GPR64ArgRegs[NumIntRegs],
1534 X86::GR64RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001535 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Dan Gohman475871a2008-07-27 21:46:04 +00001536 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001537 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001538 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001539 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001540 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001541 DAG.getIntPtrConstant(8));
Gordon Henriksen86737662008-01-05 16:56:59 +00001542 }
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001543
Gordon Henriksen86737662008-01-05 16:56:59 +00001544 // Now store the XMM (fp + vector) parameter registers.
Dale Johannesenace16102009-02-03 19:33:06 +00001545 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), RSFIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001546 DAG.getIntPtrConstant(VarArgsFPOffset));
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001547 for (; NumXMMRegs != TotalNumXMMRegs; ++NumXMMRegs) {
Bob Wilson998e1252009-04-20 18:36:57 +00001548 unsigned VReg = MF.addLiveIn(XMMArgRegs[NumXMMRegs],
1549 X86::VR128RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00001550 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::v4f32);
Dan Gohman475871a2008-07-27 21:46:04 +00001551 SDValue Store =
Dale Johannesenace16102009-02-03 19:33:06 +00001552 DAG.getStore(Val.getValue(1), dl, Val, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001553 PseudoSourceValue::getFixedStack(RegSaveFrameIndex), 0);
Gordon Henriksen86737662008-01-05 16:56:59 +00001554 MemOps.push_back(Store);
Dale Johannesenace16102009-02-03 19:33:06 +00001555 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Chris Lattner0bd48932008-01-17 07:00:52 +00001556 DAG.getIntPtrConstant(16));
Gordon Henriksen86737662008-01-05 16:56:59 +00001557 }
1558 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001559 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Gordon Henriksen86737662008-01-05 16:56:59 +00001560 &MemOps[0], MemOps.size());
1561 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001562 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001563
Gordon Henriksen86737662008-01-05 16:56:59 +00001564 // Some CCs need callee pop.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001565 if (IsCalleePop(isVarArg, CallConv)) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001566 BytesToPopOnReturn = StackSize; // Callee pops everything.
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001567 BytesCallerReserves = 0;
1568 } else {
Anton Korobeynikov1d9bacc2007-03-06 08:12:33 +00001569 BytesToPopOnReturn = 0; // Callee pops nothing.
Chris Lattnerf39f7712007-02-28 05:46:49 +00001570 // If this is an sret function, the return should pop the hidden pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001571 if (!Is64Bit && CallConv != CallingConv::Fast && ArgsAreStructReturn(Ins))
Scott Michelfdc40a02009-02-17 22:15:04 +00001572 BytesToPopOnReturn = 4;
Chris Lattnerf39f7712007-02-28 05:46:49 +00001573 BytesCallerReserves = StackSize;
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00001574 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001575
Gordon Henriksen86737662008-01-05 16:56:59 +00001576 if (!Is64Bit) {
1577 RegSaveFrameIndex = 0xAAAAAAA; // RegSaveFrameIndex is X86-64 only.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001578 if (CallConv == CallingConv::X86_FastCall)
Gordon Henriksen86737662008-01-05 16:56:59 +00001579 VarArgsFrameIndex = 0xAAAAAAA; // fastcc functions can't have varargs.
1580 }
Evan Cheng25caf632006-05-23 21:06:34 +00001581
Anton Korobeynikova2780e12007-08-15 17:12:32 +00001582 FuncInfo->setBytesToPopOnReturn(BytesToPopOnReturn);
Evan Cheng1bc78042006-04-26 01:20:17 +00001583
Dan Gohman98ca4f22009-08-05 01:29:28 +00001584 return Chain;
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001585}
1586
Dan Gohman475871a2008-07-27 21:46:04 +00001587SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001588X86TargetLowering::LowerMemOpCallTo(SDValue Chain,
1589 SDValue StackPtr, SDValue Arg,
1590 DebugLoc dl, SelectionDAG &DAG,
Evan Chengdffbd832008-01-10 00:09:10 +00001591 const CCValAssign &VA,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001592 ISD::ArgFlagsTy Flags) {
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001593 const unsigned FirstStackArgOffset = (Subtarget->isTargetWin64() ? 32 : 0);
Anton Korobeynikovcf6b7392009-08-03 08:12:53 +00001594 unsigned LocMemOffset = FirstStackArgOffset + VA.getLocMemOffset();
Dan Gohman475871a2008-07-27 21:46:04 +00001595 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
Dale Johannesenace16102009-02-03 19:33:06 +00001596 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Duncan Sands276dcbd2008-03-21 09:14:45 +00001597 if (Flags.isByVal()) {
Dale Johannesendd64c412009-02-04 00:33:20 +00001598 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
Evan Chengdffbd832008-01-10 00:09:10 +00001599 }
Dale Johannesenace16102009-02-03 19:33:06 +00001600 return DAG.getStore(Chain, dl, Arg, PtrOff,
Dan Gohman3069b872008-02-07 18:41:25 +00001601 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chengdffbd832008-01-10 00:09:10 +00001602}
1603
Bill Wendling64e87322009-01-16 19:25:27 +00001604/// EmitTailCallLoadRetAddr - Emit a load of return address if tail call
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001605/// optimization is performed and it is required.
Scott Michelfdc40a02009-02-17 22:15:04 +00001606SDValue
1607X86TargetLowering::EmitTailCallLoadRetAddr(SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00001608 SDValue &OutRetAddr,
Scott Michelfdc40a02009-02-17 22:15:04 +00001609 SDValue Chain,
1610 bool IsTailCall,
1611 bool Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001612 int FPDiff,
1613 DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001614 if (!IsTailCall || FPDiff==0) return Chain;
1615
1616 // Adjust the Return address stack slot.
Owen Andersone50ed302009-08-10 22:56:29 +00001617 EVT VT = getPointerTy();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001618 OutRetAddr = getReturnAddressFrameIndex(DAG);
Bill Wendling64e87322009-01-16 19:25:27 +00001619
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001620 // Load the "old" Return address.
Dale Johannesenace16102009-02-03 19:33:06 +00001621 OutRetAddr = DAG.getLoad(VT, dl, Chain, OutRetAddr, NULL, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00001622 return SDValue(OutRetAddr.getNode(), 1);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001623}
1624
1625/// EmitTailCallStoreRetAddr - Emit a store of the return adress if tail call
1626/// optimization is performed and it is required (FPDiff!=0).
Scott Michelfdc40a02009-02-17 22:15:04 +00001627static SDValue
1628EmitTailCallStoreRetAddr(SelectionDAG & DAG, MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00001629 SDValue Chain, SDValue RetAddrFrIdx,
Dale Johannesenace16102009-02-03 19:33:06 +00001630 bool Is64Bit, int FPDiff, DebugLoc dl) {
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001631 // Store the return address to the appropriate stack slot.
1632 if (!FPDiff) return Chain;
1633 // Calculate the new stack slot for the return address.
1634 int SlotSize = Is64Bit ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00001635 int NewReturnAddrFI =
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001636 MF.getFrameInfo()->CreateFixedObject(SlotSize, FPDiff-SlotSize);
Owen Anderson825b72b2009-08-11 20:47:22 +00001637 EVT VT = Is64Bit ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00001638 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewReturnAddrFI, VT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001639 Chain = DAG.getStore(Chain, dl, RetAddrFrIdx, NewRetAddrFrIdx,
Dan Gohmana54cf172008-07-11 22:44:52 +00001640 PseudoSourceValue::getFixedStack(NewReturnAddrFI), 0);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001641 return Chain;
1642}
1643
Dan Gohman98ca4f22009-08-05 01:29:28 +00001644SDValue
1645X86TargetLowering::LowerCall(SDValue Chain, SDValue Callee,
1646 unsigned CallConv, bool isVarArg, bool isTailCall,
1647 const SmallVectorImpl<ISD::OutputArg> &Outs,
1648 const SmallVectorImpl<ISD::InputArg> &Ins,
1649 DebugLoc dl, SelectionDAG &DAG,
1650 SmallVectorImpl<SDValue> &InVals) {
Gordon Henriksenae636f82008-01-03 16:47:34 +00001651
Dan Gohman98ca4f22009-08-05 01:29:28 +00001652 MachineFunction &MF = DAG.getMachineFunction();
1653 bool Is64Bit = Subtarget->is64Bit();
1654 bool IsStructRet = CallIsStructReturn(Outs);
1655
1656 assert((!isTailCall ||
1657 (CallConv == CallingConv::Fast && PerformTailCallOpt)) &&
1658 "IsEligibleForTailCallOptimization missed a case!");
1659 assert(!(isVarArg && CallConv == CallingConv::Fast) &&
Gordon Henriksenae636f82008-01-03 16:47:34 +00001660 "Var args not supported with calling convention fastcc");
1661
Chris Lattner638402b2007-02-28 07:00:42 +00001662 // Analyze operands of the call, assigning locations to each operand.
Chris Lattner423c5f42007-02-28 05:31:48 +00001663 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001664 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
1665 ArgLocs, *DAG.getContext());
1666 CCInfo.AnalyzeCallOperands(Outs, CCAssignFnForNode(CallConv));
Scott Michelfdc40a02009-02-17 22:15:04 +00001667
Chris Lattner423c5f42007-02-28 05:31:48 +00001668 // Get a count of how many bytes are to be pushed on the stack.
1669 unsigned NumBytes = CCInfo.getNextStackOffset();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001670 if (PerformTailCallOpt && CallConv == CallingConv::Fast)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00001671 NumBytes = GetAlignedArgumentStackSize(NumBytes, DAG);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001672
Gordon Henriksen86737662008-01-05 16:56:59 +00001673 int FPDiff = 0;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001674 if (isTailCall) {
Gordon Henriksen86737662008-01-05 16:56:59 +00001675 // Lower arguments at fp - stackoffset + fpdiff.
Scott Michelfdc40a02009-02-17 22:15:04 +00001676 unsigned NumBytesCallerPushed =
Gordon Henriksen86737662008-01-05 16:56:59 +00001677 MF.getInfo<X86MachineFunctionInfo>()->getBytesToPopOnReturn();
1678 FPDiff = NumBytesCallerPushed - NumBytes;
1679
1680 // Set the delta of movement of the returnaddr stackslot.
1681 // But only set if delta is greater than previous delta.
1682 if (FPDiff < (MF.getInfo<X86MachineFunctionInfo>()->getTCReturnAddrDelta()))
1683 MF.getInfo<X86MachineFunctionInfo>()->setTCReturnAddrDelta(FPDiff);
1684 }
1685
Chris Lattnere563bbc2008-10-11 22:08:30 +00001686 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001687
Dan Gohman475871a2008-07-27 21:46:04 +00001688 SDValue RetAddrFrIdx;
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001689 // Load return adress for tail calls.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001690 Chain = EmitTailCallLoadRetAddr(DAG, RetAddrFrIdx, Chain, isTailCall, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001691 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001692
Dan Gohman475871a2008-07-27 21:46:04 +00001693 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
1694 SmallVector<SDValue, 8> MemOpChains;
1695 SDValue StackPtr;
Chris Lattner423c5f42007-02-28 05:31:48 +00001696
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001697 // Walk the register/memloc assignments, inserting copies/loads. In the case
1698 // of tail call optimization arguments are handle later.
Chris Lattner423c5f42007-02-28 05:31:48 +00001699 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1700 CCValAssign &VA = ArgLocs[i];
Owen Andersone50ed302009-08-10 22:56:29 +00001701 EVT RegVT = VA.getLocVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001702 SDValue Arg = Outs[i].Val;
1703 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohman095cc292008-09-13 01:54:27 +00001704 bool isByVal = Flags.isByVal();
Scott Michelfdc40a02009-02-17 22:15:04 +00001705
Chris Lattner423c5f42007-02-28 05:31:48 +00001706 // Promote the value if needed.
1707 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001708 default: llvm_unreachable("Unknown loc info!");
Chris Lattner423c5f42007-02-28 05:31:48 +00001709 case CCValAssign::Full: break;
1710 case CCValAssign::SExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001711 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001712 break;
1713 case CCValAssign::ZExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001714 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001715 break;
1716 case CCValAssign::AExt:
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001717 if (RegVT.isVector() && RegVT.getSizeInBits() == 128) {
1718 // Special case: passing MMX values in XMM registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001719 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, Arg);
1720 Arg = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i64, Arg);
1721 Arg = getMOVL(DAG, dl, MVT::v2i64, DAG.getUNDEF(MVT::v2i64), Arg);
Anton Korobeynikov80cb8aa2009-08-03 08:13:24 +00001722 } else
1723 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, RegVT, Arg);
1724 break;
1725 case CCValAssign::BCvt:
1726 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, RegVT, Arg);
Chris Lattner423c5f42007-02-28 05:31:48 +00001727 break;
Anton Korobeynikov4ab15532009-08-03 08:13:56 +00001728 case CCValAssign::Indirect: {
1729 // Store the argument.
1730 SDValue SpillSlot = DAG.CreateStackTemporary(VA.getValVT());
1731 int FI = cast<FrameIndexSDNode>(SpillSlot)->getIndex();
1732 Chain = DAG.getStore(Chain, dl, Arg, SpillSlot,
1733 PseudoSourceValue::getFixedStack(FI), 0);
1734 Arg = SpillSlot;
1735 break;
1736 }
Evan Cheng6b5783d2006-05-25 18:56:34 +00001737 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001738
Chris Lattner423c5f42007-02-28 05:31:48 +00001739 if (VA.isRegLoc()) {
1740 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
1741 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001742 if (!isTailCall || (isTailCall && isByVal)) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001743 assert(VA.isMemLoc());
Gabor Greifba36cb52008-08-28 21:40:38 +00001744 if (StackPtr.getNode() == 0)
Dale Johannesendd64c412009-02-04 00:33:20 +00001745 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr, getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00001746
Dan Gohman98ca4f22009-08-05 01:29:28 +00001747 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
1748 dl, DAG, VA, Flags));
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001749 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001750 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001751 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001752
Evan Cheng32fe1032006-05-25 00:59:30 +00001753 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001754 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnerbd564bf2006-08-08 02:23:42 +00001755 &MemOpChains[0], MemOpChains.size());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00001756
Evan Cheng347d5f72006-04-28 21:29:37 +00001757 // Build a sequence of copy-to-reg nodes chained together with token chain
1758 // and flag operands which copy the outgoing args into registers.
Dan Gohman475871a2008-07-27 21:46:04 +00001759 SDValue InFlag;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001760 // Tail call byval lowering might overwrite argument registers so in case of
1761 // tail call optimization the copies to registers are lowered later.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001762 if (!isTailCall)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001763 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001764 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001765 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001766 InFlag = Chain.getValue(1);
1767 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001768
Chris Lattner951bf7d2009-07-09 02:44:11 +00001769
Chris Lattner88e1fd52009-07-09 04:24:46 +00001770 if (Subtarget->isPICStyleGOT()) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001771 // ELF / PIC requires GOT in the EBX register before function calls via PLT
1772 // GOT pointer.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001773 if (!isTailCall) {
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001774 Chain = DAG.getCopyToReg(Chain, dl, X86::EBX,
1775 DAG.getNode(X86ISD::GlobalBaseReg,
1776 DebugLoc::getUnknownLoc(),
1777 getPointerTy()),
1778 InFlag);
1779 InFlag = Chain.getValue(1);
1780 } else {
1781 // If we are tail calling and generating PIC/GOT style code load the
1782 // address of the callee into ECX. The value in ecx is used as target of
1783 // the tail jump. This is done to circumvent the ebx/callee-saved problem
1784 // for tail calls on PIC/GOT architectures. Normally we would just put the
1785 // address of GOT into ebx and then call target@PLT. But for tail calls
1786 // ebx would be restored (since ebx is callee saved) before jumping to the
1787 // target@PLT.
1788
1789 // Note: The actual moving to ECX is done further down.
1790 GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee);
1791 if (G && !G->getGlobal()->hasHiddenVisibility() &&
1792 !G->getGlobal()->hasProtectedVisibility())
1793 Callee = LowerGlobalAddress(Callee, DAG);
1794 else if (isa<ExternalSymbolSDNode>(Callee))
Chris Lattner15a380a2009-07-09 04:39:06 +00001795 Callee = LowerExternalSymbol(Callee, DAG);
Chris Lattnerb133a0a2009-07-09 02:55:47 +00001796 }
Anton Korobeynikov7f705592007-01-12 19:20:47 +00001797 }
Gordon Henriksenae636f82008-01-03 16:47:34 +00001798
Gordon Henriksen86737662008-01-05 16:56:59 +00001799 if (Is64Bit && isVarArg) {
1800 // From AMD64 ABI document:
1801 // For calls that may call functions that use varargs or stdargs
1802 // (prototype-less calls or calls to functions containing ellipsis (...) in
1803 // the declaration) %al is used as hidden argument to specify the number
1804 // of SSE registers used. The contents of %al do not need to match exactly
1805 // the number of registers, but must be an ubound on the number of SSE
1806 // registers used and is in the range 0 - 8 inclusive.
Anton Korobeynikov998a5bc2008-04-27 23:15:03 +00001807
1808 // FIXME: Verify this on Win64
Gordon Henriksen86737662008-01-05 16:56:59 +00001809 // Count the number of XMM registers allocated.
1810 static const unsigned XMMArgRegs[] = {
1811 X86::XMM0, X86::XMM1, X86::XMM2, X86::XMM3,
1812 X86::XMM4, X86::XMM5, X86::XMM6, X86::XMM7
1813 };
1814 unsigned NumXMMRegs = CCInfo.getFirstUnallocated(XMMArgRegs, 8);
Scott Michelfdc40a02009-02-17 22:15:04 +00001815 assert((Subtarget->hasSSE1() || !NumXMMRegs)
Torok Edwin3f142c32009-02-01 18:15:56 +00001816 && "SSE registers cannot be used when SSE is disabled");
Scott Michelfdc40a02009-02-17 22:15:04 +00001817
Dale Johannesendd64c412009-02-04 00:33:20 +00001818 Chain = DAG.getCopyToReg(Chain, dl, X86::AL,
Owen Anderson825b72b2009-08-11 20:47:22 +00001819 DAG.getConstant(NumXMMRegs, MVT::i8), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001820 InFlag = Chain.getValue(1);
1821 }
1822
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001823
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001824 // For tail calls lower the arguments to the 'real' stack slot.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001825 if (isTailCall) {
1826 // Force all the incoming stack arguments to be loaded from the stack
1827 // before any new outgoing arguments are stored to the stack, because the
1828 // outgoing stack slots may alias the incoming argument stack slots, and
1829 // the alias isn't otherwise explicit. This is slightly more conservative
1830 // than necessary, because it means that each store effectively depends
1831 // on every argument instead of just those arguments it would clobber.
1832 SDValue ArgChain = DAG.getStackArgumentTokenFactor(Chain);
1833
Dan Gohman475871a2008-07-27 21:46:04 +00001834 SmallVector<SDValue, 8> MemOpChains2;
1835 SDValue FIN;
Gordon Henriksen86737662008-01-05 16:56:59 +00001836 int FI = 0;
Arnold Schwaighofer865c6812008-02-26 09:19:59 +00001837 // Do not flag preceeding copytoreg stuff together with the following stuff.
Dan Gohman475871a2008-07-27 21:46:04 +00001838 InFlag = SDValue();
Gordon Henriksen86737662008-01-05 16:56:59 +00001839 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1840 CCValAssign &VA = ArgLocs[i];
1841 if (!VA.isRegLoc()) {
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001842 assert(VA.isMemLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001843 SDValue Arg = Outs[i].Val;
1844 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Gordon Henriksen86737662008-01-05 16:56:59 +00001845 // Create frame index.
1846 int32_t Offset = VA.getLocMemOffset()+FPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00001847 uint32_t OpSize = (VA.getLocVT().getSizeInBits()+7)/8;
Gordon Henriksen86737662008-01-05 16:56:59 +00001848 FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001849 FIN = DAG.getFrameIndex(FI, getPointerTy());
Arnold Schwaighoferc8ab8cd2008-01-11 16:49:42 +00001850
Duncan Sands276dcbd2008-03-21 09:14:45 +00001851 if (Flags.isByVal()) {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001852 // Copy relative to framepointer.
Dan Gohman475871a2008-07-27 21:46:04 +00001853 SDValue Source = DAG.getIntPtrConstant(VA.getLocMemOffset());
Gabor Greifba36cb52008-08-28 21:40:38 +00001854 if (StackPtr.getNode() == 0)
Scott Michelfdc40a02009-02-17 22:15:04 +00001855 StackPtr = DAG.getCopyFromReg(Chain, dl, X86StackPtr,
Dale Johannesendd64c412009-02-04 00:33:20 +00001856 getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00001857 Source = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, Source);
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001858
Dan Gohman98ca4f22009-08-05 01:29:28 +00001859 MemOpChains2.push_back(CreateCopyOfByValArgument(Source, FIN,
1860 ArgChain,
Dale Johannesendd64c412009-02-04 00:33:20 +00001861 Flags, DAG, dl));
Gordon Henriksen86737662008-01-05 16:56:59 +00001862 } else {
Evan Cheng8e5712b2008-01-12 01:08:07 +00001863 // Store relative to framepointer.
Dan Gohman69de1932008-02-06 22:27:42 +00001864 MemOpChains2.push_back(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001865 DAG.getStore(ArgChain, dl, Arg, FIN,
Dan Gohmana54cf172008-07-11 22:44:52 +00001866 PseudoSourceValue::getFixedStack(FI), 0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001867 }
Gordon Henriksen86737662008-01-05 16:56:59 +00001868 }
1869 }
1870
1871 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001872 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Arnold Schwaighofer719eb022008-01-11 14:34:56 +00001873 &MemOpChains2[0], MemOpChains2.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00001874
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001875 // Copy arguments to their registers.
1876 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00001877 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesendd64c412009-02-04 00:33:20 +00001878 RegsToPass[i].second, InFlag);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001879 InFlag = Chain.getValue(1);
1880 }
Dan Gohman475871a2008-07-27 21:46:04 +00001881 InFlag =SDValue();
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001882
Gordon Henriksen86737662008-01-05 16:56:59 +00001883 // Store the return address to the appropriate stack slot.
Arnold Schwaighofer4b5324a2008-04-12 18:11:06 +00001884 Chain = EmitTailCallStoreRetAddr(DAG, MF, Chain, RetAddrFrIdx, Is64Bit,
Dale Johannesenace16102009-02-03 19:33:06 +00001885 FPDiff, dl);
Gordon Henriksen86737662008-01-05 16:56:59 +00001886 }
1887
Evan Cheng32fe1032006-05-25 00:59:30 +00001888 // If the callee is a GlobalAddress node (quite common, every direct call is)
1889 // turn it into a TargetGlobalAddress node so that legalize doesn't hack it.
Anton Korobeynikova5986852006-11-20 10:46:14 +00001890 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
Anton Korobeynikov2b2bc682006-12-22 22:29:05 +00001891 // We should use extra load for direct calls to dllimported functions in
1892 // non-JIT mode.
Chris Lattner74e726e2009-07-09 05:27:35 +00001893 GlobalValue *GV = G->getGlobal();
Chris Lattner754b7652009-07-10 05:48:03 +00001894 if (!GV->hasDLLImportLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001895 unsigned char OpFlags = 0;
1896
1897 // On ELF targets, in both X86-64 and X86-32 mode, direct calls to
1898 // external symbols most go through the PLT in PIC mode. If the symbol
1899 // has hidden or protected visibility, or if it is static or local, then
1900 // we don't need to use the PLT - we can directly call it.
1901 if (Subtarget->isTargetELF() &&
1902 getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001903 GV->hasDefaultVisibility() && !GV->hasLocalLinkage()) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001904 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001905 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001906 (GV->isDeclaration() || GV->isWeakForLinker()) &&
1907 Subtarget->getDarwinVers() < 9) {
1908 // PC-relative references to external symbols should go through $stub,
1909 // unless we're building with the leopard linker or later, which
1910 // automatically synthesizes these stubs.
1911 OpFlags = X86II::MO_DARWIN_STUB;
1912 }
Chris Lattner48a7d022009-07-09 05:02:21 +00001913
Chris Lattner74e726e2009-07-09 05:27:35 +00001914 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy(),
Chris Lattner48a7d022009-07-09 05:02:21 +00001915 G->getOffset(), OpFlags);
1916 }
Bill Wendling056292f2008-09-16 21:48:12 +00001917 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001918 unsigned char OpFlags = 0;
1919
1920 // On ELF targets, in either X86-64 or X86-32 mode, direct calls to external
1921 // symbols should go through the PLT.
1922 if (Subtarget->isTargetELF() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001923 getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Chris Lattner48a7d022009-07-09 05:02:21 +00001924 OpFlags = X86II::MO_PLT;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00001925 } else if (Subtarget->isPICStyleStubAny() &&
Chris Lattner74e726e2009-07-09 05:27:35 +00001926 Subtarget->getDarwinVers() < 9) {
1927 // PC-relative references to external symbols should go through $stub,
1928 // unless we're building with the leopard linker or later, which
1929 // automatically synthesizes these stubs.
1930 OpFlags = X86II::MO_DARWIN_STUB;
1931 }
1932
Chris Lattner48a7d022009-07-09 05:02:21 +00001933 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), getPointerTy(),
1934 OpFlags);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001935 } else if (isTailCall) {
Arnold Schwaighoferbbd8c332009-06-12 16:26:57 +00001936 unsigned Opc = Is64Bit ? X86::R11 : X86::EAX;
Gordon Henriksen86737662008-01-05 16:56:59 +00001937
Dale Johannesendd64c412009-02-04 00:33:20 +00001938 Chain = DAG.getCopyToReg(Chain, dl,
Scott Michelfdc40a02009-02-17 22:15:04 +00001939 DAG.getRegister(Opc, getPointerTy()),
Gordon Henriksen86737662008-01-05 16:56:59 +00001940 Callee,InFlag);
1941 Callee = DAG.getRegister(Opc, getPointerTy());
1942 // Add register as live out.
Dan Gohman7e77b0f2009-08-01 19:14:37 +00001943 MF.getRegInfo().addLiveOut(Opc);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001944 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001945
Chris Lattnerd96d0722007-02-25 06:40:16 +00001946 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001947 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001948 SmallVector<SDValue, 8> Ops;
Gordon Henriksen86737662008-01-05 16:56:59 +00001949
Dan Gohman98ca4f22009-08-05 01:29:28 +00001950 if (isTailCall) {
Dale Johannesene8d72302009-02-06 23:05:02 +00001951 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1952 DAG.getIntPtrConstant(0, true), InFlag);
Gordon Henriksen86737662008-01-05 16:56:59 +00001953 InFlag = Chain.getValue(1);
Gordon Henriksen86737662008-01-05 16:56:59 +00001954 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001955
Nate Begeman4c5dcf52006-02-17 00:03:04 +00001956 Ops.push_back(Chain);
1957 Ops.push_back(Callee);
Evan Chengb69d1132006-06-14 18:17:40 +00001958
Dan Gohman98ca4f22009-08-05 01:29:28 +00001959 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00001960 Ops.push_back(DAG.getConstant(FPDiff, MVT::i32));
Evan Chengf4684712007-02-21 21:18:14 +00001961
Gordon Henriksen86737662008-01-05 16:56:59 +00001962 // Add argument registers to the end of the list so that they are known live
1963 // into the call.
Evan Cheng9b449442008-01-07 23:08:23 +00001964 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1965 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1966 RegsToPass[i].second.getValueType()));
Scott Michelfdc40a02009-02-17 22:15:04 +00001967
Evan Cheng586ccac2008-03-18 23:36:35 +00001968 // Add an implicit use GOT pointer in EBX.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001969 if (!isTailCall && Subtarget->isPICStyleGOT())
Evan Cheng586ccac2008-03-18 23:36:35 +00001970 Ops.push_back(DAG.getRegister(X86::EBX, getPointerTy()));
1971
1972 // Add an implicit use of AL for x86 vararg functions.
1973 if (Is64Bit && isVarArg)
Owen Anderson825b72b2009-08-11 20:47:22 +00001974 Ops.push_back(DAG.getRegister(X86::AL, MVT::i8));
Evan Cheng586ccac2008-03-18 23:36:35 +00001975
Gabor Greifba36cb52008-08-28 21:40:38 +00001976 if (InFlag.getNode())
Evan Cheng347d5f72006-04-28 21:29:37 +00001977 Ops.push_back(InFlag);
Gordon Henriksenae636f82008-01-03 16:47:34 +00001978
Dan Gohman98ca4f22009-08-05 01:29:28 +00001979 if (isTailCall) {
1980 // If this is the first return lowered for this function, add the regs
1981 // to the liveout set for the function.
1982 if (MF.getRegInfo().liveout_empty()) {
1983 SmallVector<CCValAssign, 16> RVLocs;
1984 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1985 *DAG.getContext());
1986 CCInfo.AnalyzeCallResult(Ins, RetCC_X86);
1987 for (unsigned i = 0; i != RVLocs.size(); ++i)
1988 if (RVLocs[i].isRegLoc())
1989 MF.getRegInfo().addLiveOut(RVLocs[i].getLocReg());
1990 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001991
Dan Gohman98ca4f22009-08-05 01:29:28 +00001992 assert(((Callee.getOpcode() == ISD::Register &&
1993 (cast<RegisterSDNode>(Callee)->getReg() == X86::EAX ||
1994 cast<RegisterSDNode>(Callee)->getReg() == X86::R9)) ||
1995 Callee.getOpcode() == ISD::TargetExternalSymbol ||
1996 Callee.getOpcode() == ISD::TargetGlobalAddress) &&
1997 "Expecting an global address, external symbol, or register");
1998
1999 return DAG.getNode(X86ISD::TC_RETURN, dl,
2000 NodeTys, &Ops[0], Ops.size());
Gordon Henriksen86737662008-01-05 16:56:59 +00002001 }
2002
Dale Johannesenace16102009-02-03 19:33:06 +00002003 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
Evan Cheng347d5f72006-04-28 21:29:37 +00002004 InFlag = Chain.getValue(1);
Evan Chengd90eb7f2006-01-05 00:27:02 +00002005
Chris Lattner2d297092006-05-23 18:50:38 +00002006 // Create the CALLSEQ_END node.
Gordon Henriksen86737662008-01-05 16:56:59 +00002007 unsigned NumBytesForCalleeToPush;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002008 if (IsCalleePop(isVarArg, CallConv))
Gordon Henriksen86737662008-01-05 16:56:59 +00002009 NumBytesForCalleeToPush = NumBytes; // Callee pops everything
Dan Gohman98ca4f22009-08-05 01:29:28 +00002010 else if (!Is64Bit && CallConv != CallingConv::Fast && IsStructRet)
Anton Korobeynikovb10308e2007-01-28 13:31:35 +00002011 // If this is is a call to a struct-return function, the callee
2012 // pops the hidden struct pointer, so we have to push it back.
2013 // This is common for Darwin/X86, Linux & Mingw32 targets.
Gordon Henriksenae636f82008-01-03 16:47:34 +00002014 NumBytesForCalleeToPush = 4;
Gordon Henriksen86737662008-01-05 16:56:59 +00002015 else
Gordon Henriksenae636f82008-01-03 16:47:34 +00002016 NumBytesForCalleeToPush = 0; // Callee pops nothing.
Scott Michelfdc40a02009-02-17 22:15:04 +00002017
Gordon Henriksenae636f82008-01-03 16:47:34 +00002018 // Returns a flag for retval copy to use.
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002019 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00002020 DAG.getIntPtrConstant(NumBytes, true),
2021 DAG.getIntPtrConstant(NumBytesForCalleeToPush,
2022 true),
Bill Wendling0f8d9c02007-11-13 00:44:25 +00002023 InFlag);
Chris Lattner3085e152007-02-25 08:59:22 +00002024 InFlag = Chain.getValue(1);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002025
Chris Lattner3085e152007-02-25 08:59:22 +00002026 // Handle result values, copying them out of physregs into vregs that we
2027 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002028 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
2029 Ins, dl, DAG, InVals);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002030}
2031
Evan Cheng25ab6902006-09-08 06:48:29 +00002032
2033//===----------------------------------------------------------------------===//
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002034// Fast Calling Convention (tail call) implementation
2035//===----------------------------------------------------------------------===//
2036
2037// Like std call, callee cleans arguments, convention except that ECX is
2038// reserved for storing the tail called function address. Only 2 registers are
2039// free for argument passing (inreg). Tail call optimization is performed
2040// provided:
2041// * tailcallopt is enabled
2042// * caller/callee are fastcc
Arnold Schwaighofera2a4b472008-02-26 10:21:54 +00002043// On X86_64 architecture with GOT-style position independent code only local
2044// (within module) calls are supported at the moment.
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002045// To keep the stack aligned according to platform abi the function
2046// GetAlignedArgumentStackSize ensures that argument delta is always multiples
2047// of stack alignment. (Dynamic linkers need this - darwin's dyld for example)
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002048// If a tail called function callee has more arguments than the caller the
2049// caller needs to make sure that there is room to move the RETADDR to. This is
Arnold Schwaighofer48abc5c2007-10-12 21:30:57 +00002050// achieved by reserving an area the size of the argument delta right after the
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002051// original REtADDR, but before the saved framepointer or the spilled registers
2052// e.g. caller(arg1, arg2) calls callee(arg1, arg2,arg3,arg4)
2053// stack layout:
2054// arg1
2055// arg2
2056// RETADDR
Scott Michelfdc40a02009-02-17 22:15:04 +00002057// [ new RETADDR
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002058// move area ]
2059// (possible EBP)
2060// ESI
2061// EDI
2062// local1 ..
2063
2064/// GetAlignedArgumentStackSize - Make the stack size align e.g 16n + 12 aligned
2065/// for a 16 byte align requirement.
Scott Michelfdc40a02009-02-17 22:15:04 +00002066unsigned X86TargetLowering::GetAlignedArgumentStackSize(unsigned StackSize,
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002067 SelectionDAG& DAG) {
Evan Chenge9ac9e62008-09-07 09:07:23 +00002068 MachineFunction &MF = DAG.getMachineFunction();
2069 const TargetMachine &TM = MF.getTarget();
2070 const TargetFrameInfo &TFI = *TM.getFrameInfo();
2071 unsigned StackAlignment = TFI.getStackAlignment();
Scott Michelfdc40a02009-02-17 22:15:04 +00002072 uint64_t AlignMask = StackAlignment - 1;
Evan Chenge9ac9e62008-09-07 09:07:23 +00002073 int64_t Offset = StackSize;
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002074 uint64_t SlotSize = TD->getPointerSize();
Evan Chenge9ac9e62008-09-07 09:07:23 +00002075 if ( (Offset & AlignMask) <= (StackAlignment - SlotSize) ) {
2076 // Number smaller than 12 so just add the difference.
2077 Offset += ((StackAlignment - SlotSize) - (Offset & AlignMask));
2078 } else {
2079 // Mask out lower bits, add stackalignment once plus the 12 bytes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002080 Offset = ((~AlignMask) & Offset) + StackAlignment +
Evan Chenge9ac9e62008-09-07 09:07:23 +00002081 (StackAlignment-SlotSize);
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002082 }
Evan Chenge9ac9e62008-09-07 09:07:23 +00002083 return Offset;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002084}
2085
Dan Gohman98ca4f22009-08-05 01:29:28 +00002086/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2087/// for tail call optimization. Targets which want to do tail call
2088/// optimization should implement this function.
2089bool
2090X86TargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
2091 unsigned CalleeCC,
2092 bool isVarArg,
2093 const SmallVectorImpl<ISD::InputArg> &Ins,
2094 SelectionDAG& DAG) const {
2095 MachineFunction &MF = DAG.getMachineFunction();
2096 unsigned CallerCC = MF.getFunction()->getCallingConv();
2097 return CalleeCC == CallingConv::Fast && CallerCC == CalleeCC;
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00002098}
2099
Dan Gohman3df24e62008-09-03 23:12:08 +00002100FastISel *
2101X86TargetLowering::createFastISel(MachineFunction &mf,
Dan Gohmand57dd5f2008-09-23 21:53:34 +00002102 MachineModuleInfo *mmo,
Devang Patel83489bb2009-01-13 00:35:13 +00002103 DwarfWriter *dw,
Dan Gohman3df24e62008-09-03 23:12:08 +00002104 DenseMap<const Value *, unsigned> &vm,
2105 DenseMap<const BasicBlock *,
Dan Gohman0586d912008-09-10 20:11:02 +00002106 MachineBasicBlock *> &bm,
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002107 DenseMap<const AllocaInst *, int> &am
2108#ifndef NDEBUG
2109 , SmallSet<Instruction*, 8> &cil
2110#endif
2111 ) {
Devang Patel83489bb2009-01-13 00:35:13 +00002112 return X86::createFastISel(mf, mmo, dw, vm, bm, am
Dan Gohmandd5b58a2008-10-14 23:54:11 +00002113#ifndef NDEBUG
2114 , cil
2115#endif
2116 );
Dan Gohmand9f3c482008-08-19 21:32:53 +00002117}
2118
2119
Chris Lattnerfcf1a3d2007-02-28 06:10:12 +00002120//===----------------------------------------------------------------------===//
2121// Other Lowering Hooks
2122//===----------------------------------------------------------------------===//
2123
2124
Dan Gohman475871a2008-07-27 21:46:04 +00002125SDValue X86TargetLowering::getReturnAddressFrameIndex(SelectionDAG &DAG) {
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002126 MachineFunction &MF = DAG.getMachineFunction();
2127 X86MachineFunctionInfo *FuncInfo = MF.getInfo<X86MachineFunctionInfo>();
2128 int ReturnAddrIndex = FuncInfo->getRAIndex();
2129
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002130 if (ReturnAddrIndex == 0) {
2131 // Set up a frame object for the return address.
Bill Wendling64e87322009-01-16 19:25:27 +00002132 uint64_t SlotSize = TD->getPointerSize();
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00002133 ReturnAddrIndex = MF.getFrameInfo()->CreateFixedObject(SlotSize, -SlotSize);
Anton Korobeynikova2780e12007-08-15 17:12:32 +00002134 FuncInfo->setRAIndex(ReturnAddrIndex);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002135 }
2136
Evan Cheng25ab6902006-09-08 06:48:29 +00002137 return DAG.getFrameIndex(ReturnAddrIndex, getPointerTy());
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00002138}
2139
2140
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00002141bool X86::isOffsetSuitableForCodeModel(int64_t Offset, CodeModel::Model M,
2142 bool hasSymbolicDisplacement) {
2143 // Offset should fit into 32 bit immediate field.
2144 if (!isInt32(Offset))
2145 return false;
2146
2147 // If we don't have a symbolic displacement - we don't have any extra
2148 // restrictions.
2149 if (!hasSymbolicDisplacement)
2150 return true;
2151
2152 // FIXME: Some tweaks might be needed for medium code model.
2153 if (M != CodeModel::Small && M != CodeModel::Kernel)
2154 return false;
2155
2156 // For small code model we assume that latest object is 16MB before end of 31
2157 // bits boundary. We may also accept pretty large negative constants knowing
2158 // that all objects are in the positive half of address space.
2159 if (M == CodeModel::Small && Offset < 16*1024*1024)
2160 return true;
2161
2162 // For kernel code model we know that all object resist in the negative half
2163 // of 32bits address space. We may not accept negative offsets, since they may
2164 // be just off and we may accept pretty large positive ones.
2165 if (M == CodeModel::Kernel && Offset > 0)
2166 return true;
2167
2168 return false;
2169}
2170
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002171/// TranslateX86CC - do a one to one translation of a ISD::CondCode to the X86
2172/// specific condition code, returning the condition code and the LHS/RHS of the
2173/// comparison to make.
2174static unsigned TranslateX86CC(ISD::CondCode SetCCOpcode, bool isFP,
2175 SDValue &LHS, SDValue &RHS, SelectionDAG &DAG) {
Evan Chengd9558e02006-01-06 00:43:03 +00002176 if (!isFP) {
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002177 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
2178 if (SetCCOpcode == ISD::SETGT && RHSC->isAllOnesValue()) {
2179 // X > -1 -> X == 0, jump !sign.
2180 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002181 return X86::COND_NS;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002182 } else if (SetCCOpcode == ISD::SETLT && RHSC->isNullValue()) {
2183 // X < 0 -> X == 0, jump on sign.
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002184 return X86::COND_S;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002185 } else if (SetCCOpcode == ISD::SETLT && RHSC->getZExtValue() == 1) {
Dan Gohman5f6913c2007-09-17 14:49:27 +00002186 // X < 1 -> X <= 0
2187 RHS = DAG.getConstant(0, RHS.getValueType());
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002188 return X86::COND_LE;
Chris Lattnerbfd68a72006-09-13 17:04:54 +00002189 }
Chris Lattnerf9570512006-09-13 03:22:10 +00002190 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002191
Evan Chengd9558e02006-01-06 00:43:03 +00002192 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002193 default: llvm_unreachable("Invalid integer condition!");
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002194 case ISD::SETEQ: return X86::COND_E;
2195 case ISD::SETGT: return X86::COND_G;
2196 case ISD::SETGE: return X86::COND_GE;
2197 case ISD::SETLT: return X86::COND_L;
2198 case ISD::SETLE: return X86::COND_LE;
2199 case ISD::SETNE: return X86::COND_NE;
2200 case ISD::SETULT: return X86::COND_B;
2201 case ISD::SETUGT: return X86::COND_A;
2202 case ISD::SETULE: return X86::COND_BE;
2203 case ISD::SETUGE: return X86::COND_AE;
Evan Chengd9558e02006-01-06 00:43:03 +00002204 }
Chris Lattner4c78e022008-12-23 23:42:27 +00002205 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002206
Chris Lattner4c78e022008-12-23 23:42:27 +00002207 // First determine if it is required or is profitable to flip the operands.
Duncan Sands4047f4a2008-10-24 13:03:10 +00002208
Chris Lattner4c78e022008-12-23 23:42:27 +00002209 // If LHS is a foldable load, but RHS is not, flip the condition.
2210 if ((ISD::isNON_EXTLoad(LHS.getNode()) && LHS.hasOneUse()) &&
2211 !(ISD::isNON_EXTLoad(RHS.getNode()) && RHS.hasOneUse())) {
2212 SetCCOpcode = getSetCCSwappedOperands(SetCCOpcode);
2213 std::swap(LHS, RHS);
Evan Cheng4d46d0a2008-08-28 23:48:31 +00002214 }
2215
Chris Lattner4c78e022008-12-23 23:42:27 +00002216 switch (SetCCOpcode) {
2217 default: break;
2218 case ISD::SETOLT:
2219 case ISD::SETOLE:
2220 case ISD::SETUGT:
2221 case ISD::SETUGE:
2222 std::swap(LHS, RHS);
2223 break;
2224 }
2225
2226 // On a floating point condition, the flags are set as follows:
2227 // ZF PF CF op
2228 // 0 | 0 | 0 | X > Y
2229 // 0 | 0 | 1 | X < Y
2230 // 1 | 0 | 0 | X == Y
2231 // 1 | 1 | 1 | unordered
2232 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002233 default: llvm_unreachable("Condcode should be pre-legalized away");
Chris Lattner4c78e022008-12-23 23:42:27 +00002234 case ISD::SETUEQ:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002235 case ISD::SETEQ: return X86::COND_E;
Chris Lattner4c78e022008-12-23 23:42:27 +00002236 case ISD::SETOLT: // flipped
2237 case ISD::SETOGT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002238 case ISD::SETGT: return X86::COND_A;
Chris Lattner4c78e022008-12-23 23:42:27 +00002239 case ISD::SETOLE: // flipped
2240 case ISD::SETOGE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002241 case ISD::SETGE: return X86::COND_AE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002242 case ISD::SETUGT: // flipped
2243 case ISD::SETULT:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002244 case ISD::SETLT: return X86::COND_B;
Chris Lattner4c78e022008-12-23 23:42:27 +00002245 case ISD::SETUGE: // flipped
2246 case ISD::SETULE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002247 case ISD::SETLE: return X86::COND_BE;
Chris Lattner4c78e022008-12-23 23:42:27 +00002248 case ISD::SETONE:
Chris Lattner1c39d4c2008-12-24 23:53:05 +00002249 case ISD::SETNE: return X86::COND_NE;
2250 case ISD::SETUO: return X86::COND_P;
2251 case ISD::SETO: return X86::COND_NP;
Chris Lattner4c78e022008-12-23 23:42:27 +00002252 }
Evan Chengd9558e02006-01-06 00:43:03 +00002253}
2254
Evan Cheng4a460802006-01-11 00:33:36 +00002255/// hasFPCMov - is there a floating point cmov for the specific X86 condition
2256/// code. Current x86 isa includes the following FP cmov instructions:
Evan Chengaaca22c2006-01-10 20:26:56 +00002257/// fcmovb, fcomvbe, fcomve, fcmovu, fcmovae, fcmova, fcmovne, fcmovnu.
Evan Cheng4a460802006-01-11 00:33:36 +00002258static bool hasFPCMov(unsigned X86CC) {
Evan Chengaaca22c2006-01-10 20:26:56 +00002259 switch (X86CC) {
2260 default:
2261 return false;
Chris Lattner7fbe9722006-10-20 17:42:20 +00002262 case X86::COND_B:
2263 case X86::COND_BE:
2264 case X86::COND_E:
2265 case X86::COND_P:
2266 case X86::COND_A:
2267 case X86::COND_AE:
2268 case X86::COND_NE:
2269 case X86::COND_NP:
Evan Chengaaca22c2006-01-10 20:26:56 +00002270 return true;
2271 }
2272}
2273
Nate Begeman9008ca62009-04-27 18:41:29 +00002274/// isUndefOrInRange - Return true if Val is undef or if its value falls within
2275/// the specified range (L, H].
2276static bool isUndefOrInRange(int Val, int Low, int Hi) {
2277 return (Val < 0) || (Val >= Low && Val < Hi);
2278}
2279
2280/// isUndefOrEqual - Val is either less than zero (undef) or equal to the
2281/// specified value.
2282static bool isUndefOrEqual(int Val, int CmpVal) {
2283 if (Val < 0 || Val == CmpVal)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002284 return true;
Nate Begeman9008ca62009-04-27 18:41:29 +00002285 return false;
Evan Chengc5cdff22006-04-07 21:53:05 +00002286}
2287
Nate Begeman9008ca62009-04-27 18:41:29 +00002288/// isPSHUFDMask - Return true if the node specifies a shuffle of elements that
2289/// is suitable for input to PSHUFD or PSHUFW. That is, it doesn't reference
2290/// the second operand.
Owen Andersone50ed302009-08-10 22:56:29 +00002291static bool isPSHUFDMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002292 if (VT == MVT::v4f32 || VT == MVT::v4i32 || VT == MVT::v4i16)
Nate Begeman9008ca62009-04-27 18:41:29 +00002293 return (Mask[0] < 4 && Mask[1] < 4 && Mask[2] < 4 && Mask[3] < 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00002294 if (VT == MVT::v2f64 || VT == MVT::v2i64)
Nate Begeman9008ca62009-04-27 18:41:29 +00002295 return (Mask[0] < 2 && Mask[1] < 2);
2296 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002297}
2298
Nate Begeman9008ca62009-04-27 18:41:29 +00002299bool X86::isPSHUFDMask(ShuffleVectorSDNode *N) {
2300 SmallVector<int, 8> M;
2301 N->getMask(M);
2302 return ::isPSHUFDMask(M, N->getValueType(0));
2303}
Evan Cheng0188ecb2006-03-22 18:59:22 +00002304
Nate Begeman9008ca62009-04-27 18:41:29 +00002305/// isPSHUFHWMask - Return true if the node specifies a shuffle of elements that
2306/// is suitable for input to PSHUFHW.
Owen Andersone50ed302009-08-10 22:56:29 +00002307static bool isPSHUFHWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002308 if (VT != MVT::v8i16)
Evan Cheng0188ecb2006-03-22 18:59:22 +00002309 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002310
2311 // Lower quadword copied in order or undef.
2312 for (int i = 0; i != 4; ++i)
2313 if (Mask[i] >= 0 && Mask[i] != i)
Evan Cheng506d3df2006-03-29 23:07:14 +00002314 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002315
Evan Cheng506d3df2006-03-29 23:07:14 +00002316 // Upper quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002317 for (int i = 4; i != 8; ++i)
2318 if (Mask[i] >= 0 && (Mask[i] < 4 || Mask[i] > 7))
Evan Cheng506d3df2006-03-29 23:07:14 +00002319 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002320
Evan Cheng506d3df2006-03-29 23:07:14 +00002321 return true;
2322}
2323
Nate Begeman9008ca62009-04-27 18:41:29 +00002324bool X86::isPSHUFHWMask(ShuffleVectorSDNode *N) {
2325 SmallVector<int, 8> M;
2326 N->getMask(M);
2327 return ::isPSHUFHWMask(M, N->getValueType(0));
2328}
Evan Cheng506d3df2006-03-29 23:07:14 +00002329
Nate Begeman9008ca62009-04-27 18:41:29 +00002330/// isPSHUFLWMask - Return true if the node specifies a shuffle of elements that
2331/// is suitable for input to PSHUFLW.
Owen Andersone50ed302009-08-10 22:56:29 +00002332static bool isPSHUFLWMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002333 if (VT != MVT::v8i16)
Evan Cheng506d3df2006-03-29 23:07:14 +00002334 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002335
Rafael Espindola15684b22009-04-24 12:40:33 +00002336 // Upper quadword copied in order.
Nate Begeman9008ca62009-04-27 18:41:29 +00002337 for (int i = 4; i != 8; ++i)
2338 if (Mask[i] >= 0 && Mask[i] != i)
Rafael Espindola15684b22009-04-24 12:40:33 +00002339 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002340
Rafael Espindola15684b22009-04-24 12:40:33 +00002341 // Lower quadword shuffled.
Nate Begeman9008ca62009-04-27 18:41:29 +00002342 for (int i = 0; i != 4; ++i)
2343 if (Mask[i] >= 4)
Rafael Espindola15684b22009-04-24 12:40:33 +00002344 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002345
Rafael Espindola15684b22009-04-24 12:40:33 +00002346 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002347}
2348
Nate Begeman9008ca62009-04-27 18:41:29 +00002349bool X86::isPSHUFLWMask(ShuffleVectorSDNode *N) {
2350 SmallVector<int, 8> M;
2351 N->getMask(M);
2352 return ::isPSHUFLWMask(M, N->getValueType(0));
2353}
2354
Evan Cheng14aed5e2006-03-24 01:18:28 +00002355/// isSHUFPMask - Return true if the specified VECTOR_SHUFFLE operand
2356/// specifies a shuffle of elements that is suitable for input to SHUFP*.
Owen Andersone50ed302009-08-10 22:56:29 +00002357static bool isSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002358 int NumElems = VT.getVectorNumElements();
2359 if (NumElems != 2 && NumElems != 4)
2360 return false;
2361
2362 int Half = NumElems / 2;
2363 for (int i = 0; i < Half; ++i)
2364 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002365 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002366 for (int i = Half; i < NumElems; ++i)
2367 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002368 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002369
Evan Cheng14aed5e2006-03-24 01:18:28 +00002370 return true;
2371}
2372
Nate Begeman9008ca62009-04-27 18:41:29 +00002373bool X86::isSHUFPMask(ShuffleVectorSDNode *N) {
2374 SmallVector<int, 8> M;
2375 N->getMask(M);
2376 return ::isSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002377}
2378
Evan Cheng213d2cf2007-05-17 18:45:50 +00002379/// isCommutedSHUFP - Returns true if the shuffle mask is exactly
Evan Cheng39623da2006-04-20 08:58:49 +00002380/// the reverse of what x86 shuffles want. x86 shuffles requires the lower
2381/// half elements to come from vector 1 (which would equal the dest.) and
2382/// the upper half to come from vector 2.
Owen Andersone50ed302009-08-10 22:56:29 +00002383static bool isCommutedSHUFPMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002384 int NumElems = VT.getVectorNumElements();
2385
2386 if (NumElems != 2 && NumElems != 4)
2387 return false;
2388
2389 int Half = NumElems / 2;
2390 for (int i = 0; i < Half; ++i)
2391 if (!isUndefOrInRange(Mask[i], NumElems, NumElems*2))
Evan Cheng39623da2006-04-20 08:58:49 +00002392 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002393 for (int i = Half; i < NumElems; ++i)
2394 if (!isUndefOrInRange(Mask[i], 0, NumElems))
Evan Cheng39623da2006-04-20 08:58:49 +00002395 return false;
2396 return true;
2397}
2398
Nate Begeman9008ca62009-04-27 18:41:29 +00002399static bool isCommutedSHUFP(ShuffleVectorSDNode *N) {
2400 SmallVector<int, 8> M;
2401 N->getMask(M);
2402 return isCommutedSHUFPMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002403}
2404
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002405/// isMOVHLPSMask - Return true if the specified VECTOR_SHUFFLE operand
2406/// specifies a shuffle of elements that is suitable for input to MOVHLPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002407bool X86::isMOVHLPSMask(ShuffleVectorSDNode *N) {
2408 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Cheng2c0dbd02006-03-24 02:58:06 +00002409 return false;
2410
Evan Cheng2064a2b2006-03-28 06:50:32 +00002411 // Expect bit0 == 6, bit1 == 7, bit2 == 2, bit3 == 3
Nate Begeman9008ca62009-04-27 18:41:29 +00002412 return isUndefOrEqual(N->getMaskElt(0), 6) &&
2413 isUndefOrEqual(N->getMaskElt(1), 7) &&
2414 isUndefOrEqual(N->getMaskElt(2), 2) &&
2415 isUndefOrEqual(N->getMaskElt(3), 3);
Evan Cheng6e56e2c2006-11-07 22:14:24 +00002416}
2417
Evan Cheng5ced1d82006-04-06 23:23:56 +00002418/// isMOVLPMask - Return true if the specified VECTOR_SHUFFLE operand
2419/// specifies a shuffle of elements that is suitable for input to MOVLP{S|D}.
Nate Begeman9008ca62009-04-27 18:41:29 +00002420bool X86::isMOVLPMask(ShuffleVectorSDNode *N) {
2421 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002422
Evan Cheng5ced1d82006-04-06 23:23:56 +00002423 if (NumElems != 2 && NumElems != 4)
2424 return false;
2425
Evan Chengc5cdff22006-04-07 21:53:05 +00002426 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002427 if (!isUndefOrEqual(N->getMaskElt(i), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002428 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002429
Evan Chengc5cdff22006-04-07 21:53:05 +00002430 for (unsigned i = NumElems/2; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002431 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002432 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002433
2434 return true;
2435}
2436
2437/// isMOVHPMask - Return true if the specified VECTOR_SHUFFLE operand
Evan Cheng533a0aa2006-04-19 20:35:22 +00002438/// specifies a shuffle of elements that is suitable for input to MOVHP{S|D}
2439/// and MOVLHPS.
Nate Begeman9008ca62009-04-27 18:41:29 +00002440bool X86::isMOVHPMask(ShuffleVectorSDNode *N) {
2441 unsigned NumElems = N->getValueType(0).getVectorNumElements();
Evan Cheng5ced1d82006-04-06 23:23:56 +00002442
Evan Cheng5ced1d82006-04-06 23:23:56 +00002443 if (NumElems != 2 && NumElems != 4)
2444 return false;
2445
Evan Chengc5cdff22006-04-07 21:53:05 +00002446 for (unsigned i = 0; i < NumElems/2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002447 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Chengc5cdff22006-04-07 21:53:05 +00002448 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002449
Nate Begeman9008ca62009-04-27 18:41:29 +00002450 for (unsigned i = 0; i < NumElems/2; ++i)
2451 if (!isUndefOrEqual(N->getMaskElt(i + NumElems/2), i + NumElems))
Evan Chengc5cdff22006-04-07 21:53:05 +00002452 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002453
2454 return true;
2455}
2456
Nate Begeman9008ca62009-04-27 18:41:29 +00002457/// isMOVHLPS_v_undef_Mask - Special case of isMOVHLPSMask for canonical form
2458/// of vector_shuffle v, v, <2, 3, 2, 3>, i.e. vector_shuffle v, undef,
2459/// <2, 3, 2, 3>
2460bool X86::isMOVHLPS_v_undef_Mask(ShuffleVectorSDNode *N) {
2461 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2462
2463 if (NumElems != 4)
2464 return false;
2465
2466 return isUndefOrEqual(N->getMaskElt(0), 2) &&
2467 isUndefOrEqual(N->getMaskElt(1), 3) &&
2468 isUndefOrEqual(N->getMaskElt(2), 2) &&
2469 isUndefOrEqual(N->getMaskElt(3), 3);
2470}
2471
Evan Cheng0038e592006-03-28 00:39:58 +00002472/// isUNPCKLMask - Return true if the specified VECTOR_SHUFFLE operand
2473/// specifies a shuffle of elements that is suitable for input to UNPCKL.
Owen Andersone50ed302009-08-10 22:56:29 +00002474static bool isUNPCKLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002475 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002476 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002477 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng0038e592006-03-28 00:39:58 +00002478 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002479
2480 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2481 int BitI = Mask[i];
2482 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002483 if (!isUndefOrEqual(BitI, j))
2484 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002485 if (V2IsSplat) {
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002486 if (!isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002487 return false;
2488 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002489 if (!isUndefOrEqual(BitI1, j + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002490 return false;
2491 }
Evan Cheng0038e592006-03-28 00:39:58 +00002492 }
Evan Cheng0038e592006-03-28 00:39:58 +00002493 return true;
2494}
2495
Nate Begeman9008ca62009-04-27 18:41:29 +00002496bool X86::isUNPCKLMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2497 SmallVector<int, 8> M;
2498 N->getMask(M);
2499 return ::isUNPCKLMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002500}
2501
Evan Cheng4fcb9222006-03-28 02:43:26 +00002502/// isUNPCKHMask - Return true if the specified VECTOR_SHUFFLE operand
2503/// specifies a shuffle of elements that is suitable for input to UNPCKH.
Owen Andersone50ed302009-08-10 22:56:29 +00002504static bool isUNPCKHMask(const SmallVectorImpl<int> &Mask, EVT VT,
Rafael Espindola15684b22009-04-24 12:40:33 +00002505 bool V2IsSplat = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002506 int NumElts = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002507 if (NumElts != 2 && NumElts != 4 && NumElts != 8 && NumElts != 16)
Evan Cheng4fcb9222006-03-28 02:43:26 +00002508 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002509
2510 for (int i = 0, j = 0; i != NumElts; i += 2, ++j) {
2511 int BitI = Mask[i];
2512 int BitI1 = Mask[i+1];
Chris Lattner5a88b832007-02-25 07:10:00 +00002513 if (!isUndefOrEqual(BitI, j + NumElts/2))
Evan Chengc5cdff22006-04-07 21:53:05 +00002514 return false;
Evan Cheng39623da2006-04-20 08:58:49 +00002515 if (V2IsSplat) {
Chris Lattner5a88b832007-02-25 07:10:00 +00002516 if (isUndefOrEqual(BitI1, NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002517 return false;
2518 } else {
Chris Lattner5a88b832007-02-25 07:10:00 +00002519 if (!isUndefOrEqual(BitI1, j + NumElts/2 + NumElts))
Evan Cheng39623da2006-04-20 08:58:49 +00002520 return false;
2521 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002522 }
Evan Cheng4fcb9222006-03-28 02:43:26 +00002523 return true;
2524}
2525
Nate Begeman9008ca62009-04-27 18:41:29 +00002526bool X86::isUNPCKHMask(ShuffleVectorSDNode *N, bool V2IsSplat) {
2527 SmallVector<int, 8> M;
2528 N->getMask(M);
2529 return ::isUNPCKHMask(M, N->getValueType(0), V2IsSplat);
Evan Cheng39623da2006-04-20 08:58:49 +00002530}
2531
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002532/// isUNPCKL_v_undef_Mask - Special case of isUNPCKLMask for canonical form
2533/// of vector_shuffle v, v, <0, 4, 1, 5>, i.e. vector_shuffle v, undef,
2534/// <0, 0, 1, 1>
Owen Andersone50ed302009-08-10 22:56:29 +00002535static bool isUNPCKL_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002536 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002537 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002538 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002539
2540 for (int i = 0, j = 0; i != NumElems; i += 2, ++j) {
2541 int BitI = Mask[i];
2542 int BitI1 = Mask[i+1];
Evan Chengc5cdff22006-04-07 21:53:05 +00002543 if (!isUndefOrEqual(BitI, j))
2544 return false;
2545 if (!isUndefOrEqual(BitI1, j))
2546 return false;
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002547 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002548 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002549}
2550
Nate Begeman9008ca62009-04-27 18:41:29 +00002551bool X86::isUNPCKL_v_undef_Mask(ShuffleVectorSDNode *N) {
2552 SmallVector<int, 8> M;
2553 N->getMask(M);
2554 return ::isUNPCKL_v_undef_Mask(M, N->getValueType(0));
2555}
2556
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002557/// isUNPCKH_v_undef_Mask - Special case of isUNPCKHMask for canonical form
2558/// of vector_shuffle v, v, <2, 6, 3, 7>, i.e. vector_shuffle v, undef,
2559/// <2, 2, 3, 3>
Owen Andersone50ed302009-08-10 22:56:29 +00002560static bool isUNPCKH_v_undef_Mask(const SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002561 int NumElems = VT.getVectorNumElements();
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002562 if (NumElems != 2 && NumElems != 4 && NumElems != 8 && NumElems != 16)
2563 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002564
2565 for (int i = 0, j = NumElems / 2; i != NumElems; i += 2, ++j) {
2566 int BitI = Mask[i];
2567 int BitI1 = Mask[i+1];
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00002568 if (!isUndefOrEqual(BitI, j))
2569 return false;
2570 if (!isUndefOrEqual(BitI1, j))
2571 return false;
2572 }
Rafael Espindola15684b22009-04-24 12:40:33 +00002573 return true;
Nate Begemanb706d292009-04-24 03:42:54 +00002574}
2575
Nate Begeman9008ca62009-04-27 18:41:29 +00002576bool X86::isUNPCKH_v_undef_Mask(ShuffleVectorSDNode *N) {
2577 SmallVector<int, 8> M;
2578 N->getMask(M);
2579 return ::isUNPCKH_v_undef_Mask(M, N->getValueType(0));
2580}
2581
Evan Cheng017dcc62006-04-21 01:05:10 +00002582/// isMOVLMask - Return true if the specified VECTOR_SHUFFLE operand
2583/// specifies a shuffle of elements that is suitable for input to MOVSS,
2584/// MOVSD, and MOVD, i.e. setting the lowest element.
Owen Andersone50ed302009-08-10 22:56:29 +00002585static bool isMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT) {
Eli Friedman10415532009-06-06 06:05:10 +00002586 if (VT.getVectorElementType().getSizeInBits() < 32)
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002587 return false;
Eli Friedman10415532009-06-06 06:05:10 +00002588
2589 int NumElts = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002590
2591 if (!isUndefOrEqual(Mask[0], NumElts))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002592 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002593
2594 for (int i = 1; i < NumElts; ++i)
2595 if (!isUndefOrEqual(Mask[i], i))
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002596 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002597
Evan Chengd6d1cbd2006-04-11 00:19:04 +00002598 return true;
2599}
Evan Cheng1d5a8cc2006-04-05 07:20:06 +00002600
Nate Begeman9008ca62009-04-27 18:41:29 +00002601bool X86::isMOVLMask(ShuffleVectorSDNode *N) {
2602 SmallVector<int, 8> M;
2603 N->getMask(M);
2604 return ::isMOVLMask(M, N->getValueType(0));
Evan Cheng39623da2006-04-20 08:58:49 +00002605}
2606
Evan Cheng017dcc62006-04-21 01:05:10 +00002607/// isCommutedMOVL - Returns true if the shuffle mask is except the reverse
2608/// of what x86 movss want. X86 movs requires the lowest element to be lowest
Evan Cheng39623da2006-04-20 08:58:49 +00002609/// element of vector 2 and the other elements to come from vector 1 in order.
Owen Andersone50ed302009-08-10 22:56:29 +00002610static bool isCommutedMOVLMask(const SmallVectorImpl<int> &Mask, EVT VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002611 bool V2IsSplat = false, bool V2IsUndef = false) {
2612 int NumOps = VT.getVectorNumElements();
Chris Lattner5a88b832007-02-25 07:10:00 +00002613 if (NumOps != 2 && NumOps != 4 && NumOps != 8 && NumOps != 16)
Evan Cheng39623da2006-04-20 08:58:49 +00002614 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002615
2616 if (!isUndefOrEqual(Mask[0], 0))
Evan Cheng39623da2006-04-20 08:58:49 +00002617 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002618
2619 for (int i = 1; i < NumOps; ++i)
2620 if (!(isUndefOrEqual(Mask[i], i+NumOps) ||
2621 (V2IsUndef && isUndefOrInRange(Mask[i], NumOps, NumOps*2)) ||
2622 (V2IsSplat && isUndefOrEqual(Mask[i], NumOps))))
Evan Cheng8cf723d2006-09-08 01:50:06 +00002623 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002624
Evan Cheng39623da2006-04-20 08:58:49 +00002625 return true;
2626}
2627
Nate Begeman9008ca62009-04-27 18:41:29 +00002628static bool isCommutedMOVL(ShuffleVectorSDNode *N, bool V2IsSplat = false,
Evan Cheng8cf723d2006-09-08 01:50:06 +00002629 bool V2IsUndef = false) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002630 SmallVector<int, 8> M;
2631 N->getMask(M);
2632 return isCommutedMOVLMask(M, N->getValueType(0), V2IsSplat, V2IsUndef);
Evan Cheng39623da2006-04-20 08:58:49 +00002633}
2634
Evan Chengd9539472006-04-14 21:59:03 +00002635/// isMOVSHDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2636/// specifies a shuffle of elements that is suitable for input to MOVSHDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002637bool X86::isMOVSHDUPMask(ShuffleVectorSDNode *N) {
2638 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002639 return false;
2640
2641 // Expect 1, 1, 3, 3
Rafael Espindola15684b22009-04-24 12:40:33 +00002642 for (unsigned i = 0; i < 2; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002643 int Elt = N->getMaskElt(i);
2644 if (Elt >= 0 && Elt != 1)
2645 return false;
Rafael Espindola15684b22009-04-24 12:40:33 +00002646 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002647
2648 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002649 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002650 int Elt = N->getMaskElt(i);
2651 if (Elt >= 0 && Elt != 3)
2652 return false;
2653 if (Elt == 3)
2654 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002655 }
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002656 // Don't use movshdup if it can be done with a shufps.
Nate Begeman9008ca62009-04-27 18:41:29 +00002657 // FIXME: verify that matching u, u, 3, 3 is what we want.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002658 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002659}
2660
2661/// isMOVSLDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2662/// specifies a shuffle of elements that is suitable for input to MOVSLDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002663bool X86::isMOVSLDUPMask(ShuffleVectorSDNode *N) {
2664 if (N->getValueType(0).getVectorNumElements() != 4)
Evan Chengd9539472006-04-14 21:59:03 +00002665 return false;
2666
2667 // Expect 0, 0, 2, 2
Nate Begeman9008ca62009-04-27 18:41:29 +00002668 for (unsigned i = 0; i < 2; ++i)
2669 if (N->getMaskElt(i) > 0)
2670 return false;
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002671
2672 bool HasHi = false;
Evan Chengd9539472006-04-14 21:59:03 +00002673 for (unsigned i = 2; i < 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002674 int Elt = N->getMaskElt(i);
2675 if (Elt >= 0 && Elt != 2)
2676 return false;
2677 if (Elt == 2)
2678 HasHi = true;
Evan Chengd9539472006-04-14 21:59:03 +00002679 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002680 // Don't use movsldup if it can be done with a shufps.
Evan Cheng57ebe9f2006-04-15 05:37:34 +00002681 return HasHi;
Evan Chengd9539472006-04-14 21:59:03 +00002682}
2683
Evan Cheng0b457f02008-09-25 20:50:48 +00002684/// isMOVDDUPMask - Return true if the specified VECTOR_SHUFFLE operand
2685/// specifies a shuffle of elements that is suitable for input to MOVDDUP.
Nate Begeman9008ca62009-04-27 18:41:29 +00002686bool X86::isMOVDDUPMask(ShuffleVectorSDNode *N) {
2687 int e = N->getValueType(0).getVectorNumElements() / 2;
2688
2689 for (int i = 0; i < e; ++i)
2690 if (!isUndefOrEqual(N->getMaskElt(i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002691 return false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002692 for (int i = 0; i < e; ++i)
2693 if (!isUndefOrEqual(N->getMaskElt(e+i), i))
Evan Cheng0b457f02008-09-25 20:50:48 +00002694 return false;
2695 return true;
2696}
2697
Evan Cheng63d33002006-03-22 08:01:21 +00002698/// getShuffleSHUFImmediate - Return the appropriate immediate to shuffle
2699/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUF* and SHUFP*
2700/// instructions.
2701unsigned X86::getShuffleSHUFImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002702 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
2703 int NumOperands = SVOp->getValueType(0).getVectorNumElements();
2704
Evan Chengb9df0ca2006-03-22 02:53:00 +00002705 unsigned Shift = (NumOperands == 4) ? 2 : 1;
2706 unsigned Mask = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00002707 for (int i = 0; i < NumOperands; ++i) {
2708 int Val = SVOp->getMaskElt(NumOperands-i-1);
2709 if (Val < 0) Val = 0;
Evan Cheng14aed5e2006-03-24 01:18:28 +00002710 if (Val >= NumOperands) Val -= NumOperands;
Evan Cheng63d33002006-03-22 08:01:21 +00002711 Mask |= Val;
Evan Cheng36b27f32006-03-28 23:41:33 +00002712 if (i != NumOperands - 1)
2713 Mask <<= Shift;
2714 }
Evan Cheng63d33002006-03-22 08:01:21 +00002715 return Mask;
2716}
2717
Evan Cheng506d3df2006-03-29 23:07:14 +00002718/// getShufflePSHUFHWImmediate - Return the appropriate immediate to shuffle
2719/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFHW
2720/// instructions.
2721unsigned X86::getShufflePSHUFHWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002722 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002723 unsigned Mask = 0;
2724 // 8 nodes, but we only care about the last 4.
2725 for (unsigned i = 7; i >= 4; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002726 int Val = SVOp->getMaskElt(i);
2727 if (Val >= 0)
Mon P Wang7bcaefa2009-02-04 01:16:59 +00002728 Mask |= (Val - 4);
Evan Cheng506d3df2006-03-29 23:07:14 +00002729 if (i != 4)
2730 Mask <<= 2;
2731 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002732 return Mask;
2733}
2734
2735/// getShufflePSHUFLWImmediate - Return the appropriate immediate to shuffle
2736/// the specified isShuffleMask VECTOR_SHUFFLE mask with PSHUFLW
2737/// instructions.
2738unsigned X86::getShufflePSHUFLWImmediate(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002739 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Evan Cheng506d3df2006-03-29 23:07:14 +00002740 unsigned Mask = 0;
2741 // 8 nodes, but we only care about the first 4.
2742 for (int i = 3; i >= 0; --i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002743 int Val = SVOp->getMaskElt(i);
2744 if (Val >= 0)
2745 Mask |= Val;
Evan Cheng506d3df2006-03-29 23:07:14 +00002746 if (i != 0)
2747 Mask <<= 2;
2748 }
Evan Cheng506d3df2006-03-29 23:07:14 +00002749 return Mask;
2750}
2751
Evan Cheng37b73872009-07-30 08:33:02 +00002752/// isZeroNode - Returns true if Elt is a constant zero or a floating point
2753/// constant +0.0.
2754bool X86::isZeroNode(SDValue Elt) {
2755 return ((isa<ConstantSDNode>(Elt) &&
2756 cast<ConstantSDNode>(Elt)->getZExtValue() == 0) ||
2757 (isa<ConstantFPSDNode>(Elt) &&
2758 cast<ConstantFPSDNode>(Elt)->getValueAPF().isPosZero()));
2759}
2760
Nate Begeman9008ca62009-04-27 18:41:29 +00002761/// CommuteVectorShuffle - Swap vector_shuffle operands as well as values in
2762/// their permute mask.
2763static SDValue CommuteVectorShuffle(ShuffleVectorSDNode *SVOp,
2764 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002765 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002766 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002767 SmallVector<int, 8> MaskVec;
2768
Nate Begeman5a5ca152009-04-29 05:20:52 +00002769 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002770 int idx = SVOp->getMaskElt(i);
2771 if (idx < 0)
2772 MaskVec.push_back(idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002773 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002774 MaskVec.push_back(idx + NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002775 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002776 MaskVec.push_back(idx - NumElems);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002777 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002778 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(1),
2779 SVOp->getOperand(0), &MaskVec[0]);
Evan Cheng5ced1d82006-04-06 23:23:56 +00002780}
2781
Evan Cheng779ccea2007-12-07 21:30:01 +00002782/// CommuteVectorShuffleMask - Change values in a shuffle permute mask assuming
2783/// the two vector operands have swapped position.
Owen Andersone50ed302009-08-10 22:56:29 +00002784static void CommuteVectorShuffleMask(SmallVectorImpl<int> &Mask, EVT VT) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002785 unsigned NumElems = VT.getVectorNumElements();
2786 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002787 int idx = Mask[i];
2788 if (idx < 0)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002789 continue;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002790 else if (idx < (int)NumElems)
Nate Begeman9008ca62009-04-27 18:41:29 +00002791 Mask[i] = idx + NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002792 else
Nate Begeman9008ca62009-04-27 18:41:29 +00002793 Mask[i] = idx - NumElems;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002794 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00002795}
2796
Evan Cheng533a0aa2006-04-19 20:35:22 +00002797/// ShouldXformToMOVHLPS - Return true if the node should be transformed to
2798/// match movhlps. The lower half elements should come from upper half of
2799/// V1 (and in order), and the upper half elements should come from the upper
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00002800/// half of V2 (and in order).
Nate Begeman9008ca62009-04-27 18:41:29 +00002801static bool ShouldXformToMOVHLPS(ShuffleVectorSDNode *Op) {
2802 if (Op->getValueType(0).getVectorNumElements() != 4)
Evan Cheng533a0aa2006-04-19 20:35:22 +00002803 return false;
2804 for (unsigned i = 0, e = 2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002805 if (!isUndefOrEqual(Op->getMaskElt(i), i+2))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002806 return false;
2807 for (unsigned i = 2; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002808 if (!isUndefOrEqual(Op->getMaskElt(i), i+4))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002809 return false;
2810 return true;
2811}
2812
Evan Cheng5ced1d82006-04-06 23:23:56 +00002813/// isScalarLoadToVector - Returns true if the node is a scalar load that
Evan Cheng7e2ff772008-05-08 00:57:18 +00002814/// is promoted to a vector. It also returns the LoadSDNode by reference if
2815/// required.
2816static bool isScalarLoadToVector(SDNode *N, LoadSDNode **LD = NULL) {
Evan Cheng0b457f02008-09-25 20:50:48 +00002817 if (N->getOpcode() != ISD::SCALAR_TO_VECTOR)
2818 return false;
2819 N = N->getOperand(0).getNode();
2820 if (!ISD::isNON_EXTLoad(N))
2821 return false;
2822 if (LD)
2823 *LD = cast<LoadSDNode>(N);
2824 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002825}
2826
Evan Cheng533a0aa2006-04-19 20:35:22 +00002827/// ShouldXformToMOVLP{S|D} - Return true if the node should be transformed to
2828/// match movlp{s|d}. The lower half elements should come from lower half of
2829/// V1 (and in order), and the upper half elements should come from the upper
2830/// half of V2 (and in order). And since V1 will become the source of the
2831/// MOVLP, it must be either a vector load or a scalar load to vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00002832static bool ShouldXformToMOVLP(SDNode *V1, SDNode *V2,
2833 ShuffleVectorSDNode *Op) {
Evan Cheng466685d2006-10-09 20:57:25 +00002834 if (!ISD::isNON_EXTLoad(V1) && !isScalarLoadToVector(V1))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002835 return false;
Evan Cheng23425f52006-10-09 21:39:25 +00002836 // Is V2 is a vector load, don't do this transformation. We will try to use
2837 // load folding shufps op.
2838 if (ISD::isNON_EXTLoad(V2))
2839 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002840
Nate Begeman5a5ca152009-04-29 05:20:52 +00002841 unsigned NumElems = Op->getValueType(0).getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002842
Evan Cheng533a0aa2006-04-19 20:35:22 +00002843 if (NumElems != 2 && NumElems != 4)
2844 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002845 for (unsigned i = 0, e = NumElems/2; i != e; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002846 if (!isUndefOrEqual(Op->getMaskElt(i), i))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002847 return false;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002848 for (unsigned i = NumElems/2; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002849 if (!isUndefOrEqual(Op->getMaskElt(i), i+NumElems))
Evan Cheng533a0aa2006-04-19 20:35:22 +00002850 return false;
2851 return true;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002852}
2853
Evan Cheng39623da2006-04-20 08:58:49 +00002854/// isSplatVector - Returns true if N is a BUILD_VECTOR node whose elements are
2855/// all the same.
2856static bool isSplatVector(SDNode *N) {
2857 if (N->getOpcode() != ISD::BUILD_VECTOR)
2858 return false;
Evan Cheng5ced1d82006-04-06 23:23:56 +00002859
Dan Gohman475871a2008-07-27 21:46:04 +00002860 SDValue SplatValue = N->getOperand(0);
Evan Cheng39623da2006-04-20 08:58:49 +00002861 for (unsigned i = 1, e = N->getNumOperands(); i != e; ++i)
2862 if (N->getOperand(i) != SplatValue)
Evan Cheng5ced1d82006-04-06 23:23:56 +00002863 return false;
2864 return true;
2865}
2866
Evan Cheng213d2cf2007-05-17 18:45:50 +00002867/// isZeroShuffle - Returns true if N is a VECTOR_SHUFFLE that can be resolved
Nate Begeman9008ca62009-04-27 18:41:29 +00002868/// to an zero vector.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002869/// FIXME: move to dag combiner / method on ShuffleVectorSDNode
Nate Begeman9008ca62009-04-27 18:41:29 +00002870static bool isZeroShuffle(ShuffleVectorSDNode *N) {
Dan Gohman475871a2008-07-27 21:46:04 +00002871 SDValue V1 = N->getOperand(0);
2872 SDValue V2 = N->getOperand(1);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002873 unsigned NumElems = N->getValueType(0).getVectorNumElements();
2874 for (unsigned i = 0; i != NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002875 int Idx = N->getMaskElt(i);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002876 if (Idx >= (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002877 unsigned Opc = V2.getOpcode();
Rafael Espindola15684b22009-04-24 12:40:33 +00002878 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V2.getNode()))
2879 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002880 if (Opc != ISD::BUILD_VECTOR ||
2881 !X86::isZeroNode(V2.getOperand(Idx-NumElems)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002882 return false;
2883 } else if (Idx >= 0) {
2884 unsigned Opc = V1.getOpcode();
2885 if (Opc == ISD::UNDEF || ISD::isBuildVectorAllZeros(V1.getNode()))
2886 continue;
Evan Cheng37b73872009-07-30 08:33:02 +00002887 if (Opc != ISD::BUILD_VECTOR ||
2888 !X86::isZeroNode(V1.getOperand(Idx)))
Chris Lattner8a594482007-11-25 00:24:49 +00002889 return false;
Evan Cheng213d2cf2007-05-17 18:45:50 +00002890 }
2891 }
2892 return true;
2893}
2894
2895/// getZeroVector - Returns a vector of specified type with all zero elements.
2896///
Owen Andersone50ed302009-08-10 22:56:29 +00002897static SDValue getZeroVector(EVT VT, bool HasSSE2, SelectionDAG &DAG,
Dale Johannesenace16102009-02-03 19:33:06 +00002898 DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002899 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002900
Chris Lattner8a594482007-11-25 00:24:49 +00002901 // Always build zero vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2902 // type. This ensures they get CSE'd.
Dan Gohman475871a2008-07-27 21:46:04 +00002903 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002904 if (VT.getSizeInBits() == 64) { // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00002905 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
2906 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002907 } else if (HasSSE2) { // SSE2
Owen Anderson825b72b2009-08-11 20:47:22 +00002908 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
2909 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002910 } else { // SSE1
Owen Anderson825b72b2009-08-11 20:47:22 +00002911 SDValue Cst = DAG.getTargetConstantFP(+0.0, MVT::f32);
2912 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4f32, Cst, Cst, Cst, Cst);
Evan Chengf0df0312008-05-15 08:39:06 +00002913 }
Dale Johannesenace16102009-02-03 19:33:06 +00002914 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Evan Cheng213d2cf2007-05-17 18:45:50 +00002915}
2916
Chris Lattner8a594482007-11-25 00:24:49 +00002917/// getOnesVector - Returns a vector of specified type with all bits set.
2918///
Owen Andersone50ed302009-08-10 22:56:29 +00002919static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00002920 assert(VT.isVector() && "Expected a vector type");
Scott Michelfdc40a02009-02-17 22:15:04 +00002921
Chris Lattner8a594482007-11-25 00:24:49 +00002922 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2923 // type. This ensures they get CSE'd.
Owen Anderson825b72b2009-08-11 20:47:22 +00002924 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00002925 SDValue Vec;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002926 if (VT.getSizeInBits() == 64) // MMX
Owen Anderson825b72b2009-08-11 20:47:22 +00002927 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Chris Lattner8a594482007-11-25 00:24:49 +00002928 else // SSE
Owen Anderson825b72b2009-08-11 20:47:22 +00002929 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Dale Johannesenace16102009-02-03 19:33:06 +00002930 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
Chris Lattner8a594482007-11-25 00:24:49 +00002931}
2932
2933
Evan Cheng39623da2006-04-20 08:58:49 +00002934/// NormalizeMask - V2 is a splat, modify the mask (if needed) so all elements
2935/// that point to V2 points to its first element.
Nate Begeman9008ca62009-04-27 18:41:29 +00002936static SDValue NormalizeMask(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002937 EVT VT = SVOp->getValueType(0);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002938 unsigned NumElems = VT.getVectorNumElements();
Nate Begeman9008ca62009-04-27 18:41:29 +00002939
Evan Cheng39623da2006-04-20 08:58:49 +00002940 bool Changed = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00002941 SmallVector<int, 8> MaskVec;
2942 SVOp->getMask(MaskVec);
2943
Nate Begeman5a5ca152009-04-29 05:20:52 +00002944 for (unsigned i = 0; i != NumElems; ++i) {
2945 if (MaskVec[i] > (int)NumElems) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002946 MaskVec[i] = NumElems;
2947 Changed = true;
Evan Cheng39623da2006-04-20 08:58:49 +00002948 }
Evan Cheng39623da2006-04-20 08:58:49 +00002949 }
Evan Cheng39623da2006-04-20 08:58:49 +00002950 if (Changed)
Nate Begeman9008ca62009-04-27 18:41:29 +00002951 return DAG.getVectorShuffle(VT, SVOp->getDebugLoc(), SVOp->getOperand(0),
2952 SVOp->getOperand(1), &MaskVec[0]);
2953 return SDValue(SVOp, 0);
Evan Cheng39623da2006-04-20 08:58:49 +00002954}
2955
Evan Cheng017dcc62006-04-21 01:05:10 +00002956/// getMOVLMask - Returns a vector_shuffle mask for an movs{s|d}, movd
2957/// operation of specified width.
Owen Andersone50ed302009-08-10 22:56:29 +00002958static SDValue getMOVL(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00002959 SDValue V2) {
2960 unsigned NumElems = VT.getVectorNumElements();
2961 SmallVector<int, 8> Mask;
2962 Mask.push_back(NumElems);
Evan Cheng39623da2006-04-20 08:58:49 +00002963 for (unsigned i = 1; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00002964 Mask.push_back(i);
2965 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Cheng39623da2006-04-20 08:58:49 +00002966}
2967
Nate Begeman9008ca62009-04-27 18:41:29 +00002968/// getUnpackl - Returns a vector_shuffle node for an unpackl operation.
Owen Andersone50ed302009-08-10 22:56:29 +00002969static SDValue getUnpackl(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00002970 SDValue V2) {
2971 unsigned NumElems = VT.getVectorNumElements();
2972 SmallVector<int, 8> Mask;
Evan Chengc575ca22006-04-17 20:43:08 +00002973 for (unsigned i = 0, e = NumElems/2; i != e; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002974 Mask.push_back(i);
2975 Mask.push_back(i + NumElems);
Evan Chengc575ca22006-04-17 20:43:08 +00002976 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002977 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Evan Chengc575ca22006-04-17 20:43:08 +00002978}
2979
Nate Begeman9008ca62009-04-27 18:41:29 +00002980/// getUnpackhMask - Returns a vector_shuffle node for an unpackh operation.
Owen Andersone50ed302009-08-10 22:56:29 +00002981static SDValue getUnpackh(SelectionDAG &DAG, DebugLoc dl, EVT VT, SDValue V1,
Nate Begeman9008ca62009-04-27 18:41:29 +00002982 SDValue V2) {
2983 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng39623da2006-04-20 08:58:49 +00002984 unsigned Half = NumElems/2;
Nate Begeman9008ca62009-04-27 18:41:29 +00002985 SmallVector<int, 8> Mask;
Evan Cheng39623da2006-04-20 08:58:49 +00002986 for (unsigned i = 0; i != Half; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002987 Mask.push_back(i + Half);
2988 Mask.push_back(i + NumElems + Half);
Evan Cheng39623da2006-04-20 08:58:49 +00002989 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002990 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00002991}
2992
Evan Cheng0c0f83f2008-04-05 00:30:36 +00002993/// PromoteSplat - Promote a splat of v4f32, v8i16 or v16i8 to v4i32.
Nate Begeman9008ca62009-04-27 18:41:29 +00002994static SDValue PromoteSplat(ShuffleVectorSDNode *SV, SelectionDAG &DAG,
2995 bool HasSSE2) {
2996 if (SV->getValueType(0).getVectorNumElements() <= 4)
2997 return SDValue(SV, 0);
2998
Owen Anderson825b72b2009-08-11 20:47:22 +00002999 EVT PVT = MVT::v4f32;
Owen Andersone50ed302009-08-10 22:56:29 +00003000 EVT VT = SV->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003001 DebugLoc dl = SV->getDebugLoc();
3002 SDValue V1 = SV->getOperand(0);
3003 int NumElems = VT.getVectorNumElements();
3004 int EltNo = SV->getSplatIndex();
Rafael Espindola15684b22009-04-24 12:40:33 +00003005
Nate Begeman9008ca62009-04-27 18:41:29 +00003006 // unpack elements to the correct location
3007 while (NumElems > 4) {
3008 if (EltNo < NumElems/2) {
3009 V1 = getUnpackl(DAG, dl, VT, V1, V1);
3010 } else {
3011 V1 = getUnpackh(DAG, dl, VT, V1, V1);
3012 EltNo -= NumElems/2;
3013 }
3014 NumElems >>= 1;
3015 }
3016
3017 // Perform the splat.
3018 int SplatMask[4] = { EltNo, EltNo, EltNo, EltNo };
Dale Johannesenace16102009-02-03 19:33:06 +00003019 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, PVT, V1);
Nate Begeman9008ca62009-04-27 18:41:29 +00003020 V1 = DAG.getVectorShuffle(PVT, dl, V1, DAG.getUNDEF(PVT), &SplatMask[0]);
3021 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, V1);
Evan Chengc575ca22006-04-17 20:43:08 +00003022}
3023
Evan Chengba05f722006-04-21 23:03:30 +00003024/// getShuffleVectorZeroOrUndef - Return a vector_shuffle of the specified
Chris Lattner8a594482007-11-25 00:24:49 +00003025/// vector of zero or undef vector. This produces a shuffle where the low
3026/// element of V2 is swizzled into the zero/undef vector, landing at element
3027/// Idx. This produces a shuffle mask like 4,1,2,3 (idx=0) or 0,1,2,4 (idx=3).
Dan Gohman475871a2008-07-27 21:46:04 +00003028static SDValue getShuffleVectorZeroOrUndef(SDValue V2, unsigned Idx,
Evan Chengf0df0312008-05-15 08:39:06 +00003029 bool isZero, bool HasSSE2,
3030 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00003031 EVT VT = V2.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00003032 SDValue V1 = isZero
Nate Begeman9008ca62009-04-27 18:41:29 +00003033 ? getZeroVector(VT, HasSSE2, DAG, V2.getDebugLoc()) : DAG.getUNDEF(VT);
3034 unsigned NumElems = VT.getVectorNumElements();
3035 SmallVector<int, 16> MaskVec;
Chris Lattner8a594482007-11-25 00:24:49 +00003036 for (unsigned i = 0; i != NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003037 // If this is the insertion idx, put the low elt of V2 here.
3038 MaskVec.push_back(i == Idx ? NumElems : i);
3039 return DAG.getVectorShuffle(VT, V2.getDebugLoc(), V1, V2, &MaskVec[0]);
Evan Cheng017dcc62006-04-21 01:05:10 +00003040}
3041
Evan Chengf26ffe92008-05-29 08:22:04 +00003042/// getNumOfConsecutiveZeros - Return the number of elements in a result of
3043/// a shuffle that is zero.
3044static
Nate Begeman9008ca62009-04-27 18:41:29 +00003045unsigned getNumOfConsecutiveZeros(ShuffleVectorSDNode *SVOp, int NumElems,
3046 bool Low, SelectionDAG &DAG) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003047 unsigned NumZeros = 0;
Nate Begeman9008ca62009-04-27 18:41:29 +00003048 for (int i = 0; i < NumElems; ++i) {
Evan Chengab262272008-06-25 20:52:59 +00003049 unsigned Index = Low ? i : NumElems-i-1;
Nate Begeman9008ca62009-04-27 18:41:29 +00003050 int Idx = SVOp->getMaskElt(Index);
3051 if (Idx < 0) {
Evan Chengf26ffe92008-05-29 08:22:04 +00003052 ++NumZeros;
3053 continue;
3054 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003055 SDValue Elt = DAG.getShuffleScalarElt(SVOp, Index);
Evan Cheng37b73872009-07-30 08:33:02 +00003056 if (Elt.getNode() && X86::isZeroNode(Elt))
Evan Chengf26ffe92008-05-29 08:22:04 +00003057 ++NumZeros;
3058 else
3059 break;
3060 }
3061 return NumZeros;
3062}
3063
3064/// isVectorShift - Returns true if the shuffle can be implemented as a
3065/// logical left or right shift of a vector.
Nate Begeman9008ca62009-04-27 18:41:29 +00003066/// FIXME: split into pslldqi, psrldqi, palignr variants.
3067static bool isVectorShift(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG,
Dan Gohman475871a2008-07-27 21:46:04 +00003068 bool &isLeft, SDValue &ShVal, unsigned &ShAmt) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003069 int NumElems = SVOp->getValueType(0).getVectorNumElements();
Evan Chengf26ffe92008-05-29 08:22:04 +00003070
3071 isLeft = true;
Nate Begeman9008ca62009-04-27 18:41:29 +00003072 unsigned NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, true, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003073 if (!NumZeros) {
3074 isLeft = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003075 NumZeros = getNumOfConsecutiveZeros(SVOp, NumElems, false, DAG);
Evan Chengf26ffe92008-05-29 08:22:04 +00003076 if (!NumZeros)
3077 return false;
3078 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003079 bool SeenV1 = false;
3080 bool SeenV2 = false;
Nate Begeman9008ca62009-04-27 18:41:29 +00003081 for (int i = NumZeros; i < NumElems; ++i) {
3082 int Val = isLeft ? (i - NumZeros) : i;
3083 int Idx = SVOp->getMaskElt(isLeft ? i : (i - NumZeros));
3084 if (Idx < 0)
Evan Chengf26ffe92008-05-29 08:22:04 +00003085 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003086 if (Idx < NumElems)
Evan Chengf26ffe92008-05-29 08:22:04 +00003087 SeenV1 = true;
3088 else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003089 Idx -= NumElems;
Evan Chengf26ffe92008-05-29 08:22:04 +00003090 SeenV2 = true;
3091 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003092 if (Idx != Val)
Evan Chengf26ffe92008-05-29 08:22:04 +00003093 return false;
3094 }
3095 if (SeenV1 && SeenV2)
3096 return false;
3097
Nate Begeman9008ca62009-04-27 18:41:29 +00003098 ShVal = SeenV1 ? SVOp->getOperand(0) : SVOp->getOperand(1);
Evan Chengf26ffe92008-05-29 08:22:04 +00003099 ShAmt = NumZeros;
3100 return true;
3101}
3102
3103
Evan Chengc78d3b42006-04-24 18:01:45 +00003104/// LowerBuildVectorv16i8 - Custom lower build_vector of v16i8.
3105///
Dan Gohman475871a2008-07-27 21:46:04 +00003106static SDValue LowerBuildVectorv16i8(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003107 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003108 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003109 if (NumNonZero > 8)
Dan Gohman475871a2008-07-27 21:46:04 +00003110 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003111
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003112 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003113 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003114 bool First = true;
3115 for (unsigned i = 0; i < 16; ++i) {
3116 bool ThisIsNonZero = (NonZeros & (1 << i)) != 0;
3117 if (ThisIsNonZero && First) {
3118 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003119 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003120 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003121 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003122 First = false;
3123 }
3124
3125 if ((i & 1) != 0) {
Dan Gohman475871a2008-07-27 21:46:04 +00003126 SDValue ThisElt(0, 0), LastElt(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003127 bool LastIsNonZero = (NonZeros & (1 << (i-1))) != 0;
3128 if (LastIsNonZero) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003129 LastElt = DAG.getNode(ISD::ZERO_EXTEND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003130 MVT::i16, Op.getOperand(i-1));
Evan Chengc78d3b42006-04-24 18:01:45 +00003131 }
3132 if (ThisIsNonZero) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003133 ThisElt = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i16, Op.getOperand(i));
3134 ThisElt = DAG.getNode(ISD::SHL, dl, MVT::i16,
3135 ThisElt, DAG.getConstant(8, MVT::i8));
Evan Chengc78d3b42006-04-24 18:01:45 +00003136 if (LastIsNonZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003137 ThisElt = DAG.getNode(ISD::OR, dl, MVT::i16, ThisElt, LastElt);
Evan Chengc78d3b42006-04-24 18:01:45 +00003138 } else
3139 ThisElt = LastElt;
3140
Gabor Greifba36cb52008-08-28 21:40:38 +00003141 if (ThisElt.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00003142 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, V, ThisElt,
Chris Lattner0bd48932008-01-17 07:00:52 +00003143 DAG.getIntPtrConstant(i/2));
Evan Chengc78d3b42006-04-24 18:01:45 +00003144 }
3145 }
3146
Owen Anderson825b72b2009-08-11 20:47:22 +00003147 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V);
Evan Chengc78d3b42006-04-24 18:01:45 +00003148}
3149
Bill Wendlinga348c562007-03-22 18:42:45 +00003150/// LowerBuildVectorv8i16 - Custom lower build_vector of v8i16.
Evan Chengc78d3b42006-04-24 18:01:45 +00003151///
Dan Gohman475871a2008-07-27 21:46:04 +00003152static SDValue LowerBuildVectorv8i16(SDValue Op, unsigned NonZeros,
Evan Chengc78d3b42006-04-24 18:01:45 +00003153 unsigned NumNonZero, unsigned NumZero,
Evan Cheng25ab6902006-09-08 06:48:29 +00003154 SelectionDAG &DAG, TargetLowering &TLI) {
Evan Chengc78d3b42006-04-24 18:01:45 +00003155 if (NumNonZero > 4)
Dan Gohman475871a2008-07-27 21:46:04 +00003156 return SDValue();
Evan Chengc78d3b42006-04-24 18:01:45 +00003157
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003158 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00003159 SDValue V(0, 0);
Evan Chengc78d3b42006-04-24 18:01:45 +00003160 bool First = true;
3161 for (unsigned i = 0; i < 8; ++i) {
3162 bool isNonZero = (NonZeros & (1 << i)) != 0;
3163 if (isNonZero) {
3164 if (First) {
3165 if (NumZero)
Owen Anderson825b72b2009-08-11 20:47:22 +00003166 V = getZeroVector(MVT::v8i16, true, DAG, dl);
Evan Chengc78d3b42006-04-24 18:01:45 +00003167 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003168 V = DAG.getUNDEF(MVT::v8i16);
Evan Chengc78d3b42006-04-24 18:01:45 +00003169 First = false;
3170 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003171 V = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003172 MVT::v8i16, V, Op.getOperand(i),
Chris Lattner0bd48932008-01-17 07:00:52 +00003173 DAG.getIntPtrConstant(i));
Evan Chengc78d3b42006-04-24 18:01:45 +00003174 }
3175 }
3176
3177 return V;
3178}
3179
Evan Chengf26ffe92008-05-29 08:22:04 +00003180/// getVShift - Return a vector logical shift node.
3181///
Owen Andersone50ed302009-08-10 22:56:29 +00003182static SDValue getVShift(bool isLeft, EVT VT, SDValue SrcOp,
Nate Begeman9008ca62009-04-27 18:41:29 +00003183 unsigned NumBits, SelectionDAG &DAG,
3184 const TargetLowering &TLI, DebugLoc dl) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003185 bool isMMX = VT.getSizeInBits() == 64;
Owen Anderson825b72b2009-08-11 20:47:22 +00003186 EVT ShVT = isMMX ? MVT::v1i64 : MVT::v2i64;
Evan Chengf26ffe92008-05-29 08:22:04 +00003187 unsigned Opc = isLeft ? X86ISD::VSHL : X86ISD::VSRL;
Dale Johannesenace16102009-02-03 19:33:06 +00003188 SrcOp = DAG.getNode(ISD::BIT_CONVERT, dl, ShVT, SrcOp);
3189 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3190 DAG.getNode(Opc, dl, ShVT, SrcOp,
Gabor Greif327ef032008-08-28 23:19:51 +00003191 DAG.getConstant(NumBits, TLI.getShiftAmountTy())));
Evan Chengf26ffe92008-05-29 08:22:04 +00003192}
3193
Dan Gohman475871a2008-07-27 21:46:04 +00003194SDValue
3195X86TargetLowering::LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00003196 DebugLoc dl = Op.getDebugLoc();
Chris Lattner8a594482007-11-25 00:24:49 +00003197 // All zero's are handled with pxor, all one's are handled with pcmpeqd.
Gabor Greif327ef032008-08-28 23:19:51 +00003198 if (ISD::isBuildVectorAllZeros(Op.getNode())
3199 || ISD::isBuildVectorAllOnes(Op.getNode())) {
Chris Lattner8a594482007-11-25 00:24:49 +00003200 // Canonicalize this to either <4 x i32> or <2 x i32> (SSE vs MMX) to
3201 // 1) ensure the zero vectors are CSE'd, and 2) ensure that i64 scalars are
3202 // eliminated on x86-32 hosts.
Owen Anderson825b72b2009-08-11 20:47:22 +00003203 if (Op.getValueType() == MVT::v4i32 || Op.getValueType() == MVT::v2i32)
Chris Lattner8a594482007-11-25 00:24:49 +00003204 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003205
Gabor Greifba36cb52008-08-28 21:40:38 +00003206 if (ISD::isBuildVectorAllOnes(Op.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00003207 return getOnesVector(Op.getValueType(), DAG, dl);
3208 return getZeroVector(Op.getValueType(), Subtarget->hasSSE2(), DAG, dl);
Chris Lattner8a594482007-11-25 00:24:49 +00003209 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003210
Owen Andersone50ed302009-08-10 22:56:29 +00003211 EVT VT = Op.getValueType();
3212 EVT ExtVT = VT.getVectorElementType();
3213 unsigned EVTBits = ExtVT.getSizeInBits();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003214
3215 unsigned NumElems = Op.getNumOperands();
3216 unsigned NumZero = 0;
3217 unsigned NumNonZero = 0;
3218 unsigned NonZeros = 0;
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003219 bool IsAllConstants = true;
Dan Gohman475871a2008-07-27 21:46:04 +00003220 SmallSet<SDValue, 8> Values;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003221 for (unsigned i = 0; i < NumElems; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003222 SDValue Elt = Op.getOperand(i);
Evan Chengdb2d5242007-12-12 06:45:40 +00003223 if (Elt.getOpcode() == ISD::UNDEF)
3224 continue;
3225 Values.insert(Elt);
3226 if (Elt.getOpcode() != ISD::Constant &&
3227 Elt.getOpcode() != ISD::ConstantFP)
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003228 IsAllConstants = false;
Evan Cheng37b73872009-07-30 08:33:02 +00003229 if (X86::isZeroNode(Elt))
Evan Chengdb2d5242007-12-12 06:45:40 +00003230 NumZero++;
3231 else {
3232 NonZeros |= (1 << i);
3233 NumNonZero++;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003234 }
3235 }
3236
Dan Gohman7f321562007-06-25 16:23:39 +00003237 if (NumNonZero == 0) {
Chris Lattner8a594482007-11-25 00:24:49 +00003238 // All undef vector. Return an UNDEF. All zero vectors were handled above.
Dale Johannesene8d72302009-02-06 23:05:02 +00003239 return DAG.getUNDEF(VT);
Dan Gohman7f321562007-06-25 16:23:39 +00003240 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003241
Chris Lattner67f453a2008-03-09 05:42:06 +00003242 // Special case for single non-zero, non-undef, element.
Eli Friedman10415532009-06-06 06:05:10 +00003243 if (NumNonZero == 1) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00003244 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dan Gohman475871a2008-07-27 21:46:04 +00003245 SDValue Item = Op.getOperand(Idx);
Scott Michelfdc40a02009-02-17 22:15:04 +00003246
Chris Lattner62098042008-03-09 01:05:04 +00003247 // If this is an insertion of an i64 value on x86-32, and if the top bits of
3248 // the value are obviously zero, truncate the value to i32 and do the
3249 // insertion that way. Only do this if the value is non-constant or if the
3250 // value is a constant being inserted into element 0. It is cheaper to do
3251 // a constant pool load than it is to do a movd + shuffle.
Owen Anderson825b72b2009-08-11 20:47:22 +00003252 if (ExtVT == MVT::i64 && !Subtarget->is64Bit() &&
Chris Lattner62098042008-03-09 01:05:04 +00003253 (!IsAllConstants || Idx == 0)) {
3254 if (DAG.MaskedValueIsZero(Item, APInt::getBitsSet(64, 32, 64))) {
3255 // Handle MMX and SSE both.
Owen Anderson825b72b2009-08-11 20:47:22 +00003256 EVT VecVT = VT == MVT::v2i64 ? MVT::v4i32 : MVT::v2i32;
3257 unsigned VecElts = VT == MVT::v2i64 ? 4 : 2;
Scott Michelfdc40a02009-02-17 22:15:04 +00003258
Chris Lattner62098042008-03-09 01:05:04 +00003259 // Truncate the value (which may itself be a constant) to i32, and
3260 // convert it to a vector with movd (S2V+shuffle to zero extend).
Owen Anderson825b72b2009-08-11 20:47:22 +00003261 Item = DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Item);
Dale Johannesenace16102009-02-03 19:33:06 +00003262 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VecVT, Item);
Evan Chengf0df0312008-05-15 08:39:06 +00003263 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3264 Subtarget->hasSSE2(), DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00003265
Chris Lattner62098042008-03-09 01:05:04 +00003266 // Now we have our 32-bit value zero extended in the low element of
3267 // a vector. If Idx != 0, swizzle it into place.
3268 if (Idx != 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003269 SmallVector<int, 4> Mask;
3270 Mask.push_back(Idx);
3271 for (unsigned i = 1; i != VecElts; ++i)
3272 Mask.push_back(i);
3273 Item = DAG.getVectorShuffle(VecVT, dl, Item,
3274 DAG.getUNDEF(Item.getValueType()),
3275 &Mask[0]);
Chris Lattner62098042008-03-09 01:05:04 +00003276 }
Dale Johannesenace16102009-02-03 19:33:06 +00003277 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Item);
Chris Lattner62098042008-03-09 01:05:04 +00003278 }
3279 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003280
Chris Lattner19f79692008-03-08 22:59:52 +00003281 // If we have a constant or non-constant insertion into the low element of
3282 // a vector, we can do this with SCALAR_TO_VECTOR + shuffle of zero into
3283 // the rest of the elements. This will be matched as movd/movq/movss/movsd
Eli Friedman10415532009-06-06 06:05:10 +00003284 // depending on what the source datatype is.
3285 if (Idx == 0) {
3286 if (NumZero == 0) {
3287 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Owen Anderson825b72b2009-08-11 20:47:22 +00003288 } else if (ExtVT == MVT::i32 || ExtVT == MVT::f32 || ExtVT == MVT::f64 ||
3289 (ExtVT == MVT::i64 && Subtarget->is64Bit())) {
Eli Friedman10415532009-06-06 06:05:10 +00003290 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
3291 // Turn it into a MOVL (i.e. movss, movsd, or movd) to a zero vector.
3292 return getShuffleVectorZeroOrUndef(Item, 0, true, Subtarget->hasSSE2(),
3293 DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00003294 } else if (ExtVT == MVT::i16 || ExtVT == MVT::i8) {
3295 Item = DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, Item);
3296 EVT MiddleVT = VT.getSizeInBits() == 64 ? MVT::v2i32 : MVT::v4i32;
Eli Friedman10415532009-06-06 06:05:10 +00003297 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MiddleVT, Item);
3298 Item = getShuffleVectorZeroOrUndef(Item, 0, true,
3299 Subtarget->hasSSE2(), DAG);
3300 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Item);
3301 }
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003302 }
Evan Chengf26ffe92008-05-29 08:22:04 +00003303
3304 // Is it a vector logical left shift?
3305 if (NumElems == 2 && Idx == 1 &&
Evan Cheng37b73872009-07-30 08:33:02 +00003306 X86::isZeroNode(Op.getOperand(0)) &&
3307 !X86::isZeroNode(Op.getOperand(1))) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003308 unsigned NumBits = VT.getSizeInBits();
Evan Chengf26ffe92008-05-29 08:22:04 +00003309 return getVShift(true, VT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003310 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00003311 VT, Op.getOperand(1)),
Dale Johannesenace16102009-02-03 19:33:06 +00003312 NumBits/2, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00003313 }
Scott Michelfdc40a02009-02-17 22:15:04 +00003314
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003315 if (IsAllConstants) // Otherwise, it's better to do a constpool load.
Dan Gohman475871a2008-07-27 21:46:04 +00003316 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003317
Chris Lattner19f79692008-03-08 22:59:52 +00003318 // Otherwise, if this is a vector with i32 or f32 elements, and the element
3319 // is a non-constant being inserted into an element other than the low one,
3320 // we can't use a constant pool load. Instead, use SCALAR_TO_VECTOR (aka
3321 // movd/movss) to move this into the low element, then shuffle it into
3322 // place.
Evan Cheng0db9fe62006-04-25 20:13:52 +00003323 if (EVTBits == 32) {
Dale Johannesenace16102009-02-03 19:33:06 +00003324 Item = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Item);
Scott Michelfdc40a02009-02-17 22:15:04 +00003325
Evan Cheng0db9fe62006-04-25 20:13:52 +00003326 // Turn it into a shuffle of zero and zero-extended scalar to vector.
Evan Chengf0df0312008-05-15 08:39:06 +00003327 Item = getShuffleVectorZeroOrUndef(Item, 0, NumZero > 0,
3328 Subtarget->hasSSE2(), DAG);
Nate Begeman9008ca62009-04-27 18:41:29 +00003329 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003330 for (unsigned i = 0; i < NumElems; i++)
Nate Begeman9008ca62009-04-27 18:41:29 +00003331 MaskVec.push_back(i == Idx ? 0 : 1);
3332 return DAG.getVectorShuffle(VT, dl, Item, DAG.getUNDEF(VT), &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003333 }
3334 }
3335
Chris Lattner67f453a2008-03-09 05:42:06 +00003336 // Splat is obviously ok. Let legalizer expand it to a shuffle.
3337 if (Values.size() == 1)
Dan Gohman475871a2008-07-27 21:46:04 +00003338 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00003339
Dan Gohmana3941172007-07-24 22:55:08 +00003340 // A vector full of immediates; various special cases are already
3341 // handled, so this is best done with a single constant-pool load.
Chris Lattnerc9517fb2008-03-08 22:48:29 +00003342 if (IsAllConstants)
Dan Gohman475871a2008-07-27 21:46:04 +00003343 return SDValue();
Dan Gohmana3941172007-07-24 22:55:08 +00003344
Bill Wendling2f9bb1a2007-04-24 21:16:55 +00003345 // Let legalizer expand 2-wide build_vectors.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003346 if (EVTBits == 64) {
3347 if (NumNonZero == 1) {
3348 // One half is zero or undef.
3349 unsigned Idx = CountTrailingZeros_32(NonZeros);
Dale Johannesenace16102009-02-03 19:33:06 +00003350 SDValue V2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT,
Evan Cheng7e2ff772008-05-08 00:57:18 +00003351 Op.getOperand(Idx));
Evan Chengf0df0312008-05-15 08:39:06 +00003352 return getShuffleVectorZeroOrUndef(V2, Idx, true,
3353 Subtarget->hasSSE2(), DAG);
Evan Cheng7e2ff772008-05-08 00:57:18 +00003354 }
Dan Gohman475871a2008-07-27 21:46:04 +00003355 return SDValue();
Evan Cheng7e2ff772008-05-08 00:57:18 +00003356 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003357
3358 // If element VT is < 32 bits, convert it to inserts into a zero vector.
Bill Wendling826f36f2007-03-28 00:57:11 +00003359 if (EVTBits == 8 && NumElems == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00003360 SDValue V = LowerBuildVectorv16i8(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003361 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003362 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003363 }
3364
Bill Wendling826f36f2007-03-28 00:57:11 +00003365 if (EVTBits == 16 && NumElems == 8) {
Dan Gohman475871a2008-07-27 21:46:04 +00003366 SDValue V = LowerBuildVectorv8i16(Op, NonZeros,NumNonZero,NumZero, DAG,
Evan Cheng25ab6902006-09-08 06:48:29 +00003367 *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00003368 if (V.getNode()) return V;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003369 }
3370
3371 // If element VT is == 32 bits, turn it into a number of shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003372 SmallVector<SDValue, 8> V;
Chris Lattner5a88b832007-02-25 07:10:00 +00003373 V.resize(NumElems);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003374 if (NumElems == 4 && NumZero > 0) {
3375 for (unsigned i = 0; i < 4; ++i) {
3376 bool isZero = !(NonZeros & (1 << i));
3377 if (isZero)
Dale Johannesenace16102009-02-03 19:33:06 +00003378 V[i] = getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003379 else
Dale Johannesenace16102009-02-03 19:33:06 +00003380 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003381 }
3382
3383 for (unsigned i = 0; i < 2; ++i) {
3384 switch ((NonZeros & (0x3 << i*2)) >> (i*2)) {
3385 default: break;
3386 case 0:
3387 V[i] = V[i*2]; // Must be a zero vector.
3388 break;
3389 case 1:
Nate Begeman9008ca62009-04-27 18:41:29 +00003390 V[i] = getMOVL(DAG, dl, VT, V[i*2+1], V[i*2]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003391 break;
3392 case 2:
Nate Begeman9008ca62009-04-27 18:41:29 +00003393 V[i] = getMOVL(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003394 break;
3395 case 3:
Nate Begeman9008ca62009-04-27 18:41:29 +00003396 V[i] = getUnpackl(DAG, dl, VT, V[i*2], V[i*2+1]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003397 break;
3398 }
3399 }
3400
Nate Begeman9008ca62009-04-27 18:41:29 +00003401 SmallVector<int, 8> MaskVec;
Evan Cheng0db9fe62006-04-25 20:13:52 +00003402 bool Reverse = (NonZeros & 0x3) == 2;
3403 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003404 MaskVec.push_back(Reverse ? 1-i : i);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003405 Reverse = ((NonZeros & (0x3 << 2)) >> 2) == 2;
3406 for (unsigned i = 0; i < 2; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003407 MaskVec.push_back(Reverse ? 1-i+NumElems : i+NumElems);
3408 return DAG.getVectorShuffle(VT, dl, V[0], V[1], &MaskVec[0]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003409 }
3410
3411 if (Values.size() > 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003412 // If we have SSE 4.1, Expand into a number of inserts unless the number of
3413 // values to be inserted is equal to the number of elements, in which case
3414 // use the unpack code below in the hopes of matching the consecutive elts
3415 // load merge pattern for shuffles.
3416 // FIXME: We could probably just check that here directly.
3417 if (Values.size() < NumElems && VT.getSizeInBits() == 128 &&
3418 getSubtarget()->hasSSE41()) {
3419 V[0] = DAG.getUNDEF(VT);
3420 for (unsigned i = 0; i < NumElems; ++i)
3421 if (Op.getOperand(i).getOpcode() != ISD::UNDEF)
3422 V[0] = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, V[0],
3423 Op.getOperand(i), DAG.getIntPtrConstant(i));
3424 return V[0];
3425 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00003426 // Expand into a number of unpckl*.
3427 // e.g. for v4f32
3428 // Step 1: unpcklps 0, 2 ==> X: <?, ?, 2, 0>
3429 // : unpcklps 1, 3 ==> Y: <?, ?, 3, 1>
3430 // Step 2: unpcklps X, Y ==> <3, 2, 1, 0>
Evan Cheng0db9fe62006-04-25 20:13:52 +00003431 for (unsigned i = 0; i < NumElems; ++i)
Dale Johannesenace16102009-02-03 19:33:06 +00003432 V[i] = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, Op.getOperand(i));
Evan Cheng0db9fe62006-04-25 20:13:52 +00003433 NumElems >>= 1;
3434 while (NumElems != 0) {
3435 for (unsigned i = 0; i < NumElems; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003436 V[i] = getUnpackl(DAG, dl, VT, V[i], V[i + NumElems]);
Evan Cheng0db9fe62006-04-25 20:13:52 +00003437 NumElems >>= 1;
3438 }
3439 return V[0];
3440 }
3441
Dan Gohman475871a2008-07-27 21:46:04 +00003442 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00003443}
3444
Nate Begemanb9a47b82009-02-23 08:49:38 +00003445// v8i16 shuffles - Prefer shuffles in the following order:
3446// 1. [all] pshuflw, pshufhw, optional move
3447// 2. [ssse3] 1 x pshufb
3448// 3. [ssse3] 2 x pshufb + 1 x por
3449// 4. [all] mov + pshuflw + pshufhw + N x (pextrw + pinsrw)
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003450static
Nate Begeman9008ca62009-04-27 18:41:29 +00003451SDValue LowerVECTOR_SHUFFLEv8i16(ShuffleVectorSDNode *SVOp,
3452 SelectionDAG &DAG, X86TargetLowering &TLI) {
3453 SDValue V1 = SVOp->getOperand(0);
3454 SDValue V2 = SVOp->getOperand(1);
3455 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003456 SmallVector<int, 8> MaskVals;
Evan Cheng14b32e12007-12-11 01:46:18 +00003457
Nate Begemanb9a47b82009-02-23 08:49:38 +00003458 // Determine if more than 1 of the words in each of the low and high quadwords
3459 // of the result come from the same quadword of one of the two inputs. Undef
3460 // mask values count as coming from any quadword, for better codegen.
3461 SmallVector<unsigned, 4> LoQuad(4);
3462 SmallVector<unsigned, 4> HiQuad(4);
3463 BitVector InputQuads(4);
3464 for (unsigned i = 0; i < 8; ++i) {
3465 SmallVectorImpl<unsigned> &Quad = i < 4 ? LoQuad : HiQuad;
Nate Begeman9008ca62009-04-27 18:41:29 +00003466 int EltIdx = SVOp->getMaskElt(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003467 MaskVals.push_back(EltIdx);
3468 if (EltIdx < 0) {
3469 ++Quad[0];
3470 ++Quad[1];
3471 ++Quad[2];
3472 ++Quad[3];
Evan Cheng14b32e12007-12-11 01:46:18 +00003473 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003474 }
3475 ++Quad[EltIdx / 4];
3476 InputQuads.set(EltIdx / 4);
Evan Cheng14b32e12007-12-11 01:46:18 +00003477 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003478
Nate Begemanb9a47b82009-02-23 08:49:38 +00003479 int BestLoQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003480 unsigned MaxQuad = 1;
3481 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003482 if (LoQuad[i] > MaxQuad) {
3483 BestLoQuad = i;
3484 MaxQuad = LoQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003485 }
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003486 }
3487
Nate Begemanb9a47b82009-02-23 08:49:38 +00003488 int BestHiQuad = -1;
Evan Cheng14b32e12007-12-11 01:46:18 +00003489 MaxQuad = 1;
3490 for (unsigned i = 0; i < 4; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003491 if (HiQuad[i] > MaxQuad) {
3492 BestHiQuad = i;
3493 MaxQuad = HiQuad[i];
Evan Cheng14b32e12007-12-11 01:46:18 +00003494 }
3495 }
3496
Nate Begemanb9a47b82009-02-23 08:49:38 +00003497 // For SSSE3, If all 8 words of the result come from only 1 quadword of each
3498 // of the two input vectors, shuffle them into one input vector so only a
3499 // single pshufb instruction is necessary. If There are more than 2 input
3500 // quads, disable the next transformation since it does not help SSSE3.
3501 bool V1Used = InputQuads[0] || InputQuads[1];
3502 bool V2Used = InputQuads[2] || InputQuads[3];
3503 if (TLI.getSubtarget()->hasSSSE3()) {
3504 if (InputQuads.count() == 2 && V1Used && V2Used) {
3505 BestLoQuad = InputQuads.find_first();
3506 BestHiQuad = InputQuads.find_next(BestLoQuad);
3507 }
3508 if (InputQuads.count() > 2) {
3509 BestLoQuad = -1;
3510 BestHiQuad = -1;
3511 }
3512 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003513
Nate Begemanb9a47b82009-02-23 08:49:38 +00003514 // If BestLoQuad or BestHiQuad are set, shuffle the quads together and update
3515 // the shuffle mask. If a quad is scored as -1, that means that it contains
3516 // words from all 4 input quadwords.
3517 SDValue NewV;
3518 if (BestLoQuad >= 0 || BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003519 SmallVector<int, 8> MaskV;
3520 MaskV.push_back(BestLoQuad < 0 ? 0 : BestLoQuad);
3521 MaskV.push_back(BestHiQuad < 0 ? 1 : BestHiQuad);
Owen Anderson825b72b2009-08-11 20:47:22 +00003522 NewV = DAG.getVectorShuffle(MVT::v2i64, dl,
3523 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V1),
3524 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, V2), &MaskV[0]);
3525 NewV = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003526
Nate Begemanb9a47b82009-02-23 08:49:38 +00003527 // Rewrite the MaskVals and assign NewV to V1 if NewV now contains all the
3528 // source words for the shuffle, to aid later transformations.
3529 bool AllWordsInNewV = true;
Mon P Wang37b9a192009-03-11 06:35:11 +00003530 bool InOrder[2] = { true, true };
Evan Cheng14b32e12007-12-11 01:46:18 +00003531 for (unsigned i = 0; i != 8; ++i) {
Nate Begemanb9a47b82009-02-23 08:49:38 +00003532 int idx = MaskVals[i];
Mon P Wang37b9a192009-03-11 06:35:11 +00003533 if (idx != (int)i)
3534 InOrder[i/4] = false;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003535 if (idx < 0 || (idx/4) == BestLoQuad || (idx/4) == BestHiQuad)
Evan Cheng14b32e12007-12-11 01:46:18 +00003536 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003537 AllWordsInNewV = false;
3538 break;
Evan Cheng14b32e12007-12-11 01:46:18 +00003539 }
Bill Wendlinge85dc492008-08-21 22:35:37 +00003540
Nate Begemanb9a47b82009-02-23 08:49:38 +00003541 bool pshuflw = AllWordsInNewV, pshufhw = AllWordsInNewV;
3542 if (AllWordsInNewV) {
3543 for (int i = 0; i != 8; ++i) {
3544 int idx = MaskVals[i];
3545 if (idx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003546 continue;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003547 idx = MaskVals[i] = (idx / 4) == BestLoQuad ? (idx & 3) : (idx & 3) + 4;
3548 if ((idx != i) && idx < 4)
3549 pshufhw = false;
3550 if ((idx != i) && idx > 3)
3551 pshuflw = false;
Evan Cheng14b32e12007-12-11 01:46:18 +00003552 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003553 V1 = NewV;
3554 V2Used = false;
3555 BestLoQuad = 0;
3556 BestHiQuad = 1;
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003557 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003558
Nate Begemanb9a47b82009-02-23 08:49:38 +00003559 // If we've eliminated the use of V2, and the new mask is a pshuflw or
3560 // pshufhw, that's as cheap as it gets. Return the new shuffle.
Mon P Wang37b9a192009-03-11 06:35:11 +00003561 if ((pshufhw && InOrder[0]) || (pshuflw && InOrder[1])) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003562 return DAG.getVectorShuffle(MVT::v8i16, dl, NewV,
3563 DAG.getUNDEF(MVT::v8i16), &MaskVals[0]);
Evan Cheng14b32e12007-12-11 01:46:18 +00003564 }
Evan Cheng14b32e12007-12-11 01:46:18 +00003565 }
Nate Begemanb9a47b82009-02-23 08:49:38 +00003566
3567 // If we have SSSE3, and all words of the result are from 1 input vector,
3568 // case 2 is generated, otherwise case 3 is generated. If no SSSE3
3569 // is present, fall back to case 4.
3570 if (TLI.getSubtarget()->hasSSSE3()) {
3571 SmallVector<SDValue,16> pshufbMask;
3572
3573 // If we have elements from both input vectors, set the high bit of the
3574 // shuffle mask element to zero out elements that come from V2 in the V1
3575 // mask, and elements that come from V1 in the V2 mask, so that the two
3576 // results can be OR'd together.
3577 bool TwoInputs = V1Used && V2Used;
3578 for (unsigned i = 0; i != 8; ++i) {
3579 int EltIdx = MaskVals[i] * 2;
3580 if (TwoInputs && (EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003581 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3582 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003583 continue;
3584 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003585 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
3586 pshufbMask.push_back(DAG.getConstant(EltIdx+1, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003587 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003588 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V1);
3589 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003590 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003591 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003592 if (!TwoInputs)
Owen Anderson825b72b2009-08-11 20:47:22 +00003593 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003594
3595 // Calculate the shuffle mask for the second input, shuffle it, and
3596 // OR it with the first shuffled input.
3597 pshufbMask.clear();
3598 for (unsigned i = 0; i != 8; ++i) {
3599 int EltIdx = MaskVals[i] * 2;
3600 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003601 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
3602 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003603 continue;
3604 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003605 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
3606 pshufbMask.push_back(DAG.getConstant(EltIdx - 15, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003607 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003608 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, V2);
3609 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003610 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003611 MVT::v16i8, &pshufbMask[0], 16));
3612 V1 = DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
3613 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003614 }
3615
3616 // If BestLoQuad >= 0, generate a pshuflw to put the low elements in order,
3617 // and update MaskVals with new element order.
3618 BitVector InOrder(8);
3619 if (BestLoQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003620 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003621 for (int i = 0; i != 4; ++i) {
3622 int idx = MaskVals[i];
3623 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003624 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003625 InOrder.set(i);
3626 } else if ((idx / 4) == BestLoQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003627 MaskV.push_back(idx & 3);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003628 InOrder.set(i);
3629 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003630 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003631 }
3632 }
3633 for (unsigned i = 4; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003634 MaskV.push_back(i);
Owen Anderson825b72b2009-08-11 20:47:22 +00003635 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003636 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003637 }
3638
3639 // If BestHi >= 0, generate a pshufhw to put the high elements in order,
3640 // and update MaskVals with the new element order.
3641 if (BestHiQuad >= 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003642 SmallVector<int, 8> MaskV;
Nate Begemanb9a47b82009-02-23 08:49:38 +00003643 for (unsigned i = 0; i != 4; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00003644 MaskV.push_back(i);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003645 for (unsigned i = 4; i != 8; ++i) {
3646 int idx = MaskVals[i];
3647 if (idx < 0) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003648 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003649 InOrder.set(i);
3650 } else if ((idx / 4) == BestHiQuad) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003651 MaskV.push_back((idx & 3) + 4);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003652 InOrder.set(i);
3653 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003654 MaskV.push_back(-1);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003655 }
3656 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003657 NewV = DAG.getVectorShuffle(MVT::v8i16, dl, NewV, DAG.getUNDEF(MVT::v8i16),
Nate Begeman9008ca62009-04-27 18:41:29 +00003658 &MaskV[0]);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003659 }
3660
3661 // In case BestHi & BestLo were both -1, which means each quadword has a word
3662 // from each of the four input quadwords, calculate the InOrder bitvector now
3663 // before falling through to the insert/extract cleanup.
3664 if (BestLoQuad == -1 && BestHiQuad == -1) {
3665 NewV = V1;
3666 for (int i = 0; i != 8; ++i)
3667 if (MaskVals[i] < 0 || MaskVals[i] == i)
3668 InOrder.set(i);
3669 }
3670
3671 // The other elements are put in the right place using pextrw and pinsrw.
3672 for (unsigned i = 0; i != 8; ++i) {
3673 if (InOrder[i])
3674 continue;
3675 int EltIdx = MaskVals[i];
3676 if (EltIdx < 0)
3677 continue;
3678 SDValue ExtOp = (EltIdx < 8)
Owen Anderson825b72b2009-08-11 20:47:22 +00003679 ? DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V1,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003680 DAG.getIntPtrConstant(EltIdx))
Owen Anderson825b72b2009-08-11 20:47:22 +00003681 : DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, V2,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003682 DAG.getIntPtrConstant(EltIdx - 8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003683 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, ExtOp,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003684 DAG.getIntPtrConstant(i));
3685 }
3686 return NewV;
3687}
3688
3689// v16i8 shuffles - Prefer shuffles in the following order:
3690// 1. [ssse3] 1 x pshufb
3691// 2. [ssse3] 2 x pshufb + 1 x por
3692// 3. [all] v8i16 shuffle + N x pextrw + rotate + pinsrw
3693static
Nate Begeman9008ca62009-04-27 18:41:29 +00003694SDValue LowerVECTOR_SHUFFLEv16i8(ShuffleVectorSDNode *SVOp,
3695 SelectionDAG &DAG, X86TargetLowering &TLI) {
3696 SDValue V1 = SVOp->getOperand(0);
3697 SDValue V2 = SVOp->getOperand(1);
3698 DebugLoc dl = SVOp->getDebugLoc();
Nate Begemanb9a47b82009-02-23 08:49:38 +00003699 SmallVector<int, 16> MaskVals;
Nate Begeman9008ca62009-04-27 18:41:29 +00003700 SVOp->getMask(MaskVals);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003701
3702 // If we have SSSE3, case 1 is generated when all result bytes come from
3703 // one of the inputs. Otherwise, case 2 is generated. If no SSSE3 is
3704 // present, fall back to case 3.
3705 // FIXME: kill V2Only once shuffles are canonizalized by getNode.
3706 bool V1Only = true;
3707 bool V2Only = true;
3708 for (unsigned i = 0; i < 16; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003709 int EltIdx = MaskVals[i];
Nate Begemanb9a47b82009-02-23 08:49:38 +00003710 if (EltIdx < 0)
3711 continue;
3712 if (EltIdx < 16)
3713 V2Only = false;
3714 else
3715 V1Only = false;
3716 }
3717
3718 // If SSSE3, use 1 pshufb instruction per vector with elements in the result.
3719 if (TLI.getSubtarget()->hasSSSE3()) {
3720 SmallVector<SDValue,16> pshufbMask;
3721
3722 // If all result elements are from one input vector, then only translate
3723 // undef mask values to 0x80 (zero out result) in the pshufb mask.
3724 //
3725 // Otherwise, we have elements from both input vectors, and must zero out
3726 // elements that come from V2 in the first mask, and V1 in the second mask
3727 // so that we can OR them together.
3728 bool TwoInputs = !(V1Only || V2Only);
3729 for (unsigned i = 0; i != 16; ++i) {
3730 int EltIdx = MaskVals[i];
3731 if (EltIdx < 0 || (TwoInputs && EltIdx >= 16)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003732 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003733 continue;
3734 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003735 pshufbMask.push_back(DAG.getConstant(EltIdx, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003736 }
3737 // If all the elements are from V2, assign it to V1 and return after
3738 // building the first pshufb.
3739 if (V2Only)
3740 V1 = V2;
Owen Anderson825b72b2009-08-11 20:47:22 +00003741 V1 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V1,
Evan Chenga87008d2009-02-25 22:49:59 +00003742 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003743 MVT::v16i8, &pshufbMask[0], 16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003744 if (!TwoInputs)
3745 return V1;
3746
3747 // Calculate the shuffle mask for the second input, shuffle it, and
3748 // OR it with the first shuffled input.
3749 pshufbMask.clear();
3750 for (unsigned i = 0; i != 16; ++i) {
3751 int EltIdx = MaskVals[i];
3752 if (EltIdx < 16) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003753 pshufbMask.push_back(DAG.getConstant(0x80, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003754 continue;
3755 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003756 pshufbMask.push_back(DAG.getConstant(EltIdx - 16, MVT::i8));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003757 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003758 V2 = DAG.getNode(X86ISD::PSHUFB, dl, MVT::v16i8, V2,
Evan Chenga87008d2009-02-25 22:49:59 +00003759 DAG.getNode(ISD::BUILD_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003760 MVT::v16i8, &pshufbMask[0], 16));
3761 return DAG.getNode(ISD::OR, dl, MVT::v16i8, V1, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003762 }
3763
3764 // No SSSE3 - Calculate in place words and then fix all out of place words
3765 // With 0-16 extracts & inserts. Worst case is 16 bytes out of order from
3766 // the 16 different words that comprise the two doublequadword input vectors.
Owen Anderson825b72b2009-08-11 20:47:22 +00003767 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V1);
3768 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v8i16, V2);
Nate Begemanb9a47b82009-02-23 08:49:38 +00003769 SDValue NewV = V2Only ? V2 : V1;
3770 for (int i = 0; i != 8; ++i) {
3771 int Elt0 = MaskVals[i*2];
3772 int Elt1 = MaskVals[i*2+1];
3773
3774 // This word of the result is all undef, skip it.
3775 if (Elt0 < 0 && Elt1 < 0)
3776 continue;
3777
3778 // This word of the result is already in the correct place, skip it.
3779 if (V1Only && (Elt0 == i*2) && (Elt1 == i*2+1))
3780 continue;
3781 if (V2Only && (Elt0 == i*2+16) && (Elt1 == i*2+17))
3782 continue;
3783
3784 SDValue Elt0Src = Elt0 < 16 ? V1 : V2;
3785 SDValue Elt1Src = Elt1 < 16 ? V1 : V2;
3786 SDValue InsElt;
Mon P Wang6b3ef692009-03-11 18:47:57 +00003787
3788 // If Elt0 and Elt1 are defined, are consecutive, and can be load
3789 // using a single extract together, load it and store it.
3790 if ((Elt0 >= 0) && ((Elt0 + 1) == Elt1) && ((Elt0 & 1) == 0)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003791 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003792 DAG.getIntPtrConstant(Elt1 / 2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003793 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Mon P Wang6b3ef692009-03-11 18:47:57 +00003794 DAG.getIntPtrConstant(i));
3795 continue;
3796 }
3797
Nate Begemanb9a47b82009-02-23 08:49:38 +00003798 // If Elt1 is defined, extract it from the appropriate source. If the
Mon P Wang6b3ef692009-03-11 18:47:57 +00003799 // source byte is not also odd, shift the extracted word left 8 bits
3800 // otherwise clear the bottom 8 bits if we need to do an or.
Nate Begemanb9a47b82009-02-23 08:49:38 +00003801 if (Elt1 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003802 InsElt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16, Elt1Src,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003803 DAG.getIntPtrConstant(Elt1 / 2));
3804 if ((Elt1 & 1) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003805 InsElt = DAG.getNode(ISD::SHL, dl, MVT::i16, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003806 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003807 else if (Elt0 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003808 InsElt = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt,
3809 DAG.getConstant(0xFF00, MVT::i16));
Nate Begemanb9a47b82009-02-23 08:49:38 +00003810 }
3811 // If Elt0 is defined, extract it from the appropriate source. If the
3812 // source byte is not also even, shift the extracted word right 8 bits. If
3813 // Elt1 was also defined, OR the extracted values together before
3814 // inserting them in the result.
3815 if (Elt0 >= 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003816 SDValue InsElt0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i16,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003817 Elt0Src, DAG.getIntPtrConstant(Elt0 / 2));
3818 if ((Elt0 & 1) != 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003819 InsElt0 = DAG.getNode(ISD::SRL, dl, MVT::i16, InsElt0,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003820 DAG.getConstant(8, TLI.getShiftAmountTy()));
Mon P Wang6b3ef692009-03-11 18:47:57 +00003821 else if (Elt1 >= 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00003822 InsElt0 = DAG.getNode(ISD::AND, dl, MVT::i16, InsElt0,
3823 DAG.getConstant(0x00FF, MVT::i16));
3824 InsElt = Elt1 >= 0 ? DAG.getNode(ISD::OR, dl, MVT::i16, InsElt, InsElt0)
Nate Begemanb9a47b82009-02-23 08:49:38 +00003825 : InsElt0;
3826 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003827 NewV = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v8i16, NewV, InsElt,
Nate Begemanb9a47b82009-02-23 08:49:38 +00003828 DAG.getIntPtrConstant(i));
3829 }
Owen Anderson825b72b2009-08-11 20:47:22 +00003830 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v16i8, NewV);
Evan Cheng14b32e12007-12-11 01:46:18 +00003831}
3832
Evan Cheng7a831ce2007-12-15 03:00:47 +00003833/// RewriteAsNarrowerShuffle - Try rewriting v8i16 and v16i8 shuffles as 4 wide
3834/// ones, or rewriting v4i32 / v2f32 as 2 wide ones if possible. This can be
3835/// done when every pair / quad of shuffle mask elements point to elements in
3836/// the right sequence. e.g.
Evan Cheng14b32e12007-12-11 01:46:18 +00003837/// vector_shuffle <>, <>, < 3, 4, | 10, 11, | 0, 1, | 14, 15>
3838static
Nate Begeman9008ca62009-04-27 18:41:29 +00003839SDValue RewriteAsNarrowerShuffle(ShuffleVectorSDNode *SVOp,
3840 SelectionDAG &DAG,
3841 TargetLowering &TLI, DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003842 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003843 SDValue V1 = SVOp->getOperand(0);
3844 SDValue V2 = SVOp->getOperand(1);
3845 unsigned NumElems = VT.getVectorNumElements();
Evan Cheng7a831ce2007-12-15 03:00:47 +00003846 unsigned NewWidth = (NumElems == 4) ? 2 : 4;
Owen Anderson825b72b2009-08-11 20:47:22 +00003847 EVT MaskVT = MVT::getIntVectorWithNumElements(NewWidth);
Owen Andersone50ed302009-08-10 22:56:29 +00003848 EVT MaskEltVT = MaskVT.getVectorElementType();
3849 EVT NewVT = MaskVT;
Owen Anderson825b72b2009-08-11 20:47:22 +00003850 switch (VT.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003851 default: assert(false && "Unexpected!");
Owen Anderson825b72b2009-08-11 20:47:22 +00003852 case MVT::v4f32: NewVT = MVT::v2f64; break;
3853 case MVT::v4i32: NewVT = MVT::v2i64; break;
3854 case MVT::v8i16: NewVT = MVT::v4i32; break;
3855 case MVT::v16i8: NewVT = MVT::v4i32; break;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003856 }
3857
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003858 if (NewWidth == 2) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00003859 if (VT.isInteger())
Owen Anderson825b72b2009-08-11 20:47:22 +00003860 NewVT = MVT::v2i64;
Evan Cheng7a831ce2007-12-15 03:00:47 +00003861 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003862 NewVT = MVT::v2f64;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003863 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003864 int Scale = NumElems / NewWidth;
3865 SmallVector<int, 8> MaskVec;
Evan Cheng14b32e12007-12-11 01:46:18 +00003866 for (unsigned i = 0; i < NumElems; i += Scale) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003867 int StartIdx = -1;
3868 for (int j = 0; j < Scale; ++j) {
3869 int EltIdx = SVOp->getMaskElt(i+j);
3870 if (EltIdx < 0)
Evan Cheng14b32e12007-12-11 01:46:18 +00003871 continue;
Nate Begeman9008ca62009-04-27 18:41:29 +00003872 if (StartIdx == -1)
Evan Cheng14b32e12007-12-11 01:46:18 +00003873 StartIdx = EltIdx - (EltIdx % Scale);
3874 if (EltIdx != StartIdx + j)
Dan Gohman475871a2008-07-27 21:46:04 +00003875 return SDValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00003876 }
Nate Begeman9008ca62009-04-27 18:41:29 +00003877 if (StartIdx == -1)
3878 MaskVec.push_back(-1);
Evan Cheng14b32e12007-12-11 01:46:18 +00003879 else
Nate Begeman9008ca62009-04-27 18:41:29 +00003880 MaskVec.push_back(StartIdx / Scale);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003881 }
3882
Dale Johannesenace16102009-02-03 19:33:06 +00003883 V1 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V1);
3884 V2 = DAG.getNode(ISD::BIT_CONVERT, dl, NewVT, V2);
Nate Begeman9008ca62009-04-27 18:41:29 +00003885 return DAG.getVectorShuffle(NewVT, dl, V1, V2, &MaskVec[0]);
Evan Cheng8a86c3f2007-12-07 08:07:39 +00003886}
3887
Evan Chengd880b972008-05-09 21:53:03 +00003888/// getVZextMovL - Return a zero-extending vector move low node.
Evan Cheng7e2ff772008-05-08 00:57:18 +00003889///
Owen Andersone50ed302009-08-10 22:56:29 +00003890static SDValue getVZextMovL(EVT VT, EVT OpVT,
Nate Begeman9008ca62009-04-27 18:41:29 +00003891 SDValue SrcOp, SelectionDAG &DAG,
3892 const X86Subtarget *Subtarget, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003893 if (VT == MVT::v2f64 || VT == MVT::v4f32) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003894 LoadSDNode *LD = NULL;
Gabor Greifba36cb52008-08-28 21:40:38 +00003895 if (!isScalarLoadToVector(SrcOp.getNode(), &LD))
Evan Cheng7e2ff772008-05-08 00:57:18 +00003896 LD = dyn_cast<LoadSDNode>(SrcOp);
3897 if (!LD) {
3898 // movssrr and movsdrr do not clear top bits. Try to use movd, movq
3899 // instead.
Owen Anderson766b5ef2009-08-11 21:59:30 +00003900 MVT ExtVT = (OpVT == MVT::v2f64) ? MVT::i64 : MVT::i32;
3901 if ((ExtVT.SimpleTy != MVT::i64 || Subtarget->is64Bit()) &&
Evan Cheng7e2ff772008-05-08 00:57:18 +00003902 SrcOp.getOpcode() == ISD::SCALAR_TO_VECTOR &&
3903 SrcOp.getOperand(0).getOpcode() == ISD::BIT_CONVERT &&
Owen Anderson766b5ef2009-08-11 21:59:30 +00003904 SrcOp.getOperand(0).getOperand(0).getValueType() == ExtVT) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00003905 // PR2108
Owen Anderson825b72b2009-08-11 20:47:22 +00003906 OpVT = (OpVT == MVT::v2f64) ? MVT::v2i64 : MVT::v4i32;
Dale Johannesenace16102009-02-03 19:33:06 +00003907 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3908 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
3909 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
3910 OpVT,
Gabor Greif327ef032008-08-28 23:19:51 +00003911 SrcOp.getOperand(0)
3912 .getOperand(0))));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003913 }
3914 }
3915 }
3916
Dale Johannesenace16102009-02-03 19:33:06 +00003917 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
3918 DAG.getNode(X86ISD::VZEXT_MOVL, dl, OpVT,
Scott Michelfdc40a02009-02-17 22:15:04 +00003919 DAG.getNode(ISD::BIT_CONVERT, dl,
Dale Johannesenace16102009-02-03 19:33:06 +00003920 OpVT, SrcOp)));
Evan Cheng7e2ff772008-05-08 00:57:18 +00003921}
3922
Evan Chengace3c172008-07-22 21:13:36 +00003923/// LowerVECTOR_SHUFFLE_4wide - Handle all 4 wide cases with a number of
3924/// shuffles.
Dan Gohman475871a2008-07-27 21:46:04 +00003925static SDValue
Nate Begeman9008ca62009-04-27 18:41:29 +00003926LowerVECTOR_SHUFFLE_4wide(ShuffleVectorSDNode *SVOp, SelectionDAG &DAG) {
3927 SDValue V1 = SVOp->getOperand(0);
3928 SDValue V2 = SVOp->getOperand(1);
3929 DebugLoc dl = SVOp->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00003930 EVT VT = SVOp->getValueType(0);
Nate Begeman9008ca62009-04-27 18:41:29 +00003931
Evan Chengace3c172008-07-22 21:13:36 +00003932 SmallVector<std::pair<int, int>, 8> Locs;
Rafael Espindola833a9902008-08-28 18:32:53 +00003933 Locs.resize(4);
Nate Begeman9008ca62009-04-27 18:41:29 +00003934 SmallVector<int, 8> Mask1(4U, -1);
3935 SmallVector<int, 8> PermMask;
3936 SVOp->getMask(PermMask);
3937
Evan Chengace3c172008-07-22 21:13:36 +00003938 unsigned NumHi = 0;
3939 unsigned NumLo = 0;
Evan Chengace3c172008-07-22 21:13:36 +00003940 for (unsigned i = 0; i != 4; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003941 int Idx = PermMask[i];
3942 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00003943 Locs[i] = std::make_pair(-1, -1);
3944 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00003945 assert(Idx < 8 && "Invalid VECTOR_SHUFFLE index!");
3946 if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00003947 Locs[i] = std::make_pair(0, NumLo);
Nate Begeman9008ca62009-04-27 18:41:29 +00003948 Mask1[NumLo] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003949 NumLo++;
3950 } else {
3951 Locs[i] = std::make_pair(1, NumHi);
3952 if (2+NumHi < 4)
Nate Begeman9008ca62009-04-27 18:41:29 +00003953 Mask1[2+NumHi] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003954 NumHi++;
3955 }
3956 }
3957 }
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003958
Evan Chengace3c172008-07-22 21:13:36 +00003959 if (NumLo <= 2 && NumHi <= 2) {
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003960 // If no more than two elements come from either vector. This can be
3961 // implemented with two shuffles. First shuffle gather the elements.
3962 // The second shuffle, which takes the first shuffle as both of its
3963 // vector operands, put the elements into the right order.
Nate Begeman9008ca62009-04-27 18:41:29 +00003964 V1 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003965
Nate Begeman9008ca62009-04-27 18:41:29 +00003966 SmallVector<int, 8> Mask2(4U, -1);
3967
Evan Chengace3c172008-07-22 21:13:36 +00003968 for (unsigned i = 0; i != 4; ++i) {
3969 if (Locs[i].first == -1)
3970 continue;
3971 else {
3972 unsigned Idx = (i < 2) ? 0 : 4;
3973 Idx += Locs[i].first * 2 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00003974 Mask2[i] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00003975 }
3976 }
3977
Nate Begeman9008ca62009-04-27 18:41:29 +00003978 return DAG.getVectorShuffle(VT, dl, V1, V1, &Mask2[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003979 } else if (NumLo == 3 || NumHi == 3) {
3980 // Otherwise, we must have three elements from one vector, call it X, and
3981 // one element from the other, call it Y. First, use a shufps to build an
3982 // intermediate vector with the one element from Y and the element from X
3983 // that will be in the same half in the final destination (the indexes don't
3984 // matter). Then, use a shufps to build the final vector, taking the half
3985 // containing the element from Y from the intermediate, and the other half
3986 // from X.
3987 if (NumHi == 3) {
3988 // Normalize it so the 3 elements come from V1.
Nate Begeman9008ca62009-04-27 18:41:29 +00003989 CommuteVectorShuffleMask(PermMask, VT);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003990 std::swap(V1, V2);
3991 }
3992
3993 // Find the element from V2.
3994 unsigned HiIndex;
3995 for (HiIndex = 0; HiIndex < 3; ++HiIndex) {
Nate Begeman9008ca62009-04-27 18:41:29 +00003996 int Val = PermMask[HiIndex];
3997 if (Val < 0)
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003998 continue;
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00003999 if (Val >= 4)
4000 break;
4001 }
4002
Nate Begeman9008ca62009-04-27 18:41:29 +00004003 Mask1[0] = PermMask[HiIndex];
4004 Mask1[1] = -1;
4005 Mask1[2] = PermMask[HiIndex^1];
4006 Mask1[3] = -1;
4007 V2 = DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004008
4009 if (HiIndex >= 2) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004010 Mask1[0] = PermMask[0];
4011 Mask1[1] = PermMask[1];
4012 Mask1[2] = HiIndex & 1 ? 6 : 4;
4013 Mask1[3] = HiIndex & 1 ? 4 : 6;
4014 return DAG.getVectorShuffle(VT, dl, V1, V2, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004015 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00004016 Mask1[0] = HiIndex & 1 ? 2 : 0;
4017 Mask1[1] = HiIndex & 1 ? 0 : 2;
4018 Mask1[2] = PermMask[2];
4019 Mask1[3] = PermMask[3];
4020 if (Mask1[2] >= 0)
4021 Mask1[2] += 4;
4022 if (Mask1[3] >= 0)
4023 Mask1[3] += 4;
4024 return DAG.getVectorShuffle(VT, dl, V2, V1, &Mask1[0]);
Evan Cheng5e6ebaf2008-07-23 00:22:17 +00004025 }
Evan Chengace3c172008-07-22 21:13:36 +00004026 }
4027
4028 // Break it into (shuffle shuffle_hi, shuffle_lo).
4029 Locs.clear();
Nate Begeman9008ca62009-04-27 18:41:29 +00004030 SmallVector<int,8> LoMask(4U, -1);
4031 SmallVector<int,8> HiMask(4U, -1);
4032
4033 SmallVector<int,8> *MaskPtr = &LoMask;
Evan Chengace3c172008-07-22 21:13:36 +00004034 unsigned MaskIdx = 0;
4035 unsigned LoIdx = 0;
4036 unsigned HiIdx = 2;
4037 for (unsigned i = 0; i != 4; ++i) {
4038 if (i == 2) {
4039 MaskPtr = &HiMask;
4040 MaskIdx = 1;
4041 LoIdx = 0;
4042 HiIdx = 2;
4043 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004044 int Idx = PermMask[i];
4045 if (Idx < 0) {
Evan Chengace3c172008-07-22 21:13:36 +00004046 Locs[i] = std::make_pair(-1, -1);
Nate Begeman9008ca62009-04-27 18:41:29 +00004047 } else if (Idx < 4) {
Evan Chengace3c172008-07-22 21:13:36 +00004048 Locs[i] = std::make_pair(MaskIdx, LoIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004049 (*MaskPtr)[LoIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004050 LoIdx++;
4051 } else {
4052 Locs[i] = std::make_pair(MaskIdx, HiIdx);
Nate Begeman9008ca62009-04-27 18:41:29 +00004053 (*MaskPtr)[HiIdx] = Idx;
Evan Chengace3c172008-07-22 21:13:36 +00004054 HiIdx++;
4055 }
4056 }
4057
Nate Begeman9008ca62009-04-27 18:41:29 +00004058 SDValue LoShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &LoMask[0]);
4059 SDValue HiShuffle = DAG.getVectorShuffle(VT, dl, V1, V2, &HiMask[0]);
4060 SmallVector<int, 8> MaskOps;
Evan Chengace3c172008-07-22 21:13:36 +00004061 for (unsigned i = 0; i != 4; ++i) {
4062 if (Locs[i].first == -1) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004063 MaskOps.push_back(-1);
Evan Chengace3c172008-07-22 21:13:36 +00004064 } else {
4065 unsigned Idx = Locs[i].first * 4 + Locs[i].second;
Nate Begeman9008ca62009-04-27 18:41:29 +00004066 MaskOps.push_back(Idx);
Evan Chengace3c172008-07-22 21:13:36 +00004067 }
4068 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004069 return DAG.getVectorShuffle(VT, dl, LoShuffle, HiShuffle, &MaskOps[0]);
Evan Chengace3c172008-07-22 21:13:36 +00004070}
4071
Dan Gohman475871a2008-07-27 21:46:04 +00004072SDValue
4073X86TargetLowering::LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004074 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00004075 SDValue V1 = Op.getOperand(0);
4076 SDValue V2 = Op.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00004077 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004078 DebugLoc dl = Op.getDebugLoc();
Nate Begeman9008ca62009-04-27 18:41:29 +00004079 unsigned NumElems = VT.getVectorNumElements();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004080 bool isMMX = VT.getSizeInBits() == 64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004081 bool V1IsUndef = V1.getOpcode() == ISD::UNDEF;
4082 bool V2IsUndef = V2.getOpcode() == ISD::UNDEF;
Evan Chengd9b8e402006-10-16 06:36:00 +00004083 bool V1IsSplat = false;
4084 bool V2IsSplat = false;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004085
Nate Begeman9008ca62009-04-27 18:41:29 +00004086 if (isZeroShuffle(SVOp))
Dale Johannesenace16102009-02-03 19:33:06 +00004087 return getZeroVector(VT, Subtarget->hasSSE2(), DAG, dl);
Evan Cheng213d2cf2007-05-17 18:45:50 +00004088
Nate Begeman9008ca62009-04-27 18:41:29 +00004089 // Promote splats to v4f32.
4090 if (SVOp->isSplat()) {
4091 if (isMMX || NumElems < 4)
4092 return Op;
4093 return PromoteSplat(SVOp, DAG, Subtarget->hasSSE2());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004094 }
4095
Evan Cheng7a831ce2007-12-15 03:00:47 +00004096 // If the shuffle can be profitably rewritten as a narrower shuffle, then
4097 // do it!
Owen Anderson825b72b2009-08-11 20:47:22 +00004098 if (VT == MVT::v8i16 || VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004099 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004100 if (NewOp.getNode())
Scott Michelfdc40a02009-02-17 22:15:04 +00004101 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Dale Johannesenace16102009-02-03 19:33:06 +00004102 LowerVECTOR_SHUFFLE(NewOp, DAG));
Owen Anderson825b72b2009-08-11 20:47:22 +00004103 } else if ((VT == MVT::v4i32 || (VT == MVT::v4f32 && Subtarget->hasSSE2()))) {
Evan Cheng7a831ce2007-12-15 03:00:47 +00004104 // FIXME: Figure out a cleaner way to do this.
4105 // Try to make use of movq to zero out the top part.
Gabor Greifba36cb52008-08-28 21:40:38 +00004106 if (ISD::isBuildVectorAllZeros(V2.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004107 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
Gabor Greifba36cb52008-08-28 21:40:38 +00004108 if (NewOp.getNode()) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004109 if (isCommutedMOVL(cast<ShuffleVectorSDNode>(NewOp), true, false))
4110 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(0),
4111 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004112 }
Gabor Greifba36cb52008-08-28 21:40:38 +00004113 } else if (ISD::isBuildVectorAllZeros(V1.getNode())) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004114 SDValue NewOp = RewriteAsNarrowerShuffle(SVOp, DAG, *this, dl);
4115 if (NewOp.getNode() && X86::isMOVLMask(cast<ShuffleVectorSDNode>(NewOp)))
Evan Chengd880b972008-05-09 21:53:03 +00004116 return getVZextMovL(VT, NewOp.getValueType(), NewOp.getOperand(1),
Nate Begeman9008ca62009-04-27 18:41:29 +00004117 DAG, Subtarget, dl);
Evan Cheng7a831ce2007-12-15 03:00:47 +00004118 }
4119 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004120
4121 if (X86::isPSHUFDMask(SVOp))
4122 return Op;
4123
Evan Chengf26ffe92008-05-29 08:22:04 +00004124 // Check if this can be converted into a logical shift.
4125 bool isLeft = false;
4126 unsigned ShAmt = 0;
Dan Gohman475871a2008-07-27 21:46:04 +00004127 SDValue ShVal;
Nate Begeman9008ca62009-04-27 18:41:29 +00004128 bool isShift = getSubtarget()->hasSSE2() &&
4129 isVectorShift(SVOp, DAG, isLeft, ShVal, ShAmt);
Evan Chengf26ffe92008-05-29 08:22:04 +00004130 if (isShift && ShVal.hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004131 // If the shifted value has multiple uses, it may be cheaper to use
Evan Chengf26ffe92008-05-29 08:22:04 +00004132 // v_set0 + movlhps or movhlps, etc.
Owen Andersone50ed302009-08-10 22:56:29 +00004133 EVT EVT = VT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004134 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004135 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004136 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004137
4138 if (X86::isMOVLMask(SVOp)) {
Evan Cheng7e2ff772008-05-08 00:57:18 +00004139 if (V1IsUndef)
4140 return V2;
Gabor Greifba36cb52008-08-28 21:40:38 +00004141 if (ISD::isBuildVectorAllZeros(V1.getNode()))
Dale Johannesenace16102009-02-03 19:33:06 +00004142 return getVZextMovL(VT, VT, V2, DAG, Subtarget, dl);
Nate Begemanfb8ead02008-07-25 19:05:58 +00004143 if (!isMMX)
4144 return Op;
Evan Cheng7e2ff772008-05-08 00:57:18 +00004145 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004146
4147 // FIXME: fold these into legal mask.
4148 if (!isMMX && (X86::isMOVSHDUPMask(SVOp) ||
4149 X86::isMOVSLDUPMask(SVOp) ||
4150 X86::isMOVHLPSMask(SVOp) ||
4151 X86::isMOVHPMask(SVOp) ||
4152 X86::isMOVLPMask(SVOp)))
Evan Cheng9bbbb982006-10-25 20:48:19 +00004153 return Op;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004154
Nate Begeman9008ca62009-04-27 18:41:29 +00004155 if (ShouldXformToMOVHLPS(SVOp) ||
4156 ShouldXformToMOVLP(V1.getNode(), V2.getNode(), SVOp))
4157 return CommuteVectorShuffle(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004158
Evan Chengf26ffe92008-05-29 08:22:04 +00004159 if (isShift) {
4160 // No better options. Use a vshl / vsrl.
Owen Andersone50ed302009-08-10 22:56:29 +00004161 EVT EVT = VT.getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004162 ShAmt *= EVT.getSizeInBits();
Dale Johannesenace16102009-02-03 19:33:06 +00004163 return getVShift(isLeft, VT, ShVal, ShAmt, DAG, *this, dl);
Evan Chengf26ffe92008-05-29 08:22:04 +00004164 }
Nate Begeman9008ca62009-04-27 18:41:29 +00004165
Evan Cheng9eca5e82006-10-25 21:49:50 +00004166 bool Commuted = false;
Chris Lattner8a594482007-11-25 00:24:49 +00004167 // FIXME: This should also accept a bitcast of a splat? Be careful, not
4168 // 1,1,1,1 -> v8i16 though.
Gabor Greifba36cb52008-08-28 21:40:38 +00004169 V1IsSplat = isSplatVector(V1.getNode());
4170 V2IsSplat = isSplatVector(V2.getNode());
Scott Michelfdc40a02009-02-17 22:15:04 +00004171
Chris Lattner8a594482007-11-25 00:24:49 +00004172 // Canonicalize the splat or undef, if present, to be on the RHS.
Evan Cheng9bbbb982006-10-25 20:48:19 +00004173 if ((V1IsSplat || V1IsUndef) && !(V2IsSplat || V2IsUndef)) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004174 Op = CommuteVectorShuffle(SVOp, DAG);
4175 SVOp = cast<ShuffleVectorSDNode>(Op);
4176 V1 = SVOp->getOperand(0);
4177 V2 = SVOp->getOperand(1);
Evan Cheng9bbbb982006-10-25 20:48:19 +00004178 std::swap(V1IsSplat, V2IsSplat);
4179 std::swap(V1IsUndef, V2IsUndef);
Evan Cheng9eca5e82006-10-25 21:49:50 +00004180 Commuted = true;
Evan Cheng9bbbb982006-10-25 20:48:19 +00004181 }
4182
Nate Begeman9008ca62009-04-27 18:41:29 +00004183 if (isCommutedMOVL(SVOp, V2IsSplat, V2IsUndef)) {
4184 // Shuffling low element of v1 into undef, just return v1.
4185 if (V2IsUndef)
4186 return V1;
4187 // If V2 is a splat, the mask may be malformed such as <4,3,3,3>, which
4188 // the instruction selector will not match, so get a canonical MOVL with
4189 // swapped operands to undo the commute.
4190 return getMOVL(DAG, dl, VT, V2, V1);
Evan Chengd9b8e402006-10-16 06:36:00 +00004191 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004192
Nate Begeman9008ca62009-04-27 18:41:29 +00004193 if (X86::isUNPCKL_v_undef_Mask(SVOp) ||
4194 X86::isUNPCKH_v_undef_Mask(SVOp) ||
4195 X86::isUNPCKLMask(SVOp) ||
4196 X86::isUNPCKHMask(SVOp))
Evan Chengd9b8e402006-10-16 06:36:00 +00004197 return Op;
Evan Chenge1113032006-10-04 18:33:38 +00004198
Evan Cheng9bbbb982006-10-25 20:48:19 +00004199 if (V2IsSplat) {
4200 // Normalize mask so all entries that point to V2 points to its first
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00004201 // element then try to match unpck{h|l} again. If match, return a
Evan Cheng9bbbb982006-10-25 20:48:19 +00004202 // new vector_shuffle with the corrected mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00004203 SDValue NewMask = NormalizeMask(SVOp, DAG);
4204 ShuffleVectorSDNode *NSVOp = cast<ShuffleVectorSDNode>(NewMask);
4205 if (NSVOp != SVOp) {
4206 if (X86::isUNPCKLMask(NSVOp, true)) {
4207 return NewMask;
4208 } else if (X86::isUNPCKHMask(NSVOp, true)) {
4209 return NewMask;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004210 }
4211 }
4212 }
4213
Evan Cheng9eca5e82006-10-25 21:49:50 +00004214 if (Commuted) {
4215 // Commute is back and try unpck* again.
Nate Begeman9008ca62009-04-27 18:41:29 +00004216 // FIXME: this seems wrong.
4217 SDValue NewOp = CommuteVectorShuffle(SVOp, DAG);
4218 ShuffleVectorSDNode *NewSVOp = cast<ShuffleVectorSDNode>(NewOp);
4219 if (X86::isUNPCKL_v_undef_Mask(NewSVOp) ||
4220 X86::isUNPCKH_v_undef_Mask(NewSVOp) ||
4221 X86::isUNPCKLMask(NewSVOp) ||
4222 X86::isUNPCKHMask(NewSVOp))
4223 return NewOp;
Evan Cheng9eca5e82006-10-25 21:49:50 +00004224 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00004225
Nate Begemanb9a47b82009-02-23 08:49:38 +00004226 // FIXME: for mmx, bitcast v2i32 to v4i16 for shuffle.
Nate Begeman9008ca62009-04-27 18:41:29 +00004227
4228 // Normalize the node to match x86 shuffle ops if needed
4229 if (!isMMX && V2.getOpcode() != ISD::UNDEF && isCommutedSHUFP(SVOp))
4230 return CommuteVectorShuffle(SVOp, DAG);
4231
4232 // Check for legal shuffle and return?
4233 SmallVector<int, 16> PermMask;
4234 SVOp->getMask(PermMask);
4235 if (isShuffleMaskLegal(PermMask, VT))
Evan Cheng0c0f83f2008-04-05 00:30:36 +00004236 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004237
Evan Cheng14b32e12007-12-11 01:46:18 +00004238 // Handle v8i16 specifically since SSE can do byte extraction and insertion.
Owen Anderson825b72b2009-08-11 20:47:22 +00004239 if (VT == MVT::v8i16) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004240 SDValue NewOp = LowerVECTOR_SHUFFLEv8i16(SVOp, DAG, *this);
Gabor Greifba36cb52008-08-28 21:40:38 +00004241 if (NewOp.getNode())
Evan Cheng14b32e12007-12-11 01:46:18 +00004242 return NewOp;
4243 }
4244
Owen Anderson825b72b2009-08-11 20:47:22 +00004245 if (VT == MVT::v16i8) {
Nate Begeman9008ca62009-04-27 18:41:29 +00004246 SDValue NewOp = LowerVECTOR_SHUFFLEv16i8(SVOp, DAG, *this);
Nate Begemanb9a47b82009-02-23 08:49:38 +00004247 if (NewOp.getNode())
4248 return NewOp;
4249 }
4250
Evan Chengace3c172008-07-22 21:13:36 +00004251 // Handle all 4 wide cases with a number of shuffles except for MMX.
4252 if (NumElems == 4 && !isMMX)
Nate Begeman9008ca62009-04-27 18:41:29 +00004253 return LowerVECTOR_SHUFFLE_4wide(SVOp, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004254
Dan Gohman475871a2008-07-27 21:46:04 +00004255 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004256}
4257
Dan Gohman475871a2008-07-27 21:46:04 +00004258SDValue
4259X86TargetLowering::LowerEXTRACT_VECTOR_ELT_SSE4(SDValue Op,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004260 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004261 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004262 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004263 if (VT.getSizeInBits() == 8) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004264 SDValue Extract = DAG.getNode(X86ISD::PEXTRB, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004265 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004266 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004267 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004268 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004269 } else if (VT.getSizeInBits() == 16) {
Evan Cheng52ceafa2009-01-02 05:29:08 +00004270 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
4271 // If Idx is 0, it's cheaper to do a move instead of a pextrw.
4272 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4274 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004275 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004276 MVT::v4i32,
Evan Cheng52ceafa2009-01-02 05:29:08 +00004277 Op.getOperand(0)),
4278 Op.getOperand(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004279 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, MVT::i32,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004280 Op.getOperand(0), Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004281 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Extract,
Nate Begeman14d12ca2008-02-11 04:19:36 +00004282 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004283 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Owen Anderson825b72b2009-08-11 20:47:22 +00004284 } else if (VT == MVT::f32) {
Evan Cheng62a3f152008-03-24 21:52:23 +00004285 // EXTRACTPS outputs to a GPR32 register which will require a movd to copy
4286 // the result back to FR32 register. It's only worth matching if the
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004287 // result has a single use which is a store or a bitcast to i32. And in
4288 // the case of a store, it's not worth it if the index is a constant 0,
4289 // because a MOVSSmr can be used instead, which is smaller and faster.
Evan Cheng62a3f152008-03-24 21:52:23 +00004290 if (!Op.hasOneUse())
Dan Gohman475871a2008-07-27 21:46:04 +00004291 return SDValue();
Gabor Greifba36cb52008-08-28 21:40:38 +00004292 SDNode *User = *Op.getNode()->use_begin();
Dan Gohmand17cfbe2008-10-31 00:57:24 +00004293 if ((User->getOpcode() != ISD::STORE ||
4294 (isa<ConstantSDNode>(Op.getOperand(1)) &&
4295 cast<ConstantSDNode>(Op.getOperand(1))->isNullValue())) &&
Dan Gohman171c11e2008-04-16 02:32:24 +00004296 (User->getOpcode() != ISD::BIT_CONVERT ||
Owen Anderson825b72b2009-08-11 20:47:22 +00004297 User->getValueType(0) != MVT::i32))
Dan Gohman475871a2008-07-27 21:46:04 +00004298 return SDValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00004299 SDValue Extract = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
4300 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4i32,
Dale Johannesenace16102009-02-03 19:33:06 +00004301 Op.getOperand(0)),
4302 Op.getOperand(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00004303 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Extract);
4304 } else if (VT == MVT::i32) {
Mon P Wangf0fcdd82009-01-15 21:10:20 +00004305 // ExtractPS works with constant index.
4306 if (isa<ConstantSDNode>(Op.getOperand(1)))
4307 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004308 }
Dan Gohman475871a2008-07-27 21:46:04 +00004309 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004310}
4311
4312
Dan Gohman475871a2008-07-27 21:46:04 +00004313SDValue
4314X86TargetLowering::LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004315 if (!isa<ConstantSDNode>(Op.getOperand(1)))
Dan Gohman475871a2008-07-27 21:46:04 +00004316 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004317
Evan Cheng62a3f152008-03-24 21:52:23 +00004318 if (Subtarget->hasSSE41()) {
Dan Gohman475871a2008-07-27 21:46:04 +00004319 SDValue Res = LowerEXTRACT_VECTOR_ELT_SSE4(Op, DAG);
Gabor Greifba36cb52008-08-28 21:40:38 +00004320 if (Res.getNode())
Evan Cheng62a3f152008-03-24 21:52:23 +00004321 return Res;
4322 }
Nate Begeman14d12ca2008-02-11 04:19:36 +00004323
Owen Andersone50ed302009-08-10 22:56:29 +00004324 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004325 DebugLoc dl = Op.getDebugLoc();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004326 // TODO: handle v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004327 if (VT.getSizeInBits() == 16) {
Dan Gohman475871a2008-07-27 21:46:04 +00004328 SDValue Vec = Op.getOperand(0);
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004329 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng14b32e12007-12-11 01:46:18 +00004330 if (Idx == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00004331 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i16,
4332 DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::i32,
Scott Michelfdc40a02009-02-17 22:15:04 +00004333 DAG.getNode(ISD::BIT_CONVERT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004334 MVT::v4i32, Vec),
Evan Cheng14b32e12007-12-11 01:46:18 +00004335 Op.getOperand(1)));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004336 // Transform it so it match pextrw which produces a 32-bit result.
Owen Anderson825b72b2009-08-11 20:47:22 +00004337 EVT EVT = (MVT::SimpleValueType)(VT.getSimpleVT().SimpleTy+1);
Dale Johannesenace16102009-02-03 19:33:06 +00004338 SDValue Extract = DAG.getNode(X86ISD::PEXTRW, dl, EVT,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004339 Op.getOperand(0), Op.getOperand(1));
Dale Johannesenace16102009-02-03 19:33:06 +00004340 SDValue Assert = DAG.getNode(ISD::AssertZext, dl, EVT, Extract,
Evan Cheng0db9fe62006-04-25 20:13:52 +00004341 DAG.getValueType(VT));
Dale Johannesenace16102009-02-03 19:33:06 +00004342 return DAG.getNode(ISD::TRUNCATE, dl, VT, Assert);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004343 } else if (VT.getSizeInBits() == 32) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004344 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004345 if (Idx == 0)
4346 return Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00004347
Evan Cheng0db9fe62006-04-25 20:13:52 +00004348 // SHUFPS the element to the lowest double word, then movss.
Nate Begeman9008ca62009-04-27 18:41:29 +00004349 int Mask[4] = { Idx, -1, -1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004350 EVT VVT = Op.getOperand(0).getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004351 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4352 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004353 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004354 DAG.getIntPtrConstant(0));
Duncan Sands83ec4b62008-06-06 12:08:01 +00004355 } else if (VT.getSizeInBits() == 64) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004356 // FIXME: .td only matches this for <2 x f64>, not <2 x i64> on 32b
4357 // FIXME: seems like this should be unnecessary if mov{h,l}pd were taught
4358 // to match extract_elt for f64.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004359 unsigned Idx = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004360 if (Idx == 0)
4361 return Op;
4362
4363 // UNPCKHPD the element to the lowest double word, then movsd.
4364 // Note if the lower 64 bits of the result of the UNPCKHPD is then stored
4365 // to a f64mem, the whole operation is folded into a single MOVHPDmr.
Nate Begeman9008ca62009-04-27 18:41:29 +00004366 int Mask[2] = { 1, -1 };
Owen Andersone50ed302009-08-10 22:56:29 +00004367 EVT VVT = Op.getOperand(0).getValueType();
Nate Begeman9008ca62009-04-27 18:41:29 +00004368 SDValue Vec = DAG.getVectorShuffle(VVT, dl, Op.getOperand(0),
4369 DAG.getUNDEF(VVT), Mask);
Dale Johannesenace16102009-02-03 19:33:06 +00004370 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, VT, Vec,
Chris Lattner0bd48932008-01-17 07:00:52 +00004371 DAG.getIntPtrConstant(0));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004372 }
4373
Dan Gohman475871a2008-07-27 21:46:04 +00004374 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004375}
4376
Dan Gohman475871a2008-07-27 21:46:04 +00004377SDValue
4378X86TargetLowering::LowerINSERT_VECTOR_ELT_SSE4(SDValue Op, SelectionDAG &DAG){
Owen Andersone50ed302009-08-10 22:56:29 +00004379 EVT VT = Op.getValueType();
4380 EVT EVT = VT.getVectorElementType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004381 DebugLoc dl = Op.getDebugLoc();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004382
Dan Gohman475871a2008-07-27 21:46:04 +00004383 SDValue N0 = Op.getOperand(0);
4384 SDValue N1 = Op.getOperand(1);
4385 SDValue N2 = Op.getOperand(2);
Nate Begeman14d12ca2008-02-11 04:19:36 +00004386
Dan Gohmanef521f12008-08-14 22:53:18 +00004387 if ((EVT.getSizeInBits() == 8 || EVT.getSizeInBits() == 16) &&
4388 isa<ConstantSDNode>(N2)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004389 unsigned Opc = (EVT.getSizeInBits() == 8) ? X86ISD::PINSRB
Nate Begemanb9a47b82009-02-23 08:49:38 +00004390 : X86ISD::PINSRW;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004391 // Transform it so it match pinsr{b,w} which expects a GR32 as its second
4392 // argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004393 if (N1.getValueType() != MVT::i32)
4394 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4395 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004396 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004397 return DAG.getNode(Opc, dl, VT, N0, N1, N2);
Owen Anderson825b72b2009-08-11 20:47:22 +00004398 } else if (EVT == MVT::f32 && isa<ConstantSDNode>(N2)) {
Nate Begeman14d12ca2008-02-11 04:19:36 +00004399 // Bits [7:6] of the constant are the source select. This will always be
4400 // zero here. The DAG Combiner may combine an extract_elt index into these
4401 // bits. For example (insert (extract, 3), 2) could be matched by putting
4402 // the '3' into bits [7:6] of X86ISD::INSERTPS.
Scott Michelfdc40a02009-02-17 22:15:04 +00004403 // Bits [5:4] of the constant are the destination select. This is the
Nate Begeman14d12ca2008-02-11 04:19:36 +00004404 // value of the incoming immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00004405 // Bits [3:0] of the constant are the zero mask. The DAG Combiner may
Nate Begeman14d12ca2008-02-11 04:19:36 +00004406 // combine either bitwise AND or insert of float 0.0 to set these bits.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004407 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue() << 4);
Eric Christopherfbd66872009-07-24 00:33:09 +00004408 // Create this as a scalar to vector..
Owen Anderson825b72b2009-08-11 20:47:22 +00004409 N1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4f32, N1);
Dale Johannesenace16102009-02-03 19:33:06 +00004410 return DAG.getNode(X86ISD::INSERTPS, dl, VT, N0, N1, N2);
Owen Anderson825b72b2009-08-11 20:47:22 +00004411 } else if (EVT == MVT::i32 && isa<ConstantSDNode>(N2)) {
Eric Christopherfbd66872009-07-24 00:33:09 +00004412 // PINSR* works with constant index.
4413 return Op;
Nate Begeman14d12ca2008-02-11 04:19:36 +00004414 }
Dan Gohman475871a2008-07-27 21:46:04 +00004415 return SDValue();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004416}
4417
Dan Gohman475871a2008-07-27 21:46:04 +00004418SDValue
4419X86TargetLowering::LowerINSERT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004420 EVT VT = Op.getValueType();
4421 EVT EVT = VT.getVectorElementType();
Nate Begeman14d12ca2008-02-11 04:19:36 +00004422
4423 if (Subtarget->hasSSE41())
4424 return LowerINSERT_VECTOR_ELT_SSE4(Op, DAG);
4425
Owen Anderson825b72b2009-08-11 20:47:22 +00004426 if (EVT == MVT::i8)
Dan Gohman475871a2008-07-27 21:46:04 +00004427 return SDValue();
Evan Cheng794405e2007-12-12 07:55:34 +00004428
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004429 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00004430 SDValue N0 = Op.getOperand(0);
4431 SDValue N1 = Op.getOperand(1);
4432 SDValue N2 = Op.getOperand(2);
Evan Cheng794405e2007-12-12 07:55:34 +00004433
Eli Friedman30e71eb2009-06-06 06:32:50 +00004434 if (EVT.getSizeInBits() == 16 && isa<ConstantSDNode>(N2)) {
Evan Cheng794405e2007-12-12 07:55:34 +00004435 // Transform it so it match pinsrw which expects a 16-bit value in a GR32
4436 // as its second argument.
Owen Anderson825b72b2009-08-11 20:47:22 +00004437 if (N1.getValueType() != MVT::i32)
4438 N1 = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, N1);
4439 if (N2.getValueType() != MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00004440 N2 = DAG.getIntPtrConstant(cast<ConstantSDNode>(N2)->getZExtValue());
Dale Johannesenace16102009-02-03 19:33:06 +00004441 return DAG.getNode(X86ISD::PINSRW, dl, VT, N0, N1, N2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004442 }
Dan Gohman475871a2008-07-27 21:46:04 +00004443 return SDValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004444}
4445
Dan Gohman475871a2008-07-27 21:46:04 +00004446SDValue
4447X86TargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004448 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00004449 if (Op.getValueType() == MVT::v2f32)
4450 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f32,
4451 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2i32,
4452 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32,
Evan Cheng52672b82008-07-22 18:39:19 +00004453 Op.getOperand(0))));
4454
Owen Anderson825b72b2009-08-11 20:47:22 +00004455 if (Op.getValueType() == MVT::v1i64 && Op.getOperand(0).getValueType() == MVT::i64)
4456 return DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v1i64, Op.getOperand(0));
Rafael Espindoladef390a2009-08-03 02:45:34 +00004457
Owen Anderson825b72b2009-08-11 20:47:22 +00004458 SDValue AnyExt = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, Op.getOperand(0));
4459 EVT VT = MVT::v2i32;
4460 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Evan Chengefec7512008-02-18 23:04:32 +00004461 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004462 case MVT::v16i8:
4463 case MVT::v8i16:
4464 VT = MVT::v4i32;
Evan Chengefec7512008-02-18 23:04:32 +00004465 break;
4466 }
Dale Johannesenace16102009-02-03 19:33:06 +00004467 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(),
4468 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, VT, AnyExt));
Evan Cheng0db9fe62006-04-25 20:13:52 +00004469}
4470
Bill Wendling056292f2008-09-16 21:48:12 +00004471// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
4472// their target countpart wrapped in the X86ISD::Wrapper node. Suppose N is
4473// one of the above mentioned nodes. It has to be wrapped because otherwise
4474// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
4475// be used to form addressing mode. These wrapped nodes will be selected
4476// into MOV32ri.
Dan Gohman475871a2008-07-27 21:46:04 +00004477SDValue
4478X86TargetLowering::LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004479 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Chris Lattner41621a22009-06-26 19:22:52 +00004480
4481 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4482 // global base reg.
4483 unsigned char OpFlag = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004484 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004485 CodeModel::Model M = getTargetMachine().getCodeModel();
4486
Chris Lattner4f066492009-07-11 20:29:19 +00004487 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004488 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004489 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004490 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004491 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004492 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004493 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner41621a22009-06-26 19:22:52 +00004494
Evan Cheng1606e8e2009-03-13 07:51:59 +00004495 SDValue Result = DAG.getTargetConstantPool(CP->getConstVal(), getPointerTy(),
Chris Lattner41621a22009-06-26 19:22:52 +00004496 CP->getAlignment(),
4497 CP->getOffset(), OpFlag);
4498 DebugLoc DL = CP->getDebugLoc();
Chris Lattner18c59872009-06-27 04:16:01 +00004499 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004500 // With PIC, the address is actually $g + Offset.
Chris Lattner41621a22009-06-26 19:22:52 +00004501 if (OpFlag) {
4502 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004503 DAG.getNode(X86ISD::GlobalBaseReg,
Chris Lattner41621a22009-06-26 19:22:52 +00004504 DebugLoc::getUnknownLoc(), getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004505 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004506 }
4507
4508 return Result;
4509}
4510
Chris Lattner18c59872009-06-27 04:16:01 +00004511SDValue X86TargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
4512 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
4513
4514 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4515 // global base reg.
4516 unsigned char OpFlag = 0;
4517 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004518 CodeModel::Model M = getTargetMachine().getCodeModel();
4519
Chris Lattner4f066492009-07-11 20:29:19 +00004520 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004521 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004522 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004523 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004524 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004525 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004526 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004527
4528 SDValue Result = DAG.getTargetJumpTable(JT->getIndex(), getPointerTy(),
4529 OpFlag);
4530 DebugLoc DL = JT->getDebugLoc();
4531 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4532
4533 // With PIC, the address is actually $g + Offset.
4534 if (OpFlag) {
4535 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4536 DAG.getNode(X86ISD::GlobalBaseReg,
4537 DebugLoc::getUnknownLoc(), getPointerTy()),
4538 Result);
4539 }
4540
4541 return Result;
4542}
4543
4544SDValue
4545X86TargetLowering::LowerExternalSymbol(SDValue Op, SelectionDAG &DAG) {
4546 const char *Sym = cast<ExternalSymbolSDNode>(Op)->getSymbol();
4547
4548 // In PIC mode (unless we're in RIPRel PIC mode) we add an offset to the
4549 // global base reg.
4550 unsigned char OpFlag = 0;
4551 unsigned WrapperKind = X86ISD::Wrapper;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004552 CodeModel::Model M = getTargetMachine().getCodeModel();
4553
Chris Lattner4f066492009-07-11 20:29:19 +00004554 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004555 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattnere4df7562009-07-09 03:15:51 +00004556 WrapperKind = X86ISD::WrapperRIP;
Chris Lattner3b67e9b2009-07-10 20:47:30 +00004557 else if (Subtarget->isPICStyleGOT())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004558 OpFlag = X86II::MO_GOTOFF;
Chris Lattnere2c92082009-07-10 21:00:45 +00004559 else if (Subtarget->isPICStyleStubPIC())
Chris Lattner88e1fd52009-07-09 04:24:46 +00004560 OpFlag = X86II::MO_PIC_BASE_OFFSET;
Chris Lattner18c59872009-06-27 04:16:01 +00004561
4562 SDValue Result = DAG.getTargetExternalSymbol(Sym, getPointerTy(), OpFlag);
4563
4564 DebugLoc DL = Op.getDebugLoc();
4565 Result = DAG.getNode(WrapperKind, DL, getPointerTy(), Result);
4566
4567
4568 // With PIC, the address is actually $g + Offset.
4569 if (getTargetMachine().getRelocationModel() == Reloc::PIC_ &&
Chris Lattnere4df7562009-07-09 03:15:51 +00004570 !Subtarget->is64Bit()) {
Chris Lattner18c59872009-06-27 04:16:01 +00004571 Result = DAG.getNode(ISD::ADD, DL, getPointerTy(),
4572 DAG.getNode(X86ISD::GlobalBaseReg,
4573 DebugLoc::getUnknownLoc(),
4574 getPointerTy()),
4575 Result);
4576 }
4577
4578 return Result;
4579}
4580
Dan Gohman475871a2008-07-27 21:46:04 +00004581SDValue
Dale Johannesen33c960f2009-02-04 20:06:27 +00004582X86TargetLowering::LowerGlobalAddress(const GlobalValue *GV, DebugLoc dl,
Dan Gohman6520e202008-10-18 02:06:02 +00004583 int64_t Offset,
Evan Chengda43bcf2008-09-24 00:05:32 +00004584 SelectionDAG &DAG) const {
Dan Gohman6520e202008-10-18 02:06:02 +00004585 // Create the TargetGlobalAddress node, folding in the constant
4586 // offset if it is legal.
Chris Lattnerd392bd92009-07-10 07:20:05 +00004587 unsigned char OpFlags =
4588 Subtarget->ClassifyGlobalReference(GV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004589 CodeModel::Model M = getTargetMachine().getCodeModel();
Dan Gohman6520e202008-10-18 02:06:02 +00004590 SDValue Result;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004591 if (OpFlags == X86II::MO_NO_FLAG &&
4592 X86::isOffsetSuitableForCodeModel(Offset, M)) {
Chris Lattner4aa21aa2009-07-09 00:58:53 +00004593 // A direct static reference to a global.
Dale Johannesen60b3ba02009-07-21 00:12:29 +00004594 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), Offset);
Dan Gohman6520e202008-10-18 02:06:02 +00004595 Offset = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004596 } else {
Chris Lattnerb1acd682009-06-27 05:39:56 +00004597 Result = DAG.getTargetGlobalAddress(GV, getPointerTy(), 0, OpFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004598 }
4599
Chris Lattner4f066492009-07-11 20:29:19 +00004600 if (Subtarget->isPICStyleRIPRel() &&
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00004601 (M == CodeModel::Small || M == CodeModel::Kernel))
Chris Lattner18c59872009-06-27 04:16:01 +00004602 Result = DAG.getNode(X86ISD::WrapperRIP, dl, getPointerTy(), Result);
4603 else
4604 Result = DAG.getNode(X86ISD::Wrapper, dl, getPointerTy(), Result);
Dan Gohman6520e202008-10-18 02:06:02 +00004605
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004606 // With PIC, the address is actually $g + Offset.
Chris Lattner36c25012009-07-10 07:34:39 +00004607 if (isGlobalRelativeToPICBase(OpFlags)) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004608 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(),
4609 DAG.getNode(X86ISD::GlobalBaseReg, dl, getPointerTy()),
Anton Korobeynikov7f705592007-01-12 19:20:47 +00004610 Result);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004611 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004612
Chris Lattner36c25012009-07-10 07:34:39 +00004613 // For globals that require a load from a stub to get the address, emit the
4614 // load.
4615 if (isGlobalStubReference(OpFlags))
Dale Johannesen33c960f2009-02-04 20:06:27 +00004616 Result = DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(), Result,
Dan Gohman3069b872008-02-07 18:41:25 +00004617 PseudoSourceValue::getGOT(), 0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004618
Dan Gohman6520e202008-10-18 02:06:02 +00004619 // If there was a non-zero offset that we didn't fold, create an explicit
4620 // addition for it.
4621 if (Offset != 0)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004622 Result = DAG.getNode(ISD::ADD, dl, getPointerTy(), Result,
Dan Gohman6520e202008-10-18 02:06:02 +00004623 DAG.getConstant(Offset, getPointerTy()));
4624
Evan Cheng0db9fe62006-04-25 20:13:52 +00004625 return Result;
4626}
4627
Evan Chengda43bcf2008-09-24 00:05:32 +00004628SDValue
4629X86TargetLowering::LowerGlobalAddress(SDValue Op, SelectionDAG &DAG) {
4630 const GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00004631 int64_t Offset = cast<GlobalAddressSDNode>(Op)->getOffset();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004632 return LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
Evan Chengda43bcf2008-09-24 00:05:32 +00004633}
4634
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004635static SDValue
4636GetTLSADDR(SelectionDAG &DAG, SDValue Chain, GlobalAddressSDNode *GA,
Owen Andersone50ed302009-08-10 22:56:29 +00004637 SDValue *InFlag, const EVT PtrVT, unsigned ReturnReg,
Chris Lattnerb903bed2009-06-26 21:20:29 +00004638 unsigned char OperandFlags) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004639 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004640 DebugLoc dl = GA->getDebugLoc();
4641 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(),
4642 GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004643 GA->getOffset(),
4644 OperandFlags);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004645 if (InFlag) {
4646 SDValue Ops[] = { Chain, TGA, *InFlag };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004647 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 3);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004648 } else {
4649 SDValue Ops[] = { Chain, TGA };
Rafael Espindola15f1b662009-04-24 12:59:40 +00004650 Chain = DAG.getNode(X86ISD::TLSADDR, dl, NodeTys, Ops, 2);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004651 }
Rafael Espindola15f1b662009-04-24 12:59:40 +00004652 SDValue Flag = Chain.getValue(1);
4653 return DAG.getCopyFromReg(Chain, dl, ReturnReg, PtrVT, Flag);
Rafael Espindola2ee3db32009-04-17 14:35:58 +00004654}
4655
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004656// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 32 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004657static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004658LowerToTLSGeneralDynamicModel32(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004659 const EVT PtrVT) {
Dan Gohman475871a2008-07-27 21:46:04 +00004660 SDValue InFlag;
Dale Johannesendd64c412009-02-04 00:33:20 +00004661 DebugLoc dl = GA->getDebugLoc(); // ? function entry point might be better
4662 SDValue Chain = DAG.getCopyToReg(DAG.getEntryNode(), dl, X86::EBX,
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004663 DAG.getNode(X86ISD::GlobalBaseReg,
Dale Johannesenb300d2a2009-02-07 00:55:49 +00004664 DebugLoc::getUnknownLoc(),
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004665 PtrVT), InFlag);
4666 InFlag = Chain.getValue(1);
4667
Chris Lattnerb903bed2009-06-26 21:20:29 +00004668 return GetTLSADDR(DAG, Chain, GA, &InFlag, PtrVT, X86::EAX, X86II::MO_TLSGD);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004669}
4670
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004671// Lower ISD::GlobalTLSAddress using the "general dynamic" model, 64 bit
Dan Gohman475871a2008-07-27 21:46:04 +00004672static SDValue
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004673LowerToTLSGeneralDynamicModel64(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004674 const EVT PtrVT) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004675 return GetTLSADDR(DAG, DAG.getEntryNode(), GA, NULL, PtrVT,
4676 X86::RAX, X86II::MO_TLSGD);
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004677}
4678
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004679// Lower ISD::GlobalTLSAddress using the "initial exec" (for no-pic) or
4680// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00004681static SDValue LowerToTLSExecModel(GlobalAddressSDNode *GA, SelectionDAG &DAG,
Owen Andersone50ed302009-08-10 22:56:29 +00004682 const EVT PtrVT, TLSModel::Model model,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004683 bool is64Bit) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004684 DebugLoc dl = GA->getDebugLoc();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004685 // Get the Thread Pointer
Rafael Espindola094fad32009-04-08 21:14:34 +00004686 SDValue Base = DAG.getNode(X86ISD::SegmentBaseAddress,
4687 DebugLoc::getUnknownLoc(), PtrVT,
Rafael Espindola7ff5bff2009-04-13 13:02:49 +00004688 DAG.getRegister(is64Bit? X86::FS : X86::GS,
Owen Anderson825b72b2009-08-11 20:47:22 +00004689 MVT::i32));
Rafael Espindola094fad32009-04-08 21:14:34 +00004690
4691 SDValue ThreadPointer = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Base,
4692 NULL, 0);
4693
Chris Lattnerb903bed2009-06-26 21:20:29 +00004694 unsigned char OperandFlags = 0;
Chris Lattner18c59872009-06-27 04:16:01 +00004695 // Most TLS accesses are not RIP relative, even on x86-64. One exception is
4696 // initialexec.
4697 unsigned WrapperKind = X86ISD::Wrapper;
4698 if (model == TLSModel::LocalExec) {
Chris Lattnerb903bed2009-06-26 21:20:29 +00004699 OperandFlags = is64Bit ? X86II::MO_TPOFF : X86II::MO_NTPOFF;
Chris Lattner18c59872009-06-27 04:16:01 +00004700 } else if (is64Bit) {
4701 assert(model == TLSModel::InitialExec);
4702 OperandFlags = X86II::MO_GOTTPOFF;
4703 WrapperKind = X86ISD::WrapperRIP;
4704 } else {
4705 assert(model == TLSModel::InitialExec);
4706 OperandFlags = X86II::MO_INDNTPOFF;
Chris Lattnerb903bed2009-06-26 21:20:29 +00004707 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004708
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004709 // emit "addl x@ntpoff,%eax" (local exec) or "addl x@indntpoff,%eax" (initial
4710 // exec)
Chris Lattner4150c082009-06-21 02:22:34 +00004711 SDValue TGA = DAG.getTargetGlobalAddress(GA->getGlobal(), GA->getValueType(0),
Chris Lattnerb903bed2009-06-26 21:20:29 +00004712 GA->getOffset(), OperandFlags);
Chris Lattner18c59872009-06-27 04:16:01 +00004713 SDValue Offset = DAG.getNode(WrapperKind, dl, PtrVT, TGA);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004714
Rafael Espindola9a580232009-02-27 13:37:18 +00004715 if (model == TLSModel::InitialExec)
Dale Johannesen33c960f2009-02-04 20:06:27 +00004716 Offset = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Offset,
Dan Gohman3069b872008-02-07 18:41:25 +00004717 PseudoSourceValue::getGOT(), 0);
Lauro Ramos Venancio7d2cc2b2007-04-22 22:50:52 +00004718
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004719 // The address of the thread local variable is the add of the thread
4720 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004721 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004722}
4723
Dan Gohman475871a2008-07-27 21:46:04 +00004724SDValue
4725X86TargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004726 // TODO: implement the "local dynamic" model
Lauro Ramos Venancio2c5c1112007-04-21 20:56:26 +00004727 // TODO: implement the "initial exec"model for pic executables
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004728 assert(Subtarget->isTargetELF() &&
4729 "TLS not implemented for non-ELF targets");
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004730 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Chris Lattnerb903bed2009-06-26 21:20:29 +00004731 const GlobalValue *GV = GA->getGlobal();
4732
4733 // If GV is an alias then use the aliasee for determining
4734 // thread-localness.
4735 if (const GlobalAlias *GA = dyn_cast<GlobalAlias>(GV))
4736 GV = GA->resolveAliasedGlobal(false);
4737
4738 TLSModel::Model model = getTLSModel(GV,
4739 getTargetMachine().getRelocationModel());
4740
4741 switch (model) {
4742 case TLSModel::GeneralDynamic:
4743 case TLSModel::LocalDynamic: // not implemented
4744 if (Subtarget->is64Bit())
Rafael Espindola9a580232009-02-27 13:37:18 +00004745 return LowerToTLSGeneralDynamicModel64(GA, DAG, getPointerTy());
Chris Lattnerb903bed2009-06-26 21:20:29 +00004746 return LowerToTLSGeneralDynamicModel32(GA, DAG, getPointerTy());
4747
4748 case TLSModel::InitialExec:
4749 case TLSModel::LocalExec:
4750 return LowerToTLSExecModel(GA, DAG, getPointerTy(), model,
4751 Subtarget->is64Bit());
Anton Korobeynikov6625eff2008-05-04 21:36:32 +00004752 }
Chris Lattnerb903bed2009-06-26 21:20:29 +00004753
Torok Edwinc23197a2009-07-14 16:55:14 +00004754 llvm_unreachable("Unreachable");
Chris Lattner5867de12009-04-01 22:14:45 +00004755 return SDValue();
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00004756}
4757
Evan Cheng0db9fe62006-04-25 20:13:52 +00004758
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004759/// LowerShift - Lower SRA_PARTS and friends, which return two i32 values and
Scott Michelfdc40a02009-02-17 22:15:04 +00004760/// take a 2 x i32 value to shift plus a shift amount.
Dan Gohman475871a2008-07-27 21:46:04 +00004761SDValue X86TargetLowering::LowerShift(SDValue Op, SelectionDAG &DAG) {
Dan Gohman4c1fa612008-03-03 22:22:09 +00004762 assert(Op.getNumOperands() == 3 && "Not a double-shift!");
Owen Andersone50ed302009-08-10 22:56:29 +00004763 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004764 unsigned VTBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004765 DebugLoc dl = Op.getDebugLoc();
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004766 bool isSRA = Op.getOpcode() == ISD::SRA_PARTS;
Dan Gohman475871a2008-07-27 21:46:04 +00004767 SDValue ShOpLo = Op.getOperand(0);
4768 SDValue ShOpHi = Op.getOperand(1);
4769 SDValue ShAmt = Op.getOperand(2);
Chris Lattner31dcfe62009-07-29 05:48:09 +00004770 SDValue Tmp1 = isSRA ? DAG.getNode(ISD::SRA, dl, VT, ShOpHi,
Owen Anderson825b72b2009-08-11 20:47:22 +00004771 DAG.getConstant(VTBits - 1, MVT::i8))
Chris Lattner31dcfe62009-07-29 05:48:09 +00004772 : DAG.getConstant(0, VT);
Evan Chenge3413162006-01-09 18:33:28 +00004773
Dan Gohman475871a2008-07-27 21:46:04 +00004774 SDValue Tmp2, Tmp3;
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004775 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004776 Tmp2 = DAG.getNode(X86ISD::SHLD, dl, VT, ShOpHi, ShOpLo, ShAmt);
4777 Tmp3 = DAG.getNode(ISD::SHL, dl, VT, ShOpLo, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004778 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004779 Tmp2 = DAG.getNode(X86ISD::SHRD, dl, VT, ShOpLo, ShOpHi, ShAmt);
4780 Tmp3 = DAG.getNode(isSRA ? ISD::SRA : ISD::SRL, dl, VT, ShOpHi, ShAmt);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004781 }
Evan Chenge3413162006-01-09 18:33:28 +00004782
Owen Anderson825b72b2009-08-11 20:47:22 +00004783 SDValue AndNode = DAG.getNode(ISD::AND, dl, MVT::i8, ShAmt,
4784 DAG.getConstant(VTBits, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00004785 SDValue Cond = DAG.getNode(X86ISD::CMP, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004786 AndNode, DAG.getConstant(0, MVT::i8));
Evan Chenge3413162006-01-09 18:33:28 +00004787
Dan Gohman475871a2008-07-27 21:46:04 +00004788 SDValue Hi, Lo;
Owen Anderson825b72b2009-08-11 20:47:22 +00004789 SDValue CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman475871a2008-07-27 21:46:04 +00004790 SDValue Ops0[4] = { Tmp2, Tmp3, CC, Cond };
4791 SDValue Ops1[4] = { Tmp3, Tmp1, CC, Cond };
Duncan Sandsf9516202008-06-30 10:19:09 +00004792
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004793 if (Op.getOpcode() == ISD::SHL_PARTS) {
Dale Johannesenace16102009-02-03 19:33:06 +00004794 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4795 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004796 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00004797 Lo = DAG.getNode(X86ISD::CMOV, dl, VT, Ops0, 4);
4798 Hi = DAG.getNode(X86ISD::CMOV, dl, VT, Ops1, 4);
Chris Lattner2ff75ee2007-10-17 06:02:13 +00004799 }
4800
Dan Gohman475871a2008-07-27 21:46:04 +00004801 SDValue Ops[2] = { Lo, Hi };
Dale Johannesenace16102009-02-03 19:33:06 +00004802 return DAG.getMergeValues(Ops, 2, dl);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004803}
Evan Chenga3195e82006-01-12 22:54:21 +00004804
Dan Gohman475871a2008-07-27 21:46:04 +00004805SDValue X86TargetLowering::LowerSINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00004806 EVT SrcVT = Op.getOperand(0).getValueType();
Eli Friedman23ef1052009-06-06 03:57:58 +00004807
4808 if (SrcVT.isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00004809 if (SrcVT == MVT::v2i32 && Op.getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00004810 return Op;
4811 }
4812 return SDValue();
4813 }
4814
Owen Anderson825b72b2009-08-11 20:47:22 +00004815 assert(SrcVT.getSimpleVT() <= MVT::i64 && SrcVT.getSimpleVT() >= MVT::i16 &&
Chris Lattnerb09916b2008-02-27 05:57:41 +00004816 "Unknown SINT_TO_FP to lower!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004817
Eli Friedman36df4992009-05-27 00:47:34 +00004818 // These are really Legal; return the operand so the caller accepts it as
4819 // Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00004820 if (SrcVT == MVT::i32 && isScalarFPTypeInSSEReg(Op.getValueType()))
Eli Friedman36df4992009-05-27 00:47:34 +00004821 return Op;
Owen Anderson825b72b2009-08-11 20:47:22 +00004822 if (SrcVT == MVT::i64 && isScalarFPTypeInSSEReg(Op.getValueType()) &&
Eli Friedman36df4992009-05-27 00:47:34 +00004823 Subtarget->is64Bit()) {
4824 return Op;
4825 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004826
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004827 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004828 unsigned Size = SrcVT.getSizeInBits()/8;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004829 MachineFunction &MF = DAG.getMachineFunction();
4830 int SSFI = MF.getFrameInfo()->CreateStackObject(Size, Size);
Dan Gohman475871a2008-07-27 21:46:04 +00004831 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Dale Johannesenace16102009-02-03 19:33:06 +00004832 SDValue Chain = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
Bill Wendling105be5a2009-03-13 08:41:47 +00004833 StackSlot,
4834 PseudoSourceValue::getFixedStack(SSFI), 0);
Eli Friedman948e95a2009-05-23 09:59:16 +00004835 return BuildFILD(Op, SrcVT, Chain, StackSlot, DAG);
4836}
Evan Cheng0db9fe62006-04-25 20:13:52 +00004837
Owen Andersone50ed302009-08-10 22:56:29 +00004838SDValue X86TargetLowering::BuildFILD(SDValue Op, EVT SrcVT, SDValue Chain,
Eli Friedman948e95a2009-05-23 09:59:16 +00004839 SDValue StackSlot,
4840 SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004841 // Build the FILD
Eli Friedman948e95a2009-05-23 09:59:16 +00004842 DebugLoc dl = Op.getDebugLoc();
Chris Lattner5a88b832007-02-25 07:10:00 +00004843 SDVTList Tys;
Chris Lattner78631162008-01-16 06:24:21 +00004844 bool useSSE = isScalarFPTypeInSSEReg(Op.getValueType());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004845 if (useSSE)
Owen Anderson825b72b2009-08-11 20:47:22 +00004846 Tys = DAG.getVTList(MVT::f64, MVT::Other, MVT::Flag);
Chris Lattner5a88b832007-02-25 07:10:00 +00004847 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004848 Tys = DAG.getVTList(Op.getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004849 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00004850 Ops.push_back(Chain);
4851 Ops.push_back(StackSlot);
4852 Ops.push_back(DAG.getValueType(SrcVT));
Dale Johannesenace16102009-02-03 19:33:06 +00004853 SDValue Result = DAG.getNode(useSSE ? X86ISD::FILD_FLAG : X86ISD::FILD, dl,
Chris Lattnerb09916b2008-02-27 05:57:41 +00004854 Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00004855
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00004856 if (useSSE) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00004857 Chain = Result.getValue(1);
Dan Gohman475871a2008-07-27 21:46:04 +00004858 SDValue InFlag = Result.getValue(2);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004859
4860 // FIXME: Currently the FST is flagged to the FILD_FLAG. This
4861 // shouldn't be necessary except that RFP cannot be live across
4862 // multiple blocks. When stackifier is fixed, they can be uncoupled.
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004863 MachineFunction &MF = DAG.getMachineFunction();
Evan Cheng0db9fe62006-04-25 20:13:52 +00004864 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8);
Dan Gohman475871a2008-07-27 21:46:04 +00004865 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00004866 Tys = DAG.getVTList(MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00004867 SmallVector<SDValue, 8> Ops;
Evan Chenga3195e82006-01-12 22:54:21 +00004868 Ops.push_back(Chain);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004869 Ops.push_back(Result);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004870 Ops.push_back(StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00004871 Ops.push_back(DAG.getValueType(Op.getValueType()));
4872 Ops.push_back(InFlag);
Dale Johannesenace16102009-02-03 19:33:06 +00004873 Chain = DAG.getNode(X86ISD::FST, dl, Tys, &Ops[0], Ops.size());
4874 Result = DAG.getLoad(Op.getValueType(), dl, Chain, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00004875 PseudoSourceValue::getFixedStack(SSFI), 0);
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004876 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00004877
Evan Cheng0db9fe62006-04-25 20:13:52 +00004878 return Result;
4879}
4880
Bill Wendling8b8a6362009-01-17 03:56:04 +00004881// LowerUINT_TO_FP_i64 - 64-bit unsigned integer to double expansion.
4882SDValue X86TargetLowering::LowerUINT_TO_FP_i64(SDValue Op, SelectionDAG &DAG) {
4883 // This algorithm is not obvious. Here it is in C code, more or less:
4884 /*
4885 double uint64_to_double( uint32_t hi, uint32_t lo ) {
4886 static const __m128i exp = { 0x4330000045300000ULL, 0 };
4887 static const __m128d bias = { 0x1.0p84, 0x1.0p52 };
Dale Johannesen040225f2008-10-21 23:07:49 +00004888
Bill Wendling8b8a6362009-01-17 03:56:04 +00004889 // Copy ints to xmm registers.
4890 __m128i xh = _mm_cvtsi32_si128( hi );
4891 __m128i xl = _mm_cvtsi32_si128( lo );
Dale Johannesen040225f2008-10-21 23:07:49 +00004892
Bill Wendling8b8a6362009-01-17 03:56:04 +00004893 // Combine into low half of a single xmm register.
4894 __m128i x = _mm_unpacklo_epi32( xh, xl );
4895 __m128d d;
4896 double sd;
Dale Johannesen040225f2008-10-21 23:07:49 +00004897
Bill Wendling8b8a6362009-01-17 03:56:04 +00004898 // Merge in appropriate exponents to give the integer bits the right
4899 // magnitude.
4900 x = _mm_unpacklo_epi32( x, exp );
Dale Johannesen040225f2008-10-21 23:07:49 +00004901
Bill Wendling8b8a6362009-01-17 03:56:04 +00004902 // Subtract away the biases to deal with the IEEE-754 double precision
4903 // implicit 1.
4904 d = _mm_sub_pd( (__m128d) x, bias );
Dale Johannesen040225f2008-10-21 23:07:49 +00004905
Bill Wendling8b8a6362009-01-17 03:56:04 +00004906 // All conversions up to here are exact. The correctly rounded result is
4907 // calculated using the current rounding mode using the following
4908 // horizontal add.
4909 d = _mm_add_sd( d, _mm_unpackhi_pd( d, d ) );
4910 _mm_store_sd( &sd, d ); // Because we are returning doubles in XMM, this
4911 // store doesn't really need to be here (except
4912 // maybe to zero the other double)
4913 return sd;
4914 }
4915 */
Dale Johannesen040225f2008-10-21 23:07:49 +00004916
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004917 DebugLoc dl = Op.getDebugLoc();
Owen Andersona90b3dc2009-07-15 21:51:10 +00004918 LLVMContext *Context = DAG.getContext();
Dale Johannesenace16102009-02-03 19:33:06 +00004919
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004920 // Build some magic constants.
Bill Wendling8b8a6362009-01-17 03:56:04 +00004921 std::vector<Constant*> CV0;
Owen Andersoneed707b2009-07-24 23:12:02 +00004922 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x45300000)));
4923 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0x43300000)));
4924 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
4925 CV0.push_back(ConstantInt::get(*Context, APInt(32, 0)));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004926 Constant *C0 = ConstantVector::get(CV0);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004927 SDValue CPIdx0 = DAG.getConstantPool(C0, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004928
Bill Wendling8b8a6362009-01-17 03:56:04 +00004929 std::vector<Constant*> CV1;
Owen Andersona90b3dc2009-07-15 21:51:10 +00004930 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004931 ConstantFP::get(*Context, APFloat(APInt(64, 0x4530000000000000ULL))));
Owen Andersona90b3dc2009-07-15 21:51:10 +00004932 CV1.push_back(
Owen Anderson6f83c9c2009-07-27 20:59:43 +00004933 ConstantFP::get(*Context, APFloat(APInt(64, 0x4330000000000000ULL))));
Owen Andersonaf7ec972009-07-28 21:19:26 +00004934 Constant *C1 = ConstantVector::get(CV1);
Evan Cheng1606e8e2009-03-13 07:51:59 +00004935 SDValue CPIdx1 = DAG.getConstantPool(C1, getPointerTy(), 16);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004936
Owen Anderson825b72b2009-08-11 20:47:22 +00004937 SDValue XR1 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4938 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004939 Op.getOperand(0),
4940 DAG.getIntPtrConstant(1)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004941 SDValue XR2 = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4942 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands6b6aeb32008-10-22 11:24:12 +00004943 Op.getOperand(0),
4944 DAG.getIntPtrConstant(0)));
Owen Anderson825b72b2009-08-11 20:47:22 +00004945 SDValue Unpck1 = getUnpackl(DAG, dl, MVT::v4i32, XR1, XR2);
4946 SDValue CLod0 = DAG.getLoad(MVT::v4i32, dl, DAG.getEntryNode(), CPIdx0,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004947 PseudoSourceValue::getConstantPool(), 0,
4948 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00004949 SDValue Unpck2 = getUnpackl(DAG, dl, MVT::v4i32, Unpck1, CLod0);
4950 SDValue XR2F = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Unpck2);
4951 SDValue CLod1 = DAG.getLoad(MVT::v2f64, dl, CLod0.getValue(1), CPIdx1,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004952 PseudoSourceValue::getConstantPool(), 0,
4953 false, 16);
Owen Anderson825b72b2009-08-11 20:47:22 +00004954 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::v2f64, XR2F, CLod1);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004955
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004956 // Add the halves; easiest way is to swap them into another reg first.
Nate Begeman9008ca62009-04-27 18:41:29 +00004957 int ShufMask[2] = { 1, -1 };
Owen Anderson825b72b2009-08-11 20:47:22 +00004958 SDValue Shuf = DAG.getVectorShuffle(MVT::v2f64, dl, Sub,
4959 DAG.getUNDEF(MVT::v2f64), ShufMask);
4960 SDValue Add = DAG.getNode(ISD::FADD, dl, MVT::v2f64, Shuf, Sub);
4961 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Add,
Dale Johannesen1c15bf52008-10-21 20:50:01 +00004962 DAG.getIntPtrConstant(0));
4963}
4964
Bill Wendling8b8a6362009-01-17 03:56:04 +00004965// LowerUINT_TO_FP_i32 - 32-bit unsigned integer to float expansion.
4966SDValue X86TargetLowering::LowerUINT_TO_FP_i32(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004967 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00004968 // FP constant to bias correct the final result.
4969 SDValue Bias = DAG.getConstantFP(BitsToDouble(0x4330000000000000ULL),
Owen Anderson825b72b2009-08-11 20:47:22 +00004970 MVT::f64);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004971
4972 // Load the 32-bit value into an XMM register.
Owen Anderson825b72b2009-08-11 20:47:22 +00004973 SDValue Load = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v4i32,
4974 DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Bill Wendling8b8a6362009-01-17 03:56:04 +00004975 Op.getOperand(0),
4976 DAG.getIntPtrConstant(0)));
4977
Owen Anderson825b72b2009-08-11 20:47:22 +00004978 Load = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4979 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Load),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004980 DAG.getIntPtrConstant(0));
4981
4982 // Or the load with the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004983 SDValue Or = DAG.getNode(ISD::OR, dl, MVT::v2i64,
4984 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00004985 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004986 MVT::v2f64, Load)),
4987 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00004988 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004989 MVT::v2f64, Bias)));
4990 Or = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64,
4991 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2f64, Or),
Bill Wendling8b8a6362009-01-17 03:56:04 +00004992 DAG.getIntPtrConstant(0));
4993
4994 // Subtract the bias.
Owen Anderson825b72b2009-08-11 20:47:22 +00004995 SDValue Sub = DAG.getNode(ISD::FSUB, dl, MVT::f64, Or, Bias);
Bill Wendling8b8a6362009-01-17 03:56:04 +00004996
4997 // Handle final rounding.
Owen Andersone50ed302009-08-10 22:56:29 +00004998 EVT DestVT = Op.getValueType();
Bill Wendling030939c2009-01-17 07:40:19 +00004999
Owen Anderson825b72b2009-08-11 20:47:22 +00005000 if (DestVT.bitsLT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005001 return DAG.getNode(ISD::FP_ROUND, dl, DestVT, Sub,
Bill Wendling030939c2009-01-17 07:40:19 +00005002 DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00005003 } else if (DestVT.bitsGT(MVT::f64)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005004 return DAG.getNode(ISD::FP_EXTEND, dl, DestVT, Sub);
Bill Wendling030939c2009-01-17 07:40:19 +00005005 }
5006
5007 // Handle final rounding.
5008 return Sub;
Bill Wendling8b8a6362009-01-17 03:56:04 +00005009}
5010
5011SDValue X86TargetLowering::LowerUINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Evan Chenga06ec9e2009-01-19 08:08:22 +00005012 SDValue N0 = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005013 DebugLoc dl = Op.getDebugLoc();
Bill Wendling8b8a6362009-01-17 03:56:04 +00005014
Evan Chenga06ec9e2009-01-19 08:08:22 +00005015 // Now not UINT_TO_FP is legal (it's marked custom), dag combiner won't
5016 // optimize it to a SINT_TO_FP when the sign bit is known zero. Perform
5017 // the optimization here.
5018 if (DAG.SignBitIsZero(N0))
Dale Johannesenace16102009-02-03 19:33:06 +00005019 return DAG.getNode(ISD::SINT_TO_FP, dl, Op.getValueType(), N0);
Evan Chenga06ec9e2009-01-19 08:08:22 +00005020
Owen Andersone50ed302009-08-10 22:56:29 +00005021 EVT SrcVT = N0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005022 if (SrcVT == MVT::i64) {
Eli Friedman36df4992009-05-27 00:47:34 +00005023 // We only handle SSE2 f64 target here; caller can expand the rest.
Owen Anderson825b72b2009-08-11 20:47:22 +00005024 if (Op.getValueType() != MVT::f64 || !X86ScalarSSEf64)
Daniel Dunbar82205572009-05-26 21:27:02 +00005025 return SDValue();
Bill Wendling030939c2009-01-17 07:40:19 +00005026
Bill Wendling8b8a6362009-01-17 03:56:04 +00005027 return LowerUINT_TO_FP_i64(Op, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005028 } else if (SrcVT == MVT::i32 && X86ScalarSSEf64) {
Bill Wendling8b8a6362009-01-17 03:56:04 +00005029 return LowerUINT_TO_FP_i32(Op, DAG);
5030 }
5031
Owen Anderson825b72b2009-08-11 20:47:22 +00005032 assert(SrcVT == MVT::i32 && "Unknown UINT_TO_FP to lower!");
Eli Friedman948e95a2009-05-23 09:59:16 +00005033
5034 // Make a 64-bit buffer, and use it to build an FILD.
Owen Anderson825b72b2009-08-11 20:47:22 +00005035 SDValue StackSlot = DAG.CreateStackTemporary(MVT::i64);
Eli Friedman948e95a2009-05-23 09:59:16 +00005036 SDValue WordOff = DAG.getConstant(4, getPointerTy());
5037 SDValue OffsetSlot = DAG.getNode(ISD::ADD, dl,
5038 getPointerTy(), StackSlot, WordOff);
5039 SDValue Store1 = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0),
5040 StackSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005041 SDValue Store2 = DAG.getStore(Store1, dl, DAG.getConstant(0, MVT::i32),
Eli Friedman948e95a2009-05-23 09:59:16 +00005042 OffsetSlot, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005043 return BuildFILD(Op, MVT::i64, Store2, StackSlot, DAG);
Bill Wendling8b8a6362009-01-17 03:56:04 +00005044}
5045
Dan Gohman475871a2008-07-27 21:46:04 +00005046std::pair<SDValue,SDValue> X86TargetLowering::
Eli Friedman948e95a2009-05-23 09:59:16 +00005047FP_TO_INTHelper(SDValue Op, SelectionDAG &DAG, bool IsSigned) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005048 DebugLoc dl = Op.getDebugLoc();
Eli Friedman948e95a2009-05-23 09:59:16 +00005049
Owen Andersone50ed302009-08-10 22:56:29 +00005050 EVT DstTy = Op.getValueType();
Eli Friedman948e95a2009-05-23 09:59:16 +00005051
5052 if (!IsSigned) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005053 assert(DstTy == MVT::i32 && "Unexpected FP_TO_UINT");
5054 DstTy = MVT::i64;
Eli Friedman948e95a2009-05-23 09:59:16 +00005055 }
5056
Owen Anderson825b72b2009-08-11 20:47:22 +00005057 assert(DstTy.getSimpleVT() <= MVT::i64 &&
5058 DstTy.getSimpleVT() >= MVT::i16 &&
Evan Cheng0db9fe62006-04-25 20:13:52 +00005059 "Unknown FP_TO_SINT to lower!");
Evan Cheng0db9fe62006-04-25 20:13:52 +00005060
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005061 // These are really Legal.
Owen Anderson825b72b2009-08-11 20:47:22 +00005062 if (DstTy == MVT::i32 &&
Chris Lattner78631162008-01-16 06:24:21 +00005063 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005064 return std::make_pair(SDValue(), SDValue());
Dale Johannesen73328d12007-09-19 23:55:34 +00005065 if (Subtarget->is64Bit() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00005066 DstTy == MVT::i64 &&
Eli Friedman36df4992009-05-27 00:47:34 +00005067 isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType()))
Dan Gohman475871a2008-07-27 21:46:04 +00005068 return std::make_pair(SDValue(), SDValue());
Dale Johannesen9e3d3ab2007-09-14 22:26:36 +00005069
Evan Cheng87c89352007-10-15 20:11:21 +00005070 // We lower FP->sint64 into FISTP64, followed by a load, all to a temporary
5071 // stack slot.
5072 MachineFunction &MF = DAG.getMachineFunction();
Eli Friedman948e95a2009-05-23 09:59:16 +00005073 unsigned MemSize = DstTy.getSizeInBits()/8;
Evan Cheng87c89352007-10-15 20:11:21 +00005074 int SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
Dan Gohman475871a2008-07-27 21:46:04 +00005075 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Eli Friedman948e95a2009-05-23 09:59:16 +00005076
Evan Cheng0db9fe62006-04-25 20:13:52 +00005077 unsigned Opc;
Owen Anderson825b72b2009-08-11 20:47:22 +00005078 switch (DstTy.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005079 default: llvm_unreachable("Invalid FP_TO_SINT to lower!");
Owen Anderson825b72b2009-08-11 20:47:22 +00005080 case MVT::i16: Opc = X86ISD::FP_TO_INT16_IN_MEM; break;
5081 case MVT::i32: Opc = X86ISD::FP_TO_INT32_IN_MEM; break;
5082 case MVT::i64: Opc = X86ISD::FP_TO_INT64_IN_MEM; break;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005083 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005084
Dan Gohman475871a2008-07-27 21:46:04 +00005085 SDValue Chain = DAG.getEntryNode();
5086 SDValue Value = Op.getOperand(0);
Chris Lattner78631162008-01-16 06:24:21 +00005087 if (isScalarFPTypeInSSEReg(Op.getOperand(0).getValueType())) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005088 assert(DstTy == MVT::i64 && "Invalid FP_TO_SINT to lower!");
Dale Johannesenace16102009-02-03 19:33:06 +00005089 Chain = DAG.getStore(Chain, dl, Value, StackSlot,
Dan Gohmana54cf172008-07-11 22:44:52 +00005090 PseudoSourceValue::getFixedStack(SSFI), 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00005091 SDVTList Tys = DAG.getVTList(Op.getOperand(0).getValueType(), MVT::Other);
Dan Gohman475871a2008-07-27 21:46:04 +00005092 SDValue Ops[] = {
Chris Lattner5a88b832007-02-25 07:10:00 +00005093 Chain, StackSlot, DAG.getValueType(Op.getOperand(0).getValueType())
5094 };
Dale Johannesenace16102009-02-03 19:33:06 +00005095 Value = DAG.getNode(X86ISD::FLD, dl, Tys, Ops, 3);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005096 Chain = Value.getValue(1);
5097 SSFI = MF.getFrameInfo()->CreateStackObject(MemSize, MemSize);
5098 StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
5099 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00005100
Evan Cheng0db9fe62006-04-25 20:13:52 +00005101 // Build the FP_TO_INT*_IN_MEM
Dan Gohman475871a2008-07-27 21:46:04 +00005102 SDValue Ops[] = { Chain, Value, StackSlot };
Owen Anderson825b72b2009-08-11 20:47:22 +00005103 SDValue FIST = DAG.getNode(Opc, dl, MVT::Other, Ops, 3);
Evan Chengd9558e02006-01-06 00:43:03 +00005104
Chris Lattner27a6c732007-11-24 07:07:01 +00005105 return std::make_pair(FIST, StackSlot);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005106}
5107
Dan Gohman475871a2008-07-27 21:46:04 +00005108SDValue X86TargetLowering::LowerFP_TO_SINT(SDValue Op, SelectionDAG &DAG) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005109 if (Op.getValueType().isVector()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005110 if (Op.getValueType() == MVT::v2i32 &&
5111 Op.getOperand(0).getValueType() == MVT::v2f64) {
Eli Friedman23ef1052009-06-06 03:57:58 +00005112 return Op;
5113 }
5114 return SDValue();
5115 }
5116
Eli Friedman948e95a2009-05-23 09:59:16 +00005117 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, true);
Dan Gohman475871a2008-07-27 21:46:04 +00005118 SDValue FIST = Vals.first, StackSlot = Vals.second;
Eli Friedman36df4992009-05-27 00:47:34 +00005119 // If FP_TO_INTHelper failed, the node is actually supposed to be Legal.
5120 if (FIST.getNode() == 0) return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005121
Chris Lattner27a6c732007-11-24 07:07:01 +00005122 // Load the result.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005123 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
Dale Johannesenace16102009-02-03 19:33:06 +00005124 FIST, StackSlot, NULL, 0);
Chris Lattner27a6c732007-11-24 07:07:01 +00005125}
5126
Eli Friedman948e95a2009-05-23 09:59:16 +00005127SDValue X86TargetLowering::LowerFP_TO_UINT(SDValue Op, SelectionDAG &DAG) {
5128 std::pair<SDValue,SDValue> Vals = FP_TO_INTHelper(Op, DAG, false);
5129 SDValue FIST = Vals.first, StackSlot = Vals.second;
5130 assert(FIST.getNode() && "Unexpected failure");
5131
5132 // Load the result.
5133 return DAG.getLoad(Op.getValueType(), Op.getDebugLoc(),
5134 FIST, StackSlot, NULL, 0);
5135}
5136
Dan Gohman475871a2008-07-27 21:46:04 +00005137SDValue X86TargetLowering::LowerFABS(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005138 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005139 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005140 EVT VT = Op.getValueType();
5141 EVT EltVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005142 if (VT.isVector())
5143 EltVT = VT.getVectorElementType();
Evan Cheng0db9fe62006-04-25 20:13:52 +00005144 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005145 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005146 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63))));
Dan Gohman20382522007-07-10 00:05:58 +00005147 CV.push_back(C);
5148 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005149 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005150 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31))));
Dan Gohman20382522007-07-10 00:05:58 +00005151 CV.push_back(C);
5152 CV.push_back(C);
5153 CV.push_back(C);
5154 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005155 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005156 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005157 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005158 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005159 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005160 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005161 return DAG.getNode(X86ISD::FAND, dl, VT, Op.getOperand(0), Mask);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005162}
5163
Dan Gohman475871a2008-07-27 21:46:04 +00005164SDValue X86TargetLowering::LowerFNEG(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005165 LLVMContext *Context = DAG.getContext();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005166 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005167 EVT VT = Op.getValueType();
5168 EVT EltVT = VT;
Evan Chengd4d01b72007-07-19 23:36:01 +00005169 unsigned EltNum = 1;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005170 if (VT.isVector()) {
5171 EltVT = VT.getVectorElementType();
5172 EltNum = VT.getVectorNumElements();
Evan Chengd4d01b72007-07-19 23:36:01 +00005173 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005174 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005175 if (EltVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005176 Constant *C = ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63)));
Dan Gohman20382522007-07-10 00:05:58 +00005177 CV.push_back(C);
5178 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005179 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005180 Constant *C = ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31)));
Dan Gohman20382522007-07-10 00:05:58 +00005181 CV.push_back(C);
5182 CV.push_back(C);
5183 CV.push_back(C);
5184 CV.push_back(C);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005185 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005186 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005187 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005188 SDValue Mask = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005189 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005190 false, 16);
Duncan Sands83ec4b62008-06-06 12:08:01 +00005191 if (VT.isVector()) {
Dale Johannesenace16102009-02-03 19:33:06 +00005192 return DAG.getNode(ISD::BIT_CONVERT, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005193 DAG.getNode(ISD::XOR, dl, MVT::v2i64,
5194 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64,
Dale Johannesenace16102009-02-03 19:33:06 +00005195 Op.getOperand(0)),
Owen Anderson825b72b2009-08-11 20:47:22 +00005196 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v2i64, Mask)));
Evan Chengd4d01b72007-07-19 23:36:01 +00005197 } else {
Dale Johannesenace16102009-02-03 19:33:06 +00005198 return DAG.getNode(X86ISD::FXOR, dl, VT, Op.getOperand(0), Mask);
Evan Chengd4d01b72007-07-19 23:36:01 +00005199 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00005200}
5201
Dan Gohman475871a2008-07-27 21:46:04 +00005202SDValue X86TargetLowering::LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Owen Andersona90b3dc2009-07-15 21:51:10 +00005203 LLVMContext *Context = DAG.getContext();
Dan Gohman475871a2008-07-27 21:46:04 +00005204 SDValue Op0 = Op.getOperand(0);
5205 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005206 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005207 EVT VT = Op.getValueType();
5208 EVT SrcVT = Op1.getValueType();
Evan Cheng73d6cf12007-01-05 21:37:56 +00005209
5210 // If second operand is smaller, extend it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005211 if (SrcVT.bitsLT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005212 Op1 = DAG.getNode(ISD::FP_EXTEND, dl, VT, Op1);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005213 SrcVT = VT;
5214 }
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005215 // And if it is bigger, shrink it first.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005216 if (SrcVT.bitsGT(VT)) {
Dale Johannesenace16102009-02-03 19:33:06 +00005217 Op1 = DAG.getNode(ISD::FP_ROUND, dl, VT, Op1, DAG.getIntPtrConstant(1));
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005218 SrcVT = VT;
Dale Johannesen61c7ef32007-10-21 01:07:44 +00005219 }
5220
5221 // At this point the operands and the result should have the same
5222 // type, and that won't be f80 since that is not custom lowered.
Evan Cheng73d6cf12007-01-05 21:37:56 +00005223
Evan Cheng68c47cb2007-01-05 07:55:56 +00005224 // First get the sign bit of second operand.
5225 std::vector<Constant*> CV;
Owen Anderson825b72b2009-08-11 20:47:22 +00005226 if (SrcVT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005227 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 1ULL << 63))));
5228 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005229 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005230 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 1U << 31))));
5231 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5232 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5233 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005234 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005235 Constant *C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005236 SDValue CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005237 SDValue Mask1 = DAG.getLoad(SrcVT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005238 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005239 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005240 SDValue SignBit = DAG.getNode(X86ISD::FAND, dl, SrcVT, Op1, Mask1);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005241
5242 // Shift sign bit right or left if the two operands have different types.
Duncan Sands8e4eb092008-06-08 20:54:56 +00005243 if (SrcVT.bitsGT(VT)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005244 // Op0 is MVT::f32, Op1 is MVT::f64.
5245 SignBit = DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, MVT::v2f64, SignBit);
5246 SignBit = DAG.getNode(X86ISD::FSRL, dl, MVT::v2f64, SignBit,
5247 DAG.getConstant(32, MVT::i32));
5248 SignBit = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::v4f32, SignBit);
5249 SignBit = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f32, SignBit,
Chris Lattner0bd48932008-01-17 07:00:52 +00005250 DAG.getIntPtrConstant(0));
Evan Cheng68c47cb2007-01-05 07:55:56 +00005251 }
5252
Evan Cheng73d6cf12007-01-05 21:37:56 +00005253 // Clear first operand sign bit.
5254 CV.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00005255 if (VT == MVT::f64) {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005256 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, ~(1ULL << 63)))));
5257 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(64, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005258 } else {
Owen Anderson6f83c9c2009-07-27 20:59:43 +00005259 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, ~(1U << 31)))));
5260 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5261 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
5262 CV.push_back(ConstantFP::get(*Context, APFloat(APInt(32, 0))));
Evan Cheng73d6cf12007-01-05 21:37:56 +00005263 }
Owen Andersonaf7ec972009-07-28 21:19:26 +00005264 C = ConstantVector::get(CV);
Evan Cheng1606e8e2009-03-13 07:51:59 +00005265 CPIdx = DAG.getConstantPool(C, getPointerTy(), 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005266 SDValue Mask2 = DAG.getLoad(VT, dl, DAG.getEntryNode(), CPIdx,
Dan Gohman3069b872008-02-07 18:41:25 +00005267 PseudoSourceValue::getConstantPool(), 0,
Dan Gohmand3006222007-07-27 17:16:43 +00005268 false, 16);
Dale Johannesenace16102009-02-03 19:33:06 +00005269 SDValue Val = DAG.getNode(X86ISD::FAND, dl, VT, Op0, Mask2);
Evan Cheng73d6cf12007-01-05 21:37:56 +00005270
5271 // Or the value with the sign bit.
Dale Johannesenace16102009-02-03 19:33:06 +00005272 return DAG.getNode(X86ISD::FOR, dl, VT, Val, SignBit);
Evan Cheng68c47cb2007-01-05 07:55:56 +00005273}
5274
Dan Gohman076aee32009-03-04 19:44:21 +00005275/// Emit nodes that will be selected as "test Op0,Op0", or something
5276/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005277SDValue X86TargetLowering::EmitTest(SDValue Op, unsigned X86CC,
5278 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005279 DebugLoc dl = Op.getDebugLoc();
5280
Dan Gohman31125812009-03-07 01:58:32 +00005281 // CF and OF aren't always set the way we want. Determine which
5282 // of these we need.
5283 bool NeedCF = false;
5284 bool NeedOF = false;
5285 switch (X86CC) {
5286 case X86::COND_A: case X86::COND_AE:
5287 case X86::COND_B: case X86::COND_BE:
5288 NeedCF = true;
5289 break;
5290 case X86::COND_G: case X86::COND_GE:
5291 case X86::COND_L: case X86::COND_LE:
5292 case X86::COND_O: case X86::COND_NO:
5293 NeedOF = true;
5294 break;
5295 default: break;
5296 }
5297
Dan Gohman076aee32009-03-04 19:44:21 +00005298 // See if we can use the EFLAGS value from the operand instead of
Dan Gohman31125812009-03-07 01:58:32 +00005299 // doing a separate TEST. TEST always sets OF and CF to 0, so unless
5300 // we prove that the arithmetic won't overflow, we can't use OF or CF.
5301 if (Op.getResNo() == 0 && !NeedOF && !NeedCF) {
Dan Gohman076aee32009-03-04 19:44:21 +00005302 unsigned Opcode = 0;
Dan Gohman51bb4742009-03-05 21:29:28 +00005303 unsigned NumOperands = 0;
Dan Gohman076aee32009-03-04 19:44:21 +00005304 switch (Op.getNode()->getOpcode()) {
5305 case ISD::ADD:
5306 // Due to an isel shortcoming, be conservative if this add is likely to
5307 // be selected as part of a load-modify-store instruction. When the root
5308 // node in a match is a store, isel doesn't know how to remap non-chain
5309 // non-flag uses of other nodes in the match, such as the ADD in this
5310 // case. This leads to the ADD being left around and reselected, with
5311 // the result being two adds in the output.
5312 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5313 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5314 if (UI->getOpcode() == ISD::STORE)
5315 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005316 if (ConstantSDNode *C =
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005317 dyn_cast<ConstantSDNode>(Op.getNode()->getOperand(1))) {
5318 // An add of one will be selected as an INC.
Dan Gohman076aee32009-03-04 19:44:21 +00005319 if (C->getAPIntValue() == 1) {
5320 Opcode = X86ISD::INC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005321 NumOperands = 1;
Dan Gohman076aee32009-03-04 19:44:21 +00005322 break;
5323 }
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005324 // An add of negative one (subtract of one) will be selected as a DEC.
5325 if (C->getAPIntValue().isAllOnesValue()) {
5326 Opcode = X86ISD::DEC;
Dan Gohman51bb4742009-03-05 21:29:28 +00005327 NumOperands = 1;
Dan Gohman4bfcf2a2009-03-05 19:32:48 +00005328 break;
5329 }
5330 }
Dan Gohman076aee32009-03-04 19:44:21 +00005331 // Otherwise use a regular EFLAGS-setting add.
5332 Opcode = X86ISD::ADD;
Dan Gohman51bb4742009-03-05 21:29:28 +00005333 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005334 break;
5335 case ISD::SUB:
5336 // Due to the ISEL shortcoming noted above, be conservative if this sub is
5337 // likely to be selected as part of a load-modify-store instruction.
5338 for (SDNode::use_iterator UI = Op.getNode()->use_begin(),
5339 UE = Op.getNode()->use_end(); UI != UE; ++UI)
5340 if (UI->getOpcode() == ISD::STORE)
5341 goto default_case;
Dan Gohman076aee32009-03-04 19:44:21 +00005342 // Otherwise use a regular EFLAGS-setting sub.
5343 Opcode = X86ISD::SUB;
Dan Gohman51bb4742009-03-05 21:29:28 +00005344 NumOperands = 2;
Dan Gohman076aee32009-03-04 19:44:21 +00005345 break;
5346 case X86ISD::ADD:
5347 case X86ISD::SUB:
5348 case X86ISD::INC:
5349 case X86ISD::DEC:
5350 return SDValue(Op.getNode(), 1);
5351 default:
5352 default_case:
5353 break;
5354 }
5355 if (Opcode != 0) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005356 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::i32);
Dan Gohman076aee32009-03-04 19:44:21 +00005357 SmallVector<SDValue, 4> Ops;
Dan Gohman31125812009-03-07 01:58:32 +00005358 for (unsigned i = 0; i != NumOperands; ++i)
Dan Gohman076aee32009-03-04 19:44:21 +00005359 Ops.push_back(Op.getOperand(i));
Dan Gohmanfc166572009-04-09 23:54:40 +00005360 SDValue New = DAG.getNode(Opcode, dl, VTs, &Ops[0], NumOperands);
Dan Gohman076aee32009-03-04 19:44:21 +00005361 DAG.ReplaceAllUsesWith(Op, New);
5362 return SDValue(New.getNode(), 1);
5363 }
5364 }
5365
5366 // Otherwise just emit a CMP with 0, which is the TEST pattern.
Owen Anderson825b72b2009-08-11 20:47:22 +00005367 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op,
Dan Gohman076aee32009-03-04 19:44:21 +00005368 DAG.getConstant(0, Op.getValueType()));
5369}
5370
5371/// Emit nodes that will be selected as "cmp Op0,Op1", or something
5372/// equivalent.
Dan Gohman31125812009-03-07 01:58:32 +00005373SDValue X86TargetLowering::EmitCmp(SDValue Op0, SDValue Op1, unsigned X86CC,
5374 SelectionDAG &DAG) {
Dan Gohman076aee32009-03-04 19:44:21 +00005375 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op1))
5376 if (C->getAPIntValue() == 0)
Dan Gohman31125812009-03-07 01:58:32 +00005377 return EmitTest(Op0, X86CC, DAG);
Dan Gohman076aee32009-03-04 19:44:21 +00005378
5379 DebugLoc dl = Op0.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005380 return DAG.getNode(X86ISD::CMP, dl, MVT::i32, Op0, Op1);
Dan Gohman076aee32009-03-04 19:44:21 +00005381}
5382
Dan Gohman475871a2008-07-27 21:46:04 +00005383SDValue X86TargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005384 assert(Op.getValueType() == MVT::i8 && "SetCC type must be 8-bit integer");
Dan Gohman475871a2008-07-27 21:46:04 +00005385 SDValue Op0 = Op.getOperand(0);
5386 SDValue Op1 = Op.getOperand(1);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005387 DebugLoc dl = Op.getDebugLoc();
Chris Lattnere55484e2008-12-25 05:34:37 +00005388 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00005389
Dan Gohmane5af2d32009-01-29 01:59:02 +00005390 // Lower (X & (1 << N)) == 0 to BT(X, N).
5391 // Lower ((X >>u N) & 1) != 0 to BT(X, N).
5392 // Lower ((X >>s N) & 1) != 0 to BT(X, N).
Dan Gohman286575c2009-01-13 23:25:30 +00005393 if (Op0.getOpcode() == ISD::AND &&
5394 Op0.hasOneUse() &&
5395 Op1.getOpcode() == ISD::Constant &&
Dan Gohmane5af2d32009-01-29 01:59:02 +00005396 cast<ConstantSDNode>(Op1)->getZExtValue() == 0 &&
Chris Lattnere55484e2008-12-25 05:34:37 +00005397 (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Dan Gohmane5af2d32009-01-29 01:59:02 +00005398 SDValue LHS, RHS;
5399 if (Op0.getOperand(1).getOpcode() == ISD::SHL) {
5400 if (ConstantSDNode *Op010C =
5401 dyn_cast<ConstantSDNode>(Op0.getOperand(1).getOperand(0)))
5402 if (Op010C->getZExtValue() == 1) {
5403 LHS = Op0.getOperand(0);
5404 RHS = Op0.getOperand(1).getOperand(1);
5405 }
5406 } else if (Op0.getOperand(0).getOpcode() == ISD::SHL) {
5407 if (ConstantSDNode *Op000C =
5408 dyn_cast<ConstantSDNode>(Op0.getOperand(0).getOperand(0)))
5409 if (Op000C->getZExtValue() == 1) {
5410 LHS = Op0.getOperand(1);
5411 RHS = Op0.getOperand(0).getOperand(1);
5412 }
5413 } else if (Op0.getOperand(1).getOpcode() == ISD::Constant) {
5414 ConstantSDNode *AndRHS = cast<ConstantSDNode>(Op0.getOperand(1));
5415 SDValue AndLHS = Op0.getOperand(0);
5416 if (AndRHS->getZExtValue() == 1 && AndLHS.getOpcode() == ISD::SRL) {
5417 LHS = AndLHS.getOperand(0);
5418 RHS = AndLHS.getOperand(1);
5419 }
5420 }
Evan Cheng0488db92007-09-25 01:57:46 +00005421
Dan Gohmane5af2d32009-01-29 01:59:02 +00005422 if (LHS.getNode()) {
Chris Lattnere55484e2008-12-25 05:34:37 +00005423 // If LHS is i8, promote it to i16 with any_extend. There is no i8 BT
5424 // instruction. Since the shift amount is in-range-or-undefined, we know
5425 // that doing a bittest on the i16 value is ok. We extend to i32 because
5426 // the encoding for the i16 version is larger than the i32 version.
Owen Anderson825b72b2009-08-11 20:47:22 +00005427 if (LHS.getValueType() == MVT::i8)
5428 LHS = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, LHS);
Chris Lattnere55484e2008-12-25 05:34:37 +00005429
5430 // If the operand types disagree, extend the shift amount to match. Since
5431 // BT ignores high bits (like shifts) we can use anyextend.
5432 if (LHS.getValueType() != RHS.getValueType())
Dale Johannesenace16102009-02-03 19:33:06 +00005433 RHS = DAG.getNode(ISD::ANY_EXTEND, dl, LHS.getValueType(), RHS);
Dan Gohmane5af2d32009-01-29 01:59:02 +00005434
Owen Anderson825b72b2009-08-11 20:47:22 +00005435 SDValue BT = DAG.getNode(X86ISD::BT, dl, MVT::i32, LHS, RHS);
Dan Gohman653456c2009-01-07 00:15:08 +00005436 unsigned Cond = CC == ISD::SETEQ ? X86::COND_AE : X86::COND_B;
Owen Anderson825b72b2009-08-11 20:47:22 +00005437 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5438 DAG.getConstant(Cond, MVT::i8), BT);
Chris Lattnere55484e2008-12-25 05:34:37 +00005439 }
5440 }
5441
5442 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
5443 unsigned X86CC = TranslateX86CC(CC, isFP, Op0, Op1, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005444
Dan Gohman31125812009-03-07 01:58:32 +00005445 SDValue Cond = EmitCmp(Op0, Op1, X86CC, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00005446 return DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
5447 DAG.getConstant(X86CC, MVT::i8), Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005448}
5449
Dan Gohman475871a2008-07-27 21:46:04 +00005450SDValue X86TargetLowering::LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
5451 SDValue Cond;
5452 SDValue Op0 = Op.getOperand(0);
5453 SDValue Op1 = Op.getOperand(1);
5454 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005455 EVT VT = Op.getValueType();
Nate Begeman30a0de92008-07-17 16:51:19 +00005456 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
5457 bool isFP = Op.getOperand(1).getValueType().isFloatingPoint();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005458 DebugLoc dl = Op.getDebugLoc();
Nate Begeman30a0de92008-07-17 16:51:19 +00005459
5460 if (isFP) {
5461 unsigned SSECC = 8;
Owen Andersone50ed302009-08-10 22:56:29 +00005462 EVT VT0 = Op0.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00005463 assert(VT0 == MVT::v4f32 || VT0 == MVT::v2f64);
5464 unsigned Opc = VT0 == MVT::v4f32 ? X86ISD::CMPPS : X86ISD::CMPPD;
Nate Begeman30a0de92008-07-17 16:51:19 +00005465 bool Swap = false;
5466
5467 switch (SetCCOpcode) {
5468 default: break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005469 case ISD::SETOEQ:
Nate Begeman30a0de92008-07-17 16:51:19 +00005470 case ISD::SETEQ: SSECC = 0; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005471 case ISD::SETOGT:
Nate Begeman30a0de92008-07-17 16:51:19 +00005472 case ISD::SETGT: Swap = true; // Fallthrough
5473 case ISD::SETLT:
5474 case ISD::SETOLT: SSECC = 1; break;
5475 case ISD::SETOGE:
5476 case ISD::SETGE: Swap = true; // Fallthrough
5477 case ISD::SETLE:
5478 case ISD::SETOLE: SSECC = 2; break;
5479 case ISD::SETUO: SSECC = 3; break;
Nate Begemanfb8ead02008-07-25 19:05:58 +00005480 case ISD::SETUNE:
Nate Begeman30a0de92008-07-17 16:51:19 +00005481 case ISD::SETNE: SSECC = 4; break;
5482 case ISD::SETULE: Swap = true;
5483 case ISD::SETUGE: SSECC = 5; break;
5484 case ISD::SETULT: Swap = true;
5485 case ISD::SETUGT: SSECC = 6; break;
5486 case ISD::SETO: SSECC = 7; break;
5487 }
5488 if (Swap)
5489 std::swap(Op0, Op1);
5490
Nate Begemanfb8ead02008-07-25 19:05:58 +00005491 // In the two special cases we can't handle, emit two comparisons.
Nate Begeman30a0de92008-07-17 16:51:19 +00005492 if (SSECC == 8) {
Nate Begemanfb8ead02008-07-25 19:05:58 +00005493 if (SetCCOpcode == ISD::SETUEQ) {
Dan Gohman475871a2008-07-27 21:46:04 +00005494 SDValue UNORD, EQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005495 UNORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(3, MVT::i8));
5496 EQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(0, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005497 return DAG.getNode(ISD::OR, dl, VT, UNORD, EQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005498 }
5499 else if (SetCCOpcode == ISD::SETONE) {
Dan Gohman475871a2008-07-27 21:46:04 +00005500 SDValue ORD, NEQ;
Owen Anderson825b72b2009-08-11 20:47:22 +00005501 ORD = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(7, MVT::i8));
5502 NEQ = DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(4, MVT::i8));
Dale Johannesenace16102009-02-03 19:33:06 +00005503 return DAG.getNode(ISD::AND, dl, VT, ORD, NEQ);
Nate Begemanfb8ead02008-07-25 19:05:58 +00005504 }
Torok Edwinc23197a2009-07-14 16:55:14 +00005505 llvm_unreachable("Illegal FP comparison");
Nate Begeman30a0de92008-07-17 16:51:19 +00005506 }
5507 // Handle all other FP comparisons here.
Owen Anderson825b72b2009-08-11 20:47:22 +00005508 return DAG.getNode(Opc, dl, VT, Op0, Op1, DAG.getConstant(SSECC, MVT::i8));
Nate Begeman30a0de92008-07-17 16:51:19 +00005509 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005510
Nate Begeman30a0de92008-07-17 16:51:19 +00005511 // We are handling one of the integer comparisons here. Since SSE only has
5512 // GT and EQ comparisons for integer, swapping operands and multiple
5513 // operations may be required for some comparisons.
5514 unsigned Opc = 0, EQOpc = 0, GTOpc = 0;
5515 bool Swap = false, Invert = false, FlipSigns = false;
Scott Michelfdc40a02009-02-17 22:15:04 +00005516
Owen Anderson825b72b2009-08-11 20:47:22 +00005517 switch (VT.getSimpleVT().SimpleTy) {
Nate Begeman30a0de92008-07-17 16:51:19 +00005518 default: break;
Owen Anderson825b72b2009-08-11 20:47:22 +00005519 case MVT::v8i8:
5520 case MVT::v16i8: EQOpc = X86ISD::PCMPEQB; GTOpc = X86ISD::PCMPGTB; break;
5521 case MVT::v4i16:
5522 case MVT::v8i16: EQOpc = X86ISD::PCMPEQW; GTOpc = X86ISD::PCMPGTW; break;
5523 case MVT::v2i32:
5524 case MVT::v4i32: EQOpc = X86ISD::PCMPEQD; GTOpc = X86ISD::PCMPGTD; break;
5525 case MVT::v2i64: EQOpc = X86ISD::PCMPEQQ; GTOpc = X86ISD::PCMPGTQ; break;
Nate Begeman30a0de92008-07-17 16:51:19 +00005526 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005527
Nate Begeman30a0de92008-07-17 16:51:19 +00005528 switch (SetCCOpcode) {
5529 default: break;
5530 case ISD::SETNE: Invert = true;
5531 case ISD::SETEQ: Opc = EQOpc; break;
5532 case ISD::SETLT: Swap = true;
5533 case ISD::SETGT: Opc = GTOpc; break;
5534 case ISD::SETGE: Swap = true;
5535 case ISD::SETLE: Opc = GTOpc; Invert = true; break;
5536 case ISD::SETULT: Swap = true;
5537 case ISD::SETUGT: Opc = GTOpc; FlipSigns = true; break;
5538 case ISD::SETUGE: Swap = true;
5539 case ISD::SETULE: Opc = GTOpc; FlipSigns = true; Invert = true; break;
5540 }
5541 if (Swap)
5542 std::swap(Op0, Op1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005543
Nate Begeman30a0de92008-07-17 16:51:19 +00005544 // Since SSE has no unsigned integer comparisons, we need to flip the sign
5545 // bits of the inputs before performing those operations.
5546 if (FlipSigns) {
Owen Andersone50ed302009-08-10 22:56:29 +00005547 EVT EltVT = VT.getVectorElementType();
Duncan Sandsb0d5cdd2009-02-01 18:06:53 +00005548 SDValue SignBit = DAG.getConstant(APInt::getSignBit(EltVT.getSizeInBits()),
5549 EltVT);
Dan Gohman475871a2008-07-27 21:46:04 +00005550 std::vector<SDValue> SignBits(VT.getVectorNumElements(), SignBit);
Evan Chenga87008d2009-02-25 22:49:59 +00005551 SDValue SignVec = DAG.getNode(ISD::BUILD_VECTOR, dl, VT, &SignBits[0],
5552 SignBits.size());
Dale Johannesenace16102009-02-03 19:33:06 +00005553 Op0 = DAG.getNode(ISD::XOR, dl, VT, Op0, SignVec);
5554 Op1 = DAG.getNode(ISD::XOR, dl, VT, Op1, SignVec);
Nate Begeman30a0de92008-07-17 16:51:19 +00005555 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005556
Dale Johannesenace16102009-02-03 19:33:06 +00005557 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
Nate Begeman30a0de92008-07-17 16:51:19 +00005558
5559 // If the logical-not of the result is required, perform that now.
Bob Wilson4c245462009-01-22 17:39:32 +00005560 if (Invert)
Dale Johannesenace16102009-02-03 19:33:06 +00005561 Result = DAG.getNOT(dl, Result, VT);
Bob Wilson4c245462009-01-22 17:39:32 +00005562
Nate Begeman30a0de92008-07-17 16:51:19 +00005563 return Result;
5564}
Evan Cheng0488db92007-09-25 01:57:46 +00005565
Evan Cheng370e5342008-12-03 08:38:43 +00005566// isX86LogicalCmp - Return true if opcode is a X86 logical comparison.
Dan Gohman076aee32009-03-04 19:44:21 +00005567static bool isX86LogicalCmp(SDValue Op) {
5568 unsigned Opc = Op.getNode()->getOpcode();
5569 if (Opc == X86ISD::CMP || Opc == X86ISD::COMI || Opc == X86ISD::UCOMI)
5570 return true;
5571 if (Op.getResNo() == 1 &&
5572 (Opc == X86ISD::ADD ||
5573 Opc == X86ISD::SUB ||
5574 Opc == X86ISD::SMUL ||
5575 Opc == X86ISD::UMUL ||
5576 Opc == X86ISD::INC ||
5577 Opc == X86ISD::DEC))
5578 return true;
5579
5580 return false;
Evan Cheng370e5342008-12-03 08:38:43 +00005581}
5582
Dan Gohman475871a2008-07-27 21:46:04 +00005583SDValue X86TargetLowering::LowerSELECT(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005584 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005585 SDValue Cond = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005586 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005587 SDValue CC;
Evan Cheng9bba8942006-01-26 02:13:10 +00005588
Evan Cheng734503b2006-09-11 02:19:56 +00005589 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005590 Cond = LowerSETCC(Cond, DAG);
Evan Cheng734503b2006-09-11 02:19:56 +00005591
Evan Cheng3f41d662007-10-08 22:16:29 +00005592 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5593 // setting operand in place of the X86ISD::SETCC.
Evan Cheng734503b2006-09-11 02:19:56 +00005594 if (Cond.getOpcode() == X86ISD::SETCC) {
5595 CC = Cond.getOperand(0);
5596
Dan Gohman475871a2008-07-27 21:46:04 +00005597 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005598 unsigned Opc = Cmp.getOpcode();
Owen Andersone50ed302009-08-10 22:56:29 +00005599 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005600
Evan Cheng3f41d662007-10-08 22:16:29 +00005601 bool IllegalFPCMov = false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005602 if (VT.isFloatingPoint() && !VT.isVector() &&
Chris Lattner78631162008-01-16 06:24:21 +00005603 !isScalarFPTypeInSSEReg(VT)) // FPStack?
Dan Gohman7810bfe2008-09-26 21:54:37 +00005604 IllegalFPCMov = !hasFPCMov(cast<ConstantSDNode>(CC)->getSExtValue());
Scott Michelfdc40a02009-02-17 22:15:04 +00005605
Chris Lattnerd1980a52009-03-12 06:52:53 +00005606 if ((isX86LogicalCmp(Cmp) && !IllegalFPCMov) ||
5607 Opc == X86ISD::BT) { // FIXME
Evan Cheng3f41d662007-10-08 22:16:29 +00005608 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005609 addTest = false;
5610 }
5611 }
5612
5613 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005614 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005615 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005616 }
5617
Owen Anderson825b72b2009-08-11 20:47:22 +00005618 SDVTList VTs = DAG.getVTList(Op.getValueType(), MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005619 SmallVector<SDValue, 4> Ops;
Evan Cheng0488db92007-09-25 01:57:46 +00005620 // X86ISD::CMOV means set the result (which is operand 1) to the RHS if
5621 // condition is true.
5622 Ops.push_back(Op.getOperand(2));
5623 Ops.push_back(Op.getOperand(1));
5624 Ops.push_back(CC);
5625 Ops.push_back(Cond);
Dan Gohmanfc166572009-04-09 23:54:40 +00005626 return DAG.getNode(X86ISD::CMOV, dl, VTs, &Ops[0], Ops.size());
Evan Cheng0488db92007-09-25 01:57:46 +00005627}
5628
Evan Cheng370e5342008-12-03 08:38:43 +00005629// isAndOrOfSingleUseSetCCs - Return true if node is an ISD::AND or
5630// ISD::OR of two X86ISD::SETCC nodes each of which has no other use apart
5631// from the AND / OR.
5632static bool isAndOrOfSetCCs(SDValue Op, unsigned &Opc) {
5633 Opc = Op.getOpcode();
5634 if (Opc != ISD::OR && Opc != ISD::AND)
5635 return false;
5636 return (Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5637 Op.getOperand(0).hasOneUse() &&
5638 Op.getOperand(1).getOpcode() == X86ISD::SETCC &&
5639 Op.getOperand(1).hasOneUse());
5640}
5641
Evan Cheng961d6d42009-02-02 08:19:07 +00005642// isXor1OfSetCC - Return true if node is an ISD::XOR of a X86ISD::SETCC and
5643// 1 and that the SETCC node has a single use.
Evan Cheng67ad9db2009-02-02 08:07:36 +00005644static bool isXor1OfSetCC(SDValue Op) {
5645 if (Op.getOpcode() != ISD::XOR)
5646 return false;
5647 ConstantSDNode *N1C = dyn_cast<ConstantSDNode>(Op.getOperand(1));
5648 if (N1C && N1C->getAPIntValue() == 1) {
5649 return Op.getOperand(0).getOpcode() == X86ISD::SETCC &&
5650 Op.getOperand(0).hasOneUse();
5651 }
5652 return false;
5653}
5654
Dan Gohman475871a2008-07-27 21:46:04 +00005655SDValue X86TargetLowering::LowerBRCOND(SDValue Op, SelectionDAG &DAG) {
Evan Cheng734503b2006-09-11 02:19:56 +00005656 bool addTest = true;
Dan Gohman475871a2008-07-27 21:46:04 +00005657 SDValue Chain = Op.getOperand(0);
5658 SDValue Cond = Op.getOperand(1);
5659 SDValue Dest = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005660 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005661 SDValue CC;
Evan Cheng734503b2006-09-11 02:19:56 +00005662
Evan Cheng0db9fe62006-04-25 20:13:52 +00005663 if (Cond.getOpcode() == ISD::SETCC)
Evan Chenge5f62042007-09-29 00:00:36 +00005664 Cond = LowerSETCC(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005665#if 0
5666 // FIXME: LowerXALUO doesn't handle these!!
Bill Wendlingd350e022008-12-12 21:15:41 +00005667 else if (Cond.getOpcode() == X86ISD::ADD ||
5668 Cond.getOpcode() == X86ISD::SUB ||
5669 Cond.getOpcode() == X86ISD::SMUL ||
5670 Cond.getOpcode() == X86ISD::UMUL)
Bill Wendling74c37652008-12-09 22:08:41 +00005671 Cond = LowerXALUO(Cond, DAG);
Chris Lattnere55484e2008-12-25 05:34:37 +00005672#endif
Scott Michelfdc40a02009-02-17 22:15:04 +00005673
Evan Cheng3f41d662007-10-08 22:16:29 +00005674 // If condition flag is set by a X86ISD::CMP, then use it as the condition
5675 // setting operand in place of the X86ISD::SETCC.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005676 if (Cond.getOpcode() == X86ISD::SETCC) {
Evan Cheng734503b2006-09-11 02:19:56 +00005677 CC = Cond.getOperand(0);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005678
Dan Gohman475871a2008-07-27 21:46:04 +00005679 SDValue Cmp = Cond.getOperand(1);
Evan Cheng734503b2006-09-11 02:19:56 +00005680 unsigned Opc = Cmp.getOpcode();
Chris Lattnere55484e2008-12-25 05:34:37 +00005681 // FIXME: WHY THE SPECIAL CASING OF LogicalCmp??
Dan Gohman076aee32009-03-04 19:44:21 +00005682 if (isX86LogicalCmp(Cmp) || Opc == X86ISD::BT) {
Evan Cheng3f41d662007-10-08 22:16:29 +00005683 Cond = Cmp;
Evan Cheng0488db92007-09-25 01:57:46 +00005684 addTest = false;
Bill Wendling61edeb52008-12-02 01:06:39 +00005685 } else {
Evan Cheng370e5342008-12-03 08:38:43 +00005686 switch (cast<ConstantSDNode>(CC)->getZExtValue()) {
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005687 default: break;
5688 case X86::COND_O:
Dan Gohman653456c2009-01-07 00:15:08 +00005689 case X86::COND_B:
Chris Lattnere55484e2008-12-25 05:34:37 +00005690 // These can only come from an arithmetic instruction with overflow,
5691 // e.g. SADDO, UADDO.
Bill Wendling0ea25cb2008-12-03 08:32:02 +00005692 Cond = Cond.getNode()->getOperand(1);
5693 addTest = false;
5694 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00005695 }
Evan Cheng0488db92007-09-25 01:57:46 +00005696 }
Evan Cheng370e5342008-12-03 08:38:43 +00005697 } else {
5698 unsigned CondOpc;
5699 if (Cond.hasOneUse() && isAndOrOfSetCCs(Cond, CondOpc)) {
5700 SDValue Cmp = Cond.getOperand(0).getOperand(1);
Evan Cheng370e5342008-12-03 08:38:43 +00005701 if (CondOpc == ISD::OR) {
5702 // Also, recognize the pattern generated by an FCMP_UNE. We can emit
5703 // two branches instead of an explicit OR instruction with a
5704 // separate test.
5705 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005706 isX86LogicalCmp(Cmp)) {
Evan Cheng370e5342008-12-03 08:38:43 +00005707 CC = Cond.getOperand(0).getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00005708 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005709 Chain, Dest, CC, Cmp);
5710 CC = Cond.getOperand(1).getOperand(0);
5711 Cond = Cmp;
5712 addTest = false;
5713 }
5714 } else { // ISD::AND
5715 // Also, recognize the pattern generated by an FCMP_OEQ. We can emit
5716 // two branches instead of an explicit AND instruction with a
5717 // separate test. However, we only do this if this block doesn't
5718 // have a fall-through edge, because this requires an explicit
5719 // jmp when the condition is false.
5720 if (Cmp == Cond.getOperand(1).getOperand(1) &&
Dan Gohman076aee32009-03-04 19:44:21 +00005721 isX86LogicalCmp(Cmp) &&
Evan Cheng370e5342008-12-03 08:38:43 +00005722 Op.getNode()->hasOneUse()) {
5723 X86::CondCode CCode =
5724 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5725 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005726 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005727 SDValue User = SDValue(*Op.getNode()->use_begin(), 0);
5728 // Look for an unconditional branch following this conditional branch.
5729 // We need this because we need to reverse the successors in order
5730 // to implement FCMP_OEQ.
5731 if (User.getOpcode() == ISD::BR) {
5732 SDValue FalseBB = User.getOperand(1);
5733 SDValue NewBR =
5734 DAG.UpdateNodeOperands(User, User.getOperand(0), Dest);
5735 assert(NewBR == User);
5736 Dest = FalseBB;
Dan Gohman279c22e2008-10-21 03:29:32 +00005737
Dale Johannesene4d209d2009-02-03 20:21:25 +00005738 Chain = DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Evan Cheng370e5342008-12-03 08:38:43 +00005739 Chain, Dest, CC, Cmp);
5740 X86::CondCode CCode =
5741 (X86::CondCode)Cond.getOperand(1).getConstantOperandVal(0);
5742 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005743 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng370e5342008-12-03 08:38:43 +00005744 Cond = Cmp;
5745 addTest = false;
5746 }
5747 }
Dan Gohman279c22e2008-10-21 03:29:32 +00005748 }
Evan Cheng67ad9db2009-02-02 08:07:36 +00005749 } else if (Cond.hasOneUse() && isXor1OfSetCC(Cond)) {
5750 // Recognize for xorb (setcc), 1 patterns. The xor inverts the condition.
5751 // It should be transformed during dag combiner except when the condition
5752 // is set by a arithmetics with overflow node.
5753 X86::CondCode CCode =
5754 (X86::CondCode)Cond.getOperand(0).getConstantOperandVal(0);
5755 CCode = X86::GetOppositeBranchCondition(CCode);
Owen Anderson825b72b2009-08-11 20:47:22 +00005756 CC = DAG.getConstant(CCode, MVT::i8);
Evan Cheng67ad9db2009-02-02 08:07:36 +00005757 Cond = Cond.getOperand(0).getOperand(1);
5758 addTest = false;
Dan Gohman279c22e2008-10-21 03:29:32 +00005759 }
Evan Cheng0488db92007-09-25 01:57:46 +00005760 }
5761
5762 if (addTest) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005763 CC = DAG.getConstant(X86::COND_NE, MVT::i8);
Dan Gohman31125812009-03-07 01:58:32 +00005764 Cond = EmitTest(Cond, X86::COND_NE, DAG);
Evan Cheng0488db92007-09-25 01:57:46 +00005765 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00005766 return DAG.getNode(X86ISD::BRCOND, dl, Op.getValueType(),
Dan Gohman279c22e2008-10-21 03:29:32 +00005767 Chain, Dest, CC, Cond);
Evan Cheng0488db92007-09-25 01:57:46 +00005768}
5769
Anton Korobeynikove060b532007-04-17 19:34:00 +00005770
5771// Lower dynamic stack allocation to _alloca call for Cygwin/Mingw targets.
5772// Calls to _alloca is needed to probe the stack when allocating more than 4k
5773// bytes in one go. Touching the stack at 4K increments is necessary to ensure
5774// that the guard pages used by the OS virtual memory manager are allocated in
5775// correct sequence.
Dan Gohman475871a2008-07-27 21:46:04 +00005776SDValue
5777X86TargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005778 SelectionDAG &DAG) {
Anton Korobeynikove060b532007-04-17 19:34:00 +00005779 assert(Subtarget->isTargetCygMing() &&
5780 "This should be used only on Cygwin/Mingw targets");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005781 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005782
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005783 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00005784 SDValue Chain = Op.getOperand(0);
5785 SDValue Size = Op.getOperand(1);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005786 // FIXME: Ensure alignment here
5787
Dan Gohman475871a2008-07-27 21:46:04 +00005788 SDValue Flag;
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005789
Owen Andersone50ed302009-08-10 22:56:29 +00005790 EVT IntPtr = getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00005791 EVT SPTy = Subtarget->is64Bit() ? MVT::i64 : MVT::i32;
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005792
Chris Lattnere563bbc2008-10-11 22:08:30 +00005793 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005794
Dale Johannesendd64c412009-02-04 00:33:20 +00005795 Chain = DAG.getCopyToReg(Chain, dl, X86::EAX, Size, Flag);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005796 Flag = Chain.getValue(1);
5797
Owen Anderson825b72b2009-08-11 20:47:22 +00005798 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005799 SDValue Ops[] = { Chain,
Bill Wendling056292f2008-09-16 21:48:12 +00005800 DAG.getTargetExternalSymbol("_alloca", IntPtr),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005801 DAG.getRegister(X86::EAX, IntPtr),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005802 DAG.getRegister(X86StackPtr, SPTy),
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005803 Flag };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005804 Chain = DAG.getNode(X86ISD::CALL, dl, NodeTys, Ops, 5);
Anton Korobeynikov4304bcc2007-07-05 20:36:08 +00005805 Flag = Chain.getValue(1);
5806
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005807 Chain = DAG.getCALLSEQ_END(Chain,
Chris Lattnere563bbc2008-10-11 22:08:30 +00005808 DAG.getIntPtrConstant(0, true),
5809 DAG.getIntPtrConstant(0, true),
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005810 Flag);
5811
Dale Johannesendd64c412009-02-04 00:33:20 +00005812 Chain = DAG.getCopyFromReg(Chain, dl, X86StackPtr, SPTy).getValue(1);
Anton Korobeynikov096b4612008-06-11 20:16:42 +00005813
Dan Gohman475871a2008-07-27 21:46:04 +00005814 SDValue Ops1[2] = { Chain.getValue(0), Chain };
Dale Johannesene4d209d2009-02-03 20:21:25 +00005815 return DAG.getMergeValues(Ops1, 2, dl);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00005816}
5817
Dan Gohman475871a2008-07-27 21:46:04 +00005818SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005819X86TargetLowering::EmitTargetCodeForMemset(SelectionDAG &DAG, DebugLoc dl,
Bill Wendling6f287b22008-09-30 21:22:07 +00005820 SDValue Chain,
5821 SDValue Dst, SDValue Src,
5822 SDValue Size, unsigned Align,
5823 const Value *DstSV,
Bill Wendling6158d842008-10-01 00:59:58 +00005824 uint64_t DstSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005825 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005826
Bill Wendling6f287b22008-09-30 21:22:07 +00005827 // If not DWORD aligned or size is more than the threshold, call the library.
5828 // The libc version is likely to be faster for these cases. It can use the
5829 // address value and run time information about the CPU.
Evan Cheng1887c1c2008-08-21 21:00:15 +00005830 if ((Align & 3) != 0 ||
Dan Gohman707e0182008-04-12 04:36:06 +00005831 !ConstantSize ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005832 ConstantSize->getZExtValue() >
5833 getSubtarget()->getMaxInlineSizeThreshold()) {
Dan Gohman475871a2008-07-27 21:46:04 +00005834 SDValue InFlag(0, 0);
Dan Gohman68d599d2008-04-01 20:38:36 +00005835
5836 // Check to see if there is a specialized entry-point for memory zeroing.
Dan Gohman707e0182008-04-12 04:36:06 +00005837 ConstantSDNode *V = dyn_cast<ConstantSDNode>(Src);
Bill Wendling6f287b22008-09-30 21:22:07 +00005838
Bill Wendling6158d842008-10-01 00:59:58 +00005839 if (const char *bzeroEntry = V &&
5840 V->isNullValue() ? Subtarget->getBZeroEntry() : 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00005841 EVT IntPtr = getPointerTy();
Owen Anderson1d0be152009-08-13 21:58:54 +00005842 const Type *IntPtrTy = TD->getIntPtrType(*DAG.getContext());
Scott Michelfdc40a02009-02-17 22:15:04 +00005843 TargetLowering::ArgListTy Args;
Bill Wendling6158d842008-10-01 00:59:58 +00005844 TargetLowering::ArgListEntry Entry;
5845 Entry.Node = Dst;
5846 Entry.Ty = IntPtrTy;
5847 Args.push_back(Entry);
5848 Entry.Node = Size;
5849 Args.push_back(Entry);
5850 std::pair<SDValue,SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00005851 LowerCallTo(Chain, Type::getVoidTy(*DAG.getContext()),
5852 false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00005853 0, CallingConv::C, false, /*isReturnValueUsed=*/false,
Dale Johannesen0f502f62009-02-03 22:26:09 +00005854 DAG.getExternalSymbol(bzeroEntry, IntPtr), Args, DAG, dl);
Bill Wendling6158d842008-10-01 00:59:58 +00005855 return CallResult.second;
Dan Gohman68d599d2008-04-01 20:38:36 +00005856 }
5857
Dan Gohman707e0182008-04-12 04:36:06 +00005858 // Otherwise have the target-independent code call memset.
Dan Gohman475871a2008-07-27 21:46:04 +00005859 return SDValue();
Evan Cheng48090aa2006-03-21 23:01:21 +00005860 }
Evan Chengb9df0ca2006-03-22 02:53:00 +00005861
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005862 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman475871a2008-07-27 21:46:04 +00005863 SDValue InFlag(0, 0);
Owen Andersone50ed302009-08-10 22:56:29 +00005864 EVT AVT;
Dan Gohman475871a2008-07-27 21:46:04 +00005865 SDValue Count;
Dan Gohman707e0182008-04-12 04:36:06 +00005866 ConstantSDNode *ValC = dyn_cast<ConstantSDNode>(Src);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005867 unsigned BytesLeft = 0;
5868 bool TwoRepStos = false;
5869 if (ValC) {
5870 unsigned ValReg;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005871 uint64_t Val = ValC->getZExtValue() & 255;
Evan Cheng5ced1d82006-04-06 23:23:56 +00005872
Evan Cheng0db9fe62006-04-25 20:13:52 +00005873 // If the value is a constant, then we can potentially use larger sets.
5874 switch (Align & 3) {
Evan Cheng1887c1c2008-08-21 21:00:15 +00005875 case 2: // WORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005876 AVT = MVT::i16;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005877 ValReg = X86::AX;
5878 Val = (Val << 8) | Val;
5879 break;
5880 case 0: // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005881 AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005882 ValReg = X86::EAX;
5883 Val = (Val << 8) | Val;
5884 Val = (Val << 16) | Val;
5885 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) { // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005886 AVT = MVT::i64;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005887 ValReg = X86::RAX;
5888 Val = (Val << 32) | Val;
5889 }
5890 break;
5891 default: // Byte aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005892 AVT = MVT::i8;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005893 ValReg = X86::AL;
5894 Count = DAG.getIntPtrConstant(SizeVal);
5895 break;
Evan Cheng80d428c2006-04-19 22:48:17 +00005896 }
5897
Owen Anderson825b72b2009-08-11 20:47:22 +00005898 if (AVT.bitsGT(MVT::i8)) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00005899 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005900 Count = DAG.getIntPtrConstant(SizeVal / UBytes);
5901 BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005902 }
5903
Dale Johannesen0f502f62009-02-03 22:26:09 +00005904 Chain = DAG.getCopyToReg(Chain, dl, ValReg, DAG.getConstant(Val, AVT),
Evan Cheng0db9fe62006-04-25 20:13:52 +00005905 InFlag);
5906 InFlag = Chain.getValue(1);
5907 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00005908 AVT = MVT::i8;
Dan Gohmanbcda2852008-04-16 01:32:32 +00005909 Count = DAG.getIntPtrConstant(SizeVal);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005910 Chain = DAG.getCopyToReg(Chain, dl, X86::AL, Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005911 InFlag = Chain.getValue(1);
Evan Chengb9df0ca2006-03-22 02:53:00 +00005912 }
Evan Chengc78d3b42006-04-24 18:01:45 +00005913
Scott Michelfdc40a02009-02-17 22:15:04 +00005914 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005915 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005916 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005917 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005918 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005919 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00005920 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005921 InFlag = Chain.getValue(1);
Evan Chenga0b3afb2006-03-27 07:00:16 +00005922
Owen Anderson825b72b2009-08-11 20:47:22 +00005923 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00005924 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005925 Ops.push_back(Chain);
5926 Ops.push_back(DAG.getValueType(AVT));
5927 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005928 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Chengc78d3b42006-04-24 18:01:45 +00005929
Evan Cheng0db9fe62006-04-25 20:13:52 +00005930 if (TwoRepStos) {
5931 InFlag = Chain.getValue(1);
Dan Gohman707e0182008-04-12 04:36:06 +00005932 Count = Size;
Owen Andersone50ed302009-08-10 22:56:29 +00005933 EVT CVT = Count.getValueType();
Dale Johannesen0f502f62009-02-03 22:26:09 +00005934 SDValue Left = DAG.getNode(ISD::AND, dl, CVT, Count,
Owen Anderson825b72b2009-08-11 20:47:22 +00005935 DAG.getConstant((AVT == MVT::i64) ? 7 : 3, CVT));
5936 Chain = DAG.getCopyToReg(Chain, dl, (CVT == MVT::i64) ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005937 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005938 Left, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005939 InFlag = Chain.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00005940 Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005941 Ops.clear();
5942 Ops.push_back(Chain);
Owen Anderson825b72b2009-08-11 20:47:22 +00005943 Ops.push_back(DAG.getValueType(MVT::i8));
Evan Cheng0db9fe62006-04-25 20:13:52 +00005944 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00005945 Chain = DAG.getNode(X86ISD::REP_STOS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00005946 } else if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00005947 // Handle the last 1 - 7 bytes.
5948 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00005949 EVT AddrVT = Dst.getValueType();
5950 EVT SizeVT = Size.getValueType();
Dan Gohman707e0182008-04-12 04:36:06 +00005951
Dale Johannesen0f502f62009-02-03 22:26:09 +00005952 Chain = DAG.getMemset(Chain, dl,
5953 DAG.getNode(ISD::ADD, dl, AddrVT, Dst,
Dan Gohman707e0182008-04-12 04:36:06 +00005954 DAG.getConstant(Offset, AddrVT)),
5955 Src,
5956 DAG.getConstant(BytesLeft, SizeVT),
Dan Gohman1f13c682008-04-28 17:15:20 +00005957 Align, DstSV, DstSVOff + Offset);
Evan Cheng386031a2006-03-24 07:29:27 +00005958 }
Evan Cheng11e15b32006-04-03 20:53:28 +00005959
Dan Gohman707e0182008-04-12 04:36:06 +00005960 // TODO: Use a Tokenfactor, as in memcpy, instead of a single chain.
Evan Cheng0db9fe62006-04-25 20:13:52 +00005961 return Chain;
5962}
Evan Cheng11e15b32006-04-03 20:53:28 +00005963
Dan Gohman475871a2008-07-27 21:46:04 +00005964SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00005965X86TargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Evan Cheng1887c1c2008-08-21 21:00:15 +00005966 SDValue Chain, SDValue Dst, SDValue Src,
5967 SDValue Size, unsigned Align,
5968 bool AlwaysInline,
5969 const Value *DstSV, uint64_t DstSVOff,
Scott Michelfdc40a02009-02-17 22:15:04 +00005970 const Value *SrcSV, uint64_t SrcSVOff) {
Dan Gohman707e0182008-04-12 04:36:06 +00005971 // This requires the copy size to be a constant, preferrably
5972 // within a subtarget-specific limit.
5973 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
5974 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00005975 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005976 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005977 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00005978 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00005979
Evan Cheng1887c1c2008-08-21 21:00:15 +00005980 /// If not DWORD aligned, call the library.
5981 if ((Align & 3) != 0)
5982 return SDValue();
5983
5984 // DWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005985 EVT AVT = MVT::i32;
Evan Cheng1887c1c2008-08-21 21:00:15 +00005986 if (Subtarget->is64Bit() && ((Align & 0x7) == 0)) // QWORD aligned
Owen Anderson825b72b2009-08-11 20:47:22 +00005987 AVT = MVT::i64;
Evan Cheng0db9fe62006-04-25 20:13:52 +00005988
Duncan Sands83ec4b62008-06-06 12:08:01 +00005989 unsigned UBytes = AVT.getSizeInBits() / 8;
Dan Gohman707e0182008-04-12 04:36:06 +00005990 unsigned CountVal = SizeVal / UBytes;
Dan Gohman475871a2008-07-27 21:46:04 +00005991 SDValue Count = DAG.getIntPtrConstant(CountVal);
Evan Cheng1887c1c2008-08-21 21:00:15 +00005992 unsigned BytesLeft = SizeVal % UBytes;
Evan Cheng25ab6902006-09-08 06:48:29 +00005993
Dan Gohman475871a2008-07-27 21:46:04 +00005994 SDValue InFlag(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00005995 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RCX :
Dale Johannesen0f502f62009-02-03 22:26:09 +00005996 X86::ECX,
Evan Cheng25ab6902006-09-08 06:48:29 +00005997 Count, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00005998 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005999 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RDI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006000 X86::EDI,
Dan Gohman707e0182008-04-12 04:36:06 +00006001 Dst, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006002 InFlag = Chain.getValue(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006003 Chain = DAG.getCopyToReg(Chain, dl, Subtarget->is64Bit() ? X86::RSI :
Dale Johannesen0f502f62009-02-03 22:26:09 +00006004 X86::ESI,
Dan Gohman707e0182008-04-12 04:36:06 +00006005 Src, InFlag);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006006 InFlag = Chain.getValue(1);
6007
Owen Anderson825b72b2009-08-11 20:47:22 +00006008 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00006009 SmallVector<SDValue, 8> Ops;
Evan Cheng0db9fe62006-04-25 20:13:52 +00006010 Ops.push_back(Chain);
6011 Ops.push_back(DAG.getValueType(AVT));
6012 Ops.push_back(InFlag);
Dale Johannesen0f502f62009-02-03 22:26:09 +00006013 SDValue RepMovs = DAG.getNode(X86ISD::REP_MOVS, dl, Tys, &Ops[0], Ops.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006014
Dan Gohman475871a2008-07-27 21:46:04 +00006015 SmallVector<SDValue, 4> Results;
Evan Cheng2749c722008-04-25 00:26:43 +00006016 Results.push_back(RepMovs);
Rafael Espindola068317b2007-09-28 12:53:01 +00006017 if (BytesLeft) {
Dan Gohman707e0182008-04-12 04:36:06 +00006018 // Handle the last 1 - 7 bytes.
6019 unsigned Offset = SizeVal - BytesLeft;
Owen Andersone50ed302009-08-10 22:56:29 +00006020 EVT DstVT = Dst.getValueType();
6021 EVT SrcVT = Src.getValueType();
6022 EVT SizeVT = Size.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00006023 Results.push_back(DAG.getMemcpy(Chain, dl,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006024 DAG.getNode(ISD::ADD, dl, DstVT, Dst,
Evan Cheng2749c722008-04-25 00:26:43 +00006025 DAG.getConstant(Offset, DstVT)),
Dale Johannesen0f502f62009-02-03 22:26:09 +00006026 DAG.getNode(ISD::ADD, dl, SrcVT, Src,
Evan Cheng2749c722008-04-25 00:26:43 +00006027 DAG.getConstant(Offset, SrcVT)),
Dan Gohman707e0182008-04-12 04:36:06 +00006028 DAG.getConstant(BytesLeft, SizeVT),
6029 Align, AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00006030 DstSV, DstSVOff + Offset,
6031 SrcSV, SrcSVOff + Offset));
Evan Chengb067a1e2006-03-31 19:22:53 +00006032 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00006033
Owen Anderson825b72b2009-08-11 20:47:22 +00006034 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesen0f502f62009-02-03 22:26:09 +00006035 &Results[0], Results.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006036}
6037
Dan Gohman475871a2008-07-27 21:46:04 +00006038SDValue X86TargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG) {
Dan Gohman69de1932008-02-06 22:27:42 +00006039 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006040 DebugLoc dl = Op.getDebugLoc();
Evan Cheng8b2794a2006-10-13 21:14:26 +00006041
Evan Cheng25ab6902006-09-08 06:48:29 +00006042 if (!Subtarget->is64Bit()) {
6043 // vastart just stores the address of the VarArgsFrameIndex slot into the
6044 // memory location argument.
Dan Gohman475871a2008-07-27 21:46:04 +00006045 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006046 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006047 }
6048
6049 // __va_list_tag:
6050 // gp_offset (0 - 6 * 8)
6051 // fp_offset (48 - 48 + 8 * 16)
6052 // overflow_arg_area (point to parameters coming in memory).
6053 // reg_save_area
Dan Gohman475871a2008-07-27 21:46:04 +00006054 SmallVector<SDValue, 8> MemOps;
6055 SDValue FIN = Op.getOperand(1);
Evan Cheng25ab6902006-09-08 06:48:29 +00006056 // Store gp_offset
Dale Johannesene4d209d2009-02-03 20:21:25 +00006057 SDValue Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006058 DAG.getConstant(VarArgsGPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006059 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006060 MemOps.push_back(Store);
6061
6062 // Store fp_offset
Scott Michelfdc40a02009-02-17 22:15:04 +00006063 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006064 FIN, DAG.getIntPtrConstant(4));
6065 Store = DAG.getStore(Op.getOperand(0), dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006066 DAG.getConstant(VarArgsFPOffset, MVT::i32),
Dan Gohman69de1932008-02-06 22:27:42 +00006067 FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006068 MemOps.push_back(Store);
6069
6070 // Store ptr to overflow_arg_area
Scott Michelfdc40a02009-02-17 22:15:04 +00006071 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006072 FIN, DAG.getIntPtrConstant(4));
Dan Gohman475871a2008-07-27 21:46:04 +00006073 SDValue OVFIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006074 Store = DAG.getStore(Op.getOperand(0), dl, OVFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006075 MemOps.push_back(Store);
6076
6077 // Store ptr to reg_save_area.
Scott Michelfdc40a02009-02-17 22:15:04 +00006078 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006079 FIN, DAG.getIntPtrConstant(8));
Dan Gohman475871a2008-07-27 21:46:04 +00006080 SDValue RSFIN = DAG.getFrameIndex(RegSaveFrameIndex, getPointerTy());
Dale Johannesene4d209d2009-02-03 20:21:25 +00006081 Store = DAG.getStore(Op.getOperand(0), dl, RSFIN, FIN, SV, 0);
Evan Cheng25ab6902006-09-08 06:48:29 +00006082 MemOps.push_back(Store);
Owen Anderson825b72b2009-08-11 20:47:22 +00006083 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dale Johannesene4d209d2009-02-03 20:21:25 +00006084 &MemOps[0], MemOps.size());
Evan Cheng0db9fe62006-04-25 20:13:52 +00006085}
6086
Dan Gohman475871a2008-07-27 21:46:04 +00006087SDValue X86TargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG) {
Dan Gohman9018e832008-05-10 01:26:14 +00006088 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
6089 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_arg!");
Dan Gohman475871a2008-07-27 21:46:04 +00006090 SDValue Chain = Op.getOperand(0);
6091 SDValue SrcPtr = Op.getOperand(1);
6092 SDValue SrcSV = Op.getOperand(2);
Dan Gohman9018e832008-05-10 01:26:14 +00006093
Torok Edwindac237e2009-07-08 20:53:28 +00006094 llvm_report_error("VAArgInst is not yet implemented for x86-64!");
Dan Gohman475871a2008-07-27 21:46:04 +00006095 return SDValue();
Dan Gohman9018e832008-05-10 01:26:14 +00006096}
6097
Dan Gohman475871a2008-07-27 21:46:04 +00006098SDValue X86TargetLowering::LowerVACOPY(SDValue Op, SelectionDAG &DAG) {
Evan Chengae642192007-03-02 23:16:35 +00006099 // X86-64 va_list is a struct { i32, i32, i8*, i8* }.
Dan Gohman28269132008-04-18 20:55:41 +00006100 assert(Subtarget->is64Bit() && "This code only handles 64-bit va_copy!");
Dan Gohman475871a2008-07-27 21:46:04 +00006101 SDValue Chain = Op.getOperand(0);
6102 SDValue DstPtr = Op.getOperand(1);
6103 SDValue SrcPtr = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +00006104 const Value *DstSV = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
6105 const Value *SrcSV = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006106 DebugLoc dl = Op.getDebugLoc();
Evan Chengae642192007-03-02 23:16:35 +00006107
Dale Johannesendd64c412009-02-04 00:33:20 +00006108 return DAG.getMemcpy(Chain, dl, DstPtr, SrcPtr,
Dan Gohman28269132008-04-18 20:55:41 +00006109 DAG.getIntPtrConstant(24), 8, false,
6110 DstSV, 0, SrcSV, 0);
Evan Chengae642192007-03-02 23:16:35 +00006111}
6112
Dan Gohman475871a2008-07-27 21:46:04 +00006113SDValue
6114X86TargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006115 DebugLoc dl = Op.getDebugLoc();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00006116 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Cheng0db9fe62006-04-25 20:13:52 +00006117 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00006118 default: return SDValue(); // Don't custom lower most intrinsics.
Evan Cheng5759f972008-05-04 09:15:50 +00006119 // Comparison intrinsics.
Evan Cheng0db9fe62006-04-25 20:13:52 +00006120 case Intrinsic::x86_sse_comieq_ss:
6121 case Intrinsic::x86_sse_comilt_ss:
6122 case Intrinsic::x86_sse_comile_ss:
6123 case Intrinsic::x86_sse_comigt_ss:
6124 case Intrinsic::x86_sse_comige_ss:
6125 case Intrinsic::x86_sse_comineq_ss:
6126 case Intrinsic::x86_sse_ucomieq_ss:
6127 case Intrinsic::x86_sse_ucomilt_ss:
6128 case Intrinsic::x86_sse_ucomile_ss:
6129 case Intrinsic::x86_sse_ucomigt_ss:
6130 case Intrinsic::x86_sse_ucomige_ss:
6131 case Intrinsic::x86_sse_ucomineq_ss:
6132 case Intrinsic::x86_sse2_comieq_sd:
6133 case Intrinsic::x86_sse2_comilt_sd:
6134 case Intrinsic::x86_sse2_comile_sd:
6135 case Intrinsic::x86_sse2_comigt_sd:
6136 case Intrinsic::x86_sse2_comige_sd:
6137 case Intrinsic::x86_sse2_comineq_sd:
6138 case Intrinsic::x86_sse2_ucomieq_sd:
6139 case Intrinsic::x86_sse2_ucomilt_sd:
6140 case Intrinsic::x86_sse2_ucomile_sd:
6141 case Intrinsic::x86_sse2_ucomigt_sd:
6142 case Intrinsic::x86_sse2_ucomige_sd:
6143 case Intrinsic::x86_sse2_ucomineq_sd: {
6144 unsigned Opc = 0;
6145 ISD::CondCode CC = ISD::SETCC_INVALID;
6146 switch (IntNo) {
6147 default: break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00006148 case Intrinsic::x86_sse_comieq_ss:
6149 case Intrinsic::x86_sse2_comieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006150 Opc = X86ISD::COMI;
6151 CC = ISD::SETEQ;
6152 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006153 case Intrinsic::x86_sse_comilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006154 case Intrinsic::x86_sse2_comilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006155 Opc = X86ISD::COMI;
6156 CC = ISD::SETLT;
6157 break;
6158 case Intrinsic::x86_sse_comile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006159 case Intrinsic::x86_sse2_comile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006160 Opc = X86ISD::COMI;
6161 CC = ISD::SETLE;
6162 break;
6163 case Intrinsic::x86_sse_comigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006164 case Intrinsic::x86_sse2_comigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006165 Opc = X86ISD::COMI;
6166 CC = ISD::SETGT;
6167 break;
6168 case Intrinsic::x86_sse_comige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006169 case Intrinsic::x86_sse2_comige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006170 Opc = X86ISD::COMI;
6171 CC = ISD::SETGE;
6172 break;
6173 case Intrinsic::x86_sse_comineq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006174 case Intrinsic::x86_sse2_comineq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006175 Opc = X86ISD::COMI;
6176 CC = ISD::SETNE;
6177 break;
6178 case Intrinsic::x86_sse_ucomieq_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006179 case Intrinsic::x86_sse2_ucomieq_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006180 Opc = X86ISD::UCOMI;
6181 CC = ISD::SETEQ;
6182 break;
6183 case Intrinsic::x86_sse_ucomilt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006184 case Intrinsic::x86_sse2_ucomilt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006185 Opc = X86ISD::UCOMI;
6186 CC = ISD::SETLT;
6187 break;
6188 case Intrinsic::x86_sse_ucomile_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006189 case Intrinsic::x86_sse2_ucomile_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006190 Opc = X86ISD::UCOMI;
6191 CC = ISD::SETLE;
6192 break;
6193 case Intrinsic::x86_sse_ucomigt_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006194 case Intrinsic::x86_sse2_ucomigt_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006195 Opc = X86ISD::UCOMI;
6196 CC = ISD::SETGT;
6197 break;
6198 case Intrinsic::x86_sse_ucomige_ss:
Evan Cheng6be2c582006-04-05 23:38:46 +00006199 case Intrinsic::x86_sse2_ucomige_sd:
Evan Cheng0db9fe62006-04-25 20:13:52 +00006200 Opc = X86ISD::UCOMI;
6201 CC = ISD::SETGE;
6202 break;
6203 case Intrinsic::x86_sse_ucomineq_ss:
6204 case Intrinsic::x86_sse2_ucomineq_sd:
6205 Opc = X86ISD::UCOMI;
6206 CC = ISD::SETNE;
6207 break;
Evan Cheng6be2c582006-04-05 23:38:46 +00006208 }
Evan Cheng734503b2006-09-11 02:19:56 +00006209
Dan Gohman475871a2008-07-27 21:46:04 +00006210 SDValue LHS = Op.getOperand(1);
6211 SDValue RHS = Op.getOperand(2);
Chris Lattner1c39d4c2008-12-24 23:53:05 +00006212 unsigned X86CC = TranslateX86CC(CC, true, LHS, RHS, DAG);
Owen Anderson825b72b2009-08-11 20:47:22 +00006213 SDValue Cond = DAG.getNode(Opc, dl, MVT::i32, LHS, RHS);
6214 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8,
6215 DAG.getConstant(X86CC, MVT::i8), Cond);
6216 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Evan Cheng6be2c582006-04-05 23:38:46 +00006217 }
Eric Christopher71c67532009-07-29 00:28:05 +00006218 // ptest intrinsics. The intrinsic these come from are designed to return
Eric Christopher794bfed2009-07-29 01:01:19 +00006219 // an integer value, not just an instruction so lower it to the ptest
6220 // pattern and a setcc for the result.
Eric Christopher71c67532009-07-29 00:28:05 +00006221 case Intrinsic::x86_sse41_ptestz:
6222 case Intrinsic::x86_sse41_ptestc:
6223 case Intrinsic::x86_sse41_ptestnzc:{
6224 unsigned X86CC = 0;
6225 switch (IntNo) {
Eric Christopher978dae32009-07-29 18:14:04 +00006226 default: llvm_unreachable("Bad fallthrough in Intrinsic lowering.");
Eric Christopher71c67532009-07-29 00:28:05 +00006227 case Intrinsic::x86_sse41_ptestz:
6228 // ZF = 1
6229 X86CC = X86::COND_E;
6230 break;
6231 case Intrinsic::x86_sse41_ptestc:
6232 // CF = 1
6233 X86CC = X86::COND_B;
6234 break;
6235 case Intrinsic::x86_sse41_ptestnzc:
6236 // ZF and CF = 0
6237 X86CC = X86::COND_A;
6238 break;
6239 }
6240
6241 SDValue LHS = Op.getOperand(1);
6242 SDValue RHS = Op.getOperand(2);
Owen Anderson825b72b2009-08-11 20:47:22 +00006243 SDValue Test = DAG.getNode(X86ISD::PTEST, dl, MVT::i32, LHS, RHS);
6244 SDValue CC = DAG.getConstant(X86CC, MVT::i8);
6245 SDValue SetCC = DAG.getNode(X86ISD::SETCC, dl, MVT::i8, CC, Test);
6246 return DAG.getNode(ISD::ZERO_EXTEND, dl, MVT::i32, SetCC);
Eric Christopher71c67532009-07-29 00:28:05 +00006247 }
Evan Cheng5759f972008-05-04 09:15:50 +00006248
6249 // Fix vector shift instructions where the last operand is a non-immediate
6250 // i32 value.
6251 case Intrinsic::x86_sse2_pslli_w:
6252 case Intrinsic::x86_sse2_pslli_d:
6253 case Intrinsic::x86_sse2_pslli_q:
6254 case Intrinsic::x86_sse2_psrli_w:
6255 case Intrinsic::x86_sse2_psrli_d:
6256 case Intrinsic::x86_sse2_psrli_q:
6257 case Intrinsic::x86_sse2_psrai_w:
6258 case Intrinsic::x86_sse2_psrai_d:
6259 case Intrinsic::x86_mmx_pslli_w:
6260 case Intrinsic::x86_mmx_pslli_d:
6261 case Intrinsic::x86_mmx_pslli_q:
6262 case Intrinsic::x86_mmx_psrli_w:
6263 case Intrinsic::x86_mmx_psrli_d:
6264 case Intrinsic::x86_mmx_psrli_q:
6265 case Intrinsic::x86_mmx_psrai_w:
6266 case Intrinsic::x86_mmx_psrai_d: {
Dan Gohman475871a2008-07-27 21:46:04 +00006267 SDValue ShAmt = Op.getOperand(2);
Evan Cheng5759f972008-05-04 09:15:50 +00006268 if (isa<ConstantSDNode>(ShAmt))
Dan Gohman475871a2008-07-27 21:46:04 +00006269 return SDValue();
Evan Cheng5759f972008-05-04 09:15:50 +00006270
6271 unsigned NewIntNo = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006272 EVT ShAmtVT = MVT::v4i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006273 switch (IntNo) {
6274 case Intrinsic::x86_sse2_pslli_w:
6275 NewIntNo = Intrinsic::x86_sse2_psll_w;
6276 break;
6277 case Intrinsic::x86_sse2_pslli_d:
6278 NewIntNo = Intrinsic::x86_sse2_psll_d;
6279 break;
6280 case Intrinsic::x86_sse2_pslli_q:
6281 NewIntNo = Intrinsic::x86_sse2_psll_q;
6282 break;
6283 case Intrinsic::x86_sse2_psrli_w:
6284 NewIntNo = Intrinsic::x86_sse2_psrl_w;
6285 break;
6286 case Intrinsic::x86_sse2_psrli_d:
6287 NewIntNo = Intrinsic::x86_sse2_psrl_d;
6288 break;
6289 case Intrinsic::x86_sse2_psrli_q:
6290 NewIntNo = Intrinsic::x86_sse2_psrl_q;
6291 break;
6292 case Intrinsic::x86_sse2_psrai_w:
6293 NewIntNo = Intrinsic::x86_sse2_psra_w;
6294 break;
6295 case Intrinsic::x86_sse2_psrai_d:
6296 NewIntNo = Intrinsic::x86_sse2_psra_d;
6297 break;
6298 default: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006299 ShAmtVT = MVT::v2i32;
Evan Cheng5759f972008-05-04 09:15:50 +00006300 switch (IntNo) {
6301 case Intrinsic::x86_mmx_pslli_w:
6302 NewIntNo = Intrinsic::x86_mmx_psll_w;
6303 break;
6304 case Intrinsic::x86_mmx_pslli_d:
6305 NewIntNo = Intrinsic::x86_mmx_psll_d;
6306 break;
6307 case Intrinsic::x86_mmx_pslli_q:
6308 NewIntNo = Intrinsic::x86_mmx_psll_q;
6309 break;
6310 case Intrinsic::x86_mmx_psrli_w:
6311 NewIntNo = Intrinsic::x86_mmx_psrl_w;
6312 break;
6313 case Intrinsic::x86_mmx_psrli_d:
6314 NewIntNo = Intrinsic::x86_mmx_psrl_d;
6315 break;
6316 case Intrinsic::x86_mmx_psrli_q:
6317 NewIntNo = Intrinsic::x86_mmx_psrl_q;
6318 break;
6319 case Intrinsic::x86_mmx_psrai_w:
6320 NewIntNo = Intrinsic::x86_mmx_psra_w;
6321 break;
6322 case Intrinsic::x86_mmx_psrai_d:
6323 NewIntNo = Intrinsic::x86_mmx_psra_d;
6324 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00006325 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
Evan Cheng5759f972008-05-04 09:15:50 +00006326 }
6327 break;
6328 }
6329 }
Owen Andersone50ed302009-08-10 22:56:29 +00006330 EVT VT = Op.getValueType();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006331 ShAmt = DAG.getNode(ISD::BIT_CONVERT, dl, VT,
6332 DAG.getNode(ISD::SCALAR_TO_VECTOR, dl, ShAmtVT, ShAmt));
6333 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006334 DAG.getConstant(NewIntNo, MVT::i32),
Evan Cheng5759f972008-05-04 09:15:50 +00006335 Op.getOperand(1), ShAmt);
6336 }
Evan Cheng38bcbaf2005-12-23 07:31:11 +00006337 }
Chris Lattnerdbdbf0c2005-11-15 00:40:23 +00006338}
Evan Cheng72261582005-12-20 06:22:03 +00006339
Dan Gohman475871a2008-07-27 21:46:04 +00006340SDValue X86TargetLowering::LowerRETURNADDR(SDValue Op, SelectionDAG &DAG) {
Bill Wendling64e87322009-01-16 19:25:27 +00006341 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006342 DebugLoc dl = Op.getDebugLoc();
Bill Wendling64e87322009-01-16 19:25:27 +00006343
6344 if (Depth > 0) {
6345 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
6346 SDValue Offset =
6347 DAG.getConstant(TD->getPointerSize(),
Owen Anderson825b72b2009-08-11 20:47:22 +00006348 Subtarget->is64Bit() ? MVT::i64 : MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006349 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Scott Michelfdc40a02009-02-17 22:15:04 +00006350 DAG.getNode(ISD::ADD, dl, getPointerTy(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006351 FrameAddr, Offset),
Bill Wendling64e87322009-01-16 19:25:27 +00006352 NULL, 0);
6353 }
6354
6355 // Just load the return address.
Dan Gohman475871a2008-07-27 21:46:04 +00006356 SDValue RetAddrFI = getReturnAddressFrameIndex(DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00006357 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006358 RetAddrFI, NULL, 0);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006359}
6360
Dan Gohman475871a2008-07-27 21:46:04 +00006361SDValue X86TargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
Evan Cheng184793f2008-09-27 01:56:22 +00006362 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6363 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00006364 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006365 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
Evan Cheng184793f2008-09-27 01:56:22 +00006366 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
6367 unsigned FrameReg = Subtarget->is64Bit() ? X86::RBP : X86::EBP;
Dale Johannesendd64c412009-02-04 00:33:20 +00006368 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
Evan Cheng184793f2008-09-27 01:56:22 +00006369 while (Depth--)
Dale Johannesendd64c412009-02-04 00:33:20 +00006370 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
Evan Cheng184793f2008-09-27 01:56:22 +00006371 return FrameAddr;
Nate Begemanbcc5f362007-01-29 22:58:52 +00006372}
6373
Dan Gohman475871a2008-07-27 21:46:04 +00006374SDValue X86TargetLowering::LowerFRAME_TO_ARGS_OFFSET(SDValue Op,
Anton Korobeynikov260a6b82008-09-08 21:12:11 +00006375 SelectionDAG &DAG) {
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006376 return DAG.getIntPtrConstant(2*TD->getPointerSize());
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006377}
6378
Dan Gohman475871a2008-07-27 21:46:04 +00006379SDValue X86TargetLowering::LowerEH_RETURN(SDValue Op, SelectionDAG &DAG)
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006380{
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006381 MachineFunction &MF = DAG.getMachineFunction();
Dan Gohman475871a2008-07-27 21:46:04 +00006382 SDValue Chain = Op.getOperand(0);
6383 SDValue Offset = Op.getOperand(1);
6384 SDValue Handler = Op.getOperand(2);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006385 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006386
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006387 SDValue Frame = DAG.getRegister(Subtarget->is64Bit() ? X86::RBP : X86::EBP,
6388 getPointerTy());
6389 unsigned StoreAddrReg = (Subtarget->is64Bit() ? X86::RCX : X86::ECX);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006390
Dale Johannesene4d209d2009-02-03 20:21:25 +00006391 SDValue StoreAddr = DAG.getNode(ISD::SUB, dl, getPointerTy(), Frame,
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006392 DAG.getIntPtrConstant(-TD->getPointerSize()));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006393 StoreAddr = DAG.getNode(ISD::ADD, dl, getPointerTy(), StoreAddr, Offset);
6394 Chain = DAG.getStore(Chain, dl, Handler, StoreAddr, NULL, 0);
Dale Johannesendd64c412009-02-04 00:33:20 +00006395 Chain = DAG.getCopyToReg(Chain, dl, StoreAddrReg, StoreAddr);
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006396 MF.getRegInfo().addLiveOut(StoreAddrReg);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006397
Dale Johannesene4d209d2009-02-03 20:21:25 +00006398 return DAG.getNode(X86ISD::EH_RETURN, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006399 MVT::Other,
Anton Korobeynikovb84c1672008-09-08 21:12:47 +00006400 Chain, DAG.getRegister(StoreAddrReg, getPointerTy()));
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006401}
6402
Dan Gohman475871a2008-07-27 21:46:04 +00006403SDValue X86TargetLowering::LowerTRAMPOLINE(SDValue Op,
Duncan Sandsb116fac2007-07-27 20:02:49 +00006404 SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00006405 SDValue Root = Op.getOperand(0);
6406 SDValue Trmp = Op.getOperand(1); // trampoline
6407 SDValue FPtr = Op.getOperand(2); // nested function
6408 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006409 DebugLoc dl = Op.getDebugLoc();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006410
Dan Gohman69de1932008-02-06 22:27:42 +00006411 const Value *TrmpAddr = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006412
Duncan Sands339e14f2008-01-16 22:55:25 +00006413 const X86InstrInfo *TII =
6414 ((X86TargetMachine&)getTargetMachine()).getInstrInfo();
6415
Duncan Sandsb116fac2007-07-27 20:02:49 +00006416 if (Subtarget->is64Bit()) {
Dan Gohman475871a2008-07-27 21:46:04 +00006417 SDValue OutChains[6];
Duncan Sands339e14f2008-01-16 22:55:25 +00006418
6419 // Large code-model.
6420
6421 const unsigned char JMP64r = TII->getBaseOpcodeFor(X86::JMP64r);
6422 const unsigned char MOV64ri = TII->getBaseOpcodeFor(X86::MOV64ri);
6423
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006424 const unsigned char N86R10 = RegInfo->getX86RegNum(X86::R10);
6425 const unsigned char N86R11 = RegInfo->getX86RegNum(X86::R11);
Duncan Sands339e14f2008-01-16 22:55:25 +00006426
6427 const unsigned char REX_WB = 0x40 | 0x08 | 0x01; // REX prefix
6428
6429 // Load the pointer to the nested function into R11.
6430 unsigned OpCode = ((MOV64ri | N86R11) << 8) | REX_WB; // movabsq r11
Dan Gohman475871a2008-07-27 21:46:04 +00006431 SDValue Addr = Trmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00006432 OutChains[0] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006433 Addr, TrmpAddr, 0);
Duncan Sands339e14f2008-01-16 22:55:25 +00006434
Owen Anderson825b72b2009-08-11 20:47:22 +00006435 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6436 DAG.getConstant(2, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006437 OutChains[1] = DAG.getStore(Root, dl, FPtr, Addr, TrmpAddr, 2, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006438
6439 // Load the 'nest' parameter value into R10.
6440 // R10 is specified in X86CallingConv.td
6441 OpCode = ((MOV64ri | N86R10) << 8) | REX_WB; // movabsq r10
Owen Anderson825b72b2009-08-11 20:47:22 +00006442 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6443 DAG.getConstant(10, MVT::i64));
6444 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006445 Addr, TrmpAddr, 10);
Duncan Sands339e14f2008-01-16 22:55:25 +00006446
Owen Anderson825b72b2009-08-11 20:47:22 +00006447 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6448 DAG.getConstant(12, MVT::i64));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006449 OutChains[3] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 12, false, 2);
Duncan Sands339e14f2008-01-16 22:55:25 +00006450
6451 // Jump to the nested function.
6452 OpCode = (JMP64r << 8) | REX_WB; // jmpq *...
Owen Anderson825b72b2009-08-11 20:47:22 +00006453 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6454 DAG.getConstant(20, MVT::i64));
6455 OutChains[4] = DAG.getStore(Root, dl, DAG.getConstant(OpCode, MVT::i16),
Dale Johannesene4d209d2009-02-03 20:21:25 +00006456 Addr, TrmpAddr, 20);
Duncan Sands339e14f2008-01-16 22:55:25 +00006457
6458 unsigned char ModRM = N86R11 | (4 << 3) | (3 << 6); // ...r11
Owen Anderson825b72b2009-08-11 20:47:22 +00006459 Addr = DAG.getNode(ISD::ADD, dl, MVT::i64, Trmp,
6460 DAG.getConstant(22, MVT::i64));
6461 OutChains[5] = DAG.getStore(Root, dl, DAG.getConstant(ModRM, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006462 TrmpAddr, 22);
Duncan Sands339e14f2008-01-16 22:55:25 +00006463
Dan Gohman475871a2008-07-27 21:46:04 +00006464 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006465 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 6) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006466 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006467 } else {
Dan Gohmanbbfb9c52008-01-31 01:01:48 +00006468 const Function *Func =
Duncan Sandsb116fac2007-07-27 20:02:49 +00006469 cast<Function>(cast<SrcValueSDNode>(Op.getOperand(5))->getValue());
6470 unsigned CC = Func->getCallingConv();
Duncan Sandsee465742007-08-29 19:01:20 +00006471 unsigned NestReg;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006472
6473 switch (CC) {
6474 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00006475 llvm_unreachable("Unsupported calling convention");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006476 case CallingConv::C:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006477 case CallingConv::X86_StdCall: {
6478 // Pass 'nest' parameter in ECX.
6479 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006480 NestReg = X86::ECX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006481
6482 // Check that ECX wasn't needed by an 'inreg' parameter.
6483 const FunctionType *FTy = Func->getFunctionType();
Devang Patel05988662008-09-25 21:00:45 +00006484 const AttrListPtr &Attrs = Func->getAttributes();
Duncan Sandsb116fac2007-07-27 20:02:49 +00006485
Chris Lattner58d74912008-03-12 17:45:29 +00006486 if (!Attrs.isEmpty() && !Func->isVarArg()) {
Duncan Sandsb116fac2007-07-27 20:02:49 +00006487 unsigned InRegCount = 0;
6488 unsigned Idx = 1;
6489
6490 for (FunctionType::param_iterator I = FTy->param_begin(),
6491 E = FTy->param_end(); I != E; ++I, ++Idx)
Devang Patel05988662008-09-25 21:00:45 +00006492 if (Attrs.paramHasAttr(Idx, Attribute::InReg))
Duncan Sandsb116fac2007-07-27 20:02:49 +00006493 // FIXME: should only count parameters that are lowered to integers.
Anton Korobeynikovbff66b02008-09-09 18:22:57 +00006494 InRegCount += (TD->getTypeSizeInBits(*I) + 31) / 32;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006495
6496 if (InRegCount > 2) {
Torok Edwinab7c09b2009-07-08 18:01:40 +00006497 llvm_report_error("Nest register in use - reduce number of inreg parameters!");
Duncan Sandsb116fac2007-07-27 20:02:49 +00006498 }
6499 }
6500 break;
6501 }
6502 case CallingConv::X86_FastCall:
Duncan Sandsbf53c292008-09-10 13:22:10 +00006503 case CallingConv::Fast:
Duncan Sandsb116fac2007-07-27 20:02:49 +00006504 // Pass 'nest' parameter in EAX.
6505 // Must be kept in sync with X86CallingConv.td
Duncan Sandsee465742007-08-29 19:01:20 +00006506 NestReg = X86::EAX;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006507 break;
6508 }
6509
Dan Gohman475871a2008-07-27 21:46:04 +00006510 SDValue OutChains[4];
6511 SDValue Addr, Disp;
Duncan Sandsb116fac2007-07-27 20:02:49 +00006512
Owen Anderson825b72b2009-08-11 20:47:22 +00006513 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6514 DAG.getConstant(10, MVT::i32));
6515 Disp = DAG.getNode(ISD::SUB, dl, MVT::i32, FPtr, Addr);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006516
Duncan Sands339e14f2008-01-16 22:55:25 +00006517 const unsigned char MOV32ri = TII->getBaseOpcodeFor(X86::MOV32ri);
Dan Gohmanc9f5f3f2008-05-14 01:58:56 +00006518 const unsigned char N86Reg = RegInfo->getX86RegNum(NestReg);
Scott Michelfdc40a02009-02-17 22:15:04 +00006519 OutChains[0] = DAG.getStore(Root, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00006520 DAG.getConstant(MOV32ri|N86Reg, MVT::i8),
Dan Gohman69de1932008-02-06 22:27:42 +00006521 Trmp, TrmpAddr, 0);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006522
Owen Anderson825b72b2009-08-11 20:47:22 +00006523 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6524 DAG.getConstant(1, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006525 OutChains[1] = DAG.getStore(Root, dl, Nest, Addr, TrmpAddr, 1, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006526
Duncan Sands339e14f2008-01-16 22:55:25 +00006527 const unsigned char JMP = TII->getBaseOpcodeFor(X86::JMP);
Owen Anderson825b72b2009-08-11 20:47:22 +00006528 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6529 DAG.getConstant(5, MVT::i32));
6530 OutChains[2] = DAG.getStore(Root, dl, DAG.getConstant(JMP, MVT::i8), Addr,
Dan Gohman69de1932008-02-06 22:27:42 +00006531 TrmpAddr, 5, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006532
Owen Anderson825b72b2009-08-11 20:47:22 +00006533 Addr = DAG.getNode(ISD::ADD, dl, MVT::i32, Trmp,
6534 DAG.getConstant(6, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006535 OutChains[3] = DAG.getStore(Root, dl, Disp, Addr, TrmpAddr, 6, false, 1);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006536
Dan Gohman475871a2008-07-27 21:46:04 +00006537 SDValue Ops[] =
Owen Anderson825b72b2009-08-11 20:47:22 +00006538 { Trmp, DAG.getNode(ISD::TokenFactor, dl, MVT::Other, OutChains, 4) };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006539 return DAG.getMergeValues(Ops, 2, dl);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006540 }
6541}
6542
Dan Gohman475871a2008-07-27 21:46:04 +00006543SDValue X86TargetLowering::LowerFLT_ROUNDS_(SDValue Op, SelectionDAG &DAG) {
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006544 /*
6545 The rounding mode is in bits 11:10 of FPSR, and has the following
6546 settings:
6547 00 Round to nearest
6548 01 Round to -inf
6549 10 Round to +inf
6550 11 Round to 0
6551
6552 FLT_ROUNDS, on the other hand, expects the following:
6553 -1 Undefined
6554 0 Round to 0
6555 1 Round to nearest
6556 2 Round to +inf
6557 3 Round to -inf
6558
6559 To perform the conversion, we do:
6560 (((((FPSR & 0x800) >> 11) | ((FPSR & 0x400) >> 9)) + 1) & 3)
6561 */
6562
6563 MachineFunction &MF = DAG.getMachineFunction();
6564 const TargetMachine &TM = MF.getTarget();
6565 const TargetFrameInfo &TFI = *TM.getFrameInfo();
6566 unsigned StackAlignment = TFI.getStackAlignment();
Owen Andersone50ed302009-08-10 22:56:29 +00006567 EVT VT = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006568 DebugLoc dl = Op.getDebugLoc();
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006569
6570 // Save FP Control Word to stack slot
6571 int SSFI = MF.getFrameInfo()->CreateStackObject(2, StackAlignment);
Dan Gohman475871a2008-07-27 21:46:04 +00006572 SDValue StackSlot = DAG.getFrameIndex(SSFI, getPointerTy());
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006573
Owen Anderson825b72b2009-08-11 20:47:22 +00006574 SDValue Chain = DAG.getNode(X86ISD::FNSTCW16m, dl, MVT::Other,
Evan Cheng8a186ae2008-09-24 23:26:36 +00006575 DAG.getEntryNode(), StackSlot);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006576
6577 // Load FP Control Word from stack slot
Owen Anderson825b72b2009-08-11 20:47:22 +00006578 SDValue CWD = DAG.getLoad(MVT::i16, dl, Chain, StackSlot, NULL, 0);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006579
6580 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00006581 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006582 DAG.getNode(ISD::SRL, dl, MVT::i16,
6583 DAG.getNode(ISD::AND, dl, MVT::i16,
6584 CWD, DAG.getConstant(0x800, MVT::i16)),
6585 DAG.getConstant(11, MVT::i8));
Dan Gohman475871a2008-07-27 21:46:04 +00006586 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00006587 DAG.getNode(ISD::SRL, dl, MVT::i16,
6588 DAG.getNode(ISD::AND, dl, MVT::i16,
6589 CWD, DAG.getConstant(0x400, MVT::i16)),
6590 DAG.getConstant(9, MVT::i8));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006591
Dan Gohman475871a2008-07-27 21:46:04 +00006592 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00006593 DAG.getNode(ISD::AND, dl, MVT::i16,
6594 DAG.getNode(ISD::ADD, dl, MVT::i16,
6595 DAG.getNode(ISD::OR, dl, MVT::i16, CWD1, CWD2),
6596 DAG.getConstant(1, MVT::i16)),
6597 DAG.getConstant(3, MVT::i16));
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006598
6599
Duncan Sands83ec4b62008-06-06 12:08:01 +00006600 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesenb300d2a2009-02-07 00:55:49 +00006601 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00006602}
6603
Dan Gohman475871a2008-07-27 21:46:04 +00006604SDValue X86TargetLowering::LowerCTLZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006605 EVT VT = Op.getValueType();
6606 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006607 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006608 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006609
6610 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006611 if (VT == MVT::i8) {
Evan Cheng152804e2007-12-14 08:30:15 +00006612 // Zero extend to i32 since there is not an i8 bsr.
Owen Anderson825b72b2009-08-11 20:47:22 +00006613 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006614 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006615 }
Evan Cheng18efe262007-12-14 02:13:44 +00006616
Evan Cheng152804e2007-12-14 08:30:15 +00006617 // Issue a bsr (scan bits in reverse) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006618 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006619 Op = DAG.getNode(X86ISD::BSR, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006620
6621 // If src is zero (i.e. bsr sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006622 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006623 Ops.push_back(Op);
6624 Ops.push_back(DAG.getConstant(NumBits+NumBits-1, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006625 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006626 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006627 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006628
6629 // Finally xor with NumBits-1.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006630 Op = DAG.getNode(ISD::XOR, dl, OpVT, Op, DAG.getConstant(NumBits-1, OpVT));
Evan Cheng152804e2007-12-14 08:30:15 +00006631
Owen Anderson825b72b2009-08-11 20:47:22 +00006632 if (VT == MVT::i8)
6633 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006634 return Op;
6635}
6636
Dan Gohman475871a2008-07-27 21:46:04 +00006637SDValue X86TargetLowering::LowerCTTZ(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006638 EVT VT = Op.getValueType();
6639 EVT OpVT = VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00006640 unsigned NumBits = VT.getSizeInBits();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006641 DebugLoc dl = Op.getDebugLoc();
Evan Cheng18efe262007-12-14 02:13:44 +00006642
6643 Op = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006644 if (VT == MVT::i8) {
6645 OpVT = MVT::i32;
Dale Johannesene4d209d2009-02-03 20:21:25 +00006646 Op = DAG.getNode(ISD::ZERO_EXTEND, dl, OpVT, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006647 }
Evan Cheng152804e2007-12-14 08:30:15 +00006648
6649 // Issue a bsf (scan bits forward) which also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006650 SDVTList VTs = DAG.getVTList(OpVT, MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006651 Op = DAG.getNode(X86ISD::BSF, dl, VTs, Op);
Evan Cheng152804e2007-12-14 08:30:15 +00006652
6653 // If src is zero (i.e. bsf sets ZF), returns NumBits.
Dan Gohman475871a2008-07-27 21:46:04 +00006654 SmallVector<SDValue, 4> Ops;
Evan Cheng152804e2007-12-14 08:30:15 +00006655 Ops.push_back(Op);
6656 Ops.push_back(DAG.getConstant(NumBits, OpVT));
Owen Anderson825b72b2009-08-11 20:47:22 +00006657 Ops.push_back(DAG.getConstant(X86::COND_E, MVT::i8));
Evan Cheng152804e2007-12-14 08:30:15 +00006658 Ops.push_back(Op.getValue(1));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006659 Op = DAG.getNode(X86ISD::CMOV, dl, OpVT, &Ops[0], 4);
Evan Cheng152804e2007-12-14 08:30:15 +00006660
Owen Anderson825b72b2009-08-11 20:47:22 +00006661 if (VT == MVT::i8)
6662 Op = DAG.getNode(ISD::TRUNCATE, dl, MVT::i8, Op);
Evan Cheng18efe262007-12-14 02:13:44 +00006663 return Op;
6664}
6665
Mon P Wangaf9b9522008-12-18 21:42:19 +00006666SDValue X86TargetLowering::LowerMUL_V2I64(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006667 EVT VT = Op.getValueType();
Owen Anderson825b72b2009-08-11 20:47:22 +00006668 assert(VT == MVT::v2i64 && "Only know how to lower V2I64 multiply");
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006669 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00006670
Mon P Wangaf9b9522008-12-18 21:42:19 +00006671 // ulong2 Ahi = __builtin_ia32_psrlqi128( a, 32);
6672 // ulong2 Bhi = __builtin_ia32_psrlqi128( b, 32);
6673 // ulong2 AloBlo = __builtin_ia32_pmuludq128( a, b );
6674 // ulong2 AloBhi = __builtin_ia32_pmuludq128( a, Bhi );
6675 // ulong2 AhiBlo = __builtin_ia32_pmuludq128( Ahi, b );
6676 //
6677 // AloBhi = __builtin_ia32_psllqi128( AloBhi, 32 );
6678 // AhiBlo = __builtin_ia32_psllqi128( AhiBlo, 32 );
6679 // return AloBlo + AloBhi + AhiBlo;
6680
6681 SDValue A = Op.getOperand(0);
6682 SDValue B = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00006683
Dale Johannesene4d209d2009-02-03 20:21:25 +00006684 SDValue Ahi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006685 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6686 A, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006687 SDValue Bhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006688 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
6689 B, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006690 SDValue AloBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006691 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006692 A, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006693 SDValue AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006694 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006695 A, Bhi);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006696 SDValue AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006697 DAG.getConstant(Intrinsic::x86_sse2_pmulu_dq, MVT::i32),
Mon P Wangaf9b9522008-12-18 21:42:19 +00006698 Ahi, B);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006699 AloBhi = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006700 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6701 AloBhi, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006702 AhiBlo = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00006703 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
6704 AhiBlo, DAG.getConstant(32, MVT::i32));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006705 SDValue Res = DAG.getNode(ISD::ADD, dl, VT, AloBlo, AloBhi);
6706 Res = DAG.getNode(ISD::ADD, dl, VT, Res, AhiBlo);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006707 return Res;
6708}
6709
6710
Bill Wendling74c37652008-12-09 22:08:41 +00006711SDValue X86TargetLowering::LowerXALUO(SDValue Op, SelectionDAG &DAG) {
6712 // Lower the "add/sub/mul with overflow" instruction into a regular ins plus
6713 // a "setcc" instruction that checks the overflow flag. The "brcond" lowering
Bill Wendling61edeb52008-12-02 01:06:39 +00006714 // looks for this combo and may remove the "setcc" instruction if the "setcc"
6715 // has only one use.
Bill Wendling3fafd932008-11-26 22:37:40 +00006716 SDNode *N = Op.getNode();
Bill Wendling61edeb52008-12-02 01:06:39 +00006717 SDValue LHS = N->getOperand(0);
6718 SDValue RHS = N->getOperand(1);
Bill Wendling74c37652008-12-09 22:08:41 +00006719 unsigned BaseOp = 0;
6720 unsigned Cond = 0;
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006721 DebugLoc dl = Op.getDebugLoc();
Bill Wendling74c37652008-12-09 22:08:41 +00006722
6723 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006724 default: llvm_unreachable("Unknown ovf instruction!");
Bill Wendling74c37652008-12-09 22:08:41 +00006725 case ISD::SADDO:
Dan Gohman076aee32009-03-04 19:44:21 +00006726 // A subtract of one will be selected as a INC. Note that INC doesn't
6727 // set CF, so we can't do this for UADDO.
6728 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6729 if (C->getAPIntValue() == 1) {
6730 BaseOp = X86ISD::INC;
6731 Cond = X86::COND_O;
6732 break;
6733 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006734 BaseOp = X86ISD::ADD;
Bill Wendling74c37652008-12-09 22:08:41 +00006735 Cond = X86::COND_O;
6736 break;
6737 case ISD::UADDO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006738 BaseOp = X86ISD::ADD;
Dan Gohman653456c2009-01-07 00:15:08 +00006739 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006740 break;
6741 case ISD::SSUBO:
Dan Gohman076aee32009-03-04 19:44:21 +00006742 // A subtract of one will be selected as a DEC. Note that DEC doesn't
6743 // set CF, so we can't do this for USUBO.
6744 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op))
6745 if (C->getAPIntValue() == 1) {
6746 BaseOp = X86ISD::DEC;
6747 Cond = X86::COND_O;
6748 break;
6749 }
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006750 BaseOp = X86ISD::SUB;
Bill Wendling74c37652008-12-09 22:08:41 +00006751 Cond = X86::COND_O;
6752 break;
6753 case ISD::USUBO:
Bill Wendlingab55ebd2008-12-12 00:56:36 +00006754 BaseOp = X86ISD::SUB;
Dan Gohman653456c2009-01-07 00:15:08 +00006755 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006756 break;
6757 case ISD::SMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006758 BaseOp = X86ISD::SMUL;
Bill Wendling74c37652008-12-09 22:08:41 +00006759 Cond = X86::COND_O;
6760 break;
6761 case ISD::UMULO:
Bill Wendlingd350e022008-12-12 21:15:41 +00006762 BaseOp = X86ISD::UMUL;
Dan Gohman653456c2009-01-07 00:15:08 +00006763 Cond = X86::COND_B;
Bill Wendling74c37652008-12-09 22:08:41 +00006764 break;
6765 }
Bill Wendling3fafd932008-11-26 22:37:40 +00006766
Bill Wendling61edeb52008-12-02 01:06:39 +00006767 // Also sets EFLAGS.
Owen Anderson825b72b2009-08-11 20:47:22 +00006768 SDVTList VTs = DAG.getVTList(N->getValueType(0), MVT::i32);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006769 SDValue Sum = DAG.getNode(BaseOp, dl, VTs, LHS, RHS);
Bill Wendling3fafd932008-11-26 22:37:40 +00006770
Bill Wendling61edeb52008-12-02 01:06:39 +00006771 SDValue SetCC =
Dale Johannesene4d209d2009-02-03 20:21:25 +00006772 DAG.getNode(X86ISD::SETCC, dl, N->getValueType(1),
Owen Anderson825b72b2009-08-11 20:47:22 +00006773 DAG.getConstant(Cond, MVT::i32), SDValue(Sum.getNode(), 1));
Bill Wendling3fafd932008-11-26 22:37:40 +00006774
Bill Wendling61edeb52008-12-02 01:06:39 +00006775 DAG.ReplaceAllUsesOfValueWith(SDValue(N, 1), SetCC);
6776 return Sum;
Bill Wendling41ea7e72008-11-24 19:21:46 +00006777}
6778
Dan Gohman475871a2008-07-27 21:46:04 +00006779SDValue X86TargetLowering::LowerCMP_SWAP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00006780 EVT T = Op.getValueType();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006781 DebugLoc dl = Op.getDebugLoc();
Andrew Lenhartha76e2f02008-03-04 21:13:33 +00006782 unsigned Reg = 0;
6783 unsigned size = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00006784 switch(T.getSimpleVT().SimpleTy) {
Duncan Sands83ec4b62008-06-06 12:08:01 +00006785 default:
6786 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00006787 case MVT::i8: Reg = X86::AL; size = 1; break;
6788 case MVT::i16: Reg = X86::AX; size = 2; break;
6789 case MVT::i32: Reg = X86::EAX; size = 4; break;
6790 case MVT::i64:
Duncan Sands1607f052008-12-01 11:39:25 +00006791 assert(Subtarget->is64Bit() && "Node not type legal!");
6792 Reg = X86::RAX; size = 8;
Andrew Lenharthd19189e2008-03-05 01:15:49 +00006793 break;
Bill Wendling61edeb52008-12-02 01:06:39 +00006794 }
Dale Johannesendd64c412009-02-04 00:33:20 +00006795 SDValue cpIn = DAG.getCopyToReg(Op.getOperand(0), dl, Reg,
Dale Johannesend18a4622008-09-11 03:12:59 +00006796 Op.getOperand(2), SDValue());
Dan Gohman475871a2008-07-27 21:46:04 +00006797 SDValue Ops[] = { cpIn.getValue(0),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006798 Op.getOperand(1),
6799 Op.getOperand(3),
Owen Anderson825b72b2009-08-11 20:47:22 +00006800 DAG.getTargetConstant(size, MVT::i8),
Evan Cheng8a186ae2008-09-24 23:26:36 +00006801 cpIn.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00006802 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006803 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG_DAG, dl, Tys, Ops, 5);
Scott Michelfdc40a02009-02-17 22:15:04 +00006804 SDValue cpOut =
Dale Johannesendd64c412009-02-04 00:33:20 +00006805 DAG.getCopyFromReg(Result.getValue(0), dl, Reg, T, Result.getValue(1));
Andrew Lenharth26ed8692008-03-01 21:52:34 +00006806 return cpOut;
6807}
6808
Duncan Sands1607f052008-12-01 11:39:25 +00006809SDValue X86TargetLowering::LowerREADCYCLECOUNTER(SDValue Op,
Gabor Greif327ef032008-08-28 23:19:51 +00006810 SelectionDAG &DAG) {
Duncan Sands1607f052008-12-01 11:39:25 +00006811 assert(Subtarget->is64Bit() && "Result not type legalized?");
Owen Anderson825b72b2009-08-11 20:47:22 +00006812 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006813 SDValue TheChain = Op.getOperand(0);
Dale Johannesen6f38cb62009-02-07 19:59:05 +00006814 DebugLoc dl = Op.getDebugLoc();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006815 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006816 SDValue rax = DAG.getCopyFromReg(rd, dl, X86::RAX, MVT::i64, rd.getValue(1));
6817 SDValue rdx = DAG.getCopyFromReg(rax.getValue(1), dl, X86::RDX, MVT::i64,
Duncan Sands1607f052008-12-01 11:39:25 +00006818 rax.getValue(2));
Owen Anderson825b72b2009-08-11 20:47:22 +00006819 SDValue Tmp = DAG.getNode(ISD::SHL, dl, MVT::i64, rdx,
6820 DAG.getConstant(32, MVT::i8));
Duncan Sands1607f052008-12-01 11:39:25 +00006821 SDValue Ops[] = {
Owen Anderson825b72b2009-08-11 20:47:22 +00006822 DAG.getNode(ISD::OR, dl, MVT::i64, rax, Tmp),
Duncan Sands1607f052008-12-01 11:39:25 +00006823 rdx.getValue(1)
6824 };
Dale Johannesene4d209d2009-02-03 20:21:25 +00006825 return DAG.getMergeValues(Ops, 2, dl);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00006826}
6827
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006828SDValue X86TargetLowering::LowerLOAD_SUB(SDValue Op, SelectionDAG &DAG) {
6829 SDNode *Node = Op.getNode();
Dale Johannesene4d209d2009-02-03 20:21:25 +00006830 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00006831 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006832 SDValue negOp = DAG.getNode(ISD::SUB, dl, T,
Evan Cheng242b38b2009-02-23 09:03:22 +00006833 DAG.getConstant(0, T), Node->getOperand(2));
Dale Johannesene4d209d2009-02-03 20:21:25 +00006834 return DAG.getAtomic(ISD::ATOMIC_LOAD_ADD, dl,
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006835 cast<AtomicSDNode>(Node)->getMemoryVT(),
Dale Johannesen71d1bf52008-09-29 22:25:26 +00006836 Node->getOperand(0),
6837 Node->getOperand(1), negOp,
6838 cast<AtomicSDNode>(Node)->getSrcValue(),
6839 cast<AtomicSDNode>(Node)->getAlignment());
Mon P Wang63307c32008-05-05 19:05:59 +00006840}
6841
Evan Cheng0db9fe62006-04-25 20:13:52 +00006842/// LowerOperation - Provide custom lowering hooks for some operations.
6843///
Dan Gohman475871a2008-07-27 21:46:04 +00006844SDValue X86TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Cheng0db9fe62006-04-25 20:13:52 +00006845 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00006846 default: llvm_unreachable("Should not custom lower this!");
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006847 case ISD::ATOMIC_CMP_SWAP: return LowerCMP_SWAP(Op,DAG);
6848 case ISD::ATOMIC_LOAD_SUB: return LowerLOAD_SUB(Op,DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006849 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
6850 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
6851 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
6852 case ISD::INSERT_VECTOR_ELT: return LowerINSERT_VECTOR_ELT(Op, DAG);
6853 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
6854 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
6855 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00006856 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Bill Wendling056292f2008-09-16 21:48:12 +00006857 case ISD::ExternalSymbol: return LowerExternalSymbol(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006858 case ISD::SHL_PARTS:
6859 case ISD::SRA_PARTS:
6860 case ISD::SRL_PARTS: return LowerShift(Op, DAG);
6861 case ISD::SINT_TO_FP: return LowerSINT_TO_FP(Op, DAG);
Dale Johannesen1c15bf52008-10-21 20:50:01 +00006862 case ISD::UINT_TO_FP: return LowerUINT_TO_FP(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006863 case ISD::FP_TO_SINT: return LowerFP_TO_SINT(Op, DAG);
Eli Friedman948e95a2009-05-23 09:59:16 +00006864 case ISD::FP_TO_UINT: return LowerFP_TO_UINT(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006865 case ISD::FABS: return LowerFABS(Op, DAG);
6866 case ISD::FNEG: return LowerFNEG(Op, DAG);
Evan Cheng68c47cb2007-01-05 07:55:56 +00006867 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006868 case ISD::SETCC: return LowerSETCC(Op, DAG);
Nate Begeman30a0de92008-07-17 16:51:19 +00006869 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
Evan Chenge5f62042007-09-29 00:00:36 +00006870 case ISD::SELECT: return LowerSELECT(Op, DAG);
6871 case ISD::BRCOND: return LowerBRCOND(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006872 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006873 case ISD::VASTART: return LowerVASTART(Op, DAG);
Dan Gohman9018e832008-05-10 01:26:14 +00006874 case ISD::VAARG: return LowerVAARG(Op, DAG);
Evan Chengae642192007-03-02 23:16:35 +00006875 case ISD::VACOPY: return LowerVACOPY(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006876 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00006877 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
6878 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006879 case ISD::FRAME_TO_ARGS_OFFSET:
6880 return LowerFRAME_TO_ARGS_OFFSET(Op, DAG);
Anton Korobeynikov57fc00d2007-04-17 09:20:00 +00006881 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Anton Korobeynikov2365f512007-07-14 14:06:15 +00006882 case ISD::EH_RETURN: return LowerEH_RETURN(Op, DAG);
Duncan Sandsb116fac2007-07-27 20:02:49 +00006883 case ISD::TRAMPOLINE: return LowerTRAMPOLINE(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00006884 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Evan Cheng18efe262007-12-14 02:13:44 +00006885 case ISD::CTLZ: return LowerCTLZ(Op, DAG);
6886 case ISD::CTTZ: return LowerCTTZ(Op, DAG);
Mon P Wangaf9b9522008-12-18 21:42:19 +00006887 case ISD::MUL: return LowerMUL_V2I64(Op, DAG);
Bill Wendling74c37652008-12-09 22:08:41 +00006888 case ISD::SADDO:
6889 case ISD::UADDO:
6890 case ISD::SSUBO:
6891 case ISD::USUBO:
6892 case ISD::SMULO:
6893 case ISD::UMULO: return LowerXALUO(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00006894 case ISD::READCYCLECOUNTER: return LowerREADCYCLECOUNTER(Op, DAG);
Evan Cheng0db9fe62006-04-25 20:13:52 +00006895 }
Chris Lattner27a6c732007-11-24 07:07:01 +00006896}
6897
Duncan Sands1607f052008-12-01 11:39:25 +00006898void X86TargetLowering::
6899ReplaceATOMIC_BINARY_64(SDNode *Node, SmallVectorImpl<SDValue>&Results,
6900 SelectionDAG &DAG, unsigned NewOp) {
Owen Andersone50ed302009-08-10 22:56:29 +00006901 EVT T = Node->getValueType(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006902 DebugLoc dl = Node->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00006903 assert (T == MVT::i64 && "Only know how to expand i64 atomics");
Duncan Sands1607f052008-12-01 11:39:25 +00006904
6905 SDValue Chain = Node->getOperand(0);
6906 SDValue In1 = Node->getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006907 SDValue In2L = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006908 Node->getOperand(2), DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00006909 SDValue In2H = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006910 Node->getOperand(2), DAG.getIntPtrConstant(1));
6911 // This is a generalized SDNode, not an AtomicSDNode, so it doesn't
6912 // have a MemOperand. Pass the info through as a normal operand.
6913 SDValue LSI = DAG.getMemOperand(cast<MemSDNode>(Node)->getMemOperand());
6914 SDValue Ops[] = { Chain, In1, In2L, In2H, LSI };
Owen Anderson825b72b2009-08-11 20:47:22 +00006915 SDVTList Tys = DAG.getVTList(MVT::i32, MVT::i32, MVT::Other);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006916 SDValue Result = DAG.getNode(NewOp, dl, Tys, Ops, 5);
Duncan Sands1607f052008-12-01 11:39:25 +00006917 SDValue OpsF[] = { Result.getValue(0), Result.getValue(1)};
Owen Anderson825b72b2009-08-11 20:47:22 +00006918 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006919 Results.push_back(Result.getValue(2));
6920}
6921
Duncan Sands126d9072008-07-04 11:47:58 +00006922/// ReplaceNodeResults - Replace a node with an illegal result type
6923/// with a new node built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00006924void X86TargetLowering::ReplaceNodeResults(SDNode *N,
6925 SmallVectorImpl<SDValue>&Results,
6926 SelectionDAG &DAG) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00006927 DebugLoc dl = N->getDebugLoc();
Chris Lattner27a6c732007-11-24 07:07:01 +00006928 switch (N->getOpcode()) {
Duncan Sandsed294c42008-10-20 15:56:33 +00006929 default:
Duncan Sands1607f052008-12-01 11:39:25 +00006930 assert(false && "Do not know how to custom type legalize this operation!");
6931 return;
6932 case ISD::FP_TO_SINT: {
Eli Friedman948e95a2009-05-23 09:59:16 +00006933 std::pair<SDValue,SDValue> Vals =
6934 FP_TO_INTHelper(SDValue(N, 0), DAG, true);
Duncan Sands1607f052008-12-01 11:39:25 +00006935 SDValue FIST = Vals.first, StackSlot = Vals.second;
6936 if (FIST.getNode() != 0) {
Owen Andersone50ed302009-08-10 22:56:29 +00006937 EVT VT = N->getValueType(0);
Duncan Sands1607f052008-12-01 11:39:25 +00006938 // Return a load from the stack slot.
Dale Johannesene4d209d2009-02-03 20:21:25 +00006939 Results.push_back(DAG.getLoad(VT, dl, FIST, StackSlot, NULL, 0));
Duncan Sands1607f052008-12-01 11:39:25 +00006940 }
6941 return;
6942 }
6943 case ISD::READCYCLECOUNTER: {
Owen Anderson825b72b2009-08-11 20:47:22 +00006944 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Duncan Sands1607f052008-12-01 11:39:25 +00006945 SDValue TheChain = N->getOperand(0);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006946 SDValue rd = DAG.getNode(X86ISD::RDTSC_DAG, dl, Tys, &TheChain, 1);
Owen Anderson825b72b2009-08-11 20:47:22 +00006947 SDValue eax = DAG.getCopyFromReg(rd, dl, X86::EAX, MVT::i32,
Dale Johannesendd64c412009-02-04 00:33:20 +00006948 rd.getValue(1));
Owen Anderson825b72b2009-08-11 20:47:22 +00006949 SDValue edx = DAG.getCopyFromReg(eax.getValue(1), dl, X86::EDX, MVT::i32,
Duncan Sands1607f052008-12-01 11:39:25 +00006950 eax.getValue(2));
6951 // Use a buildpair to merge the two 32-bit values into a 64-bit one.
6952 SDValue Ops[] = { eax, edx };
Owen Anderson825b72b2009-08-11 20:47:22 +00006953 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Ops, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006954 Results.push_back(edx.getValue(1));
6955 return;
6956 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006957 case ISD::ATOMIC_CMP_SWAP: {
Owen Andersone50ed302009-08-10 22:56:29 +00006958 EVT T = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006959 assert (T == MVT::i64 && "Only know how to expand i64 Cmp and Swap");
Duncan Sands1607f052008-12-01 11:39:25 +00006960 SDValue cpInL, cpInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00006961 cpInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
6962 DAG.getConstant(0, MVT::i32));
6963 cpInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(2),
6964 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006965 cpInL = DAG.getCopyToReg(N->getOperand(0), dl, X86::EAX, cpInL, SDValue());
6966 cpInH = DAG.getCopyToReg(cpInL.getValue(0), dl, X86::EDX, cpInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006967 cpInL.getValue(1));
6968 SDValue swapInL, swapInH;
Owen Anderson825b72b2009-08-11 20:47:22 +00006969 swapInL = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
6970 DAG.getConstant(0, MVT::i32));
6971 swapInH = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(3),
6972 DAG.getConstant(1, MVT::i32));
Dale Johannesendd64c412009-02-04 00:33:20 +00006973 swapInL = DAG.getCopyToReg(cpInH.getValue(0), dl, X86::EBX, swapInL,
Duncan Sands1607f052008-12-01 11:39:25 +00006974 cpInH.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006975 swapInH = DAG.getCopyToReg(swapInL.getValue(0), dl, X86::ECX, swapInH,
Duncan Sands1607f052008-12-01 11:39:25 +00006976 swapInL.getValue(1));
6977 SDValue Ops[] = { swapInH.getValue(0),
6978 N->getOperand(1),
6979 swapInH.getValue(1) };
Owen Anderson825b72b2009-08-11 20:47:22 +00006980 SDVTList Tys = DAG.getVTList(MVT::Other, MVT::Flag);
Dale Johannesene4d209d2009-02-03 20:21:25 +00006981 SDValue Result = DAG.getNode(X86ISD::LCMPXCHG8_DAG, dl, Tys, Ops, 3);
Dale Johannesendd64c412009-02-04 00:33:20 +00006982 SDValue cpOutL = DAG.getCopyFromReg(Result.getValue(0), dl, X86::EAX,
Owen Anderson825b72b2009-08-11 20:47:22 +00006983 MVT::i32, Result.getValue(1));
Dale Johannesendd64c412009-02-04 00:33:20 +00006984 SDValue cpOutH = DAG.getCopyFromReg(cpOutL.getValue(1), dl, X86::EDX,
Owen Anderson825b72b2009-08-11 20:47:22 +00006985 MVT::i32, cpOutL.getValue(2));
Duncan Sands1607f052008-12-01 11:39:25 +00006986 SDValue OpsF[] = { cpOutL.getValue(0), cpOutH.getValue(0)};
Owen Anderson825b72b2009-08-11 20:47:22 +00006987 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, OpsF, 2));
Duncan Sands1607f052008-12-01 11:39:25 +00006988 Results.push_back(cpOutH.getValue(1));
6989 return;
6990 }
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006991 case ISD::ATOMIC_LOAD_ADD:
Duncan Sands1607f052008-12-01 11:39:25 +00006992 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMADD64_DAG);
6993 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006994 case ISD::ATOMIC_LOAD_AND:
Duncan Sands1607f052008-12-01 11:39:25 +00006995 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMAND64_DAG);
6996 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00006997 case ISD::ATOMIC_LOAD_NAND:
Duncan Sands1607f052008-12-01 11:39:25 +00006998 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMNAND64_DAG);
6999 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007000 case ISD::ATOMIC_LOAD_OR:
Duncan Sands1607f052008-12-01 11:39:25 +00007001 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMOR64_DAG);
7002 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007003 case ISD::ATOMIC_LOAD_SUB:
Duncan Sands1607f052008-12-01 11:39:25 +00007004 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSUB64_DAG);
7005 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007006 case ISD::ATOMIC_LOAD_XOR:
Duncan Sands1607f052008-12-01 11:39:25 +00007007 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMXOR64_DAG);
7008 return;
Dan Gohman0b1d4a72008-12-23 21:37:04 +00007009 case ISD::ATOMIC_SWAP:
Duncan Sands1607f052008-12-01 11:39:25 +00007010 ReplaceATOMIC_BINARY_64(N, Results, DAG, X86ISD::ATOMSWAP64_DAG);
7011 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00007012 }
Evan Cheng0db9fe62006-04-25 20:13:52 +00007013}
7014
Evan Cheng72261582005-12-20 06:22:03 +00007015const char *X86TargetLowering::getTargetNodeName(unsigned Opcode) const {
7016 switch (Opcode) {
7017 default: return NULL;
Evan Cheng18efe262007-12-14 02:13:44 +00007018 case X86ISD::BSF: return "X86ISD::BSF";
7019 case X86ISD::BSR: return "X86ISD::BSR";
Evan Chenge3413162006-01-09 18:33:28 +00007020 case X86ISD::SHLD: return "X86ISD::SHLD";
7021 case X86ISD::SHRD: return "X86ISD::SHRD";
Evan Chengef6ffb12006-01-31 03:14:29 +00007022 case X86ISD::FAND: return "X86ISD::FAND";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007023 case X86ISD::FOR: return "X86ISD::FOR";
Evan Cheng223547a2006-01-31 22:28:30 +00007024 case X86ISD::FXOR: return "X86ISD::FXOR";
Evan Cheng68c47cb2007-01-05 07:55:56 +00007025 case X86ISD::FSRL: return "X86ISD::FSRL";
Evan Chenga3195e82006-01-12 22:54:21 +00007026 case X86ISD::FILD: return "X86ISD::FILD";
Evan Chenge3de85b2006-02-04 02:20:30 +00007027 case X86ISD::FILD_FLAG: return "X86ISD::FILD_FLAG";
Evan Cheng72261582005-12-20 06:22:03 +00007028 case X86ISD::FP_TO_INT16_IN_MEM: return "X86ISD::FP_TO_INT16_IN_MEM";
7029 case X86ISD::FP_TO_INT32_IN_MEM: return "X86ISD::FP_TO_INT32_IN_MEM";
7030 case X86ISD::FP_TO_INT64_IN_MEM: return "X86ISD::FP_TO_INT64_IN_MEM";
Evan Chengb077b842005-12-21 02:39:21 +00007031 case X86ISD::FLD: return "X86ISD::FLD";
Evan Chengd90eb7f2006-01-05 00:27:02 +00007032 case X86ISD::FST: return "X86ISD::FST";
Evan Cheng72261582005-12-20 06:22:03 +00007033 case X86ISD::CALL: return "X86ISD::CALL";
Evan Cheng72261582005-12-20 06:22:03 +00007034 case X86ISD::RDTSC_DAG: return "X86ISD::RDTSC_DAG";
Dan Gohmanc7a37d42008-12-23 22:45:23 +00007035 case X86ISD::BT: return "X86ISD::BT";
Evan Cheng72261582005-12-20 06:22:03 +00007036 case X86ISD::CMP: return "X86ISD::CMP";
Evan Cheng6be2c582006-04-05 23:38:46 +00007037 case X86ISD::COMI: return "X86ISD::COMI";
7038 case X86ISD::UCOMI: return "X86ISD::UCOMI";
Evan Chengd5781fc2005-12-21 20:21:51 +00007039 case X86ISD::SETCC: return "X86ISD::SETCC";
Evan Cheng72261582005-12-20 06:22:03 +00007040 case X86ISD::CMOV: return "X86ISD::CMOV";
7041 case X86ISD::BRCOND: return "X86ISD::BRCOND";
Evan Chengb077b842005-12-21 02:39:21 +00007042 case X86ISD::RET_FLAG: return "X86ISD::RET_FLAG";
Evan Cheng8df346b2006-03-04 01:12:00 +00007043 case X86ISD::REP_STOS: return "X86ISD::REP_STOS";
7044 case X86ISD::REP_MOVS: return "X86ISD::REP_MOVS";
Evan Cheng7ccced62006-02-18 00:15:05 +00007045 case X86ISD::GlobalBaseReg: return "X86ISD::GlobalBaseReg";
Evan Cheng020d2e82006-02-23 20:41:18 +00007046 case X86ISD::Wrapper: return "X86ISD::Wrapper";
Chris Lattner18c59872009-06-27 04:16:01 +00007047 case X86ISD::WrapperRIP: return "X86ISD::WrapperRIP";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007048 case X86ISD::PEXTRB: return "X86ISD::PEXTRB";
Evan Chengb067a1e2006-03-31 19:22:53 +00007049 case X86ISD::PEXTRW: return "X86ISD::PEXTRW";
Nate Begeman14d12ca2008-02-11 04:19:36 +00007050 case X86ISD::INSERTPS: return "X86ISD::INSERTPS";
7051 case X86ISD::PINSRB: return "X86ISD::PINSRB";
Evan Cheng653159f2006-03-31 21:55:24 +00007052 case X86ISD::PINSRW: return "X86ISD::PINSRW";
Nate Begemanb9a47b82009-02-23 08:49:38 +00007053 case X86ISD::PSHUFB: return "X86ISD::PSHUFB";
Evan Cheng8ca29322006-11-10 21:43:37 +00007054 case X86ISD::FMAX: return "X86ISD::FMAX";
7055 case X86ISD::FMIN: return "X86ISD::FMIN";
Dan Gohman20382522007-07-10 00:05:58 +00007056 case X86ISD::FRSQRT: return "X86ISD::FRSQRT";
7057 case X86ISD::FRCP: return "X86ISD::FRCP";
Lauro Ramos Venanciob3a04172007-04-20 21:38:10 +00007058 case X86ISD::TLSADDR: return "X86ISD::TLSADDR";
Rafael Espindola094fad32009-04-08 21:14:34 +00007059 case X86ISD::SegmentBaseAddress: return "X86ISD::SegmentBaseAddress";
Anton Korobeynikov2365f512007-07-14 14:06:15 +00007060 case X86ISD::EH_RETURN: return "X86ISD::EH_RETURN";
Arnold Schwaighoferc85e1712007-10-11 19:40:01 +00007061 case X86ISD::TC_RETURN: return "X86ISD::TC_RETURN";
Anton Korobeynikov45b22fa2007-11-16 01:31:51 +00007062 case X86ISD::FNSTCW16m: return "X86ISD::FNSTCW16m";
Evan Cheng7e2ff772008-05-08 00:57:18 +00007063 case X86ISD::LCMPXCHG_DAG: return "X86ISD::LCMPXCHG_DAG";
7064 case X86ISD::LCMPXCHG8_DAG: return "X86ISD::LCMPXCHG8_DAG";
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007065 case X86ISD::ATOMADD64_DAG: return "X86ISD::ATOMADD64_DAG";
7066 case X86ISD::ATOMSUB64_DAG: return "X86ISD::ATOMSUB64_DAG";
7067 case X86ISD::ATOMOR64_DAG: return "X86ISD::ATOMOR64_DAG";
7068 case X86ISD::ATOMXOR64_DAG: return "X86ISD::ATOMXOR64_DAG";
7069 case X86ISD::ATOMAND64_DAG: return "X86ISD::ATOMAND64_DAG";
7070 case X86ISD::ATOMNAND64_DAG: return "X86ISD::ATOMNAND64_DAG";
Evan Chengd880b972008-05-09 21:53:03 +00007071 case X86ISD::VZEXT_MOVL: return "X86ISD::VZEXT_MOVL";
7072 case X86ISD::VZEXT_LOAD: return "X86ISD::VZEXT_LOAD";
Evan Chengf26ffe92008-05-29 08:22:04 +00007073 case X86ISD::VSHL: return "X86ISD::VSHL";
7074 case X86ISD::VSRL: return "X86ISD::VSRL";
Nate Begeman30a0de92008-07-17 16:51:19 +00007075 case X86ISD::CMPPD: return "X86ISD::CMPPD";
7076 case X86ISD::CMPPS: return "X86ISD::CMPPS";
7077 case X86ISD::PCMPEQB: return "X86ISD::PCMPEQB";
7078 case X86ISD::PCMPEQW: return "X86ISD::PCMPEQW";
7079 case X86ISD::PCMPEQD: return "X86ISD::PCMPEQD";
7080 case X86ISD::PCMPEQQ: return "X86ISD::PCMPEQQ";
7081 case X86ISD::PCMPGTB: return "X86ISD::PCMPGTB";
7082 case X86ISD::PCMPGTW: return "X86ISD::PCMPGTW";
7083 case X86ISD::PCMPGTD: return "X86ISD::PCMPGTD";
7084 case X86ISD::PCMPGTQ: return "X86ISD::PCMPGTQ";
Bill Wendlingab55ebd2008-12-12 00:56:36 +00007085 case X86ISD::ADD: return "X86ISD::ADD";
7086 case X86ISD::SUB: return "X86ISD::SUB";
Bill Wendlingd350e022008-12-12 21:15:41 +00007087 case X86ISD::SMUL: return "X86ISD::SMUL";
7088 case X86ISD::UMUL: return "X86ISD::UMUL";
Dan Gohman076aee32009-03-04 19:44:21 +00007089 case X86ISD::INC: return "X86ISD::INC";
7090 case X86ISD::DEC: return "X86ISD::DEC";
Evan Cheng73f24c92009-03-30 21:36:47 +00007091 case X86ISD::MUL_IMM: return "X86ISD::MUL_IMM";
Eric Christopher71c67532009-07-29 00:28:05 +00007092 case X86ISD::PTEST: return "X86ISD::PTEST";
Evan Cheng72261582005-12-20 06:22:03 +00007093 }
7094}
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007095
Chris Lattnerc9addb72007-03-30 23:15:24 +00007096// isLegalAddressingMode - Return true if the addressing mode represented
7097// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007098bool X86TargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007099 const Type *Ty) const {
7100 // X86 supports extremely general addressing modes.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007101 CodeModel::Model M = getTargetMachine().getCodeModel();
Scott Michelfdc40a02009-02-17 22:15:04 +00007102
Chris Lattnerc9addb72007-03-30 23:15:24 +00007103 // X86 allows a sign-extended 32-bit immediate field as a displacement.
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007104 if (!X86::isOffsetSuitableForCodeModel(AM.BaseOffs, M, AM.BaseGV != NULL))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007105 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007106
Chris Lattnerc9addb72007-03-30 23:15:24 +00007107 if (AM.BaseGV) {
Chris Lattnerdfed4132009-07-10 07:38:24 +00007108 unsigned GVFlags =
7109 Subtarget->ClassifyGlobalReference(AM.BaseGV, getTargetMachine());
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007110
Chris Lattnerdfed4132009-07-10 07:38:24 +00007111 // If a reference to this global requires an extra load, we can't fold it.
7112 if (isGlobalStubReference(GVFlags))
Chris Lattnerc9addb72007-03-30 23:15:24 +00007113 return false;
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007114
Chris Lattnerdfed4132009-07-10 07:38:24 +00007115 // If BaseGV requires a register for the PIC base, we cannot also have a
7116 // BaseReg specified.
7117 if (AM.HasBaseReg && isGlobalRelativeToPICBase(GVFlags))
Dale Johannesen203af582008-12-05 21:47:27 +00007118 return false;
Evan Cheng52787842007-08-01 23:46:47 +00007119
Anton Korobeynikovb5e01722009-08-05 23:01:26 +00007120 // If lower 4G is not available, then we must use rip-relative addressing.
7121 if (Subtarget->is64Bit() && (AM.BaseOffs || AM.Scale > 1))
7122 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007123 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007124
Chris Lattnerc9addb72007-03-30 23:15:24 +00007125 switch (AM.Scale) {
7126 case 0:
7127 case 1:
7128 case 2:
7129 case 4:
7130 case 8:
7131 // These scales always work.
7132 break;
7133 case 3:
7134 case 5:
7135 case 9:
7136 // These scales are formed with basereg+scalereg. Only accept if there is
7137 // no basereg yet.
7138 if (AM.HasBaseReg)
7139 return false;
7140 break;
7141 default: // Other stuff never works.
7142 return false;
7143 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007144
Chris Lattnerc9addb72007-03-30 23:15:24 +00007145 return true;
7146}
7147
7148
Evan Cheng2bd122c2007-10-26 01:56:11 +00007149bool X86TargetLowering::isTruncateFree(const Type *Ty1, const Type *Ty2) const {
7150 if (!Ty1->isInteger() || !Ty2->isInteger())
7151 return false;
Evan Chenge127a732007-10-29 07:57:50 +00007152 unsigned NumBits1 = Ty1->getPrimitiveSizeInBits();
7153 unsigned NumBits2 = Ty2->getPrimitiveSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007154 if (NumBits1 <= NumBits2)
Evan Chenge127a732007-10-29 07:57:50 +00007155 return false;
7156 return Subtarget->is64Bit() || NumBits1 < 64;
Evan Cheng2bd122c2007-10-26 01:56:11 +00007157}
7158
Owen Andersone50ed302009-08-10 22:56:29 +00007159bool X86TargetLowering::isTruncateFree(EVT VT1, EVT VT2) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00007160 if (!VT1.isInteger() || !VT2.isInteger())
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007161 return false;
Duncan Sands83ec4b62008-06-06 12:08:01 +00007162 unsigned NumBits1 = VT1.getSizeInBits();
7163 unsigned NumBits2 = VT2.getSizeInBits();
Evan Cheng260e07e2008-03-20 02:18:41 +00007164 if (NumBits1 <= NumBits2)
Evan Cheng3c3ddb32007-10-29 19:58:20 +00007165 return false;
7166 return Subtarget->is64Bit() || NumBits1 < 64;
7167}
Evan Cheng2bd122c2007-10-26 01:56:11 +00007168
Dan Gohman97121ba2009-04-08 00:15:30 +00007169bool X86TargetLowering::isZExtFree(const Type *Ty1, const Type *Ty2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007170 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson1d0be152009-08-13 21:58:54 +00007171 return Ty1 == Type::getInt32Ty(Ty1->getContext()) &&
7172 Ty2 == Type::getInt64Ty(Ty1->getContext()) && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007173}
7174
Owen Andersone50ed302009-08-10 22:56:29 +00007175bool X86TargetLowering::isZExtFree(EVT VT1, EVT VT2) const {
Dan Gohman349ba492009-04-09 02:06:09 +00007176 // x86-64 implicitly zero-extends 32-bit results in 64-bit registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00007177 return VT1 == MVT::i32 && VT2 == MVT::i64 && Subtarget->is64Bit();
Dan Gohman97121ba2009-04-08 00:15:30 +00007178}
7179
Owen Andersone50ed302009-08-10 22:56:29 +00007180bool X86TargetLowering::isNarrowingProfitable(EVT VT1, EVT VT2) const {
Evan Cheng8b944d32009-05-28 00:35:15 +00007181 // i16 instructions are longer (0x66 prefix) and potentially slower.
Owen Anderson825b72b2009-08-11 20:47:22 +00007182 return !(VT1 == MVT::i32 && VT2 == MVT::i16);
Evan Cheng8b944d32009-05-28 00:35:15 +00007183}
7184
Evan Cheng60c07e12006-07-05 22:17:51 +00007185/// isShuffleMaskLegal - Targets can use this to indicate that they only
7186/// support *some* VECTOR_SHUFFLE operations, those with specific masks.
7187/// By default, if a target supports the VECTOR_SHUFFLE node, all mask values
7188/// are assumed to be legal.
7189bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007190X86TargetLowering::isShuffleMaskLegal(const SmallVectorImpl<int> &M,
Owen Andersone50ed302009-08-10 22:56:29 +00007191 EVT VT) const {
Evan Cheng60c07e12006-07-05 22:17:51 +00007192 // Only do shuffles on 128-bit vector types for now.
Nate Begeman9008ca62009-04-27 18:41:29 +00007193 if (VT.getSizeInBits() == 64)
7194 return false;
7195
7196 // FIXME: pshufb, blends, palignr, shifts.
7197 return (VT.getVectorNumElements() == 2 ||
7198 ShuffleVectorSDNode::isSplatMask(&M[0], VT) ||
7199 isMOVLMask(M, VT) ||
7200 isSHUFPMask(M, VT) ||
7201 isPSHUFDMask(M, VT) ||
7202 isPSHUFHWMask(M, VT) ||
7203 isPSHUFLWMask(M, VT) ||
7204 isUNPCKLMask(M, VT) ||
7205 isUNPCKHMask(M, VT) ||
7206 isUNPCKL_v_undef_Mask(M, VT) ||
7207 isUNPCKH_v_undef_Mask(M, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007208}
7209
Dan Gohman7d8143f2008-04-09 20:09:42 +00007210bool
Nate Begeman5a5ca152009-04-29 05:20:52 +00007211X86TargetLowering::isVectorClearMaskLegal(const SmallVectorImpl<int> &Mask,
Owen Andersone50ed302009-08-10 22:56:29 +00007212 EVT VT) const {
Nate Begeman9008ca62009-04-27 18:41:29 +00007213 unsigned NumElts = VT.getVectorNumElements();
7214 // FIXME: This collection of masks seems suspect.
7215 if (NumElts == 2)
7216 return true;
7217 if (NumElts == 4 && VT.getSizeInBits() == 128) {
7218 return (isMOVLMask(Mask, VT) ||
7219 isCommutedMOVLMask(Mask, VT, true) ||
7220 isSHUFPMask(Mask, VT) ||
7221 isCommutedSHUFPMask(Mask, VT));
Evan Cheng60c07e12006-07-05 22:17:51 +00007222 }
7223 return false;
7224}
7225
7226//===----------------------------------------------------------------------===//
7227// X86 Scheduler Hooks
7228//===----------------------------------------------------------------------===//
7229
Mon P Wang63307c32008-05-05 19:05:59 +00007230// private utility function
7231MachineBasicBlock *
7232X86TargetLowering::EmitAtomicBitwiseWithCustomInserter(MachineInstr *bInstr,
7233 MachineBasicBlock *MBB,
7234 unsigned regOpc,
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007235 unsigned immOpc,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007236 unsigned LoadOpc,
7237 unsigned CXchgOpc,
7238 unsigned copyOpc,
7239 unsigned notOpc,
7240 unsigned EAXreg,
7241 TargetRegisterClass *RC,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007242 bool invSrc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007243 // For the atomic bitwise operator, we generate
7244 // thisMBB:
7245 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007246 // ld t1 = [bitinstr.addr]
7247 // op t2 = t1, [bitinstr.val]
7248 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007249 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7250 // bz newMBB
7251 // fallthrough -->nextMBB
7252 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7253 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007254 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007255 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007256
Mon P Wang63307c32008-05-05 19:05:59 +00007257 /// First build the CFG
7258 MachineFunction *F = MBB->getParent();
7259 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007260 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7261 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7262 F->insert(MBBIter, newMBB);
7263 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007264
Mon P Wang63307c32008-05-05 19:05:59 +00007265 // Move all successors to thisMBB to nextMBB
7266 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007267
Mon P Wang63307c32008-05-05 19:05:59 +00007268 // Update thisMBB to fall through to newMBB
7269 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007270
Mon P Wang63307c32008-05-05 19:05:59 +00007271 // newMBB jumps to itself and fall through to nextMBB
7272 newMBB->addSuccessor(nextMBB);
7273 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007274
Mon P Wang63307c32008-05-05 19:05:59 +00007275 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007276 assert(bInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007277 "unexpected number of operands");
Dale Johannesene4d209d2009-02-03 20:21:25 +00007278 DebugLoc dl = bInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007279 MachineOperand& destOper = bInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007280 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007281 int numArgs = bInstr->getNumOperands() - 1;
7282 for (int i=0; i < numArgs; ++i)
7283 argOpers[i] = &bInstr->getOperand(i+1);
7284
7285 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007286 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7287 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007288
Dale Johannesen140be2d2008-08-19 18:47:28 +00007289 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007290 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(LoadOpc), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007291 for (int i=0; i <= lastAddrIndx; ++i)
7292 (*MIB).addOperand(*argOpers[i]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007293
Dale Johannesen140be2d2008-08-19 18:47:28 +00007294 unsigned tt = F->getRegInfo().createVirtualRegister(RC);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007295 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007296 MIB = BuildMI(newMBB, dl, TII->get(notOpc), tt).addReg(t1);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007297 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007298 else
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007299 tt = t1;
7300
Dale Johannesen140be2d2008-08-19 18:47:28 +00007301 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dan Gohmand735b802008-10-03 15:45:36 +00007302 assert((argOpers[valArgIndx]->isReg() ||
7303 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007304 "invalid operand");
Dan Gohmand735b802008-10-03 15:45:36 +00007305 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007306 MIB = BuildMI(newMBB, dl, TII->get(regOpc), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007307 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007308 MIB = BuildMI(newMBB, dl, TII->get(immOpc), t2);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007309 MIB.addReg(tt);
Mon P Wang63307c32008-05-05 19:05:59 +00007310 (*MIB).addOperand(*argOpers[valArgIndx]);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007311
Dale Johannesene4d209d2009-02-03 20:21:25 +00007312 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), EAXreg);
Mon P Wangab3e7472008-05-05 22:56:23 +00007313 MIB.addReg(t1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007314
Dale Johannesene4d209d2009-02-03 20:21:25 +00007315 MIB = BuildMI(newMBB, dl, TII->get(CXchgOpc));
Mon P Wang63307c32008-05-05 19:05:59 +00007316 for (int i=0; i <= lastAddrIndx; ++i)
7317 (*MIB).addOperand(*argOpers[i]);
7318 MIB.addReg(t2);
Mon P Wangf5952662008-07-17 04:54:06 +00007319 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7320 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7321
Dale Johannesene4d209d2009-02-03 20:21:25 +00007322 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), destOper.getReg());
Dale Johannesen140be2d2008-08-19 18:47:28 +00007323 MIB.addReg(EAXreg);
Scott Michelfdc40a02009-02-17 22:15:04 +00007324
Mon P Wang63307c32008-05-05 19:05:59 +00007325 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007326 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007327
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007328 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007329 return nextMBB;
7330}
7331
Dale Johannesen1b54c7f2008-10-03 19:41:08 +00007332// private utility function: 64 bit atomics on 32 bit host.
Mon P Wang63307c32008-05-05 19:05:59 +00007333MachineBasicBlock *
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007334X86TargetLowering::EmitAtomicBit6432WithCustomInserter(MachineInstr *bInstr,
7335 MachineBasicBlock *MBB,
7336 unsigned regOpcL,
7337 unsigned regOpcH,
7338 unsigned immOpcL,
7339 unsigned immOpcH,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007340 bool invSrc) const {
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007341 // For the atomic bitwise operator, we generate
7342 // thisMBB (instructions are in pairs, except cmpxchg8b)
7343 // ld t1,t2 = [bitinstr.addr]
7344 // newMBB:
7345 // out1, out2 = phi (thisMBB, t1/t2) (newMBB, t3/t4)
7346 // op t5, t6 <- out1, out2, [bitinstr.val]
Dale Johannesen880ae362008-10-03 22:25:52 +00007347 // (for SWAP, substitute: mov t5, t6 <- [bitinstr.val])
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007348 // mov ECX, EBX <- t5, t6
7349 // mov EAX, EDX <- t1, t2
7350 // cmpxchg8b [bitinstr.addr] [EAX, EDX, EBX, ECX implicit]
7351 // mov t3, t4 <- EAX, EDX
7352 // bz newMBB
7353 // result in out1, out2
7354 // fallthrough -->nextMBB
7355
7356 const TargetRegisterClass *RC = X86::GR32RegisterClass;
7357 const unsigned LoadOpc = X86::MOV32rm;
7358 const unsigned copyOpc = X86::MOV32rr;
7359 const unsigned NotOpc = X86::NOT32r;
7360 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7361 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
7362 MachineFunction::iterator MBBIter = MBB;
7363 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007364
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007365 /// First build the CFG
7366 MachineFunction *F = MBB->getParent();
7367 MachineBasicBlock *thisMBB = MBB;
7368 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7369 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7370 F->insert(MBBIter, newMBB);
7371 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007372
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007373 // Move all successors to thisMBB to nextMBB
7374 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007375
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007376 // Update thisMBB to fall through to newMBB
7377 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007378
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007379 // newMBB jumps to itself and fall through to nextMBB
7380 newMBB->addSuccessor(nextMBB);
7381 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007382
Dale Johannesene4d209d2009-02-03 20:21:25 +00007383 DebugLoc dl = bInstr->getDebugLoc();
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007384 // Insert instructions into newMBB based on incoming instruction
7385 // There are 8 "real" operands plus 9 implicit def/uses, ignored here.
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007386 assert(bInstr->getNumOperands() < X86AddrNumOperands + 14 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007387 "unexpected number of operands");
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007388 MachineOperand& dest1Oper = bInstr->getOperand(0);
7389 MachineOperand& dest2Oper = bInstr->getOperand(1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007390 MachineOperand* argOpers[2 + X86AddrNumOperands];
7391 for (int i=0; i < 2 + X86AddrNumOperands; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007392 argOpers[i] = &bInstr->getOperand(i+2);
7393
7394 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007395 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
Scott Michelfdc40a02009-02-17 22:15:04 +00007396
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007397 unsigned t1 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007398 MachineInstrBuilder MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t1);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007399 for (int i=0; i <= lastAddrIndx; ++i)
7400 (*MIB).addOperand(*argOpers[i]);
7401 unsigned t2 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007402 MIB = BuildMI(thisMBB, dl, TII->get(LoadOpc), t2);
Dale Johannesen880ae362008-10-03 22:25:52 +00007403 // add 4 to displacement.
Rafael Espindola094fad32009-04-08 21:14:34 +00007404 for (int i=0; i <= lastAddrIndx-2; ++i)
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007405 (*MIB).addOperand(*argOpers[i]);
Dale Johannesen880ae362008-10-03 22:25:52 +00007406 MachineOperand newOp3 = *(argOpers[3]);
7407 if (newOp3.isImm())
7408 newOp3.setImm(newOp3.getImm()+4);
7409 else
7410 newOp3.setOffset(newOp3.getOffset()+4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007411 (*MIB).addOperand(newOp3);
Rafael Espindola094fad32009-04-08 21:14:34 +00007412 (*MIB).addOperand(*argOpers[lastAddrIndx]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007413
7414 // t3/4 are defined later, at the bottom of the loop
7415 unsigned t3 = F->getRegInfo().createVirtualRegister(RC);
7416 unsigned t4 = F->getRegInfo().createVirtualRegister(RC);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007417 BuildMI(newMBB, dl, TII->get(X86::PHI), dest1Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007418 .addReg(t1).addMBB(thisMBB).addReg(t3).addMBB(newMBB);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007419 BuildMI(newMBB, dl, TII->get(X86::PHI), dest2Oper.getReg())
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007420 .addReg(t2).addMBB(thisMBB).addReg(t4).addMBB(newMBB);
7421
7422 unsigned tt1 = F->getRegInfo().createVirtualRegister(RC);
7423 unsigned tt2 = F->getRegInfo().createVirtualRegister(RC);
Scott Michelfdc40a02009-02-17 22:15:04 +00007424 if (invSrc) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007425 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt1).addReg(t1);
7426 MIB = BuildMI(newMBB, dl, TII->get(NotOpc), tt2).addReg(t2);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007427 } else {
7428 tt1 = t1;
7429 tt2 = t2;
7430 }
7431
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007432 int valArgIndx = lastAddrIndx + 1;
7433 assert((argOpers[valArgIndx]->isReg() ||
Bill Wendling51b16f42009-05-30 01:09:53 +00007434 argOpers[valArgIndx]->isImm()) &&
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007435 "invalid operand");
7436 unsigned t5 = F->getRegInfo().createVirtualRegister(RC);
7437 unsigned t6 = F->getRegInfo().createVirtualRegister(RC);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007438 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007439 MIB = BuildMI(newMBB, dl, TII->get(regOpcL), t5);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007440 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007441 MIB = BuildMI(newMBB, dl, TII->get(immOpcL), t5);
Dale Johannesen880ae362008-10-03 22:25:52 +00007442 if (regOpcL != X86::MOV32rr)
7443 MIB.addReg(tt1);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007444 (*MIB).addOperand(*argOpers[valArgIndx]);
7445 assert(argOpers[valArgIndx + 1]->isReg() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007446 argOpers[valArgIndx]->isReg());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007447 assert(argOpers[valArgIndx + 1]->isImm() ==
Bill Wendling51b16f42009-05-30 01:09:53 +00007448 argOpers[valArgIndx]->isImm());
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007449 if (argOpers[valArgIndx + 1]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007450 MIB = BuildMI(newMBB, dl, TII->get(regOpcH), t6);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007451 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007452 MIB = BuildMI(newMBB, dl, TII->get(immOpcH), t6);
Dale Johannesen880ae362008-10-03 22:25:52 +00007453 if (regOpcH != X86::MOV32rr)
7454 MIB.addReg(tt2);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007455 (*MIB).addOperand(*argOpers[valArgIndx + 1]);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007456
Dale Johannesene4d209d2009-02-03 20:21:25 +00007457 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EAX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007458 MIB.addReg(t1);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007459 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EDX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007460 MIB.addReg(t2);
7461
Dale Johannesene4d209d2009-02-03 20:21:25 +00007462 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::EBX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007463 MIB.addReg(t5);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007464 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), X86::ECX);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007465 MIB.addReg(t6);
Scott Michelfdc40a02009-02-17 22:15:04 +00007466
Dale Johannesene4d209d2009-02-03 20:21:25 +00007467 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG8B));
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007468 for (int i=0; i <= lastAddrIndx; ++i)
7469 (*MIB).addOperand(*argOpers[i]);
7470
7471 assert(bInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7472 (*MIB).addMemOperand(*F, *bInstr->memoperands_begin());
7473
Dale Johannesene4d209d2009-02-03 20:21:25 +00007474 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t3);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007475 MIB.addReg(X86::EAX);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007476 MIB = BuildMI(newMBB, dl, TII->get(copyOpc), t4);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007477 MIB.addReg(X86::EDX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007478
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007479 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007480 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007481
7482 F->DeleteMachineInstr(bInstr); // The pseudo instruction is gone now.
7483 return nextMBB;
7484}
7485
7486// private utility function
7487MachineBasicBlock *
Mon P Wang63307c32008-05-05 19:05:59 +00007488X86TargetLowering::EmitAtomicMinMaxWithCustomInserter(MachineInstr *mInstr,
7489 MachineBasicBlock *MBB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007490 unsigned cmovOpc) const {
Mon P Wang63307c32008-05-05 19:05:59 +00007491 // For the atomic min/max operator, we generate
7492 // thisMBB:
7493 // newMBB:
Mon P Wangab3e7472008-05-05 22:56:23 +00007494 // ld t1 = [min/max.addr]
Scott Michelfdc40a02009-02-17 22:15:04 +00007495 // mov t2 = [min/max.val]
Mon P Wang63307c32008-05-05 19:05:59 +00007496 // cmp t1, t2
7497 // cmov[cond] t2 = t1
Mon P Wangab3e7472008-05-05 22:56:23 +00007498 // mov EAX = t1
Mon P Wang63307c32008-05-05 19:05:59 +00007499 // lcs dest = [bitinstr.addr], t2 [EAX is implicit]
7500 // bz newMBB
7501 // fallthrough -->nextMBB
7502 //
7503 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
7504 const BasicBlock *LLVM_BB = MBB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007505 MachineFunction::iterator MBBIter = MBB;
Mon P Wang63307c32008-05-05 19:05:59 +00007506 ++MBBIter;
Scott Michelfdc40a02009-02-17 22:15:04 +00007507
Mon P Wang63307c32008-05-05 19:05:59 +00007508 /// First build the CFG
7509 MachineFunction *F = MBB->getParent();
7510 MachineBasicBlock *thisMBB = MBB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007511 MachineBasicBlock *newMBB = F->CreateMachineBasicBlock(LLVM_BB);
7512 MachineBasicBlock *nextMBB = F->CreateMachineBasicBlock(LLVM_BB);
7513 F->insert(MBBIter, newMBB);
7514 F->insert(MBBIter, nextMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007515
Mon P Wang63307c32008-05-05 19:05:59 +00007516 // Move all successors to thisMBB to nextMBB
7517 nextMBB->transferSuccessors(thisMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007518
Mon P Wang63307c32008-05-05 19:05:59 +00007519 // Update thisMBB to fall through to newMBB
7520 thisMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007521
Mon P Wang63307c32008-05-05 19:05:59 +00007522 // newMBB jumps to newMBB and fall through to nextMBB
7523 newMBB->addSuccessor(nextMBB);
7524 newMBB->addSuccessor(newMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00007525
Dale Johannesene4d209d2009-02-03 20:21:25 +00007526 DebugLoc dl = mInstr->getDebugLoc();
Mon P Wang63307c32008-05-05 19:05:59 +00007527 // Insert instructions into newMBB based on incoming instruction
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007528 assert(mInstr->getNumOperands() < X86AddrNumOperands + 4 &&
Bill Wendling51b16f42009-05-30 01:09:53 +00007529 "unexpected number of operands");
Mon P Wang63307c32008-05-05 19:05:59 +00007530 MachineOperand& destOper = mInstr->getOperand(0);
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007531 MachineOperand* argOpers[2 + X86AddrNumOperands];
Mon P Wang63307c32008-05-05 19:05:59 +00007532 int numArgs = mInstr->getNumOperands() - 1;
7533 for (int i=0; i < numArgs; ++i)
7534 argOpers[i] = &mInstr->getOperand(i+1);
Scott Michelfdc40a02009-02-17 22:15:04 +00007535
Mon P Wang63307c32008-05-05 19:05:59 +00007536 // x86 address has 4 operands: base, index, scale, and displacement
Rafael Espindolaa82dfca2009-03-27 15:26:30 +00007537 int lastAddrIndx = X86AddrNumOperands - 1; // [0,3]
7538 int valArgIndx = lastAddrIndx + 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00007539
Mon P Wangab3e7472008-05-05 22:56:23 +00007540 unsigned t1 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007541 MachineInstrBuilder MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rm), t1);
Mon P Wang63307c32008-05-05 19:05:59 +00007542 for (int i=0; i <= lastAddrIndx; ++i)
7543 (*MIB).addOperand(*argOpers[i]);
Mon P Wangab3e7472008-05-05 22:56:23 +00007544
Mon P Wang63307c32008-05-05 19:05:59 +00007545 // We only support register and immediate values
Dan Gohmand735b802008-10-03 15:45:36 +00007546 assert((argOpers[valArgIndx]->isReg() ||
7547 argOpers[valArgIndx]->isImm()) &&
Dan Gohman014278e2008-09-13 17:58:21 +00007548 "invalid operand");
Scott Michelfdc40a02009-02-17 22:15:04 +00007549
7550 unsigned t2 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dan Gohmand735b802008-10-03 15:45:36 +00007551 if (argOpers[valArgIndx]->isReg())
Dale Johannesene4d209d2009-02-03 20:21:25 +00007552 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Scott Michelfdc40a02009-02-17 22:15:04 +00007553 else
Dale Johannesene4d209d2009-02-03 20:21:25 +00007554 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), t2);
Mon P Wang63307c32008-05-05 19:05:59 +00007555 (*MIB).addOperand(*argOpers[valArgIndx]);
7556
Dale Johannesene4d209d2009-02-03 20:21:25 +00007557 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), X86::EAX);
Mon P Wangab3e7472008-05-05 22:56:23 +00007558 MIB.addReg(t1);
7559
Dale Johannesene4d209d2009-02-03 20:21:25 +00007560 MIB = BuildMI(newMBB, dl, TII->get(X86::CMP32rr));
Mon P Wang63307c32008-05-05 19:05:59 +00007561 MIB.addReg(t1);
7562 MIB.addReg(t2);
7563
7564 // Generate movc
7565 unsigned t3 = F->getRegInfo().createVirtualRegister(X86::GR32RegisterClass);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007566 MIB = BuildMI(newMBB, dl, TII->get(cmovOpc),t3);
Mon P Wang63307c32008-05-05 19:05:59 +00007567 MIB.addReg(t2);
7568 MIB.addReg(t1);
7569
7570 // Cmp and exchange if none has modified the memory location
Dale Johannesene4d209d2009-02-03 20:21:25 +00007571 MIB = BuildMI(newMBB, dl, TII->get(X86::LCMPXCHG32));
Mon P Wang63307c32008-05-05 19:05:59 +00007572 for (int i=0; i <= lastAddrIndx; ++i)
7573 (*MIB).addOperand(*argOpers[i]);
7574 MIB.addReg(t3);
Mon P Wangf5952662008-07-17 04:54:06 +00007575 assert(mInstr->hasOneMemOperand() && "Unexpected number of memoperand");
7576 (*MIB).addMemOperand(*F, *mInstr->memoperands_begin());
Scott Michelfdc40a02009-02-17 22:15:04 +00007577
Dale Johannesene4d209d2009-02-03 20:21:25 +00007578 MIB = BuildMI(newMBB, dl, TII->get(X86::MOV32rr), destOper.getReg());
Mon P Wang63307c32008-05-05 19:05:59 +00007579 MIB.addReg(X86::EAX);
Scott Michelfdc40a02009-02-17 22:15:04 +00007580
Mon P Wang63307c32008-05-05 19:05:59 +00007581 // insert branch
Dale Johannesene4d209d2009-02-03 20:21:25 +00007582 BuildMI(newMBB, dl, TII->get(X86::JNE)).addMBB(newMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007583
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007584 F->DeleteMachineInstr(mInstr); // The pseudo instruction is gone now.
Mon P Wang63307c32008-05-05 19:05:59 +00007585 return nextMBB;
7586}
7587
7588
Evan Cheng60c07e12006-07-05 22:17:51 +00007589MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00007590X86TargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00007591 MachineBasicBlock *BB) const {
Dale Johannesene4d209d2009-02-03 20:21:25 +00007592 DebugLoc dl = MI->getDebugLoc();
Evan Chengc0f64ff2006-11-27 23:37:22 +00007593 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng60c07e12006-07-05 22:17:51 +00007594 switch (MI->getOpcode()) {
7595 default: assert(false && "Unexpected instr type to insert");
Mon P Wang9e5ecb82008-12-12 01:25:51 +00007596 case X86::CMOV_V1I64:
Evan Cheng60c07e12006-07-05 22:17:51 +00007597 case X86::CMOV_FR32:
7598 case X86::CMOV_FR64:
7599 case X86::CMOV_V4F32:
7600 case X86::CMOV_V2F64:
Evan Chenge5f62042007-09-29 00:00:36 +00007601 case X86::CMOV_V2I64: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007602 // To "insert" a SELECT_CC instruction, we actually have to insert the
7603 // diamond control-flow pattern. The incoming instruction knows the
7604 // destination vreg to set, the condition code register to branch on, the
7605 // true/false values to select between, and a branch opcode to use.
7606 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007607 MachineFunction::iterator It = BB;
Evan Cheng60c07e12006-07-05 22:17:51 +00007608 ++It;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007609
Evan Cheng60c07e12006-07-05 22:17:51 +00007610 // thisMBB:
7611 // ...
7612 // TrueVal = ...
7613 // cmpTY ccX, r1, r2
7614 // bCC copy1MBB
7615 // fallthrough --> copy0MBB
7616 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007617 MachineFunction *F = BB->getParent();
7618 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
7619 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007620 unsigned Opc =
Chris Lattner7fbe9722006-10-20 17:42:20 +00007621 X86::GetCondBranchFromCond((X86::CondCode)MI->getOperand(3).getImm());
Dale Johannesene4d209d2009-02-03 20:21:25 +00007622 BuildMI(BB, dl, TII->get(Opc)).addMBB(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007623 F->insert(It, copy0MBB);
7624 F->insert(It, sinkMBB);
Mon P Wang63307c32008-05-05 19:05:59 +00007625 // Update machine-CFG edges by transferring all successors of the current
Evan Cheng60c07e12006-07-05 22:17:51 +00007626 // block to the new block which will contain the Phi node for the select.
Mon P Wang63307c32008-05-05 19:05:59 +00007627 sinkMBB->transferSuccessors(BB);
7628
7629 // Add the true and fallthrough blocks as its successors.
Evan Cheng60c07e12006-07-05 22:17:51 +00007630 BB->addSuccessor(copy0MBB);
7631 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007632
Evan Cheng60c07e12006-07-05 22:17:51 +00007633 // copy0MBB:
7634 // %FalseValue = ...
7635 // # fallthrough to sinkMBB
7636 BB = copy0MBB;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007637
Evan Cheng60c07e12006-07-05 22:17:51 +00007638 // Update machine-CFG edges
7639 BB->addSuccessor(sinkMBB);
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007640
Evan Cheng60c07e12006-07-05 22:17:51 +00007641 // sinkMBB:
7642 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
7643 // ...
7644 BB = sinkMBB;
Dale Johannesene4d209d2009-02-03 20:21:25 +00007645 BuildMI(BB, dl, TII->get(X86::PHI), MI->getOperand(0).getReg())
Evan Cheng60c07e12006-07-05 22:17:51 +00007646 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
7647 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
7648
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007649 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007650 return BB;
7651 }
7652
Dale Johannesen849f2142007-07-03 00:53:03 +00007653 case X86::FP32_TO_INT16_IN_MEM:
7654 case X86::FP32_TO_INT32_IN_MEM:
7655 case X86::FP32_TO_INT64_IN_MEM:
7656 case X86::FP64_TO_INT16_IN_MEM:
7657 case X86::FP64_TO_INT32_IN_MEM:
Dale Johannesena996d522007-08-07 01:17:37 +00007658 case X86::FP64_TO_INT64_IN_MEM:
7659 case X86::FP80_TO_INT16_IN_MEM:
7660 case X86::FP80_TO_INT32_IN_MEM:
7661 case X86::FP80_TO_INT64_IN_MEM: {
Evan Cheng60c07e12006-07-05 22:17:51 +00007662 // Change the floating point control register to use "round towards zero"
7663 // mode when truncating to an integer value.
7664 MachineFunction *F = BB->getParent();
7665 int CWFrameIdx = F->getFrameInfo()->CreateStackObject(2, 2);
Dale Johannesene4d209d2009-02-03 20:21:25 +00007666 addFrameReference(BuildMI(BB, dl, TII->get(X86::FNSTCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007667
7668 // Load the old value of the high byte of the control word...
7669 unsigned OldCW =
Chris Lattner84bc5422007-12-31 04:13:23 +00007670 F->getRegInfo().createVirtualRegister(X86::GR16RegisterClass);
Scott Michelfdc40a02009-02-17 22:15:04 +00007671 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16rm), OldCW),
Dale Johannesene4d209d2009-02-03 20:21:25 +00007672 CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007673
7674 // Set the high part to be round to zero...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007675 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mi)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007676 .addImm(0xC7F);
Evan Cheng60c07e12006-07-05 22:17:51 +00007677
7678 // Reload the modified control word now...
Dale Johannesene4d209d2009-02-03 20:21:25 +00007679 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007680
7681 // Restore the memory image of control word to original value
Dale Johannesene4d209d2009-02-03 20:21:25 +00007682 addFrameReference(BuildMI(BB, dl, TII->get(X86::MOV16mr)), CWFrameIdx)
Evan Chengc0f64ff2006-11-27 23:37:22 +00007683 .addReg(OldCW);
Evan Cheng60c07e12006-07-05 22:17:51 +00007684
7685 // Get the X86 opcode to use.
7686 unsigned Opc;
7687 switch (MI->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007688 default: llvm_unreachable("illegal opcode!");
Dale Johannesene377d4d2007-07-04 21:07:47 +00007689 case X86::FP32_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m32; break;
7690 case X86::FP32_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m32; break;
7691 case X86::FP32_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m32; break;
7692 case X86::FP64_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m64; break;
7693 case X86::FP64_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m64; break;
7694 case X86::FP64_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m64; break;
Dale Johannesena996d522007-08-07 01:17:37 +00007695 case X86::FP80_TO_INT16_IN_MEM: Opc = X86::IST_Fp16m80; break;
7696 case X86::FP80_TO_INT32_IN_MEM: Opc = X86::IST_Fp32m80; break;
7697 case X86::FP80_TO_INT64_IN_MEM: Opc = X86::IST_Fp64m80; break;
Evan Cheng60c07e12006-07-05 22:17:51 +00007698 }
7699
7700 X86AddressMode AM;
7701 MachineOperand &Op = MI->getOperand(0);
Dan Gohmand735b802008-10-03 15:45:36 +00007702 if (Op.isReg()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007703 AM.BaseType = X86AddressMode::RegBase;
7704 AM.Base.Reg = Op.getReg();
7705 } else {
7706 AM.BaseType = X86AddressMode::FrameIndexBase;
Chris Lattner8aa797a2007-12-30 23:10:15 +00007707 AM.Base.FrameIndex = Op.getIndex();
Evan Cheng60c07e12006-07-05 22:17:51 +00007708 }
7709 Op = MI->getOperand(1);
Dan Gohmand735b802008-10-03 15:45:36 +00007710 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007711 AM.Scale = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007712 Op = MI->getOperand(2);
Dan Gohmand735b802008-10-03 15:45:36 +00007713 if (Op.isImm())
Chris Lattner7fbe9722006-10-20 17:42:20 +00007714 AM.IndexReg = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007715 Op = MI->getOperand(3);
Dan Gohmand735b802008-10-03 15:45:36 +00007716 if (Op.isGlobal()) {
Evan Cheng60c07e12006-07-05 22:17:51 +00007717 AM.GV = Op.getGlobal();
7718 } else {
Chris Lattner7fbe9722006-10-20 17:42:20 +00007719 AM.Disp = Op.getImm();
Evan Cheng60c07e12006-07-05 22:17:51 +00007720 }
Dale Johannesene4d209d2009-02-03 20:21:25 +00007721 addFullAddress(BuildMI(BB, dl, TII->get(Opc)), AM)
Rafael Espindola8ef2b892009-04-08 08:09:33 +00007722 .addReg(MI->getOperand(X86AddrNumOperands).getReg());
Evan Cheng60c07e12006-07-05 22:17:51 +00007723
7724 // Reload the original control word now.
Dale Johannesene4d209d2009-02-03 20:21:25 +00007725 addFrameReference(BuildMI(BB, dl, TII->get(X86::FLDCW16m)), CWFrameIdx);
Evan Cheng60c07e12006-07-05 22:17:51 +00007726
Dan Gohman8e5f2c62008-07-07 23:14:23 +00007727 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Cheng60c07e12006-07-05 22:17:51 +00007728 return BB;
7729 }
Mon P Wang63307c32008-05-05 19:05:59 +00007730 case X86::ATOMAND32:
7731 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007732 X86::AND32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007733 X86::LCMPXCHG32, X86::MOV32rr,
7734 X86::NOT32r, X86::EAX,
7735 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007736 case X86::ATOMOR32:
Scott Michelfdc40a02009-02-17 22:15:04 +00007737 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR32rr,
7738 X86::OR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007739 X86::LCMPXCHG32, X86::MOV32rr,
7740 X86::NOT32r, X86::EAX,
7741 X86::GR32RegisterClass);
Mon P Wang63307c32008-05-05 19:05:59 +00007742 case X86::ATOMXOR32:
7743 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR32rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007744 X86::XOR32ri, X86::MOV32rm,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007745 X86::LCMPXCHG32, X86::MOV32rr,
7746 X86::NOT32r, X86::EAX,
7747 X86::GR32RegisterClass);
Andrew Lenharth507a58a2008-06-14 05:48:15 +00007748 case X86::ATOMNAND32:
7749 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND32rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007750 X86::AND32ri, X86::MOV32rm,
7751 X86::LCMPXCHG32, X86::MOV32rr,
7752 X86::NOT32r, X86::EAX,
7753 X86::GR32RegisterClass, true);
Mon P Wang63307c32008-05-05 19:05:59 +00007754 case X86::ATOMMIN32:
7755 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL32rr);
7756 case X86::ATOMMAX32:
7757 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG32rr);
7758 case X86::ATOMUMIN32:
7759 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB32rr);
7760 case X86::ATOMUMAX32:
7761 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA32rr);
Dale Johannesen140be2d2008-08-19 18:47:28 +00007762
7763 case X86::ATOMAND16:
7764 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7765 X86::AND16ri, X86::MOV16rm,
7766 X86::LCMPXCHG16, X86::MOV16rr,
7767 X86::NOT16r, X86::AX,
7768 X86::GR16RegisterClass);
7769 case X86::ATOMOR16:
Scott Michelfdc40a02009-02-17 22:15:04 +00007770 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR16rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007771 X86::OR16ri, X86::MOV16rm,
7772 X86::LCMPXCHG16, X86::MOV16rr,
7773 X86::NOT16r, X86::AX,
7774 X86::GR16RegisterClass);
7775 case X86::ATOMXOR16:
7776 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR16rr,
7777 X86::XOR16ri, X86::MOV16rm,
7778 X86::LCMPXCHG16, X86::MOV16rr,
7779 X86::NOT16r, X86::AX,
7780 X86::GR16RegisterClass);
7781 case X86::ATOMNAND16:
7782 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND16rr,
7783 X86::AND16ri, X86::MOV16rm,
7784 X86::LCMPXCHG16, X86::MOV16rr,
7785 X86::NOT16r, X86::AX,
7786 X86::GR16RegisterClass, true);
7787 case X86::ATOMMIN16:
7788 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL16rr);
7789 case X86::ATOMMAX16:
7790 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG16rr);
7791 case X86::ATOMUMIN16:
7792 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB16rr);
7793 case X86::ATOMUMAX16:
7794 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA16rr);
7795
7796 case X86::ATOMAND8:
7797 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7798 X86::AND8ri, X86::MOV8rm,
7799 X86::LCMPXCHG8, X86::MOV8rr,
7800 X86::NOT8r, X86::AL,
7801 X86::GR8RegisterClass);
7802 case X86::ATOMOR8:
Scott Michelfdc40a02009-02-17 22:15:04 +00007803 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR8rr,
Dale Johannesen140be2d2008-08-19 18:47:28 +00007804 X86::OR8ri, X86::MOV8rm,
7805 X86::LCMPXCHG8, X86::MOV8rr,
7806 X86::NOT8r, X86::AL,
7807 X86::GR8RegisterClass);
7808 case X86::ATOMXOR8:
7809 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR8rr,
7810 X86::XOR8ri, X86::MOV8rm,
7811 X86::LCMPXCHG8, X86::MOV8rr,
7812 X86::NOT8r, X86::AL,
7813 X86::GR8RegisterClass);
7814 case X86::ATOMNAND8:
7815 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND8rr,
7816 X86::AND8ri, X86::MOV8rm,
7817 X86::LCMPXCHG8, X86::MOV8rr,
7818 X86::NOT8r, X86::AL,
7819 X86::GR8RegisterClass, true);
7820 // FIXME: There are no CMOV8 instructions; MIN/MAX need some other way.
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007821 // This group is for 64-bit host.
Dale Johannesena99e3842008-08-20 00:48:50 +00007822 case X86::ATOMAND64:
7823 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007824 X86::AND64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007825 X86::LCMPXCHG64, X86::MOV64rr,
7826 X86::NOT64r, X86::RAX,
7827 X86::GR64RegisterClass);
7828 case X86::ATOMOR64:
Scott Michelfdc40a02009-02-17 22:15:04 +00007829 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::OR64rr,
7830 X86::OR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007831 X86::LCMPXCHG64, X86::MOV64rr,
7832 X86::NOT64r, X86::RAX,
7833 X86::GR64RegisterClass);
7834 case X86::ATOMXOR64:
7835 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::XOR64rr,
Scott Michelfdc40a02009-02-17 22:15:04 +00007836 X86::XOR64ri32, X86::MOV64rm,
Dale Johannesena99e3842008-08-20 00:48:50 +00007837 X86::LCMPXCHG64, X86::MOV64rr,
7838 X86::NOT64r, X86::RAX,
7839 X86::GR64RegisterClass);
7840 case X86::ATOMNAND64:
7841 return EmitAtomicBitwiseWithCustomInserter(MI, BB, X86::AND64rr,
7842 X86::AND64ri32, X86::MOV64rm,
7843 X86::LCMPXCHG64, X86::MOV64rr,
7844 X86::NOT64r, X86::RAX,
7845 X86::GR64RegisterClass, true);
7846 case X86::ATOMMIN64:
7847 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVL64rr);
7848 case X86::ATOMMAX64:
7849 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVG64rr);
7850 case X86::ATOMUMIN64:
7851 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVB64rr);
7852 case X86::ATOMUMAX64:
7853 return EmitAtomicMinMaxWithCustomInserter(MI, BB, X86::CMOVA64rr);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007854
7855 // This group does 64-bit operations on a 32-bit host.
7856 case X86::ATOMAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007857 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007858 X86::AND32rr, X86::AND32rr,
7859 X86::AND32ri, X86::AND32ri,
7860 false);
7861 case X86::ATOMOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007862 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007863 X86::OR32rr, X86::OR32rr,
7864 X86::OR32ri, X86::OR32ri,
7865 false);
7866 case X86::ATOMXOR6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007867 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007868 X86::XOR32rr, X86::XOR32rr,
7869 X86::XOR32ri, X86::XOR32ri,
7870 false);
7871 case X86::ATOMNAND6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007872 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007873 X86::AND32rr, X86::AND32rr,
7874 X86::AND32ri, X86::AND32ri,
7875 true);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007876 case X86::ATOMADD6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007877 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007878 X86::ADD32rr, X86::ADC32rr,
7879 X86::ADD32ri, X86::ADC32ri,
7880 false);
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007881 case X86::ATOMSUB6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007882 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen48c1bc22008-10-02 18:53:47 +00007883 X86::SUB32rr, X86::SBB32rr,
7884 X86::SUB32ri, X86::SBB32ri,
7885 false);
Dale Johannesen880ae362008-10-03 22:25:52 +00007886 case X86::ATOMSWAP6432:
Scott Michelfdc40a02009-02-17 22:15:04 +00007887 return EmitAtomicBit6432WithCustomInserter(MI, BB,
Dale Johannesen880ae362008-10-03 22:25:52 +00007888 X86::MOV32rr, X86::MOV32rr,
7889 X86::MOV32ri, X86::MOV32ri,
7890 false);
Evan Cheng60c07e12006-07-05 22:17:51 +00007891 }
7892}
7893
7894//===----------------------------------------------------------------------===//
7895// X86 Optimization Hooks
7896//===----------------------------------------------------------------------===//
7897
Dan Gohman475871a2008-07-27 21:46:04 +00007898void X86TargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00007899 const APInt &Mask,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007900 APInt &KnownZero,
7901 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007902 const SelectionDAG &DAG,
Nate Begeman368e18d2006-02-16 21:11:51 +00007903 unsigned Depth) const {
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007904 unsigned Opc = Op.getOpcode();
Evan Cheng865f0602006-04-05 06:11:20 +00007905 assert((Opc >= ISD::BUILTIN_OP_END ||
7906 Opc == ISD::INTRINSIC_WO_CHAIN ||
7907 Opc == ISD::INTRINSIC_W_CHAIN ||
7908 Opc == ISD::INTRINSIC_VOID) &&
7909 "Should use MaskedValueIsZero if you don't know whether Op"
7910 " is a target node!");
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007911
Dan Gohmanf4f92f52008-02-13 23:07:24 +00007912 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0); // Don't know anything.
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007913 switch (Opc) {
Evan Cheng865f0602006-04-05 06:11:20 +00007914 default: break;
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007915 case X86ISD::ADD:
7916 case X86ISD::SUB:
7917 case X86ISD::SMUL:
7918 case X86ISD::UMUL:
Dan Gohman076aee32009-03-04 19:44:21 +00007919 case X86ISD::INC:
7920 case X86ISD::DEC:
Evan Cheng97d0e0e2009-02-02 09:15:04 +00007921 // These nodes' second result is a boolean.
7922 if (Op.getResNo() == 0)
7923 break;
7924 // Fallthrough
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00007925 case X86ISD::SETCC:
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007926 KnownZero |= APInt::getHighBitsSet(Mask.getBitWidth(),
7927 Mask.getBitWidth() - 1);
Nate Begeman368e18d2006-02-16 21:11:51 +00007928 break;
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007929 }
Evan Cheng3a03ebb2005-12-21 23:05:39 +00007930}
Chris Lattner259e97c2006-01-31 19:43:35 +00007931
Evan Cheng206ee9d2006-07-07 08:33:52 +00007932/// isGAPlusOffset - Returns true (and the GlobalValue and the offset) if the
Evan Chengad4196b2008-05-12 19:56:52 +00007933/// node is a GlobalAddress + offset.
7934bool X86TargetLowering::isGAPlusOffset(SDNode *N,
7935 GlobalValue* &GA, int64_t &Offset) const{
7936 if (N->getOpcode() == X86ISD::Wrapper) {
7937 if (isa<GlobalAddressSDNode>(N->getOperand(0))) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007938 GA = cast<GlobalAddressSDNode>(N->getOperand(0))->getGlobal();
Dan Gohman6520e202008-10-18 02:06:02 +00007939 Offset = cast<GlobalAddressSDNode>(N->getOperand(0))->getOffset();
Evan Cheng206ee9d2006-07-07 08:33:52 +00007940 return true;
7941 }
Evan Cheng206ee9d2006-07-07 08:33:52 +00007942 }
Evan Chengad4196b2008-05-12 19:56:52 +00007943 return TargetLowering::isGAPlusOffset(N, GA, Offset);
Evan Cheng206ee9d2006-07-07 08:33:52 +00007944}
7945
Evan Chengad4196b2008-05-12 19:56:52 +00007946static bool isBaseAlignmentOfN(unsigned N, SDNode *Base,
7947 const TargetLowering &TLI) {
Evan Cheng206ee9d2006-07-07 08:33:52 +00007948 GlobalValue *GV;
Nick Lewycky916a9f02008-02-02 08:29:58 +00007949 int64_t Offset = 0;
Evan Chengad4196b2008-05-12 19:56:52 +00007950 if (TLI.isGAPlusOffset(Base, GV, Offset))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007951 return (GV->getAlignment() >= N && (Offset % N) == 0);
Chris Lattnerba96fbc2008-01-26 20:07:42 +00007952 // DAG combine handles the stack object case.
Evan Cheng206ee9d2006-07-07 08:33:52 +00007953 return false;
7954}
7955
Nate Begeman9008ca62009-04-27 18:41:29 +00007956static bool EltsFromConsecutiveLoads(ShuffleVectorSDNode *N, unsigned NumElems,
Owen Andersone50ed302009-08-10 22:56:29 +00007957 EVT EVT, LoadSDNode *&LDBase,
Eli Friedman7a5e5552009-06-07 06:52:44 +00007958 unsigned &LastLoadedElt,
Evan Chengad4196b2008-05-12 19:56:52 +00007959 SelectionDAG &DAG, MachineFrameInfo *MFI,
7960 const TargetLowering &TLI) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007961 LDBase = NULL;
Anton Korobeynikovb51b6cf2009-06-09 23:00:39 +00007962 LastLoadedElt = -1U;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007963 for (unsigned i = 0; i < NumElems; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00007964 if (N->getMaskElt(i) < 0) {
Eli Friedman7a5e5552009-06-07 06:52:44 +00007965 if (!LDBase)
Evan Cheng7e2ff772008-05-08 00:57:18 +00007966 return false;
7967 continue;
7968 }
7969
Dan Gohman475871a2008-07-27 21:46:04 +00007970 SDValue Elt = DAG.getShuffleScalarElt(N, i);
Gabor Greifba36cb52008-08-28 21:40:38 +00007971 if (!Elt.getNode() ||
7972 (Elt.getOpcode() != ISD::UNDEF && !ISD::isNON_EXTLoad(Elt.getNode())))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007973 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007974 if (!LDBase) {
7975 if (Elt.getNode()->getOpcode() == ISD::UNDEF)
Evan Cheng50d9e722008-05-10 06:46:49 +00007976 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007977 LDBase = cast<LoadSDNode>(Elt.getNode());
7978 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007979 continue;
7980 }
7981 if (Elt.getOpcode() == ISD::UNDEF)
7982 continue;
7983
Nate Begemanabc01992009-06-05 21:37:30 +00007984 LoadSDNode *LD = cast<LoadSDNode>(Elt);
Nate Begemanabc01992009-06-05 21:37:30 +00007985 if (!TLI.isConsecutiveLoad(LD, LDBase, EVT.getSizeInBits()/8, i, MFI))
Evan Cheng7e2ff772008-05-08 00:57:18 +00007986 return false;
Eli Friedman7a5e5552009-06-07 06:52:44 +00007987 LastLoadedElt = i;
Evan Cheng7e2ff772008-05-08 00:57:18 +00007988 }
7989 return true;
7990}
Evan Cheng206ee9d2006-07-07 08:33:52 +00007991
7992/// PerformShuffleCombine - Combine a vector_shuffle that is equal to
7993/// build_vector load1, load2, load3, load4, <0, 1, 2, 3> into a 128-bit load
7994/// if the load addresses are consecutive, non-overlapping, and in the right
Mon P Wang1e955802009-04-03 02:43:30 +00007995/// order. In the case of v2i64, it will see if it can rewrite the
7996/// shuffle to be an appropriate build vector so it can take advantage of
7997// performBuildVectorCombine.
Dan Gohman475871a2008-07-27 21:46:04 +00007998static SDValue PerformShuffleCombine(SDNode *N, SelectionDAG &DAG,
Nate Begeman9008ca62009-04-27 18:41:29 +00007999 const TargetLowering &TLI) {
Dale Johannesene4d209d2009-02-03 20:21:25 +00008000 DebugLoc dl = N->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00008001 EVT VT = N->getValueType(0);
8002 EVT EVT = VT.getVectorElementType();
Nate Begeman9008ca62009-04-27 18:41:29 +00008003 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(N);
8004 unsigned NumElems = VT.getVectorNumElements();
Mon P Wang1e955802009-04-03 02:43:30 +00008005
Eli Friedman7a5e5552009-06-07 06:52:44 +00008006 if (VT.getSizeInBits() != 128)
8007 return SDValue();
8008
Mon P Wang1e955802009-04-03 02:43:30 +00008009 // Try to combine a vector_shuffle into a 128-bit load.
8010 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008011 LoadSDNode *LD = NULL;
8012 unsigned LastLoadedElt;
8013 if (!EltsFromConsecutiveLoads(SVN, NumElems, EVT, LD, LastLoadedElt, DAG,
8014 MFI, TLI))
Dan Gohman475871a2008-07-27 21:46:04 +00008015 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008016
Eli Friedman7a5e5552009-06-07 06:52:44 +00008017 if (LastLoadedElt == NumElems - 1) {
8018 if (isBaseAlignmentOfN(16, LD->getBasePtr().getNode(), TLI))
8019 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
8020 LD->getSrcValue(), LD->getSrcValueOffset(),
8021 LD->isVolatile());
Dale Johannesene4d209d2009-02-03 20:21:25 +00008022 return DAG.getLoad(VT, dl, LD->getChain(), LD->getBasePtr(),
Scott Michelfdc40a02009-02-17 22:15:04 +00008023 LD->getSrcValue(), LD->getSrcValueOffset(),
Eli Friedman7a5e5552009-06-07 06:52:44 +00008024 LD->isVolatile(), LD->getAlignment());
8025 } else if (NumElems == 4 && LastLoadedElt == 1) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008026 SDVTList Tys = DAG.getVTList(MVT::v2i64, MVT::Other);
Nate Begemanabc01992009-06-05 21:37:30 +00008027 SDValue Ops[] = { LD->getChain(), LD->getBasePtr() };
8028 SDValue ResNode = DAG.getNode(X86ISD::VZEXT_LOAD, dl, Tys, Ops, 2);
Nate Begemanabc01992009-06-05 21:37:30 +00008029 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, ResNode);
8030 }
8031 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008032}
Evan Chengd880b972008-05-09 21:53:03 +00008033
Chris Lattner83e6c992006-10-04 06:57:07 +00008034/// PerformSELECTCombine - Do target-specific dag combines on SELECT nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008035static SDValue PerformSELECTCombine(SDNode *N, SelectionDAG &DAG,
Chris Lattner47b4ce82009-03-11 05:48:52 +00008036 const X86Subtarget *Subtarget) {
8037 DebugLoc DL = N->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00008038 SDValue Cond = N->getOperand(0);
Chris Lattner47b4ce82009-03-11 05:48:52 +00008039 // Get the LHS/RHS of the select.
8040 SDValue LHS = N->getOperand(1);
8041 SDValue RHS = N->getOperand(2);
8042
Chris Lattner83e6c992006-10-04 06:57:07 +00008043 // If we have SSE[12] support, try to form min/max nodes.
8044 if (Subtarget->hasSSE2() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00008045 (LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64) &&
Chris Lattner47b4ce82009-03-11 05:48:52 +00008046 Cond.getOpcode() == ISD::SETCC) {
8047 ISD::CondCode CC = cast<CondCodeSDNode>(Cond.getOperand(2))->get();
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008048
Chris Lattner47b4ce82009-03-11 05:48:52 +00008049 unsigned Opcode = 0;
8050 if (LHS == Cond.getOperand(0) && RHS == Cond.getOperand(1)) {
8051 switch (CC) {
8052 default: break;
8053 case ISD::SETOLE: // (X <= Y) ? X : Y -> min
8054 case ISD::SETULE:
8055 case ISD::SETLE:
8056 if (!UnsafeFPMath) break;
8057 // FALL THROUGH.
8058 case ISD::SETOLT: // (X olt/lt Y) ? X : Y -> min
8059 case ISD::SETLT:
8060 Opcode = X86ISD::FMIN;
8061 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008062
Chris Lattner47b4ce82009-03-11 05:48:52 +00008063 case ISD::SETOGT: // (X > Y) ? X : Y -> max
8064 case ISD::SETUGT:
8065 case ISD::SETGT:
8066 if (!UnsafeFPMath) break;
8067 // FALL THROUGH.
8068 case ISD::SETUGE: // (X uge/ge Y) ? X : Y -> max
8069 case ISD::SETGE:
8070 Opcode = X86ISD::FMAX;
8071 break;
Chris Lattner83e6c992006-10-04 06:57:07 +00008072 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008073 } else if (LHS == Cond.getOperand(1) && RHS == Cond.getOperand(0)) {
8074 switch (CC) {
8075 default: break;
8076 case ISD::SETOGT: // (X > Y) ? Y : X -> min
8077 case ISD::SETUGT:
8078 case ISD::SETGT:
8079 if (!UnsafeFPMath) break;
8080 // FALL THROUGH.
8081 case ISD::SETUGE: // (X uge/ge Y) ? Y : X -> min
8082 case ISD::SETGE:
8083 Opcode = X86ISD::FMIN;
8084 break;
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008085
Chris Lattner47b4ce82009-03-11 05:48:52 +00008086 case ISD::SETOLE: // (X <= Y) ? Y : X -> max
8087 case ISD::SETULE:
8088 case ISD::SETLE:
8089 if (!UnsafeFPMath) break;
8090 // FALL THROUGH.
8091 case ISD::SETOLT: // (X olt/lt Y) ? Y : X -> max
8092 case ISD::SETLT:
8093 Opcode = X86ISD::FMAX;
8094 break;
8095 }
Chris Lattner83e6c992006-10-04 06:57:07 +00008096 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008097
Chris Lattner47b4ce82009-03-11 05:48:52 +00008098 if (Opcode)
8099 return DAG.getNode(Opcode, DL, N->getValueType(0), LHS, RHS);
Chris Lattner83e6c992006-10-04 06:57:07 +00008100 }
Chris Lattner47b4ce82009-03-11 05:48:52 +00008101
Chris Lattnerd1980a52009-03-12 06:52:53 +00008102 // If this is a select between two integer constants, try to do some
8103 // optimizations.
Chris Lattnercee56e72009-03-13 05:53:31 +00008104 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(LHS)) {
8105 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(RHS))
Chris Lattnerd1980a52009-03-12 06:52:53 +00008106 // Don't do this for crazy integer types.
8107 if (DAG.getTargetLoweringInfo().isTypeLegal(LHS.getValueType())) {
8108 // If this is efficiently invertible, canonicalize the LHSC/RHSC values
Chris Lattnercee56e72009-03-13 05:53:31 +00008109 // so that TrueC (the true value) is larger than FalseC.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008110 bool NeedsCondInvert = false;
8111
Chris Lattnercee56e72009-03-13 05:53:31 +00008112 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue()) &&
Chris Lattnerd1980a52009-03-12 06:52:53 +00008113 // Efficiently invertible.
8114 (Cond.getOpcode() == ISD::SETCC || // setcc -> invertible.
8115 (Cond.getOpcode() == ISD::XOR && // xor(X, C) -> invertible.
8116 isa<ConstantSDNode>(Cond.getOperand(1))))) {
8117 NeedsCondInvert = true;
Chris Lattnercee56e72009-03-13 05:53:31 +00008118 std::swap(TrueC, FalseC);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008119 }
8120
8121 // Optimize C ? 8 : 0 -> zext(C) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008122 if (FalseC->getAPIntValue() == 0 &&
8123 TrueC->getAPIntValue().isPowerOf2()) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00008124 if (NeedsCondInvert) // Invert the condition if needed.
8125 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8126 DAG.getConstant(1, Cond.getValueType()));
8127
8128 // Zero extend the condition if needed.
8129 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, LHS.getValueType(), Cond);
8130
Chris Lattnercee56e72009-03-13 05:53:31 +00008131 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
Chris Lattnerd1980a52009-03-12 06:52:53 +00008132 return DAG.getNode(ISD::SHL, DL, LHS.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008133 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008134 }
Chris Lattner97a29a52009-03-13 05:22:11 +00008135
8136 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst.
Chris Lattnercee56e72009-03-13 05:53:31 +00008137 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
Chris Lattner97a29a52009-03-13 05:22:11 +00008138 if (NeedsCondInvert) // Invert the condition if needed.
8139 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8140 DAG.getConstant(1, Cond.getValueType()));
8141
8142 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008143 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8144 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008145 return DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
Chris Lattnercee56e72009-03-13 05:53:31 +00008146 SDValue(FalseC, 0));
Chris Lattner97a29a52009-03-13 05:22:11 +00008147 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008148
8149 // Optimize cases that will turn into an LEA instruction. This requires
8150 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008151 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008152 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008153 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Chris Lattnercee56e72009-03-13 05:53:31 +00008154
8155 bool isFastMultiplier = false;
8156 if (Diff < 10) {
8157 switch ((unsigned char)Diff) {
8158 default: break;
8159 case 1: // result = add base, cond
8160 case 2: // result = lea base( , cond*2)
8161 case 3: // result = lea base(cond, cond*2)
8162 case 4: // result = lea base( , cond*4)
8163 case 5: // result = lea base(cond, cond*4)
8164 case 8: // result = lea base( , cond*8)
8165 case 9: // result = lea base(cond, cond*8)
8166 isFastMultiplier = true;
8167 break;
8168 }
8169 }
8170
8171 if (isFastMultiplier) {
8172 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8173 if (NeedsCondInvert) // Invert the condition if needed.
8174 Cond = DAG.getNode(ISD::XOR, DL, Cond.getValueType(), Cond,
8175 DAG.getConstant(1, Cond.getValueType()));
8176
8177 // Zero extend the condition if needed.
8178 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8179 Cond);
8180 // Scale the condition by the difference.
8181 if (Diff != 1)
8182 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8183 DAG.getConstant(Diff, Cond.getValueType()));
8184
8185 // Add the base if non-zero.
8186 if (FalseC->getAPIntValue() != 0)
8187 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8188 SDValue(FalseC, 0));
8189 return Cond;
8190 }
8191 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008192 }
8193 }
8194
Dan Gohman475871a2008-07-27 21:46:04 +00008195 return SDValue();
Chris Lattner83e6c992006-10-04 06:57:07 +00008196}
8197
Chris Lattnerd1980a52009-03-12 06:52:53 +00008198/// Optimize X86ISD::CMOV [LHS, RHS, CONDCODE (e.g. X86::COND_NE), CONDVAL]
8199static SDValue PerformCMOVCombine(SDNode *N, SelectionDAG &DAG,
8200 TargetLowering::DAGCombinerInfo &DCI) {
8201 DebugLoc DL = N->getDebugLoc();
8202
8203 // If the flag operand isn't dead, don't touch this CMOV.
8204 if (N->getNumValues() == 2 && !SDValue(N, 1).use_empty())
8205 return SDValue();
8206
8207 // If this is a select between two integer constants, try to do some
8208 // optimizations. Note that the operands are ordered the opposite of SELECT
8209 // operands.
8210 if (ConstantSDNode *TrueC = dyn_cast<ConstantSDNode>(N->getOperand(1))) {
8211 if (ConstantSDNode *FalseC = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
8212 // Canonicalize the TrueC/FalseC values so that TrueC (the true value) is
8213 // larger than FalseC (the false value).
8214 X86::CondCode CC = (X86::CondCode)N->getConstantOperandVal(2);
8215
8216 if (TrueC->getAPIntValue().ult(FalseC->getAPIntValue())) {
8217 CC = X86::GetOppositeBranchCondition(CC);
8218 std::swap(TrueC, FalseC);
8219 }
8220
8221 // Optimize C ? 8 : 0 -> zext(setcc(C)) << 3. Likewise for any pow2/0.
Chris Lattnercee56e72009-03-13 05:53:31 +00008222 // This is efficient for any integer data type (including i8/i16) and
8223 // shift amount.
Chris Lattnerd1980a52009-03-12 06:52:53 +00008224 if (FalseC->getAPIntValue() == 0 && TrueC->getAPIntValue().isPowerOf2()) {
8225 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008226 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8227 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008228
8229 // Zero extend the condition if needed.
8230 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, TrueC->getValueType(0), Cond);
8231
8232 unsigned ShAmt = TrueC->getAPIntValue().logBase2();
8233 Cond = DAG.getNode(ISD::SHL, DL, Cond.getValueType(), Cond,
Owen Anderson825b72b2009-08-11 20:47:22 +00008234 DAG.getConstant(ShAmt, MVT::i8));
Chris Lattnerd1980a52009-03-12 06:52:53 +00008235 if (N->getNumValues() == 2) // Dead flag value?
8236 return DCI.CombineTo(N, Cond, SDValue());
8237 return Cond;
8238 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008239
8240 // Optimize Cond ? cst+1 : cst -> zext(setcc(C)+cst. This is efficient
8241 // for any integer data type, including i8/i16.
Chris Lattner97a29a52009-03-13 05:22:11 +00008242 if (FalseC->getAPIntValue()+1 == TrueC->getAPIntValue()) {
8243 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008244 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8245 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008246
8247 // Zero extend the condition if needed.
Chris Lattnercee56e72009-03-13 05:53:31 +00008248 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL,
8249 FalseC->getValueType(0), Cond);
Chris Lattner97a29a52009-03-13 05:22:11 +00008250 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8251 SDValue(FalseC, 0));
Chris Lattnercee56e72009-03-13 05:53:31 +00008252
Chris Lattner97a29a52009-03-13 05:22:11 +00008253 if (N->getNumValues() == 2) // Dead flag value?
8254 return DCI.CombineTo(N, Cond, SDValue());
8255 return Cond;
8256 }
Chris Lattnercee56e72009-03-13 05:53:31 +00008257
8258 // Optimize cases that will turn into an LEA instruction. This requires
8259 // an i32 or i64 and an efficient multiplier (1, 2, 3, 4, 5, 8, 9).
Owen Anderson825b72b2009-08-11 20:47:22 +00008260 if (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i64) {
Chris Lattnercee56e72009-03-13 05:53:31 +00008261 uint64_t Diff = TrueC->getZExtValue()-FalseC->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +00008262 if (N->getValueType(0) == MVT::i32) Diff = (unsigned)Diff;
Chris Lattnercee56e72009-03-13 05:53:31 +00008263
8264 bool isFastMultiplier = false;
8265 if (Diff < 10) {
8266 switch ((unsigned char)Diff) {
8267 default: break;
8268 case 1: // result = add base, cond
8269 case 2: // result = lea base( , cond*2)
8270 case 3: // result = lea base(cond, cond*2)
8271 case 4: // result = lea base( , cond*4)
8272 case 5: // result = lea base(cond, cond*4)
8273 case 8: // result = lea base( , cond*8)
8274 case 9: // result = lea base(cond, cond*8)
8275 isFastMultiplier = true;
8276 break;
8277 }
8278 }
8279
8280 if (isFastMultiplier) {
8281 APInt Diff = TrueC->getAPIntValue()-FalseC->getAPIntValue();
8282 SDValue Cond = N->getOperand(3);
Owen Anderson825b72b2009-08-11 20:47:22 +00008283 Cond = DAG.getNode(X86ISD::SETCC, DL, MVT::i8,
8284 DAG.getConstant(CC, MVT::i8), Cond);
Chris Lattnercee56e72009-03-13 05:53:31 +00008285 // Zero extend the condition if needed.
8286 Cond = DAG.getNode(ISD::ZERO_EXTEND, DL, FalseC->getValueType(0),
8287 Cond);
8288 // Scale the condition by the difference.
8289 if (Diff != 1)
8290 Cond = DAG.getNode(ISD::MUL, DL, Cond.getValueType(), Cond,
8291 DAG.getConstant(Diff, Cond.getValueType()));
8292
8293 // Add the base if non-zero.
8294 if (FalseC->getAPIntValue() != 0)
8295 Cond = DAG.getNode(ISD::ADD, DL, Cond.getValueType(), Cond,
8296 SDValue(FalseC, 0));
8297 if (N->getNumValues() == 2) // Dead flag value?
8298 return DCI.CombineTo(N, Cond, SDValue());
8299 return Cond;
8300 }
8301 }
Chris Lattnerd1980a52009-03-12 06:52:53 +00008302 }
8303 }
8304 return SDValue();
8305}
8306
8307
Evan Cheng0b0cd912009-03-28 05:57:29 +00008308/// PerformMulCombine - Optimize a single multiply with constant into two
8309/// in order to implement it with two cheaper instructions, e.g.
8310/// LEA + SHL, LEA + LEA.
8311static SDValue PerformMulCombine(SDNode *N, SelectionDAG &DAG,
8312 TargetLowering::DAGCombinerInfo &DCI) {
8313 if (DAG.getMachineFunction().
8314 getFunction()->hasFnAttr(Attribute::OptimizeForSize))
8315 return SDValue();
8316
8317 if (DCI.isBeforeLegalize() || DCI.isCalledByLegalizer())
8318 return SDValue();
8319
Owen Andersone50ed302009-08-10 22:56:29 +00008320 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008321 if (VT != MVT::i64)
Evan Cheng0b0cd912009-03-28 05:57:29 +00008322 return SDValue();
8323
8324 ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(1));
8325 if (!C)
8326 return SDValue();
8327 uint64_t MulAmt = C->getZExtValue();
8328 if (isPowerOf2_64(MulAmt) || MulAmt == 3 || MulAmt == 5 || MulAmt == 9)
8329 return SDValue();
8330
8331 uint64_t MulAmt1 = 0;
8332 uint64_t MulAmt2 = 0;
8333 if ((MulAmt % 9) == 0) {
8334 MulAmt1 = 9;
8335 MulAmt2 = MulAmt / 9;
8336 } else if ((MulAmt % 5) == 0) {
8337 MulAmt1 = 5;
8338 MulAmt2 = MulAmt / 5;
8339 } else if ((MulAmt % 3) == 0) {
8340 MulAmt1 = 3;
8341 MulAmt2 = MulAmt / 3;
8342 }
8343 if (MulAmt2 &&
8344 (isPowerOf2_64(MulAmt2) || MulAmt2 == 3 || MulAmt2 == 5 || MulAmt2 == 9)){
8345 DebugLoc DL = N->getDebugLoc();
8346
8347 if (isPowerOf2_64(MulAmt2) &&
8348 !(N->hasOneUse() && N->use_begin()->getOpcode() == ISD::ADD))
8349 // If second multiplifer is pow2, issue it first. We want the multiply by
8350 // 3, 5, or 9 to be folded into the addressing mode unless the lone use
8351 // is an add.
8352 std::swap(MulAmt1, MulAmt2);
8353
8354 SDValue NewMul;
8355 if (isPowerOf2_64(MulAmt1))
8356 NewMul = DAG.getNode(ISD::SHL, DL, VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00008357 DAG.getConstant(Log2_64(MulAmt1), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00008358 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008359 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, N->getOperand(0),
Evan Cheng0b0cd912009-03-28 05:57:29 +00008360 DAG.getConstant(MulAmt1, VT));
8361
8362 if (isPowerOf2_64(MulAmt2))
8363 NewMul = DAG.getNode(ISD::SHL, DL, VT, NewMul,
Owen Anderson825b72b2009-08-11 20:47:22 +00008364 DAG.getConstant(Log2_64(MulAmt2), MVT::i8));
Evan Cheng0b0cd912009-03-28 05:57:29 +00008365 else
Evan Cheng73f24c92009-03-30 21:36:47 +00008366 NewMul = DAG.getNode(X86ISD::MUL_IMM, DL, VT, NewMul,
Evan Cheng0b0cd912009-03-28 05:57:29 +00008367 DAG.getConstant(MulAmt2, VT));
8368
8369 // Do not add new nodes to DAG combiner worklist.
8370 DCI.CombineTo(N, NewMul, false);
8371 }
8372 return SDValue();
8373}
8374
8375
Nate Begeman740ab032009-01-26 00:52:55 +00008376/// PerformShiftCombine - Transforms vector shift nodes to use vector shifts
8377/// when possible.
8378static SDValue PerformShiftCombine(SDNode* N, SelectionDAG &DAG,
8379 const X86Subtarget *Subtarget) {
8380 // On X86 with SSE2 support, we can transform this to a vector shift if
8381 // all elements are shifted by the same amount. We can't do this in legalize
8382 // because the a constant vector is typically transformed to a constant pool
8383 // so we have no knowledge of the shift amount.
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008384 if (!Subtarget->hasSSE2())
8385 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008386
Owen Andersone50ed302009-08-10 22:56:29 +00008387 EVT VT = N->getValueType(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00008388 if (VT != MVT::v2i64 && VT != MVT::v4i32 && VT != MVT::v8i16)
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008389 return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00008390
Mon P Wang3becd092009-01-28 08:12:05 +00008391 SDValue ShAmtOp = N->getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00008392 EVT EltVT = VT.getVectorElementType();
Chris Lattner47b4ce82009-03-11 05:48:52 +00008393 DebugLoc DL = N->getDebugLoc();
Mon P Wang3becd092009-01-28 08:12:05 +00008394 SDValue BaseShAmt;
8395 if (ShAmtOp.getOpcode() == ISD::BUILD_VECTOR) {
8396 unsigned NumElts = VT.getVectorNumElements();
8397 unsigned i = 0;
8398 for (; i != NumElts; ++i) {
8399 SDValue Arg = ShAmtOp.getOperand(i);
8400 if (Arg.getOpcode() == ISD::UNDEF) continue;
8401 BaseShAmt = Arg;
8402 break;
8403 }
8404 for (; i != NumElts; ++i) {
8405 SDValue Arg = ShAmtOp.getOperand(i);
8406 if (Arg.getOpcode() == ISD::UNDEF) continue;
8407 if (Arg != BaseShAmt) {
8408 return SDValue();
8409 }
8410 }
8411 } else if (ShAmtOp.getOpcode() == ISD::VECTOR_SHUFFLE &&
Nate Begeman9008ca62009-04-27 18:41:29 +00008412 cast<ShuffleVectorSDNode>(ShAmtOp)->isSplat()) {
8413 BaseShAmt = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT, ShAmtOp,
8414 DAG.getIntPtrConstant(0));
Mon P Wang3becd092009-01-28 08:12:05 +00008415 } else
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008416 return SDValue();
Nate Begeman740ab032009-01-26 00:52:55 +00008417
Owen Anderson825b72b2009-08-11 20:47:22 +00008418 if (EltVT.bitsGT(MVT::i32))
8419 BaseShAmt = DAG.getNode(ISD::TRUNCATE, DL, MVT::i32, BaseShAmt);
8420 else if (EltVT.bitsLT(MVT::i32))
8421 BaseShAmt = DAG.getNode(ISD::ANY_EXTEND, DL, MVT::i32, BaseShAmt);
Nate Begeman740ab032009-01-26 00:52:55 +00008422
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008423 // The shift amount is identical so we can do a vector shift.
8424 SDValue ValOp = N->getOperand(0);
8425 switch (N->getOpcode()) {
8426 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00008427 llvm_unreachable("Unknown shift opcode!");
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008428 break;
8429 case ISD::SHL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008430 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008431 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008432 DAG.getConstant(Intrinsic::x86_sse2_pslli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008433 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008434 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008435 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008436 DAG.getConstant(Intrinsic::x86_sse2_pslli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008437 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008438 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008439 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008440 DAG.getConstant(Intrinsic::x86_sse2_pslli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008441 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008442 break;
8443 case ISD::SRA:
Owen Anderson825b72b2009-08-11 20:47:22 +00008444 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008445 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008446 DAG.getConstant(Intrinsic::x86_sse2_psrai_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008447 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008448 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008449 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008450 DAG.getConstant(Intrinsic::x86_sse2_psrai_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008451 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008452 break;
8453 case ISD::SRL:
Owen Anderson825b72b2009-08-11 20:47:22 +00008454 if (VT == MVT::v2i64)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008455 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008456 DAG.getConstant(Intrinsic::x86_sse2_psrli_q, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008457 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008458 if (VT == MVT::v4i32)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008459 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008460 DAG.getConstant(Intrinsic::x86_sse2_psrli_d, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008461 ValOp, BaseShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +00008462 if (VT == MVT::v8i16)
Chris Lattner47b4ce82009-03-11 05:48:52 +00008463 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, DL, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00008464 DAG.getConstant(Intrinsic::x86_sse2_psrli_w, MVT::i32),
Nate Begeman740ab032009-01-26 00:52:55 +00008465 ValOp, BaseShAmt);
Nate Begemanc2fd67f2009-01-26 03:15:31 +00008466 break;
Nate Begeman740ab032009-01-26 00:52:55 +00008467 }
8468 return SDValue();
8469}
8470
Chris Lattner149a4e52008-02-22 02:09:43 +00008471/// PerformSTORECombine - Do target-specific dag combines on STORE nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008472static SDValue PerformSTORECombine(SDNode *N, SelectionDAG &DAG,
Evan Cheng536e6672009-03-12 05:59:15 +00008473 const X86Subtarget *Subtarget) {
Chris Lattner149a4e52008-02-22 02:09:43 +00008474 // Turn load->store of MMX types into GPR load/stores. This avoids clobbering
8475 // the FP state in cases where an emms may be missing.
Dale Johannesen079f2a62008-02-25 19:20:14 +00008476 // A preferable solution to the general problem is to figure out the right
8477 // places to insert EMMS. This qualifies as a quick hack.
Evan Cheng536e6672009-03-12 05:59:15 +00008478
8479 // Similarly, turn load->store of i64 into double load/stores in 32-bit mode.
Evan Cheng7e2ff772008-05-08 00:57:18 +00008480 StoreSDNode *St = cast<StoreSDNode>(N);
Owen Andersone50ed302009-08-10 22:56:29 +00008481 EVT VT = St->getValue().getValueType();
Evan Cheng536e6672009-03-12 05:59:15 +00008482 if (VT.getSizeInBits() != 64)
8483 return SDValue();
8484
Devang Patel578efa92009-06-05 21:57:13 +00008485 const Function *F = DAG.getMachineFunction().getFunction();
8486 bool NoImplicitFloatOps = F->hasFnAttr(Attribute::NoImplicitFloat);
8487 bool F64IsLegal = !UseSoftFloat && !NoImplicitFloatOps
8488 && Subtarget->hasSSE2();
Evan Cheng536e6672009-03-12 05:59:15 +00008489 if ((VT.isVector() ||
Owen Anderson825b72b2009-08-11 20:47:22 +00008490 (VT == MVT::i64 && F64IsLegal && !Subtarget->is64Bit())) &&
Dale Johannesen079f2a62008-02-25 19:20:14 +00008491 isa<LoadSDNode>(St->getValue()) &&
8492 !cast<LoadSDNode>(St->getValue())->isVolatile() &&
8493 St->getChain().hasOneUse() && !St->isVolatile()) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008494 SDNode* LdVal = St->getValue().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008495 LoadSDNode *Ld = 0;
8496 int TokenFactorIndex = -1;
Dan Gohman475871a2008-07-27 21:46:04 +00008497 SmallVector<SDValue, 8> Ops;
Gabor Greifba36cb52008-08-28 21:40:38 +00008498 SDNode* ChainVal = St->getChain().getNode();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008499 // Must be a store of a load. We currently handle two cases: the load
8500 // is a direct child, and it's under an intervening TokenFactor. It is
8501 // possible to dig deeper under nested TokenFactors.
Dale Johannesen14e2ea92008-02-25 22:29:22 +00008502 if (ChainVal == LdVal)
Dale Johannesen079f2a62008-02-25 19:20:14 +00008503 Ld = cast<LoadSDNode>(St->getChain());
8504 else if (St->getValue().hasOneUse() &&
8505 ChainVal->getOpcode() == ISD::TokenFactor) {
8506 for (unsigned i=0, e = ChainVal->getNumOperands(); i != e; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +00008507 if (ChainVal->getOperand(i).getNode() == LdVal) {
Dale Johannesen079f2a62008-02-25 19:20:14 +00008508 TokenFactorIndex = i;
8509 Ld = cast<LoadSDNode>(St->getValue());
8510 } else
8511 Ops.push_back(ChainVal->getOperand(i));
8512 }
8513 }
Dale Johannesen079f2a62008-02-25 19:20:14 +00008514
Evan Cheng536e6672009-03-12 05:59:15 +00008515 if (!Ld || !ISD::isNormalLoad(Ld))
8516 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008517
Evan Cheng536e6672009-03-12 05:59:15 +00008518 // If this is not the MMX case, i.e. we are just turning i64 load/store
8519 // into f64 load/store, avoid the transformation if there are multiple
8520 // uses of the loaded value.
8521 if (!VT.isVector() && !Ld->hasNUsesOfValue(1, 0))
8522 return SDValue();
Dale Johannesen079f2a62008-02-25 19:20:14 +00008523
Evan Cheng536e6672009-03-12 05:59:15 +00008524 DebugLoc LdDL = Ld->getDebugLoc();
8525 DebugLoc StDL = N->getDebugLoc();
8526 // If we are a 64-bit capable x86, lower to a single movq load/store pair.
8527 // Otherwise, if it's legal to use f64 SSE instructions, use f64 load/store
8528 // pair instead.
8529 if (Subtarget->is64Bit() || F64IsLegal) {
Owen Anderson825b72b2009-08-11 20:47:22 +00008530 EVT LdVT = Subtarget->is64Bit() ? MVT::i64 : MVT::f64;
Evan Cheng536e6672009-03-12 05:59:15 +00008531 SDValue NewLd = DAG.getLoad(LdVT, LdDL, Ld->getChain(),
8532 Ld->getBasePtr(), Ld->getSrcValue(),
8533 Ld->getSrcValueOffset(), Ld->isVolatile(),
8534 Ld->getAlignment());
8535 SDValue NewChain = NewLd.getValue(1);
Dale Johannesen079f2a62008-02-25 19:20:14 +00008536 if (TokenFactorIndex != -1) {
Evan Cheng536e6672009-03-12 05:59:15 +00008537 Ops.push_back(NewChain);
Owen Anderson825b72b2009-08-11 20:47:22 +00008538 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Dale Johannesen079f2a62008-02-25 19:20:14 +00008539 Ops.size());
8540 }
Evan Cheng536e6672009-03-12 05:59:15 +00008541 return DAG.getStore(NewChain, StDL, NewLd, St->getBasePtr(),
Chris Lattner149a4e52008-02-22 02:09:43 +00008542 St->getSrcValue(), St->getSrcValueOffset(),
8543 St->isVolatile(), St->getAlignment());
8544 }
Evan Cheng536e6672009-03-12 05:59:15 +00008545
8546 // Otherwise, lower to two pairs of 32-bit loads / stores.
8547 SDValue LoAddr = Ld->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00008548 SDValue HiAddr = DAG.getNode(ISD::ADD, LdDL, MVT::i32, LoAddr,
8549 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00008550
Owen Anderson825b72b2009-08-11 20:47:22 +00008551 SDValue LoLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), LoAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00008552 Ld->getSrcValue(), Ld->getSrcValueOffset(),
8553 Ld->isVolatile(), Ld->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00008554 SDValue HiLd = DAG.getLoad(MVT::i32, LdDL, Ld->getChain(), HiAddr,
Evan Cheng536e6672009-03-12 05:59:15 +00008555 Ld->getSrcValue(), Ld->getSrcValueOffset()+4,
8556 Ld->isVolatile(),
8557 MinAlign(Ld->getAlignment(), 4));
8558
8559 SDValue NewChain = LoLd.getValue(1);
8560 if (TokenFactorIndex != -1) {
8561 Ops.push_back(LoLd);
8562 Ops.push_back(HiLd);
Owen Anderson825b72b2009-08-11 20:47:22 +00008563 NewChain = DAG.getNode(ISD::TokenFactor, LdDL, MVT::Other, &Ops[0],
Evan Cheng536e6672009-03-12 05:59:15 +00008564 Ops.size());
8565 }
8566
8567 LoAddr = St->getBasePtr();
Owen Anderson825b72b2009-08-11 20:47:22 +00008568 HiAddr = DAG.getNode(ISD::ADD, StDL, MVT::i32, LoAddr,
8569 DAG.getConstant(4, MVT::i32));
Evan Cheng536e6672009-03-12 05:59:15 +00008570
8571 SDValue LoSt = DAG.getStore(NewChain, StDL, LoLd, LoAddr,
8572 St->getSrcValue(), St->getSrcValueOffset(),
8573 St->isVolatile(), St->getAlignment());
8574 SDValue HiSt = DAG.getStore(NewChain, StDL, HiLd, HiAddr,
8575 St->getSrcValue(),
8576 St->getSrcValueOffset() + 4,
8577 St->isVolatile(),
8578 MinAlign(St->getAlignment(), 4));
Owen Anderson825b72b2009-08-11 20:47:22 +00008579 return DAG.getNode(ISD::TokenFactor, StDL, MVT::Other, LoSt, HiSt);
Chris Lattner149a4e52008-02-22 02:09:43 +00008580 }
Dan Gohman475871a2008-07-27 21:46:04 +00008581 return SDValue();
Chris Lattner149a4e52008-02-22 02:09:43 +00008582}
8583
Chris Lattner6cf73262008-01-25 06:14:17 +00008584/// PerformFORCombine - Do target-specific dag combines on X86ISD::FOR and
8585/// X86ISD::FXOR nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008586static SDValue PerformFORCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattner6cf73262008-01-25 06:14:17 +00008587 assert(N->getOpcode() == X86ISD::FOR || N->getOpcode() == X86ISD::FXOR);
8588 // F[X]OR(0.0, x) -> x
8589 // F[X]OR(x, 0.0) -> x
Chris Lattneraf723b92008-01-25 05:46:26 +00008590 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8591 if (C->getValueAPF().isPosZero())
8592 return N->getOperand(1);
8593 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8594 if (C->getValueAPF().isPosZero())
8595 return N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +00008596 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008597}
8598
8599/// PerformFANDCombine - Do target-specific dag combines on X86ISD::FAND nodes.
Dan Gohman475871a2008-07-27 21:46:04 +00008600static SDValue PerformFANDCombine(SDNode *N, SelectionDAG &DAG) {
Chris Lattneraf723b92008-01-25 05:46:26 +00008601 // FAND(0.0, x) -> 0.0
8602 // FAND(x, 0.0) -> 0.0
8603 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
8604 if (C->getValueAPF().isPosZero())
8605 return N->getOperand(0);
8606 if (ConstantFPSDNode *C = dyn_cast<ConstantFPSDNode>(N->getOperand(1)))
8607 if (C->getValueAPF().isPosZero())
8608 return N->getOperand(1);
Dan Gohman475871a2008-07-27 21:46:04 +00008609 return SDValue();
Chris Lattneraf723b92008-01-25 05:46:26 +00008610}
8611
Dan Gohmane5af2d32009-01-29 01:59:02 +00008612static SDValue PerformBTCombine(SDNode *N,
8613 SelectionDAG &DAG,
8614 TargetLowering::DAGCombinerInfo &DCI) {
8615 // BT ignores high bits in the bit index operand.
8616 SDValue Op1 = N->getOperand(1);
8617 if (Op1.hasOneUse()) {
8618 unsigned BitWidth = Op1.getValueSizeInBits();
8619 APInt DemandedMask = APInt::getLowBitsSet(BitWidth, Log2_32(BitWidth));
8620 APInt KnownZero, KnownOne;
8621 TargetLowering::TargetLoweringOpt TLO(DAG);
8622 TargetLowering &TLI = DAG.getTargetLoweringInfo();
8623 if (TLO.ShrinkDemandedConstant(Op1, DemandedMask) ||
8624 TLI.SimplifyDemandedBits(Op1, DemandedMask, KnownZero, KnownOne, TLO))
8625 DCI.CommitTargetLoweringOpt(TLO);
8626 }
8627 return SDValue();
8628}
Chris Lattner83e6c992006-10-04 06:57:07 +00008629
Eli Friedman7a5e5552009-06-07 06:52:44 +00008630static SDValue PerformVZEXT_MOVLCombine(SDNode *N, SelectionDAG &DAG) {
8631 SDValue Op = N->getOperand(0);
8632 if (Op.getOpcode() == ISD::BIT_CONVERT)
8633 Op = Op.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00008634 EVT VT = N->getValueType(0), OpVT = Op.getValueType();
Eli Friedman7a5e5552009-06-07 06:52:44 +00008635 if (Op.getOpcode() == X86ISD::VZEXT_LOAD &&
8636 VT.getVectorElementType().getSizeInBits() ==
8637 OpVT.getVectorElementType().getSizeInBits()) {
8638 return DAG.getNode(ISD::BIT_CONVERT, N->getDebugLoc(), VT, Op);
8639 }
8640 return SDValue();
8641}
8642
Owen Anderson99177002009-06-29 18:04:45 +00008643// On X86 and X86-64, atomic operations are lowered to locked instructions.
8644// Locked instructions, in turn, have implicit fence semantics (all memory
8645// operations are flushed before issuing the locked instruction, and the
8646// are not buffered), so we can fold away the common pattern of
8647// fence-atomic-fence.
8648static SDValue PerformMEMBARRIERCombine(SDNode* N, SelectionDAG &DAG) {
8649 SDValue atomic = N->getOperand(0);
8650 switch (atomic.getOpcode()) {
8651 case ISD::ATOMIC_CMP_SWAP:
8652 case ISD::ATOMIC_SWAP:
8653 case ISD::ATOMIC_LOAD_ADD:
8654 case ISD::ATOMIC_LOAD_SUB:
8655 case ISD::ATOMIC_LOAD_AND:
8656 case ISD::ATOMIC_LOAD_OR:
8657 case ISD::ATOMIC_LOAD_XOR:
8658 case ISD::ATOMIC_LOAD_NAND:
8659 case ISD::ATOMIC_LOAD_MIN:
8660 case ISD::ATOMIC_LOAD_MAX:
8661 case ISD::ATOMIC_LOAD_UMIN:
8662 case ISD::ATOMIC_LOAD_UMAX:
8663 break;
8664 default:
8665 return SDValue();
8666 }
8667
8668 SDValue fence = atomic.getOperand(0);
8669 if (fence.getOpcode() != ISD::MEMBARRIER)
8670 return SDValue();
8671
8672 switch (atomic.getOpcode()) {
8673 case ISD::ATOMIC_CMP_SWAP:
8674 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8675 atomic.getOperand(1), atomic.getOperand(2),
8676 atomic.getOperand(3));
8677 case ISD::ATOMIC_SWAP:
8678 case ISD::ATOMIC_LOAD_ADD:
8679 case ISD::ATOMIC_LOAD_SUB:
8680 case ISD::ATOMIC_LOAD_AND:
8681 case ISD::ATOMIC_LOAD_OR:
8682 case ISD::ATOMIC_LOAD_XOR:
8683 case ISD::ATOMIC_LOAD_NAND:
8684 case ISD::ATOMIC_LOAD_MIN:
8685 case ISD::ATOMIC_LOAD_MAX:
8686 case ISD::ATOMIC_LOAD_UMIN:
8687 case ISD::ATOMIC_LOAD_UMAX:
8688 return DAG.UpdateNodeOperands(atomic, fence.getOperand(0),
8689 atomic.getOperand(1), atomic.getOperand(2));
8690 default:
8691 return SDValue();
8692 }
8693}
8694
Dan Gohman475871a2008-07-27 21:46:04 +00008695SDValue X86TargetLowering::PerformDAGCombine(SDNode *N,
Evan Cheng9dd93b32008-11-05 06:03:38 +00008696 DAGCombinerInfo &DCI) const {
Evan Cheng206ee9d2006-07-07 08:33:52 +00008697 SelectionDAG &DAG = DCI.DAG;
8698 switch (N->getOpcode()) {
8699 default: break;
Evan Chengad4196b2008-05-12 19:56:52 +00008700 case ISD::VECTOR_SHUFFLE: return PerformShuffleCombine(N, DAG, *this);
Chris Lattneraf723b92008-01-25 05:46:26 +00008701 case ISD::SELECT: return PerformSELECTCombine(N, DAG, Subtarget);
Chris Lattnerd1980a52009-03-12 06:52:53 +00008702 case X86ISD::CMOV: return PerformCMOVCombine(N, DAG, DCI);
Evan Cheng0b0cd912009-03-28 05:57:29 +00008703 case ISD::MUL: return PerformMulCombine(N, DAG, DCI);
Nate Begeman740ab032009-01-26 00:52:55 +00008704 case ISD::SHL:
8705 case ISD::SRA:
8706 case ISD::SRL: return PerformShiftCombine(N, DAG, Subtarget);
Evan Cheng7e2ff772008-05-08 00:57:18 +00008707 case ISD::STORE: return PerformSTORECombine(N, DAG, Subtarget);
Chris Lattner6cf73262008-01-25 06:14:17 +00008708 case X86ISD::FXOR:
Chris Lattneraf723b92008-01-25 05:46:26 +00008709 case X86ISD::FOR: return PerformFORCombine(N, DAG);
8710 case X86ISD::FAND: return PerformFANDCombine(N, DAG);
Dan Gohmane5af2d32009-01-29 01:59:02 +00008711 case X86ISD::BT: return PerformBTCombine(N, DAG, DCI);
Eli Friedman7a5e5552009-06-07 06:52:44 +00008712 case X86ISD::VZEXT_MOVL: return PerformVZEXT_MOVLCombine(N, DAG);
Owen Anderson99177002009-06-29 18:04:45 +00008713 case ISD::MEMBARRIER: return PerformMEMBARRIERCombine(N, DAG);
Evan Cheng206ee9d2006-07-07 08:33:52 +00008714 }
8715
Dan Gohman475871a2008-07-27 21:46:04 +00008716 return SDValue();
Evan Cheng206ee9d2006-07-07 08:33:52 +00008717}
8718
Evan Cheng60c07e12006-07-05 22:17:51 +00008719//===----------------------------------------------------------------------===//
8720// X86 Inline Assembly Support
8721//===----------------------------------------------------------------------===//
8722
Chris Lattnerb8105652009-07-20 17:51:36 +00008723static bool LowerToBSwap(CallInst *CI) {
8724 // FIXME: this should verify that we are targetting a 486 or better. If not,
8725 // we will turn this bswap into something that will be lowered to logical ops
8726 // instead of emitting the bswap asm. For now, we don't support 486 or lower
8727 // so don't worry about this.
8728
8729 // Verify this is a simple bswap.
8730 if (CI->getNumOperands() != 2 ||
8731 CI->getType() != CI->getOperand(1)->getType() ||
8732 !CI->getType()->isInteger())
8733 return false;
8734
8735 const IntegerType *Ty = dyn_cast<IntegerType>(CI->getType());
8736 if (!Ty || Ty->getBitWidth() % 16 != 0)
8737 return false;
8738
8739 // Okay, we can do this xform, do so now.
8740 const Type *Tys[] = { Ty };
8741 Module *M = CI->getParent()->getParent()->getParent();
8742 Constant *Int = Intrinsic::getDeclaration(M, Intrinsic::bswap, Tys, 1);
8743
8744 Value *Op = CI->getOperand(1);
8745 Op = CallInst::Create(Int, Op, CI->getName(), CI);
8746
8747 CI->replaceAllUsesWith(Op);
8748 CI->eraseFromParent();
8749 return true;
8750}
8751
8752bool X86TargetLowering::ExpandInlineAsm(CallInst *CI) const {
8753 InlineAsm *IA = cast<InlineAsm>(CI->getCalledValue());
8754 std::vector<InlineAsm::ConstraintInfo> Constraints = IA->ParseConstraints();
8755
8756 std::string AsmStr = IA->getAsmString();
8757
8758 // TODO: should remove alternatives from the asmstring: "foo {a|b}" -> "foo a"
8759 std::vector<std::string> AsmPieces;
8760 SplitString(AsmStr, AsmPieces, "\n"); // ; as separator?
8761
8762 switch (AsmPieces.size()) {
8763 default: return false;
8764 case 1:
8765 AsmStr = AsmPieces[0];
8766 AsmPieces.clear();
8767 SplitString(AsmStr, AsmPieces, " \t"); // Split with whitespace.
8768
8769 // bswap $0
8770 if (AsmPieces.size() == 2 &&
8771 (AsmPieces[0] == "bswap" ||
8772 AsmPieces[0] == "bswapq" ||
8773 AsmPieces[0] == "bswapl") &&
8774 (AsmPieces[1] == "$0" ||
8775 AsmPieces[1] == "${0:q}")) {
8776 // No need to check constraints, nothing other than the equivalent of
8777 // "=r,0" would be valid here.
8778 return LowerToBSwap(CI);
8779 }
8780 // rorw $$8, ${0:w} --> llvm.bswap.i16
Owen Anderson1d0be152009-08-13 21:58:54 +00008781 if (CI->getType() == Type::getInt16Ty(CI->getContext()) &&
Chris Lattnerb8105652009-07-20 17:51:36 +00008782 AsmPieces.size() == 3 &&
8783 AsmPieces[0] == "rorw" &&
8784 AsmPieces[1] == "$$8," &&
8785 AsmPieces[2] == "${0:w}" &&
8786 IA->getConstraintString() == "=r,0,~{dirflag},~{fpsr},~{flags},~{cc}") {
8787 return LowerToBSwap(CI);
8788 }
8789 break;
8790 case 3:
Owen Anderson1d0be152009-08-13 21:58:54 +00008791 if (CI->getType() == Type::getInt64Ty(CI->getContext()) &&
8792 Constraints.size() >= 2 &&
Chris Lattnerb8105652009-07-20 17:51:36 +00008793 Constraints[0].Codes.size() == 1 && Constraints[0].Codes[0] == "A" &&
8794 Constraints[1].Codes.size() == 1 && Constraints[1].Codes[0] == "0") {
8795 // bswap %eax / bswap %edx / xchgl %eax, %edx -> llvm.bswap.i64
8796 std::vector<std::string> Words;
8797 SplitString(AsmPieces[0], Words, " \t");
8798 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%eax") {
8799 Words.clear();
8800 SplitString(AsmPieces[1], Words, " \t");
8801 if (Words.size() == 2 && Words[0] == "bswap" && Words[1] == "%edx") {
8802 Words.clear();
8803 SplitString(AsmPieces[2], Words, " \t,");
8804 if (Words.size() == 3 && Words[0] == "xchgl" && Words[1] == "%eax" &&
8805 Words[2] == "%edx") {
8806 return LowerToBSwap(CI);
8807 }
8808 }
8809 }
8810 }
8811 break;
8812 }
8813 return false;
8814}
8815
8816
8817
Chris Lattnerf4dff842006-07-11 02:54:03 +00008818/// getConstraintType - Given a constraint letter, return the type of
8819/// constraint it is for this target.
8820X86TargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00008821X86TargetLowering::getConstraintType(const std::string &Constraint) const {
8822 if (Constraint.size() == 1) {
8823 switch (Constraint[0]) {
8824 case 'A':
Dale Johannesen330169f2008-11-13 21:52:36 +00008825 return C_Register;
Chris Lattnerfce84ac2008-03-11 19:06:29 +00008826 case 'f':
Chris Lattner4234f572007-03-25 02:14:49 +00008827 case 'r':
8828 case 'R':
8829 case 'l':
8830 case 'q':
8831 case 'Q':
8832 case 'x':
Dale Johannesen2ffbcac2008-04-01 00:57:48 +00008833 case 'y':
Chris Lattner4234f572007-03-25 02:14:49 +00008834 case 'Y':
8835 return C_RegisterClass;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008836 case 'e':
8837 case 'Z':
8838 return C_Other;
Chris Lattner4234f572007-03-25 02:14:49 +00008839 default:
8840 break;
8841 }
Chris Lattnerf4dff842006-07-11 02:54:03 +00008842 }
Chris Lattner4234f572007-03-25 02:14:49 +00008843 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerf4dff842006-07-11 02:54:03 +00008844}
8845
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008846/// LowerXConstraint - try to replace an X constraint, which matches anything,
8847/// with another that has more specific requirements based on the type of the
8848/// corresponding operand.
Chris Lattner5e764232008-04-26 23:02:14 +00008849const char *X86TargetLowering::
Owen Andersone50ed302009-08-10 22:56:29 +00008850LowerXConstraint(EVT ConstraintVT) const {
Chris Lattner5e764232008-04-26 23:02:14 +00008851 // FP X constraints get lowered to SSE1/2 registers if available, otherwise
8852 // 'f' like normal targets.
Duncan Sands83ec4b62008-06-06 12:08:01 +00008853 if (ConstraintVT.isFloatingPoint()) {
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008854 if (Subtarget->hasSSE2())
Chris Lattner5e764232008-04-26 23:02:14 +00008855 return "Y";
8856 if (Subtarget->hasSSE1())
8857 return "x";
8858 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008859
Chris Lattner5e764232008-04-26 23:02:14 +00008860 return TargetLowering::LowerXConstraint(ConstraintVT);
Dale Johannesenba2a0b92008-01-29 02:21:21 +00008861}
8862
Chris Lattner48884cd2007-08-25 00:47:38 +00008863/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
8864/// vector. If it is invalid, don't add anything to Ops.
Dan Gohman475871a2008-07-27 21:46:04 +00008865void X86TargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Chris Lattner48884cd2007-08-25 00:47:38 +00008866 char Constraint,
Evan Chengda43bcf2008-09-24 00:05:32 +00008867 bool hasMemory,
Dan Gohman475871a2008-07-27 21:46:04 +00008868 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00008869 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00008870 SDValue Result(0, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00008871
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008872 switch (Constraint) {
8873 default: break;
Devang Patel84f7fd22007-03-17 00:13:28 +00008874 case 'I':
Chris Lattner188b9fe2007-03-25 01:57:35 +00008875 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008876 if (C->getZExtValue() <= 31) {
8877 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008878 break;
8879 }
Devang Patel84f7fd22007-03-17 00:13:28 +00008880 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008881 return;
Evan Cheng364091e2008-09-22 23:57:37 +00008882 case 'J':
8883 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008884 if (C->getZExtValue() <= 63) {
Chris Lattnere4935152009-06-15 04:01:39 +00008885 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8886 break;
8887 }
8888 }
8889 return;
8890 case 'K':
8891 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Chris Lattner2e06dd22009-06-15 04:39:05 +00008892 if ((int8_t)C->getSExtValue() == C->getSExtValue()) {
Evan Cheng364091e2008-09-22 23:57:37 +00008893 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8894 break;
8895 }
8896 }
8897 return;
Chris Lattner188b9fe2007-03-25 01:57:35 +00008898 case 'N':
8899 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00008900 if (C->getZExtValue() <= 255) {
8901 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
Chris Lattner48884cd2007-08-25 00:47:38 +00008902 break;
8903 }
Chris Lattner188b9fe2007-03-25 01:57:35 +00008904 }
Chris Lattner48884cd2007-08-25 00:47:38 +00008905 return;
Dale Johannesen78e3e522009-02-12 20:58:09 +00008906 case 'e': {
8907 // 32-bit signed value
8908 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8909 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00008910 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
8911 C->getSExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008912 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00008913 Result = DAG.getTargetConstant(C->getSExtValue(), MVT::i64);
Dale Johannesen78e3e522009-02-12 20:58:09 +00008914 break;
8915 }
8916 // FIXME gcc accepts some relocatable values here too, but only in certain
8917 // memory models; it's complicated.
8918 }
8919 return;
8920 }
8921 case 'Z': {
8922 // 32-bit unsigned value
8923 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op)) {
8924 const ConstantInt *CI = C->getConstantIntValue();
Owen Anderson1d0be152009-08-13 21:58:54 +00008925 if (CI->isValueValidForType(Type::getInt32Ty(*DAG.getContext()),
8926 C->getZExtValue())) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008927 Result = DAG.getTargetConstant(C->getZExtValue(), Op.getValueType());
8928 break;
8929 }
8930 }
8931 // FIXME gcc accepts some relocatable values here too, but only in certain
8932 // memory models; it's complicated.
8933 return;
8934 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008935 case 'i': {
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008936 // Literal immediates are always ok.
Chris Lattner48884cd2007-08-25 00:47:38 +00008937 if (ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op)) {
Dale Johannesen78e3e522009-02-12 20:58:09 +00008938 // Widen to 64 bits here to get it sign extended.
Owen Anderson825b72b2009-08-11 20:47:22 +00008939 Result = DAG.getTargetConstant(CST->getSExtValue(), MVT::i64);
Chris Lattner48884cd2007-08-25 00:47:38 +00008940 break;
8941 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00008942
Chris Lattnerdc43a882007-05-03 16:52:29 +00008943 // If we are in non-pic codegen mode, we allow the address of a global (with
8944 // an optional displacement) to be used with 'i'.
Chris Lattner49921962009-05-08 18:23:14 +00008945 GlobalAddressSDNode *GA = 0;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008946 int64_t Offset = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00008947
Chris Lattner49921962009-05-08 18:23:14 +00008948 // Match either (GA), (GA+C), (GA+C1+C2), etc.
8949 while (1) {
8950 if ((GA = dyn_cast<GlobalAddressSDNode>(Op))) {
8951 Offset += GA->getOffset();
8952 break;
8953 } else if (Op.getOpcode() == ISD::ADD) {
8954 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8955 Offset += C->getZExtValue();
8956 Op = Op.getOperand(0);
8957 continue;
8958 }
8959 } else if (Op.getOpcode() == ISD::SUB) {
8960 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
8961 Offset += -C->getZExtValue();
8962 Op = Op.getOperand(0);
8963 continue;
8964 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008965 }
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008966
Chris Lattner49921962009-05-08 18:23:14 +00008967 // Otherwise, this isn't something we can handle, reject it.
8968 return;
Chris Lattnerdc43a882007-05-03 16:52:29 +00008969 }
Chris Lattner3b6b36d2009-07-10 06:29:59 +00008970
Chris Lattner36c25012009-07-10 07:34:39 +00008971 GlobalValue *GV = GA->getGlobal();
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008972 // If we require an extra load to get this address, as in PIC mode, we
8973 // can't accept it.
Chris Lattner36c25012009-07-10 07:34:39 +00008974 if (isGlobalStubReference(Subtarget->ClassifyGlobalReference(GV,
8975 getTargetMachine())))
Dale Johannesen76a1e2e2009-07-07 00:18:49 +00008976 return;
Scott Michelfdc40a02009-02-17 22:15:04 +00008977
Dale Johannesen60b3ba02009-07-21 00:12:29 +00008978 if (hasMemory)
8979 Op = LowerGlobalAddress(GV, Op.getDebugLoc(), Offset, DAG);
8980 else
8981 Op = DAG.getTargetGlobalAddress(GV, GA->getValueType(0), Offset);
Chris Lattner49921962009-05-08 18:23:14 +00008982 Result = Op;
8983 break;
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008984 }
Chris Lattnerdc43a882007-05-03 16:52:29 +00008985 }
Scott Michelfdc40a02009-02-17 22:15:04 +00008986
Gabor Greifba36cb52008-08-28 21:40:38 +00008987 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00008988 Ops.push_back(Result);
8989 return;
8990 }
Evan Chengda43bcf2008-09-24 00:05:32 +00008991 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
8992 Ops, DAG);
Chris Lattner22aaf1d2006-10-31 20:13:11 +00008993}
8994
Chris Lattner259e97c2006-01-31 19:43:35 +00008995std::vector<unsigned> X86TargetLowering::
Chris Lattner1efa40f2006-02-22 00:56:39 +00008996getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00008997 EVT VT) const {
Chris Lattner259e97c2006-01-31 19:43:35 +00008998 if (Constraint.size() == 1) {
8999 // FIXME: not handling fp-stack yet!
Chris Lattner259e97c2006-01-31 19:43:35 +00009000 switch (Constraint[0]) { // GCC X86 Constraint Letters
Chris Lattnerf4dff842006-07-11 02:54:03 +00009001 default: break; // Unknown constraint letter
Evan Cheng47e9fab2009-07-17 22:13:25 +00009002 case 'q': // GENERAL_REGS in 64-bit mode, Q_REGS in 32-bit mode.
9003 if (Subtarget->is64Bit()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009004 if (VT == MVT::i32)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009005 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX,
9006 X86::ESI, X86::EDI, X86::R8D, X86::R9D,
9007 X86::R10D,X86::R11D,X86::R12D,
9008 X86::R13D,X86::R14D,X86::R15D,
9009 X86::EBP, X86::ESP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009010 else if (VT == MVT::i16)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009011 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX,
9012 X86::SI, X86::DI, X86::R8W,X86::R9W,
9013 X86::R10W,X86::R11W,X86::R12W,
9014 X86::R13W,X86::R14W,X86::R15W,
9015 X86::BP, X86::SP, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009016 else if (VT == MVT::i8)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009017 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL,
9018 X86::SIL, X86::DIL, X86::R8B,X86::R9B,
9019 X86::R10B,X86::R11B,X86::R12B,
9020 X86::R13B,X86::R14B,X86::R15B,
9021 X86::BPL, X86::SPL, 0);
9022
Owen Anderson825b72b2009-08-11 20:47:22 +00009023 else if (VT == MVT::i64)
Evan Cheng47e9fab2009-07-17 22:13:25 +00009024 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX,
9025 X86::RSI, X86::RDI, X86::R8, X86::R9,
9026 X86::R10, X86::R11, X86::R12,
9027 X86::R13, X86::R14, X86::R15,
9028 X86::RBP, X86::RSP, 0);
9029
9030 break;
9031 }
9032 // 32-bit fallthrough
Chris Lattner259e97c2006-01-31 19:43:35 +00009033 case 'Q': // Q_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009034 if (VT == MVT::i32)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009035 return make_vector<unsigned>(X86::EAX, X86::EDX, X86::ECX, X86::EBX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009036 else if (VT == MVT::i16)
Chris Lattner80a7ecc2006-05-06 00:29:37 +00009037 return make_vector<unsigned>(X86::AX, X86::DX, X86::CX, X86::BX, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009038 else if (VT == MVT::i8)
Evan Cheng12914382007-08-13 23:27:11 +00009039 return make_vector<unsigned>(X86::AL, X86::DL, X86::CL, X86::BL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00009040 else if (VT == MVT::i64)
Chris Lattner03e6c702007-11-04 06:51:12 +00009041 return make_vector<unsigned>(X86::RAX, X86::RDX, X86::RCX, X86::RBX, 0);
9042 break;
Chris Lattner259e97c2006-01-31 19:43:35 +00009043 }
9044 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009045
Chris Lattner1efa40f2006-02-22 00:56:39 +00009046 return std::vector<unsigned>();
Chris Lattner259e97c2006-01-31 19:43:35 +00009047}
Chris Lattnerf76d1802006-07-31 23:26:50 +00009048
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009049std::pair<unsigned, const TargetRegisterClass*>
Chris Lattnerf76d1802006-07-31 23:26:50 +00009050X86TargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00009051 EVT VT) const {
Chris Lattnerad043e82007-04-09 05:11:28 +00009052 // First, see if this is a constraint that directly corresponds to an LLVM
9053 // register class.
9054 if (Constraint.size() == 1) {
9055 // GCC Constraint Letters
9056 switch (Constraint[0]) {
9057 default: break;
Chris Lattner0f65cad2007-04-09 05:49:22 +00009058 case 'r': // GENERAL_REGS
9059 case 'R': // LEGACY_REGS
9060 case 'l': // INDEX_REGS
Owen Anderson825b72b2009-08-11 20:47:22 +00009061 if (VT == MVT::i8)
Chris Lattner0f65cad2007-04-09 05:49:22 +00009062 return std::make_pair(0U, X86::GR8RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009063 if (VT == MVT::i16)
Chris Lattner1fa71982008-10-17 18:15:05 +00009064 return std::make_pair(0U, X86::GR16RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009065 if (VT == MVT::i32 || !Subtarget->is64Bit())
Scott Michelfdc40a02009-02-17 22:15:04 +00009066 return std::make_pair(0U, X86::GR32RegisterClass);
Chris Lattner1fa71982008-10-17 18:15:05 +00009067 return std::make_pair(0U, X86::GR64RegisterClass);
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009068 case 'f': // FP Stack registers.
9069 // If SSE is enabled for this VT, use f80 to ensure the isel moves the
9070 // value to the correct fpstack register class.
Owen Anderson825b72b2009-08-11 20:47:22 +00009071 if (VT == MVT::f32 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009072 return std::make_pair(0U, X86::RFP32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009073 if (VT == MVT::f64 && !isScalarFPTypeInSSEReg(VT))
Chris Lattnerfce84ac2008-03-11 19:06:29 +00009074 return std::make_pair(0U, X86::RFP64RegisterClass);
9075 return std::make_pair(0U, X86::RFP80RegisterClass);
Chris Lattner6c284d72007-04-12 04:14:49 +00009076 case 'y': // MMX_REGS if MMX allowed.
9077 if (!Subtarget->hasMMX()) break;
9078 return std::make_pair(0U, X86::VR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009079 case 'Y': // SSE_REGS if SSE2 allowed
9080 if (!Subtarget->hasSSE2()) break;
9081 // FALL THROUGH.
9082 case 'x': // SSE_REGS if SSE1 allowed
9083 if (!Subtarget->hasSSE1()) break;
Duncan Sands83ec4b62008-06-06 12:08:01 +00009084
Owen Anderson825b72b2009-08-11 20:47:22 +00009085 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner0f65cad2007-04-09 05:49:22 +00009086 default: break;
9087 // Scalar SSE types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009088 case MVT::f32:
9089 case MVT::i32:
Chris Lattnerad043e82007-04-09 05:11:28 +00009090 return std::make_pair(0U, X86::FR32RegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00009091 case MVT::f64:
9092 case MVT::i64:
Chris Lattnerad043e82007-04-09 05:11:28 +00009093 return std::make_pair(0U, X86::FR64RegisterClass);
Chris Lattner0f65cad2007-04-09 05:49:22 +00009094 // Vector types.
Owen Anderson825b72b2009-08-11 20:47:22 +00009095 case MVT::v16i8:
9096 case MVT::v8i16:
9097 case MVT::v4i32:
9098 case MVT::v2i64:
9099 case MVT::v4f32:
9100 case MVT::v2f64:
Chris Lattner0f65cad2007-04-09 05:49:22 +00009101 return std::make_pair(0U, X86::VR128RegisterClass);
9102 }
Chris Lattnerad043e82007-04-09 05:11:28 +00009103 break;
9104 }
9105 }
Scott Michelfdc40a02009-02-17 22:15:04 +00009106
Chris Lattnerf76d1802006-07-31 23:26:50 +00009107 // Use the default implementation in TargetLowering to convert the register
9108 // constraint into a member of a register class.
9109 std::pair<unsigned, const TargetRegisterClass*> Res;
9110 Res = TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattner1a60aa72006-10-31 19:42:44 +00009111
9112 // Not found as a standard register?
9113 if (Res.second == 0) {
9114 // GCC calls "st(0)" just plain "st".
9115 if (StringsEqualNoCase("{st}", Constraint)) {
9116 Res.first = X86::ST0;
Chris Lattner9b4baf12007-09-24 05:27:37 +00009117 Res.second = X86::RFP80RegisterClass;
Chris Lattner1a60aa72006-10-31 19:42:44 +00009118 }
Dale Johannesen330169f2008-11-13 21:52:36 +00009119 // 'A' means EAX + EDX.
9120 if (Constraint == "A") {
9121 Res.first = X86::EAX;
Dan Gohman68a31c22009-07-30 17:02:08 +00009122 Res.second = X86::GR32_ADRegisterClass;
Dale Johannesen330169f2008-11-13 21:52:36 +00009123 }
Chris Lattner1a60aa72006-10-31 19:42:44 +00009124 return Res;
9125 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009126
Chris Lattnerf76d1802006-07-31 23:26:50 +00009127 // Otherwise, check to see if this is a register class of the wrong value
9128 // type. For example, we want to map "{ax},i32" -> {eax}, we don't want it to
9129 // turn into {ax},{dx}.
9130 if (Res.second->hasType(VT))
9131 return Res; // Correct type already, nothing to do.
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009132
Chris Lattnerf76d1802006-07-31 23:26:50 +00009133 // All of the single-register GCC register classes map their values onto
9134 // 16-bit register pieces "ax","dx","cx","bx","si","di","bp","sp". If we
9135 // really want an 8-bit or 32-bit register, map to the appropriate register
9136 // class and return the appropriate register.
Chris Lattner6ba50a92008-08-26 06:19:02 +00009137 if (Res.second == X86::GR16RegisterClass) {
Owen Anderson825b72b2009-08-11 20:47:22 +00009138 if (VT == MVT::i8) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009139 unsigned DestReg = 0;
9140 switch (Res.first) {
9141 default: break;
9142 case X86::AX: DestReg = X86::AL; break;
9143 case X86::DX: DestReg = X86::DL; break;
9144 case X86::CX: DestReg = X86::CL; break;
9145 case X86::BX: DestReg = X86::BL; break;
9146 }
9147 if (DestReg) {
9148 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009149 Res.second = X86::GR8RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009150 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009151 } else if (VT == MVT::i32) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009152 unsigned DestReg = 0;
9153 switch (Res.first) {
9154 default: break;
9155 case X86::AX: DestReg = X86::EAX; break;
9156 case X86::DX: DestReg = X86::EDX; break;
9157 case X86::CX: DestReg = X86::ECX; break;
9158 case X86::BX: DestReg = X86::EBX; break;
9159 case X86::SI: DestReg = X86::ESI; break;
9160 case X86::DI: DestReg = X86::EDI; break;
9161 case X86::BP: DestReg = X86::EBP; break;
9162 case X86::SP: DestReg = X86::ESP; break;
9163 }
9164 if (DestReg) {
9165 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009166 Res.second = X86::GR32RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009167 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009168 } else if (VT == MVT::i64) {
Chris Lattner6ba50a92008-08-26 06:19:02 +00009169 unsigned DestReg = 0;
9170 switch (Res.first) {
9171 default: break;
9172 case X86::AX: DestReg = X86::RAX; break;
9173 case X86::DX: DestReg = X86::RDX; break;
9174 case X86::CX: DestReg = X86::RCX; break;
9175 case X86::BX: DestReg = X86::RBX; break;
9176 case X86::SI: DestReg = X86::RSI; break;
9177 case X86::DI: DestReg = X86::RDI; break;
9178 case X86::BP: DestReg = X86::RBP; break;
9179 case X86::SP: DestReg = X86::RSP; break;
9180 }
9181 if (DestReg) {
9182 Res.first = DestReg;
Duncan Sands005e7982009-04-21 09:44:39 +00009183 Res.second = X86::GR64RegisterClass;
Chris Lattner6ba50a92008-08-26 06:19:02 +00009184 }
Chris Lattnerf76d1802006-07-31 23:26:50 +00009185 }
Chris Lattner6ba50a92008-08-26 06:19:02 +00009186 } else if (Res.second == X86::FR32RegisterClass ||
9187 Res.second == X86::FR64RegisterClass ||
9188 Res.second == X86::VR128RegisterClass) {
9189 // Handle references to XMM physical registers that got mapped into the
9190 // wrong class. This can happen with constraints like {xmm0} where the
9191 // target independent register mapper will just pick the first match it can
9192 // find, ignoring the required type.
Owen Anderson825b72b2009-08-11 20:47:22 +00009193 if (VT == MVT::f32)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009194 Res.second = X86::FR32RegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00009195 else if (VT == MVT::f64)
Chris Lattner6ba50a92008-08-26 06:19:02 +00009196 Res.second = X86::FR64RegisterClass;
9197 else if (X86::VR128RegisterClass->hasType(VT))
9198 Res.second = X86::VR128RegisterClass;
Chris Lattnerf76d1802006-07-31 23:26:50 +00009199 }
Anton Korobeynikov12c49af2006-11-21 00:01:06 +00009200
Chris Lattnerf76d1802006-07-31 23:26:50 +00009201 return Res;
9202}
Mon P Wang0c397192008-10-30 08:01:45 +00009203
9204//===----------------------------------------------------------------------===//
9205// X86 Widen vector type
9206//===----------------------------------------------------------------------===//
9207
9208/// getWidenVectorType: given a vector type, returns the type to widen
9209/// to (e.g., v7i8 to v8i8). If the vector type is legal, it returns itself.
Owen Anderson825b72b2009-08-11 20:47:22 +00009210/// If there is no vector type that we want to widen to, returns MVT::Other
Mon P Wangf007a8b2008-11-06 05:31:54 +00009211/// When and where to widen is target dependent based on the cost of
Mon P Wang0c397192008-10-30 08:01:45 +00009212/// scalarizing vs using the wider vector type.
9213
Owen Andersone50ed302009-08-10 22:56:29 +00009214EVT X86TargetLowering::getWidenVectorType(EVT VT) const {
Mon P Wang0c397192008-10-30 08:01:45 +00009215 assert(VT.isVector());
9216 if (isTypeLegal(VT))
9217 return VT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009218
Mon P Wang0c397192008-10-30 08:01:45 +00009219 // TODO: In computeRegisterProperty, we can compute the list of legal vector
9220 // type based on element type. This would speed up our search (though
9221 // it may not be worth it since the size of the list is relatively
9222 // small).
Owen Andersone50ed302009-08-10 22:56:29 +00009223 EVT EltVT = VT.getVectorElementType();
Mon P Wang0c397192008-10-30 08:01:45 +00009224 unsigned NElts = VT.getVectorNumElements();
Scott Michelfdc40a02009-02-17 22:15:04 +00009225
Mon P Wang0c397192008-10-30 08:01:45 +00009226 // On X86, it make sense to widen any vector wider than 1
9227 if (NElts <= 1)
Owen Anderson825b72b2009-08-11 20:47:22 +00009228 return MVT::Other;
Scott Michelfdc40a02009-02-17 22:15:04 +00009229
Owen Anderson825b72b2009-08-11 20:47:22 +00009230 for (unsigned nVT = MVT::FIRST_VECTOR_VALUETYPE;
9231 nVT <= MVT::LAST_VECTOR_VALUETYPE; ++nVT) {
9232 EVT SVT = (MVT::SimpleValueType)nVT;
Scott Michelfdc40a02009-02-17 22:15:04 +00009233
9234 if (isTypeLegal(SVT) &&
9235 SVT.getVectorElementType() == EltVT &&
Mon P Wang0c397192008-10-30 08:01:45 +00009236 SVT.getVectorNumElements() > NElts)
9237 return SVT;
9238 }
Owen Anderson825b72b2009-08-11 20:47:22 +00009239 return MVT::Other;
Mon P Wang0c397192008-10-30 08:01:45 +00009240}