blob: ba3fdab14f35bb74cc4d276ba6d3b8746a945fc7 [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===-- ARMISelLowering.cpp - ARM DAG Lowering Implementation -------------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Evan Chenga8e29892007-01-19 07:51:42 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file defines the interfaces that ARM uses to lower LLVM code into a
11// selection DAG.
12//
13//===----------------------------------------------------------------------===//
14
15#include "ARM.h"
16#include "ARMAddressingModes.h"
17#include "ARMConstantPoolValue.h"
18#include "ARMISelLowering.h"
19#include "ARMMachineFunctionInfo.h"
20#include "ARMRegisterInfo.h"
21#include "ARMSubtarget.h"
22#include "ARMTargetMachine.h"
Chris Lattner80ec2792009-08-02 00:34:36 +000023#include "ARMTargetObjectFile.h"
Evan Chenga8e29892007-01-19 07:51:42 +000024#include "llvm/CallingConv.h"
25#include "llvm/Constants.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000026#include "llvm/Function.h"
Evan Cheng27707472007-03-16 08:43:56 +000027#include "llvm/Instruction.h"
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +000028#include "llvm/Intrinsics.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000029#include "llvm/GlobalValue.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000030#include "llvm/CodeGen/CallingConvLower.h"
Evan Chenga8e29892007-01-19 07:51:42 +000031#include "llvm/CodeGen/MachineBasicBlock.h"
32#include "llvm/CodeGen/MachineFrameInfo.h"
33#include "llvm/CodeGen/MachineFunction.h"
34#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000035#include "llvm/CodeGen/MachineRegisterInfo.h"
Bob Wilson1f595bb2009-04-17 19:07:39 +000036#include "llvm/CodeGen/PseudoSourceValue.h"
Evan Chenga8e29892007-01-19 07:51:42 +000037#include "llvm/CodeGen/SelectionDAG.h"
Evan Chengb6ab2542007-01-31 08:40:13 +000038#include "llvm/Target/TargetOptions.h"
Evan Chenga8e29892007-01-19 07:51:42 +000039#include "llvm/ADT/VectorExtras.h"
Torok Edwinab7c09b2009-07-08 18:01:40 +000040#include "llvm/Support/ErrorHandling.h"
Evan Chengb01fad62007-03-12 23:30:29 +000041#include "llvm/Support/MathExtras.h"
Evan Chenga8e29892007-01-19 07:51:42 +000042using namespace llvm;
43
Owen Andersone50ed302009-08-10 22:56:29 +000044static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000048static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000049 CCValAssign::LocInfo &LocInfo,
50 ISD::ArgFlagsTy &ArgFlags,
51 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000052static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000053 CCValAssign::LocInfo &LocInfo,
54 ISD::ArgFlagsTy &ArgFlags,
55 CCState &State);
Owen Andersone50ed302009-08-10 22:56:29 +000056static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +000057 CCValAssign::LocInfo &LocInfo,
58 ISD::ArgFlagsTy &ArgFlags,
59 CCState &State);
60
Owen Andersone50ed302009-08-10 22:56:29 +000061void ARMTargetLowering::addTypeForNEON(EVT VT, EVT PromotedLdStVT,
62 EVT PromotedBitwiseVT) {
Bob Wilson5bafff32009-06-22 23:27:02 +000063 if (VT != PromotedLdStVT) {
Owen Anderson70671842009-08-10 20:18:46 +000064 setOperationAction(ISD::LOAD, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000065 AddPromotedToType (ISD::LOAD, VT.getSimpleVT(),
66 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000067
Owen Anderson70671842009-08-10 20:18:46 +000068 setOperationAction(ISD::STORE, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000069 AddPromotedToType (ISD::STORE, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000070 PromotedLdStVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000071 }
72
Owen Andersone50ed302009-08-10 22:56:29 +000073 EVT ElemTy = VT.getVectorElementType();
Owen Anderson825b72b2009-08-11 20:47:22 +000074 if (ElemTy != MVT::i64 && ElemTy != MVT::f64)
Owen Anderson70671842009-08-10 20:18:46 +000075 setOperationAction(ISD::VSETCC, VT.getSimpleVT(), Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +000076 if (ElemTy == MVT::i8 || ElemTy == MVT::i16)
Owen Anderson70671842009-08-10 20:18:46 +000077 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT.getSimpleVT(), Custom);
78 setOperationAction(ISD::BUILD_VECTOR, VT.getSimpleVT(), Custom);
79 setOperationAction(ISD::VECTOR_SHUFFLE, VT.getSimpleVT(), Custom);
80 setOperationAction(ISD::SCALAR_TO_VECTOR, VT.getSimpleVT(), Custom);
81 setOperationAction(ISD::CONCAT_VECTORS, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000082 if (VT.isInteger()) {
Owen Anderson70671842009-08-10 20:18:46 +000083 setOperationAction(ISD::SHL, VT.getSimpleVT(), Custom);
84 setOperationAction(ISD::SRA, VT.getSimpleVT(), Custom);
85 setOperationAction(ISD::SRL, VT.getSimpleVT(), Custom);
Bob Wilson5bafff32009-06-22 23:27:02 +000086 }
87
88 // Promote all bit-wise operations.
89 if (VT.isInteger() && VT != PromotedBitwiseVT) {
Owen Anderson70671842009-08-10 20:18:46 +000090 setOperationAction(ISD::AND, VT.getSimpleVT(), Promote);
Owen Andersond6662ad2009-08-10 20:46:15 +000091 AddPromotedToType (ISD::AND, VT.getSimpleVT(),
92 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +000093 setOperationAction(ISD::OR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000094 AddPromotedToType (ISD::OR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000095 PromotedBitwiseVT.getSimpleVT());
Owen Anderson70671842009-08-10 20:18:46 +000096 setOperationAction(ISD::XOR, VT.getSimpleVT(), Promote);
Jim Grosbach764ab522009-08-11 15:33:49 +000097 AddPromotedToType (ISD::XOR, VT.getSimpleVT(),
Owen Andersond6662ad2009-08-10 20:46:15 +000098 PromotedBitwiseVT.getSimpleVT());
Bob Wilson5bafff32009-06-22 23:27:02 +000099 }
100}
101
Owen Andersone50ed302009-08-10 22:56:29 +0000102void ARMTargetLowering::addDRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000103 addRegisterClass(VT, ARM::DPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000104 addTypeForNEON(VT, MVT::f64, MVT::v2i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000105}
106
Owen Andersone50ed302009-08-10 22:56:29 +0000107void ARMTargetLowering::addQRTypeForNEON(EVT VT) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000108 addRegisterClass(VT, ARM::QPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000109 addTypeForNEON(VT, MVT::v2f64, MVT::v4i32);
Bob Wilson5bafff32009-06-22 23:27:02 +0000110}
111
Chris Lattnerf0144122009-07-28 03:13:23 +0000112static TargetLoweringObjectFile *createTLOF(TargetMachine &TM) {
113 if (TM.getSubtarget<ARMSubtarget>().isTargetDarwin())
Chris Lattnerf26e03b2009-07-31 17:42:42 +0000114 return new TargetLoweringObjectFileMachO();
Chris Lattner80ec2792009-08-02 00:34:36 +0000115 return new ARMElfTargetObjectFile();
Chris Lattnerf0144122009-07-28 03:13:23 +0000116}
117
Evan Chenga8e29892007-01-19 07:51:42 +0000118ARMTargetLowering::ARMTargetLowering(TargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +0000119 : TargetLowering(TM, createTLOF(TM)), ARMPCLabelIndex(0) {
Evan Chenga8e29892007-01-19 07:51:42 +0000120 Subtarget = &TM.getSubtarget<ARMSubtarget>();
121
Evan Chengb1df8f22007-04-27 08:15:43 +0000122 if (Subtarget->isTargetDarwin()) {
Evan Chengb1df8f22007-04-27 08:15:43 +0000123 // Uses VFP for Thumb libfuncs if available.
124 if (Subtarget->isThumb() && Subtarget->hasVFP2()) {
125 // Single-precision floating-point arithmetic.
126 setLibcallName(RTLIB::ADD_F32, "__addsf3vfp");
127 setLibcallName(RTLIB::SUB_F32, "__subsf3vfp");
128 setLibcallName(RTLIB::MUL_F32, "__mulsf3vfp");
129 setLibcallName(RTLIB::DIV_F32, "__divsf3vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000130
Evan Chengb1df8f22007-04-27 08:15:43 +0000131 // Double-precision floating-point arithmetic.
132 setLibcallName(RTLIB::ADD_F64, "__adddf3vfp");
133 setLibcallName(RTLIB::SUB_F64, "__subdf3vfp");
134 setLibcallName(RTLIB::MUL_F64, "__muldf3vfp");
135 setLibcallName(RTLIB::DIV_F64, "__divdf3vfp");
Evan Cheng193f8502007-01-31 09:30:58 +0000136
Evan Chengb1df8f22007-04-27 08:15:43 +0000137 // Single-precision comparisons.
138 setLibcallName(RTLIB::OEQ_F32, "__eqsf2vfp");
139 setLibcallName(RTLIB::UNE_F32, "__nesf2vfp");
140 setLibcallName(RTLIB::OLT_F32, "__ltsf2vfp");
141 setLibcallName(RTLIB::OLE_F32, "__lesf2vfp");
142 setLibcallName(RTLIB::OGE_F32, "__gesf2vfp");
143 setLibcallName(RTLIB::OGT_F32, "__gtsf2vfp");
144 setLibcallName(RTLIB::UO_F32, "__unordsf2vfp");
145 setLibcallName(RTLIB::O_F32, "__unordsf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000146
Evan Chengb1df8f22007-04-27 08:15:43 +0000147 setCmpLibcallCC(RTLIB::OEQ_F32, ISD::SETNE);
148 setCmpLibcallCC(RTLIB::UNE_F32, ISD::SETNE);
149 setCmpLibcallCC(RTLIB::OLT_F32, ISD::SETNE);
150 setCmpLibcallCC(RTLIB::OLE_F32, ISD::SETNE);
151 setCmpLibcallCC(RTLIB::OGE_F32, ISD::SETNE);
152 setCmpLibcallCC(RTLIB::OGT_F32, ISD::SETNE);
153 setCmpLibcallCC(RTLIB::UO_F32, ISD::SETNE);
154 setCmpLibcallCC(RTLIB::O_F32, ISD::SETEQ);
Evan Cheng193f8502007-01-31 09:30:58 +0000155
Evan Chengb1df8f22007-04-27 08:15:43 +0000156 // Double-precision comparisons.
157 setLibcallName(RTLIB::OEQ_F64, "__eqdf2vfp");
158 setLibcallName(RTLIB::UNE_F64, "__nedf2vfp");
159 setLibcallName(RTLIB::OLT_F64, "__ltdf2vfp");
160 setLibcallName(RTLIB::OLE_F64, "__ledf2vfp");
161 setLibcallName(RTLIB::OGE_F64, "__gedf2vfp");
162 setLibcallName(RTLIB::OGT_F64, "__gtdf2vfp");
163 setLibcallName(RTLIB::UO_F64, "__unorddf2vfp");
164 setLibcallName(RTLIB::O_F64, "__unorddf2vfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000165
Evan Chengb1df8f22007-04-27 08:15:43 +0000166 setCmpLibcallCC(RTLIB::OEQ_F64, ISD::SETNE);
167 setCmpLibcallCC(RTLIB::UNE_F64, ISD::SETNE);
168 setCmpLibcallCC(RTLIB::OLT_F64, ISD::SETNE);
169 setCmpLibcallCC(RTLIB::OLE_F64, ISD::SETNE);
170 setCmpLibcallCC(RTLIB::OGE_F64, ISD::SETNE);
171 setCmpLibcallCC(RTLIB::OGT_F64, ISD::SETNE);
172 setCmpLibcallCC(RTLIB::UO_F64, ISD::SETNE);
173 setCmpLibcallCC(RTLIB::O_F64, ISD::SETEQ);
Evan Chenga8e29892007-01-19 07:51:42 +0000174
Evan Chengb1df8f22007-04-27 08:15:43 +0000175 // Floating-point to integer conversions.
176 // i64 conversions are done via library routines even when generating VFP
177 // instructions, so use the same ones.
178 setLibcallName(RTLIB::FPTOSINT_F64_I32, "__fixdfsivfp");
179 setLibcallName(RTLIB::FPTOUINT_F64_I32, "__fixunsdfsivfp");
180 setLibcallName(RTLIB::FPTOSINT_F32_I32, "__fixsfsivfp");
181 setLibcallName(RTLIB::FPTOUINT_F32_I32, "__fixunssfsivfp");
Evan Chenga8e29892007-01-19 07:51:42 +0000182
Evan Chengb1df8f22007-04-27 08:15:43 +0000183 // Conversions between floating types.
184 setLibcallName(RTLIB::FPROUND_F64_F32, "__truncdfsf2vfp");
185 setLibcallName(RTLIB::FPEXT_F32_F64, "__extendsfdf2vfp");
186
187 // Integer to floating-point conversions.
188 // i64 conversions are done via library routines even when generating VFP
189 // instructions, so use the same ones.
Bob Wilson2a14c522009-03-20 23:16:43 +0000190 // FIXME: There appears to be some naming inconsistency in ARM libgcc:
191 // e.g., __floatunsidf vs. __floatunssidfvfp.
Evan Chengb1df8f22007-04-27 08:15:43 +0000192 setLibcallName(RTLIB::SINTTOFP_I32_F64, "__floatsidfvfp");
193 setLibcallName(RTLIB::UINTTOFP_I32_F64, "__floatunssidfvfp");
194 setLibcallName(RTLIB::SINTTOFP_I32_F32, "__floatsisfvfp");
195 setLibcallName(RTLIB::UINTTOFP_I32_F32, "__floatunssisfvfp");
196 }
Evan Chenga8e29892007-01-19 07:51:42 +0000197 }
198
Bob Wilson2f954612009-05-22 17:38:41 +0000199 // These libcalls are not available in 32-bit.
200 setLibcallName(RTLIB::SHL_I128, 0);
201 setLibcallName(RTLIB::SRL_I128, 0);
202 setLibcallName(RTLIB::SRA_I128, 0);
203
David Goodwinf1daf7d2009-07-08 23:10:31 +0000204 if (Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 addRegisterClass(MVT::i32, ARM::tGPRRegisterClass);
Jim Grosbach30eae3c2009-04-07 20:34:09 +0000206 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000207 addRegisterClass(MVT::i32, ARM::GPRRegisterClass);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000208 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 addRegisterClass(MVT::f32, ARM::SPRRegisterClass);
210 addRegisterClass(MVT::f64, ARM::DPRRegisterClass);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000211
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000213 }
Bob Wilson5bafff32009-06-22 23:27:02 +0000214
215 if (Subtarget->hasNEON()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000216 addDRTypeForNEON(MVT::v2f32);
217 addDRTypeForNEON(MVT::v8i8);
218 addDRTypeForNEON(MVT::v4i16);
219 addDRTypeForNEON(MVT::v2i32);
220 addDRTypeForNEON(MVT::v1i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000221
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 addQRTypeForNEON(MVT::v4f32);
223 addQRTypeForNEON(MVT::v2f64);
224 addQRTypeForNEON(MVT::v16i8);
225 addQRTypeForNEON(MVT::v8i16);
226 addQRTypeForNEON(MVT::v4i32);
227 addQRTypeForNEON(MVT::v2i64);
Bob Wilson5bafff32009-06-22 23:27:02 +0000228
229 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
230 setTargetDAGCombine(ISD::SHL);
231 setTargetDAGCombine(ISD::SRL);
232 setTargetDAGCombine(ISD::SRA);
233 setTargetDAGCombine(ISD::SIGN_EXTEND);
234 setTargetDAGCombine(ISD::ZERO_EXTEND);
235 setTargetDAGCombine(ISD::ANY_EXTEND);
236 }
237
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000238 computeRegisterProperties();
Evan Chenga8e29892007-01-19 07:51:42 +0000239
240 // ARM does not have f32 extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000241 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000242
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000243 // ARM does not have i1 sign extending load.
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
Duncan Sandsf9c98e62008-01-23 20:39:46 +0000245
Evan Chenga8e29892007-01-19 07:51:42 +0000246 // ARM supports all 4 flavors of integer indexed load / store.
Evan Chenge88d5ce2009-07-02 07:28:31 +0000247 if (!Subtarget->isThumb1Only()) {
248 for (unsigned im = (unsigned)ISD::PRE_INC;
249 im != (unsigned)ISD::LAST_INDEXED_MODE; ++im) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setIndexedLoadAction(im, MVT::i1, Legal);
251 setIndexedLoadAction(im, MVT::i8, Legal);
252 setIndexedLoadAction(im, MVT::i16, Legal);
253 setIndexedLoadAction(im, MVT::i32, Legal);
254 setIndexedStoreAction(im, MVT::i1, Legal);
255 setIndexedStoreAction(im, MVT::i8, Legal);
256 setIndexedStoreAction(im, MVT::i16, Legal);
257 setIndexedStoreAction(im, MVT::i32, Legal);
Evan Chenge88d5ce2009-07-02 07:28:31 +0000258 }
Evan Chenga8e29892007-01-19 07:51:42 +0000259 }
260
261 // i64 operation support.
Evan Cheng5b9fcd12009-07-07 01:17:28 +0000262 if (Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::MUL, MVT::i64, Expand);
264 setOperationAction(ISD::MULHU, MVT::i32, Expand);
265 setOperationAction(ISD::MULHS, MVT::i32, Expand);
266 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
267 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000268 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +0000269 setOperationAction(ISD::MUL, MVT::i64, Expand);
270 setOperationAction(ISD::MULHU, MVT::i32, Expand);
Evan Chengb6207242009-08-01 00:16:10 +0000271 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::MULHS, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000273 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000274 setOperationAction(ISD::SHL_PARTS, MVT::i32, Expand);
275 setOperationAction(ISD::SRA_PARTS, MVT::i32, Expand);
276 setOperationAction(ISD::SRL_PARTS, MVT::i32, Expand);
277 setOperationAction(ISD::SRL, MVT::i64, Custom);
278 setOperationAction(ISD::SRA, MVT::i64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000279
280 // ARM does not have ROTL.
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::ROTL, MVT::i32, Expand);
282 setOperationAction(ISD::CTTZ, MVT::i32, Expand);
283 setOperationAction(ISD::CTPOP, MVT::i32, Expand);
David Goodwin24062ac2009-06-26 20:47:43 +0000284 if (!Subtarget->hasV5TOps() || Subtarget->isThumb1Only())
Owen Anderson825b72b2009-08-11 20:47:22 +0000285 setOperationAction(ISD::CTLZ, MVT::i32, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000286
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000287 // Only ARMv6 has BSWAP.
288 if (!Subtarget->hasV6Ops())
Owen Anderson825b72b2009-08-11 20:47:22 +0000289 setOperationAction(ISD::BSWAP, MVT::i32, Expand);
Lauro Ramos Venancio368f20f2007-03-16 22:54:16 +0000290
Evan Chenga8e29892007-01-19 07:51:42 +0000291 // These are expanded into libcalls.
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::SDIV, MVT::i32, Expand);
293 setOperationAction(ISD::UDIV, MVT::i32, Expand);
294 setOperationAction(ISD::SREM, MVT::i32, Expand);
295 setOperationAction(ISD::UREM, MVT::i32, Expand);
296 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
297 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000298
Evan Chenga8e29892007-01-19 07:51:42 +0000299 // Support label based line numbers.
Owen Anderson825b72b2009-08-11 20:47:22 +0000300 setOperationAction(ISD::DBG_STOPPOINT, MVT::Other, Expand);
301 setOperationAction(ISD::DEBUG_LOC, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000302
Owen Anderson825b72b2009-08-11 20:47:22 +0000303 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
304 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
305 setOperationAction(ISD::GLOBAL_OFFSET_TABLE, MVT::i32, Custom);
306 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000307
Evan Chenga8e29892007-01-19 07:51:42 +0000308 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000309 setOperationAction(ISD::VASTART, MVT::Other, Custom);
310 setOperationAction(ISD::VAARG, MVT::Other, Expand);
311 setOperationAction(ISD::VACOPY, MVT::Other, Expand);
312 setOperationAction(ISD::VAEND, MVT::Other, Expand);
313 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
314 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
Jim Grosbachbff39232009-08-12 17:38:44 +0000315 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
316 // FIXME: Shouldn't need this, since no register is used, but the legalizer
317 // doesn't yet know how to not do that for SjLj.
318 setExceptionSelectorRegister(ARM::R0);
Evan Cheng86198642009-08-07 00:34:42 +0000319 if (Subtarget->isThumb())
Owen Anderson825b72b2009-08-11 20:47:22 +0000320 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Custom);
Evan Cheng86198642009-08-07 00:34:42 +0000321 else
Owen Anderson825b72b2009-08-11 20:47:22 +0000322 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32, Expand);
323 setOperationAction(ISD::MEMBARRIER, MVT::Other, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000324
Evan Chengd27c9fc2009-07-03 01:43:10 +0000325 if (!Subtarget->hasV6Ops() && !Subtarget->isThumb2()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000326 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i16, Expand);
327 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i8, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000328 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000329 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Evan Chenga8e29892007-01-19 07:51:42 +0000330
David Goodwinf1daf7d2009-07-08 23:10:31 +0000331 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only())
Evan Chengc7c77292008-11-04 19:57:48 +0000332 // Turn f64->i64 into FMRRD, i64 -> f64 to FMDRR iff target supports vfp2.
Owen Anderson825b72b2009-08-11 20:47:22 +0000333 setOperationAction(ISD::BIT_CONVERT, MVT::i64, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000334
335 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000336 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
337 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::Other, Custom);
338 setOperationAction(ISD::INTRINSIC_VOID, MVT::Other, Custom);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +0000339
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::SETCC, MVT::i32, Expand);
341 setOperationAction(ISD::SETCC, MVT::f32, Expand);
342 setOperationAction(ISD::SETCC, MVT::f64, Expand);
343 setOperationAction(ISD::SELECT, MVT::i32, Expand);
344 setOperationAction(ISD::SELECT, MVT::f32, Expand);
345 setOperationAction(ISD::SELECT, MVT::f64, Expand);
346 setOperationAction(ISD::SELECT_CC, MVT::i32, Custom);
347 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
348 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000349
Owen Anderson825b72b2009-08-11 20:47:22 +0000350 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
351 setOperationAction(ISD::BR_CC, MVT::i32, Custom);
352 setOperationAction(ISD::BR_CC, MVT::f32, Custom);
353 setOperationAction(ISD::BR_CC, MVT::f64, Custom);
354 setOperationAction(ISD::BR_JT, MVT::Other, Custom);
Evan Chenga8e29892007-01-19 07:51:42 +0000355
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000356 // We don't support sin/cos/fmod/copysign/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000357 setOperationAction(ISD::FSIN, MVT::f64, Expand);
358 setOperationAction(ISD::FSIN, MVT::f32, Expand);
359 setOperationAction(ISD::FCOS, MVT::f32, Expand);
360 setOperationAction(ISD::FCOS, MVT::f64, Expand);
361 setOperationAction(ISD::FREM, MVT::f64, Expand);
362 setOperationAction(ISD::FREM, MVT::f32, Expand);
David Goodwinf1daf7d2009-07-08 23:10:31 +0000363 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Custom);
365 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000366 }
Owen Anderson825b72b2009-08-11 20:47:22 +0000367 setOperationAction(ISD::FPOW, MVT::f64, Expand);
368 setOperationAction(ISD::FPOW, MVT::f32, Expand);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000369
Evan Chenga8e29892007-01-19 07:51:42 +0000370 // int <-> fp are custom expanded into bit_convert + ARMISD ops.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000371 if (!UseSoftFloat && Subtarget->hasVFP2() && !Subtarget->isThumb1Only()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
373 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
374 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
375 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Evan Cheng110cf482008-04-01 01:50:16 +0000376 }
Evan Chenga8e29892007-01-19 07:51:42 +0000377
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +0000378 // We have target-specific dag combine patterns for the following nodes:
379 // ARMISD::FMRRD - No need to call setTargetDAGCombine
Chris Lattnerd1980a52009-03-12 06:52:53 +0000380 setTargetDAGCombine(ISD::ADD);
381 setTargetDAGCombine(ISD::SUB);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000382
Evan Chenga8e29892007-01-19 07:51:42 +0000383 setStackPointerRegisterToSaveRestore(ARM::SP);
Evan Chenga8e29892007-01-19 07:51:42 +0000384 setSchedulingPreference(SchedulingForRegPressure);
Evan Cheng9f8cbd12007-05-18 00:19:34 +0000385 setIfCvtBlockSizeLimit(Subtarget->isThumb() ? 0 : 10);
Evan Cheng97e604e2007-06-19 23:55:02 +0000386 setIfCvtDupBlockSizeLimit(Subtarget->isThumb() ? 0 : 2);
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000387
Evan Cheng8557c2b2009-06-19 01:51:50 +0000388 if (!Subtarget->isThumb()) {
389 // Use branch latency information to determine if-conversion limits.
Evan Chengb1019482009-06-19 07:06:07 +0000390 // FIXME: If-converter should use instruction latency of the branch being
391 // eliminated to compute the threshold. For ARMv6, the branch "latency"
392 // varies depending on whether it's dynamically or statically predicted
393 // and on whether the destination is in the prefetch buffer.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000394 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
395 const InstrItineraryData &InstrItins = Subtarget->getInstrItineraryData();
Evan Cheng7a42b082009-06-19 06:56:26 +0000396 unsigned Latency= InstrItins.getLatency(TII->get(ARM::Bcc).getSchedClass());
Evan Cheng8557c2b2009-06-19 01:51:50 +0000397 if (Latency > 1) {
398 setIfCvtBlockSizeLimit(Latency-1);
399 if (Latency > 2)
400 setIfCvtDupBlockSizeLimit(Latency-2);
401 } else {
402 setIfCvtBlockSizeLimit(10);
403 setIfCvtDupBlockSizeLimit(2);
404 }
405 }
406
Dale Johannesen8dd86c12007-05-17 21:31:21 +0000407 maxStoresPerMemcpy = 1; //// temporary - rewrite interface to use type
Bob Wilsone6abdff2009-05-18 20:55:32 +0000408 // Do not enable CodePlacementOpt for now: it currently runs after the
409 // ARMConstantIslandPass and messes up branch relaxation and placement
410 // of constant islands.
411 // benefitFromCodePlacementOpt = true;
Evan Chenga8e29892007-01-19 07:51:42 +0000412}
413
Evan Chenga8e29892007-01-19 07:51:42 +0000414const char *ARMTargetLowering::getTargetNodeName(unsigned Opcode) const {
415 switch (Opcode) {
416 default: return 0;
417 case ARMISD::Wrapper: return "ARMISD::Wrapper";
Evan Chenga8e29892007-01-19 07:51:42 +0000418 case ARMISD::WrapperJT: return "ARMISD::WrapperJT";
419 case ARMISD::CALL: return "ARMISD::CALL";
Evan Cheng277f0742007-06-19 21:05:09 +0000420 case ARMISD::CALL_PRED: return "ARMISD::CALL_PRED";
Evan Chenga8e29892007-01-19 07:51:42 +0000421 case ARMISD::CALL_NOLINK: return "ARMISD::CALL_NOLINK";
422 case ARMISD::tCALL: return "ARMISD::tCALL";
423 case ARMISD::BRCOND: return "ARMISD::BRCOND";
424 case ARMISD::BR_JT: return "ARMISD::BR_JT";
Evan Cheng5657c012009-07-29 02:18:14 +0000425 case ARMISD::BR2_JT: return "ARMISD::BR2_JT";
Evan Chenga8e29892007-01-19 07:51:42 +0000426 case ARMISD::RET_FLAG: return "ARMISD::RET_FLAG";
427 case ARMISD::PIC_ADD: return "ARMISD::PIC_ADD";
428 case ARMISD::CMP: return "ARMISD::CMP";
David Goodwinc0309b42009-06-29 15:33:01 +0000429 case ARMISD::CMPZ: return "ARMISD::CMPZ";
Evan Chenga8e29892007-01-19 07:51:42 +0000430 case ARMISD::CMPFP: return "ARMISD::CMPFP";
431 case ARMISD::CMPFPw0: return "ARMISD::CMPFPw0";
432 case ARMISD::FMSTAT: return "ARMISD::FMSTAT";
433 case ARMISD::CMOV: return "ARMISD::CMOV";
434 case ARMISD::CNEG: return "ARMISD::CNEG";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000435
Evan Chenga8e29892007-01-19 07:51:42 +0000436 case ARMISD::FTOSI: return "ARMISD::FTOSI";
437 case ARMISD::FTOUI: return "ARMISD::FTOUI";
438 case ARMISD::SITOF: return "ARMISD::SITOF";
439 case ARMISD::UITOF: return "ARMISD::UITOF";
Evan Chenga8e29892007-01-19 07:51:42 +0000440
441 case ARMISD::SRL_FLAG: return "ARMISD::SRL_FLAG";
442 case ARMISD::SRA_FLAG: return "ARMISD::SRA_FLAG";
443 case ARMISD::RRX: return "ARMISD::RRX";
Bob Wilson2dc4f542009-03-20 22:42:55 +0000444
Evan Chenga8e29892007-01-19 07:51:42 +0000445 case ARMISD::FMRRD: return "ARMISD::FMRRD";
446 case ARMISD::FMDRR: return "ARMISD::FMDRR";
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000447
448 case ARMISD::THREAD_POINTER:return "ARMISD::THREAD_POINTER";
Bob Wilson5bafff32009-06-22 23:27:02 +0000449
Evan Cheng86198642009-08-07 00:34:42 +0000450 case ARMISD::DYN_ALLOC: return "ARMISD::DYN_ALLOC";
451
Bob Wilson5bafff32009-06-22 23:27:02 +0000452 case ARMISD::VCEQ: return "ARMISD::VCEQ";
453 case ARMISD::VCGE: return "ARMISD::VCGE";
454 case ARMISD::VCGEU: return "ARMISD::VCGEU";
455 case ARMISD::VCGT: return "ARMISD::VCGT";
456 case ARMISD::VCGTU: return "ARMISD::VCGTU";
457 case ARMISD::VTST: return "ARMISD::VTST";
458
459 case ARMISD::VSHL: return "ARMISD::VSHL";
460 case ARMISD::VSHRs: return "ARMISD::VSHRs";
461 case ARMISD::VSHRu: return "ARMISD::VSHRu";
462 case ARMISD::VSHLLs: return "ARMISD::VSHLLs";
463 case ARMISD::VSHLLu: return "ARMISD::VSHLLu";
464 case ARMISD::VSHLLi: return "ARMISD::VSHLLi";
465 case ARMISD::VSHRN: return "ARMISD::VSHRN";
466 case ARMISD::VRSHRs: return "ARMISD::VRSHRs";
467 case ARMISD::VRSHRu: return "ARMISD::VRSHRu";
468 case ARMISD::VRSHRN: return "ARMISD::VRSHRN";
469 case ARMISD::VQSHLs: return "ARMISD::VQSHLs";
470 case ARMISD::VQSHLu: return "ARMISD::VQSHLu";
471 case ARMISD::VQSHLsu: return "ARMISD::VQSHLsu";
472 case ARMISD::VQSHRNs: return "ARMISD::VQSHRNs";
473 case ARMISD::VQSHRNu: return "ARMISD::VQSHRNu";
474 case ARMISD::VQSHRNsu: return "ARMISD::VQSHRNsu";
475 case ARMISD::VQRSHRNs: return "ARMISD::VQRSHRNs";
476 case ARMISD::VQRSHRNu: return "ARMISD::VQRSHRNu";
477 case ARMISD::VQRSHRNsu: return "ARMISD::VQRSHRNsu";
478 case ARMISD::VGETLANEu: return "ARMISD::VGETLANEu";
479 case ARMISD::VGETLANEs: return "ARMISD::VGETLANEs";
Bob Wilsonc1d287b2009-08-14 05:13:08 +0000480 case ARMISD::VDUP: return "ARMISD::VDUP";
Bob Wilson0ce37102009-08-14 05:08:32 +0000481 case ARMISD::VDUPLANE: return "ARMISD::VDUPLANE";
Bob Wilsona599bff2009-08-04 00:36:16 +0000482 case ARMISD::VLD2D: return "ARMISD::VLD2D";
483 case ARMISD::VLD3D: return "ARMISD::VLD3D";
484 case ARMISD::VLD4D: return "ARMISD::VLD4D";
Bob Wilsonb36ec862009-08-06 18:47:44 +0000485 case ARMISD::VST2D: return "ARMISD::VST2D";
486 case ARMISD::VST3D: return "ARMISD::VST3D";
487 case ARMISD::VST4D: return "ARMISD::VST4D";
Bob Wilsond8e17572009-08-12 22:31:50 +0000488 case ARMISD::VREV64: return "ARMISD::VREV64";
489 case ARMISD::VREV32: return "ARMISD::VREV32";
490 case ARMISD::VREV16: return "ARMISD::VREV16";
Evan Chenga8e29892007-01-19 07:51:42 +0000491 }
492}
493
Bill Wendlingb4202b82009-07-01 18:50:55 +0000494/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000495unsigned ARMTargetLowering::getFunctionAlignment(const Function *F) const {
496 return getTargetMachine().getSubtarget<ARMSubtarget>().isThumb() ? 1 : 2;
497}
498
Evan Chenga8e29892007-01-19 07:51:42 +0000499//===----------------------------------------------------------------------===//
500// Lowering Code
501//===----------------------------------------------------------------------===//
502
Evan Chenga8e29892007-01-19 07:51:42 +0000503/// IntCCToARMCC - Convert a DAG integer condition code to an ARM CC
504static ARMCC::CondCodes IntCCToARMCC(ISD::CondCode CC) {
505 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000506 default: llvm_unreachable("Unknown condition code!");
Evan Chenga8e29892007-01-19 07:51:42 +0000507 case ISD::SETNE: return ARMCC::NE;
508 case ISD::SETEQ: return ARMCC::EQ;
509 case ISD::SETGT: return ARMCC::GT;
510 case ISD::SETGE: return ARMCC::GE;
511 case ISD::SETLT: return ARMCC::LT;
512 case ISD::SETLE: return ARMCC::LE;
513 case ISD::SETUGT: return ARMCC::HI;
514 case ISD::SETUGE: return ARMCC::HS;
515 case ISD::SETULT: return ARMCC::LO;
516 case ISD::SETULE: return ARMCC::LS;
517 }
518}
519
520/// FPCCToARMCC - Convert a DAG fp condition code to an ARM CC. It
521/// returns true if the operands should be inverted to form the proper
522/// comparison.
523static bool FPCCToARMCC(ISD::CondCode CC, ARMCC::CondCodes &CondCode,
524 ARMCC::CondCodes &CondCode2) {
525 bool Invert = false;
526 CondCode2 = ARMCC::AL;
527 switch (CC) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000528 default: llvm_unreachable("Unknown FP condition!");
Evan Chenga8e29892007-01-19 07:51:42 +0000529 case ISD::SETEQ:
530 case ISD::SETOEQ: CondCode = ARMCC::EQ; break;
531 case ISD::SETGT:
532 case ISD::SETOGT: CondCode = ARMCC::GT; break;
533 case ISD::SETGE:
534 case ISD::SETOGE: CondCode = ARMCC::GE; break;
535 case ISD::SETOLT: CondCode = ARMCC::MI; break;
536 case ISD::SETOLE: CondCode = ARMCC::GT; Invert = true; break;
537 case ISD::SETONE: CondCode = ARMCC::MI; CondCode2 = ARMCC::GT; break;
538 case ISD::SETO: CondCode = ARMCC::VC; break;
539 case ISD::SETUO: CondCode = ARMCC::VS; break;
540 case ISD::SETUEQ: CondCode = ARMCC::EQ; CondCode2 = ARMCC::VS; break;
541 case ISD::SETUGT: CondCode = ARMCC::HI; break;
542 case ISD::SETUGE: CondCode = ARMCC::PL; break;
543 case ISD::SETLT:
544 case ISD::SETULT: CondCode = ARMCC::LT; break;
545 case ISD::SETLE:
546 case ISD::SETULE: CondCode = ARMCC::LE; break;
547 case ISD::SETNE:
548 case ISD::SETUNE: CondCode = ARMCC::NE; break;
549 }
550 return Invert;
551}
552
Bob Wilson1f595bb2009-04-17 19:07:39 +0000553//===----------------------------------------------------------------------===//
554// Calling Convention Implementation
Bob Wilson1f595bb2009-04-17 19:07:39 +0000555//===----------------------------------------------------------------------===//
556
557#include "ARMGenCallingConv.inc"
558
559// APCS f64 is in register pairs, possibly split to stack
Owen Andersone50ed302009-08-10 22:56:29 +0000560static bool f64AssignAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000561 CCValAssign::LocInfo &LocInfo,
562 CCState &State, bool CanFail) {
563 static const unsigned RegList[] = { ARM::R0, ARM::R1, ARM::R2, ARM::R3 };
564
565 // Try to get the first register.
566 if (unsigned Reg = State.AllocateReg(RegList, 4))
567 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
568 else {
569 // For the 2nd half of a v2f64, do not fail.
570 if (CanFail)
571 return false;
572
573 // Put the whole thing on the stack.
574 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
575 State.AllocateStack(8, 4),
576 LocVT, LocInfo));
577 return true;
578 }
579
580 // Try to get the second register.
581 if (unsigned Reg = State.AllocateReg(RegList, 4))
582 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
583 else
584 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
585 State.AllocateStack(4, 4),
586 LocVT, LocInfo));
587 return true;
588}
589
Owen Andersone50ed302009-08-10 22:56:29 +0000590static bool CC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000591 CCValAssign::LocInfo &LocInfo,
592 ISD::ArgFlagsTy &ArgFlags,
593 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000594 if (!f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
595 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000596 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000597 !f64AssignAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
598 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000599 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000600}
601
602// AAPCS f64 is in aligned register pairs
Owen Andersone50ed302009-08-10 22:56:29 +0000603static bool f64AssignAAPCS(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000604 CCValAssign::LocInfo &LocInfo,
605 CCState &State, bool CanFail) {
606 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
607 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
608
609 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
610 if (Reg == 0) {
611 // For the 2nd half of a v2f64, do not just fail.
612 if (CanFail)
613 return false;
614
615 // Put the whole thing on the stack.
616 State.addLoc(CCValAssign::getCustomMem(ValNo, ValVT,
617 State.AllocateStack(8, 8),
618 LocVT, LocInfo));
619 return true;
620 }
621
622 unsigned i;
623 for (i = 0; i < 2; ++i)
624 if (HiRegList[i] == Reg)
625 break;
626
627 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
628 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
629 LocVT, LocInfo));
630 return true;
631}
632
Owen Andersone50ed302009-08-10 22:56:29 +0000633static bool CC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000634 CCValAssign::LocInfo &LocInfo,
635 ISD::ArgFlagsTy &ArgFlags,
636 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000637 if (!f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, true))
638 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000639 if (LocVT == MVT::v2f64 &&
Bob Wilson5bafff32009-06-22 23:27:02 +0000640 !f64AssignAAPCS(ValNo, ValVT, LocVT, LocInfo, State, false))
641 return false;
642 return true; // we handled it
643}
644
Owen Andersone50ed302009-08-10 22:56:29 +0000645static bool f64RetAssign(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson5bafff32009-06-22 23:27:02 +0000646 CCValAssign::LocInfo &LocInfo, CCState &State) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000647 static const unsigned HiRegList[] = { ARM::R0, ARM::R2 };
648 static const unsigned LoRegList[] = { ARM::R1, ARM::R3 };
649
Bob Wilsone65586b2009-04-17 20:40:45 +0000650 unsigned Reg = State.AllocateReg(HiRegList, LoRegList, 2);
651 if (Reg == 0)
652 return false; // we didn't handle it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000653
Bob Wilsone65586b2009-04-17 20:40:45 +0000654 unsigned i;
655 for (i = 0; i < 2; ++i)
656 if (HiRegList[i] == Reg)
657 break;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000658
Bob Wilson5bafff32009-06-22 23:27:02 +0000659 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, Reg, LocVT, LocInfo));
Bob Wilsone65586b2009-04-17 20:40:45 +0000660 State.addLoc(CCValAssign::getCustomReg(ValNo, ValVT, LoRegList[i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000661 LocVT, LocInfo));
662 return true;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000663}
664
Owen Andersone50ed302009-08-10 22:56:29 +0000665static bool RetCC_ARM_APCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000666 CCValAssign::LocInfo &LocInfo,
667 ISD::ArgFlagsTy &ArgFlags,
668 CCState &State) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000669 if (!f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
670 return false;
Owen Anderson825b72b2009-08-11 20:47:22 +0000671 if (LocVT == MVT::v2f64 && !f64RetAssign(ValNo, ValVT, LocVT, LocInfo, State))
Bob Wilson5bafff32009-06-22 23:27:02 +0000672 return false;
Bob Wilsone65586b2009-04-17 20:40:45 +0000673 return true; // we handled it
Bob Wilson1f595bb2009-04-17 19:07:39 +0000674}
675
Owen Andersone50ed302009-08-10 22:56:29 +0000676static bool RetCC_ARM_AAPCS_Custom_f64(unsigned &ValNo, EVT &ValVT, EVT &LocVT,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000677 CCValAssign::LocInfo &LocInfo,
678 ISD::ArgFlagsTy &ArgFlags,
679 CCState &State) {
680 return RetCC_ARM_APCS_Custom_f64(ValNo, ValVT, LocVT, LocInfo, ArgFlags,
681 State);
682}
683
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000684/// CCAssignFnForNode - Selects the correct CCAssignFn for a the
685/// given CallingConvention value.
686CCAssignFn *ARMTargetLowering::CCAssignFnForNode(unsigned CC,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000687 bool Return,
688 bool isVarArg) const {
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000689 switch (CC) {
690 default:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000691 llvm_unreachable("Unsupported calling convention");
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000692 case CallingConv::C:
693 case CallingConv::Fast:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000694 // Use target triple & subtarget features to do actual dispatch.
695 if (Subtarget->isAAPCS_ABI()) {
696 if (Subtarget->hasVFP2() &&
697 FloatABIType == FloatABI::Hard && !isVarArg)
698 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
699 else
700 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
701 } else
702 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000703 case CallingConv::ARM_AAPCS_VFP:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000704 return (Return ? RetCC_ARM_AAPCS_VFP: CC_ARM_AAPCS_VFP);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000705 case CallingConv::ARM_AAPCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000706 return (Return ? RetCC_ARM_AAPCS: CC_ARM_AAPCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000707 case CallingConv::ARM_APCS:
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000708 return (Return ? RetCC_ARM_APCS: CC_ARM_APCS);
Anton Korobeynikov385f5a92009-06-16 18:50:49 +0000709 }
710}
711
Dan Gohman98ca4f22009-08-05 01:29:28 +0000712/// LowerCallResult - Lower the result values of a call into the
713/// appropriate copies out of appropriate physical registers.
714SDValue
715ARMTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
716 unsigned CallConv, bool isVarArg,
717 const SmallVectorImpl<ISD::InputArg> &Ins,
718 DebugLoc dl, SelectionDAG &DAG,
719 SmallVectorImpl<SDValue> &InVals) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000720
Bob Wilson1f595bb2009-04-17 19:07:39 +0000721 // Assign locations to each value returned by this call.
722 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000723 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
Owen Andersone922c022009-07-22 00:24:57 +0000724 RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +0000725 CCInfo.AnalyzeCallResult(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000726 CCAssignFnForNode(CallConv, /* Return*/ true,
727 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000728
729 // Copy all of the result registers out of their specified physreg.
730 for (unsigned i = 0; i != RVLocs.size(); ++i) {
731 CCValAssign VA = RVLocs[i];
732
Bob Wilson80915242009-04-25 00:33:20 +0000733 SDValue Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000734 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000735 // Handle f64 or half of a v2f64.
Owen Anderson825b72b2009-08-11 20:47:22 +0000736 SDValue Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson1f595bb2009-04-17 19:07:39 +0000737 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000738 Chain = Lo.getValue(1);
739 InFlag = Lo.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000740 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000741 SDValue Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32,
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000742 InFlag);
743 Chain = Hi.getValue(1);
744 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000745 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Bob Wilson5bafff32009-06-22 23:27:02 +0000746
Owen Anderson825b72b2009-08-11 20:47:22 +0000747 if (VA.getLocVT() == MVT::v2f64) {
748 SDValue Vec = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
749 Vec = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
750 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000751
752 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000753 Lo = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000754 Chain = Lo.getValue(1);
755 InFlag = Lo.getValue(2);
756 VA = RVLocs[++i]; // skip ahead to next loc
Owen Anderson825b72b2009-08-11 20:47:22 +0000757 Hi = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), MVT::i32, InFlag);
Bob Wilson5bafff32009-06-22 23:27:02 +0000758 Chain = Hi.getValue(1);
759 InFlag = Hi.getValue(2);
Owen Anderson825b72b2009-08-11 20:47:22 +0000760 Val = DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
761 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Vec, Val,
762 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +0000763 }
Bob Wilson1f595bb2009-04-17 19:07:39 +0000764 } else {
Bob Wilson80915242009-04-25 00:33:20 +0000765 Val = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(), VA.getLocVT(),
766 InFlag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +0000767 Chain = Val.getValue(1);
768 InFlag = Val.getValue(2);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000769 }
Bob Wilson80915242009-04-25 00:33:20 +0000770
771 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000772 default: llvm_unreachable("Unknown loc info!");
Bob Wilson80915242009-04-25 00:33:20 +0000773 case CCValAssign::Full: break;
774 case CCValAssign::BCvt:
775 Val = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), Val);
776 break;
777 }
778
Dan Gohman98ca4f22009-08-05 01:29:28 +0000779 InVals.push_back(Val);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000780 }
781
Dan Gohman98ca4f22009-08-05 01:29:28 +0000782 return Chain;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000783}
784
785/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
786/// by "Src" to address "Dst" of size "Size". Alignment information is
Bob Wilsondee46d72009-04-17 20:35:10 +0000787/// specified by the specific parameter attribute. The copy will be passed as
Bob Wilson1f595bb2009-04-17 19:07:39 +0000788/// a byval function parameter.
789/// Sometimes what we are copying is the end of a larger object, the part that
790/// does not fit in registers.
791static SDValue
792CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
793 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
794 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000795 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000796 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
797 /*AlwaysInline=*/false, NULL, 0, NULL, 0);
798}
799
Bob Wilsondee46d72009-04-17 20:35:10 +0000800/// LowerMemOpCallTo - Store the argument to the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000801SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +0000802ARMTargetLowering::LowerMemOpCallTo(SDValue Chain,
803 SDValue StackPtr, SDValue Arg,
804 DebugLoc dl, SelectionDAG &DAG,
805 const CCValAssign &VA,
806 ISD::ArgFlagsTy Flags) {
Bob Wilson1f595bb2009-04-17 19:07:39 +0000807 unsigned LocMemOffset = VA.getLocMemOffset();
808 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
809 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
810 if (Flags.isByVal()) {
811 return CreateCopyOfByValArgument(Arg, PtrOff, Chain, Flags, DAG, dl);
812 }
813 return DAG.getStore(Chain, dl, Arg, PtrOff,
814 PseudoSourceValue::getStack(), LocMemOffset);
Evan Chenga8e29892007-01-19 07:51:42 +0000815}
816
Dan Gohman98ca4f22009-08-05 01:29:28 +0000817void ARMTargetLowering::PassF64ArgInRegs(DebugLoc dl, SelectionDAG &DAG,
Bob Wilson5bafff32009-06-22 23:27:02 +0000818 SDValue Chain, SDValue &Arg,
819 RegsToPassVector &RegsToPass,
820 CCValAssign &VA, CCValAssign &NextVA,
821 SDValue &StackPtr,
822 SmallVector<SDValue, 8> &MemOpChains,
823 ISD::ArgFlagsTy Flags) {
Bob Wilson5bafff32009-06-22 23:27:02 +0000824
825 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000826 DAG.getVTList(MVT::i32, MVT::i32), Arg);
Bob Wilson5bafff32009-06-22 23:27:02 +0000827 RegsToPass.push_back(std::make_pair(VA.getLocReg(), fmrrd));
828
829 if (NextVA.isRegLoc())
830 RegsToPass.push_back(std::make_pair(NextVA.getLocReg(), fmrrd.getValue(1)));
831 else {
832 assert(NextVA.isMemLoc());
833 if (StackPtr.getNode() == 0)
834 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
835
Dan Gohman98ca4f22009-08-05 01:29:28 +0000836 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, fmrrd.getValue(1),
837 dl, DAG, NextVA,
838 Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000839 }
840}
841
Dan Gohman98ca4f22009-08-05 01:29:28 +0000842/// LowerCall - Lowering a call into a callseq_start <-
Evan Chengfc403422007-02-03 08:53:01 +0000843/// ARMISD:CALL <- callseq_end chain. Also add input and output parameter
844/// nodes.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000845SDValue
846ARMTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
847 unsigned CallConv, bool isVarArg,
848 bool isTailCall,
849 const SmallVectorImpl<ISD::OutputArg> &Outs,
850 const SmallVectorImpl<ISD::InputArg> &Ins,
851 DebugLoc dl, SelectionDAG &DAG,
852 SmallVectorImpl<SDValue> &InVals) {
Evan Chenga8e29892007-01-19 07:51:42 +0000853
Bob Wilson1f595bb2009-04-17 19:07:39 +0000854 // Analyze operands of the call, assigning locations to each operand.
855 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000856 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
857 *DAG.getContext());
858 CCInfo.AnalyzeCallOperands(Outs,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000859 CCAssignFnForNode(CallConv, /* Return*/ false,
860 isVarArg));
Evan Chenga8e29892007-01-19 07:51:42 +0000861
Bob Wilson1f595bb2009-04-17 19:07:39 +0000862 // Get a count of how many bytes are to be pushed on the stack.
863 unsigned NumBytes = CCInfo.getNextStackOffset();
Evan Chenga8e29892007-01-19 07:51:42 +0000864
865 // Adjust the stack pointer for the new arguments...
866 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +0000867 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Evan Chenga8e29892007-01-19 07:51:42 +0000868
Owen Anderson825b72b2009-08-11 20:47:22 +0000869 SDValue StackPtr = DAG.getRegister(ARM::SP, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000870
Bob Wilson5bafff32009-06-22 23:27:02 +0000871 RegsToPassVector RegsToPass;
Bob Wilson1f595bb2009-04-17 19:07:39 +0000872 SmallVector<SDValue, 8> MemOpChains;
Evan Chenga8e29892007-01-19 07:51:42 +0000873
Bob Wilson1f595bb2009-04-17 19:07:39 +0000874 // Walk the register/memloc assignments, inserting copies/loads. In the case
Bob Wilsondee46d72009-04-17 20:35:10 +0000875 // of tail call optimization, arguments are handled later.
Bob Wilson1f595bb2009-04-17 19:07:39 +0000876 for (unsigned i = 0, realArgIdx = 0, e = ArgLocs.size();
877 i != e;
878 ++i, ++realArgIdx) {
879 CCValAssign &VA = ArgLocs[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +0000880 SDValue Arg = Outs[realArgIdx].Val;
881 ISD::ArgFlagsTy Flags = Outs[realArgIdx].Flags;
Evan Chenga8e29892007-01-19 07:51:42 +0000882
Bob Wilson1f595bb2009-04-17 19:07:39 +0000883 // Promote the value if needed.
884 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000885 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +0000886 case CCValAssign::Full: break;
887 case CCValAssign::SExt:
888 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
889 break;
890 case CCValAssign::ZExt:
891 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
892 break;
893 case CCValAssign::AExt:
894 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
895 break;
896 case CCValAssign::BCvt:
897 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
898 break;
Evan Chenga8e29892007-01-19 07:51:42 +0000899 }
900
Anton Korobeynikov567d14f2009-08-05 19:04:42 +0000901 // f64 and v2f64 might be passed in i32 pairs and must be split into pieces
Bob Wilson1f595bb2009-04-17 19:07:39 +0000902 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000903 if (VA.getLocVT() == MVT::v2f64) {
904 SDValue Op0 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
905 DAG.getConstant(0, MVT::i32));
906 SDValue Op1 = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
907 DAG.getConstant(1, MVT::i32));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000908
Dan Gohman98ca4f22009-08-05 01:29:28 +0000909 PassF64ArgInRegs(dl, DAG, Chain, Op0, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000910 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
911
912 VA = ArgLocs[++i]; // skip ahead to next loc
913 if (VA.isRegLoc()) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000914 PassF64ArgInRegs(dl, DAG, Chain, Op1, RegsToPass,
Bob Wilson5bafff32009-06-22 23:27:02 +0000915 VA, ArgLocs[++i], StackPtr, MemOpChains, Flags);
916 } else {
917 assert(VA.isMemLoc());
918 if (StackPtr.getNode() == 0)
919 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
920
Dan Gohman98ca4f22009-08-05 01:29:28 +0000921 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Op1,
922 dl, DAG, VA, Flags));
Bob Wilson5bafff32009-06-22 23:27:02 +0000923 }
924 } else {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000925 PassF64ArgInRegs(dl, DAG, Chain, Arg, RegsToPass, VA, ArgLocs[++i],
Bob Wilson5bafff32009-06-22 23:27:02 +0000926 StackPtr, MemOpChains, Flags);
Bob Wilson1f595bb2009-04-17 19:07:39 +0000927 }
928 } else if (VA.isRegLoc()) {
929 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
930 } else {
931 assert(VA.isMemLoc());
932 if (StackPtr.getNode() == 0)
933 StackPtr = DAG.getCopyFromReg(Chain, dl, ARM::SP, getPointerTy());
934
Dan Gohman98ca4f22009-08-05 01:29:28 +0000935 MemOpChains.push_back(LowerMemOpCallTo(Chain, StackPtr, Arg,
936 dl, DAG, VA, Flags));
Bob Wilson1f595bb2009-04-17 19:07:39 +0000937 }
Evan Chenga8e29892007-01-19 07:51:42 +0000938 }
939
940 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000941 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Evan Chenga8e29892007-01-19 07:51:42 +0000942 &MemOpChains[0], MemOpChains.size());
943
944 // Build a sequence of copy-to-reg nodes chained together with token chain
945 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +0000946 SDValue InFlag;
Evan Chenga8e29892007-01-19 07:51:42 +0000947 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Bob Wilson2dc4f542009-03-20 22:42:55 +0000948 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000949 RegsToPass[i].second, InFlag);
Evan Chenga8e29892007-01-19 07:51:42 +0000950 InFlag = Chain.getValue(1);
951 }
952
Bill Wendling056292f2008-09-16 21:48:12 +0000953 // If the callee is a GlobalAddress/ExternalSymbol node (quite common, every
954 // direct call is) turn it into a TargetGlobalAddress/TargetExternalSymbol
955 // node so that legalize doesn't hack it.
Evan Chenga8e29892007-01-19 07:51:42 +0000956 bool isDirect = false;
957 bool isARMFunc = false;
Evan Cheng277f0742007-06-19 21:05:09 +0000958 bool isLocalARMFunc = false;
Evan Chenga8e29892007-01-19 07:51:42 +0000959 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
960 GlobalValue *GV = G->getGlobal();
Evan Chenga8e29892007-01-19 07:51:42 +0000961 isDirect = true;
Chris Lattner4fb63d02009-07-15 04:12:33 +0000962 bool isExt = GV->isDeclaration() || GV->isWeakForLinker();
Evan Cheng970a4192007-01-19 19:28:01 +0000963 bool isStub = (isExt && Subtarget->isTargetDarwin()) &&
Evan Chenga8e29892007-01-19 07:51:42 +0000964 getTargetMachine().getRelocationModel() != Reloc::Static;
965 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Cheng277f0742007-06-19 21:05:09 +0000966 // ARM call to a local ARM function is predicable.
967 isLocalARMFunc = !Subtarget->isThumb() && !isExt;
Evan Chengc60e76d2007-01-30 20:37:08 +0000968 // tBX takes a register source operand.
David Goodwinf1daf7d2009-07-08 23:10:31 +0000969 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Evan Chengc60e76d2007-01-30 20:37:08 +0000970 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
971 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000972 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +0000973 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000974 Callee = DAG.getLoad(getPointerTy(), dl,
975 DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000976 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000977 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000978 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000979 } else
980 Callee = DAG.getTargetGlobalAddress(GV, getPointerTy());
Bill Wendling056292f2008-09-16 21:48:12 +0000981 } else if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Evan Chenga8e29892007-01-19 07:51:42 +0000982 isDirect = true;
Evan Cheng970a4192007-01-19 19:28:01 +0000983 bool isStub = Subtarget->isTargetDarwin() &&
Evan Chenga8e29892007-01-19 07:51:42 +0000984 getTargetMachine().getRelocationModel() != Reloc::Static;
985 isARMFunc = !Subtarget->isThumb() || isStub;
Evan Chengc60e76d2007-01-30 20:37:08 +0000986 // tBX takes a register source operand.
987 const char *Sym = S->getSymbol();
David Goodwinf1daf7d2009-07-08 23:10:31 +0000988 if (isARMFunc && Subtarget->isThumb1Only() && !Subtarget->hasV5TOps()) {
Owen Anderson1d0be152009-08-13 21:58:54 +0000989 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
990 Sym, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +0000991 ARMCP::CPStub, 4);
Evan Cheng1606e8e2009-03-13 07:51:59 +0000992 SDValue CPAddr = DAG.getTargetConstantPool(CPV, getPointerTy(), 4);
Owen Anderson825b72b2009-08-11 20:47:22 +0000993 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +0000994 Callee = DAG.getLoad(getPointerTy(), dl,
Bob Wilson2dc4f542009-03-20 22:42:55 +0000995 DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000996 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Bob Wilson2dc4f542009-03-20 22:42:55 +0000997 Callee = DAG.getNode(ARMISD::PIC_ADD, dl,
Dale Johannesen33c960f2009-02-04 20:06:27 +0000998 getPointerTy(), Callee, PICLabel);
Evan Chengc60e76d2007-01-30 20:37:08 +0000999 } else
Bill Wendling056292f2008-09-16 21:48:12 +00001000 Callee = DAG.getTargetExternalSymbol(Sym, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001001 }
1002
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001003 // FIXME: handle tail calls differently.
1004 unsigned CallOpc;
Evan Chengb6207242009-08-01 00:16:10 +00001005 if (Subtarget->isThumb()) {
1006 if ((!isDirect || isARMFunc) && !Subtarget->hasV5TOps())
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001007 CallOpc = ARMISD::CALL_NOLINK;
1008 else
1009 CallOpc = isARMFunc ? ARMISD::CALL : ARMISD::tCALL;
1010 } else {
1011 CallOpc = (isDirect || Subtarget->hasV5TOps())
Evan Cheng277f0742007-06-19 21:05:09 +00001012 ? (isLocalARMFunc ? ARMISD::CALL_PRED : ARMISD::CALL)
1013 : ARMISD::CALL_NOLINK;
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001014 }
David Goodwinf1daf7d2009-07-08 23:10:31 +00001015 if (CallOpc == ARMISD::CALL_NOLINK && !Subtarget->isThumb1Only()) {
Lauro Ramos Venanciob8a93a42007-03-27 16:19:21 +00001016 // implicit def LR - LR mustn't be allocated as GRP:$dst of CALL_NOLINK
Owen Anderson825b72b2009-08-11 20:47:22 +00001017 Chain = DAG.getCopyToReg(Chain, dl, ARM::LR, DAG.getUNDEF(MVT::i32),InFlag);
Lauro Ramos Venancio64c88d72007-03-20 17:57:23 +00001018 InFlag = Chain.getValue(1);
1019 }
1020
Dan Gohman475871a2008-07-27 21:46:04 +00001021 std::vector<SDValue> Ops;
Evan Chenga8e29892007-01-19 07:51:42 +00001022 Ops.push_back(Chain);
1023 Ops.push_back(Callee);
1024
1025 // Add argument registers to the end of the list so that they are known live
1026 // into the call.
1027 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
1028 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
1029 RegsToPass[i].second.getValueType()));
1030
Gabor Greifba36cb52008-08-28 21:40:38 +00001031 if (InFlag.getNode())
Evan Chenga8e29892007-01-19 07:51:42 +00001032 Ops.push_back(InFlag);
Duncan Sands4bdcb612008-07-02 17:40:58 +00001033 // Returns a chain and a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +00001034 Chain = DAG.getNode(CallOpc, dl, DAG.getVTList(MVT::Other, MVT::Flag),
Duncan Sands4bdcb612008-07-02 17:40:58 +00001035 &Ops[0], Ops.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001036 InFlag = Chain.getValue(1);
1037
Chris Lattnere563bbc2008-10-11 22:08:30 +00001038 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
1039 DAG.getIntPtrConstant(0, true), InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001040 if (!Ins.empty())
Evan Chenga8e29892007-01-19 07:51:42 +00001041 InFlag = Chain.getValue(1);
1042
Bob Wilson1f595bb2009-04-17 19:07:39 +00001043 // Handle result values, copying them out of physregs into vregs that we
1044 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001045 return LowerCallResult(Chain, InFlag, CallConv, isVarArg, Ins,
1046 dl, DAG, InVals);
Evan Chenga8e29892007-01-19 07:51:42 +00001047}
1048
Dan Gohman98ca4f22009-08-05 01:29:28 +00001049SDValue
1050ARMTargetLowering::LowerReturn(SDValue Chain,
1051 unsigned CallConv, bool isVarArg,
1052 const SmallVectorImpl<ISD::OutputArg> &Outs,
1053 DebugLoc dl, SelectionDAG &DAG) {
Bob Wilson2dc4f542009-03-20 22:42:55 +00001054
Bob Wilsondee46d72009-04-17 20:35:10 +00001055 // CCValAssign - represent the assignment of the return value to a location.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001056 SmallVector<CCValAssign, 16> RVLocs;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001057
Bob Wilsondee46d72009-04-17 20:35:10 +00001058 // CCState - Info about the registers and stack slots.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001059 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
1060 *DAG.getContext());
Bob Wilson1f595bb2009-04-17 19:07:39 +00001061
Dan Gohman98ca4f22009-08-05 01:29:28 +00001062 // Analyze outgoing return values.
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001063 CCInfo.AnalyzeReturn(Outs, CCAssignFnForNode(CallConv, /* Return */ true,
1064 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001065
1066 // If this is the first return lowered for this function, add
1067 // the regs to the liveout set for the function.
1068 if (DAG.getMachineFunction().getRegInfo().liveout_empty()) {
1069 for (unsigned i = 0; i != RVLocs.size(); ++i)
1070 if (RVLocs[i].isRegLoc())
1071 DAG.getMachineFunction().getRegInfo().addLiveOut(RVLocs[i].getLocReg());
Evan Chenga8e29892007-01-19 07:51:42 +00001072 }
1073
Bob Wilson1f595bb2009-04-17 19:07:39 +00001074 SDValue Flag;
1075
1076 // Copy the result values into the output registers.
1077 for (unsigned i = 0, realRVLocIdx = 0;
1078 i != RVLocs.size();
1079 ++i, ++realRVLocIdx) {
1080 CCValAssign &VA = RVLocs[i];
1081 assert(VA.isRegLoc() && "Can only return in registers!");
1082
Dan Gohman98ca4f22009-08-05 01:29:28 +00001083 SDValue Arg = Outs[realRVLocIdx].Val;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001084
1085 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001086 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001087 case CCValAssign::Full: break;
1088 case CCValAssign::BCvt:
1089 Arg = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getLocVT(), Arg);
1090 break;
1091 }
1092
Bob Wilson1f595bb2009-04-17 19:07:39 +00001093 if (VA.needsCustom()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001094 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001095 // Extract the first half and return it in two registers.
Owen Anderson825b72b2009-08-11 20:47:22 +00001096 SDValue Half = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1097 DAG.getConstant(0, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001098 SDValue HalfGPRs = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001099 DAG.getVTList(MVT::i32, MVT::i32), Half);
Bob Wilson5bafff32009-06-22 23:27:02 +00001100
1101 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), HalfGPRs, Flag);
1102 Flag = Chain.getValue(1);
1103 VA = RVLocs[++i]; // skip ahead to next loc
1104 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(),
1105 HalfGPRs.getValue(1), Flag);
1106 Flag = Chain.getValue(1);
1107 VA = RVLocs[++i]; // skip ahead to next loc
1108
1109 // Extract the 2nd half and fall through to handle it as an f64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00001110 Arg = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, dl, MVT::f64, Arg,
1111 DAG.getConstant(1, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00001112 }
1113 // Legalize ret f64 -> ret 2 x i32. We always have fmrrd if f64 is
1114 // available.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001115 SDValue fmrrd = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001116 DAG.getVTList(MVT::i32, MVT::i32), &Arg, 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001117 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd, Flag);
Bob Wilson4d59e1d2009-04-24 17:00:36 +00001118 Flag = Chain.getValue(1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001119 VA = RVLocs[++i]; // skip ahead to next loc
1120 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), fmrrd.getValue(1),
1121 Flag);
1122 } else
1123 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
1124
Bob Wilsondee46d72009-04-17 20:35:10 +00001125 // Guarantee that all emitted copies are
1126 // stuck together, avoiding something bad.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001127 Flag = Chain.getValue(1);
1128 }
1129
1130 SDValue result;
1131 if (Flag.getNode())
Owen Anderson825b72b2009-08-11 20:47:22 +00001132 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain, Flag);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001133 else // Return Void
Owen Anderson825b72b2009-08-11 20:47:22 +00001134 result = DAG.getNode(ARMISD::RET_FLAG, dl, MVT::Other, Chain);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001135
1136 return result;
Evan Chenga8e29892007-01-19 07:51:42 +00001137}
1138
Bob Wilson2dc4f542009-03-20 22:42:55 +00001139// ConstantPool, JumpTable, GlobalAddress, and ExternalSymbol are lowered as
Bob Wilsond2559bf2009-07-13 18:11:36 +00001140// their target counterpart wrapped in the ARMISD::Wrapper node. Suppose N is
Bill Wendling056292f2008-09-16 21:48:12 +00001141// one of the above mentioned nodes. It has to be wrapped because otherwise
1142// Select(N) returns N. So the raw TargetGlobalAddress nodes, etc. can only
1143// be used to form addressing mode. These wrapped nodes will be selected
1144// into MOVi.
Dan Gohman475871a2008-07-27 21:46:04 +00001145static SDValue LowerConstantPool(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001146 EVT PtrVT = Op.getValueType();
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001147 // FIXME there is no actual debug info here
1148 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001149 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00001150 SDValue Res;
Evan Chenga8e29892007-01-19 07:51:42 +00001151 if (CP->isMachineConstantPoolEntry())
1152 Res = DAG.getTargetConstantPool(CP->getMachineCPVal(), PtrVT,
1153 CP->getAlignment());
1154 else
1155 Res = DAG.getTargetConstantPool(CP->getConstVal(), PtrVT,
1156 CP->getAlignment());
Owen Anderson825b72b2009-08-11 20:47:22 +00001157 return DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Res);
Evan Chenga8e29892007-01-19 07:51:42 +00001158}
1159
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001160// Lower ISD::GlobalTLSAddress using the "general dynamic" model
Dan Gohman475871a2008-07-27 21:46:04 +00001161SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001162ARMTargetLowering::LowerToTLSGeneralDynamicModel(GlobalAddressSDNode *GA,
1163 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00001164 DebugLoc dl = GA->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001165 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001166 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1167 ARMConstantPoolValue *CPV =
1168 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
1169 PCAdj, "tlsgd", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001170 SDValue Argument = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001171 Argument = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Argument);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001172 Argument = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), Argument, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001173 SDValue Chain = Argument.getValue(1);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001174
Owen Anderson825b72b2009-08-11 20:47:22 +00001175 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001176 Argument = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Argument, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001177
1178 // call __tls_get_addr.
1179 ArgListTy Args;
1180 ArgListEntry Entry;
1181 Entry.Node = Argument;
Owen Anderson1d0be152009-08-13 21:58:54 +00001182 Entry.Ty = (const Type *) Type::getInt32Ty(*DAG.getContext());
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001183 Args.push_back(Entry);
Dale Johannesen7d2ad622009-01-30 23:10:59 +00001184 // FIXME: is there useful debug info available here?
Dan Gohman475871a2008-07-27 21:46:04 +00001185 std::pair<SDValue, SDValue> CallResult =
Owen Anderson1d0be152009-08-13 21:58:54 +00001186 LowerCallTo(Chain, (const Type *) Type::getInt32Ty(*DAG.getContext()), false, false, false, false,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001187 0, CallingConv::C, false, /*isReturnValueUsed=*/true,
Dale Johannesen33c960f2009-02-04 20:06:27 +00001188 DAG.getExternalSymbol("__tls_get_addr", PtrVT), Args, DAG, dl);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001189 return CallResult.first;
1190}
1191
1192// Lower ISD::GlobalTLSAddress using the "initial exec" or
1193// "local exec" model.
Dan Gohman475871a2008-07-27 21:46:04 +00001194SDValue
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001195ARMTargetLowering::LowerToTLSExecModels(GlobalAddressSDNode *GA,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001196 SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001197 GlobalValue *GV = GA->getGlobal();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001198 DebugLoc dl = GA->getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00001199 SDValue Offset;
1200 SDValue Chain = DAG.getEntryNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001201 EVT PtrVT = getPointerTy();
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001202 // Get the Thread Pointer
Dale Johannesen33c960f2009-02-04 20:06:27 +00001203 SDValue ThreadPointer = DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001204
Chris Lattner4fb63d02009-07-15 04:12:33 +00001205 if (GV->isDeclaration()) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001206 // initial exec model
1207 unsigned char PCAdj = Subtarget->isThumb() ? 4 : 8;
1208 ARMConstantPoolValue *CPV =
1209 new ARMConstantPoolValue(GA->getGlobal(), ARMPCLabelIndex, ARMCP::CPValue,
1210 PCAdj, "gottpoff", true);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001211 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001212 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001213 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001214 Chain = Offset.getValue(1);
1215
Owen Anderson825b72b2009-08-11 20:47:22 +00001216 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001217 Offset = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Offset, PICLabel);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001218
Dale Johannesen33c960f2009-02-04 20:06:27 +00001219 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001220 } else {
1221 // local exec model
1222 ARMConstantPoolValue *CPV =
1223 new ARMConstantPoolValue(GV, ARMCP::CPValue, "tpoff");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001224 Offset = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001225 Offset = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, Offset);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001226 Offset = DAG.getLoad(PtrVT, dl, Chain, Offset, NULL, 0);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001227 }
1228
1229 // The address of the thread local variable is the add of the thread
1230 // pointer with the offset of the variable.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001231 return DAG.getNode(ISD::ADD, dl, PtrVT, ThreadPointer, Offset);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001232}
1233
Dan Gohman475871a2008-07-27 21:46:04 +00001234SDValue
1235ARMTargetLowering::LowerGlobalTLSAddress(SDValue Op, SelectionDAG &DAG) {
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00001236 // TODO: implement the "local dynamic" model
1237 assert(Subtarget->isTargetELF() &&
1238 "TLS not implemented for non-ELF targets");
1239 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1240 // If the relocation model is PIC, use the "General Dynamic" TLS Model,
1241 // otherwise use the "Local Exec" TLS Model
1242 if (getTargetMachine().getRelocationModel() == Reloc::PIC_)
1243 return LowerToTLSGeneralDynamicModel(GA, DAG);
1244 else
1245 return LowerToTLSExecModels(GA, DAG);
1246}
1247
Dan Gohman475871a2008-07-27 21:46:04 +00001248SDValue ARMTargetLowering::LowerGlobalAddressELF(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001249 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001250 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001251 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001252 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1253 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1254 if (RelocM == Reloc::PIC_) {
Rafael Espindolabb46f522009-01-15 20:18:42 +00001255 bool UseGOTOFF = GV->hasLocalLinkage() || GV->hasHiddenVisibility();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001256 ARMConstantPoolValue *CPV =
1257 new ARMConstantPoolValue(GV, ARMCP::CPValue, UseGOTOFF ? "GOTOFF":"GOT");
Evan Cheng1606e8e2009-03-13 07:51:59 +00001258 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001259 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001260 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(),
Dale Johannesen33c960f2009-02-04 20:06:27 +00001261 CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001262 SDValue Chain = Result.getValue(1);
Dale Johannesenb300d2a2009-02-07 00:55:49 +00001263 SDValue GOT = DAG.getGLOBAL_OFFSET_TABLE(PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001264 Result = DAG.getNode(ISD::ADD, dl, PtrVT, Result, GOT);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001265 if (!UseGOTOFF)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001266 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001267 return Result;
1268 } else {
Evan Cheng1606e8e2009-03-13 07:51:59 +00001269 SDValue CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001270 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001271 return DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001272 }
1273}
1274
Evan Chenga8e29892007-01-19 07:51:42 +00001275/// GVIsIndirectSymbol - true if the GV will be accessed via an indirect symbol
Evan Cheng97c9bb52007-05-04 00:26:58 +00001276/// even in non-static mode.
1277static bool GVIsIndirectSymbol(GlobalValue *GV, Reloc::Model RelocM) {
Evan Chengae94e592008-12-05 01:06:39 +00001278 // If symbol visibility is hidden, the extra load is not needed if
1279 // the symbol is definitely defined in the current translation unit.
Chris Lattner4fb63d02009-07-15 04:12:33 +00001280 bool isDecl = GV->isDeclaration() || GV->hasAvailableExternallyLinkage();
Evan Chengae94e592008-12-05 01:06:39 +00001281 if (GV->hasHiddenVisibility() && (!isDecl && !GV->hasCommonLinkage()))
1282 return false;
Duncan Sands667d4b82009-03-07 15:45:40 +00001283 return RelocM != Reloc::Static && (isDecl || GV->isWeakForLinker());
Evan Chenga8e29892007-01-19 07:51:42 +00001284}
1285
Dan Gohman475871a2008-07-27 21:46:04 +00001286SDValue ARMTargetLowering::LowerGlobalAddressDarwin(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001287 SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001288 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001289 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001290 GlobalValue *GV = cast<GlobalAddressSDNode>(Op)->getGlobal();
1291 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
Evan Cheng97c9bb52007-05-04 00:26:58 +00001292 bool IsIndirect = GVIsIndirectSymbol(GV, RelocM);
Dan Gohman475871a2008-07-27 21:46:04 +00001293 SDValue CPAddr;
Evan Chenga8e29892007-01-19 07:51:42 +00001294 if (RelocM == Reloc::Static)
Evan Cheng1606e8e2009-03-13 07:51:59 +00001295 CPAddr = DAG.getTargetConstantPool(GV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001296 else {
1297 unsigned PCAdj = (RelocM != Reloc::PIC_)
1298 ? 0 : (Subtarget->isThumb() ? 4 : 8);
Evan Chengc60e76d2007-01-30 20:37:08 +00001299 ARMCP::ARMCPKind Kind = IsIndirect ? ARMCP::CPNonLazyPtr
1300 : ARMCP::CPValue;
Evan Chenga8e29892007-01-19 07:51:42 +00001301 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(GV, ARMPCLabelIndex,
Evan Chengc60e76d2007-01-30 20:37:08 +00001302 Kind, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001303 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Evan Chenga8e29892007-01-19 07:51:42 +00001304 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001305 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Evan Chenga8e29892007-01-19 07:51:42 +00001306
Dale Johannesen33c960f2009-02-04 20:06:27 +00001307 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Dan Gohman475871a2008-07-27 21:46:04 +00001308 SDValue Chain = Result.getValue(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001309
1310 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001311 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001312 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Evan Chenga8e29892007-01-19 07:51:42 +00001313 }
1314 if (IsIndirect)
Dale Johannesen33c960f2009-02-04 20:06:27 +00001315 Result = DAG.getLoad(PtrVT, dl, Chain, Result, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001316
1317 return Result;
1318}
1319
Dan Gohman475871a2008-07-27 21:46:04 +00001320SDValue ARMTargetLowering::LowerGLOBAL_OFFSET_TABLE(SDValue Op,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001321 SelectionDAG &DAG){
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001322 assert(Subtarget->isTargetELF() &&
1323 "GLOBAL OFFSET TABLE not implemented for non-ELF targets");
Owen Andersone50ed302009-08-10 22:56:29 +00001324 EVT PtrVT = getPointerTy();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001325 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001326 unsigned PCAdj = Subtarget->isThumb() ? 4 : 8;
Owen Anderson1d0be152009-08-13 21:58:54 +00001327 ARMConstantPoolValue *CPV = new ARMConstantPoolValue(*DAG.getContext(),
1328 "_GLOBAL_OFFSET_TABLE_",
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001329 ARMPCLabelIndex,
1330 ARMCP::CPValue, PCAdj);
Evan Cheng1606e8e2009-03-13 07:51:59 +00001331 SDValue CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001332 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001333 SDValue Result = DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001334 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001335 return DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00001336}
1337
Bob Wilsona599bff2009-08-04 00:36:16 +00001338static SDValue LowerNeonVLDIntrinsic(SDValue Op, SelectionDAG &DAG,
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001339 unsigned Opcode) {
Bob Wilsona599bff2009-08-04 00:36:16 +00001340 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001341 EVT VT = Node->getValueType(0);
Bob Wilsona599bff2009-08-04 00:36:16 +00001342 DebugLoc dl = Op.getDebugLoc();
1343
1344 if (!VT.is64BitVector())
1345 return SDValue(); // unimplemented
1346
1347 SDValue Ops[] = { Node->getOperand(0),
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001348 Node->getOperand(2) };
1349 return DAG.getNode(Opcode, dl, Node->getVTList(), Ops, 2);
Bob Wilsona599bff2009-08-04 00:36:16 +00001350}
1351
Bob Wilsonb36ec862009-08-06 18:47:44 +00001352static SDValue LowerNeonVSTIntrinsic(SDValue Op, SelectionDAG &DAG,
1353 unsigned Opcode, unsigned NumVecs) {
1354 SDNode *Node = Op.getNode();
Owen Andersone50ed302009-08-10 22:56:29 +00001355 EVT VT = Node->getOperand(3).getValueType();
Bob Wilsonb36ec862009-08-06 18:47:44 +00001356 DebugLoc dl = Op.getDebugLoc();
1357
1358 if (!VT.is64BitVector())
1359 return SDValue(); // unimplemented
1360
1361 SmallVector<SDValue, 6> Ops;
1362 Ops.push_back(Node->getOperand(0));
1363 Ops.push_back(Node->getOperand(2));
1364 for (unsigned N = 0; N < NumVecs; ++N)
1365 Ops.push_back(Node->getOperand(N + 3));
Owen Anderson825b72b2009-08-11 20:47:22 +00001366 return DAG.getNode(Opcode, dl, MVT::Other, Ops.data(), Ops.size());
Bob Wilsonb36ec862009-08-06 18:47:44 +00001367}
1368
Bob Wilsona599bff2009-08-04 00:36:16 +00001369SDValue
1370ARMTargetLowering::LowerINTRINSIC_W_CHAIN(SDValue Op, SelectionDAG &DAG) {
1371 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue();
1372 switch (IntNo) {
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001373 case Intrinsic::arm_neon_vld2:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001374 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD2D);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001375 case Intrinsic::arm_neon_vld3:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001376 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD3D);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001377 case Intrinsic::arm_neon_vld4:
Bob Wilson4a3d35a2009-08-05 00:49:09 +00001378 return LowerNeonVLDIntrinsic(Op, DAG, ARMISD::VLD4D);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001379 case Intrinsic::arm_neon_vst2:
Bob Wilsonb36ec862009-08-06 18:47:44 +00001380 return LowerNeonVSTIntrinsic(Op, DAG, ARMISD::VST2D, 2);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001381 case Intrinsic::arm_neon_vst3:
Bob Wilsonb36ec862009-08-06 18:47:44 +00001382 return LowerNeonVSTIntrinsic(Op, DAG, ARMISD::VST3D, 3);
Bob Wilsonb0abb4d2009-08-11 05:39:44 +00001383 case Intrinsic::arm_neon_vst4:
Bob Wilsonb36ec862009-08-06 18:47:44 +00001384 return LowerNeonVSTIntrinsic(Op, DAG, ARMISD::VST4D, 4);
Bob Wilsona599bff2009-08-04 00:36:16 +00001385 default: return SDValue(); // Don't custom lower most intrinsics.
1386 }
1387}
1388
Jim Grosbach0e0da732009-05-12 23:59:14 +00001389SDValue
1390ARMTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op, SelectionDAG &DAG) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001391 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001392 DebugLoc dl = Op.getDebugLoc();
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001393 switch (IntNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00001394 default: return SDValue(); // Don't custom lower most intrinsics.
Bob Wilson916afdb2009-08-04 00:25:01 +00001395 case Intrinsic::arm_thread_pointer: {
Owen Andersone50ed302009-08-10 22:56:29 +00001396 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Bob Wilson916afdb2009-08-04 00:25:01 +00001397 return DAG.getNode(ARMISD::THREAD_POINTER, dl, PtrVT);
1398 }
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001399 case Intrinsic::eh_sjlj_lsda: {
1400 // blah. horrible, horrible hack with the forced magic name.
1401 // really need to clean this up. It belongs in the target-independent
1402 // layer somehow that doesn't require the coupling with the asm
1403 // printer.
1404 MachineFunction &MF = DAG.getMachineFunction();
1405 EVT PtrVT = getPointerTy();
1406 DebugLoc dl = Op.getDebugLoc();
1407 Reloc::Model RelocM = getTargetMachine().getRelocationModel();
1408 SDValue CPAddr;
1409 unsigned PCAdj = (RelocM != Reloc::PIC_)
1410 ? 0 : (Subtarget->isThumb() ? 4 : 8);
1411 ARMCP::ARMCPKind Kind = ARMCP::CPValue;
1412 // Save off the LSDA name for the AsmPrinter to use when it's time
1413 // to emit the table
1414 std::string LSDAName = "L_lsda_";
1415 LSDAName += MF.getFunction()->getName();
1416 ARMConstantPoolValue *CPV =
Owen Anderson1d0be152009-08-13 21:58:54 +00001417 new ARMConstantPoolValue(*DAG.getContext(), LSDAName.c_str(),
1418 ARMPCLabelIndex, Kind, PCAdj);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001419 CPAddr = DAG.getTargetConstantPool(CPV, PtrVT, 4);
Owen Anderson825b72b2009-08-11 20:47:22 +00001420 CPAddr = DAG.getNode(ARMISD::Wrapper, dl, MVT::i32, CPAddr);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001421 SDValue Result =
1422 DAG.getLoad(PtrVT, dl, DAG.getEntryNode(), CPAddr, NULL, 0);
1423 SDValue Chain = Result.getValue(1);
1424
1425 if (RelocM == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001426 SDValue PICLabel = DAG.getConstant(ARMPCLabelIndex++, MVT::i32);
Jim Grosbach1b747ad2009-08-11 00:09:57 +00001427 Result = DAG.getNode(ARMISD::PIC_ADD, dl, PtrVT, Result, PICLabel);
1428 }
1429 return Result;
1430 }
Jim Grosbachf9570122009-05-14 00:46:35 +00001431 case Intrinsic::eh_sjlj_setjmp:
Owen Anderson825b72b2009-08-11 20:47:22 +00001432 return DAG.getNode(ARMISD::EH_SJLJ_SETJMP, dl, MVT::i32, Op.getOperand(1));
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00001433 }
1434}
1435
Dan Gohman475871a2008-07-27 21:46:04 +00001436static SDValue LowerVASTART(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001437 unsigned VarArgsFrameIndex) {
Evan Chenga8e29892007-01-19 07:51:42 +00001438 // vastart just stores the address of the VarArgsFrameIndex slot into the
1439 // memory location argument.
Dale Johannesen33c960f2009-02-04 20:06:27 +00001440 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001441 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00001442 SDValue FR = DAG.getFrameIndex(VarArgsFrameIndex, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001443 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Dale Johannesen33c960f2009-02-04 20:06:27 +00001444 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1), SV, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001445}
1446
Dan Gohman475871a2008-07-27 21:46:04 +00001447SDValue
Evan Cheng86198642009-08-07 00:34:42 +00001448ARMTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) {
1449 SDNode *Node = Op.getNode();
1450 DebugLoc dl = Node->getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001451 EVT VT = Node->getValueType(0);
Evan Cheng86198642009-08-07 00:34:42 +00001452 SDValue Chain = Op.getOperand(0);
1453 SDValue Size = Op.getOperand(1);
1454 SDValue Align = Op.getOperand(2);
1455
1456 // Chain the dynamic stack allocation so that it doesn't modify the stack
1457 // pointer when other instructions are using the stack.
1458 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(0, true));
1459
1460 unsigned AlignVal = cast<ConstantSDNode>(Align)->getZExtValue();
1461 unsigned StackAlign = getTargetMachine().getFrameInfo()->getStackAlignment();
1462 if (AlignVal > StackAlign)
1463 // Do this now since selection pass cannot introduce new target
1464 // independent node.
1465 Align = DAG.getConstant(-(uint64_t)AlignVal, VT);
1466
1467 // In Thumb1 mode, there isn't a "sub r, sp, r" instruction, we will end up
1468 // using a "add r, sp, r" instead. Negate the size now so we don't have to
1469 // do even more horrible hack later.
1470 MachineFunction &MF = DAG.getMachineFunction();
1471 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1472 if (AFI->isThumb1OnlyFunction()) {
1473 bool Negate = true;
1474 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Size);
1475 if (C) {
1476 uint32_t Val = C->getZExtValue();
1477 if (Val <= 508 && ((Val & 3) == 0))
1478 Negate = false;
1479 }
1480 if (Negate)
1481 Size = DAG.getNode(ISD::SUB, dl, VT, DAG.getConstant(0, VT), Size);
1482 }
1483
Owen Anderson825b72b2009-08-11 20:47:22 +00001484 SDVTList VTList = DAG.getVTList(VT, MVT::Other);
Evan Cheng86198642009-08-07 00:34:42 +00001485 SDValue Ops1[] = { Chain, Size, Align };
1486 SDValue Res = DAG.getNode(ARMISD::DYN_ALLOC, dl, VTList, Ops1, 3);
1487 Chain = Res.getValue(1);
1488 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(0, true),
1489 DAG.getIntPtrConstant(0, true), SDValue());
1490 SDValue Ops2[] = { Res, Chain };
1491 return DAG.getMergeValues(Ops2, 2, dl);
1492}
1493
1494SDValue
Bob Wilson5bafff32009-06-22 23:27:02 +00001495ARMTargetLowering::GetF64FormalArgument(CCValAssign &VA, CCValAssign &NextVA,
1496 SDValue &Root, SelectionDAG &DAG,
1497 DebugLoc dl) {
1498 MachineFunction &MF = DAG.getMachineFunction();
1499 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1500
1501 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001502 if (AFI->isThumb1OnlyFunction())
Bob Wilson5bafff32009-06-22 23:27:02 +00001503 RC = ARM::tGPRRegisterClass;
1504 else
1505 RC = ARM::GPRRegisterClass;
1506
1507 // Transform the arguments stored in physical registers into virtual ones.
1508 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001509 SDValue ArgValue = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001510
1511 SDValue ArgValue2;
1512 if (NextVA.isMemLoc()) {
1513 unsigned ArgSize = NextVA.getLocVT().getSizeInBits()/8;
1514 MachineFrameInfo *MFI = MF.getFrameInfo();
1515 int FI = MFI->CreateFixedObject(ArgSize, NextVA.getLocMemOffset());
1516
1517 // Create load node to retrieve arguments from the stack.
1518 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Owen Anderson825b72b2009-08-11 20:47:22 +00001519 ArgValue2 = DAG.getLoad(MVT::i32, dl, Root, FIN, NULL, 0);
Bob Wilson5bafff32009-06-22 23:27:02 +00001520 } else {
1521 Reg = MF.addLiveIn(NextVA.getLocReg(), RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001522 ArgValue2 = DAG.getCopyFromReg(Root, dl, Reg, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00001523 }
1524
Owen Anderson825b72b2009-08-11 20:47:22 +00001525 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, ArgValue, ArgValue2);
Bob Wilson5bafff32009-06-22 23:27:02 +00001526}
1527
1528SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001529ARMTargetLowering::LowerFormalArguments(SDValue Chain,
1530 unsigned CallConv, bool isVarArg,
1531 const SmallVectorImpl<ISD::InputArg>
1532 &Ins,
1533 DebugLoc dl, SelectionDAG &DAG,
1534 SmallVectorImpl<SDValue> &InVals) {
1535
Bob Wilson1f595bb2009-04-17 19:07:39 +00001536 MachineFunction &MF = DAG.getMachineFunction();
1537 MachineFrameInfo *MFI = MF.getFrameInfo();
1538
Bob Wilson1f595bb2009-04-17 19:07:39 +00001539 ARMFunctionInfo *AFI = MF.getInfo<ARMFunctionInfo>();
1540
1541 // Assign locations to all of the incoming arguments.
1542 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00001543 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), ArgLocs,
1544 *DAG.getContext());
1545 CCInfo.AnalyzeFormalArguments(Ins,
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001546 CCAssignFnForNode(CallConv, /* Return*/ false,
1547 isVarArg));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001548
1549 SmallVector<SDValue, 16> ArgValues;
1550
1551 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1552 CCValAssign &VA = ArgLocs[i];
1553
Bob Wilsondee46d72009-04-17 20:35:10 +00001554 // Arguments stored in registers.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001555 if (VA.isRegLoc()) {
Owen Andersone50ed302009-08-10 22:56:29 +00001556 EVT RegVT = VA.getLocVT();
Bob Wilson1f595bb2009-04-17 19:07:39 +00001557
Bob Wilson5bafff32009-06-22 23:27:02 +00001558 SDValue ArgValue;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001559 if (VA.needsCustom()) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001560 // f64 and vector types are split up into multiple registers or
1561 // combinations of registers and stack slots.
Owen Anderson825b72b2009-08-11 20:47:22 +00001562 RegVT = MVT::i32;
Bob Wilson1f595bb2009-04-17 19:07:39 +00001563
Owen Anderson825b72b2009-08-11 20:47:22 +00001564 if (VA.getLocVT() == MVT::v2f64) {
Bob Wilson5bafff32009-06-22 23:27:02 +00001565 SDValue ArgValue1 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001566 Chain, DAG, dl);
Bob Wilson5bafff32009-06-22 23:27:02 +00001567 VA = ArgLocs[++i]; // skip ahead to next loc
1568 SDValue ArgValue2 = GetF64FormalArgument(VA, ArgLocs[++i],
Dan Gohman98ca4f22009-08-05 01:29:28 +00001569 Chain, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001570 ArgValue = DAG.getNode(ISD::UNDEF, dl, MVT::v2f64);
1571 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001572 ArgValue, ArgValue1, DAG.getIntPtrConstant(0));
Owen Anderson825b72b2009-08-11 20:47:22 +00001573 ArgValue = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64,
Bob Wilson5bafff32009-06-22 23:27:02 +00001574 ArgValue, ArgValue2, DAG.getIntPtrConstant(1));
1575 } else
Dan Gohman98ca4f22009-08-05 01:29:28 +00001576 ArgValue = GetF64FormalArgument(VA, ArgLocs[++i], Chain, DAG, dl);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001577
Bob Wilson5bafff32009-06-22 23:27:02 +00001578 } else {
1579 TargetRegisterClass *RC;
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001580
Owen Anderson825b72b2009-08-11 20:47:22 +00001581 if (RegVT == MVT::f32)
Bob Wilson5bafff32009-06-22 23:27:02 +00001582 RC = ARM::SPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001583 else if (RegVT == MVT::f64)
Bob Wilson5bafff32009-06-22 23:27:02 +00001584 RC = ARM::DPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001585 else if (RegVT == MVT::v2f64)
Anton Korobeynikov567d14f2009-08-05 19:04:42 +00001586 RC = ARM::QPRRegisterClass;
Owen Anderson825b72b2009-08-11 20:47:22 +00001587 else if (RegVT == MVT::i32)
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001588 RC = (AFI->isThumb1OnlyFunction() ?
1589 ARM::tGPRRegisterClass : ARM::GPRRegisterClass);
Bob Wilson5bafff32009-06-22 23:27:02 +00001590 else
Anton Korobeynikov058c2512009-08-05 20:15:19 +00001591 llvm_unreachable("RegVT not supported by FORMAL_ARGUMENTS Lowering");
Bob Wilson5bafff32009-06-22 23:27:02 +00001592
1593 // Transform the arguments in physical registers into virtual ones.
1594 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001595 ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, RegVT);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001596 }
1597
1598 // If this is an 8 or 16-bit value, it is really passed promoted
1599 // to 32 bits. Insert an assert[sz]ext to capture this, then
1600 // truncate to the right size.
1601 switch (VA.getLocInfo()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00001602 default: llvm_unreachable("Unknown loc info!");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001603 case CCValAssign::Full: break;
1604 case CCValAssign::BCvt:
1605 ArgValue = DAG.getNode(ISD::BIT_CONVERT, dl, VA.getValVT(), ArgValue);
1606 break;
1607 case CCValAssign::SExt:
1608 ArgValue = DAG.getNode(ISD::AssertSext, dl, RegVT, ArgValue,
1609 DAG.getValueType(VA.getValVT()));
1610 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1611 break;
1612 case CCValAssign::ZExt:
1613 ArgValue = DAG.getNode(ISD::AssertZext, dl, RegVT, ArgValue,
1614 DAG.getValueType(VA.getValVT()));
1615 ArgValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), ArgValue);
1616 break;
1617 }
1618
Dan Gohman98ca4f22009-08-05 01:29:28 +00001619 InVals.push_back(ArgValue);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001620
1621 } else { // VA.isRegLoc()
1622
1623 // sanity check
1624 assert(VA.isMemLoc());
Owen Anderson825b72b2009-08-11 20:47:22 +00001625 assert(VA.getValVT() != MVT::i64 && "i64 should already be lowered");
Bob Wilson1f595bb2009-04-17 19:07:39 +00001626
1627 unsigned ArgSize = VA.getLocVT().getSizeInBits()/8;
1628 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset());
1629
Bob Wilsondee46d72009-04-17 20:35:10 +00001630 // Create load nodes to retrieve arguments from the stack.
Bob Wilson1f595bb2009-04-17 19:07:39 +00001631 SDValue FIN = DAG.getFrameIndex(FI, getPointerTy());
Dan Gohman98ca4f22009-08-05 01:29:28 +00001632 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN, NULL, 0));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001633 }
1634 }
1635
1636 // varargs
Evan Chenga8e29892007-01-19 07:51:42 +00001637 if (isVarArg) {
1638 static const unsigned GPRArgRegs[] = {
1639 ARM::R0, ARM::R1, ARM::R2, ARM::R3
1640 };
1641
Bob Wilsondee46d72009-04-17 20:35:10 +00001642 unsigned NumGPRs = CCInfo.getFirstUnallocated
1643 (GPRArgRegs, sizeof(GPRArgRegs) / sizeof(GPRArgRegs[0]));
Bob Wilson1f595bb2009-04-17 19:07:39 +00001644
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001645 unsigned Align = MF.getTarget().getFrameInfo()->getStackAlignment();
1646 unsigned VARegSize = (4 - NumGPRs) * 4;
1647 unsigned VARegSaveSize = (VARegSize + Align - 1) & ~(Align - 1);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001648 unsigned ArgOffset = 0;
Evan Chenga8e29892007-01-19 07:51:42 +00001649 if (VARegSaveSize) {
1650 // If this function is vararg, store any remaining integer argument regs
1651 // to their spots on the stack so that they may be loaded by deferencing
1652 // the result of va_next.
1653 AFI->setVarArgsRegSaveSize(VARegSaveSize);
Bob Wilson1f595bb2009-04-17 19:07:39 +00001654 ArgOffset = CCInfo.getNextStackOffset();
Lauro Ramos Venancio600c3832007-02-23 20:32:57 +00001655 VarArgsFrameIndex = MFI->CreateFixedObject(VARegSaveSize, ArgOffset +
1656 VARegSaveSize - VARegSize);
Dan Gohman475871a2008-07-27 21:46:04 +00001657 SDValue FIN = DAG.getFrameIndex(VarArgsFrameIndex, getPointerTy());
Evan Chenga8e29892007-01-19 07:51:42 +00001658
Dan Gohman475871a2008-07-27 21:46:04 +00001659 SmallVector<SDValue, 4> MemOps;
Evan Chenga8e29892007-01-19 07:51:42 +00001660 for (; NumGPRs < 4; ++NumGPRs) {
Bob Wilson1f595bb2009-04-17 19:07:39 +00001661 TargetRegisterClass *RC;
David Goodwinf1daf7d2009-07-08 23:10:31 +00001662 if (AFI->isThumb1OnlyFunction())
Bob Wilson1f595bb2009-04-17 19:07:39 +00001663 RC = ARM::tGPRRegisterClass;
Jim Grosbach30eae3c2009-04-07 20:34:09 +00001664 else
Bob Wilson1f595bb2009-04-17 19:07:39 +00001665 RC = ARM::GPRRegisterClass;
1666
Bob Wilson998e1252009-04-20 18:36:57 +00001667 unsigned VReg = MF.addLiveIn(GPRArgRegs[NumGPRs], RC);
Owen Anderson825b72b2009-08-11 20:47:22 +00001668 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001669 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN, NULL, 0);
Evan Chenga8e29892007-01-19 07:51:42 +00001670 MemOps.push_back(Store);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001671 FIN = DAG.getNode(ISD::ADD, dl, getPointerTy(), FIN,
Evan Chenga8e29892007-01-19 07:51:42 +00001672 DAG.getConstant(4, getPointerTy()));
1673 }
1674 if (!MemOps.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00001675 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001676 &MemOps[0], MemOps.size());
Evan Chenga8e29892007-01-19 07:51:42 +00001677 } else
1678 // This will point to the next argument passed via stack.
1679 VarArgsFrameIndex = MFI->CreateFixedObject(4, ArgOffset);
1680 }
1681
Dan Gohman98ca4f22009-08-05 01:29:28 +00001682 return Chain;
Evan Chenga8e29892007-01-19 07:51:42 +00001683}
1684
1685/// isFloatingPointZero - Return true if this is +0.0.
Dan Gohman475871a2008-07-27 21:46:04 +00001686static bool isFloatingPointZero(SDValue Op) {
Evan Chenga8e29892007-01-19 07:51:42 +00001687 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001688 return CFP->getValueAPF().isPosZero();
Gabor Greifba36cb52008-08-28 21:40:38 +00001689 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Evan Chenga8e29892007-01-19 07:51:42 +00001690 // Maybe this has already been legalized into the constant pool?
1691 if (Op.getOperand(1).getOpcode() == ARMISD::Wrapper) {
Dan Gohman475871a2008-07-27 21:46:04 +00001692 SDValue WrapperOp = Op.getOperand(1).getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001693 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(WrapperOp))
1694 if (ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +00001695 return CFP->getValueAPF().isPosZero();
Evan Chenga8e29892007-01-19 07:51:42 +00001696 }
1697 }
1698 return false;
1699}
1700
David Goodwinf1daf7d2009-07-08 23:10:31 +00001701static bool isLegalCmpImmediate(unsigned C, bool isThumb1Only) {
1702 return ( isThumb1Only && (C & ~255U) == 0) ||
1703 (!isThumb1Only && ARM_AM::getSOImmVal(C) != -1);
Evan Chenga8e29892007-01-19 07:51:42 +00001704}
1705
1706/// Returns appropriate ARM CMP (cmp) and corresponding condition code for
1707/// the given operands.
Dan Gohman475871a2008-07-27 21:46:04 +00001708static SDValue getARMCmp(SDValue LHS, SDValue RHS, ISD::CondCode CC,
David Goodwinf1daf7d2009-07-08 23:10:31 +00001709 SDValue &ARMCC, SelectionDAG &DAG, bool isThumb1Only,
Dale Johannesende064702009-02-06 21:50:26 +00001710 DebugLoc dl) {
Gabor Greifba36cb52008-08-28 21:40:38 +00001711 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS.getNode())) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001712 unsigned C = RHSC->getZExtValue();
David Goodwinf1daf7d2009-07-08 23:10:31 +00001713 if (!isLegalCmpImmediate(C, isThumb1Only)) {
Evan Chenga8e29892007-01-19 07:51:42 +00001714 // Constant does not fit, try adjusting it by one?
1715 switch (CC) {
1716 default: break;
1717 case ISD::SETLT:
Evan Chenga8e29892007-01-19 07:51:42 +00001718 case ISD::SETGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001719 if (isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001720 CC = (CC == ISD::SETLT) ? ISD::SETLE : ISD::SETGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001721 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001722 }
1723 break;
1724 case ISD::SETULT:
1725 case ISD::SETUGE:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001726 if (C > 0 && isLegalCmpImmediate(C-1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001727 CC = (CC == ISD::SETULT) ? ISD::SETULE : ISD::SETUGT;
Owen Anderson825b72b2009-08-11 20:47:22 +00001728 RHS = DAG.getConstant(C-1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001729 }
1730 break;
1731 case ISD::SETLE:
Evan Chenga8e29892007-01-19 07:51:42 +00001732 case ISD::SETGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001733 if (isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001734 CC = (CC == ISD::SETLE) ? ISD::SETLT : ISD::SETGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001735 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Cheng9a2ef952007-02-02 01:53:26 +00001736 }
1737 break;
1738 case ISD::SETULE:
1739 case ISD::SETUGT:
David Goodwinf1daf7d2009-07-08 23:10:31 +00001740 if (C < 0xffffffff && isLegalCmpImmediate(C+1, isThumb1Only)) {
Evan Cheng9a2ef952007-02-02 01:53:26 +00001741 CC = (CC == ISD::SETULE) ? ISD::SETULT : ISD::SETUGE;
Owen Anderson825b72b2009-08-11 20:47:22 +00001742 RHS = DAG.getConstant(C+1, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001743 }
1744 break;
1745 }
1746 }
1747 }
1748
1749 ARMCC::CondCodes CondCode = IntCCToARMCC(CC);
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001750 ARMISD::NodeType CompareType;
1751 switch (CondCode) {
1752 default:
1753 CompareType = ARMISD::CMP;
1754 break;
1755 case ARMCC::EQ:
1756 case ARMCC::NE:
David Goodwinc0309b42009-06-29 15:33:01 +00001757 // Uses only Z Flag
1758 CompareType = ARMISD::CMPZ;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00001759 break;
1760 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001761 ARMCC = DAG.getConstant(CondCode, MVT::i32);
1762 return DAG.getNode(CompareType, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001763}
1764
1765/// Returns a appropriate VFP CMP (fcmp{s|d}+fmstat) for the given operands.
Bob Wilson2dc4f542009-03-20 22:42:55 +00001766static SDValue getVFPCmp(SDValue LHS, SDValue RHS, SelectionDAG &DAG,
Dale Johannesende064702009-02-06 21:50:26 +00001767 DebugLoc dl) {
Dan Gohman475871a2008-07-27 21:46:04 +00001768 SDValue Cmp;
Evan Chenga8e29892007-01-19 07:51:42 +00001769 if (!isFloatingPointZero(RHS))
Owen Anderson825b72b2009-08-11 20:47:22 +00001770 Cmp = DAG.getNode(ARMISD::CMPFP, dl, MVT::Flag, LHS, RHS);
Evan Chenga8e29892007-01-19 07:51:42 +00001771 else
Owen Anderson825b72b2009-08-11 20:47:22 +00001772 Cmp = DAG.getNode(ARMISD::CMPFPw0, dl, MVT::Flag, LHS);
1773 return DAG.getNode(ARMISD::FMSTAT, dl, MVT::Flag, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001774}
1775
Dan Gohman475871a2008-07-27 21:46:04 +00001776static SDValue LowerSELECT_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001777 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00001778 EVT VT = Op.getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001779 SDValue LHS = Op.getOperand(0);
1780 SDValue RHS = Op.getOperand(1);
Evan Chenga8e29892007-01-19 07:51:42 +00001781 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001782 SDValue TrueVal = Op.getOperand(2);
1783 SDValue FalseVal = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00001784 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001785
Owen Anderson825b72b2009-08-11 20:47:22 +00001786 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001787 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001788 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001789 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Dale Johannesende064702009-02-06 21:50:26 +00001790 return DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001791 }
1792
1793 ARMCC::CondCodes CondCode, CondCode2;
1794 if (FPCCToARMCC(CC, CondCode, CondCode2))
1795 std::swap(TrueVal, FalseVal);
1796
Owen Anderson825b72b2009-08-11 20:47:22 +00001797 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1798 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001799 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
1800 SDValue Result = DAG.getNode(ARMISD::CMOV, dl, VT, FalseVal, TrueVal,
Evan Cheng0e1d3792007-07-05 07:18:20 +00001801 ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001802 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001803 SDValue ARMCC2 = DAG.getConstant(CondCode2, MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +00001804 // FIXME: Needs another CMP because flag can have but one use.
Dale Johannesende064702009-02-06 21:50:26 +00001805 SDValue Cmp2 = getVFPCmp(LHS, RHS, DAG, dl);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001806 Result = DAG.getNode(ARMISD::CMOV, dl, VT,
Dale Johannesende064702009-02-06 21:50:26 +00001807 Result, TrueVal, ARMCC2, CCR, Cmp2);
Evan Chenga8e29892007-01-19 07:51:42 +00001808 }
1809 return Result;
1810}
1811
Dan Gohman475871a2008-07-27 21:46:04 +00001812static SDValue LowerBR_CC(SDValue Op, SelectionDAG &DAG,
Bob Wilson2dc4f542009-03-20 22:42:55 +00001813 const ARMSubtarget *ST) {
Dan Gohman475871a2008-07-27 21:46:04 +00001814 SDValue Chain = Op.getOperand(0);
Evan Chenga8e29892007-01-19 07:51:42 +00001815 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00001816 SDValue LHS = Op.getOperand(2);
1817 SDValue RHS = Op.getOperand(3);
1818 SDValue Dest = Op.getOperand(4);
Dale Johannesende064702009-02-06 21:50:26 +00001819 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001820
Owen Anderson825b72b2009-08-11 20:47:22 +00001821 if (LHS.getValueType() == MVT::i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00001822 SDValue ARMCC;
Owen Anderson825b72b2009-08-11 20:47:22 +00001823 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
David Goodwinf1daf7d2009-07-08 23:10:31 +00001824 SDValue Cmp = getARMCmp(LHS, RHS, CC, ARMCC, DAG, ST->isThumb1Only(), dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001825 return DAG.getNode(ARMISD::BRCOND, dl, MVT::Other,
Dale Johannesende064702009-02-06 21:50:26 +00001826 Chain, Dest, ARMCC, CCR,Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001827 }
1828
Owen Anderson825b72b2009-08-11 20:47:22 +00001829 assert(LHS.getValueType() == MVT::f32 || LHS.getValueType() == MVT::f64);
Evan Chenga8e29892007-01-19 07:51:42 +00001830 ARMCC::CondCodes CondCode, CondCode2;
1831 if (FPCCToARMCC(CC, CondCode, CondCode2))
1832 // Swap the LHS/RHS of the comparison if needed.
1833 std::swap(LHS, RHS);
Bob Wilson2dc4f542009-03-20 22:42:55 +00001834
Dale Johannesende064702009-02-06 21:50:26 +00001835 SDValue Cmp = getVFPCmp(LHS, RHS, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001836 SDValue ARMCC = DAG.getConstant(CondCode, MVT::i32);
1837 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
1838 SDVTList VTList = DAG.getVTList(MVT::Other, MVT::Flag);
Dan Gohman475871a2008-07-27 21:46:04 +00001839 SDValue Ops[] = { Chain, Dest, ARMCC, CCR, Cmp };
Dale Johannesende064702009-02-06 21:50:26 +00001840 SDValue Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001841 if (CondCode2 != ARMCC::AL) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001842 ARMCC = DAG.getConstant(CondCode2, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00001843 SDValue Ops[] = { Res, Dest, ARMCC, CCR, Res.getValue(1) };
Dale Johannesende064702009-02-06 21:50:26 +00001844 Res = DAG.getNode(ARMISD::BRCOND, dl, VTList, Ops, 5);
Evan Chenga8e29892007-01-19 07:51:42 +00001845 }
1846 return Res;
1847}
1848
Dan Gohman475871a2008-07-27 21:46:04 +00001849SDValue ARMTargetLowering::LowerBR_JT(SDValue Op, SelectionDAG &DAG) {
1850 SDValue Chain = Op.getOperand(0);
1851 SDValue Table = Op.getOperand(1);
1852 SDValue Index = Op.getOperand(2);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001853 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001854
Owen Andersone50ed302009-08-10 22:56:29 +00001855 EVT PTy = getPointerTy();
Evan Chenga8e29892007-01-19 07:51:42 +00001856 JumpTableSDNode *JT = cast<JumpTableSDNode>(Table);
1857 ARMFunctionInfo *AFI = DAG.getMachineFunction().getInfo<ARMFunctionInfo>();
Bob Wilson3eadf002009-07-14 18:44:34 +00001858 SDValue UId = DAG.getConstant(AFI->createJumpTableUId(), PTy);
Dan Gohman475871a2008-07-27 21:46:04 +00001859 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PTy);
Owen Anderson825b72b2009-08-11 20:47:22 +00001860 Table = DAG.getNode(ARMISD::WrapperJT, dl, MVT::i32, JTI, UId);
Evan Chenge7c329b2009-07-28 20:53:24 +00001861 Index = DAG.getNode(ISD::MUL, dl, PTy, Index, DAG.getConstant(4, PTy));
1862 SDValue Addr = DAG.getNode(ISD::ADD, dl, PTy, Index, Table);
Evan Cheng66ac5312009-07-25 00:33:29 +00001863 if (Subtarget->isThumb2()) {
1864 // Thumb2 uses a two-level jump. That is, it jumps into the jump table
1865 // which does another jump to the destination. This also makes it easier
1866 // to translate it to TBB / TBH later.
1867 // FIXME: This might not work if the function is extremely large.
Owen Anderson825b72b2009-08-11 20:47:22 +00001868 return DAG.getNode(ARMISD::BR2_JT, dl, MVT::Other, Chain,
Evan Cheng5657c012009-07-29 02:18:14 +00001869 Addr, Op.getOperand(2), JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001870 }
Evan Cheng66ac5312009-07-25 00:33:29 +00001871 if (getTargetMachine().getRelocationModel() == Reloc::PIC_) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001872 Addr = DAG.getLoad((EVT)MVT::i32, dl, Chain, Addr, NULL, 0);
Evan Cheng66ac5312009-07-25 00:33:29 +00001873 Chain = Addr.getValue(1);
Dale Johannesen33c960f2009-02-04 20:06:27 +00001874 Addr = DAG.getNode(ISD::ADD, dl, PTy, Addr, Table);
Owen Anderson825b72b2009-08-11 20:47:22 +00001875 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001876 } else {
1877 Addr = DAG.getLoad(PTy, dl, Chain, Addr, NULL, 0);
1878 Chain = Addr.getValue(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00001879 return DAG.getNode(ARMISD::BR_JT, dl, MVT::Other, Chain, Addr, JTI, UId);
Evan Cheng66ac5312009-07-25 00:33:29 +00001880 }
Evan Chenga8e29892007-01-19 07:51:42 +00001881}
1882
Dan Gohman475871a2008-07-27 21:46:04 +00001883static SDValue LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG) {
Dale Johannesende064702009-02-06 21:50:26 +00001884 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001885 unsigned Opc =
1886 Op.getOpcode() == ISD::FP_TO_SINT ? ARMISD::FTOSI : ARMISD::FTOUI;
Owen Anderson825b72b2009-08-11 20:47:22 +00001887 Op = DAG.getNode(Opc, dl, MVT::f32, Op.getOperand(0));
1888 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i32, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001889}
1890
Dan Gohman475871a2008-07-27 21:46:04 +00001891static SDValue LowerINT_TO_FP(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00001892 EVT VT = Op.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001893 DebugLoc dl = Op.getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00001894 unsigned Opc =
1895 Op.getOpcode() == ISD::SINT_TO_FP ? ARMISD::SITOF : ARMISD::UITOF;
1896
Owen Anderson825b72b2009-08-11 20:47:22 +00001897 Op = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f32, Op.getOperand(0));
Dale Johannesende064702009-02-06 21:50:26 +00001898 return DAG.getNode(Opc, dl, VT, Op);
Evan Chenga8e29892007-01-19 07:51:42 +00001899}
1900
Dan Gohman475871a2008-07-27 21:46:04 +00001901static SDValue LowerFCOPYSIGN(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00001902 // Implement fcopysign with a fabs and a conditional fneg.
Dan Gohman475871a2008-07-27 21:46:04 +00001903 SDValue Tmp0 = Op.getOperand(0);
1904 SDValue Tmp1 = Op.getOperand(1);
Dale Johannesende064702009-02-06 21:50:26 +00001905 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00001906 EVT VT = Op.getValueType();
1907 EVT SrcVT = Tmp1.getValueType();
Dale Johannesende064702009-02-06 21:50:26 +00001908 SDValue AbsVal = DAG.getNode(ISD::FABS, dl, VT, Tmp0);
1909 SDValue Cmp = getVFPCmp(Tmp1, DAG.getConstantFP(0.0, SrcVT), DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00001910 SDValue ARMCC = DAG.getConstant(ARMCC::LT, MVT::i32);
1911 SDValue CCR = DAG.getRegister(ARM::CPSR, MVT::i32);
Dale Johannesende064702009-02-06 21:50:26 +00001912 return DAG.getNode(ARMISD::CNEG, dl, VT, AbsVal, AbsVal, ARMCC, CCR, Cmp);
Evan Chenga8e29892007-01-19 07:51:42 +00001913}
1914
Jim Grosbach0e0da732009-05-12 23:59:14 +00001915SDValue ARMTargetLowering::LowerFRAMEADDR(SDValue Op, SelectionDAG &DAG) {
1916 MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
1917 MFI->setFrameAddressIsTaken(true);
Owen Andersone50ed302009-08-10 22:56:29 +00001918 EVT VT = Op.getValueType();
Jim Grosbach0e0da732009-05-12 23:59:14 +00001919 DebugLoc dl = Op.getDebugLoc(); // FIXME probably not meaningful
1920 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Evan Chengcd828612009-06-18 23:14:30 +00001921 unsigned FrameReg = (Subtarget->isThumb() || Subtarget->isTargetDarwin())
Jim Grosbach0e0da732009-05-12 23:59:14 +00001922 ? ARM::R7 : ARM::R11;
1923 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg, VT);
1924 while (Depth--)
1925 FrameAddr = DAG.getLoad(VT, dl, DAG.getEntryNode(), FrameAddr, NULL, 0);
1926 return FrameAddr;
1927}
1928
Dan Gohman475871a2008-07-27 21:46:04 +00001929SDValue
Dale Johannesen0f502f62009-02-03 22:26:09 +00001930ARMTargetLowering::EmitTargetCodeForMemcpy(SelectionDAG &DAG, DebugLoc dl,
Dan Gohman475871a2008-07-27 21:46:04 +00001931 SDValue Chain,
1932 SDValue Dst, SDValue Src,
1933 SDValue Size, unsigned Align,
Dan Gohman707e0182008-04-12 04:36:06 +00001934 bool AlwaysInline,
Dan Gohman1f13c682008-04-28 17:15:20 +00001935 const Value *DstSV, uint64_t DstSVOff,
1936 const Value *SrcSV, uint64_t SrcSVOff){
Evan Cheng4102eb52007-10-22 22:11:27 +00001937 // Do repeated 4-byte loads and stores. To be improved.
Dan Gohman707e0182008-04-12 04:36:06 +00001938 // This requires 4-byte alignment.
1939 if ((Align & 3) != 0)
Dan Gohman475871a2008-07-27 21:46:04 +00001940 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001941 // This requires the copy size to be a constant, preferrably
1942 // within a subtarget-specific limit.
1943 ConstantSDNode *ConstantSize = dyn_cast<ConstantSDNode>(Size);
1944 if (!ConstantSize)
Dan Gohman475871a2008-07-27 21:46:04 +00001945 return SDValue();
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001946 uint64_t SizeVal = ConstantSize->getZExtValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001947 if (!AlwaysInline && SizeVal > getSubtarget()->getMaxInlineSizeThreshold())
Dan Gohman475871a2008-07-27 21:46:04 +00001948 return SDValue();
Dan Gohman707e0182008-04-12 04:36:06 +00001949
1950 unsigned BytesLeft = SizeVal & 3;
1951 unsigned NumMemOps = SizeVal >> 2;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001952 unsigned EmittedNumMemOps = 0;
Owen Anderson825b72b2009-08-11 20:47:22 +00001953 EVT VT = MVT::i32;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001954 unsigned VTSize = 4;
Evan Cheng4102eb52007-10-22 22:11:27 +00001955 unsigned i = 0;
Evan Chenge5e7ce42007-05-18 01:19:57 +00001956 const unsigned MAX_LOADS_IN_LDM = 6;
Dan Gohman475871a2008-07-27 21:46:04 +00001957 SDValue TFOps[MAX_LOADS_IN_LDM];
1958 SDValue Loads[MAX_LOADS_IN_LDM];
Dan Gohman1f13c682008-04-28 17:15:20 +00001959 uint64_t SrcOff = 0, DstOff = 0;
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001960
Evan Cheng4102eb52007-10-22 22:11:27 +00001961 // Emit up to MAX_LOADS_IN_LDM loads, then a TokenFactor barrier, then the
1962 // same number of stores. The loads and stores will get combined into
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001963 // ldm/stm later on.
Evan Cheng4102eb52007-10-22 22:11:27 +00001964 while (EmittedNumMemOps < NumMemOps) {
1965 for (i = 0;
1966 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001967 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00001968 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
1969 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001970 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00001971 TFOps[i] = Loads[i].getValue(1);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001972 SrcOff += VTSize;
1973 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001974 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001975
Evan Cheng4102eb52007-10-22 22:11:27 +00001976 for (i = 0;
1977 i < MAX_LOADS_IN_LDM && EmittedNumMemOps + i < NumMemOps; ++i) {
Dale Johannesen0f502f62009-02-03 22:26:09 +00001978 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00001979 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
1980 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00001981 DstSV, DstSVOff + DstOff);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001982 DstOff += VTSize;
1983 }
Owen Anderson825b72b2009-08-11 20:47:22 +00001984 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00001985
Dale Johannesen8dd86c12007-05-17 21:31:21 +00001986 EmittedNumMemOps += i;
1987 }
1988
Bob Wilson2dc4f542009-03-20 22:42:55 +00001989 if (BytesLeft == 0)
Evan Cheng4102eb52007-10-22 22:11:27 +00001990 return Chain;
1991
1992 // Issue loads / stores for the trailing (1 - 3) bytes.
1993 unsigned BytesLeftSave = BytesLeft;
1994 i = 0;
1995 while (BytesLeft) {
1996 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001997 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00001998 VTSize = 2;
1999 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002000 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002001 VTSize = 1;
2002 }
2003
Dale Johannesen0f502f62009-02-03 22:26:09 +00002004 Loads[i] = DAG.getLoad(VT, dl, Chain,
Owen Anderson825b72b2009-08-11 20:47:22 +00002005 DAG.getNode(ISD::ADD, dl, MVT::i32, Src,
2006 DAG.getConstant(SrcOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002007 SrcSV, SrcSVOff + SrcOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002008 TFOps[i] = Loads[i].getValue(1);
2009 ++i;
2010 SrcOff += VTSize;
2011 BytesLeft -= VTSize;
2012 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002013 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Evan Cheng4102eb52007-10-22 22:11:27 +00002014
2015 i = 0;
2016 BytesLeft = BytesLeftSave;
2017 while (BytesLeft) {
2018 if (BytesLeft >= 2) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002019 VT = MVT::i16;
Evan Cheng4102eb52007-10-22 22:11:27 +00002020 VTSize = 2;
2021 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 VT = MVT::i8;
Evan Cheng4102eb52007-10-22 22:11:27 +00002023 VTSize = 1;
2024 }
2025
Dale Johannesen0f502f62009-02-03 22:26:09 +00002026 TFOps[i] = DAG.getStore(Chain, dl, Loads[i],
Owen Anderson825b72b2009-08-11 20:47:22 +00002027 DAG.getNode(ISD::ADD, dl, MVT::i32, Dst,
2028 DAG.getConstant(DstOff, MVT::i32)),
Dan Gohman1f13c682008-04-28 17:15:20 +00002029 DstSV, DstSVOff + DstOff);
Evan Cheng4102eb52007-10-22 22:11:27 +00002030 ++i;
2031 DstOff += VTSize;
2032 BytesLeft -= VTSize;
2033 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002034 return DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &TFOps[0], i);
Dale Johannesen8dd86c12007-05-17 21:31:21 +00002035}
2036
Duncan Sands1607f052008-12-01 11:39:25 +00002037static SDValue ExpandBIT_CONVERT(SDNode *N, SelectionDAG &DAG) {
Dan Gohman475871a2008-07-27 21:46:04 +00002038 SDValue Op = N->getOperand(0);
Dale Johannesende064702009-02-06 21:50:26 +00002039 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002040 if (N->getValueType(0) == MVT::f64) {
Evan Chengc7c77292008-11-04 19:57:48 +00002041 // Turn i64->f64 into FMDRR.
Owen Anderson825b72b2009-08-11 20:47:22 +00002042 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2043 DAG.getConstant(0, MVT::i32));
2044 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, Op,
2045 DAG.getConstant(1, MVT::i32));
2046 return DAG.getNode(ARMISD::FMDRR, dl, MVT::f64, Lo, Hi);
Evan Chengc7c77292008-11-04 19:57:48 +00002047 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002048
Evan Chengc7c77292008-11-04 19:57:48 +00002049 // Turn f64->i64 into FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002050 SDValue Cvt = DAG.getNode(ARMISD::FMRRD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002051 DAG.getVTList(MVT::i32, MVT::i32), &Op, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002052
Chris Lattner27a6c732007-11-24 07:07:01 +00002053 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002054 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Cvt, Cvt.getValue(1));
Chris Lattner27a6c732007-11-24 07:07:01 +00002055}
2056
Bob Wilson5bafff32009-06-22 23:27:02 +00002057/// getZeroVector - Returns a vector of specified type with all zero elements.
2058///
Owen Andersone50ed302009-08-10 22:56:29 +00002059static SDValue getZeroVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002060 assert(VT.isVector() && "Expected a vector type");
2061
2062 // Zero vectors are used to represent vector negation and in those cases
2063 // will be implemented with the NEON VNEG instruction. However, VNEG does
2064 // not support i64 elements, so sometimes the zero vectors will need to be
2065 // explicitly constructed. For those cases, and potentially other uses in
2066 // the future, always build zero vectors as <4 x i32> or <2 x i32> bitcasted
2067 // to their dest type. This ensures they get CSE'd.
2068 SDValue Vec;
Owen Anderson825b72b2009-08-11 20:47:22 +00002069 SDValue Cst = DAG.getTargetConstant(0, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002070 if (VT.getSizeInBits() == 64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002071 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002072 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002073 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002074
2075 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2076}
2077
2078/// getOnesVector - Returns a vector of specified type with all bits set.
2079///
Owen Andersone50ed302009-08-10 22:56:29 +00002080static SDValue getOnesVector(EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002081 assert(VT.isVector() && "Expected a vector type");
2082
2083 // Always build ones vectors as <4 x i32> or <2 x i32> bitcasted to their dest
2084 // type. This ensures they get CSE'd.
2085 SDValue Vec;
Owen Anderson825b72b2009-08-11 20:47:22 +00002086 SDValue Cst = DAG.getTargetConstant(~0U, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002087 if (VT.getSizeInBits() == 64)
Owen Anderson825b72b2009-08-11 20:47:22 +00002088 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v2i32, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002089 else
Owen Anderson825b72b2009-08-11 20:47:22 +00002090 Vec = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Cst, Cst, Cst, Cst);
Bob Wilson5bafff32009-06-22 23:27:02 +00002091
2092 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Vec);
2093}
2094
2095static SDValue LowerShift(SDNode *N, SelectionDAG &DAG,
2096 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00002097 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00002098 DebugLoc dl = N->getDebugLoc();
2099
2100 // Lower vector shifts on NEON to use VSHL.
2101 if (VT.isVector()) {
2102 assert(ST->hasNEON() && "unexpected vector shift");
2103
2104 // Left shifts translate directly to the vshiftu intrinsic.
2105 if (N->getOpcode() == ISD::SHL)
2106 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002107 DAG.getConstant(Intrinsic::arm_neon_vshiftu, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002108 N->getOperand(0), N->getOperand(1));
2109
2110 assert((N->getOpcode() == ISD::SRA ||
2111 N->getOpcode() == ISD::SRL) && "unexpected vector shift opcode");
2112
2113 // NEON uses the same intrinsics for both left and right shifts. For
2114 // right shifts, the shift amounts are negative, so negate the vector of
2115 // shift amounts.
Owen Andersone50ed302009-08-10 22:56:29 +00002116 EVT ShiftVT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002117 SDValue NegatedCount = DAG.getNode(ISD::SUB, dl, ShiftVT,
2118 getZeroVector(ShiftVT, DAG, dl),
2119 N->getOperand(1));
2120 Intrinsic::ID vshiftInt = (N->getOpcode() == ISD::SRA ?
2121 Intrinsic::arm_neon_vshifts :
2122 Intrinsic::arm_neon_vshiftu);
2123 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, VT,
Owen Anderson825b72b2009-08-11 20:47:22 +00002124 DAG.getConstant(vshiftInt, MVT::i32),
Bob Wilson5bafff32009-06-22 23:27:02 +00002125 N->getOperand(0), NegatedCount);
2126 }
2127
Owen Anderson825b72b2009-08-11 20:47:22 +00002128 assert(VT == MVT::i64 &&
Chris Lattner27a6c732007-11-24 07:07:01 +00002129 (N->getOpcode() == ISD::SRL || N->getOpcode() == ISD::SRA) &&
2130 "Unknown shift to lower!");
Duncan Sands1607f052008-12-01 11:39:25 +00002131
Chris Lattner27a6c732007-11-24 07:07:01 +00002132 // We only lower SRA, SRL of 1 here, all others use generic lowering.
2133 if (!isa<ConstantSDNode>(N->getOperand(1)) ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002134 cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() != 1)
Duncan Sands1607f052008-12-01 11:39:25 +00002135 return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002136
Chris Lattner27a6c732007-11-24 07:07:01 +00002137 // If we are in thumb mode, we don't have RRX.
David Goodwinf1daf7d2009-07-08 23:10:31 +00002138 if (ST->isThumb1Only()) return SDValue();
Bob Wilson2dc4f542009-03-20 22:42:55 +00002139
Chris Lattner27a6c732007-11-24 07:07:01 +00002140 // Okay, we have a 64-bit SRA or SRL of 1. Lower this to an RRX expr.
Owen Anderson825b72b2009-08-11 20:47:22 +00002141 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2142 DAG.getConstant(0, MVT::i32));
2143 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl, MVT::i32, N->getOperand(0),
2144 DAG.getConstant(1, MVT::i32));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002145
Chris Lattner27a6c732007-11-24 07:07:01 +00002146 // First, build a SRA_FLAG/SRL_FLAG op, which shifts the top part by one and
2147 // captures the result into a carry flag.
2148 unsigned Opc = N->getOpcode() == ISD::SRL ? ARMISD::SRL_FLAG:ARMISD::SRA_FLAG;
Owen Anderson825b72b2009-08-11 20:47:22 +00002149 Hi = DAG.getNode(Opc, dl, DAG.getVTList(MVT::i32, MVT::Flag), &Hi, 1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002150
Chris Lattner27a6c732007-11-24 07:07:01 +00002151 // The low part is an ARMISD::RRX operand, which shifts the carry in.
Owen Anderson825b72b2009-08-11 20:47:22 +00002152 Lo = DAG.getNode(ARMISD::RRX, dl, MVT::i32, Lo, Hi.getValue(1));
Bob Wilson2dc4f542009-03-20 22:42:55 +00002153
Chris Lattner27a6c732007-11-24 07:07:01 +00002154 // Merge the pieces into a single i64 value.
Owen Anderson825b72b2009-08-11 20:47:22 +00002155 return DAG.getNode(ISD::BUILD_PAIR, dl, MVT::i64, Lo, Hi);
Chris Lattner27a6c732007-11-24 07:07:01 +00002156}
2157
Bob Wilson5bafff32009-06-22 23:27:02 +00002158static SDValue LowerVSETCC(SDValue Op, SelectionDAG &DAG) {
2159 SDValue TmpOp0, TmpOp1;
2160 bool Invert = false;
2161 bool Swap = false;
2162 unsigned Opc = 0;
2163
2164 SDValue Op0 = Op.getOperand(0);
2165 SDValue Op1 = Op.getOperand(1);
2166 SDValue CC = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00002167 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002168 ISD::CondCode SetCCOpcode = cast<CondCodeSDNode>(CC)->get();
2169 DebugLoc dl = Op.getDebugLoc();
2170
2171 if (Op.getOperand(1).getValueType().isFloatingPoint()) {
2172 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002173 default: llvm_unreachable("Illegal FP comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002174 case ISD::SETUNE:
2175 case ISD::SETNE: Invert = true; // Fallthrough
2176 case ISD::SETOEQ:
2177 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2178 case ISD::SETOLT:
2179 case ISD::SETLT: Swap = true; // Fallthrough
2180 case ISD::SETOGT:
2181 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2182 case ISD::SETOLE:
2183 case ISD::SETLE: Swap = true; // Fallthrough
2184 case ISD::SETOGE:
2185 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2186 case ISD::SETUGE: Swap = true; // Fallthrough
2187 case ISD::SETULE: Invert = true; Opc = ARMISD::VCGT; break;
2188 case ISD::SETUGT: Swap = true; // Fallthrough
2189 case ISD::SETULT: Invert = true; Opc = ARMISD::VCGE; break;
2190 case ISD::SETUEQ: Invert = true; // Fallthrough
2191 case ISD::SETONE:
2192 // Expand this to (OLT | OGT).
2193 TmpOp0 = Op0;
2194 TmpOp1 = Op1;
2195 Opc = ISD::OR;
2196 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2197 Op1 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp0, TmpOp1);
2198 break;
2199 case ISD::SETUO: Invert = true; // Fallthrough
2200 case ISD::SETO:
2201 // Expand this to (OLT | OGE).
2202 TmpOp0 = Op0;
2203 TmpOp1 = Op1;
2204 Opc = ISD::OR;
2205 Op0 = DAG.getNode(ARMISD::VCGT, dl, VT, TmpOp1, TmpOp0);
2206 Op1 = DAG.getNode(ARMISD::VCGE, dl, VT, TmpOp0, TmpOp1);
2207 break;
2208 }
2209 } else {
2210 // Integer comparisons.
2211 switch (SetCCOpcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002212 default: llvm_unreachable("Illegal integer comparison"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002213 case ISD::SETNE: Invert = true;
2214 case ISD::SETEQ: Opc = ARMISD::VCEQ; break;
2215 case ISD::SETLT: Swap = true;
2216 case ISD::SETGT: Opc = ARMISD::VCGT; break;
2217 case ISD::SETLE: Swap = true;
2218 case ISD::SETGE: Opc = ARMISD::VCGE; break;
2219 case ISD::SETULT: Swap = true;
2220 case ISD::SETUGT: Opc = ARMISD::VCGTU; break;
2221 case ISD::SETULE: Swap = true;
2222 case ISD::SETUGE: Opc = ARMISD::VCGEU; break;
2223 }
2224
Nick Lewycky7f6aa2b2009-07-08 03:04:38 +00002225 // Detect VTST (Vector Test Bits) = icmp ne (and (op0, op1), zero).
Bob Wilson5bafff32009-06-22 23:27:02 +00002226 if (Opc == ARMISD::VCEQ) {
2227
2228 SDValue AndOp;
2229 if (ISD::isBuildVectorAllZeros(Op1.getNode()))
2230 AndOp = Op0;
2231 else if (ISD::isBuildVectorAllZeros(Op0.getNode()))
2232 AndOp = Op1;
2233
2234 // Ignore bitconvert.
2235 if (AndOp.getNode() && AndOp.getOpcode() == ISD::BIT_CONVERT)
2236 AndOp = AndOp.getOperand(0);
2237
2238 if (AndOp.getNode() && AndOp.getOpcode() == ISD::AND) {
2239 Opc = ARMISD::VTST;
2240 Op0 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(0));
2241 Op1 = DAG.getNode(ISD::BIT_CONVERT, dl, VT, AndOp.getOperand(1));
2242 Invert = !Invert;
2243 }
2244 }
2245 }
2246
2247 if (Swap)
2248 std::swap(Op0, Op1);
2249
2250 SDValue Result = DAG.getNode(Opc, dl, VT, Op0, Op1);
2251
2252 if (Invert)
2253 Result = DAG.getNOT(dl, Result, VT);
2254
2255 return Result;
2256}
2257
2258/// isVMOVSplat - Check if the specified splat value corresponds to an immediate
2259/// VMOV instruction, and if so, return the constant being splatted.
2260static SDValue isVMOVSplat(uint64_t SplatBits, uint64_t SplatUndef,
2261 unsigned SplatBitSize, SelectionDAG &DAG) {
2262 switch (SplatBitSize) {
2263 case 8:
2264 // Any 1-byte value is OK.
2265 assert((SplatBits & ~0xff) == 0 && "one byte splat value is too big");
Owen Anderson825b72b2009-08-11 20:47:22 +00002266 return DAG.getTargetConstant(SplatBits, MVT::i8);
Bob Wilson5bafff32009-06-22 23:27:02 +00002267
2268 case 16:
2269 // NEON's 16-bit VMOV supports splat values where only one byte is nonzero.
2270 if ((SplatBits & ~0xff) == 0 ||
2271 (SplatBits & ~0xff00) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002272 return DAG.getTargetConstant(SplatBits, MVT::i16);
Bob Wilson5bafff32009-06-22 23:27:02 +00002273 break;
2274
2275 case 32:
2276 // NEON's 32-bit VMOV supports splat values where:
2277 // * only one byte is nonzero, or
2278 // * the least significant byte is 0xff and the second byte is nonzero, or
2279 // * the least significant 2 bytes are 0xff and the third is nonzero.
2280 if ((SplatBits & ~0xff) == 0 ||
2281 (SplatBits & ~0xff00) == 0 ||
2282 (SplatBits & ~0xff0000) == 0 ||
2283 (SplatBits & ~0xff000000) == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +00002284 return DAG.getTargetConstant(SplatBits, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002285
2286 if ((SplatBits & ~0xffff) == 0 &&
2287 ((SplatBits | SplatUndef) & 0xff) == 0xff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002288 return DAG.getTargetConstant(SplatBits | 0xff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002289
2290 if ((SplatBits & ~0xffffff) == 0 &&
2291 ((SplatBits | SplatUndef) & 0xffff) == 0xffff)
Owen Anderson825b72b2009-08-11 20:47:22 +00002292 return DAG.getTargetConstant(SplatBits | 0xffff, MVT::i32);
Bob Wilson5bafff32009-06-22 23:27:02 +00002293
2294 // Note: there are a few 32-bit splat values (specifically: 00ffff00,
2295 // ff000000, ff0000ff, and ffff00ff) that are valid for VMOV.I64 but not
2296 // VMOV.I32. A (very) minor optimization would be to replicate the value
2297 // and fall through here to test for a valid 64-bit splat. But, then the
2298 // caller would also need to check and handle the change in size.
2299 break;
2300
2301 case 64: {
2302 // NEON has a 64-bit VMOV splat where each byte is either 0 or 0xff.
2303 uint64_t BitMask = 0xff;
2304 uint64_t Val = 0;
2305 for (int ByteNum = 0; ByteNum < 8; ++ByteNum) {
2306 if (((SplatBits | SplatUndef) & BitMask) == BitMask)
2307 Val |= BitMask;
2308 else if ((SplatBits & BitMask) != 0)
2309 return SDValue();
2310 BitMask <<= 8;
2311 }
Owen Anderson825b72b2009-08-11 20:47:22 +00002312 return DAG.getTargetConstant(Val, MVT::i64);
Bob Wilson5bafff32009-06-22 23:27:02 +00002313 }
2314
2315 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002316 llvm_unreachable("unexpected size for isVMOVSplat");
Bob Wilson5bafff32009-06-22 23:27:02 +00002317 break;
2318 }
2319
2320 return SDValue();
2321}
2322
2323/// getVMOVImm - If this is a build_vector of constants which can be
2324/// formed by using a VMOV instruction of the specified element size,
2325/// return the constant being splatted. The ByteSize field indicates the
2326/// number of bytes of each element [1248].
2327SDValue ARM::getVMOVImm(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
2328 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(N);
2329 APInt SplatBits, SplatUndef;
2330 unsigned SplatBitSize;
2331 bool HasAnyUndefs;
2332 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2333 HasAnyUndefs, ByteSize * 8))
2334 return SDValue();
2335
2336 if (SplatBitSize > ByteSize * 8)
2337 return SDValue();
2338
2339 return isVMOVSplat(SplatBits.getZExtValue(), SplatUndef.getZExtValue(),
2340 SplatBitSize, DAG);
2341}
2342
Bob Wilson8bb9e482009-07-26 00:39:34 +00002343/// isVREVMask - Check if a vector shuffle corresponds to a VREV
2344/// instruction with the specified blocksize. (The order of the elements
2345/// within each block of the vector is reversed.)
Bob Wilsond8e17572009-08-12 22:31:50 +00002346static bool isVREVMask(ShuffleVectorSDNode *N, unsigned BlockSize) {
Bob Wilson8bb9e482009-07-26 00:39:34 +00002347 assert((BlockSize==16 || BlockSize==32 || BlockSize==64) &&
2348 "Only possible block sizes for VREV are: 16, 32, 64");
2349
Owen Andersone50ed302009-08-10 22:56:29 +00002350 EVT VT = N->getValueType(0);
Bob Wilson8bb9e482009-07-26 00:39:34 +00002351 unsigned NumElts = VT.getVectorNumElements();
2352 unsigned EltSz = VT.getVectorElementType().getSizeInBits();
2353 unsigned BlockElts = N->getMaskElt(0) + 1;
2354
2355 if (BlockSize <= EltSz || BlockSize != BlockElts * EltSz)
2356 return false;
2357
2358 for (unsigned i = 0; i < NumElts; ++i) {
2359 if ((unsigned) N->getMaskElt(i) !=
2360 (i - i%BlockElts) + (BlockElts - 1 - i%BlockElts))
2361 return false;
2362 }
2363
2364 return true;
2365}
2366
Owen Andersone50ed302009-08-10 22:56:29 +00002367static SDValue BuildSplat(SDValue Val, EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002368 // Canonicalize all-zeros and all-ones vectors.
Bob Wilsond06791f2009-08-13 01:57:47 +00002369 ConstantSDNode *ConstVal = cast<ConstantSDNode>(Val.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002370 if (ConstVal->isNullValue())
2371 return getZeroVector(VT, DAG, dl);
2372 if (ConstVal->isAllOnesValue())
2373 return getOnesVector(VT, DAG, dl);
2374
Owen Andersone50ed302009-08-10 22:56:29 +00002375 EVT CanonicalVT;
Bob Wilson5bafff32009-06-22 23:27:02 +00002376 if (VT.is64BitVector()) {
2377 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002378 case 8: CanonicalVT = MVT::v8i8; break;
2379 case 16: CanonicalVT = MVT::v4i16; break;
2380 case 32: CanonicalVT = MVT::v2i32; break;
2381 case 64: CanonicalVT = MVT::v1i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002382 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002383 }
2384 } else {
2385 assert(VT.is128BitVector() && "unknown splat vector size");
2386 switch (Val.getValueType().getSizeInBits()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00002387 case 8: CanonicalVT = MVT::v16i8; break;
2388 case 16: CanonicalVT = MVT::v8i16; break;
2389 case 32: CanonicalVT = MVT::v4i32; break;
2390 case 64: CanonicalVT = MVT::v2i64; break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002391 default: llvm_unreachable("unexpected splat element type"); break;
Bob Wilson5bafff32009-06-22 23:27:02 +00002392 }
2393 }
2394
2395 // Build a canonical splat for this value.
2396 SmallVector<SDValue, 8> Ops;
2397 Ops.assign(CanonicalVT.getVectorNumElements(), Val);
2398 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT, &Ops[0],
2399 Ops.size());
2400 return DAG.getNode(ISD::BIT_CONVERT, dl, VT, Res);
2401}
2402
2403// If this is a case we can't handle, return null and let the default
2404// expansion code take care of it.
2405static SDValue LowerBUILD_VECTOR(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002406 BuildVectorSDNode *BVN = cast<BuildVectorSDNode>(Op.getNode());
Bob Wilson5bafff32009-06-22 23:27:02 +00002407 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00002408 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002409
2410 APInt SplatBits, SplatUndef;
2411 unsigned SplatBitSize;
2412 bool HasAnyUndefs;
2413 if (BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize, HasAnyUndefs)) {
2414 SDValue Val = isVMOVSplat(SplatBits.getZExtValue(),
2415 SplatUndef.getZExtValue(), SplatBitSize, DAG);
2416 if (Val.getNode())
Bob Wilsoncf661e22009-07-30 00:31:25 +00002417 return BuildSplat(Val, VT, DAG, dl);
2418 }
2419
2420 // If there are only 2 elements in a 128-bit vector, insert them into an
2421 // undef vector. This handles the common case for 128-bit vector argument
2422 // passing, where the insertions should be translated to subreg accesses
2423 // with no real instructions.
2424 if (VT.is128BitVector() && Op.getNumOperands() == 2) {
2425 SDValue Val = DAG.getUNDEF(VT);
2426 SDValue Op0 = Op.getOperand(0);
2427 SDValue Op1 = Op.getOperand(1);
2428 if (Op0.getOpcode() != ISD::UNDEF)
2429 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op0,
2430 DAG.getIntPtrConstant(0));
2431 if (Op1.getOpcode() != ISD::UNDEF)
2432 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, VT, Val, Op1,
2433 DAG.getIntPtrConstant(1));
2434 return Val;
Bob Wilson5bafff32009-06-22 23:27:02 +00002435 }
2436
2437 return SDValue();
2438}
2439
2440static SDValue LowerVECTOR_SHUFFLE(SDValue Op, SelectionDAG &DAG) {
Bob Wilsond06791f2009-08-13 01:57:47 +00002441 ShuffleVectorSDNode *SVN = cast<ShuffleVectorSDNode>(Op.getNode());
Bob Wilsond8e17572009-08-12 22:31:50 +00002442 DebugLoc dl = Op.getDebugLoc();
2443 EVT VT = Op.getValueType();
2444
Bob Wilson28865062009-08-13 02:13:04 +00002445 // Convert shuffles that are directly supported on NEON to target-specific
2446 // DAG nodes, instead of keeping them as shuffles and matching them again
2447 // during code selection. This is more efficient and avoids the possibility
2448 // of inconsistencies between legalization and selection.
Bob Wilsonbfcbb502009-08-13 06:01:30 +00002449 // FIXME: floating-point vectors should be canonicalized to integer vectors
2450 // of the same time so that they get CSEd properly.
Bob Wilson0ce37102009-08-14 05:08:32 +00002451 if (SVN->isSplat()) {
2452 int Lane = SVN->getSplatIndex();
Bob Wilsonc1d287b2009-08-14 05:13:08 +00002453 SDValue Op0 = SVN->getOperand(0);
2454 if (Lane == 0 && Op0.getOpcode() == ISD::SCALAR_TO_VECTOR) {
2455 return DAG.getNode(ARMISD::VDUP, dl, VT, Op0.getOperand(0));
2456 }
2457 return DAG.getNode(ARMISD::VDUPLANE, dl, VT, SVN->getOperand(0),
2458 DAG.getConstant(Lane, MVT::i32));
Bob Wilson0ce37102009-08-14 05:08:32 +00002459 }
Bob Wilsond8e17572009-08-12 22:31:50 +00002460 if (isVREVMask(SVN, 64))
2461 return DAG.getNode(ARMISD::VREV64, dl, VT, SVN->getOperand(0));
2462 if (isVREVMask(SVN, 32))
2463 return DAG.getNode(ARMISD::VREV32, dl, VT, SVN->getOperand(0));
2464 if (isVREVMask(SVN, 16))
2465 return DAG.getNode(ARMISD::VREV16, dl, VT, SVN->getOperand(0));
2466
Bob Wilson22cac0d2009-08-14 05:16:33 +00002467 return SDValue();
Bob Wilson5bafff32009-06-22 23:27:02 +00002468}
2469
2470static SDValue LowerSCALAR_TO_VECTOR(SDValue Op, SelectionDAG &DAG) {
2471 return Op;
2472}
2473
2474static SDValue LowerEXTRACT_VECTOR_ELT(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +00002475 EVT VT = Op.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002476 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002477 assert((VT == MVT::i8 || VT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00002478 "unexpected type for custom-lowering vector extract");
2479 SDValue Vec = Op.getOperand(0);
2480 SDValue Lane = Op.getOperand(1);
Owen Anderson825b72b2009-08-11 20:47:22 +00002481 Op = DAG.getNode(ARMISD::VGETLANEu, dl, MVT::i32, Vec, Lane);
2482 Op = DAG.getNode(ISD::AssertZext, dl, MVT::i32, Op, DAG.getValueType(VT));
Bob Wilson5bafff32009-06-22 23:27:02 +00002483 return DAG.getNode(ISD::TRUNCATE, dl, VT, Op);
2484}
2485
Bob Wilsona6d65862009-08-03 20:36:38 +00002486static SDValue LowerCONCAT_VECTORS(SDValue Op, SelectionDAG &DAG) {
2487 // The only time a CONCAT_VECTORS operation can have legal types is when
2488 // two 64-bit vectors are concatenated to a 128-bit vector.
2489 assert(Op.getValueType().is128BitVector() && Op.getNumOperands() == 2 &&
2490 "unexpected CONCAT_VECTORS");
2491 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00002492 SDValue Val = DAG.getUNDEF(MVT::v2f64);
Bob Wilsona6d65862009-08-03 20:36:38 +00002493 SDValue Op0 = Op.getOperand(0);
2494 SDValue Op1 = Op.getOperand(1);
2495 if (Op0.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002496 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2497 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op0),
Bob Wilsona6d65862009-08-03 20:36:38 +00002498 DAG.getIntPtrConstant(0));
2499 if (Op1.getOpcode() != ISD::UNDEF)
Owen Anderson825b72b2009-08-11 20:47:22 +00002500 Val = DAG.getNode(ISD::INSERT_VECTOR_ELT, dl, MVT::v2f64, Val,
2501 DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op1),
Bob Wilsona6d65862009-08-03 20:36:38 +00002502 DAG.getIntPtrConstant(1));
2503 return DAG.getNode(ISD::BIT_CONVERT, dl, Op.getValueType(), Val);
Bob Wilson5bafff32009-06-22 23:27:02 +00002504}
2505
Dan Gohman475871a2008-07-27 21:46:04 +00002506SDValue ARMTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00002507 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002508 default: llvm_unreachable("Don't know how to custom lower this!");
Evan Chenga8e29892007-01-19 07:51:42 +00002509 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002510 case ISD::GlobalAddress:
2511 return Subtarget->isTargetDarwin() ? LowerGlobalAddressDarwin(Op, DAG) :
2512 LowerGlobalAddressELF(Op, DAG);
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00002513 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002514 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG, Subtarget);
2515 case ISD::BR_CC: return LowerBR_CC(Op, DAG, Subtarget);
2516 case ISD::BR_JT: return LowerBR_JT(Op, DAG);
Evan Cheng86198642009-08-07 00:34:42 +00002517 case ISD::DYNAMIC_STACKALLOC: return LowerDYNAMIC_STACKALLOC(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002518 case ISD::VASTART: return LowerVASTART(Op, DAG, VarArgsFrameIndex);
2519 case ISD::SINT_TO_FP:
2520 case ISD::UINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
2521 case ISD::FP_TO_SINT:
2522 case ISD::FP_TO_UINT: return LowerFP_TO_INT(Op, DAG);
2523 case ISD::FCOPYSIGN: return LowerFCOPYSIGN(Op, DAG);
Nate Begemanbcc5f362007-01-29 22:58:52 +00002524 case ISD::RETURNADDR: break;
Jim Grosbach0e0da732009-05-12 23:59:14 +00002525 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Lauro Ramos Venancio0ae4a332007-04-22 00:04:12 +00002526 case ISD::GLOBAL_OFFSET_TABLE: return LowerGLOBAL_OFFSET_TABLE(Op, DAG);
Bob Wilsonb36ec862009-08-06 18:47:44 +00002527 case ISD::INTRINSIC_VOID:
Bob Wilsona599bff2009-08-04 00:36:16 +00002528 case ISD::INTRINSIC_W_CHAIN: return LowerINTRINSIC_W_CHAIN(Op, DAG);
Lauro Ramos Venancioe0cb36b2007-11-08 17:20:05 +00002529 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
Duncan Sands1607f052008-12-01 11:39:25 +00002530 case ISD::BIT_CONVERT: return ExpandBIT_CONVERT(Op.getNode(), DAG);
Bob Wilson5bafff32009-06-22 23:27:02 +00002531 case ISD::SHL:
Chris Lattner27a6c732007-11-24 07:07:01 +00002532 case ISD::SRL:
Bob Wilson5bafff32009-06-22 23:27:02 +00002533 case ISD::SRA: return LowerShift(Op.getNode(), DAG, Subtarget);
2534 case ISD::VSETCC: return LowerVSETCC(Op, DAG);
2535 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
2536 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
2537 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
2538 case ISD::EXTRACT_VECTOR_ELT: return LowerEXTRACT_VECTOR_ELT(Op, DAG);
Bob Wilsona6d65862009-08-03 20:36:38 +00002539 case ISD::CONCAT_VECTORS: return LowerCONCAT_VECTORS(Op, DAG);
Evan Chenga8e29892007-01-19 07:51:42 +00002540 }
Dan Gohman475871a2008-07-27 21:46:04 +00002541 return SDValue();
Evan Chenga8e29892007-01-19 07:51:42 +00002542}
2543
Duncan Sands1607f052008-12-01 11:39:25 +00002544/// ReplaceNodeResults - Replace the results of node with an illegal result
2545/// type with new values built out of custom code.
Duncan Sands1607f052008-12-01 11:39:25 +00002546void ARMTargetLowering::ReplaceNodeResults(SDNode *N,
2547 SmallVectorImpl<SDValue>&Results,
2548 SelectionDAG &DAG) {
Chris Lattner27a6c732007-11-24 07:07:01 +00002549 switch (N->getOpcode()) {
Duncan Sands1607f052008-12-01 11:39:25 +00002550 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002551 llvm_unreachable("Don't know how to custom expand this!");
Duncan Sands1607f052008-12-01 11:39:25 +00002552 return;
2553 case ISD::BIT_CONVERT:
2554 Results.push_back(ExpandBIT_CONVERT(N, DAG));
2555 return;
Chris Lattner27a6c732007-11-24 07:07:01 +00002556 case ISD::SRL:
Duncan Sands1607f052008-12-01 11:39:25 +00002557 case ISD::SRA: {
Bob Wilson5bafff32009-06-22 23:27:02 +00002558 SDValue Res = LowerShift(N, DAG, Subtarget);
Duncan Sands1607f052008-12-01 11:39:25 +00002559 if (Res.getNode())
2560 Results.push_back(Res);
2561 return;
2562 }
Chris Lattner27a6c732007-11-24 07:07:01 +00002563 }
2564}
Chris Lattner27a6c732007-11-24 07:07:01 +00002565
Evan Chenga8e29892007-01-19 07:51:42 +00002566//===----------------------------------------------------------------------===//
2567// ARM Scheduler Hooks
2568//===----------------------------------------------------------------------===//
2569
2570MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00002571ARMTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00002572 MachineBasicBlock *BB) const {
Evan Chenga8e29892007-01-19 07:51:42 +00002573 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Dale Johannesenb6728402009-02-13 02:25:56 +00002574 DebugLoc dl = MI->getDebugLoc();
Evan Chenga8e29892007-01-19 07:51:42 +00002575 switch (MI->getOpcode()) {
Evan Cheng86198642009-08-07 00:34:42 +00002576 default:
2577 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng007ea272009-08-12 05:17:19 +00002578 case ARM::tMOVCCr_pseudo: {
Evan Chenga8e29892007-01-19 07:51:42 +00002579 // To "insert" a SELECT_CC instruction, we actually have to insert the
2580 // diamond control-flow pattern. The incoming instruction knows the
2581 // destination vreg to set, the condition code register to branch on, the
2582 // true/false values to select between, and a branch opcode to use.
2583 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002584 MachineFunction::iterator It = BB;
Evan Chenga8e29892007-01-19 07:51:42 +00002585 ++It;
2586
2587 // thisMBB:
2588 // ...
2589 // TrueVal = ...
2590 // cmpTY ccX, r1, r2
2591 // bCC copy1MBB
2592 // fallthrough --> copy0MBB
2593 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002594 MachineFunction *F = BB->getParent();
2595 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
2596 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesenb6728402009-02-13 02:25:56 +00002597 BuildMI(BB, dl, TII->get(ARM::tBcc)).addMBB(sinkMBB)
Evan Cheng0e1d3792007-07-05 07:18:20 +00002598 .addImm(MI->getOperand(3).getImm()).addReg(MI->getOperand(4).getReg());
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002599 F->insert(It, copy0MBB);
2600 F->insert(It, sinkMBB);
Evan Chenga8e29892007-01-19 07:51:42 +00002601 // Update machine-CFG edges by first adding all successors of the current
2602 // block to the new block which will contain the Phi node for the select.
2603 for(MachineBasicBlock::succ_iterator i = BB->succ_begin(),
2604 e = BB->succ_end(); i != e; ++i)
2605 sinkMBB->addSuccessor(*i);
2606 // Next, remove all successors of the current block, and add the true
2607 // and fallthrough blocks as its successors.
2608 while(!BB->succ_empty())
2609 BB->removeSuccessor(BB->succ_begin());
2610 BB->addSuccessor(copy0MBB);
2611 BB->addSuccessor(sinkMBB);
2612
2613 // copy0MBB:
2614 // %FalseValue = ...
2615 // # fallthrough to sinkMBB
2616 BB = copy0MBB;
2617
2618 // Update machine-CFG edges
2619 BB->addSuccessor(sinkMBB);
2620
2621 // sinkMBB:
2622 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
2623 // ...
2624 BB = sinkMBB;
Dale Johannesenb6728402009-02-13 02:25:56 +00002625 BuildMI(BB, dl, TII->get(ARM::PHI), MI->getOperand(0).getReg())
Evan Chenga8e29892007-01-19 07:51:42 +00002626 .addReg(MI->getOperand(1).getReg()).addMBB(copy0MBB)
2627 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
2628
Dan Gohman8e5f2c62008-07-07 23:14:23 +00002629 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Evan Chenga8e29892007-01-19 07:51:42 +00002630 return BB;
2631 }
Evan Cheng86198642009-08-07 00:34:42 +00002632
2633 case ARM::tANDsp:
2634 case ARM::tADDspr_:
2635 case ARM::tSUBspi_:
2636 case ARM::t2SUBrSPi_:
2637 case ARM::t2SUBrSPi12_:
2638 case ARM::t2SUBrSPs_: {
2639 MachineFunction *MF = BB->getParent();
2640 unsigned DstReg = MI->getOperand(0).getReg();
2641 unsigned SrcReg = MI->getOperand(1).getReg();
2642 bool DstIsDead = MI->getOperand(0).isDead();
2643 bool SrcIsKill = MI->getOperand(1).isKill();
2644
2645 if (SrcReg != ARM::SP) {
2646 // Copy the source to SP from virtual register.
2647 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(SrcReg);
2648 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
2649 ? ARM::tMOVtgpr2gpr : ARM::tMOVgpr2gpr;
2650 BuildMI(BB, dl, TII->get(CopyOpc), ARM::SP)
2651 .addReg(SrcReg, getKillRegState(SrcIsKill));
2652 }
2653
2654 unsigned OpOpc = 0;
2655 bool NeedPred = false, NeedCC = false, NeedOp3 = false;
2656 switch (MI->getOpcode()) {
2657 default:
2658 llvm_unreachable("Unexpected pseudo instruction!");
2659 case ARM::tANDsp:
2660 OpOpc = ARM::tAND;
2661 NeedPred = true;
2662 break;
2663 case ARM::tADDspr_:
2664 OpOpc = ARM::tADDspr;
2665 break;
2666 case ARM::tSUBspi_:
2667 OpOpc = ARM::tSUBspi;
2668 break;
2669 case ARM::t2SUBrSPi_:
2670 OpOpc = ARM::t2SUBrSPi;
2671 NeedPred = true; NeedCC = true;
2672 break;
2673 case ARM::t2SUBrSPi12_:
2674 OpOpc = ARM::t2SUBrSPi12;
2675 NeedPred = true;
2676 break;
2677 case ARM::t2SUBrSPs_:
2678 OpOpc = ARM::t2SUBrSPs;
2679 NeedPred = true; NeedCC = true; NeedOp3 = true;
2680 break;
2681 }
2682 MachineInstrBuilder MIB = BuildMI(BB, dl, TII->get(OpOpc), ARM::SP);
2683 if (OpOpc == ARM::tAND)
2684 AddDefaultT1CC(MIB);
2685 MIB.addReg(ARM::SP);
2686 MIB.addOperand(MI->getOperand(2));
2687 if (NeedOp3)
2688 MIB.addOperand(MI->getOperand(3));
2689 if (NeedPred)
2690 AddDefaultPred(MIB);
2691 if (NeedCC)
2692 AddDefaultCC(MIB);
2693
2694 // Copy the result from SP to virtual register.
2695 const TargetRegisterClass *RC = MF->getRegInfo().getRegClass(DstReg);
2696 unsigned CopyOpc = (RC == ARM::tGPRRegisterClass)
2697 ? ARM::tMOVgpr2tgpr : ARM::tMOVgpr2gpr;
2698 BuildMI(BB, dl, TII->get(CopyOpc))
2699 .addReg(DstReg, getDefRegState(true) | getDeadRegState(DstIsDead))
2700 .addReg(ARM::SP);
2701 MF->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
2702 return BB;
2703 }
Evan Chenga8e29892007-01-19 07:51:42 +00002704 }
2705}
2706
2707//===----------------------------------------------------------------------===//
2708// ARM Optimization Hooks
2709//===----------------------------------------------------------------------===//
2710
Chris Lattnerd1980a52009-03-12 06:52:53 +00002711static
2712SDValue combineSelectAndUse(SDNode *N, SDValue Slct, SDValue OtherOp,
2713 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerd1980a52009-03-12 06:52:53 +00002714 SelectionDAG &DAG = DCI.DAG;
2715 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00002716 EVT VT = N->getValueType(0);
Chris Lattnerd1980a52009-03-12 06:52:53 +00002717 unsigned Opc = N->getOpcode();
2718 bool isSlctCC = Slct.getOpcode() == ISD::SELECT_CC;
2719 SDValue LHS = isSlctCC ? Slct.getOperand(2) : Slct.getOperand(1);
2720 SDValue RHS = isSlctCC ? Slct.getOperand(3) : Slct.getOperand(2);
2721 ISD::CondCode CC = ISD::SETCC_INVALID;
2722
2723 if (isSlctCC) {
2724 CC = cast<CondCodeSDNode>(Slct.getOperand(4))->get();
2725 } else {
2726 SDValue CCOp = Slct.getOperand(0);
2727 if (CCOp.getOpcode() == ISD::SETCC)
2728 CC = cast<CondCodeSDNode>(CCOp.getOperand(2))->get();
2729 }
2730
2731 bool DoXform = false;
2732 bool InvCC = false;
2733 assert ((Opc == ISD::ADD || (Opc == ISD::SUB && Slct == N->getOperand(1))) &&
2734 "Bad input!");
2735
2736 if (LHS.getOpcode() == ISD::Constant &&
2737 cast<ConstantSDNode>(LHS)->isNullValue()) {
2738 DoXform = true;
2739 } else if (CC != ISD::SETCC_INVALID &&
2740 RHS.getOpcode() == ISD::Constant &&
2741 cast<ConstantSDNode>(RHS)->isNullValue()) {
2742 std::swap(LHS, RHS);
2743 SDValue Op0 = Slct.getOperand(0);
Owen Andersone50ed302009-08-10 22:56:29 +00002744 EVT OpVT = isSlctCC ? Op0.getValueType() :
Chris Lattnerd1980a52009-03-12 06:52:53 +00002745 Op0.getOperand(0).getValueType();
2746 bool isInt = OpVT.isInteger();
2747 CC = ISD::getSetCCInverse(CC, isInt);
2748
2749 if (!TLI.isCondCodeLegal(CC, OpVT))
2750 return SDValue(); // Inverse operator isn't legal.
2751
2752 DoXform = true;
2753 InvCC = true;
2754 }
2755
2756 if (DoXform) {
2757 SDValue Result = DAG.getNode(Opc, RHS.getDebugLoc(), VT, OtherOp, RHS);
2758 if (isSlctCC)
2759 return DAG.getSelectCC(N->getDebugLoc(), OtherOp, Result,
2760 Slct.getOperand(0), Slct.getOperand(1), CC);
2761 SDValue CCOp = Slct.getOperand(0);
2762 if (InvCC)
2763 CCOp = DAG.getSetCC(Slct.getDebugLoc(), CCOp.getValueType(),
2764 CCOp.getOperand(0), CCOp.getOperand(1), CC);
2765 return DAG.getNode(ISD::SELECT, N->getDebugLoc(), VT,
2766 CCOp, OtherOp, Result);
2767 }
2768 return SDValue();
2769}
2770
2771/// PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
2772static SDValue PerformADDCombine(SDNode *N,
2773 TargetLowering::DAGCombinerInfo &DCI) {
2774 // added by evan in r37685 with no testcase.
2775 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002776
Chris Lattnerd1980a52009-03-12 06:52:53 +00002777 // fold (add (select cc, 0, c), x) -> (select cc, x, (add, x, c))
2778 if (N0.getOpcode() == ISD::SELECT && N0.getNode()->hasOneUse()) {
2779 SDValue Result = combineSelectAndUse(N, N0, N1, DCI);
2780 if (Result.getNode()) return Result;
2781 }
2782 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
2783 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
2784 if (Result.getNode()) return Result;
2785 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002786
Chris Lattnerd1980a52009-03-12 06:52:53 +00002787 return SDValue();
2788}
2789
2790/// PerformSUBCombine - Target-specific dag combine xforms for ISD::SUB.
2791static SDValue PerformSUBCombine(SDNode *N,
2792 TargetLowering::DAGCombinerInfo &DCI) {
2793 // added by evan in r37685 with no testcase.
2794 SDValue N0 = N->getOperand(0), N1 = N->getOperand(1);
Bob Wilson2dc4f542009-03-20 22:42:55 +00002795
Chris Lattnerd1980a52009-03-12 06:52:53 +00002796 // fold (sub x, (select cc, 0, c)) -> (select cc, x, (sub, x, c))
2797 if (N1.getOpcode() == ISD::SELECT && N1.getNode()->hasOneUse()) {
2798 SDValue Result = combineSelectAndUse(N, N1, N0, DCI);
2799 if (Result.getNode()) return Result;
2800 }
Bob Wilson2dc4f542009-03-20 22:42:55 +00002801
Chris Lattnerd1980a52009-03-12 06:52:53 +00002802 return SDValue();
2803}
2804
2805
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002806/// PerformFMRRDCombine - Target-specific dag combine xforms for ARMISD::FMRRD.
Bob Wilson2dc4f542009-03-20 22:42:55 +00002807static SDValue PerformFMRRDCombine(SDNode *N,
2808 TargetLowering::DAGCombinerInfo &DCI) {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002809 // fmrrd(fmdrr x, y) -> x,y
Dan Gohman475871a2008-07-27 21:46:04 +00002810 SDValue InDouble = N->getOperand(0);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002811 if (InDouble.getOpcode() == ARMISD::FMDRR)
2812 return DCI.CombineTo(N, InDouble.getOperand(0), InDouble.getOperand(1));
Dan Gohman475871a2008-07-27 21:46:04 +00002813 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00002814}
2815
Bob Wilson5bafff32009-06-22 23:27:02 +00002816/// getVShiftImm - Check if this is a valid build_vector for the immediate
2817/// operand of a vector shift operation, where all the elements of the
2818/// build_vector must have the same constant integer value.
2819static bool getVShiftImm(SDValue Op, unsigned ElementBits, int64_t &Cnt) {
2820 // Ignore bit_converts.
2821 while (Op.getOpcode() == ISD::BIT_CONVERT)
2822 Op = Op.getOperand(0);
2823 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
2824 APInt SplatBits, SplatUndef;
2825 unsigned SplatBitSize;
2826 bool HasAnyUndefs;
2827 if (! BVN || ! BVN->isConstantSplat(SplatBits, SplatUndef, SplatBitSize,
2828 HasAnyUndefs, ElementBits) ||
2829 SplatBitSize > ElementBits)
2830 return false;
2831 Cnt = SplatBits.getSExtValue();
2832 return true;
2833}
2834
2835/// isVShiftLImm - Check if this is a valid build_vector for the immediate
2836/// operand of a vector shift left operation. That value must be in the range:
2837/// 0 <= Value < ElementBits for a left shift; or
2838/// 0 <= Value <= ElementBits for a long left shift.
Owen Andersone50ed302009-08-10 22:56:29 +00002839static bool isVShiftLImm(SDValue Op, EVT VT, bool isLong, int64_t &Cnt) {
Bob Wilson5bafff32009-06-22 23:27:02 +00002840 assert(VT.isVector() && "vector shift count is not a vector type");
2841 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
2842 if (! getVShiftImm(Op, ElementBits, Cnt))
2843 return false;
2844 return (Cnt >= 0 && (isLong ? Cnt-1 : Cnt) < ElementBits);
2845}
2846
2847/// isVShiftRImm - Check if this is a valid build_vector for the immediate
2848/// operand of a vector shift right operation. For a shift opcode, the value
2849/// is positive, but for an intrinsic the value count must be negative. The
2850/// absolute value must be in the range:
2851/// 1 <= |Value| <= ElementBits for a right shift; or
2852/// 1 <= |Value| <= ElementBits/2 for a narrow right shift.
Owen Andersone50ed302009-08-10 22:56:29 +00002853static bool isVShiftRImm(SDValue Op, EVT VT, bool isNarrow, bool isIntrinsic,
Bob Wilson5bafff32009-06-22 23:27:02 +00002854 int64_t &Cnt) {
2855 assert(VT.isVector() && "vector shift count is not a vector type");
2856 unsigned ElementBits = VT.getVectorElementType().getSizeInBits();
2857 if (! getVShiftImm(Op, ElementBits, Cnt))
2858 return false;
2859 if (isIntrinsic)
2860 Cnt = -Cnt;
2861 return (Cnt >= 1 && Cnt <= (isNarrow ? ElementBits/2 : ElementBits));
2862}
2863
2864/// PerformIntrinsicCombine - ARM-specific DAG combining for intrinsics.
2865static SDValue PerformIntrinsicCombine(SDNode *N, SelectionDAG &DAG) {
2866 unsigned IntNo = cast<ConstantSDNode>(N->getOperand(0))->getZExtValue();
2867 switch (IntNo) {
2868 default:
2869 // Don't do anything for most intrinsics.
2870 break;
2871
2872 // Vector shifts: check for immediate versions and lower them.
2873 // Note: This is done during DAG combining instead of DAG legalizing because
2874 // the build_vectors for 64-bit vector element shift counts are generally
2875 // not legal, and it is hard to see their values after they get legalized to
2876 // loads from a constant pool.
2877 case Intrinsic::arm_neon_vshifts:
2878 case Intrinsic::arm_neon_vshiftu:
2879 case Intrinsic::arm_neon_vshiftls:
2880 case Intrinsic::arm_neon_vshiftlu:
2881 case Intrinsic::arm_neon_vshiftn:
2882 case Intrinsic::arm_neon_vrshifts:
2883 case Intrinsic::arm_neon_vrshiftu:
2884 case Intrinsic::arm_neon_vrshiftn:
2885 case Intrinsic::arm_neon_vqshifts:
2886 case Intrinsic::arm_neon_vqshiftu:
2887 case Intrinsic::arm_neon_vqshiftsu:
2888 case Intrinsic::arm_neon_vqshiftns:
2889 case Intrinsic::arm_neon_vqshiftnu:
2890 case Intrinsic::arm_neon_vqshiftnsu:
2891 case Intrinsic::arm_neon_vqrshiftns:
2892 case Intrinsic::arm_neon_vqrshiftnu:
2893 case Intrinsic::arm_neon_vqrshiftnsu: {
Owen Andersone50ed302009-08-10 22:56:29 +00002894 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002895 int64_t Cnt;
2896 unsigned VShiftOpc = 0;
2897
2898 switch (IntNo) {
2899 case Intrinsic::arm_neon_vshifts:
2900 case Intrinsic::arm_neon_vshiftu:
2901 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt)) {
2902 VShiftOpc = ARMISD::VSHL;
2903 break;
2904 }
2905 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt)) {
2906 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshifts ?
2907 ARMISD::VSHRs : ARMISD::VSHRu);
2908 break;
2909 }
2910 return SDValue();
2911
2912 case Intrinsic::arm_neon_vshiftls:
2913 case Intrinsic::arm_neon_vshiftlu:
2914 if (isVShiftLImm(N->getOperand(2), VT, true, Cnt))
2915 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002916 llvm_unreachable("invalid shift count for vshll intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002917
2918 case Intrinsic::arm_neon_vrshifts:
2919 case Intrinsic::arm_neon_vrshiftu:
2920 if (isVShiftRImm(N->getOperand(2), VT, false, true, Cnt))
2921 break;
2922 return SDValue();
2923
2924 case Intrinsic::arm_neon_vqshifts:
2925 case Intrinsic::arm_neon_vqshiftu:
2926 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
2927 break;
2928 return SDValue();
2929
2930 case Intrinsic::arm_neon_vqshiftsu:
2931 if (isVShiftLImm(N->getOperand(2), VT, false, Cnt))
2932 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002933 llvm_unreachable("invalid shift count for vqshlu intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002934
2935 case Intrinsic::arm_neon_vshiftn:
2936 case Intrinsic::arm_neon_vrshiftn:
2937 case Intrinsic::arm_neon_vqshiftns:
2938 case Intrinsic::arm_neon_vqshiftnu:
2939 case Intrinsic::arm_neon_vqshiftnsu:
2940 case Intrinsic::arm_neon_vqrshiftns:
2941 case Intrinsic::arm_neon_vqrshiftnu:
2942 case Intrinsic::arm_neon_vqrshiftnsu:
2943 // Narrowing shifts require an immediate right shift.
2944 if (isVShiftRImm(N->getOperand(2), VT, true, true, Cnt))
2945 break;
Torok Edwinc23197a2009-07-14 16:55:14 +00002946 llvm_unreachable("invalid shift count for narrowing vector shift intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00002947
2948 default:
Torok Edwinc23197a2009-07-14 16:55:14 +00002949 llvm_unreachable("unhandled vector shift");
Bob Wilson5bafff32009-06-22 23:27:02 +00002950 }
2951
2952 switch (IntNo) {
2953 case Intrinsic::arm_neon_vshifts:
2954 case Intrinsic::arm_neon_vshiftu:
2955 // Opcode already set above.
2956 break;
2957 case Intrinsic::arm_neon_vshiftls:
2958 case Intrinsic::arm_neon_vshiftlu:
2959 if (Cnt == VT.getVectorElementType().getSizeInBits())
2960 VShiftOpc = ARMISD::VSHLLi;
2961 else
2962 VShiftOpc = (IntNo == Intrinsic::arm_neon_vshiftls ?
2963 ARMISD::VSHLLs : ARMISD::VSHLLu);
2964 break;
2965 case Intrinsic::arm_neon_vshiftn:
2966 VShiftOpc = ARMISD::VSHRN; break;
2967 case Intrinsic::arm_neon_vrshifts:
2968 VShiftOpc = ARMISD::VRSHRs; break;
2969 case Intrinsic::arm_neon_vrshiftu:
2970 VShiftOpc = ARMISD::VRSHRu; break;
2971 case Intrinsic::arm_neon_vrshiftn:
2972 VShiftOpc = ARMISD::VRSHRN; break;
2973 case Intrinsic::arm_neon_vqshifts:
2974 VShiftOpc = ARMISD::VQSHLs; break;
2975 case Intrinsic::arm_neon_vqshiftu:
2976 VShiftOpc = ARMISD::VQSHLu; break;
2977 case Intrinsic::arm_neon_vqshiftsu:
2978 VShiftOpc = ARMISD::VQSHLsu; break;
2979 case Intrinsic::arm_neon_vqshiftns:
2980 VShiftOpc = ARMISD::VQSHRNs; break;
2981 case Intrinsic::arm_neon_vqshiftnu:
2982 VShiftOpc = ARMISD::VQSHRNu; break;
2983 case Intrinsic::arm_neon_vqshiftnsu:
2984 VShiftOpc = ARMISD::VQSHRNsu; break;
2985 case Intrinsic::arm_neon_vqrshiftns:
2986 VShiftOpc = ARMISD::VQRSHRNs; break;
2987 case Intrinsic::arm_neon_vqrshiftnu:
2988 VShiftOpc = ARMISD::VQRSHRNu; break;
2989 case Intrinsic::arm_neon_vqrshiftnsu:
2990 VShiftOpc = ARMISD::VQRSHRNsu; break;
2991 }
2992
2993 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00002994 N->getOperand(1), DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00002995 }
2996
2997 case Intrinsic::arm_neon_vshiftins: {
Owen Andersone50ed302009-08-10 22:56:29 +00002998 EVT VT = N->getOperand(1).getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00002999 int64_t Cnt;
3000 unsigned VShiftOpc = 0;
3001
3002 if (isVShiftLImm(N->getOperand(3), VT, false, Cnt))
3003 VShiftOpc = ARMISD::VSLI;
3004 else if (isVShiftRImm(N->getOperand(3), VT, false, true, Cnt))
3005 VShiftOpc = ARMISD::VSRI;
3006 else {
Torok Edwinc23197a2009-07-14 16:55:14 +00003007 llvm_unreachable("invalid shift count for vsli/vsri intrinsic");
Bob Wilson5bafff32009-06-22 23:27:02 +00003008 }
3009
3010 return DAG.getNode(VShiftOpc, N->getDebugLoc(), N->getValueType(0),
3011 N->getOperand(1), N->getOperand(2),
Owen Anderson825b72b2009-08-11 20:47:22 +00003012 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003013 }
3014
3015 case Intrinsic::arm_neon_vqrshifts:
3016 case Intrinsic::arm_neon_vqrshiftu:
3017 // No immediate versions of these to check for.
3018 break;
3019 }
3020
3021 return SDValue();
3022}
3023
3024/// PerformShiftCombine - Checks for immediate versions of vector shifts and
3025/// lowers them. As with the vector shift intrinsics, this is done during DAG
3026/// combining instead of DAG legalizing because the build_vectors for 64-bit
3027/// vector element shift counts are generally not legal, and it is hard to see
3028/// their values after they get legalized to loads from a constant pool.
3029static SDValue PerformShiftCombine(SDNode *N, SelectionDAG &DAG,
3030 const ARMSubtarget *ST) {
Owen Andersone50ed302009-08-10 22:56:29 +00003031 EVT VT = N->getValueType(0);
Bob Wilson5bafff32009-06-22 23:27:02 +00003032
3033 // Nothing to be done for scalar shifts.
3034 if (! VT.isVector())
3035 return SDValue();
3036
3037 assert(ST->hasNEON() && "unexpected vector shift");
3038 int64_t Cnt;
3039
3040 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003041 default: llvm_unreachable("unexpected shift opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003042
3043 case ISD::SHL:
3044 if (isVShiftLImm(N->getOperand(1), VT, false, Cnt))
3045 return DAG.getNode(ARMISD::VSHL, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003046 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003047 break;
3048
3049 case ISD::SRA:
3050 case ISD::SRL:
3051 if (isVShiftRImm(N->getOperand(1), VT, false, false, Cnt)) {
3052 unsigned VShiftOpc = (N->getOpcode() == ISD::SRA ?
3053 ARMISD::VSHRs : ARMISD::VSHRu);
3054 return DAG.getNode(VShiftOpc, N->getDebugLoc(), VT, N->getOperand(0),
Owen Anderson825b72b2009-08-11 20:47:22 +00003055 DAG.getConstant(Cnt, MVT::i32));
Bob Wilson5bafff32009-06-22 23:27:02 +00003056 }
3057 }
3058 return SDValue();
3059}
3060
3061/// PerformExtendCombine - Target-specific DAG combining for ISD::SIGN_EXTEND,
3062/// ISD::ZERO_EXTEND, and ISD::ANY_EXTEND.
3063static SDValue PerformExtendCombine(SDNode *N, SelectionDAG &DAG,
3064 const ARMSubtarget *ST) {
3065 SDValue N0 = N->getOperand(0);
3066
3067 // Check for sign- and zero-extensions of vector extract operations of 8-
3068 // and 16-bit vector elements. NEON supports these directly. They are
3069 // handled during DAG combining because type legalization will promote them
3070 // to 32-bit types and it is messy to recognize the operations after that.
3071 if (ST->hasNEON() && N0.getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
3072 SDValue Vec = N0.getOperand(0);
3073 SDValue Lane = N0.getOperand(1);
Owen Andersone50ed302009-08-10 22:56:29 +00003074 EVT VT = N->getValueType(0);
3075 EVT EltVT = N0.getValueType();
Bob Wilson5bafff32009-06-22 23:27:02 +00003076 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
3077
Owen Anderson825b72b2009-08-11 20:47:22 +00003078 if (VT == MVT::i32 &&
3079 (EltVT == MVT::i8 || EltVT == MVT::i16) &&
Bob Wilson5bafff32009-06-22 23:27:02 +00003080 TLI.isTypeLegal(Vec.getValueType())) {
3081
3082 unsigned Opc = 0;
3083 switch (N->getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00003084 default: llvm_unreachable("unexpected opcode");
Bob Wilson5bafff32009-06-22 23:27:02 +00003085 case ISD::SIGN_EXTEND:
3086 Opc = ARMISD::VGETLANEs;
3087 break;
3088 case ISD::ZERO_EXTEND:
3089 case ISD::ANY_EXTEND:
3090 Opc = ARMISD::VGETLANEu;
3091 break;
3092 }
3093 return DAG.getNode(Opc, N->getDebugLoc(), VT, Vec, Lane);
3094 }
3095 }
3096
3097 return SDValue();
3098}
3099
Dan Gohman475871a2008-07-27 21:46:04 +00003100SDValue ARMTargetLowering::PerformDAGCombine(SDNode *N,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003101 DAGCombinerInfo &DCI) const {
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003102 switch (N->getOpcode()) {
3103 default: break;
Chris Lattnerd1980a52009-03-12 06:52:53 +00003104 case ISD::ADD: return PerformADDCombine(N, DCI);
3105 case ISD::SUB: return PerformSUBCombine(N, DCI);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003106 case ARMISD::FMRRD: return PerformFMRRDCombine(N, DCI);
Bob Wilson5bafff32009-06-22 23:27:02 +00003107 case ISD::INTRINSIC_WO_CHAIN:
3108 return PerformIntrinsicCombine(N, DCI.DAG);
3109 case ISD::SHL:
3110 case ISD::SRA:
3111 case ISD::SRL:
3112 return PerformShiftCombine(N, DCI.DAG, Subtarget);
3113 case ISD::SIGN_EXTEND:
3114 case ISD::ZERO_EXTEND:
3115 case ISD::ANY_EXTEND:
3116 return PerformExtendCombine(N, DCI.DAG, Subtarget);
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003117 }
Dan Gohman475871a2008-07-27 21:46:04 +00003118 return SDValue();
Chris Lattnerf1b1c5e2007-11-27 22:36:16 +00003119}
3120
Evan Chengb01fad62007-03-12 23:30:29 +00003121/// isLegalAddressImmediate - Return true if the integer value can be used
3122/// as the offset of the target addressing mode for load / store of the
3123/// given type.
Owen Andersone50ed302009-08-10 22:56:29 +00003124static bool isLegalAddressImmediate(int64_t V, EVT VT,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003125 const ARMSubtarget *Subtarget) {
Evan Cheng961f8792007-03-13 20:37:59 +00003126 if (V == 0)
3127 return true;
3128
Evan Cheng65011532009-03-09 19:15:00 +00003129 if (!VT.isSimple())
3130 return false;
3131
David Goodwinf1daf7d2009-07-08 23:10:31 +00003132 if (Subtarget->isThumb()) { // FIXME for thumb2
Evan Chengb01fad62007-03-12 23:30:29 +00003133 if (V < 0)
3134 return false;
3135
3136 unsigned Scale = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00003137 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00003138 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003139 case MVT::i1:
3140 case MVT::i8:
Evan Chengb01fad62007-03-12 23:30:29 +00003141 // Scale == 1;
3142 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003143 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00003144 // Scale == 2;
3145 Scale = 2;
3146 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00003147 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00003148 // Scale == 4;
3149 Scale = 4;
3150 break;
3151 }
3152
3153 if ((V & (Scale - 1)) != 0)
3154 return false;
3155 V /= Scale;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003156 return V == (V & ((1LL << 5) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00003157 }
3158
3159 if (V < 0)
3160 V = - V;
Owen Anderson825b72b2009-08-11 20:47:22 +00003161 switch (VT.getSimpleVT().SimpleTy) {
Evan Chengb01fad62007-03-12 23:30:29 +00003162 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003163 case MVT::i1:
3164 case MVT::i8:
3165 case MVT::i32:
Evan Chengb01fad62007-03-12 23:30:29 +00003166 // +- imm12
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003167 return V == (V & ((1LL << 12) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003168 case MVT::i16:
Evan Chengb01fad62007-03-12 23:30:29 +00003169 // +- imm8
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003170 return V == (V & ((1LL << 8) - 1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003171 case MVT::f32:
3172 case MVT::f64:
Evan Chengb01fad62007-03-12 23:30:29 +00003173 if (!Subtarget->hasVFP2())
3174 return false;
Evan Cheng0b0a9a92007-05-03 02:00:18 +00003175 if ((V & 3) != 0)
Evan Chengb01fad62007-03-12 23:30:29 +00003176 return false;
3177 V >>= 2;
Anton Korobeynikov7c1c2612008-02-20 11:22:39 +00003178 return V == (V & ((1LL << 8) - 1));
Evan Chengb01fad62007-03-12 23:30:29 +00003179 }
Evan Chenga8e29892007-01-19 07:51:42 +00003180}
3181
Chris Lattner37caf8c2007-04-09 23:33:39 +00003182/// isLegalAddressingMode - Return true if the addressing mode represented
3183/// by AM is legal for this target, for a load/store of the specified type.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003184bool ARMTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattner37caf8c2007-04-09 23:33:39 +00003185 const Type *Ty) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003186 EVT VT = getValueType(Ty, true);
Bob Wilson2c7dab12009-04-08 17:55:28 +00003187 if (!isLegalAddressImmediate(AM.BaseOffs, VT, Subtarget))
Evan Chengb01fad62007-03-12 23:30:29 +00003188 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003189
Chris Lattner37caf8c2007-04-09 23:33:39 +00003190 // Can never fold addr of global into load/store.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003191 if (AM.BaseGV)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003192 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003193
Chris Lattner37caf8c2007-04-09 23:33:39 +00003194 switch (AM.Scale) {
3195 case 0: // no scale reg, must be "r+i" or "r", or "i".
3196 break;
3197 case 1:
David Goodwinf1daf7d2009-07-08 23:10:31 +00003198 if (Subtarget->isThumb()) // FIXME for thumb2
Chris Lattner37caf8c2007-04-09 23:33:39 +00003199 return false;
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003200 // FALL THROUGH.
Chris Lattner37caf8c2007-04-09 23:33:39 +00003201 default:
Chris Lattner5a3d40d2007-04-13 06:50:55 +00003202 // ARM doesn't support any R+R*scale+imm addr modes.
3203 if (AM.BaseOffs)
3204 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003205
Bob Wilson2c7dab12009-04-08 17:55:28 +00003206 if (!VT.isSimple())
3207 return false;
3208
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003209 int Scale = AM.Scale;
Owen Anderson825b72b2009-08-11 20:47:22 +00003210 switch (VT.getSimpleVT().SimpleTy) {
Chris Lattner37caf8c2007-04-09 23:33:39 +00003211 default: return false;
Owen Anderson825b72b2009-08-11 20:47:22 +00003212 case MVT::i1:
3213 case MVT::i8:
3214 case MVT::i32:
3215 case MVT::i64:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003216 // This assumes i64 is legalized to a pair of i32. If not (i.e.
3217 // ldrd / strd are used, then its address mode is same as i16.
3218 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003219 if (Scale < 0) Scale = -Scale;
3220 if (Scale == 1)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003221 return true;
3222 // r + r << imm
Chris Lattnere1152942007-04-11 16:17:12 +00003223 return isPowerOf2_32(Scale & ~1);
Owen Anderson825b72b2009-08-11 20:47:22 +00003224 case MVT::i16:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003225 // r + r
Chris Lattnereb13d1b2007-04-10 03:48:29 +00003226 if (((unsigned)AM.HasBaseReg + Scale) <= 2)
Chris Lattner37caf8c2007-04-09 23:33:39 +00003227 return true;
Chris Lattnere1152942007-04-11 16:17:12 +00003228 return false;
Bob Wilson2dc4f542009-03-20 22:42:55 +00003229
Owen Anderson825b72b2009-08-11 20:47:22 +00003230 case MVT::isVoid:
Chris Lattner37caf8c2007-04-09 23:33:39 +00003231 // Note, we allow "void" uses (basically, uses that aren't loads or
3232 // stores), because arm allows folding a scale into many arithmetic
3233 // operations. This should be made more precise and revisited later.
Bob Wilson2dc4f542009-03-20 22:42:55 +00003234
Chris Lattner37caf8c2007-04-09 23:33:39 +00003235 // Allow r << imm, but the imm has to be a multiple of two.
3236 if (AM.Scale & 1) return false;
3237 return isPowerOf2_32(AM.Scale);
3238 }
3239 break;
Evan Chengb01fad62007-03-12 23:30:29 +00003240 }
Chris Lattner37caf8c2007-04-09 23:33:39 +00003241 return true;
Evan Chengb01fad62007-03-12 23:30:29 +00003242}
3243
Owen Andersone50ed302009-08-10 22:56:29 +00003244static bool getARMIndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003245 bool isSEXTLoad, SDValue &Base,
3246 SDValue &Offset, bool &isInc,
3247 SelectionDAG &DAG) {
Evan Chenga8e29892007-01-19 07:51:42 +00003248 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3249 return false;
3250
Owen Anderson825b72b2009-08-11 20:47:22 +00003251 if (VT == MVT::i16 || ((VT == MVT::i8 || VT == MVT::i1) && isSEXTLoad)) {
Evan Chenga8e29892007-01-19 07:51:42 +00003252 // AddressingMode 3
3253 Base = Ptr->getOperand(0);
3254 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003255 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003256 if (RHSC < 0 && RHSC > -256) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003257 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003258 isInc = false;
3259 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3260 return true;
3261 }
3262 }
3263 isInc = (Ptr->getOpcode() == ISD::ADD);
3264 Offset = Ptr->getOperand(1);
3265 return true;
Owen Anderson825b72b2009-08-11 20:47:22 +00003266 } else if (VT == MVT::i32 || VT == MVT::i8 || VT == MVT::i1) {
Evan Chenga8e29892007-01-19 07:51:42 +00003267 // AddressingMode 2
3268 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00003269 int RHSC = (int)RHS->getZExtValue();
Evan Chenga8e29892007-01-19 07:51:42 +00003270 if (RHSC < 0 && RHSC > -0x1000) {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003271 assert(Ptr->getOpcode() == ISD::ADD);
Evan Chenga8e29892007-01-19 07:51:42 +00003272 isInc = false;
3273 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3274 Base = Ptr->getOperand(0);
3275 return true;
3276 }
3277 }
3278
3279 if (Ptr->getOpcode() == ISD::ADD) {
3280 isInc = true;
3281 ARM_AM::ShiftOpc ShOpcVal= ARM_AM::getShiftOpcForNode(Ptr->getOperand(0));
3282 if (ShOpcVal != ARM_AM::no_shift) {
3283 Base = Ptr->getOperand(1);
3284 Offset = Ptr->getOperand(0);
3285 } else {
3286 Base = Ptr->getOperand(0);
3287 Offset = Ptr->getOperand(1);
3288 }
3289 return true;
3290 }
3291
3292 isInc = (Ptr->getOpcode() == ISD::ADD);
3293 Base = Ptr->getOperand(0);
3294 Offset = Ptr->getOperand(1);
3295 return true;
3296 }
3297
3298 // FIXME: Use FLDM / FSTM to emulate indexed FP load / store.
3299 return false;
3300}
3301
Owen Andersone50ed302009-08-10 22:56:29 +00003302static bool getT2IndexedAddressParts(SDNode *Ptr, EVT VT,
Evan Chenge88d5ce2009-07-02 07:28:31 +00003303 bool isSEXTLoad, SDValue &Base,
3304 SDValue &Offset, bool &isInc,
3305 SelectionDAG &DAG) {
3306 if (Ptr->getOpcode() != ISD::ADD && Ptr->getOpcode() != ISD::SUB)
3307 return false;
3308
3309 Base = Ptr->getOperand(0);
3310 if (ConstantSDNode *RHS = dyn_cast<ConstantSDNode>(Ptr->getOperand(1))) {
3311 int RHSC = (int)RHS->getZExtValue();
3312 if (RHSC < 0 && RHSC > -0x100) { // 8 bits.
3313 assert(Ptr->getOpcode() == ISD::ADD);
3314 isInc = false;
3315 Offset = DAG.getConstant(-RHSC, RHS->getValueType(0));
3316 return true;
3317 } else if (RHSC > 0 && RHSC < 0x100) { // 8 bit, no zero.
3318 isInc = Ptr->getOpcode() == ISD::ADD;
3319 Offset = DAG.getConstant(RHSC, RHS->getValueType(0));
3320 return true;
3321 }
3322 }
3323
3324 return false;
3325}
3326
Evan Chenga8e29892007-01-19 07:51:42 +00003327/// getPreIndexedAddressParts - returns true by value, base pointer and
3328/// offset pointer and addressing mode by reference if the node's address
3329/// can be legally represented as pre-indexed load / store address.
3330bool
Dan Gohman475871a2008-07-27 21:46:04 +00003331ARMTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
3332 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003333 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003334 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003335 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003336 return false;
3337
Owen Andersone50ed302009-08-10 22:56:29 +00003338 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003339 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003340 bool isSEXTLoad = false;
3341 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
3342 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003343 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003344 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3345 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
3346 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003347 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003348 } else
3349 return false;
3350
3351 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003352 bool isLegal = false;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00003353 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003354 isLegal = getT2IndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
3355 Offset, isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003356 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003357 isLegal = getARMIndexedAddressParts(Ptr.getNode(), VT, isSEXTLoad, Base,
Evan Cheng04129572009-07-02 06:44:30 +00003358 Offset, isInc, DAG);
Evan Chenge88d5ce2009-07-02 07:28:31 +00003359 if (!isLegal)
3360 return false;
3361
3362 AM = isInc ? ISD::PRE_INC : ISD::PRE_DEC;
3363 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003364}
3365
3366/// getPostIndexedAddressParts - returns true by value, base pointer and
3367/// offset pointer and addressing mode by reference if this node can be
3368/// combined with a load / store to form a post-indexed load / store.
3369bool ARMTargetLowering::getPostIndexedAddressParts(SDNode *N, SDNode *Op,
Dan Gohman475871a2008-07-27 21:46:04 +00003370 SDValue &Base,
3371 SDValue &Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003372 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00003373 SelectionDAG &DAG) const {
Evan Chenge88d5ce2009-07-02 07:28:31 +00003374 if (Subtarget->isThumb1Only())
Evan Chenga8e29892007-01-19 07:51:42 +00003375 return false;
3376
Owen Andersone50ed302009-08-10 22:56:29 +00003377 EVT VT;
Dan Gohman475871a2008-07-27 21:46:04 +00003378 SDValue Ptr;
Evan Chenga8e29892007-01-19 07:51:42 +00003379 bool isSEXTLoad = false;
3380 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003381 VT = LD->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003382 isSEXTLoad = LD->getExtensionType() == ISD::SEXTLOAD;
3383 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Dan Gohmanb625f2f2008-01-30 00:15:11 +00003384 VT = ST->getMemoryVT();
Evan Chenga8e29892007-01-19 07:51:42 +00003385 } else
3386 return false;
3387
3388 bool isInc;
Evan Chenge88d5ce2009-07-02 07:28:31 +00003389 bool isLegal = false;
Evan Cheng5b9fcd12009-07-07 01:17:28 +00003390 if (Subtarget->isThumb() && Subtarget->hasThumb2())
Evan Chenge88d5ce2009-07-02 07:28:31 +00003391 isLegal = getT2IndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
Evan Chenga8e29892007-01-19 07:51:42 +00003392 isInc, DAG);
Jim Grosbach764ab522009-08-11 15:33:49 +00003393 else
Evan Chenge88d5ce2009-07-02 07:28:31 +00003394 isLegal = getARMIndexedAddressParts(Op, VT, isSEXTLoad, Base, Offset,
3395 isInc, DAG);
3396 if (!isLegal)
3397 return false;
3398
3399 AM = isInc ? ISD::POST_INC : ISD::POST_DEC;
3400 return true;
Evan Chenga8e29892007-01-19 07:51:42 +00003401}
3402
Dan Gohman475871a2008-07-27 21:46:04 +00003403void ARMTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Dan Gohman977a76f2008-02-13 22:28:48 +00003404 const APInt &Mask,
Bob Wilson2dc4f542009-03-20 22:42:55 +00003405 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003406 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00003407 const SelectionDAG &DAG,
Evan Chenga8e29892007-01-19 07:51:42 +00003408 unsigned Depth) const {
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003409 KnownZero = KnownOne = APInt(Mask.getBitWidth(), 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003410 switch (Op.getOpcode()) {
3411 default: break;
3412 case ARMISD::CMOV: {
3413 // Bits are known zero/one if known on the LHS and RHS.
Dan Gohmanea859be2007-06-22 14:59:07 +00003414 DAG.ComputeMaskedBits(Op.getOperand(0), Mask, KnownZero, KnownOne, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003415 if (KnownZero == 0 && KnownOne == 0) return;
3416
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00003417 APInt KnownZeroRHS, KnownOneRHS;
Dan Gohmanea859be2007-06-22 14:59:07 +00003418 DAG.ComputeMaskedBits(Op.getOperand(1), Mask,
3419 KnownZeroRHS, KnownOneRHS, Depth+1);
Evan Chenga8e29892007-01-19 07:51:42 +00003420 KnownZero &= KnownZeroRHS;
3421 KnownOne &= KnownOneRHS;
3422 return;
3423 }
3424 }
3425}
3426
3427//===----------------------------------------------------------------------===//
3428// ARM Inline Assembly Support
3429//===----------------------------------------------------------------------===//
3430
3431/// getConstraintType - Given a constraint letter, return the type of
3432/// constraint it is for this target.
3433ARMTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00003434ARMTargetLowering::getConstraintType(const std::string &Constraint) const {
3435 if (Constraint.size() == 1) {
3436 switch (Constraint[0]) {
3437 default: break;
3438 case 'l': return C_RegisterClass;
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003439 case 'w': return C_RegisterClass;
Chris Lattner4234f572007-03-25 02:14:49 +00003440 }
Evan Chenga8e29892007-01-19 07:51:42 +00003441 }
Chris Lattner4234f572007-03-25 02:14:49 +00003442 return TargetLowering::getConstraintType(Constraint);
Evan Chenga8e29892007-01-19 07:51:42 +00003443}
3444
Bob Wilson2dc4f542009-03-20 22:42:55 +00003445std::pair<unsigned, const TargetRegisterClass*>
Evan Chenga8e29892007-01-19 07:51:42 +00003446ARMTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003447 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003448 if (Constraint.size() == 1) {
3449 // GCC RS6000 Constraint Letters
3450 switch (Constraint[0]) {
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003451 case 'l':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003452 if (Subtarget->isThumb1Only())
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003453 return std::make_pair(0U, ARM::tGPRRegisterClass);
3454 else
3455 return std::make_pair(0U, ARM::GPRRegisterClass);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003456 case 'r':
3457 return std::make_pair(0U, ARM::GPRRegisterClass);
3458 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003459 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003460 return std::make_pair(0U, ARM::SPRRegisterClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00003461 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003462 return std::make_pair(0U, ARM::DPRRegisterClass);
3463 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003464 }
3465 }
3466 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
3467}
3468
3469std::vector<unsigned> ARMTargetLowering::
3470getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00003471 EVT VT) const {
Evan Chenga8e29892007-01-19 07:51:42 +00003472 if (Constraint.size() != 1)
3473 return std::vector<unsigned>();
3474
3475 switch (Constraint[0]) { // GCC ARM Constraint Letters
3476 default: break;
3477 case 'l':
Jim Grosbach30eae3c2009-04-07 20:34:09 +00003478 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3479 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3480 0);
Evan Chenga8e29892007-01-19 07:51:42 +00003481 case 'r':
3482 return make_vector<unsigned>(ARM::R0, ARM::R1, ARM::R2, ARM::R3,
3483 ARM::R4, ARM::R5, ARM::R6, ARM::R7,
3484 ARM::R8, ARM::R9, ARM::R10, ARM::R11,
3485 ARM::R12, ARM::LR, 0);
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003486 case 'w':
Owen Anderson825b72b2009-08-11 20:47:22 +00003487 if (VT == MVT::f32)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003488 return make_vector<unsigned>(ARM::S0, ARM::S1, ARM::S2, ARM::S3,
3489 ARM::S4, ARM::S5, ARM::S6, ARM::S7,
3490 ARM::S8, ARM::S9, ARM::S10, ARM::S11,
3491 ARM::S12,ARM::S13,ARM::S14,ARM::S15,
3492 ARM::S16,ARM::S17,ARM::S18,ARM::S19,
3493 ARM::S20,ARM::S21,ARM::S22,ARM::S23,
3494 ARM::S24,ARM::S25,ARM::S26,ARM::S27,
3495 ARM::S28,ARM::S29,ARM::S30,ARM::S31, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +00003496 if (VT == MVT::f64)
Chris Lattnerc4e3f8e2007-04-02 17:24:08 +00003497 return make_vector<unsigned>(ARM::D0, ARM::D1, ARM::D2, ARM::D3,
3498 ARM::D4, ARM::D5, ARM::D6, ARM::D7,
3499 ARM::D8, ARM::D9, ARM::D10,ARM::D11,
3500 ARM::D12,ARM::D13,ARM::D14,ARM::D15, 0);
3501 break;
Evan Chenga8e29892007-01-19 07:51:42 +00003502 }
3503
3504 return std::vector<unsigned>();
3505}
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003506
3507/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
3508/// vector. If it is invalid, don't add anything to Ops.
3509void ARMTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
3510 char Constraint,
3511 bool hasMemory,
3512 std::vector<SDValue>&Ops,
3513 SelectionDAG &DAG) const {
3514 SDValue Result(0, 0);
3515
3516 switch (Constraint) {
3517 default: break;
3518 case 'I': case 'J': case 'K': case 'L':
3519 case 'M': case 'N': case 'O':
3520 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
3521 if (!C)
3522 return;
3523
3524 int64_t CVal64 = C->getSExtValue();
3525 int CVal = (int) CVal64;
3526 // None of these constraints allow values larger than 32 bits. Check
3527 // that the value fits in an int.
3528 if (CVal != CVal64)
3529 return;
3530
3531 switch (Constraint) {
3532 case 'I':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003533 if (Subtarget->isThumb1Only()) {
3534 // This must be a constant between 0 and 255, for ADD
3535 // immediates.
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003536 if (CVal >= 0 && CVal <= 255)
3537 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003538 } else if (Subtarget->isThumb2()) {
3539 // A constant that can be used as an immediate value in a
3540 // data-processing instruction.
3541 if (ARM_AM::getT2SOImmVal(CVal) != -1)
3542 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003543 } else {
3544 // A constant that can be used as an immediate value in a
3545 // data-processing instruction.
3546 if (ARM_AM::getSOImmVal(CVal) != -1)
3547 break;
3548 }
3549 return;
3550
3551 case 'J':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003552 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003553 // This must be a constant between -255 and -1, for negated ADD
3554 // immediates. This can be used in GCC with an "n" modifier that
3555 // prints the negated value, for use with SUB instructions. It is
3556 // not useful otherwise but is implemented for compatibility.
3557 if (CVal >= -255 && CVal <= -1)
3558 break;
3559 } else {
3560 // This must be a constant between -4095 and 4095. It is not clear
3561 // what this constraint is intended for. Implemented for
3562 // compatibility with GCC.
3563 if (CVal >= -4095 && CVal <= 4095)
3564 break;
3565 }
3566 return;
3567
3568 case 'K':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003569 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003570 // A 32-bit value where only one byte has a nonzero value. Exclude
3571 // zero to match GCC. This constraint is used by GCC internally for
3572 // constants that can be loaded with a move/shift combination.
3573 // It is not useful otherwise but is implemented for compatibility.
3574 if (CVal != 0 && ARM_AM::isThumbImmShiftedVal(CVal))
3575 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003576 } else if (Subtarget->isThumb2()) {
3577 // A constant whose bitwise inverse can be used as an immediate
3578 // value in a data-processing instruction. This can be used in GCC
3579 // with a "B" modifier that prints the inverted value, for use with
3580 // BIC and MVN instructions. It is not useful otherwise but is
3581 // implemented for compatibility.
3582 if (ARM_AM::getT2SOImmVal(~CVal) != -1)
3583 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003584 } else {
3585 // A constant whose bitwise inverse can be used as an immediate
3586 // value in a data-processing instruction. This can be used in GCC
3587 // with a "B" modifier that prints the inverted value, for use with
3588 // BIC and MVN instructions. It is not useful otherwise but is
3589 // implemented for compatibility.
3590 if (ARM_AM::getSOImmVal(~CVal) != -1)
3591 break;
3592 }
3593 return;
3594
3595 case 'L':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003596 if (Subtarget->isThumb1Only()) {
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003597 // This must be a constant between -7 and 7,
3598 // for 3-operand ADD/SUB immediate instructions.
3599 if (CVal >= -7 && CVal < 7)
3600 break;
David Goodwinf1daf7d2009-07-08 23:10:31 +00003601 } else if (Subtarget->isThumb2()) {
3602 // A constant whose negation can be used as an immediate value in a
3603 // data-processing instruction. This can be used in GCC with an "n"
3604 // modifier that prints the negated value, for use with SUB
3605 // instructions. It is not useful otherwise but is implemented for
3606 // compatibility.
3607 if (ARM_AM::getT2SOImmVal(-CVal) != -1)
3608 break;
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003609 } else {
3610 // A constant whose negation can be used as an immediate value in a
3611 // data-processing instruction. This can be used in GCC with an "n"
3612 // modifier that prints the negated value, for use with SUB
3613 // instructions. It is not useful otherwise but is implemented for
3614 // compatibility.
3615 if (ARM_AM::getSOImmVal(-CVal) != -1)
3616 break;
3617 }
3618 return;
3619
3620 case 'M':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003621 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003622 // This must be a multiple of 4 between 0 and 1020, for
3623 // ADD sp + immediate.
3624 if ((CVal >= 0 && CVal <= 1020) && ((CVal & 3) == 0))
3625 break;
3626 } else {
3627 // A power of two or a constant between 0 and 32. This is used in
3628 // GCC for the shift amount on shifted register operands, but it is
3629 // useful in general for any shift amounts.
3630 if ((CVal >= 0 && CVal <= 32) || ((CVal & (CVal - 1)) == 0))
3631 break;
3632 }
3633 return;
3634
3635 case 'N':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003636 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003637 // This must be a constant between 0 and 31, for shift amounts.
3638 if (CVal >= 0 && CVal <= 31)
3639 break;
3640 }
3641 return;
3642
3643 case 'O':
David Goodwinf1daf7d2009-07-08 23:10:31 +00003644 if (Subtarget->isThumb()) { // FIXME thumb2
Bob Wilsonbf6396b2009-04-01 17:58:54 +00003645 // This must be a multiple of 4 between -508 and 508, for
3646 // ADD/SUB sp = sp + immediate.
3647 if ((CVal >= -508 && CVal <= 508) && ((CVal & 3) == 0))
3648 break;
3649 }
3650 return;
3651 }
3652 Result = DAG.getTargetConstant(CVal, Op.getValueType());
3653 break;
3654 }
3655
3656 if (Result.getNode()) {
3657 Ops.push_back(Result);
3658 return;
3659 }
3660 return TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, hasMemory,
3661 Ops, DAG);
3662}