blob: 883581a48b4fae149dbc8a7e76637714ff8cb636 [file] [log] [blame]
Chris Lattner23e70eb2010-08-17 16:20:04 +00001//===- ARM.td - Describe the ARM Target Machine ------------*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10//
11//===----------------------------------------------------------------------===//
12
13//===----------------------------------------------------------------------===//
14// Target-independent interfaces which we are implementing
15//===----------------------------------------------------------------------===//
16
Evan Cheng027fdbe2008-11-24 07:34:46 +000017include "llvm/Target/Target.td"
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000018
Jim Grosbach2317e402010-09-30 01:57:53 +000019
Rafael Espindola7bc59bc2006-05-14 22:18:28 +000020//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +000021// ARM Subtarget features.
22//
23
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +000024def FeatureVFP2 : SubtargetFeature<"vfp2", "ARMFPUType", "VFPv2",
Anton Korobeynikovd4022c32009-05-29 23:41:08 +000025 "Enable VFP2 instructions">;
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +000026def FeatureVFP3 : SubtargetFeature<"vfp3", "ARMFPUType", "VFPv3",
Anton Korobeynikovd4022c32009-05-29 23:41:08 +000027 "Enable VFP3 instructions">;
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +000028def FeatureNEON : SubtargetFeature<"neon", "ARMFPUType", "NEON",
Anton Korobeynikovd4022c32009-05-29 23:41:08 +000029 "Enable NEON instructions">;
30def FeatureThumb2 : SubtargetFeature<"thumb2", "ThumbMode", "Thumb2",
31 "Enable Thumb2 instructions">;
Evan Cheng7b4d3112010-08-11 07:17:46 +000032def FeatureNoARM : SubtargetFeature<"noarm", "NoARM", "true",
33 "Does not support ARM mode execution">;
Anton Korobeynikov631379e2010-03-14 18:42:38 +000034def FeatureFP16 : SubtargetFeature<"fp16", "HasFP16", "true",
35 "Enable half-precision floating point">;
Jim Grosbach29402132010-05-05 23:44:43 +000036def FeatureHWDiv : SubtargetFeature<"hwdiv", "HasHardwareDivide", "true",
37 "Enable divide instructions">;
Evan Chengd6b46322010-08-11 06:51:54 +000038def FeatureT2XtPk : SubtargetFeature<"t2xtpk", "HasT2ExtractPack", "true",
Jim Grosbach29402132010-05-05 23:44:43 +000039 "Enable Thumb2 extract and pack instructions">;
Evan Chengd6b46322010-08-11 06:51:54 +000040def FeatureDB : SubtargetFeature<"db", "HasDataBarrier", "true",
41 "Has data barrier (dmb / dsb) instructions">;
Evan Cheng7a415992010-07-13 19:21:50 +000042def FeatureSlowFPBrcc : SubtargetFeature<"slow-fp-brcc", "SlowFPBrcc", "true",
43 "FP compare + branch is slow">;
Jim Grosbachfcba5e62010-08-11 15:44:15 +000044def FeatureVFPOnlySP : SubtargetFeature<"fp-only-sp", "FPOnlySP", "true",
45 "Floating point unit supports single precision only">;
Evan Chenga8e29892007-01-19 07:51:42 +000046
Jim Grosbach6b2e8dc2010-03-25 23:11:16 +000047// Some processors have multiply-accumulate instructions that don't
48// play nicely with other VFP instructions, and it's generally better
49// to just not use them.
50// FIXME: Currently, this is only flagged for Cortex-A8. It may be true for
51// others as well. We should do more benchmarking and confirm one way or
52// the other.
Evan Chengd6b46322010-08-11 06:51:54 +000053def FeatureHasSlowVMLx : SubtargetFeature<"vmlx", "SlowVMLx", "true",
54 "Disable VFP MAC instructions">;
Jim Grosbach7ec7a0e2010-03-25 23:47:34 +000055// Some processors benefit from using NEON instructions for scalar
56// single-precision FP operations.
Jim Grosbachc5ed0132010-08-17 18:39:16 +000057def FeatureNEONForFP : SubtargetFeature<"neonfp", "UseNEONForSinglePrecisionFP",
58 "true",
59 "Use NEON for single precision FP">;
Jim Grosbach7ec7a0e2010-03-25 23:47:34 +000060
Evan Chenge44be632010-08-09 18:35:19 +000061// Disable 32-bit to 16-bit narrowing for experimentation.
62def FeaturePref32BitThumb : SubtargetFeature<"32bit", "Pref32BitThumb", "true",
63 "Prefer 32-bit Thumb instrs">;
Jim Grosbach6b2e8dc2010-03-25 23:11:16 +000064
Evan Chengd6b46322010-08-11 06:51:54 +000065
66// ARM architectures.
67def ArchV4T : SubtargetFeature<"v4t", "ARMArchVersion", "V4T",
68 "ARM v4T">;
69def ArchV5T : SubtargetFeature<"v5t", "ARMArchVersion", "V5T",
70 "ARM v5T">;
71def ArchV5TE : SubtargetFeature<"v5te", "ARMArchVersion", "V5TE",
72 "ARM v5TE, v5TEj, v5TExp">;
73def ArchV6 : SubtargetFeature<"v6", "ARMArchVersion", "V6",
74 "ARM v6">;
75def ArchV6M : SubtargetFeature<"v6m", "ARMArchVersion", "V6M",
76 "ARM v6m",
Evan Cheng7b4d3112010-08-11 07:17:46 +000077 [FeatureNoARM, FeatureDB]>;
Evan Chengd6b46322010-08-11 06:51:54 +000078def ArchV6T2 : SubtargetFeature<"v6t2", "ARMArchVersion", "V6T2",
Evan Chengcb5ce6e2010-08-11 06:57:53 +000079 "ARM v6t2",
80 [FeatureThumb2]>;
Evan Chengd6b46322010-08-11 06:51:54 +000081def ArchV7A : SubtargetFeature<"v7a", "ARMArchVersion", "V7A",
82 "ARM v7A",
Evan Chengcb5ce6e2010-08-11 06:57:53 +000083 [FeatureThumb2, FeatureNEON, FeatureDB]>;
Evan Chengd6b46322010-08-11 06:51:54 +000084def ArchV7M : SubtargetFeature<"v7m", "ARMArchVersion", "V7M",
85 "ARM v7M",
Evan Cheng7b4d3112010-08-11 07:17:46 +000086 [FeatureThumb2, FeatureNoARM, FeatureDB,
87 FeatureHWDiv]>;
Evan Chengd6b46322010-08-11 06:51:54 +000088
Evan Chenga8e29892007-01-19 07:51:42 +000089//===----------------------------------------------------------------------===//
90// ARM Processors supported.
91//
92
Evan Cheng8557c2b2009-06-19 01:51:50 +000093include "ARMSchedule.td"
94
Evan Cheng3ef1c872010-09-10 01:29:16 +000095// ARM processor families.
96def ProcOthers : SubtargetFeature<"others", "ARMProcFamily", "Others",
97 "One of the other ARM processor families">;
98def ProcA8 : SubtargetFeature<"a8", "ARMProcFamily", "CortexA8",
99 "Cortex-A8 ARM processors",
100 [FeatureSlowFPBrcc, FeatureNEONForFP]>;
101def ProcA9 : SubtargetFeature<"a9", "ARMProcFamily", "CortexA9",
102 "Cortex-A9 ARM processors">;
103
Evan Cheng8557c2b2009-06-19 01:51:50 +0000104class ProcNoItin<string Name, list<SubtargetFeature> Features>
105 : Processor<Name, GenericItineraries, Features>;
Evan Chenga8e29892007-01-19 07:51:42 +0000106
107// V4 Processors.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000108def : ProcNoItin<"generic", []>;
109def : ProcNoItin<"arm8", []>;
110def : ProcNoItin<"arm810", []>;
111def : ProcNoItin<"strongarm", []>;
112def : ProcNoItin<"strongarm110", []>;
113def : ProcNoItin<"strongarm1100", []>;
114def : ProcNoItin<"strongarm1110", []>;
Evan Chenga8e29892007-01-19 07:51:42 +0000115
116// V4T Processors.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000117def : ProcNoItin<"arm7tdmi", [ArchV4T]>;
118def : ProcNoItin<"arm7tdmi-s", [ArchV4T]>;
119def : ProcNoItin<"arm710t", [ArchV4T]>;
120def : ProcNoItin<"arm720t", [ArchV4T]>;
121def : ProcNoItin<"arm9", [ArchV4T]>;
122def : ProcNoItin<"arm9tdmi", [ArchV4T]>;
123def : ProcNoItin<"arm920", [ArchV4T]>;
124def : ProcNoItin<"arm920t", [ArchV4T]>;
125def : ProcNoItin<"arm922t", [ArchV4T]>;
126def : ProcNoItin<"arm940t", [ArchV4T]>;
127def : ProcNoItin<"ep9312", [ArchV4T]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000128
129// V5T Processors.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000130def : ProcNoItin<"arm10tdmi", [ArchV5T]>;
131def : ProcNoItin<"arm1020t", [ArchV5T]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000132
133// V5TE Processors.
Evan Cheng8557c2b2009-06-19 01:51:50 +0000134def : ProcNoItin<"arm9e", [ArchV5TE]>;
135def : ProcNoItin<"arm926ej-s", [ArchV5TE]>;
136def : ProcNoItin<"arm946e-s", [ArchV5TE]>;
137def : ProcNoItin<"arm966e-s", [ArchV5TE]>;
138def : ProcNoItin<"arm968e-s", [ArchV5TE]>;
139def : ProcNoItin<"arm10e", [ArchV5TE]>;
140def : ProcNoItin<"arm1020e", [ArchV5TE]>;
141def : ProcNoItin<"arm1022e", [ArchV5TE]>;
142def : ProcNoItin<"xscale", [ArchV5TE]>;
143def : ProcNoItin<"iwmmxt", [ArchV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000144
145// V6 Processors.
David Goodwinebb5cb92009-11-18 18:39:57 +0000146def : Processor<"arm1136j-s", ARMV6Itineraries, [ArchV6]>;
Jim Grosbach1118b5e2010-04-01 00:13:43 +0000147def : Processor<"arm1136jf-s", ARMV6Itineraries, [ArchV6, FeatureVFP2,
148 FeatureHasSlowVMLx]>;
David Goodwinebb5cb92009-11-18 18:39:57 +0000149def : Processor<"arm1176jz-s", ARMV6Itineraries, [ArchV6]>;
150def : Processor<"arm1176jzf-s", ARMV6Itineraries, [ArchV6, FeatureVFP2]>;
151def : Processor<"mpcorenovfp", ARMV6Itineraries, [ArchV6]>;
152def : Processor<"mpcore", ARMV6Itineraries, [ArchV6, FeatureVFP2]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000153
Evan Chengc7569ed2010-08-11 06:30:38 +0000154// V6M Processors.
Evan Chengd6b46322010-08-11 06:51:54 +0000155def : Processor<"cortex-m0", ARMV6Itineraries, [ArchV6M]>;
Evan Chengc7569ed2010-08-11 06:30:38 +0000156
Anton Korobeynikovfbbf1ee2009-06-08 21:20:36 +0000157// V6T2 Processors.
Evan Chengcb5ce6e2010-08-11 06:57:53 +0000158def : Processor<"arm1156t2-s", ARMV6Itineraries, [ArchV6T2]>;
159def : Processor<"arm1156t2f-s", ARMV6Itineraries, [ArchV6T2, FeatureVFP2]>;
Anton Korobeynikovd4022c32009-05-29 23:41:08 +0000160
Anton Korobeynikovfbbf1ee2009-06-08 21:20:36 +0000161// V7 Processors.
Evan Cheng6762d912009-07-21 18:54:14 +0000162def : Processor<"cortex-a8", CortexA8Itineraries,
Evan Cheng3ef1c872010-09-10 01:29:16 +0000163 [ArchV7A, ProcA8,
164 FeatureHasSlowVMLx, FeatureT2XtPk]>;
Anton Korobeynikov2eeeff82010-04-07 18:19:18 +0000165def : Processor<"cortex-a9", CortexA9Itineraries,
Evan Cheng3ef1c872010-09-10 01:29:16 +0000166 [ArchV7A, ProcA9, FeatureT2XtPk]>;
Evan Chengc7569ed2010-08-11 06:30:38 +0000167
168// V7M Processors.
Evan Cheng8d62e712010-08-11 07:00:16 +0000169def : ProcNoItin<"cortex-m3", [ArchV7M]>;
Jim Grosbachfcba5e62010-08-11 15:44:15 +0000170def : ProcNoItin<"cortex-m4", [ArchV7M, FeatureVFP2, FeatureVFPOnlySP]>;
Anton Korobeynikov6d7d2aa2009-05-23 19:51:43 +0000171
Evan Chenga8e29892007-01-19 07:51:42 +0000172//===----------------------------------------------------------------------===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000173// Register File Description
174//===----------------------------------------------------------------------===//
175
176include "ARMRegisterInfo.td"
177
Bob Wilson1f595bb2009-04-17 19:07:39 +0000178include "ARMCallingConv.td"
179
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000180//===----------------------------------------------------------------------===//
181// Instruction Descriptions
182//===----------------------------------------------------------------------===//
183
184include "ARMInstrInfo.td"
185
Jakob Stoklund Olesenfddb7662010-04-05 03:10:20 +0000186def ARMInstrInfo : InstrInfo;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000187
Jim Grosbach2317e402010-09-30 01:57:53 +0000188
189//===----------------------------------------------------------------------===//
190// Assembly printer
191//===----------------------------------------------------------------------===//
192// ARM Uses the MC printer for asm output, so make sure the TableGen
193// AsmWriter bits get associated with the correct class.
194def ARMAsmWriter : AsmWriter {
195 string AsmWriterClassName = "InstPrinter";
196 bit isMCAsmWriter = 1;
197}
198
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000199//===----------------------------------------------------------------------===//
200// Declare the target which we are implementing
201//===----------------------------------------------------------------------===//
202
203def ARM : Target {
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000204 // Pull in Instruction Info:
205 let InstructionSet = ARMInstrInfo;
Jim Grosbach2317e402010-09-30 01:57:53 +0000206
207 let AssemblyWriters = [ARMAsmWriter];
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000208}