blob: 1c49286ace241674783f392ed78404f695698956 [file] [log] [blame]
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00001//===-- AlphaISelLowering.cpp - Alpha DAG Lowering Implementation ---------===//
2//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Andrew Lenharthaa38ce42005-09-02 18:46:02 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the AlphaISelLowering class.
11//
12//===----------------------------------------------------------------------===//
13
14#include "AlphaISelLowering.h"
15#include "AlphaTargetMachine.h"
Eli Friedman796492d2009-07-19 01:11:32 +000016#include "llvm/CodeGen/CallingConvLower.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000017#include "llvm/CodeGen/MachineFrameInfo.h"
18#include "llvm/CodeGen/MachineFunction.h"
19#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000020#include "llvm/CodeGen/MachineRegisterInfo.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000021#include "llvm/CodeGen/SelectionDAG.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000022#include "llvm/CodeGen/MachineRegisterInfo.h"
Eli Friedman796492d2009-07-19 01:11:32 +000023#include "llvm/CodeGen/PseudoSourceValue.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000024#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000025#include "llvm/Constants.h"
26#include "llvm/Function.h"
Andrew Lenharth167bc6e2006-01-23 20:59:50 +000027#include "llvm/Module.h"
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000028#include "llvm/Intrinsics.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000029#include "llvm/Support/CommandLine.h"
Torok Edwin804e0fe2009-07-08 19:04:27 +000030#include "llvm/Support/ErrorHandling.h"
Torok Edwindac237e2009-07-08 20:53:28 +000031#include "llvm/Support/raw_ostream.h"
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000032using namespace llvm;
33
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000034/// AddLiveIn - This helper function adds the specified physical register to the
35/// MachineFunction as a live in value. It also creates a corresponding virtual
36/// register for it.
37static unsigned AddLiveIn(MachineFunction &MF, unsigned PReg,
38 TargetRegisterClass *RC) {
39 assert(RC->contains(PReg) && "Not the correct regclass!");
Chris Lattner84bc5422007-12-31 04:13:23 +000040 unsigned VReg = MF.getRegInfo().createVirtualRegister(RC);
41 MF.getRegInfo().addLiveIn(PReg, VReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000042 return VReg;
43}
44
Chris Lattnerf0144122009-07-28 03:13:23 +000045AlphaTargetLowering::AlphaTargetLowering(TargetMachine &TM)
Andrew Lenharth7f285c82009-08-05 18:13:04 +000046 : TargetLowering(TM, new TargetLoweringObjectFileELF()) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000047 // Set up the TargetLowering object.
Dan Gohmana119de82009-06-14 23:30:43 +000048 //I am having problems with shr n i8 1
Owen Anderson825b72b2009-08-11 20:47:22 +000049 setShiftAmountType(MVT::i64);
Duncan Sands03228082008-11-23 15:47:28 +000050 setBooleanContents(ZeroOrOneBooleanContent);
Daniel Dunbara279bc32009-09-20 02:20:51 +000051
Owen Anderson825b72b2009-08-11 20:47:22 +000052 addRegisterClass(MVT::i64, Alpha::GPRCRegisterClass);
53 addRegisterClass(MVT::f64, Alpha::F8RCRegisterClass);
54 addRegisterClass(MVT::f32, Alpha::F4RCRegisterClass);
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000055
56 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +000057 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Andrew Lenharth1b19ef02008-10-07 02:10:26 +000058
Owen Anderson825b72b2009-08-11 20:47:22 +000059 setLoadExtAction(ISD::EXTLOAD, MVT::i1, Promote);
60 setLoadExtAction(ISD::EXTLOAD, MVT::f32, Expand);
Daniel Dunbara279bc32009-09-20 02:20:51 +000061
Owen Anderson825b72b2009-08-11 20:47:22 +000062 setLoadExtAction(ISD::ZEXTLOAD, MVT::i1, Promote);
63 setLoadExtAction(ISD::ZEXTLOAD, MVT::i32, Expand);
Daniel Dunbara279bc32009-09-20 02:20:51 +000064
Owen Anderson825b72b2009-08-11 20:47:22 +000065 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
66 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
67 setLoadExtAction(ISD::SEXTLOAD, MVT::i16, Expand);
Evan Cheng8b2794a2006-10-13 21:14:26 +000068
Owen Anderson825b72b2009-08-11 20:47:22 +000069 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Eli Friedman18d643a2009-07-17 05:23:03 +000070
Owen Anderson825b72b2009-08-11 20:47:22 +000071 // setOperationAction(ISD::BRIND, MVT::Other, Expand);
72 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
73 setOperationAction(ISD::BR_CC, MVT::Other, Expand);
Daniel Dunbara279bc32009-09-20 02:20:51 +000074 setOperationAction(ISD::SELECT_CC, MVT::Other, Expand);
Andrew Lenharthf3fb71b2005-10-06 16:54:29 +000075
Owen Anderson825b72b2009-08-11 20:47:22 +000076 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Andrew Lenharth7794bd32006-06-27 23:19:14 +000077
Owen Anderson825b72b2009-08-11 20:47:22 +000078 setOperationAction(ISD::FREM, MVT::f32, Expand);
79 setOperationAction(ISD::FREM, MVT::f64, Expand);
Daniel Dunbara279bc32009-09-20 02:20:51 +000080
Owen Anderson825b72b2009-08-11 20:47:22 +000081 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
82 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
83 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
84 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
Andrew Lenharthcd804962005-11-30 16:10:29 +000085
Andrew Lenharth120ab482005-09-29 22:54:56 +000086 if (!TM.getSubtarget<AlphaSubtarget>().hasCT()) {
Owen Anderson825b72b2009-08-11 20:47:22 +000087 setOperationAction(ISD::CTPOP , MVT::i64 , Expand);
88 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
89 setOperationAction(ISD::CTLZ , MVT::i64 , Expand);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +000090 }
Owen Anderson825b72b2009-08-11 20:47:22 +000091 setOperationAction(ISD::BSWAP , MVT::i64, Expand);
92 setOperationAction(ISD::ROTL , MVT::i64, Expand);
93 setOperationAction(ISD::ROTR , MVT::i64, Expand);
Daniel Dunbara279bc32009-09-20 02:20:51 +000094
Owen Anderson825b72b2009-08-11 20:47:22 +000095 setOperationAction(ISD::SREM , MVT::i64, Custom);
96 setOperationAction(ISD::UREM , MVT::i64, Custom);
97 setOperationAction(ISD::SDIV , MVT::i64, Custom);
98 setOperationAction(ISD::UDIV , MVT::i64, Custom);
Andrew Lenharthafe3f492006-04-03 03:18:59 +000099
Owen Anderson825b72b2009-08-11 20:47:22 +0000100 setOperationAction(ISD::ADDC , MVT::i64, Expand);
101 setOperationAction(ISD::ADDE , MVT::i64, Expand);
102 setOperationAction(ISD::SUBC , MVT::i64, Expand);
103 setOperationAction(ISD::SUBE , MVT::i64, Expand);
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000104
Owen Anderson825b72b2009-08-11 20:47:22 +0000105 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
106 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
Chris Lattnerd2a27ee2008-10-09 04:50:56 +0000107
Owen Anderson825b72b2009-08-11 20:47:22 +0000108 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
109 setOperationAction(ISD::SRA_PARTS, MVT::i64, Expand);
110 setOperationAction(ISD::SHL_PARTS, MVT::i64, Expand);
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000111
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000112 // We don't support sin/cos/sqrt/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000113 setOperationAction(ISD::FSIN , MVT::f64, Expand);
114 setOperationAction(ISD::FCOS , MVT::f64, Expand);
115 setOperationAction(ISD::FSIN , MVT::f32, Expand);
116 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Andrew Lenharth39424472006-01-19 21:10:38 +0000117
Owen Anderson825b72b2009-08-11 20:47:22 +0000118 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
119 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000120
Owen Anderson825b72b2009-08-11 20:47:22 +0000121 setOperationAction(ISD::FPOW , MVT::f32, Expand);
122 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000123
Owen Anderson825b72b2009-08-11 20:47:22 +0000124 setOperationAction(ISD::SETCC, MVT::f32, Promote);
Chris Lattnerf73bae12005-11-29 06:16:21 +0000125
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setOperationAction(ISD::BIT_CONVERT, MVT::f32, Promote);
Andrew Lenharth3553d862007-01-24 21:09:16 +0000127
Owen Anderson825b72b2009-08-11 20:47:22 +0000128 setOperationAction(ISD::EH_LABEL, MVT::Other, Expand);
Chris Lattnerb99329e2006-01-13 02:42:53 +0000129
130 // Not implemented yet.
Daniel Dunbara279bc32009-09-20 02:20:51 +0000131 setOperationAction(ISD::STACKSAVE, MVT::Other, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::STACKRESTORE, MVT::Other, Expand);
133 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64, Expand);
Andrew Lenharth739027e2006-01-16 21:22:38 +0000134
Bill Wendling056292f2008-09-16 21:48:12 +0000135 // We want to legalize GlobalAddress and ConstantPool and
136 // ExternalSymbols nodes into the appropriate instructions to
137 // materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000138 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
139 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
140 setOperationAction(ISD::ExternalSymbol, MVT::i64, Custom);
141 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000142
Owen Anderson825b72b2009-08-11 20:47:22 +0000143 setOperationAction(ISD::VASTART, MVT::Other, Custom);
144 setOperationAction(ISD::VAEND, MVT::Other, Expand);
145 setOperationAction(ISD::VACOPY, MVT::Other, Custom);
146 setOperationAction(ISD::VAARG, MVT::Other, Custom);
147 setOperationAction(ISD::VAARG, MVT::i32, Custom);
Andrew Lenharth0e538792006-01-25 21:54:38 +0000148
Owen Anderson825b72b2009-08-11 20:47:22 +0000149 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
150 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000151
Andrew Lenharth739027e2006-01-16 21:22:38 +0000152 setStackPointerRegisterToSaveRestore(Alpha::R30);
153
Andrew Lenharth89c0b4a2006-09-05 00:22:25 +0000154 setJumpBufSize(272);
155 setJumpBufAlignment(16);
156
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000157 computeRegisterProperties();
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000158}
159
Owen Anderson825b72b2009-08-11 20:47:22 +0000160MVT::SimpleValueType AlphaTargetLowering::getSetCCResultType(EVT VT) const {
161 return MVT::i64;
Scott Michel5b8f82e2008-03-10 15:42:14 +0000162}
163
Andrew Lenharth84a06052006-01-16 19:53:25 +0000164const char *AlphaTargetLowering::getTargetNodeName(unsigned Opcode) const {
165 switch (Opcode) {
166 default: return 0;
Andrew Lenharth84a06052006-01-16 19:53:25 +0000167 case AlphaISD::CVTQT_: return "Alpha::CVTQT_";
168 case AlphaISD::CVTQS_: return "Alpha::CVTQS_";
169 case AlphaISD::CVTTQ_: return "Alpha::CVTTQ_";
170 case AlphaISD::GPRelHi: return "Alpha::GPRelHi";
171 case AlphaISD::GPRelLo: return "Alpha::GPRelLo";
172 case AlphaISD::RelLit: return "Alpha::RelLit";
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000173 case AlphaISD::GlobalRetAddr: return "Alpha::GlobalRetAddr";
Chris Lattner2d90bd52006-01-27 23:39:00 +0000174 case AlphaISD::CALL: return "Alpha::CALL";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000175 case AlphaISD::DivCall: return "Alpha::DivCall";
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000176 case AlphaISD::RET_FLAG: return "Alpha::RET_FLAG";
Andrew Lenharthf81173f2006-10-31 16:49:55 +0000177 case AlphaISD::COND_BRANCH_I: return "Alpha::COND_BRANCH_I";
178 case AlphaISD::COND_BRANCH_F: return "Alpha::COND_BRANCH_F";
Andrew Lenharth84a06052006-01-16 19:53:25 +0000179 }
180}
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000181
Bill Wendlingb4202b82009-07-01 18:50:55 +0000182/// getFunctionAlignment - Return the Log2 alignment of this function.
Bill Wendling20c568f2009-06-30 22:38:32 +0000183unsigned AlphaTargetLowering::getFunctionAlignment(const Function *F) const {
184 return 4;
185}
186
Dan Gohman475871a2008-07-27 21:46:04 +0000187static SDValue LowerJumpTable(SDValue Op, SelectionDAG &DAG) {
Owen Andersone50ed302009-08-10 22:56:29 +0000188 EVT PtrVT = Op.getValueType();
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000189 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Dan Gohman475871a2008-07-27 21:46:04 +0000190 SDValue JTI = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Dale Johannesende064702009-02-06 21:50:26 +0000191 // FIXME there isn't really any debug info here
192 DebugLoc dl = Op.getDebugLoc();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000193
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, JTI,
195 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
196 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, JTI, Hi);
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000197 return Lo;
198}
199
Chris Lattnere21492b2006-08-11 17:19:54 +0000200//http://www.cs.arizona.edu/computer.help/policy/DIGITAL_unix/
201//AA-PY8AC-TET1_html/callCH3.html#BLOCK21
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000202
203//For now, just use variable size stack frame format
204
205//In a standard call, the first six items are passed in registers $16
206//- $21 and/or registers $f16 - $f21. (See Section 4.1.2 for details
207//of argument-to-register correspondence.) The remaining items are
208//collected in a memory argument list that is a naturally aligned
209//array of quadwords. In a standard call, this list, if present, must
210//be passed at 0(SP).
211//7 ... n 0(SP) ... (n-7)*8(SP)
212
213// //#define FP $15
214// //#define RA $26
215// //#define PV $27
216// //#define GP $29
217// //#define SP $30
218
Eli Friedman796492d2009-07-19 01:11:32 +0000219#include "AlphaGenCallingConv.inc"
220
Dan Gohman98ca4f22009-08-05 01:29:28 +0000221SDValue
Evan Cheng022d9e12010-02-02 23:55:14 +0000222AlphaTargetLowering::LowerCall(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000223 CallingConv::ID CallConv, bool isVarArg,
Evan Cheng0c439eb2010-01-27 00:07:07 +0000224 bool &isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000225 const SmallVectorImpl<ISD::OutputArg> &Outs,
226 const SmallVectorImpl<ISD::InputArg> &Ins,
227 DebugLoc dl, SelectionDAG &DAG,
228 SmallVectorImpl<SDValue> &InVals) {
Evan Cheng0c439eb2010-01-27 00:07:07 +0000229 // Alpha target does not yet support tail call optimization.
230 isTailCall = false;
Eli Friedman796492d2009-07-19 01:11:32 +0000231
232 // Analyze operands of the call, assigning locations to each operand.
233 SmallVector<CCValAssign, 16> ArgLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000234 CCState CCInfo(CallConv, isVarArg, getTargetMachine(),
235 ArgLocs, *DAG.getContext());
Eli Friedman796492d2009-07-19 01:11:32 +0000236
Dan Gohman98ca4f22009-08-05 01:29:28 +0000237 CCInfo.AnalyzeCallOperands(Outs, CC_Alpha);
Eli Friedman796492d2009-07-19 01:11:32 +0000238
239 // Get a count of how many bytes are to be pushed on the stack.
240 unsigned NumBytes = CCInfo.getNextStackOffset();
241
242 Chain = DAG.getCALLSEQ_START(Chain, DAG.getConstant(NumBytes,
243 getPointerTy(), true));
244
245 SmallVector<std::pair<unsigned, SDValue>, 4> RegsToPass;
246 SmallVector<SDValue, 12> MemOpChains;
247 SDValue StackPtr;
248
249 // Walk the register/memloc assignments, inserting copies/loads.
250 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
251 CCValAssign &VA = ArgLocs[i];
252
Dan Gohman98ca4f22009-08-05 01:29:28 +0000253 SDValue Arg = Outs[i].Val;
Eli Friedman796492d2009-07-19 01:11:32 +0000254
255 // Promote the value if needed.
256 switch (VA.getLocInfo()) {
257 default: assert(0 && "Unknown loc info!");
258 case CCValAssign::Full: break;
259 case CCValAssign::SExt:
260 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
261 break;
262 case CCValAssign::ZExt:
263 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
264 break;
265 case CCValAssign::AExt:
266 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
267 break;
268 }
269
270 // Arguments that can be passed on register must be kept at RegsToPass
271 // vector
272 if (VA.isRegLoc()) {
273 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
274 } else {
275 assert(VA.isMemLoc());
276
277 if (StackPtr.getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000278 StackPtr = DAG.getCopyFromReg(Chain, dl, Alpha::R30, MVT::i64);
Eli Friedman796492d2009-07-19 01:11:32 +0000279
280 SDValue PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(),
281 StackPtr,
282 DAG.getIntPtrConstant(VA.getLocMemOffset()));
283
284 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
David Greene0e2236c2010-02-15 16:55:07 +0000285 PseudoSourceValue::getStack(), 0,
286 false, false, 0));
Eli Friedman796492d2009-07-19 01:11:32 +0000287 }
288 }
289
290 // Transform all store nodes into one single node because all store nodes are
291 // independent of each other.
292 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +0000293 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Eli Friedman796492d2009-07-19 01:11:32 +0000294 &MemOpChains[0], MemOpChains.size());
295
296 // Build a sequence of copy-to-reg nodes chained together with token chain and
297 // flag operands which copy the outgoing args into registers. The InFlag in
298 // necessary since all emited instructions must be stuck together.
299 SDValue InFlag;
300 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
301 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
302 RegsToPass[i].second, InFlag);
303 InFlag = Chain.getValue(1);
304 }
305
306 // Returns a chain & a flag for retval copy to use.
Owen Anderson825b72b2009-08-11 20:47:22 +0000307 SDVTList NodeTys = DAG.getVTList(MVT::Other, MVT::Flag);
Eli Friedman796492d2009-07-19 01:11:32 +0000308 SmallVector<SDValue, 8> Ops;
309 Ops.push_back(Chain);
310 Ops.push_back(Callee);
311
312 // Add argument registers to the end of the list so that they are
313 // known live into the call.
314 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
315 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
316 RegsToPass[i].second.getValueType()));
317
318 if (InFlag.getNode())
319 Ops.push_back(InFlag);
320
321 Chain = DAG.getNode(AlphaISD::CALL, dl, NodeTys, &Ops[0], Ops.size());
322 InFlag = Chain.getValue(1);
323
324 // Create the CALLSEQ_END node.
325 Chain = DAG.getCALLSEQ_END(Chain,
326 DAG.getConstant(NumBytes, getPointerTy(), true),
327 DAG.getConstant(0, getPointerTy(), true),
328 InFlag);
329 InFlag = Chain.getValue(1);
330
331 // Handle result values, copying them out of physregs into vregs that we
332 // return.
Dan Gohman98ca4f22009-08-05 01:29:28 +0000333 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
334 Ins, dl, DAG, InVals);
Eli Friedman796492d2009-07-19 01:11:32 +0000335}
336
Dan Gohman98ca4f22009-08-05 01:29:28 +0000337/// LowerCallResult - Lower the result values of a call into the
338/// appropriate copies out of appropriate physical registers.
339///
340SDValue
Eli Friedman796492d2009-07-19 01:11:32 +0000341AlphaTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000342 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000343 const SmallVectorImpl<ISD::InputArg> &Ins,
344 DebugLoc dl, SelectionDAG &DAG,
345 SmallVectorImpl<SDValue> &InVals) {
Eli Friedman796492d2009-07-19 01:11:32 +0000346
347 // Assign locations to each value returned by this call.
348 SmallVector<CCValAssign, 16> RVLocs;
Dan Gohman98ca4f22009-08-05 01:29:28 +0000349 CCState CCInfo(CallConv, isVarArg, getTargetMachine(), RVLocs,
Owen Andersone922c022009-07-22 00:24:57 +0000350 *DAG.getContext());
Eli Friedman796492d2009-07-19 01:11:32 +0000351
Dan Gohman98ca4f22009-08-05 01:29:28 +0000352 CCInfo.AnalyzeCallResult(Ins, RetCC_Alpha);
Eli Friedman796492d2009-07-19 01:11:32 +0000353
354 // Copy all of the result registers out of their specified physreg.
355 for (unsigned i = 0; i != RVLocs.size(); ++i) {
356 CCValAssign &VA = RVLocs[i];
357
358 Chain = DAG.getCopyFromReg(Chain, dl, VA.getLocReg(),
359 VA.getLocVT(), InFlag).getValue(1);
360 SDValue RetValue = Chain.getValue(0);
361 InFlag = Chain.getValue(2);
362
363 // If this is an 8/16/32-bit value, it is really passed promoted to 64
364 // bits. Insert an assert[sz]ext to capture this, then truncate to the
365 // right size.
366 if (VA.getLocInfo() == CCValAssign::SExt)
367 RetValue = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), RetValue,
368 DAG.getValueType(VA.getValVT()));
369 else if (VA.getLocInfo() == CCValAssign::ZExt)
370 RetValue = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), RetValue,
371 DAG.getValueType(VA.getValVT()));
372
373 if (VA.getLocInfo() != CCValAssign::Full)
374 RetValue = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), RetValue);
375
Dan Gohman98ca4f22009-08-05 01:29:28 +0000376 InVals.push_back(RetValue);
Eli Friedman796492d2009-07-19 01:11:32 +0000377 }
378
Dan Gohman98ca4f22009-08-05 01:29:28 +0000379 return Chain;
Eli Friedman796492d2009-07-19 01:11:32 +0000380}
381
Dan Gohman98ca4f22009-08-05 01:29:28 +0000382SDValue
383AlphaTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000384 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000385 const SmallVectorImpl<ISD::InputArg>
386 &Ins,
387 DebugLoc dl, SelectionDAG &DAG,
388 SmallVectorImpl<SDValue> &InVals) {
389
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000390 MachineFunction &MF = DAG.getMachineFunction();
391 MachineFrameInfo *MFI = MF.getFrameInfo();
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000392
Andrew Lenharthf71df332005-09-04 06:12:19 +0000393 unsigned args_int[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000394 Alpha::R16, Alpha::R17, Alpha::R18, Alpha::R19, Alpha::R20, Alpha::R21};
Andrew Lenharthf71df332005-09-04 06:12:19 +0000395 unsigned args_float[] = {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000396 Alpha::F16, Alpha::F17, Alpha::F18, Alpha::F19, Alpha::F20, Alpha::F21};
Daniel Dunbara279bc32009-09-20 02:20:51 +0000397
Dan Gohman98ca4f22009-08-05 01:29:28 +0000398 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +0000399 SDValue argt;
Owen Andersone50ed302009-08-10 22:56:29 +0000400 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman475871a2008-07-27 21:46:04 +0000401 SDValue ArgVal;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000402
403 if (ArgNo < 6) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000404 switch (ObjectVT.getSimpleVT().SimpleTy) {
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000405 default:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000406 assert(false && "Invalid value type!");
Owen Anderson825b72b2009-08-11 20:47:22 +0000407 case MVT::f64:
Daniel Dunbara279bc32009-09-20 02:20:51 +0000408 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000409 &Alpha::F8RCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000410 ArgVal = DAG.getCopyFromReg(Chain, dl, args_float[ArgNo], ObjectVT);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000411 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000412 case MVT::f32:
Daniel Dunbara279bc32009-09-20 02:20:51 +0000413 args_float[ArgNo] = AddLiveIn(MF, args_float[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000414 &Alpha::F4RCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +0000415 ArgVal = DAG.getCopyFromReg(Chain, dl, args_float[ArgNo], ObjectVT);
Andrew Lenharthd1aab352006-06-21 01:00:43 +0000416 break;
Owen Anderson825b72b2009-08-11 20:47:22 +0000417 case MVT::i64:
Daniel Dunbara279bc32009-09-20 02:20:51 +0000418 args_int[ArgNo] = AddLiveIn(MF, args_int[ArgNo],
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000419 &Alpha::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000420 ArgVal = DAG.getCopyFromReg(Chain, dl, args_int[ArgNo], MVT::i64);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000421 break;
422 }
423 } else { //more args
424 // Create the frame index object for this incoming parameter...
David Greene3f2bf852009-11-12 20:49:22 +0000425 int FI = MFI->CreateFixedObject(8, 8 * (ArgNo - 6), true, false);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000426
427 // Create the SelectionDAG nodes corresponding to a load
428 //from this parameter
Owen Anderson825b72b2009-08-11 20:47:22 +0000429 SDValue FIN = DAG.getFrameIndex(FI, MVT::i64);
David Greene0e2236c2010-02-15 16:55:07 +0000430 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, NULL, 0,
431 false, false, 0);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000432 }
Dan Gohman98ca4f22009-08-05 01:29:28 +0000433 InVals.push_back(ArgVal);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000434 }
435
436 // If the functions takes variable number of arguments, copy all regs to stack
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000437 if (isVarArg) {
Dan Gohman98ca4f22009-08-05 01:29:28 +0000438 VarArgsOffset = Ins.size() * 8;
Dan Gohman475871a2008-07-27 21:46:04 +0000439 std::vector<SDValue> LS;
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000440 for (int i = 0; i < 6; ++i) {
Dan Gohman6f0d0242008-02-10 18:45:23 +0000441 if (TargetRegisterInfo::isPhysicalRegister(args_int[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000442 args_int[i] = AddLiveIn(MF, args_int[i], &Alpha::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000443 SDValue argt = DAG.getCopyFromReg(Chain, dl, args_int[i], MVT::i64);
David Greene3f2bf852009-11-12 20:49:22 +0000444 int FI = MFI->CreateFixedObject(8, -8 * (6 - i), true, false);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000445 if (i == 0) VarArgsBase = FI;
Owen Anderson825b72b2009-08-11 20:47:22 +0000446 SDValue SDFI = DAG.getFrameIndex(FI, MVT::i64);
David Greene0e2236c2010-02-15 16:55:07 +0000447 LS.push_back(DAG.getStore(Chain, dl, argt, SDFI, NULL, 0,
448 false, false, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000449
Dan Gohman6f0d0242008-02-10 18:45:23 +0000450 if (TargetRegisterInfo::isPhysicalRegister(args_float[i]))
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000451 args_float[i] = AddLiveIn(MF, args_float[i], &Alpha::F8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +0000452 argt = DAG.getCopyFromReg(Chain, dl, args_float[i], MVT::f64);
David Greene3f2bf852009-11-12 20:49:22 +0000453 FI = MFI->CreateFixedObject(8, - 8 * (12 - i), true, false);
Owen Anderson825b72b2009-08-11 20:47:22 +0000454 SDFI = DAG.getFrameIndex(FI, MVT::i64);
David Greene0e2236c2010-02-15 16:55:07 +0000455 LS.push_back(DAG.getStore(Chain, dl, argt, SDFI, NULL, 0,
456 false, false, 0));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000457 }
458
459 //Set up a token factor with all the stack traffic
Owen Anderson825b72b2009-08-11 20:47:22 +0000460 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &LS[0], LS.size());
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000461 }
462
Dan Gohman98ca4f22009-08-05 01:29:28 +0000463 return Chain;
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000464}
465
Dan Gohman98ca4f22009-08-05 01:29:28 +0000466SDValue
467AlphaTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +0000468 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000469 const SmallVectorImpl<ISD::OutputArg> &Outs,
470 DebugLoc dl, SelectionDAG &DAG) {
471
472 SDValue Copy = DAG.getCopyToReg(Chain, dl, Alpha::R26,
473 DAG.getNode(AlphaISD::GlobalRetAddr,
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000474 DebugLoc(), MVT::i64),
Dan Gohman98ca4f22009-08-05 01:29:28 +0000475 SDValue());
476 switch (Outs.size()) {
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000477 default:
Torok Edwinc23197a2009-07-14 16:55:14 +0000478 llvm_unreachable("Do not know how to return this many arguments!");
Dan Gohman98ca4f22009-08-05 01:29:28 +0000479 case 0:
Andrew Lenharth0e4dd012006-06-13 18:27:39 +0000480 break;
Dan Gohman475871a2008-07-27 21:46:04 +0000481 //return SDValue(); // ret void is legal
Dan Gohman98ca4f22009-08-05 01:29:28 +0000482 case 1: {
Owen Andersone50ed302009-08-10 22:56:29 +0000483 EVT ArgVT = Outs[0].Val.getValueType();
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000484 unsigned ArgReg;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000485 if (ArgVT.isInteger())
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000486 ArgReg = Alpha::R0;
487 else {
Duncan Sands83ec4b62008-06-06 12:08:01 +0000488 assert(ArgVT.isFloatingPoint());
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000489 ArgReg = Alpha::F0;
490 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000491 Copy = DAG.getCopyToReg(Copy, dl, ArgReg,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000492 Outs[0].Val, Copy.getValue(1));
Chris Lattner84bc5422007-12-31 04:13:23 +0000493 if (DAG.getMachineFunction().getRegInfo().liveout_empty())
494 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg);
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000495 break;
496 }
Dan Gohman98ca4f22009-08-05 01:29:28 +0000497 case 2: {
Owen Andersone50ed302009-08-10 22:56:29 +0000498 EVT ArgVT = Outs[0].Val.getValueType();
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000499 unsigned ArgReg1, ArgReg2;
500 if (ArgVT.isInteger()) {
501 ArgReg1 = Alpha::R0;
502 ArgReg2 = Alpha::R1;
503 } else {
504 assert(ArgVT.isFloatingPoint());
505 ArgReg1 = Alpha::F0;
506 ArgReg2 = Alpha::F1;
507 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000508 Copy = DAG.getCopyToReg(Copy, dl, ArgReg1,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000509 Outs[0].Val, Copy.getValue(1));
Daniel Dunbara279bc32009-09-20 02:20:51 +0000510 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000511 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg1)
512 == DAG.getMachineFunction().getRegInfo().liveout_end())
513 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg1);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000514 Copy = DAG.getCopyToReg(Copy, dl, ArgReg2,
Dan Gohman98ca4f22009-08-05 01:29:28 +0000515 Outs[1].Val, Copy.getValue(1));
Daniel Dunbara279bc32009-09-20 02:20:51 +0000516 if (std::find(DAG.getMachineFunction().getRegInfo().liveout_begin(),
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000517 DAG.getMachineFunction().getRegInfo().liveout_end(), ArgReg2)
518 == DAG.getMachineFunction().getRegInfo().liveout_end())
519 DAG.getMachineFunction().getRegInfo().addLiveOut(ArgReg2);
520 break;
521 }
Andrew Lenharthf2b806a2006-06-12 18:09:24 +0000522 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000523 return DAG.getNode(AlphaISD::RET_FLAG, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000524 MVT::Other, Copy, Copy.getValue(1));
Andrew Lenharthaa38ce42005-09-02 18:46:02 +0000525}
526
Dan Gohman475871a2008-07-27 21:46:04 +0000527void AlphaTargetLowering::LowerVAARG(SDNode *N, SDValue &Chain,
528 SDValue &DataPtr, SelectionDAG &DAG) {
Duncan Sands126d9072008-07-04 11:47:58 +0000529 Chain = N->getOperand(0);
Dan Gohman475871a2008-07-27 21:46:04 +0000530 SDValue VAListP = N->getOperand(1);
Duncan Sands126d9072008-07-04 11:47:58 +0000531 const Value *VAListS = cast<SrcValueSDNode>(N->getOperand(2))->getValue();
Dale Johannesenf5d97892009-02-04 01:48:28 +0000532 DebugLoc dl = N->getDebugLoc();
Duncan Sands126d9072008-07-04 11:47:58 +0000533
David Greene0e2236c2010-02-15 16:55:07 +0000534 SDValue Base = DAG.getLoad(MVT::i64, dl, Chain, VAListP, VAListS, 0,
535 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000536 SDValue Tmp = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
537 DAG.getConstant(8, MVT::i64));
538 SDValue Offset = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Base.getValue(1),
David Greene0e2236c2010-02-15 16:55:07 +0000539 Tmp, NULL, 0, MVT::i32, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000540 DataPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Base, Offset);
Duncan Sands126d9072008-07-04 11:47:58 +0000541 if (N->getValueType(0).isFloatingPoint())
542 {
543 //if fp && Offset < 6*8, then subtract 6*8 from DataPtr
Owen Anderson825b72b2009-08-11 20:47:22 +0000544 SDValue FPDataPtr = DAG.getNode(ISD::SUB, dl, MVT::i64, DataPtr,
545 DAG.getConstant(8*6, MVT::i64));
546 SDValue CC = DAG.getSetCC(dl, MVT::i64, Offset,
547 DAG.getConstant(8*6, MVT::i64), ISD::SETLT);
548 DataPtr = DAG.getNode(ISD::SELECT, dl, MVT::i64, CC, FPDataPtr, DataPtr);
Duncan Sands126d9072008-07-04 11:47:58 +0000549 }
550
Owen Anderson825b72b2009-08-11 20:47:22 +0000551 SDValue NewOffset = DAG.getNode(ISD::ADD, dl, MVT::i64, Offset,
552 DAG.getConstant(8, MVT::i64));
Dale Johannesenf5d97892009-02-04 01:48:28 +0000553 Chain = DAG.getTruncStore(Offset.getValue(1), dl, NewOffset, Tmp, NULL, 0,
David Greene0e2236c2010-02-15 16:55:07 +0000554 MVT::i32, false, false, 0);
Duncan Sands126d9072008-07-04 11:47:58 +0000555}
556
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000557/// LowerOperation - Provide custom lowering hooks for some operations.
558///
Dan Gohman475871a2008-07-27 21:46:04 +0000559SDValue AlphaTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) {
Dale Johannesen6f38cb62009-02-07 19:59:05 +0000560 DebugLoc dl = Op.getDebugLoc();
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000561 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000562 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Andrew Lenharthea4f9d52006-09-18 18:01:03 +0000563 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
564
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000565 case ISD::INTRINSIC_WO_CHAIN: {
566 unsigned IntNo = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
567 switch (IntNo) {
568 default: break; // Don't custom lower most intrinsics.
569 case Intrinsic::alpha_umulh:
Daniel Dunbara279bc32009-09-20 02:20:51 +0000570 return DAG.getNode(ISD::MULHU, dl, MVT::i64,
Dale Johannesende064702009-02-06 21:50:26 +0000571 Op.getOperand(1), Op.getOperand(2));
Andrew Lenharth1b19ef02008-10-07 02:10:26 +0000572 }
573 }
574
Andrew Lenharth7116b7b2009-08-07 22:37:20 +0000575 case ISD::SRL_PARTS: {
576 SDValue ShOpLo = Op.getOperand(0);
577 SDValue ShOpHi = Op.getOperand(1);
578 SDValue ShAmt = Op.getOperand(2);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000579 SDValue bm = DAG.getNode(ISD::SUB, dl, MVT::i64,
580 DAG.getConstant(64, MVT::i64), ShAmt);
Owen Anderson825b72b2009-08-11 20:47:22 +0000581 SDValue BMCC = DAG.getSetCC(dl, MVT::i64, bm,
582 DAG.getConstant(0, MVT::i64), ISD::SETLE);
Andrew Lenharth7116b7b2009-08-07 22:37:20 +0000583 // if 64 - shAmt <= 0
Owen Anderson825b72b2009-08-11 20:47:22 +0000584 SDValue Hi_Neg = DAG.getConstant(0, MVT::i64);
585 SDValue ShAmt_Neg = DAG.getNode(ISD::SUB, dl, MVT::i64,
Daniel Dunbara279bc32009-09-20 02:20:51 +0000586 DAG.getConstant(0, MVT::i64), bm);
Owen Anderson825b72b2009-08-11 20:47:22 +0000587 SDValue Lo_Neg = DAG.getNode(ISD::SRL, dl, MVT::i64, ShOpHi, ShAmt_Neg);
Andrew Lenharth7116b7b2009-08-07 22:37:20 +0000588 // else
Owen Anderson825b72b2009-08-11 20:47:22 +0000589 SDValue carries = DAG.getNode(ISD::SHL, dl, MVT::i64, ShOpHi, bm);
590 SDValue Hi_Pos = DAG.getNode(ISD::SRL, dl, MVT::i64, ShOpHi, ShAmt);
591 SDValue Lo_Pos = DAG.getNode(ISD::SRL, dl, MVT::i64, ShOpLo, ShAmt);
592 Lo_Pos = DAG.getNode(ISD::OR, dl, MVT::i64, Lo_Pos, carries);
Andrew Lenharth7116b7b2009-08-07 22:37:20 +0000593 // Merge
Owen Anderson825b72b2009-08-11 20:47:22 +0000594 SDValue Hi = DAG.getNode(ISD::SELECT, dl, MVT::i64, BMCC, Hi_Neg, Hi_Pos);
595 SDValue Lo = DAG.getNode(ISD::SELECT, dl, MVT::i64, BMCC, Lo_Neg, Lo_Pos);
Andrew Lenharth7116b7b2009-08-07 22:37:20 +0000596 SDValue Ops[2] = { Lo, Hi };
597 return DAG.getMergeValues(Ops, 2, dl);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000598 }
Andrew Lenharth7116b7b2009-08-07 22:37:20 +0000599 // case ISD::SRA_PARTS:
600
601 // case ISD::SHL_PARTS:
602
603
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000604 case ISD::SINT_TO_FP: {
Owen Anderson825b72b2009-08-11 20:47:22 +0000605 assert(Op.getOperand(0).getValueType() == MVT::i64 &&
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000606 "Unhandled SINT_TO_FP type in custom expander!");
Dan Gohman475871a2008-07-27 21:46:04 +0000607 SDValue LD;
Owen Anderson825b72b2009-08-11 20:47:22 +0000608 bool isDouble = Op.getValueType() == MVT::f64;
609 LD = DAG.getNode(ISD::BIT_CONVERT, dl, MVT::f64, Op.getOperand(0));
Dale Johannesende064702009-02-06 21:50:26 +0000610 SDValue FP = DAG.getNode(isDouble?AlphaISD::CVTQT_:AlphaISD::CVTQS_, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +0000611 isDouble?MVT::f64:MVT::f32, LD);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000612 return FP;
613 }
Andrew Lenharthcd804962005-11-30 16:10:29 +0000614 case ISD::FP_TO_SINT: {
Owen Anderson825b72b2009-08-11 20:47:22 +0000615 bool isDouble = Op.getOperand(0).getValueType() == MVT::f64;
Dan Gohman475871a2008-07-27 21:46:04 +0000616 SDValue src = Op.getOperand(0);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000617
618 if (!isDouble) //Promote
Owen Anderson825b72b2009-08-11 20:47:22 +0000619 src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, src);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000620
Owen Anderson825b72b2009-08-11 20:47:22 +0000621 src = DAG.getNode(AlphaISD::CVTTQ_, dl, MVT::f64, src);
Andrew Lenharthcd804962005-11-30 16:10:29 +0000622
Owen Anderson825b72b2009-08-11 20:47:22 +0000623 return DAG.getNode(ISD::BIT_CONVERT, dl, MVT::i64, src);
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000624 }
Andrew Lenharth4e629512005-12-24 05:36:33 +0000625 case ISD::ConstantPool: {
Evan Chengb8973bd2006-01-31 22:23:14 +0000626 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000627 const Constant *C = CP->getConstVal();
Owen Anderson825b72b2009-08-11 20:47:22 +0000628 SDValue CPI = DAG.getTargetConstantPool(C, MVT::i64, CP->getAlignment());
Dale Johannesende064702009-02-06 21:50:26 +0000629 // FIXME there isn't really any debug info here
Daniel Dunbara279bc32009-09-20 02:20:51 +0000630
Owen Anderson825b72b2009-08-11 20:47:22 +0000631 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, CPI,
632 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
633 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, CPI, Hi);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000634 return Lo;
635 }
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +0000636 case ISD::GlobalTLSAddress:
Torok Edwinc23197a2009-07-14 16:55:14 +0000637 llvm_unreachable("TLS not implemented for Alpha.");
Andrew Lenharth4e629512005-12-24 05:36:33 +0000638 case ISD::GlobalAddress: {
639 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +0000640 const GlobalValue *GV = GSDN->getGlobal();
Owen Anderson825b72b2009-08-11 20:47:22 +0000641 SDValue GA = DAG.getTargetGlobalAddress(GV, MVT::i64, GSDN->getOffset());
Dale Johannesende064702009-02-06 21:50:26 +0000642 // FIXME there isn't really any debug info here
Andrew Lenharth4e629512005-12-24 05:36:33 +0000643
Reid Spencer5cbf9852007-01-30 20:08:39 +0000644 // if (!GV->hasWeakLinkage() && !GV->isDeclaration() && !GV->hasLinkOnceLinkage()) {
Rafael Espindolabb46f522009-01-15 20:18:42 +0000645 if (GV->hasLocalLinkage()) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000646 SDValue Hi = DAG.getNode(AlphaISD::GPRelHi, dl, MVT::i64, GA,
647 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
648 SDValue Lo = DAG.getNode(AlphaISD::GPRelLo, dl, MVT::i64, GA, Hi);
Andrew Lenharth4e629512005-12-24 05:36:33 +0000649 return Lo;
650 } else
Daniel Dunbara279bc32009-09-20 02:20:51 +0000651 return DAG.getNode(AlphaISD::RelLit, dl, MVT::i64, GA,
Owen Anderson825b72b2009-08-11 20:47:22 +0000652 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Andrew Lenharth4e629512005-12-24 05:36:33 +0000653 }
Bill Wendling056292f2008-09-16 21:48:12 +0000654 case ISD::ExternalSymbol: {
Daniel Dunbara279bc32009-09-20 02:20:51 +0000655 return DAG.getNode(AlphaISD::RelLit, dl, MVT::i64,
Bill Wendling056292f2008-09-16 21:48:12 +0000656 DAG.getTargetExternalSymbol(cast<ExternalSymbolSDNode>(Op)
Owen Anderson825b72b2009-08-11 20:47:22 +0000657 ->getSymbol(), MVT::i64),
658 DAG.getGLOBAL_OFFSET_TABLE(MVT::i64));
Andrew Lenharth53d89702005-12-25 01:34:27 +0000659 }
Bill Wendling056292f2008-09-16 21:48:12 +0000660
Andrew Lenharth53d89702005-12-25 01:34:27 +0000661 case ISD::UREM:
662 case ISD::SREM:
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000663 //Expand only on constant case
664 if (Op.getOperand(1).getOpcode() == ISD::Constant) {
Owen Andersone50ed302009-08-10 22:56:29 +0000665 EVT VT = Op.getNode()->getValueType(0);
Gabor Greifba36cb52008-08-28 21:40:38 +0000666 SDValue Tmp1 = Op.getNode()->getOpcode() == ISD::UREM ?
667 BuildUDIV(Op.getNode(), DAG, NULL) :
668 BuildSDIV(Op.getNode(), DAG, NULL);
Dale Johannesende064702009-02-06 21:50:26 +0000669 Tmp1 = DAG.getNode(ISD::MUL, dl, VT, Tmp1, Op.getOperand(1));
670 Tmp1 = DAG.getNode(ISD::SUB, dl, VT, Op.getOperand(0), Tmp1);
Andrew Lenharthccd9f982006-04-02 21:08:39 +0000671 return Tmp1;
672 }
673 //fall through
674 case ISD::SDIV:
675 case ISD::UDIV:
Duncan Sands83ec4b62008-06-06 12:08:01 +0000676 if (Op.getValueType().isInteger()) {
Andrew Lenharth253b9e72006-04-06 21:26:32 +0000677 if (Op.getOperand(1).getOpcode() == ISD::Constant)
Daniel Dunbara279bc32009-09-20 02:20:51 +0000678 return Op.getOpcode() == ISD::SDIV ? BuildSDIV(Op.getNode(), DAG, NULL)
Gabor Greifba36cb52008-08-28 21:40:38 +0000679 : BuildUDIV(Op.getNode(), DAG, NULL);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000680 const char* opstr = 0;
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000681 switch (Op.getOpcode()) {
Andrew Lenharth53d89702005-12-25 01:34:27 +0000682 case ISD::UREM: opstr = "__remqu"; break;
683 case ISD::SREM: opstr = "__remq"; break;
684 case ISD::UDIV: opstr = "__divqu"; break;
685 case ISD::SDIV: opstr = "__divq"; break;
686 }
Dan Gohman475871a2008-07-27 21:46:04 +0000687 SDValue Tmp1 = Op.getOperand(0),
Andrew Lenharth53d89702005-12-25 01:34:27 +0000688 Tmp2 = Op.getOperand(1),
Owen Anderson825b72b2009-08-11 20:47:22 +0000689 Addr = DAG.getExternalSymbol(opstr, MVT::i64);
690 return DAG.getNode(AlphaISD::DivCall, dl, MVT::i64, Addr, Tmp1, Tmp2);
Andrew Lenharth53d89702005-12-25 01:34:27 +0000691 }
692 break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000693
Nate Begemanacc398c2006-01-25 18:21:52 +0000694 case ISD::VAARG: {
Dan Gohman475871a2008-07-27 21:46:04 +0000695 SDValue Chain, DataPtr;
Gabor Greifba36cb52008-08-28 21:40:38 +0000696 LowerVAARG(Op.getNode(), Chain, DataPtr, DAG);
Andrew Lenharth66e49582006-01-23 21:51:33 +0000697
Dan Gohman475871a2008-07-27 21:46:04 +0000698 SDValue Result;
Owen Anderson825b72b2009-08-11 20:47:22 +0000699 if (Op.getValueType() == MVT::i32)
700 Result = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Chain, DataPtr,
David Greene0e2236c2010-02-15 16:55:07 +0000701 NULL, 0, MVT::i32, false, false, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000702 else
David Greene0e2236c2010-02-15 16:55:07 +0000703 Result = DAG.getLoad(Op.getValueType(), dl, Chain, DataPtr, NULL, 0,
704 false, false, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000705 return Result;
706 }
707 case ISD::VACOPY: {
Dan Gohman475871a2008-07-27 21:46:04 +0000708 SDValue Chain = Op.getOperand(0);
709 SDValue DestP = Op.getOperand(1);
710 SDValue SrcP = Op.getOperand(2);
Dan Gohman69de1932008-02-06 22:27:42 +0000711 const Value *DestS = cast<SrcValueSDNode>(Op.getOperand(3))->getValue();
712 const Value *SrcS = cast<SrcValueSDNode>(Op.getOperand(4))->getValue();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000713
David Greene0e2236c2010-02-15 16:55:07 +0000714 SDValue Val = DAG.getLoad(getPointerTy(), dl, Chain, SrcP, SrcS, 0,
715 false, false, 0);
716 SDValue Result = DAG.getStore(Val.getValue(1), dl, Val, DestP, DestS, 0,
717 false, false, 0);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000718 SDValue NP = DAG.getNode(ISD::ADD, dl, MVT::i64, SrcP,
Owen Anderson825b72b2009-08-11 20:47:22 +0000719 DAG.getConstant(8, MVT::i64));
Daniel Dunbara279bc32009-09-20 02:20:51 +0000720 Val = DAG.getExtLoad(ISD::SEXTLOAD, dl, MVT::i64, Result,
David Greene0e2236c2010-02-15 16:55:07 +0000721 NP, NULL,0, MVT::i32, false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000722 SDValue NPD = DAG.getNode(ISD::ADD, dl, MVT::i64, DestP,
723 DAG.getConstant(8, MVT::i64));
David Greene0e2236c2010-02-15 16:55:07 +0000724 return DAG.getTruncStore(Val.getValue(1), dl, Val, NPD, NULL, 0, MVT::i32,
725 false, false, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000726 }
727 case ISD::VASTART: {
Dan Gohman475871a2008-07-27 21:46:04 +0000728 SDValue Chain = Op.getOperand(0);
729 SDValue VAListP = Op.getOperand(1);
Dan Gohman69de1932008-02-06 22:27:42 +0000730 const Value *VAListS = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Daniel Dunbara279bc32009-09-20 02:20:51 +0000731
Nate Begemanacc398c2006-01-25 18:21:52 +0000732 // vastart stores the address of the VarArgsBase and VarArgsOffset
Owen Anderson825b72b2009-08-11 20:47:22 +0000733 SDValue FR = DAG.getFrameIndex(VarArgsBase, MVT::i64);
David Greene0e2236c2010-02-15 16:55:07 +0000734 SDValue S1 = DAG.getStore(Chain, dl, FR, VAListP, VAListS, 0,
735 false, false, 0);
Owen Anderson825b72b2009-08-11 20:47:22 +0000736 SDValue SA2 = DAG.getNode(ISD::ADD, dl, MVT::i64, VAListP,
737 DAG.getConstant(8, MVT::i64));
738 return DAG.getTruncStore(S1, dl, DAG.getConstant(VarArgsOffset, MVT::i64),
David Greene0e2236c2010-02-15 16:55:07 +0000739 SA2, NULL, 0, MVT::i32, false, false, 0);
Nate Begemanacc398c2006-01-25 18:21:52 +0000740 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000741 case ISD::RETURNADDR:
Chris Lattnerc7f3ace2010-04-02 20:16:16 +0000742 return DAG.getNode(AlphaISD::GlobalRetAddr, DebugLoc(), MVT::i64);
Andrew Lenharthac5a5452007-02-08 17:37:41 +0000743 //FIXME: implement
Nate Begemanbcc5f362007-01-29 22:58:52 +0000744 case ISD::FRAMEADDR: break;
Andrew Lenharthcd804962005-11-30 16:10:29 +0000745 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000746
Dan Gohman475871a2008-07-27 21:46:04 +0000747 return SDValue();
Andrew Lenharth7f0db912005-11-30 07:19:56 +0000748}
Nate Begeman0aed7842006-01-28 03:14:31 +0000749
Duncan Sands1607f052008-12-01 11:39:25 +0000750void AlphaTargetLowering::ReplaceNodeResults(SDNode *N,
751 SmallVectorImpl<SDValue>&Results,
752 SelectionDAG &DAG) {
Dale Johannesen33c960f2009-02-04 20:06:27 +0000753 DebugLoc dl = N->getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +0000754 assert(N->getValueType(0) == MVT::i32 &&
Duncan Sands126d9072008-07-04 11:47:58 +0000755 N->getOpcode() == ISD::VAARG &&
Nate Begeman0aed7842006-01-28 03:14:31 +0000756 "Unknown node to custom promote!");
Duncan Sands126d9072008-07-04 11:47:58 +0000757
Dan Gohman475871a2008-07-27 21:46:04 +0000758 SDValue Chain, DataPtr;
Duncan Sands126d9072008-07-04 11:47:58 +0000759 LowerVAARG(N, Chain, DataPtr, DAG);
David Greene0e2236c2010-02-15 16:55:07 +0000760 SDValue Res = DAG.getLoad(N->getValueType(0), dl, Chain, DataPtr, NULL, 0,
761 false, false, 0);
Duncan Sands1607f052008-12-01 11:39:25 +0000762 Results.push_back(Res);
763 Results.push_back(SDValue(Res.getNode(), 1));
Nate Begeman0aed7842006-01-28 03:14:31 +0000764}
Andrew Lenharth17255992006-06-21 13:37:27 +0000765
766
767//Inline Asm
768
769/// getConstraintType - Given a constraint letter, return the type of
770/// constraint it is for this target.
Daniel Dunbara279bc32009-09-20 02:20:51 +0000771AlphaTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +0000772AlphaTargetLowering::getConstraintType(const std::string &Constraint) const {
773 if (Constraint.size() == 1) {
774 switch (Constraint[0]) {
775 default: break;
776 case 'f':
777 case 'r':
778 return C_RegisterClass;
779 }
780 }
781 return TargetLowering::getConstraintType(Constraint);
Andrew Lenharth17255992006-06-21 13:37:27 +0000782}
783
784std::vector<unsigned> AlphaTargetLowering::
785getRegClassForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +0000786 EVT VT) const {
Andrew Lenharth17255992006-06-21 13:37:27 +0000787 if (Constraint.size() == 1) {
788 switch (Constraint[0]) {
789 default: break; // Unknown constriant letter
Daniel Dunbara279bc32009-09-20 02:20:51 +0000790 case 'f':
Andrew Lenharth17255992006-06-21 13:37:27 +0000791 return make_vector<unsigned>(Alpha::F0 , Alpha::F1 , Alpha::F2 ,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000792 Alpha::F3 , Alpha::F4 , Alpha::F5 ,
Daniel Dunbara279bc32009-09-20 02:20:51 +0000793 Alpha::F6 , Alpha::F7 , Alpha::F8 ,
794 Alpha::F9 , Alpha::F10, Alpha::F11,
795 Alpha::F12, Alpha::F13, Alpha::F14,
796 Alpha::F15, Alpha::F16, Alpha::F17,
797 Alpha::F18, Alpha::F19, Alpha::F20,
798 Alpha::F21, Alpha::F22, Alpha::F23,
799 Alpha::F24, Alpha::F25, Alpha::F26,
800 Alpha::F27, Alpha::F28, Alpha::F29,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000801 Alpha::F30, Alpha::F31, 0);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000802 case 'r':
803 return make_vector<unsigned>(Alpha::R0 , Alpha::R1 , Alpha::R2 ,
804 Alpha::R3 , Alpha::R4 , Alpha::R5 ,
805 Alpha::R6 , Alpha::R7 , Alpha::R8 ,
806 Alpha::R9 , Alpha::R10, Alpha::R11,
807 Alpha::R12, Alpha::R13, Alpha::R14,
808 Alpha::R15, Alpha::R16, Alpha::R17,
809 Alpha::R18, Alpha::R19, Alpha::R20,
810 Alpha::R21, Alpha::R22, Alpha::R23,
811 Alpha::R24, Alpha::R25, Alpha::R26,
812 Alpha::R27, Alpha::R28, Alpha::R29,
Anton Korobeynikovbed29462007-04-16 18:10:23 +0000813 Alpha::R30, Alpha::R31, 0);
Andrew Lenharth17255992006-06-21 13:37:27 +0000814 }
815 }
Daniel Dunbara279bc32009-09-20 02:20:51 +0000816
Andrew Lenharth17255992006-06-21 13:37:27 +0000817 return std::vector<unsigned>();
818}
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000819//===----------------------------------------------------------------------===//
820// Other Lowering Code
821//===----------------------------------------------------------------------===//
822
823MachineBasicBlock *
824AlphaTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Evan Chengfb2e7522009-09-18 21:02:19 +0000825 MachineBasicBlock *BB,
826 DenseMap<MachineBasicBlock*, MachineBasicBlock*> *EM) const {
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000827 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
828 assert((MI->getOpcode() == Alpha::CAS32 ||
829 MI->getOpcode() == Alpha::CAS64 ||
830 MI->getOpcode() == Alpha::LAS32 ||
831 MI->getOpcode() == Alpha::LAS64 ||
832 MI->getOpcode() == Alpha::SWAP32 ||
833 MI->getOpcode() == Alpha::SWAP64) &&
834 "Unexpected instr type to insert");
835
Daniel Dunbara279bc32009-09-20 02:20:51 +0000836 bool is32 = MI->getOpcode() == Alpha::CAS32 ||
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000837 MI->getOpcode() == Alpha::LAS32 ||
838 MI->getOpcode() == Alpha::SWAP32;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000839
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000840 //Load locked store conditional for atomic ops take on the same form
841 //start:
842 //ll
843 //do stuff (maybe branch to exit)
844 //sc
845 //test sc and maybe branck to start
846 //exit:
847 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dale Johannesen01b36e62009-02-13 02:30:42 +0000848 DebugLoc dl = MI->getDebugLoc();
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000849 MachineFunction::iterator It = BB;
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000850 ++It;
Daniel Dunbara279bc32009-09-20 02:20:51 +0000851
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000852 MachineBasicBlock *thisMBB = BB;
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000853 MachineFunction *F = BB->getParent();
854 MachineBasicBlock *llscMBB = F->CreateMachineBasicBlock(LLVM_BB);
855 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000856
Evan Chengce319102009-09-19 09:51:03 +0000857 // Inform sdisel of the edge changes.
Daniel Dunbara279bc32009-09-20 02:20:51 +0000858 for (MachineBasicBlock::succ_iterator I = BB->succ_begin(),
Evan Chengce319102009-09-19 09:51:03 +0000859 E = BB->succ_end(); I != E; ++I)
860 EM->insert(std::make_pair(*I, sinkMBB));
861
Dan Gohman0011dc42008-06-21 20:21:19 +0000862 sinkMBB->transferSuccessors(thisMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000863
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000864 F->insert(It, llscMBB);
865 F->insert(It, sinkMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000866
Dale Johannesen01b36e62009-02-13 02:30:42 +0000867 BuildMI(thisMBB, dl, TII->get(Alpha::BR)).addMBB(llscMBB);
Daniel Dunbara279bc32009-09-20 02:20:51 +0000868
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000869 unsigned reg_res = MI->getOperand(0).getReg(),
870 reg_ptr = MI->getOperand(1).getReg(),
871 reg_v2 = MI->getOperand(2).getReg(),
872 reg_store = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
873
Daniel Dunbara279bc32009-09-20 02:20:51 +0000874 BuildMI(llscMBB, dl, TII->get(is32 ? Alpha::LDL_L : Alpha::LDQ_L),
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000875 reg_res).addImm(0).addReg(reg_ptr);
876 switch (MI->getOpcode()) {
877 case Alpha::CAS32:
878 case Alpha::CAS64: {
Daniel Dunbara279bc32009-09-20 02:20:51 +0000879 unsigned reg_cmp
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000880 = F->getRegInfo().createVirtualRegister(&Alpha::GPRCRegClass);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000881 BuildMI(llscMBB, dl, TII->get(Alpha::CMPEQ), reg_cmp)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000882 .addReg(reg_v2).addReg(reg_res);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000883 BuildMI(llscMBB, dl, TII->get(Alpha::BEQ))
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000884 .addImm(0).addReg(reg_cmp).addMBB(sinkMBB);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000885 BuildMI(llscMBB, dl, TII->get(Alpha::BISr), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000886 .addReg(Alpha::R31).addReg(MI->getOperand(3).getReg());
887 break;
888 }
889 case Alpha::LAS32:
890 case Alpha::LAS64: {
Dale Johannesen01b36e62009-02-13 02:30:42 +0000891 BuildMI(llscMBB, dl,TII->get(is32 ? Alpha::ADDLr : Alpha::ADDQr), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000892 .addReg(reg_res).addReg(reg_v2);
893 break;
894 }
895 case Alpha::SWAP32:
896 case Alpha::SWAP64: {
Dale Johannesen01b36e62009-02-13 02:30:42 +0000897 BuildMI(llscMBB, dl, TII->get(Alpha::BISr), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000898 .addReg(reg_v2).addReg(reg_v2);
899 break;
900 }
901 }
Dale Johannesen01b36e62009-02-13 02:30:42 +0000902 BuildMI(llscMBB, dl, TII->get(is32 ? Alpha::STL_C : Alpha::STQ_C), reg_store)
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000903 .addReg(reg_store).addImm(0).addReg(reg_ptr);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000904 BuildMI(llscMBB, dl, TII->get(Alpha::BEQ))
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000905 .addImm(0).addReg(reg_store).addMBB(llscMBB);
Dale Johannesen01b36e62009-02-13 02:30:42 +0000906 BuildMI(llscMBB, dl, TII->get(Alpha::BR)).addMBB(sinkMBB);
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000907
908 thisMBB->addSuccessor(llscMBB);
909 llscMBB->addSuccessor(llscMBB);
910 llscMBB->addSuccessor(sinkMBB);
Dan Gohman8e5f2c62008-07-07 23:14:23 +0000911 F->DeleteMachineInstr(MI); // The pseudo instruction is gone now.
Andrew Lenharthab0b9492008-02-21 06:45:13 +0000912
913 return sinkMBB;
914}
Dan Gohman6520e202008-10-18 02:06:02 +0000915
916bool
917AlphaTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
918 // The Alpha target isn't yet aware of offsets.
919 return false;
920}
Evan Chengeb2f9692009-10-27 19:56:55 +0000921
Evan Chenga1eaa3c2009-10-28 01:43:28 +0000922bool AlphaTargetLowering::isFPImmLegal(const APFloat &Imm, EVT VT) const {
923 if (VT != MVT::f32 && VT != MVT::f64)
924 return false;
Evan Chengeb2f9692009-10-27 19:56:55 +0000925 // +0.0 F31
926 // +0.0f F31
927 // -0.0 -F31
928 // -0.0f -F31
929 return Imm.isZero() || Imm.isNegZero();
930}