blob: 8edbdf07cce87a25f05a39e44f293daf6aae5c98 [file] [log] [blame]
Dan Gohman2048b852009-11-23 18:04:58 +00001//===-- SelectionDAGBuilder.cpp - Selection-DAG building ------------------===//
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002//
3// The LLVM Compiler Infrastructure
4//
5// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This implements routines for translating from LLVM IR into SelectionDAG IR.
11//
12//===----------------------------------------------------------------------===//
13
14#define DEBUG_TYPE "isel"
Devang Patel00190342010-03-15 19:15:44 +000015#include "SDNodeDbgValue.h"
Dan Gohman2048b852009-11-23 18:04:58 +000016#include "SelectionDAGBuilder.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000017#include "llvm/ADT/BitVector.h"
Michael J. Spencer84ac4d52010-10-16 08:25:41 +000018#include "llvm/ADT/PostOrderIterator.h"
Dan Gohman5b229802008-09-04 20:49:27 +000019#include "llvm/ADT/SmallSet.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000020#include "llvm/Analysis/AliasAnalysis.h"
Chris Lattner8047d9a2009-12-24 00:37:38 +000021#include "llvm/Analysis/ConstantFolding.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000022#include "llvm/Constants.h"
23#include "llvm/CallingConv.h"
24#include "llvm/DerivedTypes.h"
25#include "llvm/Function.h"
26#include "llvm/GlobalVariable.h"
27#include "llvm/InlineAsm.h"
28#include "llvm/Instructions.h"
29#include "llvm/Intrinsics.h"
30#include "llvm/IntrinsicInst.h"
Chris Lattner6129c372010-04-08 00:09:16 +000031#include "llvm/LLVMContext.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000032#include "llvm/Module.h"
Dan Gohman5eb6d652010-04-21 01:22:34 +000033#include "llvm/CodeGen/Analysis.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000034#include "llvm/CodeGen/FastISel.h"
Dan Gohman4c3fd9f2010-07-07 16:01:37 +000035#include "llvm/CodeGen/FunctionLoweringInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000036#include "llvm/CodeGen/GCStrategy.h"
37#include "llvm/CodeGen/GCMetadata.h"
38#include "llvm/CodeGen/MachineFunction.h"
39#include "llvm/CodeGen/MachineFrameInfo.h"
40#include "llvm/CodeGen/MachineInstrBuilder.h"
41#include "llvm/CodeGen/MachineJumpTableInfo.h"
42#include "llvm/CodeGen/MachineModuleInfo.h"
43#include "llvm/CodeGen/MachineRegisterInfo.h"
Bill Wendlingb2a42982008-11-06 02:29:10 +000044#include "llvm/CodeGen/PseudoSourceValue.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000045#include "llvm/CodeGen/SelectionDAG.h"
Devang Patel83489bb2009-01-13 00:35:13 +000046#include "llvm/Analysis/DebugInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000047#include "llvm/Target/TargetData.h"
Anton Korobeynikov16c29b52011-01-10 12:39:04 +000048#include "llvm/Target/TargetFrameLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000049#include "llvm/Target/TargetInstrInfo.h"
Dale Johannesen49de9822009-02-05 01:49:45 +000050#include "llvm/Target/TargetIntrinsicInfo.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000051#include "llvm/Target/TargetLowering.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000052#include "llvm/Target/TargetOptions.h"
Mikhail Glushenkov2388a582009-01-16 07:02:28 +000053#include "llvm/Support/CommandLine.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000054#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000055#include "llvm/Support/ErrorHandling.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000056#include "llvm/Support/MathExtras.h"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +000057#include "llvm/Support/raw_ostream.h"
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000058#include <algorithm>
59using namespace llvm;
60
Dale Johannesen601d3c02008-09-05 01:48:15 +000061/// LimitFloatPrecision - Generate low-precision inline sequences for
62/// some float libcalls (6, 8 or 12 bits).
63static unsigned LimitFloatPrecision;
64
65static cl::opt<unsigned, true>
66LimitFPPrecision("limit-float-precision",
67 cl::desc("Generate low-precision inline sequences "
68 "for some float libcalls"),
69 cl::location(LimitFloatPrecision),
70 cl::init(0));
71
Andrew Trickde91f3c2010-11-12 17:50:46 +000072// Limit the width of DAG chains. This is important in general to prevent
73// prevent DAG-based analysis from blowing up. For example, alias analysis and
74// load clustering may not complete in reasonable time. It is difficult to
75// recognize and avoid this situation within each individual analysis, and
76// future analyses are likely to have the same behavior. Limiting DAG width is
Andrew Trickb9e6fe12010-11-20 07:26:51 +000077// the safe approach, and will be especially important with global DAGs.
Andrew Trickde91f3c2010-11-12 17:50:46 +000078//
79// MaxParallelChains default is arbitrarily high to avoid affecting
80// optimization, but could be lowered to improve compile time. Any ld-ld-st-st
Andrew Trickb9e6fe12010-11-20 07:26:51 +000081// sequence over this should have been converted to llvm.memcpy by the
82// frontend. It easy to induce this behavior with .ll code such as:
83// %buffer = alloca [4096 x i8]
84// %data = load [4096 x i8]* %argPtr
85// store [4096 x i8] %data, [4096 x i8]* %buffer
Andrew Trick778583a2011-03-11 17:46:59 +000086static const unsigned MaxParallelChains = 64;
Andrew Trickde91f3c2010-11-12 17:50:46 +000087
Chris Lattner3ac18842010-08-24 23:20:40 +000088static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
89 const SDValue *Parts, unsigned NumParts,
90 EVT PartVT, EVT ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +000091
Dan Gohmanf0cbcd42008-09-03 16:12:24 +000092/// getCopyFromParts - Create a value that contains the specified legal parts
93/// combined into the value they represent. If the parts combine to a type
94/// larger then ValueVT then AssertOp can be used to specify whether the extra
95/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
96/// (ISD::AssertSext).
Chris Lattner3ac18842010-08-24 23:20:40 +000097static SDValue getCopyFromParts(SelectionDAG &DAG, DebugLoc DL,
Dale Johannesen66978ee2009-01-31 02:22:37 +000098 const SDValue *Parts,
Owen Andersone50ed302009-08-10 22:56:29 +000099 unsigned NumParts, EVT PartVT, EVT ValueVT,
Duncan Sands0b3aa262009-01-28 14:42:54 +0000100 ISD::NodeType AssertOp = ISD::DELETED_NODE) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000101 if (ValueVT.isVector())
102 return getCopyFromPartsVector(DAG, DL, Parts, NumParts, PartVT, ValueVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000103
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000104 assert(NumParts > 0 && "No parts to assemble!");
Dan Gohmane9530ec2009-01-15 16:58:17 +0000105 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000106 SDValue Val = Parts[0];
107
108 if (NumParts > 1) {
109 // Assemble the value from multiple parts.
Chris Lattner3ac18842010-08-24 23:20:40 +0000110 if (ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000111 unsigned PartBits = PartVT.getSizeInBits();
112 unsigned ValueBits = ValueVT.getSizeInBits();
113
114 // Assemble the power of 2 part.
115 unsigned RoundParts = NumParts & (NumParts - 1) ?
116 1 << Log2_32(NumParts) : NumParts;
117 unsigned RoundBits = PartBits * RoundParts;
Owen Andersone50ed302009-08-10 22:56:29 +0000118 EVT RoundVT = RoundBits == ValueBits ?
Owen Anderson23b9b192009-08-12 00:36:31 +0000119 ValueVT : EVT::getIntegerVT(*DAG.getContext(), RoundBits);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000120 SDValue Lo, Hi;
121
Owen Anderson23b9b192009-08-12 00:36:31 +0000122 EVT HalfVT = EVT::getIntegerVT(*DAG.getContext(), RoundBits/2);
Duncan Sandsd22ec5f2008-10-29 14:22:20 +0000123
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000124 if (RoundParts > 2) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000125 Lo = getCopyFromParts(DAG, DL, Parts, RoundParts / 2,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000126 PartVT, HalfVT);
Chris Lattner3ac18842010-08-24 23:20:40 +0000127 Hi = getCopyFromParts(DAG, DL, Parts + RoundParts / 2,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000128 RoundParts / 2, PartVT, HalfVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000129 } else {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000130 Lo = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[0]);
131 Hi = DAG.getNode(ISD::BITCAST, DL, HalfVT, Parts[1]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000132 }
Bill Wendling3ea3c242009-12-22 02:10:19 +0000133
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000134 if (TLI.isBigEndian())
135 std::swap(Lo, Hi);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000136
Chris Lattner3ac18842010-08-24 23:20:40 +0000137 Val = DAG.getNode(ISD::BUILD_PAIR, DL, RoundVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000138
139 if (RoundParts < NumParts) {
140 // Assemble the trailing non-power-of-2 part.
141 unsigned OddParts = NumParts - RoundParts;
Owen Anderson23b9b192009-08-12 00:36:31 +0000142 EVT OddVT = EVT::getIntegerVT(*DAG.getContext(), OddParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000143 Hi = getCopyFromParts(DAG, DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000144 Parts + RoundParts, OddParts, PartVT, OddVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000145
146 // Combine the round and odd parts.
147 Lo = Val;
148 if (TLI.isBigEndian())
149 std::swap(Lo, Hi);
Owen Anderson23b9b192009-08-12 00:36:31 +0000150 EVT TotalVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
Chris Lattner3ac18842010-08-24 23:20:40 +0000151 Hi = DAG.getNode(ISD::ANY_EXTEND, DL, TotalVT, Hi);
152 Hi = DAG.getNode(ISD::SHL, DL, TotalVT, Hi,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000153 DAG.getConstant(Lo.getValueType().getSizeInBits(),
Duncan Sands92abc622009-01-31 15:50:11 +0000154 TLI.getPointerTy()));
Chris Lattner3ac18842010-08-24 23:20:40 +0000155 Lo = DAG.getNode(ISD::ZERO_EXTEND, DL, TotalVT, Lo);
156 Val = DAG.getNode(ISD::OR, DL, TotalVT, Lo, Hi);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000157 }
Eli Friedman2ac8b322009-05-20 06:02:09 +0000158 } else if (PartVT.isFloatingPoint()) {
159 // FP split into multiple FP parts (for ppcf128)
Owen Anderson825b72b2009-08-11 20:47:22 +0000160 assert(ValueVT == EVT(MVT::ppcf128) && PartVT == EVT(MVT::f64) &&
Eli Friedman2ac8b322009-05-20 06:02:09 +0000161 "Unexpected split");
162 SDValue Lo, Hi;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000163 Lo = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[0]);
164 Hi = DAG.getNode(ISD::BITCAST, DL, EVT(MVT::f64), Parts[1]);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000165 if (TLI.isBigEndian())
166 std::swap(Lo, Hi);
Chris Lattner3ac18842010-08-24 23:20:40 +0000167 Val = DAG.getNode(ISD::BUILD_PAIR, DL, ValueVT, Lo, Hi);
Eli Friedman2ac8b322009-05-20 06:02:09 +0000168 } else {
169 // FP split into integer parts (soft fp)
170 assert(ValueVT.isFloatingPoint() && PartVT.isInteger() &&
171 !PartVT.isVector() && "Unexpected split");
Owen Anderson23b9b192009-08-12 00:36:31 +0000172 EVT IntVT = EVT::getIntegerVT(*DAG.getContext(), ValueVT.getSizeInBits());
Chris Lattner3ac18842010-08-24 23:20:40 +0000173 Val = getCopyFromParts(DAG, DL, Parts, NumParts, PartVT, IntVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000174 }
175 }
176
177 // There is now one part, held in Val. Correct it to match ValueVT.
178 PartVT = Val.getValueType();
179
180 if (PartVT == ValueVT)
181 return Val;
182
Chris Lattner3ac18842010-08-24 23:20:40 +0000183 if (PartVT.isInteger() && ValueVT.isInteger()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000184 if (ValueVT.bitsLT(PartVT)) {
185 // For a truncate, see if we have any information to
186 // indicate whether the truncated bits will always be
187 // zero or sign-extension.
188 if (AssertOp != ISD::DELETED_NODE)
Chris Lattner3ac18842010-08-24 23:20:40 +0000189 Val = DAG.getNode(AssertOp, DL, PartVT, Val,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000190 DAG.getValueType(ValueVT));
Chris Lattner3ac18842010-08-24 23:20:40 +0000191 return DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000192 }
Chris Lattner3ac18842010-08-24 23:20:40 +0000193 return DAG.getNode(ISD::ANY_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000194 }
195
196 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
Chris Lattner3ac18842010-08-24 23:20:40 +0000197 // FP_ROUND's are always exact here.
198 if (ValueVT.bitsLT(Val.getValueType()))
199 return DAG.getNode(ISD::FP_ROUND, DL, ValueVT, Val,
Bill Wendling4533cac2010-01-28 21:51:40 +0000200 DAG.getIntPtrConstant(1));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000201
Chris Lattner3ac18842010-08-24 23:20:40 +0000202 return DAG.getNode(ISD::FP_EXTEND, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000203 }
204
Bill Wendling4533cac2010-01-28 21:51:40 +0000205 if (PartVT.getSizeInBits() == ValueVT.getSizeInBits())
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000206 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000207
Torok Edwinc23197a2009-07-14 16:55:14 +0000208 llvm_unreachable("Unknown mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000209 return SDValue();
210}
211
Chris Lattner3ac18842010-08-24 23:20:40 +0000212/// getCopyFromParts - Create a value that contains the specified legal parts
213/// combined into the value they represent. If the parts combine to a type
214/// larger then ValueVT then AssertOp can be used to specify whether the extra
215/// bits are known to be zero (ISD::AssertZext) or sign extended from ValueVT
216/// (ISD::AssertSext).
217static SDValue getCopyFromPartsVector(SelectionDAG &DAG, DebugLoc DL,
218 const SDValue *Parts, unsigned NumParts,
219 EVT PartVT, EVT ValueVT) {
220 assert(ValueVT.isVector() && "Not a vector value");
221 assert(NumParts > 0 && "No parts to assemble!");
222 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
223 SDValue Val = Parts[0];
Michael J. Spencere70c5262010-10-16 08:25:21 +0000224
Chris Lattner3ac18842010-08-24 23:20:40 +0000225 // Handle a multi-element vector.
226 if (NumParts > 1) {
227 EVT IntermediateVT, RegisterVT;
228 unsigned NumIntermediates;
229 unsigned NumRegs =
230 TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT, IntermediateVT,
231 NumIntermediates, RegisterVT);
232 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
233 NumParts = NumRegs; // Silence a compiler warning.
234 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
235 assert(RegisterVT == Parts[0].getValueType() &&
236 "Part type doesn't match part!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000237
Chris Lattner3ac18842010-08-24 23:20:40 +0000238 // Assemble the parts into intermediate operands.
239 SmallVector<SDValue, 8> Ops(NumIntermediates);
240 if (NumIntermediates == NumParts) {
241 // If the register was not expanded, truncate or copy the value,
242 // as appropriate.
243 for (unsigned i = 0; i != NumParts; ++i)
244 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i], 1,
245 PartVT, IntermediateVT);
246 } else if (NumParts > 0) {
247 // If the intermediate type was expanded, build the intermediate
248 // operands from the parts.
249 assert(NumParts % NumIntermediates == 0 &&
250 "Must expand into a divisible number of parts!");
251 unsigned Factor = NumParts / NumIntermediates;
252 for (unsigned i = 0; i != NumIntermediates; ++i)
253 Ops[i] = getCopyFromParts(DAG, DL, &Parts[i * Factor], Factor,
254 PartVT, IntermediateVT);
255 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000256
Chris Lattner3ac18842010-08-24 23:20:40 +0000257 // Build a vector with BUILD_VECTOR or CONCAT_VECTORS from the
258 // intermediate operands.
259 Val = DAG.getNode(IntermediateVT.isVector() ?
260 ISD::CONCAT_VECTORS : ISD::BUILD_VECTOR, DL,
261 ValueVT, &Ops[0], NumIntermediates);
262 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000263
Chris Lattner3ac18842010-08-24 23:20:40 +0000264 // There is now one part, held in Val. Correct it to match ValueVT.
265 PartVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000266
Chris Lattner3ac18842010-08-24 23:20:40 +0000267 if (PartVT == ValueVT)
268 return Val;
Michael J. Spencere70c5262010-10-16 08:25:21 +0000269
Chris Lattnere6f7c262010-08-25 22:49:25 +0000270 if (PartVT.isVector()) {
271 // If the element type of the source/dest vectors are the same, but the
272 // parts vector has more elements than the value vector, then we have a
273 // vector widening case (e.g. <2 x float> -> <4 x float>). Extract the
274 // elements we want.
275 if (PartVT.getVectorElementType() == ValueVT.getVectorElementType()) {
276 assert(PartVT.getVectorNumElements() > ValueVT.getVectorNumElements() &&
277 "Cannot narrow, it would be a lossy transformation");
278 return DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL, ValueVT, Val,
279 DAG.getIntPtrConstant(0));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000280 }
281
Chris Lattnere6f7c262010-08-25 22:49:25 +0000282 // Vector/Vector bitcast.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000283 return DAG.getNode(ISD::BITCAST, DL, ValueVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000284 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000285
Chris Lattner3ac18842010-08-24 23:20:40 +0000286 assert(ValueVT.getVectorElementType() == PartVT &&
287 ValueVT.getVectorNumElements() == 1 &&
288 "Only trivial scalar-to-vector conversions should get here!");
289 return DAG.getNode(ISD::BUILD_VECTOR, DL, ValueVT, Val);
290}
291
292
293
Chris Lattnera13b8602010-08-24 23:10:06 +0000294
295static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc dl,
296 SDValue Val, SDValue *Parts, unsigned NumParts,
297 EVT PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000298
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000299/// getCopyToParts - Create a series of nodes that contain the specified value
300/// split into legal parts. If the parts contain more bits than Val, then, for
301/// integers, ExtendKind can be used to specify how to generate the extra bits.
Chris Lattnera13b8602010-08-24 23:10:06 +0000302static void getCopyToParts(SelectionDAG &DAG, DebugLoc DL,
Bill Wendling3ea3c242009-12-22 02:10:19 +0000303 SDValue Val, SDValue *Parts, unsigned NumParts,
304 EVT PartVT,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000305 ISD::NodeType ExtendKind = ISD::ANY_EXTEND) {
Owen Andersone50ed302009-08-10 22:56:29 +0000306 EVT ValueVT = Val.getValueType();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000307
Chris Lattnera13b8602010-08-24 23:10:06 +0000308 // Handle the vector case separately.
309 if (ValueVT.isVector())
310 return getCopyToPartsVector(DAG, DL, Val, Parts, NumParts, PartVT);
Michael J. Spencere70c5262010-10-16 08:25:21 +0000311
Chris Lattnera13b8602010-08-24 23:10:06 +0000312 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000313 unsigned PartBits = PartVT.getSizeInBits();
Dale Johannesen8a36f502009-02-25 22:39:13 +0000314 unsigned OrigNumParts = NumParts;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000315 assert(TLI.isTypeLegal(PartVT) && "Copying to an illegal type!");
316
Chris Lattnera13b8602010-08-24 23:10:06 +0000317 if (NumParts == 0)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000318 return;
319
Chris Lattnera13b8602010-08-24 23:10:06 +0000320 assert(!ValueVT.isVector() && "Vector case handled elsewhere");
321 if (PartVT == ValueVT) {
322 assert(NumParts == 1 && "No-op copy with multiple parts!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000323 Parts[0] = Val;
324 return;
325 }
326
Chris Lattnera13b8602010-08-24 23:10:06 +0000327 if (NumParts * PartBits > ValueVT.getSizeInBits()) {
328 // If the parts cover more bits than the value has, promote the value.
329 if (PartVT.isFloatingPoint() && ValueVT.isFloatingPoint()) {
330 assert(NumParts == 1 && "Do not know what to promote to!");
331 Val = DAG.getNode(ISD::FP_EXTEND, DL, PartVT, Val);
332 } else {
333 assert(PartVT.isInteger() && ValueVT.isInteger() &&
Michael J. Spencere70c5262010-10-16 08:25:21 +0000334 "Unknown mismatch!");
Chris Lattnera13b8602010-08-24 23:10:06 +0000335 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
336 Val = DAG.getNode(ExtendKind, DL, ValueVT, Val);
337 }
338 } else if (PartBits == ValueVT.getSizeInBits()) {
339 // Different types of the same size.
340 assert(NumParts == 1 && PartVT != ValueVT);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000341 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnera13b8602010-08-24 23:10:06 +0000342 } else if (NumParts * PartBits < ValueVT.getSizeInBits()) {
343 // If the parts cover less bits than value has, truncate the value.
344 assert(PartVT.isInteger() && ValueVT.isInteger() &&
345 "Unknown mismatch!");
346 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
347 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
348 }
349
350 // The value may have changed - recompute ValueVT.
351 ValueVT = Val.getValueType();
352 assert(NumParts * PartBits == ValueVT.getSizeInBits() &&
353 "Failed to tile the value with PartVT!");
354
355 if (NumParts == 1) {
356 assert(PartVT == ValueVT && "Type conversion failed!");
357 Parts[0] = Val;
358 return;
359 }
360
361 // Expand the value into multiple parts.
362 if (NumParts & (NumParts - 1)) {
363 // The number of parts is not a power of 2. Split off and copy the tail.
364 assert(PartVT.isInteger() && ValueVT.isInteger() &&
365 "Do not know what to expand to!");
366 unsigned RoundParts = 1 << Log2_32(NumParts);
367 unsigned RoundBits = RoundParts * PartBits;
368 unsigned OddParts = NumParts - RoundParts;
369 SDValue OddVal = DAG.getNode(ISD::SRL, DL, ValueVT, Val,
370 DAG.getIntPtrConstant(RoundBits));
371 getCopyToParts(DAG, DL, OddVal, Parts + RoundParts, OddParts, PartVT);
372
373 if (TLI.isBigEndian())
374 // The odd parts were reversed by getCopyToParts - unreverse them.
375 std::reverse(Parts + RoundParts, Parts + NumParts);
376
377 NumParts = RoundParts;
378 ValueVT = EVT::getIntegerVT(*DAG.getContext(), NumParts * PartBits);
379 Val = DAG.getNode(ISD::TRUNCATE, DL, ValueVT, Val);
380 }
381
382 // The number of parts is a power of 2. Repeatedly bisect the value using
383 // EXTRACT_ELEMENT.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000384 Parts[0] = DAG.getNode(ISD::BITCAST, DL,
Chris Lattnera13b8602010-08-24 23:10:06 +0000385 EVT::getIntegerVT(*DAG.getContext(),
386 ValueVT.getSizeInBits()),
387 Val);
388
389 for (unsigned StepSize = NumParts; StepSize > 1; StepSize /= 2) {
390 for (unsigned i = 0; i < NumParts; i += StepSize) {
391 unsigned ThisBits = StepSize * PartBits / 2;
392 EVT ThisVT = EVT::getIntegerVT(*DAG.getContext(), ThisBits);
393 SDValue &Part0 = Parts[i];
394 SDValue &Part1 = Parts[i+StepSize/2];
395
396 Part1 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
397 ThisVT, Part0, DAG.getIntPtrConstant(1));
398 Part0 = DAG.getNode(ISD::EXTRACT_ELEMENT, DL,
399 ThisVT, Part0, DAG.getIntPtrConstant(0));
400
401 if (ThisBits == PartBits && ThisVT != PartVT) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000402 Part0 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part0);
403 Part1 = DAG.getNode(ISD::BITCAST, DL, PartVT, Part1);
Chris Lattnera13b8602010-08-24 23:10:06 +0000404 }
405 }
406 }
407
408 if (TLI.isBigEndian())
409 std::reverse(Parts, Parts + OrigNumParts);
410}
411
412
413/// getCopyToPartsVector - Create a series of nodes that contain the specified
414/// value split into legal parts.
415static void getCopyToPartsVector(SelectionDAG &DAG, DebugLoc DL,
416 SDValue Val, SDValue *Parts, unsigned NumParts,
417 EVT PartVT) {
418 EVT ValueVT = Val.getValueType();
419 assert(ValueVT.isVector() && "Not a vector");
420 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000421
Chris Lattnera13b8602010-08-24 23:10:06 +0000422 if (NumParts == 1) {
Chris Lattnere6f7c262010-08-25 22:49:25 +0000423 if (PartVT == ValueVT) {
424 // Nothing to do.
425 } else if (PartVT.getSizeInBits() == ValueVT.getSizeInBits()) {
426 // Bitconvert vector->vector case.
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000427 Val = DAG.getNode(ISD::BITCAST, DL, PartVT, Val);
Chris Lattnere6f7c262010-08-25 22:49:25 +0000428 } else if (PartVT.isVector() &&
429 PartVT.getVectorElementType() == ValueVT.getVectorElementType()&&
430 PartVT.getVectorNumElements() > ValueVT.getVectorNumElements()) {
431 EVT ElementVT = PartVT.getVectorElementType();
432 // Vector widening case, e.g. <2 x float> -> <4 x float>. Shuffle in
433 // undef elements.
434 SmallVector<SDValue, 16> Ops;
435 for (unsigned i = 0, e = ValueVT.getVectorNumElements(); i != e; ++i)
436 Ops.push_back(DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
437 ElementVT, Val, DAG.getIntPtrConstant(i)));
Michael J. Spencere70c5262010-10-16 08:25:21 +0000438
Chris Lattnere6f7c262010-08-25 22:49:25 +0000439 for (unsigned i = ValueVT.getVectorNumElements(),
440 e = PartVT.getVectorNumElements(); i != e; ++i)
441 Ops.push_back(DAG.getUNDEF(ElementVT));
442
443 Val = DAG.getNode(ISD::BUILD_VECTOR, DL, PartVT, &Ops[0], Ops.size());
444
445 // FIXME: Use CONCAT for 2x -> 4x.
Michael J. Spencere70c5262010-10-16 08:25:21 +0000446
Chris Lattnere6f7c262010-08-25 22:49:25 +0000447 //SDValue UndefElts = DAG.getUNDEF(VectorTy);
448 //Val = DAG.getNode(ISD::CONCAT_VECTORS, DL, PartVT, Val, UndefElts);
449 } else {
450 // Vector -> scalar conversion.
451 assert(ValueVT.getVectorElementType() == PartVT &&
452 ValueVT.getVectorNumElements() == 1 &&
453 "Only trivial vector-to-scalar conversions should get here!");
454 Val = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
455 PartVT, Val, DAG.getIntPtrConstant(0));
Chris Lattnera13b8602010-08-24 23:10:06 +0000456 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000457
Chris Lattnera13b8602010-08-24 23:10:06 +0000458 Parts[0] = Val;
459 return;
460 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000461
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000462 // Handle a multi-element vector.
Owen Andersone50ed302009-08-10 22:56:29 +0000463 EVT IntermediateVT, RegisterVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000464 unsigned NumIntermediates;
Owen Anderson23b9b192009-08-12 00:36:31 +0000465 unsigned NumRegs = TLI.getVectorTypeBreakdown(*DAG.getContext(), ValueVT,
Devang Patel8f09bea2010-08-26 20:32:32 +0000466 IntermediateVT,
467 NumIntermediates, RegisterVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000468 unsigned NumElements = ValueVT.getVectorNumElements();
Michael J. Spencere70c5262010-10-16 08:25:21 +0000469
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000470 assert(NumRegs == NumParts && "Part count doesn't match vector breakdown!");
471 NumParts = NumRegs; // Silence a compiler warning.
472 assert(RegisterVT == PartVT && "Part type doesn't match vector breakdown!");
Michael J. Spencere70c5262010-10-16 08:25:21 +0000473
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000474 // Split the vector into intermediate operands.
475 SmallVector<SDValue, 8> Ops(NumIntermediates);
Bill Wendling3ea3c242009-12-22 02:10:19 +0000476 for (unsigned i = 0; i != NumIntermediates; ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000477 if (IntermediateVT.isVector())
Chris Lattnera13b8602010-08-24 23:10:06 +0000478 Ops[i] = DAG.getNode(ISD::EXTRACT_SUBVECTOR, DL,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000479 IntermediateVT, Val,
Chris Lattnera13b8602010-08-24 23:10:06 +0000480 DAG.getIntPtrConstant(i * (NumElements / NumIntermediates)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000481 else
Chris Lattnera13b8602010-08-24 23:10:06 +0000482 Ops[i] = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL,
Chris Lattnere6f7c262010-08-25 22:49:25 +0000483 IntermediateVT, Val, DAG.getIntPtrConstant(i));
Bill Wendling3ea3c242009-12-22 02:10:19 +0000484 }
Michael J. Spencere70c5262010-10-16 08:25:21 +0000485
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000486 // Split the intermediate operands into legal parts.
487 if (NumParts == NumIntermediates) {
488 // If the register was not expanded, promote or copy the value,
489 // as appropriate.
490 for (unsigned i = 0; i != NumParts; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000491 getCopyToParts(DAG, DL, Ops[i], &Parts[i], 1, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000492 } else if (NumParts > 0) {
493 // If the intermediate type was expanded, split each the value into
494 // legal parts.
495 assert(NumParts % NumIntermediates == 0 &&
496 "Must expand into a divisible number of parts!");
497 unsigned Factor = NumParts / NumIntermediates;
498 for (unsigned i = 0; i != NumIntermediates; ++i)
Chris Lattnera13b8602010-08-24 23:10:06 +0000499 getCopyToParts(DAG, DL, Ops[i], &Parts[i*Factor], Factor, PartVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000500 }
501}
502
Chris Lattnera13b8602010-08-24 23:10:06 +0000503
504
505
Dan Gohman462f6b52010-05-29 17:53:24 +0000506namespace {
507 /// RegsForValue - This struct represents the registers (physical or virtual)
508 /// that a particular set of values is assigned, and the type information
509 /// about the value. The most common situation is to represent one value at a
510 /// time, but struct or array values are handled element-wise as multiple
511 /// values. The splitting of aggregates is performed recursively, so that we
512 /// never have aggregate-typed registers. The values at this point do not
513 /// necessarily have legal types, so each value may require one or more
514 /// registers of some legal type.
515 ///
516 struct RegsForValue {
517 /// ValueVTs - The value types of the values, which may not be legal, and
518 /// may need be promoted or synthesized from one or more registers.
519 ///
520 SmallVector<EVT, 4> ValueVTs;
521
522 /// RegVTs - The value types of the registers. This is the same size as
523 /// ValueVTs and it records, for each value, what the type of the assigned
524 /// register or registers are. (Individual values are never synthesized
525 /// from more than one type of register.)
526 ///
527 /// With virtual registers, the contents of RegVTs is redundant with TLI's
528 /// getRegisterType member function, however when with physical registers
529 /// it is necessary to have a separate record of the types.
530 ///
531 SmallVector<EVT, 4> RegVTs;
532
533 /// Regs - This list holds the registers assigned to the values.
534 /// Each legal or promoted value requires one register, and each
535 /// expanded value requires multiple registers.
536 ///
537 SmallVector<unsigned, 4> Regs;
538
539 RegsForValue() {}
540
541 RegsForValue(const SmallVector<unsigned, 4> &regs,
542 EVT regvt, EVT valuevt)
543 : ValueVTs(1, valuevt), RegVTs(1, regvt), Regs(regs) {}
544
Dan Gohman462f6b52010-05-29 17:53:24 +0000545 RegsForValue(LLVMContext &Context, const TargetLowering &tli,
546 unsigned Reg, const Type *Ty) {
547 ComputeValueVTs(tli, Ty, ValueVTs);
548
549 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
550 EVT ValueVT = ValueVTs[Value];
551 unsigned NumRegs = tli.getNumRegisters(Context, ValueVT);
552 EVT RegisterVT = tli.getRegisterType(Context, ValueVT);
553 for (unsigned i = 0; i != NumRegs; ++i)
554 Regs.push_back(Reg + i);
555 RegVTs.push_back(RegisterVT);
556 Reg += NumRegs;
557 }
558 }
559
560 /// areValueTypesLegal - Return true if types of all the values are legal.
561 bool areValueTypesLegal(const TargetLowering &TLI) {
562 for (unsigned Value = 0, e = ValueVTs.size(); Value != e; ++Value) {
563 EVT RegisterVT = RegVTs[Value];
564 if (!TLI.isTypeLegal(RegisterVT))
565 return false;
566 }
567 return true;
568 }
569
570 /// append - Add the specified values to this one.
571 void append(const RegsForValue &RHS) {
572 ValueVTs.append(RHS.ValueVTs.begin(), RHS.ValueVTs.end());
573 RegVTs.append(RHS.RegVTs.begin(), RHS.RegVTs.end());
574 Regs.append(RHS.Regs.begin(), RHS.Regs.end());
575 }
576
577 /// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
578 /// this value and returns the result as a ValueVTs value. This uses
579 /// Chain/Flag as the input and updates them for the output Chain/Flag.
580 /// If the Flag pointer is NULL, no flag is used.
581 SDValue getCopyFromRegs(SelectionDAG &DAG, FunctionLoweringInfo &FuncInfo,
582 DebugLoc dl,
583 SDValue &Chain, SDValue *Flag) const;
584
585 /// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
586 /// specified value into the registers specified by this object. This uses
587 /// Chain/Flag as the input and updates them for the output Chain/Flag.
588 /// If the Flag pointer is NULL, no flag is used.
589 void getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
590 SDValue &Chain, SDValue *Flag) const;
591
592 /// AddInlineAsmOperands - Add this value to the specified inlineasm node
593 /// operand list. This adds the code marker, matching input operand index
594 /// (if applicable), and includes the number of values added into it.
595 void AddInlineAsmOperands(unsigned Kind,
596 bool HasMatching, unsigned MatchingIdx,
597 SelectionDAG &DAG,
598 std::vector<SDValue> &Ops) const;
599 };
600}
601
602/// getCopyFromRegs - Emit a series of CopyFromReg nodes that copies from
603/// this value and returns the result as a ValueVT value. This uses
604/// Chain/Flag as the input and updates them for the output Chain/Flag.
605/// If the Flag pointer is NULL, no flag is used.
606SDValue RegsForValue::getCopyFromRegs(SelectionDAG &DAG,
607 FunctionLoweringInfo &FuncInfo,
608 DebugLoc dl,
609 SDValue &Chain, SDValue *Flag) const {
Dan Gohman7da5d3f2010-07-26 18:15:41 +0000610 // A Value with type {} or [0 x %t] needs no registers.
611 if (ValueVTs.empty())
612 return SDValue();
613
Dan Gohman462f6b52010-05-29 17:53:24 +0000614 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
615
616 // Assemble the legal parts into the final values.
617 SmallVector<SDValue, 4> Values(ValueVTs.size());
618 SmallVector<SDValue, 8> Parts;
619 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
620 // Copy the legal parts from the registers.
621 EVT ValueVT = ValueVTs[Value];
622 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
623 EVT RegisterVT = RegVTs[Value];
624
625 Parts.resize(NumRegs);
626 for (unsigned i = 0; i != NumRegs; ++i) {
627 SDValue P;
628 if (Flag == 0) {
629 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT);
630 } else {
631 P = DAG.getCopyFromReg(Chain, dl, Regs[Part+i], RegisterVT, *Flag);
632 *Flag = P.getValue(2);
633 }
634
635 Chain = P.getValue(1);
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000636 Parts[i] = P;
Dan Gohman462f6b52010-05-29 17:53:24 +0000637
638 // If the source register was virtual and if we know something about it,
639 // add an assert node.
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000640 if (!TargetRegisterInfo::isVirtualRegister(Regs[Part+i]) ||
Cameron Zwariche1497b92011-02-24 10:00:08 +0000641 !RegisterVT.isInteger() || RegisterVT.isVector())
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000642 continue;
Cameron Zwariche1497b92011-02-24 10:00:08 +0000643
644 const FunctionLoweringInfo::LiveOutInfo *LOI =
645 FuncInfo.GetLiveOutRegInfo(Regs[Part+i]);
646 if (!LOI)
647 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000648
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000649 unsigned RegSize = RegisterVT.getSizeInBits();
Cameron Zwariche1497b92011-02-24 10:00:08 +0000650 unsigned NumSignBits = LOI->NumSignBits;
651 unsigned NumZeroBits = LOI->KnownZero.countLeadingOnes();
Dan Gohman462f6b52010-05-29 17:53:24 +0000652
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000653 // FIXME: We capture more information than the dag can represent. For
654 // now, just use the tightest assertzext/assertsext possible.
655 bool isSExt = true;
656 EVT FromVT(MVT::Other);
657 if (NumSignBits == RegSize)
658 isSExt = true, FromVT = MVT::i1; // ASSERT SEXT 1
659 else if (NumZeroBits >= RegSize-1)
660 isSExt = false, FromVT = MVT::i1; // ASSERT ZEXT 1
661 else if (NumSignBits > RegSize-8)
662 isSExt = true, FromVT = MVT::i8; // ASSERT SEXT 8
663 else if (NumZeroBits >= RegSize-8)
664 isSExt = false, FromVT = MVT::i8; // ASSERT ZEXT 8
665 else if (NumSignBits > RegSize-16)
666 isSExt = true, FromVT = MVT::i16; // ASSERT SEXT 16
667 else if (NumZeroBits >= RegSize-16)
668 isSExt = false, FromVT = MVT::i16; // ASSERT ZEXT 16
669 else if (NumSignBits > RegSize-32)
670 isSExt = true, FromVT = MVT::i32; // ASSERT SEXT 32
671 else if (NumZeroBits >= RegSize-32)
672 isSExt = false, FromVT = MVT::i32; // ASSERT ZEXT 32
673 else
674 continue;
Dan Gohman462f6b52010-05-29 17:53:24 +0000675
Chris Lattnerd5b4db92010-12-13 01:11:17 +0000676 // Add an assertion node.
677 assert(FromVT != MVT::Other);
678 Parts[i] = DAG.getNode(isSExt ? ISD::AssertSext : ISD::AssertZext, dl,
679 RegisterVT, P, DAG.getValueType(FromVT));
Dan Gohman462f6b52010-05-29 17:53:24 +0000680 }
681
682 Values[Value] = getCopyFromParts(DAG, dl, Parts.begin(),
683 NumRegs, RegisterVT, ValueVT);
684 Part += NumRegs;
685 Parts.clear();
686 }
687
688 return DAG.getNode(ISD::MERGE_VALUES, dl,
689 DAG.getVTList(&ValueVTs[0], ValueVTs.size()),
690 &Values[0], ValueVTs.size());
691}
692
693/// getCopyToRegs - Emit a series of CopyToReg nodes that copies the
694/// specified value into the registers specified by this object. This uses
695/// Chain/Flag as the input and updates them for the output Chain/Flag.
696/// If the Flag pointer is NULL, no flag is used.
697void RegsForValue::getCopyToRegs(SDValue Val, SelectionDAG &DAG, DebugLoc dl,
698 SDValue &Chain, SDValue *Flag) const {
699 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
700
701 // Get the list of the values's legal parts.
702 unsigned NumRegs = Regs.size();
703 SmallVector<SDValue, 8> Parts(NumRegs);
704 for (unsigned Value = 0, Part = 0, e = ValueVTs.size(); Value != e; ++Value) {
705 EVT ValueVT = ValueVTs[Value];
706 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), ValueVT);
707 EVT RegisterVT = RegVTs[Value];
708
Chris Lattner3ac18842010-08-24 23:20:40 +0000709 getCopyToParts(DAG, dl, Val.getValue(Val.getResNo() + Value),
Dan Gohman462f6b52010-05-29 17:53:24 +0000710 &Parts[Part], NumParts, RegisterVT);
711 Part += NumParts;
712 }
713
714 // Copy the parts into the registers.
715 SmallVector<SDValue, 8> Chains(NumRegs);
716 for (unsigned i = 0; i != NumRegs; ++i) {
717 SDValue Part;
718 if (Flag == 0) {
719 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i]);
720 } else {
721 Part = DAG.getCopyToReg(Chain, dl, Regs[i], Parts[i], *Flag);
722 *Flag = Part.getValue(1);
723 }
724
725 Chains[i] = Part.getValue(0);
726 }
727
728 if (NumRegs == 1 || Flag)
729 // If NumRegs > 1 && Flag is used then the use of the last CopyToReg is
730 // flagged to it. That is the CopyToReg nodes and the user are considered
731 // a single scheduling unit. If we create a TokenFactor and return it as
732 // chain, then the TokenFactor is both a predecessor (operand) of the
733 // user as well as a successor (the TF operands are flagged to the user).
734 // c1, f1 = CopyToReg
735 // c2, f2 = CopyToReg
736 // c3 = TokenFactor c1, c2
737 // ...
738 // = op c3, ..., f2
739 Chain = Chains[NumRegs-1];
740 else
741 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other, &Chains[0], NumRegs);
742}
743
744/// AddInlineAsmOperands - Add this value to the specified inlineasm node
745/// operand list. This adds the code marker and includes the number of
746/// values added into it.
747void RegsForValue::AddInlineAsmOperands(unsigned Code, bool HasMatching,
748 unsigned MatchingIdx,
749 SelectionDAG &DAG,
750 std::vector<SDValue> &Ops) const {
751 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
752
753 unsigned Flag = InlineAsm::getFlagWord(Code, Regs.size());
754 if (HasMatching)
755 Flag = InlineAsm::getFlagWordForMatchingOp(Flag, MatchingIdx);
756 SDValue Res = DAG.getTargetConstant(Flag, MVT::i32);
757 Ops.push_back(Res);
758
759 for (unsigned Value = 0, Reg = 0, e = ValueVTs.size(); Value != e; ++Value) {
760 unsigned NumRegs = TLI.getNumRegisters(*DAG.getContext(), ValueVTs[Value]);
761 EVT RegisterVT = RegVTs[Value];
762 for (unsigned i = 0; i != NumRegs; ++i) {
763 assert(Reg < Regs.size() && "Mismatch in # registers expected");
764 Ops.push_back(DAG.getRegister(Regs[Reg++], RegisterVT));
765 }
766 }
767}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000768
Dan Gohman2048b852009-11-23 18:04:58 +0000769void SelectionDAGBuilder::init(GCFunctionInfo *gfi, AliasAnalysis &aa) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000770 AA = &aa;
771 GFI = gfi;
772 TD = DAG.getTarget().getTargetData();
773}
774
Dan Gohmanb02b62a2010-04-14 18:24:06 +0000775/// clear - Clear out the current SelectionDAG and the associated
Dan Gohman2048b852009-11-23 18:04:58 +0000776/// state and prepare this SelectionDAGBuilder object to be used
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000777/// for a new block. This doesn't clear out information about
778/// additional blocks that are needed to complete switch lowering
779/// or PHI node updating; that information is cleared out as it is
780/// consumed.
Dan Gohman2048b852009-11-23 18:04:58 +0000781void SelectionDAGBuilder::clear() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000782 NodeMap.clear();
Devang Patel9126c0d2010-06-01 19:59:01 +0000783 UnusedArgNodeMap.clear();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000784 PendingLoads.clear();
785 PendingExports.clear();
Chris Lattnera4f2bb02010-04-02 20:17:23 +0000786 CurDebugLoc = DebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +0000787 HasTailCall = false;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000788}
789
Devang Patel23385752011-05-23 17:44:13 +0000790/// clearDanglingDebugInfo - Clear the dangling debug information
791/// map. This function is seperated from the clear so that debug
792/// information that is dangling in a basic block can be properly
793/// resolved in a different basic block. This allows the
794/// SelectionDAG to resolve dangling debug information attached
795/// to PHI nodes.
796void SelectionDAGBuilder::clearDanglingDebugInfo() {
797 DanglingDebugInfoMap.clear();
798}
799
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000800/// getRoot - Return the current virtual root of the Selection DAG,
801/// flushing any PendingLoad items. This must be done before emitting
802/// a store or any other node that may need to be ordered after any
803/// prior load instructions.
804///
Dan Gohman2048b852009-11-23 18:04:58 +0000805SDValue SelectionDAGBuilder::getRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000806 if (PendingLoads.empty())
807 return DAG.getRoot();
808
809 if (PendingLoads.size() == 1) {
810 SDValue Root = PendingLoads[0];
811 DAG.setRoot(Root);
812 PendingLoads.clear();
813 return Root;
814 }
815
816 // Otherwise, we have to make a token factor node.
Owen Anderson825b72b2009-08-11 20:47:22 +0000817 SDValue Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000818 &PendingLoads[0], PendingLoads.size());
819 PendingLoads.clear();
820 DAG.setRoot(Root);
821 return Root;
822}
823
824/// getControlRoot - Similar to getRoot, but instead of flushing all the
825/// PendingLoad items, flush all the PendingExports items. It is necessary
826/// to do this before emitting a terminator instruction.
827///
Dan Gohman2048b852009-11-23 18:04:58 +0000828SDValue SelectionDAGBuilder::getControlRoot() {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000829 SDValue Root = DAG.getRoot();
830
831 if (PendingExports.empty())
832 return Root;
833
834 // Turn all of the CopyToReg chains into one factored node.
835 if (Root.getOpcode() != ISD::EntryToken) {
836 unsigned i = 0, e = PendingExports.size();
837 for (; i != e; ++i) {
838 assert(PendingExports[i].getNode()->getNumOperands() > 1);
839 if (PendingExports[i].getNode()->getOperand(0) == Root)
840 break; // Don't add the root if we already indirectly depend on it.
841 }
842
843 if (i == e)
844 PendingExports.push_back(Root);
845 }
846
Owen Anderson825b72b2009-08-11 20:47:22 +0000847 Root = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000848 &PendingExports[0],
849 PendingExports.size());
850 PendingExports.clear();
851 DAG.setRoot(Root);
852 return Root;
853}
854
Bill Wendling4533cac2010-01-28 21:51:40 +0000855void SelectionDAGBuilder::AssignOrderingToNode(const SDNode *Node) {
856 if (DAG.GetOrdering(Node) != 0) return; // Already has ordering.
857 DAG.AssignOrdering(Node, SDNodeOrder);
858
859 for (unsigned I = 0, E = Node->getNumOperands(); I != E; ++I)
860 AssignOrderingToNode(Node->getOperand(I).getNode());
861}
862
Dan Gohman46510a72010-04-15 01:51:59 +0000863void SelectionDAGBuilder::visit(const Instruction &I) {
Dan Gohmanc105a2b2010-04-22 20:55:53 +0000864 // Set up outgoing PHI node register values before emitting the terminator.
865 if (isa<TerminatorInst>(&I))
866 HandlePHINodesInSuccessorBlocks(I.getParent());
867
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000868 CurDebugLoc = I.getDebugLoc();
869
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000870 visit(I.getOpcode(), I);
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000871
Dan Gohman92884f72010-04-20 15:03:56 +0000872 if (!isa<TerminatorInst>(&I) && !HasTailCall)
873 CopyToExportRegsIfNeeded(&I);
874
Dan Gohman8ba3aa72010-04-20 00:48:35 +0000875 CurDebugLoc = DebugLoc();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000876}
877
Dan Gohmanba5be5c2010-04-20 15:00:41 +0000878void SelectionDAGBuilder::visitPHI(const PHINode &) {
879 llvm_unreachable("SelectionDAGBuilder shouldn't visit PHI nodes!");
880}
881
Dan Gohman46510a72010-04-15 01:51:59 +0000882void SelectionDAGBuilder::visit(unsigned Opcode, const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000883 // Note: this doesn't use InstVisitor, because it has to work with
884 // ConstantExpr's in addition to instructions.
885 switch (Opcode) {
Torok Edwinc23197a2009-07-14 16:55:14 +0000886 default: llvm_unreachable("Unknown instruction type encountered!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000887 // Build the switch statement using the Instruction.def file.
888#define HANDLE_INST(NUM, OPCODE, CLASS) \
Bill Wendling4533cac2010-01-28 21:51:40 +0000889 case Instruction::OPCODE: visit##OPCODE((CLASS&)I); break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000890#include "llvm/Instruction.def"
891 }
Bill Wendling4533cac2010-01-28 21:51:40 +0000892
893 // Assign the ordering to the freshly created DAG nodes.
894 if (NodeMap.count(&I)) {
895 ++SDNodeOrder;
896 AssignOrderingToNode(getValue(&I).getNode());
897 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000898}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000899
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000900// resolveDanglingDebugInfo - if we saw an earlier dbg_value referring to V,
901// generate the debug data structures now that we've seen its definition.
902void SelectionDAGBuilder::resolveDanglingDebugInfo(const Value *V,
903 SDValue Val) {
904 DanglingDebugInfo &DDI = DanglingDebugInfoMap[V];
Devang Patel4cf81c42010-08-26 23:35:15 +0000905 if (DDI.getDI()) {
906 const DbgValueInst *DI = DDI.getDI();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000907 DebugLoc dl = DDI.getdl();
908 unsigned DbgSDNodeOrder = DDI.getSDNodeOrder();
Devang Patel4cf81c42010-08-26 23:35:15 +0000909 MDNode *Variable = DI->getVariable();
910 uint64_t Offset = DI->getOffset();
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000911 SDDbgValue *SDV;
912 if (Val.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +0000913 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, Val)) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000914 SDV = DAG.getDbgValue(Variable, Val.getNode(),
915 Val.getResNo(), Offset, dl, DbgSDNodeOrder);
916 DAG.AddDbgValue(SDV, Val.getNode(), false);
917 }
Owen Anderson95771af2011-02-25 21:41:48 +0000918 } else
Devang Patelafeaae72010-12-06 22:39:26 +0000919 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000920 DanglingDebugInfoMap[V] = DanglingDebugInfo();
921 }
922}
923
Dan Gohman28a17352010-07-01 01:59:43 +0000924// getValue - Return an SDValue for the given Value.
Dan Gohman2048b852009-11-23 18:04:58 +0000925SDValue SelectionDAGBuilder::getValue(const Value *V) {
Dan Gohman28a17352010-07-01 01:59:43 +0000926 // If we already have an SDValue for this value, use it. It's important
927 // to do this first, so that we don't create a CopyFromReg if we already
928 // have a regular SDValue.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000929 SDValue &N = NodeMap[V];
930 if (N.getNode()) return N;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000931
Dan Gohman28a17352010-07-01 01:59:43 +0000932 // If there's a virtual register allocated and initialized for this
933 // value, use it.
934 DenseMap<const Value *, unsigned>::iterator It = FuncInfo.ValueMap.find(V);
935 if (It != FuncInfo.ValueMap.end()) {
936 unsigned InReg = It->second;
937 RegsForValue RFV(*DAG.getContext(), TLI, InReg, V->getType());
938 SDValue Chain = DAG.getEntryNode();
Devang Patel8f314282011-01-25 18:09:58 +0000939 N = RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain,NULL);
940 resolveDanglingDebugInfo(V, N);
941 return N;
Dan Gohman28a17352010-07-01 01:59:43 +0000942 }
943
944 // Otherwise create a new SDValue and remember it.
945 SDValue Val = getValueImpl(V);
946 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000947 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000948 return Val;
949}
950
951/// getNonRegisterValue - Return an SDValue for the given Value, but
952/// don't look in FuncInfo.ValueMap for a virtual register.
953SDValue SelectionDAGBuilder::getNonRegisterValue(const Value *V) {
954 // If we already have an SDValue for this value, use it.
955 SDValue &N = NodeMap[V];
956 if (N.getNode()) return N;
957
958 // Otherwise create a new SDValue and remember it.
959 SDValue Val = getValueImpl(V);
960 NodeMap[V] = Val;
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000961 resolveDanglingDebugInfo(V, Val);
Dan Gohman28a17352010-07-01 01:59:43 +0000962 return Val;
963}
964
Dale Johannesenbdc09d92010-07-16 00:02:08 +0000965/// getValueImpl - Helper function for getValue and getNonRegisterValue.
Dan Gohman28a17352010-07-01 01:59:43 +0000966/// Create an SDValue for the given value.
967SDValue SelectionDAGBuilder::getValueImpl(const Value *V) {
Dan Gohman383b5f62010-04-17 15:32:28 +0000968 if (const Constant *C = dyn_cast<Constant>(V)) {
Owen Andersone50ed302009-08-10 22:56:29 +0000969 EVT VT = TLI.getValueType(V->getType(), true);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000970
Dan Gohman383b5f62010-04-17 15:32:28 +0000971 if (const ConstantInt *CI = dyn_cast<ConstantInt>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000972 return DAG.getConstant(*CI, VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000973
Dan Gohman383b5f62010-04-17 15:32:28 +0000974 if (const GlobalValue *GV = dyn_cast<GlobalValue>(C))
Devang Patel0d881da2010-07-06 22:08:15 +0000975 return DAG.getGlobalAddress(GV, getCurDebugLoc(), VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000976
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000977 if (isa<ConstantPointerNull>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000978 return DAG.getConstant(0, TLI.getPointerTy());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000979
Dan Gohman383b5f62010-04-17 15:32:28 +0000980 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(C))
Dan Gohman28a17352010-07-01 01:59:43 +0000981 return DAG.getConstantFP(*CFP, VT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000982
Nate Begeman9008ca62009-04-27 18:41:29 +0000983 if (isa<UndefValue>(C) && !V->getType()->isAggregateType())
Dan Gohman28a17352010-07-01 01:59:43 +0000984 return DAG.getUNDEF(VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000985
Dan Gohman383b5f62010-04-17 15:32:28 +0000986 if (const ConstantExpr *CE = dyn_cast<ConstantExpr>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000987 visit(CE->getOpcode(), *CE);
988 SDValue N1 = NodeMap[V];
Dan Gohmanac7d05c2010-04-16 16:55:18 +0000989 assert(N1.getNode() && "visit didn't populate the NodeMap!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000990 return N1;
991 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +0000992
Dan Gohmanf0cbcd42008-09-03 16:12:24 +0000993 if (isa<ConstantStruct>(C) || isa<ConstantArray>(C)) {
994 SmallVector<SDValue, 4> Constants;
995 for (User::const_op_iterator OI = C->op_begin(), OE = C->op_end();
996 OI != OE; ++OI) {
997 SDNode *Val = getValue(*OI).getNode();
Dan Gohmaned48caf2009-09-08 01:44:02 +0000998 // If the operand is an empty aggregate, there are no values.
999 if (!Val) continue;
1000 // Add each leaf value from the operand to the Constants list
1001 // to form a flattened list of all the values.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001002 for (unsigned i = 0, e = Val->getNumValues(); i != e; ++i)
1003 Constants.push_back(SDValue(Val, i));
1004 }
Bill Wendling87710f02009-12-21 23:47:40 +00001005
Bill Wendling4533cac2010-01-28 21:51:40 +00001006 return DAG.getMergeValues(&Constants[0], Constants.size(),
1007 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001008 }
1009
Duncan Sands1df98592010-02-16 11:11:14 +00001010 if (C->getType()->isStructTy() || C->getType()->isArrayTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001011 assert((isa<ConstantAggregateZero>(C) || isa<UndefValue>(C)) &&
1012 "Unknown struct or array constant!");
1013
Owen Andersone50ed302009-08-10 22:56:29 +00001014 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001015 ComputeValueVTs(TLI, C->getType(), ValueVTs);
1016 unsigned NumElts = ValueVTs.size();
1017 if (NumElts == 0)
1018 return SDValue(); // empty struct
1019 SmallVector<SDValue, 4> Constants(NumElts);
1020 for (unsigned i = 0; i != NumElts; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00001021 EVT EltVT = ValueVTs[i];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001022 if (isa<UndefValue>(C))
Dale Johannesene8d72302009-02-06 23:05:02 +00001023 Constants[i] = DAG.getUNDEF(EltVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001024 else if (EltVT.isFloatingPoint())
1025 Constants[i] = DAG.getConstantFP(0, EltVT);
1026 else
1027 Constants[i] = DAG.getConstant(0, EltVT);
1028 }
Bill Wendling87710f02009-12-21 23:47:40 +00001029
Bill Wendling4533cac2010-01-28 21:51:40 +00001030 return DAG.getMergeValues(&Constants[0], NumElts,
1031 getCurDebugLoc());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001032 }
1033
Dan Gohman383b5f62010-04-17 15:32:28 +00001034 if (const BlockAddress *BA = dyn_cast<BlockAddress>(C))
Dan Gohman29cbade2009-11-20 23:18:13 +00001035 return DAG.getBlockAddress(BA, VT);
Dan Gohman8c2b5252009-10-30 01:27:03 +00001036
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001037 const VectorType *VecTy = cast<VectorType>(V->getType());
1038 unsigned NumElements = VecTy->getNumElements();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001039
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001040 // Now that we know the number and type of the elements, get that number of
1041 // elements into the Ops array based on what kind of constant it is.
1042 SmallVector<SDValue, 16> Ops;
Dan Gohman383b5f62010-04-17 15:32:28 +00001043 if (const ConstantVector *CP = dyn_cast<ConstantVector>(C)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001044 for (unsigned i = 0; i != NumElements; ++i)
1045 Ops.push_back(getValue(CP->getOperand(i)));
1046 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00001047 assert(isa<ConstantAggregateZero>(C) && "Unknown vector constant!");
Owen Andersone50ed302009-08-10 22:56:29 +00001048 EVT EltVT = TLI.getValueType(VecTy->getElementType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001049
1050 SDValue Op;
Nate Begeman9008ca62009-04-27 18:41:29 +00001051 if (EltVT.isFloatingPoint())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001052 Op = DAG.getConstantFP(0, EltVT);
1053 else
1054 Op = DAG.getConstant(0, EltVT);
1055 Ops.assign(NumElements, Op);
1056 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001057
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001058 // Create a BUILD_VECTOR node.
Bill Wendling4533cac2010-01-28 21:51:40 +00001059 return NodeMap[V] = DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
1060 VT, &Ops[0], Ops.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001061 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001062
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001063 // If this is a static alloca, generate it as the frameindex instead of
1064 // computation.
1065 if (const AllocaInst *AI = dyn_cast<AllocaInst>(V)) {
1066 DenseMap<const AllocaInst*, int>::iterator SI =
1067 FuncInfo.StaticAllocaMap.find(AI);
1068 if (SI != FuncInfo.StaticAllocaMap.end())
1069 return DAG.getFrameIndex(SI->second, TLI.getPointerTy());
1070 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001071
Dan Gohman28a17352010-07-01 01:59:43 +00001072 // If this is an instruction which fast-isel has deferred, select it now.
1073 if (const Instruction *Inst = dyn_cast<Instruction>(V)) {
Dan Gohman84023e02010-07-10 09:00:22 +00001074 unsigned InReg = FuncInfo.InitializeRegForValue(Inst);
1075 RegsForValue RFV(*DAG.getContext(), TLI, InReg, Inst->getType());
1076 SDValue Chain = DAG.getEntryNode();
1077 return RFV.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(), Chain, NULL);
Dan Gohman28a17352010-07-01 01:59:43 +00001078 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001079
Dan Gohman28a17352010-07-01 01:59:43 +00001080 llvm_unreachable("Can't get register for value!");
1081 return SDValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001082}
1083
Dan Gohman46510a72010-04-15 01:51:59 +00001084void SelectionDAGBuilder::visitRet(const ReturnInst &I) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001085 SDValue Chain = getControlRoot();
1086 SmallVector<ISD::OutputArg, 8> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00001087 SmallVector<SDValue, 8> OutVals;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001088
Dan Gohman7451d3e2010-05-29 17:03:36 +00001089 if (!FuncInfo.CanLowerReturn) {
1090 unsigned DemoteReg = FuncInfo.DemoteRegister;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001091 const Function *F = I.getParent()->getParent();
1092
1093 // Emit a store of the return value through the virtual register.
1094 // Leave Outs empty so that LowerReturn won't try to load return
1095 // registers the usual way.
1096 SmallVector<EVT, 1> PtrValueVTs;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001097 ComputeValueVTs(TLI, PointerType::getUnqual(F->getReturnType()),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001098 PtrValueVTs);
1099
1100 SDValue RetPtr = DAG.getRegister(DemoteReg, PtrValueVTs[0]);
1101 SDValue RetOp = getValue(I.getOperand(0));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00001102
Owen Andersone50ed302009-08-10 22:56:29 +00001103 SmallVector<EVT, 4> ValueVTs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001104 SmallVector<uint64_t, 4> Offsets;
1105 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs, &Offsets);
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001106 unsigned NumValues = ValueVTs.size();
Dan Gohman7ea1ca62008-10-21 20:00:42 +00001107
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001108 SmallVector<SDValue, 4> Chains(NumValues);
Bill Wendling87710f02009-12-21 23:47:40 +00001109 for (unsigned i = 0; i != NumValues; ++i) {
Chris Lattnera13b8602010-08-24 23:10:06 +00001110 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(),
1111 RetPtr.getValueType(), RetPtr,
1112 DAG.getIntPtrConstant(Offsets[i]));
Bill Wendling87710f02009-12-21 23:47:40 +00001113 Chains[i] =
1114 DAG.getStore(Chain, getCurDebugLoc(),
1115 SDValue(RetOp.getNode(), RetOp.getResNo() + i),
Chris Lattner84bd98a2010-09-21 18:58:22 +00001116 // FIXME: better loc info would be nice.
1117 Add, MachinePointerInfo(), false, false, 0);
Bill Wendling87710f02009-12-21 23:47:40 +00001118 }
1119
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001120 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
1121 MVT::Other, &Chains[0], NumValues);
Chris Lattner25d58372010-02-28 18:53:13 +00001122 } else if (I.getNumOperands() != 0) {
1123 SmallVector<EVT, 4> ValueVTs;
1124 ComputeValueVTs(TLI, I.getOperand(0)->getType(), ValueVTs);
1125 unsigned NumValues = ValueVTs.size();
1126 if (NumValues) {
1127 SDValue RetOp = getValue(I.getOperand(0));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001128 for (unsigned j = 0, f = NumValues; j != f; ++j) {
1129 EVT VT = ValueVTs[j];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001130
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001131 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001132
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001133 const Function *F = I.getParent()->getParent();
1134 if (F->paramHasAttr(0, Attribute::SExt))
1135 ExtendKind = ISD::SIGN_EXTEND;
1136 else if (F->paramHasAttr(0, Attribute::ZExt))
1137 ExtendKind = ISD::ZERO_EXTEND;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001138
Cameron Zwarich7bbf0ee2011-03-17 14:53:37 +00001139 if (ExtendKind != ISD::ANY_EXTEND && VT.isInteger())
1140 VT = TLI.getTypeForExtArgOrReturn(*DAG.getContext(), VT, ExtendKind);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001141
1142 unsigned NumParts = TLI.getNumRegisters(*DAG.getContext(), VT);
1143 EVT PartVT = TLI.getRegisterType(*DAG.getContext(), VT);
1144 SmallVector<SDValue, 4> Parts(NumParts);
Bill Wendling46ada192010-03-02 01:55:18 +00001145 getCopyToParts(DAG, getCurDebugLoc(),
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001146 SDValue(RetOp.getNode(), RetOp.getResNo() + j),
1147 &Parts[0], NumParts, PartVT, ExtendKind);
1148
1149 // 'inreg' on function refers to return value
1150 ISD::ArgFlagsTy Flags = ISD::ArgFlagsTy();
1151 if (F->paramHasAttr(0, Attribute::InReg))
1152 Flags.setInReg();
1153
1154 // Propagate extension type if any
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001155 if (ExtendKind == ISD::SIGN_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001156 Flags.setSExt();
Cameron Zwarich8df6bf52011-03-16 22:20:07 +00001157 else if (ExtendKind == ISD::ZERO_EXTEND)
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00001158 Flags.setZExt();
1159
Dan Gohmanc9403652010-07-07 15:54:55 +00001160 for (unsigned i = 0; i < NumParts; ++i) {
1161 Outs.push_back(ISD::OutputArg(Flags, Parts[i].getValueType(),
1162 /*isfixed=*/true));
1163 OutVals.push_back(Parts[i]);
1164 }
Evan Cheng3927f432009-03-25 20:20:11 +00001165 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001166 }
1167 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00001168
1169 bool isVarArg = DAG.getMachineFunction().getFunction()->isVarArg();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001170 CallingConv::ID CallConv =
1171 DAG.getMachineFunction().getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00001172 Chain = TLI.LowerReturn(Chain, CallConv, isVarArg,
Dan Gohmanc9403652010-07-07 15:54:55 +00001173 Outs, OutVals, getCurDebugLoc(), DAG);
Dan Gohman5e866062009-08-06 15:37:27 +00001174
1175 // Verify that the target's LowerReturn behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00001176 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00001177 "LowerReturn didn't return a valid chain!");
1178
1179 // Update the DAG with the new chain value resulting from return lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00001180 DAG.setRoot(Chain);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001181}
1182
Dan Gohmanad62f532009-04-23 23:13:24 +00001183/// CopyToExportRegsIfNeeded - If the given value has virtual registers
1184/// created for it, emit nodes to copy the value into the virtual
1185/// registers.
Dan Gohman46510a72010-04-15 01:51:59 +00001186void SelectionDAGBuilder::CopyToExportRegsIfNeeded(const Value *V) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00001187 // Skip empty types
1188 if (V->getType()->isEmptyTy())
1189 return;
1190
Dan Gohman33b7a292010-04-16 17:15:02 +00001191 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
1192 if (VMI != FuncInfo.ValueMap.end()) {
1193 assert(!V->use_empty() && "Unused value assigned virtual registers!");
1194 CopyValueToVirtualRegister(V, VMI->second);
Dan Gohmanad62f532009-04-23 23:13:24 +00001195 }
1196}
1197
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001198/// ExportFromCurrentBlock - If this condition isn't known to be exported from
1199/// the current basic block, add it to ValueMap now so that we'll get a
1200/// CopyTo/FromReg.
Dan Gohman46510a72010-04-15 01:51:59 +00001201void SelectionDAGBuilder::ExportFromCurrentBlock(const Value *V) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001202 // No need to export constants.
1203 if (!isa<Instruction>(V) && !isa<Argument>(V)) return;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001204
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001205 // Already exported?
1206 if (FuncInfo.isExportedInst(V)) return;
1207
1208 unsigned Reg = FuncInfo.InitializeRegForValue(V);
1209 CopyValueToVirtualRegister(V, Reg);
1210}
1211
Dan Gohman46510a72010-04-15 01:51:59 +00001212bool SelectionDAGBuilder::isExportableFromCurrentBlock(const Value *V,
Dan Gohman2048b852009-11-23 18:04:58 +00001213 const BasicBlock *FromBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001214 // The operands of the setcc have to be in this block. We don't know
1215 // how to export them from some other block.
Dan Gohman46510a72010-04-15 01:51:59 +00001216 if (const Instruction *VI = dyn_cast<Instruction>(V)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001217 // Can export from current BB.
1218 if (VI->getParent() == FromBB)
1219 return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001220
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001221 // Is already exported, noop.
1222 return FuncInfo.isExportedInst(V);
1223 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001224
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001225 // If this is an argument, we can export it if the BB is the entry block or
1226 // if it is already exported.
1227 if (isa<Argument>(V)) {
1228 if (FromBB == &FromBB->getParent()->getEntryBlock())
1229 return true;
1230
1231 // Otherwise, can only export this if it is already exported.
1232 return FuncInfo.isExportedInst(V);
1233 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001234
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001235 // Otherwise, constants can always be exported.
1236 return true;
1237}
1238
1239static bool InBlock(const Value *V, const BasicBlock *BB) {
1240 if (const Instruction *I = dyn_cast<Instruction>(V))
1241 return I->getParent() == BB;
1242 return true;
1243}
1244
Dan Gohmanc2277342008-10-17 21:16:08 +00001245/// EmitBranchForMergedCondition - Helper method for FindMergedConditions.
1246/// This function emits a branch and is used at the leaves of an OR or an
1247/// AND operator tree.
1248///
1249void
Dan Gohman46510a72010-04-15 01:51:59 +00001250SelectionDAGBuilder::EmitBranchForMergedCondition(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001251 MachineBasicBlock *TBB,
1252 MachineBasicBlock *FBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001253 MachineBasicBlock *CurBB,
1254 MachineBasicBlock *SwitchBB) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001255 const BasicBlock *BB = CurBB->getBasicBlock();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001256
Dan Gohmanc2277342008-10-17 21:16:08 +00001257 // If the leaf of the tree is a comparison, merge the condition into
1258 // the caseblock.
Dan Gohman46510a72010-04-15 01:51:59 +00001259 if (const CmpInst *BOp = dyn_cast<CmpInst>(Cond)) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001260 // The operands of the cmp have to be in this block. We don't know
1261 // how to export them from some other block. If this is the first block
1262 // of the sequence, no exporting is needed.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001263 if (CurBB == SwitchBB ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001264 (isExportableFromCurrentBlock(BOp->getOperand(0), BB) &&
1265 isExportableFromCurrentBlock(BOp->getOperand(1), BB))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001266 ISD::CondCode Condition;
Dan Gohman46510a72010-04-15 01:51:59 +00001267 if (const ICmpInst *IC = dyn_cast<ICmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001268 Condition = getICmpCondCode(IC->getPredicate());
Dan Gohman46510a72010-04-15 01:51:59 +00001269 } else if (const FCmpInst *FC = dyn_cast<FCmpInst>(Cond)) {
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00001270 Condition = getFCmpCondCode(FC->getPredicate());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001271 } else {
1272 Condition = ISD::SETEQ; // silence warning.
Torok Edwinc23197a2009-07-14 16:55:14 +00001273 llvm_unreachable("Unknown compare instruction");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001274 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001275
1276 CaseBlock CB(Condition, BOp->getOperand(0),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001277 BOp->getOperand(1), NULL, TBB, FBB, CurBB);
1278 SwitchCases.push_back(CB);
1279 return;
1280 }
Dan Gohmanc2277342008-10-17 21:16:08 +00001281 }
1282
1283 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001284 CaseBlock CB(ISD::SETEQ, Cond, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohmanc2277342008-10-17 21:16:08 +00001285 NULL, TBB, FBB, CurBB);
1286 SwitchCases.push_back(CB);
1287}
1288
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001289/// FindMergedConditions - If Cond is an expression like
Dan Gohman46510a72010-04-15 01:51:59 +00001290void SelectionDAGBuilder::FindMergedConditions(const Value *Cond,
Dan Gohman2048b852009-11-23 18:04:58 +00001291 MachineBasicBlock *TBB,
1292 MachineBasicBlock *FBB,
1293 MachineBasicBlock *CurBB,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001294 MachineBasicBlock *SwitchBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001295 unsigned Opc) {
Dan Gohmanc2277342008-10-17 21:16:08 +00001296 // If this node is not part of the or/and tree, emit it as a branch.
Dan Gohman46510a72010-04-15 01:51:59 +00001297 const Instruction *BOp = dyn_cast<Instruction>(Cond);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001298 if (!BOp || !(isa<BinaryOperator>(BOp) || isa<CmpInst>(BOp)) ||
Dan Gohmanc2277342008-10-17 21:16:08 +00001299 (unsigned)BOp->getOpcode() != Opc || !BOp->hasOneUse() ||
1300 BOp->getParent() != CurBB->getBasicBlock() ||
1301 !InBlock(BOp->getOperand(0), CurBB->getBasicBlock()) ||
1302 !InBlock(BOp->getOperand(1), CurBB->getBasicBlock())) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001303 EmitBranchForMergedCondition(Cond, TBB, FBB, CurBB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001304 return;
1305 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001306
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001307 // Create TmpBB after CurBB.
1308 MachineFunction::iterator BBI = CurBB;
1309 MachineFunction &MF = DAG.getMachineFunction();
1310 MachineBasicBlock *TmpBB = MF.CreateMachineBasicBlock(CurBB->getBasicBlock());
1311 CurBB->getParent()->insert(++BBI, TmpBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001312
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001313 if (Opc == Instruction::Or) {
1314 // Codegen X | Y as:
1315 // jmp_if_X TBB
1316 // jmp TmpBB
1317 // TmpBB:
1318 // jmp_if_Y TBB
1319 // jmp FBB
1320 //
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001321
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001322 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001323 FindMergedConditions(BOp->getOperand(0), TBB, TmpBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001324
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001325 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001326 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001327 } else {
1328 assert(Opc == Instruction::And && "Unknown merge op!");
1329 // Codegen X & Y as:
1330 // jmp_if_X TmpBB
1331 // jmp FBB
1332 // TmpBB:
1333 // jmp_if_Y TBB
1334 // jmp FBB
1335 //
1336 // This requires creation of TmpBB after CurBB.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001337
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001338 // Emit the LHS condition.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001339 FindMergedConditions(BOp->getOperand(0), TmpBB, FBB, CurBB, SwitchBB, Opc);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001340
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001341 // Emit the RHS condition into TmpBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001342 FindMergedConditions(BOp->getOperand(1), TBB, FBB, TmpBB, SwitchBB, Opc);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001343 }
1344}
1345
1346/// If the set of cases should be emitted as a series of branches, return true.
1347/// If we should emit this as a bunch of and/or'd together conditions, return
1348/// false.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001349bool
Dan Gohman2048b852009-11-23 18:04:58 +00001350SelectionDAGBuilder::ShouldEmitAsBranches(const std::vector<CaseBlock> &Cases){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001351 if (Cases.size() != 2) return true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001352
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001353 // If this is two comparisons of the same values or'd or and'd together, they
1354 // will get folded into a single comparison, so don't emit two blocks.
1355 if ((Cases[0].CmpLHS == Cases[1].CmpLHS &&
1356 Cases[0].CmpRHS == Cases[1].CmpRHS) ||
1357 (Cases[0].CmpRHS == Cases[1].CmpLHS &&
1358 Cases[0].CmpLHS == Cases[1].CmpRHS)) {
1359 return false;
1360 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001361
Chris Lattner133ce872010-01-02 00:00:03 +00001362 // Handle: (X != null) | (Y != null) --> (X|Y) != 0
1363 // Handle: (X == null) & (Y == null) --> (X|Y) == 0
1364 if (Cases[0].CmpRHS == Cases[1].CmpRHS &&
1365 Cases[0].CC == Cases[1].CC &&
1366 isa<Constant>(Cases[0].CmpRHS) &&
1367 cast<Constant>(Cases[0].CmpRHS)->isNullValue()) {
1368 if (Cases[0].CC == ISD::SETEQ && Cases[0].TrueBB == Cases[1].ThisBB)
1369 return false;
1370 if (Cases[0].CC == ISD::SETNE && Cases[0].FalseBB == Cases[1].ThisBB)
1371 return false;
1372 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00001373
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001374 return true;
1375}
1376
Dan Gohman46510a72010-04-15 01:51:59 +00001377void SelectionDAGBuilder::visitBr(const BranchInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001378 MachineBasicBlock *BrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001379
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001380 // Update machine-CFG edges.
1381 MachineBasicBlock *Succ0MBB = FuncInfo.MBBMap[I.getSuccessor(0)];
1382
1383 // Figure out which block is immediately after the current one.
1384 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001385 MachineFunction::iterator BBI = BrMBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001386 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001387 NextBlock = BBI;
1388
1389 if (I.isUnconditional()) {
1390 // Update machine-CFG edges.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001391 BrMBB->addSuccessor(Succ0MBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001392
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001393 // If this is not a fall-through branch, emit the branch.
Bill Wendling4533cac2010-01-28 21:51:40 +00001394 if (Succ0MBB != NextBlock)
1395 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001396 MVT::Other, getControlRoot(),
Bill Wendling4533cac2010-01-28 21:51:40 +00001397 DAG.getBasicBlock(Succ0MBB)));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001398
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001399 return;
1400 }
1401
1402 // If this condition is one of the special cases we handle, do special stuff
1403 // now.
Dan Gohman46510a72010-04-15 01:51:59 +00001404 const Value *CondVal = I.getCondition();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001405 MachineBasicBlock *Succ1MBB = FuncInfo.MBBMap[I.getSuccessor(1)];
1406
1407 // If this is a series of conditions that are or'd or and'd together, emit
1408 // this as a sequence of branches instead of setcc's with and/or operations.
Chris Lattnerde189be2010-11-30 18:12:52 +00001409 // As long as jumps are not expensive, this should improve performance.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001410 // For example, instead of something like:
1411 // cmp A, B
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001412 // C = seteq
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001413 // cmp D, E
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001414 // F = setle
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001415 // or C, F
1416 // jnz foo
1417 // Emit:
1418 // cmp A, B
1419 // je foo
1420 // cmp D, E
1421 // jle foo
1422 //
Dan Gohman46510a72010-04-15 01:51:59 +00001423 if (const BinaryOperator *BOp = dyn_cast<BinaryOperator>(CondVal)) {
Owen Anderson95771af2011-02-25 21:41:48 +00001424 if (!TLI.isJumpExpensive() &&
Chris Lattnerde189be2010-11-30 18:12:52 +00001425 BOp->hasOneUse() &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001426 (BOp->getOpcode() == Instruction::And ||
1427 BOp->getOpcode() == Instruction::Or)) {
Dan Gohman99be8ae2010-04-19 22:41:47 +00001428 FindMergedConditions(BOp, Succ0MBB, Succ1MBB, BrMBB, BrMBB,
1429 BOp->getOpcode());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001430 // If the compares in later blocks need to use values not currently
1431 // exported from this block, export them now. This block should always
1432 // be the first entry.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001433 assert(SwitchCases[0].ThisBB == BrMBB && "Unexpected lowering!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001434
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001435 // Allow some cases to be rejected.
1436 if (ShouldEmitAsBranches(SwitchCases)) {
1437 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i) {
1438 ExportFromCurrentBlock(SwitchCases[i].CmpLHS);
1439 ExportFromCurrentBlock(SwitchCases[i].CmpRHS);
1440 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001441
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001442 // Emit the branch for this block.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001443 visitSwitchCase(SwitchCases[0], BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001444 SwitchCases.erase(SwitchCases.begin());
1445 return;
1446 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001447
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001448 // Okay, we decided not to do this, remove any inserted MBB's and clear
1449 // SwitchCases.
1450 for (unsigned i = 1, e = SwitchCases.size(); i != e; ++i)
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001451 FuncInfo.MF->erase(SwitchCases[i].ThisBB);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001452
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001453 SwitchCases.clear();
1454 }
1455 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00001456
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001457 // Create a CaseBlock record representing this branch.
Owen Anderson5defacc2009-07-31 17:39:07 +00001458 CaseBlock CB(ISD::SETEQ, CondVal, ConstantInt::getTrue(*DAG.getContext()),
Dan Gohman99be8ae2010-04-19 22:41:47 +00001459 NULL, Succ0MBB, Succ1MBB, BrMBB);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001460
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001461 // Use visitSwitchCase to actually insert the fast branch sequence for this
1462 // cond branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001463 visitSwitchCase(CB, BrMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001464}
1465
1466/// visitSwitchCase - Emits the necessary code to represent a single node in
1467/// the binary search tree resulting from lowering a switch instruction.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001468void SelectionDAGBuilder::visitSwitchCase(CaseBlock &CB,
1469 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001470 SDValue Cond;
1471 SDValue CondLHS = getValue(CB.CmpLHS);
Dale Johannesenf5d97892009-02-04 01:48:28 +00001472 DebugLoc dl = getCurDebugLoc();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001473
1474 // Build the setcc now.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001475 if (CB.CmpMHS == NULL) {
1476 // Fold "(X == true)" to X and "(X == false)" to !X to
1477 // handle common cases produced by branch lowering.
Owen Anderson5defacc2009-07-31 17:39:07 +00001478 if (CB.CmpRHS == ConstantInt::getTrue(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001479 CB.CC == ISD::SETEQ)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001480 Cond = CondLHS;
Owen Anderson5defacc2009-07-31 17:39:07 +00001481 else if (CB.CmpRHS == ConstantInt::getFalse(*DAG.getContext()) &&
Owen Andersonf53c3712009-07-21 02:47:59 +00001482 CB.CC == ISD::SETEQ) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001483 SDValue True = DAG.getConstant(1, CondLHS.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001484 Cond = DAG.getNode(ISD::XOR, dl, CondLHS.getValueType(), CondLHS, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001485 } else
Owen Anderson825b72b2009-08-11 20:47:22 +00001486 Cond = DAG.getSetCC(dl, MVT::i1, CondLHS, getValue(CB.CmpRHS), CB.CC);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001487 } else {
1488 assert(CB.CC == ISD::SETLE && "Can handle only LE ranges now");
1489
Anton Korobeynikov23218582008-12-23 22:25:27 +00001490 const APInt& Low = cast<ConstantInt>(CB.CmpLHS)->getValue();
1491 const APInt& High = cast<ConstantInt>(CB.CmpRHS)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001492
1493 SDValue CmpOp = getValue(CB.CmpMHS);
Owen Andersone50ed302009-08-10 22:56:29 +00001494 EVT VT = CmpOp.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001495
1496 if (cast<ConstantInt>(CB.CmpLHS)->isMinValue(true)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001497 Cond = DAG.getSetCC(dl, MVT::i1, CmpOp, DAG.getConstant(High, VT),
Dale Johannesenf5d97892009-02-04 01:48:28 +00001498 ISD::SETLE);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001499 } else {
Dale Johannesenf5d97892009-02-04 01:48:28 +00001500 SDValue SUB = DAG.getNode(ISD::SUB, dl,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001501 VT, CmpOp, DAG.getConstant(Low, VT));
Owen Anderson825b72b2009-08-11 20:47:22 +00001502 Cond = DAG.getSetCC(dl, MVT::i1, SUB,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001503 DAG.getConstant(High-Low, VT), ISD::SETULE);
1504 }
1505 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001506
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001507 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001508 SwitchBB->addSuccessor(CB.TrueBB);
1509 SwitchBB->addSuccessor(CB.FalseBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001510
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001511 // Set NextBlock to be the MBB immediately after the current one, if any.
1512 // This is used to avoid emitting unnecessary branches to the next block.
1513 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001514 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001515 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001516 NextBlock = BBI;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001517
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001518 // If the lhs block is the next block, invert the condition so that we can
1519 // fall through to the lhs instead of the rhs block.
1520 if (CB.TrueBB == NextBlock) {
1521 std::swap(CB.TrueBB, CB.FalseBB);
1522 SDValue True = DAG.getConstant(1, Cond.getValueType());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001523 Cond = DAG.getNode(ISD::XOR, dl, Cond.getValueType(), Cond, True);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001524 }
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001525
Dale Johannesenf5d97892009-02-04 01:48:28 +00001526 SDValue BrCond = DAG.getNode(ISD::BRCOND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00001527 MVT::Other, getControlRoot(), Cond,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00001528 DAG.getBasicBlock(CB.TrueBB));
Bill Wendling87710f02009-12-21 23:47:40 +00001529
Evan Cheng266a99d2010-09-23 06:51:55 +00001530 // Insert the false branch. Do this even if it's a fall through branch,
1531 // this makes it easier to do DAG optimizations which require inverting
1532 // the branch condition.
1533 BrCond = DAG.getNode(ISD::BR, dl, MVT::Other, BrCond,
1534 DAG.getBasicBlock(CB.FalseBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001535
1536 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001537}
1538
1539/// visitJumpTable - Emit JumpTable node in the current MBB
Dan Gohman2048b852009-11-23 18:04:58 +00001540void SelectionDAGBuilder::visitJumpTable(JumpTable &JT) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001541 // Emit the code for the jump table
1542 assert(JT.Reg != -1U && "Should lower JT Header first!");
Owen Andersone50ed302009-08-10 22:56:29 +00001543 EVT PTy = TLI.getPointerTy();
Dale Johannesena04b7572009-02-03 23:04:43 +00001544 SDValue Index = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1545 JT.Reg, PTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001546 SDValue Table = DAG.getJumpTable(JT.JTI, PTy);
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001547 SDValue BrJumpTable = DAG.getNode(ISD::BR_JT, getCurDebugLoc(),
1548 MVT::Other, Index.getValue(1),
1549 Table, Index);
1550 DAG.setRoot(BrJumpTable);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001551}
1552
1553/// visitJumpTableHeader - This function emits necessary code to produce index
1554/// in the JumpTable from switch case.
Dan Gohman2048b852009-11-23 18:04:58 +00001555void SelectionDAGBuilder::visitJumpTableHeader(JumpTable &JT,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001556 JumpTableHeader &JTH,
1557 MachineBasicBlock *SwitchBB) {
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001558 // Subtract the lowest switch case value from the value being switched on and
1559 // conditional branch to default mbb if the result is greater than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001560 // difference between smallest and largest cases.
1561 SDValue SwitchOp = getValue(JTH.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001562 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001563 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001564 DAG.getConstant(JTH.First, VT));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001565
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001566 // The SDNode we just created, which holds the value being switched on minus
Dan Gohmanf451cb82010-02-10 16:03:48 +00001567 // the smallest case value, needs to be copied to a virtual register so it
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001568 // can be used as an index into the jump table in a subsequent basic block.
1569 // This value may be smaller or larger than the target's pointer type, and
1570 // therefore require extension or truncating.
Bill Wendling87710f02009-12-21 23:47:40 +00001571 SwitchOp = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), TLI.getPointerTy());
Anton Korobeynikov23218582008-12-23 22:25:27 +00001572
Dan Gohman89496d02010-07-02 00:10:16 +00001573 unsigned JumpTableReg = FuncInfo.CreateReg(TLI.getPointerTy());
Dale Johannesena04b7572009-02-03 23:04:43 +00001574 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
1575 JumpTableReg, SwitchOp);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001576 JT.Reg = JumpTableReg;
1577
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001578 // Emit the range check for the jump table, and branch to the default block
1579 // for the switch statement if the value being switched on exceeds the largest
1580 // case in the switch.
Dale Johannesenf5d97892009-02-04 01:48:28 +00001581 SDValue CMP = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001582 TLI.getSetCCResultType(Sub.getValueType()), Sub,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001583 DAG.getConstant(JTH.Last-JTH.First,VT),
1584 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001585
1586 // Set NextBlock to be the MBB immediately after the current one, if any.
1587 // This is used to avoid emitting unnecessary branches to the next block.
1588 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001589 MachineFunction::iterator BBI = SwitchBB;
Bill Wendling87710f02009-12-21 23:47:40 +00001590
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001591 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001592 NextBlock = BBI;
1593
Dale Johannesen66978ee2009-01-31 02:22:37 +00001594 SDValue BrCond = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001595 MVT::Other, CopyTo, CMP,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001596 DAG.getBasicBlock(JT.Default));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001597
Bill Wendling4533cac2010-01-28 21:51:40 +00001598 if (JT.MBB != NextBlock)
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001599 BrCond = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrCond,
1600 DAG.getBasicBlock(JT.MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001601
Bill Wendling87710f02009-12-21 23:47:40 +00001602 DAG.setRoot(BrCond);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001603}
1604
1605/// visitBitTestHeader - This function emits necessary code to produce value
1606/// suitable for "bit tests"
Dan Gohman99be8ae2010-04-19 22:41:47 +00001607void SelectionDAGBuilder::visitBitTestHeader(BitTestBlock &B,
1608 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001609 // Subtract the minimum value
1610 SDValue SwitchOp = getValue(B.SValue);
Owen Andersone50ed302009-08-10 22:56:29 +00001611 EVT VT = SwitchOp.getValueType();
Bill Wendling87710f02009-12-21 23:47:40 +00001612 SDValue Sub = DAG.getNode(ISD::SUB, getCurDebugLoc(), VT, SwitchOp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001613 DAG.getConstant(B.First, VT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001614
1615 // Check range
Dale Johannesenf5d97892009-02-04 01:48:28 +00001616 SDValue RangeCmp = DAG.getSetCC(getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00001617 TLI.getSetCCResultType(Sub.getValueType()),
1618 Sub, DAG.getConstant(B.Range, VT),
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001619 ISD::SETUGT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001620
Evan Chengd08e5b42011-01-06 01:02:44 +00001621 // Determine the type of the test operands.
1622 bool UsePtrType = false;
1623 if (!TLI.isTypeLegal(VT))
1624 UsePtrType = true;
1625 else {
1626 for (unsigned i = 0, e = B.Cases.size(); i != e; ++i)
1627 if ((uint64_t)((int64_t)B.Cases[i].Mask >> VT.getSizeInBits()) + 1 >= 2) {
1628 // Switch table case range are encoded into series of masks.
1629 // Just use pointer type, it's guaranteed to fit.
1630 UsePtrType = true;
1631 break;
1632 }
1633 }
1634 if (UsePtrType) {
1635 VT = TLI.getPointerTy();
1636 Sub = DAG.getZExtOrTrunc(Sub, getCurDebugLoc(), VT);
1637 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001638
Evan Chengd08e5b42011-01-06 01:02:44 +00001639 B.RegVT = VT;
1640 B.Reg = FuncInfo.CreateReg(VT);
Dale Johannesena04b7572009-02-03 23:04:43 +00001641 SDValue CopyTo = DAG.getCopyToReg(getControlRoot(), getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001642 B.Reg, Sub);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001643
1644 // Set NextBlock to be the MBB immediately after the current one, if any.
1645 // This is used to avoid emitting unnecessary branches to the next block.
1646 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001647 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001648 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001649 NextBlock = BBI;
1650
1651 MachineBasicBlock* MBB = B.Cases[0].ThisBB;
1652
Dan Gohman99be8ae2010-04-19 22:41:47 +00001653 SwitchBB->addSuccessor(B.Default);
1654 SwitchBB->addSuccessor(MBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001655
Dale Johannesen66978ee2009-01-31 02:22:37 +00001656 SDValue BrRange = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001657 MVT::Other, CopyTo, RangeCmp,
Anton Korobeynikov1bfe2372008-12-23 22:25:45 +00001658 DAG.getBasicBlock(B.Default));
Anton Korobeynikov23218582008-12-23 22:25:27 +00001659
Evan Cheng8c1f4322010-09-23 18:32:19 +00001660 if (MBB != NextBlock)
1661 BrRange = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, CopyTo,
1662 DAG.getBasicBlock(MBB));
Bill Wendling3b7a41c2009-12-21 19:59:38 +00001663
Bill Wendling87710f02009-12-21 23:47:40 +00001664 DAG.setRoot(BrRange);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001665}
1666
1667/// visitBitTestCase - this function produces one "bit test"
Evan Chengd08e5b42011-01-06 01:02:44 +00001668void SelectionDAGBuilder::visitBitTestCase(BitTestBlock &BB,
1669 MachineBasicBlock* NextMBB,
Dan Gohman2048b852009-11-23 18:04:58 +00001670 unsigned Reg,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001671 BitTestCase &B,
1672 MachineBasicBlock *SwitchBB) {
Evan Chengd08e5b42011-01-06 01:02:44 +00001673 EVT VT = BB.RegVT;
1674 SDValue ShiftOp = DAG.getCopyFromReg(getControlRoot(), getCurDebugLoc(),
1675 Reg, VT);
Dan Gohman8e0163a2010-06-24 02:06:24 +00001676 SDValue Cmp;
1677 if (CountPopulation_64(B.Mask) == 1) {
1678 // Testing for a single bit; just compare the shift count with what it
1679 // would need to be to shift a 1 bit in that position.
1680 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001681 TLI.getSetCCResultType(VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001682 ShiftOp,
Evan Chengd08e5b42011-01-06 01:02:44 +00001683 DAG.getConstant(CountTrailingZeros_64(B.Mask), VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001684 ISD::SETEQ);
1685 } else {
1686 // Make desired shift
Evan Chengd08e5b42011-01-06 01:02:44 +00001687 SDValue SwitchVal = DAG.getNode(ISD::SHL, getCurDebugLoc(), VT,
1688 DAG.getConstant(1, VT), ShiftOp);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001689
Dan Gohman8e0163a2010-06-24 02:06:24 +00001690 // Emit bit tests and jumps
1691 SDValue AndOp = DAG.getNode(ISD::AND, getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001692 VT, SwitchVal, DAG.getConstant(B.Mask, VT));
Dan Gohman8e0163a2010-06-24 02:06:24 +00001693 Cmp = DAG.getSetCC(getCurDebugLoc(),
Evan Chengd08e5b42011-01-06 01:02:44 +00001694 TLI.getSetCCResultType(VT),
1695 AndOp, DAG.getConstant(0, VT),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001696 ISD::SETNE);
1697 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001698
Dan Gohman99be8ae2010-04-19 22:41:47 +00001699 SwitchBB->addSuccessor(B.TargetBB);
1700 SwitchBB->addSuccessor(NextMBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001701
Dale Johannesen66978ee2009-01-31 02:22:37 +00001702 SDValue BrAnd = DAG.getNode(ISD::BRCOND, getCurDebugLoc(),
Owen Anderson825b72b2009-08-11 20:47:22 +00001703 MVT::Other, getControlRoot(),
Dan Gohman8e0163a2010-06-24 02:06:24 +00001704 Cmp, DAG.getBasicBlock(B.TargetBB));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001705
1706 // Set NextBlock to be the MBB immediately after the current one, if any.
1707 // This is used to avoid emitting unnecessary branches to the next block.
1708 MachineBasicBlock *NextBlock = 0;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001709 MachineFunction::iterator BBI = SwitchBB;
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001710 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001711 NextBlock = BBI;
1712
Evan Cheng8c1f4322010-09-23 18:32:19 +00001713 if (NextMBB != NextBlock)
1714 BrAnd = DAG.getNode(ISD::BR, getCurDebugLoc(), MVT::Other, BrAnd,
1715 DAG.getBasicBlock(NextMBB));
Bill Wendling0777e922009-12-21 21:59:52 +00001716
Bill Wendling87710f02009-12-21 23:47:40 +00001717 DAG.setRoot(BrAnd);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001718}
1719
Dan Gohman46510a72010-04-15 01:51:59 +00001720void SelectionDAGBuilder::visitInvoke(const InvokeInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00001721 MachineBasicBlock *InvokeMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00001722
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001723 // Retrieve successors.
1724 MachineBasicBlock *Return = FuncInfo.MBBMap[I.getSuccessor(0)];
1725 MachineBasicBlock *LandingPad = FuncInfo.MBBMap[I.getSuccessor(1)];
1726
Gabor Greifb67e6b32009-01-15 11:10:44 +00001727 const Value *Callee(I.getCalledValue());
1728 if (isa<InlineAsm>(Callee))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001729 visitInlineAsm(&I);
1730 else
Gabor Greifb67e6b32009-01-15 11:10:44 +00001731 LowerCallTo(&I, getValue(Callee), false, LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001732
1733 // If the value of the invoke is used outside of its defining block, make it
1734 // available as a virtual register.
Dan Gohmanad62f532009-04-23 23:13:24 +00001735 CopyToExportRegsIfNeeded(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001736
1737 // Update successor info
Dan Gohman99be8ae2010-04-19 22:41:47 +00001738 InvokeMBB->addSuccessor(Return);
1739 InvokeMBB->addSuccessor(LandingPad);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001740
1741 // Drop into normal successor.
Bill Wendling4533cac2010-01-28 21:51:40 +00001742 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
1743 MVT::Other, getControlRoot(),
1744 DAG.getBasicBlock(Return)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001745}
1746
Dan Gohman46510a72010-04-15 01:51:59 +00001747void SelectionDAGBuilder::visitUnwind(const UnwindInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001748}
1749
1750/// handleSmallSwitchCaseRange - Emit a series of specific tests (suitable for
1751/// small case ranges).
Dan Gohman2048b852009-11-23 18:04:58 +00001752bool SelectionDAGBuilder::handleSmallSwitchRange(CaseRec& CR,
1753 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001754 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001755 MachineBasicBlock *Default,
1756 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001757 Case& BackCase = *(CR.Range.second-1);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001758
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001759 // Size is the number of Cases represented by this range.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001760 size_t Size = CR.Range.second - CR.Range.first;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001761 if (Size > 3)
Anton Korobeynikov23218582008-12-23 22:25:27 +00001762 return false;
1763
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001764 // Get the MachineFunction which holds the current MBB. This is used when
1765 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001766 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001767
1768 // Figure out which block is immediately after the current one.
1769 MachineBasicBlock *NextBlock = 0;
1770 MachineFunction::iterator BBI = CR.CaseBB;
1771
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001772 if (++BBI != FuncInfo.MF->end())
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001773 NextBlock = BBI;
1774
Benjamin Kramerce750f02010-11-22 09:45:38 +00001775 // If any two of the cases has the same destination, and if one value
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001776 // is the same as the other, but has one bit unset that the other has set,
1777 // use bit manipulation to do two compares at once. For example:
1778 // "if (X == 6 || X == 4)" -> "if ((X|2) == 6)"
Benjamin Kramerce750f02010-11-22 09:45:38 +00001779 // TODO: This could be extended to merge any 2 cases in switches with 3 cases.
1780 // TODO: Handle cases where CR.CaseBB != SwitchBB.
1781 if (Size == 2 && CR.CaseBB == SwitchBB) {
1782 Case &Small = *CR.Range.first;
1783 Case &Big = *(CR.Range.second-1);
1784
1785 if (Small.Low == Small.High && Big.Low == Big.High && Small.BB == Big.BB) {
1786 const APInt& SmallValue = cast<ConstantInt>(Small.Low)->getValue();
1787 const APInt& BigValue = cast<ConstantInt>(Big.Low)->getValue();
1788
1789 // Check that there is only one bit different.
1790 if (BigValue.countPopulation() == SmallValue.countPopulation() + 1 &&
1791 (SmallValue | BigValue) == BigValue) {
1792 // Isolate the common bit.
1793 APInt CommonBit = BigValue & ~SmallValue;
1794 assert((SmallValue | CommonBit) == BigValue &&
1795 CommonBit.countPopulation() == 1 && "Not a common bit?");
1796
1797 SDValue CondLHS = getValue(SV);
1798 EVT VT = CondLHS.getValueType();
1799 DebugLoc DL = getCurDebugLoc();
1800
1801 SDValue Or = DAG.getNode(ISD::OR, DL, VT, CondLHS,
1802 DAG.getConstant(CommonBit, VT));
1803 SDValue Cond = DAG.getSetCC(DL, MVT::i1,
1804 Or, DAG.getConstant(BigValue, VT),
1805 ISD::SETEQ);
1806
1807 // Update successor info.
1808 SwitchBB->addSuccessor(Small.BB);
1809 SwitchBB->addSuccessor(Default);
1810
1811 // Insert the true branch.
1812 SDValue BrCond = DAG.getNode(ISD::BRCOND, DL, MVT::Other,
1813 getControlRoot(), Cond,
1814 DAG.getBasicBlock(Small.BB));
1815
1816 // Insert the false branch.
1817 BrCond = DAG.getNode(ISD::BR, DL, MVT::Other, BrCond,
1818 DAG.getBasicBlock(Default));
1819
1820 DAG.setRoot(BrCond);
1821 return true;
1822 }
1823 }
1824 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001825
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001826 // Rearrange the case blocks so that the last one falls through if possible.
1827 if (NextBlock && Default != NextBlock && BackCase.BB != NextBlock) {
1828 // The last case block won't fall through into 'NextBlock' if we emit the
1829 // branches in this order. See if rearranging a case value would help.
1830 for (CaseItr I = CR.Range.first, E = CR.Range.second-1; I != E; ++I) {
1831 if (I->BB == NextBlock) {
1832 std::swap(*I, BackCase);
1833 break;
1834 }
1835 }
1836 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001837
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001838 // Create a CaseBlock record representing a conditional branch to
1839 // the Case's target mbb if the value being switched on SV is equal
1840 // to C.
1841 MachineBasicBlock *CurBlock = CR.CaseBB;
1842 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++I) {
1843 MachineBasicBlock *FallThrough;
1844 if (I != E-1) {
1845 FallThrough = CurMF->CreateMachineBasicBlock(CurBlock->getBasicBlock());
1846 CurMF->insert(BBI, FallThrough);
Dan Gohman8e5c0da2009-04-09 02:33:36 +00001847
1848 // Put SV in a virtual register to make it available from the new blocks.
1849 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001850 } else {
1851 // If the last case doesn't match, go to the default block.
1852 FallThrough = Default;
1853 }
1854
Dan Gohman46510a72010-04-15 01:51:59 +00001855 const Value *RHS, *LHS, *MHS;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001856 ISD::CondCode CC;
1857 if (I->High == I->Low) {
1858 // This is just small small case range :) containing exactly 1 case
1859 CC = ISD::SETEQ;
1860 LHS = SV; RHS = I->High; MHS = NULL;
1861 } else {
1862 CC = ISD::SETLE;
1863 LHS = I->Low; MHS = SV; RHS = I->High;
1864 }
1865 CaseBlock CB(CC, LHS, RHS, MHS, I->BB, FallThrough, CurBlock);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001866
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001867 // If emitting the first comparison, just call visitSwitchCase to emit the
1868 // code into the current block. Otherwise, push the CaseBlock onto the
1869 // vector to be later processed by SDISel, and insert the node's MBB
1870 // before the next MBB.
Dan Gohman99be8ae2010-04-19 22:41:47 +00001871 if (CurBlock == SwitchBB)
1872 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001873 else
1874 SwitchCases.push_back(CB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001875
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001876 CurBlock = FallThrough;
1877 }
1878
1879 return true;
1880}
1881
1882static inline bool areJTsAllowed(const TargetLowering &TLI) {
1883 return !DisableJumpTables &&
Owen Anderson825b72b2009-08-11 20:47:22 +00001884 (TLI.isOperationLegalOrCustom(ISD::BR_JT, MVT::Other) ||
1885 TLI.isOperationLegalOrCustom(ISD::BRIND, MVT::Other));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001886}
Anton Korobeynikov23218582008-12-23 22:25:27 +00001887
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001888static APInt ComputeRange(const APInt &First, const APInt &Last) {
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001889 uint32_t BitWidth = std::max(Last.getBitWidth(), First.getBitWidth()) + 1;
Jay Foad40f8f622010-12-07 08:25:19 +00001890 APInt LastExt = Last.sext(BitWidth), FirstExt = First.sext(BitWidth);
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001891 return (LastExt - FirstExt + 1ULL);
1892}
1893
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001894/// handleJTSwitchCase - Emit jumptable for current switch case range
Dan Gohman2048b852009-11-23 18:04:58 +00001895bool SelectionDAGBuilder::handleJTSwitchCase(CaseRec& CR,
1896 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001897 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001898 MachineBasicBlock* Default,
1899 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001900 Case& FrontCase = *CR.Range.first;
1901 Case& BackCase = *(CR.Range.second-1);
1902
Chris Lattnere880efe2009-11-07 07:50:34 +00001903 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
1904 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001905
Chris Lattnere880efe2009-11-07 07:50:34 +00001906 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001907 for (CaseItr I = CR.Range.first, E = CR.Range.second;
1908 I!=E; ++I)
1909 TSize += I->size();
1910
Dan Gohmane0567812010-04-08 23:03:40 +00001911 if (!areJTsAllowed(TLI) || TSize.ult(4))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001912 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001913
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00001914 APInt Range = ComputeRange(First, Last);
Chris Lattnere880efe2009-11-07 07:50:34 +00001915 double Density = TSize.roundToDouble() / Range.roundToDouble();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001916 if (Density < 0.4)
1917 return false;
1918
David Greene4b69d992010-01-05 01:24:57 +00001919 DEBUG(dbgs() << "Lowering jump table\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00001920 << "First entry: " << First << ". Last entry: " << Last << '\n'
1921 << "Range: " << Range
Jim Grosbach3fc83172011-02-25 03:59:03 +00001922 << ". Size: " << TSize << ". Density: " << Density << "\n\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001923
1924 // Get the MachineFunction which holds the current MBB. This is used when
1925 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001926 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001927
1928 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001929 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00001930 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001931
1932 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
1933
1934 // Create a new basic block to hold the code for loading the address
1935 // of the jump table, and jumping to it. Update successor information;
1936 // we will either branch to the default case for the switch, or the jump
1937 // table.
1938 MachineBasicBlock *JumpTableBB = CurMF->CreateMachineBasicBlock(LLVMBB);
1939 CurMF->insert(BBI, JumpTableBB);
1940 CR.CaseBB->addSuccessor(Default);
1941 CR.CaseBB->addSuccessor(JumpTableBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001942
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001943 // Build a vector of destination BBs, corresponding to each target
1944 // of the jump table. If the value of the jump table slot corresponds to
1945 // a case statement, push the case's BB onto the vector, otherwise, push
1946 // the default BB.
1947 std::vector<MachineBasicBlock*> DestBBs;
Anton Korobeynikov23218582008-12-23 22:25:27 +00001948 APInt TEI = First;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001949 for (CaseItr I = CR.Range.first, E = CR.Range.second; I != E; ++TEI) {
Chris Lattner071c62f2010-01-25 23:26:13 +00001950 const APInt &Low = cast<ConstantInt>(I->Low)->getValue();
1951 const APInt &High = cast<ConstantInt>(I->High)->getValue();
Anton Korobeynikov23218582008-12-23 22:25:27 +00001952
1953 if (Low.sle(TEI) && TEI.sle(High)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001954 DestBBs.push_back(I->BB);
1955 if (TEI==High)
1956 ++I;
1957 } else {
1958 DestBBs.push_back(Default);
1959 }
1960 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001961
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001962 // Update successor info. Add one edge to each unique successor.
Anton Korobeynikov23218582008-12-23 22:25:27 +00001963 BitVector SuccsHandled(CR.CaseBB->getParent()->getNumBlockIDs());
1964 for (std::vector<MachineBasicBlock*>::iterator I = DestBBs.begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001965 E = DestBBs.end(); I != E; ++I) {
1966 if (!SuccsHandled[(*I)->getNumber()]) {
1967 SuccsHandled[(*I)->getNumber()] = true;
1968 JumpTableBB->addSuccessor(*I);
1969 }
1970 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00001971
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001972 // Create a jump table index for this jump table.
Chris Lattner071c62f2010-01-25 23:26:13 +00001973 unsigned JTEncoding = TLI.getJumpTableEncoding();
1974 unsigned JTI = CurMF->getOrCreateJumpTableInfo(JTEncoding)
Bob Wilsond1ec31d2010-03-18 18:42:41 +00001975 ->createJumpTableIndex(DestBBs);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001976
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001977 // Set the jump table information so that we can codegen it as a second
1978 // MachineBasicBlock
1979 JumpTable JT(-1U, JTI, JumpTableBB, Default);
Dan Gohman99be8ae2010-04-19 22:41:47 +00001980 JumpTableHeader JTH(First, Last, SV, CR.CaseBB, (CR.CaseBB == SwitchBB));
1981 if (CR.CaseBB == SwitchBB)
1982 visitJumpTableHeader(JT, JTH, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00001983
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001984 JTCases.push_back(JumpTableBlock(JTH, JT));
1985
1986 return true;
1987}
1988
1989/// handleBTSplitSwitchCase - emit comparison and split binary search tree into
1990/// 2 subtrees.
Dan Gohman2048b852009-11-23 18:04:58 +00001991bool SelectionDAGBuilder::handleBTSplitSwitchCase(CaseRec& CR,
1992 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00001993 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00001994 MachineBasicBlock *Default,
1995 MachineBasicBlock *SwitchBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001996 // Get the MachineFunction which holds the current MBB. This is used when
1997 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00001998 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00001999
2000 // Figure out which block is immediately after the current one.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002001 MachineFunction::iterator BBI = CR.CaseBB;
Duncan Sands51498522009-09-06 18:03:32 +00002002 ++BBI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002003
2004 Case& FrontCase = *CR.Range.first;
2005 Case& BackCase = *(CR.Range.second-1);
2006 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2007
2008 // Size is the number of Cases represented by this range.
2009 unsigned Size = CR.Range.second - CR.Range.first;
2010
Chris Lattnere880efe2009-11-07 07:50:34 +00002011 const APInt &First = cast<ConstantInt>(FrontCase.Low)->getValue();
2012 const APInt &Last = cast<ConstantInt>(BackCase.High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002013 double FMetric = 0;
2014 CaseItr Pivot = CR.Range.first + Size/2;
2015
2016 // Select optimal pivot, maximizing sum density of LHS and RHS. This will
2017 // (heuristically) allow us to emit JumpTable's later.
Chris Lattnere880efe2009-11-07 07:50:34 +00002018 APInt TSize(First.getBitWidth(), 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002019 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2020 I!=E; ++I)
2021 TSize += I->size();
2022
Chris Lattnere880efe2009-11-07 07:50:34 +00002023 APInt LSize = FrontCase.size();
2024 APInt RSize = TSize-LSize;
David Greene4b69d992010-01-05 01:24:57 +00002025 DEBUG(dbgs() << "Selecting best pivot: \n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002026 << "First: " << First << ", Last: " << Last <<'\n'
2027 << "LSize: " << LSize << ", RSize: " << RSize << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002028 for (CaseItr I = CR.Range.first, J=I+1, E = CR.Range.second;
2029 J!=E; ++I, ++J) {
Chris Lattnere880efe2009-11-07 07:50:34 +00002030 const APInt &LEnd = cast<ConstantInt>(I->High)->getValue();
2031 const APInt &RBegin = cast<ConstantInt>(J->Low)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002032 APInt Range = ComputeRange(LEnd, RBegin);
2033 assert((Range - 2ULL).isNonNegative() &&
2034 "Invalid case distance");
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002035 // Use volatile double here to avoid excess precision issues on some hosts,
2036 // e.g. that use 80-bit X87 registers.
2037 volatile double LDensity =
2038 (double)LSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002039 (LEnd - First + 1ULL).roundToDouble();
Chris Lattnerc3e4e592011-04-09 06:57:13 +00002040 volatile double RDensity =
2041 (double)RSize.roundToDouble() /
Chris Lattnere880efe2009-11-07 07:50:34 +00002042 (Last - RBegin + 1ULL).roundToDouble();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002043 double Metric = Range.logBase2()*(LDensity+RDensity);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002044 // Should always split in some non-trivial place
David Greene4b69d992010-01-05 01:24:57 +00002045 DEBUG(dbgs() <<"=>Step\n"
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002046 << "LEnd: " << LEnd << ", RBegin: " << RBegin << '\n'
2047 << "LDensity: " << LDensity
2048 << ", RDensity: " << RDensity << '\n'
2049 << "Metric: " << Metric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002050 if (FMetric < Metric) {
2051 Pivot = J;
2052 FMetric = Metric;
David Greene4b69d992010-01-05 01:24:57 +00002053 DEBUG(dbgs() << "Current metric set to: " << FMetric << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002054 }
2055
2056 LSize += J->size();
2057 RSize -= J->size();
2058 }
2059 if (areJTsAllowed(TLI)) {
2060 // If our case is dense we *really* should handle it earlier!
2061 assert((FMetric > 0) && "Should handle dense range earlier!");
2062 } else {
2063 Pivot = CR.Range.first + Size/2;
2064 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002065
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002066 CaseRange LHSR(CR.Range.first, Pivot);
2067 CaseRange RHSR(Pivot, CR.Range.second);
2068 Constant *C = Pivot->Low;
2069 MachineBasicBlock *FalseBB = 0, *TrueBB = 0;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002070
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002071 // We know that we branch to the LHS if the Value being switched on is
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002072 // less than the Pivot value, C. We use this to optimize our binary
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002073 // tree a bit, by recognizing that if SV is greater than or equal to the
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002074 // LHS's Case Value, and that Case Value is exactly one less than the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002075 // Pivot's Value, then we can branch directly to the LHS's Target,
2076 // rather than creating a leaf node for it.
2077 if ((LHSR.second - LHSR.first) == 1 &&
2078 LHSR.first->High == CR.GE &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002079 cast<ConstantInt>(C)->getValue() ==
2080 (cast<ConstantInt>(CR.GE)->getValue() + 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002081 TrueBB = LHSR.first->BB;
2082 } else {
2083 TrueBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2084 CurMF->insert(BBI, TrueBB);
2085 WorkList.push_back(CaseRec(TrueBB, C, CR.GE, LHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002086
2087 // Put SV in a virtual register to make it available from the new blocks.
2088 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002089 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002090
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002091 // Similar to the optimization above, if the Value being switched on is
2092 // known to be less than the Constant CR.LT, and the current Case Value
2093 // is CR.LT - 1, then we can branch directly to the target block for
2094 // the current Case Value, rather than emitting a RHS leaf node for it.
2095 if ((RHSR.second - RHSR.first) == 1 && CR.LT &&
Anton Korobeynikov23218582008-12-23 22:25:27 +00002096 cast<ConstantInt>(RHSR.first->Low)->getValue() ==
2097 (cast<ConstantInt>(CR.LT)->getValue() - 1LL)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002098 FalseBB = RHSR.first->BB;
2099 } else {
2100 FalseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2101 CurMF->insert(BBI, FalseBB);
2102 WorkList.push_back(CaseRec(FalseBB,CR.LT,C,RHSR));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002103
2104 // Put SV in a virtual register to make it available from the new blocks.
2105 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002106 }
2107
2108 // Create a CaseBlock record representing a conditional branch to
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002109 // the LHS node if the value being switched on SV is less than C.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002110 // Otherwise, branch to LHS.
2111 CaseBlock CB(ISD::SETLT, SV, C, NULL, TrueBB, FalseBB, CR.CaseBB);
2112
Dan Gohman99be8ae2010-04-19 22:41:47 +00002113 if (CR.CaseBB == SwitchBB)
2114 visitSwitchCase(CB, SwitchBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002115 else
2116 SwitchCases.push_back(CB);
2117
2118 return true;
2119}
2120
2121/// handleBitTestsSwitchCase - if current case range has few destination and
2122/// range span less, than machine word bitwidth, encode case range into series
2123/// of masks and emit bit tests with these masks.
Dan Gohman2048b852009-11-23 18:04:58 +00002124bool SelectionDAGBuilder::handleBitTestsSwitchCase(CaseRec& CR,
2125 CaseRecVector& WorkList,
Dan Gohman46510a72010-04-15 01:51:59 +00002126 const Value* SV,
Dan Gohman99be8ae2010-04-19 22:41:47 +00002127 MachineBasicBlock* Default,
2128 MachineBasicBlock *SwitchBB){
Owen Andersone50ed302009-08-10 22:56:29 +00002129 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002130 unsigned IntPtrBits = PTy.getSizeInBits();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002131
2132 Case& FrontCase = *CR.Range.first;
2133 Case& BackCase = *(CR.Range.second-1);
2134
2135 // Get the MachineFunction which holds the current MBB. This is used when
2136 // inserting any additional MBBs necessary to represent the switch.
Dan Gohman0d24bfb2009-08-15 02:06:22 +00002137 MachineFunction *CurMF = FuncInfo.MF;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002138
Anton Korobeynikovd34167a2009-05-08 18:51:34 +00002139 // If target does not have legal shift left, do not emit bit tests at all.
2140 if (!TLI.isOperationLegal(ISD::SHL, TLI.getPointerTy()))
2141 return false;
2142
Anton Korobeynikov23218582008-12-23 22:25:27 +00002143 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002144 for (CaseItr I = CR.Range.first, E = CR.Range.second;
2145 I!=E; ++I) {
2146 // Single case counts one, case range - two.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002147 numCmps += (I->Low == I->High ? 1 : 2);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002148 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002149
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002150 // Count unique destinations
2151 SmallSet<MachineBasicBlock*, 4> Dests;
2152 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2153 Dests.insert(I->BB);
2154 if (Dests.size() > 3)
2155 // Don't bother the code below, if there are too much unique destinations
2156 return false;
2157 }
David Greene4b69d992010-01-05 01:24:57 +00002158 DEBUG(dbgs() << "Total number of unique destinations: "
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002159 << Dests.size() << '\n'
2160 << "Total number of comparisons: " << numCmps << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002161
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002162 // Compute span of values.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002163 const APInt& minValue = cast<ConstantInt>(FrontCase.Low)->getValue();
2164 const APInt& maxValue = cast<ConstantInt>(BackCase.High)->getValue();
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002165 APInt cmpRange = maxValue - minValue;
2166
David Greene4b69d992010-01-05 01:24:57 +00002167 DEBUG(dbgs() << "Compare range: " << cmpRange << '\n'
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002168 << "Low bound: " << minValue << '\n'
2169 << "High bound: " << maxValue << '\n');
Anton Korobeynikov23218582008-12-23 22:25:27 +00002170
Dan Gohmane0567812010-04-08 23:03:40 +00002171 if (cmpRange.uge(IntPtrBits) ||
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002172 (!(Dests.size() == 1 && numCmps >= 3) &&
2173 !(Dests.size() == 2 && numCmps >= 5) &&
2174 !(Dests.size() >= 3 && numCmps >= 6)))
2175 return false;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002176
David Greene4b69d992010-01-05 01:24:57 +00002177 DEBUG(dbgs() << "Emitting bit tests\n");
Anton Korobeynikov23218582008-12-23 22:25:27 +00002178 APInt lowBound = APInt::getNullValue(cmpRange.getBitWidth());
2179
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002180 // Optimize the case where all the case values fit in a
2181 // word without having to subtract minValue. In this case,
2182 // we can optimize away the subtraction.
Dan Gohmane0567812010-04-08 23:03:40 +00002183 if (minValue.isNonNegative() && maxValue.slt(IntPtrBits)) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002184 cmpRange = maxValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002185 } else {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002186 lowBound = minValue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002187 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002188
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002189 CaseBitsVector CasesBits;
2190 unsigned i, count = 0;
2191
2192 for (CaseItr I = CR.Range.first, E = CR.Range.second; I!=E; ++I) {
2193 MachineBasicBlock* Dest = I->BB;
2194 for (i = 0; i < count; ++i)
2195 if (Dest == CasesBits[i].BB)
2196 break;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002197
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002198 if (i == count) {
2199 assert((count < 3) && "Too much destinations to test!");
2200 CasesBits.push_back(CaseBits(0, Dest, 0));
2201 count++;
2202 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002203
2204 const APInt& lowValue = cast<ConstantInt>(I->Low)->getValue();
2205 const APInt& highValue = cast<ConstantInt>(I->High)->getValue();
2206
2207 uint64_t lo = (lowValue - lowBound).getZExtValue();
2208 uint64_t hi = (highValue - lowBound).getZExtValue();
2209
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002210 for (uint64_t j = lo; j <= hi; j++) {
2211 CasesBits[i].Mask |= 1ULL << j;
2212 CasesBits[i].Bits++;
2213 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002214
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002215 }
2216 std::sort(CasesBits.begin(), CasesBits.end(), CaseBitsCmp());
Anton Korobeynikov23218582008-12-23 22:25:27 +00002217
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002218 BitTestInfo BTC;
2219
2220 // Figure out which block is immediately after the current one.
2221 MachineFunction::iterator BBI = CR.CaseBB;
2222 ++BBI;
2223
2224 const BasicBlock *LLVMBB = CR.CaseBB->getBasicBlock();
2225
David Greene4b69d992010-01-05 01:24:57 +00002226 DEBUG(dbgs() << "Cases:\n");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002227 for (unsigned i = 0, e = CasesBits.size(); i!=e; ++i) {
David Greene4b69d992010-01-05 01:24:57 +00002228 DEBUG(dbgs() << "Mask: " << CasesBits[i].Mask
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002229 << ", Bits: " << CasesBits[i].Bits
2230 << ", BB: " << CasesBits[i].BB << '\n');
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002231
2232 MachineBasicBlock *CaseBB = CurMF->CreateMachineBasicBlock(LLVMBB);
2233 CurMF->insert(BBI, CaseBB);
2234 BTC.push_back(BitTestCase(CasesBits[i].Mask,
2235 CaseBB,
2236 CasesBits[i].BB));
Dan Gohman8e5c0da2009-04-09 02:33:36 +00002237
2238 // Put SV in a virtual register to make it available from the new blocks.
2239 ExportFromCurrentBlock(SV);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002240 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002241
2242 BitTestBlock BTB(lowBound, cmpRange, SV,
Evan Chengd08e5b42011-01-06 01:02:44 +00002243 -1U, MVT::Other, (CR.CaseBB == SwitchBB),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002244 CR.CaseBB, Default, BTC);
2245
Dan Gohman99be8ae2010-04-19 22:41:47 +00002246 if (CR.CaseBB == SwitchBB)
2247 visitBitTestHeader(BTB, SwitchBB);
Anton Korobeynikov23218582008-12-23 22:25:27 +00002248
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002249 BitTestCases.push_back(BTB);
2250
2251 return true;
2252}
2253
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002254/// Clusterify - Transform simple list of Cases into list of CaseRange's
Dan Gohman2048b852009-11-23 18:04:58 +00002255size_t SelectionDAGBuilder::Clusterify(CaseVector& Cases,
2256 const SwitchInst& SI) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002257 size_t numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002258
2259 // Start with "simple" cases
Anton Korobeynikov23218582008-12-23 22:25:27 +00002260 for (size_t i = 1; i < SI.getNumSuccessors(); ++i) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002261 MachineBasicBlock *SMBB = FuncInfo.MBBMap[SI.getSuccessor(i)];
2262 Cases.push_back(Case(SI.getSuccessorValue(i),
2263 SI.getSuccessorValue(i),
2264 SMBB));
2265 }
2266 std::sort(Cases.begin(), Cases.end(), CaseCmp());
2267
2268 // Merge case into clusters
Anton Korobeynikov23218582008-12-23 22:25:27 +00002269 if (Cases.size() >= 2)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002270 // Must recompute end() each iteration because it may be
2271 // invalidated by erase if we hold on to it
Nick Lewyckyed4efd32011-01-28 04:00:15 +00002272 for (CaseItr I = Cases.begin(), J = llvm::next(Cases.begin());
2273 J != Cases.end(); ) {
Anton Korobeynikov23218582008-12-23 22:25:27 +00002274 const APInt& nextValue = cast<ConstantInt>(J->Low)->getValue();
2275 const APInt& currentValue = cast<ConstantInt>(I->High)->getValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002276 MachineBasicBlock* nextBB = J->BB;
2277 MachineBasicBlock* currentBB = I->BB;
2278
2279 // If the two neighboring cases go to the same destination, merge them
2280 // into a single case.
Anton Korobeynikov23218582008-12-23 22:25:27 +00002281 if ((nextValue - currentValue == 1) && (currentBB == nextBB)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002282 I->High = J->High;
2283 J = Cases.erase(J);
2284 } else {
2285 I = J++;
2286 }
2287 }
2288
2289 for (CaseItr I=Cases.begin(), E=Cases.end(); I!=E; ++I, ++numCmps) {
2290 if (I->Low != I->High)
2291 // A range counts double, since it requires two compares.
2292 ++numCmps;
2293 }
2294
2295 return numCmps;
2296}
2297
Jakob Stoklund Olesen2622f462010-09-30 19:44:31 +00002298void SelectionDAGBuilder::UpdateSplitBlock(MachineBasicBlock *First,
2299 MachineBasicBlock *Last) {
2300 // Update JTCases.
2301 for (unsigned i = 0, e = JTCases.size(); i != e; ++i)
2302 if (JTCases[i].first.HeaderBB == First)
2303 JTCases[i].first.HeaderBB = Last;
2304
2305 // Update BitTestCases.
2306 for (unsigned i = 0, e = BitTestCases.size(); i != e; ++i)
2307 if (BitTestCases[i].Parent == First)
2308 BitTestCases[i].Parent = Last;
2309}
2310
Dan Gohman46510a72010-04-15 01:51:59 +00002311void SelectionDAGBuilder::visitSwitch(const SwitchInst &SI) {
Dan Gohman84023e02010-07-10 09:00:22 +00002312 MachineBasicBlock *SwitchMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002313
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002314 // Figure out which block is immediately after the current one.
2315 MachineBasicBlock *NextBlock = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002316 MachineBasicBlock *Default = FuncInfo.MBBMap[SI.getDefaultDest()];
2317
2318 // If there is only the default destination, branch to it if it is not the
2319 // next basic block. Otherwise, just fall through.
2320 if (SI.getNumOperands() == 2) {
2321 // Update machine-CFG edges.
2322
2323 // If this is not a fall-through branch, emit the branch.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002324 SwitchMBB->addSuccessor(Default);
Bill Wendling4533cac2010-01-28 21:51:40 +00002325 if (Default != NextBlock)
2326 DAG.setRoot(DAG.getNode(ISD::BR, getCurDebugLoc(),
2327 MVT::Other, getControlRoot(),
2328 DAG.getBasicBlock(Default)));
Bill Wendling49fcff82009-12-21 22:30:11 +00002329
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002330 return;
2331 }
Anton Korobeynikov23218582008-12-23 22:25:27 +00002332
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002333 // If there are any non-default case statements, create a vector of Cases
2334 // representing each one, and sort the vector so that we can efficiently
2335 // create a binary search tree from them.
2336 CaseVector Cases;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002337 size_t numCmps = Clusterify(Cases, SI);
David Greene4b69d992010-01-05 01:24:57 +00002338 DEBUG(dbgs() << "Clusterify finished. Total clusters: " << Cases.size()
Anton Korobeynikov56d245b2008-12-23 22:26:18 +00002339 << ". Total compares: " << numCmps << '\n');
Devang Patel8a84e442009-01-05 17:31:22 +00002340 numCmps = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002341
2342 // Get the Value to be switched on and default basic blocks, which will be
2343 // inserted into CaseBlock records, representing basic blocks in the binary
2344 // search tree.
Dan Gohman46510a72010-04-15 01:51:59 +00002345 const Value *SV = SI.getOperand(0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002346
2347 // Push the initial CaseRec onto the worklist
2348 CaseRecVector WorkList;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002349 WorkList.push_back(CaseRec(SwitchMBB,0,0,
2350 CaseRange(Cases.begin(),Cases.end())));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002351
2352 while (!WorkList.empty()) {
2353 // Grab a record representing a case range to process off the worklist
2354 CaseRec CR = WorkList.back();
2355 WorkList.pop_back();
2356
Dan Gohman99be8ae2010-04-19 22:41:47 +00002357 if (handleBitTestsSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002358 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002359
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002360 // If the range has few cases (two or less) emit a series of specific
2361 // tests.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002362 if (handleSmallSwitchRange(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002363 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002364
Anton Korobeynikove2f95e92008-12-23 22:26:01 +00002365 // If the switch has more than 5 blocks, and at least 40% dense, and the
2366 // target supports indirect branches, then emit a jump table rather than
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002367 // lowering the switch to a binary tree of conditional branches.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002368 if (handleJTSwitchCase(CR, WorkList, SV, Default, SwitchMBB))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002369 continue;
Anton Korobeynikov23218582008-12-23 22:25:27 +00002370
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002371 // Emit binary tree. We need to pick a pivot, and push left and right ranges
2372 // onto the worklist. Leafs are handled via handleSmallSwitchRange() call.
Dan Gohman99be8ae2010-04-19 22:41:47 +00002373 handleBTSplitSwitchCase(CR, WorkList, SV, Default, SwitchMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002374 }
2375}
2376
Dan Gohman46510a72010-04-15 01:51:59 +00002377void SelectionDAGBuilder::visitIndirectBr(const IndirectBrInst &I) {
Dan Gohman84023e02010-07-10 09:00:22 +00002378 MachineBasicBlock *IndirectBrMBB = FuncInfo.MBB;
Dan Gohman99be8ae2010-04-19 22:41:47 +00002379
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002380 // Update machine-CFG edges with unique successors.
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002381 SmallVector<BasicBlock*, 32> succs;
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002382 succs.reserve(I.getNumSuccessors());
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002383 for (unsigned i = 0, e = I.getNumSuccessors(); i != e; ++i)
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002384 succs.push_back(I.getSuccessor(i));
Jakob Stoklund Olesenb5b90ed2010-02-11 18:06:56 +00002385 array_pod_sort(succs.begin(), succs.end());
Jakob Stoklund Olesen598b24c2010-02-11 00:34:18 +00002386 succs.erase(std::unique(succs.begin(), succs.end()), succs.end());
2387 for (unsigned i = 0, e = succs.size(); i != e; ++i)
Dan Gohman99be8ae2010-04-19 22:41:47 +00002388 IndirectBrMBB->addSuccessor(FuncInfo.MBBMap[succs[i]]);
Dan Gohmaneef55dc2009-10-27 22:10:34 +00002389
Bill Wendling4533cac2010-01-28 21:51:40 +00002390 DAG.setRoot(DAG.getNode(ISD::BRIND, getCurDebugLoc(),
2391 MVT::Other, getControlRoot(),
2392 getValue(I.getAddress())));
Bill Wendling49fcff82009-12-21 22:30:11 +00002393}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002394
Dan Gohman46510a72010-04-15 01:51:59 +00002395void SelectionDAGBuilder::visitFSub(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002396 // -0.0 - X --> fneg
2397 const Type *Ty = I.getType();
Chris Lattner2ca5c862011-02-15 00:14:00 +00002398 if (isa<Constant>(I.getOperand(0)) &&
2399 I.getOperand(0) == ConstantFP::getZeroValueForNegation(Ty)) {
2400 SDValue Op2 = getValue(I.getOperand(1));
2401 setValue(&I, DAG.getNode(ISD::FNEG, getCurDebugLoc(),
2402 Op2.getValueType(), Op2));
2403 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002404 }
Bill Wendling49fcff82009-12-21 22:30:11 +00002405
Dan Gohmanae3a0be2009-06-04 22:49:04 +00002406 visitBinary(I, ISD::FSUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002407}
2408
Dan Gohman46510a72010-04-15 01:51:59 +00002409void SelectionDAGBuilder::visitBinary(const User &I, unsigned OpCode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002410 SDValue Op1 = getValue(I.getOperand(0));
2411 SDValue Op2 = getValue(I.getOperand(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00002412 setValue(&I, DAG.getNode(OpCode, getCurDebugLoc(),
2413 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002414}
2415
Dan Gohman46510a72010-04-15 01:51:59 +00002416void SelectionDAGBuilder::visitShift(const User &I, unsigned Opcode) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002417 SDValue Op1 = getValue(I.getOperand(0));
2418 SDValue Op2 = getValue(I.getOperand(1));
Owen Anderson95771af2011-02-25 21:41:48 +00002419
2420 MVT ShiftTy = TLI.getShiftAmountTy(Op2.getValueType());
2421
Chris Lattnerd3027732011-02-13 09:02:52 +00002422 // Coerce the shift amount to the right type if we can.
2423 if (!I.getType()->isVectorTy() && Op2.getValueType() != ShiftTy) {
Chris Lattner915eeb42011-02-13 09:10:56 +00002424 unsigned ShiftSize = ShiftTy.getSizeInBits();
2425 unsigned Op2Size = Op2.getValueType().getSizeInBits();
Chris Lattnerd3027732011-02-13 09:02:52 +00002426 DebugLoc DL = getCurDebugLoc();
Owen Anderson95771af2011-02-25 21:41:48 +00002427
Dan Gohman57fc82d2009-04-09 03:51:29 +00002428 // If the operand is smaller than the shift count type, promote it.
Chris Lattnerd3027732011-02-13 09:02:52 +00002429 if (ShiftSize > Op2Size)
2430 Op2 = DAG.getNode(ISD::ZERO_EXTEND, DL, ShiftTy, Op2);
Owen Anderson95771af2011-02-25 21:41:48 +00002431
Dan Gohman57fc82d2009-04-09 03:51:29 +00002432 // If the operand is larger than the shift count type but the shift
2433 // count type has enough bits to represent any shift value, truncate
2434 // it now. This is a common case and it exposes the truncate to
2435 // optimization early.
Chris Lattnerd3027732011-02-13 09:02:52 +00002436 else if (ShiftSize >= Log2_32_Ceil(Op2.getValueType().getSizeInBits()))
2437 Op2 = DAG.getNode(ISD::TRUNCATE, DL, ShiftTy, Op2);
2438 // Otherwise we'll need to temporarily settle for some other convenient
Chris Lattnere0751182011-02-13 19:09:16 +00002439 // type. Type legalization will make adjustments once the shiftee is split.
Chris Lattnerd3027732011-02-13 09:02:52 +00002440 else
Chris Lattnere0751182011-02-13 19:09:16 +00002441 Op2 = DAG.getZExtOrTrunc(Op2, DL, MVT::i32);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002442 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002443
Bill Wendling4533cac2010-01-28 21:51:40 +00002444 setValue(&I, DAG.getNode(Opcode, getCurDebugLoc(),
2445 Op1.getValueType(), Op1, Op2));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002446}
2447
Dan Gohman46510a72010-04-15 01:51:59 +00002448void SelectionDAGBuilder::visitICmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002449 ICmpInst::Predicate predicate = ICmpInst::BAD_ICMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002450 if (const ICmpInst *IC = dyn_cast<ICmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002451 predicate = IC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002452 else if (const ConstantExpr *IC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002453 predicate = ICmpInst::Predicate(IC->getPredicate());
2454 SDValue Op1 = getValue(I.getOperand(0));
2455 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002456 ISD::CondCode Opcode = getICmpCondCode(predicate);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002457
Owen Andersone50ed302009-08-10 22:56:29 +00002458 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002459 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Opcode));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002460}
2461
Dan Gohman46510a72010-04-15 01:51:59 +00002462void SelectionDAGBuilder::visitFCmp(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002463 FCmpInst::Predicate predicate = FCmpInst::BAD_FCMP_PREDICATE;
Dan Gohman46510a72010-04-15 01:51:59 +00002464 if (const FCmpInst *FC = dyn_cast<FCmpInst>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002465 predicate = FC->getPredicate();
Dan Gohman46510a72010-04-15 01:51:59 +00002466 else if (const ConstantExpr *FC = dyn_cast<ConstantExpr>(&I))
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002467 predicate = FCmpInst::Predicate(FC->getPredicate());
2468 SDValue Op1 = getValue(I.getOperand(0));
2469 SDValue Op2 = getValue(I.getOperand(1));
Dan Gohman8c1a6ca2008-10-17 18:18:45 +00002470 ISD::CondCode Condition = getFCmpCondCode(predicate);
Owen Andersone50ed302009-08-10 22:56:29 +00002471 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002472 setValue(&I, DAG.getSetCC(getCurDebugLoc(), DestVT, Op1, Op2, Condition));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002473}
2474
Dan Gohman46510a72010-04-15 01:51:59 +00002475void SelectionDAGBuilder::visitSelect(const User &I) {
Owen Andersone50ed302009-08-10 22:56:29 +00002476 SmallVector<EVT, 4> ValueVTs;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002477 ComputeValueVTs(TLI, I.getType(), ValueVTs);
2478 unsigned NumValues = ValueVTs.size();
Bill Wendling49fcff82009-12-21 22:30:11 +00002479 if (NumValues == 0) return;
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002480
Bill Wendling49fcff82009-12-21 22:30:11 +00002481 SmallVector<SDValue, 4> Values(NumValues);
2482 SDValue Cond = getValue(I.getOperand(0));
2483 SDValue TrueVal = getValue(I.getOperand(1));
2484 SDValue FalseVal = getValue(I.getOperand(2));
Dan Gohman7ea1ca62008-10-21 20:00:42 +00002485
Bill Wendling4533cac2010-01-28 21:51:40 +00002486 for (unsigned i = 0; i != NumValues; ++i)
Bill Wendling49fcff82009-12-21 22:30:11 +00002487 Values[i] = DAG.getNode(ISD::SELECT, getCurDebugLoc(),
Chris Lattnerb3e87b22010-03-12 07:15:36 +00002488 TrueVal.getNode()->getValueType(TrueVal.getResNo()+i),
2489 Cond,
Bill Wendling49fcff82009-12-21 22:30:11 +00002490 SDValue(TrueVal.getNode(),
2491 TrueVal.getResNo() + i),
2492 SDValue(FalseVal.getNode(),
2493 FalseVal.getResNo() + i));
2494
Bill Wendling4533cac2010-01-28 21:51:40 +00002495 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2496 DAG.getVTList(&ValueVTs[0], NumValues),
2497 &Values[0], NumValues));
Bill Wendling49fcff82009-12-21 22:30:11 +00002498}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002499
Dan Gohman46510a72010-04-15 01:51:59 +00002500void SelectionDAGBuilder::visitTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002501 // TruncInst cannot be a no-op cast because sizeof(src) > sizeof(dest).
2502 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002503 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002504 setValue(&I, DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002505}
2506
Dan Gohman46510a72010-04-15 01:51:59 +00002507void SelectionDAGBuilder::visitZExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002508 // ZExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2509 // ZExt also can't be a cast to bool for same reason. So, nothing much to do
2510 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002511 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002512 setValue(&I, DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002513}
2514
Dan Gohman46510a72010-04-15 01:51:59 +00002515void SelectionDAGBuilder::visitSExt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002516 // SExt cannot be a no-op cast because sizeof(src) < sizeof(dest).
2517 // SExt also can't be a cast to bool for same reason. So, nothing much to do
2518 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002519 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002520 setValue(&I, DAG.getNode(ISD::SIGN_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002521}
2522
Dan Gohman46510a72010-04-15 01:51:59 +00002523void SelectionDAGBuilder::visitFPTrunc(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002524 // FPTrunc is never a no-op cast, no need to check
2525 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002526 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002527 setValue(&I, DAG.getNode(ISD::FP_ROUND, getCurDebugLoc(),
2528 DestVT, N, DAG.getIntPtrConstant(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002529}
2530
Dan Gohman46510a72010-04-15 01:51:59 +00002531void SelectionDAGBuilder::visitFPExt(const User &I){
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002532 // FPTrunc is never a no-op cast, no need to check
2533 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002534 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002535 setValue(&I, DAG.getNode(ISD::FP_EXTEND, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002536}
2537
Dan Gohman46510a72010-04-15 01:51:59 +00002538void SelectionDAGBuilder::visitFPToUI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002539 // FPToUI is never a no-op cast, no need to check
2540 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002541 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002542 setValue(&I, DAG.getNode(ISD::FP_TO_UINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002543}
2544
Dan Gohman46510a72010-04-15 01:51:59 +00002545void SelectionDAGBuilder::visitFPToSI(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002546 // FPToSI is never a no-op cast, no need to check
2547 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002548 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002549 setValue(&I, DAG.getNode(ISD::FP_TO_SINT, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002550}
2551
Dan Gohman46510a72010-04-15 01:51:59 +00002552void SelectionDAGBuilder::visitUIToFP(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002553 // UIToFP is never a no-op cast, no need to check
2554 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002555 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002556 setValue(&I, DAG.getNode(ISD::UINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002557}
2558
Dan Gohman46510a72010-04-15 01:51:59 +00002559void SelectionDAGBuilder::visitSIToFP(const User &I){
Bill Wendling181b6272008-10-19 20:34:04 +00002560 // SIToFP is never a no-op cast, no need to check
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002561 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002562 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002563 setValue(&I, DAG.getNode(ISD::SINT_TO_FP, getCurDebugLoc(), DestVT, N));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002564}
2565
Dan Gohman46510a72010-04-15 01:51:59 +00002566void SelectionDAGBuilder::visitPtrToInt(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002567 // What to do depends on the size of the integer and the size of the pointer.
2568 // We can either truncate, zero extend, or no-op, accordingly.
2569 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002570 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002571 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002572}
2573
Dan Gohman46510a72010-04-15 01:51:59 +00002574void SelectionDAGBuilder::visitIntToPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002575 // What to do depends on the size of the integer and the size of the pointer.
2576 // We can either truncate, zero extend, or no-op, accordingly.
2577 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002578 EVT DestVT = TLI.getValueType(I.getType());
Bill Wendling4533cac2010-01-28 21:51:40 +00002579 setValue(&I, DAG.getZExtOrTrunc(N, getCurDebugLoc(), DestVT));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002580}
2581
Dan Gohman46510a72010-04-15 01:51:59 +00002582void SelectionDAGBuilder::visitBitCast(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002583 SDValue N = getValue(I.getOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00002584 EVT DestVT = TLI.getValueType(I.getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002585
Bill Wendling49fcff82009-12-21 22:30:11 +00002586 // BitCast assures us that source and destination are the same size so this is
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002587 // either a BITCAST or a no-op.
Bill Wendling4533cac2010-01-28 21:51:40 +00002588 if (DestVT != N.getValueType())
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002589 setValue(&I, DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Bill Wendling4533cac2010-01-28 21:51:40 +00002590 DestVT, N)); // convert types.
2591 else
Bill Wendling49fcff82009-12-21 22:30:11 +00002592 setValue(&I, N); // noop cast.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002593}
2594
Dan Gohman46510a72010-04-15 01:51:59 +00002595void SelectionDAGBuilder::visitInsertElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002596 SDValue InVec = getValue(I.getOperand(0));
2597 SDValue InVal = getValue(I.getOperand(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00002598 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002599 TLI.getPointerTy(),
2600 getValue(I.getOperand(2)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002601 setValue(&I, DAG.getNode(ISD::INSERT_VECTOR_ELT, getCurDebugLoc(),
2602 TLI.getValueType(I.getType()),
2603 InVec, InVal, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002604}
2605
Dan Gohman46510a72010-04-15 01:51:59 +00002606void SelectionDAGBuilder::visitExtractElement(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002607 SDValue InVec = getValue(I.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00002608 SDValue InIdx = DAG.getNode(ISD::ZERO_EXTEND, getCurDebugLoc(),
Bill Wendling87710f02009-12-21 23:47:40 +00002609 TLI.getPointerTy(),
2610 getValue(I.getOperand(1)));
Bill Wendling4533cac2010-01-28 21:51:40 +00002611 setValue(&I, DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2612 TLI.getValueType(I.getType()), InVec, InIdx));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002613}
2614
Mon P Wangaeb06d22008-11-10 04:46:22 +00002615// Utility for visitShuffleVector - Returns true if the mask is mask starting
2616// from SIndx and increasing to the element length (undefs are allowed).
Nate Begeman5a5ca152009-04-29 05:20:52 +00002617static bool SequentialMask(SmallVectorImpl<int> &Mask, unsigned SIndx) {
2618 unsigned MaskNumElts = Mask.size();
2619 for (unsigned i = 0; i != MaskNumElts; ++i)
2620 if ((Mask[i] >= 0) && (Mask[i] != (int)(i + SIndx)))
Nate Begeman9008ca62009-04-27 18:41:29 +00002621 return false;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002622 return true;
2623}
2624
Dan Gohman46510a72010-04-15 01:51:59 +00002625void SelectionDAGBuilder::visitShuffleVector(const User &I) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002626 SmallVector<int, 8> Mask;
Mon P Wang230e4fa2008-11-21 04:25:21 +00002627 SDValue Src1 = getValue(I.getOperand(0));
2628 SDValue Src2 = getValue(I.getOperand(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002629
Nate Begeman9008ca62009-04-27 18:41:29 +00002630 // Convert the ConstantVector mask operand into an array of ints, with -1
2631 // representing undef values.
2632 SmallVector<Constant*, 8> MaskElts;
Chris Lattnerb29d5962010-02-01 20:48:08 +00002633 cast<Constant>(I.getOperand(2))->getVectorElements(MaskElts);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002634 unsigned MaskNumElts = MaskElts.size();
2635 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002636 if (isa<UndefValue>(MaskElts[i]))
2637 Mask.push_back(-1);
2638 else
2639 Mask.push_back(cast<ConstantInt>(MaskElts[i])->getSExtValue());
2640 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002641
Owen Andersone50ed302009-08-10 22:56:29 +00002642 EVT VT = TLI.getValueType(I.getType());
2643 EVT SrcVT = Src1.getValueType();
Nate Begeman5a5ca152009-04-29 05:20:52 +00002644 unsigned SrcNumElts = SrcVT.getVectorNumElements();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002645
Mon P Wangc7849c22008-11-16 05:06:27 +00002646 if (SrcNumElts == MaskNumElts) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002647 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2648 &Mask[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002649 return;
2650 }
2651
2652 // Normalize the shuffle vector since mask and vector length don't match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002653 if (SrcNumElts < MaskNumElts && MaskNumElts % SrcNumElts == 0) {
2654 // Mask is longer than the source vectors and is a multiple of the source
2655 // vectors. We can use concatenate vector to make the mask and vectors
Mon P Wang230e4fa2008-11-21 04:25:21 +00002656 // lengths match.
Mon P Wangc7849c22008-11-16 05:06:27 +00002657 if (SrcNumElts*2 == MaskNumElts && SequentialMask(Mask, 0)) {
2658 // The shuffle is concatenating two vectors together.
Bill Wendling4533cac2010-01-28 21:51:40 +00002659 setValue(&I, DAG.getNode(ISD::CONCAT_VECTORS, getCurDebugLoc(),
2660 VT, Src1, Src2));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002661 return;
2662 }
2663
Mon P Wangc7849c22008-11-16 05:06:27 +00002664 // Pad both vectors with undefs to make them the same length as the mask.
2665 unsigned NumConcat = MaskNumElts / SrcNumElts;
Nate Begeman9008ca62009-04-27 18:41:29 +00002666 bool Src1U = Src1.getOpcode() == ISD::UNDEF;
2667 bool Src2U = Src2.getOpcode() == ISD::UNDEF;
Dale Johannesene8d72302009-02-06 23:05:02 +00002668 SDValue UndefVal = DAG.getUNDEF(SrcVT);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002669
Nate Begeman9008ca62009-04-27 18:41:29 +00002670 SmallVector<SDValue, 8> MOps1(NumConcat, UndefVal);
2671 SmallVector<SDValue, 8> MOps2(NumConcat, UndefVal);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002672 MOps1[0] = Src1;
2673 MOps2[0] = Src2;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002674
2675 Src1 = Src1U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
2676 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002677 &MOps1[0], NumConcat);
2678 Src2 = Src2U ? DAG.getUNDEF(VT) : DAG.getNode(ISD::CONCAT_VECTORS,
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002679 getCurDebugLoc(), VT,
Nate Begeman9008ca62009-04-27 18:41:29 +00002680 &MOps2[0], NumConcat);
Mon P Wang230e4fa2008-11-21 04:25:21 +00002681
Mon P Wangaeb06d22008-11-10 04:46:22 +00002682 // Readjust mask for new input vector length.
Nate Begeman9008ca62009-04-27 18:41:29 +00002683 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002684 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002685 int Idx = Mask[i];
Nate Begeman5a5ca152009-04-29 05:20:52 +00002686 if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002687 MappedOps.push_back(Idx);
2688 else
2689 MappedOps.push_back(Idx + MaskNumElts - SrcNumElts);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002690 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002691
Bill Wendling4533cac2010-01-28 21:51:40 +00002692 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2693 &MappedOps[0]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002694 return;
2695 }
2696
Mon P Wangc7849c22008-11-16 05:06:27 +00002697 if (SrcNumElts > MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002698 // Analyze the access pattern of the vector to see if we can extract
2699 // two subvectors and do the shuffle. The analysis is done by calculating
2700 // the range of elements the mask access on both vectors.
2701 int MinRange[2] = { SrcNumElts+1, SrcNumElts+1};
2702 int MaxRange[2] = {-1, -1};
2703
Nate Begeman5a5ca152009-04-29 05:20:52 +00002704 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002705 int Idx = Mask[i];
2706 int Input = 0;
2707 if (Idx < 0)
2708 continue;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002709
Nate Begeman5a5ca152009-04-29 05:20:52 +00002710 if (Idx >= (int)SrcNumElts) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002711 Input = 1;
2712 Idx -= SrcNumElts;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002713 }
Nate Begeman9008ca62009-04-27 18:41:29 +00002714 if (Idx > MaxRange[Input])
2715 MaxRange[Input] = Idx;
2716 if (Idx < MinRange[Input])
2717 MinRange[Input] = Idx;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002718 }
Mon P Wangaeb06d22008-11-10 04:46:22 +00002719
Mon P Wangc7849c22008-11-16 05:06:27 +00002720 // Check if the access is smaller than the vector size and can we find
2721 // a reasonable extract index.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002722 int RangeUse[2] = { 2, 2 }; // 0 = Unused, 1 = Extract, 2 = Can not
2723 // Extract.
Mon P Wangc7849c22008-11-16 05:06:27 +00002724 int StartIdx[2]; // StartIdx to extract from
2725 for (int Input=0; Input < 2; ++Input) {
Nate Begeman5a5ca152009-04-29 05:20:52 +00002726 if (MinRange[Input] == (int)(SrcNumElts+1) && MaxRange[Input] == -1) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002727 RangeUse[Input] = 0; // Unused
2728 StartIdx[Input] = 0;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002729 } else if (MaxRange[Input] - MinRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002730 // Fits within range but we should see if we can find a good
Mon P Wang230e4fa2008-11-21 04:25:21 +00002731 // start index that is a multiple of the mask length.
Nate Begeman5a5ca152009-04-29 05:20:52 +00002732 if (MaxRange[Input] < (int)MaskNumElts) {
Mon P Wangc7849c22008-11-16 05:06:27 +00002733 RangeUse[Input] = 1; // Extract from beginning of the vector
2734 StartIdx[Input] = 0;
2735 } else {
2736 StartIdx[Input] = (MinRange[Input]/MaskNumElts)*MaskNumElts;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002737 if (MaxRange[Input] - StartIdx[Input] < (int)MaskNumElts &&
Bob Wilson5e8b8332011-01-07 04:59:04 +00002738 StartIdx[Input] + MaskNumElts <= SrcNumElts)
Mon P Wangc7849c22008-11-16 05:06:27 +00002739 RangeUse[Input] = 1; // Extract from a multiple of the mask length.
Mon P Wangc7849c22008-11-16 05:06:27 +00002740 }
Mon P Wang230e4fa2008-11-21 04:25:21 +00002741 }
Mon P Wangc7849c22008-11-16 05:06:27 +00002742 }
2743
Bill Wendling636e2582009-08-21 18:16:06 +00002744 if (RangeUse[0] == 0 && RangeUse[1] == 0) {
Bill Wendling4533cac2010-01-28 21:51:40 +00002745 setValue(&I, DAG.getUNDEF(VT)); // Vectors are not used.
Mon P Wangc7849c22008-11-16 05:06:27 +00002746 return;
2747 }
2748 else if (RangeUse[0] < 2 && RangeUse[1] < 2) {
2749 // Extract appropriate subvector and generate a vector shuffle
2750 for (int Input=0; Input < 2; ++Input) {
Bill Wendling87710f02009-12-21 23:47:40 +00002751 SDValue &Src = Input == 0 ? Src1 : Src2;
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002752 if (RangeUse[Input] == 0)
Dale Johannesene8d72302009-02-06 23:05:02 +00002753 Src = DAG.getUNDEF(VT);
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002754 else
Dale Johannesen66978ee2009-01-31 02:22:37 +00002755 Src = DAG.getNode(ISD::EXTRACT_SUBVECTOR, getCurDebugLoc(), VT,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002756 Src, DAG.getIntPtrConstant(StartIdx[Input]));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002757 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002758
Mon P Wangc7849c22008-11-16 05:06:27 +00002759 // Calculate new mask.
Nate Begeman9008ca62009-04-27 18:41:29 +00002760 SmallVector<int, 8> MappedOps;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002761 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002762 int Idx = Mask[i];
2763 if (Idx < 0)
2764 MappedOps.push_back(Idx);
Nate Begeman5a5ca152009-04-29 05:20:52 +00002765 else if (Idx < (int)SrcNumElts)
Nate Begeman9008ca62009-04-27 18:41:29 +00002766 MappedOps.push_back(Idx - StartIdx[0]);
2767 else
2768 MappedOps.push_back(Idx - SrcNumElts - StartIdx[1] + MaskNumElts);
Mon P Wangc7849c22008-11-16 05:06:27 +00002769 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002770
Bill Wendling4533cac2010-01-28 21:51:40 +00002771 setValue(&I, DAG.getVectorShuffle(VT, getCurDebugLoc(), Src1, Src2,
2772 &MappedOps[0]));
Mon P Wangc7849c22008-11-16 05:06:27 +00002773 return;
Mon P Wangaeb06d22008-11-10 04:46:22 +00002774 }
2775 }
2776
Mon P Wangc7849c22008-11-16 05:06:27 +00002777 // We can't use either concat vectors or extract subvectors so fall back to
2778 // replacing the shuffle with extract and build vector.
2779 // to insert and build vector.
Owen Andersone50ed302009-08-10 22:56:29 +00002780 EVT EltVT = VT.getVectorElementType();
2781 EVT PtrVT = TLI.getPointerTy();
Mon P Wangaeb06d22008-11-10 04:46:22 +00002782 SmallVector<SDValue,8> Ops;
Nate Begeman5a5ca152009-04-29 05:20:52 +00002783 for (unsigned i = 0; i != MaskNumElts; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00002784 if (Mask[i] < 0) {
Dale Johannesene8d72302009-02-06 23:05:02 +00002785 Ops.push_back(DAG.getUNDEF(EltVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002786 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +00002787 int Idx = Mask[i];
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002788 SDValue Res;
2789
Nate Begeman5a5ca152009-04-29 05:20:52 +00002790 if (Idx < (int)SrcNumElts)
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002791 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2792 EltVT, Src1, DAG.getConstant(Idx, PtrVT));
Mon P Wangaeb06d22008-11-10 04:46:22 +00002793 else
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002794 Res = DAG.getNode(ISD::EXTRACT_VECTOR_ELT, getCurDebugLoc(),
2795 EltVT, Src2,
2796 DAG.getConstant(Idx - SrcNumElts, PtrVT));
2797
2798 Ops.push_back(Res);
Mon P Wangaeb06d22008-11-10 04:46:22 +00002799 }
2800 }
Bill Wendlingb85b6e82009-12-21 22:42:14 +00002801
Bill Wendling4533cac2010-01-28 21:51:40 +00002802 setValue(&I, DAG.getNode(ISD::BUILD_VECTOR, getCurDebugLoc(),
2803 VT, &Ops[0], Ops.size()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002804}
2805
Dan Gohman46510a72010-04-15 01:51:59 +00002806void SelectionDAGBuilder::visitInsertValue(const InsertValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002807 const Value *Op0 = I.getOperand(0);
2808 const Value *Op1 = I.getOperand(1);
2809 const Type *AggTy = I.getType();
2810 const Type *ValTy = Op1->getType();
2811 bool IntoUndef = isa<UndefValue>(Op0);
2812 bool FromUndef = isa<UndefValue>(Op1);
2813
Dan Gohman0dadb152010-10-06 16:18:29 +00002814 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002815
Owen Andersone50ed302009-08-10 22:56:29 +00002816 SmallVector<EVT, 4> AggValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002817 ComputeValueVTs(TLI, AggTy, AggValueVTs);
Owen Andersone50ed302009-08-10 22:56:29 +00002818 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002819 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2820
2821 unsigned NumAggValues = AggValueVTs.size();
2822 unsigned NumValValues = ValValueVTs.size();
2823 SmallVector<SDValue, 4> Values(NumAggValues);
2824
2825 SDValue Agg = getValue(Op0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002826 unsigned i = 0;
2827 // Copy the beginning value(s) from the original aggregate.
2828 for (; i != LinearIndex; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002829 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002830 SDValue(Agg.getNode(), Agg.getResNo() + i);
2831 // Copy values from the inserted value(s).
Rafael Espindola3fa82832011-05-13 15:18:06 +00002832 if (NumValValues) {
2833 SDValue Val = getValue(Op1);
2834 for (; i != LinearIndex + NumValValues; ++i)
2835 Values[i] = FromUndef ? DAG.getUNDEF(AggValueVTs[i]) :
2836 SDValue(Val.getNode(), Val.getResNo() + i - LinearIndex);
2837 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002838 // Copy remaining value(s) from the original aggregate.
2839 for (; i != NumAggValues; ++i)
Dale Johannesene8d72302009-02-06 23:05:02 +00002840 Values[i] = IntoUndef ? DAG.getUNDEF(AggValueVTs[i]) :
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002841 SDValue(Agg.getNode(), Agg.getResNo() + i);
2842
Bill Wendling4533cac2010-01-28 21:51:40 +00002843 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2844 DAG.getVTList(&AggValueVTs[0], NumAggValues),
2845 &Values[0], NumAggValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002846}
2847
Dan Gohman46510a72010-04-15 01:51:59 +00002848void SelectionDAGBuilder::visitExtractValue(const ExtractValueInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002849 const Value *Op0 = I.getOperand(0);
2850 const Type *AggTy = Op0->getType();
2851 const Type *ValTy = I.getType();
2852 bool OutOfUndef = isa<UndefValue>(Op0);
2853
Dan Gohman0dadb152010-10-06 16:18:29 +00002854 unsigned LinearIndex = ComputeLinearIndex(AggTy, I.idx_begin(), I.idx_end());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002855
Owen Andersone50ed302009-08-10 22:56:29 +00002856 SmallVector<EVT, 4> ValValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002857 ComputeValueVTs(TLI, ValTy, ValValueVTs);
2858
2859 unsigned NumValValues = ValValueVTs.size();
Rafael Espindola3fa82832011-05-13 15:18:06 +00002860
2861 // Ignore a extractvalue that produces an empty object
2862 if (!NumValValues) {
2863 setValue(&I, DAG.getUNDEF(MVT(MVT::Other)));
2864 return;
2865 }
2866
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002867 SmallVector<SDValue, 4> Values(NumValValues);
2868
2869 SDValue Agg = getValue(Op0);
2870 // Copy out the selected value(s).
2871 for (unsigned i = LinearIndex; i != LinearIndex + NumValValues; ++i)
2872 Values[i - LinearIndex] =
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002873 OutOfUndef ?
Dale Johannesene8d72302009-02-06 23:05:02 +00002874 DAG.getUNDEF(Agg.getNode()->getValueType(Agg.getResNo() + i)) :
Bill Wendlingf0a2d0c2008-11-20 07:24:30 +00002875 SDValue(Agg.getNode(), Agg.getResNo() + i);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002876
Bill Wendling4533cac2010-01-28 21:51:40 +00002877 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
2878 DAG.getVTList(&ValValueVTs[0], NumValValues),
2879 &Values[0], NumValValues));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002880}
2881
Dan Gohman46510a72010-04-15 01:51:59 +00002882void SelectionDAGBuilder::visitGetElementPtr(const User &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002883 SDValue N = getValue(I.getOperand(0));
2884 const Type *Ty = I.getOperand(0)->getType();
2885
Dan Gohman46510a72010-04-15 01:51:59 +00002886 for (GetElementPtrInst::const_op_iterator OI = I.op_begin()+1, E = I.op_end();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002887 OI != E; ++OI) {
Dan Gohman46510a72010-04-15 01:51:59 +00002888 const Value *Idx = *OI;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002889 if (const StructType *StTy = dyn_cast<StructType>(Ty)) {
2890 unsigned Field = cast<ConstantInt>(Idx)->getZExtValue();
2891 if (Field) {
2892 // N = N + Offset
2893 uint64_t Offset = TD->getStructLayout(StTy)->getElementOffset(Field);
Dale Johannesen66978ee2009-01-31 02:22:37 +00002894 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002895 DAG.getIntPtrConstant(Offset));
2896 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002897
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002898 Ty = StTy->getElementType(Field);
2899 } else {
2900 Ty = cast<SequentialType>(Ty)->getElementType();
2901
2902 // If this is a constant subscript, handle it quickly.
Dan Gohman46510a72010-04-15 01:51:59 +00002903 if (const ConstantInt *CI = dyn_cast<ConstantInt>(Idx)) {
Dan Gohmane368b462010-06-18 14:22:04 +00002904 if (CI->isZero()) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002905 uint64_t Offs =
Duncan Sands777d2302009-05-09 07:06:46 +00002906 TD->getTypeAllocSize(Ty)*cast<ConstantInt>(CI)->getSExtValue();
Evan Cheng65b52df2009-02-09 21:01:06 +00002907 SDValue OffsVal;
Owen Andersone50ed302009-08-10 22:56:29 +00002908 EVT PTy = TLI.getPointerTy();
Owen Anderson77547be2009-08-10 18:56:59 +00002909 unsigned PtrBits = PTy.getSizeInBits();
Bill Wendlinge1a90422009-12-21 23:10:19 +00002910 if (PtrBits < 64)
Evan Cheng65b52df2009-02-09 21:01:06 +00002911 OffsVal = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(),
2912 TLI.getPointerTy(),
Owen Anderson825b72b2009-08-11 20:47:22 +00002913 DAG.getConstant(Offs, MVT::i64));
Bill Wendlinge1a90422009-12-21 23:10:19 +00002914 else
Evan Chengb1032a82009-02-09 20:54:38 +00002915 OffsVal = DAG.getIntPtrConstant(Offs);
Bill Wendlinge1a90422009-12-21 23:10:19 +00002916
Dale Johannesen66978ee2009-01-31 02:22:37 +00002917 N = DAG.getNode(ISD::ADD, getCurDebugLoc(), N.getValueType(), N,
Evan Chengb1032a82009-02-09 20:54:38 +00002918 OffsVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002919 continue;
2920 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00002921
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002922 // N = N + Idx * ElementSize;
Dan Gohman7abbd042009-10-23 17:57:43 +00002923 APInt ElementSize = APInt(TLI.getPointerTy().getSizeInBits(),
2924 TD->getTypeAllocSize(Ty));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002925 SDValue IdxN = getValue(Idx);
2926
2927 // If the index is smaller or larger than intptr_t, truncate or extend
2928 // it.
Duncan Sands3a66a682009-10-13 21:04:12 +00002929 IdxN = DAG.getSExtOrTrunc(IdxN, getCurDebugLoc(), N.getValueType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002930
2931 // If this is a multiply by a power of two, turn it into a shl
2932 // immediately. This is a very common case.
2933 if (ElementSize != 1) {
Dan Gohman7abbd042009-10-23 17:57:43 +00002934 if (ElementSize.isPowerOf2()) {
2935 unsigned Amt = ElementSize.logBase2();
Scott Michelfdc40a02009-02-17 22:15:04 +00002936 IdxN = DAG.getNode(ISD::SHL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002937 N.getValueType(), IdxN,
Duncan Sands92abc622009-01-31 15:50:11 +00002938 DAG.getConstant(Amt, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002939 } else {
Dan Gohman7abbd042009-10-23 17:57:43 +00002940 SDValue Scale = DAG.getConstant(ElementSize, TLI.getPointerTy());
Scott Michelfdc40a02009-02-17 22:15:04 +00002941 IdxN = DAG.getNode(ISD::MUL, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002942 N.getValueType(), IdxN, Scale);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002943 }
2944 }
2945
Scott Michelfdc40a02009-02-17 22:15:04 +00002946 N = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002947 N.getValueType(), N, IdxN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002948 }
2949 }
Bill Wendlinge1a90422009-12-21 23:10:19 +00002950
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002951 setValue(&I, N);
2952}
2953
Dan Gohman46510a72010-04-15 01:51:59 +00002954void SelectionDAGBuilder::visitAlloca(const AllocaInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002955 // If this is a fixed sized alloca in the entry block of the function,
2956 // allocate it statically on the stack.
2957 if (FuncInfo.StaticAllocaMap.count(&I))
2958 return; // getValue will auto-populate this.
2959
2960 const Type *Ty = I.getAllocatedType();
Duncan Sands777d2302009-05-09 07:06:46 +00002961 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002962 unsigned Align =
2963 std::max((unsigned)TLI.getTargetData()->getPrefTypeAlignment(Ty),
2964 I.getAlignment());
2965
2966 SDValue AllocSize = getValue(I.getArraySize());
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002967
Owen Andersone50ed302009-08-10 22:56:29 +00002968 EVT IntPtr = TLI.getPointerTy();
Dan Gohmanf75a7d32010-05-28 01:14:11 +00002969 if (AllocSize.getValueType() != IntPtr)
2970 AllocSize = DAG.getZExtOrTrunc(AllocSize, getCurDebugLoc(), IntPtr);
2971
2972 AllocSize = DAG.getNode(ISD::MUL, getCurDebugLoc(), IntPtr,
2973 AllocSize,
2974 DAG.getConstant(TySize, IntPtr));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00002975
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002976 // Handle alignment. If the requested alignment is less than or equal to
2977 // the stack alignment, ignore it. If the size is greater than or equal to
2978 // the stack alignment, we note this in the DYNAMIC_STACKALLOC node.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002979 unsigned StackAlign = TM.getFrameLowering()->getStackAlignment();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002980 if (Align <= StackAlign)
2981 Align = 0;
2982
2983 // Round the size of the allocation up to the stack alignment size
2984 // by add SA-1 to the size.
Scott Michelfdc40a02009-02-17 22:15:04 +00002985 AllocSize = DAG.getNode(ISD::ADD, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002986 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002987 DAG.getIntPtrConstant(StackAlign-1));
Bill Wendling856ff412009-12-22 00:12:37 +00002988
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002989 // Mask out the low bits for alignment purposes.
Scott Michelfdc40a02009-02-17 22:15:04 +00002990 AllocSize = DAG.getNode(ISD::AND, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00002991 AllocSize.getValueType(), AllocSize,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002992 DAG.getIntPtrConstant(~(uint64_t)(StackAlign-1)));
2993
2994 SDValue Ops[] = { getRoot(), AllocSize, DAG.getIntPtrConstant(Align) };
Owen Anderson825b72b2009-08-11 20:47:22 +00002995 SDVTList VTs = DAG.getVTList(AllocSize.getValueType(), MVT::Other);
Scott Michelfdc40a02009-02-17 22:15:04 +00002996 SDValue DSA = DAG.getNode(ISD::DYNAMIC_STACKALLOC, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00002997 VTs, Ops, 3);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00002998 setValue(&I, DSA);
2999 DAG.setRoot(DSA.getValue(1));
Bill Wendling856ff412009-12-22 00:12:37 +00003000
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003001 // Inform the Frame Information that we have just allocated a variable-sized
3002 // object.
Eric Christopher2b8271e2010-07-17 00:28:22 +00003003 FuncInfo.MF->getFrameInfo()->CreateVariableSizedObject(Align ? Align : 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003004}
3005
Dan Gohman46510a72010-04-15 01:51:59 +00003006void SelectionDAGBuilder::visitLoad(const LoadInst &I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003007 const Value *SV = I.getOperand(0);
3008 SDValue Ptr = getValue(SV);
3009
3010 const Type *Ty = I.getType();
David Greene1e559442010-02-15 17:00:31 +00003011
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003012 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003013 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003014 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003015 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003016
Owen Andersone50ed302009-08-10 22:56:29 +00003017 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003018 SmallVector<uint64_t, 4> Offsets;
3019 ComputeValueVTs(TLI, Ty, ValueVTs, &Offsets);
3020 unsigned NumValues = ValueVTs.size();
3021 if (NumValues == 0)
3022 return;
3023
3024 SDValue Root;
3025 bool ConstantMemory = false;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003026 if (I.isVolatile() || NumValues > MaxParallelChains)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003027 // Serialize volatile loads with other side effects.
3028 Root = getRoot();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003029 else if (AA->pointsToConstantMemory(
3030 AliasAnalysis::Location(SV, AA->getTypeStoreSize(Ty), TBAAInfo))) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003031 // Do not serialize (non-volatile) loads of constant memory with anything.
3032 Root = DAG.getEntryNode();
3033 ConstantMemory = true;
3034 } else {
3035 // Do not serialize non-volatile loads against each other.
3036 Root = DAG.getRoot();
3037 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003038
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003039 SmallVector<SDValue, 4> Values(NumValues);
Andrew Trickde91f3c2010-11-12 17:50:46 +00003040 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3041 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003042 EVT PtrVT = Ptr.getValueType();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003043 unsigned ChainI = 0;
3044 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3045 // Serializing loads here may result in excessive register pressure, and
3046 // TokenFactor places arbitrary choke points on the scheduler. SD scheduling
3047 // could recover a bit by hoisting nodes upward in the chain by recognizing
3048 // they are side-effect free or do not alias. The optimizer should really
3049 // avoid this case by converting large object/array copies to llvm.memcpy
3050 // (MaxParallelChains should always remain as failsafe).
3051 if (ChainI == MaxParallelChains) {
3052 assert(PendingLoads.empty() && "PendingLoads must be serialized first");
3053 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3054 MVT::Other, &Chains[0], ChainI);
3055 Root = Chain;
3056 ChainI = 0;
3057 }
Bill Wendling856ff412009-12-22 00:12:37 +00003058 SDValue A = DAG.getNode(ISD::ADD, getCurDebugLoc(),
3059 PtrVT, Ptr,
3060 DAG.getConstant(Offsets[i], PtrVT));
Dale Johannesen66978ee2009-01-31 02:22:37 +00003061 SDValue L = DAG.getLoad(ValueVTs[i], getCurDebugLoc(), Root,
Michael J. Spencere70c5262010-10-16 08:25:21 +00003062 A, MachinePointerInfo(SV, Offsets[i]), isVolatile,
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003063 isNonTemporal, Alignment, TBAAInfo);
Bill Wendling856ff412009-12-22 00:12:37 +00003064
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003065 Values[i] = L;
Andrew Trickde91f3c2010-11-12 17:50:46 +00003066 Chains[ChainI] = L.getValue(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003067 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003068
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003069 if (!ConstantMemory) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003070 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003071 MVT::Other, &Chains[0], ChainI);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003072 if (isVolatile)
3073 DAG.setRoot(Chain);
3074 else
3075 PendingLoads.push_back(Chain);
3076 }
3077
Bill Wendling4533cac2010-01-28 21:51:40 +00003078 setValue(&I, DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
3079 DAG.getVTList(&ValueVTs[0], NumValues),
3080 &Values[0], NumValues));
Bill Wendling856ff412009-12-22 00:12:37 +00003081}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003082
Dan Gohman46510a72010-04-15 01:51:59 +00003083void SelectionDAGBuilder::visitStore(const StoreInst &I) {
3084 const Value *SrcV = I.getOperand(0);
3085 const Value *PtrV = I.getOperand(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003086
Owen Andersone50ed302009-08-10 22:56:29 +00003087 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003088 SmallVector<uint64_t, 4> Offsets;
3089 ComputeValueVTs(TLI, SrcV->getType(), ValueVTs, &Offsets);
3090 unsigned NumValues = ValueVTs.size();
3091 if (NumValues == 0)
3092 return;
3093
3094 // Get the lowered operands. Note that we do this after
3095 // checking if NumResults is zero, because with zero results
3096 // the operands won't have values in the map.
3097 SDValue Src = getValue(SrcV);
3098 SDValue Ptr = getValue(PtrV);
3099
3100 SDValue Root = getRoot();
Andrew Trickde91f3c2010-11-12 17:50:46 +00003101 SmallVector<SDValue, 4> Chains(std::min(unsigned(MaxParallelChains),
3102 NumValues));
Owen Andersone50ed302009-08-10 22:56:29 +00003103 EVT PtrVT = Ptr.getValueType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003104 bool isVolatile = I.isVolatile();
David Greene1e559442010-02-15 17:00:31 +00003105 bool isNonTemporal = I.getMetadata("nontemporal") != 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003106 unsigned Alignment = I.getAlignment();
Dan Gohmanf96e4bd2010-10-20 00:31:05 +00003107 const MDNode *TBAAInfo = I.getMetadata(LLVMContext::MD_tbaa);
Bill Wendling856ff412009-12-22 00:12:37 +00003108
Andrew Trickde91f3c2010-11-12 17:50:46 +00003109 unsigned ChainI = 0;
3110 for (unsigned i = 0; i != NumValues; ++i, ++ChainI) {
3111 // See visitLoad comments.
3112 if (ChainI == MaxParallelChains) {
3113 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
3114 MVT::Other, &Chains[0], ChainI);
3115 Root = Chain;
3116 ChainI = 0;
3117 }
Bill Wendling856ff412009-12-22 00:12:37 +00003118 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT, Ptr,
3119 DAG.getConstant(Offsets[i], PtrVT));
Andrew Trickde91f3c2010-11-12 17:50:46 +00003120 SDValue St = DAG.getStore(Root, getCurDebugLoc(),
3121 SDValue(Src.getNode(), Src.getResNo() + i),
3122 Add, MachinePointerInfo(PtrV, Offsets[i]),
3123 isVolatile, isNonTemporal, Alignment, TBAAInfo);
3124 Chains[ChainI] = St;
Bill Wendling856ff412009-12-22 00:12:37 +00003125 }
3126
Devang Patel7e13efa2010-10-26 22:14:52 +00003127 SDValue StoreNode = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
Andrew Trickde91f3c2010-11-12 17:50:46 +00003128 MVT::Other, &Chains[0], ChainI);
Devang Patel7e13efa2010-10-26 22:14:52 +00003129 ++SDNodeOrder;
3130 AssignOrderingToNode(StoreNode.getNode());
3131 DAG.setRoot(StoreNode);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003132}
3133
3134/// visitTargetIntrinsic - Lower a call of a target intrinsic to an INTRINSIC
3135/// node.
Dan Gohman46510a72010-04-15 01:51:59 +00003136void SelectionDAGBuilder::visitTargetIntrinsic(const CallInst &I,
Dan Gohman2048b852009-11-23 18:04:58 +00003137 unsigned Intrinsic) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003138 bool HasChain = !I.doesNotAccessMemory();
3139 bool OnlyLoad = HasChain && I.onlyReadsMemory();
3140
3141 // Build the operand list.
3142 SmallVector<SDValue, 8> Ops;
3143 if (HasChain) { // If this intrinsic has side-effects, chainify it.
3144 if (OnlyLoad) {
3145 // We don't need to serialize loads against other loads.
3146 Ops.push_back(DAG.getRoot());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003147 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003148 Ops.push_back(getRoot());
3149 }
3150 }
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003151
3152 // Info is set by getTgtMemInstrinsic
3153 TargetLowering::IntrinsicInfo Info;
3154 bool IsTgtIntrinsic = TLI.getTgtMemIntrinsic(Info, I, Intrinsic);
3155
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003156 // Add the intrinsic ID as an integer operand if it's not a target intrinsic.
Bob Wilson65ffec42010-09-21 17:56:22 +00003157 if (!IsTgtIntrinsic || Info.opc == ISD::INTRINSIC_VOID ||
3158 Info.opc == ISD::INTRINSIC_W_CHAIN)
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003159 Ops.push_back(DAG.getConstant(Intrinsic, TLI.getPointerTy()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003160
3161 // Add all operands of the call to the operand list.
Gabor Greif0635f352010-06-25 09:38:13 +00003162 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
3163 SDValue Op = getValue(I.getArgOperand(i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003164 assert(TLI.isTypeLegal(Op.getValueType()) &&
3165 "Intrinsic uses a non-legal type?");
3166 Ops.push_back(Op);
3167 }
3168
Owen Andersone50ed302009-08-10 22:56:29 +00003169 SmallVector<EVT, 4> ValueVTs;
Bob Wilson8d919552009-07-31 22:41:21 +00003170 ComputeValueVTs(TLI, I.getType(), ValueVTs);
3171#ifndef NDEBUG
3172 for (unsigned Val = 0, E = ValueVTs.size(); Val != E; ++Val) {
3173 assert(TLI.isTypeLegal(ValueVTs[Val]) &&
3174 "Intrinsic uses a non-legal type?");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003175 }
Bob Wilson8d919552009-07-31 22:41:21 +00003176#endif // NDEBUG
Bill Wendling856ff412009-12-22 00:12:37 +00003177
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003178 if (HasChain)
Owen Anderson825b72b2009-08-11 20:47:22 +00003179 ValueVTs.push_back(MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003180
Bob Wilson8d919552009-07-31 22:41:21 +00003181 SDVTList VTs = DAG.getVTList(ValueVTs.data(), ValueVTs.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003182
3183 // Create the node.
3184 SDValue Result;
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003185 if (IsTgtIntrinsic) {
3186 // This is target intrinsic that touches memory
Dale Johannesen66978ee2009-01-31 02:22:37 +00003187 Result = DAG.getMemIntrinsicNode(Info.opc, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003188 VTs, &Ops[0], Ops.size(),
Chris Lattnere9ba5dd2010-09-21 04:57:15 +00003189 Info.memVT,
3190 MachinePointerInfo(Info.ptrVal, Info.offset),
Mon P Wang3efcd4a2008-11-01 20:24:53 +00003191 Info.align, Info.vol,
3192 Info.readMem, Info.writeMem);
Bill Wendling856ff412009-12-22 00:12:37 +00003193 } else if (!HasChain) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003194 Result = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003195 VTs, &Ops[0], Ops.size());
Benjamin Kramerf0127052010-01-05 13:12:22 +00003196 } else if (!I.getType()->isVoidTy()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00003197 Result = DAG.getNode(ISD::INTRINSIC_W_CHAIN, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003198 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003199 } else {
Scott Michelfdc40a02009-02-17 22:15:04 +00003200 Result = DAG.getNode(ISD::INTRINSIC_VOID, getCurDebugLoc(),
Dan Gohmanfc166572009-04-09 23:54:40 +00003201 VTs, &Ops[0], Ops.size());
Bill Wendling856ff412009-12-22 00:12:37 +00003202 }
3203
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003204 if (HasChain) {
3205 SDValue Chain = Result.getValue(Result.getNode()->getNumValues()-1);
3206 if (OnlyLoad)
3207 PendingLoads.push_back(Chain);
3208 else
3209 DAG.setRoot(Chain);
3210 }
Bill Wendling856ff412009-12-22 00:12:37 +00003211
Benjamin Kramerf0127052010-01-05 13:12:22 +00003212 if (!I.getType()->isVoidTy()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003213 if (const VectorType *PTy = dyn_cast<VectorType>(I.getType())) {
Owen Andersone50ed302009-08-10 22:56:29 +00003214 EVT VT = TLI.getValueType(PTy);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003215 Result = DAG.getNode(ISD::BITCAST, getCurDebugLoc(), VT, Result);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003216 }
Bill Wendling856ff412009-12-22 00:12:37 +00003217
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003218 setValue(&I, Result);
3219 }
3220}
3221
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003222/// GetSignificand - Get the significand and build it into a floating-point
3223/// number with exponent of 1:
3224///
3225/// Op = (Op & 0x007fffff) | 0x3f800000;
3226///
3227/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003228static SDValue
Bill Wendling46ada192010-03-02 01:55:18 +00003229GetSignificand(SelectionDAG &DAG, SDValue Op, DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003230 SDValue t1 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3231 DAG.getConstant(0x007fffff, MVT::i32));
3232 SDValue t2 = DAG.getNode(ISD::OR, dl, MVT::i32, t1,
3233 DAG.getConstant(0x3f800000, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003234 return DAG.getNode(ISD::BITCAST, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003235}
3236
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003237/// GetExponent - Get the exponent:
3238///
Bill Wendlinge9a72862009-01-20 21:17:57 +00003239/// (float)(int)(((Op & 0x7f800000) >> 23) - 127);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003240///
3241/// where Op is the hexidecimal representation of floating point value.
Bill Wendling39150252008-09-09 20:39:27 +00003242static SDValue
Dale Johannesen66978ee2009-01-31 02:22:37 +00003243GetExponent(SelectionDAG &DAG, SDValue Op, const TargetLowering &TLI,
Bill Wendling46ada192010-03-02 01:55:18 +00003244 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003245 SDValue t0 = DAG.getNode(ISD::AND, dl, MVT::i32, Op,
3246 DAG.getConstant(0x7f800000, MVT::i32));
3247 SDValue t1 = DAG.getNode(ISD::SRL, dl, MVT::i32, t0,
Duncan Sands92abc622009-01-31 15:50:11 +00003248 DAG.getConstant(23, TLI.getPointerTy()));
Owen Anderson825b72b2009-08-11 20:47:22 +00003249 SDValue t2 = DAG.getNode(ISD::SUB, dl, MVT::i32, t1,
3250 DAG.getConstant(127, MVT::i32));
Bill Wendling4533cac2010-01-28 21:51:40 +00003251 return DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, t2);
Bill Wendling39150252008-09-09 20:39:27 +00003252}
3253
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003254/// getF32Constant - Get 32-bit floating point constant.
3255static SDValue
3256getF32Constant(SelectionDAG &DAG, unsigned Flt) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003257 return DAG.getConstantFP(APFloat(APInt(32, Flt)), MVT::f32);
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003258}
3259
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003260/// Inlined utility function to implement binary input atomic intrinsics for
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003261/// visitIntrinsicCall: I is a call instruction
3262/// Op is the associated NodeType for I
3263const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003264SelectionDAGBuilder::implVisitBinaryAtomic(const CallInst& I,
3265 ISD::NodeType Op) {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003266 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003267 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00003268 DAG.getAtomic(Op, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00003269 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00003270 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00003271 getValue(I.getArgOperand(0)),
3272 getValue(I.getArgOperand(1)),
3273 I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00003274 setValue(&I, L);
3275 DAG.setRoot(L.getValue(1));
3276 return 0;
3277}
3278
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003279// implVisitAluOverflow - Lower arithmetic overflow instrinsics.
Bill Wendling74c37652008-12-09 22:08:41 +00003280const char *
Dan Gohman46510a72010-04-15 01:51:59 +00003281SelectionDAGBuilder::implVisitAluOverflow(const CallInst &I, ISD::NodeType Op) {
Gabor Greif0635f352010-06-25 09:38:13 +00003282 SDValue Op1 = getValue(I.getArgOperand(0));
3283 SDValue Op2 = getValue(I.getArgOperand(1));
Bill Wendling74c37652008-12-09 22:08:41 +00003284
Owen Anderson825b72b2009-08-11 20:47:22 +00003285 SDVTList VTs = DAG.getVTList(Op1.getValueType(), MVT::i1);
Bill Wendling4533cac2010-01-28 21:51:40 +00003286 setValue(&I, DAG.getNode(Op, getCurDebugLoc(), VTs, Op1, Op2));
Bill Wendling2ce4e5c2008-12-10 00:28:22 +00003287 return 0;
3288}
Bill Wendling74c37652008-12-09 22:08:41 +00003289
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003290/// visitExp - Lower an exp intrinsic. Handles the special sequences for
3291/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003292void
Dan Gohman46510a72010-04-15 01:51:59 +00003293SelectionDAGBuilder::visitExp(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003294 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003295 DebugLoc dl = getCurDebugLoc();
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003296
Gabor Greif0635f352010-06-25 09:38:13 +00003297 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003298 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003299 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003300
3301 // Put the exponent in the right bit position for later addition to the
3302 // final result:
3303 //
3304 // #define LOG2OFe 1.4426950f
3305 // IntegerPartOfX = ((int32_t)(X * LOG2OFe));
Owen Anderson825b72b2009-08-11 20:47:22 +00003306 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003307 getF32Constant(DAG, 0x3fb8aa3b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003308 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003309
3310 // FractionalPartOfX = (X * LOG2OFe) - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003311 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3312 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003313
3314 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003315 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003316 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendling856ff412009-12-22 00:12:37 +00003317
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003318 if (LimitFloatPrecision <= 6) {
3319 // For floating-point precision of 6:
3320 //
3321 // TwoToFractionalPartOfX =
3322 // 0.997535578f +
3323 // (0.735607626f + 0.252464424f * x) * x;
3324 //
3325 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003326 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003327 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003328 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003329 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003330 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3331 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003332 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003333 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t5);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003334
3335 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003336 SDValue t6 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003337 TwoToFracPartOfX, IntegerPartOfX);
3338
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003339 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t6);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003340 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3341 // For floating-point precision of 12:
3342 //
3343 // TwoToFractionalPartOfX =
3344 // 0.999892986f +
3345 // (0.696457318f +
3346 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3347 //
3348 // 0.000107046256 error, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003349 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003350 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003351 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003352 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003353 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3354 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003355 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003356 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3357 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003358 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003359 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,MVT::i32, t7);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003360
3361 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003362 SDValue t8 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003363 TwoToFracPartOfX, IntegerPartOfX);
3364
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003365 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t8);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003366 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3367 // For floating-point precision of 18:
3368 //
3369 // TwoToFractionalPartOfX =
3370 // 0.999999982f +
3371 // (0.693148872f +
3372 // (0.240227044f +
3373 // (0.554906021e-1f +
3374 // (0.961591928e-2f +
3375 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3376 //
3377 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003378 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003379 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003380 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003381 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003382 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3383 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003384 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003385 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3386 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003387 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003388 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3389 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003390 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003391 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3392 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003393 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003394 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3395 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003396 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003397 SDValue TwoToFracPartOfX = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003398 MVT::i32, t13);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003399
3400 // Add the exponent into the result in integer domain.
Owen Anderson825b72b2009-08-11 20:47:22 +00003401 SDValue t14 = DAG.getNode(ISD::ADD, dl, MVT::i32,
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003402 TwoToFracPartOfX, IntegerPartOfX);
3403
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003404 result = DAG.getNode(ISD::BITCAST, dl, MVT::f32, t14);
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003405 }
3406 } else {
3407 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003408 result = DAG.getNode(ISD::FEXP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003409 getValue(I.getArgOperand(0)).getValueType(),
3410 getValue(I.getArgOperand(0)));
Bill Wendlingb4ec2832008-09-09 22:13:54 +00003411 }
3412
Dale Johannesen59e577f2008-09-05 18:38:42 +00003413 setValue(&I, result);
3414}
3415
Bill Wendling39150252008-09-09 20:39:27 +00003416/// visitLog - Lower a log intrinsic. Handles the special sequences for
3417/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003418void
Dan Gohman46510a72010-04-15 01:51:59 +00003419SelectionDAGBuilder::visitLog(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003420 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003421 DebugLoc dl = getCurDebugLoc();
Bill Wendling39150252008-09-09 20:39:27 +00003422
Gabor Greif0635f352010-06-25 09:38:13 +00003423 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling39150252008-09-09 20:39:27 +00003424 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003425 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003426 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling39150252008-09-09 20:39:27 +00003427
3428 // Scale the exponent by log(2) [0.69314718f].
Bill Wendling46ada192010-03-02 01:55:18 +00003429 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003430 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003431 getF32Constant(DAG, 0x3f317218));
Bill Wendling39150252008-09-09 20:39:27 +00003432
3433 // Get the significand and build it into a floating-point number with
3434 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003435 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling39150252008-09-09 20:39:27 +00003436
3437 if (LimitFloatPrecision <= 6) {
3438 // For floating-point precision of 6:
3439 //
3440 // LogofMantissa =
3441 // -1.1609546f +
3442 // (1.4034025f - 0.23903021f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003443 //
Bill Wendling39150252008-09-09 20:39:27 +00003444 // error 0.0034276066, which is better than 8 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003445 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003446 getF32Constant(DAG, 0xbe74c456));
Owen Anderson825b72b2009-08-11 20:47:22 +00003447 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003448 getF32Constant(DAG, 0x3fb3a2b1));
Owen Anderson825b72b2009-08-11 20:47:22 +00003449 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3450 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003451 getF32Constant(DAG, 0x3f949a29));
Bill Wendling39150252008-09-09 20:39:27 +00003452
Scott Michelfdc40a02009-02-17 22:15:04 +00003453 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003454 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003455 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3456 // For floating-point precision of 12:
3457 //
3458 // LogOfMantissa =
3459 // -1.7417939f +
3460 // (2.8212026f +
3461 // (-1.4699568f +
3462 // (0.44717955f - 0.56570851e-1f * x) * x) * x) * x;
3463 //
3464 // error 0.000061011436, which is 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003465 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003466 getF32Constant(DAG, 0xbd67b6d6));
Owen Anderson825b72b2009-08-11 20:47:22 +00003467 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003468 getF32Constant(DAG, 0x3ee4f4b8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003469 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3470 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003471 getF32Constant(DAG, 0x3fbc278b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003472 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3473 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003474 getF32Constant(DAG, 0x40348e95));
Owen Anderson825b72b2009-08-11 20:47:22 +00003475 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3476 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003477 getF32Constant(DAG, 0x3fdef31a));
Bill Wendling39150252008-09-09 20:39:27 +00003478
Scott Michelfdc40a02009-02-17 22:15:04 +00003479 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003480 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003481 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3482 // For floating-point precision of 18:
3483 //
3484 // LogOfMantissa =
3485 // -2.1072184f +
3486 // (4.2372794f +
3487 // (-3.7029485f +
3488 // (2.2781945f +
3489 // (-0.87823314f +
3490 // (0.19073739f - 0.17809712e-1f * x) * x) * x) * x) * x)*x;
3491 //
3492 // error 0.0000023660568, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003493 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003494 getF32Constant(DAG, 0xbc91e5ac));
Owen Anderson825b72b2009-08-11 20:47:22 +00003495 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003496 getF32Constant(DAG, 0x3e4350aa));
Owen Anderson825b72b2009-08-11 20:47:22 +00003497 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3498 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003499 getF32Constant(DAG, 0x3f60d3e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003500 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3501 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003502 getF32Constant(DAG, 0x4011cdf0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003503 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3504 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003505 getF32Constant(DAG, 0x406cfd1c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003506 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3507 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003508 getF32Constant(DAG, 0x408797cb));
Owen Anderson825b72b2009-08-11 20:47:22 +00003509 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3510 SDValue LogOfMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003511 getF32Constant(DAG, 0x4006dcab));
Bill Wendling39150252008-09-09 20:39:27 +00003512
Scott Michelfdc40a02009-02-17 22:15:04 +00003513 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003514 MVT::f32, LogOfExponent, LogOfMantissa);
Bill Wendling39150252008-09-09 20:39:27 +00003515 }
3516 } else {
3517 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003518 result = DAG.getNode(ISD::FLOG, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003519 getValue(I.getArgOperand(0)).getValueType(),
3520 getValue(I.getArgOperand(0)));
Bill Wendling39150252008-09-09 20:39:27 +00003521 }
3522
Dale Johannesen59e577f2008-09-05 18:38:42 +00003523 setValue(&I, result);
3524}
3525
Bill Wendling3eb59402008-09-09 00:28:24 +00003526/// visitLog2 - Lower a log2 intrinsic. Handles the special sequences for
3527/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003528void
Dan Gohman46510a72010-04-15 01:51:59 +00003529SelectionDAGBuilder::visitLog2(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003530 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003531 DebugLoc dl = getCurDebugLoc();
Bill Wendling3eb59402008-09-09 00:28:24 +00003532
Gabor Greif0635f352010-06-25 09:38:13 +00003533 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003534 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003535 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003536 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003537
Bill Wendling39150252008-09-09 20:39:27 +00003538 // Get the exponent.
Bill Wendling46ada192010-03-02 01:55:18 +00003539 SDValue LogOfExponent = GetExponent(DAG, Op1, TLI, dl);
Bill Wendling856ff412009-12-22 00:12:37 +00003540
Bill Wendling3eb59402008-09-09 00:28:24 +00003541 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003542 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003543 SDValue X = GetSignificand(DAG, Op1, dl);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003544
Bill Wendling3eb59402008-09-09 00:28:24 +00003545 // Different possible minimax approximations of significand in
3546 // floating-point for various degrees of accuracy over [1,2].
3547 if (LimitFloatPrecision <= 6) {
3548 // For floating-point precision of 6:
3549 //
3550 // Log2ofMantissa = -1.6749035f + (2.0246817f - .34484768f * x) * x;
3551 //
3552 // error 0.0049451742, which is more than 7 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003553 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003554 getF32Constant(DAG, 0xbeb08fe0));
Owen Anderson825b72b2009-08-11 20:47:22 +00003555 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003556 getF32Constant(DAG, 0x40019463));
Owen Anderson825b72b2009-08-11 20:47:22 +00003557 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3558 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003559 getF32Constant(DAG, 0x3fd6633d));
Bill Wendling3eb59402008-09-09 00:28:24 +00003560
Scott Michelfdc40a02009-02-17 22:15:04 +00003561 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003562 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003563 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3564 // For floating-point precision of 12:
3565 //
3566 // Log2ofMantissa =
3567 // -2.51285454f +
3568 // (4.07009056f +
3569 // (-2.12067489f +
3570 // (.645142248f - 0.816157886e-1f * x) * x) * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003571 //
Bill Wendling3eb59402008-09-09 00:28:24 +00003572 // error 0.0000876136000, which is better than 13 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003573 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003574 getF32Constant(DAG, 0xbda7262e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003575 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003576 getF32Constant(DAG, 0x3f25280b));
Owen Anderson825b72b2009-08-11 20:47:22 +00003577 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3578 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003579 getF32Constant(DAG, 0x4007b923));
Owen Anderson825b72b2009-08-11 20:47:22 +00003580 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3581 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003582 getF32Constant(DAG, 0x40823e2f));
Owen Anderson825b72b2009-08-11 20:47:22 +00003583 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3584 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003585 getF32Constant(DAG, 0x4020d29c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003586
Scott Michelfdc40a02009-02-17 22:15:04 +00003587 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003588 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003589 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3590 // For floating-point precision of 18:
3591 //
3592 // Log2ofMantissa =
3593 // -3.0400495f +
3594 // (6.1129976f +
3595 // (-5.3420409f +
3596 // (3.2865683f +
3597 // (-1.2669343f +
3598 // (0.27515199f -
3599 // 0.25691327e-1f * x) * x) * x) * x) * x) * x;
3600 //
3601 // error 0.0000018516, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003602 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003603 getF32Constant(DAG, 0xbcd2769e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003604 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003605 getF32Constant(DAG, 0x3e8ce0b9));
Owen Anderson825b72b2009-08-11 20:47:22 +00003606 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3607 SDValue t3 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003608 getF32Constant(DAG, 0x3fa22ae7));
Owen Anderson825b72b2009-08-11 20:47:22 +00003609 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3610 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003611 getF32Constant(DAG, 0x40525723));
Owen Anderson825b72b2009-08-11 20:47:22 +00003612 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3613 SDValue t7 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003614 getF32Constant(DAG, 0x40aaf200));
Owen Anderson825b72b2009-08-11 20:47:22 +00003615 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3616 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003617 getF32Constant(DAG, 0x40c39dad));
Owen Anderson825b72b2009-08-11 20:47:22 +00003618 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3619 SDValue Log2ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003620 getF32Constant(DAG, 0x4042902c));
Bill Wendling3eb59402008-09-09 00:28:24 +00003621
Scott Michelfdc40a02009-02-17 22:15:04 +00003622 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003623 MVT::f32, LogOfExponent, Log2ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003624 }
Dale Johannesen853244f2008-09-05 23:49:37 +00003625 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003626 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003627 result = DAG.getNode(ISD::FLOG2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003628 getValue(I.getArgOperand(0)).getValueType(),
3629 getValue(I.getArgOperand(0)));
Dale Johannesen853244f2008-09-05 23:49:37 +00003630 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003631
Dale Johannesen59e577f2008-09-05 18:38:42 +00003632 setValue(&I, result);
3633}
3634
Bill Wendling3eb59402008-09-09 00:28:24 +00003635/// visitLog10 - Lower a log10 intrinsic. Handles the special sequences for
3636/// limited-precision mode.
Dale Johannesen59e577f2008-09-05 18:38:42 +00003637void
Dan Gohman46510a72010-04-15 01:51:59 +00003638SelectionDAGBuilder::visitLog10(const CallInst &I) {
Dale Johannesen59e577f2008-09-05 18:38:42 +00003639 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003640 DebugLoc dl = getCurDebugLoc();
Bill Wendling181b6272008-10-19 20:34:04 +00003641
Gabor Greif0635f352010-06-25 09:38:13 +00003642 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendling3eb59402008-09-09 00:28:24 +00003643 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003644 SDValue Op = getValue(I.getArgOperand(0));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003645 SDValue Op1 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, Op);
Bill Wendling3eb59402008-09-09 00:28:24 +00003646
Bill Wendling39150252008-09-09 20:39:27 +00003647 // Scale the exponent by log10(2) [0.30102999f].
Bill Wendling46ada192010-03-02 01:55:18 +00003648 SDValue Exp = GetExponent(DAG, Op1, TLI, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00003649 SDValue LogOfExponent = DAG.getNode(ISD::FMUL, dl, MVT::f32, Exp,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003650 getF32Constant(DAG, 0x3e9a209a));
Bill Wendling3eb59402008-09-09 00:28:24 +00003651
3652 // Get the significand and build it into a floating-point number with
Bill Wendling39150252008-09-09 20:39:27 +00003653 // exponent of 1.
Bill Wendling46ada192010-03-02 01:55:18 +00003654 SDValue X = GetSignificand(DAG, Op1, dl);
Bill Wendling3eb59402008-09-09 00:28:24 +00003655
3656 if (LimitFloatPrecision <= 6) {
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003657 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003658 //
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003659 // Log10ofMantissa =
3660 // -0.50419619f +
3661 // (0.60948995f - 0.10380950f * x) * x;
3662 //
3663 // error 0.0014886165, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003664 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003665 getF32Constant(DAG, 0xbdd49a13));
Owen Anderson825b72b2009-08-11 20:47:22 +00003666 SDValue t1 = DAG.getNode(ISD::FADD, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003667 getF32Constant(DAG, 0x3f1c0789));
Owen Anderson825b72b2009-08-11 20:47:22 +00003668 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3669 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003670 getF32Constant(DAG, 0x3f011300));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003671
Scott Michelfdc40a02009-02-17 22:15:04 +00003672 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003673 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003674 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3675 // For floating-point precision of 12:
3676 //
3677 // Log10ofMantissa =
3678 // -0.64831180f +
3679 // (0.91751397f +
3680 // (-0.31664806f + 0.47637168e-1f * x) * x) * x;
3681 //
3682 // error 0.00019228036, which is better than 12 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003683 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003684 getF32Constant(DAG, 0x3d431f31));
Owen Anderson825b72b2009-08-11 20:47:22 +00003685 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003686 getF32Constant(DAG, 0x3ea21fb2));
Owen Anderson825b72b2009-08-11 20:47:22 +00003687 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3688 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003689 getF32Constant(DAG, 0x3f6ae232));
Owen Anderson825b72b2009-08-11 20:47:22 +00003690 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3691 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003692 getF32Constant(DAG, 0x3f25f7c3));
Bill Wendling3eb59402008-09-09 00:28:24 +00003693
Scott Michelfdc40a02009-02-17 22:15:04 +00003694 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003695 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003696 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003697 // For floating-point precision of 18:
3698 //
3699 // Log10ofMantissa =
3700 // -0.84299375f +
3701 // (1.5327582f +
3702 // (-1.0688956f +
3703 // (0.49102474f +
3704 // (-0.12539807f + 0.13508273e-1f * x) * x) * x) * x) * x;
3705 //
3706 // error 0.0000037995730, which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003707 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003708 getF32Constant(DAG, 0x3c5d51ce));
Owen Anderson825b72b2009-08-11 20:47:22 +00003709 SDValue t1 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003710 getF32Constant(DAG, 0x3e00685a));
Owen Anderson825b72b2009-08-11 20:47:22 +00003711 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t1, X);
3712 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003713 getF32Constant(DAG, 0x3efb6798));
Owen Anderson825b72b2009-08-11 20:47:22 +00003714 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3715 SDValue t5 = DAG.getNode(ISD::FSUB, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003716 getF32Constant(DAG, 0x3f88d192));
Owen Anderson825b72b2009-08-11 20:47:22 +00003717 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3718 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003719 getF32Constant(DAG, 0x3fc4316c));
Owen Anderson825b72b2009-08-11 20:47:22 +00003720 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3721 SDValue Log10ofMantissa = DAG.getNode(ISD::FSUB, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003722 getF32Constant(DAG, 0x3f57ce70));
Bill Wendlingbd297bc2008-09-09 18:42:23 +00003723
Scott Michelfdc40a02009-02-17 22:15:04 +00003724 result = DAG.getNode(ISD::FADD, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003725 MVT::f32, LogOfExponent, Log10ofMantissa);
Bill Wendling3eb59402008-09-09 00:28:24 +00003726 }
Dale Johannesen852680a2008-09-05 21:27:19 +00003727 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003728 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003729 result = DAG.getNode(ISD::FLOG10, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003730 getValue(I.getArgOperand(0)).getValueType(),
3731 getValue(I.getArgOperand(0)));
Dale Johannesen852680a2008-09-05 21:27:19 +00003732 }
Bill Wendling3eb59402008-09-09 00:28:24 +00003733
Dale Johannesen59e577f2008-09-05 18:38:42 +00003734 setValue(&I, result);
3735}
3736
Bill Wendlinge10c8142008-09-09 22:39:21 +00003737/// visitExp2 - Lower an exp2 intrinsic. Handles the special sequences for
3738/// limited-precision mode.
Dale Johannesen601d3c02008-09-05 01:48:15 +00003739void
Dan Gohman46510a72010-04-15 01:51:59 +00003740SelectionDAGBuilder::visitExp2(const CallInst &I) {
Dale Johannesen601d3c02008-09-05 01:48:15 +00003741 SDValue result;
Dale Johannesen66978ee2009-01-31 02:22:37 +00003742 DebugLoc dl = getCurDebugLoc();
Bill Wendlinge10c8142008-09-09 22:39:21 +00003743
Gabor Greif0635f352010-06-25 09:38:13 +00003744 if (getValue(I.getArgOperand(0)).getValueType() == MVT::f32 &&
Bill Wendlinge10c8142008-09-09 22:39:21 +00003745 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003746 SDValue Op = getValue(I.getArgOperand(0));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003747
Owen Anderson825b72b2009-08-11 20:47:22 +00003748 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, Op);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003749
3750 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003751 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3752 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, Op, t1);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003753
3754 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003755 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003756 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlinge10c8142008-09-09 22:39:21 +00003757
3758 if (LimitFloatPrecision <= 6) {
3759 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003760 //
Bill Wendlinge10c8142008-09-09 22:39:21 +00003761 // TwoToFractionalPartOfX =
3762 // 0.997535578f +
3763 // (0.735607626f + 0.252464424f * x) * x;
3764 //
3765 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003766 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003767 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003768 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003769 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003770 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3771 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003772 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003773 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003774 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003775 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003776
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003777 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003778 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003779 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3780 // For floating-point precision of 12:
3781 //
3782 // TwoToFractionalPartOfX =
3783 // 0.999892986f +
3784 // (0.696457318f +
3785 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3786 //
3787 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003788 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003789 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003790 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003791 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003792 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3793 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003794 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003795 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3796 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003797 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003798 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003799 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003800 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003801
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003802 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003803 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003804 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3805 // For floating-point precision of 18:
3806 //
3807 // TwoToFractionalPartOfX =
3808 // 0.999999982f +
3809 // (0.693148872f +
3810 // (0.240227044f +
3811 // (0.554906021e-1f +
3812 // (0.961591928e-2f +
3813 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3814 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003815 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003816 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003817 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003818 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003819 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3820 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003821 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003822 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3823 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003824 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003825 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3826 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003827 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003828 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3829 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003830 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003831 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3832 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003833 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003834 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003835 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003836 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003837
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003838 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003839 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlinge10c8142008-09-09 22:39:21 +00003840 }
Dale Johannesen601d3c02008-09-05 01:48:15 +00003841 } else {
Bill Wendling3eb59402008-09-09 00:28:24 +00003842 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003843 result = DAG.getNode(ISD::FEXP2, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003844 getValue(I.getArgOperand(0)).getValueType(),
3845 getValue(I.getArgOperand(0)));
Dale Johannesen601d3c02008-09-05 01:48:15 +00003846 }
Bill Wendlinge10c8142008-09-09 22:39:21 +00003847
Dale Johannesen601d3c02008-09-05 01:48:15 +00003848 setValue(&I, result);
3849}
3850
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003851/// visitPow - Lower a pow intrinsic. Handles the special sequences for
3852/// limited-precision mode with x == 10.0f.
3853void
Dan Gohman46510a72010-04-15 01:51:59 +00003854SelectionDAGBuilder::visitPow(const CallInst &I) {
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003855 SDValue result;
Gabor Greif0635f352010-06-25 09:38:13 +00003856 const Value *Val = I.getArgOperand(0);
Dale Johannesen66978ee2009-01-31 02:22:37 +00003857 DebugLoc dl = getCurDebugLoc();
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003858 bool IsExp10 = false;
3859
Owen Anderson825b72b2009-08-11 20:47:22 +00003860 if (getValue(Val).getValueType() == MVT::f32 &&
Gabor Greif0635f352010-06-25 09:38:13 +00003861 getValue(I.getArgOperand(1)).getValueType() == MVT::f32 &&
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003862 LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
3863 if (Constant *C = const_cast<Constant*>(dyn_cast<Constant>(Val))) {
3864 if (ConstantFP *CFP = dyn_cast<ConstantFP>(C)) {
3865 APFloat Ten(10.0f);
3866 IsExp10 = CFP->getValueAPF().bitwiseIsEqual(Ten);
3867 }
3868 }
3869 }
3870
3871 if (IsExp10 && LimitFloatPrecision > 0 && LimitFloatPrecision <= 18) {
Gabor Greif0635f352010-06-25 09:38:13 +00003872 SDValue Op = getValue(I.getArgOperand(1));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003873
3874 // Put the exponent in the right bit position for later addition to the
3875 // final result:
3876 //
3877 // #define LOG2OF10 3.3219281f
3878 // IntegerPartOfX = (int32_t)(x * LOG2OF10);
Owen Anderson825b72b2009-08-11 20:47:22 +00003879 SDValue t0 = DAG.getNode(ISD::FMUL, dl, MVT::f32, Op,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003880 getF32Constant(DAG, 0x40549a78));
Owen Anderson825b72b2009-08-11 20:47:22 +00003881 SDValue IntegerPartOfX = DAG.getNode(ISD::FP_TO_SINT, dl, MVT::i32, t0);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003882
3883 // FractionalPartOfX = x - (float)IntegerPartOfX;
Owen Anderson825b72b2009-08-11 20:47:22 +00003884 SDValue t1 = DAG.getNode(ISD::SINT_TO_FP, dl, MVT::f32, IntegerPartOfX);
3885 SDValue X = DAG.getNode(ISD::FSUB, dl, MVT::f32, t0, t1);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003886
3887 // IntegerPartOfX <<= 23;
Owen Anderson825b72b2009-08-11 20:47:22 +00003888 IntegerPartOfX = DAG.getNode(ISD::SHL, dl, MVT::i32, IntegerPartOfX,
Duncan Sands92abc622009-01-31 15:50:11 +00003889 DAG.getConstant(23, TLI.getPointerTy()));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003890
3891 if (LimitFloatPrecision <= 6) {
3892 // For floating-point precision of 6:
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003893 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003894 // twoToFractionalPartOfX =
3895 // 0.997535578f +
3896 // (0.735607626f + 0.252464424f * x) * x;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00003897 //
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003898 // error 0.0144103317, which is 6 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003899 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003900 getF32Constant(DAG, 0x3e814304));
Owen Anderson825b72b2009-08-11 20:47:22 +00003901 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003902 getF32Constant(DAG, 0x3f3c50c8));
Owen Anderson825b72b2009-08-11 20:47:22 +00003903 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3904 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003905 getF32Constant(DAG, 0x3f7f5e7e));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003906 SDValue t6 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t5);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003907 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003908 DAG.getNode(ISD::ADD, dl, MVT::i32, t6, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003909
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003910 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003911 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003912 } else if (LimitFloatPrecision > 6 && LimitFloatPrecision <= 12) {
3913 // For floating-point precision of 12:
3914 //
3915 // TwoToFractionalPartOfX =
3916 // 0.999892986f +
3917 // (0.696457318f +
3918 // (0.224338339f + 0.792043434e-1f * x) * x) * x;
3919 //
3920 // error 0.000107046256, which is 13 to 14 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003921 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003922 getF32Constant(DAG, 0x3da235e3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003923 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003924 getF32Constant(DAG, 0x3e65b8f3));
Owen Anderson825b72b2009-08-11 20:47:22 +00003925 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3926 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003927 getF32Constant(DAG, 0x3f324b07));
Owen Anderson825b72b2009-08-11 20:47:22 +00003928 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3929 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003930 getF32Constant(DAG, 0x3f7ff8fd));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003931 SDValue t8 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t7);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003932 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003933 DAG.getNode(ISD::ADD, dl, MVT::i32, t8, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003934
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003935 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003936 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003937 } else { // LimitFloatPrecision > 12 && LimitFloatPrecision <= 18
3938 // For floating-point precision of 18:
3939 //
3940 // TwoToFractionalPartOfX =
3941 // 0.999999982f +
3942 // (0.693148872f +
3943 // (0.240227044f +
3944 // (0.554906021e-1f +
3945 // (0.961591928e-2f +
3946 // (0.136028312e-2f + 0.157059148e-3f *x)*x)*x)*x)*x)*x;
3947 // error 2.47208000*10^(-7), which is better than 18 bits
Owen Anderson825b72b2009-08-11 20:47:22 +00003948 SDValue t2 = DAG.getNode(ISD::FMUL, dl, MVT::f32, X,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003949 getF32Constant(DAG, 0x3924b03e));
Owen Anderson825b72b2009-08-11 20:47:22 +00003950 SDValue t3 = DAG.getNode(ISD::FADD, dl, MVT::f32, t2,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003951 getF32Constant(DAG, 0x3ab24b87));
Owen Anderson825b72b2009-08-11 20:47:22 +00003952 SDValue t4 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t3, X);
3953 SDValue t5 = DAG.getNode(ISD::FADD, dl, MVT::f32, t4,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003954 getF32Constant(DAG, 0x3c1d8c17));
Owen Anderson825b72b2009-08-11 20:47:22 +00003955 SDValue t6 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t5, X);
3956 SDValue t7 = DAG.getNode(ISD::FADD, dl, MVT::f32, t6,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003957 getF32Constant(DAG, 0x3d634a1d));
Owen Anderson825b72b2009-08-11 20:47:22 +00003958 SDValue t8 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t7, X);
3959 SDValue t9 = DAG.getNode(ISD::FADD, dl, MVT::f32, t8,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003960 getF32Constant(DAG, 0x3e75fe14));
Owen Anderson825b72b2009-08-11 20:47:22 +00003961 SDValue t10 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t9, X);
3962 SDValue t11 = DAG.getNode(ISD::FADD, dl, MVT::f32, t10,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003963 getF32Constant(DAG, 0x3f317234));
Owen Anderson825b72b2009-08-11 20:47:22 +00003964 SDValue t12 = DAG.getNode(ISD::FMUL, dl, MVT::f32, t11, X);
3965 SDValue t13 = DAG.getNode(ISD::FADD, dl, MVT::f32, t12,
Bill Wendlingcd4c73a2008-09-22 00:44:35 +00003966 getF32Constant(DAG, 0x3f800000));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003967 SDValue t14 = DAG.getNode(ISD::BITCAST, dl, MVT::i32, t13);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003968 SDValue TwoToFractionalPartOfX =
Owen Anderson825b72b2009-08-11 20:47:22 +00003969 DAG.getNode(ISD::ADD, dl, MVT::i32, t14, IntegerPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003970
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003971 result = DAG.getNode(ISD::BITCAST, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00003972 MVT::f32, TwoToFractionalPartOfX);
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003973 }
3974 } else {
3975 // No special expansion.
Dale Johannesenfa42dea2009-01-30 01:34:22 +00003976 result = DAG.getNode(ISD::FPOW, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00003977 getValue(I.getArgOperand(0)).getValueType(),
3978 getValue(I.getArgOperand(0)),
3979 getValue(I.getArgOperand(1)));
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00003980 }
3981
3982 setValue(&I, result);
3983}
3984
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003985
3986/// ExpandPowI - Expand a llvm.powi intrinsic.
3987static SDValue ExpandPowI(DebugLoc DL, SDValue LHS, SDValue RHS,
3988 SelectionDAG &DAG) {
3989 // If RHS is a constant, we can expand this out to a multiplication tree,
3990 // otherwise we end up lowering to a call to __powidf2 (for example). When
3991 // optimizing for size, we only want to do this if the expansion would produce
3992 // a small number of multiplies, otherwise we do the full expansion.
3993 if (ConstantSDNode *RHSC = dyn_cast<ConstantSDNode>(RHS)) {
3994 // Get the exponent as a positive value.
3995 unsigned Val = RHSC->getSExtValue();
3996 if ((int)Val < 0) Val = -Val;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00003997
Chris Lattnerf031e8a2010-01-01 03:32:16 +00003998 // powi(x, 0) -> 1.0
3999 if (Val == 0)
4000 return DAG.getConstantFP(1.0, LHS.getValueType());
4001
Dan Gohmanae541aa2010-04-15 04:33:49 +00004002 const Function *F = DAG.getMachineFunction().getFunction();
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004003 if (!F->hasFnAttr(Attribute::OptimizeForSize) ||
4004 // If optimizing for size, don't insert too many multiplies. This
4005 // inserts up to 5 multiplies.
4006 CountPopulation_32(Val)+Log2_32(Val) < 7) {
4007 // We use the simple binary decomposition method to generate the multiply
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004008 // sequence. There are more optimal ways to do this (for example,
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004009 // powi(x,15) generates one more multiply than it should), but this has
4010 // the benefit of being both really simple and much better than a libcall.
4011 SDValue Res; // Logically starts equal to 1.0
4012 SDValue CurSquare = LHS;
4013 while (Val) {
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004014 if (Val & 1) {
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004015 if (Res.getNode())
4016 Res = DAG.getNode(ISD::FMUL, DL,Res.getValueType(), Res, CurSquare);
4017 else
4018 Res = CurSquare; // 1.0*CurSquare.
Mikhail Glushenkovbfdfea82010-01-01 04:41:36 +00004019 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004020
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004021 CurSquare = DAG.getNode(ISD::FMUL, DL, CurSquare.getValueType(),
4022 CurSquare, CurSquare);
4023 Val >>= 1;
4024 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004025
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004026 // If the original was negative, invert the result, producing 1/(x*x*x).
4027 if (RHSC->getSExtValue() < 0)
4028 Res = DAG.getNode(ISD::FDIV, DL, LHS.getValueType(),
4029 DAG.getConstantFP(1.0, LHS.getValueType()), Res);
4030 return Res;
4031 }
4032 }
4033
4034 // Otherwise, expand to a libcall.
4035 return DAG.getNode(ISD::FPOWI, DL, LHS.getValueType(), LHS, RHS);
4036}
4037
Devang Patel227dfdb2011-05-16 21:24:05 +00004038// getTruncatedArgReg - Find underlying register used for an truncated
4039// argument.
4040static unsigned getTruncatedArgReg(const SDValue &N) {
4041 if (N.getOpcode() != ISD::TRUNCATE)
4042 return 0;
4043
4044 const SDValue &Ext = N.getOperand(0);
4045 if (Ext.getOpcode() == ISD::AssertZext || Ext.getOpcode() == ISD::AssertSext){
4046 const SDValue &CFR = Ext.getOperand(0);
4047 if (CFR.getOpcode() == ISD::CopyFromReg)
4048 return cast<RegisterSDNode>(CFR.getOperand(1))->getReg();
4049 else
4050 if (CFR.getOpcode() == ISD::TRUNCATE)
4051 return getTruncatedArgReg(CFR);
4052 }
4053 return 0;
4054}
4055
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004056/// EmitFuncArgumentDbgValue - If the DbgValueInst is a dbg_value of a function
4057/// argument, create the corresponding DBG_VALUE machine instruction for it now.
4058/// At the end of instruction selection, they will be inserted to the entry BB.
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004059bool
Devang Patel78a06e52010-08-25 20:39:26 +00004060SelectionDAGBuilder::EmitFuncArgumentDbgValue(const Value *V, MDNode *Variable,
Michael J. Spencere70c5262010-10-16 08:25:21 +00004061 int64_t Offset,
Dan Gohman5d11ea32010-05-01 00:33:16 +00004062 const SDValue &N) {
Devang Patel0b48ead2010-08-31 22:22:42 +00004063 const Argument *Arg = dyn_cast<Argument>(V);
4064 if (!Arg)
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004065 return false;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004066
Devang Patel719f6a92010-04-29 20:40:36 +00004067 MachineFunction &MF = DAG.getMachineFunction();
Devang Patela90b3052010-11-02 17:01:30 +00004068 const TargetInstrInfo *TII = DAG.getTarget().getInstrInfo();
4069 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
4070
Devang Patela83ce982010-04-29 18:50:36 +00004071 // Ignore inlined function arguments here.
4072 DIVariable DV(Variable);
Devang Patel719f6a92010-04-29 20:40:36 +00004073 if (DV.isInlinedFnArgument(MF.getFunction()))
Devang Patela83ce982010-04-29 18:50:36 +00004074 return false;
4075
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004076 unsigned Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004077 if (Arg->hasByValAttr()) {
4078 // Byval arguments' frame index is recorded during argument lowering.
4079 // Use this info directly.
Devang Patel0b48ead2010-08-31 22:22:42 +00004080 Reg = TRI->getFrameRegister(MF);
4081 Offset = FuncInfo.getByValArgumentFrameIndex(Arg);
Devang Patel27f46cd2010-10-01 19:00:44 +00004082 // If byval argument ofset is not recorded then ignore this.
4083 if (!Offset)
4084 Reg = 0;
Devang Patel0b48ead2010-08-31 22:22:42 +00004085 }
4086
Devang Patel227dfdb2011-05-16 21:24:05 +00004087 if (N.getNode()) {
4088 if (N.getOpcode() == ISD::CopyFromReg)
4089 Reg = cast<RegisterSDNode>(N.getOperand(1))->getReg();
4090 else
4091 Reg = getTruncatedArgReg(N);
4092 if (Reg && TargetRegisterInfo::isVirtualRegister(Reg)) {
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004093 MachineRegisterInfo &RegInfo = MF.getRegInfo();
4094 unsigned PR = RegInfo.getLiveInPhysReg(Reg);
4095 if (PR)
4096 Reg = PR;
4097 }
4098 }
4099
Evan Chenga36acad2010-04-29 06:33:38 +00004100 if (!Reg) {
Devang Patela90b3052010-11-02 17:01:30 +00004101 // Check if ValueMap has reg number.
Evan Chenga36acad2010-04-29 06:33:38 +00004102 DenseMap<const Value *, unsigned>::iterator VMI = FuncInfo.ValueMap.find(V);
Devang Patel8bc9ef72010-11-02 17:19:03 +00004103 if (VMI != FuncInfo.ValueMap.end())
4104 Reg = VMI->second;
Evan Chenga36acad2010-04-29 06:33:38 +00004105 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004106
Devang Patel8bc9ef72010-11-02 17:19:03 +00004107 if (!Reg && N.getNode()) {
Devang Patela90b3052010-11-02 17:01:30 +00004108 // Check if frame index is available.
4109 if (LoadSDNode *LNode = dyn_cast<LoadSDNode>(N.getNode()))
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004110 if (FrameIndexSDNode *FINode =
Devang Patela90b3052010-11-02 17:01:30 +00004111 dyn_cast<FrameIndexSDNode>(LNode->getBasePtr().getNode())) {
4112 Reg = TRI->getFrameRegister(MF);
4113 Offset = FINode->getIndex();
4114 }
Devang Patel8bc9ef72010-11-02 17:19:03 +00004115 }
4116
4117 if (!Reg)
4118 return false;
Devang Patela90b3052010-11-02 17:01:30 +00004119
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004120 MachineInstrBuilder MIB = BuildMI(MF, getCurDebugLoc(),
4121 TII->get(TargetOpcode::DBG_VALUE))
Evan Chenga36acad2010-04-29 06:33:38 +00004122 .addReg(Reg, RegState::Debug).addImm(Offset).addMetadata(Variable);
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004123 FuncInfo.ArgDbgValues.push_back(&*MIB);
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004124 return true;
Evan Cheng2ad0fcf2010-04-28 23:08:54 +00004125}
Chris Lattnerf031e8a2010-01-01 03:32:16 +00004126
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004127// VisualStudio defines setjmp as _setjmp
Michael J. Spencer1f409602010-09-24 19:48:47 +00004128#if defined(_MSC_VER) && defined(setjmp) && \
4129 !defined(setjmp_undefined_for_msvc)
4130# pragma push_macro("setjmp")
4131# undef setjmp
4132# define setjmp_undefined_for_msvc
Douglas Gregor7d9663c2010-05-11 06:17:44 +00004133#endif
4134
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004135/// visitIntrinsicCall - Lower the call to the specified intrinsic function. If
4136/// we want to emit this as a call to a named external function, return the name
4137/// otherwise lower it and return null.
4138const char *
Dan Gohman46510a72010-04-15 01:51:59 +00004139SelectionDAGBuilder::visitIntrinsicCall(const CallInst &I, unsigned Intrinsic) {
Dale Johannesen66978ee2009-01-31 02:22:37 +00004140 DebugLoc dl = getCurDebugLoc();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004141 SDValue Res;
4142
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004143 switch (Intrinsic) {
4144 default:
4145 // By default, turn this into a target intrinsic node.
4146 visitTargetIntrinsic(I, Intrinsic);
4147 return 0;
4148 case Intrinsic::vastart: visitVAStart(I); return 0;
4149 case Intrinsic::vaend: visitVAEnd(I); return 0;
4150 case Intrinsic::vacopy: visitVACopy(I); return 0;
4151 case Intrinsic::returnaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004152 setValue(&I, DAG.getNode(ISD::RETURNADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004153 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004154 return 0;
Bill Wendlingd5d81912008-09-26 22:10:44 +00004155 case Intrinsic::frameaddress:
Bill Wendling4533cac2010-01-28 21:51:40 +00004156 setValue(&I, DAG.getNode(ISD::FRAMEADDR, dl, TLI.getPointerTy(),
Gabor Greif0635f352010-06-25 09:38:13 +00004157 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004158 return 0;
4159 case Intrinsic::setjmp:
4160 return "_setjmp"+!TLI.usesUnderscoreSetJmp();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004161 case Intrinsic::longjmp:
4162 return "_longjmp"+!TLI.usesUnderscoreLongJmp();
Chris Lattner824b9582008-11-21 16:42:48 +00004163 case Intrinsic::memcpy: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004164 // Assert for address < 256 since we support only user defined address
4165 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004166 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004167 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004168 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004169 < 256 &&
4170 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004171 SDValue Op1 = getValue(I.getArgOperand(0));
4172 SDValue Op2 = getValue(I.getArgOperand(1));
4173 SDValue Op3 = getValue(I.getArgOperand(2));
4174 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4175 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004176 DAG.setRoot(DAG.getMemcpy(getRoot(), dl, Op1, Op2, Op3, Align, isVol, false,
Chris Lattnere72f2022010-09-21 05:40:29 +00004177 MachinePointerInfo(I.getArgOperand(0)),
4178 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004179 return 0;
4180 }
Chris Lattner824b9582008-11-21 16:42:48 +00004181 case Intrinsic::memset: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004182 // Assert for address < 256 since we support only user defined address
4183 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004184 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004185 < 256 &&
4186 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004187 SDValue Op1 = getValue(I.getArgOperand(0));
4188 SDValue Op2 = getValue(I.getArgOperand(1));
4189 SDValue Op3 = getValue(I.getArgOperand(2));
4190 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4191 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004192 DAG.setRoot(DAG.getMemset(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004193 MachinePointerInfo(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004194 return 0;
4195 }
Chris Lattner824b9582008-11-21 16:42:48 +00004196 case Intrinsic::memmove: {
Mon P Wang20adc9d2010-04-04 03:10:48 +00004197 // Assert for address < 256 since we support only user defined address
4198 // spaces.
Gabor Greif0635f352010-06-25 09:38:13 +00004199 assert(cast<PointerType>(I.getArgOperand(0)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004200 < 256 &&
Gabor Greif0635f352010-06-25 09:38:13 +00004201 cast<PointerType>(I.getArgOperand(1)->getType())->getAddressSpace()
Mon P Wang20adc9d2010-04-04 03:10:48 +00004202 < 256 &&
4203 "Unknown address space");
Gabor Greif0635f352010-06-25 09:38:13 +00004204 SDValue Op1 = getValue(I.getArgOperand(0));
4205 SDValue Op2 = getValue(I.getArgOperand(1));
4206 SDValue Op3 = getValue(I.getArgOperand(2));
4207 unsigned Align = cast<ConstantInt>(I.getArgOperand(3))->getZExtValue();
4208 bool isVol = cast<ConstantInt>(I.getArgOperand(4))->getZExtValue();
Mon P Wang20adc9d2010-04-04 03:10:48 +00004209 DAG.setRoot(DAG.getMemmove(getRoot(), dl, Op1, Op2, Op3, Align, isVol,
Chris Lattnere72f2022010-09-21 05:40:29 +00004210 MachinePointerInfo(I.getArgOperand(0)),
4211 MachinePointerInfo(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004212 return 0;
4213 }
Bill Wendling92c1e122009-02-13 02:16:35 +00004214 case Intrinsic::dbg_declare: {
Dan Gohman46510a72010-04-15 01:51:59 +00004215 const DbgDeclareInst &DI = cast<DbgDeclareInst>(I);
Devang Patelac1ceb32009-10-09 22:42:28 +00004216 MDNode *Variable = DI.getVariable();
Dan Gohman46510a72010-04-15 01:51:59 +00004217 const Value *Address = DI.getAddress();
Devang Patel8e741ed2010-09-02 21:02:27 +00004218 if (!Address || !DIVariable(DI.getVariable()).Verify())
Dale Johannesen8ac38f22010-02-08 21:53:27 +00004219 return 0;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004220
4221 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4222 // but do not always have a corresponding SDNode built. The SDNodeOrder
4223 // absolute, but not relative, values are different depending on whether
4224 // debug info exists.
4225 ++SDNodeOrder;
Devang Patel3f74a112010-09-02 21:29:42 +00004226
4227 // Check if address has undef value.
4228 if (isa<UndefValue>(Address) ||
4229 (Address->use_empty() && !isa<Argument>(Address))) {
Devang Patelafeaae72010-12-06 22:39:26 +00004230 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel3f74a112010-09-02 21:29:42 +00004231 return 0;
4232 }
4233
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004234 SDValue &N = NodeMap[Address];
Devang Patel0b48ead2010-08-31 22:22:42 +00004235 if (!N.getNode() && isa<Argument>(Address))
4236 // Check unused arguments map.
4237 N = UnusedArgNodeMap[Address];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004238 SDDbgValue *SDV;
4239 if (N.getNode()) {
Devang Patel8e741ed2010-09-02 21:02:27 +00004240 // Parameters are handled specially.
Michael J. Spencere70c5262010-10-16 08:25:21 +00004241 bool isParameter =
Devang Patel8e741ed2010-09-02 21:02:27 +00004242 DIVariable(Variable).getTag() == dwarf::DW_TAG_arg_variable;
4243 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(Address))
4244 Address = BCI->getOperand(0);
4245 const AllocaInst *AI = dyn_cast<AllocaInst>(Address);
4246
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004247 if (isParameter && !AI) {
4248 FrameIndexSDNode *FINode = dyn_cast<FrameIndexSDNode>(N.getNode());
4249 if (FINode)
4250 // Byval parameter. We have a frame index at this point.
4251 SDV = DAG.getDbgValue(Variable, FINode->getIndex(),
4252 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004253 else {
Devang Patel227dfdb2011-05-16 21:24:05 +00004254 // Address is an argument, so try to emit its dbg value using
4255 // virtual register info from the FuncInfo.ValueMap.
4256 EmitFuncArgumentDbgValue(Address, Variable, 0, N);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004257 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004258 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004259 } else if (AI)
4260 SDV = DAG.getDbgValue(Variable, N.getNode(), N.getResNo(),
4261 0, dl, SDNodeOrder);
Devang Patelafeaae72010-12-06 22:39:26 +00004262 else {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004263 // Can't do anything with other non-AI cases yet.
Devang Patelafeaae72010-12-06 22:39:26 +00004264 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004265 return 0;
Devang Patelafeaae72010-12-06 22:39:26 +00004266 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004267 DAG.AddDbgValue(SDV, N.getNode(), isParameter);
4268 } else {
Gabor Greiffb4032f2010-10-01 10:32:19 +00004269 // If Address is an argument then try to emit its dbg value using
Michael J. Spencere70c5262010-10-16 08:25:21 +00004270 // virtual register info from the FuncInfo.ValueMap.
Devang Patel6cd467b2010-08-26 22:53:27 +00004271 if (!EmitFuncArgumentDbgValue(Address, Variable, 0, N)) {
Devang Patel1397fdc2010-09-15 14:48:53 +00004272 // If variable is pinned by a alloca in dominating bb then
4273 // use StaticAllocaMap.
4274 if (const AllocaInst *AI = dyn_cast<AllocaInst>(Address)) {
Devang Patel27ede1b2010-09-15 18:13:55 +00004275 if (AI->getParent() != DI.getParent()) {
4276 DenseMap<const AllocaInst*, int>::iterator SI =
4277 FuncInfo.StaticAllocaMap.find(AI);
4278 if (SI != FuncInfo.StaticAllocaMap.end()) {
4279 SDV = DAG.getDbgValue(Variable, SI->second,
4280 0, dl, SDNodeOrder);
4281 DAG.AddDbgValue(SDV, 0, false);
4282 return 0;
4283 }
Devang Patel1397fdc2010-09-15 14:48:53 +00004284 }
4285 }
Devang Patelafeaae72010-12-06 22:39:26 +00004286 DEBUG(dbgs() << "Dropping debug info for " << DI);
Devang Patel6cd467b2010-08-26 22:53:27 +00004287 }
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004288 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004289 return 0;
Bill Wendling92c1e122009-02-13 02:16:35 +00004290 }
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004291 case Intrinsic::dbg_value: {
Dan Gohman46510a72010-04-15 01:51:59 +00004292 const DbgValueInst &DI = cast<DbgValueInst>(I);
Devang Patel02f0dbd2010-05-07 22:04:20 +00004293 if (!DIVariable(DI.getVariable()).Verify())
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004294 return 0;
4295
4296 MDNode *Variable = DI.getVariable();
Devang Patel00190342010-03-15 19:15:44 +00004297 uint64_t Offset = DI.getOffset();
Dan Gohman46510a72010-04-15 01:51:59 +00004298 const Value *V = DI.getValue();
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004299 if (!V)
4300 return 0;
Devang Patel00190342010-03-15 19:15:44 +00004301
4302 // Build an entry in DbgOrdering. Debug info input nodes get an SDNodeOrder
4303 // but do not always have a corresponding SDNode built. The SDNodeOrder
4304 // absolute, but not relative, values are different depending on whether
4305 // debug info exists.
4306 ++SDNodeOrder;
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004307 SDDbgValue *SDV;
Devang Patel00190342010-03-15 19:15:44 +00004308 if (isa<ConstantInt>(V) || isa<ConstantFP>(V)) {
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004309 SDV = DAG.getDbgValue(Variable, V, Offset, dl, SDNodeOrder);
4310 DAG.AddDbgValue(SDV, 0, false);
Devang Patel00190342010-03-15 19:15:44 +00004311 } else {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004312 // Do not use getValue() in here; we don't want to generate code at
4313 // this point if it hasn't been done yet.
Devang Patel9126c0d2010-06-01 19:59:01 +00004314 SDValue N = NodeMap[V];
4315 if (!N.getNode() && isa<Argument>(V))
4316 // Check unused arguments map.
4317 N = UnusedArgNodeMap[V];
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004318 if (N.getNode()) {
Devang Patel78a06e52010-08-25 20:39:26 +00004319 if (!EmitFuncArgumentDbgValue(V, Variable, Offset, N)) {
Evan Cheng9e8a2b92010-04-29 01:40:30 +00004320 SDV = DAG.getDbgValue(Variable, N.getNode(),
4321 N.getResNo(), Offset, dl, SDNodeOrder);
4322 DAG.AddDbgValue(SDV, N.getNode(), false);
4323 }
Devang Patela778f5c2011-02-18 22:43:42 +00004324 } else if (!V->use_empty() ) {
Dale Johannesenbdc09d92010-07-16 00:02:08 +00004325 // Do not call getValue(V) yet, as we don't want to generate code.
4326 // Remember it for later.
4327 DanglingDebugInfo DDI(&DI, dl, SDNodeOrder);
4328 DanglingDebugInfoMap[V] = DDI;
Devang Patel0991dfb2010-08-27 22:25:51 +00004329 } else {
Devang Patel00190342010-03-15 19:15:44 +00004330 // We may expand this to cover more cases. One case where we have no
Devang Patelafeaae72010-12-06 22:39:26 +00004331 // data available is an unreferenced parameter.
4332 DEBUG(dbgs() << "Dropping debug info for " << DI);
Dale Johannesenfdb42fa2010-04-26 20:06:49 +00004333 }
Devang Patel00190342010-03-15 19:15:44 +00004334 }
4335
4336 // Build a debug info table entry.
Dan Gohman46510a72010-04-15 01:51:59 +00004337 if (const BitCastInst *BCI = dyn_cast<BitCastInst>(V))
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004338 V = BCI->getOperand(0);
Dan Gohman46510a72010-04-15 01:51:59 +00004339 const AllocaInst *AI = dyn_cast<AllocaInst>(V);
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004340 // Don't handle byval struct arguments or VLAs, for example.
4341 if (!AI)
4342 return 0;
4343 DenseMap<const AllocaInst*, int>::iterator SI =
4344 FuncInfo.StaticAllocaMap.find(AI);
4345 if (SI == FuncInfo.StaticAllocaMap.end())
4346 return 0; // VLAs.
4347 int FI = SI->second;
Michael J. Spencere70c5262010-10-16 08:25:21 +00004348
Chris Lattner512063d2010-04-05 06:19:28 +00004349 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
4350 if (!DI.getDebugLoc().isUnknown() && MMI.hasDebugInfo())
4351 MMI.setVariableDbgInfo(Variable, FI, DI.getDebugLoc());
Dale Johannesen904c2fa2010-02-01 19:54:53 +00004352 return 0;
4353 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004354 case Intrinsic::eh_exception: {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004355 // Insert the EXCEPTIONADDR instruction.
Dan Gohman84023e02010-07-10 09:00:22 +00004356 assert(FuncInfo.MBB->isLandingPad() &&
Dan Gohman99be8ae2010-04-19 22:41:47 +00004357 "Call to eh.exception not in landing pad!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004358 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004359 SDValue Ops[1];
4360 Ops[0] = DAG.getRoot();
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004361 SDValue Op = DAG.getNode(ISD::EXCEPTIONADDR, dl, VTs, Ops, 1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004362 setValue(&I, Op);
4363 DAG.setRoot(Op.getValue(1));
4364 return 0;
4365 }
4366
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004367 case Intrinsic::eh_selector: {
Dan Gohman84023e02010-07-10 09:00:22 +00004368 MachineBasicBlock *CallMBB = FuncInfo.MBB;
Chris Lattner512063d2010-04-05 06:19:28 +00004369 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Dan Gohman99be8ae2010-04-19 22:41:47 +00004370 if (CallMBB->isLandingPad())
4371 AddCatchInfo(I, &MMI, CallMBB);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004372 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004373#ifndef NDEBUG
Chris Lattner3a5815f2009-09-17 23:54:54 +00004374 FuncInfo.CatchInfoLost.insert(&I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004375#endif
Chris Lattner3a5815f2009-09-17 23:54:54 +00004376 // FIXME: Mark exception selector register as live in. Hack for PR1508.
4377 unsigned Reg = TLI.getExceptionSelectorRegister();
Dan Gohman84023e02010-07-10 09:00:22 +00004378 if (Reg) FuncInfo.MBB->addLiveIn(Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004379 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004380
Chris Lattner3a5815f2009-09-17 23:54:54 +00004381 // Insert the EHSELECTION instruction.
4382 SDVTList VTs = DAG.getVTList(TLI.getPointerTy(), MVT::Other);
4383 SDValue Ops[2];
Gabor Greif0635f352010-06-25 09:38:13 +00004384 Ops[0] = getValue(I.getArgOperand(0));
Chris Lattner3a5815f2009-09-17 23:54:54 +00004385 Ops[1] = getRoot();
4386 SDValue Op = DAG.getNode(ISD::EHSELECTION, dl, VTs, Ops, 2);
Chris Lattner3a5815f2009-09-17 23:54:54 +00004387 DAG.setRoot(Op.getValue(1));
Bill Wendling4533cac2010-01-28 21:51:40 +00004388 setValue(&I, DAG.getSExtOrTrunc(Op, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004389 return 0;
4390 }
4391
Duncan Sandsb01bbdc2009-10-14 16:11:37 +00004392 case Intrinsic::eh_typeid_for: {
Chris Lattner512063d2010-04-05 06:19:28 +00004393 // Find the type id for the given typeinfo.
Gabor Greif0635f352010-06-25 09:38:13 +00004394 GlobalVariable *GV = ExtractTypeInfo(I.getArgOperand(0));
Chris Lattner512063d2010-04-05 06:19:28 +00004395 unsigned TypeID = DAG.getMachineFunction().getMMI().getTypeIDFor(GV);
4396 Res = DAG.getConstant(TypeID, MVT::i32);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004397 setValue(&I, Res);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004398 return 0;
4399 }
4400
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004401 case Intrinsic::eh_return_i32:
4402 case Intrinsic::eh_return_i64:
Chris Lattner512063d2010-04-05 06:19:28 +00004403 DAG.getMachineFunction().getMMI().setCallsEHReturn(true);
4404 DAG.setRoot(DAG.getNode(ISD::EH_RETURN, dl,
4405 MVT::Other,
4406 getControlRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004407 getValue(I.getArgOperand(0)),
4408 getValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004409 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004410 case Intrinsic::eh_unwind_init:
Chris Lattner512063d2010-04-05 06:19:28 +00004411 DAG.getMachineFunction().getMMI().setCallsUnwindInit(true);
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004412 return 0;
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004413 case Intrinsic::eh_dwarf_cfa: {
Gabor Greif0635f352010-06-25 09:38:13 +00004414 SDValue CfaArg = DAG.getSExtOrTrunc(getValue(I.getArgOperand(0)), dl,
Duncan Sands3a66a682009-10-13 21:04:12 +00004415 TLI.getPointerTy());
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004416 SDValue Offset = DAG.getNode(ISD::ADD, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004417 TLI.getPointerTy(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00004418 DAG.getNode(ISD::FRAME_TO_ARGS_OFFSET, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004419 TLI.getPointerTy()),
4420 CfaArg);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004421 SDValue FA = DAG.getNode(ISD::FRAMEADDR, dl,
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004422 TLI.getPointerTy(),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004423 DAG.getConstant(0, TLI.getPointerTy()));
Bill Wendling4533cac2010-01-28 21:51:40 +00004424 setValue(&I, DAG.getNode(ISD::ADD, dl, TLI.getPointerTy(),
4425 FA, Offset));
Anton Korobeynikova0e8a1e2008-09-08 21:13:56 +00004426 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004427 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004428 case Intrinsic::eh_sjlj_callsite: {
Chris Lattner512063d2010-04-05 06:19:28 +00004429 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Gabor Greif0635f352010-06-25 09:38:13 +00004430 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(0));
Jim Grosbachca752c92010-01-28 01:45:32 +00004431 assert(CI && "Non-constant call site value in eh.sjlj.callsite!");
Chris Lattner512063d2010-04-05 06:19:28 +00004432 assert(MMI.getCurrentCallSite() == 0 && "Overlapping call sites!");
Jim Grosbachca752c92010-01-28 01:45:32 +00004433
Chris Lattner512063d2010-04-05 06:19:28 +00004434 MMI.setCurrentCallSite(CI->getZExtValue());
Jim Grosbachca752c92010-01-28 01:45:32 +00004435 return 0;
4436 }
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004437 case Intrinsic::eh_sjlj_setjmp: {
4438 setValue(&I, DAG.getNode(ISD::EH_SJLJ_SETJMP, dl, MVT::i32, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00004439 getValue(I.getArgOperand(0))));
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004440 return 0;
4441 }
Jim Grosbach5eb19512010-05-22 01:06:18 +00004442 case Intrinsic::eh_sjlj_longjmp: {
Jim Grosbach23ff7cf2010-05-26 20:22:18 +00004443 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_LONGJMP, dl, MVT::Other,
Jim Grosbache4ad3872010-10-19 23:27:08 +00004444 getRoot(), getValue(I.getArgOperand(0))));
4445 return 0;
4446 }
4447 case Intrinsic::eh_sjlj_dispatch_setup: {
4448 DAG.setRoot(DAG.getNode(ISD::EH_SJLJ_DISPATCHSETUP, dl, MVT::Other,
Bill Wendling61512ba2011-05-11 01:11:55 +00004449 getRoot(), getValue(I.getArgOperand(0))));
Jim Grosbach5eb19512010-05-22 01:06:18 +00004450 return 0;
4451 }
Jim Grosbachca752c92010-01-28 01:45:32 +00004452
Dale Johannesen0488fb62010-09-30 23:57:10 +00004453 case Intrinsic::x86_mmx_pslli_w:
4454 case Intrinsic::x86_mmx_pslli_d:
4455 case Intrinsic::x86_mmx_pslli_q:
4456 case Intrinsic::x86_mmx_psrli_w:
4457 case Intrinsic::x86_mmx_psrli_d:
4458 case Intrinsic::x86_mmx_psrli_q:
4459 case Intrinsic::x86_mmx_psrai_w:
4460 case Intrinsic::x86_mmx_psrai_d: {
4461 SDValue ShAmt = getValue(I.getArgOperand(1));
4462 if (isa<ConstantSDNode>(ShAmt)) {
4463 visitTargetIntrinsic(I, Intrinsic);
4464 return 0;
4465 }
4466 unsigned NewIntrinsic = 0;
4467 EVT ShAmtVT = MVT::v2i32;
4468 switch (Intrinsic) {
4469 case Intrinsic::x86_mmx_pslli_w:
4470 NewIntrinsic = Intrinsic::x86_mmx_psll_w;
4471 break;
4472 case Intrinsic::x86_mmx_pslli_d:
4473 NewIntrinsic = Intrinsic::x86_mmx_psll_d;
4474 break;
4475 case Intrinsic::x86_mmx_pslli_q:
4476 NewIntrinsic = Intrinsic::x86_mmx_psll_q;
4477 break;
4478 case Intrinsic::x86_mmx_psrli_w:
4479 NewIntrinsic = Intrinsic::x86_mmx_psrl_w;
4480 break;
4481 case Intrinsic::x86_mmx_psrli_d:
4482 NewIntrinsic = Intrinsic::x86_mmx_psrl_d;
4483 break;
4484 case Intrinsic::x86_mmx_psrli_q:
4485 NewIntrinsic = Intrinsic::x86_mmx_psrl_q;
4486 break;
4487 case Intrinsic::x86_mmx_psrai_w:
4488 NewIntrinsic = Intrinsic::x86_mmx_psra_w;
4489 break;
4490 case Intrinsic::x86_mmx_psrai_d:
4491 NewIntrinsic = Intrinsic::x86_mmx_psra_d;
4492 break;
4493 default: llvm_unreachable("Impossible intrinsic"); // Can't reach here.
4494 }
4495
4496 // The vector shift intrinsics with scalars uses 32b shift amounts but
4497 // the sse2/mmx shift instructions reads 64 bits. Set the upper 32 bits
4498 // to be zero.
4499 // We must do this early because v2i32 is not a legal type.
4500 DebugLoc dl = getCurDebugLoc();
4501 SDValue ShOps[2];
4502 ShOps[0] = ShAmt;
4503 ShOps[1] = DAG.getConstant(0, MVT::i32);
4504 ShAmt = DAG.getNode(ISD::BUILD_VECTOR, dl, ShAmtVT, &ShOps[0], 2);
4505 EVT DestVT = TLI.getValueType(I.getType());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004506 ShAmt = DAG.getNode(ISD::BITCAST, dl, DestVT, ShAmt);
Dale Johannesen0488fb62010-09-30 23:57:10 +00004507 Res = DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
4508 DAG.getConstant(NewIntrinsic, MVT::i32),
4509 getValue(I.getArgOperand(0)), ShAmt);
4510 setValue(&I, Res);
4511 return 0;
4512 }
Mon P Wang77cdf302008-11-10 20:54:11 +00004513 case Intrinsic::convertff:
4514 case Intrinsic::convertfsi:
4515 case Intrinsic::convertfui:
4516 case Intrinsic::convertsif:
4517 case Intrinsic::convertuif:
4518 case Intrinsic::convertss:
4519 case Intrinsic::convertsu:
4520 case Intrinsic::convertus:
4521 case Intrinsic::convertuu: {
4522 ISD::CvtCode Code = ISD::CVT_INVALID;
4523 switch (Intrinsic) {
4524 case Intrinsic::convertff: Code = ISD::CVT_FF; break;
4525 case Intrinsic::convertfsi: Code = ISD::CVT_FS; break;
4526 case Intrinsic::convertfui: Code = ISD::CVT_FU; break;
4527 case Intrinsic::convertsif: Code = ISD::CVT_SF; break;
4528 case Intrinsic::convertuif: Code = ISD::CVT_UF; break;
4529 case Intrinsic::convertss: Code = ISD::CVT_SS; break;
4530 case Intrinsic::convertsu: Code = ISD::CVT_SU; break;
4531 case Intrinsic::convertus: Code = ISD::CVT_US; break;
4532 case Intrinsic::convertuu: Code = ISD::CVT_UU; break;
4533 }
Owen Andersone50ed302009-08-10 22:56:29 +00004534 EVT DestVT = TLI.getValueType(I.getType());
Gabor Greif0635f352010-06-25 09:38:13 +00004535 const Value *Op1 = I.getArgOperand(0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004536 Res = DAG.getConvertRndSat(DestVT, getCurDebugLoc(), getValue(Op1),
4537 DAG.getValueType(DestVT),
4538 DAG.getValueType(getValue(Op1).getValueType()),
Gabor Greif0635f352010-06-25 09:38:13 +00004539 getValue(I.getArgOperand(1)),
4540 getValue(I.getArgOperand(2)),
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004541 Code);
4542 setValue(&I, Res);
Mon P Wang77cdf302008-11-10 20:54:11 +00004543 return 0;
4544 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004545 case Intrinsic::sqrt:
Bill Wendling4533cac2010-01-28 21:51:40 +00004546 setValue(&I, DAG.getNode(ISD::FSQRT, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004547 getValue(I.getArgOperand(0)).getValueType(),
4548 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004549 return 0;
4550 case Intrinsic::powi:
Gabor Greif0635f352010-06-25 09:38:13 +00004551 setValue(&I, ExpandPowI(dl, getValue(I.getArgOperand(0)),
4552 getValue(I.getArgOperand(1)), DAG));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004553 return 0;
4554 case Intrinsic::sin:
Bill Wendling4533cac2010-01-28 21:51:40 +00004555 setValue(&I, DAG.getNode(ISD::FSIN, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004556 getValue(I.getArgOperand(0)).getValueType(),
4557 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004558 return 0;
4559 case Intrinsic::cos:
Bill Wendling4533cac2010-01-28 21:51:40 +00004560 setValue(&I, DAG.getNode(ISD::FCOS, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004561 getValue(I.getArgOperand(0)).getValueType(),
4562 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004563 return 0;
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004564 case Intrinsic::log:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004565 visitLog(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004566 return 0;
4567 case Intrinsic::log2:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004568 visitLog2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004569 return 0;
4570 case Intrinsic::log10:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004571 visitLog10(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004572 return 0;
4573 case Intrinsic::exp:
Dale Johannesen59e577f2008-09-05 18:38:42 +00004574 visitExp(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004575 return 0;
4576 case Intrinsic::exp2:
Dale Johannesen601d3c02008-09-05 01:48:15 +00004577 visitExp2(I);
Dale Johannesen7794f2a2008-09-04 00:47:13 +00004578 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004579 case Intrinsic::pow:
Bill Wendlingaeb5c7b2008-09-10 00:20:20 +00004580 visitPow(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004581 return 0;
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004582 case Intrinsic::convert_to_fp16:
4583 setValue(&I, DAG.getNode(ISD::FP32_TO_FP16, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004584 MVT::i16, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004585 return 0;
4586 case Intrinsic::convert_from_fp16:
4587 setValue(&I, DAG.getNode(ISD::FP16_TO_FP32, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004588 MVT::f32, getValue(I.getArgOperand(0))));
Anton Korobeynikovbe5b0322010-03-14 18:42:15 +00004589 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004590 case Intrinsic::pcmarker: {
Gabor Greif0635f352010-06-25 09:38:13 +00004591 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004592 DAG.setRoot(DAG.getNode(ISD::PCMARKER, dl, MVT::Other, getRoot(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004593 return 0;
4594 }
4595 case Intrinsic::readcyclecounter: {
4596 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004597 Res = DAG.getNode(ISD::READCYCLECOUNTER, dl,
4598 DAG.getVTList(MVT::i64, MVT::Other),
4599 &Op, 1);
4600 setValue(&I, Res);
4601 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004602 return 0;
4603 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004604 case Intrinsic::bswap:
Bill Wendling4533cac2010-01-28 21:51:40 +00004605 setValue(&I, DAG.getNode(ISD::BSWAP, dl,
Gabor Greif0635f352010-06-25 09:38:13 +00004606 getValue(I.getArgOperand(0)).getValueType(),
4607 getValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004608 return 0;
4609 case Intrinsic::cttz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004610 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004611 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004612 setValue(&I, DAG.getNode(ISD::CTTZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004613 return 0;
4614 }
4615 case Intrinsic::ctlz: {
Gabor Greif0635f352010-06-25 09:38:13 +00004616 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004617 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004618 setValue(&I, DAG.getNode(ISD::CTLZ, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004619 return 0;
4620 }
4621 case Intrinsic::ctpop: {
Gabor Greif0635f352010-06-25 09:38:13 +00004622 SDValue Arg = getValue(I.getArgOperand(0));
Owen Andersone50ed302009-08-10 22:56:29 +00004623 EVT Ty = Arg.getValueType();
Bill Wendling4533cac2010-01-28 21:51:40 +00004624 setValue(&I, DAG.getNode(ISD::CTPOP, dl, Ty, Arg));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004625 return 0;
4626 }
4627 case Intrinsic::stacksave: {
4628 SDValue Op = getRoot();
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004629 Res = DAG.getNode(ISD::STACKSAVE, dl,
4630 DAG.getVTList(TLI.getPointerTy(), MVT::Other), &Op, 1);
4631 setValue(&I, Res);
4632 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004633 return 0;
4634 }
4635 case Intrinsic::stackrestore: {
Gabor Greif0635f352010-06-25 09:38:13 +00004636 Res = getValue(I.getArgOperand(0));
Bill Wendling4533cac2010-01-28 21:51:40 +00004637 DAG.setRoot(DAG.getNode(ISD::STACKRESTORE, dl, MVT::Other, getRoot(), Res));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004638 return 0;
4639 }
Bill Wendling57344502008-11-18 11:01:33 +00004640 case Intrinsic::stackprotector: {
Bill Wendlingb2a42982008-11-06 02:29:10 +00004641 // Emit code into the DAG to store the stack guard onto the stack.
4642 MachineFunction &MF = DAG.getMachineFunction();
4643 MachineFrameInfo *MFI = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004644 EVT PtrTy = TLI.getPointerTy();
Bill Wendlingb2a42982008-11-06 02:29:10 +00004645
Gabor Greif0635f352010-06-25 09:38:13 +00004646 SDValue Src = getValue(I.getArgOperand(0)); // The guard's value.
4647 AllocaInst *Slot = cast<AllocaInst>(I.getArgOperand(1));
Bill Wendlingb2a42982008-11-06 02:29:10 +00004648
Bill Wendlingb7c6ebc2008-11-07 01:23:58 +00004649 int FI = FuncInfo.StaticAllocaMap[Slot];
Bill Wendlingb2a42982008-11-06 02:29:10 +00004650 MFI->setStackProtectorIndex(FI);
4651
4652 SDValue FIN = DAG.getFrameIndex(FI, PtrTy);
4653
4654 // Store the stack protector onto the stack.
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004655 Res = DAG.getStore(getRoot(), getCurDebugLoc(), Src, FIN,
Chris Lattner84bd98a2010-09-21 18:58:22 +00004656 MachinePointerInfo::getFixedStack(FI),
4657 true, false, 0);
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004658 setValue(&I, Res);
4659 DAG.setRoot(Res);
Bill Wendlingb2a42982008-11-06 02:29:10 +00004660 return 0;
4661 }
Eric Christopher7b5e6172009-10-27 00:52:25 +00004662 case Intrinsic::objectsize: {
4663 // If we don't know by now, we're never going to know.
Gabor Greif0635f352010-06-25 09:38:13 +00004664 ConstantInt *CI = dyn_cast<ConstantInt>(I.getArgOperand(1));
Eric Christopher7b5e6172009-10-27 00:52:25 +00004665
4666 assert(CI && "Non-constant type in __builtin_object_size?");
4667
Gabor Greif0635f352010-06-25 09:38:13 +00004668 SDValue Arg = getValue(I.getCalledValue());
Eric Christopher7e5d2ff2009-10-28 21:32:16 +00004669 EVT Ty = Arg.getValueType();
4670
Dan Gohmane368b462010-06-18 14:22:04 +00004671 if (CI->isZero())
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004672 Res = DAG.getConstant(-1ULL, Ty);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004673 else
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004674 Res = DAG.getConstant(0, Ty);
4675
4676 setValue(&I, Res);
Eric Christopher7b5e6172009-10-27 00:52:25 +00004677 return 0;
4678 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004679 case Intrinsic::var_annotation:
4680 // Discard annotate attributes
4681 return 0;
4682
4683 case Intrinsic::init_trampoline: {
Gabor Greif0635f352010-06-25 09:38:13 +00004684 const Function *F = cast<Function>(I.getArgOperand(1)->stripPointerCasts());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004685
4686 SDValue Ops[6];
4687 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004688 Ops[1] = getValue(I.getArgOperand(0));
4689 Ops[2] = getValue(I.getArgOperand(1));
4690 Ops[3] = getValue(I.getArgOperand(2));
4691 Ops[4] = DAG.getSrcValue(I.getArgOperand(0));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004692 Ops[5] = DAG.getSrcValue(F);
4693
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004694 Res = DAG.getNode(ISD::TRAMPOLINE, dl,
4695 DAG.getVTList(TLI.getPointerTy(), MVT::Other),
4696 Ops, 6);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004697
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004698 setValue(&I, Res);
4699 DAG.setRoot(Res.getValue(1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004700 return 0;
4701 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004702 case Intrinsic::gcroot:
4703 if (GFI) {
Gabor Greif0635f352010-06-25 09:38:13 +00004704 const Value *Alloca = I.getArgOperand(0);
4705 const Constant *TypeMap = cast<Constant>(I.getArgOperand(1));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004706
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004707 FrameIndexSDNode *FI = cast<FrameIndexSDNode>(getValue(Alloca).getNode());
4708 GFI->addStackRoot(FI->getIndex(), TypeMap);
4709 }
4710 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004711 case Intrinsic::gcread:
4712 case Intrinsic::gcwrite:
Torok Edwinc23197a2009-07-14 16:55:14 +00004713 llvm_unreachable("GC failed to lower gcread/gcwrite intrinsics!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004714 return 0;
Bill Wendlingd0283fa2009-12-22 00:40:51 +00004715 case Intrinsic::flt_rounds:
Bill Wendling4533cac2010-01-28 21:51:40 +00004716 setValue(&I, DAG.getNode(ISD::FLT_ROUNDS_, dl, MVT::i32));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004717 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00004718 case Intrinsic::trap: {
4719 StringRef TrapFuncName = getTrapFunctionName();
4720 if (TrapFuncName.empty()) {
4721 DAG.setRoot(DAG.getNode(ISD::TRAP, dl,MVT::Other, getRoot()));
4722 return 0;
4723 }
4724 TargetLowering::ArgListTy Args;
4725 std::pair<SDValue, SDValue> Result =
4726 TLI.LowerCallTo(getRoot(), I.getType(),
4727 false, false, false, false, 0, CallingConv::C,
4728 /*isTailCall=*/false, /*isReturnValueUsed=*/true,
4729 DAG.getExternalSymbol(TrapFuncName.data(), TLI.getPointerTy()),
4730 Args, DAG, getCurDebugLoc());
4731 DAG.setRoot(Result.second);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004732 return 0;
Evan Cheng4da0c7c2011-04-08 21:37:21 +00004733 }
Bill Wendlingef375462008-11-21 02:38:44 +00004734 case Intrinsic::uadd_with_overflow:
Bill Wendling74c37652008-12-09 22:08:41 +00004735 return implVisitAluOverflow(I, ISD::UADDO);
4736 case Intrinsic::sadd_with_overflow:
4737 return implVisitAluOverflow(I, ISD::SADDO);
4738 case Intrinsic::usub_with_overflow:
4739 return implVisitAluOverflow(I, ISD::USUBO);
4740 case Intrinsic::ssub_with_overflow:
4741 return implVisitAluOverflow(I, ISD::SSUBO);
4742 case Intrinsic::umul_with_overflow:
4743 return implVisitAluOverflow(I, ISD::UMULO);
4744 case Intrinsic::smul_with_overflow:
4745 return implVisitAluOverflow(I, ISD::SMULO);
Bill Wendling7cdc3c82008-11-21 02:03:52 +00004746
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004747 case Intrinsic::prefetch: {
4748 SDValue Ops[4];
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004749 unsigned rw = cast<ConstantInt>(I.getArgOperand(1))->getZExtValue();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004750 Ops[0] = getRoot();
Gabor Greif0635f352010-06-25 09:38:13 +00004751 Ops[1] = getValue(I.getArgOperand(0));
4752 Ops[2] = getValue(I.getArgOperand(1));
4753 Ops[3] = getValue(I.getArgOperand(2));
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004754 DAG.setRoot(DAG.getMemIntrinsicNode(ISD::PREFETCH, dl,
4755 DAG.getVTList(MVT::Other),
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004756 &Ops[0], 4,
Dale Johannesen1de4aa92010-10-26 23:11:10 +00004757 EVT::getIntegerVT(*Context, 8),
4758 MachinePointerInfo(I.getArgOperand(0)),
4759 0, /* align */
4760 false, /* volatile */
4761 rw==0, /* read */
4762 rw==1)); /* write */
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004763 return 0;
4764 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004765 case Intrinsic::memory_barrier: {
4766 SDValue Ops[6];
4767 Ops[0] = getRoot();
4768 for (int x = 1; x < 6; ++x)
Gabor Greif0635f352010-06-25 09:38:13 +00004769 Ops[x] = getValue(I.getArgOperand(x - 1));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004770
Bill Wendling4533cac2010-01-28 21:51:40 +00004771 DAG.setRoot(DAG.getNode(ISD::MEMBARRIER, dl, MVT::Other, &Ops[0], 6));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004772 return 0;
4773 }
4774 case Intrinsic::atomic_cmp_swap: {
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00004775 SDValue Root = getRoot();
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004776 SDValue L =
Dale Johannesen66978ee2009-01-31 02:22:37 +00004777 DAG.getAtomic(ISD::ATOMIC_CMP_SWAP, getCurDebugLoc(),
Gabor Greif0635f352010-06-25 09:38:13 +00004778 getValue(I.getArgOperand(1)).getValueType().getSimpleVT(),
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004779 Root,
Gabor Greif0635f352010-06-25 09:38:13 +00004780 getValue(I.getArgOperand(0)),
4781 getValue(I.getArgOperand(1)),
4782 getValue(I.getArgOperand(2)),
Chris Lattner60bddc82010-09-21 04:53:42 +00004783 MachinePointerInfo(I.getArgOperand(0)));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004784 setValue(&I, L);
4785 DAG.setRoot(L.getValue(1));
4786 return 0;
4787 }
4788 case Intrinsic::atomic_load_add:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004789 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_ADD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004790 case Intrinsic::atomic_load_sub:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004791 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_SUB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004792 case Intrinsic::atomic_load_or:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004793 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_OR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004794 case Intrinsic::atomic_load_xor:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004795 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_XOR);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004796 case Intrinsic::atomic_load_and:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004797 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_AND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004798 case Intrinsic::atomic_load_nand:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004799 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_NAND);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004800 case Intrinsic::atomic_load_max:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004801 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004802 case Intrinsic::atomic_load_min:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004803 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_MIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004804 case Intrinsic::atomic_load_umin:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004805 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMIN);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004806 case Intrinsic::atomic_load_umax:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004807 return implVisitBinaryAtomic(I, ISD::ATOMIC_LOAD_UMAX);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004808 case Intrinsic::atomic_swap:
Dan Gohman0b1d4a72008-12-23 21:37:04 +00004809 return implVisitBinaryAtomic(I, ISD::ATOMIC_SWAP);
Duncan Sandsf07c9492009-11-10 09:08:09 +00004810
4811 case Intrinsic::invariant_start:
4812 case Intrinsic::lifetime_start:
4813 // Discard region information.
Bill Wendling4533cac2010-01-28 21:51:40 +00004814 setValue(&I, DAG.getUNDEF(TLI.getPointerTy()));
Duncan Sandsf07c9492009-11-10 09:08:09 +00004815 return 0;
4816 case Intrinsic::invariant_end:
4817 case Intrinsic::lifetime_end:
4818 // Discard region information.
4819 return 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004820 }
4821}
4822
Dan Gohman46510a72010-04-15 01:51:59 +00004823void SelectionDAGBuilder::LowerCallTo(ImmutableCallSite CS, SDValue Callee,
Dan Gohman2048b852009-11-23 18:04:58 +00004824 bool isTailCall,
4825 MachineBasicBlock *LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004826 const PointerType *PT = cast<PointerType>(CS.getCalledValue()->getType());
4827 const FunctionType *FTy = cast<FunctionType>(PT->getElementType());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004828 const Type *RetTy = FTy->getReturnType();
Chris Lattner512063d2010-04-05 06:19:28 +00004829 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
Chris Lattner16112732010-03-14 01:41:15 +00004830 MCSymbol *BeginLabel = 0;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004831
4832 TargetLowering::ArgListTy Args;
4833 TargetLowering::ArgListEntry Entry;
4834 Args.reserve(CS.arg_size());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004835
4836 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00004837 SmallVector<ISD::OutputArg, 4> Outs;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004838 SmallVector<uint64_t, 4> Offsets;
Dan Gohman84023e02010-07-10 09:00:22 +00004839 GetReturnInfo(RetTy, CS.getAttributes().getRetAttributes(),
4840 Outs, TLI, &Offsets);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004841
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00004842 bool CanLowerReturn = TLI.CanLowerReturn(CS.getCallingConv(),
Dan Gohman84023e02010-07-10 09:00:22 +00004843 FTy->isVarArg(), Outs, FTy->getContext());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004844
4845 SDValue DemoteStackSlot;
Chris Lattnerecf42c42010-09-21 16:36:31 +00004846 int DemoteStackIdx = -100;
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004847
4848 if (!CanLowerReturn) {
4849 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(
4850 FTy->getReturnType());
4851 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(
4852 FTy->getReturnType());
4853 MachineFunction &MF = DAG.getMachineFunction();
Chris Lattnerecf42c42010-09-21 16:36:31 +00004854 DemoteStackIdx = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004855 const Type *StackSlotPtrType = PointerType::getUnqual(FTy->getReturnType());
4856
Chris Lattnerecf42c42010-09-21 16:36:31 +00004857 DemoteStackSlot = DAG.getFrameIndex(DemoteStackIdx, TLI.getPointerTy());
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004858 Entry.Node = DemoteStackSlot;
4859 Entry.Ty = StackSlotPtrType;
4860 Entry.isSExt = false;
4861 Entry.isZExt = false;
4862 Entry.isInReg = false;
4863 Entry.isSRet = true;
4864 Entry.isNest = false;
4865 Entry.isByVal = false;
4866 Entry.Alignment = Align;
4867 Args.push_back(Entry);
4868 RetTy = Type::getVoidTy(FTy->getContext());
4869 }
4870
Dan Gohman46510a72010-04-15 01:51:59 +00004871 for (ImmutableCallSite::arg_iterator i = CS.arg_begin(), e = CS.arg_end();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004872 i != e; ++i) {
Rafael Espindola3fa82832011-05-13 15:18:06 +00004873 const Value *V = *i;
4874
4875 // Skip empty types
4876 if (V->getType()->isEmptyTy())
4877 continue;
4878
4879 SDValue ArgNode = getValue(V);
4880 Entry.Node = ArgNode; Entry.Ty = V->getType();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004881
4882 unsigned attrInd = i - CS.arg_begin() + 1;
Devang Patel05988662008-09-25 21:00:45 +00004883 Entry.isSExt = CS.paramHasAttr(attrInd, Attribute::SExt);
4884 Entry.isZExt = CS.paramHasAttr(attrInd, Attribute::ZExt);
4885 Entry.isInReg = CS.paramHasAttr(attrInd, Attribute::InReg);
4886 Entry.isSRet = CS.paramHasAttr(attrInd, Attribute::StructRet);
4887 Entry.isNest = CS.paramHasAttr(attrInd, Attribute::Nest);
4888 Entry.isByVal = CS.paramHasAttr(attrInd, Attribute::ByVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004889 Entry.Alignment = CS.getParamAlignment(attrInd);
4890 Args.push_back(Entry);
4891 }
4892
Chris Lattner512063d2010-04-05 06:19:28 +00004893 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004894 // Insert a label before the invoke call to mark the try range. This can be
4895 // used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00004896 BeginLabel = MMI.getContext().CreateTempSymbol();
Jim Grosbach1b747ad2009-08-11 00:09:57 +00004897
Jim Grosbachca752c92010-01-28 01:45:32 +00004898 // For SjLj, keep track of which landing pads go with which invokes
4899 // so as to maintain the ordering of pads in the LSDA.
Chris Lattner512063d2010-04-05 06:19:28 +00004900 unsigned CallSiteIndex = MMI.getCurrentCallSite();
Jim Grosbachca752c92010-01-28 01:45:32 +00004901 if (CallSiteIndex) {
Chris Lattner512063d2010-04-05 06:19:28 +00004902 MMI.setCallSiteBeginLabel(BeginLabel, CallSiteIndex);
Jim Grosbachca752c92010-01-28 01:45:32 +00004903 // Now that the call site is handled, stop tracking it.
Chris Lattner512063d2010-04-05 06:19:28 +00004904 MMI.setCurrentCallSite(0);
Jim Grosbachca752c92010-01-28 01:45:32 +00004905 }
4906
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004907 // Both PendingLoads and PendingExports must be flushed here;
4908 // this call might not return.
4909 (void)getRoot();
Chris Lattner7561d482010-03-14 02:33:54 +00004910 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getControlRoot(), BeginLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004911 }
4912
Dan Gohman98ca4f22009-08-05 01:29:28 +00004913 // Check if target-independent constraints permit a tail call here.
4914 // Target-dependent constraints are checked within TLI.LowerCallTo.
4915 if (isTailCall &&
Evan Cheng86809cc2010-02-03 03:28:02 +00004916 !isInTailCallPosition(CS, CS.getAttributes().getRetAttributes(), TLI))
Dan Gohman98ca4f22009-08-05 01:29:28 +00004917 isTailCall = false;
4918
Dan Gohmanbadcda42010-08-28 00:51:03 +00004919 // If there's a possibility that fast-isel has already selected some amount
4920 // of the current basic block, don't emit a tail call.
4921 if (isTailCall && EnableFastISel)
4922 isTailCall = false;
4923
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004924 std::pair<SDValue,SDValue> Result =
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004925 TLI.LowerCallTo(getRoot(), RetTy,
Devang Patel05988662008-09-25 21:00:45 +00004926 CS.paramHasAttr(0, Attribute::SExt),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004927 CS.paramHasAttr(0, Attribute::ZExt), FTy->isVarArg(),
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00004928 CS.paramHasAttr(0, Attribute::InReg), FTy->getNumParams(),
Dale Johannesen86098bd2008-09-26 19:31:26 +00004929 CS.getCallingConv(),
Dan Gohman98ca4f22009-08-05 01:29:28 +00004930 isTailCall,
4931 !CS.getInstruction()->use_empty(),
Bill Wendling46ada192010-03-02 01:55:18 +00004932 Callee, Args, DAG, getCurDebugLoc());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004933 assert((isTailCall || Result.second.getNode()) &&
4934 "Non-null chain expected with non-tail call!");
4935 assert((Result.second.getNode() || !Result.first.getNode()) &&
4936 "Null value expected with tail call!");
Bill Wendlinge80ae832009-12-22 00:50:32 +00004937 if (Result.first.getNode()) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00004938 setValue(CS.getInstruction(), Result.first);
Bill Wendlinge80ae832009-12-22 00:50:32 +00004939 } else if (!CanLowerReturn && Result.second.getNode()) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004940 // The instruction result is the result of loading from the
4941 // hidden sret parameter.
4942 SmallVector<EVT, 1> PVTs;
4943 const Type *PtrRetTy = PointerType::getUnqual(FTy->getReturnType());
4944
4945 ComputeValueVTs(TLI, PtrRetTy, PVTs);
4946 assert(PVTs.size() == 1 && "Pointers should fit in one register");
4947 EVT PtrVT = PVTs[0];
Dan Gohman84023e02010-07-10 09:00:22 +00004948 unsigned NumValues = Outs.size();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004949 SmallVector<SDValue, 4> Values(NumValues);
4950 SmallVector<SDValue, 4> Chains(NumValues);
4951
4952 for (unsigned i = 0; i < NumValues; ++i) {
Bill Wendlinge80ae832009-12-22 00:50:32 +00004953 SDValue Add = DAG.getNode(ISD::ADD, getCurDebugLoc(), PtrVT,
4954 DemoteStackSlot,
4955 DAG.getConstant(Offsets[i], PtrVT));
Dan Gohman84023e02010-07-10 09:00:22 +00004956 SDValue L = DAG.getLoad(Outs[i].VT, getCurDebugLoc(), Result.second,
Chris Lattnerecf42c42010-09-21 16:36:31 +00004957 Add,
4958 MachinePointerInfo::getFixedStack(DemoteStackIdx, Offsets[i]),
4959 false, false, 1);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004960 Values[i] = L;
4961 Chains[i] = L.getValue(1);
4962 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004963
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004964 SDValue Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(),
4965 MVT::Other, &Chains[0], NumValues);
4966 PendingLoads.push_back(Chain);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004967
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004968 // Collect the legal value parts into potentially illegal values
4969 // that correspond to the original function's return values.
4970 SmallVector<EVT, 4> RetTys;
4971 RetTy = FTy->getReturnType();
4972 ComputeValueVTs(TLI, RetTy, RetTys);
4973 ISD::NodeType AssertOp = ISD::DELETED_NODE;
4974 SmallVector<SDValue, 4> ReturnValues;
4975 unsigned CurReg = 0;
4976 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
4977 EVT VT = RetTys[I];
4978 EVT RegisterVT = TLI.getRegisterType(RetTy->getContext(), VT);
4979 unsigned NumRegs = TLI.getNumRegisters(RetTy->getContext(), VT);
Michael J. Spencere70c5262010-10-16 08:25:21 +00004980
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004981 SDValue ReturnValue =
Bill Wendling46ada192010-03-02 01:55:18 +00004982 getCopyFromParts(DAG, getCurDebugLoc(), &Values[CurReg], NumRegs,
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004983 RegisterVT, VT, AssertOp);
4984 ReturnValues.push_back(ReturnValue);
Kenneth Uildriks93ae4072010-01-16 23:37:33 +00004985 CurReg += NumRegs;
4986 }
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004987
Bill Wendling4533cac2010-01-28 21:51:40 +00004988 setValue(CS.getInstruction(),
4989 DAG.getNode(ISD::MERGE_VALUES, getCurDebugLoc(),
4990 DAG.getVTList(&RetTys[0], RetTys.size()),
4991 &ReturnValues[0], ReturnValues.size()));
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00004992 }
Bill Wendlinge80ae832009-12-22 00:50:32 +00004993
Evan Chengc249e482011-04-01 19:57:01 +00004994 // Assign order to nodes here. If the call does not produce a result, it won't
4995 // be mapped to a SDNode and visit() will not assign it an order number.
Evan Cheng8380c032011-04-01 19:42:22 +00004996 if (!Result.second.getNode()) {
Evan Chengc249e482011-04-01 19:57:01 +00004997 // As a special case, a null chain means that a tail call has been emitted and
4998 // the DAG root is already updated.
Dan Gohman98ca4f22009-08-05 01:29:28 +00004999 HasTailCall = true;
Evan Cheng8380c032011-04-01 19:42:22 +00005000 ++SDNodeOrder;
5001 AssignOrderingToNode(DAG.getRoot().getNode());
5002 } else {
5003 DAG.setRoot(Result.second);
5004 ++SDNodeOrder;
5005 AssignOrderingToNode(Result.second.getNode());
5006 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005007
Chris Lattner512063d2010-04-05 06:19:28 +00005008 if (LandingPad) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005009 // Insert a label at the end of the invoke call to mark the try range. This
5010 // can be used to detect deletion of the invoke via the MachineModuleInfo.
Chris Lattner512063d2010-04-05 06:19:28 +00005011 MCSymbol *EndLabel = MMI.getContext().CreateTempSymbol();
Chris Lattner7561d482010-03-14 02:33:54 +00005012 DAG.setRoot(DAG.getEHLabel(getCurDebugLoc(), getRoot(), EndLabel));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005013
5014 // Inform MachineModuleInfo of range.
Chris Lattner512063d2010-04-05 06:19:28 +00005015 MMI.addInvoke(LandingPad, BeginLabel, EndLabel);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005016 }
5017}
5018
Chris Lattner8047d9a2009-12-24 00:37:38 +00005019/// IsOnlyUsedInZeroEqualityComparison - Return true if it only matters that the
5020/// value is equal or not-equal to zero.
Dan Gohman46510a72010-04-15 01:51:59 +00005021static bool IsOnlyUsedInZeroEqualityComparison(const Value *V) {
5022 for (Value::const_use_iterator UI = V->use_begin(), E = V->use_end();
Chris Lattner8047d9a2009-12-24 00:37:38 +00005023 UI != E; ++UI) {
Dan Gohman46510a72010-04-15 01:51:59 +00005024 if (const ICmpInst *IC = dyn_cast<ICmpInst>(*UI))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005025 if (IC->isEquality())
Dan Gohman46510a72010-04-15 01:51:59 +00005026 if (const Constant *C = dyn_cast<Constant>(IC->getOperand(1)))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005027 if (C->isNullValue())
5028 continue;
5029 // Unknown instruction.
5030 return false;
5031 }
5032 return true;
5033}
5034
Dan Gohman46510a72010-04-15 01:51:59 +00005035static SDValue getMemCmpLoad(const Value *PtrVal, MVT LoadVT,
5036 const Type *LoadTy,
Chris Lattner8047d9a2009-12-24 00:37:38 +00005037 SelectionDAGBuilder &Builder) {
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005038
Chris Lattner8047d9a2009-12-24 00:37:38 +00005039 // Check to see if this load can be trivially constant folded, e.g. if the
5040 // input is from a string literal.
Dan Gohman46510a72010-04-15 01:51:59 +00005041 if (const Constant *LoadInput = dyn_cast<Constant>(PtrVal)) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005042 // Cast pointer to the type we really want to load.
Dan Gohman46510a72010-04-15 01:51:59 +00005043 LoadInput = ConstantExpr::getBitCast(const_cast<Constant *>(LoadInput),
Chris Lattner8047d9a2009-12-24 00:37:38 +00005044 PointerType::getUnqual(LoadTy));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005045
Dan Gohman46510a72010-04-15 01:51:59 +00005046 if (const Constant *LoadCst =
5047 ConstantFoldLoadFromConstPtr(const_cast<Constant *>(LoadInput),
5048 Builder.TD))
Chris Lattner8047d9a2009-12-24 00:37:38 +00005049 return Builder.getValue(LoadCst);
5050 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005051
Chris Lattner8047d9a2009-12-24 00:37:38 +00005052 // Otherwise, we have to emit the load. If the pointer is to unfoldable but
5053 // still constant memory, the input chain can be the entry node.
5054 SDValue Root;
5055 bool ConstantMemory = false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005056
Chris Lattner8047d9a2009-12-24 00:37:38 +00005057 // Do not serialize (non-volatile) loads of constant memory with anything.
5058 if (Builder.AA->pointsToConstantMemory(PtrVal)) {
5059 Root = Builder.DAG.getEntryNode();
5060 ConstantMemory = true;
5061 } else {
5062 // Do not serialize non-volatile loads against each other.
5063 Root = Builder.DAG.getRoot();
5064 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005065
Chris Lattner8047d9a2009-12-24 00:37:38 +00005066 SDValue Ptr = Builder.getValue(PtrVal);
5067 SDValue LoadVal = Builder.DAG.getLoad(LoadVT, Builder.getCurDebugLoc(), Root,
Chris Lattnerecf42c42010-09-21 16:36:31 +00005068 Ptr, MachinePointerInfo(PtrVal),
David Greene1e559442010-02-15 17:00:31 +00005069 false /*volatile*/,
5070 false /*nontemporal*/, 1 /* align=1 */);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005071
Chris Lattner8047d9a2009-12-24 00:37:38 +00005072 if (!ConstantMemory)
5073 Builder.PendingLoads.push_back(LoadVal.getValue(1));
5074 return LoadVal;
5075}
5076
5077
5078/// visitMemCmpCall - See if we can lower a call to memcmp in an optimized form.
5079/// If so, return true and lower it, otherwise return false and it will be
5080/// lowered like a normal call.
Dan Gohman46510a72010-04-15 01:51:59 +00005081bool SelectionDAGBuilder::visitMemCmpCall(const CallInst &I) {
Chris Lattner8047d9a2009-12-24 00:37:38 +00005082 // Verify that the prototype makes sense. int memcmp(void*,void*,size_t)
Gabor Greif37387d52010-06-30 12:55:46 +00005083 if (I.getNumArgOperands() != 3)
Chris Lattner8047d9a2009-12-24 00:37:38 +00005084 return false;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005085
Gabor Greif0635f352010-06-25 09:38:13 +00005086 const Value *LHS = I.getArgOperand(0), *RHS = I.getArgOperand(1);
Duncan Sands1df98592010-02-16 11:11:14 +00005087 if (!LHS->getType()->isPointerTy() || !RHS->getType()->isPointerTy() ||
Gabor Greif0635f352010-06-25 09:38:13 +00005088 !I.getArgOperand(2)->getType()->isIntegerTy() ||
Duncan Sands1df98592010-02-16 11:11:14 +00005089 !I.getType()->isIntegerTy())
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005090 return false;
5091
Gabor Greif0635f352010-06-25 09:38:13 +00005092 const ConstantInt *Size = dyn_cast<ConstantInt>(I.getArgOperand(2));
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005093
Chris Lattner8047d9a2009-12-24 00:37:38 +00005094 // memcmp(S1,S2,2) != 0 -> (*(short*)LHS != *(short*)RHS) != 0
5095 // memcmp(S1,S2,4) != 0 -> (*(int*)LHS != *(int*)RHS) != 0
Chris Lattner04b091a2009-12-24 01:07:17 +00005096 if (Size && IsOnlyUsedInZeroEqualityComparison(&I)) {
5097 bool ActuallyDoIt = true;
5098 MVT LoadVT;
5099 const Type *LoadTy;
5100 switch (Size->getZExtValue()) {
5101 default:
5102 LoadVT = MVT::Other;
5103 LoadTy = 0;
5104 ActuallyDoIt = false;
5105 break;
5106 case 2:
5107 LoadVT = MVT::i16;
5108 LoadTy = Type::getInt16Ty(Size->getContext());
5109 break;
5110 case 4:
5111 LoadVT = MVT::i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005112 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005113 break;
5114 case 8:
5115 LoadVT = MVT::i64;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005116 LoadTy = Type::getInt64Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005117 break;
5118 /*
5119 case 16:
5120 LoadVT = MVT::v4i32;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005121 LoadTy = Type::getInt32Ty(Size->getContext());
Chris Lattner04b091a2009-12-24 01:07:17 +00005122 LoadTy = VectorType::get(LoadTy, 4);
5123 break;
5124 */
5125 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005126
Chris Lattner04b091a2009-12-24 01:07:17 +00005127 // This turns into unaligned loads. We only do this if the target natively
5128 // supports the MVT we'll be loading or if it is small enough (<= 4) that
5129 // we'll only produce a small number of byte loads.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005130
Chris Lattner04b091a2009-12-24 01:07:17 +00005131 // Require that we can find a legal MVT, and only do this if the target
5132 // supports unaligned loads of that type. Expanding into byte loads would
5133 // bloat the code.
5134 if (ActuallyDoIt && Size->getZExtValue() > 4) {
5135 // TODO: Handle 5 byte compare as 4-byte + 1 byte.
5136 // TODO: Handle 8 byte compare on x86-32 as two 32-bit loads.
5137 if (!TLI.isTypeLegal(LoadVT) ||!TLI.allowsUnalignedMemoryAccesses(LoadVT))
5138 ActuallyDoIt = false;
5139 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005140
Chris Lattner04b091a2009-12-24 01:07:17 +00005141 if (ActuallyDoIt) {
5142 SDValue LHSVal = getMemCmpLoad(LHS, LoadVT, LoadTy, *this);
5143 SDValue RHSVal = getMemCmpLoad(RHS, LoadVT, LoadTy, *this);
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005144
Chris Lattner04b091a2009-12-24 01:07:17 +00005145 SDValue Res = DAG.getSetCC(getCurDebugLoc(), MVT::i1, LHSVal, RHSVal,
5146 ISD::SETNE);
5147 EVT CallVT = TLI.getValueType(I.getType(), true);
5148 setValue(&I, DAG.getZExtOrTrunc(Res, getCurDebugLoc(), CallVT));
5149 return true;
5150 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005151 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005152
5153
Chris Lattner8047d9a2009-12-24 00:37:38 +00005154 return false;
5155}
5156
5157
Dan Gohman46510a72010-04-15 01:51:59 +00005158void SelectionDAGBuilder::visitCall(const CallInst &I) {
Chris Lattner598751e2010-07-05 05:36:21 +00005159 // Handle inline assembly differently.
5160 if (isa<InlineAsm>(I.getCalledValue())) {
5161 visitInlineAsm(&I);
5162 return;
5163 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005164
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005165 // See if any floating point values are being passed to this function. This is
5166 // used to emit an undefined reference to fltused on Windows.
5167 const FunctionType *FT =
5168 cast<FunctionType>(I.getCalledValue()->getType()->getContainedType(0));
5169 MachineModuleInfo &MMI = DAG.getMachineFunction().getMMI();
5170 if (FT->isVarArg() &&
5171 !MMI.callsExternalVAFunctionWithFloatingPointArguments()) {
5172 for (unsigned i = 0, e = I.getNumArgOperands(); i != e; ++i) {
5173 const Type* T = I.getArgOperand(i)->getType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005174 for (po_iterator<const Type*> i = po_begin(T), e = po_end(T);
Chris Lattnera29aae72010-11-12 17:24:29 +00005175 i != e; ++i) {
5176 if (!i->isFloatingPointTy()) continue;
5177 MMI.setCallsExternalVAFunctionWithFloatingPointArguments(true);
5178 break;
Michael J. Spencer391b43b2010-10-21 20:49:23 +00005179 }
5180 }
5181 }
5182
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005183 const char *RenameFn = 0;
5184 if (Function *F = I.getCalledFunction()) {
5185 if (F->isDeclaration()) {
Chris Lattner598751e2010-07-05 05:36:21 +00005186 if (const TargetIntrinsicInfo *II = TM.getIntrinsicInfo()) {
Dale Johannesen49de9822009-02-05 01:49:45 +00005187 if (unsigned IID = II->getIntrinsicID(F)) {
5188 RenameFn = visitIntrinsicCall(I, IID);
5189 if (!RenameFn)
5190 return;
5191 }
5192 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005193 if (unsigned IID = F->getIntrinsicID()) {
5194 RenameFn = visitIntrinsicCall(I, IID);
5195 if (!RenameFn)
5196 return;
5197 }
5198 }
5199
5200 // Check for well-known libc/libm calls. If the function is internal, it
5201 // can't be a library call.
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005202 if (!F->hasLocalLinkage() && F->hasName()) {
5203 StringRef Name = F->getName();
Duncan Sandsd2c817e2010-03-14 21:08:40 +00005204 if (Name == "copysign" || Name == "copysignf" || Name == "copysignl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005205 if (I.getNumArgOperands() == 2 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005206 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5207 I.getType() == I.getArgOperand(0)->getType() &&
5208 I.getType() == I.getArgOperand(1)->getType()) {
5209 SDValue LHS = getValue(I.getArgOperand(0));
5210 SDValue RHS = getValue(I.getArgOperand(1));
Bill Wendling0d580132009-12-23 01:28:19 +00005211 setValue(&I, DAG.getNode(ISD::FCOPYSIGN, getCurDebugLoc(),
5212 LHS.getValueType(), LHS, RHS));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005213 return;
5214 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005215 } else if (Name == "fabs" || Name == "fabsf" || Name == "fabsl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005216 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005217 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5218 I.getType() == I.getArgOperand(0)->getType()) {
5219 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005220 setValue(&I, DAG.getNode(ISD::FABS, getCurDebugLoc(),
5221 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005222 return;
5223 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005224 } else if (Name == "sin" || Name == "sinf" || Name == "sinl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005225 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005226 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5227 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005228 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005229 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005230 setValue(&I, DAG.getNode(ISD::FSIN, getCurDebugLoc(),
5231 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005232 return;
5233 }
Daniel Dunbarf0443c12009-07-26 08:34:35 +00005234 } else if (Name == "cos" || Name == "cosf" || Name == "cosl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005235 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005236 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5237 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005238 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005239 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005240 setValue(&I, DAG.getNode(ISD::FCOS, getCurDebugLoc(),
5241 Tmp.getValueType(), Tmp));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005242 return;
5243 }
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005244 } else if (Name == "sqrt" || Name == "sqrtf" || Name == "sqrtl") {
Gabor Greif37387d52010-06-30 12:55:46 +00005245 if (I.getNumArgOperands() == 1 && // Basic sanity checks.
Gabor Greif0635f352010-06-25 09:38:13 +00005246 I.getArgOperand(0)->getType()->isFloatingPointTy() &&
5247 I.getType() == I.getArgOperand(0)->getType() &&
Dale Johannesena45bfd32009-09-25 18:00:35 +00005248 I.onlyReadsMemory()) {
Gabor Greif0635f352010-06-25 09:38:13 +00005249 SDValue Tmp = getValue(I.getArgOperand(0));
Bill Wendling0d580132009-12-23 01:28:19 +00005250 setValue(&I, DAG.getNode(ISD::FSQRT, getCurDebugLoc(),
5251 Tmp.getValueType(), Tmp));
Dale Johannesen52fb79b2009-09-25 17:23:22 +00005252 return;
5253 }
Chris Lattner8047d9a2009-12-24 00:37:38 +00005254 } else if (Name == "memcmp") {
5255 if (visitMemCmpCall(I))
5256 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005257 }
5258 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005259 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005260
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005261 SDValue Callee;
5262 if (!RenameFn)
Gabor Greif0635f352010-06-25 09:38:13 +00005263 Callee = getValue(I.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005264 else
Bill Wendling056292f2008-09-16 21:48:12 +00005265 Callee = DAG.getExternalSymbol(RenameFn, TLI.getPointerTy());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005266
Bill Wendling0d580132009-12-23 01:28:19 +00005267 // Check if we can potentially perform a tail call. More detailed checking is
5268 // be done within LowerCallTo, after more information about the call is known.
Evan Cheng11e67932010-01-26 23:13:04 +00005269 LowerCallTo(&I, Callee, I.isTailCall());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005270}
5271
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005272namespace {
Dan Gohman462f6b52010-05-29 17:53:24 +00005273
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005274/// AsmOperandInfo - This contains information for each constraint that we are
5275/// lowering.
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005276class SDISelAsmOperandInfo : public TargetLowering::AsmOperandInfo {
Cedric Venetaff9c272009-02-14 16:06:42 +00005277public:
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005278 /// CallOperand - If this is the result output operand or a clobber
5279 /// this is null, otherwise it is the incoming operand to the CallInst.
5280 /// This gets modified as the asm is processed.
5281 SDValue CallOperand;
5282
5283 /// AssignedRegs - If this is a register or register class operand, this
5284 /// contains the set of register corresponding to the operand.
5285 RegsForValue AssignedRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005286
John Thompsoneac6e1d2010-09-13 18:15:37 +00005287 explicit SDISelAsmOperandInfo(const TargetLowering::AsmOperandInfo &info)
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005288 : TargetLowering::AsmOperandInfo(info), CallOperand(0,0) {
5289 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005290
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005291 /// MarkAllocatedRegs - Once AssignedRegs is set, mark the assigned registers
5292 /// busy in OutputRegs/InputRegs.
5293 void MarkAllocatedRegs(bool isOutReg, bool isInReg,
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005294 std::set<unsigned> &OutputRegs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005295 std::set<unsigned> &InputRegs,
5296 const TargetRegisterInfo &TRI) const {
5297 if (isOutReg) {
5298 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5299 MarkRegAndAliases(AssignedRegs.Regs[i], OutputRegs, TRI);
5300 }
5301 if (isInReg) {
5302 for (unsigned i = 0, e = AssignedRegs.Regs.size(); i != e; ++i)
5303 MarkRegAndAliases(AssignedRegs.Regs[i], InputRegs, TRI);
5304 }
5305 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005306
Owen Andersone50ed302009-08-10 22:56:29 +00005307 /// getCallOperandValEVT - Return the EVT of the Value* that this operand
Chris Lattner81249c92008-10-17 17:05:25 +00005308 /// corresponds to. If there is no Value* for this operand, it returns
Owen Anderson825b72b2009-08-11 20:47:22 +00005309 /// MVT::Other.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005310 EVT getCallOperandValEVT(LLVMContext &Context,
Owen Anderson1d0be152009-08-13 21:58:54 +00005311 const TargetLowering &TLI,
Chris Lattner81249c92008-10-17 17:05:25 +00005312 const TargetData *TD) const {
Owen Anderson825b72b2009-08-11 20:47:22 +00005313 if (CallOperandVal == 0) return MVT::Other;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005314
Chris Lattner81249c92008-10-17 17:05:25 +00005315 if (isa<BasicBlock>(CallOperandVal))
5316 return TLI.getPointerTy();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005317
Chris Lattner81249c92008-10-17 17:05:25 +00005318 const llvm::Type *OpTy = CallOperandVal->getType();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005319
Eric Christophercef81b72011-05-09 20:04:43 +00005320 // FIXME: code duplicated from TargetLowering::ParseConstraints().
Chris Lattner81249c92008-10-17 17:05:25 +00005321 // If this is an indirect operand, the operand is a pointer to the
5322 // accessed type.
Bob Wilsone261b0c2009-12-22 18:34:19 +00005323 if (isIndirect) {
5324 const llvm::PointerType *PtrTy = dyn_cast<PointerType>(OpTy);
5325 if (!PtrTy)
Chris Lattner75361b62010-04-07 22:58:41 +00005326 report_fatal_error("Indirect operand for inline asm not a pointer!");
Bob Wilsone261b0c2009-12-22 18:34:19 +00005327 OpTy = PtrTy->getElementType();
5328 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005329
Eric Christophercef81b72011-05-09 20:04:43 +00005330 // Look for vector wrapped in a struct. e.g. { <16 x i8> }.
5331 if (const StructType *STy = dyn_cast<StructType>(OpTy))
5332 if (STy->getNumElements() == 1)
5333 OpTy = STy->getElementType(0);
5334
Chris Lattner81249c92008-10-17 17:05:25 +00005335 // If OpTy is not a single value, it may be a struct/union that we
5336 // can tile with integers.
5337 if (!OpTy->isSingleValueType() && OpTy->isSized()) {
5338 unsigned BitSize = TD->getTypeSizeInBits(OpTy);
5339 switch (BitSize) {
5340 default: break;
5341 case 1:
5342 case 8:
5343 case 16:
5344 case 32:
5345 case 64:
Chris Lattnercfc14c12008-10-17 19:59:51 +00005346 case 128:
Owen Anderson1d0be152009-08-13 21:58:54 +00005347 OpTy = IntegerType::get(Context, BitSize);
Chris Lattner81249c92008-10-17 17:05:25 +00005348 break;
5349 }
5350 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005351
Chris Lattner81249c92008-10-17 17:05:25 +00005352 return TLI.getValueType(OpTy, true);
5353 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005354
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005355private:
5356 /// MarkRegAndAliases - Mark the specified register and all aliases in the
5357 /// specified set.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005358 static void MarkRegAndAliases(unsigned Reg, std::set<unsigned> &Regs,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005359 const TargetRegisterInfo &TRI) {
5360 assert(TargetRegisterInfo::isPhysicalRegister(Reg) && "Isn't a physreg");
5361 Regs.insert(Reg);
5362 if (const unsigned *Aliases = TRI.getAliasSet(Reg))
5363 for (; *Aliases; ++Aliases)
5364 Regs.insert(*Aliases);
5365 }
5366};
Dan Gohman462f6b52010-05-29 17:53:24 +00005367
John Thompson44ab89e2010-10-29 17:29:13 +00005368typedef SmallVector<SDISelAsmOperandInfo,16> SDISelAsmOperandInfoVector;
5369
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005370} // end anonymous namespace
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005371
Dan Gohman462f6b52010-05-29 17:53:24 +00005372/// isAllocatableRegister - If the specified register is safe to allocate,
5373/// i.e. it isn't a stack pointer or some other special register, return the
5374/// register class for the register. Otherwise, return null.
5375static const TargetRegisterClass *
5376isAllocatableRegister(unsigned Reg, MachineFunction &MF,
5377 const TargetLowering &TLI,
5378 const TargetRegisterInfo *TRI) {
5379 EVT FoundVT = MVT::Other;
5380 const TargetRegisterClass *FoundRC = 0;
5381 for (TargetRegisterInfo::regclass_iterator RCI = TRI->regclass_begin(),
5382 E = TRI->regclass_end(); RCI != E; ++RCI) {
5383 EVT ThisVT = MVT::Other;
5384
5385 const TargetRegisterClass *RC = *RCI;
5386 // If none of the value types for this register class are valid, we
5387 // can't use it. For example, 64-bit reg classes on 32-bit targets.
5388 for (TargetRegisterClass::vt_iterator I = RC->vt_begin(), E = RC->vt_end();
5389 I != E; ++I) {
5390 if (TLI.isTypeLegal(*I)) {
5391 // If we have already found this register in a different register class,
5392 // choose the one with the largest VT specified. For example, on
5393 // PowerPC, we favor f64 register classes over f32.
5394 if (FoundVT == MVT::Other || FoundVT.bitsLT(*I)) {
5395 ThisVT = *I;
5396 break;
5397 }
5398 }
5399 }
5400
5401 if (ThisVT == MVT::Other) continue;
5402
5403 // NOTE: This isn't ideal. In particular, this might allocate the
5404 // frame pointer in functions that need it (due to them not being taken
5405 // out of allocation, because a variable sized allocation hasn't been seen
5406 // yet). This is a slight code pessimization, but should still work.
5407 for (TargetRegisterClass::iterator I = RC->allocation_order_begin(MF),
5408 E = RC->allocation_order_end(MF); I != E; ++I)
5409 if (*I == Reg) {
5410 // We found a matching register class. Keep looking at others in case
5411 // we find one with larger registers that this physreg is also in.
5412 FoundRC = RC;
5413 FoundVT = ThisVT;
5414 break;
5415 }
5416 }
5417 return FoundRC;
5418}
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005419
5420/// GetRegistersForValue - Assign registers (virtual or physical) for the
5421/// specified operand. We prefer to assign virtual registers, to allow the
Bob Wilson266d9452009-12-17 05:07:36 +00005422/// register allocator to handle the assignment process. However, if the asm
5423/// uses features that we can't model on machineinstrs, we have SDISel do the
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005424/// allocation. This produces generally horrible, but correct, code.
5425///
5426/// OpInfo describes the operand.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005427/// Input and OutputRegs are the set of already allocated physical registers.
5428///
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005429static void GetRegistersForValue(SelectionDAG &DAG,
5430 const TargetLowering &TLI,
5431 DebugLoc DL,
5432 SDISelAsmOperandInfo &OpInfo,
5433 std::set<unsigned> &OutputRegs,
5434 std::set<unsigned> &InputRegs) {
5435 LLVMContext &Context = *DAG.getContext();
Owen Anderson23b9b192009-08-12 00:36:31 +00005436
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005437 // Compute whether this value requires an input register, an output register,
5438 // or both.
5439 bool isOutReg = false;
5440 bool isInReg = false;
5441 switch (OpInfo.Type) {
5442 case InlineAsm::isOutput:
5443 isOutReg = true;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005444
5445 // If there is an input constraint that matches this, we need to reserve
Dale Johannesen8e3455b2008-09-24 23:13:09 +00005446 // the input register so no other inputs allocate to it.
Chris Lattner6bdcda32008-10-17 16:47:46 +00005447 isInReg = OpInfo.hasMatchingInput();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005448 break;
5449 case InlineAsm::isInput:
5450 isInReg = true;
5451 isOutReg = false;
5452 break;
5453 case InlineAsm::isClobber:
5454 isOutReg = true;
5455 isInReg = true;
5456 break;
5457 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005458
5459
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005460 MachineFunction &MF = DAG.getMachineFunction();
5461 SmallVector<unsigned, 4> Regs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005462
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005463 // If this is a constraint for a single physreg, or a constraint for a
5464 // register class, find it.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005465 std::pair<unsigned, const TargetRegisterClass*> PhysReg =
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005466 TLI.getRegForInlineAsmConstraint(OpInfo.ConstraintCode,
5467 OpInfo.ConstraintVT);
5468
5469 unsigned NumRegs = 1;
Owen Anderson825b72b2009-08-11 20:47:22 +00005470 if (OpInfo.ConstraintVT != MVT::Other) {
Chris Lattner01426e12008-10-21 00:45:36 +00005471 // If this is a FP input in an integer register (or visa versa) insert a bit
5472 // cast of the input value. More generally, handle any case where the input
5473 // value disagrees with the register class we plan to stick this in.
5474 if (OpInfo.Type == InlineAsm::isInput &&
5475 PhysReg.second && !PhysReg.second->hasType(OpInfo.ConstraintVT)) {
Owen Andersone50ed302009-08-10 22:56:29 +00005476 // Try to convert to the first EVT that the reg class contains. If the
Chris Lattner01426e12008-10-21 00:45:36 +00005477 // types are identical size, use a bitcast to convert (e.g. two differing
5478 // vector types).
Owen Andersone50ed302009-08-10 22:56:29 +00005479 EVT RegVT = *PhysReg.second->vt_begin();
Chris Lattner01426e12008-10-21 00:45:36 +00005480 if (RegVT.getSizeInBits() == OpInfo.ConstraintVT.getSizeInBits()) {
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005481 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005482 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005483 OpInfo.ConstraintVT = RegVT;
5484 } else if (RegVT.isInteger() && OpInfo.ConstraintVT.isFloatingPoint()) {
5485 // If the input is a FP value and we want it in FP registers, do a
5486 // bitcast to the corresponding integer type. This turns an f64 value
5487 // into i64, which can be passed with two i32 values on a 32-bit
5488 // machine.
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005489 RegVT = EVT::getIntegerVT(Context,
Owen Anderson23b9b192009-08-12 00:36:31 +00005490 OpInfo.ConstraintVT.getSizeInBits());
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005491 OpInfo.CallOperand = DAG.getNode(ISD::BITCAST, DL,
Dale Johannesenfa42dea2009-01-30 01:34:22 +00005492 RegVT, OpInfo.CallOperand);
Chris Lattner01426e12008-10-21 00:45:36 +00005493 OpInfo.ConstraintVT = RegVT;
5494 }
5495 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005496
Owen Anderson23b9b192009-08-12 00:36:31 +00005497 NumRegs = TLI.getNumRegisters(Context, OpInfo.ConstraintVT);
Chris Lattner01426e12008-10-21 00:45:36 +00005498 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005499
Owen Andersone50ed302009-08-10 22:56:29 +00005500 EVT RegVT;
5501 EVT ValueVT = OpInfo.ConstraintVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005502
5503 // If this is a constraint for a specific physical register, like {r17},
5504 // assign it now.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005505 if (unsigned AssignedReg = PhysReg.first) {
5506 const TargetRegisterClass *RC = PhysReg.second;
Owen Anderson825b72b2009-08-11 20:47:22 +00005507 if (OpInfo.ConstraintVT == MVT::Other)
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005508 ValueVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005509
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005510 // Get the actual register value type. This is important, because the user
5511 // may have asked for (e.g.) the AX register in i32 type. We need to
5512 // remember that AX is actually i16 to get the right extension.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005513 RegVT = *RC->vt_begin();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005514
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005515 // This is a explicit reference to a physical register.
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005516 Regs.push_back(AssignedReg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005517
5518 // If this is an expanded reference, add the rest of the regs to Regs.
5519 if (NumRegs != 1) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005520 TargetRegisterClass::iterator I = RC->begin();
5521 for (; *I != AssignedReg; ++I)
5522 assert(I != RC->end() && "Didn't find reg!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005523
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005524 // Already added the first reg.
5525 --NumRegs; ++I;
5526 for (; NumRegs; --NumRegs, ++I) {
Chris Lattnere2f7bf82009-03-24 15:27:37 +00005527 assert(I != RC->end() && "Ran out of registers to allocate!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005528 Regs.push_back(*I);
5529 }
5530 }
Bill Wendling651ad132009-12-22 01:25:10 +00005531
Dan Gohman7451d3e2010-05-29 17:03:36 +00005532 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005533 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5534 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5535 return;
5536 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005537
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005538 // Otherwise, if this was a reference to an LLVM register class, create vregs
5539 // for this reference.
Chris Lattnerb3b44842009-03-24 15:25:07 +00005540 if (const TargetRegisterClass *RC = PhysReg.second) {
5541 RegVT = *RC->vt_begin();
Owen Anderson825b72b2009-08-11 20:47:22 +00005542 if (OpInfo.ConstraintVT == MVT::Other)
Evan Chengfb112882009-03-23 08:01:15 +00005543 ValueVT = RegVT;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005544
Evan Chengfb112882009-03-23 08:01:15 +00005545 // Create the appropriate number of virtual registers.
5546 MachineRegisterInfo &RegInfo = MF.getRegInfo();
5547 for (; NumRegs; --NumRegs)
Chris Lattnerb3b44842009-03-24 15:25:07 +00005548 Regs.push_back(RegInfo.createVirtualRegister(RC));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005549
Dan Gohman7451d3e2010-05-29 17:03:36 +00005550 OpInfo.AssignedRegs = RegsForValue(Regs, RegVT, ValueVT);
Evan Chengfb112882009-03-23 08:01:15 +00005551 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005552 }
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005553
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005554 // This is a reference to a register class that doesn't directly correspond
5555 // to an LLVM register class. Allocate NumRegs consecutive, available,
5556 // registers from the class.
5557 std::vector<unsigned> RegClassRegs
5558 = TLI.getRegClassForInlineAsmConstraint(OpInfo.ConstraintCode,
5559 OpInfo.ConstraintVT);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005560
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005561 const TargetRegisterInfo *TRI = DAG.getTarget().getRegisterInfo();
5562 unsigned NumAllocated = 0;
5563 for (unsigned i = 0, e = RegClassRegs.size(); i != e; ++i) {
5564 unsigned Reg = RegClassRegs[i];
5565 // See if this register is available.
5566 if ((isOutReg && OutputRegs.count(Reg)) || // Already used.
5567 (isInReg && InputRegs.count(Reg))) { // Already used.
5568 // Make sure we find consecutive registers.
5569 NumAllocated = 0;
5570 continue;
5571 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005572
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005573 // Check to see if this register is allocatable (i.e. don't give out the
5574 // stack pointer).
Chris Lattnerfc9d1612009-03-24 15:22:11 +00005575 const TargetRegisterClass *RC = isAllocatableRegister(Reg, MF, TLI, TRI);
5576 if (!RC) { // Couldn't allocate this register.
5577 // Reset NumAllocated to make sure we return consecutive registers.
5578 NumAllocated = 0;
5579 continue;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005580 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005581
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005582 // Okay, this register is good, we can use it.
5583 ++NumAllocated;
5584
5585 // If we allocated enough consecutive registers, succeed.
5586 if (NumAllocated == NumRegs) {
5587 unsigned RegStart = (i-NumAllocated)+1;
5588 unsigned RegEnd = i+1;
5589 // Mark all of the allocated registers used.
5590 for (unsigned i = RegStart; i != RegEnd; ++i)
5591 Regs.push_back(RegClassRegs[i]);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005592
Dan Gohman7451d3e2010-05-29 17:03:36 +00005593 OpInfo.AssignedRegs = RegsForValue(Regs, *RC->vt_begin(),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005594 OpInfo.ConstraintVT);
5595 OpInfo.MarkAllocatedRegs(isOutReg, isInReg, OutputRegs, InputRegs, *TRI);
5596 return;
5597 }
5598 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005599
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005600 // Otherwise, we couldn't allocate enough registers for this.
5601}
5602
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005603/// visitInlineAsm - Handle a call to an InlineAsm object.
5604///
Dan Gohman46510a72010-04-15 01:51:59 +00005605void SelectionDAGBuilder::visitInlineAsm(ImmutableCallSite CS) {
5606 const InlineAsm *IA = cast<InlineAsm>(CS.getCalledValue());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005607
5608 /// ConstraintOperands - Information about all of the constraints.
John Thompson44ab89e2010-10-29 17:29:13 +00005609 SDISelAsmOperandInfoVector ConstraintOperands;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005610
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005611 std::set<unsigned> OutputRegs, InputRegs;
5612
Evan Chengce1cdac2011-05-06 20:52:23 +00005613 TargetLowering::AsmOperandInfoVector
5614 TargetConstraints = TLI.ParseConstraints(CS);
5615
John Thompsoneac6e1d2010-09-13 18:15:37 +00005616 bool hasMemory = false;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005617
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005618 unsigned ArgNo = 0; // ArgNo - The argument of the CallInst.
5619 unsigned ResNo = 0; // ResNo - The result number of the next output.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005620 for (unsigned i = 0, e = TargetConstraints.size(); i != e; ++i) {
5621 ConstraintOperands.push_back(SDISelAsmOperandInfo(TargetConstraints[i]));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005622 SDISelAsmOperandInfo &OpInfo = ConstraintOperands.back();
Michael J. Spencere70c5262010-10-16 08:25:21 +00005623
Owen Anderson825b72b2009-08-11 20:47:22 +00005624 EVT OpVT = MVT::Other;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005625
5626 // Compute the value type for each operand.
5627 switch (OpInfo.Type) {
5628 case InlineAsm::isOutput:
5629 // Indirect outputs just consume an argument.
5630 if (OpInfo.isIndirect) {
Dan Gohman46510a72010-04-15 01:51:59 +00005631 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005632 break;
5633 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005634
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005635 // The return value of the call is this value. As such, there is no
5636 // corresponding argument.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005637 assert(!CS.getType()->isVoidTy() &&
Owen Anderson1d0be152009-08-13 21:58:54 +00005638 "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005639 if (const StructType *STy = dyn_cast<StructType>(CS.getType())) {
5640 OpVT = TLI.getValueType(STy->getElementType(ResNo));
5641 } else {
5642 assert(ResNo == 0 && "Asm only has one result!");
5643 OpVT = TLI.getValueType(CS.getType());
5644 }
5645 ++ResNo;
5646 break;
5647 case InlineAsm::isInput:
Dan Gohman46510a72010-04-15 01:51:59 +00005648 OpInfo.CallOperandVal = const_cast<Value *>(CS.getArgument(ArgNo++));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005649 break;
5650 case InlineAsm::isClobber:
5651 // Nothing to do.
5652 break;
5653 }
5654
5655 // If this is an input or an indirect output, process the call argument.
5656 // BasicBlocks are labels, currently appearing only in asm's.
5657 if (OpInfo.CallOperandVal) {
Dan Gohman46510a72010-04-15 01:51:59 +00005658 if (const BasicBlock *BB = dyn_cast<BasicBlock>(OpInfo.CallOperandVal)) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005659 OpInfo.CallOperand = DAG.getBasicBlock(FuncInfo.MBBMap[BB]);
Chris Lattner81249c92008-10-17 17:05:25 +00005660 } else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005661 OpInfo.CallOperand = getValue(OpInfo.CallOperandVal);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005662 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005663
Owen Anderson1d0be152009-08-13 21:58:54 +00005664 OpVT = OpInfo.getCallOperandValEVT(*DAG.getContext(), TLI, TD);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005665 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005666
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005667 OpInfo.ConstraintVT = OpVT;
Michael J. Spencere70c5262010-10-16 08:25:21 +00005668
John Thompsoneac6e1d2010-09-13 18:15:37 +00005669 // Indirect operand accesses access memory.
5670 if (OpInfo.isIndirect)
5671 hasMemory = true;
5672 else {
5673 for (unsigned j = 0, ee = OpInfo.Codes.size(); j != ee; ++j) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005674 TargetLowering::ConstraintType
5675 CType = TLI.getConstraintType(OpInfo.Codes[j]);
John Thompsoneac6e1d2010-09-13 18:15:37 +00005676 if (CType == TargetLowering::C_Memory) {
5677 hasMemory = true;
5678 break;
5679 }
5680 }
5681 }
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005682 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005683
John Thompsoneac6e1d2010-09-13 18:15:37 +00005684 SDValue Chain, Flag;
5685
5686 // We won't need to flush pending loads if this asm doesn't touch
5687 // memory and is nonvolatile.
5688 if (hasMemory || IA->hasSideEffects())
5689 Chain = getRoot();
5690 else
5691 Chain = DAG.getRoot();
5692
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005693 // Second pass over the constraints: compute which constraint option to use
5694 // and assign registers to constraints that want a specific physreg.
John Thompsoneac6e1d2010-09-13 18:15:37 +00005695 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
Chris Lattner2a0b96c2008-10-18 18:49:30 +00005696 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005697
John Thompson54584742010-09-24 22:24:05 +00005698 // If this is an output operand with a matching input operand, look up the
5699 // matching input. If their types mismatch, e.g. one is an integer, the
5700 // other is floating point, or their sizes are different, flag it as an
5701 // error.
5702 if (OpInfo.hasMatchingInput()) {
5703 SDISelAsmOperandInfo &Input = ConstraintOperands[OpInfo.MatchingInput];
Michael J. Spencere70c5262010-10-16 08:25:21 +00005704
John Thompson54584742010-09-24 22:24:05 +00005705 if (OpInfo.ConstraintVT != Input.ConstraintVT) {
5706 if ((OpInfo.ConstraintVT.isInteger() !=
5707 Input.ConstraintVT.isInteger()) ||
5708 (OpInfo.ConstraintVT.getSizeInBits() !=
5709 Input.ConstraintVT.getSizeInBits())) {
5710 report_fatal_error("Unsupported asm: input constraint"
5711 " with a matching output constraint of"
5712 " incompatible type!");
5713 }
5714 Input.ConstraintVT = OpInfo.ConstraintVT;
5715 }
5716 }
5717
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005718 // Compute the constraint code and ConstraintType to use.
Dale Johannesen1784d162010-06-25 21:55:36 +00005719 TLI.ComputeConstraintToUse(OpInfo, OpInfo.CallOperand, &DAG);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005720
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005721 // If this is a memory input, and if the operand is not indirect, do what we
5722 // need to to provide an address for the memory input.
5723 if (OpInfo.ConstraintType == TargetLowering::C_Memory &&
5724 !OpInfo.isIndirect) {
Evan Chengce1cdac2011-05-06 20:52:23 +00005725 assert((OpInfo.isMultipleAlternative ||
5726 (OpInfo.Type == InlineAsm::isInput)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005727 "Can only indirectify direct input operands!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005728
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005729 // Memory operands really want the address of the value. If we don't have
5730 // an indirect input, put it in the constpool if we can, otherwise spill
5731 // it to a stack slot.
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005732
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005733 // If the operand is a float, integer, or vector constant, spill to a
5734 // constant pool entry to get its address.
Dan Gohman46510a72010-04-15 01:51:59 +00005735 const Value *OpVal = OpInfo.CallOperandVal;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005736 if (isa<ConstantFP>(OpVal) || isa<ConstantInt>(OpVal) ||
5737 isa<ConstantVector>(OpVal)) {
5738 OpInfo.CallOperand = DAG.getConstantPool(cast<Constant>(OpVal),
5739 TLI.getPointerTy());
5740 } else {
5741 // Otherwise, create a stack slot and emit a store to it before the
5742 // asm.
5743 const Type *Ty = OpVal->getType();
Duncan Sands777d2302009-05-09 07:06:46 +00005744 uint64_t TySize = TLI.getTargetData()->getTypeAllocSize(Ty);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005745 unsigned Align = TLI.getTargetData()->getPrefTypeAlignment(Ty);
5746 MachineFunction &MF = DAG.getMachineFunction();
David Greene3f2bf852009-11-12 20:49:22 +00005747 int SSFI = MF.getFrameInfo()->CreateStackObject(TySize, Align, false);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005748 SDValue StackSlot = DAG.getFrameIndex(SSFI, TLI.getPointerTy());
Dale Johannesen66978ee2009-01-31 02:22:37 +00005749 Chain = DAG.getStore(Chain, getCurDebugLoc(),
Chris Lattnerecf42c42010-09-21 16:36:31 +00005750 OpInfo.CallOperand, StackSlot,
5751 MachinePointerInfo::getFixedStack(SSFI),
David Greene1e559442010-02-15 17:00:31 +00005752 false, false, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005753 OpInfo.CallOperand = StackSlot;
5754 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005755
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005756 // There is no longer a Value* corresponding to this operand.
5757 OpInfo.CallOperandVal = 0;
Bill Wendling651ad132009-12-22 01:25:10 +00005758
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005759 // It is now an indirect operand.
5760 OpInfo.isIndirect = true;
5761 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005762
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005763 // If this constraint is for a specific register, allocate it before
5764 // anything else.
5765 if (OpInfo.ConstraintType == TargetLowering::C_Register)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005766 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5767 InputRegs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005768 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005769
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005770 // Second pass - Loop over all of the operands, assigning virtual or physregs
Chris Lattner58f15c42008-10-17 16:21:11 +00005771 // to register class operands.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005772 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5773 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005774
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005775 // C_Register operands have already been allocated, Other/Memory don't need
5776 // to be.
5777 if (OpInfo.ConstraintType == TargetLowering::C_RegisterClass)
Benjamin Kramer7d706ed2011-03-26 16:35:10 +00005778 GetRegistersForValue(DAG, TLI, getCurDebugLoc(), OpInfo, OutputRegs,
5779 InputRegs);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005780 }
5781
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005782 // AsmNodeOperands - The operands for the ISD::INLINEASM node.
5783 std::vector<SDValue> AsmNodeOperands;
5784 AsmNodeOperands.push_back(SDValue()); // reserve space for input chain
5785 AsmNodeOperands.push_back(
Dan Gohmanf2d7fb32010-01-04 21:00:54 +00005786 DAG.getTargetExternalSymbol(IA->getAsmString().c_str(),
5787 TLI.getPointerTy()));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005788
Chris Lattnerdecc2672010-04-07 05:20:54 +00005789 // If we have a !srcloc metadata node associated with it, we want to attach
5790 // this to the ultimately generated inline asm machineinstr. To do this, we
5791 // pass in the third operand as this (potentially null) inline asm MDNode.
5792 const MDNode *SrcLoc = CS.getInstruction()->getMetadata("srcloc");
5793 AsmNodeOperands.push_back(DAG.getMDNode(SrcLoc));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005794
Evan Chengc36b7062011-01-07 23:50:32 +00005795 // Remember the HasSideEffect and AlignStack bits as operand 3.
5796 unsigned ExtraInfo = 0;
5797 if (IA->hasSideEffects())
5798 ExtraInfo |= InlineAsm::Extra_HasSideEffects;
5799 if (IA->isAlignStack())
5800 ExtraInfo |= InlineAsm::Extra_IsAlignStack;
5801 AsmNodeOperands.push_back(DAG.getTargetConstant(ExtraInfo,
5802 TLI.getPointerTy()));
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005803
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005804 // Loop over all of the inputs, copying the operand values into the
5805 // appropriate registers and processing the output regs.
5806 RegsForValue RetValRegs;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005807
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005808 // IndirectStoresToEmit - The set of stores to emit after the inline asm node.
5809 std::vector<std::pair<RegsForValue, Value*> > IndirectStoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005810
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005811 for (unsigned i = 0, e = ConstraintOperands.size(); i != e; ++i) {
5812 SDISelAsmOperandInfo &OpInfo = ConstraintOperands[i];
5813
5814 switch (OpInfo.Type) {
5815 case InlineAsm::isOutput: {
5816 if (OpInfo.ConstraintType != TargetLowering::C_RegisterClass &&
5817 OpInfo.ConstraintType != TargetLowering::C_Register) {
5818 // Memory output, or 'other' output (e.g. 'X' constraint).
5819 assert(OpInfo.isIndirect && "Memory output must be indirect operand");
5820
5821 // Add information to the INLINEASM node to know about this output.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005822 unsigned OpFlags = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
5823 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlags,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005824 TLI.getPointerTy()));
5825 AsmNodeOperands.push_back(OpInfo.CallOperand);
5826 break;
5827 }
5828
5829 // Otherwise, this is a register or register class output.
5830
5831 // Copy the output from the appropriate register. Find a register that
5832 // we can use.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005833 if (OpInfo.AssignedRegs.Regs.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005834 report_fatal_error("Couldn't allocate output reg for constraint '" +
5835 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005836
5837 // If this is an indirect operand, store through the pointer after the
5838 // asm.
5839 if (OpInfo.isIndirect) {
5840 IndirectStoresToEmit.push_back(std::make_pair(OpInfo.AssignedRegs,
5841 OpInfo.CallOperandVal));
5842 } else {
5843 // This is the result value of the call.
Benjamin Kramerf0127052010-01-05 13:12:22 +00005844 assert(!CS.getType()->isVoidTy() && "Bad inline asm!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005845 // Concatenate this output onto the outputs list.
5846 RetValRegs.append(OpInfo.AssignedRegs);
5847 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005848
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005849 // Add information to the INLINEASM node to know that this register is
5850 // set.
Dale Johannesen913d3df2008-09-12 17:49:03 +00005851 OpInfo.AssignedRegs.AddInlineAsmOperands(OpInfo.isEarlyClobber ?
Chris Lattnerdecc2672010-04-07 05:20:54 +00005852 InlineAsm::Kind_RegDefEarlyClobber :
5853 InlineAsm::Kind_RegDef,
Evan Chengfb112882009-03-23 08:01:15 +00005854 false,
5855 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005856 DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005857 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005858 break;
5859 }
5860 case InlineAsm::isInput: {
5861 SDValue InOperandVal = OpInfo.CallOperand;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005862
Chris Lattner6bdcda32008-10-17 16:47:46 +00005863 if (OpInfo.isMatchingInputConstraint()) { // Matching constraint?
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005864 // If this is required to match an output register we have already set,
5865 // just use its register.
Chris Lattner58f15c42008-10-17 16:21:11 +00005866 unsigned OperandNo = OpInfo.getMatchedOperand();
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005867
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005868 // Scan until we find the definition we already emitted of this operand.
5869 // When we find it, create a RegsForValue operand.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005870 unsigned CurOp = InlineAsm::Op_FirstOperand;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005871 for (; OperandNo; --OperandNo) {
5872 // Advance to the next operand.
Evan Cheng697cbbf2009-03-20 18:03:34 +00005873 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005874 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005875 assert((InlineAsm::isRegDefKind(OpFlag) ||
5876 InlineAsm::isRegDefEarlyClobberKind(OpFlag) ||
5877 InlineAsm::isMemKind(OpFlag)) && "Skipped past definitions?");
Evan Cheng697cbbf2009-03-20 18:03:34 +00005878 CurOp += InlineAsm::getNumOperandRegisters(OpFlag)+1;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005879 }
5880
Evan Cheng697cbbf2009-03-20 18:03:34 +00005881 unsigned OpFlag =
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005882 cast<ConstantSDNode>(AsmNodeOperands[CurOp])->getZExtValue();
Chris Lattnerdecc2672010-04-07 05:20:54 +00005883 if (InlineAsm::isRegDefKind(OpFlag) ||
5884 InlineAsm::isRegDefEarlyClobberKind(OpFlag)) {
Evan Cheng697cbbf2009-03-20 18:03:34 +00005885 // Add (OpFlag&0xffff)>>3 registers to MatchedRegs.
Chris Lattner6129c372010-04-08 00:09:16 +00005886 if (OpInfo.isIndirect) {
5887 // This happens on gcc/testsuite/gcc.dg/pr8788-1.c
Dan Gohman99be8ae2010-04-19 22:41:47 +00005888 LLVMContext &Ctx = *DAG.getContext();
Chris Lattner6129c372010-04-08 00:09:16 +00005889 Ctx.emitError(CS.getInstruction(), "inline asm not supported yet:"
5890 " don't know how to handle tied "
5891 "indirect register inputs");
5892 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005893
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005894 RegsForValue MatchedRegs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005895 MatchedRegs.ValueVTs.push_back(InOperandVal.getValueType());
Owen Andersone50ed302009-08-10 22:56:29 +00005896 EVT RegVT = AsmNodeOperands[CurOp+1].getValueType();
Evan Chengfb112882009-03-23 08:01:15 +00005897 MatchedRegs.RegVTs.push_back(RegVT);
5898 MachineRegisterInfo &RegInfo = DAG.getMachineFunction().getRegInfo();
Evan Cheng697cbbf2009-03-20 18:03:34 +00005899 for (unsigned i = 0, e = InlineAsm::getNumOperandRegisters(OpFlag);
Evan Chengfb112882009-03-23 08:01:15 +00005900 i != e; ++i)
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00005901 MatchedRegs.Regs.push_back
5902 (RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT)));
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005903
5904 // Use the produced MatchedRegs object to
Dale Johannesen66978ee2009-01-31 02:22:37 +00005905 MatchedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005906 Chain, &Flag);
Chris Lattnerdecc2672010-04-07 05:20:54 +00005907 MatchedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse,
Evan Chengfb112882009-03-23 08:01:15 +00005908 true, OpInfo.getMatchedOperand(),
Bill Wendling46ada192010-03-02 01:55:18 +00005909 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005910 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005911 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005912
Chris Lattnerdecc2672010-04-07 05:20:54 +00005913 assert(InlineAsm::isMemKind(OpFlag) && "Unknown matching constraint!");
5914 assert(InlineAsm::getNumOperandRegisters(OpFlag) == 1 &&
5915 "Unexpected number of operands");
5916 // Add information to the INLINEASM node to know about this input.
5917 // See InlineAsm.h isUseOperandTiedToDef.
5918 OpFlag = InlineAsm::getFlagWordForMatchingOp(OpFlag,
5919 OpInfo.getMatchedOperand());
5920 AsmNodeOperands.push_back(DAG.getTargetConstant(OpFlag,
5921 TLI.getPointerTy()));
5922 AsmNodeOperands.push_back(AsmNodeOperands[CurOp+1]);
5923 break;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005924 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005925
Dale Johannesenb5611a62010-07-13 20:17:05 +00005926 // Treat indirect 'X' constraint as memory.
Michael J. Spencere70c5262010-10-16 08:25:21 +00005927 if (OpInfo.ConstraintType == TargetLowering::C_Other &&
5928 OpInfo.isIndirect)
Dale Johannesenb5611a62010-07-13 20:17:05 +00005929 OpInfo.ConstraintType = TargetLowering::C_Memory;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005930
Dale Johannesenb5611a62010-07-13 20:17:05 +00005931 if (OpInfo.ConstraintType == TargetLowering::C_Other) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005932 std::vector<SDValue> Ops;
5933 TLI.LowerAsmOperandForConstraint(InOperandVal, OpInfo.ConstraintCode[0],
Dale Johannesen1784d162010-06-25 21:55:36 +00005934 Ops, DAG);
Chris Lattner87d677c2010-04-07 23:50:38 +00005935 if (Ops.empty())
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005936 report_fatal_error("Invalid operand for inline asm constraint '" +
5937 Twine(OpInfo.ConstraintCode) + "'!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005938
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005939 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005940 unsigned ResOpType =
5941 InlineAsm::getFlagWord(InlineAsm::Kind_Imm, Ops.size());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005942 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005943 TLI.getPointerTy()));
5944 AsmNodeOperands.insert(AsmNodeOperands.end(), Ops.begin(), Ops.end());
5945 break;
Chris Lattnerdecc2672010-04-07 05:20:54 +00005946 }
Michael J. Spencere70c5262010-10-16 08:25:21 +00005947
Chris Lattnerdecc2672010-04-07 05:20:54 +00005948 if (OpInfo.ConstraintType == TargetLowering::C_Memory) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005949 assert(OpInfo.isIndirect && "Operand must be indirect to be a mem!");
5950 assert(InOperandVal.getValueType() == TLI.getPointerTy() &&
5951 "Memory operands expect pointer values");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005952
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005953 // Add information to the INLINEASM node to know about this input.
Chris Lattnerdecc2672010-04-07 05:20:54 +00005954 unsigned ResOpType = InlineAsm::getFlagWord(InlineAsm::Kind_Mem, 1);
Dale Johannesen86b49f82008-09-24 01:07:17 +00005955 AsmNodeOperands.push_back(DAG.getTargetConstant(ResOpType,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005956 TLI.getPointerTy()));
5957 AsmNodeOperands.push_back(InOperandVal);
5958 break;
5959 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005960
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005961 assert((OpInfo.ConstraintType == TargetLowering::C_RegisterClass ||
5962 OpInfo.ConstraintType == TargetLowering::C_Register) &&
5963 "Unknown constraint type!");
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005964 assert(!OpInfo.isIndirect &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005965 "Don't know how to handle indirect register inputs yet!");
5966
5967 // Copy the input into the appropriate registers.
Evan Cheng8112b532010-02-10 01:21:02 +00005968 if (OpInfo.AssignedRegs.Regs.empty() ||
Dan Gohman7451d3e2010-05-29 17:03:36 +00005969 !OpInfo.AssignedRegs.areValueTypesLegal(TLI))
Benjamin Kramer1bd73352010-04-08 10:44:28 +00005970 report_fatal_error("Couldn't allocate input reg for constraint '" +
5971 Twine(OpInfo.ConstraintCode) + "'!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005972
Dale Johannesen66978ee2009-01-31 02:22:37 +00005973 OpInfo.AssignedRegs.getCopyToRegs(InOperandVal, DAG, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00005974 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005975
Chris Lattnerdecc2672010-04-07 05:20:54 +00005976 OpInfo.AssignedRegs.AddInlineAsmOperands(InlineAsm::Kind_RegUse, false, 0,
Bill Wendling46ada192010-03-02 01:55:18 +00005977 DAG, AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005978 break;
5979 }
5980 case InlineAsm::isClobber: {
5981 // Add the clobbered value to the operand list, so that the register
5982 // allocator is aware that the physreg got clobbered.
5983 if (!OpInfo.AssignedRegs.Regs.empty())
Chris Lattnerdecc2672010-04-07 05:20:54 +00005984 OpInfo.AssignedRegs.AddInlineAsmOperands(
5985 InlineAsm::Kind_RegDefEarlyClobber,
Bill Wendling46ada192010-03-02 01:55:18 +00005986 false, 0, DAG,
Bill Wendling651ad132009-12-22 01:25:10 +00005987 AsmNodeOperands);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005988 break;
5989 }
5990 }
5991 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005992
Chris Lattnerdecc2672010-04-07 05:20:54 +00005993 // Finish up input operands. Set the input chain and add the flag last.
Dale Johannesenf1e309e2010-07-02 20:16:09 +00005994 AsmNodeOperands[InlineAsm::Op_InputChain] = Chain;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005995 if (Flag.getNode()) AsmNodeOperands.push_back(Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00005996
Dale Johannesen66978ee2009-01-31 02:22:37 +00005997 Chain = DAG.getNode(ISD::INLINEASM, getCurDebugLoc(),
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00005998 DAG.getVTList(MVT::Other, MVT::Glue),
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00005999 &AsmNodeOperands[0], AsmNodeOperands.size());
6000 Flag = Chain.getValue(1);
6001
6002 // If this asm returns a register value, copy the result from that register
6003 // and set it as the value of the call.
6004 if (!RetValRegs.Regs.empty()) {
Dan Gohman7451d3e2010-05-29 17:03:36 +00006005 SDValue Val = RetValRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006006 Chain, &Flag);
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006007
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006008 // FIXME: Why don't we do this for inline asms with MRVs?
6009 if (CS.getType()->isSingleValueType() && CS.getType()->isSized()) {
Owen Andersone50ed302009-08-10 22:56:29 +00006010 EVT ResultType = TLI.getValueType(CS.getType());
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006011
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006012 // If any of the results of the inline asm is a vector, it may have the
6013 // wrong width/num elts. This can happen for register classes that can
6014 // contain multiple different value types. The preg or vreg allocated may
6015 // not have the same VT as was expected. Convert it to the right type
6016 // with bit_convert.
6017 if (ResultType != Val.getValueType() && Val.getValueType().isVector()) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00006018 Val = DAG.getNode(ISD::BITCAST, getCurDebugLoc(),
Dale Johannesenfa42dea2009-01-30 01:34:22 +00006019 ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006020
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006021 } else if (ResultType != Val.getValueType() &&
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006022 ResultType.isInteger() && Val.getValueType().isInteger()) {
6023 // If a result value was tied to an input value, the computed result may
6024 // have a wider width than the expected result. Extract the relevant
6025 // portion.
Dale Johannesen66978ee2009-01-31 02:22:37 +00006026 Val = DAG.getNode(ISD::TRUNCATE, getCurDebugLoc(), ResultType, Val);
Dan Gohman95915732008-10-18 01:03:45 +00006027 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006028
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006029 assert(ResultType == Val.getValueType() && "Asm result value mismatch!");
Chris Lattner0c526442008-10-17 17:52:49 +00006030 }
Dan Gohman95915732008-10-18 01:03:45 +00006031
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006032 setValue(CS.getInstruction(), Val);
Dale Johannesenec65a7d2009-04-14 00:56:56 +00006033 // Don't need to use this as a chain in this case.
6034 if (!IA->hasSideEffects() && !hasMemory && IndirectStoresToEmit.empty())
6035 return;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006036 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006037
Dan Gohman46510a72010-04-15 01:51:59 +00006038 std::vector<std::pair<SDValue, const Value *> > StoresToEmit;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006039
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006040 // Process indirect outputs, first output all of the flagged copies out of
6041 // physregs.
6042 for (unsigned i = 0, e = IndirectStoresToEmit.size(); i != e; ++i) {
6043 RegsForValue &OutRegs = IndirectStoresToEmit[i].first;
Dan Gohman46510a72010-04-15 01:51:59 +00006044 const Value *Ptr = IndirectStoresToEmit[i].second;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006045 SDValue OutVal = OutRegs.getCopyFromRegs(DAG, FuncInfo, getCurDebugLoc(),
Bill Wendling46ada192010-03-02 01:55:18 +00006046 Chain, &Flag);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006047 StoresToEmit.push_back(std::make_pair(OutVal, Ptr));
6048 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006049
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006050 // Emit the non-flagged stores from the physregs.
6051 SmallVector<SDValue, 8> OutChains;
Bill Wendling651ad132009-12-22 01:25:10 +00006052 for (unsigned i = 0, e = StoresToEmit.size(); i != e; ++i) {
6053 SDValue Val = DAG.getStore(Chain, getCurDebugLoc(),
6054 StoresToEmit[i].first,
6055 getValue(StoresToEmit[i].second),
Chris Lattner84bd98a2010-09-21 18:58:22 +00006056 MachinePointerInfo(StoresToEmit[i].second),
David Greene1e559442010-02-15 17:00:31 +00006057 false, false, 0);
Bill Wendling651ad132009-12-22 01:25:10 +00006058 OutChains.push_back(Val);
Bill Wendling651ad132009-12-22 01:25:10 +00006059 }
6060
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006061 if (!OutChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00006062 Chain = DAG.getNode(ISD::TokenFactor, getCurDebugLoc(), MVT::Other,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006063 &OutChains[0], OutChains.size());
Bill Wendling651ad132009-12-22 01:25:10 +00006064
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006065 DAG.setRoot(Chain);
6066}
6067
Dan Gohman46510a72010-04-15 01:51:59 +00006068void SelectionDAGBuilder::visitVAStart(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006069 DAG.setRoot(DAG.getNode(ISD::VASTART, getCurDebugLoc(),
6070 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006071 getValue(I.getArgOperand(0)),
6072 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006073}
6074
Dan Gohman46510a72010-04-15 01:51:59 +00006075void SelectionDAGBuilder::visitVAArg(const VAArgInst &I) {
Rafael Espindola9d544d02010-07-12 18:11:17 +00006076 const TargetData &TD = *TLI.getTargetData();
Dale Johannesena04b7572009-02-03 23:04:43 +00006077 SDValue V = DAG.getVAArg(TLI.getValueType(I.getType()), getCurDebugLoc(),
6078 getRoot(), getValue(I.getOperand(0)),
Rafael Espindolacbeeae22010-07-11 04:01:49 +00006079 DAG.getSrcValue(I.getOperand(0)),
Rafael Espindola9d544d02010-07-12 18:11:17 +00006080 TD.getABITypeAlignment(I.getType()));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006081 setValue(&I, V);
6082 DAG.setRoot(V.getValue(1));
6083}
6084
Dan Gohman46510a72010-04-15 01:51:59 +00006085void SelectionDAGBuilder::visitVAEnd(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006086 DAG.setRoot(DAG.getNode(ISD::VAEND, getCurDebugLoc(),
6087 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006088 getValue(I.getArgOperand(0)),
6089 DAG.getSrcValue(I.getArgOperand(0))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006090}
6091
Dan Gohman46510a72010-04-15 01:51:59 +00006092void SelectionDAGBuilder::visitVACopy(const CallInst &I) {
Bill Wendlingc1d3c942009-12-23 00:44:51 +00006093 DAG.setRoot(DAG.getNode(ISD::VACOPY, getCurDebugLoc(),
6094 MVT::Other, getRoot(),
Gabor Greif0635f352010-06-25 09:38:13 +00006095 getValue(I.getArgOperand(0)),
6096 getValue(I.getArgOperand(1)),
6097 DAG.getSrcValue(I.getArgOperand(0)),
6098 DAG.getSrcValue(I.getArgOperand(1))));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006099}
6100
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006101/// TargetLowering::LowerCallTo - This is the default LowerCallTo
Dan Gohman98ca4f22009-08-05 01:29:28 +00006102/// implementation, which just calls LowerCall.
6103/// FIXME: When all targets are
6104/// migrated to using LowerCall, this hook should be integrated into SDISel.
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006105std::pair<SDValue, SDValue>
6106TargetLowering::LowerCallTo(SDValue Chain, const Type *RetTy,
6107 bool RetSExt, bool RetZExt, bool isVarArg,
Tilmann Scheller6b61cd12009-07-03 06:44:53 +00006108 bool isInreg, unsigned NumFixedArgs,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00006109 CallingConv::ID CallConv, bool isTailCall,
Dan Gohman98ca4f22009-08-05 01:29:28 +00006110 bool isReturnValueUsed,
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006111 SDValue Callee,
Dan Gohmand858e902010-04-17 15:26:15 +00006112 ArgListTy &Args, SelectionDAG &DAG,
6113 DebugLoc dl) const {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006114 // Handle all of the outgoing arguments.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006115 SmallVector<ISD::OutputArg, 32> Outs;
Dan Gohmanc9403652010-07-07 15:54:55 +00006116 SmallVector<SDValue, 32> OutVals;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006117 for (unsigned i = 0, e = Args.size(); i != e; ++i) {
Owen Andersone50ed302009-08-10 22:56:29 +00006118 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006119 ComputeValueVTs(*this, Args[i].Ty, ValueVTs);
6120 for (unsigned Value = 0, NumValues = ValueVTs.size();
6121 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006122 EVT VT = ValueVTs[Value];
Owen Anderson23b9b192009-08-12 00:36:31 +00006123 const Type *ArgTy = VT.getTypeForEVT(RetTy->getContext());
Chris Lattner2a0b96c2008-10-18 18:49:30 +00006124 SDValue Op = SDValue(Args[i].Node.getNode(),
6125 Args[i].Node.getResNo() + Value);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006126 ISD::ArgFlagsTy Flags;
6127 unsigned OriginalAlignment =
6128 getTargetData()->getABITypeAlignment(ArgTy);
6129
6130 if (Args[i].isZExt)
6131 Flags.setZExt();
6132 if (Args[i].isSExt)
6133 Flags.setSExt();
6134 if (Args[i].isInReg)
6135 Flags.setInReg();
6136 if (Args[i].isSRet)
6137 Flags.setSRet();
6138 if (Args[i].isByVal) {
6139 Flags.setByVal();
6140 const PointerType *Ty = cast<PointerType>(Args[i].Ty);
6141 const Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006142 Flags.setByValSize(getTargetData()->getTypeAllocSize(ElementTy));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006143 // For ByVal, alignment should come from FE. BE will guess if this
6144 // info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006145 unsigned FrameAlign;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006146 if (Args[i].Alignment)
6147 FrameAlign = Args[i].Alignment;
Chris Lattner9db20f32011-05-22 23:23:02 +00006148 else
6149 FrameAlign = getByValTypeAlignment(ElementTy);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006150 Flags.setByValAlign(FrameAlign);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006151 }
6152 if (Args[i].isNest)
6153 Flags.setNest();
6154 Flags.setOrigAlign(OriginalAlignment);
6155
Owen Anderson23b9b192009-08-12 00:36:31 +00006156 EVT PartVT = getRegisterType(RetTy->getContext(), VT);
6157 unsigned NumParts = getNumRegisters(RetTy->getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006158 SmallVector<SDValue, 4> Parts(NumParts);
6159 ISD::NodeType ExtendKind = ISD::ANY_EXTEND;
6160
6161 if (Args[i].isSExt)
6162 ExtendKind = ISD::SIGN_EXTEND;
6163 else if (Args[i].isZExt)
6164 ExtendKind = ISD::ZERO_EXTEND;
6165
Bill Wendling46ada192010-03-02 01:55:18 +00006166 getCopyToParts(DAG, dl, Op, &Parts[0], NumParts,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006167 PartVT, ExtendKind);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006168
Dan Gohman98ca4f22009-08-05 01:29:28 +00006169 for (unsigned j = 0; j != NumParts; ++j) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006170 // if it isn't first piece, alignment must be 1
Dan Gohmanc9403652010-07-07 15:54:55 +00006171 ISD::OutputArg MyFlags(Flags, Parts[j].getValueType(),
6172 i < NumFixedArgs);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006173 if (NumParts > 1 && j == 0)
6174 MyFlags.Flags.setSplit();
6175 else if (j != 0)
6176 MyFlags.Flags.setOrigAlign(1);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006177
Dan Gohman98ca4f22009-08-05 01:29:28 +00006178 Outs.push_back(MyFlags);
Dan Gohmanc9403652010-07-07 15:54:55 +00006179 OutVals.push_back(Parts[j]);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006180 }
6181 }
6182 }
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006183
Dan Gohman98ca4f22009-08-05 01:29:28 +00006184 // Handle the incoming return values from the call.
6185 SmallVector<ISD::InputArg, 32> Ins;
Owen Andersone50ed302009-08-10 22:56:29 +00006186 SmallVector<EVT, 4> RetTys;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006187 ComputeValueVTs(*this, RetTy, RetTys);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006188 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006189 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006190 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6191 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006192 for (unsigned i = 0; i != NumRegs; ++i) {
6193 ISD::InputArg MyFlags;
Duncan Sands1440e8b2010-11-03 11:35:31 +00006194 MyFlags.VT = RegisterVT.getSimpleVT();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006195 MyFlags.Used = isReturnValueUsed;
6196 if (RetSExt)
6197 MyFlags.Flags.setSExt();
6198 if (RetZExt)
6199 MyFlags.Flags.setZExt();
6200 if (isInreg)
6201 MyFlags.Flags.setInReg();
6202 Ins.push_back(MyFlags);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006203 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006204 }
6205
Dan Gohman98ca4f22009-08-05 01:29:28 +00006206 SmallVector<SDValue, 4> InVals;
Evan Cheng022d9e12010-02-02 23:55:14 +00006207 Chain = LowerCall(Chain, Callee, CallConv, isVarArg, isTailCall,
Dan Gohmanc9403652010-07-07 15:54:55 +00006208 Outs, OutVals, Ins, dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006209
6210 // Verify that the target's LowerCall behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006211 assert(Chain.getNode() && Chain.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006212 "LowerCall didn't return a valid chain!");
6213 assert((!isTailCall || InVals.empty()) &&
6214 "LowerCall emitted a return value for a tail call!");
6215 assert((isTailCall || InVals.size() == Ins.size()) &&
6216 "LowerCall didn't emit the correct number of values!");
Dan Gohman98ca4f22009-08-05 01:29:28 +00006217
6218 // For a tail call, the return value is merely live-out and there aren't
6219 // any nodes in the DAG representing it. Return a special value to
6220 // indicate that a tail call has been emitted and no more Instructions
6221 // should be processed in the current block.
6222 if (isTailCall) {
6223 DAG.setRoot(Chain);
6224 return std::make_pair(SDValue(), SDValue());
6225 }
6226
Evan Chengaf1871f2010-03-11 19:38:18 +00006227 DEBUG(for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6228 assert(InVals[i].getNode() &&
6229 "LowerCall emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006230 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Evan Chengaf1871f2010-03-11 19:38:18 +00006231 "LowerCall emitted a value with the wrong type!");
6232 });
6233
Dan Gohman98ca4f22009-08-05 01:29:28 +00006234 // Collect the legal value parts into potentially illegal values
6235 // that correspond to the original function's return values.
6236 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6237 if (RetSExt)
6238 AssertOp = ISD::AssertSext;
6239 else if (RetZExt)
6240 AssertOp = ISD::AssertZext;
6241 SmallVector<SDValue, 4> ReturnValues;
6242 unsigned CurReg = 0;
6243 for (unsigned I = 0, E = RetTys.size(); I != E; ++I) {
Owen Andersone50ed302009-08-10 22:56:29 +00006244 EVT VT = RetTys[I];
Owen Anderson23b9b192009-08-12 00:36:31 +00006245 EVT RegisterVT = getRegisterType(RetTy->getContext(), VT);
6246 unsigned NumRegs = getNumRegisters(RetTy->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006247
Bill Wendling46ada192010-03-02 01:55:18 +00006248 ReturnValues.push_back(getCopyFromParts(DAG, dl, &InVals[CurReg],
Bill Wendling4533cac2010-01-28 21:51:40 +00006249 NumRegs, RegisterVT, VT,
6250 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006251 CurReg += NumRegs;
6252 }
6253
6254 // For a function returning void, there is no return value. We can't create
6255 // such a node, so we just return a null return value in that case. In
Chris Lattner7a2bdde2011-04-15 05:18:47 +00006256 // that case, nothing will actually look at the value.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006257 if (ReturnValues.empty())
6258 return std::make_pair(SDValue(), Chain);
6259
6260 SDValue Res = DAG.getNode(ISD::MERGE_VALUES, dl,
6261 DAG.getVTList(&RetTys[0], RetTys.size()),
6262 &ReturnValues[0], ReturnValues.size());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006263 return std::make_pair(Res, Chain);
6264}
6265
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006266void TargetLowering::LowerOperationWrapper(SDNode *N,
6267 SmallVectorImpl<SDValue> &Results,
Dan Gohmand858e902010-04-17 15:26:15 +00006268 SelectionDAG &DAG) const {
Duncan Sands9fbc7e22009-01-21 09:00:29 +00006269 SDValue Res = LowerOperation(SDValue(N, 0), DAG);
Sanjiv Guptabb326bb2009-01-21 04:48:39 +00006270 if (Res.getNode())
6271 Results.push_back(Res);
6272}
6273
Dan Gohmand858e902010-04-17 15:26:15 +00006274SDValue TargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Torok Edwinc23197a2009-07-14 16:55:14 +00006275 llvm_unreachable("LowerOperation not implemented for this target!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006276 return SDValue();
6277}
6278
Dan Gohman46510a72010-04-15 01:51:59 +00006279void
6280SelectionDAGBuilder::CopyValueToVirtualRegister(const Value *V, unsigned Reg) {
Dan Gohman28a17352010-07-01 01:59:43 +00006281 SDValue Op = getNonRegisterValue(V);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006282 assert((Op.getOpcode() != ISD::CopyFromReg ||
6283 cast<RegisterSDNode>(Op.getOperand(1))->getReg() != Reg) &&
6284 "Copy from a reg to the same reg!");
6285 assert(!TargetRegisterInfo::isPhysicalRegister(Reg) && "Is a physreg");
6286
Owen Anderson23b9b192009-08-12 00:36:31 +00006287 RegsForValue RFV(V->getContext(), TLI, Reg, V->getType());
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006288 SDValue Chain = DAG.getEntryNode();
Bill Wendling46ada192010-03-02 01:55:18 +00006289 RFV.getCopyToRegs(Op, DAG, getCurDebugLoc(), Chain, 0);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006290 PendingExports.push_back(Chain);
6291}
6292
6293#include "llvm/CodeGen/SelectionDAGISel.h"
6294
Eli Friedman23d32432011-05-05 16:53:34 +00006295/// isOnlyUsedInEntryBlock - If the specified argument is only used in the
6296/// entry block, return true. This includes arguments used by switches, since
6297/// the switch may expand into multiple basic blocks.
6298static bool isOnlyUsedInEntryBlock(const Argument *A) {
6299 // With FastISel active, we may be splitting blocks, so force creation
6300 // of virtual registers for all non-dead arguments.
6301 if (EnableFastISel)
6302 return A->use_empty();
6303
6304 const BasicBlock *Entry = A->getParent()->begin();
6305 for (Value::const_use_iterator UI = A->use_begin(), E = A->use_end();
6306 UI != E; ++UI) {
6307 const User *U = *UI;
6308 if (cast<Instruction>(U)->getParent() != Entry || isa<SwitchInst>(U))
6309 return false; // Use not in entry block.
6310 }
6311 return true;
6312}
6313
Dan Gohman46510a72010-04-15 01:51:59 +00006314void SelectionDAGISel::LowerArguments(const BasicBlock *LLVMBB) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006315 // If this is the entry block, emit arguments.
Dan Gohman46510a72010-04-15 01:51:59 +00006316 const Function &F = *LLVMBB->getParent();
Dan Gohman2048b852009-11-23 18:04:58 +00006317 SelectionDAG &DAG = SDB->DAG;
Dan Gohman2048b852009-11-23 18:04:58 +00006318 DebugLoc dl = SDB->getCurDebugLoc();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006319 const TargetData *TD = TLI.getTargetData();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006320 SmallVector<ISD::InputArg, 16> Ins;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006321
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006322 // Check whether the function can return without sret-demotion.
Dan Gohman84023e02010-07-10 09:00:22 +00006323 SmallVector<ISD::OutputArg, 4> Outs;
6324 GetReturnInfo(F.getReturnType(), F.getAttributes().getRetAttributes(),
6325 Outs, TLI);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006326
Dan Gohman7451d3e2010-05-29 17:03:36 +00006327 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006328 // Put in an sret pointer parameter before all the other parameters.
6329 SmallVector<EVT, 1> ValueVTs;
6330 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6331
6332 // NOTE: Assuming that a pointer will never break down to more than one VT
6333 // or one register.
6334 ISD::ArgFlagsTy Flags;
6335 Flags.setSRet();
Dan Gohmanf81eca02010-04-22 20:46:50 +00006336 EVT RegisterVT = TLI.getRegisterType(*DAG.getContext(), ValueVTs[0]);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006337 ISD::InputArg RetArg(Flags, RegisterVT, true);
6338 Ins.push_back(RetArg);
6339 }
Kenneth Uildriksb4997ae2009-11-07 02:11:54 +00006340
Dan Gohman98ca4f22009-08-05 01:29:28 +00006341 // Set up the incoming argument description vector.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006342 unsigned Idx = 1;
Dan Gohman46510a72010-04-15 01:51:59 +00006343 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end();
Dan Gohman98ca4f22009-08-05 01:29:28 +00006344 I != E; ++I, ++Idx) {
Owen Andersone50ed302009-08-10 22:56:29 +00006345 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006346 ComputeValueVTs(TLI, I->getType(), ValueVTs);
6347 bool isArgValueUsed = !I->use_empty();
6348 for (unsigned Value = 0, NumValues = ValueVTs.size();
6349 Value != NumValues; ++Value) {
Owen Andersone50ed302009-08-10 22:56:29 +00006350 EVT VT = ValueVTs[Value];
Owen Anderson1d0be152009-08-13 21:58:54 +00006351 const Type *ArgTy = VT.getTypeForEVT(*DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00006352 ISD::ArgFlagsTy Flags;
6353 unsigned OriginalAlignment =
6354 TD->getABITypeAlignment(ArgTy);
6355
6356 if (F.paramHasAttr(Idx, Attribute::ZExt))
6357 Flags.setZExt();
6358 if (F.paramHasAttr(Idx, Attribute::SExt))
6359 Flags.setSExt();
6360 if (F.paramHasAttr(Idx, Attribute::InReg))
6361 Flags.setInReg();
6362 if (F.paramHasAttr(Idx, Attribute::StructRet))
6363 Flags.setSRet();
6364 if (F.paramHasAttr(Idx, Attribute::ByVal)) {
6365 Flags.setByVal();
6366 const PointerType *Ty = cast<PointerType>(I->getType());
6367 const Type *ElementTy = Ty->getElementType();
Chris Lattner9db20f32011-05-22 23:23:02 +00006368 Flags.setByValSize(TD->getTypeAllocSize(ElementTy));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006369 // For ByVal, alignment should be passed from FE. BE will guess if
6370 // this info is not there but there are cases it cannot get right.
Chris Lattner9db20f32011-05-22 23:23:02 +00006371 unsigned FrameAlign;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006372 if (F.getParamAlignment(Idx))
6373 FrameAlign = F.getParamAlignment(Idx);
Chris Lattner9db20f32011-05-22 23:23:02 +00006374 else
6375 FrameAlign = TLI.getByValTypeAlignment(ElementTy);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006376 Flags.setByValAlign(FrameAlign);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006377 }
6378 if (F.paramHasAttr(Idx, Attribute::Nest))
6379 Flags.setNest();
6380 Flags.setOrigAlign(OriginalAlignment);
6381
Owen Anderson23b9b192009-08-12 00:36:31 +00006382 EVT RegisterVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6383 unsigned NumRegs = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006384 for (unsigned i = 0; i != NumRegs; ++i) {
6385 ISD::InputArg MyFlags(Flags, RegisterVT, isArgValueUsed);
6386 if (NumRegs > 1 && i == 0)
6387 MyFlags.Flags.setSplit();
6388 // if it isn't first piece, alignment must be 1
6389 else if (i > 0)
6390 MyFlags.Flags.setOrigAlign(1);
6391 Ins.push_back(MyFlags);
6392 }
6393 }
6394 }
6395
6396 // Call the target to set up the argument values.
6397 SmallVector<SDValue, 8> InVals;
6398 SDValue NewRoot = TLI.LowerFormalArguments(DAG.getRoot(), F.getCallingConv(),
6399 F.isVarArg(), Ins,
6400 dl, DAG, InVals);
Dan Gohman5e866062009-08-06 15:37:27 +00006401
6402 // Verify that the target's LowerFormalArguments behaved as expected.
Owen Anderson825b72b2009-08-11 20:47:22 +00006403 assert(NewRoot.getNode() && NewRoot.getValueType() == MVT::Other &&
Dan Gohman5e866062009-08-06 15:37:27 +00006404 "LowerFormalArguments didn't return a valid chain!");
6405 assert(InVals.size() == Ins.size() &&
6406 "LowerFormalArguments didn't emit the correct number of values!");
Bill Wendling3ea58b62009-12-22 21:35:02 +00006407 DEBUG({
6408 for (unsigned i = 0, e = Ins.size(); i != e; ++i) {
6409 assert(InVals[i].getNode() &&
6410 "LowerFormalArguments emitted a null value!");
Duncan Sands1440e8b2010-11-03 11:35:31 +00006411 assert(EVT(Ins[i].VT) == InVals[i].getValueType() &&
Bill Wendling3ea58b62009-12-22 21:35:02 +00006412 "LowerFormalArguments emitted a value with the wrong type!");
6413 }
6414 });
Bill Wendling3ea3c242009-12-22 02:10:19 +00006415
Dan Gohman5e866062009-08-06 15:37:27 +00006416 // Update the DAG with the new chain value resulting from argument lowering.
Dan Gohman98ca4f22009-08-05 01:29:28 +00006417 DAG.setRoot(NewRoot);
6418
6419 // Set up the argument values.
6420 unsigned i = 0;
6421 Idx = 1;
Dan Gohman7451d3e2010-05-29 17:03:36 +00006422 if (!FuncInfo->CanLowerReturn) {
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006423 // Create a virtual register for the sret pointer, and put in a copy
6424 // from the sret argument into it.
6425 SmallVector<EVT, 1> ValueVTs;
6426 ComputeValueVTs(TLI, PointerType::getUnqual(F.getReturnType()), ValueVTs);
6427 EVT VT = ValueVTs[0];
6428 EVT RegVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6429 ISD::NodeType AssertOp = ISD::DELETED_NODE;
Bill Wendling46ada192010-03-02 01:55:18 +00006430 SDValue ArgValue = getCopyFromParts(DAG, dl, &InVals[0], 1,
Bill Wendling3ea3c242009-12-22 02:10:19 +00006431 RegVT, VT, AssertOp);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006432
Dan Gohman2048b852009-11-23 18:04:58 +00006433 MachineFunction& MF = SDB->DAG.getMachineFunction();
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006434 MachineRegisterInfo& RegInfo = MF.getRegInfo();
6435 unsigned SRetReg = RegInfo.createVirtualRegister(TLI.getRegClassFor(RegVT));
Dan Gohman7451d3e2010-05-29 17:03:36 +00006436 FuncInfo->DemoteRegister = SRetReg;
Mikhail Glushenkovb3c01992010-01-01 04:41:22 +00006437 NewRoot = SDB->DAG.getCopyToReg(NewRoot, SDB->getCurDebugLoc(),
6438 SRetReg, ArgValue);
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006439 DAG.setRoot(NewRoot);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006440
Kenneth Uildriksc158dde2009-11-11 19:59:24 +00006441 // i indexes lowered arguments. Bump it past the hidden sret argument.
6442 // Idx indexes LLVM arguments. Don't touch it.
6443 ++i;
6444 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006445
Dan Gohman46510a72010-04-15 01:51:59 +00006446 for (Function::const_arg_iterator I = F.arg_begin(), E = F.arg_end(); I != E;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006447 ++I, ++Idx) {
6448 SmallVector<SDValue, 4> ArgValues;
Owen Andersone50ed302009-08-10 22:56:29 +00006449 SmallVector<EVT, 4> ValueVTs;
Dan Gohman98ca4f22009-08-05 01:29:28 +00006450 ComputeValueVTs(TLI, I->getType(), ValueVTs);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006451 unsigned NumValues = ValueVTs.size();
Devang Patel9126c0d2010-06-01 19:59:01 +00006452
6453 // If this argument is unused then remember its value. It is used to generate
6454 // debugging information.
6455 if (I->use_empty() && NumValues)
6456 SDB->setUnusedArgValue(I, InVals[i]);
6457
Eli Friedman23d32432011-05-05 16:53:34 +00006458 for (unsigned Val = 0; Val != NumValues; ++Val) {
6459 EVT VT = ValueVTs[Val];
Owen Anderson23b9b192009-08-12 00:36:31 +00006460 EVT PartVT = TLI.getRegisterType(*CurDAG->getContext(), VT);
6461 unsigned NumParts = TLI.getNumRegisters(*CurDAG->getContext(), VT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00006462
6463 if (!I->use_empty()) {
6464 ISD::NodeType AssertOp = ISD::DELETED_NODE;
6465 if (F.paramHasAttr(Idx, Attribute::SExt))
6466 AssertOp = ISD::AssertSext;
6467 else if (F.paramHasAttr(Idx, Attribute::ZExt))
6468 AssertOp = ISD::AssertZext;
6469
Bill Wendling46ada192010-03-02 01:55:18 +00006470 ArgValues.push_back(getCopyFromParts(DAG, dl, &InVals[i],
Bill Wendling3ea3c242009-12-22 02:10:19 +00006471 NumParts, PartVT, VT,
6472 AssertOp));
Dan Gohman98ca4f22009-08-05 01:29:28 +00006473 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006474
Dan Gohman98ca4f22009-08-05 01:29:28 +00006475 i += NumParts;
6476 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006477
Eli Friedman23d32432011-05-05 16:53:34 +00006478 // We don't need to do anything else for unused arguments.
6479 if (ArgValues.empty())
6480 continue;
6481
Devang Patel0b48ead2010-08-31 22:22:42 +00006482 // Note down frame index for byval arguments.
Eli Friedman23d32432011-05-05 16:53:34 +00006483 if (I->hasByValAttr())
Michael J. Spencere70c5262010-10-16 08:25:21 +00006484 if (FrameIndexSDNode *FI =
Devang Patel0b48ead2010-08-31 22:22:42 +00006485 dyn_cast<FrameIndexSDNode>(ArgValues[0].getNode()))
6486 FuncInfo->setByValArgumentFrameIndex(I, FI->getIndex());
6487
Eli Friedman23d32432011-05-05 16:53:34 +00006488 SDValue Res = DAG.getMergeValues(&ArgValues[0], NumValues,
6489 SDB->getCurDebugLoc());
6490 SDB->setValue(I, Res);
Bill Wendling3ea3c242009-12-22 02:10:19 +00006491
Eli Friedman23d32432011-05-05 16:53:34 +00006492 // If this argument is live outside of the entry block, insert a copy from
6493 // wherever we got it to the vreg that other BB's will reference it as.
Eli Friedman7f33d672011-05-10 21:50:58 +00006494 if (!EnableFastISel && Res.getOpcode() == ISD::CopyFromReg) {
Eli Friedman23d32432011-05-05 16:53:34 +00006495 // If we can, though, try to skip creating an unnecessary vreg.
6496 // FIXME: This isn't very clean... it would be nice to make this more
Eli Friedman7f33d672011-05-10 21:50:58 +00006497 // general. It's also subtly incompatible with the hacks FastISel
6498 // uses with vregs.
Eli Friedman23d32432011-05-05 16:53:34 +00006499 unsigned Reg = cast<RegisterSDNode>(Res.getOperand(1))->getReg();
6500 if (TargetRegisterInfo::isVirtualRegister(Reg)) {
6501 FuncInfo->ValueMap[I] = Reg;
6502 continue;
6503 }
6504 }
6505 if (!isOnlyUsedInEntryBlock(I)) {
6506 FuncInfo->InitializeRegForValue(I);
Dan Gohman2048b852009-11-23 18:04:58 +00006507 SDB->CopyToExportRegsIfNeeded(I);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006508 }
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006509 }
Bill Wendling3ea3c242009-12-22 02:10:19 +00006510
Dan Gohman98ca4f22009-08-05 01:29:28 +00006511 assert(i == InVals.size() && "Argument register count mismatch!");
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006512
6513 // Finally, if the target has anything special to do, allow it to do so.
6514 // FIXME: this should insert code into the DAG!
Dan Gohman64652652010-04-14 20:17:22 +00006515 EmitFunctionEntryCode();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006516}
6517
6518/// Handle PHI nodes in successor blocks. Emit code into the SelectionDAG to
6519/// ensure constants are generated when needed. Remember the virtual registers
6520/// that need to be added to the Machine PHI nodes as input. We cannot just
6521/// directly add them, because expansion might result in multiple MBB's for one
6522/// BB. As such, the start of the BB might correspond to a different MBB than
6523/// the end.
6524///
6525void
Dan Gohmanf81eca02010-04-22 20:46:50 +00006526SelectionDAGBuilder::HandlePHINodesInSuccessorBlocks(const BasicBlock *LLVMBB) {
Dan Gohman46510a72010-04-15 01:51:59 +00006527 const TerminatorInst *TI = LLVMBB->getTerminator();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006528
6529 SmallPtrSet<MachineBasicBlock *, 4> SuccsHandled;
6530
6531 // Check successor nodes' PHI nodes that expect a constant to be available
6532 // from this block.
6533 for (unsigned succ = 0, e = TI->getNumSuccessors(); succ != e; ++succ) {
Dan Gohman46510a72010-04-15 01:51:59 +00006534 const BasicBlock *SuccBB = TI->getSuccessor(succ);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006535 if (!isa<PHINode>(SuccBB->begin())) continue;
Dan Gohmanf81eca02010-04-22 20:46:50 +00006536 MachineBasicBlock *SuccMBB = FuncInfo.MBBMap[SuccBB];
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006537
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006538 // If this terminator has multiple identical successors (common for
6539 // switches), only handle each succ once.
6540 if (!SuccsHandled.insert(SuccMBB)) continue;
Mikhail Glushenkov5c1799b2009-01-16 06:53:46 +00006541
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006542 MachineBasicBlock::iterator MBBI = SuccMBB->begin();
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006543
6544 // At this point we know that there is a 1-1 correspondence between LLVM PHI
6545 // nodes and Machine PHI nodes, but the incoming operands have not been
6546 // emitted yet.
Dan Gohman46510a72010-04-15 01:51:59 +00006547 for (BasicBlock::const_iterator I = SuccBB->begin();
6548 const PHINode *PN = dyn_cast<PHINode>(I); ++I) {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006549 // Ignore dead phi's.
6550 if (PN->use_empty()) continue;
6551
Rafael Espindola3fa82832011-05-13 15:18:06 +00006552 // Skip empty types
6553 if (PN->getType()->isEmptyTy())
6554 continue;
6555
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006556 unsigned Reg;
Dan Gohman46510a72010-04-15 01:51:59 +00006557 const Value *PHIOp = PN->getIncomingValueForBlock(LLVMBB);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006558
Dan Gohman46510a72010-04-15 01:51:59 +00006559 if (const Constant *C = dyn_cast<Constant>(PHIOp)) {
Dan Gohmanf81eca02010-04-22 20:46:50 +00006560 unsigned &RegOut = ConstantsOut[C];
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006561 if (RegOut == 0) {
Dan Gohman89496d02010-07-02 00:10:16 +00006562 RegOut = FuncInfo.CreateRegs(C->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006563 CopyValueToVirtualRegister(C, RegOut);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006564 }
6565 Reg = RegOut;
6566 } else {
Dan Gohmanc25ad632010-07-01 01:33:21 +00006567 DenseMap<const Value *, unsigned>::iterator I =
6568 FuncInfo.ValueMap.find(PHIOp);
6569 if (I != FuncInfo.ValueMap.end())
6570 Reg = I->second;
6571 else {
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006572 assert(isa<AllocaInst>(PHIOp) &&
Dan Gohmanf81eca02010-04-22 20:46:50 +00006573 FuncInfo.StaticAllocaMap.count(cast<AllocaInst>(PHIOp)) &&
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006574 "Didn't codegen value into a register!??");
Dan Gohman89496d02010-07-02 00:10:16 +00006575 Reg = FuncInfo.CreateRegs(PHIOp->getType());
Dan Gohmanf81eca02010-04-22 20:46:50 +00006576 CopyValueToVirtualRegister(PHIOp, Reg);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006577 }
6578 }
6579
6580 // Remember that this register needs to added to the machine PHI node as
6581 // the input for this MBB.
Owen Andersone50ed302009-08-10 22:56:29 +00006582 SmallVector<EVT, 4> ValueVTs;
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006583 ComputeValueVTs(TLI, PN->getType(), ValueVTs);
6584 for (unsigned vti = 0, vte = ValueVTs.size(); vti != vte; ++vti) {
Owen Andersone50ed302009-08-10 22:56:29 +00006585 EVT VT = ValueVTs[vti];
Dan Gohmanf81eca02010-04-22 20:46:50 +00006586 unsigned NumRegisters = TLI.getNumRegisters(*DAG.getContext(), VT);
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006587 for (unsigned i = 0, e = NumRegisters; i != e; ++i)
Dan Gohmanf81eca02010-04-22 20:46:50 +00006588 FuncInfo.PHINodesToUpdate.push_back(std::make_pair(MBBI++, Reg+i));
Dan Gohmanf0cbcd42008-09-03 16:12:24 +00006589 Reg += NumRegisters;
6590 }
6591 }
6592 }
Dan Gohmanf81eca02010-04-22 20:46:50 +00006593 ConstantsOut.clear();
Dan Gohman3df24e62008-09-03 23:12:08 +00006594}