blob: 91af41ffde647b134d6e8b71121436fe2ce07fce [file] [log] [blame]
Evan Chenga8e29892007-01-19 07:51:42 +00001//===- ARMInstrInfo.td - Target Description for ARM Target -*- tablegen -*-===//
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00006// License. See LICENSE.TXT for details.
7//
8//===----------------------------------------------------------------------===//
9//
10// This file describes the ARM instructions in TableGen format.
11//
12//===----------------------------------------------------------------------===//
13
Evan Chenga8e29892007-01-19 07:51:42 +000014//===----------------------------------------------------------------------===//
15// ARM specific DAG Nodes.
16//
Rafael Espindola7cca7c52006-09-11 17:25:40 +000017
Evan Chenga8e29892007-01-19 07:51:42 +000018// Type profiles.
Bill Wendlingc69107c2007-11-13 09:19:02 +000019def SDT_ARMCallSeqStart : SDCallSeqStart<[ SDTCisVT<0, i32> ]>;
20def SDT_ARMCallSeqEnd : SDCallSeqEnd<[ SDTCisVT<0, i32>, SDTCisVT<1, i32> ]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000021
Evan Chenga8e29892007-01-19 07:51:42 +000022def SDT_ARMSaveCallPC : SDTypeProfile<0, 1, []>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +000023
Chris Lattnerd10a53d2010-03-08 18:51:21 +000024def SDT_ARMcall : SDTypeProfile<0, -1, [SDTCisPtrTy<0>]>;
Rafael Espindola7cca7c52006-09-11 17:25:40 +000025
Evan Chenga8e29892007-01-19 07:51:42 +000026def SDT_ARMCMov : SDTypeProfile<1, 3,
27 [SDTCisSameAs<0, 1>, SDTCisSameAs<0, 2>,
28 SDTCisVT<3, i32>]>;
Rafael Espindola6e8c6492006-11-08 17:07:32 +000029
Evan Chenga8e29892007-01-19 07:51:42 +000030def SDT_ARMBrcond : SDTypeProfile<0, 2,
31 [SDTCisVT<0, OtherVT>, SDTCisVT<1, i32>]>;
32
33def SDT_ARMBrJT : SDTypeProfile<0, 3,
34 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
35 SDTCisVT<2, i32>]>;
36
Evan Cheng5657c012009-07-29 02:18:14 +000037def SDT_ARMBr2JT : SDTypeProfile<0, 4,
38 [SDTCisPtrTy<0>, SDTCisVT<1, i32>,
39 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
40
Evan Cheng218977b2010-07-13 19:27:42 +000041def SDT_ARMBCC_i64 : SDTypeProfile<0, 6,
42 [SDTCisVT<0, i32>,
43 SDTCisVT<1, i32>, SDTCisVT<2, i32>,
44 SDTCisVT<3, i32>, SDTCisVT<4, i32>,
45 SDTCisVT<5, OtherVT>]>;
46
Bill Wendlingac3b9352010-08-29 03:02:28 +000047def SDT_ARMAnd : SDTypeProfile<1, 2,
48 [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
49 SDTCisVT<2, i32>]>;
50
Evan Chenga8e29892007-01-19 07:51:42 +000051def SDT_ARMCmp : SDTypeProfile<0, 2, [SDTCisSameAs<0, 1>]>;
52
53def SDT_ARMPICAdd : SDTypeProfile<1, 2, [SDTCisSameAs<0, 1>,
54 SDTCisPtrTy<1>, SDTCisVT<2, i32>]>;
55
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000056def SDT_ARMThreadPointer : SDTypeProfile<1, 0, [SDTCisPtrTy<0>]>;
Jim Grosbacha87ded22010-02-08 23:22:00 +000057def SDT_ARMEH_SJLJ_Setjmp : SDTypeProfile<1, 2, [SDTCisInt<0>, SDTCisPtrTy<1>,
58 SDTCisInt<2>]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +000059def SDT_ARMEH_SJLJ_Longjmp: SDTypeProfile<0, 2, [SDTCisPtrTy<0>, SDTCisInt<1>]>;
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +000060
Jim Grosbache4ad3872010-10-19 23:27:08 +000061def SDT_ARMEH_SJLJ_DispatchSetup: SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
62
Bob Wilsonf74a4292010-10-30 00:54:37 +000063def SDT_ARMMEMBARRIER : SDTypeProfile<0, 1, [SDTCisInt<0>]>;
Jim Grosbach3728e962009-12-10 00:11:09 +000064
Dale Johannesen51e28e62010-06-03 21:09:53 +000065def SDT_ARMTCRET : SDTypeProfile<0, 1, [SDTCisPtrTy<0>]>;
66
Jim Grosbach469bbdb2010-07-16 23:05:05 +000067def SDT_ARMBFI : SDTypeProfile<1, 3, [SDTCisVT<0, i32>, SDTCisVT<1, i32>,
68 SDTCisVT<2, i32>, SDTCisVT<3, i32>]>;
69
Evan Chenga8e29892007-01-19 07:51:42 +000070// Node definitions.
71def ARMWrapper : SDNode<"ARMISD::Wrapper", SDTIntUnaryOp>;
Evan Chenga8e29892007-01-19 07:51:42 +000072def ARMWrapperJT : SDNode<"ARMISD::WrapperJT", SDTIntBinOp>;
73
Bill Wendlingc69107c2007-11-13 09:19:02 +000074def ARMcallseq_start : SDNode<"ISD::CALLSEQ_START", SDT_ARMCallSeqStart,
Chris Lattner036609b2010-12-23 18:28:41 +000075 [SDNPHasChain, SDNPOutGlue]>;
Bill Wendlingc69107c2007-11-13 09:19:02 +000076def ARMcallseq_end : SDNode<"ISD::CALLSEQ_END", SDT_ARMCallSeqEnd,
Chris Lattner036609b2010-12-23 18:28:41 +000077 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000078
79def ARMcall : SDNode<"ARMISD::CALL", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000080 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000081 SDNPVariadic]>;
Evan Cheng277f0742007-06-19 21:05:09 +000082def ARMcall_pred : SDNode<"ARMISD::CALL_PRED", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000083 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000084 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000085def ARMcall_nolink : SDNode<"ARMISD::CALL_NOLINK", SDT_ARMcall,
Chris Lattner036609b2010-12-23 18:28:41 +000086 [SDNPHasChain, SDNPOptInGlue, SDNPOutGlue,
Chris Lattner60e9eac2010-03-19 05:33:51 +000087 SDNPVariadic]>;
Evan Chenga8e29892007-01-19 07:51:42 +000088
Chris Lattner48be23c2008-01-15 22:02:54 +000089def ARMretflag : SDNode<"ARMISD::RET_FLAG", SDTNone,
Chris Lattner036609b2010-12-23 18:28:41 +000090 [SDNPHasChain, SDNPOptInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000091
92def ARMcmov : SDNode<"ARMISD::CMOV", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000093 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000094def ARMcneg : SDNode<"ARMISD::CNEG", SDT_ARMCMov,
Chris Lattner036609b2010-12-23 18:28:41 +000095 [SDNPInGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000096
97def ARMbrcond : SDNode<"ARMISD::BRCOND", SDT_ARMBrcond,
Chris Lattner036609b2010-12-23 18:28:41 +000098 [SDNPHasChain, SDNPInGlue, SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +000099
100def ARMbrjt : SDNode<"ARMISD::BR_JT", SDT_ARMBrJT,
101 [SDNPHasChain]>;
Evan Cheng5657c012009-07-29 02:18:14 +0000102def ARMbr2jt : SDNode<"ARMISD::BR2_JT", SDT_ARMBr2JT,
103 [SDNPHasChain]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000104
Evan Cheng218977b2010-07-13 19:27:42 +0000105def ARMBcci64 : SDNode<"ARMISD::BCC_i64", SDT_ARMBCC_i64,
106 [SDNPHasChain]>;
107
Evan Chenga8e29892007-01-19 07:51:42 +0000108def ARMcmp : SDNode<"ARMISD::CMP", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000109 [SDNPOutGlue]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000110
David Goodwinc0309b42009-06-29 15:33:01 +0000111def ARMcmpZ : SDNode<"ARMISD::CMPZ", SDT_ARMCmp,
Chris Lattner036609b2010-12-23 18:28:41 +0000112 [SDNPOutGlue, SDNPCommutative]>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +0000113
Evan Chenga8e29892007-01-19 07:51:42 +0000114def ARMpic_add : SDNode<"ARMISD::PIC_ADD", SDT_ARMPICAdd>;
115
Chris Lattner036609b2010-12-23 18:28:41 +0000116def ARMsrl_flag : SDNode<"ARMISD::SRL_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
117def ARMsra_flag : SDNode<"ARMISD::SRA_FLAG", SDTIntUnaryOp, [SDNPOutGlue]>;
118def ARMrrx : SDNode<"ARMISD::RRX" , SDTIntUnaryOp, [SDNPInGlue ]>;
Rafael Espindola32bd5f42006-10-17 18:04:53 +0000119
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000120def ARMthread_pointer: SDNode<"ARMISD::THREAD_POINTER", SDT_ARMThreadPointer>;
Jim Grosbach23ff7cf2010-05-26 20:22:18 +0000121def ARMeh_sjlj_setjmp: SDNode<"ARMISD::EH_SJLJ_SETJMP",
122 SDT_ARMEH_SJLJ_Setjmp, [SDNPHasChain]>;
Jim Grosbach5eb19512010-05-22 01:06:18 +0000123def ARMeh_sjlj_longjmp: SDNode<"ARMISD::EH_SJLJ_LONGJMP",
Jim Grosbache4ad3872010-10-19 23:27:08 +0000124 SDT_ARMEH_SJLJ_Longjmp, [SDNPHasChain]>;
125def ARMeh_sjlj_dispatchsetup: SDNode<"ARMISD::EH_SJLJ_DISPATCHSETUP",
126 SDT_ARMEH_SJLJ_DispatchSetup, [SDNPHasChain]>;
127
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +0000128
Evan Cheng11db0682010-08-11 06:22:01 +0000129def ARMMemBarrier : SDNode<"ARMISD::MEMBARRIER", SDT_ARMMEMBARRIER,
130 [SDNPHasChain]>;
Bob Wilsonf74a4292010-10-30 00:54:37 +0000131def ARMMemBarrierMCR : SDNode<"ARMISD::MEMBARRIER_MCR", SDT_ARMMEMBARRIER,
Evan Cheng11db0682010-08-11 06:22:01 +0000132 [SDNPHasChain]>;
Evan Cheng416941d2010-11-04 05:19:35 +0000133def ARMPreload : SDNode<"ARMISD::PRELOAD", SDTPrefetch,
Evan Chengdfed19f2010-11-03 06:34:55 +0000134 [SDNPHasChain, SDNPMayLoad, SDNPMayStore]>;
Jim Grosbach3728e962009-12-10 00:11:09 +0000135
Evan Chengf609bb82010-01-19 00:44:15 +0000136def ARMrbit : SDNode<"ARMISD::RBIT", SDTIntUnaryOp>;
137
Jim Grosbacha9a968d2010-10-22 23:48:29 +0000138def ARMtcret : SDNode<"ARMISD::TC_RETURN", SDT_ARMTCRET,
Chris Lattner036609b2010-12-23 18:28:41 +0000139 [SDNPHasChain, SDNPOptInGlue, SDNPVariadic]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +0000140
Jim Grosbach469bbdb2010-07-16 23:05:05 +0000141
142def ARMbfi : SDNode<"ARMISD::BFI", SDT_ARMBFI>;
143
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000144//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000145// ARM Instruction Predicate Definitions.
146//
Jim Grosbach833c93c2010-11-01 16:59:54 +0000147def HasV4T : Predicate<"Subtarget->hasV4TOps()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000148def NoV4T : Predicate<"!Subtarget->hasV4TOps()">;
149def HasV5T : Predicate<"Subtarget->hasV5TOps()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000150def HasV5TE : Predicate<"Subtarget->hasV5TEOps()">, AssemblerPredicate;
151def HasV6 : Predicate<"Subtarget->hasV6Ops()">, AssemblerPredicate;
Anton Korobeynikov4d728602011-01-01 20:38:38 +0000152def NoV6 : Predicate<"!Subtarget->hasV6Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000153def HasV6T2 : Predicate<"Subtarget->hasV6T2Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000154def NoV6T2 : Predicate<"!Subtarget->hasV6T2Ops()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000155def HasV7 : Predicate<"Subtarget->hasV7Ops()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000156def NoVFP : Predicate<"!Subtarget->hasVFP2()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000157def HasVFP2 : Predicate<"Subtarget->hasVFP2()">, AssemblerPredicate;
158def HasVFP3 : Predicate<"Subtarget->hasVFP3()">, AssemblerPredicate;
159def HasNEON : Predicate<"Subtarget->hasNEON()">, AssemblerPredicate;
Bob Wilson04063562010-12-15 22:14:12 +0000160def HasFP16 : Predicate<"Subtarget->hasFP16()">, AssemblerPredicate;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000161def HasDivide : Predicate<"Subtarget->hasDivide()">, AssemblerPredicate;
162def HasT2ExtractPack : Predicate<"Subtarget->hasT2ExtractPack()">,
163 AssemblerPredicate;
164def HasDB : Predicate<"Subtarget->hasDataBarrier()">,
165 AssemblerPredicate;
Evan Chengdfed19f2010-11-03 06:34:55 +0000166def HasMP : Predicate<"Subtarget->hasMPExtension()">,
167 AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000168def UseNEONForFP : Predicate<"Subtarget->useNEONForSinglePrecisionFP()">;
David Goodwin42a83f22009-08-04 17:53:06 +0000169def DontUseNEONForFP : Predicate<"!Subtarget->useNEONForSinglePrecisionFP()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000170def IsThumb : Predicate<"Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000171def IsThumb1Only : Predicate<"Subtarget->isThumb1Only()">;
Jim Grosbach833c93c2010-11-01 16:59:54 +0000172def IsThumb2 : Predicate<"Subtarget->isThumb2()">, AssemblerPredicate;
173def IsARM : Predicate<"!Subtarget->isThumb()">, AssemblerPredicate;
Bill Wendling10ce7f32010-08-29 11:31:07 +0000174def IsDarwin : Predicate<"Subtarget->isTargetDarwin()">;
175def IsNotDarwin : Predicate<"!Subtarget->isTargetDarwin()">;
Evan Chenga8e29892007-01-19 07:51:42 +0000176
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000177// FIXME: Eventually this will be just "hasV6T2Ops".
Bill Wendling10ce7f32010-08-29 11:31:07 +0000178def UseMovt : Predicate<"Subtarget->useMovt()">;
179def DontUseMovt : Predicate<"!Subtarget->useMovt()">;
Evan Cheng48575f62010-12-05 22:04:16 +0000180def UseFPVMLx : Predicate<"Subtarget->useFPVMLx()">;
Jim Grosbach26767372010-03-24 22:31:46 +0000181
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000182//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +0000183// ARM Flag Definitions.
184
185class RegConstraint<string C> {
186 string Constraints = C;
187}
188
189//===----------------------------------------------------------------------===//
190// ARM specific transformation functions and pattern fragments.
191//
192
Evan Chenga8e29892007-01-19 07:51:42 +0000193// so_imm_neg_XFORM - Return a so_imm value packed into the format described for
194// so_imm_neg def below.
195def so_imm_neg_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000196 return CurDAG->getTargetConstant(-(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000197}]>;
198
199// so_imm_not_XFORM - Return a so_imm value packed into the format described for
200// so_imm_not def below.
201def so_imm_not_XFORM : SDNodeXForm<imm, [{
Owen Anderson825b72b2009-08-11 20:47:22 +0000202 return CurDAG->getTargetConstant(~(int)N->getZExtValue(), MVT::i32);
Evan Chenga8e29892007-01-19 07:51:42 +0000203}]>;
204
Evan Chenga8e29892007-01-19 07:51:42 +0000205/// imm1_15 predicate - True if the 32-bit immediate is in the range [1,15].
206def imm1_15 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000207 return (int32_t)N->getZExtValue() >= 1 && (int32_t)N->getZExtValue() < 16;
Evan Chenga8e29892007-01-19 07:51:42 +0000208}]>;
209
210/// imm16_31 predicate - True if the 32-bit immediate is in the range [16,31].
211def imm16_31 : PatLeaf<(i32 imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000212 return (int32_t)N->getZExtValue() >= 16 && (int32_t)N->getZExtValue() < 32;
Evan Chenga8e29892007-01-19 07:51:42 +0000213}]>;
214
Jim Grosbach64171712010-02-16 21:07:46 +0000215def so_imm_neg :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000216 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000217 return ARM_AM::getSOImmVal(-(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000218 }], so_imm_neg_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000219
Evan Chenga2515702007-03-19 07:09:02 +0000220def so_imm_not :
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000221 PatLeaf<(imm), [{
Evan Cheng875a6ac2010-11-12 22:42:47 +0000222 return ARM_AM::getSOImmVal(~(uint32_t)N->getZExtValue()) != -1;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000223 }], so_imm_not_XFORM>;
Evan Chenga8e29892007-01-19 07:51:42 +0000224
225// sext_16_node predicate - True if the SDNode is sign-extended 16 or more bits.
226def sext_16_node : PatLeaf<(i32 GPR:$a), [{
Dan Gohman475871a2008-07-27 21:46:04 +0000227 return CurDAG->ComputeNumSignBits(SDValue(N,0)) >= 17;
Evan Chenga8e29892007-01-19 07:51:42 +0000228}]>;
229
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000230/// Split a 32-bit immediate into two 16 bit parts.
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000231def hi16 : SDNodeXForm<imm, [{
232 return CurDAG->getTargetConstant((uint32_t)N->getZExtValue() >> 16, MVT::i32);
233}]>;
234
235def lo16AllZero : PatLeaf<(i32 imm), [{
236 // Returns true if all low 16-bits are 0.
237 return (((uint32_t)N->getZExtValue()) & 0xFFFFUL) == 0;
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +0000238}], hi16>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000239
Jim Grosbach64171712010-02-16 21:07:46 +0000240/// imm0_65535 predicate - True if the 32-bit immediate is in the range
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +0000241/// [0.65535].
242def imm0_65535 : PatLeaf<(i32 imm), [{
243 return (uint32_t)N->getZExtValue() < 65536;
244}]>;
245
Evan Cheng37f25d92008-08-28 23:39:26 +0000246class BinOpFrag<dag res> : PatFrag<(ops node:$LHS, node:$RHS), res>;
247class UnOpFrag <dag res> : PatFrag<(ops node:$Src), res>;
Evan Chenga8e29892007-01-19 07:51:42 +0000248
Jim Grosbach0a145f32010-02-16 20:17:57 +0000249/// adde and sube predicates - True based on whether the carry flag output
250/// will be needed or not.
251def adde_dead_carry :
252 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
253 [{return !N->hasAnyUseOfValue(1);}]>;
254def sube_dead_carry :
255 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
256 [{return !N->hasAnyUseOfValue(1);}]>;
257def adde_live_carry :
258 PatFrag<(ops node:$LHS, node:$RHS), (adde node:$LHS, node:$RHS),
259 [{return N->hasAnyUseOfValue(1);}]>;
260def sube_live_carry :
261 PatFrag<(ops node:$LHS, node:$RHS), (sube node:$LHS, node:$RHS),
262 [{return N->hasAnyUseOfValue(1);}]>;
263
Evan Chengc4af4632010-11-17 20:13:28 +0000264// An 'and' node with a single use.
265def and_su : PatFrag<(ops node:$lhs, node:$rhs), (and node:$lhs, node:$rhs), [{
266 return N->hasOneUse();
267}]>;
268
269// An 'xor' node with a single use.
270def xor_su : PatFrag<(ops node:$lhs, node:$rhs), (xor node:$lhs, node:$rhs), [{
271 return N->hasOneUse();
272}]>;
273
Evan Cheng48575f62010-12-05 22:04:16 +0000274// An 'fmul' node with a single use.
275def fmul_su : PatFrag<(ops node:$lhs, node:$rhs), (fmul node:$lhs, node:$rhs),[{
276 return N->hasOneUse();
277}]>;
278
279// An 'fadd' node which checks for single non-hazardous use.
280def fadd_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fadd node:$lhs, node:$rhs),[{
281 return hasNoVMLxHazardUse(N);
282}]>;
283
284// An 'fsub' node which checks for single non-hazardous use.
285def fsub_mlx : PatFrag<(ops node:$lhs, node:$rhs),(fsub node:$lhs, node:$rhs),[{
286 return hasNoVMLxHazardUse(N);
287}]>;
288
Evan Chenga8e29892007-01-19 07:51:42 +0000289//===----------------------------------------------------------------------===//
290// Operand Definitions.
291//
292
293// Branch target.
Jim Grosbachc466b932010-11-11 18:04:49 +0000294def brtarget : Operand<OtherVT> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000295 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachc466b932010-11-11 18:04:49 +0000296}
Evan Chenga8e29892007-01-19 07:51:42 +0000297
Owen Andersonc2666002010-12-13 19:31:11 +0000298def uncondbrtarget : Operand<OtherVT> {
299 let EncoderMethod = "getUnconditionalBranchTargetOpValue";
300}
301
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000302// Call target.
303def bltarget : Operand<i32> {
304 // Encoded the same as branch targets.
Chris Lattner2ac19022010-11-15 05:19:05 +0000305 let EncoderMethod = "getBranchTargetOpValue";
Jim Grosbachd1d5a392010-11-11 20:05:40 +0000306}
307
Evan Chenga8e29892007-01-19 07:51:42 +0000308// A list of registers separated by comma. Used by load/store multiple.
Bill Wendling59914872010-11-08 00:39:58 +0000309def RegListAsmOperand : AsmOperandClass {
310 let Name = "RegList";
311 let SuperClasses = [];
312}
313
Bill Wendling0f630752010-11-17 04:32:08 +0000314def DPRRegListAsmOperand : AsmOperandClass {
315 let Name = "DPRRegList";
316 let SuperClasses = [];
317}
318
319def SPRRegListAsmOperand : AsmOperandClass {
320 let Name = "SPRRegList";
321 let SuperClasses = [];
322}
323
Bill Wendling04863d02010-11-13 10:40:19 +0000324def reglist : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000325 let EncoderMethod = "getRegisterListOpValue";
Bill Wendling04863d02010-11-13 10:40:19 +0000326 let ParserMatchClass = RegListAsmOperand;
327 let PrintMethod = "printRegisterList";
328}
329
Bill Wendling0f630752010-11-17 04:32:08 +0000330def dpr_reglist : Operand<i32> {
331 let EncoderMethod = "getRegisterListOpValue";
332 let ParserMatchClass = DPRRegListAsmOperand;
333 let PrintMethod = "printRegisterList";
334}
335
336def spr_reglist : Operand<i32> {
337 let EncoderMethod = "getRegisterListOpValue";
338 let ParserMatchClass = SPRRegListAsmOperand;
339 let PrintMethod = "printRegisterList";
340}
341
Evan Chenga8e29892007-01-19 07:51:42 +0000342// An operand for the CONSTPOOL_ENTRY pseudo-instruction.
343def cpinst_operand : Operand<i32> {
344 let PrintMethod = "printCPInstOperand";
345}
346
Evan Chenga8e29892007-01-19 07:51:42 +0000347// Local PC labels.
348def pclabel : Operand<i32> {
349 let PrintMethod = "printPCLabel";
350}
351
Jim Grosbach5d14f9b2010-12-01 19:47:31 +0000352// ADR instruction labels.
353def adrlabel : Operand<i32> {
354 let EncoderMethod = "getAdrLabelOpValue";
355}
356
Owen Anderson498ec202010-10-27 22:49:00 +0000357def neon_vcvt_imm32 : Operand<i32> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000358 let EncoderMethod = "getNEONVcvtImm32OpValue";
Owen Anderson498ec202010-10-27 22:49:00 +0000359}
360
Jim Grosbachb35ad412010-10-13 19:56:10 +0000361// rot_imm: An integer that encodes a rotate amount. Must be 8, 16, or 24.
362def rot_imm : Operand<i32>, PatLeaf<(i32 imm), [{
Chris Lattner2ac19022010-11-15 05:19:05 +0000363 int32_t v = (int32_t)N->getZExtValue();
364 return v == 8 || v == 16 || v == 24; }]> {
365 let EncoderMethod = "getRotImmOpValue";
Jim Grosbachb35ad412010-10-13 19:56:10 +0000366}
367
Bob Wilson22f5dc72010-08-16 18:27:34 +0000368// shift_imm: An integer that encodes a shift amount and the type of shift
369// (currently either asr or lsl) using the same encoding used for the
370// immediates in so_reg operands.
371def shift_imm : Operand<i32> {
372 let PrintMethod = "printShiftImmOperand";
373}
374
Evan Chenga8e29892007-01-19 07:51:42 +0000375// shifter_operand operands: so_reg and so_imm.
376def so_reg : Operand<i32>, // reg reg imm
Bob Wilson226036e2010-03-20 22:13:40 +0000377 ComplexPattern<i32, 3, "SelectShifterOperandReg",
Evan Chenga8e29892007-01-19 07:51:42 +0000378 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000379 let EncoderMethod = "getSORegOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000380 let PrintMethod = "printSORegOperand";
381 let MIOperandInfo = (ops GPR, GPR, i32imm);
382}
Evan Chengf40deed2010-10-27 23:41:30 +0000383def shift_so_reg : Operand<i32>, // reg reg imm
384 ComplexPattern<i32, 3, "SelectShiftShifterOperandReg",
385 [shl,srl,sra,rotr]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000386 let EncoderMethod = "getSORegOpValue";
Evan Chengf40deed2010-10-27 23:41:30 +0000387 let PrintMethod = "printSORegOperand";
388 let MIOperandInfo = (ops GPR, GPR, i32imm);
389}
Evan Chenga8e29892007-01-19 07:51:42 +0000390
391// so_imm - Match a 32-bit shifter_operand immediate operand, which is an
392// 8-bit immediate rotated by an arbitrary number of bits. so_imm values are
393// represented in the imm field in the same 12-bit form that they are encoded
394// into so_imm instructions: the 8-bit immediate is the least significant bits
395// [bits 0-7], the 4-bit shift amount is the next 4 bits [bits 8-11].
Jakob Stoklund Olesen00d3dda2010-08-17 20:39:04 +0000396def so_imm : Operand<i32>, PatLeaf<(imm), [{ return Pred_so_imm(N); }]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000397 let EncoderMethod = "getSOImmOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000398 let PrintMethod = "printSOImmOperand";
399}
400
Evan Chengc70d1842007-03-20 08:11:30 +0000401// Break so_imm's up into two pieces. This handles immediates with up to 16
402// bits set in them. This uses so_imm2part to match and so_imm2part_[12] to
403// get the first/second pieces.
Evan Cheng11c11f82010-11-12 23:46:13 +0000404def so_imm2part : PatLeaf<(imm), [{
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000405 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
Evan Cheng11c11f82010-11-12 23:46:13 +0000406}]>;
407
408/// arm_i32imm - True for +V6T2, or true only if so_imm2part is true.
409///
410def arm_i32imm : PatLeaf<(imm), [{
411 if (Subtarget->hasV6T2Ops())
412 return true;
413 return ARM_AM::isSOImmTwoPartVal((unsigned)N->getZExtValue());
414}]>;
Evan Chengc70d1842007-03-20 08:11:30 +0000415
Sandeep Patel47eedaa2009-10-13 18:59:48 +0000416/// imm0_31 predicate - True if the 32-bit immediate is in the range [0,31].
417def imm0_31 : Operand<i32>, PatLeaf<(imm), [{
418 return (int32_t)N->getZExtValue() < 32;
419}]>;
Evan Chenga8e29892007-01-19 07:51:42 +0000420
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000421/// imm0_31_m1 - Matches and prints like imm0_31, but encodes as 'value - 1'.
422def imm0_31_m1 : Operand<i32>, PatLeaf<(imm), [{
423 return (int32_t)N->getZExtValue() < 32;
424}]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000425 let EncoderMethod = "getImmMinusOneOpValue";
Jim Grosbach8abe32a2010-10-15 17:15:16 +0000426}
427
Jason W Kim837caa92010-11-18 23:37:15 +0000428// For movt/movw - sets the MC Encoder method.
429// The imm is split into imm{15-12}, imm{11-0}
430//
431def movt_imm : Operand<i32> {
432 let EncoderMethod = "getMovtImmOpValue";
433}
434
Evan Chenga9688c42010-12-11 04:11:38 +0000435/// bf_inv_mask_imm predicate - An AND mask to clear an arbitrary width bitfield
436/// e.g., 0xf000ffff
437def bf_inv_mask_imm : Operand<i32>,
438 PatLeaf<(imm), [{
439 return ARM::isBitFieldInvertedMask(N->getZExtValue());
440}] > {
441 let EncoderMethod = "getBitfieldInvertedMaskOpValue";
442 let PrintMethod = "printBitfieldInvMaskImmOperand";
443}
444
Evan Chenga8e29892007-01-19 07:51:42 +0000445// Define ARM specific addressing modes.
446
Jim Grosbach3e556122010-10-26 22:37:02 +0000447
448// addrmode_imm12 := reg +/- imm12
Jim Grosbach82891622010-09-29 19:03:54 +0000449//
Jim Grosbach3e556122010-10-26 22:37:02 +0000450def addrmode_imm12 : Operand<i32>,
451 ComplexPattern<i32, 2, "SelectAddrModeImm12", []> {
Jim Grosbachab682a22010-10-28 18:34:10 +0000452 // 12-bit immediate operand. Note that instructions using this encode
453 // #0 and #-0 differently. We flag #-0 as the magic value INT32_MIN. All other
454 // immediate values are as normal.
Jim Grosbach3e556122010-10-26 22:37:02 +0000455
Chris Lattner2ac19022010-11-15 05:19:05 +0000456 let EncoderMethod = "getAddrModeImm12OpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000457 let PrintMethod = "printAddrModeImm12Operand";
458 let MIOperandInfo = (ops GPR:$base, i32imm:$offsimm);
Jim Grosbach82891622010-09-29 19:03:54 +0000459}
Jim Grosbach3e556122010-10-26 22:37:02 +0000460// ldst_so_reg := reg +/- reg shop imm
Jim Grosbach82891622010-09-29 19:03:54 +0000461//
Jim Grosbach3e556122010-10-26 22:37:02 +0000462def ldst_so_reg : Operand<i32>,
463 ComplexPattern<i32, 3, "SelectLdStSOReg", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000464 let EncoderMethod = "getLdStSORegOpValue";
Jim Grosbach3e556122010-10-26 22:37:02 +0000465 // FIXME: Simplify the printer
Jim Grosbach82891622010-09-29 19:03:54 +0000466 let PrintMethod = "printAddrMode2Operand";
467 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
468}
469
Jim Grosbach3e556122010-10-26 22:37:02 +0000470// addrmode2 := reg +/- imm12
471// := reg +/- reg shop imm
Evan Chenga8e29892007-01-19 07:51:42 +0000472//
473def addrmode2 : Operand<i32>,
474 ComplexPattern<i32, 3, "SelectAddrMode2", []> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000475 let EncoderMethod = "getAddrMode2OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000476 let PrintMethod = "printAddrMode2Operand";
477 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
478}
479
480def am2offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000481 ComplexPattern<i32, 2, "SelectAddrMode2Offset",
482 [], [SDNPWantRoot]> {
Jim Grosbach683fc3e2010-12-10 20:53:44 +0000483 let EncoderMethod = "getAddrMode2OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000484 let PrintMethod = "printAddrMode2OffsetOperand";
485 let MIOperandInfo = (ops GPR, i32imm);
486}
487
488// addrmode3 := reg +/- reg
489// addrmode3 := reg +/- imm8
490//
491def addrmode3 : Operand<i32>,
492 ComplexPattern<i32, 3, "SelectAddrMode3", []> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000493 let EncoderMethod = "getAddrMode3OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000494 let PrintMethod = "printAddrMode3Operand";
495 let MIOperandInfo = (ops GPR:$base, GPR:$offsreg, i32imm:$offsimm);
496}
497
498def am3offset : Operand<i32>,
Chris Lattner52a261b2010-09-21 20:31:19 +0000499 ComplexPattern<i32, 2, "SelectAddrMode3Offset",
500 [], [SDNPWantRoot]> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000501 let EncoderMethod = "getAddrMode3OffsetOpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000502 let PrintMethod = "printAddrMode3OffsetOperand";
503 let MIOperandInfo = (ops GPR, i32imm);
504}
505
Jim Grosbache6913602010-11-03 01:01:43 +0000506// ldstm_mode := {ia, ib, da, db}
Evan Chenga8e29892007-01-19 07:51:42 +0000507//
Jim Grosbache6913602010-11-03 01:01:43 +0000508def ldstm_mode : OptionalDefOperand<OtherVT, (ops i32), (ops (i32 1))> {
Chris Lattner2ac19022010-11-15 05:19:05 +0000509 let EncoderMethod = "getLdStmModeOpValue";
Jim Grosbache6913602010-11-03 01:01:43 +0000510 let PrintMethod = "printLdStmModeOperand";
Evan Chenga8e29892007-01-19 07:51:42 +0000511}
512
Bill Wendling59914872010-11-08 00:39:58 +0000513def MemMode5AsmOperand : AsmOperandClass {
Chris Lattner14b93852010-10-29 00:27:31 +0000514 let Name = "MemMode5";
515 let SuperClasses = [];
516}
517
Evan Chenga8e29892007-01-19 07:51:42 +0000518// addrmode5 := reg +/- imm8*4
519//
520def addrmode5 : Operand<i32>,
521 ComplexPattern<i32, 2, "SelectAddrMode5", []> {
522 let PrintMethod = "printAddrMode5Operand";
Bob Wilson815baeb2010-03-13 01:08:20 +0000523 let MIOperandInfo = (ops GPR:$base, i32imm);
Bill Wendling59914872010-11-08 00:39:58 +0000524 let ParserMatchClass = MemMode5AsmOperand;
Chris Lattner2ac19022010-11-15 05:19:05 +0000525 let EncoderMethod = "getAddrMode5OpValue";
Evan Chenga8e29892007-01-19 07:51:42 +0000526}
527
Bob Wilson8b024a52009-07-01 23:16:05 +0000528// addrmode6 := reg with optional writeback
529//
530def addrmode6 : Operand<i32>,
Bob Wilson665814b2010-11-01 23:40:51 +0000531 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
Bob Wilson8b024a52009-07-01 23:16:05 +0000532 let PrintMethod = "printAddrMode6Operand";
Bob Wilson226036e2010-03-20 22:13:40 +0000533 let MIOperandInfo = (ops GPR:$addr, i32imm);
Chris Lattner2ac19022010-11-15 05:19:05 +0000534 let EncoderMethod = "getAddrMode6AddressOpValue";
Bob Wilson226036e2010-03-20 22:13:40 +0000535}
536
537def am6offset : Operand<i32> {
538 let PrintMethod = "printAddrMode6OffsetOperand";
539 let MIOperandInfo = (ops GPR);
Chris Lattner2ac19022010-11-15 05:19:05 +0000540 let EncoderMethod = "getAddrMode6OffsetOpValue";
Bob Wilson8b024a52009-07-01 23:16:05 +0000541}
542
Bob Wilson8e0c7b52010-11-30 00:00:42 +0000543// Special version of addrmode6 to handle alignment encoding for VLD-dup
544// instructions, specifically VLD4-dup.
545def addrmode6dup : Operand<i32>,
546 ComplexPattern<i32, 2, "SelectAddrMode6", [], [SDNPWantParent]>{
547 let PrintMethod = "printAddrMode6Operand";
548 let MIOperandInfo = (ops GPR:$addr, i32imm);
549 let EncoderMethod = "getAddrMode6DupAddressOpValue";
550}
551
Evan Chenga8e29892007-01-19 07:51:42 +0000552// addrmodepc := pc + reg
553//
554def addrmodepc : Operand<i32>,
555 ComplexPattern<i32, 2, "SelectAddrModePC", []> {
556 let PrintMethod = "printAddrModePCOperand";
557 let MIOperandInfo = (ops GPR, i32imm);
558}
559
Bob Wilson4f38b382009-08-21 21:58:55 +0000560def nohash_imm : Operand<i32> {
561 let PrintMethod = "printNoHashImmediate";
Anton Korobeynikov8e9ece72009-08-08 23:10:41 +0000562}
563
Evan Chenga8e29892007-01-19 07:51:42 +0000564//===----------------------------------------------------------------------===//
Evan Cheng0ff94f72007-08-07 01:37:15 +0000565
Evan Cheng37f25d92008-08-28 23:39:26 +0000566include "ARMInstrFormats.td"
Evan Cheng0ff94f72007-08-07 01:37:15 +0000567
568//===----------------------------------------------------------------------===//
Evan Cheng37f25d92008-08-28 23:39:26 +0000569// Multiclass helpers...
Evan Chenga8e29892007-01-19 07:51:42 +0000570//
571
Evan Cheng3924f782008-08-29 07:36:24 +0000572/// AsI1_bin_irs - Defines a set of (op r, {so_imm|r|so_reg}) patterns for a
Evan Chenga8e29892007-01-19 07:51:42 +0000573/// binop that produces a value.
Evan Cheng7e1bf302010-09-29 00:27:46 +0000574multiclass AsI1_bin_irs<bits<4> opcod, string opc,
575 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
576 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach663e3392010-08-30 19:49:58 +0000577 // The register-immediate version is re-materializable. This is useful
578 // in particular for taking the address of a local.
579 let isReMaterializable = 1 in {
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000580 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
581 iii, opc, "\t$Rd, $Rn, $imm",
582 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
583 bits<4> Rd;
584 bits<4> Rn;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000585 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000586 let Inst{25} = 1;
Jim Grosbach0de6ab32010-10-12 17:11:26 +0000587 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000588 let Inst{15-12} = Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +0000589 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000590 }
Jim Grosbach663e3392010-08-30 19:49:58 +0000591 }
Jim Grosbach62547262010-10-11 18:51:51 +0000592 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
593 iir, opc, "\t$Rd, $Rn, $Rm",
594 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
Jim Grosbach56ac9072010-10-08 21:45:55 +0000595 bits<4> Rd;
596 bits<4> Rn;
597 bits<4> Rm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000598 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000599 let isCommutable = Commutable;
Jim Grosbach56ac9072010-10-08 21:45:55 +0000600 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000601 let Inst{15-12} = Rd;
602 let Inst{11-4} = 0b00000000;
603 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000604 }
Jim Grosbachef324d72010-10-12 23:53:58 +0000605 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
606 iis, opc, "\t$Rd, $Rn, $shift",
607 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000608 bits<4> Rd;
609 bits<4> Rn;
Jim Grosbachef324d72010-10-12 23:53:58 +0000610 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000611 let Inst{25} = 0;
Jim Grosbach42fac8e2010-10-11 23:16:21 +0000612 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000613 let Inst{15-12} = Rd;
614 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000615 }
Evan Chenga8e29892007-01-19 07:51:42 +0000616}
617
Evan Cheng1e249e32009-06-25 20:59:23 +0000618/// AI1_bin_s_irs - Similar to AsI1_bin_irs except it sets the 's' bit so the
Bob Wilsona3e8bf82009-10-06 20:18:46 +0000619/// instruction modifies the CPSR register.
Daniel Dunbar238100a2011-01-10 15:26:35 +0000620let isCodeGenOnly = 1, Defs = [CPSR] in {
Evan Cheng7e1bf302010-09-29 00:27:46 +0000621multiclass AI1_bin_s_irs<bits<4> opcod, string opc,
622 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
623 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000624 def ri : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
625 iii, opc, "\t$Rd, $Rn, $imm",
626 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]> {
627 bits<4> Rd;
628 bits<4> Rn;
629 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000630 let Inst{25} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000631 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000632 let Inst{19-16} = Rn;
633 let Inst{15-12} = Rd;
634 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000635 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000636 def rr : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
637 iir, opc, "\t$Rd, $Rn, $Rm",
638 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]> {
639 bits<4> Rd;
640 bits<4> Rn;
641 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000642 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000643 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000644 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000645 let Inst{19-16} = Rn;
646 let Inst{15-12} = Rd;
647 let Inst{11-4} = 0b00000000;
648 let Inst{3-0} = Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000649 }
Jim Grosbach89c898f2010-10-13 00:50:27 +0000650 def rs : AI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm,
651 iis, opc, "\t$Rd, $Rn, $shift",
652 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]> {
653 bits<4> Rd;
654 bits<4> Rn;
655 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000656 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000657 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000658 let Inst{19-16} = Rn;
659 let Inst{15-12} = Rd;
660 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000661 }
Evan Cheng071a2792007-09-11 19:55:27 +0000662}
Evan Chengc85e8322007-07-05 07:13:32 +0000663}
664
665/// AI1_cmp_irs - Defines a set of (op r, {so_imm|r|so_reg}) cmp / test
Evan Cheng13ab0202007-07-10 18:08:01 +0000666/// patterns. Similar to AsI1_bin_irs except the instruction does not produce
Evan Chengc85e8322007-07-05 07:13:32 +0000667/// a explicit result, only implicitly set CPSR.
Bill Wendling0cce3dd2010-08-11 00:22:27 +0000668let isCompare = 1, Defs = [CPSR] in {
Evan Cheng5d42c562010-09-29 00:49:25 +0000669multiclass AI1_cmp_irs<bits<4> opcod, string opc,
670 InstrItinClass iii, InstrItinClass iir, InstrItinClass iis,
671 PatFrag opnode, bit Commutable = 0> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000672 def ri : AI1<opcod, (outs), (ins GPR:$Rn, so_imm:$imm), DPFrm, iii,
673 opc, "\t$Rn, $imm",
674 [(opnode GPR:$Rn, so_imm:$imm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000675 bits<4> Rn;
676 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000677 let Inst{25} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000678 let Inst{20} = 1;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000679 let Inst{19-16} = Rn;
Jim Grosbach28b10822010-11-02 17:59:04 +0000680 let Inst{15-12} = 0b0000;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000681 let Inst{11-0} = imm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000682 }
683 def rr : AI1<opcod, (outs), (ins GPR:$Rn, GPR:$Rm), DPFrm, iir,
684 opc, "\t$Rn, $Rm",
685 [(opnode GPR:$Rn, GPR:$Rm)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000686 bits<4> Rn;
687 bits<4> Rm;
Evan Cheng8de898a2009-06-26 00:19:44 +0000688 let isCommutable = Commutable;
Jim Grosbach28b10822010-11-02 17:59:04 +0000689 let Inst{25} = 0;
Bob Wilson5361cd22009-10-13 17:35:30 +0000690 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000691 let Inst{19-16} = Rn;
692 let Inst{15-12} = 0b0000;
693 let Inst{11-4} = 0b00000000;
694 let Inst{3-0} = Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000695 }
696 def rs : AI1<opcod, (outs), (ins GPR:$Rn, so_reg:$shift), DPSoRegFrm, iis,
697 opc, "\t$Rn, $shift",
698 [(opnode GPR:$Rn, so_reg:$shift)]> {
Jim Grosbach89c898f2010-10-13 00:50:27 +0000699 bits<4> Rn;
700 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000701 let Inst{25} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +0000702 let Inst{20} = 1;
Jim Grosbach28b10822010-11-02 17:59:04 +0000703 let Inst{19-16} = Rn;
704 let Inst{15-12} = 0b0000;
705 let Inst{11-0} = shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000706 }
Evan Cheng071a2792007-09-11 19:55:27 +0000707}
Evan Chenga8e29892007-01-19 07:51:42 +0000708}
709
Evan Cheng576a3962010-09-25 00:49:35 +0000710/// AI_ext_rrot - A unary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000711/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng97f48c32008-11-06 22:15:19 +0000712/// FIXME: Remove the 'r' variant. Its rot_imm is zero.
Evan Cheng576a3962010-09-25 00:49:35 +0000713multiclass AI_ext_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000714 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
715 IIC_iEXTr, opc, "\t$Rd, $Rm",
716 [(set GPR:$Rd, (opnode GPR:$Rm))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000717 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000718 bits<4> Rd;
719 bits<4> Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000720 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000721 let Inst{15-12} = Rd;
722 let Inst{11-10} = 0b00;
723 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000724 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000725 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
726 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
727 [(set GPR:$Rd, (opnode (rotr GPR:$Rm, rot_imm:$rot)))]>,
Evan Cheng97f48c32008-11-06 22:15:19 +0000728 Requires<[IsARM, HasV6]> {
Jim Grosbach197a8df2010-10-15 02:29:58 +0000729 bits<4> Rd;
730 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000731 bits<2> rot;
Jim Grosbach28b10822010-11-02 17:59:04 +0000732 let Inst{19-16} = 0b1111;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000733 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000734 let Inst{11-10} = rot;
Jim Grosbach197a8df2010-10-15 02:29:58 +0000735 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000736 }
Evan Chenga8e29892007-01-19 07:51:42 +0000737}
738
Evan Cheng576a3962010-09-25 00:49:35 +0000739multiclass AI_ext_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000740 def r : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm),
741 IIC_iEXTr, opc, "\t$Rd, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000742 [/* For disassembly only; pattern left blank */]>,
743 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +0000744 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000745 let Inst{11-10} = 0b00;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000746 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000747 def r_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rm, rot_imm:$rot),
748 IIC_iEXTr, opc, "\t$Rd, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000749 [/* For disassembly only; pattern left blank */]>,
750 Requires<[IsARM, HasV6]> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000751 bits<2> rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000752 let Inst{19-16} = 0b1111;
Jim Grosbach28b10822010-11-02 17:59:04 +0000753 let Inst{11-10} = rot;
Johnny Chen2ec5e492010-02-22 21:50:40 +0000754 }
755}
756
Evan Cheng576a3962010-09-25 00:49:35 +0000757/// AI_exta_rrot - A binary operation with two forms: one whose operand is a
Evan Chenga8e29892007-01-19 07:51:42 +0000758/// register and one whose operand is a register rotated by 8/16/24.
Evan Cheng576a3962010-09-25 00:49:35 +0000759multiclass AI_exta_rrot<bits<8> opcod, string opc, PatFrag opnode> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000760 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
761 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
762 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Johnny Chen76b39e82009-10-27 18:44:24 +0000763 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000764 bits<4> Rd;
765 bits<4> Rm;
766 bits<4> Rn;
767 let Inst{19-16} = Rn;
768 let Inst{15-12} = Rd;
Johnny Chen76b39e82009-10-27 18:44:24 +0000769 let Inst{11-10} = 0b00;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000770 let Inst{9-4} = 0b000111;
771 let Inst{3-0} = Rm;
Johnny Chen76b39e82009-10-27 18:44:24 +0000772 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000773 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
774 rot_imm:$rot),
775 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
776 [(set GPR:$Rd, (opnode GPR:$Rn,
777 (rotr GPR:$Rm, rot_imm:$rot)))]>,
778 Requires<[IsARM, HasV6]> {
Jim Grosbach75b7b872010-11-18 23:24:22 +0000779 bits<4> Rd;
780 bits<4> Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000781 bits<4> Rn;
782 bits<2> rot;
783 let Inst{19-16} = Rn;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000784 let Inst{15-12} = Rd;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000785 let Inst{11-10} = rot;
Jim Grosbach75b7b872010-11-18 23:24:22 +0000786 let Inst{9-4} = 0b000111;
787 let Inst{3-0} = Rm;
Jim Grosbachb35ad412010-10-13 19:56:10 +0000788 }
Evan Chenga8e29892007-01-19 07:51:42 +0000789}
790
Johnny Chen2ec5e492010-02-22 21:50:40 +0000791// For disassembly only.
Evan Cheng576a3962010-09-25 00:49:35 +0000792multiclass AI_exta_rrot_np<bits<8> opcod, string opc> {
Jim Grosbachb35ad412010-10-13 19:56:10 +0000793 def rr : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
794 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000795 [/* For disassembly only; pattern left blank */]>,
796 Requires<[IsARM, HasV6]> {
797 let Inst{11-10} = 0b00;
798 }
Jim Grosbachb35ad412010-10-13 19:56:10 +0000799 def rr_rot : AExtI<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm,
800 rot_imm:$rot),
801 IIC_iEXTAr, opc, "\t$Rd, $Rn, $Rm, ror $rot",
Johnny Chen2ec5e492010-02-22 21:50:40 +0000802 [/* For disassembly only; pattern left blank */]>,
Jim Grosbachb35ad412010-10-13 19:56:10 +0000803 Requires<[IsARM, HasV6]> {
804 bits<4> Rn;
805 bits<2> rot;
806 let Inst{19-16} = Rn;
807 let Inst{11-10} = rot;
808 }
Johnny Chen2ec5e492010-02-22 21:50:40 +0000809}
810
Evan Cheng62674222009-06-25 23:34:10 +0000811/// AI1_adde_sube_irs - Define instructions and patterns for adde and sube.
812let Uses = [CPSR] in {
Evan Cheng8de898a2009-06-26 00:19:44 +0000813multiclass AI1_adde_sube_irs<bits<4> opcod, string opc, PatFrag opnode,
814 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000815 def ri : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
816 DPFrm, IIC_iALUi, opc, "\t$Rd, $Rn, $imm",
817 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000818 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000819 bits<4> Rd;
820 bits<4> Rn;
821 bits<12> imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000822 let Inst{25} = 1;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000823 let Inst{15-12} = Rd;
824 let Inst{19-16} = Rn;
825 let Inst{11-0} = imm;
Evan Chengbc8a9452009-07-07 23:40:25 +0000826 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000827 def rr : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
828 DPFrm, IIC_iALUr, opc, "\t$Rd, $Rn, $Rm",
829 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000830 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000831 bits<4> Rd;
832 bits<4> Rn;
833 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000834 let Inst{11-4} = 0b00000000;
Evan Chengbc8a9452009-07-07 23:40:25 +0000835 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000836 let isCommutable = Commutable;
837 let Inst{3-0} = Rm;
838 let Inst{15-12} = Rd;
839 let Inst{19-16} = Rn;
Evan Cheng8de898a2009-06-26 00:19:44 +0000840 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000841 def rs : AsI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
842 DPSoRegFrm, IIC_iALUsr, opc, "\t$Rd, $Rn, $shift",
843 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000844 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000845 bits<4> Rd;
846 bits<4> Rn;
847 bits<12> shift;
Evan Chengbc8a9452009-07-07 23:40:25 +0000848 let Inst{25} = 0;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000849 let Inst{11-0} = shift;
850 let Inst{15-12} = Rd;
851 let Inst{19-16} = Rn;
Evan Chengbc8a9452009-07-07 23:40:25 +0000852 }
Jim Grosbache5165492009-11-09 00:11:35 +0000853}
854// Carry setting variants
Daniel Dunbar238100a2011-01-10 15:26:35 +0000855let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbache5165492009-11-09 00:11:35 +0000856multiclass AI1_adde_sube_s_irs<bits<4> opcod, string opc, PatFrag opnode,
857 bit Commutable = 0> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000858 def Sri : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
859 DPFrm, IIC_iALUi, !strconcat(opc, "\t$Rd, $Rn, $imm"),
860 [(set GPR:$Rd, (opnode GPR:$Rn, so_imm:$imm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000861 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000862 bits<4> Rd;
863 bits<4> Rn;
864 bits<12> imm;
865 let Inst{15-12} = Rd;
866 let Inst{19-16} = Rn;
867 let Inst{11-0} = imm;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000868 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000869 let Inst{25} = 1;
Evan Cheng8de898a2009-06-26 00:19:44 +0000870 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000871 def Srr : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
872 DPFrm, IIC_iALUr, !strconcat(opc, "\t$Rd, $Rn, $Rm"),
873 [(set GPR:$Rd, (opnode GPR:$Rn, GPR:$Rm))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000874 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000875 bits<4> Rd;
876 bits<4> Rn;
877 bits<4> Rm;
Johnny Chen04301522009-11-07 00:54:36 +0000878 let Inst{11-4} = 0b00000000;
Jim Grosbach24989ec2010-10-13 18:00:52 +0000879 let isCommutable = Commutable;
880 let Inst{3-0} = Rm;
881 let Inst{15-12} = Rd;
882 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000883 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000884 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000885 }
Jim Grosbach24989ec2010-10-13 18:00:52 +0000886 def Srs : AXI1<opcod, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
887 DPSoRegFrm, IIC_iALUsr, !strconcat(opc, "\t$Rd, $Rn, $shift"),
888 [(set GPR:$Rd, (opnode GPR:$Rn, so_reg:$shift))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +0000889 Requires<[IsARM]> {
Jim Grosbach24989ec2010-10-13 18:00:52 +0000890 bits<4> Rd;
891 bits<4> Rn;
892 bits<12> shift;
893 let Inst{11-0} = shift;
894 let Inst{15-12} = Rd;
895 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +0000896 let Inst{20} = 1;
Evan Chengbc8a9452009-07-07 23:40:25 +0000897 let Inst{25} = 0;
Evan Cheng8de898a2009-06-26 00:19:44 +0000898 }
Evan Cheng071a2792007-09-11 19:55:27 +0000899}
Evan Chengc85e8322007-07-05 07:13:32 +0000900}
Jim Grosbache5165492009-11-09 00:11:35 +0000901}
Evan Chengc85e8322007-07-05 07:13:32 +0000902
Jim Grosbach3e556122010-10-26 22:37:02 +0000903let canFoldAsLoad = 1, isReMaterializable = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000904multiclass AI_ldr1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach3e556122010-10-26 22:37:02 +0000905 InstrItinClass iir, PatFrag opnode> {
906 // Note: We use the complex addrmode_imm12 rather than just an input
907 // GPR and a constrained immediate so that we can use this to match
908 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000909 def i12: AI2ldst<0b010, 1, isByte, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach3e556122010-10-26 22:37:02 +0000910 AddrMode_i12, LdFrm, iii, opc, "\t$Rt, $addr",
911 [(set GPR:$Rt, (opnode addrmode_imm12:$addr))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000912 bits<4> Rt;
913 bits<17> addr;
914 let Inst{23} = addr{12}; // U (add = ('U' == 1))
915 let Inst{19-16} = addr{16-13}; // Rn
Jim Grosbach3e556122010-10-26 22:37:02 +0000916 let Inst{15-12} = Rt;
917 let Inst{11-0} = addr{11-0}; // imm12
918 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000919 def rs : AI2ldst<0b011, 1, isByte, (outs GPR:$Rt), (ins ldst_so_reg:$shift),
Jim Grosbach3e556122010-10-26 22:37:02 +0000920 AddrModeNone, LdFrm, iir, opc, "\t$Rt, $shift",
921 [(set GPR:$Rt, (opnode ldst_so_reg:$shift))]> {
Bill Wendling92b5a2e2010-11-03 01:49:29 +0000922 bits<4> Rt;
923 bits<17> shift;
924 let Inst{23} = shift{12}; // U (add = ('U' == 1))
925 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000926 let Inst{15-12} = Rt;
Jim Grosbach3e556122010-10-26 22:37:02 +0000927 let Inst{11-0} = shift{11-0};
928 }
929}
930}
931
Jim Grosbach9e0bfb52010-11-13 00:35:48 +0000932multiclass AI_str1<bit isByte, string opc, InstrItinClass iii,
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000933 InstrItinClass iir, PatFrag opnode> {
934 // Note: We use the complex addrmode_imm12 rather than just an input
935 // GPR and a constrained immediate so that we can use this to match
936 // frame index references and avoid matching constant pool references.
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000937 def i12 : AI2ldst<0b010, 0, isByte, (outs),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000938 (ins GPR:$Rt, addrmode_imm12:$addr),
939 AddrMode_i12, StFrm, iii, opc, "\t$Rt, $addr",
940 [(opnode GPR:$Rt, addrmode_imm12:$addr)]> {
941 bits<4> Rt;
942 bits<17> addr;
943 let Inst{23} = addr{12}; // U (add = ('U' == 1))
944 let Inst{19-16} = addr{16-13}; // Rn
945 let Inst{15-12} = Rt;
946 let Inst{11-0} = addr{11-0}; // imm12
947 }
Jim Grosbach9558b4c2010-11-19 21:07:51 +0000948 def rs : AI2ldst<0b011, 0, isByte, (outs), (ins GPR:$Rt, ldst_so_reg:$shift),
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000949 AddrModeNone, StFrm, iir, opc, "\t$Rt, $shift",
950 [(opnode GPR:$Rt, ldst_so_reg:$shift)]> {
951 bits<4> Rt;
952 bits<17> shift;
953 let Inst{23} = shift{12}; // U (add = ('U' == 1))
954 let Inst{19-16} = shift{16-13}; // Rn
Jim Grosbache0ee08e2010-11-09 18:43:54 +0000955 let Inst{15-12} = Rt;
Jim Grosbach7e3383c2010-10-27 23:12:14 +0000956 let Inst{11-0} = shift{11-0};
957 }
958}
Rafael Espindola15a6c3e2006-10-16 17:57:20 +0000959//===----------------------------------------------------------------------===//
960// Instructions
961//===----------------------------------------------------------------------===//
962
Evan Chenga8e29892007-01-19 07:51:42 +0000963//===----------------------------------------------------------------------===//
964// Miscellaneous Instructions.
965//
Rafael Espindola6f602de2006-08-24 16:13:15 +0000966
Evan Chenga8e29892007-01-19 07:51:42 +0000967/// CONSTPOOL_ENTRY - This instruction represents a floating constant pool in
968/// the function. The first operand is the ID# for this instruction, the second
969/// is the index into the MachineConstantPool that this is, the third is the
970/// size in bytes of this constant pool entry.
Evan Chengcd799b92009-06-12 20:46:18 +0000971let neverHasSideEffects = 1, isNotDuplicable = 1 in
Evan Chenga8e29892007-01-19 07:51:42 +0000972def CONSTPOOL_ENTRY :
Evan Cheng64d80e32007-07-19 01:14:50 +0000973PseudoInst<(outs), (ins cpinst_operand:$instid, cpinst_operand:$cpidx,
Jim Grosbach99594eb2010-11-18 01:38:26 +0000974 i32imm:$size), NoItinerary, []>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +0000975
Jim Grosbach4642ad32010-02-22 23:10:38 +0000976// FIXME: Marking these as hasSideEffects is necessary to prevent machine DCE
977// from removing one half of the matched pairs. That breaks PEI, which assumes
978// these will always be in pairs, and asserts if it finds otherwise. Better way?
979let Defs = [SP], Uses = [SP], hasSideEffects = 1 in {
Evan Chenga8e29892007-01-19 07:51:42 +0000980def ADJCALLSTACKUP :
Jim Grosbach99594eb2010-11-18 01:38:26 +0000981PseudoInst<(outs), (ins i32imm:$amt1, i32imm:$amt2, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +0000982 [(ARMcallseq_end timm:$amt1, timm:$amt2)]>;
Rafael Espindolacdda88c2006-08-24 17:19:08 +0000983
Jim Grosbach64171712010-02-16 21:07:46 +0000984def ADJCALLSTACKDOWN :
Jim Grosbach99594eb2010-11-18 01:38:26 +0000985PseudoInst<(outs), (ins i32imm:$amt, pred:$p), NoItinerary,
Chris Lattnere563bbc2008-10-11 22:08:30 +0000986 [(ARMcallseq_start timm:$amt)]>;
Evan Cheng071a2792007-09-11 19:55:27 +0000987}
Rafael Espindola3c000bf2006-08-21 22:00:32 +0000988
Johnny Chenf4d81052010-02-12 22:53:19 +0000989def NOP : AI<(outs), (ins), MiscFrm, NoItinerary, "nop", "",
Johnny Chen85d5a892010-02-10 18:02:25 +0000990 [/* For disassembly only; pattern left blank */]>,
991 Requires<[IsARM, HasV6T2]> {
992 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +0000993 let Inst{15-8} = 0b11110000;
Johnny Chen85d5a892010-02-10 18:02:25 +0000994 let Inst{7-0} = 0b00000000;
995}
996
Johnny Chenf4d81052010-02-12 22:53:19 +0000997def YIELD : AI<(outs), (ins), MiscFrm, NoItinerary, "yield", "",
998 [/* For disassembly only; pattern left blank */]>,
999 Requires<[IsARM, HasV6T2]> {
1000 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001001 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001002 let Inst{7-0} = 0b00000001;
1003}
1004
1005def WFE : AI<(outs), (ins), MiscFrm, NoItinerary, "wfe", "",
1006 [/* For disassembly only; pattern left blank */]>,
1007 Requires<[IsARM, HasV6T2]> {
1008 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001009 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001010 let Inst{7-0} = 0b00000010;
1011}
1012
1013def WFI : AI<(outs), (ins), MiscFrm, NoItinerary, "wfi", "",
1014 [/* For disassembly only; pattern left blank */]>,
1015 Requires<[IsARM, HasV6T2]> {
1016 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001017 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001018 let Inst{7-0} = 0b00000011;
1019}
1020
Johnny Chen2ec5e492010-02-22 21:50:40 +00001021def SEL : AI<(outs GPR:$dst), (ins GPR:$a, GPR:$b), DPFrm, NoItinerary, "sel",
1022 "\t$dst, $a, $b",
1023 [/* For disassembly only; pattern left blank */]>,
1024 Requires<[IsARM, HasV6]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001025 bits<4> Rd;
1026 bits<4> Rn;
1027 bits<4> Rm;
1028 let Inst{3-0} = Rm;
1029 let Inst{15-12} = Rd;
1030 let Inst{19-16} = Rn;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001031 let Inst{27-20} = 0b01101000;
1032 let Inst{7-4} = 0b1011;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001033 let Inst{11-8} = 0b1111;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001034}
1035
Johnny Chenf4d81052010-02-12 22:53:19 +00001036def SEV : AI<(outs), (ins), MiscFrm, NoItinerary, "sev", "",
1037 [/* For disassembly only; pattern left blank */]>,
1038 Requires<[IsARM, HasV6T2]> {
1039 let Inst{27-16} = 0b001100100000;
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001040 let Inst{15-8} = 0b11110000;
Johnny Chenf4d81052010-02-12 22:53:19 +00001041 let Inst{7-0} = 0b00000100;
1042}
1043
Johnny Chenc6f7b272010-02-11 18:12:29 +00001044// The i32imm operand $val can be used by a debugger to store more information
1045// about the breakpoint.
Johnny Chenf4d81052010-02-12 22:53:19 +00001046def BKPT : AI<(outs), (ins i32imm:$val), MiscFrm, NoItinerary, "bkpt", "\t$val",
Johnny Chenc6f7b272010-02-11 18:12:29 +00001047 [/* For disassembly only; pattern left blank */]>,
1048 Requires<[IsARM]> {
Jim Grosbachfa7d2cb2010-10-13 20:30:55 +00001049 bits<16> val;
1050 let Inst{3-0} = val{3-0};
1051 let Inst{19-8} = val{15-4};
Johnny Chenc6f7b272010-02-11 18:12:29 +00001052 let Inst{27-20} = 0b00010010;
1053 let Inst{7-4} = 0b0111;
1054}
1055
Johnny Chenb98e1602010-02-12 18:55:33 +00001056// Change Processor State is a system instruction -- for disassembly only.
1057// The singleton $opt operand contains the following information:
1058// opt{4-0} = mode from Inst{4-0}
1059// opt{5} = changemode from Inst{17}
1060// opt{8-6} = AIF from Inst{8-6}
1061// opt{10-9} = imod from Inst{19-18} with 0b10 as enable and 0b11 as disable
Jim Grosbach596307e2010-10-13 20:38:04 +00001062// FIXME: Integrated assembler will need these split out.
Johnny Chendd0f3cf2010-03-10 18:59:38 +00001063def CPS : AXI<(outs), (ins cps_opt:$opt), MiscFrm, NoItinerary, "cps$opt",
Johnny Chenb98e1602010-02-12 18:55:33 +00001064 [/* For disassembly only; pattern left blank */]>,
1065 Requires<[IsARM]> {
1066 let Inst{31-28} = 0b1111;
1067 let Inst{27-20} = 0b00010000;
1068 let Inst{16} = 0;
1069 let Inst{5} = 0;
1070}
1071
Johnny Chenb92a23f2010-02-21 04:42:01 +00001072// Preload signals the memory system of possible future data/instruction access.
1073// These are for disassembly only.
Evan Cheng416941d2010-11-04 05:19:35 +00001074multiclass APreLoad<bits<1> read, bits<1> data, string opc> {
Johnny Chenb92a23f2010-02-21 04:42:01 +00001075
Evan Chengdfed19f2010-11-03 06:34:55 +00001076 def i12 : AXI<(outs), (ins addrmode_imm12:$addr), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001077 !strconcat(opc, "\t$addr"),
Evan Cheng416941d2010-11-04 05:19:35 +00001078 [(ARMPreload addrmode_imm12:$addr, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001079 bits<4> Rt;
1080 bits<17> addr;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001081 let Inst{31-26} = 0b111101;
1082 let Inst{25} = 0; // 0 for immediate form
Evan Cheng416941d2010-11-04 05:19:35 +00001083 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001084 let Inst{23} = addr{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001085 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001086 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001087 let Inst{19-16} = addr{16-13}; // Rn
1088 let Inst{15-12} = Rt;
1089 let Inst{11-0} = addr{11-0}; // imm12
Johnny Chenb92a23f2010-02-21 04:42:01 +00001090 }
1091
Evan Chengdfed19f2010-11-03 06:34:55 +00001092 def rs : AXI<(outs), (ins ldst_so_reg:$shift), MiscFrm, IIC_Preload,
Evan Chengbc7deb02010-11-03 05:14:24 +00001093 !strconcat(opc, "\t$shift"),
Evan Cheng416941d2010-11-04 05:19:35 +00001094 [(ARMPreload ldst_so_reg:$shift, (i32 read), (i32 data))]> {
Jim Grosbachab682a22010-10-28 18:34:10 +00001095 bits<4> Rt;
1096 bits<17> shift;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001097 let Inst{31-26} = 0b111101;
1098 let Inst{25} = 1; // 1 for register form
Evan Cheng416941d2010-11-04 05:19:35 +00001099 let Inst{24} = data;
Jim Grosbachab682a22010-10-28 18:34:10 +00001100 let Inst{23} = shift{12}; // U (add = ('U' == 1))
Evan Cheng416941d2010-11-04 05:19:35 +00001101 let Inst{22} = read;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001102 let Inst{21-20} = 0b01;
Jim Grosbachab682a22010-10-28 18:34:10 +00001103 let Inst{19-16} = shift{16-13}; // Rn
1104 let Inst{11-0} = shift{11-0};
Johnny Chenb92a23f2010-02-21 04:42:01 +00001105 }
1106}
1107
Evan Cheng416941d2010-11-04 05:19:35 +00001108defm PLD : APreLoad<1, 1, "pld">, Requires<[IsARM]>;
1109defm PLDW : APreLoad<0, 1, "pldw">, Requires<[IsARM,HasV7,HasMP]>;
1110defm PLI : APreLoad<1, 0, "pli">, Requires<[IsARM,HasV7]>;
Johnny Chenb92a23f2010-02-21 04:42:01 +00001111
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001112def SETEND : AXI<(outs),(ins setend_op:$end), MiscFrm, NoItinerary,
1113 "setend\t$end",
1114 [/* For disassembly only; pattern left blank */]>,
Johnny Chena1e76212010-02-13 02:51:09 +00001115 Requires<[IsARM]> {
Jim Grosbachb3af5de2010-10-13 21:00:04 +00001116 bits<1> end;
1117 let Inst{31-10} = 0b1111000100000001000000;
1118 let Inst{9} = end;
1119 let Inst{8-0} = 0;
Johnny Chena1e76212010-02-13 02:51:09 +00001120}
1121
Johnny Chenf4d81052010-02-12 22:53:19 +00001122def DBG : AI<(outs), (ins i32imm:$opt), MiscFrm, NoItinerary, "dbg", "\t$opt",
Johnny Chen85d5a892010-02-10 18:02:25 +00001123 [/* For disassembly only; pattern left blank */]>,
1124 Requires<[IsARM, HasV7]> {
Jim Grosbach6c354fd2010-10-13 21:32:30 +00001125 bits<4> opt;
1126 let Inst{27-4} = 0b001100100000111100001111;
1127 let Inst{3-0} = opt;
Johnny Chen85d5a892010-02-10 18:02:25 +00001128}
1129
Johnny Chenba6e0332010-02-11 17:14:31 +00001130// A5.4 Permanently UNDEFINED instructions.
Evan Chengfb3611d2010-05-11 07:26:32 +00001131let isBarrier = 1, isTerminator = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001132def TRAP : AXI<(outs), (ins), MiscFrm, NoItinerary,
Jim Grosbach2e6ae132010-09-23 18:05:37 +00001133 "trap", [(trap)]>,
Johnny Chenba6e0332010-02-11 17:14:31 +00001134 Requires<[IsARM]> {
Bill Wendlingaf2b5732010-11-21 11:05:29 +00001135 let Inst = 0xe7ffdefe;
Johnny Chenba6e0332010-02-11 17:14:31 +00001136}
1137
Evan Cheng12c3a532008-11-06 17:48:05 +00001138// Address computation and loads and stores in PIC mode.
Evan Chengeaa91b02007-06-19 01:26:51 +00001139let isNotDuplicable = 1 in {
Jim Grosbach6e422112010-11-29 23:48:41 +00001140def PICADD : ARMPseudoInst<(outs GPR:$dst), (ins GPR:$a, pclabel:$cp, pred:$p),
1141 Size4Bytes, IIC_iALUr,
1142 [(set GPR:$dst, (ARMpic_add GPR:$a, imm:$cp))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001143
Evan Cheng325474e2008-01-07 23:56:57 +00001144let AddedComplexity = 10 in {
Jim Grosbach53694262010-11-18 01:15:56 +00001145def PICLDR : ARMPseudoInst<(outs GPR:$dst), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001146 Size4Bytes, IIC_iLoad_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001147 [(set GPR:$dst, (load addrmodepc:$addr))]>;
Rafael Espindola84b19be2006-07-16 01:02:57 +00001148
Jim Grosbach53694262010-11-18 01:15:56 +00001149def PICLDRH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001150 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001151 [(set GPR:$Rt, (zextloadi16 addrmodepc:$addr))]>;
Jim Grosbach160f8f02010-11-18 00:46:58 +00001152
Jim Grosbach53694262010-11-18 01:15:56 +00001153def PICLDRB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001154 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001155 [(set GPR:$Rt, (zextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001156
Jim Grosbach53694262010-11-18 01:15:56 +00001157def PICLDRSH : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001158 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001159 [(set GPR:$Rt, (sextloadi16 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001160
Jim Grosbach53694262010-11-18 01:15:56 +00001161def PICLDRSB : ARMPseudoInst<(outs GPR:$Rt), (ins addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001162 Size4Bytes, IIC_iLoad_bh_r,
Jim Grosbach53694262010-11-18 01:15:56 +00001163 [(set GPR:$Rt, (sextloadi8 addrmodepc:$addr))]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001164}
Chris Lattner13c63102008-01-06 05:55:01 +00001165let AddedComplexity = 10 in {
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001166def PICSTR : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001167 Size4Bytes, IIC_iStore_r, [(store GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001168
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001169def PICSTRH : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001170 Size4Bytes, IIC_iStore_bh_r, [(truncstorei16 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001171
Jim Grosbach9ef65cb2010-11-19 21:14:02 +00001172def PICSTRB : ARMPseudoInst<(outs), (ins GPR:$src, addrmodepc:$addr, pred:$p),
Jim Grosbach6e422112010-11-29 23:48:41 +00001173 Size4Bytes, IIC_iStore_bh_r, [(truncstorei8 GPR:$src, addrmodepc:$addr)]>;
Dale Johannesen86d40692007-05-21 22:14:33 +00001174}
Evan Cheng12c3a532008-11-06 17:48:05 +00001175} // isNotDuplicable = 1
Dale Johannesen86d40692007-05-21 22:14:33 +00001176
Evan Chenge07715c2009-06-23 05:25:29 +00001177
1178// LEApcrel - Load a pc-relative address into a register without offending the
1179// assembler.
Bill Wendling8ca2fd62010-11-30 00:08:20 +00001180let neverHasSideEffects = 1, isReMaterializable = 1 in
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001181// The 'adr' mnemonic encodes differently if the label is before or after
Jim Grosbachdff84b02010-12-02 00:28:45 +00001182// the instruction. The {24-21} opcode bits are set by the fixup, as we don't
1183// know until then which form of the instruction will be used.
1184def ADR : AI1<0, (outs GPR:$Rd), (ins adrlabel:$label),
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001185 MiscFrm, IIC_iALUi, "adr", "\t$Rd, #$label", []> {
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001186 bits<4> Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001187 bits<12> label;
Jim Grosbach85eb54c2010-11-17 23:33:14 +00001188 let Inst{27-25} = 0b001;
1189 let Inst{20} = 0;
1190 let Inst{19-16} = 0b1111;
1191 let Inst{15-12} = Rd;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001192 let Inst{11-0} = label;
Evan Chengbc8a9452009-07-07 23:40:25 +00001193}
Jim Grosbachdff84b02010-12-02 00:28:45 +00001194def LEApcrel : ARMPseudoInst<(outs GPR:$Rd), (ins i32imm:$label, pred:$p),
1195 Size4Bytes, IIC_iALUi, []>;
Jim Grosbach5d14f9b2010-12-01 19:47:31 +00001196
1197def LEApcrelJT : ARMPseudoInst<(outs GPR:$Rd),
1198 (ins i32imm:$label, nohash_imm:$id, pred:$p),
1199 Size4Bytes, IIC_iALUi, []>;
Evan Chenge07715c2009-06-23 05:25:29 +00001200
Evan Chenga8e29892007-01-19 07:51:42 +00001201//===----------------------------------------------------------------------===//
1202// Control Flow Instructions.
1203//
Rafael Espindola9e071f02006-10-02 19:30:56 +00001204
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001205let isReturn = 1, isTerminator = 1, isBarrier = 1 in {
1206 // ARMV4T and above
Jim Grosbach64171712010-02-16 21:07:46 +00001207 def BX_RET : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001208 "bx", "\tlr", [(ARMretflag)]>,
1209 Requires<[IsARM, HasV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001210 let Inst{27-0} = 0b0001001011111111111100011110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001211 }
1212
1213 // ARMV4 only
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001214 def MOVPCLR : AI<(outs), (ins), BrMiscFrm, IIC_Br,
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001215 "mov", "\tpc, lr", [(ARMretflag)]>,
1216 Requires<[IsARM, NoV4T]> {
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001217 let Inst{27-0} = 0b0001101000001111000000001110;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001218 }
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001219}
Rafael Espindola27185192006-09-29 21:20:16 +00001220
Bob Wilson04ea6e52009-10-28 00:37:03 +00001221// Indirect branches
1222let isBranch = 1, isTerminator = 1, isBarrier = 1, isIndirectBranch = 1 in {
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001223 // ARMV4T and above
Jim Grosbach532c2f12010-11-30 00:24:05 +00001224 def BX : AXI<(outs), (ins GPR:$dst), BrMiscFrm, IIC_Br, "bx\t$dst",
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001225 [(brind GPR:$dst)]>,
1226 Requires<[IsARM, HasV4T]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001227 bits<4> dst;
Jim Grosbacha7dbc1e2010-10-13 21:48:54 +00001228 let Inst{31-4} = 0b1110000100101111111111110001;
Jim Grosbach27e90082010-10-29 19:28:17 +00001229 let Inst{3-0} = dst;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001230 }
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001231
1232 // ARMV4 only
Jim Grosbach2e812e12010-11-30 18:56:36 +00001233 // FIXME: We would really like to define this as a vanilla ARMPat like:
1234 // ARMPat<(brind GPR:$dst), (MOVr PC, GPR:$dst)>
1235 // With that, however, we can't set isBranch, isTerminator, etc..
1236 def MOVPCRX : ARMPseudoInst<(outs), (ins GPR:$dst),
1237 Size4Bytes, IIC_Br, [(brind GPR:$dst)]>,
1238 Requires<[IsARM, NoV4T]>;
Bob Wilson04ea6e52009-10-28 00:37:03 +00001239}
1240
Evan Cheng1e0eab12010-11-29 22:43:27 +00001241// All calls clobber the non-callee saved registers. SP is marked as
1242// a use to prevent stack-pointer assignments that appear immediately
1243// before calls from potentially appearing dead.
David Goodwin1a8f36e2009-08-12 18:31:53 +00001244let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001245 // On non-Darwin platforms R9 is callee-saved.
Evan Cheng756da122009-07-22 06:46:53 +00001246 Defs = [R0, R1, R2, R3, R12, LR,
1247 D0, D1, D2, D3, D4, D5, D6, D7,
1248 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001249 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1250 Uses = [SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001251 def BL : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001252 IIC_Br, "bl\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001253 [(ARMcall tglobaladdr:$func)]>,
Johnny Cheneadeffb2009-10-27 20:45:15 +00001254 Requires<[IsARM, IsNotDarwin]> {
1255 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001256 bits<24> func;
1257 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001258 }
Evan Cheng277f0742007-06-19 21:05:09 +00001259
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001260 def BL_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001261 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001262 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001263 Requires<[IsARM, IsNotDarwin]> {
1264 bits<24> func;
1265 let Inst{23-0} = func;
1266 }
Evan Cheng277f0742007-06-19 21:05:09 +00001267
Evan Chenga8e29892007-01-19 07:51:42 +00001268 // ARMv5T and above
Evan Cheng12c3a532008-11-06 17:48:05 +00001269 def BLX : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001270 IIC_Br, "blx\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001271 [(ARMcall GPR:$func)]>,
1272 Requires<[IsARM, HasV5T, IsNotDarwin]> {
Jim Grosbach62547262010-10-11 18:51:51 +00001273 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001274 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach62547262010-10-11 18:51:51 +00001275 let Inst{3-0} = func;
Evan Cheng7fd7ca42008-09-17 07:53:38 +00001276 }
1277
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001278 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001279 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001280 def BX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1281 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1282 Requires<[IsARM, HasV4T, IsNotDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001283
1284 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001285 def BMOVPCRX_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1286 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1287 Requires<[IsARM, NoV4T, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00001288}
1289
David Goodwin1a8f36e2009-08-12 18:31:53 +00001290let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001291 // On Darwin R9 is call-clobbered.
1292 // R7 is marked as a use to prevent frame-pointer assignments from being
1293 // moved above / below calls.
Evan Cheng756da122009-07-22 06:46:53 +00001294 Defs = [R0, R1, R2, R3, R9, R12, LR,
1295 D0, D1, D2, D3, D4, D5, D6, D7,
1296 D16, D17, D18, D19, D20, D21, D22, D23,
Evan Cheng1e0eab12010-11-29 22:43:27 +00001297 D24, D25, D26, D27, D28, D29, D30, D31, CPSR, FPSCR],
1298 Uses = [R7, SP] in {
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001299 def BLr9 : ABXI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001300 IIC_Br, "bl\t$func",
Johnny Cheneadeffb2009-10-27 20:45:15 +00001301 [(ARMcall tglobaladdr:$func)]>, Requires<[IsARM, IsDarwin]> {
1302 let Inst{31-28} = 0b1110;
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001303 bits<24> func;
1304 let Inst{23-0} = func;
Johnny Cheneadeffb2009-10-27 20:45:15 +00001305 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001306
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001307 def BLr9_pred : ABI<0b1011, (outs), (ins bltarget:$func, variable_ops),
Jim Grosbach1d6111c2010-10-06 21:36:43 +00001308 IIC_Br, "bl", "\t$func",
Evan Cheng20a2a0a2009-07-29 21:26:42 +00001309 [(ARMcall_pred tglobaladdr:$func)]>,
Jim Grosbachd1d5a392010-11-11 20:05:40 +00001310 Requires<[IsARM, IsDarwin]> {
1311 bits<24> func;
1312 let Inst{23-0} = func;
1313 }
Bob Wilson54fc1242009-06-22 21:01:46 +00001314
1315 // ARMv5T and above
1316 def BLXr9 : AXI<(outs), (ins GPR:$func, variable_ops), BrMiscFrm,
Evan Cheng162e3092009-10-26 23:45:59 +00001317 IIC_Br, "blx\t$func",
Bob Wilson54fc1242009-06-22 21:01:46 +00001318 [(ARMcall GPR:$func)]>, Requires<[IsARM, HasV5T, IsDarwin]> {
Jim Grosbach832859d2010-10-13 22:09:34 +00001319 bits<4> func;
Jim Grosbach817c1a62010-11-19 00:27:09 +00001320 let Inst{31-4} = 0b1110000100101111111111110011;
Jim Grosbach832859d2010-10-13 22:09:34 +00001321 let Inst{3-0} = func;
Bob Wilson54fc1242009-06-22 21:01:46 +00001322 }
1323
Evan Chengf6bc4ae2009-07-14 01:49:27 +00001324 // ARMv4T
Bob Wilson1665b0a2010-02-16 17:24:15 +00001325 // Note: Restrict $func to the tGPR regclass to prevent it being in LR.
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001326 def BXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1327 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1328 Requires<[IsARM, HasV4T, IsDarwin]>;
Anton Korobeynikovce7bf1c2010-03-06 19:39:36 +00001329
1330 // ARMv4
Jim Grosbacha0d2c8a2010-11-30 18:30:19 +00001331 def BMOVPCRXr9_CALL : ARMPseudoInst<(outs), (ins tGPR:$func, variable_ops),
1332 Size8Bytes, IIC_Br, [(ARMcall_nolink tGPR:$func)]>,
1333 Requires<[IsARM, NoV4T, IsDarwin]>;
Rafael Espindola35574632006-07-18 17:00:30 +00001334}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001335
Dale Johannesen51e28e62010-06-03 21:09:53 +00001336// Tail calls.
1337
Jim Grosbach832859d2010-10-13 22:09:34 +00001338// FIXME: These should probably be xformed into the non-TC versions of the
1339// instructions as part of MC lowering.
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001340// FIXME: These seem to be used for both Thumb and ARM instruction selection.
1341// Thumb should have its own version since the instruction is actually
1342// different, even though the mnemonic is the same.
Dale Johannesen51e28e62010-06-03 21:09:53 +00001343let isCall = 1, isTerminator = 1, isReturn = 1, isBarrier = 1 in {
1344 // Darwin versions.
1345 let Defs = [R0, R1, R2, R3, R9, R12,
1346 D0, D1, D2, D3, D4, D5, D6, D7,
1347 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1348 D27, D28, D29, D30, D31, PC],
1349 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001350 def TCRETURNdi : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1351 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001352
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001353 def TCRETURNri : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1354 IIC_Br, []>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001355
Evan Cheng6523d2f2010-06-19 00:11:54 +00001356 def TAILJMPd : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001357 IIC_Br, "b\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001358 []>, Requires<[IsARM, IsDarwin]>;
Dale Johannesen7835f1f2010-07-08 01:18:23 +00001359
1360 def TAILJMPdt: ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001361 IIC_Br, "b.w\t$dst @ TAILCALL",
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001362 []>, Requires<[IsThumb, IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001363
Evan Cheng6523d2f2010-06-19 00:11:54 +00001364 def TAILJMPr : AXI<(outs), (ins tcGPR:$dst, variable_ops),
1365 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1366 []>, Requires<[IsDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001367 bits<4> dst;
1368 let Inst{31-4} = 0b1110000100101111111111110001;
1369 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001370 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001371 }
1372
1373 // Non-Darwin versions (the difference is R9).
1374 let Defs = [R0, R1, R2, R3, R12,
1375 D0, D1, D2, D3, D4, D5, D6, D7,
1376 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26,
1377 D27, D28, D29, D30, D31, PC],
1378 Uses = [SP] in {
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001379 def TCRETURNdiND : PseudoInst<(outs), (ins i32imm:$dst, variable_ops),
1380 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001381
Jim Grosbach5c86a0a2010-11-30 00:09:06 +00001382 def TCRETURNriND : PseudoInst<(outs), (ins tcGPR:$dst, variable_ops),
1383 IIC_Br, []>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001384
Evan Cheng6523d2f2010-06-19 00:11:54 +00001385 def TAILJMPdND : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1386 IIC_Br, "b\t$dst @ TAILCALL",
1387 []>, Requires<[IsARM, IsNotDarwin]>;
Dale Johannesen10416802010-06-18 20:44:28 +00001388
Evan Cheng6523d2f2010-06-19 00:11:54 +00001389 def TAILJMPdNDt : ABXI<0b1010, (outs), (ins brtarget:$dst, variable_ops),
1390 IIC_Br, "b.w\t$dst @ TAILCALL",
1391 []>, Requires<[IsThumb, IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00001392
Dale Johannesenb0ccb752010-06-21 18:21:49 +00001393 def TAILJMPrND : AXI<(outs), (ins tcGPR:$dst, variable_ops),
Evan Cheng6523d2f2010-06-19 00:11:54 +00001394 BrMiscFrm, IIC_Br, "bx\t$dst @ TAILCALL",
1395 []>, Requires<[IsNotDarwin]> {
Jim Grosbach2d294f52010-10-14 17:24:28 +00001396 bits<4> dst;
1397 let Inst{31-4} = 0b1110000100101111111111110001;
1398 let Inst{3-0} = dst;
Evan Cheng6523d2f2010-06-19 00:11:54 +00001399 }
Dale Johannesen51e28e62010-06-03 21:09:53 +00001400 }
1401}
1402
David Goodwin1a8f36e2009-08-12 18:31:53 +00001403let isBranch = 1, isTerminator = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001404 // B is "predicable" since it can be xformed into a Bcc.
Evan Chengaeafca02007-05-16 07:45:54 +00001405 let isBarrier = 1 in {
Evan Cheng5ada1992007-05-16 20:50:01 +00001406 let isPredicable = 1 in
David Goodwin8b7d7ad2009-08-06 16:52:47 +00001407 def B : ABXI<0b1010, (outs), (ins brtarget:$target), IIC_Br,
Jim Grosbachc466b932010-11-11 18:04:49 +00001408 "b\t$target", [(br bb:$target)]> {
1409 bits<24> target;
Jim Grosbachd75c3f12010-11-12 18:13:26 +00001410 let Inst{31-28} = 0b1110;
Jim Grosbachc466b932010-11-11 18:04:49 +00001411 let Inst{23-0} = target;
1412 }
Evan Cheng44bec522007-05-15 01:29:07 +00001413
Jim Grosbach2dc77682010-11-29 18:37:44 +00001414 let isNotDuplicable = 1, isIndirectBranch = 1 in {
1415 def BR_JTr : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001416 (ins GPR:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001417 SizeSpecial, IIC_Br,
1418 [(ARMbrjt GPR:$target, tjumptable:$jt, imm:$id)]>;
Jim Grosbach2dc77682010-11-29 18:37:44 +00001419 // FIXME: This shouldn't use the generic "addrmode2," but rather be split
1420 // into i12 and rs suffixed versions.
1421 def BR_JTm : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001422 (ins addrmode2:$target, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001423 SizeSpecial, IIC_Br,
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001424 [(ARMbrjt (i32 (load addrmode2:$target)), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001425 imm:$id)]>;
Jim Grosbach0eb49c52010-11-21 01:26:01 +00001426 def BR_JTadd : ARMPseudoInst<(outs),
Jim Grosbach11fbff82010-11-29 18:53:24 +00001427 (ins GPR:$target, GPR:$idx, i32imm:$jt, i32imm:$id),
Jim Grosbach6e422112010-11-29 23:48:41 +00001428 SizeSpecial, IIC_Br,
Jim Grosbachf8dabac2010-11-17 21:05:55 +00001429 [(ARMbrjt (add GPR:$target, GPR:$idx), tjumptable:$jt,
Jim Grosbach6e422112010-11-29 23:48:41 +00001430 imm:$id)]>;
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001431 } // isNotDuplicable = 1, isIndirectBranch = 1
Evan Cheng4df60f52008-11-07 09:06:08 +00001432 } // isBarrier = 1
Evan Chengaeafca02007-05-16 07:45:54 +00001433
Evan Chengc85e8322007-07-05 07:13:32 +00001434 // FIXME: should be able to write a pattern for ARMBrcond, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00001435 // a two-value operand where a dag node expects two operands. :(
Evan Cheng12c3a532008-11-06 17:48:05 +00001436 def Bcc : ABI<0b1010, (outs), (ins brtarget:$target),
Evan Cheng162e3092009-10-26 23:45:59 +00001437 IIC_Br, "b", "\t$target",
Jim Grosbachc466b932010-11-11 18:04:49 +00001438 [/*(ARMbrcond bb:$target, imm:$cc, CCR:$ccr)*/]> {
1439 bits<24> target;
1440 let Inst{23-0} = target;
1441 }
Rafael Espindola1ed3af12006-08-01 18:53:10 +00001442}
Rafael Espindola84b19be2006-07-16 01:02:57 +00001443
Johnny Chena1e76212010-02-13 02:51:09 +00001444// Branch and Exchange Jazelle -- for disassembly only
1445def BXJ : ABI<0b0001, (outs), (ins GPR:$func), NoItinerary, "bxj", "\t$func",
1446 [/* For disassembly only; pattern left blank */]> {
1447 let Inst{23-20} = 0b0010;
1448 //let Inst{19-8} = 0xfff;
1449 let Inst{7-4} = 0b0010;
1450}
1451
Johnny Chen0296f3e2010-02-16 21:59:54 +00001452// Secure Monitor Call is a system instruction -- for disassembly only
1453def SMC : ABI<0b0001, (outs), (ins i32imm:$opt), NoItinerary, "smc", "\t$opt",
1454 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach06ef4442010-10-13 22:38:23 +00001455 bits<4> opt;
1456 let Inst{23-4} = 0b01100000000000000111;
1457 let Inst{3-0} = opt;
Johnny Chen0296f3e2010-02-16 21:59:54 +00001458}
1459
Johnny Chen64dfb782010-02-16 20:04:27 +00001460// Supervisor Call (Software Interrupt) -- for disassembly only
Evan Cheng1e0eab12010-11-29 22:43:27 +00001461let isCall = 1, Uses = [SP] in {
Johnny Chen85d5a892010-02-10 18:02:25 +00001462def SVC : ABI<0b1111, (outs), (ins i32imm:$svc), IIC_Br, "svc", "\t$svc",
Jim Grosbach06ef4442010-10-13 22:38:23 +00001463 [/* For disassembly only; pattern left blank */]> {
1464 bits<24> svc;
1465 let Inst{23-0} = svc;
1466}
Johnny Chen85d5a892010-02-10 18:02:25 +00001467}
1468
Johnny Chenfb566792010-02-17 21:39:10 +00001469// Store Return State is a system instruction -- for disassembly only
Chris Lattner39ee0362010-10-31 19:10:56 +00001470let isCodeGenOnly = 1 in { // FIXME: This should not use submode!
Jim Grosbache6913602010-11-03 01:01:43 +00001471def SRSW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1472 NoItinerary, "srs${amode}\tsp!, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001473 [/* For disassembly only; pattern left blank */]> {
1474 let Inst{31-28} = 0b1111;
1475 let Inst{22-20} = 0b110; // W = 1
1476}
1477
Jim Grosbache6913602010-11-03 01:01:43 +00001478def SRS : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, i32imm:$mode),
1479 NoItinerary, "srs${amode}\tsp, $mode",
Johnny Chen64dfb782010-02-16 20:04:27 +00001480 [/* For disassembly only; pattern left blank */]> {
1481 let Inst{31-28} = 0b1111;
1482 let Inst{22-20} = 0b100; // W = 0
1483}
1484
Johnny Chenfb566792010-02-17 21:39:10 +00001485// Return From Exception is a system instruction -- for disassembly only
Jim Grosbache6913602010-11-03 01:01:43 +00001486def RFEW : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1487 NoItinerary, "rfe${amode}\t$base!",
Johnny Chenfb566792010-02-17 21:39:10 +00001488 [/* For disassembly only; pattern left blank */]> {
1489 let Inst{31-28} = 0b1111;
1490 let Inst{22-20} = 0b011; // W = 1
1491}
1492
Jim Grosbache6913602010-11-03 01:01:43 +00001493def RFE : ABXI<{1,0,0,?}, (outs), (ins ldstm_mode:$amode, GPR:$base),
1494 NoItinerary, "rfe${amode}\t$base",
Johnny Chenfb566792010-02-17 21:39:10 +00001495 [/* For disassembly only; pattern left blank */]> {
1496 let Inst{31-28} = 0b1111;
1497 let Inst{22-20} = 0b001; // W = 0
1498}
Chris Lattner39ee0362010-10-31 19:10:56 +00001499} // isCodeGenOnly = 1
Johnny Chenfb566792010-02-17 21:39:10 +00001500
Evan Chenga8e29892007-01-19 07:51:42 +00001501//===----------------------------------------------------------------------===//
1502// Load / store Instructions.
1503//
Rafael Espindola82c678b2006-10-16 17:17:22 +00001504
Evan Chenga8e29892007-01-19 07:51:42 +00001505// Load
Jim Grosbach3e556122010-10-26 22:37:02 +00001506
1507
Evan Cheng7e2fe912010-10-28 06:47:08 +00001508defm LDR : AI_ldr1<0, "ldr", IIC_iLoad_r, IIC_iLoad_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001509 UnOpFrag<(load node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001510defm LDRB : AI_ldr1<1, "ldrb", IIC_iLoad_bh_r, IIC_iLoad_bh_si,
Jim Grosbachc1d30212010-10-27 00:19:44 +00001511 UnOpFrag<(zextloadi8 node:$Src)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001512defm STR : AI_str1<0, "str", IIC_iStore_r, IIC_iStore_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001513 BinOpFrag<(store node:$LHS, node:$RHS)>>;
Evan Cheng7e2fe912010-10-28 06:47:08 +00001514defm STRB : AI_str1<1, "strb", IIC_iStore_bh_r, IIC_iStore_bh_si,
Jim Grosbach7e3383c2010-10-27 23:12:14 +00001515 BinOpFrag<(truncstorei8 node:$LHS, node:$RHS)>>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001516
Evan Chengfa775d02007-03-19 07:20:03 +00001517// Special LDR for loads from non-pc-relative constpools.
Evan Cheng5fd1c9b2010-05-19 06:07:03 +00001518let canFoldAsLoad = 1, mayLoad = 1, neverHasSideEffects = 1,
1519 isReMaterializable = 1 in
Jim Grosbach9558b4c2010-11-19 21:07:51 +00001520def LDRcp : AI2ldst<0b010, 1, 0, (outs GPR:$Rt), (ins addrmode_imm12:$addr),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001521 AddrMode_i12, LdFrm, IIC_iLoad_r, "ldr", "\t$Rt, $addr",
1522 []> {
Jim Grosbach3e556122010-10-26 22:37:02 +00001523 bits<4> Rt;
1524 bits<17> addr;
1525 let Inst{23} = addr{12}; // U (add = ('U' == 1))
1526 let Inst{19-16} = 0b1111;
1527 let Inst{15-12} = Rt;
1528 let Inst{11-0} = addr{11-0}; // imm12
1529}
Evan Chengfa775d02007-03-19 07:20:03 +00001530
Evan Chenga8e29892007-01-19 07:51:42 +00001531// Loads with zero extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001532def LDRH : AI3ld<0b1011, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001533 IIC_iLoad_bh_r, "ldrh", "\t$Rt, $addr",
1534 [(set GPR:$Rt, (zextloadi16 addrmode3:$addr))]>;
Rafael Espindola82c678b2006-10-16 17:17:22 +00001535
Evan Chenga8e29892007-01-19 07:51:42 +00001536// Loads with sign extension
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001537def LDRSH : AI3ld<0b1111, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001538 IIC_iLoad_bh_r, "ldrsh", "\t$Rt, $addr",
1539 [(set GPR:$Rt, (sextloadi16 addrmode3:$addr))]>;
Rafael Espindola7bc59bc2006-05-14 22:18:28 +00001540
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001541def LDRSB : AI3ld<0b1101, 1, (outs GPR:$Rt), (ins addrmode3:$addr), LdMiscFrm,
Jim Grosbach89e14c72010-11-17 18:11:11 +00001542 IIC_iLoad_bh_r, "ldrsb", "\t$Rt, $addr",
1543 [(set GPR:$Rt, (sextloadi8 addrmode3:$addr))]>;
Rafael Espindolac391d162006-10-23 20:34:27 +00001544
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001545let mayLoad = 1, neverHasSideEffects = 1, hasExtraDefRegAllocReq = 1,
1546 isCodeGenOnly = 1 in { // $dst2 doesn't exist in asmstring?
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001547// FIXME: $dst2 isn't in the asm string as it's implied by $Rd (dst2 = Rd+1)
1548// how to represent that such that tblgen is happy and we don't
1549// mark this codegen only?
Evan Chenga8e29892007-01-19 07:51:42 +00001550// Load doubleword
Jim Grosbachf1ce7cc2010-11-19 18:16:46 +00001551def LDRD : AI3ld<0b1101, 0, (outs GPR:$Rd, GPR:$dst2),
1552 (ins addrmode3:$addr), LdMiscFrm,
1553 IIC_iLoad_d_r, "ldrd", "\t$Rd, $addr",
Misha Brukmanbf16f1d2009-08-27 14:14:21 +00001554 []>, Requires<[IsARM, HasV5TE]>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001555}
Rafael Espindolac391d162006-10-23 20:34:27 +00001556
Evan Chenga8e29892007-01-19 07:51:42 +00001557// Indexed loads
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001558multiclass AI2_ldridx<bit isByte, string opc, InstrItinClass itin> {
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001559 def _PRE : AI2ldstidx<1, isByte, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1560 (ins addrmode2:$addr), IndexModePre, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001561 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1562 // {17-14} Rn
1563 // {13} 1 == Rm, 0 == imm12
1564 // {12} isAdd
1565 // {11-0} imm12/Rm
1566 bits<18> addr;
1567 let Inst{25} = addr{13};
1568 let Inst{23} = addr{12};
1569 let Inst{19-16} = addr{17-14};
1570 let Inst{11-0} = addr{11-0};
1571 }
Jim Grosbach0f6e33b2010-11-13 01:07:20 +00001572 def _POST : AI2ldstidx<1, isByte, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1573 (ins GPR:$Rn, am2offset:$offset),
1574 IndexModePost, LdFrm, itin,
Jim Grosbach99f53d12010-11-15 20:47:07 +00001575 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
1576 // {13} 1 == Rm, 0 == imm12
1577 // {12} isAdd
1578 // {11-0} imm12/Rm
1579 bits<14> offset;
1580 bits<4> Rn;
1581 let Inst{25} = offset{13};
1582 let Inst{23} = offset{12};
1583 let Inst{19-16} = Rn;
1584 let Inst{11-0} = offset{11-0};
1585 }
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001586}
Rafael Espindoladc124a22006-05-18 21:45:49 +00001587
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001588let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbachdf7e0f82010-11-13 01:28:30 +00001589defm LDR : AI2_ldridx<0, "ldr", IIC_iLoad_ru>;
1590defm LDRB : AI2_ldridx<1, "ldrb", IIC_iLoad_bh_ru>;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001591}
Rafael Espindola450856d2006-12-12 00:37:38 +00001592
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001593multiclass AI3_ldridx<bits<4> op, bit op20, string opc, InstrItinClass itin> {
1594 def _PRE : AI3ldstidx<op, op20, 1, 1, (outs GPR:$Rt, GPR:$Rn_wb),
1595 (ins addrmode3:$addr), IndexModePre,
1596 LdMiscFrm, itin,
1597 opc, "\t$Rt, $addr!", "$addr.base = $Rn_wb", []> {
1598 bits<14> addr;
1599 let Inst{23} = addr{8}; // U bit
1600 let Inst{22} = addr{13}; // 1 == imm8, 0 == Rm
1601 let Inst{19-16} = addr{12-9}; // Rn
1602 let Inst{11-8} = addr{7-4}; // imm7_4/zero
1603 let Inst{3-0} = addr{3-0}; // imm3_0/Rm
1604 }
1605 def _POST : AI3ldstidx<op, op20, 1, 0, (outs GPR:$Rt, GPR:$Rn_wb),
1606 (ins GPR:$Rn, am3offset:$offset), IndexModePost,
1607 LdMiscFrm, itin,
1608 opc, "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb", []> {
Jim Grosbach078e2392010-11-19 23:14:43 +00001609 bits<10> offset;
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001610 bits<4> Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001611 let Inst{23} = offset{8}; // U bit
1612 let Inst{22} = offset{9}; // 1 == imm8, 0 == Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001613 let Inst{19-16} = Rn;
Jim Grosbach078e2392010-11-19 23:14:43 +00001614 let Inst{11-8} = offset{7-4}; // imm7_4/zero
1615 let Inst{3-0} = offset{3-0}; // imm3_0/Rm
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001616 }
1617}
Rafael Espindola4e307642006-09-08 16:59:47 +00001618
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001619let mayLoad = 1, neverHasSideEffects = 1 in {
1620defm LDRH : AI3_ldridx<0b1011, 1, "ldrh", IIC_iLoad_bh_ru>;
1621defm LDRSH : AI3_ldridx<0b1111, 1, "ldrsh", IIC_iLoad_bh_ru>;
1622defm LDRSB : AI3_ldridx<0b1101, 1, "ldrsb", IIC_iLoad_bh_ru>;
1623let hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
1624defm LDRD : AI3_ldridx<0b1101, 0, "ldrd", IIC_iLoad_d_ru>;
1625} // mayLoad = 1, neverHasSideEffects = 1
Evan Chenga8e29892007-01-19 07:51:42 +00001626
Johnny Chenadb561d2010-02-18 03:27:42 +00001627// LDRT, LDRBT, LDRSBT, LDRHT, LDRSHT are for disassembly only.
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001628let mayLoad = 1, neverHasSideEffects = 1 in {
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001629def LDRT : AI2ldstidx<1, 0, 0, (outs GPR:$dst, GPR:$base_wb),
1630 (ins GPR:$base, am2offset:$offset), IndexModeNone,
1631 LdFrm, IIC_iLoad_ru,
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001632 "ldrt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1633 let Inst{21} = 1; // overwrite
1634}
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001635def LDRBT : AI2ldstidx<1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001636 (ins GPR:$base, am2offset:$offset), IndexModeNone,
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001637 LdFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001638 "ldrbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1639 let Inst{21} = 1; // overwrite
1640}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001641def LDRSBT : AI3ldstidx<0b1101, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1642 (ins GPR:$base, am3offset:$offset), IndexModePost,
1643 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001644 "ldrsbt", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
1645 let Inst{21} = 1; // overwrite
1646}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001647def LDRHT : AI3ldstidx<0b1011, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1648 (ins GPR:$base, am3offset:$offset), IndexModePost,
1649 LdMiscFrm, IIC_iLoad_bh_ru,
1650 "ldrht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chenadb561d2010-02-18 03:27:42 +00001651 let Inst{21} = 1; // overwrite
1652}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001653def LDRSHT : AI3ldstidx<0b1111, 1, 1, 0, (outs GPR:$dst, GPR:$base_wb),
1654 (ins GPR:$base, am3offset:$offset), IndexModePost,
1655 LdMiscFrm, IIC_iLoad_bh_ru,
Johnny Chenadb561d2010-02-18 03:27:42 +00001656 "ldrsht", "\t$dst, [$base], $offset", "$base = $base_wb", []> {
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001657 let Inst{21} = 1; // overwrite
1658}
Jim Grosbach9cb15b52010-11-19 19:41:26 +00001659}
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001660
Evan Chenga8e29892007-01-19 07:51:42 +00001661// Store
Evan Chenga8e29892007-01-19 07:51:42 +00001662
1663// Stores with truncate
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001664def STRH : AI3str<0b1011, (outs), (ins GPR:$Rt, addrmode3:$addr), StMiscFrm,
Jim Grosbach570a9222010-11-11 01:09:40 +00001665 IIC_iStore_bh_r, "strh", "\t$Rt, $addr",
1666 [(truncstorei16 GPR:$Rt, addrmode3:$addr)]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001667
Evan Chenga8e29892007-01-19 07:51:42 +00001668// Store doubleword
Chris Lattnera1ca91a2010-11-02 23:40:41 +00001669let mayStore = 1, neverHasSideEffects = 1, hasExtraSrcRegAllocReq = 1,
1670 isCodeGenOnly = 1 in // $src2 doesn't exist in asm string
Jim Grosbach2aeb6122010-11-19 22:14:31 +00001671def STRD : AI3str<0b1111, (outs), (ins GPR:$src1, GPR:$src2, addrmode3:$addr),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001672 StMiscFrm, IIC_iStore_d_r,
Jim Grosbache5165492009-11-09 00:11:35 +00001673 "strd", "\t$src1, $addr", []>, Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001674
1675// Indexed stores
Jim Grosbach953557f42010-11-19 21:35:06 +00001676def STR_PRE : AI2stridx<0, 1, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001677 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001678 IndexModePre, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001679 "str", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1680 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001681 (pre_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001682
Jim Grosbach953557f42010-11-19 21:35:06 +00001683def STR_POST : AI2stridx<0, 0, (outs GPR:$Rn_wb),
Jim Grosbach99f53d12010-11-15 20:47:07 +00001684 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001685 IndexModePost, StFrm, IIC_iStore_ru,
Jim Grosbacha1b41752010-11-19 22:06:57 +00001686 "str", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1687 [(set GPR:$Rn_wb,
Jim Grosbach953557f42010-11-19 21:35:06 +00001688 (post_store GPR:$Rt, GPR:$Rn, am2offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001689
Jim Grosbacha1b41752010-11-19 22:06:57 +00001690def STRB_PRE : AI2stridx<1, 1, (outs GPR:$Rn_wb),
1691 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1692 IndexModePre, StFrm, IIC_iStore_bh_ru,
1693 "strb", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1694 [(set GPR:$Rn_wb, (pre_truncsti8 GPR:$Rt,
1695 GPR:$Rn, am2offset:$offset))]>;
1696def STRB_POST: AI2stridx<1, 0, (outs GPR:$Rn_wb),
1697 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
1698 IndexModePost, StFrm, IIC_iStore_bh_ru,
1699 "strb", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1700 [(set GPR:$Rn_wb, (post_truncsti8 GPR:$Rt,
1701 GPR:$Rn, am2offset:$offset))]>;
1702
Jim Grosbach2dc77682010-11-29 18:37:44 +00001703def STRH_PRE : AI3stridx<0b1011, 0, 1, (outs GPR:$Rn_wb),
1704 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1705 IndexModePre, StMiscFrm, IIC_iStore_ru,
1706 "strh", "\t$Rt, [$Rn, $offset]!", "$Rn = $Rn_wb",
1707 [(set GPR:$Rn_wb,
1708 (pre_truncsti16 GPR:$Rt, GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001709
Jim Grosbach2dc77682010-11-29 18:37:44 +00001710def STRH_POST: AI3stridx<0b1011, 0, 0, (outs GPR:$Rn_wb),
1711 (ins GPR:$Rt, GPR:$Rn, am3offset:$offset),
1712 IndexModePost, StMiscFrm, IIC_iStore_bh_ru,
1713 "strh", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
1714 [(set GPR:$Rn_wb, (post_truncsti16 GPR:$Rt,
1715 GPR:$Rn, am3offset:$offset))]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001716
Johnny Chen39a4bb32010-02-18 22:31:18 +00001717// For disassembly only
1718def STRD_PRE : AI3stdpr<(outs GPR:$base_wb),
1719 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001720 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001721 "strd", "\t$src1, $src2, [$base, $offset]!",
1722 "$base = $base_wb", []>;
1723
1724// For disassembly only
1725def STRD_POST: AI3stdpo<(outs GPR:$base_wb),
1726 (ins GPR:$src1, GPR:$src2, GPR:$base, am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001727 StMiscFrm, IIC_iStore_d_ru,
Johnny Chen39a4bb32010-02-18 22:31:18 +00001728 "strd", "\t$src1, $src2, [$base], $offset",
1729 "$base = $base_wb", []>;
1730
Johnny Chenad4df4c2010-03-01 19:22:00 +00001731// STRT, STRBT, and STRHT are for disassembly only.
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001732
Jim Grosbach953557f42010-11-19 21:35:06 +00001733def STRT : AI2stridx<0, 0, (outs GPR:$Rn_wb),
1734 (ins GPR:$Rt, GPR:$Rn,am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001735 IndexModeNone, StFrm, IIC_iStore_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001736 "strt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001737 [/* For disassembly only; pattern left blank */]> {
1738 let Inst{21} = 1; // overwrite
1739}
1740
Jim Grosbach953557f42010-11-19 21:35:06 +00001741def STRBT : AI2stridx<1, 0, (outs GPR:$Rn_wb),
1742 (ins GPR:$Rt, GPR:$Rn, am2offset:$offset),
Jim Grosbach9e0bfb52010-11-13 00:35:48 +00001743 IndexModeNone, StFrm, IIC_iStore_bh_ru,
Jim Grosbach953557f42010-11-19 21:35:06 +00001744 "strbt", "\t$Rt, [$Rn], $offset", "$Rn = $Rn_wb",
Johnny Chene4c7f0f2010-02-11 20:31:08 +00001745 [/* For disassembly only; pattern left blank */]> {
1746 let Inst{21} = 1; // overwrite
1747}
1748
Johnny Chenad4df4c2010-03-01 19:22:00 +00001749def STRHT: AI3sthpo<(outs GPR:$base_wb),
1750 (ins GPR:$src, GPR:$base,am3offset:$offset),
Evan Cheng0e55fd62010-09-30 01:08:25 +00001751 StMiscFrm, IIC_iStore_bh_ru,
Johnny Chenad4df4c2010-03-01 19:22:00 +00001752 "strht", "\t$src, [$base], $offset", "$base = $base_wb",
1753 [/* For disassembly only; pattern left blank */]> {
1754 let Inst{21} = 1; // overwrite
1755}
1756
Evan Chenga8e29892007-01-19 07:51:42 +00001757//===----------------------------------------------------------------------===//
1758// Load / store multiple Instructions.
1759//
1760
Bill Wendling6c470b82010-11-13 09:09:38 +00001761multiclass arm_ldst_mult<string asm, bit L_bit, Format f,
1762 InstrItinClass itin, InstrItinClass itin_upd> {
Bill Wendling73fe34a2010-11-16 01:16:36 +00001763 def IA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001764 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1765 IndexModeNone, f, itin,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001766 !strconcat(asm, "ia${p}\t$Rn, $regs"), "", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001767 let Inst{24-23} = 0b01; // Increment After
1768 let Inst{21} = 0; // No writeback
1769 let Inst{20} = L_bit;
1770 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001771 def IA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001772 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1773 IndexModeUpd, f, itin_upd,
Bill Wendling73fe34a2010-11-16 01:16:36 +00001774 !strconcat(asm, "ia${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
Bill Wendling6c470b82010-11-13 09:09:38 +00001775 let Inst{24-23} = 0b01; // Increment After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001776 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001777 let Inst{20} = L_bit;
1778 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001779 def DA :
Bill Wendling6c470b82010-11-13 09:09:38 +00001780 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1781 IndexModeNone, f, itin,
1782 !strconcat(asm, "da${p}\t$Rn, $regs"), "", []> {
1783 let Inst{24-23} = 0b00; // Decrement After
1784 let Inst{21} = 0; // No writeback
1785 let Inst{20} = L_bit;
1786 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001787 def DA_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001788 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1789 IndexModeUpd, f, itin_upd,
1790 !strconcat(asm, "da${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1791 let Inst{24-23} = 0b00; // Decrement After
Bill Wendling73fe34a2010-11-16 01:16:36 +00001792 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001793 let Inst{20} = L_bit;
1794 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001795 def DB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001796 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1797 IndexModeNone, f, itin,
1798 !strconcat(asm, "db${p}\t$Rn, $regs"), "", []> {
1799 let Inst{24-23} = 0b10; // Decrement Before
1800 let Inst{21} = 0; // No writeback
1801 let Inst{20} = L_bit;
1802 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001803 def DB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001804 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1805 IndexModeUpd, f, itin_upd,
1806 !strconcat(asm, "db${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1807 let Inst{24-23} = 0b10; // Decrement Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001808 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001809 let Inst{20} = L_bit;
1810 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001811 def IB :
Bill Wendling6c470b82010-11-13 09:09:38 +00001812 AXI4<(outs), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1813 IndexModeNone, f, itin,
1814 !strconcat(asm, "ib${p}\t$Rn, $regs"), "", []> {
1815 let Inst{24-23} = 0b11; // Increment Before
1816 let Inst{21} = 0; // No writeback
1817 let Inst{20} = L_bit;
1818 }
Bill Wendling73fe34a2010-11-16 01:16:36 +00001819 def IB_UPD :
Bill Wendling6c470b82010-11-13 09:09:38 +00001820 AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p, reglist:$regs, variable_ops),
1821 IndexModeUpd, f, itin_upd,
1822 !strconcat(asm, "ib${p}\t$Rn!, $regs"), "$Rn = $wb", []> {
1823 let Inst{24-23} = 0b11; // Increment Before
Bill Wendling73fe34a2010-11-16 01:16:36 +00001824 let Inst{21} = 1; // Writeback
Bill Wendling6c470b82010-11-13 09:09:38 +00001825 let Inst{20} = L_bit;
1826 }
1827}
1828
Bill Wendlingc93989a2010-11-13 11:20:05 +00001829let neverHasSideEffects = 1 in {
Bill Wendlingddc918b2010-11-13 10:57:02 +00001830
1831let mayLoad = 1, hasExtraDefRegAllocReq = 1 in
1832defm LDM : arm_ldst_mult<"ldm", 1, LdStMulFrm, IIC_iLoad_m, IIC_iLoad_mu>;
1833
1834let mayStore = 1, hasExtraSrcRegAllocReq = 1 in
1835defm STM : arm_ldst_mult<"stm", 0, LdStMulFrm, IIC_iStore_m, IIC_iStore_mu>;
1836
1837} // neverHasSideEffects
1838
Bob Wilson0fef5842011-01-06 19:24:32 +00001839// Load / Store Multiple Mnemonic Aliases
Bill Wendling73fe34a2010-11-16 01:16:36 +00001840def : MnemonicAlias<"ldm", "ldmia">;
1841def : MnemonicAlias<"stm", "stmia">;
1842
1843// FIXME: remove when we have a way to marking a MI with these properties.
1844// FIXME: Should pc be an implicit operand like PICADD, etc?
1845let isReturn = 1, isTerminator = 1, isBarrier = 1, mayLoad = 1,
1846 hasExtraDefRegAllocReq = 1, isCodeGenOnly = 1 in
Jim Grosbachc02ba662010-11-30 19:25:56 +00001847// FIXME: Should be a pseudo-instruction.
Bill Wendling7b718782010-11-16 02:08:45 +00001848def LDMIA_RET : AXI4<(outs GPR:$wb), (ins GPR:$Rn, pred:$p,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001849 reglist:$regs, variable_ops),
Bill Wendling7b718782010-11-16 02:08:45 +00001850 IndexModeUpd, LdStMulFrm, IIC_iLoad_mBr,
Bill Wendling3380f6a2010-11-16 23:44:49 +00001851 "ldmia${p}\t$Rn!, $regs",
Bill Wendling7b718782010-11-16 02:08:45 +00001852 "$Rn = $wb", []> {
1853 let Inst{24-23} = 0b01; // Increment After
1854 let Inst{21} = 1; // Writeback
1855 let Inst{20} = 1; // Load
Jim Grosbachc1235e22010-11-10 23:18:49 +00001856}
Evan Chenga8e29892007-01-19 07:51:42 +00001857
Evan Chenga8e29892007-01-19 07:51:42 +00001858//===----------------------------------------------------------------------===//
1859// Move Instructions.
1860//
1861
Evan Chengcd799b92009-06-12 20:46:18 +00001862let neverHasSideEffects = 1 in
Jim Grosbachf59818b2010-10-12 18:09:12 +00001863def MOVr : AsI1<0b1101, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMOVr,
1864 "mov", "\t$Rd, $Rm", []>, UnaryDP {
1865 bits<4> Rd;
1866 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001867
Johnny Chen04301522009-11-07 00:54:36 +00001868 let Inst{11-4} = 0b00000000;
Bob Wilson8e86b512009-10-14 19:00:24 +00001869 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001870 let Inst{3-0} = Rm;
1871 let Inst{15-12} = Rd;
Bob Wilson8e86b512009-10-14 19:00:24 +00001872}
1873
Dale Johannesen38d5f042010-06-15 22:24:08 +00001874// A version for the smaller set of tail call registers.
1875let neverHasSideEffects = 1 in
Jim Grosbacha9a968d2010-10-22 23:48:29 +00001876def MOVr_TC : AsI1<0b1101, (outs tcGPR:$Rd), (ins tcGPR:$Rm), DPFrm,
Jim Grosbachf59818b2010-10-12 18:09:12 +00001877 IIC_iMOVr, "mov", "\t$Rd, $Rm", []>, UnaryDP {
1878 bits<4> Rd;
1879 bits<4> Rm;
Jim Grosbach56ac9072010-10-08 21:45:55 +00001880
Dale Johannesen38d5f042010-06-15 22:24:08 +00001881 let Inst{11-4} = 0b00000000;
1882 let Inst{25} = 0;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001883 let Inst{3-0} = Rm;
1884 let Inst{15-12} = Rd;
Dale Johannesen38d5f042010-06-15 22:24:08 +00001885}
1886
Evan Chengf40deed2010-10-27 23:41:30 +00001887def MOVs : AsI1<0b1101, (outs GPR:$Rd), (ins shift_so_reg:$src),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001888 DPSoRegFrm, IIC_iMOVsr,
Evan Chengf40deed2010-10-27 23:41:30 +00001889 "mov", "\t$Rd, $src", [(set GPR:$Rd, shift_so_reg:$src)]>,
1890 UnaryDP {
Jim Grosbach58456c02010-10-14 23:28:31 +00001891 bits<4> Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001892 bits<12> src;
Jim Grosbach58456c02010-10-14 23:28:31 +00001893 let Inst{15-12} = Rd;
Jim Grosbach1de588d2010-10-14 18:54:27 +00001894 let Inst{11-0} = src;
Bob Wilson8e86b512009-10-14 19:00:24 +00001895 let Inst{25} = 0;
1896}
Evan Chenga2515702007-03-19 07:09:02 +00001897
Evan Chengc4af4632010-11-17 20:13:28 +00001898let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001899def MOVi : AsI1<0b1101, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm, IIC_iMOVi,
1900 "mov", "\t$Rd, $imm", [(set GPR:$Rd, so_imm:$imm)]>, UnaryDP {
Jim Grosbachf59818b2010-10-12 18:09:12 +00001901 bits<4> Rd;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001902 bits<12> imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001903 let Inst{25} = 1;
Jim Grosbachf59818b2010-10-12 18:09:12 +00001904 let Inst{15-12} = Rd;
1905 let Inst{19-16} = 0b0000;
Jim Grosbach2a6a93d2010-10-12 23:18:08 +00001906 let Inst{11-0} = imm;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001907}
1908
Evan Chengc4af4632010-11-17 20:13:28 +00001909let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jason W Kim837caa92010-11-18 23:37:15 +00001910def MOVi16 : AI1<0b1000, (outs GPR:$Rd), (ins movt_imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001911 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001912 "movw", "\t$Rd, $imm",
1913 [(set GPR:$Rd, imm0_65535:$imm)]>,
Johnny Chen92e63d82010-02-01 23:06:04 +00001914 Requires<[IsARM, HasV6T2]>, UnaryDP {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001915 bits<4> Rd;
1916 bits<16> imm;
1917 let Inst{15-12} = Rd;
1918 let Inst{11-0} = imm{11-0};
1919 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001920 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001921 let Inst{25} = 1;
1922}
1923
Jim Grosbach1de588d2010-10-14 18:54:27 +00001924let Constraints = "$src = $Rd" in
Jason W Kim837caa92010-11-18 23:37:15 +00001925def MOVTi16 : AI1<0b1010, (outs GPR:$Rd), (ins GPR:$src, movt_imm:$imm),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001926 DPFrm, IIC_iMOVi,
Jim Grosbach1de588d2010-10-14 18:54:27 +00001927 "movt", "\t$Rd, $imm",
1928 [(set GPR:$Rd,
Jim Grosbach64171712010-02-16 21:07:46 +00001929 (or (and GPR:$src, 0xffff),
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001930 lo16AllZero:$imm))]>, UnaryDP,
1931 Requires<[IsARM, HasV6T2]> {
Jim Grosbach1de588d2010-10-14 18:54:27 +00001932 bits<4> Rd;
1933 bits<16> imm;
1934 let Inst{15-12} = Rd;
1935 let Inst{11-0} = imm{11-0};
1936 let Inst{19-16} = imm{15-12};
Bob Wilson5361cd22009-10-13 17:35:30 +00001937 let Inst{20} = 0;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00001938 let Inst{25} = 1;
Evan Cheng7995ef32009-09-09 01:47:07 +00001939}
Evan Cheng13ab0202007-07-10 18:08:01 +00001940
Evan Cheng20956592009-10-21 08:15:52 +00001941def : ARMPat<(or GPR:$src, 0xffff0000), (MOVTi16 GPR:$src, 0xffff)>,
1942 Requires<[IsARM, HasV6T2]>;
1943
David Goodwinca01a8d2009-09-01 18:32:09 +00001944let Uses = [CPSR] in
Jim Grosbach99594eb2010-11-18 01:38:26 +00001945def RRX: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rm), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001946 [(set GPR:$Rd, (ARMrrx GPR:$Rm))]>, UnaryDP,
1947 Requires<[IsARM]>;
Evan Chenga8e29892007-01-19 07:51:42 +00001948
1949// These aren't really mov instructions, but we have to define them this way
1950// due to flag operands.
1951
Evan Cheng071a2792007-09-11 19:55:27 +00001952let Defs = [CPSR] in {
Jim Grosbach99594eb2010-11-18 01:38:26 +00001953def MOVsrl_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001954 [(set GPR:$dst, (ARMsrl_flag GPR:$src))]>, UnaryDP,
1955 Requires<[IsARM]>;
Jim Grosbach99594eb2010-11-18 01:38:26 +00001956def MOVsra_flag : PseudoInst<(outs GPR:$dst), (ins GPR:$src), IIC_iMOVsi,
Jim Grosbach7032f922010-10-14 22:57:13 +00001957 [(set GPR:$dst, (ARMsra_flag GPR:$src))]>, UnaryDP,
1958 Requires<[IsARM]>;
Evan Cheng071a2792007-09-11 19:55:27 +00001959}
Evan Chenga8e29892007-01-19 07:51:42 +00001960
Evan Chenga8e29892007-01-19 07:51:42 +00001961//===----------------------------------------------------------------------===//
1962// Extend Instructions.
1963//
1964
1965// Sign extenders
1966
Evan Cheng576a3962010-09-25 00:49:35 +00001967defm SXTB : AI_ext_rrot<0b01101010,
1968 "sxtb", UnOpFrag<(sext_inreg node:$Src, i8)>>;
1969defm SXTH : AI_ext_rrot<0b01101011,
1970 "sxth", UnOpFrag<(sext_inreg node:$Src, i16)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001971
Evan Cheng576a3962010-09-25 00:49:35 +00001972defm SXTAB : AI_exta_rrot<0b01101010,
Evan Cheng97f48c32008-11-06 22:15:19 +00001973 "sxtab", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS, i8))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00001974defm SXTAH : AI_exta_rrot<0b01101011,
Evan Cheng97f48c32008-11-06 22:15:19 +00001975 "sxtah", BinOpFrag<(add node:$LHS, (sext_inreg node:$RHS,i16))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001976
Johnny Chen2ec5e492010-02-22 21:50:40 +00001977// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001978defm SXTB16 : AI_ext_rrot_np<0b01101000, "sxtb16">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00001979
1980// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00001981defm SXTAB16 : AI_exta_rrot_np<0b01101000, "sxtab16">;
Evan Chenga8e29892007-01-19 07:51:42 +00001982
1983// Zero extenders
1984
1985let AddedComplexity = 16 in {
Evan Cheng576a3962010-09-25 00:49:35 +00001986defm UXTB : AI_ext_rrot<0b01101110,
1987 "uxtb" , UnOpFrag<(and node:$Src, 0x000000FF)>>;
1988defm UXTH : AI_ext_rrot<0b01101111,
1989 "uxth" , UnOpFrag<(and node:$Src, 0x0000FFFF)>>;
1990defm UXTB16 : AI_ext_rrot<0b01101100,
1991 "uxtb16", UnOpFrag<(and node:$Src, 0x00FF00FF)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00001992
Jim Grosbach542f6422010-07-28 23:25:44 +00001993// FIXME: This pattern incorrectly assumes the shl operator is a rotate.
1994// The transformation should probably be done as a combiner action
1995// instead so we can include a check for masking back in the upper
1996// eight bits of the source into the lower eight bits of the result.
1997//def : ARMV6Pat<(and (shl GPR:$Src, (i32 8)), 0xFF00FF),
1998// (UXTB16r_rot GPR:$Src, 24)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00001999def : ARMV6Pat<(and (srl GPR:$Src, (i32 8)), 0xFF00FF),
Evan Chenga8e29892007-01-19 07:51:42 +00002000 (UXTB16r_rot GPR:$Src, 8)>;
2001
Evan Cheng576a3962010-09-25 00:49:35 +00002002defm UXTAB : AI_exta_rrot<0b01101110, "uxtab",
Evan Chenga8e29892007-01-19 07:51:42 +00002003 BinOpFrag<(add node:$LHS, (and node:$RHS, 0x00FF))>>;
Evan Cheng576a3962010-09-25 00:49:35 +00002004defm UXTAH : AI_exta_rrot<0b01101111, "uxtah",
Evan Chenga8e29892007-01-19 07:51:42 +00002005 BinOpFrag<(add node:$LHS, (and node:$RHS, 0xFFFF))>>;
Rafael Espindola3c000bf2006-08-21 22:00:32 +00002006}
2007
Evan Chenga8e29892007-01-19 07:51:42 +00002008// This isn't safe in general, the add is two 16-bit units, not a 32-bit add.
Johnny Chen2ec5e492010-02-22 21:50:40 +00002009// For disassembly only
Evan Cheng576a3962010-09-25 00:49:35 +00002010defm UXTAB16 : AI_exta_rrot_np<0b01101100, "uxtab16">;
Rafael Espindola817e7fd2006-09-11 19:24:19 +00002011
Evan Chenga8e29892007-01-19 07:51:42 +00002012
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002013def SBFX : I<(outs GPR:$Rd),
2014 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002015 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002016 "sbfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002017 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002018 bits<4> Rd;
2019 bits<4> Rn;
2020 bits<5> lsb;
2021 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002022 let Inst{27-21} = 0b0111101;
2023 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002024 let Inst{20-16} = width;
2025 let Inst{15-12} = Rd;
2026 let Inst{11-7} = lsb;
2027 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002028}
2029
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002030def UBFX : I<(outs GPR:$Rd),
2031 (ins GPR:$Rn, imm0_31:$lsb, imm0_31_m1:$width),
Evan Cheng0e55fd62010-09-30 01:08:25 +00002032 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002033 "ubfx", "\t$Rd, $Rn, $lsb, $width", "", []>,
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002034 Requires<[IsARM, HasV6T2]> {
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002035 bits<4> Rd;
2036 bits<4> Rn;
2037 bits<5> lsb;
2038 bits<5> width;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002039 let Inst{27-21} = 0b0111111;
2040 let Inst{6-4} = 0b101;
Jim Grosbach8abe32a2010-10-15 17:15:16 +00002041 let Inst{20-16} = width;
2042 let Inst{15-12} = Rd;
2043 let Inst{11-7} = lsb;
2044 let Inst{3-0} = Rn;
Sandeep Patel47eedaa2009-10-13 18:59:48 +00002045}
2046
Evan Chenga8e29892007-01-19 07:51:42 +00002047//===----------------------------------------------------------------------===//
2048// Arithmetic Instructions.
2049//
2050
Jim Grosbach26421962008-10-14 20:36:24 +00002051defm ADD : AsI1_bin_irs<0b0100, "add",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002052 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002053 BinOpFrag<(add node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002054defm SUB : AsI1_bin_irs<0b0010, "sub",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002055 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002056 BinOpFrag<(sub node:$LHS, node:$RHS)>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002057
Evan Chengc85e8322007-07-05 07:13:32 +00002058// ADD and SUB with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002059defm ADDS : AI1_bin_s_irs<0b0100, "adds",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002060 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Jim Grosbache5165492009-11-09 00:11:35 +00002061 BinOpFrag<(addc node:$LHS, node:$RHS)>, 1>;
2062defm SUBS : AI1_bin_s_irs<0b0010, "subs",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002063 IIC_iALUi, IIC_iALUr, IIC_iALUsr,
Evan Cheng1e249e32009-06-25 20:59:23 +00002064 BinOpFrag<(subc node:$LHS, node:$RHS)>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002065
Evan Cheng62674222009-06-25 23:34:10 +00002066defm ADC : AI1_adde_sube_irs<0b0101, "adc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002067 BinOpFrag<(adde_dead_carry node:$LHS, node:$RHS)>, 1>;
Evan Cheng62674222009-06-25 23:34:10 +00002068defm SBC : AI1_adde_sube_irs<0b0110, "sbc",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002069 BinOpFrag<(sube_dead_carry node:$LHS, node:$RHS)>>;
Daniel Dunbar238100a2011-01-10 15:26:35 +00002070
2071// ADC and SUBC with 's' bit set.
Jim Grosbache5165492009-11-09 00:11:35 +00002072defm ADCS : AI1_adde_sube_s_irs<0b0101, "adcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002073 BinOpFrag<(adde_live_carry node:$LHS, node:$RHS)>, 1>;
Jim Grosbache5165492009-11-09 00:11:35 +00002074defm SBCS : AI1_adde_sube_s_irs<0b0110, "sbcs",
Jim Grosbach0a145f32010-02-16 20:17:57 +00002075 BinOpFrag<(sube_live_carry node:$LHS, node:$RHS) >>;
Evan Chenga8e29892007-01-19 07:51:42 +00002076
Jim Grosbach84760882010-10-15 18:42:41 +00002077def RSBri : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2078 IIC_iALUi, "rsb", "\t$Rd, $Rn, $imm",
2079 [(set GPR:$Rd, (sub so_imm:$imm, GPR:$Rn))]> {
2080 bits<4> Rd;
2081 bits<4> Rn;
2082 bits<12> imm;
2083 let Inst{25} = 1;
2084 let Inst{15-12} = Rd;
2085 let Inst{19-16} = Rn;
2086 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002087}
Evan Cheng13ab0202007-07-10 18:08:01 +00002088
Bob Wilsoncff71782010-08-05 18:23:43 +00002089// The reg/reg form is only defined for the disassembler; for codegen it is
2090// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002091def RSBrr : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm,
2092 IIC_iALUr, "rsb", "\t$Rd, $Rn, $Rm",
Bob Wilson751aaf82010-08-05 19:00:21 +00002093 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002094 bits<4> Rd;
2095 bits<4> Rn;
2096 bits<4> Rm;
2097 let Inst{11-4} = 0b00000000;
2098 let Inst{25} = 0;
2099 let Inst{3-0} = Rm;
2100 let Inst{15-12} = Rd;
2101 let Inst{19-16} = Rn;
Bob Wilsoncff71782010-08-05 18:23:43 +00002102}
2103
Jim Grosbach84760882010-10-15 18:42:41 +00002104def RSBrs : AsI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2105 DPSoRegFrm, IIC_iALUsr, "rsb", "\t$Rd, $Rn, $shift",
2106 [(set GPR:$Rd, (sub so_reg:$shift, GPR:$Rn))]> {
2107 bits<4> Rd;
2108 bits<4> Rn;
2109 bits<12> shift;
2110 let Inst{25} = 0;
2111 let Inst{11-0} = shift;
2112 let Inst{15-12} = Rd;
2113 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002114}
Evan Chengc85e8322007-07-05 07:13:32 +00002115
2116// RSB with 's' bit set.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002117let isCodeGenOnly = 1, Defs = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002118def RSBSri : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm), DPFrm,
2119 IIC_iALUi, "rsbs", "\t$Rd, $Rn, $imm",
2120 [(set GPR:$Rd, (subc so_imm:$imm, GPR:$Rn))]> {
2121 bits<4> Rd;
2122 bits<4> Rn;
2123 bits<12> imm;
2124 let Inst{25} = 1;
2125 let Inst{20} = 1;
2126 let Inst{15-12} = Rd;
2127 let Inst{19-16} = Rn;
2128 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002129}
Jim Grosbach84760882010-10-15 18:42:41 +00002130def RSBSrs : AI1<0b0011, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2131 DPSoRegFrm, IIC_iALUsr, "rsbs", "\t$Rd, $Rn, $shift",
2132 [(set GPR:$Rd, (subc so_reg:$shift, GPR:$Rn))]> {
2133 bits<4> Rd;
2134 bits<4> Rn;
2135 bits<12> shift;
2136 let Inst{25} = 0;
2137 let Inst{20} = 1;
2138 let Inst{11-0} = shift;
2139 let Inst{15-12} = Rd;
2140 let Inst{19-16} = Rn;
Bob Wilson7e053bb2009-10-26 22:34:44 +00002141}
Evan Cheng071a2792007-09-11 19:55:27 +00002142}
Evan Chengc85e8322007-07-05 07:13:32 +00002143
Evan Cheng62674222009-06-25 23:34:10 +00002144let Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002145def RSCri : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2146 DPFrm, IIC_iALUi, "rsc", "\t$Rd, $Rn, $imm",
2147 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002148 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002149 bits<4> Rd;
2150 bits<4> Rn;
2151 bits<12> imm;
2152 let Inst{25} = 1;
2153 let Inst{15-12} = Rd;
2154 let Inst{19-16} = Rn;
2155 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002156}
Bob Wilsona1d410d2010-08-05 18:59:36 +00002157// The reg/reg form is only defined for the disassembler; for codegen it is
2158// equivalent to SUBrr.
Jim Grosbach84760882010-10-15 18:42:41 +00002159def RSCrr : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2160 DPFrm, IIC_iALUr, "rsc", "\t$Rd, $Rn, $Rm",
Bob Wilsona1d410d2010-08-05 18:59:36 +00002161 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002162 bits<4> Rd;
2163 bits<4> Rn;
2164 bits<4> Rm;
2165 let Inst{11-4} = 0b00000000;
2166 let Inst{25} = 0;
2167 let Inst{3-0} = Rm;
2168 let Inst{15-12} = Rd;
2169 let Inst{19-16} = Rn;
Bob Wilsona1d410d2010-08-05 18:59:36 +00002170}
Jim Grosbach84760882010-10-15 18:42:41 +00002171def RSCrs : AsI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2172 DPSoRegFrm, IIC_iALUsr, "rsc", "\t$Rd, $Rn, $shift",
2173 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002174 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002175 bits<4> Rd;
2176 bits<4> Rn;
2177 bits<12> shift;
2178 let Inst{25} = 0;
2179 let Inst{11-0} = shift;
2180 let Inst{15-12} = Rd;
2181 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002182}
Evan Cheng62674222009-06-25 23:34:10 +00002183}
2184
2185// FIXME: Allow these to be predicated.
Daniel Dunbar238100a2011-01-10 15:26:35 +00002186let isCodeGenOnly = 1, Defs = [CPSR], Uses = [CPSR] in {
Jim Grosbach84760882010-10-15 18:42:41 +00002187def RSCSri : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_imm:$imm),
2188 DPFrm, IIC_iALUi, "rscs\t$Rd, $Rn, $imm",
2189 [(set GPR:$Rd, (sube_dead_carry so_imm:$imm, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002190 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002191 bits<4> Rd;
2192 bits<4> Rn;
2193 bits<12> imm;
2194 let Inst{25} = 1;
2195 let Inst{20} = 1;
2196 let Inst{15-12} = Rd;
2197 let Inst{19-16} = Rn;
2198 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002199}
Jim Grosbach84760882010-10-15 18:42:41 +00002200def RSCSrs : AXI1<0b0111, (outs GPR:$Rd), (ins GPR:$Rn, so_reg:$shift),
2201 DPSoRegFrm, IIC_iALUsr, "rscs\t$Rd, $Rn, $shift",
2202 [(set GPR:$Rd, (sube_dead_carry so_reg:$shift, GPR:$Rn))]>,
Jim Grosbach0a145f32010-02-16 20:17:57 +00002203 Requires<[IsARM]> {
Jim Grosbach84760882010-10-15 18:42:41 +00002204 bits<4> Rd;
2205 bits<4> Rn;
2206 bits<12> shift;
2207 let Inst{25} = 0;
2208 let Inst{20} = 1;
2209 let Inst{11-0} = shift;
2210 let Inst{15-12} = Rd;
2211 let Inst{19-16} = Rn;
Bob Wilsondda95832009-10-26 22:59:12 +00002212}
Evan Cheng071a2792007-09-11 19:55:27 +00002213}
Evan Cheng2c614c52007-06-06 10:17:05 +00002214
Evan Chenga8e29892007-01-19 07:51:42 +00002215// (sub X, imm) gets canonicalized to (add X, -imm). Match this form.
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002216// The assume-no-carry-in form uses the negation of the input since add/sub
2217// assume opposite meanings of the carry flag (i.e., carry == !borrow).
2218// See the definition of AddWithCarry() in the ARM ARM A2.2.1 for the gory
2219// details.
Evan Chenga8e29892007-01-19 07:51:42 +00002220def : ARMPat<(add GPR:$src, so_imm_neg:$imm),
2221 (SUBri GPR:$src, so_imm_neg:$imm)>;
Jim Grosbach502e0aa2010-07-14 17:45:16 +00002222def : ARMPat<(addc GPR:$src, so_imm_neg:$imm),
2223 (SUBSri GPR:$src, so_imm_neg:$imm)>;
2224// The with-carry-in form matches bitwise not instead of the negation.
2225// Effectively, the inverse interpretation of the carry flag already accounts
2226// for part of the negation.
2227def : ARMPat<(adde GPR:$src, so_imm_not:$imm),
2228 (SBCri GPR:$src, so_imm_not:$imm)>;
Evan Chenga8e29892007-01-19 07:51:42 +00002229
2230// Note: These are implemented in C++ code, because they have to generate
2231// ADD/SUBrs instructions, which use a complex pattern that a xform function
2232// cannot produce.
2233// (mul X, 2^n+1) -> (add (X << n), X)
2234// (mul X, 2^n-1) -> (rsb X, (X << n))
2235
Johnny Chen667d1272010-02-22 18:50:54 +00002236// ARM Arithmetic Instruction -- for disassembly only
Johnny Chen2faf3912010-02-14 06:32:20 +00002237// GPR:$dst = GPR:$a op GPR:$b
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002238class AAI<bits<8> op27_20, bits<8> op11_4, string opc,
Nate Begeman692433b2010-07-29 17:56:55 +00002239 list<dag> pattern = [/* For disassembly only; pattern left blank */]>
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002240 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm), DPFrm, IIC_iALUr,
2241 opc, "\t$Rd, $Rn, $Rm", pattern> {
2242 bits<4> Rd;
2243 bits<4> Rn;
2244 bits<4> Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002245 let Inst{27-20} = op27_20;
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002246 let Inst{11-4} = op11_4;
2247 let Inst{19-16} = Rn;
2248 let Inst{15-12} = Rd;
2249 let Inst{3-0} = Rm;
Johnny Chen08b85f32010-02-13 01:21:01 +00002250}
2251
Johnny Chen667d1272010-02-22 18:50:54 +00002252// Saturating add/subtract -- for disassembly only
2253
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002254def QADD : AAI<0b00010000, 0b00000101, "qadd",
2255 [(set GPR:$Rd, (int_arm_qadd GPR:$Rn, GPR:$Rm))]>;
2256def QSUB : AAI<0b00010010, 0b00000101, "qsub",
2257 [(set GPR:$Rd, (int_arm_qsub GPR:$Rn, GPR:$Rm))]>;
2258def QDADD : AAI<0b00010100, 0b00000101, "qdadd">;
2259def QDSUB : AAI<0b00010110, 0b00000101, "qdsub">;
2260
2261def QADD16 : AAI<0b01100010, 0b11110001, "qadd16">;
2262def QADD8 : AAI<0b01100010, 0b11111001, "qadd8">;
2263def QASX : AAI<0b01100010, 0b11110011, "qasx">;
2264def QSAX : AAI<0b01100010, 0b11110101, "qsax">;
2265def QSUB16 : AAI<0b01100010, 0b11110111, "qsub16">;
2266def QSUB8 : AAI<0b01100010, 0b11111111, "qsub8">;
2267def UQADD16 : AAI<0b01100110, 0b11110001, "uqadd16">;
2268def UQADD8 : AAI<0b01100110, 0b11111001, "uqadd8">;
2269def UQASX : AAI<0b01100110, 0b11110011, "uqasx">;
2270def UQSAX : AAI<0b01100110, 0b11110101, "uqsax">;
2271def UQSUB16 : AAI<0b01100110, 0b11110111, "uqsub16">;
2272def UQSUB8 : AAI<0b01100110, 0b11111111, "uqsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002273
2274// Signed/Unsigned add/subtract -- for disassembly only
2275
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002276def SASX : AAI<0b01100001, 0b11110011, "sasx">;
2277def SADD16 : AAI<0b01100001, 0b11110001, "sadd16">;
2278def SADD8 : AAI<0b01100001, 0b11111001, "sadd8">;
2279def SSAX : AAI<0b01100001, 0b11110101, "ssax">;
2280def SSUB16 : AAI<0b01100001, 0b11110111, "ssub16">;
2281def SSUB8 : AAI<0b01100001, 0b11111111, "ssub8">;
2282def UASX : AAI<0b01100101, 0b11110011, "uasx">;
2283def UADD16 : AAI<0b01100101, 0b11110001, "uadd16">;
2284def UADD8 : AAI<0b01100101, 0b11111001, "uadd8">;
2285def USAX : AAI<0b01100101, 0b11110101, "usax">;
2286def USUB16 : AAI<0b01100101, 0b11110111, "usub16">;
2287def USUB8 : AAI<0b01100101, 0b11111111, "usub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002288
2289// Signed/Unsigned halving add/subtract -- for disassembly only
2290
Jim Grosbach5ad01c72010-10-15 19:49:46 +00002291def SHASX : AAI<0b01100011, 0b11110011, "shasx">;
2292def SHADD16 : AAI<0b01100011, 0b11110001, "shadd16">;
2293def SHADD8 : AAI<0b01100011, 0b11111001, "shadd8">;
2294def SHSAX : AAI<0b01100011, 0b11110101, "shsax">;
2295def SHSUB16 : AAI<0b01100011, 0b11110111, "shsub16">;
2296def SHSUB8 : AAI<0b01100011, 0b11111111, "shsub8">;
2297def UHASX : AAI<0b01100111, 0b11110011, "uhasx">;
2298def UHADD16 : AAI<0b01100111, 0b11110001, "uhadd16">;
2299def UHADD8 : AAI<0b01100111, 0b11111001, "uhadd8">;
2300def UHSAX : AAI<0b01100111, 0b11110101, "uhsax">;
2301def UHSUB16 : AAI<0b01100111, 0b11110111, "uhsub16">;
2302def UHSUB8 : AAI<0b01100111, 0b11111111, "uhsub8">;
Johnny Chen667d1272010-02-22 18:50:54 +00002303
Johnny Chenadc77332010-02-26 22:04:29 +00002304// Unsigned Sum of Absolute Differences [and Accumulate] -- for disassembly only
Johnny Chen667d1272010-02-22 18:50:54 +00002305
Jim Grosbach70987fb2010-10-18 23:35:38 +00002306def USAD8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
Johnny Chen667d1272010-02-22 18:50:54 +00002307 MulFrm /* for convenience */, NoItinerary, "usad8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002308 "\t$Rd, $Rn, $Rm", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002309 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002310 bits<4> Rd;
2311 bits<4> Rn;
2312 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002313 let Inst{27-20} = 0b01111000;
2314 let Inst{15-12} = 0b1111;
2315 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002316 let Inst{19-16} = Rd;
2317 let Inst{11-8} = Rm;
2318 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002319}
Jim Grosbach70987fb2010-10-18 23:35:38 +00002320def USADA8 : AI<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
Johnny Chen667d1272010-02-22 18:50:54 +00002321 MulFrm /* for convenience */, NoItinerary, "usada8",
Jim Grosbach70987fb2010-10-18 23:35:38 +00002322 "\t$Rd, $Rn, $Rm, $Ra", []>,
Johnny Chen667d1272010-02-22 18:50:54 +00002323 Requires<[IsARM, HasV6]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002324 bits<4> Rd;
2325 bits<4> Rn;
2326 bits<4> Rm;
2327 bits<4> Ra;
Johnny Chen667d1272010-02-22 18:50:54 +00002328 let Inst{27-20} = 0b01111000;
2329 let Inst{7-4} = 0b0001;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002330 let Inst{19-16} = Rd;
2331 let Inst{15-12} = Ra;
2332 let Inst{11-8} = Rm;
2333 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002334}
2335
2336// Signed/Unsigned saturate -- for disassembly only
2337
Jim Grosbach70987fb2010-10-18 23:35:38 +00002338def SSAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2339 SatFrm, NoItinerary, "ssat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002340 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002341 bits<4> Rd;
2342 bits<5> sat_imm;
2343 bits<4> Rn;
2344 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002345 let Inst{27-21} = 0b0110101;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002346 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002347 let Inst{20-16} = sat_imm;
2348 let Inst{15-12} = Rd;
2349 let Inst{11-7} = sh{7-3};
2350 let Inst{6} = sh{0};
2351 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002352}
2353
Jim Grosbach70987fb2010-10-18 23:35:38 +00002354def SSAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$Rn), SatFrm,
2355 NoItinerary, "ssat16", "\t$Rd, $sat_imm, $Rn",
Johnny Chen667d1272010-02-22 18:50:54 +00002356 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002357 bits<4> Rd;
2358 bits<4> sat_imm;
2359 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002360 let Inst{27-20} = 0b01101010;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002361 let Inst{11-4} = 0b11110011;
2362 let Inst{15-12} = Rd;
2363 let Inst{19-16} = sat_imm;
2364 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002365}
2366
Jim Grosbach70987fb2010-10-18 23:35:38 +00002367def USAT : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a, shift_imm:$sh),
2368 SatFrm, NoItinerary, "usat", "\t$Rd, $sat_imm, $a$sh",
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002369 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002370 bits<4> Rd;
2371 bits<5> sat_imm;
2372 bits<4> Rn;
2373 bits<8> sh;
Johnny Chen667d1272010-02-22 18:50:54 +00002374 let Inst{27-21} = 0b0110111;
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002375 let Inst{5-4} = 0b01;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002376 let Inst{15-12} = Rd;
2377 let Inst{11-7} = sh{7-3};
2378 let Inst{6} = sh{0};
2379 let Inst{20-16} = sat_imm;
2380 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002381}
2382
Jim Grosbach70987fb2010-10-18 23:35:38 +00002383def USAT16 : AI<(outs GPR:$Rd), (ins i32imm:$sat_imm, GPR:$a), SatFrm,
2384 NoItinerary, "usat16", "\t$Rd, $sat_imm, $a",
Johnny Chen667d1272010-02-22 18:50:54 +00002385 [/* For disassembly only; pattern left blank */]> {
Jim Grosbach70987fb2010-10-18 23:35:38 +00002386 bits<4> Rd;
2387 bits<4> sat_imm;
2388 bits<4> Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002389 let Inst{27-20} = 0b01101110;
Jim Grosbach70987fb2010-10-18 23:35:38 +00002390 let Inst{11-4} = 0b11110011;
2391 let Inst{15-12} = Rd;
2392 let Inst{19-16} = sat_imm;
2393 let Inst{3-0} = Rn;
Johnny Chen667d1272010-02-22 18:50:54 +00002394}
Evan Chenga8e29892007-01-19 07:51:42 +00002395
Bob Wilsoneaf1c982010-08-11 23:10:46 +00002396def : ARMV6Pat<(int_arm_ssat GPR:$a, imm:$pos), (SSAT imm:$pos, GPR:$a, 0)>;
2397def : ARMV6Pat<(int_arm_usat GPR:$a, imm:$pos), (USAT imm:$pos, GPR:$a, 0)>;
Nate Begeman0e0a20e2010-07-29 22:48:09 +00002398
Evan Chenga8e29892007-01-19 07:51:42 +00002399//===----------------------------------------------------------------------===//
2400// Bitwise Instructions.
2401//
2402
Jim Grosbach26421962008-10-14 20:36:24 +00002403defm AND : AsI1_bin_irs<0b0000, "and",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002404 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002405 BinOpFrag<(and node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002406defm ORR : AsI1_bin_irs<0b1100, "orr",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002407 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002408 BinOpFrag<(or node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002409defm EOR : AsI1_bin_irs<0b0001, "eor",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002410 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng8de898a2009-06-26 00:19:44 +00002411 BinOpFrag<(xor node:$LHS, node:$RHS)>, 1>;
Jim Grosbach26421962008-10-14 20:36:24 +00002412defm BIC : AsI1_bin_irs<0b1110, "bic",
Evan Cheng7e1bf302010-09-29 00:27:46 +00002413 IIC_iBITi, IIC_iBITr, IIC_iBITsr,
Evan Cheng7fd7ca42008-09-17 07:53:38 +00002414 BinOpFrag<(and node:$LHS, (not node:$RHS))>>;
Evan Chenga8e29892007-01-19 07:51:42 +00002415
Jim Grosbach3fea191052010-10-21 22:03:21 +00002416def BFC : I<(outs GPR:$Rd), (ins GPR:$src, bf_inv_mask_imm:$imm),
David Goodwin2f54a2f2009-11-02 17:28:36 +00002417 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002418 "bfc", "\t$Rd, $imm", "$src = $Rd",
2419 [(set GPR:$Rd, (and GPR:$src, bf_inv_mask_imm:$imm))]>,
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002420 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002421 bits<4> Rd;
2422 bits<10> imm;
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002423 let Inst{27-21} = 0b0111110;
2424 let Inst{6-0} = 0b0011111;
Jim Grosbach3fea191052010-10-21 22:03:21 +00002425 let Inst{15-12} = Rd;
2426 let Inst{11-7} = imm{4-0}; // lsb
2427 let Inst{20-16} = imm{9-5}; // width
Evan Cheng36a0aeb2009-07-06 22:23:46 +00002428}
2429
Johnny Chenb2503c02010-02-17 06:31:48 +00002430// A8.6.18 BFI - Bitfield insert (Encoding A1)
Jim Grosbach3fea191052010-10-21 22:03:21 +00002431def BFI : I<(outs GPR:$Rd), (ins GPR:$src, GPR:$Rn, bf_inv_mask_imm:$imm),
Johnny Chenb2503c02010-02-17 06:31:48 +00002432 AddrMode1, Size4Bytes, IndexModeNone, DPFrm, IIC_iUNAsi,
Jim Grosbach3fea191052010-10-21 22:03:21 +00002433 "bfi", "\t$Rd, $Rn, $imm", "$src = $Rd",
2434 [(set GPR:$Rd, (ARMbfi GPR:$src, GPR:$Rn,
Jim Grosbach469bbdb2010-07-16 23:05:05 +00002435 bf_inv_mask_imm:$imm))]>,
Johnny Chenb2503c02010-02-17 06:31:48 +00002436 Requires<[IsARM, HasV6T2]> {
Jim Grosbach3fea191052010-10-21 22:03:21 +00002437 bits<4> Rd;
2438 bits<4> Rn;
2439 bits<10> imm;
Johnny Chenb2503c02010-02-17 06:31:48 +00002440 let Inst{27-21} = 0b0111110;
2441 let Inst{6-4} = 0b001; // Rn: Inst{3-0} != 15
Jim Grosbach3fea191052010-10-21 22:03:21 +00002442 let Inst{15-12} = Rd;
2443 let Inst{11-7} = imm{4-0}; // lsb
2444 let Inst{20-16} = imm{9-5}; // width
2445 let Inst{3-0} = Rn;
Johnny Chenb2503c02010-02-17 06:31:48 +00002446}
2447
Jim Grosbach36860462010-10-21 22:19:32 +00002448def MVNr : AsI1<0b1111, (outs GPR:$Rd), (ins GPR:$Rm), DPFrm, IIC_iMVNr,
2449 "mvn", "\t$Rd, $Rm",
2450 [(set GPR:$Rd, (not GPR:$Rm))]>, UnaryDP {
2451 bits<4> Rd;
2452 bits<4> Rm;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002453 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002454 let Inst{19-16} = 0b0000;
Johnny Chen04301522009-11-07 00:54:36 +00002455 let Inst{11-4} = 0b00000000;
Jim Grosbach36860462010-10-21 22:19:32 +00002456 let Inst{15-12} = Rd;
2457 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00002458}
Jim Grosbach36860462010-10-21 22:19:32 +00002459def MVNs : AsI1<0b1111, (outs GPR:$Rd), (ins so_reg:$shift), DPSoRegFrm,
2460 IIC_iMVNsr, "mvn", "\t$Rd, $shift",
2461 [(set GPR:$Rd, (not so_reg:$shift))]>, UnaryDP {
2462 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002463 bits<12> shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002464 let Inst{25} = 0;
Jim Grosbach36860462010-10-21 22:19:32 +00002465 let Inst{19-16} = 0b0000;
2466 let Inst{15-12} = Rd;
2467 let Inst{11-0} = shift;
Johnny Chen48d5ccf2010-01-31 11:22:28 +00002468}
Evan Chengc4af4632010-11-17 20:13:28 +00002469let isReMaterializable = 1, isAsCheapAsAMove = 1, isMoveImm = 1 in
Jim Grosbach36860462010-10-21 22:19:32 +00002470def MVNi : AsI1<0b1111, (outs GPR:$Rd), (ins so_imm:$imm), DPFrm,
2471 IIC_iMVNi, "mvn", "\t$Rd, $imm",
2472 [(set GPR:$Rd, so_imm_not:$imm)]>,UnaryDP {
2473 bits<4> Rd;
Jim Grosbach36860462010-10-21 22:19:32 +00002474 bits<12> imm;
2475 let Inst{25} = 1;
2476 let Inst{19-16} = 0b0000;
2477 let Inst{15-12} = Rd;
2478 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00002479}
Evan Chenga8e29892007-01-19 07:51:42 +00002480
2481def : ARMPat<(and GPR:$src, so_imm_not:$imm),
2482 (BICri GPR:$src, so_imm_not:$imm)>;
2483
2484//===----------------------------------------------------------------------===//
2485// Multiply Instructions.
2486//
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002487class AsMul1I32<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2488 string opc, string asm, list<dag> pattern>
2489 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2490 bits<4> Rd;
2491 bits<4> Rm;
2492 bits<4> Rn;
2493 let Inst{19-16} = Rd;
2494 let Inst{11-8} = Rm;
2495 let Inst{3-0} = Rn;
2496}
2497class AsMul1I64<bits<7> opcod, dag oops, dag iops, InstrItinClass itin,
2498 string opc, string asm, list<dag> pattern>
2499 : AsMul1I<opcod, oops, iops, itin, opc, asm, pattern> {
2500 bits<4> RdLo;
2501 bits<4> RdHi;
2502 bits<4> Rm;
2503 bits<4> Rn;
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002504 let Inst{19-16} = RdHi;
2505 let Inst{15-12} = RdLo;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002506 let Inst{11-8} = Rm;
2507 let Inst{3-0} = Rn;
2508}
Evan Chenga8e29892007-01-19 07:51:42 +00002509
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002510let isCommutable = 1 in {
2511let Constraints = "@earlyclobber $Rd" in
2512def MULv5: PseudoInst<(outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2513 IIC_iMUL32, [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2514 Requires<[IsARM, NoV6]>;
2515
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002516def MUL : AsMul1I32<0b0000000, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2517 IIC_iMUL32, "mul", "\t$Rd, $Rn, $Rm",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002518 [(set GPR:$Rd, (mul GPR:$Rn, GPR:$Rm))]>,
2519 Requires<[IsARM, HasV6]>;
2520}
Evan Chenga8e29892007-01-19 07:51:42 +00002521
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002522let Constraints = "@earlyclobber $Rd" in
2523def MLAv5: PseudoInst<(outs GPR:$Rd),
2524 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra, pred:$p, cc_out:$s),
2525 IIC_iMAC32, [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm),
2526 GPR:$Ra))]>,
2527 Requires<[IsARM, NoV6]> {
2528 bits<4> Ra;
2529 let Inst{15-12} = Ra;
2530}
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002531def MLA : AsMul1I32<0b0000001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2532 IIC_iMAC32, "mla", "\t$Rd, $Rn, $Rm, $Ra",
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002533 [(set GPR:$Rd, (add (mul GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2534 Requires<[IsARM, HasV6]> {
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002535 bits<4> Ra;
2536 let Inst{15-12} = Ra;
2537}
Evan Chenga8e29892007-01-19 07:51:42 +00002538
Jim Grosbach65711012010-11-19 22:22:37 +00002539def MLS : AMul1I<0b0000011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2540 IIC_iMAC32, "mls", "\t$Rd, $Rn, $Rm, $Ra",
2541 [(set GPR:$Rd, (sub GPR:$Ra, (mul GPR:$Rn, GPR:$Rm)))]>,
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002542 Requires<[IsARM, HasV6T2]> {
2543 bits<4> Rd;
2544 bits<4> Rm;
2545 bits<4> Rn;
Jim Grosbach65711012010-11-19 22:22:37 +00002546 bits<4> Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002547 let Inst{19-16} = Rd;
Jim Grosbach65711012010-11-19 22:22:37 +00002548 let Inst{15-12} = Ra;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002549 let Inst{11-8} = Rm;
2550 let Inst{3-0} = Rn;
2551}
Evan Chengedcbada2009-07-06 22:05:45 +00002552
Evan Chenga8e29892007-01-19 07:51:42 +00002553// Extra precision multiplies with low / high results
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002554
Evan Chengcd799b92009-06-12 20:46:18 +00002555let neverHasSideEffects = 1 in {
Evan Cheng8de898a2009-06-26 00:19:44 +00002556let isCommutable = 1 in {
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002557let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2558def SMULLv5 : PseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2559 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2560 IIC_iMUL64, []>,
2561 Requires<[IsARM, NoV6]>;
2562
2563def UMULLv5 : PseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2564 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2565 IIC_iMUL64, []>,
2566 Requires<[IsARM, NoV6]>;
2567}
2568
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002569def SMULL : AsMul1I64<0b0000110, (outs GPR:$RdLo, GPR:$RdHi),
2570 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002571 "smull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2572 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002573
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002574def UMULL : AsMul1I64<0b0000100, (outs GPR:$RdLo, GPR:$RdHi),
2575 (ins GPR:$Rn, GPR:$Rm), IIC_iMUL64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002576 "umull", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2577 Requires<[IsARM, HasV6]>;
Evan Cheng8de898a2009-06-26 00:19:44 +00002578}
Evan Chenga8e29892007-01-19 07:51:42 +00002579
2580// Multiply + accumulate
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002581let Constraints = "@earlyclobber $RdLo,@earlyclobber $RdHi" in {
2582def SMLALv5 : PseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2583 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2584 IIC_iMAC64, []>,
2585 Requires<[IsARM, NoV6]>;
2586def UMLALv5 : PseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2587 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2588 IIC_iMAC64, []>,
2589 Requires<[IsARM, NoV6]>;
2590def UMAALv5 : PseudoInst<(outs GPR:$RdLo, GPR:$RdHi),
2591 (ins GPR:$Rn, GPR:$Rm, pred:$p, cc_out:$s),
2592 IIC_iMAC64, []>,
2593 Requires<[IsARM, NoV6]>;
2594
2595}
2596
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002597def SMLAL : AsMul1I64<0b0000111, (outs GPR:$RdLo, GPR:$RdHi),
2598 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002599 "smlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2600 Requires<[IsARM, HasV6]>;
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002601def UMLAL : AsMul1I64<0b0000101, (outs GPR:$RdLo, GPR:$RdHi),
2602 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
Anton Korobeynikov4d728602011-01-01 20:38:38 +00002603 "umlal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2604 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002605
Jim Grosbachf50af8b2010-10-21 22:52:30 +00002606def UMAAL : AMul1I <0b0000010, (outs GPR:$RdLo, GPR:$RdHi),
2607 (ins GPR:$Rn, GPR:$Rm), IIC_iMAC64,
2608 "umaal", "\t$RdLo, $RdHi, $Rn, $Rm", []>,
2609 Requires<[IsARM, HasV6]> {
2610 bits<4> RdLo;
2611 bits<4> RdHi;
2612 bits<4> Rm;
2613 bits<4> Rn;
2614 let Inst{19-16} = RdLo;
2615 let Inst{15-12} = RdHi;
2616 let Inst{11-8} = Rm;
2617 let Inst{3-0} = Rn;
2618}
Evan Chengcd799b92009-06-12 20:46:18 +00002619} // neverHasSideEffects
Evan Chenga8e29892007-01-19 07:51:42 +00002620
2621// Most significant word multiply
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002622def SMMUL : AMul2I <0b0111010, 0b0001, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2623 IIC_iMUL32, "smmul", "\t$Rd, $Rn, $Rm",
2624 [(set GPR:$Rd, (mulhs GPR:$Rn, GPR:$Rm))]>,
Evan Chengfbc9d412008-11-06 01:21:28 +00002625 Requires<[IsARM, HasV6]> {
Evan Chengfbc9d412008-11-06 01:21:28 +00002626 let Inst{15-12} = 0b1111;
2627}
Evan Cheng13ab0202007-07-10 18:08:01 +00002628
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002629def SMMULR : AMul2I <0b0111010, 0b0011, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2630 IIC_iMUL32, "smmulr", "\t$Rd, $Rn, $Rm",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002631 [/* For disassembly only; pattern left blank */]>,
2632 Requires<[IsARM, HasV6]> {
Johnny Chen2ec5e492010-02-22 21:50:40 +00002633 let Inst{15-12} = 0b1111;
2634}
2635
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002636def SMMLA : AMul2Ia <0b0111010, 0b0001, (outs GPR:$Rd),
2637 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2638 IIC_iMAC32, "smmla", "\t$Rd, $Rn, $Rm, $Ra",
2639 [(set GPR:$Rd, (add (mulhs GPR:$Rn, GPR:$Rm), GPR:$Ra))]>,
2640 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002641
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002642def SMMLAR : AMul2Ia <0b0111010, 0b0011, (outs GPR:$Rd),
2643 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2644 IIC_iMAC32, "smmlar", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002645 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002646 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002647
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002648def SMMLS : AMul2Ia <0b0111010, 0b1101, (outs GPR:$Rd),
2649 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2650 IIC_iMAC32, "smmls", "\t$Rd, $Rn, $Rm, $Ra",
2651 [(set GPR:$Rd, (sub GPR:$Ra, (mulhs GPR:$Rn, GPR:$Rm)))]>,
2652 Requires<[IsARM, HasV6]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002653
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002654def SMMLSR : AMul2Ia <0b0111010, 0b1111, (outs GPR:$Rd),
2655 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2656 IIC_iMAC32, "smmlsr", "\t$Rd, $Rn, $Rm, $Ra",
Johnny Chen2ec5e492010-02-22 21:50:40 +00002657 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach9463d0e2010-10-22 17:16:17 +00002658 Requires<[IsARM, HasV6]>;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002659
Raul Herbster37fb5b12007-08-30 23:25:47 +00002660multiclass AI_smul<string opc, PatFrag opnode> {
Jim Grosbach3870b752010-10-22 18:35:16 +00002661 def BB : AMulxyI<0b0001011, 0b00, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2662 IIC_iMUL16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm",
2663 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2664 (sext_inreg GPR:$Rm, i16)))]>,
2665 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002666
Jim Grosbach3870b752010-10-22 18:35:16 +00002667 def BT : AMulxyI<0b0001011, 0b10, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2668 IIC_iMUL16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm",
2669 [(set GPR:$Rd, (opnode (sext_inreg GPR:$Rn, i16),
2670 (sra GPR:$Rm, (i32 16))))]>,
2671 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002672
Jim Grosbach3870b752010-10-22 18:35:16 +00002673 def TB : AMulxyI<0b0001011, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2674 IIC_iMUL16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm",
2675 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2676 (sext_inreg GPR:$Rm, i16)))]>,
2677 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002678
Jim Grosbach3870b752010-10-22 18:35:16 +00002679 def TT : AMulxyI<0b0001011, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2680 IIC_iMUL16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm",
2681 [(set GPR:$Rd, (opnode (sra GPR:$Rn, (i32 16)),
2682 (sra GPR:$Rm, (i32 16))))]>,
2683 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002684
Jim Grosbach3870b752010-10-22 18:35:16 +00002685 def WB : AMulxyI<0b0001001, 0b01, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2686 IIC_iMUL16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm",
2687 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2688 (sext_inreg GPR:$Rm, i16)), (i32 16)))]>,
2689 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002690
Jim Grosbach3870b752010-10-22 18:35:16 +00002691 def WT : AMulxyI<0b0001001, 0b11, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2692 IIC_iMUL16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm",
2693 [(set GPR:$Rd, (sra (opnode GPR:$Rn,
2694 (sra GPR:$Rm, (i32 16))), (i32 16)))]>,
2695 Requires<[IsARM, HasV5TE]>;
Rafael Espindolabec2e382006-10-16 16:33:29 +00002696}
2697
Raul Herbster37fb5b12007-08-30 23:25:47 +00002698
2699multiclass AI_smla<string opc, PatFrag opnode> {
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002700 def BB : AMulxyIa<0b0001000, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002701 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2702 IIC_iMAC16, !strconcat(opc, "bb"), "\t$Rd, $Rn, $Rm, $Ra",
2703 [(set GPR:$Rd, (add GPR:$Ra,
2704 (opnode (sext_inreg GPR:$Rn, i16),
2705 (sext_inreg GPR:$Rm, i16))))]>,
2706 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002707
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002708 def BT : AMulxyIa<0b0001000, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002709 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2710 IIC_iMAC16, !strconcat(opc, "bt"), "\t$Rd, $Rn, $Rm, $Ra",
2711 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sext_inreg GPR:$Rn, i16),
2712 (sra GPR:$Rm, (i32 16)))))]>,
2713 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002714
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002715 def TB : AMulxyIa<0b0001000, 0b01, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002716 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2717 IIC_iMAC16, !strconcat(opc, "tb"), "\t$Rd, $Rn, $Rm, $Ra",
2718 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2719 (sext_inreg GPR:$Rm, i16))))]>,
2720 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002721
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002722 def TT : AMulxyIa<0b0001000, 0b11, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002723 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2724 IIC_iMAC16, !strconcat(opc, "tt"), "\t$Rd, $Rn, $Rm, $Ra",
2725 [(set GPR:$Rd, (add GPR:$Ra, (opnode (sra GPR:$Rn, (i32 16)),
2726 (sra GPR:$Rm, (i32 16)))))]>,
2727 Requires<[IsARM, HasV5TE]>;
Evan Chenga8e29892007-01-19 07:51:42 +00002728
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002729 def WB : AMulxyIa<0b0001001, 0b00, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002730 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2731 IIC_iMAC16, !strconcat(opc, "wb"), "\t$Rd, $Rn, $Rm, $Ra",
2732 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2733 (sext_inreg GPR:$Rm, i16)), (i32 16))))]>,
2734 Requires<[IsARM, HasV5TE]>;
Raul Herbster37fb5b12007-08-30 23:25:47 +00002735
Jim Grosbachd507d1f2010-11-11 01:27:41 +00002736 def WT : AMulxyIa<0b0001001, 0b10, (outs GPR:$Rd),
Jim Grosbach3870b752010-10-22 18:35:16 +00002737 (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2738 IIC_iMAC16, !strconcat(opc, "wt"), "\t$Rd, $Rn, $Rm, $Ra",
2739 [(set GPR:$Rd, (add GPR:$Ra, (sra (opnode GPR:$Rn,
2740 (sra GPR:$Rm, (i32 16))), (i32 16))))]>,
2741 Requires<[IsARM, HasV5TE]>;
Rafael Espindola70673a12006-10-18 16:20:57 +00002742}
Rafael Espindola5c2aa0a2006-09-08 12:47:03 +00002743
Raul Herbster37fb5b12007-08-30 23:25:47 +00002744defm SMUL : AI_smul<"smul", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
2745defm SMLA : AI_smla<"smla", BinOpFrag<(mul node:$LHS, node:$RHS)>>;
Rafael Espindola27185192006-09-29 21:20:16 +00002746
Johnny Chen83498e52010-02-12 21:59:23 +00002747// Halfword multiply accumulate long: SMLAL<x><y> -- for disassembly only
Jim Grosbach3870b752010-10-22 18:35:16 +00002748def SMLALBB : AMulxyI64<0b0001010, 0b00, (outs GPR:$RdLo, GPR:$RdHi),
2749 (ins GPR:$Rn, GPR:$Rm),
2750 IIC_iMAC64, "smlalbb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002751 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002752 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002753
Jim Grosbach3870b752010-10-22 18:35:16 +00002754def SMLALBT : AMulxyI64<0b0001010, 0b10, (outs GPR:$RdLo, GPR:$RdHi),
2755 (ins GPR:$Rn, GPR:$Rm),
2756 IIC_iMAC64, "smlalbt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002757 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002758 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002759
Jim Grosbach3870b752010-10-22 18:35:16 +00002760def SMLALTB : AMulxyI64<0b0001010, 0b01, (outs GPR:$RdLo, GPR:$RdHi),
2761 (ins GPR:$Rn, GPR:$Rm),
2762 IIC_iMAC64, "smlaltb", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002763 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002764 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002765
Jim Grosbach3870b752010-10-22 18:35:16 +00002766def SMLALTT : AMulxyI64<0b0001010, 0b11, (outs GPR:$RdLo, GPR:$RdHi),
2767 (ins GPR:$Rn, GPR:$Rm),
2768 IIC_iMAC64, "smlaltt", "\t$RdLo, $RdHi, $Rn, $Rm",
Johnny Chen83498e52010-02-12 21:59:23 +00002769 [/* For disassembly only; pattern left blank */]>,
Jim Grosbach3870b752010-10-22 18:35:16 +00002770 Requires<[IsARM, HasV5TE]>;
Johnny Chen83498e52010-02-12 21:59:23 +00002771
Johnny Chen667d1272010-02-22 18:50:54 +00002772// Helper class for AI_smld -- for disassembly only
Jim Grosbach385e1362010-10-22 19:15:30 +00002773class AMulDualIbase<bit long, bit sub, bit swap, dag oops, dag iops,
2774 InstrItinClass itin, string opc, string asm>
Johnny Chen667d1272010-02-22 18:50:54 +00002775 : AI<oops, iops, MulFrm, itin, opc, asm, []>, Requires<[IsARM, HasV6]> {
Jim Grosbach385e1362010-10-22 19:15:30 +00002776 bits<4> Rn;
2777 bits<4> Rm;
Johnny Chen667d1272010-02-22 18:50:54 +00002778 let Inst{4} = 1;
2779 let Inst{5} = swap;
2780 let Inst{6} = sub;
2781 let Inst{7} = 0;
2782 let Inst{21-20} = 0b00;
2783 let Inst{22} = long;
2784 let Inst{27-23} = 0b01110;
Jim Grosbach385e1362010-10-22 19:15:30 +00002785 let Inst{11-8} = Rm;
2786 let Inst{3-0} = Rn;
2787}
2788class AMulDualI<bit long, bit sub, bit swap, dag oops, dag iops,
2789 InstrItinClass itin, string opc, string asm>
2790 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2791 bits<4> Rd;
2792 let Inst{15-12} = 0b1111;
2793 let Inst{19-16} = Rd;
2794}
2795class AMulDualIa<bit long, bit sub, bit swap, dag oops, dag iops,
2796 InstrItinClass itin, string opc, string asm>
2797 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2798 bits<4> Ra;
2799 let Inst{15-12} = Ra;
2800}
2801class AMulDualI64<bit long, bit sub, bit swap, dag oops, dag iops,
2802 InstrItinClass itin, string opc, string asm>
2803 : AMulDualIbase<long, sub, swap, oops, iops, itin, opc, asm> {
2804 bits<4> RdLo;
2805 bits<4> RdHi;
2806 let Inst{19-16} = RdHi;
2807 let Inst{15-12} = RdLo;
Johnny Chen667d1272010-02-22 18:50:54 +00002808}
2809
2810multiclass AI_smld<bit sub, string opc> {
2811
Jim Grosbach385e1362010-10-22 19:15:30 +00002812 def D : AMulDualIa<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2813 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002814
Jim Grosbach385e1362010-10-22 19:15:30 +00002815 def DX: AMulDualIa<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm, GPR:$Ra),
2816 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm, $Ra">;
Johnny Chen667d1272010-02-22 18:50:54 +00002817
Jim Grosbach385e1362010-10-22 19:15:30 +00002818 def LD: AMulDualI64<1, sub, 0, (outs GPR:$RdLo,GPR:$RdHi),
2819 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2820 !strconcat(opc, "ld"), "\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002821
Jim Grosbach385e1362010-10-22 19:15:30 +00002822 def LDX : AMulDualI64<1, sub, 1, (outs GPR:$RdLo,GPR:$RdHi),
2823 (ins GPR:$Rn, GPR:$Rm), NoItinerary,
2824 !strconcat(opc, "ldx"),"\t$RdLo, $RdHi, $Rn, $Rm">;
Johnny Chen667d1272010-02-22 18:50:54 +00002825
2826}
2827
2828defm SMLA : AI_smld<0, "smla">;
2829defm SMLS : AI_smld<1, "smls">;
2830
Johnny Chen2ec5e492010-02-22 21:50:40 +00002831multiclass AI_sdml<bit sub, string opc> {
2832
Jim Grosbach385e1362010-10-22 19:15:30 +00002833 def D : AMulDualI<0, sub, 0, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2834 NoItinerary, !strconcat(opc, "d"), "\t$Rd, $Rn, $Rm">;
2835 def DX : AMulDualI<0, sub, 1, (outs GPR:$Rd), (ins GPR:$Rn, GPR:$Rm),
2836 NoItinerary, !strconcat(opc, "dx"), "\t$Rd, $Rn, $Rm">;
Johnny Chen2ec5e492010-02-22 21:50:40 +00002837}
2838
2839defm SMUA : AI_sdml<0, "smua">;
2840defm SMUS : AI_sdml<1, "smus">;
Rafael Espindola42b62f32006-10-13 13:14:59 +00002841
Evan Chenga8e29892007-01-19 07:51:42 +00002842//===----------------------------------------------------------------------===//
2843// Misc. Arithmetic Instructions.
2844//
Rafael Espindola0d9fe762006-10-10 16:33:47 +00002845
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002846def CLZ : AMiscA1I<0b000010110, 0b0001, (outs GPR:$Rd), (ins GPR:$Rm),
2847 IIC_iUNAr, "clz", "\t$Rd, $Rm",
2848 [(set GPR:$Rd, (ctlz GPR:$Rm))]>, Requires<[IsARM, HasV5T]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002849
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002850def RBIT : AMiscA1I<0b01101111, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2851 IIC_iUNAr, "rbit", "\t$Rd, $Rm",
2852 [(set GPR:$Rd, (ARMrbit GPR:$Rm))]>,
2853 Requires<[IsARM, HasV6T2]>;
Jim Grosbach3482c802010-01-18 19:58:49 +00002854
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002855def REV : AMiscA1I<0b01101011, 0b0011, (outs GPR:$Rd), (ins GPR:$Rm),
2856 IIC_iUNAr, "rev", "\t$Rd, $Rm",
2857 [(set GPR:$Rd, (bswap GPR:$Rm))]>, Requires<[IsARM, HasV6]>;
Rafael Espindola199dd672006-10-17 13:13:23 +00002858
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002859def REV16 : AMiscA1I<0b01101011, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2860 IIC_iUNAr, "rev16", "\t$Rd, $Rm",
2861 [(set GPR:$Rd,
2862 (or (and (srl GPR:$Rm, (i32 8)), 0xFF),
2863 (or (and (shl GPR:$Rm, (i32 8)), 0xFF00),
2864 (or (and (srl GPR:$Rm, (i32 8)), 0xFF0000),
2865 (and (shl GPR:$Rm, (i32 8)), 0xFF000000)))))]>,
2866 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002867
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002868def REVSH : AMiscA1I<0b01101111, 0b1011, (outs GPR:$Rd), (ins GPR:$Rm),
2869 IIC_iUNAr, "revsh", "\t$Rd, $Rm",
2870 [(set GPR:$Rd,
Evan Chenga8e29892007-01-19 07:51:42 +00002871 (sext_inreg
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002872 (or (srl (and GPR:$Rm, 0xFF00), (i32 8)),
2873 (shl GPR:$Rm, (i32 8))), i16))]>,
2874 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002875
Bob Wilsonf955f292010-08-17 17:23:19 +00002876def lsl_shift_imm : SDNodeXForm<imm, [{
2877 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::lsl, N->getZExtValue());
2878 return CurDAG->getTargetConstant(Sh, MVT::i32);
2879}]>;
2880
2881def lsl_amt : PatLeaf<(i32 imm), [{
2882 return (N->getZExtValue() < 32);
2883}], lsl_shift_imm>;
2884
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002885def PKHBT : APKHI<0b01101000, 0, (outs GPR:$Rd),
2886 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2887 IIC_iALUsi, "pkhbt", "\t$Rd, $Rn, $Rm$sh",
2888 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF),
2889 (and (shl GPR:$Rm, lsl_amt:$sh),
2890 0xFFFF0000)))]>,
2891 Requires<[IsARM, HasV6]>;
Rafael Espindola27185192006-09-29 21:20:16 +00002892
Evan Chenga8e29892007-01-19 07:51:42 +00002893// Alternate cases for PKHBT where identities eliminate some nodes.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002894def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (and GPR:$Rm, 0xFFFF0000)),
2895 (PKHBT GPR:$Rn, GPR:$Rm, 0)>;
2896def : ARMV6Pat<(or (and GPR:$Rn, 0xFFFF), (shl GPR:$Rm, imm16_31:$sh)),
2897 (PKHBT GPR:$Rn, GPR:$Rm, (lsl_shift_imm imm16_31:$sh))>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002898
Bob Wilsonf955f292010-08-17 17:23:19 +00002899def asr_shift_imm : SDNodeXForm<imm, [{
2900 unsigned Sh = ARM_AM::getSORegOpc(ARM_AM::asr, N->getZExtValue());
2901 return CurDAG->getTargetConstant(Sh, MVT::i32);
2902}]>;
2903
2904def asr_amt : PatLeaf<(i32 imm), [{
2905 return (N->getZExtValue() <= 32);
2906}], asr_shift_imm>;
Rafael Espindolaa2845842006-10-05 16:48:49 +00002907
Bob Wilsondc66eda2010-08-16 22:26:55 +00002908// Note: Shifts of 1-15 bits will be transformed to srl instead of sra and
2909// will match the pattern below.
Jim Grosbachf8da5f52010-10-22 22:12:16 +00002910def PKHTB : APKHI<0b01101000, 1, (outs GPR:$Rd),
2911 (ins GPR:$Rn, GPR:$Rm, shift_imm:$sh),
2912 IIC_iBITsi, "pkhtb", "\t$Rd, $Rn, $Rm$sh",
2913 [(set GPR:$Rd, (or (and GPR:$Rn, 0xFFFF0000),
2914 (and (sra GPR:$Rm, asr_amt:$sh),
2915 0xFFFF)))]>,
2916 Requires<[IsARM, HasV6]>;
Rafael Espindola9e071f02006-10-02 19:30:56 +00002917
Evan Chenga8e29892007-01-19 07:51:42 +00002918// Alternate cases for PKHTB where identities eliminate some nodes. Note that
2919// a shift amount of 0 is *not legal* here, it is PKHBT instead.
Bob Wilsondc66eda2010-08-16 22:26:55 +00002920def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000), (srl GPR:$src2, imm16_31:$sh)),
Bob Wilsonf955f292010-08-17 17:23:19 +00002921 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm16_31:$sh))>;
Evan Chenga8e29892007-01-19 07:51:42 +00002922def : ARMV6Pat<(or (and GPR:$src1, 0xFFFF0000),
Bob Wilsonf955f292010-08-17 17:23:19 +00002923 (and (srl GPR:$src2, imm1_15:$sh), 0xFFFF)),
2924 (PKHTB GPR:$src1, GPR:$src2, (asr_shift_imm imm1_15:$sh))>;
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002925
Evan Chenga8e29892007-01-19 07:51:42 +00002926//===----------------------------------------------------------------------===//
2927// Comparison Instructions...
2928//
Rafael Espindolab47e1d02006-10-10 18:55:14 +00002929
Jim Grosbach26421962008-10-14 20:36:24 +00002930defm CMP : AI1_cmp_irs<0b1010, "cmp",
Evan Cheng5d42c562010-09-29 00:49:25 +00002931 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
Evan Cheng0ff94f72007-08-07 01:37:15 +00002932 BinOpFrag<(ARMcmp node:$LHS, node:$RHS)>>;
Bill Wendling6165e872010-08-26 18:33:51 +00002933
Jim Grosbach97a884d2010-12-07 20:41:06 +00002934// ARMcmpZ can re-use the above instruction definitions.
2935def : ARMPat<(ARMcmpZ GPR:$src, so_imm:$imm),
2936 (CMPri GPR:$src, so_imm:$imm)>;
2937def : ARMPat<(ARMcmpZ GPR:$src, GPR:$rhs),
2938 (CMPrr GPR:$src, GPR:$rhs)>;
2939def : ARMPat<(ARMcmpZ GPR:$src, so_reg:$rhs),
2940 (CMPrs GPR:$src, so_reg:$rhs)>;
2941
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002942// FIXME: We have to be careful when using the CMN instruction and comparison
2943// with 0. One would expect these two pieces of code should give identical
Bill Wendling6165e872010-08-26 18:33:51 +00002944// results:
2945//
2946// rsbs r1, r1, 0
2947// cmp r0, r1
2948// mov r0, #0
2949// it ls
2950// mov r0, #1
2951//
2952// and:
Jim Grosbacha9a968d2010-10-22 23:48:29 +00002953//
Bill Wendling6165e872010-08-26 18:33:51 +00002954// cmn r0, r1
2955// mov r0, #0
2956// it ls
2957// mov r0, #1
2958//
2959// However, the CMN gives the *opposite* result when r1 is 0. This is because
2960// the carry flag is set in the CMP case but not in the CMN case. In short, the
2961// CMP instruction doesn't perform a truncate of the (logical) NOT of 0 plus the
2962// value of r0 and the carry bit (because the "carry bit" parameter to
2963// AddWithCarry is defined as 1 in this case, the carry flag will always be set
2964// when r0 >= 0). The CMN instruction doesn't perform a NOT of 0 so there is
2965// never a "carry" when this AddWithCarry is performed (because the "carry bit"
2966// parameter to AddWithCarry is defined as 0).
2967//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002968// When x is 0 and unsigned:
Bill Wendling6165e872010-08-26 18:33:51 +00002969//
2970// x = 0
2971// ~x = 0xFFFF FFFF
2972// ~x + 1 = 0x1 0000 0000
2973// (-x = 0) != (0x1 0000 0000 = ~x + 1)
2974//
Bill Wendlingc8714bb2010-09-10 10:31:11 +00002975// Therefore, we should disable CMN when comparing against zero, until we can
2976// limit when the CMN instruction is used (when we know that the RHS is not 0 or
2977// when it's a comparison which doesn't look at the 'carry' flag).
Bill Wendling6165e872010-08-26 18:33:51 +00002978//
2979// (See the ARM docs for the "AddWithCarry" pseudo-code.)
2980//
2981// This is related to <rdar://problem/7569620>.
2982//
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002983//defm CMN : AI1_cmp_irs<0b1011, "cmn",
2984// BinOpFrag<(ARMcmp node:$LHS,(ineg node:$RHS))>>;
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00002985
Evan Chenga8e29892007-01-19 07:51:42 +00002986// Note that TST/TEQ don't set all the same flags that CMP does!
Evan Chengd87293c2008-11-06 08:47:38 +00002987defm TST : AI1_cmp_irs<0b1000, "tst",
Evan Cheng5d42c562010-09-29 00:49:25 +00002988 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00002989 BinOpFrag<(ARMcmpZ (and_su node:$LHS, node:$RHS), 0)>, 1>;
Evan Chengd87293c2008-11-06 08:47:38 +00002990defm TEQ : AI1_cmp_irs<0b1001, "teq",
Evan Cheng5d42c562010-09-29 00:49:25 +00002991 IIC_iTSTi, IIC_iTSTr, IIC_iTSTsr,
Evan Chengc4af4632010-11-17 20:13:28 +00002992 BinOpFrag<(ARMcmpZ (xor_su node:$LHS, node:$RHS), 0)>, 1>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00002993
David Goodwinc0309b42009-06-29 15:33:01 +00002994defm CMNz : AI1_cmp_irs<0b1011, "cmn",
Evan Cheng5d42c562010-09-29 00:49:25 +00002995 IIC_iCMPi, IIC_iCMPr, IIC_iCMPsr,
David Goodwinc0309b42009-06-29 15:33:01 +00002996 BinOpFrag<(ARMcmpZ node:$LHS,(ineg node:$RHS))>>;
Evan Cheng2c614c52007-06-06 10:17:05 +00002997
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00002998//def : ARMPat<(ARMcmp GPR:$src, so_imm_neg:$imm),
2999// (CMNri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003000
David Goodwinc0309b42009-06-29 15:33:01 +00003001def : ARMPat<(ARMcmpZ GPR:$src, so_imm_neg:$imm),
Jim Grosbachd5d2bae2010-01-22 00:08:13 +00003002 (CMNzri GPR:$src, so_imm_neg:$imm)>;
Lauro Ramos Venancio99966632007-04-02 01:30:03 +00003003
Evan Cheng218977b2010-07-13 19:27:42 +00003004// Pseudo i64 compares for some floating point compares.
3005let usesCustomInserter = 1, isBranch = 1, isTerminator = 1,
3006 Defs = [CPSR] in {
3007def BCCi64 : PseudoInst<(outs),
Jim Grosbachc5ed0132010-08-17 18:39:16 +00003008 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, brtarget:$dst),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003009 IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003010 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, GPR:$rhs1, GPR:$rhs2, bb:$dst)]>;
3011
3012def BCCZi64 : PseudoInst<(outs),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003013 (ins i32imm:$cc, GPR:$lhs1, GPR:$lhs2, brtarget:$dst), IIC_Br,
Evan Cheng218977b2010-07-13 19:27:42 +00003014 [(ARMBcci64 imm:$cc, GPR:$lhs1, GPR:$lhs2, 0, 0, bb:$dst)]>;
3015} // usesCustomInserter
3016
Rafael Espindolae5bbd6d2006-10-07 14:24:52 +00003017
Evan Chenga8e29892007-01-19 07:51:42 +00003018// Conditional moves
Evan Chengc85e8322007-07-05 07:13:32 +00003019// FIXME: should be able to write a pattern for ARMcmov, but can't use
Jim Grosbach64171712010-02-16 21:07:46 +00003020// a two-value operand where a dag node expects two operands. :(
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003021// FIXME: These should all be pseudo-instructions that get expanded to
3022// the normal MOV instructions. That would fix the dependency on
3023// special casing them in tblgen.
Owen Andersonf523e472010-09-23 23:45:25 +00003024let neverHasSideEffects = 1 in {
Jim Grosbach89c898f2010-10-13 00:50:27 +00003025def MOVCCr : AI1<0b1101, (outs GPR:$Rd), (ins GPR:$false, GPR:$Rm), DPFrm,
3026 IIC_iCMOVr, "mov", "\t$Rd, $Rm",
3027 [/*(set GPR:$Rd, (ARMcmov GPR:$false, GPR:$Rm, imm:$cc, CCR:$ccr))*/]>,
3028 RegConstraint<"$false = $Rd">, UnaryDP {
3029 bits<4> Rd;
3030 bits<4> Rm;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003031 let Inst{25} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003032 let Inst{20} = 0;
Jim Grosbach89c898f2010-10-13 00:50:27 +00003033 let Inst{15-12} = Rd;
Johnny Chen04301522009-11-07 00:54:36 +00003034 let Inst{11-4} = 0b00000000;
Jim Grosbach27e90082010-10-29 19:28:17 +00003035 let Inst{3-0} = Rm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003036}
Rafael Espindola493a7fc2006-10-10 20:38:57 +00003037
Jim Grosbach27e90082010-10-29 19:28:17 +00003038def MOVCCs : AI1<0b1101, (outs GPR:$Rd),
3039 (ins GPR:$false, so_reg:$shift), DPSoRegFrm, IIC_iCMOVsr,
3040 "mov", "\t$Rd, $shift",
3041 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_reg:$shift, imm:$cc, CCR:$ccr))*/]>,
3042 RegConstraint<"$false = $Rd">, UnaryDP {
3043 bits<4> Rd;
Jim Grosbach27e90082010-10-29 19:28:17 +00003044 bits<12> shift;
Bob Wilson8e86b512009-10-14 19:00:24 +00003045 let Inst{25} = 0;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003046 let Inst{20} = 0;
Jim Grosbach79119162010-11-16 18:13:42 +00003047 let Inst{19-16} = 0;
Jim Grosbach27e90082010-10-29 19:28:17 +00003048 let Inst{15-12} = Rd;
3049 let Inst{11-0} = shift;
Jim Grosbach3bbdcea2010-10-07 00:42:42 +00003050}
3051
Evan Chengc4af4632010-11-17 20:13:28 +00003052let isMoveImm = 1 in
Jason W Kim837caa92010-11-18 23:37:15 +00003053def MOVCCi16 : AI1<0b1000, (outs GPR:$Rd), (ins GPR:$false, movt_imm:$imm),
Jim Grosbach27e90082010-10-29 19:28:17 +00003054 DPFrm, IIC_iMOVi,
3055 "movw", "\t$Rd, $imm",
3056 []>,
3057 RegConstraint<"$false = $Rd">, Requires<[IsARM, HasV6T2]>,
3058 UnaryDP {
3059 bits<4> Rd;
3060 bits<16> imm;
Bob Wilson8e86b512009-10-14 19:00:24 +00003061 let Inst{25} = 1;
Jim Grosbach27e90082010-10-29 19:28:17 +00003062 let Inst{20} = 0;
3063 let Inst{19-16} = imm{15-12};
3064 let Inst{15-12} = Rd;
3065 let Inst{11-0} = imm{11-0};
3066}
3067
Evan Chengc4af4632010-11-17 20:13:28 +00003068let isMoveImm = 1 in
Jim Grosbach27e90082010-10-29 19:28:17 +00003069def MOVCCi : AI1<0b1101, (outs GPR:$Rd),
3070 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3071 "mov", "\t$Rd, $imm",
3072 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm:$imm, imm:$cc, CCR:$ccr))*/]>,
3073 RegConstraint<"$false = $Rd">, UnaryDP {
3074 bits<4> Rd;
3075 bits<12> imm;
3076 let Inst{25} = 1;
3077 let Inst{20} = 0;
3078 let Inst{19-16} = 0b0000;
3079 let Inst{15-12} = Rd;
3080 let Inst{11-0} = imm;
Evan Cheng7995ef32009-09-09 01:47:07 +00003081}
Evan Cheng875a6ac2010-11-12 22:42:47 +00003082
Evan Cheng63f35442010-11-13 02:25:14 +00003083// Two instruction predicate mov immediate.
Evan Chengc4af4632010-11-17 20:13:28 +00003084let isMoveImm = 1 in
Evan Cheng63f35442010-11-13 02:25:14 +00003085def MOVCCi32imm : PseudoInst<(outs GPR:$Rd),
3086 (ins GPR:$false, i32imm:$src, pred:$p),
Jim Grosbach99594eb2010-11-18 01:38:26 +00003087 IIC_iCMOVix2, []>, RegConstraint<"$false = $Rd">;
Evan Cheng63f35442010-11-13 02:25:14 +00003088
Evan Chengc4af4632010-11-17 20:13:28 +00003089let isMoveImm = 1 in
Evan Cheng875a6ac2010-11-12 22:42:47 +00003090def MVNCCi : AI1<0b1111, (outs GPR:$Rd),
3091 (ins GPR:$false, so_imm:$imm), DPFrm, IIC_iCMOVi,
3092 "mvn", "\t$Rd, $imm",
3093 [/*(set GPR:$Rd, (ARMcmov GPR:$false, so_imm_not:$imm, imm:$cc, CCR:$ccr))*/]>,
3094 RegConstraint<"$false = $Rd">, UnaryDP {
3095 bits<4> Rd;
3096 bits<12> imm;
3097 let Inst{25} = 1;
3098 let Inst{20} = 0;
3099 let Inst{19-16} = 0b0000;
3100 let Inst{15-12} = Rd;
3101 let Inst{11-0} = imm;
3102}
Owen Andersonf523e472010-09-23 23:45:25 +00003103} // neverHasSideEffects
Rafael Espindolad9ae7782006-10-07 13:46:42 +00003104
Jim Grosbach3728e962009-12-10 00:11:09 +00003105//===----------------------------------------------------------------------===//
3106// Atomic operations intrinsics
3107//
3108
Bob Wilsonf74a4292010-10-30 00:54:37 +00003109def memb_opt : Operand<i32> {
3110 let PrintMethod = "printMemBOption";
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003111}
Jim Grosbach3728e962009-12-10 00:11:09 +00003112
Bob Wilsonf74a4292010-10-30 00:54:37 +00003113// memory barriers protect the atomic sequences
3114let hasSideEffects = 1 in {
3115def DMB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3116 "dmb", "\t$opt", [(ARMMemBarrier (i32 imm:$opt))]>,
3117 Requires<[IsARM, HasDB]> {
3118 bits<4> opt;
3119 let Inst{31-4} = 0xf57ff05;
3120 let Inst{3-0} = opt;
Jim Grosbachcbd77d22009-12-10 18:35:32 +00003121}
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003122
Johnny Chen7def14f2010-08-11 23:35:12 +00003123def DMB_MCR : AInoP<(outs), (ins GPR:$zero), MiscFrm, NoItinerary,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003124 "mcr", "\tp15, 0, $zero, c7, c10, 5",
Evan Cheng11db0682010-08-11 06:22:01 +00003125 [(ARMMemBarrierMCR GPR:$zero)]>,
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003126 Requires<[IsARM, HasV6]> {
Jim Grosbach7c03dbd2009-12-14 21:24:16 +00003127 // FIXME: add encoding
3128}
Jim Grosbach3728e962009-12-10 00:11:09 +00003129}
Rafael Espindola4b20fbc2006-10-10 12:56:00 +00003130
Bob Wilsonf74a4292010-10-30 00:54:37 +00003131def DSB : AInoP<(outs), (ins memb_opt:$opt), MiscFrm, NoItinerary,
3132 "dsb", "\t$opt",
3133 [/* For disassembly only; pattern left blank */]>,
3134 Requires<[IsARM, HasDB]> {
3135 bits<4> opt;
3136 let Inst{31-4} = 0xf57ff04;
3137 let Inst{3-0} = opt;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003138}
3139
Johnny Chenfd6037d2010-02-18 00:19:08 +00003140// ISB has only full system option -- for disassembly only
Bob Wilsonf74a4292010-10-30 00:54:37 +00003141def ISB : AInoP<(outs), (ins), MiscFrm, NoItinerary, "isb", "", []>,
3142 Requires<[IsARM, HasDB]> {
Johnny Chen1adc40c2010-08-12 20:46:17 +00003143 let Inst{31-4} = 0xf57ff06;
Johnny Chenfd6037d2010-02-18 00:19:08 +00003144 let Inst{3-0} = 0b1111;
3145}
3146
Jim Grosbach66869102009-12-11 18:52:41 +00003147let usesCustomInserter = 1 in {
Jim Grosbache801dc42009-12-12 01:40:06 +00003148 let Uses = [CPSR] in {
3149 def ATOMIC_LOAD_ADD_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003150 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003151 [(set GPR:$dst, (atomic_load_add_8 GPR:$ptr, GPR:$incr))]>;
3152 def ATOMIC_LOAD_SUB_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003153 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003154 [(set GPR:$dst, (atomic_load_sub_8 GPR:$ptr, GPR:$incr))]>;
3155 def ATOMIC_LOAD_AND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003156 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003157 [(set GPR:$dst, (atomic_load_and_8 GPR:$ptr, GPR:$incr))]>;
3158 def ATOMIC_LOAD_OR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003159 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003160 [(set GPR:$dst, (atomic_load_or_8 GPR:$ptr, GPR:$incr))]>;
3161 def ATOMIC_LOAD_XOR_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003162 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003163 [(set GPR:$dst, (atomic_load_xor_8 GPR:$ptr, GPR:$incr))]>;
3164 def ATOMIC_LOAD_NAND_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003165 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003166 [(set GPR:$dst, (atomic_load_nand_8 GPR:$ptr, GPR:$incr))]>;
3167 def ATOMIC_LOAD_ADD_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003168 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003169 [(set GPR:$dst, (atomic_load_add_16 GPR:$ptr, GPR:$incr))]>;
3170 def ATOMIC_LOAD_SUB_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003171 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003172 [(set GPR:$dst, (atomic_load_sub_16 GPR:$ptr, GPR:$incr))]>;
3173 def ATOMIC_LOAD_AND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003174 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003175 [(set GPR:$dst, (atomic_load_and_16 GPR:$ptr, GPR:$incr))]>;
3176 def ATOMIC_LOAD_OR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003177 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003178 [(set GPR:$dst, (atomic_load_or_16 GPR:$ptr, GPR:$incr))]>;
3179 def ATOMIC_LOAD_XOR_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003180 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003181 [(set GPR:$dst, (atomic_load_xor_16 GPR:$ptr, GPR:$incr))]>;
3182 def ATOMIC_LOAD_NAND_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003183 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003184 [(set GPR:$dst, (atomic_load_nand_16 GPR:$ptr, GPR:$incr))]>;
3185 def ATOMIC_LOAD_ADD_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003186 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003187 [(set GPR:$dst, (atomic_load_add_32 GPR:$ptr, GPR:$incr))]>;
3188 def ATOMIC_LOAD_SUB_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003189 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003190 [(set GPR:$dst, (atomic_load_sub_32 GPR:$ptr, GPR:$incr))]>;
3191 def ATOMIC_LOAD_AND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003192 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003193 [(set GPR:$dst, (atomic_load_and_32 GPR:$ptr, GPR:$incr))]>;
3194 def ATOMIC_LOAD_OR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003195 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003196 [(set GPR:$dst, (atomic_load_or_32 GPR:$ptr, GPR:$incr))]>;
3197 def ATOMIC_LOAD_XOR_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003198 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003199 [(set GPR:$dst, (atomic_load_xor_32 GPR:$ptr, GPR:$incr))]>;
3200 def ATOMIC_LOAD_NAND_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003201 (outs GPR:$dst), (ins GPR:$ptr, GPR:$incr), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003202 [(set GPR:$dst, (atomic_load_nand_32 GPR:$ptr, GPR:$incr))]>;
3203
3204 def ATOMIC_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003205 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003206 [(set GPR:$dst, (atomic_swap_8 GPR:$ptr, GPR:$new))]>;
3207 def ATOMIC_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003208 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003209 [(set GPR:$dst, (atomic_swap_16 GPR:$ptr, GPR:$new))]>;
3210 def ATOMIC_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003211 (outs GPR:$dst), (ins GPR:$ptr, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003212 [(set GPR:$dst, (atomic_swap_32 GPR:$ptr, GPR:$new))]>;
3213
Jim Grosbache801dc42009-12-12 01:40:06 +00003214 def ATOMIC_CMP_SWAP_I8 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003215 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003216 [(set GPR:$dst, (atomic_cmp_swap_8 GPR:$ptr, GPR:$old, GPR:$new))]>;
3217 def ATOMIC_CMP_SWAP_I16 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003218 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003219 [(set GPR:$dst, (atomic_cmp_swap_16 GPR:$ptr, GPR:$old, GPR:$new))]>;
3220 def ATOMIC_CMP_SWAP_I32 : PseudoInst<
Jim Grosbach99594eb2010-11-18 01:38:26 +00003221 (outs GPR:$dst), (ins GPR:$ptr, GPR:$old, GPR:$new), NoItinerary,
Jim Grosbache801dc42009-12-12 01:40:06 +00003222 [(set GPR:$dst, (atomic_cmp_swap_32 GPR:$ptr, GPR:$old, GPR:$new))]>;
3223}
Jim Grosbach5278eb82009-12-11 01:42:04 +00003224}
3225
3226let mayLoad = 1 in {
Jim Grosbach86875a22010-10-29 19:58:57 +00003227def LDREXB : AIldrex<0b10, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3228 "ldrexb", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003229 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003230def LDREXH : AIldrex<0b11, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3231 "ldrexh", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003232 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003233def LDREX : AIldrex<0b00, (outs GPR:$Rt), (ins GPR:$Rn), NoItinerary,
3234 "ldrex", "\t$Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003235 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003236def LDREXD : AIldrex<0b01, (outs GPR:$Rt, GPR:$Rt2), (ins GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003237 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003238 "ldrexd", "\t$Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003239 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003240}
3241
Jim Grosbach86875a22010-10-29 19:58:57 +00003242let mayStore = 1, Constraints = "@earlyclobber $Rd" in {
3243def STREXB : AIstrex<0b10, (outs GPR:$Rd), (ins GPR:$src, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003244 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003245 "strexb", "\t$Rd, $src, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003246 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003247def STREXH : AIstrex<0b11, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbach5278eb82009-12-11 01:42:04 +00003248 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003249 "strexh", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003250 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003251def STREX : AIstrex<0b00, (outs GPR:$Rd), (ins GPR:$Rt, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003252 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003253 "strex", "\t$Rd, $Rt, [$Rn]",
Jim Grosbach5278eb82009-12-11 01:42:04 +00003254 []>;
Jim Grosbach86875a22010-10-29 19:58:57 +00003255def STREXD : AIstrex<0b01, (outs GPR:$Rd),
3256 (ins GPR:$Rt, GPR:$Rt2, GPR:$Rn),
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003257 NoItinerary,
Jim Grosbach86875a22010-10-29 19:58:57 +00003258 "strexd", "\t$Rd, $Rt, $Rt2, [$Rn]",
Jim Grosbachd7d72d62009-12-14 17:02:55 +00003259 []>;
Jim Grosbach5278eb82009-12-11 01:42:04 +00003260}
3261
Johnny Chenb9436272010-02-17 22:37:58 +00003262// Clear-Exclusive is for disassembly only.
3263def CLREX : AXI<(outs), (ins), MiscFrm, NoItinerary, "clrex",
3264 [/* For disassembly only; pattern left blank */]>,
3265 Requires<[IsARM, HasV7]> {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003266 let Inst{31-0} = 0b11110101011111111111000000011111;
Johnny Chenb9436272010-02-17 22:37:58 +00003267}
3268
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003269// SWP/SWPB are deprecated in V6/V7 and for disassembly only.
3270let mayLoad = 1 in {
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003271def SWP : AIswp<0, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swp",
3272 [/* For disassembly only; pattern left blank */]>;
3273def SWPB : AIswp<1, (outs GPR:$Rt), (ins GPR:$Rt2, GPR:$Rn), "swpb",
3274 [/* For disassembly only; pattern left blank */]>;
Johnny Chenb3e1bf52010-02-12 20:48:24 +00003275}
3276
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003277//===----------------------------------------------------------------------===//
3278// TLS Instructions
3279//
3280
3281// __aeabi_read_tp preserves the registers r1-r3.
Jason W Kima0871e72010-12-08 23:14:44 +00003282// This is a pseudo inst so that we can get the encoding right,
3283// complete with fixup for the aeabi_read_tp function.
Evan Cheng13ab0202007-07-10 18:08:01 +00003284let isCall = 1,
Evan Cheng1e0eab12010-11-29 22:43:27 +00003285 Defs = [R0, R12, LR, CPSR], Uses = [SP] in {
Jason W Kima0871e72010-12-08 23:14:44 +00003286 def TPsoft : PseudoInst<(outs), (ins), IIC_Br,
Lauro Ramos Venancio64f4fa52007-04-27 13:54:47 +00003287 [(set R0, ARMthread_pointer)]>;
3288}
Rafael Espindolac01c87c2006-10-17 20:33:13 +00003289
Evan Chenga8e29892007-01-19 07:51:42 +00003290//===----------------------------------------------------------------------===//
Jim Grosbach0e0da732009-05-12 23:59:14 +00003291// SJLJ Exception handling intrinsics
Jim Grosbach1add6592009-08-13 15:11:43 +00003292// eh_sjlj_setjmp() is an instruction sequence to store the return
Jim Grosbachf9570122009-05-14 00:46:35 +00003293// address and save #0 in R0 for the non-longjmp case.
Jim Grosbach0e0da732009-05-12 23:59:14 +00003294// Since by its nature we may be coming from some other function to get
3295// here, and we're using the stack frame for the containing function to
3296// save/restore registers, we can't keep anything live in regs across
Jim Grosbachf9570122009-05-14 00:46:35 +00003297// the eh_sjlj_setjmp(), else it will almost certainly have been tromped upon
Jim Grosbach0e0da732009-05-12 23:59:14 +00003298// when we get here from a longjmp(). We force everthing out of registers
Jim Grosbachf9570122009-05-14 00:46:35 +00003299// except for our own input by listing the relevant registers in Defs. By
3300// doing so, we also cause the prologue/epilogue code to actively preserve
3301// all of the callee-saved resgisters, which is exactly what we want.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003302// A constant value is passed in $val, and we use the location as a scratch.
Jim Grosbachf32ecc62010-10-29 20:21:36 +00003303//
3304// These are pseudo-instructions and are lowered to individual MC-insts, so
3305// no encoding information is necessary.
Jim Grosbacha87ded22010-02-08 23:22:00 +00003306let Defs =
Jim Grosbachf35d2162009-08-13 16:59:44 +00003307 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR, D0,
3308 D1, D2, D3, D4, D5, D6, D7, D8, D9, D10, D11, D12, D13, D14, D15,
Evan Cheng0531d042009-07-29 20:10:36 +00003309 D16, D17, D18, D19, D20, D21, D22, D23, D24, D25, D26, D27, D28, D29, D30,
Jim Grosbach5caeff52010-05-28 17:37:40 +00003310 D31 ], hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003311 def Int_eh_sjlj_setjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3312 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003313 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3314 Requires<[IsARM, HasVFP2]>;
3315}
3316
3317let Defs =
Jim Grosbach5caeff52010-05-28 17:37:40 +00003318 [ R0, R1, R2, R3, R4, R5, R6, R7, R8, R9, R10, R11, R12, LR ],
3319 hasSideEffects = 1, isBarrier = 1 in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003320 def Int_eh_sjlj_setjmp_nofp : PseudoInst<(outs), (ins GPR:$src, GPR:$val),
3321 NoItinerary,
Bob Wilsonec80e262010-04-09 20:41:18 +00003322 [(set R0, (ARMeh_sjlj_setjmp GPR:$src, GPR:$val))]>,
3323 Requires<[IsARM, NoVFP]>;
Jim Grosbach0e0da732009-05-12 23:59:14 +00003324}
3325
Jim Grosbach5eb19512010-05-22 01:06:18 +00003326// FIXME: Non-Darwin version(s)
3327let isBarrier = 1, hasSideEffects = 1, isTerminator = 1,
3328 Defs = [ R7, LR, SP ] in {
Jim Grosbache76473d2010-11-29 23:51:31 +00003329def Int_eh_sjlj_longjmp : PseudoInst<(outs), (ins GPR:$src, GPR:$scratch),
3330 NoItinerary,
Jim Grosbach5eb19512010-05-22 01:06:18 +00003331 [(ARMeh_sjlj_longjmp GPR:$src, GPR:$scratch)]>,
3332 Requires<[IsARM, IsDarwin]>;
3333}
3334
Jim Grosbache4ad3872010-10-19 23:27:08 +00003335// eh.sjlj.dispatchsetup pseudo-instruction.
Jim Grosbache317b132010-10-29 20:21:49 +00003336// This pseudo is used for ARM, Thumb1 and Thumb2. Any differences are
Jim Grosbache4ad3872010-10-19 23:27:08 +00003337// handled when the pseudo is expanded (which happens before any passes
3338// that need the instruction size).
3339let isBarrier = 1, hasSideEffects = 1 in
3340def Int_eh_sjlj_dispatchsetup :
Jim Grosbach99594eb2010-11-18 01:38:26 +00003341 PseudoInst<(outs), (ins GPR:$src), NoItinerary,
Jim Grosbache4ad3872010-10-19 23:27:08 +00003342 [(ARMeh_sjlj_dispatchsetup GPR:$src)]>,
3343 Requires<[IsDarwin]>;
3344
Jim Grosbach0e0da732009-05-12 23:59:14 +00003345//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003346// Non-Instruction Patterns
3347//
Rafael Espindola5aca9272006-10-07 14:03:39 +00003348
Evan Chenga8e29892007-01-19 07:51:42 +00003349// Large immediate handling.
Rafael Espindola0505be02006-10-16 21:10:32 +00003350
Evan Cheng893d7fe2010-11-12 23:03:38 +00003351// 32-bit immediate using two piece so_imms or movw + movt.
Chris Lattner017d9472009-10-20 00:40:56 +00003352// This is a single pseudo instruction, the benefit is that it can be remat'd
3353// as a single unit instead of having to handle reg inputs.
3354// FIXME: Remove this when we can do generalized remat.
Evan Chengc4af4632010-11-17 20:13:28 +00003355let isReMaterializable = 1, isMoveImm = 1 in
Jim Grosbach99594eb2010-11-18 01:38:26 +00003356def MOVi32imm : PseudoInst<(outs GPR:$dst), (ins i32imm:$src), IIC_iMOVix2,
Evan Cheng11c11f82010-11-12 23:46:13 +00003357 [(set GPR:$dst, (arm_i32imm:$src))]>,
Evan Cheng893d7fe2010-11-12 23:03:38 +00003358 Requires<[IsARM]>;
Anton Korobeynikov6a2fa322009-09-27 23:52:58 +00003359
Anton Korobeynikov5cdc3a92009-11-24 00:44:37 +00003360// ConstantPool, GlobalAddress, and JumpTable
3361def : ARMPat<(ARMWrapper tglobaladdr :$dst), (LEApcrel tglobaladdr :$dst)>,
3362 Requires<[IsARM, DontUseMovt]>;
3363def : ARMPat<(ARMWrapper tconstpool :$dst), (LEApcrel tconstpool :$dst)>;
3364def : ARMPat<(ARMWrapper tglobaladdr :$dst), (MOVi32imm tglobaladdr :$dst)>,
3365 Requires<[IsARM, UseMovt]>;
3366def : ARMPat<(ARMWrapperJT tjumptable:$dst, imm:$id),
3367 (LEApcrelJT tjumptable:$dst, imm:$id)>;
3368
Evan Chenga8e29892007-01-19 07:51:42 +00003369// TODO: add,sub,and, 3-instr forms?
Rafael Espindola0505be02006-10-16 21:10:32 +00003370
Dale Johannesen51e28e62010-06-03 21:09:53 +00003371// Tail calls
Dale Johannesen38d5f042010-06-15 22:24:08 +00003372def : ARMPat<(ARMtcret tcGPR:$dst),
3373 (TCRETURNri tcGPR:$dst)>, Requires<[IsDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003374
3375def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3376 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3377
3378def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3379 (TCRETURNdi texternalsym:$dst)>, Requires<[IsDarwin]>;
3380
Dale Johannesen38d5f042010-06-15 22:24:08 +00003381def : ARMPat<(ARMtcret tcGPR:$dst),
3382 (TCRETURNriND tcGPR:$dst)>, Requires<[IsNotDarwin]>;
Dale Johannesen51e28e62010-06-03 21:09:53 +00003383
3384def : ARMPat<(ARMtcret (i32 tglobaladdr:$dst)),
3385 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
3386
3387def : ARMPat<(ARMtcret (i32 texternalsym:$dst)),
3388 (TCRETURNdiND texternalsym:$dst)>, Requires<[IsNotDarwin]>;
Rafael Espindola24357862006-10-19 17:05:03 +00003389
Evan Chenga8e29892007-01-19 07:51:42 +00003390// Direct calls
Bob Wilson54fc1242009-06-22 21:01:46 +00003391def : ARMPat<(ARMcall texternalsym:$func), (BL texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003392 Requires<[IsARM, IsNotDarwin]>;
Bob Wilson54fc1242009-06-22 21:01:46 +00003393def : ARMPat<(ARMcall texternalsym:$func), (BLr9 texternalsym:$func)>,
Evan Cheng20a2a0a2009-07-29 21:26:42 +00003394 Requires<[IsARM, IsDarwin]>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003395
Evan Chenga8e29892007-01-19 07:51:42 +00003396// zextload i1 -> zextload i8
Jim Grosbachc1d30212010-10-27 00:19:44 +00003397def : ARMPat<(zextloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3398def : ARMPat<(zextloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
Lauro Ramos Venancioa8f9f4a2006-12-26 19:30:42 +00003399
Evan Chenga8e29892007-01-19 07:51:42 +00003400// extload -> zextload
Jim Grosbachc1d30212010-10-27 00:19:44 +00003401def : ARMPat<(extloadi1 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3402def : ARMPat<(extloadi1 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3403def : ARMPat<(extloadi8 addrmode_imm12:$addr), (LDRBi12 addrmode_imm12:$addr)>;
3404def : ARMPat<(extloadi8 ldst_so_reg:$addr), (LDRBrs ldst_so_reg:$addr)>;
3405
Evan Chenga8e29892007-01-19 07:51:42 +00003406def : ARMPat<(extloadi16 addrmode3:$addr), (LDRH addrmode3:$addr)>;
Rafael Espindola9dca7ad2006-11-01 14:13:27 +00003407
Evan Cheng83b5cf02008-11-05 23:22:34 +00003408def : ARMPat<(extloadi8 addrmodepc:$addr), (PICLDRB addrmodepc:$addr)>;
3409def : ARMPat<(extloadi16 addrmodepc:$addr), (PICLDRH addrmodepc:$addr)>;
3410
Evan Cheng34b12d22007-01-19 20:27:35 +00003411// smul* and smla*
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003412def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3413 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003414 (SMULBB GPR:$a, GPR:$b)>;
3415def : ARMV5TEPat<(mul sext_16_node:$a, sext_16_node:$b),
3416 (SMULBB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003417def : ARMV5TEPat<(mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3418 (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003419 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003420def : ARMV5TEPat<(mul sext_16_node:$a, (sra GPR:$b, (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003421 (SMULBT GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003422def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)),
3423 (sra (shl GPR:$b, (i32 16)), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003424 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003425def : ARMV5TEPat<(mul (sra GPR:$a, (i32 16)), sext_16_node:$b),
Evan Cheng34b12d22007-01-19 20:27:35 +00003426 (SMULTB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003427def : ARMV5TEPat<(sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3428 (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003429 (SMULWB GPR:$a, GPR:$b)>;
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003430def : ARMV5TEPat<(sra (mul GPR:$a, sext_16_node:$b), (i32 16)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003431 (SMULWB GPR:$a, GPR:$b)>;
3432
3433def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003434 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3435 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003436 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3437def : ARMV5TEPat<(add GPR:$acc,
3438 (mul sext_16_node:$a, sext_16_node:$b)),
3439 (SMLABB GPR:$a, GPR:$b, GPR:$acc)>;
3440def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003441 (mul (sra (shl GPR:$a, (i32 16)), (i32 16)),
3442 (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003443 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3444def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003445 (mul sext_16_node:$a, (sra GPR:$b, (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003446 (SMLABT GPR:$a, GPR:$b, GPR:$acc)>;
3447def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003448 (mul (sra GPR:$a, (i32 16)),
3449 (sra (shl GPR:$b, (i32 16)), (i32 16)))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003450 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3451def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003452 (mul (sra GPR:$a, (i32 16)), sext_16_node:$b)),
Evan Cheng34b12d22007-01-19 20:27:35 +00003453 (SMLATB GPR:$a, GPR:$b, GPR:$acc)>;
3454def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003455 (sra (mul GPR:$a, (sra (shl GPR:$b, (i32 16)), (i32 16))),
3456 (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003457 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3458def : ARMV5TEPat<(add GPR:$acc,
Bob Wilson1c76d0e2009-06-22 22:08:29 +00003459 (sra (mul GPR:$a, sext_16_node:$b), (i32 16))),
Evan Cheng34b12d22007-01-19 20:27:35 +00003460 (SMLAWB GPR:$a, GPR:$b, GPR:$acc)>;
3461
Evan Chenga8e29892007-01-19 07:51:42 +00003462//===----------------------------------------------------------------------===//
3463// Thumb Support
3464//
3465
3466include "ARMInstrThumb.td"
3467
3468//===----------------------------------------------------------------------===//
Anton Korobeynikov52237112009-06-17 18:13:58 +00003469// Thumb2 Support
3470//
3471
3472include "ARMInstrThumb2.td"
3473
3474//===----------------------------------------------------------------------===//
Evan Chenga8e29892007-01-19 07:51:42 +00003475// Floating Point Support
3476//
3477
3478include "ARMInstrVFP.td"
Bob Wilson5bafff32009-06-22 23:27:02 +00003479
3480//===----------------------------------------------------------------------===//
3481// Advanced SIMD (NEON) Support
3482//
3483
3484include "ARMInstrNEON.td"
Johnny Chen906d57f2010-02-12 01:44:23 +00003485
3486//===----------------------------------------------------------------------===//
3487// Coprocessor Instructions. For disassembly only.
3488//
3489
3490def CDP : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3491 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3492 NoItinerary, "cdp", "\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3493 [/* For disassembly only; pattern left blank */]> {
3494 let Inst{4} = 0;
3495}
3496
3497def CDP2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3498 nohash_imm:$CRd, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3499 NoItinerary, "cdp2\tp$cop, $opc1, cr$CRd, cr$CRn, cr$CRm, $opc2",
3500 [/* For disassembly only; pattern left blank */]> {
3501 let Inst{31-28} = 0b1111;
3502 let Inst{4} = 0;
3503}
3504
Johnny Chen64dfb782010-02-16 20:04:27 +00003505class ACI<dag oops, dag iops, string opc, string asm>
3506 : I<oops, iops, AddrModeNone, Size4Bytes, IndexModeNone, BrFrm, NoItinerary,
3507 opc, asm, "", [/* For disassembly only; pattern left blank */]> {
3508 let Inst{27-25} = 0b110;
3509}
3510
3511multiclass LdStCop<bits<4> op31_28, bit load, string opc> {
3512
3513 def _OFFSET : ACI<(outs),
3514 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3515 opc, "\tp$cop, cr$CRd, $addr"> {
3516 let Inst{31-28} = op31_28;
3517 let Inst{24} = 1; // P = 1
3518 let Inst{21} = 0; // W = 0
3519 let Inst{22} = 0; // D = 0
3520 let Inst{20} = load;
3521 }
3522
3523 def _PRE : ACI<(outs),
3524 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
3525 opc, "\tp$cop, cr$CRd, $addr!"> {
3526 let Inst{31-28} = op31_28;
3527 let Inst{24} = 1; // P = 1
3528 let Inst{21} = 1; // W = 1
3529 let Inst{22} = 0; // D = 0
3530 let Inst{20} = load;
3531 }
3532
3533 def _POST : ACI<(outs),
3534 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
3535 opc, "\tp$cop, cr$CRd, [$base], $offset"> {
3536 let Inst{31-28} = op31_28;
3537 let Inst{24} = 0; // P = 0
3538 let Inst{21} = 1; // W = 1
3539 let Inst{22} = 0; // D = 0
3540 let Inst{20} = load;
3541 }
3542
3543 def _OPTION : ACI<(outs),
3544 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, i32imm:$option),
3545 opc, "\tp$cop, cr$CRd, [$base], $option"> {
3546 let Inst{31-28} = op31_28;
3547 let Inst{24} = 0; // P = 0
3548 let Inst{23} = 1; // U = 1
3549 let Inst{21} = 0; // W = 0
3550 let Inst{22} = 0; // D = 0
3551 let Inst{20} = load;
3552 }
3553
3554 def L_OFFSET : ACI<(outs),
3555 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003556 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003557 let Inst{31-28} = op31_28;
3558 let Inst{24} = 1; // P = 1
3559 let Inst{21} = 0; // W = 0
3560 let Inst{22} = 1; // D = 1
3561 let Inst{20} = load;
3562 }
3563
3564 def L_PRE : ACI<(outs),
3565 (ins nohash_imm:$cop, nohash_imm:$CRd, addrmode2:$addr),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003566 !strconcat(opc, "l"), "\tp$cop, cr$CRd, $addr!"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003567 let Inst{31-28} = op31_28;
3568 let Inst{24} = 1; // P = 1
3569 let Inst{21} = 1; // W = 1
3570 let Inst{22} = 1; // D = 1
3571 let Inst{20} = load;
3572 }
3573
3574 def L_POST : ACI<(outs),
3575 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, am2offset:$offset),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003576 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $offset"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003577 let Inst{31-28} = op31_28;
3578 let Inst{24} = 0; // P = 0
3579 let Inst{21} = 1; // W = 1
3580 let Inst{22} = 1; // D = 1
3581 let Inst{20} = load;
3582 }
3583
3584 def L_OPTION : ACI<(outs),
3585 (ins nohash_imm:$cop, nohash_imm:$CRd, GPR:$base, nohash_imm:$option),
Johnny Chen2fb10f12010-04-16 19:33:23 +00003586 !strconcat(opc, "l"), "\tp$cop, cr$CRd, [$base], $option"> {
Johnny Chen64dfb782010-02-16 20:04:27 +00003587 let Inst{31-28} = op31_28;
3588 let Inst{24} = 0; // P = 0
3589 let Inst{23} = 1; // U = 1
3590 let Inst{21} = 0; // W = 0
3591 let Inst{22} = 1; // D = 1
3592 let Inst{20} = load;
3593 }
3594}
3595
3596defm LDC : LdStCop<{?,?,?,?}, 1, "ldc">;
3597defm LDC2 : LdStCop<0b1111, 1, "ldc2">;
3598defm STC : LdStCop<{?,?,?,?}, 0, "stc">;
3599defm STC2 : LdStCop<0b1111, 0, "stc2">;
3600
Johnny Chen906d57f2010-02-12 01:44:23 +00003601def MCR : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3602 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3603 NoItinerary, "mcr", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3604 [/* For disassembly only; pattern left blank */]> {
3605 let Inst{20} = 0;
3606 let Inst{4} = 1;
3607}
3608
3609def MCR2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3610 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3611 NoItinerary, "mcr2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3612 [/* For disassembly only; pattern left blank */]> {
3613 let Inst{31-28} = 0b1111;
3614 let Inst{20} = 0;
3615 let Inst{4} = 1;
3616}
3617
3618def MRC : ABI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3619 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3620 NoItinerary, "mrc", "\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3621 [/* For disassembly only; pattern left blank */]> {
3622 let Inst{20} = 1;
3623 let Inst{4} = 1;
3624}
3625
3626def MRC2 : ABXI<0b1110, (outs), (ins nohash_imm:$cop, i32imm:$opc1,
3627 GPR:$Rt, nohash_imm:$CRn, nohash_imm:$CRm, i32imm:$opc2),
3628 NoItinerary, "mrc2\tp$cop, $opc1, $Rt, cr$CRn, cr$CRm, $opc2",
3629 [/* For disassembly only; pattern left blank */]> {
3630 let Inst{31-28} = 0b1111;
3631 let Inst{20} = 1;
3632 let Inst{4} = 1;
3633}
3634
3635def MCRR : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3636 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3637 NoItinerary, "mcrr", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3638 [/* For disassembly only; pattern left blank */]> {
3639 let Inst{23-20} = 0b0100;
3640}
3641
3642def MCRR2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3643 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3644 NoItinerary, "mcrr2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3645 [/* For disassembly only; pattern left blank */]> {
3646 let Inst{31-28} = 0b1111;
3647 let Inst{23-20} = 0b0100;
3648}
3649
3650def MRRC : ABI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3651 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3652 NoItinerary, "mrrc", "\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3653 [/* For disassembly only; pattern left blank */]> {
3654 let Inst{23-20} = 0b0101;
3655}
3656
3657def MRRC2 : ABXI<0b1100, (outs), (ins nohash_imm:$cop, i32imm:$opc,
3658 GPR:$Rt, GPR:$Rt2, nohash_imm:$CRm),
3659 NoItinerary, "mrrc2\tp$cop, $opc, $Rt, $Rt2, cr$CRm",
3660 [/* For disassembly only; pattern left blank */]> {
3661 let Inst{31-28} = 0b1111;
3662 let Inst{23-20} = 0b0101;
3663}
3664
Johnny Chenb98e1602010-02-12 18:55:33 +00003665//===----------------------------------------------------------------------===//
3666// Move between special register and ARM core register -- for disassembly only
3667//
3668
3669def MRS : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary, "mrs", "\t$dst, cpsr",
3670 [/* For disassembly only; pattern left blank */]> {
3671 let Inst{23-20} = 0b0000;
3672 let Inst{7-4} = 0b0000;
3673}
3674
3675def MRSsys : ABI<0b0001,(outs GPR:$dst),(ins), NoItinerary,"mrs","\t$dst, spsr",
3676 [/* For disassembly only; pattern left blank */]> {
3677 let Inst{23-20} = 0b0100;
3678 let Inst{7-4} = 0b0000;
3679}
3680
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003681def MSR : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3682 "msr", "\tcpsr$mask, $src",
Johnny Chenb98e1602010-02-12 18:55:33 +00003683 [/* For disassembly only; pattern left blank */]> {
3684 let Inst{23-20} = 0b0010;
3685 let Inst{7-4} = 0b0000;
3686}
3687
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003688def MSRi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3689 "msr", "\tcpsr$mask, $a",
Johnny Chen64dfb782010-02-16 20:04:27 +00003690 [/* For disassembly only; pattern left blank */]> {
3691 let Inst{23-20} = 0b0010;
3692 let Inst{7-4} = 0b0000;
3693}
3694
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003695def MSRsys : ABI<0b0001, (outs), (ins GPR:$src, msr_mask:$mask), NoItinerary,
3696 "msr", "\tspsr$mask, $src",
Johnny Chen64dfb782010-02-16 20:04:27 +00003697 [/* For disassembly only; pattern left blank */]> {
3698 let Inst{23-20} = 0b0110;
3699 let Inst{7-4} = 0b0000;
3700}
3701
Johnny Chendd0f3cf2010-03-10 18:59:38 +00003702def MSRsysi : ABI<0b0011, (outs), (ins so_imm:$a, msr_mask:$mask), NoItinerary,
3703 "msr", "\tspsr$mask, $a",
Johnny Chenb98e1602010-02-12 18:55:33 +00003704 [/* For disassembly only; pattern left blank */]> {
3705 let Inst{23-20} = 0b0110;
3706 let Inst{7-4} = 0b0000;
3707}