blob: 0f790313638e4553a438dff3f395c90aeeac0fc8 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Bill Schmidt240b9b62013-05-13 19:34:37 +000019#include "PPCTargetObjectFile.h"
Owen Anderson718cb662007-09-07 04:06:50 +000020#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000021#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000022#include "llvm/CodeGen/MachineFrameInfo.h"
23#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000024#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000026#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000027#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000028#include "llvm/IR/CallingConv.h"
29#include "llvm/IR/Constants.h"
30#include "llvm/IR/DerivedTypes.h"
31#include "llvm/IR/Function.h"
32#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000033#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000034#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000035#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000036#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000037#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000038using namespace llvm;
39
Hal Finkel77838f92012-06-04 02:21:00 +000040static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
41cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000042
Hal Finkel71ffcfe2012-06-10 19:32:29 +000043static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
44cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
45
Hal Finkel2d37f7b2013-03-15 15:27:13 +000046static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
47cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
48
Chris Lattnerf0144122009-07-28 03:13:23 +000049static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
50 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000051 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000052
Bill Schmidt240b9b62013-05-13 19:34:37 +000053 if (TM.getSubtargetImpl()->isSVR4ABI())
54 return new PPC64LinuxTargetObjectFile();
55
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000056 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000057}
58
Chris Lattner331d1bc2006-11-02 01:44:04 +000059PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000060 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000061 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Scott Michelfdc40a02009-02-17 22:15:04 +000062
Nate Begeman405e3ec2005-10-21 00:02:42 +000063 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000064
Chris Lattnerd145a612005-09-27 22:18:25 +000065 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000066 setUseUnderscoreSetJmp(true);
67 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000068
Chris Lattner749dc722010-10-10 18:34:00 +000069 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
70 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000071 bool isPPC64 = Subtarget->isPPC64();
72 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000073
Chris Lattner7c5a3d32005-08-16 17:14:42 +000074 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000075 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
76 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
77 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000078
Evan Chengc5484282006-10-04 00:56:09 +000079 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000080 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
81 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000082
Owen Anderson825b72b2009-08-11 20:47:22 +000083 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000084
Chris Lattner94e509c2006-11-10 23:58:45 +000085 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000086 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
87 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
88 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
89 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
90 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
91 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
92 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
93 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
94 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
95 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +000096
Dale Johannesen6eaeff22007-10-10 01:01:31 +000097 // This is used in the ppcf128->int sequence. Note it has different semantics
98 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +000099 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000100
Roman Divacky0016f732012-08-16 18:19:29 +0000101 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000102 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
103 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
104 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
105 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
106 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidtcd7a1552013-04-03 13:05:44 +0000107 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000108
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000109 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000110 setOperationAction(ISD::SREM, MVT::i32, Expand);
111 setOperationAction(ISD::UREM, MVT::i32, Expand);
112 setOperationAction(ISD::SREM, MVT::i64, Expand);
113 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000114
115 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000116 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
117 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
118 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
119 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
120 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
121 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
122 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
123 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000124
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000125 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000126 setOperationAction(ISD::FSIN , MVT::f64, Expand);
127 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000128 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::FREM , MVT::f64, Expand);
130 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000131 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000132 setOperationAction(ISD::FSIN , MVT::f32, Expand);
133 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000134 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000135 setOperationAction(ISD::FREM , MVT::f32, Expand);
136 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000137 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000138
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000140
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000141 // If we're enabling GP optimizations, use hardware square root
Hal Finkel827307b2013-04-03 04:01:11 +0000142 if (!Subtarget->hasFSQRT() &&
143 !(TM.Options.UnsafeFPMath &&
144 Subtarget->hasFRSQRTE() && Subtarget->hasFRE()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel827307b2013-04-03 04:01:11 +0000146
147 if (!Subtarget->hasFSQRT() &&
148 !(TM.Options.UnsafeFPMath &&
149 Subtarget->hasFRSQRTES() && Subtarget->hasFRES()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000150 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
153 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000154
Hal Finkelf5d5c432013-03-29 08:57:48 +0000155 if (Subtarget->hasFPRND()) {
156 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
157 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
158 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
159
160 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
161 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
162 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
163
164 // frin does not implement "ties to even." Thus, this is safe only in
165 // fast-math mode.
166 if (TM.Options.UnsafeFPMath) {
167 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
168 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
Hal Finkel0882fd62013-03-29 19:41:55 +0000169
170 // These need to set FE_INEXACT, and use a custom inserter.
171 setOperationAction(ISD::FRINT, MVT::f64, Legal);
172 setOperationAction(ISD::FRINT, MVT::f32, Legal);
Hal Finkelf5d5c432013-03-29 08:57:48 +0000173 }
174 }
175
Nate Begemand88fc032006-01-14 03:14:10 +0000176 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000177 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000178 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000179 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
180 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000181 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000182 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000183 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
184 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000185
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000186 if (Subtarget->hasPOPCNTD()) {
Hal Finkel1fce8832013-04-01 15:58:15 +0000187 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000188 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
189 } else {
190 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
191 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
192 }
193
Nate Begeman35ef9132006-01-11 21:21:00 +0000194 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
196 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000197
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000198 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000199 setOperationAction(ISD::SELECT, MVT::i32, Expand);
200 setOperationAction(ISD::SELECT, MVT::i64, Expand);
201 setOperationAction(ISD::SELECT, MVT::f32, Expand);
202 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000203
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000204 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000205 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
206 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000207
Nate Begeman750ac1b2006-02-01 07:19:44 +0000208 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000209 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000210
Nate Begeman81e80972006-03-17 01:40:33 +0000211 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000213
Owen Anderson825b72b2009-08-11 20:47:22 +0000214 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000215
Chris Lattnerf7605322005-08-31 21:09:52 +0000216 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000217 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000218
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000219 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000220 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
221 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000222
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000223 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
224 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
225 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
226 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000227
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000228 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000229 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000230
Hal Finkele9150472013-03-27 19:10:42 +0000231 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel7ee74a62013-03-21 21:37:52 +0000232 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
233 // support continuation, user-level threading, and etc.. As a result, no
234 // other SjLj exception interfaces are implemented and please don't build
235 // your own exception handling based on them.
236 // LLVM/Clang supports zero-cost DWARF exception handling.
237 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
238 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000239
240 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000241 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
243 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000244 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000245 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
246 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
247 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
248 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000249 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000250 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
251 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000252
Nate Begeman1db3c922008-08-11 17:36:31 +0000253 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000254 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000255
256 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000257 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
258 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000259
Nate Begemanacc398c2006-01-25 18:21:52 +0000260 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000261 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000262
Evan Cheng769951f2012-07-02 22:39:56 +0000263 if (Subtarget->isSVR4ABI()) {
264 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000265 // VAARG always uses double-word chunks, so promote anything smaller.
266 setOperationAction(ISD::VAARG, MVT::i1, Promote);
267 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
268 setOperationAction(ISD::VAARG, MVT::i8, Promote);
269 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
270 setOperationAction(ISD::VAARG, MVT::i16, Promote);
271 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
272 setOperationAction(ISD::VAARG, MVT::i32, Promote);
273 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
274 setOperationAction(ISD::VAARG, MVT::Other, Expand);
275 } else {
276 // VAARG is custom lowered with the 32-bit SVR4 ABI.
277 setOperationAction(ISD::VAARG, MVT::Other, Custom);
278 setOperationAction(ISD::VAARG, MVT::i64, Custom);
279 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000280 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000281 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000282
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000283 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000284 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
285 setOperationAction(ISD::VAEND , MVT::Other, Expand);
286 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
287 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
288 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
289 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000290
Chris Lattner6d92cad2006-03-26 10:06:40 +0000291 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000292 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000293
Hal Finkelb1fd3cd2013-05-15 21:37:41 +0000294 // To handle counter-based loop conditions.
295 setOperationAction(ISD::INTRINSIC_W_CHAIN, MVT::i1, Custom);
296
Dale Johannesen53e4e442008-11-07 22:54:33 +0000297 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000298 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
299 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
300 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
301 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
302 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
303 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
304 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
305 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
306 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
307 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
308 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
309 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000310
Evan Cheng769951f2012-07-02 22:39:56 +0000311 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000312 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
314 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
315 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
316 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000317 // This is just the low 32 bits of a (signed) fp->i64 conversion.
318 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000319 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000320
Hal Finkel46479192013-04-01 17:52:07 +0000321 if (PPCSubTarget.hasLFIWAX() || Subtarget->isPPC64())
Hal Finkel9ad0f492013-03-31 01:58:02 +0000322 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000323 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000324 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000325 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000326 }
327
Hal Finkel46479192013-04-01 17:52:07 +0000328 // With the instructions enabled under FPCVT, we can do everything.
329 if (PPCSubTarget.hasFPCVT()) {
330 if (Subtarget->has64BitSupport()) {
331 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
332 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
333 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
334 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
335 }
336
337 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
338 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
339 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
340 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
341 }
342
Evan Cheng769951f2012-07-02 22:39:56 +0000343 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000344 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000345 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000346 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000347 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000348 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000349 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
350 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
351 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000352 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000353 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000354 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
355 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
356 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000357 }
Evan Chengd30bf012006-03-01 01:11:20 +0000358
Evan Cheng769951f2012-07-02 22:39:56 +0000359 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000360 // First set operation action for all vector types to expand. Then we
361 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
363 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
364 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000365
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000366 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000367 setOperationAction(ISD::ADD , VT, Legal);
368 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000369
Chris Lattner7ff7e672006-04-04 17:25:31 +0000370 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000371 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000372 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000373
374 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000375 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000376 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000377 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000378 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000379 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000380 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000381 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000382 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000383 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000384 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000385 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000386 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000387
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000388 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000389 setOperationAction(ISD::MUL , VT, Expand);
390 setOperationAction(ISD::SDIV, VT, Expand);
391 setOperationAction(ISD::SREM, VT, Expand);
392 setOperationAction(ISD::UDIV, VT, Expand);
393 setOperationAction(ISD::UREM, VT, Expand);
394 setOperationAction(ISD::FDIV, VT, Expand);
395 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000396 setOperationAction(ISD::FSQRT, VT, Expand);
397 setOperationAction(ISD::FLOG, VT, Expand);
398 setOperationAction(ISD::FLOG10, VT, Expand);
399 setOperationAction(ISD::FLOG2, VT, Expand);
400 setOperationAction(ISD::FEXP, VT, Expand);
401 setOperationAction(ISD::FEXP2, VT, Expand);
402 setOperationAction(ISD::FSIN, VT, Expand);
403 setOperationAction(ISD::FCOS, VT, Expand);
404 setOperationAction(ISD::FABS, VT, Expand);
405 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000406 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000407 setOperationAction(ISD::FCEIL, VT, Expand);
408 setOperationAction(ISD::FTRUNC, VT, Expand);
409 setOperationAction(ISD::FRINT, VT, Expand);
410 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000411 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
412 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
413 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
414 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
415 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
416 setOperationAction(ISD::UDIVREM, VT, Expand);
417 setOperationAction(ISD::SDIVREM, VT, Expand);
418 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
419 setOperationAction(ISD::FPOW, VT, Expand);
420 setOperationAction(ISD::CTPOP, VT, Expand);
421 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000422 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000423 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000424 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000425 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000426 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
427
428 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
429 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
430 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
431 setTruncStoreAction(VT, InnerVT, Expand);
432 }
433 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
434 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
435 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000436 }
437
Chris Lattner7ff7e672006-04-04 17:25:31 +0000438 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
439 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000440 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000441
Owen Anderson825b72b2009-08-11 20:47:22 +0000442 setOperationAction(ISD::AND , MVT::v4i32, Legal);
443 setOperationAction(ISD::OR , MVT::v4i32, Legal);
444 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
445 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
446 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
447 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000448 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
449 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
450 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
451 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000452 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
453 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
454 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
455 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000456
Craig Topperc9099502012-04-20 06:31:50 +0000457 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
458 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
459 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
460 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000461
Owen Anderson825b72b2009-08-11 20:47:22 +0000462 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000463 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel827307b2013-04-03 04:01:11 +0000464
465 if (TM.Options.UnsafeFPMath) {
466 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
467 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
468 }
469
Owen Anderson825b72b2009-08-11 20:47:22 +0000470 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
471 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
472 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000473
Owen Anderson825b72b2009-08-11 20:47:22 +0000474 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
475 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000476
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
478 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
479 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
480 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000481
482 // Altivec does not contain unordered floating-point compare instructions
483 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
484 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
485 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
486 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
487 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
488 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000489 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000490
Hal Finkel8cc34742012-08-04 14:10:46 +0000491 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000492 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000493 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
494 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000495
Eli Friedman4db5aca2011-08-29 18:23:02 +0000496 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
497 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000498 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
499 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000500
Duncan Sands03228082008-11-23 15:47:28 +0000501 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidtfa799112013-04-23 18:49:44 +0000502 // Altivec instructions set fields to all zeros or all ones.
503 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000504
Evan Cheng769951f2012-07-02 22:39:56 +0000505 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000506 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000507 setExceptionPointerRegister(PPC::X3);
508 setExceptionSelectorRegister(PPC::X4);
509 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000510 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000511 setExceptionPointerRegister(PPC::R3);
512 setExceptionSelectorRegister(PPC::R4);
513 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000514
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000515 // We have target-specific dag combine patterns for the following nodes:
516 setTargetDAGCombine(ISD::SINT_TO_FP);
Hal Finkel80d10de2013-05-24 23:00:14 +0000517 setTargetDAGCombine(ISD::LOAD);
Chris Lattner51269842006-03-01 05:50:56 +0000518 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000519 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000520 setTargetDAGCombine(ISD::BSWAP);
Hal Finkel5a0e6042013-05-25 04:05:05 +0000521 setTargetDAGCombine(ISD::INTRINSIC_WO_CHAIN);
Scott Michelfdc40a02009-02-17 22:15:04 +0000522
Hal Finkel827307b2013-04-03 04:01:11 +0000523 // Use reciprocal estimates.
524 if (TM.Options.UnsafeFPMath) {
525 setTargetDAGCombine(ISD::FDIV);
526 setTargetDAGCombine(ISD::FSQRT);
527 }
528
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000529 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000530 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000531 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000532 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
533 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000534 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
535 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000536 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
537 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
538 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
539 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
540 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000541 }
542
Hal Finkelc6129162011-10-17 18:53:03 +0000543 setMinFunctionAlignment(2);
544 if (PPCSubTarget.isDarwin())
545 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000546
Evan Cheng769951f2012-07-02 22:39:56 +0000547 if (isPPC64 && Subtarget->isJITCodeModel())
548 // Temporary workaround for the inability of PPC64 JIT to handle jump
549 // tables.
550 setSupportJumpTables(false);
551
Eli Friedman26689ac2011-08-03 21:06:02 +0000552 setInsertFencesForAtomic(true);
553
Hal Finkel768c65f2011-11-22 16:21:04 +0000554 setSchedulingPreference(Sched::Hybrid);
555
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000556 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000557
558 // The Freescale cores does better with aggressive inlining of memcpy and
559 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
560 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
561 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000562 MaxStoresPerMemset = 32;
563 MaxStoresPerMemsetOptSize = 16;
564 MaxStoresPerMemcpy = 32;
565 MaxStoresPerMemcpyOptSize = 8;
566 MaxStoresPerMemmove = 32;
567 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000568
569 setPrefFunctionAlignment(4);
Hal Finkel621b77a2012-08-28 16:12:39 +0000570 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000571}
572
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000573/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
574/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000575unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000576 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000577 // Darwin passes everything on 4 byte boundary.
578 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
579 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000580
581 // 16byte and wider vectors are passed on 16byte boundary.
582 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
583 if (VTy->getBitWidth() >= 128)
584 return 16;
585
586 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
587 if (PPCSubTarget.isPPC64())
588 return 8;
589
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000590 return 4;
591}
592
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000593const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
594 switch (Opcode) {
595 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000596 case PPCISD::FSEL: return "PPCISD::FSEL";
597 case PPCISD::FCFID: return "PPCISD::FCFID";
598 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
599 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel827307b2013-04-03 04:01:11 +0000600 case PPCISD::FRE: return "PPCISD::FRE";
601 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng53301922008-07-12 02:23:19 +0000602 case PPCISD::STFIWX: return "PPCISD::STFIWX";
603 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
604 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
605 case PPCISD::VPERM: return "PPCISD::VPERM";
606 case PPCISD::Hi: return "PPCISD::Hi";
607 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000608 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000609 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
610 case PPCISD::LOAD: return "PPCISD::LOAD";
611 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000612 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
613 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
614 case PPCISD::SRL: return "PPCISD::SRL";
615 case PPCISD::SRA: return "PPCISD::SRA";
616 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000617 case PPCISD::CALL: return "PPCISD::CALL";
618 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000619 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000620 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng53301922008-07-12 02:23:19 +0000621 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel7ee74a62013-03-21 21:37:52 +0000622 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
623 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Ulrich Weigand965b20e2013-07-03 17:05:42 +0000624 case PPCISD::MFOCRF: return "PPCISD::MFOCRF";
Evan Cheng53301922008-07-12 02:23:19 +0000625 case PPCISD::VCMP: return "PPCISD::VCMP";
626 case PPCISD::VCMPo: return "PPCISD::VCMPo";
627 case PPCISD::LBRX: return "PPCISD::LBRX";
628 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000629 case PPCISD::LARX: return "PPCISD::LARX";
630 case PPCISD::STCX: return "PPCISD::STCX";
631 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
Hal Finkelb1fd3cd2013-05-15 21:37:41 +0000632 case PPCISD::BDNZ: return "PPCISD::BDNZ";
633 case PPCISD::BDZ: return "PPCISD::BDZ";
Evan Cheng53301922008-07-12 02:23:19 +0000634 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng53301922008-07-12 02:23:19 +0000635 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng53301922008-07-12 02:23:19 +0000636 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000637 case PPCISD::CR6SET: return "PPCISD::CR6SET";
638 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000639 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
640 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
641 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000642 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
643 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000644 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000645 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
646 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
647 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000648 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
649 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
650 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
651 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
652 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000653 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Bill Schmidt5bbdb192013-05-14 19:35:45 +0000654 case PPCISD::SC: return "PPCISD::SC";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000655 }
656}
657
Matt Arsenault225ed702013-05-18 00:21:46 +0000658EVT PPCTargetLowering::getSetCCResultType(LLVMContext &, EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000659 if (!VT.isVector())
660 return MVT::i32;
661 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000662}
663
Chris Lattner1a635d62006-04-14 06:01:58 +0000664//===----------------------------------------------------------------------===//
665// Node matching predicates, for use by the tblgen matching code.
666//===----------------------------------------------------------------------===//
667
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000668/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000669static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000670 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000671 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000672 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000673 // Maybe this has already been legalized into the constant pool?
674 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000675 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000676 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000677 }
678 return false;
679}
680
Chris Lattnerddb739e2006-04-06 17:23:16 +0000681/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
682/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000683static bool isConstantOrUndef(int Op, int Val) {
684 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000685}
686
687/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
688/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000689bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000690 if (!isUnary) {
691 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000692 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000693 return false;
694 } else {
695 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000696 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
697 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000698 return false;
699 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000700 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000701}
702
703/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
704/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000705bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000706 if (!isUnary) {
707 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000708 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
709 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000710 return false;
711 } else {
712 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000713 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
714 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
715 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
716 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000717 return false;
718 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000719 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000720}
721
Chris Lattnercaad1632006-04-06 22:02:42 +0000722/// isVMerge - Common function, used to match vmrg* shuffles.
723///
Nate Begeman9008ca62009-04-27 18:41:29 +0000724static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000725 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000726 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000727 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000728 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
729 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000730
Chris Lattner116cc482006-04-06 21:11:54 +0000731 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
732 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000733 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000734 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000735 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000736 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000737 return false;
738 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000739 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000740}
741
742/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
743/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000744bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000745 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000746 if (!isUnary)
747 return isVMerge(N, UnitSize, 8, 24);
748 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000749}
750
751/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
752/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000753bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000754 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000755 if (!isUnary)
756 return isVMerge(N, UnitSize, 0, 16);
757 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000758}
759
760
Chris Lattnerd0608e12006-04-06 18:26:28 +0000761/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
762/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000763int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000764 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000765 "PPC only supports shuffles by bytes!");
766
767 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000768
Chris Lattnerd0608e12006-04-06 18:26:28 +0000769 // Find the first non-undef value in the shuffle mask.
770 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000771 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000772 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000773
Chris Lattnerd0608e12006-04-06 18:26:28 +0000774 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000775
Nate Begeman9008ca62009-04-27 18:41:29 +0000776 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000777 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000778 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000779 if (ShiftAmt < i) return -1;
780 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000781
Chris Lattnerf24380e2006-04-06 22:28:36 +0000782 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000783 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000784 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000785 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000786 return -1;
787 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000788 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000789 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000790 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000791 return -1;
792 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000793 return ShiftAmt;
794}
Chris Lattneref819f82006-03-20 06:33:01 +0000795
796/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
797/// specifies a splat of a single element that is suitable for input to
798/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000799bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000800 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000801 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000802
Chris Lattner88a99ef2006-03-20 06:37:44 +0000803 // This is a splat operation if each element of the permute is the same, and
804 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000805 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000806
Nate Begeman9008ca62009-04-27 18:41:29 +0000807 // FIXME: Handle UNDEF elements too!
808 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000809 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000810
Nate Begeman9008ca62009-04-27 18:41:29 +0000811 // Check that the indices are consecutive, in the case of a multi-byte element
812 // splatted with a v16i8 mask.
813 for (unsigned i = 1; i != EltSize; ++i)
814 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000815 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000816
Chris Lattner7ff7e672006-04-04 17:25:31 +0000817 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000818 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000819 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000820 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000821 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000822 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000823 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000824}
825
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000826/// isAllNegativeZeroVector - Returns true if all elements of build_vector
827/// are -0.0.
828bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000829 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
830
831 APInt APVal, APUndef;
832 unsigned BitSize;
833 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000834
Dale Johannesen1e608812009-11-13 01:45:18 +0000835 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000836 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000837 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000838
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000839 return false;
840}
841
Chris Lattneref819f82006-03-20 06:33:01 +0000842/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
843/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000844unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000845 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
846 assert(isSplatShuffleMask(SVOp, EltSize));
847 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000848}
849
Chris Lattnere87192a2006-04-12 17:37:20 +0000850/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000851/// by using a vspltis[bhw] instruction of the specified element size, return
852/// the constant being splatted. The ByteSize field indicates the number of
853/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000854SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
855 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000856
857 // If ByteSize of the splat is bigger than the element size of the
858 // build_vector, then we have a case where we are checking for a splat where
859 // multiple elements of the buildvector are folded together into a single
860 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
861 unsigned EltSize = 16/N->getNumOperands();
862 if (EltSize < ByteSize) {
863 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000864 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000865 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000866
Chris Lattner79d9a882006-04-08 07:14:26 +0000867 // See if all of the elements in the buildvector agree across.
868 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
869 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
870 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000871 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000872
Scott Michelfdc40a02009-02-17 22:15:04 +0000873
Gabor Greifba36cb52008-08-28 21:40:38 +0000874 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000875 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
876 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000877 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000878 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000879
Chris Lattner79d9a882006-04-08 07:14:26 +0000880 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
881 // either constant or undef values that are identical for each chunk. See
882 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000883
Chris Lattner79d9a882006-04-08 07:14:26 +0000884 // Check to see if all of the leading entries are either 0 or -1. If
885 // neither, then this won't fit into the immediate field.
886 bool LeadingZero = true;
887 bool LeadingOnes = true;
888 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000889 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000890
Chris Lattner79d9a882006-04-08 07:14:26 +0000891 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
892 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
893 }
894 // Finally, check the least significant entry.
895 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000896 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000897 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000898 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000899 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000900 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000901 }
902 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000903 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000904 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000905 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000906 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000908 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000909
Dan Gohman475871a2008-07-27 21:46:04 +0000910 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000911 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000912
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000913 // Check to see if this buildvec has a single non-undef value in its elements.
914 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
915 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000916 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000917 OpVal = N->getOperand(i);
918 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000919 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000920 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000921
Gabor Greifba36cb52008-08-28 21:40:38 +0000922 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000923
Eli Friedman1a8229b2009-05-24 02:03:36 +0000924 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000925 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000926 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000927 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000928 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000929 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000930 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000931 }
932
933 // If the splat value is larger than the element value, then we can never do
934 // this splat. The only case that we could fit the replicated bits into our
935 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000936 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000937
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000938 // If the element value is larger than the splat value, cut it in half and
939 // check to see if the two halves are equal. Continue doing this until we
940 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
941 while (ValSizeInBytes > ByteSize) {
942 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000943
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000944 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000945 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
946 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000947 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000948 }
949
950 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000951 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000952
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000953 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000954 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000955
Chris Lattner140a58f2006-04-08 06:46:53 +0000956 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000957 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000958 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000959 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000960}
961
Chris Lattner1a635d62006-04-14 06:01:58 +0000962//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000963// Addressing Mode Selection
964//===----------------------------------------------------------------------===//
965
966/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
967/// or 64-bit immediate, and if the value can be accurately represented as a
968/// sign extension from a 16-bit value. If so, this returns true and the
969/// immediate.
970static bool isIntS16Immediate(SDNode *N, short &Imm) {
971 if (N->getOpcode() != ISD::Constant)
972 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000973
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000974 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000975 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000976 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000977 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000978 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000979}
Dan Gohman475871a2008-07-27 21:46:04 +0000980static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000981 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000982}
983
984
985/// SelectAddressRegReg - Given the specified addressed, check to see if it
986/// can be represented as an indexed [r+r] operation. Returns false if it
987/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000988bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
989 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +0000990 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000991 short imm = 0;
992 if (N.getOpcode() == ISD::ADD) {
993 if (isIntS16Immediate(N.getOperand(1), imm))
994 return false; // r+i
995 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
996 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +0000997
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000998 Base = N.getOperand(0);
999 Index = N.getOperand(1);
1000 return true;
1001 } else if (N.getOpcode() == ISD::OR) {
1002 if (isIntS16Immediate(N.getOperand(1), imm))
1003 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +00001004
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001005 // If this is an or of disjoint bitfields, we can codegen this as an add
1006 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1007 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001008 APInt LHSKnownZero, LHSKnownOne;
1009 APInt RHSKnownZero, RHSKnownOne;
1010 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001011 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +00001012
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001013 if (LHSKnownZero.getBoolValue()) {
1014 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001015 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001016 // If all of the bits are known zero on the LHS or RHS, the add won't
1017 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +00001018 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001019 Base = N.getOperand(0);
1020 Index = N.getOperand(1);
1021 return true;
1022 }
1023 }
1024 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001025
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001026 return false;
1027}
1028
1029/// Returns true if the address N can be represented by a base register plus
1030/// a signed 16-bit displacement [r+imm], and if it is not better
Ulrich Weigand347a5072013-05-16 17:58:02 +00001031/// represented as reg+reg. If Aligned is true, only accept displacements
1032/// suitable for STD and friends, i.e. multiples of 4.
Dan Gohman475871a2008-07-27 21:46:04 +00001033bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +00001034 SDValue &Base,
Ulrich Weigand347a5072013-05-16 17:58:02 +00001035 SelectionDAG &DAG,
1036 bool Aligned) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001037 // FIXME dl should come from parent load or store, not from address
Andrew Trickac6d9be2013-05-25 02:42:55 +00001038 SDLoc dl(N);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001039 // If this can be more profitably realized as r+r, fail.
1040 if (SelectAddressRegReg(N, Disp, Base, DAG))
1041 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001042
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001043 if (N.getOpcode() == ISD::ADD) {
1044 short imm = 0;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001045 if (isIntS16Immediate(N.getOperand(1), imm) &&
1046 (!Aligned || (imm & 3) == 0)) {
Ulrich Weigandf0ef8822013-05-16 14:53:05 +00001047 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001048 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1049 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1050 } else {
1051 Base = N.getOperand(0);
1052 }
1053 return true; // [r+i]
1054 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1055 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001056 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001057 && "Cannot handle constant offsets yet!");
1058 Disp = N.getOperand(1).getOperand(0); // The global address.
1059 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001060 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001061 Disp.getOpcode() == ISD::TargetConstantPool ||
1062 Disp.getOpcode() == ISD::TargetJumpTable);
1063 Base = N.getOperand(0);
1064 return true; // [&g+r]
1065 }
1066 } else if (N.getOpcode() == ISD::OR) {
1067 short imm = 0;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001068 if (isIntS16Immediate(N.getOperand(1), imm) &&
1069 (!Aligned || (imm & 3) == 0)) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001070 // If this is an or of disjoint bitfields, we can codegen this as an add
1071 // (for better address arithmetic) if the LHS and RHS of the OR are
1072 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001073 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001074 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001075
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001076 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001077 // If all of the bits are known zero on the LHS or RHS, the add won't
1078 // carry.
1079 Base = N.getOperand(0);
Ulrich Weigandf0ef8822013-05-16 14:53:05 +00001080 Disp = DAG.getTargetConstant(imm, N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001081 return true;
1082 }
1083 }
1084 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1085 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001086
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001087 // If this address fits entirely in a 16-bit sext immediate field, codegen
1088 // this as "d, 0"
1089 short Imm;
Ulrich Weigand347a5072013-05-16 17:58:02 +00001090 if (isIntS16Immediate(CN, Imm) && (!Aligned || (Imm & 3) == 0)) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001091 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkel76973702013-03-21 23:45:03 +00001092 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1093 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001094 return true;
1095 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001096
1097 // Handle 32-bit sext immediates with LIS + addr mode.
Ulrich Weigand347a5072013-05-16 17:58:02 +00001098 if ((CN->getValueType(0) == MVT::i32 ||
1099 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) &&
1100 (!Aligned || (CN->getZExtValue() & 3) == 0)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001101 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001102
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001103 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001104 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001105
Owen Anderson825b72b2009-08-11 20:47:22 +00001106 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1107 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001108 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001109 return true;
1110 }
1111 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001112
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001113 Disp = DAG.getTargetConstant(0, getPointerTy());
1114 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1115 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1116 else
1117 Base = N;
1118 return true; // [r+0]
1119}
1120
1121/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1122/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001123bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1124 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001125 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001126 // Check to see if we can easily represent this as an [r+r] address. This
1127 // will fail if it thinks that the address is more profitably represented as
1128 // reg+imm, e.g. where imm = 0.
1129 if (SelectAddressRegReg(N, Base, Index, DAG))
1130 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001131
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001132 // If the operand is an addition, always emit this as [r+r], since this is
1133 // better (for code size, and execution, as the memop does the add for free)
1134 // than emitting an explicit add.
1135 if (N.getOpcode() == ISD::ADD) {
1136 Base = N.getOperand(0);
1137 Index = N.getOperand(1);
1138 return true;
1139 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001140
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001141 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkel76973702013-03-21 23:45:03 +00001142 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1143 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001144 Index = N;
1145 return true;
1146}
1147
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001148/// getPreIndexedAddressParts - returns true by value, base pointer and
1149/// offset pointer and addressing mode by reference if the node's address
1150/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001151bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1152 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001153 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001154 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001155 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001156
Ulrich Weigand881a7152013-03-22 14:58:48 +00001157 bool isLoad = true;
Dan Gohman475871a2008-07-27 21:46:04 +00001158 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001159 EVT VT;
Hal Finkel08a215c2013-03-18 23:00:58 +00001160 unsigned Alignment;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001161 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1162 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001163 VT = LD->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001164 Alignment = LD->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001165 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001166 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001167 VT = ST->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001168 Alignment = ST->getAlignment();
Ulrich Weigand881a7152013-03-22 14:58:48 +00001169 isLoad = false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001170 } else
1171 return false;
1172
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001173 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001174 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001175 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001176
Ulrich Weigand881a7152013-03-22 14:58:48 +00001177 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1178
1179 // Common code will reject creating a pre-inc form if the base pointer
1180 // is a frame index, or if N is a store and the base pointer is either
1181 // the same as or a predecessor of the value being stored. Check for
1182 // those situations here, and try with swapped Base/Offset instead.
1183 bool Swap = false;
1184
1185 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1186 Swap = true;
1187 else if (!isLoad) {
1188 SDValue Val = cast<StoreSDNode>(N)->getValue();
1189 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1190 Swap = true;
1191 }
1192
1193 if (Swap)
1194 std::swap(Base, Offset);
1195
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001196 AM = ISD::PRE_INC;
1197 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001198 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001199
Ulrich Weigand347a5072013-05-16 17:58:02 +00001200 // LDU/STU can only handle immediates that are a multiple of 4.
Owen Anderson825b72b2009-08-11 20:47:22 +00001201 if (VT != MVT::i64) {
Ulrich Weigand347a5072013-05-16 17:58:02 +00001202 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, false))
Chris Lattner0851b4f2006-11-15 19:55:13 +00001203 return false;
1204 } else {
Hal Finkel08a215c2013-03-18 23:00:58 +00001205 // LDU/STU need an address with at least 4-byte alignment.
1206 if (Alignment < 4)
1207 return false;
1208
Ulrich Weigand347a5072013-05-16 17:58:02 +00001209 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG, true))
Chris Lattner0851b4f2006-11-15 19:55:13 +00001210 return false;
1211 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001212
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001213 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001214 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1215 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001216 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001217 LD->getExtensionType() == ISD::SEXTLOAD &&
1218 isa<ConstantSDNode>(Offset))
1219 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001220 }
1221
Chris Lattner4eab7142006-11-10 02:08:47 +00001222 AM = ISD::PRE_INC;
1223 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001224}
1225
1226//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001227// LowerOperation implementation
1228//===----------------------------------------------------------------------===//
1229
Chris Lattner1e61e692010-11-15 02:46:57 +00001230/// GetLabelAccessInfo - Return true if we should reference labels using a
1231/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1232static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001233 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
Ulrich Weigand92cfa612013-06-21 14:42:20 +00001234 HiOpFlags = PPCII::MO_HA;
1235 LoOpFlags = PPCII::MO_LO;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001236
Chris Lattner1e61e692010-11-15 02:46:57 +00001237 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1238 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001239 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001240 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001241 if (isPIC) {
1242 HiOpFlags |= PPCII::MO_PIC_FLAG;
1243 LoOpFlags |= PPCII::MO_PIC_FLAG;
1244 }
1245
1246 // If this is a reference to a global value that requires a non-lazy-ptr, make
1247 // sure that instruction lowering adds it.
1248 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1249 HiOpFlags |= PPCII::MO_NLP_FLAG;
1250 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001251
Chris Lattner6d2ff122010-11-15 03:13:19 +00001252 if (GV->hasHiddenVisibility()) {
1253 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1254 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1255 }
1256 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001257
Chris Lattner1e61e692010-11-15 02:46:57 +00001258 return isPIC;
1259}
1260
1261static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1262 SelectionDAG &DAG) {
1263 EVT PtrVT = HiPart.getValueType();
1264 SDValue Zero = DAG.getConstant(0, PtrVT);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001265 SDLoc DL(HiPart);
Chris Lattner1e61e692010-11-15 02:46:57 +00001266
1267 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1268 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001269
Chris Lattner1e61e692010-11-15 02:46:57 +00001270 // With PIC, the first instruction is actually "GR+hi(&G)".
1271 if (isPIC)
1272 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1273 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001274
Chris Lattner1e61e692010-11-15 02:46:57 +00001275 // Generate non-pic code that has direct accesses to the constant pool.
1276 // The address of the global is just (hi(&g)+lo(&g)).
1277 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1278}
1279
Scott Michelfdc40a02009-02-17 22:15:04 +00001280SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001281 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001282 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001283 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001284 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001285
Roman Divacky9fb8b492012-08-24 16:26:02 +00001286 // 64-bit SVR4 ABI code is always position-independent.
1287 // The actual address of the GlobalValue is stored in the TOC.
1288 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1289 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001290 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(CP), MVT::i64, GA,
Roman Divacky9fb8b492012-08-24 16:26:02 +00001291 DAG.getRegister(PPC::X2, MVT::i64));
1292 }
1293
Chris Lattner1e61e692010-11-15 02:46:57 +00001294 unsigned MOHiFlag, MOLoFlag;
1295 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1296 SDValue CPIHi =
1297 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1298 SDValue CPILo =
1299 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1300 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001301}
1302
Dan Gohmand858e902010-04-17 15:26:15 +00001303SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001304 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001305 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001306
Roman Divacky9fb8b492012-08-24 16:26:02 +00001307 // 64-bit SVR4 ABI code is always position-independent.
1308 // The actual address of the GlobalValue is stored in the TOC.
1309 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1310 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001311 return DAG.getNode(PPCISD::TOC_ENTRY, SDLoc(JT), MVT::i64, GA,
Roman Divacky9fb8b492012-08-24 16:26:02 +00001312 DAG.getRegister(PPC::X2, MVT::i64));
1313 }
1314
Chris Lattner1e61e692010-11-15 02:46:57 +00001315 unsigned MOHiFlag, MOLoFlag;
1316 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1317 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1318 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1319 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001320}
1321
Dan Gohmand858e902010-04-17 15:26:15 +00001322SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1323 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001324 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001325
Dan Gohman46510a72010-04-15 01:51:59 +00001326 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001327
Chris Lattner1e61e692010-11-15 02:46:57 +00001328 unsigned MOHiFlag, MOLoFlag;
1329 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001330 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1331 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001332 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1333}
1334
Roman Divackyfd42ed62012-06-04 17:36:38 +00001335SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1336 SelectionDAG &DAG) const {
1337
1338 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001339 SDLoc dl(GA);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001340 const GlobalValue *GV = GA->getGlobal();
1341 EVT PtrVT = getPointerTy();
1342 bool is64bit = PPCSubTarget.isPPC64();
1343
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001344 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001345
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001346 if (Model == TLSModel::LocalExec) {
1347 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigand92cfa612013-06-21 14:42:20 +00001348 PPCII::MO_TPREL_HA);
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001349 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
Ulrich Weigand92cfa612013-06-21 14:42:20 +00001350 PPCII::MO_TPREL_LO);
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001351 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1352 is64bit ? MVT::i64 : MVT::i32);
1353 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1354 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1355 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001356
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001357 if (!is64bit)
1358 llvm_unreachable("only local-exec is currently supported for ppc32");
1359
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001360 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001361 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
Ulrich Weigand23a72c82013-07-05 12:22:36 +00001362 SDValue TGATLS = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1363 PPCII::MO_TLS);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001364 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001365 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1366 PtrVT, GOTReg, TGA);
1367 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1368 PtrVT, TGA, TPOffsetHi);
Ulrich Weigand23a72c82013-07-05 12:22:36 +00001369 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGATLS);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001370 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001371
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001372 if (Model == TLSModel::GeneralDynamic) {
1373 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1374 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1375 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1376 GOTReg, TGA);
1377 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1378 GOTEntryHi, TGA);
1379
1380 // We need a chain node, and don't have one handy. The underlying
1381 // call has no side effects, so using the function entry node
1382 // suffices.
1383 SDValue Chain = DAG.getEntryNode();
1384 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1385 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1386 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1387 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001388 // The return value from GET_TLS_ADDR really is in X3 already, but
1389 // some hacks are needed here to tie everything together. The extra
1390 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001391 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1392 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1393 }
1394
Bill Schmidt349c2782012-12-12 19:29:35 +00001395 if (Model == TLSModel::LocalDynamic) {
1396 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1397 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1398 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1399 GOTReg, TGA);
1400 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1401 GOTEntryHi, TGA);
1402
1403 // We need a chain node, and don't have one handy. The underlying
1404 // call has no side effects, so using the function entry node
1405 // suffices.
1406 SDValue Chain = DAG.getEntryNode();
1407 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1408 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1409 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1410 PtrVT, ParmReg, TGA);
1411 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1412 // some hacks are needed here to tie everything together. The extra
1413 // copies dissolve during subsequent transforms.
1414 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1415 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001416 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001417 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1418 }
1419
1420 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001421}
1422
Chris Lattner1e61e692010-11-15 02:46:57 +00001423SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1424 SelectionDAG &DAG) const {
1425 EVT PtrVT = Op.getValueType();
1426 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
Andrew Trickac6d9be2013-05-25 02:42:55 +00001427 SDLoc DL(GSDN);
Chris Lattner1e61e692010-11-15 02:46:57 +00001428 const GlobalValue *GV = GSDN->getGlobal();
1429
Chris Lattner1e61e692010-11-15 02:46:57 +00001430 // 64-bit SVR4 ABI code is always position-independent.
1431 // The actual address of the GlobalValue is stored in the TOC.
1432 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1433 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1434 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1435 DAG.getRegister(PPC::X2, MVT::i64));
1436 }
1437
Chris Lattner6d2ff122010-11-15 03:13:19 +00001438 unsigned MOHiFlag, MOLoFlag;
1439 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001440
Chris Lattner6d2ff122010-11-15 03:13:19 +00001441 SDValue GAHi =
1442 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1443 SDValue GALo =
1444 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001445
Chris Lattner6d2ff122010-11-15 03:13:19 +00001446 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001447
Chris Lattner6d2ff122010-11-15 03:13:19 +00001448 // If the global reference is actually to a non-lazy-pointer, we have to do an
1449 // extra load to get the address of the global.
1450 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1451 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001452 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001453 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001454}
1455
Dan Gohmand858e902010-04-17 15:26:15 +00001456SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001457 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001458 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00001459
Chris Lattner1a635d62006-04-14 06:01:58 +00001460 // If we're comparing for equality to zero, expose the fact that this is
1461 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1462 // fold the new nodes.
1463 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1464 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001465 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001466 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001467 if (VT.bitsLT(MVT::i32)) {
1468 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001469 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001470 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001471 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001472 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1473 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001474 DAG.getConstant(Log2b, MVT::i32));
1475 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001476 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001477 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001478 // optimized. FIXME: revisit this when we can custom lower all setcc
1479 // optimizations.
1480 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001481 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001482 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001483
Chris Lattner1a635d62006-04-14 06:01:58 +00001484 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001485 // by xor'ing the rhs with the lhs, which is faster than setting a
1486 // condition register, reading it back out, and masking the correct bit. The
1487 // normal approach here uses sub to do this instead of xor. Using xor exposes
1488 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001489 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001490 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001491 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001492 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001493 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001494 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001495 }
Dan Gohman475871a2008-07-27 21:46:04 +00001496 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001497}
1498
Dan Gohman475871a2008-07-27 21:46:04 +00001499SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001500 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001501 SDNode *Node = Op.getNode();
1502 EVT VT = Node->getValueType(0);
1503 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1504 SDValue InChain = Node->getOperand(0);
1505 SDValue VAListPtr = Node->getOperand(1);
1506 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
Andrew Trickac6d9be2013-05-25 02:42:55 +00001507 SDLoc dl(Node);
Scott Michelfdc40a02009-02-17 22:15:04 +00001508
Roman Divackybdb226e2011-06-28 15:30:42 +00001509 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1510
1511 // gpr_index
1512 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1513 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1514 false, false, 0);
1515 InChain = GprIndex.getValue(1);
1516
1517 if (VT == MVT::i64) {
1518 // Check if GprIndex is even
1519 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1520 DAG.getConstant(1, MVT::i32));
1521 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1522 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1523 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1524 DAG.getConstant(1, MVT::i32));
1525 // Align GprIndex to be even if it isn't
1526 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1527 GprIndex);
1528 }
1529
1530 // fpr index is 1 byte after gpr
1531 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1532 DAG.getConstant(1, MVT::i32));
1533
1534 // fpr
1535 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1536 FprPtr, MachinePointerInfo(SV), MVT::i8,
1537 false, false, 0);
1538 InChain = FprIndex.getValue(1);
1539
1540 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1541 DAG.getConstant(8, MVT::i32));
1542
1543 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1544 DAG.getConstant(4, MVT::i32));
1545
1546 // areas
1547 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001548 MachinePointerInfo(), false, false,
1549 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001550 InChain = OverflowArea.getValue(1);
1551
1552 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001553 MachinePointerInfo(), false, false,
1554 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001555 InChain = RegSaveArea.getValue(1);
1556
1557 // select overflow_area if index > 8
1558 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1559 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1560
Roman Divackybdb226e2011-06-28 15:30:42 +00001561 // adjustment constant gpr_index * 4/8
1562 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1563 VT.isInteger() ? GprIndex : FprIndex,
1564 DAG.getConstant(VT.isInteger() ? 4 : 8,
1565 MVT::i32));
1566
1567 // OurReg = RegSaveArea + RegConstant
1568 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1569 RegConstant);
1570
1571 // Floating types are 32 bytes into RegSaveArea
1572 if (VT.isFloatingPoint())
1573 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1574 DAG.getConstant(32, MVT::i32));
1575
1576 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1577 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1578 VT.isInteger() ? GprIndex : FprIndex,
1579 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1580 MVT::i32));
1581
1582 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1583 VT.isInteger() ? VAListPtr : FprPtr,
1584 MachinePointerInfo(SV),
1585 MVT::i8, false, false, 0);
1586
1587 // determine if we should load from reg_save_area or overflow_area
1588 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1589
1590 // increase overflow_area by 4/8 if gpr/fpr > 8
1591 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1592 DAG.getConstant(VT.isInteger() ? 4 : 8,
1593 MVT::i32));
1594
1595 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1596 OverflowAreaPlusN);
1597
1598 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1599 OverflowAreaPtr,
1600 MachinePointerInfo(),
1601 MVT::i32, false, false, 0);
1602
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001603 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001604 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001605}
1606
Duncan Sands4a544a72011-09-06 13:37:06 +00001607SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1608 SelectionDAG &DAG) const {
1609 return Op.getOperand(0);
1610}
1611
1612SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1613 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001614 SDValue Chain = Op.getOperand(0);
1615 SDValue Trmp = Op.getOperand(1); // trampoline
1616 SDValue FPtr = Op.getOperand(2); // nested function
1617 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Andrew Trickac6d9be2013-05-25 02:42:55 +00001618 SDLoc dl(Op);
Bill Wendling77959322008-09-17 00:30:57 +00001619
Owen Andersone50ed302009-08-10 22:56:29 +00001620 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001621 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001622 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001623 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001624 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001625
Scott Michelfdc40a02009-02-17 22:15:04 +00001626 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001627 TargetLowering::ArgListEntry Entry;
1628
1629 Entry.Ty = IntPtrTy;
1630 Entry.Node = Trmp; Args.push_back(Entry);
1631
1632 // TrampSize == (isPPC64 ? 48 : 40);
1633 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001634 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001635 Args.push_back(Entry);
1636
1637 Entry.Node = FPtr; Args.push_back(Entry);
1638 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001639
Bill Wendling77959322008-09-17 00:30:57 +00001640 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001641 TargetLowering::CallLoweringInfo CLI(Chain,
1642 Type::getVoidTy(*DAG.getContext()),
1643 false, false, false, false, 0,
1644 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001645 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001646 /*doesNotRet=*/false,
1647 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001648 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001649 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001650 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001651
Duncan Sands4a544a72011-09-06 13:37:06 +00001652 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001653}
1654
Dan Gohman475871a2008-07-27 21:46:04 +00001655SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001656 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001657 MachineFunction &MF = DAG.getMachineFunction();
1658 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1659
Andrew Trickac6d9be2013-05-25 02:42:55 +00001660 SDLoc dl(Op);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001661
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001662 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001663 // vastart just stores the address of the VarArgsFrameIndex slot into the
1664 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001665 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001666 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001667 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001668 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1669 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001670 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001671 }
1672
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001673 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001674 // We suppose the given va_list is already allocated.
1675 //
1676 // typedef struct {
1677 // char gpr; /* index into the array of 8 GPRs
1678 // * stored in the register save area
1679 // * gpr=0 corresponds to r3,
1680 // * gpr=1 to r4, etc.
1681 // */
1682 // char fpr; /* index into the array of 8 FPRs
1683 // * stored in the register save area
1684 // * fpr=0 corresponds to f1,
1685 // * fpr=1 to f2, etc.
1686 // */
1687 // char *overflow_arg_area;
1688 // /* location on stack that holds
1689 // * the next overflow argument
1690 // */
1691 // char *reg_save_area;
1692 // /* where r3:r10 and f1:f8 (if saved)
1693 // * are stored
1694 // */
1695 // } va_list[1];
1696
1697
Dan Gohman1e93df62010-04-17 14:41:14 +00001698 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1699 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001700
Nicolas Geoffray01119992007-04-03 13:59:52 +00001701
Owen Andersone50ed302009-08-10 22:56:29 +00001702 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001703
Dan Gohman1e93df62010-04-17 14:41:14 +00001704 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1705 PtrVT);
1706 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1707 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001708
Duncan Sands83ec4b62008-06-06 12:08:01 +00001709 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001710 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001711
Duncan Sands83ec4b62008-06-06 12:08:01 +00001712 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001713 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001714
1715 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001716 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001717
Dan Gohman69de1932008-02-06 22:27:42 +00001718 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001719
Nicolas Geoffray01119992007-04-03 13:59:52 +00001720 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001721 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001722 Op.getOperand(1),
1723 MachinePointerInfo(SV),
1724 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001725 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001726 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001727 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001728
Nicolas Geoffray01119992007-04-03 13:59:52 +00001729 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001730 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001731 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1732 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001733 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001734 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001735 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001736
Nicolas Geoffray01119992007-04-03 13:59:52 +00001737 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001738 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001739 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1740 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001741 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001742 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001743 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001744
1745 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001746 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1747 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001748 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001749
Chris Lattner1a635d62006-04-14 06:01:58 +00001750}
1751
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001752#include "PPCGenCallingConv.inc"
1753
Bill Schmidtd3f77662013-06-12 16:39:22 +00001754bool llvm::CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1755 CCValAssign::LocInfo &LocInfo,
1756 ISD::ArgFlagsTy &ArgFlags,
1757 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001758 return true;
1759}
1760
Bill Schmidtd3f77662013-06-12 16:39:22 +00001761bool llvm::CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1762 MVT &LocVT,
1763 CCValAssign::LocInfo &LocInfo,
1764 ISD::ArgFlagsTy &ArgFlags,
1765 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001766 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001767 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1768 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1769 };
1770 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001771
Tilmann Schellerffd02002009-07-03 06:45:56 +00001772 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1773
1774 // Skip one register if the first unallocated register has an even register
1775 // number and there are still argument registers available which have not been
1776 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1777 // need to skip a register if RegNum is odd.
1778 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1779 State.AllocateReg(ArgRegs[RegNum]);
1780 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001781
Tilmann Schellerffd02002009-07-03 06:45:56 +00001782 // Always return false here, as this function only makes sure that the first
1783 // unallocated register has an odd register number and does not actually
1784 // allocate a register for the current argument.
1785 return false;
1786}
1787
Bill Schmidtd3f77662013-06-12 16:39:22 +00001788bool llvm::CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1789 MVT &LocVT,
1790 CCValAssign::LocInfo &LocInfo,
1791 ISD::ArgFlagsTy &ArgFlags,
1792 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001793 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001794 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1795 PPC::F8
1796 };
1797
1798 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001799
Tilmann Schellerffd02002009-07-03 06:45:56 +00001800 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1801
1802 // If there is only one Floating-point register left we need to put both f64
1803 // values of a split ppc_fp128 value on the stack.
1804 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1805 State.AllocateReg(ArgRegs[RegNum]);
1806 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001807
Tilmann Schellerffd02002009-07-03 06:45:56 +00001808 // Always return false here, as this function only makes sure that the two f64
1809 // values a ppc_fp128 value is split into are both passed in registers or both
1810 // passed on the stack and does not actually allocate a register for the
1811 // current argument.
1812 return false;
1813}
1814
Chris Lattner9f0bc652007-02-25 05:34:32 +00001815/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001816/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001817static const uint16_t *GetFPR() {
1818 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001819 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001820 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001821 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001822
Chris Lattner9f0bc652007-02-25 05:34:32 +00001823 return FPR;
1824}
1825
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001826/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1827/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001828static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001829 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001830 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001831 if (Flags.isByVal())
1832 ArgSize = Flags.getByValSize();
1833 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1834
1835 return ArgSize;
1836}
1837
Dan Gohman475871a2008-07-27 21:46:04 +00001838SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001839PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001840 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001841 const SmallVectorImpl<ISD::InputArg>
1842 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001843 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001844 SmallVectorImpl<SDValue> &InVals)
1845 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001846 if (PPCSubTarget.isSVR4ABI()) {
1847 if (PPCSubTarget.isPPC64())
1848 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1849 dl, DAG, InVals);
1850 else
1851 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1852 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001853 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001854 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1855 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001856 }
1857}
1858
1859SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001860PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001861 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001862 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001863 const SmallVectorImpl<ISD::InputArg>
1864 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00001865 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001866 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001867
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001868 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001869 // +-----------------------------------+
1870 // +--> | Back chain |
1871 // | +-----------------------------------+
1872 // | | Floating-point register save area |
1873 // | +-----------------------------------+
1874 // | | General register save area |
1875 // | +-----------------------------------+
1876 // | | CR save word |
1877 // | +-----------------------------------+
1878 // | | VRSAVE save word |
1879 // | +-----------------------------------+
1880 // | | Alignment padding |
1881 // | +-----------------------------------+
1882 // | | Vector register save area |
1883 // | +-----------------------------------+
1884 // | | Local variable space |
1885 // | +-----------------------------------+
1886 // | | Parameter list area |
1887 // | +-----------------------------------+
1888 // | | LR save word |
1889 // | +-----------------------------------+
1890 // SP--> +--- | Back chain |
1891 // +-----------------------------------+
1892 //
1893 // Specifications:
1894 // System V Application Binary Interface PowerPC Processor Supplement
1895 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001896
Tilmann Schellerffd02002009-07-03 06:45:56 +00001897 MachineFunction &MF = DAG.getMachineFunction();
1898 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001899 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001900
Owen Andersone50ed302009-08-10 22:56:29 +00001901 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001902 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001903 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1904 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001905 unsigned PtrByteSize = 4;
1906
1907 // Assign locations to all of the incoming arguments.
1908 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001909 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001910 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001911
1912 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001913 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001914
Bill Schmidt212af6a2013-02-06 17:33:58 +00001915 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001916
Tilmann Schellerffd02002009-07-03 06:45:56 +00001917 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
1918 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001919
Tilmann Schellerffd02002009-07-03 06:45:56 +00001920 // Arguments stored in registers.
1921 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00001922 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00001923 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001924
Owen Anderson825b72b2009-08-11 20:47:22 +00001925 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001926 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00001927 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00001928 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00001929 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001930 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001931 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00001932 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001933 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001934 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00001935 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001936 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00001937 case MVT::v16i8:
1938 case MVT::v8i16:
1939 case MVT::v4i32:
1940 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00001941 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00001942 break;
1943 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001944
Tilmann Schellerffd02002009-07-03 06:45:56 +00001945 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00001946 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001947 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001948
Dan Gohman98ca4f22009-08-05 01:29:28 +00001949 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001950 } else {
1951 // Argument stored in memory.
1952 assert(VA.isMemLoc());
1953
1954 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
1955 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00001956 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001957
1958 // Create load nodes to retrieve arguments from the stack.
1959 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00001960 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
1961 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001962 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001963 }
1964 }
1965
1966 // Assign locations to all of the incoming aggregate by value arguments.
1967 // Aggregates passed by value are stored in the local variable space of the
1968 // caller's stack frame, right above the parameter list area.
1969 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00001970 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00001971 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00001972
1973 // Reserve stack space for the allocations in CCInfo.
1974 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
1975
Bill Schmidt212af6a2013-02-06 17:33:58 +00001976 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00001977
1978 // Area that is at least reserved in the caller of this function.
1979 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001980
Tilmann Schellerffd02002009-07-03 06:45:56 +00001981 // Set the size that is at least reserved in caller of this function. Tail
1982 // call optimized function's reserved stack space needs to be aligned so that
1983 // taking the difference between two stack areas will result in an aligned
1984 // stack.
1985 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
1986
1987 MinReservedArea =
1988 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001989 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001990
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00001991 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00001992 getStackAlignment();
1993 unsigned AlignMask = TargetAlign-1;
1994 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001995
Tilmann Schellerffd02002009-07-03 06:45:56 +00001996 FI->setMinReservedArea(MinReservedArea);
1997
1998 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001999
Tilmann Schellerffd02002009-07-03 06:45:56 +00002000 // If the function takes variable number of arguments, make a frame index for
2001 // the start of the first vararg value... for expansion of llvm.va_start.
2002 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002003 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002004 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2005 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2006 };
2007 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2008
Craig Topperc5eaae42012-03-11 07:57:25 +00002009 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002010 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2011 PPC::F8
2012 };
2013 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2014
Dan Gohman1e93df62010-04-17 14:41:14 +00002015 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2016 NumGPArgRegs));
2017 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2018 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002019
2020 // Make room for NumGPArgRegs and NumFPArgRegs.
2021 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002023
Dan Gohman1e93df62010-04-17 14:41:14 +00002024 FuncInfo->setVarArgsStackOffset(
2025 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002026 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002027
Dan Gohman1e93df62010-04-17 14:41:14 +00002028 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2029 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002030
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002031 // The fixed integer arguments of a variadic function are stored to the
2032 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2033 // the result of va_next.
2034 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2035 // Get an existing live-in vreg, or add a new one.
2036 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2037 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002038 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002039
Dan Gohman98ca4f22009-08-05 01:29:28 +00002040 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002041 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2042 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002043 MemOps.push_back(Store);
2044 // Increment the address by four for the next argument to store
2045 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2046 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2047 }
2048
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002049 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2050 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002051 // The double arguments are stored to the VarArgsFrameIndex
2052 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002053 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2054 // Get an existing live-in vreg, or add a new one.
2055 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2056 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002057 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002058
Owen Anderson825b72b2009-08-11 20:47:22 +00002059 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002060 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2061 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002062 MemOps.push_back(Store);
2063 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002064 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002065 PtrVT);
2066 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2067 }
2068 }
2069
2070 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002071 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002072 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002073
Dan Gohman98ca4f22009-08-05 01:29:28 +00002074 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002075}
2076
Bill Schmidt726c2372012-10-23 15:51:16 +00002077// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2078// value to MVT::i64 and then truncate to the correct register size.
2079SDValue
2080PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2081 SelectionDAG &DAG, SDValue ArgVal,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002082 SDLoc dl) const {
Bill Schmidt726c2372012-10-23 15:51:16 +00002083 if (Flags.isSExt())
2084 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2085 DAG.getValueType(ObjectVT));
2086 else if (Flags.isZExt())
2087 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2088 DAG.getValueType(ObjectVT));
Matt Arsenault225ed702013-05-18 00:21:46 +00002089
Bill Schmidt726c2372012-10-23 15:51:16 +00002090 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2091}
2092
2093// Set the size that is at least reserved in caller of this function. Tail
2094// call optimized functions' reserved stack space needs to be aligned so that
2095// taking the difference between two stack areas will result in an aligned
2096// stack.
2097void
2098PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2099 unsigned nAltivecParamsAtEnd,
2100 unsigned MinReservedArea,
2101 bool isPPC64) const {
2102 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2103 // Add the Altivec parameters at the end, if needed.
2104 if (nAltivecParamsAtEnd) {
2105 MinReservedArea = ((MinReservedArea+15)/16)*16;
2106 MinReservedArea += 16*nAltivecParamsAtEnd;
2107 }
2108 MinReservedArea =
2109 std::max(MinReservedArea,
2110 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2111 unsigned TargetAlign
2112 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2113 getStackAlignment();
2114 unsigned AlignMask = TargetAlign-1;
2115 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2116 FI->setMinReservedArea(MinReservedArea);
2117}
2118
Tilmann Schellerffd02002009-07-03 06:45:56 +00002119SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002120PPCTargetLowering::LowerFormalArguments_64SVR4(
2121 SDValue Chain,
2122 CallingConv::ID CallConv, bool isVarArg,
2123 const SmallVectorImpl<ISD::InputArg>
2124 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002125 SDLoc dl, SelectionDAG &DAG,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002126 SmallVectorImpl<SDValue> &InVals) const {
2127 // TODO: add description of PPC stack frame format, or at least some docs.
2128 //
2129 MachineFunction &MF = DAG.getMachineFunction();
2130 MachineFrameInfo *MFI = MF.getFrameInfo();
2131 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2132
2133 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2134 // Potential tail calls could cause overwriting of argument stack slots.
2135 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2136 (CallConv == CallingConv::Fast));
2137 unsigned PtrByteSize = 8;
2138
2139 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2140 // Area that is at least reserved in caller of this function.
2141 unsigned MinReservedArea = ArgOffset;
2142
2143 static const uint16_t GPR[] = {
2144 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2145 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2146 };
2147
2148 static const uint16_t *FPR = GetFPR();
2149
2150 static const uint16_t VR[] = {
2151 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2152 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2153 };
2154
2155 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2156 const unsigned Num_FPR_Regs = 13;
2157 const unsigned Num_VR_Regs = array_lengthof(VR);
2158
2159 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2160
2161 // Add DAG nodes to load the arguments or copy them out of registers. On
2162 // entry to a function on PPC, the arguments start after the linkage area,
2163 // although the first ones are often in registers.
2164
2165 SmallVector<SDValue, 8> MemOps;
2166 unsigned nAltivecParamsAtEnd = 0;
2167 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002168 unsigned CurArgIdx = 0;
2169 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002170 SDValue ArgVal;
2171 bool needsLoad = false;
2172 EVT ObjectVT = Ins[ArgNo].VT;
2173 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2174 unsigned ArgSize = ObjSize;
2175 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002176 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2177 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002178
2179 unsigned CurArgOffset = ArgOffset;
2180
2181 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2182 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2183 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2184 if (isVarArg) {
2185 MinReservedArea = ((MinReservedArea+15)/16)*16;
2186 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2187 Flags,
2188 PtrByteSize);
2189 } else
2190 nAltivecParamsAtEnd++;
2191 } else
2192 // Calculate min reserved area.
2193 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2194 Flags,
2195 PtrByteSize);
2196
2197 // FIXME the codegen can be much improved in some cases.
2198 // We do not have to keep everything in memory.
2199 if (Flags.isByVal()) {
2200 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2201 ObjSize = Flags.getByValSize();
2202 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002203 // Empty aggregate parameters do not take up registers. Examples:
2204 // struct { } a;
2205 // union { } b;
2206 // int c[0];
2207 // etc. However, we have to provide a place-holder in InVals, so
2208 // pretend we have an 8-byte item at the current address for that
2209 // purpose.
2210 if (!ObjSize) {
2211 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2212 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2213 InVals.push_back(FIN);
2214 continue;
2215 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002216 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002217 if (ObjSize < PtrByteSize)
2218 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002219 // The value of the object is its address.
2220 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2221 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2222 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002223
2224 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002225 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002226 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002227 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002228 SDValue Store;
2229
2230 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2231 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2232 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2233 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2234 MachinePointerInfo(FuncArg, CurArgOffset),
2235 ObjType, false, false, 0);
2236 } else {
2237 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2238 // store the whole register as-is to the parameter save area
2239 // slot. The address of the parameter was already calculated
2240 // above (InVals.push_back(FIN)) to be the right-justified
2241 // offset within the slot. For this store, we need a new
2242 // frame index that points at the beginning of the slot.
2243 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2244 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2245 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2246 MachinePointerInfo(FuncArg, ArgOffset),
2247 false, false, 0);
2248 }
2249
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002250 MemOps.push_back(Store);
2251 ++GPR_idx;
2252 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002253 // Whether we copied from a register or not, advance the offset
2254 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002255 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002256 continue;
2257 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002258
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002259 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2260 // Store whatever pieces of the object are in registers
2261 // to memory. ArgOffset will be the address of the beginning
2262 // of the object.
2263 if (GPR_idx != Num_GPR_Regs) {
2264 unsigned VReg;
2265 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2266 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2267 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2268 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002269 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002270 MachinePointerInfo(FuncArg, ArgOffset),
2271 false, false, 0);
2272 MemOps.push_back(Store);
2273 ++GPR_idx;
2274 ArgOffset += PtrByteSize;
2275 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002276 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002277 break;
2278 }
2279 }
2280 continue;
2281 }
2282
2283 switch (ObjectVT.getSimpleVT().SimpleTy) {
2284 default: llvm_unreachable("Unhandled argument type!");
2285 case MVT::i32:
2286 case MVT::i64:
2287 if (GPR_idx != Num_GPR_Regs) {
2288 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2289 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2290
Bill Schmidt726c2372012-10-23 15:51:16 +00002291 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002292 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2293 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002294 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002295
2296 ++GPR_idx;
2297 } else {
2298 needsLoad = true;
2299 ArgSize = PtrByteSize;
2300 }
2301 ArgOffset += 8;
2302 break;
2303
2304 case MVT::f32:
2305 case MVT::f64:
2306 // Every 8 bytes of argument space consumes one of the GPRs available for
2307 // argument passing.
2308 if (GPR_idx != Num_GPR_Regs) {
2309 ++GPR_idx;
2310 }
2311 if (FPR_idx != Num_FPR_Regs) {
2312 unsigned VReg;
2313
2314 if (ObjectVT == MVT::f32)
2315 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2316 else
2317 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2318
2319 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2320 ++FPR_idx;
2321 } else {
2322 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002323 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002324 }
2325
2326 ArgOffset += 8;
2327 break;
2328 case MVT::v4f32:
2329 case MVT::v4i32:
2330 case MVT::v8i16:
2331 case MVT::v16i8:
2332 // Note that vector arguments in registers don't reserve stack space,
2333 // except in varargs functions.
2334 if (VR_idx != Num_VR_Regs) {
2335 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2336 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2337 if (isVarArg) {
2338 while ((ArgOffset % 16) != 0) {
2339 ArgOffset += PtrByteSize;
2340 if (GPR_idx != Num_GPR_Regs)
2341 GPR_idx++;
2342 }
2343 ArgOffset += 16;
2344 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2345 }
2346 ++VR_idx;
2347 } else {
2348 // Vectors are aligned.
2349 ArgOffset = ((ArgOffset+15)/16)*16;
2350 CurArgOffset = ArgOffset;
2351 ArgOffset += 16;
2352 needsLoad = true;
2353 }
2354 break;
2355 }
2356
2357 // We need to load the argument to a virtual register if we determined
2358 // above that we ran out of physical registers of the appropriate type.
2359 if (needsLoad) {
2360 int FI = MFI->CreateFixedObject(ObjSize,
2361 CurArgOffset + (ArgSize - ObjSize),
2362 isImmutable);
2363 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2364 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2365 false, false, false, 0);
2366 }
2367
2368 InVals.push_back(ArgVal);
2369 }
2370
2371 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002372 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002373 // taking the difference between two stack areas will result in an aligned
2374 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002375 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002376
2377 // If the function takes variable number of arguments, make a frame index for
2378 // the start of the first vararg value... for expansion of llvm.va_start.
2379 if (isVarArg) {
2380 int Depth = ArgOffset;
2381
2382 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002383 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002384 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2385
2386 // If this function is vararg, store any remaining integer argument regs
2387 // to their spots on the stack so that they may be loaded by deferencing the
2388 // result of va_next.
2389 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2390 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2391 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2392 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2393 MachinePointerInfo(), false, false, 0);
2394 MemOps.push_back(Store);
2395 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002396 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002397 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2398 }
2399 }
2400
2401 if (!MemOps.empty())
2402 Chain = DAG.getNode(ISD::TokenFactor, dl,
2403 MVT::Other, &MemOps[0], MemOps.size());
2404
2405 return Chain;
2406}
2407
2408SDValue
2409PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002410 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002411 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002412 const SmallVectorImpl<ISD::InputArg>
2413 &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002414 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002415 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002416 // TODO: add description of PPC stack frame format, or at least some docs.
2417 //
2418 MachineFunction &MF = DAG.getMachineFunction();
2419 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002420 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002421
Owen Andersone50ed302009-08-10 22:56:29 +00002422 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002423 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002424 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002425 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2426 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002427 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002428
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002429 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002430 // Area that is at least reserved in caller of this function.
2431 unsigned MinReservedArea = ArgOffset;
2432
Craig Topperb78ca422012-03-11 07:16:55 +00002433 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002434 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2435 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2436 };
Craig Topperb78ca422012-03-11 07:16:55 +00002437 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002438 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2439 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2440 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002441
Craig Topperb78ca422012-03-11 07:16:55 +00002442 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002443
Craig Topperb78ca422012-03-11 07:16:55 +00002444 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002445 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2446 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2447 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002448
Owen Anderson718cb662007-09-07 04:06:50 +00002449 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002450 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002451 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002452
2453 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002454
Craig Topperb78ca422012-03-11 07:16:55 +00002455 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002456
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002457 // In 32-bit non-varargs functions, the stack space for vectors is after the
2458 // stack space for non-vectors. We do not use this space unless we have
2459 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002460 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002461 // that out...for the pathological case, compute VecArgOffset as the
2462 // start of the vector parameter area. Computing VecArgOffset is the
2463 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002464 unsigned VecArgOffset = ArgOffset;
2465 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002466 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002467 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002468 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002469 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002470
Duncan Sands276dcbd2008-03-21 09:14:45 +00002471 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002472 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002473 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002474 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002475 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2476 VecArgOffset += ArgSize;
2477 continue;
2478 }
2479
Owen Anderson825b72b2009-08-11 20:47:22 +00002480 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002481 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002482 case MVT::i32:
2483 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002484 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002485 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002486 case MVT::i64: // PPC64
2487 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002488 // FIXME: We are guaranteed to be !isPPC64 at this point.
2489 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002490 VecArgOffset += 8;
2491 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002492 case MVT::v4f32:
2493 case MVT::v4i32:
2494 case MVT::v8i16:
2495 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002496 // Nothing to do, we're only looking at Nonvector args here.
2497 break;
2498 }
2499 }
2500 }
2501 // We've found where the vector parameter area in memory is. Skip the
2502 // first 12 parameters; these don't use that memory.
2503 VecArgOffset = ((VecArgOffset+15)/16)*16;
2504 VecArgOffset += 12*16;
2505
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002506 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002507 // entry to a function on PPC, the arguments start after the linkage area,
2508 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002509
Dan Gohman475871a2008-07-27 21:46:04 +00002510 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002511 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002512 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidta7f2ce82013-05-08 17:22:33 +00002513 unsigned CurArgIdx = 0;
2514 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002515 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002516 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002517 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002518 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002519 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002520 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidta7f2ce82013-05-08 17:22:33 +00002521 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2522 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002523
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002524 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002525
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002526 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002527 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2528 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002529 if (isVarArg || isPPC64) {
2530 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002531 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002532 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002533 PtrByteSize);
2534 } else nAltivecParamsAtEnd++;
2535 } else
2536 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002537 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002538 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002539 PtrByteSize);
2540
Dale Johannesen8419dd62008-03-07 20:27:40 +00002541 // FIXME the codegen can be much improved in some cases.
2542 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002543 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002544 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002545 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002546 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002547 // Objects of size 1 and 2 are right justified, everything else is
2548 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002549 if (ObjSize==1 || ObjSize==2) {
2550 CurArgOffset = CurArgOffset + (4 - ObjSize);
2551 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002552 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002553 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002554 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002555 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002556 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002557 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002558 unsigned VReg;
2559 if (isPPC64)
2560 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2561 else
2562 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002563 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002564 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002565 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002566 MachinePointerInfo(FuncArg,
2567 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002568 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002569 MemOps.push_back(Store);
2570 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002571 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002572
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002573 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002574
Dale Johannesen7f96f392008-03-08 01:41:42 +00002575 continue;
2576 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002577 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2578 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002579 // to memory. ArgOffset will be the address of the beginning
2580 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002581 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002582 unsigned VReg;
2583 if (isPPC64)
2584 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2585 else
2586 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002587 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002588 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002589 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002590 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002591 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002592 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002593 MemOps.push_back(Store);
2594 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002595 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002596 } else {
2597 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2598 break;
2599 }
2600 }
2601 continue;
2602 }
2603
Owen Anderson825b72b2009-08-11 20:47:22 +00002604 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002605 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002606 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002607 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002608 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002609 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002610 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002611 ++GPR_idx;
2612 } else {
2613 needsLoad = true;
2614 ArgSize = PtrByteSize;
2615 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002616 // All int arguments reserve stack space in the Darwin ABI.
2617 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002618 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002619 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002620 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002621 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002622 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002623 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002624 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002625
Bill Schmidt726c2372012-10-23 15:51:16 +00002626 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002627 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002628 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002629 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002630
Chris Lattnerc91a4752006-06-26 22:48:35 +00002631 ++GPR_idx;
2632 } else {
2633 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002634 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002635 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002636 // All int arguments reserve stack space in the Darwin ABI.
2637 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002638 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002639
Owen Anderson825b72b2009-08-11 20:47:22 +00002640 case MVT::f32:
2641 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002642 // Every 4 bytes of argument space consumes one of the GPRs available for
2643 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002644 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002645 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002646 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002647 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002648 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002649 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002650 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002651
Owen Anderson825b72b2009-08-11 20:47:22 +00002652 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002653 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002654 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002655 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002656
Dan Gohman98ca4f22009-08-05 01:29:28 +00002657 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002658 ++FPR_idx;
2659 } else {
2660 needsLoad = true;
2661 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002662
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002663 // All FP arguments reserve stack space in the Darwin ABI.
2664 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002665 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002666 case MVT::v4f32:
2667 case MVT::v4i32:
2668 case MVT::v8i16:
2669 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002670 // Note that vector arguments in registers don't reserve stack space,
2671 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002672 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002673 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002674 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002675 if (isVarArg) {
2676 while ((ArgOffset % 16) != 0) {
2677 ArgOffset += PtrByteSize;
2678 if (GPR_idx != Num_GPR_Regs)
2679 GPR_idx++;
2680 }
2681 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002682 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002683 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002684 ++VR_idx;
2685 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002686 if (!isVarArg && !isPPC64) {
2687 // Vectors go after all the nonvectors.
2688 CurArgOffset = VecArgOffset;
2689 VecArgOffset += 16;
2690 } else {
2691 // Vectors are aligned.
2692 ArgOffset = ((ArgOffset+15)/16)*16;
2693 CurArgOffset = ArgOffset;
2694 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002695 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002696 needsLoad = true;
2697 }
2698 break;
2699 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002700
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002701 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002702 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002703 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002704 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002705 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002706 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002707 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002708 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002709 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002710 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002711
Dan Gohman98ca4f22009-08-05 01:29:28 +00002712 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002713 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002714
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002715 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002716 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002717 // taking the difference between two stack areas will result in an aligned
2718 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002719 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002720
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002721 // If the function takes variable number of arguments, make a frame index for
2722 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002723 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002724 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002725
Dan Gohman1e93df62010-04-17 14:41:14 +00002726 FuncInfo->setVarArgsFrameIndex(
2727 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002728 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002729 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002730
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002731 // If this function is vararg, store any remaining integer argument regs
2732 // to their spots on the stack so that they may be loaded by deferencing the
2733 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002734 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002735 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002736
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002737 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002738 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002739 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002740 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002741
Dan Gohman98ca4f22009-08-05 01:29:28 +00002742 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002743 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2744 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002745 MemOps.push_back(Store);
2746 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002747 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002748 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002749 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002750 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002751
Dale Johannesen8419dd62008-03-07 20:27:40 +00002752 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002753 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002754 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002755
Dan Gohman98ca4f22009-08-05 01:29:28 +00002756 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002757}
2758
Bill Schmidt419f3762012-09-19 15:42:13 +00002759/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2760/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002761static unsigned
2762CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2763 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002764 bool isVarArg,
2765 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002766 const SmallVectorImpl<ISD::OutputArg>
2767 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002768 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002769 unsigned &nAltivecParamsAtEnd) {
2770 // Count how many bytes are to be pushed on the stack, including the linkage
2771 // area, and parameter passing area. We start with 24/48 bytes, which is
2772 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002773 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002774 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002775 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2776
2777 // Add up all the space actually used.
2778 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2779 // they all go in registers, but we must reserve stack space for them for
2780 // possible use by the caller. In varargs or 64-bit calls, parameters are
2781 // assigned stack space in order, with padding so Altivec parameters are
2782 // 16-byte aligned.
2783 nAltivecParamsAtEnd = 0;
2784 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002785 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002786 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002787 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002788 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2789 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002790 if (!isVarArg && !isPPC64) {
2791 // Non-varargs Altivec parameters go after all the non-Altivec
2792 // parameters; handle those later so we know how much padding we need.
2793 nAltivecParamsAtEnd++;
2794 continue;
2795 }
2796 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2797 NumBytes = ((NumBytes+15)/16)*16;
2798 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002799 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002800 }
2801
2802 // Allow for Altivec parameters at the end, if needed.
2803 if (nAltivecParamsAtEnd) {
2804 NumBytes = ((NumBytes+15)/16)*16;
2805 NumBytes += 16*nAltivecParamsAtEnd;
2806 }
2807
2808 // The prolog code of the callee may store up to 8 GPR argument registers to
2809 // the stack, allowing va_start to index over them in memory if its varargs.
2810 // Because we cannot tell if this is needed on the caller side, we have to
2811 // conservatively assume that it is needed. As such, make sure we have at
2812 // least enough stack space for the caller to store the 8 GPRs.
2813 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002814 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002815
2816 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002817 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2818 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2819 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002820 unsigned AlignMask = TargetAlign-1;
2821 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2822 }
2823
2824 return NumBytes;
2825}
2826
2827/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002828/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002829static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002830 unsigned ParamSize) {
2831
Dale Johannesenb60d5192009-11-24 01:09:07 +00002832 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002833
2834 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2835 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2836 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2837 // Remember only if the new adjustement is bigger.
2838 if (SPDiff < FI->getTailCallSPDelta())
2839 FI->setTailCallSPDelta(SPDiff);
2840
2841 return SPDiff;
2842}
2843
Dan Gohman98ca4f22009-08-05 01:29:28 +00002844/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2845/// for tail call optimization. Targets which want to do tail call
2846/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002847bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002848PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002849 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002850 bool isVarArg,
2851 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002852 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002853 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002854 return false;
2855
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002856 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002857 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002858 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002859
Dan Gohman98ca4f22009-08-05 01:29:28 +00002860 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002861 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002862 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2863 // Functions containing by val parameters are not supported.
2864 for (unsigned i = 0; i != Ins.size(); i++) {
2865 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2866 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002867 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002868
2869 // Non PIC/GOT tail calls are supported.
2870 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2871 return true;
2872
2873 // At the moment we can only do local tail calls (in same module, hidden
2874 // or protected) if we are generating PIC.
2875 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2876 return G->getGlobal()->hasHiddenVisibility()
2877 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002878 }
2879
2880 return false;
2881}
2882
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002883/// isCallCompatibleAddress - Return the immediate to use if the specified
2884/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002885static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002886 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2887 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002888
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002889 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002890 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002891 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002892 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002893
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002894 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002895 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002896}
2897
Dan Gohman844731a2008-05-13 00:00:25 +00002898namespace {
2899
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002900struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002901 SDValue Arg;
2902 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002903 int FrameIdx;
2904
2905 TailCallArgumentInfo() : FrameIdx(0) {}
2906};
2907
Dan Gohman844731a2008-05-13 00:00:25 +00002908}
2909
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002910/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
2911static void
2912StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00002913 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002914 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002915 SmallVector<SDValue, 8> &MemOpChains,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002916 SDLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002917 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00002918 SDValue Arg = TailCallArgs[i].Arg;
2919 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002920 int FI = TailCallArgs[i].FrameIdx;
2921 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00002922 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002923 MachinePointerInfo::getFixedStack(FI),
2924 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002925 }
2926}
2927
2928/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
2929/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00002930static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002931 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00002932 SDValue Chain,
2933 SDValue OldRetAddr,
2934 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002935 int SPDiff,
2936 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002937 bool isDarwinABI,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002938 SDLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002939 if (SPDiff) {
2940 // Calculate the new stack slot for the return address.
2941 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002942 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002943 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002944 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00002945 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002946 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002947 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00002948 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002949 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00002950 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002951
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002952 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
2953 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002954 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002955 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002956 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00002957 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00002958 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002959 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
2960 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002961 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00002962 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002963 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002964 }
2965 return Chain;
2966}
2967
2968/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
2969/// the position of the argument.
2970static void
2971CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00002972 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002973 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
2974 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002975 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00002976 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00002977 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00002978 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002979 TailCallArgumentInfo Info;
2980 Info.Arg = Arg;
2981 Info.FrameIdxOp = FIN;
2982 Info.FrameIdx = FI;
2983 TailCallArguments.push_back(Info);
2984}
2985
2986/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
2987/// stack slot. Returns the chain as result and the loaded frame pointers in
2988/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00002989SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00002990 int SPDiff,
2991 SDValue Chain,
2992 SDValue &LROpOut,
2993 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002994 bool isDarwinABI,
Andrew Trickac6d9be2013-05-25 02:42:55 +00002995 SDLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002996 if (SPDiff) {
2997 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00002998 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002999 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003000 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003001 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003002 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003003
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003004 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3005 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003006 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003007 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003008 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003009 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003010 Chain = SDValue(FPOpOut.getNode(), 1);
3011 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003012 }
3013 return Chain;
3014}
3015
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003016/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003017/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003018/// specified by the specific parameter attribute. The copy will be passed as
3019/// a byval function parameter.
3020/// Sometimes what we are copying is the end of a larger object, the part that
3021/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003022static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003023CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003024 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003025 SDLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003026 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003027 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003028 false, false, MachinePointerInfo(0),
3029 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003030}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003031
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003032/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3033/// tail calls.
3034static void
Dan Gohman475871a2008-07-27 21:46:04 +00003035LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3036 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003037 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003038 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003039 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003040 SDLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003041 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003042 if (!isTailCall) {
3043 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003044 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003045 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003046 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003047 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003048 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003049 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003050 DAG.getConstant(ArgOffset, PtrVT));
3051 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003052 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3053 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003054 // Calculate and remember argument location.
3055 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3056 TailCallArguments);
3057}
3058
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003059static
3060void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003061 SDLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003062 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3063 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3064 MachineFunction &MF = DAG.getMachineFunction();
3065
3066 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3067 // might overwrite each other in case of tail call optimization.
3068 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003069 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003070 InFlag = SDValue();
3071 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3072 MemOpChains2, dl);
3073 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003074 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003075 &MemOpChains2[0], MemOpChains2.size());
3076
3077 // Store the return address to the appropriate stack slot.
3078 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3079 isPPC64, isDarwinABI, dl);
3080
3081 // Emit callseq_end just before tailcall node.
3082 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003083 DAG.getIntPtrConstant(0, true), InFlag, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003084 InFlag = Chain.getValue(1);
3085}
3086
3087static
3088unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003089 SDValue &Chain, SDLoc dl, int SPDiff, bool isTailCall,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003090 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003091 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003092 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003093
Chris Lattnerb9082582010-11-14 23:42:06 +00003094 bool isPPC64 = PPCSubTarget.isPPC64();
3095 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3096
Owen Andersone50ed302009-08-10 22:56:29 +00003097 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003098 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003099 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003100
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003101 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003102
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003103 bool needIndirectCall = true;
3104 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003105 // If this is an absolute destination address, use the munged value.
3106 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003107 needIndirectCall = false;
3108 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003109
Chris Lattnerb9082582010-11-14 23:42:06 +00003110 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3111 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3112 // Use indirect calls for ALL functions calls in JIT mode, since the
3113 // far-call stubs may be outside relocation limits for a BL instruction.
3114 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3115 unsigned OpFlags = 0;
3116 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003117 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003118 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003119 (G->getGlobal()->isDeclaration() ||
3120 G->getGlobal()->isWeakForLinker())) {
3121 // PC-relative references to external symbols should go through $stub,
3122 // unless we're building with the leopard linker or later, which
3123 // automatically synthesizes these stubs.
3124 OpFlags = PPCII::MO_DARWIN_STUB;
3125 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003126
Chris Lattnerb9082582010-11-14 23:42:06 +00003127 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3128 // every direct call is) turn it into a TargetGlobalAddress /
3129 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003130 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003131 Callee.getValueType(),
3132 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003133 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003134 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003135 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003136
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003137 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003138 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003139
Chris Lattnerb9082582010-11-14 23:42:06 +00003140 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003141 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003142 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003143 // PC-relative references to external symbols should go through $stub,
3144 // unless we're building with the leopard linker or later, which
3145 // automatically synthesizes these stubs.
3146 OpFlags = PPCII::MO_DARWIN_STUB;
3147 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003148
Chris Lattnerb9082582010-11-14 23:42:06 +00003149 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3150 OpFlags);
3151 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003152 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003153
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003154 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003155 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3156 // to do the call, we can't use PPCISD::CALL.
3157 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003158
3159 if (isSVR4ABI && isPPC64) {
3160 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3161 // entry point, but to the function descriptor (the function entry point
3162 // address is part of the function descriptor though).
3163 // The function descriptor is a three doubleword structure with the
3164 // following fields: function entry point, TOC base address and
3165 // environment pointer.
3166 // Thus for a call through a function pointer, the following actions need
3167 // to be performed:
3168 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003169 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003170 // 2. Load the address of the function entry point from the function
3171 // descriptor.
3172 // 3. Load the TOC of the callee from the function descriptor into r2.
3173 // 4. Load the environment pointer from the function descriptor into
3174 // r11.
3175 // 5. Branch to the function entry point address.
3176 // 6. On return of the callee, the TOC of the caller needs to be
3177 // restored (this is done in FinishCall()).
3178 //
3179 // All those operations are flagged together to ensure that no other
3180 // operations can be scheduled in between. E.g. without flagging the
3181 // operations together, a TOC access in the caller could be scheduled
3182 // between the load of the callee TOC and the branch to the callee, which
3183 // results in the TOC access going through the TOC of the callee instead
3184 // of going through the TOC of the caller, which leads to incorrect code.
3185
3186 // Load the address of the function entry point from the function
3187 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003188 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003189 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3190 InFlag.getNode() ? 3 : 2);
3191 Chain = LoadFuncPtr.getValue(1);
3192 InFlag = LoadFuncPtr.getValue(2);
3193
3194 // Load environment pointer into r11.
3195 // Offset of the environment pointer within the function descriptor.
3196 SDValue PtrOff = DAG.getIntPtrConstant(16);
3197
3198 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3199 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3200 InFlag);
3201 Chain = LoadEnvPtr.getValue(1);
3202 InFlag = LoadEnvPtr.getValue(2);
3203
3204 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3205 InFlag);
3206 Chain = EnvVal.getValue(0);
3207 InFlag = EnvVal.getValue(1);
3208
3209 // Load TOC of the callee into r2. We are using a target-specific load
3210 // with r2 hard coded, because the result of a target-independent load
3211 // would never go directly into r2, since r2 is a reserved register (which
3212 // prevents the register allocator from allocating it), resulting in an
3213 // additional register being allocated and an unnecessary move instruction
3214 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003215 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003216 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3217 Callee, InFlag);
3218 Chain = LoadTOCPtr.getValue(0);
3219 InFlag = LoadTOCPtr.getValue(1);
3220
3221 MTCTROps[0] = Chain;
3222 MTCTROps[1] = LoadFuncPtr;
3223 MTCTROps[2] = InFlag;
3224 }
3225
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003226 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3227 2 + (InFlag.getNode() != 0));
3228 InFlag = Chain.getValue(1);
3229
3230 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003231 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003232 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003233 Ops.push_back(Chain);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003234 CallOpc = PPCISD::BCTRL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003235 Callee.setNode(0);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003236 // Add use of X11 (holding environment pointer)
3237 if (isSVR4ABI && isPPC64)
3238 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003239 // Add CTR register as callee so a bctr can be emitted later.
3240 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003241 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003242 }
3243
3244 // If this is a direct call, pass the chain and the callee.
3245 if (Callee.getNode()) {
3246 Ops.push_back(Chain);
3247 Ops.push_back(Callee);
3248 }
3249 // If this is a tail call add stack pointer delta.
3250 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003251 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003252
3253 // Add argument registers to the end of the list so that they are known live
3254 // into the call.
3255 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3256 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3257 RegsToPass[i].second.getValueType()));
3258
3259 return CallOpc;
3260}
3261
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003262static
3263bool isLocalCall(const SDValue &Callee)
3264{
3265 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003266 return !G->getGlobal()->isDeclaration() &&
3267 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003268 return false;
3269}
3270
Dan Gohman98ca4f22009-08-05 01:29:28 +00003271SDValue
3272PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003273 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003274 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003275 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003276 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003277
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003278 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003279 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003280 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003281 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003282
3283 // Copy all of the result registers out of their specified physreg.
3284 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3285 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003286 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003287
3288 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3289 VA.getLocReg(), VA.getLocVT(), InFlag);
3290 Chain = Val.getValue(1);
3291 InFlag = Val.getValue(2);
3292
3293 switch (VA.getLocInfo()) {
3294 default: llvm_unreachable("Unknown loc info!");
3295 case CCValAssign::Full: break;
3296 case CCValAssign::AExt:
3297 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3298 break;
3299 case CCValAssign::ZExt:
3300 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3301 DAG.getValueType(VA.getValVT()));
3302 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3303 break;
3304 case CCValAssign::SExt:
3305 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3306 DAG.getValueType(VA.getValVT()));
3307 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3308 break;
3309 }
3310
3311 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003312 }
3313
Dan Gohman98ca4f22009-08-05 01:29:28 +00003314 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003315}
3316
Dan Gohman98ca4f22009-08-05 01:29:28 +00003317SDValue
Andrew Trickac6d9be2013-05-25 02:42:55 +00003318PPCTargetLowering::FinishCall(CallingConv::ID CallConv, SDLoc dl,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003319 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003320 SelectionDAG &DAG,
3321 SmallVector<std::pair<unsigned, SDValue>, 8>
3322 &RegsToPass,
3323 SDValue InFlag, SDValue Chain,
3324 SDValue &Callee,
3325 int SPDiff, unsigned NumBytes,
3326 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003327 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003328 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003329 SmallVector<SDValue, 8> Ops;
3330 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3331 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003332 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003333
Hal Finkel82b38212012-08-28 02:10:27 +00003334 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3335 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3336 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3337
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003338 // When performing tail call optimization the callee pops its arguments off
3339 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003340 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003341 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003342 (CallConv == CallingConv::Fast &&
3343 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003344
Roman Divackye46137f2012-03-06 16:41:49 +00003345 // Add a register mask operand representing the call-preserved registers.
3346 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3347 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3348 assert(Mask && "Missing call preserved mask for calling convention");
3349 Ops.push_back(DAG.getRegisterMask(Mask));
3350
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003351 if (InFlag.getNode())
3352 Ops.push_back(InFlag);
3353
3354 // Emit tail call.
3355 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003356 assert(((Callee.getOpcode() == ISD::Register &&
3357 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3358 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3359 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3360 isa<ConstantSDNode>(Callee)) &&
3361 "Expecting an global address, external symbol, absolute value or register");
3362
Owen Anderson825b72b2009-08-11 20:47:22 +00003363 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003364 }
3365
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003366 // Add a NOP immediately after the branch instruction when using the 64-bit
3367 // SVR4 ABI. At link time, if caller and callee are in a different module and
3368 // thus have a different TOC, the call will be replaced with a call to a stub
3369 // function which saves the current TOC, loads the TOC of the callee and
3370 // branches to the callee. The NOP will be replaced with a load instruction
3371 // which restores the TOC of the caller from the TOC save slot of the current
3372 // stack frame. If caller and callee belong to the same module (and have the
3373 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003374
3375 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003376 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003377 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003378 // This is a call through a function pointer.
3379 // Restore the caller TOC from the save area into R2.
3380 // See PrepareCall() for more information about calls through function
3381 // pointers in the 64-bit SVR4 ABI.
3382 // We are using a target-specific load with r2 hard coded, because the
3383 // result of a target-independent load would never go directly into r2,
3384 // since r2 is a reserved register (which prevents the register allocator
3385 // from allocating it), resulting in an additional register being
3386 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003387 needsTOCRestore = true;
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003388 } else if ((CallOpc == PPCISD::CALL) && !isLocalCall(Callee)) {
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003389 // Otherwise insert NOP for non-local calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003390 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003391 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003392 }
3393
Hal Finkel5b00cea2012-03-31 14:45:15 +00003394 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3395 InFlag = Chain.getValue(1);
3396
3397 if (needsTOCRestore) {
3398 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3399 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3400 InFlag = Chain.getValue(1);
3401 }
3402
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003403 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3404 DAG.getIntPtrConstant(BytesCalleePops, true),
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003405 InFlag, dl);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003406 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003407 InFlag = Chain.getValue(1);
3408
Dan Gohman98ca4f22009-08-05 01:29:28 +00003409 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3410 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003411}
3412
Dan Gohman98ca4f22009-08-05 01:29:28 +00003413SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003414PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003415 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003416 SelectionDAG &DAG = CLI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00003417 SDLoc &dl = CLI.DL;
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003418 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3419 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3420 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3421 SDValue Chain = CLI.Chain;
3422 SDValue Callee = CLI.Callee;
3423 bool &isTailCall = CLI.IsTailCall;
3424 CallingConv::ID CallConv = CLI.CallConv;
3425 bool isVarArg = CLI.IsVarArg;
3426
Evan Cheng0c439eb2010-01-27 00:07:07 +00003427 if (isTailCall)
3428 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3429 Ins, DAG);
3430
Bill Schmidt726c2372012-10-23 15:51:16 +00003431 if (PPCSubTarget.isSVR4ABI()) {
3432 if (PPCSubTarget.isPPC64())
3433 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3434 isTailCall, Outs, OutVals, Ins,
3435 dl, DAG, InVals);
3436 else
3437 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3438 isTailCall, Outs, OutVals, Ins,
3439 dl, DAG, InVals);
3440 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003441
Bill Schmidt726c2372012-10-23 15:51:16 +00003442 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3443 isTailCall, Outs, OutVals, Ins,
3444 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003445}
3446
3447SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003448PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3449 CallingConv::ID CallConv, bool isVarArg,
3450 bool isTailCall,
3451 const SmallVectorImpl<ISD::OutputArg> &Outs,
3452 const SmallVectorImpl<SDValue> &OutVals,
3453 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003454 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt419f3762012-09-19 15:42:13 +00003455 SmallVectorImpl<SDValue> &InVals) const {
3456 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003457 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003458
Dan Gohman98ca4f22009-08-05 01:29:28 +00003459 assert((CallConv == CallingConv::C ||
3460 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003461
Tilmann Schellerffd02002009-07-03 06:45:56 +00003462 unsigned PtrByteSize = 4;
3463
3464 MachineFunction &MF = DAG.getMachineFunction();
3465
3466 // Mark this function as potentially containing a function that contains a
3467 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3468 // and restoring the callers stack pointer in this functions epilog. This is
3469 // done because by tail calling the called function might overwrite the value
3470 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003471 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3472 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003473 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003474
Tilmann Schellerffd02002009-07-03 06:45:56 +00003475 // Count how many bytes are to be pushed on the stack, including the linkage
3476 // area, parameter list area and the part of the local variable space which
3477 // contains copies of aggregates which are passed by value.
3478
3479 // Assign locations to all of the outgoing arguments.
3480 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003481 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003482 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003483
3484 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003485 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003486
3487 if (isVarArg) {
3488 // Handle fixed and variable vector arguments differently.
3489 // Fixed vector arguments go into registers as long as registers are
3490 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003491 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003492
Tilmann Schellerffd02002009-07-03 06:45:56 +00003493 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003494 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003495 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003496 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003497
Dan Gohman98ca4f22009-08-05 01:29:28 +00003498 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003499 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3500 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003501 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003502 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3503 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003504 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003505
Tilmann Schellerffd02002009-07-03 06:45:56 +00003506 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003507#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003508 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003509 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003510#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003511 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003512 }
3513 }
3514 } else {
3515 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003516 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003517 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003518
Tilmann Schellerffd02002009-07-03 06:45:56 +00003519 // Assign locations to all of the outgoing aggregate by value arguments.
3520 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003521 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003522 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003523
3524 // Reserve stack space for the allocations in CCInfo.
3525 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3526
Bill Schmidt212af6a2013-02-06 17:33:58 +00003527 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003528
3529 // Size of the linkage area, parameter list area and the part of the local
3530 // space variable where copies of aggregates which are passed by value are
3531 // stored.
3532 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003533
Tilmann Schellerffd02002009-07-03 06:45:56 +00003534 // Calculate by how many bytes the stack has to be adjusted in case of tail
3535 // call optimization.
3536 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3537
3538 // Adjust the stack pointer for the new arguments...
3539 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003540 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
3541 dl);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003542 SDValue CallSeqStart = Chain;
3543
3544 // Load the return address and frame pointer so it can be moved somewhere else
3545 // later.
3546 SDValue LROp, FPOp;
3547 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3548 dl);
3549
3550 // Set up a copy of the stack pointer for use loading and storing any
3551 // arguments that may not fit in the registers available for argument
3552 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003553 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003554
Tilmann Schellerffd02002009-07-03 06:45:56 +00003555 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3556 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3557 SmallVector<SDValue, 8> MemOpChains;
3558
Roman Divacky0aaa9192011-08-30 17:04:16 +00003559 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003560 // Walk the register/memloc assignments, inserting copies/loads.
3561 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3562 i != e;
3563 ++i) {
3564 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003565 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003566 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003567
Tilmann Schellerffd02002009-07-03 06:45:56 +00003568 if (Flags.isByVal()) {
3569 // Argument is an aggregate which is passed by value, thus we need to
3570 // create a copy of it in the local variable space of the current stack
3571 // frame (which is the stack frame of the caller) and pass the address of
3572 // this copy to the callee.
3573 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3574 CCValAssign &ByValVA = ByValArgLocs[j++];
3575 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003576
Tilmann Schellerffd02002009-07-03 06:45:56 +00003577 // Memory reserved in the local variable space of the callers stack frame.
3578 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003579
Tilmann Schellerffd02002009-07-03 06:45:56 +00003580 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3581 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003582
Tilmann Schellerffd02002009-07-03 06:45:56 +00003583 // Create a copy of the argument in the local area of the current
3584 // stack frame.
3585 SDValue MemcpyCall =
3586 CreateCopyOfByValArgument(Arg, PtrOff,
3587 CallSeqStart.getNode()->getOperand(0),
3588 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003589
Tilmann Schellerffd02002009-07-03 06:45:56 +00003590 // This must go outside the CALLSEQ_START..END.
3591 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003592 CallSeqStart.getNode()->getOperand(1),
3593 SDLoc(MemcpyCall));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003594 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3595 NewCallSeqStart.getNode());
3596 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003597
Tilmann Schellerffd02002009-07-03 06:45:56 +00003598 // Pass the address of the aggregate copy on the stack either in a
3599 // physical register or in the parameter list area of the current stack
3600 // frame to the callee.
3601 Arg = PtrOff;
3602 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003603
Tilmann Schellerffd02002009-07-03 06:45:56 +00003604 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003605 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003606 // Put argument in a physical register.
3607 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3608 } else {
3609 // Put argument in the parameter list area of the current stack frame.
3610 assert(VA.isMemLoc());
3611 unsigned LocMemOffset = VA.getLocMemOffset();
3612
3613 if (!isTailCall) {
3614 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3615 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3616
3617 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003618 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003619 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003620 } else {
3621 // Calculate and remember argument location.
3622 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3623 TailCallArguments);
3624 }
3625 }
3626 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003627
Tilmann Schellerffd02002009-07-03 06:45:56 +00003628 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003629 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003630 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003631
Tilmann Schellerffd02002009-07-03 06:45:56 +00003632 // Build a sequence of copy-to-reg nodes chained together with token chain
3633 // and flag operands which copy the outgoing args into the appropriate regs.
3634 SDValue InFlag;
3635 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3636 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3637 RegsToPass[i].second, InFlag);
3638 InFlag = Chain.getValue(1);
3639 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003640
Hal Finkel82b38212012-08-28 02:10:27 +00003641 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3642 // registers.
3643 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003644 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3645 SDValue Ops[] = { Chain, InFlag };
3646
Hal Finkel82b38212012-08-28 02:10:27 +00003647 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003648 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3649
Hal Finkel82b38212012-08-28 02:10:27 +00003650 InFlag = Chain.getValue(1);
3651 }
3652
Chris Lattnerb9082582010-11-14 23:42:06 +00003653 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003654 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3655 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003656
Dan Gohman98ca4f22009-08-05 01:29:28 +00003657 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3658 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3659 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003660}
3661
Bill Schmidt726c2372012-10-23 15:51:16 +00003662// Copy an argument into memory, being careful to do this outside the
3663// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003664SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003665PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3666 SDValue CallSeqStart,
3667 ISD::ArgFlagsTy Flags,
3668 SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003669 SDLoc dl) const {
Bill Schmidt726c2372012-10-23 15:51:16 +00003670 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3671 CallSeqStart.getNode()->getOperand(0),
3672 Flags, DAG, dl);
3673 // The MEMCPY must go outside the CALLSEQ_START..END.
3674 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003675 CallSeqStart.getNode()->getOperand(1),
3676 SDLoc(MemcpyCall));
Bill Schmidt726c2372012-10-23 15:51:16 +00003677 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3678 NewCallSeqStart.getNode());
3679 return NewCallSeqStart;
3680}
3681
3682SDValue
3683PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003684 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003685 bool isTailCall,
3686 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003687 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003688 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00003689 SDLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003690 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003691
Bill Schmidt726c2372012-10-23 15:51:16 +00003692 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003693
Bill Schmidt726c2372012-10-23 15:51:16 +00003694 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3695 unsigned PtrByteSize = 8;
3696
3697 MachineFunction &MF = DAG.getMachineFunction();
3698
3699 // Mark this function as potentially containing a function that contains a
3700 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3701 // and restoring the callers stack pointer in this functions epilog. This is
3702 // done because by tail calling the called function might overwrite the value
3703 // in this function's (MF) stack pointer stack slot 0(SP).
3704 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3705 CallConv == CallingConv::Fast)
3706 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3707
3708 unsigned nAltivecParamsAtEnd = 0;
3709
3710 // Count how many bytes are to be pushed on the stack, including the linkage
3711 // area, and parameter passing area. We start with at least 48 bytes, which
3712 // is reserved space for [SP][CR][LR][3 x unused].
3713 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3714 // of this call.
3715 unsigned NumBytes =
3716 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3717 Outs, OutVals, nAltivecParamsAtEnd);
3718
3719 // Calculate by how many bytes the stack has to be adjusted in case of tail
3720 // call optimization.
3721 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3722
3723 // To protect arguments on the stack from being clobbered in a tail call,
3724 // force all the loads to happen before doing any other lowering.
3725 if (isTailCall)
3726 Chain = DAG.getStackArgumentTokenFactor(Chain);
3727
3728 // Adjust the stack pointer for the new arguments...
3729 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trick6e0b2a02013-05-29 22:03:55 +00003730 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
3731 dl);
Bill Schmidt726c2372012-10-23 15:51:16 +00003732 SDValue CallSeqStart = Chain;
3733
3734 // Load the return address and frame pointer so it can be move somewhere else
3735 // later.
3736 SDValue LROp, FPOp;
3737 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3738 dl);
3739
3740 // Set up a copy of the stack pointer for use loading and storing any
3741 // arguments that may not fit in the registers available for argument
3742 // passing.
3743 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3744
3745 // Figure out which arguments are going to go in registers, and which in
3746 // memory. Also, if this is a vararg function, floating point operations
3747 // must be stored to our stack, and loaded into integer regs as well, if
3748 // any integer regs are available for argument passing.
3749 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3750 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3751
3752 static const uint16_t GPR[] = {
3753 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3754 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3755 };
3756 static const uint16_t *FPR = GetFPR();
3757
3758 static const uint16_t VR[] = {
3759 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3760 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3761 };
3762 const unsigned NumGPRs = array_lengthof(GPR);
3763 const unsigned NumFPRs = 13;
3764 const unsigned NumVRs = array_lengthof(VR);
3765
3766 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3767 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3768
3769 SmallVector<SDValue, 8> MemOpChains;
3770 for (unsigned i = 0; i != NumOps; ++i) {
3771 SDValue Arg = OutVals[i];
3772 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3773
3774 // PtrOff will be used to store the current argument to the stack if a
3775 // register cannot be found for it.
3776 SDValue PtrOff;
3777
3778 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3779
3780 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3781
3782 // Promote integers to 64-bit values.
3783 if (Arg.getValueType() == MVT::i32) {
3784 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3785 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3786 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3787 }
3788
3789 // FIXME memcpy is used way more than necessary. Correctness first.
3790 // Note: "by value" is code for passing a structure by value, not
3791 // basic types.
3792 if (Flags.isByVal()) {
3793 // Note: Size includes alignment padding, so
3794 // struct x { short a; char b; }
3795 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3796 // These are the proper values we need for right-justifying the
3797 // aggregate in a parameter register.
3798 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003799
3800 // An empty aggregate parameter takes up no storage and no
3801 // registers.
3802 if (Size == 0)
3803 continue;
3804
Bill Schmidt726c2372012-10-23 15:51:16 +00003805 // All aggregates smaller than 8 bytes must be passed right-justified.
3806 if (Size==1 || Size==2 || Size==4) {
3807 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3808 if (GPR_idx != NumGPRs) {
3809 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3810 MachinePointerInfo(), VT,
3811 false, false, 0);
3812 MemOpChains.push_back(Load.getValue(1));
3813 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3814
3815 ArgOffset += PtrByteSize;
3816 continue;
3817 }
3818 }
3819
3820 if (GPR_idx == NumGPRs && Size < 8) {
3821 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3822 PtrOff.getValueType());
3823 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3824 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3825 CallSeqStart,
3826 Flags, DAG, dl);
3827 ArgOffset += PtrByteSize;
3828 continue;
3829 }
3830 // Copy entire object into memory. There are cases where gcc-generated
3831 // code assumes it is there, even if it could be put entirely into
3832 // registers. (This is not what the doc says.)
3833
3834 // FIXME: The above statement is likely due to a misunderstanding of the
3835 // documents. All arguments must be copied into the parameter area BY
3836 // THE CALLEE in the event that the callee takes the address of any
3837 // formal argument. That has not yet been implemented. However, it is
3838 // reasonable to use the stack area as a staging area for the register
3839 // load.
3840
3841 // Skip this for small aggregates, as we will use the same slot for a
3842 // right-justified copy, below.
3843 if (Size >= 8)
3844 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3845 CallSeqStart,
3846 Flags, DAG, dl);
3847
3848 // When a register is available, pass a small aggregate right-justified.
3849 if (Size < 8 && GPR_idx != NumGPRs) {
3850 // The easiest way to get this right-justified in a register
3851 // is to copy the structure into the rightmost portion of a
3852 // local variable slot, then load the whole slot into the
3853 // register.
3854 // FIXME: The memcpy seems to produce pretty awful code for
3855 // small aggregates, particularly for packed ones.
Matt Arsenault225ed702013-05-18 00:21:46 +00003856 // FIXME: It would be preferable to use the slot in the
Bill Schmidt726c2372012-10-23 15:51:16 +00003857 // parameter save area instead of a new local variable.
3858 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3859 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3860 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3861 CallSeqStart,
3862 Flags, DAG, dl);
3863
3864 // Load the slot into the register.
3865 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3866 MachinePointerInfo(),
3867 false, false, false, 0);
3868 MemOpChains.push_back(Load.getValue(1));
3869 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3870
3871 // Done with this argument.
3872 ArgOffset += PtrByteSize;
3873 continue;
3874 }
3875
3876 // For aggregates larger than PtrByteSize, copy the pieces of the
3877 // object that fit into registers from the parameter save area.
3878 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3879 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3880 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3881 if (GPR_idx != NumGPRs) {
3882 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3883 MachinePointerInfo(),
3884 false, false, false, 0);
3885 MemOpChains.push_back(Load.getValue(1));
3886 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3887 ArgOffset += PtrByteSize;
3888 } else {
3889 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3890 break;
3891 }
3892 }
3893 continue;
3894 }
3895
3896 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3897 default: llvm_unreachable("Unexpected ValueType for argument!");
3898 case MVT::i32:
3899 case MVT::i64:
3900 if (GPR_idx != NumGPRs) {
3901 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3902 } else {
3903 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3904 true, isTailCall, false, MemOpChains,
3905 TailCallArguments, dl);
3906 }
3907 ArgOffset += PtrByteSize;
3908 break;
3909 case MVT::f32:
3910 case MVT::f64:
3911 if (FPR_idx != NumFPRs) {
3912 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
3913
3914 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00003915 // A single float or an aggregate containing only a single float
3916 // must be passed right-justified in the stack doubleword, and
3917 // in the GPR, if one is available.
3918 SDValue StoreOff;
3919 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
3920 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3921 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3922 } else
3923 StoreOff = PtrOff;
3924
3925 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00003926 MachinePointerInfo(), false, false, 0);
3927 MemOpChains.push_back(Store);
3928
3929 // Float varargs are always shadowed in available integer registers
3930 if (GPR_idx != NumGPRs) {
3931 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
3932 MachinePointerInfo(), false, false,
3933 false, 0);
3934 MemOpChains.push_back(Load.getValue(1));
3935 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3936 }
3937 } else if (GPR_idx != NumGPRs)
3938 // If we have any FPRs remaining, we may also have GPRs remaining.
3939 ++GPR_idx;
3940 } else {
3941 // Single-precision floating-point values are mapped to the
3942 // second (rightmost) word of the stack doubleword.
3943 if (Arg.getValueType() == MVT::f32) {
3944 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
3945 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
3946 }
3947
3948 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3949 true, isTailCall, false, MemOpChains,
3950 TailCallArguments, dl);
3951 }
3952 ArgOffset += 8;
3953 break;
3954 case MVT::v4f32:
3955 case MVT::v4i32:
3956 case MVT::v8i16:
3957 case MVT::v16i8:
3958 if (isVarArg) {
3959 // These go aligned on the stack, or in the corresponding R registers
3960 // when within range. The Darwin PPC ABI doc claims they also go in
3961 // V registers; in fact gcc does this only for arguments that are
3962 // prototyped, not for those that match the ... We do it for all
3963 // arguments, seems to work.
3964 while (ArgOffset % 16 !=0) {
3965 ArgOffset += PtrByteSize;
3966 if (GPR_idx != NumGPRs)
3967 GPR_idx++;
3968 }
3969 // We could elide this store in the case where the object fits
3970 // entirely in R registers. Maybe later.
3971 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
3972 DAG.getConstant(ArgOffset, PtrVT));
3973 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
3974 MachinePointerInfo(), false, false, 0);
3975 MemOpChains.push_back(Store);
3976 if (VR_idx != NumVRs) {
3977 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
3978 MachinePointerInfo(),
3979 false, false, false, 0);
3980 MemOpChains.push_back(Load.getValue(1));
3981 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
3982 }
3983 ArgOffset += 16;
3984 for (unsigned i=0; i<16; i+=PtrByteSize) {
3985 if (GPR_idx == NumGPRs)
3986 break;
3987 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
3988 DAG.getConstant(i, PtrVT));
3989 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
3990 false, false, false, 0);
3991 MemOpChains.push_back(Load.getValue(1));
3992 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3993 }
3994 break;
3995 }
3996
3997 // Non-varargs Altivec params generally go in registers, but have
3998 // stack space allocated at the end.
3999 if (VR_idx != NumVRs) {
4000 // Doesn't have GPR space allocated.
4001 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4002 } else {
4003 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4004 true, isTailCall, true, MemOpChains,
4005 TailCallArguments, dl);
4006 ArgOffset += 16;
4007 }
4008 break;
4009 }
4010 }
4011
4012 if (!MemOpChains.empty())
4013 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4014 &MemOpChains[0], MemOpChains.size());
4015
4016 // Check if this is an indirect call (MTCTR/BCTRL).
4017 // See PrepareCall() for more information about calls through function
4018 // pointers in the 64-bit SVR4 ABI.
4019 if (!isTailCall &&
4020 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4021 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4022 !isBLACompatibleAddress(Callee, DAG)) {
4023 // Load r2 into a virtual register and store it to the TOC save area.
4024 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4025 // TOC save area offset.
4026 SDValue PtrOff = DAG.getIntPtrConstant(40);
4027 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4028 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4029 false, false, 0);
4030 // R12 must contain the address of an indirect callee. This does not
4031 // mean the MTCTR instruction must use R12; it's easier to model this
4032 // as an extra parameter, so do that.
4033 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4034 }
4035
4036 // Build a sequence of copy-to-reg nodes chained together with token chain
4037 // and flag operands which copy the outgoing args into the appropriate regs.
4038 SDValue InFlag;
4039 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4040 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4041 RegsToPass[i].second, InFlag);
4042 InFlag = Chain.getValue(1);
4043 }
4044
4045 if (isTailCall)
4046 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4047 FPOp, true, TailCallArguments);
4048
4049 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4050 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4051 Ins, InVals);
4052}
4053
4054SDValue
4055PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4056 CallingConv::ID CallConv, bool isVarArg,
4057 bool isTailCall,
4058 const SmallVectorImpl<ISD::OutputArg> &Outs,
4059 const SmallVectorImpl<SDValue> &OutVals,
4060 const SmallVectorImpl<ISD::InputArg> &Ins,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004061 SDLoc dl, SelectionDAG &DAG,
Bill Schmidt726c2372012-10-23 15:51:16 +00004062 SmallVectorImpl<SDValue> &InVals) const {
4063
4064 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004065
Owen Andersone50ed302009-08-10 22:56:29 +00004066 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004067 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004068 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004069
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004070 MachineFunction &MF = DAG.getMachineFunction();
4071
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004072 // Mark this function as potentially containing a function that contains a
4073 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4074 // and restoring the callers stack pointer in this functions epilog. This is
4075 // done because by tail calling the called function might overwrite the value
4076 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004077 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4078 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004079 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4080
4081 unsigned nAltivecParamsAtEnd = 0;
4082
Chris Lattnerabde4602006-05-16 22:56:08 +00004083 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004084 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004085 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004086 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004087 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004088 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004089 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004090
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004091 // Calculate by how many bytes the stack has to be adjusted in case of tail
4092 // call optimization.
4093 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004094
Dan Gohman98ca4f22009-08-05 01:29:28 +00004095 // To protect arguments on the stack from being clobbered in a tail call,
4096 // force all the loads to happen before doing any other lowering.
4097 if (isTailCall)
4098 Chain = DAG.getStackArgumentTokenFactor(Chain);
4099
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004100 // Adjust the stack pointer for the new arguments...
4101 // These operations are automatically eliminated by the prolog/epilog pass
Andrew Trick6e0b2a02013-05-29 22:03:55 +00004102 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true),
4103 dl);
Dan Gohman475871a2008-07-27 21:46:04 +00004104 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004105
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004106 // Load the return address and frame pointer so it can be move somewhere else
4107 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004108 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004109 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4110 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004111
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004112 // Set up a copy of the stack pointer for use loading and storing any
4113 // arguments that may not fit in the registers available for argument
4114 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004115 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004116 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004117 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004118 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004119 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004120
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004121 // Figure out which arguments are going to go in registers, and which in
4122 // memory. Also, if this is a vararg function, floating point operations
4123 // must be stored to our stack, and loaded into integer regs as well, if
4124 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004125 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004126 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004127
Craig Topperb78ca422012-03-11 07:16:55 +00004128 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004129 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4130 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4131 };
Craig Topperb78ca422012-03-11 07:16:55 +00004132 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004133 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4134 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4135 };
Craig Topperb78ca422012-03-11 07:16:55 +00004136 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004137
Craig Topperb78ca422012-03-11 07:16:55 +00004138 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004139 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4140 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4141 };
Owen Anderson718cb662007-09-07 04:06:50 +00004142 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004143 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004144 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004145
Craig Topperb78ca422012-03-11 07:16:55 +00004146 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004147
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004148 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004149 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4150
Dan Gohman475871a2008-07-27 21:46:04 +00004151 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004152 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004153 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004154 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004155
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004156 // PtrOff will be used to store the current argument to the stack if a
4157 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004158 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004159
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004160 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004161
Dale Johannesen39355f92009-02-04 02:34:38 +00004162 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004163
4164 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004165 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004166 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4167 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004168 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004169 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004170
Dale Johannesen8419dd62008-03-07 20:27:40 +00004171 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004172 // Note: "by value" is code for passing a structure by value, not
4173 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004174 if (Flags.isByVal()) {
4175 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004176 // Very small objects are passed right-justified. Everything else is
4177 // passed left-justified.
4178 if (Size==1 || Size==2) {
4179 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004180 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004181 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004182 MachinePointerInfo(), VT,
4183 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004184 MemOpChains.push_back(Load.getValue(1));
4185 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004186
4187 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004188 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004189 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4190 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004191 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004192 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4193 CallSeqStart,
4194 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004195 ArgOffset += PtrByteSize;
4196 }
4197 continue;
4198 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004199 // Copy entire object into memory. There are cases where gcc-generated
4200 // code assumes it is there, even if it could be put entirely into
4201 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004202 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4203 CallSeqStart,
4204 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004205
4206 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4207 // copy the pieces of the object that fit into registers from the
4208 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004209 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004210 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004211 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004212 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004213 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4214 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004215 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004216 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004217 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004218 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004219 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004220 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004221 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004222 }
4223 }
4224 continue;
4225 }
4226
Owen Anderson825b72b2009-08-11 20:47:22 +00004227 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004228 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004229 case MVT::i32:
4230 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004231 if (GPR_idx != NumGPRs) {
4232 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004233 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004234 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4235 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004236 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004237 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004238 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004239 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004240 case MVT::f32:
4241 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004242 if (FPR_idx != NumFPRs) {
4243 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4244
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004245 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004246 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4247 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004248 MemOpChains.push_back(Store);
4249
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004250 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004251 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004252 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004253 MachinePointerInfo(), false, false,
4254 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004255 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004256 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004257 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004258 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004259 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004260 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004261 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4262 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004263 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004264 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004265 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004266 }
4267 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004268 // If we have any FPRs remaining, we may also have GPRs remaining.
4269 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4270 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004271 if (GPR_idx != NumGPRs)
4272 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004273 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004274 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4275 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004276 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004277 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004278 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4279 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004280 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004281 if (isPPC64)
4282 ArgOffset += 8;
4283 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004284 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004285 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004286 case MVT::v4f32:
4287 case MVT::v4i32:
4288 case MVT::v8i16:
4289 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004290 if (isVarArg) {
4291 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004292 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004293 // V registers; in fact gcc does this only for arguments that are
4294 // prototyped, not for those that match the ... We do it for all
4295 // arguments, seems to work.
4296 while (ArgOffset % 16 !=0) {
4297 ArgOffset += PtrByteSize;
4298 if (GPR_idx != NumGPRs)
4299 GPR_idx++;
4300 }
4301 // We could elide this store in the case where the object fits
4302 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004303 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004304 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004305 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4306 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004307 MemOpChains.push_back(Store);
4308 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004309 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004310 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004311 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004312 MemOpChains.push_back(Load.getValue(1));
4313 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4314 }
4315 ArgOffset += 16;
4316 for (unsigned i=0; i<16; i+=PtrByteSize) {
4317 if (GPR_idx == NumGPRs)
4318 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004319 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004320 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004321 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004322 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004323 MemOpChains.push_back(Load.getValue(1));
4324 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4325 }
4326 break;
4327 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004328
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004329 // Non-varargs Altivec params generally go in registers, but have
4330 // stack space allocated at the end.
4331 if (VR_idx != NumVRs) {
4332 // Doesn't have GPR space allocated.
4333 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4334 } else if (nAltivecParamsAtEnd==0) {
4335 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004336 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4337 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004338 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004339 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004340 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004341 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004342 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004343 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004344 // If all Altivec parameters fit in registers, as they usually do,
4345 // they get stack space following the non-Altivec parameters. We
4346 // don't track this here because nobody below needs it.
4347 // If there are more Altivec parameters than fit in registers emit
4348 // the stores here.
4349 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4350 unsigned j = 0;
4351 // Offset is aligned; skip 1st 12 params which go in V registers.
4352 ArgOffset = ((ArgOffset+15)/16)*16;
4353 ArgOffset += 12*16;
4354 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004355 SDValue Arg = OutVals[i];
4356 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004357 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4358 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004359 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004360 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004361 // We are emitting Altivec params in order.
4362 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4363 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004364 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004365 ArgOffset += 16;
4366 }
4367 }
4368 }
4369 }
4370
Chris Lattner9a2a4972006-05-17 06:01:33 +00004371 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004372 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004373 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004374
Dale Johannesenf7b73042010-03-09 20:15:42 +00004375 // On Darwin, R12 must contain the address of an indirect callee. This does
4376 // not mean the MTCTR instruction must use R12; it's easier to model this as
4377 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004378 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004379 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4380 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4381 !isBLACompatibleAddress(Callee, DAG))
4382 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4383 PPC::R12), Callee));
4384
Chris Lattner9a2a4972006-05-17 06:01:33 +00004385 // Build a sequence of copy-to-reg nodes chained together with token chain
4386 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004387 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004388 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004389 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004390 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004391 InFlag = Chain.getValue(1);
4392 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004393
Chris Lattnerb9082582010-11-14 23:42:06 +00004394 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004395 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4396 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004397
Dan Gohman98ca4f22009-08-05 01:29:28 +00004398 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4399 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4400 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004401}
4402
Hal Finkeld712f932011-10-14 19:51:36 +00004403bool
4404PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4405 MachineFunction &MF, bool isVarArg,
4406 const SmallVectorImpl<ISD::OutputArg> &Outs,
4407 LLVMContext &Context) const {
4408 SmallVector<CCValAssign, 16> RVLocs;
4409 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4410 RVLocs, Context);
4411 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4412}
4413
Dan Gohman98ca4f22009-08-05 01:29:28 +00004414SDValue
4415PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004416 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004417 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004418 const SmallVectorImpl<SDValue> &OutVals,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004419 SDLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004420
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004421 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004422 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004423 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004424 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004425
Dan Gohman475871a2008-07-27 21:46:04 +00004426 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004427 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004428
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004429 // Copy the result values into the output registers.
4430 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4431 CCValAssign &VA = RVLocs[i];
4432 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004433
4434 SDValue Arg = OutVals[i];
4435
4436 switch (VA.getLocInfo()) {
4437 default: llvm_unreachable("Unknown loc info!");
4438 case CCValAssign::Full: break;
4439 case CCValAssign::AExt:
4440 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4441 break;
4442 case CCValAssign::ZExt:
4443 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4444 break;
4445 case CCValAssign::SExt:
4446 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4447 break;
4448 }
4449
4450 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004451 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004452 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004453 }
4454
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004455 RetOps[0] = Chain; // Update chain.
4456
4457 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004458 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004459 RetOps.push_back(Flag);
4460
4461 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4462 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004463}
4464
Dan Gohman475871a2008-07-27 21:46:04 +00004465SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004466 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004467 // When we pop the dynamic allocation we need to restore the SP link.
Andrew Trickac6d9be2013-05-25 02:42:55 +00004468 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00004469
Jim Laskeyefc7e522006-12-04 22:04:42 +00004470 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004471 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004472
4473 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004474 bool isPPC64 = Subtarget.isPPC64();
4475 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004476 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004477
4478 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004479 SDValue Chain = Op.getOperand(0);
4480 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004481
Jim Laskeyefc7e522006-12-04 22:04:42 +00004482 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004483 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4484 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004485 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004486
Jim Laskeyefc7e522006-12-04 22:04:42 +00004487 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004488 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004489
Jim Laskeyefc7e522006-12-04 22:04:42 +00004490 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004491 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004492 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004493}
4494
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004495
4496
Dan Gohman475871a2008-07-27 21:46:04 +00004497SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004498PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004499 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004500 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004501 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004502 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004503
4504 // Get current frame pointer save index. The users of this index will be
4505 // primarily DYNALLOC instructions.
4506 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4507 int RASI = FI->getReturnAddrSaveIndex();
4508
4509 // If the frame pointer save index hasn't been defined yet.
4510 if (!RASI) {
4511 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004512 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004513 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004514 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004515 // Save the result.
4516 FI->setReturnAddrSaveIndex(RASI);
4517 }
4518 return DAG.getFrameIndex(RASI, PtrVT);
4519}
4520
Dan Gohman475871a2008-07-27 21:46:04 +00004521SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004522PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4523 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004524 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004525 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004526 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004527
4528 // Get current frame pointer save index. The users of this index will be
4529 // primarily DYNALLOC instructions.
4530 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4531 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004532
Jim Laskey2f616bf2006-11-16 22:43:37 +00004533 // If the frame pointer save index hasn't been defined yet.
4534 if (!FPSI) {
4535 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004536 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004537 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004538
Jim Laskey2f616bf2006-11-16 22:43:37 +00004539 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004540 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004541 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004542 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004543 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004544 return DAG.getFrameIndex(FPSI, PtrVT);
4545}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004546
Dan Gohman475871a2008-07-27 21:46:04 +00004547SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004548 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004549 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004550 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004551 SDValue Chain = Op.getOperand(0);
4552 SDValue Size = Op.getOperand(1);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004553 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00004554
Jim Laskey2f616bf2006-11-16 22:43:37 +00004555 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004556 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004557 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004558 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004559 DAG.getConstant(0, PtrVT), Size);
4560 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004561 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004562 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004563 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004564 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004565 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004566}
4567
Hal Finkel7ee74a62013-03-21 21:37:52 +00004568SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4569 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004570 SDLoc DL(Op);
Hal Finkel7ee74a62013-03-21 21:37:52 +00004571 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4572 DAG.getVTList(MVT::i32, MVT::Other),
4573 Op.getOperand(0), Op.getOperand(1));
4574}
4575
4576SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4577 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004578 SDLoc DL(Op);
Hal Finkel7ee74a62013-03-21 21:37:52 +00004579 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4580 Op.getOperand(0), Op.getOperand(1));
4581}
4582
Chris Lattner1a635d62006-04-14 06:01:58 +00004583/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4584/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004585SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004586 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004587 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4588 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004589 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004590
Hal Finkel59889f72013-04-07 22:11:09 +00004591 // We might be able to do better than this under some circumstances, but in
4592 // general, fsel-based lowering of select is a finite-math-only optimization.
4593 // For more information, see section F.3 of the 2.06 ISA specification.
4594 if (!DAG.getTarget().Options.NoInfsFPMath ||
4595 !DAG.getTarget().Options.NoNaNsFPMath)
4596 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004597
Hal Finkel59889f72013-04-07 22:11:09 +00004598 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004599
Owen Andersone50ed302009-08-10 22:56:29 +00004600 EVT ResVT = Op.getValueType();
4601 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004602 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4603 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Andrew Trickac6d9be2013-05-25 02:42:55 +00004604 SDLoc dl(Op);
Scott Michelfdc40a02009-02-17 22:15:04 +00004605
Chris Lattner1a635d62006-04-14 06:01:58 +00004606 // If the RHS of the comparison is a 0.0, we don't need to do the
4607 // subtraction at all.
Hal Finkel59889f72013-04-07 22:11:09 +00004608 SDValue Sel1;
Chris Lattner1a635d62006-04-14 06:01:58 +00004609 if (isFloatingPointZero(RHS))
4610 switch (CC) {
4611 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004612 case ISD::SETNE:
4613 std::swap(TV, FV);
4614 case ISD::SETEQ:
4615 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4616 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
4617 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
4618 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4619 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4620 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4621 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004622 case ISD::SETULT:
4623 case ISD::SETLT:
4624 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004625 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004626 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004627 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4628 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004629 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004630 case ISD::SETUGT:
4631 case ISD::SETGT:
4632 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004633 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004634 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004635 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4636 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004637 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004638 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004639 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004640
Dan Gohman475871a2008-07-27 21:46:04 +00004641 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004642 switch (CC) {
4643 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004644 case ISD::SETNE:
4645 std::swap(TV, FV);
4646 case ISD::SETEQ:
4647 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
4648 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4649 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
4650 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
4651 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4652 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4653 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4654 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004655 case ISD::SETULT:
4656 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004657 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004658 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4659 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004660 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004661 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004662 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004663 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004664 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4665 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004666 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004667 case ISD::SETUGT:
4668 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004669 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004670 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4671 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004672 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004673 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004674 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004675 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004676 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4677 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004678 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004679 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004680 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004681}
4682
Chris Lattner1f873002007-11-28 18:44:47 +00004683// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004684SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00004685 SDLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004686 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004687 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004688 if (Src.getValueType() == MVT::f32)
4689 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004690
Dan Gohman475871a2008-07-27 21:46:04 +00004691 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004692 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004693 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004694 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004695 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Hal Finkel46479192013-04-01 17:52:07 +00004696 (PPCSubTarget.hasFPCVT() ? PPCISD::FCTIWUZ :
4697 PPCISD::FCTIDZ),
Owen Anderson825b72b2009-08-11 20:47:22 +00004698 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004699 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004700 case MVT::i64:
Hal Finkela1646ce2013-04-01 18:42:58 +00004701 assert((Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT()) &&
4702 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkel46479192013-04-01 17:52:07 +00004703 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
4704 PPCISD::FCTIDUZ,
4705 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004706 break;
4707 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004708
Chris Lattner1a635d62006-04-14 06:01:58 +00004709 // Convert the FP value to an int value through memory.
Hal Finkel46479192013-04-01 17:52:07 +00004710 bool i32Stack = Op.getValueType() == MVT::i32 && PPCSubTarget.hasSTFIWX() &&
4711 (Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT());
4712 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
4713 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
4714 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004715
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004716 // Emit a store to the stack slot.
Hal Finkel46479192013-04-01 17:52:07 +00004717 SDValue Chain;
4718 if (i32Stack) {
4719 MachineFunction &MF = DAG.getMachineFunction();
4720 MachineMemOperand *MMO =
4721 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
4722 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
4723 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
4724 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
4725 MVT::i32, MMO);
4726 } else
4727 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4728 MPI, false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004729
4730 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4731 // add in a bias.
Hal Finkel46479192013-04-01 17:52:07 +00004732 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004733 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004734 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkel46479192013-04-01 17:52:07 +00004735 MPI = MachinePointerInfo();
4736 }
4737
4738 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004739 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004740}
4741
Hal Finkel46479192013-04-01 17:52:07 +00004742SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004743 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004744 SDLoc dl(Op);
Dan Gohman034f60e2008-03-11 01:59:03 +00004745 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004746 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004747 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004748
Hal Finkel46479192013-04-01 17:52:07 +00004749 assert((Op.getOpcode() == ISD::SINT_TO_FP || PPCSubTarget.hasFPCVT()) &&
4750 "UINT_TO_FP is supported only with FPCVT");
4751
4752 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel2a401952013-04-02 03:29:51 +00004753 // Otherwise, convert to double-precision and then round.
Hal Finkel46479192013-04-01 17:52:07 +00004754 unsigned FCFOp = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4755 (Op.getOpcode() == ISD::UINT_TO_FP ?
4756 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
4757 (Op.getOpcode() == ISD::UINT_TO_FP ?
4758 PPCISD::FCFIDU : PPCISD::FCFID);
4759 MVT FCFTy = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4760 MVT::f32 : MVT::f64;
4761
Owen Anderson825b72b2009-08-11 20:47:22 +00004762 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004763 SDValue SINT = Op.getOperand(0);
4764 // When converting to single-precision, we actually need to convert
4765 // to double-precision first and then round to single-precision.
4766 // To avoid double-rounding effects during that operation, we have
4767 // to prepare the input operand. Bits that might be truncated when
4768 // converting to double-precision are replaced by a bit that won't
4769 // be lost at this stage, but is below the single-precision rounding
4770 // position.
4771 //
4772 // However, if -enable-unsafe-fp-math is in effect, accept double
4773 // rounding to avoid the extra overhead.
4774 if (Op.getValueType() == MVT::f32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004775 !PPCSubTarget.hasFPCVT() &&
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004776 !DAG.getTarget().Options.UnsafeFPMath) {
4777
4778 // Twiddle input to make sure the low 11 bits are zero. (If this
4779 // is the case, we are guaranteed the value will fit into the 53 bit
4780 // mantissa of an IEEE double-precision value without rounding.)
4781 // If any of those low 11 bits were not zero originally, make sure
4782 // bit 12 (value 2048) is set instead, so that the final rounding
4783 // to single-precision gets the correct result.
4784 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4785 SINT, DAG.getConstant(2047, MVT::i64));
4786 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4787 Round, DAG.getConstant(2047, MVT::i64));
4788 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4789 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4790 Round, DAG.getConstant(-2048, MVT::i64));
4791
4792 // However, we cannot use that value unconditionally: if the magnitude
4793 // of the input value is small, the bit-twiddling we did above might
4794 // end up visibly changing the output. Fortunately, in that case, we
4795 // don't need to twiddle bits since the original input will convert
4796 // exactly to double-precision floating-point already. Therefore,
4797 // construct a conditional to use the original value if the top 11
4798 // bits are all sign-bit copies, and use the rounded value computed
4799 // above otherwise.
4800 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4801 SINT, DAG.getConstant(53, MVT::i32));
4802 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4803 Cond, DAG.getConstant(1, MVT::i64));
4804 Cond = DAG.getSetCC(dl, MVT::i32,
4805 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4806
4807 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4808 }
Hal Finkel46479192013-04-01 17:52:07 +00004809
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004810 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkel46479192013-04-01 17:52:07 +00004811 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
4812
4813 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Scott Michelfdc40a02009-02-17 22:15:04 +00004814 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004815 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004816 return FP;
4817 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004818
Owen Anderson825b72b2009-08-11 20:47:22 +00004819 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004820 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004821 // Since we only generate this in 64-bit mode, we can take advantage of
4822 // 64-bit registers. In particular, sign extend the input value into the
4823 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4824 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004825 MachineFunction &MF = DAG.getMachineFunction();
4826 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004827 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00004828
Hal Finkel8049ab12013-03-31 10:12:51 +00004829 SDValue Ld;
Hal Finkel46479192013-04-01 17:52:07 +00004830 if (PPCSubTarget.hasLFIWAX() || PPCSubTarget.hasFPCVT()) {
Hal Finkel8049ab12013-03-31 10:12:51 +00004831 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
4832 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004833
Hal Finkel8049ab12013-03-31 10:12:51 +00004834 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
4835 MachinePointerInfo::getFixedStack(FrameIdx),
4836 false, false, 0);
Hal Finkel9ad0f492013-03-31 01:58:02 +00004837
Hal Finkel8049ab12013-03-31 10:12:51 +00004838 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
4839 "Expected an i32 store");
4840 MachineMemOperand *MMO =
4841 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
4842 MachineMemOperand::MOLoad, 4, 4);
4843 SDValue Ops[] = { Store, FIdx };
Hal Finkel46479192013-04-01 17:52:07 +00004844 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
4845 PPCISD::LFIWZX : PPCISD::LFIWAX,
4846 dl, DAG.getVTList(MVT::f64, MVT::Other),
4847 Ops, 2, MVT::i32, MMO);
Hal Finkel8049ab12013-03-31 10:12:51 +00004848 } else {
Hal Finkel46479192013-04-01 17:52:07 +00004849 assert(PPCSubTarget.isPPC64() &&
4850 "i32->FP without LFIWAX supported only on PPC64");
4851
Hal Finkel8049ab12013-03-31 10:12:51 +00004852 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
4853 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
4854
4855 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
4856 Op.getOperand(0));
4857
4858 // STD the extended value into the stack slot.
4859 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
4860 MachinePointerInfo::getFixedStack(FrameIdx),
4861 false, false, 0);
4862
4863 // Load the value as a double.
4864 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
4865 MachinePointerInfo::getFixedStack(FrameIdx),
4866 false, false, false, 0);
4867 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004868
Chris Lattner1a635d62006-04-14 06:01:58 +00004869 // FCFID it and return it.
Hal Finkel46479192013-04-01 17:52:07 +00004870 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
4871 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Owen Anderson825b72b2009-08-11 20:47:22 +00004872 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004873 return FP;
4874}
4875
Dan Gohmand858e902010-04-17 15:26:15 +00004876SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4877 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00004878 SDLoc dl(Op);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004879 /*
4880 The rounding mode is in bits 30:31 of FPSR, and has the following
4881 settings:
4882 00 Round to nearest
4883 01 Round to 0
4884 10 Round to +inf
4885 11 Round to -inf
4886
4887 FLT_ROUNDS, on the other hand, expects the following:
4888 -1 Undefined
4889 0 Round to 0
4890 1 Round to nearest
4891 2 Round to +inf
4892 3 Round to -inf
4893
4894 To perform the conversion, we do:
4895 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4896 */
4897
4898 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004899 EVT VT = Op.getValueType();
4900 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004901 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004902
4903 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004904 EVT NodeTys[] = {
4905 MVT::f64, // return register
4906 MVT::Glue // unused in this context
4907 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004908 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004909
4910 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004911 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004912 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004913 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00004914 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004915
4916 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00004917 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004918 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004919 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004920 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004921
4922 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00004923 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004924 DAG.getNode(ISD::AND, dl, MVT::i32,
4925 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00004926 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00004927 DAG.getNode(ISD::SRL, dl, MVT::i32,
4928 DAG.getNode(ISD::AND, dl, MVT::i32,
4929 DAG.getNode(ISD::XOR, dl, MVT::i32,
4930 CWD, DAG.getConstant(3, MVT::i32)),
4931 DAG.getConstant(3, MVT::i32)),
4932 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004933
Dan Gohman475871a2008-07-27 21:46:04 +00004934 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00004935 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004936
Duncan Sands83ec4b62008-06-06 12:08:01 +00004937 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00004938 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004939}
4940
Dan Gohmand858e902010-04-17 15:26:15 +00004941SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004942 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00004943 unsigned BitWidth = VT.getSizeInBits();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004944 SDLoc dl(Op);
Dan Gohman9ed06db2008-03-07 20:36:53 +00004945 assert(Op.getNumOperands() == 3 &&
4946 VT == Op.getOperand(1).getValueType() &&
4947 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004948
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00004949 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004950 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004951 SDValue Lo = Op.getOperand(0);
4952 SDValue Hi = Op.getOperand(1);
4953 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004954 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004955
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004956 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004957 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004958 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
4959 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
4960 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
4961 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004962 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004963 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
4964 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4965 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004966 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004967 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004968}
4969
Dan Gohmand858e902010-04-17 15:26:15 +00004970SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00004971 EVT VT = Op.getValueType();
Andrew Trickac6d9be2013-05-25 02:42:55 +00004972 SDLoc dl(Op);
Duncan Sands83ec4b62008-06-06 12:08:01 +00004973 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00004974 assert(Op.getNumOperands() == 3 &&
4975 VT == Op.getOperand(1).getValueType() &&
4976 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00004977
Dan Gohman9ed06db2008-03-07 20:36:53 +00004978 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00004979 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00004980 SDValue Lo = Op.getOperand(0);
4981 SDValue Hi = Op.getOperand(1);
4982 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00004983 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00004984
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004985 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004986 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004987 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
4988 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
4989 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
4990 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00004991 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004992 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
4993 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
4994 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00004995 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00004996 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00004997}
4998
Dan Gohmand858e902010-04-17 15:26:15 +00004999SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005000 SDLoc dl(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005001 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005002 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005003 assert(Op.getNumOperands() == 3 &&
5004 VT == Op.getOperand(1).getValueType() &&
5005 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005006
Dan Gohman9ed06db2008-03-07 20:36:53 +00005007 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00005008 SDValue Lo = Op.getOperand(0);
5009 SDValue Hi = Op.getOperand(1);
5010 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005011 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005012
Dale Johannesenf5d97892009-02-04 01:48:28 +00005013 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005014 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00005015 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5016 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5017 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5018 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005019 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00005020 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5021 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5022 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005023 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00005024 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005025 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005026}
5027
5028//===----------------------------------------------------------------------===//
5029// Vector related lowering.
5030//
5031
Chris Lattner4a998b92006-04-17 06:00:21 +00005032/// BuildSplatI - Build a canonical splati of Val with an element size of
5033/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00005034static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005035 SelectionDAG &DAG, SDLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00005036 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00005037
Owen Andersone50ed302009-08-10 22:56:29 +00005038 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00005039 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00005040 };
Chris Lattner70fa4932006-12-01 01:45:39 +00005041
Owen Anderson825b72b2009-08-11 20:47:22 +00005042 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005043
Chris Lattner70fa4932006-12-01 01:45:39 +00005044 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5045 if (Val == -1)
5046 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005047
Owen Andersone50ed302009-08-10 22:56:29 +00005048 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005049
Chris Lattner4a998b92006-04-17 06:00:21 +00005050 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00005051 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00005052 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005053 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00005054 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
5055 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005056 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005057}
5058
Hal Finkel80d10de2013-05-24 23:00:14 +00005059/// BuildIntrinsicOp - Return a unary operator intrinsic node with the
5060/// specified intrinsic ID.
5061static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005062 SelectionDAG &DAG, SDLoc dl,
Hal Finkel80d10de2013-05-24 23:00:14 +00005063 EVT DestVT = MVT::Other) {
5064 if (DestVT == MVT::Other) DestVT = Op.getValueType();
5065 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
5066 DAG.getConstant(IID, MVT::i32), Op);
5067}
5068
Chris Lattnere7c768e2006-04-18 03:24:30 +00005069/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00005070/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005071static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005072 SelectionDAG &DAG, SDLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005073 EVT DestVT = MVT::Other) {
5074 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005075 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005076 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00005077}
5078
Chris Lattnere7c768e2006-04-18 03:24:30 +00005079/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5080/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005081static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00005082 SDValue Op2, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005083 SDLoc dl, EVT DestVT = MVT::Other) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005084 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005085 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005086 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005087}
5088
5089
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005090/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5091/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00005092static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005093 EVT VT, SelectionDAG &DAG, SDLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005094 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005095 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5096 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00005097
Nate Begeman9008ca62009-04-27 18:41:29 +00005098 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005099 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005100 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00005101 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005102 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005103}
5104
Chris Lattnerf1b47082006-04-14 05:19:18 +00005105// If this is a case we can't handle, return null and let the default
5106// expansion code take care of it. If we CAN select this case, and if it
5107// selects to a single instruction, return Op. Otherwise, if we can codegen
5108// this case more efficiently than a constant pool load, lower it to the
5109// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00005110SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5111 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005112 SDLoc dl(Op);
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005113 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5114 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00005115
Bob Wilson24e338e2009-03-02 23:24:16 +00005116 // Check if this is a splat of a constant value.
5117 APInt APSplatBits, APSplatUndef;
5118 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005119 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005120 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005121 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005122 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005123
Bob Wilsonf2950b02009-03-03 19:26:27 +00005124 unsigned SplatBits = APSplatBits.getZExtValue();
5125 unsigned SplatUndef = APSplatUndef.getZExtValue();
5126 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005127
Bob Wilsonf2950b02009-03-03 19:26:27 +00005128 // First, handle single instruction cases.
5129
5130 // All zeros?
5131 if (SplatBits == 0) {
5132 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005133 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5134 SDValue Z = DAG.getConstant(0, MVT::i32);
5135 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005136 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005137 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005138 return Op;
5139 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005140
Bob Wilsonf2950b02009-03-03 19:26:27 +00005141 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5142 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5143 (32-SplatBitSize));
5144 if (SextVal >= -16 && SextVal <= 15)
5145 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005146
5147
Bob Wilsonf2950b02009-03-03 19:26:27 +00005148 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005149
Bob Wilsonf2950b02009-03-03 19:26:27 +00005150 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005151 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5152 // If this value is in the range [17,31] and is odd, use:
5153 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5154 // If this value is in the range [-31,-17] and is odd, use:
5155 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5156 // Note the last two are three-instruction sequences.
5157 if (SextVal >= -32 && SextVal <= 31) {
5158 // To avoid having these optimizations undone by constant folding,
5159 // we convert to a pseudo that will be expanded later into one of
5160 // the above forms.
5161 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005162 EVT VT = Op.getValueType();
5163 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5164 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5165 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005166 }
5167
5168 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5169 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5170 // for fneg/fabs.
5171 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5172 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005173 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005174
5175 // Make the VSLW intrinsic, computing 0x8000_0000.
5176 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5177 OnesV, DAG, dl);
5178
5179 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005180 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005181 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005182 }
5183
5184 // Check to see if this is a wide variety of vsplti*, binop self cases.
5185 static const signed char SplatCsts[] = {
5186 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5187 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5188 };
5189
5190 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5191 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5192 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5193 int i = SplatCsts[idx];
5194
5195 // Figure out what shift amount will be used by altivec if shifted by i in
5196 // this splat size.
5197 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5198
5199 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005200 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005201 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005202 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5203 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5204 Intrinsic::ppc_altivec_vslw
5205 };
5206 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005207 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005208 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005209
Bob Wilsonf2950b02009-03-03 19:26:27 +00005210 // vsplti + srl self.
5211 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005212 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005213 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5214 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5215 Intrinsic::ppc_altivec_vsrw
5216 };
5217 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005218 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005219 }
5220
Bob Wilsonf2950b02009-03-03 19:26:27 +00005221 // vsplti + sra self.
5222 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005223 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005224 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5225 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5226 Intrinsic::ppc_altivec_vsraw
5227 };
5228 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005229 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005230 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005231
Bob Wilsonf2950b02009-03-03 19:26:27 +00005232 // vsplti + rol self.
5233 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5234 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005235 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005236 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5237 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5238 Intrinsic::ppc_altivec_vrlw
5239 };
5240 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005241 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005242 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005243
Bob Wilsonf2950b02009-03-03 19:26:27 +00005244 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005245 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005246 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005247 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005248 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005249 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005250 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005251 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005252 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005253 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005254 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005255 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005256 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005257 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5258 }
5259 }
5260
Dan Gohman475871a2008-07-27 21:46:04 +00005261 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005262}
5263
Chris Lattner59138102006-04-17 05:28:54 +00005264/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5265/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005266static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005267 SDValue RHS, SelectionDAG &DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005268 SDLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005269 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005270 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005271 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005272
Chris Lattner59138102006-04-17 05:28:54 +00005273 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005274 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005275 OP_VMRGHW,
5276 OP_VMRGLW,
5277 OP_VSPLTISW0,
5278 OP_VSPLTISW1,
5279 OP_VSPLTISW2,
5280 OP_VSPLTISW3,
5281 OP_VSLDOI4,
5282 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005283 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005284 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005285
Chris Lattner59138102006-04-17 05:28:54 +00005286 if (OpNum == OP_COPY) {
5287 if (LHSID == (1*9+2)*9+3) return LHS;
5288 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5289 return RHS;
5290 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005291
Dan Gohman475871a2008-07-27 21:46:04 +00005292 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005293 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5294 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005295
Nate Begeman9008ca62009-04-27 18:41:29 +00005296 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005297 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005298 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005299 case OP_VMRGHW:
5300 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5301 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5302 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5303 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5304 break;
5305 case OP_VMRGLW:
5306 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5307 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5308 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5309 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5310 break;
5311 case OP_VSPLTISW0:
5312 for (unsigned i = 0; i != 16; ++i)
5313 ShufIdxs[i] = (i&3)+0;
5314 break;
5315 case OP_VSPLTISW1:
5316 for (unsigned i = 0; i != 16; ++i)
5317 ShufIdxs[i] = (i&3)+4;
5318 break;
5319 case OP_VSPLTISW2:
5320 for (unsigned i = 0; i != 16; ++i)
5321 ShufIdxs[i] = (i&3)+8;
5322 break;
5323 case OP_VSPLTISW3:
5324 for (unsigned i = 0; i != 16; ++i)
5325 ShufIdxs[i] = (i&3)+12;
5326 break;
5327 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005328 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005329 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005330 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005331 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005332 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005333 }
Owen Andersone50ed302009-08-10 22:56:29 +00005334 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005335 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5336 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005337 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005338 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005339}
5340
Chris Lattnerf1b47082006-04-14 05:19:18 +00005341/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5342/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5343/// return the code it can be lowered into. Worst case, it can always be
5344/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005345SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005346 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005347 SDLoc dl(Op);
Dan Gohman475871a2008-07-27 21:46:04 +00005348 SDValue V1 = Op.getOperand(0);
5349 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005350 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005351 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005352
Chris Lattnerf1b47082006-04-14 05:19:18 +00005353 // Cases that are handled by instructions that take permute immediates
5354 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5355 // selected by the instruction selector.
5356 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005357 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5358 PPC::isSplatShuffleMask(SVOp, 2) ||
5359 PPC::isSplatShuffleMask(SVOp, 4) ||
5360 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5361 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5362 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5363 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5364 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5365 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5366 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5367 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5368 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005369 return Op;
5370 }
5371 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005372
Chris Lattnerf1b47082006-04-14 05:19:18 +00005373 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5374 // and produce a fixed permutation. If any of these match, do not lower to
5375 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005376 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5377 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5378 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5379 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5380 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5381 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5382 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5383 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5384 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005385 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005386
Chris Lattner59138102006-04-17 05:28:54 +00005387 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5388 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005389 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005390
Chris Lattner59138102006-04-17 05:28:54 +00005391 unsigned PFIndexes[4];
5392 bool isFourElementShuffle = true;
5393 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5394 unsigned EltNo = 8; // Start out undef.
5395 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005396 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005397 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005398
Nate Begeman9008ca62009-04-27 18:41:29 +00005399 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005400 if ((ByteSource & 3) != j) {
5401 isFourElementShuffle = false;
5402 break;
5403 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005404
Chris Lattner59138102006-04-17 05:28:54 +00005405 if (EltNo == 8) {
5406 EltNo = ByteSource/4;
5407 } else if (EltNo != ByteSource/4) {
5408 isFourElementShuffle = false;
5409 break;
5410 }
5411 }
5412 PFIndexes[i] = EltNo;
5413 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005414
5415 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005416 // perfect shuffle vector to determine if it is cost effective to do this as
5417 // discrete instructions, or whether we should use a vperm.
5418 if (isFourElementShuffle) {
5419 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005420 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005421 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005422
Chris Lattner59138102006-04-17 05:28:54 +00005423 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5424 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005425
Chris Lattner59138102006-04-17 05:28:54 +00005426 // Determining when to avoid vperm is tricky. Many things affect the cost
5427 // of vperm, particularly how many times the perm mask needs to be computed.
5428 // For example, if the perm mask can be hoisted out of a loop or is already
5429 // used (perhaps because there are multiple permutes with the same shuffle
5430 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5431 // the loop requires an extra register.
5432 //
5433 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005434 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005435 // available, if this block is within a loop, we should avoid using vperm
5436 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005437 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005438 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005439 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005440
Chris Lattnerf1b47082006-04-14 05:19:18 +00005441 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5442 // vector that will get spilled to the constant pool.
5443 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005444
Chris Lattnerf1b47082006-04-14 05:19:18 +00005445 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5446 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005447 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005448 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005449
Dan Gohman475871a2008-07-27 21:46:04 +00005450 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005451 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5452 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005453
Chris Lattnerf1b47082006-04-14 05:19:18 +00005454 for (unsigned j = 0; j != BytesPerElement; ++j)
5455 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005456 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005457 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005458
Owen Anderson825b72b2009-08-11 20:47:22 +00005459 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005460 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005461 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005462}
5463
Chris Lattner90564f22006-04-18 17:59:36 +00005464/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5465/// altivec comparison. If it is, return true and fill in Opc/isDot with
5466/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005467static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005468 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005469 unsigned IntrinsicID =
5470 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005471 CompareOpc = -1;
5472 isDot = false;
5473 switch (IntrinsicID) {
5474 default: return false;
5475 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005476 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5477 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5478 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5479 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5480 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5481 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5482 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5483 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5484 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5485 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5486 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5487 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5488 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005489
Chris Lattner1a635d62006-04-14 06:01:58 +00005490 // Normal Comparisons.
5491 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5492 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5493 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5494 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5495 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5496 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5497 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5498 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5499 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5500 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5501 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5502 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5503 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5504 }
Chris Lattner90564f22006-04-18 17:59:36 +00005505 return true;
5506}
5507
5508/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5509/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005510SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005511 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005512 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5513 // opcode number of the comparison.
Andrew Trickac6d9be2013-05-25 02:42:55 +00005514 SDLoc dl(Op);
Chris Lattner90564f22006-04-18 17:59:36 +00005515 int CompareOpc;
5516 bool isDot;
5517 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005518 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005519
Chris Lattner90564f22006-04-18 17:59:36 +00005520 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005521 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005522 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005523 Op.getOperand(1), Op.getOperand(2),
5524 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005525 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005526 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005527
Chris Lattner1a635d62006-04-14 06:01:58 +00005528 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005529 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005530 Op.getOperand(2), // LHS
5531 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005532 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005533 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005534 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005535 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005536
Chris Lattner1a635d62006-04-14 06:01:58 +00005537 // Now that we have the comparison, emit a copy from the CR to a GPR.
5538 // This is flagged to the above dot comparison.
Ulrich Weigand965b20e2013-07-03 17:05:42 +00005539 SDValue Flags = DAG.getNode(PPCISD::MFOCRF, dl, MVT::i32,
Owen Anderson825b72b2009-08-11 20:47:22 +00005540 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005541 CompNode.getValue(1));
5542
Chris Lattner1a635d62006-04-14 06:01:58 +00005543 // Unpack the result based on how the target uses it.
5544 unsigned BitNo; // Bit # of CR6.
5545 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005546 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005547 default: // Can't happen, don't crash on invalid number though.
5548 case 0: // Return the value of the EQ bit of CR6.
5549 BitNo = 0; InvertBit = false;
5550 break;
5551 case 1: // Return the inverted value of the EQ bit of CR6.
5552 BitNo = 0; InvertBit = true;
5553 break;
5554 case 2: // Return the value of the LT bit of CR6.
5555 BitNo = 2; InvertBit = false;
5556 break;
5557 case 3: // Return the inverted value of the LT bit of CR6.
5558 BitNo = 2; InvertBit = true;
5559 break;
5560 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005561
Chris Lattner1a635d62006-04-14 06:01:58 +00005562 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005563 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5564 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005565 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005566 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5567 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005568
Chris Lattner1a635d62006-04-14 06:01:58 +00005569 // If we are supposed to, toggle the bit.
5570 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005571 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5572 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005573 return Flags;
5574}
5575
Scott Michelfdc40a02009-02-17 22:15:04 +00005576SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005577 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005578 SDLoc dl(Op);
Chris Lattner1a635d62006-04-14 06:01:58 +00005579 // Create a stack slot that is 16-byte aligned.
5580 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005581 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005582 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005583 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005584
Chris Lattner1a635d62006-04-14 06:01:58 +00005585 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005586 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005587 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005588 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005589 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005590 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005591 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005592}
5593
Dan Gohmand858e902010-04-17 15:26:15 +00005594SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00005595 SDLoc dl(Op);
Owen Anderson825b72b2009-08-11 20:47:22 +00005596 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005597 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005598
Owen Anderson825b72b2009-08-11 20:47:22 +00005599 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5600 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005601
Dan Gohman475871a2008-07-27 21:46:04 +00005602 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005603 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005604
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005605 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005606 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5607 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5608 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005609
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005610 // Low parts multiplied together, generating 32-bit results (we ignore the
5611 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005612 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005613 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005614
Dan Gohman475871a2008-07-27 21:46:04 +00005615 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005616 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005617 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005618 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005619 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005620 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5621 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005622 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005623
Owen Anderson825b72b2009-08-11 20:47:22 +00005624 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005625
Chris Lattnercea2aa72006-04-18 04:28:57 +00005626 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005627 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005628 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005629 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005630
Chris Lattner19a81522006-04-18 03:57:35 +00005631 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005632 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005633 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005634 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005635
Chris Lattner19a81522006-04-18 03:57:35 +00005636 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005637 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005638 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005639 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005640
Chris Lattner19a81522006-04-18 03:57:35 +00005641 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005642 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005643 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005644 Ops[i*2 ] = 2*i+1;
5645 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005646 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005648 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005649 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005650 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005651}
5652
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005653/// LowerOperation - Provide custom lowering hooks for some operations.
5654///
Dan Gohmand858e902010-04-17 15:26:15 +00005655SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005656 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005657 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005658 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005659 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005660 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005661 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005662 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005663 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005664 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5665 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005666 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005667 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005668
5669 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005670 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005671
Jim Laskeyefc7e522006-12-04 22:04:42 +00005672 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005673 case ISD::DYNAMIC_STACKALLOC:
5674 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005675
Hal Finkel7ee74a62013-03-21 21:37:52 +00005676 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
5677 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
5678
Chris Lattner1a635d62006-04-14 06:01:58 +00005679 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005680 case ISD::FP_TO_UINT:
5681 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Andrew Trickac6d9be2013-05-25 02:42:55 +00005682 SDLoc(Op));
Hal Finkel46479192013-04-01 17:52:07 +00005683 case ISD::UINT_TO_FP:
5684 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005685 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005686
Chris Lattner1a635d62006-04-14 06:01:58 +00005687 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005688 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5689 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5690 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005691
Chris Lattner1a635d62006-04-14 06:01:58 +00005692 // Vector-related lowering.
5693 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5694 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5695 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5696 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005697 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005698
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005699 // For counter-based loop handling.
5700 case ISD::INTRINSIC_W_CHAIN: return SDValue();
5701
Chris Lattner3fc027d2007-12-08 06:59:59 +00005702 // Frame & Return address.
5703 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005704 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005705 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005706}
5707
Duncan Sands1607f052008-12-01 11:39:25 +00005708void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5709 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005710 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005711 const TargetMachine &TM = getTargetMachine();
Andrew Trickac6d9be2013-05-25 02:42:55 +00005712 SDLoc dl(N);
Chris Lattner1f873002007-11-28 18:44:47 +00005713 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005714 default:
Craig Topperbc219812012-02-07 02:50:20 +00005715 llvm_unreachable("Do not know how to custom type legalize this operation!");
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005716 case ISD::INTRINSIC_W_CHAIN: {
5717 if (cast<ConstantSDNode>(N->getOperand(1))->getZExtValue() !=
5718 Intrinsic::ppc_is_decremented_ctr_nonzero)
5719 break;
5720
5721 assert(N->getValueType(0) == MVT::i1 &&
5722 "Unexpected result type for CTR decrement intrinsic");
Matt Arsenault225ed702013-05-18 00:21:46 +00005723 EVT SVT = getSetCCResultType(*DAG.getContext(), N->getValueType(0));
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00005724 SDVTList VTs = DAG.getVTList(SVT, MVT::Other);
5725 SDValue NewInt = DAG.getNode(N->getOpcode(), dl, VTs, N->getOperand(0),
5726 N->getOperand(1));
5727
5728 Results.push_back(NewInt);
5729 Results.push_back(NewInt.getValue(1));
5730 break;
5731 }
Roman Divackybdb226e2011-06-28 15:30:42 +00005732 case ISD::VAARG: {
5733 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5734 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5735 return;
5736
5737 EVT VT = N->getValueType(0);
5738
5739 if (VT == MVT::i64) {
5740 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5741
5742 Results.push_back(NewNode);
5743 Results.push_back(NewNode.getValue(1));
5744 }
5745 return;
5746 }
Duncan Sands1607f052008-12-01 11:39:25 +00005747 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005748 assert(N->getValueType(0) == MVT::ppcf128);
5749 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005750 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005751 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005752 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005753 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005754 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005755 DAG.getIntPtrConstant(1));
5756
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00005757 // Add the two halves of the long double in round-to-zero mode.
5758 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands1607f052008-12-01 11:39:25 +00005759
5760 // We know the low half is about to be thrown away, so just use something
5761 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005762 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005763 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005764 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005765 }
Duncan Sands1607f052008-12-01 11:39:25 +00005766 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005767 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005768 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005769 }
5770}
5771
5772
Chris Lattner1a635d62006-04-14 06:01:58 +00005773//===----------------------------------------------------------------------===//
5774// Other Lowering Code
5775//===----------------------------------------------------------------------===//
5776
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005777MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005778PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005779 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005780 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005781 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5782
5783 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5784 MachineFunction *F = BB->getParent();
5785 MachineFunction::iterator It = BB;
5786 ++It;
5787
5788 unsigned dest = MI->getOperand(0).getReg();
5789 unsigned ptrA = MI->getOperand(1).getReg();
5790 unsigned ptrB = MI->getOperand(2).getReg();
5791 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005792 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005793
5794 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5795 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5796 F->insert(It, loopMBB);
5797 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005798 exitMBB->splice(exitMBB->begin(), BB,
5799 llvm::next(MachineBasicBlock::iterator(MI)),
5800 BB->end());
5801 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005802
5803 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005804 unsigned TmpReg = (!BinOpcode) ? incr :
5805 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005806 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5807 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005808
5809 // thisMBB:
5810 // ...
5811 // fallthrough --> loopMBB
5812 BB->addSuccessor(loopMBB);
5813
5814 // loopMBB:
5815 // l[wd]arx dest, ptr
5816 // add r0, dest, incr
5817 // st[wd]cx. r0, ptr
5818 // bne- loopMBB
5819 // fallthrough --> exitMBB
5820 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005821 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005822 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005823 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005824 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5825 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005826 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005827 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005828 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005829 BB->addSuccessor(loopMBB);
5830 BB->addSuccessor(exitMBB);
5831
5832 // exitMBB:
5833 // ...
5834 BB = exitMBB;
5835 return BB;
5836}
5837
5838MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005839PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005840 MachineBasicBlock *BB,
5841 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005842 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005843 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005844 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5845 // In 64 bit mode we have to use 64 bits for addresses, even though the
5846 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5847 // registers without caring whether they're 32 or 64, but here we're
5848 // doing actual arithmetic on the addresses.
5849 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkel76973702013-03-21 23:45:03 +00005850 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen97efa362008-08-28 17:53:09 +00005851
5852 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5853 MachineFunction *F = BB->getParent();
5854 MachineFunction::iterator It = BB;
5855 ++It;
5856
5857 unsigned dest = MI->getOperand(0).getReg();
5858 unsigned ptrA = MI->getOperand(1).getReg();
5859 unsigned ptrB = MI->getOperand(2).getReg();
5860 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005861 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005862
5863 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5864 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5865 F->insert(It, loopMBB);
5866 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005867 exitMBB->splice(exitMBB->begin(), BB,
5868 llvm::next(MachineBasicBlock::iterator(MI)),
5869 BB->end());
5870 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005871
5872 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005873 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005874 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5875 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005876 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5877 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5878 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5879 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5880 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5881 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5882 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5883 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5884 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5885 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005886 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005887 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005888 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005889
5890 // thisMBB:
5891 // ...
5892 // fallthrough --> loopMBB
5893 BB->addSuccessor(loopMBB);
5894
5895 // The 4-byte load must be aligned, while a char or short may be
5896 // anywhere in the word. Hence all this nasty bookkeeping code.
5897 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5898 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005899 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005900 // rlwinm ptr, ptr1, 0, 0, 29
5901 // slw incr2, incr, shift
5902 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5903 // slw mask, mask2, shift
5904 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005905 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005906 // add tmp, tmpDest, incr2
5907 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005908 // and tmp3, tmp, mask
5909 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005910 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005911 // bne- loopMBB
5912 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005913 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005914 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005915 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005916 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005917 .addReg(ptrA).addReg(ptrB);
5918 } else {
5919 Ptr1Reg = ptrB;
5920 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005921 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005922 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005923 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005924 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5925 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005926 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005927 .addReg(Ptr1Reg).addImm(0).addImm(61);
5928 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005929 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005930 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005931 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005932 .addReg(incr).addReg(ShiftReg);
5933 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005934 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005935 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005936 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5937 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005938 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005939 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005940 .addReg(Mask2Reg).addReg(ShiftReg);
5941
5942 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005943 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005944 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005945 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005946 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005947 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005948 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00005949 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005950 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005951 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005952 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005953 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidtdebf7d32013-04-02 18:37:08 +00005954 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005955 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005956 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005957 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005958 BB->addSuccessor(loopMBB);
5959 BB->addSuccessor(exitMBB);
5960
5961 // exitMBB:
5962 // ...
5963 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00005964 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
5965 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00005966 return BB;
5967}
5968
Hal Finkel7ee74a62013-03-21 21:37:52 +00005969llvm::MachineBasicBlock*
5970PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
5971 MachineBasicBlock *MBB) const {
5972 DebugLoc DL = MI->getDebugLoc();
5973 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5974
5975 MachineFunction *MF = MBB->getParent();
5976 MachineRegisterInfo &MRI = MF->getRegInfo();
5977
5978 const BasicBlock *BB = MBB->getBasicBlock();
5979 MachineFunction::iterator I = MBB;
5980 ++I;
5981
5982 // Memory Reference
5983 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
5984 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
5985
5986 unsigned DstReg = MI->getOperand(0).getReg();
5987 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
5988 assert(RC->hasType(MVT::i32) && "Invalid destination!");
5989 unsigned mainDstReg = MRI.createVirtualRegister(RC);
5990 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
5991
5992 MVT PVT = getPointerTy();
5993 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
5994 "Invalid Pointer Size!");
5995 // For v = setjmp(buf), we generate
5996 //
5997 // thisMBB:
5998 // SjLjSetup mainMBB
5999 // bl mainMBB
6000 // v_restore = 1
6001 // b sinkMBB
6002 //
6003 // mainMBB:
6004 // buf[LabelOffset] = LR
6005 // v_main = 0
6006 //
6007 // sinkMBB:
6008 // v = phi(main, restore)
6009 //
6010
6011 MachineBasicBlock *thisMBB = MBB;
6012 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6013 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6014 MF->insert(I, mainMBB);
6015 MF->insert(I, sinkMBB);
6016
6017 MachineInstrBuilder MIB;
6018
6019 // Transfer the remainder of BB and its successor edges to sinkMBB.
6020 sinkMBB->splice(sinkMBB->begin(), MBB,
6021 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
6022 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6023
6024 // Note that the structure of the jmp_buf used here is not compatible
6025 // with that used by libc, and is not designed to be. Specifically, it
6026 // stores only those 'reserved' registers that LLVM does not otherwise
6027 // understand how to spill. Also, by convention, by the time this
6028 // intrinsic is called, Clang has already stored the frame address in the
6029 // first slot of the buffer and stack address in the third. Following the
6030 // X86 target code, we'll store the jump address in the second slot. We also
6031 // need to save the TOC pointer (R2) to handle jumps between shared
6032 // libraries, and that will be stored in the fourth slot. The thread
6033 // identifier (R13) is not affected.
6034
6035 // thisMBB:
6036 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6037 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6038
6039 // Prepare IP either in reg.
6040 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6041 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6042 unsigned BufReg = MI->getOperand(1).getReg();
6043
6044 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
6045 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6046 .addReg(PPC::X2)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006047 .addImm(TOCOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006048 .addReg(BufReg);
6049
6050 MIB.setMemRefs(MMOBegin, MMOEnd);
6051 }
6052
6053 // Setup
Hal Finkelcaeeb182013-04-04 22:55:54 +00006054 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Bill Wendling80ada582013-06-07 07:55:53 +00006055 const PPCRegisterInfo *TRI =
6056 static_cast<const PPCRegisterInfo*>(getTargetMachine().getRegisterInfo());
6057 MIB.addRegMask(TRI->getNoPreservedMask());
Hal Finkel7ee74a62013-03-21 21:37:52 +00006058
6059 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6060
6061 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6062 .addMBB(mainMBB);
6063 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6064
6065 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6066 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6067
6068 // mainMBB:
6069 // mainDstReg = 0
6070 MIB = BuildMI(mainMBB, DL,
6071 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6072
6073 // Store IP
6074 if (PPCSubTarget.isPPC64()) {
6075 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6076 .addReg(LabelReg)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006077 .addImm(LabelOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006078 .addReg(BufReg);
6079 } else {
6080 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6081 .addReg(LabelReg)
6082 .addImm(LabelOffset)
6083 .addReg(BufReg);
6084 }
6085
6086 MIB.setMemRefs(MMOBegin, MMOEnd);
6087
6088 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6089 mainMBB->addSuccessor(sinkMBB);
6090
6091 // sinkMBB:
6092 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6093 TII->get(PPC::PHI), DstReg)
6094 .addReg(mainDstReg).addMBB(mainMBB)
6095 .addReg(restoreDstReg).addMBB(thisMBB);
6096
6097 MI->eraseFromParent();
6098 return sinkMBB;
6099}
6100
6101MachineBasicBlock *
6102PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6103 MachineBasicBlock *MBB) const {
6104 DebugLoc DL = MI->getDebugLoc();
6105 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6106
6107 MachineFunction *MF = MBB->getParent();
6108 MachineRegisterInfo &MRI = MF->getRegInfo();
6109
6110 // Memory Reference
6111 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6112 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6113
6114 MVT PVT = getPointerTy();
6115 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6116 "Invalid Pointer Size!");
6117
6118 const TargetRegisterClass *RC =
6119 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6120 unsigned Tmp = MRI.createVirtualRegister(RC);
6121 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6122 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6123 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
6124
6125 MachineInstrBuilder MIB;
6126
6127 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6128 const int64_t SPOffset = 2 * PVT.getStoreSize();
6129 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6130
6131 unsigned BufReg = MI->getOperand(0).getReg();
6132
6133 // Reload FP (the jumped-to function may not have had a
6134 // frame pointer, and if so, then its r31 will be restored
6135 // as necessary).
6136 if (PVT == MVT::i64) {
6137 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6138 .addImm(0)
6139 .addReg(BufReg);
6140 } else {
6141 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6142 .addImm(0)
6143 .addReg(BufReg);
6144 }
6145 MIB.setMemRefs(MMOBegin, MMOEnd);
6146
6147 // Reload IP
6148 if (PVT == MVT::i64) {
6149 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006150 .addImm(LabelOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006151 .addReg(BufReg);
6152 } else {
6153 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6154 .addImm(LabelOffset)
6155 .addReg(BufReg);
6156 }
6157 MIB.setMemRefs(MMOBegin, MMOEnd);
6158
6159 // Reload SP
6160 if (PVT == MVT::i64) {
6161 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006162 .addImm(SPOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006163 .addReg(BufReg);
6164 } else {
6165 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6166 .addImm(SPOffset)
6167 .addReg(BufReg);
6168 }
6169 MIB.setMemRefs(MMOBegin, MMOEnd);
6170
6171 // FIXME: When we also support base pointers, that register must also be
6172 // restored here.
6173
6174 // Reload TOC
6175 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6176 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
Ulrich Weigand347a5072013-05-16 17:58:02 +00006177 .addImm(TOCOffset)
Hal Finkel7ee74a62013-03-21 21:37:52 +00006178 .addReg(BufReg);
6179
6180 MIB.setMemRefs(MMOBegin, MMOEnd);
6181 }
6182
6183 // Jump
6184 BuildMI(*MBB, MI, DL,
6185 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6186 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6187
6188 MI->eraseFromParent();
6189 return MBB;
6190}
6191
Dale Johannesen97efa362008-08-28 17:53:09 +00006192MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006193PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006194 MachineBasicBlock *BB) const {
Hal Finkel7ee74a62013-03-21 21:37:52 +00006195 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6196 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6197 return emitEHSjLjSetJmp(MI, BB);
6198 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6199 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6200 return emitEHSjLjLongJmp(MI, BB);
6201 }
6202
Evan Chengc0f64ff2006-11-27 23:37:22 +00006203 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00006204
6205 // To "insert" these instructions we actually have to insert their
6206 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006207 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006208 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006209 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00006210
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006211 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00006212
Hal Finkel009f7af2012-06-22 23:10:08 +00006213 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6214 MI->getOpcode() == PPC::SELECT_CC_I8)) {
Hal Finkelff56d1a2013-04-05 23:29:01 +00006215 SmallVector<MachineOperand, 2> Cond;
6216 Cond.push_back(MI->getOperand(4));
6217 Cond.push_back(MI->getOperand(1));
6218
Hal Finkel009f7af2012-06-22 23:10:08 +00006219 DebugLoc dl = MI->getDebugLoc();
Bill Wendling80ada582013-06-07 07:55:53 +00006220 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6221 TII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(),
6222 Cond, MI->getOperand(2).getReg(),
6223 MI->getOperand(3).getReg());
Hal Finkel009f7af2012-06-22 23:10:08 +00006224 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6225 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6226 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6227 MI->getOpcode() == PPC::SELECT_CC_F8 ||
6228 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
6229
Evan Cheng53301922008-07-12 02:23:19 +00006230
6231 // The incoming instruction knows the destination vreg to set, the
6232 // condition code register to branch on, the true/false values to
6233 // select between, and a branch opcode to use.
6234
6235 // thisMBB:
6236 // ...
6237 // TrueVal = ...
6238 // cmpTY ccX, r1, r2
6239 // bCC copy1MBB
6240 // fallthrough --> copy0MBB
6241 MachineBasicBlock *thisMBB = BB;
6242 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6243 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
6244 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006245 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006246 F->insert(It, copy0MBB);
6247 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006248
6249 // Transfer the remainder of BB and its successor edges to sinkMBB.
6250 sinkMBB->splice(sinkMBB->begin(), BB,
6251 llvm::next(MachineBasicBlock::iterator(MI)),
6252 BB->end());
6253 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6254
Evan Cheng53301922008-07-12 02:23:19 +00006255 // Next, add the true and fallthrough blocks as its successors.
6256 BB->addSuccessor(copy0MBB);
6257 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006258
Dan Gohman14152b42010-07-06 20:24:04 +00006259 BuildMI(BB, dl, TII->get(PPC::BCC))
6260 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6261
Evan Cheng53301922008-07-12 02:23:19 +00006262 // copy0MBB:
6263 // %FalseValue = ...
6264 // # fallthrough to sinkMBB
6265 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00006266
Evan Cheng53301922008-07-12 02:23:19 +00006267 // Update machine-CFG edges
6268 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006269
Evan Cheng53301922008-07-12 02:23:19 +00006270 // sinkMBB:
6271 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6272 // ...
6273 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006274 BuildMI(*BB, BB->begin(), dl,
6275 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00006276 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6277 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6278 }
Dale Johannesen97efa362008-08-28 17:53:09 +00006279 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6280 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6281 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6282 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006283 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6284 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6285 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6286 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006287
6288 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6289 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6290 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6291 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006292 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6293 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6294 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6295 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006296
6297 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6298 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6299 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6300 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006301 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6302 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6303 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6304 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006305
6306 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6307 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6308 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6309 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006310 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6311 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6312 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6313 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006314
6315 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006316 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006317 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006318 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006319 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006320 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006321 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006322 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006323
6324 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6325 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6326 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6327 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006328 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6329 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6330 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6331 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006332
Dale Johannesen0e55f062008-08-29 18:29:46 +00006333 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6334 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6335 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6336 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6337 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6338 BB = EmitAtomicBinary(MI, BB, false, 0);
6339 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6340 BB = EmitAtomicBinary(MI, BB, true, 0);
6341
Evan Cheng53301922008-07-12 02:23:19 +00006342 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6343 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6344 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6345
6346 unsigned dest = MI->getOperand(0).getReg();
6347 unsigned ptrA = MI->getOperand(1).getReg();
6348 unsigned ptrB = MI->getOperand(2).getReg();
6349 unsigned oldval = MI->getOperand(3).getReg();
6350 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006351 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006352
Dale Johannesen65e39732008-08-25 18:53:26 +00006353 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6354 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6355 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006356 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006357 F->insert(It, loop1MBB);
6358 F->insert(It, loop2MBB);
6359 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006360 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006361 exitMBB->splice(exitMBB->begin(), BB,
6362 llvm::next(MachineBasicBlock::iterator(MI)),
6363 BB->end());
6364 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006365
6366 // thisMBB:
6367 // ...
6368 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006369 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006370
Dale Johannesen65e39732008-08-25 18:53:26 +00006371 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006372 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006373 // cmp[wd] dest, oldval
6374 // bne- midMBB
6375 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006376 // st[wd]cx. newval, ptr
6377 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006378 // b exitBB
6379 // midMBB:
6380 // st[wd]cx. dest, ptr
6381 // exitBB:
6382 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006383 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006384 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006385 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006386 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006387 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006388 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6389 BB->addSuccessor(loop2MBB);
6390 BB->addSuccessor(midMBB);
6391
6392 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006393 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006394 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006395 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006396 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006397 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006398 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006399 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006400
Dale Johannesen65e39732008-08-25 18:53:26 +00006401 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006402 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006403 .addReg(dest).addReg(ptrA).addReg(ptrB);
6404 BB->addSuccessor(exitMBB);
6405
Evan Cheng53301922008-07-12 02:23:19 +00006406 // exitMBB:
6407 // ...
6408 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006409 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6410 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6411 // We must use 64-bit registers for addresses when targeting 64-bit,
6412 // since we're actually doing arithmetic on them. Other registers
6413 // can be 32-bit.
6414 bool is64bit = PPCSubTarget.isPPC64();
6415 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6416
6417 unsigned dest = MI->getOperand(0).getReg();
6418 unsigned ptrA = MI->getOperand(1).getReg();
6419 unsigned ptrB = MI->getOperand(2).getReg();
6420 unsigned oldval = MI->getOperand(3).getReg();
6421 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006422 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006423
6424 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6425 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6426 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6427 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6428 F->insert(It, loop1MBB);
6429 F->insert(It, loop2MBB);
6430 F->insert(It, midMBB);
6431 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006432 exitMBB->splice(exitMBB->begin(), BB,
6433 llvm::next(MachineBasicBlock::iterator(MI)),
6434 BB->end());
6435 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006436
6437 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006438 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006439 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6440 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006441 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6442 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6443 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6444 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6445 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6446 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6447 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6448 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6449 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6450 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6451 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6452 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6453 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6454 unsigned Ptr1Reg;
6455 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkel76973702013-03-21 23:45:03 +00006456 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006457 // thisMBB:
6458 // ...
6459 // fallthrough --> loopMBB
6460 BB->addSuccessor(loop1MBB);
6461
6462 // The 4-byte load must be aligned, while a char or short may be
6463 // anywhere in the word. Hence all this nasty bookkeeping code.
6464 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6465 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006466 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006467 // rlwinm ptr, ptr1, 0, 0, 29
6468 // slw newval2, newval, shift
6469 // slw oldval2, oldval,shift
6470 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6471 // slw mask, mask2, shift
6472 // and newval3, newval2, mask
6473 // and oldval3, oldval2, mask
6474 // loop1MBB:
6475 // lwarx tmpDest, ptr
6476 // and tmp, tmpDest, mask
6477 // cmpw tmp, oldval3
6478 // bne- midMBB
6479 // loop2MBB:
6480 // andc tmp2, tmpDest, mask
6481 // or tmp4, tmp2, newval3
6482 // stwcx. tmp4, ptr
6483 // bne- loop1MBB
6484 // b exitBB
6485 // midMBB:
6486 // stwcx. tmpDest, ptr
6487 // exitBB:
6488 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006489 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006490 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006491 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006492 .addReg(ptrA).addReg(ptrB);
6493 } else {
6494 Ptr1Reg = ptrB;
6495 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006496 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006497 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006498 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006499 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6500 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006501 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006502 .addReg(Ptr1Reg).addImm(0).addImm(61);
6503 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006504 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006505 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006506 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006507 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006508 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006509 .addReg(oldval).addReg(ShiftReg);
6510 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006511 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006512 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006513 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6514 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6515 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006516 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006517 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006518 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006519 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006520 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006521 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006522 .addReg(OldVal2Reg).addReg(MaskReg);
6523
6524 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006525 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006526 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006527 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6528 .addReg(TmpDestReg).addReg(MaskReg);
6529 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006530 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006531 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006532 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6533 BB->addSuccessor(loop2MBB);
6534 BB->addSuccessor(midMBB);
6535
6536 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006537 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6538 .addReg(TmpDestReg).addReg(MaskReg);
6539 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6540 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6541 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006542 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006543 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006544 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006545 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006546 BB->addSuccessor(loop1MBB);
6547 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006548
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006549 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006550 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006551 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006552 BB->addSuccessor(exitMBB);
6553
6554 // exitMBB:
6555 // ...
6556 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006557 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6558 .addReg(ShiftReg);
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00006559 } else if (MI->getOpcode() == PPC::FADDrtz) {
6560 // This pseudo performs an FADD with rounding mode temporarily forced
6561 // to round-to-zero. We emit this via custom inserter since the FPSCR
6562 // is not modeled at the SelectionDAG level.
6563 unsigned Dest = MI->getOperand(0).getReg();
6564 unsigned Src1 = MI->getOperand(1).getReg();
6565 unsigned Src2 = MI->getOperand(2).getReg();
6566 DebugLoc dl = MI->getDebugLoc();
6567
6568 MachineRegisterInfo &RegInfo = F->getRegInfo();
6569 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
6570
6571 // Save FPSCR value.
6572 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
6573
6574 // Set rounding mode to round-to-zero.
6575 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
6576 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
6577
6578 // Perform addition.
6579 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
6580
6581 // Restore FPSCR value.
6582 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel0882fd62013-03-29 19:41:55 +00006583 } else if (MI->getOpcode() == PPC::FRINDrint ||
6584 MI->getOpcode() == PPC::FRINSrint) {
6585 bool isf32 = MI->getOpcode() == PPC::FRINSrint;
6586 unsigned Dest = MI->getOperand(0).getReg();
6587 unsigned Src = MI->getOperand(1).getReg();
6588 DebugLoc dl = MI->getDebugLoc();
6589
6590 MachineRegisterInfo &RegInfo = F->getRegInfo();
6591 unsigned CRReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
6592
6593 // Perform the rounding.
6594 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FRINS : PPC::FRIND), Dest)
6595 .addReg(Src);
6596
6597 // Compare the results.
6598 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FCMPUS : PPC::FCMPUD), CRReg)
6599 .addReg(Dest).addReg(Src);
6600
6601 // If the results were not equal, then set the FPSCR XX bit.
6602 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6603 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6604 F->insert(It, midMBB);
6605 F->insert(It, exitMBB);
6606 exitMBB->splice(exitMBB->begin(), BB,
6607 llvm::next(MachineBasicBlock::iterator(MI)),
6608 BB->end());
6609 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6610
6611 BuildMI(*BB, MI, dl, TII->get(PPC::BCC))
6612 .addImm(PPC::PRED_EQ).addReg(CRReg).addMBB(exitMBB);
6613
6614 BB->addSuccessor(midMBB);
6615 BB->addSuccessor(exitMBB);
6616
6617 BB = midMBB;
6618
6619 // Set the FPSCR XX bit (FE_INEXACT). Note that we cannot just set
6620 // the FI bit here because that will not automatically set XX also,
6621 // and XX is what libm interprets as the FE_INEXACT flag.
6622 BuildMI(BB, dl, TII->get(PPC::MTFSB1)).addImm(/* 38 - 32 = */ 6);
6623 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
6624
6625 BB->addSuccessor(exitMBB);
6626
6627 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006628 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006629 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006630 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006631
Dan Gohman14152b42010-07-06 20:24:04 +00006632 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006633 return BB;
6634}
6635
Chris Lattner1a635d62006-04-14 06:01:58 +00006636//===----------------------------------------------------------------------===//
6637// Target Optimization Hooks
6638//===----------------------------------------------------------------------===//
6639
Hal Finkel63c32a72013-04-03 17:44:56 +00006640SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
6641 DAGCombinerInfo &DCI) const {
Hal Finkel827307b2013-04-03 04:01:11 +00006642 if (DCI.isAfterLegalizeVectorOps())
6643 return SDValue();
6644
Hal Finkel63c32a72013-04-03 17:44:56 +00006645 EVT VT = Op.getValueType();
6646
6647 if ((VT == MVT::f32 && PPCSubTarget.hasFRES()) ||
6648 (VT == MVT::f64 && PPCSubTarget.hasFRE()) ||
6649 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006650
6651 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6652 // For the reciprocal, we need to find the zero of the function:
6653 // F(X) = A X - 1 [which has a zero at X = 1/A]
6654 // =>
6655 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
6656 // does not require additional intermediate precision]
6657
6658 // Convergence is quadratic, so we essentially double the number of digits
6659 // correct after every iteration. The minimum architected relative
6660 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6661 // 23 digits and double has 52 digits.
6662 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006663 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006664 ++Iterations;
6665
6666 SelectionDAG &DAG = DCI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006667 SDLoc dl(Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006668
6669 SDValue FPOne =
Hal Finkel63c32a72013-04-03 17:44:56 +00006670 DAG.getConstantFP(1.0, VT.getScalarType());
6671 if (VT.isVector()) {
6672 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006673 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006674 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel827307b2013-04-03 04:01:11 +00006675 FPOne, FPOne, FPOne, FPOne);
6676 }
6677
Hal Finkel63c32a72013-04-03 17:44:56 +00006678 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006679 DCI.AddToWorklist(Est.getNode());
6680
6681 // Newton iterations: Est = Est + Est (1 - Arg * Est)
6682 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006683 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006684 DCI.AddToWorklist(NewEst.getNode());
6685
Hal Finkel63c32a72013-04-03 17:44:56 +00006686 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006687 DCI.AddToWorklist(NewEst.getNode());
6688
Hal Finkel63c32a72013-04-03 17:44:56 +00006689 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006690 DCI.AddToWorklist(NewEst.getNode());
6691
Hal Finkel63c32a72013-04-03 17:44:56 +00006692 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006693 DCI.AddToWorklist(Est.getNode());
6694 }
6695
6696 return Est;
6697 }
6698
6699 return SDValue();
6700}
6701
Hal Finkel63c32a72013-04-03 17:44:56 +00006702SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel827307b2013-04-03 04:01:11 +00006703 DAGCombinerInfo &DCI) const {
6704 if (DCI.isAfterLegalizeVectorOps())
6705 return SDValue();
6706
Hal Finkel63c32a72013-04-03 17:44:56 +00006707 EVT VT = Op.getValueType();
6708
6709 if ((VT == MVT::f32 && PPCSubTarget.hasFRSQRTES()) ||
6710 (VT == MVT::f64 && PPCSubTarget.hasFRSQRTE()) ||
6711 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006712
6713 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6714 // For the reciprocal sqrt, we need to find the zero of the function:
6715 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
6716 // =>
6717 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
6718 // As a result, we precompute A/2 prior to the iteration loop.
6719
6720 // Convergence is quadratic, so we essentially double the number of digits
6721 // correct after every iteration. The minimum architected relative
6722 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6723 // 23 digits and double has 52 digits.
6724 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006725 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006726 ++Iterations;
6727
6728 SelectionDAG &DAG = DCI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006729 SDLoc dl(Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006730
Hal Finkel63c32a72013-04-03 17:44:56 +00006731 SDValue FPThreeHalves =
6732 DAG.getConstantFP(1.5, VT.getScalarType());
6733 if (VT.isVector()) {
6734 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006735 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006736 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
6737 FPThreeHalves, FPThreeHalves,
6738 FPThreeHalves, FPThreeHalves);
Hal Finkel827307b2013-04-03 04:01:11 +00006739 }
6740
Hal Finkel63c32a72013-04-03 17:44:56 +00006741 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006742 DCI.AddToWorklist(Est.getNode());
6743
6744 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
6745 // this entire sequence requires only one FP constant.
Hal Finkel63c32a72013-04-03 17:44:56 +00006746 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006747 DCI.AddToWorklist(HalfArg.getNode());
6748
Hal Finkel63c32a72013-04-03 17:44:56 +00006749 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006750 DCI.AddToWorklist(HalfArg.getNode());
6751
6752 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
6753 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006754 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006755 DCI.AddToWorklist(NewEst.getNode());
6756
Hal Finkel63c32a72013-04-03 17:44:56 +00006757 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006758 DCI.AddToWorklist(NewEst.getNode());
6759
Hal Finkel63c32a72013-04-03 17:44:56 +00006760 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006761 DCI.AddToWorklist(NewEst.getNode());
6762
Hal Finkel63c32a72013-04-03 17:44:56 +00006763 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006764 DCI.AddToWorklist(Est.getNode());
6765 }
6766
6767 return Est;
6768 }
6769
6770 return SDValue();
6771}
6772
Hal Finkel119da2e2013-05-27 02:06:39 +00006773// Like SelectionDAG::isConsecutiveLoad, but also works for stores, and does
6774// not enforce equality of the chain operands.
6775static bool isConsecutiveLS(LSBaseSDNode *LS, LSBaseSDNode *Base,
6776 unsigned Bytes, int Dist,
6777 SelectionDAG &DAG) {
6778 EVT VT = LS->getMemoryVT();
6779 if (VT.getSizeInBits() / 8 != Bytes)
6780 return false;
6781
6782 SDValue Loc = LS->getBasePtr();
6783 SDValue BaseLoc = Base->getBasePtr();
6784 if (Loc.getOpcode() == ISD::FrameIndex) {
6785 if (BaseLoc.getOpcode() != ISD::FrameIndex)
6786 return false;
6787 const MachineFrameInfo *MFI = DAG.getMachineFunction().getFrameInfo();
6788 int FI = cast<FrameIndexSDNode>(Loc)->getIndex();
6789 int BFI = cast<FrameIndexSDNode>(BaseLoc)->getIndex();
6790 int FS = MFI->getObjectSize(FI);
6791 int BFS = MFI->getObjectSize(BFI);
6792 if (FS != BFS || FS != (int)Bytes) return false;
6793 return MFI->getObjectOffset(FI) == (MFI->getObjectOffset(BFI) + Dist*Bytes);
6794 }
6795
6796 // Handle X+C
6797 if (DAG.isBaseWithConstantOffset(Loc) && Loc.getOperand(0) == BaseLoc &&
6798 cast<ConstantSDNode>(Loc.getOperand(1))->getSExtValue() == Dist*Bytes)
6799 return true;
6800
6801 const TargetLowering &TLI = DAG.getTargetLoweringInfo();
6802 const GlobalValue *GV1 = NULL;
6803 const GlobalValue *GV2 = NULL;
6804 int64_t Offset1 = 0;
6805 int64_t Offset2 = 0;
6806 bool isGA1 = TLI.isGAPlusOffset(Loc.getNode(), GV1, Offset1);
6807 bool isGA2 = TLI.isGAPlusOffset(BaseLoc.getNode(), GV2, Offset2);
6808 if (isGA1 && isGA2 && GV1 == GV2)
6809 return Offset1 == (Offset2 + Dist*Bytes);
6810 return false;
6811}
6812
Hal Finkel1907cad2013-05-26 18:08:30 +00006813// Return true is there is a nearyby consecutive load to the one provided
6814// (regardless of alignment). We search up and down the chain, looking though
6815// token factors and other loads (but nothing else). As a result, a true
6816// results indicates that it is safe to create a new consecutive load adjacent
6817// to the load provided.
6818static bool findConsecutiveLoad(LoadSDNode *LD, SelectionDAG &DAG) {
6819 SDValue Chain = LD->getChain();
6820 EVT VT = LD->getMemoryVT();
6821
6822 SmallSet<SDNode *, 16> LoadRoots;
6823 SmallVector<SDNode *, 8> Queue(1, Chain.getNode());
6824 SmallSet<SDNode *, 16> Visited;
6825
6826 // First, search up the chain, branching to follow all token-factor operands.
6827 // If we find a consecutive load, then we're done, otherwise, record all
6828 // nodes just above the top-level loads and token factors.
6829 while (!Queue.empty()) {
6830 SDNode *ChainNext = Queue.pop_back_val();
6831 if (!Visited.insert(ChainNext))
6832 continue;
6833
6834 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(ChainNext)) {
Hal Finkel119da2e2013-05-27 02:06:39 +00006835 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel1907cad2013-05-26 18:08:30 +00006836 return true;
6837
6838 if (!Visited.count(ChainLD->getChain().getNode()))
6839 Queue.push_back(ChainLD->getChain().getNode());
6840 } else if (ChainNext->getOpcode() == ISD::TokenFactor) {
6841 for (SDNode::op_iterator O = ChainNext->op_begin(),
6842 OE = ChainNext->op_end(); O != OE; ++O)
6843 if (!Visited.count(O->getNode()))
6844 Queue.push_back(O->getNode());
6845 } else
6846 LoadRoots.insert(ChainNext);
6847 }
6848
6849 // Second, search down the chain, starting from the top-level nodes recorded
6850 // in the first phase. These top-level nodes are the nodes just above all
6851 // loads and token factors. Starting with their uses, recursively look though
6852 // all loads (just the chain uses) and token factors to find a consecutive
6853 // load.
6854 Visited.clear();
6855 Queue.clear();
6856
6857 for (SmallSet<SDNode *, 16>::iterator I = LoadRoots.begin(),
6858 IE = LoadRoots.end(); I != IE; ++I) {
6859 Queue.push_back(*I);
6860
6861 while (!Queue.empty()) {
6862 SDNode *LoadRoot = Queue.pop_back_val();
6863 if (!Visited.insert(LoadRoot))
6864 continue;
6865
6866 if (LoadSDNode *ChainLD = dyn_cast<LoadSDNode>(LoadRoot))
Hal Finkel119da2e2013-05-27 02:06:39 +00006867 if (isConsecutiveLS(ChainLD, LD, VT.getStoreSize(), 1, DAG))
Hal Finkel1907cad2013-05-26 18:08:30 +00006868 return true;
6869
6870 for (SDNode::use_iterator UI = LoadRoot->use_begin(),
6871 UE = LoadRoot->use_end(); UI != UE; ++UI)
6872 if (((isa<LoadSDNode>(*UI) &&
6873 cast<LoadSDNode>(*UI)->getChain().getNode() == LoadRoot) ||
6874 UI->getOpcode() == ISD::TokenFactor) && !Visited.count(*UI))
6875 Queue.push_back(*UI);
6876 }
6877 }
6878
6879 return false;
6880}
6881
Duncan Sands25cf2272008-11-24 14:53:14 +00006882SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6883 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006884 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006885 SelectionDAG &DAG = DCI.DAG;
Andrew Trickac6d9be2013-05-25 02:42:55 +00006886 SDLoc dl(N);
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006887 switch (N->getOpcode()) {
6888 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006889 case PPCISD::SHL:
6890 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006891 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006892 return N->getOperand(0);
6893 }
6894 break;
6895 case PPCISD::SRL:
6896 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006897 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006898 return N->getOperand(0);
6899 }
6900 break;
6901 case PPCISD::SRA:
6902 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006903 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006904 C->isAllOnesValue()) // -1 >>s V -> -1.
6905 return N->getOperand(0);
6906 }
6907 break;
Hal Finkel827307b2013-04-03 04:01:11 +00006908 case ISD::FDIV: {
6909 assert(TM.Options.UnsafeFPMath &&
6910 "Reciprocal estimates require UnsafeFPMath");
Scott Michelfdc40a02009-02-17 22:15:04 +00006911
Hal Finkel827307b2013-04-03 04:01:11 +00006912 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006913 SDValue RV =
6914 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006915 if (RV.getNode() != 0) {
6916 DCI.AddToWorklist(RV.getNode());
6917 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6918 N->getOperand(0), RV);
6919 }
Hal Finkel7530a9f2013-04-04 22:44:12 +00006920 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
6921 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
6922 SDValue RV =
6923 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
6924 DCI);
6925 if (RV.getNode() != 0) {
6926 DCI.AddToWorklist(RV.getNode());
Andrew Trickac6d9be2013-05-25 02:42:55 +00006927 RV = DAG.getNode(ISD::FP_EXTEND, SDLoc(N->getOperand(1)),
Hal Finkel7530a9f2013-04-04 22:44:12 +00006928 N->getValueType(0), RV);
6929 DCI.AddToWorklist(RV.getNode());
6930 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6931 N->getOperand(0), RV);
6932 }
6933 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
6934 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
6935 SDValue RV =
6936 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
6937 DCI);
6938 if (RV.getNode() != 0) {
6939 DCI.AddToWorklist(RV.getNode());
Andrew Trickac6d9be2013-05-25 02:42:55 +00006940 RV = DAG.getNode(ISD::FP_ROUND, SDLoc(N->getOperand(1)),
Hal Finkel7530a9f2013-04-04 22:44:12 +00006941 N->getValueType(0), RV,
6942 N->getOperand(1).getOperand(1));
6943 DCI.AddToWorklist(RV.getNode());
6944 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6945 N->getOperand(0), RV);
6946 }
Hal Finkel827307b2013-04-03 04:01:11 +00006947 }
6948
Hal Finkel63c32a72013-04-03 17:44:56 +00006949 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006950 if (RV.getNode() != 0) {
6951 DCI.AddToWorklist(RV.getNode());
6952 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6953 N->getOperand(0), RV);
6954 }
6955
6956 }
6957 break;
6958 case ISD::FSQRT: {
6959 assert(TM.Options.UnsafeFPMath &&
6960 "Reciprocal estimates require UnsafeFPMath");
6961
6962 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
6963 // reciprocal sqrt.
Hal Finkel63c32a72013-04-03 17:44:56 +00006964 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006965 if (RV.getNode() != 0) {
6966 DCI.AddToWorklist(RV.getNode());
Hal Finkel63c32a72013-04-03 17:44:56 +00006967 RV = DAGCombineFastRecip(RV, DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006968 if (RV.getNode() != 0)
6969 return RV;
6970 }
6971
6972 }
6973 break;
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006974 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006975 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006976 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6977 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6978 // We allow the src/dst to be either f32/f64, but the intermediate
6979 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006980 if (N->getOperand(0).getValueType() == MVT::i64 &&
6981 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006982 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006983 if (Val.getValueType() == MVT::f32) {
6984 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006985 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006986 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006987
Owen Anderson825b72b2009-08-11 20:47:22 +00006988 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006989 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006990 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006991 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006992 if (N->getValueType(0) == MVT::f32) {
6993 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006994 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006995 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006996 }
6997 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006998 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006999 // If the intermediate type is i32, we can avoid the load/store here
7000 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007001 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007002 }
7003 }
7004 break;
Chris Lattner51269842006-03-01 05:50:56 +00007005 case ISD::STORE:
7006 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
7007 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00007008 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00007009 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007010 N->getOperand(1).getValueType() == MVT::i32 &&
7011 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00007012 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00007013 if (Val.getValueType() == MVT::f32) {
7014 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007015 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00007016 }
Owen Anderson825b72b2009-08-11 20:47:22 +00007017 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00007018 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00007019
Hal Finkelf170cc92013-04-01 15:37:53 +00007020 SDValue Ops[] = {
7021 N->getOperand(0), Val, N->getOperand(2),
7022 DAG.getValueType(N->getOperand(1).getValueType())
7023 };
7024
7025 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
7026 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
7027 cast<StoreSDNode>(N)->getMemoryVT(),
7028 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greifba36cb52008-08-28 21:40:38 +00007029 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00007030 return Val;
7031 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007032
Chris Lattnerd9989382006-07-10 20:56:58 +00007033 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00007034 if (cast<StoreSDNode>(N)->isUnindexed() &&
7035 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00007036 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00007037 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkelefdd4672013-03-28 19:25:55 +00007038 N->getOperand(1).getValueType() == MVT::i16 ||
7039 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00007040 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007041 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00007042 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00007043 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00007044 if (BSwapOp.getValueType() == MVT::i16)
7045 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00007046
Dan Gohmanc76909a2009-09-25 20:36:54 +00007047 SDValue Ops[] = {
7048 N->getOperand(0), BSwapOp, N->getOperand(2),
7049 DAG.getValueType(N->getOperand(1).getValueType())
7050 };
7051 return
7052 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
7053 Ops, array_lengthof(Ops),
7054 cast<StoreSDNode>(N)->getMemoryVT(),
7055 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00007056 }
7057 break;
Hal Finkel80d10de2013-05-24 23:00:14 +00007058 case ISD::LOAD: {
7059 LoadSDNode *LD = cast<LoadSDNode>(N);
7060 EVT VT = LD->getValueType(0);
7061 Type *Ty = LD->getMemoryVT().getTypeForEVT(*DAG.getContext());
7062 unsigned ABIAlignment = getDataLayout()->getABITypeAlignment(Ty);
7063 if (ISD::isNON_EXTLoad(N) && VT.isVector() &&
7064 TM.getSubtarget<PPCSubtarget>().hasAltivec() &&
7065 DCI.getDAGCombineLevel() == AfterLegalizeTypes &&
7066 LD->getAlignment() < ABIAlignment) {
7067 // This is a type-legal unaligned Altivec load.
7068 SDValue Chain = LD->getChain();
7069 SDValue Ptr = LD->getBasePtr();
7070
7071 // This implements the loading of unaligned vectors as described in
7072 // the venerable Apple Velocity Engine overview. Specifically:
7073 // https://developer.apple.com/hardwaredrivers/ve/alignment.html
7074 // https://developer.apple.com/hardwaredrivers/ve/code_optimization.html
7075 //
7076 // The general idea is to expand a sequence of one or more unaligned
7077 // loads into a alignment-based permutation-control instruction (lvsl),
7078 // a series of regular vector loads (which always truncate their
7079 // input address to an aligned address), and a series of permutations.
7080 // The results of these permutations are the requested loaded values.
7081 // The trick is that the last "extra" load is not taken from the address
7082 // you might suspect (sizeof(vector) bytes after the last requested
7083 // load), but rather sizeof(vector) - 1 bytes after the last
7084 // requested vector. The point of this is to avoid a page fault if the
7085 // base address happend to be aligned. This works because if the base
7086 // address is aligned, then adding less than a full vector length will
7087 // cause the last vector in the sequence to be (re)loaded. Otherwise,
7088 // the next vector will be fetched as you might suspect was necessary.
7089
Hal Finkel5a0e6042013-05-25 04:05:05 +00007090 // We might be able to reuse the permutation generation from
Hal Finkel80d10de2013-05-24 23:00:14 +00007091 // a different base address offset from this one by an aligned amount.
Hal Finkel5a0e6042013-05-25 04:05:05 +00007092 // The INTRINSIC_WO_CHAIN DAG combine will attempt to perform this
7093 // optimization later.
Hal Finkel80d10de2013-05-24 23:00:14 +00007094 SDValue PermCntl = BuildIntrinsicOp(Intrinsic::ppc_altivec_lvsl, Ptr,
7095 DAG, dl, MVT::v16i8);
7096
7097 // Refine the alignment of the original load (a "new" load created here
7098 // which was identical to the first except for the alignment would be
7099 // merged with the existing node regardless).
7100 MachineFunction &MF = DAG.getMachineFunction();
7101 MachineMemOperand *MMO =
7102 MF.getMachineMemOperand(LD->getPointerInfo(),
7103 LD->getMemOperand()->getFlags(),
7104 LD->getMemoryVT().getStoreSize(),
7105 ABIAlignment);
7106 LD->refineAlignment(MMO);
7107 SDValue BaseLoad = SDValue(LD, 0);
7108
7109 // Note that the value of IncOffset (which is provided to the next
7110 // load's pointer info offset value, and thus used to calculate the
7111 // alignment), and the value of IncValue (which is actually used to
7112 // increment the pointer value) are different! This is because we
7113 // require the next load to appear to be aligned, even though it
7114 // is actually offset from the base pointer by a lesser amount.
7115 int IncOffset = VT.getSizeInBits() / 8;
Hal Finkel1907cad2013-05-26 18:08:30 +00007116 int IncValue = IncOffset;
7117
7118 // Walk (both up and down) the chain looking for another load at the real
7119 // (aligned) offset (the alignment of the other load does not matter in
7120 // this case). If found, then do not use the offset reduction trick, as
7121 // that will prevent the loads from being later combined (as they would
7122 // otherwise be duplicates).
7123 if (!findConsecutiveLoad(LD, DAG))
7124 --IncValue;
7125
Hal Finkel80d10de2013-05-24 23:00:14 +00007126 SDValue Increment = DAG.getConstant(IncValue, getPointerTy());
7127 Ptr = DAG.getNode(ISD::ADD, dl, Ptr.getValueType(), Ptr, Increment);
7128
Hal Finkel80d10de2013-05-24 23:00:14 +00007129 SDValue ExtraLoad =
7130 DAG.getLoad(VT, dl, Chain, Ptr,
7131 LD->getPointerInfo().getWithOffset(IncOffset),
7132 LD->isVolatile(), LD->isNonTemporal(),
7133 LD->isInvariant(), ABIAlignment);
7134
7135 SDValue TF = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
7136 BaseLoad.getValue(1), ExtraLoad.getValue(1));
7137
7138 if (BaseLoad.getValueType() != MVT::v4i32)
7139 BaseLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, BaseLoad);
7140
7141 if (ExtraLoad.getValueType() != MVT::v4i32)
7142 ExtraLoad = DAG.getNode(ISD::BITCAST, dl, MVT::v4i32, ExtraLoad);
7143
7144 SDValue Perm = BuildIntrinsicOp(Intrinsic::ppc_altivec_vperm,
7145 BaseLoad, ExtraLoad, PermCntl, DAG, dl);
7146
7147 if (VT != MVT::v4i32)
7148 Perm = DAG.getNode(ISD::BITCAST, dl, VT, Perm);
7149
7150 // Now we need to be really careful about how we update the users of the
7151 // original load. We cannot just call DCI.CombineTo (or
7152 // DAG.ReplaceAllUsesWith for that matter), because the load still has
7153 // uses created here (the permutation for example) that need to stay.
7154 SDNode::use_iterator UI = N->use_begin(), UE = N->use_end();
7155 while (UI != UE) {
7156 SDUse &Use = UI.getUse();
7157 SDNode *User = *UI;
7158 // Note: BaseLoad is checked here because it might not be N, but a
7159 // bitcast of N.
7160 if (User == Perm.getNode() || User == BaseLoad.getNode() ||
7161 User == TF.getNode() || Use.getResNo() > 1) {
7162 ++UI;
7163 continue;
7164 }
7165
7166 SDValue To = Use.getResNo() ? TF : Perm;
7167 ++UI;
7168
7169 SmallVector<SDValue, 8> Ops;
7170 for (SDNode::op_iterator O = User->op_begin(),
7171 OE = User->op_end(); O != OE; ++O) {
7172 if (*O == Use)
7173 Ops.push_back(To);
7174 else
7175 Ops.push_back(*O);
7176 }
7177
7178 DAG.UpdateNodeOperands(User, Ops.data(), Ops.size());
7179 }
7180
7181 return SDValue(N, 0);
7182 }
7183 }
7184 break;
Hal Finkel5a0e6042013-05-25 04:05:05 +00007185 case ISD::INTRINSIC_WO_CHAIN:
7186 if (cast<ConstantSDNode>(N->getOperand(0))->getZExtValue() ==
7187 Intrinsic::ppc_altivec_lvsl &&
7188 N->getOperand(1)->getOpcode() == ISD::ADD) {
7189 SDValue Add = N->getOperand(1);
7190
7191 if (DAG.MaskedValueIsZero(Add->getOperand(1),
7192 APInt::getAllOnesValue(4 /* 16 byte alignment */).zext(
7193 Add.getValueType().getScalarType().getSizeInBits()))) {
7194 SDNode *BasePtr = Add->getOperand(0).getNode();
7195 for (SDNode::use_iterator UI = BasePtr->use_begin(),
7196 UE = BasePtr->use_end(); UI != UE; ++UI) {
7197 if (UI->getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
7198 cast<ConstantSDNode>(UI->getOperand(0))->getZExtValue() ==
7199 Intrinsic::ppc_altivec_lvsl) {
7200 // We've found another LVSL, and this address if an aligned
7201 // multiple of that one. The results will be the same, so use the
7202 // one we've just found instead.
7203
7204 return SDValue(*UI, 0);
7205 }
7206 }
7207 }
7208 }
Chris Lattnerd9989382006-07-10 20:56:58 +00007209 case ISD::BSWAP:
7210 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00007211 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00007212 N->getOperand(0).hasOneUse() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007213 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
7214 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00007215 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007216 N->getValueType(0) == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00007217 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00007218 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00007219 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00007220 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00007221 LD->getChain(), // Chain
7222 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00007223 DAG.getValueType(N->getValueType(0)) // VT
7224 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00007225 SDValue BSLoad =
7226 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkelefdd4672013-03-28 19:25:55 +00007227 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
7228 MVT::i64 : MVT::i32, MVT::Other),
Hal Finkelb52980b2013-03-28 19:43:12 +00007229 Ops, 3, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00007230
Scott Michelfdc40a02009-02-17 22:15:04 +00007231 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00007232 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00007233 if (N->getValueType(0) == MVT::i16)
7234 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00007235
Chris Lattnerd9989382006-07-10 20:56:58 +00007236 // First, combine the bswap away. This makes the value produced by the
7237 // load dead.
7238 DCI.CombineTo(N, ResVal);
7239
7240 // Next, combine the load away, we give it a bogus result value but a real
7241 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00007242 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00007243
Chris Lattnerd9989382006-07-10 20:56:58 +00007244 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00007245 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00007246 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007247
Chris Lattner51269842006-03-01 05:50:56 +00007248 break;
Chris Lattner4468c222006-03-31 06:02:07 +00007249 case PPCISD::VCMP: {
7250 // If a VCMPo node already exists with exactly the same operands as this
7251 // node, use its result instead of this node (VCMPo computes both a CR6 and
7252 // a normal output).
7253 //
7254 if (!N->getOperand(0).hasOneUse() &&
7255 !N->getOperand(1).hasOneUse() &&
7256 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00007257
Chris Lattner4468c222006-03-31 06:02:07 +00007258 // Scan all of the users of the LHS, looking for VCMPo's that match.
7259 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007260
Gabor Greifba36cb52008-08-28 21:40:38 +00007261 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00007262 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
7263 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00007264 if (UI->getOpcode() == PPCISD::VCMPo &&
7265 UI->getOperand(1) == N->getOperand(1) &&
7266 UI->getOperand(2) == N->getOperand(2) &&
7267 UI->getOperand(0) == N->getOperand(0)) {
7268 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00007269 break;
7270 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007271
Chris Lattner00901202006-04-18 18:28:22 +00007272 // If there is no VCMPo node, or if the flag value has a single use, don't
7273 // transform this.
7274 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
7275 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007276
7277 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00007278 // chain, this transformation is more complex. Note that multiple things
7279 // could use the value result, which we should ignore.
7280 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007281 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00007282 FlagUser == 0; ++UI) {
7283 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00007284 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00007285 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00007286 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00007287 FlagUser = User;
7288 break;
7289 }
7290 }
7291 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007292
Ulrich Weigand965b20e2013-07-03 17:05:42 +00007293 // If the user is a MFOCRF instruction, we know this is safe.
7294 // Otherwise we give up for right now.
7295 if (FlagUser->getOpcode() == PPCISD::MFOCRF)
Dan Gohman475871a2008-07-27 21:46:04 +00007296 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00007297 }
7298 break;
7299 }
Chris Lattner90564f22006-04-18 17:59:36 +00007300 case ISD::BR_CC: {
7301 // If this is a branch on an altivec predicate comparison, lower this so
Ulrich Weigand965b20e2013-07-03 17:05:42 +00007302 // that we don't have to do a MFOCRF: instead, branch directly on CR6. This
Chris Lattner90564f22006-04-18 17:59:36 +00007303 // lowering is done pre-legalize, because the legalizer lowers the predicate
7304 // compare down to code that is difficult to reassemble.
7305 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00007306 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Hal Finkelb1fd3cd2013-05-15 21:37:41 +00007307
7308 // Sometimes the promoted value of the intrinsic is ANDed by some non-zero
7309 // value. If so, pass-through the AND to get to the intrinsic.
7310 if (LHS.getOpcode() == ISD::AND &&
7311 LHS.getOperand(0).getOpcode() == ISD::INTRINSIC_W_CHAIN &&
7312 cast<ConstantSDNode>(LHS.getOperand(0).getOperand(1))->getZExtValue() ==
7313 Intrinsic::ppc_is_decremented_ctr_nonzero &&
7314 isa<ConstantSDNode>(LHS.getOperand(1)) &&
7315 !cast<ConstantSDNode>(LHS.getOperand(1))->getConstantIntValue()->
7316 isZero())
7317 LHS = LHS.getOperand(0);
7318
7319 if (LHS.getOpcode() == ISD::INTRINSIC_W_CHAIN &&
7320 cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue() ==
7321 Intrinsic::ppc_is_decremented_ctr_nonzero &&
7322 isa<ConstantSDNode>(RHS)) {
7323 assert((CC == ISD::SETEQ || CC == ISD::SETNE) &&
7324 "Counter decrement comparison is not EQ or NE");
7325
7326 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
7327 bool isBDNZ = (CC == ISD::SETEQ && Val) ||
7328 (CC == ISD::SETNE && !Val);
7329
7330 // We now need to make the intrinsic dead (it cannot be instruction
7331 // selected).
7332 DAG.ReplaceAllUsesOfValueWith(LHS.getValue(1), LHS.getOperand(0));
7333 assert(LHS.getNode()->hasOneUse() &&
7334 "Counter decrement has more than one use");
7335
7336 return DAG.getNode(isBDNZ ? PPCISD::BDNZ : PPCISD::BDZ, dl, MVT::Other,
7337 N->getOperand(0), N->getOperand(4));
7338 }
7339
Chris Lattner90564f22006-04-18 17:59:36 +00007340 int CompareOpc;
7341 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00007342
Chris Lattner90564f22006-04-18 17:59:36 +00007343 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
7344 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
7345 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
7346 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007347
Chris Lattner90564f22006-04-18 17:59:36 +00007348 // If this is a comparison against something other than 0/1, then we know
7349 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007350 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00007351 if (Val != 0 && Val != 1) {
7352 if (CC == ISD::SETEQ) // Cond never true, remove branch.
7353 return N->getOperand(0);
7354 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00007355 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00007356 N->getOperand(0), N->getOperand(4));
7357 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007358
Chris Lattner90564f22006-04-18 17:59:36 +00007359 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00007360
Chris Lattner90564f22006-04-18 17:59:36 +00007361 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00007362 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00007363 LHS.getOperand(2), // LHS of compare
7364 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00007365 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00007366 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00007367 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00007368 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00007369
Chris Lattner90564f22006-04-18 17:59:36 +00007370 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007371 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007372 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00007373 default: // Can't happen, don't crash on invalid number though.
7374 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007375 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00007376 break;
7377 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007378 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00007379 break;
7380 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007381 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00007382 break;
7383 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007384 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00007385 break;
7386 }
7387
Owen Anderson825b72b2009-08-11 20:47:22 +00007388 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
7389 DAG.getConstant(CompOpc, MVT::i32),
7390 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00007391 N->getOperand(4), CompNode.getValue(1));
7392 }
7393 break;
7394 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007395 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007396
Dan Gohman475871a2008-07-27 21:46:04 +00007397 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007398}
7399
Chris Lattner1a635d62006-04-14 06:01:58 +00007400//===----------------------------------------------------------------------===//
7401// Inline Assembly Support
7402//===----------------------------------------------------------------------===//
7403
Dan Gohman475871a2008-07-27 21:46:04 +00007404void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00007405 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007406 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007407 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007408 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00007409 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007410 switch (Op.getOpcode()) {
7411 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00007412 case PPCISD::LBRX: {
7413 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00007414 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00007415 KnownZero = 0xFFFF0000;
7416 break;
7417 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007418 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007419 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007420 default: break;
7421 case Intrinsic::ppc_altivec_vcmpbfp_p:
7422 case Intrinsic::ppc_altivec_vcmpeqfp_p:
7423 case Intrinsic::ppc_altivec_vcmpequb_p:
7424 case Intrinsic::ppc_altivec_vcmpequh_p:
7425 case Intrinsic::ppc_altivec_vcmpequw_p:
7426 case Intrinsic::ppc_altivec_vcmpgefp_p:
7427 case Intrinsic::ppc_altivec_vcmpgtfp_p:
7428 case Intrinsic::ppc_altivec_vcmpgtsb_p:
7429 case Intrinsic::ppc_altivec_vcmpgtsh_p:
7430 case Intrinsic::ppc_altivec_vcmpgtsw_p:
7431 case Intrinsic::ppc_altivec_vcmpgtub_p:
7432 case Intrinsic::ppc_altivec_vcmpgtuh_p:
7433 case Intrinsic::ppc_altivec_vcmpgtuw_p:
7434 KnownZero = ~1U; // All bits but the low one are known to be zero.
7435 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007436 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007437 }
7438 }
7439}
7440
7441
Chris Lattner4234f572007-03-25 02:14:49 +00007442/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007443/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00007444PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00007445PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
7446 if (Constraint.size() == 1) {
7447 switch (Constraint[0]) {
7448 default: break;
7449 case 'b':
7450 case 'r':
7451 case 'f':
7452 case 'v':
7453 case 'y':
7454 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00007455 case 'Z':
7456 // FIXME: While Z does indicate a memory constraint, it specifically
7457 // indicates an r+r address (used in conjunction with the 'y' modifier
7458 // in the replacement string). Currently, we're forcing the base
7459 // register to be r0 in the asm printer (which is interpreted as zero)
7460 // and forming the complete address in the second register. This is
7461 // suboptimal.
7462 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00007463 }
7464 }
7465 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007466}
7467
John Thompson44ab89e2010-10-29 17:29:13 +00007468/// Examine constraint type and operand type and determine a weight value.
7469/// This object must already have been set up with the operand type
7470/// and the current alternative constraint selected.
7471TargetLowering::ConstraintWeight
7472PPCTargetLowering::getSingleConstraintMatchWeight(
7473 AsmOperandInfo &info, const char *constraint) const {
7474 ConstraintWeight weight = CW_Invalid;
7475 Value *CallOperandVal = info.CallOperandVal;
7476 // If we don't have a value, we can't do a match,
7477 // but allow it at the lowest weight.
7478 if (CallOperandVal == NULL)
7479 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007480 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00007481 // Look at the constraint type.
7482 switch (*constraint) {
7483 default:
7484 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
7485 break;
7486 case 'b':
7487 if (type->isIntegerTy())
7488 weight = CW_Register;
7489 break;
7490 case 'f':
7491 if (type->isFloatTy())
7492 weight = CW_Register;
7493 break;
7494 case 'd':
7495 if (type->isDoubleTy())
7496 weight = CW_Register;
7497 break;
7498 case 'v':
7499 if (type->isVectorTy())
7500 weight = CW_Register;
7501 break;
7502 case 'y':
7503 weight = CW_Register;
7504 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00007505 case 'Z':
7506 weight = CW_Memory;
7507 break;
John Thompson44ab89e2010-10-29 17:29:13 +00007508 }
7509 return weight;
7510}
7511
Scott Michelfdc40a02009-02-17 22:15:04 +00007512std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00007513PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Chad Rosier5b3fca52013-06-22 18:37:38 +00007514 MVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00007515 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00007516 // GCC RS6000 Constraint Letters
7517 switch (Constraint[0]) {
7518 case 'b': // R1-R31
Hal Finkela548afc2013-03-19 18:51:05 +00007519 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
7520 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
7521 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007522 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00007523 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00007524 return std::make_pair(0U, &PPC::G8RCRegClass);
7525 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007526 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00007527 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00007528 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00007529 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00007530 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007531 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007532 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00007533 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007534 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00007535 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007536 }
7537 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007538
Chris Lattner331d1bc2006-11-02 01:44:04 +00007539 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007540}
Chris Lattner763317d2006-02-07 00:47:13 +00007541
Chris Lattner331d1bc2006-11-02 01:44:04 +00007542
Chris Lattner48884cd2007-08-25 00:47:38 +00007543/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00007544/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00007545void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00007546 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00007547 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00007548 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007549 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00007550
Eric Christopher100c8332011-06-02 23:16:42 +00007551 // Only support length 1 constraints.
7552 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00007553
Eric Christopher100c8332011-06-02 23:16:42 +00007554 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00007555 switch (Letter) {
7556 default: break;
7557 case 'I':
7558 case 'J':
7559 case 'K':
7560 case 'L':
7561 case 'M':
7562 case 'N':
7563 case 'O':
7564 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00007565 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00007566 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007567 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00007568 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007569 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00007570 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007571 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007572 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007573 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007574 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
7575 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007576 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007577 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007578 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007579 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007580 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007581 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007582 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007583 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007584 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00007585 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007586 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007587 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007588 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00007589 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007590 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007591 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007592 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007593 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007594 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007595 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007596 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007597 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007598 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007599 }
7600 break;
7601 }
7602 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007603
Gabor Greifba36cb52008-08-28 21:40:38 +00007604 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00007605 Ops.push_back(Result);
7606 return;
7607 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007608
Chris Lattner763317d2006-02-07 00:47:13 +00007609 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00007610 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00007611}
Evan Chengc4c62572006-03-13 23:20:37 +00007612
Chris Lattnerc9addb72007-03-30 23:15:24 +00007613// isLegalAddressingMode - Return true if the addressing mode represented
7614// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007615bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007616 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00007617 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00007618
Chris Lattnerc9addb72007-03-30 23:15:24 +00007619 // PPC allows a sign-extended 16-bit immediate field.
7620 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
7621 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007622
Chris Lattnerc9addb72007-03-30 23:15:24 +00007623 // No global is ever allowed as a base.
7624 if (AM.BaseGV)
7625 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007626
7627 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007628 switch (AM.Scale) {
7629 case 0: // "r+i" or just "i", depending on HasBaseReg.
7630 break;
7631 case 1:
7632 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
7633 return false;
7634 // Otherwise we have r+r or r+i.
7635 break;
7636 case 2:
7637 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
7638 return false;
7639 // Allow 2*r as r+r.
7640 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00007641 default:
7642 // No other scales are supported.
7643 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007644 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007645
Chris Lattnerc9addb72007-03-30 23:15:24 +00007646 return true;
7647}
7648
Dan Gohmand858e902010-04-17 15:26:15 +00007649SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
7650 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007651 MachineFunction &MF = DAG.getMachineFunction();
7652 MachineFrameInfo *MFI = MF.getFrameInfo();
7653 MFI->setReturnAddressIsTaken(true);
7654
Andrew Trickac6d9be2013-05-25 02:42:55 +00007655 SDLoc dl(Op);
Dale Johannesen08673d22010-05-03 22:59:34 +00007656 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00007657
Dale Johannesen08673d22010-05-03 22:59:34 +00007658 // Make sure the function does not optimize away the store of the RA to
7659 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00007660 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00007661 FuncInfo->setLRStoreRequired();
7662 bool isPPC64 = PPCSubTarget.isPPC64();
7663 bool isDarwinABI = PPCSubTarget.isDarwinABI();
7664
7665 if (Depth > 0) {
7666 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7667 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007668
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00007669 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00007670 isPPC64? MVT::i64 : MVT::i32);
7671 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7672 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7673 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007674 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007675 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00007676
Chris Lattner3fc027d2007-12-08 06:59:59 +00007677 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00007678 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00007679 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007680 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00007681}
7682
Dan Gohmand858e902010-04-17 15:26:15 +00007683SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
7684 SelectionDAG &DAG) const {
Andrew Trickac6d9be2013-05-25 02:42:55 +00007685 SDLoc dl(Op);
Dale Johannesen08673d22010-05-03 22:59:34 +00007686 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007687
Owen Andersone50ed302009-08-10 22:56:29 +00007688 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00007689 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00007690
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007691 MachineFunction &MF = DAG.getMachineFunction();
7692 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00007693 MFI->setFrameAddressIsTaken(true);
Hal Finkele9cc0a02013-03-21 19:03:19 +00007694
7695 // Naked functions never have a frame pointer, and so we use r1. For all
7696 // other functions, this decision must be delayed until during PEI.
7697 unsigned FrameReg;
7698 if (MF.getFunction()->getAttributes().hasAttribute(
7699 AttributeSet::FunctionIndex, Attribute::Naked))
7700 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
7701 else
7702 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
7703
Dale Johannesen08673d22010-05-03 22:59:34 +00007704 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
7705 PtrVT);
7706 while (Depth--)
7707 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007708 FrameAddr, MachinePointerInfo(), false, false,
7709 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007710 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007711}
Dan Gohman54aeea32008-10-21 03:41:46 +00007712
7713bool
7714PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7715 // The PowerPC target isn't yet aware of offsets.
7716 return false;
7717}
Tilmann Schellerffd02002009-07-03 06:45:56 +00007718
Evan Cheng42642d02010-04-01 20:10:42 +00007719/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00007720/// and store operations as a result of memset, memcpy, and memmove
7721/// lowering. If DstAlign is zero that means it's safe to destination
7722/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
7723/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00007724/// probably because the source does not need to be loaded. If 'IsMemset' is
7725/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
7726/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
7727/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00007728/// It returns EVT::Other if the type should be determined using generic
7729/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00007730EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
7731 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00007732 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00007733 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00007734 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00007735 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007736 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007737 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00007738 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007739 }
7740}
Hal Finkel3f31d492012-04-01 19:23:08 +00007741
Hal Finkel2d37f7b2013-03-15 15:27:13 +00007742bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
7743 bool *Fast) const {
7744 if (DisablePPCUnaligned)
7745 return false;
7746
7747 // PowerPC supports unaligned memory access for simple non-vector types.
7748 // Although accessing unaligned addresses is not as efficient as accessing
7749 // aligned addresses, it is generally more efficient than manual expansion,
7750 // and generally only traps for software emulation when crossing page
7751 // boundaries.
7752
7753 if (!VT.isSimple())
7754 return false;
7755
7756 if (VT.getSimpleVT().isVector())
7757 return false;
7758
7759 if (VT == MVT::ppcf128)
7760 return false;
7761
7762 if (Fast)
7763 *Fast = true;
7764
7765 return true;
7766}
7767
Hal Finkel070b8db2012-06-22 00:49:52 +00007768/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
7769/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
7770/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
7771/// is expanded to mul + add.
7772bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
7773 if (!VT.isSimple())
7774 return false;
7775
7776 switch (VT.getSimpleVT().SimpleTy) {
7777 case MVT::f32:
7778 case MVT::f64:
7779 case MVT::v4f32:
7780 return true;
7781 default:
7782 break;
7783 }
7784
7785 return false;
7786}
7787
Hal Finkel3f31d492012-04-01 19:23:08 +00007788Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007789 if (DisableILPPref)
7790 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00007791
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007792 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00007793}
7794