blob: 3819bc8f15c4c66ac6f4c9327cf1175d144df188 [file] [log] [blame]
Nate Begeman1d9d7422005-10-18 00:28:58 +00001//===-- PPCISelLowering.cpp - PPC DAG Lowering Implementation -------------===//
Chris Lattner7c5a3d32005-08-16 17:14:42 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Chris Lattner7c5a3d32005-08-16 17:14:42 +00007//
8//===----------------------------------------------------------------------===//
9//
Nate Begeman21e463b2005-10-16 05:39:50 +000010// This file implements the PPCISelLowering class.
Chris Lattner7c5a3d32005-08-16 17:14:42 +000011//
12//===----------------------------------------------------------------------===//
13
Chris Lattner16e71f22005-10-14 23:59:06 +000014#include "PPCISelLowering.h"
Chandler Carruthd04a8d42012-12-03 16:50:05 +000015#include "MCTargetDesc/PPCPredicates.h"
Jim Laskey2f616bf2006-11-16 22:43:37 +000016#include "PPCMachineFunctionInfo.h"
Bill Wendling53351a12010-03-12 02:00:43 +000017#include "PPCPerfectShuffle.h"
Chris Lattner16e71f22005-10-14 23:59:06 +000018#include "PPCTargetMachine.h"
Owen Anderson718cb662007-09-07 04:06:50 +000019#include "llvm/ADT/STLExtras.h"
Chris Lattnerb9a7bea2007-03-06 00:59:59 +000020#include "llvm/CodeGen/CallingConvLower.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000021#include "llvm/CodeGen/MachineFrameInfo.h"
22#include "llvm/CodeGen/MachineFunction.h"
Chris Lattner8a2d3ca2005-08-26 21:23:58 +000023#include "llvm/CodeGen/MachineInstrBuilder.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000024#include "llvm/CodeGen/MachineRegisterInfo.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000025#include "llvm/CodeGen/SelectionDAG.h"
Anton Korobeynikov362dd0b2010-02-15 22:37:53 +000026#include "llvm/CodeGen/TargetLoweringObjectFileImpl.h"
Chandler Carruth0b8c9a82013-01-02 11:36:10 +000027#include "llvm/IR/CallingConv.h"
28#include "llvm/IR/Constants.h"
29#include "llvm/IR/DerivedTypes.h"
30#include "llvm/IR/Function.h"
31#include "llvm/IR/Intrinsics.h"
Chris Lattner4eab7142006-11-10 02:08:47 +000032#include "llvm/Support/CommandLine.h"
Torok Edwindac237e2009-07-08 20:53:28 +000033#include "llvm/Support/ErrorHandling.h"
Craig Topper79aa3412012-03-17 18:46:09 +000034#include "llvm/Support/MathExtras.h"
Torok Edwindac237e2009-07-08 20:53:28 +000035#include "llvm/Support/raw_ostream.h"
Craig Topper79aa3412012-03-17 18:46:09 +000036#include "llvm/Target/TargetOptions.h"
Chris Lattner7c5a3d32005-08-16 17:14:42 +000037using namespace llvm;
38
Bill Schmidt212af6a2013-02-06 17:33:58 +000039static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
40 CCValAssign::LocInfo &LocInfo,
41 ISD::ArgFlagsTy &ArgFlags,
42 CCState &State);
43static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
Duncan Sands1440e8b2010-11-03 11:35:31 +000044 MVT &LocVT,
Tilmann Schellerffd02002009-07-03 06:45:56 +000045 CCValAssign::LocInfo &LocInfo,
46 ISD::ArgFlagsTy &ArgFlags,
47 CCState &State);
Bill Schmidt212af6a2013-02-06 17:33:58 +000048static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
49 MVT &LocVT,
50 CCValAssign::LocInfo &LocInfo,
51 ISD::ArgFlagsTy &ArgFlags,
52 CCState &State);
Tilmann Schellerffd02002009-07-03 06:45:56 +000053
Hal Finkel77838f92012-06-04 02:21:00 +000054static cl::opt<bool> DisablePPCPreinc("disable-ppc-preinc",
55cl::desc("disable preincrement load/store generation on PPC"), cl::Hidden);
Chris Lattner4eab7142006-11-10 02:08:47 +000056
Hal Finkel71ffcfe2012-06-10 19:32:29 +000057static cl::opt<bool> DisableILPPref("disable-ppc-ilp-pref",
58cl::desc("disable setting the node scheduling preference to ILP on PPC"), cl::Hidden);
59
Hal Finkel2d37f7b2013-03-15 15:27:13 +000060static cl::opt<bool> DisablePPCUnaligned("disable-ppc-unaligned",
61cl::desc("disable unaligned load/store generation on PPC"), cl::Hidden);
62
Chris Lattnerf0144122009-07-28 03:13:23 +000063static TargetLoweringObjectFile *CreateTLOF(const PPCTargetMachine &TM) {
64 if (TM.getSubtargetImpl()->isDarwin())
Bill Wendling505ad8b2010-03-15 21:09:38 +000065 return new TargetLoweringObjectFileMachO();
Bill Wendling53351a12010-03-12 02:00:43 +000066
Bruno Cardoso Lopesfdf229e2009-08-13 23:30:21 +000067 return new TargetLoweringObjectFileELF();
Chris Lattnerf0144122009-07-28 03:13:23 +000068}
69
Chris Lattner331d1bc2006-11-02 01:44:04 +000070PPCTargetLowering::PPCTargetLowering(PPCTargetMachine &TM)
Chris Lattnerf0144122009-07-28 03:13:23 +000071 : TargetLowering(TM, CreateTLOF(TM)), PPCSubTarget(*TM.getSubtargetImpl()) {
Evan Cheng769951f2012-07-02 22:39:56 +000072 const PPCSubtarget *Subtarget = &TM.getSubtarget<PPCSubtarget>();
Hal Finkel7ee74a62013-03-21 21:37:52 +000073 PPCRegInfo = TM.getRegisterInfo();
Hal Finkelff56d1a2013-04-05 23:29:01 +000074 PPCII = TM.getInstrInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +000075
Nate Begeman405e3ec2005-10-21 00:02:42 +000076 setPow2DivIsCheap();
Dale Johannesen72324642008-07-31 18:13:12 +000077
Chris Lattnerd145a612005-09-27 22:18:25 +000078 // Use _setjmp/_longjmp instead of setjmp/longjmp.
Anton Korobeynikovd27a2582006-12-10 23:12:42 +000079 setUseUnderscoreSetJmp(true);
80 setUseUnderscoreLongJmp(true);
Scott Michelfdc40a02009-02-17 22:15:04 +000081
Chris Lattner749dc722010-10-10 18:34:00 +000082 // On PPC32/64, arguments smaller than 4/8 bytes are extended, so all
83 // arguments are at least 4/8 bytes aligned.
Evan Cheng769951f2012-07-02 22:39:56 +000084 bool isPPC64 = Subtarget->isPPC64();
85 setMinStackArgumentAlignment(isPPC64 ? 8:4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +000086
Chris Lattner7c5a3d32005-08-16 17:14:42 +000087 // Set up the register classes.
Craig Topperc9099502012-04-20 06:31:50 +000088 addRegisterClass(MVT::i32, &PPC::GPRCRegClass);
89 addRegisterClass(MVT::f32, &PPC::F4RCRegClass);
90 addRegisterClass(MVT::f64, &PPC::F8RCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +000091
Evan Chengc5484282006-10-04 00:56:09 +000092 // PowerPC has an i16 but no i8 (or i1) SEXTLOAD
Owen Anderson825b72b2009-08-11 20:47:22 +000093 setLoadExtAction(ISD::SEXTLOAD, MVT::i1, Promote);
94 setLoadExtAction(ISD::SEXTLOAD, MVT::i8, Expand);
Duncan Sandsf9c98e62008-01-23 20:39:46 +000095
Owen Anderson825b72b2009-08-11 20:47:22 +000096 setTruncStoreAction(MVT::f64, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +000097
Chris Lattner94e509c2006-11-10 23:58:45 +000098 // PowerPC has pre-inc load and store's.
Owen Anderson825b72b2009-08-11 20:47:22 +000099 setIndexedLoadAction(ISD::PRE_INC, MVT::i1, Legal);
100 setIndexedLoadAction(ISD::PRE_INC, MVT::i8, Legal);
101 setIndexedLoadAction(ISD::PRE_INC, MVT::i16, Legal);
102 setIndexedLoadAction(ISD::PRE_INC, MVT::i32, Legal);
103 setIndexedLoadAction(ISD::PRE_INC, MVT::i64, Legal);
104 setIndexedStoreAction(ISD::PRE_INC, MVT::i1, Legal);
105 setIndexedStoreAction(ISD::PRE_INC, MVT::i8, Legal);
106 setIndexedStoreAction(ISD::PRE_INC, MVT::i16, Legal);
107 setIndexedStoreAction(ISD::PRE_INC, MVT::i32, Legal);
108 setIndexedStoreAction(ISD::PRE_INC, MVT::i64, Legal);
Evan Chengcd633192006-11-09 19:11:50 +0000109
Dale Johannesen6eaeff22007-10-10 01:01:31 +0000110 // This is used in the ppcf128->int sequence. Note it has different semantics
111 // from FP_ROUND: that rounds to nearest, this rounds to zero.
Owen Anderson825b72b2009-08-11 20:47:22 +0000112 setOperationAction(ISD::FP_ROUND_INREG, MVT::ppcf128, Custom);
Dale Johannesen638ccd52007-10-06 01:24:11 +0000113
Roman Divacky0016f732012-08-16 18:19:29 +0000114 // We do not currently implement these libm ops for PowerPC.
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000115 setOperationAction(ISD::FFLOOR, MVT::ppcf128, Expand);
116 setOperationAction(ISD::FCEIL, MVT::ppcf128, Expand);
117 setOperationAction(ISD::FTRUNC, MVT::ppcf128, Expand);
118 setOperationAction(ISD::FRINT, MVT::ppcf128, Expand);
119 setOperationAction(ISD::FNEARBYINT, MVT::ppcf128, Expand);
Bill Schmidtcd7a1552013-04-03 13:05:44 +0000120 setOperationAction(ISD::FREM, MVT::ppcf128, Expand);
Owen Anderson4a4fdf32011-12-08 19:32:14 +0000121
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000122 // PowerPC has no SREM/UREM instructions
Owen Anderson825b72b2009-08-11 20:47:22 +0000123 setOperationAction(ISD::SREM, MVT::i32, Expand);
124 setOperationAction(ISD::UREM, MVT::i32, Expand);
125 setOperationAction(ISD::SREM, MVT::i64, Expand);
126 setOperationAction(ISD::UREM, MVT::i64, Expand);
Dan Gohman3ce990d2007-10-08 17:28:24 +0000127
128 // Don't use SMUL_LOHI/UMUL_LOHI or SDIVREM/UDIVREM to lower SREM/UREM.
Owen Anderson825b72b2009-08-11 20:47:22 +0000129 setOperationAction(ISD::UMUL_LOHI, MVT::i32, Expand);
130 setOperationAction(ISD::SMUL_LOHI, MVT::i32, Expand);
131 setOperationAction(ISD::UMUL_LOHI, MVT::i64, Expand);
132 setOperationAction(ISD::SMUL_LOHI, MVT::i64, Expand);
133 setOperationAction(ISD::UDIVREM, MVT::i32, Expand);
134 setOperationAction(ISD::SDIVREM, MVT::i32, Expand);
135 setOperationAction(ISD::UDIVREM, MVT::i64, Expand);
136 setOperationAction(ISD::SDIVREM, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000137
Dan Gohmanf96e4de2007-10-11 23:21:31 +0000138 // We don't support sin/cos/sqrt/fmod/pow
Owen Anderson825b72b2009-08-11 20:47:22 +0000139 setOperationAction(ISD::FSIN , MVT::f64, Expand);
140 setOperationAction(ISD::FCOS , MVT::f64, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000141 setOperationAction(ISD::FSINCOS, MVT::f64, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000142 setOperationAction(ISD::FREM , MVT::f64, Expand);
143 setOperationAction(ISD::FPOW , MVT::f64, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000144 setOperationAction(ISD::FMA , MVT::f64, Legal);
Owen Anderson825b72b2009-08-11 20:47:22 +0000145 setOperationAction(ISD::FSIN , MVT::f32, Expand);
146 setOperationAction(ISD::FCOS , MVT::f32, Expand);
Evan Cheng8688a582013-01-29 02:32:37 +0000147 setOperationAction(ISD::FSINCOS, MVT::f32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000148 setOperationAction(ISD::FREM , MVT::f32, Expand);
149 setOperationAction(ISD::FPOW , MVT::f32, Expand);
Hal Finkel070b8db2012-06-22 00:49:52 +0000150 setOperationAction(ISD::FMA , MVT::f32, Legal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +0000151
Owen Anderson825b72b2009-08-11 20:47:22 +0000152 setOperationAction(ISD::FLT_ROUNDS_, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000153
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000154 // If we're enabling GP optimizations, use hardware square root
Hal Finkel827307b2013-04-03 04:01:11 +0000155 if (!Subtarget->hasFSQRT() &&
156 !(TM.Options.UnsafeFPMath &&
157 Subtarget->hasFRSQRTE() && Subtarget->hasFRE()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000158 setOperationAction(ISD::FSQRT, MVT::f64, Expand);
Hal Finkel827307b2013-04-03 04:01:11 +0000159
160 if (!Subtarget->hasFSQRT() &&
161 !(TM.Options.UnsafeFPMath &&
162 Subtarget->hasFRSQRTES() && Subtarget->hasFRES()))
Owen Anderson825b72b2009-08-11 20:47:22 +0000163 setOperationAction(ISD::FSQRT, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000164
Owen Anderson825b72b2009-08-11 20:47:22 +0000165 setOperationAction(ISD::FCOPYSIGN, MVT::f64, Expand);
166 setOperationAction(ISD::FCOPYSIGN, MVT::f32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000167
Hal Finkelf5d5c432013-03-29 08:57:48 +0000168 if (Subtarget->hasFPRND()) {
169 setOperationAction(ISD::FFLOOR, MVT::f64, Legal);
170 setOperationAction(ISD::FCEIL, MVT::f64, Legal);
171 setOperationAction(ISD::FTRUNC, MVT::f64, Legal);
172
173 setOperationAction(ISD::FFLOOR, MVT::f32, Legal);
174 setOperationAction(ISD::FCEIL, MVT::f32, Legal);
175 setOperationAction(ISD::FTRUNC, MVT::f32, Legal);
176
177 // frin does not implement "ties to even." Thus, this is safe only in
178 // fast-math mode.
179 if (TM.Options.UnsafeFPMath) {
180 setOperationAction(ISD::FNEARBYINT, MVT::f64, Legal);
181 setOperationAction(ISD::FNEARBYINT, MVT::f32, Legal);
Hal Finkel0882fd62013-03-29 19:41:55 +0000182
183 // These need to set FE_INEXACT, and use a custom inserter.
184 setOperationAction(ISD::FRINT, MVT::f64, Legal);
185 setOperationAction(ISD::FRINT, MVT::f32, Legal);
Hal Finkelf5d5c432013-03-29 08:57:48 +0000186 }
187 }
188
Nate Begemand88fc032006-01-14 03:14:10 +0000189 // PowerPC does not have BSWAP, CTPOP or CTTZ
Owen Anderson825b72b2009-08-11 20:47:22 +0000190 setOperationAction(ISD::BSWAP, MVT::i32 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000191 setOperationAction(ISD::CTTZ , MVT::i32 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000192 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i32, Expand);
193 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i32, Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000194 setOperationAction(ISD::BSWAP, MVT::i64 , Expand);
Owen Anderson825b72b2009-08-11 20:47:22 +0000195 setOperationAction(ISD::CTTZ , MVT::i64 , Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000196 setOperationAction(ISD::CTTZ_ZERO_UNDEF, MVT::i64, Expand);
197 setOperationAction(ISD::CTLZ_ZERO_UNDEF, MVT::i64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000198
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000199 if (Subtarget->hasPOPCNTD()) {
Hal Finkel1fce8832013-04-01 15:58:15 +0000200 setOperationAction(ISD::CTPOP, MVT::i32 , Legal);
Hal Finkelc53ab4d2013-03-28 13:29:47 +0000201 setOperationAction(ISD::CTPOP, MVT::i64 , Legal);
202 } else {
203 setOperationAction(ISD::CTPOP, MVT::i32 , Expand);
204 setOperationAction(ISD::CTPOP, MVT::i64 , Expand);
205 }
206
Nate Begeman35ef9132006-01-11 21:21:00 +0000207 // PowerPC does not have ROTR
Owen Anderson825b72b2009-08-11 20:47:22 +0000208 setOperationAction(ISD::ROTR, MVT::i32 , Expand);
209 setOperationAction(ISD::ROTR, MVT::i64 , Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000210
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000211 // PowerPC does not have Select
Owen Anderson825b72b2009-08-11 20:47:22 +0000212 setOperationAction(ISD::SELECT, MVT::i32, Expand);
213 setOperationAction(ISD::SELECT, MVT::i64, Expand);
214 setOperationAction(ISD::SELECT, MVT::f32, Expand);
215 setOperationAction(ISD::SELECT, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000216
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000217 // PowerPC wants to turn select_cc of FP into fsel when possible.
Owen Anderson825b72b2009-08-11 20:47:22 +0000218 setOperationAction(ISD::SELECT_CC, MVT::f32, Custom);
219 setOperationAction(ISD::SELECT_CC, MVT::f64, Custom);
Nate Begeman44775902006-01-31 08:17:29 +0000220
Nate Begeman750ac1b2006-02-01 07:19:44 +0000221 // PowerPC wants to optimize integer setcc a bit
Owen Anderson825b72b2009-08-11 20:47:22 +0000222 setOperationAction(ISD::SETCC, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000223
Nate Begeman81e80972006-03-17 01:40:33 +0000224 // PowerPC does not have BRCOND which requires SetCC
Owen Anderson825b72b2009-08-11 20:47:22 +0000225 setOperationAction(ISD::BRCOND, MVT::Other, Expand);
Evan Chengc35497f2006-10-30 08:02:39 +0000226
Owen Anderson825b72b2009-08-11 20:47:22 +0000227 setOperationAction(ISD::BR_JT, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000228
Chris Lattnerf7605322005-08-31 21:09:52 +0000229 // PowerPC turns FP_TO_SINT into FCTIWZ and some load/stores.
Owen Anderson825b72b2009-08-11 20:47:22 +0000230 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000231
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000232 // PowerPC does not have [U|S]INT_TO_FP
Owen Anderson825b72b2009-08-11 20:47:22 +0000233 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Expand);
234 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Expand);
Jim Laskeyad23c9d2005-08-17 00:40:22 +0000235
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000236 setOperationAction(ISD::BITCAST, MVT::f32, Expand);
237 setOperationAction(ISD::BITCAST, MVT::i32, Expand);
238 setOperationAction(ISD::BITCAST, MVT::i64, Expand);
239 setOperationAction(ISD::BITCAST, MVT::f64, Expand);
Chris Lattner53e88452005-12-23 05:13:35 +0000240
Chris Lattner25b8b8c2006-04-28 21:56:10 +0000241 // We cannot sextinreg(i1). Expand to shifts.
Owen Anderson825b72b2009-08-11 20:47:22 +0000242 setOperationAction(ISD::SIGN_EXTEND_INREG, MVT::i1, Expand);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000243
Owen Anderson825b72b2009-08-11 20:47:22 +0000244 setOperationAction(ISD::EXCEPTIONADDR, MVT::i64, Expand);
245 setOperationAction(ISD::EHSELECTION, MVT::i64, Expand);
246 setOperationAction(ISD::EXCEPTIONADDR, MVT::i32, Expand);
247 setOperationAction(ISD::EHSELECTION, MVT::i32, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000248
Hal Finkele9150472013-03-27 19:10:42 +0000249 // NOTE: EH_SJLJ_SETJMP/_LONGJMP supported here is NOT intended to support
Hal Finkel7ee74a62013-03-21 21:37:52 +0000250 // SjLj exception handling but a light-weight setjmp/longjmp replacement to
251 // support continuation, user-level threading, and etc.. As a result, no
252 // other SjLj exception interfaces are implemented and please don't build
253 // your own exception handling based on them.
254 // LLVM/Clang supports zero-cost DWARF exception handling.
255 setOperationAction(ISD::EH_SJLJ_SETJMP, MVT::i32, Custom);
256 setOperationAction(ISD::EH_SJLJ_LONGJMP, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000257
258 // We want to legalize GlobalAddress and ConstantPool nodes into the
Nate Begeman28a6b022005-12-10 02:36:00 +0000259 // appropriate instructions to materialize the address.
Owen Anderson825b72b2009-08-11 20:47:22 +0000260 setOperationAction(ISD::GlobalAddress, MVT::i32, Custom);
261 setOperationAction(ISD::GlobalTLSAddress, MVT::i32, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000262 setOperationAction(ISD::BlockAddress, MVT::i32, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000263 setOperationAction(ISD::ConstantPool, MVT::i32, Custom);
264 setOperationAction(ISD::JumpTable, MVT::i32, Custom);
265 setOperationAction(ISD::GlobalAddress, MVT::i64, Custom);
266 setOperationAction(ISD::GlobalTLSAddress, MVT::i64, Custom);
Bob Wilson3d90dbe2009-11-04 21:31:18 +0000267 setOperationAction(ISD::BlockAddress, MVT::i64, Custom);
Owen Anderson825b72b2009-08-11 20:47:22 +0000268 setOperationAction(ISD::ConstantPool, MVT::i64, Custom);
269 setOperationAction(ISD::JumpTable, MVT::i64, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000270
Nate Begeman1db3c922008-08-11 17:36:31 +0000271 // TRAP is legal.
Owen Anderson825b72b2009-08-11 20:47:22 +0000272 setOperationAction(ISD::TRAP, MVT::Other, Legal);
Bill Wendling77959322008-09-17 00:30:57 +0000273
274 // TRAMPOLINE is custom lowered.
Duncan Sands4a544a72011-09-06 13:37:06 +0000275 setOperationAction(ISD::INIT_TRAMPOLINE, MVT::Other, Custom);
276 setOperationAction(ISD::ADJUST_TRAMPOLINE, MVT::Other, Custom);
Bill Wendling77959322008-09-17 00:30:57 +0000277
Nate Begemanacc398c2006-01-25 18:21:52 +0000278 // VASTART needs to be custom lowered to use the VarArgsFrameIndex
Owen Anderson825b72b2009-08-11 20:47:22 +0000279 setOperationAction(ISD::VASTART , MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000280
Evan Cheng769951f2012-07-02 22:39:56 +0000281 if (Subtarget->isSVR4ABI()) {
282 if (isPPC64) {
Hal Finkel179a4dd2012-03-24 03:53:55 +0000283 // VAARG always uses double-word chunks, so promote anything smaller.
284 setOperationAction(ISD::VAARG, MVT::i1, Promote);
285 AddPromotedToType (ISD::VAARG, MVT::i1, MVT::i64);
286 setOperationAction(ISD::VAARG, MVT::i8, Promote);
287 AddPromotedToType (ISD::VAARG, MVT::i8, MVT::i64);
288 setOperationAction(ISD::VAARG, MVT::i16, Promote);
289 AddPromotedToType (ISD::VAARG, MVT::i16, MVT::i64);
290 setOperationAction(ISD::VAARG, MVT::i32, Promote);
291 AddPromotedToType (ISD::VAARG, MVT::i32, MVT::i64);
292 setOperationAction(ISD::VAARG, MVT::Other, Expand);
293 } else {
294 // VAARG is custom lowered with the 32-bit SVR4 ABI.
295 setOperationAction(ISD::VAARG, MVT::Other, Custom);
296 setOperationAction(ISD::VAARG, MVT::i64, Custom);
297 }
Roman Divackybdb226e2011-06-28 15:30:42 +0000298 } else
Owen Anderson825b72b2009-08-11 20:47:22 +0000299 setOperationAction(ISD::VAARG, MVT::Other, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000300
Chris Lattnerb22c08b2006-01-15 09:02:48 +0000301 // Use the default implementation.
Owen Anderson825b72b2009-08-11 20:47:22 +0000302 setOperationAction(ISD::VACOPY , MVT::Other, Expand);
303 setOperationAction(ISD::VAEND , MVT::Other, Expand);
304 setOperationAction(ISD::STACKSAVE , MVT::Other, Expand);
305 setOperationAction(ISD::STACKRESTORE , MVT::Other, Custom);
306 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i32 , Custom);
307 setOperationAction(ISD::DYNAMIC_STACKALLOC, MVT::i64 , Custom);
Chris Lattner56a752e2006-10-18 01:18:48 +0000308
Chris Lattner6d92cad2006-03-26 10:06:40 +0000309 // We want to custom lower some of our intrinsics.
Owen Anderson825b72b2009-08-11 20:47:22 +0000310 setOperationAction(ISD::INTRINSIC_WO_CHAIN, MVT::Other, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000311
Dale Johannesen53e4e442008-11-07 22:54:33 +0000312 // Comparisons that require checking two conditions.
Owen Anderson825b72b2009-08-11 20:47:22 +0000313 setCondCodeAction(ISD::SETULT, MVT::f32, Expand);
314 setCondCodeAction(ISD::SETULT, MVT::f64, Expand);
315 setCondCodeAction(ISD::SETUGT, MVT::f32, Expand);
316 setCondCodeAction(ISD::SETUGT, MVT::f64, Expand);
317 setCondCodeAction(ISD::SETUEQ, MVT::f32, Expand);
318 setCondCodeAction(ISD::SETUEQ, MVT::f64, Expand);
319 setCondCodeAction(ISD::SETOGE, MVT::f32, Expand);
320 setCondCodeAction(ISD::SETOGE, MVT::f64, Expand);
321 setCondCodeAction(ISD::SETOLE, MVT::f32, Expand);
322 setCondCodeAction(ISD::SETOLE, MVT::f64, Expand);
323 setCondCodeAction(ISD::SETONE, MVT::f32, Expand);
324 setCondCodeAction(ISD::SETONE, MVT::f64, Expand);
Scott Michelfdc40a02009-02-17 22:15:04 +0000325
Evan Cheng769951f2012-07-02 22:39:56 +0000326 if (Subtarget->has64BitSupport()) {
Nate Begeman1d9d7422005-10-18 00:28:58 +0000327 // They also have instructions for converting between i64 and fp.
Owen Anderson825b72b2009-08-11 20:47:22 +0000328 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
329 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Expand);
330 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
331 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Expand);
Dale Johannesen4c9369d2009-06-04 20:53:52 +0000332 // This is just the low 32 bits of a (signed) fp->i64 conversion.
333 // We cannot do this with Promote because i64 is not a legal type.
Owen Anderson825b72b2009-08-11 20:47:22 +0000334 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000335
Hal Finkel46479192013-04-01 17:52:07 +0000336 if (PPCSubTarget.hasLFIWAX() || Subtarget->isPPC64())
Hal Finkel9ad0f492013-03-31 01:58:02 +0000337 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
Nate Begemanae749a92005-10-25 23:48:36 +0000338 } else {
Chris Lattner860e8862005-11-17 07:30:41 +0000339 // PowerPC does not have FP_TO_UINT on 32-bit implementations.
Owen Anderson825b72b2009-08-11 20:47:22 +0000340 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Expand);
Nate Begeman9d2b8172005-10-18 00:56:42 +0000341 }
342
Hal Finkel46479192013-04-01 17:52:07 +0000343 // With the instructions enabled under FPCVT, we can do everything.
344 if (PPCSubTarget.hasFPCVT()) {
345 if (Subtarget->has64BitSupport()) {
346 setOperationAction(ISD::FP_TO_SINT, MVT::i64, Custom);
347 setOperationAction(ISD::FP_TO_UINT, MVT::i64, Custom);
348 setOperationAction(ISD::SINT_TO_FP, MVT::i64, Custom);
349 setOperationAction(ISD::UINT_TO_FP, MVT::i64, Custom);
350 }
351
352 setOperationAction(ISD::FP_TO_SINT, MVT::i32, Custom);
353 setOperationAction(ISD::FP_TO_UINT, MVT::i32, Custom);
354 setOperationAction(ISD::SINT_TO_FP, MVT::i32, Custom);
355 setOperationAction(ISD::UINT_TO_FP, MVT::i32, Custom);
356 }
357
Evan Cheng769951f2012-07-02 22:39:56 +0000358 if (Subtarget->use64BitRegs()) {
Chris Lattner26cb2862007-10-19 04:08:28 +0000359 // 64-bit PowerPC implementations can support i64 types directly
Craig Topperc9099502012-04-20 06:31:50 +0000360 addRegisterClass(MVT::i64, &PPC::G8RCRegClass);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000361 // BUILD_PAIR can't be handled natively, and should be expanded to shl/or
Owen Anderson825b72b2009-08-11 20:47:22 +0000362 setOperationAction(ISD::BUILD_PAIR, MVT::i64, Expand);
Dan Gohman9ed06db2008-03-07 20:36:53 +0000363 // 64-bit PowerPC wants to expand i128 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000364 setOperationAction(ISD::SHL_PARTS, MVT::i64, Custom);
365 setOperationAction(ISD::SRA_PARTS, MVT::i64, Custom);
366 setOperationAction(ISD::SRL_PARTS, MVT::i64, Custom);
Nate Begeman1d9d7422005-10-18 00:28:58 +0000367 } else {
Chris Lattner26cb2862007-10-19 04:08:28 +0000368 // 32-bit PowerPC wants to expand i64 shifts itself.
Owen Anderson825b72b2009-08-11 20:47:22 +0000369 setOperationAction(ISD::SHL_PARTS, MVT::i32, Custom);
370 setOperationAction(ISD::SRA_PARTS, MVT::i32, Custom);
371 setOperationAction(ISD::SRL_PARTS, MVT::i32, Custom);
Nate Begemanc09eeec2005-09-06 22:03:27 +0000372 }
Evan Chengd30bf012006-03-01 01:11:20 +0000373
Evan Cheng769951f2012-07-02 22:39:56 +0000374 if (Subtarget->hasAltivec()) {
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000375 // First set operation action for all vector types to expand. Then we
376 // will selectively turn on ones that can be effectively codegen'd.
Owen Anderson825b72b2009-08-11 20:47:22 +0000377 for (unsigned i = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
378 i <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++i) {
379 MVT::SimpleValueType VT = (MVT::SimpleValueType)i;
Duncan Sands83ec4b62008-06-06 12:08:01 +0000380
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000381 // add/sub are legal for all supported vector VT's.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000382 setOperationAction(ISD::ADD , VT, Legal);
383 setOperationAction(ISD::SUB , VT, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000384
Chris Lattner7ff7e672006-04-04 17:25:31 +0000385 // We promote all shuffles to v16i8.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000386 setOperationAction(ISD::VECTOR_SHUFFLE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000387 AddPromotedToType (ISD::VECTOR_SHUFFLE, VT, MVT::v16i8);
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000388
389 // We promote all non-typed operations to v4i32.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000390 setOperationAction(ISD::AND , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000391 AddPromotedToType (ISD::AND , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000392 setOperationAction(ISD::OR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000393 AddPromotedToType (ISD::OR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000394 setOperationAction(ISD::XOR , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000395 AddPromotedToType (ISD::XOR , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000396 setOperationAction(ISD::LOAD , VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000397 AddPromotedToType (ISD::LOAD , VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000398 setOperationAction(ISD::SELECT, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000399 AddPromotedToType (ISD::SELECT, VT, MVT::v4i32);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000400 setOperationAction(ISD::STORE, VT, Promote);
Owen Anderson825b72b2009-08-11 20:47:22 +0000401 AddPromotedToType (ISD::STORE, VT, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +0000402
Chris Lattnerf3f69de2006-04-16 01:37:57 +0000403 // No other operations are legal.
Duncan Sands83ec4b62008-06-06 12:08:01 +0000404 setOperationAction(ISD::MUL , VT, Expand);
405 setOperationAction(ISD::SDIV, VT, Expand);
406 setOperationAction(ISD::SREM, VT, Expand);
407 setOperationAction(ISD::UDIV, VT, Expand);
408 setOperationAction(ISD::UREM, VT, Expand);
409 setOperationAction(ISD::FDIV, VT, Expand);
410 setOperationAction(ISD::FNEG, VT, Expand);
Craig Topper44e394c2012-11-15 08:02:19 +0000411 setOperationAction(ISD::FSQRT, VT, Expand);
412 setOperationAction(ISD::FLOG, VT, Expand);
413 setOperationAction(ISD::FLOG10, VT, Expand);
414 setOperationAction(ISD::FLOG2, VT, Expand);
415 setOperationAction(ISD::FEXP, VT, Expand);
416 setOperationAction(ISD::FEXP2, VT, Expand);
417 setOperationAction(ISD::FSIN, VT, Expand);
418 setOperationAction(ISD::FCOS, VT, Expand);
419 setOperationAction(ISD::FABS, VT, Expand);
420 setOperationAction(ISD::FPOWI, VT, Expand);
Craig Topper1ab489a2012-11-14 08:11:25 +0000421 setOperationAction(ISD::FFLOOR, VT, Expand);
Craig Topper49010472012-11-15 06:51:10 +0000422 setOperationAction(ISD::FCEIL, VT, Expand);
423 setOperationAction(ISD::FTRUNC, VT, Expand);
424 setOperationAction(ISD::FRINT, VT, Expand);
425 setOperationAction(ISD::FNEARBYINT, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000426 setOperationAction(ISD::EXTRACT_VECTOR_ELT, VT, Expand);
427 setOperationAction(ISD::INSERT_VECTOR_ELT, VT, Expand);
428 setOperationAction(ISD::BUILD_VECTOR, VT, Expand);
429 setOperationAction(ISD::UMUL_LOHI, VT, Expand);
430 setOperationAction(ISD::SMUL_LOHI, VT, Expand);
431 setOperationAction(ISD::UDIVREM, VT, Expand);
432 setOperationAction(ISD::SDIVREM, VT, Expand);
433 setOperationAction(ISD::SCALAR_TO_VECTOR, VT, Expand);
434 setOperationAction(ISD::FPOW, VT, Expand);
435 setOperationAction(ISD::CTPOP, VT, Expand);
436 setOperationAction(ISD::CTLZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000437 setOperationAction(ISD::CTLZ_ZERO_UNDEF, VT, Expand);
Duncan Sands83ec4b62008-06-06 12:08:01 +0000438 setOperationAction(ISD::CTTZ, VT, Expand);
Chandler Carruth63974b22011-12-13 01:56:10 +0000439 setOperationAction(ISD::CTTZ_ZERO_UNDEF, VT, Expand);
Benjamin Kramer91223a42012-12-19 15:49:14 +0000440 setOperationAction(ISD::VSELECT, VT, Expand);
Adhemerval Zanellacfe09ed2012-11-05 17:15:56 +0000441 setOperationAction(ISD::SIGN_EXTEND_INREG, VT, Expand);
442
443 for (unsigned j = (unsigned)MVT::FIRST_VECTOR_VALUETYPE;
444 j <= (unsigned)MVT::LAST_VECTOR_VALUETYPE; ++j) {
445 MVT::SimpleValueType InnerVT = (MVT::SimpleValueType)j;
446 setTruncStoreAction(VT, InnerVT, Expand);
447 }
448 setLoadExtAction(ISD::SEXTLOAD, VT, Expand);
449 setLoadExtAction(ISD::ZEXTLOAD, VT, Expand);
450 setLoadExtAction(ISD::EXTLOAD, VT, Expand);
Chris Lattnere3fea5a2006-03-31 19:52:36 +0000451 }
452
Chris Lattner7ff7e672006-04-04 17:25:31 +0000453 // We can custom expand all VECTOR_SHUFFLEs to VPERM, others we can handle
454 // with merges, splats, etc.
Owen Anderson825b72b2009-08-11 20:47:22 +0000455 setOperationAction(ISD::VECTOR_SHUFFLE, MVT::v16i8, Custom);
Chris Lattner7ff7e672006-04-04 17:25:31 +0000456
Owen Anderson825b72b2009-08-11 20:47:22 +0000457 setOperationAction(ISD::AND , MVT::v4i32, Legal);
458 setOperationAction(ISD::OR , MVT::v4i32, Legal);
459 setOperationAction(ISD::XOR , MVT::v4i32, Legal);
460 setOperationAction(ISD::LOAD , MVT::v4i32, Legal);
461 setOperationAction(ISD::SELECT, MVT::v4i32, Expand);
462 setOperationAction(ISD::STORE , MVT::v4i32, Legal);
Adhemerval Zanella51aaadb2012-10-08 17:27:24 +0000463 setOperationAction(ISD::FP_TO_SINT, MVT::v4i32, Legal);
464 setOperationAction(ISD::FP_TO_UINT, MVT::v4i32, Legal);
465 setOperationAction(ISD::SINT_TO_FP, MVT::v4i32, Legal);
466 setOperationAction(ISD::UINT_TO_FP, MVT::v4i32, Legal);
Adhemerval Zanellae95ed2b2012-11-15 20:56:03 +0000467 setOperationAction(ISD::FFLOOR, MVT::v4f32, Legal);
468 setOperationAction(ISD::FCEIL, MVT::v4f32, Legal);
469 setOperationAction(ISD::FTRUNC, MVT::v4f32, Legal);
470 setOperationAction(ISD::FNEARBYINT, MVT::v4f32, Legal);
Scott Michelfdc40a02009-02-17 22:15:04 +0000471
Craig Topperc9099502012-04-20 06:31:50 +0000472 addRegisterClass(MVT::v4f32, &PPC::VRRCRegClass);
473 addRegisterClass(MVT::v4i32, &PPC::VRRCRegClass);
474 addRegisterClass(MVT::v8i16, &PPC::VRRCRegClass);
475 addRegisterClass(MVT::v16i8, &PPC::VRRCRegClass);
Scott Michelfdc40a02009-02-17 22:15:04 +0000476
Owen Anderson825b72b2009-08-11 20:47:22 +0000477 setOperationAction(ISD::MUL, MVT::v4f32, Legal);
Hal Finkel070b8db2012-06-22 00:49:52 +0000478 setOperationAction(ISD::FMA, MVT::v4f32, Legal);
Hal Finkel827307b2013-04-03 04:01:11 +0000479
480 if (TM.Options.UnsafeFPMath) {
481 setOperationAction(ISD::FDIV, MVT::v4f32, Legal);
482 setOperationAction(ISD::FSQRT, MVT::v4f32, Legal);
483 }
484
Owen Anderson825b72b2009-08-11 20:47:22 +0000485 setOperationAction(ISD::MUL, MVT::v4i32, Custom);
486 setOperationAction(ISD::MUL, MVT::v8i16, Custom);
487 setOperationAction(ISD::MUL, MVT::v16i8, Custom);
Chris Lattnerf1d0b2b2006-03-20 01:53:53 +0000488
Owen Anderson825b72b2009-08-11 20:47:22 +0000489 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4f32, Custom);
490 setOperationAction(ISD::SCALAR_TO_VECTOR, MVT::v4i32, Custom);
Scott Michelfdc40a02009-02-17 22:15:04 +0000491
Owen Anderson825b72b2009-08-11 20:47:22 +0000492 setOperationAction(ISD::BUILD_VECTOR, MVT::v16i8, Custom);
493 setOperationAction(ISD::BUILD_VECTOR, MVT::v8i16, Custom);
494 setOperationAction(ISD::BUILD_VECTOR, MVT::v4i32, Custom);
495 setOperationAction(ISD::BUILD_VECTOR, MVT::v4f32, Custom);
Adhemerval Zanella5f41fd62012-10-30 13:50:19 +0000496
497 // Altivec does not contain unordered floating-point compare instructions
498 setCondCodeAction(ISD::SETUO, MVT::v4f32, Expand);
499 setCondCodeAction(ISD::SETUEQ, MVT::v4f32, Expand);
500 setCondCodeAction(ISD::SETUGT, MVT::v4f32, Expand);
501 setCondCodeAction(ISD::SETUGE, MVT::v4f32, Expand);
502 setCondCodeAction(ISD::SETULT, MVT::v4f32, Expand);
503 setCondCodeAction(ISD::SETULE, MVT::v4f32, Expand);
Nate Begeman425a9692005-11-29 08:17:20 +0000504 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000505
Hal Finkel8cc34742012-08-04 14:10:46 +0000506 if (Subtarget->has64BitSupport()) {
Hal Finkel19aa2b52012-04-01 20:08:17 +0000507 setOperationAction(ISD::PREFETCH, MVT::Other, Legal);
Hal Finkel8cc34742012-08-04 14:10:46 +0000508 setOperationAction(ISD::READCYCLECOUNTER, MVT::i64, Legal);
509 }
Hal Finkel19aa2b52012-04-01 20:08:17 +0000510
Eli Friedman4db5aca2011-08-29 18:23:02 +0000511 setOperationAction(ISD::ATOMIC_LOAD, MVT::i32, Expand);
512 setOperationAction(ISD::ATOMIC_STORE, MVT::i32, Expand);
Hal Finkelcd9ea512012-12-25 17:22:53 +0000513 setOperationAction(ISD::ATOMIC_LOAD, MVT::i64, Expand);
514 setOperationAction(ISD::ATOMIC_STORE, MVT::i64, Expand);
Eli Friedman4db5aca2011-08-29 18:23:02 +0000515
Duncan Sands03228082008-11-23 15:47:28 +0000516 setBooleanContents(ZeroOrOneBooleanContent);
Bill Schmidtfa799112013-04-23 18:49:44 +0000517 // Altivec instructions set fields to all zeros or all ones.
518 setBooleanVectorContents(ZeroOrNegativeOneBooleanContent);
Scott Michelfdc40a02009-02-17 22:15:04 +0000519
Evan Cheng769951f2012-07-02 22:39:56 +0000520 if (isPPC64) {
Chris Lattner10da9572006-10-18 01:20:43 +0000521 setStackPointerRegisterToSaveRestore(PPC::X1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000522 setExceptionPointerRegister(PPC::X3);
523 setExceptionSelectorRegister(PPC::X4);
524 } else {
Chris Lattner10da9572006-10-18 01:20:43 +0000525 setStackPointerRegisterToSaveRestore(PPC::R1);
Jim Laskey2ad9f172007-02-22 14:56:36 +0000526 setExceptionPointerRegister(PPC::R3);
527 setExceptionSelectorRegister(PPC::R4);
528 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000529
Chris Lattner8c13d0a2006-03-01 04:57:39 +0000530 // We have target-specific dag combine patterns for the following nodes:
531 setTargetDAGCombine(ISD::SINT_TO_FP);
Chris Lattner51269842006-03-01 05:50:56 +0000532 setTargetDAGCombine(ISD::STORE);
Chris Lattner90564f22006-04-18 17:59:36 +0000533 setTargetDAGCombine(ISD::BR_CC);
Chris Lattnerd9989382006-07-10 20:56:58 +0000534 setTargetDAGCombine(ISD::BSWAP);
Scott Michelfdc40a02009-02-17 22:15:04 +0000535
Hal Finkel827307b2013-04-03 04:01:11 +0000536 // Use reciprocal estimates.
537 if (TM.Options.UnsafeFPMath) {
538 setTargetDAGCombine(ISD::FDIV);
539 setTargetDAGCombine(ISD::FSQRT);
540 }
541
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000542 // Darwin long double math library functions have $LDBL128 appended.
Evan Cheng769951f2012-07-02 22:39:56 +0000543 if (Subtarget->isDarwin()) {
Duncan Sands007f9842008-01-10 10:28:30 +0000544 setLibcallName(RTLIB::COS_PPCF128, "cosl$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000545 setLibcallName(RTLIB::POW_PPCF128, "powl$LDBL128");
546 setLibcallName(RTLIB::REM_PPCF128, "fmodl$LDBL128");
Duncan Sands007f9842008-01-10 10:28:30 +0000547 setLibcallName(RTLIB::SIN_PPCF128, "sinl$LDBL128");
548 setLibcallName(RTLIB::SQRT_PPCF128, "sqrtl$LDBL128");
Dale Johannesen7794f2a2008-09-04 00:47:13 +0000549 setLibcallName(RTLIB::LOG_PPCF128, "logl$LDBL128");
550 setLibcallName(RTLIB::LOG2_PPCF128, "log2l$LDBL128");
551 setLibcallName(RTLIB::LOG10_PPCF128, "log10l$LDBL128");
552 setLibcallName(RTLIB::EXP_PPCF128, "expl$LDBL128");
553 setLibcallName(RTLIB::EXP2_PPCF128, "exp2l$LDBL128");
Dale Johannesenfabd32d2007-10-19 00:59:18 +0000554 }
555
Hal Finkelc6129162011-10-17 18:53:03 +0000556 setMinFunctionAlignment(2);
557 if (PPCSubTarget.isDarwin())
558 setPrefFunctionAlignment(4);
Eli Friedmanfc5d3052011-05-06 20:34:06 +0000559
Evan Cheng769951f2012-07-02 22:39:56 +0000560 if (isPPC64 && Subtarget->isJITCodeModel())
561 // Temporary workaround for the inability of PPC64 JIT to handle jump
562 // tables.
563 setSupportJumpTables(false);
564
Eli Friedman26689ac2011-08-03 21:06:02 +0000565 setInsertFencesForAtomic(true);
566
Hal Finkel768c65f2011-11-22 16:21:04 +0000567 setSchedulingPreference(Sched::Hybrid);
568
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000569 computeRegisterProperties();
Hal Finkel621b77a2012-08-28 16:12:39 +0000570
571 // The Freescale cores does better with aggressive inlining of memcpy and
572 // friends. Gcc uses same threshold of 128 bytes (= 32 word stores).
573 if (Subtarget->getDarwinDirective() == PPC::DIR_E500mc ||
574 Subtarget->getDarwinDirective() == PPC::DIR_E5500) {
Jim Grosbach3450f802013-02-20 21:13:59 +0000575 MaxStoresPerMemset = 32;
576 MaxStoresPerMemsetOptSize = 16;
577 MaxStoresPerMemcpy = 32;
578 MaxStoresPerMemcpyOptSize = 8;
579 MaxStoresPerMemmove = 32;
580 MaxStoresPerMemmoveOptSize = 8;
Hal Finkel621b77a2012-08-28 16:12:39 +0000581
582 setPrefFunctionAlignment(4);
Hal Finkel621b77a2012-08-28 16:12:39 +0000583 }
Chris Lattner7c5a3d32005-08-16 17:14:42 +0000584}
585
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000586/// getByValTypeAlignment - Return the desired alignment for ByVal aggregate
587/// function arguments in the caller parameter area.
Chris Lattnerdb125cf2011-07-18 04:54:35 +0000588unsigned PPCTargetLowering::getByValTypeAlignment(Type *Ty) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +0000589 const TargetMachine &TM = getTargetMachine();
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000590 // Darwin passes everything on 4 byte boundary.
591 if (TM.getSubtarget<PPCSubtarget>().isDarwin())
592 return 4;
Roman Divacky466958c2012-04-02 15:49:30 +0000593
594 // 16byte and wider vectors are passed on 16byte boundary.
595 if (VectorType *VTy = dyn_cast<VectorType>(Ty))
596 if (VTy->getBitWidth() >= 128)
597 return 16;
598
599 // The rest is 8 on PPC64 and 4 on PPC32 boundary.
600 if (PPCSubTarget.isPPC64())
601 return 8;
602
Dale Johannesen28d08fd2008-02-28 22:31:51 +0000603 return 4;
604}
605
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000606const char *PPCTargetLowering::getTargetNodeName(unsigned Opcode) const {
607 switch (Opcode) {
608 default: return 0;
Evan Cheng53301922008-07-12 02:23:19 +0000609 case PPCISD::FSEL: return "PPCISD::FSEL";
610 case PPCISD::FCFID: return "PPCISD::FCFID";
611 case PPCISD::FCTIDZ: return "PPCISD::FCTIDZ";
612 case PPCISD::FCTIWZ: return "PPCISD::FCTIWZ";
Hal Finkel827307b2013-04-03 04:01:11 +0000613 case PPCISD::FRE: return "PPCISD::FRE";
614 case PPCISD::FRSQRTE: return "PPCISD::FRSQRTE";
Evan Cheng53301922008-07-12 02:23:19 +0000615 case PPCISD::STFIWX: return "PPCISD::STFIWX";
616 case PPCISD::VMADDFP: return "PPCISD::VMADDFP";
617 case PPCISD::VNMSUBFP: return "PPCISD::VNMSUBFP";
618 case PPCISD::VPERM: return "PPCISD::VPERM";
619 case PPCISD::Hi: return "PPCISD::Hi";
620 case PPCISD::Lo: return "PPCISD::Lo";
Tilmann Scheller6b16eff2009-08-15 11:54:46 +0000621 case PPCISD::TOC_ENTRY: return "PPCISD::TOC_ENTRY";
Tilmann Scheller3a84dae2009-12-18 13:00:15 +0000622 case PPCISD::TOC_RESTORE: return "PPCISD::TOC_RESTORE";
623 case PPCISD::LOAD: return "PPCISD::LOAD";
624 case PPCISD::LOAD_TOC: return "PPCISD::LOAD_TOC";
Evan Cheng53301922008-07-12 02:23:19 +0000625 case PPCISD::DYNALLOC: return "PPCISD::DYNALLOC";
626 case PPCISD::GlobalBaseReg: return "PPCISD::GlobalBaseReg";
627 case PPCISD::SRL: return "PPCISD::SRL";
628 case PPCISD::SRA: return "PPCISD::SRA";
629 case PPCISD::SHL: return "PPCISD::SHL";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000630 case PPCISD::CALL: return "PPCISD::CALL";
631 case PPCISD::CALL_NOP: return "PPCISD::CALL_NOP";
Evan Cheng53301922008-07-12 02:23:19 +0000632 case PPCISD::MTCTR: return "PPCISD::MTCTR";
Ulrich Weigand86765fb2013-03-22 15:24:13 +0000633 case PPCISD::BCTRL: return "PPCISD::BCTRL";
Evan Cheng53301922008-07-12 02:23:19 +0000634 case PPCISD::RET_FLAG: return "PPCISD::RET_FLAG";
Hal Finkel7ee74a62013-03-21 21:37:52 +0000635 case PPCISD::EH_SJLJ_SETJMP: return "PPCISD::EH_SJLJ_SETJMP";
636 case PPCISD::EH_SJLJ_LONGJMP: return "PPCISD::EH_SJLJ_LONGJMP";
Evan Cheng53301922008-07-12 02:23:19 +0000637 case PPCISD::MFCR: return "PPCISD::MFCR";
638 case PPCISD::VCMP: return "PPCISD::VCMP";
639 case PPCISD::VCMPo: return "PPCISD::VCMPo";
640 case PPCISD::LBRX: return "PPCISD::LBRX";
641 case PPCISD::STBRX: return "PPCISD::STBRX";
Evan Cheng53301922008-07-12 02:23:19 +0000642 case PPCISD::LARX: return "PPCISD::LARX";
643 case PPCISD::STCX: return "PPCISD::STCX";
644 case PPCISD::COND_BRANCH: return "PPCISD::COND_BRANCH";
645 case PPCISD::MFFS: return "PPCISD::MFFS";
Evan Cheng53301922008-07-12 02:23:19 +0000646 case PPCISD::FADDRTZ: return "PPCISD::FADDRTZ";
Evan Cheng53301922008-07-12 02:23:19 +0000647 case PPCISD::TC_RETURN: return "PPCISD::TC_RETURN";
Hal Finkel82b38212012-08-28 02:10:27 +0000648 case PPCISD::CR6SET: return "PPCISD::CR6SET";
649 case PPCISD::CR6UNSET: return "PPCISD::CR6UNSET";
Bill Schmidt34a9d4b2012-11-27 17:35:46 +0000650 case PPCISD::ADDIS_TOC_HA: return "PPCISD::ADDIS_TOC_HA";
651 case PPCISD::LD_TOC_L: return "PPCISD::LD_TOC_L";
652 case PPCISD::ADDI_TOC_L: return "PPCISD::ADDI_TOC_L";
Bill Schmidtb453e162012-12-14 17:02:38 +0000653 case PPCISD::ADDIS_GOT_TPREL_HA: return "PPCISD::ADDIS_GOT_TPREL_HA";
654 case PPCISD::LD_GOT_TPREL_L: return "PPCISD::LD_GOT_TPREL_L";
Bill Schmidtd7802bf2012-12-04 16:18:08 +0000655 case PPCISD::ADD_TLS: return "PPCISD::ADD_TLS";
Bill Schmidt57ac1f42012-12-11 20:30:11 +0000656 case PPCISD::ADDIS_TLSGD_HA: return "PPCISD::ADDIS_TLSGD_HA";
657 case PPCISD::ADDI_TLSGD_L: return "PPCISD::ADDI_TLSGD_L";
658 case PPCISD::GET_TLS_ADDR: return "PPCISD::GET_TLS_ADDR";
Bill Schmidt349c2782012-12-12 19:29:35 +0000659 case PPCISD::ADDIS_TLSLD_HA: return "PPCISD::ADDIS_TLSLD_HA";
660 case PPCISD::ADDI_TLSLD_L: return "PPCISD::ADDI_TLSLD_L";
661 case PPCISD::GET_TLSLD_ADDR: return "PPCISD::GET_TLSLD_ADDR";
662 case PPCISD::ADDIS_DTPREL_HA: return "PPCISD::ADDIS_DTPREL_HA";
663 case PPCISD::ADDI_DTPREL_L: return "PPCISD::ADDI_DTPREL_L";
Bill Schmidtb34c79e2013-02-20 15:50:31 +0000664 case PPCISD::VADD_SPLAT: return "PPCISD::VADD_SPLAT";
Chris Lattnerda6d20f2006-01-09 23:52:17 +0000665 }
666}
667
Duncan Sands28b77e92011-09-06 19:07:46 +0000668EVT PPCTargetLowering::getSetCCResultType(EVT VT) const {
Adhemerval Zanella1c7d69b2012-10-08 18:59:53 +0000669 if (!VT.isVector())
670 return MVT::i32;
671 return VT.changeVectorElementTypeToInteger();
Scott Michel5b8f82e2008-03-10 15:42:14 +0000672}
673
Chris Lattner1a635d62006-04-14 06:01:58 +0000674//===----------------------------------------------------------------------===//
675// Node matching predicates, for use by the tblgen matching code.
676//===----------------------------------------------------------------------===//
677
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000678/// isFloatingPointZero - Return true if this is 0.0 or -0.0.
Dan Gohman475871a2008-07-27 21:46:04 +0000679static bool isFloatingPointZero(SDValue Op) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000680 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(Op))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000681 return CFP->getValueAPF().isZero();
Gabor Greifba36cb52008-08-28 21:40:38 +0000682 else if (ISD::isEXTLoad(Op.getNode()) || ISD::isNON_EXTLoad(Op.getNode())) {
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000683 // Maybe this has already been legalized into the constant pool?
684 if (ConstantPoolSDNode *CP = dyn_cast<ConstantPoolSDNode>(Op.getOperand(1)))
Dan Gohman46510a72010-04-15 01:51:59 +0000685 if (const ConstantFP *CFP = dyn_cast<ConstantFP>(CP->getConstVal()))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000686 return CFP->getValueAPF().isZero();
Chris Lattner0b1e4e52005-08-26 17:36:52 +0000687 }
688 return false;
689}
690
Chris Lattnerddb739e2006-04-06 17:23:16 +0000691/// isConstantOrUndef - Op is either an undef node or a ConstantSDNode. Return
692/// true if Op is undef or if it matches the specified value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000693static bool isConstantOrUndef(int Op, int Val) {
694 return Op < 0 || Op == Val;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000695}
696
697/// isVPKUHUMShuffleMask - Return true if this is the shuffle mask for a
698/// VPKUHUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000699bool PPC::isVPKUHUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000700 if (!isUnary) {
701 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000702 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000703 return false;
704 } else {
705 for (unsigned i = 0; i != 8; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000706 if (!isConstantOrUndef(N->getMaskElt(i), i*2+1) ||
707 !isConstantOrUndef(N->getMaskElt(i+8), i*2+1))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000708 return false;
709 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000710 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000711}
712
713/// isVPKUWUMShuffleMask - Return true if this is the shuffle mask for a
714/// VPKUWUM instruction.
Nate Begeman9008ca62009-04-27 18:41:29 +0000715bool PPC::isVPKUWUMShuffleMask(ShuffleVectorSDNode *N, bool isUnary) {
Chris Lattnerf24380e2006-04-06 22:28:36 +0000716 if (!isUnary) {
717 for (unsigned i = 0; i != 16; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000718 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
719 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000720 return false;
721 } else {
722 for (unsigned i = 0; i != 8; i += 2)
Nate Begeman9008ca62009-04-27 18:41:29 +0000723 if (!isConstantOrUndef(N->getMaskElt(i ), i*2+2) ||
724 !isConstantOrUndef(N->getMaskElt(i+1), i*2+3) ||
725 !isConstantOrUndef(N->getMaskElt(i+8), i*2+2) ||
726 !isConstantOrUndef(N->getMaskElt(i+9), i*2+3))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000727 return false;
728 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000729 return true;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000730}
731
Chris Lattnercaad1632006-04-06 22:02:42 +0000732/// isVMerge - Common function, used to match vmrg* shuffles.
733///
Nate Begeman9008ca62009-04-27 18:41:29 +0000734static bool isVMerge(ShuffleVectorSDNode *N, unsigned UnitSize,
Chris Lattnercaad1632006-04-06 22:02:42 +0000735 unsigned LHSStart, unsigned RHSStart) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000736 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000737 "PPC only supports shuffles by bytes!");
Chris Lattner116cc482006-04-06 21:11:54 +0000738 assert((UnitSize == 1 || UnitSize == 2 || UnitSize == 4) &&
739 "Unsupported merge size!");
Scott Michelfdc40a02009-02-17 22:15:04 +0000740
Chris Lattner116cc482006-04-06 21:11:54 +0000741 for (unsigned i = 0; i != 8/UnitSize; ++i) // Step over units
742 for (unsigned j = 0; j != UnitSize; ++j) { // Step over bytes within unit
Nate Begeman9008ca62009-04-27 18:41:29 +0000743 if (!isConstantOrUndef(N->getMaskElt(i*UnitSize*2+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000744 LHSStart+j+i*UnitSize) ||
Nate Begeman9008ca62009-04-27 18:41:29 +0000745 !isConstantOrUndef(N->getMaskElt(i*UnitSize*2+UnitSize+j),
Chris Lattnercaad1632006-04-06 22:02:42 +0000746 RHSStart+j+i*UnitSize))
Chris Lattner116cc482006-04-06 21:11:54 +0000747 return false;
748 }
Nate Begeman9008ca62009-04-27 18:41:29 +0000749 return true;
Chris Lattnercaad1632006-04-06 22:02:42 +0000750}
751
752/// isVMRGLShuffleMask - Return true if this is a shuffle mask suitable for
753/// a VRGL* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000754bool PPC::isVMRGLShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000755 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000756 if (!isUnary)
757 return isVMerge(N, UnitSize, 8, 24);
758 return isVMerge(N, UnitSize, 8, 8);
Chris Lattner116cc482006-04-06 21:11:54 +0000759}
760
761/// isVMRGHShuffleMask - Return true if this is a shuffle mask suitable for
762/// a VRGH* instruction with the specified unit size (1,2 or 4 bytes).
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000763bool PPC::isVMRGHShuffleMask(ShuffleVectorSDNode *N, unsigned UnitSize,
Nate Begeman9008ca62009-04-27 18:41:29 +0000764 bool isUnary) {
Chris Lattnercaad1632006-04-06 22:02:42 +0000765 if (!isUnary)
766 return isVMerge(N, UnitSize, 0, 16);
767 return isVMerge(N, UnitSize, 0, 0);
Chris Lattner116cc482006-04-06 21:11:54 +0000768}
769
770
Chris Lattnerd0608e12006-04-06 18:26:28 +0000771/// isVSLDOIShuffleMask - If this is a vsldoi shuffle mask, return the shift
772/// amount, otherwise return -1.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000773int PPC::isVSLDOIShuffleMask(SDNode *N, bool isUnary) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000774 assert(N->getValueType(0) == MVT::v16i8 &&
Nate Begeman9008ca62009-04-27 18:41:29 +0000775 "PPC only supports shuffles by bytes!");
776
777 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000778
Chris Lattnerd0608e12006-04-06 18:26:28 +0000779 // Find the first non-undef value in the shuffle mask.
780 unsigned i;
Nate Begeman9008ca62009-04-27 18:41:29 +0000781 for (i = 0; i != 16 && SVOp->getMaskElt(i) < 0; ++i)
Chris Lattnerd0608e12006-04-06 18:26:28 +0000782 /*search*/;
Scott Michelfdc40a02009-02-17 22:15:04 +0000783
Chris Lattnerd0608e12006-04-06 18:26:28 +0000784 if (i == 16) return -1; // all undef.
Scott Michelfdc40a02009-02-17 22:15:04 +0000785
Nate Begeman9008ca62009-04-27 18:41:29 +0000786 // Otherwise, check to see if the rest of the elements are consecutively
Chris Lattnerd0608e12006-04-06 18:26:28 +0000787 // numbered from this value.
Nate Begeman9008ca62009-04-27 18:41:29 +0000788 unsigned ShiftAmt = SVOp->getMaskElt(i);
Chris Lattnerd0608e12006-04-06 18:26:28 +0000789 if (ShiftAmt < i) return -1;
790 ShiftAmt -= i;
Chris Lattnerddb739e2006-04-06 17:23:16 +0000791
Chris Lattnerf24380e2006-04-06 22:28:36 +0000792 if (!isUnary) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000793 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000794 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000795 if (!isConstantOrUndef(SVOp->getMaskElt(i), ShiftAmt+i))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000796 return -1;
797 } else {
Nate Begeman9008ca62009-04-27 18:41:29 +0000798 // Check the rest of the elements to see if they are consecutive.
Chris Lattnerf24380e2006-04-06 22:28:36 +0000799 for (++i; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +0000800 if (!isConstantOrUndef(SVOp->getMaskElt(i), (ShiftAmt+i) & 15))
Chris Lattnerf24380e2006-04-06 22:28:36 +0000801 return -1;
802 }
Chris Lattnerd0608e12006-04-06 18:26:28 +0000803 return ShiftAmt;
804}
Chris Lattneref819f82006-03-20 06:33:01 +0000805
806/// isSplatShuffleMask - Return true if the specified VECTOR_SHUFFLE operand
807/// specifies a splat of a single element that is suitable for input to
808/// VSPLTB/VSPLTH/VSPLTW.
Nate Begeman9008ca62009-04-27 18:41:29 +0000809bool PPC::isSplatShuffleMask(ShuffleVectorSDNode *N, unsigned EltSize) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000810 assert(N->getValueType(0) == MVT::v16i8 &&
Chris Lattner7ff7e672006-04-04 17:25:31 +0000811 (EltSize == 1 || EltSize == 2 || EltSize == 4));
Scott Michelfdc40a02009-02-17 22:15:04 +0000812
Chris Lattner88a99ef2006-03-20 06:37:44 +0000813 // This is a splat operation if each element of the permute is the same, and
814 // if the value doesn't reference the second vector.
Nate Begeman9008ca62009-04-27 18:41:29 +0000815 unsigned ElementBase = N->getMaskElt(0);
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000816
Nate Begeman9008ca62009-04-27 18:41:29 +0000817 // FIXME: Handle UNDEF elements too!
818 if (ElementBase >= 16)
Chris Lattner7ff7e672006-04-04 17:25:31 +0000819 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000820
Nate Begeman9008ca62009-04-27 18:41:29 +0000821 // Check that the indices are consecutive, in the case of a multi-byte element
822 // splatted with a v16i8 mask.
823 for (unsigned i = 1; i != EltSize; ++i)
824 if (N->getMaskElt(i) < 0 || N->getMaskElt(i) != (int)(i+ElementBase))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000825 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000826
Chris Lattner7ff7e672006-04-04 17:25:31 +0000827 for (unsigned i = EltSize, e = 16; i != e; i += EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000828 if (N->getMaskElt(i) < 0) continue;
Chris Lattner7ff7e672006-04-04 17:25:31 +0000829 for (unsigned j = 0; j != EltSize; ++j)
Nate Begeman9008ca62009-04-27 18:41:29 +0000830 if (N->getMaskElt(i+j) != N->getMaskElt(j))
Chris Lattner7ff7e672006-04-04 17:25:31 +0000831 return false;
Chris Lattner88a99ef2006-03-20 06:37:44 +0000832 }
Chris Lattner7ff7e672006-04-04 17:25:31 +0000833 return true;
Chris Lattneref819f82006-03-20 06:33:01 +0000834}
835
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000836/// isAllNegativeZeroVector - Returns true if all elements of build_vector
837/// are -0.0.
838bool PPC::isAllNegativeZeroVector(SDNode *N) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000839 BuildVectorSDNode *BV = cast<BuildVectorSDNode>(N);
840
841 APInt APVal, APUndef;
842 unsigned BitSize;
843 bool HasAnyUndefs;
Wesley Peckbf17cfa2010-11-23 03:31:01 +0000844
Dale Johannesen1e608812009-11-13 01:45:18 +0000845 if (BV->isConstantSplat(APVal, APUndef, BitSize, HasAnyUndefs, 32, true))
Nate Begeman9008ca62009-04-27 18:41:29 +0000846 if (ConstantFPSDNode *CFP = dyn_cast<ConstantFPSDNode>(N->getOperand(0)))
Dale Johanneseneaf08942007-08-31 04:03:46 +0000847 return CFP->getValueAPF().isNegZero();
Nate Begeman9008ca62009-04-27 18:41:29 +0000848
Evan Cheng66ffe6b2007-07-30 07:51:22 +0000849 return false;
850}
851
Chris Lattneref819f82006-03-20 06:33:01 +0000852/// getVSPLTImmediate - Return the appropriate VSPLT* immediate to splat the
853/// specified isSplatShuffleMask VECTOR_SHUFFLE mask.
Chris Lattner7ff7e672006-04-04 17:25:31 +0000854unsigned PPC::getVSPLTImmediate(SDNode *N, unsigned EltSize) {
Nate Begeman9008ca62009-04-27 18:41:29 +0000855 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(N);
856 assert(isSplatShuffleMask(SVOp, EltSize));
857 return SVOp->getMaskElt(0) / EltSize;
Chris Lattneref819f82006-03-20 06:33:01 +0000858}
859
Chris Lattnere87192a2006-04-12 17:37:20 +0000860/// get_VSPLTI_elt - If this is a build_vector of constants which can be formed
Chris Lattner140a58f2006-04-08 06:46:53 +0000861/// by using a vspltis[bhw] instruction of the specified element size, return
862/// the constant being splatted. The ByteSize field indicates the number of
863/// bytes of each element [124] -> [bhw].
Dan Gohman475871a2008-07-27 21:46:04 +0000864SDValue PPC::get_VSPLTI_elt(SDNode *N, unsigned ByteSize, SelectionDAG &DAG) {
865 SDValue OpVal(0, 0);
Chris Lattner79d9a882006-04-08 07:14:26 +0000866
867 // If ByteSize of the splat is bigger than the element size of the
868 // build_vector, then we have a case where we are checking for a splat where
869 // multiple elements of the buildvector are folded together into a single
870 // logical element of the splat (e.g. "vsplish 1" to splat {0,1}*8).
871 unsigned EltSize = 16/N->getNumOperands();
872 if (EltSize < ByteSize) {
873 unsigned Multiple = ByteSize/EltSize; // Number of BV entries per spltval.
Dan Gohman475871a2008-07-27 21:46:04 +0000874 SDValue UniquedVals[4];
Chris Lattner79d9a882006-04-08 07:14:26 +0000875 assert(Multiple > 1 && Multiple <= 4 && "How can this happen?");
Scott Michelfdc40a02009-02-17 22:15:04 +0000876
Chris Lattner79d9a882006-04-08 07:14:26 +0000877 // See if all of the elements in the buildvector agree across.
878 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
879 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
880 // If the element isn't a constant, bail fully out.
Dan Gohman475871a2008-07-27 21:46:04 +0000881 if (!isa<ConstantSDNode>(N->getOperand(i))) return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000882
Scott Michelfdc40a02009-02-17 22:15:04 +0000883
Gabor Greifba36cb52008-08-28 21:40:38 +0000884 if (UniquedVals[i&(Multiple-1)].getNode() == 0)
Chris Lattner79d9a882006-04-08 07:14:26 +0000885 UniquedVals[i&(Multiple-1)] = N->getOperand(i);
886 else if (UniquedVals[i&(Multiple-1)] != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000887 return SDValue(); // no match.
Chris Lattner79d9a882006-04-08 07:14:26 +0000888 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000889
Chris Lattner79d9a882006-04-08 07:14:26 +0000890 // Okay, if we reached this point, UniquedVals[0..Multiple-1] contains
891 // either constant or undef values that are identical for each chunk. See
892 // if these chunks can form into a larger vspltis*.
Scott Michelfdc40a02009-02-17 22:15:04 +0000893
Chris Lattner79d9a882006-04-08 07:14:26 +0000894 // Check to see if all of the leading entries are either 0 or -1. If
895 // neither, then this won't fit into the immediate field.
896 bool LeadingZero = true;
897 bool LeadingOnes = true;
898 for (unsigned i = 0; i != Multiple-1; ++i) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000899 if (UniquedVals[i].getNode() == 0) continue; // Must have been undefs.
Scott Michelfdc40a02009-02-17 22:15:04 +0000900
Chris Lattner79d9a882006-04-08 07:14:26 +0000901 LeadingZero &= cast<ConstantSDNode>(UniquedVals[i])->isNullValue();
902 LeadingOnes &= cast<ConstantSDNode>(UniquedVals[i])->isAllOnesValue();
903 }
904 // Finally, check the least significant entry.
905 if (LeadingZero) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000906 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000907 return DAG.getTargetConstant(0, MVT::i32); // 0,0,0,undef
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000908 int Val = cast<ConstantSDNode>(UniquedVals[Multiple-1])->getZExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000909 if (Val < 16)
Owen Anderson825b72b2009-08-11 20:47:22 +0000910 return DAG.getTargetConstant(Val, MVT::i32); // 0,0,0,4 -> vspltisw(4)
Chris Lattner79d9a882006-04-08 07:14:26 +0000911 }
912 if (LeadingOnes) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000913 if (UniquedVals[Multiple-1].getNode() == 0)
Owen Anderson825b72b2009-08-11 20:47:22 +0000914 return DAG.getTargetConstant(~0U, MVT::i32); // -1,-1,-1,undef
Dan Gohman7810bfe2008-09-26 21:54:37 +0000915 int Val =cast<ConstantSDNode>(UniquedVals[Multiple-1])->getSExtValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000916 if (Val >= -16) // -1,-1,-1,-2 -> vspltisw(-2)
Owen Anderson825b72b2009-08-11 20:47:22 +0000917 return DAG.getTargetConstant(Val, MVT::i32);
Chris Lattner79d9a882006-04-08 07:14:26 +0000918 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000919
Dan Gohman475871a2008-07-27 21:46:04 +0000920 return SDValue();
Chris Lattner79d9a882006-04-08 07:14:26 +0000921 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000922
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000923 // Check to see if this buildvec has a single non-undef value in its elements.
924 for (unsigned i = 0, e = N->getNumOperands(); i != e; ++i) {
925 if (N->getOperand(i).getOpcode() == ISD::UNDEF) continue;
Gabor Greifba36cb52008-08-28 21:40:38 +0000926 if (OpVal.getNode() == 0)
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000927 OpVal = N->getOperand(i);
928 else if (OpVal != N->getOperand(i))
Dan Gohman475871a2008-07-27 21:46:04 +0000929 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000930 }
Scott Michelfdc40a02009-02-17 22:15:04 +0000931
Gabor Greifba36cb52008-08-28 21:40:38 +0000932 if (OpVal.getNode() == 0) return SDValue(); // All UNDEF: use implicit def.
Scott Michelfdc40a02009-02-17 22:15:04 +0000933
Eli Friedman1a8229b2009-05-24 02:03:36 +0000934 unsigned ValSizeInBytes = EltSize;
Nate Begeman98e70cc2006-03-28 04:15:58 +0000935 uint64_t Value = 0;
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000936 if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(OpVal)) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000937 Value = CN->getZExtValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000938 } else if (ConstantFPSDNode *CN = dyn_cast<ConstantFPSDNode>(OpVal)) {
Owen Anderson825b72b2009-08-11 20:47:22 +0000939 assert(CN->getValueType(0) == MVT::f32 && "Only one legal FP vector type!");
Dale Johanneseneaf08942007-08-31 04:03:46 +0000940 Value = FloatToBits(CN->getValueAPF().convertToFloat());
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000941 }
942
943 // If the splat value is larger than the element value, then we can never do
944 // this splat. The only case that we could fit the replicated bits into our
945 // immediate field for would be zero, and we prefer to use vxor for it.
Dan Gohman475871a2008-07-27 21:46:04 +0000946 if (ValSizeInBytes < ByteSize) return SDValue();
Scott Michelfdc40a02009-02-17 22:15:04 +0000947
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000948 // If the element value is larger than the splat value, cut it in half and
949 // check to see if the two halves are equal. Continue doing this until we
950 // get to ByteSize. This allows us to handle 0x01010101 as 0x01.
951 while (ValSizeInBytes > ByteSize) {
952 ValSizeInBytes >>= 1;
Scott Michelfdc40a02009-02-17 22:15:04 +0000953
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000954 // If the top half equals the bottom half, we're still ok.
Chris Lattner9b42bdd2006-04-05 17:39:25 +0000955 if (((Value >> (ValSizeInBytes*8)) & ((1 << (8*ValSizeInBytes))-1)) !=
956 (Value & ((1 << (8*ValSizeInBytes))-1)))
Dan Gohman475871a2008-07-27 21:46:04 +0000957 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000958 }
959
960 // Properly sign extend the value.
Richard Smith1144af32012-08-24 23:29:28 +0000961 int MaskVal = SignExtend32(Value, ByteSize * 8);
Scott Michelfdc40a02009-02-17 22:15:04 +0000962
Evan Cheng5b6a01b2006-03-26 09:52:32 +0000963 // If this is zero, don't match, zero matches ISD::isBuildVectorAllZeros.
Dan Gohman475871a2008-07-27 21:46:04 +0000964 if (MaskVal == 0) return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000965
Chris Lattner140a58f2006-04-08 06:46:53 +0000966 // Finally, if this value fits in a 5 bit sext field, return it
Richard Smith1144af32012-08-24 23:29:28 +0000967 if (SignExtend32<5>(MaskVal) == MaskVal)
Owen Anderson825b72b2009-08-11 20:47:22 +0000968 return DAG.getTargetConstant(MaskVal, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +0000969 return SDValue();
Chris Lattner9c61dcf2006-03-25 06:12:06 +0000970}
971
Chris Lattner1a635d62006-04-14 06:01:58 +0000972//===----------------------------------------------------------------------===//
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000973// Addressing Mode Selection
974//===----------------------------------------------------------------------===//
975
976/// isIntS16Immediate - This method tests to see if the node is either a 32-bit
977/// or 64-bit immediate, and if the value can be accurately represented as a
978/// sign extension from a 16-bit value. If so, this returns true and the
979/// immediate.
980static bool isIntS16Immediate(SDNode *N, short &Imm) {
981 if (N->getOpcode() != ISD::Constant)
982 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +0000983
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000984 Imm = (short)cast<ConstantSDNode>(N)->getZExtValue();
Owen Anderson825b72b2009-08-11 20:47:22 +0000985 if (N->getValueType(0) == MVT::i32)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000986 return Imm == (int32_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000987 else
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +0000988 return Imm == (int64_t)cast<ConstantSDNode>(N)->getZExtValue();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000989}
Dan Gohman475871a2008-07-27 21:46:04 +0000990static bool isIntS16Immediate(SDValue Op, short &Imm) {
Gabor Greifba36cb52008-08-28 21:40:38 +0000991 return isIntS16Immediate(Op.getNode(), Imm);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +0000992}
993
994
995/// SelectAddressRegReg - Given the specified addressed, check to see if it
996/// can be represented as an indexed [r+r] operation. Returns false if it
997/// can be more efficiently represented with [r+imm].
Dan Gohman475871a2008-07-27 21:46:04 +0000998bool PPCTargetLowering::SelectAddressRegReg(SDValue N, SDValue &Base,
999 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001000 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001001 short imm = 0;
1002 if (N.getOpcode() == ISD::ADD) {
1003 if (isIntS16Immediate(N.getOperand(1), imm))
1004 return false; // r+i
1005 if (N.getOperand(1).getOpcode() == PPCISD::Lo)
1006 return false; // r+i
Scott Michelfdc40a02009-02-17 22:15:04 +00001007
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001008 Base = N.getOperand(0);
1009 Index = N.getOperand(1);
1010 return true;
1011 } else if (N.getOpcode() == ISD::OR) {
1012 if (isIntS16Immediate(N.getOperand(1), imm))
1013 return false; // r+i can fold it if we can.
Scott Michelfdc40a02009-02-17 22:15:04 +00001014
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001015 // If this is an or of disjoint bitfields, we can codegen this as an add
1016 // (for better address arithmetic) if the LHS and RHS of the OR are provably
1017 // disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001018 APInt LHSKnownZero, LHSKnownOne;
1019 APInt RHSKnownZero, RHSKnownOne;
1020 DAG.ComputeMaskedBits(N.getOperand(0),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001021 LHSKnownZero, LHSKnownOne);
Scott Michelfdc40a02009-02-17 22:15:04 +00001022
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001023 if (LHSKnownZero.getBoolValue()) {
1024 DAG.ComputeMaskedBits(N.getOperand(1),
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001025 RHSKnownZero, RHSKnownOne);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001026 // If all of the bits are known zero on the LHS or RHS, the add won't
1027 // carry.
Dan Gohmanec59b952008-02-27 21:12:32 +00001028 if (~(LHSKnownZero | RHSKnownZero) == 0) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001029 Base = N.getOperand(0);
1030 Index = N.getOperand(1);
1031 return true;
1032 }
1033 }
1034 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001035
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001036 return false;
1037}
1038
1039/// Returns true if the address N can be represented by a base register plus
1040/// a signed 16-bit displacement [r+imm], and if it is not better
1041/// represented as reg+reg.
Dan Gohman475871a2008-07-27 21:46:04 +00001042bool PPCTargetLowering::SelectAddressRegImm(SDValue N, SDValue &Disp,
Dan Gohman73e09142009-01-15 16:29:45 +00001043 SDValue &Base,
1044 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001045 // FIXME dl should come from parent load or store, not from address
1046 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001047 // If this can be more profitably realized as r+r, fail.
1048 if (SelectAddressRegReg(N, Disp, Base, DAG))
1049 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001050
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001051 if (N.getOpcode() == ISD::ADD) {
1052 short imm = 0;
1053 if (isIntS16Immediate(N.getOperand(1), imm)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00001054 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001055 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1056 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1057 } else {
1058 Base = N.getOperand(0);
1059 }
1060 return true; // [r+i]
1061 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1062 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001063 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001064 && "Cannot handle constant offsets yet!");
1065 Disp = N.getOperand(1).getOperand(0); // The global address.
1066 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
Roman Divackyfd42ed62012-06-04 17:36:38 +00001067 Disp.getOpcode() == ISD::TargetGlobalTLSAddress ||
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001068 Disp.getOpcode() == ISD::TargetConstantPool ||
1069 Disp.getOpcode() == ISD::TargetJumpTable);
1070 Base = N.getOperand(0);
1071 return true; // [&g+r]
1072 }
1073 } else if (N.getOpcode() == ISD::OR) {
1074 short imm = 0;
1075 if (isIntS16Immediate(N.getOperand(1), imm)) {
1076 // If this is an or of disjoint bitfields, we can codegen this as an add
1077 // (for better address arithmetic) if the LHS and RHS of the OR are
1078 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001079 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001080 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Bill Wendling3e98c302008-03-24 23:16:37 +00001081
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001082 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001083 // If all of the bits are known zero on the LHS or RHS, the add won't
1084 // carry.
1085 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001086 Disp = DAG.getTargetConstant((int)imm & 0xFFFF, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001087 return true;
1088 }
1089 }
1090 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
1091 // Loading from a constant address.
Scott Michelfdc40a02009-02-17 22:15:04 +00001092
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001093 // If this address fits entirely in a 16-bit sext immediate field, codegen
1094 // this as "d, 0"
1095 short Imm;
1096 if (isIntS16Immediate(CN, Imm)) {
1097 Disp = DAG.getTargetConstant(Imm, CN->getValueType(0));
Hal Finkel76973702013-03-21 23:45:03 +00001098 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1099 CN->getValueType(0));
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001100 return true;
1101 }
Chris Lattnerbc681d62007-02-17 06:44:03 +00001102
1103 // Handle 32-bit sext immediates with LIS + addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001104 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001105 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1106 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001107
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001108 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001109 Disp = DAG.getTargetConstant((short)Addr, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001110
Owen Anderson825b72b2009-08-11 20:47:22 +00001111 Base = DAG.getTargetConstant((Addr - (signed short)Addr) >> 16, MVT::i32);
1112 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001113 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base), 0);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001114 return true;
1115 }
1116 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001117
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001118 Disp = DAG.getTargetConstant(0, getPointerTy());
1119 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1120 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1121 else
1122 Base = N;
1123 return true; // [r+0]
1124}
1125
1126/// SelectAddressRegRegOnly - Given the specified addressed, force it to be
1127/// represented as an indexed [r+r] operation.
Dan Gohman475871a2008-07-27 21:46:04 +00001128bool PPCTargetLowering::SelectAddressRegRegOnly(SDValue N, SDValue &Base,
1129 SDValue &Index,
Dan Gohman73e09142009-01-15 16:29:45 +00001130 SelectionDAG &DAG) const {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001131 // Check to see if we can easily represent this as an [r+r] address. This
1132 // will fail if it thinks that the address is more profitably represented as
1133 // reg+imm, e.g. where imm = 0.
1134 if (SelectAddressRegReg(N, Base, Index, DAG))
1135 return true;
Scott Michelfdc40a02009-02-17 22:15:04 +00001136
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001137 // If the operand is an addition, always emit this as [r+r], since this is
1138 // better (for code size, and execution, as the memop does the add for free)
1139 // than emitting an explicit add.
1140 if (N.getOpcode() == ISD::ADD) {
1141 Base = N.getOperand(0);
1142 Index = N.getOperand(1);
1143 return true;
1144 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001145
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001146 // Otherwise, do it the hard way, using R0 as the base register.
Hal Finkel76973702013-03-21 23:45:03 +00001147 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1148 N.getValueType());
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001149 Index = N;
1150 return true;
1151}
1152
1153/// SelectAddressRegImmShift - Returns true if the address N can be
1154/// represented by a base register plus a signed 14-bit displacement
1155/// [r+imm*4]. Suitable for use by STD and friends.
Dan Gohman475871a2008-07-27 21:46:04 +00001156bool PPCTargetLowering::SelectAddressRegImmShift(SDValue N, SDValue &Disp,
1157 SDValue &Base,
Dan Gohman73e09142009-01-15 16:29:45 +00001158 SelectionDAG &DAG) const {
Dale Johannesenf5f5dce2009-02-06 19:16:40 +00001159 // FIXME dl should come from the parent load or store, not the address
1160 DebugLoc dl = N.getDebugLoc();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001161 // If this can be more profitably realized as r+r, fail.
1162 if (SelectAddressRegReg(N, Disp, Base, DAG))
1163 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001164
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001165 if (N.getOpcode() == ISD::ADD) {
1166 short imm = 0;
1167 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
Gabor Greifc77d6782012-04-20 08:58:49 +00001168 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001169 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N.getOperand(0))) {
1170 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1171 } else {
1172 Base = N.getOperand(0);
1173 }
1174 return true; // [r+i]
1175 } else if (N.getOperand(1).getOpcode() == PPCISD::Lo) {
1176 // Match LOAD (ADD (X, Lo(G))).
Gabor Greif413ca0d2012-04-20 11:41:38 +00001177 assert(!cast<ConstantSDNode>(N.getOperand(1).getOperand(1))->getZExtValue()
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001178 && "Cannot handle constant offsets yet!");
1179 Disp = N.getOperand(1).getOperand(0); // The global address.
1180 assert(Disp.getOpcode() == ISD::TargetGlobalAddress ||
1181 Disp.getOpcode() == ISD::TargetConstantPool ||
1182 Disp.getOpcode() == ISD::TargetJumpTable);
1183 Base = N.getOperand(0);
1184 return true; // [&g+r]
1185 }
1186 } else if (N.getOpcode() == ISD::OR) {
1187 short imm = 0;
1188 if (isIntS16Immediate(N.getOperand(1), imm) && (imm & 3) == 0) {
1189 // If this is an or of disjoint bitfields, we can codegen this as an add
1190 // (for better address arithmetic) if the LHS and RHS of the OR are
1191 // provably disjoint.
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001192 APInt LHSKnownZero, LHSKnownOne;
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00001193 DAG.ComputeMaskedBits(N.getOperand(0), LHSKnownZero, LHSKnownOne);
Dan Gohmanb3564aa2008-02-27 01:23:58 +00001194 if ((LHSKnownZero.getZExtValue()|~(uint64_t)imm) == ~0ULL) {
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001195 // If all of the bits are known zero on the LHS or RHS, the add won't
1196 // carry.
1197 Base = N.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001198 Disp = DAG.getTargetConstant(((int)imm & 0xFFFF) >> 2, MVT::i32);
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001199 return true;
1200 }
1201 }
1202 } else if (ConstantSDNode *CN = dyn_cast<ConstantSDNode>(N)) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001203 // Loading from a constant address. Verify low two bits are clear.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001204 if ((CN->getZExtValue() & 3) == 0) {
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001205 // If this address fits entirely in a 14-bit sext immediate field, codegen
1206 // this as "d, 0"
1207 short Imm;
1208 if (isIntS16Immediate(CN, Imm)) {
1209 Disp = DAG.getTargetConstant((unsigned short)Imm >> 2, getPointerTy());
Hal Finkel76973702013-03-21 23:45:03 +00001210 Base = DAG.getRegister(PPCSubTarget.isPPC64() ? PPC::ZERO8 : PPC::ZERO,
1211 CN->getValueType(0));
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001212 return true;
1213 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001214
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001215 // Fold the low-part of 32-bit absolute addresses into addr mode.
Owen Anderson825b72b2009-08-11 20:47:22 +00001216 if (CN->getValueType(0) == MVT::i32 ||
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00001217 (int64_t)CN->getZExtValue() == (int)CN->getZExtValue()) {
1218 int Addr = (int)CN->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001219
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001220 // Otherwise, break this down into an LIS + disp.
Owen Anderson825b72b2009-08-11 20:47:22 +00001221 Disp = DAG.getTargetConstant((short)Addr >> 2, MVT::i32);
1222 Base = DAG.getTargetConstant((Addr-(signed short)Addr) >> 16, MVT::i32);
1223 unsigned Opc = CN->getValueType(0) == MVT::i32 ? PPC::LIS : PPC::LIS8;
Dan Gohman602b0c82009-09-25 18:54:59 +00001224 Base = SDValue(DAG.getMachineNode(Opc, dl, CN->getValueType(0), Base),0);
Chris Lattnerdee5a5a2007-02-17 06:57:26 +00001225 return true;
1226 }
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001227 }
1228 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001229
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001230 Disp = DAG.getTargetConstant(0, getPointerTy());
1231 if (FrameIndexSDNode *FI = dyn_cast<FrameIndexSDNode>(N))
1232 Base = DAG.getTargetFrameIndex(FI->getIndex(), N.getValueType());
1233 else
1234 Base = N;
1235 return true; // [r+0]
1236}
1237
1238
1239/// getPreIndexedAddressParts - returns true by value, base pointer and
1240/// offset pointer and addressing mode by reference if the node's address
1241/// can be legally represented as pre-indexed load / store address.
Dan Gohman475871a2008-07-27 21:46:04 +00001242bool PPCTargetLowering::getPreIndexedAddressParts(SDNode *N, SDValue &Base,
1243 SDValue &Offset,
Evan Cheng144d8f02006-11-09 17:55:04 +00001244 ISD::MemIndexedMode &AM,
Dan Gohman73e09142009-01-15 16:29:45 +00001245 SelectionDAG &DAG) const {
Hal Finkel77838f92012-06-04 02:21:00 +00001246 if (DisablePPCPreinc) return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001247
Ulrich Weigand881a7152013-03-22 14:58:48 +00001248 bool isLoad = true;
Dan Gohman475871a2008-07-27 21:46:04 +00001249 SDValue Ptr;
Owen Andersone50ed302009-08-10 22:56:29 +00001250 EVT VT;
Hal Finkel08a215c2013-03-18 23:00:58 +00001251 unsigned Alignment;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001252 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
1253 Ptr = LD->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001254 VT = LD->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001255 Alignment = LD->getAlignment();
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001256 } else if (StoreSDNode *ST = dyn_cast<StoreSDNode>(N)) {
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001257 Ptr = ST->getBasePtr();
Dan Gohmanb625f2f2008-01-30 00:15:11 +00001258 VT = ST->getMemoryVT();
Hal Finkel08a215c2013-03-18 23:00:58 +00001259 Alignment = ST->getAlignment();
Ulrich Weigand881a7152013-03-22 14:58:48 +00001260 isLoad = false;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001261 } else
1262 return false;
1263
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001264 // PowerPC doesn't have preinc load/store instructions for vectors.
Duncan Sands83ec4b62008-06-06 12:08:01 +00001265 if (VT.isVector())
Chris Lattner2fe4bf42006-11-14 01:38:31 +00001266 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001267
Ulrich Weigand881a7152013-03-22 14:58:48 +00001268 if (SelectAddressRegReg(Ptr, Base, Offset, DAG)) {
1269
1270 // Common code will reject creating a pre-inc form if the base pointer
1271 // is a frame index, or if N is a store and the base pointer is either
1272 // the same as or a predecessor of the value being stored. Check for
1273 // those situations here, and try with swapped Base/Offset instead.
1274 bool Swap = false;
1275
1276 if (isa<FrameIndexSDNode>(Base) || isa<RegisterSDNode>(Base))
1277 Swap = true;
1278 else if (!isLoad) {
1279 SDValue Val = cast<StoreSDNode>(N)->getValue();
1280 if (Val == Base || Base.getNode()->isPredecessorOf(Val.getNode()))
1281 Swap = true;
1282 }
1283
1284 if (Swap)
1285 std::swap(Base, Offset);
1286
Hal Finkel0fcdd8b2012-06-20 15:43:03 +00001287 AM = ISD::PRE_INC;
1288 return true;
Hal Finkelac81cc32012-06-19 02:34:32 +00001289 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001290
Chris Lattner0851b4f2006-11-15 19:55:13 +00001291 // LDU/STU use reg+imm*4, others use reg+imm.
Owen Anderson825b72b2009-08-11 20:47:22 +00001292 if (VT != MVT::i64) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001293 // reg + imm
1294 if (!SelectAddressRegImm(Ptr, Offset, Base, DAG))
1295 return false;
1296 } else {
Hal Finkel08a215c2013-03-18 23:00:58 +00001297 // LDU/STU need an address with at least 4-byte alignment.
1298 if (Alignment < 4)
1299 return false;
1300
Chris Lattner0851b4f2006-11-15 19:55:13 +00001301 // reg + imm * 4.
1302 if (!SelectAddressRegImmShift(Ptr, Offset, Base, DAG))
1303 return false;
1304 }
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001305
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001306 if (LoadSDNode *LD = dyn_cast<LoadSDNode>(N)) {
Chris Lattner0851b4f2006-11-15 19:55:13 +00001307 // PPC64 doesn't have lwau, but it does have lwaux. Reject preinc load of
1308 // sext i32 to i64 when addr mode is r+i.
Owen Anderson825b72b2009-08-11 20:47:22 +00001309 if (LD->getValueType(0) == MVT::i64 && LD->getMemoryVT() == MVT::i32 &&
Chris Lattnerf6edf4d2006-11-11 00:08:42 +00001310 LD->getExtensionType() == ISD::SEXTLOAD &&
1311 isa<ConstantSDNode>(Offset))
1312 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00001313 }
1314
Chris Lattner4eab7142006-11-10 02:08:47 +00001315 AM = ISD::PRE_INC;
1316 return true;
Chris Lattnerfc5b1ab2006-11-08 02:15:41 +00001317}
1318
1319//===----------------------------------------------------------------------===//
Chris Lattner1a635d62006-04-14 06:01:58 +00001320// LowerOperation implementation
1321//===----------------------------------------------------------------------===//
1322
Chris Lattner1e61e692010-11-15 02:46:57 +00001323/// GetLabelAccessInfo - Return true if we should reference labels using a
1324/// PICBase, set the HiOpFlags and LoOpFlags to the target MO flags.
1325static bool GetLabelAccessInfo(const TargetMachine &TM, unsigned &HiOpFlags,
Chris Lattner6d2ff122010-11-15 03:13:19 +00001326 unsigned &LoOpFlags, const GlobalValue *GV = 0) {
1327 HiOpFlags = PPCII::MO_HA16;
1328 LoOpFlags = PPCII::MO_LO16;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001329
Chris Lattner1e61e692010-11-15 02:46:57 +00001330 // Don't use the pic base if not in PIC relocation model. Or if we are on a
1331 // non-darwin platform. We don't support PIC on other platforms yet.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001332 bool isPIC = TM.getRelocationModel() == Reloc::PIC_ &&
Chris Lattner1e61e692010-11-15 02:46:57 +00001333 TM.getSubtarget<PPCSubtarget>().isDarwin();
Chris Lattner6d2ff122010-11-15 03:13:19 +00001334 if (isPIC) {
1335 HiOpFlags |= PPCII::MO_PIC_FLAG;
1336 LoOpFlags |= PPCII::MO_PIC_FLAG;
1337 }
1338
1339 // If this is a reference to a global value that requires a non-lazy-ptr, make
1340 // sure that instruction lowering adds it.
1341 if (GV && TM.getSubtarget<PPCSubtarget>().hasLazyResolverStub(GV, TM)) {
1342 HiOpFlags |= PPCII::MO_NLP_FLAG;
1343 LoOpFlags |= PPCII::MO_NLP_FLAG;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001344
Chris Lattner6d2ff122010-11-15 03:13:19 +00001345 if (GV->hasHiddenVisibility()) {
1346 HiOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1347 LoOpFlags |= PPCII::MO_NLP_HIDDEN_FLAG;
1348 }
1349 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001350
Chris Lattner1e61e692010-11-15 02:46:57 +00001351 return isPIC;
1352}
1353
1354static SDValue LowerLabelRef(SDValue HiPart, SDValue LoPart, bool isPIC,
1355 SelectionDAG &DAG) {
1356 EVT PtrVT = HiPart.getValueType();
1357 SDValue Zero = DAG.getConstant(0, PtrVT);
1358 DebugLoc DL = HiPart.getDebugLoc();
1359
1360 SDValue Hi = DAG.getNode(PPCISD::Hi, DL, PtrVT, HiPart, Zero);
1361 SDValue Lo = DAG.getNode(PPCISD::Lo, DL, PtrVT, LoPart, Zero);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001362
Chris Lattner1e61e692010-11-15 02:46:57 +00001363 // With PIC, the first instruction is actually "GR+hi(&G)".
1364 if (isPIC)
1365 Hi = DAG.getNode(ISD::ADD, DL, PtrVT,
1366 DAG.getNode(PPCISD::GlobalBaseReg, DL, PtrVT), Hi);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001367
Chris Lattner1e61e692010-11-15 02:46:57 +00001368 // Generate non-pic code that has direct accesses to the constant pool.
1369 // The address of the global is just (hi(&g)+lo(&g)).
1370 return DAG.getNode(ISD::ADD, DL, PtrVT, Hi, Lo);
1371}
1372
Scott Michelfdc40a02009-02-17 22:15:04 +00001373SDValue PPCTargetLowering::LowerConstantPool(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00001374 SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001375 EVT PtrVT = Op.getValueType();
Chris Lattner1a635d62006-04-14 06:01:58 +00001376 ConstantPoolSDNode *CP = cast<ConstantPoolSDNode>(Op);
Dan Gohman46510a72010-04-15 01:51:59 +00001377 const Constant *C = CP->getConstVal();
Chris Lattner1a635d62006-04-14 06:01:58 +00001378
Roman Divacky9fb8b492012-08-24 16:26:02 +00001379 // 64-bit SVR4 ABI code is always position-independent.
1380 // The actual address of the GlobalValue is stored in the TOC.
1381 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1382 SDValue GA = DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0);
1383 return DAG.getNode(PPCISD::TOC_ENTRY, CP->getDebugLoc(), MVT::i64, GA,
1384 DAG.getRegister(PPC::X2, MVT::i64));
1385 }
1386
Chris Lattner1e61e692010-11-15 02:46:57 +00001387 unsigned MOHiFlag, MOLoFlag;
1388 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1389 SDValue CPIHi =
1390 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOHiFlag);
1391 SDValue CPILo =
1392 DAG.getTargetConstantPool(C, PtrVT, CP->getAlignment(), 0, MOLoFlag);
1393 return LowerLabelRef(CPIHi, CPILo, isPIC, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00001394}
1395
Dan Gohmand858e902010-04-17 15:26:15 +00001396SDValue PPCTargetLowering::LowerJumpTable(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00001397 EVT PtrVT = Op.getValueType();
Nate Begeman37efe672006-04-22 18:53:45 +00001398 JumpTableSDNode *JT = cast<JumpTableSDNode>(Op);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001399
Roman Divacky9fb8b492012-08-24 16:26:02 +00001400 // 64-bit SVR4 ABI code is always position-independent.
1401 // The actual address of the GlobalValue is stored in the TOC.
1402 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1403 SDValue GA = DAG.getTargetJumpTable(JT->getIndex(), PtrVT);
1404 return DAG.getNode(PPCISD::TOC_ENTRY, JT->getDebugLoc(), MVT::i64, GA,
1405 DAG.getRegister(PPC::X2, MVT::i64));
1406 }
1407
Chris Lattner1e61e692010-11-15 02:46:57 +00001408 unsigned MOHiFlag, MOLoFlag;
1409 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
1410 SDValue JTIHi = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOHiFlag);
1411 SDValue JTILo = DAG.getTargetJumpTable(JT->getIndex(), PtrVT, MOLoFlag);
1412 return LowerLabelRef(JTIHi, JTILo, isPIC, DAG);
Lauro Ramos Venancio75ce0102007-07-11 17:19:51 +00001413}
1414
Dan Gohmand858e902010-04-17 15:26:15 +00001415SDValue PPCTargetLowering::LowerBlockAddress(SDValue Op,
1416 SelectionDAG &DAG) const {
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001417 EVT PtrVT = Op.getValueType();
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001418
Dan Gohman46510a72010-04-15 01:51:59 +00001419 const BlockAddress *BA = cast<BlockAddressSDNode>(Op)->getBlockAddress();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001420
Chris Lattner1e61e692010-11-15 02:46:57 +00001421 unsigned MOHiFlag, MOLoFlag;
1422 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag);
Michael Liao6c7ccaa2012-09-12 21:43:09 +00001423 SDValue TgtBAHi = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOHiFlag);
1424 SDValue TgtBALo = DAG.getTargetBlockAddress(BA, PtrVT, 0, MOLoFlag);
Chris Lattner1e61e692010-11-15 02:46:57 +00001425 return LowerLabelRef(TgtBAHi, TgtBALo, isPIC, DAG);
1426}
1427
Roman Divackyfd42ed62012-06-04 17:36:38 +00001428SDValue PPCTargetLowering::LowerGlobalTLSAddress(SDValue Op,
1429 SelectionDAG &DAG) const {
1430
1431 GlobalAddressSDNode *GA = cast<GlobalAddressSDNode>(Op);
1432 DebugLoc dl = GA->getDebugLoc();
1433 const GlobalValue *GV = GA->getGlobal();
1434 EVT PtrVT = getPointerTy();
1435 bool is64bit = PPCSubTarget.isPPC64();
1436
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001437 TLSModel::Model Model = getTargetMachine().getTLSModel(GV);
Roman Divackyfd42ed62012-06-04 17:36:38 +00001438
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001439 if (Model == TLSModel::LocalExec) {
1440 SDValue TGAHi = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1441 PPCII::MO_TPREL16_HA);
1442 SDValue TGALo = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0,
1443 PPCII::MO_TPREL16_LO);
1444 SDValue TLSReg = DAG.getRegister(is64bit ? PPC::X13 : PPC::R2,
1445 is64bit ? MVT::i64 : MVT::i32);
1446 SDValue Hi = DAG.getNode(PPCISD::Hi, dl, PtrVT, TGAHi, TLSReg);
1447 return DAG.getNode(PPCISD::Lo, dl, PtrVT, TGALo, Hi);
1448 }
Roman Divackyfd42ed62012-06-04 17:36:38 +00001449
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001450 if (!is64bit)
1451 llvm_unreachable("only local-exec is currently supported for ppc32");
1452
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001453 if (Model == TLSModel::InitialExec) {
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001454 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1455 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
Bill Schmidtb453e162012-12-14 17:02:38 +00001456 SDValue TPOffsetHi = DAG.getNode(PPCISD::ADDIS_GOT_TPREL_HA, dl,
1457 PtrVT, GOTReg, TGA);
1458 SDValue TPOffset = DAG.getNode(PPCISD::LD_GOT_TPREL_L, dl,
1459 PtrVT, TGA, TPOffsetHi);
Bill Schmidtdfebc4c2012-12-13 18:45:54 +00001460 return DAG.getNode(PPCISD::ADD_TLS, dl, PtrVT, TPOffset, TGA);
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001461 }
Bill Schmidtd7802bf2012-12-04 16:18:08 +00001462
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001463 if (Model == TLSModel::GeneralDynamic) {
1464 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1465 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1466 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSGD_HA, dl, PtrVT,
1467 GOTReg, TGA);
1468 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSGD_L, dl, PtrVT,
1469 GOTEntryHi, TGA);
1470
1471 // We need a chain node, and don't have one handy. The underlying
1472 // call has no side effects, so using the function entry node
1473 // suffices.
1474 SDValue Chain = DAG.getEntryNode();
1475 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1476 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1477 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLS_ADDR, dl,
1478 PtrVT, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001479 // The return value from GET_TLS_ADDR really is in X3 already, but
1480 // some hacks are needed here to tie everything together. The extra
1481 // copies dissolve during subsequent transforms.
Bill Schmidt57ac1f42012-12-11 20:30:11 +00001482 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1483 return DAG.getCopyFromReg(Chain, dl, PPC::X3, PtrVT);
1484 }
1485
Bill Schmidt349c2782012-12-12 19:29:35 +00001486 if (Model == TLSModel::LocalDynamic) {
1487 SDValue TGA = DAG.getTargetGlobalAddress(GV, dl, PtrVT, 0, 0);
1488 SDValue GOTReg = DAG.getRegister(PPC::X2, MVT::i64);
1489 SDValue GOTEntryHi = DAG.getNode(PPCISD::ADDIS_TLSLD_HA, dl, PtrVT,
1490 GOTReg, TGA);
1491 SDValue GOTEntry = DAG.getNode(PPCISD::ADDI_TLSLD_L, dl, PtrVT,
1492 GOTEntryHi, TGA);
1493
1494 // We need a chain node, and don't have one handy. The underlying
1495 // call has no side effects, so using the function entry node
1496 // suffices.
1497 SDValue Chain = DAG.getEntryNode();
1498 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, GOTEntry);
1499 SDValue ParmReg = DAG.getRegister(PPC::X3, MVT::i64);
1500 SDValue TLSAddr = DAG.getNode(PPCISD::GET_TLSLD_ADDR, dl,
1501 PtrVT, ParmReg, TGA);
1502 // The return value from GET_TLSLD_ADDR really is in X3 already, but
1503 // some hacks are needed here to tie everything together. The extra
1504 // copies dissolve during subsequent transforms.
1505 Chain = DAG.getCopyToReg(Chain, dl, PPC::X3, TLSAddr);
1506 SDValue DtvOffsetHi = DAG.getNode(PPCISD::ADDIS_DTPREL_HA, dl, PtrVT,
Bill Schmidt1e18b862012-12-13 20:57:10 +00001507 Chain, ParmReg, TGA);
Bill Schmidt349c2782012-12-12 19:29:35 +00001508 return DAG.getNode(PPCISD::ADDI_DTPREL_L, dl, PtrVT, DtvOffsetHi, TGA);
1509 }
1510
1511 llvm_unreachable("Unknown TLS model!");
Roman Divackyfd42ed62012-06-04 17:36:38 +00001512}
1513
Chris Lattner1e61e692010-11-15 02:46:57 +00001514SDValue PPCTargetLowering::LowerGlobalAddress(SDValue Op,
1515 SelectionDAG &DAG) const {
1516 EVT PtrVT = Op.getValueType();
1517 GlobalAddressSDNode *GSDN = cast<GlobalAddressSDNode>(Op);
1518 DebugLoc DL = GSDN->getDebugLoc();
1519 const GlobalValue *GV = GSDN->getGlobal();
1520
Chris Lattner1e61e692010-11-15 02:46:57 +00001521 // 64-bit SVR4 ABI code is always position-independent.
1522 // The actual address of the GlobalValue is stored in the TOC.
1523 if (PPCSubTarget.isSVR4ABI() && PPCSubTarget.isPPC64()) {
1524 SDValue GA = DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset());
1525 return DAG.getNode(PPCISD::TOC_ENTRY, DL, MVT::i64, GA,
1526 DAG.getRegister(PPC::X2, MVT::i64));
1527 }
1528
Chris Lattner6d2ff122010-11-15 03:13:19 +00001529 unsigned MOHiFlag, MOLoFlag;
1530 bool isPIC = GetLabelAccessInfo(DAG.getTarget(), MOHiFlag, MOLoFlag, GV);
Chris Lattner1e61e692010-11-15 02:46:57 +00001531
Chris Lattner6d2ff122010-11-15 03:13:19 +00001532 SDValue GAHi =
1533 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOHiFlag);
1534 SDValue GALo =
1535 DAG.getTargetGlobalAddress(GV, DL, PtrVT, GSDN->getOffset(), MOLoFlag);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001536
Chris Lattner6d2ff122010-11-15 03:13:19 +00001537 SDValue Ptr = LowerLabelRef(GAHi, GALo, isPIC, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00001538
Chris Lattner6d2ff122010-11-15 03:13:19 +00001539 // If the global reference is actually to a non-lazy-pointer, we have to do an
1540 // extra load to get the address of the global.
1541 if (MOHiFlag & PPCII::MO_NLP_FLAG)
1542 Ptr = DAG.getLoad(PtrVT, DL, DAG.getEntryNode(), Ptr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001543 false, false, false, 0);
Chris Lattner6d2ff122010-11-15 03:13:19 +00001544 return Ptr;
Chris Lattner1a635d62006-04-14 06:01:58 +00001545}
1546
Dan Gohmand858e902010-04-17 15:26:15 +00001547SDValue PPCTargetLowering::LowerSETCC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00001548 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(2))->get();
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001549 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001550
Chris Lattner1a635d62006-04-14 06:01:58 +00001551 // If we're comparing for equality to zero, expose the fact that this is
1552 // implented as a ctlz/srl pair on ppc, so that the dag combiner can
1553 // fold the new nodes.
1554 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op.getOperand(1))) {
1555 if (C->isNullValue() && CC == ISD::SETEQ) {
Owen Andersone50ed302009-08-10 22:56:29 +00001556 EVT VT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00001557 SDValue Zext = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00001558 if (VT.bitsLT(MVT::i32)) {
1559 VT = MVT::i32;
Dale Johannesenf5d97892009-02-04 01:48:28 +00001560 Zext = DAG.getNode(ISD::ZERO_EXTEND, dl, VT, Op.getOperand(0));
Scott Michelfdc40a02009-02-17 22:15:04 +00001561 }
Duncan Sands83ec4b62008-06-06 12:08:01 +00001562 unsigned Log2b = Log2_32(VT.getSizeInBits());
Dale Johannesenf5d97892009-02-04 01:48:28 +00001563 SDValue Clz = DAG.getNode(ISD::CTLZ, dl, VT, Zext);
1564 SDValue Scc = DAG.getNode(ISD::SRL, dl, VT, Clz,
Owen Anderson825b72b2009-08-11 20:47:22 +00001565 DAG.getConstant(Log2b, MVT::i32));
1566 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, Scc);
Chris Lattner1a635d62006-04-14 06:01:58 +00001567 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001568 // Leave comparisons against 0 and -1 alone for now, since they're usually
Chris Lattner1a635d62006-04-14 06:01:58 +00001569 // optimized. FIXME: revisit this when we can custom lower all setcc
1570 // optimizations.
1571 if (C->isAllOnesValue() || C->isNullValue())
Dan Gohman475871a2008-07-27 21:46:04 +00001572 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001573 }
Scott Michelfdc40a02009-02-17 22:15:04 +00001574
Chris Lattner1a635d62006-04-14 06:01:58 +00001575 // If we have an integer seteq/setne, turn it into a compare against zero
Chris Lattnerac011bc2006-11-14 05:28:08 +00001576 // by xor'ing the rhs with the lhs, which is faster than setting a
1577 // condition register, reading it back out, and masking the correct bit. The
1578 // normal approach here uses sub to do this instead of xor. Using xor exposes
1579 // the result to other bit-twiddling opportunities.
Owen Andersone50ed302009-08-10 22:56:29 +00001580 EVT LHSVT = Op.getOperand(0).getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00001581 if (LHSVT.isInteger() && (CC == ISD::SETEQ || CC == ISD::SETNE)) {
Owen Andersone50ed302009-08-10 22:56:29 +00001582 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00001583 SDValue Sub = DAG.getNode(ISD::XOR, dl, LHSVT, Op.getOperand(0),
Chris Lattner1a635d62006-04-14 06:01:58 +00001584 Op.getOperand(1));
Dale Johannesenf5d97892009-02-04 01:48:28 +00001585 return DAG.getSetCC(dl, VT, Sub, DAG.getConstant(0, LHSVT), CC);
Chris Lattner1a635d62006-04-14 06:01:58 +00001586 }
Dan Gohman475871a2008-07-27 21:46:04 +00001587 return SDValue();
Chris Lattner1a635d62006-04-14 06:01:58 +00001588}
1589
Dan Gohman475871a2008-07-27 21:46:04 +00001590SDValue PPCTargetLowering::LowerVAARG(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001591 const PPCSubtarget &Subtarget) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00001592 SDNode *Node = Op.getNode();
1593 EVT VT = Node->getValueType(0);
1594 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
1595 SDValue InChain = Node->getOperand(0);
1596 SDValue VAListPtr = Node->getOperand(1);
1597 const Value *SV = cast<SrcValueSDNode>(Node->getOperand(2))->getValue();
1598 DebugLoc dl = Node->getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00001599
Roman Divackybdb226e2011-06-28 15:30:42 +00001600 assert(!Subtarget.isPPC64() && "LowerVAARG is PPC32 only");
1601
1602 // gpr_index
1603 SDValue GprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1604 VAListPtr, MachinePointerInfo(SV), MVT::i8,
1605 false, false, 0);
1606 InChain = GprIndex.getValue(1);
1607
1608 if (VT == MVT::i64) {
1609 // Check if GprIndex is even
1610 SDValue GprAnd = DAG.getNode(ISD::AND, dl, MVT::i32, GprIndex,
1611 DAG.getConstant(1, MVT::i32));
1612 SDValue CC64 = DAG.getSetCC(dl, MVT::i32, GprAnd,
1613 DAG.getConstant(0, MVT::i32), ISD::SETNE);
1614 SDValue GprIndexPlusOne = DAG.getNode(ISD::ADD, dl, MVT::i32, GprIndex,
1615 DAG.getConstant(1, MVT::i32));
1616 // Align GprIndex to be even if it isn't
1617 GprIndex = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC64, GprIndexPlusOne,
1618 GprIndex);
1619 }
1620
1621 // fpr index is 1 byte after gpr
1622 SDValue FprPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1623 DAG.getConstant(1, MVT::i32));
1624
1625 // fpr
1626 SDValue FprIndex = DAG.getExtLoad(ISD::ZEXTLOAD, dl, MVT::i32, InChain,
1627 FprPtr, MachinePointerInfo(SV), MVT::i8,
1628 false, false, 0);
1629 InChain = FprIndex.getValue(1);
1630
1631 SDValue RegSaveAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1632 DAG.getConstant(8, MVT::i32));
1633
1634 SDValue OverflowAreaPtr = DAG.getNode(ISD::ADD, dl, PtrVT, VAListPtr,
1635 DAG.getConstant(4, MVT::i32));
1636
1637 // areas
1638 SDValue OverflowArea = DAG.getLoad(MVT::i32, dl, InChain, OverflowAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001639 MachinePointerInfo(), false, false,
1640 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001641 InChain = OverflowArea.getValue(1);
1642
1643 SDValue RegSaveArea = DAG.getLoad(MVT::i32, dl, InChain, RegSaveAreaPtr,
Pete Cooperd752e0f2011-11-08 18:42:53 +00001644 MachinePointerInfo(), false, false,
1645 false, 0);
Roman Divackybdb226e2011-06-28 15:30:42 +00001646 InChain = RegSaveArea.getValue(1);
1647
1648 // select overflow_area if index > 8
1649 SDValue CC = DAG.getSetCC(dl, MVT::i32, VT.isInteger() ? GprIndex : FprIndex,
1650 DAG.getConstant(8, MVT::i32), ISD::SETLT);
1651
Roman Divackybdb226e2011-06-28 15:30:42 +00001652 // adjustment constant gpr_index * 4/8
1653 SDValue RegConstant = DAG.getNode(ISD::MUL, dl, MVT::i32,
1654 VT.isInteger() ? GprIndex : FprIndex,
1655 DAG.getConstant(VT.isInteger() ? 4 : 8,
1656 MVT::i32));
1657
1658 // OurReg = RegSaveArea + RegConstant
1659 SDValue OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, RegSaveArea,
1660 RegConstant);
1661
1662 // Floating types are 32 bytes into RegSaveArea
1663 if (VT.isFloatingPoint())
1664 OurReg = DAG.getNode(ISD::ADD, dl, PtrVT, OurReg,
1665 DAG.getConstant(32, MVT::i32));
1666
1667 // increase {f,g}pr_index by 1 (or 2 if VT is i64)
1668 SDValue IndexPlus1 = DAG.getNode(ISD::ADD, dl, MVT::i32,
1669 VT.isInteger() ? GprIndex : FprIndex,
1670 DAG.getConstant(VT == MVT::i64 ? 2 : 1,
1671 MVT::i32));
1672
1673 InChain = DAG.getTruncStore(InChain, dl, IndexPlus1,
1674 VT.isInteger() ? VAListPtr : FprPtr,
1675 MachinePointerInfo(SV),
1676 MVT::i8, false, false, 0);
1677
1678 // determine if we should load from reg_save_area or overflow_area
1679 SDValue Result = DAG.getNode(ISD::SELECT, dl, PtrVT, CC, OurReg, OverflowArea);
1680
1681 // increase overflow_area by 4/8 if gpr/fpr > 8
1682 SDValue OverflowAreaPlusN = DAG.getNode(ISD::ADD, dl, PtrVT, OverflowArea,
1683 DAG.getConstant(VT.isInteger() ? 4 : 8,
1684 MVT::i32));
1685
1686 OverflowArea = DAG.getNode(ISD::SELECT, dl, MVT::i32, CC, OverflowArea,
1687 OverflowAreaPlusN);
1688
1689 InChain = DAG.getTruncStore(InChain, dl, OverflowArea,
1690 OverflowAreaPtr,
1691 MachinePointerInfo(),
1692 MVT::i32, false, false, 0);
1693
NAKAMURA Takumi25f6b5a2012-08-30 15:52:23 +00001694 return DAG.getLoad(VT, dl, InChain, Result, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00001695 false, false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001696}
1697
Duncan Sands4a544a72011-09-06 13:37:06 +00001698SDValue PPCTargetLowering::LowerADJUST_TRAMPOLINE(SDValue Op,
1699 SelectionDAG &DAG) const {
1700 return Op.getOperand(0);
1701}
1702
1703SDValue PPCTargetLowering::LowerINIT_TRAMPOLINE(SDValue Op,
1704 SelectionDAG &DAG) const {
Bill Wendling77959322008-09-17 00:30:57 +00001705 SDValue Chain = Op.getOperand(0);
1706 SDValue Trmp = Op.getOperand(1); // trampoline
1707 SDValue FPtr = Op.getOperand(2); // nested function
1708 SDValue Nest = Op.getOperand(3); // 'nest' parameter value
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001709 DebugLoc dl = Op.getDebugLoc();
Bill Wendling77959322008-09-17 00:30:57 +00001710
Owen Andersone50ed302009-08-10 22:56:29 +00001711 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00001712 bool isPPC64 = (PtrVT == MVT::i64);
Chris Lattnerdb125cf2011-07-18 04:54:35 +00001713 Type *IntPtrTy =
Micah Villmow3574eca2012-10-08 16:38:25 +00001714 DAG.getTargetLoweringInfo().getDataLayout()->getIntPtrType(
Chandler Carruthece6c6b2012-11-01 08:07:29 +00001715 *DAG.getContext());
Bill Wendling77959322008-09-17 00:30:57 +00001716
Scott Michelfdc40a02009-02-17 22:15:04 +00001717 TargetLowering::ArgListTy Args;
Bill Wendling77959322008-09-17 00:30:57 +00001718 TargetLowering::ArgListEntry Entry;
1719
1720 Entry.Ty = IntPtrTy;
1721 Entry.Node = Trmp; Args.push_back(Entry);
1722
1723 // TrampSize == (isPPC64 ? 48 : 40);
1724 Entry.Node = DAG.getConstant(isPPC64 ? 48 : 40,
Owen Anderson825b72b2009-08-11 20:47:22 +00001725 isPPC64 ? MVT::i64 : MVT::i32);
Bill Wendling77959322008-09-17 00:30:57 +00001726 Args.push_back(Entry);
1727
1728 Entry.Node = FPtr; Args.push_back(Entry);
1729 Entry.Node = Nest; Args.push_back(Entry);
Scott Michelfdc40a02009-02-17 22:15:04 +00001730
Bill Wendling77959322008-09-17 00:30:57 +00001731 // Lower to a call to __trampoline_setup(Trmp, TrampSize, FPtr, ctx_reg)
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001732 TargetLowering::CallLoweringInfo CLI(Chain,
1733 Type::getVoidTy(*DAG.getContext()),
1734 false, false, false, false, 0,
1735 CallingConv::C,
Evan Cheng4bfcd4a2012-02-28 18:51:51 +00001736 /*isTailCall=*/false,
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001737 /*doesNotRet=*/false,
1738 /*isReturnValueUsed=*/true,
Bill Wendling77959322008-09-17 00:30:57 +00001739 DAG.getExternalSymbol("__trampoline_setup", PtrVT),
Bill Wendling46ada192010-03-02 01:55:18 +00001740 Args, DAG, dl);
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00001741 std::pair<SDValue, SDValue> CallResult = LowerCallTo(CLI);
Bill Wendling77959322008-09-17 00:30:57 +00001742
Duncan Sands4a544a72011-09-06 13:37:06 +00001743 return CallResult.second;
Bill Wendling77959322008-09-17 00:30:57 +00001744}
1745
Dan Gohman475871a2008-07-27 21:46:04 +00001746SDValue PPCTargetLowering::LowerVASTART(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001747 const PPCSubtarget &Subtarget) const {
Dan Gohman1e93df62010-04-17 14:41:14 +00001748 MachineFunction &MF = DAG.getMachineFunction();
1749 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
1750
Dale Johannesen6f38cb62009-02-07 19:59:05 +00001751 DebugLoc dl = Op.getDebugLoc();
Nicolas Geoffray01119992007-04-03 13:59:52 +00001752
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001753 if (Subtarget.isDarwinABI() || Subtarget.isPPC64()) {
Nicolas Geoffray01119992007-04-03 13:59:52 +00001754 // vastart just stores the address of the VarArgsFrameIndex slot into the
1755 // memory location argument.
Owen Andersone50ed302009-08-10 22:56:29 +00001756 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman1e93df62010-04-17 14:41:14 +00001757 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001758 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Chris Lattner6229d0a2010-09-21 18:41:36 +00001759 return DAG.getStore(Op.getOperand(0), dl, FR, Op.getOperand(1),
1760 MachinePointerInfo(SV),
David Greene534502d12010-02-15 16:56:53 +00001761 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001762 }
1763
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001764 // For the 32-bit SVR4 ABI we follow the layout of the va_list struct.
Nicolas Geoffray01119992007-04-03 13:59:52 +00001765 // We suppose the given va_list is already allocated.
1766 //
1767 // typedef struct {
1768 // char gpr; /* index into the array of 8 GPRs
1769 // * stored in the register save area
1770 // * gpr=0 corresponds to r3,
1771 // * gpr=1 to r4, etc.
1772 // */
1773 // char fpr; /* index into the array of 8 FPRs
1774 // * stored in the register save area
1775 // * fpr=0 corresponds to f1,
1776 // * fpr=1 to f2, etc.
1777 // */
1778 // char *overflow_arg_area;
1779 // /* location on stack that holds
1780 // * the next overflow argument
1781 // */
1782 // char *reg_save_area;
1783 // /* where r3:r10 and f1:f8 (if saved)
1784 // * are stored
1785 // */
1786 // } va_list[1];
1787
1788
Dan Gohman1e93df62010-04-17 14:41:14 +00001789 SDValue ArgGPR = DAG.getConstant(FuncInfo->getVarArgsNumGPR(), MVT::i32);
1790 SDValue ArgFPR = DAG.getConstant(FuncInfo->getVarArgsNumFPR(), MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00001791
Nicolas Geoffray01119992007-04-03 13:59:52 +00001792
Owen Andersone50ed302009-08-10 22:56:29 +00001793 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00001794
Dan Gohman1e93df62010-04-17 14:41:14 +00001795 SDValue StackOffsetFI = DAG.getFrameIndex(FuncInfo->getVarArgsStackOffset(),
1796 PtrVT);
1797 SDValue FR = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(),
1798 PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001799
Duncan Sands83ec4b62008-06-06 12:08:01 +00001800 uint64_t FrameOffset = PtrVT.getSizeInBits()/8;
Dan Gohman475871a2008-07-27 21:46:04 +00001801 SDValue ConstFrameOffset = DAG.getConstant(FrameOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001802
Duncan Sands83ec4b62008-06-06 12:08:01 +00001803 uint64_t StackOffset = PtrVT.getSizeInBits()/8 - 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001804 SDValue ConstStackOffset = DAG.getConstant(StackOffset, PtrVT);
Dan Gohman69de1932008-02-06 22:27:42 +00001805
1806 uint64_t FPROffset = 1;
Dan Gohman475871a2008-07-27 21:46:04 +00001807 SDValue ConstFPROffset = DAG.getConstant(FPROffset, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00001808
Dan Gohman69de1932008-02-06 22:27:42 +00001809 const Value *SV = cast<SrcValueSDNode>(Op.getOperand(2))->getValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00001810
Nicolas Geoffray01119992007-04-03 13:59:52 +00001811 // Store first byte : number of int regs
Tilmann Schellerffd02002009-07-03 06:45:56 +00001812 SDValue firstStore = DAG.getTruncStore(Op.getOperand(0), dl, ArgGPR,
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001813 Op.getOperand(1),
1814 MachinePointerInfo(SV),
1815 MVT::i8, false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001816 uint64_t nextOffset = FPROffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001817 SDValue nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, Op.getOperand(1),
Nicolas Geoffray01119992007-04-03 13:59:52 +00001818 ConstFPROffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001819
Nicolas Geoffray01119992007-04-03 13:59:52 +00001820 // Store second byte : number of float regs
Dan Gohman475871a2008-07-27 21:46:04 +00001821 SDValue secondStore =
Chris Lattnerda2d8e12010-09-21 17:42:31 +00001822 DAG.getTruncStore(firstStore, dl, ArgFPR, nextPtr,
1823 MachinePointerInfo(SV, nextOffset), MVT::i8,
David Greene534502d12010-02-15 16:56:53 +00001824 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001825 nextOffset += StackOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001826 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstStackOffset);
Scott Michelfdc40a02009-02-17 22:15:04 +00001827
Nicolas Geoffray01119992007-04-03 13:59:52 +00001828 // Store second word : arguments given on stack
Dan Gohman475871a2008-07-27 21:46:04 +00001829 SDValue thirdStore =
Chris Lattner6229d0a2010-09-21 18:41:36 +00001830 DAG.getStore(secondStore, dl, StackOffsetFI, nextPtr,
1831 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001832 false, false, 0);
Dan Gohman69de1932008-02-06 22:27:42 +00001833 nextOffset += FrameOffset;
Dale Johannesen33c960f2009-02-04 20:06:27 +00001834 nextPtr = DAG.getNode(ISD::ADD, dl, PtrVT, nextPtr, ConstFrameOffset);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001835
1836 // Store third word : arguments given in registers
Chris Lattner6229d0a2010-09-21 18:41:36 +00001837 return DAG.getStore(thirdStore, dl, FR, nextPtr,
1838 MachinePointerInfo(SV, nextOffset),
David Greene534502d12010-02-15 16:56:53 +00001839 false, false, 0);
Nicolas Geoffray01119992007-04-03 13:59:52 +00001840
Chris Lattner1a635d62006-04-14 06:01:58 +00001841}
1842
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00001843#include "PPCGenCallingConv.inc"
1844
Bill Schmidt212af6a2013-02-06 17:33:58 +00001845static bool CC_PPC32_SVR4_Custom_Dummy(unsigned &ValNo, MVT &ValVT, MVT &LocVT,
1846 CCValAssign::LocInfo &LocInfo,
1847 ISD::ArgFlagsTy &ArgFlags,
1848 CCState &State) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001849 return true;
1850}
1851
Bill Schmidt212af6a2013-02-06 17:33:58 +00001852static bool CC_PPC32_SVR4_Custom_AlignArgRegs(unsigned &ValNo, MVT &ValVT,
1853 MVT &LocVT,
1854 CCValAssign::LocInfo &LocInfo,
1855 ISD::ArgFlagsTy &ArgFlags,
1856 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001857 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001858 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
1859 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
1860 };
1861 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001862
Tilmann Schellerffd02002009-07-03 06:45:56 +00001863 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1864
1865 // Skip one register if the first unallocated register has an even register
1866 // number and there are still argument registers available which have not been
1867 // allocated yet. RegNum is actually an index into ArgRegs, which means we
1868 // need to skip a register if RegNum is odd.
1869 if (RegNum != NumArgRegs && RegNum % 2 == 1) {
1870 State.AllocateReg(ArgRegs[RegNum]);
1871 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001872
Tilmann Schellerffd02002009-07-03 06:45:56 +00001873 // Always return false here, as this function only makes sure that the first
1874 // unallocated register has an odd register number and does not actually
1875 // allocate a register for the current argument.
1876 return false;
1877}
1878
Bill Schmidt212af6a2013-02-06 17:33:58 +00001879static bool CC_PPC32_SVR4_Custom_AlignFPArgRegs(unsigned &ValNo, MVT &ValVT,
1880 MVT &LocVT,
1881 CCValAssign::LocInfo &LocInfo,
1882 ISD::ArgFlagsTy &ArgFlags,
1883 CCState &State) {
Craig Topperc5eaae42012-03-11 07:57:25 +00001884 static const uint16_t ArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00001885 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
1886 PPC::F8
1887 };
1888
1889 const unsigned NumArgRegs = array_lengthof(ArgRegs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001890
Tilmann Schellerffd02002009-07-03 06:45:56 +00001891 unsigned RegNum = State.getFirstUnallocated(ArgRegs, NumArgRegs);
1892
1893 // If there is only one Floating-point register left we need to put both f64
1894 // values of a split ppc_fp128 value on the stack.
1895 if (RegNum != NumArgRegs && ArgRegs[RegNum] == PPC::F8) {
1896 State.AllocateReg(ArgRegs[RegNum]);
1897 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001898
Tilmann Schellerffd02002009-07-03 06:45:56 +00001899 // Always return false here, as this function only makes sure that the two f64
1900 // values a ppc_fp128 value is split into are both passed in registers or both
1901 // passed on the stack and does not actually allocate a register for the
1902 // current argument.
1903 return false;
1904}
1905
Chris Lattner9f0bc652007-02-25 05:34:32 +00001906/// GetFPR - Get the set of FP registers that should be allocated for arguments,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001907/// on Darwin.
Craig Topperb78ca422012-03-11 07:16:55 +00001908static const uint16_t *GetFPR() {
1909 static const uint16_t FPR[] = {
Chris Lattner9f0bc652007-02-25 05:34:32 +00001910 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001911 PPC::F8, PPC::F9, PPC::F10, PPC::F11, PPC::F12, PPC::F13
Chris Lattner9f0bc652007-02-25 05:34:32 +00001912 };
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001913
Chris Lattner9f0bc652007-02-25 05:34:32 +00001914 return FPR;
1915}
1916
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001917/// CalculateStackSlotSize - Calculates the size reserved for this argument on
1918/// the stack.
Owen Andersone50ed302009-08-10 22:56:29 +00001919static unsigned CalculateStackSlotSize(EVT ArgVT, ISD::ArgFlagsTy Flags,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001920 unsigned PtrByteSize) {
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00001921 unsigned ArgSize = ArgVT.getSizeInBits()/8;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00001922 if (Flags.isByVal())
1923 ArgSize = Flags.getByValSize();
1924 ArgSize = ((ArgSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
1925
1926 return ArgSize;
1927}
1928
Dan Gohman475871a2008-07-27 21:46:04 +00001929SDValue
Dan Gohman98ca4f22009-08-05 01:29:28 +00001930PPCTargetLowering::LowerFormalArguments(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001931 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001932 const SmallVectorImpl<ISD::InputArg>
1933 &Ins,
1934 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001935 SmallVectorImpl<SDValue> &InVals)
1936 const {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001937 if (PPCSubTarget.isSVR4ABI()) {
1938 if (PPCSubTarget.isPPC64())
1939 return LowerFormalArguments_64SVR4(Chain, CallConv, isVarArg, Ins,
1940 dl, DAG, InVals);
1941 else
1942 return LowerFormalArguments_32SVR4(Chain, CallConv, isVarArg, Ins,
1943 dl, DAG, InVals);
Bill Schmidt419f3762012-09-19 15:42:13 +00001944 } else {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00001945 return LowerFormalArguments_Darwin(Chain, CallConv, isVarArg, Ins,
1946 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00001947 }
1948}
1949
1950SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00001951PPCTargetLowering::LowerFormalArguments_32SVR4(
Dan Gohman98ca4f22009-08-05 01:29:28 +00001952 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00001953 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00001954 const SmallVectorImpl<ISD::InputArg>
1955 &Ins,
1956 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00001957 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00001958
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00001959 // 32-bit SVR4 ABI Stack Frame Layout:
Tilmann Schellerffd02002009-07-03 06:45:56 +00001960 // +-----------------------------------+
1961 // +--> | Back chain |
1962 // | +-----------------------------------+
1963 // | | Floating-point register save area |
1964 // | +-----------------------------------+
1965 // | | General register save area |
1966 // | +-----------------------------------+
1967 // | | CR save word |
1968 // | +-----------------------------------+
1969 // | | VRSAVE save word |
1970 // | +-----------------------------------+
1971 // | | Alignment padding |
1972 // | +-----------------------------------+
1973 // | | Vector register save area |
1974 // | +-----------------------------------+
1975 // | | Local variable space |
1976 // | +-----------------------------------+
1977 // | | Parameter list area |
1978 // | +-----------------------------------+
1979 // | | LR save word |
1980 // | +-----------------------------------+
1981 // SP--> +--- | Back chain |
1982 // +-----------------------------------+
1983 //
1984 // Specifications:
1985 // System V Application Binary Interface PowerPC Processor Supplement
1986 // AltiVec Technology Programming Interface Manual
Wesley Peckbf17cfa2010-11-23 03:31:01 +00001987
Tilmann Schellerffd02002009-07-03 06:45:56 +00001988 MachineFunction &MF = DAG.getMachineFunction();
1989 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00001990 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001991
Owen Andersone50ed302009-08-10 22:56:29 +00001992 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Tilmann Schellerffd02002009-07-03 06:45:56 +00001993 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00001994 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
1995 (CallConv == CallingConv::Fast));
Tilmann Schellerffd02002009-07-03 06:45:56 +00001996 unsigned PtrByteSize = 4;
1997
1998 // Assign locations to all of the incoming arguments.
1999 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002000 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002001 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002002
2003 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002004 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002005
Bill Schmidt212af6a2013-02-06 17:33:58 +00002006 CCInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002007
Tilmann Schellerffd02002009-07-03 06:45:56 +00002008 for (unsigned i = 0, e = ArgLocs.size(); i != e; ++i) {
2009 CCValAssign &VA = ArgLocs[i];
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002010
Tilmann Schellerffd02002009-07-03 06:45:56 +00002011 // Arguments stored in registers.
2012 if (VA.isRegLoc()) {
Craig Topper44d23822012-02-22 05:59:10 +00002013 const TargetRegisterClass *RC;
Owen Andersone50ed302009-08-10 22:56:29 +00002014 EVT ValVT = VA.getValVT();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002015
Owen Anderson825b72b2009-08-11 20:47:22 +00002016 switch (ValVT.getSimpleVT().SimpleTy) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002017 default:
Dan Gohman98ca4f22009-08-05 01:29:28 +00002018 llvm_unreachable("ValVT not supported by formal arguments Lowering");
Owen Anderson825b72b2009-08-11 20:47:22 +00002019 case MVT::i32:
Craig Topperc9099502012-04-20 06:31:50 +00002020 RC = &PPC::GPRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002021 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002022 case MVT::f32:
Craig Topperc9099502012-04-20 06:31:50 +00002023 RC = &PPC::F4RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002024 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002025 case MVT::f64:
Craig Topperc9099502012-04-20 06:31:50 +00002026 RC = &PPC::F8RCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002027 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002028 case MVT::v16i8:
2029 case MVT::v8i16:
2030 case MVT::v4i32:
2031 case MVT::v4f32:
Craig Topperc9099502012-04-20 06:31:50 +00002032 RC = &PPC::VRRCRegClass;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002033 break;
2034 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002035
Tilmann Schellerffd02002009-07-03 06:45:56 +00002036 // Transform the arguments stored in physical registers into virtual ones.
Devang Patel68e6bee2011-02-21 23:21:26 +00002037 unsigned Reg = MF.addLiveIn(VA.getLocReg(), RC);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002038 SDValue ArgValue = DAG.getCopyFromReg(Chain, dl, Reg, ValVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002039
Dan Gohman98ca4f22009-08-05 01:29:28 +00002040 InVals.push_back(ArgValue);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002041 } else {
2042 // Argument stored in memory.
2043 assert(VA.isMemLoc());
2044
2045 unsigned ArgSize = VA.getLocVT().getSizeInBits() / 8;
2046 int FI = MFI->CreateFixedObject(ArgSize, VA.getLocMemOffset(),
Evan Chenged2ae132010-07-03 00:40:23 +00002047 isImmutable);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002048
2049 // Create load nodes to retrieve arguments from the stack.
2050 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002051 InVals.push_back(DAG.getLoad(VA.getValVT(), dl, Chain, FIN,
2052 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002053 false, false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002054 }
2055 }
2056
2057 // Assign locations to all of the incoming aggregate by value arguments.
2058 // Aggregates passed by value are stored in the local variable space of the
2059 // caller's stack frame, right above the parameter list area.
2060 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00002061 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00002062 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002063
2064 // Reserve stack space for the allocations in CCInfo.
2065 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
2066
Bill Schmidt212af6a2013-02-06 17:33:58 +00002067 CCByValInfo.AnalyzeFormalArguments(Ins, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002068
2069 // Area that is at least reserved in the caller of this function.
2070 unsigned MinReservedArea = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002071
Tilmann Schellerffd02002009-07-03 06:45:56 +00002072 // Set the size that is at least reserved in caller of this function. Tail
2073 // call optimized function's reserved stack space needs to be aligned so that
2074 // taking the difference between two stack areas will result in an aligned
2075 // stack.
2076 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2077
2078 MinReservedArea =
2079 std::max(MinReservedArea,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002080 PPCFrameLowering::getMinCallFrameSize(false, false));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002081
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002082 unsigned TargetAlign = DAG.getMachineFunction().getTarget().getFrameLowering()->
Tilmann Schellerffd02002009-07-03 06:45:56 +00002083 getStackAlignment();
2084 unsigned AlignMask = TargetAlign-1;
2085 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002086
Tilmann Schellerffd02002009-07-03 06:45:56 +00002087 FI->setMinReservedArea(MinReservedArea);
2088
2089 SmallVector<SDValue, 8> MemOps;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002090
Tilmann Schellerffd02002009-07-03 06:45:56 +00002091 // If the function takes variable number of arguments, make a frame index for
2092 // the start of the first vararg value... for expansion of llvm.va_start.
2093 if (isVarArg) {
Craig Topperc5eaae42012-03-11 07:57:25 +00002094 static const uint16_t GPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002095 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2096 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2097 };
2098 const unsigned NumGPArgRegs = array_lengthof(GPArgRegs);
2099
Craig Topperc5eaae42012-03-11 07:57:25 +00002100 static const uint16_t FPArgRegs[] = {
Tilmann Schellerffd02002009-07-03 06:45:56 +00002101 PPC::F1, PPC::F2, PPC::F3, PPC::F4, PPC::F5, PPC::F6, PPC::F7,
2102 PPC::F8
2103 };
2104 const unsigned NumFPArgRegs = array_lengthof(FPArgRegs);
2105
Dan Gohman1e93df62010-04-17 14:41:14 +00002106 FuncInfo->setVarArgsNumGPR(CCInfo.getFirstUnallocated(GPArgRegs,
2107 NumGPArgRegs));
2108 FuncInfo->setVarArgsNumFPR(CCInfo.getFirstUnallocated(FPArgRegs,
2109 NumFPArgRegs));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002110
2111 // Make room for NumGPArgRegs and NumFPArgRegs.
2112 int Depth = NumGPArgRegs * PtrVT.getSizeInBits()/8 +
Owen Anderson825b72b2009-08-11 20:47:22 +00002113 NumFPArgRegs * EVT(MVT::f64).getSizeInBits()/8;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002114
Dan Gohman1e93df62010-04-17 14:41:14 +00002115 FuncInfo->setVarArgsStackOffset(
2116 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002117 CCInfo.getNextStackOffset(), true));
Tilmann Schellerffd02002009-07-03 06:45:56 +00002118
Dan Gohman1e93df62010-04-17 14:41:14 +00002119 FuncInfo->setVarArgsFrameIndex(MFI->CreateStackObject(Depth, 8, false));
2120 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002121
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002122 // The fixed integer arguments of a variadic function are stored to the
2123 // VarArgsFrameIndex on the stack so that they may be loaded by deferencing
2124 // the result of va_next.
2125 for (unsigned GPRIndex = 0; GPRIndex != NumGPArgRegs; ++GPRIndex) {
2126 // Get an existing live-in vreg, or add a new one.
2127 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(GPArgRegs[GPRIndex]);
2128 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002129 VReg = MF.addLiveIn(GPArgRegs[GPRIndex], &PPC::GPRCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002130
Dan Gohman98ca4f22009-08-05 01:29:28 +00002131 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002132 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2133 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002134 MemOps.push_back(Store);
2135 // Increment the address by four for the next argument to store
2136 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
2137 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2138 }
2139
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002140 // FIXME 32-bit SVR4: We only need to save FP argument registers if CR bit 6
2141 // is set.
Tilmann Schellerffd02002009-07-03 06:45:56 +00002142 // The double arguments are stored to the VarArgsFrameIndex
2143 // on the stack.
Jakob Stoklund Olesen4f9af2e2010-10-11 20:43:09 +00002144 for (unsigned FPRIndex = 0; FPRIndex != NumFPArgRegs; ++FPRIndex) {
2145 // Get an existing live-in vreg, or add a new one.
2146 unsigned VReg = MF.getRegInfo().getLiveInVirtReg(FPArgRegs[FPRIndex]);
2147 if (!VReg)
Devang Patel68e6bee2011-02-21 23:21:26 +00002148 VReg = MF.addLiveIn(FPArgRegs[FPRIndex], &PPC::F8RCRegClass);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002149
Owen Anderson825b72b2009-08-11 20:47:22 +00002150 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, MVT::f64);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002151 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2152 MachinePointerInfo(), false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00002153 MemOps.push_back(Store);
2154 // Increment the address by eight for the next argument to store
Owen Anderson825b72b2009-08-11 20:47:22 +00002155 SDValue PtrOff = DAG.getConstant(EVT(MVT::f64).getSizeInBits()/8,
Tilmann Schellerffd02002009-07-03 06:45:56 +00002156 PtrVT);
2157 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2158 }
2159 }
2160
2161 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002162 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002163 MVT::Other, &MemOps[0], MemOps.size());
Tilmann Schellerffd02002009-07-03 06:45:56 +00002164
Dan Gohman98ca4f22009-08-05 01:29:28 +00002165 return Chain;
Tilmann Schellerffd02002009-07-03 06:45:56 +00002166}
2167
Bill Schmidt726c2372012-10-23 15:51:16 +00002168// PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2169// value to MVT::i64 and then truncate to the correct register size.
2170SDValue
2171PPCTargetLowering::extendArgForPPC64(ISD::ArgFlagsTy Flags, EVT ObjectVT,
2172 SelectionDAG &DAG, SDValue ArgVal,
2173 DebugLoc dl) const {
2174 if (Flags.isSExt())
2175 ArgVal = DAG.getNode(ISD::AssertSext, dl, MVT::i64, ArgVal,
2176 DAG.getValueType(ObjectVT));
2177 else if (Flags.isZExt())
2178 ArgVal = DAG.getNode(ISD::AssertZext, dl, MVT::i64, ArgVal,
2179 DAG.getValueType(ObjectVT));
2180
2181 return DAG.getNode(ISD::TRUNCATE, dl, MVT::i32, ArgVal);
2182}
2183
2184// Set the size that is at least reserved in caller of this function. Tail
2185// call optimized functions' reserved stack space needs to be aligned so that
2186// taking the difference between two stack areas will result in an aligned
2187// stack.
2188void
2189PPCTargetLowering::setMinReservedArea(MachineFunction &MF, SelectionDAG &DAG,
2190 unsigned nAltivecParamsAtEnd,
2191 unsigned MinReservedArea,
2192 bool isPPC64) const {
2193 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
2194 // Add the Altivec parameters at the end, if needed.
2195 if (nAltivecParamsAtEnd) {
2196 MinReservedArea = ((MinReservedArea+15)/16)*16;
2197 MinReservedArea += 16*nAltivecParamsAtEnd;
2198 }
2199 MinReservedArea =
2200 std::max(MinReservedArea,
2201 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
2202 unsigned TargetAlign
2203 = DAG.getMachineFunction().getTarget().getFrameLowering()->
2204 getStackAlignment();
2205 unsigned AlignMask = TargetAlign-1;
2206 MinReservedArea = (MinReservedArea + AlignMask) & ~AlignMask;
2207 FI->setMinReservedArea(MinReservedArea);
2208}
2209
Tilmann Schellerffd02002009-07-03 06:45:56 +00002210SDValue
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002211PPCTargetLowering::LowerFormalArguments_64SVR4(
2212 SDValue Chain,
2213 CallingConv::ID CallConv, bool isVarArg,
2214 const SmallVectorImpl<ISD::InputArg>
2215 &Ins,
2216 DebugLoc dl, SelectionDAG &DAG,
2217 SmallVectorImpl<SDValue> &InVals) const {
2218 // TODO: add description of PPC stack frame format, or at least some docs.
2219 //
2220 MachineFunction &MF = DAG.getMachineFunction();
2221 MachineFrameInfo *MFI = MF.getFrameInfo();
2222 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
2223
2224 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
2225 // Potential tail calls could cause overwriting of argument stack slots.
2226 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2227 (CallConv == CallingConv::Fast));
2228 unsigned PtrByteSize = 8;
2229
2230 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
2231 // Area that is at least reserved in caller of this function.
2232 unsigned MinReservedArea = ArgOffset;
2233
2234 static const uint16_t GPR[] = {
2235 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2236 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2237 };
2238
2239 static const uint16_t *FPR = GetFPR();
2240
2241 static const uint16_t VR[] = {
2242 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2243 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2244 };
2245
2246 const unsigned Num_GPR_Regs = array_lengthof(GPR);
2247 const unsigned Num_FPR_Regs = 13;
2248 const unsigned Num_VR_Regs = array_lengthof(VR);
2249
2250 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
2251
2252 // Add DAG nodes to load the arguments or copy them out of registers. On
2253 // entry to a function on PPC, the arguments start after the linkage area,
2254 // although the first ones are often in registers.
2255
2256 SmallVector<SDValue, 8> MemOps;
2257 unsigned nAltivecParamsAtEnd = 0;
2258 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidt49deebb2013-02-20 17:31:41 +00002259 unsigned CurArgIdx = 0;
2260 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002261 SDValue ArgVal;
2262 bool needsLoad = false;
2263 EVT ObjectVT = Ins[ArgNo].VT;
2264 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
2265 unsigned ArgSize = ObjSize;
2266 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidt49deebb2013-02-20 17:31:41 +00002267 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2268 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002269
2270 unsigned CurArgOffset = ArgOffset;
2271
2272 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
2273 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2274 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
2275 if (isVarArg) {
2276 MinReservedArea = ((MinReservedArea+15)/16)*16;
2277 MinReservedArea += CalculateStackSlotSize(ObjectVT,
2278 Flags,
2279 PtrByteSize);
2280 } else
2281 nAltivecParamsAtEnd++;
2282 } else
2283 // Calculate min reserved area.
2284 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
2285 Flags,
2286 PtrByteSize);
2287
2288 // FIXME the codegen can be much improved in some cases.
2289 // We do not have to keep everything in memory.
2290 if (Flags.isByVal()) {
2291 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
2292 ObjSize = Flags.getByValSize();
2293 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidt42d43352012-10-31 01:15:05 +00002294 // Empty aggregate parameters do not take up registers. Examples:
2295 // struct { } a;
2296 // union { } b;
2297 // int c[0];
2298 // etc. However, we have to provide a place-holder in InVals, so
2299 // pretend we have an 8-byte item at the current address for that
2300 // purpose.
2301 if (!ObjSize) {
2302 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2303 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2304 InVals.push_back(FIN);
2305 continue;
2306 }
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002307 // All aggregates smaller than 8 bytes must be passed right-justified.
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002308 if (ObjSize < PtrByteSize)
2309 CurArgOffset = CurArgOffset + (PtrByteSize - ObjSize);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002310 // The value of the object is its address.
2311 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
2312 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2313 InVals.push_back(FIN);
Bill Schmidt37900c52012-10-25 13:38:09 +00002314
2315 if (ObjSize < 8) {
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002316 if (GPR_idx != Num_GPR_Regs) {
Bill Schmidt37900c52012-10-25 13:38:09 +00002317 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002318 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002319 SDValue Store;
2320
2321 if (ObjSize==1 || ObjSize==2 || ObjSize==4) {
2322 EVT ObjType = (ObjSize == 1 ? MVT::i8 :
2323 (ObjSize == 2 ? MVT::i16 : MVT::i32));
2324 Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
2325 MachinePointerInfo(FuncArg, CurArgOffset),
2326 ObjType, false, false, 0);
2327 } else {
2328 // For sizes that don't fit a truncating store (3, 5, 6, 7),
2329 // store the whole register as-is to the parameter save area
2330 // slot. The address of the parameter was already calculated
2331 // above (InVals.push_back(FIN)) to be the right-justified
2332 // offset within the slot. For this store, we need a new
2333 // frame index that points at the beginning of the slot.
2334 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2335 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2336 Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2337 MachinePointerInfo(FuncArg, ArgOffset),
2338 false, false, 0);
2339 }
2340
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002341 MemOps.push_back(Store);
2342 ++GPR_idx;
2343 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002344 // Whether we copied from a register or not, advance the offset
2345 // into the parameter save area by a full doubleword.
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002346 ArgOffset += PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002347 continue;
2348 }
Bill Schmidt37900c52012-10-25 13:38:09 +00002349
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002350 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2351 // Store whatever pieces of the object are in registers
2352 // to memory. ArgOffset will be the address of the beginning
2353 // of the object.
2354 if (GPR_idx != Num_GPR_Regs) {
2355 unsigned VReg;
2356 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2357 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
2358 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2359 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt37900c52012-10-25 13:38:09 +00002360 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002361 MachinePointerInfo(FuncArg, ArgOffset),
2362 false, false, 0);
2363 MemOps.push_back(Store);
2364 ++GPR_idx;
2365 ArgOffset += PtrByteSize;
2366 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00002367 ArgOffset += ArgSize - j;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002368 break;
2369 }
2370 }
2371 continue;
2372 }
2373
2374 switch (ObjectVT.getSimpleVT().SimpleTy) {
2375 default: llvm_unreachable("Unhandled argument type!");
2376 case MVT::i32:
2377 case MVT::i64:
2378 if (GPR_idx != Num_GPR_Regs) {
2379 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2380 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
2381
Bill Schmidt726c2372012-10-23 15:51:16 +00002382 if (ObjectVT == MVT::i32)
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002383 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
2384 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002385 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002386
2387 ++GPR_idx;
2388 } else {
2389 needsLoad = true;
2390 ArgSize = PtrByteSize;
2391 }
2392 ArgOffset += 8;
2393 break;
2394
2395 case MVT::f32:
2396 case MVT::f64:
2397 // Every 8 bytes of argument space consumes one of the GPRs available for
2398 // argument passing.
2399 if (GPR_idx != Num_GPR_Regs) {
2400 ++GPR_idx;
2401 }
2402 if (FPR_idx != Num_FPR_Regs) {
2403 unsigned VReg;
2404
2405 if (ObjectVT == MVT::f32)
2406 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
2407 else
2408 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
2409
2410 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2411 ++FPR_idx;
2412 } else {
2413 needsLoad = true;
Bill Schmidta867f372012-10-11 15:38:20 +00002414 ArgSize = PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002415 }
2416
2417 ArgOffset += 8;
2418 break;
2419 case MVT::v4f32:
2420 case MVT::v4i32:
2421 case MVT::v8i16:
2422 case MVT::v16i8:
2423 // Note that vector arguments in registers don't reserve stack space,
2424 // except in varargs functions.
2425 if (VR_idx != Num_VR_Regs) {
2426 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
2427 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
2428 if (isVarArg) {
2429 while ((ArgOffset % 16) != 0) {
2430 ArgOffset += PtrByteSize;
2431 if (GPR_idx != Num_GPR_Regs)
2432 GPR_idx++;
2433 }
2434 ArgOffset += 16;
2435 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
2436 }
2437 ++VR_idx;
2438 } else {
2439 // Vectors are aligned.
2440 ArgOffset = ((ArgOffset+15)/16)*16;
2441 CurArgOffset = ArgOffset;
2442 ArgOffset += 16;
2443 needsLoad = true;
2444 }
2445 break;
2446 }
2447
2448 // We need to load the argument to a virtual register if we determined
2449 // above that we ran out of physical registers of the appropriate type.
2450 if (needsLoad) {
2451 int FI = MFI->CreateFixedObject(ObjSize,
2452 CurArgOffset + (ArgSize - ObjSize),
2453 isImmutable);
2454 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
2455 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
2456 false, false, false, 0);
2457 }
2458
2459 InVals.push_back(ArgVal);
2460 }
2461
2462 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002463 // call optimized functions' reserved stack space needs to be aligned so that
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002464 // taking the difference between two stack areas will result in an aligned
2465 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002466 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, true);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002467
2468 // If the function takes variable number of arguments, make a frame index for
2469 // the start of the first vararg value... for expansion of llvm.va_start.
2470 if (isVarArg) {
2471 int Depth = ArgOffset;
2472
2473 FuncInfo->setVarArgsFrameIndex(
Bill Schmidt726c2372012-10-23 15:51:16 +00002474 MFI->CreateFixedObject(PtrByteSize, Depth, true));
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002475 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
2476
2477 // If this function is vararg, store any remaining integer argument regs
2478 // to their spots on the stack so that they may be loaded by deferencing the
2479 // result of va_next.
2480 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
2481 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2482 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
2483 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2484 MachinePointerInfo(), false, false, 0);
2485 MemOps.push_back(Store);
2486 // Increment the address by four for the next argument to store
Bill Schmidt726c2372012-10-23 15:51:16 +00002487 SDValue PtrOff = DAG.getConstant(PtrByteSize, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002488 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
2489 }
2490 }
2491
2492 if (!MemOps.empty())
2493 Chain = DAG.getNode(ISD::TokenFactor, dl,
2494 MVT::Other, &MemOps[0], MemOps.size());
2495
2496 return Chain;
2497}
2498
2499SDValue
2500PPCTargetLowering::LowerFormalArguments_Darwin(
Dan Gohman98ca4f22009-08-05 01:29:28 +00002501 SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002502 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002503 const SmallVectorImpl<ISD::InputArg>
2504 &Ins,
2505 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00002506 SmallVectorImpl<SDValue> &InVals) const {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002507 // TODO: add description of PPC stack frame format, or at least some docs.
2508 //
2509 MachineFunction &MF = DAG.getMachineFunction();
2510 MachineFrameInfo *MFI = MF.getFrameInfo();
Dan Gohman1e93df62010-04-17 14:41:14 +00002511 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Scott Michelfdc40a02009-02-17 22:15:04 +00002512
Owen Andersone50ed302009-08-10 22:56:29 +00002513 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00002514 bool isPPC64 = PtrVT == MVT::i64;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002515 // Potential tail calls could cause overwriting of argument stack slots.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002516 bool isImmutable = !(getTargetMachine().Options.GuaranteedTailCallOpt &&
2517 (CallConv == CallingConv::Fast));
Jim Laskeye9bd7b22006-11-28 14:53:52 +00002518 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Jim Laskey2f616bf2006-11-16 22:43:37 +00002519
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002520 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002521 // Area that is at least reserved in caller of this function.
2522 unsigned MinReservedArea = ArgOffset;
2523
Craig Topperb78ca422012-03-11 07:16:55 +00002524 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002525 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
2526 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
2527 };
Craig Topperb78ca422012-03-11 07:16:55 +00002528 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00002529 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
2530 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
2531 };
Scott Michelfdc40a02009-02-17 22:15:04 +00002532
Craig Topperb78ca422012-03-11 07:16:55 +00002533 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00002534
Craig Topperb78ca422012-03-11 07:16:55 +00002535 static const uint16_t VR[] = {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002536 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
2537 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
2538 };
Chris Lattnerc91a4752006-06-26 22:48:35 +00002539
Owen Anderson718cb662007-09-07 04:06:50 +00002540 const unsigned Num_GPR_Regs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002541 const unsigned Num_FPR_Regs = 13;
Owen Anderson718cb662007-09-07 04:06:50 +00002542 const unsigned Num_VR_Regs = array_lengthof( VR);
Jim Laskey2f616bf2006-11-16 22:43:37 +00002543
2544 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002545
Craig Topperb78ca422012-03-11 07:16:55 +00002546 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Scott Michelfdc40a02009-02-17 22:15:04 +00002547
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002548 // In 32-bit non-varargs functions, the stack space for vectors is after the
2549 // stack space for non-vectors. We do not use this space unless we have
2550 // too many vectors to fit in registers, something that only occurs in
Scott Michelfdc40a02009-02-17 22:15:04 +00002551 // constructed examples:), but we have to walk the arglist to figure
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002552 // that out...for the pathological case, compute VecArgOffset as the
2553 // start of the vector parameter area. Computing VecArgOffset is the
2554 // entire point of the following loop.
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002555 unsigned VecArgOffset = ArgOffset;
2556 if (!isVarArg && !isPPC64) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002557 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002558 ++ArgNo) {
Owen Andersone50ed302009-08-10 22:56:29 +00002559 EVT ObjectVT = Ins[ArgNo].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002560 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002561
Duncan Sands276dcbd2008-03-21 09:14:45 +00002562 if (Flags.isByVal()) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002563 // ObjSize is the true size, ArgSize rounded up to multiple of regs.
Benjamin Kramer263109d2012-01-20 14:42:32 +00002564 unsigned ObjSize = Flags.getByValSize();
Scott Michelfdc40a02009-02-17 22:15:04 +00002565 unsigned ArgSize =
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002566 ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
2567 VecArgOffset += ArgSize;
2568 continue;
2569 }
2570
Owen Anderson825b72b2009-08-11 20:47:22 +00002571 switch(ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002572 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002573 case MVT::i32:
2574 case MVT::f32:
Bill Schmidt419f3762012-09-19 15:42:13 +00002575 VecArgOffset += 4;
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002576 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002577 case MVT::i64: // PPC64
2578 case MVT::f64:
Bill Schmidt419f3762012-09-19 15:42:13 +00002579 // FIXME: We are guaranteed to be !isPPC64 at this point.
2580 // Does MVT::i64 apply?
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002581 VecArgOffset += 8;
2582 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002583 case MVT::v4f32:
2584 case MVT::v4i32:
2585 case MVT::v8i16:
2586 case MVT::v16i8:
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002587 // Nothing to do, we're only looking at Nonvector args here.
2588 break;
2589 }
2590 }
2591 }
2592 // We've found where the vector parameter area in memory is. Skip the
2593 // first 12 parameters; these don't use that memory.
2594 VecArgOffset = ((VecArgOffset+15)/16)*16;
2595 VecArgOffset += 12*16;
2596
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002597 // Add DAG nodes to load the arguments or copy them out of registers. On
Jim Laskey2f616bf2006-11-16 22:43:37 +00002598 // entry to a function on PPC, the arguments start after the linkage area,
2599 // although the first ones are often in registers.
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00002600
Dan Gohman475871a2008-07-27 21:46:04 +00002601 SmallVector<SDValue, 8> MemOps;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002602 unsigned nAltivecParamsAtEnd = 0;
Roman Divacky5236ab32012-09-24 20:47:19 +00002603 Function::const_arg_iterator FuncArg = MF.getFunction()->arg_begin();
Bill Schmidta7f2ce82013-05-08 17:22:33 +00002604 unsigned CurArgIdx = 0;
2605 for (unsigned ArgNo = 0, e = Ins.size(); ArgNo != e; ++ArgNo) {
Dan Gohman475871a2008-07-27 21:46:04 +00002606 SDValue ArgVal;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002607 bool needsLoad = false;
Owen Andersone50ed302009-08-10 22:56:29 +00002608 EVT ObjectVT = Ins[ArgNo].VT;
Duncan Sands83ec4b62008-06-06 12:08:01 +00002609 unsigned ObjSize = ObjectVT.getSizeInBits()/8;
Jim Laskey619965d2006-11-29 13:37:09 +00002610 unsigned ArgSize = ObjSize;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002611 ISD::ArgFlagsTy Flags = Ins[ArgNo].Flags;
Bill Schmidta7f2ce82013-05-08 17:22:33 +00002612 std::advance(FuncArg, Ins[ArgNo].OrigArgIndex - CurArgIdx);
2613 CurArgIdx = Ins[ArgNo].OrigArgIndex;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002614
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002615 unsigned CurArgOffset = ArgOffset;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002616
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002617 // Varargs or 64 bit Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002618 if (ObjectVT==MVT::v4f32 || ObjectVT==MVT::v4i32 ||
2619 ObjectVT==MVT::v8i16 || ObjectVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002620 if (isVarArg || isPPC64) {
2621 MinReservedArea = ((MinReservedArea+15)/16)*16;
Dan Gohman98ca4f22009-08-05 01:29:28 +00002622 MinReservedArea += CalculateStackSlotSize(ObjectVT,
Dan Gohman095cc292008-09-13 01:54:27 +00002623 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002624 PtrByteSize);
2625 } else nAltivecParamsAtEnd++;
2626 } else
2627 // Calculate min reserved area.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002628 MinReservedArea += CalculateStackSlotSize(Ins[ArgNo].VT,
Dan Gohman095cc292008-09-13 01:54:27 +00002629 Flags,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002630 PtrByteSize);
2631
Dale Johannesen8419dd62008-03-07 20:27:40 +00002632 // FIXME the codegen can be much improved in some cases.
2633 // We do not have to keep everything in memory.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002634 if (Flags.isByVal()) {
Dale Johannesen8419dd62008-03-07 20:27:40 +00002635 // ObjSize is the true size, ArgSize rounded up to multiple of registers.
Duncan Sands276dcbd2008-03-21 09:14:45 +00002636 ObjSize = Flags.getByValSize();
Dale Johannesen8419dd62008-03-07 20:27:40 +00002637 ArgSize = ((ObjSize + PtrByteSize - 1)/PtrByteSize) * PtrByteSize;
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002638 // Objects of size 1 and 2 are right justified, everything else is
2639 // left justified. This means the memory address is adjusted forwards.
Dale Johannesen7f96f392008-03-08 01:41:42 +00002640 if (ObjSize==1 || ObjSize==2) {
2641 CurArgOffset = CurArgOffset + (4 - ObjSize);
2642 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002643 // The value of the object is its address.
Evan Chenged2ae132010-07-03 00:40:23 +00002644 int FI = MFI->CreateFixedObject(ObjSize, CurArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002645 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002646 InVals.push_back(FIN);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002647 if (ObjSize==1 || ObjSize==2) {
Dale Johannesen7f96f392008-03-08 01:41:42 +00002648 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002649 unsigned VReg;
2650 if (isPPC64)
2651 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2652 else
2653 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002654 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidt726c2372012-10-23 15:51:16 +00002655 EVT ObjType = ObjSize == 1 ? MVT::i8 : MVT::i16;
Scott Michelfdc40a02009-02-17 22:15:04 +00002656 SDValue Store = DAG.getTruncStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002657 MachinePointerInfo(FuncArg,
2658 CurArgOffset),
Bill Schmidt419f3762012-09-19 15:42:13 +00002659 ObjType, false, false, 0);
Dale Johannesen7f96f392008-03-08 01:41:42 +00002660 MemOps.push_back(Store);
2661 ++GPR_idx;
Dale Johannesen7f96f392008-03-08 01:41:42 +00002662 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002663
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002664 ArgOffset += PtrByteSize;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002665
Dale Johannesen7f96f392008-03-08 01:41:42 +00002666 continue;
2667 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002668 for (unsigned j = 0; j < ArgSize; j += PtrByteSize) {
2669 // Store whatever pieces of the object are in registers
Bill Schmidt419f3762012-09-19 15:42:13 +00002670 // to memory. ArgOffset will be the address of the beginning
2671 // of the object.
Dale Johannesen8419dd62008-03-07 20:27:40 +00002672 if (GPR_idx != Num_GPR_Regs) {
Roman Divacky951cd022011-06-17 15:21:10 +00002673 unsigned VReg;
2674 if (isPPC64)
2675 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
2676 else
2677 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Evan Chenged2ae132010-07-03 00:40:23 +00002678 int FI = MFI->CreateFixedObject(PtrByteSize, ArgOffset, true);
Dan Gohman475871a2008-07-27 21:46:04 +00002679 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002680 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Bill Schmidtb2544ec2012-10-05 21:27:08 +00002681 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
Roman Divacky5236ab32012-09-24 20:47:19 +00002682 MachinePointerInfo(FuncArg, ArgOffset),
David Greene534502d12010-02-15 16:56:53 +00002683 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00002684 MemOps.push_back(Store);
2685 ++GPR_idx;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002686 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00002687 } else {
2688 ArgOffset += ArgSize - (ArgOffset-CurArgOffset);
2689 break;
2690 }
2691 }
2692 continue;
2693 }
2694
Owen Anderson825b72b2009-08-11 20:47:22 +00002695 switch (ObjectVT.getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00002696 default: llvm_unreachable("Unhandled argument type!");
Owen Anderson825b72b2009-08-11 20:47:22 +00002697 case MVT::i32:
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002698 if (!isPPC64) {
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002699 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002700 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002701 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i32);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002702 ++GPR_idx;
2703 } else {
2704 needsLoad = true;
2705 ArgSize = PtrByteSize;
2706 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002707 // All int arguments reserve stack space in the Darwin ABI.
2708 ArgOffset += PtrByteSize;
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002709 break;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002710 }
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002711 // FALLTHROUGH
Owen Anderson825b72b2009-08-11 20:47:22 +00002712 case MVT::i64: // PPC64
Chris Lattnerc91a4752006-06-26 22:48:35 +00002713 if (GPR_idx != Num_GPR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002714 unsigned VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Owen Anderson825b72b2009-08-11 20:47:22 +00002715 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, MVT::i64);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002716
Bill Schmidt726c2372012-10-23 15:51:16 +00002717 if (ObjectVT == MVT::i32)
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002718 // PPC64 passes i8, i16, and i32 values in i64 registers. Promote
Owen Anderson825b72b2009-08-11 20:47:22 +00002719 // value to MVT::i64 and then truncate to the correct register size.
Bill Schmidt726c2372012-10-23 15:51:16 +00002720 ArgVal = extendArgForPPC64(Flags, ObjectVT, DAG, ArgVal, dl);
Bill Wendling5f5bf3a2008-03-07 20:49:02 +00002721
Chris Lattnerc91a4752006-06-26 22:48:35 +00002722 ++GPR_idx;
2723 } else {
2724 needsLoad = true;
Evan Cheng982a0592008-07-24 08:17:07 +00002725 ArgSize = PtrByteSize;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002726 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002727 // All int arguments reserve stack space in the Darwin ABI.
2728 ArgOffset += 8;
Chris Lattnerc91a4752006-06-26 22:48:35 +00002729 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00002730
Owen Anderson825b72b2009-08-11 20:47:22 +00002731 case MVT::f32:
2732 case MVT::f64:
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002733 // Every 4 bytes of argument space consumes one of the GPRs available for
2734 // argument passing.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002735 if (GPR_idx != Num_GPR_Regs) {
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002736 ++GPR_idx;
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002737 if (ObjSize == 8 && GPR_idx != Num_GPR_Regs && !isPPC64)
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002738 ++GPR_idx;
Chris Lattnerbe4849a2006-05-16 18:51:52 +00002739 }
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002740 if (FPR_idx != Num_FPR_Regs) {
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002741 unsigned VReg;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002742
Owen Anderson825b72b2009-08-11 20:47:22 +00002743 if (ObjectVT == MVT::f32)
Devang Patel68e6bee2011-02-21 23:21:26 +00002744 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F4RCRegClass);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002745 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002746 VReg = MF.addLiveIn(FPR[FPR_idx], &PPC::F8RCRegClass);
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00002747
Dan Gohman98ca4f22009-08-05 01:29:28 +00002748 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002749 ++FPR_idx;
2750 } else {
2751 needsLoad = true;
2752 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002753
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002754 // All FP arguments reserve stack space in the Darwin ABI.
2755 ArgOffset += isPPC64 ? 8 : ObjSize;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002756 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00002757 case MVT::v4f32:
2758 case MVT::v4i32:
2759 case MVT::v8i16:
2760 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00002761 // Note that vector arguments in registers don't reserve stack space,
2762 // except in varargs functions.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002763 if (VR_idx != Num_VR_Regs) {
Devang Patel68e6bee2011-02-21 23:21:26 +00002764 unsigned VReg = MF.addLiveIn(VR[VR_idx], &PPC::VRRCRegClass);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002765 ArgVal = DAG.getCopyFromReg(Chain, dl, VReg, ObjectVT);
Dale Johannesen75092de2008-03-12 00:22:17 +00002766 if (isVarArg) {
2767 while ((ArgOffset % 16) != 0) {
2768 ArgOffset += PtrByteSize;
2769 if (GPR_idx != Num_GPR_Regs)
2770 GPR_idx++;
2771 }
2772 ArgOffset += 16;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00002773 GPR_idx = std::min(GPR_idx+4, Num_GPR_Regs); // FIXME correct for ppc64?
Dale Johannesen75092de2008-03-12 00:22:17 +00002774 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002775 ++VR_idx;
2776 } else {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00002777 if (!isVarArg && !isPPC64) {
2778 // Vectors go after all the nonvectors.
2779 CurArgOffset = VecArgOffset;
2780 VecArgOffset += 16;
2781 } else {
2782 // Vectors are aligned.
2783 ArgOffset = ((ArgOffset+15)/16)*16;
2784 CurArgOffset = ArgOffset;
2785 ArgOffset += 16;
Dale Johannesen404d9902008-03-12 00:49:20 +00002786 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002787 needsLoad = true;
2788 }
2789 break;
2790 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002791
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002792 // We need to load the argument to a virtual register if we determined above
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002793 // that we ran out of physical registers of the appropriate type.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002794 if (needsLoad) {
Chris Lattner9f72d1a2008-02-13 07:35:30 +00002795 int FI = MFI->CreateFixedObject(ObjSize,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002796 CurArgOffset + (ArgSize - ObjSize),
Evan Chenged2ae132010-07-03 00:40:23 +00002797 isImmutable);
Dan Gohman475871a2008-07-27 21:46:04 +00002798 SDValue FIN = DAG.getFrameIndex(FI, PtrVT);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00002799 ArgVal = DAG.getLoad(ObjectVT, dl, Chain, FIN, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00002800 false, false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002801 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002802
Dan Gohman98ca4f22009-08-05 01:29:28 +00002803 InVals.push_back(ArgVal);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002804 }
Dale Johannesen8419dd62008-03-07 20:27:40 +00002805
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002806 // Set the size that is at least reserved in caller of this function. Tail
Bill Schmidt726c2372012-10-23 15:51:16 +00002807 // call optimized functions' reserved stack space needs to be aligned so that
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002808 // taking the difference between two stack areas will result in an aligned
2809 // stack.
Bill Schmidt726c2372012-10-23 15:51:16 +00002810 setMinReservedArea(MF, DAG, nAltivecParamsAtEnd, MinReservedArea, isPPC64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002811
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002812 // If the function takes variable number of arguments, make a frame index for
2813 // the start of the first vararg value... for expansion of llvm.va_start.
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002814 if (isVarArg) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00002815 int Depth = ArgOffset;
Scott Michelfdc40a02009-02-17 22:15:04 +00002816
Dan Gohman1e93df62010-04-17 14:41:14 +00002817 FuncInfo->setVarArgsFrameIndex(
2818 MFI->CreateFixedObject(PtrVT.getSizeInBits()/8,
Evan Chenged2ae132010-07-03 00:40:23 +00002819 Depth, true));
Dan Gohman1e93df62010-04-17 14:41:14 +00002820 SDValue FIN = DAG.getFrameIndex(FuncInfo->getVarArgsFrameIndex(), PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00002821
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002822 // If this function is vararg, store any remaining integer argument regs
2823 // to their spots on the stack so that they may be loaded by deferencing the
2824 // result of va_next.
Chris Lattneraf4ec0c2006-05-16 18:58:15 +00002825 for (; GPR_idx != Num_GPR_Regs; ++GPR_idx) {
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002826 unsigned VReg;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00002827
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002828 if (isPPC64)
Devang Patel68e6bee2011-02-21 23:21:26 +00002829 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::G8RCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002830 else
Devang Patel68e6bee2011-02-21 23:21:26 +00002831 VReg = MF.addLiveIn(GPR[GPR_idx], &PPC::GPRCRegClass);
Chris Lattnerb1eb9872006-11-18 01:57:19 +00002832
Dan Gohman98ca4f22009-08-05 01:29:28 +00002833 SDValue Val = DAG.getCopyFromReg(Chain, dl, VReg, PtrVT);
Chris Lattner6229d0a2010-09-21 18:41:36 +00002834 SDValue Store = DAG.getStore(Val.getValue(1), dl, Val, FIN,
2835 MachinePointerInfo(), false, false, 0);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002836 MemOps.push_back(Store);
2837 // Increment the address by four for the next argument to store
Dan Gohman475871a2008-07-27 21:46:04 +00002838 SDValue PtrOff = DAG.getConstant(PtrVT.getSizeInBits()/8, PtrVT);
Dale Johannesen39355f92009-02-04 02:34:38 +00002839 FIN = DAG.getNode(ISD::ADD, dl, PtrOff.getValueType(), FIN, PtrOff);
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002840 }
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002841 }
Scott Michelfdc40a02009-02-17 22:15:04 +00002842
Dale Johannesen8419dd62008-03-07 20:27:40 +00002843 if (!MemOps.empty())
Dan Gohman98ca4f22009-08-05 01:29:28 +00002844 Chain = DAG.getNode(ISD::TokenFactor, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00002845 MVT::Other, &MemOps[0], MemOps.size());
Dale Johannesen8419dd62008-03-07 20:27:40 +00002846
Dan Gohman98ca4f22009-08-05 01:29:28 +00002847 return Chain;
Chris Lattner8ab5fe52006-05-16 18:18:50 +00002848}
2849
Bill Schmidt419f3762012-09-19 15:42:13 +00002850/// CalculateParameterAndLinkageAreaSize - Get the size of the parameter plus
2851/// linkage area for the Darwin ABI, or the 64-bit SVR4 ABI.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002852static unsigned
2853CalculateParameterAndLinkageAreaSize(SelectionDAG &DAG,
2854 bool isPPC64,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002855 bool isVarArg,
2856 unsigned CC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002857 const SmallVectorImpl<ISD::OutputArg>
2858 &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00002859 const SmallVectorImpl<SDValue> &OutVals,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002860 unsigned &nAltivecParamsAtEnd) {
2861 // Count how many bytes are to be pushed on the stack, including the linkage
2862 // area, and parameter passing area. We start with 24/48 bytes, which is
2863 // prereserved space for [SP][CR][LR][3 x unused].
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002864 unsigned NumBytes = PPCFrameLowering::getLinkageSize(isPPC64, true);
Dan Gohman98ca4f22009-08-05 01:29:28 +00002865 unsigned NumOps = Outs.size();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002866 unsigned PtrByteSize = isPPC64 ? 8 : 4;
2867
2868 // Add up all the space actually used.
2869 // In 32-bit non-varargs calls, Altivec parameters all go at the end; usually
2870 // they all go in registers, but we must reserve stack space for them for
2871 // possible use by the caller. In varargs or 64-bit calls, parameters are
2872 // assigned stack space in order, with padding so Altivec parameters are
2873 // 16-byte aligned.
2874 nAltivecParamsAtEnd = 0;
2875 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00002876 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Dan Gohmanc9403652010-07-07 15:54:55 +00002877 EVT ArgVT = Outs[i].VT;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002878 // Varargs Altivec parameters are padded to a 16 byte boundary.
Owen Anderson825b72b2009-08-11 20:47:22 +00002879 if (ArgVT==MVT::v4f32 || ArgVT==MVT::v4i32 ||
2880 ArgVT==MVT::v8i16 || ArgVT==MVT::v16i8) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002881 if (!isVarArg && !isPPC64) {
2882 // Non-varargs Altivec parameters go after all the non-Altivec
2883 // parameters; handle those later so we know how much padding we need.
2884 nAltivecParamsAtEnd++;
2885 continue;
2886 }
2887 // Varargs and 64-bit Altivec parameters are padded to 16 byte boundary.
2888 NumBytes = ((NumBytes+15)/16)*16;
2889 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002890 NumBytes += CalculateStackSlotSize(ArgVT, Flags, PtrByteSize);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002891 }
2892
2893 // Allow for Altivec parameters at the end, if needed.
2894 if (nAltivecParamsAtEnd) {
2895 NumBytes = ((NumBytes+15)/16)*16;
2896 NumBytes += 16*nAltivecParamsAtEnd;
2897 }
2898
2899 // The prolog code of the callee may store up to 8 GPR argument registers to
2900 // the stack, allowing va_start to index over them in memory if its varargs.
2901 // Because we cannot tell if this is needed on the caller side, we have to
2902 // conservatively assume that it is needed. As such, make sure we have at
2903 // least enough stack space for the caller to store the 8 GPRs.
2904 NumBytes = std::max(NumBytes,
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00002905 PPCFrameLowering::getMinCallFrameSize(isPPC64, true));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002906
2907 // Tail call needs the stack to be aligned.
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002908 if (CC == CallingConv::Fast && DAG.getTarget().Options.GuaranteedTailCallOpt){
2909 unsigned TargetAlign = DAG.getMachineFunction().getTarget().
2910 getFrameLowering()->getStackAlignment();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002911 unsigned AlignMask = TargetAlign-1;
2912 NumBytes = (NumBytes + AlignMask) & ~AlignMask;
2913 }
2914
2915 return NumBytes;
2916}
2917
2918/// CalculateTailCallSPDiff - Get the amount the stack pointer has to be
Chris Lattner7a2bdde2011-04-15 05:18:47 +00002919/// adjusted to accommodate the arguments for the tailcall.
Dale Johannesenb60d5192009-11-24 01:09:07 +00002920static int CalculateTailCallSPDiff(SelectionDAG& DAG, bool isTailCall,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002921 unsigned ParamSize) {
2922
Dale Johannesenb60d5192009-11-24 01:09:07 +00002923 if (!isTailCall) return 0;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002924
2925 PPCFunctionInfo *FI = DAG.getMachineFunction().getInfo<PPCFunctionInfo>();
2926 unsigned CallerMinReservedArea = FI->getMinReservedArea();
2927 int SPDiff = (int)CallerMinReservedArea - (int)ParamSize;
2928 // Remember only if the new adjustement is bigger.
2929 if (SPDiff < FI->getTailCallSPDelta())
2930 FI->setTailCallSPDelta(SPDiff);
2931
2932 return SPDiff;
2933}
2934
Dan Gohman98ca4f22009-08-05 01:29:28 +00002935/// IsEligibleForTailCallOptimization - Check whether the call is eligible
2936/// for tail call optimization. Targets which want to do tail call
2937/// optimization should implement this function.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002938bool
Dan Gohman98ca4f22009-08-05 01:29:28 +00002939PPCTargetLowering::IsEligibleForTailCallOptimization(SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002940 CallingConv::ID CalleeCC,
Dan Gohman98ca4f22009-08-05 01:29:28 +00002941 bool isVarArg,
2942 const SmallVectorImpl<ISD::InputArg> &Ins,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002943 SelectionDAG& DAG) const {
Nick Lewycky8a8d4792011-12-02 22:16:29 +00002944 if (!getTargetMachine().Options.GuaranteedTailCallOpt)
Evan Cheng6c2e8a92010-01-29 23:05:56 +00002945 return false;
2946
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002947 // Variable argument functions are not supported.
Dan Gohman98ca4f22009-08-05 01:29:28 +00002948 if (isVarArg)
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002949 return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002950
Dan Gohman98ca4f22009-08-05 01:29:28 +00002951 MachineFunction &MF = DAG.getMachineFunction();
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00002952 CallingConv::ID CallerCC = MF.getFunction()->getCallingConv();
Dan Gohman98ca4f22009-08-05 01:29:28 +00002953 if (CalleeCC == CallingConv::Fast && CallerCC == CalleeCC) {
2954 // Functions containing by val parameters are not supported.
2955 for (unsigned i = 0; i != Ins.size(); i++) {
2956 ISD::ArgFlagsTy Flags = Ins[i].Flags;
2957 if (Flags.isByVal()) return false;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002958 }
Dan Gohman98ca4f22009-08-05 01:29:28 +00002959
2960 // Non PIC/GOT tail calls are supported.
2961 if (getTargetMachine().getRelocationModel() != Reloc::PIC_)
2962 return true;
2963
2964 // At the moment we can only do local tail calls (in same module, hidden
2965 // or protected) if we are generating PIC.
2966 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
2967 return G->getGlobal()->hasHiddenVisibility()
2968 || G->getGlobal()->hasProtectedVisibility();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002969 }
2970
2971 return false;
2972}
2973
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002974/// isCallCompatibleAddress - Return the immediate to use if the specified
2975/// 32-bit value is representable in the immediate field of a BxA instruction.
Dan Gohman475871a2008-07-27 21:46:04 +00002976static SDNode *isBLACompatibleAddress(SDValue Op, SelectionDAG &DAG) {
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002977 ConstantSDNode *C = dyn_cast<ConstantSDNode>(Op);
2978 if (!C) return 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00002979
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002980 int Addr = C->getZExtValue();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002981 if ((Addr & 3) != 0 || // Low 2 bits are implicitly zero.
Richard Smith1144af32012-08-24 23:29:28 +00002982 SignExtend32<26>(Addr) != Addr)
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002983 return 0; // Top 6 bits have to be sext of immediate.
Scott Michelfdc40a02009-02-17 22:15:04 +00002984
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00002985 return DAG.getConstant((int)C->getZExtValue() >> 2,
Gabor Greifba36cb52008-08-28 21:40:38 +00002986 DAG.getTargetLoweringInfo().getPointerTy()).getNode();
Chris Lattnerc703a8f2006-05-17 19:00:46 +00002987}
2988
Dan Gohman844731a2008-05-13 00:00:25 +00002989namespace {
2990
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002991struct TailCallArgumentInfo {
Dan Gohman475871a2008-07-27 21:46:04 +00002992 SDValue Arg;
2993 SDValue FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00002994 int FrameIdx;
2995
2996 TailCallArgumentInfo() : FrameIdx(0) {}
2997};
2998
Dan Gohman844731a2008-05-13 00:00:25 +00002999}
3000
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003001/// StoreTailCallArgumentsToStackSlot - Stores arguments to their stack slot.
3002static void
3003StoreTailCallArgumentsToStackSlot(SelectionDAG &DAG,
Evan Chengff89dcb2009-10-18 18:16:27 +00003004 SDValue Chain,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003005 const SmallVector<TailCallArgumentInfo, 8> &TailCallArgs,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003006 SmallVector<SDValue, 8> &MemOpChains,
3007 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003008 for (unsigned i = 0, e = TailCallArgs.size(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00003009 SDValue Arg = TailCallArgs[i].Arg;
3010 SDValue FIN = TailCallArgs[i].FrameIdxOp;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003011 int FI = TailCallArgs[i].FrameIdx;
3012 // Store relative to framepointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00003013 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, FIN,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003014 MachinePointerInfo::getFixedStack(FI),
3015 false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003016 }
3017}
3018
3019/// EmitTailCallStoreFPAndRetAddr - Move the frame pointer and return address to
3020/// the appropriate stack slot for the tail call optimized function call.
Dan Gohman475871a2008-07-27 21:46:04 +00003021static SDValue EmitTailCallStoreFPAndRetAddr(SelectionDAG &DAG,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003022 MachineFunction &MF,
Dan Gohman475871a2008-07-27 21:46:04 +00003023 SDValue Chain,
3024 SDValue OldRetAddr,
3025 SDValue OldFP,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003026 int SPDiff,
3027 bool isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003028 bool isDarwinABI,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003029 DebugLoc dl) {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003030 if (SPDiff) {
3031 // Calculate the new stack slot for the return address.
3032 int SlotSize = isPPC64 ? 8 : 4;
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003033 int NewRetAddrLoc = SPDiff + PPCFrameLowering::getReturnSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003034 isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003035 int NewRetAddr = MF.getFrameInfo()->CreateFixedObject(SlotSize,
Evan Chenged2ae132010-07-03 00:40:23 +00003036 NewRetAddrLoc, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003037 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003038 SDValue NewRetAddrFrIdx = DAG.getFrameIndex(NewRetAddr, VT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003039 Chain = DAG.getStore(Chain, dl, OldRetAddr, NewRetAddrFrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003040 MachinePointerInfo::getFixedStack(NewRetAddr),
David Greene534502d12010-02-15 16:56:53 +00003041 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003042
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003043 // When using the 32/64-bit SVR4 ABI there is no need to move the FP stack
3044 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003045 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003046 int NewFPLoc =
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003047 SPDiff + PPCFrameLowering::getFramePointerSaveOffset(isPPC64, isDarwinABI);
David Greene3f2bf852009-11-12 20:49:22 +00003048 int NewFPIdx = MF.getFrameInfo()->CreateFixedObject(SlotSize, NewFPLoc,
Evan Chenged2ae132010-07-03 00:40:23 +00003049 true);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003050 SDValue NewFramePtrIdx = DAG.getFrameIndex(NewFPIdx, VT);
3051 Chain = DAG.getStore(Chain, dl, OldFP, NewFramePtrIdx,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003052 MachinePointerInfo::getFixedStack(NewFPIdx),
David Greene534502d12010-02-15 16:56:53 +00003053 false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003054 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003055 }
3056 return Chain;
3057}
3058
3059/// CalculateTailCallArgDest - Remember Argument for later processing. Calculate
3060/// the position of the argument.
3061static void
3062CalculateTailCallArgDest(SelectionDAG &DAG, MachineFunction &MF, bool isPPC64,
Dan Gohman475871a2008-07-27 21:46:04 +00003063 SDValue Arg, int SPDiff, unsigned ArgOffset,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003064 SmallVector<TailCallArgumentInfo, 8>& TailCallArguments) {
3065 int Offset = ArgOffset + SPDiff;
Duncan Sands83ec4b62008-06-06 12:08:01 +00003066 uint32_t OpSize = (Arg.getValueType().getSizeInBits()+7)/8;
Evan Chenged2ae132010-07-03 00:40:23 +00003067 int FI = MF.getFrameInfo()->CreateFixedObject(OpSize, Offset, true);
Owen Anderson825b72b2009-08-11 20:47:22 +00003068 EVT VT = isPPC64 ? MVT::i64 : MVT::i32;
Dan Gohman475871a2008-07-27 21:46:04 +00003069 SDValue FIN = DAG.getFrameIndex(FI, VT);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003070 TailCallArgumentInfo Info;
3071 Info.Arg = Arg;
3072 Info.FrameIdxOp = FIN;
3073 Info.FrameIdx = FI;
3074 TailCallArguments.push_back(Info);
3075}
3076
3077/// EmitTCFPAndRetAddrLoad - Emit load from frame pointer and return address
3078/// stack slot. Returns the chain as result and the loaded frame pointers in
3079/// LROpOut/FPOpout. Used when tail calling.
Dan Gohman475871a2008-07-27 21:46:04 +00003080SDValue PPCTargetLowering::EmitTailCallLoadFPAndRetAddr(SelectionDAG & DAG,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003081 int SPDiff,
3082 SDValue Chain,
3083 SDValue &LROpOut,
3084 SDValue &FPOpOut,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003085 bool isDarwinABI,
Dan Gohmand858e902010-04-17 15:26:15 +00003086 DebugLoc dl) const {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003087 if (SPDiff) {
3088 // Load the LR and FP stack slot for later adjusting.
Owen Anderson825b72b2009-08-11 20:47:22 +00003089 EVT VT = PPCSubTarget.isPPC64() ? MVT::i64 : MVT::i32;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003090 LROpOut = getReturnAddrFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003091 LROpOut = DAG.getLoad(VT, dl, Chain, LROpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003092 false, false, false, 0);
Gabor Greifba36cb52008-08-28 21:40:38 +00003093 Chain = SDValue(LROpOut.getNode(), 1);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003094
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003095 // When using the 32/64-bit SVR4 ABI there is no need to load the FP stack
3096 // slot as the FP is never overwritten.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003097 if (isDarwinABI) {
Tilmann Schellerffd02002009-07-03 06:45:56 +00003098 FPOpOut = getFramePointerFrameIndex(DAG);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00003099 FPOpOut = DAG.getLoad(VT, dl, Chain, FPOpOut, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00003100 false, false, false, 0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003101 Chain = SDValue(FPOpOut.getNode(), 1);
3102 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003103 }
3104 return Chain;
3105}
3106
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003107/// CreateCopyOfByValArgument - Make a copy of an aggregate at address specified
Scott Michelfdc40a02009-02-17 22:15:04 +00003108/// by "Src" to address "Dst" of size "Size". Alignment information is
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003109/// specified by the specific parameter attribute. The copy will be passed as
3110/// a byval function parameter.
3111/// Sometimes what we are copying is the end of a larger object, the part that
3112/// does not fit in registers.
Scott Michelfdc40a02009-02-17 22:15:04 +00003113static SDValue
Dan Gohman475871a2008-07-27 21:46:04 +00003114CreateCopyOfByValArgument(SDValue Src, SDValue Dst, SDValue Chain,
Duncan Sands276dcbd2008-03-21 09:14:45 +00003115 ISD::ArgFlagsTy Flags, SelectionDAG &DAG,
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00003116 DebugLoc dl) {
Owen Anderson825b72b2009-08-11 20:47:22 +00003117 SDValue SizeNode = DAG.getConstant(Flags.getByValSize(), MVT::i32);
Dale Johannesen8ad9b432009-02-04 01:17:06 +00003118 return DAG.getMemcpy(Chain, dl, Dst, Src, SizeNode, Flags.getByValAlign(),
Chris Lattnere72f2022010-09-21 05:40:29 +00003119 false, false, MachinePointerInfo(0),
3120 MachinePointerInfo(0));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00003121}
Chris Lattner9f0bc652007-02-25 05:34:32 +00003122
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003123/// LowerMemOpCallTo - Store the argument to the stack or remember it in case of
3124/// tail calls.
3125static void
Dan Gohman475871a2008-07-27 21:46:04 +00003126LowerMemOpCallTo(SelectionDAG &DAG, MachineFunction &MF, SDValue Chain,
3127 SDValue Arg, SDValue PtrOff, int SPDiff,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003128 unsigned ArgOffset, bool isPPC64, bool isTailCall,
Dan Gohman475871a2008-07-27 21:46:04 +00003129 bool isVector, SmallVector<SDValue, 8> &MemOpChains,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003130 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments,
Dale Johannesen33c960f2009-02-04 20:06:27 +00003131 DebugLoc dl) {
Owen Andersone50ed302009-08-10 22:56:29 +00003132 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003133 if (!isTailCall) {
3134 if (isVector) {
Dan Gohman475871a2008-07-27 21:46:04 +00003135 SDValue StackPtr;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003136 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00003137 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003138 else
Owen Anderson825b72b2009-08-11 20:47:22 +00003139 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Dale Johannesen33c960f2009-02-04 20:06:27 +00003140 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003141 DAG.getConstant(ArgOffset, PtrVT));
3142 }
Chris Lattner6229d0a2010-09-21 18:41:36 +00003143 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
3144 MachinePointerInfo(), false, false, 0));
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00003145 // Calculate and remember argument location.
3146 } else CalculateTailCallArgDest(DAG, MF, isPPC64, Arg, SPDiff, ArgOffset,
3147 TailCallArguments);
3148}
3149
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003150static
3151void PrepareTailCall(SelectionDAG &DAG, SDValue &InFlag, SDValue &Chain,
3152 DebugLoc dl, bool isPPC64, int SPDiff, unsigned NumBytes,
3153 SDValue LROp, SDValue FPOp, bool isDarwinABI,
3154 SmallVector<TailCallArgumentInfo, 8> &TailCallArguments) {
3155 MachineFunction &MF = DAG.getMachineFunction();
3156
3157 // Emit a sequence of copyto/copyfrom virtual registers for arguments that
3158 // might overwrite each other in case of tail call optimization.
3159 SmallVector<SDValue, 8> MemOpChains2;
Chris Lattner7a2bdde2011-04-15 05:18:47 +00003160 // Do not flag preceding copytoreg stuff together with the following stuff.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003161 InFlag = SDValue();
3162 StoreTailCallArgumentsToStackSlot(DAG, Chain, TailCallArguments,
3163 MemOpChains2, dl);
3164 if (!MemOpChains2.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003165 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003166 &MemOpChains2[0], MemOpChains2.size());
3167
3168 // Store the return address to the appropriate stack slot.
3169 Chain = EmitTailCallStoreFPAndRetAddr(DAG, MF, Chain, LROp, FPOp, SPDiff,
3170 isPPC64, isDarwinABI, dl);
3171
3172 // Emit callseq_end just before tailcall node.
3173 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3174 DAG.getIntPtrConstant(0, true), InFlag);
3175 InFlag = Chain.getValue(1);
3176}
3177
3178static
3179unsigned PrepareCall(SelectionDAG &DAG, SDValue &Callee, SDValue &InFlag,
3180 SDValue &Chain, DebugLoc dl, int SPDiff, bool isTailCall,
3181 SmallVector<std::pair<unsigned, SDValue>, 8> &RegsToPass,
Owen Andersone50ed302009-08-10 22:56:29 +00003182 SmallVector<SDValue, 8> &Ops, std::vector<EVT> &NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003183 const PPCSubtarget &PPCSubTarget) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003184
Chris Lattnerb9082582010-11-14 23:42:06 +00003185 bool isPPC64 = PPCSubTarget.isPPC64();
3186 bool isSVR4ABI = PPCSubTarget.isSVR4ABI();
3187
Owen Andersone50ed302009-08-10 22:56:29 +00003188 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00003189 NodeTys.push_back(MVT::Other); // Returns a chain
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003190 NodeTys.push_back(MVT::Glue); // Returns a flag for retval copy to use.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003191
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003192 unsigned CallOpc = PPCISD::CALL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003193
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003194 bool needIndirectCall = true;
3195 if (SDNode *Dest = isBLACompatibleAddress(Callee, DAG)) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003196 // If this is an absolute destination address, use the munged value.
3197 Callee = SDValue(Dest, 0);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003198 needIndirectCall = false;
3199 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003200
Chris Lattnerb9082582010-11-14 23:42:06 +00003201 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee)) {
3202 // XXX Work around for http://llvm.org/bugs/show_bug.cgi?id=5201
3203 // Use indirect calls for ALL functions calls in JIT mode, since the
3204 // far-call stubs may be outside relocation limits for a BL instruction.
3205 if (!DAG.getTarget().getSubtarget<PPCSubtarget>().isJITCodeModel()) {
3206 unsigned OpFlags = 0;
3207 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003208 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003209 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5)) &&
Chris Lattnerb9082582010-11-14 23:42:06 +00003210 (G->getGlobal()->isDeclaration() ||
3211 G->getGlobal()->isWeakForLinker())) {
3212 // PC-relative references to external symbols should go through $stub,
3213 // unless we're building with the leopard linker or later, which
3214 // automatically synthesizes these stubs.
3215 OpFlags = PPCII::MO_DARWIN_STUB;
3216 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003217
Chris Lattnerb9082582010-11-14 23:42:06 +00003218 // If the callee is a GlobalAddress/ExternalSymbol node (quite common,
3219 // every direct call is) turn it into a TargetGlobalAddress /
3220 // TargetExternalSymbol node so that legalize doesn't hack it.
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003221 Callee = DAG.getTargetGlobalAddress(G->getGlobal(), dl,
Chris Lattnerb9082582010-11-14 23:42:06 +00003222 Callee.getValueType(),
3223 0, OpFlags);
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003224 needIndirectCall = false;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003225 }
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003226 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003227
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003228 if (ExternalSymbolSDNode *S = dyn_cast<ExternalSymbolSDNode>(Callee)) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003229 unsigned char OpFlags = 0;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003230
Chris Lattnerb9082582010-11-14 23:42:06 +00003231 if (DAG.getTarget().getRelocationModel() != Reloc::Static &&
Roman Divackyd5601cc2011-07-24 08:22:56 +00003232 (PPCSubTarget.getTargetTriple().isMacOSX() &&
Daniel Dunbar558692f2011-04-20 00:14:25 +00003233 PPCSubTarget.getTargetTriple().isMacOSXVersionLT(10, 5))) {
Chris Lattnerb9082582010-11-14 23:42:06 +00003234 // PC-relative references to external symbols should go through $stub,
3235 // unless we're building with the leopard linker or later, which
3236 // automatically synthesizes these stubs.
3237 OpFlags = PPCII::MO_DARWIN_STUB;
3238 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003239
Chris Lattnerb9082582010-11-14 23:42:06 +00003240 Callee = DAG.getTargetExternalSymbol(S->getSymbol(), Callee.getValueType(),
3241 OpFlags);
3242 needIndirectCall = false;
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003243 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003244
Torok Edwin0e3a1a82010-08-04 20:47:44 +00003245 if (needIndirectCall) {
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003246 // Otherwise, this is an indirect call. We have to use a MTCTR/BCTRL pair
3247 // to do the call, we can't use PPCISD::CALL.
3248 SDValue MTCTROps[] = {Chain, Callee, InFlag};
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003249
3250 if (isSVR4ABI && isPPC64) {
3251 // Function pointers in the 64-bit SVR4 ABI do not point to the function
3252 // entry point, but to the function descriptor (the function entry point
3253 // address is part of the function descriptor though).
3254 // The function descriptor is a three doubleword structure with the
3255 // following fields: function entry point, TOC base address and
3256 // environment pointer.
3257 // Thus for a call through a function pointer, the following actions need
3258 // to be performed:
3259 // 1. Save the TOC of the caller in the TOC save area of its stack
Bill Schmidt726c2372012-10-23 15:51:16 +00003260 // frame (this is done in LowerCall_Darwin() or LowerCall_64SVR4()).
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003261 // 2. Load the address of the function entry point from the function
3262 // descriptor.
3263 // 3. Load the TOC of the callee from the function descriptor into r2.
3264 // 4. Load the environment pointer from the function descriptor into
3265 // r11.
3266 // 5. Branch to the function entry point address.
3267 // 6. On return of the callee, the TOC of the caller needs to be
3268 // restored (this is done in FinishCall()).
3269 //
3270 // All those operations are flagged together to ensure that no other
3271 // operations can be scheduled in between. E.g. without flagging the
3272 // operations together, a TOC access in the caller could be scheduled
3273 // between the load of the callee TOC and the branch to the callee, which
3274 // results in the TOC access going through the TOC of the callee instead
3275 // of going through the TOC of the caller, which leads to incorrect code.
3276
3277 // Load the address of the function entry point from the function
3278 // descriptor.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003279 SDVTList VTs = DAG.getVTList(MVT::i64, MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003280 SDValue LoadFuncPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, MTCTROps,
3281 InFlag.getNode() ? 3 : 2);
3282 Chain = LoadFuncPtr.getValue(1);
3283 InFlag = LoadFuncPtr.getValue(2);
3284
3285 // Load environment pointer into r11.
3286 // Offset of the environment pointer within the function descriptor.
3287 SDValue PtrOff = DAG.getIntPtrConstant(16);
3288
3289 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, MVT::i64, Callee, PtrOff);
3290 SDValue LoadEnvPtr = DAG.getNode(PPCISD::LOAD, dl, VTs, Chain, AddPtr,
3291 InFlag);
3292 Chain = LoadEnvPtr.getValue(1);
3293 InFlag = LoadEnvPtr.getValue(2);
3294
3295 SDValue EnvVal = DAG.getCopyToReg(Chain, dl, PPC::X11, LoadEnvPtr,
3296 InFlag);
3297 Chain = EnvVal.getValue(0);
3298 InFlag = EnvVal.getValue(1);
3299
3300 // Load TOC of the callee into r2. We are using a target-specific load
3301 // with r2 hard coded, because the result of a target-independent load
3302 // would never go directly into r2, since r2 is a reserved register (which
3303 // prevents the register allocator from allocating it), resulting in an
3304 // additional register being allocated and an unnecessary move instruction
3305 // being generated.
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003306 VTs = DAG.getVTList(MVT::Other, MVT::Glue);
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003307 SDValue LoadTOCPtr = DAG.getNode(PPCISD::LOAD_TOC, dl, VTs, Chain,
3308 Callee, InFlag);
3309 Chain = LoadTOCPtr.getValue(0);
3310 InFlag = LoadTOCPtr.getValue(1);
3311
3312 MTCTROps[0] = Chain;
3313 MTCTROps[1] = LoadFuncPtr;
3314 MTCTROps[2] = InFlag;
3315 }
3316
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003317 Chain = DAG.getNode(PPCISD::MTCTR, dl, NodeTys, MTCTROps,
3318 2 + (InFlag.getNode() != 0));
3319 InFlag = Chain.getValue(1);
3320
3321 NodeTys.clear();
Owen Anderson825b72b2009-08-11 20:47:22 +00003322 NodeTys.push_back(MVT::Other);
Chris Lattnerf1b4eaf2010-12-21 02:38:05 +00003323 NodeTys.push_back(MVT::Glue);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003324 Ops.push_back(Chain);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003325 CallOpc = PPCISD::BCTRL;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003326 Callee.setNode(0);
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003327 // Add use of X11 (holding environment pointer)
3328 if (isSVR4ABI && isPPC64)
3329 Ops.push_back(DAG.getRegister(PPC::X11, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003330 // Add CTR register as callee so a bctr can be emitted later.
3331 if (isTailCall)
Roman Divacky0c9b5592011-06-03 15:47:49 +00003332 Ops.push_back(DAG.getRegister(isPPC64 ? PPC::CTR8 : PPC::CTR, PtrVT));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003333 }
3334
3335 // If this is a direct call, pass the chain and the callee.
3336 if (Callee.getNode()) {
3337 Ops.push_back(Chain);
3338 Ops.push_back(Callee);
3339 }
3340 // If this is a tail call add stack pointer delta.
3341 if (isTailCall)
Owen Anderson825b72b2009-08-11 20:47:22 +00003342 Ops.push_back(DAG.getConstant(SPDiff, MVT::i32));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003343
3344 // Add argument registers to the end of the list so that they are known live
3345 // into the call.
3346 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i)
3347 Ops.push_back(DAG.getRegister(RegsToPass[i].first,
3348 RegsToPass[i].second.getValueType()));
3349
3350 return CallOpc;
3351}
3352
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003353static
3354bool isLocalCall(const SDValue &Callee)
3355{
3356 if (GlobalAddressSDNode *G = dyn_cast<GlobalAddressSDNode>(Callee))
Roman Divacky6fc3ea22012-09-18 18:27:49 +00003357 return !G->getGlobal()->isDeclaration() &&
3358 !G->getGlobal()->isWeakForLinker();
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003359 return false;
3360}
3361
Dan Gohman98ca4f22009-08-05 01:29:28 +00003362SDValue
3363PPCTargetLowering::LowerCallResult(SDValue Chain, SDValue InFlag,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003364 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003365 const SmallVectorImpl<ISD::InputArg> &Ins,
3366 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003367 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003368
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003369 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003370 CCState CCRetInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003371 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00003372 CCRetInfo.AnalyzeCallResult(Ins, RetCC_PPC);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003373
3374 // Copy all of the result registers out of their specified physreg.
3375 for (unsigned i = 0, e = RVLocs.size(); i != e; ++i) {
3376 CCValAssign &VA = RVLocs[i];
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003377 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00003378
3379 SDValue Val = DAG.getCopyFromReg(Chain, dl,
3380 VA.getLocReg(), VA.getLocVT(), InFlag);
3381 Chain = Val.getValue(1);
3382 InFlag = Val.getValue(2);
3383
3384 switch (VA.getLocInfo()) {
3385 default: llvm_unreachable("Unknown loc info!");
3386 case CCValAssign::Full: break;
3387 case CCValAssign::AExt:
3388 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3389 break;
3390 case CCValAssign::ZExt:
3391 Val = DAG.getNode(ISD::AssertZext, dl, VA.getLocVT(), Val,
3392 DAG.getValueType(VA.getValVT()));
3393 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3394 break;
3395 case CCValAssign::SExt:
3396 Val = DAG.getNode(ISD::AssertSext, dl, VA.getLocVT(), Val,
3397 DAG.getValueType(VA.getValVT()));
3398 Val = DAG.getNode(ISD::TRUNCATE, dl, VA.getValVT(), Val);
3399 break;
3400 }
3401
3402 InVals.push_back(Val);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003403 }
3404
Dan Gohman98ca4f22009-08-05 01:29:28 +00003405 return Chain;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003406}
3407
Dan Gohman98ca4f22009-08-05 01:29:28 +00003408SDValue
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003409PPCTargetLowering::FinishCall(CallingConv::ID CallConv, DebugLoc dl,
3410 bool isTailCall, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003411 SelectionDAG &DAG,
3412 SmallVector<std::pair<unsigned, SDValue>, 8>
3413 &RegsToPass,
3414 SDValue InFlag, SDValue Chain,
3415 SDValue &Callee,
3416 int SPDiff, unsigned NumBytes,
3417 const SmallVectorImpl<ISD::InputArg> &Ins,
Dan Gohmand858e902010-04-17 15:26:15 +00003418 SmallVectorImpl<SDValue> &InVals) const {
Owen Andersone50ed302009-08-10 22:56:29 +00003419 std::vector<EVT> NodeTys;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003420 SmallVector<SDValue, 8> Ops;
3421 unsigned CallOpc = PrepareCall(DAG, Callee, InFlag, Chain, dl, SPDiff,
3422 isTailCall, RegsToPass, Ops, NodeTys,
Chris Lattnerb9082582010-11-14 23:42:06 +00003423 PPCSubTarget);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003424
Hal Finkel82b38212012-08-28 02:10:27 +00003425 // Add implicit use of CR bit 6 for 32-bit SVR4 vararg calls
3426 if (isVarArg && PPCSubTarget.isSVR4ABI() && !PPCSubTarget.isPPC64())
3427 Ops.push_back(DAG.getRegister(PPC::CR1EQ, MVT::i32));
3428
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003429 // When performing tail call optimization the callee pops its arguments off
3430 // the stack. Account for this here so these bytes can be pushed back on in
Eli Bendersky700ed802013-02-21 20:05:00 +00003431 // PPCFrameLowering::eliminateCallFramePseudoInstr.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003432 int BytesCalleePops =
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003433 (CallConv == CallingConv::Fast &&
3434 getTargetMachine().Options.GuaranteedTailCallOpt) ? NumBytes : 0;
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003435
Roman Divackye46137f2012-03-06 16:41:49 +00003436 // Add a register mask operand representing the call-preserved registers.
3437 const TargetRegisterInfo *TRI = getTargetMachine().getRegisterInfo();
3438 const uint32_t *Mask = TRI->getCallPreservedMask(CallConv);
3439 assert(Mask && "Missing call preserved mask for calling convention");
3440 Ops.push_back(DAG.getRegisterMask(Mask));
3441
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003442 if (InFlag.getNode())
3443 Ops.push_back(InFlag);
3444
3445 // Emit tail call.
3446 if (isTailCall) {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003447 assert(((Callee.getOpcode() == ISD::Register &&
3448 cast<RegisterSDNode>(Callee)->getReg() == PPC::CTR) ||
3449 Callee.getOpcode() == ISD::TargetExternalSymbol ||
3450 Callee.getOpcode() == ISD::TargetGlobalAddress ||
3451 isa<ConstantSDNode>(Callee)) &&
3452 "Expecting an global address, external symbol, absolute value or register");
3453
Owen Anderson825b72b2009-08-11 20:47:22 +00003454 return DAG.getNode(PPCISD::TC_RETURN, dl, MVT::Other, &Ops[0], Ops.size());
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003455 }
3456
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003457 // Add a NOP immediately after the branch instruction when using the 64-bit
3458 // SVR4 ABI. At link time, if caller and callee are in a different module and
3459 // thus have a different TOC, the call will be replaced with a call to a stub
3460 // function which saves the current TOC, loads the TOC of the callee and
3461 // branches to the callee. The NOP will be replaced with a load instruction
3462 // which restores the TOC of the caller from the TOC save slot of the current
3463 // stack frame. If caller and callee belong to the same module (and have the
3464 // same TOC), the NOP will remain unchanged.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003465
3466 bool needsTOCRestore = false;
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003467 if (!isTailCall && PPCSubTarget.isSVR4ABI()&& PPCSubTarget.isPPC64()) {
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003468 if (CallOpc == PPCISD::BCTRL) {
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003469 // This is a call through a function pointer.
3470 // Restore the caller TOC from the save area into R2.
3471 // See PrepareCall() for more information about calls through function
3472 // pointers in the 64-bit SVR4 ABI.
3473 // We are using a target-specific load with r2 hard coded, because the
3474 // result of a target-independent load would never go directly into r2,
3475 // since r2 is a reserved register (which prevents the register allocator
3476 // from allocating it), resulting in an additional register being
3477 // allocated and an unnecessary move instruction being generated.
Hal Finkel5b00cea2012-03-31 14:45:15 +00003478 needsTOCRestore = true;
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003479 } else if ((CallOpc == PPCISD::CALL) && !isLocalCall(Callee)) {
Roman Divackyeb8b7dc2012-09-18 16:47:58 +00003480 // Otherwise insert NOP for non-local calls.
Ulrich Weigand86765fb2013-03-22 15:24:13 +00003481 CallOpc = PPCISD::CALL_NOP;
Tilmann Scheller3a84dae2009-12-18 13:00:15 +00003482 }
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003483 }
3484
Hal Finkel5b00cea2012-03-31 14:45:15 +00003485 Chain = DAG.getNode(CallOpc, dl, NodeTys, &Ops[0], Ops.size());
3486 InFlag = Chain.getValue(1);
3487
3488 if (needsTOCRestore) {
3489 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3490 Chain = DAG.getNode(PPCISD::TOC_RESTORE, dl, VTs, Chain, InFlag);
3491 InFlag = Chain.getValue(1);
3492 }
3493
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003494 Chain = DAG.getCALLSEQ_END(Chain, DAG.getIntPtrConstant(NumBytes, true),
3495 DAG.getIntPtrConstant(BytesCalleePops, true),
3496 InFlag);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003497 if (!Ins.empty())
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003498 InFlag = Chain.getValue(1);
3499
Dan Gohman98ca4f22009-08-05 01:29:28 +00003500 return LowerCallResult(Chain, InFlag, CallConv, isVarArg,
3501 Ins, dl, DAG, InVals);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003502}
3503
Dan Gohman98ca4f22009-08-05 01:29:28 +00003504SDValue
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003505PPCTargetLowering::LowerCall(TargetLowering::CallLoweringInfo &CLI,
Dan Gohmand858e902010-04-17 15:26:15 +00003506 SmallVectorImpl<SDValue> &InVals) const {
Justin Holewinskid2ea0e12012-05-25 16:35:28 +00003507 SelectionDAG &DAG = CLI.DAG;
3508 DebugLoc &dl = CLI.DL;
3509 SmallVector<ISD::OutputArg, 32> &Outs = CLI.Outs;
3510 SmallVector<SDValue, 32> &OutVals = CLI.OutVals;
3511 SmallVector<ISD::InputArg, 32> &Ins = CLI.Ins;
3512 SDValue Chain = CLI.Chain;
3513 SDValue Callee = CLI.Callee;
3514 bool &isTailCall = CLI.IsTailCall;
3515 CallingConv::ID CallConv = CLI.CallConv;
3516 bool isVarArg = CLI.IsVarArg;
3517
Evan Cheng0c439eb2010-01-27 00:07:07 +00003518 if (isTailCall)
3519 isTailCall = IsEligibleForTailCallOptimization(Callee, CallConv, isVarArg,
3520 Ins, DAG);
3521
Bill Schmidt726c2372012-10-23 15:51:16 +00003522 if (PPCSubTarget.isSVR4ABI()) {
3523 if (PPCSubTarget.isPPC64())
3524 return LowerCall_64SVR4(Chain, Callee, CallConv, isVarArg,
3525 isTailCall, Outs, OutVals, Ins,
3526 dl, DAG, InVals);
3527 else
3528 return LowerCall_32SVR4(Chain, Callee, CallConv, isVarArg,
3529 isTailCall, Outs, OutVals, Ins,
3530 dl, DAG, InVals);
3531 }
Chris Lattnerb9082582010-11-14 23:42:06 +00003532
Bill Schmidt726c2372012-10-23 15:51:16 +00003533 return LowerCall_Darwin(Chain, Callee, CallConv, isVarArg,
3534 isTailCall, Outs, OutVals, Ins,
3535 dl, DAG, InVals);
Dan Gohman98ca4f22009-08-05 01:29:28 +00003536}
3537
3538SDValue
Bill Schmidt419f3762012-09-19 15:42:13 +00003539PPCTargetLowering::LowerCall_32SVR4(SDValue Chain, SDValue Callee,
3540 CallingConv::ID CallConv, bool isVarArg,
3541 bool isTailCall,
3542 const SmallVectorImpl<ISD::OutputArg> &Outs,
3543 const SmallVectorImpl<SDValue> &OutVals,
3544 const SmallVectorImpl<ISD::InputArg> &Ins,
3545 DebugLoc dl, SelectionDAG &DAG,
3546 SmallVectorImpl<SDValue> &InVals) const {
3547 // See PPCTargetLowering::LowerFormalArguments_32SVR4() for a description
Tilmann Scheller6b16eff2009-08-15 11:54:46 +00003548 // of the 32-bit SVR4 ABI stack frame layout.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003549
Dan Gohman98ca4f22009-08-05 01:29:28 +00003550 assert((CallConv == CallingConv::C ||
3551 CallConv == CallingConv::Fast) && "Unknown calling convention!");
Tilmann Schellerffd02002009-07-03 06:45:56 +00003552
Tilmann Schellerffd02002009-07-03 06:45:56 +00003553 unsigned PtrByteSize = 4;
3554
3555 MachineFunction &MF = DAG.getMachineFunction();
3556
3557 // Mark this function as potentially containing a function that contains a
3558 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3559 // and restoring the callers stack pointer in this functions epilog. This is
3560 // done because by tail calling the called function might overwrite the value
3561 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00003562 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3563 CallConv == CallingConv::Fast)
Tilmann Schellerffd02002009-07-03 06:45:56 +00003564 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003565
Tilmann Schellerffd02002009-07-03 06:45:56 +00003566 // Count how many bytes are to be pushed on the stack, including the linkage
3567 // area, parameter list area and the part of the local variable space which
3568 // contains copies of aggregates which are passed by value.
3569
3570 // Assign locations to all of the outgoing arguments.
3571 SmallVector<CCValAssign, 16> ArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003572 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003573 getTargetMachine(), ArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003574
3575 // Reserve space for the linkage area on the stack.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00003576 CCInfo.AllocateStack(PPCFrameLowering::getLinkageSize(false, false), PtrByteSize);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003577
3578 if (isVarArg) {
3579 // Handle fixed and variable vector arguments differently.
3580 // Fixed vector arguments go into registers as long as registers are
3581 // available. Variable vector arguments always go into memory.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003582 unsigned NumArgs = Outs.size();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003583
Tilmann Schellerffd02002009-07-03 06:45:56 +00003584 for (unsigned i = 0; i != NumArgs; ++i) {
Duncan Sands1440e8b2010-11-03 11:35:31 +00003585 MVT ArgVT = Outs[i].VT;
Dan Gohman98ca4f22009-08-05 01:29:28 +00003586 ISD::ArgFlagsTy ArgFlags = Outs[i].Flags;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003587 bool Result;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003588
Dan Gohman98ca4f22009-08-05 01:29:28 +00003589 if (Outs[i].IsFixed) {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003590 Result = CC_PPC32_SVR4(i, ArgVT, ArgVT, CCValAssign::Full, ArgFlags,
3591 CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003592 } else {
Bill Schmidt212af6a2013-02-06 17:33:58 +00003593 Result = CC_PPC32_SVR4_VarArg(i, ArgVT, ArgVT, CCValAssign::Full,
3594 ArgFlags, CCInfo);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003595 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003596
Tilmann Schellerffd02002009-07-03 06:45:56 +00003597 if (Result) {
Torok Edwindac237e2009-07-08 20:53:28 +00003598#ifndef NDEBUG
Chris Lattner45cfe542009-08-23 06:03:38 +00003599 errs() << "Call operand #" << i << " has unhandled type "
Duncan Sands1440e8b2010-11-03 11:35:31 +00003600 << EVT(ArgVT).getEVTString() << "\n";
Torok Edwindac237e2009-07-08 20:53:28 +00003601#endif
Torok Edwinc23197a2009-07-14 16:55:14 +00003602 llvm_unreachable(0);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003603 }
3604 }
3605 } else {
3606 // All arguments are treated the same.
Bill Schmidt212af6a2013-02-06 17:33:58 +00003607 CCInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003608 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003609
Tilmann Schellerffd02002009-07-03 06:45:56 +00003610 // Assign locations to all of the outgoing aggregate by value arguments.
3611 SmallVector<CCValAssign, 16> ByValArgLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00003612 CCState CCByValInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00003613 getTargetMachine(), ByValArgLocs, *DAG.getContext());
Tilmann Schellerffd02002009-07-03 06:45:56 +00003614
3615 // Reserve stack space for the allocations in CCInfo.
3616 CCByValInfo.AllocateStack(CCInfo.getNextStackOffset(), PtrByteSize);
3617
Bill Schmidt212af6a2013-02-06 17:33:58 +00003618 CCByValInfo.AnalyzeCallOperands(Outs, CC_PPC32_SVR4_ByVal);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003619
3620 // Size of the linkage area, parameter list area and the part of the local
3621 // space variable where copies of aggregates which are passed by value are
3622 // stored.
3623 unsigned NumBytes = CCByValInfo.getNextStackOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003624
Tilmann Schellerffd02002009-07-03 06:45:56 +00003625 // Calculate by how many bytes the stack has to be adjusted in case of tail
3626 // call optimization.
3627 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3628
3629 // Adjust the stack pointer for the new arguments...
3630 // These operations are automatically eliminated by the prolog/epilog pass
3631 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3632 SDValue CallSeqStart = Chain;
3633
3634 // Load the return address and frame pointer so it can be moved somewhere else
3635 // later.
3636 SDValue LROp, FPOp;
3637 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, false,
3638 dl);
3639
3640 // Set up a copy of the stack pointer for use loading and storing any
3641 // arguments that may not fit in the registers available for argument
3642 // passing.
Owen Anderson825b72b2009-08-11 20:47:22 +00003643 SDValue StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003644
Tilmann Schellerffd02002009-07-03 06:45:56 +00003645 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3646 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3647 SmallVector<SDValue, 8> MemOpChains;
3648
Roman Divacky0aaa9192011-08-30 17:04:16 +00003649 bool seenFloatArg = false;
Tilmann Schellerffd02002009-07-03 06:45:56 +00003650 // Walk the register/memloc assignments, inserting copies/loads.
3651 for (unsigned i = 0, j = 0, e = ArgLocs.size();
3652 i != e;
3653 ++i) {
3654 CCValAssign &VA = ArgLocs[i];
Dan Gohmanc9403652010-07-07 15:54:55 +00003655 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00003656 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003657
Tilmann Schellerffd02002009-07-03 06:45:56 +00003658 if (Flags.isByVal()) {
3659 // Argument is an aggregate which is passed by value, thus we need to
3660 // create a copy of it in the local variable space of the current stack
3661 // frame (which is the stack frame of the caller) and pass the address of
3662 // this copy to the callee.
3663 assert((j < ByValArgLocs.size()) && "Index out of bounds!");
3664 CCValAssign &ByValVA = ByValArgLocs[j++];
3665 assert((VA.getValNo() == ByValVA.getValNo()) && "ValNo mismatch!");
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003666
Tilmann Schellerffd02002009-07-03 06:45:56 +00003667 // Memory reserved in the local variable space of the callers stack frame.
3668 unsigned LocMemOffset = ByValVA.getLocMemOffset();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003669
Tilmann Schellerffd02002009-07-03 06:45:56 +00003670 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3671 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003672
Tilmann Schellerffd02002009-07-03 06:45:56 +00003673 // Create a copy of the argument in the local area of the current
3674 // stack frame.
3675 SDValue MemcpyCall =
3676 CreateCopyOfByValArgument(Arg, PtrOff,
3677 CallSeqStart.getNode()->getOperand(0),
3678 Flags, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003679
Tilmann Schellerffd02002009-07-03 06:45:56 +00003680 // This must go outside the CALLSEQ_START..END.
3681 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3682 CallSeqStart.getNode()->getOperand(1));
3683 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3684 NewCallSeqStart.getNode());
3685 Chain = CallSeqStart = NewCallSeqStart;
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003686
Tilmann Schellerffd02002009-07-03 06:45:56 +00003687 // Pass the address of the aggregate copy on the stack either in a
3688 // physical register or in the parameter list area of the current stack
3689 // frame to the callee.
3690 Arg = PtrOff;
3691 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003692
Tilmann Schellerffd02002009-07-03 06:45:56 +00003693 if (VA.isRegLoc()) {
Roman Divacky0aaa9192011-08-30 17:04:16 +00003694 seenFloatArg |= VA.getLocVT().isFloatingPoint();
Tilmann Schellerffd02002009-07-03 06:45:56 +00003695 // Put argument in a physical register.
3696 RegsToPass.push_back(std::make_pair(VA.getLocReg(), Arg));
3697 } else {
3698 // Put argument in the parameter list area of the current stack frame.
3699 assert(VA.isMemLoc());
3700 unsigned LocMemOffset = VA.getLocMemOffset();
3701
3702 if (!isTailCall) {
3703 SDValue PtrOff = DAG.getIntPtrConstant(LocMemOffset);
3704 PtrOff = DAG.getNode(ISD::ADD, dl, getPointerTy(), StackPtr, PtrOff);
3705
3706 MemOpChains.push_back(DAG.getStore(Chain, dl, Arg, PtrOff,
Chris Lattner6229d0a2010-09-21 18:41:36 +00003707 MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00003708 false, false, 0));
Tilmann Schellerffd02002009-07-03 06:45:56 +00003709 } else {
3710 // Calculate and remember argument location.
3711 CalculateTailCallArgDest(DAG, MF, false, Arg, SPDiff, LocMemOffset,
3712 TailCallArguments);
3713 }
3714 }
3715 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003716
Tilmann Schellerffd02002009-07-03 06:45:56 +00003717 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00003718 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Tilmann Schellerffd02002009-07-03 06:45:56 +00003719 &MemOpChains[0], MemOpChains.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003720
Tilmann Schellerffd02002009-07-03 06:45:56 +00003721 // Build a sequence of copy-to-reg nodes chained together with token chain
3722 // and flag operands which copy the outgoing args into the appropriate regs.
3723 SDValue InFlag;
3724 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
3725 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
3726 RegsToPass[i].second, InFlag);
3727 InFlag = Chain.getValue(1);
3728 }
Wesley Peckbf17cfa2010-11-23 03:31:01 +00003729
Hal Finkel82b38212012-08-28 02:10:27 +00003730 // Set CR bit 6 to true if this is a vararg call with floating args passed in
3731 // registers.
3732 if (isVarArg) {
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003733 SDVTList VTs = DAG.getVTList(MVT::Other, MVT::Glue);
3734 SDValue Ops[] = { Chain, InFlag };
3735
Hal Finkel82b38212012-08-28 02:10:27 +00003736 Chain = DAG.getNode(seenFloatArg ? PPCISD::CR6SET : PPCISD::CR6UNSET,
NAKAMURA Takumid2a35f22012-08-30 15:52:29 +00003737 dl, VTs, Ops, InFlag.getNode() ? 2 : 1);
3738
Hal Finkel82b38212012-08-28 02:10:27 +00003739 InFlag = Chain.getValue(1);
3740 }
3741
Chris Lattnerb9082582010-11-14 23:42:06 +00003742 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00003743 PrepareTailCall(DAG, InFlag, Chain, dl, false, SPDiff, NumBytes, LROp, FPOp,
3744 false, TailCallArguments);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003745
Dan Gohman98ca4f22009-08-05 01:29:28 +00003746 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
3747 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
3748 Ins, InVals);
Tilmann Schellerffd02002009-07-03 06:45:56 +00003749}
3750
Bill Schmidt726c2372012-10-23 15:51:16 +00003751// Copy an argument into memory, being careful to do this outside the
3752// call sequence for the call to which the argument belongs.
Dan Gohman98ca4f22009-08-05 01:29:28 +00003753SDValue
Bill Schmidt726c2372012-10-23 15:51:16 +00003754PPCTargetLowering::createMemcpyOutsideCallSeq(SDValue Arg, SDValue PtrOff,
3755 SDValue CallSeqStart,
3756 ISD::ArgFlagsTy Flags,
3757 SelectionDAG &DAG,
3758 DebugLoc dl) const {
3759 SDValue MemcpyCall = CreateCopyOfByValArgument(Arg, PtrOff,
3760 CallSeqStart.getNode()->getOperand(0),
3761 Flags, DAG, dl);
3762 // The MEMCPY must go outside the CALLSEQ_START..END.
3763 SDValue NewCallSeqStart = DAG.getCALLSEQ_START(MemcpyCall,
3764 CallSeqStart.getNode()->getOperand(1));
3765 DAG.ReplaceAllUsesWith(CallSeqStart.getNode(),
3766 NewCallSeqStart.getNode());
3767 return NewCallSeqStart;
3768}
3769
3770SDValue
3771PPCTargetLowering::LowerCall_64SVR4(SDValue Chain, SDValue Callee,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00003772 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003773 bool isTailCall,
3774 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00003775 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohman98ca4f22009-08-05 01:29:28 +00003776 const SmallVectorImpl<ISD::InputArg> &Ins,
3777 DebugLoc dl, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00003778 SmallVectorImpl<SDValue> &InVals) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00003779
Bill Schmidt726c2372012-10-23 15:51:16 +00003780 unsigned NumOps = Outs.size();
Bill Schmidt419f3762012-09-19 15:42:13 +00003781
Bill Schmidt726c2372012-10-23 15:51:16 +00003782 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
3783 unsigned PtrByteSize = 8;
3784
3785 MachineFunction &MF = DAG.getMachineFunction();
3786
3787 // Mark this function as potentially containing a function that contains a
3788 // tail call. As a consequence the frame pointer will be used for dynamicalloc
3789 // and restoring the callers stack pointer in this functions epilog. This is
3790 // done because by tail calling the called function might overwrite the value
3791 // in this function's (MF) stack pointer stack slot 0(SP).
3792 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
3793 CallConv == CallingConv::Fast)
3794 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
3795
3796 unsigned nAltivecParamsAtEnd = 0;
3797
3798 // Count how many bytes are to be pushed on the stack, including the linkage
3799 // area, and parameter passing area. We start with at least 48 bytes, which
3800 // is reserved space for [SP][CR][LR][3 x unused].
3801 // NOTE: For PPC64, nAltivecParamsAtEnd always remains zero as a result
3802 // of this call.
3803 unsigned NumBytes =
3804 CalculateParameterAndLinkageAreaSize(DAG, true, isVarArg, CallConv,
3805 Outs, OutVals, nAltivecParamsAtEnd);
3806
3807 // Calculate by how many bytes the stack has to be adjusted in case of tail
3808 // call optimization.
3809 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
3810
3811 // To protect arguments on the stack from being clobbered in a tail call,
3812 // force all the loads to happen before doing any other lowering.
3813 if (isTailCall)
3814 Chain = DAG.getStackArgumentTokenFactor(Chain);
3815
3816 // Adjust the stack pointer for the new arguments...
3817 // These operations are automatically eliminated by the prolog/epilog pass
3818 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
3819 SDValue CallSeqStart = Chain;
3820
3821 // Load the return address and frame pointer so it can be move somewhere else
3822 // later.
3823 SDValue LROp, FPOp;
3824 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
3825 dl);
3826
3827 // Set up a copy of the stack pointer for use loading and storing any
3828 // arguments that may not fit in the registers available for argument
3829 // passing.
3830 SDValue StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
3831
3832 // Figure out which arguments are going to go in registers, and which in
3833 // memory. Also, if this is a vararg function, floating point operations
3834 // must be stored to our stack, and loaded into integer regs as well, if
3835 // any integer regs are available for argument passing.
3836 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(true, true);
3837 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
3838
3839 static const uint16_t GPR[] = {
3840 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
3841 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
3842 };
3843 static const uint16_t *FPR = GetFPR();
3844
3845 static const uint16_t VR[] = {
3846 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
3847 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
3848 };
3849 const unsigned NumGPRs = array_lengthof(GPR);
3850 const unsigned NumFPRs = 13;
3851 const unsigned NumVRs = array_lengthof(VR);
3852
3853 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
3854 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
3855
3856 SmallVector<SDValue, 8> MemOpChains;
3857 for (unsigned i = 0; i != NumOps; ++i) {
3858 SDValue Arg = OutVals[i];
3859 ISD::ArgFlagsTy Flags = Outs[i].Flags;
3860
3861 // PtrOff will be used to store the current argument to the stack if a
3862 // register cannot be found for it.
3863 SDValue PtrOff;
3864
3865 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
3866
3867 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
3868
3869 // Promote integers to 64-bit values.
3870 if (Arg.getValueType() == MVT::i32) {
3871 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
3872 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
3873 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
3874 }
3875
3876 // FIXME memcpy is used way more than necessary. Correctness first.
3877 // Note: "by value" is code for passing a structure by value, not
3878 // basic types.
3879 if (Flags.isByVal()) {
3880 // Note: Size includes alignment padding, so
3881 // struct x { short a; char b; }
3882 // will have Size = 4. With #pragma pack(1), it will have Size = 3.
3883 // These are the proper values we need for right-justifying the
3884 // aggregate in a parameter register.
3885 unsigned Size = Flags.getByValSize();
Bill Schmidt42d43352012-10-31 01:15:05 +00003886
3887 // An empty aggregate parameter takes up no storage and no
3888 // registers.
3889 if (Size == 0)
3890 continue;
3891
Bill Schmidt726c2372012-10-23 15:51:16 +00003892 // All aggregates smaller than 8 bytes must be passed right-justified.
3893 if (Size==1 || Size==2 || Size==4) {
3894 EVT VT = (Size==1) ? MVT::i8 : ((Size==2) ? MVT::i16 : MVT::i32);
3895 if (GPR_idx != NumGPRs) {
3896 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
3897 MachinePointerInfo(), VT,
3898 false, false, 0);
3899 MemOpChains.push_back(Load.getValue(1));
3900 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3901
3902 ArgOffset += PtrByteSize;
3903 continue;
3904 }
3905 }
3906
3907 if (GPR_idx == NumGPRs && Size < 8) {
3908 SDValue Const = DAG.getConstant(PtrByteSize - Size,
3909 PtrOff.getValueType());
3910 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3911 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3912 CallSeqStart,
3913 Flags, DAG, dl);
3914 ArgOffset += PtrByteSize;
3915 continue;
3916 }
3917 // Copy entire object into memory. There are cases where gcc-generated
3918 // code assumes it is there, even if it could be put entirely into
3919 // registers. (This is not what the doc says.)
3920
3921 // FIXME: The above statement is likely due to a misunderstanding of the
3922 // documents. All arguments must be copied into the parameter area BY
3923 // THE CALLEE in the event that the callee takes the address of any
3924 // formal argument. That has not yet been implemented. However, it is
3925 // reasonable to use the stack area as a staging area for the register
3926 // load.
3927
3928 // Skip this for small aggregates, as we will use the same slot for a
3929 // right-justified copy, below.
3930 if (Size >= 8)
3931 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
3932 CallSeqStart,
3933 Flags, DAG, dl);
3934
3935 // When a register is available, pass a small aggregate right-justified.
3936 if (Size < 8 && GPR_idx != NumGPRs) {
3937 // The easiest way to get this right-justified in a register
3938 // is to copy the structure into the rightmost portion of a
3939 // local variable slot, then load the whole slot into the
3940 // register.
3941 // FIXME: The memcpy seems to produce pretty awful code for
3942 // small aggregates, particularly for packed ones.
3943 // FIXME: It would be preferable to use the slot in the
3944 // parameter save area instead of a new local variable.
3945 SDValue Const = DAG.getConstant(8 - Size, PtrOff.getValueType());
3946 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
3947 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
3948 CallSeqStart,
3949 Flags, DAG, dl);
3950
3951 // Load the slot into the register.
3952 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, PtrOff,
3953 MachinePointerInfo(),
3954 false, false, false, 0);
3955 MemOpChains.push_back(Load.getValue(1));
3956 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3957
3958 // Done with this argument.
3959 ArgOffset += PtrByteSize;
3960 continue;
3961 }
3962
3963 // For aggregates larger than PtrByteSize, copy the pieces of the
3964 // object that fit into registers from the parameter save area.
3965 for (unsigned j=0; j<Size; j+=PtrByteSize) {
3966 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
3967 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
3968 if (GPR_idx != NumGPRs) {
3969 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
3970 MachinePointerInfo(),
3971 false, false, false, 0);
3972 MemOpChains.push_back(Load.getValue(1));
3973 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
3974 ArgOffset += PtrByteSize;
3975 } else {
3976 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
3977 break;
3978 }
3979 }
3980 continue;
3981 }
3982
3983 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
3984 default: llvm_unreachable("Unexpected ValueType for argument!");
3985 case MVT::i32:
3986 case MVT::i64:
3987 if (GPR_idx != NumGPRs) {
3988 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
3989 } else {
3990 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
3991 true, isTailCall, false, MemOpChains,
3992 TailCallArguments, dl);
3993 }
3994 ArgOffset += PtrByteSize;
3995 break;
3996 case MVT::f32:
3997 case MVT::f64:
3998 if (FPR_idx != NumFPRs) {
3999 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4000
4001 if (isVarArg) {
Bill Schmidte6c56432012-10-29 21:18:16 +00004002 // A single float or an aggregate containing only a single float
4003 // must be passed right-justified in the stack doubleword, and
4004 // in the GPR, if one is available.
4005 SDValue StoreOff;
4006 if (Arg.getValueType().getSimpleVT().SimpleTy == MVT::f32) {
4007 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4008 StoreOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4009 } else
4010 StoreOff = PtrOff;
4011
4012 SDValue Store = DAG.getStore(Chain, dl, Arg, StoreOff,
Bill Schmidt726c2372012-10-23 15:51:16 +00004013 MachinePointerInfo(), false, false, 0);
4014 MemOpChains.push_back(Store);
4015
4016 // Float varargs are always shadowed in available integer registers
4017 if (GPR_idx != NumGPRs) {
4018 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4019 MachinePointerInfo(), false, false,
4020 false, 0);
4021 MemOpChains.push_back(Load.getValue(1));
4022 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4023 }
4024 } else if (GPR_idx != NumGPRs)
4025 // If we have any FPRs remaining, we may also have GPRs remaining.
4026 ++GPR_idx;
4027 } else {
4028 // Single-precision floating-point values are mapped to the
4029 // second (rightmost) word of the stack doubleword.
4030 if (Arg.getValueType() == MVT::f32) {
4031 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
4032 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
4033 }
4034
4035 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4036 true, isTailCall, false, MemOpChains,
4037 TailCallArguments, dl);
4038 }
4039 ArgOffset += 8;
4040 break;
4041 case MVT::v4f32:
4042 case MVT::v4i32:
4043 case MVT::v8i16:
4044 case MVT::v16i8:
4045 if (isVarArg) {
4046 // These go aligned on the stack, or in the corresponding R registers
4047 // when within range. The Darwin PPC ABI doc claims they also go in
4048 // V registers; in fact gcc does this only for arguments that are
4049 // prototyped, not for those that match the ... We do it for all
4050 // arguments, seems to work.
4051 while (ArgOffset % 16 !=0) {
4052 ArgOffset += PtrByteSize;
4053 if (GPR_idx != NumGPRs)
4054 GPR_idx++;
4055 }
4056 // We could elide this store in the case where the object fits
4057 // entirely in R registers. Maybe later.
4058 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
4059 DAG.getConstant(ArgOffset, PtrVT));
4060 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4061 MachinePointerInfo(), false, false, 0);
4062 MemOpChains.push_back(Store);
4063 if (VR_idx != NumVRs) {
4064 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
4065 MachinePointerInfo(),
4066 false, false, false, 0);
4067 MemOpChains.push_back(Load.getValue(1));
4068 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4069 }
4070 ArgOffset += 16;
4071 for (unsigned i=0; i<16; i+=PtrByteSize) {
4072 if (GPR_idx == NumGPRs)
4073 break;
4074 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
4075 DAG.getConstant(i, PtrVT));
4076 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
4077 false, false, false, 0);
4078 MemOpChains.push_back(Load.getValue(1));
4079 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4080 }
4081 break;
4082 }
4083
4084 // Non-varargs Altivec params generally go in registers, but have
4085 // stack space allocated at the end.
4086 if (VR_idx != NumVRs) {
4087 // Doesn't have GPR space allocated.
4088 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4089 } else {
4090 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4091 true, isTailCall, true, MemOpChains,
4092 TailCallArguments, dl);
4093 ArgOffset += 16;
4094 }
4095 break;
4096 }
4097 }
4098
4099 if (!MemOpChains.empty())
4100 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
4101 &MemOpChains[0], MemOpChains.size());
4102
4103 // Check if this is an indirect call (MTCTR/BCTRL).
4104 // See PrepareCall() for more information about calls through function
4105 // pointers in the 64-bit SVR4 ABI.
4106 if (!isTailCall &&
4107 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4108 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4109 !isBLACompatibleAddress(Callee, DAG)) {
4110 // Load r2 into a virtual register and store it to the TOC save area.
4111 SDValue Val = DAG.getCopyFromReg(Chain, dl, PPC::X2, MVT::i64);
4112 // TOC save area offset.
4113 SDValue PtrOff = DAG.getIntPtrConstant(40);
4114 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
4115 Chain = DAG.getStore(Val.getValue(1), dl, Val, AddPtr, MachinePointerInfo(),
4116 false, false, 0);
4117 // R12 must contain the address of an indirect callee. This does not
4118 // mean the MTCTR instruction must use R12; it's easier to model this
4119 // as an extra parameter, so do that.
4120 RegsToPass.push_back(std::make_pair((unsigned)PPC::X12, Callee));
4121 }
4122
4123 // Build a sequence of copy-to-reg nodes chained together with token chain
4124 // and flag operands which copy the outgoing args into the appropriate regs.
4125 SDValue InFlag;
4126 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
4127 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
4128 RegsToPass[i].second, InFlag);
4129 InFlag = Chain.getValue(1);
4130 }
4131
4132 if (isTailCall)
4133 PrepareTailCall(DAG, InFlag, Chain, dl, true, SPDiff, NumBytes, LROp,
4134 FPOp, true, TailCallArguments);
4135
4136 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4137 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4138 Ins, InVals);
4139}
4140
4141SDValue
4142PPCTargetLowering::LowerCall_Darwin(SDValue Chain, SDValue Callee,
4143 CallingConv::ID CallConv, bool isVarArg,
4144 bool isTailCall,
4145 const SmallVectorImpl<ISD::OutputArg> &Outs,
4146 const SmallVectorImpl<SDValue> &OutVals,
4147 const SmallVectorImpl<ISD::InputArg> &Ins,
4148 DebugLoc dl, SelectionDAG &DAG,
4149 SmallVectorImpl<SDValue> &InVals) const {
4150
4151 unsigned NumOps = Outs.size();
Scott Michelfdc40a02009-02-17 22:15:04 +00004152
Owen Andersone50ed302009-08-10 22:56:29 +00004153 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00004154 bool isPPC64 = PtrVT == MVT::i64;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004155 unsigned PtrByteSize = isPPC64 ? 8 : 4;
Scott Michelfdc40a02009-02-17 22:15:04 +00004156
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004157 MachineFunction &MF = DAG.getMachineFunction();
4158
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004159 // Mark this function as potentially containing a function that contains a
4160 // tail call. As a consequence the frame pointer will be used for dynamicalloc
4161 // and restoring the callers stack pointer in this functions epilog. This is
4162 // done because by tail calling the called function might overwrite the value
4163 // in this function's (MF) stack pointer stack slot 0(SP).
Nick Lewycky8a8d4792011-12-02 22:16:29 +00004164 if (getTargetMachine().Options.GuaranteedTailCallOpt &&
4165 CallConv == CallingConv::Fast)
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004166 MF.getInfo<PPCFunctionInfo>()->setHasFastCall();
4167
4168 unsigned nAltivecParamsAtEnd = 0;
4169
Chris Lattnerabde4602006-05-16 22:56:08 +00004170 // Count how many bytes are to be pushed on the stack, including the linkage
Chris Lattnerc91a4752006-06-26 22:48:35 +00004171 // area, and parameter passing area. We start with 24/48 bytes, which is
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004172 // prereserved space for [SP][CR][LR][3 x unused].
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004173 unsigned NumBytes =
Dan Gohman98ca4f22009-08-05 01:29:28 +00004174 CalculateParameterAndLinkageAreaSize(DAG, isPPC64, isVarArg, CallConv,
Dan Gohmanc9403652010-07-07 15:54:55 +00004175 Outs, OutVals,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004176 nAltivecParamsAtEnd);
Dale Johannesen75092de2008-03-12 00:22:17 +00004177
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004178 // Calculate by how many bytes the stack has to be adjusted in case of tail
4179 // call optimization.
4180 int SPDiff = CalculateTailCallSPDiff(DAG, isTailCall, NumBytes);
Scott Michelfdc40a02009-02-17 22:15:04 +00004181
Dan Gohman98ca4f22009-08-05 01:29:28 +00004182 // To protect arguments on the stack from being clobbered in a tail call,
4183 // force all the loads to happen before doing any other lowering.
4184 if (isTailCall)
4185 Chain = DAG.getStackArgumentTokenFactor(Chain);
4186
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004187 // Adjust the stack pointer for the new arguments...
4188 // These operations are automatically eliminated by the prolog/epilog pass
Chris Lattnere563bbc2008-10-11 22:08:30 +00004189 Chain = DAG.getCALLSEQ_START(Chain, DAG.getIntPtrConstant(NumBytes, true));
Dan Gohman475871a2008-07-27 21:46:04 +00004190 SDValue CallSeqStart = Chain;
Scott Michelfdc40a02009-02-17 22:15:04 +00004191
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004192 // Load the return address and frame pointer so it can be move somewhere else
4193 // later.
Dan Gohman475871a2008-07-27 21:46:04 +00004194 SDValue LROp, FPOp;
Tilmann Schellerffd02002009-07-03 06:45:56 +00004195 Chain = EmitTailCallLoadFPAndRetAddr(DAG, SPDiff, Chain, LROp, FPOp, true,
4196 dl);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004197
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004198 // Set up a copy of the stack pointer for use loading and storing any
4199 // arguments that may not fit in the registers available for argument
4200 // passing.
Dan Gohman475871a2008-07-27 21:46:04 +00004201 SDValue StackPtr;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004202 if (isPPC64)
Owen Anderson825b72b2009-08-11 20:47:22 +00004203 StackPtr = DAG.getRegister(PPC::X1, MVT::i64);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004204 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004205 StackPtr = DAG.getRegister(PPC::R1, MVT::i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00004206
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004207 // Figure out which arguments are going to go in registers, and which in
4208 // memory. Also, if this is a vararg function, floating point operations
4209 // must be stored to our stack, and loaded into integer regs as well, if
4210 // any integer regs are available for argument passing.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004211 unsigned ArgOffset = PPCFrameLowering::getLinkageSize(isPPC64, true);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004212 unsigned GPR_idx = 0, FPR_idx = 0, VR_idx = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00004213
Craig Topperb78ca422012-03-11 07:16:55 +00004214 static const uint16_t GPR_32[] = { // 32-bit registers.
Chris Lattner9a2a4972006-05-17 06:01:33 +00004215 PPC::R3, PPC::R4, PPC::R5, PPC::R6,
4216 PPC::R7, PPC::R8, PPC::R9, PPC::R10,
4217 };
Craig Topperb78ca422012-03-11 07:16:55 +00004218 static const uint16_t GPR_64[] = { // 64-bit registers.
Chris Lattnerc91a4752006-06-26 22:48:35 +00004219 PPC::X3, PPC::X4, PPC::X5, PPC::X6,
4220 PPC::X7, PPC::X8, PPC::X9, PPC::X10,
4221 };
Craig Topperb78ca422012-03-11 07:16:55 +00004222 static const uint16_t *FPR = GetFPR();
Scott Michelfdc40a02009-02-17 22:15:04 +00004223
Craig Topperb78ca422012-03-11 07:16:55 +00004224 static const uint16_t VR[] = {
Chris Lattner9a2a4972006-05-17 06:01:33 +00004225 PPC::V2, PPC::V3, PPC::V4, PPC::V5, PPC::V6, PPC::V7, PPC::V8,
4226 PPC::V9, PPC::V10, PPC::V11, PPC::V12, PPC::V13
4227 };
Owen Anderson718cb662007-09-07 04:06:50 +00004228 const unsigned NumGPRs = array_lengthof(GPR_32);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004229 const unsigned NumFPRs = 13;
Tilmann Scheller667ee3c2009-07-03 06:43:35 +00004230 const unsigned NumVRs = array_lengthof(VR);
Scott Michelfdc40a02009-02-17 22:15:04 +00004231
Craig Topperb78ca422012-03-11 07:16:55 +00004232 const uint16_t *GPR = isPPC64 ? GPR_64 : GPR_32;
Chris Lattnerc91a4752006-06-26 22:48:35 +00004233
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004234 SmallVector<std::pair<unsigned, SDValue>, 8> RegsToPass;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004235 SmallVector<TailCallArgumentInfo, 8> TailCallArguments;
4236
Dan Gohman475871a2008-07-27 21:46:04 +00004237 SmallVector<SDValue, 8> MemOpChains;
Evan Cheng4360bdc2006-05-25 00:57:32 +00004238 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004239 SDValue Arg = OutVals[i];
Dan Gohman98ca4f22009-08-05 01:29:28 +00004240 ISD::ArgFlagsTy Flags = Outs[i].Flags;
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004241
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004242 // PtrOff will be used to store the current argument to the stack if a
4243 // register cannot be found for it.
Dan Gohman475871a2008-07-27 21:46:04 +00004244 SDValue PtrOff;
Scott Michelfdc40a02009-02-17 22:15:04 +00004245
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004246 PtrOff = DAG.getConstant(ArgOffset, StackPtr.getValueType());
Nicolas Geoffrayb2ec1cc2007-03-13 15:02:46 +00004247
Dale Johannesen39355f92009-02-04 02:34:38 +00004248 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr, PtrOff);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004249
4250 // On PPC64, promote integers to 64-bit values.
Owen Anderson825b72b2009-08-11 20:47:22 +00004251 if (isPPC64 && Arg.getValueType() == MVT::i32) {
Duncan Sands276dcbd2008-03-21 09:14:45 +00004252 // FIXME: Should this use ANY_EXTEND if neither sext nor zext?
4253 unsigned ExtOp = Flags.isSExt() ? ISD::SIGN_EXTEND : ISD::ZERO_EXTEND;
Owen Anderson825b72b2009-08-11 20:47:22 +00004254 Arg = DAG.getNode(ExtOp, dl, MVT::i64, Arg);
Chris Lattnerc91a4752006-06-26 22:48:35 +00004255 }
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004256
Dale Johannesen8419dd62008-03-07 20:27:40 +00004257 // FIXME memcpy is used way more than necessary. Correctness first.
Bill Schmidt419f3762012-09-19 15:42:13 +00004258 // Note: "by value" is code for passing a structure by value, not
4259 // basic types.
Duncan Sands276dcbd2008-03-21 09:14:45 +00004260 if (Flags.isByVal()) {
4261 unsigned Size = Flags.getByValSize();
Bill Schmidt726c2372012-10-23 15:51:16 +00004262 // Very small objects are passed right-justified. Everything else is
4263 // passed left-justified.
4264 if (Size==1 || Size==2) {
4265 EVT VT = (Size==1) ? MVT::i8 : MVT::i16;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004266 if (GPR_idx != NumGPRs) {
Stuart Hastingsa9011292011-02-16 16:23:55 +00004267 SDValue Load = DAG.getExtLoad(ISD::EXTLOAD, dl, PtrVT, Chain, Arg,
Chris Lattner3d6ccfb2010-09-21 17:04:51 +00004268 MachinePointerInfo(), VT,
4269 false, false, 0);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004270 MemOpChains.push_back(Load.getValue(1));
4271 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004272
4273 ArgOffset += PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004274 } else {
Bill Schmidt7a6cb152012-10-16 13:30:53 +00004275 SDValue Const = DAG.getConstant(PtrByteSize - Size,
4276 PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004277 SDValue AddPtr = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, Const);
Bill Schmidt726c2372012-10-23 15:51:16 +00004278 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, AddPtr,
4279 CallSeqStart,
4280 Flags, DAG, dl);
Dale Johannesen8419dd62008-03-07 20:27:40 +00004281 ArgOffset += PtrByteSize;
4282 }
4283 continue;
4284 }
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004285 // Copy entire object into memory. There are cases where gcc-generated
4286 // code assumes it is there, even if it could be put entirely into
4287 // registers. (This is not what the doc says.)
Bill Schmidt726c2372012-10-23 15:51:16 +00004288 Chain = CallSeqStart = createMemcpyOutsideCallSeq(Arg, PtrOff,
4289 CallSeqStart,
4290 Flags, DAG, dl);
Bill Schmidt419f3762012-09-19 15:42:13 +00004291
4292 // For small aggregates (Darwin only) and aggregates >= PtrByteSize,
4293 // copy the pieces of the object that fit into registers from the
4294 // parameter save area.
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004295 for (unsigned j=0; j<Size; j+=PtrByteSize) {
Dan Gohman475871a2008-07-27 21:46:04 +00004296 SDValue Const = DAG.getConstant(j, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004297 SDValue AddArg = DAG.getNode(ISD::ADD, dl, PtrVT, Arg, Const);
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004298 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004299 SDValue Load = DAG.getLoad(PtrVT, dl, Chain, AddArg,
4300 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004301 false, false, false, 0);
Dale Johannesen1f797a32008-03-05 23:31:27 +00004302 MemOpChains.push_back(Load.getValue(1));
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004303 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004304 ArgOffset += PtrByteSize;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004305 } else {
Dale Johannesenfdd3ade2008-03-17 02:13:43 +00004306 ArgOffset += ((Size - j + PtrByteSize-1)/PtrByteSize)*PtrByteSize;
Dale Johannesen8419dd62008-03-07 20:27:40 +00004307 break;
Dale Johannesen5b3b6952008-03-04 23:17:14 +00004308 }
4309 }
4310 continue;
4311 }
4312
Owen Anderson825b72b2009-08-11 20:47:22 +00004313 switch (Arg.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004314 default: llvm_unreachable("Unexpected ValueType for argument!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004315 case MVT::i32:
4316 case MVT::i64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004317 if (GPR_idx != NumGPRs) {
4318 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Arg));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004319 } else {
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004320 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4321 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004322 TailCallArguments, dl);
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004323 }
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004324 ArgOffset += PtrByteSize;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004325 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004326 case MVT::f32:
4327 case MVT::f64:
Chris Lattner9a2a4972006-05-17 06:01:33 +00004328 if (FPR_idx != NumFPRs) {
4329 RegsToPass.push_back(std::make_pair(FPR[FPR_idx++], Arg));
4330
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004331 if (isVarArg) {
Chris Lattner6229d0a2010-09-21 18:41:36 +00004332 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4333 MachinePointerInfo(), false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004334 MemOpChains.push_back(Store);
4335
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004336 // Float varargs are always shadowed in available integer registers
Chris Lattner9a2a4972006-05-17 06:01:33 +00004337 if (GPR_idx != NumGPRs) {
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004338 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004339 MachinePointerInfo(), false, false,
4340 false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004341 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004342 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004343 }
Owen Anderson825b72b2009-08-11 20:47:22 +00004344 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 && !isPPC64){
Dan Gohman475871a2008-07-27 21:46:04 +00004345 SDValue ConstFour = DAG.getConstant(4, PtrOff.getValueType());
Dale Johannesen39355f92009-02-04 02:34:38 +00004346 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff, ConstFour);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004347 SDValue Load = DAG.getLoad(PtrVT, dl, Store, PtrOff,
4348 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004349 false, false, false, 0);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004350 MemOpChains.push_back(Load.getValue(1));
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004351 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
Chris Lattnerabde4602006-05-16 22:56:08 +00004352 }
4353 } else {
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004354 // If we have any FPRs remaining, we may also have GPRs remaining.
4355 // Args passed in FPRs consume either 1 (f32) or 2 (f64) available
4356 // GPRs.
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004357 if (GPR_idx != NumGPRs)
4358 ++GPR_idx;
Owen Anderson825b72b2009-08-11 20:47:22 +00004359 if (GPR_idx != NumGPRs && Arg.getValueType() == MVT::f64 &&
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004360 !isPPC64) // PPC64 has 64-bit GPR's obviously :)
4361 ++GPR_idx;
Chris Lattnerabde4602006-05-16 22:56:08 +00004362 }
Bill Schmidt726c2372012-10-23 15:51:16 +00004363 } else
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004364 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4365 isPPC64, isTailCall, false, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004366 TailCallArguments, dl);
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004367 if (isPPC64)
4368 ArgOffset += 8;
4369 else
Owen Anderson825b72b2009-08-11 20:47:22 +00004370 ArgOffset += Arg.getValueType() == MVT::f32 ? 4 : 8;
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004371 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004372 case MVT::v4f32:
4373 case MVT::v4i32:
4374 case MVT::v8i16:
4375 case MVT::v16i8:
Dale Johannesen75092de2008-03-12 00:22:17 +00004376 if (isVarArg) {
4377 // These go aligned on the stack, or in the corresponding R registers
Scott Michelfdc40a02009-02-17 22:15:04 +00004378 // when within range. The Darwin PPC ABI doc claims they also go in
Dale Johannesen75092de2008-03-12 00:22:17 +00004379 // V registers; in fact gcc does this only for arguments that are
4380 // prototyped, not for those that match the ... We do it for all
4381 // arguments, seems to work.
4382 while (ArgOffset % 16 !=0) {
4383 ArgOffset += PtrByteSize;
4384 if (GPR_idx != NumGPRs)
4385 GPR_idx++;
4386 }
4387 // We could elide this store in the case where the object fits
4388 // entirely in R registers. Maybe later.
Scott Michelfdc40a02009-02-17 22:15:04 +00004389 PtrOff = DAG.getNode(ISD::ADD, dl, PtrVT, StackPtr,
Dale Johannesen75092de2008-03-12 00:22:17 +00004390 DAG.getConstant(ArgOffset, PtrVT));
Chris Lattner6229d0a2010-09-21 18:41:36 +00004391 SDValue Store = DAG.getStore(Chain, dl, Arg, PtrOff,
4392 MachinePointerInfo(), false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004393 MemOpChains.push_back(Store);
4394 if (VR_idx != NumVRs) {
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004395 SDValue Load = DAG.getLoad(MVT::v4f32, dl, Store, PtrOff,
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004396 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004397 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004398 MemOpChains.push_back(Load.getValue(1));
4399 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Load));
4400 }
4401 ArgOffset += 16;
4402 for (unsigned i=0; i<16; i+=PtrByteSize) {
4403 if (GPR_idx == NumGPRs)
4404 break;
Dale Johannesen39355f92009-02-04 02:34:38 +00004405 SDValue Ix = DAG.getNode(ISD::ADD, dl, PtrVT, PtrOff,
Dale Johannesen75092de2008-03-12 00:22:17 +00004406 DAG.getConstant(i, PtrVT));
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004407 SDValue Load = DAG.getLoad(PtrVT, dl, Store, Ix, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004408 false, false, false, 0);
Dale Johannesen75092de2008-03-12 00:22:17 +00004409 MemOpChains.push_back(Load.getValue(1));
4410 RegsToPass.push_back(std::make_pair(GPR[GPR_idx++], Load));
4411 }
4412 break;
4413 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004414
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004415 // Non-varargs Altivec params generally go in registers, but have
4416 // stack space allocated at the end.
4417 if (VR_idx != NumVRs) {
4418 // Doesn't have GPR space allocated.
4419 RegsToPass.push_back(std::make_pair(VR[VR_idx++], Arg));
4420 } else if (nAltivecParamsAtEnd==0) {
4421 // We are emitting Altivec params in order.
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004422 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4423 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004424 TailCallArguments, dl);
Dale Johannesen75092de2008-03-12 00:22:17 +00004425 ArgOffset += 16;
Dale Johannesen75092de2008-03-12 00:22:17 +00004426 }
Chris Lattnerc8b682c2006-05-17 00:15:40 +00004427 break;
Chris Lattnerabde4602006-05-16 22:56:08 +00004428 }
Chris Lattnerabde4602006-05-16 22:56:08 +00004429 }
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004430 // If all Altivec parameters fit in registers, as they usually do,
4431 // they get stack space following the non-Altivec parameters. We
4432 // don't track this here because nobody below needs it.
4433 // If there are more Altivec parameters than fit in registers emit
4434 // the stores here.
4435 if (!isVarArg && nAltivecParamsAtEnd > NumVRs) {
4436 unsigned j = 0;
4437 // Offset is aligned; skip 1st 12 params which go in V registers.
4438 ArgOffset = ((ArgOffset+15)/16)*16;
4439 ArgOffset += 12*16;
4440 for (unsigned i = 0; i != NumOps; ++i) {
Dan Gohmanc9403652010-07-07 15:54:55 +00004441 SDValue Arg = OutVals[i];
4442 EVT ArgType = Outs[i].VT;
Owen Anderson825b72b2009-08-11 20:47:22 +00004443 if (ArgType==MVT::v4f32 || ArgType==MVT::v4i32 ||
4444 ArgType==MVT::v8i16 || ArgType==MVT::v16i8) {
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004445 if (++j > NumVRs) {
Dan Gohman475871a2008-07-27 21:46:04 +00004446 SDValue PtrOff;
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004447 // We are emitting Altivec params in order.
4448 LowerMemOpCallTo(DAG, MF, Chain, Arg, PtrOff, SPDiff, ArgOffset,
4449 isPPC64, isTailCall, true, MemOpChains,
Dale Johannesen33c960f2009-02-04 20:06:27 +00004450 TailCallArguments, dl);
Dale Johannesen8f5422c2008-03-14 17:41:26 +00004451 ArgOffset += 16;
4452 }
4453 }
4454 }
4455 }
4456
Chris Lattner9a2a4972006-05-17 06:01:33 +00004457 if (!MemOpChains.empty())
Owen Anderson825b72b2009-08-11 20:47:22 +00004458 Chain = DAG.getNode(ISD::TokenFactor, dl, MVT::Other,
Chris Lattnere2199452006-08-11 17:38:39 +00004459 &MemOpChains[0], MemOpChains.size());
Scott Michelfdc40a02009-02-17 22:15:04 +00004460
Dale Johannesenf7b73042010-03-09 20:15:42 +00004461 // On Darwin, R12 must contain the address of an indirect callee. This does
4462 // not mean the MTCTR instruction must use R12; it's easier to model this as
4463 // an extra parameter, so do that.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00004464 if (!isTailCall &&
Dale Johannesenf7b73042010-03-09 20:15:42 +00004465 !dyn_cast<GlobalAddressSDNode>(Callee) &&
4466 !dyn_cast<ExternalSymbolSDNode>(Callee) &&
4467 !isBLACompatibleAddress(Callee, DAG))
4468 RegsToPass.push_back(std::make_pair((unsigned)(isPPC64 ? PPC::X12 :
4469 PPC::R12), Callee));
4470
Chris Lattner9a2a4972006-05-17 06:01:33 +00004471 // Build a sequence of copy-to-reg nodes chained together with token chain
4472 // and flag operands which copy the outgoing args into the appropriate regs.
Dan Gohman475871a2008-07-27 21:46:04 +00004473 SDValue InFlag;
Chris Lattner9a2a4972006-05-17 06:01:33 +00004474 for (unsigned i = 0, e = RegsToPass.size(); i != e; ++i) {
Scott Michelfdc40a02009-02-17 22:15:04 +00004475 Chain = DAG.getCopyToReg(Chain, dl, RegsToPass[i].first,
Dale Johannesen39355f92009-02-04 02:34:38 +00004476 RegsToPass[i].second, InFlag);
Chris Lattner9a2a4972006-05-17 06:01:33 +00004477 InFlag = Chain.getValue(1);
4478 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004479
Chris Lattnerb9082582010-11-14 23:42:06 +00004480 if (isTailCall)
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004481 PrepareTailCall(DAG, InFlag, Chain, dl, isPPC64, SPDiff, NumBytes, LROp,
4482 FPOp, true, TailCallArguments);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004483
Dan Gohman98ca4f22009-08-05 01:29:28 +00004484 return FinishCall(CallConv, dl, isTailCall, isVarArg, DAG,
4485 RegsToPass, InFlag, Chain, Callee, SPDiff, NumBytes,
4486 Ins, InVals);
Chris Lattnerabde4602006-05-16 22:56:08 +00004487}
4488
Hal Finkeld712f932011-10-14 19:51:36 +00004489bool
4490PPCTargetLowering::CanLowerReturn(CallingConv::ID CallConv,
4491 MachineFunction &MF, bool isVarArg,
4492 const SmallVectorImpl<ISD::OutputArg> &Outs,
4493 LLVMContext &Context) const {
4494 SmallVector<CCValAssign, 16> RVLocs;
4495 CCState CCInfo(CallConv, isVarArg, MF, getTargetMachine(),
4496 RVLocs, Context);
4497 return CCInfo.CheckReturn(Outs, RetCC_PPC);
4498}
4499
Dan Gohman98ca4f22009-08-05 01:29:28 +00004500SDValue
4501PPCTargetLowering::LowerReturn(SDValue Chain,
Sandeep Patel65c3c8f2009-09-02 08:44:58 +00004502 CallingConv::ID CallConv, bool isVarArg,
Dan Gohman98ca4f22009-08-05 01:29:28 +00004503 const SmallVectorImpl<ISD::OutputArg> &Outs,
Dan Gohmanc9403652010-07-07 15:54:55 +00004504 const SmallVectorImpl<SDValue> &OutVals,
Dan Gohmand858e902010-04-17 15:26:15 +00004505 DebugLoc dl, SelectionDAG &DAG) const {
Dan Gohman98ca4f22009-08-05 01:29:28 +00004506
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004507 SmallVector<CCValAssign, 16> RVLocs;
Eric Christopher471e4222011-06-08 23:55:35 +00004508 CCState CCInfo(CallConv, isVarArg, DAG.getMachineFunction(),
Gabor Greifa4b00b22012-04-19 15:16:31 +00004509 getTargetMachine(), RVLocs, *DAG.getContext());
Dan Gohman98ca4f22009-08-05 01:29:28 +00004510 CCInfo.AnalyzeReturn(Outs, RetCC_PPC);
Scott Michelfdc40a02009-02-17 22:15:04 +00004511
Dan Gohman475871a2008-07-27 21:46:04 +00004512 SDValue Flag;
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004513 SmallVector<SDValue, 4> RetOps(1, Chain);
Scott Michelfdc40a02009-02-17 22:15:04 +00004514
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004515 // Copy the result values into the output registers.
4516 for (unsigned i = 0; i != RVLocs.size(); ++i) {
4517 CCValAssign &VA = RVLocs[i];
4518 assert(VA.isRegLoc() && "Can only return in registers!");
Ulrich Weigand86aef0a2012-11-05 19:39:45 +00004519
4520 SDValue Arg = OutVals[i];
4521
4522 switch (VA.getLocInfo()) {
4523 default: llvm_unreachable("Unknown loc info!");
4524 case CCValAssign::Full: break;
4525 case CCValAssign::AExt:
4526 Arg = DAG.getNode(ISD::ANY_EXTEND, dl, VA.getLocVT(), Arg);
4527 break;
4528 case CCValAssign::ZExt:
4529 Arg = DAG.getNode(ISD::ZERO_EXTEND, dl, VA.getLocVT(), Arg);
4530 break;
4531 case CCValAssign::SExt:
4532 Arg = DAG.getNode(ISD::SIGN_EXTEND, dl, VA.getLocVT(), Arg);
4533 break;
4534 }
4535
4536 Chain = DAG.getCopyToReg(Chain, dl, VA.getLocReg(), Arg, Flag);
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004537 Flag = Chain.getValue(1);
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004538 RetOps.push_back(DAG.getRegister(VA.getLocReg(), VA.getLocVT()));
Chris Lattnerb9a7bea2007-03-06 00:59:59 +00004539 }
4540
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004541 RetOps[0] = Chain; // Update chain.
4542
4543 // Add the flag if we have it.
Gabor Greifba36cb52008-08-28 21:40:38 +00004544 if (Flag.getNode())
Jakob Stoklund Olesen6ab50612013-02-05 18:12:00 +00004545 RetOps.push_back(Flag);
4546
4547 return DAG.getNode(PPCISD::RET_FLAG, dl, MVT::Other,
4548 &RetOps[0], RetOps.size());
Chris Lattner1a635d62006-04-14 06:01:58 +00004549}
4550
Dan Gohman475871a2008-07-27 21:46:04 +00004551SDValue PPCTargetLowering::LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004552 const PPCSubtarget &Subtarget) const {
Jim Laskeyefc7e522006-12-04 22:04:42 +00004553 // When we pop the dynamic allocation we need to restore the SP link.
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004554 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004555
Jim Laskeyefc7e522006-12-04 22:04:42 +00004556 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004557 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskeyefc7e522006-12-04 22:04:42 +00004558
4559 // Construct the stack pointer operand.
Dale Johannesenb60d5192009-11-24 01:09:07 +00004560 bool isPPC64 = Subtarget.isPPC64();
4561 unsigned SP = isPPC64 ? PPC::X1 : PPC::R1;
Dan Gohman475871a2008-07-27 21:46:04 +00004562 SDValue StackPtr = DAG.getRegister(SP, PtrVT);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004563
4564 // Get the operands for the STACKRESTORE.
Dan Gohman475871a2008-07-27 21:46:04 +00004565 SDValue Chain = Op.getOperand(0);
4566 SDValue SaveSP = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004567
Jim Laskeyefc7e522006-12-04 22:04:42 +00004568 // Load the old link SP.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00004569 SDValue LoadLinkSP = DAG.getLoad(PtrVT, dl, Chain, StackPtr,
4570 MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00004571 false, false, false, 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00004572
Jim Laskeyefc7e522006-12-04 22:04:42 +00004573 // Restore the stack pointer.
Dale Johannesen33c960f2009-02-04 20:06:27 +00004574 Chain = DAG.getCopyToReg(LoadLinkSP.getValue(1), dl, SP, SaveSP);
Scott Michelfdc40a02009-02-17 22:15:04 +00004575
Jim Laskeyefc7e522006-12-04 22:04:42 +00004576 // Store the old link SP.
Chris Lattner6229d0a2010-09-21 18:41:36 +00004577 return DAG.getStore(Chain, dl, LoadLinkSP, StackPtr, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00004578 false, false, 0);
Jim Laskeyefc7e522006-12-04 22:04:42 +00004579}
4580
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004581
4582
Dan Gohman475871a2008-07-27 21:46:04 +00004583SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004584PPCTargetLowering::getReturnAddrFrameIndex(SelectionDAG & DAG) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004585 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004586 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004587 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004588 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004589
4590 // Get current frame pointer save index. The users of this index will be
4591 // primarily DYNALLOC instructions.
4592 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4593 int RASI = FI->getReturnAddrSaveIndex();
4594
4595 // If the frame pointer save index hasn't been defined yet.
4596 if (!RASI) {
4597 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004598 int LROffset = PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004599 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004600 RASI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, LROffset, true);
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004601 // Save the result.
4602 FI->setReturnAddrSaveIndex(RASI);
4603 }
4604 return DAG.getFrameIndex(RASI, PtrVT);
4605}
4606
Dan Gohman475871a2008-07-27 21:46:04 +00004607SDValue
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004608PPCTargetLowering::getFramePointerFrameIndex(SelectionDAG & DAG) const {
4609 MachineFunction &MF = DAG.getMachineFunction();
Dale Johannesenb60d5192009-11-24 01:09:07 +00004610 bool isPPC64 = PPCSubTarget.isPPC64();
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004611 bool isDarwinABI = PPCSubTarget.isDarwinABI();
Owen Andersone50ed302009-08-10 22:56:29 +00004612 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004613
4614 // Get current frame pointer save index. The users of this index will be
4615 // primarily DYNALLOC instructions.
4616 PPCFunctionInfo *FI = MF.getInfo<PPCFunctionInfo>();
4617 int FPSI = FI->getFramePointerSaveIndex();
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004618
Jim Laskey2f616bf2006-11-16 22:43:37 +00004619 // If the frame pointer save index hasn't been defined yet.
4620 if (!FPSI) {
4621 // Find out what the fix offset of the frame pointer save area.
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00004622 int FPOffset = PPCFrameLowering::getFramePointerSaveOffset(isPPC64,
Tilmann Scheller2a9ddfb2009-07-03 06:47:08 +00004623 isDarwinABI);
Scott Michelfdc40a02009-02-17 22:15:04 +00004624
Jim Laskey2f616bf2006-11-16 22:43:37 +00004625 // Allocate the frame index for frame pointer save area.
Evan Chenged2ae132010-07-03 00:40:23 +00004626 FPSI = MF.getFrameInfo()->CreateFixedObject(isPPC64? 8 : 4, FPOffset, true);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004627 // Save the result.
Scott Michelfdc40a02009-02-17 22:15:04 +00004628 FI->setFramePointerSaveIndex(FPSI);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004629 }
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004630 return DAG.getFrameIndex(FPSI, PtrVT);
4631}
Jim Laskey2f616bf2006-11-16 22:43:37 +00004632
Dan Gohman475871a2008-07-27 21:46:04 +00004633SDValue PPCTargetLowering::LowerDYNAMIC_STACKALLOC(SDValue Op,
Arnold Schwaighofer30e62c02008-04-30 09:16:33 +00004634 SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004635 const PPCSubtarget &Subtarget) const {
Jim Laskey2f616bf2006-11-16 22:43:37 +00004636 // Get the inputs.
Dan Gohman475871a2008-07-27 21:46:04 +00004637 SDValue Chain = Op.getOperand(0);
4638 SDValue Size = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00004639 DebugLoc dl = Op.getDebugLoc();
4640
Jim Laskey2f616bf2006-11-16 22:43:37 +00004641 // Get the corect type for pointers.
Owen Andersone50ed302009-08-10 22:56:29 +00004642 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Jim Laskey2f616bf2006-11-16 22:43:37 +00004643 // Negate the size.
Dale Johannesende064702009-02-06 21:50:26 +00004644 SDValue NegSize = DAG.getNode(ISD::SUB, dl, PtrVT,
Jim Laskey2f616bf2006-11-16 22:43:37 +00004645 DAG.getConstant(0, PtrVT), Size);
4646 // Construct a node for the frame pointer save index.
Dan Gohman475871a2008-07-27 21:46:04 +00004647 SDValue FPSIdx = getFramePointerFrameIndex(DAG);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004648 // Build a DYNALLOC node.
Dan Gohman475871a2008-07-27 21:46:04 +00004649 SDValue Ops[3] = { Chain, NegSize, FPSIdx };
Owen Anderson825b72b2009-08-11 20:47:22 +00004650 SDVTList VTs = DAG.getVTList(PtrVT, MVT::Other);
Dale Johannesende064702009-02-06 21:50:26 +00004651 return DAG.getNode(PPCISD::DYNALLOC, dl, VTs, Ops, 3);
Jim Laskey2f616bf2006-11-16 22:43:37 +00004652}
4653
Hal Finkel7ee74a62013-03-21 21:37:52 +00004654SDValue PPCTargetLowering::lowerEH_SJLJ_SETJMP(SDValue Op,
4655 SelectionDAG &DAG) const {
4656 DebugLoc DL = Op.getDebugLoc();
4657 return DAG.getNode(PPCISD::EH_SJLJ_SETJMP, DL,
4658 DAG.getVTList(MVT::i32, MVT::Other),
4659 Op.getOperand(0), Op.getOperand(1));
4660}
4661
4662SDValue PPCTargetLowering::lowerEH_SJLJ_LONGJMP(SDValue Op,
4663 SelectionDAG &DAG) const {
4664 DebugLoc DL = Op.getDebugLoc();
4665 return DAG.getNode(PPCISD::EH_SJLJ_LONGJMP, DL, MVT::Other,
4666 Op.getOperand(0), Op.getOperand(1));
4667}
4668
Chris Lattner1a635d62006-04-14 06:01:58 +00004669/// LowerSELECT_CC - Lower floating point select_cc's into fsel instruction when
4670/// possible.
Dan Gohmand858e902010-04-17 15:26:15 +00004671SDValue PPCTargetLowering::LowerSELECT_CC(SDValue Op, SelectionDAG &DAG) const {
Chris Lattner1a635d62006-04-14 06:01:58 +00004672 // Not FP? Not a fsel.
Duncan Sands83ec4b62008-06-06 12:08:01 +00004673 if (!Op.getOperand(0).getValueType().isFloatingPoint() ||
4674 !Op.getOperand(2).getValueType().isFloatingPoint())
Eli Friedmanc06441e2009-05-28 04:31:08 +00004675 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004676
Hal Finkel59889f72013-04-07 22:11:09 +00004677 // We might be able to do better than this under some circumstances, but in
4678 // general, fsel-based lowering of select is a finite-math-only optimization.
4679 // For more information, see section F.3 of the 2.06 ISA specification.
4680 if (!DAG.getTarget().Options.NoInfsFPMath ||
4681 !DAG.getTarget().Options.NoNaNsFPMath)
4682 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00004683
Hal Finkel59889f72013-04-07 22:11:09 +00004684 ISD::CondCode CC = cast<CondCodeSDNode>(Op.getOperand(4))->get();
Scott Michelfdc40a02009-02-17 22:15:04 +00004685
Owen Andersone50ed302009-08-10 22:56:29 +00004686 EVT ResVT = Op.getValueType();
4687 EVT CmpVT = Op.getOperand(0).getValueType();
Dan Gohman475871a2008-07-27 21:46:04 +00004688 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
4689 SDValue TV = Op.getOperand(2), FV = Op.getOperand(3);
Dale Johannesende064702009-02-06 21:50:26 +00004690 DebugLoc dl = Op.getDebugLoc();
Scott Michelfdc40a02009-02-17 22:15:04 +00004691
Chris Lattner1a635d62006-04-14 06:01:58 +00004692 // If the RHS of the comparison is a 0.0, we don't need to do the
4693 // subtraction at all.
Hal Finkel59889f72013-04-07 22:11:09 +00004694 SDValue Sel1;
Chris Lattner1a635d62006-04-14 06:01:58 +00004695 if (isFloatingPointZero(RHS))
4696 switch (CC) {
4697 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004698 case ISD::SETNE:
4699 std::swap(TV, FV);
4700 case ISD::SETEQ:
4701 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4702 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
4703 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
4704 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4705 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4706 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4707 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004708 case ISD::SETULT:
4709 case ISD::SETLT:
4710 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004711 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004712 case ISD::SETGE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004713 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4714 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004715 return DAG.getNode(PPCISD::FSEL, dl, ResVT, LHS, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004716 case ISD::SETUGT:
4717 case ISD::SETGT:
4718 std::swap(TV, FV); // fsel is natively setge, swap operands for setlt
Chris Lattner57340122006-05-24 00:06:44 +00004719 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004720 case ISD::SETLE:
Owen Anderson825b72b2009-08-11 20:47:22 +00004721 if (LHS.getValueType() == MVT::f32) // Comparison is always 64-bits
4722 LHS = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, LHS);
Dale Johannesende064702009-02-06 21:50:26 +00004723 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00004724 DAG.getNode(ISD::FNEG, dl, MVT::f64, LHS), TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004725 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004726
Dan Gohman475871a2008-07-27 21:46:04 +00004727 SDValue Cmp;
Chris Lattner1a635d62006-04-14 06:01:58 +00004728 switch (CC) {
4729 default: break; // SETUO etc aren't handled by fsel.
Hal Finkel59889f72013-04-07 22:11:09 +00004730 case ISD::SETNE:
4731 std::swap(TV, FV);
4732 case ISD::SETEQ:
4733 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
4734 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4735 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
4736 Sel1 = DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
4737 if (Sel1.getValueType() == MVT::f32) // Comparison is always 64-bits
4738 Sel1 = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Sel1);
4739 return DAG.getNode(PPCISD::FSEL, dl, ResVT,
4740 DAG.getNode(ISD::FNEG, dl, MVT::f64, Cmp), Sel1, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004741 case ISD::SETULT:
4742 case ISD::SETLT:
Dale Johannesende064702009-02-06 21:50:26 +00004743 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004744 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4745 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004746 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004747 case ISD::SETOGE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004748 case ISD::SETGE:
Dale Johannesende064702009-02-06 21:50:26 +00004749 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, LHS, RHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004750 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4751 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004752 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004753 case ISD::SETUGT:
4754 case ISD::SETGT:
Dale Johannesende064702009-02-06 21:50:26 +00004755 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004756 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4757 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004758 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, FV, TV);
Chris Lattner57340122006-05-24 00:06:44 +00004759 case ISD::SETOLE:
Chris Lattner1a635d62006-04-14 06:01:58 +00004760 case ISD::SETLE:
Dale Johannesende064702009-02-06 21:50:26 +00004761 Cmp = DAG.getNode(ISD::FSUB, dl, CmpVT, RHS, LHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00004762 if (Cmp.getValueType() == MVT::f32) // Comparison is always 64-bits
4763 Cmp = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Cmp);
Hal Finkel59889f72013-04-07 22:11:09 +00004764 return DAG.getNode(PPCISD::FSEL, dl, ResVT, Cmp, TV, FV);
Chris Lattner1a635d62006-04-14 06:01:58 +00004765 }
Eli Friedmanc06441e2009-05-28 04:31:08 +00004766 return Op;
Chris Lattner1a635d62006-04-14 06:01:58 +00004767}
4768
Chris Lattner1f873002007-11-28 18:44:47 +00004769// FIXME: Split this code up when LegalizeDAGTypes lands.
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004770SDValue PPCTargetLowering::LowerFP_TO_INT(SDValue Op, SelectionDAG &DAG,
Dan Gohmand858e902010-04-17 15:26:15 +00004771 DebugLoc dl) const {
Duncan Sands83ec4b62008-06-06 12:08:01 +00004772 assert(Op.getOperand(0).getValueType().isFloatingPoint());
Dan Gohman475871a2008-07-27 21:46:04 +00004773 SDValue Src = Op.getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00004774 if (Src.getValueType() == MVT::f32)
4775 Src = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Src);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004776
Dan Gohman475871a2008-07-27 21:46:04 +00004777 SDValue Tmp;
Owen Anderson825b72b2009-08-11 20:47:22 +00004778 switch (Op.getValueType().getSimpleVT().SimpleTy) {
Torok Edwinc23197a2009-07-14 16:55:14 +00004779 default: llvm_unreachable("Unhandled FP_TO_INT type in custom expander!");
Owen Anderson825b72b2009-08-11 20:47:22 +00004780 case MVT::i32:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00004781 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIWZ :
Hal Finkel46479192013-04-01 17:52:07 +00004782 (PPCSubTarget.hasFPCVT() ? PPCISD::FCTIWUZ :
4783 PPCISD::FCTIDZ),
Owen Anderson825b72b2009-08-11 20:47:22 +00004784 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004785 break;
Owen Anderson825b72b2009-08-11 20:47:22 +00004786 case MVT::i64:
Hal Finkela1646ce2013-04-01 18:42:58 +00004787 assert((Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT()) &&
4788 "i64 FP_TO_UINT is supported only with FPCVT");
Hal Finkel46479192013-04-01 17:52:07 +00004789 Tmp = DAG.getNode(Op.getOpcode()==ISD::FP_TO_SINT ? PPCISD::FCTIDZ :
4790 PPCISD::FCTIDUZ,
4791 dl, MVT::f64, Src);
Chris Lattner1a635d62006-04-14 06:01:58 +00004792 break;
4793 }
Duncan Sandsa7360f02008-07-19 16:26:02 +00004794
Chris Lattner1a635d62006-04-14 06:01:58 +00004795 // Convert the FP value to an int value through memory.
Hal Finkel46479192013-04-01 17:52:07 +00004796 bool i32Stack = Op.getValueType() == MVT::i32 && PPCSubTarget.hasSTFIWX() &&
4797 (Op.getOpcode() == ISD::FP_TO_SINT || PPCSubTarget.hasFPCVT());
4798 SDValue FIPtr = DAG.CreateStackTemporary(i32Stack ? MVT::i32 : MVT::f64);
4799 int FI = cast<FrameIndexSDNode>(FIPtr)->getIndex();
4800 MachinePointerInfo MPI = MachinePointerInfo::getFixedStack(FI);
Duncan Sandsa7360f02008-07-19 16:26:02 +00004801
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004802 // Emit a store to the stack slot.
Hal Finkel46479192013-04-01 17:52:07 +00004803 SDValue Chain;
4804 if (i32Stack) {
4805 MachineFunction &MF = DAG.getMachineFunction();
4806 MachineMemOperand *MMO =
4807 MF.getMachineMemOperand(MPI, MachineMemOperand::MOStore, 4, 4);
4808 SDValue Ops[] = { DAG.getEntryNode(), Tmp, FIPtr };
4809 Chain = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
4810 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
4811 MVT::i32, MMO);
4812 } else
4813 Chain = DAG.getStore(DAG.getEntryNode(), dl, Tmp, FIPtr,
4814 MPI, false, false, 0);
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004815
4816 // Result is a load from the stack slot. If loading 4 bytes, make sure to
4817 // add in a bias.
Hal Finkel46479192013-04-01 17:52:07 +00004818 if (Op.getValueType() == MVT::i32 && !i32Stack) {
Dale Johannesen33c960f2009-02-04 20:06:27 +00004819 FIPtr = DAG.getNode(ISD::ADD, dl, FIPtr.getValueType(), FIPtr,
Chris Lattner1de7c1d2007-10-15 20:14:52 +00004820 DAG.getConstant(4, FIPtr.getValueType()));
Hal Finkel46479192013-04-01 17:52:07 +00004821 MPI = MachinePointerInfo();
4822 }
4823
4824 return DAG.getLoad(Op.getValueType(), dl, Chain, FIPtr, MPI,
Pete Cooperd752e0f2011-11-08 18:42:53 +00004825 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00004826}
4827
Hal Finkel46479192013-04-01 17:52:07 +00004828SDValue PPCTargetLowering::LowerINT_TO_FP(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00004829 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004830 DebugLoc dl = Op.getDebugLoc();
Dan Gohman034f60e2008-03-11 01:59:03 +00004831 // Don't handle ppc_fp128 here; let it be lowered to a libcall.
Owen Anderson825b72b2009-08-11 20:47:22 +00004832 if (Op.getValueType() != MVT::f32 && Op.getValueType() != MVT::f64)
Dan Gohman475871a2008-07-27 21:46:04 +00004833 return SDValue();
Dan Gohman034f60e2008-03-11 01:59:03 +00004834
Hal Finkel46479192013-04-01 17:52:07 +00004835 assert((Op.getOpcode() == ISD::SINT_TO_FP || PPCSubTarget.hasFPCVT()) &&
4836 "UINT_TO_FP is supported only with FPCVT");
4837
4838 // If we have FCFIDS, then use it when converting to single-precision.
Hal Finkel2a401952013-04-02 03:29:51 +00004839 // Otherwise, convert to double-precision and then round.
Hal Finkel46479192013-04-01 17:52:07 +00004840 unsigned FCFOp = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4841 (Op.getOpcode() == ISD::UINT_TO_FP ?
4842 PPCISD::FCFIDUS : PPCISD::FCFIDS) :
4843 (Op.getOpcode() == ISD::UINT_TO_FP ?
4844 PPCISD::FCFIDU : PPCISD::FCFID);
4845 MVT FCFTy = (PPCSubTarget.hasFPCVT() && Op.getValueType() == MVT::f32) ?
4846 MVT::f32 : MVT::f64;
4847
Owen Anderson825b72b2009-08-11 20:47:22 +00004848 if (Op.getOperand(0).getValueType() == MVT::i64) {
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004849 SDValue SINT = Op.getOperand(0);
4850 // When converting to single-precision, we actually need to convert
4851 // to double-precision first and then round to single-precision.
4852 // To avoid double-rounding effects during that operation, we have
4853 // to prepare the input operand. Bits that might be truncated when
4854 // converting to double-precision are replaced by a bit that won't
4855 // be lost at this stage, but is below the single-precision rounding
4856 // position.
4857 //
4858 // However, if -enable-unsafe-fp-math is in effect, accept double
4859 // rounding to avoid the extra overhead.
4860 if (Op.getValueType() == MVT::f32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004861 !PPCSubTarget.hasFPCVT() &&
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004862 !DAG.getTarget().Options.UnsafeFPMath) {
4863
4864 // Twiddle input to make sure the low 11 bits are zero. (If this
4865 // is the case, we are guaranteed the value will fit into the 53 bit
4866 // mantissa of an IEEE double-precision value without rounding.)
4867 // If any of those low 11 bits were not zero originally, make sure
4868 // bit 12 (value 2048) is set instead, so that the final rounding
4869 // to single-precision gets the correct result.
4870 SDValue Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4871 SINT, DAG.getConstant(2047, MVT::i64));
4872 Round = DAG.getNode(ISD::ADD, dl, MVT::i64,
4873 Round, DAG.getConstant(2047, MVT::i64));
4874 Round = DAG.getNode(ISD::OR, dl, MVT::i64, Round, SINT);
4875 Round = DAG.getNode(ISD::AND, dl, MVT::i64,
4876 Round, DAG.getConstant(-2048, MVT::i64));
4877
4878 // However, we cannot use that value unconditionally: if the magnitude
4879 // of the input value is small, the bit-twiddling we did above might
4880 // end up visibly changing the output. Fortunately, in that case, we
4881 // don't need to twiddle bits since the original input will convert
4882 // exactly to double-precision floating-point already. Therefore,
4883 // construct a conditional to use the original value if the top 11
4884 // bits are all sign-bit copies, and use the rounded value computed
4885 // above otherwise.
4886 SDValue Cond = DAG.getNode(ISD::SRA, dl, MVT::i64,
4887 SINT, DAG.getConstant(53, MVT::i32));
4888 Cond = DAG.getNode(ISD::ADD, dl, MVT::i64,
4889 Cond, DAG.getConstant(1, MVT::i64));
4890 Cond = DAG.getSetCC(dl, MVT::i32,
4891 Cond, DAG.getConstant(1, MVT::i64), ISD::SETUGT);
4892
4893 SINT = DAG.getNode(ISD::SELECT, dl, MVT::i64, Cond, Round, SINT);
4894 }
Hal Finkel46479192013-04-01 17:52:07 +00004895
Ulrich Weigand6c28a7e2012-10-18 13:16:11 +00004896 SDValue Bits = DAG.getNode(ISD::BITCAST, dl, MVT::f64, SINT);
Hal Finkel46479192013-04-01 17:52:07 +00004897 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Bits);
4898
4899 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Scott Michelfdc40a02009-02-17 22:15:04 +00004900 FP = DAG.getNode(ISD::FP_ROUND, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00004901 MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004902 return FP;
4903 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004904
Owen Anderson825b72b2009-08-11 20:47:22 +00004905 assert(Op.getOperand(0).getValueType() == MVT::i32 &&
Hal Finkel46479192013-04-01 17:52:07 +00004906 "Unhandled INT_TO_FP type in custom expander!");
Chris Lattner1a635d62006-04-14 06:01:58 +00004907 // Since we only generate this in 64-bit mode, we can take advantage of
4908 // 64-bit registers. In particular, sign extend the input value into the
4909 // 64-bit register with extsw, store the WHOLE 64-bit value into the stack
4910 // then lfd it and fcfid it.
Dan Gohmanc76909a2009-09-25 20:36:54 +00004911 MachineFunction &MF = DAG.getMachineFunction();
4912 MachineFrameInfo *FrameInfo = MF.getFrameInfo();
Owen Andersone50ed302009-08-10 22:56:29 +00004913 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Scott Michelfdc40a02009-02-17 22:15:04 +00004914
Hal Finkel8049ab12013-03-31 10:12:51 +00004915 SDValue Ld;
Hal Finkel46479192013-04-01 17:52:07 +00004916 if (PPCSubTarget.hasLFIWAX() || PPCSubTarget.hasFPCVT()) {
Hal Finkel8049ab12013-03-31 10:12:51 +00004917 int FrameIdx = FrameInfo->CreateStackObject(4, 4, false);
4918 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00004919
Hal Finkel8049ab12013-03-31 10:12:51 +00004920 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Op.getOperand(0), FIdx,
4921 MachinePointerInfo::getFixedStack(FrameIdx),
4922 false, false, 0);
Hal Finkel9ad0f492013-03-31 01:58:02 +00004923
Hal Finkel8049ab12013-03-31 10:12:51 +00004924 assert(cast<StoreSDNode>(Store)->getMemoryVT() == MVT::i32 &&
4925 "Expected an i32 store");
4926 MachineMemOperand *MMO =
4927 MF.getMachineMemOperand(MachinePointerInfo::getFixedStack(FrameIdx),
4928 MachineMemOperand::MOLoad, 4, 4);
4929 SDValue Ops[] = { Store, FIdx };
Hal Finkel46479192013-04-01 17:52:07 +00004930 Ld = DAG.getMemIntrinsicNode(Op.getOpcode() == ISD::UINT_TO_FP ?
4931 PPCISD::LFIWZX : PPCISD::LFIWAX,
4932 dl, DAG.getVTList(MVT::f64, MVT::Other),
4933 Ops, 2, MVT::i32, MMO);
Hal Finkel8049ab12013-03-31 10:12:51 +00004934 } else {
Hal Finkel46479192013-04-01 17:52:07 +00004935 assert(PPCSubTarget.isPPC64() &&
4936 "i32->FP without LFIWAX supported only on PPC64");
4937
Hal Finkel8049ab12013-03-31 10:12:51 +00004938 int FrameIdx = FrameInfo->CreateStackObject(8, 8, false);
4939 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
4940
4941 SDValue Ext64 = DAG.getNode(ISD::SIGN_EXTEND, dl, MVT::i64,
4942 Op.getOperand(0));
4943
4944 // STD the extended value into the stack slot.
4945 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Ext64, FIdx,
4946 MachinePointerInfo::getFixedStack(FrameIdx),
4947 false, false, 0);
4948
4949 // Load the value as a double.
4950 Ld = DAG.getLoad(MVT::f64, dl, Store, FIdx,
4951 MachinePointerInfo::getFixedStack(FrameIdx),
4952 false, false, false, 0);
4953 }
Scott Michelfdc40a02009-02-17 22:15:04 +00004954
Chris Lattner1a635d62006-04-14 06:01:58 +00004955 // FCFID it and return it.
Hal Finkel46479192013-04-01 17:52:07 +00004956 SDValue FP = DAG.getNode(FCFOp, dl, FCFTy, Ld);
4957 if (Op.getValueType() == MVT::f32 && !PPCSubTarget.hasFPCVT())
Owen Anderson825b72b2009-08-11 20:47:22 +00004958 FP = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, FP, DAG.getIntPtrConstant(0));
Chris Lattner1a635d62006-04-14 06:01:58 +00004959 return FP;
4960}
4961
Dan Gohmand858e902010-04-17 15:26:15 +00004962SDValue PPCTargetLowering::LowerFLT_ROUNDS_(SDValue Op,
4963 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00004964 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004965 /*
4966 The rounding mode is in bits 30:31 of FPSR, and has the following
4967 settings:
4968 00 Round to nearest
4969 01 Round to 0
4970 10 Round to +inf
4971 11 Round to -inf
4972
4973 FLT_ROUNDS, on the other hand, expects the following:
4974 -1 Undefined
4975 0 Round to 0
4976 1 Round to nearest
4977 2 Round to +inf
4978 3 Round to -inf
4979
4980 To perform the conversion, we do:
4981 ((FPSCR & 0x3) ^ ((~FPSCR & 0x3) >> 1))
4982 */
4983
4984 MachineFunction &MF = DAG.getMachineFunction();
Owen Andersone50ed302009-08-10 22:56:29 +00004985 EVT VT = Op.getValueType();
4986 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00004987 SDValue MFFSreg, InFlag;
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004988
4989 // Save FP Control Word to register
Benjamin Kramer3853f742013-03-07 20:33:29 +00004990 EVT NodeTys[] = {
4991 MVT::f64, // return register
4992 MVT::Glue // unused in this context
4993 };
Dale Johannesen33c960f2009-02-04 20:06:27 +00004994 SDValue Chain = DAG.getNode(PPCISD::MFFS, dl, NodeTys, &InFlag, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00004995
4996 // Save FP register to stack slot
David Greene3f2bf852009-11-12 20:49:22 +00004997 int SSFI = MF.getFrameInfo()->CreateStackObject(8, 8, false);
Dan Gohman475871a2008-07-27 21:46:04 +00004998 SDValue StackSlot = DAG.getFrameIndex(SSFI, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00004999 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl, Chain,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005000 StackSlot, MachinePointerInfo(), false, false,0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005001
5002 // Load FP Control Word from low 32 bits of stack slot.
Dan Gohman475871a2008-07-27 21:46:04 +00005003 SDValue Four = DAG.getConstant(4, PtrVT);
Dale Johannesen33c960f2009-02-04 20:06:27 +00005004 SDValue Addr = DAG.getNode(ISD::ADD, dl, PtrVT, StackSlot, Four);
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005005 SDValue CWD = DAG.getLoad(MVT::i32, dl, Store, Addr, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005006 false, false, false, 0);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005007
5008 // Transform as necessary
Dan Gohman475871a2008-07-27 21:46:04 +00005009 SDValue CWD1 =
Owen Anderson825b72b2009-08-11 20:47:22 +00005010 DAG.getNode(ISD::AND, dl, MVT::i32,
5011 CWD, DAG.getConstant(3, MVT::i32));
Dan Gohman475871a2008-07-27 21:46:04 +00005012 SDValue CWD2 =
Owen Anderson825b72b2009-08-11 20:47:22 +00005013 DAG.getNode(ISD::SRL, dl, MVT::i32,
5014 DAG.getNode(ISD::AND, dl, MVT::i32,
5015 DAG.getNode(ISD::XOR, dl, MVT::i32,
5016 CWD, DAG.getConstant(3, MVT::i32)),
5017 DAG.getConstant(3, MVT::i32)),
5018 DAG.getConstant(1, MVT::i32));
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005019
Dan Gohman475871a2008-07-27 21:46:04 +00005020 SDValue RetVal =
Owen Anderson825b72b2009-08-11 20:47:22 +00005021 DAG.getNode(ISD::XOR, dl, MVT::i32, CWD1, CWD2);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005022
Duncan Sands83ec4b62008-06-06 12:08:01 +00005023 return DAG.getNode((VT.getSizeInBits() < 16 ?
Dale Johannesen33c960f2009-02-04 20:06:27 +00005024 ISD::TRUNCATE : ISD::ZERO_EXTEND), dl, VT, RetVal);
Dale Johannesen5c5eb802008-01-18 19:55:37 +00005025}
5026
Dan Gohmand858e902010-04-17 15:26:15 +00005027SDValue PPCTargetLowering::LowerSHL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005028 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005029 unsigned BitWidth = VT.getSizeInBits();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005030 DebugLoc dl = Op.getDebugLoc();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005031 assert(Op.getNumOperands() == 3 &&
5032 VT == Op.getOperand(1).getValueType() &&
5033 "Unexpected SHL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005034
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005035 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00005036 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00005037 SDValue Lo = Op.getOperand(0);
5038 SDValue Hi = Op.getOperand(1);
5039 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005040 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005041
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005042 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005043 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005044 SDValue Tmp2 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Amt);
5045 SDValue Tmp3 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Tmp1);
5046 SDValue Tmp4 = DAG.getNode(ISD::OR , dl, VT, Tmp2, Tmp3);
5047 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005048 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005049 SDValue Tmp6 = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Tmp5);
5050 SDValue OutHi = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5051 SDValue OutLo = DAG.getNode(PPCISD::SHL, dl, VT, Lo, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005052 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005053 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005054}
5055
Dan Gohmand858e902010-04-17 15:26:15 +00005056SDValue PPCTargetLowering::LowerSRL_PARTS(SDValue Op, SelectionDAG &DAG) const {
Owen Andersone50ed302009-08-10 22:56:29 +00005057 EVT VT = Op.getValueType();
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005058 DebugLoc dl = Op.getDebugLoc();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005059 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005060 assert(Op.getNumOperands() == 3 &&
5061 VT == Op.getOperand(1).getValueType() &&
5062 "Unexpected SRL!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005063
Dan Gohman9ed06db2008-03-07 20:36:53 +00005064 // Expand into a bunch of logical ops. Note that these ops
Chris Lattner1a635d62006-04-14 06:01:58 +00005065 // depend on the PPC behavior for oversized shift amounts.
Dan Gohman475871a2008-07-27 21:46:04 +00005066 SDValue Lo = Op.getOperand(0);
5067 SDValue Hi = Op.getOperand(1);
5068 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005069 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005070
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005071 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005072 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005073 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5074 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5075 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5076 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005077 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005078 SDValue Tmp6 = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Tmp5);
5079 SDValue OutLo = DAG.getNode(ISD::OR, dl, VT, Tmp4, Tmp6);
5080 SDValue OutHi = DAG.getNode(PPCISD::SRL, dl, VT, Hi, Amt);
Dan Gohman475871a2008-07-27 21:46:04 +00005081 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005082 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005083}
5084
Dan Gohmand858e902010-04-17 15:26:15 +00005085SDValue PPCTargetLowering::LowerSRA_PARTS(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005086 DebugLoc dl = Op.getDebugLoc();
Owen Andersone50ed302009-08-10 22:56:29 +00005087 EVT VT = Op.getValueType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005088 unsigned BitWidth = VT.getSizeInBits();
Dan Gohman9ed06db2008-03-07 20:36:53 +00005089 assert(Op.getNumOperands() == 3 &&
5090 VT == Op.getOperand(1).getValueType() &&
5091 "Unexpected SRA!");
Scott Michelfdc40a02009-02-17 22:15:04 +00005092
Dan Gohman9ed06db2008-03-07 20:36:53 +00005093 // Expand into a bunch of logical ops, followed by a select_cc.
Dan Gohman475871a2008-07-27 21:46:04 +00005094 SDValue Lo = Op.getOperand(0);
5095 SDValue Hi = Op.getOperand(1);
5096 SDValue Amt = Op.getOperand(2);
Owen Andersone50ed302009-08-10 22:56:29 +00005097 EVT AmtVT = Amt.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005098
Dale Johannesenf5d97892009-02-04 01:48:28 +00005099 SDValue Tmp1 = DAG.getNode(ISD::SUB, dl, AmtVT,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005100 DAG.getConstant(BitWidth, AmtVT), Amt);
Dale Johannesenf5d97892009-02-04 01:48:28 +00005101 SDValue Tmp2 = DAG.getNode(PPCISD::SRL, dl, VT, Lo, Amt);
5102 SDValue Tmp3 = DAG.getNode(PPCISD::SHL, dl, VT, Hi, Tmp1);
5103 SDValue Tmp4 = DAG.getNode(ISD::OR, dl, VT, Tmp2, Tmp3);
5104 SDValue Tmp5 = DAG.getNode(ISD::ADD, dl, AmtVT, Amt,
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005105 DAG.getConstant(-BitWidth, AmtVT));
Dale Johannesenf5d97892009-02-04 01:48:28 +00005106 SDValue Tmp6 = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Tmp5);
5107 SDValue OutHi = DAG.getNode(PPCISD::SRA, dl, VT, Hi, Amt);
5108 SDValue OutLo = DAG.getSelectCC(dl, Tmp5, DAG.getConstant(0, AmtVT),
Duncan Sands2fbfbd22008-10-30 19:28:32 +00005109 Tmp4, Tmp6, ISD::SETLE);
Dan Gohman475871a2008-07-27 21:46:04 +00005110 SDValue OutOps[] = { OutLo, OutHi };
Dale Johannesen4be0bdf2009-02-05 00:20:09 +00005111 return DAG.getMergeValues(OutOps, 2, dl);
Chris Lattner1a635d62006-04-14 06:01:58 +00005112}
5113
5114//===----------------------------------------------------------------------===//
5115// Vector related lowering.
5116//
5117
Chris Lattner4a998b92006-04-17 06:00:21 +00005118/// BuildSplatI - Build a canonical splati of Val with an element size of
5119/// SplatSize. Cast the result to VT.
Owen Andersone50ed302009-08-10 22:56:29 +00005120static SDValue BuildSplatI(int Val, unsigned SplatSize, EVT VT,
Dale Johannesened2eee62009-02-06 01:31:28 +00005121 SelectionDAG &DAG, DebugLoc dl) {
Chris Lattner4a998b92006-04-17 06:00:21 +00005122 assert(Val >= -16 && Val <= 15 && "vsplti is out of range!");
Chris Lattner70fa4932006-12-01 01:45:39 +00005123
Owen Andersone50ed302009-08-10 22:56:29 +00005124 static const EVT VTys[] = { // canonical VT to use for each size.
Owen Anderson825b72b2009-08-11 20:47:22 +00005125 MVT::v16i8, MVT::v8i16, MVT::Other, MVT::v4i32
Chris Lattner4a998b92006-04-17 06:00:21 +00005126 };
Chris Lattner70fa4932006-12-01 01:45:39 +00005127
Owen Anderson825b72b2009-08-11 20:47:22 +00005128 EVT ReqVT = VT != MVT::Other ? VT : VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005129
Chris Lattner70fa4932006-12-01 01:45:39 +00005130 // Force vspltis[hw] -1 to vspltisb -1 to canonicalize.
5131 if (Val == -1)
5132 SplatSize = 1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005133
Owen Andersone50ed302009-08-10 22:56:29 +00005134 EVT CanonicalVT = VTys[SplatSize-1];
Scott Michelfdc40a02009-02-17 22:15:04 +00005135
Chris Lattner4a998b92006-04-17 06:00:21 +00005136 // Build a canonical splat for this value.
Owen Anderson825b72b2009-08-11 20:47:22 +00005137 SDValue Elt = DAG.getConstant(Val, MVT::i32);
Dan Gohman475871a2008-07-27 21:46:04 +00005138 SmallVector<SDValue, 8> Ops;
Duncan Sands83ec4b62008-06-06 12:08:01 +00005139 Ops.assign(CanonicalVT.getVectorNumElements(), Elt);
Evan Chenga87008d2009-02-25 22:49:59 +00005140 SDValue Res = DAG.getNode(ISD::BUILD_VECTOR, dl, CanonicalVT,
5141 &Ops[0], Ops.size());
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005142 return DAG.getNode(ISD::BITCAST, dl, ReqVT, Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005143}
5144
Chris Lattnere7c768e2006-04-18 03:24:30 +00005145/// BuildIntrinsicOp - Return a binary operator intrinsic node with the
Chris Lattner6876e662006-04-17 06:58:41 +00005146/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005147static SDValue BuildIntrinsicOp(unsigned IID, SDValue LHS, SDValue RHS,
Dale Johannesened2eee62009-02-06 01:31:28 +00005148 SelectionDAG &DAG, DebugLoc dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005149 EVT DestVT = MVT::Other) {
5150 if (DestVT == MVT::Other) DestVT = LHS.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005151 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005152 DAG.getConstant(IID, MVT::i32), LHS, RHS);
Chris Lattner6876e662006-04-17 06:58:41 +00005153}
5154
Chris Lattnere7c768e2006-04-18 03:24:30 +00005155/// BuildIntrinsicOp - Return a ternary operator intrinsic node with the
5156/// specified intrinsic ID.
Dan Gohman475871a2008-07-27 21:46:04 +00005157static SDValue BuildIntrinsicOp(unsigned IID, SDValue Op0, SDValue Op1,
Dale Johannesened2eee62009-02-06 01:31:28 +00005158 SDValue Op2, SelectionDAG &DAG,
Owen Anderson825b72b2009-08-11 20:47:22 +00005159 DebugLoc dl, EVT DestVT = MVT::Other) {
5160 if (DestVT == MVT::Other) DestVT = Op0.getValueType();
Dale Johannesened2eee62009-02-06 01:31:28 +00005161 return DAG.getNode(ISD::INTRINSIC_WO_CHAIN, dl, DestVT,
Owen Anderson825b72b2009-08-11 20:47:22 +00005162 DAG.getConstant(IID, MVT::i32), Op0, Op1, Op2);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005163}
5164
5165
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005166/// BuildVSLDOI - Return a VECTOR_SHUFFLE that is a vsldoi of the specified
5167/// amount. The result has the specified value type.
Dan Gohman475871a2008-07-27 21:46:04 +00005168static SDValue BuildVSLDOI(SDValue LHS, SDValue RHS, unsigned Amt,
Owen Andersone50ed302009-08-10 22:56:29 +00005169 EVT VT, SelectionDAG &DAG, DebugLoc dl) {
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005170 // Force LHS/RHS to be the right type.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005171 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, LHS);
5172 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, RHS);
Duncan Sandsd038e042008-07-21 10:20:31 +00005173
Nate Begeman9008ca62009-04-27 18:41:29 +00005174 int Ops[16];
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005175 for (unsigned i = 0; i != 16; ++i)
Nate Begeman9008ca62009-04-27 18:41:29 +00005176 Ops[i] = i + Amt;
Owen Anderson825b72b2009-08-11 20:47:22 +00005177 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, LHS, RHS, Ops);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005178 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattnerbdd558c2006-04-17 17:55:10 +00005179}
5180
Chris Lattnerf1b47082006-04-14 05:19:18 +00005181// If this is a case we can't handle, return null and let the default
5182// expansion code take care of it. If we CAN select this case, and if it
5183// selects to a single instruction, return Op. Otherwise, if we can codegen
5184// this case more efficiently than a constant pool load, lower it to the
5185// sequence of ops that should be used.
Dan Gohmand858e902010-04-17 15:26:15 +00005186SDValue PPCTargetLowering::LowerBUILD_VECTOR(SDValue Op,
5187 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005188 DebugLoc dl = Op.getDebugLoc();
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005189 BuildVectorSDNode *BVN = dyn_cast<BuildVectorSDNode>(Op.getNode());
5190 assert(BVN != 0 && "Expected a BuildVectorSDNode in LowerBUILD_VECTOR");
Scott Micheldf380432009-02-25 03:12:50 +00005191
Bob Wilson24e338e2009-03-02 23:24:16 +00005192 // Check if this is a splat of a constant value.
5193 APInt APSplatBits, APSplatUndef;
5194 unsigned SplatBitSize;
Bob Wilsona27ea9e2009-03-01 01:13:55 +00005195 bool HasAnyUndefs;
Bob Wilsonf2950b02009-03-03 19:26:27 +00005196 if (! BVN->isConstantSplat(APSplatBits, APSplatUndef, SplatBitSize,
Dale Johannesen1e608812009-11-13 01:45:18 +00005197 HasAnyUndefs, 0, true) || SplatBitSize > 32)
Bob Wilsonf2950b02009-03-03 19:26:27 +00005198 return SDValue();
Evan Chenga87008d2009-02-25 22:49:59 +00005199
Bob Wilsonf2950b02009-03-03 19:26:27 +00005200 unsigned SplatBits = APSplatBits.getZExtValue();
5201 unsigned SplatUndef = APSplatUndef.getZExtValue();
5202 unsigned SplatSize = SplatBitSize / 8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005203
Bob Wilsonf2950b02009-03-03 19:26:27 +00005204 // First, handle single instruction cases.
5205
5206 // All zeros?
5207 if (SplatBits == 0) {
5208 // Canonicalize all zero vectors to be v4i32.
Owen Anderson825b72b2009-08-11 20:47:22 +00005209 if (Op.getValueType() != MVT::v4i32 || HasAnyUndefs) {
5210 SDValue Z = DAG.getConstant(0, MVT::i32);
5211 Z = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v4i32, Z, Z, Z, Z);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005212 Op = DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Z);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005213 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005214 return Op;
5215 }
Chris Lattnerb17f1672006-04-16 01:01:29 +00005216
Bob Wilsonf2950b02009-03-03 19:26:27 +00005217 // If the sign extended value is in the range [-16,15], use VSPLTI[bhw].
5218 int32_t SextVal= (int32_t(SplatBits << (32-SplatBitSize)) >>
5219 (32-SplatBitSize));
5220 if (SextVal >= -16 && SextVal <= 15)
5221 return BuildSplatI(SextVal, SplatSize, Op.getValueType(), DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005222
5223
Bob Wilsonf2950b02009-03-03 19:26:27 +00005224 // Two instruction sequences.
Scott Michelfdc40a02009-02-17 22:15:04 +00005225
Bob Wilsonf2950b02009-03-03 19:26:27 +00005226 // If this value is in the range [-32,30] and is even, use:
Bill Schmidtabc40282013-02-20 20:41:42 +00005227 // VSPLTI[bhw](val/2) + VSPLTI[bhw](val/2)
5228 // If this value is in the range [17,31] and is odd, use:
5229 // VSPLTI[bhw](val-16) - VSPLTI[bhw](-16)
5230 // If this value is in the range [-31,-17] and is odd, use:
5231 // VSPLTI[bhw](val+16) + VSPLTI[bhw](-16)
5232 // Note the last two are three-instruction sequences.
5233 if (SextVal >= -32 && SextVal <= 31) {
5234 // To avoid having these optimizations undone by constant folding,
5235 // we convert to a pseudo that will be expanded later into one of
5236 // the above forms.
5237 SDValue Elt = DAG.getConstant(SextVal, MVT::i32);
Bill Schmidtb34c79e2013-02-20 15:50:31 +00005238 EVT VT = Op.getValueType();
5239 int Size = VT == MVT::v16i8 ? 1 : (VT == MVT::v8i16 ? 2 : 4);
5240 SDValue EltSize = DAG.getConstant(Size, MVT::i32);
5241 return DAG.getNode(PPCISD::VADD_SPLAT, dl, VT, Elt, EltSize);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005242 }
5243
5244 // If this is 0x8000_0000 x 4, turn into vspltisw + vslw. If it is
5245 // 0x7FFF_FFFF x 4, turn it into not(0x8000_0000). This is important
5246 // for fneg/fabs.
5247 if (SplatSize == 4 && SplatBits == (0x7FFFFFFF&~SplatUndef)) {
5248 // Make -1 and vspltisw -1:
Owen Anderson825b72b2009-08-11 20:47:22 +00005249 SDValue OnesV = BuildSplatI(-1, 4, MVT::v4i32, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005250
5251 // Make the VSLW intrinsic, computing 0x8000_0000.
5252 SDValue Res = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, OnesV,
5253 OnesV, DAG, dl);
5254
5255 // xor by OnesV to invert it.
Owen Anderson825b72b2009-08-11 20:47:22 +00005256 Res = DAG.getNode(ISD::XOR, dl, MVT::v4i32, Res, OnesV);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005257 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005258 }
5259
5260 // Check to see if this is a wide variety of vsplti*, binop self cases.
5261 static const signed char SplatCsts[] = {
5262 -1, 1, -2, 2, -3, 3, -4, 4, -5, 5, -6, 6, -7, 7,
5263 -8, 8, -9, 9, -10, 10, -11, 11, -12, 12, -13, 13, 14, -14, 15, -15, -16
5264 };
5265
5266 for (unsigned idx = 0; idx < array_lengthof(SplatCsts); ++idx) {
5267 // Indirect through the SplatCsts array so that we favor 'vsplti -1' for
5268 // cases which are ambiguous (e.g. formation of 0x8000_0000). 'vsplti -1'
5269 int i = SplatCsts[idx];
5270
5271 // Figure out what shift amount will be used by altivec if shifted by i in
5272 // this splat size.
5273 unsigned TypeShiftAmt = i & (SplatBitSize-1);
5274
5275 // vsplti + shl self.
Richard Smith1144af32012-08-24 23:29:28 +00005276 if (SextVal == (int)((unsigned)i << TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005277 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005278 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5279 Intrinsic::ppc_altivec_vslb, Intrinsic::ppc_altivec_vslh, 0,
5280 Intrinsic::ppc_altivec_vslw
5281 };
5282 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005283 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner4a998b92006-04-17 06:00:21 +00005284 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005285
Bob Wilsonf2950b02009-03-03 19:26:27 +00005286 // vsplti + srl self.
5287 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005288 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005289 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5290 Intrinsic::ppc_altivec_vsrb, Intrinsic::ppc_altivec_vsrh, 0,
5291 Intrinsic::ppc_altivec_vsrw
5292 };
5293 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005294 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005295 }
5296
Bob Wilsonf2950b02009-03-03 19:26:27 +00005297 // vsplti + sra self.
5298 if (SextVal == (int)((unsigned)i >> TypeShiftAmt)) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005299 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005300 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5301 Intrinsic::ppc_altivec_vsrab, Intrinsic::ppc_altivec_vsrah, 0,
5302 Intrinsic::ppc_altivec_vsraw
5303 };
5304 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005305 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Chris Lattner6876e662006-04-17 06:58:41 +00005306 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005307
Bob Wilsonf2950b02009-03-03 19:26:27 +00005308 // vsplti + rol self.
5309 if (SextVal == (int)(((unsigned)i << TypeShiftAmt) |
5310 ((unsigned)i >> (SplatBitSize-TypeShiftAmt)))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005311 SDValue Res = BuildSplatI(i, SplatSize, MVT::Other, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005312 static const unsigned IIDs[] = { // Intrinsic to use for each size.
5313 Intrinsic::ppc_altivec_vrlb, Intrinsic::ppc_altivec_vrlh, 0,
5314 Intrinsic::ppc_altivec_vrlw
5315 };
5316 Res = BuildIntrinsicOp(IIDs[SplatSize-1], Res, Res, DAG, dl);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005317 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Res);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005318 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005319
Bob Wilsonf2950b02009-03-03 19:26:27 +00005320 // t = vsplti c, result = vsldoi t, t, 1
Richard Smith1144af32012-08-24 23:29:28 +00005321 if (SextVal == (int)(((unsigned)i << 8) | (i < 0 ? 0xFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005322 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005323 return BuildVSLDOI(T, T, 1, Op.getValueType(), DAG, dl);
Chris Lattnerdbce85d2006-04-17 18:09:22 +00005324 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005325 // t = vsplti c, result = vsldoi t, t, 2
Richard Smith1144af32012-08-24 23:29:28 +00005326 if (SextVal == (int)(((unsigned)i << 16) | (i < 0 ? 0xFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005327 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005328 return BuildVSLDOI(T, T, 2, Op.getValueType(), DAG, dl);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005329 }
Bob Wilsonf2950b02009-03-03 19:26:27 +00005330 // t = vsplti c, result = vsldoi t, t, 3
Richard Smith1144af32012-08-24 23:29:28 +00005331 if (SextVal == (int)(((unsigned)i << 24) | (i < 0 ? 0xFFFFFF : 0))) {
Owen Anderson825b72b2009-08-11 20:47:22 +00005332 SDValue T = BuildSplatI(i, SplatSize, MVT::v16i8, DAG, dl);
Bob Wilsonf2950b02009-03-03 19:26:27 +00005333 return BuildVSLDOI(T, T, 3, Op.getValueType(), DAG, dl);
5334 }
5335 }
5336
Dan Gohman475871a2008-07-27 21:46:04 +00005337 return SDValue();
Chris Lattnerf1b47082006-04-14 05:19:18 +00005338}
5339
Chris Lattner59138102006-04-17 05:28:54 +00005340/// GeneratePerfectShuffle - Given an entry in the perfect-shuffle table, emit
5341/// the specified operations to build the shuffle.
Dan Gohman475871a2008-07-27 21:46:04 +00005342static SDValue GeneratePerfectShuffle(unsigned PFEntry, SDValue LHS,
Scott Michelfdc40a02009-02-17 22:15:04 +00005343 SDValue RHS, SelectionDAG &DAG,
Dale Johannesened2eee62009-02-06 01:31:28 +00005344 DebugLoc dl) {
Chris Lattner59138102006-04-17 05:28:54 +00005345 unsigned OpNum = (PFEntry >> 26) & 0x0F;
Bill Wendling77959322008-09-17 00:30:57 +00005346 unsigned LHSID = (PFEntry >> 13) & ((1 << 13)-1);
Chris Lattner59138102006-04-17 05:28:54 +00005347 unsigned RHSID = (PFEntry >> 0) & ((1 << 13)-1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005348
Chris Lattner59138102006-04-17 05:28:54 +00005349 enum {
Chris Lattner00402c72006-05-16 04:20:24 +00005350 OP_COPY = 0, // Copy, used for things like <u,u,u,3> to say it is <0,1,2,3>
Chris Lattner59138102006-04-17 05:28:54 +00005351 OP_VMRGHW,
5352 OP_VMRGLW,
5353 OP_VSPLTISW0,
5354 OP_VSPLTISW1,
5355 OP_VSPLTISW2,
5356 OP_VSPLTISW3,
5357 OP_VSLDOI4,
5358 OP_VSLDOI8,
Chris Lattnerd74ea2b2006-05-24 17:04:05 +00005359 OP_VSLDOI12
Chris Lattner59138102006-04-17 05:28:54 +00005360 };
Scott Michelfdc40a02009-02-17 22:15:04 +00005361
Chris Lattner59138102006-04-17 05:28:54 +00005362 if (OpNum == OP_COPY) {
5363 if (LHSID == (1*9+2)*9+3) return LHS;
5364 assert(LHSID == ((4*9+5)*9+6)*9+7 && "Illegal OP_COPY!");
5365 return RHS;
5366 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005367
Dan Gohman475871a2008-07-27 21:46:04 +00005368 SDValue OpLHS, OpRHS;
Dale Johannesened2eee62009-02-06 01:31:28 +00005369 OpLHS = GeneratePerfectShuffle(PerfectShuffleTable[LHSID], LHS, RHS, DAG, dl);
5370 OpRHS = GeneratePerfectShuffle(PerfectShuffleTable[RHSID], LHS, RHS, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005371
Nate Begeman9008ca62009-04-27 18:41:29 +00005372 int ShufIdxs[16];
Chris Lattner59138102006-04-17 05:28:54 +00005373 switch (OpNum) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005374 default: llvm_unreachable("Unknown i32 permute!");
Chris Lattner59138102006-04-17 05:28:54 +00005375 case OP_VMRGHW:
5376 ShufIdxs[ 0] = 0; ShufIdxs[ 1] = 1; ShufIdxs[ 2] = 2; ShufIdxs[ 3] = 3;
5377 ShufIdxs[ 4] = 16; ShufIdxs[ 5] = 17; ShufIdxs[ 6] = 18; ShufIdxs[ 7] = 19;
5378 ShufIdxs[ 8] = 4; ShufIdxs[ 9] = 5; ShufIdxs[10] = 6; ShufIdxs[11] = 7;
5379 ShufIdxs[12] = 20; ShufIdxs[13] = 21; ShufIdxs[14] = 22; ShufIdxs[15] = 23;
5380 break;
5381 case OP_VMRGLW:
5382 ShufIdxs[ 0] = 8; ShufIdxs[ 1] = 9; ShufIdxs[ 2] = 10; ShufIdxs[ 3] = 11;
5383 ShufIdxs[ 4] = 24; ShufIdxs[ 5] = 25; ShufIdxs[ 6] = 26; ShufIdxs[ 7] = 27;
5384 ShufIdxs[ 8] = 12; ShufIdxs[ 9] = 13; ShufIdxs[10] = 14; ShufIdxs[11] = 15;
5385 ShufIdxs[12] = 28; ShufIdxs[13] = 29; ShufIdxs[14] = 30; ShufIdxs[15] = 31;
5386 break;
5387 case OP_VSPLTISW0:
5388 for (unsigned i = 0; i != 16; ++i)
5389 ShufIdxs[i] = (i&3)+0;
5390 break;
5391 case OP_VSPLTISW1:
5392 for (unsigned i = 0; i != 16; ++i)
5393 ShufIdxs[i] = (i&3)+4;
5394 break;
5395 case OP_VSPLTISW2:
5396 for (unsigned i = 0; i != 16; ++i)
5397 ShufIdxs[i] = (i&3)+8;
5398 break;
5399 case OP_VSPLTISW3:
5400 for (unsigned i = 0; i != 16; ++i)
5401 ShufIdxs[i] = (i&3)+12;
5402 break;
5403 case OP_VSLDOI4:
Dale Johannesened2eee62009-02-06 01:31:28 +00005404 return BuildVSLDOI(OpLHS, OpRHS, 4, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005405 case OP_VSLDOI8:
Dale Johannesened2eee62009-02-06 01:31:28 +00005406 return BuildVSLDOI(OpLHS, OpRHS, 8, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005407 case OP_VSLDOI12:
Dale Johannesened2eee62009-02-06 01:31:28 +00005408 return BuildVSLDOI(OpLHS, OpRHS, 12, OpLHS.getValueType(), DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005409 }
Owen Andersone50ed302009-08-10 22:56:29 +00005410 EVT VT = OpLHS.getValueType();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005411 OpLHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpLHS);
5412 OpRHS = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OpRHS);
Owen Anderson825b72b2009-08-11 20:47:22 +00005413 SDValue T = DAG.getVectorShuffle(MVT::v16i8, dl, OpLHS, OpRHS, ShufIdxs);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005414 return DAG.getNode(ISD::BITCAST, dl, VT, T);
Chris Lattner59138102006-04-17 05:28:54 +00005415}
5416
Chris Lattnerf1b47082006-04-14 05:19:18 +00005417/// LowerVECTOR_SHUFFLE - Return the code we lower for VECTOR_SHUFFLE. If this
5418/// is a shuffle we can handle in a single instruction, return it. Otherwise,
5419/// return the code it can be lowered into. Worst case, it can always be
5420/// lowered into a vperm.
Scott Michelfdc40a02009-02-17 22:15:04 +00005421SDValue PPCTargetLowering::LowerVECTOR_SHUFFLE(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005422 SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005423 DebugLoc dl = Op.getDebugLoc();
Dan Gohman475871a2008-07-27 21:46:04 +00005424 SDValue V1 = Op.getOperand(0);
5425 SDValue V2 = Op.getOperand(1);
Nate Begeman9008ca62009-04-27 18:41:29 +00005426 ShuffleVectorSDNode *SVOp = cast<ShuffleVectorSDNode>(Op);
Owen Andersone50ed302009-08-10 22:56:29 +00005427 EVT VT = Op.getValueType();
Scott Michelfdc40a02009-02-17 22:15:04 +00005428
Chris Lattnerf1b47082006-04-14 05:19:18 +00005429 // Cases that are handled by instructions that take permute immediates
5430 // (such as vsplt*) should be left as VECTOR_SHUFFLE nodes so they can be
5431 // selected by the instruction selector.
5432 if (V2.getOpcode() == ISD::UNDEF) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005433 if (PPC::isSplatShuffleMask(SVOp, 1) ||
5434 PPC::isSplatShuffleMask(SVOp, 2) ||
5435 PPC::isSplatShuffleMask(SVOp, 4) ||
5436 PPC::isVPKUWUMShuffleMask(SVOp, true) ||
5437 PPC::isVPKUHUMShuffleMask(SVOp, true) ||
5438 PPC::isVSLDOIShuffleMask(SVOp, true) != -1 ||
5439 PPC::isVMRGLShuffleMask(SVOp, 1, true) ||
5440 PPC::isVMRGLShuffleMask(SVOp, 2, true) ||
5441 PPC::isVMRGLShuffleMask(SVOp, 4, true) ||
5442 PPC::isVMRGHShuffleMask(SVOp, 1, true) ||
5443 PPC::isVMRGHShuffleMask(SVOp, 2, true) ||
5444 PPC::isVMRGHShuffleMask(SVOp, 4, true)) {
Chris Lattnerf1b47082006-04-14 05:19:18 +00005445 return Op;
5446 }
5447 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005448
Chris Lattnerf1b47082006-04-14 05:19:18 +00005449 // Altivec has a variety of "shuffle immediates" that take two vector inputs
5450 // and produce a fixed permutation. If any of these match, do not lower to
5451 // VPERM.
Nate Begeman9008ca62009-04-27 18:41:29 +00005452 if (PPC::isVPKUWUMShuffleMask(SVOp, false) ||
5453 PPC::isVPKUHUMShuffleMask(SVOp, false) ||
5454 PPC::isVSLDOIShuffleMask(SVOp, false) != -1 ||
5455 PPC::isVMRGLShuffleMask(SVOp, 1, false) ||
5456 PPC::isVMRGLShuffleMask(SVOp, 2, false) ||
5457 PPC::isVMRGLShuffleMask(SVOp, 4, false) ||
5458 PPC::isVMRGHShuffleMask(SVOp, 1, false) ||
5459 PPC::isVMRGHShuffleMask(SVOp, 2, false) ||
5460 PPC::isVMRGHShuffleMask(SVOp, 4, false))
Chris Lattnerf1b47082006-04-14 05:19:18 +00005461 return Op;
Scott Michelfdc40a02009-02-17 22:15:04 +00005462
Chris Lattner59138102006-04-17 05:28:54 +00005463 // Check to see if this is a shuffle of 4-byte values. If so, we can use our
5464 // perfect shuffle table to emit an optimal matching sequence.
Benjamin Kramered4c8c62012-01-15 13:16:05 +00005465 ArrayRef<int> PermMask = SVOp->getMask();
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005466
Chris Lattner59138102006-04-17 05:28:54 +00005467 unsigned PFIndexes[4];
5468 bool isFourElementShuffle = true;
5469 for (unsigned i = 0; i != 4 && isFourElementShuffle; ++i) { // Element number
5470 unsigned EltNo = 8; // Start out undef.
5471 for (unsigned j = 0; j != 4; ++j) { // Intra-element byte.
Nate Begeman9008ca62009-04-27 18:41:29 +00005472 if (PermMask[i*4+j] < 0)
Chris Lattner59138102006-04-17 05:28:54 +00005473 continue; // Undef, ignore it.
Scott Michelfdc40a02009-02-17 22:15:04 +00005474
Nate Begeman9008ca62009-04-27 18:41:29 +00005475 unsigned ByteSource = PermMask[i*4+j];
Chris Lattner59138102006-04-17 05:28:54 +00005476 if ((ByteSource & 3) != j) {
5477 isFourElementShuffle = false;
5478 break;
5479 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005480
Chris Lattner59138102006-04-17 05:28:54 +00005481 if (EltNo == 8) {
5482 EltNo = ByteSource/4;
5483 } else if (EltNo != ByteSource/4) {
5484 isFourElementShuffle = false;
5485 break;
5486 }
5487 }
5488 PFIndexes[i] = EltNo;
5489 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005490
5491 // If this shuffle can be expressed as a shuffle of 4-byte elements, use the
Chris Lattner59138102006-04-17 05:28:54 +00005492 // perfect shuffle vector to determine if it is cost effective to do this as
5493 // discrete instructions, or whether we should use a vperm.
5494 if (isFourElementShuffle) {
5495 // Compute the index in the perfect shuffle table.
Scott Michelfdc40a02009-02-17 22:15:04 +00005496 unsigned PFTableIndex =
Chris Lattner59138102006-04-17 05:28:54 +00005497 PFIndexes[0]*9*9*9+PFIndexes[1]*9*9+PFIndexes[2]*9+PFIndexes[3];
Scott Michelfdc40a02009-02-17 22:15:04 +00005498
Chris Lattner59138102006-04-17 05:28:54 +00005499 unsigned PFEntry = PerfectShuffleTable[PFTableIndex];
5500 unsigned Cost = (PFEntry >> 30);
Scott Michelfdc40a02009-02-17 22:15:04 +00005501
Chris Lattner59138102006-04-17 05:28:54 +00005502 // Determining when to avoid vperm is tricky. Many things affect the cost
5503 // of vperm, particularly how many times the perm mask needs to be computed.
5504 // For example, if the perm mask can be hoisted out of a loop or is already
5505 // used (perhaps because there are multiple permutes with the same shuffle
5506 // mask?) the vperm has a cost of 1. OTOH, hoisting the permute mask out of
5507 // the loop requires an extra register.
5508 //
5509 // As a compromise, we only emit discrete instructions if the shuffle can be
Scott Michelfdc40a02009-02-17 22:15:04 +00005510 // generated in 3 or fewer operations. When we have loop information
Chris Lattner59138102006-04-17 05:28:54 +00005511 // available, if this block is within a loop, we should avoid using vperm
5512 // for 3-operation perms and use a constant pool load instead.
Scott Michelfdc40a02009-02-17 22:15:04 +00005513 if (Cost < 3)
Dale Johannesened2eee62009-02-06 01:31:28 +00005514 return GeneratePerfectShuffle(PFEntry, V1, V2, DAG, dl);
Chris Lattner59138102006-04-17 05:28:54 +00005515 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005516
Chris Lattnerf1b47082006-04-14 05:19:18 +00005517 // Lower this to a VPERM(V1, V2, V3) expression, where V3 is a constant
5518 // vector that will get spilled to the constant pool.
5519 if (V2.getOpcode() == ISD::UNDEF) V2 = V1;
Scott Michelfdc40a02009-02-17 22:15:04 +00005520
Chris Lattnerf1b47082006-04-14 05:19:18 +00005521 // The SHUFFLE_VECTOR mask is almost exactly what we want for vperm, except
5522 // that it is in input element units, not in bytes. Convert now.
Owen Andersone50ed302009-08-10 22:56:29 +00005523 EVT EltVT = V1.getValueType().getVectorElementType();
Duncan Sands83ec4b62008-06-06 12:08:01 +00005524 unsigned BytesPerElement = EltVT.getSizeInBits()/8;
Scott Michelfdc40a02009-02-17 22:15:04 +00005525
Dan Gohman475871a2008-07-27 21:46:04 +00005526 SmallVector<SDValue, 16> ResultMask;
Nate Begeman9008ca62009-04-27 18:41:29 +00005527 for (unsigned i = 0, e = VT.getVectorNumElements(); i != e; ++i) {
5528 unsigned SrcElt = PermMask[i] < 0 ? 0 : PermMask[i];
Scott Michelfdc40a02009-02-17 22:15:04 +00005529
Chris Lattnerf1b47082006-04-14 05:19:18 +00005530 for (unsigned j = 0; j != BytesPerElement; ++j)
5531 ResultMask.push_back(DAG.getConstant(SrcElt*BytesPerElement+j,
Owen Anderson825b72b2009-08-11 20:47:22 +00005532 MVT::i32));
Chris Lattnerf1b47082006-04-14 05:19:18 +00005533 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005534
Owen Anderson825b72b2009-08-11 20:47:22 +00005535 SDValue VPermMask = DAG.getNode(ISD::BUILD_VECTOR, dl, MVT::v16i8,
Evan Chenga87008d2009-02-25 22:49:59 +00005536 &ResultMask[0], ResultMask.size());
Dale Johannesened2eee62009-02-06 01:31:28 +00005537 return DAG.getNode(PPCISD::VPERM, dl, V1.getValueType(), V1, V2, VPermMask);
Chris Lattnerf1b47082006-04-14 05:19:18 +00005538}
5539
Chris Lattner90564f22006-04-18 17:59:36 +00005540/// getAltivecCompareInfo - Given an intrinsic, return false if it is not an
5541/// altivec comparison. If it is, return true and fill in Opc/isDot with
5542/// information about the intrinsic.
Dan Gohman475871a2008-07-27 21:46:04 +00005543static bool getAltivecCompareInfo(SDValue Intrin, int &CompareOpc,
Chris Lattner90564f22006-04-18 17:59:36 +00005544 bool &isDot) {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005545 unsigned IntrinsicID =
5546 cast<ConstantSDNode>(Intrin.getOperand(0))->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00005547 CompareOpc = -1;
5548 isDot = false;
5549 switch (IntrinsicID) {
5550 default: return false;
5551 // Comparison predicates.
Chris Lattner1a635d62006-04-14 06:01:58 +00005552 case Intrinsic::ppc_altivec_vcmpbfp_p: CompareOpc = 966; isDot = 1; break;
5553 case Intrinsic::ppc_altivec_vcmpeqfp_p: CompareOpc = 198; isDot = 1; break;
5554 case Intrinsic::ppc_altivec_vcmpequb_p: CompareOpc = 6; isDot = 1; break;
5555 case Intrinsic::ppc_altivec_vcmpequh_p: CompareOpc = 70; isDot = 1; break;
5556 case Intrinsic::ppc_altivec_vcmpequw_p: CompareOpc = 134; isDot = 1; break;
5557 case Intrinsic::ppc_altivec_vcmpgefp_p: CompareOpc = 454; isDot = 1; break;
5558 case Intrinsic::ppc_altivec_vcmpgtfp_p: CompareOpc = 710; isDot = 1; break;
5559 case Intrinsic::ppc_altivec_vcmpgtsb_p: CompareOpc = 774; isDot = 1; break;
5560 case Intrinsic::ppc_altivec_vcmpgtsh_p: CompareOpc = 838; isDot = 1; break;
5561 case Intrinsic::ppc_altivec_vcmpgtsw_p: CompareOpc = 902; isDot = 1; break;
5562 case Intrinsic::ppc_altivec_vcmpgtub_p: CompareOpc = 518; isDot = 1; break;
5563 case Intrinsic::ppc_altivec_vcmpgtuh_p: CompareOpc = 582; isDot = 1; break;
5564 case Intrinsic::ppc_altivec_vcmpgtuw_p: CompareOpc = 646; isDot = 1; break;
Scott Michelfdc40a02009-02-17 22:15:04 +00005565
Chris Lattner1a635d62006-04-14 06:01:58 +00005566 // Normal Comparisons.
5567 case Intrinsic::ppc_altivec_vcmpbfp: CompareOpc = 966; isDot = 0; break;
5568 case Intrinsic::ppc_altivec_vcmpeqfp: CompareOpc = 198; isDot = 0; break;
5569 case Intrinsic::ppc_altivec_vcmpequb: CompareOpc = 6; isDot = 0; break;
5570 case Intrinsic::ppc_altivec_vcmpequh: CompareOpc = 70; isDot = 0; break;
5571 case Intrinsic::ppc_altivec_vcmpequw: CompareOpc = 134; isDot = 0; break;
5572 case Intrinsic::ppc_altivec_vcmpgefp: CompareOpc = 454; isDot = 0; break;
5573 case Intrinsic::ppc_altivec_vcmpgtfp: CompareOpc = 710; isDot = 0; break;
5574 case Intrinsic::ppc_altivec_vcmpgtsb: CompareOpc = 774; isDot = 0; break;
5575 case Intrinsic::ppc_altivec_vcmpgtsh: CompareOpc = 838; isDot = 0; break;
5576 case Intrinsic::ppc_altivec_vcmpgtsw: CompareOpc = 902; isDot = 0; break;
5577 case Intrinsic::ppc_altivec_vcmpgtub: CompareOpc = 518; isDot = 0; break;
5578 case Intrinsic::ppc_altivec_vcmpgtuh: CompareOpc = 582; isDot = 0; break;
5579 case Intrinsic::ppc_altivec_vcmpgtuw: CompareOpc = 646; isDot = 0; break;
5580 }
Chris Lattner90564f22006-04-18 17:59:36 +00005581 return true;
5582}
5583
5584/// LowerINTRINSIC_WO_CHAIN - If this is an intrinsic that we want to custom
5585/// lower, do it, otherwise return null.
Scott Michelfdc40a02009-02-17 22:15:04 +00005586SDValue PPCTargetLowering::LowerINTRINSIC_WO_CHAIN(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005587 SelectionDAG &DAG) const {
Chris Lattner90564f22006-04-18 17:59:36 +00005588 // If this is a lowered altivec predicate compare, CompareOpc is set to the
5589 // opcode number of the comparison.
Dale Johannesen3484c092009-02-05 22:07:54 +00005590 DebugLoc dl = Op.getDebugLoc();
Chris Lattner90564f22006-04-18 17:59:36 +00005591 int CompareOpc;
5592 bool isDot;
5593 if (!getAltivecCompareInfo(Op, CompareOpc, isDot))
Dan Gohman475871a2008-07-27 21:46:04 +00005594 return SDValue(); // Don't custom lower most intrinsics.
Scott Michelfdc40a02009-02-17 22:15:04 +00005595
Chris Lattner90564f22006-04-18 17:59:36 +00005596 // If this is a non-dot comparison, make the VCMP node and we are done.
Chris Lattner1a635d62006-04-14 06:01:58 +00005597 if (!isDot) {
Dale Johannesen3484c092009-02-05 22:07:54 +00005598 SDValue Tmp = DAG.getNode(PPCISD::VCMP, dl, Op.getOperand(2).getValueType(),
Chris Lattner149add02010-03-14 22:44:11 +00005599 Op.getOperand(1), Op.getOperand(2),
5600 DAG.getConstant(CompareOpc, MVT::i32));
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005601 return DAG.getNode(ISD::BITCAST, dl, Op.getValueType(), Tmp);
Chris Lattner1a635d62006-04-14 06:01:58 +00005602 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005603
Chris Lattner1a635d62006-04-14 06:01:58 +00005604 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00005605 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00005606 Op.getOperand(2), // LHS
5607 Op.getOperand(3), // RHS
Owen Anderson825b72b2009-08-11 20:47:22 +00005608 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00005609 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00005610 EVT VTs[] = { Op.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00005611 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00005612
Chris Lattner1a635d62006-04-14 06:01:58 +00005613 // Now that we have the comparison, emit a copy from the CR to a GPR.
5614 // This is flagged to the above dot comparison.
Owen Anderson825b72b2009-08-11 20:47:22 +00005615 SDValue Flags = DAG.getNode(PPCISD::MFCR, dl, MVT::i32,
5616 DAG.getRegister(PPC::CR6, MVT::i32),
Scott Michelfdc40a02009-02-17 22:15:04 +00005617 CompNode.getValue(1));
5618
Chris Lattner1a635d62006-04-14 06:01:58 +00005619 // Unpack the result based on how the target uses it.
5620 unsigned BitNo; // Bit # of CR6.
5621 bool InvertBit; // Invert result?
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00005622 switch (cast<ConstantSDNode>(Op.getOperand(1))->getZExtValue()) {
Chris Lattner1a635d62006-04-14 06:01:58 +00005623 default: // Can't happen, don't crash on invalid number though.
5624 case 0: // Return the value of the EQ bit of CR6.
5625 BitNo = 0; InvertBit = false;
5626 break;
5627 case 1: // Return the inverted value of the EQ bit of CR6.
5628 BitNo = 0; InvertBit = true;
5629 break;
5630 case 2: // Return the value of the LT bit of CR6.
5631 BitNo = 2; InvertBit = false;
5632 break;
5633 case 3: // Return the inverted value of the LT bit of CR6.
5634 BitNo = 2; InvertBit = true;
5635 break;
5636 }
Scott Michelfdc40a02009-02-17 22:15:04 +00005637
Chris Lattner1a635d62006-04-14 06:01:58 +00005638 // Shift the bit into the low position.
Owen Anderson825b72b2009-08-11 20:47:22 +00005639 Flags = DAG.getNode(ISD::SRL, dl, MVT::i32, Flags,
5640 DAG.getConstant(8-(3-BitNo), MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005641 // Isolate the bit.
Owen Anderson825b72b2009-08-11 20:47:22 +00005642 Flags = DAG.getNode(ISD::AND, dl, MVT::i32, Flags,
5643 DAG.getConstant(1, MVT::i32));
Scott Michelfdc40a02009-02-17 22:15:04 +00005644
Chris Lattner1a635d62006-04-14 06:01:58 +00005645 // If we are supposed to, toggle the bit.
5646 if (InvertBit)
Owen Anderson825b72b2009-08-11 20:47:22 +00005647 Flags = DAG.getNode(ISD::XOR, dl, MVT::i32, Flags,
5648 DAG.getConstant(1, MVT::i32));
Chris Lattner1a635d62006-04-14 06:01:58 +00005649 return Flags;
5650}
5651
Scott Michelfdc40a02009-02-17 22:15:04 +00005652SDValue PPCTargetLowering::LowerSCALAR_TO_VECTOR(SDValue Op,
Dan Gohmand858e902010-04-17 15:26:15 +00005653 SelectionDAG &DAG) const {
Dale Johannesen6f38cb62009-02-07 19:59:05 +00005654 DebugLoc dl = Op.getDebugLoc();
Chris Lattner1a635d62006-04-14 06:01:58 +00005655 // Create a stack slot that is 16-byte aligned.
5656 MachineFrameInfo *FrameInfo = DAG.getMachineFunction().getFrameInfo();
David Greene3f2bf852009-11-12 20:49:22 +00005657 int FrameIdx = FrameInfo->CreateStackObject(16, 16, false);
Dale Johannesen08673d22010-05-03 22:59:34 +00005658 EVT PtrVT = getPointerTy();
Dan Gohman475871a2008-07-27 21:46:04 +00005659 SDValue FIdx = DAG.getFrameIndex(FrameIdx, PtrVT);
Scott Michelfdc40a02009-02-17 22:15:04 +00005660
Chris Lattner1a635d62006-04-14 06:01:58 +00005661 // Store the input value into Value#0 of the stack slot.
Dale Johannesen33c960f2009-02-04 20:06:27 +00005662 SDValue Store = DAG.getStore(DAG.getEntryNode(), dl,
Chris Lattner6229d0a2010-09-21 18:41:36 +00005663 Op.getOperand(0), FIdx, MachinePointerInfo(),
David Greene534502d12010-02-15 16:56:53 +00005664 false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005665 // Load it out.
Chris Lattnerd1c24ed2010-09-21 06:44:06 +00005666 return DAG.getLoad(Op.getValueType(), dl, Store, FIdx, MachinePointerInfo(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00005667 false, false, false, 0);
Chris Lattner1a635d62006-04-14 06:01:58 +00005668}
5669
Dan Gohmand858e902010-04-17 15:26:15 +00005670SDValue PPCTargetLowering::LowerMUL(SDValue Op, SelectionDAG &DAG) const {
Dale Johannesened2eee62009-02-06 01:31:28 +00005671 DebugLoc dl = Op.getDebugLoc();
Owen Anderson825b72b2009-08-11 20:47:22 +00005672 if (Op.getValueType() == MVT::v4i32) {
Dan Gohman475871a2008-07-27 21:46:04 +00005673 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005674
Owen Anderson825b72b2009-08-11 20:47:22 +00005675 SDValue Zero = BuildSplatI( 0, 1, MVT::v4i32, DAG, dl);
5676 SDValue Neg16 = BuildSplatI(-16, 4, MVT::v4i32, DAG, dl);//+16 as shift amt.
Scott Michelfdc40a02009-02-17 22:15:04 +00005677
Dan Gohman475871a2008-07-27 21:46:04 +00005678 SDValue RHSSwap = // = vrlw RHS, 16
Dale Johannesened2eee62009-02-06 01:31:28 +00005679 BuildIntrinsicOp(Intrinsic::ppc_altivec_vrlw, RHS, Neg16, DAG, dl);
Scott Michelfdc40a02009-02-17 22:15:04 +00005680
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005681 // Shrinkify inputs to v8i16.
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005682 LHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, LHS);
5683 RHS = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHS);
5684 RHSSwap = DAG.getNode(ISD::BITCAST, dl, MVT::v8i16, RHSSwap);
Scott Michelfdc40a02009-02-17 22:15:04 +00005685
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005686 // Low parts multiplied together, generating 32-bit results (we ignore the
5687 // top parts).
Dan Gohman475871a2008-07-27 21:46:04 +00005688 SDValue LoProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmulouh,
Owen Anderson825b72b2009-08-11 20:47:22 +00005689 LHS, RHS, DAG, dl, MVT::v4i32);
Scott Michelfdc40a02009-02-17 22:15:04 +00005690
Dan Gohman475871a2008-07-27 21:46:04 +00005691 SDValue HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmsumuhm,
Owen Anderson825b72b2009-08-11 20:47:22 +00005692 LHS, RHSSwap, Zero, DAG, dl, MVT::v4i32);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005693 // Shift the high parts up 16 bits.
Scott Michelfdc40a02009-02-17 22:15:04 +00005694 HiProd = BuildIntrinsicOp(Intrinsic::ppc_altivec_vslw, HiProd,
Dale Johannesened2eee62009-02-06 01:31:28 +00005695 Neg16, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005696 return DAG.getNode(ISD::ADD, dl, MVT::v4i32, LoProd, HiProd);
5697 } else if (Op.getValueType() == MVT::v8i16) {
Dan Gohman475871a2008-07-27 21:46:04 +00005698 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005699
Owen Anderson825b72b2009-08-11 20:47:22 +00005700 SDValue Zero = BuildSplatI(0, 1, MVT::v8i16, DAG, dl);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005701
Chris Lattnercea2aa72006-04-18 04:28:57 +00005702 return BuildIntrinsicOp(Intrinsic::ppc_altivec_vmladduhm,
Dale Johannesened2eee62009-02-06 01:31:28 +00005703 LHS, RHS, Zero, DAG, dl);
Owen Anderson825b72b2009-08-11 20:47:22 +00005704 } else if (Op.getValueType() == MVT::v16i8) {
Dan Gohman475871a2008-07-27 21:46:04 +00005705 SDValue LHS = Op.getOperand(0), RHS = Op.getOperand(1);
Scott Michelfdc40a02009-02-17 22:15:04 +00005706
Chris Lattner19a81522006-04-18 03:57:35 +00005707 // Multiply the even 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005708 SDValue EvenParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuleub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005709 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005710 EvenParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, EvenParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005711
Chris Lattner19a81522006-04-18 03:57:35 +00005712 // Multiply the odd 8-bit parts, producing 16-bit sums.
Dan Gohman475871a2008-07-27 21:46:04 +00005713 SDValue OddParts = BuildIntrinsicOp(Intrinsic::ppc_altivec_vmuloub,
Owen Anderson825b72b2009-08-11 20:47:22 +00005714 LHS, RHS, DAG, dl, MVT::v8i16);
Wesley Peckbf17cfa2010-11-23 03:31:01 +00005715 OddParts = DAG.getNode(ISD::BITCAST, dl, MVT::v16i8, OddParts);
Scott Michelfdc40a02009-02-17 22:15:04 +00005716
Chris Lattner19a81522006-04-18 03:57:35 +00005717 // Merge the results together.
Nate Begeman9008ca62009-04-27 18:41:29 +00005718 int Ops[16];
Chris Lattner19a81522006-04-18 03:57:35 +00005719 for (unsigned i = 0; i != 8; ++i) {
Nate Begeman9008ca62009-04-27 18:41:29 +00005720 Ops[i*2 ] = 2*i+1;
5721 Ops[i*2+1] = 2*i+1+16;
Chris Lattner19a81522006-04-18 03:57:35 +00005722 }
Owen Anderson825b72b2009-08-11 20:47:22 +00005723 return DAG.getVectorShuffle(MVT::v16i8, dl, EvenParts, OddParts, Ops);
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005724 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00005725 llvm_unreachable("Unknown mul to lower!");
Chris Lattner72dd9bd2006-04-18 03:43:48 +00005726 }
Chris Lattnere7c768e2006-04-18 03:24:30 +00005727}
5728
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005729/// LowerOperation - Provide custom lowering hooks for some operations.
5730///
Dan Gohmand858e902010-04-17 15:26:15 +00005731SDValue PPCTargetLowering::LowerOperation(SDValue Op, SelectionDAG &DAG) const {
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005732 switch (Op.getOpcode()) {
Torok Edwinc23197a2009-07-14 16:55:14 +00005733 default: llvm_unreachable("Wasn't expecting to be able to lower this!");
Chris Lattner1a635d62006-04-14 06:01:58 +00005734 case ISD::ConstantPool: return LowerConstantPool(Op, DAG);
Bob Wilson3d90dbe2009-11-04 21:31:18 +00005735 case ISD::BlockAddress: return LowerBlockAddress(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005736 case ISD::GlobalAddress: return LowerGlobalAddress(Op, DAG);
Roman Divackyfd42ed62012-06-04 17:36:38 +00005737 case ISD::GlobalTLSAddress: return LowerGlobalTLSAddress(Op, DAG);
Nate Begeman37efe672006-04-22 18:53:45 +00005738 case ISD::JumpTable: return LowerJumpTable(Op, DAG);
Chris Lattner1a635d62006-04-14 06:01:58 +00005739 case ISD::SETCC: return LowerSETCC(Op, DAG);
Duncan Sands4a544a72011-09-06 13:37:06 +00005740 case ISD::INIT_TRAMPOLINE: return LowerINIT_TRAMPOLINE(Op, DAG);
5741 case ISD::ADJUST_TRAMPOLINE: return LowerADJUST_TRAMPOLINE(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005742 case ISD::VASTART:
Dan Gohman1e93df62010-04-17 14:41:14 +00005743 return LowerVASTART(Op, DAG, PPCSubTarget);
Scott Michelfdc40a02009-02-17 22:15:04 +00005744
5745 case ISD::VAARG:
Dan Gohman1e93df62010-04-17 14:41:14 +00005746 return LowerVAARG(Op, DAG, PPCSubTarget);
Nicolas Geoffray01119992007-04-03 13:59:52 +00005747
Jim Laskeyefc7e522006-12-04 22:04:42 +00005748 case ISD::STACKRESTORE: return LowerSTACKRESTORE(Op, DAG, PPCSubTarget);
Chris Lattner9f0bc652007-02-25 05:34:32 +00005749 case ISD::DYNAMIC_STACKALLOC:
5750 return LowerDYNAMIC_STACKALLOC(Op, DAG, PPCSubTarget);
Evan Cheng54fc97d2008-04-19 01:30:48 +00005751
Hal Finkel7ee74a62013-03-21 21:37:52 +00005752 case ISD::EH_SJLJ_SETJMP: return lowerEH_SJLJ_SETJMP(Op, DAG);
5753 case ISD::EH_SJLJ_LONGJMP: return lowerEH_SJLJ_LONGJMP(Op, DAG);
5754
Chris Lattner1a635d62006-04-14 06:01:58 +00005755 case ISD::SELECT_CC: return LowerSELECT_CC(Op, DAG);
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005756 case ISD::FP_TO_UINT:
5757 case ISD::FP_TO_SINT: return LowerFP_TO_INT(Op, DAG,
Dale Johannesen3484c092009-02-05 22:07:54 +00005758 Op.getDebugLoc());
Hal Finkel46479192013-04-01 17:52:07 +00005759 case ISD::UINT_TO_FP:
5760 case ISD::SINT_TO_FP: return LowerINT_TO_FP(Op, DAG);
Dan Gohman1a024862008-01-31 00:41:03 +00005761 case ISD::FLT_ROUNDS_: return LowerFLT_ROUNDS_(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005762
Chris Lattner1a635d62006-04-14 06:01:58 +00005763 // Lower 64-bit shifts.
Chris Lattner3fe6c1d2006-09-20 03:47:40 +00005764 case ISD::SHL_PARTS: return LowerSHL_PARTS(Op, DAG);
5765 case ISD::SRL_PARTS: return LowerSRL_PARTS(Op, DAG);
5766 case ISD::SRA_PARTS: return LowerSRA_PARTS(Op, DAG);
Chris Lattnerecfe55e2006-03-22 05:30:33 +00005767
Chris Lattner1a635d62006-04-14 06:01:58 +00005768 // Vector-related lowering.
5769 case ISD::BUILD_VECTOR: return LowerBUILD_VECTOR(Op, DAG);
5770 case ISD::VECTOR_SHUFFLE: return LowerVECTOR_SHUFFLE(Op, DAG);
5771 case ISD::INTRINSIC_WO_CHAIN: return LowerINTRINSIC_WO_CHAIN(Op, DAG);
5772 case ISD::SCALAR_TO_VECTOR: return LowerSCALAR_TO_VECTOR(Op, DAG);
Chris Lattnere7c768e2006-04-18 03:24:30 +00005773 case ISD::MUL: return LowerMUL(Op, DAG);
Scott Michelfdc40a02009-02-17 22:15:04 +00005774
Chris Lattner3fc027d2007-12-08 06:59:59 +00005775 // Frame & Return address.
5776 case ISD::RETURNADDR: return LowerRETURNADDR(Op, DAG);
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00005777 case ISD::FRAMEADDR: return LowerFRAMEADDR(Op, DAG);
Chris Lattnerbc11c342005-08-31 20:23:54 +00005778 }
Chris Lattnere4bc9ea2005-08-26 00:52:45 +00005779}
5780
Duncan Sands1607f052008-12-01 11:39:25 +00005781void PPCTargetLowering::ReplaceNodeResults(SDNode *N,
5782 SmallVectorImpl<SDValue>&Results,
Dan Gohmand858e902010-04-17 15:26:15 +00005783 SelectionDAG &DAG) const {
Roman Divackybdb226e2011-06-28 15:30:42 +00005784 const TargetMachine &TM = getTargetMachine();
Dale Johannesen3484c092009-02-05 22:07:54 +00005785 DebugLoc dl = N->getDebugLoc();
Chris Lattner1f873002007-11-28 18:44:47 +00005786 switch (N->getOpcode()) {
Duncan Sands57760d92008-10-28 15:00:32 +00005787 default:
Craig Topperbc219812012-02-07 02:50:20 +00005788 llvm_unreachable("Do not know how to custom type legalize this operation!");
Roman Divackybdb226e2011-06-28 15:30:42 +00005789 case ISD::VAARG: {
5790 if (!TM.getSubtarget<PPCSubtarget>().isSVR4ABI()
5791 || TM.getSubtarget<PPCSubtarget>().isPPC64())
5792 return;
5793
5794 EVT VT = N->getValueType(0);
5795
5796 if (VT == MVT::i64) {
5797 SDValue NewNode = LowerVAARG(SDValue(N, 1), DAG, PPCSubTarget);
5798
5799 Results.push_back(NewNode);
5800 Results.push_back(NewNode.getValue(1));
5801 }
5802 return;
5803 }
Duncan Sands1607f052008-12-01 11:39:25 +00005804 case ISD::FP_ROUND_INREG: {
Owen Anderson825b72b2009-08-11 20:47:22 +00005805 assert(N->getValueType(0) == MVT::ppcf128);
5806 assert(N->getOperand(0).getValueType() == MVT::ppcf128);
Scott Michelfdc40a02009-02-17 22:15:04 +00005807 SDValue Lo = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005808 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005809 DAG.getIntPtrConstant(0));
Dale Johannesen3484c092009-02-05 22:07:54 +00005810 SDValue Hi = DAG.getNode(ISD::EXTRACT_ELEMENT, dl,
Owen Anderson825b72b2009-08-11 20:47:22 +00005811 MVT::f64, N->getOperand(0),
Duncan Sands1607f052008-12-01 11:39:25 +00005812 DAG.getIntPtrConstant(1));
5813
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00005814 // Add the two halves of the long double in round-to-zero mode.
5815 SDValue FPreg = DAG.getNode(PPCISD::FADDRTZ, dl, MVT::f64, Lo, Hi);
Duncan Sands1607f052008-12-01 11:39:25 +00005816
5817 // We know the low half is about to be thrown away, so just use something
5818 // convenient.
Owen Anderson825b72b2009-08-11 20:47:22 +00005819 Results.push_back(DAG.getNode(ISD::BUILD_PAIR, dl, MVT::ppcf128,
Dale Johannesen3484c092009-02-05 22:07:54 +00005820 FPreg, FPreg));
Duncan Sands1607f052008-12-01 11:39:25 +00005821 return;
Duncan Sandsa7360f02008-07-19 16:26:02 +00005822 }
Duncan Sands1607f052008-12-01 11:39:25 +00005823 case ISD::FP_TO_SINT:
Dale Johannesen4c9369d2009-06-04 20:53:52 +00005824 Results.push_back(LowerFP_TO_INT(SDValue(N, 0), DAG, dl));
Duncan Sands1607f052008-12-01 11:39:25 +00005825 return;
Chris Lattner1f873002007-11-28 18:44:47 +00005826 }
5827}
5828
5829
Chris Lattner1a635d62006-04-14 06:01:58 +00005830//===----------------------------------------------------------------------===//
5831// Other Lowering Code
5832//===----------------------------------------------------------------------===//
5833
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00005834MachineBasicBlock *
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005835PPCTargetLowering::EmitAtomicBinary(MachineInstr *MI, MachineBasicBlock *BB,
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005836 bool is64bit, unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005837 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005838 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5839
5840 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5841 MachineFunction *F = BB->getParent();
5842 MachineFunction::iterator It = BB;
5843 ++It;
5844
5845 unsigned dest = MI->getOperand(0).getReg();
5846 unsigned ptrA = MI->getOperand(1).getReg();
5847 unsigned ptrB = MI->getOperand(2).getReg();
5848 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005849 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005850
5851 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5852 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5853 F->insert(It, loopMBB);
5854 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005855 exitMBB->splice(exitMBB->begin(), BB,
5856 llvm::next(MachineBasicBlock::iterator(MI)),
5857 BB->end());
5858 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005859
5860 MachineRegisterInfo &RegInfo = F->getRegInfo();
Dale Johannesen0e55f062008-08-29 18:29:46 +00005861 unsigned TmpReg = (!BinOpcode) ? incr :
5862 RegInfo.createVirtualRegister(
Dale Johannesena619d012008-09-02 20:30:23 +00005863 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5864 (const TargetRegisterClass *) &PPC::GPRCRegClass);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005865
5866 // thisMBB:
5867 // ...
5868 // fallthrough --> loopMBB
5869 BB->addSuccessor(loopMBB);
5870
5871 // loopMBB:
5872 // l[wd]arx dest, ptr
5873 // add r0, dest, incr
5874 // st[wd]cx. r0, ptr
5875 // bne- loopMBB
5876 // fallthrough --> exitMBB
5877 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00005878 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005879 .addReg(ptrA).addReg(ptrB);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005880 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005881 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg).addReg(incr).addReg(dest);
5882 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005883 .addReg(TmpReg).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005884 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00005885 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00005886 BB->addSuccessor(loopMBB);
5887 BB->addSuccessor(exitMBB);
5888
5889 // exitMBB:
5890 // ...
5891 BB = exitMBB;
5892 return BB;
5893}
5894
5895MachineBasicBlock *
Scott Michelfdc40a02009-02-17 22:15:04 +00005896PPCTargetLowering::EmitPartwordAtomicBinary(MachineInstr *MI,
Dale Johannesen97efa362008-08-28 17:53:09 +00005897 MachineBasicBlock *BB,
5898 bool is8bit, // operation
Dan Gohman1fdbc1d2009-02-07 16:15:20 +00005899 unsigned BinOpcode) const {
Dale Johannesen0e55f062008-08-29 18:29:46 +00005900 // This also handles ATOMIC_SWAP, indicated by BinOpcode==0.
Dale Johannesen97efa362008-08-28 17:53:09 +00005901 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
5902 // In 64 bit mode we have to use 64 bits for addresses, even though the
5903 // lwarx/stwcx are 32 bits. With the 32-bit atomics we can use address
5904 // registers without caring whether they're 32 or 64, but here we're
5905 // doing actual arithmetic on the addresses.
5906 bool is64bit = PPCSubTarget.isPPC64();
Hal Finkel76973702013-03-21 23:45:03 +00005907 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesen97efa362008-08-28 17:53:09 +00005908
5909 const BasicBlock *LLVM_BB = BB->getBasicBlock();
5910 MachineFunction *F = BB->getParent();
5911 MachineFunction::iterator It = BB;
5912 ++It;
5913
5914 unsigned dest = MI->getOperand(0).getReg();
5915 unsigned ptrA = MI->getOperand(1).getReg();
5916 unsigned ptrB = MI->getOperand(2).getReg();
5917 unsigned incr = MI->getOperand(3).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00005918 DebugLoc dl = MI->getDebugLoc();
Dale Johannesen97efa362008-08-28 17:53:09 +00005919
5920 MachineBasicBlock *loopMBB = F->CreateMachineBasicBlock(LLVM_BB);
5921 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
5922 F->insert(It, loopMBB);
5923 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00005924 exitMBB->splice(exitMBB->begin(), BB,
5925 llvm::next(MachineBasicBlock::iterator(MI)),
5926 BB->end());
5927 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesen97efa362008-08-28 17:53:09 +00005928
5929 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00005930 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00005931 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
5932 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesen97efa362008-08-28 17:53:09 +00005933 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
5934 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
5935 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
5936 unsigned Incr2Reg = RegInfo.createVirtualRegister(RC);
5937 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
5938 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
5939 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
5940 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
5941 unsigned Tmp3Reg = RegInfo.createVirtualRegister(RC);
5942 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen0e55f062008-08-29 18:29:46 +00005943 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005944 unsigned Ptr1Reg;
Dale Johannesen0e55f062008-08-29 18:29:46 +00005945 unsigned TmpReg = (!BinOpcode) ? Incr2Reg : RegInfo.createVirtualRegister(RC);
Dale Johannesen97efa362008-08-28 17:53:09 +00005946
5947 // thisMBB:
5948 // ...
5949 // fallthrough --> loopMBB
5950 BB->addSuccessor(loopMBB);
5951
5952 // The 4-byte load must be aligned, while a char or short may be
5953 // anywhere in the word. Hence all this nasty bookkeeping code.
5954 // add ptr1, ptrA, ptrB [copy if ptrA==0]
5955 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00005956 // xori shift, shift1, 24 [16]
Dale Johannesen97efa362008-08-28 17:53:09 +00005957 // rlwinm ptr, ptr1, 0, 0, 29
5958 // slw incr2, incr, shift
5959 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
5960 // slw mask, mask2, shift
5961 // loopMBB:
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005962 // lwarx tmpDest, ptr
Dale Johannesen0e55f062008-08-29 18:29:46 +00005963 // add tmp, tmpDest, incr2
5964 // andc tmp2, tmpDest, mask
Dale Johannesen97efa362008-08-28 17:53:09 +00005965 // and tmp3, tmp, mask
5966 // or tmp4, tmp3, tmp2
Dale Johannesenea9eedb2008-08-30 00:08:53 +00005967 // stwcx. tmp4, ptr
Dale Johannesen97efa362008-08-28 17:53:09 +00005968 // bne- loopMBB
5969 // fallthrough --> exitMBB
Dale Johannesen0e55f062008-08-29 18:29:46 +00005970 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00005971 if (ptrA != ZeroReg) {
Dale Johannesen97efa362008-08-28 17:53:09 +00005972 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005973 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005974 .addReg(ptrA).addReg(ptrB);
5975 } else {
5976 Ptr1Reg = ptrB;
5977 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005978 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005979 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005980 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005981 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
5982 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005983 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005984 .addReg(Ptr1Reg).addImm(0).addImm(61);
5985 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00005986 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005987 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00005988 BuildMI(BB, dl, TII->get(PPC::SLW), Incr2Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005989 .addReg(incr).addReg(ShiftReg);
5990 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00005991 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesen97efa362008-08-28 17:53:09 +00005992 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00005993 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
5994 BuildMI(BB, dl, TII->get(PPC::ORI),Mask2Reg).addReg(Mask3Reg).addImm(65535);
Dale Johannesen97efa362008-08-28 17:53:09 +00005995 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00005996 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesen97efa362008-08-28 17:53:09 +00005997 .addReg(Mask2Reg).addReg(ShiftReg);
5998
5999 BB = loopMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006000 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006001 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen0e55f062008-08-29 18:29:46 +00006002 if (BinOpcode)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006003 BuildMI(BB, dl, TII->get(BinOpcode), TmpReg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00006004 .addReg(Incr2Reg).addReg(TmpDestReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006005 BuildMI(BB, dl, TII->get(is64bit ? PPC::ANDC8 : PPC::ANDC), Tmp2Reg)
Dale Johannesen0e55f062008-08-29 18:29:46 +00006006 .addReg(TmpDestReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006007 BuildMI(BB, dl, TII->get(is64bit ? PPC::AND8 : PPC::AND), Tmp3Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00006008 .addReg(TmpReg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006009 BuildMI(BB, dl, TII->get(is64bit ? PPC::OR8 : PPC::OR), Tmp4Reg)
Dale Johannesen97efa362008-08-28 17:53:09 +00006010 .addReg(Tmp3Reg).addReg(Tmp2Reg);
Bill Schmidtdebf7d32013-04-02 18:37:08 +00006011 BuildMI(BB, dl, TII->get(PPC::STWCX))
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006012 .addReg(Tmp4Reg).addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006013 BuildMI(BB, dl, TII->get(PPC::BCC))
Scott Michelfdc40a02009-02-17 22:15:04 +00006014 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loopMBB);
Dale Johannesen97efa362008-08-28 17:53:09 +00006015 BB->addSuccessor(loopMBB);
6016 BB->addSuccessor(exitMBB);
6017
6018 // exitMBB:
6019 // ...
6020 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006021 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW), dest).addReg(TmpDestReg)
6022 .addReg(ShiftReg);
Dale Johannesen97efa362008-08-28 17:53:09 +00006023 return BB;
6024}
6025
Hal Finkel7ee74a62013-03-21 21:37:52 +00006026llvm::MachineBasicBlock*
6027PPCTargetLowering::emitEHSjLjSetJmp(MachineInstr *MI,
6028 MachineBasicBlock *MBB) const {
6029 DebugLoc DL = MI->getDebugLoc();
6030 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6031
6032 MachineFunction *MF = MBB->getParent();
6033 MachineRegisterInfo &MRI = MF->getRegInfo();
6034
6035 const BasicBlock *BB = MBB->getBasicBlock();
6036 MachineFunction::iterator I = MBB;
6037 ++I;
6038
6039 // Memory Reference
6040 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6041 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6042
6043 unsigned DstReg = MI->getOperand(0).getReg();
6044 const TargetRegisterClass *RC = MRI.getRegClass(DstReg);
6045 assert(RC->hasType(MVT::i32) && "Invalid destination!");
6046 unsigned mainDstReg = MRI.createVirtualRegister(RC);
6047 unsigned restoreDstReg = MRI.createVirtualRegister(RC);
6048
6049 MVT PVT = getPointerTy();
6050 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6051 "Invalid Pointer Size!");
6052 // For v = setjmp(buf), we generate
6053 //
6054 // thisMBB:
6055 // SjLjSetup mainMBB
6056 // bl mainMBB
6057 // v_restore = 1
6058 // b sinkMBB
6059 //
6060 // mainMBB:
6061 // buf[LabelOffset] = LR
6062 // v_main = 0
6063 //
6064 // sinkMBB:
6065 // v = phi(main, restore)
6066 //
6067
6068 MachineBasicBlock *thisMBB = MBB;
6069 MachineBasicBlock *mainMBB = MF->CreateMachineBasicBlock(BB);
6070 MachineBasicBlock *sinkMBB = MF->CreateMachineBasicBlock(BB);
6071 MF->insert(I, mainMBB);
6072 MF->insert(I, sinkMBB);
6073
6074 MachineInstrBuilder MIB;
6075
6076 // Transfer the remainder of BB and its successor edges to sinkMBB.
6077 sinkMBB->splice(sinkMBB->begin(), MBB,
6078 llvm::next(MachineBasicBlock::iterator(MI)), MBB->end());
6079 sinkMBB->transferSuccessorsAndUpdatePHIs(MBB);
6080
6081 // Note that the structure of the jmp_buf used here is not compatible
6082 // with that used by libc, and is not designed to be. Specifically, it
6083 // stores only those 'reserved' registers that LLVM does not otherwise
6084 // understand how to spill. Also, by convention, by the time this
6085 // intrinsic is called, Clang has already stored the frame address in the
6086 // first slot of the buffer and stack address in the third. Following the
6087 // X86 target code, we'll store the jump address in the second slot. We also
6088 // need to save the TOC pointer (R2) to handle jumps between shared
6089 // libraries, and that will be stored in the fourth slot. The thread
6090 // identifier (R13) is not affected.
6091
6092 // thisMBB:
6093 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6094 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6095
6096 // Prepare IP either in reg.
6097 const TargetRegisterClass *PtrRC = getRegClassFor(PVT);
6098 unsigned LabelReg = MRI.createVirtualRegister(PtrRC);
6099 unsigned BufReg = MI->getOperand(1).getReg();
6100
6101 if (PPCSubTarget.isPPC64() && PPCSubTarget.isSVR4ABI()) {
6102 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::STD))
6103 .addReg(PPC::X2)
6104 .addImm(TOCOffset / 4)
6105 .addReg(BufReg);
6106
6107 MIB.setMemRefs(MMOBegin, MMOEnd);
6108 }
6109
6110 // Setup
Hal Finkelcaeeb182013-04-04 22:55:54 +00006111 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::BCLalways)).addMBB(mainMBB);
Hal Finkel7ee74a62013-03-21 21:37:52 +00006112 MIB.addRegMask(PPCRegInfo->getNoPreservedMask());
6113
6114 BuildMI(*thisMBB, MI, DL, TII->get(PPC::LI), restoreDstReg).addImm(1);
6115
6116 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::EH_SjLj_Setup))
6117 .addMBB(mainMBB);
6118 MIB = BuildMI(*thisMBB, MI, DL, TII->get(PPC::B)).addMBB(sinkMBB);
6119
6120 thisMBB->addSuccessor(mainMBB, /* weight */ 0);
6121 thisMBB->addSuccessor(sinkMBB, /* weight */ 1);
6122
6123 // mainMBB:
6124 // mainDstReg = 0
6125 MIB = BuildMI(mainMBB, DL,
6126 TII->get(PPCSubTarget.isPPC64() ? PPC::MFLR8 : PPC::MFLR), LabelReg);
6127
6128 // Store IP
6129 if (PPCSubTarget.isPPC64()) {
6130 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STD))
6131 .addReg(LabelReg)
6132 .addImm(LabelOffset / 4)
6133 .addReg(BufReg);
6134 } else {
6135 MIB = BuildMI(mainMBB, DL, TII->get(PPC::STW))
6136 .addReg(LabelReg)
6137 .addImm(LabelOffset)
6138 .addReg(BufReg);
6139 }
6140
6141 MIB.setMemRefs(MMOBegin, MMOEnd);
6142
6143 BuildMI(mainMBB, DL, TII->get(PPC::LI), mainDstReg).addImm(0);
6144 mainMBB->addSuccessor(sinkMBB);
6145
6146 // sinkMBB:
6147 BuildMI(*sinkMBB, sinkMBB->begin(), DL,
6148 TII->get(PPC::PHI), DstReg)
6149 .addReg(mainDstReg).addMBB(mainMBB)
6150 .addReg(restoreDstReg).addMBB(thisMBB);
6151
6152 MI->eraseFromParent();
6153 return sinkMBB;
6154}
6155
6156MachineBasicBlock *
6157PPCTargetLowering::emitEHSjLjLongJmp(MachineInstr *MI,
6158 MachineBasicBlock *MBB) const {
6159 DebugLoc DL = MI->getDebugLoc();
6160 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
6161
6162 MachineFunction *MF = MBB->getParent();
6163 MachineRegisterInfo &MRI = MF->getRegInfo();
6164
6165 // Memory Reference
6166 MachineInstr::mmo_iterator MMOBegin = MI->memoperands_begin();
6167 MachineInstr::mmo_iterator MMOEnd = MI->memoperands_end();
6168
6169 MVT PVT = getPointerTy();
6170 assert((PVT == MVT::i64 || PVT == MVT::i32) &&
6171 "Invalid Pointer Size!");
6172
6173 const TargetRegisterClass *RC =
6174 (PVT == MVT::i64) ? &PPC::G8RCRegClass : &PPC::GPRCRegClass;
6175 unsigned Tmp = MRI.createVirtualRegister(RC);
6176 // Since FP is only updated here but NOT referenced, it's treated as GPR.
6177 unsigned FP = (PVT == MVT::i64) ? PPC::X31 : PPC::R31;
6178 unsigned SP = (PVT == MVT::i64) ? PPC::X1 : PPC::R1;
6179
6180 MachineInstrBuilder MIB;
6181
6182 const int64_t LabelOffset = 1 * PVT.getStoreSize();
6183 const int64_t SPOffset = 2 * PVT.getStoreSize();
6184 const int64_t TOCOffset = 3 * PVT.getStoreSize();
6185
6186 unsigned BufReg = MI->getOperand(0).getReg();
6187
6188 // Reload FP (the jumped-to function may not have had a
6189 // frame pointer, and if so, then its r31 will be restored
6190 // as necessary).
6191 if (PVT == MVT::i64) {
6192 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), FP)
6193 .addImm(0)
6194 .addReg(BufReg);
6195 } else {
6196 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), FP)
6197 .addImm(0)
6198 .addReg(BufReg);
6199 }
6200 MIB.setMemRefs(MMOBegin, MMOEnd);
6201
6202 // Reload IP
6203 if (PVT == MVT::i64) {
6204 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), Tmp)
6205 .addImm(LabelOffset / 4)
6206 .addReg(BufReg);
6207 } else {
6208 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), Tmp)
6209 .addImm(LabelOffset)
6210 .addReg(BufReg);
6211 }
6212 MIB.setMemRefs(MMOBegin, MMOEnd);
6213
6214 // Reload SP
6215 if (PVT == MVT::i64) {
6216 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), SP)
6217 .addImm(SPOffset / 4)
6218 .addReg(BufReg);
6219 } else {
6220 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LWZ), SP)
6221 .addImm(SPOffset)
6222 .addReg(BufReg);
6223 }
6224 MIB.setMemRefs(MMOBegin, MMOEnd);
6225
6226 // FIXME: When we also support base pointers, that register must also be
6227 // restored here.
6228
6229 // Reload TOC
6230 if (PVT == MVT::i64 && PPCSubTarget.isSVR4ABI()) {
6231 MIB = BuildMI(*MBB, MI, DL, TII->get(PPC::LD), PPC::X2)
6232 .addImm(TOCOffset / 4)
6233 .addReg(BufReg);
6234
6235 MIB.setMemRefs(MMOBegin, MMOEnd);
6236 }
6237
6238 // Jump
6239 BuildMI(*MBB, MI, DL,
6240 TII->get(PVT == MVT::i64 ? PPC::MTCTR8 : PPC::MTCTR)).addReg(Tmp);
6241 BuildMI(*MBB, MI, DL, TII->get(PVT == MVT::i64 ? PPC::BCTR8 : PPC::BCTR));
6242
6243 MI->eraseFromParent();
6244 return MBB;
6245}
6246
Dale Johannesen97efa362008-08-28 17:53:09 +00006247MachineBasicBlock *
Evan Chengff9b3732008-01-30 18:18:23 +00006248PPCTargetLowering::EmitInstrWithCustomInserter(MachineInstr *MI,
Dan Gohmanaf1d8ca2010-05-01 00:01:06 +00006249 MachineBasicBlock *BB) const {
Hal Finkel7ee74a62013-03-21 21:37:52 +00006250 if (MI->getOpcode() == PPC::EH_SjLj_SetJmp32 ||
6251 MI->getOpcode() == PPC::EH_SjLj_SetJmp64) {
6252 return emitEHSjLjSetJmp(MI, BB);
6253 } else if (MI->getOpcode() == PPC::EH_SjLj_LongJmp32 ||
6254 MI->getOpcode() == PPC::EH_SjLj_LongJmp64) {
6255 return emitEHSjLjLongJmp(MI, BB);
6256 }
6257
Evan Chengc0f64ff2006-11-27 23:37:22 +00006258 const TargetInstrInfo *TII = getTargetMachine().getInstrInfo();
Evan Cheng53301922008-07-12 02:23:19 +00006259
6260 // To "insert" these instructions we actually have to insert their
6261 // control-flow patterns.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006262 const BasicBlock *LLVM_BB = BB->getBasicBlock();
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006263 MachineFunction::iterator It = BB;
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006264 ++It;
Evan Cheng53301922008-07-12 02:23:19 +00006265
Dan Gohman8e5f2c62008-07-07 23:14:23 +00006266 MachineFunction *F = BB->getParent();
Evan Cheng53301922008-07-12 02:23:19 +00006267
Hal Finkel009f7af2012-06-22 23:10:08 +00006268 if (PPCSubTarget.hasISEL() && (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6269 MI->getOpcode() == PPC::SELECT_CC_I8)) {
Hal Finkelff56d1a2013-04-05 23:29:01 +00006270 SmallVector<MachineOperand, 2> Cond;
6271 Cond.push_back(MI->getOperand(4));
6272 Cond.push_back(MI->getOperand(1));
6273
Hal Finkel009f7af2012-06-22 23:10:08 +00006274 DebugLoc dl = MI->getDebugLoc();
Hal Finkelff56d1a2013-04-05 23:29:01 +00006275 PPCII->insertSelect(*BB, MI, dl, MI->getOperand(0).getReg(), Cond,
6276 MI->getOperand(2).getReg(), MI->getOperand(3).getReg());
Hal Finkel009f7af2012-06-22 23:10:08 +00006277 } else if (MI->getOpcode() == PPC::SELECT_CC_I4 ||
6278 MI->getOpcode() == PPC::SELECT_CC_I8 ||
6279 MI->getOpcode() == PPC::SELECT_CC_F4 ||
6280 MI->getOpcode() == PPC::SELECT_CC_F8 ||
6281 MI->getOpcode() == PPC::SELECT_CC_VRRC) {
6282
Evan Cheng53301922008-07-12 02:23:19 +00006283
6284 // The incoming instruction knows the destination vreg to set, the
6285 // condition code register to branch on, the true/false values to
6286 // select between, and a branch opcode to use.
6287
6288 // thisMBB:
6289 // ...
6290 // TrueVal = ...
6291 // cmpTY ccX, r1, r2
6292 // bCC copy1MBB
6293 // fallthrough --> copy0MBB
6294 MachineBasicBlock *thisMBB = BB;
6295 MachineBasicBlock *copy0MBB = F->CreateMachineBasicBlock(LLVM_BB);
6296 MachineBasicBlock *sinkMBB = F->CreateMachineBasicBlock(LLVM_BB);
6297 unsigned SelectPred = MI->getOperand(4).getImm();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006298 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006299 F->insert(It, copy0MBB);
6300 F->insert(It, sinkMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006301
6302 // Transfer the remainder of BB and its successor edges to sinkMBB.
6303 sinkMBB->splice(sinkMBB->begin(), BB,
6304 llvm::next(MachineBasicBlock::iterator(MI)),
6305 BB->end());
6306 sinkMBB->transferSuccessorsAndUpdatePHIs(BB);
6307
Evan Cheng53301922008-07-12 02:23:19 +00006308 // Next, add the true and fallthrough blocks as its successors.
6309 BB->addSuccessor(copy0MBB);
6310 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006311
Dan Gohman14152b42010-07-06 20:24:04 +00006312 BuildMI(BB, dl, TII->get(PPC::BCC))
6313 .addImm(SelectPred).addReg(MI->getOperand(1).getReg()).addMBB(sinkMBB);
6314
Evan Cheng53301922008-07-12 02:23:19 +00006315 // copy0MBB:
6316 // %FalseValue = ...
6317 // # fallthrough to sinkMBB
6318 BB = copy0MBB;
Scott Michelfdc40a02009-02-17 22:15:04 +00006319
Evan Cheng53301922008-07-12 02:23:19 +00006320 // Update machine-CFG edges
6321 BB->addSuccessor(sinkMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006322
Evan Cheng53301922008-07-12 02:23:19 +00006323 // sinkMBB:
6324 // %Result = phi [ %FalseValue, copy0MBB ], [ %TrueValue, thisMBB ]
6325 // ...
6326 BB = sinkMBB;
Dan Gohman14152b42010-07-06 20:24:04 +00006327 BuildMI(*BB, BB->begin(), dl,
6328 TII->get(PPC::PHI), MI->getOperand(0).getReg())
Evan Cheng53301922008-07-12 02:23:19 +00006329 .addReg(MI->getOperand(3).getReg()).addMBB(copy0MBB)
6330 .addReg(MI->getOperand(2).getReg()).addMBB(thisMBB);
6331 }
Dale Johannesen97efa362008-08-28 17:53:09 +00006332 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I8)
6333 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ADD4);
6334 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I16)
6335 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ADD4);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006336 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I32)
6337 BB = EmitAtomicBinary(MI, BB, false, PPC::ADD4);
6338 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_ADD_I64)
6339 BB = EmitAtomicBinary(MI, BB, true, PPC::ADD8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006340
6341 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I8)
6342 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::AND);
6343 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I16)
6344 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::AND);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006345 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I32)
6346 BB = EmitAtomicBinary(MI, BB, false, PPC::AND);
6347 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_AND_I64)
6348 BB = EmitAtomicBinary(MI, BB, true, PPC::AND8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006349
6350 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I8)
6351 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::OR);
6352 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I16)
6353 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::OR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006354 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I32)
6355 BB = EmitAtomicBinary(MI, BB, false, PPC::OR);
6356 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_OR_I64)
6357 BB = EmitAtomicBinary(MI, BB, true, PPC::OR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006358
6359 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I8)
6360 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::XOR);
6361 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I16)
6362 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::XOR);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006363 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I32)
6364 BB = EmitAtomicBinary(MI, BB, false, PPC::XOR);
6365 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_XOR_I64)
6366 BB = EmitAtomicBinary(MI, BB, true, PPC::XOR8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006367
6368 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I8)
Dale Johannesen209a4092008-09-11 02:15:03 +00006369 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::ANDC);
Dale Johannesen97efa362008-08-28 17:53:09 +00006370 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I16)
Dale Johannesen209a4092008-09-11 02:15:03 +00006371 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006372 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I32)
Dale Johannesen209a4092008-09-11 02:15:03 +00006373 BB = EmitAtomicBinary(MI, BB, false, PPC::ANDC);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006374 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_NAND_I64)
Dale Johannesen209a4092008-09-11 02:15:03 +00006375 BB = EmitAtomicBinary(MI, BB, true, PPC::ANDC8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006376
6377 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I8)
6378 BB = EmitPartwordAtomicBinary(MI, BB, true, PPC::SUBF);
6379 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I16)
6380 BB = EmitPartwordAtomicBinary(MI, BB, false, PPC::SUBF);
Dale Johannesenbdab93a2008-08-25 22:34:37 +00006381 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I32)
6382 BB = EmitAtomicBinary(MI, BB, false, PPC::SUBF);
6383 else if (MI->getOpcode() == PPC::ATOMIC_LOAD_SUB_I64)
6384 BB = EmitAtomicBinary(MI, BB, true, PPC::SUBF8);
Dale Johannesen97efa362008-08-28 17:53:09 +00006385
Dale Johannesen0e55f062008-08-29 18:29:46 +00006386 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I8)
6387 BB = EmitPartwordAtomicBinary(MI, BB, true, 0);
6388 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I16)
6389 BB = EmitPartwordAtomicBinary(MI, BB, false, 0);
6390 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I32)
6391 BB = EmitAtomicBinary(MI, BB, false, 0);
6392 else if (MI->getOpcode() == PPC::ATOMIC_SWAP_I64)
6393 BB = EmitAtomicBinary(MI, BB, true, 0);
6394
Evan Cheng53301922008-07-12 02:23:19 +00006395 else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I32 ||
6396 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64) {
6397 bool is64bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I64;
6398
6399 unsigned dest = MI->getOperand(0).getReg();
6400 unsigned ptrA = MI->getOperand(1).getReg();
6401 unsigned ptrB = MI->getOperand(2).getReg();
6402 unsigned oldval = MI->getOperand(3).getReg();
6403 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006404 DebugLoc dl = MI->getDebugLoc();
Evan Cheng53301922008-07-12 02:23:19 +00006405
Dale Johannesen65e39732008-08-25 18:53:26 +00006406 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6407 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6408 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
Evan Cheng53301922008-07-12 02:23:19 +00006409 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006410 F->insert(It, loop1MBB);
6411 F->insert(It, loop2MBB);
6412 F->insert(It, midMBB);
Evan Cheng53301922008-07-12 02:23:19 +00006413 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006414 exitMBB->splice(exitMBB->begin(), BB,
6415 llvm::next(MachineBasicBlock::iterator(MI)),
6416 BB->end());
6417 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Evan Cheng53301922008-07-12 02:23:19 +00006418
6419 // thisMBB:
6420 // ...
6421 // fallthrough --> loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006422 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006423
Dale Johannesen65e39732008-08-25 18:53:26 +00006424 // loop1MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006425 // l[wd]arx dest, ptr
Dale Johannesen65e39732008-08-25 18:53:26 +00006426 // cmp[wd] dest, oldval
6427 // bne- midMBB
6428 // loop2MBB:
Evan Cheng53301922008-07-12 02:23:19 +00006429 // st[wd]cx. newval, ptr
6430 // bne- loopMBB
Dale Johannesen65e39732008-08-25 18:53:26 +00006431 // b exitBB
6432 // midMBB:
6433 // st[wd]cx. dest, ptr
6434 // exitBB:
6435 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006436 BuildMI(BB, dl, TII->get(is64bit ? PPC::LDARX : PPC::LWARX), dest)
Evan Cheng53301922008-07-12 02:23:19 +00006437 .addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006438 BuildMI(BB, dl, TII->get(is64bit ? PPC::CMPD : PPC::CMPW), PPC::CR0)
Evan Cheng53301922008-07-12 02:23:19 +00006439 .addReg(oldval).addReg(dest);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006440 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006441 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6442 BB->addSuccessor(loop2MBB);
6443 BB->addSuccessor(midMBB);
6444
6445 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006446 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Evan Cheng53301922008-07-12 02:23:19 +00006447 .addReg(newval).addReg(ptrA).addReg(ptrB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006448 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesen65e39732008-08-25 18:53:26 +00006449 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006450 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesen65e39732008-08-25 18:53:26 +00006451 BB->addSuccessor(loop1MBB);
Evan Cheng53301922008-07-12 02:23:19 +00006452 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006453
Dale Johannesen65e39732008-08-25 18:53:26 +00006454 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006455 BuildMI(BB, dl, TII->get(is64bit ? PPC::STDCX : PPC::STWCX))
Dale Johannesen65e39732008-08-25 18:53:26 +00006456 .addReg(dest).addReg(ptrA).addReg(ptrB);
6457 BB->addSuccessor(exitMBB);
6458
Evan Cheng53301922008-07-12 02:23:19 +00006459 // exitMBB:
6460 // ...
6461 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006462 } else if (MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8 ||
6463 MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I16) {
6464 // We must use 64-bit registers for addresses when targeting 64-bit,
6465 // since we're actually doing arithmetic on them. Other registers
6466 // can be 32-bit.
6467 bool is64bit = PPCSubTarget.isPPC64();
6468 bool is8bit = MI->getOpcode() == PPC::ATOMIC_CMP_SWAP_I8;
6469
6470 unsigned dest = MI->getOperand(0).getReg();
6471 unsigned ptrA = MI->getOperand(1).getReg();
6472 unsigned ptrB = MI->getOperand(2).getReg();
6473 unsigned oldval = MI->getOperand(3).getReg();
6474 unsigned newval = MI->getOperand(4).getReg();
Dale Johannesen536a2f12009-02-13 02:27:39 +00006475 DebugLoc dl = MI->getDebugLoc();
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006476
6477 MachineBasicBlock *loop1MBB = F->CreateMachineBasicBlock(LLVM_BB);
6478 MachineBasicBlock *loop2MBB = F->CreateMachineBasicBlock(LLVM_BB);
6479 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6480 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6481 F->insert(It, loop1MBB);
6482 F->insert(It, loop2MBB);
6483 F->insert(It, midMBB);
6484 F->insert(It, exitMBB);
Dan Gohman14152b42010-07-06 20:24:04 +00006485 exitMBB->splice(exitMBB->begin(), BB,
6486 llvm::next(MachineBasicBlock::iterator(MI)),
6487 BB->end());
6488 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006489
6490 MachineRegisterInfo &RegInfo = F->getRegInfo();
Scott Michelfdc40a02009-02-17 22:15:04 +00006491 const TargetRegisterClass *RC =
Dale Johannesena619d012008-09-02 20:30:23 +00006492 is64bit ? (const TargetRegisterClass *) &PPC::G8RCRegClass :
6493 (const TargetRegisterClass *) &PPC::GPRCRegClass;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006494 unsigned PtrReg = RegInfo.createVirtualRegister(RC);
6495 unsigned Shift1Reg = RegInfo.createVirtualRegister(RC);
6496 unsigned ShiftReg = RegInfo.createVirtualRegister(RC);
6497 unsigned NewVal2Reg = RegInfo.createVirtualRegister(RC);
6498 unsigned NewVal3Reg = RegInfo.createVirtualRegister(RC);
6499 unsigned OldVal2Reg = RegInfo.createVirtualRegister(RC);
6500 unsigned OldVal3Reg = RegInfo.createVirtualRegister(RC);
6501 unsigned MaskReg = RegInfo.createVirtualRegister(RC);
6502 unsigned Mask2Reg = RegInfo.createVirtualRegister(RC);
6503 unsigned Mask3Reg = RegInfo.createVirtualRegister(RC);
6504 unsigned Tmp2Reg = RegInfo.createVirtualRegister(RC);
6505 unsigned Tmp4Reg = RegInfo.createVirtualRegister(RC);
6506 unsigned TmpDestReg = RegInfo.createVirtualRegister(RC);
6507 unsigned Ptr1Reg;
6508 unsigned TmpReg = RegInfo.createVirtualRegister(RC);
Hal Finkel76973702013-03-21 23:45:03 +00006509 unsigned ZeroReg = is64bit ? PPC::ZERO8 : PPC::ZERO;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006510 // thisMBB:
6511 // ...
6512 // fallthrough --> loopMBB
6513 BB->addSuccessor(loop1MBB);
6514
6515 // The 4-byte load must be aligned, while a char or short may be
6516 // anywhere in the word. Hence all this nasty bookkeeping code.
6517 // add ptr1, ptrA, ptrB [copy if ptrA==0]
6518 // rlwinm shift1, ptr1, 3, 27, 28 [3, 27, 27]
Dale Johannesena619d012008-09-02 20:30:23 +00006519 // xori shift, shift1, 24 [16]
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006520 // rlwinm ptr, ptr1, 0, 0, 29
6521 // slw newval2, newval, shift
6522 // slw oldval2, oldval,shift
6523 // li mask2, 255 [li mask3, 0; ori mask2, mask3, 65535]
6524 // slw mask, mask2, shift
6525 // and newval3, newval2, mask
6526 // and oldval3, oldval2, mask
6527 // loop1MBB:
6528 // lwarx tmpDest, ptr
6529 // and tmp, tmpDest, mask
6530 // cmpw tmp, oldval3
6531 // bne- midMBB
6532 // loop2MBB:
6533 // andc tmp2, tmpDest, mask
6534 // or tmp4, tmp2, newval3
6535 // stwcx. tmp4, ptr
6536 // bne- loop1MBB
6537 // b exitBB
6538 // midMBB:
6539 // stwcx. tmpDest, ptr
6540 // exitBB:
6541 // srw dest, tmpDest, shift
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006542 if (ptrA != ZeroReg) {
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006543 Ptr1Reg = RegInfo.createVirtualRegister(RC);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006544 BuildMI(BB, dl, TII->get(is64bit ? PPC::ADD8 : PPC::ADD4), Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006545 .addReg(ptrA).addReg(ptrB);
6546 } else {
6547 Ptr1Reg = ptrB;
6548 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006549 BuildMI(BB, dl, TII->get(PPC::RLWINM), Shift1Reg).addReg(Ptr1Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006550 .addImm(3).addImm(27).addImm(is8bit ? 28 : 27);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006551 BuildMI(BB, dl, TII->get(is64bit ? PPC::XORI8 : PPC::XORI), ShiftReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006552 .addReg(Shift1Reg).addImm(is8bit ? 24 : 16);
6553 if (is64bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006554 BuildMI(BB, dl, TII->get(PPC::RLDICR), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006555 .addReg(Ptr1Reg).addImm(0).addImm(61);
6556 else
Dale Johannesen536a2f12009-02-13 02:27:39 +00006557 BuildMI(BB, dl, TII->get(PPC::RLWINM), PtrReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006558 .addReg(Ptr1Reg).addImm(0).addImm(0).addImm(29);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006559 BuildMI(BB, dl, TII->get(PPC::SLW), NewVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006560 .addReg(newval).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006561 BuildMI(BB, dl, TII->get(PPC::SLW), OldVal2Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006562 .addReg(oldval).addReg(ShiftReg);
6563 if (is8bit)
Dale Johannesen536a2f12009-02-13 02:27:39 +00006564 BuildMI(BB, dl, TII->get(PPC::LI), Mask2Reg).addImm(255);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006565 else {
Dale Johannesen536a2f12009-02-13 02:27:39 +00006566 BuildMI(BB, dl, TII->get(PPC::LI), Mask3Reg).addImm(0);
6567 BuildMI(BB, dl, TII->get(PPC::ORI), Mask2Reg)
6568 .addReg(Mask3Reg).addImm(65535);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006569 }
Dale Johannesen536a2f12009-02-13 02:27:39 +00006570 BuildMI(BB, dl, TII->get(PPC::SLW), MaskReg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006571 .addReg(Mask2Reg).addReg(ShiftReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006572 BuildMI(BB, dl, TII->get(PPC::AND), NewVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006573 .addReg(NewVal2Reg).addReg(MaskReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006574 BuildMI(BB, dl, TII->get(PPC::AND), OldVal3Reg)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006575 .addReg(OldVal2Reg).addReg(MaskReg);
6576
6577 BB = loop1MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006578 BuildMI(BB, dl, TII->get(PPC::LWARX), TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006579 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006580 BuildMI(BB, dl, TII->get(PPC::AND),TmpReg)
6581 .addReg(TmpDestReg).addReg(MaskReg);
6582 BuildMI(BB, dl, TII->get(PPC::CMPW), PPC::CR0)
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006583 .addReg(TmpReg).addReg(OldVal3Reg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006584 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006585 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(midMBB);
6586 BB->addSuccessor(loop2MBB);
6587 BB->addSuccessor(midMBB);
6588
6589 BB = loop2MBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006590 BuildMI(BB, dl, TII->get(PPC::ANDC),Tmp2Reg)
6591 .addReg(TmpDestReg).addReg(MaskReg);
6592 BuildMI(BB, dl, TII->get(PPC::OR),Tmp4Reg)
6593 .addReg(Tmp2Reg).addReg(NewVal3Reg);
6594 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(Tmp4Reg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006595 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006596 BuildMI(BB, dl, TII->get(PPC::BCC))
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006597 .addImm(PPC::PRED_NE).addReg(PPC::CR0).addMBB(loop1MBB);
Dale Johannesen536a2f12009-02-13 02:27:39 +00006598 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006599 BB->addSuccessor(loop1MBB);
6600 BB->addSuccessor(exitMBB);
Scott Michelfdc40a02009-02-17 22:15:04 +00006601
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006602 BB = midMBB;
Dale Johannesen536a2f12009-02-13 02:27:39 +00006603 BuildMI(BB, dl, TII->get(PPC::STWCX)).addReg(TmpDestReg)
Jakob Stoklund Olesen2684c5d2011-04-04 17:07:06 +00006604 .addReg(ZeroReg).addReg(PtrReg);
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006605 BB->addSuccessor(exitMBB);
6606
6607 // exitMBB:
6608 // ...
6609 BB = exitMBB;
Jakob Stoklund Olesen5fcb81d2011-04-04 17:57:29 +00006610 BuildMI(*BB, BB->begin(), dl, TII->get(PPC::SRW),dest).addReg(TmpReg)
6611 .addReg(ShiftReg);
Ulrich Weigand7d35d3f2013-03-26 10:56:22 +00006612 } else if (MI->getOpcode() == PPC::FADDrtz) {
6613 // This pseudo performs an FADD with rounding mode temporarily forced
6614 // to round-to-zero. We emit this via custom inserter since the FPSCR
6615 // is not modeled at the SelectionDAG level.
6616 unsigned Dest = MI->getOperand(0).getReg();
6617 unsigned Src1 = MI->getOperand(1).getReg();
6618 unsigned Src2 = MI->getOperand(2).getReg();
6619 DebugLoc dl = MI->getDebugLoc();
6620
6621 MachineRegisterInfo &RegInfo = F->getRegInfo();
6622 unsigned MFFSReg = RegInfo.createVirtualRegister(&PPC::F8RCRegClass);
6623
6624 // Save FPSCR value.
6625 BuildMI(*BB, MI, dl, TII->get(PPC::MFFS), MFFSReg);
6626
6627 // Set rounding mode to round-to-zero.
6628 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB1)).addImm(31);
6629 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSB0)).addImm(30);
6630
6631 // Perform addition.
6632 BuildMI(*BB, MI, dl, TII->get(PPC::FADD), Dest).addReg(Src1).addReg(Src2);
6633
6634 // Restore FPSCR value.
6635 BuildMI(*BB, MI, dl, TII->get(PPC::MTFSF)).addImm(1).addReg(MFFSReg);
Hal Finkel0882fd62013-03-29 19:41:55 +00006636 } else if (MI->getOpcode() == PPC::FRINDrint ||
6637 MI->getOpcode() == PPC::FRINSrint) {
6638 bool isf32 = MI->getOpcode() == PPC::FRINSrint;
6639 unsigned Dest = MI->getOperand(0).getReg();
6640 unsigned Src = MI->getOperand(1).getReg();
6641 DebugLoc dl = MI->getDebugLoc();
6642
6643 MachineRegisterInfo &RegInfo = F->getRegInfo();
6644 unsigned CRReg = RegInfo.createVirtualRegister(&PPC::CRRCRegClass);
6645
6646 // Perform the rounding.
6647 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FRINS : PPC::FRIND), Dest)
6648 .addReg(Src);
6649
6650 // Compare the results.
6651 BuildMI(*BB, MI, dl, TII->get(isf32 ? PPC::FCMPUS : PPC::FCMPUD), CRReg)
6652 .addReg(Dest).addReg(Src);
6653
6654 // If the results were not equal, then set the FPSCR XX bit.
6655 MachineBasicBlock *midMBB = F->CreateMachineBasicBlock(LLVM_BB);
6656 MachineBasicBlock *exitMBB = F->CreateMachineBasicBlock(LLVM_BB);
6657 F->insert(It, midMBB);
6658 F->insert(It, exitMBB);
6659 exitMBB->splice(exitMBB->begin(), BB,
6660 llvm::next(MachineBasicBlock::iterator(MI)),
6661 BB->end());
6662 exitMBB->transferSuccessorsAndUpdatePHIs(BB);
6663
6664 BuildMI(*BB, MI, dl, TII->get(PPC::BCC))
6665 .addImm(PPC::PRED_EQ).addReg(CRReg).addMBB(exitMBB);
6666
6667 BB->addSuccessor(midMBB);
6668 BB->addSuccessor(exitMBB);
6669
6670 BB = midMBB;
6671
6672 // Set the FPSCR XX bit (FE_INEXACT). Note that we cannot just set
6673 // the FI bit here because that will not automatically set XX also,
6674 // and XX is what libm interprets as the FE_INEXACT flag.
6675 BuildMI(BB, dl, TII->get(PPC::MTFSB1)).addImm(/* 38 - 32 = */ 6);
6676 BuildMI(BB, dl, TII->get(PPC::B)).addMBB(exitMBB);
6677
6678 BB->addSuccessor(exitMBB);
6679
6680 BB = exitMBB;
Dale Johannesenea9eedb2008-08-30 00:08:53 +00006681 } else {
Torok Edwinc23197a2009-07-14 16:55:14 +00006682 llvm_unreachable("Unexpected instr type to insert");
Evan Cheng53301922008-07-12 02:23:19 +00006683 }
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006684
Dan Gohman14152b42010-07-06 20:24:04 +00006685 MI->eraseFromParent(); // The pseudo instruction is gone now.
Chris Lattner8a2d3ca2005-08-26 21:23:58 +00006686 return BB;
6687}
6688
Chris Lattner1a635d62006-04-14 06:01:58 +00006689//===----------------------------------------------------------------------===//
6690// Target Optimization Hooks
6691//===----------------------------------------------------------------------===//
6692
Hal Finkel63c32a72013-04-03 17:44:56 +00006693SDValue PPCTargetLowering::DAGCombineFastRecip(SDValue Op,
6694 DAGCombinerInfo &DCI) const {
Hal Finkel827307b2013-04-03 04:01:11 +00006695 if (DCI.isAfterLegalizeVectorOps())
6696 return SDValue();
6697
Hal Finkel63c32a72013-04-03 17:44:56 +00006698 EVT VT = Op.getValueType();
6699
6700 if ((VT == MVT::f32 && PPCSubTarget.hasFRES()) ||
6701 (VT == MVT::f64 && PPCSubTarget.hasFRE()) ||
6702 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006703
6704 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6705 // For the reciprocal, we need to find the zero of the function:
6706 // F(X) = A X - 1 [which has a zero at X = 1/A]
6707 // =>
6708 // X_{i+1} = X_i (2 - A X_i) = X_i + X_i (1 - A X_i) [this second form
6709 // does not require additional intermediate precision]
6710
6711 // Convergence is quadratic, so we essentially double the number of digits
6712 // correct after every iteration. The minimum architected relative
6713 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6714 // 23 digits and double has 52 digits.
6715 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006716 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006717 ++Iterations;
6718
6719 SelectionDAG &DAG = DCI.DAG;
Hal Finkel63c32a72013-04-03 17:44:56 +00006720 DebugLoc dl = Op.getDebugLoc();
Hal Finkel827307b2013-04-03 04:01:11 +00006721
6722 SDValue FPOne =
Hal Finkel63c32a72013-04-03 17:44:56 +00006723 DAG.getConstantFP(1.0, VT.getScalarType());
6724 if (VT.isVector()) {
6725 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006726 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006727 FPOne = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
Hal Finkel827307b2013-04-03 04:01:11 +00006728 FPOne, FPOne, FPOne, FPOne);
6729 }
6730
Hal Finkel63c32a72013-04-03 17:44:56 +00006731 SDValue Est = DAG.getNode(PPCISD::FRE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006732 DCI.AddToWorklist(Est.getNode());
6733
6734 // Newton iterations: Est = Est + Est (1 - Arg * Est)
6735 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006736 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Op, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006737 DCI.AddToWorklist(NewEst.getNode());
6738
Hal Finkel63c32a72013-04-03 17:44:56 +00006739 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPOne, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006740 DCI.AddToWorklist(NewEst.getNode());
6741
Hal Finkel63c32a72013-04-03 17:44:56 +00006742 NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006743 DCI.AddToWorklist(NewEst.getNode());
6744
Hal Finkel63c32a72013-04-03 17:44:56 +00006745 Est = DAG.getNode(ISD::FADD, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006746 DCI.AddToWorklist(Est.getNode());
6747 }
6748
6749 return Est;
6750 }
6751
6752 return SDValue();
6753}
6754
Hal Finkel63c32a72013-04-03 17:44:56 +00006755SDValue PPCTargetLowering::DAGCombineFastRecipFSQRT(SDValue Op,
Hal Finkel827307b2013-04-03 04:01:11 +00006756 DAGCombinerInfo &DCI) const {
6757 if (DCI.isAfterLegalizeVectorOps())
6758 return SDValue();
6759
Hal Finkel63c32a72013-04-03 17:44:56 +00006760 EVT VT = Op.getValueType();
6761
6762 if ((VT == MVT::f32 && PPCSubTarget.hasFRSQRTES()) ||
6763 (VT == MVT::f64 && PPCSubTarget.hasFRSQRTE()) ||
6764 (VT == MVT::v4f32 && PPCSubTarget.hasAltivec())) {
Hal Finkel827307b2013-04-03 04:01:11 +00006765
6766 // Newton iteration for a function: F(X) is X_{i+1} = X_i - F(X_i)/F'(X_i)
6767 // For the reciprocal sqrt, we need to find the zero of the function:
6768 // F(X) = 1/X^2 - A [which has a zero at X = 1/sqrt(A)]
6769 // =>
6770 // X_{i+1} = X_i (1.5 - A X_i^2 / 2)
6771 // As a result, we precompute A/2 prior to the iteration loop.
6772
6773 // Convergence is quadratic, so we essentially double the number of digits
6774 // correct after every iteration. The minimum architected relative
6775 // accuracy is 2^-5. When hasRecipPrec(), this is 2^-14. IEEE float has
6776 // 23 digits and double has 52 digits.
6777 int Iterations = PPCSubTarget.hasRecipPrec() ? 1 : 3;
Hal Finkel63c32a72013-04-03 17:44:56 +00006778 if (VT.getScalarType() == MVT::f64)
Hal Finkel827307b2013-04-03 04:01:11 +00006779 ++Iterations;
6780
6781 SelectionDAG &DAG = DCI.DAG;
Hal Finkel63c32a72013-04-03 17:44:56 +00006782 DebugLoc dl = Op.getDebugLoc();
Hal Finkel827307b2013-04-03 04:01:11 +00006783
Hal Finkel63c32a72013-04-03 17:44:56 +00006784 SDValue FPThreeHalves =
6785 DAG.getConstantFP(1.5, VT.getScalarType());
6786 if (VT.isVector()) {
6787 assert(VT.getVectorNumElements() == 4 &&
Hal Finkel827307b2013-04-03 04:01:11 +00006788 "Unknown vector type");
Hal Finkel63c32a72013-04-03 17:44:56 +00006789 FPThreeHalves = DAG.getNode(ISD::BUILD_VECTOR, dl, VT,
6790 FPThreeHalves, FPThreeHalves,
6791 FPThreeHalves, FPThreeHalves);
Hal Finkel827307b2013-04-03 04:01:11 +00006792 }
6793
Hal Finkel63c32a72013-04-03 17:44:56 +00006794 SDValue Est = DAG.getNode(PPCISD::FRSQRTE, dl, VT, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006795 DCI.AddToWorklist(Est.getNode());
6796
6797 // We now need 0.5*Arg which we can write as (1.5*Arg - Arg) so that
6798 // this entire sequence requires only one FP constant.
Hal Finkel63c32a72013-04-03 17:44:56 +00006799 SDValue HalfArg = DAG.getNode(ISD::FMUL, dl, VT, FPThreeHalves, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006800 DCI.AddToWorklist(HalfArg.getNode());
6801
Hal Finkel63c32a72013-04-03 17:44:56 +00006802 HalfArg = DAG.getNode(ISD::FSUB, dl, VT, HalfArg, Op);
Hal Finkel827307b2013-04-03 04:01:11 +00006803 DCI.AddToWorklist(HalfArg.getNode());
6804
6805 // Newton iterations: Est = Est * (1.5 - HalfArg * Est * Est)
6806 for (int i = 0; i < Iterations; ++i) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006807 SDValue NewEst = DAG.getNode(ISD::FMUL, dl, VT, Est, Est);
Hal Finkel827307b2013-04-03 04:01:11 +00006808 DCI.AddToWorklist(NewEst.getNode());
6809
Hal Finkel63c32a72013-04-03 17:44:56 +00006810 NewEst = DAG.getNode(ISD::FMUL, dl, VT, HalfArg, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006811 DCI.AddToWorklist(NewEst.getNode());
6812
Hal Finkel63c32a72013-04-03 17:44:56 +00006813 NewEst = DAG.getNode(ISD::FSUB, dl, VT, FPThreeHalves, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006814 DCI.AddToWorklist(NewEst.getNode());
6815
Hal Finkel63c32a72013-04-03 17:44:56 +00006816 Est = DAG.getNode(ISD::FMUL, dl, VT, Est, NewEst);
Hal Finkel827307b2013-04-03 04:01:11 +00006817 DCI.AddToWorklist(Est.getNode());
6818 }
6819
6820 return Est;
6821 }
6822
6823 return SDValue();
6824}
6825
Duncan Sands25cf2272008-11-24 14:53:14 +00006826SDValue PPCTargetLowering::PerformDAGCombine(SDNode *N,
6827 DAGCombinerInfo &DCI) const {
Dan Gohmanf0757b02010-04-21 01:34:56 +00006828 const TargetMachine &TM = getTargetMachine();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006829 SelectionDAG &DAG = DCI.DAG;
Dale Johannesen3484c092009-02-05 22:07:54 +00006830 DebugLoc dl = N->getDebugLoc();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006831 switch (N->getOpcode()) {
6832 default: break;
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006833 case PPCISD::SHL:
6834 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006835 if (C->isNullValue()) // 0 << V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006836 return N->getOperand(0);
6837 }
6838 break;
6839 case PPCISD::SRL:
6840 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006841 if (C->isNullValue()) // 0 >>u V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006842 return N->getOperand(0);
6843 }
6844 break;
6845 case PPCISD::SRA:
6846 if (ConstantSDNode *C = dyn_cast<ConstantSDNode>(N->getOperand(0))) {
Dan Gohmane368b462010-06-18 14:22:04 +00006847 if (C->isNullValue() || // 0 >>s V -> 0.
Chris Lattnercf9d0ac2006-09-19 05:22:59 +00006848 C->isAllOnesValue()) // -1 >>s V -> -1.
6849 return N->getOperand(0);
6850 }
6851 break;
Hal Finkel827307b2013-04-03 04:01:11 +00006852 case ISD::FDIV: {
6853 assert(TM.Options.UnsafeFPMath &&
6854 "Reciprocal estimates require UnsafeFPMath");
Scott Michelfdc40a02009-02-17 22:15:04 +00006855
Hal Finkel827307b2013-04-03 04:01:11 +00006856 if (N->getOperand(1).getOpcode() == ISD::FSQRT) {
Hal Finkel63c32a72013-04-03 17:44:56 +00006857 SDValue RV =
6858 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006859 if (RV.getNode() != 0) {
6860 DCI.AddToWorklist(RV.getNode());
6861 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6862 N->getOperand(0), RV);
6863 }
Hal Finkel7530a9f2013-04-04 22:44:12 +00006864 } else if (N->getOperand(1).getOpcode() == ISD::FP_EXTEND &&
6865 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
6866 SDValue RV =
6867 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
6868 DCI);
6869 if (RV.getNode() != 0) {
6870 DCI.AddToWorklist(RV.getNode());
6871 RV = DAG.getNode(ISD::FP_EXTEND, N->getOperand(1).getDebugLoc(),
6872 N->getValueType(0), RV);
6873 DCI.AddToWorklist(RV.getNode());
6874 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6875 N->getOperand(0), RV);
6876 }
6877 } else if (N->getOperand(1).getOpcode() == ISD::FP_ROUND &&
6878 N->getOperand(1).getOperand(0).getOpcode() == ISD::FSQRT) {
6879 SDValue RV =
6880 DAGCombineFastRecipFSQRT(N->getOperand(1).getOperand(0).getOperand(0),
6881 DCI);
6882 if (RV.getNode() != 0) {
6883 DCI.AddToWorklist(RV.getNode());
6884 RV = DAG.getNode(ISD::FP_ROUND, N->getOperand(1).getDebugLoc(),
6885 N->getValueType(0), RV,
6886 N->getOperand(1).getOperand(1));
6887 DCI.AddToWorklist(RV.getNode());
6888 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6889 N->getOperand(0), RV);
6890 }
Hal Finkel827307b2013-04-03 04:01:11 +00006891 }
6892
Hal Finkel63c32a72013-04-03 17:44:56 +00006893 SDValue RV = DAGCombineFastRecip(N->getOperand(1), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006894 if (RV.getNode() != 0) {
6895 DCI.AddToWorklist(RV.getNode());
6896 return DAG.getNode(ISD::FMUL, dl, N->getValueType(0),
6897 N->getOperand(0), RV);
6898 }
6899
6900 }
6901 break;
6902 case ISD::FSQRT: {
6903 assert(TM.Options.UnsafeFPMath &&
6904 "Reciprocal estimates require UnsafeFPMath");
6905
6906 // Compute this as 1/(1/sqrt(X)), which is the reciprocal of the
6907 // reciprocal sqrt.
Hal Finkel63c32a72013-04-03 17:44:56 +00006908 SDValue RV = DAGCombineFastRecipFSQRT(N->getOperand(0), DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006909 if (RV.getNode() != 0) {
6910 DCI.AddToWorklist(RV.getNode());
Hal Finkel63c32a72013-04-03 17:44:56 +00006911 RV = DAGCombineFastRecip(RV, DCI);
Hal Finkel827307b2013-04-03 04:01:11 +00006912 if (RV.getNode() != 0)
6913 return RV;
6914 }
6915
6916 }
6917 break;
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006918 case ISD::SINT_TO_FP:
Chris Lattnera7a58542006-06-16 17:34:12 +00006919 if (TM.getSubtarget<PPCSubtarget>().has64BitSupport()) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006920 if (N->getOperand(0).getOpcode() == ISD::FP_TO_SINT) {
6921 // Turn (sint_to_fp (fp_to_sint X)) -> fctidz/fcfid without load/stores.
6922 // We allow the src/dst to be either f32/f64, but the intermediate
6923 // type must be i64.
Owen Anderson825b72b2009-08-11 20:47:22 +00006924 if (N->getOperand(0).getValueType() == MVT::i64 &&
6925 N->getOperand(0).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006926 SDValue Val = N->getOperand(0).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006927 if (Val.getValueType() == MVT::f32) {
6928 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006929 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006930 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006931
Owen Anderson825b72b2009-08-11 20:47:22 +00006932 Val = DAG.getNode(PPCISD::FCTIDZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006933 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006934 Val = DAG.getNode(PPCISD::FCFID, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006935 DCI.AddToWorklist(Val.getNode());
Owen Anderson825b72b2009-08-11 20:47:22 +00006936 if (N->getValueType(0) == MVT::f32) {
6937 Val = DAG.getNode(ISD::FP_ROUND, dl, MVT::f32, Val,
Chris Lattner0bd48932008-01-17 07:00:52 +00006938 DAG.getIntPtrConstant(0));
Gabor Greifba36cb52008-08-28 21:40:38 +00006939 DCI.AddToWorklist(Val.getNode());
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006940 }
6941 return Val;
Owen Anderson825b72b2009-08-11 20:47:22 +00006942 } else if (N->getOperand(0).getValueType() == MVT::i32) {
Chris Lattnerecfe55e2006-03-22 05:30:33 +00006943 // If the intermediate type is i32, we can avoid the load/store here
6944 // too.
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006945 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00006946 }
6947 }
6948 break;
Chris Lattner51269842006-03-01 05:50:56 +00006949 case ISD::STORE:
6950 // Turn STORE (FP_TO_SINT F) -> STFIWX(FCTIWZ(F)).
6951 if (TM.getSubtarget<PPCSubtarget>().hasSTFIWX() &&
Chris Lattnera7a02fb2008-01-18 16:54:56 +00006952 !cast<StoreSDNode>(N)->isTruncatingStore() &&
Chris Lattner51269842006-03-01 05:50:56 +00006953 N->getOperand(1).getOpcode() == ISD::FP_TO_SINT &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006954 N->getOperand(1).getValueType() == MVT::i32 &&
6955 N->getOperand(1).getOperand(0).getValueType() != MVT::ppcf128) {
Dan Gohman475871a2008-07-27 21:46:04 +00006956 SDValue Val = N->getOperand(1).getOperand(0);
Owen Anderson825b72b2009-08-11 20:47:22 +00006957 if (Val.getValueType() == MVT::f32) {
6958 Val = DAG.getNode(ISD::FP_EXTEND, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006959 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006960 }
Owen Anderson825b72b2009-08-11 20:47:22 +00006961 Val = DAG.getNode(PPCISD::FCTIWZ, dl, MVT::f64, Val);
Gabor Greifba36cb52008-08-28 21:40:38 +00006962 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006963
Hal Finkelf170cc92013-04-01 15:37:53 +00006964 SDValue Ops[] = {
6965 N->getOperand(0), Val, N->getOperand(2),
6966 DAG.getValueType(N->getOperand(1).getValueType())
6967 };
6968
6969 Val = DAG.getMemIntrinsicNode(PPCISD::STFIWX, dl,
6970 DAG.getVTList(MVT::Other), Ops, array_lengthof(Ops),
6971 cast<StoreSDNode>(N)->getMemoryVT(),
6972 cast<StoreSDNode>(N)->getMemOperand());
Gabor Greifba36cb52008-08-28 21:40:38 +00006973 DCI.AddToWorklist(Val.getNode());
Chris Lattner51269842006-03-01 05:50:56 +00006974 return Val;
6975 }
Scott Michelfdc40a02009-02-17 22:15:04 +00006976
Chris Lattnerd9989382006-07-10 20:56:58 +00006977 // Turn STORE (BSWAP) -> sthbrx/stwbrx.
Dan Gohman6acaaa82009-09-25 00:57:30 +00006978 if (cast<StoreSDNode>(N)->isUnindexed() &&
6979 N->getOperand(1).getOpcode() == ISD::BSWAP &&
Gabor Greifba36cb52008-08-28 21:40:38 +00006980 N->getOperand(1).getNode()->hasOneUse() &&
Owen Anderson825b72b2009-08-11 20:47:22 +00006981 (N->getOperand(1).getValueType() == MVT::i32 ||
Hal Finkelefdd4672013-03-28 19:25:55 +00006982 N->getOperand(1).getValueType() == MVT::i16 ||
6983 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00006984 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00006985 N->getOperand(1).getValueType() == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00006986 SDValue BSwapOp = N->getOperand(1).getOperand(0);
Chris Lattnerd9989382006-07-10 20:56:58 +00006987 // Do an any-extend to 32-bits if this is a half-word input.
Owen Anderson825b72b2009-08-11 20:47:22 +00006988 if (BSwapOp.getValueType() == MVT::i16)
6989 BSwapOp = DAG.getNode(ISD::ANY_EXTEND, dl, MVT::i32, BSwapOp);
Chris Lattnerd9989382006-07-10 20:56:58 +00006990
Dan Gohmanc76909a2009-09-25 20:36:54 +00006991 SDValue Ops[] = {
6992 N->getOperand(0), BSwapOp, N->getOperand(2),
6993 DAG.getValueType(N->getOperand(1).getValueType())
6994 };
6995 return
6996 DAG.getMemIntrinsicNode(PPCISD::STBRX, dl, DAG.getVTList(MVT::Other),
6997 Ops, array_lengthof(Ops),
6998 cast<StoreSDNode>(N)->getMemoryVT(),
6999 cast<StoreSDNode>(N)->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00007000 }
7001 break;
7002 case ISD::BSWAP:
7003 // Turn BSWAP (LOAD) -> lhbrx/lwbrx.
Gabor Greifba36cb52008-08-28 21:40:38 +00007004 if (ISD::isNON_EXTLoad(N->getOperand(0).getNode()) &&
Chris Lattnerd9989382006-07-10 20:56:58 +00007005 N->getOperand(0).hasOneUse() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007006 (N->getValueType(0) == MVT::i32 || N->getValueType(0) == MVT::i16 ||
7007 (TM.getSubtarget<PPCSubtarget>().hasLDBRX() &&
Hal Finkel2544f222013-03-28 20:23:46 +00007008 TM.getSubtarget<PPCSubtarget>().isPPC64() &&
Hal Finkelefdd4672013-03-28 19:25:55 +00007009 N->getValueType(0) == MVT::i64))) {
Dan Gohman475871a2008-07-27 21:46:04 +00007010 SDValue Load = N->getOperand(0);
Evan Cheng466685d2006-10-09 20:57:25 +00007011 LoadSDNode *LD = cast<LoadSDNode>(Load);
Chris Lattnerd9989382006-07-10 20:56:58 +00007012 // Create the byte-swapping load.
Dan Gohman475871a2008-07-27 21:46:04 +00007013 SDValue Ops[] = {
Evan Cheng466685d2006-10-09 20:57:25 +00007014 LD->getChain(), // Chain
7015 LD->getBasePtr(), // Ptr
Chris Lattner79e490a2006-08-11 17:18:05 +00007016 DAG.getValueType(N->getValueType(0)) // VT
7017 };
Dan Gohmanc76909a2009-09-25 20:36:54 +00007018 SDValue BSLoad =
7019 DAG.getMemIntrinsicNode(PPCISD::LBRX, dl,
Hal Finkelefdd4672013-03-28 19:25:55 +00007020 DAG.getVTList(N->getValueType(0) == MVT::i64 ?
7021 MVT::i64 : MVT::i32, MVT::Other),
Hal Finkelb52980b2013-03-28 19:43:12 +00007022 Ops, 3, LD->getMemoryVT(), LD->getMemOperand());
Chris Lattnerd9989382006-07-10 20:56:58 +00007023
Scott Michelfdc40a02009-02-17 22:15:04 +00007024 // If this is an i16 load, insert the truncate.
Dan Gohman475871a2008-07-27 21:46:04 +00007025 SDValue ResVal = BSLoad;
Owen Anderson825b72b2009-08-11 20:47:22 +00007026 if (N->getValueType(0) == MVT::i16)
7027 ResVal = DAG.getNode(ISD::TRUNCATE, dl, MVT::i16, BSLoad);
Scott Michelfdc40a02009-02-17 22:15:04 +00007028
Chris Lattnerd9989382006-07-10 20:56:58 +00007029 // First, combine the bswap away. This makes the value produced by the
7030 // load dead.
7031 DCI.CombineTo(N, ResVal);
7032
7033 // Next, combine the load away, we give it a bogus result value but a real
7034 // chain result. The result value is dead because the bswap is dead.
Gabor Greifba36cb52008-08-28 21:40:38 +00007035 DCI.CombineTo(Load.getNode(), ResVal, BSLoad.getValue(1));
Scott Michelfdc40a02009-02-17 22:15:04 +00007036
Chris Lattnerd9989382006-07-10 20:56:58 +00007037 // Return N so it doesn't get rechecked!
Dan Gohman475871a2008-07-27 21:46:04 +00007038 return SDValue(N, 0);
Chris Lattnerd9989382006-07-10 20:56:58 +00007039 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007040
Chris Lattner51269842006-03-01 05:50:56 +00007041 break;
Chris Lattner4468c222006-03-31 06:02:07 +00007042 case PPCISD::VCMP: {
7043 // If a VCMPo node already exists with exactly the same operands as this
7044 // node, use its result instead of this node (VCMPo computes both a CR6 and
7045 // a normal output).
7046 //
7047 if (!N->getOperand(0).hasOneUse() &&
7048 !N->getOperand(1).hasOneUse() &&
7049 !N->getOperand(2).hasOneUse()) {
Scott Michelfdc40a02009-02-17 22:15:04 +00007050
Chris Lattner4468c222006-03-31 06:02:07 +00007051 // Scan all of the users of the LHS, looking for VCMPo's that match.
7052 SDNode *VCMPoNode = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007053
Gabor Greifba36cb52008-08-28 21:40:38 +00007054 SDNode *LHSN = N->getOperand(0).getNode();
Chris Lattner4468c222006-03-31 06:02:07 +00007055 for (SDNode::use_iterator UI = LHSN->use_begin(), E = LHSN->use_end();
7056 UI != E; ++UI)
Dan Gohman89684502008-07-27 20:43:25 +00007057 if (UI->getOpcode() == PPCISD::VCMPo &&
7058 UI->getOperand(1) == N->getOperand(1) &&
7059 UI->getOperand(2) == N->getOperand(2) &&
7060 UI->getOperand(0) == N->getOperand(0)) {
7061 VCMPoNode = *UI;
Chris Lattner4468c222006-03-31 06:02:07 +00007062 break;
7063 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007064
Chris Lattner00901202006-04-18 18:28:22 +00007065 // If there is no VCMPo node, or if the flag value has a single use, don't
7066 // transform this.
7067 if (!VCMPoNode || VCMPoNode->hasNUsesOfValue(0, 1))
7068 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007069
7070 // Look at the (necessarily single) use of the flag value. If it has a
Chris Lattner00901202006-04-18 18:28:22 +00007071 // chain, this transformation is more complex. Note that multiple things
7072 // could use the value result, which we should ignore.
7073 SDNode *FlagUser = 0;
Scott Michelfdc40a02009-02-17 22:15:04 +00007074 for (SDNode::use_iterator UI = VCMPoNode->use_begin();
Chris Lattner00901202006-04-18 18:28:22 +00007075 FlagUser == 0; ++UI) {
7076 assert(UI != VCMPoNode->use_end() && "Didn't find user!");
Dan Gohman89684502008-07-27 20:43:25 +00007077 SDNode *User = *UI;
Chris Lattner00901202006-04-18 18:28:22 +00007078 for (unsigned i = 0, e = User->getNumOperands(); i != e; ++i) {
Dan Gohman475871a2008-07-27 21:46:04 +00007079 if (User->getOperand(i) == SDValue(VCMPoNode, 1)) {
Chris Lattner00901202006-04-18 18:28:22 +00007080 FlagUser = User;
7081 break;
7082 }
7083 }
7084 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007085
Chris Lattner00901202006-04-18 18:28:22 +00007086 // If the user is a MFCR instruction, we know this is safe. Otherwise we
7087 // give up for right now.
7088 if (FlagUser->getOpcode() == PPCISD::MFCR)
Dan Gohman475871a2008-07-27 21:46:04 +00007089 return SDValue(VCMPoNode, 0);
Chris Lattner4468c222006-03-31 06:02:07 +00007090 }
7091 break;
7092 }
Chris Lattner90564f22006-04-18 17:59:36 +00007093 case ISD::BR_CC: {
7094 // If this is a branch on an altivec predicate comparison, lower this so
7095 // that we don't have to do a MFCR: instead, branch directly on CR6. This
7096 // lowering is done pre-legalize, because the legalizer lowers the predicate
7097 // compare down to code that is difficult to reassemble.
7098 ISD::CondCode CC = cast<CondCodeSDNode>(N->getOperand(1))->get();
Dan Gohman475871a2008-07-27 21:46:04 +00007099 SDValue LHS = N->getOperand(2), RHS = N->getOperand(3);
Chris Lattner90564f22006-04-18 17:59:36 +00007100 int CompareOpc;
7101 bool isDot;
Scott Michelfdc40a02009-02-17 22:15:04 +00007102
Chris Lattner90564f22006-04-18 17:59:36 +00007103 if (LHS.getOpcode() == ISD::INTRINSIC_WO_CHAIN &&
7104 isa<ConstantSDNode>(RHS) && (CC == ISD::SETEQ || CC == ISD::SETNE) &&
7105 getAltivecCompareInfo(LHS, CompareOpc, isDot)) {
7106 assert(isDot && "Can't compare against a vector result!");
Scott Michelfdc40a02009-02-17 22:15:04 +00007107
Chris Lattner90564f22006-04-18 17:59:36 +00007108 // If this is a comparison against something other than 0/1, then we know
7109 // that the condition is never/always true.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007110 unsigned Val = cast<ConstantSDNode>(RHS)->getZExtValue();
Chris Lattner90564f22006-04-18 17:59:36 +00007111 if (Val != 0 && Val != 1) {
7112 if (CC == ISD::SETEQ) // Cond never true, remove branch.
7113 return N->getOperand(0);
7114 // Always !=, turn it into an unconditional branch.
Owen Anderson825b72b2009-08-11 20:47:22 +00007115 return DAG.getNode(ISD::BR, dl, MVT::Other,
Chris Lattner90564f22006-04-18 17:59:36 +00007116 N->getOperand(0), N->getOperand(4));
7117 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007118
Chris Lattner90564f22006-04-18 17:59:36 +00007119 bool BranchOnWhenPredTrue = (CC == ISD::SETEQ) ^ (Val == 0);
Scott Michelfdc40a02009-02-17 22:15:04 +00007120
Chris Lattner90564f22006-04-18 17:59:36 +00007121 // Create the PPCISD altivec 'dot' comparison node.
Dan Gohman475871a2008-07-27 21:46:04 +00007122 SDValue Ops[] = {
Chris Lattner79e490a2006-08-11 17:18:05 +00007123 LHS.getOperand(2), // LHS of compare
7124 LHS.getOperand(3), // RHS of compare
Owen Anderson825b72b2009-08-11 20:47:22 +00007125 DAG.getConstant(CompareOpc, MVT::i32)
Chris Lattner79e490a2006-08-11 17:18:05 +00007126 };
Benjamin Kramer3853f742013-03-07 20:33:29 +00007127 EVT VTs[] = { LHS.getOperand(2).getValueType(), MVT::Glue };
Dale Johannesen3484c092009-02-05 22:07:54 +00007128 SDValue CompNode = DAG.getNode(PPCISD::VCMPo, dl, VTs, Ops, 3);
Scott Michelfdc40a02009-02-17 22:15:04 +00007129
Chris Lattner90564f22006-04-18 17:59:36 +00007130 // Unpack the result based on how the target uses it.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007131 PPC::Predicate CompOpc;
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007132 switch (cast<ConstantSDNode>(LHS.getOperand(1))->getZExtValue()) {
Chris Lattner90564f22006-04-18 17:59:36 +00007133 default: // Can't happen, don't crash on invalid number though.
7134 case 0: // Branch on the value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007135 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_EQ : PPC::PRED_NE;
Chris Lattner90564f22006-04-18 17:59:36 +00007136 break;
7137 case 1: // Branch on the inverted value of the EQ bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007138 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_NE : PPC::PRED_EQ;
Chris Lattner90564f22006-04-18 17:59:36 +00007139 break;
7140 case 2: // Branch on the value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007141 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_LT : PPC::PRED_GE;
Chris Lattner90564f22006-04-18 17:59:36 +00007142 break;
7143 case 3: // Branch on the inverted value of the LT bit of CR6.
Chris Lattnerdf4ed632006-11-17 22:10:59 +00007144 CompOpc = BranchOnWhenPredTrue ? PPC::PRED_GE : PPC::PRED_LT;
Chris Lattner90564f22006-04-18 17:59:36 +00007145 break;
7146 }
7147
Owen Anderson825b72b2009-08-11 20:47:22 +00007148 return DAG.getNode(PPCISD::COND_BRANCH, dl, MVT::Other, N->getOperand(0),
7149 DAG.getConstant(CompOpc, MVT::i32),
7150 DAG.getRegister(PPC::CR6, MVT::i32),
Chris Lattner90564f22006-04-18 17:59:36 +00007151 N->getOperand(4), CompNode.getValue(1));
7152 }
7153 break;
7154 }
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007155 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007156
Dan Gohman475871a2008-07-27 21:46:04 +00007157 return SDValue();
Chris Lattner8c13d0a2006-03-01 04:57:39 +00007158}
7159
Chris Lattner1a635d62006-04-14 06:01:58 +00007160//===----------------------------------------------------------------------===//
7161// Inline Assembly Support
7162//===----------------------------------------------------------------------===//
7163
Dan Gohman475871a2008-07-27 21:46:04 +00007164void PPCTargetLowering::computeMaskedBitsForTargetNode(const SDValue Op,
Scott Michelfdc40a02009-02-17 22:15:04 +00007165 APInt &KnownZero,
Dan Gohmanfd29e0e2008-02-13 00:35:47 +00007166 APInt &KnownOne,
Dan Gohmanea859be2007-06-22 14:59:07 +00007167 const SelectionDAG &DAG,
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007168 unsigned Depth) const {
Rafael Espindola26c8dcc2012-04-04 12:51:34 +00007169 KnownZero = KnownOne = APInt(KnownZero.getBitWidth(), 0);
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007170 switch (Op.getOpcode()) {
7171 default: break;
Chris Lattnerd9989382006-07-10 20:56:58 +00007172 case PPCISD::LBRX: {
7173 // lhbrx is known to have the top bits cleared out.
Dan Gohmanae03af22009-09-27 23:17:47 +00007174 if (cast<VTSDNode>(Op.getOperand(2))->getVT() == MVT::i16)
Chris Lattnerd9989382006-07-10 20:56:58 +00007175 KnownZero = 0xFFFF0000;
7176 break;
7177 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007178 case ISD::INTRINSIC_WO_CHAIN: {
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007179 switch (cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue()) {
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007180 default: break;
7181 case Intrinsic::ppc_altivec_vcmpbfp_p:
7182 case Intrinsic::ppc_altivec_vcmpeqfp_p:
7183 case Intrinsic::ppc_altivec_vcmpequb_p:
7184 case Intrinsic::ppc_altivec_vcmpequh_p:
7185 case Intrinsic::ppc_altivec_vcmpequw_p:
7186 case Intrinsic::ppc_altivec_vcmpgefp_p:
7187 case Intrinsic::ppc_altivec_vcmpgtfp_p:
7188 case Intrinsic::ppc_altivec_vcmpgtsb_p:
7189 case Intrinsic::ppc_altivec_vcmpgtsh_p:
7190 case Intrinsic::ppc_altivec_vcmpgtsw_p:
7191 case Intrinsic::ppc_altivec_vcmpgtub_p:
7192 case Intrinsic::ppc_altivec_vcmpgtuh_p:
7193 case Intrinsic::ppc_altivec_vcmpgtuw_p:
7194 KnownZero = ~1U; // All bits but the low one are known to be zero.
7195 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007196 }
Chris Lattnerbbe77de2006-04-02 06:26:07 +00007197 }
7198 }
7199}
7200
7201
Chris Lattner4234f572007-03-25 02:14:49 +00007202/// getConstraintType - Given a constraint, return the type of
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007203/// constraint it is for this target.
Scott Michelfdc40a02009-02-17 22:15:04 +00007204PPCTargetLowering::ConstraintType
Chris Lattner4234f572007-03-25 02:14:49 +00007205PPCTargetLowering::getConstraintType(const std::string &Constraint) const {
7206 if (Constraint.size() == 1) {
7207 switch (Constraint[0]) {
7208 default: break;
7209 case 'b':
7210 case 'r':
7211 case 'f':
7212 case 'v':
7213 case 'y':
7214 return C_RegisterClass;
Hal Finkel827b7a02012-11-05 18:18:42 +00007215 case 'Z':
7216 // FIXME: While Z does indicate a memory constraint, it specifically
7217 // indicates an r+r address (used in conjunction with the 'y' modifier
7218 // in the replacement string). Currently, we're forcing the base
7219 // register to be r0 in the asm printer (which is interpreted as zero)
7220 // and forming the complete address in the second register. This is
7221 // suboptimal.
7222 return C_Memory;
Chris Lattner4234f572007-03-25 02:14:49 +00007223 }
7224 }
7225 return TargetLowering::getConstraintType(Constraint);
Chris Lattnerad3bc8d2006-02-07 20:16:30 +00007226}
7227
John Thompson44ab89e2010-10-29 17:29:13 +00007228/// Examine constraint type and operand type and determine a weight value.
7229/// This object must already have been set up with the operand type
7230/// and the current alternative constraint selected.
7231TargetLowering::ConstraintWeight
7232PPCTargetLowering::getSingleConstraintMatchWeight(
7233 AsmOperandInfo &info, const char *constraint) const {
7234 ConstraintWeight weight = CW_Invalid;
7235 Value *CallOperandVal = info.CallOperandVal;
7236 // If we don't have a value, we can't do a match,
7237 // but allow it at the lowest weight.
7238 if (CallOperandVal == NULL)
7239 return CW_Default;
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007240 Type *type = CallOperandVal->getType();
John Thompson44ab89e2010-10-29 17:29:13 +00007241 // Look at the constraint type.
7242 switch (*constraint) {
7243 default:
7244 weight = TargetLowering::getSingleConstraintMatchWeight(info, constraint);
7245 break;
7246 case 'b':
7247 if (type->isIntegerTy())
7248 weight = CW_Register;
7249 break;
7250 case 'f':
7251 if (type->isFloatTy())
7252 weight = CW_Register;
7253 break;
7254 case 'd':
7255 if (type->isDoubleTy())
7256 weight = CW_Register;
7257 break;
7258 case 'v':
7259 if (type->isVectorTy())
7260 weight = CW_Register;
7261 break;
7262 case 'y':
7263 weight = CW_Register;
7264 break;
Hal Finkel827b7a02012-11-05 18:18:42 +00007265 case 'Z':
7266 weight = CW_Memory;
7267 break;
John Thompson44ab89e2010-10-29 17:29:13 +00007268 }
7269 return weight;
7270}
7271
Scott Michelfdc40a02009-02-17 22:15:04 +00007272std::pair<unsigned, const TargetRegisterClass*>
Chris Lattner331d1bc2006-11-02 01:44:04 +00007273PPCTargetLowering::getRegForInlineAsmConstraint(const std::string &Constraint,
Owen Andersone50ed302009-08-10 22:56:29 +00007274 EVT VT) const {
Chris Lattnerddc787d2006-01-31 19:20:21 +00007275 if (Constraint.size() == 1) {
Chris Lattner331d1bc2006-11-02 01:44:04 +00007276 // GCC RS6000 Constraint Letters
7277 switch (Constraint[0]) {
7278 case 'b': // R1-R31
Hal Finkela548afc2013-03-19 18:51:05 +00007279 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
7280 return std::make_pair(0U, &PPC::G8RC_NOX0RegClass);
7281 return std::make_pair(0U, &PPC::GPRC_NOR0RegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007282 case 'r': // R0-R31
Owen Anderson825b72b2009-08-11 20:47:22 +00007283 if (VT == MVT::i64 && PPCSubTarget.isPPC64())
Craig Topperc9099502012-04-20 06:31:50 +00007284 return std::make_pair(0U, &PPC::G8RCRegClass);
7285 return std::make_pair(0U, &PPC::GPRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007286 case 'f':
Ulrich Weigand78dab642012-10-29 17:49:34 +00007287 if (VT == MVT::f32 || VT == MVT::i32)
Craig Topperc9099502012-04-20 06:31:50 +00007288 return std::make_pair(0U, &PPC::F4RCRegClass);
Ulrich Weigand78dab642012-10-29 17:49:34 +00007289 if (VT == MVT::f64 || VT == MVT::i64)
Craig Topperc9099502012-04-20 06:31:50 +00007290 return std::make_pair(0U, &PPC::F8RCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007291 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007292 case 'v':
Craig Topperc9099502012-04-20 06:31:50 +00007293 return std::make_pair(0U, &PPC::VRRCRegClass);
Chris Lattner331d1bc2006-11-02 01:44:04 +00007294 case 'y': // crrc
Craig Topperc9099502012-04-20 06:31:50 +00007295 return std::make_pair(0U, &PPC::CRRCRegClass);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007296 }
7297 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007298
Chris Lattner331d1bc2006-11-02 01:44:04 +00007299 return TargetLowering::getRegForInlineAsmConstraint(Constraint, VT);
Chris Lattnerddc787d2006-01-31 19:20:21 +00007300}
Chris Lattner763317d2006-02-07 00:47:13 +00007301
Chris Lattner331d1bc2006-11-02 01:44:04 +00007302
Chris Lattner48884cd2007-08-25 00:47:38 +00007303/// LowerAsmOperandForConstraint - Lower the specified operand into the Ops
Dale Johannesen1784d162010-06-25 21:55:36 +00007304/// vector. If it is invalid, don't add anything to Ops.
Eric Christopher471e4222011-06-08 23:55:35 +00007305void PPCTargetLowering::LowerAsmOperandForConstraint(SDValue Op,
Eric Christopher100c8332011-06-02 23:16:42 +00007306 std::string &Constraint,
Dan Gohman475871a2008-07-27 21:46:04 +00007307 std::vector<SDValue>&Ops,
Chris Lattner5e764232008-04-26 23:02:14 +00007308 SelectionDAG &DAG) const {
Dan Gohman475871a2008-07-27 21:46:04 +00007309 SDValue Result(0,0);
Eric Christopher471e4222011-06-08 23:55:35 +00007310
Eric Christopher100c8332011-06-02 23:16:42 +00007311 // Only support length 1 constraints.
7312 if (Constraint.length() > 1) return;
Eric Christopher471e4222011-06-08 23:55:35 +00007313
Eric Christopher100c8332011-06-02 23:16:42 +00007314 char Letter = Constraint[0];
Chris Lattner763317d2006-02-07 00:47:13 +00007315 switch (Letter) {
7316 default: break;
7317 case 'I':
7318 case 'J':
7319 case 'K':
7320 case 'L':
7321 case 'M':
7322 case 'N':
7323 case 'O':
7324 case 'P': {
Chris Lattner9f5d5782007-05-15 01:31:05 +00007325 ConstantSDNode *CST = dyn_cast<ConstantSDNode>(Op);
Chris Lattner48884cd2007-08-25 00:47:38 +00007326 if (!CST) return; // Must be an immediate to match.
Dan Gohmanf5aeb1a2008-09-12 16:56:44 +00007327 unsigned Value = CST->getZExtValue();
Chris Lattner763317d2006-02-07 00:47:13 +00007328 switch (Letter) {
Torok Edwinc23197a2009-07-14 16:55:14 +00007329 default: llvm_unreachable("Unknown constraint letter!");
Chris Lattner763317d2006-02-07 00:47:13 +00007330 case 'I': // "I" is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007331 if ((short)Value == (int)Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007332 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007333 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007334 case 'J': // "J" is a constant with only the high-order 16 bits nonzero.
7335 case 'L': // "L" is a signed 16-bit constant shifted left 16 bits.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007336 if ((short)Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007337 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007338 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007339 case 'K': // "K" is a constant with only the low-order 16 bits nonzero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007340 if ((Value >> 16) == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007341 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007342 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007343 case 'M': // "M" is a constant that is greater than 31.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007344 if (Value > 31)
Chris Lattner48884cd2007-08-25 00:47:38 +00007345 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007346 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007347 case 'N': // "N" is a positive constant that is an exact power of two.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007348 if ((int)Value > 0 && isPowerOf2_32(Value))
Chris Lattner48884cd2007-08-25 00:47:38 +00007349 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007350 break;
Scott Michelfdc40a02009-02-17 22:15:04 +00007351 case 'O': // "O" is the constant zero.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007352 if (Value == 0)
Chris Lattner48884cd2007-08-25 00:47:38 +00007353 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007354 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007355 case 'P': // "P" is a constant whose negation is a signed 16-bit constant.
Chris Lattner9f5d5782007-05-15 01:31:05 +00007356 if ((short)-Value == (int)-Value)
Chris Lattner48884cd2007-08-25 00:47:38 +00007357 Result = DAG.getTargetConstant(Value, Op.getValueType());
Chris Lattnerdba1aee2006-10-31 19:40:43 +00007358 break;
Chris Lattner763317d2006-02-07 00:47:13 +00007359 }
7360 break;
7361 }
7362 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007363
Gabor Greifba36cb52008-08-28 21:40:38 +00007364 if (Result.getNode()) {
Chris Lattner48884cd2007-08-25 00:47:38 +00007365 Ops.push_back(Result);
7366 return;
7367 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007368
Chris Lattner763317d2006-02-07 00:47:13 +00007369 // Handle standard constraint letters.
Eric Christopher100c8332011-06-02 23:16:42 +00007370 TargetLowering::LowerAsmOperandForConstraint(Op, Constraint, Ops, DAG);
Chris Lattner763317d2006-02-07 00:47:13 +00007371}
Evan Chengc4c62572006-03-13 23:20:37 +00007372
Chris Lattnerc9addb72007-03-30 23:15:24 +00007373// isLegalAddressingMode - Return true if the addressing mode represented
7374// by AM is legal for this target, for a load/store of the specified type.
Scott Michelfdc40a02009-02-17 22:15:04 +00007375bool PPCTargetLowering::isLegalAddressingMode(const AddrMode &AM,
Chris Lattnerdb125cf2011-07-18 04:54:35 +00007376 Type *Ty) const {
Chris Lattnerc9addb72007-03-30 23:15:24 +00007377 // FIXME: PPC does not allow r+i addressing modes for vectors!
Scott Michelfdc40a02009-02-17 22:15:04 +00007378
Chris Lattnerc9addb72007-03-30 23:15:24 +00007379 // PPC allows a sign-extended 16-bit immediate field.
7380 if (AM.BaseOffs <= -(1LL << 16) || AM.BaseOffs >= (1LL << 16)-1)
7381 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007382
Chris Lattnerc9addb72007-03-30 23:15:24 +00007383 // No global is ever allowed as a base.
7384 if (AM.BaseGV)
7385 return false;
Scott Michelfdc40a02009-02-17 22:15:04 +00007386
7387 // PPC only support r+r,
Chris Lattnerc9addb72007-03-30 23:15:24 +00007388 switch (AM.Scale) {
7389 case 0: // "r+i" or just "i", depending on HasBaseReg.
7390 break;
7391 case 1:
7392 if (AM.HasBaseReg && AM.BaseOffs) // "r+r+i" is not allowed.
7393 return false;
7394 // Otherwise we have r+r or r+i.
7395 break;
7396 case 2:
7397 if (AM.HasBaseReg || AM.BaseOffs) // 2*r+r or 2*r+i is not allowed.
7398 return false;
7399 // Allow 2*r as r+r.
7400 break;
Chris Lattner7c7ba9d2007-04-09 22:10:05 +00007401 default:
7402 // No other scales are supported.
7403 return false;
Chris Lattnerc9addb72007-03-30 23:15:24 +00007404 }
Scott Michelfdc40a02009-02-17 22:15:04 +00007405
Chris Lattnerc9addb72007-03-30 23:15:24 +00007406 return true;
7407}
7408
Dan Gohmand858e902010-04-17 15:26:15 +00007409SDValue PPCTargetLowering::LowerRETURNADDR(SDValue Op,
7410 SelectionDAG &DAG) const {
Evan Cheng2457f2c2010-05-22 01:47:14 +00007411 MachineFunction &MF = DAG.getMachineFunction();
7412 MachineFrameInfo *MFI = MF.getFrameInfo();
7413 MFI->setReturnAddressIsTaken(true);
7414
Dale Johannesen6f38cb62009-02-07 19:59:05 +00007415 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007416 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Chris Lattner3fc027d2007-12-08 06:59:59 +00007417
Dale Johannesen08673d22010-05-03 22:59:34 +00007418 // Make sure the function does not optimize away the store of the RA to
7419 // the stack.
Chris Lattner3fc027d2007-12-08 06:59:59 +00007420 PPCFunctionInfo *FuncInfo = MF.getInfo<PPCFunctionInfo>();
Dale Johannesen08673d22010-05-03 22:59:34 +00007421 FuncInfo->setLRStoreRequired();
7422 bool isPPC64 = PPCSubTarget.isPPC64();
7423 bool isDarwinABI = PPCSubTarget.isDarwinABI();
7424
7425 if (Depth > 0) {
7426 SDValue FrameAddr = LowerFRAMEADDR(Op, DAG);
7427 SDValue Offset =
Wesley Peckbf17cfa2010-11-23 03:31:01 +00007428
Anton Korobeynikov16c29b52011-01-10 12:39:04 +00007429 DAG.getConstant(PPCFrameLowering::getReturnSaveOffset(isPPC64, isDarwinABI),
Dale Johannesen08673d22010-05-03 22:59:34 +00007430 isPPC64? MVT::i64 : MVT::i32);
7431 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
7432 DAG.getNode(ISD::ADD, dl, getPointerTy(),
7433 FrameAddr, Offset),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007434 MachinePointerInfo(), false, false, false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007435 }
Chris Lattner3fc027d2007-12-08 06:59:59 +00007436
Chris Lattner3fc027d2007-12-08 06:59:59 +00007437 // Just load the return address off the stack.
Dan Gohman475871a2008-07-27 21:46:04 +00007438 SDValue RetAddrFI = getReturnAddrFrameIndex(DAG);
Dale Johannesen08673d22010-05-03 22:59:34 +00007439 return DAG.getLoad(getPointerTy(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007440 RetAddrFI, MachinePointerInfo(), false, false, false, 0);
Chris Lattner3fc027d2007-12-08 06:59:59 +00007441}
7442
Dan Gohmand858e902010-04-17 15:26:15 +00007443SDValue PPCTargetLowering::LowerFRAMEADDR(SDValue Op,
7444 SelectionDAG &DAG) const {
Dale Johannesena05dca42009-02-04 23:02:30 +00007445 DebugLoc dl = Op.getDebugLoc();
Dale Johannesen08673d22010-05-03 22:59:34 +00007446 unsigned Depth = cast<ConstantSDNode>(Op.getOperand(0))->getZExtValue();
Scott Michelfdc40a02009-02-17 22:15:04 +00007447
Owen Andersone50ed302009-08-10 22:56:29 +00007448 EVT PtrVT = DAG.getTargetLoweringInfo().getPointerTy();
Owen Anderson825b72b2009-08-11 20:47:22 +00007449 bool isPPC64 = PtrVT == MVT::i64;
Scott Michelfdc40a02009-02-17 22:15:04 +00007450
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007451 MachineFunction &MF = DAG.getMachineFunction();
7452 MachineFrameInfo *MFI = MF.getFrameInfo();
Dale Johannesen08673d22010-05-03 22:59:34 +00007453 MFI->setFrameAddressIsTaken(true);
Hal Finkele9cc0a02013-03-21 19:03:19 +00007454
7455 // Naked functions never have a frame pointer, and so we use r1. For all
7456 // other functions, this decision must be delayed until during PEI.
7457 unsigned FrameReg;
7458 if (MF.getFunction()->getAttributes().hasAttribute(
7459 AttributeSet::FunctionIndex, Attribute::Naked))
7460 FrameReg = isPPC64 ? PPC::X1 : PPC::R1;
7461 else
7462 FrameReg = isPPC64 ? PPC::FP8 : PPC::FP;
7463
Dale Johannesen08673d22010-05-03 22:59:34 +00007464 SDValue FrameAddr = DAG.getCopyFromReg(DAG.getEntryNode(), dl, FrameReg,
7465 PtrVT);
7466 while (Depth--)
7467 FrameAddr = DAG.getLoad(Op.getValueType(), dl, DAG.getEntryNode(),
Pete Cooperd752e0f2011-11-08 18:42:53 +00007468 FrameAddr, MachinePointerInfo(), false, false,
7469 false, 0);
Dale Johannesen08673d22010-05-03 22:59:34 +00007470 return FrameAddr;
Nicolas Geoffray43c6e7c2007-03-01 13:11:38 +00007471}
Dan Gohman54aeea32008-10-21 03:41:46 +00007472
7473bool
7474PPCTargetLowering::isOffsetFoldingLegal(const GlobalAddressSDNode *GA) const {
7475 // The PowerPC target isn't yet aware of offsets.
7476 return false;
7477}
Tilmann Schellerffd02002009-07-03 06:45:56 +00007478
Evan Cheng42642d02010-04-01 20:10:42 +00007479/// getOptimalMemOpType - Returns the target specific optimal type for load
Evan Chengf28f8bc2010-04-02 19:36:14 +00007480/// and store operations as a result of memset, memcpy, and memmove
7481/// lowering. If DstAlign is zero that means it's safe to destination
7482/// alignment can satisfy any constraint. Similarly if SrcAlign is zero it
7483/// means there isn't a need to check it against alignment requirement,
Evan Cheng946a3a92012-12-12 02:34:41 +00007484/// probably because the source does not need to be loaded. If 'IsMemset' is
7485/// true, that means it's expanding a memset. If 'ZeroMemset' is true, that
7486/// means it's a memset of zero. 'MemcpyStrSrc' indicates whether the memcpy
7487/// source is constant so it does not need to be loaded.
Dan Gohman37f32ee2010-04-16 20:11:05 +00007488/// It returns EVT::Other if the type should be determined using generic
7489/// target-independent logic.
Evan Cheng255f20f2010-04-01 06:04:33 +00007490EVT PPCTargetLowering::getOptimalMemOpType(uint64_t Size,
7491 unsigned DstAlign, unsigned SrcAlign,
Evan Cheng946a3a92012-12-12 02:34:41 +00007492 bool IsMemset, bool ZeroMemset,
Evan Chengc3b0c342010-04-08 07:37:57 +00007493 bool MemcpyStrSrc,
Dan Gohman37f32ee2010-04-16 20:11:05 +00007494 MachineFunction &MF) const {
Tilmann Schellerffd02002009-07-03 06:45:56 +00007495 if (this->PPCSubTarget.isPPC64()) {
Owen Anderson825b72b2009-08-11 20:47:22 +00007496 return MVT::i64;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007497 } else {
Owen Anderson825b72b2009-08-11 20:47:22 +00007498 return MVT::i32;
Tilmann Schellerffd02002009-07-03 06:45:56 +00007499 }
7500}
Hal Finkel3f31d492012-04-01 19:23:08 +00007501
Hal Finkel2d37f7b2013-03-15 15:27:13 +00007502bool PPCTargetLowering::allowsUnalignedMemoryAccesses(EVT VT,
7503 bool *Fast) const {
7504 if (DisablePPCUnaligned)
7505 return false;
7506
7507 // PowerPC supports unaligned memory access for simple non-vector types.
7508 // Although accessing unaligned addresses is not as efficient as accessing
7509 // aligned addresses, it is generally more efficient than manual expansion,
7510 // and generally only traps for software emulation when crossing page
7511 // boundaries.
7512
7513 if (!VT.isSimple())
7514 return false;
7515
7516 if (VT.getSimpleVT().isVector())
7517 return false;
7518
7519 if (VT == MVT::ppcf128)
7520 return false;
7521
7522 if (Fast)
7523 *Fast = true;
7524
7525 return true;
7526}
7527
Hal Finkel070b8db2012-06-22 00:49:52 +00007528/// isFMAFasterThanMulAndAdd - Return true if an FMA operation is faster than
7529/// a pair of mul and add instructions. fmuladd intrinsics will be expanded to
7530/// FMAs when this method returns true (and FMAs are legal), otherwise fmuladd
7531/// is expanded to mul + add.
7532bool PPCTargetLowering::isFMAFasterThanMulAndAdd(EVT VT) const {
7533 if (!VT.isSimple())
7534 return false;
7535
7536 switch (VT.getSimpleVT().SimpleTy) {
7537 case MVT::f32:
7538 case MVT::f64:
7539 case MVT::v4f32:
7540 return true;
7541 default:
7542 break;
7543 }
7544
7545 return false;
7546}
7547
Hal Finkel3f31d492012-04-01 19:23:08 +00007548Sched::Preference PPCTargetLowering::getSchedulingPreference(SDNode *N) const {
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007549 if (DisableILPPref)
7550 return TargetLowering::getSchedulingPreference(N);
Hal Finkel3f31d492012-04-01 19:23:08 +00007551
Hal Finkel71ffcfe2012-06-10 19:32:29 +00007552 return Sched::ILP;
Hal Finkel3f31d492012-04-01 19:23:08 +00007553}
7554