blob: 1a50210d566f746779f1d35c50fc5da4e9ed21a1 [file] [log] [blame]
Chris Lattnera3b8b5c2004-07-23 17:56:30 +00001//===-- LiveIntervalAnalysis.cpp - Live Interval Analysis -----------------===//
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00002//
3// The LLVM Compiler Infrastructure
4//
Chris Lattner4ee451d2007-12-29 20:36:04 +00005// This file is distributed under the University of Illinois Open Source
6// License. See LICENSE.TXT for details.
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +00007//
8//===----------------------------------------------------------------------===//
9//
10// This file implements the LiveInterval analysis pass which is used
11// by the Linear Scan Register allocator. This pass linearizes the
12// basic blocks of the function in DFS order and uses the
13// LiveVariables pass to conservatively compute live intervals for
14// each virtual and physical register.
15//
16//===----------------------------------------------------------------------===//
17
Jakob Stoklund Olesen4281e202012-01-07 07:39:47 +000018#define DEBUG_TYPE "regalloc"
Chris Lattner3c3fe462005-09-21 04:19:09 +000019#include "llvm/CodeGen/LiveIntervalAnalysis.h"
Chris Lattner015959e2004-05-01 21:24:39 +000020#include "llvm/Value.h"
Dan Gohman6d69ba82008-07-25 00:02:30 +000021#include "llvm/Analysis/AliasAnalysis.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000022#include "llvm/CodeGen/LiveVariables.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000023#include "llvm/CodeGen/MachineDominators.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000024#include "llvm/CodeGen/MachineInstr.h"
Chris Lattner84bc5422007-12-31 04:13:23 +000025#include "llvm/CodeGen/MachineRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000026#include "llvm/CodeGen/Passes.h"
Dan Gohman6f0d0242008-02-10 18:45:23 +000027#include "llvm/Target/TargetRegisterInfo.h"
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000028#include "llvm/Target/TargetInstrInfo.h"
29#include "llvm/Target/TargetMachine.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000030#include "llvm/Support/Debug.h"
Torok Edwin7d696d82009-07-11 13:10:19 +000031#include "llvm/Support/ErrorHandling.h"
32#include "llvm/Support/raw_ostream.h"
Andrew Trickd35576b2012-02-13 20:44:42 +000033#include "llvm/ADT/DenseSet.h"
Reid Spencer551ccae2004-09-01 22:55:40 +000034#include "llvm/ADT/Statistic.h"
35#include "llvm/ADT/STLExtras.h"
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000036#include "LiveRangeCalc.h"
Alkis Evlogimenos20aa4742004-09-03 18:19:51 +000037#include <algorithm>
Lang Hamesf41538d2009-06-02 16:53:25 +000038#include <limits>
Jeff Cohen97af7512006-12-02 02:22:01 +000039#include <cmath>
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000040using namespace llvm;
41
Evan Cheng752195e2009-09-14 21:33:42 +000042STATISTIC(numIntervals , "Number of original intervals");
Chris Lattnercd3245a2006-12-19 22:41:21 +000043
Devang Patel19974732007-05-03 01:11:54 +000044char LiveIntervals::ID = 0;
Owen Anderson2ab36d32010-10-12 19:48:12 +000045INITIALIZE_PASS_BEGIN(LiveIntervals, "liveintervals",
46 "Live Interval Analysis", false, false)
Andrew Trick8dd26252012-02-10 04:10:36 +000047INITIALIZE_AG_DEPENDENCY(AliasAnalysis)
Owen Anderson2ab36d32010-10-12 19:48:12 +000048INITIALIZE_PASS_DEPENDENCY(LiveVariables)
Andrew Trick8dd26252012-02-10 04:10:36 +000049INITIALIZE_PASS_DEPENDENCY(MachineDominatorTree)
Owen Anderson2ab36d32010-10-12 19:48:12 +000050INITIALIZE_PASS_DEPENDENCY(SlotIndexes)
Owen Anderson2ab36d32010-10-12 19:48:12 +000051INITIALIZE_PASS_END(LiveIntervals, "liveintervals",
Owen Andersonce665bd2010-10-07 22:25:06 +000052 "Live Interval Analysis", false, false)
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000053
Chris Lattnerf7da2c72006-08-24 22:43:55 +000054void LiveIntervals::getAnalysisUsage(AnalysisUsage &AU) const {
Dan Gohman845012e2009-07-31 23:37:33 +000055 AU.setPreservesCFG();
Dan Gohman6d69ba82008-07-25 00:02:30 +000056 AU.addRequired<AliasAnalysis>();
57 AU.addPreserved<AliasAnalysis>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000058 AU.addRequired<LiveVariables>();
Evan Cheng148341c2010-08-17 21:00:37 +000059 AU.addPreserved<LiveVariables>();
Andrew Trickd35576b2012-02-13 20:44:42 +000060 AU.addPreservedID(MachineLoopInfoID);
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +000061 AU.addRequiredTransitiveID(MachineDominatorsID);
Bill Wendling67d65bb2008-01-04 20:54:55 +000062 AU.addPreservedID(MachineDominatorsID);
Lang Hames233a60e2009-11-03 23:52:08 +000063 AU.addPreserved<SlotIndexes>();
64 AU.addRequiredTransitive<SlotIndexes>();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +000065 MachineFunctionPass::getAnalysisUsage(AU);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +000066}
67
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000068LiveIntervals::LiveIntervals() : MachineFunctionPass(ID),
69 DomTree(0), LRCalc(0) {
70 initializeLiveIntervalsPass(*PassRegistry::getPassRegistry());
71}
72
73LiveIntervals::~LiveIntervals() {
74 delete LRCalc;
75}
76
Chris Lattnerf7da2c72006-08-24 22:43:55 +000077void LiveIntervals::releaseMemory() {
Owen Anderson03857b22008-08-13 21:49:13 +000078 // Free the live intervals themselves.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +000079 for (DenseMap<unsigned, LiveInterval*>::iterator I = R2IMap.begin(),
80 E = R2IMap.end(); I != E; ++I)
Owen Anderson03857b22008-08-13 21:49:13 +000081 delete I->second;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +000082
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +000083 R2IMap.clear();
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +000084 RegMaskSlots.clear();
85 RegMaskBits.clear();
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +000086 RegMaskBlocks.clear();
Lang Hamesffd13262009-07-09 03:57:02 +000087
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +000088 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
89 delete RegUnitIntervals[i];
90 RegUnitIntervals.clear();
91
Benjamin Kramerce9a20b2010-06-26 11:30:59 +000092 // Release VNInfo memory regions, VNInfo objects don't need to be dtor'd.
93 VNInfoAllocator.Reset();
Alkis Evlogimenos08cec002004-01-31 19:59:32 +000094}
95
Owen Anderson80b3ce62008-05-28 20:54:50 +000096/// runOnMachineFunction - Register allocate the whole function
97///
98bool LiveIntervals::runOnMachineFunction(MachineFunction &fn) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +000099 MF = &fn;
100 MRI = &MF->getRegInfo();
101 TM = &fn.getTarget();
102 TRI = TM->getRegisterInfo();
103 TII = TM->getInstrInfo();
104 AA = &getAnalysis<AliasAnalysis>();
105 LV = &getAnalysis<LiveVariables>();
106 Indexes = &getAnalysis<SlotIndexes>();
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +0000107 DomTree = &getAnalysis<MachineDominatorTree>();
108 if (!LRCalc)
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000109 LRCalc = new LiveRangeCalc();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000110 AllocatableRegs = TRI->getAllocatableSet(fn);
111 ReservedRegs = TRI->getReservedRegs(fn);
Owen Anderson80b3ce62008-05-28 20:54:50 +0000112
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000113 computeIntervals();
Alkis Evlogimenos843b1602004-02-15 10:24:21 +0000114
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000115 numIntervals += getNumIntervals();
116
Jakob Stoklund Olesenc4118452012-06-20 23:31:34 +0000117 computeLiveInRegUnits();
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000118
Chris Lattner70ca3582004-09-30 15:59:17 +0000119 DEBUG(dump());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000120 return true;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000121}
122
Chris Lattner70ca3582004-09-30 15:59:17 +0000123/// print - Implement the dump method.
Chris Lattner45cfe542009-08-23 06:03:38 +0000124void LiveIntervals::print(raw_ostream &OS, const Module* ) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000125 OS << "********** INTERVALS **********\n";
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000126
127 // Dump the physregs.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000128 for (unsigned Reg = 1, RegE = TRI->getNumRegs(); Reg != RegE; ++Reg)
Jakob Stoklund Olesenb77ec7d2012-06-05 22:51:54 +0000129 if (const LiveInterval *LI = R2IMap.lookup(Reg))
130 OS << PrintReg(Reg, TRI) << '\t' << *LI << '\n';
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000131
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000132 // Dump the regunits.
133 for (unsigned i = 0, e = RegUnitIntervals.size(); i != e; ++i)
134 if (LiveInterval *LI = RegUnitIntervals[i])
135 OS << PrintRegUnit(i, TRI) << " = " << *LI << '\n';
136
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000137 // Dump the virtregs.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000138 for (unsigned Reg = 0, RegE = MRI->getNumVirtRegs(); Reg != RegE; ++Reg)
Jakob Stoklund Olesenf658af52012-02-14 23:46:21 +0000139 if (const LiveInterval *LI =
Jakob Stoklund Olesenb77ec7d2012-06-05 22:51:54 +0000140 R2IMap.lookup(TargetRegisterInfo::index2VirtReg(Reg)))
141 OS << PrintReg(LI->reg) << '\t' << *LI << '\n';
Chris Lattner70ca3582004-09-30 15:59:17 +0000142
Evan Cheng752195e2009-09-14 21:33:42 +0000143 printInstrs(OS);
144}
145
146void LiveIntervals::printInstrs(raw_ostream &OS) const {
Chris Lattner705e07f2009-08-23 03:41:05 +0000147 OS << "********** MACHINEINSTRS **********\n";
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000148 MF->print(OS, Indexes);
Chris Lattner70ca3582004-09-30 15:59:17 +0000149}
150
Evan Cheng752195e2009-09-14 21:33:42 +0000151void LiveIntervals::dumpInstrs() const {
David Greene8a342292010-01-04 22:49:02 +0000152 printInstrs(dbgs());
Evan Cheng752195e2009-09-14 21:33:42 +0000153}
154
Evan Chengafff40a2010-05-04 20:26:52 +0000155static
Evan Cheng37499432010-05-05 18:27:40 +0000156bool MultipleDefsBySameMI(const MachineInstr &MI, unsigned MOIdx) {
Evan Chengafff40a2010-05-04 20:26:52 +0000157 unsigned Reg = MI.getOperand(MOIdx).getReg();
158 for (unsigned i = MOIdx+1, e = MI.getNumOperands(); i < e; ++i) {
159 const MachineOperand &MO = MI.getOperand(i);
160 if (!MO.isReg())
161 continue;
162 if (MO.getReg() == Reg && MO.isDef()) {
163 assert(MI.getOperand(MOIdx).getSubReg() != MO.getSubReg() &&
164 MI.getOperand(MOIdx).getSubReg() &&
Jakob Stoklund Olesened2185e2010-07-06 23:26:25 +0000165 (MO.getSubReg() || MO.isImplicit()));
Evan Chengafff40a2010-05-04 20:26:52 +0000166 return true;
167 }
168 }
169 return false;
170}
171
Evan Cheng37499432010-05-05 18:27:40 +0000172/// isPartialRedef - Return true if the specified def at the specific index is
173/// partially re-defining the specified live interval. A common case of this is
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000174/// a definition of the sub-register.
Evan Cheng37499432010-05-05 18:27:40 +0000175bool LiveIntervals::isPartialRedef(SlotIndex MIIdx, MachineOperand &MO,
176 LiveInterval &interval) {
177 if (!MO.getSubReg() || MO.isEarlyClobber())
178 return false;
179
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000180 SlotIndex RedefIndex = MIIdx.getRegSlot();
Evan Cheng37499432010-05-05 18:27:40 +0000181 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000182 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Lang Hames6e2968c2010-09-25 12:04:16 +0000183 MachineInstr *DefMI = getInstructionFromIndex(OldLR->valno->def);
184 if (DefMI != 0) {
Evan Cheng37499432010-05-05 18:27:40 +0000185 return DefMI->findRegisterDefOperandIdx(interval.reg) != -1;
186 }
187 return false;
188}
189
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000190void LiveIntervals::handleVirtualRegisterDef(MachineBasicBlock *mbb,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000191 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000192 SlotIndex MIIdx,
Lang Hames86511252009-09-04 20:41:11 +0000193 MachineOperand& MO,
Evan Chengef0732d2008-07-10 07:35:43 +0000194 unsigned MOIdx,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000195 LiveInterval &interval) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000196 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, TRI));
Evan Cheng419852c2008-04-03 16:39:43 +0000197
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000198 // Virtual registers may be defined multiple times (due to phi
199 // elimination and 2-addr elimination). Much of what we do only has to be
200 // done once for the vreg. We use an empty interval to detect the first
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000201 // time we see a vreg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000202 LiveVariables::VarInfo& vi = LV->getVarInfo(interval.reg);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000203 if (interval.empty()) {
204 // Get the Idx of the defining instructions.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000205 SlotIndex defIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000206
Jakob Stoklund Olesen92b7df02012-03-04 19:19:10 +0000207 // Make sure the first definition is not a partial redefinition.
208 assert(!MO.readsReg() && "First def cannot also read virtual register "
209 "missing <undef> flag?");
Jakob Stoklund Olesen63e6a482010-05-21 16:32:16 +0000210
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000211 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000212 assert(ValNo->id == 0 && "First value in interval is not 0?");
Chris Lattner7ac2d312004-07-24 02:59:07 +0000213
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000214 // Loop over all of the blocks that the vreg is defined in. There are
215 // two cases we have to handle here. The most common case is a vreg
216 // whose lifetime is contained within a basic block. In this case there
217 // will be a single kill, in MBB, which comes after the definition.
218 if (vi.Kills.size() == 1 && vi.Kills[0]->getParent() == mbb) {
219 // FIXME: what about dead vars?
Lang Hames233a60e2009-11-03 23:52:08 +0000220 SlotIndex killIdx;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000221 if (vi.Kills[0] != mi)
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000222 killIdx = getInstructionIndex(vi.Kills[0]).getRegSlot();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000223 else
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000224 killIdx = defIndex.getDeadSlot();
Chris Lattner6097d132004-07-19 02:15:56 +0000225
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000226 // If the kill happens after the definition, we have an intra-block
227 // live range.
228 if (killIdx > defIndex) {
Jeffrey Yasskin493a3d02009-05-26 18:27:15 +0000229 assert(vi.AliveBlocks.empty() &&
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000230 "Shouldn't be alive across any blocks!");
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000231 LiveRange LR(defIndex, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000232 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000233 DEBUG(dbgs() << " +" << LR << "\n");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000234 return;
235 }
Alkis Evlogimenosdd2cc652003-12-18 08:48:48 +0000236 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000237
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000238 // The other case we handle is when a virtual register lives to the end
239 // of the defining block, potentially live across some blocks, then is
240 // live into some number of blocks, but gets killed. Start by adding a
241 // range that goes from this definition to the end of the defining block.
Lang Hames74ab5ee2009-12-22 00:11:50 +0000242 LiveRange NewLR(defIndex, getMBBEndIdx(mbb), ValNo);
David Greene8a342292010-01-04 22:49:02 +0000243 DEBUG(dbgs() << " +" << NewLR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000244 interval.addRange(NewLR);
245
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000246 bool PHIJoin = LV->isPHIJoin(interval.reg);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000247
248 if (PHIJoin) {
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +0000249 // A phi join register is killed at the end of the MBB and revived as a
250 // new valno in the killing blocks.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000251 assert(vi.AliveBlocks.empty() && "Phi join can't pass through blocks");
252 DEBUG(dbgs() << " phi-join");
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000253 ValNo->setHasPHIKill(true);
254 } else {
255 // Iterate over all of the blocks that the variable is completely
256 // live in, adding [insrtIndex(begin), instrIndex(end)+4) to the
257 // live interval.
258 for (SparseBitVector<>::iterator I = vi.AliveBlocks.begin(),
259 E = vi.AliveBlocks.end(); I != E; ++I) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000260 MachineBasicBlock *aliveBlock = MF->getBlockNumbered(*I);
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +0000261 LiveRange LR(getMBBStartIdx(aliveBlock), getMBBEndIdx(aliveBlock),
262 ValNo);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000263 interval.addRange(LR);
264 DEBUG(dbgs() << " +" << LR);
265 }
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000266 }
267
268 // Finally, this virtual register is live from the start of any killing
269 // block to the 'use' slot of the killing instruction.
270 for (unsigned i = 0, e = vi.Kills.size(); i != e; ++i) {
271 MachineInstr *Kill = vi.Kills[i];
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000272 SlotIndex Start = getMBBStartIdx(Kill->getParent());
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000273 SlotIndex killIdx = getInstructionIndex(Kill).getRegSlot();
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000274
275 // Create interval with one of a NEW value number. Note that this value
276 // number isn't actually defined by an instruction, weird huh? :)
277 if (PHIJoin) {
Lang Hames6e2968c2010-09-25 12:04:16 +0000278 assert(getInstructionFromIndex(Start) == 0 &&
279 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000280 ValNo = interval.getNextValue(Start, VNInfoAllocator);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000281 ValNo->setIsPHIDef(true);
282 }
283 LiveRange LR(Start, killIdx, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000284 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000285 DEBUG(dbgs() << " +" << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000286 }
287
288 } else {
Evan Cheng37499432010-05-05 18:27:40 +0000289 if (MultipleDefsBySameMI(*mi, MOIdx))
Nick Lewycky761fd4c2010-05-20 03:30:09 +0000290 // Multiple defs of the same virtual register by the same instruction.
291 // e.g. %reg1031:5<def>, %reg1031:6<def> = VLD1q16 %reg1024<kill>, ...
Evan Chengafff40a2010-05-04 20:26:52 +0000292 // This is likely due to elimination of REG_SEQUENCE instructions. Return
293 // here since there is nothing to do.
294 return;
295
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000296 // If this is the second time we see a virtual register definition, it
297 // must be due to phi elimination or two addr elimination. If this is
Evan Chengbf105c82006-11-03 03:04:46 +0000298 // the result of two address elimination, then the vreg is one of the
299 // def-and-use register operand.
Evan Cheng37499432010-05-05 18:27:40 +0000300
301 // It may also be partial redef like this:
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000302 // 80 %reg1041:6<def> = VSHRNv4i16 %reg1034<kill>, 12, pred:14, pred:%reg0
303 // 120 %reg1041:5<def> = VSHRNv4i16 %reg1039<kill>, 12, pred:14, pred:%reg0
Evan Cheng37499432010-05-05 18:27:40 +0000304 bool PartReDef = isPartialRedef(MIIdx, MO, interval);
305 if (PartReDef || mi->isRegTiedToUseOperand(MOIdx)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000306 // If this is a two-address definition, then we have already processed
307 // the live range. The only problem is that we didn't realize there
308 // are actually two values in the live interval. Because of this we
309 // need to take the LiveRegion that defines this register and split it
310 // into two values.
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000311 SlotIndex RedefIndex = MIIdx.getRegSlot(MO.isEarlyClobber());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000312
Lang Hames35f291d2009-09-12 03:34:03 +0000313 const LiveRange *OldLR =
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000314 interval.getLiveRangeContaining(RedefIndex.getRegSlot(true));
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000315 VNInfo *OldValNo = OldLR->valno;
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000316 SlotIndex DefIndex = OldValNo->def.getRegSlot();
Evan Cheng4f8ff162007-08-11 00:59:19 +0000317
Jakob Stoklund Olesenc66d0f22010-06-16 21:29:40 +0000318 // Delete the previous value, which should be short and continuous,
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000319 // because the 2-addr copy must be in the same MBB as the redef.
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000320 interval.removeRange(DefIndex, RedefIndex);
Alkis Evlogimenos70651572004-08-04 09:46:56 +0000321
Chris Lattner91725b72006-08-31 05:54:43 +0000322 // The new value number (#1) is defined by the instruction we claimed
323 // defined value #0.
Lang Hames6e2968c2010-09-25 12:04:16 +0000324 VNInfo *ValNo = interval.createValueCopy(OldValNo, VNInfoAllocator);
Lang Hames857c4e02009-06-17 21:01:20 +0000325
Chris Lattner91725b72006-08-31 05:54:43 +0000326 // Value#0 is now defined by the 2-addr instruction.
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000327 OldValNo->def = RedefIndex;
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000328
Chris Lattnerbe4f88a2006-08-22 18:19:46 +0000329 // Add the new live interval which replaces the range for the input copy.
330 LiveRange LR(DefIndex, RedefIndex, ValNo);
David Greene8a342292010-01-04 22:49:02 +0000331 DEBUG(dbgs() << " replace range with " << LR);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000332 interval.addRange(LR);
333
334 // If this redefinition is dead, we need to add a dummy unit live
335 // range covering the def slot.
Owen Anderson6b098de2008-06-25 23:39:39 +0000336 if (MO.isDead())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000337 interval.addRange(LiveRange(RedefIndex, RedefIndex.getDeadSlot(),
Lang Hames233a60e2009-11-03 23:52:08 +0000338 OldValNo));
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000339
Jakob Stoklund Olesenb77ec7d2012-06-05 22:51:54 +0000340 DEBUG(dbgs() << " RESULT: " << interval);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000341 } else if (LV->isPHIJoin(interval.reg)) {
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000342 // In the case of PHI elimination, each variable definition is only
343 // live until the end of the block. We've already taken care of the
344 // rest of the live range.
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000345
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000346 SlotIndex defIndex = MIIdx.getRegSlot();
Evan Chengfb112882009-03-23 08:01:15 +0000347 if (MO.isEarlyClobber())
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000348 defIndex = MIIdx.getRegSlot(true);
Evan Cheng752195e2009-09-14 21:33:42 +0000349
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000350 VNInfo *ValNo = interval.getNextValue(defIndex, VNInfoAllocator);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000351
Lang Hames74ab5ee2009-12-22 00:11:50 +0000352 SlotIndex killIndex = getMBBEndIdx(mbb);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000353 LiveRange LR(defIndex, killIndex, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000354 interval.addRange(LR);
Lang Hames857c4e02009-06-17 21:01:20 +0000355 ValNo->setHasPHIKill(true);
Jakob Stoklund Olesendcfe5f32010-02-23 22:43:58 +0000356 DEBUG(dbgs() << " phi-join +" << LR);
Evan Cheng37499432010-05-05 18:27:40 +0000357 } else {
358 llvm_unreachable("Multiply defined register");
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000359 }
360 }
361
David Greene8a342292010-01-04 22:49:02 +0000362 DEBUG(dbgs() << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000363}
364
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000365static bool isRegLiveIntoSuccessor(const MachineBasicBlock *MBB, unsigned Reg) {
Lang Hames342c64c2012-02-14 18:51:53 +0000366 for (MachineBasicBlock::const_succ_iterator SI = MBB->succ_begin(),
367 SE = MBB->succ_end();
368 SI != SE; ++SI) {
369 const MachineBasicBlock* succ = *SI;
370 if (succ->isLiveIn(Reg))
371 return true;
372 }
373 return false;
374}
Lang Hames342c64c2012-02-14 18:51:53 +0000375
Chris Lattnerf35fef72004-07-23 21:24:19 +0000376void LiveIntervals::handlePhysicalRegisterDef(MachineBasicBlock *MBB,
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000377 MachineBasicBlock::iterator mi,
Lang Hames233a60e2009-11-03 23:52:08 +0000378 SlotIndex MIIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000379 MachineOperand& MO,
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000380 LiveInterval &interval) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000381 DEBUG(dbgs() << "\t\tregister: " << PrintReg(interval.reg, TRI));
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000382
Lang Hames233a60e2009-11-03 23:52:08 +0000383 SlotIndex baseIndex = MIIdx;
Jakob Stoklund Olesend14614e2011-11-13 22:05:42 +0000384 SlotIndex start = baseIndex.getRegSlot(MO.isEarlyClobber());
Lang Hames233a60e2009-11-03 23:52:08 +0000385 SlotIndex end = start;
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000386
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000387 // If it is not used after definition, it is considered dead at
388 // the instruction defining it. Hence its interval is:
389 // [defSlot(def), defSlot(def)+1)
Dale Johannesen39faac22009-09-20 00:36:41 +0000390 // For earlyclobbers, the defSlot was pushed back one; the extra
391 // advance below compensates.
Owen Anderson6b098de2008-06-25 23:39:39 +0000392 if (MO.isDead()) {
David Greene8a342292010-01-04 22:49:02 +0000393 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000394 end = start.getDeadSlot();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000395 goto exit;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000396 }
397
398 // If it is not dead on definition, it must be killed by a
399 // subsequent instruction. Hence its interval is:
400 // [defSlot(def), useSlot(kill)+1)
Lang Hames233a60e2009-11-03 23:52:08 +0000401 baseIndex = baseIndex.getNextIndex();
Chris Lattner5ab6f5f2005-09-02 00:20:32 +0000402 while (++mi != MBB->end()) {
Lang Hames233a60e2009-11-03 23:52:08 +0000403
Dale Johannesenbd635202010-02-10 00:55:42 +0000404 if (mi->isDebugValue())
405 continue;
Lang Hames233a60e2009-11-03 23:52:08 +0000406 if (getInstructionFromIndex(baseIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000407 baseIndex = Indexes->getNextNonNullIndex(baseIndex);
Lang Hames233a60e2009-11-03 23:52:08 +0000408
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000409 if (mi->killsRegister(interval.reg, TRI)) {
David Greene8a342292010-01-04 22:49:02 +0000410 DEBUG(dbgs() << " killed");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000411 end = baseIndex.getRegSlot();
Chris Lattnerab4b66d2005-08-23 22:51:41 +0000412 goto exit;
Evan Chengc45288e2009-04-27 20:42:46 +0000413 } else {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000414 int DefIdx = mi->findRegisterDefOperandIdx(interval.reg,false,false,TRI);
Evan Chengc45288e2009-04-27 20:42:46 +0000415 if (DefIdx != -1) {
416 if (mi->isRegTiedToUseOperand(DefIdx)) {
417 // Two-address instruction.
Jakob Stoklund Olesen7e899cb2012-02-04 05:41:20 +0000418 end = baseIndex.getRegSlot(mi->getOperand(DefIdx).isEarlyClobber());
Evan Chengc45288e2009-04-27 20:42:46 +0000419 } else {
420 // Another instruction redefines the register before it is ever read.
Dale Johannesenbd635202010-02-10 00:55:42 +0000421 // Then the register is essentially dead at the instruction that
422 // defines it. Hence its interval is:
Evan Chengc45288e2009-04-27 20:42:46 +0000423 // [defSlot(def), defSlot(def)+1)
David Greene8a342292010-01-04 22:49:02 +0000424 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000425 end = start.getDeadSlot();
Evan Chengc45288e2009-04-27 20:42:46 +0000426 }
427 goto exit;
428 }
Alkis Evlogimenosaf254732004-01-13 22:26:14 +0000429 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000430
Lang Hames233a60e2009-11-03 23:52:08 +0000431 baseIndex = baseIndex.getNextIndex();
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000432 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000433
Lang Hames342c64c2012-02-14 18:51:53 +0000434 // If we get here the register *should* be live out.
435 assert(!isAllocatable(interval.reg) && "Physregs shouldn't be live out!");
Alkis Evlogimenos02ba13c2004-01-31 23:13:30 +0000436
Lang Hames342c64c2012-02-14 18:51:53 +0000437 // FIXME: We need saner rules for reserved regs.
438 if (isReserved(interval.reg)) {
Lang Hames342c64c2012-02-14 18:51:53 +0000439 end = start.getDeadSlot();
440 } else {
441 // Unreserved, unallocable registers like EFLAGS can be live across basic
442 // block boundaries.
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000443 assert(isRegLiveIntoSuccessor(MBB, interval.reg) &&
444 "Unreserved reg not live-out?");
Lang Hames342c64c2012-02-14 18:51:53 +0000445 end = getMBBEndIdx(MBB);
446 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000447exit:
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000448 assert(start < end && "did not find end of interval?");
Chris Lattnerf768bba2005-03-09 23:05:19 +0000449
Evan Cheng24a3cc42007-04-25 07:30:23 +0000450 // Already exists? Extend old live interval.
Jakob Stoklund Olesen31cc3ec2010-10-11 21:45:03 +0000451 VNInfo *ValNo = interval.getVNInfoAt(start);
452 bool Extend = ValNo != 0;
453 if (!Extend)
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000454 ValNo = interval.getNextValue(start, VNInfoAllocator);
Evan Cheng7ecb38b2007-08-29 20:45:00 +0000455 LiveRange LR(start, end, ValNo);
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000456 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000457 DEBUG(dbgs() << " +" << LR << '\n');
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000458}
459
Chris Lattnerf35fef72004-07-23 21:24:19 +0000460void LiveIntervals::handleRegisterDef(MachineBasicBlock *MBB,
461 MachineBasicBlock::iterator MI,
Lang Hames233a60e2009-11-03 23:52:08 +0000462 SlotIndex MIIdx,
Evan Chengef0732d2008-07-10 07:35:43 +0000463 MachineOperand& MO,
464 unsigned MOIdx) {
Owen Anderson6b098de2008-06-25 23:39:39 +0000465 if (TargetRegisterInfo::isVirtualRegister(MO.getReg()))
Evan Chengef0732d2008-07-10 07:35:43 +0000466 handleVirtualRegisterDef(MBB, MI, MIIdx, MO, MOIdx,
Owen Anderson6b098de2008-06-25 23:39:39 +0000467 getOrCreateInterval(MO.getReg()));
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000468 else
Evan Chengc45288e2009-04-27 20:42:46 +0000469 handlePhysicalRegisterDef(MBB, MI, MIIdx, MO,
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000470 getOrCreateInterval(MO.getReg()));
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000471}
472
Evan Chengb371f452007-02-19 21:49:54 +0000473void LiveIntervals::handleLiveInRegister(MachineBasicBlock *MBB,
Lang Hames233a60e2009-11-03 23:52:08 +0000474 SlotIndex MIIdx,
Lang Hames4465b6f2012-02-10 03:19:36 +0000475 LiveInterval &interval) {
Lang Hames342c64c2012-02-14 18:51:53 +0000476 assert(TargetRegisterInfo::isPhysicalRegister(interval.reg) &&
477 "Only physical registers can be live in.");
478 assert((!isAllocatable(interval.reg) || MBB->getParent()->begin() ||
479 MBB->isLandingPad()) &&
480 "Allocatable live-ins only valid for entry blocks and landing pads.");
481
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000482 DEBUG(dbgs() << "\t\tlivein register: " << PrintReg(interval.reg, TRI));
Evan Chengb371f452007-02-19 21:49:54 +0000483
484 // Look for kills, if it reaches a def before it's killed, then it shouldn't
485 // be considered a livein.
486 MachineBasicBlock::iterator mi = MBB->begin();
Evan Cheng4507f082010-03-16 21:51:27 +0000487 MachineBasicBlock::iterator E = MBB->end();
488 // Skip over DBG_VALUE at the start of the MBB.
489 if (mi != E && mi->isDebugValue()) {
490 while (++mi != E && mi->isDebugValue())
491 ;
492 if (mi == E)
493 // MBB is empty except for DBG_VALUE's.
494 return;
495 }
496
Lang Hames233a60e2009-11-03 23:52:08 +0000497 SlotIndex baseIndex = MIIdx;
498 SlotIndex start = baseIndex;
499 if (getInstructionFromIndex(baseIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000500 baseIndex = Indexes->getNextNonNullIndex(baseIndex);
Lang Hames233a60e2009-11-03 23:52:08 +0000501
502 SlotIndex end = baseIndex;
Evan Cheng0076c612009-03-05 03:34:26 +0000503 bool SeenDefUse = false;
Evan Chengb371f452007-02-19 21:49:54 +0000504
Dale Johannesenbd635202010-02-10 00:55:42 +0000505 while (mi != E) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000506 if (mi->killsRegister(interval.reg, TRI)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000507 DEBUG(dbgs() << " killed");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000508 end = baseIndex.getRegSlot();
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000509 SeenDefUse = true;
510 break;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000511 } else if (mi->modifiesRegister(interval.reg, TRI)) {
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000512 // Another instruction redefines the register before it is ever read.
513 // Then the register is essentially dead at the instruction that defines
514 // it. Hence its interval is:
515 // [defSlot(def), defSlot(def)+1)
516 DEBUG(dbgs() << " dead");
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000517 end = start.getDeadSlot();
Dale Johannesen1d0aeab2010-02-10 01:31:26 +0000518 SeenDefUse = true;
519 break;
520 }
521
Evan Cheng4507f082010-03-16 21:51:27 +0000522 while (++mi != E && mi->isDebugValue())
523 // Skip over DBG_VALUE.
524 ;
525 if (mi != E)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000526 baseIndex = Indexes->getNextNonNullIndex(baseIndex);
Evan Chengb371f452007-02-19 21:49:54 +0000527 }
528
Evan Cheng75611fb2007-06-27 01:16:36 +0000529 // Live-in register might not be used at all.
Evan Cheng0076c612009-03-05 03:34:26 +0000530 if (!SeenDefUse) {
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000531 if (isAllocatable(interval.reg) ||
532 !isRegLiveIntoSuccessor(MBB, interval.reg)) {
533 // Allocatable registers are never live through.
534 // Non-allocatable registers that aren't live into any successors also
535 // aren't live through.
Lang Hames342c64c2012-02-14 18:51:53 +0000536 DEBUG(dbgs() << " dead");
Lang Hamesf58e37f2012-02-15 01:31:10 +0000537 return;
Lang Hames342c64c2012-02-14 18:51:53 +0000538 } else {
Lang Hamesaf8b34d2012-02-17 00:18:18 +0000539 // If we get here the register is non-allocatable and live into some
540 // successor. We'll conservatively assume it's live-through.
Lang Hames342c64c2012-02-14 18:51:53 +0000541 DEBUG(dbgs() << " live through");
542 end = getMBBEndIdx(MBB);
543 }
Evan Cheng24a3cc42007-04-25 07:30:23 +0000544 }
545
Lang Hames6e2968c2010-09-25 12:04:16 +0000546 SlotIndex defIdx = getMBBStartIdx(MBB);
547 assert(getInstructionFromIndex(defIdx) == 0 &&
548 "PHI def index points at actual instruction.");
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000549 VNInfo *vni = interval.getNextValue(defIdx, VNInfoAllocator);
Lang Hamesd21c3162009-06-18 22:01:47 +0000550 vni->setIsPHIDef(true);
551 LiveRange LR(start, end, vni);
Jakob Stoklund Olesen3de23e62009-11-07 01:58:40 +0000552
Jim Laskey9b25b8c2007-02-21 22:41:17 +0000553 interval.addRange(LR);
David Greene8a342292010-01-04 22:49:02 +0000554 DEBUG(dbgs() << " +" << LR << '\n');
Evan Chengb371f452007-02-19 21:49:54 +0000555}
556
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000557/// computeIntervals - computes the live intervals for virtual
Alkis Evlogimenos4d46e1e2004-01-31 14:37:41 +0000558/// registers. for some ordering of the machine instructions [1,N] a
Alkis Evlogimenos08cec002004-01-31 19:59:32 +0000559/// live interval is an interval [i, j) where 1 <= i <= j < N for
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000560/// which a variable is live
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000561void LiveIntervals::computeIntervals() {
David Greene8a342292010-01-04 22:49:02 +0000562 DEBUG(dbgs() << "********** COMPUTING LIVE INTERVALS **********\n"
Bill Wendling8e6179f2009-08-22 20:18:03 +0000563 << "********** Function: "
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000564 << ((Value*)MF->getFunction())->getName() << '\n');
Evan Chengd129d732009-07-17 19:43:40 +0000565
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000566 RegMaskBlocks.resize(MF->getNumBlockIDs());
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000567
Evan Chengd129d732009-07-17 19:43:40 +0000568 SmallVector<unsigned, 8> UndefUses;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000569 for (MachineFunction::iterator MBBI = MF->begin(), E = MF->end();
Chris Lattner428b92e2006-09-15 03:57:23 +0000570 MBBI != E; ++MBBI) {
571 MachineBasicBlock *MBB = MBBI;
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000572 RegMaskBlocks[MBB->getNumber()].first = RegMaskSlots.size();
573
Evan Cheng00a99a32010-02-06 09:07:11 +0000574 if (MBB->empty())
575 continue;
576
Owen Anderson134eb732008-09-21 20:43:24 +0000577 // Track the index of the current machine instr.
Lang Hames233a60e2009-11-03 23:52:08 +0000578 SlotIndex MIIndex = getMBBStartIdx(MBB);
Bob Wilsonad98f792010-05-03 21:38:11 +0000579 DEBUG(dbgs() << "BB#" << MBB->getNumber()
580 << ":\t\t# derived from " << MBB->getName() << "\n");
Alkis Evlogimenos6b4edba2003-12-21 20:19:10 +0000581
Dan Gohmancb406c22007-10-03 19:26:29 +0000582 // Create intervals for live-ins to this BB first.
Dan Gohman81bf03e2010-04-13 16:57:55 +0000583 for (MachineBasicBlock::livein_iterator LI = MBB->livein_begin(),
Dan Gohmancb406c22007-10-03 19:26:29 +0000584 LE = MBB->livein_end(); LI != LE; ++LI) {
585 handleLiveInRegister(MBB, MIIndex, getOrCreateInterval(*LI));
Chris Lattnerdffb2e82006-09-04 18:27:40 +0000586 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000587
Owen Anderson99500ae2008-09-15 22:00:38 +0000588 // Skip over empty initial indices.
Lang Hames233a60e2009-11-03 23:52:08 +0000589 if (getInstructionFromIndex(MIIndex) == 0)
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000590 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000591
Dale Johannesen1caedd02010-01-22 22:38:21 +0000592 for (MachineBasicBlock::iterator MI = MBB->begin(), miEnd = MBB->end();
593 MI != miEnd; ++MI) {
David Greene8a342292010-01-04 22:49:02 +0000594 DEBUG(dbgs() << MIIndex << "\t" << *MI);
Chris Lattner518bb532010-02-09 19:54:29 +0000595 if (MI->isDebugValue())
Dale Johannesen1caedd02010-01-22 22:38:21 +0000596 continue;
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000597 assert(Indexes->getInstructionFromIndex(MIIndex) == MI &&
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000598 "Lost SlotIndex synchronization");
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000599
Evan Cheng438f7bc2006-11-10 08:43:01 +0000600 // Handle defs.
Chris Lattner428b92e2006-09-15 03:57:23 +0000601 for (int i = MI->getNumOperands() - 1; i >= 0; --i) {
602 MachineOperand &MO = MI->getOperand(i);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000603
604 // Collect register masks.
605 if (MO.isRegMask()) {
606 RegMaskSlots.push_back(MIIndex.getRegSlot());
607 RegMaskBits.push_back(MO.getRegMask());
608 continue;
609 }
610
Evan Chengd129d732009-07-17 19:43:40 +0000611 if (!MO.isReg() || !MO.getReg())
612 continue;
613
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000614 // handle register defs - build intervals
Evan Chengd129d732009-07-17 19:43:40 +0000615 if (MO.isDef())
Evan Chengef0732d2008-07-10 07:35:43 +0000616 handleRegisterDef(MBB, MI, MIIndex, MO, i);
Evan Chengd129d732009-07-17 19:43:40 +0000617 else if (MO.isUndef())
618 UndefUses.push_back(MO.getReg());
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000619 }
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000620
Lang Hames233a60e2009-11-03 23:52:08 +0000621 // Move to the next instr slot.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000622 MIIndex = Indexes->getNextNonNullIndex(MIIndex);
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000623 }
Jakob Stoklund Olesen34e85d02012-02-10 01:26:29 +0000624
625 // Compute the number of register mask instructions in this block.
626 std::pair<unsigned, unsigned> &RMB = RegMaskBlocks[MBB->getNumber()];
627 RMB.second = RegMaskSlots.size() - RMB.first;;
Alkis Evlogimenos1a8ea012004-08-04 09:46:26 +0000628 }
Evan Chengd129d732009-07-17 19:43:40 +0000629
630 // Create empty intervals for registers defined by implicit_def's (except
631 // for those implicit_def that define values which are liveout of their
632 // blocks.
633 for (unsigned i = 0, e = UndefUses.size(); i != e; ++i) {
634 unsigned UndefReg = UndefUses[i];
635 (void)getOrCreateInterval(UndefReg);
636 }
Alkis Evlogimenosff0cbe12003-11-20 03:32:25 +0000637}
Alkis Evlogimenosb27ef242003-12-05 10:38:28 +0000638
Owen Anderson03857b22008-08-13 21:49:13 +0000639LiveInterval* LiveIntervals::createInterval(unsigned reg) {
Evan Cheng0a1fcce2009-02-08 11:04:35 +0000640 float Weight = TargetRegisterInfo::isPhysicalRegister(reg) ? HUGE_VALF : 0.0F;
Owen Anderson03857b22008-08-13 21:49:13 +0000641 return new LiveInterval(reg, Weight);
Alkis Evlogimenos9a8b4902004-04-09 18:07:57 +0000642}
Evan Chengf2fbca62007-11-12 06:35:08 +0000643
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000644
645//===----------------------------------------------------------------------===//
646// Register Unit Liveness
647//===----------------------------------------------------------------------===//
648//
649// Fixed interference typically comes from ABI boundaries: Function arguments
650// and return values are passed in fixed registers, and so are exception
651// pointers entering landing pads. Certain instructions require values to be
652// present in specific registers. That is also represented through fixed
653// interference.
654//
655
656/// computeRegUnitInterval - Compute the live interval of a register unit, based
657/// on the uses and defs of aliasing registers. The interval should be empty,
658/// or contain only dead phi-defs from ABI blocks.
659void LiveIntervals::computeRegUnitInterval(LiveInterval *LI) {
660 unsigned Unit = LI->reg;
661
662 assert(LRCalc && "LRCalc not initialized.");
663 LRCalc->reset(MF, getSlotIndexes(), DomTree, &getVNInfoAllocator());
664
665 // The physregs aliasing Unit are the roots and their super-registers.
666 // Create all values as dead defs before extending to uses. Note that roots
667 // may share super-registers. That's OK because createDeadDefs() is
668 // idempotent. It is very rare for a register unit to have multiple roots, so
669 // uniquing super-registers is probably not worthwhile.
670 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
671 unsigned Root = *Roots;
672 if (!MRI->reg_empty(Root))
673 LRCalc->createDeadDefs(LI, Root);
674 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
675 if (!MRI->reg_empty(*Supers))
676 LRCalc->createDeadDefs(LI, *Supers);
677 }
678 }
679
680 // Now extend LI to reach all uses.
681 // Ignore uses of reserved registers. We only track defs of those.
682 for (MCRegUnitRootIterator Roots(Unit, TRI); Roots.isValid(); ++Roots) {
683 unsigned Root = *Roots;
684 if (!isReserved(Root) && !MRI->reg_empty(Root))
685 LRCalc->extendToUses(LI, Root);
686 for (MCSuperRegIterator Supers(Root, TRI); Supers.isValid(); ++Supers) {
687 unsigned Reg = *Supers;
688 if (!isReserved(Reg) && !MRI->reg_empty(Reg))
689 LRCalc->extendToUses(LI, Reg);
690 }
691 }
692}
693
694
695/// computeLiveInRegUnits - Precompute the live ranges of any register units
696/// that are live-in to an ABI block somewhere. Register values can appear
697/// without a corresponding def when entering the entry block or a landing pad.
698///
699void LiveIntervals::computeLiveInRegUnits() {
700 RegUnitIntervals.resize(TRI->getNumRegUnits());
701 DEBUG(dbgs() << "Computing live-in reg-units in ABI blocks.\n");
702
703 // Keep track of the intervals allocated.
704 SmallVector<LiveInterval*, 8> NewIntvs;
705
706 // Check all basic blocks for live-ins.
707 for (MachineFunction::const_iterator MFI = MF->begin(), MFE = MF->end();
708 MFI != MFE; ++MFI) {
709 const MachineBasicBlock *MBB = MFI;
710
711 // We only care about ABI blocks: Entry + landing pads.
712 if ((MFI != MF->begin() && !MBB->isLandingPad()) || MBB->livein_empty())
713 continue;
714
715 // Create phi-defs at Begin for all live-in registers.
716 SlotIndex Begin = Indexes->getMBBStartIdx(MBB);
717 DEBUG(dbgs() << Begin << "\tBB#" << MBB->getNumber());
718 for (MachineBasicBlock::livein_iterator LII = MBB->livein_begin(),
719 LIE = MBB->livein_end(); LII != LIE; ++LII) {
720 for (MCRegUnitIterator Units(*LII, TRI); Units.isValid(); ++Units) {
721 unsigned Unit = *Units;
722 LiveInterval *Intv = RegUnitIntervals[Unit];
723 if (!Intv) {
724 Intv = RegUnitIntervals[Unit] = new LiveInterval(Unit, HUGE_VALF);
725 NewIntvs.push_back(Intv);
726 }
727 VNInfo *VNI = Intv->createDeadDef(Begin, getVNInfoAllocator());
Matt Beaumont-Gay05b46f02012-06-05 23:00:03 +0000728 (void)VNI;
Jakob Stoklund Olesen34c6f982012-06-05 22:02:15 +0000729 DEBUG(dbgs() << ' ' << PrintRegUnit(Unit, TRI) << '#' << VNI->id);
730 }
731 }
732 DEBUG(dbgs() << '\n');
733 }
734 DEBUG(dbgs() << "Created " << NewIntvs.size() << " new intervals.\n");
735
736 // Compute the 'normal' part of the intervals.
737 for (unsigned i = 0, e = NewIntvs.size(); i != e; ++i)
738 computeRegUnitInterval(NewIntvs[i]);
739}
740
741
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000742/// shrinkToUses - After removing some uses of a register, shrink its live
743/// range to just the remaining uses. This method does not compute reaching
744/// defs for new uses, and it doesn't remove dead defs.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000745bool LiveIntervals::shrinkToUses(LiveInterval *li,
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000746 SmallVectorImpl<MachineInstr*> *dead) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000747 DEBUG(dbgs() << "Shrink: " << *li << '\n');
748 assert(TargetRegisterInfo::isVirtualRegister(li->reg)
Lang Hames567cdba2012-01-03 20:05:57 +0000749 && "Can only shrink virtual registers");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000750 // Find all the values used, including PHI kills.
751 SmallVector<std::pair<SlotIndex, VNInfo*>, 16> WorkList;
752
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000753 // Blocks that have already been added to WorkList as live-out.
754 SmallPtrSet<MachineBasicBlock*, 16> LiveOut;
755
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000756 // Visit all instructions reading li->reg.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000757 for (MachineRegisterInfo::reg_iterator I = MRI->reg_begin(li->reg);
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000758 MachineInstr *UseMI = I.skipInstruction();) {
759 if (UseMI->isDebugValue() || !UseMI->readsVirtualRegister(li->reg))
760 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000761 SlotIndex Idx = getInstructionIndex(UseMI).getRegSlot();
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000762 LiveRangeQuery LRQ(*li, Idx);
763 VNInfo *VNI = LRQ.valueIn();
Jakob Stoklund Olesen9ef931e2011-03-18 03:06:04 +0000764 if (!VNI) {
765 // This shouldn't happen: readsVirtualRegister returns true, but there is
766 // no live value. It is likely caused by a target getting <undef> flags
767 // wrong.
768 DEBUG(dbgs() << Idx << '\t' << *UseMI
769 << "Warning: Instr claims to read non-existent value in "
770 << *li << '\n');
771 continue;
772 }
Jakob Stoklund Olesenf054e192011-11-14 18:45:38 +0000773 // Special case: An early-clobber tied operand reads and writes the
Jakob Stoklund Olesen97769fc2012-05-20 02:54:52 +0000774 // register one slot early.
775 if (VNInfo *DefVNI = LRQ.valueDefined())
776 Idx = DefVNI->def;
777
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000778 WorkList.push_back(std::make_pair(Idx, VNI));
779 }
780
781 // Create a new live interval with only minimal live segments per def.
782 LiveInterval NewLI(li->reg, 0);
783 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
784 I != E; ++I) {
785 VNInfo *VNI = *I;
786 if (VNI->isUnused())
787 continue;
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000788 NewLI.addRange(LiveRange(VNI->def, VNI->def.getDeadSlot(), VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000789 }
790
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000791 // Keep track of the PHIs that are in use.
792 SmallPtrSet<VNInfo*, 8> UsedPHIs;
793
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000794 // Extend intervals to reach all uses in WorkList.
795 while (!WorkList.empty()) {
796 SlotIndex Idx = WorkList.back().first;
797 VNInfo *VNI = WorkList.back().second;
798 WorkList.pop_back();
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000799 const MachineBasicBlock *MBB = getMBBFromIndex(Idx.getPrevSlot());
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000800 SlotIndex BlockStart = getMBBStartIdx(MBB);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000801
802 // Extend the live range for VNI to be live at Idx.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000803 if (VNInfo *ExtVNI = NewLI.extendInBlock(BlockStart, Idx)) {
Nick Lewycky4b11a702011-03-02 01:43:30 +0000804 (void)ExtVNI;
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000805 assert(ExtVNI == VNI && "Unexpected existing value number");
806 // Is this a PHIDef we haven't seen before?
Jakob Stoklund Olesenc29d9b32011-03-03 00:20:51 +0000807 if (!VNI->isPHIDef() || VNI->def != BlockStart || !UsedPHIs.insert(VNI))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000808 continue;
809 // The PHI is live, make sure the predecessors are live-out.
810 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
811 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000812 if (!LiveOut.insert(*PI))
813 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000814 SlotIndex Stop = getMBBEndIdx(*PI);
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000815 // A predecessor is not required to have a live-out value for a PHI.
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000816 if (VNInfo *PVNI = li->getVNInfoBefore(Stop))
Jakob Stoklund Olesene0ab2452011-03-02 00:33:03 +0000817 WorkList.push_back(std::make_pair(Stop, PVNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000818 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000819 continue;
820 }
821
822 // VNI is live-in to MBB.
823 DEBUG(dbgs() << " live-in at " << BlockStart << '\n');
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000824 NewLI.addRange(LiveRange(BlockStart, Idx, VNI));
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000825
826 // Make sure VNI is live-out from the predecessors.
827 for (MachineBasicBlock::const_pred_iterator PI = MBB->pred_begin(),
828 PE = MBB->pred_end(); PI != PE; ++PI) {
Jakob Stoklund Olesen031432f2011-09-15 15:24:16 +0000829 if (!LiveOut.insert(*PI))
830 continue;
Jakob Stoklund Olesen6c9cc212011-11-13 23:53:25 +0000831 SlotIndex Stop = getMBBEndIdx(*PI);
832 assert(li->getVNInfoBefore(Stop) == VNI &&
833 "Wrong value out of predecessor");
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000834 WorkList.push_back(std::make_pair(Stop, VNI));
835 }
836 }
837
838 // Handle dead values.
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000839 bool CanSeparate = false;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000840 for (LiveInterval::vni_iterator I = li->vni_begin(), E = li->vni_end();
841 I != E; ++I) {
842 VNInfo *VNI = *I;
843 if (VNI->isUnused())
844 continue;
845 LiveInterval::iterator LII = NewLI.FindLiveRangeContaining(VNI->def);
846 assert(LII != NewLI.end() && "Missing live range for PHI");
Jakob Stoklund Olesen1f81e312011-11-13 22:42:13 +0000847 if (LII->end != VNI->def.getDeadSlot())
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000848 continue;
Jakob Stoklund Olesena4d34732011-03-02 00:33:01 +0000849 if (VNI->isPHIDef()) {
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000850 // This is a dead PHI. Remove it.
851 VNI->setIsUnused(true);
852 NewLI.removeRange(*LII);
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000853 DEBUG(dbgs() << "Dead PHI at " << VNI->def << " may separate interval\n");
854 CanSeparate = true;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000855 } else {
856 // This is a dead def. Make sure the instruction knows.
857 MachineInstr *MI = getInstructionFromIndex(VNI->def);
858 assert(MI && "No instruction defining live value");
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000859 MI->addRegisterDead(li->reg, TRI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000860 if (dead && MI->allDefsAreDead()) {
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000861 DEBUG(dbgs() << "All defs dead: " << VNI->def << '\t' << *MI);
Jakob Stoklund Olesen0d8ccaa2011-03-07 23:29:10 +0000862 dead->push_back(MI);
863 }
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000864 }
865 }
866
867 // Move the trimmed ranges back.
868 li->ranges.swap(NewLI.ranges);
Jakob Stoklund Olesenc46570d2011-03-16 22:56:08 +0000869 DEBUG(dbgs() << "Shrunk: " << *li << '\n');
Jakob Stoklund Olesen6a3dbd32011-03-17 20:37:07 +0000870 return CanSeparate;
Jakob Stoklund Olesen11513e52011-02-08 00:03:05 +0000871}
872
873
Evan Chengf2fbca62007-11-12 06:35:08 +0000874//===----------------------------------------------------------------------===//
875// Register allocator hooks.
876//
877
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000878void LiveIntervals::addKillFlags() {
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000879 for (unsigned i = 0, e = MRI->getNumVirtRegs(); i != e; ++i) {
880 unsigned Reg = TargetRegisterInfo::index2VirtReg(i);
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000881 if (MRI->reg_nodbg_empty(Reg))
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000882 continue;
Jakob Stoklund Olesen12a7be92012-06-20 23:23:59 +0000883 LiveInterval *LI = &getInterval(Reg);
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000884
885 // Every instruction that kills Reg corresponds to a live range end point.
886 for (LiveInterval::iterator RI = LI->begin(), RE = LI->end(); RI != RE;
887 ++RI) {
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000888 // A block index indicates an MBB edge.
889 if (RI->end.isBlock())
Jakob Stoklund Olesen8a61da82011-02-08 21:13:03 +0000890 continue;
891 MachineInstr *MI = getInstructionFromIndex(RI->end);
892 if (!MI)
893 continue;
894 MI->addRegisterKilled(Reg, NULL);
895 }
896 }
897}
898
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000899MachineBasicBlock*
900LiveIntervals::intervalIsInOneMBB(const LiveInterval &LI) const {
901 // A local live range must be fully contained inside the block, meaning it is
902 // defined and killed at instructions, not at block boundaries. It is not
903 // live in or or out of any block.
904 //
905 // It is technically possible to have a PHI-defined live range identical to a
906 // single block, but we are going to return false in that case.
Lang Hames233a60e2009-11-03 23:52:08 +0000907
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000908 SlotIndex Start = LI.beginIndex();
909 if (Start.isBlock())
910 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000911
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000912 SlotIndex Stop = LI.endIndex();
913 if (Stop.isBlock())
914 return NULL;
Lang Hames233a60e2009-11-03 23:52:08 +0000915
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000916 // getMBBFromIndex doesn't need to search the MBB table when both indexes
917 // belong to proper instructions.
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000918 MachineBasicBlock *MBB1 = Indexes->getMBBFromIndex(Start);
919 MachineBasicBlock *MBB2 = Indexes->getMBBFromIndex(Stop);
Jakob Stoklund Olesenebf27502012-02-10 01:23:55 +0000920 return MBB1 == MBB2 ? MBB1 : NULL;
Evan Cheng81a03822007-11-17 00:40:40 +0000921}
922
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000923float
924LiveIntervals::getSpillWeight(bool isDef, bool isUse, unsigned loopDepth) {
925 // Limit the loop depth ridiculousness.
926 if (loopDepth > 200)
927 loopDepth = 200;
928
929 // The loop depth is used to roughly estimate the number of times the
930 // instruction is executed. Something like 10^d is simple, but will quickly
931 // overflow a float. This expression behaves like 10^d for small d, but is
932 // more tempered for large d. At d=200 we get 6.7e33 which leaves a bit of
933 // headroom before overflow.
NAKAMURA Takumidc5198b2011-03-31 12:11:33 +0000934 // By the way, powf() might be unavailable here. For consistency,
935 // We may take pow(double,double).
936 float lc = std::pow(1 + (100.0 / (loopDepth + 10)), (double)loopDepth);
Jakob Stoklund Olesene5d90412010-03-01 20:59:38 +0000937
938 return (isDef + isUse) * lc;
939}
940
Owen Andersonc4dc1322008-06-05 17:15:43 +0000941LiveRange LiveIntervals::addLiveRangeToEndOfBlock(unsigned reg,
Lang Hamesffd13262009-07-09 03:57:02 +0000942 MachineInstr* startInst) {
Owen Andersonc4dc1322008-06-05 17:15:43 +0000943 LiveInterval& Interval = getOrCreateInterval(reg);
944 VNInfo* VN = Interval.getNextValue(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000945 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Jakob Stoklund Olesen3b1088a2012-02-04 05:20:49 +0000946 getVNInfoAllocator());
Lang Hames857c4e02009-06-17 21:01:20 +0000947 VN->setHasPHIKill(true);
Lang Hames86511252009-09-04 20:41:11 +0000948 LiveRange LR(
Jakob Stoklund Olesen2debd482011-11-13 20:45:27 +0000949 SlotIndex(getInstructionIndex(startInst).getRegSlot()),
Lang Hames74ab5ee2009-12-22 00:11:50 +0000950 getMBBEndIdx(startInst->getParent()), VN);
Owen Andersonc4dc1322008-06-05 17:15:43 +0000951 Interval.addRange(LR);
Jakob Stoklund Olesen1b293202010-08-12 20:01:23 +0000952
Owen Andersonc4dc1322008-06-05 17:15:43 +0000953 return LR;
954}
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000955
956
957//===----------------------------------------------------------------------===//
958// Register mask functions
959//===----------------------------------------------------------------------===//
960
961bool LiveIntervals::checkRegMaskInterference(LiveInterval &LI,
962 BitVector &UsableRegs) {
963 if (LI.empty())
964 return false;
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +0000965 LiveInterval::iterator LiveI = LI.begin(), LiveE = LI.end();
966
967 // Use a smaller arrays for local live ranges.
968 ArrayRef<SlotIndex> Slots;
969 ArrayRef<const uint32_t*> Bits;
970 if (MachineBasicBlock *MBB = intervalIsInOneMBB(LI)) {
971 Slots = getRegMaskSlotsInBlock(MBB->getNumber());
972 Bits = getRegMaskBitsInBlock(MBB->getNumber());
973 } else {
974 Slots = getRegMaskSlots();
975 Bits = getRegMaskBits();
976 }
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000977
978 // We are going to enumerate all the register mask slots contained in LI.
979 // Start with a binary search of RegMaskSlots to find a starting point.
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000980 ArrayRef<SlotIndex>::iterator SlotI =
981 std::lower_bound(Slots.begin(), Slots.end(), LiveI->start);
982 ArrayRef<SlotIndex>::iterator SlotE = Slots.end();
983
984 // No slots in range, LI begins after the last call.
985 if (SlotI == SlotE)
986 return false;
987
988 bool Found = false;
989 for (;;) {
990 assert(*SlotI >= LiveI->start);
991 // Loop over all slots overlapping this segment.
992 while (*SlotI < LiveI->end) {
993 // *SlotI overlaps LI. Collect mask bits.
994 if (!Found) {
995 // This is the first overlap. Initialize UsableRegs to all ones.
996 UsableRegs.clear();
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +0000997 UsableRegs.resize(TRI->getNumRegs(), true);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +0000998 Found = true;
999 }
1000 // Remove usable registers clobbered by this mask.
Jakob Stoklund Olesen9f10ac62012-02-10 01:31:31 +00001001 UsableRegs.clearBitsNotInMask(Bits[SlotI-Slots.begin()]);
Jakob Stoklund Olesen3fd3a842012-02-08 17:33:45 +00001002 if (++SlotI == SlotE)
1003 return Found;
1004 }
1005 // *SlotI is beyond the current LI segment.
1006 LiveI = LI.advanceTo(LiveI, *SlotI);
1007 if (LiveI == LiveE)
1008 return Found;
1009 // Advance SlotI until it overlaps.
1010 while (*SlotI < LiveI->start)
1011 if (++SlotI == SlotE)
1012 return Found;
1013 }
1014}
Lang Hames3dc7c512012-02-17 18:44:18 +00001015
1016//===----------------------------------------------------------------------===//
1017// IntervalUpdate class.
1018//===----------------------------------------------------------------------===//
1019
Lang Hamesfd6d3212012-02-21 00:00:36 +00001020// HMEditor is a toolkit used by handleMove to trim or extend live intervals.
Lang Hames3dc7c512012-02-17 18:44:18 +00001021class LiveIntervals::HMEditor {
1022private:
Lang Hamesecb50622012-02-17 23:43:40 +00001023 LiveIntervals& LIS;
1024 const MachineRegisterInfo& MRI;
1025 const TargetRegisterInfo& TRI;
1026 SlotIndex NewIdx;
Lang Hames3dc7c512012-02-17 18:44:18 +00001027
Lang Hames55fed622012-02-19 03:00:30 +00001028 typedef std::pair<LiveInterval*, LiveRange*> IntRangePair;
1029 typedef DenseSet<IntRangePair> RangeSet;
1030
Lang Hames6aceab12012-02-19 07:13:05 +00001031 struct RegRanges {
1032 LiveRange* Use;
1033 LiveRange* EC;
1034 LiveRange* Dead;
1035 LiveRange* Def;
1036 RegRanges() : Use(0), EC(0), Dead(0), Def(0) {}
1037 };
1038 typedef DenseMap<unsigned, RegRanges> BundleRanges;
1039
Lang Hames3dc7c512012-02-17 18:44:18 +00001040public:
Lang Hamesecb50622012-02-17 23:43:40 +00001041 HMEditor(LiveIntervals& LIS, const MachineRegisterInfo& MRI,
1042 const TargetRegisterInfo& TRI, SlotIndex NewIdx)
1043 : LIS(LIS), MRI(MRI), TRI(TRI), NewIdx(NewIdx) {}
Lang Hames3dc7c512012-02-17 18:44:18 +00001044
Lang Hames55fed622012-02-19 03:00:30 +00001045 // Update intervals for all operands of MI from OldIdx to NewIdx.
1046 // This assumes that MI used to be at OldIdx, and now resides at
1047 // NewIdx.
Lang Hames4586d252012-02-21 22:29:38 +00001048 void moveAllRangesFrom(MachineInstr* MI, SlotIndex OldIdx) {
Lang Hames6aceab12012-02-19 07:13:05 +00001049 assert(NewIdx != OldIdx && "No-op move? That's a bit strange.");
1050
Lang Hames55fed622012-02-19 03:00:30 +00001051 // Collect the operands.
1052 RangeSet Entering, Internal, Exiting;
Lang Hamesac027142012-02-19 03:09:55 +00001053 bool hasRegMaskOp = false;
1054 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames55fed622012-02-19 03:00:30 +00001055
Andrew Trickf70af522012-03-21 04:12:16 +00001056 // To keep the LiveRanges valid within an interval, move the ranges closest
1057 // to the destination first. This prevents ranges from overlapping, to that
1058 // APIs like removeRange still work.
1059 if (NewIdx < OldIdx) {
1060 moveAllEnteringFrom(OldIdx, Entering);
1061 moveAllInternalFrom(OldIdx, Internal);
1062 moveAllExitingFrom(OldIdx, Exiting);
1063 }
1064 else {
1065 moveAllExitingFrom(OldIdx, Exiting);
1066 moveAllInternalFrom(OldIdx, Internal);
1067 moveAllEnteringFrom(OldIdx, Entering);
1068 }
Lang Hames55fed622012-02-19 03:00:30 +00001069
Lang Hamesac027142012-02-19 03:09:55 +00001070 if (hasRegMaskOp)
1071 updateRegMaskSlots(OldIdx);
1072
Lang Hames55fed622012-02-19 03:00:30 +00001073#ifndef NDEBUG
1074 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +00001075 validator = std::for_each(Entering.begin(), Entering.end(), validator);
1076 validator = std::for_each(Internal.begin(), Internal.end(), validator);
1077 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +00001078 assert(validator.rangesOk() && "moveAllOperandsFrom broke liveness.");
Lang Hames55fed622012-02-19 03:00:30 +00001079#endif
1080
Lang Hames3dc7c512012-02-17 18:44:18 +00001081 }
1082
Lang Hames4586d252012-02-21 22:29:38 +00001083 // Update intervals for all operands of MI to refer to BundleStart's
1084 // SlotIndex.
1085 void moveAllRangesInto(MachineInstr* MI, MachineInstr* BundleStart) {
Lang Hames6aceab12012-02-19 07:13:05 +00001086 if (MI == BundleStart)
1087 return; // Bundling instr with itself - nothing to do.
1088
Lang Hamesfd6d3212012-02-21 00:00:36 +00001089 SlotIndex OldIdx = LIS.getSlotIndexes()->getInstructionIndex(MI);
1090 assert(LIS.getSlotIndexes()->getInstructionFromIndex(OldIdx) == MI &&
1091 "SlotIndex <-> Instruction mapping broken for MI");
1092
Lang Hames4586d252012-02-21 22:29:38 +00001093 // Collect all ranges already in the bundle.
1094 MachineBasicBlock::instr_iterator BII(BundleStart);
Lang Hames6aceab12012-02-19 07:13:05 +00001095 RangeSet Entering, Internal, Exiting;
1096 bool hasRegMaskOp = false;
Lang Hames4586d252012-02-21 22:29:38 +00001097 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
1098 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
1099 for (++BII; &*BII == MI || BII->isInsideBundle(); ++BII) {
1100 if (&*BII == MI)
1101 continue;
1102 collectRanges(BII, Entering, Internal, Exiting, hasRegMaskOp, NewIdx);
1103 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
1104 }
1105
1106 BundleRanges BR = createBundleRanges(Entering, Internal, Exiting);
1107
Lang Hamesf905f692012-05-29 18:19:54 +00001108 Entering.clear();
1109 Internal.clear();
1110 Exiting.clear();
Lang Hames6aceab12012-02-19 07:13:05 +00001111 collectRanges(MI, Entering, Internal, Exiting, hasRegMaskOp, OldIdx);
Lang Hames4586d252012-02-21 22:29:38 +00001112 assert(!hasRegMaskOp && "Can't have RegMask operand in bundle.");
1113
1114 DEBUG(dbgs() << "Entering: " << Entering.size() << "\n");
1115 DEBUG(dbgs() << "Internal: " << Internal.size() << "\n");
1116 DEBUG(dbgs() << "Exiting: " << Exiting.size() << "\n");
Lang Hames6aceab12012-02-19 07:13:05 +00001117
1118 moveAllEnteringFromInto(OldIdx, Entering, BR);
1119 moveAllInternalFromInto(OldIdx, Internal, BR);
1120 moveAllExitingFromInto(OldIdx, Exiting, BR);
1121
Lang Hames4586d252012-02-21 22:29:38 +00001122
Lang Hames6aceab12012-02-19 07:13:05 +00001123#ifndef NDEBUG
1124 LIValidator validator;
Pete Cooper722b6f12012-04-18 20:29:17 +00001125 validator = std::for_each(Entering.begin(), Entering.end(), validator);
1126 validator = std::for_each(Internal.begin(), Internal.end(), validator);
1127 validator = std::for_each(Exiting.begin(), Exiting.end(), validator);
Lang Hames6aceab12012-02-19 07:13:05 +00001128 assert(validator.rangesOk() && "moveAllOperandsInto broke liveness.");
1129#endif
1130 }
1131
Lang Hames55fed622012-02-19 03:00:30 +00001132private:
Lang Hames3dc7c512012-02-17 18:44:18 +00001133
Lang Hames55fed622012-02-19 03:00:30 +00001134#ifndef NDEBUG
1135 class LIValidator {
1136 private:
1137 DenseSet<const LiveInterval*> Checked, Bogus;
1138 public:
1139 void operator()(const IntRangePair& P) {
1140 const LiveInterval* LI = P.first;
1141 if (Checked.count(LI))
1142 return;
1143 Checked.insert(LI);
1144 if (LI->empty())
1145 return;
1146 SlotIndex LastEnd = LI->begin()->start;
1147 for (LiveInterval::const_iterator LRI = LI->begin(), LRE = LI->end();
1148 LRI != LRE; ++LRI) {
1149 const LiveRange& LR = *LRI;
1150 if (LastEnd > LR.start || LR.start >= LR.end)
1151 Bogus.insert(LI);
1152 LastEnd = LR.end;
Lang Hames3dc7c512012-02-17 18:44:18 +00001153 }
1154 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001155
Lang Hames55fed622012-02-19 03:00:30 +00001156 bool rangesOk() const {
1157 return Bogus.empty();
Lang Hames3dc7c512012-02-17 18:44:18 +00001158 }
Lang Hames55fed622012-02-19 03:00:30 +00001159 };
1160#endif
Lang Hames3dc7c512012-02-17 18:44:18 +00001161
Lang Hames55fed622012-02-19 03:00:30 +00001162 // Collect IntRangePairs for all operands of MI that may need fixing.
1163 // Treat's MI's index as OldIdx (regardless of what it is in SlotIndexes'
1164 // maps).
1165 void collectRanges(MachineInstr* MI, RangeSet& Entering, RangeSet& Internal,
Lang Hamesac027142012-02-19 03:09:55 +00001166 RangeSet& Exiting, bool& hasRegMaskOp, SlotIndex OldIdx) {
1167 hasRegMaskOp = false;
Lang Hamesecb50622012-02-17 23:43:40 +00001168 for (MachineInstr::mop_iterator MOI = MI->operands_begin(),
1169 MOE = MI->operands_end();
1170 MOI != MOE; ++MOI) {
1171 const MachineOperand& MO = *MOI;
Lang Hamesac027142012-02-19 03:09:55 +00001172
1173 if (MO.isRegMask()) {
1174 hasRegMaskOp = true;
1175 continue;
1176 }
1177
Lang Hamesecb50622012-02-17 23:43:40 +00001178 if (!MO.isReg() || MO.getReg() == 0)
Lang Hames3dc7c512012-02-17 18:44:18 +00001179 continue;
1180
Lang Hamesecb50622012-02-17 23:43:40 +00001181 unsigned Reg = MO.getReg();
Lang Hames3dc7c512012-02-17 18:44:18 +00001182
1183 // TODO: Currently we're skipping uses that are reserved or have no
1184 // interval, but we're not updating their kills. This should be
1185 // fixed.
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001186 if (TargetRegisterInfo::isPhysicalRegister(Reg) && LIS.isReserved(Reg))
Lang Hames3dc7c512012-02-17 18:44:18 +00001187 continue;
1188
Jakob Stoklund Olesen78241522012-06-20 18:00:57 +00001189 // Collect ranges for register units. These live ranges are computed on
1190 // demand, so just skip any that haven't been computed yet.
Jakob Stoklund Olesen241d0202012-06-22 16:46:44 +00001191 if (TargetRegisterInfo::isPhysicalRegister(Reg))
Jakob Stoklund Olesen78241522012-06-20 18:00:57 +00001192 for (MCRegUnitIterator Units(Reg, &TRI); Units.isValid(); ++Units)
1193 if (LiveInterval *LI = LIS.getCachedRegUnit(*Units))
1194 collectRanges(MO, LI, Entering, Internal, Exiting, OldIdx);
1195
1196 // Collect ranges for individual registers.
1197 if (LIS.hasInterval(Reg))
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001198 collectRanges(MO, &LIS.getInterval(Reg),
1199 Entering, Internal, Exiting, OldIdx);
1200 }
1201 }
Lang Hames55fed622012-02-19 03:00:30 +00001202
Jakob Stoklund Olesenbf833f02012-06-19 23:50:18 +00001203 void collectRanges(const MachineOperand &MO, LiveInterval *LI,
1204 RangeSet &Entering, RangeSet &Internal, RangeSet &Exiting,
1205 SlotIndex OldIdx) {
1206 if (MO.readsReg()) {
1207 LiveRange* LR = LI->getLiveRangeContaining(OldIdx);
1208 if (LR != 0)
1209 Entering.insert(std::make_pair(LI, LR));
1210 }
1211 if (MO.isDef()) {
1212 LiveRange* LR = LI->getLiveRangeContaining(OldIdx.getRegSlot());
1213 assert(LR != 0 && "No live range for def?");
1214 if (LR->end > OldIdx.getDeadSlot())
1215 Exiting.insert(std::make_pair(LI, LR));
1216 else
1217 Internal.insert(std::make_pair(LI, LR));
Lang Hames3dc7c512012-02-17 18:44:18 +00001218 }
Lang Hames3dc7c512012-02-17 18:44:18 +00001219 }
1220
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001221 BundleRanges createBundleRanges(RangeSet& Entering,
1222 RangeSet& Internal,
1223 RangeSet& Exiting) {
Lang Hames4586d252012-02-21 22:29:38 +00001224 BundleRanges BR;
Lang Hames6aceab12012-02-19 07:13:05 +00001225
1226 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001227 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001228 LiveInterval* LI = EI->first;
1229 LiveRange* LR = EI->second;
1230 BR[LI->reg].Use = LR;
1231 }
1232
1233 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001234 II != IE; ++II) {
Lang Hames6aceab12012-02-19 07:13:05 +00001235 LiveInterval* LI = II->first;
1236 LiveRange* LR = II->second;
1237 if (LR->end.isDead()) {
1238 BR[LI->reg].Dead = LR;
1239 } else {
1240 BR[LI->reg].EC = LR;
1241 }
1242 }
1243
1244 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
Lang Hamesfd6d3212012-02-21 00:00:36 +00001245 EI != EE; ++EI) {
Lang Hames6aceab12012-02-19 07:13:05 +00001246 LiveInterval* LI = EI->first;
1247 LiveRange* LR = EI->second;
1248 BR[LI->reg].Def = LR;
1249 }
1250
1251 return BR;
1252 }
1253
Lang Hamesecb50622012-02-17 23:43:40 +00001254 void moveKillFlags(unsigned reg, SlotIndex OldIdx, SlotIndex newKillIdx) {
1255 MachineInstr* OldKillMI = LIS.getInstructionFromIndex(OldIdx);
1256 if (!OldKillMI->killsRegister(reg))
Lang Hames3dc7c512012-02-17 18:44:18 +00001257 return; // Bail out if we don't have kill flags on the old register.
Lang Hamesecb50622012-02-17 23:43:40 +00001258 MachineInstr* NewKillMI = LIS.getInstructionFromIndex(newKillIdx);
1259 assert(OldKillMI->killsRegister(reg) && "Old 'kill' instr isn't a kill.");
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001260 assert(!NewKillMI->killsRegister(reg) &&
1261 "New kill instr is already a kill.");
Lang Hamesecb50622012-02-17 23:43:40 +00001262 OldKillMI->clearRegisterKills(reg, &TRI);
1263 NewKillMI->addRegisterKilled(reg, &TRI);
Lang Hames3dc7c512012-02-17 18:44:18 +00001264 }
1265
Lang Hamesecb50622012-02-17 23:43:40 +00001266 void updateRegMaskSlots(SlotIndex OldIdx) {
1267 SmallVectorImpl<SlotIndex>::iterator RI =
1268 std::lower_bound(LIS.RegMaskSlots.begin(), LIS.RegMaskSlots.end(),
1269 OldIdx);
1270 assert(*RI == OldIdx && "No RegMask at OldIdx.");
1271 *RI = NewIdx;
1272 assert(*prior(RI) < *RI && *RI < *next(RI) &&
Lang Hamesfbc8dd32012-02-17 21:29:41 +00001273 "RegSlots out of order. Did you move one call across another?");
1274 }
Lang Hames55fed622012-02-19 03:00:30 +00001275
1276 // Return the last use of reg between NewIdx and OldIdx.
1277 SlotIndex findLastUseBefore(unsigned Reg, SlotIndex OldIdx) {
1278 SlotIndex LastUse = NewIdx;
1279 for (MachineRegisterInfo::use_nodbg_iterator
1280 UI = MRI.use_nodbg_begin(Reg),
1281 UE = MRI.use_nodbg_end();
Lang Hames038d2d52012-02-19 04:38:25 +00001282 UI != UE; UI.skipInstruction()) {
Lang Hames55fed622012-02-19 03:00:30 +00001283 const MachineInstr* MI = &*UI;
1284 SlotIndex InstSlot = LIS.getSlotIndexes()->getInstructionIndex(MI);
1285 if (InstSlot > LastUse && InstSlot < OldIdx)
1286 LastUse = InstSlot;
1287 }
1288 return LastUse;
1289 }
1290
1291 void moveEnteringUpFrom(SlotIndex OldIdx, IntRangePair& P) {
1292 LiveInterval* LI = P.first;
1293 LiveRange* LR = P.second;
1294 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1295 if (LiveThrough)
1296 return;
1297 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
1298 if (LastUse != NewIdx)
1299 moveKillFlags(LI->reg, NewIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001300 LR->end = LastUse.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001301 }
1302
1303 void moveEnteringDownFrom(SlotIndex OldIdx, IntRangePair& P) {
1304 LiveInterval* LI = P.first;
1305 LiveRange* LR = P.second;
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001306 // Extend the LiveRange if NewIdx is past the end.
Lang Hames4a0b2d62012-02-19 06:13:56 +00001307 if (NewIdx > LR->end) {
Andrew Tricke0b51ab2012-03-21 04:12:01 +00001308 // Move kill flags if OldIdx was not originally the end
1309 // (otherwise LR->end points to an invalid slot).
1310 if (LR->end.getRegSlot() != OldIdx.getRegSlot()) {
1311 assert(LR->end > OldIdx && "LiveRange does not cover original slot");
1312 moveKillFlags(LI->reg, LR->end, NewIdx);
1313 }
Lang Hames4a0b2d62012-02-19 06:13:56 +00001314 LR->end = NewIdx.getRegSlot();
Lang Hames55fed622012-02-19 03:00:30 +00001315 }
1316 }
1317
1318 void moveAllEnteringFrom(SlotIndex OldIdx, RangeSet& Entering) {
1319 bool GoingUp = NewIdx < OldIdx;
1320
1321 if (GoingUp) {
1322 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1323 EI != EE; ++EI)
1324 moveEnteringUpFrom(OldIdx, *EI);
1325 } else {
1326 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1327 EI != EE; ++EI)
1328 moveEnteringDownFrom(OldIdx, *EI);
1329 }
1330 }
1331
1332 void moveInternalFrom(SlotIndex OldIdx, IntRangePair& P) {
1333 LiveInterval* LI = P.first;
1334 LiveRange* LR = P.second;
1335 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1336 LR->end <= OldIdx.getDeadSlot() &&
1337 "Range should be internal to OldIdx.");
1338 LiveRange Tmp(*LR);
1339 Tmp.start = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1340 Tmp.valno->def = Tmp.start;
1341 Tmp.end = LR->end.isDead() ? NewIdx.getDeadSlot() : NewIdx.getRegSlot();
1342 LI->removeRange(*LR);
1343 LI->addRange(Tmp);
1344 }
1345
1346 void moveAllInternalFrom(SlotIndex OldIdx, RangeSet& Internal) {
1347 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1348 II != IE; ++II)
1349 moveInternalFrom(OldIdx, *II);
1350 }
1351
1352 void moveExitingFrom(SlotIndex OldIdx, IntRangePair& P) {
1353 LiveRange* LR = P.second;
1354 assert(OldIdx < LR->start && LR->start < OldIdx.getDeadSlot() &&
1355 "Range should start in OldIdx.");
1356 assert(LR->end > OldIdx.getDeadSlot() && "Range should exit OldIdx.");
1357 SlotIndex NewStart = NewIdx.getRegSlot(LR->start.isEarlyClobber());
1358 LR->start = NewStart;
1359 LR->valno->def = NewStart;
1360 }
1361
1362 void moveAllExitingFrom(SlotIndex OldIdx, RangeSet& Exiting) {
1363 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1364 EI != EE; ++EI)
1365 moveExitingFrom(OldIdx, *EI);
1366 }
1367
Lang Hames6aceab12012-02-19 07:13:05 +00001368 void moveEnteringUpFromInto(SlotIndex OldIdx, IntRangePair& P,
1369 BundleRanges& BR) {
1370 LiveInterval* LI = P.first;
1371 LiveRange* LR = P.second;
1372 bool LiveThrough = LR->end > OldIdx.getRegSlot();
1373 if (LiveThrough) {
1374 assert((LR->start < NewIdx || BR[LI->reg].Def == LR) &&
1375 "Def in bundle should be def range.");
1376 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
1377 "If bundle has use for this reg it should be LR.");
1378 BR[LI->reg].Use = LR;
1379 return;
1380 }
1381
1382 SlotIndex LastUse = findLastUseBefore(LI->reg, OldIdx);
Lang Hamesfd6d3212012-02-21 00:00:36 +00001383 moveKillFlags(LI->reg, OldIdx, LastUse);
Lang Hames6aceab12012-02-19 07:13:05 +00001384
1385 if (LR->start < NewIdx) {
1386 // Becoming a new entering range.
1387 assert(BR[LI->reg].Dead == 0 && BR[LI->reg].Def == 0 &&
1388 "Bundle shouldn't be re-defining reg mid-range.");
Benjamin Kramer7db76e72012-02-19 12:25:07 +00001389 assert((BR[LI->reg].Use == 0 || BR[LI->reg].Use == LR) &&
Lang Hames6aceab12012-02-19 07:13:05 +00001390 "Bundle shouldn't have different use range for same reg.");
1391 LR->end = LastUse.getRegSlot();
1392 BR[LI->reg].Use = LR;
1393 } else {
1394 // Becoming a new Dead-def.
1395 assert(LR->start == NewIdx.getRegSlot(LR->start.isEarlyClobber()) &&
1396 "Live range starting at unexpected slot.");
1397 assert(BR[LI->reg].Def == LR && "Reg should have def range.");
1398 assert(BR[LI->reg].Dead == 0 &&
1399 "Can't have def and dead def of same reg in a bundle.");
1400 LR->end = LastUse.getDeadSlot();
1401 BR[LI->reg].Dead = BR[LI->reg].Def;
1402 BR[LI->reg].Def = 0;
1403 }
1404 }
1405
1406 void moveEnteringDownFromInto(SlotIndex OldIdx, IntRangePair& P,
1407 BundleRanges& BR) {
1408 LiveInterval* LI = P.first;
1409 LiveRange* LR = P.second;
1410 if (NewIdx > LR->end) {
1411 // Range extended to bundle. Add to bundle uses.
1412 // Note: Currently adds kill flags to bundle start.
1413 assert(BR[LI->reg].Use == 0 &&
1414 "Bundle already has use range for reg.");
1415 moveKillFlags(LI->reg, LR->end, NewIdx);
1416 LR->end = NewIdx.getRegSlot();
1417 BR[LI->reg].Use = LR;
1418 } else {
1419 assert(BR[LI->reg].Use != 0 &&
1420 "Bundle should already have a use range for reg.");
1421 }
1422 }
1423
1424 void moveAllEnteringFromInto(SlotIndex OldIdx, RangeSet& Entering,
1425 BundleRanges& BR) {
1426 bool GoingUp = NewIdx < OldIdx;
1427
1428 if (GoingUp) {
1429 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1430 EI != EE; ++EI)
1431 moveEnteringUpFromInto(OldIdx, *EI, BR);
1432 } else {
1433 for (RangeSet::iterator EI = Entering.begin(), EE = Entering.end();
1434 EI != EE; ++EI)
1435 moveEnteringDownFromInto(OldIdx, *EI, BR);
1436 }
1437 }
1438
1439 void moveInternalFromInto(SlotIndex OldIdx, IntRangePair& P,
1440 BundleRanges& BR) {
1441 // TODO: Sane rules for moving ranges into bundles.
1442 }
1443
1444 void moveAllInternalFromInto(SlotIndex OldIdx, RangeSet& Internal,
1445 BundleRanges& BR) {
1446 for (RangeSet::iterator II = Internal.begin(), IE = Internal.end();
1447 II != IE; ++II)
1448 moveInternalFromInto(OldIdx, *II, BR);
1449 }
1450
1451 void moveExitingFromInto(SlotIndex OldIdx, IntRangePair& P,
1452 BundleRanges& BR) {
1453 LiveInterval* LI = P.first;
1454 LiveRange* LR = P.second;
1455
1456 assert(LR->start.isRegister() &&
1457 "Don't know how to merge exiting ECs into bundles yet.");
1458
1459 if (LR->end > NewIdx.getDeadSlot()) {
1460 // This range is becoming an exiting range on the bundle.
1461 // If there was an old dead-def of this reg, delete it.
1462 if (BR[LI->reg].Dead != 0) {
1463 LI->removeRange(*BR[LI->reg].Dead);
1464 BR[LI->reg].Dead = 0;
1465 }
1466 assert(BR[LI->reg].Def == 0 &&
1467 "Can't have two defs for the same variable exiting a bundle.");
1468 LR->start = NewIdx.getRegSlot();
1469 LR->valno->def = LR->start;
1470 BR[LI->reg].Def = LR;
1471 } else {
1472 // This range is becoming internal to the bundle.
1473 assert(LR->end == NewIdx.getRegSlot() &&
1474 "Can't bundle def whose kill is before the bundle");
1475 if (BR[LI->reg].Dead || BR[LI->reg].Def) {
1476 // Already have a def for this. Just delete range.
1477 LI->removeRange(*LR);
1478 } else {
1479 // Make range dead, record.
1480 LR->end = NewIdx.getDeadSlot();
1481 BR[LI->reg].Dead = LR;
1482 assert(BR[LI->reg].Use == LR &&
1483 "Range becoming dead should currently be use.");
1484 }
1485 // In both cases the range is no longer a use on the bundle.
1486 BR[LI->reg].Use = 0;
1487 }
1488 }
1489
1490 void moveAllExitingFromInto(SlotIndex OldIdx, RangeSet& Exiting,
1491 BundleRanges& BR) {
1492 for (RangeSet::iterator EI = Exiting.begin(), EE = Exiting.end();
1493 EI != EE; ++EI)
1494 moveExitingFromInto(OldIdx, *EI, BR);
1495 }
1496
Lang Hames3dc7c512012-02-17 18:44:18 +00001497};
1498
Lang Hamesecb50622012-02-17 23:43:40 +00001499void LiveIntervals::handleMove(MachineInstr* MI) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001500 SlotIndex OldIndex = Indexes->getInstructionIndex(MI);
1501 Indexes->removeMachineInstrFromMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001502 SlotIndex NewIndex = MI->isInsideBundle() ?
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001503 Indexes->getInstructionIndex(MI) :
1504 Indexes->insertMachineInstrInMaps(MI);
Lang Hamesecb50622012-02-17 23:43:40 +00001505 assert(getMBBStartIdx(MI->getParent()) <= OldIndex &&
1506 OldIndex < getMBBEndIdx(MI->getParent()) &&
Lang Hames3dc7c512012-02-17 18:44:18 +00001507 "Cannot handle moves across basic block boundaries.");
Lang Hamesecb50622012-02-17 23:43:40 +00001508 assert(!MI->isBundled() && "Can't handle bundled instructions yet.");
Lang Hames3dc7c512012-02-17 18:44:18 +00001509
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001510 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001511 HME.moveAllRangesFrom(MI, OldIndex);
1512}
1513
Jakob Stoklund Olesenfa8becb2012-06-19 22:50:53 +00001514void LiveIntervals::handleMoveIntoBundle(MachineInstr* MI,
1515 MachineInstr* BundleStart) {
Jakob Stoklund Olesen15f1d8c2012-06-04 22:39:14 +00001516 SlotIndex NewIndex = Indexes->getInstructionIndex(BundleStart);
1517 HMEditor HME(*this, *MRI, *TRI, NewIndex);
Lang Hames4586d252012-02-21 22:29:38 +00001518 HME.moveAllRangesInto(MI, BundleStart);
Lang Hames3dc7c512012-02-17 18:44:18 +00001519}